reo_entrance_ring.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724
  1. /*
  2. * Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. // $ATH_LICENSE_HW_HDR_C$
  19. //
  20. // DO NOT EDIT! This file is automatically generated
  21. // These definitions are tied to a particular hardware layout
  22. #ifndef _REO_ENTRANCE_RING_H_
  23. #define _REO_ENTRANCE_RING_H_
  24. #if !defined(__ASSEMBLER__)
  25. #endif
  26. #include "rx_mpdu_details.h"
  27. // ################ START SUMMARY #################
  28. //
  29. // Dword Fields
  30. // 0-3 struct rx_mpdu_details reo_level_mpdu_frame_info;
  31. // 4 rx_reo_queue_desc_addr_31_0[31:0]
  32. // 5 rx_reo_queue_desc_addr_39_32[7:0], rounded_mpdu_byte_count[21:8], reo_destination_indication[26:22], frameless_bar[27], reserved_5a[31:28]
  33. // 6 rxdma_push_reason[1:0], rxdma_error_code[6:2], reserved_6a[31:7]
  34. // 7 reserved_7a[19:0], ring_id[27:20], looping_count[31:28]
  35. //
  36. // ################ END SUMMARY #################
  37. #define NUM_OF_DWORDS_REO_ENTRANCE_RING 8
  38. struct reo_entrance_ring {
  39. struct rx_mpdu_details reo_level_mpdu_frame_info;
  40. uint32_t rx_reo_queue_desc_addr_31_0 : 32; //[31:0]
  41. uint32_t rx_reo_queue_desc_addr_39_32 : 8, //[7:0]
  42. rounded_mpdu_byte_count : 14, //[21:8]
  43. reo_destination_indication : 5, //[26:22]
  44. frameless_bar : 1, //[27]
  45. reserved_5a : 4; //[31:28]
  46. uint32_t rxdma_push_reason : 2, //[1:0]
  47. rxdma_error_code : 5, //[6:2]
  48. reserved_6a : 25; //[31:7]
  49. uint32_t reserved_7a : 20, //[19:0]
  50. ring_id : 8, //[27:20]
  51. looping_count : 4; //[31:28]
  52. };
  53. /*
  54. struct rx_mpdu_details reo_level_mpdu_frame_info
  55. Consumer: REO
  56. Producer: RXDMA
  57. Details related to the MPDU being pushed into the REO
  58. rx_reo_queue_desc_addr_31_0
  59. Consumer: REO
  60. Producer: RXDMA
  61. Address (lower 32 bits) of the REO queue descriptor.
  62. <legal all>
  63. rx_reo_queue_desc_addr_39_32
  64. Consumer: REO
  65. Producer: RXDMA
  66. Address (upper 8 bits) of the REO queue descriptor.
  67. <legal all>
  68. rounded_mpdu_byte_count
  69. An approximation of the number of bytes received in this
  70. MPDU.
  71. Used to keeps stats on the amount of data flowing
  72. through a queue.
  73. <legal all>
  74. reo_destination_indication
  75. RXDMA copy the MPDU's first MSDU's destination
  76. indication field here. This is used for REO to be able to
  77. re-route the packet to a different SW destination ring if
  78. the packet is detected as error in REO.
  79. The ID of the REO exit ring where the MSDU frame shall
  80. push after (MPDU level) reordering has finished.
  81. <enum 0 reo_destination_tcl> Reo will push the frame
  82. into the REO2TCL ring
  83. <enum 1 reo_destination_sw1> Reo will push the frame
  84. into the REO2SW1 ring
  85. <enum 2 reo_destination_sw2> Reo will push the frame
  86. into the REO2SW1 ring
  87. <enum 3 reo_destination_sw3> Reo will push the frame
  88. into the REO2SW1 ring
  89. <enum 4 reo_destination_sw4> Reo will push the frame
  90. into the REO2SW1 ring
  91. <enum 5 reo_destination_release> Reo will push the frame
  92. into the REO_release ring
  93. <enum 6 reo_destination_fw> Reo will push the frame into
  94. the REO2FW ring
  95. <enum 7 reo_destination_7> REO remaps this
  96. <enum 8 reo_destination_8> REO remaps this <enum 9
  97. reo_destination_9> REO remaps this <enum 10
  98. reo_destination_10> REO remaps this
  99. <enum 11 reo_destination_11> REO remaps this
  100. <enum 12 reo_destination_12> REO remaps this <enum 13
  101. reo_destination_13> REO remaps this
  102. <enum 14 reo_destination_14> REO remaps this
  103. <enum 15 reo_destination_15> REO remaps this
  104. <enum 16 reo_destination_16> REO remaps this
  105. <enum 17 reo_destination_17> REO remaps this
  106. <enum 18 reo_destination_18> REO remaps this
  107. <enum 19 reo_destination_19> REO remaps this
  108. <enum 20 reo_destination_20> REO remaps this
  109. <enum 21 reo_destination_21> REO remaps this
  110. <enum 22 reo_destination_22> REO remaps this
  111. <enum 23 reo_destination_23> REO remaps this
  112. <enum 24 reo_destination_24> REO remaps this
  113. <enum 25 reo_destination_25> REO remaps this
  114. <enum 26 reo_destination_26> REO remaps this
  115. <enum 27 reo_destination_27> REO remaps this
  116. <enum 28 reo_destination_28> REO remaps this
  117. <enum 29 reo_destination_29> REO remaps this
  118. <enum 30 reo_destination_30> REO remaps this
  119. <enum 31 reo_destination_31> REO remaps this
  120. <legal all>
  121. frameless_bar
  122. When set, this REO entrance ring struct contains BAR
  123. info from a multi TID BAR frame. The original multi TID BAR
  124. frame itself contained all the REO info for the first TID,
  125. but all the subsequent TID info and their linkage to the REO
  126. descriptors is passed down as 'frameless' BAR info.
  127. The only fields valid in this descriptor when this bit
  128. is set are:
  129. Rx_reo_queue_desc_addr_31_0
  130. RX_reo_queue_desc_addr_39_32
  131. And within the
  132. Reo_level_mpdu_frame_info:
  133. Within Rx_mpdu_desc_info_details:
  134. Mpdu_Sequence_number
  135. BAR_frame
  136. Peer_meta_data
  137. All other fields shall be set to 0
  138. <legal all>
  139. reserved_5a
  140. <legal 0>
  141. rxdma_push_reason
  142. Indicates why rxdma pushed the frame to this ring
  143. <enum 0 rxdma_error_detected> RXDMA detected an error an
  144. pushed this frame to this queue
  145. <enum 1 rxdma_routing_instruction> RXDMA pushed the
  146. frame to this queue per received routing instructions. No
  147. error within RXDMA was detected
  148. This field is ignored by REO.
  149. <legal 0 - 1>
  150. rxdma_error_code
  151. Field only valid when 'rxdma_push_reason' set to
  152. 'rxdma_error_detected'.
  153. This field is ignored by REO.
  154. <enum 0 rxdma_overflow_err>MPDU frame is not complete
  155. due to a FIFO overflow error in RXPCU.
  156. <enum 1 rxdma_mpdu_length_err>MPDU frame is not complete
  157. due to receiving incomplete MPDU from the PHY
  158. <enum 3 rxdma_decrypt_err>CRYPTO reported a decryption
  159. error or CRYPTO received an encrypted frame, but did not get
  160. a valid corresponding key id in the peer entry.
  161. <enum 4 rxdma_tkip_mic_err>CRYPTO reported a TKIP MIC
  162. error
  163. <enum 5 rxdma_unecrypted_err>CRYPTO reported an
  164. unencrypted frame error when encrypted was expected
  165. <enum 6 rxdma_msdu_len_err>RX OLE reported an MSDU
  166. length error
  167. <enum 7 rxdma_msdu_limit_err>RX OLE reported that max
  168. number of MSDUs allowed in an MPDU got exceeded
  169. <enum 8 rxdma_wifi_parse_err>RX OLE reported a parsing
  170. error
  171. <enum 9 rxdma_amsdu_parse_err>RX OLE reported an A-MSDU
  172. parsing error
  173. <enum 10 rxdma_sa_timeout_err>RX OLE reported a timeout
  174. during SA search
  175. <enum 11 rxdma_da_timeout_err>RX OLE reported a timeout
  176. during DA search
  177. <enum 12 rxdma_flow_timeout_err>RX OLE reported a
  178. timeout during flow search
  179. <enum 13 Rxdma_flush_request>RXDMA received a flush
  180. request
  181. reserved_6a
  182. <legal 0>
  183. reserved_7a
  184. <legal 0>
  185. ring_id
  186. Consumer: SW/REO/DEBUG
  187. Producer: SRNG (of RXDMA)
  188. For debugging.
  189. This field is filled in by the SRNG module.
  190. It help to identify the ring that is being looked <legal
  191. all>
  192. looping_count
  193. Consumer: SW/REO/DEBUG
  194. Producer: SRNG (of RXDMA)
  195. For debugging.
  196. This field is filled in by the SRNG module.
  197. A count value that indicates the number of times the
  198. producer of entries into this Ring has looped around the
  199. ring.
  200. At initialization time, this value is set to 0. On the
  201. first loop, this value is set to 1. After the max value is
  202. reached allowed by the number of bits for this field, the
  203. count value continues with 0 again.
  204. In case SW is the consumer of the ring entries, it can
  205. use this field to figure out up to where the producer of
  206. entries has created new entries. This eliminates the need to
  207. check where the head pointer' of the ring is located once
  208. the SW starts processing an interrupt indicating that new
  209. entries have been put into this ring...
  210. Also note that SW if it wants only needs to look at the
  211. LSB bit of this count value.
  212. <legal all>
  213. */
  214. #define REO_ENTRANCE_RING_0_RX_MPDU_DETAILS_REO_LEVEL_MPDU_FRAME_INFO_OFFSET 0x00000000
  215. #define REO_ENTRANCE_RING_0_RX_MPDU_DETAILS_REO_LEVEL_MPDU_FRAME_INFO_LSB 28
  216. #define REO_ENTRANCE_RING_0_RX_MPDU_DETAILS_REO_LEVEL_MPDU_FRAME_INFO_MASK 0xffffffff
  217. #define REO_ENTRANCE_RING_1_RX_MPDU_DETAILS_REO_LEVEL_MPDU_FRAME_INFO_OFFSET 0x00000004
  218. #define REO_ENTRANCE_RING_1_RX_MPDU_DETAILS_REO_LEVEL_MPDU_FRAME_INFO_LSB 28
  219. #define REO_ENTRANCE_RING_1_RX_MPDU_DETAILS_REO_LEVEL_MPDU_FRAME_INFO_MASK 0xffffffff
  220. #define REO_ENTRANCE_RING_2_RX_MPDU_DETAILS_REO_LEVEL_MPDU_FRAME_INFO_OFFSET 0x00000008
  221. #define REO_ENTRANCE_RING_2_RX_MPDU_DETAILS_REO_LEVEL_MPDU_FRAME_INFO_LSB 28
  222. #define REO_ENTRANCE_RING_2_RX_MPDU_DETAILS_REO_LEVEL_MPDU_FRAME_INFO_MASK 0xffffffff
  223. #define REO_ENTRANCE_RING_3_RX_MPDU_DETAILS_REO_LEVEL_MPDU_FRAME_INFO_OFFSET 0x0000000c
  224. #define REO_ENTRANCE_RING_3_RX_MPDU_DETAILS_REO_LEVEL_MPDU_FRAME_INFO_LSB 28
  225. #define REO_ENTRANCE_RING_3_RX_MPDU_DETAILS_REO_LEVEL_MPDU_FRAME_INFO_MASK 0xffffffff
  226. /* Description REO_ENTRANCE_RING_4_RX_REO_QUEUE_DESC_ADDR_31_0
  227. Consumer: REO
  228. Producer: RXDMA
  229. Address (lower 32 bits) of the REO queue descriptor.
  230. <legal all>
  231. */
  232. #define REO_ENTRANCE_RING_4_RX_REO_QUEUE_DESC_ADDR_31_0_OFFSET 0x00000010
  233. #define REO_ENTRANCE_RING_4_RX_REO_QUEUE_DESC_ADDR_31_0_LSB 0
  234. #define REO_ENTRANCE_RING_4_RX_REO_QUEUE_DESC_ADDR_31_0_MASK 0xffffffff
  235. /* Description REO_ENTRANCE_RING_5_RX_REO_QUEUE_DESC_ADDR_39_32
  236. Consumer: REO
  237. Producer: RXDMA
  238. Address (upper 8 bits) of the REO queue descriptor.
  239. <legal all>
  240. */
  241. #define REO_ENTRANCE_RING_5_RX_REO_QUEUE_DESC_ADDR_39_32_OFFSET 0x00000014
  242. #define REO_ENTRANCE_RING_5_RX_REO_QUEUE_DESC_ADDR_39_32_LSB 0
  243. #define REO_ENTRANCE_RING_5_RX_REO_QUEUE_DESC_ADDR_39_32_MASK 0x000000ff
  244. /* Description REO_ENTRANCE_RING_5_ROUNDED_MPDU_BYTE_COUNT
  245. An approximation of the number of bytes received in this
  246. MPDU.
  247. Used to keeps stats on the amount of data flowing
  248. through a queue.
  249. <legal all>
  250. */
  251. #define REO_ENTRANCE_RING_5_ROUNDED_MPDU_BYTE_COUNT_OFFSET 0x00000014
  252. #define REO_ENTRANCE_RING_5_ROUNDED_MPDU_BYTE_COUNT_LSB 8
  253. #define REO_ENTRANCE_RING_5_ROUNDED_MPDU_BYTE_COUNT_MASK 0x003fff00
  254. /* Description REO_ENTRANCE_RING_5_REO_DESTINATION_INDICATION
  255. RXDMA copy the MPDU's first MSDU's destination
  256. indication field here. This is used for REO to be able to
  257. re-route the packet to a different SW destination ring if
  258. the packet is detected as error in REO.
  259. The ID of the REO exit ring where the MSDU frame shall
  260. push after (MPDU level) reordering has finished.
  261. <enum 0 reo_destination_tcl> Reo will push the frame
  262. into the REO2TCL ring
  263. <enum 1 reo_destination_sw1> Reo will push the frame
  264. into the REO2SW1 ring
  265. <enum 2 reo_destination_sw2> Reo will push the frame
  266. into the REO2SW1 ring
  267. <enum 3 reo_destination_sw3> Reo will push the frame
  268. into the REO2SW1 ring
  269. <enum 4 reo_destination_sw4> Reo will push the frame
  270. into the REO2SW1 ring
  271. <enum 5 reo_destination_release> Reo will push the frame
  272. into the REO_release ring
  273. <enum 6 reo_destination_fw> Reo will push the frame into
  274. the REO2FW ring
  275. <enum 7 reo_destination_7> REO remaps this
  276. <enum 8 reo_destination_8> REO remaps this <enum 9
  277. reo_destination_9> REO remaps this <enum 10
  278. reo_destination_10> REO remaps this
  279. <enum 11 reo_destination_11> REO remaps this
  280. <enum 12 reo_destination_12> REO remaps this <enum 13
  281. reo_destination_13> REO remaps this
  282. <enum 14 reo_destination_14> REO remaps this
  283. <enum 15 reo_destination_15> REO remaps this
  284. <enum 16 reo_destination_16> REO remaps this
  285. <enum 17 reo_destination_17> REO remaps this
  286. <enum 18 reo_destination_18> REO remaps this
  287. <enum 19 reo_destination_19> REO remaps this
  288. <enum 20 reo_destination_20> REO remaps this
  289. <enum 21 reo_destination_21> REO remaps this
  290. <enum 22 reo_destination_22> REO remaps this
  291. <enum 23 reo_destination_23> REO remaps this
  292. <enum 24 reo_destination_24> REO remaps this
  293. <enum 25 reo_destination_25> REO remaps this
  294. <enum 26 reo_destination_26> REO remaps this
  295. <enum 27 reo_destination_27> REO remaps this
  296. <enum 28 reo_destination_28> REO remaps this
  297. <enum 29 reo_destination_29> REO remaps this
  298. <enum 30 reo_destination_30> REO remaps this
  299. <enum 31 reo_destination_31> REO remaps this
  300. <legal all>
  301. */
  302. #define REO_ENTRANCE_RING_5_REO_DESTINATION_INDICATION_OFFSET 0x00000014
  303. #define REO_ENTRANCE_RING_5_REO_DESTINATION_INDICATION_LSB 22
  304. #define REO_ENTRANCE_RING_5_REO_DESTINATION_INDICATION_MASK 0x07c00000
  305. /* Description REO_ENTRANCE_RING_5_FRAMELESS_BAR
  306. When set, this REO entrance ring struct contains BAR
  307. info from a multi TID BAR frame. The original multi TID BAR
  308. frame itself contained all the REO info for the first TID,
  309. but all the subsequent TID info and their linkage to the REO
  310. descriptors is passed down as 'frameless' BAR info.
  311. The only fields valid in this descriptor when this bit
  312. is set are:
  313. Rx_reo_queue_desc_addr_31_0
  314. RX_reo_queue_desc_addr_39_32
  315. And within the
  316. Reo_level_mpdu_frame_info:
  317. Within Rx_mpdu_desc_info_details:
  318. Mpdu_Sequence_number
  319. BAR_frame
  320. Peer_meta_data
  321. All other fields shall be set to 0
  322. <legal all>
  323. */
  324. #define REO_ENTRANCE_RING_5_FRAMELESS_BAR_OFFSET 0x00000014
  325. #define REO_ENTRANCE_RING_5_FRAMELESS_BAR_LSB 27
  326. #define REO_ENTRANCE_RING_5_FRAMELESS_BAR_MASK 0x08000000
  327. /* Description REO_ENTRANCE_RING_5_RESERVED_5A
  328. <legal 0>
  329. */
  330. #define REO_ENTRANCE_RING_5_RESERVED_5A_OFFSET 0x00000014
  331. #define REO_ENTRANCE_RING_5_RESERVED_5A_LSB 28
  332. #define REO_ENTRANCE_RING_5_RESERVED_5A_MASK 0xf0000000
  333. /* Description REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON
  334. Indicates why rxdma pushed the frame to this ring
  335. <enum 0 rxdma_error_detected> RXDMA detected an error an
  336. pushed this frame to this queue
  337. <enum 1 rxdma_routing_instruction> RXDMA pushed the
  338. frame to this queue per received routing instructions. No
  339. error within RXDMA was detected
  340. This field is ignored by REO.
  341. <legal 0 - 1>
  342. */
  343. #define REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_OFFSET 0x00000018
  344. #define REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_LSB 0
  345. #define REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_MASK 0x00000003
  346. /* Description REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE
  347. Field only valid when 'rxdma_push_reason' set to
  348. 'rxdma_error_detected'.
  349. This field is ignored by REO.
  350. <enum 0 rxdma_overflow_err>MPDU frame is not complete
  351. due to a FIFO overflow error in RXPCU.
  352. <enum 1 rxdma_mpdu_length_err>MPDU frame is not complete
  353. due to receiving incomplete MPDU from the PHY
  354. <enum 3 rxdma_decrypt_err>CRYPTO reported a decryption
  355. error or CRYPTO received an encrypted frame, but did not get
  356. a valid corresponding key id in the peer entry.
  357. <enum 4 rxdma_tkip_mic_err>CRYPTO reported a TKIP MIC
  358. error
  359. <enum 5 rxdma_unecrypted_err>CRYPTO reported an
  360. unencrypted frame error when encrypted was expected
  361. <enum 6 rxdma_msdu_len_err>RX OLE reported an MSDU
  362. length error
  363. <enum 7 rxdma_msdu_limit_err>RX OLE reported that max
  364. number of MSDUs allowed in an MPDU got exceeded
  365. <enum 8 rxdma_wifi_parse_err>RX OLE reported a parsing
  366. error
  367. <enum 9 rxdma_amsdu_parse_err>RX OLE reported an A-MSDU
  368. parsing error
  369. <enum 10 rxdma_sa_timeout_err>RX OLE reported a timeout
  370. during SA search
  371. <enum 11 rxdma_da_timeout_err>RX OLE reported a timeout
  372. during DA search
  373. <enum 12 rxdma_flow_timeout_err>RX OLE reported a
  374. timeout during flow search
  375. <enum 13 Rxdma_flush_request>RXDMA received a flush
  376. request
  377. */
  378. #define REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_OFFSET 0x00000018
  379. #define REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_LSB 2
  380. #define REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_MASK 0x0000007c
  381. /* Description REO_ENTRANCE_RING_6_RESERVED_6A
  382. <legal 0>
  383. */
  384. #define REO_ENTRANCE_RING_6_RESERVED_6A_OFFSET 0x00000018
  385. #define REO_ENTRANCE_RING_6_RESERVED_6A_LSB 7
  386. #define REO_ENTRANCE_RING_6_RESERVED_6A_MASK 0xffffff80
  387. /* Description REO_ENTRANCE_RING_7_RESERVED_7A
  388. <legal 0>
  389. */
  390. #define REO_ENTRANCE_RING_7_RESERVED_7A_OFFSET 0x0000001c
  391. #define REO_ENTRANCE_RING_7_RESERVED_7A_LSB 0
  392. #define REO_ENTRANCE_RING_7_RESERVED_7A_MASK 0x000fffff
  393. /* Description REO_ENTRANCE_RING_7_RING_ID
  394. Consumer: SW/REO/DEBUG
  395. Producer: SRNG (of RXDMA)
  396. For debugging.
  397. This field is filled in by the SRNG module.
  398. It help to identify the ring that is being looked <legal
  399. all>
  400. */
  401. #define REO_ENTRANCE_RING_7_RING_ID_OFFSET 0x0000001c
  402. #define REO_ENTRANCE_RING_7_RING_ID_LSB 20
  403. #define REO_ENTRANCE_RING_7_RING_ID_MASK 0x0ff00000
  404. /* Description REO_ENTRANCE_RING_7_LOOPING_COUNT
  405. Consumer: SW/REO/DEBUG
  406. Producer: SRNG (of RXDMA)
  407. For debugging.
  408. This field is filled in by the SRNG module.
  409. A count value that indicates the number of times the
  410. producer of entries into this Ring has looped around the
  411. ring.
  412. At initialization time, this value is set to 0. On the
  413. first loop, this value is set to 1. After the max value is
  414. reached allowed by the number of bits for this field, the
  415. count value continues with 0 again.
  416. In case SW is the consumer of the ring entries, it can
  417. use this field to figure out up to where the producer of
  418. entries has created new entries. This eliminates the need to
  419. check where the head pointer' of the ring is located once
  420. the SW starts processing an interrupt indicating that new
  421. entries have been put into this ring...
  422. Also note that SW if it wants only needs to look at the
  423. LSB bit of this count value.
  424. <legal all>
  425. */
  426. #define REO_ENTRANCE_RING_7_LOOPING_COUNT_OFFSET 0x0000001c
  427. #define REO_ENTRANCE_RING_7_LOOPING_COUNT_LSB 28
  428. #define REO_ENTRANCE_RING_7_LOOPING_COUNT_MASK 0xf0000000
  429. #endif // _REO_ENTRANCE_RING_H_