htt.h 594 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222
  1. /*
  2. * Copyright (c) 2011-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
  5. *
  6. *
  7. * Permission to use, copy, modify, and/or distribute this software for
  8. * any purpose with or without fee is hereby granted, provided that the
  9. * above copyright notice and this permission notice appear in all
  10. * copies.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  13. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  14. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  15. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  16. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  17. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  18. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  19. * PERFORMANCE OF THIS SOFTWARE.
  20. */
  21. /*
  22. * This file was originally distributed by Qualcomm Atheros, Inc.
  23. * under proprietary terms before Copyright ownership was assigned
  24. * to the Linux Foundation.
  25. */
  26. /**
  27. * @file htt.h
  28. *
  29. * @details the public header file of HTT layer
  30. */
  31. #ifndef _HTT_H_
  32. #define _HTT_H_
  33. #include <htt_deps.h>
  34. #include <htt_common.h>
  35. /*
  36. * Unless explicitly specified to use 64 bits to represent physical addresses
  37. * (or more precisely, bus addresses), default to 32 bits.
  38. */
  39. #ifndef HTT_PADDR64
  40. #define HTT_PADDR64 0
  41. #endif
  42. #ifndef offsetof
  43. #define offsetof(type, field) ((unsigned int)(&((type *)0)->field))
  44. #endif
  45. /*
  46. * HTT version history:
  47. * 1.0 initial numbered version
  48. * 1.1 modifications to STATS messages.
  49. * These modifications are not backwards compatible, but since the
  50. * STATS messages themselves are non-essential (they are for debugging),
  51. * the 1.1 version of the HTT message library as a whole is compatible
  52. * with the 1.0 version.
  53. * 1.2 reset mask IE added to STATS_REQ message
  54. * 1.3 stat config IE added to STATS_REQ message
  55. *----
  56. * 2.0 FW rx PPDU desc added to RX_IND message
  57. * 2.1 Enable msdu_ext/frag_desc banking change for WIFI2.0
  58. *----
  59. * 3.0 Remove HTT_H2T_MSG_TYPE_MGMT_TX message
  60. * 3.1 Added HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND message
  61. * 3.2 Added HTT_H2T_MSG_TYPE_WDI_IPA_CFG,
  62. * HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST messages
  63. * 3.3 Added HTT_H2T_MSG_TYPE_AGGR_CFG_EX message
  64. * 3.4 Added tx_compl_req flag in HTT tx descriptor
  65. * 3.5 Added flush and fail stats in rx_reorder stats structure
  66. * 3.6 Added frag flag in HTT RX INORDER PADDR IND header
  67. * 3.7 Made changes to support EOS Mac_core 3.0
  68. * 3.8 Added txq_group information element definition;
  69. * added optional txq_group suffix to TX_CREDIT_UPDATE_IND message
  70. * 3.9 Added HTT_T2H CHAN_CHANGE message;
  71. * Allow buffer addresses in bus-address format to be stored as
  72. * either 32 bits or 64 bits.
  73. * 3.10 Add optional TLV extensions to the VERSION_REQ and VERSION_CONF
  74. * messages to specify which HTT options to use.
  75. * Initial TLV options cover:
  76. * - whether to use 32 or 64 bits to represent LL bus addresses
  77. * - whether to use TX_COMPL_IND or TX_CREDIT_UPDATE_IND in HL systems
  78. * - how many tx queue groups to use
  79. * 3.11 Expand rx debug stats:
  80. * - Expand the rx_reorder_stats struct with stats about successful and
  81. * failed rx buffer allcoations.
  82. * - Add a new rx_remote_buffer_mgmt_stats struct with stats about
  83. * the supply, allocation, use, and recycling of rx buffers for the
  84. * "remote ring" of rx buffers in host member in LL systems.
  85. * Add RX_REMOTE_RING_BUFFER_INFO stats type for uploading these stats.
  86. * 3.12 Add "rx offload packet error" message with initial "MIC error" subtype
  87. * 3.13 Add constants + macros to support 64-bit address format for the
  88. * tx fragments descriptor, the rx ring buffer, and the rx ring
  89. * index shadow register.
  90. * 3.14 Add a method for the host to provide detailed per-frame tx specs:
  91. * - Add htt_tx_msdu_desc_ext_t struct def.
  92. * - Add TLV to specify whether the target supports the HTT tx MSDU
  93. * extension descriptor.
  94. * - Change a reserved bit in the HTT tx MSDU descriptor to an
  95. * "extension" bit, to specify whether a HTT tx MSDU extension
  96. * descriptor is present.
  97. * 3.15 Add HW rx desc info to per-MSDU info elems in RX_IN_ORD_PADDR_IND msg.
  98. * (This allows the host to obtain key information about the MSDU
  99. * from a memory location already in the cache, rather than taking a
  100. * cache miss for each MSDU by reading the HW rx descs.)
  101. * 3.16 Add htt_pkt_type_eth2 and define pkt_subtype flags to indicate
  102. * whether a copy-engine classification result is appended to TX_FRM.
  103. * 3.17 Add a version of the WDI_IPA_CFG message; add RX_RING2 to WDI_IPA_CFG
  104. * 3.18 Add a PEER_DEL tx completion indication status, for HL cleanup of
  105. * tx frames in the target after the peer has already been deleted.
  106. * 3.19 Add HTT_DBG_STATS_RX_RATE_INFO_V2 and HTT_DBG_STATS_TX_RATE_INFO_V2
  107. * 3.20 Expand rx_reorder_stats.
  108. * 3.21 Add optional rx channel spec to HL RX_IND.
  109. * 3.22 Expand rx_reorder_stats
  110. * (distinguish duplicates within vs. outside block ack window)
  111. * 3.23 Add HTT_T2H_MSG_TYPE_RATE_REPORT to report peer justified rate.
  112. * The justified rate is calculated by two steps. The first is to multiply
  113. * user-rate by (1 - PER) and the other is to smooth the step 1's result
  114. * by a low pass filter.
  115. * This change allows HL download scheduling to consider the WLAN rate
  116. * that will be used for transmitting the downloaded frames.
  117. * 3.24 Expand rx_reorder_stats
  118. * (add counter for decrypt / MIC errors)
  119. * 3.25 Expand rx_reorder_stats
  120. * (add counter of frames received into both local + remote rings)
  121. * 3.26 Add stats struct for counting rx of tx BF, MU, SU, and NDPA frames
  122. * (HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT, rx_txbf_musu_ndpa_pkts_stats)
  123. * 3.27 Add a new interface for flow-control. The following t2h messages have
  124. * been included: HTT_T2H_MSG_TYPE_FLOW_POOL_MAP and
  125. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  126. * 3.28 Add a new interface for ring interface change. The following two h2t
  127. * and one t2h messages have been included:
  128. * HTT_H2T_MSG_TYPE_SRING_SETUP, HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG,
  129. * and HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  130. * 3.29 Add definitions of htt_tx_msdu_desc_ext2_t descriptor and other
  131. * information elements passed from the host to a Lithium target,
  132. * Add definitions of the HTT_H2T ADD_WDS_ENTRY and DELETE_WDS_ENTRY
  133. * messages and the HTT_T2H MAP_FLOW_INFO message (for use with Lithium
  134. * targets).
  135. * 3.30 Add pktlog flag inside HTT_T2H RX_IN_ORD_PADDR_IND message
  136. * 3.31 Add HTT_H2T_MSG_TYPE_RFS_CONFIG
  137. * 3.32 Add HTT_WDI_IPA_OPCODE_SHARING_STATS, HTT_WDI_IPA_OPCODE_SET_QUOTA and
  138. * HTT_WDI_IPA_OPCODE_IND_QUOTA for getting quota and reporting WiFi
  139. * sharing stats
  140. * 3.33 Add HTT_TX_COMPL_IND_STAT_DROP and HTT_TX_COMPL_IND_STAT_HOST_INSPECT
  141. * 3.34 Add HW_PEER_ID field to PEER_MAP
  142. * 3.35 Revise bitfield defs of HTT_SRING_SETUP message
  143. * (changes are not backwards compatible, but HTT_SRING_SETUP message is
  144. * not yet in use)
  145. * 3.36 Add HTT_H2T_MSG_TYPE_EXT_STATS_REQ and HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  146. * 3.37 Add HTT_PEER_TYPE and htt_mac_addr defs
  147. * 3.38 Add holes_no_filled field to rx_reorder_stats
  148. * 3.39 Add host_inspected flag to htt_tx_tcl_vdev_metadata
  149. * 3.40 Add optional timestamps in the HTT tx completion
  150. * 3.41 Add optional tx power spec in the HTT tx completion (for DSRC use)
  151. * 3.42 Add PPDU_STATS_CFG + PPDU_STATS_IND
  152. * 3.43 Add HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR defs
  153. * 3.44 Add htt_tx_wbm_completion_v2
  154. * 3.45 Add host_tx_desc_pool flag in htt_tx_msdu_desc_ext2_t
  155. * 3.46 Add MAC ID and payload size fields to HTT_T2H_MSG_TYPE_PKTLOG header
  156. * 3.47 Add HTT_T2H PEER_MAP_V2 and PEER_UNMAP_V2
  157. * 3.48 Add pdev ID field to HTT_T2H_MSG_TYPE_PPDU_STATS_IND and
  158. * HTT_T2H_MSG_TYPE_PKTLOG
  159. * 3.49 Add HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND def
  160. * 3.50 Add learning_frame flag to htt_tx_msdu_desc_ext2_t
  161. * 3.51 Add SW peer ID and TID num to HTT TX WBM COMPLETION
  162. * 3.52 Add HTT_T2H FLOW_POOL_RESIZE msg def
  163. * 3.53 Update HTT_T2H FLOW_POOL_RESIZE msg def
  164. * 3.54 Define mcast and mcast_valid flags within htt_tx_wbm_transmit_status
  165. * 3.55 Add initiator / responder flags to RX_DELBA indication
  166. * 3.56 Fix HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE bit-mask defs
  167. * 3.57 Add support for in-band data within HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  168. * 3.58 Add optional MSDU ack RSSI array to end of HTT_T2H TX_COMPL_IND msg
  169. * 3.59 Add HTT_RXDMA_HOST_BUF_RING2 def
  170. * 3.60 Add HTT_T2H_MSG_TYPE_PEER_STATS_IND def
  171. * 3.61 Add rx offset fields to HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG msg
  172. * 3.62 Add antenna mask to reserved space in htt_rx_ppdu_desc_t
  173. * 3.63 Add HTT_HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND def
  174. * 3.64 Add struct htt_tx_compl_ind_append_tx_tsf64 and add tx_tsf64
  175. * array to the end of HTT_T2H TX_COMPL_IND msg
  176. * 3.65 Add fields in htt_tx_msdu_desc_ext2_t to allow the host to provide
  177. * a "cookie" to identify a MSDU, and to specify to not apply aggregation
  178. * for a MSDU.
  179. * 3.66 Add HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND msg.
  180. * Add PKT_CAPTURE_MODE flag within HTT_T2H TX_I_ORD_PADDR_IND msg.
  181. * 3.67 Add drop threshold field to HTT_H2T RX_RING_SELECTION_CFG msg.
  182. * 3.68 Add ipa_drop threshold fields to HTT_H2T_MSG_TYPE_SRING_SETUP
  183. * 3.69 Add htt_ul_ofdma_user_info_v0 defs
  184. * 3.70 Add AST1-AST3 fields to HTT_T2H PEER_MAP_V2 msg
  185. * 3.71 Add rx offload engine / flow search engine htt setup message defs for
  186. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG, HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  187. * 3.72 Add tx_retry_cnt fields to htt_tx_offload_deliver_ind_hdr_t and
  188. * htt_tx_data_hdr_information
  189. */
  190. #define HTT_CURRENT_VERSION_MAJOR 3
  191. #define HTT_CURRENT_VERSION_MINOR 72
  192. #define HTT_NUM_TX_FRAG_DESC 1024
  193. #define HTT_WIFI_IP_VERSION(x,y) ((x) == (y))
  194. #define HTT_CHECK_SET_VAL(field, val) \
  195. A_ASSERT(!((val) & ~((field ## _M) >> (field ## _S))))
  196. /* macros to assist in sign-extending fields from HTT messages */
  197. #define HTT_SIGN_BIT_MASK(field) \
  198. ((field ## _M + (1 << field ## _S)) >> 1)
  199. #define HTT_SIGN_BIT(_val, field) \
  200. (_val & HTT_SIGN_BIT_MASK(field))
  201. #define HTT_SIGN_BIT_UNSHIFTED(_val, field) \
  202. (HTT_SIGN_BIT(_val, field) >> field ## _S)
  203. #define HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field) \
  204. (HTT_SIGN_BIT_UNSHIFTED(_val, field) - 1)
  205. #define HTT_SIGN_BIT_EXTENSION(_val, field) \
  206. (~(HTT_SIGN_BIT_UNSHIFTED(_val, field) | \
  207. HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field)))
  208. #define HTT_SIGN_BIT_EXTENSION_MASK(_val, field) \
  209. (HTT_SIGN_BIT_EXTENSION(_val, field) & ~(field ## _M >> field ## _S))
  210. /*
  211. * TEMPORARY:
  212. * Provide HTT_H2T_MSG_TYPE_MGMT_TX as an alias for
  213. * DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX until all code
  214. * that refers to HTT_H2T_MSG_TYPE_MGMT_TX has been
  215. * updated.
  216. */
  217. #define HTT_H2T_MSG_TYPE_MGMT_TX DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX
  218. /*
  219. * TEMPORARY:
  220. * Provide HTT_T2H_MSG_TYPE_RC_UPDATE_IND as an alias for
  221. * DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND until all code
  222. * that refers to HTT_T2H_MSG_TYPE_RC_UPDATE_IND has been
  223. * updated.
  224. */
  225. #define HTT_T2H_MSG_TYPE_RC_UPDATE_IND DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND
  226. /* HTT Access Category values */
  227. enum HTT_AC_WMM {
  228. /* WMM Access Categories */
  229. HTT_AC_WMM_BE = 0x0,
  230. HTT_AC_WMM_BK = 0x1,
  231. HTT_AC_WMM_VI = 0x2,
  232. HTT_AC_WMM_VO = 0x3,
  233. /* extension Access Categories */
  234. HTT_AC_EXT_NON_QOS = 0x4,
  235. HTT_AC_EXT_UCAST_MGMT = 0x5,
  236. HTT_AC_EXT_MCAST_DATA = 0x6,
  237. HTT_AC_EXT_MCAST_MGMT = 0x7,
  238. };
  239. enum HTT_AC_WMM_MASK {
  240. /* WMM Access Categories */
  241. HTT_AC_WMM_BE_MASK = (1 << HTT_AC_WMM_BE),
  242. HTT_AC_WMM_BK_MASK = (1 << HTT_AC_WMM_BK),
  243. HTT_AC_WMM_VI_MASK = (1 << HTT_AC_WMM_VI),
  244. HTT_AC_WMM_VO_MASK = (1 << HTT_AC_WMM_VO),
  245. /* extension Access Categories */
  246. HTT_AC_EXT_NON_QOS_MASK = (1 << HTT_AC_EXT_NON_QOS),
  247. HTT_AC_EXT_UCAST_MGMT_MASK = (1 << HTT_AC_EXT_UCAST_MGMT),
  248. HTT_AC_EXT_MCAST_DATA_MASK = (1 << HTT_AC_EXT_MCAST_DATA),
  249. HTT_AC_EXT_MCAST_MGMT_MASK = (1 << HTT_AC_EXT_MCAST_MGMT),
  250. };
  251. #define HTT_AC_MASK_WMM \
  252. (HTT_AC_WMM_BE_MASK | HTT_AC_WMM_BK_MASK | \
  253. HTT_AC_WMM_VI_MASK | HTT_AC_WMM_VO_MASK)
  254. #define HTT_AC_MASK_EXT \
  255. (HTT_AC_EXT_NON_QOS_MASK | HTT_AC_EXT_UCAST_MGMT_MASK | \
  256. HTT_AC_EXT_MCAST_DATA_MASK | HTT_AC_EXT_MCAST_MGMT_MASK)
  257. #define HTT_AC_MASK_ALL (HTT_AC_MASK_WMM | HTT_AC_MASK_EXT)
  258. /*
  259. * htt_dbg_stats_type -
  260. * bit positions for each stats type within a stats type bitmask
  261. * The bitmask contains 24 bits.
  262. */
  263. enum htt_dbg_stats_type {
  264. HTT_DBG_STATS_WAL_PDEV_TXRX = 0, /* bit 0 -> 0x1 */
  265. HTT_DBG_STATS_RX_REORDER = 1, /* bit 1 -> 0x2 */
  266. HTT_DBG_STATS_RX_RATE_INFO = 2, /* bit 2 -> 0x4 */
  267. HTT_DBG_STATS_TX_PPDU_LOG = 3, /* bit 3 -> 0x8 */
  268. HTT_DBG_STATS_TX_RATE_INFO = 4, /* bit 4 -> 0x10 */
  269. HTT_DBG_STATS_TIDQ = 5, /* bit 5 -> 0x20 */
  270. HTT_DBG_STATS_TXBF_INFO = 6, /* bit 6 -> 0x40 */
  271. HTT_DBG_STATS_SND_INFO = 7, /* bit 7 -> 0x80 */
  272. HTT_DBG_STATS_ERROR_INFO = 8, /* bit 8 -> 0x100 */
  273. HTT_DBG_STATS_TX_SELFGEN_INFO = 9, /* bit 9 -> 0x200 */
  274. HTT_DBG_STATS_TX_MU_INFO = 10, /* bit 10 -> 0x400 */
  275. HTT_DBG_STATS_SIFS_RESP_INFO = 11, /* bit 11 -> 0x800 */
  276. HTT_DBG_STATS_RX_REMOTE_RING_BUFFER_INFO = 12, /* bit 12 -> 0x1000 */
  277. HTT_DBG_STATS_RX_RATE_INFO_V2 = 13, /* bit 13 -> 0x2000 */
  278. HTT_DBG_STATS_TX_RATE_INFO_V2 = 14, /* bit 14 -> 0x4000 */
  279. HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT = 15, /* bit 15 -> 0x8000 */
  280. /* bits 16-23 currently reserved */
  281. /* keep this last */
  282. HTT_DBG_NUM_STATS
  283. };
  284. /*=== HTT option selection TLVs ===
  285. * Certain HTT messages have alternatives or options.
  286. * For such cases, the host and target need to agree on which option to use.
  287. * Option specification TLVs can be appended to the VERSION_REQ and
  288. * VERSION_CONF messages to select options other than the default.
  289. * These TLVs are entirely optional - if they are not provided, there is a
  290. * well-defined default for each option. If they are provided, they can be
  291. * provided in any order. Each TLV can be present or absent independent of
  292. * the presence / absence of other TLVs.
  293. *
  294. * The HTT option selection TLVs use the following format:
  295. * |31 16|15 8|7 0|
  296. * |---------------------------------+----------------+----------------|
  297. * | value (payload) | length | tag |
  298. * |-------------------------------------------------------------------|
  299. * The value portion need not be only 2 bytes; it can be extended by any
  300. * integer number of 4-byte units. The total length of the TLV, including
  301. * the tag and length fields, must be a multiple of 4 bytes. The length
  302. * field specifies the total TLV size in 4-byte units. Thus, the typical
  303. * TLV, with a 1-byte tag field, a 1-byte length field, and a 2-byte value
  304. * field, would store 0x1 in its length field, to show that the TLV occupies
  305. * a single 4-byte unit.
  306. */
  307. /*--- TLV header format - applies to all HTT option TLVs ---*/
  308. enum HTT_OPTION_TLV_TAGS {
  309. HTT_OPTION_TLV_TAG_RESERVED0 = 0x0,
  310. HTT_OPTION_TLV_TAG_LL_BUS_ADDR_SIZE = 0x1,
  311. HTT_OPTION_TLV_TAG_HL_SUPPRESS_TX_COMPL_IND = 0x2,
  312. HTT_OPTION_TLV_TAG_MAX_TX_QUEUE_GROUPS = 0x3,
  313. HTT_OPTION_TLV_TAG_SUPPORT_TX_MSDU_DESC_EXT = 0x4,
  314. };
  315. PREPACK struct htt_option_tlv_header_t {
  316. A_UINT8 tag;
  317. A_UINT8 length;
  318. } POSTPACK;
  319. #define HTT_OPTION_TLV_TAG_M 0x000000ff
  320. #define HTT_OPTION_TLV_TAG_S 0
  321. #define HTT_OPTION_TLV_LENGTH_M 0x0000ff00
  322. #define HTT_OPTION_TLV_LENGTH_S 8
  323. /*
  324. * value0 - 16 bit value field stored in word0
  325. * The TLV's value field may be longer than 2 bytes, in which case
  326. * the remainder of the value is stored in word1, word2, etc.
  327. */
  328. #define HTT_OPTION_TLV_VALUE0_M 0xffff0000
  329. #define HTT_OPTION_TLV_VALUE0_S 16
  330. #define HTT_OPTION_TLV_TAG_SET(word, tag) \
  331. do { \
  332. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_TAG, tag); \
  333. (word) |= ((tag) << HTT_OPTION_TLV_TAG_S); \
  334. } while (0)
  335. #define HTT_OPTION_TLV_TAG_GET(word) \
  336. (((word) & HTT_OPTION_TLV_TAG_M) >> HTT_OPTION_TLV_TAG_S)
  337. #define HTT_OPTION_TLV_LENGTH_SET(word, tag) \
  338. do { \
  339. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_LENGTH, tag); \
  340. (word) |= ((tag) << HTT_OPTION_TLV_LENGTH_S); \
  341. } while (0)
  342. #define HTT_OPTION_TLV_LENGTH_GET(word) \
  343. (((word) & HTT_OPTION_TLV_LENGTH_M) >> HTT_OPTION_TLV_LENGTH_S)
  344. #define HTT_OPTION_TLV_VALUE0_SET(word, tag) \
  345. do { \
  346. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_VALUE0, tag); \
  347. (word) |= ((tag) << HTT_OPTION_TLV_VALUE0_S); \
  348. } while (0)
  349. #define HTT_OPTION_TLV_VALUE0_GET(word) \
  350. (((word) & HTT_OPTION_TLV_VALUE0_M) >> HTT_OPTION_TLV_VALUE0_S)
  351. /*--- format of specific HTT option TLVs ---*/
  352. /*
  353. * HTT option TLV for specifying LL bus address size
  354. * Some chips require bus addresses used by the target to access buffers
  355. * within the host's memory to be 32 bits; others require bus addresses
  356. * used by the target to access buffers within the host's memory to be
  357. * 64 bits.
  358. * The LL_BUS_ADDR_SIZE TLV can be sent from the target to the host as
  359. * a suffix to the VERSION_CONF message to specify which bus address format
  360. * the target requires.
  361. * If this LL_BUS_ADDR_SIZE TLV is not sent by the target, the host should
  362. * default to providing bus addresses to the target in 32-bit format.
  363. */
  364. enum HTT_OPTION_TLV_LL_BUS_ADDR_SIZE_VALUES {
  365. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE32 = 0x0,
  366. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE64 = 0x1,
  367. };
  368. PREPACK struct htt_option_tlv_ll_bus_addr_size_t {
  369. struct htt_option_tlv_header_t hdr;
  370. A_UINT16 ll_bus_addr_size; /* LL_BUS_ADDR_SIZE_VALUES enum */
  371. } POSTPACK;
  372. /*
  373. * HTT option TLV for specifying whether HL systems should indicate
  374. * over-the-air tx completion for individual frames, or should instead
  375. * send a bulk TX_CREDIT_UPDATE_IND except when the host explicitly
  376. * requests an OTA tx completion for a particular tx frame.
  377. * This option does not apply to LL systems, where the TX_COMPL_IND
  378. * is mandatory.
  379. * This option is primarily intended for HL systems in which the tx frame
  380. * downloads over the host --> target bus are as slow as or slower than
  381. * the transmissions over the WLAN PHY. For cases where the bus is faster
  382. * than the WLAN PHY, the target will transmit relatively large A-MPDUs,
  383. * and consquently will send one TX_COMPL_IND message that covers several
  384. * tx frames. For cases where the WLAN PHY is faster than the bus,
  385. * the target will end up transmitting very short A-MPDUs, and consequently
  386. * sending many TX_COMPL_IND messages, which each cover a very small number
  387. * of tx frames.
  388. * The HL_SUPPRESS_TX_COMPL_IND TLV can be sent by the host to the target as
  389. * a suffix to the VERSION_REQ message to request whether the host desires to
  390. * use TX_CREDIT_UPDATE_IND rather than TX_COMPL_IND. The target can then
  391. * send a HTT_SUPPRESS_TX_COMPL_IND TLV to the host as a suffix to the
  392. * VERSION_CONF message to confirm whether TX_CREDIT_UPDATE_IND will be used
  393. * rather than TX_COMPL_IND. TX_CREDIT_UPDATE_IND shall only be used if the
  394. * host sends a HL_SUPPRESS_TX_COMPL_IND TLV requesting use of
  395. * TX_CREDIT_UPDATE_IND, and the target sends a HL_SUPPRESS_TX_COMPLE_IND TLV
  396. * back to the host confirming use of TX_CREDIT_UPDATE_IND.
  397. * Lack of a HL_SUPPRESS_TX_COMPL_IND TLV from either host --> target or
  398. * target --> host is equivalent to a HL_SUPPRESS_TX_COMPL_IND that
  399. * explicitly specifies HL_ALLOW_TX_COMPL_IND in the value payload of the
  400. * TLV.
  401. */
  402. enum HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND_VALUES {
  403. HTT_OPTION_TLV_HL_ALLOW_TX_COMPL_IND = 0x0,
  404. HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND = 0x1,
  405. };
  406. PREPACK struct htt_option_tlv_hl_suppress_tx_compl_ind_t {
  407. struct htt_option_tlv_header_t hdr;
  408. A_UINT16 hl_suppress_tx_compl_ind; /* HL_SUPPRESS_TX_COMPL_IND enum */
  409. } POSTPACK;
  410. /*
  411. * HTT option TLV for specifying how many tx queue groups the target
  412. * may establish.
  413. * This TLV specifies the maximum value the target may send in the
  414. * txq_group_id field of any TXQ_GROUP information elements sent by
  415. * the target to the host. This allows the host to pre-allocate an
  416. * appropriate number of tx queue group structs.
  417. *
  418. * The MAX_TX_QUEUE_GROUPS_TLV can be sent from the host to the target as
  419. * a suffix to the VERSION_REQ message to specify whether the host supports
  420. * tx queue groups at all, and if so if there is any limit on the number of
  421. * tx queue groups that the host supports.
  422. * The MAX_TX_QUEUE_GROUPS TLV can be sent from the target to the host as
  423. * a suffix to the VERSION_CONF message. If the host has specified in the
  424. * VER_REQ message a limit on the number of tx queue groups the host can
  425. * supprt, the target shall limit its specification of the maximum tx groups
  426. * to be no larger than this host-specified limit.
  427. *
  428. * If the target does not provide a MAX_TX_QUEUE_GROUPS TLV, then the host
  429. * shall preallocate 4 tx queue group structs, and the target shall not
  430. * specify a txq_group_id larger than 3.
  431. */
  432. enum HTT_OPTION_TLV_MAX_TX_QUEUE_GROUPS_VALUES {
  433. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNSUPPORTED = 0,
  434. /*
  435. * values 1 through N specify the max number of tx queue groups
  436. * the sender supports
  437. */
  438. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNLIMITED = 0xffff,
  439. };
  440. /* TEMPORARY backwards-compatibility alias for a typo fix -
  441. * The htt_option_tlv_mac_tx_queue_groups_t typo has been corrected
  442. * to htt_option_tlv_max_tx_queue_groups_t, but an alias is provided
  443. * to support the old name (with the typo) until all references to the
  444. * old name are replaced with the new name.
  445. */
  446. #define htt_option_tlv_mac_tx_queue_groups_t htt_option_tlv_max_tx_queue_groups_t
  447. PREPACK struct htt_option_tlv_max_tx_queue_groups_t {
  448. struct htt_option_tlv_header_t hdr;
  449. A_UINT16 max_tx_queue_groups; /* max txq_group_id + 1 */
  450. } POSTPACK;
  451. /*
  452. * HTT option TLV for specifying whether the target supports an extended
  453. * version of the HTT tx descriptor. If the target provides this TLV
  454. * and specifies in the TLV that the target supports an extended version
  455. * of the HTT tx descriptor, the target must check the "extension" bit in
  456. * the HTT tx descriptor, and if the extension bit is set, to expect a
  457. * HTT tx MSDU extension descriptor immediately following the HTT tx MSDU
  458. * descriptor. Furthermore, the target must provide room for the HTT
  459. * tx MSDU extension descriptor in the target's TX_FRM buffer.
  460. * This option is intended for systems where the host needs to explicitly
  461. * control the transmission parameters such as tx power for individual
  462. * tx frames.
  463. * The SUPPORT_TX_MSDU_DESC_EXT TLB can be sent by the target to the host
  464. * as a suffix to the VERSION_CONF message to explicitly specify whether
  465. * the target supports the HTT tx MSDU extension descriptor.
  466. * Lack of a SUPPORT_TX_MSDU_DESC_EXT from the target shall be interpreted
  467. * by the host as lack of target support for the HTT tx MSDU extension
  468. * descriptor; the host shall provide HTT tx MSDU extension descriptors in
  469. * the HTT_H2T TX_FRM messages only if the target indicates it supports
  470. * the HTT tx MSDU extension descriptor.
  471. * The host is not required to provide the HTT tx MSDU extension descriptor
  472. * just because the target supports it; the target must check the
  473. * "extension" bit in the HTT tx MSDU descriptor to determine whether an
  474. * extension descriptor is present.
  475. */
  476. enum HTT_OPTION_TLV_SUPPORT_TX_MSDU_DESC_EXT_VALUES {
  477. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_NO_SUPPORT = 0x0,
  478. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_SUPPORT = 0x1,
  479. };
  480. PREPACK struct htt_option_tlv_support_tx_msdu_desc_ext_t {
  481. struct htt_option_tlv_header_t hdr;
  482. A_UINT16 tx_msdu_desc_ext_support; /* SUPPORT_TX_MSDU_DESC_EXT enum */
  483. } POSTPACK;
  484. /*=== host -> target messages ===============================================*/
  485. enum htt_h2t_msg_type {
  486. HTT_H2T_MSG_TYPE_VERSION_REQ = 0x0,
  487. HTT_H2T_MSG_TYPE_TX_FRM = 0x1,
  488. HTT_H2T_MSG_TYPE_RX_RING_CFG = 0x2,
  489. HTT_H2T_MSG_TYPE_STATS_REQ = 0x3,
  490. HTT_H2T_MSG_TYPE_SYNC = 0x4,
  491. HTT_H2T_MSG_TYPE_AGGR_CFG = 0x5,
  492. HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG = 0x6,
  493. DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX = 0x7, /* no longer used */
  494. HTT_H2T_MSG_TYPE_WDI_IPA_CFG = 0x8,
  495. HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ = 0x9,
  496. HTT_H2T_MSG_TYPE_AGGR_CFG_EX = 0xa, /* per vdev amsdu subfrm limit */
  497. HTT_H2T_MSG_TYPE_SRING_SETUP = 0xb,
  498. HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG = 0xc,
  499. HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY = 0xd,
  500. HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY = 0xe,
  501. HTT_H2T_MSG_TYPE_RFS_CONFIG = 0xf,
  502. HTT_H2T_MSG_TYPE_EXT_STATS_REQ = 0x10,
  503. HTT_H2T_MSG_TYPE_PPDU_STATS_CFG = 0x11,
  504. HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG = 0x12,
  505. HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG = 0x13,
  506. /* keep this last */
  507. HTT_H2T_NUM_MSGS
  508. };
  509. /*
  510. * HTT host to target message type -
  511. * stored in bits 7:0 of the first word of the message
  512. */
  513. #define HTT_H2T_MSG_TYPE_M 0xff
  514. #define HTT_H2T_MSG_TYPE_S 0
  515. #define HTT_H2T_MSG_TYPE_SET(word, msg_type) \
  516. do { \
  517. HTT_CHECK_SET_VAL(HTT_H2T_MSG_TYPE, msg_type); \
  518. (word) |= ((msg_type) << HTT_H2T_MSG_TYPE_S); \
  519. } while (0)
  520. #define HTT_H2T_MSG_TYPE_GET(word) \
  521. (((word) & HTT_H2T_MSG_TYPE_M) >> HTT_H2T_MSG_TYPE_S)
  522. /**
  523. * @brief host -> target version number request message definition
  524. *
  525. * |31 24|23 16|15 8|7 0|
  526. * |----------------+----------------+----------------+----------------|
  527. * | reserved | msg type |
  528. * |-------------------------------------------------------------------|
  529. * : option request TLV (optional) |
  530. * :...................................................................:
  531. *
  532. * The VER_REQ message may consist of a single 4-byte word, or may be
  533. * extended with TLVs that specify which HTT options the host is requesting
  534. * from the target.
  535. * The following option TLVs may be appended to the VER_REQ message:
  536. * - HL_SUPPRESS_TX_COMPL_IND
  537. * - HL_MAX_TX_QUEUE_GROUPS
  538. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  539. * may be appended to the VER_REQ message (but only one TLV of each type).
  540. *
  541. * Header fields:
  542. * - MSG_TYPE
  543. * Bits 7:0
  544. * Purpose: identifies this as a version number request message
  545. * Value: 0x0
  546. */
  547. #define HTT_VER_REQ_BYTES 4
  548. /* TBDXXX: figure out a reasonable number */
  549. #define HTT_HL_DATA_SVC_PIPE_DEPTH 24
  550. #define HTT_LL_DATA_SVC_PIPE_DEPTH 64
  551. /**
  552. * @brief HTT tx MSDU descriptor
  553. *
  554. * @details
  555. * The HTT tx MSDU descriptor is created by the host HTT SW for each
  556. * tx MSDU. The HTT tx MSDU descriptor contains the information that
  557. * the target firmware needs for the FW's tx processing, particularly
  558. * for creating the HW msdu descriptor.
  559. * The same HTT tx descriptor is used for HL and LL systems, though
  560. * a few fields within the tx descriptor are used only by LL or
  561. * only by HL.
  562. * The HTT tx descriptor is defined in two manners: by a struct with
  563. * bitfields, and by a series of [dword offset, bit mask, bit shift]
  564. * definitions.
  565. * The target should use the struct def, for simplicitly and clarity,
  566. * but the host shall use the bit-mast + bit-shift defs, to be endian-
  567. * neutral. Specifically, the host shall use the get/set macros built
  568. * around the mask + shift defs.
  569. */
  570. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_S 0
  571. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_M 0x1
  572. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_S 1
  573. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_M 0x2
  574. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_S 2
  575. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_M 0x4
  576. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_S 3
  577. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_M 0x8
  578. #define HTT_TX_VDEV_ID_WORD 0
  579. #define HTT_TX_VDEV_ID_MASK 0x3f
  580. #define HTT_TX_VDEV_ID_SHIFT 16
  581. #define HTT_TX_L3_CKSUM_OFFLOAD 1
  582. #define HTT_TX_L4_CKSUM_OFFLOAD 2
  583. #define HTT_TX_MSDU_LEN_DWORD 1
  584. #define HTT_TX_MSDU_LEN_MASK 0xffff;
  585. /*
  586. * HTT_VAR_PADDR macros
  587. * Allow physical / bus addresses to be either a single 32-bit value,
  588. * or a 64-bit value, stored as a little-endian lo,hi pair of 32-bit parts
  589. */
  590. #define HTT_VAR_PADDR32(var_name) \
  591. A_UINT32 var_name
  592. #define HTT_VAR_PADDR64_LE(var_name) \
  593. struct { \
  594. /* little-endian: lo precedes hi */ \
  595. A_UINT32 lo; \
  596. A_UINT32 hi; \
  597. } var_name
  598. /*
  599. * TEMPLATE_HTT_TX_MSDU_DESC_T:
  600. * This macro defines a htt_tx_msdu_descXXX_t in which any physical
  601. * addresses are stored in a XXX-bit field.
  602. * This macro is used to define both htt_tx_msdu_desc32_t and
  603. * htt_tx_msdu_desc64_t structs.
  604. */
  605. #define TEMPLATE_HTT_TX_MSDU_DESC_T(_paddr_bits_, _paddr__frags_desc_ptr_) \
  606. PREPACK struct htt_tx_msdu_desc ## _paddr_bits_ ## _t \
  607. { \
  608. /* DWORD 0: flags and meta-data */ \
  609. A_UINT32 \
  610. msg_type: 8, /* HTT_H2T_MSG_TYPE_TX_FRM */ \
  611. \
  612. /* pkt_subtype - \
  613. * Detailed specification of the tx frame contents, extending the \
  614. * general specification provided by pkt_type. \
  615. * FIX THIS: ADD COMPLETE SPECS FOR THIS FIELDS VALUE, e.g. \
  616. * pkt_type | pkt_subtype \
  617. * ============================================================== \
  618. * 802.3 | bit 0:3 - Reserved \
  619. * | bit 4: 0x0 - Copy-Engine Classification Results \
  620. * | not appended to the HTT message \
  621. * | 0x1 - Copy-Engine Classification Results \
  622. * | appended to the HTT message in the \
  623. * | format: \
  624. * | [HTT tx desc, frame header, \
  625. * | CE classification results] \
  626. * | The CE classification results begin \
  627. * | at the next 4-byte boundary after \
  628. * | the frame header. \
  629. * ------------+------------------------------------------------- \
  630. * Eth2 | bit 0:3 - Reserved \
  631. * | bit 4: 0x0 - Copy-Engine Classification Results \
  632. * | not appended to the HTT message \
  633. * | 0x1 - Copy-Engine Classification Results \
  634. * | appended to the HTT message. \
  635. * | See the above specification of the \
  636. * | CE classification results location. \
  637. * ------------+------------------------------------------------- \
  638. * native WiFi | bit 0:3 - Reserved \
  639. * | bit 4: 0x0 - Copy-Engine Classification Results \
  640. * | not appended to the HTT message \
  641. * | 0x1 - Copy-Engine Classification Results \
  642. * | appended to the HTT message. \
  643. * | See the above specification of the \
  644. * | CE classification results location. \
  645. * ------------+------------------------------------------------- \
  646. * mgmt | 0x0 - 802.11 MAC header absent \
  647. * | 0x1 - 802.11 MAC header present \
  648. * ------------+------------------------------------------------- \
  649. * raw | bit 0: 0x0 - 802.11 MAC header absent \
  650. * | 0x1 - 802.11 MAC header present \
  651. * | bit 1: 0x0 - allow aggregation \
  652. * | 0x1 - don't allow aggregation \
  653. * | bit 2: 0x0 - perform encryption \
  654. * | 0x1 - don't perform encryption \
  655. * | bit 3: 0x0 - perform tx classification / queuing \
  656. * | 0x1 - don't perform tx classification; \
  657. * | insert the frame into the "misc" \
  658. * | tx queue \
  659. * | bit 4: 0x0 - Copy-Engine Classification Results \
  660. * | not appended to the HTT message \
  661. * | 0x1 - Copy-Engine Classification Results \
  662. * | appended to the HTT message. \
  663. * | See the above specification of the \
  664. * | CE classification results location. \
  665. */ \
  666. pkt_subtype: 5, \
  667. \
  668. /* pkt_type - \
  669. * General specification of the tx frame contents. \
  670. * The htt_pkt_type enum should be used to specify and check the \
  671. * value of this field. \
  672. */ \
  673. pkt_type: 3, \
  674. \
  675. /* vdev_id - \
  676. * ID for the vdev that is sending this tx frame. \
  677. * For certain non-standard packet types, e.g. pkt_type == raw \
  678. * and (pkt_subtype >> 3) == 1, this field is not relevant/valid. \
  679. * This field is used primarily for determining where to queue \
  680. * broadcast and multicast frames. \
  681. */ \
  682. vdev_id: 6, \
  683. /* ext_tid - \
  684. * The extended traffic ID. \
  685. * If the TID is unknown, the extended TID is set to \
  686. * HTT_TX_EXT_TID_INVALID. \
  687. * If the tx frame is QoS data, then the extended TID has the 0-15 \
  688. * value of the QoS TID. \
  689. * If the tx frame is non-QoS data, then the extended TID is set to \
  690. * HTT_TX_EXT_TID_NON_QOS. \
  691. * If the tx frame is multicast or broadcast, then the extended TID \
  692. * is set to HTT_TX_EXT_TID_MCAST_BCAST. \
  693. */ \
  694. ext_tid: 5, \
  695. \
  696. /* postponed - \
  697. * This flag indicates whether the tx frame has been downloaded to \
  698. * the target before but discarded by the target, and now is being \
  699. * downloaded again; or if this is a new frame that is being \
  700. * downloaded for the first time. \
  701. * This flag allows the target to determine the correct order for \
  702. * transmitting new vs. old frames. \
  703. * value: 0 -> new frame, 1 -> re-send of a previously sent frame \
  704. * This flag only applies to HL systems, since in LL systems, \
  705. * the tx flow control is handled entirely within the target. \
  706. */ \
  707. postponed: 1, \
  708. \
  709. /* extension - \
  710. * This flag indicates whether a HTT tx MSDU extension descriptor \
  711. * (htt_tx_msdu_desc_ext_t) follows this HTT tx MSDU descriptor. \
  712. * \
  713. * 0x0 - no extension MSDU descriptor is present \
  714. * 0x1 - an extension MSDU descriptor immediately follows the \
  715. * regular MSDU descriptor \
  716. */ \
  717. extension: 1, \
  718. \
  719. /* cksum_offload - \
  720. * This flag indicates whether checksum offload is enabled or not \
  721. * for this frame. Target FW use this flag to turn on HW checksumming \
  722. * 0x0 - No checksum offload \
  723. * 0x1 - L3 header checksum only \
  724. * 0x2 - L4 checksum only \
  725. * 0x3 - L3 header checksum + L4 checksum \
  726. */ \
  727. cksum_offload: 2, \
  728. \
  729. /* tx_comp_req - \
  730. * This flag indicates whether Tx Completion \
  731. * from fw is required or not. \
  732. * This flag is only relevant if tx completion is not \
  733. * universally enabled. \
  734. * For all LL systems, tx completion is mandatory, \
  735. * so this flag will be irrelevant. \
  736. * For HL systems tx completion is optional, but HL systems in which \
  737. * the bus throughput exceeds the WLAN throughput will \
  738. * probably want to always use tx completion, and thus \
  739. * would not check this flag. \
  740. * This flag is required when tx completions are not used universally, \
  741. * but are still required for certain tx frames for which \
  742. * an OTA delivery acknowledgment is needed by the host. \
  743. * In practice, this would be for HL systems in which the \
  744. * bus throughput is less than the WLAN throughput. \
  745. * \
  746. * 0x0 - Tx Completion Indication from Fw not required \
  747. * 0x1 - Tx Completion Indication from Fw is required \
  748. */ \
  749. tx_compl_req: 1; \
  750. \
  751. \
  752. /* DWORD 1: MSDU length and ID */ \
  753. A_UINT32 \
  754. len: 16, /* MSDU length, in bytes */ \
  755. id: 16; /* MSDU ID used to identify the MSDU to the host, \
  756. * and this id is used to calculate fragmentation \
  757. * descriptor pointer inside the target based on \
  758. * the base address, configured inside the target. \
  759. */ \
  760. \
  761. /* DWORD 2 (or 2-3): fragmentation descriptor bus address */ \
  762. /* frags_desc_ptr - \
  763. * The fragmentation descriptor pointer tells the HW's MAC DMA \
  764. * where the tx frame's fragments reside in memory. \
  765. * This field only applies to LL systems, since in HL systems the \
  766. * (degenerate single-fragment) fragmentation descriptor is created \
  767. * within the target. \
  768. */ \
  769. _paddr__frags_desc_ptr_; \
  770. \
  771. /* DWORD 3 (or 4): peerid, chanfreq */ \
  772. /* \
  773. * Peer ID : Target can use this value to know which peer-id packet \
  774. * destined to. \
  775. * It's intended to be specified by host in case of NAWDS. \
  776. */ \
  777. A_UINT16 peerid; \
  778. \
  779. /* \
  780. * Channel frequency: This identifies the desired channel \
  781. * frequency (in mhz) for tx frames. This is used by FW to help \
  782. * determine when it is safe to transmit or drop frames for \
  783. * off-channel operation. \
  784. * The default value of zero indicates to FW that the corresponding \
  785. * VDEV's home channel (if there is one) is the desired channel \
  786. * frequency. \
  787. */ \
  788. A_UINT16 chanfreq; \
  789. \
  790. /* Reason reserved is commented is increasing the htt structure size \
  791. * leads to some wierd issues. Contact Raj/Kyeyoon for more info \
  792. * A_UINT32 reserved_dword3_bits0_31; \
  793. */ \
  794. } POSTPACK
  795. /* define a htt_tx_msdu_desc32_t type */
  796. TEMPLATE_HTT_TX_MSDU_DESC_T(32, HTT_VAR_PADDR32(frags_desc_ptr));
  797. /* define a htt_tx_msdu_desc64_t type */
  798. TEMPLATE_HTT_TX_MSDU_DESC_T(64, HTT_VAR_PADDR64_LE(frags_desc_ptr));
  799. /*
  800. * Make htt_tx_msdu_desc_t be an alias for either
  801. * htt_tx_msdu_desc32_t or htt_tx_msdu_desc64_t
  802. */
  803. #if HTT_PADDR64
  804. #define htt_tx_msdu_desc_t htt_tx_msdu_desc64_t
  805. #else
  806. #define htt_tx_msdu_desc_t htt_tx_msdu_desc32_t
  807. #endif
  808. /* decriptor information for Management frame*/
  809. /*
  810. * THIS htt_mgmt_tx_desc_t STRUCT IS DEPRECATED - DON'T USE IT.
  811. * BOTH MANAGEMENT AND DATA FRAMES SHOULD USE htt_tx_msdu_desc_t.
  812. */
  813. #define HTT_MGMT_FRM_HDR_DOWNLOAD_LEN 32
  814. extern A_UINT32 mgmt_hdr_len;
  815. PREPACK struct htt_mgmt_tx_desc_t {
  816. A_UINT32 msg_type;
  817. #if HTT_PADDR64
  818. A_UINT64 frag_paddr; /* DMAble address of the data */
  819. #else
  820. A_UINT32 frag_paddr; /* DMAble address of the data */
  821. #endif
  822. A_UINT32 desc_id; /* returned to host during completion
  823. * to free the meory*/
  824. A_UINT32 len; /* Fragment length */
  825. A_UINT32 vdev_id; /* virtual device ID*/
  826. A_UINT8 hdr[HTT_MGMT_FRM_HDR_DOWNLOAD_LEN]; /* frm header */
  827. } POSTPACK;
  828. PREPACK struct htt_mgmt_tx_compl_ind {
  829. A_UINT32 desc_id;
  830. A_UINT32 status;
  831. } POSTPACK;
  832. /*
  833. * This SDU header size comes from the summation of the following:
  834. * 1. Max of:
  835. * a. Native WiFi header, for native WiFi frames: 24 bytes
  836. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4)
  837. * b. 802.11 header, for raw frames: 36 bytes
  838. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4,
  839. * QoS header, HT header)
  840. * c. 802.3 header, for ethernet frames: 14 bytes
  841. * (destination address, source address, ethertype / length)
  842. * 2. Max of:
  843. * a. IPv4 header, up through the DiffServ Code Point: 2 bytes
  844. * b. IPv6 header, up through the Traffic Class: 2 bytes
  845. * 3. 802.1Q VLAN header: 4 bytes
  846. * 4. LLC/SNAP header: 8 bytes
  847. */
  848. #define HTT_TX_HDR_SIZE_NATIVE_WIFI 30
  849. #define HTT_TX_HDR_SIZE_802_11_RAW 36
  850. #define HTT_TX_HDR_SIZE_ETHERNET 14
  851. #define HTT_TX_HDR_SIZE_OUTER_HDR_MAX HTT_TX_HDR_SIZE_802_11_RAW
  852. A_COMPILE_TIME_ASSERT(
  853. htt_encap_hdr_size_max_check_nwifi,
  854. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_NATIVE_WIFI);
  855. A_COMPILE_TIME_ASSERT(
  856. htt_encap_hdr_size_max_check_enet,
  857. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_ETHERNET);
  858. #define HTT_HL_TX_HDR_SIZE_IP 1600 /* also include payload */
  859. #define HTT_LL_TX_HDR_SIZE_IP 16 /* up to the end of UDP header for IPv4 case */
  860. #define HTT_TX_HDR_SIZE_802_1Q 4
  861. #define HTT_TX_HDR_SIZE_LLC_SNAP 8
  862. #define HTT_COMMON_TX_FRM_HDR_LEN \
  863. (HTT_TX_HDR_SIZE_OUTER_HDR_MAX + \
  864. HTT_TX_HDR_SIZE_802_1Q + \
  865. HTT_TX_HDR_SIZE_LLC_SNAP)
  866. #define HTT_HL_TX_FRM_HDR_LEN \
  867. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_HL_TX_HDR_SIZE_IP)
  868. #define HTT_LL_TX_FRM_HDR_LEN \
  869. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_LL_TX_HDR_SIZE_IP)
  870. #define HTT_TX_DESC_LEN sizeof(struct htt_tx_msdu_desc_t)
  871. /* dword 0 */
  872. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_BYTES 0
  873. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_DWORD 0
  874. #define HTT_TX_DESC_PKT_SUBTYPE_M 0x00001f00
  875. #define HTT_TX_DESC_PKT_SUBTYPE_S 8
  876. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_BYTES 0
  877. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_DWORD 0
  878. #define HTT_TX_DESC_NO_ENCRYPT_M 0x00000400
  879. #define HTT_TX_DESC_NO_ENCRYPT_S 10
  880. #define HTT_TX_DESC_PKT_TYPE_OFFSET_BYTES 0
  881. #define HTT_TX_DESC_PKT_TYPE_OFFSET_DWORD 0
  882. #define HTT_TX_DESC_PKT_TYPE_M 0x0000e000
  883. #define HTT_TX_DESC_PKT_TYPE_S 13
  884. #define HTT_TX_DESC_VDEV_ID_OFFSET_BYTES 0
  885. #define HTT_TX_DESC_VDEV_ID_OFFSET_DWORD 0
  886. #define HTT_TX_DESC_VDEV_ID_M 0x003f0000
  887. #define HTT_TX_DESC_VDEV_ID_S 16
  888. #define HTT_TX_DESC_EXT_TID_OFFSET_BYTES 0
  889. #define HTT_TX_DESC_EXT_TID_OFFSET_DWORD 0
  890. #define HTT_TX_DESC_EXT_TID_M 0x07c00000
  891. #define HTT_TX_DESC_EXT_TID_S 22
  892. #define HTT_TX_DESC_POSTPONED_OFFSET_BYTES 0
  893. #define HTT_TX_DESC_POSTPONED_OFFSET_DWORD 0
  894. #define HTT_TX_DESC_POSTPONED_M 0x08000000
  895. #define HTT_TX_DESC_POSTPONED_S 27
  896. #define HTT_TX_DESC_EXTENSION_OFFSET_BYTE 0
  897. #define HTT_TX_DESC_EXTENSION_OFFSET_DWORD 0
  898. #define HTT_TX_DESC_EXTENSION_M 0x10000000
  899. #define HTT_TX_DESC_EXTENSION_S 28
  900. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_BYTES 0
  901. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_DWORD 0
  902. #define HTT_TX_DESC_CKSUM_OFFLOAD_M 0x60000000
  903. #define HTT_TX_DESC_CKSUM_OFFLOAD_S 29
  904. #define HTT_TX_DESC_TX_COMP_OFFSET_BYTES 0
  905. #define HTT_TX_DESC_TX_COMP_OFFSET_DWORD 0
  906. #define HTT_TX_DESC_TX_COMP_M 0x80000000
  907. #define HTT_TX_DESC_TX_COMP_S 31
  908. /* dword 1 */
  909. #define HTT_TX_DESC_FRM_LEN_OFFSET_BYTES 4
  910. #define HTT_TX_DESC_FRM_LEN_OFFSET_DWORD 1
  911. #define HTT_TX_DESC_FRM_LEN_M 0x0000ffff
  912. #define HTT_TX_DESC_FRM_LEN_S 0
  913. #define HTT_TX_DESC_FRM_ID_OFFSET_BYTES 4
  914. #define HTT_TX_DESC_FRM_ID_OFFSET_DWORD 1
  915. #define HTT_TX_DESC_FRM_ID_M 0xffff0000
  916. #define HTT_TX_DESC_FRM_ID_S 16
  917. /* dword 2 */
  918. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_BYTES 8
  919. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_DWORD 2
  920. /* for systems using 64-bit format for bus addresses */
  921. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_M 0xffffffff
  922. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_S 0
  923. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_M 0xffffffff
  924. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_S 0
  925. /* for systems using 32-bit format for bus addresses */
  926. #define HTT_TX_DESC_FRAGS_DESC_PADDR_M 0xffffffff
  927. #define HTT_TX_DESC_FRAGS_DESC_PADDR_S 0
  928. /* dword 3 */
  929. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 16
  930. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 12
  931. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64 \
  932. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 >> 2)
  933. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32 \
  934. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 >> 2)
  935. #if HTT_PADDR64
  936. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64
  937. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64
  938. #else
  939. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32
  940. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32
  941. #endif
  942. #define HTT_TX_DESC_PEER_ID_M 0x0000ffff
  943. #define HTT_TX_DESC_PEER_ID_S 0
  944. /*
  945. * TEMPORARY:
  946. * The original definitions for the PEER_ID fields contained typos
  947. * (with _DESC_PADDR appended to this PEER_ID field name).
  948. * Retain deprecated original names for PEER_ID fields until all code that
  949. * refers to them has been updated.
  950. */
  951. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_BYTES \
  952. HTT_TX_DESC_PEER_ID_OFFSET_BYTES
  953. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_DWORD \
  954. HTT_TX_DESC_PEER_ID_OFFSET_DWORD
  955. #define HTT_TX_DESC_PEERID_DESC_PADDR_M \
  956. HTT_TX_DESC_PEER_ID_M
  957. #define HTT_TX_DESC_PEERID_DESC_PADDR_S \
  958. HTT_TX_DESC_PEER_ID_S
  959. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 16 /* to dword with chan freq */
  960. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 12 /* to dword with chan freq */
  961. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64 \
  962. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 >> 2)
  963. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32 \
  964. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 >> 2)
  965. #if HTT_PADDR64
  966. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64
  967. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64
  968. #else
  969. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32
  970. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32
  971. #endif
  972. #define HTT_TX_DESC_CHAN_FREQ_M 0xffff0000
  973. #define HTT_TX_DESC_CHAN_FREQ_S 16
  974. #define HTT_TX_DESC_PKT_SUBTYPE_GET(_var) \
  975. (((_var) & HTT_TX_DESC_PKT_SUBTYPE_M) >> HTT_TX_DESC_PKT_SUBTYPE_S)
  976. #define HTT_TX_DESC_PKT_SUBTYPE_SET(_var, _val) \
  977. do { \
  978. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_SUBTYPE, _val); \
  979. ((_var) |= ((_val) << HTT_TX_DESC_PKT_SUBTYPE_S)); \
  980. } while (0)
  981. #define HTT_TX_DESC_NO_ENCRYPT_GET(_var) \
  982. (((_var) & HTT_TX_DESC_NO_ENCRYPT_M) >> HTT_TX_DESC_NO_ENCRYPT_S)
  983. #define HTT_TX_DESC_NO_ENCRYPT_SET(_var, _val) \
  984. do { \
  985. HTT_CHECK_SET_VAL(HTT_TX_DESC_NO_ENCRYPT, _val); \
  986. ((_var) |= ((_val) << HTT_TX_DESC_NO_ENCRYPT_S)); \
  987. } while (0)
  988. #define HTT_TX_DESC_PKT_TYPE_GET(_var) \
  989. (((_var) & HTT_TX_DESC_PKT_TYPE_M) >> HTT_TX_DESC_PKT_TYPE_S)
  990. #define HTT_TX_DESC_PKT_TYPE_SET(_var, _val) \
  991. do { \
  992. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_TYPE, _val); \
  993. ((_var) |= ((_val) << HTT_TX_DESC_PKT_TYPE_S)); \
  994. } while (0)
  995. #define HTT_TX_DESC_VDEV_ID_GET(_var) \
  996. (((_var) & HTT_TX_DESC_VDEV_ID_M) >> HTT_TX_DESC_VDEV_ID_S)
  997. #define HTT_TX_DESC_VDEV_ID_SET(_var, _val) \
  998. do { \
  999. HTT_CHECK_SET_VAL(HTT_TX_DESC_VDEV_ID, _val); \
  1000. ((_var) |= ((_val) << HTT_TX_DESC_VDEV_ID_S)); \
  1001. } while (0)
  1002. #define HTT_TX_DESC_EXT_TID_GET(_var) \
  1003. (((_var) & HTT_TX_DESC_EXT_TID_M) >> HTT_TX_DESC_EXT_TID_S)
  1004. #define HTT_TX_DESC_EXT_TID_SET(_var, _val) \
  1005. do { \
  1006. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXT_TID, _val); \
  1007. ((_var) |= ((_val) << HTT_TX_DESC_EXT_TID_S)); \
  1008. } while (0)
  1009. #define HTT_TX_DESC_POSTPONED_GET(_var) \
  1010. (((_var) & HTT_TX_DESC_POSTPONED_M) >> HTT_TX_DESC_POSTPONED_S)
  1011. #define HTT_TX_DESC_POSTPONED_SET(_var, _val) \
  1012. do { \
  1013. HTT_CHECK_SET_VAL(HTT_TX_DESC_POSTPONED, _val); \
  1014. ((_var) |= ((_val) << HTT_TX_DESC_POSTPONED_S)); \
  1015. } while (0)
  1016. #define HTT_TX_DESC_EXTENSION_GET(_var) \
  1017. (((_var) & HTT_TX_DESC_EXTENSION_M) >> HTT_TX_DESC_EXTENSION_S)
  1018. #define HTT_TX_DESC_EXTENSION_SET(_var, _val) \
  1019. do { \
  1020. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXTENSION, _val); \
  1021. ((_var) |= ((_val) << HTT_TX_DESC_EXTENSION_S)); \
  1022. } while (0)
  1023. #define HTT_TX_DESC_FRM_LEN_GET(_var) \
  1024. (((_var) & HTT_TX_DESC_FRM_LEN_M) >> HTT_TX_DESC_FRM_LEN_S)
  1025. #define HTT_TX_DESC_FRM_LEN_SET(_var, _val) \
  1026. do { \
  1027. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_LEN, _val); \
  1028. ((_var) |= ((_val) << HTT_TX_DESC_FRM_LEN_S)); \
  1029. } while (0)
  1030. #define HTT_TX_DESC_FRM_ID_GET(_var) \
  1031. (((_var) & HTT_TX_DESC_FRM_ID_M) >> HTT_TX_DESC_FRM_ID_S)
  1032. #define HTT_TX_DESC_FRM_ID_SET(_var, _val) \
  1033. do { \
  1034. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_ID, _val); \
  1035. ((_var) |= ((_val) << HTT_TX_DESC_FRM_ID_S)); \
  1036. } while (0)
  1037. #define HTT_TX_DESC_CKSUM_OFFLOAD_GET(_var) \
  1038. (((_var) & HTT_TX_DESC_CKSUM_OFFLOAD_M) >> HTT_TX_DESC_CKSUM_OFFLOAD_S)
  1039. #define HTT_TX_DESC_CKSUM_OFFLOAD_SET(_var, _val) \
  1040. do { \
  1041. HTT_CHECK_SET_VAL(HTT_TX_DESC_CKSUM_OFFLOAD, _val); \
  1042. ((_var) |= ((_val) << HTT_TX_DESC_CKSUM_OFFLOAD_S)); \
  1043. } while (0)
  1044. #define HTT_TX_DESC_TX_COMP_GET(_var) \
  1045. (((_var) & HTT_TX_DESC_TX_COMP_M) >> HTT_TX_DESC_TX_COMP_S)
  1046. #define HTT_TX_DESC_TX_COMP_SET(_var, _val) \
  1047. do { \
  1048. HTT_CHECK_SET_VAL(HTT_TX_DESC_TX_COMP, _val); \
  1049. ((_var) |= ((_val) << HTT_TX_DESC_TX_COMP_S)); \
  1050. } while (0)
  1051. #define HTT_TX_DESC_PEER_ID_GET(_var) \
  1052. (((_var) & HTT_TX_DESC_PEER_ID_M) >> HTT_TX_DESC_PEER_ID_S)
  1053. #define HTT_TX_DESC_PEER_ID_SET(_var, _val) \
  1054. do { \
  1055. HTT_CHECK_SET_VAL(HTT_TX_DESC_PEER_ID, _val); \
  1056. ((_var) |= ((_val) << HTT_TX_DESC_PEER_ID_S)); \
  1057. } while (0)
  1058. #define HTT_TX_DESC_CHAN_FREQ_GET(_var) \
  1059. (((_var) & HTT_TX_DESC_CHAN_FREQ_M) >> HTT_TX_DESC_CHAN_FREQ_S)
  1060. #define HTT_TX_DESC_CHAN_FREQ_SET(_var, _val) \
  1061. do { \
  1062. HTT_CHECK_SET_VAL(HTT_TX_DESC_CHAN_FREQ, _val); \
  1063. ((_var) |= ((_val) << HTT_TX_DESC_CHAN_FREQ_S)); \
  1064. } while (0)
  1065. /* enums used in the HTT tx MSDU extension descriptor */
  1066. enum {
  1067. htt_tx_guard_interval_regular = 0,
  1068. htt_tx_guard_interval_short = 1,
  1069. };
  1070. enum {
  1071. htt_tx_preamble_type_ofdm = 0,
  1072. htt_tx_preamble_type_cck = 1,
  1073. htt_tx_preamble_type_ht = 2,
  1074. htt_tx_preamble_type_vht = 3,
  1075. };
  1076. enum {
  1077. htt_tx_bandwidth_5MHz = 0,
  1078. htt_tx_bandwidth_10MHz = 1,
  1079. htt_tx_bandwidth_20MHz = 2,
  1080. htt_tx_bandwidth_40MHz = 3,
  1081. htt_tx_bandwidth_80MHz = 4,
  1082. htt_tx_bandwidth_160MHz = 5, /* includes 80+80 */
  1083. };
  1084. /**
  1085. * @brief HTT tx MSDU extension descriptor
  1086. * @details
  1087. * If the target supports HTT tx MSDU extension descriptors, the host has
  1088. * the option of appending the following struct following the regular
  1089. * HTT tx MSDU descriptor (and setting the "extension" flag in the regular
  1090. * HTT tx MSDU descriptor, to show that the extension descriptor is present).
  1091. * The HTT tx MSDU extension descriptors allows the host to provide detailed
  1092. * tx specs for each frame.
  1093. */
  1094. PREPACK struct htt_tx_msdu_desc_ext_t {
  1095. /* DWORD 0: flags */
  1096. A_UINT32
  1097. valid_pwr: 1, /* bit 0: if set, tx pwr spec is valid */
  1098. valid_mcs_mask: 1, /* bit 1: if set, tx MCS mask spec is valid */
  1099. valid_nss_mask: 1, /* bit 2: if set, tx Nss mask spec is valid */
  1100. valid_guard_interval: 1, /* bit 3: if set, tx guard intv spec is valid*/
  1101. valid_preamble_type_mask: 1, /* 4: if set, tx preamble mask is valid */
  1102. valid_chainmask: 1, /* bit 5: if set, tx chainmask spec is valid */
  1103. valid_retries: 1, /* bit 6: if set, tx retries spec is valid */
  1104. valid_bandwidth: 1, /* bit 7: if set, tx bandwidth spec is valid */
  1105. valid_expire_tsf: 1, /* bit 8: if set, tx expire TSF spec is valid*/
  1106. is_dsrc: 1, /* bit 9: if set, MSDU is a DSRC frame */
  1107. reserved0_31_7: 22; /* bits 31:10 - unused, set to 0x0 */
  1108. /* DWORD 1: tx power, tx rate, tx BW */
  1109. A_UINT32
  1110. /* pwr -
  1111. * Specify what power the tx frame needs to be transmitted at.
  1112. * The power a signed (two's complement) value is in units of 0.5 dBm.
  1113. * The value needs to be appropriately sign-extended when extracting
  1114. * the value from the message and storing it in a variable that is
  1115. * larger than A_INT8. (The HTT_TX_MSDU_EXT_DESC_FLAG_PWR_GET macro
  1116. * automatically handles this sign-extension.)
  1117. * If the transmission uses multiple tx chains, this power spec is
  1118. * the total transmit power, assuming incoherent combination of
  1119. * per-chain power to produce the total power.
  1120. */
  1121. pwr: 8,
  1122. /* mcs_mask -
  1123. * Specify the allowable values for MCS index (modulation and coding)
  1124. * to use for transmitting the frame.
  1125. *
  1126. * For HT / VHT preamble types, this mask directly corresponds to
  1127. * the HT or VHT MCS indices that are allowed. For each bit N set
  1128. * within the mask, MCS index N is allowed for transmitting the frame.
  1129. * For legacy CCK and OFDM rates, separate bits are provided for CCK
  1130. * rates versus OFDM rates, so the host has the option of specifying
  1131. * that the target must transmit the frame with CCK or OFDM rates
  1132. * (not HT or VHT), but leaving the decision to the target whether
  1133. * to use CCK or OFDM.
  1134. *
  1135. * For CCK and OFDM, the bits within this mask are interpreted as
  1136. * follows:
  1137. * bit 0 -> CCK 1 Mbps rate is allowed
  1138. * bit 1 -> CCK 2 Mbps rate is allowed
  1139. * bit 2 -> CCK 5.5 Mbps rate is allowed
  1140. * bit 3 -> CCK 11 Mbps rate is allowed
  1141. * bit 4 -> OFDM BPSK modulation, 1/2 coding rate is allowed
  1142. * bit 5 -> OFDM BPSK modulation, 3/4 coding rate is allowed
  1143. * bit 6 -> OFDM QPSK modulation, 1/2 coding rate is allowed
  1144. * bit 7 -> OFDM QPSK modulation, 3/4 coding rate is allowed
  1145. * bit 8 -> OFDM 16-QAM modulation, 1/2 coding rate is allowed
  1146. * bit 9 -> OFDM 16-QAM modulation, 3/4 coding rate is allowed
  1147. * bit 10 -> OFDM 64-QAM modulation, 2/3 coding rate is allowed
  1148. * bit 11 -> OFDM 64-QAM modulation, 3/4 coding rate is allowed
  1149. *
  1150. * The MCS index specification needs to be compatible with the
  1151. * bandwidth mask specification. For example, a MCS index == 9
  1152. * specification is inconsistent with a preamble type == VHT,
  1153. * Nss == 1, and channel bandwidth == 20 MHz.
  1154. *
  1155. * Furthermore, the host has only a limited ability to specify to
  1156. * the target to select from HT + legacy rates, or VHT + legacy rates,
  1157. * since this mcs_mask can specify either HT/VHT rates or legacy rates.
  1158. */
  1159. mcs_mask: 12,
  1160. /* nss_mask -
  1161. * Specify which numbers of spatial streams (MIMO factor) are permitted.
  1162. * Each bit in this mask corresponds to a Nss value:
  1163. * bit 0: if set, Nss = 1 (non-MIMO) is permitted
  1164. * bit 1: if set, Nss = 2 (2x2 MIMO) is permitted
  1165. * bit 2: if set, Nss = 3 (3x3 MIMO) is permitted
  1166. * bit 3: if set, Nss = 4 (4x4 MIMO) is permitted
  1167. * The values in the Nss mask must be suitable for the recipient, e.g.
  1168. * a value of 0x4 (Nss = 3) cannot be specified for a tx frame to a
  1169. * recipient which only supports 2x2 MIMO.
  1170. */
  1171. nss_mask: 4,
  1172. /* guard_interval -
  1173. * Specify a htt_tx_guard_interval enum value to indicate whether
  1174. * the transmission should use a regular guard interval or a
  1175. * short guard interval.
  1176. */
  1177. guard_interval: 1,
  1178. /* preamble_type_mask -
  1179. * Specify which preamble types (CCK, OFDM, HT, VHT) the target
  1180. * may choose from for transmitting this frame.
  1181. * The bits in this mask correspond to the values in the
  1182. * htt_tx_preamble_type enum. For example, to allow the target
  1183. * to transmit the frame as either CCK or OFDM, this field would
  1184. * be set to
  1185. * (1 << htt_tx_preamble_type_ofdm) |
  1186. * (1 << htt_tx_preamble_type_cck)
  1187. */
  1188. preamble_type_mask: 4,
  1189. reserved1_31_29: 3; /* unused, set to 0x0 */
  1190. /* DWORD 2: tx chain mask, tx retries */
  1191. A_UINT32
  1192. /* chain_mask - specify which chains to transmit from */
  1193. chain_mask: 4,
  1194. /* retry_limit -
  1195. * Specify the maximum number of transmissions, including the
  1196. * initial transmission, to attempt before giving up if no ack
  1197. * is received.
  1198. * If the tx rate is specified, then all retries shall use the
  1199. * same rate as the initial transmission.
  1200. * If no tx rate is specified, the target can choose whether to
  1201. * retain the original rate during the retransmissions, or to
  1202. * fall back to a more robust rate.
  1203. */
  1204. retry_limit: 4,
  1205. /* bandwidth_mask -
  1206. * Specify what channel widths may be used for the transmission.
  1207. * A value of zero indicates "don't care" - the target may choose
  1208. * the transmission bandwidth.
  1209. * The bits within this mask correspond to the htt_tx_bandwidth
  1210. * enum values - bit 0 is for 5 MHz, bit 1 is for 10 MHz, etc.
  1211. * The bandwidth_mask must be consistent with the preamble_type_mask
  1212. * and mcs_mask specs, if they are provided. For example, 80 MHz and
  1213. * 160 MHz can only be enabled in the mask if preamble_type == VHT.
  1214. */
  1215. bandwidth_mask: 6,
  1216. reserved2_31_14: 18; /* unused, set to 0x0 */
  1217. /* DWORD 3: tx expiry time (TSF) LSBs */
  1218. A_UINT32 expire_tsf_lo;
  1219. /* DWORD 4: tx expiry time (TSF) MSBs */
  1220. A_UINT32 expire_tsf_hi;
  1221. A_UINT32 reserved_for_future_expansion_set_to_zero[3];
  1222. } POSTPACK;
  1223. /* DWORD 0 */
  1224. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M 0x00000001
  1225. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S 0
  1226. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1227. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S 1
  1228. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1229. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_S 2
  1230. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000008
  1231. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S 3
  1232. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M 0x00000010
  1233. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S 4
  1234. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000020
  1235. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S 5
  1236. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M 0x00000040
  1237. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S 6
  1238. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M 0x00000080
  1239. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S 7
  1240. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000100
  1241. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S 8
  1242. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M 0x00000200
  1243. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S 9
  1244. /* DWORD 1 */
  1245. #define HTT_TX_MSDU_EXT_DESC_PWR_M 0x000000ff
  1246. #define HTT_TX_MSDU_EXT_DESC_PWR_S 0
  1247. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_M 0x000fff00
  1248. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_S 8
  1249. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_M 0x00f00000
  1250. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_S 20
  1251. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M 0x01000000
  1252. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S 24
  1253. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M 0x1c000000
  1254. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S 25
  1255. /* DWORD 2 */
  1256. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M 0x0000000f
  1257. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S 0
  1258. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M 0x000000f0
  1259. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S 4
  1260. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M 0x00003f00
  1261. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S 8
  1262. /* DWORD 0 */
  1263. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_GET(_var) \
  1264. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1265. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)
  1266. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1267. do { \
  1268. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR, _val); \
  1269. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)); \
  1270. } while (0)
  1271. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1272. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1273. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)
  1274. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1275. do { \
  1276. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK, _val); \
  1277. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)); \
  1278. } while (0)
  1279. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1280. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1281. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1282. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1283. do { \
  1284. HTT_CHECK_SET_VAL( \
  1285. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1286. ((_var) |= ((_val) \
  1287. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1288. } while (0)
  1289. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_GET(_var) \
  1290. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M) >> \
  1291. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)
  1292. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1293. do { \
  1294. HTT_CHECK_SET_VAL( \
  1295. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK, _val); \
  1296. ((_var) |= ((_val) \
  1297. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)); \
  1298. } while (0)
  1299. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1300. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1301. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)
  1302. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1303. do { \
  1304. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1305. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1306. } while (0)
  1307. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1308. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M) >> \
  1309. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)
  1310. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1311. do { \
  1312. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES, _val); \
  1313. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)); \
  1314. } while (0)
  1315. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_GET(_var) \
  1316. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M) >> \
  1317. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)
  1318. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_SET(_var, _val) \
  1319. do { \
  1320. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH, _val); \
  1321. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)); \
  1322. } while (0)
  1323. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1324. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1325. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1326. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1327. do { \
  1328. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1329. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1330. } while (0)
  1331. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_GET(_var) \
  1332. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M) >> \
  1333. HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)
  1334. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1335. do { \
  1336. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC, _val); \
  1337. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)); \
  1338. } while (0)
  1339. /* DWORD 1 */
  1340. #define HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) \
  1341. (((_var) & HTT_TX_MSDU_EXT_DESC_PWR_M) >> \
  1342. HTT_TX_MSDU_EXT_DESC_PWR_S)
  1343. #define HTT_TX_MSDU_EXT_DESC_PWR_GET(_var) \
  1344. (HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) | \
  1345. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT_DESC_PWR))
  1346. #define HTT_TX_MSDU_EXT_DESC_PWR_SET(_var, _val) \
  1347. ((_var) |= (((_val) << HTT_TX_MSDU_EXT_DESC_PWR_S)) & \
  1348. HTT_TX_MSDU_EXT_DESC_PWR_M)
  1349. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_GET(_var) \
  1350. (((_var) & HTT_TX_MSDU_EXT_DESC_MCS_MASK_M) >> \
  1351. HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)
  1352. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_SET(_var, _val) \
  1353. do { \
  1354. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_MCS_MASK, _val); \
  1355. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)); \
  1356. } while (0)
  1357. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_GET(_var) \
  1358. (((_var) & HTT_TX_MSDU_EXT_DESC_NSS_MASK_M) >> \
  1359. HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)
  1360. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_SET(_var, _val) \
  1361. do { \
  1362. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_NSS_MASK, _val); \
  1363. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)); \
  1364. } while (0)
  1365. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_GET(_var) \
  1366. (((_var) & HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M) >> \
  1367. HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)
  1368. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1369. do { \
  1370. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL, _val); \
  1371. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)); \
  1372. } while (0)
  1373. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_GET(_var) \
  1374. (((_var) & HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M) >> \
  1375. HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)
  1376. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1377. do { \
  1378. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK, _val); \
  1379. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)); \
  1380. } while (0)
  1381. /* DWORD 2 */
  1382. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_GET(_var) \
  1383. (((_var) & HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M) >> \
  1384. HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)
  1385. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_SET(_var, _val) \
  1386. do { \
  1387. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_CHAIN_MASK, _val); \
  1388. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)); \
  1389. } while (0)
  1390. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_GET(_var) \
  1391. (((_var) & HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M) >> \
  1392. HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)
  1393. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_SET(_var, _val) \
  1394. do { \
  1395. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT, _val); \
  1396. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)); \
  1397. } while (0)
  1398. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_GET(_var) \
  1399. (((_var) & HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M) >> \
  1400. HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)
  1401. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_SET(_var, _val) \
  1402. do { \
  1403. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK, _val); \
  1404. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)); \
  1405. } while (0)
  1406. typedef enum {
  1407. HTT_11AX_HE_LTF_SUBTYPE_1X,
  1408. HTT_11AX_HE_LTF_SUBTYPE_2X,
  1409. HTT_11AX_HE_LTF_SUBTYPE_4X,
  1410. } htt_11ax_ltf_subtype_t;
  1411. typedef enum {
  1412. HTT_TX_MSDU_EXT2_DESC_PREAM_OFDM,
  1413. HTT_TX_MSDU_EXT2_DESC_PREAM_CCK,
  1414. HTT_TX_MSDU_EXT2_DESC_PREAM_HT ,
  1415. HTT_TX_MSDU_EXT2_DESC_PREAM_VHT,
  1416. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_SU,
  1417. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_EXT_SU,
  1418. } htt_tx_ext2_preamble_type_t;
  1419. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_M 0x00000001
  1420. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_S 0
  1421. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_M 0x00000002
  1422. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_S 1
  1423. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_M 0x00000004
  1424. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_S 2
  1425. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_M 0x00000008
  1426. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_S 3
  1427. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_M 0x00000010
  1428. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_S 4
  1429. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_M 0x00000020
  1430. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_S 5
  1431. /**
  1432. * @brief HTT tx MSDU extension descriptor v2
  1433. * @details
  1434. * In Lithium, if htt_tx_tcl_metadata->valid_htt_ext is set, this structure
  1435. * is received as tcl_exit_base->host_meta_info in firmware.
  1436. * Also there is no htt_tx_msdu_desc_t in Lithium since most of those fields
  1437. * are already part of tcl_exit_base.
  1438. */
  1439. PREPACK struct htt_tx_msdu_desc_ext2_t {
  1440. /* DWORD 0: flags */
  1441. A_UINT32
  1442. valid_pwr : 1, /* if set, tx pwr spec is valid */
  1443. valid_mcs_mask : 1, /* if set, tx MCS mask is valid */
  1444. valid_nss_mask : 1, /* if set, tx Nss mask is valid */
  1445. valid_preamble_type : 1, /* if set, tx preamble spec is valid */
  1446. valid_retries : 1, /* if set, tx retries spec is valid */
  1447. valid_bw_info : 1, /* if set, tx dyn_bw and bw_mask are valid */
  1448. valid_guard_interval : 1, /* if set, tx guard intv spec is valid */
  1449. valid_chainmask : 1, /* if set, tx chainmask is valid */
  1450. valid_encrypt_type : 1, /* if set, encrypt type is valid */
  1451. valid_key_flags : 1, /* if set, key flags is valid */
  1452. valid_expire_tsf : 1, /* if set, tx expire TSF spec is valid */
  1453. valid_chanfreq : 1, /* if set, chanfreq is valid */
  1454. is_dsrc : 1, /* if set, MSDU is a DSRC frame */
  1455. guard_interval : 2, /* 0.4us, 0.8us, 1.6us, 3.2us */
  1456. encrypt_type : 2, /* 0 = NO_ENCRYPT,
  1457. 1 = ENCRYPT,
  1458. 2 ~ 3 - Reserved */
  1459. /* retry_limit -
  1460. * Specify the maximum number of transmissions, including the
  1461. * initial transmission, to attempt before giving up if no ack
  1462. * is received.
  1463. * If the tx rate is specified, then all retries shall use the
  1464. * same rate as the initial transmission.
  1465. * If no tx rate is specified, the target can choose whether to
  1466. * retain the original rate during the retransmissions, or to
  1467. * fall back to a more robust rate.
  1468. */
  1469. retry_limit : 4,
  1470. use_dcm_11ax : 1, /* If set, Use Dual subcarrier modulation.
  1471. * Valid only for 11ax preamble types HE_SU
  1472. * and HE_EXT_SU
  1473. */
  1474. ltf_subtype_11ax : 2, /* Takes enum values of htt_11ax_ltf_subtype_t
  1475. * Valid only for 11ax preamble types HE_SU
  1476. * and HE_EXT_SU
  1477. */
  1478. dyn_bw : 1, /* 0 = static bw, 1 = dynamic bw */
  1479. bw_mask : 6, /* Valid only if dyn_bw == 0 (static bw).
  1480. * (Bit mask of 5, 10, 20, 40, 80, 160Mhz.
  1481. * Refer to HTT_TX_MSDU_EXT2_DESC_BW defs.)
  1482. */
  1483. host_tx_desc_pool : 1; /* If set, Firmware allocates tx_descriptors
  1484. * in WAL_BUFFERID_TX_HOST_DATA_EXP,instead
  1485. * of WAL_BUFFERID_TX_TCL_DATA_EXP.
  1486. * Use cases:
  1487. * Any time firmware uses TQM-BYPASS for Data
  1488. * TID, firmware expect host to set this bit.
  1489. */
  1490. /* DWORD 1: tx power, tx rate */
  1491. A_UINT32
  1492. power : 8, /* unit of the power field is 0.5 dbm
  1493. * similar to pwr field in htt_tx_msdu_desc_ext_t
  1494. * signed value ranging from -64dbm to 63.5 dbm
  1495. */
  1496. mcs_mask : 12, /* mcs bit mask of 0 ~ 11
  1497. * Setting more than one MCS isn't currently
  1498. * supported by the target (but is supported
  1499. * in the interface in case in the future
  1500. * the target supports specifications of
  1501. * a limited set of MCS values.
  1502. */
  1503. nss_mask : 8, /* Nss bit mask 0 ~ 7
  1504. * Setting more than one Nss isn't currently
  1505. * supported by the target (but is supported
  1506. * in the interface in case in the future
  1507. * the target supports specifications of
  1508. * a limited set of Nss values.
  1509. */
  1510. pream_type : 3, /* Takes enum values of htt_tx_ext2_preamble_type_t */
  1511. update_peer_cache : 1; /* When set these custom values will be
  1512. * used for all packets, until the next
  1513. * update via this ext header.
  1514. * This is to make sure not all packets
  1515. * need to include this header.
  1516. */
  1517. /* DWORD 2: tx chain mask, tx retries */
  1518. A_UINT32
  1519. /* chain_mask - specify which chains to transmit from */
  1520. chain_mask : 8,
  1521. key_flags : 8, /* Key Index and related flags - used in mesh mode
  1522. * TODO: Update Enum values for key_flags
  1523. */
  1524. /*
  1525. * Channel frequency: This identifies the desired channel
  1526. * frequency (in MHz) for tx frames. This is used by FW to help
  1527. * determine when it is safe to transmit or drop frames for
  1528. * off-channel operation.
  1529. * The default value of zero indicates to FW that the corresponding
  1530. * VDEV's home channel (if there is one) is the desired channel
  1531. * frequency.
  1532. */
  1533. chanfreq : 16;
  1534. /* DWORD 3: tx expiry time (TSF) LSBs */
  1535. A_UINT32 expire_tsf_lo;
  1536. /* DWORD 4: tx expiry time (TSF) MSBs */
  1537. A_UINT32 expire_tsf_hi;
  1538. /* DWORD 5: flags to control routing / processing of the MSDU */
  1539. A_UINT32
  1540. /* learning_frame
  1541. * When this flag is set, this frame will be dropped by FW
  1542. * rather than being enqueued to the Transmit Queue Manager (TQM) HW.
  1543. */
  1544. learning_frame : 1,
  1545. /* send_as_standalone
  1546. * This will indicate if the msdu needs to be sent as a singleton PPDU,
  1547. * i.e. with no A-MSDU or A-MPDU aggregation.
  1548. * The scope is extended to other use-cases.
  1549. */
  1550. send_as_standalone : 1,
  1551. /* is_host_opaque_valid
  1552. * Host should set this bit to 1 if the host_opaque_cookie is populated
  1553. * with valid information.
  1554. */
  1555. is_host_opaque_valid : 1,
  1556. rsvd0 : 29;
  1557. /* DWORD 6 : Host opaque cookie for special frames */
  1558. A_UINT32 host_opaque_cookie : 16, /* see is_host_opaque_valid */
  1559. rsvd1 : 16;
  1560. /*
  1561. * This structure can be expanded further up to 40 bytes
  1562. * by adding further DWORDs as needed.
  1563. */
  1564. } POSTPACK;
  1565. /* DWORD 0 */
  1566. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_M 0x00000001
  1567. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S 0
  1568. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1569. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S 1
  1570. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1571. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S 2
  1572. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M 0x00000008
  1573. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S 3
  1574. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M 0x00000010
  1575. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S 4
  1576. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M 0x00000020
  1577. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S 5
  1578. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000040
  1579. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S 6
  1580. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000080
  1581. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S 7
  1582. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M 0x00000100
  1583. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S 8
  1584. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M 0x00000200
  1585. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S 9
  1586. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000400
  1587. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S 10
  1588. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M 0x00000800
  1589. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S 11
  1590. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M 0x00001000
  1591. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S 12
  1592. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M 0x00006000
  1593. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S 13
  1594. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M 0x00018000
  1595. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S 15
  1596. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M 0x001e0000
  1597. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S 17
  1598. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M 0x00200000
  1599. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S 21
  1600. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M 0x00c00000
  1601. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S 22
  1602. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_M 0x01000000
  1603. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_S 24
  1604. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_M 0x7e000000
  1605. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_S 25
  1606. /* DWORD 1 */
  1607. #define HTT_TX_MSDU_EXT2_DESC_PWR_M 0x000000ff
  1608. #define HTT_TX_MSDU_EXT2_DESC_PWR_S 0
  1609. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M 0x000fff00
  1610. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S 8
  1611. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M 0x0ff00000
  1612. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S 20
  1613. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_M 0x70000000
  1614. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_S 28
  1615. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_M 0x80000000
  1616. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_S 31
  1617. /* DWORD 2 */
  1618. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M 0x000000ff
  1619. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S 0
  1620. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_M 0x0000ff00
  1621. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S 8
  1622. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_M 0xffff0000
  1623. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_S 16
  1624. /* DWORD 5 */
  1625. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M 0x00000001
  1626. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S 0
  1627. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M 0x00000002
  1628. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S 1
  1629. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M 0x00000004
  1630. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S 2
  1631. /* DWORD 6 */
  1632. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M 0x0000FFFF
  1633. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S 0
  1634. /* DWORD 0 */
  1635. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_GET(_var) \
  1636. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1637. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)
  1638. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1639. do { \
  1640. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR, _val); \
  1641. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)); \
  1642. } while (0)
  1643. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1644. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1645. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)
  1646. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1647. do { \
  1648. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK, _val); \
  1649. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)); \
  1650. } while (0)
  1651. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_GET(_var) \
  1652. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M) >> \
  1653. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)
  1654. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_SET(_var, _val) \
  1655. do { \
  1656. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK, _val); \
  1657. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)); \
  1658. } while (0)
  1659. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_GET(_var) \
  1660. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M) >> \
  1661. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)
  1662. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_SET(_var, _val) \
  1663. do { \
  1664. HTT_CHECK_SET_VAL( \
  1665. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE, _val); \
  1666. ((_var) |= ((_val) \
  1667. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)); \
  1668. } while (0)
  1669. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1670. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M) >> \
  1671. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)
  1672. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1673. do { \
  1674. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES, _val); \
  1675. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)); \
  1676. } while (0)
  1677. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_GET(_var) \
  1678. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M) >> \
  1679. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)
  1680. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_SET(_var, _val) \
  1681. do { \
  1682. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO, _val); \
  1683. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)); \
  1684. } while (0)
  1685. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1686. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1687. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1688. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1689. do { \
  1690. HTT_CHECK_SET_VAL( \
  1691. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1692. ((_var) |= ((_val) \
  1693. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1694. } while (0)
  1695. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1696. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1697. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)
  1698. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1699. do { \
  1700. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1701. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1702. } while (0)
  1703. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_GET(_var) \
  1704. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M) >> \
  1705. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S)
  1706. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_SET(_var, _val) \
  1707. do { \
  1708. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE, _val); \
  1709. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S));\
  1710. } while (0)
  1711. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(_var) \
  1712. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M) >> \
  1713. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S)
  1714. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_SET(_var, _val) \
  1715. do { \
  1716. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS, _val); \
  1717. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S));\
  1718. } while (0)
  1719. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1720. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1721. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1722. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1723. do { \
  1724. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1725. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1726. } while (0)
  1727. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_GET(_var) \
  1728. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M) >> \
  1729. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)
  1730. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_SET(_var, _val) \
  1731. do { \
  1732. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ, _val); \
  1733. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)); \
  1734. } while (0)
  1735. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_GET(_var) \
  1736. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M) >> \
  1737. HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)
  1738. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1739. do { \
  1740. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC, _val); \
  1741. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)); \
  1742. } while (0)
  1743. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_GET(_var) \
  1744. (((_var) & HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M) >> \
  1745. HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)
  1746. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1747. do { \
  1748. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL, _val); \
  1749. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)); \
  1750. } while (0)
  1751. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_GET(_var) \
  1752. (((_var) & HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M) >> \
  1753. HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)
  1754. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_SET(_var, _val) \
  1755. do { \
  1756. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE, _val); \
  1757. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)); \
  1758. } while (0)
  1759. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_GET(_var) \
  1760. (((_var) & HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M) >> \
  1761. HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)
  1762. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_SET(_var, _val) \
  1763. do { \
  1764. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT, _val); \
  1765. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)); \
  1766. } while (0)
  1767. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_GET(_var) \
  1768. (((_var) & HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M) >> \
  1769. HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)
  1770. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_SET(_var, _val) \
  1771. do { \
  1772. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX, _val); \
  1773. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)); \
  1774. } while (0)
  1775. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_GET(_var) \
  1776. (((_var) & HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M) >> \
  1777. HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)
  1778. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_SET(_var, _val) \
  1779. do { \
  1780. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX, _val); \
  1781. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)); \
  1782. } while (0)
  1783. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_GET(_var) \
  1784. (((_var) & HTT_TX_MSDU_EXT2_DESC_BW_MASK_M) >> \
  1785. HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)
  1786. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_SET(_var, _val) \
  1787. do { \
  1788. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_BW_MASK, _val); \
  1789. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)); \
  1790. } while (0)
  1791. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_GET(_var) \
  1792. (((_var) & HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_M) >> \
  1793. HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)
  1794. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_SET(_var, _val) \
  1795. do { \
  1796. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK, _val); \
  1797. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)); \
  1798. } while (0)
  1799. /* DWORD 1 */
  1800. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) \
  1801. (((_var) & HTT_TX_MSDU_EXT2_DESC_PWR_M) >> \
  1802. HTT_TX_MSDU_EXT2_DESC_PWR_S)
  1803. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET(_var) \
  1804. (HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) | \
  1805. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT2_DESC_PWR))
  1806. #define HTT_TX_MSDU_EXT2_DESC_PWR_SET(_var, _val) \
  1807. ((_var) |= (((_val) << HTT_TX_MSDU_EXT2_DESC_PWR_S)) & \
  1808. HTT_TX_MSDU_EXT2_DESC_PWR_M)
  1809. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_GET(_var) \
  1810. (((_var) & HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M) >> \
  1811. HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)
  1812. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_SET(_var, _val) \
  1813. do { \
  1814. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_MCS_MASK, _val); \
  1815. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)); \
  1816. } while (0)
  1817. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_GET(_var) \
  1818. (((_var) & HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M) >> \
  1819. HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)
  1820. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_SET(_var, _val) \
  1821. do { \
  1822. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_NSS_MASK, _val); \
  1823. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)); \
  1824. } while (0)
  1825. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_GET(_var) \
  1826. (((_var) & HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_M) >> \
  1827. HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)
  1828. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_SET(_var, _val) \
  1829. do { \
  1830. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE, _val); \
  1831. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)); \
  1832. } while (0)
  1833. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_GET(_var) \
  1834. (((_var) & HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_M) >> \
  1835. HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)
  1836. #define HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_SET(_var, _val) \
  1837. do { \
  1838. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE, _val); \
  1839. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)); \
  1840. } while (0)
  1841. /* DWORD 2 */
  1842. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_GET(_var) \
  1843. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M) >> \
  1844. HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)
  1845. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_SET(_var, _val) \
  1846. do { \
  1847. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK, _val); \
  1848. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)); \
  1849. } while (0)
  1850. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_GET(_var) \
  1851. (((_var) & HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_MASK_M) >> \
  1852. HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)
  1853. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_SET(_var, _val) \
  1854. do { \
  1855. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS, _val); \
  1856. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)); \
  1857. } while (0)
  1858. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_GET(_var) \
  1859. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHANFREQ_MASK_M) >> \
  1860. HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)
  1861. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_SET(_var, _val) \
  1862. do { \
  1863. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHANFREQ, _val); \
  1864. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)); \
  1865. } while (0)
  1866. /* DWORD 5 */
  1867. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_GET(_var) \
  1868. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M) >> \
  1869. HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)
  1870. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_SET(_var, _val) \
  1871. do { \
  1872. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME, _val); \
  1873. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)); \
  1874. } while (0)
  1875. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_GET(_var) \
  1876. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M) >> \
  1877. HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)
  1878. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET(_var, _val) \
  1879. do { \
  1880. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE, _val); \
  1881. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)); \
  1882. } while (0)
  1883. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_GET(_var) \
  1884. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M) >> \
  1885. HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)
  1886. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET(_var, _val) \
  1887. do { \
  1888. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID, _val); \
  1889. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)); \
  1890. } while (0)
  1891. /* DWORD 6 */
  1892. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_GET(_var) \
  1893. (((_var) & HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M) >> \
  1894. HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)
  1895. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET(_var, _val) \
  1896. do { \
  1897. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE, _val); \
  1898. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)); \
  1899. } while (0)
  1900. typedef enum {
  1901. HTT_TCL_METADATA_TYPE_PEER_BASED = 0,
  1902. HTT_TCL_METADATA_TYPE_VDEV_BASED = 1,
  1903. } htt_tcl_metadata_type;
  1904. /**
  1905. * @brief HTT TCL command number format
  1906. * @details
  1907. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  1908. * available to firmware as tcl_exit_base->tcl_status_number.
  1909. * For regular / multicast packets host will send vdev and mac id and for
  1910. * NAWDS packets, host will send peer id.
  1911. * A_UINT32 is used to avoid endianness conversion problems.
  1912. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  1913. */
  1914. typedef struct {
  1915. A_UINT32
  1916. type: 1, /* vdev_id based or peer_id based */
  1917. rsvd: 31;
  1918. } htt_tx_tcl_vdev_or_peer_t;
  1919. typedef struct {
  1920. A_UINT32
  1921. type: 1, /* vdev_id based or peer_id based */
  1922. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  1923. vdev_id: 8,
  1924. pdev_id: 2,
  1925. host_inspected:1,
  1926. rsvd: 19;
  1927. } htt_tx_tcl_vdev_metadata;
  1928. typedef struct {
  1929. A_UINT32
  1930. type: 1, /* vdev_id based or peer_id based */
  1931. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  1932. peer_id: 14,
  1933. rsvd: 16;
  1934. } htt_tx_tcl_peer_metadata;
  1935. PREPACK struct htt_tx_tcl_metadata {
  1936. union {
  1937. htt_tx_tcl_vdev_or_peer_t vdev_or_peer;
  1938. htt_tx_tcl_vdev_metadata vdev_meta;
  1939. htt_tx_tcl_peer_metadata peer_meta;
  1940. };
  1941. } POSTPACK;
  1942. /* DWORD 0 */
  1943. #define HTT_TX_TCL_METADATA_TYPE_M 0x00000001
  1944. #define HTT_TX_TCL_METADATA_TYPE_S 0
  1945. #define HTT_TX_TCL_METADATA_VALID_HTT_M 0x00000002
  1946. #define HTT_TX_TCL_METADATA_VALID_HTT_S 1
  1947. /* VDEV metadata */
  1948. #define HTT_TX_TCL_METADATA_VDEV_ID_M 0x000003fc
  1949. #define HTT_TX_TCL_METADATA_VDEV_ID_S 2
  1950. #define HTT_TX_TCL_METADATA_PDEV_ID_M 0x00000c00
  1951. #define HTT_TX_TCL_METADATA_PDEV_ID_S 10
  1952. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_M 0x00001000
  1953. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_S 12
  1954. /* PEER metadata */
  1955. #define HTT_TX_TCL_METADATA_PEER_ID_M 0x0000fffc
  1956. #define HTT_TX_TCL_METADATA_PEER_ID_S 2
  1957. #define HTT_TX_TCL_METADATA_TYPE_GET(_var) \
  1958. (((_var) & HTT_TX_TCL_METADATA_TYPE_M) >> \
  1959. HTT_TX_TCL_METADATA_TYPE_S)
  1960. #define HTT_TX_TCL_METADATA_TYPE_SET(_var, _val) \
  1961. do { \
  1962. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE, _val); \
  1963. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_S)); \
  1964. } while (0)
  1965. #define HTT_TX_TCL_METADATA_VALID_HTT_GET(_var) \
  1966. (((_var) & HTT_TX_TCL_METADATA_VALID_HTT_M) >> \
  1967. HTT_TX_TCL_METADATA_VALID_HTT_S)
  1968. #define HTT_TX_TCL_METADATA_VALID_HTT_SET(_var, _val) \
  1969. do { \
  1970. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VALID_HTT, _val); \
  1971. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VALID_HTT_S)); \
  1972. } while (0)
  1973. #define HTT_TX_TCL_METADATA_VDEV_ID_GET(_var) \
  1974. (((_var) & HTT_TX_TCL_METADATA_VDEV_ID_M) >> \
  1975. HTT_TX_TCL_METADATA_VDEV_ID_S)
  1976. #define HTT_TX_TCL_METADATA_VDEV_ID_SET(_var, _val) \
  1977. do { \
  1978. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VDEV_ID, _val); \
  1979. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VDEV_ID_S)); \
  1980. } while (0)
  1981. #define HTT_TX_TCL_METADATA_PDEV_ID_GET(_var) \
  1982. (((_var) & HTT_TX_TCL_METADATA_PDEV_ID_M) >> \
  1983. HTT_TX_TCL_METADATA_PDEV_ID_S)
  1984. #define HTT_TX_TCL_METADATA_PDEV_ID_SET(_var, _val) \
  1985. do { \
  1986. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PDEV_ID, _val); \
  1987. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PDEV_ID_S)); \
  1988. } while (0)
  1989. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_GET(_var) \
  1990. (((_var) & HTT_TX_TCL_METADATA_HOST_INSPECTED_M) >> \
  1991. HTT_TX_TCL_METADATA_HOST_INSPECTED_S)
  1992. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(_var, _val) \
  1993. do { \
  1994. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_HOST_INSPECTED, _val); \
  1995. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_HOST_INSPECTED_S)); \
  1996. } while (0)
  1997. #define HTT_TX_TCL_METADATA_PEER_ID_GET(_var) \
  1998. (((_var) & HTT_TX_TCL_METADATA_PEER_ID_M) >> \
  1999. HTT_TX_TCL_METADATA_PEER_ID_S)
  2000. #define HTT_TX_TCL_METADATA_PEER_ID_SET(_var, _val) \
  2001. do { \
  2002. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PEER_ID, _val); \
  2003. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PEER_ID_S)); \
  2004. } while (0)
  2005. typedef enum {
  2006. HTT_TX_FW2WBM_TX_STATUS_OK,
  2007. HTT_TX_FW2WBM_TX_STATUS_DROP,
  2008. HTT_TX_FW2WBM_TX_STATUS_TTL,
  2009. HTT_TX_FW2WBM_TX_STATUS_REINJECT,
  2010. HTT_TX_FW2WBM_TX_STATUS_INSPECT,
  2011. HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY,
  2012. HTT_TX_FW2WBM_TX_STATUS_MAX
  2013. } htt_tx_fw2wbm_tx_status_t;
  2014. typedef enum {
  2015. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP, /* deprecated */
  2016. HTT_TX_FW2WBM_REINJECT_REASON_RAW_ENCAP_EXP /* current */ =
  2017. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP,
  2018. HTT_TX_FW2WBM_REINJECT_REASON_INJECT_VIA_EXP,
  2019. HTT_TX_FW2WBM_REINJECT_REASON_MCAST,
  2020. HTT_TX_FW2WBM_REINJECT_REASON_ARP,
  2021. HTT_TX_FW2WBM_REINJECT_REASON_DHCP,
  2022. HTT_TX_FW2WBM_REINJECT_REASON_MAX,
  2023. } htt_tx_fw2wbm_reinject_reason_t;
  2024. /**
  2025. * @brief HTT TX WBM Completion from firmware to host
  2026. * @details
  2027. * This structure is passed from firmware to host overlayed on wbm_release_ring
  2028. * DWORD 3 and 4 for software based completions (Exception frames and
  2029. * TQM bypass frames)
  2030. * For software based completions, wbm_release_ring->release_source_module will
  2031. * be set to release_source_fw
  2032. */
  2033. PREPACK struct htt_tx_wbm_completion {
  2034. A_UINT32
  2035. sch_cmd_id: 24,
  2036. exception_frame: 1, /* If set, this packet was queued via exception path */
  2037. rsvd0_31_25: 7;
  2038. A_UINT32
  2039. ack_frame_rssi: 8, /* If this frame is removed as the result of the
  2040. * reception of an ACK or BA, this field indicates
  2041. * the RSSI of the received ACK or BA frame.
  2042. * When the frame is removed as result of a direct
  2043. * remove command from the SW, this field is set
  2044. * to 0x0 (which is never a valid value when real
  2045. * RSSI is available).
  2046. * Units: dB w.r.t noise floor
  2047. */
  2048. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2049. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2050. rsvd1_31_16: 16;
  2051. } POSTPACK;
  2052. /* DWORD 0 */
  2053. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M 0x00ffffff
  2054. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S 0
  2055. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_M 0x01000000
  2056. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_S 24
  2057. /* DWORD 1 */
  2058. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_M 0x000000ff
  2059. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_S 0
  2060. #define HTT_TX_WBM_COMPLETION_TX_STATUS_M 0x00000f00
  2061. #define HTT_TX_WBM_COMPLETION_TX_STATUS_S 8
  2062. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_M 0x0000f000
  2063. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_S 12
  2064. /* DWORD 0 */
  2065. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_GET(_var) \
  2066. (((_var) & HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M) >> \
  2067. HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)
  2068. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_SET(_var, _val) \
  2069. do { \
  2070. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_SCH_CMD_ID, _val); \
  2071. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)); \
  2072. } while (0)
  2073. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_GET(_var) \
  2074. (((_var) & HTT_TX_WBM_COMPLETION_EXP_FRAME_M) >> \
  2075. HTT_TX_WBM_COMPLETION_EXP_FRAME_S)
  2076. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_SET(_var, _val) \
  2077. do { \
  2078. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_EXP_FRAME, _val); \
  2079. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_EXP_FRAME_S)); \
  2080. } while (0)
  2081. /* DWORD 1 */
  2082. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_GET(_var) \
  2083. (((_var) & HTT_TX_WBM_COMPLETION_ACK_RSSI_M) >> \
  2084. HTT_TX_WBM_COMPLETION_ACK_RSSI_S)
  2085. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_SET(_var, _val) \
  2086. do { \
  2087. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_ACK_RSSI, _val); \
  2088. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_ACK_RSSI_S)); \
  2089. } while (0)
  2090. #define HTT_TX_WBM_COMPLETION_TX_STATUS_GET(_var) \
  2091. (((_var) & HTT_TX_WBM_COMPLETION_TX_STATUS_M) >> \
  2092. HTT_TX_WBM_COMPLETION_TX_STATUS_S)
  2093. #define HTT_TX_WBM_COMPLETION_TX_STATUS_SET(_var, _val) \
  2094. do { \
  2095. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_TX_STATUS, _val); \
  2096. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_TX_STATUS_S)); \
  2097. } while (0)
  2098. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_GET(_var) \
  2099. (((_var) & HTT_TX_WBM_COMPLETION_REINJECT_REASON_M) >> \
  2100. HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)
  2101. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_SET(_var, _val) \
  2102. do { \
  2103. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_REINJECT_REASON, _val); \
  2104. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)); \
  2105. } while (0)
  2106. /**
  2107. * @brief HTT TX WBM Completion from firmware to host
  2108. * @details
  2109. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2110. * (WBM) offload HW.
  2111. * This structure is passed from firmware to host overlayed on wbm_release_ring
  2112. * For software based completions, release_source_module will
  2113. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2114. * struct wbm_release_ring and then switch to this after looking at
  2115. * release_source_module.
  2116. */
  2117. PREPACK struct htt_tx_wbm_completion_v2 {
  2118. A_UINT32
  2119. used_by_hw0; /* Refer to struct wbm_release_ring */
  2120. A_UINT32
  2121. used_by_hw1; /* Refer to struct wbm_release_ring */
  2122. A_UINT32
  2123. used_by_hw2: 9, /* Refer to struct wbm_release_ring */
  2124. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2125. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2126. exception_frame: 1,
  2127. rsvd0: 12, /* For future use */
  2128. used_by_hw4: 1, /* wbm_internal_error bit being used by HW */
  2129. rsvd1: 1; /* For future use */
  2130. A_UINT32
  2131. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2132. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2133. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2134. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2135. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2136. */
  2137. A_UINT32
  2138. data1: 32;
  2139. A_UINT32
  2140. data2: 32;
  2141. A_UINT32
  2142. used_by_hw3; /* Refer to struct wbm_release_ring */
  2143. } POSTPACK;
  2144. /* DWORD 1, 2 and part of 3 are accessed via HW header files */
  2145. /* DWORD 3 */
  2146. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M 0x00001e00
  2147. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S 9
  2148. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M 0x0001e000
  2149. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S 13
  2150. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M 0x00020000
  2151. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S 17
  2152. /* DWORD 3 */
  2153. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(_var) \
  2154. (((_var) & HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M) >> \
  2155. HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)
  2156. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_SET(_var, _val) \
  2157. do { \
  2158. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TX_STATUS, _val); \
  2159. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)); \
  2160. } while (0)
  2161. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_GET(_var) \
  2162. (((_var) & HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M) >> \
  2163. HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)
  2164. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_SET(_var, _val) \
  2165. do { \
  2166. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON, _val); \
  2167. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)); \
  2168. } while (0)
  2169. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_GET(_var) \
  2170. (((_var) & HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M) >> \
  2171. HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)
  2172. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_SET(_var, _val) \
  2173. do { \
  2174. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_EXP_FRAME, _val); \
  2175. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)); \
  2176. } while (0)
  2177. /**
  2178. * @brief HTT TX WBM transmit status from firmware to host
  2179. * @details
  2180. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2181. * (WBM) offload HW.
  2182. * This structure is passed from firmware to host overlayed on wbm_release_ring.
  2183. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2184. * or HTT_TX_FW2WBM_TX_STATUS_TTL
  2185. */
  2186. PREPACK struct htt_tx_wbm_transmit_status {
  2187. A_UINT32
  2188. sch_cmd_id: 24,
  2189. ack_frame_rssi: 8; /* If this frame is removed as the result of the
  2190. * reception of an ACK or BA, this field indicates
  2191. * the RSSI of the received ACK or BA frame.
  2192. * When the frame is removed as result of a direct
  2193. * remove command from the SW, this field is set
  2194. * to 0x0 (which is never a valid value when real
  2195. * RSSI is available).
  2196. * Units: dB w.r.t noise floor
  2197. */
  2198. A_UINT32
  2199. sw_peer_id: 16,
  2200. tid_num: 5,
  2201. valid: 1, /* If this "valid" flag is set, the sw_peer_id
  2202. * and tid_num fields contain valid data.
  2203. * If this "valid" flag is not set, the
  2204. * sw_peer_id and tid_num fields must be ignored.
  2205. */
  2206. mcast: 1,
  2207. mcast_valid: 1, /* If this "mcast_valid" is set, the mcast field
  2208. * contains valid data.
  2209. */
  2210. reserved0: 8;
  2211. A_UINT32
  2212. reserved1: 32;
  2213. } POSTPACK;
  2214. /* DWORD 4 */
  2215. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M 0x00ffffff
  2216. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S 0
  2217. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M 0xff000000
  2218. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S 24
  2219. /* DWORD 5 */
  2220. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M 0x0000ffff
  2221. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S 0
  2222. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_M 0x001f0000
  2223. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_S 16
  2224. #define HTT_TX_WBM_COMPLETION_V2_VALID_M 0x00200000
  2225. #define HTT_TX_WBM_COMPLETION_V2_VALID_S 21
  2226. #define HTT_TX_WBM_COMPLETION_V2_MCAST_M 0x00400000
  2227. #define HTT_TX_WBM_COMPLETION_V2_MCAST_S 22
  2228. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M 0x00800000
  2229. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S 23
  2230. /* DWORD 4 */
  2231. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(_var) \
  2232. (((_var) & HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M) >> \
  2233. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)
  2234. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_SET(_var, _val) \
  2235. do { \
  2236. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID, _val); \
  2237. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)); \
  2238. } while (0)
  2239. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(_var) \
  2240. (((_var) & HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M) >> \
  2241. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)
  2242. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_SET(_var, _val) \
  2243. do { \
  2244. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI, _val); \
  2245. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)); \
  2246. } while (0)
  2247. /* DWORD 5 */
  2248. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(_var) \
  2249. (((_var) & HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M) >> \
  2250. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)
  2251. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_SET(_var, _val) \
  2252. do { \
  2253. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID, _val); \
  2254. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)); \
  2255. } while (0)
  2256. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(_var) \
  2257. (((_var) & HTT_TX_WBM_COMPLETION_V2_TID_NUM_M) >> \
  2258. HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)
  2259. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_SET(_var, _val) \
  2260. do { \
  2261. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TID_NUM, _val); \
  2262. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)); \
  2263. } while (0)
  2264. #define HTT_TX_WBM_COMPLETION_V2_VALID_GET(_var) \
  2265. (((_var) & HTT_TX_WBM_COMPLETION_V2_VALID_M) >> \
  2266. HTT_TX_WBM_COMPLETION_V2_VALID_S)
  2267. #define HTT_TX_WBM_COMPLETION_V2_VALID_SET(_var, _val) \
  2268. do { \
  2269. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VALID, _val); \
  2270. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VALID_S)); \
  2271. } while (0)
  2272. #define HTT_TX_WBM_COMPLETION_V2_MCAST_GET(_var) \
  2273. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_M) >> \
  2274. HTT_TX_WBM_COMPLETION_V2_MCAST_S)
  2275. #define HTT_TX_WBM_COMPLETION_V2_MCAST_SET(_var, _val) \
  2276. do { \
  2277. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST, _val); \
  2278. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_S)); \
  2279. } while (0)
  2280. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_GET(_var) \
  2281. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M) >> \
  2282. HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)
  2283. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_SET(_var, _val) \
  2284. do { \
  2285. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  2286. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)); \
  2287. } while (0)
  2288. /**
  2289. * @brief HTT TX WBM reinject status from firmware to host
  2290. * @details
  2291. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2292. * (WBM) offload HW.
  2293. * This structure is passed from firmware to host overlayed on wbm_release_ring.
  2294. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_REINJECT.
  2295. */
  2296. PREPACK struct htt_tx_wbm_reinject_status {
  2297. A_UINT32
  2298. reserved0: 32;
  2299. A_UINT32
  2300. reserved1: 32;
  2301. A_UINT32
  2302. reserved2: 32;
  2303. } POSTPACK;
  2304. /**
  2305. * @brief HTT TX WBM multicast echo check notification from firmware to host
  2306. * @details
  2307. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2308. * (WBM) offload HW.
  2309. * This structure is passed from firmware to host overlayed on wbm_release_ring.
  2310. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY.
  2311. * FW sends SA addresses to host for all multicast/broadcast packets received on
  2312. * STA side.
  2313. */
  2314. PREPACK struct htt_tx_wbm_mec_addr_notify {
  2315. A_UINT32
  2316. mec_sa_addr_31_0;
  2317. A_UINT32
  2318. mec_sa_addr_47_32: 16,
  2319. sa_ast_index: 16;
  2320. A_UINT32
  2321. vdev_id: 8,
  2322. reserved0: 24;
  2323. } POSTPACK;
  2324. /* DWORD 4 - mec_sa_addr_31_0 */
  2325. /* DWORD 5 */
  2326. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M 0x0000ffff
  2327. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S 0
  2328. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M 0xffff0000
  2329. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S 16
  2330. /* DWORD 6 */
  2331. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M 0x000000ff
  2332. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S 0
  2333. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_GET(_var) \
  2334. (((_var) & HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M) >> \
  2335. HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)
  2336. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_SET(_var, _val) \
  2337. do { \
  2338. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32, _val); \
  2339. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)); \
  2340. } while (0)
  2341. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_GET(_var) \
  2342. (((_var) & HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M) >> \
  2343. HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)
  2344. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_SET(_var, _val) \
  2345. do { \
  2346. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX, _val); \
  2347. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)); \
  2348. } while (0)
  2349. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_GET(_var) \
  2350. (((_var) & HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M) >> \
  2351. HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)
  2352. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_SET(_var, _val) \
  2353. do { \
  2354. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VDEV_ID, _val); \
  2355. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)); \
  2356. } while (0)
  2357. typedef enum {
  2358. TX_FLOW_PRIORITY_BE,
  2359. TX_FLOW_PRIORITY_HIGH,
  2360. TX_FLOW_PRIORITY_LOW,
  2361. } htt_tx_flow_priority_t;
  2362. typedef enum {
  2363. TX_FLOW_LATENCY_SENSITIVE,
  2364. TX_FLOW_LATENCY_INSENSITIVE,
  2365. } htt_tx_flow_latency_t;
  2366. typedef enum {
  2367. TX_FLOW_BEST_EFFORT_TRAFFIC,
  2368. TX_FLOW_INTERACTIVE_TRAFFIC,
  2369. TX_FLOW_PERIODIC_TRAFFIC,
  2370. TX_FLOW_BURSTY_TRAFFIC,
  2371. TX_FLOW_OVER_SUBSCRIBED_TRAFFIC,
  2372. } htt_tx_flow_traffic_pattern_t;
  2373. /**
  2374. * @brief HTT TX Flow search metadata format
  2375. * @details
  2376. * Host will set this metadata in flow table's flow search entry along with
  2377. * to_tqm_if_m0_fw. It indicates to forward the first MSDU to both the
  2378. * firmware and TQM ring if the flow search entry wins.
  2379. * This metadata is available to firmware in that first MSDU's
  2380. * tcl_exit_base->meta_data_fse. Firmware uses this metadata to map a new flow
  2381. * to one of the available flows for specific tid and returns the tqm flow
  2382. * pointer as part of htt_tx_map_flow_info message.
  2383. */
  2384. PREPACK struct htt_tx_flow_metadata {
  2385. A_UINT32
  2386. rsvd0_1_0: 2,
  2387. tid: 4,
  2388. priority: 3, /* Takes enum values of htt_tx_flow_priority_t */
  2389. traffic_pattern: 3, /* Takes enum values of htt_tx_flow_traffic_pattern_t */
  2390. tid_override: 1, /* If set, tid field in this struct is the final tid.
  2391. * Else choose final tid based on latency, priority.
  2392. */
  2393. dedicated_flowq: 1, /* Dedicated flowq per 5 tuple flow. */
  2394. latency_sensitive: 2, /* Takes enum values of htt_tx_flow_latency_t */
  2395. host_flow_identifier: 16; /* Used by host to map flow metadata with flow entry */
  2396. } POSTPACK;
  2397. /* DWORD 0 */
  2398. #define HTT_TX_FLOW_METADATA_TID_M 0x0000003c
  2399. #define HTT_TX_FLOW_METADATA_TID_S 2
  2400. #define HTT_TX_FLOW_METADATA_PRIORITY_M 0x000001c0
  2401. #define HTT_TX_FLOW_METADATA_PRIORITY_S 6
  2402. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M 0x00000e00
  2403. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S 9
  2404. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_M 0x00001000
  2405. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_S 12
  2406. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M 0x00002000
  2407. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S 13
  2408. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M 0x0000c000
  2409. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S 14
  2410. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M 0xffff0000
  2411. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S 16
  2412. /* DWORD 0 */
  2413. #define HTT_TX_FLOW_METADATA_TID_GET(_var) \
  2414. (((_var) & HTT_TX_FLOW_METADATA_TID_M) >> \
  2415. HTT_TX_FLOW_METADATA_TID_S)
  2416. #define HTT_TX_FLOW_METADATA_TID_SET(_var, _val) \
  2417. do { \
  2418. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID, _val); \
  2419. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_S)); \
  2420. } while (0)
  2421. #define HTT_TX_FLOW_METADATA_PRIORITY_GET(_var) \
  2422. (((_var) & HTT_TX_FLOW_PRIORITY_M) >> \
  2423. HTT_TX_FLOW_METADATA_PRIORITY_S)
  2424. #define HTT_TX_FLOW_METADATA_PRIORITY_SET(_var, _val) \
  2425. do { \
  2426. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_PRIORITY, _val); \
  2427. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_PRIORITY_S)); \
  2428. } while (0)
  2429. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_GET(_var) \
  2430. (((_var) & HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M) >> \
  2431. HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)
  2432. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_SET(_var, _val) \
  2433. do { \
  2434. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN, _val); \
  2435. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)); \
  2436. } while (0)
  2437. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_GET(_var) \
  2438. (((_var) & HTT_TX_FLOW_METADATA_TID_OVERRIDE_M) >> \
  2439. HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)
  2440. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_SET(_var, _val) \
  2441. do { \
  2442. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID_OVERRIDE, _val); \
  2443. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)); \
  2444. } while (0)
  2445. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_GET(_var) \
  2446. (((_var) & HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M) >> \
  2447. HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)
  2448. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_SET(_var, _val) \
  2449. do { \
  2450. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ, _val); \
  2451. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)); \
  2452. } while (0)
  2453. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_GET(_var) \
  2454. (((_var) & HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M) >> \
  2455. HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S)
  2456. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_SET(_var, _val) \
  2457. do { \
  2458. HTT_CHECK_SET_VAL(HTT_TX_FLOW_LATENCY_SENSITIVE, _val); \
  2459. ((_var) |= ((_val) << HTT_TX_FLOW_LATENCY_SENSITIVE_S)); \
  2460. } while (0)
  2461. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_GET(_var) \
  2462. (((_var) & HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M) >> \
  2463. HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)
  2464. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_SET(_var, _val) \
  2465. do { \
  2466. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_HOST_FLOW_ID, _val); \
  2467. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)); \
  2468. } while (0)
  2469. /**
  2470. * @brief Used in HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY and HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY messages
  2471. *
  2472. * @details
  2473. * HTT wds entry from source port learning
  2474. * Host will learn wds entries from rx and send this message to firmware
  2475. * to enable firmware to configure/delete AST entries for wds clients.
  2476. * Firmware creates Source address's AST entry with Transmit MAC's peer_id
  2477. * and when SA's entry is deleted, firmware removes this AST entry
  2478. *
  2479. * The message would appear as follows:
  2480. *
  2481. * |31 30|29 |17 16|15 8|7 0|
  2482. * |----------------+----------------+----------------+----------------|
  2483. * | rsvd0 |PDVID| vdev_id | msg_type |
  2484. * |-------------------------------------------------------------------|
  2485. * | sa_addr_31_0 |
  2486. * |-------------------------------------------------------------------|
  2487. * | | ta_peer_id | sa_addr_47_32 |
  2488. * |-------------------------------------------------------------------|
  2489. * Where PDVID = pdev_id
  2490. *
  2491. * The message is interpreted as follows:
  2492. *
  2493. * dword0 - b'0:7 - msg_type: This will be set to
  2494. * HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY or
  2495. * HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY
  2496. *
  2497. * dword0 - b'8:15 - vdev_id
  2498. *
  2499. * dword0 - b'16:17 - pdev_id
  2500. *
  2501. * dword0 - b'18:31 - rsvd10: Reserved for future use
  2502. *
  2503. * dword1 - b'0:31 - sa_addr_31_0: Lower 32 bits of source mac address
  2504. *
  2505. * dword2 - b'0:15 - sa_addr_47_32: Upper 16 bits of source mac address
  2506. *
  2507. * dword2 - b'16:19 - ta_peer_id: peer id of Transmit MAC
  2508. */
  2509. PREPACK struct htt_wds_entry {
  2510. A_UINT32
  2511. msg_type: 8,
  2512. vdev_id: 8,
  2513. pdev_id: 2,
  2514. rsvd0: 14;
  2515. A_UINT32 sa_addr_31_0;
  2516. A_UINT32
  2517. sa_addr_47_32: 16,
  2518. ta_peer_id: 14,
  2519. rsvd2: 2;
  2520. } POSTPACK;
  2521. /* DWORD 0 */
  2522. #define HTT_WDS_ENTRY_VDEV_ID_M 0x0000ff00
  2523. #define HTT_WDS_ENTRY_VDEV_ID_S 8
  2524. #define HTT_WDS_ENTRY_PDEV_ID_M 0x00030000
  2525. #define HTT_WDS_ENTRY_PDEV_ID_S 16
  2526. /* DWORD 2 */
  2527. #define HTT_WDS_ENTRY_SA_ADDR_47_32_M 0x0000ffff
  2528. #define HTT_WDS_ENTRY_SA_ADDR_47_32_S 0
  2529. #define HTT_WDS_ENTRY_TA_PEER_ID_M 0x3fff0000
  2530. #define HTT_WDS_ENTRY_TA_PEER_ID_S 16
  2531. /* DWORD 0 */
  2532. #define HTT_WDS_ENTRY_VDEV_ID_GET(_var) \
  2533. (((_var) & HTT_WDS_ENTRY_VDEV_ID_M) >> \
  2534. HTT_WDS_ENTRY_VDEV_ID_S)
  2535. #define HTT_WDS_ENTRY_VDEV_ID_SET(_var, _val) \
  2536. do { \
  2537. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_VDEV_ID, _val); \
  2538. ((_var) |= ((_val) << HTT_WDS_ENTRY_VDEV_ID_S)); \
  2539. } while (0)
  2540. #define HTT_WDS_ENTRY_PDEV_ID_GET(_var) \
  2541. (((_var) & HTT_WDS_ENTRY_PDEV_ID_M) >> \
  2542. HTT_WDS_ENTRY_PDEV_ID_S)
  2543. #define HTT_WDS_ENTRY_PDEV_ID_SET(_var, _val) \
  2544. do { \
  2545. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_PDEV_ID, _val); \
  2546. ((_var) |= ((_val) << HTT_WDS_ENTRY_PDEV_ID_S)); \
  2547. } while (0)
  2548. /* DWORD 2 */
  2549. #define HTT_WDS_ENTRY_SA_ADDR_47_32_GET(_var) \
  2550. (((_var) & HTT_WDS_ENTRY_SA_ADDR_47_32_M) >> \
  2551. HTT_WDS_ENTRY_SA_ADDR_47_32_S)
  2552. #define HTT_WDS_ENTRY_SA_ADDR_47_32_SET(_var, _val) \
  2553. do { \
  2554. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_SA_ADDR_47_32, _val); \
  2555. ((_var) |= ((_val) << HTT_WDS_ENTRY_SA_ADDR_47_32_S)); \
  2556. } while (0)
  2557. #define HTT_WDS_ENTRY_TA_PEER_ID_GET(_var) \
  2558. (((_var) & HTT_WDS_ENTRY_TA_PEER_ID_M) >> \
  2559. HTT_WDS_ENTRY_TA_PEER_ID_S)
  2560. #define HTT_WDS_ENTRY_TA_PEER_ID_SET(_var, _val) \
  2561. do { \
  2562. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_TA_PEER_ID, _val); \
  2563. ((_var) |= ((_val) << HTT_WDS_ENTRY_TA_PEER_ID_S)); \
  2564. } while (0)
  2565. /**
  2566. * @brief MAC DMA rx ring setup specification
  2567. * @details
  2568. * To allow for dynamic rx ring reconfiguration and to avoid race
  2569. * conditions, the host SW never directly programs the MAC DMA rx ring(s)
  2570. * it uses. Instead, it sends this message to the target, indicating how
  2571. * the rx ring used by the host should be set up and maintained.
  2572. * The message consists of a 4-octet header followed by 1 or 2 rx ring setup
  2573. * specifications.
  2574. *
  2575. * |31 16|15 8|7 0|
  2576. * |---------------------------------------------------------------|
  2577. * header: | reserved | num rings | msg type |
  2578. * |---------------------------------------------------------------|
  2579. * payload 1: | FW_IDX shadow register physical address (bits 31:0) |
  2580. #if HTT_PADDR64
  2581. * | FW_IDX shadow register physical address (bits 63:32) |
  2582. #endif
  2583. * |---------------------------------------------------------------|
  2584. * | rx ring base physical address (bits 31:0) |
  2585. #if HTT_PADDR64
  2586. * | rx ring base physical address (bits 63:32) |
  2587. #endif
  2588. * |---------------------------------------------------------------|
  2589. * | rx ring buffer size | rx ring length |
  2590. * |---------------------------------------------------------------|
  2591. * | FW_IDX initial value | enabled flags |
  2592. * |---------------------------------------------------------------|
  2593. * | MSDU payload offset | 802.11 header offset |
  2594. * |---------------------------------------------------------------|
  2595. * | PPDU end offset | PPDU start offset |
  2596. * |---------------------------------------------------------------|
  2597. * | MPDU end offset | MPDU start offset |
  2598. * |---------------------------------------------------------------|
  2599. * | MSDU end offset | MSDU start offset |
  2600. * |---------------------------------------------------------------|
  2601. * | frag info offset | rx attention offset |
  2602. * |---------------------------------------------------------------|
  2603. * payload 2, if present, has the same format as payload 1
  2604. * Header fields:
  2605. * - MSG_TYPE
  2606. * Bits 7:0
  2607. * Purpose: identifies this as an rx ring configuration message
  2608. * Value: 0x2
  2609. * - NUM_RINGS
  2610. * Bits 15:8
  2611. * Purpose: indicates whether the host is setting up one rx ring or two
  2612. * Value: 1 or 2
  2613. * Payload:
  2614. * for systems using 64-bit format for bus addresses:
  2615. * - IDX_SHADOW_REG_PADDR_LO
  2616. * Bits 31:0
  2617. * Value: lower 4 bytes of physical address of the host's
  2618. * FW_IDX shadow register
  2619. * - IDX_SHADOW_REG_PADDR_HI
  2620. * Bits 31:0
  2621. * Value: upper 4 bytes of physical address of the host's
  2622. * FW_IDX shadow register
  2623. * - RING_BASE_PADDR_LO
  2624. * Bits 31:0
  2625. * Value: lower 4 bytes of physical address of the host's rx ring
  2626. * - RING_BASE_PADDR_HI
  2627. * Bits 31:0
  2628. * Value: uppper 4 bytes of physical address of the host's rx ring
  2629. * for systems using 32-bit format for bus addresses:
  2630. * - IDX_SHADOW_REG_PADDR
  2631. * Bits 31:0
  2632. * Value: physical address of the host's FW_IDX shadow register
  2633. * - RING_BASE_PADDR
  2634. * Bits 31:0
  2635. * Value: physical address of the host's rx ring
  2636. * - RING_LEN
  2637. * Bits 15:0
  2638. * Value: number of elements in the rx ring
  2639. * - RING_BUF_SZ
  2640. * Bits 31:16
  2641. * Value: size of the buffers referenced by the rx ring, in byte units
  2642. * - ENABLED_FLAGS
  2643. * Bits 15:0
  2644. * Value: 1-bit flags to show whether different rx fields are enabled
  2645. * bit 0: 802.11 header enabled (1) or disabled (0)
  2646. * bit 1: MSDU payload enabled (1) or disabled (0)
  2647. * bit 2: PPDU start enabled (1) or disabled (0)
  2648. * bit 3: PPDU end enabled (1) or disabled (0)
  2649. * bit 4: MPDU start enabled (1) or disabled (0)
  2650. * bit 5: MPDU end enabled (1) or disabled (0)
  2651. * bit 6: MSDU start enabled (1) or disabled (0)
  2652. * bit 7: MSDU end enabled (1) or disabled (0)
  2653. * bit 8: rx attention enabled (1) or disabled (0)
  2654. * bit 9: frag info enabled (1) or disabled (0)
  2655. * bit 10: unicast rx enabled (1) or disabled (0)
  2656. * bit 11: multicast rx enabled (1) or disabled (0)
  2657. * bit 12: ctrl rx enabled (1) or disabled (0)
  2658. * bit 13: mgmt rx enabled (1) or disabled (0)
  2659. * bit 14: null rx enabled (1) or disabled (0)
  2660. * bit 15: phy data rx enabled (1) or disabled (0)
  2661. * - IDX_INIT_VAL
  2662. * Bits 31:16
  2663. * Purpose: Specify the initial value for the FW_IDX.
  2664. * Value: the number of buffers initially present in the host's rx ring
  2665. * - OFFSET_802_11_HDR
  2666. * Bits 15:0
  2667. * Value: offset in QUAD-bytes of 802.11 header from the buffer start
  2668. * - OFFSET_MSDU_PAYLOAD
  2669. * Bits 31:16
  2670. * Value: offset in QUAD-bytes of MSDU payload from the buffer start
  2671. * - OFFSET_PPDU_START
  2672. * Bits 15:0
  2673. * Value: offset in QUAD-bytes of PPDU start rx desc from the buffer start
  2674. * - OFFSET_PPDU_END
  2675. * Bits 31:16
  2676. * Value: offset in QUAD-bytes of PPDU end rx desc from the buffer start
  2677. * - OFFSET_MPDU_START
  2678. * Bits 15:0
  2679. * Value: offset in QUAD-bytes of MPDU start rx desc from the buffer start
  2680. * - OFFSET_MPDU_END
  2681. * Bits 31:16
  2682. * Value: offset in QUAD-bytes of MPDU end rx desc from the buffer start
  2683. * - OFFSET_MSDU_START
  2684. * Bits 15:0
  2685. * Value: offset in QUAD-bytes of MSDU start rx desc from the buffer start
  2686. * - OFFSET_MSDU_END
  2687. * Bits 31:16
  2688. * Value: offset in QUAD-bytes of MSDU end rx desc from the buffer start
  2689. * - OFFSET_RX_ATTN
  2690. * Bits 15:0
  2691. * Value: offset in QUAD-bytes of rx attention word from the buffer start
  2692. * - OFFSET_FRAG_INFO
  2693. * Bits 31:16
  2694. * Value: offset in QUAD-bytes of frag info table
  2695. */
  2696. /* header fields */
  2697. #define HTT_RX_RING_CFG_NUM_RINGS_M 0xff00
  2698. #define HTT_RX_RING_CFG_NUM_RINGS_S 8
  2699. /* payload fields */
  2700. /* for systems using a 64-bit format for bus addresses */
  2701. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_M 0xffffffff
  2702. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_S 0
  2703. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_M 0xffffffff
  2704. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_S 0
  2705. #define HTT_RX_RING_CFG_BASE_PADDR_HI_M 0xffffffff
  2706. #define HTT_RX_RING_CFG_BASE_PADDR_HI_S 0
  2707. #define HTT_RX_RING_CFG_BASE_PADDR_LO_M 0xffffffff
  2708. #define HTT_RX_RING_CFG_BASE_PADDR_LO_S 0
  2709. /* for systems using a 32-bit format for bus addresses */
  2710. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_M 0xffffffff
  2711. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_S 0
  2712. #define HTT_RX_RING_CFG_BASE_PADDR_M 0xffffffff
  2713. #define HTT_RX_RING_CFG_BASE_PADDR_S 0
  2714. #define HTT_RX_RING_CFG_LEN_M 0xffff
  2715. #define HTT_RX_RING_CFG_LEN_S 0
  2716. #define HTT_RX_RING_CFG_BUF_SZ_M 0xffff0000
  2717. #define HTT_RX_RING_CFG_BUF_SZ_S 16
  2718. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_M 0x1
  2719. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_S 0
  2720. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M 0x2
  2721. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S 1
  2722. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_M 0x4
  2723. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_S 2
  2724. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_M 0x8
  2725. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_S 3
  2726. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_M 0x10
  2727. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_S 4
  2728. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_M 0x20
  2729. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_S 5
  2730. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_M 0x40
  2731. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_S 6
  2732. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_M 0x80
  2733. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_S 7
  2734. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_M 0x100
  2735. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_S 8
  2736. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M 0x200
  2737. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S 9
  2738. #define HTT_RX_RING_CFG_ENABLED_UCAST_M 0x400
  2739. #define HTT_RX_RING_CFG_ENABLED_UCAST_S 10
  2740. #define HTT_RX_RING_CFG_ENABLED_MCAST_M 0x800
  2741. #define HTT_RX_RING_CFG_ENABLED_MCAST_S 11
  2742. #define HTT_RX_RING_CFG_ENABLED_CTRL_M 0x1000
  2743. #define HTT_RX_RING_CFG_ENABLED_CTRL_S 12
  2744. #define HTT_RX_RING_CFG_ENABLED_MGMT_M 0x2000
  2745. #define HTT_RX_RING_CFG_ENABLED_MGMT_S 13
  2746. #define HTT_RX_RING_CFG_ENABLED_NULL_M 0x4000
  2747. #define HTT_RX_RING_CFG_ENABLED_NULL_S 14
  2748. #define HTT_RX_RING_CFG_ENABLED_PHY_M 0x8000
  2749. #define HTT_RX_RING_CFG_ENABLED_PHY_S 15
  2750. #define HTT_RX_RING_CFG_IDX_INIT_VAL_M 0xffff0000
  2751. #define HTT_RX_RING_CFG_IDX_INIT_VAL_S 16
  2752. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_M 0xffff
  2753. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_S 0
  2754. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M 0xffff0000
  2755. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S 16
  2756. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_M 0xffff
  2757. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_S 0
  2758. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_M 0xffff0000
  2759. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_S 16
  2760. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_M 0xffff
  2761. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_S 0
  2762. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_M 0xffff0000
  2763. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_S 16
  2764. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_M 0xffff
  2765. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_S 0
  2766. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_M 0xffff0000
  2767. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_S 16
  2768. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_M 0xffff
  2769. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_S 0
  2770. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M 0xffff0000
  2771. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S 16
  2772. #define HTT_RX_RING_CFG_HDR_BYTES 4
  2773. #define HTT_RX_RING_CFG_PAYLD_BYTES_64 44
  2774. #define HTT_RX_RING_CFG_PAYLD_BYTES_32 36
  2775. #if HTT_PADDR64
  2776. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_64
  2777. #else
  2778. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_32
  2779. #endif
  2780. #define HTT_RX_RING_CFG_BYTES(num_rings) \
  2781. (HTT_RX_RING_CFG_HDR_BYTES + (num_rings) * HTT_RX_RING_CFG_PAYLD_BYTES)
  2782. #define HTT_RX_RING_CFG_NUM_RINGS_GET(_var) \
  2783. (((_var) & HTT_RX_RING_CFG_NUM_RINGS_M) >> HTT_RX_RING_CFG_NUM_RINGS_S)
  2784. #define HTT_RX_RING_CFG_NUM_RINGS_SET(_var, _val) \
  2785. do { \
  2786. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_NUM_RINGS, _val); \
  2787. ((_var) |= ((_val) << HTT_RX_RING_CFG_NUM_RINGS_S)); \
  2788. } while (0)
  2789. /* degenerate case for 32-bit fields */
  2790. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_GET(_var) (_var)
  2791. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_SET(_var, _val) \
  2792. ((_var) = (_val))
  2793. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_GET(_var) (_var)
  2794. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_SET(_var, _val) \
  2795. ((_var) = (_val))
  2796. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_GET(_var) (_var)
  2797. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_SET(_var, _val) \
  2798. ((_var) = (_val))
  2799. /* degenerate case for 32-bit fields */
  2800. #define HTT_RX_RING_CFG_BASE_PADDR_HI_GET(_var) (_var)
  2801. #define HTT_RX_RING_CFG_BASE_PADDR_HI_SET(_var, _val) \
  2802. ((_var) = (_val))
  2803. #define HTT_RX_RING_CFG_BASE_PADDR_LO_GET(_var) (_var)
  2804. #define HTT_RX_RING_CFG_BASE_PADDR_LO_SET(_var, _val) \
  2805. ((_var) = (_val))
  2806. #define HTT_RX_RING_CFG_BASE_PADDR_GET(_var) (_var)
  2807. #define HTT_RX_RING_CFG_BASE_PADDR_SET(_var, _val) \
  2808. ((_var) = (_val))
  2809. #define HTT_RX_RING_CFG_LEN_GET(_var) \
  2810. (((_var) & HTT_RX_RING_CFG_LEN_M) >> HTT_RX_RING_CFG_LEN_S)
  2811. #define HTT_RX_RING_CFG_LEN_SET(_var, _val) \
  2812. do { \
  2813. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_LEN, _val); \
  2814. ((_var) |= ((_val) << HTT_RX_RING_CFG_LEN_S)); \
  2815. } while (0)
  2816. #define HTT_RX_RING_CFG_BUF_SZ_GET(_var) \
  2817. (((_var) & HTT_RX_RING_CFG_BUF_SZ_M) >> HTT_RX_RING_CFG_BUF_SZ_S)
  2818. #define HTT_RX_RING_CFG_BUF_SZ_SET(_var, _val) \
  2819. do { \
  2820. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_BUF_SZ, _val); \
  2821. ((_var) |= ((_val) << HTT_RX_RING_CFG_BUF_SZ_S)); \
  2822. } while (0)
  2823. #define HTT_RX_RING_CFG_IDX_INIT_VAL_GET(_var) \
  2824. (((_var) & HTT_RX_RING_CFG_IDX_INIT_VAL_M) >> \
  2825. HTT_RX_RING_CFG_IDX_INIT_VAL_S)
  2826. #define HTT_RX_RING_CFG_IDX_INIT_VAL_SET(_var, _val) \
  2827. do { \
  2828. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_IDX_INIT_VAL, _val); \
  2829. ((_var) |= ((_val) << HTT_RX_RING_CFG_IDX_INIT_VAL_S)); \
  2830. } while (0)
  2831. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_GET(_var) \
  2832. (((_var) & HTT_RX_RING_CFG_ENABLED_802_11_HDR_M) >> \
  2833. HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)
  2834. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_SET(_var, _val) \
  2835. do { \
  2836. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_802_11_HDR, _val); \
  2837. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)); \
  2838. } while (0)
  2839. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_GET(_var) \
  2840. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M) >> \
  2841. HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)
  2842. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_SET(_var, _val) \
  2843. do { \
  2844. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD, _val); \
  2845. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)); \
  2846. } while (0)
  2847. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_GET(_var) \
  2848. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_START_M) >> \
  2849. HTT_RX_RING_CFG_ENABLED_PPDU_START_S)
  2850. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_SET(_var, _val) \
  2851. do { \
  2852. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_START, _val); \
  2853. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_START_S)); \
  2854. } while (0)
  2855. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_GET(_var) \
  2856. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_END_M) >> \
  2857. HTT_RX_RING_CFG_ENABLED_PPDU_END_S)
  2858. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_SET(_var, _val) \
  2859. do { \
  2860. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_END, _val); \
  2861. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_END_S)); \
  2862. } while (0)
  2863. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_GET(_var) \
  2864. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_START_M) >> \
  2865. HTT_RX_RING_CFG_ENABLED_MPDU_START_S)
  2866. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_SET(_var, _val) \
  2867. do { \
  2868. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_START, _val); \
  2869. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_START_S)); \
  2870. } while (0)
  2871. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_GET(_var) \
  2872. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_END_M) >> \
  2873. HTT_RX_RING_CFG_ENABLED_MPDU_END_S)
  2874. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_SET(_var, _val) \
  2875. do { \
  2876. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_END, _val); \
  2877. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_END_S)); \
  2878. } while (0)
  2879. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_GET(_var) \
  2880. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_START_M) >> \
  2881. HTT_RX_RING_CFG_ENABLED_MSDU_START_S)
  2882. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_SET(_var, _val) \
  2883. do { \
  2884. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_START, _val); \
  2885. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_START_S)); \
  2886. } while (0)
  2887. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_GET(_var) \
  2888. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_END_M) >> \
  2889. HTT_RX_RING_CFG_ENABLED_MSDU_END_S)
  2890. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_SET(_var, _val) \
  2891. do { \
  2892. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_END, _val); \
  2893. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_END_S)); \
  2894. } while (0)
  2895. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_GET(_var) \
  2896. (((_var) & HTT_RX_RING_CFG_ENABLED_RX_ATTN_M) >> \
  2897. HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)
  2898. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_SET(_var, _val) \
  2899. do { \
  2900. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_RX_ATTN, _val); \
  2901. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)); \
  2902. } while (0)
  2903. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_GET(_var) \
  2904. (((_var) & HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M) >> \
  2905. HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)
  2906. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_SET(_var, _val) \
  2907. do { \
  2908. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_FRAG_INFO, _val); \
  2909. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)); \
  2910. } while (0)
  2911. #define HTT_RX_RING_CFG_ENABLED_UCAST_GET(_var) \
  2912. (((_var) & HTT_RX_RING_CFG_ENABLED_UCAST_M) >> \
  2913. HTT_RX_RING_CFG_ENABLED_UCAST_S)
  2914. #define HTT_RX_RING_CFG_ENABLED_UCAST_SET(_var, _val) \
  2915. do { \
  2916. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_UCAST, _val); \
  2917. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_UCAST_S)); \
  2918. } while (0)
  2919. #define HTT_RX_RING_CFG_ENABLED_MCAST_GET(_var) \
  2920. (((_var) & HTT_RX_RING_CFG_ENABLED_MCAST_M) >> \
  2921. HTT_RX_RING_CFG_ENABLED_MCAST_S)
  2922. #define HTT_RX_RING_CFG_ENABLED_MCAST_SET(_var, _val) \
  2923. do { \
  2924. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MCAST, _val); \
  2925. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MCAST_S)); \
  2926. } while (0)
  2927. #define HTT_RX_RING_CFG_ENABLED_CTRL_GET(_var) \
  2928. (((_var) & HTT_RX_RING_CFG_ENABLED_CTRL_M) >> \
  2929. HTT_RX_RING_CFG_ENABLED_CTRL_S)
  2930. #define HTT_RX_RING_CFG_ENABLED_CTRL_SET(_var, _val) \
  2931. do { \
  2932. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_CTRL, _val); \
  2933. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_CTRL_S)); \
  2934. } while (0)
  2935. #define HTT_RX_RING_CFG_ENABLED_MGMT_GET(_var) \
  2936. (((_var) & HTT_RX_RING_CFG_ENABLED_MGMT_M) >> \
  2937. HTT_RX_RING_CFG_ENABLED_MGMT_S)
  2938. #define HTT_RX_RING_CFG_ENABLED_MGMT_SET(_var, _val) \
  2939. do { \
  2940. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MGMT, _val); \
  2941. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MGMT_S)); \
  2942. } while (0)
  2943. #define HTT_RX_RING_CFG_ENABLED_NULL_GET(_var) \
  2944. (((_var) & HTT_RX_RING_CFG_ENABLED_NULL_M) >> \
  2945. HTT_RX_RING_CFG_ENABLED_NULL_S)
  2946. #define HTT_RX_RING_CFG_ENABLED_NULL_SET(_var, _val) \
  2947. do { \
  2948. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_NULL, _val); \
  2949. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_NULL_S)); \
  2950. } while (0)
  2951. #define HTT_RX_RING_CFG_ENABLED_PHY_GET(_var) \
  2952. (((_var) & HTT_RX_RING_CFG_ENABLED_PHY_M) >> \
  2953. HTT_RX_RING_CFG_ENABLED_PHY_S)
  2954. #define HTT_RX_RING_CFG_ENABLED_PHY_SET(_var, _val) \
  2955. do { \
  2956. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PHY, _val); \
  2957. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PHY_S)); \
  2958. } while (0)
  2959. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_GET(_var) \
  2960. (((_var) & HTT_RX_RING_CFG_OFFSET_802_11_HDR_M) >> \
  2961. HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)
  2962. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_SET(_var, _val) \
  2963. do { \
  2964. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_802_11_HDR, _val); \
  2965. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)); \
  2966. } while (0)
  2967. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_GET(_var) \
  2968. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M) >> \
  2969. HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)
  2970. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_SET(_var, _val) \
  2971. do { \
  2972. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD, _val); \
  2973. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)); \
  2974. } while (0)
  2975. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_GET(_var) \
  2976. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_START_M) >> \
  2977. HTT_RX_RING_CFG_OFFSET_PPDU_START_S)
  2978. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_SET(_var, _val) \
  2979. do { \
  2980. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_START, _val); \
  2981. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_START_S)); \
  2982. } while (0)
  2983. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_GET(_var) \
  2984. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_END_M) >> \
  2985. HTT_RX_RING_CFG_OFFSET_PPDU_END_S)
  2986. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_SET(_var, _val) \
  2987. do { \
  2988. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_END, _val); \
  2989. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_END_S)); \
  2990. } while (0)
  2991. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_GET(_var) \
  2992. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_START_M) >> \
  2993. HTT_RX_RING_CFG_OFFSET_MPDU_START_S)
  2994. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_SET(_var, _val) \
  2995. do { \
  2996. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_START, _val); \
  2997. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_START_S)); \
  2998. } while (0)
  2999. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_GET(_var) \
  3000. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_END_M) >> \
  3001. HTT_RX_RING_CFG_OFFSET_MPDU_END_S)
  3002. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_SET(_var, _val) \
  3003. do { \
  3004. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_END, _val); \
  3005. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_END_S)); \
  3006. } while (0)
  3007. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_GET(_var) \
  3008. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_START_M) >> \
  3009. HTT_RX_RING_CFG_OFFSET_MSDU_START_S)
  3010. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_SET(_var, _val) \
  3011. do { \
  3012. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_START, _val); \
  3013. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_START_S)); \
  3014. } while (0)
  3015. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_GET(_var) \
  3016. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_END_M) >> \
  3017. HTT_RX_RING_CFG_OFFSET_MSDU_END_S)
  3018. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_SET(_var, _val) \
  3019. do { \
  3020. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_END, _val); \
  3021. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_END_S)); \
  3022. } while (0)
  3023. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_GET(_var) \
  3024. (((_var) & HTT_RX_RING_CFG_OFFSET_RX_ATTN_M) >> \
  3025. HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)
  3026. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_SET(_var, _val) \
  3027. do { \
  3028. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_RX_ATTN, _val); \
  3029. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)); \
  3030. } while (0)
  3031. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_GET(_var) \
  3032. (((_var) & HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M) >> \
  3033. HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)
  3034. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_SET(_var, _val) \
  3035. do { \
  3036. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_FRAG_INFO, _val); \
  3037. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)); \
  3038. } while (0)
  3039. /**
  3040. * @brief host -> target FW statistics retrieve
  3041. *
  3042. * @details
  3043. * The following field definitions describe the format of the HTT host
  3044. * to target FW stats retrieve message. The message specifies the type of
  3045. * stats host wants to retrieve.
  3046. *
  3047. * |31 24|23 16|15 8|7 0|
  3048. * |-----------------------------------------------------------|
  3049. * | stats types request bitmask | msg type |
  3050. * |-----------------------------------------------------------|
  3051. * | stats types reset bitmask | reserved |
  3052. * |-----------------------------------------------------------|
  3053. * | stats type | config value |
  3054. * |-----------------------------------------------------------|
  3055. * | cookie LSBs |
  3056. * |-----------------------------------------------------------|
  3057. * | cookie MSBs |
  3058. * |-----------------------------------------------------------|
  3059. * Header fields:
  3060. * - MSG_TYPE
  3061. * Bits 7:0
  3062. * Purpose: identifies this is a stats upload request message
  3063. * Value: 0x3
  3064. * - UPLOAD_TYPES
  3065. * Bits 31:8
  3066. * Purpose: identifies which types of FW statistics to upload
  3067. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3068. * - RESET_TYPES
  3069. * Bits 31:8
  3070. * Purpose: identifies which types of FW statistics to reset
  3071. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3072. * - CFG_VAL
  3073. * Bits 23:0
  3074. * Purpose: give an opaque configuration value to the specified stats type
  3075. * Value: stats-type specific configuration value
  3076. * if stats type == tx PPDU log, then CONFIG_VAL has the format:
  3077. * bits 7:0 - how many per-MPDU byte counts to include in a record
  3078. * bits 15:8 - how many per-MPDU MSDU counts to include in a record
  3079. * bits 23:16 - how many per-MSDU byte counts to include in a record
  3080. * - CFG_STAT_TYPE
  3081. * Bits 31:24
  3082. * Purpose: specify which stats type (if any) the config value applies to
  3083. * Value: htt_dbg_stats_type value, or 0xff if the message doesn't have
  3084. * a valid configuration specification
  3085. * - COOKIE_LSBS
  3086. * Bits 31:0
  3087. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3088. * message with its preceding host->target stats request message.
  3089. * Value: LSBs of the opaque cookie specified by the host-side requestor
  3090. * - COOKIE_MSBS
  3091. * Bits 31:0
  3092. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3093. * message with its preceding host->target stats request message.
  3094. * Value: MSBs of the opaque cookie specified by the host-side requestor
  3095. */
  3096. #define HTT_H2T_STATS_REQ_MSG_SZ 20 /* bytes */
  3097. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_INVALID 0xff
  3098. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_M 0xffffff00
  3099. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_S 8
  3100. #define HTT_H2T_STATS_REQ_RESET_TYPES_M 0xffffff00
  3101. #define HTT_H2T_STATS_REQ_RESET_TYPES_S 8
  3102. #define HTT_H2T_STATS_REQ_CFG_VAL_M 0x00ffffff
  3103. #define HTT_H2T_STATS_REQ_CFG_VAL_S 0
  3104. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M 0xff000000
  3105. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S 24
  3106. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_GET(_var) \
  3107. (((_var) & HTT_H2T_STATS_REQ_UPLOAD_TYPES_M) >> \
  3108. HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)
  3109. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_SET(_var, _val) \
  3110. do { \
  3111. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_UPLOAD_TYPES, _val); \
  3112. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)); \
  3113. } while (0)
  3114. #define HTT_H2T_STATS_REQ_RESET_TYPES_GET(_var) \
  3115. (((_var) & HTT_H2T_STATS_REQ_RESET_TYPES_M) >> \
  3116. HTT_H2T_STATS_REQ_RESET_TYPES_S)
  3117. #define HTT_H2T_STATS_REQ_RESET_TYPES_SET(_var, _val) \
  3118. do { \
  3119. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_RESET_TYPES, _val); \
  3120. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_RESET_TYPES_S)); \
  3121. } while (0)
  3122. #define HTT_H2T_STATS_REQ_CFG_VAL_GET(_var) \
  3123. (((_var) & HTT_H2T_STATS_REQ_CFG_VAL_M) >> \
  3124. HTT_H2T_STATS_REQ_CFG_VAL_S)
  3125. #define HTT_H2T_STATS_REQ_CFG_VAL_SET(_var, _val) \
  3126. do { \
  3127. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_VAL, _val); \
  3128. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_VAL_S)); \
  3129. } while (0)
  3130. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_GET(_var) \
  3131. (((_var) & HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M) >> \
  3132. HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)
  3133. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_SET(_var, _val) \
  3134. do { \
  3135. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_STAT_TYPE, _val); \
  3136. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)); \
  3137. } while (0)
  3138. /**
  3139. * @brief host -> target HTT out-of-band sync request
  3140. *
  3141. * @details
  3142. * The HTT SYNC tells the target to suspend processing of subsequent
  3143. * HTT host-to-target messages until some other target agent locally
  3144. * informs the target HTT FW that the current sync counter is equal to
  3145. * or greater than (in a modulo sense) the sync counter specified in
  3146. * the SYNC message.
  3147. * This allows other host-target components to synchronize their operation
  3148. * with HTT, e.g. to ensure that tx frames don't get transmitted until a
  3149. * security key has been downloaded to and activated by the target.
  3150. * In the absence of any explicit synchronization counter value
  3151. * specification, the target HTT FW will use zero as the default current
  3152. * sync value.
  3153. *
  3154. * |31 24|23 16|15 8|7 0|
  3155. * |-----------------------------------------------------------|
  3156. * | reserved | sync count | msg type |
  3157. * |-----------------------------------------------------------|
  3158. * Header fields:
  3159. * - MSG_TYPE
  3160. * Bits 7:0
  3161. * Purpose: identifies this as a sync message
  3162. * Value: 0x4
  3163. * - SYNC_COUNT
  3164. * Bits 15:8
  3165. * Purpose: specifies what sync value the HTT FW will wait for from
  3166. * an out-of-band specification to resume its operation
  3167. * Value: in-band sync counter value to compare against the out-of-band
  3168. * counter spec.
  3169. * The HTT target FW will suspend its host->target message processing
  3170. * as long as
  3171. * 0 < (in-band sync counter - out-of-band sync counter) & 0xff < 128
  3172. */
  3173. #define HTT_H2T_SYNC_MSG_SZ 4
  3174. #define HTT_H2T_SYNC_COUNT_M 0x0000ff00
  3175. #define HTT_H2T_SYNC_COUNT_S 8
  3176. #define HTT_H2T_SYNC_COUNT_GET(_var) \
  3177. (((_var) & HTT_H2T_SYNC_COUNT_M) >> \
  3178. HTT_H2T_SYNC_COUNT_S)
  3179. #define HTT_H2T_SYNC_COUNT_SET(_var, _val) \
  3180. do { \
  3181. HTT_CHECK_SET_VAL(HTT_H2T_SYNC_COUNT, _val); \
  3182. ((_var) |= ((_val) << HTT_H2T_SYNC_COUNT_S)); \
  3183. } while (0)
  3184. /**
  3185. * @brief HTT aggregation configuration
  3186. */
  3187. #define HTT_AGGR_CFG_MSG_SZ 4
  3188. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M 0xff00
  3189. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S 8
  3190. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M 0x1f0000
  3191. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S 16
  3192. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_GET(_var) \
  3193. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M) >> \
  3194. HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)
  3195. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_SET(_var, _val) \
  3196. do { \
  3197. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM, _val); \
  3198. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)); \
  3199. } while (0)
  3200. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3201. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3202. HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)
  3203. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3204. do { \
  3205. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM, _val); \
  3206. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)); \
  3207. } while (0)
  3208. /**
  3209. * @brief host -> target HTT configure max amsdu info per vdev
  3210. *
  3211. * @details
  3212. * The HTT AGGR CFG EX tells the target to configure max_amsdu info per vdev
  3213. *
  3214. * |31 21|20 16|15 8|7 0|
  3215. * |-----------------------------------------------------------|
  3216. * | reserved | vdev id | max amsdu | msg type |
  3217. * |-----------------------------------------------------------|
  3218. * Header fields:
  3219. * - MSG_TYPE
  3220. * Bits 7:0
  3221. * Purpose: identifies this as a aggr cfg ex message
  3222. * Value: 0xa
  3223. * - MAX_NUM_AMSDU_SUBFRM
  3224. * Bits 15:8
  3225. * Purpose: max MSDUs per A-MSDU
  3226. * - VDEV_ID
  3227. * Bits 20:16
  3228. * Purpose: ID of the vdev to which this limit is applied
  3229. */
  3230. #define HTT_AGGR_CFG_EX_MSG_SZ 4
  3231. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M 0xff00
  3232. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S 8
  3233. #define HTT_AGGR_CFG_EX_VDEV_ID_M 0x1f0000
  3234. #define HTT_AGGR_CFG_EX_VDEV_ID_S 16
  3235. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3236. (((_var) & HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3237. HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)
  3238. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3239. do { \
  3240. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM, _val); \
  3241. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)); \
  3242. } while (0)
  3243. #define HTT_AGGR_CFG_EX_VDEV_ID_GET(_var) \
  3244. (((_var) & HTT_AGGR_CFG_EX_VDEV_ID_M) >> \
  3245. HTT_AGGR_CFG_EX_VDEV_ID_S)
  3246. #define HTT_AGGR_CFG_EX_VDEV_ID_SET(_var, _val) \
  3247. do { \
  3248. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_VDEV_ID, _val); \
  3249. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_VDEV_ID_S)); \
  3250. } while (0)
  3251. /**
  3252. * @brief HTT WDI_IPA Config Message
  3253. *
  3254. * @details
  3255. * The HTT WDI_IPA config message is created/sent by host at driver
  3256. * init time. It contains information about data structures used on
  3257. * WDI_IPA TX and RX path.
  3258. * TX CE ring is used for pushing packet metadata from IPA uC
  3259. * to WLAN FW
  3260. * TX Completion ring is used for generating TX completions from
  3261. * WLAN FW to IPA uC
  3262. * RX Indication ring is used for indicating RX packets from FW
  3263. * to IPA uC
  3264. * RX Ring2 is used as either completion ring or as second
  3265. * indication ring. when Ring2 is used as completion ring, IPA uC
  3266. * puts completed RX packet meta data to Ring2. when Ring2 is used
  3267. * as second indication ring, RX packets for LTE-WLAN aggregation are
  3268. * indicated in Ring2, other RX packets (e.g. hotspot related) are
  3269. * indicated in RX Indication ring. Please see WDI_IPA specification
  3270. * for more details.
  3271. * |31 24|23 16|15 8|7 0|
  3272. * |----------------+----------------+----------------+----------------|
  3273. * | tx pkt pool size | Rsvd | msg_type |
  3274. * |-------------------------------------------------------------------|
  3275. * | tx comp ring base (bits 31:0) |
  3276. #if HTT_PADDR64
  3277. * | tx comp ring base (bits 63:32) |
  3278. #endif
  3279. * |-------------------------------------------------------------------|
  3280. * | tx comp ring size |
  3281. * |-------------------------------------------------------------------|
  3282. * | tx comp WR_IDX physical address (bits 31:0) |
  3283. #if HTT_PADDR64
  3284. * | tx comp WR_IDX physical address (bits 63:32) |
  3285. #endif
  3286. * |-------------------------------------------------------------------|
  3287. * | tx CE WR_IDX physical address (bits 31:0) |
  3288. #if HTT_PADDR64
  3289. * | tx CE WR_IDX physical address (bits 63:32) |
  3290. #endif
  3291. * |-------------------------------------------------------------------|
  3292. * | rx indication ring base (bits 31:0) |
  3293. #if HTT_PADDR64
  3294. * | rx indication ring base (bits 63:32) |
  3295. #endif
  3296. * |-------------------------------------------------------------------|
  3297. * | rx indication ring size |
  3298. * |-------------------------------------------------------------------|
  3299. * | rx ind RD_IDX physical address (bits 31:0) |
  3300. #if HTT_PADDR64
  3301. * | rx ind RD_IDX physical address (bits 63:32) |
  3302. #endif
  3303. * |-------------------------------------------------------------------|
  3304. * | rx ind WR_IDX physical address (bits 31:0) |
  3305. #if HTT_PADDR64
  3306. * | rx ind WR_IDX physical address (bits 63:32) |
  3307. #endif
  3308. * |-------------------------------------------------------------------|
  3309. * |-------------------------------------------------------------------|
  3310. * | rx ring2 base (bits 31:0) |
  3311. #if HTT_PADDR64
  3312. * | rx ring2 base (bits 63:32) |
  3313. #endif
  3314. * |-------------------------------------------------------------------|
  3315. * | rx ring2 size |
  3316. * |-------------------------------------------------------------------|
  3317. * | rx ring2 RD_IDX physical address (bits 31:0) |
  3318. #if HTT_PADDR64
  3319. * | rx ring2 RD_IDX physical address (bits 63:32) |
  3320. #endif
  3321. * |-------------------------------------------------------------------|
  3322. * | rx ring2 WR_IDX physical address (bits 31:0) |
  3323. #if HTT_PADDR64
  3324. * | rx ring2 WR_IDX physical address (bits 63:32) |
  3325. #endif
  3326. * |-------------------------------------------------------------------|
  3327. *
  3328. * Header fields:
  3329. * Header fields:
  3330. * - MSG_TYPE
  3331. * Bits 7:0
  3332. * Purpose: Identifies this as WDI_IPA config message
  3333. * value: = 0x8
  3334. * - TX_PKT_POOL_SIZE
  3335. * Bits 15:0
  3336. * Purpose: Total number of TX packet buffer pool allocated by Host for
  3337. * WDI_IPA TX path
  3338. * For systems using 32-bit format for bus addresses:
  3339. * - TX_COMP_RING_BASE_ADDR
  3340. * Bits 31:0
  3341. * Purpose: TX Completion Ring base address in DDR
  3342. * - TX_COMP_RING_SIZE
  3343. * Bits 31:0
  3344. * Purpose: TX Completion Ring size (must be power of 2)
  3345. * - TX_COMP_WR_IDX_ADDR
  3346. * Bits 31:0
  3347. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3348. * updates the Write Index for WDI_IPA TX completion ring
  3349. * - TX_CE_WR_IDX_ADDR
  3350. * Bits 31:0
  3351. * Purpose: DDR address where IPA uC
  3352. * updates the WR Index for TX CE ring
  3353. * (needed for fusion platforms)
  3354. * - RX_IND_RING_BASE_ADDR
  3355. * Bits 31:0
  3356. * Purpose: RX Indication Ring base address in DDR
  3357. * - RX_IND_RING_SIZE
  3358. * Bits 31:0
  3359. * Purpose: RX Indication Ring size
  3360. * - RX_IND_RD_IDX_ADDR
  3361. * Bits 31:0
  3362. * Purpose: DDR address where IPA uC updates the Read Index for WDI_IPA
  3363. * RX indication ring
  3364. * - RX_IND_WR_IDX_ADDR
  3365. * Bits 31:0
  3366. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3367. * updates the Write Index for WDI_IPA RX indication ring
  3368. * - RX_RING2_BASE_ADDR
  3369. * Bits 31:0
  3370. * Purpose: Second RX Ring(Indication or completion)base address in DDR
  3371. * - RX_RING2_SIZE
  3372. * Bits 31:0
  3373. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  3374. * - RX_RING2_RD_IDX_ADDR
  3375. * Bits 31:0
  3376. * Purpose: If Second RX ring is Indication ring, DDR address where
  3377. * IPA uC updates the Read Index for Ring2.
  3378. * If Second RX ring is completion ring, this is NOT used
  3379. * - RX_RING2_WR_IDX_ADDR
  3380. * Bits 31:0
  3381. * Purpose: If Second RX ring is Indication ring, DDR address where
  3382. * WIFI FW updates the Write Index for WDI_IPA RX ring2
  3383. * If second RX ring is completion ring, DDR address where
  3384. * IPA uC updates the Write Index for Ring 2.
  3385. * For systems using 64-bit format for bus addresses:
  3386. * - TX_COMP_RING_BASE_ADDR_LO
  3387. * Bits 31:0
  3388. * Purpose: Lower 4 bytes of TX Completion Ring base physical address in DDR
  3389. * - TX_COMP_RING_BASE_ADDR_HI
  3390. * Bits 31:0
  3391. * Purpose: Higher 4 bytes of TX Completion Ring base physical address in DDR
  3392. * - TX_COMP_RING_SIZE
  3393. * Bits 31:0
  3394. * Purpose: TX Completion Ring size (must be power of 2)
  3395. * - TX_COMP_WR_IDX_ADDR_LO
  3396. * Bits 31:0
  3397. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  3398. * Lower 4 bytes of DDR address where WIFI FW
  3399. * updates the Write Index for WDI_IPA TX completion ring
  3400. * - TX_COMP_WR_IDX_ADDR_HI
  3401. * Bits 31:0
  3402. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  3403. * Higher 4 bytes of DDR address where WIFI FW
  3404. * updates the Write Index for WDI_IPA TX completion ring
  3405. * - TX_CE_WR_IDX_ADDR_LO
  3406. * Bits 31:0
  3407. * Purpose: Lower 4 bytes of DDR address where IPA uC
  3408. * updates the WR Index for TX CE ring
  3409. * (needed for fusion platforms)
  3410. * - TX_CE_WR_IDX_ADDR_HI
  3411. * Bits 31:0
  3412. * Purpose: Higher 4 bytes of DDR address where IPA uC
  3413. * updates the WR Index for TX CE ring
  3414. * (needed for fusion platforms)
  3415. * - RX_IND_RING_BASE_ADDR_LO
  3416. * Bits 31:0
  3417. * Purpose: Lower 4 bytes of RX Indication Ring base address in DDR
  3418. * - RX_IND_RING_BASE_ADDR_HI
  3419. * Bits 31:0
  3420. * Purpose: Higher 4 bytes of RX Indication Ring base address in DDR
  3421. * - RX_IND_RING_SIZE
  3422. * Bits 31:0
  3423. * Purpose: RX Indication Ring size
  3424. * - RX_IND_RD_IDX_ADDR_LO
  3425. * Bits 31:0
  3426. * Purpose: Lower 4 bytes of DDR address where IPA uC updates the Read Index
  3427. * for WDI_IPA RX indication ring
  3428. * - RX_IND_RD_IDX_ADDR_HI
  3429. * Bits 31:0
  3430. * Purpose: Higher 4 bytes of DDR address where IPA uC updates the Read Index
  3431. * for WDI_IPA RX indication ring
  3432. * - RX_IND_WR_IDX_ADDR_LO
  3433. * Bits 31:0
  3434. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  3435. * Lower 4 bytes of DDR address where WIFI FW
  3436. * updates the Write Index for WDI_IPA RX indication ring
  3437. * - RX_IND_WR_IDX_ADDR_HI
  3438. * Bits 31:0
  3439. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  3440. * Higher 4 bytes of DDR address where WIFI FW
  3441. * updates the Write Index for WDI_IPA RX indication ring
  3442. * - RX_RING2_BASE_ADDR_LO
  3443. * Bits 31:0
  3444. * Purpose: Lower 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  3445. * - RX_RING2_BASE_ADDR_HI
  3446. * Bits 31:0
  3447. * Purpose: Higher 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  3448. * - RX_RING2_SIZE
  3449. * Bits 31:0
  3450. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  3451. * - RX_RING2_RD_IDX_ADDR_LO
  3452. * Bits 31:0
  3453. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  3454. * DDR address where IPA uC updates the Read Index for Ring2.
  3455. * If Second RX ring is completion ring, this is NOT used
  3456. * - RX_RING2_RD_IDX_ADDR_HI
  3457. * Bits 31:0
  3458. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  3459. * DDR address where IPA uC updates the Read Index for Ring2.
  3460. * If Second RX ring is completion ring, this is NOT used
  3461. * - RX_RING2_WR_IDX_ADDR_LO
  3462. * Bits 31:0
  3463. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  3464. * DDR address where WIFI FW updates the Write Index
  3465. * for WDI_IPA RX ring2
  3466. * If second RX ring is completion ring, lower 4 bytes of
  3467. * DDR address where IPA uC updates the Write Index for Ring 2.
  3468. * - RX_RING2_WR_IDX_ADDR_HI
  3469. * Bits 31:0
  3470. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  3471. * DDR address where WIFI FW updates the Write Index
  3472. * for WDI_IPA RX ring2
  3473. * If second RX ring is completion ring, higher 4 bytes of
  3474. * DDR address where IPA uC updates the Write Index for Ring 2.
  3475. */
  3476. #if HTT_PADDR64
  3477. #define HTT_WDI_IPA_CFG_SZ 88 /* bytes */
  3478. #else
  3479. #define HTT_WDI_IPA_CFG_SZ 52 /* bytes */
  3480. #endif
  3481. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M 0xffff0000
  3482. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S 16
  3483. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M 0xffffffff
  3484. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S 0
  3485. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M 0xffffffff
  3486. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S 0
  3487. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M 0xffffffff
  3488. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S 0
  3489. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M 0xffffffff
  3490. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S 0
  3491. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M 0xffffffff
  3492. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S 0
  3493. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M 0xffffffff
  3494. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S 0
  3495. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M 0xffffffff
  3496. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S 0
  3497. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M 0xffffffff
  3498. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S 0
  3499. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M 0xffffffff
  3500. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S 0
  3501. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M 0xffffffff
  3502. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S 0
  3503. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M 0xffffffff
  3504. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S 0
  3505. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M 0xffffffff
  3506. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S 0
  3507. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M 0xffffffff
  3508. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S 0
  3509. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M 0xffffffff
  3510. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S 0
  3511. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M 0xffffffff
  3512. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S 0
  3513. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M 0xffffffff
  3514. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S 0
  3515. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M 0xffffffff
  3516. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S 0
  3517. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M 0xffffffff
  3518. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S 0
  3519. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M 0xffffffff
  3520. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S 0
  3521. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M 0xffffffff
  3522. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S 0
  3523. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M 0xffffffff
  3524. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S 0
  3525. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M 0xffffffff
  3526. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S 0
  3527. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M 0xffffffff
  3528. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S 0
  3529. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_M 0xffffffff
  3530. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_S 0
  3531. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M 0xffffffff
  3532. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S 0
  3533. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M 0xffffffff
  3534. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S 0
  3535. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M 0xffffffff
  3536. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S 0
  3537. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M 0xffffffff
  3538. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S 0
  3539. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M 0xffffffff
  3540. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S 0
  3541. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M 0xffffffff
  3542. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S 0
  3543. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_GET(_var) \
  3544. (((_var) & HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M) >> HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)
  3545. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_SET(_var, _val) \
  3546. do { \
  3547. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE, _val); \
  3548. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)); \
  3549. } while (0)
  3550. /* for systems using 32-bit format for bus addr */
  3551. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_GET(_var) \
  3552. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)
  3553. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_SET(_var, _val) \
  3554. do { \
  3555. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR, _val); \
  3556. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)); \
  3557. } while (0)
  3558. /* for systems using 64-bit format for bus addr */
  3559. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_GET(_var) \
  3560. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)
  3561. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_SET(_var, _val) \
  3562. do { \
  3563. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI, _val); \
  3564. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)); \
  3565. } while (0)
  3566. /* for systems using 64-bit format for bus addr */
  3567. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_GET(_var) \
  3568. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)
  3569. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_SET(_var, _val) \
  3570. do { \
  3571. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO, _val); \
  3572. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)); \
  3573. } while (0)
  3574. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_GET(_var) \
  3575. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)
  3576. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_SET(_var, _val) \
  3577. do { \
  3578. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE, _val); \
  3579. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)); \
  3580. } while (0)
  3581. /* for systems using 32-bit format for bus addr */
  3582. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_GET(_var) \
  3583. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)
  3584. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_SET(_var, _val) \
  3585. do { \
  3586. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR, _val); \
  3587. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)); \
  3588. } while (0)
  3589. /* for systems using 64-bit format for bus addr */
  3590. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_GET(_var) \
  3591. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)
  3592. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_SET(_var, _val) \
  3593. do { \
  3594. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI, _val); \
  3595. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)); \
  3596. } while (0)
  3597. /* for systems using 64-bit format for bus addr */
  3598. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_GET(_var) \
  3599. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)
  3600. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_SET(_var, _val) \
  3601. do { \
  3602. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO, _val); \
  3603. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)); \
  3604. } while (0)
  3605. /* for systems using 32-bit format for bus addr */
  3606. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_GET(_var) \
  3607. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)
  3608. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_SET(_var, _val) \
  3609. do { \
  3610. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR, _val); \
  3611. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)); \
  3612. } while (0)
  3613. /* for systems using 64-bit format for bus addr */
  3614. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_GET(_var) \
  3615. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)
  3616. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_SET(_var, _val) \
  3617. do { \
  3618. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI, _val); \
  3619. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)); \
  3620. } while (0)
  3621. /* for systems using 64-bit format for bus addr */
  3622. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_GET(_var) \
  3623. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)
  3624. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_SET(_var, _val) \
  3625. do { \
  3626. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO, _val); \
  3627. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)); \
  3628. } while (0)
  3629. /* for systems using 32-bit format for bus addr */
  3630. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_GET(_var) \
  3631. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)
  3632. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_SET(_var, _val) \
  3633. do { \
  3634. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR, _val); \
  3635. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)); \
  3636. } while (0)
  3637. /* for systems using 64-bit format for bus addr */
  3638. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_GET(_var) \
  3639. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)
  3640. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_SET(_var, _val) \
  3641. do { \
  3642. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI, _val); \
  3643. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)); \
  3644. } while (0)
  3645. /* for systems using 64-bit format for bus addr */
  3646. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_GET(_var) \
  3647. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)
  3648. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_SET(_var, _val) \
  3649. do { \
  3650. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO, _val); \
  3651. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)); \
  3652. } while (0)
  3653. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_GET(_var) \
  3654. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)
  3655. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_SET(_var, _val) \
  3656. do { \
  3657. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_SIZE, _val); \
  3658. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)); \
  3659. } while (0)
  3660. /* for systems using 32-bit format for bus addr */
  3661. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_GET(_var) \
  3662. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)
  3663. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_SET(_var, _val) \
  3664. do { \
  3665. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR, _val); \
  3666. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)); \
  3667. } while (0)
  3668. /* for systems using 64-bit format for bus addr */
  3669. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_GET(_var) \
  3670. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)
  3671. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_SET(_var, _val) \
  3672. do { \
  3673. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI, _val); \
  3674. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)); \
  3675. } while (0)
  3676. /* for systems using 64-bit format for bus addr */
  3677. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_GET(_var) \
  3678. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)
  3679. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_SET(_var, _val) \
  3680. do { \
  3681. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO, _val); \
  3682. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)); \
  3683. } while (0)
  3684. /* for systems using 32-bit format for bus addr */
  3685. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_GET(_var) \
  3686. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)
  3687. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_SET(_var, _val) \
  3688. do { \
  3689. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR, _val); \
  3690. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)); \
  3691. } while (0)
  3692. /* for systems using 64-bit format for bus addr */
  3693. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_GET(_var) \
  3694. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)
  3695. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_SET(_var, _val) \
  3696. do { \
  3697. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI, _val); \
  3698. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)); \
  3699. } while (0)
  3700. /* for systems using 64-bit format for bus addr */
  3701. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_GET(_var) \
  3702. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)
  3703. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_SET(_var, _val) \
  3704. do { \
  3705. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO, _val); \
  3706. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)); \
  3707. } while (0)
  3708. /* for systems using 32-bit format for bus addr */
  3709. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_GET(_var) \
  3710. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)
  3711. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_SET(_var, _val) \
  3712. do { \
  3713. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR, _val); \
  3714. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)); \
  3715. } while (0)
  3716. /* for systems using 64-bit format for bus addr */
  3717. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_GET(_var) \
  3718. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)
  3719. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_SET(_var, _val) \
  3720. do { \
  3721. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI, _val); \
  3722. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)); \
  3723. } while (0)
  3724. /* for systems using 64-bit format for bus addr */
  3725. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_GET(_var) \
  3726. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)
  3727. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_SET(_var, _val) \
  3728. do { \
  3729. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO, _val); \
  3730. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)); \
  3731. } while (0)
  3732. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_GET(_var) \
  3733. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_SIZE_M) >> HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)
  3734. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_SET(_var, _val) \
  3735. do { \
  3736. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_SIZE, _val); \
  3737. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)); \
  3738. } while (0)
  3739. /* for systems using 32-bit format for bus addr */
  3740. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_GET(_var) \
  3741. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)
  3742. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_SET(_var, _val) \
  3743. do { \
  3744. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR, _val); \
  3745. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)); \
  3746. } while (0)
  3747. /* for systems using 64-bit format for bus addr */
  3748. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_GET(_var) \
  3749. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)
  3750. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_SET(_var, _val) \
  3751. do { \
  3752. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI, _val); \
  3753. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)); \
  3754. } while (0)
  3755. /* for systems using 64-bit format for bus addr */
  3756. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_GET(_var) \
  3757. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)
  3758. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_SET(_var, _val) \
  3759. do { \
  3760. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO, _val); \
  3761. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)); \
  3762. } while (0)
  3763. /* for systems using 32-bit format for bus addr */
  3764. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_GET(_var) \
  3765. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)
  3766. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_SET(_var, _val) \
  3767. do { \
  3768. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR, _val); \
  3769. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)); \
  3770. } while (0)
  3771. /* for systems using 64-bit format for bus addr */
  3772. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_GET(_var) \
  3773. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)
  3774. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_SET(_var, _val) \
  3775. do { \
  3776. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI, _val); \
  3777. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)); \
  3778. } while (0)
  3779. /* for systems using 64-bit format for bus addr */
  3780. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_GET(_var) \
  3781. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)
  3782. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_SET(_var, _val) \
  3783. do { \
  3784. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO, _val); \
  3785. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)); \
  3786. } while (0)
  3787. /*
  3788. * TEMPLATE_HTT_WDI_IPA_CONFIG_T:
  3789. * This macro defines a htt_wdi_ipa_configXXX_t in which any physical
  3790. * addresses are stored in a XXX-bit field.
  3791. * This macro is used to define both htt_wdi_ipa_config32_t and
  3792. * htt_wdi_ipa_config64_t structs.
  3793. */
  3794. #define TEMPLATE_HTT_WDI_IPA_CONFIG_T(_paddr_bits_, \
  3795. _paddr__tx_comp_ring_base_addr_, \
  3796. _paddr__tx_comp_wr_idx_addr_, \
  3797. _paddr__tx_ce_wr_idx_addr_, \
  3798. _paddr__rx_ind_ring_base_addr_, \
  3799. _paddr__rx_ind_rd_idx_addr_, \
  3800. _paddr__rx_ind_wr_idx_addr_, \
  3801. _paddr__rx_ring2_base_addr_,\
  3802. _paddr__rx_ring2_rd_idx_addr_,\
  3803. _paddr__rx_ring2_wr_idx_addr_) \
  3804. PREPACK struct htt_wdi_ipa_cfg ## _paddr_bits_ ## _t \
  3805. { \
  3806. /* DWORD 0: flags and meta-data */ \
  3807. A_UINT32 \
  3808. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_CFG */ \
  3809. reserved: 8, \
  3810. tx_pkt_pool_size: 16;\
  3811. /* DWORD 1 */\
  3812. _paddr__tx_comp_ring_base_addr_;\
  3813. /* DWORD 2 (or 3)*/\
  3814. A_UINT32 tx_comp_ring_size;\
  3815. /* DWORD 3 (or 4)*/\
  3816. _paddr__tx_comp_wr_idx_addr_;\
  3817. /* DWORD 4 (or 6)*/\
  3818. _paddr__tx_ce_wr_idx_addr_;\
  3819. /* DWORD 5 (or 8)*/\
  3820. _paddr__rx_ind_ring_base_addr_;\
  3821. /* DWORD 6 (or 10)*/\
  3822. A_UINT32 rx_ind_ring_size;\
  3823. /* DWORD 7 (or 11)*/\
  3824. _paddr__rx_ind_rd_idx_addr_;\
  3825. /* DWORD 8 (or 13)*/\
  3826. _paddr__rx_ind_wr_idx_addr_;\
  3827. /* DWORD 9 (or 15)*/\
  3828. _paddr__rx_ring2_base_addr_;\
  3829. /* DWORD 10 (or 17) */\
  3830. A_UINT32 rx_ring2_size;\
  3831. /* DWORD 11 (or 18) */\
  3832. _paddr__rx_ring2_rd_idx_addr_;\
  3833. /* DWORD 12 (or 20) */\
  3834. _paddr__rx_ring2_wr_idx_addr_;\
  3835. } POSTPACK
  3836. /* define a htt_wdi_ipa_config32_t type */
  3837. TEMPLATE_HTT_WDI_IPA_CONFIG_T(32, HTT_VAR_PADDR32(tx_comp_ring_base_addr), HTT_VAR_PADDR32(tx_comp_wr_idx_addr), HTT_VAR_PADDR32(tx_ce_wr_idx_addr), HTT_VAR_PADDR32(rx_ind_ring_base_addr), HTT_VAR_PADDR32(rx_ind_rd_idx_addr),HTT_VAR_PADDR32(rx_ind_wr_idx_addr), HTT_VAR_PADDR32(rx_ring2_base_addr), HTT_VAR_PADDR32(rx_ring2_rd_idx_addr), HTT_VAR_PADDR32(rx_ring2_wr_idx_addr));
  3838. /* define a htt_wdi_ipa_config64_t type */
  3839. TEMPLATE_HTT_WDI_IPA_CONFIG_T(64, HTT_VAR_PADDR64_LE(tx_comp_ring_base_addr), HTT_VAR_PADDR64_LE(tx_comp_wr_idx_addr), HTT_VAR_PADDR64_LE(tx_ce_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_ring_base_addr), HTT_VAR_PADDR64_LE(rx_ind_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_base_addr), HTT_VAR_PADDR64_LE(rx_ring2_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_wr_idx_addr));
  3840. #if HTT_PADDR64
  3841. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg64_t
  3842. #else
  3843. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg32_t
  3844. #endif
  3845. enum htt_wdi_ipa_op_code {
  3846. HTT_WDI_IPA_OPCODE_TX_SUSPEND = 0,
  3847. HTT_WDI_IPA_OPCODE_TX_RESUME = 1,
  3848. HTT_WDI_IPA_OPCODE_RX_SUSPEND = 2,
  3849. HTT_WDI_IPA_OPCODE_RX_RESUME = 3,
  3850. HTT_WDI_IPA_OPCODE_DBG_STATS = 4,
  3851. HTT_WDI_IPA_OPCODE_GET_SHARING_STATS = 5,
  3852. HTT_WDI_IPA_OPCODE_SET_QUOTA = 6,
  3853. HTT_WDI_IPA_OPCODE_IND_QUOTA = 7,
  3854. /* keep this last */
  3855. HTT_WDI_IPA_OPCODE_MAX
  3856. };
  3857. /**
  3858. * @brief HTT WDI_IPA Operation Request Message
  3859. *
  3860. * @details
  3861. * HTT WDI_IPA Operation Request message is sent by host
  3862. * to either suspend or resume WDI_IPA TX or RX path.
  3863. * |31 24|23 16|15 8|7 0|
  3864. * |----------------+----------------+----------------+----------------|
  3865. * | op_code | Rsvd | msg_type |
  3866. * |-------------------------------------------------------------------|
  3867. *
  3868. * Header fields:
  3869. * - MSG_TYPE
  3870. * Bits 7:0
  3871. * Purpose: Identifies this as WDI_IPA Operation Request message
  3872. * value: = 0x9
  3873. * - OP_CODE
  3874. * Bits 31:16
  3875. * Purpose: Identifies operation host is requesting (e.g. TX suspend)
  3876. * value: = enum htt_wdi_ipa_op_code
  3877. */
  3878. PREPACK struct htt_wdi_ipa_op_request_t
  3879. {
  3880. /* DWORD 0: flags and meta-data */
  3881. A_UINT32
  3882. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST */
  3883. reserved: 8,
  3884. op_code: 16;
  3885. } POSTPACK;
  3886. #define HTT_WDI_IPA_OP_REQUEST_SZ 4 /* bytes */
  3887. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_M 0xffff0000
  3888. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_S 16
  3889. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_GET(_var) \
  3890. (((_var) & HTT_WDI_IPA_OP_REQUEST_OP_CODE_M) >> HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)
  3891. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_SET(_var, _val) \
  3892. do { \
  3893. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_REQUEST_OP_CODE, _val); \
  3894. ((_var) |= ((_val) << HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)); \
  3895. } while (0)
  3896. /*
  3897. * @brief host -> target HTT_SRING_SETUP message
  3898. *
  3899. * @details
  3900. * After target is booted up, Host can send SRING setup message for
  3901. * each host facing LMAC SRING. Target setups up HW registers based
  3902. * on setup message and confirms back to Host if response_required is set.
  3903. * Host should wait for confirmation message before sending new SRING
  3904. * setup message
  3905. *
  3906. * The message would appear as follows:
  3907. * |31 24|23 21|20|19|18 16|15|14 8|7 0|
  3908. * |--------------- +-----------------+-----------------+-----------------|
  3909. * | ring_type | ring_id | pdev_id | msg_type |
  3910. * |----------------------------------------------------------------------|
  3911. * | ring_base_addr_lo |
  3912. * |----------------------------------------------------------------------|
  3913. * | ring_base_addr_hi |
  3914. * |----------------------------------------------------------------------|
  3915. * |ring_misc_cfg_flag|ring_entry_size| ring_size |
  3916. * |----------------------------------------------------------------------|
  3917. * | ring_head_offset32_remote_addr_lo |
  3918. * |----------------------------------------------------------------------|
  3919. * | ring_head_offset32_remote_addr_hi |
  3920. * |----------------------------------------------------------------------|
  3921. * | ring_tail_offset32_remote_addr_lo |
  3922. * |----------------------------------------------------------------------|
  3923. * | ring_tail_offset32_remote_addr_hi |
  3924. * |----------------------------------------------------------------------|
  3925. * | ring_msi_addr_lo |
  3926. * |----------------------------------------------------------------------|
  3927. * | ring_msi_addr_hi |
  3928. * |----------------------------------------------------------------------|
  3929. * | ring_msi_data |
  3930. * |----------------------------------------------------------------------|
  3931. * | intr_timer_th |IM| intr_batch_counter_th |
  3932. * |----------------------------------------------------------------------|
  3933. * | reserved |ID|RR| PTCF| intr_low_threshold |
  3934. * |----------------------------------------------------------------------|
  3935. * | reserved |IPA drop thres hi|IPA drop thres lo|
  3936. * |----------------------------------------------------------------------|
  3937. * Where
  3938. * IM = sw_intr_mode
  3939. * RR = response_required
  3940. * PTCF = prefetch_timer_cfg
  3941. * IP = IPA drop flag
  3942. *
  3943. * The message is interpreted as follows:
  3944. * dword0 - b'0:7 - msg_type: This will be set to
  3945. * HTT_H2T_MSG_TYPE_SRING_SETUP
  3946. * b'8:15 - pdev_id:
  3947. * 0 (for rings at SOC/UMAC level),
  3948. * 1/2/3 mac id (for rings at LMAC level)
  3949. * b'16:23 - ring_id: identify which ring is to setup,
  3950. * more details can be got from enum htt_srng_ring_id
  3951. * b'24:31 - ring_type: identify type of host rings,
  3952. * more details can be got from enum htt_srng_ring_type
  3953. * dword1 - b'0:31 - ring_base_addr_lo: Lower 32bits of ring base address
  3954. * dword2 - b'0:31 - ring_base_addr_hi: Upper 32bits of ring base address
  3955. * dword3 - b'0:15 - ring_size: size of the ring in unit of 4-bytes words
  3956. * b'16:23 - ring_entry_size: Size of each entry in 4-byte word units
  3957. * b'24:31 - ring_misc_cfg_flag: Valid only for HW_TO_SW_RING and
  3958. * SW_TO_HW_RING.
  3959. * Refer to HTT_SRING_SETUP_RING_MISC_CFG_RING defs.
  3960. * dword4 - b'0:31 - ring_head_offset32_remote_addr_lo:
  3961. * Lower 32 bits of memory address of the remote variable
  3962. * storing the 4-byte word offset that identifies the head
  3963. * element within the ring.
  3964. * (The head offset variable has type A_UINT32.)
  3965. * Valid for HW_TO_SW and SW_TO_SW rings.
  3966. * dword5 - b'0:31 - ring_head_offset32_remote_addr_hi:
  3967. * Upper 32 bits of memory address of the remote variable
  3968. * storing the 4-byte word offset that identifies the head
  3969. * element within the ring.
  3970. * (The head offset variable has type A_UINT32.)
  3971. * Valid for HW_TO_SW and SW_TO_SW rings.
  3972. * dword6 - b'0:31 - ring_tail_offset32_remote_addr_lo:
  3973. * Lower 32 bits of memory address of the remote variable
  3974. * storing the 4-byte word offset that identifies the tail
  3975. * element within the ring.
  3976. * (The tail offset variable has type A_UINT32.)
  3977. * Valid for HW_TO_SW and SW_TO_SW rings.
  3978. * dword7 - b'0:31 - ring_tail_offset32_remote_addr_hi:
  3979. * Upper 32 bits of memory address of the remote variable
  3980. * storing the 4-byte word offset that identifies the tail
  3981. * element within the ring.
  3982. * (The tail offset variable has type A_UINT32.)
  3983. * Valid for HW_TO_SW and SW_TO_SW rings.
  3984. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  3985. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  3986. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  3987. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  3988. * dword10 - b'0:31 - ring_msi_data: MSI data
  3989. * Refer to HTT_SRING_SETUP_RING_MSC_CFG_xxx defs
  3990. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  3991. * dword11 - b'0:14 - intr_batch_counter_th:
  3992. * batch counter threshold is in units of 4-byte words.
  3993. * HW internally maintains and increments batch count.
  3994. * (see SRING spec for detail description).
  3995. * When batch count reaches threshold value, an interrupt
  3996. * is generated by HW.
  3997. * b'15 - sw_intr_mode:
  3998. * This configuration shall be static.
  3999. * Only programmed at power up.
  4000. * 0: generate pulse style sw interrupts
  4001. * 1: generate level style sw interrupts
  4002. * b'16:31 - intr_timer_th:
  4003. * The timer init value when timer is idle or is
  4004. * initialized to start downcounting.
  4005. * In 8us units (to cover a range of 0 to 524 ms)
  4006. * dword12 - b'0:15 - intr_low_threshold:
  4007. * Used only by Consumer ring to generate ring_sw_int_p.
  4008. * Ring entries low threshold water mark, that is used
  4009. * in combination with the interrupt timer as well as
  4010. * the the clearing of the level interrupt.
  4011. * b'16:18 - prefetch_timer_cfg:
  4012. * Used only by Consumer ring to set timer mode to
  4013. * support Application prefetch handling.
  4014. * The external tail offset/pointer will be updated
  4015. * at following intervals:
  4016. * 3'b000: (Prefetch feature disabled; used only for debug)
  4017. * 3'b001: 1 usec
  4018. * 3'b010: 4 usec
  4019. * 3'b011: 8 usec (default)
  4020. * 3'b100: 16 usec
  4021. * Others: Reserverd
  4022. * b'19 - response_required:
  4023. * Host needs HTT_T2H_MSG_TYPE_SRING_SETUP_DONE as response
  4024. * b'20 - ipa_drop_flag:
  4025. Indicates that host will config ipa drop threshold percentage
  4026. * b'21:31 - reserved: reserved for future use
  4027. * dword13 - b'0:7 - ipa drop low threshold percentage:
  4028. * b'8:15 - ipa drop high threshold percentage:
  4029. * b'16:31 - Reserved
  4030. */
  4031. PREPACK struct htt_sring_setup_t {
  4032. A_UINT32 msg_type: 8,
  4033. pdev_id: 8,
  4034. ring_id: 8,
  4035. ring_type: 8;
  4036. A_UINT32 ring_base_addr_lo;
  4037. A_UINT32 ring_base_addr_hi;
  4038. A_UINT32 ring_size: 16,
  4039. ring_entry_size: 8,
  4040. ring_misc_cfg_flag: 8;
  4041. A_UINT32 ring_head_offset32_remote_addr_lo;
  4042. A_UINT32 ring_head_offset32_remote_addr_hi;
  4043. A_UINT32 ring_tail_offset32_remote_addr_lo;
  4044. A_UINT32 ring_tail_offset32_remote_addr_hi;
  4045. A_UINT32 ring_msi_addr_lo;
  4046. A_UINT32 ring_msi_addr_hi;
  4047. A_UINT32 ring_msi_data;
  4048. A_UINT32 intr_batch_counter_th: 15,
  4049. sw_intr_mode: 1,
  4050. intr_timer_th: 16;
  4051. A_UINT32 intr_low_threshold: 16,
  4052. prefetch_timer_cfg: 3,
  4053. response_required: 1,
  4054. ipa_drop_flag: 1,
  4055. reserved1: 11;
  4056. A_UINT32 ipa_drop_low_threshold: 8,
  4057. ipa_drop_high_threshold: 8,
  4058. reserved: 16;
  4059. } POSTPACK;
  4060. enum htt_srng_ring_type {
  4061. HTT_HW_TO_SW_RING = 0,
  4062. HTT_SW_TO_HW_RING,
  4063. HTT_SW_TO_SW_RING,
  4064. /* Insert new ring types above this line */
  4065. };
  4066. enum htt_srng_ring_id {
  4067. HTT_RXDMA_HOST_BUF_RING = 0, /* Used by FW to feed remote buffers and update remote packets */
  4068. HTT_RXDMA_MONITOR_STATUS_RING, /* For getting all PPDU/MPDU/MSDU status deescriptors on host for monitor VAP or packet log purposes */
  4069. HTT_RXDMA_MONITOR_BUF_RING, /* For feeding free host buffers to RxDMA for monitor traffic upload */
  4070. HTT_RXDMA_MONITOR_DESC_RING, /* For providing free LINK_DESC to RXDMA for monitor traffic upload */
  4071. HTT_RXDMA_MONITOR_DEST_RING, /* Per MPDU indication to host for monitor traffic upload */
  4072. HTT_HOST1_TO_FW_RXBUF_RING, /* (mobile only) used by host to provide remote RX buffers */
  4073. HTT_HOST2_TO_FW_RXBUF_RING, /* (mobile only) second ring used by host to provide remote RX buffers */
  4074. HTT_RXDMA_NON_MONITOR_DEST_RING, /* Per MDPU indication to host for non-monitor RxDMA traffic upload */
  4075. HTT_RXDMA_HOST_BUF_RING2, /* Second ring used by FW to feed removed buffers and update removed packets */
  4076. /* Add Other SRING which can't be directly configured by host software above this line */
  4077. };
  4078. #define HTT_SRING_SETUP_SZ (sizeof(struct htt_sring_setup_t))
  4079. #define HTT_SRING_SETUP_PDEV_ID_M 0x0000ff00
  4080. #define HTT_SRING_SETUP_PDEV_ID_S 8
  4081. #define HTT_SRING_SETUP_PDEV_ID_GET(_var) \
  4082. (((_var) & HTT_SRING_SETUP_PDEV_ID_M) >> \
  4083. HTT_SRING_SETUP_PDEV_ID_S)
  4084. #define HTT_SRING_SETUP_PDEV_ID_SET(_var, _val) \
  4085. do { \
  4086. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PDEV_ID, _val); \
  4087. ((_var) |= ((_val) << HTT_SRING_SETUP_PDEV_ID_S)); \
  4088. } while (0)
  4089. #define HTT_SRING_SETUP_RING_ID_M 0x00ff0000
  4090. #define HTT_SRING_SETUP_RING_ID_S 16
  4091. #define HTT_SRING_SETUP_RING_ID_GET(_var) \
  4092. (((_var) & HTT_SRING_SETUP_RING_ID_M) >> \
  4093. HTT_SRING_SETUP_RING_ID_S)
  4094. #define HTT_SRING_SETUP_RING_ID_SET(_var, _val) \
  4095. do { \
  4096. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_ID, _val); \
  4097. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_ID_S)); \
  4098. } while (0)
  4099. #define HTT_SRING_SETUP_RING_TYPE_M 0xff000000
  4100. #define HTT_SRING_SETUP_RING_TYPE_S 24
  4101. #define HTT_SRING_SETUP_RING_TYPE_GET(_var) \
  4102. (((_var) & HTT_SRING_SETUP_RING_TYPE_M) >> \
  4103. HTT_SRING_SETUP_RING_TYPE_S)
  4104. #define HTT_SRING_SETUP_RING_TYPE_SET(_var, _val) \
  4105. do { \
  4106. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_TYPE, _val); \
  4107. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_TYPE_S)); \
  4108. } while (0)
  4109. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_M 0xffffffff
  4110. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_S 0
  4111. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_GET(_var) \
  4112. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_LO_M) >> \
  4113. HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)
  4114. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4115. do { \
  4116. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_LO, _val); \
  4117. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)); \
  4118. } while (0)
  4119. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_M 0xffffffff
  4120. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_S 0
  4121. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_GET(_var) \
  4122. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_HI_M) >> \
  4123. HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)
  4124. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4125. do { \
  4126. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_HI, _val); \
  4127. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)); \
  4128. } while (0)
  4129. #define HTT_SRING_SETUP_RING_SIZE_M 0x0000ffff
  4130. #define HTT_SRING_SETUP_RING_SIZE_S 0
  4131. #define HTT_SRING_SETUP_RING_SIZE_GET(_var) \
  4132. (((_var) & HTT_SRING_SETUP_RING_SIZE_M) >> \
  4133. HTT_SRING_SETUP_RING_SIZE_S)
  4134. #define HTT_SRING_SETUP_RING_SIZE_SET(_var, _val) \
  4135. do { \
  4136. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_SIZE, _val); \
  4137. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_SIZE_S)); \
  4138. } while (0)
  4139. #define HTT_SRING_SETUP_ENTRY_SIZE_M 0x00ff0000
  4140. #define HTT_SRING_SETUP_ENTRY_SIZE_S 16
  4141. #define HTT_SRING_SETUP_ENTRY_SIZE_GET(_var) \
  4142. (((_var) & HTT_SRING_SETUP_ENTRY_SIZE_M) >> \
  4143. HTT_SRING_SETUP_ENTRY_SIZE_S)
  4144. #define HTT_SRING_SETUP_ENTRY_SIZE_SET(_var, _val) \
  4145. do { \
  4146. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_ENTRY_SIZE, _val); \
  4147. ((_var) |= ((_val) << HTT_SRING_SETUP_ENTRY_SIZE_S)); \
  4148. } while (0)
  4149. #define HTT_SRING_SETUP_MISC_CFG_FLAG_M 0xff000000
  4150. #define HTT_SRING_SETUP_MISC_CFG_FLAG_S 24
  4151. #define HTT_SRING_SETUP_MISC_CFG_FLAG_GET(_var) \
  4152. (((_var) & HTT_SRING_SETUP_MISC_CFG_FLAG_M) >> \
  4153. HTT_SRING_SETUP_MISC_CFG_FLAG_S)
  4154. #define HTT_SRING_SETUP_MISC_CFG_FLAG_SET(_var, _val) \
  4155. do { \
  4156. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_MISC_CFG_FLAG, _val); \
  4157. ((_var) |= ((_val) << HTT_SRING_SETUP_MISC_CFG_FLAG_S)); \
  4158. } while (0)
  4159. /* This control bit is applicable to only Producer, which updates Ring ID field
  4160. * of each descriptor before pushing into the ring.
  4161. * 0: updates ring_id(default)
  4162. * 1: ring_id updating disabled */
  4163. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M 0x01000000
  4164. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S 24
  4165. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_GET(_var) \
  4166. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M) >> \
  4167. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)
  4168. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_SET(_var, _val) \
  4169. do { \
  4170. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE, _val); \
  4171. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)); \
  4172. } while (0)
  4173. /* This control bit is applicable to only Producer, which updates Loopcnt field
  4174. * of each descriptor before pushing into the ring.
  4175. * 0: updates Loopcnt(default)
  4176. * 1: Loopcnt updating disabled */
  4177. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M 0x02000000
  4178. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S 25
  4179. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_GET(_var) \
  4180. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M) >> \
  4181. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)
  4182. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_SET(_var, _val) \
  4183. do { \
  4184. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE, _val); \
  4185. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)); \
  4186. } while (0)
  4187. /* Secured access enable/disable bit. SRNG drives value of this register bit
  4188. * into security_id port of GXI/AXI. */
  4189. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M 0x04000000
  4190. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S 26
  4191. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_GET(_var) \
  4192. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M) >> \
  4193. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)
  4194. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_SET(_var, _val) \
  4195. do { \
  4196. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY, _val); \
  4197. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)); \
  4198. } while (0)
  4199. /* During MSI write operation, SRNG drives value of this register bit into
  4200. * swap bit of GXI/AXI. */
  4201. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M 0x08000000
  4202. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S 27
  4203. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_GET(_var) \
  4204. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M) >> \
  4205. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)
  4206. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_SET(_var, _val) \
  4207. do { \
  4208. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP, _val); \
  4209. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)); \
  4210. } while (0)
  4211. /* During Pointer write operation, SRNG drives value of this register bit into
  4212. * swap bit of GXI/AXI. */
  4213. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M 0x10000000
  4214. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S 28
  4215. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_GET(_var) \
  4216. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M) >> \
  4217. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)
  4218. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_SET(_var, _val) \
  4219. do { \
  4220. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP, _val); \
  4221. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)); \
  4222. } while (0)
  4223. /* During any data or TLV write operation, SRNG drives value of this register
  4224. * bit into swap bit of GXI/AXI. */
  4225. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M 0x20000000
  4226. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S 29
  4227. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_GET(_var) \
  4228. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M) >> \
  4229. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)
  4230. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_SET(_var, _val) \
  4231. do { \
  4232. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP, _val); \
  4233. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)); \
  4234. } while (0)
  4235. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED1 0x40000000
  4236. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED2 0x80000000
  4237. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4238. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4239. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4240. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4241. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4242. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4243. do { \
  4244. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4245. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4246. } while (0)
  4247. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4248. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4249. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4250. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4251. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4252. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4253. do { \
  4254. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4255. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4256. } while (0)
  4257. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4258. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4259. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4260. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4261. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4262. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4263. do { \
  4264. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4265. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4266. } while (0)
  4267. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4268. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4269. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4270. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4271. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4272. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4273. do { \
  4274. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4275. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4276. } while (0)
  4277. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_M 0xffffffff
  4278. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_S 0
  4279. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_GET(_var) \
  4280. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_LO_M) >> \
  4281. HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)
  4282. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_SET(_var, _val) \
  4283. do { \
  4284. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_LO, _val); \
  4285. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)); \
  4286. } while (0)
  4287. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_M 0xffffffff
  4288. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_S 0
  4289. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_GET(_var) \
  4290. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_HI_M) >> \
  4291. HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)
  4292. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_SET(_var, _val) \
  4293. do { \
  4294. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_HI, _val); \
  4295. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)); \
  4296. } while (0)
  4297. #define HTT_SRING_SETUP_RING_MSI_DATA_M 0xffffffff
  4298. #define HTT_SRING_SETUP_RING_MSI_DATA_S 0
  4299. #define HTT_SRING_SETUP_RING_MSI_DATA_GET(_var) \
  4300. (((_var) & HTT_SRING_SETUP_RING_MSI_DATA_M) >> \
  4301. HTT_SRING_SETUP_RING_MSI_DATA_S)
  4302. #define HTT_SRING_SETUP_RING_MSI_DATA_SET(_var, _val) \
  4303. do { \
  4304. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_DATA, _val); \
  4305. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_DATA_S)); \
  4306. } while (0)
  4307. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M 0x00007fff
  4308. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S 0
  4309. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_GET(_var) \
  4310. (((_var) & HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M) >> \
  4311. HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)
  4312. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_SET(_var, _val) \
  4313. do { \
  4314. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH, _val); \
  4315. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)); \
  4316. } while (0)
  4317. #define HTT_SRING_SETUP_SW_INTR_MODE_M 0x00008000
  4318. #define HTT_SRING_SETUP_SW_INTR_MODE_S 15
  4319. #define HTT_SRING_SETUP_SW_INTR_MODE_GET(_var) \
  4320. (((_var) & HTT_SRING_SETUP_SW_INTR_MODE_M) >> \
  4321. HTT_SRING_SETUP_SW_INTR_MODE_S)
  4322. #define HTT_SRING_SETUP_SW_INTR_MODE_SET(_var, _val) \
  4323. do { \
  4324. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_SW_INTR_MODE, _val); \
  4325. ((_var) |= ((_val) << HTT_SRING_SETUP_SW_INTR_MODE_S)); \
  4326. } while (0)
  4327. #define HTT_SRING_SETUP_INTR_TIMER_TH_M 0xffff0000
  4328. #define HTT_SRING_SETUP_INTR_TIMER_TH_S 16
  4329. #define HTT_SRING_SETUP_INTR_TIMER_TH_GET(_var) \
  4330. (((_var) & HTT_SRING_SETUP_INTR_TIMER_TH_M) >> \
  4331. HTT_SRING_SETUP_INTR_TIMER_TH_S)
  4332. #define HTT_SRING_SETUP_INTR_TIMER_TH_SET(_var, _val) \
  4333. do { \
  4334. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_TIMER_TH, _val); \
  4335. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_TIMER_TH_S)); \
  4336. } while (0)
  4337. #define HTT_SRING_SETUP_INTR_LOW_TH_M 0x0000ffff
  4338. #define HTT_SRING_SETUP_INTR_LOW_TH_S 0
  4339. #define HTT_SRING_SETUP_INTR_LOW_TH_GET(_var) \
  4340. (((_var) & HTT_SRING_SETUP_INTR_LOW_TH_M) >> \
  4341. HTT_SRING_SETUP_INTR_LOW_TH_S)
  4342. #define HTT_SRING_SETUP_INTR_LOW_TH_SET(_var, _val) \
  4343. do { \
  4344. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_LOW_TH, _val); \
  4345. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_LOW_TH_S)); \
  4346. } while (0)
  4347. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M 0x00070000
  4348. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S 16
  4349. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_GET(_var) \
  4350. (((_var) & HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M) >> \
  4351. HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)
  4352. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_SET(_var, _val) \
  4353. do { \
  4354. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PREFETCH_TIMER_CFG, _val); \
  4355. ((_var) |= ((_val) << HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)); \
  4356. } while (0)
  4357. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_M 0x00080000
  4358. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_S 19
  4359. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_GET(_var) \
  4360. (((_var) & HTT_SRING_SETUP_RESPONSE_REQUIRED_M) >> \
  4361. HTT_SRING_SETUP_RESPONSE_REQUIRED_S)
  4362. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_SET(_var, _val) \
  4363. do { \
  4364. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RESPONSE_REQUIRED, _val); \
  4365. ((_var) |= ((_val) << HTT_SRING_SETUP_RESPONSE_REQUIRED_S)); \
  4366. } while (0)
  4367. /**
  4368. * @brief HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG Message
  4369. *
  4370. * @details
  4371. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG message is sent by host to
  4372. * configure RXDMA rings.
  4373. * The configuration is per ring based and includes both packet subtypes
  4374. * and PPDU/MPDU TLVs.
  4375. *
  4376. * The message would appear as follows:
  4377. *
  4378. * |31 28|27|26|25|24|23 16|15 |9 8|7 0|
  4379. * |-----+--+--+--+--+----------------+------------+---+---------------|
  4380. * |rsvd1|DT|OV|PS|SS| ring_id | pdev_id | msg_type |
  4381. * |-------------------------------------------------------------------|
  4382. * | rsvd2 | ring_buffer_size |
  4383. * |-------------------------------------------------------------------|
  4384. * | packet_type_enable_flags_0 |
  4385. * |-------------------------------------------------------------------|
  4386. * | packet_type_enable_flags_1 |
  4387. * |-------------------------------------------------------------------|
  4388. * | packet_type_enable_flags_2 |
  4389. * |-------------------------------------------------------------------|
  4390. * | packet_type_enable_flags_3 |
  4391. * |-------------------------------------------------------------------|
  4392. * | tlv_filter_in_flags |
  4393. * |-------------------------------------------------------------------|
  4394. * | rx_header_offset | rx_packet_offset |
  4395. * |-------------------------------------------------------------------|
  4396. * | rx_mpdu_start_offset | rx_mpdu_end_offset |
  4397. * |-------------------------------------------------------------------|
  4398. * | rx_msdu_start_offset | rx_msdu_end_offset |
  4399. * |-------------------------------------------------------------------|
  4400. * | rsvd3 | rx_attention_offset |
  4401. * |-------------------------------------------------------------------|
  4402. * | rsvd4 | rx_drop_threshold |
  4403. * |-------------------------------------------------------------------|
  4404. * Where:
  4405. * PS = pkt_swap
  4406. * SS = status_swap
  4407. * OV = rx_offsets_valid
  4408. * DT = drop_thresh_valid
  4409. * The message is interpreted as follows:
  4410. * dword0 - b'0:7 - msg_type: This will be set to
  4411. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG
  4412. * b'8:15 - pdev_id:
  4413. * 0 (for rings at SOC/UMAC level),
  4414. * 1/2/3 mac id (for rings at LMAC level)
  4415. * b'16:23 - ring_id : Identify the ring to configure.
  4416. * More details can be got from enum htt_srng_ring_id
  4417. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  4418. * BUF_RING_CFG_0 defs within HW .h files,
  4419. * e.g. wmac_top_reg_seq_hwioreg.h
  4420. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  4421. * BUF_RING_CFG_0 defs within HW .h files,
  4422. * e.g. wmac_top_reg_seq_hwioreg.h
  4423. * b'26 - rx_offset_valid (OV): flag to indicate rx offsets
  4424. * configuration fields are valid
  4425. * b'27 - drop_thresh_valid (DT): flag to indicate if the
  4426. * rx_drop_threshold field is valid
  4427. * b'28:31 - rsvd1: reserved for future use
  4428. * dword1 - b'0:16 - ring_buffer_size: size of bufferes referenced by rx ring,
  4429. * in byte units.
  4430. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4431. * - b'16:31 - rsvd2: Reserved for future use
  4432. * dword2 - b'0:31 - packet_type_enable_flags_0:
  4433. * Enable MGMT packet from 0b0000 to 0b1001
  4434. * bits from low to high: FP, MD, MO - 3 bits
  4435. * FP: Filter_Pass
  4436. * MD: Monitor_Direct
  4437. * MO: Monitor_Other
  4438. * 10 mgmt subtypes * 3 bits -> 30 bits
  4439. * Refer to PKT_TYPE_ENABLE_FLAG0_xxx_MGMT_xxx defs
  4440. * dword3 - b'0:31 - packet_type_enable_flags_1:
  4441. * Enable MGMT packet from 0b1010 to 0b1111
  4442. * bits from low to high: FP, MD, MO - 3 bits
  4443. * Refer to PKT_TYPE_ENABLE_FLAG1_xxx_MGMT_xxx defs
  4444. * dword4 - b'0:31 - packet_type_enable_flags_2:
  4445. * Enable CTRL packet from 0b0000 to 0b1001
  4446. * bits from low to high: FP, MD, MO - 3 bits
  4447. * Refer to PKT_TYPE_ENABLE_FLAG2_xxx_CTRL_xxx defs
  4448. * dword5 - b'0:31 - packet_type_enable_flags_3:
  4449. * Enable CTRL packet from 0b1010 to 0b1111,
  4450. * MCAST_DATA, UCAST_DATA, NULL_DATA
  4451. * bits from low to high: FP, MD, MO - 3 bits
  4452. * Refer to PKT_TYPE_ENABLE_FLAG3_xxx_CTRL_xxx defs
  4453. * dword6 - b'0:31 - tlv_filter_in_flags:
  4454. * Filter in Attention/MPDU/PPDU/Header/User tlvs
  4455. * Refer to CFG_TLV_FILTER_IN_FLAG defs
  4456. * dword7 - b'0:15 - rx_packet_offset: rx_packet_offset in byte units
  4457. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4458. * A value of 0 will be considered as ignore this config.
  4459. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  4460. * e.g. wmac_top_reg_seq_hwioreg.h
  4461. * - b'16:31 - rx_header_offset: rx_header_offset in byte units
  4462. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4463. * A value of 0 will be considered as ignore this config.
  4464. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  4465. * e.g. wmac_top_reg_seq_hwioreg.h
  4466. * dword8 - b'0:15 - rx_mpdu_end_offset: rx_mpdu_end_offset in byte units
  4467. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4468. * A value of 0 will be considered as ignore this config.
  4469. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  4470. * e.g. wmac_top_reg_seq_hwioreg.h
  4471. * - b'16:31 - rx_mpdu_start_offset: rx_mpdu_start_offset in byte units
  4472. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4473. * A value of 0 will be considered as ignore this config.
  4474. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  4475. * e.g. wmac_top_reg_seq_hwioreg.h
  4476. * dword9 - b'0:15 - rx_msdu_end_offset: rx_msdu_end_offset in byte units
  4477. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4478. * A value of 0 will be considered as ignore this config.
  4479. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  4480. * e.g. wmac_top_reg_seq_hwioreg.h
  4481. * - b'16:31 - rx_msdu_start_offset: rx_msdu_start_offset in byte units
  4482. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4483. * A value of 0 will be considered as ignore this config.
  4484. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  4485. * e.g. wmac_top_reg_seq_hwioreg.h
  4486. * dword10- b'0:15 - rx_attention_offset: rx_attention_offset in byte units
  4487. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4488. * A value of 0 will be considered as ignore this config.
  4489. * Refer to BUF_RING_CFG_4 defs within HW .h files,
  4490. * e.g. wmac_top_reg_seq_hwioreg.h
  4491. * - b'16:31 - rsvd3 for future use
  4492. * dword11- b'9:0 - rx_drop_threshold: Threshold configured in monitor mode
  4493. * to source rings. Consumer drops packets if the available
  4494. * words in the ring falls below the configured threshold
  4495. * value.
  4496. */
  4497. PREPACK struct htt_rx_ring_selection_cfg_t {
  4498. A_UINT32 msg_type: 8,
  4499. pdev_id: 8,
  4500. ring_id: 8,
  4501. status_swap: 1,
  4502. pkt_swap: 1,
  4503. rx_offsets_valid: 1,
  4504. drop_thresh_valid: 1,
  4505. rsvd1: 4;
  4506. A_UINT32 ring_buffer_size: 16,
  4507. rsvd2: 16;
  4508. A_UINT32 packet_type_enable_flags_0;
  4509. A_UINT32 packet_type_enable_flags_1;
  4510. A_UINT32 packet_type_enable_flags_2;
  4511. A_UINT32 packet_type_enable_flags_3;
  4512. A_UINT32 tlv_filter_in_flags;
  4513. A_UINT32 rx_packet_offset: 16,
  4514. rx_header_offset: 16;
  4515. A_UINT32 rx_mpdu_end_offset: 16,
  4516. rx_mpdu_start_offset: 16;
  4517. A_UINT32 rx_msdu_end_offset: 16,
  4518. rx_msdu_start_offset: 16;
  4519. A_UINT32 rx_attn_offset: 16,
  4520. rsvd3: 16;
  4521. A_UINT32 rx_drop_threshold: 10,
  4522. rsvd4: 22;
  4523. } POSTPACK;
  4524. #define HTT_RX_RING_SELECTION_CFG_SZ (sizeof(struct htt_rx_ring_selection_cfg_t))
  4525. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_M 0x0000ff00
  4526. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_S 8
  4527. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_GET(_var) \
  4528. (((_var) & HTT_RX_RING_SELECTION_CFG_PDEV_ID_M) >> \
  4529. HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)
  4530. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_SET(_var, _val) \
  4531. do { \
  4532. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PDEV_ID, _val); \
  4533. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)); \
  4534. } while (0)
  4535. #define HTT_RX_RING_SELECTION_CFG_RING_ID_M 0x00ff0000
  4536. #define HTT_RX_RING_SELECTION_CFG_RING_ID_S 16
  4537. #define HTT_RX_RING_SELECTION_CFG_RING_ID_GET(_var) \
  4538. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_ID_M) >> \
  4539. HTT_RX_RING_SELECTION_CFG_RING_ID_S)
  4540. #define HTT_RX_RING_SELECTION_CFG_RING_ID_SET(_var, _val) \
  4541. do { \
  4542. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_ID, _val); \
  4543. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_ID_S)); \
  4544. } while (0)
  4545. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M 0x01000000
  4546. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S 24
  4547. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_GET(_var) \
  4548. (((_var) & HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M) >> \
  4549. HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)
  4550. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SET(_var, _val) \
  4551. do { \
  4552. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP, _val); \
  4553. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)); \
  4554. } while (0)
  4555. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M 0x02000000
  4556. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S 25
  4557. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_GET(_var) \
  4558. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M) >> \
  4559. HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)
  4560. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SET(_var, _val) \
  4561. do { \
  4562. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP, _val); \
  4563. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)); \
  4564. } while (0)
  4565. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M 0x04000000
  4566. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S 26
  4567. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_GET(_var) \
  4568. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M) >> \
  4569. HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)
  4570. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_SET(_var, _val) \
  4571. do { \
  4572. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID, _val); \
  4573. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)); \
  4574. } while (0)
  4575. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M 0x08000000
  4576. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S 27
  4577. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_GET(_var) \
  4578. (((_var) & HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M) >> \
  4579. HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)
  4580. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_SET(_var, _val) \
  4581. do { \
  4582. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID, _val); \
  4583. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)); \
  4584. } while (0)
  4585. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  4586. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S 0
  4587. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_GET(_var) \
  4588. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M) >> \
  4589. HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)
  4590. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  4591. do { \
  4592. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE, _val); \
  4593. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)); \
  4594. } while (0)
  4595. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M 0xffffffff
  4596. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S 0
  4597. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_GET(_var) \
  4598. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M) >> \
  4599. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)
  4600. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_SET(_var, _val) \
  4601. do { \
  4602. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0, _val); \
  4603. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)); \
  4604. } while (0)
  4605. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M 0xffffffff
  4606. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S 0
  4607. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_GET(_var) \
  4608. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M) >> \
  4609. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)
  4610. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_SET(_var, _val) \
  4611. do { \
  4612. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1, _val); \
  4613. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)); \
  4614. } while (0)
  4615. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M 0xffffffff
  4616. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S 0
  4617. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_GET(_var) \
  4618. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M) >> \
  4619. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)
  4620. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_SET(_var, _val) \
  4621. do { \
  4622. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2, _val); \
  4623. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)); \
  4624. } while (0)
  4625. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M 0xffffffff
  4626. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S 0
  4627. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_GET(_var) \
  4628. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M) >> \
  4629. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)
  4630. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_SET(_var, _val) \
  4631. do { \
  4632. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3, _val); \
  4633. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)); \
  4634. } while (0)
  4635. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M 0xffffffff
  4636. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S 0
  4637. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_GET(_var) \
  4638. (((_var) & HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M) >> \
  4639. HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)
  4640. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_SET(_var, _val) \
  4641. do { \
  4642. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG, _val); \
  4643. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)); \
  4644. } while (0)
  4645. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M 0x0000ffff
  4646. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S 0
  4647. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_GET(_var) \
  4648. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M) >> \
  4649. HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)
  4650. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_SET(_var, _val) \
  4651. do { \
  4652. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET, _val); \
  4653. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)); \
  4654. } while (0)
  4655. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M 0xffff0000
  4656. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S 16
  4657. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_GET(_var) \
  4658. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M) >> \
  4659. HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)
  4660. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_SET(_var, _val) \
  4661. do { \
  4662. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET, _val); \
  4663. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)); \
  4664. } while (0)
  4665. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M 0x0000ffff
  4666. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S 0
  4667. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_GET(_var) \
  4668. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M) >> \
  4669. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)
  4670. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_SET(_var, _val) \
  4671. do { \
  4672. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET, _val); \
  4673. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)); \
  4674. } while (0)
  4675. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M 0xffff0000
  4676. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S 16
  4677. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_GET(_var) \
  4678. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M) >> \
  4679. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)
  4680. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_SET(_var, _val) \
  4681. do { \
  4682. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET, _val); \
  4683. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)); \
  4684. } while (0)
  4685. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M 0x0000ffff
  4686. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S 0
  4687. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_GET(_var) \
  4688. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M) >> \
  4689. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)
  4690. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_SET(_var, _val) \
  4691. do { \
  4692. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET, _val); \
  4693. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)); \
  4694. } while (0)
  4695. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M 0xffff0000
  4696. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S 16
  4697. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_GET(_var) \
  4698. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M) >> \
  4699. HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)
  4700. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_SET(_var, _val) \
  4701. do { \
  4702. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET, _val); \
  4703. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)); \
  4704. } while (0)
  4705. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M 0x0000ffff
  4706. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S 0
  4707. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_GET(_var) \
  4708. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M) >> \
  4709. HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)
  4710. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_SET(_var, _val) \
  4711. do { \
  4712. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET, _val); \
  4713. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)); \
  4714. } while (0)
  4715. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M 0x000003ff
  4716. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S 0
  4717. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_GET(_var) \
  4718. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M) >> \
  4719. HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)
  4720. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_SET(_var, _val) \
  4721. do { \
  4722. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD, _val); \
  4723. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)); \
  4724. } while (0)
  4725. /*
  4726. * Subtype based MGMT frames enable bits.
  4727. * FP: Filter_Pass, MD: Monitor_Direct MO: Monitor_Other
  4728. */
  4729. /* association request */
  4730. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_M 0x00000001
  4731. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_S 0
  4732. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_M 0x00000002
  4733. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_S 1
  4734. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_M 0x00000004
  4735. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_S 2
  4736. /* association response */
  4737. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_M 0x00000008
  4738. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_S 3
  4739. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_M 0x00000010
  4740. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_S 4
  4741. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_M 0x00000020
  4742. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_S 5
  4743. /* Reassociation request */
  4744. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_M 0x00000040
  4745. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_S 6
  4746. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_M 0x00000080
  4747. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_S 7
  4748. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_M 0x00000100
  4749. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_S 8
  4750. /* Reassociation response */
  4751. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_M 0x00000200
  4752. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_S 9
  4753. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_M 0x00000400
  4754. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_S 10
  4755. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_M 0x00000800
  4756. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_S 11
  4757. /* Probe request */
  4758. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_M 0x00001000
  4759. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_S 12
  4760. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_M 0x00002000
  4761. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_S 13
  4762. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_M 0x00004000
  4763. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_S 14
  4764. /* Probe response */
  4765. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_M 0x00008000
  4766. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_S 15
  4767. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_M 0x00010000
  4768. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_S 16
  4769. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_M 0x00020000
  4770. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_S 17
  4771. /* Timing Advertisement */
  4772. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_M 0x00040000
  4773. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_S 18
  4774. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_M 0x00080000
  4775. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_S 19
  4776. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_M 0x00100000
  4777. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_S 20
  4778. /* Reserved */
  4779. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_M 0x00200000
  4780. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_S 21
  4781. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_M 0x00400000
  4782. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_S 22
  4783. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_M 0x00800000
  4784. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_S 23
  4785. /* Beacon */
  4786. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_M 0x01000000
  4787. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_S 24
  4788. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_M 0x02000000
  4789. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_S 25
  4790. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_M 0x04000000
  4791. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_S 26
  4792. /* ATIM */
  4793. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_M 0x08000000
  4794. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_S 27
  4795. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_M 0x10000000
  4796. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_S 28
  4797. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_M 0x20000000
  4798. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_S 29
  4799. /* Disassociation */
  4800. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_M 0x00000001
  4801. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_S 0
  4802. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_M 0x00000002
  4803. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_S 1
  4804. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_M 0x00000004
  4805. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_S 2
  4806. /* Authentication */
  4807. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_M 0x00000008
  4808. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_S 3
  4809. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_M 0x00000010
  4810. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_S 4
  4811. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_M 0x00000020
  4812. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_S 5
  4813. /* Deauthentication */
  4814. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_M 0x00000040
  4815. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_S 6
  4816. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_M 0x00000080
  4817. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_S 7
  4818. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_M 0x00000100
  4819. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_S 8
  4820. /* Action */
  4821. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_M 0x00000200
  4822. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_S 9
  4823. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_M 0x00000400
  4824. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_S 10
  4825. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_M 0x00000800
  4826. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_S 11
  4827. /* Action No Ack */
  4828. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_M 0x00001000
  4829. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_S 12
  4830. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_M 0x00002000
  4831. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_S 13
  4832. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_M 0x00004000
  4833. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_S 14
  4834. /* Reserved */
  4835. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_M 0x00008000
  4836. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_S 15
  4837. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_M 0x00010000
  4838. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_S 16
  4839. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_M 0x00020000
  4840. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_S 17
  4841. /*
  4842. * Subtype based CTRL frames enable bits.
  4843. * FP: Filter_Pass, MD: Monitor_Direct, MO: Monitor_Other
  4844. */
  4845. /* Reserved */
  4846. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_M 0x00000001
  4847. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_S 0
  4848. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_M 0x00000002
  4849. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_S 1
  4850. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_M 0x00000004
  4851. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_S 2
  4852. /* Reserved */
  4853. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_M 0x00000008
  4854. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_S 3
  4855. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_M 0x00000010
  4856. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_S 4
  4857. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_M 0x00000020
  4858. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_S 5
  4859. /* Reserved */
  4860. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_M 0x00000040
  4861. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_S 6
  4862. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_M 0x00000080
  4863. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_S 7
  4864. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_M 0x00000100
  4865. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_S 8
  4866. /* Reserved */
  4867. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_M 0x00000200
  4868. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_S 9
  4869. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_M 0x00000400
  4870. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_S 10
  4871. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_M 0x00000800
  4872. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_S 11
  4873. /* Reserved */
  4874. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_M 0x00001000
  4875. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_S 12
  4876. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_M 0x00002000
  4877. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_S 13
  4878. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_M 0x00004000
  4879. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_S 14
  4880. /* Reserved */
  4881. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_M 0x00008000
  4882. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_S 15
  4883. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_M 0x00010000
  4884. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_S 16
  4885. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_M 0x00020000
  4886. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_S 17
  4887. /* Reserved */
  4888. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_M 0x00040000
  4889. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_S 18
  4890. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_M 0x00080000
  4891. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_S 19
  4892. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_M 0x00100000
  4893. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_S 20
  4894. /* Control Wrapper */
  4895. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_M 0x00200000
  4896. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_S 21
  4897. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_M 0x00400000
  4898. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_S 22
  4899. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_M 0x00800000
  4900. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_S 23
  4901. /* Block Ack Request */
  4902. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_M 0x01000000
  4903. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_S 24
  4904. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_M 0x02000000
  4905. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_S 25
  4906. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_M 0x04000000
  4907. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_S 26
  4908. /* Block Ack*/
  4909. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_M 0x08000000
  4910. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_S 27
  4911. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_M 0x10000000
  4912. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_S 28
  4913. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_M 0x20000000
  4914. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_S 29
  4915. /* PS-POLL */
  4916. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_M 0x00000001
  4917. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_S 0
  4918. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_M 0x00000002
  4919. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_S 1
  4920. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_M 0x00000004
  4921. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_S 2
  4922. /* RTS */
  4923. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_M 0x00000008
  4924. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_S 3
  4925. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_M 0x00000010
  4926. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_S 4
  4927. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_M 0x00000020
  4928. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_S 5
  4929. /* CTS */
  4930. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_M 0x00000040
  4931. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_S 6
  4932. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_M 0x00000080
  4933. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_S 7
  4934. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_M 0x00000100
  4935. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_S 8
  4936. /* ACK */
  4937. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_M 0x00000200
  4938. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_S 9
  4939. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_M 0x00000400
  4940. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_S 10
  4941. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_M 0x00000800
  4942. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_S 11
  4943. /* CF-END */
  4944. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_M 0x00001000
  4945. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_S 12
  4946. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_M 0x00002000
  4947. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_S 13
  4948. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_M 0x00004000
  4949. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_S 14
  4950. /* CF-END + CF-ACK */
  4951. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_M 0x00008000
  4952. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_S 15
  4953. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_M 0x00010000
  4954. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_S 16
  4955. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_M 0x00020000
  4956. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_S 17
  4957. /* Multicast data */
  4958. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_M 0x00040000
  4959. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_S 18
  4960. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_M 0x00080000
  4961. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_S 19
  4962. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_M 0x00100000
  4963. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_S 20
  4964. /* Unicast data */
  4965. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_M 0x00200000
  4966. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_S 21
  4967. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_M 0x00400000
  4968. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_S 22
  4969. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_M 0x00800000
  4970. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_S 23
  4971. /* NULL data */
  4972. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_M 0x01000000
  4973. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_S 24
  4974. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_M 0x02000000
  4975. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_S 25
  4976. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_M 0x04000000
  4977. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_S 26
  4978. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET(word, httsym, value) \
  4979. do { \
  4980. HTT_CHECK_SET_VAL(httsym, value); \
  4981. (word) |= (value) << httsym##_S; \
  4982. } while (0)
  4983. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET(word, httsym) \
  4984. (((word) & httsym##_M) >> httsym##_S)
  4985. #define htt_rx_ring_pkt_enable_subtype_set( \
  4986. word, flag, mode, type, subtype, val) \
  4987. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET( \
  4988. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype, val)
  4989. #define htt_rx_ring_pkt_enable_subtype_get( \
  4990. word, flag, mode, type, subtype) \
  4991. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET( \
  4992. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype)
  4993. /* Definition to filter in TLVs */
  4994. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_M 0x00000001
  4995. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_S 0
  4996. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_M 0x00000002
  4997. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_S 1
  4998. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_M 0x00000004
  4999. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_S 2
  5000. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_M 0x00000008
  5001. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_S 3
  5002. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_M 0x00000010
  5003. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_S 4
  5004. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_M 0x00000020
  5005. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_S 5
  5006. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_M 0x00000040
  5007. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_S 6
  5008. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_M 0x00000080
  5009. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_S 7
  5010. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_M 0x00000100
  5011. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_S 8
  5012. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_M 0x00000200
  5013. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_S 9
  5014. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_M 0x00000400
  5015. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_S 10
  5016. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_M 0x00000800
  5017. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_S 11
  5018. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_M 0x00001000
  5019. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_S 12
  5020. #define HTT_RX_RING_TLV_ENABLE_SET(word, httsym, enable) \
  5021. do { \
  5022. HTT_CHECK_SET_VAL(httsym, enable); \
  5023. (word) |= (enable) << httsym##_S; \
  5024. } while (0)
  5025. #define HTT_RX_RING_TLV_ENABLE_GET(word, httsym) \
  5026. (((word) & httsym##_M) >> httsym##_S)
  5027. #define htt_rx_ring_tlv_filter_in_enable_set(word, tlv, enable) \
  5028. HTT_RX_RING_TLV_ENABLE_SET( \
  5029. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv, enable)
  5030. #define htt_rx_ring_tlv_filter_in_enable_get(word, tlv) \
  5031. HTT_RX_RING_TLV_ENABLE_GET( \
  5032. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv)
  5033. /**
  5034. * @brief HTT_H2T_MSG_TYPE_RFS_CONFIG
  5035. * host --> target Receive Flow Steering configuration message definition.
  5036. * Host must send this message before sending HTT_H2T_MSG_TYPE_RX_RING_CFG.
  5037. * The reason for this is we want RFS to be configured and ready before MAC
  5038. * remote ring is enabled via HTT_H2T_MSG_TYPE_RX_RING_CFG.
  5039. *
  5040. * |31 24|23 16|15 9|8|7 0|
  5041. * |----------------+----------------+----------------+----------------|
  5042. * | reserved |E| msg type |
  5043. * |-------------------------------------------------------------------|
  5044. * Where E = RFS enable flag
  5045. *
  5046. * The RFS_CONFIG message consists of a single 4-byte word.
  5047. *
  5048. * Header fields:
  5049. * - MSG_TYPE
  5050. * Bits 7:0
  5051. * Purpose: identifies this as a RFS config msg
  5052. * Value: 0xf (HTT_H2T_MSG_TYPE_RFS_CONFIG)
  5053. * - RFS_CONFIG
  5054. * Bit 8
  5055. * Purpose: Tells target whether to enable (1) or disable (0)
  5056. * flow steering feature when sending rx indication messages to host
  5057. */
  5058. #define HTT_H2T_RFS_CONFIG_M 0x100
  5059. #define HTT_H2T_RFS_CONFIG_S 8
  5060. #define HTT_RX_RFS_CONFIG_GET(_var) \
  5061. (((_var) & HTT_H2T_RFS_CONFIG_M) >> \
  5062. HTT_H2T_RFS_CONFIG_S)
  5063. #define HTT_RX_RFS_CONFIG_SET(_var, _val) \
  5064. do { \
  5065. HTT_CHECK_SET_VAL(HTT_H2T_RFS_CONFIG, _val); \
  5066. ((_var) |= ((_val) << HTT_H2T_RFS_CONFIG_S)); \
  5067. } while (0)
  5068. #define HTT_RFS_CFG_REQ_BYTES 4
  5069. /**
  5070. * @brief host -> target FW extended statistics retrieve
  5071. *
  5072. * @details
  5073. * The following field definitions describe the format of the HTT host
  5074. * to target FW extended stats retrieve message.
  5075. * The message specifies the type of stats the host wants to retrieve.
  5076. *
  5077. * |31 24|23 16|15 8|7 0|
  5078. * |-----------------------------------------------------------|
  5079. * | reserved | stats type | pdev_mask | msg type |
  5080. * |-----------------------------------------------------------|
  5081. * | config param [0] |
  5082. * |-----------------------------------------------------------|
  5083. * | config param [1] |
  5084. * |-----------------------------------------------------------|
  5085. * | config param [2] |
  5086. * |-----------------------------------------------------------|
  5087. * | config param [3] |
  5088. * |-----------------------------------------------------------|
  5089. * | reserved |
  5090. * |-----------------------------------------------------------|
  5091. * | cookie LSBs |
  5092. * |-----------------------------------------------------------|
  5093. * | cookie MSBs |
  5094. * |-----------------------------------------------------------|
  5095. * Header fields:
  5096. * - MSG_TYPE
  5097. * Bits 7:0
  5098. * Purpose: identifies this is a extended stats upload request message
  5099. * Value: 0x10
  5100. * - PDEV_MASK
  5101. * Bits 8:15
  5102. * Purpose: identifies the mask of PDEVs to retrieve stats from
  5103. * Value: This is a overloaded field, refer to usage and interpretation of
  5104. * PDEV in interface document.
  5105. * Bit 8 : Reserved for SOC stats
  5106. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  5107. * Indicates MACID_MASK in DBS
  5108. * - STATS_TYPE
  5109. * Bits 23:16
  5110. * Purpose: identifies which FW statistics to upload
  5111. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  5112. * - Reserved
  5113. * Bits 31:24
  5114. * - CONFIG_PARAM [0]
  5115. * Bits 31:0
  5116. * Purpose: give an opaque configuration value to the specified stats type
  5117. * Value: stats-type specific configuration value
  5118. * Refer to htt_stats.h for interpretation for each stats sub_type
  5119. * - CONFIG_PARAM [1]
  5120. * Bits 31:0
  5121. * Purpose: give an opaque configuration value to the specified stats type
  5122. * Value: stats-type specific configuration value
  5123. * Refer to htt_stats.h for interpretation for each stats sub_type
  5124. * - CONFIG_PARAM [2]
  5125. * Bits 31:0
  5126. * Purpose: give an opaque configuration value to the specified stats type
  5127. * Value: stats-type specific configuration value
  5128. * Refer to htt_stats.h for interpretation for each stats sub_type
  5129. * - CONFIG_PARAM [3]
  5130. * Bits 31:0
  5131. * Purpose: give an opaque configuration value to the specified stats type
  5132. * Value: stats-type specific configuration value
  5133. * Refer to htt_stats.h for interpretation for each stats sub_type
  5134. * - Reserved [31:0] for future use.
  5135. * - COOKIE_LSBS
  5136. * Bits 31:0
  5137. * Purpose: Provide a mechanism to match a target->host stats confirmation
  5138. * message with its preceding host->target stats request message.
  5139. * Value: LSBs of the opaque cookie specified by the host-side requestor
  5140. * - COOKIE_MSBS
  5141. * Bits 31:0
  5142. * Purpose: Provide a mechanism to match a target->host stats confirmation
  5143. * message with its preceding host->target stats request message.
  5144. * Value: MSBs of the opaque cookie specified by the host-side requestor
  5145. */
  5146. #define HTT_H2T_EXT_STATS_REQ_MSG_SZ 32 /* bytes */
  5147. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M 0x0000ff00
  5148. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S 8
  5149. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M 0x00ff0000
  5150. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S 16
  5151. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M 0xffffffff
  5152. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S 0
  5153. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_GET(_var) \
  5154. (((_var) & HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M) >> \
  5155. HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)
  5156. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_SET(_var, _val) \
  5157. do { \
  5158. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_PDEV_MASK, _val); \
  5159. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)); \
  5160. } while (0)
  5161. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_GET(_var) \
  5162. (((_var) & HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M) >> \
  5163. HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)
  5164. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  5165. do { \
  5166. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_STATS_TYPE, _val); \
  5167. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)); \
  5168. } while (0)
  5169. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_GET(_var) \
  5170. (((_var) & HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M) >> \
  5171. HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)
  5172. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_SET(_var, _val) \
  5173. do { \
  5174. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM, _val); \
  5175. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)); \
  5176. } while (0)
  5177. /**
  5178. * @brief host -> target FW PPDU_STATS request message
  5179. *
  5180. * @details
  5181. * The following field definitions describe the format of the HTT host
  5182. * to target FW for PPDU_STATS_CFG msg.
  5183. * The message allows the host to configure the PPDU_STATS_IND messages
  5184. * produced by the target.
  5185. *
  5186. * |31 24|23 16|15 8|7 0|
  5187. * |-----------------------------------------------------------|
  5188. * | REQ bit mask | pdev_mask | msg type |
  5189. * |-----------------------------------------------------------|
  5190. * Header fields:
  5191. * - MSG_TYPE
  5192. * Bits 7:0
  5193. * Purpose: identifies this is a req to configure ppdu_stats_ind from target
  5194. * Value: 0x11
  5195. * - PDEV_MASK
  5196. * Bits 8:15
  5197. * Purpose: identifies which pdevs this PPDU stats configuration applies to
  5198. * Value: This is a overloaded field, refer to usage and interpretation of
  5199. * PDEV in interface document.
  5200. * Bit 8 : Reserved for SOC stats
  5201. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  5202. * Indicates MACID_MASK in DBS
  5203. * - REQ_TLV_BIT_MASK
  5204. * Bits 16:31
  5205. * Purpose: each set bit indicates the corresponding PPDU stats TLV type
  5206. * needs to be included in the target's PPDU_STATS_IND messages.
  5207. * Value: refer htt_ppdu_stats_tlv_tag_t
  5208. *
  5209. */
  5210. #define HTT_H2T_PPDU_STATS_CFG_MSG_SZ 4 /* bytes */
  5211. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M 0x0000ff00
  5212. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S 8
  5213. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M 0xffff0000
  5214. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S 16
  5215. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_GET(_var) \
  5216. (((_var) & HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M) >> \
  5217. HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)
  5218. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_SET(_var, _val) \
  5219. do { \
  5220. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_PDEV_MASK, _val); \
  5221. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)); \
  5222. } while (0)
  5223. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_GET(_var) \
  5224. (((_var) & HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M) >> \
  5225. HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)
  5226. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_SET(_var, _val) \
  5227. do { \
  5228. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK, _val); \
  5229. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)); \
  5230. } while (0)
  5231. /**
  5232. * @brief Host-->target HTT RX FSE setup message
  5233. * @details
  5234. * Through this message, the host will provide details of the flow tables
  5235. * in host DDR along with hash keys.
  5236. * This message can be sent per SOC or per PDEV, which is differentiated
  5237. * by pdev id values.
  5238. * The host will allocate flow search table and sends table size,
  5239. * physical DMA address of flow table, and hash keys to firmware to
  5240. * program into the RXOLE FSE HW block.
  5241. *
  5242. * The following field definitions describe the format of the RX FSE setup
  5243. * message sent from the host to target
  5244. *
  5245. * Header fields:
  5246. * dword0 - b'7:0 - msg_type: This will be set to
  5247. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG
  5248. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  5249. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  5250. * pdev's LMAC ring.
  5251. * b'31:16 - reserved : Reserved for future use
  5252. * dword1 - b'19:0 - number of records: This field indicates the number of
  5253. * entries in the flow table. For example: 8k number of
  5254. * records is equivalent to
  5255. * 8 * 1024 * sizeof(RX_FLOW_SEARCH_ENTRY_STRUCT)
  5256. * b'27:20 - max search: This field specifies the skid length to FSE
  5257. * parser HW module whenever match is not found at the
  5258. * exact index pointed by hash.
  5259. * b'29:28 - ip_da_sa: This indicates which IPV4-IPV6 RFC to be used.
  5260. * Refer htt_ip_da_sa_prefix below for more details.
  5261. * b'31:30 - reserved: Reserved for future use
  5262. * dword2 - b'31:0 - base address lo: Lower 4 bytes base address of flow
  5263. * table allocated by host in DDR
  5264. * dword3 - b'31:0 - base address hi: Higher 4 bytes of base address of flow
  5265. * table allocated by host in DDR
  5266. * dword4:13 - b'31:0 - Toeplitz: 315 bits of Toeplitz keys for flow table
  5267. * entry hashing
  5268. *
  5269. *
  5270. * |31 30|29 28|27|26|25 20|19 16|15 8|7 0|
  5271. * |---------------------------------------------------------------|
  5272. * | reserved | pdev_id | MSG_TYPE |
  5273. * |---------------------------------------------------------------|
  5274. * |resvd|IPDSA| max_search | Number of records |
  5275. * |---------------------------------------------------------------|
  5276. * | base address lo |
  5277. * |---------------------------------------------------------------|
  5278. * | base address high |
  5279. * |---------------------------------------------------------------|
  5280. * | toeplitz key 31_0 |
  5281. * |---------------------------------------------------------------|
  5282. * | toeplitz key 63_32 |
  5283. * |---------------------------------------------------------------|
  5284. * | toeplitz key 95_64 |
  5285. * |---------------------------------------------------------------|
  5286. * | toeplitz key 127_96 |
  5287. * |---------------------------------------------------------------|
  5288. * | toeplitz key 159_128 |
  5289. * |---------------------------------------------------------------|
  5290. * | toeplitz key 191_160 |
  5291. * |---------------------------------------------------------------|
  5292. * | toeplitz key 223_192 |
  5293. * |---------------------------------------------------------------|
  5294. * | toeplitz key 255_224 |
  5295. * |---------------------------------------------------------------|
  5296. * | toeplitz key 287_256 |
  5297. * |---------------------------------------------------------------|
  5298. * | reserved | toeplitz key 314_288(26:0 bits) |
  5299. * |---------------------------------------------------------------|
  5300. * where:
  5301. * IPDSA = ip_da_sa
  5302. */
  5303. /**
  5304. * @brief: htt_ip_da_sa_prefix
  5305. * 0x0 -> Prefix is 0x20010db8_00000000_00000000
  5306. * IPv6 addresses beginning with 0x20010db8 are reserved for
  5307. * documentation per RFC3849
  5308. * 0x1 -> Prefix is 0x00000000_00000000_0000ffff RFC4291 IPv4-mapped IPv6
  5309. * 0x2 -> Prefix is 0x0 RFC4291 IPv4-compatible IPv6
  5310. * 0x3 -> Prefix is 0x0064ff9b_00000000_00000000 RFC6052 well-known prefix
  5311. */
  5312. enum htt_ip_da_sa_prefix {
  5313. HTT_RX_IPV6_20010db8,
  5314. HTT_RX_IPV4_MAPPED_IPV6,
  5315. HTT_RX_IPV4_COMPATIBLE_IPV6,
  5316. HTT_RX_IPV6_64FF9B,
  5317. };
  5318. PREPACK struct htt_h2t_msg_rx_fse_setup_t {
  5319. A_UINT32 msg_type:8, /* HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG */
  5320. pdev_id:8,
  5321. reserved0:16;
  5322. A_UINT32 num_records:20,
  5323. max_search:8,
  5324. ip_da_sa:2, /* htt_ip_da_sa_prefix enumeration */
  5325. reserved1:2;
  5326. A_UINT32 base_addr_lo;
  5327. A_UINT32 base_addr_hi;
  5328. A_UINT32 toeplitz31_0;
  5329. A_UINT32 toeplitz63_32;
  5330. A_UINT32 toeplitz95_64;
  5331. A_UINT32 toeplitz127_96;
  5332. A_UINT32 toeplitz159_128;
  5333. A_UINT32 toeplitz191_160;
  5334. A_UINT32 toeplitz223_192;
  5335. A_UINT32 toeplitz255_224;
  5336. A_UINT32 toeplitz287_256;
  5337. A_UINT32 toeplitz314_288:27,
  5338. reserved2:5;
  5339. } POSTPACK;
  5340. #define HTT_RX_FSE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_fse_setup_t))
  5341. #define HTT_RX_FSE_OPERATION_SZ (sizeof(struct htt_h2t_msg_rx_fse_operation_t))
  5342. #define HTT_RX_FSE_SETUP_HASH_314_288_M 0x07ffffff
  5343. #define HTT_RX_FSE_SETUP_HASH_314_288_S 0
  5344. /* DWORD 0: Pdev ID */
  5345. #define HTT_RX_FSE_SETUP_PDEV_ID_M 0x0000ff00
  5346. #define HTT_RX_FSE_SETUP_PDEV_ID_S 8
  5347. #define HTT_RX_FSE_SETUP_PDEV_ID_GET(_var) \
  5348. (((_var) & HTT_RX_FSE_SETUP_PDEV_ID_M) >> \
  5349. HTT_RX_FSE_SETUP_PDEV_ID_S)
  5350. #define HTT_RX_FSE_SETUP_PDEV_ID_SET(_var, _val) \
  5351. do { \
  5352. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_PDEV_ID, _val); \
  5353. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_PDEV_ID_S)); \
  5354. } while (0)
  5355. /* DWORD 1:num of records */
  5356. #define HTT_RX_FSE_SETUP_NUM_REC_M 0x000fffff
  5357. #define HTT_RX_FSE_SETUP_NUM_REC_S 0
  5358. #define HTT_RX_FSE_SETUP_NUM_REC_GET(_var) \
  5359. (((_var) & HTT_RX_FSE_SETUP_NUM_REC_M) >> \
  5360. HTT_RX_FSE_SETUP_NUM_REC_S)
  5361. #define HTT_RX_FSE_SETUP_NUM_REC_SET(_var, _val) \
  5362. do { \
  5363. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_NUM_REC, _val); \
  5364. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_NUM_REC_S)); \
  5365. } while (0)
  5366. /* DWORD 1:max_search */
  5367. #define HTT_RX_FSE_SETUP_MAX_SEARCH_M 0x0ff00000
  5368. #define HTT_RX_FSE_SETUP_MAX_SEARCH_S 20
  5369. #define HTT_RX_FSE_SETUP_MAX_SEARCH_GET(_var) \
  5370. (((_var) & HTT_RX_FSE_SETUP_MAX_SEARCH_M) >> \
  5371. HTT_RX_FSE_SETUP_MAX_SEARCH_S)
  5372. #define HTT_RX_FSE_SETUP_MAX_SEARCH_SET(_var, _val) \
  5373. do { \
  5374. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_MAX_SEARCH, _val); \
  5375. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_MAX_SEARCH_S)); \
  5376. } while (0)
  5377. /* DWORD 1:ip_da_sa prefix */
  5378. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M 0x30000000
  5379. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S 28
  5380. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_GET(_var) \
  5381. (((_var) & HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M) >> \
  5382. HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)
  5383. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_SET(_var, _val) \
  5384. do { \
  5385. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX, _val); \
  5386. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)); \
  5387. } while (0)
  5388. /* DWORD 2: Base Address LO */
  5389. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_M 0xffffffff
  5390. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_S 0
  5391. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_GET(_var) \
  5392. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_LO_M) >> \
  5393. HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)
  5394. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_SET(_var, _val) \
  5395. do { \
  5396. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_LO, _val); \
  5397. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)); \
  5398. } while (0)
  5399. /* DWORD 3: Base Address High */
  5400. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_M 0xffffffff
  5401. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_S 0
  5402. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_GET(_var) \
  5403. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_HI_M) >> \
  5404. HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)
  5405. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_SET(_var, _val) \
  5406. do { \
  5407. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_HI, _val); \
  5408. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)); \
  5409. } while (0)
  5410. /* DWORD 4-12: Hash Value */
  5411. #define HTT_RX_FSE_SETUP_HASH_VALUE_M 0xffffffff
  5412. #define HTT_RX_FSE_SETUP_HASH_VALUE_S 0
  5413. #define HTT_RX_FSE_SETUP_HASH_VALUE_GET(_var) \
  5414. (((_var) & HTT_RX_FSE_SETUP_HASH_VALUE_M) >> \
  5415. HTT_RX_FSE_SETUP_HASH_VALUE_S)
  5416. #define HTT_RX_FSE_SETUP_HASH_VALUE_SET(_var, _val) \
  5417. do { \
  5418. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_VALUE, _val); \
  5419. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_VALUE_S)); \
  5420. } while (0)
  5421. /* DWORD 13: Hash Value 314:288 bits */
  5422. #define HTT_RX_FSE_SETUP_HASH_314_288_GET(_var) \
  5423. (((_var) & HTT_RX_FSE_SETUP_HASH_314_288_M) >> \
  5424. HTT_RX_FSE_SETUP_HASH_314_288_S)
  5425. #define HTT_RX_FSE_SETUP_HASH_314_288_SET(_var, _val) \
  5426. do { \
  5427. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_314_288, _val); \
  5428. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_314_288_S)); \
  5429. } while (0)
  5430. /**
  5431. * @brief Host-->target HTT RX FSE operation message
  5432. * @details
  5433. * The host will send this Flow Search Engine (FSE) operation message for
  5434. * every flow add/delete operation.
  5435. * The FSE operation includes FSE full cache invalidation or individual entry
  5436. * invalidation.
  5437. * This message can be sent per SOC or per PDEV which is differentiated
  5438. * by pdev id values.
  5439. *
  5440. * |31 16|15 8|7 1|0|
  5441. * |-------------------------------------------------------------|
  5442. * | reserved | pdev_id | MSG_TYPE |
  5443. * |-------------------------------------------------------------|
  5444. * | reserved | operation |I|
  5445. * |-------------------------------------------------------------|
  5446. * | ip_src_addr_31_0 |
  5447. * |-------------------------------------------------------------|
  5448. * | ip_src_addr_63_32 |
  5449. * |-------------------------------------------------------------|
  5450. * | ip_src_addr_95_64 |
  5451. * |-------------------------------------------------------------|
  5452. * | ip_src_addr_127_96 |
  5453. * |-------------------------------------------------------------|
  5454. * | ip_dst_addr_31_0 |
  5455. * |-------------------------------------------------------------|
  5456. * | ip_dst_addr_63_32 |
  5457. * |-------------------------------------------------------------|
  5458. * | ip_dst_addr_95_64 |
  5459. * |-------------------------------------------------------------|
  5460. * | ip_dst_addr_127_96 |
  5461. * |-------------------------------------------------------------|
  5462. * | l4_dst_port | l4_src_port |
  5463. * | (32-bit SPI incase of IPsec) |
  5464. * |-------------------------------------------------------------|
  5465. * | reserved | l4_proto |
  5466. * |-------------------------------------------------------------|
  5467. *
  5468. * where I is 1-bit ipsec_valid.
  5469. *
  5470. * The following field definitions describe the format of the RX FSE operation
  5471. * message sent from the host to target for every add/delete flow entry to flow
  5472. * table.
  5473. *
  5474. * Header fields:
  5475. * dword0 - b'7:0 - msg_type: This will be set to
  5476. * HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  5477. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  5478. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  5479. * specified pdev's LMAC ring.
  5480. * b'31:16 - reserved : Reserved for future use
  5481. * dword1 - b'0 - ipsec_valid: This indicates protocol IP or IPsec
  5482. * (Internet Protocol Security).
  5483. * IPsec describes the framework for providing security at
  5484. * IP layer. IPsec is defined for both versions of IP:
  5485. * IPV4 and IPV6.
  5486. * Please refer to htt_rx_flow_proto enumeration below for
  5487. * more info.
  5488. * ipsec_valid = 1 for IPSEC packets
  5489. * ipsec_valid = 0 for IP Packets
  5490. * b'7:1 - operation: This indicates types of FSE operation.
  5491. * Refer to htt_rx_fse_operation enumeration:
  5492. * 0 - No Cache Invalidation required
  5493. * 1 - Cache invalidate only one entry given by IP
  5494. * src/dest address at DWORD[2:9]
  5495. * 2 - Complete FSE Cache Invalidation
  5496. * 3 - FSE Disable
  5497. * 4 - FSE Enable
  5498. * b'31:8 - reserved: Reserved for future use
  5499. * dword2:9-b'31:0 - IP src/dest: IPV4/IPV6 source and destination address
  5500. * for per flow addition/deletion
  5501. * For IPV4 src/dest addresses, the first A_UINT32 is used
  5502. * and the subsequent 3 A_UINT32 will be padding bytes.
  5503. * For IPV6 src/dest Addresses, all A_UINT32 are used.
  5504. * dword10 -b'31:0 - L4 src port (15:0): 16-bit Source Port numbers range
  5505. * from 0 to 65535 but only 0 to 1023 are designated as
  5506. * well-known ports. Refer to [RFC1700] for more details.
  5507. * This field is valid only if
  5508. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  5509. * - L4 dest port (31:16): 16-bit Destination Port numbers
  5510. * range from 0 to 65535 but only 0 to 1023 are designated
  5511. * as well-known ports. Refer to [RFC1700] for more details.
  5512. * This field is valid only if
  5513. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  5514. * - SPI (31:0): Security Parameters Index is an
  5515. * identification tag added to the header while using IPsec
  5516. * for tunneling the IP traffici.
  5517. * Valid only if IPSec_valid bit (in DWORD1) is set to 1.
  5518. * dword11 -b'7:0 - l4_proto: This carries L4 protocol numbers, which are
  5519. * Assigned Internet Protocol Numbers.
  5520. * l4_proto numbers for standard protocol like UDP/TCP
  5521. * protocol at l4 layer, e.g. l4_proto = 6 for TCP,
  5522. * l4_proto = 17 for UDP etc.
  5523. * b'31:8 - reserved: Reserved for future use.
  5524. *
  5525. */
  5526. PREPACK struct htt_h2t_msg_rx_fse_operation_t {
  5527. A_UINT32 msg_type:8,
  5528. pdev_id:8,
  5529. reserved0:16;
  5530. A_UINT32 ipsec_valid:1,
  5531. operation:7,
  5532. reserved1:24;
  5533. A_UINT32 ip_src_addr_31_0;
  5534. A_UINT32 ip_src_addr_63_32;
  5535. A_UINT32 ip_src_addr_95_64;
  5536. A_UINT32 ip_src_addr_127_96;
  5537. A_UINT32 ip_dest_addr_31_0;
  5538. A_UINT32 ip_dest_addr_63_32;
  5539. A_UINT32 ip_dest_addr_95_64;
  5540. A_UINT32 ip_dest_addr_127_96;
  5541. union {
  5542. A_UINT32 spi;
  5543. struct {
  5544. A_UINT32 l4_src_port:16,
  5545. l4_dest_port:16;
  5546. } ip;
  5547. } u;
  5548. A_UINT32 l4_proto:8,
  5549. reserved:24;
  5550. } POSTPACK;
  5551. /**
  5552. * Enumeration for IP Protocol or IPSEC Protocol
  5553. * IPsec describes the framework for providing security at IP layer.
  5554. * IPsec is defined for both versions of IP: IPV4 and IPV6.
  5555. */
  5556. enum htt_rx_flow_proto {
  5557. HTT_RX_FLOW_IP_PROTO,
  5558. HTT_RX_FLOW_IPSEC_PROTO,
  5559. };
  5560. /**
  5561. * Enumeration for FSE Cache Invalidation
  5562. * 0 - No Cache Invalidation required
  5563. * 1 - Cache invalidate only one entry given by IP src/dest address at DWORD2:9
  5564. * 2 - Complete FSE Cache Invalidation
  5565. * 3 - FSE Disable
  5566. * 4 - FSE Enable
  5567. */
  5568. enum htt_rx_fse_operation {
  5569. HTT_RX_FSE_CACHE_INVALIDATE_NONE,
  5570. HTT_RX_FSE_CACHE_INVALIDATE_ENTRY,
  5571. HTT_RX_FSE_CACHE_INVALIDATE_FULL,
  5572. HTT_RX_FSE_DISABLE,
  5573. HTT_RX_FSE_ENABLE,
  5574. };
  5575. /* DWORD 0: Pdev ID */
  5576. #define HTT_RX_FSE_OPERATION_PDEV_ID_M 0x0000ff00
  5577. #define HTT_RX_FSE_OPERATION_PDEV_ID_S 8
  5578. #define HTT_RX_FSE_OPERATION_PDEV_ID_GET(_var) \
  5579. (((_var) & HTT_RX_FSE_OPERATION_PDEV_ID_M) >> \
  5580. HTT_RX_FSE_OPERATION_PDEV_ID_S)
  5581. #define HTT_RX_FSE_OPERATION_PDEV_ID_SET(_var, _val) \
  5582. do { \
  5583. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_PDEV_ID, _val); \
  5584. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_PDEV_ID_S)); \
  5585. } while (0)
  5586. /* DWORD 1:IP PROTO or IPSEC */
  5587. #define HTT_RX_FSE_IPSEC_VALID_M 0x00000001
  5588. #define HTT_RX_FSE_IPSEC_VALID_S 0
  5589. #define HTT_RX_FSE_IPSEC_VALID_SET(word, ipsec_valid) \
  5590. do { \
  5591. HTT_CHECK_SET_VAL(HTT_RX_FSE_IPSEC_VALID, ipsec_valid); \
  5592. (word) |= ((ipsec_valid) << HTT_RX_FSE_IPSEC_VALID_S); \
  5593. } while (0)
  5594. #define HTT_RX_FSE_IPSEC_VALID_GET(word) \
  5595. (((word) & HTT_RX_FSE_IPSEC_VALID_M) >> HTT_RX_FSE_IPSEC_VALID_S)
  5596. /* DWORD 1:FSE Operation */
  5597. #define HTT_RX_FSE_OPERATION_M 0x000000fe
  5598. #define HTT_RX_FSE_OPERATION_S 1
  5599. #define HTT_RX_FSE_OPERATION_SET(word, op_val) \
  5600. do { \
  5601. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION, op_val); \
  5602. (word) |= ((op_val) << HTT_RX_FSE_OPERATION_S); \
  5603. } while (0)
  5604. #define HTT_RX_FSE_OPERATION_GET(word) \
  5605. (((word) & HTT_RX_FSE_OPERATION_M) >> HTT_RX_FSE_OPERATION_S)
  5606. /* DWORD 2-9:IP Address */
  5607. #define HTT_RX_FSE_OPERATION_IP_ADDR_M 0xffffffff
  5608. #define HTT_RX_FSE_OPERATION_IP_ADDR_S 0
  5609. #define HTT_RX_FSE_OPERATION_IP_ADDR_GET(_var) \
  5610. (((_var) & HTT_RX_FSE_OPERATION_IP_ADDR_M) >> \
  5611. HTT_RX_FSE_OPERATION_IP_ADDR_S)
  5612. #define HTT_RX_FSE_OPERATION_IP_ADDR_SET(_var, _val) \
  5613. do { \
  5614. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_IP_ADDR, _val); \
  5615. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_IP_ADDR_S)); \
  5616. } while (0)
  5617. /* DWORD 10:Source Port Number */
  5618. #define HTT_RX_FSE_SOURCEPORT_M 0x0000ffff
  5619. #define HTT_RX_FSE_SOURCEPORT_S 0
  5620. #define HTT_RX_FSE_SOURCEPORT_SET(word, sport) \
  5621. do { \
  5622. HTT_CHECK_SET_VAL(HTT_RX_FSE_SOURCEPORT, sport); \
  5623. (word) |= ((sport) << HTT_RX_FSE_SOURCEPORT_S); \
  5624. } while (0)
  5625. #define HTT_RX_FSE_SOURCEPORT_GET(word) \
  5626. (((word) & HTT_RX_FSE_SOURCEPORT_M) >> HTT_RX_FSE_SOURCEPORT_S)
  5627. /* DWORD 11:Destination Port Number */
  5628. #define HTT_RX_FSE_DESTPORT_M 0xffff0000
  5629. #define HTT_RX_FSE_DESTPORT_S 16
  5630. #define HTT_RX_FSE_DESTPORT_SET(word, dport) \
  5631. do { \
  5632. HTT_CHECK_SET_VAL(HTT_RX_FSE_DESTPORT, dport); \
  5633. (word) |= ((dport) << HTT_RX_FSE_DESTPORT_S); \
  5634. } while (0)
  5635. #define HTT_RX_FSE_DESTPORT_GET(word) \
  5636. (((word) & HTT_RX_FSE_DESTPORT_M) >> HTT_RX_FSE_DESTPORT_S)
  5637. /* DWORD 10-11:SPI (In case of IPSEC) */
  5638. #define HTT_RX_FSE_OPERATION_SPI_M 0xffffffff
  5639. #define HTT_RX_FSE_OPERATION_SPI_S 0
  5640. #define HTT_RX_FSE_OPERATION_SPI_GET(_var) \
  5641. (((_var) & HTT_RX_FSE_OPERATION_SPI_ADDR_M) >> \
  5642. HTT_RX_FSE_OPERATION_SPI_ADDR_S)
  5643. #define HTT_RX_FSE_OPERATION_SPI_SET(_var, _val) \
  5644. do { \
  5645. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_SPI, _val); \
  5646. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_SPI_S)); \
  5647. } while (0)
  5648. /* DWORD 12:L4 PROTO */
  5649. #define HTT_RX_FSE_L4_PROTO_M 0x000000ff
  5650. #define HTT_RX_FSE_L4_PROTO_S 0
  5651. #define HTT_RX_FSE_L4_PROTO_SET(word, proto_val) \
  5652. do { \
  5653. HTT_CHECK_SET_VAL(HTT_RX_FSE_L4_PROTO, proto_val); \
  5654. (word) |= ((proto_val) << HTT_RX_FSE_L4_PROTO_S); \
  5655. } while (0)
  5656. #define HTT_RX_FSE_L4_PROTO_GET(word) \
  5657. (((word) & HTT_RX_FSE_L4_PROTO_M) >> HTT_RX_FSE_L4_PROTO_S)
  5658. /*=== target -> host messages ===============================================*/
  5659. enum htt_t2h_msg_type {
  5660. HTT_T2H_MSG_TYPE_VERSION_CONF = 0x0,
  5661. HTT_T2H_MSG_TYPE_RX_IND = 0x1,
  5662. HTT_T2H_MSG_TYPE_RX_FLUSH = 0x2,
  5663. HTT_T2H_MSG_TYPE_PEER_MAP = 0x3,
  5664. HTT_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
  5665. HTT_T2H_MSG_TYPE_RX_ADDBA = 0x5,
  5666. HTT_T2H_MSG_TYPE_RX_DELBA = 0x6,
  5667. HTT_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
  5668. HTT_T2H_MSG_TYPE_PKTLOG = 0x8,
  5669. HTT_T2H_MSG_TYPE_STATS_CONF = 0x9,
  5670. HTT_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
  5671. HTT_T2H_MSG_TYPE_SEC_IND = 0xb,
  5672. DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc, /* no longer used */
  5673. HTT_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
  5674. HTT_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
  5675. /* only used for HL, add HTT MSG for HTT CREDIT update */
  5676. HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0xf,
  5677. HTT_T2H_MSG_TYPE_RX_PN_IND = 0x10,
  5678. HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x11,
  5679. HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND = 0x12,
  5680. /* 0x13 is reserved for RX_RING_LOW_IND (RX Full reordering related) */
  5681. HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE = 0x14,
  5682. HTT_T2H_MSG_TYPE_CHAN_CHANGE = 0x15,
  5683. HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR = 0x16,
  5684. HTT_T2H_MSG_TYPE_RATE_REPORT = 0x17,
  5685. HTT_T2H_MSG_TYPE_FLOW_POOL_MAP = 0x18,
  5686. HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP = 0x19,
  5687. HTT_T2H_MSG_TYPE_SRING_SETUP_DONE = 0x1a,
  5688. HTT_T2H_MSG_TYPE_MAP_FLOW_INFO = 0x1b,
  5689. HTT_T2H_MSG_TYPE_EXT_STATS_CONF = 0x1c,
  5690. HTT_T2H_MSG_TYPE_PPDU_STATS_IND = 0x1d,
  5691. HTT_T2H_MSG_TYPE_PEER_MAP_V2 = 0x1e,
  5692. HTT_T2H_MSG_TYPE_PEER_UNMAP_V2 = 0x1f,
  5693. HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND = 0x20,
  5694. HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE = 0x21,
  5695. HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND = 0x22,
  5696. HTT_T2H_MSG_TYPE_PEER_STATS_IND = 0x23,
  5697. HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND = 0x24,
  5698. /* TX_OFFLOAD_DELIVER_IND:
  5699. * Forward the target's locally-generated packets to the host,
  5700. * to provide to the monitor mode interface.
  5701. */
  5702. HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND = 0x25,
  5703. HTT_T2H_MSG_TYPE_TEST,
  5704. /* keep this last */
  5705. HTT_T2H_NUM_MSGS
  5706. };
  5707. /*
  5708. * HTT target to host message type -
  5709. * stored in bits 7:0 of the first word of the message
  5710. */
  5711. #define HTT_T2H_MSG_TYPE_M 0xff
  5712. #define HTT_T2H_MSG_TYPE_S 0
  5713. #define HTT_T2H_MSG_TYPE_SET(word, msg_type) \
  5714. do { \
  5715. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE, msg_type); \
  5716. (word) |= ((msg_type) << HTT_T2H_MSG_TYPE_S); \
  5717. } while (0)
  5718. #define HTT_T2H_MSG_TYPE_GET(word) \
  5719. (((word) & HTT_T2H_MSG_TYPE_M) >> HTT_T2H_MSG_TYPE_S)
  5720. /**
  5721. * @brief target -> host version number confirmation message definition
  5722. *
  5723. * |31 24|23 16|15 8|7 0|
  5724. * |----------------+----------------+----------------+----------------|
  5725. * | reserved | major number | minor number | msg type |
  5726. * |-------------------------------------------------------------------|
  5727. * : option request TLV (optional) |
  5728. * :...................................................................:
  5729. *
  5730. * The VER_CONF message may consist of a single 4-byte word, or may be
  5731. * extended with TLVs that specify HTT options selected by the target.
  5732. * The following option TLVs may be appended to the VER_CONF message:
  5733. * - LL_BUS_ADDR_SIZE
  5734. * - HL_SUPPRESS_TX_COMPL_IND
  5735. * - MAX_TX_QUEUE_GROUPS
  5736. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  5737. * may be appended to the VER_CONF message (but only one TLV of each type).
  5738. *
  5739. * Header fields:
  5740. * - MSG_TYPE
  5741. * Bits 7:0
  5742. * Purpose: identifies this as a version number confirmation message
  5743. * Value: 0x0
  5744. * - VER_MINOR
  5745. * Bits 15:8
  5746. * Purpose: Specify the minor number of the HTT message library version
  5747. * in use by the target firmware.
  5748. * The minor number specifies the specific revision within a range
  5749. * of fundamentally compatible HTT message definition revisions.
  5750. * Compatible revisions involve adding new messages or perhaps
  5751. * adding new fields to existing messages, in a backwards-compatible
  5752. * manner.
  5753. * Incompatible revisions involve changing the message type values,
  5754. * or redefining existing messages.
  5755. * Value: minor number
  5756. * - VER_MAJOR
  5757. * Bits 15:8
  5758. * Purpose: Specify the major number of the HTT message library version
  5759. * in use by the target firmware.
  5760. * The major number specifies the family of minor revisions that are
  5761. * fundamentally compatible with each other, but not with prior or
  5762. * later families.
  5763. * Value: major number
  5764. */
  5765. #define HTT_VER_CONF_MINOR_M 0x0000ff00
  5766. #define HTT_VER_CONF_MINOR_S 8
  5767. #define HTT_VER_CONF_MAJOR_M 0x00ff0000
  5768. #define HTT_VER_CONF_MAJOR_S 16
  5769. #define HTT_VER_CONF_MINOR_SET(word, value) \
  5770. do { \
  5771. HTT_CHECK_SET_VAL(HTT_VER_CONF_MINOR, value); \
  5772. (word) |= (value) << HTT_VER_CONF_MINOR_S; \
  5773. } while (0)
  5774. #define HTT_VER_CONF_MINOR_GET(word) \
  5775. (((word) & HTT_VER_CONF_MINOR_M) >> HTT_VER_CONF_MINOR_S)
  5776. #define HTT_VER_CONF_MAJOR_SET(word, value) \
  5777. do { \
  5778. HTT_CHECK_SET_VAL(HTT_VER_CONF_MAJOR, value); \
  5779. (word) |= (value) << HTT_VER_CONF_MAJOR_S; \
  5780. } while (0)
  5781. #define HTT_VER_CONF_MAJOR_GET(word) \
  5782. (((word) & HTT_VER_CONF_MAJOR_M) >> HTT_VER_CONF_MAJOR_S)
  5783. #define HTT_VER_CONF_BYTES 4
  5784. /**
  5785. * @brief - target -> host HTT Rx In order indication message
  5786. *
  5787. * @details
  5788. *
  5789. * |31 24|23 |15|14|13|12|11|10|9|8|7|6|5|4 0|
  5790. * |----------------+-------------------+---------------------+---------------|
  5791. * | peer ID | P| F| O| ext TID | msg type |
  5792. * |--------------------------------------------------------------------------|
  5793. * | MSDU count | Reserved | vdev id |
  5794. * |--------------------------------------------------------------------------|
  5795. * | MSDU 0 bus address (bits 31:0) |
  5796. #if HTT_PADDR64
  5797. * | MSDU 0 bus address (bits 63:32) |
  5798. #endif
  5799. * |--------------------------------------------------------------------------|
  5800. * | MSDU info | MSDU 0 FW Desc | MSDU 0 Length |
  5801. * |--------------------------------------------------------------------------|
  5802. * | MSDU 1 bus address (bits 31:0) |
  5803. #if HTT_PADDR64
  5804. * | MSDU 1 bus address (bits 63:32) |
  5805. #endif
  5806. * |--------------------------------------------------------------------------|
  5807. * | MSDU info | MSDU 1 FW Desc | MSDU 1 Length |
  5808. * |--------------------------------------------------------------------------|
  5809. */
  5810. /** @brief - MSDU info byte for TCP_CHECKSUM_OFFLOAD use
  5811. *
  5812. * @details
  5813. * bits
  5814. * | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
  5815. * |-----+----+-------+--------+--------+---------+---------+-----------|
  5816. * | reserved | is IP | is UDP | is TCP | is IPv6 |IP chksum| TCP/UDP |
  5817. * | | frag | | | | fail |chksum fail|
  5818. * |-----+----+-------+--------+--------+---------+---------+-----------|
  5819. * (see fw_rx_msdu_info def in wal_rx_desc.h)
  5820. */
  5821. struct htt_rx_in_ord_paddr_ind_hdr_t
  5822. {
  5823. A_UINT32 /* word 0 */
  5824. msg_type: 8,
  5825. ext_tid: 5,
  5826. offload: 1,
  5827. frag: 1,
  5828. pktlog: 1, /* tell host whether to store MSDUs referenced in this message in pktlog */
  5829. peer_id: 16;
  5830. A_UINT32 /* word 1 */
  5831. vap_id: 8,
  5832. /* NOTE:
  5833. * This reserved_1 field is not truly reserved - certain targets use
  5834. * this field internally to store debug information, and do not zero
  5835. * out the contents of the field before uploading the message to the
  5836. * host. Thus, any host-target communication supported by this field
  5837. * is limited to using values that are never used by the debug
  5838. * information stored by certain targets in the reserved_1 field.
  5839. * In particular, the targets in question don't use the value 0x3
  5840. * within bits 7:6 of this field (i.e. bits 15:14 of the A_UINT32),
  5841. * so this previously-unused value within these bits is available to
  5842. * use as the host / target PKT_CAPTURE_MODE flag.
  5843. */
  5844. reserved_1: 8, /* reserved_1a: 6, pkt_capture_mode: 2, */
  5845. /* if pkt_capture_mode == 0x3, host should
  5846. * send rx frames to monitor mode interface
  5847. */
  5848. msdu_cnt: 16;
  5849. };
  5850. struct htt_rx_in_ord_paddr_ind_msdu32_t
  5851. {
  5852. A_UINT32 dma_addr;
  5853. A_UINT32
  5854. length: 16,
  5855. fw_desc: 8,
  5856. msdu_info:8;
  5857. };
  5858. struct htt_rx_in_ord_paddr_ind_msdu64_t
  5859. {
  5860. A_UINT32 dma_addr_lo;
  5861. A_UINT32 dma_addr_hi;
  5862. A_UINT32
  5863. length: 16,
  5864. fw_desc: 8,
  5865. msdu_info:8;
  5866. };
  5867. #if HTT_PADDR64
  5868. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu64_t
  5869. #else
  5870. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu32_t
  5871. #endif
  5872. #define HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_hdr_t))
  5873. #define HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS (HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES >> 2)
  5874. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTE_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES
  5875. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORD_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS
  5876. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu64_t))
  5877. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_64 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 >> 2)
  5878. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu32_t))
  5879. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_32 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 >> 2)
  5880. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_msdu_t))
  5881. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES >> 2)
  5882. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M 0x00001f00
  5883. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S 8
  5884. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M 0x00002000
  5885. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S 13
  5886. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_M 0x00004000
  5887. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_S 14
  5888. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M 0x00008000
  5889. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S 15
  5890. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M 0xffff0000
  5891. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S 16
  5892. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M 0x000000ff
  5893. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S 0
  5894. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M 0x0000c000
  5895. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S 14
  5896. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M 0xffff0000
  5897. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S 16
  5898. /* for systems using 64-bit format for bus addresses */
  5899. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M 0xffffffff
  5900. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S 0
  5901. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M 0xffffffff
  5902. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S 0
  5903. /* for systems using 32-bit format for bus addresses */
  5904. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_M 0xffffffff
  5905. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_S 0
  5906. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M 0x0000ffff
  5907. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S 0
  5908. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M 0x00ff0000
  5909. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S 16
  5910. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M 0xff000000
  5911. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S 24
  5912. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_SET(word, value) \
  5913. do { \
  5914. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_EXT_TID, value); \
  5915. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S; \
  5916. } while (0)
  5917. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_GET(word) \
  5918. (((word) & HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M) >> HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S)
  5919. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_SET(word, value) \
  5920. do { \
  5921. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PEER_ID, value); \
  5922. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S; \
  5923. } while (0)
  5924. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_GET(word) \
  5925. (((word) & HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S)
  5926. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_SET(word, value) \
  5927. do { \
  5928. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_VAP_ID, value); \
  5929. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S; \
  5930. } while (0)
  5931. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_GET(word) \
  5932. (((word) & HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S)
  5933. /*
  5934. * If the PKT_CAPTURE_MODE flags value is MONITOR (0x3), the host should
  5935. * deliver the rx frames to the monitor mode interface.
  5936. * The HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET macro
  5937. * sets the PKT_CAPTURE_MODE flags value to MONITOR, and the
  5938. * HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET macro
  5939. * checks whether the PKT_CAPTURE_MODE flags value is MONITOR.
  5940. */
  5941. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR 0x3
  5942. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET(word) \
  5943. do { \
  5944. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE, HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR); \
  5945. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S; \
  5946. } while (0)
  5947. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET(word) \
  5948. ((((word) & HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M) >> HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S) == \
  5949. HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR)
  5950. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_SET(word, value) \
  5951. do { \
  5952. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT, value); \
  5953. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S; \
  5954. } while (0)
  5955. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_GET(word) \
  5956. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S)
  5957. /* for systems using 64-bit format for bus addresses */
  5958. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_SET(word, value) \
  5959. do { \
  5960. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_HI, value); \
  5961. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S; \
  5962. } while (0)
  5963. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_GET(word) \
  5964. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S)
  5965. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_SET(word, value) \
  5966. do { \
  5967. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_LO, value); \
  5968. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S; \
  5969. } while (0)
  5970. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_GET(word) \
  5971. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S)
  5972. /* for systems using 32-bit format for bus addresses */
  5973. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_SET(word, value) \
  5974. do { \
  5975. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR, value); \
  5976. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_S; \
  5977. } while (0)
  5978. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_GET(word) \
  5979. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_S)
  5980. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_SET(word, value) \
  5981. do { \
  5982. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN, value); \
  5983. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S; \
  5984. } while (0)
  5985. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_GET(word) \
  5986. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S)
  5987. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_SET(word, value) \
  5988. do { \
  5989. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_FW_DESC, value); \
  5990. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S; \
  5991. } while (0)
  5992. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_GET(word) \
  5993. (((word) & HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M) >> HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S)
  5994. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_SET(word, value) \
  5995. do { \
  5996. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO, value); \
  5997. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S; \
  5998. } while (0)
  5999. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_GET(word) \
  6000. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S)
  6001. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_SET(word, value) \
  6002. do { \
  6003. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_OFFLOAD, value); \
  6004. (word) |= (value) << HTT_RX_IN_ORD_IND_OFFLOAD_S; \
  6005. } while (0)
  6006. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_GET(word) \
  6007. (((word) & HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M) >> HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S)
  6008. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_SET(word, value) \
  6009. do { \
  6010. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_FRAG, value); \
  6011. (word) |= (value) << HTT_RX_IN_ORD_IND_FRAG_S; \
  6012. } while (0)
  6013. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_GET(word) \
  6014. (((word) & HTT_RX_IN_ORD_PADDR_IND_FRAG_M) >> HTT_RX_IN_ORD_PADDR_IND_FRAG_S)
  6015. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_SET(word, value) \
  6016. do { \
  6017. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKTLOG, value); \
  6018. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S; \
  6019. } while (0)
  6020. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_GET(word) \
  6021. (((word) & HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M) >> HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S)
  6022. /* definitions used within target -> host rx indication message */
  6023. PREPACK struct htt_rx_ind_hdr_prefix_t
  6024. {
  6025. A_UINT32 /* word 0 */
  6026. msg_type: 8,
  6027. ext_tid: 5,
  6028. release_valid: 1,
  6029. flush_valid: 1,
  6030. reserved0: 1,
  6031. peer_id: 16;
  6032. A_UINT32 /* word 1 */
  6033. flush_start_seq_num: 6,
  6034. flush_end_seq_num: 6,
  6035. release_start_seq_num: 6,
  6036. release_end_seq_num: 6,
  6037. num_mpdu_ranges: 8;
  6038. } POSTPACK;
  6039. #define HTT_RX_IND_HDR_PREFIX_BYTES (sizeof(struct htt_rx_ind_hdr_prefix_t))
  6040. #define HTT_RX_IND_HDR_PREFIX_SIZE32 (HTT_RX_IND_HDR_PREFIX_BYTES >> 2)
  6041. #define HTT_TGT_RSSI_INVALID 0x80
  6042. PREPACK struct htt_rx_ppdu_desc_t
  6043. {
  6044. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI_CMB 0
  6045. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_SUBMICROSEC 0
  6046. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR_CODE 0
  6047. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR 0
  6048. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE 0
  6049. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE_SEL 0
  6050. #define HTT_RX_IND_PPDU_OFFSET_WORD_END_VALID 0
  6051. #define HTT_RX_IND_PPDU_OFFSET_WORD_START_VALID 0
  6052. A_UINT32 /* word 0 */
  6053. rssi_cmb: 8,
  6054. timestamp_submicrosec: 8,
  6055. phy_err_code: 8,
  6056. phy_err: 1,
  6057. legacy_rate: 4,
  6058. legacy_rate_sel: 1,
  6059. end_valid: 1,
  6060. start_valid: 1;
  6061. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI0 1
  6062. union {
  6063. A_UINT32 /* word 1 */
  6064. rssi0_pri20: 8,
  6065. rssi0_ext20: 8,
  6066. rssi0_ext40: 8,
  6067. rssi0_ext80: 8;
  6068. A_UINT32 rssi0; /* access all 20/40/80 per-bandwidth RSSIs together */
  6069. } u0;
  6070. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI1 2
  6071. union {
  6072. A_UINT32 /* word 2 */
  6073. rssi1_pri20: 8,
  6074. rssi1_ext20: 8,
  6075. rssi1_ext40: 8,
  6076. rssi1_ext80: 8;
  6077. A_UINT32 rssi1; /* access all 20/40/80 per-bandwidth RSSIs together */
  6078. } u1;
  6079. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI2 3
  6080. union {
  6081. A_UINT32 /* word 3 */
  6082. rssi2_pri20: 8,
  6083. rssi2_ext20: 8,
  6084. rssi2_ext40: 8,
  6085. rssi2_ext80: 8;
  6086. A_UINT32 rssi2; /* access all 20/40/80 per-bandwidth RSSIs together */
  6087. } u2;
  6088. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI3 4
  6089. union {
  6090. A_UINT32 /* word 4 */
  6091. rssi3_pri20: 8,
  6092. rssi3_ext20: 8,
  6093. rssi3_ext40: 8,
  6094. rssi3_ext80: 8;
  6095. A_UINT32 rssi3; /* access all 20/40/80 per-bandwidth RSSIs together */
  6096. } u3;
  6097. #define HTT_RX_IND_PPDU_OFFSET_WORD_TSF32 5
  6098. A_UINT32 tsf32; /* word 5 */
  6099. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_MICROSEC 6
  6100. A_UINT32 timestamp_microsec; /* word 6 */
  6101. #define HTT_RX_IND_PPDU_OFFSET_WORD_PREAMBLE_TYPE 7
  6102. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A1 7
  6103. A_UINT32 /* word 7 */
  6104. vht_sig_a1: 24,
  6105. preamble_type: 8;
  6106. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A2 8
  6107. #define HTT_RX_IND_PPDU_OFFSET_WORD_SA_ANT_MATRIX 8
  6108. A_UINT32 /* word 8 */
  6109. vht_sig_a2: 24,
  6110. /* sa_ant_matrix
  6111. * For cases where a single rx chain has options to be connected to
  6112. * different rx antennas, show which rx antennas were in use during
  6113. * receipt of a given PPDU.
  6114. * This sa_ant_matrix provides a bitmask of the antennas used while
  6115. * receiving this frame.
  6116. */
  6117. sa_ant_matrix: 8;
  6118. } POSTPACK;
  6119. #define HTT_RX_PPDU_DESC_BYTES (sizeof(struct htt_rx_ppdu_desc_t))
  6120. #define HTT_RX_PPDU_DESC_SIZE32 (HTT_RX_PPDU_DESC_BYTES >> 2)
  6121. PREPACK struct htt_rx_ind_hdr_suffix_t
  6122. {
  6123. A_UINT32 /* word 0 */
  6124. fw_rx_desc_bytes: 16,
  6125. reserved0: 16;
  6126. } POSTPACK;
  6127. #define HTT_RX_IND_HDR_SUFFIX_BYTES (sizeof(struct htt_rx_ind_hdr_suffix_t))
  6128. #define HTT_RX_IND_HDR_SUFFIX_SIZE32 (HTT_RX_IND_HDR_SUFFIX_BYTES >> 2)
  6129. PREPACK struct htt_rx_ind_hdr_t
  6130. {
  6131. struct htt_rx_ind_hdr_prefix_t prefix;
  6132. struct htt_rx_ppdu_desc_t rx_ppdu_desc;
  6133. struct htt_rx_ind_hdr_suffix_t suffix;
  6134. } POSTPACK;
  6135. #define HTT_RX_IND_HDR_BYTES (sizeof(struct htt_rx_ind_hdr_t))
  6136. #define HTT_RX_IND_HDR_SIZE32 (HTT_RX_IND_HDR_BYTES >> 2)
  6137. /* confirm that HTT_RX_IND_HDR_BYTES is a multiple of 4 */
  6138. A_COMPILE_TIME_ASSERT(HTT_RX_IND_hdr_size_quantum,
  6139. (HTT_RX_IND_HDR_BYTES & 0x3) == 0);
  6140. /*
  6141. * HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET:
  6142. * the offset into the HTT rx indication message at which the
  6143. * FW rx PPDU descriptor resides
  6144. */
  6145. #define HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET HTT_RX_IND_HDR_PREFIX_BYTES
  6146. /*
  6147. * HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET:
  6148. * the offset into the HTT rx indication message at which the
  6149. * header suffix (FW rx MSDU byte count) resides
  6150. */
  6151. #define HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET \
  6152. (HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET + HTT_RX_PPDU_DESC_BYTES)
  6153. /*
  6154. * HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET:
  6155. * the offset into the HTT rx indication message at which the per-MSDU
  6156. * information starts
  6157. * Bytes 0-7 are the message header; bytes 8-11 contain the length of the
  6158. * per-MSDU information portion of the message. The per-MSDU info itself
  6159. * starts at byte 12.
  6160. */
  6161. #define HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET HTT_RX_IND_HDR_BYTES
  6162. /**
  6163. * @brief target -> host rx indication message definition
  6164. *
  6165. * @details
  6166. * The following field definitions describe the format of the rx indication
  6167. * message sent from the target to the host.
  6168. * The message consists of three major sections:
  6169. * 1. a fixed-length header
  6170. * 2. a variable-length list of firmware rx MSDU descriptors
  6171. * 3. one or more 4-octet MPDU range information elements
  6172. * The fixed length header itself has two sub-sections
  6173. * 1. the message meta-information, including identification of the
  6174. * sender and type of the received data, and a 4-octet flush/release IE
  6175. * 2. the firmware rx PPDU descriptor
  6176. *
  6177. * The format of the message is depicted below.
  6178. * in this depiction, the following abbreviations are used for information
  6179. * elements within the message:
  6180. * - SV - start valid: this flag is set if the FW rx PPDU descriptor
  6181. * elements associated with the PPDU start are valid.
  6182. * Specifically, the following fields are valid only if SV is set:
  6183. * RSSI (all variants), L, legacy rate, preamble type, service,
  6184. * VHT-SIG-A
  6185. * - EV - end valid: this flag is set if the FW rx PPDU descriptor
  6186. * elements associated with the PPDU end are valid.
  6187. * Specifically, the following fields are valid only if EV is set:
  6188. * P, PHY err code, TSF, microsec / sub-microsec timestamp
  6189. * - L - Legacy rate selector - if legacy rates are used, this flag
  6190. * indicates whether the rate is from a CCK (L == 1) or OFDM
  6191. * (L == 0) PHY.
  6192. * - P - PHY error flag - boolean indication of whether the rx frame had
  6193. * a PHY error
  6194. *
  6195. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  6196. * |----------------+-------------------+---------------------+---------------|
  6197. * | peer ID | |RV|FV| ext TID | msg type |
  6198. * |--------------------------------------------------------------------------|
  6199. * | num | release | release | flush | flush |
  6200. * | MPDU | end | start | end | start |
  6201. * | ranges | seq num | seq num | seq num | seq num |
  6202. * |==========================================================================|
  6203. * |S|E|L| legacy |P| PHY err code | sub-microsec | combined |
  6204. * |V|V| | rate | | | timestamp | RSSI |
  6205. * |--------------------------------------------------------------------------|
  6206. * | RSSI rx0 ext80 | RSSI rx0 ext40 | RSSI rx0 ext20 | RSSI rx0 pri20|
  6207. * |--------------------------------------------------------------------------|
  6208. * | RSSI rx1 ext80 | RSSI rx1 ext40 | RSSI rx1 ext20 | RSSI rx1 pri20|
  6209. * |--------------------------------------------------------------------------|
  6210. * | RSSI rx2 ext80 | RSSI rx2 ext40 | RSSI rx2 ext20 | RSSI rx2 pri20|
  6211. * |--------------------------------------------------------------------------|
  6212. * | RSSI rx3 ext80 | RSSI rx3 ext40 | RSSI rx3 ext20 | RSSI rx3 pri20|
  6213. * |--------------------------------------------------------------------------|
  6214. * | TSF LSBs |
  6215. * |--------------------------------------------------------------------------|
  6216. * | microsec timestamp |
  6217. * |--------------------------------------------------------------------------|
  6218. * | preamble type | HT-SIG / VHT-SIG-A1 |
  6219. * |--------------------------------------------------------------------------|
  6220. * | service | HT-SIG / VHT-SIG-A2 |
  6221. * |==========================================================================|
  6222. * | reserved | FW rx desc bytes |
  6223. * |--------------------------------------------------------------------------|
  6224. * | MSDU Rx | MSDU Rx | MSDU Rx | MSDU Rx |
  6225. * | desc B3 | desc B2 | desc B1 | desc B0 |
  6226. * |--------------------------------------------------------------------------|
  6227. * : : :
  6228. * |--------------------------------------------------------------------------|
  6229. * | alignment | MSDU Rx |
  6230. * | padding | desc Bn |
  6231. * |--------------------------------------------------------------------------|
  6232. * | reserved | MPDU range status | MPDU count |
  6233. * |--------------------------------------------------------------------------|
  6234. * : reserved : MPDU range status : MPDU count :
  6235. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - :
  6236. *
  6237. * Header fields:
  6238. * - MSG_TYPE
  6239. * Bits 7:0
  6240. * Purpose: identifies this as an rx indication message
  6241. * Value: 0x1
  6242. * - EXT_TID
  6243. * Bits 12:8
  6244. * Purpose: identify the traffic ID of the rx data, including
  6245. * special "extended" TID values for multicast, broadcast, and
  6246. * non-QoS data frames
  6247. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  6248. * - FLUSH_VALID (FV)
  6249. * Bit 13
  6250. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  6251. * is valid
  6252. * Value:
  6253. * 1 -> flush IE is valid and needs to be processed
  6254. * 0 -> flush IE is not valid and should be ignored
  6255. * - REL_VALID (RV)
  6256. * Bit 13
  6257. * Purpose: indicate whether the release IE (start/end sequence numbers)
  6258. * is valid
  6259. * Value:
  6260. * 1 -> release IE is valid and needs to be processed
  6261. * 0 -> release IE is not valid and should be ignored
  6262. * - PEER_ID
  6263. * Bits 31:16
  6264. * Purpose: Identify, by ID, which peer sent the rx data
  6265. * Value: ID of the peer who sent the rx data
  6266. * - FLUSH_SEQ_NUM_START
  6267. * Bits 5:0
  6268. * Purpose: Indicate the start of a series of MPDUs to flush
  6269. * Not all MPDUs within this series are necessarily valid - the host
  6270. * must check each sequence number within this range to see if the
  6271. * corresponding MPDU is actually present.
  6272. * This field is only valid if the FV bit is set.
  6273. * Value:
  6274. * The sequence number for the first MPDUs to check to flush.
  6275. * The sequence number is masked by 0x3f.
  6276. * - FLUSH_SEQ_NUM_END
  6277. * Bits 11:6
  6278. * Purpose: Indicate the end of a series of MPDUs to flush
  6279. * Value:
  6280. * The sequence number one larger than the sequence number of the
  6281. * last MPDU to check to flush.
  6282. * The sequence number is masked by 0x3f.
  6283. * Not all MPDUs within this series are necessarily valid - the host
  6284. * must check each sequence number within this range to see if the
  6285. * corresponding MPDU is actually present.
  6286. * This field is only valid if the FV bit is set.
  6287. * - REL_SEQ_NUM_START
  6288. * Bits 17:12
  6289. * Purpose: Indicate the start of a series of MPDUs to release.
  6290. * All MPDUs within this series are present and valid - the host
  6291. * need not check each sequence number within this range to see if
  6292. * the corresponding MPDU is actually present.
  6293. * This field is only valid if the RV bit is set.
  6294. * Value:
  6295. * The sequence number for the first MPDUs to check to release.
  6296. * The sequence number is masked by 0x3f.
  6297. * - REL_SEQ_NUM_END
  6298. * Bits 23:18
  6299. * Purpose: Indicate the end of a series of MPDUs to release.
  6300. * Value:
  6301. * The sequence number one larger than the sequence number of the
  6302. * last MPDU to check to release.
  6303. * The sequence number is masked by 0x3f.
  6304. * All MPDUs within this series are present and valid - the host
  6305. * need not check each sequence number within this range to see if
  6306. * the corresponding MPDU is actually present.
  6307. * This field is only valid if the RV bit is set.
  6308. * - NUM_MPDU_RANGES
  6309. * Bits 31:24
  6310. * Purpose: Indicate how many ranges of MPDUs are present.
  6311. * Each MPDU range consists of a series of contiguous MPDUs within the
  6312. * rx frame sequence which all have the same MPDU status.
  6313. * Value: 1-63 (typically a small number, like 1-3)
  6314. *
  6315. * Rx PPDU descriptor fields:
  6316. * - RSSI_CMB
  6317. * Bits 7:0
  6318. * Purpose: Combined RSSI from all active rx chains, across the active
  6319. * bandwidth.
  6320. * Value: RSSI dB units w.r.t. noise floor
  6321. * - TIMESTAMP_SUBMICROSEC
  6322. * Bits 15:8
  6323. * Purpose: high-resolution timestamp
  6324. * Value:
  6325. * Sub-microsecond time of PPDU reception.
  6326. * This timestamp ranges from [0,MAC clock MHz).
  6327. * This timestamp can be used in conjunction with TIMESTAMP_MICROSEC
  6328. * to form a high-resolution, large range rx timestamp.
  6329. * - PHY_ERR_CODE
  6330. * Bits 23:16
  6331. * Purpose:
  6332. * If the rx frame processing resulted in a PHY error, indicate what
  6333. * type of rx PHY error occurred.
  6334. * Value:
  6335. * This field is valid if the "P" (PHY_ERR) flag is set.
  6336. * TBD: document/specify the values for this field
  6337. * - PHY_ERR
  6338. * Bit 24
  6339. * Purpose: indicate whether the rx PPDU had a PHY error
  6340. * Value: 0 -> no rx PHY error, 1 -> rx PHY error encountered
  6341. * - LEGACY_RATE
  6342. * Bits 28:25
  6343. * Purpose:
  6344. * If the rx frame used a legacy rate rather than a HT or VHT rate,
  6345. * specify which rate was used.
  6346. * Value:
  6347. * The LEGACY_RATE field's value depends on the "L" (LEGACY_RATE_SEL)
  6348. * flag.
  6349. * If LEGACY_RATE_SEL is 0:
  6350. * 0x8: OFDM 48 Mbps
  6351. * 0x9: OFDM 24 Mbps
  6352. * 0xA: OFDM 12 Mbps
  6353. * 0xB: OFDM 6 Mbps
  6354. * 0xC: OFDM 54 Mbps
  6355. * 0xD: OFDM 36 Mbps
  6356. * 0xE: OFDM 18 Mbps
  6357. * 0xF: OFDM 9 Mbps
  6358. * If LEGACY_RATE_SEL is 1:
  6359. * 0x8: CCK 11 Mbps long preamble
  6360. * 0x9: CCK 5.5 Mbps long preamble
  6361. * 0xA: CCK 2 Mbps long preamble
  6362. * 0xB: CCK 1 Mbps long preamble
  6363. * 0xC: CCK 11 Mbps short preamble
  6364. * 0xD: CCK 5.5 Mbps short preamble
  6365. * 0xE: CCK 2 Mbps short preamble
  6366. * - LEGACY_RATE_SEL
  6367. * Bit 29
  6368. * Purpose: if rx used a legacy rate, specify whether it was OFDM or CCK
  6369. * Value:
  6370. * This field is valid if the PREAMBLE_TYPE field indicates the rx
  6371. * used a legacy rate.
  6372. * 0 -> OFDM, 1 -> CCK
  6373. * - END_VALID
  6374. * Bit 30
  6375. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  6376. * the start of the PPDU are valid. Specifically, the following
  6377. * fields are only valid if END_VALID is set:
  6378. * PHY_ERR, PHY_ERR_CODE, TSF32, TIMESTAMP_MICROSEC,
  6379. * TIMESTAMP_SUBMICROSEC
  6380. * Value:
  6381. * 0 -> rx PPDU desc end fields are not valid
  6382. * 1 -> rx PPDU desc end fields are valid
  6383. * - START_VALID
  6384. * Bit 31
  6385. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  6386. * the end of the PPDU are valid. Specifically, the following
  6387. * fields are only valid if START_VALID is set:
  6388. * RSSI, LEGACY_RATE_SEL, LEGACY_RATE, PREAMBLE_TYPE, SERVICE,
  6389. * VHT-SIG-A
  6390. * Value:
  6391. * 0 -> rx PPDU desc start fields are not valid
  6392. * 1 -> rx PPDU desc start fields are valid
  6393. * - RSSI0_PRI20
  6394. * Bits 7:0
  6395. * Purpose: RSSI from chain 0 on the primary 20 MHz channel
  6396. * Value: RSSI dB units w.r.t. noise floor
  6397. *
  6398. * - RSSI0_EXT20
  6399. * Bits 7:0
  6400. * Purpose: RSSI from chain 0 on the bonded extension 20 MHz channel
  6401. * (if the rx bandwidth was >= 40 MHz)
  6402. * Value: RSSI dB units w.r.t. noise floor
  6403. * - RSSI0_EXT40
  6404. * Bits 7:0
  6405. * Purpose: RSSI from chain 0 on the bonded extension 40 MHz channel
  6406. * (if the rx bandwidth was >= 80 MHz)
  6407. * Value: RSSI dB units w.r.t. noise floor
  6408. * - RSSI0_EXT80
  6409. * Bits 7:0
  6410. * Purpose: RSSI from chain 0 on the bonded extension 80 MHz channel
  6411. * (if the rx bandwidth was >= 160 MHz)
  6412. * Value: RSSI dB units w.r.t. noise floor
  6413. *
  6414. * - RSSI1_PRI20
  6415. * Bits 7:0
  6416. * Purpose: RSSI from chain 1 on the primary 20 MHz channel
  6417. * Value: RSSI dB units w.r.t. noise floor
  6418. * - RSSI1_EXT20
  6419. * Bits 7:0
  6420. * Purpose: RSSI from chain 1 on the bonded extension 20 MHz channel
  6421. * (if the rx bandwidth was >= 40 MHz)
  6422. * Value: RSSI dB units w.r.t. noise floor
  6423. * - RSSI1_EXT40
  6424. * Bits 7:0
  6425. * Purpose: RSSI from chain 1 on the bonded extension 40 MHz channel
  6426. * (if the rx bandwidth was >= 80 MHz)
  6427. * Value: RSSI dB units w.r.t. noise floor
  6428. * - RSSI1_EXT80
  6429. * Bits 7:0
  6430. * Purpose: RSSI from chain 1 on the bonded extension 80 MHz channel
  6431. * (if the rx bandwidth was >= 160 MHz)
  6432. * Value: RSSI dB units w.r.t. noise floor
  6433. *
  6434. * - RSSI2_PRI20
  6435. * Bits 7:0
  6436. * Purpose: RSSI from chain 2 on the primary 20 MHz channel
  6437. * Value: RSSI dB units w.r.t. noise floor
  6438. * - RSSI2_EXT20
  6439. * Bits 7:0
  6440. * Purpose: RSSI from chain 2 on the bonded extension 20 MHz channel
  6441. * (if the rx bandwidth was >= 40 MHz)
  6442. * Value: RSSI dB units w.r.t. noise floor
  6443. * - RSSI2_EXT40
  6444. * Bits 7:0
  6445. * Purpose: RSSI from chain 2 on the bonded extension 40 MHz channel
  6446. * (if the rx bandwidth was >= 80 MHz)
  6447. * Value: RSSI dB units w.r.t. noise floor
  6448. * - RSSI2_EXT80
  6449. * Bits 7:0
  6450. * Purpose: RSSI from chain 2 on the bonded extension 80 MHz channel
  6451. * (if the rx bandwidth was >= 160 MHz)
  6452. * Value: RSSI dB units w.r.t. noise floor
  6453. *
  6454. * - RSSI3_PRI20
  6455. * Bits 7:0
  6456. * Purpose: RSSI from chain 3 on the primary 20 MHz channel
  6457. * Value: RSSI dB units w.r.t. noise floor
  6458. * - RSSI3_EXT20
  6459. * Bits 7:0
  6460. * Purpose: RSSI from chain 3 on the bonded extension 20 MHz channel
  6461. * (if the rx bandwidth was >= 40 MHz)
  6462. * Value: RSSI dB units w.r.t. noise floor
  6463. * - RSSI3_EXT40
  6464. * Bits 7:0
  6465. * Purpose: RSSI from chain 3 on the bonded extension 40 MHz channel
  6466. * (if the rx bandwidth was >= 80 MHz)
  6467. * Value: RSSI dB units w.r.t. noise floor
  6468. * - RSSI3_EXT80
  6469. * Bits 7:0
  6470. * Purpose: RSSI from chain 3 on the bonded extension 80 MHz channel
  6471. * (if the rx bandwidth was >= 160 MHz)
  6472. * Value: RSSI dB units w.r.t. noise floor
  6473. *
  6474. * - TSF32
  6475. * Bits 31:0
  6476. * Purpose: specify the time the rx PPDU was received, in TSF units
  6477. * Value: 32 LSBs of the TSF
  6478. * - TIMESTAMP_MICROSEC
  6479. * Bits 31:0
  6480. * Purpose: specify the time the rx PPDU was received, in microsecond units
  6481. * Value: PPDU rx time, in microseconds
  6482. * - VHT_SIG_A1
  6483. * Bits 23:0
  6484. * Purpose: Provide the HT-SIG (initial 24 bits) or VHT-SIG-A1 field
  6485. * from the rx PPDU
  6486. * Value:
  6487. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  6488. * VHT-SIG-A1 data.
  6489. * If PREAMBLE_TYPE specifies HT, then this field contains the
  6490. * first 24 bits of the HT-SIG data.
  6491. * Otherwise, this field is invalid.
  6492. * Refer to the the 802.11 protocol for the definition of the
  6493. * HT-SIG and VHT-SIG-A1 fields
  6494. * - VHT_SIG_A2
  6495. * Bits 23:0
  6496. * Purpose: Provide the HT-SIG (final 24 bits) or VHT-SIG-A2 field
  6497. * from the rx PPDU
  6498. * Value:
  6499. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  6500. * VHT-SIG-A2 data.
  6501. * If PREAMBLE_TYPE specifies HT, then this field contains the
  6502. * last 24 bits of the HT-SIG data.
  6503. * Otherwise, this field is invalid.
  6504. * Refer to the the 802.11 protocol for the definition of the
  6505. * HT-SIG and VHT-SIG-A2 fields
  6506. * - PREAMBLE_TYPE
  6507. * Bits 31:24
  6508. * Purpose: indicate the PHY format of the received burst
  6509. * Value:
  6510. * 0x4: Legacy (OFDM/CCK)
  6511. * 0x8: HT
  6512. * 0x9: HT with TxBF
  6513. * 0xC: VHT
  6514. * 0xD: VHT with TxBF
  6515. * - SERVICE
  6516. * Bits 31:24
  6517. * Purpose: TBD
  6518. * Value: TBD
  6519. *
  6520. * Rx MSDU descriptor fields:
  6521. * - FW_RX_DESC_BYTES
  6522. * Bits 15:0
  6523. * Purpose: Indicate how many bytes in the Rx indication are used for
  6524. * FW Rx descriptors
  6525. *
  6526. * Payload fields:
  6527. * - MPDU_COUNT
  6528. * Bits 7:0
  6529. * Purpose: Indicate how many sequential MPDUs share the same status.
  6530. * All MPDUs within the indicated list are from the same RA-TA-TID.
  6531. * - MPDU_STATUS
  6532. * Bits 15:8
  6533. * Purpose: Indicate whether the (group of sequential) MPDU(s) were
  6534. * received successfully.
  6535. * Value:
  6536. * 0x1: success
  6537. * 0x2: FCS error
  6538. * 0x3: duplicate error
  6539. * 0x4: replay error
  6540. * 0x5: invalid peer
  6541. */
  6542. /* header fields */
  6543. #define HTT_RX_IND_EXT_TID_M 0x1f00
  6544. #define HTT_RX_IND_EXT_TID_S 8
  6545. #define HTT_RX_IND_FLUSH_VALID_M 0x2000
  6546. #define HTT_RX_IND_FLUSH_VALID_S 13
  6547. #define HTT_RX_IND_REL_VALID_M 0x4000
  6548. #define HTT_RX_IND_REL_VALID_S 14
  6549. #define HTT_RX_IND_PEER_ID_M 0xffff0000
  6550. #define HTT_RX_IND_PEER_ID_S 16
  6551. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_M 0x3f
  6552. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_S 0
  6553. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_M 0xfc0
  6554. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_S 6
  6555. #define HTT_RX_IND_REL_SEQ_NUM_START_M 0x3f000
  6556. #define HTT_RX_IND_REL_SEQ_NUM_START_S 12
  6557. #define HTT_RX_IND_REL_SEQ_NUM_END_M 0xfc0000
  6558. #define HTT_RX_IND_REL_SEQ_NUM_END_S 18
  6559. #define HTT_RX_IND_NUM_MPDU_RANGES_M 0xff000000
  6560. #define HTT_RX_IND_NUM_MPDU_RANGES_S 24
  6561. /* rx PPDU descriptor fields */
  6562. #define HTT_RX_IND_RSSI_CMB_M 0x000000ff
  6563. #define HTT_RX_IND_RSSI_CMB_S 0
  6564. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M 0x0000ff00
  6565. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S 8
  6566. #define HTT_RX_IND_PHY_ERR_CODE_M 0x00ff0000
  6567. #define HTT_RX_IND_PHY_ERR_CODE_S 16
  6568. #define HTT_RX_IND_PHY_ERR_M 0x01000000
  6569. #define HTT_RX_IND_PHY_ERR_S 24
  6570. #define HTT_RX_IND_LEGACY_RATE_M 0x1e000000
  6571. #define HTT_RX_IND_LEGACY_RATE_S 25
  6572. #define HTT_RX_IND_LEGACY_RATE_SEL_M 0x20000000
  6573. #define HTT_RX_IND_LEGACY_RATE_SEL_S 29
  6574. #define HTT_RX_IND_END_VALID_M 0x40000000
  6575. #define HTT_RX_IND_END_VALID_S 30
  6576. #define HTT_RX_IND_START_VALID_M 0x80000000
  6577. #define HTT_RX_IND_START_VALID_S 31
  6578. #define HTT_RX_IND_RSSI_PRI20_M 0x000000ff
  6579. #define HTT_RX_IND_RSSI_PRI20_S 0
  6580. #define HTT_RX_IND_RSSI_EXT20_M 0x0000ff00
  6581. #define HTT_RX_IND_RSSI_EXT20_S 8
  6582. #define HTT_RX_IND_RSSI_EXT40_M 0x00ff0000
  6583. #define HTT_RX_IND_RSSI_EXT40_S 16
  6584. #define HTT_RX_IND_RSSI_EXT80_M 0xff000000
  6585. #define HTT_RX_IND_RSSI_EXT80_S 24
  6586. #define HTT_RX_IND_VHT_SIG_A1_M 0x00ffffff
  6587. #define HTT_RX_IND_VHT_SIG_A1_S 0
  6588. #define HTT_RX_IND_VHT_SIG_A2_M 0x00ffffff
  6589. #define HTT_RX_IND_VHT_SIG_A2_S 0
  6590. #define HTT_RX_IND_PREAMBLE_TYPE_M 0xff000000
  6591. #define HTT_RX_IND_PREAMBLE_TYPE_S 24
  6592. #define HTT_RX_IND_SERVICE_M 0xff000000
  6593. #define HTT_RX_IND_SERVICE_S 24
  6594. #define HTT_RX_IND_SA_ANT_MATRIX_M 0xff000000
  6595. #define HTT_RX_IND_SA_ANT_MATRIX_S 24
  6596. /* rx MSDU descriptor fields */
  6597. #define HTT_RX_IND_FW_RX_DESC_BYTES_M 0xffff
  6598. #define HTT_RX_IND_FW_RX_DESC_BYTES_S 0
  6599. /* payload fields */
  6600. #define HTT_RX_IND_MPDU_COUNT_M 0xff
  6601. #define HTT_RX_IND_MPDU_COUNT_S 0
  6602. #define HTT_RX_IND_MPDU_STATUS_M 0xff00
  6603. #define HTT_RX_IND_MPDU_STATUS_S 8
  6604. #define HTT_RX_IND_EXT_TID_SET(word, value) \
  6605. do { \
  6606. HTT_CHECK_SET_VAL(HTT_RX_IND_EXT_TID, value); \
  6607. (word) |= (value) << HTT_RX_IND_EXT_TID_S; \
  6608. } while (0)
  6609. #define HTT_RX_IND_EXT_TID_GET(word) \
  6610. (((word) & HTT_RX_IND_EXT_TID_M) >> HTT_RX_IND_EXT_TID_S)
  6611. #define HTT_RX_IND_FLUSH_VALID_SET(word, value) \
  6612. do { \
  6613. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_VALID, value); \
  6614. (word) |= (value) << HTT_RX_IND_FLUSH_VALID_S; \
  6615. } while (0)
  6616. #define HTT_RX_IND_FLUSH_VALID_GET(word) \
  6617. (((word) & HTT_RX_IND_FLUSH_VALID_M) >> HTT_RX_IND_FLUSH_VALID_S)
  6618. #define HTT_RX_IND_REL_VALID_SET(word, value) \
  6619. do { \
  6620. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_VALID, value); \
  6621. (word) |= (value) << HTT_RX_IND_REL_VALID_S; \
  6622. } while (0)
  6623. #define HTT_RX_IND_REL_VALID_GET(word) \
  6624. (((word) & HTT_RX_IND_REL_VALID_M) >> HTT_RX_IND_REL_VALID_S)
  6625. #define HTT_RX_IND_PEER_ID_SET(word, value) \
  6626. do { \
  6627. HTT_CHECK_SET_VAL(HTT_RX_IND_PEER_ID, value); \
  6628. (word) |= (value) << HTT_RX_IND_PEER_ID_S; \
  6629. } while (0)
  6630. #define HTT_RX_IND_PEER_ID_GET(word) \
  6631. (((word) & HTT_RX_IND_PEER_ID_M) >> HTT_RX_IND_PEER_ID_S)
  6632. #define HTT_RX_IND_FW_RX_DESC_BYTES_SET(word, value) \
  6633. do { \
  6634. HTT_CHECK_SET_VAL(HTT_RX_IND_FW_RX_DESC_BYTES, value); \
  6635. (word) |= (value) << HTT_RX_IND_FW_RX_DESC_BYTES_S; \
  6636. } while (0)
  6637. #define HTT_RX_IND_FW_RX_DESC_BYTES_GET(word) \
  6638. (((word) & HTT_RX_IND_FW_RX_DESC_BYTES_M) >> HTT_RX_IND_FW_RX_DESC_BYTES_S)
  6639. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_SET(word, value) \
  6640. do { \
  6641. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_START, value); \
  6642. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_START_S; \
  6643. } while (0)
  6644. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_GET(word) \
  6645. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_START_M) >> \
  6646. HTT_RX_IND_FLUSH_SEQ_NUM_START_S)
  6647. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_SET(word, value) \
  6648. do { \
  6649. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_END, value); \
  6650. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_END_S; \
  6651. } while (0)
  6652. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_GET(word) \
  6653. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_END_M) >> \
  6654. HTT_RX_IND_FLUSH_SEQ_NUM_END_S)
  6655. #define HTT_RX_IND_REL_SEQ_NUM_START_SET(word, value) \
  6656. do { \
  6657. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_START, value); \
  6658. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_START_S; \
  6659. } while (0)
  6660. #define HTT_RX_IND_REL_SEQ_NUM_START_GET(word) \
  6661. (((word) & HTT_RX_IND_REL_SEQ_NUM_START_M) >> \
  6662. HTT_RX_IND_REL_SEQ_NUM_START_S)
  6663. #define HTT_RX_IND_REL_SEQ_NUM_END_SET(word, value) \
  6664. do { \
  6665. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_END, value); \
  6666. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_END_S; \
  6667. } while (0)
  6668. #define HTT_RX_IND_REL_SEQ_NUM_END_GET(word) \
  6669. (((word) & HTT_RX_IND_REL_SEQ_NUM_END_M) >> \
  6670. HTT_RX_IND_REL_SEQ_NUM_END_S)
  6671. #define HTT_RX_IND_NUM_MPDU_RANGES_SET(word, value) \
  6672. do { \
  6673. HTT_CHECK_SET_VAL(HTT_RX_IND_NUM_MPDU_RANGES, value); \
  6674. (word) |= (value) << HTT_RX_IND_NUM_MPDU_RANGES_S; \
  6675. } while (0)
  6676. #define HTT_RX_IND_NUM_MPDU_RANGES_GET(word) \
  6677. (((word) & HTT_RX_IND_NUM_MPDU_RANGES_M) >> \
  6678. HTT_RX_IND_NUM_MPDU_RANGES_S)
  6679. /* FW rx PPDU descriptor fields */
  6680. #define HTT_RX_IND_RSSI_CMB_SET(word, value) \
  6681. do { \
  6682. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_CMB, value); \
  6683. (word) |= (value) << HTT_RX_IND_RSSI_CMB_S; \
  6684. } while (0)
  6685. #define HTT_RX_IND_RSSI_CMB_GET(word) \
  6686. (((word) & HTT_RX_IND_RSSI_CMB_M) >> \
  6687. HTT_RX_IND_RSSI_CMB_S)
  6688. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_SET(word, value) \
  6689. do { \
  6690. HTT_CHECK_SET_VAL(HTT_RX_IND_TIMESTAMP_SUBMICROSEC, value); \
  6691. (word) |= (value) << HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S; \
  6692. } while (0)
  6693. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_GET(word) \
  6694. (((word) & HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M) >> \
  6695. HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S)
  6696. #define HTT_RX_IND_PHY_ERR_CODE_SET(word, value) \
  6697. do { \
  6698. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR_CODE, value); \
  6699. (word) |= (value) << HTT_RX_IND_PHY_ERR_CODE_S; \
  6700. } while (0)
  6701. #define HTT_RX_IND_PHY_ERR_CODE_GET(word) \
  6702. (((word) & HTT_RX_IND_PHY_ERR_CODE_M) >> \
  6703. HTT_RX_IND_PHY_ERR_CODE_S)
  6704. #define HTT_RX_IND_PHY_ERR_SET(word, value) \
  6705. do { \
  6706. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR, value); \
  6707. (word) |= (value) << HTT_RX_IND_PHY_ERR_S; \
  6708. } while (0)
  6709. #define HTT_RX_IND_PHY_ERR_GET(word) \
  6710. (((word) & HTT_RX_IND_PHY_ERR_M) >> \
  6711. HTT_RX_IND_PHY_ERR_S)
  6712. #define HTT_RX_IND_LEGACY_RATE_SET(word, value) \
  6713. do { \
  6714. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE, value); \
  6715. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_S; \
  6716. } while (0)
  6717. #define HTT_RX_IND_LEGACY_RATE_GET(word) \
  6718. (((word) & HTT_RX_IND_LEGACY_RATE_M) >> \
  6719. HTT_RX_IND_LEGACY_RATE_S)
  6720. #define HTT_RX_IND_LEGACY_RATE_SEL_SET(word, value) \
  6721. do { \
  6722. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE_SEL, value); \
  6723. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_SEL_S; \
  6724. } while (0)
  6725. #define HTT_RX_IND_LEGACY_RATE_SEL_GET(word) \
  6726. (((word) & HTT_RX_IND_LEGACY_RATE_SEL_M) >> \
  6727. HTT_RX_IND_LEGACY_RATE_SEL_S)
  6728. #define HTT_RX_IND_END_VALID_SET(word, value) \
  6729. do { \
  6730. HTT_CHECK_SET_VAL(HTT_RX_IND_END_VALID, value); \
  6731. (word) |= (value) << HTT_RX_IND_END_VALID_S; \
  6732. } while (0)
  6733. #define HTT_RX_IND_END_VALID_GET(word) \
  6734. (((word) & HTT_RX_IND_END_VALID_M) >> \
  6735. HTT_RX_IND_END_VALID_S)
  6736. #define HTT_RX_IND_START_VALID_SET(word, value) \
  6737. do { \
  6738. HTT_CHECK_SET_VAL(HTT_RX_IND_START_VALID, value); \
  6739. (word) |= (value) << HTT_RX_IND_START_VALID_S; \
  6740. } while (0)
  6741. #define HTT_RX_IND_START_VALID_GET(word) \
  6742. (((word) & HTT_RX_IND_START_VALID_M) >> \
  6743. HTT_RX_IND_START_VALID_S)
  6744. #define HTT_RX_IND_RSSI_PRI20_SET(word, value) \
  6745. do { \
  6746. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_PRI20, value); \
  6747. (word) |= (value) << HTT_RX_IND_RSSI_PRI20_S; \
  6748. } while (0)
  6749. #define HTT_RX_IND_RSSI_PRI20_GET(word) \
  6750. (((word) & HTT_RX_IND_RSSI_PRI20_M) >> \
  6751. HTT_RX_IND_RSSI_PRI20_S)
  6752. #define HTT_RX_IND_RSSI_EXT20_SET(word, value) \
  6753. do { \
  6754. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT20, value); \
  6755. (word) |= (value) << HTT_RX_IND_RSSI_EXT20_S; \
  6756. } while (0)
  6757. #define HTT_RX_IND_RSSI_EXT20_GET(word) \
  6758. (((word) & HTT_RX_IND_RSSI_EXT20_M) >> \
  6759. HTT_RX_IND_RSSI_EXT20_S)
  6760. #define HTT_RX_IND_RSSI_EXT40_SET(word, value) \
  6761. do { \
  6762. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT40, value); \
  6763. (word) |= (value) << HTT_RX_IND_RSSI_EXT40_S; \
  6764. } while (0)
  6765. #define HTT_RX_IND_RSSI_EXT40_GET(word) \
  6766. (((word) & HTT_RX_IND_RSSI_EXT40_M) >> \
  6767. HTT_RX_IND_RSSI_EXT40_S)
  6768. #define HTT_RX_IND_RSSI_EXT80_SET(word, value) \
  6769. do { \
  6770. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT80, value); \
  6771. (word) |= (value) << HTT_RX_IND_RSSI_EXT80_S; \
  6772. } while (0)
  6773. #define HTT_RX_IND_RSSI_EXT80_GET(word) \
  6774. (((word) & HTT_RX_IND_RSSI_EXT80_M) >> \
  6775. HTT_RX_IND_RSSI_EXT80_S)
  6776. #define HTT_RX_IND_VHT_SIG_A1_SET(word, value) \
  6777. do { \
  6778. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A1, value); \
  6779. (word) |= (value) << HTT_RX_IND_VHT_SIG_A1_S; \
  6780. } while (0)
  6781. #define HTT_RX_IND_VHT_SIG_A1_GET(word) \
  6782. (((word) & HTT_RX_IND_VHT_SIG_A1_M) >> \
  6783. HTT_RX_IND_VHT_SIG_A1_S)
  6784. #define HTT_RX_IND_VHT_SIG_A2_SET(word, value) \
  6785. do { \
  6786. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A2, value); \
  6787. (word) |= (value) << HTT_RX_IND_VHT_SIG_A2_S; \
  6788. } while (0)
  6789. #define HTT_RX_IND_VHT_SIG_A2_GET(word) \
  6790. (((word) & HTT_RX_IND_VHT_SIG_A2_M) >> \
  6791. HTT_RX_IND_VHT_SIG_A2_S)
  6792. #define HTT_RX_IND_PREAMBLE_TYPE_SET(word, value) \
  6793. do { \
  6794. HTT_CHECK_SET_VAL(HTT_RX_IND_PREAMBLE_TYPE, value); \
  6795. (word) |= (value) << HTT_RX_IND_PREAMBLE_TYPE_S; \
  6796. } while (0)
  6797. #define HTT_RX_IND_PREAMBLE_TYPE_GET(word) \
  6798. (((word) & HTT_RX_IND_PREAMBLE_TYPE_M) >> \
  6799. HTT_RX_IND_PREAMBLE_TYPE_S)
  6800. #define HTT_RX_IND_SERVICE_SET(word, value) \
  6801. do { \
  6802. HTT_CHECK_SET_VAL(HTT_RX_IND_SERVICE, value); \
  6803. (word) |= (value) << HTT_RX_IND_SERVICE_S; \
  6804. } while (0)
  6805. #define HTT_RX_IND_SERVICE_GET(word) \
  6806. (((word) & HTT_RX_IND_SERVICE_M) >> \
  6807. HTT_RX_IND_SERVICE_S)
  6808. #define HTT_RX_IND_SA_ANT_MATRIX_SET(word, value) \
  6809. do { \
  6810. HTT_CHECK_SET_VAL(HTT_RX_IND_SA_ANT_MATRIX, value); \
  6811. (word) |= (value) << HTT_RX_IND_SA_ANT_MATRIX_S; \
  6812. } while (0)
  6813. #define HTT_RX_IND_SA_ANT_MATRIX_GET(word) \
  6814. (((word) & HTT_RX_IND_SA_ANT_MATRIX_M) >> \
  6815. HTT_RX_IND_SA_ANT_MATRIX_S)
  6816. #define HTT_RX_IND_MPDU_COUNT_SET(word, value) \
  6817. do { \
  6818. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_COUNT, value); \
  6819. (word) |= (value) << HTT_RX_IND_MPDU_COUNT_S; \
  6820. } while (0)
  6821. #define HTT_RX_IND_MPDU_COUNT_GET(word) \
  6822. (((word) & HTT_RX_IND_MPDU_COUNT_M) >> HTT_RX_IND_MPDU_COUNT_S)
  6823. #define HTT_RX_IND_MPDU_STATUS_SET(word, value) \
  6824. do { \
  6825. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_STATUS, value); \
  6826. (word) |= (value) << HTT_RX_IND_MPDU_STATUS_S; \
  6827. } while (0)
  6828. #define HTT_RX_IND_MPDU_STATUS_GET(word) \
  6829. (((word) & HTT_RX_IND_MPDU_STATUS_M) >> HTT_RX_IND_MPDU_STATUS_S)
  6830. #define HTT_RX_IND_HL_BYTES \
  6831. (HTT_RX_IND_HDR_BYTES + \
  6832. 4 /* single FW rx MSDU descriptor */ + \
  6833. 4 /* single MPDU range information element */)
  6834. #define HTT_RX_IND_HL_SIZE32 (HTT_RX_IND_HL_BYTES >> 2)
  6835. /* Could we use one macro entry? */
  6836. #define HTT_WORD_SET(word, field, value) \
  6837. do { \
  6838. HTT_CHECK_SET_VAL(field, value); \
  6839. (word) |= ((value) << field ## _S); \
  6840. } while (0)
  6841. #define HTT_WORD_GET(word, field) \
  6842. (((word) & field ## _M) >> field ## _S)
  6843. PREPACK struct hl_htt_rx_ind_base {
  6844. A_UINT32 rx_ind_msg[HTT_RX_IND_HL_SIZE32]; /* align with LL case rx indication message, but reduced to 5 words */
  6845. } POSTPACK;
  6846. /*
  6847. * HTT_RX_IND_HL_RX_DESC_BASE_OFFSET
  6848. * Currently, we use a resv field in hl_htt_rx_ind_base to store some
  6849. * HL host needed info; refer to fw_rx_desc_base in wal_rx_desc.h.
  6850. * The field is just after the MSDU FW rx desc, and 1 byte ahead of
  6851. * htt_rx_ind_hl_rx_desc_t.
  6852. */
  6853. #define HTT_RX_IND_HL_RX_DESC_BASE_OFFSET (HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET + 1)
  6854. struct htt_rx_ind_hl_rx_desc_t {
  6855. A_UINT8 ver;
  6856. A_UINT8 len;
  6857. struct {
  6858. A_UINT8
  6859. first_msdu: 1,
  6860. last_msdu: 1,
  6861. c3_failed: 1,
  6862. c4_failed: 1,
  6863. ipv6: 1,
  6864. tcp: 1,
  6865. udp: 1,
  6866. reserved: 1;
  6867. } flags;
  6868. /* NOTE: no reserved space - don't append any new fields here */
  6869. };
  6870. #define HTT_RX_IND_HL_RX_DESC_VER_OFFSET \
  6871. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  6872. + offsetof(struct htt_rx_ind_hl_rx_desc_t, ver))
  6873. #define HTT_RX_IND_HL_RX_DESC_VER 0
  6874. #define HTT_RX_IND_HL_RX_DESC_LEN_OFFSET \
  6875. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  6876. + offsetof(struct htt_rx_ind_hl_rx_desc_t, len))
  6877. #define HTT_RX_IND_HL_FLAG_OFFSET \
  6878. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  6879. + offsetof(struct htt_rx_ind_hl_rx_desc_t, flags))
  6880. #define HTT_RX_IND_HL_FLAG_FIRST_MSDU (0x01 << 0)
  6881. #define HTT_RX_IND_HL_FLAG_LAST_MSDU (0x01 << 1)
  6882. #define HTT_RX_IND_HL_FLAG_C3_FAILED (0x01 << 2) /* L3 checksum failed */
  6883. #define HTT_RX_IND_HL_FLAG_C4_FAILED (0x01 << 3) /* L4 checksum failed */
  6884. #define HTT_RX_IND_HL_FLAG_IPV6 (0x01 << 4) /* is ipv6, or else ipv4 */
  6885. #define HTT_RX_IND_HL_FLAG_TCP (0x01 << 5) /* is tcp */
  6886. #define HTT_RX_IND_HL_FLAG_UDP (0x01 << 6) /* is udp */
  6887. /* This structure is used in HL, the basic descriptor information
  6888. * used by host. the structure is translated by FW from HW desc
  6889. * or generated by FW. But in HL monitor mode, the host would use
  6890. * the same structure with LL.
  6891. */
  6892. PREPACK struct hl_htt_rx_desc_base {
  6893. A_UINT32
  6894. seq_num:12,
  6895. encrypted:1,
  6896. chan_info_present:1,
  6897. resv0:2,
  6898. mcast_bcast:1,
  6899. fragment:1,
  6900. key_id_oct:8,
  6901. resv1:6;
  6902. A_UINT32
  6903. pn_31_0;
  6904. union {
  6905. struct {
  6906. A_UINT16 pn_47_32;
  6907. A_UINT16 pn_63_48;
  6908. } pn16;
  6909. A_UINT32 pn_63_32;
  6910. } u0;
  6911. A_UINT32
  6912. pn_95_64;
  6913. A_UINT32
  6914. pn_127_96;
  6915. } POSTPACK;
  6916. /*
  6917. * Channel information can optionally be appended after hl_htt_rx_desc_base.
  6918. * If so, the len field in htt_rx_ind_hl_rx_desc_t will be updated accordingly,
  6919. * and the chan_info_present flag in hl_htt_rx_desc_base will be set.
  6920. * Please see htt_chan_change_t for description of the fields.
  6921. */
  6922. PREPACK struct htt_chan_info_t
  6923. {
  6924. A_UINT32 primary_chan_center_freq_mhz: 16,
  6925. contig_chan1_center_freq_mhz: 16;
  6926. A_UINT32 contig_chan2_center_freq_mhz: 16,
  6927. phy_mode: 8,
  6928. reserved: 8;
  6929. } POSTPACK;
  6930. #define HTT_CHAN_INFO_SIZE sizeof(struct htt_chan_info_t)
  6931. #define HL_RX_DESC_SIZE (sizeof(struct hl_htt_rx_desc_base))
  6932. #define HL_RX_DESC_SIZE_DWORD (HL_RX_STD_DESC_SIZE >> 2)
  6933. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_M 0xfff
  6934. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_S 0
  6935. #define HTT_HL_RX_DESC_MPDU_ENC_M 0x1000
  6936. #define HTT_HL_RX_DESC_MPDU_ENC_S 12
  6937. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_M 0x2000
  6938. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_S 13
  6939. #define HTT_HL_RX_DESC_MCAST_BCAST_M 0x10000
  6940. #define HTT_HL_RX_DESC_MCAST_BCAST_S 16
  6941. #define HTT_HL_RX_DESC_FRAGMENT_M 0x20000
  6942. #define HTT_HL_RX_DESC_FRAGMENT_S 17
  6943. #define HTT_HL_RX_DESC_KEY_ID_OCT_M 0x3fc0000
  6944. #define HTT_HL_RX_DESC_KEY_ID_OCT_S 18
  6945. #define HTT_HL_RX_DESC_PN_OFFSET offsetof(struct hl_htt_rx_desc_base, pn_31_0)
  6946. #define HTT_HL_RX_DESC_PN_WORD_OFFSET (HTT_HL_RX_DESC_PN_OFFSET >> 2)
  6947. /* Channel information */
  6948. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M 0x0000ffff
  6949. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S 0
  6950. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M 0xffff0000
  6951. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S 16
  6952. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M 0x0000ffff
  6953. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S 0
  6954. #define HTT_CHAN_INFO_PHY_MODE_M 0x00ff0000
  6955. #define HTT_CHAN_INFO_PHY_MODE_S 16
  6956. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_SET(word, value) \
  6957. do { \
  6958. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ, value); \
  6959. (word) |= (value) << HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S; \
  6960. } while (0)
  6961. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_GET(word) \
  6962. (((word) & HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M) >> HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S)
  6963. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_SET(word, value) \
  6964. do { \
  6965. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ, value); \
  6966. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S; \
  6967. } while (0)
  6968. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_GET(word) \
  6969. (((word) & HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S)
  6970. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_SET(word, value) \
  6971. do { \
  6972. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ, value); \
  6973. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S; \
  6974. } while (0)
  6975. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_GET(word) \
  6976. (((word) & HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S)
  6977. #define HTT_CHAN_INFO_PHY_MODE_SET(word, value) \
  6978. do { \
  6979. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PHY_MODE, value); \
  6980. (word) |= (value) << HTT_CHAN_INFO_PHY_MODE_S; \
  6981. } while (0)
  6982. #define HTT_CHAN_INFO_PHY_MODE_GET(word) \
  6983. (((word) & HTT_CHAN_INFO_PHY_MODE_M) >> HTT_CHAN_INFO_PHY_MODE_S)
  6984. /*
  6985. * HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND
  6986. * @brief target -> host message definition for FW offloaded pkts
  6987. *
  6988. * @details
  6989. * The following field definitions describe the format of the firmware
  6990. * offload deliver message sent from the target to the host.
  6991. *
  6992. * definition for struct htt_tx_offload_deliver_ind_hdr_t
  6993. *
  6994. * |31 20|19 16|15 13|12 8|7 5|4|3|2 0|
  6995. * |----------------------------+--------+-----+---------------+-----+-+-+----|
  6996. * | reserved_1 | msg type |
  6997. * |--------------------------------------------------------------------------|
  6998. * | phy_timestamp_l32 |
  6999. * |--------------------------------------------------------------------------|
  7000. * | WORD2 (see below) |
  7001. * |--------------------------------------------------------------------------|
  7002. * | seqno | framectrl |
  7003. * |--------------------------------------------------------------------------|
  7004. * | reserved_3 | vdev_id | tid_num|
  7005. * |--------------------------------------------------------------------------|
  7006. * | reserved_4 | tx_mpdu_bytes |F|STAT|
  7007. * |--------------------------------------------------------------------------|
  7008. *
  7009. * where:
  7010. * STAT = status
  7011. * F = format (802.3 vs. 802.11)
  7012. *
  7013. * definition for word 2
  7014. *
  7015. * |31 26|25| 24 |23 | 22 |21 19|18 17|16 9|8 6|5 2|1 0|
  7016. * |--------+--+----+---+----+-----+-----+---------------------+----+-----+---|
  7017. * |reserv_2|BF|LDPC|SGI|STBC| BW | NSS | RSSI |RATE| MCS |PR |
  7018. * |--------------------------------------------------------------------------|
  7019. *
  7020. * where:
  7021. * PR = preamble
  7022. * BF = beamformed
  7023. */
  7024. PREPACK struct htt_tx_offload_deliver_ind_hdr_t
  7025. {
  7026. A_UINT32 /* word 0 */
  7027. msg_type:8, /* [ 7: 0] */
  7028. reserved_1:24; /* [31: 8] */
  7029. A_UINT32 phy_timestamp_l32; /* word 1 [31:0] */
  7030. A_UINT32 /* word 2 */
  7031. /* preamble:
  7032. * 0-OFDM,
  7033. * 1-CCk,
  7034. * 2-HT,
  7035. * 3-VHT
  7036. */
  7037. preamble: 2, /* [1:0] */
  7038. /* mcs:
  7039. * In case of HT preamble interpret
  7040. * MCS along with NSS.
  7041. * Valid values for HT are 0 to 7.
  7042. * HT mcs 0 with NSS 2 is mcs 8.
  7043. * Valid values for VHT are 0 to 9.
  7044. */
  7045. mcs: 4, /* [5:2] */
  7046. /* rate:
  7047. * This is applicable only for
  7048. * CCK and OFDM preamble type
  7049. * rate 0: OFDM 48 Mbps,
  7050. * 1: OFDM 24 Mbps,
  7051. * 2: OFDM 12 Mbps
  7052. * 3: OFDM 6 Mbps
  7053. * 4: OFDM 54 Mbps
  7054. * 5: OFDM 36 Mbps
  7055. * 6: OFDM 18 Mbps
  7056. * 7: OFDM 9 Mbps
  7057. * rate 0: CCK 11 Mbps Long
  7058. * 1: CCK 5.5 Mbps Long
  7059. * 2: CCK 2 Mbps Long
  7060. * 3: CCK 1 Mbps Long
  7061. * 4: CCK 11 Mbps Short
  7062. * 5: CCK 5.5 Mbps Short
  7063. * 6: CCK 2 Mbps Short
  7064. */
  7065. rate : 3, /* [ 8: 6] */
  7066. rssi : 8, /* [16: 9] units=dBm */
  7067. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  7068. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  7069. stbc : 1, /* [22] */
  7070. sgi : 1, /* [23] */
  7071. ldpc : 1, /* [24] */
  7072. beamformed: 1, /* [25] */
  7073. reserved_2: 6; /* [31:26] */
  7074. A_UINT32 /* word 3 */
  7075. framectrl:16, /* [15: 0] */
  7076. seqno:16; /* [31:16] */
  7077. A_UINT32 /* word 4 */
  7078. tid_num:5, /* [ 4: 0] actual TID number */
  7079. vdev_id:8, /* [12: 5] */
  7080. reserved_3:19; /* [31:13] */
  7081. A_UINT32 /* word 5 */
  7082. /* status:
  7083. * 0: tx_ok
  7084. * 1: retry
  7085. * 2: drop
  7086. * 3: filtered
  7087. * 4: abort
  7088. * 5: tid delete
  7089. * 6: sw abort
  7090. * 7: dropped by peer migration
  7091. */
  7092. status:3, /* [2:0] */
  7093. format:1, /* [3] 0: 802.3 format, 1: 802.11 format */
  7094. tx_mpdu_bytes:16, /* [19:4] */
  7095. /* Indicates retry count of offloaded/local generated Data tx frames */
  7096. tx_retry_cnt:6, /* [25:20] */
  7097. reserved_4:6; /* [31:26] */
  7098. } POSTPACK;
  7099. /* FW offload deliver ind message header fields */
  7100. /* DWORD one */
  7101. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M 0xffffffff
  7102. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S 0
  7103. /* DWORD two */
  7104. #define HTT_FW_OFFLOAD_IND_PREAMBLE_M 0x00000003
  7105. #define HTT_FW_OFFLOAD_IND_PREAMBLE_S 0
  7106. #define HTT_FW_OFFLOAD_IND_MCS_M 0x0000003c
  7107. #define HTT_FW_OFFLOAD_IND_MCS_S 2
  7108. #define HTT_FW_OFFLOAD_IND_RATE_M 0x000001c0
  7109. #define HTT_FW_OFFLOAD_IND_RATE_S 6
  7110. #define HTT_FW_OFFLOAD_IND_RSSI_M 0x0001fe00
  7111. #define HTT_FW_OFFLOAD_IND_RSSI_S 9
  7112. #define HTT_FW_OFFLOAD_IND_NSS_M 0x00060000
  7113. #define HTT_FW_OFFLOAD_IND_NSS_S 17
  7114. #define HTT_FW_OFFLOAD_IND_BW_M 0x00380000
  7115. #define HTT_FW_OFFLOAD_IND_BW_S 19
  7116. #define HTT_FW_OFFLOAD_IND_STBC_M 0x00400000
  7117. #define HTT_FW_OFFLOAD_IND_STBC_S 22
  7118. #define HTT_FW_OFFLOAD_IND_SGI_M 0x00800000
  7119. #define HTT_FW_OFFLOAD_IND_SGI_S 23
  7120. #define HTT_FW_OFFLOAD_IND_LDPC_M 0x01000000
  7121. #define HTT_FW_OFFLOAD_IND_LDPC_S 24
  7122. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_M 0x02000000
  7123. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_S 25
  7124. /* DWORD three*/
  7125. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_M 0x0000ffff
  7126. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_S 0
  7127. #define HTT_FW_OFFLOAD_IND_SEQNO_M 0xffff0000
  7128. #define HTT_FW_OFFLOAD_IND_SEQNO_S 16
  7129. /* DWORD four */
  7130. #define HTT_FW_OFFLOAD_IND_TID_NUM_M 0x0000001f
  7131. #define HTT_FW_OFFLOAD_IND_TID_NUM_S 0
  7132. #define HTT_FW_OFFLOAD_IND_VDEV_ID_M 0x00001fe0
  7133. #define HTT_FW_OFFLOAD_IND_VDEV_ID_S 5
  7134. /* DWORD five */
  7135. #define HTT_FW_OFFLOAD_IND_STATUS_M 0x00000007
  7136. #define HTT_FW_OFFLOAD_IND_STATUS_S 0
  7137. #define HTT_FW_OFFLOAD_IND_FORMAT_M 0x00000008
  7138. #define HTT_FW_OFFLOAD_IND_FORMAT_S 3
  7139. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M 0x000ffff0
  7140. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S 4
  7141. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M 0x03f00000
  7142. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S 20
  7143. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_SET(word, value) \
  7144. do { \
  7145. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32, value); \
  7146. (word) |= (value) << HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S; \
  7147. } while (0)
  7148. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_GET(word) \
  7149. (((word) & HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M) >> HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S)
  7150. #define HTT_FW_OFFLOAD_IND_PREAMBLE_SET(word, value) \
  7151. do { \
  7152. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PREAMBLE, value); \
  7153. (word) |= (value) << HTT_FW_OFFLOAD_IND_PREAMBLE_S; \
  7154. } while (0)
  7155. #define HTT_FW_OFFLOAD_IND_PREAMBLE_GET(word) \
  7156. (((word) & HTT_FW_OFFLOAD_IND_PREAMBLE_M) >> HTT_FW_OFFLOAD_IND_PREAMBLE_S)
  7157. #define HTT_FW_OFFLOAD_IND_MCS_SET(word, value) \
  7158. do { \
  7159. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_MCS, value); \
  7160. (word) |= (value) << HTT_FW_OFFLOAD_IND_MCS_S; \
  7161. } while (0)
  7162. #define HTT_FW_OFFLOAD_IND_MCS_GET(word) \
  7163. (((word) & HTT_FW_OFFLOAD_IND_MCS_M) >> HTT_FW_OFFLOAD_IND_MCS_S)
  7164. #define HTT_FW_OFFLOAD_IND_RATE_SET(word, value) \
  7165. do { \
  7166. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RATE, value); \
  7167. (word) |= (value) << HTT_FW_OFFLOAD_IND_RATE_S; \
  7168. } while (0)
  7169. #define HTT_FW_OFFLOAD_IND_RATE_GET(word) \
  7170. (((word) & HTT_FW_OFFLOAD_IND_RATE_M) >> HTT_FW_OFFLOAD_IND_RATE_S)
  7171. #define HTT_FW_OFFLOAD_IND_RSSI_SET(word, value) \
  7172. do { \
  7173. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RSSI, value); \
  7174. (word) |= (value) << HTT_FW_OFFLOAD_IND_RSSI_S; \
  7175. } while (0)
  7176. #define HTT_FW_OFFLOAD_IND_RSSI_GET(word) \
  7177. (((word) & HTT_FW_OFFLOAD_IND_RSSI_M) >> HTT_FW_OFFLOAD_IND_RSSI_S)
  7178. #define HTT_FW_OFFLOAD_IND_NSS_SET(word, value) \
  7179. do { \
  7180. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_NSS, value); \
  7181. (word) |= (value) << HTT_FW_OFFLOAD_IND_NSS_S; \
  7182. } while (0)
  7183. #define HTT_FW_OFFLOAD_IND_NSS_GET(word) \
  7184. (((word) & HTT_FW_OFFLOAD_IND_NSS_M) >> HTT_FW_OFFLOAD_IND_NSS_S)
  7185. #define HTT_FW_OFFLOAD_IND_BW_SET(word, value) \
  7186. do { \
  7187. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BW, value); \
  7188. (word) |= (value) << HTT_FW_OFFLOAD_IND_BW_S; \
  7189. } while (0)
  7190. #define HTT_FW_OFFLOAD_IND_BW_GET(word) \
  7191. (((word) & HTT_FW_OFFLOAD_IND_BW_M) >> HTT_FW_OFFLOAD_IND_BW_S)
  7192. #define HTT_FW_OFFLOAD_IND_STBC_SET(word, value) \
  7193. do { \
  7194. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STBC, value); \
  7195. (word) |= (value) << HTT_FW_OFFLOAD_IND_STBC_S; \
  7196. } while (0)
  7197. #define HTT_FW_OFFLOAD_IND_STBC_GET(word) \
  7198. (((word) & HTT_FW_OFFLOAD_IND_STBC_M) >> HTT_FW_OFFLOAD_IND_STBC_S)
  7199. #define HTT_FW_OFFLOAD_IND_SGI_SET(word, value) \
  7200. do { \
  7201. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SGI, value); \
  7202. (word) |= (value) << HTT_FW_OFFLOAD_IND_SGI_S; \
  7203. } while (0)
  7204. #define HTT_FW_OFFLOAD_IND_SGI_GET(word) \
  7205. (((word) & HTT_FW_OFFLOAD_IND_SGI_M) >> HTT_FW_OFFLOAD_IND_SGI_S)
  7206. #define HTT_FW_OFFLOAD_IND_LDPC_SET(word, value) \
  7207. do { \
  7208. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_LDPC, value); \
  7209. (word) |= (value) << HTT_FW_OFFLOAD_IND_LDPC_S; \
  7210. } while (0)
  7211. #define HTT_FW_OFFLOAD_IND_LDPC_GET(word) \
  7212. (((word) & HTT_FW_OFFLOAD_IND_LDPC_M) >> HTT_FW_OFFLOAD_IND_LDPC_S)
  7213. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_SET(word, value) \
  7214. do { \
  7215. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BEAMFORMED, value); \
  7216. (word) |= (value) << HTT_FW_OFFLOAD_IND_BEAMFORMED_S; \
  7217. } while (0)
  7218. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_GET(word) \
  7219. (((word) & HTT_FW_OFFLOAD_IND_BEAMFORMED_M) >> HTT_FW_OFFLOAD_IND_BEAMFORMED_S)
  7220. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_SET(word, value) \
  7221. do { \
  7222. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FRAMECTRL, value); \
  7223. (word) |= (value) << HTT_FW_OFFLOAD_IND_FRAMECTRL_S; \
  7224. } while (0)
  7225. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_GET(word) \
  7226. (((word) & HTT_FW_OFFLOAD_IND_FRAMECTRL_M) >> HTT_FW_OFFLOAD_IND_FRAMECTRL_S)
  7227. #define HTT_FW_OFFLOAD_IND_SEQNO_SET(word, value) \
  7228. do { \
  7229. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SEQNO, value); \
  7230. (word) |= (value) << HTT_FW_OFFLOAD_IND_SEQNO_S; \
  7231. } while (0)
  7232. #define HTT_FW_OFFLOAD_IND_SEQNO_GET(word) \
  7233. (((word) & HTT_FW_OFFLOAD_IND_SEQNO_M) >> HTT_FW_OFFLOAD_IND_SEQNO_S)
  7234. #define HTT_FW_OFFLOAD_IND_TID_NUM_SET(word, value) \
  7235. do { \
  7236. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TID_NUM, value); \
  7237. (word) |= (value) << HTT_FW_OFFLOAD_IND_TID_NUM_S; \
  7238. } while (0)
  7239. #define HTT_FW_OFFLOAD_IND_TID_NUM_GET(word) \
  7240. (((word) & HTT_FW_OFFLOAD_IND_TID_NUM_M) >> HTT_FW_OFFLOAD_IND_TID_NUM_S)
  7241. #define HTT_FW_OFFLOAD_IND_VDEV_ID_SET(word, value) \
  7242. do { \
  7243. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_VDEV_ID, value); \
  7244. (word) |= (value) << HTT_FW_OFFLOAD_IND_VDEV_ID_S; \
  7245. } while (0)
  7246. #define HTT_FW_OFFLOAD_IND_VDEV_ID_GET(word) \
  7247. (((word) & HTT_FW_OFFLOAD_IND_VDEV_ID_M) >> HTT_FW_OFFLOAD_IND_VDEV_ID_S)
  7248. #define HTT_FW_OFFLOAD_IND_STATUS_SET(word, value) \
  7249. do { \
  7250. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STATUS, value); \
  7251. (word) |= (value) << HTT_FW_OFFLOAD_IND_STATUS_S; \
  7252. } while (0)
  7253. #define HTT_FW_OFFLOAD_IND_STATUS_GET(word) \
  7254. (((word) & HTT_FW_OFFLOAD_IND_STATUS_M) >> HTT_FW_OFFLOAD_IND_STATUS_M)
  7255. #define HTT_FW_OFFLOAD_IND_FORMAT_SET(word, value) \
  7256. do { \
  7257. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FORMAT, value); \
  7258. (word) |= (value) << HTT_FW_OFFLOAD_IND_FORMAT_S; \
  7259. } while (0)
  7260. #define HTT_FW_OFFLOAD_IND_FORMAT_GET(word) \
  7261. (((word) & HTT_FW_OFFLOAD_IND_FORMAT_M) >> HTT_FW_OFFLOAD_IND_FORMAT_S)
  7262. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_SET(word, value) \
  7263. do { \
  7264. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES, value); \
  7265. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S; \
  7266. } while (0)
  7267. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_GET(word) \
  7268. (((word) & HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M) >> HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S)
  7269. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_SET(word, value) \
  7270. do { \
  7271. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_RETRY_CNT, value); \
  7272. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S; \
  7273. } while (0)
  7274. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_GET(word) \
  7275. (((word) & HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M) >> HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S)
  7276. /*
  7277. * @brief target -> host rx reorder flush message definition
  7278. *
  7279. * @details
  7280. * The following field definitions describe the format of the rx flush
  7281. * message sent from the target to the host.
  7282. * The message consists of a 4-octet header, followed by one or more
  7283. * 4-octet payload information elements.
  7284. *
  7285. * |31 24|23 8|7 0|
  7286. * |--------------------------------------------------------------|
  7287. * | TID | peer ID | msg type |
  7288. * |--------------------------------------------------------------|
  7289. * | seq num end | seq num start | MPDU status | reserved |
  7290. * |--------------------------------------------------------------|
  7291. * First DWORD:
  7292. * - MSG_TYPE
  7293. * Bits 7:0
  7294. * Purpose: identifies this as an rx flush message
  7295. * Value: 0x2
  7296. * - PEER_ID
  7297. * Bits 23:8 (only bits 18:8 actually used)
  7298. * Purpose: identify which peer's rx data is being flushed
  7299. * Value: (rx) peer ID
  7300. * - TID
  7301. * Bits 31:24 (only bits 27:24 actually used)
  7302. * Purpose: Specifies which traffic identifier's rx data is being flushed
  7303. * Value: traffic identifier
  7304. * Second DWORD:
  7305. * - MPDU_STATUS
  7306. * Bits 15:8
  7307. * Purpose:
  7308. * Indicate whether the flushed MPDUs should be discarded or processed.
  7309. * Value:
  7310. * 0x1: send the MPDUs from the rx reorder buffer to subsequent
  7311. * stages of rx processing
  7312. * other: discard the MPDUs
  7313. * It is anticipated that flush messages will always have
  7314. * MPDU status == 1, but the status flag is included for
  7315. * flexibility.
  7316. * - SEQ_NUM_START
  7317. * Bits 23:16
  7318. * Purpose:
  7319. * Indicate the start of a series of consecutive MPDUs being flushed.
  7320. * Not all MPDUs within this range are necessarily valid - the host
  7321. * must check each sequence number within this range to see if the
  7322. * corresponding MPDU is actually present.
  7323. * Value:
  7324. * The sequence number for the first MPDU in the sequence.
  7325. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  7326. * - SEQ_NUM_END
  7327. * Bits 30:24
  7328. * Purpose:
  7329. * Indicate the end of a series of consecutive MPDUs being flushed.
  7330. * Value:
  7331. * The sequence number one larger than the sequence number of the
  7332. * last MPDU being flushed.
  7333. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  7334. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] inclusive
  7335. * are to be released for further rx processing.
  7336. * Not all MPDUs within this range are necessarily valid - the host
  7337. * must check each sequence number within this range to see if the
  7338. * corresponding MPDU is actually present.
  7339. */
  7340. /* first DWORD */
  7341. #define HTT_RX_FLUSH_PEER_ID_M 0xffff00
  7342. #define HTT_RX_FLUSH_PEER_ID_S 8
  7343. #define HTT_RX_FLUSH_TID_M 0xff000000
  7344. #define HTT_RX_FLUSH_TID_S 24
  7345. /* second DWORD */
  7346. #define HTT_RX_FLUSH_MPDU_STATUS_M 0x0000ff00
  7347. #define HTT_RX_FLUSH_MPDU_STATUS_S 8
  7348. #define HTT_RX_FLUSH_SEQ_NUM_START_M 0x00ff0000
  7349. #define HTT_RX_FLUSH_SEQ_NUM_START_S 16
  7350. #define HTT_RX_FLUSH_SEQ_NUM_END_M 0xff000000
  7351. #define HTT_RX_FLUSH_SEQ_NUM_END_S 24
  7352. #define HTT_RX_FLUSH_BYTES 8
  7353. #define HTT_RX_FLUSH_PEER_ID_SET(word, value) \
  7354. do { \
  7355. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_PEER_ID, value); \
  7356. (word) |= (value) << HTT_RX_FLUSH_PEER_ID_S; \
  7357. } while (0)
  7358. #define HTT_RX_FLUSH_PEER_ID_GET(word) \
  7359. (((word) & HTT_RX_FLUSH_PEER_ID_M) >> HTT_RX_FLUSH_PEER_ID_S)
  7360. #define HTT_RX_FLUSH_TID_SET(word, value) \
  7361. do { \
  7362. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_TID, value); \
  7363. (word) |= (value) << HTT_RX_FLUSH_TID_S; \
  7364. } while (0)
  7365. #define HTT_RX_FLUSH_TID_GET(word) \
  7366. (((word) & HTT_RX_FLUSH_TID_M) >> HTT_RX_FLUSH_TID_S)
  7367. #define HTT_RX_FLUSH_MPDU_STATUS_SET(word, value) \
  7368. do { \
  7369. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_MPDU_STATUS, value); \
  7370. (word) |= (value) << HTT_RX_FLUSH_MPDU_STATUS_S; \
  7371. } while (0)
  7372. #define HTT_RX_FLUSH_MPDU_STATUS_GET(word) \
  7373. (((word) & HTT_RX_FLUSH_MPDU_STATUS_M) >> HTT_RX_FLUSH_MPDU_STATUS_S)
  7374. #define HTT_RX_FLUSH_SEQ_NUM_START_SET(word, value) \
  7375. do { \
  7376. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_START, value); \
  7377. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_START_S; \
  7378. } while (0)
  7379. #define HTT_RX_FLUSH_SEQ_NUM_START_GET(word) \
  7380. (((word) & HTT_RX_FLUSH_SEQ_NUM_START_M) >> HTT_RX_FLUSH_SEQ_NUM_START_S)
  7381. #define HTT_RX_FLUSH_SEQ_NUM_END_SET(word, value) \
  7382. do { \
  7383. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_END, value); \
  7384. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_END_S; \
  7385. } while (0)
  7386. #define HTT_RX_FLUSH_SEQ_NUM_END_GET(word) \
  7387. (((word) & HTT_RX_FLUSH_SEQ_NUM_END_M) >> HTT_RX_FLUSH_SEQ_NUM_END_S)
  7388. /*
  7389. * @brief target -> host rx pn check indication message
  7390. *
  7391. * @details
  7392. * The following field definitions describe the format of the Rx PN check
  7393. * indication message sent from the target to the host.
  7394. * The message consists of a 4-octet header, followed by the start and
  7395. * end sequence numbers to be released, followed by the PN IEs. Each PN
  7396. * IE is one octet containing the sequence number that failed the PN
  7397. * check.
  7398. *
  7399. * |31 24|23 8|7 0|
  7400. * |--------------------------------------------------------------|
  7401. * | TID | peer ID | msg type |
  7402. * |--------------------------------------------------------------|
  7403. * | Reserved | PN IE count | seq num end | seq num start|
  7404. * |--------------------------------------------------------------|
  7405. * l : PN IE 2 | PN IE 1 | PN IE 0 |
  7406. * |--------------------------------------------------------------|
  7407. * First DWORD:
  7408. * - MSG_TYPE
  7409. * Bits 7:0
  7410. * Purpose: Identifies this as an rx pn check indication message
  7411. * Value: 0x2
  7412. * - PEER_ID
  7413. * Bits 23:8 (only bits 18:8 actually used)
  7414. * Purpose: identify which peer
  7415. * Value: (rx) peer ID
  7416. * - TID
  7417. * Bits 31:24 (only bits 27:24 actually used)
  7418. * Purpose: identify traffic identifier
  7419. * Value: traffic identifier
  7420. * Second DWORD:
  7421. * - SEQ_NUM_START
  7422. * Bits 7:0
  7423. * Purpose:
  7424. * Indicates the starting sequence number of the MPDU in this
  7425. * series of MPDUs that went though PN check.
  7426. * Value:
  7427. * The sequence number for the first MPDU in the sequence.
  7428. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  7429. * - SEQ_NUM_END
  7430. * Bits 15:8
  7431. * Purpose:
  7432. * Indicates the ending sequence number of the MPDU in this
  7433. * series of MPDUs that went though PN check.
  7434. * Value:
  7435. * The sequence number one larger then the sequence number of the last
  7436. * MPDU being flushed.
  7437. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  7438. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] have been checked
  7439. * for invalid PN numbers and are ready to be released for further processing.
  7440. * Not all MPDUs within this range are necessarily valid - the host
  7441. * must check each sequence number within this range to see if the
  7442. * corresponding MPDU is actually present.
  7443. * - PN_IE_COUNT
  7444. * Bits 23:16
  7445. * Purpose:
  7446. * Used to determine the variable number of PN information elements in this
  7447. * message
  7448. *
  7449. * PN information elements:
  7450. * - PN_IE_x-
  7451. * Purpose:
  7452. * Each PN information element contains the sequence number of the MPDU that
  7453. * has failed the target PN check.
  7454. * Value:
  7455. * Contains the 6 LSBs of the 802.11 sequence number corresponding to the MPDU
  7456. * that failed the PN check.
  7457. */
  7458. /* first DWORD */
  7459. #define HTT_RX_PN_IND_PEER_ID_M 0xffff00
  7460. #define HTT_RX_PN_IND_PEER_ID_S 8
  7461. #define HTT_RX_PN_IND_TID_M 0xff000000
  7462. #define HTT_RX_PN_IND_TID_S 24
  7463. /* second DWORD */
  7464. #define HTT_RX_PN_IND_SEQ_NUM_START_M 0x000000ff
  7465. #define HTT_RX_PN_IND_SEQ_NUM_START_S 0
  7466. #define HTT_RX_PN_IND_SEQ_NUM_END_M 0x0000ff00
  7467. #define HTT_RX_PN_IND_SEQ_NUM_END_S 8
  7468. #define HTT_RX_PN_IND_PN_IE_CNT_M 0x00ff0000
  7469. #define HTT_RX_PN_IND_PN_IE_CNT_S 16
  7470. #define HTT_RX_PN_IND_BYTES 8
  7471. #define HTT_RX_PN_IND_PEER_ID_SET(word, value) \
  7472. do { \
  7473. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PEER_ID, value); \
  7474. (word) |= (value) << HTT_RX_PN_IND_PEER_ID_S; \
  7475. } while (0)
  7476. #define HTT_RX_PN_IND_PEER_ID_GET(word) \
  7477. (((word) & HTT_RX_PN_IND_PEER_ID_M) >> HTT_RX_PN_IND_PEER_ID_S)
  7478. #define HTT_RX_PN_IND_EXT_TID_SET(word, value) \
  7479. do { \
  7480. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_TID, value); \
  7481. (word) |= (value) << HTT_RX_PN_IND_TID_S; \
  7482. } while (0)
  7483. #define HTT_RX_PN_IND_EXT_TID_GET(word) \
  7484. (((word) & HTT_RX_PN_IND_TID_M) >> HTT_RX_PN_IND_TID_S)
  7485. #define HTT_RX_PN_IND_SEQ_NUM_START_SET(word, value) \
  7486. do { \
  7487. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_START, value); \
  7488. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_START_S; \
  7489. } while (0)
  7490. #define HTT_RX_PN_IND_SEQ_NUM_START_GET(word) \
  7491. (((word) & HTT_RX_PN_IND_SEQ_NUM_START_M) >> HTT_RX_PN_IND_SEQ_NUM_START_S)
  7492. #define HTT_RX_PN_IND_SEQ_NUM_END_SET(word, value) \
  7493. do { \
  7494. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_END, value); \
  7495. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_END_S; \
  7496. } while (0)
  7497. #define HTT_RX_PN_IND_SEQ_NUM_END_GET(word) \
  7498. (((word) & HTT_RX_PN_IND_SEQ_NUM_END_M) >> HTT_RX_PN_IND_SEQ_NUM_END_S)
  7499. #define HTT_RX_PN_IND_PN_IE_CNT_SET(word, value) \
  7500. do { \
  7501. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PN_IE_CNT, value); \
  7502. (word) |= (value) << HTT_RX_PN_IND_PN_IE_CNT_S; \
  7503. } while (0)
  7504. #define HTT_RX_PN_IND_PN_IE_CNT_GET(word) \
  7505. (((word) & HTT_RX_PN_IND_PN_IE_CNT_M) >> HTT_RX_PN_IND_PN_IE_CNT_S)
  7506. /*
  7507. * @brief target -> host rx offload deliver message for LL system
  7508. *
  7509. * @details
  7510. * In a low latency system this message is sent whenever the offload
  7511. * manager flushes out the packets it has coalesced in its coalescing buffer.
  7512. * The DMA of the actual packets into host memory is done before sending out
  7513. * this message. This message indicates only how many MSDUs to reap. The
  7514. * peer ID, vdev ID, tid and MSDU length are copied inline into the header
  7515. * portion of the MSDU while DMA'ing into the host memory. Unlike the packets
  7516. * DMA'd by the MAC directly into host memory these packets do not contain
  7517. * the MAC descriptors in the header portion of the packet. Instead they contain
  7518. * the peer ID, vdev ID, tid and MSDU length. Also when the host receives this
  7519. * message, the packets are delivered directly to the NW stack without going
  7520. * through the regular reorder buffering and PN checking path since it has
  7521. * already been done in target.
  7522. *
  7523. * |31 24|23 16|15 8|7 0|
  7524. * |-----------------------------------------------------------------------|
  7525. * | Total MSDU count | reserved | msg type |
  7526. * |-----------------------------------------------------------------------|
  7527. *
  7528. * @brief target -> host rx offload deliver message for HL system
  7529. *
  7530. * @details
  7531. * In a high latency system this message is sent whenever the offload manager
  7532. * flushes out the packets it has coalesced in its coalescing buffer. The
  7533. * actual packets are also carried along with this message. When the host
  7534. * receives this message, it is expected to deliver these packets to the NW
  7535. * stack directly instead of routing them through the reorder buffering and
  7536. * PN checking path since it has already been done in target.
  7537. *
  7538. * |31 24|23 16|15 8|7 0|
  7539. * |-----------------------------------------------------------------------|
  7540. * | Total MSDU count | reserved | msg type |
  7541. * |-----------------------------------------------------------------------|
  7542. * | peer ID | MSDU length |
  7543. * |-----------------------------------------------------------------------|
  7544. * | MSDU payload | FW Desc | tid | vdev ID |
  7545. * |-----------------------------------------------------------------------|
  7546. * | MSDU payload contd. |
  7547. * |-----------------------------------------------------------------------|
  7548. * | peer ID | MSDU length |
  7549. * |-----------------------------------------------------------------------|
  7550. * | MSDU payload | FW Desc | tid | vdev ID |
  7551. * |-----------------------------------------------------------------------|
  7552. * | MSDU payload contd. |
  7553. * |-----------------------------------------------------------------------|
  7554. *
  7555. */
  7556. /* first DWORD */
  7557. #define HTT_RX_OFFLOAD_DELIVER_IND_HDR_BYTES 4
  7558. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_HDR_BYTES 7
  7559. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M 0xffff0000
  7560. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S 16
  7561. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M 0x0000ffff
  7562. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S 0
  7563. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M 0xffff0000
  7564. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S 16
  7565. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M 0x000000ff
  7566. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S 0
  7567. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M 0x0000ff00
  7568. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S 8
  7569. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M 0x00ff0000
  7570. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S 16
  7571. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_GET(word) \
  7572. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S)
  7573. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_SET(word, value) \
  7574. do { \
  7575. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT, value); \
  7576. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S; \
  7577. } while (0)
  7578. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_GET(word) \
  7579. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S)
  7580. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_SET(word, value) \
  7581. do { \
  7582. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN, value); \
  7583. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S; \
  7584. } while (0)
  7585. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_GET(word) \
  7586. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S)
  7587. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_SET(word, value) \
  7588. do { \
  7589. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID, value); \
  7590. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S; \
  7591. } while (0)
  7592. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_GET(word) \
  7593. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S)
  7594. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_SET(word, value) \
  7595. do { \
  7596. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID, value); \
  7597. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S; \
  7598. } while (0)
  7599. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_GET(word) \
  7600. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S)
  7601. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_SET(word, value) \
  7602. do { \
  7603. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID, value); \
  7604. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S; \
  7605. } while (0)
  7606. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_GET(word) \
  7607. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S)
  7608. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_SET(word, value) \
  7609. do { \
  7610. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC, value); \
  7611. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S; \
  7612. } while (0)
  7613. /**
  7614. * @brief target -> host rx peer map/unmap message definition
  7615. *
  7616. * @details
  7617. * The following diagram shows the format of the rx peer map message sent
  7618. * from the target to the host. This layout assumes the target operates
  7619. * as little-endian.
  7620. *
  7621. * This message always contains a SW peer ID. The main purpose of the
  7622. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  7623. * with, so that the host can use that peer ID to determine which peer
  7624. * transmitted the rx frame. This SW peer ID is sometimes also used for
  7625. * other purposes, such as identifying during tx completions which peer
  7626. * the tx frames in question were transmitted to.
  7627. *
  7628. * In certain generations of chips, the peer map message also contains
  7629. * a HW peer ID. This HW peer ID is used during rx --> tx frame forwarding
  7630. * to identify which peer the frame needs to be forwarded to (i.e. the
  7631. * peer assocated with the Destination MAC Address within the packet),
  7632. * and particularly which vdev needs to transmit the frame (for cases
  7633. * of inter-vdev rx --> tx forwarding). The HW peer id here is the same
  7634. * meaning as AST_INDEX_0.
  7635. * This DA-based peer ID that is provided for certain rx frames
  7636. * (the rx frames that need to be re-transmitted as tx frames)
  7637. * is the ID that the HW uses for referring to the peer in question,
  7638. * rather than the peer ID that the SW+FW use to refer to the peer.
  7639. *
  7640. *
  7641. * |31 24|23 16|15 8|7 0|
  7642. * |-----------------------------------------------------------------------|
  7643. * | SW peer ID | VDEV ID | msg type |
  7644. * |-----------------------------------------------------------------------|
  7645. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  7646. * |-----------------------------------------------------------------------|
  7647. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  7648. * |-----------------------------------------------------------------------|
  7649. *
  7650. *
  7651. * The following diagram shows the format of the rx peer unmap message sent
  7652. * from the target to the host.
  7653. *
  7654. * |31 24|23 16|15 8|7 0|
  7655. * |-----------------------------------------------------------------------|
  7656. * | SW peer ID | VDEV ID | msg type |
  7657. * |-----------------------------------------------------------------------|
  7658. *
  7659. * The following field definitions describe the format of the rx peer map
  7660. * and peer unmap messages sent from the target to the host.
  7661. * - MSG_TYPE
  7662. * Bits 7:0
  7663. * Purpose: identifies this as an rx peer map or peer unmap message
  7664. * Value: peer map -> 0x3, peer unmap -> 0x4
  7665. * - VDEV_ID
  7666. * Bits 15:8
  7667. * Purpose: Indicates which virtual device the peer is associated
  7668. * with.
  7669. * Value: vdev ID (used in the host to look up the vdev object)
  7670. * - PEER_ID (a.k.a. SW_PEER_ID)
  7671. * Bits 31:16
  7672. * Purpose: The peer ID (index) that WAL is allocating (map) or
  7673. * freeing (unmap)
  7674. * Value: (rx) peer ID
  7675. * - MAC_ADDR_L32 (peer map only)
  7676. * Bits 31:0
  7677. * Purpose: Identifies which peer node the peer ID is for.
  7678. * Value: lower 4 bytes of peer node's MAC address
  7679. * - MAC_ADDR_U16 (peer map only)
  7680. * Bits 15:0
  7681. * Purpose: Identifies which peer node the peer ID is for.
  7682. * Value: upper 2 bytes of peer node's MAC address
  7683. * - HW_PEER_ID
  7684. * Bits 31:16
  7685. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  7686. * address, so for rx frames marked for rx --> tx forwarding, the
  7687. * host can determine from the HW peer ID provided as meta-data with
  7688. * the rx frame which peer the frame is supposed to be forwarded to.
  7689. * Value: ID used by the MAC HW to identify the peer
  7690. */
  7691. #define HTT_RX_PEER_MAP_VDEV_ID_M 0xff00
  7692. #define HTT_RX_PEER_MAP_VDEV_ID_S 8
  7693. #define HTT_RX_PEER_MAP_PEER_ID_M 0xffff0000
  7694. #define HTT_RX_PEER_MAP_PEER_ID_S 16
  7695. #define HTT_RX_PEER_MAP_SW_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M /* alias */
  7696. #define HTT_RX_PEER_MAP_SW_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S /* alias */
  7697. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  7698. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_S 0
  7699. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_M 0xffff
  7700. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_S 0
  7701. #define HTT_RX_PEER_MAP_HW_PEER_ID_M 0xffff0000
  7702. #define HTT_RX_PEER_MAP_HW_PEER_ID_S 16
  7703. #define HTT_RX_PEER_MAP_VAP_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET /* deprecated */
  7704. #define HTT_RX_PEER_MAP_VDEV_ID_SET(word, value) \
  7705. do { \
  7706. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_VDEV_ID, value); \
  7707. (word) |= (value) << HTT_RX_PEER_MAP_VDEV_ID_S; \
  7708. } while (0)
  7709. #define HTT_RX_PEER_MAP_VAP_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET /* deprecated */
  7710. #define HTT_RX_PEER_MAP_VDEV_ID_GET(word) \
  7711. (((word) & HTT_RX_PEER_MAP_VDEV_ID_M) >> HTT_RX_PEER_MAP_VDEV_ID_S)
  7712. #define HTT_RX_PEER_MAP_PEER_ID_SET(word, value) \
  7713. do { \
  7714. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  7715. (word) |= (value) << HTT_RX_PEER_MAP_PEER_ID_S; \
  7716. } while (0)
  7717. #define HTT_RX_PEER_MAP_PEER_ID_GET(word) \
  7718. (((word) & HTT_RX_PEER_MAP_PEER_ID_M) >> HTT_RX_PEER_MAP_PEER_ID_S)
  7719. #define HTT_RX_PEER_MAP_SW_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET /* alias */
  7720. #define HTT_RX_PEER_MAP_SW_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET /* alias */
  7721. #define HTT_RX_PEER_MAP_HW_PEER_ID_SET(word, value) \
  7722. do { \
  7723. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_HW_PEER_ID, value); \
  7724. (word) |= (value) << HTT_RX_PEER_MAP_HW_PEER_ID_S; \
  7725. } while (0)
  7726. #define HTT_RX_PEER_MAP_HW_PEER_ID_GET(word) \
  7727. (((word) & HTT_RX_PEER_MAP_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_HW_PEER_ID_S)
  7728. #define HTT_RX_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  7729. #define HTT_RX_PEER_MAP_HW_PEER_ID_OFFSET 8 /* bytes */
  7730. #define HTT_RX_PEER_MAP_BYTES 12
  7731. #define HTT_RX_PEER_UNMAP_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M
  7732. #define HTT_RX_PEER_UNMAP_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S
  7733. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_M HTT_RX_PEER_MAP_SW_PEER_ID_M
  7734. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_S HTT_RX_PEER_MAP_SW_PEER_ID_S
  7735. #define HTT_RX_PEER_UNMAP_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET
  7736. #define HTT_RX_PEER_UNMAP_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET
  7737. #define HTT_RX_PEER_UNMAP_VDEV_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET
  7738. #define HTT_RX_PEER_UNMAP_VDEV_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET
  7739. #define HTT_RX_PEER_UNMAP_BYTES 4
  7740. /**
  7741. * @brief target -> host rx peer map V2 message definition
  7742. *
  7743. * @details
  7744. * The following diagram shows the format of the rx peer map v2 message sent
  7745. * from the target to the host. This layout assumes the target operates
  7746. * as little-endian.
  7747. *
  7748. * This message always contains a SW peer ID. The main purpose of the
  7749. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  7750. * with, so that the host can use that peer ID to determine which peer
  7751. * transmitted the rx frame. This SW peer ID is sometimes also used for
  7752. * other purposes, such as identifying during tx completions which peer
  7753. * the tx frames in question were transmitted to.
  7754. *
  7755. * The peer map v2 message also contains a HW peer ID. This HW peer ID
  7756. * is used during rx --> tx frame forwarding to identify which peer the
  7757. * frame needs to be forwarded to (i.e. the peer assocated with the
  7758. * Destination MAC Address within the packet), and particularly which vdev
  7759. * needs to transmit the frame (for cases of inter-vdev rx --> tx forwarding).
  7760. * This DA-based peer ID that is provided for certain rx frames
  7761. * (the rx frames that need to be re-transmitted as tx frames)
  7762. * is the ID that the HW uses for referring to the peer in question,
  7763. * rather than the peer ID that the SW+FW use to refer to the peer.
  7764. *
  7765. * The HW peer id here is the same meaning as AST_INDEX_0.
  7766. * Some chips support up to 4 AST indices per peer: AST_INDEX_0, AST_INDEX_1,
  7767. * AST_INDEX_2, and AST_INDEX_3. AST 0 is always valid; for AST 1 through
  7768. * AST 3, check the AST_VALID_MASK(3) to see if the corresponding extension
  7769. * AST is valid.
  7770. *
  7771. * |31 28|27 24|23 20|19 17|16|15 8|7 0|
  7772. * |-----------------------------------------------------------------------|
  7773. * | SW peer ID | VDEV ID | msg type |
  7774. * |-----------------------------------------------------------------------|
  7775. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  7776. * |-----------------------------------------------------------------------|
  7777. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  7778. * |-----------------------------------------------------------------------|
  7779. * | Reserved_20_31 |ASTVM|NH| AST Hash Value |
  7780. * |-----------------------------------------------------------------------|
  7781. * | ASTFM3 | ASTFM2 | ASTFM1 | ASTFM0 | AST index 1 |
  7782. * |-----------------------------------------------------------------------|
  7783. * |TID valid low pri| TID valid hi pri| AST index 2 |
  7784. * |-----------------------------------------------------------------------|
  7785. * | Reserved_1 | AST index 3 |
  7786. * |-----------------------------------------------------------------------|
  7787. * | Reserved_2 |
  7788. * |-----------------------------------------------------------------------|
  7789. * Where:
  7790. * NH = Next Hop
  7791. * ASTVM = AST valid mask
  7792. * ASTFM = AST flow mask
  7793. *
  7794. * The following field definitions describe the format of the rx peer map v2
  7795. * messages sent from the target to the host.
  7796. * - MSG_TYPE
  7797. * Bits 7:0
  7798. * Purpose: identifies this as an rx peer map v2 message
  7799. * Value: peer map v2 -> 0x1e
  7800. * - VDEV_ID
  7801. * Bits 15:8
  7802. * Purpose: Indicates which virtual device the peer is associated with.
  7803. * Value: vdev ID (used in the host to look up the vdev object)
  7804. * - SW_PEER_ID
  7805. * Bits 31:16
  7806. * Purpose: The peer ID (index) that WAL is allocating
  7807. * Value: (rx) peer ID
  7808. * - MAC_ADDR_L32
  7809. * Bits 31:0
  7810. * Purpose: Identifies which peer node the peer ID is for.
  7811. * Value: lower 4 bytes of peer node's MAC address
  7812. * - MAC_ADDR_U16
  7813. * Bits 15:0
  7814. * Purpose: Identifies which peer node the peer ID is for.
  7815. * Value: upper 2 bytes of peer node's MAC address
  7816. * - HW_PEER_ID / AST_INDEX_0
  7817. * Bits 31:16
  7818. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  7819. * address, so for rx frames marked for rx --> tx forwarding, the
  7820. * host can determine from the HW peer ID provided as meta-data with
  7821. * the rx frame which peer the frame is supposed to be forwarded to.
  7822. * Value: ID used by the MAC HW to identify the peer
  7823. * - AST_HASH_VALUE
  7824. * Bits 15:0
  7825. * Purpose: Indicates AST Hash value is required for the TCL AST index
  7826. * override feature.
  7827. * - NEXT_HOP
  7828. * Bit 16
  7829. * Purpose: Bit indicates that a next_hop AST entry is used for WDS
  7830. * (Wireless Distribution System).
  7831. * - AST_VALID_MASK
  7832. * Bits 19:17
  7833. * Purpose: Indicate if the AST 1 through AST 3 are valid
  7834. * - AST_INDEX_1
  7835. * Bits 15:0
  7836. * Purpose: indicate the second AST index for this peer
  7837. * - AST_0_FLOW_MASK
  7838. * Bits 19:16
  7839. * Purpose: identify the which flow the AST 0 entry corresponds to.
  7840. * - AST_1_FLOW_MASK
  7841. * Bits 23:20
  7842. * Purpose: identify the which flow the AST 1 entry corresponds to.
  7843. * - AST_2_FLOW_MASK
  7844. * Bits 27:24
  7845. * Purpose: identify the which flow the AST 2 entry corresponds to.
  7846. * - AST_3_FLOW_MASK
  7847. * Bits 31:28
  7848. * Purpose: identify the which flow the AST 3 entry corresponds to.
  7849. * - AST_INDEX_2
  7850. * Bits 15:0
  7851. * Purpose: indicate the third AST index for this peer
  7852. * - TID_VALID_HI_PRI
  7853. * Bits 23:16
  7854. * Purpose: identify if this peer's TIDs 0-7 support HI priority flow
  7855. * - TID_VALID_LOW_PRI
  7856. * Bits 31:24
  7857. * Purpose: identify if this peer's TIDs 0-7 support Low priority flow
  7858. * - AST_INDEX_3
  7859. * Bits 15:0
  7860. * Purpose: indicate the fourth AST index for this peer
  7861. */
  7862. #define HTT_RX_PEER_MAP_V2_VDEV_ID_M 0xff00
  7863. #define HTT_RX_PEER_MAP_V2_VDEV_ID_S 8
  7864. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_M 0xffff0000
  7865. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_S 16
  7866. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M 0xffffffff
  7867. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S 0
  7868. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M 0xffff
  7869. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S 0
  7870. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_M 0xffff0000
  7871. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_S 16
  7872. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M 0x0000ffff
  7873. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S 0
  7874. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_M 0x00010000
  7875. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_S 16
  7876. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M 0x000e0000
  7877. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S 17
  7878. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_M 0xffff
  7879. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_S 0
  7880. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M 0x000f0000
  7881. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S 16
  7882. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M 0x00f00000
  7883. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S 20
  7884. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M 0x0f000000
  7885. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S 24
  7886. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M 0xf0000000
  7887. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S 28
  7888. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_M 0xffff
  7889. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_S 0
  7890. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M 0x00ff0000
  7891. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S 16
  7892. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M 0xff000000
  7893. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S 24
  7894. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_M 0xffff
  7895. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_S 0
  7896. #define HTT_RX_PEER_MAP_V2_VDEV_ID_SET(word, value) \
  7897. do { \
  7898. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_VDEV_ID, value); \
  7899. (word) |= (value) << HTT_RX_PEER_MAP_V2_VDEV_ID_S; \
  7900. } while (0)
  7901. #define HTT_RX_PEER_MAP_V2_VDEV_ID_GET(word) \
  7902. (((word) & HTT_RX_PEER_MAP_V2_VDEV_ID_M) >> HTT_RX_PEER_MAP_V2_VDEV_ID_S)
  7903. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET(word, value) \
  7904. do { \
  7905. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_SW_PEER_ID, value); \
  7906. (word) |= (value) << HTT_RX_PEER_MAP_V2_SW_PEER_ID_S; \
  7907. } while (0)
  7908. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET(word) \
  7909. (((word) & HTT_RX_PEER_MAP_V2_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_SW_PEER_ID_S)
  7910. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_SET(word, value) \
  7911. do { \
  7912. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_HW_PEER_ID, value); \
  7913. (word) |= (value) << HTT_RX_PEER_MAP_V2_HW_PEER_ID_S; \
  7914. } while (0)
  7915. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_GET(word) \
  7916. (((word) & HTT_RX_PEER_MAP_V2_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_HW_PEER_ID_S)
  7917. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_SET(word, value) \
  7918. do { \
  7919. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_HASH_VALUE, value); \
  7920. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S; \
  7921. } while (0)
  7922. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_GET(word) \
  7923. (((word) & HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S)
  7924. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_SET(word, value) \
  7925. do { \
  7926. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_NEXT_HOP, value); \
  7927. (word) |= (value) << HTT_RX_PEER_MAP_V2_NEXT_HOP_S; \
  7928. } while (0)
  7929. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_GET(word) \
  7930. (((word) & HTT_RX_PEER_MAP_V2_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V2_NEXT_HOP_S)
  7931. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_SET(word, value) \
  7932. do { \
  7933. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_VALID_MASK, value); \
  7934. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S; \
  7935. } while (0)
  7936. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_GET(word) \
  7937. (((word) & HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S)
  7938. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_SET(word, value) \
  7939. do { \
  7940. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_1, value); \
  7941. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_1_S; \
  7942. } while (0)
  7943. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_GET(word) \
  7944. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_1_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_1_S)
  7945. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_SET(word, value) \
  7946. do { \
  7947. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK, value); \
  7948. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S; \
  7949. } while (0)
  7950. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_GET(word) \
  7951. (((word) & HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S)
  7952. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_SET(word, value) \
  7953. do { \
  7954. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK, value); \
  7955. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S; \
  7956. } while (0)
  7957. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_GET(word) \
  7958. (((word) & HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S)
  7959. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_SET(word, value) \
  7960. do { \
  7961. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK, value); \
  7962. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S; \
  7963. } while (0)
  7964. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_GET(word) \
  7965. (((word) & HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S)
  7966. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_SET(word, value) \
  7967. do { \
  7968. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK, value); \
  7969. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S; \
  7970. } while (0)
  7971. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_GET(word) \
  7972. (((word) & HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S)
  7973. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_SET(word, value) \
  7974. do { \
  7975. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_2, value); \
  7976. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_2_S; \
  7977. } while (0)
  7978. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_GET(word) \
  7979. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_2_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_2_S)
  7980. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_SET(word, value) \
  7981. do { \
  7982. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI, value); \
  7983. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S; \
  7984. } while (0)
  7985. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_GET(word) \
  7986. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S)
  7987. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_SET(word, value) \
  7988. do { \
  7989. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI, value); \
  7990. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S; \
  7991. } while (0)
  7992. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_GET(word) \
  7993. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S)
  7994. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_SET(word, value) \
  7995. do { \
  7996. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_3, value); \
  7997. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_3_S; \
  7998. } while (0)
  7999. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_GET(word) \
  8000. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_3_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_3_S)
  8001. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  8002. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_OFFSET 8 /* bytes */
  8003. #define HTT_RX_PEER_MAP_V2_AST_HASH_INDEX_OFFSET 12 /* bytes */
  8004. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_OFFSET 12 /* bytes */
  8005. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_OFFSET 12 /* bytes */
  8006. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_OFFSET 16 /* bytes */
  8007. #define HTT_RX_PEER_MAP_V2_AST_X_FLOW_MASK_OFFSET 16 /* bytes */
  8008. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_OFFSET 20 /* bytes */
  8009. #define HTT_RX_PEER_MAP_V2_TID_VALID_LO_PRI_OFFSET 20 /* bytes */
  8010. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_OFFSET 20 /* bytes */
  8011. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_OFFSET 24 /* bytes */
  8012. #define HTT_RX_PEER_MAP_V2_BYTES 32
  8013. /**
  8014. * @brief target -> host rx peer unmap V2 message definition
  8015. *
  8016. *
  8017. * The following diagram shows the format of the rx peer unmap message sent
  8018. * from the target to the host.
  8019. *
  8020. * |31 24|23 16|15 8|7 0|
  8021. * |-----------------------------------------------------------------------|
  8022. * | SW peer ID | VDEV ID | msg type |
  8023. * |-----------------------------------------------------------------------|
  8024. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  8025. * |-----------------------------------------------------------------------|
  8026. * | Reserved_17_31 | Next Hop | MAC addr 5 | MAC addr 4 |
  8027. * |-----------------------------------------------------------------------|
  8028. * | Peer Delete Duration |
  8029. * |-----------------------------------------------------------------------|
  8030. * | Reserved_0 |
  8031. * |-----------------------------------------------------------------------|
  8032. * | Reserved_1 |
  8033. * |-----------------------------------------------------------------------|
  8034. * | Reserved_2 |
  8035. * |-----------------------------------------------------------------------|
  8036. *
  8037. *
  8038. * The following field definitions describe the format of the rx peer unmap
  8039. * messages sent from the target to the host.
  8040. * - MSG_TYPE
  8041. * Bits 7:0
  8042. * Purpose: identifies this as an rx peer unmap v2 message
  8043. * Value: peer unmap v2 -> 0x1f
  8044. * - VDEV_ID
  8045. * Bits 15:8
  8046. * Purpose: Indicates which virtual device the peer is associated
  8047. * with.
  8048. * Value: vdev ID (used in the host to look up the vdev object)
  8049. * - SW_PEER_ID
  8050. * Bits 31:16
  8051. * Purpose: The peer ID (index) that WAL is freeing
  8052. * Value: (rx) peer ID
  8053. * - MAC_ADDR_L32
  8054. * Bits 31:0
  8055. * Purpose: Identifies which peer node the peer ID is for.
  8056. * Value: lower 4 bytes of peer node's MAC address
  8057. * - MAC_ADDR_U16
  8058. * Bits 15:0
  8059. * Purpose: Identifies which peer node the peer ID is for.
  8060. * Value: upper 2 bytes of peer node's MAC address
  8061. * - NEXT_HOP
  8062. * Bits 16
  8063. * Purpose: Bit indicates next_hop AST entry used for WDS
  8064. * (Wireless Distribution System).
  8065. * - PEER_DELETE_DURATION
  8066. * Bits 31:0
  8067. * Purpose: Time taken to delete peer, in msec,
  8068. * Used for monitoring / debugging PEER delete response delay
  8069. */
  8070. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_M HTT_RX_PEER_MAP_V2_VDEV_ID_M
  8071. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_S HTT_RX_PEER_MAP_V2_VDEV_ID_S
  8072. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_M HTT_RX_PEER_MAP_V2_SW_PEER_ID_M
  8073. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_S HTT_RX_PEER_MAP_V2_SW_PEER_ID_S
  8074. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_M HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M
  8075. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_S HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S
  8076. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_M HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M
  8077. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_S HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S
  8078. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_M HTT_RX_PEER_MAP_V2_NEXT_HOP_M
  8079. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_S HTT_RX_PEER_MAP_V2_NEXT_HOP_S
  8080. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M 0xffffffff
  8081. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S 0
  8082. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_SET HTT_RX_PEER_MAP_V2_VDEV_ID_SET
  8083. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_GET HTT_RX_PEER_MAP_V2_VDEV_ID_GET
  8084. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_SET HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET
  8085. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_GET HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET
  8086. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_SET HTT_RX_PEER_MAP_V2_NEXT_HOP_SET
  8087. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_GET HTT_RX_PEER_MAP_V2_NEXT_HOP_GET
  8088. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_SET(word, value) \
  8089. do { \
  8090. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION, value); \
  8091. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S; \
  8092. } while (0)
  8093. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_GET(word) \
  8094. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M) >> HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S)
  8095. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  8096. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_OFFSET 8 /* bytes */
  8097. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_OFFSET 12 /* bytes */
  8098. #define HTT_RX_PEER_UNMAP_V2_BYTES 28
  8099. /**
  8100. * @brief target -> host message specifying security parameters
  8101. *
  8102. * @details
  8103. * The following diagram shows the format of the security specification
  8104. * message sent from the target to the host.
  8105. * This security specification message tells the host whether a PN check is
  8106. * necessary on rx data frames, and if so, how large the PN counter is.
  8107. * This message also tells the host about the security processing to apply
  8108. * to defragmented rx frames - specifically, whether a Message Integrity
  8109. * Check is required, and the Michael key to use.
  8110. *
  8111. * |31 24|23 16|15|14 8|7 0|
  8112. * |-----------------------------------------------------------------------|
  8113. * | peer ID | U| security type | msg type |
  8114. * |-----------------------------------------------------------------------|
  8115. * | Michael Key K0 |
  8116. * |-----------------------------------------------------------------------|
  8117. * | Michael Key K1 |
  8118. * |-----------------------------------------------------------------------|
  8119. * | WAPI RSC Low0 |
  8120. * |-----------------------------------------------------------------------|
  8121. * | WAPI RSC Low1 |
  8122. * |-----------------------------------------------------------------------|
  8123. * | WAPI RSC Hi0 |
  8124. * |-----------------------------------------------------------------------|
  8125. * | WAPI RSC Hi1 |
  8126. * |-----------------------------------------------------------------------|
  8127. *
  8128. * The following field definitions describe the format of the security
  8129. * indication message sent from the target to the host.
  8130. * - MSG_TYPE
  8131. * Bits 7:0
  8132. * Purpose: identifies this as a security specification message
  8133. * Value: 0xb
  8134. * - SEC_TYPE
  8135. * Bits 14:8
  8136. * Purpose: specifies which type of security applies to the peer
  8137. * Value: htt_sec_type enum value
  8138. * - UNICAST
  8139. * Bit 15
  8140. * Purpose: whether this security is applied to unicast or multicast data
  8141. * Value: 1 -> unicast, 0 -> multicast
  8142. * - PEER_ID
  8143. * Bits 31:16
  8144. * Purpose: The ID number for the peer the security specification is for
  8145. * Value: peer ID
  8146. * - MICHAEL_KEY_K0
  8147. * Bits 31:0
  8148. * Purpose: 4-byte word that forms the 1st half of the TKIP Michael key
  8149. * Value: Michael Key K0 (if security type is TKIP)
  8150. * - MICHAEL_KEY_K1
  8151. * Bits 31:0
  8152. * Purpose: 4-byte word that forms the 2nd half of the TKIP Michael key
  8153. * Value: Michael Key K1 (if security type is TKIP)
  8154. * - WAPI_RSC_LOW0
  8155. * Bits 31:0
  8156. * Purpose: 4-byte word that forms the 1st quarter of the 16 byte WAPI RSC
  8157. * Value: WAPI RSC Low0 (if security type is WAPI)
  8158. * - WAPI_RSC_LOW1
  8159. * Bits 31:0
  8160. * Purpose: 4-byte word that forms the 2nd quarter of the 16 byte WAPI RSC
  8161. * Value: WAPI RSC Low1 (if security type is WAPI)
  8162. * - WAPI_RSC_HI0
  8163. * Bits 31:0
  8164. * Purpose: 4-byte word that forms the 3rd quarter of the 16 byte WAPI RSC
  8165. * Value: WAPI RSC Hi0 (if security type is WAPI)
  8166. * - WAPI_RSC_HI1
  8167. * Bits 31:0
  8168. * Purpose: 4-byte word that forms the 4th quarter of the 16 byte WAPI RSC
  8169. * Value: WAPI RSC Hi1 (if security type is WAPI)
  8170. */
  8171. #define HTT_SEC_IND_SEC_TYPE_M 0x00007f00
  8172. #define HTT_SEC_IND_SEC_TYPE_S 8
  8173. #define HTT_SEC_IND_UNICAST_M 0x00008000
  8174. #define HTT_SEC_IND_UNICAST_S 15
  8175. #define HTT_SEC_IND_PEER_ID_M 0xffff0000
  8176. #define HTT_SEC_IND_PEER_ID_S 16
  8177. #define HTT_SEC_IND_SEC_TYPE_SET(word, value) \
  8178. do { \
  8179. HTT_CHECK_SET_VAL(HTT_SEC_IND_SEC_TYPE, value); \
  8180. (word) |= (value) << HTT_SEC_IND_SEC_TYPE_S; \
  8181. } while (0)
  8182. #define HTT_SEC_IND_SEC_TYPE_GET(word) \
  8183. (((word) & HTT_SEC_IND_SEC_TYPE_M) >> HTT_SEC_IND_SEC_TYPE_S)
  8184. #define HTT_SEC_IND_UNICAST_SET(word, value) \
  8185. do { \
  8186. HTT_CHECK_SET_VAL(HTT_SEC_IND_UNICAST, value); \
  8187. (word) |= (value) << HTT_SEC_IND_UNICAST_S; \
  8188. } while (0)
  8189. #define HTT_SEC_IND_UNICAST_GET(word) \
  8190. (((word) & HTT_SEC_IND_UNICAST_M) >> HTT_SEC_IND_UNICAST_S)
  8191. #define HTT_SEC_IND_PEER_ID_SET(word, value) \
  8192. do { \
  8193. HTT_CHECK_SET_VAL(HTT_SEC_IND_PEER_ID, value); \
  8194. (word) |= (value) << HTT_SEC_IND_PEER_ID_S; \
  8195. } while (0)
  8196. #define HTT_SEC_IND_PEER_ID_GET(word) \
  8197. (((word) & HTT_SEC_IND_PEER_ID_M) >> HTT_SEC_IND_PEER_ID_S)
  8198. #define HTT_SEC_IND_BYTES 28
  8199. /**
  8200. * @brief target -> host rx ADDBA / DELBA message definitions
  8201. *
  8202. * @details
  8203. * The following diagram shows the format of the rx ADDBA message sent
  8204. * from the target to the host:
  8205. *
  8206. * |31 20|19 16|15 8|7 0|
  8207. * |---------------------------------------------------------------------|
  8208. * | peer ID | TID | window size | msg type |
  8209. * |---------------------------------------------------------------------|
  8210. *
  8211. * The following diagram shows the format of the rx DELBA message sent
  8212. * from the target to the host:
  8213. *
  8214. * |31 20|19 16|15 10|9 8|7 0|
  8215. * |---------------------------------------------------------------------|
  8216. * | peer ID | TID | reserved | IR| msg type |
  8217. * |---------------------------------------------------------------------|
  8218. *
  8219. * The following field definitions describe the format of the rx ADDBA
  8220. * and DELBA messages sent from the target to the host.
  8221. * - MSG_TYPE
  8222. * Bits 7:0
  8223. * Purpose: identifies this as an rx ADDBA or DELBA message
  8224. * Value: ADDBA -> 0x5, DELBA -> 0x6
  8225. * - IR (initiator / recipient)
  8226. * Bits 9:8 (DELBA only)
  8227. * Purpose: specify whether the DELBA handshake was initiated by the
  8228. * local STA/AP, or by the peer STA/AP
  8229. * Value:
  8230. * 0 - unspecified
  8231. * 1 - initiator (a.k.a. originator)
  8232. * 2 - recipient (a.k.a. responder)
  8233. * 3 - unused / reserved
  8234. * - WIN_SIZE
  8235. * Bits 15:8 (ADDBA only)
  8236. * Purpose: Specifies the length of the block ack window (max = 64).
  8237. * Value:
  8238. * block ack window length specified by the received ADDBA
  8239. * management message.
  8240. * - TID
  8241. * Bits 19:16
  8242. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  8243. * Value:
  8244. * TID specified by the received ADDBA or DELBA management message.
  8245. * - PEER_ID
  8246. * Bits 31:20
  8247. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  8248. * Value:
  8249. * ID (hash value) used by the host for fast, direct lookup of
  8250. * host SW peer info, including rx reorder states.
  8251. */
  8252. #define HTT_RX_ADDBA_WIN_SIZE_M 0xff00
  8253. #define HTT_RX_ADDBA_WIN_SIZE_S 8
  8254. #define HTT_RX_ADDBA_TID_M 0xf0000
  8255. #define HTT_RX_ADDBA_TID_S 16
  8256. #define HTT_RX_ADDBA_PEER_ID_M 0xfff00000
  8257. #define HTT_RX_ADDBA_PEER_ID_S 20
  8258. #define HTT_RX_ADDBA_WIN_SIZE_SET(word, value) \
  8259. do { \
  8260. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_WIN_SIZE, value); \
  8261. (word) |= (value) << HTT_RX_ADDBA_WIN_SIZE_S; \
  8262. } while (0)
  8263. #define HTT_RX_ADDBA_WIN_SIZE_GET(word) \
  8264. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  8265. #define HTT_RX_ADDBA_TID_SET(word, value) \
  8266. do { \
  8267. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_TID, value); \
  8268. (word) |= (value) << HTT_RX_ADDBA_TID_S; \
  8269. } while (0)
  8270. #define HTT_RX_ADDBA_TID_GET(word) \
  8271. (((word) & HTT_RX_ADDBA_TID_M) >> HTT_RX_ADDBA_TID_S)
  8272. #define HTT_RX_ADDBA_PEER_ID_SET(word, value) \
  8273. do { \
  8274. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_PEER_ID, value); \
  8275. (word) |= (value) << HTT_RX_ADDBA_PEER_ID_S; \
  8276. } while (0)
  8277. #define HTT_RX_ADDBA_PEER_ID_GET(word) \
  8278. (((word) & HTT_RX_ADDBA_PEER_ID_M) >> HTT_RX_ADDBA_PEER_ID_S)
  8279. #define HTT_RX_ADDBA_BYTES 4
  8280. #define HTT_RX_DELBA_INITIATOR_M 0x00000300
  8281. #define HTT_RX_DELBA_INITIATOR_S 8
  8282. #define HTT_RX_DELBA_TID_M HTT_RX_ADDBA_TID_M
  8283. #define HTT_RX_DELBA_TID_S HTT_RX_ADDBA_TID_S
  8284. #define HTT_RX_DELBA_PEER_ID_M HTT_RX_ADDBA_PEER_ID_M
  8285. #define HTT_RX_DELBA_PEER_ID_S HTT_RX_ADDBA_PEER_ID_S
  8286. #define HTT_RX_DELBA_TID_SET HTT_RX_ADDBA_TID_SET
  8287. #define HTT_RX_DELBA_TID_GET HTT_RX_ADDBA_TID_GET
  8288. #define HTT_RX_DELBA_PEER_ID_SET HTT_RX_ADDBA_PEER_ID_SET
  8289. #define HTT_RX_DELBA_PEER_ID_GET HTT_RX_ADDBA_PEER_ID_GET
  8290. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  8291. do { \
  8292. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  8293. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  8294. } while (0)
  8295. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  8296. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  8297. #define HTT_RX_DELBA_BYTES 4
  8298. /**
  8299. * @brief tx queue group information element definition
  8300. *
  8301. * @details
  8302. * The following diagram shows the format of the tx queue group
  8303. * information element, which can be included in target --> host
  8304. * messages to specify the number of tx "credits" (tx descriptors
  8305. * for LL, or tx buffers for HL) available to a particular group
  8306. * of host-side tx queues, and which host-side tx queues belong to
  8307. * the group.
  8308. *
  8309. * |31|30 24|23 16|15|14|13 0|
  8310. * |------------------------------------------------------------------------|
  8311. * | X| reserved | tx queue grp ID | A| S| credit count |
  8312. * |------------------------------------------------------------------------|
  8313. * | vdev ID mask | AC mask |
  8314. * |------------------------------------------------------------------------|
  8315. *
  8316. * The following definitions describe the fields within the tx queue group
  8317. * information element:
  8318. * - credit_count
  8319. * Bits 13:1
  8320. * Purpose: specify how many tx credits are available to the tx queue group
  8321. * Value: An absolute or relative, positive or negative credit value
  8322. * The 'A' bit specifies whether the value is absolute or relative.
  8323. * The 'S' bit specifies whether the value is positive or negative.
  8324. * A negative value can only be relative, not absolute.
  8325. * An absolute value replaces any prior credit value the host has for
  8326. * the tx queue group in question.
  8327. * A relative value is added to the prior credit value the host has for
  8328. * the tx queue group in question.
  8329. * - sign
  8330. * Bit 14
  8331. * Purpose: specify whether the credit count is positive or negative
  8332. * Value: 0 -> positive, 1 -> negative
  8333. * - absolute
  8334. * Bit 15
  8335. * Purpose: specify whether the credit count is absolute or relative
  8336. * Value: 0 -> relative, 1 -> absolute
  8337. * - txq_group_id
  8338. * Bits 23:16
  8339. * Purpose: indicate which tx queue group's credit and/or membership are
  8340. * being specified
  8341. * Value: 0 to max_tx_queue_groups-1
  8342. * - reserved
  8343. * Bits 30:16
  8344. * Value: 0x0
  8345. * - eXtension
  8346. * Bit 31
  8347. * Purpose: specify whether another tx queue group info element follows
  8348. * Value: 0 -> no more tx queue group information elements
  8349. * 1 -> another tx queue group information element immediately follows
  8350. * - ac_mask
  8351. * Bits 15:0
  8352. * Purpose: specify which Access Categories belong to the tx queue group
  8353. * Value: bit-OR of masks for the ACs (WMM and extension) that belong to
  8354. * the tx queue group.
  8355. * The AC bit-mask values are obtained by left-shifting by the
  8356. * corresponding HTT_AC_WMM enum values, e.g. (1 << HTT_AC_WMM_BE) == 0x1
  8357. * - vdev_id_mask
  8358. * Bits 31:16
  8359. * Purpose: specify which vdev's tx queues belong to the tx queue group
  8360. * Value: bit-OR of masks based on the IDs of the vdevs whose tx queues
  8361. * belong to the tx queue group.
  8362. * For example, if vdev IDs 1 and 4 belong to a tx queue group, the
  8363. * vdev_id_mask would be (1 << 1) | (1 << 4) = 0x12
  8364. */
  8365. PREPACK struct htt_txq_group {
  8366. A_UINT32
  8367. credit_count: 14,
  8368. sign: 1,
  8369. absolute: 1,
  8370. tx_queue_group_id: 8,
  8371. reserved0: 7,
  8372. extension: 1;
  8373. A_UINT32
  8374. ac_mask: 16,
  8375. vdev_id_mask: 16;
  8376. } POSTPACK;
  8377. /* first word */
  8378. #define HTT_TXQ_GROUP_CREDIT_COUNT_S 0
  8379. #define HTT_TXQ_GROUP_CREDIT_COUNT_M 0x00003fff
  8380. #define HTT_TXQ_GROUP_SIGN_S 14
  8381. #define HTT_TXQ_GROUP_SIGN_M 0x00004000
  8382. #define HTT_TXQ_GROUP_ABS_S 15
  8383. #define HTT_TXQ_GROUP_ABS_M 0x00008000
  8384. #define HTT_TXQ_GROUP_ID_S 16
  8385. #define HTT_TXQ_GROUP_ID_M 0x00ff0000
  8386. #define HTT_TXQ_GROUP_EXT_S 31
  8387. #define HTT_TXQ_GROUP_EXT_M 0x80000000
  8388. /* second word */
  8389. #define HTT_TXQ_GROUP_AC_MASK_S 0
  8390. #define HTT_TXQ_GROUP_AC_MASK_M 0x0000ffff
  8391. #define HTT_TXQ_GROUP_VDEV_ID_MASK_S 16
  8392. #define HTT_TXQ_GROUP_VDEV_ID_MASK_M 0xffff0000
  8393. #define HTT_TXQ_GROUP_CREDIT_COUNT_SET(_info, _val) \
  8394. do { \
  8395. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_CREDIT_COUNT, _val); \
  8396. ((_info) |= ((_val) << HTT_TXQ_GROUP_CREDIT_COUNT_S)); \
  8397. } while (0)
  8398. #define HTT_TXQ_GROUP_CREDIT_COUNT_GET(_info) \
  8399. (((_info) & HTT_TXQ_GROUP_CREDIT_COUNT_M) >> HTT_TXQ_GROUP_CREDIT_COUNT_S)
  8400. #define HTT_TXQ_GROUP_SIGN_SET(_info, _val) \
  8401. do { \
  8402. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_SIGN, _val); \
  8403. ((_info) |= ((_val) << HTT_TXQ_GROUP_SIGN_S)); \
  8404. } while (0)
  8405. #define HTT_TXQ_GROUP_SIGN_GET(_info) \
  8406. (((_info) & HTT_TXQ_GROUP_SIGN_M) >> HTT_TXQ_GROUP_SIGN_S)
  8407. #define HTT_TXQ_GROUP_ABS_SET(_info, _val) \
  8408. do { \
  8409. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ABS, _val); \
  8410. ((_info) |= ((_val) << HTT_TXQ_GROUP_ABS_S)); \
  8411. } while (0)
  8412. #define HTT_TXQ_GROUP_ABS_GET(_info) \
  8413. (((_info) & HTT_TXQ_GROUP_ABS_M) >> HTT_TXQ_GROUP_ABS_S)
  8414. #define HTT_TXQ_GROUP_ID_SET(_info, _val) \
  8415. do { \
  8416. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ID, _val); \
  8417. ((_info) |= ((_val) << HTT_TXQ_GROUP_ID_S)); \
  8418. } while (0)
  8419. #define HTT_TXQ_GROUP_ID_GET(_info) \
  8420. (((_info) & HTT_TXQ_GROUP_ID_M) >> HTT_TXQ_GROUP_ID_S)
  8421. #define HTT_TXQ_GROUP_EXT_SET(_info, _val) \
  8422. do { \
  8423. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_EXT, _val); \
  8424. ((_info) |= ((_val) << HTT_TXQ_GROUP_EXT_S)); \
  8425. } while (0)
  8426. #define HTT_TXQ_GROUP_EXT_GET(_info) \
  8427. (((_info) & HTT_TXQ_GROUP_EXT_M) >> HTT_TXQ_GROUP_EXT_S)
  8428. #define HTT_TXQ_GROUP_AC_MASK_SET(_info, _val) \
  8429. do { \
  8430. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_AC_MASK, _val); \
  8431. ((_info) |= ((_val) << HTT_TXQ_GROUP_AC_MASK_S)); \
  8432. } while (0)
  8433. #define HTT_TXQ_GROUP_AC_MASK_GET(_info) \
  8434. (((_info) & HTT_TXQ_GROUP_AC_MASK_M) >> HTT_TXQ_GROUP_AC_MASK_S)
  8435. #define HTT_TXQ_GROUP_VDEV_ID_MASK_SET(_info, _val) \
  8436. do { \
  8437. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_VDEV_ID_MASK, _val); \
  8438. ((_info) |= ((_val) << HTT_TXQ_GROUP_VDEV_ID_MASK_S)); \
  8439. } while (0)
  8440. #define HTT_TXQ_GROUP_VDEV_ID_MASK_GET(_info) \
  8441. (((_info) & HTT_TXQ_GROUP_VDEV_ID_MASK_M) >> HTT_TXQ_GROUP_VDEV_ID_MASK_S)
  8442. /**
  8443. * @brief target -> host TX completion indication message definition
  8444. *
  8445. * @details
  8446. * The following diagram shows the format of the TX completion indication sent
  8447. * from the target to the host
  8448. *
  8449. * |31 30|29|28|27|26|25|24|23 16| 15 |14 11|10 8|7 0|
  8450. * |-------------------------------------------------------------------|
  8451. * header: |rsvd |A4|A3|A2|TP|A1|A0| num | t_i| tid |status| msg_type |
  8452. * |-------------------------------------------------------------------|
  8453. * payload:| MSDU1 ID | MSDU0 ID |
  8454. * |-------------------------------------------------------------------|
  8455. * : MSDU3 ID | MSDU2 ID :
  8456. * |-------------------------------------------------------------------|
  8457. * | struct htt_tx_compl_ind_append_retries |
  8458. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  8459. * | struct htt_tx_compl_ind_append_tx_tstamp |
  8460. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  8461. * | MSDU1 ACK RSSI | MSDU0 ACK RSSI |
  8462. * |-------------------------------------------------------------------|
  8463. * : MSDU3 ACK RSSI | MSDU2 ACK RSSI :
  8464. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  8465. * | MSDU0 tx_tsf64_low |
  8466. * |-------------------------------------------------------------------|
  8467. * | MSDU0 tx_tsf64_high |
  8468. * |-------------------------------------------------------------------|
  8469. * | MSDU1 tx_tsf64_low |
  8470. * |-------------------------------------------------------------------|
  8471. * | MSDU1 tx_tsf64_high |
  8472. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  8473. * | phy_timestamp |
  8474. * |-------------------------------------------------------------------|
  8475. * | rate specs (see below) |
  8476. * |-------------------------------------------------------------------|
  8477. * | seqctrl | framectrl |
  8478. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  8479. * Where:
  8480. * A0 = append (a.k.a. append0)
  8481. * A1 = append1
  8482. * TP = MSDU tx power presence
  8483. * A2 = append2
  8484. * A3 = append3
  8485. * A4 = append4
  8486. *
  8487. * The following field definitions describe the format of the TX completion
  8488. * indication sent from the target to the host
  8489. * Header fields:
  8490. * - msg_type
  8491. * Bits 7:0
  8492. * Purpose: identifies this as HTT TX completion indication
  8493. * Value: 0x7
  8494. * - status
  8495. * Bits 10:8
  8496. * Purpose: the TX completion status of payload fragmentations descriptors
  8497. * Value: could be HTT_TX_COMPL_IND_STAT_OK or HTT_TX_COMPL_IND_STAT_DISCARD
  8498. * - tid
  8499. * Bits 14:11
  8500. * Purpose: the tid associated with those fragmentation descriptors. It is
  8501. * valid or not, depending on the tid_invalid bit.
  8502. * Value: 0 to 15
  8503. * - tid_invalid
  8504. * Bits 15:15
  8505. * Purpose: this bit indicates whether the tid field is valid or not
  8506. * Value: 0 indicates valid; 1 indicates invalid
  8507. * - num
  8508. * Bits 23:16
  8509. * Purpose: the number of payload in this indication
  8510. * Value: 1 to 255
  8511. * - append (a.k.a. append0)
  8512. * Bits 24:24
  8513. * Purpose: append the struct htt_tx_compl_ind_append_retries which contains
  8514. * the number of tx retries for one MSDU at the end of this message
  8515. * Value: 0 indicates no appending; 1 indicates appending
  8516. * - append1
  8517. * Bits 25:25
  8518. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tstamp which
  8519. * contains the timestamp info for each TX msdu id in payload.
  8520. * The order of the timestamps matches the order of the MSDU IDs.
  8521. * Note that a big-endian host needs to account for the reordering
  8522. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  8523. * conversion) when determining which tx timestamp corresponds to
  8524. * which MSDU ID.
  8525. * Value: 0 indicates no appending; 1 indicates appending
  8526. * - msdu_tx_power_presence
  8527. * Bits 26:26
  8528. * Purpose: Indicate whether the TX_COMPL_IND includes a tx power report
  8529. * for each MSDU referenced by the TX_COMPL_IND message.
  8530. * The tx power is reported in 0.5 dBm units.
  8531. * The order of the per-MSDU tx power reports matches the order
  8532. * of the MSDU IDs.
  8533. * Note that a big-endian host needs to account for the reordering
  8534. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  8535. * conversion) when determining which Tx Power corresponds to
  8536. * which MSDU ID.
  8537. * Value: 0 indicates MSDU tx power reports are not appended,
  8538. * 1 indicates MSDU tx power reports are appended
  8539. * - append2
  8540. * Bits 27:27
  8541. * Purpose: Indicate whether data ACK RSSI is appended for each MSDU in
  8542. * TX_COMP_IND message. The order of the per-MSDU ACK RSSI report
  8543. * matches the order of the MSDU IDs. Although the ACK RSSI is the
  8544. * same for all MSDUs witin a single PPDU, the RSSI is duplicated
  8545. * for each MSDU, for convenience.
  8546. * The ACK RSSI values are valid when status is COMPLETE_OK (and
  8547. * this append2 bit is set).
  8548. * The ACK RSSI values are SNR in dB, i.e. are the RSSI in units of
  8549. * dB above the noise floor.
  8550. * Value: 0 indicates MSDU ACK RSSI values are not appended,
  8551. * 1 indicates MSDU ACK RSSI values are appended.
  8552. * - append3
  8553. * Bits 28:28
  8554. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tsf64 which
  8555. * contains the tx tsf info based on wlan global TSF for
  8556. * each TX msdu id in payload.
  8557. * The order of the tx tsf matches the order of the MSDU IDs.
  8558. * The struct htt_tx_compl_ind_append_tx_tsf64 contains two 32-bits
  8559. * values to indicate the the lower 32 bits and higher 32 bits of
  8560. * the tx tsf.
  8561. * The tx_tsf64 here represents the time MSDU was acked and the
  8562. * tx_tsf64 has microseconds units.
  8563. * Value: 0 indicates no appending; 1 indicates appending
  8564. * - append4
  8565. * Bits 29:29
  8566. * Purpose: Indicate whether data frame control fields and fields required
  8567. * for radio tap header are appended for each MSDU in TX_COMP_IND
  8568. * message. The order of the this message matches the order of
  8569. * the MSDU IDs.
  8570. * Value: 0 indicates frame control fields and fields required for
  8571. * radio tap header values are not appended,
  8572. * 1 indicates frame control fields and fields required for
  8573. * radio tap header values are appended.
  8574. * Payload fields:
  8575. * - hmsdu_id
  8576. * Bits 15:0
  8577. * Purpose: this ID is used to track the Tx buffer in host
  8578. * Value: 0 to "size of host MSDU descriptor pool - 1"
  8579. */
  8580. PREPACK struct htt_tx_data_hdr_information {
  8581. A_UINT32 phy_timestamp_l32; /* word 0 [31:0] */
  8582. A_UINT32 /* word 1 */
  8583. /* preamble:
  8584. * 0-OFDM,
  8585. * 1-CCk,
  8586. * 2-HT,
  8587. * 3-VHT
  8588. */
  8589. preamble: 2, /* [1:0] */
  8590. /* mcs:
  8591. * In case of HT preamble interpret
  8592. * MCS along with NSS.
  8593. * Valid values for HT are 0 to 7.
  8594. * HT mcs 0 with NSS 2 is mcs 8.
  8595. * Valid values for VHT are 0 to 9.
  8596. */
  8597. mcs: 4, /* [5:2] */
  8598. /* rate:
  8599. * This is applicable only for
  8600. * CCK and OFDM preamble type
  8601. * rate 0: OFDM 48 Mbps,
  8602. * 1: OFDM 24 Mbps,
  8603. * 2: OFDM 12 Mbps
  8604. * 3: OFDM 6 Mbps
  8605. * 4: OFDM 54 Mbps
  8606. * 5: OFDM 36 Mbps
  8607. * 6: OFDM 18 Mbps
  8608. * 7: OFDM 9 Mbps
  8609. * rate 0: CCK 11 Mbps Long
  8610. * 1: CCK 5.5 Mbps Long
  8611. * 2: CCK 2 Mbps Long
  8612. * 3: CCK 1 Mbps Long
  8613. * 4: CCK 11 Mbps Short
  8614. * 5: CCK 5.5 Mbps Short
  8615. * 6: CCK 2 Mbps Short
  8616. */
  8617. rate : 3, /* [ 8: 6] */
  8618. rssi : 8, /* [16: 9] units=dBm */
  8619. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  8620. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  8621. stbc : 1, /* [22] */
  8622. sgi : 1, /* [23] */
  8623. ldpc : 1, /* [24] */
  8624. beamformed: 1, /* [25] */
  8625. /* tx_retry_cnt:
  8626. * Indicates retry count of data tx frames provided by the host.
  8627. */
  8628. tx_retry_cnt: 6; /* [31:26] */
  8629. A_UINT32 /* word 2 */
  8630. framectrl:16, /* [15: 0] */
  8631. seqno:16; /* [31:16] */
  8632. } POSTPACK;
  8633. #define HTT_TX_COMPL_IND_STATUS_S 8
  8634. #define HTT_TX_COMPL_IND_STATUS_M 0x00000700
  8635. #define HTT_TX_COMPL_IND_TID_S 11
  8636. #define HTT_TX_COMPL_IND_TID_M 0x00007800
  8637. #define HTT_TX_COMPL_IND_TID_INV_S 15
  8638. #define HTT_TX_COMPL_IND_TID_INV_M 0x00008000
  8639. #define HTT_TX_COMPL_IND_NUM_S 16
  8640. #define HTT_TX_COMPL_IND_NUM_M 0x00ff0000
  8641. #define HTT_TX_COMPL_IND_APPEND_S 24
  8642. #define HTT_TX_COMPL_IND_APPEND_M 0x01000000
  8643. #define HTT_TX_COMPL_IND_APPEND1_S 25
  8644. #define HTT_TX_COMPL_IND_APPEND1_M 0x02000000
  8645. #define HTT_TX_COMPL_IND_TX_POWER_S 26
  8646. #define HTT_TX_COMPL_IND_TX_POWER_M 0x04000000
  8647. #define HTT_TX_COMPL_IND_APPEND2_S 27
  8648. #define HTT_TX_COMPL_IND_APPEND2_M 0x08000000
  8649. #define HTT_TX_COMPL_IND_APPEND3_S 28
  8650. #define HTT_TX_COMPL_IND_APPEND3_M 0x10000000
  8651. #define HTT_TX_COMPL_IND_APPEND4_S 29
  8652. #define HTT_TX_COMPL_IND_APPEND4_M 0x20000000
  8653. #define HTT_TX_COMPL_IND_STATUS_SET(_info, _val) \
  8654. do { \
  8655. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_STATUS, _val); \
  8656. ((_info) |= ((_val) << HTT_TX_COMPL_IND_STATUS_S)); \
  8657. } while (0)
  8658. #define HTT_TX_COMPL_IND_STATUS_GET(_info) \
  8659. (((_info) & HTT_TX_COMPL_IND_STATUS_M) >> HTT_TX_COMPL_IND_STATUS_S)
  8660. #define HTT_TX_COMPL_IND_NUM_SET(_info, _val) \
  8661. do { \
  8662. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_NUM, _val); \
  8663. ((_info) |= ((_val) << HTT_TX_COMPL_IND_NUM_S)); \
  8664. } while (0)
  8665. #define HTT_TX_COMPL_IND_NUM_GET(_info) \
  8666. (((_info) & HTT_TX_COMPL_IND_NUM_M) >> HTT_TX_COMPL_IND_NUM_S)
  8667. #define HTT_TX_COMPL_IND_TID_SET(_info, _val) \
  8668. do { \
  8669. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID, _val); \
  8670. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_S)); \
  8671. } while (0)
  8672. #define HTT_TX_COMPL_IND_TID_GET(_info) \
  8673. (((_info) & HTT_TX_COMPL_IND_TID_M) >> HTT_TX_COMPL_IND_TID_S)
  8674. #define HTT_TX_COMPL_IND_TID_INV_SET(_info, _val) \
  8675. do { \
  8676. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID_INV, _val); \
  8677. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_INV_S)); \
  8678. } while (0)
  8679. #define HTT_TX_COMPL_IND_TID_INV_GET(_info) \
  8680. (((_info) & HTT_TX_COMPL_IND_TID_INV_M) >> \
  8681. HTT_TX_COMPL_IND_TID_INV_S)
  8682. #define HTT_TX_COMPL_IND_APPEND_SET(_info, _val) \
  8683. do { \
  8684. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND, _val); \
  8685. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND_S)); \
  8686. } while (0)
  8687. #define HTT_TX_COMPL_IND_APPEND_GET(_info) \
  8688. (((_info) & HTT_TX_COMPL_IND_APPEND_M) >> HTT_TX_COMPL_IND_APPEND_S)
  8689. #define HTT_TX_COMPL_IND_APPEND1_SET(_info, _val) \
  8690. do { \
  8691. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND1, _val); \
  8692. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND1_S)); \
  8693. } while (0)
  8694. #define HTT_TX_COMPL_IND_APPEND1_GET(_info) \
  8695. (((_info) & HTT_TX_COMPL_IND_APPEND1_M) >> HTT_TX_COMPL_IND_APPEND1_S)
  8696. #define HTT_TX_COMPL_IND_TX_POWER_SET(_info, _val) \
  8697. do { \
  8698. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TX_POWER, _val); \
  8699. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TX_POWER_S)); \
  8700. } while (0)
  8701. #define HTT_TX_COMPL_IND_TX_POWER_GET(_info) \
  8702. (((_info) & HTT_TX_COMPL_IND_TX_POWER_M) >> HTT_TX_COMPL_IND_TX_POWER_S)
  8703. #define HTT_TX_COMPL_IND_APPEND2_SET(_info, _val) \
  8704. do { \
  8705. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND2, _val); \
  8706. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND2_S)); \
  8707. } while (0)
  8708. #define HTT_TX_COMPL_IND_APPEND2_GET(_info) \
  8709. (((_info) & HTT_TX_COMPL_IND_APPEND2_M) >> HTT_TX_COMPL_IND_APPEND2_S)
  8710. #define HTT_TX_COMPL_IND_APPEND3_SET(_info, _val) \
  8711. do { \
  8712. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND3, _val); \
  8713. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND3_S)); \
  8714. } while (0)
  8715. #define HTT_TX_COMPL_IND_APPEND3_GET(_info) \
  8716. (((_info) & HTT_TX_COMPL_IND_APPEND3_M) >> HTT_TX_COMPL_IND_APPEND3_S)
  8717. #define HTT_TX_COMPL_IND_APPEND4_SET(_info, _val) \
  8718. do { \
  8719. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND4, _val); \
  8720. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND4_S)); \
  8721. } while (0)
  8722. #define HTT_TX_COMPL_IND_APPEND4_GET(_info) \
  8723. (((_info) & HTT_TX_COMPL_IND_APPEND4_M) >> HTT_TX_COMPL_IND_APPEND4_S)
  8724. #define HTT_TX_COMPL_INV_TX_POWER 0xffff
  8725. #define HTT_TX_COMPL_CTXT_SZ sizeof(A_UINT16)
  8726. #define HTT_TX_COMPL_CTXT_NUM(_bytes) ((_bytes) >> 1)
  8727. #define HTT_TX_COMPL_INV_MSDU_ID 0xffff
  8728. #define HTT_TX_COMPL_IND_STAT_OK 0
  8729. /* DISCARD:
  8730. * current meaning:
  8731. * MSDUs were queued for transmission but filtered by HW or SW
  8732. * without any over the air attempts
  8733. * legacy meaning (HL Rome):
  8734. * MSDUs were discarded by the target FW without any over the air
  8735. * attempts due to lack of space
  8736. */
  8737. #define HTT_TX_COMPL_IND_STAT_DISCARD 1
  8738. /* NO_ACK:
  8739. * MSDUs were transmitted (repeatedly) but no ACK was received from the peer
  8740. */
  8741. #define HTT_TX_COMPL_IND_STAT_NO_ACK 2
  8742. /* POSTPONE:
  8743. * temporarily-undeliverable MSDUs were deleted to free up space, but should
  8744. * be downloaded again later (in the appropriate order), when they are
  8745. * deliverable.
  8746. */
  8747. #define HTT_TX_COMPL_IND_STAT_POSTPONE 3
  8748. /*
  8749. * The PEER_DEL tx completion status is used for HL cases
  8750. * where the peer the frame is for has been deleted.
  8751. * The host has already discarded its copy of the frame, but
  8752. * it still needs the tx completion to restore its credit.
  8753. */
  8754. #define HTT_TX_COMPL_IND_STAT_PEER_DEL 4
  8755. /* DROP: MSDUs dropped due to lack of space (congestion control) */
  8756. #define HTT_TX_COMPL_IND_STAT_DROP 5
  8757. #define HTT_TX_COMPL_IND_STAT_HOST_INSPECT 6
  8758. #define HTT_TX_COMPL_IND_APPEND_SET_MORE_RETRY(f) ((f) |= 0x1)
  8759. #define HTT_TX_COMPL_IND_APPEND_CLR_MORE_RETRY(f) ((f) &= (~0x1))
  8760. PREPACK struct htt_tx_compl_ind_base {
  8761. A_UINT32 hdr;
  8762. A_UINT16 payload[1/*or more*/];
  8763. } POSTPACK;
  8764. PREPACK struct htt_tx_compl_ind_append_retries {
  8765. A_UINT16 msdu_id;
  8766. A_UINT8 tx_retries;
  8767. A_UINT8 flag; /* Bit 0, 1: another append_retries struct is appended
  8768. 0: this is the last append_retries struct */
  8769. } POSTPACK;
  8770. PREPACK struct htt_tx_compl_ind_append_tx_tstamp {
  8771. A_UINT32 timestamp[1/*or more*/];
  8772. } POSTPACK;
  8773. PREPACK struct htt_tx_compl_ind_append_tx_tsf64 {
  8774. A_UINT32 tx_tsf64_low;
  8775. A_UINT32 tx_tsf64_high;
  8776. } POSTPACK;
  8777. /* htt_tx_data_hdr_information payload extension fields: */
  8778. /* DWORD zero */
  8779. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M 0xffffffff
  8780. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S 0
  8781. /* DWORD one */
  8782. #define HTT_FW_TX_DATA_HDR_PREAMBLE_M 0x00000003
  8783. #define HTT_FW_TX_DATA_HDR_PREAMBLE_S 0
  8784. #define HTT_FW_TX_DATA_HDR_MCS_M 0x0000003c
  8785. #define HTT_FW_TX_DATA_HDR_MCS_S 2
  8786. #define HTT_FW_TX_DATA_HDR_RATE_M 0x000001c0
  8787. #define HTT_FW_TX_DATA_HDR_RATE_S 6
  8788. #define HTT_FW_TX_DATA_HDR_RSSI_M 0x0001fe00
  8789. #define HTT_FW_TX_DATA_HDR_RSSI_S 9
  8790. #define HTT_FW_TX_DATA_HDR_NSS_M 0x00060000
  8791. #define HTT_FW_TX_DATA_HDR_NSS_S 17
  8792. #define HTT_FW_TX_DATA_HDR_BW_M 0x00380000
  8793. #define HTT_FW_TX_DATA_HDR_BW_S 19
  8794. #define HTT_FW_TX_DATA_HDR_STBC_M 0x00400000
  8795. #define HTT_FW_TX_DATA_HDR_STBC_S 22
  8796. #define HTT_FW_TX_DATA_HDR_SGI_M 0x00800000
  8797. #define HTT_FW_TX_DATA_HDR_SGI_S 23
  8798. #define HTT_FW_TX_DATA_HDR_LDPC_M 0x01000000
  8799. #define HTT_FW_TX_DATA_HDR_LDPC_S 24
  8800. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_M 0x02000000
  8801. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_S 25
  8802. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M 0xfc000000
  8803. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S 26
  8804. /* DWORD two */
  8805. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_M 0x0000ffff
  8806. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_S 0
  8807. #define HTT_FW_TX_DATA_HDR_SEQNO_M 0xffff0000
  8808. #define HTT_FW_TX_DATA_HDR_SEQNO_S 16
  8809. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_SET(word, value) \
  8810. do { \
  8811. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32, value); \
  8812. (word) |= (value) << HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S; \
  8813. } while (0)
  8814. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_GET(word) \
  8815. (((word) & HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M) >> HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S)
  8816. #define HTT_FW_TX_DATA_HDR_PREAMBLE_SET(word, value) \
  8817. do { \
  8818. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PREAMBLE, value); \
  8819. (word) |= (value) << HTT_FW_TX_DATA_HDR_PREAMBLE_S; \
  8820. } while (0)
  8821. #define HTT_FW_TX_DATA_HDR_PREAMBLE_GET(word) \
  8822. (((word) & HTT_FW_TX_DATA_HDR_PREAMBLE_M) >> HTT_FW_TX_DATA_HDR_PREAMBLE_S)
  8823. #define HTT_FW_TX_DATA_HDR_MCS_SET(word, value) \
  8824. do { \
  8825. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_MCS, value); \
  8826. (word) |= (value) << HTT_FW_TX_DATA_HDR_MCS_S; \
  8827. } while (0)
  8828. #define HTT_FW_TX_DATA_HDR_MCS_GET(word) \
  8829. (((word) & HTT_FW_TX_DATA_HDR_MCS_M) >> HTT_FW_TX_DATA_HDR_MCS_S)
  8830. #define HTT_FW_TX_DATA_HDR_RATE_SET(word, value) \
  8831. do { \
  8832. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RATE, value); \
  8833. (word) |= (value) << HTT_FW_TX_DATA_HDR_RATE_S; \
  8834. } while (0)
  8835. #define HTT_FW_TX_DATA_HDR_RATE_GET(word) \
  8836. (((word) & HTT_FW_TX_DATA_HDR_RATE_M) >> HTT_FW_TX_DATA_HDR_RATE_S)
  8837. #define HTT_FW_TX_DATA_HDR_RSSI_SET(word, value) \
  8838. do { \
  8839. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RSSI, value); \
  8840. (word) |= (value) << HTT_FW_TX_DATA_HDR_RSSI_S; \
  8841. } while (0)
  8842. #define HTT_FW_TX_DATA_HDR_RSSI_GET(word) \
  8843. (((word) & HTT_FW_TX_DATA_HDR_RSSI_M) >> HTT_FW_TX_DATA_HDR_RSSI_S)
  8844. #define HTT_FW_TX_DATA_HDR_NSS_SET(word, value) \
  8845. do { \
  8846. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_NSS, value); \
  8847. (word) |= (value) << HTT_FW_TX_DATA_HDR_NSS_S; \
  8848. } while (0)
  8849. #define HTT_FW_TX_DATA_HDR_NSS_GET(word) \
  8850. (((word) & HTT_FW_TX_DATA_HDR_NSS_M) >> HTT_FW_TX_DATA_HDR_NSS_S)
  8851. #define HTT_FW_TX_DATA_HDR_BW_SET(word, value) \
  8852. do { \
  8853. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BW, value); \
  8854. (word) |= (value) << HTT_FW_TX_DATA_HDR_BW_S; \
  8855. } while (0)
  8856. #define HTT_FW_TX_DATA_HDR_BW_GET(word) \
  8857. (((word) & HTT_FW_TX_DATA_HDR_BW_M) >> HTT_FW_TX_DATA_HDR_BW_S)
  8858. #define HTT_FW_TX_DATA_HDR_STBC_SET(word, value) \
  8859. do { \
  8860. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_STBC, value); \
  8861. (word) |= (value) << HTT_FW_TX_DATA_HDR_STBC_S; \
  8862. } while (0)
  8863. #define HTT_FW_TX_DATA_HDR_STBC_GET(word) \
  8864. (((word) & HTT_FW_TX_DATA_HDR_STBC_M) >> HTT_FW_TX_DATA_HDR_STBC_S)
  8865. #define HTT_FW_TX_DATA_HDR_SGI_SET(word, value) \
  8866. do { \
  8867. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SGI, value); \
  8868. (word) |= (value) << HTT_FW_TX_DATA_HDR_SGI_S; \
  8869. } while (0)
  8870. #define HTT_FW_TX_DATA_HDR_SGI_GET(word) \
  8871. (((word) & HTT_FW_TX_DATA_HDR_SGI_M) >> HTT_FW_TX_DATA_HDR_SGI_S)
  8872. #define HTT_FW_TX_DATA_HDR_LDPC_SET(word, value) \
  8873. do { \
  8874. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_LDPC, value); \
  8875. (word) |= (value) << HTT_FW_TX_DATA_HDR_LDPC_S; \
  8876. } while (0)
  8877. #define HTT_FW_TX_DATA_HDR_LDPC_GET(word) \
  8878. (((word) & HTT_FW_TX_DATA_HDR_LDPC_M) >> HTT_FW_TX_DATA_HDR_LDPC_S)
  8879. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_SET(word, value) \
  8880. do { \
  8881. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BEAMFORMED, value); \
  8882. (word) |= (value) << HTT_FW_TX_DATA_HDR_BEAMFORMED_S; \
  8883. } while (0)
  8884. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_GET(word) \
  8885. (((word) & HTT_FW_TX_DATA_HDR_BEAMFORMED_M) >> HTT_FW_TX_DATA_HDR_BEAMFORMED_S)
  8886. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_SET(word, value) \
  8887. do { \
  8888. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_TX_RETRY_CNT, value); \
  8889. (word) |= (value) << HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S; \
  8890. } while (0)
  8891. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_GET(word) \
  8892. (((word) & HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M) >> HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S)
  8893. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_SET(word, value) \
  8894. do { \
  8895. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_FRAMECTRL, value); \
  8896. (word) |= (value) << HTT_FW_TX_DATA_HDR_FRAMECTRL_S; \
  8897. } while (0)
  8898. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_GET(word) \
  8899. (((word) & HTT_FW_TX_DATA_HDR_FRAMECTRL_M) >> HTT_FW_TX_DATA_HDR_FRAMECTRL_S)
  8900. #define HTT_FW_TX_DATA_HDR_SEQNO_SET(word, value) \
  8901. do { \
  8902. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SEQNO, value); \
  8903. (word) |= (value) << HTT_FW_TX_DATA_HDR_SEQNO_S; \
  8904. } while (0)
  8905. #define HTT_FW_TX_DATA_HDR_SEQNO_GET(word) \
  8906. (((word) & HTT_FW_TX_DATA_HDR_SEQNO_M) >> HTT_FW_TX_DATA_HDR_SEQNO_S)
  8907. /**
  8908. * @brief target -> host rate-control update indication message
  8909. *
  8910. * @details
  8911. * The following diagram shows the format of the RC Update message
  8912. * sent from the target to the host, while processing the tx-completion
  8913. * of a transmitted PPDU.
  8914. *
  8915. * |31 24|23 16|15 8|7 0|
  8916. * |-------------------------------------------------------------|
  8917. * | peer ID | vdev ID | msg_type |
  8918. * |-------------------------------------------------------------|
  8919. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  8920. * |-------------------------------------------------------------|
  8921. * | reserved | num elems | MAC addr 5 | MAC addr 4 |
  8922. * |-------------------------------------------------------------|
  8923. * | : |
  8924. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  8925. * | : |
  8926. * |-------------------------------------------------------------|
  8927. * | : |
  8928. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  8929. * | : |
  8930. * |-------------------------------------------------------------|
  8931. * : :
  8932. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  8933. *
  8934. */
  8935. typedef struct {
  8936. A_UINT32 rate_code; /* rate code, bw, chain mask sgi */
  8937. A_UINT32 rate_code_flags;
  8938. A_UINT32 flags; /* Encodes information such as excessive
  8939. retransmission, aggregate, some info
  8940. from .11 frame control,
  8941. STBC, LDPC, (SGI and Tx Chain Mask
  8942. are encoded in ptx_rc->flags field),
  8943. AMPDU truncation (BT/time based etc.),
  8944. RTS/CTS attempt */
  8945. A_UINT32 num_enqued; /* # of MPDUs (for non-AMPDU 1) for this rate */
  8946. A_UINT32 num_retries; /* Total # of transmission attempt for this rate */
  8947. A_UINT32 num_failed; /* # of failed MPDUs in A-MPDU, 0 otherwise */
  8948. A_UINT32 ack_rssi; /* ACK RSSI: b'7..b'0 avg RSSI across all chain */
  8949. A_UINT32 time_stamp ; /* ACK timestamp (helps determine age) */
  8950. A_UINT32 is_probe; /* Valid if probing. Else, 0 */
  8951. } HTT_RC_TX_DONE_PARAMS;
  8952. #define HTT_RC_UPDATE_CTXT_SZ (sizeof(HTT_RC_TX_DONE_PARAMS)) /* bytes */
  8953. #define HTT_RC_UPDATE_HDR_SZ (12) /* bytes */
  8954. #define HTT_RC_UPDATE_MAC_ADDR_OFFSET (4) /* bytes */
  8955. #define HTT_RC_UPDATE_MAC_ADDR_LENGTH IEEE80211_ADDR_LEN /* bytes */
  8956. #define HTT_RC_UPDATE_VDEVID_S 8
  8957. #define HTT_RC_UPDATE_VDEVID_M 0xff00
  8958. #define HTT_RC_UPDATE_PEERID_S 16
  8959. #define HTT_RC_UPDATE_PEERID_M 0xffff0000
  8960. #define HTT_RC_UPDATE_NUM_ELEMS_S 16
  8961. #define HTT_RC_UPDATE_NUM_ELEMS_M 0x00ff0000
  8962. #define HTT_RC_UPDATE_VDEVID_SET(_info, _val) \
  8963. do { \
  8964. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_VDEVID, _val); \
  8965. ((_info) |= ((_val) << HTT_RC_UPDATE_VDEVID_S)); \
  8966. } while (0)
  8967. #define HTT_RC_UPDATE_VDEVID_GET(_info) \
  8968. (((_info) & HTT_RC_UPDATE_VDEVID_M) >> HTT_RC_UPDATE_VDEVID_S)
  8969. #define HTT_RC_UPDATE_PEERID_SET(_info, _val) \
  8970. do { \
  8971. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_PEERID, _val); \
  8972. ((_info) |= ((_val) << HTT_RC_UPDATE_PEERID_S)); \
  8973. } while (0)
  8974. #define HTT_RC_UPDATE_PEERID_GET(_info) \
  8975. (((_info) & HTT_RC_UPDATE_PEERID_M) >> HTT_RC_UPDATE_PEERID_S)
  8976. #define HTT_RC_UPDATE_NUM_ELEMS_SET(_info, _val) \
  8977. do { \
  8978. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_NUM_ELEMS, _val); \
  8979. ((_info) |= ((_val) << HTT_RC_UPDATE_NUM_ELEMS_S)); \
  8980. } while (0)
  8981. #define HTT_RC_UPDATE_NUM_ELEMS_GET(_info) \
  8982. (((_info) & HTT_RC_UPDATE_NUM_ELEMS_M) >> HTT_RC_UPDATE_NUM_ELEMS_S)
  8983. /**
  8984. * @brief target -> host rx fragment indication message definition
  8985. *
  8986. * @details
  8987. * The following field definitions describe the format of the rx fragment
  8988. * indication message sent from the target to the host.
  8989. * The rx fragment indication message shares the format of the
  8990. * rx indication message, but not all fields from the rx indication message
  8991. * are relevant to the rx fragment indication message.
  8992. *
  8993. *
  8994. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  8995. * |-----------+-------------------+---------------------+-------------|
  8996. * | peer ID | |FV| ext TID | msg type |
  8997. * |-------------------------------------------------------------------|
  8998. * | | flush | flush |
  8999. * | | end | start |
  9000. * | | seq num | seq num |
  9001. * |-------------------------------------------------------------------|
  9002. * | reserved | FW rx desc bytes |
  9003. * |-------------------------------------------------------------------|
  9004. * | | FW MSDU Rx |
  9005. * | | desc B0 |
  9006. * |-------------------------------------------------------------------|
  9007. * Header fields:
  9008. * - MSG_TYPE
  9009. * Bits 7:0
  9010. * Purpose: identifies this as an rx fragment indication message
  9011. * Value: 0xa
  9012. * - EXT_TID
  9013. * Bits 12:8
  9014. * Purpose: identify the traffic ID of the rx data, including
  9015. * special "extended" TID values for multicast, broadcast, and
  9016. * non-QoS data frames
  9017. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  9018. * - FLUSH_VALID (FV)
  9019. * Bit 13
  9020. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  9021. * is valid
  9022. * Value:
  9023. * 1 -> flush IE is valid and needs to be processed
  9024. * 0 -> flush IE is not valid and should be ignored
  9025. * - PEER_ID
  9026. * Bits 31:16
  9027. * Purpose: Identify, by ID, which peer sent the rx data
  9028. * Value: ID of the peer who sent the rx data
  9029. * - FLUSH_SEQ_NUM_START
  9030. * Bits 5:0
  9031. * Purpose: Indicate the start of a series of MPDUs to flush
  9032. * Not all MPDUs within this series are necessarily valid - the host
  9033. * must check each sequence number within this range to see if the
  9034. * corresponding MPDU is actually present.
  9035. * This field is only valid if the FV bit is set.
  9036. * Value:
  9037. * The sequence number for the first MPDUs to check to flush.
  9038. * The sequence number is masked by 0x3f.
  9039. * - FLUSH_SEQ_NUM_END
  9040. * Bits 11:6
  9041. * Purpose: Indicate the end of a series of MPDUs to flush
  9042. * Value:
  9043. * The sequence number one larger than the sequence number of the
  9044. * last MPDU to check to flush.
  9045. * The sequence number is masked by 0x3f.
  9046. * Not all MPDUs within this series are necessarily valid - the host
  9047. * must check each sequence number within this range to see if the
  9048. * corresponding MPDU is actually present.
  9049. * This field is only valid if the FV bit is set.
  9050. * Rx descriptor fields:
  9051. * - FW_RX_DESC_BYTES
  9052. * Bits 15:0
  9053. * Purpose: Indicate how many bytes in the Rx indication are used for
  9054. * FW Rx descriptors
  9055. * Value: 1
  9056. */
  9057. #define HTT_RX_FRAG_IND_HDR_PREFIX_SIZE32 2
  9058. #define HTT_RX_FRAG_IND_FW_DESC_BYTE_OFFSET 12
  9059. #define HTT_RX_FRAG_IND_EXT_TID_SET HTT_RX_IND_EXT_TID_SET
  9060. #define HTT_RX_FRAG_IND_EXT_TID_GET HTT_RX_IND_EXT_TID_GET
  9061. #define HTT_RX_FRAG_IND_PEER_ID_SET HTT_RX_IND_PEER_ID_SET
  9062. #define HTT_RX_FRAG_IND_PEER_ID_GET HTT_RX_IND_PEER_ID_GET
  9063. #define HTT_RX_FRAG_IND_FLUSH_VALID_SET HTT_RX_IND_FLUSH_VALID_SET
  9064. #define HTT_RX_FRAG_IND_FLUSH_VALID_GET HTT_RX_IND_FLUSH_VALID_GET
  9065. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_SET \
  9066. HTT_RX_IND_FLUSH_SEQ_NUM_START_SET
  9067. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_GET \
  9068. HTT_RX_IND_FLUSH_SEQ_NUM_START_GET
  9069. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_SET \
  9070. HTT_RX_IND_FLUSH_SEQ_NUM_END_SET
  9071. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_GET \
  9072. HTT_RX_IND_FLUSH_SEQ_NUM_END_GET
  9073. #define HTT_RX_FRAG_IND_FW_RX_DESC_BYTES_GET HTT_RX_IND_FW_RX_DESC_BYTES_GET
  9074. #define HTT_RX_FRAG_IND_BYTES \
  9075. (4 /* msg hdr */ + \
  9076. 4 /* flush spec */ + \
  9077. 4 /* (unused) FW rx desc bytes spec */ + \
  9078. 4 /* FW rx desc */)
  9079. /**
  9080. * @brief target -> host test message definition
  9081. *
  9082. * @details
  9083. * The following field definitions describe the format of the test
  9084. * message sent from the target to the host.
  9085. * The message consists of a 4-octet header, followed by a variable
  9086. * number of 32-bit integer values, followed by a variable number
  9087. * of 8-bit character values.
  9088. *
  9089. * |31 16|15 8|7 0|
  9090. * |-----------------------------------------------------------|
  9091. * | num chars | num ints | msg type |
  9092. * |-----------------------------------------------------------|
  9093. * | int 0 |
  9094. * |-----------------------------------------------------------|
  9095. * | int 1 |
  9096. * |-----------------------------------------------------------|
  9097. * | ... |
  9098. * |-----------------------------------------------------------|
  9099. * | char 3 | char 2 | char 1 | char 0 |
  9100. * |-----------------------------------------------------------|
  9101. * | | | ... | char 4 |
  9102. * |-----------------------------------------------------------|
  9103. * - MSG_TYPE
  9104. * Bits 7:0
  9105. * Purpose: identifies this as a test message
  9106. * Value: HTT_MSG_TYPE_TEST
  9107. * - NUM_INTS
  9108. * Bits 15:8
  9109. * Purpose: indicate how many 32-bit integers follow the message header
  9110. * - NUM_CHARS
  9111. * Bits 31:16
  9112. * Purpose: indicate how many 8-bit charaters follow the series of integers
  9113. */
  9114. #define HTT_RX_TEST_NUM_INTS_M 0xff00
  9115. #define HTT_RX_TEST_NUM_INTS_S 8
  9116. #define HTT_RX_TEST_NUM_CHARS_M 0xffff0000
  9117. #define HTT_RX_TEST_NUM_CHARS_S 16
  9118. #define HTT_RX_TEST_NUM_INTS_SET(word, value) \
  9119. do { \
  9120. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_INTS, value); \
  9121. (word) |= (value) << HTT_RX_TEST_NUM_INTS_S; \
  9122. } while (0)
  9123. #define HTT_RX_TEST_NUM_INTS_GET(word) \
  9124. (((word) & HTT_RX_TEST_NUM_INTS_M) >> HTT_RX_TEST_NUM_INTS_S)
  9125. #define HTT_RX_TEST_NUM_CHARS_SET(word, value) \
  9126. do { \
  9127. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_CHARS, value); \
  9128. (word) |= (value) << HTT_RX_TEST_NUM_CHARS_S; \
  9129. } while (0)
  9130. #define HTT_RX_TEST_NUM_CHARS_GET(word) \
  9131. (((word) & HTT_RX_TEST_NUM_CHARS_M) >> HTT_RX_TEST_NUM_CHARS_S)
  9132. /**
  9133. * @brief target -> host packet log message
  9134. *
  9135. * @details
  9136. * The following field definitions describe the format of the packet log
  9137. * message sent from the target to the host.
  9138. * The message consists of a 4-octet header,followed by a variable number
  9139. * of 32-bit character values.
  9140. *
  9141. * |31 16|15 12|11 10|9 8|7 0|
  9142. * |------------------------------------------------------------------|
  9143. * | payload_size | rsvd |pdev_id|mac_id| msg type |
  9144. * |------------------------------------------------------------------|
  9145. * | payload |
  9146. * |------------------------------------------------------------------|
  9147. * - MSG_TYPE
  9148. * Bits 7:0
  9149. * Purpose: identifies this as a pktlog message
  9150. * Value: HTT_T2H_MSG_TYPE_PKTLOG
  9151. * - mac_id
  9152. * Bits 9:8
  9153. * Purpose: identifies which MAC/PHY instance generated this pktlog info
  9154. * Value: 0-3
  9155. * - pdev_id
  9156. * Bits 11:10
  9157. * Purpose: pdev_id
  9158. * Value: 0-3
  9159. * 0 (for rings at SOC level),
  9160. * 1/2/3 PDEV -> 0/1/2
  9161. * - payload_size
  9162. * Bits 31:16
  9163. * Purpose: explicitly specify the payload size
  9164. * Value: payload size in bytes (payload size is a multiple of 4 bytes)
  9165. */
  9166. PREPACK struct htt_pktlog_msg {
  9167. A_UINT32 header;
  9168. A_UINT32 payload[1/* or more */];
  9169. } POSTPACK;
  9170. #define HTT_T2H_PKTLOG_MAC_ID_M 0x00000300
  9171. #define HTT_T2H_PKTLOG_MAC_ID_S 8
  9172. #define HTT_T2H_PKTLOG_PDEV_ID_M 0x00000C00
  9173. #define HTT_T2H_PKTLOG_PDEV_ID_S 10
  9174. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_M 0xFFFF0000
  9175. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_S 16
  9176. #define HTT_T2H_PKTLOG_MAC_ID_SET(word, value) \
  9177. do { \
  9178. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_MAC_ID, value); \
  9179. (word) |= (value) << HTT_T2H_PKTLOG_MAC_ID_S; \
  9180. } while (0)
  9181. #define HTT_T2H_PKTLOG_MAC_ID_GET(word) \
  9182. (((word) & HTT_T2H_PKTLOG_MAC_ID_M) >> \
  9183. HTT_T2H_PKTLOG_MAC_ID_S)
  9184. #define HTT_T2H_PKTLOG_PDEV_ID_SET(word, value) \
  9185. do { \
  9186. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PDEV_ID, value); \
  9187. (word) |= (value) << HTT_T2H_PKTLOG_PDEV_ID_S; \
  9188. } while (0)
  9189. #define HTT_T2H_PKTLOG_PDEV_ID_GET(word) \
  9190. (((word) & HTT_T2H_PKTLOG_PDEV_ID_M) >> \
  9191. HTT_T2H_PKTLOG_PDEV_ID_S)
  9192. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_SET(word, value) \
  9193. do { \
  9194. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PAYLOAD_SIZE, value); \
  9195. (word) |= (value) << HTT_T2H_PKTLOG_PAYLOAD_SIZE_S; \
  9196. } while (0)
  9197. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_GET(word) \
  9198. (((word) & HTT_T2H_PKTLOG_PAYLOAD_SIZE_M) >> \
  9199. HTT_T2H_PKTLOG_PAYLOAD_SIZE_S)
  9200. /*
  9201. * Rx reorder statistics
  9202. * NB: all the fields must be defined in 4 octets size.
  9203. */
  9204. struct rx_reorder_stats {
  9205. /* Non QoS MPDUs received */
  9206. A_UINT32 deliver_non_qos;
  9207. /* MPDUs received in-order */
  9208. A_UINT32 deliver_in_order;
  9209. /* Flush due to reorder timer expired */
  9210. A_UINT32 deliver_flush_timeout;
  9211. /* Flush due to move out of window */
  9212. A_UINT32 deliver_flush_oow;
  9213. /* Flush due to DELBA */
  9214. A_UINT32 deliver_flush_delba;
  9215. /* MPDUs dropped due to FCS error */
  9216. A_UINT32 fcs_error;
  9217. /* MPDUs dropped due to monitor mode non-data packet */
  9218. A_UINT32 mgmt_ctrl;
  9219. /* Unicast-data MPDUs dropped due to invalid peer */
  9220. A_UINT32 invalid_peer;
  9221. /* MPDUs dropped due to duplication (non aggregation) */
  9222. A_UINT32 dup_non_aggr;
  9223. /* MPDUs dropped due to processed before */
  9224. A_UINT32 dup_past;
  9225. /* MPDUs dropped due to duplicate in reorder queue */
  9226. A_UINT32 dup_in_reorder;
  9227. /* Reorder timeout happened */
  9228. A_UINT32 reorder_timeout;
  9229. /* invalid bar ssn */
  9230. A_UINT32 invalid_bar_ssn;
  9231. /* reorder reset due to bar ssn */
  9232. A_UINT32 ssn_reset;
  9233. /* Flush due to delete peer */
  9234. A_UINT32 deliver_flush_delpeer;
  9235. /* Flush due to offload*/
  9236. A_UINT32 deliver_flush_offload;
  9237. /* Flush due to out of buffer*/
  9238. A_UINT32 deliver_flush_oob;
  9239. /* MPDUs dropped due to PN check fail */
  9240. A_UINT32 pn_fail;
  9241. /* MPDUs dropped due to unable to allocate memory */
  9242. A_UINT32 store_fail;
  9243. /* Number of times the tid pool alloc succeeded */
  9244. A_UINT32 tid_pool_alloc_succ;
  9245. /* Number of times the MPDU pool alloc succeeded */
  9246. A_UINT32 mpdu_pool_alloc_succ;
  9247. /* Number of times the MSDU pool alloc succeeded */
  9248. A_UINT32 msdu_pool_alloc_succ;
  9249. /* Number of times the tid pool alloc failed */
  9250. A_UINT32 tid_pool_alloc_fail;
  9251. /* Number of times the MPDU pool alloc failed */
  9252. A_UINT32 mpdu_pool_alloc_fail;
  9253. /* Number of times the MSDU pool alloc failed */
  9254. A_UINT32 msdu_pool_alloc_fail;
  9255. /* Number of times the tid pool freed */
  9256. A_UINT32 tid_pool_free;
  9257. /* Number of times the MPDU pool freed */
  9258. A_UINT32 mpdu_pool_free;
  9259. /* Number of times the MSDU pool freed */
  9260. A_UINT32 msdu_pool_free;
  9261. /* number of MSDUs undelivered to HTT and queued to Data Rx MSDU free list*/
  9262. A_UINT32 msdu_queued;
  9263. /* Number of MSDUs released from Data Rx MSDU list to MAC ring */
  9264. A_UINT32 msdu_recycled;
  9265. /* Number of MPDUs with invalid peer but A2 found in AST */
  9266. A_UINT32 invalid_peer_a2_in_ast;
  9267. /* Number of MPDUs with invalid peer but A3 found in AST */
  9268. A_UINT32 invalid_peer_a3_in_ast;
  9269. /* Number of MPDUs with invalid peer, Broadcast or Multicast frame */
  9270. A_UINT32 invalid_peer_bmc_mpdus;
  9271. /* Number of MSDUs with err attention word */
  9272. A_UINT32 rxdesc_err_att;
  9273. /* Number of MSDUs with flag of peer_idx_invalid */
  9274. A_UINT32 rxdesc_err_peer_idx_inv;
  9275. /* Number of MSDUs with flag of peer_idx_timeout */
  9276. A_UINT32 rxdesc_err_peer_idx_to;
  9277. /* Number of MSDUs with flag of overflow */
  9278. A_UINT32 rxdesc_err_ov;
  9279. /* Number of MSDUs with flag of msdu_length_err */
  9280. A_UINT32 rxdesc_err_msdu_len;
  9281. /* Number of MSDUs with flag of mpdu_length_err */
  9282. A_UINT32 rxdesc_err_mpdu_len;
  9283. /* Number of MSDUs with flag of tkip_mic_err */
  9284. A_UINT32 rxdesc_err_tkip_mic;
  9285. /* Number of MSDUs with flag of decrypt_err */
  9286. A_UINT32 rxdesc_err_decrypt;
  9287. /* Number of MSDUs with flag of fcs_err */
  9288. A_UINT32 rxdesc_err_fcs;
  9289. /* Number of Unicast (bc_mc bit is not set in attention word)
  9290. * frames with invalid peer handler
  9291. */
  9292. A_UINT32 rxdesc_uc_msdus_inv_peer;
  9293. /* Number of unicast frame directly (direct bit is set in attention word)
  9294. * to DUT with invalid peer handler
  9295. */
  9296. A_UINT32 rxdesc_direct_msdus_inv_peer;
  9297. /* Number of Broadcast/Multicast (bc_mc bit set in attention word)
  9298. * frames with invalid peer handler
  9299. */
  9300. A_UINT32 rxdesc_bmc_msdus_inv_peer;
  9301. /* Number of MSDUs dropped due to no first MSDU flag */
  9302. A_UINT32 rxdesc_no_1st_msdu;
  9303. /* Number of MSDUs droped due to ring overflow */
  9304. A_UINT32 msdu_drop_ring_ov;
  9305. /* Number of MSDUs dropped due to FC mismatch */
  9306. A_UINT32 msdu_drop_fc_mismatch;
  9307. /* Number of MSDUs dropped due to mgt frame in Remote ring */
  9308. A_UINT32 msdu_drop_mgmt_remote_ring;
  9309. /* Number of MSDUs dropped due to errors not reported in attention word */
  9310. A_UINT32 msdu_drop_misc;
  9311. /* Number of MSDUs go to offload before reorder */
  9312. A_UINT32 offload_msdu_wal;
  9313. /* Number of data frame dropped by offload after reorder */
  9314. A_UINT32 offload_msdu_reorder;
  9315. /* Number of MPDUs with sequence number in the past and within the BA window */
  9316. A_UINT32 dup_past_within_window;
  9317. /* Number of MPDUs with sequence number in the past and outside the BA window */
  9318. A_UINT32 dup_past_outside_window;
  9319. /* Number of MSDUs with decrypt/MIC error */
  9320. A_UINT32 rxdesc_err_decrypt_mic;
  9321. /* Number of data MSDUs received on both local and remote rings */
  9322. A_UINT32 data_msdus_on_both_rings;
  9323. /* MPDUs never filled */
  9324. A_UINT32 holes_not_filled;
  9325. };
  9326. /*
  9327. * Rx Remote buffer statistics
  9328. * NB: all the fields must be defined in 4 octets size.
  9329. */
  9330. struct rx_remote_buffer_mgmt_stats {
  9331. /* Total number of MSDUs reaped for Rx processing */
  9332. A_UINT32 remote_reaped;
  9333. /* MSDUs recycled within firmware */
  9334. A_UINT32 remote_recycled;
  9335. /* MSDUs stored by Data Rx */
  9336. A_UINT32 data_rx_msdus_stored;
  9337. /* Number of HTT indications from WAL Rx MSDU */
  9338. A_UINT32 wal_rx_ind;
  9339. /* Number of unconsumed HTT indications from WAL Rx MSDU */
  9340. A_UINT32 wal_rx_ind_unconsumed;
  9341. /* Number of HTT indications from Data Rx MSDU */
  9342. A_UINT32 data_rx_ind;
  9343. /* Number of unconsumed HTT indications from Data Rx MSDU */
  9344. A_UINT32 data_rx_ind_unconsumed;
  9345. /* Number of HTT indications from ATHBUF */
  9346. A_UINT32 athbuf_rx_ind;
  9347. /* Number of remote buffers requested for refill */
  9348. A_UINT32 refill_buf_req;
  9349. /* Number of remote buffers filled by the host */
  9350. A_UINT32 refill_buf_rsp;
  9351. /* Number of times MAC hw_index = f/w write_index */
  9352. A_INT32 mac_no_bufs;
  9353. /* Number of times f/w write_index = f/w read_index for MAC Rx ring */
  9354. A_INT32 fw_indices_equal;
  9355. /* Number of times f/w finds no buffers to post */
  9356. A_INT32 host_no_bufs;
  9357. };
  9358. /*
  9359. * TXBF MU/SU packets and NDPA statistics
  9360. * NB: all the fields must be defined in 4 octets size.
  9361. */
  9362. struct rx_txbf_musu_ndpa_pkts_stats {
  9363. A_UINT32 number_mu_pkts; /* number of TXBF MU packets received */
  9364. A_UINT32 number_su_pkts; /* number of TXBF SU packets received */
  9365. A_UINT32 txbf_directed_ndpa_count; /* number of TXBF directed NDPA */
  9366. A_UINT32 txbf_ndpa_retry_count; /* number of TXBF retried NDPA */
  9367. A_UINT32 txbf_total_ndpa_count; /* total number of TXBF NDPA */
  9368. A_UINT32 reserved[3]; /* must be set to 0x0 */
  9369. };
  9370. /*
  9371. * htt_dbg_stats_status -
  9372. * present - The requested stats have been delivered in full.
  9373. * This indicates that either the stats information was contained
  9374. * in its entirety within this message, or else this message
  9375. * completes the delivery of the requested stats info that was
  9376. * partially delivered through earlier STATS_CONF messages.
  9377. * partial - The requested stats have been delivered in part.
  9378. * One or more subsequent STATS_CONF messages with the same
  9379. * cookie value will be sent to deliver the remainder of the
  9380. * information.
  9381. * error - The requested stats could not be delivered, for example due
  9382. * to a shortage of memory to construct a message holding the
  9383. * requested stats.
  9384. * invalid - The requested stat type is either not recognized, or the
  9385. * target is configured to not gather the stats type in question.
  9386. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  9387. * series_done - This special value indicates that no further stats info
  9388. * elements are present within a series of stats info elems
  9389. * (within a stats upload confirmation message).
  9390. */
  9391. enum htt_dbg_stats_status {
  9392. HTT_DBG_STATS_STATUS_PRESENT = 0,
  9393. HTT_DBG_STATS_STATUS_PARTIAL = 1,
  9394. HTT_DBG_STATS_STATUS_ERROR = 2,
  9395. HTT_DBG_STATS_STATUS_INVALID = 3,
  9396. HTT_DBG_STATS_STATUS_SERIES_DONE = 7
  9397. };
  9398. /**
  9399. * @brief target -> host statistics upload
  9400. *
  9401. * @details
  9402. * The following field definitions describe the format of the HTT target
  9403. * to host stats upload confirmation message.
  9404. * The message contains a cookie echoed from the HTT host->target stats
  9405. * upload request, which identifies which request the confirmation is
  9406. * for, and a series of tag-length-value stats information elements.
  9407. * The tag-length header for each stats info element also includes a
  9408. * status field, to indicate whether the request for the stat type in
  9409. * question was fully met, partially met, unable to be met, or invalid
  9410. * (if the stat type in question is disabled in the target).
  9411. * A special value of all 1's in this status field is used to indicate
  9412. * the end of the series of stats info elements.
  9413. *
  9414. *
  9415. * |31 16|15 8|7 5|4 0|
  9416. * |------------------------------------------------------------|
  9417. * | reserved | msg type |
  9418. * |------------------------------------------------------------|
  9419. * | cookie LSBs |
  9420. * |------------------------------------------------------------|
  9421. * | cookie MSBs |
  9422. * |------------------------------------------------------------|
  9423. * | stats entry length | reserved | S |stat type|
  9424. * |------------------------------------------------------------|
  9425. * | |
  9426. * | type-specific stats info |
  9427. * | |
  9428. * |------------------------------------------------------------|
  9429. * | stats entry length | reserved | S |stat type|
  9430. * |------------------------------------------------------------|
  9431. * | |
  9432. * | type-specific stats info |
  9433. * | |
  9434. * |------------------------------------------------------------|
  9435. * | n/a | reserved | 111 | n/a |
  9436. * |------------------------------------------------------------|
  9437. * Header fields:
  9438. * - MSG_TYPE
  9439. * Bits 7:0
  9440. * Purpose: identifies this is a statistics upload confirmation message
  9441. * Value: 0x9
  9442. * - COOKIE_LSBS
  9443. * Bits 31:0
  9444. * Purpose: Provide a mechanism to match a target->host stats confirmation
  9445. * message with its preceding host->target stats request message.
  9446. * Value: LSBs of the opaque cookie specified by the host-side requestor
  9447. * - COOKIE_MSBS
  9448. * Bits 31:0
  9449. * Purpose: Provide a mechanism to match a target->host stats confirmation
  9450. * message with its preceding host->target stats request message.
  9451. * Value: MSBs of the opaque cookie specified by the host-side requestor
  9452. *
  9453. * Stats Information Element tag-length header fields:
  9454. * - STAT_TYPE
  9455. * Bits 4:0
  9456. * Purpose: identifies the type of statistics info held in the
  9457. * following information element
  9458. * Value: htt_dbg_stats_type
  9459. * - STATUS
  9460. * Bits 7:5
  9461. * Purpose: indicate whether the requested stats are present
  9462. * Value: htt_dbg_stats_status, including a special value (0x7) to mark
  9463. * the completion of the stats entry series
  9464. * - LENGTH
  9465. * Bits 31:16
  9466. * Purpose: indicate the stats information size
  9467. * Value: This field specifies the number of bytes of stats information
  9468. * that follows the element tag-length header.
  9469. * It is expected but not required that this length is a multiple of
  9470. * 4 bytes. Even if the length is not an integer multiple of 4, the
  9471. * subsequent stats entry header will begin on a 4-byte aligned
  9472. * boundary.
  9473. */
  9474. #define HTT_T2H_STATS_COOKIE_SIZE 8
  9475. #define HTT_T2H_STATS_CONF_TAIL_SIZE 4
  9476. #define HTT_T2H_STATS_CONF_HDR_SIZE 4
  9477. #define HTT_T2H_STATS_CONF_TLV_HDR_SIZE 4
  9478. #define HTT_T2H_STATS_CONF_TLV_TYPE_M 0x0000001f
  9479. #define HTT_T2H_STATS_CONF_TLV_TYPE_S 0
  9480. #define HTT_T2H_STATS_CONF_TLV_STATUS_M 0x000000e0
  9481. #define HTT_T2H_STATS_CONF_TLV_STATUS_S 5
  9482. #define HTT_T2H_STATS_CONF_TLV_LENGTH_M 0xffff0000
  9483. #define HTT_T2H_STATS_CONF_TLV_LENGTH_S 16
  9484. #define HTT_T2H_STATS_CONF_TLV_TYPE_SET(word, value) \
  9485. do { \
  9486. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_TYPE, value); \
  9487. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_TYPE_S; \
  9488. } while (0)
  9489. #define HTT_T2H_STATS_CONF_TLV_TYPE_GET(word) \
  9490. (((word) & HTT_T2H_STATS_CONF_TLV_TYPE_M) >> \
  9491. HTT_T2H_STATS_CONF_TLV_TYPE_S)
  9492. #define HTT_T2H_STATS_CONF_TLV_STATUS_SET(word, value) \
  9493. do { \
  9494. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_STATUS, value); \
  9495. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_STATUS_S; \
  9496. } while (0)
  9497. #define HTT_T2H_STATS_CONF_TLV_STATUS_GET(word) \
  9498. (((word) & HTT_T2H_STATS_CONF_TLV_STATUS_M) >> \
  9499. HTT_T2H_STATS_CONF_TLV_STATUS_S)
  9500. #define HTT_T2H_STATS_CONF_TLV_LENGTH_SET(word, value) \
  9501. do { \
  9502. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_LENGTH, value); \
  9503. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_LENGTH_S; \
  9504. } while (0)
  9505. #define HTT_T2H_STATS_CONF_TLV_LENGTH_GET(word) \
  9506. (((word) & HTT_T2H_STATS_CONF_TLV_LENGTH_M) >> \
  9507. HTT_T2H_STATS_CONF_TLV_LENGTH_S)
  9508. #define HL_HTT_FW_RX_DESC_RSVD_SIZE 18
  9509. #define HTT_MAX_AGGR 64
  9510. #define HTT_HL_MAX_AGGR 18
  9511. /**
  9512. * @brief host -> target FRAG DESCRIPTOR/MSDU_EXT DESC bank
  9513. *
  9514. * @details
  9515. * The following field definitions describe the format of the HTT host
  9516. * to target frag_desc/msdu_ext bank configuration message.
  9517. * The message contains the based address and the min and max id of the
  9518. * MSDU_EXT/FRAG_DESC that will be used by the HTT to map MSDU DESC and
  9519. * MSDU_EXT/FRAG_DESC.
  9520. * HTT will use id in HTT descriptor instead sending the frag_desc_ptr.
  9521. * In peregrine the firmware will use fragment_desc_ptr but in WIFI2.0
  9522. * the hardware does the mapping/translation.
  9523. *
  9524. * Total banks that can be configured is configured to 16.
  9525. *
  9526. * This should be called before any TX has be initiated by the HTT
  9527. *
  9528. * |31 16|15 8|7 5|4 0|
  9529. * |------------------------------------------------------------|
  9530. * | DESC_SIZE | NUM_BANKS | RES |SWP|pdev| msg type |
  9531. * |------------------------------------------------------------|
  9532. * | BANK0_BASE_ADDRESS (bits 31:0) |
  9533. #if HTT_PADDR64
  9534. * | BANK0_BASE_ADDRESS (bits 63:32) |
  9535. #endif
  9536. * |------------------------------------------------------------|
  9537. * | ... |
  9538. * |------------------------------------------------------------|
  9539. * | BANK15_BASE_ADDRESS (bits 31:0) |
  9540. #if HTT_PADDR64
  9541. * | BANK15_BASE_ADDRESS (bits 63:32) |
  9542. #endif
  9543. * |------------------------------------------------------------|
  9544. * | BANK0_MAX_ID | BANK0_MIN_ID |
  9545. * |------------------------------------------------------------|
  9546. * | ... |
  9547. * |------------------------------------------------------------|
  9548. * | BANK15_MAX_ID | BANK15_MIN_ID |
  9549. * |------------------------------------------------------------|
  9550. * Header fields:
  9551. * - MSG_TYPE
  9552. * Bits 7:0
  9553. * Value: 0x6
  9554. * for systems with 64-bit format for bus addresses:
  9555. * - BANKx_BASE_ADDRESS_LO
  9556. * Bits 31:0
  9557. * Purpose: Provide a mechanism to specify the base address of the
  9558. * MSDU_EXT bank physical/bus address.
  9559. * Value: lower 4 bytes of MSDU_EXT bank physical / bus address
  9560. * - BANKx_BASE_ADDRESS_HI
  9561. * Bits 31:0
  9562. * Purpose: Provide a mechanism to specify the base address of the
  9563. * MSDU_EXT bank physical/bus address.
  9564. * Value: higher 4 bytes of MSDU_EXT bank physical / bus address
  9565. * for systems with 32-bit format for bus addresses:
  9566. * - BANKx_BASE_ADDRESS
  9567. * Bits 31:0
  9568. * Purpose: Provide a mechanism to specify the base address of the
  9569. * MSDU_EXT bank physical/bus address.
  9570. * Value: MSDU_EXT bank physical / bus address
  9571. * - BANKx_MIN_ID
  9572. * Bits 15:0
  9573. * Purpose: Provide a mechanism to specify the min index that needs to
  9574. * mapped.
  9575. * - BANKx_MAX_ID
  9576. * Bits 31:16
  9577. * Purpose: Provide a mechanism to specify the max index that needs to
  9578. * mapped.
  9579. *
  9580. */
  9581. /** @todo Compress the fields to fit MAX HTT Message size, until then configure to a
  9582. * safe value.
  9583. * @note MAX supported banks is 16.
  9584. */
  9585. #define HTT_TX_MSDU_EXT_BANK_MAX 4
  9586. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_M 0x300
  9587. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_S 8
  9588. #define HTT_H2T_FRAG_DESC_BANK_SWAP_M 0x400
  9589. #define HTT_H2T_FRAG_DESC_BANK_SWAP_S 10
  9590. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M 0xff0000
  9591. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S 16
  9592. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M 0xff000000
  9593. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S 24
  9594. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M 0xffff
  9595. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S 0
  9596. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M 0xffff0000
  9597. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S 16
  9598. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_SET(word, value) \
  9599. do { \
  9600. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_PDEVID, value); \
  9601. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_PDEVID_S); \
  9602. } while (0)
  9603. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_GET(word) \
  9604. (((word) & HTT_H2T_FRAG_DESC_BANK_PDEVID_M) >> HTT_H2T_FRAG_DESC_BANK_PDEVID_S)
  9605. #define HTT_H2T_FRAG_DESC_BANK_SWAP_SET(word, value) \
  9606. do { \
  9607. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_SWAP, value); \
  9608. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_SWAP_S); \
  9609. } while (0)
  9610. #define HTT_H2T_FRAG_DESC_BANK_SWAP_GET(word) \
  9611. (((word) & HTT_H2T_FRAG_DESC_BANK_SWAP_M) >> HTT_H2T_FRAG_DESC_BANK_SWAP_S)
  9612. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_SET(word, value) \
  9613. do { \
  9614. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_NUM_BANKS, value); \
  9615. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S); \
  9616. } while (0)
  9617. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_GET(word) \
  9618. (((word) & HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M) >> HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S)
  9619. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_SET(word, value) \
  9620. do { \
  9621. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_DESC_SIZE, value); \
  9622. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S); \
  9623. } while (0)
  9624. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_GET(word) \
  9625. (((word) & HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M) >> HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S)
  9626. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_SET(word, value) \
  9627. do { \
  9628. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MIN_IDX, value); \
  9629. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S); \
  9630. } while (0)
  9631. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_GET(word) \
  9632. (((word) & HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S)
  9633. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_SET(word, value) \
  9634. do { \
  9635. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MAX_IDX, value); \
  9636. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S); \
  9637. } while (0)
  9638. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_GET(word) \
  9639. (((word) & HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S)
  9640. /*
  9641. * TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T:
  9642. * This macro defines a htt_tx_frag_descXXX_bank_cfg_t in which any physical
  9643. * addresses are stored in a XXX-bit field.
  9644. * This macro is used to define both htt_tx_frag_desc32_bank_cfg_t and
  9645. * htt_tx_frag_desc64_bank_cfg_t structs.
  9646. */
  9647. #define TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T( \
  9648. _paddr_bits_, \
  9649. _paddr__bank_base_address_) \
  9650. PREPACK struct htt_tx_frag_desc ## _paddr_bits_ ## _bank_cfg_t { \
  9651. /** word 0 \
  9652. * msg_type: 8, \
  9653. * pdev_id: 2, \
  9654. * swap: 1, \
  9655. * reserved0: 5, \
  9656. * num_banks: 8, \
  9657. * desc_size: 8; \
  9658. */ \
  9659. A_UINT32 word0; \
  9660. /* \
  9661. * If bank_base_address is 64 bits, the upper / lower halves are stored \
  9662. * in little-endian order (bytes 0-3 in the first A_UINT32, bytes 4-7 in \
  9663. * the second A_UINT32). \
  9664. */ \
  9665. _paddr__bank_base_address_[HTT_TX_MSDU_EXT_BANK_MAX]; \
  9666. A_UINT32 bank_info[HTT_TX_MSDU_EXT_BANK_MAX]; \
  9667. } POSTPACK
  9668. /* define htt_tx_frag_desc32_bank_cfg_t */
  9669. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(32, HTT_VAR_PADDR32(bank_base_address));
  9670. /* define htt_tx_frag_desc64_bank_cfg_t */
  9671. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(64, HTT_VAR_PADDR64_LE(bank_base_address));
  9672. /*
  9673. * Make htt_tx_frag_desc_bank_cfg_t be an alias for either
  9674. * htt_tx_frag_desc32_bank_cfg_t or htt_tx_frag_desc64_bank_cfg_t
  9675. */
  9676. #if HTT_PADDR64
  9677. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc64_bank_cfg_t
  9678. #else
  9679. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc32_bank_cfg_t
  9680. #endif
  9681. /**
  9682. * @brief target -> host HTT TX Credit total count update message definition
  9683. *
  9684. *|31 16|15|14 9| 8 |7 0 |
  9685. *|---------------------+--+----------+-------+----------|
  9686. *|cur htt credit delta | Q| reserved | sign | msg type |
  9687. *|------------------------------------------------------|
  9688. *
  9689. * Header fields:
  9690. * - MSG_TYPE
  9691. * Bits 7:0
  9692. * Purpose: identifies this as a htt tx credit delta update message
  9693. * Value: 0xe
  9694. * - SIGN
  9695. * Bits 8
  9696. * identifies whether credit delta is positive or negative
  9697. * Value:
  9698. * - 0x0: credit delta is positive, rebalance in some buffers
  9699. * - 0x1: credit delta is negative, rebalance out some buffers
  9700. * - reserved
  9701. * Bits 14:9
  9702. * Value: 0x0
  9703. * - TXQ_GRP
  9704. * Bit 15
  9705. * Purpose: indicates whether any tx queue group information elements
  9706. * are appended to the tx credit update message
  9707. * Value: 0 -> no tx queue group information element is present
  9708. * 1 -> a tx queue group information element immediately follows
  9709. * - DELTA_COUNT
  9710. * Bits 31:16
  9711. * Purpose: Specify current htt credit delta absolute count
  9712. */
  9713. #define HTT_TX_CREDIT_SIGN_BIT_M 0x00000100
  9714. #define HTT_TX_CREDIT_SIGN_BIT_S 8
  9715. #define HTT_TX_CREDIT_TXQ_GRP_M 0x00008000
  9716. #define HTT_TX_CREDIT_TXQ_GRP_S 15
  9717. #define HTT_TX_CREDIT_DELTA_ABS_M 0xffff0000
  9718. #define HTT_TX_CREDIT_DELTA_ABS_S 16
  9719. #define HTT_TX_CREDIT_SIGN_BIT_SET(word, value) \
  9720. do { \
  9721. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_SIGN_BIT, value); \
  9722. (word) |= (value) << HTT_TX_CREDIT_SIGN_BIT_S; \
  9723. } while (0)
  9724. #define HTT_TX_CREDIT_SIGN_BIT_GET(word) \
  9725. (((word) & HTT_TX_CREDIT_SIGN_BIT_M) >> HTT_TX_CREDIT_SIGN_BIT_S)
  9726. #define HTT_TX_CREDIT_TXQ_GRP_SET(word, value) \
  9727. do { \
  9728. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_TXQ_GRP, value); \
  9729. (word) |= (value) << HTT_TX_CREDIT_TXQ_GRP_S; \
  9730. } while (0)
  9731. #define HTT_TX_CREDIT_TXQ_GRP_GET(word) \
  9732. (((word) & HTT_TX_CREDIT_TXQ_GRP_M) >> HTT_TX_CREDIT_TXQ_GRP_S)
  9733. #define HTT_TX_CREDIT_DELTA_ABS_SET(word, value) \
  9734. do { \
  9735. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_DELTA_ABS, value); \
  9736. (word) |= (value) << HTT_TX_CREDIT_DELTA_ABS_S; \
  9737. } while (0)
  9738. #define HTT_TX_CREDIT_DELTA_ABS_GET(word) \
  9739. (((word) & HTT_TX_CREDIT_DELTA_ABS_M) >> HTT_TX_CREDIT_DELTA_ABS_S)
  9740. #define HTT_TX_CREDIT_MSG_BYTES 4
  9741. #define HTT_TX_CREDIT_SIGN_BIT_POSITIVE 0x0
  9742. #define HTT_TX_CREDIT_SIGN_BIT_NEGATIVE 0x1
  9743. /**
  9744. * @brief HTT WDI_IPA Operation Response Message
  9745. *
  9746. * @details
  9747. * HTT WDI_IPA Operation Response message is sent by target
  9748. * to host confirming suspend or resume operation.
  9749. * |31 24|23 16|15 8|7 0|
  9750. * |----------------+----------------+----------------+----------------|
  9751. * | op_code | Rsvd | msg_type |
  9752. * |-------------------------------------------------------------------|
  9753. * | Rsvd | Response len |
  9754. * |-------------------------------------------------------------------|
  9755. * | |
  9756. * | Response-type specific info |
  9757. * | |
  9758. * | |
  9759. * |-------------------------------------------------------------------|
  9760. * Header fields:
  9761. * - MSG_TYPE
  9762. * Bits 7:0
  9763. * Purpose: Identifies this as WDI_IPA Operation Response message
  9764. * value: = 0x13
  9765. * - OP_CODE
  9766. * Bits 31:16
  9767. * Purpose: Identifies the operation target is responding to (e.g. TX suspend)
  9768. * value: = enum htt_wdi_ipa_op_code
  9769. * - RSP_LEN
  9770. * Bits 16:0
  9771. * Purpose: length for the response-type specific info
  9772. * value: = length in bytes for response-type specific info
  9773. * For example, if OP_CODE == HTT_WDI_IPA_OPCODE_DBG_STATS, the
  9774. * length value will be sizeof(struct wlan_wdi_ipa_dbg_stats_t).
  9775. */
  9776. PREPACK struct htt_wdi_ipa_op_response_t
  9777. {
  9778. /* DWORD 0: flags and meta-data */
  9779. A_UINT32
  9780. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  9781. reserved1: 8,
  9782. op_code: 16;
  9783. A_UINT32
  9784. rsp_len: 16,
  9785. reserved2: 16;
  9786. } POSTPACK;
  9787. #define HTT_WDI_IPA_OP_RESPONSE_SZ 8 /* bytes */
  9788. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M 0xffff0000
  9789. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S 16
  9790. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M 0x0000ffff
  9791. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S 0
  9792. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_GET(_var) \
  9793. (((_var) & HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M) >> HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)
  9794. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_SET(_var, _val) \
  9795. do { \
  9796. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_OP_CODE, _val); \
  9797. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)); \
  9798. } while (0)
  9799. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_GET(_var) \
  9800. (((_var) & HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M) >> HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)
  9801. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_SET(_var, _val) \
  9802. do { \
  9803. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_RSP_LEN, _val); \
  9804. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)); \
  9805. } while (0)
  9806. enum htt_phy_mode {
  9807. htt_phy_mode_11a = 0,
  9808. htt_phy_mode_11g = 1,
  9809. htt_phy_mode_11b = 2,
  9810. htt_phy_mode_11g_only = 3,
  9811. htt_phy_mode_11na_ht20 = 4,
  9812. htt_phy_mode_11ng_ht20 = 5,
  9813. htt_phy_mode_11na_ht40 = 6,
  9814. htt_phy_mode_11ng_ht40 = 7,
  9815. htt_phy_mode_11ac_vht20 = 8,
  9816. htt_phy_mode_11ac_vht40 = 9,
  9817. htt_phy_mode_11ac_vht80 = 10,
  9818. htt_phy_mode_11ac_vht20_2g = 11,
  9819. htt_phy_mode_11ac_vht40_2g = 12,
  9820. htt_phy_mode_11ac_vht80_2g = 13,
  9821. htt_phy_mode_11ac_vht80_80 = 14, /* 80+80 */
  9822. htt_phy_mode_11ac_vht160 = 15,
  9823. htt_phy_mode_max,
  9824. };
  9825. /**
  9826. * @brief target -> host HTT channel change indication
  9827. * @details
  9828. * Specify when a channel change occurs.
  9829. * This allows the host to precisely determine which rx frames arrived
  9830. * on the old channel and which rx frames arrived on the new channel.
  9831. *
  9832. *|31 |7 0 |
  9833. *|-------------------------------------------+----------|
  9834. *| reserved | msg type |
  9835. *|------------------------------------------------------|
  9836. *| primary_chan_center_freq_mhz |
  9837. *|------------------------------------------------------|
  9838. *| contiguous_chan1_center_freq_mhz |
  9839. *|------------------------------------------------------|
  9840. *| contiguous_chan2_center_freq_mhz |
  9841. *|------------------------------------------------------|
  9842. *| phy_mode |
  9843. *|------------------------------------------------------|
  9844. *
  9845. * Header fields:
  9846. * - MSG_TYPE
  9847. * Bits 7:0
  9848. * Purpose: identifies this as a htt channel change indication message
  9849. * Value: 0x15
  9850. * - PRIMARY_CHAN_CENTER_FREQ_MHZ
  9851. * Bits 31:0
  9852. * Purpose: identify the (center of the) new 20 MHz primary channel
  9853. * Value: center frequency of the 20 MHz primary channel, in MHz units
  9854. * - CONTIG_CHAN1_CENTER_FREQ_MHZ
  9855. * Bits 31:0
  9856. * Purpose: identify the (center of the) contiguous frequency range
  9857. * comprising the new channel.
  9858. * For example, if the new channel is a 80 MHz channel extending
  9859. * 60 MHz beyond the primary channel, this field would be 30 larger
  9860. * than the primary channel center frequency field.
  9861. * Value: center frequency of the contiguous frequency range comprising
  9862. * the full channel in MHz units
  9863. * (80+80 channels also use the CONTIG_CHAN2 field)
  9864. * - CONTIG_CHAN2_CENTER_FREQ_MHZ
  9865. * Bits 31:0
  9866. * Purpose: Identify the (center of the) 80 MHz extension frequency range
  9867. * within a VHT 80+80 channel.
  9868. * This field is only relevant for VHT 80+80 channels.
  9869. * Value: center frequency of the 80 MHz extension channel in a VHT 80+80
  9870. * channel (arbitrary value for cases besides VHT 80+80)
  9871. * - PHY_MODE
  9872. * Bits 31:0
  9873. * Purpose: specify the PHY channel's type (legacy vs. HT vs. VHT), width,
  9874. * and band
  9875. * Value: htt_phy_mode enum value
  9876. */
  9877. PREPACK struct htt_chan_change_t
  9878. {
  9879. /* DWORD 0: flags and meta-data */
  9880. A_UINT32
  9881. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  9882. reserved1: 24;
  9883. A_UINT32 primary_chan_center_freq_mhz;
  9884. A_UINT32 contig_chan1_center_freq_mhz;
  9885. A_UINT32 contig_chan2_center_freq_mhz;
  9886. A_UINT32 phy_mode;
  9887. } POSTPACK;
  9888. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M 0xffffffff
  9889. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S 0
  9890. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M 0xffffffff
  9891. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S 0
  9892. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M 0xffffffff
  9893. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S 0
  9894. #define HTT_CHAN_CHANGE_PHY_MODE_M 0xffffffff
  9895. #define HTT_CHAN_CHANGE_PHY_MODE_S 0
  9896. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_SET(word, value) \
  9897. do { \
  9898. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ, value);\
  9899. (word) |= (value) << HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S; \
  9900. } while (0)
  9901. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_GET(word) \
  9902. (((word) & HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M) \
  9903. >> HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S)
  9904. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_SET(word, value) \
  9905. do { \
  9906. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ, value);\
  9907. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S; \
  9908. } while (0)
  9909. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_GET(word) \
  9910. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M) \
  9911. >> HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S)
  9912. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_SET(word, value) \
  9913. do { \
  9914. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ, value);\
  9915. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S; \
  9916. } while (0)
  9917. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_GET(word) \
  9918. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M) \
  9919. >> HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S)
  9920. #define HTT_CHAN_CHANGE_PHY_MODE_SET(word, value) \
  9921. do { \
  9922. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PHY_MODE, value);\
  9923. (word) |= (value) << HTT_CHAN_CHANGE_PHY_MODE_S; \
  9924. } while (0)
  9925. #define HTT_CHAN_CHANGE_PHY_MODE_GET(word) \
  9926. (((word) & HTT_CHAN_CHANGE_PHY_MODE_M) \
  9927. >> HTT_CHAN_CHANGE_PHY_MODE_S)
  9928. #define HTT_CHAN_CHANGE_BYTES sizeof(struct htt_chan_change_t)
  9929. /**
  9930. * @brief rx offload packet error message
  9931. *
  9932. * @details
  9933. * HTT_RX_OFLD_PKT_ERR message is sent by target to host to indicate err
  9934. * of target payload like mic err.
  9935. *
  9936. * |31 24|23 16|15 8|7 0|
  9937. * |----------------+----------------+----------------+----------------|
  9938. * | tid | vdev_id | msg_sub_type | msg_type |
  9939. * |-------------------------------------------------------------------|
  9940. * : (sub-type dependent content) :
  9941. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  9942. * Header fields:
  9943. * - msg_type
  9944. * Bits 7:0
  9945. * Purpose: Identifies this as HTT_RX_OFLD_PKT_ERR message
  9946. * value: 0x16 (HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR)
  9947. * - msg_sub_type
  9948. * Bits 15:8
  9949. * Purpose: Identifies which type of rx error is reported by this message
  9950. * value: htt_rx_ofld_pkt_err_type
  9951. * - vdev_id
  9952. * Bits 23:16
  9953. * Purpose: Identifies which vdev received the erroneous rx frame
  9954. * value:
  9955. * - tid
  9956. * Bits 31:24
  9957. * Purpose: Identifies the traffic type of the rx frame
  9958. * value:
  9959. *
  9960. * - The payload fields used if the sub-type == MIC error are shown below.
  9961. * Note - MIC err is per MSDU, while PN is per MPDU.
  9962. * The FW will discard the whole MPDU if any MSDU within the MPDU is marked
  9963. * with MIC err in A-MSDU case, so FW will send only one HTT message
  9964. * with the PN of this MPDU attached to indicate MIC err for one MPDU
  9965. * instead of sending separate HTT messages for each wrong MSDU within
  9966. * the MPDU.
  9967. *
  9968. * |31 24|23 16|15 8|7 0|
  9969. * |----------------+----------------+----------------+----------------|
  9970. * | Rsvd | key_id | peer_id |
  9971. * |-------------------------------------------------------------------|
  9972. * | receiver MAC addr 31:0 |
  9973. * |-------------------------------------------------------------------|
  9974. * | Rsvd | receiver MAC addr 47:32 |
  9975. * |-------------------------------------------------------------------|
  9976. * | transmitter MAC addr 31:0 |
  9977. * |-------------------------------------------------------------------|
  9978. * | Rsvd | transmitter MAC addr 47:32 |
  9979. * |-------------------------------------------------------------------|
  9980. * | PN 31:0 |
  9981. * |-------------------------------------------------------------------|
  9982. * | Rsvd | PN 47:32 |
  9983. * |-------------------------------------------------------------------|
  9984. * - peer_id
  9985. * Bits 15:0
  9986. * Purpose: identifies which peer is frame is from
  9987. * value:
  9988. * - key_id
  9989. * Bits 23:16
  9990. * Purpose: identifies key_id of rx frame
  9991. * value:
  9992. * - RA_31_0 (receiver MAC addr 31:0)
  9993. * Bits 31:0
  9994. * Purpose: identifies by MAC address which vdev received the frame
  9995. * value: MAC address lower 4 bytes
  9996. * - RA_47_32 (receiver MAC addr 47:32)
  9997. * Bits 15:0
  9998. * Purpose: identifies by MAC address which vdev received the frame
  9999. * value: MAC address upper 2 bytes
  10000. * - TA_31_0 (transmitter MAC addr 31:0)
  10001. * Bits 31:0
  10002. * Purpose: identifies by MAC address which peer transmitted the frame
  10003. * value: MAC address lower 4 bytes
  10004. * - TA_47_32 (transmitter MAC addr 47:32)
  10005. * Bits 15:0
  10006. * Purpose: identifies by MAC address which peer transmitted the frame
  10007. * value: MAC address upper 2 bytes
  10008. * - PN_31_0
  10009. * Bits 31:0
  10010. * Purpose: Identifies pn of rx frame
  10011. * value: PN lower 4 bytes
  10012. * - PN_47_32
  10013. * Bits 15:0
  10014. * Purpose: Identifies pn of rx frame
  10015. * value:
  10016. * TKIP or CCMP: PN upper 2 bytes
  10017. * WAPI: PN bytes 6:5 (bytes 15:7 not included in this message)
  10018. */
  10019. enum htt_rx_ofld_pkt_err_type {
  10020. HTT_RX_OFLD_PKT_ERR_TYPE_NONE = 0,
  10021. HTT_RX_OFLD_PKT_ERR_TYPE_MIC_ERR,
  10022. };
  10023. /* definition for HTT_RX_OFLD_PKT_ERR msg hdr */
  10024. #define HTT_RX_OFLD_PKT_ERR_HDR_BYTES 4
  10025. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M 0x0000ff00
  10026. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S 8
  10027. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_M 0x00ff0000
  10028. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_S 16
  10029. #define HTT_RX_OFLD_PKT_ERR_TID_M 0xff000000
  10030. #define HTT_RX_OFLD_PKT_ERR_TID_S 24
  10031. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_GET(_var) \
  10032. (((_var) & HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M) \
  10033. >> HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)
  10034. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_SET(_var, _val) \
  10035. do { \
  10036. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE, _val); \
  10037. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)); \
  10038. } while (0)
  10039. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_GET(_var) \
  10040. (((_var) & HTT_RX_OFLD_PKT_ERR_VDEV_ID_M) >> HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)
  10041. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_SET(_var, _val) \
  10042. do { \
  10043. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_VDEV_ID, _val); \
  10044. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)); \
  10045. } while (0)
  10046. #define HTT_RX_OFLD_PKT_ERR_TID_GET(_var) \
  10047. (((_var) & HTT_RX_OFLD_PKT_ERR_TID_M) >> HTT_RX_OFLD_PKT_ERR_TID_S)
  10048. #define HTT_RX_OFLD_PKT_ERR_TID_SET(_var, _val) \
  10049. do { \
  10050. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_TID, _val); \
  10051. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_TID_S)); \
  10052. } while (0)
  10053. /* definition for HTT_RX_OFLD_PKT_ERR_MIC_ERR msg sub-type payload */
  10054. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_BYTES 28
  10055. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M 0x0000ffff
  10056. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S 0
  10057. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M 0x00ff0000
  10058. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S 16
  10059. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M 0xffffffff
  10060. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S 0
  10061. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M 0x0000ffff
  10062. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S 0
  10063. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M 0xffffffff
  10064. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S 0
  10065. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M 0x0000ffff
  10066. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S 0
  10067. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M 0xffffffff
  10068. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S 0
  10069. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M 0x0000ffff
  10070. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S 0
  10071. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_GET(_var) \
  10072. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M) >> \
  10073. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)
  10074. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_SET(_var, _val) \
  10075. do { \
  10076. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID, _val); \
  10077. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)); \
  10078. } while (0)
  10079. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_GET(_var) \
  10080. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M) >> \
  10081. HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)
  10082. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_SET(_var, _val) \
  10083. do { \
  10084. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID, _val); \
  10085. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)); \
  10086. } while (0)
  10087. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_GET(_var) \
  10088. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M) >> \
  10089. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)
  10090. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_SET(_var, _val) \
  10091. do { \
  10092. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0, _val); \
  10093. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)); \
  10094. } while (0)
  10095. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_GET(_var) \
  10096. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M) >> \
  10097. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)
  10098. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_SET(_var, _val) \
  10099. do { \
  10100. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32, _val); \
  10101. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)); \
  10102. } while (0)
  10103. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_GET(_var) \
  10104. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M) >> \
  10105. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)
  10106. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_SET(_var, _val) \
  10107. do { \
  10108. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0, _val); \
  10109. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)); \
  10110. } while (0)
  10111. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_GET(_var) \
  10112. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M) >> \
  10113. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)
  10114. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_SET(_var, _val) \
  10115. do { \
  10116. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32, _val); \
  10117. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)); \
  10118. } while (0)
  10119. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_GET(_var) \
  10120. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M) >> \
  10121. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)
  10122. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_SET(_var, _val) \
  10123. do { \
  10124. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0, _val); \
  10125. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)); \
  10126. } while (0)
  10127. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_GET(_var) \
  10128. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M) >> \
  10129. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)
  10130. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_SET(_var, _val) \
  10131. do { \
  10132. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32, _val); \
  10133. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)); \
  10134. } while (0)
  10135. /**
  10136. * @brief peer rate report message
  10137. *
  10138. * @details
  10139. * HTT_T2H_MSG_TYPE_RATE_REPORT message is sent by target to host to indicate the
  10140. * justified rate of all the peers.
  10141. *
  10142. * |31 24|23 16|15 8|7 0|
  10143. * |----------------+----------------+----------------+----------------|
  10144. * | peer_count | | msg_type |
  10145. * |-------------------------------------------------------------------|
  10146. * : Payload (variant number of peer rate report) :
  10147. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  10148. * Header fields:
  10149. * - msg_type
  10150. * Bits 7:0
  10151. * Purpose: Identifies this as HTT_T2H_MSG_TYPE_RATE_REPORT message.
  10152. * value: 0x17 (HTT_T2H_MSG_TYPE_RATE_REPORT)
  10153. * - reserved
  10154. * Bits 15:8
  10155. * Purpose:
  10156. * value:
  10157. * - peer_count
  10158. * Bits 31:16
  10159. * Purpose: Specify how many peer rate report elements are present in the payload.
  10160. * value:
  10161. *
  10162. * Payload:
  10163. * There are variant number of peer rate report follow the first 32 bits.
  10164. * The peer rate report is defined as follows.
  10165. *
  10166. * |31 20|19 16|15 0|
  10167. * |-----------------------+---------+---------------------------------|-
  10168. * | reserved | phy | peer_id | \
  10169. * |-------------------------------------------------------------------| -> report #0
  10170. * | rate | /
  10171. * |-----------------------+---------+---------------------------------|-
  10172. * | reserved | phy | peer_id | \
  10173. * |-------------------------------------------------------------------| -> report #1
  10174. * | rate | /
  10175. * |-----------------------+---------+---------------------------------|-
  10176. * | reserved | phy | peer_id | \
  10177. * |-------------------------------------------------------------------| -> report #2
  10178. * | rate | /
  10179. * |-------------------------------------------------------------------|-
  10180. * : :
  10181. * : :
  10182. * : :
  10183. * :-------------------------------------------------------------------:
  10184. *
  10185. * - peer_id
  10186. * Bits 15:0
  10187. * Purpose: identify the peer
  10188. * value:
  10189. * - phy
  10190. * Bits 19:16
  10191. * Purpose: identify which phy is in use
  10192. * value: 0=11b, 1=11a/g, 2=11n, 3=11ac.
  10193. * Please see enum htt_peer_report_phy_type for detail.
  10194. * - reserved
  10195. * Bits 31:20
  10196. * Purpose:
  10197. * value:
  10198. * - rate
  10199. * Bits 31:0
  10200. * Purpose: represent the justified rate of the peer specified by peer_id
  10201. * value:
  10202. */
  10203. enum htt_peer_rate_report_phy_type {
  10204. HTT_PEER_RATE_REPORT_11B = 0,
  10205. HTT_PEER_RATE_REPORT_11A_G,
  10206. HTT_PEER_RATE_REPORT_11N,
  10207. HTT_PEER_RATE_REPORT_11AC,
  10208. };
  10209. #define HTT_PEER_RATE_REPORT_SIZE 8
  10210. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M 0xffff0000
  10211. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S 16
  10212. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_M 0x0000ffff
  10213. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_S 0
  10214. #define HTT_PEER_RATE_REPORT_MSG_PHY_M 0x000f0000
  10215. #define HTT_PEER_RATE_REPORT_MSG_PHY_S 16
  10216. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_GET(_var) \
  10217. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M) \
  10218. >> HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)
  10219. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_SET(_var, _val) \
  10220. do { \
  10221. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_COUNT, _val); \
  10222. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)); \
  10223. } while (0)
  10224. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_GET(_var) \
  10225. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_ID_M) \
  10226. >> HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)
  10227. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_SET(_var, _val) \
  10228. do { \
  10229. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_ID, _val); \
  10230. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)); \
  10231. } while (0)
  10232. #define HTT_PEER_RATE_REPORT_MSG_PHY_GET(_var) \
  10233. (((_var) & HTT_PEER_RATE_REPORT_MSG_PHY_M) \
  10234. >> HTT_PEER_RATE_REPORT_MSG_PHY_S)
  10235. #define HTT_PEER_RATE_REPORT_MSG_PHY_SET(_var, _val) \
  10236. do { \
  10237. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PHY, _val); \
  10238. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PHY_S)); \
  10239. } while (0)
  10240. /**
  10241. * @brief HTT_T2H_MSG_TYPE_FLOW_POOL_MAP Message
  10242. *
  10243. * @details
  10244. * HTT_T2H_MSG_TYPE_FLOW_POOL_MAP message is sent by the target when setting up
  10245. * a flow of descriptors.
  10246. *
  10247. * This message is in TLV format and indicates the parameters to be setup a
  10248. * flow in the host. Each entry indicates that a particular flow ID is ready to
  10249. * receive descriptors from a specified pool.
  10250. *
  10251. * The message would appear as follows:
  10252. *
  10253. * |31 24|23 16|15 8|7 0|
  10254. * |----------------+----------------+----------------+----------------|
  10255. * header | reserved | num_flows | msg_type |
  10256. * |-------------------------------------------------------------------|
  10257. * | |
  10258. * : payload :
  10259. * | |
  10260. * |-------------------------------------------------------------------|
  10261. *
  10262. * The header field is one DWORD long and is interpreted as follows:
  10263. * b'0:7 - msg_type: This will be set to HTT_T2H_MSG_TYPE_FLOW_POOL_MAP
  10264. * b'8-15 - num_flows: This will indicate the number of flows being setup in
  10265. * this message
  10266. * b'16-31 - reserved: These bits are reserved for future use
  10267. *
  10268. * Payload:
  10269. * The payload would contain multiple objects of the following structure. Each
  10270. * object represents a flow.
  10271. *
  10272. * |31 24|23 16|15 8|7 0|
  10273. * |----------------+----------------+----------------+----------------|
  10274. * header | reserved | num_flows | msg_type |
  10275. * |-------------------------------------------------------------------|
  10276. * payload0| flow_type |
  10277. * |-------------------------------------------------------------------|
  10278. * | flow_id |
  10279. * |-------------------------------------------------------------------|
  10280. * | reserved0 | flow_pool_id |
  10281. * |-------------------------------------------------------------------|
  10282. * | reserved1 | flow_pool_size |
  10283. * |-------------------------------------------------------------------|
  10284. * | reserved2 |
  10285. * |-------------------------------------------------------------------|
  10286. * payload1| flow_type |
  10287. * |-------------------------------------------------------------------|
  10288. * | flow_id |
  10289. * |-------------------------------------------------------------------|
  10290. * | reserved0 | flow_pool_id |
  10291. * |-------------------------------------------------------------------|
  10292. * | reserved1 | flow_pool_size |
  10293. * |-------------------------------------------------------------------|
  10294. * | reserved2 |
  10295. * |-------------------------------------------------------------------|
  10296. * | . |
  10297. * | . |
  10298. * | . |
  10299. * |-------------------------------------------------------------------|
  10300. *
  10301. * Each payload is 5 DWORDS long and is interpreted as follows:
  10302. * dword0 - b'0:31 - flow_type: This indicates the type of the entity to which
  10303. * this flow is associated. It can be VDEV, peer,
  10304. * or tid (AC). Based on enum htt_flow_type.
  10305. *
  10306. * dword1 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  10307. * object. For flow_type vdev it is set to the
  10308. * vdevid, for peer it is peerid and for tid, it is
  10309. * tid_num.
  10310. *
  10311. * dword2 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being used
  10312. * in the host for this flow
  10313. * b'16:31 - reserved0: This field in reserved for the future. In case
  10314. * we have a hierarchical implementation (HCM) of
  10315. * pools, it can be used to indicate the ID of the
  10316. * parent-pool.
  10317. *
  10318. * dword3 - b'0:15 - flow_pool_size: Size of the pool in number of descriptors.
  10319. * Descriptors for this flow will be
  10320. * allocated from this pool in the host.
  10321. * b'16:31 - reserved1: This field in reserved for the future. In case
  10322. * we have a hierarchical implementation of pools,
  10323. * it can be used to indicate the max number of
  10324. * descriptors in the pool. The b'0:15 can be used
  10325. * to indicate min number of descriptors in the
  10326. * HCM scheme.
  10327. *
  10328. * dword4 - b'0:31 - reserved2: This field in reserved for the future. In case
  10329. * we have a hierarchical implementation of pools,
  10330. * b'0:15 can be used to indicate the
  10331. * priority-based borrowing (PBB) threshold of
  10332. * the flow's pool. The b'16:31 are still left
  10333. * reserved.
  10334. */
  10335. enum htt_flow_type {
  10336. FLOW_TYPE_VDEV = 0,
  10337. /* Insert new flow types above this line */
  10338. };
  10339. PREPACK struct htt_flow_pool_map_payload_t {
  10340. A_UINT32 flow_type;
  10341. A_UINT32 flow_id;
  10342. A_UINT32 flow_pool_id:16,
  10343. reserved0:16;
  10344. A_UINT32 flow_pool_size:16,
  10345. reserved1:16;
  10346. A_UINT32 reserved2;
  10347. } POSTPACK;
  10348. #define HTT_FLOW_POOL_MAP_HEADER_SZ (sizeof(A_UINT32))
  10349. #define HTT_FLOW_POOL_MAP_PAYLOAD_SZ \
  10350. (sizeof(struct htt_flow_pool_map_payload_t))
  10351. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_M 0x0000ff00
  10352. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_S 8
  10353. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_M 0xffffffff
  10354. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_S 0
  10355. #define HTT_FLOW_POOL_MAP_FLOW_ID_M 0xffffffff
  10356. #define HTT_FLOW_POOL_MAP_FLOW_ID_S 0
  10357. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M 0x0000ffff
  10358. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S 0
  10359. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M 0x0000ffff
  10360. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S 0
  10361. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_GET(_var) \
  10362. (((_var) & HTT_FLOW_POOL_MAP_NUM_FLOWS_M) >> HTT_FLOW_POOL_MAP_NUM_FLOWS_S)
  10363. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_GET(_var) \
  10364. (((_var) & HTT_FLOW_POOL_MAP_FLOW_TYPE_M) >> HTT_FLOW_POOL_MAP_FLOW_TYPE_S)
  10365. #define HTT_FLOW_POOL_MAP_FLOW_ID_GET(_var) \
  10366. (((_var) & HTT_FLOW_POOL_MAP_FLOW_ID_M) >> HTT_FLOW_POOL_MAP_FLOW_ID_S)
  10367. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_GET(_var) \
  10368. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M) >> \
  10369. HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)
  10370. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_GET(_var) \
  10371. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M) >> \
  10372. HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)
  10373. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_SET(_var, _val) \
  10374. do { \
  10375. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_NUM_FLOWS, _val); \
  10376. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_NUM_FLOWS_S)); \
  10377. } while (0)
  10378. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_SET(_var, _val) \
  10379. do { \
  10380. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_TYPE, _val); \
  10381. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_TYPE_S)); \
  10382. } while (0)
  10383. #define HTT_FLOW_POOL_MAP_FLOW_ID_SET(_var, _val) \
  10384. do { \
  10385. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_ID, _val); \
  10386. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_ID_S)); \
  10387. } while (0)
  10388. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_SET(_var, _val) \
  10389. do { \
  10390. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_ID, _val); \
  10391. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)); \
  10392. } while (0)
  10393. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_SET(_var, _val) \
  10394. do { \
  10395. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE, _val); \
  10396. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)); \
  10397. } while (0)
  10398. /**
  10399. * @brief HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP Message
  10400. *
  10401. * @details
  10402. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP message is sent by the target when tearing
  10403. * down a flow of descriptors.
  10404. * This message indicates that for the flow (whose ID is provided) is wanting
  10405. * to stop receiving descriptors. This flow ID corresponds to the ID of the
  10406. * pool of descriptors from where descriptors are being allocated for this
  10407. * flow. When a flow (and its pool) are unmapped, all the child-pools will also
  10408. * be unmapped by the host.
  10409. *
  10410. * The message would appear as follows:
  10411. *
  10412. * |31 24|23 16|15 8|7 0|
  10413. * |----------------+----------------+----------------+----------------|
  10414. * | reserved0 | msg_type |
  10415. * |-------------------------------------------------------------------|
  10416. * | flow_type |
  10417. * |-------------------------------------------------------------------|
  10418. * | flow_id |
  10419. * |-------------------------------------------------------------------|
  10420. * | reserved1 | flow_pool_id |
  10421. * |-------------------------------------------------------------------|
  10422. *
  10423. * The message is interpreted as follows:
  10424. * dword0 - b'0:7 - msg_type: This will be set to
  10425. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  10426. * b'8:31 - reserved0: Reserved for future use
  10427. *
  10428. * dword1 - b'0:31 - flow_type: This indicates the type of the entity to which
  10429. * this flow is associated. It can be VDEV, peer,
  10430. * or tid (AC). Based on enum htt_flow_type.
  10431. *
  10432. * dword2 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  10433. * object. For flow_type vdev it is set to the
  10434. * vdevid, for peer it is peerid and for tid, it is
  10435. * tid_num.
  10436. *
  10437. * dword3 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being
  10438. * used in the host for this flow
  10439. * b'16:31 - reserved0: This field in reserved for the future.
  10440. *
  10441. */
  10442. PREPACK struct htt_flow_pool_unmap_t {
  10443. A_UINT32 msg_type:8,
  10444. reserved0:24;
  10445. A_UINT32 flow_type;
  10446. A_UINT32 flow_id;
  10447. A_UINT32 flow_pool_id:16,
  10448. reserved1:16;
  10449. } POSTPACK;
  10450. #define HTT_FLOW_POOL_UNMAP_SZ (sizeof(struct htt_flow_pool_unmap_t))
  10451. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M 0xffffffff
  10452. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S 0
  10453. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_M 0xffffffff
  10454. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_S 0
  10455. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M 0x0000ffff
  10456. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S 0
  10457. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_GET(_var) \
  10458. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M) >> \
  10459. HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)
  10460. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_GET(_var) \
  10461. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_ID_M) >> HTT_FLOW_POOL_UNMAP_FLOW_ID_S)
  10462. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_GET(_var) \
  10463. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M) >> \
  10464. HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)
  10465. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_SET(_var, _val) \
  10466. do { \
  10467. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_TYPE, _val); \
  10468. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)); \
  10469. } while (0)
  10470. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_SET(_var, _val) \
  10471. do { \
  10472. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_ID, _val); \
  10473. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_ID_S)); \
  10474. } while (0)
  10475. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_SET(_var, _val) \
  10476. do { \
  10477. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID, _val); \
  10478. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)); \
  10479. } while (0)
  10480. /**
  10481. * @brief HTT_T2H_MSG_TYPE_SRING_SETUP_DONE Message
  10482. *
  10483. * @details
  10484. * HTT_T2H_MSG_TYPE_SRING_SETUP_DONE message is sent by the target when
  10485. * SRNG ring setup is done
  10486. *
  10487. * This message indicates whether the last setup operation is successful.
  10488. * It will be sent to host when host set respose_required bit in
  10489. * HTT_H2T_MSG_TYPE_SRING_SETUP.
  10490. * The message would appear as follows:
  10491. *
  10492. * |31 24|23 16|15 8|7 0|
  10493. * |--------------- +----------------+----------------+----------------|
  10494. * | setup_status | ring_id | pdev_id | msg_type |
  10495. * |-------------------------------------------------------------------|
  10496. *
  10497. * The message is interpreted as follows:
  10498. * dword0 - b'0:7 - msg_type: This will be set to
  10499. * HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  10500. * b'8:15 - pdev_id:
  10501. * 0 (for rings at SOC/UMAC level),
  10502. * 1/2/3 mac id (for rings at LMAC level)
  10503. * b'16:23 - ring_id: Identify the ring which is set up
  10504. * More details can be got from enum htt_srng_ring_id
  10505. * b'24:31 - setup_status: Indicate status of setup operation
  10506. * Refer to htt_ring_setup_status
  10507. */
  10508. PREPACK struct htt_sring_setup_done_t {
  10509. A_UINT32 msg_type: 8,
  10510. pdev_id: 8,
  10511. ring_id: 8,
  10512. setup_status: 8;
  10513. } POSTPACK;
  10514. enum htt_ring_setup_status {
  10515. htt_ring_setup_status_ok = 0,
  10516. htt_ring_setup_status_error,
  10517. };
  10518. #define HTT_SRING_SETUP_DONE_SZ (sizeof(struct htt_sring_setup_done_t))
  10519. #define HTT_SRING_SETUP_DONE_PDEV_ID_M 0x0000ff00
  10520. #define HTT_SRING_SETUP_DONE_PDEV_ID_S 8
  10521. #define HTT_SRING_SETUP_DONE_PDEV_ID_GET(_var) \
  10522. (((_var) & HTT_SRING_SETUP_DONE_PDEV_ID_M) >> \
  10523. HTT_SRING_SETUP_DONE_PDEV_ID_S)
  10524. #define HTT_SRING_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  10525. do { \
  10526. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_PDEV_ID, _val); \
  10527. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  10528. } while (0)
  10529. #define HTT_SRING_SETUP_DONE_RING_ID_M 0x00ff0000
  10530. #define HTT_SRING_SETUP_DONE_RING_ID_S 16
  10531. #define HTT_SRING_SETUP_DONE_RING_ID_GET(_var) \
  10532. (((_var) & HTT_SRING_SETUP_DONE_RING_ID_M) >> \
  10533. HTT_SRING_SETUP_DONE_RING_ID_S)
  10534. #define HTT_SRING_SETUP_DONE_RING_ID_SET(_var, _val) \
  10535. do { \
  10536. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_RING_ID, _val); \
  10537. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_RING_ID_S)); \
  10538. } while (0)
  10539. #define HTT_SRING_SETUP_DONE_STATUS_M 0xff000000
  10540. #define HTT_SRING_SETUP_DONE_STATUS_S 24
  10541. #define HTT_SRING_SETUP_DONE_STATUS_GET(_var) \
  10542. (((_var) & HTT_SRING_SETUP_DONE_STATUS_M) >> \
  10543. HTT_SRING_SETUP_DONE_STATUS_S)
  10544. #define HTT_SRING_SETUP_DONE_STATUS_SET(_var, _val) \
  10545. do { \
  10546. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_STATUS, _val); \
  10547. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_STATUS_S)); \
  10548. } while (0)
  10549. /**
  10550. * @brief HTT_T2H_MSG_TYPE_MAP_FLOW_INFO Message
  10551. *
  10552. * @details
  10553. * HTT TX map flow entry with tqm flow pointer
  10554. * Sent from firmware to host to add tqm flow pointer in corresponding
  10555. * flow search entry. Flow metadata is replayed back to host as part of this
  10556. * struct to enable host to find the specific flow search entry
  10557. *
  10558. * The message would appear as follows:
  10559. *
  10560. * |31 28|27 18|17 14|13 8|7 0|
  10561. * |-------+------------------------------------------+----------------|
  10562. * | rsvd0 | fse_hsh_idx | msg_type |
  10563. * |-------------------------------------------------------------------|
  10564. * | rsvd1 | tid | peer_id |
  10565. * |-------------------------------------------------------------------|
  10566. * | tqm_flow_pntr_lo |
  10567. * |-------------------------------------------------------------------|
  10568. * | tqm_flow_pntr_hi |
  10569. * |-------------------------------------------------------------------|
  10570. * | fse_meta_data |
  10571. * |-------------------------------------------------------------------|
  10572. *
  10573. * The message is interpreted as follows:
  10574. *
  10575. * dword0 - b'0:7 - msg_type: This will be set to
  10576. * HTT_T2H_MSG_TYPE_MAP_FLOW_INFO
  10577. *
  10578. * dword0 - b'8:27 - fse_hsh_idx: Flow search table index provided by host
  10579. * for this flow entry
  10580. *
  10581. * dword0 - b'28:31 - rsvd0: Reserved for future use
  10582. *
  10583. * dword1 - b'0:13 - peer_id: Software peer id given by host during association
  10584. *
  10585. * dword1 - b'14:17 - tid
  10586. *
  10587. * dword1 - b'18:31 - rsvd1: Reserved for future use
  10588. *
  10589. * dword2 - b'0:31 - tqm_flow_pntr_lo: Lower 32 bits of TQM flow pointer
  10590. *
  10591. * dword3 - b'0:31 - tqm_flow_pntr_hi: Higher 32 bits of TQM flow pointer
  10592. *
  10593. * dword4 - b'0:31 - fse_meta_data: Replay back TX flow search metadata
  10594. * given by host
  10595. */
  10596. PREPACK struct htt_tx_map_flow_info {
  10597. A_UINT32
  10598. msg_type: 8,
  10599. fse_hsh_idx: 20,
  10600. rsvd0: 4;
  10601. A_UINT32
  10602. peer_id: 14,
  10603. tid: 4,
  10604. rsvd1: 14;
  10605. A_UINT32 tqm_flow_pntr_lo;
  10606. A_UINT32 tqm_flow_pntr_hi;
  10607. struct htt_tx_flow_metadata fse_meta_data;
  10608. } POSTPACK;
  10609. /* DWORD 0 */
  10610. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M 0x0fffff00
  10611. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S 8
  10612. /* DWORD 1 */
  10613. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_M 0x00003fff
  10614. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_S 0
  10615. #define HTT_TX_MAP_FLOW_INFO_TID_M 0x0003c000
  10616. #define HTT_TX_MAP_FLOW_INFO_TID_S 14
  10617. /* DWORD 0 */
  10618. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_GET(_var) \
  10619. (((_var) & HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M) >> \
  10620. HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)
  10621. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_SET(_var, _val) \
  10622. do { \
  10623. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX, _val); \
  10624. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)); \
  10625. } while (0)
  10626. /* DWORD 1 */
  10627. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_GET(_var) \
  10628. (((_var) & HTT_TX_MAP_FLOW_INFO_PEER_ID_M) >> \
  10629. HTT_TX_MAP_FLOW_INFO_PEER_ID_S)
  10630. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_SET(_var, _val) \
  10631. do { \
  10632. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_PEER_ID_IDX, _val); \
  10633. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_PEER_ID_S)); \
  10634. } while (0)
  10635. #define HTT_TX_MAP_FLOW_INFO_TID_GET(_var) \
  10636. (((_var) & HTT_TX_MAP_FLOW_INFO_TID_M) >> \
  10637. HTT_TX_MAP_FLOW_INFO_TID_S)
  10638. #define HTT_TX_MAP_FLOW_INFO_TID_SET(_var, _val) \
  10639. do { \
  10640. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_TID_IDX, _val); \
  10641. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_TID_S)); \
  10642. } while (0)
  10643. /*
  10644. * htt_dbg_ext_stats_status -
  10645. * present - The requested stats have been delivered in full.
  10646. * This indicates that either the stats information was contained
  10647. * in its entirety within this message, or else this message
  10648. * completes the delivery of the requested stats info that was
  10649. * partially delivered through earlier STATS_CONF messages.
  10650. * partial - The requested stats have been delivered in part.
  10651. * One or more subsequent STATS_CONF messages with the same
  10652. * cookie value will be sent to deliver the remainder of the
  10653. * information.
  10654. * error - The requested stats could not be delivered, for example due
  10655. * to a shortage of memory to construct a message holding the
  10656. * requested stats.
  10657. * invalid - The requested stat type is either not recognized, or the
  10658. * target is configured to not gather the stats type in question.
  10659. */
  10660. enum htt_dbg_ext_stats_status {
  10661. HTT_DBG_EXT_STATS_STATUS_PRESENT = 0,
  10662. HTT_DBG_EXT_STATS_STATUS_PARTIAL = 1,
  10663. HTT_DBG_EXT_STATS_STATUS_ERROR = 2,
  10664. HTT_DBG_EXT_STATS_STATUS_INVALID = 3,
  10665. };
  10666. /**
  10667. * @brief target -> host ppdu stats upload
  10668. *
  10669. * @details
  10670. * The following field definitions describe the format of the HTT target
  10671. * to host ppdu stats indication message.
  10672. *
  10673. *
  10674. * |31 16|15 12|11 10|9 8|7 0 |
  10675. * |----------------------------------------------------------------------|
  10676. * | payload_size | rsvd |pdev_id|mac_id | msg type |
  10677. * |----------------------------------------------------------------------|
  10678. * | ppdu_id |
  10679. * |----------------------------------------------------------------------|
  10680. * | Timestamp in us |
  10681. * |----------------------------------------------------------------------|
  10682. * | reserved |
  10683. * |----------------------------------------------------------------------|
  10684. * | type-specific stats info |
  10685. * | (see htt_ppdu_stats.h) |
  10686. * |----------------------------------------------------------------------|
  10687. * Header fields:
  10688. * - MSG_TYPE
  10689. * Bits 7:0
  10690. * Purpose: Identifies this is a PPDU STATS indication
  10691. * message.
  10692. * Value: 0x1d
  10693. * - mac_id
  10694. * Bits 9:8
  10695. * Purpose: mac_id of this ppdu_id
  10696. * Value: 0-3
  10697. * - pdev_id
  10698. * Bits 11:10
  10699. * Purpose: pdev_id of this ppdu_id
  10700. * Value: 0-3
  10701. * 0 (for rings at SOC level),
  10702. * 1/2/3 PDEV -> 0/1/2
  10703. * - payload_size
  10704. * Bits 31:16
  10705. * Purpose: total tlv size
  10706. * Value: payload_size in bytes
  10707. */
  10708. #define HTT_T2H_PPDU_STATS_IND_HDR_SIZE 16
  10709. #define HTT_T2H_PPDU_STATS_MAC_ID_M 0x00000300
  10710. #define HTT_T2H_PPDU_STATS_MAC_ID_S 8
  10711. #define HTT_T2H_PPDU_STATS_PDEV_ID_M 0x00000C00
  10712. #define HTT_T2H_PPDU_STATS_PDEV_ID_S 10
  10713. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M 0xFFFF0000
  10714. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S 16
  10715. #define HTT_T2H_PPDU_STATS_PPDU_ID_M 0xFFFFFFFF
  10716. #define HTT_T2H_PPDU_STATS_PPDU_ID_S 0
  10717. #define HTT_T2H_PPDU_STATS_MAC_ID_SET(word, value) \
  10718. do { \
  10719. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_MAC_ID, value); \
  10720. (word) |= (value) << HTT_T2H_PPDU_STATS_MAC_ID_S; \
  10721. } while (0)
  10722. #define HTT_T2H_PPDU_STATS_MAC_ID_GET(word) \
  10723. (((word) & HTT_T2H_PPDU_STATS_MAC_ID_M) >> \
  10724. HTT_T2H_PPDU_STATS_MAC_ID_S)
  10725. #define HTT_T2H_PPDU_STATS_PDEV_ID_SET(word, value) \
  10726. do { \
  10727. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PDEV_ID, value); \
  10728. (word) |= (value) << HTT_T2H_PPDU_STATS_PDEV_ID_S; \
  10729. } while (0)
  10730. #define HTT_T2H_PPDU_STATS_PDEV_ID_GET(word) \
  10731. (((word) & HTT_T2H_PPDU_STATS_PDEV_ID_M) >> \
  10732. HTT_T2H_PPDU_STATS_PDEV_ID_S)
  10733. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_SET(word, value) \
  10734. do { \
  10735. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PAYLOAD_SIZE, value); \
  10736. (word) |= (value) << HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S; \
  10737. } while (0)
  10738. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_GET(word) \
  10739. (((word) & HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M) >> \
  10740. HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S)
  10741. #define HTT_T2H_PPDU_STATS_PPDU_ID_SET(word, value) \
  10742. do { \
  10743. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PPDU_ID, value); \
  10744. (word) |= (value) << HTT_T2H_PPDU_STATS_PPDU_ID_S; \
  10745. } while (0)
  10746. #define HTT_T2H_PPDU_STATS_PPDU_ID_GET(word) \
  10747. (((word) & HTT_T2H_PPDU_STATS_PPDU_ID_M) >> \
  10748. HTT_T2H_PPDU_STATS_PPDU_ID_S)
  10749. /* htt_t2h_ppdu_stats_ind_hdr_t
  10750. * This struct contains the fields within the header of the
  10751. * HTT_T2H_PPDU_STATS_IND message, preceding the type-specific
  10752. * stats info.
  10753. * This struct assumes little-endian layout, and thus is only
  10754. * suitable for use within processors known to be little-endian
  10755. * (such as the target).
  10756. * In contrast, the above macros provide endian-portable methods
  10757. * to get and set the bitfields within this PPDU_STATS_IND header.
  10758. */
  10759. typedef struct {
  10760. A_UINT32 msg_type: 8, /* bits 7:0 */
  10761. mac_id: 2, /* bits 9:8 */
  10762. pdev_id: 2, /* bits 11:10 */
  10763. reserved1: 4, /* bits 15:12 */
  10764. payload_size: 16; /* bits 31:16 */
  10765. A_UINT32 ppdu_id;
  10766. A_UINT32 timestamp_us;
  10767. A_UINT32 reserved2;
  10768. } htt_t2h_ppdu_stats_ind_hdr_t;
  10769. /**
  10770. * @brief target -> host extended statistics upload
  10771. *
  10772. * @details
  10773. * The following field definitions describe the format of the HTT target
  10774. * to host stats upload confirmation message.
  10775. * The message contains a cookie echoed from the HTT host->target stats
  10776. * upload request, which identifies which request the confirmation is
  10777. * for, and a single stats can span over multiple HTT stats indication
  10778. * due to the HTT message size limitation so every HTT ext stats indication
  10779. * will have tag-length-value stats information elements.
  10780. * The tag-length header for each HTT stats IND message also includes a
  10781. * status field, to indicate whether the request for the stat type in
  10782. * question was fully met, partially met, unable to be met, or invalid
  10783. * (if the stat type in question is disabled in the target).
  10784. * A Done bit 1's indicate the end of the of stats info elements.
  10785. *
  10786. *
  10787. * |31 16|15 12|11|10 8|7 5|4 0|
  10788. * |--------------------------------------------------------------|
  10789. * | reserved | msg type |
  10790. * |--------------------------------------------------------------|
  10791. * | cookie LSBs |
  10792. * |--------------------------------------------------------------|
  10793. * | cookie MSBs |
  10794. * |--------------------------------------------------------------|
  10795. * | stats entry length | rsvd | D| S | stat type |
  10796. * |--------------------------------------------------------------|
  10797. * | type-specific stats info |
  10798. * | (see htt_stats.h) |
  10799. * |--------------------------------------------------------------|
  10800. * Header fields:
  10801. * - MSG_TYPE
  10802. * Bits 7:0
  10803. * Purpose: Identifies this is a extended statistics upload confirmation
  10804. * message.
  10805. * Value: 0x1c
  10806. * - COOKIE_LSBS
  10807. * Bits 31:0
  10808. * Purpose: Provide a mechanism to match a target->host stats confirmation
  10809. * message with its preceding host->target stats request message.
  10810. * Value: LSBs of the opaque cookie specified by the host-side requestor
  10811. * - COOKIE_MSBS
  10812. * Bits 31:0
  10813. * Purpose: Provide a mechanism to match a target->host stats confirmation
  10814. * message with its preceding host->target stats request message.
  10815. * Value: MSBs of the opaque cookie specified by the host-side requestor
  10816. *
  10817. * Stats Information Element tag-length header fields:
  10818. * - STAT_TYPE
  10819. * Bits 7:0
  10820. * Purpose: identifies the type of statistics info held in the
  10821. * following information element
  10822. * Value: htt_dbg_ext_stats_type
  10823. * - STATUS
  10824. * Bits 10:8
  10825. * Purpose: indicate whether the requested stats are present
  10826. * Value: htt_dbg_ext_stats_status
  10827. * - DONE
  10828. * Bits 11
  10829. * Purpose:
  10830. * Indicates the completion of the stats entry, this will be the last
  10831. * stats conf HTT segment for the requested stats type.
  10832. * Value:
  10833. * 0 -> the stats retrieval is ongoing
  10834. * 1 -> the stats retrieval is complete
  10835. * - LENGTH
  10836. * Bits 31:16
  10837. * Purpose: indicate the stats information size
  10838. * Value: This field specifies the number of bytes of stats information
  10839. * that follows the element tag-length header.
  10840. * It is expected but not required that this length is a multiple of
  10841. * 4 bytes.
  10842. */
  10843. #define HTT_T2H_EXT_STATS_COOKIE_SIZE 8
  10844. #define HTT_T2H_EXT_STATS_CONF_HDR_SIZE 4
  10845. #define HTT_T2H_EXT_STATS_CONF_TLV_HDR_SIZE 4
  10846. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M 0x000000ff
  10847. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S 0
  10848. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M 0x00000700
  10849. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S 8
  10850. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_M 0x00000800
  10851. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_S 11
  10852. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M 0xffff0000
  10853. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S 16
  10854. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_SET(word, value) \
  10855. do { \
  10856. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_TYPE, value); \
  10857. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S; \
  10858. } while (0)
  10859. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_GET(word) \
  10860. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M) >> \
  10861. HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S)
  10862. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_SET(word, value) \
  10863. do { \
  10864. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_STATUS, value); \
  10865. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S; \
  10866. } while (0)
  10867. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_GET(word) \
  10868. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M) >> \
  10869. HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S)
  10870. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_SET(word, value) \
  10871. do { \
  10872. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_DONE, value); \
  10873. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_DONE_S; \
  10874. } while (0)
  10875. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_GET(word) \
  10876. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_DONE_M) >> \
  10877. HTT_T2H_EXT_STATS_CONF_TLV_DONE_S)
  10878. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_SET(word, value) \
  10879. do { \
  10880. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_LENGTH, value); \
  10881. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S; \
  10882. } while (0)
  10883. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_GET(word) \
  10884. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M) >> \
  10885. HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S)
  10886. typedef enum {
  10887. HTT_PEER_TYPE_DEFAULT = 0, /* Generic/Non-BSS/Self Peer */
  10888. HTT_PEER_TYPE_BSS = 1, /* Peer is BSS Peer entry */
  10889. HTT_PEER_TYPE_TDLS = 2, /* Peer is a TDLS Peer */
  10890. HTT_PEER_TYPE_OCB = 3, /* Peer is a OCB Peer */
  10891. HTT_PEER_TYPE_NAN_DATA = 4, /* Peer is NAN DATA */
  10892. HTT_PEER_TYPE_HOST_MAX = 127, /* Host <-> Target Peer type is assigned up to 127 */
  10893. /* Reserved from 128 - 255 for target internal use.*/
  10894. HTT_PEER_TYPE_ROAMOFFLOAD_TEMP = 128, /* Temporarily created during offload roam */
  10895. } HTT_PEER_TYPE;
  10896. /** 2 word representation of MAC addr */
  10897. typedef struct {
  10898. /** upper 4 bytes of MAC address */
  10899. A_UINT32 mac_addr31to0;
  10900. /** lower 2 bytes of MAC address */
  10901. A_UINT32 mac_addr47to32;
  10902. } htt_mac_addr;
  10903. /** macro to convert MAC address from char array to HTT word format */
  10904. #define HTT_CHAR_ARRAY_TO_MAC_ADDR(c_macaddr, phtt_mac_addr) do { \
  10905. (phtt_mac_addr)->mac_addr31to0 = \
  10906. (((c_macaddr)[0] << 0) | \
  10907. ((c_macaddr)[1] << 8) | \
  10908. ((c_macaddr)[2] << 16) | \
  10909. ((c_macaddr)[3] << 24)); \
  10910. (phtt_mac_addr)->mac_addr47to32 = ((c_macaddr)[4] | ((c_macaddr)[5] << 8));\
  10911. } while (0)
  10912. /**
  10913. * @brief target -> host monitor mac header indication message
  10914. *
  10915. * @details
  10916. * The following diagram shows the format of the monitor mac header message
  10917. * sent from the target to the host.
  10918. * This message is primarily sent when promiscuous rx mode is enabled.
  10919. * One message is sent per rx PPDU.
  10920. *
  10921. * |31 24|23 16|15 8|7 0|
  10922. * |-------------------------------------------------------------|
  10923. * | peer_id | reserved0 | msg_type |
  10924. * |-------------------------------------------------------------|
  10925. * | reserved1 | num_mpdu |
  10926. * |-------------------------------------------------------------|
  10927. * | struct hw_rx_desc |
  10928. * | (see wal_rx_desc.h) |
  10929. * |-------------------------------------------------------------|
  10930. * | struct ieee80211_frame_addr4 |
  10931. * | (see ieee80211_defs.h) |
  10932. * |-------------------------------------------------------------|
  10933. * | struct ieee80211_frame_addr4 |
  10934. * | (see ieee80211_defs.h) |
  10935. * |-------------------------------------------------------------|
  10936. * | ...... |
  10937. * |-------------------------------------------------------------|
  10938. *
  10939. * Header fields:
  10940. * - msg_type
  10941. * Bits 7:0
  10942. * Purpose: Identifies this is a monitor mac header indication message.
  10943. * Value: 0x20
  10944. * - peer_id
  10945. * Bits 31:16
  10946. * Purpose: Software peer id given by host during association,
  10947. * During promiscuous mode, the peer ID will be invalid (0xFF)
  10948. * for rx PPDUs received from unassociated peers.
  10949. * Value: peer ID (for associated peers) or 0xFF (for unassociated peers)
  10950. * - num_mpdu
  10951. * Bits 15:0
  10952. * Purpose: The number of MPDU frame headers (struct ieee80211_frame_addr4)
  10953. * delivered within the message.
  10954. * Value: 1 to 32
  10955. * num_mpdu is limited to a maximum value of 32, due to buffer
  10956. * size limits. For PPDUs with more than 32 MPDUs, only the
  10957. * ieee80211_frame_addr4 headers from the first 32 MPDUs within
  10958. * the PPDU will be provided.
  10959. */
  10960. #define HTT_T2H_MONITOR_MAC_HEADER_IND_HDR_SIZE 8
  10961. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M 0xFFFF0000
  10962. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S 16
  10963. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M 0x0000FFFF
  10964. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S 0
  10965. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_SET(word, value) \
  10966. do { \
  10967. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_PEER_ID, value); \
  10968. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S; \
  10969. } while (0)
  10970. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_GET(word) \
  10971. (((word) & HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M) >> \
  10972. HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S)
  10973. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_SET(word, value) \
  10974. do { \
  10975. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU, value); \
  10976. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S; \
  10977. } while (0)
  10978. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_GET(word) \
  10979. (((word) & HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M) >> \
  10980. HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S)
  10981. /**
  10982. * @brief HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE Message
  10983. *
  10984. * @details
  10985. * HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE message is sent by the target when
  10986. * the flow pool associated with the specified ID is resized
  10987. *
  10988. * The message would appear as follows:
  10989. *
  10990. * |31 16|15 8|7 0|
  10991. * |---------------------------------+----------------+----------------|
  10992. * | reserved0 | Msg type |
  10993. * |-------------------------------------------------------------------|
  10994. * | flow pool new size | flow pool ID |
  10995. * |-------------------------------------------------------------------|
  10996. *
  10997. * The message is interpreted as follows:
  10998. * b'0:7 - msg_type: This will be set to
  10999. * HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE
  11000. *
  11001. * b'0:15 - flow pool ID: Existing flow pool ID
  11002. *
  11003. * b'16:31 - flow pool new size: new pool size for exisiting flow pool ID
  11004. *
  11005. */
  11006. PREPACK struct htt_flow_pool_resize_t {
  11007. A_UINT32 msg_type:8,
  11008. reserved0:24;
  11009. A_UINT32 flow_pool_id:16,
  11010. flow_pool_new_size:16;
  11011. } POSTPACK;
  11012. #define HTT_FLOW_POOL_RESIZE_SZ (sizeof(struct htt_flow_pool_resize_t))
  11013. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M 0x0000ffff
  11014. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S 0
  11015. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M 0xffff0000
  11016. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S 16
  11017. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_GET(_var) \
  11018. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M) >> \
  11019. HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)
  11020. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_SET(_var, _val) \
  11021. do { \
  11022. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID, _val); \
  11023. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)); \
  11024. } while (0)
  11025. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_GET(_var) \
  11026. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M) >> \
  11027. HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)
  11028. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_SET(_var, _val) \
  11029. do { \
  11030. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE, _val); \
  11031. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)); \
  11032. } while (0)
  11033. /**
  11034. * @brief host -> target channel change message
  11035. *
  11036. * @details
  11037. * the meesage is generated by FW every time FW changes channel. This will be used by host mainly
  11038. * to associate RX frames to correct channel they were received on.
  11039. * The following field definitions describe the format of the HTT target
  11040. * to host channel change message.
  11041. * |31 16|15 8|7 5|4 0|
  11042. * |------------------------------------------------------------|
  11043. * | reserved | MSG_TYPE |
  11044. * |------------------------------------------------------------|
  11045. * | CHAN_MHZ |
  11046. * |------------------------------------------------------------|
  11047. * | BAND_CENTER_FREQ1 |
  11048. * |------------------------------------------------------------|
  11049. * | BAND_CENTER_FREQ2 |
  11050. * |------------------------------------------------------------|
  11051. * | CHAN_PHY_MODE |
  11052. * |------------------------------------------------------------|
  11053. * Header fields:
  11054. * - MSG_TYPE
  11055. * Bits 7:0
  11056. * Value: 0xf
  11057. * - CHAN_MHZ
  11058. * Bits 31:0
  11059. * Purpose: frequency of the primary 20mhz channel.
  11060. * - BAND_CENTER_FREQ1
  11061. * Bits 31:0
  11062. * Purpose: centre frequency of the full channel.
  11063. * - BAND_CENTER_FREQ2
  11064. * Bits 31:0
  11065. * Purpose: centre frequency2 of the channel. is only valid for 11acvht 80plus80.
  11066. * - CHAN_PHY_MODE
  11067. * Bits 31:0
  11068. * Purpose: phy mode of the channel.
  11069. */
  11070. PREPACK struct htt_chan_change_msg {
  11071. A_UINT32 chan_mhz; /* frequency in mhz */
  11072. A_UINT32 band_center_freq1; /* Center frequency 1 in MHz*/
  11073. A_UINT32 band_center_freq2; /* Center frequency 2 in MHz - valid only for 11acvht 80plus80 mode*/
  11074. A_UINT32 chan_mode; /* WLAN_PHY_MODE of the channel defined in wlan_defs.h */
  11075. } POSTPACK;
  11076. #define HTT_CFR_CAPTURE_MAGIC_PATTERN 0xCCCCCCCC
  11077. #define HTT_CFR_CAPTURE_READ_INDEX_OFFSET 0 /* bytes */
  11078. #define HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES 4
  11079. #define HTT_CFR_CAPTURE_WRITE_INDEX_OFFSET /* bytes */ \
  11080. (HTT_CFR_CAPTURE_READ_INDEX_OFFSET + HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES)
  11081. #define HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES 4
  11082. #define HTT_CFR_CAPTURE_SIZEOF_MAGIC_PATTERN_BYTES 4
  11083. /*
  11084. * The read and write indices point to the data within the host buffer.
  11085. * Because the first 4 bytes of the host buffer is used for the read index and
  11086. * the next 4 bytes for the write index, the data itself starts at offset 8.
  11087. * The read index and write index are the byte offsets from the base of the
  11088. * meta-data buffer, and thus have a minimum value of 8 rather than 0.
  11089. * Refer the ASCII text picture below.
  11090. */
  11091. #define HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX \
  11092. (HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES + \
  11093. HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES)
  11094. /*
  11095. ***************************************************************************
  11096. *
  11097. * Layout when CFR capture message type is 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  11098. *
  11099. ***************************************************************************
  11100. *
  11101. * The memory allocated by WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID is used
  11102. * in the below format. The HTT message 'htt_cfr_dump_compl_ind' is sent by
  11103. * FW to Host whenever a CFR capture (CFR data1 or CFR data2 etc.,) is
  11104. * written into the Host memory region mentioned below.
  11105. *
  11106. * Read index is updated by the Host. At any point of time, the read index will
  11107. * indicate the index that will next be read by the Host. The read index is
  11108. * in units of bytes offset from the base of the meta-data buffer.
  11109. *
  11110. * Write index is updated by the FW. At any point of time, the write index will
  11111. * indicate from where the FW can start writing any new data. The write index is
  11112. * in units of bytes offset from the base of the meta-data buffer.
  11113. *
  11114. * If the Host is not fast enough in reading the CFR data, any new capture data
  11115. * would be dropped if there is no space left to write the new captures.
  11116. *
  11117. * The last 4 bytes of the memory region will have the magic pattern
  11118. * HTT_CFR_CAPTURE_MAGIC_PATTERN. This can be used to ensure that the FW does
  11119. * not overrun the host buffer.
  11120. *
  11121. * ,--------------------. read and write indices store the
  11122. * | | byte offset from the base of the
  11123. * | ,--------+--------. meta-data buffer to the next
  11124. * | | | | location within the data buffer
  11125. * | | v v that will be read / written
  11126. * ************************************************************************
  11127. * * Read * Write * * Magic *
  11128. * * index * index * CFR data1 ...... CFR data N * pattern *
  11129. * * (4 bytes) * (4 bytes) * * (4 bytes)*
  11130. * ************************************************************************
  11131. * |<---------- data buffer ---------->|
  11132. *
  11133. * |<----------------- meta-data buffer allocated in Host ----------------|
  11134. *
  11135. * Note:
  11136. * - Considering the 4 bytes needed to store the Read index (R) and the
  11137. * Write index (W), the initial value is as follows:
  11138. * R = W = HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX
  11139. * - Buffer empty condition:
  11140. * R = W
  11141. *
  11142. * Regarding CFR data format:
  11143. * --------------------------
  11144. *
  11145. * Each CFR tone is stored in HW as 16-bits with the following format:
  11146. * {bits[15:12], bits[11:6], bits[5:0]} =
  11147. * {unsigned exponent (4 bits),
  11148. * signed mantissa_real (6 bits),
  11149. * signed mantissa_imag (6 bits)}
  11150. *
  11151. * CFR_real = mantissa_real * 2^(exponent-5)
  11152. * CFR_imag = mantissa_imag * 2^(exponent-5)
  11153. *
  11154. *
  11155. * The CFR data is written to the 16-bit unsigned output array (buff) in
  11156. * ascending tone order. For example, the Legacy20 CFR is output as follows:
  11157. *
  11158. * buff[0]: [CFR_exp[-26], CFR_mant_real[-26], CFR_mant_imag[-26]]
  11159. * buff[1]: [CFR_exp[-25], CFR_mant_real[-25], CFR_mant_imag[-25]]
  11160. * .
  11161. * .
  11162. * .
  11163. * buff[N-2]: [CFR_exp[25], CFR_mant_real[25], CFR_mant_imag[25]]
  11164. * buff[N-1]: [CFR_exp[26], CFR_mant_real[26], CFR_mant_imag[26]]
  11165. */
  11166. /* Bandwidth of peer CFR captures */
  11167. typedef enum {
  11168. HTT_PEER_CFR_CAPTURE_BW_20MHZ = 0,
  11169. HTT_PEER_CFR_CAPTURE_BW_40MHZ = 1,
  11170. HTT_PEER_CFR_CAPTURE_BW_80MHZ = 2,
  11171. HTT_PEER_CFR_CAPTURE_BW_160MHZ = 3,
  11172. HTT_PEER_CFR_CAPTURE_BW_80_80MHZ = 4,
  11173. HTT_PEER_CFR_CAPTURE_BW_MAX,
  11174. } HTT_PEER_CFR_CAPTURE_BW;
  11175. /* Mode of the peer CFR captures. The type of RX frame for which the CFR
  11176. * was captured
  11177. */
  11178. typedef enum {
  11179. HTT_PEER_CFR_CAPTURE_MODE_LEGACY = 0,
  11180. HTT_PEER_CFR_CAPTURE_MODE_DUP_LEGACY = 1,
  11181. HTT_PEER_CFR_CAPTURE_MODE_HT = 2,
  11182. HTT_PEER_CFR_CAPTURE_MODE_VHT = 3,
  11183. HTT_PEER_CFR_CAPTURE_MODE_MAX,
  11184. } HTT_PEER_CFR_CAPTURE_MODE;
  11185. typedef enum {
  11186. /* This message type is currently used for the below purpose:
  11187. *
  11188. * - capture_method = WMI_PEER_CFR_CAPTURE_METHOD_NULL_FRAME in the
  11189. * wmi_peer_cfr_capture_cmd.
  11190. * If payload_present bit is set to 0 then the associated memory region
  11191. * gets allocated through WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID.
  11192. * If payload_present bit is set to 1 then CFR dump is part of the HTT
  11193. * message; the CFR dump will be present at the end of the message,
  11194. * after the chan_phy_mode.
  11195. */
  11196. HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 = 0x1,
  11197. /* Always keep this last */
  11198. HTT_PEER_CFR_CAPTURE_MSG_TYPE_MAX,
  11199. } HTT_PEER_CFR_CAPTURE_MSG_TYPE;
  11200. /**
  11201. * @brief target -> host CFR dump completion indication message definition
  11202. * htt_cfr_dump_compl_ind when the version is HTT_PEER_CFR_CAPTURE_MSG_TYPE_1.
  11203. *
  11204. * @details
  11205. * The following diagram shows the format of the Channel Frequency Response
  11206. * (CFR) dump completion indication. This inidcation is sent to the Host when
  11207. * the channel capture of a peer is copied by Firmware into the Host memory
  11208. *
  11209. * **************************************************************************
  11210. *
  11211. * Message format when the CFR capture message type is
  11212. * 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  11213. *
  11214. * **************************************************************************
  11215. *
  11216. * |31 16|15 |8|7 0|
  11217. * |----------------------------------------------------------------|
  11218. * header: | reserved |P| msg_type |
  11219. * word 0 | | | |
  11220. * |----------------------------------------------------------------|
  11221. * payload: | cfr_capture_msg_type |
  11222. * word 1 | |
  11223. * |----------------------------------------------------------------|
  11224. * | vdev_id | captype | chbw | sts | mode | capbw |S| req_id |
  11225. * word 2 | | | | | | | | |
  11226. * |----------------------------------------------------------------|
  11227. * | mac_addr31to0 |
  11228. * word 3 | |
  11229. * |----------------------------------------------------------------|
  11230. * | unused / reserved | mac_addr47to32 |
  11231. * word 4 | | |
  11232. * |----------------------------------------------------------------|
  11233. * | index |
  11234. * word 5 | |
  11235. * |----------------------------------------------------------------|
  11236. * | length |
  11237. * word 6 | |
  11238. * |----------------------------------------------------------------|
  11239. * | timestamp |
  11240. * word 7 | |
  11241. * |----------------------------------------------------------------|
  11242. * | counter |
  11243. * word 8 | |
  11244. * |----------------------------------------------------------------|
  11245. * | chan_mhz |
  11246. * word 9 | |
  11247. * |----------------------------------------------------------------|
  11248. * | band_center_freq1 |
  11249. * word 10 | |
  11250. * |----------------------------------------------------------------|
  11251. * | band_center_freq2 |
  11252. * word 11 | |
  11253. * |----------------------------------------------------------------|
  11254. * | chan_phy_mode |
  11255. * word 12 | |
  11256. * |----------------------------------------------------------------|
  11257. * where,
  11258. * P - payload present bit (payload_present explained below)
  11259. * req_id - memory request id (mem_req_id explained below)
  11260. * S - status field (status explained below)
  11261. * capbw - capture bandwidth (capture_bw explained below)
  11262. * mode - mode of capture (mode explained below)
  11263. * sts - space time streams (sts_count explained below)
  11264. * chbw - channel bandwidth (channel_bw explained below)
  11265. * captype - capture type (cap_type explained below)
  11266. *
  11267. * The following field definitions describe the format of the CFR dump
  11268. * completion indication sent from the target to the host
  11269. *
  11270. * Header fields:
  11271. *
  11272. * Word 0
  11273. * - msg_type
  11274. * Bits 7:0
  11275. * Purpose: Identifies this as CFR TX completion indication
  11276. * Value: HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  11277. * - payload_present
  11278. * Bit 8
  11279. * Purpose: Identifies how CFR data is sent to host
  11280. * Value: 0 - If CFR Payload is written to host memory
  11281. * 1 - If CFR Payload is sent as part of HTT message
  11282. * (This is the requirement for SDIO/USB where it is
  11283. * not possible to write CFR data to host memory)
  11284. * - reserved
  11285. * Bits 31:9
  11286. * Purpose: Reserved
  11287. * Value: 0
  11288. *
  11289. * Payload fields:
  11290. *
  11291. * Word 1
  11292. * - cfr_capture_msg_type
  11293. * Bits 31:0
  11294. * Purpose: Contains the type of the message HTT_PEER_CFR_CAPTURE_MSG_TYPE
  11295. * to specify the format used for the remainder of the message
  11296. * Value: HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  11297. * (currently only MSG_TYPE_1 is defined)
  11298. *
  11299. * Word 2
  11300. * - mem_req_id
  11301. * Bits 6:0
  11302. * Purpose: Contain the mem request id of the region where the CFR capture
  11303. * has been stored - of type WMI_HOST_MEM_REQ_ID
  11304. * Value: WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID (if payload_present is 1,
  11305. this value is invalid)
  11306. * - status
  11307. * Bit 7
  11308. * Purpose: Boolean value carrying the status of the CFR capture of the peer
  11309. * Value: 1 (True) - Successful; 0 (False) - Not successful
  11310. * - capture_bw
  11311. * Bits 10:8
  11312. * Purpose: Carry the bandwidth of the CFR capture
  11313. * Value: Bandwidth of the CFR capture of type HTT_PEER_CFR_CAPTURE_BW
  11314. * - mode
  11315. * Bits 13:11
  11316. * Purpose: Carry the mode of the rx frame for which the CFR was captured
  11317. * Value: Mode of the CFR capture of type HTT_PEER_CFR_CAPTURE_MODE
  11318. * - sts_count
  11319. * Bits 16:14
  11320. * Purpose: Carry the number of space time streams
  11321. * Value: Number of space time streams
  11322. * - channel_bw
  11323. * Bits 19:17
  11324. * Purpose: Carry the bandwidth of the channel of the vdev performing the
  11325. * measurement
  11326. * Value: Bandwidth of the channel (of type HTT_PEER_CFR_CAPTURE_BW)
  11327. * - cap_type
  11328. * Bits 23:20
  11329. * Purpose: Carry the type of the capture
  11330. * Value: Capture type (of type WMI_PEER_CFR_CAPTURE_METHOD)
  11331. * - vdev_id
  11332. * Bits 31:24
  11333. * Purpose: Carry the virtual device id
  11334. * Value: vdev ID
  11335. *
  11336. * Word 3
  11337. * - mac_addr31to0
  11338. * Bits 31:0
  11339. * Purpose: Contain the bits 31:0 of the peer MAC address
  11340. * Value: Bits 31:0 of the peer MAC address
  11341. *
  11342. * Word 4
  11343. * - mac_addr47to32
  11344. * Bits 15:0
  11345. * Purpose: Contain the bits 47:32 of the peer MAC address
  11346. * Value: Bits 47:32 of the peer MAC address
  11347. *
  11348. * Word 5
  11349. * - index
  11350. * Bits 31:0
  11351. * Purpose: Contain the index at which this CFR dump was written in the Host
  11352. * allocated memory. This index is the number of bytes from the base address.
  11353. * Value: Index position
  11354. *
  11355. * Word 6
  11356. * - length
  11357. * Bits 31:0
  11358. * Purpose: Carry the length of the CFR capture of the peer, in bytes
  11359. * Value: Length of the CFR capture of the peer
  11360. *
  11361. * Word 7
  11362. * - timestamp
  11363. * Bits 31:0
  11364. * Purpose: Carry the time at which the CFR was captured in the hardware. The
  11365. * clock used for this timestamp is private to the target and not visible to
  11366. * the host i.e., Host can interpret only the relative timestamp deltas from
  11367. * one message to the next, but can't interpret the absolute timestamp from a
  11368. * single message.
  11369. * Value: Timestamp in microseconds
  11370. *
  11371. * Word 8
  11372. * - counter
  11373. * Bits 31:0
  11374. * Purpose: Carry the count of the current CFR capture from FW. This is
  11375. * helpful to identify any drops in FW in any scenario (e.g., lack of space
  11376. * in host memory)
  11377. * Value: Count of the current CFR capture
  11378. *
  11379. * Word 9
  11380. * - chan_mhz
  11381. * Bits 31:0
  11382. * Purpose: Carry the primary 20 MHz channel frequency in MHz of the VDEV
  11383. * Value: Primary 20 channel frequency
  11384. *
  11385. * Word 10
  11386. * - band_center_freq1
  11387. * Bits 31:0
  11388. * Purpose: Carry the center frequency 1 in MHz of the VDEV
  11389. * Value: Center frequency 1 in MHz
  11390. *
  11391. * Word 11
  11392. * - band_center_freq2
  11393. * Bits 31:0
  11394. * Purpose: Carry the center frequency 2 in MHz. valid only for 11acvht of
  11395. * the VDEV
  11396. * 80plus80 mode
  11397. * Value: Center frequency 2 in MHz
  11398. *
  11399. * Word 12
  11400. * - chan_phy_mode
  11401. * Bits 31:0
  11402. * Purpose: Carry the phy mode of the channel, of the VDEV
  11403. * Value: WLAN_PHY_MODE of the channel defined in wlan_defs.h
  11404. */
  11405. PREPACK struct htt_cfr_dump_ind_type_1 {
  11406. A_UINT32 mem_req_id:7,
  11407. status:1,
  11408. capture_bw:3,
  11409. mode:3,
  11410. sts_count:3,
  11411. channel_bw:3,
  11412. cap_type:4,
  11413. vdev_id:8;
  11414. htt_mac_addr addr;
  11415. A_UINT32 index;
  11416. A_UINT32 length;
  11417. A_UINT32 timestamp;
  11418. A_UINT32 counter;
  11419. struct htt_chan_change_msg chan;
  11420. } POSTPACK;
  11421. PREPACK struct htt_cfr_dump_compl_ind {
  11422. A_UINT32 msg_type; /* HTT_PEER_CFR_CAPTURE_MSG_TYPE */
  11423. union {
  11424. /* Message format when msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 */
  11425. struct htt_cfr_dump_ind_type_1 htt_cfr_dump_compl_ind_type_1;
  11426. /* If there is a need to change the memory layout and its associated
  11427. * HTT indication format, a new CFR capture message type can be
  11428. * introduced and added into this union.
  11429. */
  11430. };
  11431. } POSTPACK;
  11432. /*
  11433. * Get / set macros for the bit fields within WORD-1 of htt_cfr_dump_compl_ind,
  11434. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  11435. */
  11436. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M 0x00000100
  11437. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S 8
  11438. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_SET(word, value) \
  11439. do { \
  11440. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID, value); \
  11441. (word) |= (value) << HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S; \
  11442. } while(0)
  11443. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_GET(word) \
  11444. (((word) & HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M) >> \
  11445. HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S)
  11446. /*
  11447. * Get / set macros for the bit fields within WORD-2 of htt_cfr_dump_compl_ind,
  11448. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  11449. */
  11450. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M 0X0000007F
  11451. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S 0
  11452. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_M 0X00000080
  11453. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_S 7
  11454. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M 0X00000700
  11455. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S 8
  11456. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_M 0X00003800
  11457. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_S 11
  11458. #define HTT_T2H_CFR_DUMP_TYPE1_STS_M 0X0001C000
  11459. #define HTT_T2H_CFR_DUMP_TYPE1_STS_S 14
  11460. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M 0X000E0000
  11461. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S 17
  11462. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M 0X00F00000
  11463. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S 20
  11464. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M 0XFF000000
  11465. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S 24
  11466. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_SET(word, value) \
  11467. do { \
  11468. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID, value); \
  11469. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S; \
  11470. } while (0)
  11471. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_GET(word) \
  11472. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M) >> \
  11473. HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S)
  11474. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_SET(word, value) \
  11475. do { \
  11476. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STATUS, value); \
  11477. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STATUS_S; \
  11478. } while (0)
  11479. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_GET(word) \
  11480. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STATUS_M) >> \
  11481. HTT_T2H_CFR_DUMP_TYPE1_STATUS_S)
  11482. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_SET(word, value) \
  11483. do { \
  11484. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_BW, value); \
  11485. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S; \
  11486. } while (0)
  11487. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_GET(word) \
  11488. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M) >> \
  11489. HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S)
  11490. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_SET(word, value) \
  11491. do { \
  11492. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MODE, value); \
  11493. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MODE_S; \
  11494. } while (0)
  11495. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_GET(word) \
  11496. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MODE_M) >> \
  11497. HTT_T2H_CFR_DUMP_TYPE1_MODE_S)
  11498. #define HTT_T2H_CFR_DUMP_TYPE1_STS_SET(word, value) \
  11499. do { \
  11500. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STS, value); \
  11501. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STS_S; \
  11502. } while (0)
  11503. #define HTT_T2H_CFR_DUMP_TYPE1_STS_GET(word) \
  11504. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STS_M) >> \
  11505. HTT_T2H_CFR_DUMP_TYPE1_STS_S)
  11506. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_SET(word, value) \
  11507. do { \
  11508. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW, value); \
  11509. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S; \
  11510. } while (0)
  11511. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_GET(word) \
  11512. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M) >> \
  11513. HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S)
  11514. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_SET(word, value) \
  11515. do { \
  11516. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE, value); \
  11517. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S; \
  11518. } while (0)
  11519. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_GET(word) \
  11520. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M) >> \
  11521. HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S)
  11522. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_SET(word, value) \
  11523. do { \
  11524. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID, value); \
  11525. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S; \
  11526. } while (0)
  11527. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_GET(word) \
  11528. (((word) & HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M) >> \
  11529. HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S)
  11530. /**
  11531. * @brief target -> host peer (PPDU) stats message
  11532. * HTT_T2H_MSG_TYPE_PEER_STATS_IND
  11533. * @details
  11534. * This message is generated by FW when FW is sending stats to host
  11535. * about one or more PPDUs that the FW has transmitted to one or more peers.
  11536. * This message is sent autonomously by the target rather than upon request
  11537. * by the host.
  11538. * The following field definitions describe the format of the HTT target
  11539. * to host peer stats indication message.
  11540. *
  11541. * The HTT_T2H PPDU_STATS_IND message has a header followed by one
  11542. * or more PPDU stats records.
  11543. * Each PPDU stats record uses a htt_tx_ppdu_stats_info TLV.
  11544. * If the details of N PPDUS are sent in one PEER_STATS_IND message,
  11545. * then the message would start with the
  11546. * header, followed by N htt_tx_ppdu_stats_info structures, as depicted
  11547. * below.
  11548. *
  11549. * |31 16|15|14|13 11|10 9|8|7 0|
  11550. * |-------------------------------------------------------------|
  11551. * | reserved |MSG_TYPE |
  11552. * |-------------------------------------------------------------|
  11553. * rec 0 | TLV header |
  11554. * rec 0 |-------------------------------------------------------------|
  11555. * rec 0 | ppdu successful bytes |
  11556. * rec 0 |-------------------------------------------------------------|
  11557. * rec 0 | ppdu retry bytes |
  11558. * rec 0 |-------------------------------------------------------------|
  11559. * rec 0 | ppdu failed bytes |
  11560. * rec 0 |-------------------------------------------------------------|
  11561. * rec 0 | peer id | S|SG| BW | BA |A|rate code|
  11562. * rec 0 |-------------------------------------------------------------|
  11563. * rec 0 | retried MSDUs | successful MSDUs |
  11564. * rec 0 |-------------------------------------------------------------|
  11565. * rec 0 | TX duration | failed MSDUs |
  11566. * rec 0 |-------------------------------------------------------------|
  11567. * ...
  11568. * |-------------------------------------------------------------|
  11569. * rec N | TLV header |
  11570. * rec N |-------------------------------------------------------------|
  11571. * rec N | ppdu successful bytes |
  11572. * rec N |-------------------------------------------------------------|
  11573. * rec N | ppdu retry bytes |
  11574. * rec N |-------------------------------------------------------------|
  11575. * rec N | ppdu failed bytes |
  11576. * rec N |-------------------------------------------------------------|
  11577. * rec N | peer id | S|SG| BW | BA |A|rate code|
  11578. * rec N |-------------------------------------------------------------|
  11579. * rec N | retried MSDUs | successful MSDUs |
  11580. * rec N |-------------------------------------------------------------|
  11581. * rec N | TX duration | failed MSDUs |
  11582. * rec N |-------------------------------------------------------------|
  11583. *
  11584. * where:
  11585. * A = is A-MPDU flag
  11586. * BA = block-ack failure flags
  11587. * BW = bandwidth spec
  11588. * SG = SGI enabled spec
  11589. * S = skipped rate ctrl
  11590. * One htt_tx_ppdu_stats_info instance will have stats for one PPDU
  11591. *
  11592. * Header
  11593. * ------
  11594. * dword0 - b'0:7 - msg_type : HTT_T2H_MSG_TYPE_PEER_STATS_IND
  11595. * dword0 - b'8:31 - reserved : Reserved for future use
  11596. *
  11597. * payload include below peer_stats information
  11598. * --------------------------------------------
  11599. * @TLV : HTT_PPDU_STATS_INFO_TLV
  11600. * @tx_success_bytes : total successful bytes in the PPDU.
  11601. * @tx_retry_bytes : total retried bytes in the PPDU.
  11602. * @tx_failed_bytes : total failed bytes in the PPDU.
  11603. * @tx_ratecode : rate code used for the PPDU.
  11604. * @is_ampdu : Indicates PPDU is AMPDU or not.
  11605. * @ba_ack_failed : BA/ACK failed for this PPDU
  11606. * b00 -> BA received
  11607. * b01 -> BA failed once
  11608. * b10 -> BA failed twice, when HW retry is enabled.
  11609. * @bw : BW
  11610. * b00 -> 20 MHz
  11611. * b01 -> 40 MHz
  11612. * b10 -> 80 MHz
  11613. * b11 -> 160 MHz (or 80+80)
  11614. * @sg : SGI enabled
  11615. * @s : skipped ratectrl
  11616. * @peer_id : peer id
  11617. * @tx_success_msdus : successful MSDUs
  11618. * @tx_retry_msdus : retried MSDUs
  11619. * @tx_failed_msdus : MSDUs dropped in FW after max retry
  11620. * @tx_duration : Tx duration for the PPDU (microsecond units)
  11621. */
  11622. /**
  11623. * @brief HTT_T2H_MSG_TYPE_BKPRESSURE_EVENTID Message
  11624. *
  11625. * @details
  11626. * HTT_T2H_MSG_TYPE_BKPRESSURE_EVENTID message is sent by the target when
  11627. * continuous backpressure is seen in the LMAC/ UMAC rings software rings.
  11628. * This message will only be sent if the backpressure condition has existed
  11629. * continuously for an initial period (100 ms).
  11630. * Repeat messages with updated information will be sent after each
  11631. * subsequent period (100 ms) as long as the backpressure remains unabated.
  11632. * This message indicates the ring id along with current head and tail index
  11633. * locations (i.e. write and read indices).
  11634. * The backpressure time indicates the time in ms for which continous
  11635. * backpressure has been observed in the ring.
  11636. *
  11637. * The message format is as follows:
  11638. *
  11639. * |31 24|23 16|15 8|7 0|
  11640. * |----------------+----------------+----------------+----------------|
  11641. * | ring_id | ring_type | pdev_id | msg_type |
  11642. * |-------------------------------------------------------------------|
  11643. * | tail_idx | head_idx |
  11644. * |-------------------------------------------------------------------|
  11645. * | backpressure_time_ms |
  11646. * |-------------------------------------------------------------------|
  11647. *
  11648. * The message is interpreted as follows:
  11649. * dword0 - b'0:7 - msg_type: This will be set to
  11650. * HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND
  11651. * b'8:15 - pdev_id: 0 indicates msg is for UMAC ring.
  11652. * 1, 2, 3 indicates pdev_id 0,1,2 and
  11653. the msg is for LMAC ring.
  11654. * b'16:23 - ring_type: Refer to enum htt_backpressure_ring_type.
  11655. * b'24:31 - ring_id: Refer enum htt_backpressure_umac_ring_id/
  11656. * htt_backpressure_lmac_ring_id. This represents
  11657. * the ring id for which continous backpressure is seen
  11658. *
  11659. * dword1 - b'0:15 - head_idx: This indicates the current head index of
  11660. * the ring indicated by the ring_id
  11661. *
  11662. * dword1 - b'16:31 - tail_idx: This indicates the current tail index of
  11663. * the ring indicated by the ring id
  11664. *
  11665. * dword2 - b'0:31 - backpressure_time_ms: Indicates how long continous
  11666. * backpressure has been seen in the ring
  11667. * indicated by the ring_id.
  11668. * Units = milliseconds
  11669. */
  11670. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_M 0x0000ff00
  11671. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_S 8
  11672. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_M 0x00ff0000
  11673. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_S 16
  11674. #define HTT_T2H_RX_BKPRESSURE_RINGID_M 0xff000000
  11675. #define HTT_T2H_RX_BKPRESSURE_RINGID_S 24
  11676. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M 0x0000ffff
  11677. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S 0
  11678. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M 0xffff0000
  11679. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S 16
  11680. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_M 0xffffffff
  11681. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_S 0
  11682. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_SET(word, value) \
  11683. do { \
  11684. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_PDEV_ID, value); \
  11685. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_PDEV_ID_S; \
  11686. } while (0)
  11687. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_GET(word) \
  11688. (((word) & HTT_T2H_RX_BKPRESSURE_PDEV_ID_M) >> \
  11689. HTT_T2H_RX_BKPRESSURE_PDEV_ID_S)
  11690. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_SET(word, value) \
  11691. do { \
  11692. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RING_TYPE, value); \
  11693. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RING_TYPE_S; \
  11694. } while (0)
  11695. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_GET(word) \
  11696. (((word) & HTT_T2H_RX_BKPRESSURE_RING_TYPE_M) >> \
  11697. HTT_T2H_RX_BKPRESSURE_RING_TYPE_S)
  11698. #define HTT_T2H_RX_BKPRESSURE_RINGID_SET(word, value) \
  11699. do { \
  11700. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RINGID, value); \
  11701. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RINGID_S; \
  11702. } while (0)
  11703. #define HTT_T2H_RX_BKPRESSURE_RINGID_GET(word) \
  11704. (((word) & HTT_T2H_RX_BKPRESSURE_RINGID_M) >> \
  11705. HTT_T2H_RX_BKPRESSURE_RINGID_S)
  11706. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_SET(word, value) \
  11707. do { \
  11708. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_HEAD_IDX, value); \
  11709. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S; \
  11710. } while (0)
  11711. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_GET(word) \
  11712. (((word) & HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M) >> \
  11713. HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S)
  11714. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_SET(word, value) \
  11715. do { \
  11716. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TAIL_IDX, value); \
  11717. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S; \
  11718. } while (0)
  11719. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_GET(word) \
  11720. (((word) & HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M) >> \
  11721. HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S)
  11722. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_SET(word, value) \
  11723. do { \
  11724. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TIME_MS, value); \
  11725. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TIME_MS_S; \
  11726. } while (0)
  11727. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_GET(word) \
  11728. (((word) & HTT_T2H_RX_BKPRESSURE_TIME_MS_M) >> \
  11729. HTT_T2H_RX_BKPRESSURE_TIME_MS_S)
  11730. enum htt_backpressure_ring_type {
  11731. HTT_SW_RING_TYPE_UMAC,
  11732. HTT_SW_RING_TYPE_LMAC,
  11733. HTT_SW_RING_TYPE_MAX,
  11734. };
  11735. /* Ring id for which the message is sent to host */
  11736. enum htt_backpressure_umac_ringid {
  11737. HTT_SW_RING_IDX_REO_REO2SW1_RING,
  11738. HTT_SW_RING_IDX_REO_REO2SW2_RING,
  11739. HTT_SW_RING_IDX_REO_REO2SW3_RING,
  11740. HTT_SW_RING_IDX_REO_REO2SW4_RING,
  11741. HTT_SW_RING_IDX_REO_WBM2REO_LINK_RING,
  11742. HTT_SW_RING_IDX_REO_REO2TCL_RING,
  11743. HTT_SW_RING_IDX_REO_REO2FW_RING,
  11744. HTT_SW_RING_IDX_REO_REO_RELEASE_RING,
  11745. HTT_SW_RING_IDX_WBM_PPE_RELEASE_RING,
  11746. HTT_SW_RING_IDX_TCL_TCL2TQM_RING,
  11747. HTT_SW_RING_IDX_WBM_TQM_RELEASE_RING,
  11748. HTT_SW_RING_IDX_WBM_REO_RELEASE_RING,
  11749. HTT_SW_RING_IDX_WBM_WBM2SW0_RELEASE_RING,
  11750. HTT_SW_RING_IDX_WBM_WBM2SW1_RELEASE_RING,
  11751. HTT_SW_RING_IDX_WBM_WBM2SW2_RELEASE_RING,
  11752. HTT_SW_RING_IDX_WBM_WBM2SW3_RELEASE_RING,
  11753. HTT_SW_RING_IDX_REO_REO_CMD_RING,
  11754. HTT_SW_RING_IDX_REO_REO_STATUS_RING,
  11755. HTT_SW_UMAC_RING_IDX_MAX,
  11756. };
  11757. enum htt_backpressure_lmac_ringid {
  11758. HTT_SW_RING_IDX_FW2RXDMA_BUF_RING,
  11759. HTT_SW_RING_IDX_FW2RXDMA_STATUS_RING,
  11760. HTT_SW_RING_IDX_FW2RXDMA_LINK_RING,
  11761. HTT_SW_RING_IDX_SW2RXDMA_BUF_RING,
  11762. HTT_SW_RING_IDX_WBM2RXDMA_LINK_RING,
  11763. HTT_SW_RING_IDX_RXDMA2FW_RING,
  11764. HTT_SW_RING_IDX_RXDMA2SW_RING,
  11765. HTT_SW_RING_IDX_RXDMA2RELEASE_RING,
  11766. HTT_SW_RING_IDX_RXDMA2REO_RING,
  11767. HTT_SW_RING_IDX_MONITOR_STATUS_RING,
  11768. HTT_SW_RING_IDX_MONITOR_BUF_RING,
  11769. HTT_SW_RING_IDX_MONITOR_DESC_RING,
  11770. HTT_SW_RING_IDX_MONITOR_DEST_RING,
  11771. HTT_SW_LMAC_RING_IDX_MAX,
  11772. };
  11773. PREPACK struct htt_t2h_msg_bkpressure_event_ind_t {
  11774. A_UINT32 msg_type: 8, /* HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND */
  11775. pdev_id: 8,
  11776. ring_type: 8, /* htt_backpressure_ring_type */
  11777. /*
  11778. * ring_id holds an enum value from either
  11779. * htt_backpressure_umac_ringid or
  11780. * htt_backpressure_lmac_ringid, based on
  11781. * the ring_type setting.
  11782. */
  11783. ring_id: 8;
  11784. A_UINT16 head_idx;
  11785. A_UINT16 tail_idx;
  11786. A_UINT32 backpressure_time_ms; /* Time in milliseconds for which backpressure is seen continuously */
  11787. } POSTPACK;
  11788. /*
  11789. * Defines two 32 bit words that can be used by the target to indicate a per
  11790. * user RU allocation and rate information.
  11791. *
  11792. * This information is currently provided in the "sw_response_reference_ptr"
  11793. * (word 0) and "sw_response_reference_ptr_ext" (word 1) fields of the
  11794. * "rx_ppdu_end_user_stats" TLV.
  11795. *
  11796. * VALID:
  11797. * The consumer of these words must explicitly check the valid bit,
  11798. * and only attempt interpretation of any of the remaining fields if
  11799. * the valid bit is set to 1.
  11800. *
  11801. * VERSION:
  11802. * The consumer of these words must also explicitly check the version bit,
  11803. * and only use the V0 definition if the VERSION field is set to 0.
  11804. *
  11805. * Version 1 is currently undefined, with the exception of the VALID and
  11806. * VERSION fields.
  11807. *
  11808. * Version 0:
  11809. *
  11810. * The fields below are duplicated per BW.
  11811. *
  11812. * The consumer must determine which BW field to use, based on the UL OFDMA
  11813. * PPDU BW indicated by HW.
  11814. *
  11815. * RU_START: RU26 start index for the user.
  11816. * Note that this is always using the RU26 index, regardless
  11817. * of the actual RU assigned to the user
  11818. * (i.e. the second RU52 is RU_START 2, RU_SIZE
  11819. * HTT_UL_OFDMA_V0_RU_SIZE_RU_52)
  11820. *
  11821. * For example, 20MHz (the value in the top row is RU_START)
  11822. *
  11823. * RU Size 0 (26): |0|1|2|3|4|5|6|7|8|
  11824. * RU Size 1 (52): | | | | | |
  11825. * RU Size 2 (106): | | | |
  11826. * RU Size 3 (242): | |
  11827. *
  11828. * RU_SIZE: Indicates the RU size, as defined by enum
  11829. * htt_ul_ofdma_user_info_ru_size.
  11830. *
  11831. * LDPC: LDPC enabled (if 0, BCC is used)
  11832. *
  11833. * DCM: DCM enabled
  11834. *
  11835. * |31 | 30|29 23|22 19|18 16|15 9| 8 | 7 |6 3|2 0|
  11836. * |---------------------------------+--------------------------------|
  11837. * |Ver|Valid| FW internal |
  11838. * |---------------------------------+--------------------------------|
  11839. * | reserved |Trig Type|RU SIZE| RU START |DCM|LDPC|MCS |NSS|
  11840. * |---------------------------------+--------------------------------|
  11841. */
  11842. enum htt_ul_ofdma_user_info_ru_size {
  11843. HTT_UL_OFDMA_V0_RU_SIZE_RU_26,
  11844. HTT_UL_OFDMA_V0_RU_SIZE_RU_52,
  11845. HTT_UL_OFDMA_V0_RU_SIZE_RU_106,
  11846. HTT_UL_OFDMA_V0_RU_SIZE_RU_242,
  11847. HTT_UL_OFDMA_V0_RU_SIZE_RU_484,
  11848. HTT_UL_OFDMA_V0_RU_SIZE_RU_996,
  11849. HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  11850. };
  11851. /* htt_up_ofdma_user_info_v0 provides an abstract view of the info */
  11852. struct htt_ul_ofdma_user_info_v0 {
  11853. A_UINT32 word0;
  11854. A_UINT32 word1;
  11855. };
  11856. /* htt_up_ofdma_user_info_v0_bitmap shows what bitfields are within the info */
  11857. PREPACK struct htt_ul_ofdma_user_info_v0_bitmap {
  11858. union {
  11859. A_UINT32 word0;
  11860. struct {
  11861. A_UINT32 w0_fw_rsvd:30;
  11862. A_UINT32 w0_valid:1;
  11863. A_UINT32 w0_version:1;
  11864. };
  11865. };
  11866. union {
  11867. A_UINT32 word1;
  11868. struct {
  11869. A_UINT32 w1_nss:3;
  11870. A_UINT32 w1_mcs:4;
  11871. A_UINT32 w1_ldpc:1;
  11872. A_UINT32 w1_dcm:1;
  11873. A_UINT32 w1_ru_start:7;
  11874. A_UINT32 w1_ru_size:3;
  11875. A_UINT32 w1_trig_type:4;
  11876. A_UINT32 w1_unused:9;
  11877. };
  11878. };
  11879. } POSTPACK;
  11880. enum HTT_UL_OFDMA_TRIG_TYPE {
  11881. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BASIC = 0,
  11882. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BFRP,
  11883. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_BAR,
  11884. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_RTS_CTS,
  11885. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BSR,
  11886. };
  11887. #define HTT_UL_OFDMA_USER_INFO_V0_SZ (sizeof(struct htt_ul_ofdma_user_info_v0))
  11888. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M 0x0000ffff
  11889. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S 0
  11890. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M 0x40000000
  11891. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S 30
  11892. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M 0x80000000
  11893. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S 31
  11894. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M 0x00000007
  11895. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S 0
  11896. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M 0x00000078
  11897. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S 3
  11898. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M 0x00000080
  11899. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S 7
  11900. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M 0x00000100
  11901. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S 8
  11902. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M 0x0000fe00
  11903. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S 9
  11904. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M 0x00070000
  11905. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S 16
  11906. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M 0x00780000
  11907. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S 19
  11908. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_M 0xff800000
  11909. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_S 23
  11910. /*--- word 0 ---*/
  11911. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_GET(word) \
  11912. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)
  11913. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_SET(word, _val) \
  11914. do { \
  11915. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL, _val); \
  11916. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)); \
  11917. } while (0)
  11918. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_GET(word) \
  11919. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)
  11920. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_SET(word, _val) \
  11921. do { \
  11922. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VALID, _val); \
  11923. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)); \
  11924. } while (0)
  11925. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_GET(word) \
  11926. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)
  11927. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_SET(word, _val) \
  11928. do { \
  11929. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VER, _val); \
  11930. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)); \
  11931. } while (0)
  11932. /*--- word 1 ---*/
  11933. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_GET(word) \
  11934. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)
  11935. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_SET(word, _val) \
  11936. do { \
  11937. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_NSS, _val); \
  11938. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)); \
  11939. } while (0)
  11940. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_GET(word) \
  11941. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)
  11942. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_SET(word, _val) \
  11943. do { \
  11944. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_MCS, _val); \
  11945. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)); \
  11946. } while (0)
  11947. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_GET(word) \
  11948. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)
  11949. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_SET(word, _val) \
  11950. do { \
  11951. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC, _val); \
  11952. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)); \
  11953. } while (0)
  11954. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_GET(word) \
  11955. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)
  11956. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_SET(word, _val) \
  11957. do { \
  11958. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_DCM, _val); \
  11959. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)); \
  11960. } while (0)
  11961. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_GET(word) \
  11962. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)
  11963. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_SET(word, _val) \
  11964. do { \
  11965. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START, _val); \
  11966. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)); \
  11967. } while (0)
  11968. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_GET(word) \
  11969. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)
  11970. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_SET(word, _val) \
  11971. do { \
  11972. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE, _val); \
  11973. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)); \
  11974. } while (0)
  11975. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_GET(word) \
  11976. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S)
  11977. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_SET(word, _val) \
  11978. do { \
  11979. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP, _val); \
  11980. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP_S)); \
  11981. } while (0)
  11982. #endif