sde_encoder.c 163 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989
  1. /*
  2. * Copyright (c) 2014-2019, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/seq_file.h>
  22. #include <linux/sde_rsc.h>
  23. #include "msm_drv.h"
  24. #include "sde_kms.h"
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_crtc_helper.h>
  27. #include "sde_hwio.h"
  28. #include "sde_hw_catalog.h"
  29. #include "sde_hw_intf.h"
  30. #include "sde_hw_ctl.h"
  31. #include "sde_formats.h"
  32. #include "sde_encoder_phys.h"
  33. #include "sde_power_handle.h"
  34. #include "sde_hw_dsc.h"
  35. #include "sde_crtc.h"
  36. #include "sde_trace.h"
  37. #include "sde_core_irq.h"
  38. #include "sde_hw_top.h"
  39. #include "sde_hw_qdss.h"
  40. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  41. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  42. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  45. (p) ? (p)->parent->base.id : -1, \
  46. (p) ? (p)->intf_idx - INTF_0 : -1, \
  47. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  48. ##__VA_ARGS__)
  49. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  50. (p) ? (p)->parent->base.id : -1, \
  51. (p) ? (p)->intf_idx - INTF_0 : -1, \
  52. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  53. ##__VA_ARGS__)
  54. /*
  55. * Two to anticipate panels that can do cmd/vid dynamic switching
  56. * plan is to create all possible physical encoder types, and switch between
  57. * them at runtime
  58. */
  59. #define NUM_PHYS_ENCODER_TYPES 2
  60. #define MAX_PHYS_ENCODERS_PER_VIRTUAL \
  61. (MAX_H_TILES_PER_DISPLAY * NUM_PHYS_ENCODER_TYPES)
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* Maximum number of VSYNC wait attempts for RSC state transition */
  66. #define MAX_RSC_WAIT 5
  67. #define TOPOLOGY_DUALPIPE_MERGE_MODE(x) \
  68. (((x) == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE) || \
  69. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) || \
  70. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC))
  71. /**
  72. * enum sde_enc_rc_events - events for resource control state machine
  73. * @SDE_ENC_RC_EVENT_KICKOFF:
  74. * This event happens at NORMAL priority.
  75. * Event that signals the start of the transfer. When this event is
  76. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  77. * Regardless of the previous state, the resource should be in ON state
  78. * at the end of this event.
  79. * @SDE_ENC_RC_EVENT_FRAME_DONE:
  80. * This event happens at INTERRUPT level.
  81. * Event signals the end of the data transfer after the PP FRAME_DONE
  82. * event. At the end of this event, a delayed work is scheduled to go to
  83. * IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION time.
  84. * @SDE_ENC_RC_EVENT_PRE_STOP:
  85. * This event happens at NORMAL priority.
  86. * This event, when received during the ON state, set RSC to IDLE, and
  87. * and leave the RC STATE in the PRE_OFF state.
  88. * It should be followed by the STOP event as part of encoder disable.
  89. * If received during IDLE or OFF states, it will do nothing.
  90. * @SDE_ENC_RC_EVENT_STOP:
  91. * This event happens at NORMAL priority.
  92. * When this event is received, disable all the MDP/DSI core clocks, and
  93. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  94. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  95. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  96. * Resource state should be in OFF at the end of the event.
  97. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  98. * This event happens at NORMAL priority from a work item.
  99. * Event signals that there is a seamless mode switch is in prgoress. A
  100. * client needs to turn of only irq - leave clocks ON to reduce the mode
  101. * switch latency.
  102. * @SDE_ENC_RC_EVENT_POST_MODESET:
  103. * This event happens at NORMAL priority from a work item.
  104. * Event signals that seamless mode switch is complete and resources are
  105. * acquired. Clients wants to turn on the irq again and update the rsc
  106. * with new vtotal.
  107. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  108. * This event happens at NORMAL priority from a work item.
  109. * Event signals that there were no frame updates for
  110. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  111. * and request RSC with IDLE state and change the resource state to IDLE.
  112. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  113. * This event is triggered from the input event thread when touch event is
  114. * received from the input device. On receiving this event,
  115. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  116. clocks and enable RSC.
  117. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  118. * off work since a new commit is imminent.
  119. */
  120. enum sde_enc_rc_events {
  121. SDE_ENC_RC_EVENT_KICKOFF = 1,
  122. SDE_ENC_RC_EVENT_FRAME_DONE,
  123. SDE_ENC_RC_EVENT_PRE_STOP,
  124. SDE_ENC_RC_EVENT_STOP,
  125. SDE_ENC_RC_EVENT_PRE_MODESET,
  126. SDE_ENC_RC_EVENT_POST_MODESET,
  127. SDE_ENC_RC_EVENT_ENTER_IDLE,
  128. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  129. };
  130. /*
  131. * enum sde_enc_rc_states - states that the resource control maintains
  132. * @SDE_ENC_RC_STATE_OFF: Resource is in OFF state
  133. * @SDE_ENC_RC_STATE_PRE_OFF: Resource is transitioning to OFF state
  134. * @SDE_ENC_RC_STATE_ON: Resource is in ON state
  135. * @SDE_ENC_RC_STATE_MODESET: Resource is in modeset state
  136. * @SDE_ENC_RC_STATE_IDLE: Resource is in IDLE state
  137. */
  138. enum sde_enc_rc_states {
  139. SDE_ENC_RC_STATE_OFF,
  140. SDE_ENC_RC_STATE_PRE_OFF,
  141. SDE_ENC_RC_STATE_ON,
  142. SDE_ENC_RC_STATE_MODESET,
  143. SDE_ENC_RC_STATE_IDLE
  144. };
  145. /**
  146. * struct sde_encoder_virt - virtual encoder. Container of one or more physical
  147. * encoders. Virtual encoder manages one "logical" display. Physical
  148. * encoders manage one intf block, tied to a specific panel/sub-panel.
  149. * Virtual encoder defers as much as possible to the physical encoders.
  150. * Virtual encoder registers itself with the DRM Framework as the encoder.
  151. * @base: drm_encoder base class for registration with DRM
  152. * @enc_spin_lock: Virtual-Encoder-Wide Spin Lock for IRQ purposes
  153. * @bus_scaling_client: Client handle to the bus scaling interface
  154. * @te_source: vsync source pin information
  155. * @ops: Encoder ops from init function
  156. * @num_phys_encs: Actual number of physical encoders contained.
  157. * @phys_encs: Container of physical encoders managed.
  158. * @phys_vid_encs: Video physical encoders for panel mode switch.
  159. * @phys_cmd_encs: Command physical encoders for panel mode switch.
  160. * @cur_master: Pointer to the current master in this mode. Optimization
  161. * Only valid after enable. Cleared as disable.
  162. * @hw_pp Handle to the pingpong blocks used for the display. No.
  163. * pingpong blocks can be different than num_phys_encs.
  164. * @hw_dsc: Array of DSC block handles used for the display.
  165. * @dirty_dsc_ids: Cached dsc indexes for dirty DSC blocks needing flush
  166. * @intfs_swapped Whether or not the phys_enc interfaces have been swapped
  167. * for partial update right-only cases, such as pingpong
  168. * split where virtual pingpong does not generate IRQs
  169. @qdss_status: indicate if qdss is modified since last update
  170. * @crtc_vblank_cb: Callback into the upper layer / CRTC for
  171. * notification of the VBLANK
  172. * @crtc_vblank_cb_data: Data from upper layer for VBLANK notification
  173. * @crtc_kickoff_cb: Callback into CRTC that will flush & start
  174. * all CTL paths
  175. * @crtc_kickoff_cb_data: Opaque user data given to crtc_kickoff_cb
  176. * @debugfs_root: Debug file system root file node
  177. * @enc_lock: Lock around physical encoder create/destroy and
  178. access.
  179. * @frame_done_cnt: Atomic counter for tracking which phys_enc is
  180. * done with frame processing.
  181. * @crtc_frame_event_cb: callback handler for frame event
  182. * @crtc_frame_event_cb_data: callback handler private data
  183. * @vsync_event_timer: vsync timer
  184. * @rsc_client: rsc client pointer
  185. * @rsc_state_init: boolean to indicate rsc config init
  186. * @disp_info: local copy of msm_display_info struct
  187. * @misr_enable: misr enable/disable status
  188. * @misr_frame_count: misr frame count before start capturing the data
  189. * @idle_pc_enabled: indicate if idle power collapse is enabled
  190. * currently. This can be controlled by user-mode
  191. * @rc_lock: resource control mutex lock to protect
  192. * virt encoder over various state changes
  193. * @rc_state: resource controller state
  194. * @delayed_off_work: delayed worker to schedule disabling of
  195. * clks and resources after IDLE_TIMEOUT time.
  196. * @vsync_event_work: worker to handle vsync event for autorefresh
  197. * @input_event_work: worker to handle input device touch events
  198. * @esd_trigger_work: worker to handle esd trigger events
  199. * @input_handler: handler for input device events
  200. * @topology: topology of the display
  201. * @vblank_enabled: boolean to track userspace vblank vote
  202. * @idle_pc_restore: flag to indicate idle_pc_restore happened
  203. * @frame_trigger_mode: frame trigger mode indication for command
  204. * mode display
  205. * @dynamic_hdr_updated: flag to indicate if mempool was programmed
  206. * @rsc_config: rsc configuration for display vtotal, fps, etc.
  207. * @cur_conn_roi: current connector roi
  208. * @prv_conn_roi: previous connector roi to optimize if unchanged
  209. * @crtc pointer to drm_crtc
  210. * @recovery_events_enabled: status of hw recovery feature enable by client
  211. * @elevated_ahb_vote: increase AHB bus speed for the first frame
  212. * after power collapse
  213. * @pm_qos_cpu_req: pm_qos request for cpu frequency
  214. * @mode_info: stores the current mode information
  215. */
  216. struct sde_encoder_virt {
  217. struct drm_encoder base;
  218. spinlock_t enc_spinlock;
  219. struct mutex vblank_ctl_lock;
  220. uint32_t bus_scaling_client;
  221. uint32_t display_num_of_h_tiles;
  222. uint32_t te_source;
  223. struct sde_encoder_ops ops;
  224. unsigned int num_phys_encs;
  225. struct sde_encoder_phys *phys_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  226. struct sde_encoder_phys *phys_vid_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  227. struct sde_encoder_phys *phys_cmd_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  228. struct sde_encoder_phys *cur_master;
  229. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  230. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  231. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  232. enum sde_dsc dirty_dsc_ids[MAX_CHANNELS_PER_ENC];
  233. bool intfs_swapped;
  234. bool qdss_status;
  235. void (*crtc_vblank_cb)(void *data);
  236. void *crtc_vblank_cb_data;
  237. struct dentry *debugfs_root;
  238. struct mutex enc_lock;
  239. atomic_t frame_done_cnt[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  240. void (*crtc_frame_event_cb)(void *data, u32 event);
  241. struct sde_crtc_frame_event_cb_data crtc_frame_event_cb_data;
  242. struct timer_list vsync_event_timer;
  243. struct sde_rsc_client *rsc_client;
  244. bool rsc_state_init;
  245. struct msm_display_info disp_info;
  246. bool misr_enable;
  247. u32 misr_frame_count;
  248. bool idle_pc_enabled;
  249. struct mutex rc_lock;
  250. enum sde_enc_rc_states rc_state;
  251. struct kthread_delayed_work delayed_off_work;
  252. struct kthread_work vsync_event_work;
  253. struct kthread_work input_event_work;
  254. struct kthread_work esd_trigger_work;
  255. struct input_handler *input_handler;
  256. struct msm_display_topology topology;
  257. bool vblank_enabled;
  258. bool idle_pc_restore;
  259. enum frame_trigger_mode_type frame_trigger_mode;
  260. bool dynamic_hdr_updated;
  261. struct sde_rsc_cmd_config rsc_config;
  262. struct sde_rect cur_conn_roi;
  263. struct sde_rect prv_conn_roi;
  264. struct drm_crtc *crtc;
  265. bool recovery_events_enabled;
  266. bool elevated_ahb_vote;
  267. struct pm_qos_request pm_qos_cpu_req;
  268. struct msm_mode_info mode_info;
  269. };
  270. #define to_sde_encoder_virt(x) container_of(x, struct sde_encoder_virt, base)
  271. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  272. {
  273. struct sde_encoder_virt *sde_enc;
  274. int i;
  275. sde_enc = to_sde_encoder_virt(drm_enc);
  276. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  277. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  278. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  279. SDE_EVT32(DRMID(drm_enc), enable);
  280. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  281. }
  282. }
  283. }
  284. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc,
  285. struct sde_kms *sde_kms)
  286. {
  287. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  288. struct pm_qos_request *req;
  289. u32 cpu_mask;
  290. u32 cpu_dma_latency;
  291. int cpu;
  292. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  293. return;
  294. cpu_mask = sde_kms->catalog->perf.cpu_mask;
  295. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  296. req = &sde_enc->pm_qos_cpu_req;
  297. req->type = PM_QOS_REQ_AFFINE_CORES;
  298. cpumask_empty(&req->cpus_affine);
  299. for_each_possible_cpu(cpu) {
  300. if ((1 << cpu) & cpu_mask)
  301. cpumask_set_cpu(cpu, &req->cpus_affine);
  302. }
  303. pm_qos_add_request(req, PM_QOS_CPU_DMA_LATENCY, cpu_dma_latency);
  304. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_mask, cpu_dma_latency);
  305. }
  306. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc,
  307. struct sde_kms *sde_kms)
  308. {
  309. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  310. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  311. return;
  312. pm_qos_remove_request(&sde_enc->pm_qos_cpu_req);
  313. }
  314. static bool _sde_encoder_is_dsc_enabled(struct drm_encoder *drm_enc)
  315. {
  316. struct sde_encoder_virt *sde_enc;
  317. struct msm_compression_info *comp_info;
  318. if (!drm_enc)
  319. return false;
  320. sde_enc = to_sde_encoder_virt(drm_enc);
  321. comp_info = &sde_enc->mode_info.comp_info;
  322. return (comp_info->comp_type == MSM_DISPLAY_COMPRESSION_DSC);
  323. }
  324. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  325. struct sde_hw_qdss *hw_qdss,
  326. struct sde_encoder_phys *phys, bool enable)
  327. {
  328. if (sde_enc->qdss_status == enable)
  329. return;
  330. sde_enc->qdss_status = enable;
  331. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  332. sde_enc->qdss_status);
  333. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  334. }
  335. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  336. s64 timeout_ms, struct sde_encoder_wait_info *info)
  337. {
  338. int rc = 0;
  339. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  340. ktime_t cur_ktime;
  341. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  342. do {
  343. rc = wait_event_timeout(*(info->wq),
  344. atomic_read(info->atomic_cnt) == 0, wait_time_jiffies);
  345. cur_ktime = ktime_get();
  346. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  347. timeout_ms, atomic_read(info->atomic_cnt));
  348. /* If we timed out, counter is valid and time is less, wait again */
  349. } while (atomic_read(info->atomic_cnt) && (rc == 0) &&
  350. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  351. return rc;
  352. }
  353. bool sde_encoder_is_dsc_merge(struct drm_encoder *drm_enc)
  354. {
  355. enum sde_rm_topology_name topology;
  356. struct sde_encoder_virt *sde_enc;
  357. struct drm_connector *drm_conn;
  358. if (!drm_enc)
  359. return false;
  360. sde_enc = to_sde_encoder_virt(drm_enc);
  361. if (!sde_enc->cur_master)
  362. return false;
  363. drm_conn = sde_enc->cur_master->connector;
  364. if (!drm_conn)
  365. return false;
  366. topology = sde_connector_get_topology_name(drm_conn);
  367. if (topology == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)
  368. return true;
  369. return false;
  370. }
  371. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  372. {
  373. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  374. return sde_enc && sde_enc->disp_info.is_primary;
  375. }
  376. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  377. {
  378. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  379. return sde_enc && sde_enc->cur_master &&
  380. sde_enc->cur_master->cont_splash_enabled;
  381. }
  382. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  383. enum sde_intr_idx intr_idx)
  384. {
  385. SDE_EVT32(DRMID(phys_enc->parent),
  386. phys_enc->intf_idx - INTF_0,
  387. phys_enc->hw_pp->idx - PINGPONG_0,
  388. intr_idx);
  389. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  390. if (phys_enc->parent_ops.handle_frame_done)
  391. phys_enc->parent_ops.handle_frame_done(
  392. phys_enc->parent, phys_enc,
  393. SDE_ENCODER_FRAME_EVENT_ERROR);
  394. }
  395. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  396. enum sde_intr_idx intr_idx,
  397. struct sde_encoder_wait_info *wait_info)
  398. {
  399. struct sde_encoder_irq *irq;
  400. u32 irq_status;
  401. int ret, i;
  402. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  403. SDE_ERROR("invalid params\n");
  404. return -EINVAL;
  405. }
  406. irq = &phys_enc->irq[intr_idx];
  407. /* note: do master / slave checking outside */
  408. /* return EWOULDBLOCK since we know the wait isn't necessary */
  409. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  410. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  411. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  412. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  413. return -EWOULDBLOCK;
  414. }
  415. if (irq->irq_idx < 0) {
  416. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  417. irq->name, irq->hw_idx);
  418. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  419. irq->irq_idx);
  420. return 0;
  421. }
  422. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  423. atomic_read(wait_info->atomic_cnt));
  424. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  425. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  426. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  427. /*
  428. * Some module X may disable interrupt for longer duration
  429. * and it may trigger all interrupts including timer interrupt
  430. * when module X again enable the interrupt.
  431. * That may cause interrupt wait timeout API in this API.
  432. * It is handled by split the wait timer in two halves.
  433. */
  434. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  435. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  436. irq->hw_idx,
  437. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  438. wait_info);
  439. if (ret)
  440. break;
  441. }
  442. if (ret <= 0) {
  443. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  444. irq->irq_idx, true);
  445. if (irq_status) {
  446. unsigned long flags;
  447. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  448. irq->hw_idx, irq->irq_idx,
  449. phys_enc->hw_pp->idx - PINGPONG_0,
  450. atomic_read(wait_info->atomic_cnt));
  451. SDE_DEBUG_PHYS(phys_enc,
  452. "done but irq %d not triggered\n",
  453. irq->irq_idx);
  454. local_irq_save(flags);
  455. irq->cb.func(phys_enc, irq->irq_idx);
  456. local_irq_restore(flags);
  457. ret = 0;
  458. } else {
  459. ret = -ETIMEDOUT;
  460. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  461. irq->hw_idx, irq->irq_idx,
  462. phys_enc->hw_pp->idx - PINGPONG_0,
  463. atomic_read(wait_info->atomic_cnt), irq_status,
  464. SDE_EVTLOG_ERROR);
  465. }
  466. } else {
  467. ret = 0;
  468. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  469. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  470. atomic_read(wait_info->atomic_cnt));
  471. }
  472. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  473. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  474. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  475. return ret;
  476. }
  477. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  478. enum sde_intr_idx intr_idx)
  479. {
  480. struct sde_encoder_irq *irq;
  481. int ret = 0;
  482. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  483. SDE_ERROR("invalid params\n");
  484. return -EINVAL;
  485. }
  486. irq = &phys_enc->irq[intr_idx];
  487. if (irq->irq_idx >= 0) {
  488. SDE_DEBUG_PHYS(phys_enc,
  489. "skipping already registered irq %s type %d\n",
  490. irq->name, irq->intr_type);
  491. return 0;
  492. }
  493. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  494. irq->intr_type, irq->hw_idx);
  495. if (irq->irq_idx < 0) {
  496. SDE_ERROR_PHYS(phys_enc,
  497. "failed to lookup IRQ index for %s type:%d\n",
  498. irq->name, irq->intr_type);
  499. return -EINVAL;
  500. }
  501. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  502. &irq->cb);
  503. if (ret) {
  504. SDE_ERROR_PHYS(phys_enc,
  505. "failed to register IRQ callback for %s\n",
  506. irq->name);
  507. irq->irq_idx = -EINVAL;
  508. return ret;
  509. }
  510. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  511. if (ret) {
  512. SDE_ERROR_PHYS(phys_enc,
  513. "enable IRQ for intr:%s failed, irq_idx %d\n",
  514. irq->name, irq->irq_idx);
  515. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  516. irq->irq_idx, &irq->cb);
  517. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  518. irq->irq_idx, SDE_EVTLOG_ERROR);
  519. irq->irq_idx = -EINVAL;
  520. return ret;
  521. }
  522. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  523. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  524. irq->name, irq->irq_idx);
  525. return ret;
  526. }
  527. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  528. enum sde_intr_idx intr_idx)
  529. {
  530. struct sde_encoder_irq *irq;
  531. int ret;
  532. if (!phys_enc) {
  533. SDE_ERROR("invalid encoder\n");
  534. return -EINVAL;
  535. }
  536. irq = &phys_enc->irq[intr_idx];
  537. /* silently skip irqs that weren't registered */
  538. if (irq->irq_idx < 0) {
  539. SDE_ERROR(
  540. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  541. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  542. irq->irq_idx);
  543. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  544. irq->irq_idx, SDE_EVTLOG_ERROR);
  545. return 0;
  546. }
  547. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  548. if (ret)
  549. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  550. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  551. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  552. &irq->cb);
  553. if (ret)
  554. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  555. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  556. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  557. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  558. irq->irq_idx = -EINVAL;
  559. return 0;
  560. }
  561. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  562. struct sde_encoder_hw_resources *hw_res,
  563. struct drm_connector_state *conn_state)
  564. {
  565. struct sde_encoder_virt *sde_enc = NULL;
  566. int i = 0;
  567. if (!hw_res || !drm_enc || !conn_state) {
  568. SDE_ERROR("invalid argument(s), drm_enc %d, res %d, state %d\n",
  569. !drm_enc, !hw_res, !conn_state);
  570. return;
  571. }
  572. sde_enc = to_sde_encoder_virt(drm_enc);
  573. SDE_DEBUG_ENC(sde_enc, "\n");
  574. /* Query resources used by phys encs, expected to be without overlap */
  575. memset(hw_res, 0, sizeof(*hw_res));
  576. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  577. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  578. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  579. if (phys && phys->ops.get_hw_resources)
  580. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  581. }
  582. sde_connector_get_mode_info(conn_state, &sde_enc->mode_info);
  583. hw_res->topology = sde_enc->mode_info.topology;
  584. hw_res->is_primary = sde_enc->disp_info.is_primary;
  585. }
  586. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  587. {
  588. struct sde_encoder_virt *sde_enc = NULL;
  589. int i = 0;
  590. if (!drm_enc) {
  591. SDE_ERROR("invalid encoder\n");
  592. return;
  593. }
  594. sde_enc = to_sde_encoder_virt(drm_enc);
  595. SDE_DEBUG_ENC(sde_enc, "\n");
  596. mutex_lock(&sde_enc->enc_lock);
  597. sde_rsc_client_destroy(sde_enc->rsc_client);
  598. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  599. struct sde_encoder_phys *phys;
  600. phys = sde_enc->phys_vid_encs[i];
  601. if (phys && phys->ops.destroy) {
  602. phys->ops.destroy(phys);
  603. --sde_enc->num_phys_encs;
  604. sde_enc->phys_encs[i] = NULL;
  605. }
  606. phys = sde_enc->phys_cmd_encs[i];
  607. if (phys && phys->ops.destroy) {
  608. phys->ops.destroy(phys);
  609. --sde_enc->num_phys_encs;
  610. sde_enc->phys_encs[i] = NULL;
  611. }
  612. }
  613. if (sde_enc->num_phys_encs)
  614. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  615. sde_enc->num_phys_encs);
  616. sde_enc->num_phys_encs = 0;
  617. mutex_unlock(&sde_enc->enc_lock);
  618. drm_encoder_cleanup(drm_enc);
  619. mutex_destroy(&sde_enc->enc_lock);
  620. kfree(sde_enc->input_handler);
  621. sde_enc->input_handler = NULL;
  622. kfree(sde_enc);
  623. }
  624. void sde_encoder_helper_update_intf_cfg(
  625. struct sde_encoder_phys *phys_enc)
  626. {
  627. struct sde_encoder_virt *sde_enc;
  628. struct sde_hw_intf_cfg_v1 *intf_cfg;
  629. enum sde_3d_blend_mode mode_3d;
  630. if (!phys_enc) {
  631. SDE_ERROR("invalid arg, encoder %d\n", !phys_enc);
  632. return;
  633. }
  634. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  635. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  636. SDE_DEBUG_ENC(sde_enc,
  637. "intf_cfg updated for %d at idx %d\n",
  638. phys_enc->intf_idx,
  639. intf_cfg->intf_count);
  640. /* setup interface configuration */
  641. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  642. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  643. return;
  644. }
  645. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  646. if (phys_enc == sde_enc->cur_master) {
  647. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  648. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  649. else
  650. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  651. }
  652. /* configure this interface as master for split display */
  653. if (phys_enc->split_role == ENC_ROLE_MASTER)
  654. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  655. /* setup which pp blk will connect to this intf */
  656. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  657. phys_enc->hw_intf->ops.bind_pingpong_blk(
  658. phys_enc->hw_intf,
  659. true,
  660. phys_enc->hw_pp->idx);
  661. /*setup merge_3d configuration */
  662. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  663. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  664. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  665. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  666. phys_enc->hw_pp->merge_3d->idx;
  667. if (phys_enc->hw_pp->ops.setup_3d_mode)
  668. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  669. mode_3d);
  670. }
  671. void sde_encoder_helper_split_config(
  672. struct sde_encoder_phys *phys_enc,
  673. enum sde_intf interface)
  674. {
  675. struct sde_encoder_virt *sde_enc;
  676. struct split_pipe_cfg *cfg;
  677. struct sde_hw_mdp *hw_mdptop;
  678. enum sde_rm_topology_name topology;
  679. struct msm_display_info *disp_info;
  680. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  681. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  682. return;
  683. }
  684. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  685. hw_mdptop = phys_enc->hw_mdptop;
  686. disp_info = &sde_enc->disp_info;
  687. cfg = &phys_enc->hw_intf->cfg;
  688. memset(cfg, 0, sizeof(*cfg));
  689. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  690. return;
  691. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  692. cfg->split_link_en = true;
  693. /**
  694. * disable split modes since encoder will be operating in as the only
  695. * encoder, either for the entire use case in the case of, for example,
  696. * single DSI, or for this frame in the case of left/right only partial
  697. * update.
  698. */
  699. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  700. if (hw_mdptop->ops.setup_split_pipe)
  701. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  702. if (hw_mdptop->ops.setup_pp_split)
  703. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  704. return;
  705. }
  706. cfg->en = true;
  707. cfg->mode = phys_enc->intf_mode;
  708. cfg->intf = interface;
  709. if (cfg->en && phys_enc->ops.needs_single_flush &&
  710. phys_enc->ops.needs_single_flush(phys_enc))
  711. cfg->split_flush_en = true;
  712. topology = sde_connector_get_topology_name(phys_enc->connector);
  713. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  714. cfg->pp_split_slave = cfg->intf;
  715. else
  716. cfg->pp_split_slave = INTF_MAX;
  717. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  718. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  719. if (hw_mdptop->ops.setup_split_pipe)
  720. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  721. } else if (sde_enc->hw_pp[0]) {
  722. /*
  723. * slave encoder
  724. * - determine split index from master index,
  725. * assume master is first pp
  726. */
  727. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  728. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  729. cfg->pp_split_index);
  730. if (hw_mdptop->ops.setup_pp_split)
  731. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  732. }
  733. }
  734. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  735. {
  736. struct sde_encoder_virt *sde_enc;
  737. int i = 0;
  738. if (!drm_enc)
  739. return false;
  740. sde_enc = to_sde_encoder_virt(drm_enc);
  741. if (!sde_enc)
  742. return false;
  743. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  744. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  745. if (phys && phys->in_clone_mode)
  746. return true;
  747. }
  748. return false;
  749. }
  750. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  751. struct drm_crtc_state *crtc_state,
  752. struct drm_connector_state *conn_state)
  753. {
  754. const struct drm_display_mode *mode;
  755. struct drm_display_mode *adj_mode;
  756. int i = 0;
  757. int ret = 0;
  758. mode = &crtc_state->mode;
  759. adj_mode = &crtc_state->adjusted_mode;
  760. /* perform atomic check on the first physical encoder (master) */
  761. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  762. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  763. if (phys && phys->ops.atomic_check)
  764. ret = phys->ops.atomic_check(phys, crtc_state,
  765. conn_state);
  766. else if (phys && phys->ops.mode_fixup)
  767. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  768. ret = -EINVAL;
  769. if (ret) {
  770. SDE_ERROR_ENC(sde_enc,
  771. "mode unsupported, phys idx %d\n", i);
  772. break;
  773. }
  774. }
  775. return ret;
  776. }
  777. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  778. struct drm_crtc_state *crtc_state,
  779. struct drm_connector_state *conn_state,
  780. struct sde_connector_state *sde_conn_state,
  781. struct sde_crtc_state *sde_crtc_state)
  782. {
  783. int ret = 0;
  784. if (crtc_state->mode_changed || crtc_state->active_changed) {
  785. struct sde_rect mode_roi, roi;
  786. mode_roi.x = 0;
  787. mode_roi.y = 0;
  788. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  789. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  790. if (sde_conn_state->rois.num_rects) {
  791. sde_kms_rect_merge_rectangles(
  792. &sde_conn_state->rois, &roi);
  793. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  794. SDE_ERROR_ENC(sde_enc,
  795. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  796. roi.x, roi.y, roi.w, roi.h);
  797. ret = -EINVAL;
  798. }
  799. }
  800. if (sde_crtc_state->user_roi_list.num_rects) {
  801. sde_kms_rect_merge_rectangles(
  802. &sde_crtc_state->user_roi_list, &roi);
  803. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  804. SDE_ERROR_ENC(sde_enc,
  805. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  806. roi.x, roi.y, roi.w, roi.h);
  807. ret = -EINVAL;
  808. }
  809. }
  810. }
  811. return ret;
  812. }
  813. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  814. struct drm_crtc_state *crtc_state,
  815. struct drm_connector_state *conn_state,
  816. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  817. struct sde_connector *sde_conn,
  818. struct sde_connector_state *sde_conn_state)
  819. {
  820. int ret = 0;
  821. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  822. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  823. struct msm_display_topology *topology = NULL;
  824. ret = sde_conn->ops.get_mode_info(&sde_conn->base, adj_mode,
  825. &sde_conn_state->mode_info,
  826. sde_kms->catalog->max_mixer_width,
  827. sde_conn->display);
  828. if (ret) {
  829. SDE_ERROR_ENC(sde_enc,
  830. "failed to get mode info, rc = %d\n", ret);
  831. return ret;
  832. }
  833. if (sde_conn_state->mode_info.comp_info.comp_type &&
  834. sde_conn_state->mode_info.comp_info.comp_ratio >=
  835. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  836. SDE_ERROR_ENC(sde_enc,
  837. "invalid compression ratio: %d\n",
  838. sde_conn_state->mode_info.comp_info.comp_ratio);
  839. ret = -EINVAL;
  840. return ret;
  841. }
  842. /* Reserve dynamic resources, indicating atomic_check phase */
  843. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  844. conn_state, true);
  845. if (ret) {
  846. SDE_ERROR_ENC(sde_enc,
  847. "RM failed to reserve resources, rc = %d\n",
  848. ret);
  849. return ret;
  850. }
  851. /**
  852. * Update connector state with the topology selected for the
  853. * resource set validated. Reset the topology if we are
  854. * de-activating crtc.
  855. */
  856. if (crtc_state->active)
  857. topology = &sde_conn_state->mode_info.topology;
  858. ret = sde_rm_update_topology(conn_state, topology);
  859. if (ret) {
  860. SDE_ERROR_ENC(sde_enc,
  861. "RM failed to update topology, rc: %d\n", ret);
  862. return ret;
  863. }
  864. ret = sde_connector_set_blob_data(conn_state->connector,
  865. conn_state,
  866. CONNECTOR_PROP_SDE_INFO);
  867. if (ret) {
  868. SDE_ERROR_ENC(sde_enc,
  869. "connector failed to update info, rc: %d\n",
  870. ret);
  871. return ret;
  872. }
  873. }
  874. return ret;
  875. }
  876. static int sde_encoder_virt_atomic_check(
  877. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  878. struct drm_connector_state *conn_state)
  879. {
  880. struct sde_encoder_virt *sde_enc;
  881. struct msm_drm_private *priv;
  882. struct sde_kms *sde_kms;
  883. const struct drm_display_mode *mode;
  884. struct drm_display_mode *adj_mode;
  885. struct sde_connector *sde_conn = NULL;
  886. struct sde_connector_state *sde_conn_state = NULL;
  887. struct sde_crtc_state *sde_crtc_state = NULL;
  888. enum sde_rm_topology_name old_top;
  889. int ret = 0;
  890. if (!drm_enc || !crtc_state || !conn_state) {
  891. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  892. !drm_enc, !crtc_state, !conn_state);
  893. return -EINVAL;
  894. }
  895. sde_enc = to_sde_encoder_virt(drm_enc);
  896. SDE_DEBUG_ENC(sde_enc, "\n");
  897. priv = drm_enc->dev->dev_private;
  898. sde_kms = to_sde_kms(priv->kms);
  899. mode = &crtc_state->mode;
  900. adj_mode = &crtc_state->adjusted_mode;
  901. sde_conn = to_sde_connector(conn_state->connector);
  902. sde_conn_state = to_sde_connector_state(conn_state);
  903. sde_crtc_state = to_sde_crtc_state(crtc_state);
  904. SDE_EVT32(DRMID(drm_enc), drm_atomic_crtc_needs_modeset(crtc_state));
  905. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  906. conn_state);
  907. if (ret)
  908. return ret;
  909. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  910. conn_state, sde_conn_state, sde_crtc_state);
  911. if (ret)
  912. return ret;
  913. /**
  914. * record topology in previous atomic state to be able to handle
  915. * topology transitions correctly.
  916. */
  917. old_top = sde_connector_get_property(conn_state,
  918. CONNECTOR_PROP_TOPOLOGY_NAME);
  919. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  920. if (ret)
  921. return ret;
  922. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  923. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  924. if (ret)
  925. return ret;
  926. ret = sde_connector_roi_v1_check_roi(conn_state);
  927. if (ret) {
  928. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  929. ret);
  930. return ret;
  931. }
  932. drm_mode_set_crtcinfo(adj_mode, 0);
  933. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  934. return ret;
  935. }
  936. static int _sde_encoder_dsc_update_pic_dim(struct msm_display_dsc_info *dsc,
  937. int pic_width, int pic_height)
  938. {
  939. if (!dsc || !pic_width || !pic_height) {
  940. SDE_ERROR("invalid input: pic_width=%d pic_height=%d\n",
  941. pic_width, pic_height);
  942. return -EINVAL;
  943. }
  944. if ((pic_width % dsc->slice_width) ||
  945. (pic_height % dsc->slice_height)) {
  946. SDE_ERROR("pic_dim=%dx%d has to be multiple of slice=%dx%d\n",
  947. pic_width, pic_height,
  948. dsc->slice_width, dsc->slice_height);
  949. return -EINVAL;
  950. }
  951. dsc->pic_width = pic_width;
  952. dsc->pic_height = pic_height;
  953. return 0;
  954. }
  955. static void _sde_encoder_dsc_pclk_param_calc(struct msm_display_dsc_info *dsc,
  956. int intf_width)
  957. {
  958. int slice_per_pkt, slice_per_intf;
  959. int bytes_in_slice, total_bytes_per_intf;
  960. if (!dsc || !dsc->slice_width || !dsc->slice_per_pkt ||
  961. (intf_width < dsc->slice_width)) {
  962. SDE_ERROR("invalid input: intf_width=%d slice_width=%d\n",
  963. intf_width, dsc ? dsc->slice_width : -1);
  964. return;
  965. }
  966. slice_per_pkt = dsc->slice_per_pkt;
  967. slice_per_intf = DIV_ROUND_UP(intf_width, dsc->slice_width);
  968. /*
  969. * If slice_per_pkt is greater than slice_per_intf then default to 1.
  970. * This can happen during partial update.
  971. */
  972. if (slice_per_pkt > slice_per_intf)
  973. slice_per_pkt = 1;
  974. bytes_in_slice = DIV_ROUND_UP(dsc->slice_width * dsc->bpp, 8);
  975. total_bytes_per_intf = bytes_in_slice * slice_per_intf;
  976. dsc->eol_byte_num = total_bytes_per_intf % 3;
  977. dsc->pclk_per_line = DIV_ROUND_UP(total_bytes_per_intf, 3);
  978. dsc->bytes_in_slice = bytes_in_slice;
  979. dsc->bytes_per_pkt = bytes_in_slice * slice_per_pkt;
  980. dsc->pkt_per_line = slice_per_intf / slice_per_pkt;
  981. }
  982. static int _sde_encoder_dsc_initial_line_calc(struct msm_display_dsc_info *dsc,
  983. int enc_ip_width)
  984. {
  985. int max_ssm_delay, max_se_size, obuf_latency;
  986. int input_ssm_out_latency, base_hs_latency;
  987. int multi_hs_extra_latency, mux_word_size;
  988. /* Hardent core config */
  989. int max_muxword_size = 48;
  990. int output_rate = 64;
  991. int rtl_max_bpc = 10;
  992. int pipeline_latency = 28;
  993. max_se_size = 4 * (rtl_max_bpc + 1);
  994. max_ssm_delay = max_se_size + max_muxword_size - 1;
  995. mux_word_size = (dsc->bpc >= 12 ? 64 : 48);
  996. input_ssm_out_latency = pipeline_latency + (3 * (max_ssm_delay + 2));
  997. obuf_latency = DIV_ROUND_UP((9 * output_rate +
  998. mux_word_size), dsc->bpp) + 1;
  999. base_hs_latency = dsc->initial_xmit_delay + input_ssm_out_latency
  1000. + obuf_latency;
  1001. multi_hs_extra_latency = DIV_ROUND_UP((8 * dsc->chunk_size), dsc->bpp);
  1002. dsc->initial_lines = DIV_ROUND_UP((base_hs_latency +
  1003. multi_hs_extra_latency), dsc->slice_width);
  1004. return 0;
  1005. }
  1006. static bool _sde_encoder_dsc_ich_reset_override_needed(bool pu_en,
  1007. struct msm_display_dsc_info *dsc)
  1008. {
  1009. /*
  1010. * As per the DSC spec, ICH_RESET can be either end of the slice line
  1011. * or at the end of the slice. HW internally generates ich_reset at
  1012. * end of the slice line if DSC_MERGE is used or encoder has two
  1013. * soft slices. However, if encoder has only 1 soft slice and DSC_MERGE
  1014. * is not used then it will generate ich_reset at the end of slice.
  1015. *
  1016. * Now as per the spec, during one PPS session, position where
  1017. * ich_reset is generated should not change. Now if full-screen frame
  1018. * has more than 1 soft slice then HW will automatically generate
  1019. * ich_reset at the end of slice_line. But for the same panel, if
  1020. * partial frame is enabled and only 1 encoder is used with 1 slice,
  1021. * then HW will generate ich_reset at end of the slice. This is a
  1022. * mismatch. Prevent this by overriding HW's decision.
  1023. */
  1024. return pu_en && dsc && (dsc->full_frame_slices > 1) &&
  1025. (dsc->slice_width == dsc->pic_width);
  1026. }
  1027. static void _sde_encoder_dsc_pipe_cfg(struct sde_hw_dsc *hw_dsc,
  1028. struct sde_hw_pingpong *hw_pp, struct msm_display_dsc_info *dsc,
  1029. u32 common_mode, bool ich_reset, bool enable,
  1030. struct sde_hw_pingpong *hw_dsc_pp)
  1031. {
  1032. if (!enable) {
  1033. if (hw_dsc_pp && hw_dsc_pp->ops.disable_dsc)
  1034. hw_dsc_pp->ops.disable_dsc(hw_dsc_pp);
  1035. if (hw_dsc && hw_dsc->ops.dsc_disable)
  1036. hw_dsc->ops.dsc_disable(hw_dsc);
  1037. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk)
  1038. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false,
  1039. PINGPONG_MAX);
  1040. return;
  1041. }
  1042. if (!dsc || !hw_dsc || !hw_pp || !hw_dsc_pp) {
  1043. SDE_ERROR("invalid params %d %d %d %d\n", !dsc, !hw_dsc,
  1044. !hw_pp, !hw_dsc_pp);
  1045. return;
  1046. }
  1047. if (hw_dsc->ops.dsc_config)
  1048. hw_dsc->ops.dsc_config(hw_dsc, dsc, common_mode, ich_reset);
  1049. if (hw_dsc->ops.dsc_config_thresh)
  1050. hw_dsc->ops.dsc_config_thresh(hw_dsc, dsc);
  1051. if (hw_dsc_pp->ops.setup_dsc)
  1052. hw_dsc_pp->ops.setup_dsc(hw_dsc_pp);
  1053. if (hw_dsc->ops.bind_pingpong_blk)
  1054. hw_dsc->ops.bind_pingpong_blk(hw_dsc, true, hw_pp->idx);
  1055. if (hw_dsc_pp->ops.enable_dsc)
  1056. hw_dsc_pp->ops.enable_dsc(hw_dsc_pp);
  1057. }
  1058. static void _sde_encoder_get_connector_roi(
  1059. struct sde_encoder_virt *sde_enc,
  1060. struct sde_rect *merged_conn_roi)
  1061. {
  1062. struct drm_connector *drm_conn;
  1063. struct sde_connector_state *c_state;
  1064. if (!sde_enc || !merged_conn_roi)
  1065. return;
  1066. drm_conn = sde_enc->phys_encs[0]->connector;
  1067. if (!drm_conn || !drm_conn->state)
  1068. return;
  1069. c_state = to_sde_connector_state(drm_conn->state);
  1070. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1071. }
  1072. static int _sde_encoder_dsc_n_lm_1_enc_1_intf(struct sde_encoder_virt *sde_enc)
  1073. {
  1074. int this_frame_slices;
  1075. int intf_ip_w, enc_ip_w;
  1076. int ich_res, dsc_common_mode = 0;
  1077. struct sde_hw_pingpong *hw_pp = sde_enc->hw_pp[0];
  1078. struct sde_hw_pingpong *hw_dsc_pp = sde_enc->hw_dsc_pp[0];
  1079. struct sde_hw_dsc *hw_dsc = sde_enc->hw_dsc[0];
  1080. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1081. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1082. struct msm_display_dsc_info *dsc = NULL;
  1083. struct sde_hw_ctl *hw_ctl;
  1084. struct sde_ctl_dsc_cfg cfg;
  1085. if (hw_dsc == NULL || hw_pp == NULL || !enc_master) {
  1086. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1087. return -EINVAL;
  1088. }
  1089. hw_ctl = enc_master->hw_ctl;
  1090. memset(&cfg, 0, sizeof(cfg));
  1091. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1092. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1093. this_frame_slices = roi->w / dsc->slice_width;
  1094. intf_ip_w = this_frame_slices * dsc->slice_width;
  1095. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1096. enc_ip_w = intf_ip_w;
  1097. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1098. ich_res = _sde_encoder_dsc_ich_reset_override_needed(false, dsc);
  1099. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1100. dsc_common_mode = DSC_MODE_VIDEO;
  1101. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1102. roi->w, roi->h, dsc_common_mode);
  1103. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h, dsc_common_mode);
  1104. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, dsc, dsc_common_mode,
  1105. ich_res, true, hw_dsc_pp);
  1106. cfg.dsc[cfg.dsc_count++] = hw_dsc->idx;
  1107. /* setup dsc active configuration in the control path */
  1108. if (hw_ctl->ops.setup_dsc_cfg) {
  1109. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1110. SDE_DEBUG_ENC(sde_enc,
  1111. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1112. hw_ctl->idx,
  1113. cfg.dsc_count,
  1114. cfg.dsc[0],
  1115. cfg.dsc[1]);
  1116. }
  1117. if (hw_ctl->ops.update_bitmask_dsc)
  1118. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc->idx, 1);
  1119. return 0;
  1120. }
  1121. static int _sde_encoder_dsc_2_lm_2_enc_2_intf(struct sde_encoder_virt *sde_enc,
  1122. struct sde_encoder_kickoff_params *params)
  1123. {
  1124. int this_frame_slices;
  1125. int intf_ip_w, enc_ip_w;
  1126. int ich_res, dsc_common_mode;
  1127. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1128. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1129. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1130. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1131. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1132. struct msm_display_dsc_info dsc[MAX_CHANNELS_PER_ENC];
  1133. bool half_panel_partial_update;
  1134. struct sde_hw_ctl *hw_ctl = NULL;
  1135. struct sde_ctl_dsc_cfg cfg;
  1136. int i;
  1137. if (!enc_master) {
  1138. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1139. return -EINVAL;
  1140. }
  1141. memset(&cfg, 0, sizeof(cfg));
  1142. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1143. hw_pp[i] = sde_enc->hw_pp[i];
  1144. hw_dsc[i] = sde_enc->hw_dsc[i];
  1145. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1146. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1147. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1148. return -EINVAL;
  1149. }
  1150. }
  1151. hw_ctl = enc_master->hw_ctl;
  1152. half_panel_partial_update =
  1153. hweight_long(params->affected_displays) == 1;
  1154. dsc_common_mode = 0;
  1155. if (!half_panel_partial_update)
  1156. dsc_common_mode |= DSC_MODE_SPLIT_PANEL;
  1157. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1158. dsc_common_mode |= DSC_MODE_VIDEO;
  1159. memcpy(&dsc[0], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[0]));
  1160. memcpy(&dsc[1], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[1]));
  1161. /*
  1162. * Since both DSC use same pic dimension, set same pic dimension
  1163. * to both DSC structures.
  1164. */
  1165. _sde_encoder_dsc_update_pic_dim(&dsc[0], roi->w, roi->h);
  1166. _sde_encoder_dsc_update_pic_dim(&dsc[1], roi->w, roi->h);
  1167. this_frame_slices = roi->w / dsc[0].slice_width;
  1168. intf_ip_w = this_frame_slices * dsc[0].slice_width;
  1169. if (!half_panel_partial_update)
  1170. intf_ip_w /= 2;
  1171. /*
  1172. * In this topology when both interfaces are active, they have same
  1173. * load so intf_ip_w will be same.
  1174. */
  1175. _sde_encoder_dsc_pclk_param_calc(&dsc[0], intf_ip_w);
  1176. _sde_encoder_dsc_pclk_param_calc(&dsc[1], intf_ip_w);
  1177. /*
  1178. * In this topology, since there is no dsc_merge, uncompressed input
  1179. * to encoder and interface is same.
  1180. */
  1181. enc_ip_w = intf_ip_w;
  1182. _sde_encoder_dsc_initial_line_calc(&dsc[0], enc_ip_w);
  1183. _sde_encoder_dsc_initial_line_calc(&dsc[1], enc_ip_w);
  1184. /*
  1185. * __is_ich_reset_override_needed should be called only after
  1186. * updating pic dimension, mdss_panel_dsc_update_pic_dim.
  1187. */
  1188. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1189. half_panel_partial_update, &dsc[0]);
  1190. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1191. roi->w, roi->h, dsc_common_mode);
  1192. for (i = 0; i < sde_enc->num_phys_encs &&
  1193. i < MAX_CHANNELS_PER_ENC; i++) {
  1194. bool active = !!((1 << i) & params->affected_displays);
  1195. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1196. dsc_common_mode, i, active);
  1197. _sde_encoder_dsc_pipe_cfg(hw_dsc[i], hw_pp[i], &dsc[i],
  1198. dsc_common_mode, ich_res, active, hw_dsc_pp[i]);
  1199. if (active) {
  1200. if (cfg.dsc_count >= MAX_DSC_PER_CTL_V1) {
  1201. pr_err("Invalid dsc count:%d\n",
  1202. cfg.dsc_count);
  1203. return -EINVAL;
  1204. }
  1205. cfg.dsc[cfg.dsc_count++] = hw_dsc[i]->idx;
  1206. if (hw_ctl->ops.update_bitmask_dsc)
  1207. hw_ctl->ops.update_bitmask_dsc(hw_ctl,
  1208. hw_dsc[i]->idx, 1);
  1209. }
  1210. }
  1211. /* setup dsc active configuration in the control path */
  1212. if (hw_ctl->ops.setup_dsc_cfg) {
  1213. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1214. SDE_DEBUG_ENC(sde_enc,
  1215. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1216. hw_ctl->idx,
  1217. cfg.dsc_count,
  1218. cfg.dsc[0],
  1219. cfg.dsc[1]);
  1220. }
  1221. return 0;
  1222. }
  1223. static int _sde_encoder_dsc_2_lm_2_enc_1_intf(struct sde_encoder_virt *sde_enc,
  1224. struct sde_encoder_kickoff_params *params)
  1225. {
  1226. int this_frame_slices;
  1227. int intf_ip_w, enc_ip_w;
  1228. int ich_res, dsc_common_mode;
  1229. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1230. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1231. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1232. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1233. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1234. struct msm_display_dsc_info *dsc = NULL;
  1235. bool half_panel_partial_update;
  1236. struct sde_hw_ctl *hw_ctl = NULL;
  1237. struct sde_ctl_dsc_cfg cfg;
  1238. int i;
  1239. if (!enc_master) {
  1240. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1241. return -EINVAL;
  1242. }
  1243. memset(&cfg, 0, sizeof(cfg));
  1244. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1245. hw_pp[i] = sde_enc->hw_pp[i];
  1246. hw_dsc[i] = sde_enc->hw_dsc[i];
  1247. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1248. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1249. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1250. return -EINVAL;
  1251. }
  1252. }
  1253. hw_ctl = enc_master->hw_ctl;
  1254. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1255. half_panel_partial_update =
  1256. hweight_long(params->affected_displays) == 1;
  1257. dsc_common_mode = 0;
  1258. if (!half_panel_partial_update)
  1259. dsc_common_mode |= DSC_MODE_SPLIT_PANEL | DSC_MODE_MULTIPLEX;
  1260. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1261. dsc_common_mode |= DSC_MODE_VIDEO;
  1262. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1263. this_frame_slices = roi->w / dsc->slice_width;
  1264. intf_ip_w = this_frame_slices * dsc->slice_width;
  1265. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1266. /*
  1267. * dsc merge case: when using 2 encoders for the same stream,
  1268. * no. of slices need to be same on both the encoders.
  1269. */
  1270. enc_ip_w = intf_ip_w / 2;
  1271. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1272. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1273. half_panel_partial_update, dsc);
  1274. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1275. roi->w, roi->h, dsc_common_mode);
  1276. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1277. dsc_common_mode, i, params->affected_displays);
  1278. _sde_encoder_dsc_pipe_cfg(hw_dsc[0], hw_pp[0], dsc, dsc_common_mode,
  1279. ich_res, true, hw_dsc_pp[0]);
  1280. cfg.dsc[0] = hw_dsc[0]->idx;
  1281. cfg.dsc_count++;
  1282. if (hw_ctl->ops.update_bitmask_dsc)
  1283. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[0]->idx, 1);
  1284. _sde_encoder_dsc_pipe_cfg(hw_dsc[1], hw_pp[1], dsc, dsc_common_mode,
  1285. ich_res, !half_panel_partial_update, hw_dsc_pp[1]);
  1286. if (!half_panel_partial_update) {
  1287. cfg.dsc[1] = hw_dsc[1]->idx;
  1288. cfg.dsc_count++;
  1289. if (hw_ctl->ops.update_bitmask_dsc)
  1290. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[1]->idx,
  1291. 1);
  1292. }
  1293. /* setup dsc active configuration in the control path */
  1294. if (hw_ctl->ops.setup_dsc_cfg) {
  1295. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1296. SDE_DEBUG_ENC(sde_enc,
  1297. "setup_dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1298. hw_ctl->idx,
  1299. cfg.dsc_count,
  1300. cfg.dsc[0],
  1301. cfg.dsc[1]);
  1302. }
  1303. return 0;
  1304. }
  1305. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1306. {
  1307. struct sde_encoder_virt *sde_enc;
  1308. struct drm_connector *drm_conn;
  1309. struct drm_display_mode *adj_mode;
  1310. struct sde_rect roi;
  1311. if (!drm_enc) {
  1312. SDE_ERROR("invalid encoder parameter\n");
  1313. return -EINVAL;
  1314. }
  1315. sde_enc = to_sde_encoder_virt(drm_enc);
  1316. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1317. SDE_ERROR("invalid crtc parameter\n");
  1318. return -EINVAL;
  1319. }
  1320. if (!sde_enc->cur_master) {
  1321. SDE_ERROR("invalid cur_master parameter\n");
  1322. return -EINVAL;
  1323. }
  1324. adj_mode = &sde_enc->cur_master->cached_mode;
  1325. drm_conn = sde_enc->cur_master->connector;
  1326. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1327. if (sde_kms_rect_is_null(&roi)) {
  1328. roi.w = adj_mode->hdisplay;
  1329. roi.h = adj_mode->vdisplay;
  1330. }
  1331. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1332. sizeof(sde_enc->prv_conn_roi));
  1333. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1334. return 0;
  1335. }
  1336. static int _sde_encoder_dsc_setup(struct sde_encoder_virt *sde_enc,
  1337. struct sde_encoder_kickoff_params *params)
  1338. {
  1339. enum sde_rm_topology_name topology;
  1340. struct drm_connector *drm_conn;
  1341. int ret = 0;
  1342. if (!sde_enc || !params || !sde_enc->phys_encs[0] ||
  1343. !sde_enc->phys_encs[0]->connector)
  1344. return -EINVAL;
  1345. drm_conn = sde_enc->phys_encs[0]->connector;
  1346. topology = sde_connector_get_topology_name(drm_conn);
  1347. if (topology == SDE_RM_TOPOLOGY_NONE) {
  1348. SDE_ERROR_ENC(sde_enc, "topology not set yet\n");
  1349. return -EINVAL;
  1350. }
  1351. SDE_DEBUG_ENC(sde_enc, "topology:%d\n", topology);
  1352. SDE_EVT32(DRMID(&sde_enc->base), topology,
  1353. sde_enc->cur_conn_roi.x,
  1354. sde_enc->cur_conn_roi.y,
  1355. sde_enc->cur_conn_roi.w,
  1356. sde_enc->cur_conn_roi.h,
  1357. sde_enc->prv_conn_roi.x,
  1358. sde_enc->prv_conn_roi.y,
  1359. sde_enc->prv_conn_roi.w,
  1360. sde_enc->prv_conn_roi.h,
  1361. sde_enc->cur_master->cached_mode.hdisplay,
  1362. sde_enc->cur_master->cached_mode.vdisplay);
  1363. if (sde_kms_rect_is_equal(&sde_enc->cur_conn_roi,
  1364. &sde_enc->prv_conn_roi))
  1365. return ret;
  1366. switch (topology) {
  1367. case SDE_RM_TOPOLOGY_SINGLEPIPE_DSC:
  1368. case SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC:
  1369. ret = _sde_encoder_dsc_n_lm_1_enc_1_intf(sde_enc);
  1370. break;
  1371. case SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE:
  1372. ret = _sde_encoder_dsc_2_lm_2_enc_1_intf(sde_enc, params);
  1373. break;
  1374. case SDE_RM_TOPOLOGY_DUALPIPE_DSC:
  1375. ret = _sde_encoder_dsc_2_lm_2_enc_2_intf(sde_enc, params);
  1376. break;
  1377. default:
  1378. SDE_ERROR_ENC(sde_enc, "No DSC support for topology %d",
  1379. topology);
  1380. return -EINVAL;
  1381. }
  1382. return ret;
  1383. }
  1384. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  1385. u32 vsync_source, bool is_dummy)
  1386. {
  1387. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1388. struct msm_drm_private *priv;
  1389. struct sde_kms *sde_kms;
  1390. struct sde_hw_mdp *hw_mdptop;
  1391. struct drm_encoder *drm_enc;
  1392. struct sde_encoder_virt *sde_enc;
  1393. int i;
  1394. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1395. if (!sde_enc) {
  1396. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1397. return;
  1398. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1399. SDE_ERROR("invalid num phys enc %d/%d\n",
  1400. sde_enc->num_phys_encs,
  1401. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1402. return;
  1403. }
  1404. drm_enc = &sde_enc->base;
  1405. /* this pointers are checked in virt_enable_helper */
  1406. priv = drm_enc->dev->dev_private;
  1407. sde_kms = to_sde_kms(priv->kms);
  1408. if (!sde_kms) {
  1409. SDE_ERROR("invalid sde_kms\n");
  1410. return;
  1411. }
  1412. hw_mdptop = sde_kms->hw_mdp;
  1413. if (!hw_mdptop) {
  1414. SDE_ERROR("invalid mdptop\n");
  1415. return;
  1416. }
  1417. if (hw_mdptop->ops.setup_vsync_source) {
  1418. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1419. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1420. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1421. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1422. vsync_cfg.vsync_source = vsync_source;
  1423. vsync_cfg.is_dummy = is_dummy;
  1424. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1425. }
  1426. }
  1427. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1428. struct msm_display_info *disp_info, bool is_dummy)
  1429. {
  1430. struct sde_encoder_phys *phys;
  1431. int i;
  1432. u32 vsync_source;
  1433. if (!sde_enc || !disp_info) {
  1434. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1435. sde_enc != NULL, disp_info != NULL);
  1436. return;
  1437. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1438. SDE_ERROR("invalid num phys enc %d/%d\n",
  1439. sde_enc->num_phys_encs,
  1440. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1441. return;
  1442. }
  1443. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1444. if (is_dummy)
  1445. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  1446. sde_enc->te_source;
  1447. else if (disp_info->is_te_using_watchdog_timer)
  1448. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4;
  1449. else
  1450. vsync_source = sde_enc->te_source;
  1451. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1452. phys = sde_enc->phys_encs[i];
  1453. if (phys && phys->ops.setup_vsync_source)
  1454. phys->ops.setup_vsync_source(phys,
  1455. vsync_source, is_dummy);
  1456. }
  1457. }
  1458. }
  1459. static void _sde_encoder_dsc_disable(struct sde_encoder_virt *sde_enc)
  1460. {
  1461. int i;
  1462. struct sde_hw_pingpong *hw_pp = NULL;
  1463. struct sde_hw_pingpong *hw_dsc_pp = NULL;
  1464. struct sde_hw_dsc *hw_dsc = NULL;
  1465. struct sde_hw_ctl *hw_ctl = NULL;
  1466. struct sde_ctl_dsc_cfg cfg;
  1467. if (!sde_enc || !sde_enc->phys_encs[0] ||
  1468. !sde_enc->phys_encs[0]->connector) {
  1469. SDE_ERROR("invalid params %d %d\n",
  1470. !sde_enc, sde_enc ? !sde_enc->phys_encs[0] : -1);
  1471. return;
  1472. }
  1473. if (sde_enc->cur_master)
  1474. hw_ctl = sde_enc->cur_master->hw_ctl;
  1475. /* Disable DSC for all the pp's present in this topology */
  1476. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1477. hw_pp = sde_enc->hw_pp[i];
  1478. hw_dsc = sde_enc->hw_dsc[i];
  1479. hw_dsc_pp = sde_enc->hw_dsc_pp[i];
  1480. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, NULL,
  1481. 0, 0, 0, hw_dsc_pp);
  1482. if (hw_dsc)
  1483. sde_enc->dirty_dsc_ids[i] = hw_dsc->idx;
  1484. }
  1485. /* Clear the DSC ACTIVE config for this CTL */
  1486. if (hw_ctl && hw_ctl->ops.setup_dsc_cfg) {
  1487. memset(&cfg, 0, sizeof(cfg));
  1488. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1489. }
  1490. /**
  1491. * Since pending flushes from previous commit get cleared
  1492. * sometime after this point, setting DSC flush bits now
  1493. * will have no effect. Therefore dirty_dsc_ids track which
  1494. * DSC blocks must be flushed for the next trigger.
  1495. */
  1496. }
  1497. static int _sde_encoder_switch_to_watchdog_vsync(struct drm_encoder *drm_enc)
  1498. {
  1499. struct sde_encoder_virt *sde_enc;
  1500. struct msm_display_info disp_info;
  1501. if (!drm_enc) {
  1502. pr_err("invalid drm encoder\n");
  1503. return -EINVAL;
  1504. }
  1505. sde_enc = to_sde_encoder_virt(drm_enc);
  1506. sde_encoder_control_te(drm_enc, false);
  1507. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1508. disp_info.is_te_using_watchdog_timer = true;
  1509. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  1510. sde_encoder_control_te(drm_enc, true);
  1511. return 0;
  1512. }
  1513. static int _sde_encoder_rsc_client_update_vsync_wait(
  1514. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1515. int wait_vblank_crtc_id)
  1516. {
  1517. int wait_refcount = 0, ret = 0;
  1518. int pipe = -1;
  1519. int wait_count = 0;
  1520. struct drm_crtc *primary_crtc;
  1521. struct drm_crtc *crtc;
  1522. crtc = sde_enc->crtc;
  1523. if (wait_vblank_crtc_id)
  1524. wait_refcount =
  1525. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1526. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1527. SDE_EVTLOG_FUNC_ENTRY);
  1528. if (crtc->base.id != wait_vblank_crtc_id) {
  1529. primary_crtc = drm_crtc_find(drm_enc->dev,
  1530. NULL, wait_vblank_crtc_id);
  1531. if (!primary_crtc) {
  1532. SDE_ERROR_ENC(sde_enc,
  1533. "failed to find primary crtc id %d\n",
  1534. wait_vblank_crtc_id);
  1535. return -EINVAL;
  1536. }
  1537. pipe = drm_crtc_index(primary_crtc);
  1538. }
  1539. /**
  1540. * note: VBLANK is expected to be enabled at this point in
  1541. * resource control state machine if on primary CRTC
  1542. */
  1543. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1544. if (sde_rsc_client_is_state_update_complete(
  1545. sde_enc->rsc_client))
  1546. break;
  1547. if (crtc->base.id == wait_vblank_crtc_id)
  1548. ret = sde_encoder_wait_for_event(drm_enc,
  1549. MSM_ENC_VBLANK);
  1550. else
  1551. drm_wait_one_vblank(drm_enc->dev, pipe);
  1552. if (ret) {
  1553. SDE_ERROR_ENC(sde_enc,
  1554. "wait for vblank failed ret:%d\n", ret);
  1555. /**
  1556. * rsc hardware may hang without vsync. avoid rsc hang
  1557. * by generating the vsync from watchdog timer.
  1558. */
  1559. if (crtc->base.id == wait_vblank_crtc_id)
  1560. _sde_encoder_switch_to_watchdog_vsync(drm_enc);
  1561. }
  1562. }
  1563. if (wait_count >= MAX_RSC_WAIT)
  1564. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1565. SDE_EVTLOG_ERROR);
  1566. if (wait_refcount)
  1567. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1568. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1569. SDE_EVTLOG_FUNC_EXIT);
  1570. return ret;
  1571. }
  1572. static int _sde_encoder_update_rsc_client(
  1573. struct drm_encoder *drm_enc, bool enable)
  1574. {
  1575. struct sde_encoder_virt *sde_enc;
  1576. struct drm_crtc *crtc;
  1577. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1578. struct sde_rsc_cmd_config *rsc_config;
  1579. int ret, prefill_lines;
  1580. struct msm_display_info *disp_info;
  1581. struct msm_mode_info *mode_info;
  1582. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1583. u32 qsync_mode = 0;
  1584. if (!drm_enc || !drm_enc->dev) {
  1585. SDE_ERROR("invalid encoder arguments\n");
  1586. return -EINVAL;
  1587. }
  1588. sde_enc = to_sde_encoder_virt(drm_enc);
  1589. mode_info = &sde_enc->mode_info;
  1590. crtc = sde_enc->crtc;
  1591. if (!sde_enc->crtc) {
  1592. SDE_ERROR("invalid crtc parameter\n");
  1593. return -EINVAL;
  1594. }
  1595. disp_info = &sde_enc->disp_info;
  1596. rsc_config = &sde_enc->rsc_config;
  1597. if (!sde_enc->rsc_client) {
  1598. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1599. return 0;
  1600. }
  1601. /**
  1602. * only primary command mode panel without Qsync can request CMD state.
  1603. * all other panels/displays can request for VID state including
  1604. * secondary command mode panel.
  1605. * Clone mode encoder can request CLK STATE only.
  1606. */
  1607. if (sde_enc->cur_master)
  1608. qsync_mode = sde_connector_get_qsync_mode(
  1609. sde_enc->cur_master->connector);
  1610. if (sde_encoder_in_clone_mode(drm_enc) || !disp_info->is_primary ||
  1611. (disp_info->is_primary && qsync_mode))
  1612. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1613. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1614. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1615. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1616. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1617. SDE_EVT32(rsc_state, qsync_mode);
  1618. prefill_lines = mode_info->prefill_lines;
  1619. /* compare specific items and reconfigure the rsc */
  1620. if ((rsc_config->fps != mode_info->frame_rate) ||
  1621. (rsc_config->vtotal != mode_info->vtotal) ||
  1622. (rsc_config->prefill_lines != prefill_lines) ||
  1623. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1624. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1625. rsc_config->fps = mode_info->frame_rate;
  1626. rsc_config->vtotal = mode_info->vtotal;
  1627. rsc_config->prefill_lines = prefill_lines;
  1628. rsc_config->jitter_numer = mode_info->jitter_numer;
  1629. rsc_config->jitter_denom = mode_info->jitter_denom;
  1630. sde_enc->rsc_state_init = false;
  1631. }
  1632. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1633. && disp_info->is_primary) {
  1634. /* update it only once */
  1635. sde_enc->rsc_state_init = true;
  1636. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1637. rsc_state, rsc_config, crtc->base.id,
  1638. &wait_vblank_crtc_id);
  1639. } else {
  1640. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1641. rsc_state, NULL, crtc->base.id,
  1642. &wait_vblank_crtc_id);
  1643. }
  1644. /**
  1645. * if RSC performed a state change that requires a VBLANK wait, it will
  1646. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1647. *
  1648. * if we are the primary display, we will need to enable and wait
  1649. * locally since we hold the commit thread
  1650. *
  1651. * if we are an external display, we must send a signal to the primary
  1652. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1653. * by the primary panel's VBLANK signals
  1654. */
  1655. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1656. if (ret) {
  1657. SDE_ERROR_ENC(sde_enc,
  1658. "sde rsc client update failed ret:%d\n", ret);
  1659. return ret;
  1660. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1661. return ret;
  1662. }
  1663. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1664. sde_enc, wait_vblank_crtc_id);
  1665. return ret;
  1666. }
  1667. static void _sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1668. {
  1669. struct sde_encoder_virt *sde_enc;
  1670. int i;
  1671. if (!drm_enc) {
  1672. SDE_ERROR("invalid encoder\n");
  1673. return;
  1674. }
  1675. sde_enc = to_sde_encoder_virt(drm_enc);
  1676. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1677. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1678. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1679. if (phys && phys->ops.irq_control)
  1680. phys->ops.irq_control(phys, enable);
  1681. }
  1682. }
  1683. /* keep track of the userspace vblank during modeset */
  1684. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1685. u32 sw_event)
  1686. {
  1687. struct sde_encoder_virt *sde_enc;
  1688. bool enable;
  1689. int i;
  1690. if (!drm_enc) {
  1691. SDE_ERROR("invalid encoder\n");
  1692. return;
  1693. }
  1694. sde_enc = to_sde_encoder_virt(drm_enc);
  1695. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1696. sw_event, sde_enc->vblank_enabled);
  1697. /* nothing to do if vblank not enabled by userspace */
  1698. if (!sde_enc->vblank_enabled)
  1699. return;
  1700. /* disable vblank on pre_modeset */
  1701. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1702. enable = false;
  1703. /* enable vblank on post_modeset */
  1704. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1705. enable = true;
  1706. else
  1707. return;
  1708. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1709. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1710. if (phys && phys->ops.control_vblank_irq)
  1711. phys->ops.control_vblank_irq(phys, enable);
  1712. }
  1713. }
  1714. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1715. {
  1716. struct sde_encoder_virt *sde_enc;
  1717. if (!drm_enc)
  1718. return NULL;
  1719. sde_enc = to_sde_encoder_virt(drm_enc);
  1720. return sde_enc->rsc_client;
  1721. }
  1722. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1723. bool enable)
  1724. {
  1725. struct msm_drm_private *priv;
  1726. struct sde_kms *sde_kms;
  1727. struct sde_encoder_virt *sde_enc;
  1728. int rc;
  1729. bool is_cmd_mode = false, is_primary;
  1730. sde_enc = to_sde_encoder_virt(drm_enc);
  1731. priv = drm_enc->dev->dev_private;
  1732. sde_kms = to_sde_kms(priv->kms);
  1733. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1734. is_cmd_mode = true;
  1735. is_primary = sde_enc->disp_info.is_primary;
  1736. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1737. SDE_EVT32(DRMID(drm_enc), enable);
  1738. if (!sde_enc->cur_master) {
  1739. SDE_ERROR("encoder master not set\n");
  1740. return -EINVAL;
  1741. }
  1742. if (enable) {
  1743. /* enable SDE core clks */
  1744. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1745. if (rc < 0) {
  1746. SDE_ERROR("failed to enable power resource %d\n", rc);
  1747. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1748. return rc;
  1749. }
  1750. sde_enc->elevated_ahb_vote = true;
  1751. /* enable DSI clks */
  1752. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1753. true);
  1754. if (rc) {
  1755. SDE_ERROR("failed to enable clk control %d\n", rc);
  1756. pm_runtime_put_sync(drm_enc->dev->dev);
  1757. return rc;
  1758. }
  1759. /* enable all the irq */
  1760. _sde_encoder_irq_control(drm_enc, true);
  1761. if (is_cmd_mode)
  1762. _sde_encoder_pm_qos_add_request(drm_enc, sde_kms);
  1763. } else {
  1764. if (is_cmd_mode)
  1765. _sde_encoder_pm_qos_remove_request(drm_enc, sde_kms);
  1766. /* disable all the irq */
  1767. _sde_encoder_irq_control(drm_enc, false);
  1768. /* disable DSI clks */
  1769. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1770. /* disable SDE core clks */
  1771. pm_runtime_put_sync(drm_enc->dev->dev);
  1772. }
  1773. return 0;
  1774. }
  1775. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1776. bool enable, u32 frame_count)
  1777. {
  1778. struct sde_encoder_virt *sde_enc;
  1779. int i;
  1780. if (!drm_enc) {
  1781. SDE_ERROR("invalid encoder\n");
  1782. return;
  1783. }
  1784. sde_enc = to_sde_encoder_virt(drm_enc);
  1785. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1786. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1787. if (!phys || !phys->ops.setup_misr)
  1788. continue;
  1789. phys->ops.setup_misr(phys, enable, frame_count);
  1790. }
  1791. }
  1792. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1793. unsigned int type, unsigned int code, int value)
  1794. {
  1795. struct drm_encoder *drm_enc = NULL;
  1796. struct sde_encoder_virt *sde_enc = NULL;
  1797. struct msm_drm_thread *disp_thread = NULL;
  1798. struct msm_drm_private *priv = NULL;
  1799. if (!handle || !handle->handler || !handle->handler->private) {
  1800. SDE_ERROR("invalid encoder for the input event\n");
  1801. return;
  1802. }
  1803. drm_enc = (struct drm_encoder *)handle->handler->private;
  1804. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1805. SDE_ERROR("invalid parameters\n");
  1806. return;
  1807. }
  1808. priv = drm_enc->dev->dev_private;
  1809. sde_enc = to_sde_encoder_virt(drm_enc);
  1810. if (!sde_enc->crtc || (sde_enc->crtc->index
  1811. >= ARRAY_SIZE(priv->disp_thread))) {
  1812. SDE_DEBUG_ENC(sde_enc,
  1813. "invalid cached CRTC: %d or crtc index: %d\n",
  1814. sde_enc->crtc == NULL,
  1815. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1816. return;
  1817. }
  1818. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1819. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1820. kthread_queue_work(&disp_thread->worker,
  1821. &sde_enc->input_event_work);
  1822. }
  1823. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1824. {
  1825. struct sde_encoder_virt *sde_enc;
  1826. if (!drm_enc) {
  1827. SDE_ERROR("invalid encoder\n");
  1828. return;
  1829. }
  1830. sde_enc = to_sde_encoder_virt(drm_enc);
  1831. /* return early if there is no state change */
  1832. if (sde_enc->idle_pc_enabled == enable)
  1833. return;
  1834. sde_enc->idle_pc_enabled = enable;
  1835. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1836. SDE_EVT32(sde_enc->idle_pc_enabled);
  1837. }
  1838. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1839. u32 sw_event)
  1840. {
  1841. if (kthread_cancel_delayed_work_sync(
  1842. &sde_enc->delayed_off_work))
  1843. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1844. sw_event);
  1845. }
  1846. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1847. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1848. {
  1849. int ret = 0;
  1850. /* cancel delayed off work, if any */
  1851. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1852. mutex_lock(&sde_enc->rc_lock);
  1853. /* return if the resource control is already in ON state */
  1854. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1855. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1856. sw_event);
  1857. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1858. SDE_EVTLOG_FUNC_CASE1);
  1859. goto end;
  1860. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1861. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1862. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1863. sw_event, sde_enc->rc_state);
  1864. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1865. SDE_EVTLOG_ERROR);
  1866. goto end;
  1867. }
  1868. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1869. _sde_encoder_irq_control(drm_enc, true);
  1870. } else {
  1871. /* enable all the clks and resources */
  1872. ret = _sde_encoder_resource_control_helper(drm_enc,
  1873. true);
  1874. if (ret) {
  1875. SDE_ERROR_ENC(sde_enc,
  1876. "sw_event:%d, rc in state %d\n",
  1877. sw_event, sde_enc->rc_state);
  1878. SDE_EVT32(DRMID(drm_enc), sw_event,
  1879. sde_enc->rc_state,
  1880. SDE_EVTLOG_ERROR);
  1881. goto end;
  1882. }
  1883. _sde_encoder_update_rsc_client(drm_enc, true);
  1884. }
  1885. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1886. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1887. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1888. end:
  1889. mutex_unlock(&sde_enc->rc_lock);
  1890. return ret;
  1891. }
  1892. static int _sde_encoder_rc_frame_done(struct drm_encoder *drm_enc,
  1893. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1894. struct msm_drm_private *priv)
  1895. {
  1896. unsigned int lp, idle_pc_duration;
  1897. struct msm_drm_thread *disp_thread;
  1898. bool autorefresh_enabled = false;
  1899. if (!sde_enc->crtc) {
  1900. SDE_ERROR("invalid crtc, sw_event:%u\n", sw_event);
  1901. return -EINVAL;
  1902. }
  1903. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1904. SDE_ERROR("invalid crtc index :%u\n",
  1905. sde_enc->crtc->index);
  1906. return -EINVAL;
  1907. }
  1908. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1909. /*
  1910. * mutex lock is not used as this event happens at interrupt
  1911. * context. And locking is not required as, the other events
  1912. * like KICKOFF and STOP does a wait-for-idle before executing
  1913. * the resource_control
  1914. */
  1915. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1916. SDE_ERROR_ENC(sde_enc, "sw_event:%d,rc:%d-unexpected\n",
  1917. sw_event, sde_enc->rc_state);
  1918. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1919. SDE_EVTLOG_ERROR);
  1920. return -EINVAL;
  1921. }
  1922. /*
  1923. * schedule off work item only when there are no
  1924. * frames pending
  1925. */
  1926. if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  1927. SDE_DEBUG_ENC(sde_enc, "skip schedule work");
  1928. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1929. SDE_EVTLOG_FUNC_CASE2);
  1930. return 0;
  1931. }
  1932. /* schedule delayed off work if autorefresh is disabled */
  1933. if (sde_enc->cur_master &&
  1934. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1935. autorefresh_enabled =
  1936. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1937. sde_enc->cur_master);
  1938. /* set idle timeout based on master connector's lp value */
  1939. if (sde_enc->cur_master)
  1940. lp = sde_connector_get_lp(
  1941. sde_enc->cur_master->connector);
  1942. else
  1943. lp = SDE_MODE_DPMS_ON;
  1944. if (lp == SDE_MODE_DPMS_LP2)
  1945. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1946. else
  1947. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1948. if (!autorefresh_enabled)
  1949. kthread_mod_delayed_work(
  1950. &disp_thread->worker,
  1951. &sde_enc->delayed_off_work,
  1952. msecs_to_jiffies(idle_pc_duration));
  1953. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1954. autorefresh_enabled,
  1955. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1956. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1957. sw_event);
  1958. return 0;
  1959. }
  1960. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1961. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1962. {
  1963. /* cancel delayed off work, if any */
  1964. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1965. mutex_lock(&sde_enc->rc_lock);
  1966. if (is_vid_mode &&
  1967. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1968. _sde_encoder_irq_control(drm_enc, true);
  1969. }
  1970. /* skip if is already OFF or IDLE, resources are off already */
  1971. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1972. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1973. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1974. sw_event, sde_enc->rc_state);
  1975. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1976. SDE_EVTLOG_FUNC_CASE3);
  1977. goto end;
  1978. }
  1979. /**
  1980. * IRQs are still enabled currently, which allows wait for
  1981. * VBLANK which RSC may require to correctly transition to OFF
  1982. */
  1983. _sde_encoder_update_rsc_client(drm_enc, false);
  1984. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1985. SDE_ENC_RC_STATE_PRE_OFF,
  1986. SDE_EVTLOG_FUNC_CASE3);
  1987. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1988. end:
  1989. mutex_unlock(&sde_enc->rc_lock);
  1990. return 0;
  1991. }
  1992. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1993. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1994. {
  1995. int ret = 0;
  1996. /* cancel vsync event work and timer */
  1997. kthread_cancel_work_sync(&sde_enc->vsync_event_work);
  1998. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI)
  1999. del_timer_sync(&sde_enc->vsync_event_timer);
  2000. mutex_lock(&sde_enc->rc_lock);
  2001. /* return if the resource control is already in OFF state */
  2002. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2003. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2004. sw_event);
  2005. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2006. SDE_EVTLOG_FUNC_CASE4);
  2007. goto end;
  2008. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  2009. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  2010. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  2011. sw_event, sde_enc->rc_state);
  2012. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2013. SDE_EVTLOG_ERROR);
  2014. ret = -EINVAL;
  2015. goto end;
  2016. }
  2017. /**
  2018. * expect to arrive here only if in either idle state or pre-off
  2019. * and in IDLE state the resources are already disabled
  2020. */
  2021. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  2022. _sde_encoder_resource_control_helper(drm_enc, false);
  2023. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2024. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  2025. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  2026. end:
  2027. mutex_unlock(&sde_enc->rc_lock);
  2028. return ret;
  2029. }
  2030. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  2031. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2032. {
  2033. int ret = 0;
  2034. /* cancel delayed off work, if any */
  2035. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  2036. mutex_lock(&sde_enc->rc_lock);
  2037. /* return if the resource control is already in ON state */
  2038. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2039. /* enable all the clks and resources */
  2040. ret = _sde_encoder_resource_control_helper(drm_enc,
  2041. true);
  2042. if (ret) {
  2043. SDE_ERROR_ENC(sde_enc,
  2044. "sw_event:%d, rc in state %d\n",
  2045. sw_event, sde_enc->rc_state);
  2046. SDE_EVT32(DRMID(drm_enc), sw_event,
  2047. sde_enc->rc_state,
  2048. SDE_EVTLOG_ERROR);
  2049. goto end;
  2050. }
  2051. _sde_encoder_update_rsc_client(drm_enc, true);
  2052. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2053. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  2054. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2055. }
  2056. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2057. if (ret && ret != -EWOULDBLOCK) {
  2058. SDE_ERROR_ENC(sde_enc,
  2059. "wait for commit done returned %d\n",
  2060. ret);
  2061. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2062. ret, SDE_EVTLOG_ERROR);
  2063. ret = -EINVAL;
  2064. goto end;
  2065. }
  2066. _sde_encoder_irq_control(drm_enc, false);
  2067. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2068. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2069. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  2070. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  2071. end:
  2072. mutex_unlock(&sde_enc->rc_lock);
  2073. return ret;
  2074. }
  2075. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  2076. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2077. {
  2078. int ret = 0;
  2079. mutex_lock(&sde_enc->rc_lock);
  2080. /* return if the resource control is already in ON state */
  2081. if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  2082. SDE_ERROR_ENC(sde_enc,
  2083. "sw_event:%d, rc:%d !MODESET state\n",
  2084. sw_event, sde_enc->rc_state);
  2085. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2086. SDE_EVTLOG_ERROR);
  2087. ret = -EINVAL;
  2088. goto end;
  2089. }
  2090. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2091. _sde_encoder_irq_control(drm_enc, true);
  2092. _sde_encoder_update_rsc_client(drm_enc, true);
  2093. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2094. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  2095. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2096. end:
  2097. mutex_unlock(&sde_enc->rc_lock);
  2098. return ret;
  2099. }
  2100. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  2101. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2102. {
  2103. mutex_lock(&sde_enc->rc_lock);
  2104. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2105. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  2106. sw_event, sde_enc->rc_state);
  2107. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2108. SDE_EVTLOG_ERROR);
  2109. goto end;
  2110. } else if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  2111. SDE_ERROR_ENC(sde_enc, "skip idle entry");
  2112. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2113. sde_crtc_frame_pending(sde_enc->crtc),
  2114. SDE_EVTLOG_ERROR);
  2115. goto end;
  2116. }
  2117. if (is_vid_mode) {
  2118. _sde_encoder_irq_control(drm_enc, false);
  2119. } else {
  2120. /* disable all the clks and resources */
  2121. _sde_encoder_update_rsc_client(drm_enc, false);
  2122. _sde_encoder_resource_control_helper(drm_enc, false);
  2123. }
  2124. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2125. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  2126. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  2127. end:
  2128. mutex_unlock(&sde_enc->rc_lock);
  2129. return 0;
  2130. }
  2131. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  2132. u32 sw_event, struct sde_encoder_virt *sde_enc,
  2133. struct msm_drm_private *priv, bool is_vid_mode)
  2134. {
  2135. bool autorefresh_enabled = false;
  2136. struct msm_drm_thread *disp_thread;
  2137. int ret = 0;
  2138. if (!sde_enc->crtc ||
  2139. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  2140. SDE_DEBUG_ENC(sde_enc,
  2141. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  2142. sde_enc->crtc == NULL,
  2143. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  2144. sw_event);
  2145. return -EINVAL;
  2146. }
  2147. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  2148. mutex_lock(&sde_enc->rc_lock);
  2149. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2150. if (sde_enc->cur_master &&
  2151. sde_enc->cur_master->ops.is_autorefresh_enabled)
  2152. autorefresh_enabled =
  2153. sde_enc->cur_master->ops.is_autorefresh_enabled(
  2154. sde_enc->cur_master);
  2155. if (autorefresh_enabled) {
  2156. SDE_DEBUG_ENC(sde_enc,
  2157. "not handling early wakeup since auto refresh is enabled\n");
  2158. goto end;
  2159. }
  2160. if (!sde_crtc_frame_pending(sde_enc->crtc))
  2161. kthread_mod_delayed_work(&disp_thread->worker,
  2162. &sde_enc->delayed_off_work,
  2163. msecs_to_jiffies(
  2164. IDLE_POWERCOLLAPSE_DURATION));
  2165. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2166. /* enable all the clks and resources */
  2167. ret = _sde_encoder_resource_control_helper(drm_enc,
  2168. true);
  2169. if (ret) {
  2170. SDE_ERROR_ENC(sde_enc,
  2171. "sw_event:%d, rc in state %d\n",
  2172. sw_event, sde_enc->rc_state);
  2173. SDE_EVT32(DRMID(drm_enc), sw_event,
  2174. sde_enc->rc_state,
  2175. SDE_EVTLOG_ERROR);
  2176. goto end;
  2177. }
  2178. _sde_encoder_update_rsc_client(drm_enc, true);
  2179. /*
  2180. * In some cases, commit comes with slight delay
  2181. * (> 80 ms)after early wake up, prevent clock switch
  2182. * off to avoid jank in next update. So, increase the
  2183. * command mode idle timeout sufficiently to prevent
  2184. * such case.
  2185. */
  2186. kthread_mod_delayed_work(&disp_thread->worker,
  2187. &sde_enc->delayed_off_work,
  2188. msecs_to_jiffies(
  2189. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  2190. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2191. }
  2192. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2193. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  2194. end:
  2195. mutex_unlock(&sde_enc->rc_lock);
  2196. return ret;
  2197. }
  2198. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  2199. u32 sw_event)
  2200. {
  2201. struct sde_encoder_virt *sde_enc;
  2202. struct msm_drm_private *priv;
  2203. int ret = 0;
  2204. bool is_vid_mode = false;
  2205. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2206. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  2207. sw_event);
  2208. return -EINVAL;
  2209. }
  2210. sde_enc = to_sde_encoder_virt(drm_enc);
  2211. priv = drm_enc->dev->dev_private;
  2212. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2213. is_vid_mode = true;
  2214. /*
  2215. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  2216. * events and return early for other events (ie wb display).
  2217. */
  2218. if (!sde_enc->idle_pc_enabled &&
  2219. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  2220. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  2221. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  2222. sw_event != SDE_ENC_RC_EVENT_STOP &&
  2223. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  2224. return 0;
  2225. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  2226. sw_event, sde_enc->idle_pc_enabled);
  2227. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2228. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  2229. switch (sw_event) {
  2230. case SDE_ENC_RC_EVENT_KICKOFF:
  2231. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  2232. is_vid_mode);
  2233. break;
  2234. case SDE_ENC_RC_EVENT_FRAME_DONE:
  2235. ret = _sde_encoder_rc_frame_done(drm_enc, sw_event, sde_enc,
  2236. priv);
  2237. break;
  2238. case SDE_ENC_RC_EVENT_PRE_STOP:
  2239. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  2240. is_vid_mode);
  2241. break;
  2242. case SDE_ENC_RC_EVENT_STOP:
  2243. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2244. break;
  2245. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2246. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2247. break;
  2248. case SDE_ENC_RC_EVENT_POST_MODESET:
  2249. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2250. break;
  2251. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2252. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2253. is_vid_mode);
  2254. break;
  2255. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2256. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2257. priv, is_vid_mode);
  2258. break;
  2259. default:
  2260. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2261. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2262. break;
  2263. }
  2264. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2265. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2266. return ret;
  2267. }
  2268. static void sde_encoder_virt_mode_switch(enum sde_intf_mode intf_mode,
  2269. struct sde_encoder_virt *sde_enc,
  2270. struct drm_display_mode *adj_mode)
  2271. {
  2272. int i = 0;
  2273. if (intf_mode == INTF_MODE_CMD) {
  2274. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2275. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2276. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2277. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2278. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  2279. msm_is_mode_seamless_poms(adj_mode),
  2280. SDE_EVTLOG_FUNC_CASE1);
  2281. }
  2282. if (intf_mode == INTF_MODE_VIDEO) {
  2283. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2284. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2285. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2286. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  2287. msm_is_mode_seamless_poms(adj_mode),
  2288. SDE_EVTLOG_FUNC_CASE2);
  2289. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2290. }
  2291. }
  2292. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2293. struct drm_display_mode *mode,
  2294. struct drm_display_mode *adj_mode)
  2295. {
  2296. struct sde_encoder_virt *sde_enc;
  2297. struct msm_drm_private *priv;
  2298. struct sde_kms *sde_kms;
  2299. struct list_head *connector_list;
  2300. struct drm_connector *conn = NULL, *conn_iter;
  2301. struct sde_connector_state *sde_conn_state = NULL;
  2302. struct sde_connector *sde_conn = NULL;
  2303. struct sde_rm_hw_iter dsc_iter, pp_iter, qdss_iter;
  2304. struct sde_rm_hw_request request_hw;
  2305. enum sde_intf_mode intf_mode;
  2306. int i = 0, ret;
  2307. if (!drm_enc) {
  2308. SDE_ERROR("invalid encoder\n");
  2309. return;
  2310. }
  2311. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2312. SDE_ERROR("power resource is not enabled\n");
  2313. return;
  2314. }
  2315. sde_enc = to_sde_encoder_virt(drm_enc);
  2316. SDE_DEBUG_ENC(sde_enc, "\n");
  2317. priv = drm_enc->dev->dev_private;
  2318. sde_kms = to_sde_kms(priv->kms);
  2319. connector_list = &sde_kms->dev->mode_config.connector_list;
  2320. SDE_EVT32(DRMID(drm_enc));
  2321. /*
  2322. * cache the crtc in sde_enc on enable for duration of use case
  2323. * for correctly servicing asynchronous irq events and timers
  2324. */
  2325. if (!drm_enc->crtc) {
  2326. SDE_ERROR("invalid crtc\n");
  2327. return;
  2328. }
  2329. sde_enc->crtc = drm_enc->crtc;
  2330. list_for_each_entry(conn_iter, connector_list, head)
  2331. if (conn_iter->encoder == drm_enc)
  2332. conn = conn_iter;
  2333. if (!conn) {
  2334. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2335. return;
  2336. } else if (!conn->state) {
  2337. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2338. return;
  2339. }
  2340. sde_conn = to_sde_connector(conn);
  2341. sde_conn_state = to_sde_connector_state(conn->state);
  2342. if (sde_conn && sde_conn_state) {
  2343. ret = sde_conn->ops.get_mode_info(&sde_conn->base, adj_mode,
  2344. &sde_conn_state->mode_info,
  2345. sde_kms->catalog->max_mixer_width,
  2346. sde_conn->display);
  2347. if (ret) {
  2348. SDE_ERROR_ENC(sde_enc,
  2349. "failed to get mode info from the display\n");
  2350. return;
  2351. }
  2352. }
  2353. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2354. /* Switch pysical encoder */
  2355. if (msm_is_mode_seamless_poms(adj_mode))
  2356. sde_encoder_virt_mode_switch(intf_mode, sde_enc, adj_mode);
  2357. /* release resources before seamless mode change */
  2358. if (msm_is_mode_seamless_dms(adj_mode)) {
  2359. /* restore resource state before releasing them */
  2360. ret = sde_encoder_resource_control(drm_enc,
  2361. SDE_ENC_RC_EVENT_PRE_MODESET);
  2362. if (ret) {
  2363. SDE_ERROR_ENC(sde_enc,
  2364. "sde resource control failed: %d\n",
  2365. ret);
  2366. return;
  2367. }
  2368. /*
  2369. * Disable dsc before switch the mode and after pre_modeset,
  2370. * to guarantee that previous kickoff finished.
  2371. */
  2372. _sde_encoder_dsc_disable(sde_enc);
  2373. }
  2374. /* Reserve dynamic resources now. Indicating non-AtomicTest phase */
  2375. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  2376. conn->state, false);
  2377. if (ret) {
  2378. SDE_ERROR_ENC(sde_enc,
  2379. "failed to reserve hw resources, %d\n", ret);
  2380. return;
  2381. }
  2382. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2383. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2384. sde_enc->hw_pp[i] = NULL;
  2385. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2386. break;
  2387. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  2388. }
  2389. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2390. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2391. if (phys) {
  2392. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2393. SDE_HW_BLK_QDSS);
  2394. for (i = 0; i < QDSS_MAX; i++) {
  2395. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2396. phys->hw_qdss =
  2397. (struct sde_hw_qdss *)qdss_iter.hw;
  2398. break;
  2399. }
  2400. }
  2401. }
  2402. }
  2403. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2404. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2405. sde_enc->hw_dsc[i] = NULL;
  2406. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2407. break;
  2408. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  2409. }
  2410. /* Get PP for DSC configuration */
  2411. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2412. sde_enc->hw_dsc_pp[i] = NULL;
  2413. if (!sde_enc->hw_dsc[i])
  2414. continue;
  2415. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  2416. request_hw.type = SDE_HW_BLK_PINGPONG;
  2417. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2418. break;
  2419. sde_enc->hw_dsc_pp[i] =
  2420. (struct sde_hw_pingpong *) request_hw.hw;
  2421. }
  2422. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2423. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2424. if (phys) {
  2425. if (!sde_enc->hw_pp[i] && sde_enc->topology.num_intf) {
  2426. SDE_ERROR_ENC(sde_enc,
  2427. "invalid pingpong block for the encoder\n");
  2428. return;
  2429. }
  2430. phys->hw_pp = sde_enc->hw_pp[i];
  2431. phys->connector = conn->state->connector;
  2432. if (phys->ops.mode_set)
  2433. phys->ops.mode_set(phys, mode, adj_mode);
  2434. }
  2435. }
  2436. /* update resources after seamless mode change */
  2437. if (msm_is_mode_seamless_dms(adj_mode))
  2438. sde_encoder_resource_control(&sde_enc->base,
  2439. SDE_ENC_RC_EVENT_POST_MODESET);
  2440. }
  2441. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2442. {
  2443. struct sde_encoder_virt *sde_enc;
  2444. struct sde_encoder_phys *phys;
  2445. int i;
  2446. if (!drm_enc) {
  2447. SDE_ERROR("invalid parameters\n");
  2448. return;
  2449. }
  2450. sde_enc = to_sde_encoder_virt(drm_enc);
  2451. if (!sde_enc) {
  2452. SDE_ERROR("invalid sde encoder\n");
  2453. return;
  2454. }
  2455. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2456. phys = sde_enc->phys_encs[i];
  2457. if (phys && phys->ops.control_te)
  2458. phys->ops.control_te(phys, enable);
  2459. }
  2460. }
  2461. static int _sde_encoder_input_connect(struct input_handler *handler,
  2462. struct input_dev *dev, const struct input_device_id *id)
  2463. {
  2464. struct input_handle *handle;
  2465. int rc = 0;
  2466. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2467. if (!handle)
  2468. return -ENOMEM;
  2469. handle->dev = dev;
  2470. handle->handler = handler;
  2471. handle->name = handler->name;
  2472. rc = input_register_handle(handle);
  2473. if (rc) {
  2474. pr_err("failed to register input handle\n");
  2475. goto error;
  2476. }
  2477. rc = input_open_device(handle);
  2478. if (rc) {
  2479. pr_err("failed to open input device\n");
  2480. goto error_unregister;
  2481. }
  2482. return 0;
  2483. error_unregister:
  2484. input_unregister_handle(handle);
  2485. error:
  2486. kfree(handle);
  2487. return rc;
  2488. }
  2489. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2490. {
  2491. input_close_device(handle);
  2492. input_unregister_handle(handle);
  2493. kfree(handle);
  2494. }
  2495. /**
  2496. * Structure for specifying event parameters on which to receive callbacks.
  2497. * This structure will trigger a callback in case of a touch event (specified by
  2498. * EV_ABS) where there is a change in X and Y coordinates,
  2499. */
  2500. static const struct input_device_id sde_input_ids[] = {
  2501. {
  2502. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2503. .evbit = { BIT_MASK(EV_ABS) },
  2504. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2505. BIT_MASK(ABS_MT_POSITION_X) |
  2506. BIT_MASK(ABS_MT_POSITION_Y) },
  2507. },
  2508. { },
  2509. };
  2510. static int _sde_encoder_input_handler_register(
  2511. struct input_handler *input_handler)
  2512. {
  2513. int rc = 0;
  2514. rc = input_register_handler(input_handler);
  2515. if (rc) {
  2516. pr_err("input_register_handler failed, rc= %d\n", rc);
  2517. kfree(input_handler);
  2518. return rc;
  2519. }
  2520. return rc;
  2521. }
  2522. static int _sde_encoder_input_handler(
  2523. struct sde_encoder_virt *sde_enc)
  2524. {
  2525. struct input_handler *input_handler = NULL;
  2526. int rc = 0;
  2527. if (sde_enc->input_handler) {
  2528. SDE_ERROR_ENC(sde_enc,
  2529. "input_handle is active. unexpected\n");
  2530. return -EINVAL;
  2531. }
  2532. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2533. if (!input_handler)
  2534. return -ENOMEM;
  2535. input_handler->event = sde_encoder_input_event_handler;
  2536. input_handler->connect = _sde_encoder_input_connect;
  2537. input_handler->disconnect = _sde_encoder_input_disconnect;
  2538. input_handler->name = "sde";
  2539. input_handler->id_table = sde_input_ids;
  2540. input_handler->private = sde_enc;
  2541. sde_enc->input_handler = input_handler;
  2542. return rc;
  2543. }
  2544. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2545. {
  2546. struct sde_encoder_virt *sde_enc = NULL;
  2547. struct msm_drm_private *priv;
  2548. struct sde_kms *sde_kms;
  2549. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2550. SDE_ERROR("invalid parameters\n");
  2551. return;
  2552. }
  2553. priv = drm_enc->dev->dev_private;
  2554. sde_kms = to_sde_kms(priv->kms);
  2555. if (!sde_kms) {
  2556. SDE_ERROR("invalid sde_kms\n");
  2557. return;
  2558. }
  2559. sde_enc = to_sde_encoder_virt(drm_enc);
  2560. if (!sde_enc || !sde_enc->cur_master) {
  2561. SDE_DEBUG("invalid sde encoder/master\n");
  2562. return;
  2563. }
  2564. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2565. sde_enc->cur_master->hw_mdptop &&
  2566. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2567. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2568. sde_enc->cur_master->hw_mdptop);
  2569. if (sde_enc->cur_master->hw_mdptop &&
  2570. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2571. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2572. sde_enc->cur_master->hw_mdptop,
  2573. sde_kms->catalog);
  2574. if (sde_enc->cur_master->hw_ctl &&
  2575. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2576. !sde_enc->cur_master->cont_splash_enabled)
  2577. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2578. sde_enc->cur_master->hw_ctl,
  2579. &sde_enc->cur_master->intf_cfg_v1);
  2580. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2581. sde_encoder_control_te(drm_enc, true);
  2582. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2583. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2584. }
  2585. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2586. {
  2587. struct sde_encoder_virt *sde_enc = NULL;
  2588. int i;
  2589. if (!drm_enc) {
  2590. SDE_ERROR("invalid encoder\n");
  2591. return;
  2592. }
  2593. sde_enc = to_sde_encoder_virt(drm_enc);
  2594. if (sde_enc->cur_master)
  2595. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2596. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2597. sde_enc->idle_pc_restore = true;
  2598. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2599. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2600. if (!phys)
  2601. continue;
  2602. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2603. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2604. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2605. phys->ops.restore(phys);
  2606. }
  2607. if (sde_enc->cur_master && sde_enc->cur_master->ops.restore)
  2608. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2609. _sde_encoder_virt_enable_helper(drm_enc);
  2610. }
  2611. static void sde_encoder_off_work(struct kthread_work *work)
  2612. {
  2613. struct sde_encoder_virt *sde_enc = container_of(work,
  2614. struct sde_encoder_virt, delayed_off_work.work);
  2615. struct drm_encoder *drm_enc;
  2616. if (!sde_enc) {
  2617. SDE_ERROR("invalid sde encoder\n");
  2618. return;
  2619. }
  2620. drm_enc = &sde_enc->base;
  2621. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2622. sde_encoder_idle_request(drm_enc);
  2623. SDE_ATRACE_END("sde_encoder_off_work");
  2624. }
  2625. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2626. {
  2627. struct sde_encoder_virt *sde_enc = NULL;
  2628. int i, ret = 0;
  2629. struct msm_compression_info *comp_info = NULL;
  2630. struct drm_display_mode *cur_mode = NULL;
  2631. struct msm_display_info *disp_info;
  2632. if (!drm_enc) {
  2633. SDE_ERROR("invalid encoder\n");
  2634. return;
  2635. }
  2636. sde_enc = to_sde_encoder_virt(drm_enc);
  2637. disp_info = &sde_enc->disp_info;
  2638. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2639. SDE_ERROR("power resource is not enabled\n");
  2640. return;
  2641. }
  2642. if (drm_enc->crtc && !sde_enc->crtc)
  2643. sde_enc->crtc = drm_enc->crtc;
  2644. comp_info = &sde_enc->mode_info.comp_info;
  2645. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2646. SDE_DEBUG_ENC(sde_enc, "\n");
  2647. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2648. sde_enc->cur_master = NULL;
  2649. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2650. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2651. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2652. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2653. sde_enc->cur_master = phys;
  2654. break;
  2655. }
  2656. }
  2657. if (!sde_enc->cur_master) {
  2658. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2659. return;
  2660. }
  2661. /* register input handler if not already registered */
  2662. if (sde_enc->input_handler && !msm_is_mode_seamless_dms(cur_mode)) {
  2663. ret = _sde_encoder_input_handler_register(
  2664. sde_enc->input_handler);
  2665. if (ret)
  2666. SDE_ERROR(
  2667. "input handler registration failed, rc = %d\n", ret);
  2668. }
  2669. if (!(msm_is_mode_seamless_vrr(cur_mode)
  2670. || msm_is_mode_seamless_dms(cur_mode)))
  2671. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2672. sde_encoder_off_work);
  2673. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2674. if (ret) {
  2675. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2676. ret);
  2677. return;
  2678. }
  2679. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2680. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2681. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2682. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2683. if (!phys)
  2684. continue;
  2685. phys->comp_type = comp_info->comp_type;
  2686. phys->comp_ratio = comp_info->comp_ratio;
  2687. phys->wide_bus_en = sde_enc->mode_info.wide_bus_en;
  2688. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2689. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2690. phys->dsc_extra_pclk_cycle_cnt =
  2691. comp_info->dsc_info.pclk_per_line;
  2692. phys->dsc_extra_disp_width =
  2693. comp_info->dsc_info.extra_width;
  2694. }
  2695. if (phys != sde_enc->cur_master) {
  2696. /**
  2697. * on DMS request, the encoder will be enabled
  2698. * already. Invoke restore to reconfigure the
  2699. * new mode.
  2700. */
  2701. if (msm_is_mode_seamless_dms(cur_mode) &&
  2702. phys->ops.restore)
  2703. phys->ops.restore(phys);
  2704. else if (phys->ops.enable)
  2705. phys->ops.enable(phys);
  2706. }
  2707. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2708. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2709. phys->ops.setup_misr(phys, true,
  2710. sde_enc->misr_frame_count);
  2711. }
  2712. if (msm_is_mode_seamless_dms(cur_mode) &&
  2713. sde_enc->cur_master->ops.restore)
  2714. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2715. else if (sde_enc->cur_master->ops.enable)
  2716. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2717. _sde_encoder_virt_enable_helper(drm_enc);
  2718. }
  2719. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2720. {
  2721. struct sde_encoder_virt *sde_enc = NULL;
  2722. struct msm_drm_private *priv;
  2723. struct sde_kms *sde_kms;
  2724. enum sde_intf_mode intf_mode;
  2725. int i = 0;
  2726. if (!drm_enc) {
  2727. SDE_ERROR("invalid encoder\n");
  2728. return;
  2729. } else if (!drm_enc->dev) {
  2730. SDE_ERROR("invalid dev\n");
  2731. return;
  2732. } else if (!drm_enc->dev->dev_private) {
  2733. SDE_ERROR("invalid dev_private\n");
  2734. return;
  2735. }
  2736. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2737. SDE_ERROR("power resource is not enabled\n");
  2738. return;
  2739. }
  2740. sde_enc = to_sde_encoder_virt(drm_enc);
  2741. SDE_DEBUG_ENC(sde_enc, "\n");
  2742. priv = drm_enc->dev->dev_private;
  2743. sde_kms = to_sde_kms(priv->kms);
  2744. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2745. SDE_EVT32(DRMID(drm_enc));
  2746. /* wait for idle */
  2747. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2748. if (sde_enc->input_handler)
  2749. input_unregister_handler(sde_enc->input_handler);
  2750. /*
  2751. * For primary command mode and video mode encoders, execute the
  2752. * resource control pre-stop operations before the physical encoders
  2753. * are disabled, to allow the rsc to transition its states properly.
  2754. *
  2755. * For other encoder types, rsc should not be enabled until after
  2756. * they have been fully disabled, so delay the pre-stop operations
  2757. * until after the physical disable calls have returned.
  2758. */
  2759. if (sde_enc->disp_info.is_primary &&
  2760. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2761. sde_encoder_resource_control(drm_enc,
  2762. SDE_ENC_RC_EVENT_PRE_STOP);
  2763. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2764. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2765. if (phys && phys->ops.disable)
  2766. phys->ops.disable(phys);
  2767. }
  2768. } else {
  2769. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2770. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2771. if (phys && phys->ops.disable)
  2772. phys->ops.disable(phys);
  2773. }
  2774. sde_encoder_resource_control(drm_enc,
  2775. SDE_ENC_RC_EVENT_PRE_STOP);
  2776. }
  2777. /*
  2778. * disable dsc after the transfer is complete (for command mode)
  2779. * and after physical encoder is disabled, to make sure timing
  2780. * engine is already disabled (for video mode).
  2781. */
  2782. _sde_encoder_dsc_disable(sde_enc);
  2783. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2784. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2785. if (sde_enc->phys_encs[i]) {
  2786. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2787. sde_enc->phys_encs[i]->cont_splash_single_flush = 0;
  2788. sde_enc->phys_encs[i]->connector = NULL;
  2789. }
  2790. }
  2791. sde_enc->cur_master = NULL;
  2792. /*
  2793. * clear the cached crtc in sde_enc on use case finish, after all the
  2794. * outstanding events and timers have been completed
  2795. */
  2796. sde_enc->crtc = NULL;
  2797. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2798. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2799. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2800. }
  2801. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2802. struct sde_encoder_phys_wb *wb_enc)
  2803. {
  2804. struct sde_encoder_virt *sde_enc;
  2805. if (wb_enc) {
  2806. if (sde_encoder_helper_reset_mixers(phys_enc, NULL))
  2807. return;
  2808. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2809. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2810. false, phys_enc->hw_pp->idx);
  2811. if (phys_enc->hw_ctl->ops.update_bitmask_wb)
  2812. phys_enc->hw_ctl->ops.update_bitmask_wb(
  2813. phys_enc->hw_ctl,
  2814. wb_enc->hw_wb->idx, true);
  2815. }
  2816. } else {
  2817. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2818. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2819. phys_enc->hw_intf, false,
  2820. phys_enc->hw_pp->idx);
  2821. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  2822. phys_enc->hw_ctl->ops.update_bitmask_intf(
  2823. phys_enc->hw_ctl,
  2824. phys_enc->hw_intf->idx, true);
  2825. }
  2826. }
  2827. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2828. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2829. if (phys_enc->hw_ctl->ops.update_bitmask_merge3d &&
  2830. phys_enc->hw_pp->merge_3d)
  2831. phys_enc->hw_ctl->ops.update_bitmask_merge3d(
  2832. phys_enc->hw_ctl,
  2833. phys_enc->hw_pp->merge_3d->idx, true);
  2834. }
  2835. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2836. phys_enc->hw_pp) {
  2837. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2838. false, phys_enc->hw_pp->idx);
  2839. if (phys_enc->hw_ctl->ops.update_bitmask_cdm)
  2840. phys_enc->hw_ctl->ops.update_bitmask_cdm(
  2841. phys_enc->hw_ctl,
  2842. phys_enc->hw_cdm->idx, true);
  2843. }
  2844. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2845. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2846. phys_enc->hw_ctl->ops.reset_post_disable)
  2847. phys_enc->hw_ctl->ops.reset_post_disable(
  2848. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2849. phys_enc->hw_pp->merge_3d ?
  2850. phys_enc->hw_pp->merge_3d->idx : 0);
  2851. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2852. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2853. }
  2854. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2855. enum sde_intf_type type, u32 controller_id)
  2856. {
  2857. int i = 0;
  2858. for (i = 0; i < catalog->intf_count; i++) {
  2859. if (catalog->intf[i].type == type
  2860. && catalog->intf[i].controller_id == controller_id) {
  2861. return catalog->intf[i].id;
  2862. }
  2863. }
  2864. return INTF_MAX;
  2865. }
  2866. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2867. enum sde_intf_type type, u32 controller_id)
  2868. {
  2869. if (controller_id < catalog->wb_count)
  2870. return catalog->wb[controller_id].id;
  2871. return WB_MAX;
  2872. }
  2873. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2874. struct drm_crtc *crtc)
  2875. {
  2876. struct sde_hw_uidle *uidle;
  2877. struct sde_uidle_cntr cntr;
  2878. struct sde_uidle_status status;
  2879. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2880. pr_err("invalid params %d %d\n",
  2881. !sde_kms, !crtc);
  2882. return;
  2883. }
  2884. /* check if perf counters are enabled and setup */
  2885. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2886. return;
  2887. uidle = sde_kms->hw_uidle;
  2888. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2889. && uidle->ops.uidle_get_status) {
  2890. uidle->ops.uidle_get_status(uidle, &status);
  2891. trace_sde_perf_uidle_status(
  2892. crtc->base.id,
  2893. status.uidle_danger_status_0,
  2894. status.uidle_danger_status_1,
  2895. status.uidle_safe_status_0,
  2896. status.uidle_safe_status_1,
  2897. status.uidle_idle_status_0,
  2898. status.uidle_idle_status_1,
  2899. status.uidle_fal_status_0,
  2900. status.uidle_fal_status_1);
  2901. }
  2902. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2903. && uidle->ops.uidle_get_cntr) {
  2904. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2905. trace_sde_perf_uidle_cntr(
  2906. crtc->base.id,
  2907. cntr.fal1_gate_cntr,
  2908. cntr.fal10_gate_cntr,
  2909. cntr.fal_wait_gate_cntr,
  2910. cntr.fal1_num_transitions_cntr,
  2911. cntr.fal10_num_transitions_cntr,
  2912. cntr.min_gate_cntr,
  2913. cntr.max_gate_cntr);
  2914. }
  2915. }
  2916. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2917. struct sde_encoder_phys *phy_enc)
  2918. {
  2919. struct sde_encoder_virt *sde_enc = NULL;
  2920. unsigned long lock_flags;
  2921. if (!drm_enc || !phy_enc)
  2922. return;
  2923. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2924. sde_enc = to_sde_encoder_virt(drm_enc);
  2925. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2926. if (sde_enc->crtc_vblank_cb)
  2927. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2928. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2929. if (phy_enc->sde_kms &&
  2930. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2931. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2932. atomic_inc(&phy_enc->vsync_cnt);
  2933. SDE_ATRACE_END("encoder_vblank_callback");
  2934. }
  2935. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2936. struct sde_encoder_phys *phy_enc)
  2937. {
  2938. if (!phy_enc)
  2939. return;
  2940. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2941. atomic_inc(&phy_enc->underrun_cnt);
  2942. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2943. trace_sde_encoder_underrun(DRMID(drm_enc),
  2944. atomic_read(&phy_enc->underrun_cnt));
  2945. SDE_DBG_CTRL("stop_ftrace");
  2946. SDE_DBG_CTRL("panic_underrun");
  2947. SDE_ATRACE_END("encoder_underrun_callback");
  2948. }
  2949. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2950. void (*vbl_cb)(void *), void *vbl_data)
  2951. {
  2952. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2953. unsigned long lock_flags;
  2954. bool enable;
  2955. int i;
  2956. enable = vbl_cb ? true : false;
  2957. if (!drm_enc) {
  2958. SDE_ERROR("invalid encoder\n");
  2959. return;
  2960. }
  2961. SDE_DEBUG_ENC(sde_enc, "\n");
  2962. SDE_EVT32(DRMID(drm_enc), enable);
  2963. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2964. sde_enc->crtc_vblank_cb = vbl_cb;
  2965. sde_enc->crtc_vblank_cb_data = vbl_data;
  2966. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2967. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2968. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2969. if (phys && phys->ops.control_vblank_irq)
  2970. phys->ops.control_vblank_irq(phys, enable);
  2971. }
  2972. sde_enc->vblank_enabled = enable;
  2973. }
  2974. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2975. void (*frame_event_cb)(void *, u32 event),
  2976. struct drm_crtc *crtc)
  2977. {
  2978. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2979. unsigned long lock_flags;
  2980. bool enable;
  2981. enable = frame_event_cb ? true : false;
  2982. if (!drm_enc) {
  2983. SDE_ERROR("invalid encoder\n");
  2984. return;
  2985. }
  2986. SDE_DEBUG_ENC(sde_enc, "\n");
  2987. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2988. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2989. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2990. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2991. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2992. }
  2993. static void sde_encoder_frame_done_callback(
  2994. struct drm_encoder *drm_enc,
  2995. struct sde_encoder_phys *ready_phys, u32 event)
  2996. {
  2997. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2998. unsigned int i;
  2999. bool trigger = true;
  3000. bool is_cmd_mode = false;
  3001. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3002. if (!drm_enc || !sde_enc->cur_master) {
  3003. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  3004. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  3005. return;
  3006. }
  3007. sde_enc->crtc_frame_event_cb_data.connector =
  3008. sde_enc->cur_master->connector;
  3009. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3010. is_cmd_mode = true;
  3011. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3012. | SDE_ENCODER_FRAME_EVENT_ERROR
  3013. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  3014. if (ready_phys->connector)
  3015. topology = sde_connector_get_topology_name(
  3016. ready_phys->connector);
  3017. /* One of the physical encoders has become idle */
  3018. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3019. if ((sde_enc->phys_encs[i] == ready_phys) ||
  3020. (event & SDE_ENCODER_FRAME_EVENT_ERROR)) {
  3021. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3022. atomic_read(&sde_enc->frame_done_cnt[i]));
  3023. if (!atomic_add_unless(
  3024. &sde_enc->frame_done_cnt[i], 1, 1)) {
  3025. SDE_EVT32(DRMID(drm_enc), event,
  3026. ready_phys->intf_idx,
  3027. SDE_EVTLOG_ERROR);
  3028. SDE_ERROR_ENC(sde_enc,
  3029. "intf idx:%d, event:%d\n",
  3030. ready_phys->intf_idx, event);
  3031. return;
  3032. }
  3033. }
  3034. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3035. atomic_read(&sde_enc->frame_done_cnt[i]) != 1)
  3036. trigger = false;
  3037. }
  3038. if (trigger) {
  3039. sde_encoder_resource_control(drm_enc,
  3040. SDE_ENC_RC_EVENT_FRAME_DONE);
  3041. if (sde_enc->crtc_frame_event_cb)
  3042. sde_enc->crtc_frame_event_cb(
  3043. &sde_enc->crtc_frame_event_cb_data,
  3044. event);
  3045. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3046. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3047. }
  3048. } else if (sde_enc->crtc_frame_event_cb) {
  3049. if (!is_cmd_mode)
  3050. sde_encoder_resource_control(drm_enc,
  3051. SDE_ENC_RC_EVENT_FRAME_DONE);
  3052. sde_enc->crtc_frame_event_cb(
  3053. &sde_enc->crtc_frame_event_cb_data, event);
  3054. }
  3055. }
  3056. static void sde_encoder_get_qsync_fps_callback(
  3057. struct drm_encoder *drm_enc,
  3058. u32 *qsync_fps)
  3059. {
  3060. struct msm_display_info *disp_info;
  3061. struct sde_encoder_virt *sde_enc;
  3062. if (!qsync_fps)
  3063. return;
  3064. *qsync_fps = 0;
  3065. if (!drm_enc) {
  3066. SDE_ERROR("invalid drm encoder\n");
  3067. return;
  3068. }
  3069. sde_enc = to_sde_encoder_virt(drm_enc);
  3070. disp_info = &sde_enc->disp_info;
  3071. *qsync_fps = disp_info->qsync_min_fps;
  3072. }
  3073. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3074. {
  3075. struct sde_encoder_virt *sde_enc;
  3076. if (!drm_enc) {
  3077. SDE_ERROR("invalid drm encoder\n");
  3078. return -EINVAL;
  3079. }
  3080. sde_enc = to_sde_encoder_virt(drm_enc);
  3081. sde_encoder_resource_control(&sde_enc->base,
  3082. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3083. return 0;
  3084. }
  3085. /**
  3086. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3087. * drm_enc: Pointer to drm encoder structure
  3088. * phys: Pointer to physical encoder structure
  3089. * extra_flush: Additional bit mask to include in flush trigger
  3090. */
  3091. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3092. struct sde_encoder_phys *phys,
  3093. struct sde_ctl_flush_cfg *extra_flush)
  3094. {
  3095. struct sde_hw_ctl *ctl;
  3096. unsigned long lock_flags;
  3097. struct sde_encoder_virt *sde_enc;
  3098. int pend_ret_fence_cnt;
  3099. struct sde_connector *c_conn;
  3100. if (!drm_enc || !phys) {
  3101. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3102. !drm_enc, !phys);
  3103. return;
  3104. }
  3105. sde_enc = to_sde_encoder_virt(drm_enc);
  3106. c_conn = to_sde_connector(phys->connector);
  3107. if (!phys->hw_pp) {
  3108. SDE_ERROR("invalid pingpong hw\n");
  3109. return;
  3110. }
  3111. ctl = phys->hw_ctl;
  3112. if (!ctl || !phys->ops.trigger_flush) {
  3113. SDE_ERROR("missing ctl/trigger cb\n");
  3114. return;
  3115. }
  3116. if (phys->split_role == ENC_ROLE_SKIP) {
  3117. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3118. "skip flush pp%d ctl%d\n",
  3119. phys->hw_pp->idx - PINGPONG_0,
  3120. ctl->idx - CTL_0);
  3121. return;
  3122. }
  3123. /* update pending counts and trigger kickoff ctl flush atomically */
  3124. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3125. if (phys->ops.is_master && phys->ops.is_master(phys))
  3126. atomic_inc(&phys->pending_retire_fence_cnt);
  3127. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3128. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3129. ctl->ops.update_bitmask_periph) {
  3130. /* perform peripheral flush on every frame update for dp dsc */
  3131. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3132. phys->comp_ratio && c_conn->ops.update_pps) {
  3133. c_conn->ops.update_pps(phys->connector, NULL,
  3134. c_conn->display);
  3135. ctl->ops.update_bitmask_periph(ctl,
  3136. phys->hw_intf->idx, 1);
  3137. }
  3138. if (sde_enc->dynamic_hdr_updated)
  3139. ctl->ops.update_bitmask_periph(ctl,
  3140. phys->hw_intf->idx, 1);
  3141. }
  3142. if ((extra_flush && extra_flush->pending_flush_mask)
  3143. && ctl->ops.update_pending_flush)
  3144. ctl->ops.update_pending_flush(ctl, extra_flush);
  3145. phys->ops.trigger_flush(phys);
  3146. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3147. if (ctl->ops.get_pending_flush) {
  3148. struct sde_ctl_flush_cfg pending_flush = {0,};
  3149. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3150. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3151. ctl->idx - CTL_0,
  3152. pending_flush.pending_flush_mask,
  3153. pend_ret_fence_cnt);
  3154. } else {
  3155. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3156. ctl->idx - CTL_0,
  3157. pend_ret_fence_cnt);
  3158. }
  3159. }
  3160. /**
  3161. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3162. * phys: Pointer to physical encoder structure
  3163. */
  3164. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3165. {
  3166. struct sde_hw_ctl *ctl;
  3167. struct sde_encoder_virt *sde_enc;
  3168. if (!phys) {
  3169. SDE_ERROR("invalid argument(s)\n");
  3170. return;
  3171. }
  3172. if (!phys->hw_pp) {
  3173. SDE_ERROR("invalid pingpong hw\n");
  3174. return;
  3175. }
  3176. if (!phys->parent) {
  3177. SDE_ERROR("invalid parent\n");
  3178. return;
  3179. }
  3180. /* avoid ctrl start for encoder in clone mode */
  3181. if (phys->in_clone_mode)
  3182. return;
  3183. ctl = phys->hw_ctl;
  3184. sde_enc = to_sde_encoder_virt(phys->parent);
  3185. if (phys->split_role == ENC_ROLE_SKIP) {
  3186. SDE_DEBUG_ENC(sde_enc,
  3187. "skip start pp%d ctl%d\n",
  3188. phys->hw_pp->idx - PINGPONG_0,
  3189. ctl->idx - CTL_0);
  3190. return;
  3191. }
  3192. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3193. phys->ops.trigger_start(phys);
  3194. }
  3195. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3196. {
  3197. struct sde_hw_ctl *ctl;
  3198. if (!phys_enc) {
  3199. SDE_ERROR("invalid encoder\n");
  3200. return;
  3201. }
  3202. ctl = phys_enc->hw_ctl;
  3203. if (ctl && ctl->ops.trigger_flush)
  3204. ctl->ops.trigger_flush(ctl);
  3205. }
  3206. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3207. {
  3208. struct sde_hw_ctl *ctl;
  3209. if (!phys_enc) {
  3210. SDE_ERROR("invalid encoder\n");
  3211. return;
  3212. }
  3213. ctl = phys_enc->hw_ctl;
  3214. if (ctl && ctl->ops.trigger_start) {
  3215. ctl->ops.trigger_start(ctl);
  3216. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3217. }
  3218. }
  3219. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3220. {
  3221. struct sde_encoder_virt *sde_enc;
  3222. struct sde_connector *sde_con;
  3223. void *sde_con_disp;
  3224. struct sde_hw_ctl *ctl;
  3225. int rc;
  3226. if (!phys_enc) {
  3227. SDE_ERROR("invalid encoder\n");
  3228. return;
  3229. }
  3230. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3231. ctl = phys_enc->hw_ctl;
  3232. if (!ctl || !ctl->ops.reset)
  3233. return;
  3234. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3235. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3236. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3237. phys_enc->connector) {
  3238. sde_con = to_sde_connector(phys_enc->connector);
  3239. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3240. if (sde_con->ops.soft_reset) {
  3241. rc = sde_con->ops.soft_reset(sde_con_disp);
  3242. if (rc) {
  3243. SDE_ERROR_ENC(sde_enc,
  3244. "connector soft reset failure\n");
  3245. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  3246. "panic");
  3247. }
  3248. }
  3249. }
  3250. phys_enc->enable_state = SDE_ENC_ENABLED;
  3251. }
  3252. /**
  3253. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3254. * Iterate through the physical encoders and perform consolidated flush
  3255. * and/or control start triggering as needed. This is done in the virtual
  3256. * encoder rather than the individual physical ones in order to handle
  3257. * use cases that require visibility into multiple physical encoders at
  3258. * a time.
  3259. * sde_enc: Pointer to virtual encoder structure
  3260. */
  3261. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  3262. {
  3263. struct sde_hw_ctl *ctl;
  3264. uint32_t i;
  3265. struct sde_ctl_flush_cfg pending_flush = {0,};
  3266. u32 pending_kickoff_cnt;
  3267. struct msm_drm_private *priv = NULL;
  3268. struct sde_kms *sde_kms = NULL;
  3269. bool is_vid_mode = false;
  3270. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3271. if (!sde_enc) {
  3272. SDE_ERROR("invalid encoder\n");
  3273. return;
  3274. }
  3275. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3276. is_vid_mode = true;
  3277. /* don't perform flush/start operations for slave encoders */
  3278. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3279. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3280. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3281. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3282. continue;
  3283. ctl = phys->hw_ctl;
  3284. if (!ctl)
  3285. continue;
  3286. if (phys->connector)
  3287. topology = sde_connector_get_topology_name(
  3288. phys->connector);
  3289. if (!phys->ops.needs_single_flush ||
  3290. !phys->ops.needs_single_flush(phys)) {
  3291. if (ctl->ops.reg_dma_flush)
  3292. ctl->ops.reg_dma_flush(ctl, is_vid_mode);
  3293. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  3294. } else if (ctl->ops.get_pending_flush) {
  3295. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3296. }
  3297. }
  3298. /* for split flush, combine pending flush masks and send to master */
  3299. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3300. ctl = sde_enc->cur_master->hw_ctl;
  3301. if (ctl->ops.reg_dma_flush)
  3302. ctl->ops.reg_dma_flush(ctl, is_vid_mode);
  3303. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3304. &pending_flush);
  3305. }
  3306. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3307. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3308. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3309. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3310. continue;
  3311. if (!phys->ops.needs_single_flush ||
  3312. !phys->ops.needs_single_flush(phys)) {
  3313. pending_kickoff_cnt =
  3314. sde_encoder_phys_inc_pending(phys);
  3315. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3316. } else {
  3317. pending_kickoff_cnt =
  3318. sde_encoder_phys_inc_pending(phys);
  3319. SDE_EVT32(pending_kickoff_cnt,
  3320. pending_flush.pending_flush_mask,
  3321. SDE_EVTLOG_FUNC_CASE2);
  3322. }
  3323. }
  3324. if (sde_enc->misr_enable)
  3325. sde_encoder_misr_configure(&sde_enc->base, true,
  3326. sde_enc->misr_frame_count);
  3327. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3328. if (crtc_misr_info.misr_enable)
  3329. sde_crtc_misr_setup(sde_enc->crtc, true,
  3330. crtc_misr_info.misr_frame_count);
  3331. _sde_encoder_trigger_start(sde_enc->cur_master);
  3332. if (sde_enc->elevated_ahb_vote) {
  3333. priv = sde_enc->base.dev->dev_private;
  3334. if (priv != NULL) {
  3335. sde_kms = to_sde_kms(priv->kms);
  3336. if (sde_kms != NULL) {
  3337. sde_power_scale_reg_bus(&priv->phandle,
  3338. VOTE_INDEX_LOW,
  3339. false);
  3340. }
  3341. }
  3342. sde_enc->elevated_ahb_vote = false;
  3343. }
  3344. }
  3345. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3346. struct drm_encoder *drm_enc,
  3347. unsigned long *affected_displays,
  3348. int num_active_phys)
  3349. {
  3350. struct sde_encoder_virt *sde_enc;
  3351. struct sde_encoder_phys *master;
  3352. enum sde_rm_topology_name topology;
  3353. bool is_right_only;
  3354. if (!drm_enc || !affected_displays)
  3355. return;
  3356. sde_enc = to_sde_encoder_virt(drm_enc);
  3357. master = sde_enc->cur_master;
  3358. if (!master || !master->connector)
  3359. return;
  3360. topology = sde_connector_get_topology_name(master->connector);
  3361. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3362. return;
  3363. /*
  3364. * For pingpong split, the slave pingpong won't generate IRQs. For
  3365. * right-only updates, we can't swap pingpongs, or simply swap the
  3366. * master/slave assignment, we actually have to swap the interfaces
  3367. * so that the master physical encoder will use a pingpong/interface
  3368. * that generates irqs on which to wait.
  3369. */
  3370. is_right_only = !test_bit(0, affected_displays) &&
  3371. test_bit(1, affected_displays);
  3372. if (is_right_only && !sde_enc->intfs_swapped) {
  3373. /* right-only update swap interfaces */
  3374. swap(sde_enc->phys_encs[0]->intf_idx,
  3375. sde_enc->phys_encs[1]->intf_idx);
  3376. sde_enc->intfs_swapped = true;
  3377. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3378. /* left-only or full update, swap back */
  3379. swap(sde_enc->phys_encs[0]->intf_idx,
  3380. sde_enc->phys_encs[1]->intf_idx);
  3381. sde_enc->intfs_swapped = false;
  3382. }
  3383. SDE_DEBUG_ENC(sde_enc,
  3384. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3385. is_right_only, sde_enc->intfs_swapped,
  3386. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3387. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3388. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3389. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3390. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3391. *affected_displays);
  3392. /* ppsplit always uses master since ppslave invalid for irqs*/
  3393. if (num_active_phys == 1)
  3394. *affected_displays = BIT(0);
  3395. }
  3396. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3397. struct sde_encoder_kickoff_params *params)
  3398. {
  3399. struct sde_encoder_virt *sde_enc;
  3400. struct sde_encoder_phys *phys;
  3401. int i, num_active_phys;
  3402. bool master_assigned = false;
  3403. if (!drm_enc || !params)
  3404. return;
  3405. sde_enc = to_sde_encoder_virt(drm_enc);
  3406. if (sde_enc->num_phys_encs <= 1)
  3407. return;
  3408. /* count bits set */
  3409. num_active_phys = hweight_long(params->affected_displays);
  3410. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3411. params->affected_displays, num_active_phys);
  3412. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3413. num_active_phys);
  3414. /* for left/right only update, ppsplit master switches interface */
  3415. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3416. &params->affected_displays, num_active_phys);
  3417. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3418. enum sde_enc_split_role prv_role, new_role;
  3419. bool active = false;
  3420. phys = sde_enc->phys_encs[i];
  3421. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3422. continue;
  3423. active = test_bit(i, &params->affected_displays);
  3424. prv_role = phys->split_role;
  3425. if (active && num_active_phys == 1)
  3426. new_role = ENC_ROLE_SOLO;
  3427. else if (active && !master_assigned)
  3428. new_role = ENC_ROLE_MASTER;
  3429. else if (active)
  3430. new_role = ENC_ROLE_SLAVE;
  3431. else
  3432. new_role = ENC_ROLE_SKIP;
  3433. phys->ops.update_split_role(phys, new_role);
  3434. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3435. sde_enc->cur_master = phys;
  3436. master_assigned = true;
  3437. }
  3438. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3439. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3440. phys->split_role, active);
  3441. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3442. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3443. phys->split_role, active, num_active_phys);
  3444. }
  3445. }
  3446. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3447. {
  3448. struct sde_encoder_virt *sde_enc;
  3449. struct msm_display_info *disp_info;
  3450. if (!drm_enc) {
  3451. SDE_ERROR("invalid encoder\n");
  3452. return false;
  3453. }
  3454. sde_enc = to_sde_encoder_virt(drm_enc);
  3455. disp_info = &sde_enc->disp_info;
  3456. return (disp_info->curr_panel_mode == mode);
  3457. }
  3458. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3459. {
  3460. struct sde_encoder_virt *sde_enc;
  3461. struct sde_encoder_phys *phys;
  3462. unsigned int i;
  3463. struct sde_hw_ctl *ctl;
  3464. struct msm_display_info *disp_info;
  3465. if (!drm_enc) {
  3466. SDE_ERROR("invalid encoder\n");
  3467. return;
  3468. }
  3469. sde_enc = to_sde_encoder_virt(drm_enc);
  3470. disp_info = &sde_enc->disp_info;
  3471. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3472. phys = sde_enc->phys_encs[i];
  3473. if (phys && phys->hw_ctl) {
  3474. ctl = phys->hw_ctl;
  3475. /*
  3476. * avoid clearing the pending flush during the first
  3477. * frame update after idle power collpase as the
  3478. * restore path would have updated the pending flush
  3479. */
  3480. if (!sde_enc->idle_pc_restore &&
  3481. ctl->ops.clear_pending_flush)
  3482. ctl->ops.clear_pending_flush(ctl);
  3483. /* update only for command mode primary ctl */
  3484. if ((phys == sde_enc->cur_master) &&
  3485. (sde_encoder_check_curr_mode(drm_enc,
  3486. MSM_DISPLAY_CMD_MODE))
  3487. && ctl->ops.trigger_pending)
  3488. ctl->ops.trigger_pending(ctl);
  3489. }
  3490. }
  3491. sde_enc->idle_pc_restore = false;
  3492. }
  3493. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  3494. {
  3495. void *dither_cfg;
  3496. int ret = 0, i = 0;
  3497. size_t len = 0;
  3498. enum sde_rm_topology_name topology;
  3499. struct drm_encoder *drm_enc;
  3500. struct msm_display_dsc_info *dsc = NULL;
  3501. struct sde_encoder_virt *sde_enc;
  3502. struct sde_hw_pingpong *hw_pp;
  3503. if (!phys || !phys->connector || !phys->hw_pp ||
  3504. !phys->hw_pp->ops.setup_dither || !phys->parent)
  3505. return;
  3506. topology = sde_connector_get_topology_name(phys->connector);
  3507. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  3508. (phys->split_role == ENC_ROLE_SLAVE))
  3509. return;
  3510. drm_enc = phys->parent;
  3511. sde_enc = to_sde_encoder_virt(drm_enc);
  3512. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  3513. /* disable dither for 10 bpp or 10bpc dsc config */
  3514. if (dsc->bpp == 10 || dsc->bpc == 10) {
  3515. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  3516. return;
  3517. }
  3518. ret = sde_connector_get_dither_cfg(phys->connector,
  3519. phys->connector->state, &dither_cfg, &len);
  3520. if (ret)
  3521. return;
  3522. if (TOPOLOGY_DUALPIPE_MERGE_MODE(topology)) {
  3523. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3524. hw_pp = sde_enc->hw_pp[i];
  3525. if (hw_pp) {
  3526. phys->hw_pp->ops.setup_dither(hw_pp, dither_cfg,
  3527. len);
  3528. }
  3529. }
  3530. } else {
  3531. phys->hw_pp->ops.setup_dither(phys->hw_pp, dither_cfg, len);
  3532. }
  3533. }
  3534. static u32 _sde_encoder_calculate_linetime(struct sde_encoder_virt *sde_enc,
  3535. struct drm_display_mode *mode)
  3536. {
  3537. u64 pclk_rate;
  3538. u32 pclk_period;
  3539. u32 line_time;
  3540. /*
  3541. * For linetime calculation, only operate on master encoder.
  3542. */
  3543. if (!sde_enc->cur_master)
  3544. return 0;
  3545. if (!sde_enc->cur_master->ops.get_line_count) {
  3546. SDE_ERROR("get_line_count function not defined\n");
  3547. return 0;
  3548. }
  3549. pclk_rate = mode->clock; /* pixel clock in kHz */
  3550. if (pclk_rate == 0) {
  3551. SDE_ERROR("pclk is 0, cannot calculate line time\n");
  3552. return 0;
  3553. }
  3554. pclk_period = DIV_ROUND_UP_ULL(1000000000ull, pclk_rate);
  3555. if (pclk_period == 0) {
  3556. SDE_ERROR("pclk period is 0\n");
  3557. return 0;
  3558. }
  3559. /*
  3560. * Line time calculation based on Pixel clock and HTOTAL.
  3561. * Final unit is in ns.
  3562. */
  3563. line_time = (pclk_period * mode->htotal) / 1000;
  3564. if (line_time == 0) {
  3565. SDE_ERROR("line time calculation is 0\n");
  3566. return 0;
  3567. }
  3568. SDE_DEBUG_ENC(sde_enc,
  3569. "clk_rate=%lldkHz, clk_period=%d, linetime=%dns\n",
  3570. pclk_rate, pclk_period, line_time);
  3571. return line_time;
  3572. }
  3573. static int _sde_encoder_wakeup_time(struct drm_encoder *drm_enc,
  3574. ktime_t *wakeup_time)
  3575. {
  3576. struct drm_display_mode *mode;
  3577. struct sde_encoder_virt *sde_enc;
  3578. u32 cur_line;
  3579. u32 line_time;
  3580. u32 vtotal, time_to_vsync;
  3581. ktime_t cur_time;
  3582. sde_enc = to_sde_encoder_virt(drm_enc);
  3583. if (!sde_enc || !sde_enc->cur_master) {
  3584. SDE_ERROR("invalid sde encoder/master\n");
  3585. return -EINVAL;
  3586. }
  3587. mode = &sde_enc->cur_master->cached_mode;
  3588. line_time = _sde_encoder_calculate_linetime(sde_enc, mode);
  3589. if (!line_time)
  3590. return -EINVAL;
  3591. cur_line = sde_enc->cur_master->ops.get_line_count(sde_enc->cur_master);
  3592. vtotal = mode->vtotal;
  3593. if (cur_line >= vtotal)
  3594. time_to_vsync = line_time * vtotal;
  3595. else
  3596. time_to_vsync = line_time * (vtotal - cur_line);
  3597. if (time_to_vsync == 0) {
  3598. SDE_ERROR("time to vsync should not be zero, vtotal=%d\n",
  3599. vtotal);
  3600. return -EINVAL;
  3601. }
  3602. cur_time = ktime_get();
  3603. *wakeup_time = ktime_add_ns(cur_time, time_to_vsync);
  3604. SDE_DEBUG_ENC(sde_enc,
  3605. "cur_line=%u vtotal=%u time_to_vsync=%u, cur_time=%lld, wakeup_time=%lld\n",
  3606. cur_line, vtotal, time_to_vsync,
  3607. ktime_to_ms(cur_time),
  3608. ktime_to_ms(*wakeup_time));
  3609. return 0;
  3610. }
  3611. static void sde_encoder_vsync_event_handler(struct timer_list *t)
  3612. {
  3613. struct drm_encoder *drm_enc;
  3614. struct sde_encoder_virt *sde_enc =
  3615. from_timer(sde_enc, t, vsync_event_timer);
  3616. struct msm_drm_private *priv;
  3617. struct msm_drm_thread *event_thread;
  3618. if (!sde_enc || !sde_enc->crtc) {
  3619. SDE_ERROR("invalid encoder parameters %d\n", !sde_enc);
  3620. return;
  3621. }
  3622. drm_enc = &sde_enc->base;
  3623. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3624. SDE_ERROR("invalid encoder parameters\n");
  3625. return;
  3626. }
  3627. priv = drm_enc->dev->dev_private;
  3628. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  3629. SDE_ERROR("invalid crtc index:%u\n",
  3630. sde_enc->crtc->index);
  3631. return;
  3632. }
  3633. event_thread = &priv->event_thread[sde_enc->crtc->index];
  3634. if (!event_thread) {
  3635. SDE_ERROR("event_thread not found for crtc:%d\n",
  3636. sde_enc->crtc->index);
  3637. return;
  3638. }
  3639. kthread_queue_work(&event_thread->worker,
  3640. &sde_enc->vsync_event_work);
  3641. }
  3642. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3643. {
  3644. struct sde_encoder_virt *sde_enc = container_of(work,
  3645. struct sde_encoder_virt, esd_trigger_work);
  3646. if (!sde_enc) {
  3647. SDE_ERROR("invalid sde encoder\n");
  3648. return;
  3649. }
  3650. sde_encoder_resource_control(&sde_enc->base,
  3651. SDE_ENC_RC_EVENT_KICKOFF);
  3652. }
  3653. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3654. {
  3655. struct sde_encoder_virt *sde_enc = container_of(work,
  3656. struct sde_encoder_virt, input_event_work);
  3657. if (!sde_enc) {
  3658. SDE_ERROR("invalid sde encoder\n");
  3659. return;
  3660. }
  3661. sde_encoder_resource_control(&sde_enc->base,
  3662. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3663. }
  3664. static void sde_encoder_vsync_event_work_handler(struct kthread_work *work)
  3665. {
  3666. struct sde_encoder_virt *sde_enc = container_of(work,
  3667. struct sde_encoder_virt, vsync_event_work);
  3668. bool autorefresh_enabled = false;
  3669. int rc = 0;
  3670. ktime_t wakeup_time;
  3671. struct drm_encoder *drm_enc;
  3672. if (!sde_enc) {
  3673. SDE_ERROR("invalid sde encoder\n");
  3674. return;
  3675. }
  3676. drm_enc = &sde_enc->base;
  3677. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3678. if (rc < 0) {
  3679. SDE_ERROR_ENC(sde_enc, "sde enc power enabled failed:%d\n", rc);
  3680. return;
  3681. }
  3682. if (sde_enc->cur_master &&
  3683. sde_enc->cur_master->ops.is_autorefresh_enabled)
  3684. autorefresh_enabled =
  3685. sde_enc->cur_master->ops.is_autorefresh_enabled(
  3686. sde_enc->cur_master);
  3687. /* Update timer if autorefresh is enabled else return */
  3688. if (!autorefresh_enabled)
  3689. goto exit;
  3690. rc = _sde_encoder_wakeup_time(&sde_enc->base, &wakeup_time);
  3691. if (rc)
  3692. goto exit;
  3693. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3694. mod_timer(&sde_enc->vsync_event_timer,
  3695. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3696. exit:
  3697. pm_runtime_put_sync(drm_enc->dev->dev);
  3698. }
  3699. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3700. {
  3701. static const uint64_t timeout_us = 50000;
  3702. static const uint64_t sleep_us = 20;
  3703. struct sde_encoder_virt *sde_enc;
  3704. ktime_t cur_ktime, exp_ktime;
  3705. uint32_t line_count, tmp, i;
  3706. if (!drm_enc) {
  3707. SDE_ERROR("invalid encoder\n");
  3708. return -EINVAL;
  3709. }
  3710. sde_enc = to_sde_encoder_virt(drm_enc);
  3711. if (!sde_enc->cur_master ||
  3712. !sde_enc->cur_master->ops.get_line_count) {
  3713. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3714. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3715. return -EINVAL;
  3716. }
  3717. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3718. line_count = sde_enc->cur_master->ops.get_line_count(
  3719. sde_enc->cur_master);
  3720. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3721. tmp = line_count;
  3722. line_count = sde_enc->cur_master->ops.get_line_count(
  3723. sde_enc->cur_master);
  3724. if (line_count < tmp) {
  3725. SDE_EVT32(DRMID(drm_enc), line_count);
  3726. return 0;
  3727. }
  3728. cur_ktime = ktime_get();
  3729. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3730. break;
  3731. usleep_range(sleep_us / 2, sleep_us);
  3732. }
  3733. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3734. return -ETIMEDOUT;
  3735. }
  3736. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3737. {
  3738. struct drm_encoder *drm_enc;
  3739. struct sde_rm_hw_iter rm_iter;
  3740. bool lm_valid = false;
  3741. bool intf_valid = false;
  3742. if (!phys_enc || !phys_enc->parent) {
  3743. SDE_ERROR("invalid encoder\n");
  3744. return -EINVAL;
  3745. }
  3746. drm_enc = phys_enc->parent;
  3747. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3748. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3749. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3750. phys_enc->has_intf_te)) {
  3751. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3752. SDE_HW_BLK_INTF);
  3753. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3754. struct sde_hw_intf *hw_intf =
  3755. (struct sde_hw_intf *)rm_iter.hw;
  3756. if (!hw_intf)
  3757. continue;
  3758. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  3759. phys_enc->hw_ctl->ops.update_bitmask_intf(
  3760. phys_enc->hw_ctl,
  3761. hw_intf->idx, 1);
  3762. intf_valid = true;
  3763. }
  3764. if (!intf_valid) {
  3765. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3766. "intf not found to flush\n");
  3767. return -EFAULT;
  3768. }
  3769. } else {
  3770. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3771. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3772. struct sde_hw_mixer *hw_lm =
  3773. (struct sde_hw_mixer *)rm_iter.hw;
  3774. if (!hw_lm)
  3775. continue;
  3776. /* update LM flush for HW without INTF TE */
  3777. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3778. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3779. phys_enc->hw_ctl,
  3780. hw_lm->idx, 1);
  3781. lm_valid = true;
  3782. }
  3783. if (!lm_valid) {
  3784. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3785. "lm not found to flush\n");
  3786. return -EFAULT;
  3787. }
  3788. }
  3789. return 0;
  3790. }
  3791. static bool _sde_encoder_dsc_is_dirty(struct sde_encoder_virt *sde_enc)
  3792. {
  3793. int i;
  3794. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3795. /**
  3796. * This dirty_dsc_hw field is set during DSC disable to
  3797. * indicate which DSC blocks need to be flushed
  3798. */
  3799. if (sde_enc->dirty_dsc_ids[i])
  3800. return true;
  3801. }
  3802. return false;
  3803. }
  3804. static void _helper_flush_dsc(struct sde_encoder_virt *sde_enc)
  3805. {
  3806. int i;
  3807. struct sde_hw_ctl *hw_ctl = NULL;
  3808. enum sde_dsc dsc_idx;
  3809. if (sde_enc->cur_master)
  3810. hw_ctl = sde_enc->cur_master->hw_ctl;
  3811. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3812. dsc_idx = sde_enc->dirty_dsc_ids[i];
  3813. if (dsc_idx && hw_ctl && hw_ctl->ops.update_bitmask_dsc)
  3814. hw_ctl->ops.update_bitmask_dsc(hw_ctl, dsc_idx, 1);
  3815. sde_enc->dirty_dsc_ids[i] = DSC_NONE;
  3816. }
  3817. }
  3818. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3819. struct sde_encoder_virt *sde_enc)
  3820. {
  3821. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3822. struct sde_hw_mdp *mdptop = NULL;
  3823. sde_enc->dynamic_hdr_updated = false;
  3824. if (sde_enc->cur_master) {
  3825. mdptop = sde_enc->cur_master->hw_mdptop;
  3826. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3827. sde_enc->cur_master->connector);
  3828. }
  3829. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3830. return;
  3831. if (mdptop->ops.set_hdr_plus_metadata) {
  3832. sde_enc->dynamic_hdr_updated = true;
  3833. mdptop->ops.set_hdr_plus_metadata(
  3834. mdptop, dhdr_meta->dynamic_hdr_payload,
  3835. dhdr_meta->dynamic_hdr_payload_size,
  3836. sde_enc->cur_master->intf_idx == INTF_0 ?
  3837. 0 : 1);
  3838. }
  3839. }
  3840. static void _sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc,
  3841. int ln_cnt1)
  3842. {
  3843. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3844. struct sde_encoder_phys *phys;
  3845. int ln_cnt2, i;
  3846. /* query line count before cur_master is updated */
  3847. if (sde_enc->cur_master && sde_enc->cur_master->ops.get_wr_line_count)
  3848. ln_cnt2 = sde_enc->cur_master->ops.get_wr_line_count(
  3849. sde_enc->cur_master);
  3850. else
  3851. ln_cnt2 = -EINVAL;
  3852. SDE_EVT32(DRMID(drm_enc), ln_cnt1, ln_cnt2);
  3853. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3854. phys = sde_enc->phys_encs[i];
  3855. if (phys && phys->ops.hw_reset)
  3856. phys->ops.hw_reset(phys);
  3857. }
  3858. }
  3859. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3860. struct sde_encoder_kickoff_params *params)
  3861. {
  3862. struct sde_encoder_virt *sde_enc;
  3863. struct sde_encoder_phys *phys;
  3864. struct sde_kms *sde_kms = NULL;
  3865. struct sde_crtc *sde_crtc;
  3866. struct msm_drm_private *priv = NULL;
  3867. bool needs_hw_reset = false;
  3868. int ln_cnt1 = -EINVAL, i, rc, ret = 0;
  3869. struct msm_display_info *disp_info;
  3870. if (!drm_enc || !params || !drm_enc->dev ||
  3871. !drm_enc->dev->dev_private) {
  3872. SDE_ERROR("invalid args\n");
  3873. return -EINVAL;
  3874. }
  3875. sde_enc = to_sde_encoder_virt(drm_enc);
  3876. priv = drm_enc->dev->dev_private;
  3877. sde_kms = to_sde_kms(priv->kms);
  3878. disp_info = &sde_enc->disp_info;
  3879. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3880. SDE_DEBUG_ENC(sde_enc, "\n");
  3881. SDE_EVT32(DRMID(drm_enc));
  3882. /* save this for later, in case of errors */
  3883. if (sde_enc->cur_master && sde_enc->cur_master->ops.get_wr_line_count)
  3884. ln_cnt1 = sde_enc->cur_master->ops.get_wr_line_count(
  3885. sde_enc->cur_master);
  3886. /* update the qsync parameters for the current frame */
  3887. if (sde_enc->cur_master)
  3888. sde_connector_set_qsync_params(
  3889. sde_enc->cur_master->connector);
  3890. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  3891. sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3892. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3893. sde_enc->cur_master->connector->state,
  3894. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3895. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3896. /* prepare for next kickoff, may include waiting on previous kickoff */
  3897. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3898. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3899. phys = sde_enc->phys_encs[i];
  3900. params->is_primary = sde_enc->disp_info.is_primary;
  3901. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3902. params->recovery_events_enabled =
  3903. sde_enc->recovery_events_enabled;
  3904. if (phys) {
  3905. if (phys->ops.prepare_for_kickoff) {
  3906. rc = phys->ops.prepare_for_kickoff(
  3907. phys, params);
  3908. if (rc)
  3909. ret = rc;
  3910. }
  3911. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3912. needs_hw_reset = true;
  3913. _sde_encoder_setup_dither(phys);
  3914. if (sde_enc->cur_master &&
  3915. sde_connector_is_qsync_updated(
  3916. sde_enc->cur_master->connector)) {
  3917. _helper_flush_qsync(phys);
  3918. }
  3919. }
  3920. }
  3921. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3922. if (rc) {
  3923. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3924. ret = rc;
  3925. goto end;
  3926. }
  3927. /* if any phys needs reset, reset all phys, in-order */
  3928. if (needs_hw_reset)
  3929. _sde_encoder_needs_hw_reset(drm_enc, ln_cnt1);
  3930. _sde_encoder_update_master(drm_enc, params);
  3931. _sde_encoder_update_roi(drm_enc);
  3932. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3933. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3934. if (rc) {
  3935. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3936. sde_enc->cur_master->connector->base.id,
  3937. rc);
  3938. ret = rc;
  3939. }
  3940. }
  3941. if (_sde_encoder_is_dsc_enabled(drm_enc) && sde_enc->cur_master &&
  3942. !sde_enc->cur_master->cont_splash_enabled) {
  3943. rc = _sde_encoder_dsc_setup(sde_enc, params);
  3944. if (rc) {
  3945. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3946. ret = rc;
  3947. }
  3948. } else if (_sde_encoder_dsc_is_dirty(sde_enc)) {
  3949. _helper_flush_dsc(sde_enc);
  3950. }
  3951. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3952. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3953. sde_enc->cur_master, sde_kms->qdss_enabled);
  3954. end:
  3955. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3956. return ret;
  3957. }
  3958. /**
  3959. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3960. * with the specified encoder, and unstage all pipes from it
  3961. * @encoder: encoder pointer
  3962. * Returns: 0 on success
  3963. */
  3964. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3965. {
  3966. struct sde_encoder_virt *sde_enc;
  3967. struct sde_encoder_phys *phys;
  3968. unsigned int i;
  3969. int rc = 0;
  3970. if (!drm_enc) {
  3971. SDE_ERROR("invalid encoder\n");
  3972. return -EINVAL;
  3973. }
  3974. sde_enc = to_sde_encoder_virt(drm_enc);
  3975. SDE_ATRACE_BEGIN("encoder_release_lm");
  3976. SDE_DEBUG_ENC(sde_enc, "\n");
  3977. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3978. phys = sde_enc->phys_encs[i];
  3979. if (!phys)
  3980. continue;
  3981. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3982. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3983. if (rc)
  3984. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3985. }
  3986. SDE_ATRACE_END("encoder_release_lm");
  3987. return rc;
  3988. }
  3989. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  3990. {
  3991. struct sde_encoder_virt *sde_enc;
  3992. struct sde_encoder_phys *phys;
  3993. ktime_t wakeup_time;
  3994. unsigned int i;
  3995. if (!drm_enc) {
  3996. SDE_ERROR("invalid encoder\n");
  3997. return;
  3998. }
  3999. SDE_ATRACE_BEGIN("encoder_kickoff");
  4000. sde_enc = to_sde_encoder_virt(drm_enc);
  4001. SDE_DEBUG_ENC(sde_enc, "\n");
  4002. /* create a 'no pipes' commit to release buffers on errors */
  4003. if (is_error)
  4004. _sde_encoder_reset_ctl_hw(drm_enc);
  4005. /* All phys encs are ready to go, trigger the kickoff */
  4006. _sde_encoder_kickoff_phys(sde_enc);
  4007. /* allow phys encs to handle any post-kickoff business */
  4008. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4009. phys = sde_enc->phys_encs[i];
  4010. if (phys && phys->ops.handle_post_kickoff)
  4011. phys->ops.handle_post_kickoff(phys);
  4012. }
  4013. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI &&
  4014. !_sde_encoder_wakeup_time(drm_enc, &wakeup_time)) {
  4015. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  4016. mod_timer(&sde_enc->vsync_event_timer,
  4017. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  4018. }
  4019. SDE_ATRACE_END("encoder_kickoff");
  4020. }
  4021. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  4022. struct sde_hw_pp_vsync_info *info)
  4023. {
  4024. struct sde_encoder_virt *sde_enc;
  4025. struct sde_encoder_phys *phys;
  4026. int i, ret;
  4027. if (!drm_enc || !info)
  4028. return;
  4029. sde_enc = to_sde_encoder_virt(drm_enc);
  4030. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4031. phys = sde_enc->phys_encs[i];
  4032. if (phys && phys->hw_intf && phys->hw_pp
  4033. && phys->hw_intf->ops.get_vsync_info) {
  4034. ret = phys->hw_intf->ops.get_vsync_info(
  4035. phys->hw_intf, &info[i]);
  4036. if (!ret) {
  4037. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  4038. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  4039. }
  4040. }
  4041. }
  4042. }
  4043. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  4044. struct drm_framebuffer *fb)
  4045. {
  4046. struct drm_encoder *drm_enc;
  4047. struct sde_hw_mixer_cfg mixer;
  4048. struct sde_rm_hw_iter lm_iter;
  4049. bool lm_valid = false;
  4050. if (!phys_enc || !phys_enc->parent) {
  4051. SDE_ERROR("invalid encoder\n");
  4052. return -EINVAL;
  4053. }
  4054. drm_enc = phys_enc->parent;
  4055. memset(&mixer, 0, sizeof(mixer));
  4056. /* reset associated CTL/LMs */
  4057. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4058. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4059. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4060. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4061. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  4062. if (!hw_lm)
  4063. continue;
  4064. /* need to flush LM to remove it */
  4065. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4066. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4067. phys_enc->hw_ctl,
  4068. hw_lm->idx, 1);
  4069. if (fb) {
  4070. /* assume a single LM if targeting a frame buffer */
  4071. if (lm_valid)
  4072. continue;
  4073. mixer.out_height = fb->height;
  4074. mixer.out_width = fb->width;
  4075. if (hw_lm->ops.setup_mixer_out)
  4076. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4077. }
  4078. lm_valid = true;
  4079. /* only enable border color on LM */
  4080. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4081. phys_enc->hw_ctl->ops.setup_blendstage(
  4082. phys_enc->hw_ctl, hw_lm->idx, NULL);
  4083. }
  4084. if (!lm_valid) {
  4085. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4086. return -EFAULT;
  4087. }
  4088. return 0;
  4089. }
  4090. void sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4091. {
  4092. struct sde_encoder_virt *sde_enc;
  4093. struct sde_encoder_phys *phys;
  4094. int i;
  4095. if (!drm_enc) {
  4096. SDE_ERROR("invalid encoder\n");
  4097. return;
  4098. }
  4099. sde_enc = to_sde_encoder_virt(drm_enc);
  4100. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4101. phys = sde_enc->phys_encs[i];
  4102. if (phys && phys->ops.prepare_commit)
  4103. phys->ops.prepare_commit(phys);
  4104. }
  4105. }
  4106. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4107. bool enable, u32 frame_count)
  4108. {
  4109. if (!phys_enc)
  4110. return;
  4111. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4112. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4113. enable, frame_count);
  4114. }
  4115. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4116. bool nonblock, u32 *misr_value)
  4117. {
  4118. if (!phys_enc)
  4119. return -EINVAL;
  4120. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4121. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4122. nonblock, misr_value) : -ENOTSUPP;
  4123. }
  4124. #ifdef CONFIG_DEBUG_FS
  4125. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4126. {
  4127. struct sde_encoder_virt *sde_enc;
  4128. int i;
  4129. if (!s || !s->private)
  4130. return -EINVAL;
  4131. sde_enc = s->private;
  4132. mutex_lock(&sde_enc->enc_lock);
  4133. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4134. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4135. if (!phys)
  4136. continue;
  4137. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4138. phys->intf_idx - INTF_0,
  4139. atomic_read(&phys->vsync_cnt),
  4140. atomic_read(&phys->underrun_cnt));
  4141. switch (phys->intf_mode) {
  4142. case INTF_MODE_VIDEO:
  4143. seq_puts(s, "mode: video\n");
  4144. break;
  4145. case INTF_MODE_CMD:
  4146. seq_puts(s, "mode: command\n");
  4147. break;
  4148. case INTF_MODE_WB_BLOCK:
  4149. seq_puts(s, "mode: wb block\n");
  4150. break;
  4151. case INTF_MODE_WB_LINE:
  4152. seq_puts(s, "mode: wb line\n");
  4153. break;
  4154. default:
  4155. seq_puts(s, "mode: ???\n");
  4156. break;
  4157. }
  4158. }
  4159. mutex_unlock(&sde_enc->enc_lock);
  4160. return 0;
  4161. }
  4162. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4163. struct file *file)
  4164. {
  4165. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4166. }
  4167. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4168. const char __user *user_buf, size_t count, loff_t *ppos)
  4169. {
  4170. struct sde_encoder_virt *sde_enc;
  4171. int rc;
  4172. char buf[MISR_BUFF_SIZE + 1];
  4173. size_t buff_copy;
  4174. u32 frame_count, enable;
  4175. struct msm_drm_private *priv = NULL;
  4176. struct sde_kms *sde_kms = NULL;
  4177. struct drm_encoder *drm_enc;
  4178. if (!file || !file->private_data)
  4179. return -EINVAL;
  4180. sde_enc = file->private_data;
  4181. priv = sde_enc->base.dev->dev_private;
  4182. if (!sde_enc || !priv || !priv->kms)
  4183. return -EINVAL;
  4184. sde_kms = to_sde_kms(priv->kms);
  4185. drm_enc = &sde_enc->base;
  4186. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4187. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4188. return -ENOTSUPP;
  4189. }
  4190. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4191. if (copy_from_user(buf, user_buf, buff_copy))
  4192. return -EINVAL;
  4193. buf[buff_copy] = 0; /* end of string */
  4194. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4195. return -EINVAL;
  4196. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4197. if (rc < 0)
  4198. return rc;
  4199. sde_enc->misr_enable = enable;
  4200. sde_enc->misr_frame_count = frame_count;
  4201. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  4202. pm_runtime_put_sync(drm_enc->dev->dev);
  4203. return count;
  4204. }
  4205. static ssize_t _sde_encoder_misr_read(struct file *file,
  4206. char __user *user_buff, size_t count, loff_t *ppos)
  4207. {
  4208. struct sde_encoder_virt *sde_enc;
  4209. struct msm_drm_private *priv = NULL;
  4210. struct sde_kms *sde_kms = NULL;
  4211. struct drm_encoder *drm_enc;
  4212. int i = 0, len = 0;
  4213. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4214. int rc;
  4215. if (*ppos)
  4216. return 0;
  4217. if (!file || !file->private_data)
  4218. return -EINVAL;
  4219. sde_enc = file->private_data;
  4220. priv = sde_enc->base.dev->dev_private;
  4221. if (priv != NULL)
  4222. sde_kms = to_sde_kms(priv->kms);
  4223. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4224. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4225. return -ENOTSUPP;
  4226. }
  4227. drm_enc = &sde_enc->base;
  4228. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4229. if (rc < 0)
  4230. return rc;
  4231. if (!sde_enc->misr_enable) {
  4232. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4233. "disabled\n");
  4234. goto buff_check;
  4235. }
  4236. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4237. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4238. u32 misr_value = 0;
  4239. if (!phys || !phys->ops.collect_misr) {
  4240. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4241. "invalid\n");
  4242. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4243. continue;
  4244. }
  4245. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4246. if (rc) {
  4247. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4248. "invalid\n");
  4249. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4250. rc);
  4251. continue;
  4252. } else {
  4253. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4254. "Intf idx:%d\n",
  4255. phys->intf_idx - INTF_0);
  4256. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4257. "0x%x\n", misr_value);
  4258. }
  4259. }
  4260. buff_check:
  4261. if (count <= len) {
  4262. len = 0;
  4263. goto end;
  4264. }
  4265. if (copy_to_user(user_buff, buf, len)) {
  4266. len = -EFAULT;
  4267. goto end;
  4268. }
  4269. *ppos += len; /* increase offset */
  4270. end:
  4271. pm_runtime_put_sync(drm_enc->dev->dev);
  4272. return len;
  4273. }
  4274. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4275. {
  4276. struct sde_encoder_virt *sde_enc;
  4277. struct msm_drm_private *priv;
  4278. struct sde_kms *sde_kms;
  4279. int i;
  4280. static const struct file_operations debugfs_status_fops = {
  4281. .open = _sde_encoder_debugfs_status_open,
  4282. .read = seq_read,
  4283. .llseek = seq_lseek,
  4284. .release = single_release,
  4285. };
  4286. static const struct file_operations debugfs_misr_fops = {
  4287. .open = simple_open,
  4288. .read = _sde_encoder_misr_read,
  4289. .write = _sde_encoder_misr_setup,
  4290. };
  4291. char name[SDE_NAME_SIZE];
  4292. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  4293. SDE_ERROR("invalid encoder or kms\n");
  4294. return -EINVAL;
  4295. }
  4296. sde_enc = to_sde_encoder_virt(drm_enc);
  4297. priv = drm_enc->dev->dev_private;
  4298. sde_kms = to_sde_kms(priv->kms);
  4299. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4300. /* create overall sub-directory for the encoder */
  4301. sde_enc->debugfs_root = debugfs_create_dir(name,
  4302. drm_enc->dev->primary->debugfs_root);
  4303. if (!sde_enc->debugfs_root)
  4304. return -ENOMEM;
  4305. /* don't error check these */
  4306. debugfs_create_file("status", 0400,
  4307. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4308. debugfs_create_file("misr_data", 0600,
  4309. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4310. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4311. &sde_enc->idle_pc_enabled);
  4312. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4313. &sde_enc->frame_trigger_mode);
  4314. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4315. if (sde_enc->phys_encs[i] &&
  4316. sde_enc->phys_encs[i]->ops.late_register)
  4317. sde_enc->phys_encs[i]->ops.late_register(
  4318. sde_enc->phys_encs[i],
  4319. sde_enc->debugfs_root);
  4320. return 0;
  4321. }
  4322. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4323. {
  4324. struct sde_encoder_virt *sde_enc;
  4325. if (!drm_enc)
  4326. return;
  4327. sde_enc = to_sde_encoder_virt(drm_enc);
  4328. debugfs_remove_recursive(sde_enc->debugfs_root);
  4329. }
  4330. #else
  4331. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4332. {
  4333. return 0;
  4334. }
  4335. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4336. {
  4337. }
  4338. #endif
  4339. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4340. {
  4341. return _sde_encoder_init_debugfs(encoder);
  4342. }
  4343. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4344. {
  4345. _sde_encoder_destroy_debugfs(encoder);
  4346. }
  4347. static int sde_encoder_virt_add_phys_encs(
  4348. struct msm_display_info *disp_info,
  4349. struct sde_encoder_virt *sde_enc,
  4350. struct sde_enc_phys_init_params *params)
  4351. {
  4352. struct sde_encoder_phys *enc = NULL;
  4353. u32 display_caps = disp_info->capabilities;
  4354. SDE_DEBUG_ENC(sde_enc, "\n");
  4355. /*
  4356. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4357. * in this function, check up-front.
  4358. */
  4359. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4360. ARRAY_SIZE(sde_enc->phys_encs)) {
  4361. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4362. sde_enc->num_phys_encs);
  4363. return -EINVAL;
  4364. }
  4365. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4366. enc = sde_encoder_phys_vid_init(params);
  4367. if (IS_ERR_OR_NULL(enc)) {
  4368. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4369. PTR_ERR(enc));
  4370. return !enc ? -EINVAL : PTR_ERR(enc);
  4371. }
  4372. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4373. }
  4374. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4375. enc = sde_encoder_phys_cmd_init(params);
  4376. if (IS_ERR_OR_NULL(enc)) {
  4377. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4378. PTR_ERR(enc));
  4379. return !enc ? -EINVAL : PTR_ERR(enc);
  4380. }
  4381. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4382. }
  4383. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4384. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4385. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4386. else
  4387. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4388. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4389. ++sde_enc->num_phys_encs;
  4390. return 0;
  4391. }
  4392. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4393. struct sde_enc_phys_init_params *params)
  4394. {
  4395. struct sde_encoder_phys *enc = NULL;
  4396. if (!sde_enc) {
  4397. SDE_ERROR("invalid encoder\n");
  4398. return -EINVAL;
  4399. }
  4400. SDE_DEBUG_ENC(sde_enc, "\n");
  4401. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4402. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4403. sde_enc->num_phys_encs);
  4404. return -EINVAL;
  4405. }
  4406. enc = sde_encoder_phys_wb_init(params);
  4407. if (IS_ERR_OR_NULL(enc)) {
  4408. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4409. PTR_ERR(enc));
  4410. return !enc ? -EINVAL : PTR_ERR(enc);
  4411. }
  4412. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4413. ++sde_enc->num_phys_encs;
  4414. return 0;
  4415. }
  4416. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4417. struct sde_kms *sde_kms,
  4418. struct msm_display_info *disp_info,
  4419. int *drm_enc_mode)
  4420. {
  4421. int ret = 0;
  4422. int i = 0;
  4423. enum sde_intf_type intf_type;
  4424. struct sde_encoder_virt_ops parent_ops = {
  4425. sde_encoder_vblank_callback,
  4426. sde_encoder_underrun_callback,
  4427. sde_encoder_frame_done_callback,
  4428. sde_encoder_get_qsync_fps_callback,
  4429. };
  4430. struct sde_enc_phys_init_params phys_params;
  4431. if (!sde_enc || !sde_kms) {
  4432. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4433. !sde_enc, !sde_kms);
  4434. return -EINVAL;
  4435. }
  4436. memset(&phys_params, 0, sizeof(phys_params));
  4437. phys_params.sde_kms = sde_kms;
  4438. phys_params.parent = &sde_enc->base;
  4439. phys_params.parent_ops = parent_ops;
  4440. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4441. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4442. SDE_DEBUG("\n");
  4443. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4444. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4445. intf_type = INTF_DSI;
  4446. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4447. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4448. intf_type = INTF_HDMI;
  4449. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4450. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4451. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4452. else
  4453. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4454. intf_type = INTF_DP;
  4455. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4456. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4457. intf_type = INTF_WB;
  4458. } else {
  4459. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4460. return -EINVAL;
  4461. }
  4462. WARN_ON(disp_info->num_of_h_tiles < 1);
  4463. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4464. sde_enc->te_source = disp_info->te_source;
  4465. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4466. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4467. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4468. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4469. mutex_lock(&sde_enc->enc_lock);
  4470. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4471. /*
  4472. * Left-most tile is at index 0, content is controller id
  4473. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4474. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4475. */
  4476. u32 controller_id = disp_info->h_tile_instance[i];
  4477. if (disp_info->num_of_h_tiles > 1) {
  4478. if (i == 0)
  4479. phys_params.split_role = ENC_ROLE_MASTER;
  4480. else
  4481. phys_params.split_role = ENC_ROLE_SLAVE;
  4482. } else {
  4483. phys_params.split_role = ENC_ROLE_SOLO;
  4484. }
  4485. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4486. i, controller_id, phys_params.split_role);
  4487. if (sde_enc->ops.phys_init) {
  4488. struct sde_encoder_phys *enc;
  4489. enc = sde_enc->ops.phys_init(intf_type,
  4490. controller_id,
  4491. &phys_params);
  4492. if (enc) {
  4493. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4494. enc;
  4495. ++sde_enc->num_phys_encs;
  4496. } else
  4497. SDE_ERROR_ENC(sde_enc,
  4498. "failed to add phys encs\n");
  4499. continue;
  4500. }
  4501. if (intf_type == INTF_WB) {
  4502. phys_params.intf_idx = INTF_MAX;
  4503. phys_params.wb_idx = sde_encoder_get_wb(
  4504. sde_kms->catalog,
  4505. intf_type, controller_id);
  4506. if (phys_params.wb_idx == WB_MAX) {
  4507. SDE_ERROR_ENC(sde_enc,
  4508. "could not get wb: type %d, id %d\n",
  4509. intf_type, controller_id);
  4510. ret = -EINVAL;
  4511. }
  4512. } else {
  4513. phys_params.wb_idx = WB_MAX;
  4514. phys_params.intf_idx = sde_encoder_get_intf(
  4515. sde_kms->catalog, intf_type,
  4516. controller_id);
  4517. if (phys_params.intf_idx == INTF_MAX) {
  4518. SDE_ERROR_ENC(sde_enc,
  4519. "could not get wb: type %d, id %d\n",
  4520. intf_type, controller_id);
  4521. ret = -EINVAL;
  4522. }
  4523. }
  4524. if (!ret) {
  4525. if (intf_type == INTF_WB)
  4526. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4527. &phys_params);
  4528. else
  4529. ret = sde_encoder_virt_add_phys_encs(
  4530. disp_info,
  4531. sde_enc,
  4532. &phys_params);
  4533. if (ret)
  4534. SDE_ERROR_ENC(sde_enc,
  4535. "failed to add phys encs\n");
  4536. }
  4537. }
  4538. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4539. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4540. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4541. if (vid_phys) {
  4542. atomic_set(&vid_phys->vsync_cnt, 0);
  4543. atomic_set(&vid_phys->underrun_cnt, 0);
  4544. }
  4545. if (cmd_phys) {
  4546. atomic_set(&cmd_phys->vsync_cnt, 0);
  4547. atomic_set(&cmd_phys->underrun_cnt, 0);
  4548. }
  4549. }
  4550. mutex_unlock(&sde_enc->enc_lock);
  4551. return ret;
  4552. }
  4553. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4554. .mode_set = sde_encoder_virt_mode_set,
  4555. .disable = sde_encoder_virt_disable,
  4556. .enable = sde_encoder_virt_enable,
  4557. .atomic_check = sde_encoder_virt_atomic_check,
  4558. };
  4559. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4560. .destroy = sde_encoder_destroy,
  4561. .late_register = sde_encoder_late_register,
  4562. .early_unregister = sde_encoder_early_unregister,
  4563. };
  4564. struct drm_encoder *sde_encoder_init_with_ops(
  4565. struct drm_device *dev,
  4566. struct msm_display_info *disp_info,
  4567. const struct sde_encoder_ops *ops)
  4568. {
  4569. struct msm_drm_private *priv = dev->dev_private;
  4570. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4571. struct drm_encoder *drm_enc = NULL;
  4572. struct sde_encoder_virt *sde_enc = NULL;
  4573. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4574. char name[SDE_NAME_SIZE];
  4575. int ret = 0, i, intf_index = INTF_MAX;
  4576. struct sde_encoder_phys *phys = NULL;
  4577. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4578. if (!sde_enc) {
  4579. ret = -ENOMEM;
  4580. goto fail;
  4581. }
  4582. if (ops)
  4583. sde_enc->ops = *ops;
  4584. mutex_init(&sde_enc->enc_lock);
  4585. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4586. &drm_enc_mode);
  4587. if (ret)
  4588. goto fail;
  4589. sde_enc->cur_master = NULL;
  4590. spin_lock_init(&sde_enc->enc_spinlock);
  4591. mutex_init(&sde_enc->vblank_ctl_lock);
  4592. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4593. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4594. drm_enc = &sde_enc->base;
  4595. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4596. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4597. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI)
  4598. timer_setup(&sde_enc->vsync_event_timer,
  4599. sde_encoder_vsync_event_handler, 0);
  4600. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4601. phys = sde_enc->phys_encs[i];
  4602. if (!phys)
  4603. continue;
  4604. if (phys->ops.is_master && phys->ops.is_master(phys))
  4605. intf_index = phys->intf_idx - INTF_0;
  4606. }
  4607. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4608. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4609. disp_info->is_primary ? SDE_RSC_PRIMARY_DISP_CLIENT :
  4610. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4611. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4612. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4613. PTR_ERR(sde_enc->rsc_client));
  4614. sde_enc->rsc_client = NULL;
  4615. }
  4616. if (disp_info->curr_panel_mode == MSM_DISPLAY_CMD_MODE) {
  4617. ret = _sde_encoder_input_handler(sde_enc);
  4618. if (ret)
  4619. SDE_ERROR(
  4620. "input handler registration failed, rc = %d\n", ret);
  4621. }
  4622. mutex_init(&sde_enc->rc_lock);
  4623. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4624. sde_encoder_off_work);
  4625. sde_enc->vblank_enabled = false;
  4626. sde_enc->qdss_status = false;
  4627. kthread_init_work(&sde_enc->vsync_event_work,
  4628. sde_encoder_vsync_event_work_handler);
  4629. kthread_init_work(&sde_enc->input_event_work,
  4630. sde_encoder_input_event_work_handler);
  4631. kthread_init_work(&sde_enc->esd_trigger_work,
  4632. sde_encoder_esd_trigger_work_handler);
  4633. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4634. SDE_DEBUG_ENC(sde_enc, "created\n");
  4635. return drm_enc;
  4636. fail:
  4637. SDE_ERROR("failed to create encoder\n");
  4638. if (drm_enc)
  4639. sde_encoder_destroy(drm_enc);
  4640. return ERR_PTR(ret);
  4641. }
  4642. struct drm_encoder *sde_encoder_init(
  4643. struct drm_device *dev,
  4644. struct msm_display_info *disp_info)
  4645. {
  4646. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4647. }
  4648. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4649. enum msm_event_wait event)
  4650. {
  4651. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4652. struct sde_encoder_virt *sde_enc = NULL;
  4653. int i, ret = 0;
  4654. char atrace_buf[32];
  4655. if (!drm_enc) {
  4656. SDE_ERROR("invalid encoder\n");
  4657. return -EINVAL;
  4658. }
  4659. sde_enc = to_sde_encoder_virt(drm_enc);
  4660. SDE_DEBUG_ENC(sde_enc, "\n");
  4661. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4662. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4663. switch (event) {
  4664. case MSM_ENC_COMMIT_DONE:
  4665. fn_wait = phys->ops.wait_for_commit_done;
  4666. break;
  4667. case MSM_ENC_TX_COMPLETE:
  4668. fn_wait = phys->ops.wait_for_tx_complete;
  4669. break;
  4670. case MSM_ENC_VBLANK:
  4671. fn_wait = phys->ops.wait_for_vblank;
  4672. break;
  4673. case MSM_ENC_ACTIVE_REGION:
  4674. fn_wait = phys->ops.wait_for_active;
  4675. break;
  4676. default:
  4677. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4678. event);
  4679. return -EINVAL;
  4680. }
  4681. if (phys && fn_wait) {
  4682. snprintf(atrace_buf, sizeof(atrace_buf),
  4683. "wait_completion_event_%d", event);
  4684. SDE_ATRACE_BEGIN(atrace_buf);
  4685. ret = fn_wait(phys);
  4686. SDE_ATRACE_END(atrace_buf);
  4687. if (ret)
  4688. return ret;
  4689. }
  4690. }
  4691. return ret;
  4692. }
  4693. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4694. {
  4695. struct sde_encoder_virt *sde_enc;
  4696. if (!drm_enc) {
  4697. SDE_ERROR("invalid encoder\n");
  4698. return 0;
  4699. }
  4700. sde_enc = to_sde_encoder_virt(drm_enc);
  4701. return sde_enc->mode_info.frame_rate;
  4702. }
  4703. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4704. {
  4705. struct sde_encoder_virt *sde_enc = NULL;
  4706. int i;
  4707. if (!encoder) {
  4708. SDE_ERROR("invalid encoder\n");
  4709. return INTF_MODE_NONE;
  4710. }
  4711. sde_enc = to_sde_encoder_virt(encoder);
  4712. if (sde_enc->cur_master)
  4713. return sde_enc->cur_master->intf_mode;
  4714. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4715. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4716. if (phys)
  4717. return phys->intf_mode;
  4718. }
  4719. return INTF_MODE_NONE;
  4720. }
  4721. static void _sde_encoder_cache_hw_res_cont_splash(
  4722. struct drm_encoder *encoder,
  4723. struct sde_kms *sde_kms)
  4724. {
  4725. int i, idx;
  4726. struct sde_encoder_virt *sde_enc;
  4727. struct sde_encoder_phys *phys_enc;
  4728. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4729. sde_enc = to_sde_encoder_virt(encoder);
  4730. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4731. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4732. sde_enc->hw_pp[i] = NULL;
  4733. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4734. break;
  4735. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4736. }
  4737. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4738. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4739. sde_enc->hw_dsc[i] = NULL;
  4740. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4741. break;
  4742. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4743. }
  4744. /*
  4745. * If we have multiple phys encoders with one controller, make
  4746. * sure to populate the controller pointer in both phys encoders.
  4747. */
  4748. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4749. phys_enc = sde_enc->phys_encs[idx];
  4750. phys_enc->hw_ctl = NULL;
  4751. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4752. SDE_HW_BLK_CTL);
  4753. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4754. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4755. phys_enc->hw_ctl =
  4756. (struct sde_hw_ctl *) ctl_iter.hw;
  4757. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4758. phys_enc->intf_idx, phys_enc->hw_ctl);
  4759. }
  4760. }
  4761. }
  4762. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4763. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4764. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4765. phys->hw_intf = NULL;
  4766. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4767. break;
  4768. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4769. }
  4770. }
  4771. /**
  4772. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4773. * device bootup when cont_splash is enabled
  4774. * @drm_enc: Pointer to drm encoder structure
  4775. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4776. * @enable: boolean indicates enable or displae state of splash
  4777. * @Return: true if successful in updating the encoder structure
  4778. */
  4779. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4780. struct sde_splash_display *splash_display, bool enable)
  4781. {
  4782. struct sde_encoder_virt *sde_enc;
  4783. struct msm_drm_private *priv;
  4784. struct sde_kms *sde_kms;
  4785. struct drm_connector *conn = NULL;
  4786. struct sde_connector *sde_conn = NULL;
  4787. struct sde_connector_state *sde_conn_state = NULL;
  4788. struct drm_display_mode *drm_mode = NULL;
  4789. struct sde_encoder_phys *phys_enc;
  4790. int ret = 0, i;
  4791. if (!encoder) {
  4792. SDE_ERROR("invalid drm enc\n");
  4793. return -EINVAL;
  4794. }
  4795. if (!encoder->dev || !encoder->dev->dev_private) {
  4796. SDE_ERROR("drm device invalid\n");
  4797. return -EINVAL;
  4798. }
  4799. priv = encoder->dev->dev_private;
  4800. if (!priv->kms) {
  4801. SDE_ERROR("invalid kms\n");
  4802. return -EINVAL;
  4803. }
  4804. sde_kms = to_sde_kms(priv->kms);
  4805. sde_enc = to_sde_encoder_virt(encoder);
  4806. if (!priv->num_connectors) {
  4807. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4808. return -EINVAL;
  4809. }
  4810. SDE_DEBUG_ENC(sde_enc,
  4811. "num of connectors: %d\n", priv->num_connectors);
  4812. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4813. if (!enable) {
  4814. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4815. phys_enc = sde_enc->phys_encs[i];
  4816. if (phys_enc)
  4817. phys_enc->cont_splash_enabled = false;
  4818. }
  4819. return ret;
  4820. }
  4821. if (!splash_display) {
  4822. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4823. return -EINVAL;
  4824. }
  4825. for (i = 0; i < priv->num_connectors; i++) {
  4826. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4827. priv->connectors[i]->base.id);
  4828. sde_conn = to_sde_connector(priv->connectors[i]);
  4829. if (!sde_conn->encoder) {
  4830. SDE_DEBUG_ENC(sde_enc,
  4831. "encoder not attached to connector\n");
  4832. continue;
  4833. }
  4834. if (sde_conn->encoder->base.id
  4835. == encoder->base.id) {
  4836. conn = (priv->connectors[i]);
  4837. break;
  4838. }
  4839. }
  4840. if (!conn || !conn->state) {
  4841. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4842. return -EINVAL;
  4843. }
  4844. sde_conn_state = to_sde_connector_state(conn->state);
  4845. if (!sde_conn->ops.get_mode_info) {
  4846. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4847. return -EINVAL;
  4848. }
  4849. ret = sde_conn->ops.get_mode_info(&sde_conn->base,
  4850. &encoder->crtc->state->adjusted_mode,
  4851. &sde_conn_state->mode_info,
  4852. sde_kms->catalog->max_mixer_width,
  4853. sde_conn->display);
  4854. if (ret) {
  4855. SDE_ERROR_ENC(sde_enc,
  4856. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4857. return ret;
  4858. }
  4859. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4860. conn->state, false);
  4861. if (ret) {
  4862. SDE_ERROR_ENC(sde_enc,
  4863. "failed to reserve hw resources, %d\n", ret);
  4864. return ret;
  4865. }
  4866. if (sde_conn->encoder) {
  4867. conn->state->best_encoder = sde_conn->encoder;
  4868. SDE_DEBUG_ENC(sde_enc,
  4869. "configured cstate->best_encoder to ID = %d\n",
  4870. conn->state->best_encoder->base.id);
  4871. } else {
  4872. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4873. conn->base.id);
  4874. }
  4875. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4876. sde_connector_get_topology_name(conn));
  4877. drm_mode = &encoder->crtc->state->adjusted_mode;
  4878. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4879. drm_mode->hdisplay, drm_mode->vdisplay);
  4880. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4881. if (encoder->bridge) {
  4882. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4883. /*
  4884. * For cont-splash use case, we update the mode
  4885. * configurations manually. This will skip the
  4886. * usually mode set call when actual frame is
  4887. * pushed from framework. The bridge needs to
  4888. * be updated with the current drm mode by
  4889. * calling the bridge mode set ops.
  4890. */
  4891. if (encoder->bridge->funcs) {
  4892. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4893. encoder->bridge->funcs->mode_set(encoder->bridge,
  4894. drm_mode, drm_mode);
  4895. }
  4896. } else {
  4897. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4898. }
  4899. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4900. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4901. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4902. if (!phys) {
  4903. SDE_ERROR_ENC(sde_enc,
  4904. "phys encoders not initialized\n");
  4905. return -EINVAL;
  4906. }
  4907. /* update connector for master and slave phys encoders */
  4908. phys->connector = conn;
  4909. phys->cont_splash_enabled = true;
  4910. phys->cont_splash_single_flush =
  4911. splash_display->single_flush_en;
  4912. phys->hw_pp = sde_enc->hw_pp[i];
  4913. if (phys->ops.cont_splash_mode_set)
  4914. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4915. if (phys->ops.is_master && phys->ops.is_master(phys))
  4916. sde_enc->cur_master = phys;
  4917. }
  4918. return ret;
  4919. }
  4920. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4921. bool skip_pre_kickoff)
  4922. {
  4923. struct msm_drm_thread *event_thread = NULL;
  4924. struct msm_drm_private *priv = NULL;
  4925. struct sde_encoder_virt *sde_enc = NULL;
  4926. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4927. SDE_ERROR("invalid parameters\n");
  4928. return -EINVAL;
  4929. }
  4930. priv = enc->dev->dev_private;
  4931. sde_enc = to_sde_encoder_virt(enc);
  4932. if (!sde_enc->crtc || (sde_enc->crtc->index
  4933. >= ARRAY_SIZE(priv->event_thread))) {
  4934. SDE_DEBUG_ENC(sde_enc,
  4935. "invalid cached CRTC: %d or crtc index: %d\n",
  4936. sde_enc->crtc == NULL,
  4937. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4938. return -EINVAL;
  4939. }
  4940. SDE_EVT32_VERBOSE(DRMID(enc));
  4941. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4942. if (!skip_pre_kickoff) {
  4943. kthread_queue_work(&event_thread->worker,
  4944. &sde_enc->esd_trigger_work);
  4945. kthread_flush_work(&sde_enc->esd_trigger_work);
  4946. }
  4947. /**
  4948. * panel may stop generating te signal (vsync) during esd failure. rsc
  4949. * hardware may hang without vsync. Avoid rsc hang by generating the
  4950. * vsync from watchdog timer instead of panel.
  4951. */
  4952. _sde_encoder_switch_to_watchdog_vsync(enc);
  4953. if (!skip_pre_kickoff)
  4954. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4955. return 0;
  4956. }
  4957. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4958. {
  4959. struct sde_encoder_virt *sde_enc;
  4960. if (!encoder) {
  4961. SDE_ERROR("invalid drm enc\n");
  4962. return false;
  4963. }
  4964. sde_enc = to_sde_encoder_virt(encoder);
  4965. return sde_enc->recovery_events_enabled;
  4966. }
  4967. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4968. bool enabled)
  4969. {
  4970. struct sde_encoder_virt *sde_enc;
  4971. if (!encoder) {
  4972. SDE_ERROR("invalid drm enc\n");
  4973. return;
  4974. }
  4975. sde_enc = to_sde_encoder_virt(encoder);
  4976. sde_enc->recovery_events_enabled = enabled;
  4977. }