dsi_ctrl.c 105 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/of_device.h>
  6. #include <linux/err.h>
  7. #include <linux/regulator/consumer.h>
  8. #include <linux/clk.h>
  9. #include <linux/of_irq.h>
  10. #include <video/mipi_display.h>
  11. #include "msm_drv.h"
  12. #include "msm_kms.h"
  13. #include "msm_mmu.h"
  14. #include "dsi_ctrl.h"
  15. #include "dsi_ctrl_hw.h"
  16. #include "dsi_clk.h"
  17. #include "dsi_pwr.h"
  18. #include "dsi_catalog.h"
  19. #include "dsi_panel.h"
  20. #include "sde_dbg.h"
  21. #define DSI_CTRL_DEFAULT_LABEL "MDSS DSI CTRL"
  22. #define DSI_CTRL_TX_TO_MS 200
  23. #define TO_ON_OFF(x) ((x) ? "ON" : "OFF")
  24. #define CEIL(x, y) (((x) + ((y)-1)) / (y))
  25. #define TICKS_IN_MICRO_SECOND 1000000
  26. #define DSI_CTRL_DEBUG(c, fmt, ...) DRM_DEV_DEBUG(NULL, "[msm-dsi-debug]: %s: "\
  27. fmt, c ? c->name : "inv", ##__VA_ARGS__)
  28. #define DSI_CTRL_ERR(c, fmt, ...) DRM_DEV_ERROR(NULL, "[msm-dsi-error]: %s: "\
  29. fmt, c ? c->name : "inv", ##__VA_ARGS__)
  30. #define DSI_CTRL_INFO(c, fmt, ...) DRM_DEV_INFO(NULL, "[msm-dsi-info]: %s: "\
  31. fmt, c->name, ##__VA_ARGS__)
  32. #define DSI_CTRL_WARN(c, fmt, ...) DRM_WARN("[msm-dsi-warn]: %s: " fmt,\
  33. c ? c->name : "inv", ##__VA_ARGS__)
  34. struct dsi_ctrl_list_item {
  35. struct dsi_ctrl *ctrl;
  36. struct list_head list;
  37. };
  38. static LIST_HEAD(dsi_ctrl_list);
  39. static DEFINE_MUTEX(dsi_ctrl_list_lock);
  40. static const enum dsi_ctrl_version dsi_ctrl_v1_4 = DSI_CTRL_VERSION_1_4;
  41. static const enum dsi_ctrl_version dsi_ctrl_v2_0 = DSI_CTRL_VERSION_2_0;
  42. static const enum dsi_ctrl_version dsi_ctrl_v2_2 = DSI_CTRL_VERSION_2_2;
  43. static const enum dsi_ctrl_version dsi_ctrl_v2_3 = DSI_CTRL_VERSION_2_3;
  44. static const enum dsi_ctrl_version dsi_ctrl_v2_4 = DSI_CTRL_VERSION_2_4;
  45. static const enum dsi_ctrl_version dsi_ctrl_v2_5 = DSI_CTRL_VERSION_2_5;
  46. static const enum dsi_ctrl_version dsi_ctrl_v2_6 = DSI_CTRL_VERSION_2_6;
  47. static const struct of_device_id msm_dsi_of_match[] = {
  48. {
  49. .compatible = "qcom,dsi-ctrl-hw-v1.4",
  50. .data = &dsi_ctrl_v1_4,
  51. },
  52. {
  53. .compatible = "qcom,dsi-ctrl-hw-v2.0",
  54. .data = &dsi_ctrl_v2_0,
  55. },
  56. {
  57. .compatible = "qcom,dsi-ctrl-hw-v2.2",
  58. .data = &dsi_ctrl_v2_2,
  59. },
  60. {
  61. .compatible = "qcom,dsi-ctrl-hw-v2.3",
  62. .data = &dsi_ctrl_v2_3,
  63. },
  64. {
  65. .compatible = "qcom,dsi-ctrl-hw-v2.4",
  66. .data = &dsi_ctrl_v2_4,
  67. },
  68. {
  69. .compatible = "qcom,dsi-ctrl-hw-v2.5",
  70. .data = &dsi_ctrl_v2_5,
  71. },
  72. {
  73. .compatible = "qcom,dsi-ctrl-hw-v2.6",
  74. .data = &dsi_ctrl_v2_6,
  75. },
  76. {}
  77. };
  78. #ifdef CONFIG_DEBUG_FS
  79. static ssize_t debugfs_state_info_read(struct file *file,
  80. char __user *buff,
  81. size_t count,
  82. loff_t *ppos)
  83. {
  84. struct dsi_ctrl *dsi_ctrl = file->private_data;
  85. char *buf;
  86. u32 len = 0;
  87. if (!dsi_ctrl)
  88. return -ENODEV;
  89. if (*ppos)
  90. return 0;
  91. buf = kzalloc(SZ_4K, GFP_KERNEL);
  92. if (!buf)
  93. return -ENOMEM;
  94. /* Dump current state */
  95. len += snprintf((buf + len), (SZ_4K - len), "Current State:\n");
  96. len += snprintf((buf + len), (SZ_4K - len),
  97. "\tCTRL_ENGINE = %s\n",
  98. TO_ON_OFF(dsi_ctrl->current_state.controller_state));
  99. len += snprintf((buf + len), (SZ_4K - len),
  100. "\tVIDEO_ENGINE = %s\n\tCOMMAND_ENGINE = %s\n",
  101. TO_ON_OFF(dsi_ctrl->current_state.vid_engine_state),
  102. TO_ON_OFF(dsi_ctrl->current_state.cmd_engine_state));
  103. /* Dump clock information */
  104. len += snprintf((buf + len), (SZ_4K - len), "\nClock Info:\n");
  105. len += snprintf((buf + len), (SZ_4K - len),
  106. "\tBYTE_CLK = %u, PIXEL_CLK = %u, ESC_CLK = %u\n",
  107. dsi_ctrl->clk_freq.byte_clk_rate,
  108. dsi_ctrl->clk_freq.pix_clk_rate,
  109. dsi_ctrl->clk_freq.esc_clk_rate);
  110. if (len > count)
  111. len = count;
  112. len = min_t(size_t, len, SZ_4K);
  113. if (copy_to_user(buff, buf, len)) {
  114. kfree(buf);
  115. return -EFAULT;
  116. }
  117. *ppos += len;
  118. kfree(buf);
  119. return len;
  120. }
  121. static ssize_t debugfs_reg_dump_read(struct file *file,
  122. char __user *buff,
  123. size_t count,
  124. loff_t *ppos)
  125. {
  126. struct dsi_ctrl *dsi_ctrl = file->private_data;
  127. char *buf;
  128. u32 len = 0;
  129. struct dsi_clk_ctrl_info clk_info;
  130. int rc = 0;
  131. if (!dsi_ctrl)
  132. return -ENODEV;
  133. if (*ppos)
  134. return 0;
  135. buf = kzalloc(SZ_4K, GFP_KERNEL);
  136. if (!buf)
  137. return -ENOMEM;
  138. clk_info.client = DSI_CLK_REQ_DSI_CLIENT;
  139. clk_info.clk_type = DSI_CORE_CLK;
  140. clk_info.clk_state = DSI_CLK_ON;
  141. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  142. if (rc) {
  143. DSI_CTRL_ERR(dsi_ctrl, "failed to enable DSI core clocks\n");
  144. kfree(buf);
  145. return rc;
  146. }
  147. if (dsi_ctrl->hw.ops.reg_dump_to_buffer)
  148. len = dsi_ctrl->hw.ops.reg_dump_to_buffer(&dsi_ctrl->hw,
  149. buf, SZ_4K);
  150. clk_info.clk_state = DSI_CLK_OFF;
  151. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  152. if (rc) {
  153. DSI_CTRL_ERR(dsi_ctrl, "failed to disable DSI core clocks\n");
  154. kfree(buf);
  155. return rc;
  156. }
  157. if (len > count)
  158. len = count;
  159. len = min_t(size_t, len, SZ_4K);
  160. if (copy_to_user(buff, buf, len)) {
  161. kfree(buf);
  162. return -EFAULT;
  163. }
  164. *ppos += len;
  165. kfree(buf);
  166. return len;
  167. }
  168. static ssize_t debugfs_line_count_read(struct file *file,
  169. char __user *user_buf,
  170. size_t user_len,
  171. loff_t *ppos)
  172. {
  173. struct dsi_ctrl *dsi_ctrl = file->private_data;
  174. char *buf;
  175. int rc = 0;
  176. u32 len = 0;
  177. size_t max_len = min_t(size_t, user_len, SZ_4K);
  178. if (!dsi_ctrl)
  179. return -ENODEV;
  180. if (*ppos)
  181. return 0;
  182. buf = kzalloc(max_len, GFP_KERNEL);
  183. if (ZERO_OR_NULL_PTR(buf))
  184. return -ENOMEM;
  185. mutex_lock(&dsi_ctrl->ctrl_lock);
  186. len += scnprintf(buf, max_len, "Command triggered at line: %04x\n",
  187. dsi_ctrl->cmd_trigger_line);
  188. len += scnprintf((buf + len), max_len - len,
  189. "Command triggered at frame: %04x\n",
  190. dsi_ctrl->cmd_trigger_frame);
  191. len += scnprintf((buf + len), max_len - len,
  192. "Command successful at line: %04x\n",
  193. dsi_ctrl->cmd_success_line);
  194. len += scnprintf((buf + len), max_len - len,
  195. "Command successful at frame: %04x\n",
  196. dsi_ctrl->cmd_success_frame);
  197. mutex_unlock(&dsi_ctrl->ctrl_lock);
  198. if (len > max_len)
  199. len = max_len;
  200. if (copy_to_user(user_buf, buf, len)) {
  201. rc = -EFAULT;
  202. goto error;
  203. }
  204. *ppos += len;
  205. error:
  206. kfree(buf);
  207. return len;
  208. }
  209. static const struct file_operations state_info_fops = {
  210. .open = simple_open,
  211. .read = debugfs_state_info_read,
  212. };
  213. static const struct file_operations reg_dump_fops = {
  214. .open = simple_open,
  215. .read = debugfs_reg_dump_read,
  216. };
  217. static const struct file_operations cmd_dma_stats_fops = {
  218. .open = simple_open,
  219. .read = debugfs_line_count_read,
  220. };
  221. static int dsi_ctrl_debugfs_init(struct dsi_ctrl *dsi_ctrl,
  222. struct dentry *parent)
  223. {
  224. int rc = 0;
  225. struct dentry *dir, *state_file, *reg_dump, *cmd_dma_logs;
  226. if (!dsi_ctrl || !parent) {
  227. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  228. return -EINVAL;
  229. }
  230. dir = debugfs_create_dir(dsi_ctrl->name, parent);
  231. if (IS_ERR_OR_NULL(dir)) {
  232. rc = PTR_ERR(dir);
  233. DSI_CTRL_ERR(dsi_ctrl, "debugfs create dir failed, rc=%d\n",
  234. rc);
  235. goto error;
  236. }
  237. state_file = debugfs_create_file("state_info",
  238. 0444,
  239. dir,
  240. dsi_ctrl,
  241. &state_info_fops);
  242. if (IS_ERR_OR_NULL(state_file)) {
  243. rc = PTR_ERR(state_file);
  244. DSI_CTRL_ERR(dsi_ctrl, "state file failed, rc=%d\n", rc);
  245. goto error_remove_dir;
  246. }
  247. reg_dump = debugfs_create_file("reg_dump",
  248. 0444,
  249. dir,
  250. dsi_ctrl,
  251. &reg_dump_fops);
  252. if (IS_ERR_OR_NULL(reg_dump)) {
  253. rc = PTR_ERR(reg_dump);
  254. DSI_CTRL_ERR(dsi_ctrl, "reg dump file failed, rc=%d\n", rc);
  255. goto error_remove_dir;
  256. }
  257. cmd_dma_logs = debugfs_create_bool("enable_cmd_dma_stats",
  258. 0600,
  259. dir,
  260. &dsi_ctrl->enable_cmd_dma_stats);
  261. if (IS_ERR_OR_NULL(cmd_dma_logs)) {
  262. rc = PTR_ERR(cmd_dma_logs);
  263. DSI_CTRL_ERR(dsi_ctrl,
  264. "enable cmd dma stats failed, rc=%d\n",
  265. rc);
  266. goto error_remove_dir;
  267. }
  268. cmd_dma_logs = debugfs_create_file("cmd_dma_stats",
  269. 0444,
  270. dir,
  271. dsi_ctrl,
  272. &cmd_dma_stats_fops);
  273. if (IS_ERR_OR_NULL(cmd_dma_logs)) {
  274. rc = PTR_ERR(cmd_dma_logs);
  275. DSI_CTRL_ERR(dsi_ctrl, "Line count file failed, rc=%d\n",
  276. rc);
  277. goto error_remove_dir;
  278. }
  279. dsi_ctrl->debugfs_root = dir;
  280. return rc;
  281. error_remove_dir:
  282. debugfs_remove(dir);
  283. error:
  284. return rc;
  285. }
  286. static int dsi_ctrl_debugfs_deinit(struct dsi_ctrl *dsi_ctrl)
  287. {
  288. if (dsi_ctrl->debugfs_root) {
  289. debugfs_remove(dsi_ctrl->debugfs_root);
  290. dsi_ctrl->debugfs_root = NULL;
  291. }
  292. return 0;
  293. }
  294. #else
  295. static int dsi_ctrl_debugfs_init(struct dsi_ctrl *dsi_ctrl, struct dentry *parent)
  296. {
  297. return 0;
  298. }
  299. static int dsi_ctrl_debugfs_deinit(struct dsi_ctrl *dsi_ctrl)
  300. {
  301. return 0;
  302. }
  303. #endif /* CONFIG_DEBUG_FS */
  304. static inline struct msm_gem_address_space*
  305. dsi_ctrl_get_aspace(struct dsi_ctrl *dsi_ctrl,
  306. int domain)
  307. {
  308. if (!dsi_ctrl || !dsi_ctrl->drm_dev)
  309. return NULL;
  310. return msm_gem_smmu_address_space_get(dsi_ctrl->drm_dev, domain);
  311. }
  312. static void dsi_ctrl_flush_cmd_dma_queue(struct dsi_ctrl *dsi_ctrl)
  313. {
  314. /*
  315. * If a command is triggered right after another command,
  316. * check if the previous command transfer is completed. If
  317. * transfer is done, cancel any work that has been
  318. * queued. Otherwise wait till the work is scheduled and
  319. * completed before triggering the next command by
  320. * flushing the workqueue.
  321. */
  322. if (atomic_read(&dsi_ctrl->dma_irq_trig)) {
  323. cancel_work_sync(&dsi_ctrl->dma_cmd_wait);
  324. } else {
  325. flush_workqueue(dsi_ctrl->dma_cmd_workq);
  326. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2);
  327. }
  328. }
  329. static void dsi_ctrl_dma_cmd_wait_for_done(struct work_struct *work)
  330. {
  331. int ret = 0;
  332. struct dsi_ctrl *dsi_ctrl = NULL;
  333. u32 status;
  334. u32 mask = DSI_CMD_MODE_DMA_DONE;
  335. struct dsi_ctrl_hw_ops dsi_hw_ops;
  336. dsi_ctrl = container_of(work, struct dsi_ctrl, dma_cmd_wait);
  337. dsi_hw_ops = dsi_ctrl->hw.ops;
  338. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY);
  339. /*
  340. * This atomic state will be set if ISR has been triggered,
  341. * so the wait is not needed.
  342. */
  343. if (atomic_read(&dsi_ctrl->dma_irq_trig))
  344. goto done;
  345. ret = wait_for_completion_timeout(
  346. &dsi_ctrl->irq_info.cmd_dma_done,
  347. msecs_to_jiffies(DSI_CTRL_TX_TO_MS));
  348. if (ret == 0 && !atomic_read(&dsi_ctrl->dma_irq_trig)) {
  349. status = dsi_hw_ops.get_interrupt_status(&dsi_ctrl->hw);
  350. if (status & mask) {
  351. status |= (DSI_CMD_MODE_DMA_DONE | DSI_BTA_DONE);
  352. dsi_hw_ops.clear_interrupt_status(&dsi_ctrl->hw,
  353. status);
  354. DSI_CTRL_WARN(dsi_ctrl,
  355. "dma_tx done but irq not triggered\n");
  356. } else {
  357. DSI_CTRL_ERR(dsi_ctrl,
  358. "Command transfer failed\n");
  359. }
  360. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  361. DSI_SINT_CMD_MODE_DMA_DONE);
  362. }
  363. done:
  364. dsi_ctrl->dma_wait_queued = false;
  365. }
  366. static int dsi_ctrl_check_state(struct dsi_ctrl *dsi_ctrl,
  367. enum dsi_ctrl_driver_ops op,
  368. u32 op_state)
  369. {
  370. int rc = 0;
  371. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  372. SDE_EVT32(dsi_ctrl->cell_index, op, op_state);
  373. switch (op) {
  374. case DSI_CTRL_OP_POWER_STATE_CHANGE:
  375. if (state->power_state == op_state) {
  376. DSI_CTRL_ERR(dsi_ctrl, "No change in state, pwr_state=%d\n",
  377. op_state);
  378. rc = -EINVAL;
  379. } else if (state->power_state == DSI_CTRL_POWER_VREG_ON) {
  380. if (state->vid_engine_state == DSI_CTRL_ENGINE_ON) {
  381. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  382. op_state,
  383. state->vid_engine_state);
  384. rc = -EINVAL;
  385. }
  386. }
  387. break;
  388. case DSI_CTRL_OP_CMD_ENGINE:
  389. if (state->cmd_engine_state == op_state) {
  390. DSI_CTRL_ERR(dsi_ctrl, "No change in state, cmd_state=%d\n",
  391. op_state);
  392. rc = -EINVAL;
  393. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  394. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  395. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  396. op,
  397. state->power_state,
  398. state->controller_state);
  399. rc = -EINVAL;
  400. }
  401. break;
  402. case DSI_CTRL_OP_VID_ENGINE:
  403. if (state->vid_engine_state == op_state) {
  404. DSI_CTRL_ERR(dsi_ctrl, "No change in state, cmd_state=%d\n",
  405. op_state);
  406. rc = -EINVAL;
  407. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  408. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  409. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  410. op,
  411. state->power_state,
  412. state->controller_state);
  413. rc = -EINVAL;
  414. }
  415. break;
  416. case DSI_CTRL_OP_HOST_ENGINE:
  417. if (state->controller_state == op_state) {
  418. DSI_CTRL_ERR(dsi_ctrl, "No change in state, ctrl_state=%d\n",
  419. op_state);
  420. rc = -EINVAL;
  421. } else if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  422. DSI_CTRL_ERR(dsi_ctrl, "State error (link is off): op=%d:, %d\n",
  423. op_state,
  424. state->power_state);
  425. rc = -EINVAL;
  426. } else if ((op_state == DSI_CTRL_ENGINE_OFF) &&
  427. ((state->cmd_engine_state != DSI_CTRL_ENGINE_OFF) ||
  428. (state->vid_engine_state != DSI_CTRL_ENGINE_OFF))) {
  429. DSI_CTRL_ERR(dsi_ctrl, "State error (eng on): op=%d: %d, %d\n",
  430. op_state,
  431. state->cmd_engine_state,
  432. state->vid_engine_state);
  433. rc = -EINVAL;
  434. }
  435. break;
  436. case DSI_CTRL_OP_CMD_TX:
  437. if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  438. (!state->host_initialized) ||
  439. (state->cmd_engine_state != DSI_CTRL_ENGINE_ON)) {
  440. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d, %d\n",
  441. op,
  442. state->power_state,
  443. state->host_initialized,
  444. state->cmd_engine_state);
  445. rc = -EINVAL;
  446. }
  447. break;
  448. case DSI_CTRL_OP_HOST_INIT:
  449. if (state->host_initialized == op_state) {
  450. DSI_CTRL_ERR(dsi_ctrl, "No change in state, host_init=%d\n",
  451. op_state);
  452. rc = -EINVAL;
  453. } else if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  454. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  455. op, state->power_state);
  456. rc = -EINVAL;
  457. }
  458. break;
  459. case DSI_CTRL_OP_TPG:
  460. if (state->tpg_enabled == op_state) {
  461. DSI_CTRL_ERR(dsi_ctrl, "No change in state, tpg_enabled=%d\n",
  462. op_state);
  463. rc = -EINVAL;
  464. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  465. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  466. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  467. op,
  468. state->power_state,
  469. state->controller_state);
  470. rc = -EINVAL;
  471. }
  472. break;
  473. case DSI_CTRL_OP_PHY_SW_RESET:
  474. if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  475. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  476. op, state->power_state);
  477. rc = -EINVAL;
  478. }
  479. break;
  480. case DSI_CTRL_OP_ASYNC_TIMING:
  481. if (state->vid_engine_state != op_state) {
  482. DSI_CTRL_ERR(dsi_ctrl, "Unexpected engine state vid_state=%d\n",
  483. op_state);
  484. rc = -EINVAL;
  485. }
  486. break;
  487. default:
  488. rc = -ENOTSUPP;
  489. break;
  490. }
  491. return rc;
  492. }
  493. bool dsi_ctrl_validate_host_state(struct dsi_ctrl *dsi_ctrl)
  494. {
  495. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  496. if (!state) {
  497. DSI_CTRL_ERR(dsi_ctrl, "Invalid host state for DSI controller\n");
  498. return -EINVAL;
  499. }
  500. if (!state->host_initialized)
  501. return false;
  502. return true;
  503. }
  504. static void dsi_ctrl_update_state(struct dsi_ctrl *dsi_ctrl,
  505. enum dsi_ctrl_driver_ops op,
  506. u32 op_state)
  507. {
  508. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  509. switch (op) {
  510. case DSI_CTRL_OP_POWER_STATE_CHANGE:
  511. state->power_state = op_state;
  512. break;
  513. case DSI_CTRL_OP_CMD_ENGINE:
  514. state->cmd_engine_state = op_state;
  515. break;
  516. case DSI_CTRL_OP_VID_ENGINE:
  517. state->vid_engine_state = op_state;
  518. break;
  519. case DSI_CTRL_OP_HOST_ENGINE:
  520. state->controller_state = op_state;
  521. break;
  522. case DSI_CTRL_OP_HOST_INIT:
  523. state->host_initialized = (op_state == 1) ? true : false;
  524. break;
  525. case DSI_CTRL_OP_TPG:
  526. state->tpg_enabled = (op_state == 1) ? true : false;
  527. break;
  528. case DSI_CTRL_OP_CMD_TX:
  529. case DSI_CTRL_OP_PHY_SW_RESET:
  530. default:
  531. break;
  532. }
  533. }
  534. static int dsi_ctrl_init_regmap(struct platform_device *pdev,
  535. struct dsi_ctrl *ctrl)
  536. {
  537. int rc = 0;
  538. void __iomem *ptr;
  539. ptr = msm_ioremap(pdev, "dsi_ctrl", ctrl->name);
  540. if (IS_ERR(ptr)) {
  541. rc = PTR_ERR(ptr);
  542. return rc;
  543. }
  544. ctrl->hw.base = ptr;
  545. DSI_CTRL_DEBUG(ctrl, "map dsi_ctrl registers to %pK\n", ctrl->hw.base);
  546. switch (ctrl->version) {
  547. case DSI_CTRL_VERSION_1_4:
  548. case DSI_CTRL_VERSION_2_0:
  549. ptr = msm_ioremap(pdev, "mmss_misc", ctrl->name);
  550. if (IS_ERR(ptr)) {
  551. DSI_CTRL_ERR(ctrl, "mmss_misc base address not found\n");
  552. rc = PTR_ERR(ptr);
  553. return rc;
  554. }
  555. ctrl->hw.mmss_misc_base = ptr;
  556. ctrl->hw.disp_cc_base = NULL;
  557. ctrl->hw.mdp_intf_base = NULL;
  558. break;
  559. case DSI_CTRL_VERSION_2_2:
  560. case DSI_CTRL_VERSION_2_3:
  561. case DSI_CTRL_VERSION_2_4:
  562. case DSI_CTRL_VERSION_2_5:
  563. case DSI_CTRL_VERSION_2_6:
  564. ptr = msm_ioremap(pdev, "disp_cc_base", ctrl->name);
  565. if (IS_ERR(ptr)) {
  566. DSI_CTRL_ERR(ctrl, "disp_cc base address not found for\n");
  567. rc = PTR_ERR(ptr);
  568. return rc;
  569. }
  570. ctrl->hw.disp_cc_base = ptr;
  571. ctrl->hw.mmss_misc_base = NULL;
  572. ptr = msm_ioremap(pdev, "mdp_intf_base", ctrl->name);
  573. if (!IS_ERR(ptr))
  574. ctrl->hw.mdp_intf_base = ptr;
  575. break;
  576. default:
  577. break;
  578. }
  579. return rc;
  580. }
  581. static int dsi_ctrl_clocks_deinit(struct dsi_ctrl *ctrl)
  582. {
  583. struct dsi_core_clk_info *core = &ctrl->clk_info.core_clks;
  584. struct dsi_link_lp_clk_info *lp_link = &ctrl->clk_info.lp_link_clks;
  585. struct dsi_link_hs_clk_info *hs_link = &ctrl->clk_info.hs_link_clks;
  586. struct dsi_clk_link_set *rcg = &ctrl->clk_info.rcg_clks;
  587. if (core->mdp_core_clk)
  588. devm_clk_put(&ctrl->pdev->dev, core->mdp_core_clk);
  589. if (core->iface_clk)
  590. devm_clk_put(&ctrl->pdev->dev, core->iface_clk);
  591. if (core->core_mmss_clk)
  592. devm_clk_put(&ctrl->pdev->dev, core->core_mmss_clk);
  593. if (core->bus_clk)
  594. devm_clk_put(&ctrl->pdev->dev, core->bus_clk);
  595. if (core->mnoc_clk)
  596. devm_clk_put(&ctrl->pdev->dev, core->mnoc_clk);
  597. memset(core, 0x0, sizeof(*core));
  598. if (hs_link->byte_clk)
  599. devm_clk_put(&ctrl->pdev->dev, hs_link->byte_clk);
  600. if (hs_link->pixel_clk)
  601. devm_clk_put(&ctrl->pdev->dev, hs_link->pixel_clk);
  602. if (lp_link->esc_clk)
  603. devm_clk_put(&ctrl->pdev->dev, lp_link->esc_clk);
  604. if (hs_link->byte_intf_clk)
  605. devm_clk_put(&ctrl->pdev->dev, hs_link->byte_intf_clk);
  606. memset(hs_link, 0x0, sizeof(*hs_link));
  607. memset(lp_link, 0x0, sizeof(*lp_link));
  608. if (rcg->byte_clk)
  609. devm_clk_put(&ctrl->pdev->dev, rcg->byte_clk);
  610. if (rcg->pixel_clk)
  611. devm_clk_put(&ctrl->pdev->dev, rcg->pixel_clk);
  612. memset(rcg, 0x0, sizeof(*rcg));
  613. return 0;
  614. }
  615. static int dsi_ctrl_clocks_init(struct platform_device *pdev,
  616. struct dsi_ctrl *ctrl)
  617. {
  618. int rc = 0;
  619. struct dsi_core_clk_info *core = &ctrl->clk_info.core_clks;
  620. struct dsi_link_lp_clk_info *lp_link = &ctrl->clk_info.lp_link_clks;
  621. struct dsi_link_hs_clk_info *hs_link = &ctrl->clk_info.hs_link_clks;
  622. struct dsi_clk_link_set *rcg = &ctrl->clk_info.rcg_clks;
  623. struct dsi_clk_link_set *xo = &ctrl->clk_info.xo_clk;
  624. core->mdp_core_clk = devm_clk_get(&pdev->dev, "mdp_core_clk");
  625. if (IS_ERR(core->mdp_core_clk)) {
  626. core->mdp_core_clk = NULL;
  627. DSI_CTRL_DEBUG(ctrl, "failed to get mdp_core_clk, rc=%d\n", rc);
  628. }
  629. core->iface_clk = devm_clk_get(&pdev->dev, "iface_clk");
  630. if (IS_ERR(core->iface_clk)) {
  631. core->iface_clk = NULL;
  632. DSI_CTRL_DEBUG(ctrl, "failed to get iface_clk, rc=%d\n", rc);
  633. }
  634. core->core_mmss_clk = devm_clk_get(&pdev->dev, "core_mmss_clk");
  635. if (IS_ERR(core->core_mmss_clk)) {
  636. core->core_mmss_clk = NULL;
  637. DSI_CTRL_DEBUG(ctrl, "failed to get core_mmss_clk, rc=%d\n",
  638. rc);
  639. }
  640. core->bus_clk = devm_clk_get(&pdev->dev, "bus_clk");
  641. if (IS_ERR(core->bus_clk)) {
  642. core->bus_clk = NULL;
  643. DSI_CTRL_DEBUG(ctrl, "failed to get bus_clk, rc=%d\n", rc);
  644. }
  645. core->mnoc_clk = devm_clk_get(&pdev->dev, "mnoc_clk");
  646. if (IS_ERR(core->mnoc_clk)) {
  647. core->mnoc_clk = NULL;
  648. DSI_CTRL_DEBUG(ctrl, "can't get mnoc clock, rc=%d\n", rc);
  649. }
  650. hs_link->byte_clk = devm_clk_get(&pdev->dev, "byte_clk");
  651. if (IS_ERR(hs_link->byte_clk)) {
  652. rc = PTR_ERR(hs_link->byte_clk);
  653. DSI_CTRL_ERR(ctrl, "failed to get byte_clk, rc=%d\n", rc);
  654. goto fail;
  655. }
  656. hs_link->pixel_clk = devm_clk_get(&pdev->dev, "pixel_clk");
  657. if (IS_ERR(hs_link->pixel_clk)) {
  658. rc = PTR_ERR(hs_link->pixel_clk);
  659. DSI_CTRL_ERR(ctrl, "failed to get pixel_clk, rc=%d\n", rc);
  660. goto fail;
  661. }
  662. lp_link->esc_clk = devm_clk_get(&pdev->dev, "esc_clk");
  663. if (IS_ERR(lp_link->esc_clk)) {
  664. rc = PTR_ERR(lp_link->esc_clk);
  665. DSI_CTRL_ERR(ctrl, "failed to get esc_clk, rc=%d\n", rc);
  666. goto fail;
  667. }
  668. hs_link->byte_intf_clk = devm_clk_get(&pdev->dev, "byte_intf_clk");
  669. if (IS_ERR(hs_link->byte_intf_clk)) {
  670. hs_link->byte_intf_clk = NULL;
  671. DSI_CTRL_DEBUG(ctrl, "can't find byte intf clk, rc=%d\n", rc);
  672. }
  673. rcg->byte_clk = devm_clk_get(&pdev->dev, "byte_clk_rcg");
  674. if (IS_ERR(rcg->byte_clk)) {
  675. rc = PTR_ERR(rcg->byte_clk);
  676. DSI_CTRL_ERR(ctrl, "failed to get byte_clk_rcg, rc=%d\n", rc);
  677. goto fail;
  678. }
  679. rcg->pixel_clk = devm_clk_get(&pdev->dev, "pixel_clk_rcg");
  680. if (IS_ERR(rcg->pixel_clk)) {
  681. rc = PTR_ERR(rcg->pixel_clk);
  682. DSI_CTRL_ERR(ctrl, "failed to get pixel_clk_rcg, rc=%d\n", rc);
  683. goto fail;
  684. }
  685. xo->byte_clk = devm_clk_get(&pdev->dev, "xo");
  686. if (IS_ERR(xo->byte_clk)) {
  687. xo->byte_clk = NULL;
  688. DSI_CTRL_DEBUG(ctrl, "failed to get xo clk, rc=%d\n", rc);
  689. }
  690. xo->pixel_clk = xo->byte_clk;
  691. return 0;
  692. fail:
  693. dsi_ctrl_clocks_deinit(ctrl);
  694. return rc;
  695. }
  696. static int dsi_ctrl_supplies_deinit(struct dsi_ctrl *ctrl)
  697. {
  698. int i = 0;
  699. int rc = 0;
  700. struct dsi_regulator_info *regs;
  701. regs = &ctrl->pwr_info.digital;
  702. for (i = 0; i < regs->count; i++) {
  703. if (!regs->vregs[i].vreg)
  704. DSI_CTRL_ERR(ctrl,
  705. "vreg is NULL, should not reach here\n");
  706. else
  707. devm_regulator_put(regs->vregs[i].vreg);
  708. }
  709. regs = &ctrl->pwr_info.host_pwr;
  710. for (i = 0; i < regs->count; i++) {
  711. if (!regs->vregs[i].vreg)
  712. DSI_CTRL_ERR(ctrl,
  713. "vreg is NULL, should not reach here\n");
  714. else
  715. devm_regulator_put(regs->vregs[i].vreg);
  716. }
  717. if (!ctrl->pwr_info.host_pwr.vregs) {
  718. devm_kfree(&ctrl->pdev->dev, ctrl->pwr_info.host_pwr.vregs);
  719. ctrl->pwr_info.host_pwr.vregs = NULL;
  720. ctrl->pwr_info.host_pwr.count = 0;
  721. }
  722. if (!ctrl->pwr_info.digital.vregs) {
  723. devm_kfree(&ctrl->pdev->dev, ctrl->pwr_info.digital.vregs);
  724. ctrl->pwr_info.digital.vregs = NULL;
  725. ctrl->pwr_info.digital.count = 0;
  726. }
  727. return rc;
  728. }
  729. static int dsi_ctrl_supplies_init(struct platform_device *pdev,
  730. struct dsi_ctrl *ctrl)
  731. {
  732. int rc = 0;
  733. int i = 0;
  734. struct dsi_regulator_info *regs;
  735. struct regulator *vreg = NULL;
  736. rc = dsi_pwr_get_dt_vreg_data(&pdev->dev,
  737. &ctrl->pwr_info.digital,
  738. "qcom,core-supply-entries");
  739. if (rc)
  740. DSI_CTRL_DEBUG(ctrl,
  741. "failed to get digital supply, rc = %d\n", rc);
  742. rc = dsi_pwr_get_dt_vreg_data(&pdev->dev,
  743. &ctrl->pwr_info.host_pwr,
  744. "qcom,ctrl-supply-entries");
  745. if (rc) {
  746. DSI_CTRL_ERR(ctrl,
  747. "failed to get host power supplies, rc = %d\n", rc);
  748. goto error_digital;
  749. }
  750. regs = &ctrl->pwr_info.digital;
  751. for (i = 0; i < regs->count; i++) {
  752. vreg = devm_regulator_get(&pdev->dev, regs->vregs[i].vreg_name);
  753. if (IS_ERR(vreg)) {
  754. DSI_CTRL_ERR(ctrl, "failed to get %s regulator\n",
  755. regs->vregs[i].vreg_name);
  756. rc = PTR_ERR(vreg);
  757. goto error_host_pwr;
  758. }
  759. regs->vregs[i].vreg = vreg;
  760. }
  761. regs = &ctrl->pwr_info.host_pwr;
  762. for (i = 0; i < regs->count; i++) {
  763. vreg = devm_regulator_get(&pdev->dev, regs->vregs[i].vreg_name);
  764. if (IS_ERR(vreg)) {
  765. DSI_CTRL_ERR(ctrl, "failed to get %s regulator\n",
  766. regs->vregs[i].vreg_name);
  767. for (--i; i >= 0; i--)
  768. devm_regulator_put(regs->vregs[i].vreg);
  769. rc = PTR_ERR(vreg);
  770. goto error_digital_put;
  771. }
  772. regs->vregs[i].vreg = vreg;
  773. }
  774. return rc;
  775. error_digital_put:
  776. regs = &ctrl->pwr_info.digital;
  777. for (i = 0; i < regs->count; i++)
  778. devm_regulator_put(regs->vregs[i].vreg);
  779. error_host_pwr:
  780. devm_kfree(&pdev->dev, ctrl->pwr_info.host_pwr.vregs);
  781. ctrl->pwr_info.host_pwr.vregs = NULL;
  782. ctrl->pwr_info.host_pwr.count = 0;
  783. error_digital:
  784. if (ctrl->pwr_info.digital.vregs)
  785. devm_kfree(&pdev->dev, ctrl->pwr_info.digital.vregs);
  786. ctrl->pwr_info.digital.vregs = NULL;
  787. ctrl->pwr_info.digital.count = 0;
  788. return rc;
  789. }
  790. static int dsi_ctrl_validate_panel_info(struct dsi_ctrl *dsi_ctrl,
  791. struct dsi_host_config *config)
  792. {
  793. int rc = 0;
  794. struct dsi_host_common_cfg *host_cfg = &config->common_config;
  795. if (config->panel_mode >= DSI_OP_MODE_MAX) {
  796. DSI_CTRL_ERR(dsi_ctrl, "Invalid dsi operation mode (%d)\n",
  797. config->panel_mode);
  798. rc = -EINVAL;
  799. goto err;
  800. }
  801. if ((host_cfg->data_lanes & (DSI_CLOCK_LANE - 1)) == 0) {
  802. DSI_CTRL_ERR(dsi_ctrl, "No data lanes are enabled\n");
  803. rc = -EINVAL;
  804. goto err;
  805. }
  806. err:
  807. return rc;
  808. }
  809. /* Function returns number of bits per pxl */
  810. int dsi_ctrl_pixel_format_to_bpp(enum dsi_pixel_format dst_format)
  811. {
  812. u32 bpp = 0;
  813. switch (dst_format) {
  814. case DSI_PIXEL_FORMAT_RGB111:
  815. bpp = 3;
  816. break;
  817. case DSI_PIXEL_FORMAT_RGB332:
  818. bpp = 8;
  819. break;
  820. case DSI_PIXEL_FORMAT_RGB444:
  821. bpp = 12;
  822. break;
  823. case DSI_PIXEL_FORMAT_RGB565:
  824. bpp = 16;
  825. break;
  826. case DSI_PIXEL_FORMAT_RGB666:
  827. case DSI_PIXEL_FORMAT_RGB666_LOOSE:
  828. bpp = 18;
  829. break;
  830. case DSI_PIXEL_FORMAT_RGB888:
  831. bpp = 24;
  832. break;
  833. default:
  834. bpp = 24;
  835. break;
  836. }
  837. return bpp;
  838. }
  839. static int dsi_ctrl_update_link_freqs(struct dsi_ctrl *dsi_ctrl,
  840. struct dsi_host_config *config, void *clk_handle,
  841. struct dsi_display_mode *mode)
  842. {
  843. int rc = 0;
  844. u32 num_of_lanes = 0;
  845. u32 bits_per_symbol = 16, num_of_symbols = 7; /* For Cphy */
  846. u32 bpp, frame_time_us, byte_intf_clk_div;
  847. u64 h_period, v_period, bit_rate, pclk_rate, bit_rate_per_lane,
  848. byte_clk_rate, byte_intf_clk_rate;
  849. struct dsi_host_common_cfg *host_cfg = &config->common_config;
  850. struct dsi_split_link_config *split_link = &host_cfg->split_link;
  851. struct dsi_mode_info *timing = &config->video_timing;
  852. u64 dsi_transfer_time_us = mode->priv_info->dsi_transfer_time_us;
  853. u64 min_dsi_clk_hz = mode->priv_info->min_dsi_clk_hz;
  854. /* Get bits per pxl in destination format */
  855. bpp = dsi_ctrl_pixel_format_to_bpp(host_cfg->dst_format);
  856. frame_time_us = mult_frac(1000, 1000, (timing->refresh_rate));
  857. if (host_cfg->data_lanes & DSI_DATA_LANE_0)
  858. num_of_lanes++;
  859. if (host_cfg->data_lanes & DSI_DATA_LANE_1)
  860. num_of_lanes++;
  861. if (host_cfg->data_lanes & DSI_DATA_LANE_2)
  862. num_of_lanes++;
  863. if (host_cfg->data_lanes & DSI_DATA_LANE_3)
  864. num_of_lanes++;
  865. if (split_link->enabled)
  866. num_of_lanes = split_link->lanes_per_sublink;
  867. config->common_config.num_data_lanes = num_of_lanes;
  868. config->common_config.bpp = bpp;
  869. if (config->bit_clk_rate_hz_override != 0) {
  870. bit_rate = config->bit_clk_rate_hz_override * num_of_lanes;
  871. if (host_cfg->phy_type == DSI_PHY_TYPE_CPHY) {
  872. bit_rate *= bits_per_symbol;
  873. do_div(bit_rate, num_of_symbols);
  874. }
  875. } else if (config->panel_mode == DSI_OP_CMD_MODE) {
  876. /* Calculate the bit rate needed to match dsi transfer time */
  877. bit_rate = min_dsi_clk_hz * frame_time_us;
  878. do_div(bit_rate, dsi_transfer_time_us);
  879. bit_rate = bit_rate * num_of_lanes;
  880. } else {
  881. h_period = dsi_h_total_dce(timing);
  882. v_period = DSI_V_TOTAL(timing);
  883. bit_rate = h_period * v_period * timing->refresh_rate * bpp;
  884. }
  885. pclk_rate = bit_rate;
  886. do_div(pclk_rate, bpp);
  887. if (host_cfg->phy_type == DSI_PHY_TYPE_DPHY) {
  888. bit_rate_per_lane = bit_rate;
  889. do_div(bit_rate_per_lane, num_of_lanes);
  890. byte_clk_rate = bit_rate_per_lane;
  891. /**
  892. * Ensure that the byte clock rate is even to avoid failures
  893. * during set rate for byte intf clock. Round up to the nearest
  894. * even number for byte clk.
  895. */
  896. byte_clk_rate = DIV_ROUND_CLOSEST(byte_clk_rate, 8);
  897. byte_clk_rate = ((byte_clk_rate + 1) & ~BIT(0));
  898. byte_intf_clk_rate = byte_clk_rate;
  899. byte_intf_clk_div = host_cfg->byte_intf_clk_div;
  900. do_div(byte_intf_clk_rate, byte_intf_clk_div);
  901. config->bit_clk_rate_hz = byte_clk_rate * 8;
  902. } else {
  903. do_div(bit_rate, bits_per_symbol);
  904. bit_rate *= num_of_symbols;
  905. bit_rate_per_lane = bit_rate;
  906. do_div(bit_rate_per_lane, num_of_lanes);
  907. byte_clk_rate = bit_rate_per_lane;
  908. do_div(byte_clk_rate, 7);
  909. /* For CPHY, byte_intf_clk is same as byte_clk */
  910. byte_intf_clk_rate = byte_clk_rate;
  911. config->bit_clk_rate_hz = byte_clk_rate * 7;
  912. }
  913. DSI_CTRL_DEBUG(dsi_ctrl, "bit_clk_rate = %llu, bit_clk_rate_per_lane = %llu\n",
  914. bit_rate, bit_rate_per_lane);
  915. DSI_CTRL_DEBUG(dsi_ctrl, "byte_clk_rate = %llu, byte_intf_clk = %llu\n",
  916. byte_clk_rate, byte_intf_clk_rate);
  917. DSI_CTRL_DEBUG(dsi_ctrl, "pclk_rate = %llu\n", pclk_rate);
  918. SDE_EVT32(dsi_ctrl->cell_index, bit_rate, byte_clk_rate, pclk_rate);
  919. dsi_ctrl->clk_freq.byte_clk_rate = byte_clk_rate;
  920. dsi_ctrl->clk_freq.byte_intf_clk_rate = byte_intf_clk_rate;
  921. dsi_ctrl->clk_freq.pix_clk_rate = pclk_rate;
  922. dsi_ctrl->clk_freq.esc_clk_rate = config->esc_clk_rate_hz;
  923. rc = dsi_clk_set_link_frequencies(clk_handle, dsi_ctrl->clk_freq,
  924. dsi_ctrl->cell_index);
  925. if (rc)
  926. DSI_CTRL_ERR(dsi_ctrl, "Failed to update link frequencies\n");
  927. return rc;
  928. }
  929. static int dsi_ctrl_enable_supplies(struct dsi_ctrl *dsi_ctrl, bool enable)
  930. {
  931. int rc = 0;
  932. if (enable) {
  933. rc = pm_runtime_get_sync(dsi_ctrl->drm_dev->dev);
  934. if (rc < 0) {
  935. DSI_CTRL_ERR(dsi_ctrl,
  936. "Power resource enable failed, rc=%d\n", rc);
  937. goto error;
  938. }
  939. if (!dsi_ctrl->current_state.host_initialized) {
  940. rc = dsi_pwr_enable_regulator(
  941. &dsi_ctrl->pwr_info.host_pwr, true);
  942. if (rc) {
  943. DSI_CTRL_ERR(dsi_ctrl, "failed to enable host power regs\n");
  944. goto error_get_sync;
  945. }
  946. }
  947. rc = dsi_pwr_enable_regulator(&dsi_ctrl->pwr_info.digital,
  948. true);
  949. if (rc) {
  950. DSI_CTRL_ERR(dsi_ctrl, "failed to enable gdsc, rc=%d\n",
  951. rc);
  952. (void)dsi_pwr_enable_regulator(
  953. &dsi_ctrl->pwr_info.host_pwr,
  954. false
  955. );
  956. goto error_get_sync;
  957. }
  958. return rc;
  959. } else {
  960. rc = dsi_pwr_enable_regulator(&dsi_ctrl->pwr_info.digital,
  961. false);
  962. if (rc) {
  963. DSI_CTRL_ERR(dsi_ctrl, "failed to disable gdsc, rc=%d\n",
  964. rc);
  965. goto error;
  966. }
  967. if (!dsi_ctrl->current_state.host_initialized) {
  968. rc = dsi_pwr_enable_regulator(
  969. &dsi_ctrl->pwr_info.host_pwr, false);
  970. if (rc) {
  971. DSI_CTRL_ERR(dsi_ctrl, "failed to disable host power regs\n");
  972. goto error;
  973. }
  974. }
  975. pm_runtime_put_sync(dsi_ctrl->drm_dev->dev);
  976. return rc;
  977. }
  978. error_get_sync:
  979. pm_runtime_put_sync(dsi_ctrl->drm_dev->dev);
  980. error:
  981. return rc;
  982. }
  983. static int dsi_ctrl_copy_and_pad_cmd(struct dsi_ctrl *dsi_ctrl,
  984. const struct mipi_dsi_packet *packet,
  985. u8 **buffer,
  986. u32 *size)
  987. {
  988. int rc = 0;
  989. u8 *buf = NULL;
  990. u32 len, i;
  991. u8 cmd_type = 0;
  992. len = packet->size;
  993. len += 0x3; len &= ~0x03; /* Align to 32 bits */
  994. buf = devm_kzalloc(&dsi_ctrl->pdev->dev, len * sizeof(u8), GFP_KERNEL);
  995. if (!buf)
  996. return -ENOMEM;
  997. for (i = 0; i < len; i++) {
  998. if (i >= packet->size)
  999. buf[i] = 0xFF;
  1000. else if (i < sizeof(packet->header))
  1001. buf[i] = packet->header[i];
  1002. else
  1003. buf[i] = packet->payload[i - sizeof(packet->header)];
  1004. }
  1005. if (packet->payload_length > 0)
  1006. buf[3] |= BIT(6);
  1007. /* Swap BYTE order in the command buffer for MSM */
  1008. buf[0] = packet->header[1];
  1009. buf[1] = packet->header[2];
  1010. buf[2] = packet->header[0];
  1011. /* send embedded BTA for read commands */
  1012. cmd_type = buf[2] & 0x3f;
  1013. if ((cmd_type == MIPI_DSI_DCS_READ) ||
  1014. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM) ||
  1015. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM) ||
  1016. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM))
  1017. buf[3] |= BIT(5);
  1018. *buffer = buf;
  1019. *size = len;
  1020. return rc;
  1021. }
  1022. int dsi_ctrl_wait_for_cmd_mode_mdp_idle(struct dsi_ctrl *dsi_ctrl)
  1023. {
  1024. int rc = 0;
  1025. if (!dsi_ctrl) {
  1026. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1027. return -EINVAL;
  1028. }
  1029. if (dsi_ctrl->host_config.panel_mode != DSI_OP_CMD_MODE)
  1030. return -EINVAL;
  1031. mutex_lock(&dsi_ctrl->ctrl_lock);
  1032. rc = dsi_ctrl->hw.ops.wait_for_cmd_mode_mdp_idle(&dsi_ctrl->hw);
  1033. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1034. return rc;
  1035. }
  1036. static void dsi_ctrl_wait_for_video_done(struct dsi_ctrl *dsi_ctrl)
  1037. {
  1038. u32 v_total = 0, v_blank = 0, sleep_ms = 0, fps = 0, ret;
  1039. struct dsi_mode_info *timing;
  1040. /**
  1041. * No need to wait if the panel is not video mode or
  1042. * if DSI controller supports command DMA scheduling or
  1043. * if we are sending init commands.
  1044. */
  1045. if ((dsi_ctrl->host_config.panel_mode != DSI_OP_VIDEO_MODE) ||
  1046. (dsi_ctrl->version >= DSI_CTRL_VERSION_2_2) ||
  1047. (dsi_ctrl->current_state.vid_engine_state !=
  1048. DSI_CTRL_ENGINE_ON))
  1049. return;
  1050. dsi_ctrl->hw.ops.clear_interrupt_status(&dsi_ctrl->hw,
  1051. DSI_VIDEO_MODE_FRAME_DONE);
  1052. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  1053. DSI_SINT_VIDEO_MODE_FRAME_DONE, NULL);
  1054. reinit_completion(&dsi_ctrl->irq_info.vid_frame_done);
  1055. ret = wait_for_completion_timeout(
  1056. &dsi_ctrl->irq_info.vid_frame_done,
  1057. msecs_to_jiffies(DSI_CTRL_TX_TO_MS));
  1058. if (ret <= 0)
  1059. DSI_CTRL_DEBUG(dsi_ctrl, "wait for video done failed\n");
  1060. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  1061. DSI_SINT_VIDEO_MODE_FRAME_DONE);
  1062. timing = &(dsi_ctrl->host_config.video_timing);
  1063. v_total = timing->v_sync_width + timing->v_back_porch +
  1064. timing->v_front_porch + timing->v_active;
  1065. v_blank = timing->v_sync_width + timing->v_back_porch;
  1066. fps = timing->refresh_rate;
  1067. sleep_ms = CEIL((v_blank * 1000), (v_total * fps)) + 1;
  1068. udelay(sleep_ms * 1000);
  1069. }
  1070. int dsi_message_validate_tx_mode(struct dsi_ctrl *dsi_ctrl,
  1071. u32 cmd_len,
  1072. u32 *flags)
  1073. {
  1074. int rc = 0;
  1075. if (*flags & DSI_CTRL_CMD_FIFO_STORE) {
  1076. /* if command size plus header is greater than fifo size */
  1077. if ((cmd_len + 4) > DSI_CTRL_MAX_CMD_FIFO_STORE_SIZE) {
  1078. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer Cmd in FIFO config\n");
  1079. return -ENOTSUPP;
  1080. }
  1081. if (!dsi_ctrl->hw.ops.kickoff_fifo_command) {
  1082. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer command,ops not defined\n");
  1083. return -ENOTSUPP;
  1084. }
  1085. }
  1086. if (*flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1087. if (*flags & DSI_CTRL_CMD_BROADCAST) {
  1088. DSI_CTRL_ERR(dsi_ctrl, "Non embedded not supported with broadcast\n");
  1089. return -ENOTSUPP;
  1090. }
  1091. if (!dsi_ctrl->hw.ops.kickoff_command_non_embedded_mode) {
  1092. DSI_CTRL_ERR(dsi_ctrl, " Cannot transfer command,ops not defined\n");
  1093. return -ENOTSUPP;
  1094. }
  1095. if ((cmd_len + 4) > SZ_4K) {
  1096. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer,size is greater than 4096\n");
  1097. return -ENOTSUPP;
  1098. }
  1099. }
  1100. if (*flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1101. if ((dsi_ctrl->cmd_len + cmd_len + 4) > SZ_4K) {
  1102. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer,size is greater than 4096\n");
  1103. return -ENOTSUPP;
  1104. }
  1105. }
  1106. return rc;
  1107. }
  1108. static void dsi_configure_command_scheduling(struct dsi_ctrl *dsi_ctrl,
  1109. struct dsi_ctrl_cmd_dma_info *cmd_mem)
  1110. {
  1111. u32 line_no = 0, window = 0, sched_line_no = 0;
  1112. struct dsi_ctrl_hw_ops dsi_hw_ops = dsi_ctrl->hw.ops;
  1113. struct dsi_mode_info *timing = &(dsi_ctrl->host_config.video_timing);
  1114. line_no = dsi_ctrl->host_config.common_config.dma_sched_line;
  1115. window = dsi_ctrl->host_config.common_config.dma_sched_window;
  1116. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, line_no, window);
  1117. /*
  1118. * In case of command scheduling in video mode, the line at which
  1119. * the command is scheduled can revert to the default value i.e. 1
  1120. * for the following cases:
  1121. * 1) No schedule line defined by the panel.
  1122. * 2) schedule line defined is greater than VFP.
  1123. */
  1124. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  1125. dsi_hw_ops.schedule_dma_cmd &&
  1126. (dsi_ctrl->current_state.vid_engine_state ==
  1127. DSI_CTRL_ENGINE_ON)) {
  1128. sched_line_no = (line_no == 0) ? 1 : line_no;
  1129. if (timing) {
  1130. if (sched_line_no >= timing->v_front_porch)
  1131. sched_line_no = 1;
  1132. sched_line_no += timing->v_back_porch +
  1133. timing->v_sync_width + timing->v_active;
  1134. }
  1135. dsi_hw_ops.schedule_dma_cmd(&dsi_ctrl->hw, sched_line_no);
  1136. }
  1137. /*
  1138. * In case of command scheduling in command mode, set the maximum
  1139. * possible size of the DMA start window in case no schedule line and
  1140. * window size properties are defined by the panel.
  1141. */
  1142. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) &&
  1143. dsi_hw_ops.configure_cmddma_window) {
  1144. sched_line_no = (line_no == 0) ? TEARCHECK_WINDOW_SIZE :
  1145. line_no;
  1146. window = (window == 0) ? timing->v_active : window;
  1147. sched_line_no += timing->v_active;
  1148. dsi_hw_ops.configure_cmddma_window(&dsi_ctrl->hw, cmd_mem,
  1149. sched_line_no, window);
  1150. }
  1151. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_EXIT,
  1152. sched_line_no, window);
  1153. }
  1154. static u32 calculate_schedule_line(struct dsi_ctrl *dsi_ctrl, u32 flags)
  1155. {
  1156. u32 line_no = 0x1;
  1157. struct dsi_mode_info *timing;
  1158. /* check if custom dma scheduling line needed */
  1159. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  1160. (flags & DSI_CTRL_CMD_CUSTOM_DMA_SCHED))
  1161. line_no = dsi_ctrl->host_config.common_config.dma_sched_line;
  1162. timing = &(dsi_ctrl->host_config.video_timing);
  1163. if (timing)
  1164. line_no += timing->v_back_porch + timing->v_sync_width +
  1165. timing->v_active;
  1166. return line_no;
  1167. }
  1168. static void dsi_kickoff_msg_tx(struct dsi_ctrl *dsi_ctrl,
  1169. const struct mipi_dsi_msg *msg,
  1170. struct dsi_ctrl_cmd_dma_fifo_info *cmd,
  1171. struct dsi_ctrl_cmd_dma_info *cmd_mem,
  1172. u32 flags)
  1173. {
  1174. u32 hw_flags = 0;
  1175. struct dsi_ctrl_hw_ops dsi_hw_ops = dsi_ctrl->hw.ops;
  1176. struct dsi_split_link_config *split_link;
  1177. split_link = &(dsi_ctrl->host_config.common_config.split_link);
  1178. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags,
  1179. msg->flags);
  1180. if (dsi_ctrl->hw.reset_trig_ctrl)
  1181. dsi_hw_ops.reset_trig_ctrl(&dsi_ctrl->hw,
  1182. &dsi_ctrl->host_config.common_config);
  1183. if (dsi_hw_ops.splitlink_cmd_setup && split_link->enabled)
  1184. dsi_hw_ops.splitlink_cmd_setup(&dsi_ctrl->hw,
  1185. &dsi_ctrl->host_config.common_config, flags);
  1186. /*
  1187. * Always enable DMA scheduling for video mode panel.
  1188. *
  1189. * In video mode panel, if the DMA is triggered very close to
  1190. * the beginning of the active window and the DMA transfer
  1191. * happens in the last line of VBP, then the HW state will
  1192. * stay in ‘wait’ and return to ‘idle’ in the first line of VFP.
  1193. * But somewhere in the middle of the active window, if SW
  1194. * disables DSI command mode engine while the HW is still
  1195. * waiting and re-enable after timing engine is OFF. So the
  1196. * HW never ‘sees’ another vblank line and hence it gets
  1197. * stuck in the ‘wait’ state.
  1198. */
  1199. if ((flags & DSI_CTRL_CMD_CUSTOM_DMA_SCHED) ||
  1200. (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE))
  1201. dsi_configure_command_scheduling(dsi_ctrl, cmd_mem);
  1202. dsi_ctrl->cmd_mode = (dsi_ctrl->host_config.panel_mode ==
  1203. DSI_OP_CMD_MODE);
  1204. hw_flags |= (flags & DSI_CTRL_CMD_DEFER_TRIGGER) ?
  1205. DSI_CTRL_HW_CMD_WAIT_FOR_TRIGGER : 0;
  1206. if (flags & DSI_CTRL_CMD_LAST_COMMAND)
  1207. hw_flags |= DSI_CTRL_CMD_LAST_COMMAND;
  1208. if (flags & DSI_CTRL_CMD_DEFER_TRIGGER) {
  1209. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1210. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1211. dsi_hw_ops.kickoff_command_non_embedded_mode(
  1212. &dsi_ctrl->hw,
  1213. cmd_mem,
  1214. hw_flags);
  1215. } else {
  1216. dsi_hw_ops.kickoff_command(
  1217. &dsi_ctrl->hw,
  1218. cmd_mem,
  1219. hw_flags);
  1220. }
  1221. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1222. dsi_hw_ops.kickoff_fifo_command(&dsi_ctrl->hw,
  1223. cmd,
  1224. hw_flags);
  1225. }
  1226. }
  1227. if (!(flags & DSI_CTRL_CMD_DEFER_TRIGGER)) {
  1228. dsi_ctrl_wait_for_video_done(dsi_ctrl);
  1229. dsi_ctrl_mask_overflow(dsi_ctrl, true);
  1230. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1231. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  1232. DSI_SINT_CMD_MODE_DMA_DONE, NULL);
  1233. reinit_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  1234. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1235. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1236. dsi_hw_ops.kickoff_command_non_embedded_mode(
  1237. &dsi_ctrl->hw,
  1238. cmd_mem,
  1239. hw_flags);
  1240. } else {
  1241. dsi_hw_ops.kickoff_command(
  1242. &dsi_ctrl->hw,
  1243. cmd_mem,
  1244. hw_flags);
  1245. }
  1246. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1247. dsi_hw_ops.kickoff_fifo_command(&dsi_ctrl->hw,
  1248. cmd,
  1249. hw_flags);
  1250. }
  1251. if (dsi_ctrl->enable_cmd_dma_stats) {
  1252. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  1253. dsi_ctrl->cmd_mode);
  1254. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  1255. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  1256. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  1257. dsi_ctrl->cmd_trigger_line,
  1258. dsi_ctrl->cmd_trigger_frame);
  1259. }
  1260. if (flags & DSI_CTRL_CMD_ASYNC_WAIT) {
  1261. dsi_ctrl->dma_wait_queued = true;
  1262. queue_work(dsi_ctrl->dma_cmd_workq,
  1263. &dsi_ctrl->dma_cmd_wait);
  1264. } else {
  1265. dsi_ctrl->dma_wait_queued = false;
  1266. dsi_ctrl_dma_cmd_wait_for_done(&dsi_ctrl->dma_cmd_wait);
  1267. }
  1268. dsi_ctrl_mask_overflow(dsi_ctrl, false);
  1269. dsi_hw_ops.reset_cmd_fifo(&dsi_ctrl->hw);
  1270. /*
  1271. * DSI 2.2 needs a soft reset whenever we send non-embedded
  1272. * mode command followed by embedded mode. Otherwise it will
  1273. * result in smmu write faults with DSI as client.
  1274. */
  1275. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1276. if (dsi_ctrl->version < DSI_CTRL_VERSION_2_4)
  1277. dsi_hw_ops.soft_reset(&dsi_ctrl->hw);
  1278. dsi_ctrl->cmd_len = 0;
  1279. }
  1280. }
  1281. }
  1282. static int dsi_message_tx(struct dsi_ctrl *dsi_ctrl, struct dsi_cmd_desc *cmd_desc)
  1283. {
  1284. int rc = 0;
  1285. struct mipi_dsi_packet packet;
  1286. struct dsi_ctrl_cmd_dma_fifo_info cmd;
  1287. struct dsi_ctrl_cmd_dma_info cmd_mem;
  1288. const struct mipi_dsi_msg *msg;
  1289. u32 length = 0;
  1290. u8 *buffer = NULL;
  1291. u32 cnt = 0;
  1292. u8 *cmdbuf;
  1293. u32 *flags;
  1294. msg = &cmd_desc->msg;
  1295. flags = &cmd_desc->ctrl_flags;
  1296. /* Validate the mode before sending the command */
  1297. rc = dsi_message_validate_tx_mode(dsi_ctrl, msg->tx_len, flags);
  1298. if (rc) {
  1299. DSI_CTRL_ERR(dsi_ctrl,
  1300. "Cmd tx validation failed, cannot transfer cmd\n");
  1301. rc = -ENOTSUPP;
  1302. goto error;
  1303. }
  1304. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags);
  1305. if (dsi_ctrl->dma_wait_queued)
  1306. dsi_ctrl_flush_cmd_dma_queue(dsi_ctrl);
  1307. if (*flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1308. cmd_mem.offset = dsi_ctrl->cmd_buffer_iova;
  1309. cmd_mem.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1310. true : false;
  1311. cmd_mem.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1312. true : false;
  1313. cmd_mem.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1314. true : false;
  1315. cmd_mem.datatype = msg->type;
  1316. cmd_mem.length = msg->tx_len;
  1317. dsi_ctrl->cmd_len = msg->tx_len;
  1318. memcpy(dsi_ctrl->vaddr, msg->tx_buf, msg->tx_len);
  1319. DSI_CTRL_DEBUG(dsi_ctrl,
  1320. "non-embedded mode , size of command =%zd\n",
  1321. msg->tx_len);
  1322. goto kickoff;
  1323. }
  1324. rc = mipi_dsi_create_packet(&packet, msg);
  1325. if (rc) {
  1326. DSI_CTRL_ERR(dsi_ctrl, "Failed to create message packet, rc=%d\n",
  1327. rc);
  1328. goto error;
  1329. }
  1330. rc = dsi_ctrl_copy_and_pad_cmd(dsi_ctrl,
  1331. &packet,
  1332. &buffer,
  1333. &length);
  1334. if (rc) {
  1335. DSI_CTRL_ERR(dsi_ctrl, "failed to copy message, rc=%d\n", rc);
  1336. goto error;
  1337. }
  1338. /*
  1339. * In case of broadcast CMD length cannot be greater than 512 bytes
  1340. * as specified by HW limitations. Need to overwrite the flags to
  1341. * set the LAST_COMMAND flag to ensure no command transfer failures.
  1342. */
  1343. if ((*flags & DSI_CTRL_CMD_FETCH_MEMORY) &&
  1344. (*flags & DSI_CTRL_CMD_BROADCAST)) {
  1345. if ((dsi_ctrl->cmd_len + length) > 240) {
  1346. dsi_ctrl_mask_overflow(dsi_ctrl, true);
  1347. *flags |= DSI_CTRL_CMD_LAST_COMMAND;
  1348. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  1349. flags);
  1350. }
  1351. }
  1352. if (*flags & DSI_CTRL_CMD_LAST_COMMAND)
  1353. buffer[3] |= BIT(7);//set the last cmd bit in header.
  1354. if (*flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1355. /* Embedded mode config is selected */
  1356. cmd_mem.offset = dsi_ctrl->cmd_buffer_iova;
  1357. cmd_mem.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1358. true : false;
  1359. cmd_mem.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1360. true : false;
  1361. cmd_mem.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1362. true : false;
  1363. cmdbuf = (u8 *)(dsi_ctrl->vaddr);
  1364. msm_gem_sync(dsi_ctrl->tx_cmd_buf);
  1365. for (cnt = 0; cnt < length; cnt++)
  1366. cmdbuf[dsi_ctrl->cmd_len + cnt] = buffer[cnt];
  1367. dsi_ctrl->cmd_len += length;
  1368. if (*flags & DSI_CTRL_CMD_LAST_COMMAND) {
  1369. cmd_mem.length = dsi_ctrl->cmd_len;
  1370. dsi_ctrl->cmd_len = 0;
  1371. } else {
  1372. goto error;
  1373. }
  1374. } else if (*flags & DSI_CTRL_CMD_FIFO_STORE) {
  1375. cmd.command = (u32 *)buffer;
  1376. cmd.size = length;
  1377. cmd.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1378. true : false;
  1379. cmd.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1380. true : false;
  1381. cmd.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1382. true : false;
  1383. }
  1384. kickoff:
  1385. dsi_kickoff_msg_tx(dsi_ctrl, msg, &cmd, &cmd_mem, *flags);
  1386. error:
  1387. if (buffer)
  1388. devm_kfree(&dsi_ctrl->pdev->dev, buffer);
  1389. return rc;
  1390. }
  1391. static int dsi_set_max_return_size(struct dsi_ctrl *dsi_ctrl, struct dsi_cmd_desc *rx_cmd, u32 size)
  1392. {
  1393. int rc = 0;
  1394. const struct mipi_dsi_msg *rx_msg = &rx_cmd->msg;
  1395. u8 tx[2] = { (u8)(size & 0xFF), (u8)(size >> 8) };
  1396. u16 dflags = rx_msg->flags;
  1397. struct dsi_cmd_desc cmd= {
  1398. .msg.channel = rx_msg->channel,
  1399. .msg.type = MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE,
  1400. .msg.tx_len = 2,
  1401. .msg.tx_buf = tx,
  1402. .msg.flags = rx_msg->flags,
  1403. };
  1404. /* remove last message flag to batch max packet cmd to read command */
  1405. dflags &= ~BIT(3);
  1406. cmd.msg.flags = dflags;
  1407. cmd.ctrl_flags = DSI_CTRL_CMD_FETCH_MEMORY;
  1408. rc = dsi_message_tx(dsi_ctrl, &cmd);
  1409. if (rc)
  1410. DSI_CTRL_ERR(dsi_ctrl, "failed to send max return size packet, rc=%d\n",
  1411. rc);
  1412. return rc;
  1413. }
  1414. /* Helper functions to support DCS read operation */
  1415. static int dsi_parse_short_read1_resp(const struct mipi_dsi_msg *msg,
  1416. unsigned char *buff)
  1417. {
  1418. u8 *data = msg->rx_buf;
  1419. int read_len = 1;
  1420. if (!data)
  1421. return 0;
  1422. /* remove dcs type */
  1423. if (msg->rx_len >= 1)
  1424. data[0] = buff[1];
  1425. else
  1426. read_len = 0;
  1427. return read_len;
  1428. }
  1429. static int dsi_parse_short_read2_resp(const struct mipi_dsi_msg *msg,
  1430. unsigned char *buff)
  1431. {
  1432. u8 *data = msg->rx_buf;
  1433. int read_len = 2;
  1434. if (!data)
  1435. return 0;
  1436. /* remove dcs type */
  1437. if (msg->rx_len >= 2) {
  1438. data[0] = buff[1];
  1439. data[1] = buff[2];
  1440. } else {
  1441. read_len = 0;
  1442. }
  1443. return read_len;
  1444. }
  1445. static int dsi_parse_long_read_resp(const struct mipi_dsi_msg *msg,
  1446. unsigned char *buff)
  1447. {
  1448. if (!msg->rx_buf)
  1449. return 0;
  1450. /* remove dcs type */
  1451. if (msg->rx_buf && msg->rx_len)
  1452. memcpy(msg->rx_buf, buff + 4, msg->rx_len);
  1453. return msg->rx_len;
  1454. }
  1455. static int dsi_message_rx(struct dsi_ctrl *dsi_ctrl, struct dsi_cmd_desc *cmd_desc)
  1456. {
  1457. int rc = 0;
  1458. u32 rd_pkt_size, total_read_len, hw_read_cnt;
  1459. u32 current_read_len = 0, total_bytes_read = 0;
  1460. bool short_resp = false;
  1461. bool read_done = false;
  1462. u32 dlen, diff, rlen;
  1463. unsigned char *buff;
  1464. char cmd;
  1465. const struct mipi_dsi_msg *msg;
  1466. if (!cmd_desc) {
  1467. DSI_CTRL_ERR(dsi_ctrl, "Invalid command\n");
  1468. rc = -EINVAL;
  1469. goto error;
  1470. }
  1471. msg = &cmd_desc->msg;
  1472. rlen = msg->rx_len;
  1473. if (msg->rx_len <= 2) {
  1474. short_resp = true;
  1475. rd_pkt_size = msg->rx_len;
  1476. total_read_len = 4;
  1477. } else {
  1478. short_resp = false;
  1479. current_read_len = 10;
  1480. if (msg->rx_len < current_read_len)
  1481. rd_pkt_size = msg->rx_len;
  1482. else
  1483. rd_pkt_size = current_read_len;
  1484. total_read_len = current_read_len + 6;
  1485. }
  1486. buff = msg->rx_buf;
  1487. while (!read_done) {
  1488. rc = dsi_set_max_return_size(dsi_ctrl, cmd_desc, rd_pkt_size);
  1489. if (rc) {
  1490. DSI_CTRL_ERR(dsi_ctrl, "Failed to set max return packet size, rc=%d\n",
  1491. rc);
  1492. goto error;
  1493. }
  1494. /* clear RDBK_DATA registers before proceeding */
  1495. dsi_ctrl->hw.ops.clear_rdbk_register(&dsi_ctrl->hw);
  1496. rc = dsi_message_tx(dsi_ctrl, cmd_desc);
  1497. if (rc) {
  1498. DSI_CTRL_ERR(dsi_ctrl, "Message transmission failed, rc=%d\n",
  1499. rc);
  1500. goto error;
  1501. }
  1502. /*
  1503. * wait before reading rdbk_data register, if any delay is
  1504. * required after sending the read command.
  1505. */
  1506. if (cmd_desc->post_wait_ms)
  1507. usleep_range(cmd_desc->post_wait_ms * 1000,
  1508. ((cmd_desc->post_wait_ms * 1000) + 10));
  1509. dlen = dsi_ctrl->hw.ops.get_cmd_read_data(&dsi_ctrl->hw,
  1510. buff, total_bytes_read,
  1511. total_read_len, rd_pkt_size,
  1512. &hw_read_cnt);
  1513. if (!dlen)
  1514. goto error;
  1515. if (short_resp)
  1516. break;
  1517. if (rlen <= current_read_len) {
  1518. diff = current_read_len - rlen;
  1519. read_done = true;
  1520. } else {
  1521. diff = 0;
  1522. rlen -= current_read_len;
  1523. }
  1524. dlen -= 2; /* 2 bytes of CRC */
  1525. dlen -= diff;
  1526. buff += dlen;
  1527. total_bytes_read += dlen;
  1528. if (!read_done) {
  1529. current_read_len = 14; /* Not first read */
  1530. if (rlen < current_read_len)
  1531. rd_pkt_size += rlen;
  1532. else
  1533. rd_pkt_size += current_read_len;
  1534. }
  1535. }
  1536. if (hw_read_cnt < 16 && !short_resp)
  1537. buff = msg->rx_buf + (16 - hw_read_cnt);
  1538. else
  1539. buff = msg->rx_buf;
  1540. /* parse the data read from panel */
  1541. cmd = buff[0];
  1542. switch (cmd) {
  1543. case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
  1544. DSI_CTRL_ERR(dsi_ctrl, "Rx ACK_ERROR 0x%x\n", cmd);
  1545. rc = 0;
  1546. break;
  1547. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
  1548. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
  1549. rc = dsi_parse_short_read1_resp(msg, buff);
  1550. break;
  1551. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
  1552. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
  1553. rc = dsi_parse_short_read2_resp(msg, buff);
  1554. break;
  1555. case MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE:
  1556. case MIPI_DSI_RX_DCS_LONG_READ_RESPONSE:
  1557. rc = dsi_parse_long_read_resp(msg, buff);
  1558. break;
  1559. default:
  1560. DSI_CTRL_WARN(dsi_ctrl, "Invalid response: 0x%x\n", cmd);
  1561. rc = 0;
  1562. }
  1563. error:
  1564. return rc;
  1565. }
  1566. static int dsi_enable_ulps(struct dsi_ctrl *dsi_ctrl)
  1567. {
  1568. int rc = 0;
  1569. u32 lanes = 0;
  1570. u32 ulps_lanes;
  1571. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1572. rc = dsi_ctrl->hw.ops.wait_for_lane_idle(&dsi_ctrl->hw, lanes);
  1573. if (rc) {
  1574. DSI_CTRL_ERR(dsi_ctrl, "lanes not entering idle, skip ULPS\n");
  1575. return rc;
  1576. }
  1577. if (!dsi_ctrl->hw.ops.ulps_ops.ulps_request ||
  1578. !dsi_ctrl->hw.ops.ulps_ops.ulps_exit) {
  1579. DSI_CTRL_DEBUG(dsi_ctrl, "DSI controller ULPS ops not present\n");
  1580. return 0;
  1581. }
  1582. lanes |= DSI_CLOCK_LANE;
  1583. dsi_ctrl->hw.ops.ulps_ops.ulps_request(&dsi_ctrl->hw, lanes);
  1584. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1585. if ((lanes & ulps_lanes) != lanes) {
  1586. DSI_CTRL_ERR(dsi_ctrl, "Failed to enter ULPS, request=0x%x, actual=0x%x\n",
  1587. lanes, ulps_lanes);
  1588. rc = -EIO;
  1589. }
  1590. return rc;
  1591. }
  1592. static int dsi_disable_ulps(struct dsi_ctrl *dsi_ctrl)
  1593. {
  1594. int rc = 0;
  1595. u32 ulps_lanes, lanes = 0;
  1596. dsi_ctrl->hw.ops.clear_phy0_ln_err(&dsi_ctrl->hw);
  1597. if (!dsi_ctrl->hw.ops.ulps_ops.ulps_request ||
  1598. !dsi_ctrl->hw.ops.ulps_ops.ulps_exit) {
  1599. DSI_CTRL_DEBUG(dsi_ctrl, "DSI controller ULPS ops not present\n");
  1600. return 0;
  1601. }
  1602. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1603. lanes |= DSI_CLOCK_LANE;
  1604. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1605. if ((lanes & ulps_lanes) != lanes)
  1606. DSI_CTRL_ERR(dsi_ctrl, "Mismatch between lanes in ULPS\n");
  1607. lanes &= ulps_lanes;
  1608. dsi_ctrl->hw.ops.ulps_ops.ulps_exit(&dsi_ctrl->hw, lanes);
  1609. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1610. if (ulps_lanes & lanes) {
  1611. DSI_CTRL_ERR(dsi_ctrl, "Lanes (0x%x) stuck in ULPS\n",
  1612. ulps_lanes);
  1613. rc = -EIO;
  1614. }
  1615. return rc;
  1616. }
  1617. static void dsi_ctrl_enable_error_interrupts(struct dsi_ctrl *dsi_ctrl)
  1618. {
  1619. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE &&
  1620. !dsi_ctrl->host_config.u.video_engine.bllp_lp11_en &&
  1621. !dsi_ctrl->host_config.u.video_engine.eof_bllp_lp11_en)
  1622. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw,
  1623. 0xFF00A0);
  1624. else
  1625. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw,
  1626. 0xFF00E0);
  1627. }
  1628. static int dsi_ctrl_drv_state_init(struct dsi_ctrl *dsi_ctrl)
  1629. {
  1630. int rc = 0;
  1631. bool splash_enabled = false;
  1632. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  1633. if (!splash_enabled) {
  1634. state->power_state = DSI_CTRL_POWER_VREG_OFF;
  1635. state->cmd_engine_state = DSI_CTRL_ENGINE_OFF;
  1636. state->vid_engine_state = DSI_CTRL_ENGINE_OFF;
  1637. }
  1638. return rc;
  1639. }
  1640. static int dsi_ctrl_buffer_deinit(struct dsi_ctrl *dsi_ctrl)
  1641. {
  1642. struct msm_gem_address_space *aspace = NULL;
  1643. if (dsi_ctrl->tx_cmd_buf) {
  1644. aspace = dsi_ctrl_get_aspace(dsi_ctrl,
  1645. MSM_SMMU_DOMAIN_UNSECURE);
  1646. if (!aspace) {
  1647. DSI_CTRL_ERR(dsi_ctrl, "failed to get address space\n");
  1648. return -ENOMEM;
  1649. }
  1650. msm_gem_put_iova(dsi_ctrl->tx_cmd_buf, aspace);
  1651. mutex_lock(&dsi_ctrl->drm_dev->struct_mutex);
  1652. msm_gem_free_object(dsi_ctrl->tx_cmd_buf);
  1653. mutex_unlock(&dsi_ctrl->drm_dev->struct_mutex);
  1654. dsi_ctrl->tx_cmd_buf = NULL;
  1655. }
  1656. return 0;
  1657. }
  1658. int dsi_ctrl_buffer_init(struct dsi_ctrl *dsi_ctrl)
  1659. {
  1660. int rc = 0;
  1661. u64 iova = 0;
  1662. struct msm_gem_address_space *aspace = NULL;
  1663. aspace = dsi_ctrl_get_aspace(dsi_ctrl, MSM_SMMU_DOMAIN_UNSECURE);
  1664. if (!aspace) {
  1665. DSI_CTRL_ERR(dsi_ctrl, "failed to get address space\n");
  1666. return -ENOMEM;
  1667. }
  1668. dsi_ctrl->tx_cmd_buf = msm_gem_new(dsi_ctrl->drm_dev,
  1669. SZ_4K,
  1670. MSM_BO_UNCACHED);
  1671. if (IS_ERR(dsi_ctrl->tx_cmd_buf)) {
  1672. rc = PTR_ERR(dsi_ctrl->tx_cmd_buf);
  1673. DSI_CTRL_ERR(dsi_ctrl, "failed to allocate gem, rc=%d\n", rc);
  1674. dsi_ctrl->tx_cmd_buf = NULL;
  1675. goto error;
  1676. }
  1677. dsi_ctrl->cmd_buffer_size = SZ_4K;
  1678. rc = msm_gem_get_iova(dsi_ctrl->tx_cmd_buf, aspace, &iova);
  1679. if (rc) {
  1680. DSI_CTRL_ERR(dsi_ctrl, "failed to get iova, rc=%d\n", rc);
  1681. (void)dsi_ctrl_buffer_deinit(dsi_ctrl);
  1682. goto error;
  1683. }
  1684. if (iova & 0x07) {
  1685. DSI_CTRL_ERR(dsi_ctrl, "Tx command buffer is not 8 byte aligned\n");
  1686. rc = -ENOTSUPP;
  1687. (void)dsi_ctrl_buffer_deinit(dsi_ctrl);
  1688. goto error;
  1689. }
  1690. error:
  1691. return rc;
  1692. }
  1693. static int dsi_enable_io_clamp(struct dsi_ctrl *dsi_ctrl,
  1694. bool enable, bool ulps_enabled)
  1695. {
  1696. u32 lanes = 0;
  1697. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE)
  1698. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1699. lanes |= DSI_CLOCK_LANE;
  1700. if (enable)
  1701. dsi_ctrl->hw.ops.clamp_enable(&dsi_ctrl->hw,
  1702. lanes, ulps_enabled);
  1703. else
  1704. dsi_ctrl->hw.ops.clamp_disable(&dsi_ctrl->hw,
  1705. lanes, ulps_enabled);
  1706. return 0;
  1707. }
  1708. static int dsi_ctrl_dts_parse(struct dsi_ctrl *dsi_ctrl,
  1709. struct device_node *of_node)
  1710. {
  1711. u32 index = 0, frame_threshold_time_us = 0;
  1712. int rc = 0;
  1713. if (!dsi_ctrl || !of_node) {
  1714. DSI_CTRL_ERR(dsi_ctrl, "invalid dsi_ctrl:%d or of_node:%d\n",
  1715. dsi_ctrl != NULL, of_node != NULL);
  1716. return -EINVAL;
  1717. }
  1718. rc = of_property_read_u32(of_node, "cell-index", &index);
  1719. if (rc) {
  1720. DSI_CTRL_DEBUG(dsi_ctrl, "cell index not set, default to 0\n");
  1721. index = 0;
  1722. }
  1723. dsi_ctrl->cell_index = index;
  1724. dsi_ctrl->name = of_get_property(of_node, "label", NULL);
  1725. if (!dsi_ctrl->name)
  1726. dsi_ctrl->name = DSI_CTRL_DEFAULT_LABEL;
  1727. dsi_ctrl->phy_isolation_enabled = of_property_read_bool(of_node,
  1728. "qcom,dsi-phy-isolation-enabled");
  1729. dsi_ctrl->null_insertion_enabled = of_property_read_bool(of_node,
  1730. "qcom,null-insertion-enabled");
  1731. dsi_ctrl->split_link_supported = of_property_read_bool(of_node,
  1732. "qcom,split-link-supported");
  1733. rc = of_property_read_u32(of_node, "frame-threshold-time-us",
  1734. &frame_threshold_time_us);
  1735. if (rc) {
  1736. DSI_CTRL_DEBUG(dsi_ctrl,
  1737. "frame-threshold-time not specified, defaulting\n");
  1738. frame_threshold_time_us = 2666;
  1739. }
  1740. dsi_ctrl->frame_threshold_time_us = frame_threshold_time_us;
  1741. return 0;
  1742. }
  1743. static int dsi_ctrl_dev_probe(struct platform_device *pdev)
  1744. {
  1745. struct dsi_ctrl *dsi_ctrl;
  1746. struct dsi_ctrl_list_item *item;
  1747. const struct of_device_id *id;
  1748. enum dsi_ctrl_version version;
  1749. int rc = 0;
  1750. id = of_match_node(msm_dsi_of_match, pdev->dev.of_node);
  1751. if (!id)
  1752. return -ENODEV;
  1753. version = *(enum dsi_ctrl_version *)id->data;
  1754. item = devm_kzalloc(&pdev->dev, sizeof(*item), GFP_KERNEL);
  1755. if (!item)
  1756. return -ENOMEM;
  1757. dsi_ctrl = devm_kzalloc(&pdev->dev, sizeof(*dsi_ctrl), GFP_KERNEL);
  1758. if (!dsi_ctrl)
  1759. return -ENOMEM;
  1760. dsi_ctrl->version = version;
  1761. dsi_ctrl->irq_info.irq_num = -1;
  1762. dsi_ctrl->irq_info.irq_stat_mask = 0x0;
  1763. INIT_WORK(&dsi_ctrl->dma_cmd_wait, dsi_ctrl_dma_cmd_wait_for_done);
  1764. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1765. spin_lock_init(&dsi_ctrl->irq_info.irq_lock);
  1766. rc = dsi_ctrl_dts_parse(dsi_ctrl, pdev->dev.of_node);
  1767. if (rc) {
  1768. DSI_CTRL_ERR(dsi_ctrl, "dts parse failed, rc = %d\n", rc);
  1769. goto fail;
  1770. }
  1771. rc = dsi_ctrl_init_regmap(pdev, dsi_ctrl);
  1772. if (rc) {
  1773. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse register information, rc = %d\n",
  1774. rc);
  1775. goto fail;
  1776. }
  1777. rc = dsi_ctrl_supplies_init(pdev, dsi_ctrl);
  1778. if (rc) {
  1779. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse voltage supplies, rc = %d\n",
  1780. rc);
  1781. goto fail;
  1782. }
  1783. rc = dsi_ctrl_clocks_init(pdev, dsi_ctrl);
  1784. if (rc) {
  1785. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse clock information, rc = %d\n",
  1786. rc);
  1787. goto fail_supplies;
  1788. }
  1789. rc = dsi_catalog_ctrl_setup(&dsi_ctrl->hw, dsi_ctrl->version,
  1790. dsi_ctrl->cell_index, dsi_ctrl->phy_isolation_enabled,
  1791. dsi_ctrl->null_insertion_enabled);
  1792. if (rc) {
  1793. DSI_CTRL_ERR(dsi_ctrl, "Catalog does not support version (%d)\n",
  1794. dsi_ctrl->version);
  1795. goto fail_clks;
  1796. }
  1797. item->ctrl = dsi_ctrl;
  1798. sde_dbg_dsi_ctrl_register(dsi_ctrl->hw.base, dsi_ctrl->name);
  1799. mutex_lock(&dsi_ctrl_list_lock);
  1800. list_add(&item->list, &dsi_ctrl_list);
  1801. mutex_unlock(&dsi_ctrl_list_lock);
  1802. mutex_init(&dsi_ctrl->ctrl_lock);
  1803. dsi_ctrl->secure_mode = false;
  1804. dsi_ctrl->pdev = pdev;
  1805. platform_set_drvdata(pdev, dsi_ctrl);
  1806. DSI_CTRL_INFO(dsi_ctrl, "Probe successful\n");
  1807. return 0;
  1808. fail_clks:
  1809. (void)dsi_ctrl_clocks_deinit(dsi_ctrl);
  1810. fail_supplies:
  1811. (void)dsi_ctrl_supplies_deinit(dsi_ctrl);
  1812. fail:
  1813. return rc;
  1814. }
  1815. static int dsi_ctrl_dev_remove(struct platform_device *pdev)
  1816. {
  1817. int rc = 0;
  1818. struct dsi_ctrl *dsi_ctrl;
  1819. struct list_head *pos, *tmp;
  1820. dsi_ctrl = platform_get_drvdata(pdev);
  1821. mutex_lock(&dsi_ctrl_list_lock);
  1822. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1823. struct dsi_ctrl_list_item *n = list_entry(pos,
  1824. struct dsi_ctrl_list_item,
  1825. list);
  1826. if (n->ctrl == dsi_ctrl) {
  1827. list_del(&n->list);
  1828. break;
  1829. }
  1830. }
  1831. mutex_unlock(&dsi_ctrl_list_lock);
  1832. mutex_lock(&dsi_ctrl->ctrl_lock);
  1833. dsi_ctrl_isr_configure(dsi_ctrl, false);
  1834. rc = dsi_ctrl_supplies_deinit(dsi_ctrl);
  1835. if (rc)
  1836. DSI_CTRL_ERR(dsi_ctrl,
  1837. "failed to deinitialize voltage supplies, rc=%d\n",
  1838. rc);
  1839. rc = dsi_ctrl_clocks_deinit(dsi_ctrl);
  1840. if (rc)
  1841. DSI_CTRL_ERR(dsi_ctrl,
  1842. "failed to deinitialize clocks, rc=%d\n", rc);
  1843. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1844. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1845. mutex_destroy(&dsi_ctrl->ctrl_lock);
  1846. devm_kfree(&pdev->dev, dsi_ctrl);
  1847. platform_set_drvdata(pdev, NULL);
  1848. return 0;
  1849. }
  1850. static struct platform_driver dsi_ctrl_driver = {
  1851. .probe = dsi_ctrl_dev_probe,
  1852. .remove = dsi_ctrl_dev_remove,
  1853. .driver = {
  1854. .name = "drm_dsi_ctrl",
  1855. .of_match_table = msm_dsi_of_match,
  1856. .suppress_bind_attrs = true,
  1857. },
  1858. };
  1859. int dsi_ctrl_get_io_resources(struct msm_io_res *io_res)
  1860. {
  1861. int rc = 0;
  1862. struct dsi_ctrl_list_item *dsi_ctrl;
  1863. mutex_lock(&dsi_ctrl_list_lock);
  1864. list_for_each_entry(dsi_ctrl, &dsi_ctrl_list, list) {
  1865. rc = msm_dss_get_io_mem(dsi_ctrl->ctrl->pdev, &io_res->mem);
  1866. if (rc) {
  1867. DSI_CTRL_ERR(dsi_ctrl->ctrl,
  1868. "failed to get io mem, rc = %d\n", rc);
  1869. return rc;
  1870. }
  1871. }
  1872. mutex_unlock(&dsi_ctrl_list_lock);
  1873. return rc;
  1874. }
  1875. /**
  1876. * dsi_ctrl_check_resource() - check if DSI controller is probed
  1877. * @of_node: of_node of the DSI controller.
  1878. *
  1879. * Checks if the DSI controller has been probed and is available.
  1880. *
  1881. * Return: status of DSI controller
  1882. */
  1883. bool dsi_ctrl_check_resource(struct device_node *of_node)
  1884. {
  1885. struct list_head *pos, *tmp;
  1886. struct dsi_ctrl *ctrl = NULL;
  1887. mutex_lock(&dsi_ctrl_list_lock);
  1888. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1889. struct dsi_ctrl_list_item *n;
  1890. n = list_entry(pos, struct dsi_ctrl_list_item, list);
  1891. if (!n->ctrl || !n->ctrl->pdev)
  1892. break;
  1893. if (n->ctrl->pdev->dev.of_node == of_node) {
  1894. ctrl = n->ctrl;
  1895. break;
  1896. }
  1897. }
  1898. mutex_unlock(&dsi_ctrl_list_lock);
  1899. return ctrl ? true : false;
  1900. }
  1901. /**
  1902. * dsi_ctrl_get() - get a dsi_ctrl handle from an of_node
  1903. * @of_node: of_node of the DSI controller.
  1904. *
  1905. * Gets the DSI controller handle for the corresponding of_node. The ref count
  1906. * is incremented to one and all subsequent gets will fail until the original
  1907. * clients calls a put.
  1908. *
  1909. * Return: DSI Controller handle.
  1910. */
  1911. struct dsi_ctrl *dsi_ctrl_get(struct device_node *of_node)
  1912. {
  1913. struct list_head *pos, *tmp;
  1914. struct dsi_ctrl *ctrl = NULL;
  1915. mutex_lock(&dsi_ctrl_list_lock);
  1916. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1917. struct dsi_ctrl_list_item *n;
  1918. n = list_entry(pos, struct dsi_ctrl_list_item, list);
  1919. if (n->ctrl->pdev->dev.of_node == of_node) {
  1920. ctrl = n->ctrl;
  1921. break;
  1922. }
  1923. }
  1924. mutex_unlock(&dsi_ctrl_list_lock);
  1925. if (!ctrl) {
  1926. DSI_CTRL_ERR(ctrl, "Device with of node not found rc=%d\n",
  1927. -EPROBE_DEFER);
  1928. ctrl = ERR_PTR(-EPROBE_DEFER);
  1929. return ctrl;
  1930. }
  1931. mutex_lock(&ctrl->ctrl_lock);
  1932. if (ctrl->refcount == 1) {
  1933. DSI_CTRL_ERR(ctrl, "Device in use\n");
  1934. mutex_unlock(&ctrl->ctrl_lock);
  1935. ctrl = ERR_PTR(-EBUSY);
  1936. return ctrl;
  1937. }
  1938. ctrl->refcount++;
  1939. mutex_unlock(&ctrl->ctrl_lock);
  1940. return ctrl;
  1941. }
  1942. /**
  1943. * dsi_ctrl_put() - releases a dsi controller handle.
  1944. * @dsi_ctrl: DSI controller handle.
  1945. *
  1946. * Releases the DSI controller. Driver will clean up all resources and puts back
  1947. * the DSI controller into reset state.
  1948. */
  1949. void dsi_ctrl_put(struct dsi_ctrl *dsi_ctrl)
  1950. {
  1951. mutex_lock(&dsi_ctrl->ctrl_lock);
  1952. if (dsi_ctrl->refcount == 0)
  1953. DSI_CTRL_ERR(dsi_ctrl, "Unbalanced %s call\n", __func__);
  1954. else
  1955. dsi_ctrl->refcount--;
  1956. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1957. }
  1958. /**
  1959. * dsi_ctrl_drv_init() - initialize dsi controller driver.
  1960. * @dsi_ctrl: DSI controller handle.
  1961. * @parent: Parent directory for debug fs.
  1962. *
  1963. * Initializes DSI controller driver. Driver should be initialized after
  1964. * dsi_ctrl_get() succeeds.
  1965. *
  1966. * Return: error code.
  1967. */
  1968. int dsi_ctrl_drv_init(struct dsi_ctrl *dsi_ctrl, struct dentry *parent)
  1969. {
  1970. char dbg_name[DSI_DEBUG_NAME_LEN];
  1971. int rc = 0;
  1972. if (!dsi_ctrl) {
  1973. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1974. return -EINVAL;
  1975. }
  1976. mutex_lock(&dsi_ctrl->ctrl_lock);
  1977. rc = dsi_ctrl_drv_state_init(dsi_ctrl);
  1978. if (rc) {
  1979. DSI_CTRL_ERR(dsi_ctrl, "Failed to initialize driver state, rc=%d\n",
  1980. rc);
  1981. goto error;
  1982. }
  1983. rc = dsi_ctrl_debugfs_init(dsi_ctrl, parent);
  1984. if (rc) {
  1985. DSI_CTRL_ERR(dsi_ctrl, "failed to init debug fs, rc=%d\n", rc);
  1986. goto error;
  1987. }
  1988. snprintf(dbg_name, DSI_DEBUG_NAME_LEN, "dsi%d_ctrl", dsi_ctrl->cell_index);
  1989. sde_dbg_reg_register_base(dbg_name, dsi_ctrl->hw.base,
  1990. msm_iomap_size(dsi_ctrl->pdev, "dsi_ctrl"),
  1991. msm_get_phys_addr(dsi_ctrl->pdev, "dsi_ctrl"), SDE_DBG_DSI);
  1992. error:
  1993. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1994. return rc;
  1995. }
  1996. /**
  1997. * dsi_ctrl_drv_deinit() - de-initializes dsi controller driver
  1998. * @dsi_ctrl: DSI controller handle.
  1999. *
  2000. * Releases all resources acquired by dsi_ctrl_drv_init().
  2001. *
  2002. * Return: error code.
  2003. */
  2004. int dsi_ctrl_drv_deinit(struct dsi_ctrl *dsi_ctrl)
  2005. {
  2006. int rc = 0;
  2007. if (!dsi_ctrl) {
  2008. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2009. return -EINVAL;
  2010. }
  2011. mutex_lock(&dsi_ctrl->ctrl_lock);
  2012. rc = dsi_ctrl_debugfs_deinit(dsi_ctrl);
  2013. if (rc)
  2014. DSI_CTRL_ERR(dsi_ctrl, "failed to release debugfs root, rc=%d\n",
  2015. rc);
  2016. rc = dsi_ctrl_buffer_deinit(dsi_ctrl);
  2017. if (rc)
  2018. DSI_CTRL_ERR(dsi_ctrl, "Failed to free cmd buffers, rc=%d\n",
  2019. rc);
  2020. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2021. return rc;
  2022. }
  2023. int dsi_ctrl_clk_cb_register(struct dsi_ctrl *dsi_ctrl,
  2024. struct clk_ctrl_cb *clk_cb)
  2025. {
  2026. if (!dsi_ctrl || !clk_cb) {
  2027. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2028. return -EINVAL;
  2029. }
  2030. dsi_ctrl->clk_cb.priv = clk_cb->priv;
  2031. dsi_ctrl->clk_cb.dsi_clk_cb = clk_cb->dsi_clk_cb;
  2032. return 0;
  2033. }
  2034. /**
  2035. * dsi_ctrl_phy_sw_reset() - perform a PHY software reset
  2036. * @dsi_ctrl: DSI controller handle.
  2037. *
  2038. * Performs a PHY software reset on the DSI controller. Reset should be done
  2039. * when the controller power state is DSI_CTRL_POWER_CORE_CLK_ON and the PHY is
  2040. * not enabled.
  2041. *
  2042. * This function will fail if driver is in any other state.
  2043. *
  2044. * Return: error code.
  2045. */
  2046. int dsi_ctrl_phy_sw_reset(struct dsi_ctrl *dsi_ctrl)
  2047. {
  2048. int rc = 0;
  2049. if (!dsi_ctrl) {
  2050. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2051. return -EINVAL;
  2052. }
  2053. mutex_lock(&dsi_ctrl->ctrl_lock);
  2054. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_PHY_SW_RESET, 0x0);
  2055. if (rc) {
  2056. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2057. rc);
  2058. goto error;
  2059. }
  2060. dsi_ctrl->hw.ops.phy_sw_reset(&dsi_ctrl->hw);
  2061. DSI_CTRL_DEBUG(dsi_ctrl, "PHY soft reset done\n");
  2062. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_PHY_SW_RESET, 0x0);
  2063. error:
  2064. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2065. return rc;
  2066. }
  2067. /**
  2068. * dsi_ctrl_seamless_timing_update() - update only controller timing
  2069. * @dsi_ctrl: DSI controller handle.
  2070. * @timing: New DSI timing info
  2071. *
  2072. * Updates host timing values to conduct a seamless transition to new timing
  2073. * For example, to update the porch values in a dynamic fps switch.
  2074. *
  2075. * Return: error code.
  2076. */
  2077. int dsi_ctrl_async_timing_update(struct dsi_ctrl *dsi_ctrl,
  2078. struct dsi_mode_info *timing)
  2079. {
  2080. struct dsi_mode_info *host_mode;
  2081. int rc = 0;
  2082. if (!dsi_ctrl || !timing) {
  2083. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2084. return -EINVAL;
  2085. }
  2086. mutex_lock(&dsi_ctrl->ctrl_lock);
  2087. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_ASYNC_TIMING,
  2088. DSI_CTRL_ENGINE_ON);
  2089. if (rc) {
  2090. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2091. rc);
  2092. goto exit;
  2093. }
  2094. host_mode = &dsi_ctrl->host_config.video_timing;
  2095. memcpy(host_mode, timing, sizeof(*host_mode));
  2096. dsi_ctrl->hw.ops.set_timing_db(&dsi_ctrl->hw, true);
  2097. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw, host_mode);
  2098. exit:
  2099. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2100. return rc;
  2101. }
  2102. /**
  2103. * dsi_ctrl_timing_db_update() - update only controller Timing DB
  2104. * @dsi_ctrl: DSI controller handle.
  2105. * @enable: Enable/disable Timing DB register
  2106. *
  2107. * Update timing db register value during dfps usecases
  2108. *
  2109. * Return: error code.
  2110. */
  2111. int dsi_ctrl_timing_db_update(struct dsi_ctrl *dsi_ctrl,
  2112. bool enable)
  2113. {
  2114. int rc = 0;
  2115. if (!dsi_ctrl) {
  2116. DSI_CTRL_ERR(dsi_ctrl, "Invalid dsi_ctrl\n");
  2117. return -EINVAL;
  2118. }
  2119. mutex_lock(&dsi_ctrl->ctrl_lock);
  2120. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_ASYNC_TIMING,
  2121. DSI_CTRL_ENGINE_ON);
  2122. if (rc) {
  2123. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2124. rc);
  2125. goto exit;
  2126. }
  2127. /*
  2128. * Add HW recommended delay for dfps feature.
  2129. * When prefetch is enabled, MDSS HW works on 2 vsync
  2130. * boundaries i.e. mdp_vsync and panel_vsync.
  2131. * In the current implementation we are only waiting
  2132. * for mdp_vsync. We need to make sure that interface
  2133. * flush is after panel_vsync. So, added the recommended
  2134. * delays after dfps update.
  2135. */
  2136. usleep_range(2000, 2010);
  2137. dsi_ctrl->hw.ops.set_timing_db(&dsi_ctrl->hw, enable);
  2138. exit:
  2139. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2140. return rc;
  2141. }
  2142. int dsi_ctrl_timing_setup(struct dsi_ctrl *dsi_ctrl)
  2143. {
  2144. int rc = 0;
  2145. if (!dsi_ctrl) {
  2146. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2147. return -EINVAL;
  2148. }
  2149. mutex_lock(&dsi_ctrl->ctrl_lock);
  2150. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2151. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2152. &dsi_ctrl->host_config.common_config,
  2153. &dsi_ctrl->host_config.u.cmd_engine);
  2154. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2155. &dsi_ctrl->host_config.video_timing,
  2156. &dsi_ctrl->host_config.common_config,
  2157. 0x0,
  2158. &dsi_ctrl->roi);
  2159. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, true);
  2160. } else {
  2161. dsi_ctrl->hw.ops.video_engine_setup(&dsi_ctrl->hw,
  2162. &dsi_ctrl->host_config.common_config,
  2163. &dsi_ctrl->host_config.u.video_engine);
  2164. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw,
  2165. &dsi_ctrl->host_config.video_timing);
  2166. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, true);
  2167. }
  2168. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2169. return rc;
  2170. }
  2171. int dsi_ctrl_setup(struct dsi_ctrl *dsi_ctrl)
  2172. {
  2173. int rc = 0;
  2174. rc = dsi_ctrl_timing_setup(dsi_ctrl);
  2175. if (rc)
  2176. return -EINVAL;
  2177. mutex_lock(&dsi_ctrl->ctrl_lock);
  2178. dsi_ctrl->hw.ops.setup_lane_map(&dsi_ctrl->hw,
  2179. &dsi_ctrl->host_config.lane_map);
  2180. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2181. &dsi_ctrl->host_config.common_config);
  2182. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw, 0x0);
  2183. dsi_ctrl_enable_error_interrupts(dsi_ctrl);
  2184. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, true);
  2185. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2186. return rc;
  2187. }
  2188. int dsi_ctrl_set_roi(struct dsi_ctrl *dsi_ctrl, struct dsi_rect *roi,
  2189. bool *changed)
  2190. {
  2191. int rc = 0;
  2192. if (!dsi_ctrl || !roi || !changed) {
  2193. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2194. return -EINVAL;
  2195. }
  2196. mutex_lock(&dsi_ctrl->ctrl_lock);
  2197. if ((!dsi_rect_is_equal(&dsi_ctrl->roi, roi)) ||
  2198. dsi_ctrl->modeupdated) {
  2199. *changed = true;
  2200. memcpy(&dsi_ctrl->roi, roi, sizeof(dsi_ctrl->roi));
  2201. dsi_ctrl->modeupdated = false;
  2202. } else
  2203. *changed = false;
  2204. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2205. return rc;
  2206. }
  2207. /**
  2208. * dsi_ctrl_config_clk_gating() - Enable/disable DSI PHY clk gating.
  2209. * @dsi_ctrl: DSI controller handle.
  2210. * @enable: Enable/disable DSI PHY clk gating
  2211. * @clk_selection: clock to enable/disable clock gating
  2212. *
  2213. * Return: error code.
  2214. */
  2215. int dsi_ctrl_config_clk_gating(struct dsi_ctrl *dsi_ctrl, bool enable,
  2216. enum dsi_clk_gate_type clk_selection)
  2217. {
  2218. if (!dsi_ctrl) {
  2219. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2220. return -EINVAL;
  2221. }
  2222. if (dsi_ctrl->hw.ops.config_clk_gating)
  2223. dsi_ctrl->hw.ops.config_clk_gating(&dsi_ctrl->hw, enable,
  2224. clk_selection);
  2225. return 0;
  2226. }
  2227. /**
  2228. * dsi_ctrl_phy_reset_config() - Mask/unmask propagation of ahb reset signal
  2229. * to DSI PHY hardware.
  2230. * @dsi_ctrl: DSI controller handle.
  2231. * @enable: Mask/unmask the PHY reset signal.
  2232. *
  2233. * Return: error code.
  2234. */
  2235. int dsi_ctrl_phy_reset_config(struct dsi_ctrl *dsi_ctrl, bool enable)
  2236. {
  2237. if (!dsi_ctrl) {
  2238. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2239. return -EINVAL;
  2240. }
  2241. if (dsi_ctrl->hw.ops.phy_reset_config)
  2242. dsi_ctrl->hw.ops.phy_reset_config(&dsi_ctrl->hw, enable);
  2243. return 0;
  2244. }
  2245. static bool dsi_ctrl_check_for_spurious_error_interrupts(
  2246. struct dsi_ctrl *dsi_ctrl)
  2247. {
  2248. const unsigned long intr_check_interval = msecs_to_jiffies(1000);
  2249. const unsigned int interrupt_threshold = 15;
  2250. unsigned long jiffies_now = jiffies;
  2251. if (!dsi_ctrl) {
  2252. DSI_CTRL_ERR(dsi_ctrl, "Invalid DSI controller structure\n");
  2253. return false;
  2254. }
  2255. if (dsi_ctrl->jiffies_start == 0)
  2256. dsi_ctrl->jiffies_start = jiffies;
  2257. dsi_ctrl->error_interrupt_count++;
  2258. if ((jiffies_now - dsi_ctrl->jiffies_start) < intr_check_interval) {
  2259. if (dsi_ctrl->error_interrupt_count > interrupt_threshold) {
  2260. SDE_EVT32_IRQ(dsi_ctrl->cell_index,
  2261. dsi_ctrl->error_interrupt_count,
  2262. interrupt_threshold);
  2263. return true;
  2264. }
  2265. } else {
  2266. dsi_ctrl->jiffies_start = jiffies;
  2267. dsi_ctrl->error_interrupt_count = 1;
  2268. }
  2269. return false;
  2270. }
  2271. static void dsi_ctrl_handle_error_status(struct dsi_ctrl *dsi_ctrl,
  2272. unsigned long error)
  2273. {
  2274. struct dsi_event_cb_info cb_info;
  2275. cb_info = dsi_ctrl->irq_info.irq_err_cb;
  2276. /* disable error interrupts */
  2277. if (dsi_ctrl->hw.ops.error_intr_ctrl)
  2278. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, false);
  2279. /* clear error interrupts first */
  2280. if (dsi_ctrl->hw.ops.clear_error_status)
  2281. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  2282. error);
  2283. /* DTLN PHY error */
  2284. if (error & 0x3000E00)
  2285. DSI_CTRL_ERR(dsi_ctrl, "dsi PHY contention error: 0x%lx\n",
  2286. error);
  2287. /* ignore TX timeout if blpp_lp11 is disabled */
  2288. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE &&
  2289. !dsi_ctrl->host_config.u.video_engine.bllp_lp11_en &&
  2290. !dsi_ctrl->host_config.u.video_engine.eof_bllp_lp11_en)
  2291. error &= ~DSI_HS_TX_TIMEOUT;
  2292. /* TX timeout error */
  2293. if (error & 0xE0) {
  2294. if (error & 0xA0) {
  2295. if (cb_info.event_cb) {
  2296. cb_info.event_idx = DSI_LP_Rx_TIMEOUT;
  2297. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2298. cb_info.event_idx,
  2299. dsi_ctrl->cell_index,
  2300. 0, 0, 0, 0);
  2301. }
  2302. }
  2303. }
  2304. /* DSI FIFO OVERFLOW error */
  2305. if (error & 0xF0000) {
  2306. u32 mask = 0;
  2307. if (dsi_ctrl->hw.ops.get_error_mask)
  2308. mask = dsi_ctrl->hw.ops.get_error_mask(&dsi_ctrl->hw);
  2309. /* no need to report FIFO overflow if already masked */
  2310. if (cb_info.event_cb && !(mask & 0xf0000)) {
  2311. cb_info.event_idx = DSI_FIFO_OVERFLOW;
  2312. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2313. cb_info.event_idx,
  2314. dsi_ctrl->cell_index,
  2315. 0, 0, 0, 0);
  2316. }
  2317. }
  2318. /* DSI FIFO UNDERFLOW error */
  2319. if (error & 0xF00000) {
  2320. if (cb_info.event_cb) {
  2321. cb_info.event_idx = DSI_FIFO_UNDERFLOW;
  2322. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2323. cb_info.event_idx,
  2324. dsi_ctrl->cell_index,
  2325. 0, 0, 0, 0);
  2326. }
  2327. }
  2328. /* DSI PLL UNLOCK error */
  2329. if (error & BIT(8))
  2330. DSI_CTRL_ERR(dsi_ctrl, "dsi PLL unlock error: 0x%lx\n", error);
  2331. /* ACK error */
  2332. if (error & 0xF)
  2333. DSI_CTRL_ERR(dsi_ctrl, "ack error: 0x%lx\n", error);
  2334. /*
  2335. * DSI Phy can go into bad state during ESD influence. This can
  2336. * manifest as various types of spurious error interrupts on
  2337. * DSI controller. This check will allow us to handle afore mentioned
  2338. * case and prevent us from re enabling interrupts until a full ESD
  2339. * recovery is completed.
  2340. */
  2341. if (dsi_ctrl_check_for_spurious_error_interrupts(dsi_ctrl) &&
  2342. dsi_ctrl->esd_check_underway) {
  2343. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2344. return;
  2345. }
  2346. /* enable back DSI interrupts */
  2347. if (dsi_ctrl->hw.ops.error_intr_ctrl)
  2348. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, true);
  2349. }
  2350. /**
  2351. * dsi_ctrl_isr - interrupt service routine for DSI CTRL component
  2352. * @irq: Incoming IRQ number
  2353. * @ptr: Pointer to user data structure (struct dsi_ctrl)
  2354. * Returns: IRQ_HANDLED if no further action required
  2355. */
  2356. static irqreturn_t dsi_ctrl_isr(int irq, void *ptr)
  2357. {
  2358. struct dsi_ctrl *dsi_ctrl;
  2359. struct dsi_event_cb_info cb_info;
  2360. unsigned long flags;
  2361. uint32_t status = 0x0, i;
  2362. uint64_t errors = 0x0;
  2363. if (!ptr)
  2364. return IRQ_NONE;
  2365. dsi_ctrl = ptr;
  2366. /* check status interrupts */
  2367. if (dsi_ctrl->hw.ops.get_interrupt_status)
  2368. status = dsi_ctrl->hw.ops.get_interrupt_status(&dsi_ctrl->hw);
  2369. /* check error interrupts */
  2370. if (dsi_ctrl->hw.ops.get_error_status)
  2371. errors = dsi_ctrl->hw.ops.get_error_status(&dsi_ctrl->hw);
  2372. /* clear interrupts */
  2373. if (dsi_ctrl->hw.ops.clear_interrupt_status)
  2374. dsi_ctrl->hw.ops.clear_interrupt_status(&dsi_ctrl->hw, 0x0);
  2375. SDE_EVT32_IRQ(dsi_ctrl->cell_index, status, errors);
  2376. /* handle DSI error recovery */
  2377. if (status & DSI_ERROR)
  2378. dsi_ctrl_handle_error_status(dsi_ctrl, errors);
  2379. if (status & DSI_CMD_MODE_DMA_DONE) {
  2380. if (dsi_ctrl->enable_cmd_dma_stats) {
  2381. u32 reg = dsi_ctrl->hw.ops.log_line_count(&dsi_ctrl->hw,
  2382. dsi_ctrl->cmd_mode);
  2383. dsi_ctrl->cmd_success_line = (reg & 0xFFFF);
  2384. dsi_ctrl->cmd_success_frame = ((reg >> 16) & 0xFFFF);
  2385. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  2386. dsi_ctrl->cmd_success_line,
  2387. dsi_ctrl->cmd_success_frame);
  2388. }
  2389. atomic_set(&dsi_ctrl->dma_irq_trig, 1);
  2390. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2391. DSI_SINT_CMD_MODE_DMA_DONE);
  2392. complete_all(&dsi_ctrl->irq_info.cmd_dma_done);
  2393. }
  2394. if (status & DSI_CMD_FRAME_DONE) {
  2395. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2396. DSI_SINT_CMD_FRAME_DONE);
  2397. complete_all(&dsi_ctrl->irq_info.cmd_frame_done);
  2398. }
  2399. if (status & DSI_VIDEO_MODE_FRAME_DONE) {
  2400. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2401. DSI_SINT_VIDEO_MODE_FRAME_DONE);
  2402. complete_all(&dsi_ctrl->irq_info.vid_frame_done);
  2403. }
  2404. if (status & DSI_BTA_DONE) {
  2405. u32 fifo_overflow_mask = (DSI_DLN0_HS_FIFO_OVERFLOW |
  2406. DSI_DLN1_HS_FIFO_OVERFLOW |
  2407. DSI_DLN2_HS_FIFO_OVERFLOW |
  2408. DSI_DLN3_HS_FIFO_OVERFLOW);
  2409. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2410. DSI_SINT_BTA_DONE);
  2411. complete_all(&dsi_ctrl->irq_info.bta_done);
  2412. if (dsi_ctrl->hw.ops.clear_error_status)
  2413. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  2414. fifo_overflow_mask);
  2415. }
  2416. for (i = 0; status && i < DSI_STATUS_INTERRUPT_COUNT; ++i) {
  2417. if (status & 0x1) {
  2418. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2419. cb_info = dsi_ctrl->irq_info.irq_stat_cb[i];
  2420. spin_unlock_irqrestore(
  2421. &dsi_ctrl->irq_info.irq_lock, flags);
  2422. if (cb_info.event_cb)
  2423. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2424. cb_info.event_idx,
  2425. dsi_ctrl->cell_index,
  2426. irq, 0, 0, 0);
  2427. }
  2428. status >>= 1;
  2429. }
  2430. return IRQ_HANDLED;
  2431. }
  2432. /**
  2433. * _dsi_ctrl_setup_isr - register ISR handler
  2434. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2435. * Returns: Zero on success
  2436. */
  2437. static int _dsi_ctrl_setup_isr(struct dsi_ctrl *dsi_ctrl)
  2438. {
  2439. int irq_num, rc;
  2440. if (!dsi_ctrl)
  2441. return -EINVAL;
  2442. if (dsi_ctrl->irq_info.irq_num != -1)
  2443. return 0;
  2444. init_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  2445. init_completion(&dsi_ctrl->irq_info.vid_frame_done);
  2446. init_completion(&dsi_ctrl->irq_info.cmd_frame_done);
  2447. init_completion(&dsi_ctrl->irq_info.bta_done);
  2448. irq_num = platform_get_irq(dsi_ctrl->pdev, 0);
  2449. if (irq_num < 0) {
  2450. DSI_CTRL_ERR(dsi_ctrl, "Failed to get IRQ number, %d\n",
  2451. irq_num);
  2452. rc = irq_num;
  2453. } else {
  2454. rc = devm_request_threaded_irq(&dsi_ctrl->pdev->dev, irq_num,
  2455. dsi_ctrl_isr, NULL, 0, "dsi_ctrl", dsi_ctrl);
  2456. if (rc) {
  2457. DSI_CTRL_ERR(dsi_ctrl, "Failed to request IRQ, %d\n",
  2458. rc);
  2459. } else {
  2460. dsi_ctrl->irq_info.irq_num = irq_num;
  2461. disable_irq_nosync(irq_num);
  2462. DSI_CTRL_INFO(dsi_ctrl, "IRQ %d registered\n", irq_num);
  2463. }
  2464. }
  2465. return rc;
  2466. }
  2467. /**
  2468. * _dsi_ctrl_destroy_isr - unregister ISR handler
  2469. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2470. */
  2471. static void _dsi_ctrl_destroy_isr(struct dsi_ctrl *dsi_ctrl)
  2472. {
  2473. if (!dsi_ctrl || !dsi_ctrl->pdev || dsi_ctrl->irq_info.irq_num < 0)
  2474. return;
  2475. if (dsi_ctrl->irq_info.irq_num != -1) {
  2476. devm_free_irq(&dsi_ctrl->pdev->dev,
  2477. dsi_ctrl->irq_info.irq_num, dsi_ctrl);
  2478. dsi_ctrl->irq_info.irq_num = -1;
  2479. }
  2480. }
  2481. void dsi_ctrl_enable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  2482. uint32_t intr_idx, struct dsi_event_cb_info *event_info)
  2483. {
  2484. unsigned long flags;
  2485. if (!dsi_ctrl || dsi_ctrl->irq_info.irq_num == -1 ||
  2486. intr_idx >= DSI_STATUS_INTERRUPT_COUNT)
  2487. return;
  2488. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, intr_idx);
  2489. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2490. if (dsi_ctrl->irq_info.irq_stat_refcount[intr_idx] == 0) {
  2491. /* enable irq on first request */
  2492. if (dsi_ctrl->irq_info.irq_stat_mask == 0)
  2493. enable_irq(dsi_ctrl->irq_info.irq_num);
  2494. /* update hardware mask */
  2495. dsi_ctrl->irq_info.irq_stat_mask |= BIT(intr_idx);
  2496. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2497. dsi_ctrl->irq_info.irq_stat_mask);
  2498. }
  2499. if (intr_idx == DSI_SINT_CMD_MODE_DMA_DONE)
  2500. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2501. dsi_ctrl->irq_info.irq_stat_mask);
  2502. ++(dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]);
  2503. if (event_info)
  2504. dsi_ctrl->irq_info.irq_stat_cb[intr_idx] = *event_info;
  2505. spin_unlock_irqrestore(&dsi_ctrl->irq_info.irq_lock, flags);
  2506. }
  2507. void dsi_ctrl_disable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  2508. uint32_t intr_idx)
  2509. {
  2510. unsigned long flags;
  2511. if (!dsi_ctrl || intr_idx >= DSI_STATUS_INTERRUPT_COUNT)
  2512. return;
  2513. SDE_EVT32_IRQ(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, intr_idx);
  2514. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2515. if (dsi_ctrl->irq_info.irq_stat_refcount[intr_idx])
  2516. if (--(dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]) == 0) {
  2517. dsi_ctrl->irq_info.irq_stat_mask &= ~BIT(intr_idx);
  2518. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2519. dsi_ctrl->irq_info.irq_stat_mask);
  2520. /* don't need irq if no lines are enabled */
  2521. if (dsi_ctrl->irq_info.irq_stat_mask == 0 &&
  2522. dsi_ctrl->irq_info.irq_num != -1)
  2523. disable_irq_nosync(dsi_ctrl->irq_info.irq_num);
  2524. }
  2525. spin_unlock_irqrestore(&dsi_ctrl->irq_info.irq_lock, flags);
  2526. }
  2527. int dsi_ctrl_host_timing_update(struct dsi_ctrl *dsi_ctrl)
  2528. {
  2529. if (!dsi_ctrl) {
  2530. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2531. return -EINVAL;
  2532. }
  2533. if (dsi_ctrl->hw.ops.host_setup)
  2534. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2535. &dsi_ctrl->host_config.common_config);
  2536. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2537. if (dsi_ctrl->hw.ops.cmd_engine_setup)
  2538. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2539. &dsi_ctrl->host_config.common_config,
  2540. &dsi_ctrl->host_config.u.cmd_engine);
  2541. if (dsi_ctrl->hw.ops.setup_cmd_stream)
  2542. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2543. &dsi_ctrl->host_config.video_timing,
  2544. &dsi_ctrl->host_config.common_config,
  2545. 0x0, NULL);
  2546. } else {
  2547. DSI_CTRL_ERR(dsi_ctrl, "invalid panel mode for resolution switch\n");
  2548. return -EINVAL;
  2549. }
  2550. return 0;
  2551. }
  2552. /**
  2553. * dsi_ctrl_update_host_state() - Update the host initialization state.
  2554. * @dsi_ctrl: DSI controller handle.
  2555. * @op: ctrl driver ops
  2556. * @enable: boolean signifying host state.
  2557. *
  2558. * Update the host status only while exiting from ulps during suspend state.
  2559. *
  2560. * Return: error code.
  2561. */
  2562. int dsi_ctrl_update_host_state(struct dsi_ctrl *dsi_ctrl,
  2563. enum dsi_ctrl_driver_ops op, bool enable)
  2564. {
  2565. int rc = 0;
  2566. u32 state = enable ? 0x1 : 0x0;
  2567. if (!dsi_ctrl)
  2568. return rc;
  2569. mutex_lock(&dsi_ctrl->ctrl_lock);
  2570. rc = dsi_ctrl_check_state(dsi_ctrl, op, state);
  2571. if (rc) {
  2572. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2573. rc);
  2574. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2575. return rc;
  2576. }
  2577. dsi_ctrl_update_state(dsi_ctrl, op, state);
  2578. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2579. return rc;
  2580. }
  2581. /**
  2582. * dsi_ctrl_host_init() - Initialize DSI host hardware.
  2583. * @dsi_ctrl: DSI controller handle.
  2584. * @skip_op: Boolean to indicate few operations can be skipped.
  2585. * Set during the cont-splash or trusted-vm enable case.
  2586. *
  2587. * Initializes DSI controller hardware with host configuration provided by
  2588. * dsi_ctrl_update_host_config(). Initialization can be performed only during
  2589. * DSI_CTRL_POWER_CORE_CLK_ON state and after the PHY SW reset has been
  2590. * performed.
  2591. *
  2592. * Return: error code.
  2593. */
  2594. int dsi_ctrl_host_init(struct dsi_ctrl *dsi_ctrl, bool skip_op)
  2595. {
  2596. int rc = 0;
  2597. if (!dsi_ctrl) {
  2598. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2599. return -EINVAL;
  2600. }
  2601. mutex_lock(&dsi_ctrl->ctrl_lock);
  2602. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x1);
  2603. if (rc) {
  2604. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2605. rc);
  2606. goto error;
  2607. }
  2608. /*
  2609. * For continuous splash/trusted vm usecases we omit hw operations
  2610. * as bootloader/primary vm takes care of them respectively
  2611. */
  2612. if (!skip_op) {
  2613. dsi_ctrl->hw.ops.setup_lane_map(&dsi_ctrl->hw,
  2614. &dsi_ctrl->host_config.lane_map);
  2615. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2616. &dsi_ctrl->host_config.common_config);
  2617. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2618. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2619. &dsi_ctrl->host_config.common_config,
  2620. &dsi_ctrl->host_config.u.cmd_engine);
  2621. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2622. &dsi_ctrl->host_config.video_timing,
  2623. &dsi_ctrl->host_config.common_config,
  2624. 0x0,
  2625. NULL);
  2626. } else {
  2627. dsi_ctrl->hw.ops.video_engine_setup(&dsi_ctrl->hw,
  2628. &dsi_ctrl->host_config.common_config,
  2629. &dsi_ctrl->host_config.u.video_engine);
  2630. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw,
  2631. &dsi_ctrl->host_config.video_timing);
  2632. }
  2633. }
  2634. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw, 0x0);
  2635. dsi_ctrl_enable_error_interrupts(dsi_ctrl);
  2636. DSI_CTRL_DEBUG(dsi_ctrl, "Host initialization complete, skip op: %d\n",
  2637. skip_op);
  2638. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x1);
  2639. error:
  2640. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2641. return rc;
  2642. }
  2643. /**
  2644. * dsi_ctrl_isr_configure() - API to register/deregister dsi isr
  2645. * @dsi_ctrl: DSI controller handle.
  2646. * @enable: variable to control register/deregister isr
  2647. */
  2648. void dsi_ctrl_isr_configure(struct dsi_ctrl *dsi_ctrl, bool enable)
  2649. {
  2650. if (!dsi_ctrl)
  2651. return;
  2652. mutex_lock(&dsi_ctrl->ctrl_lock);
  2653. if (enable)
  2654. _dsi_ctrl_setup_isr(dsi_ctrl);
  2655. else
  2656. _dsi_ctrl_destroy_isr(dsi_ctrl);
  2657. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2658. }
  2659. void dsi_ctrl_hs_req_sel(struct dsi_ctrl *dsi_ctrl, bool sel_phy)
  2660. {
  2661. if (!dsi_ctrl)
  2662. return;
  2663. mutex_lock(&dsi_ctrl->ctrl_lock);
  2664. dsi_ctrl->hw.ops.hs_req_sel(&dsi_ctrl->hw, sel_phy);
  2665. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2666. }
  2667. void dsi_ctrl_set_continuous_clk(struct dsi_ctrl *dsi_ctrl, bool enable)
  2668. {
  2669. if (!dsi_ctrl)
  2670. return;
  2671. mutex_lock(&dsi_ctrl->ctrl_lock);
  2672. dsi_ctrl->hw.ops.set_continuous_clk(&dsi_ctrl->hw, enable);
  2673. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2674. }
  2675. int dsi_ctrl_soft_reset(struct dsi_ctrl *dsi_ctrl)
  2676. {
  2677. if (!dsi_ctrl)
  2678. return -EINVAL;
  2679. mutex_lock(&dsi_ctrl->ctrl_lock);
  2680. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2681. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2682. DSI_CTRL_DEBUG(dsi_ctrl, "Soft reset complete\n");
  2683. return 0;
  2684. }
  2685. int dsi_ctrl_reset(struct dsi_ctrl *dsi_ctrl, int mask)
  2686. {
  2687. int rc = 0;
  2688. if (!dsi_ctrl)
  2689. return -EINVAL;
  2690. mutex_lock(&dsi_ctrl->ctrl_lock);
  2691. rc = dsi_ctrl->hw.ops.ctrl_reset(&dsi_ctrl->hw, mask);
  2692. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2693. return rc;
  2694. }
  2695. int dsi_ctrl_get_hw_version(struct dsi_ctrl *dsi_ctrl)
  2696. {
  2697. int rc = 0;
  2698. if (!dsi_ctrl)
  2699. return -EINVAL;
  2700. mutex_lock(&dsi_ctrl->ctrl_lock);
  2701. rc = dsi_ctrl->hw.ops.get_hw_version(&dsi_ctrl->hw);
  2702. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2703. return rc;
  2704. }
  2705. int dsi_ctrl_vid_engine_en(struct dsi_ctrl *dsi_ctrl, bool on)
  2706. {
  2707. int rc = 0;
  2708. if (!dsi_ctrl)
  2709. return -EINVAL;
  2710. mutex_lock(&dsi_ctrl->ctrl_lock);
  2711. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, on);
  2712. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2713. return rc;
  2714. }
  2715. int dsi_ctrl_setup_avr(struct dsi_ctrl *dsi_ctrl, bool enable)
  2716. {
  2717. if (!dsi_ctrl)
  2718. return -EINVAL;
  2719. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) {
  2720. mutex_lock(&dsi_ctrl->ctrl_lock);
  2721. dsi_ctrl->hw.ops.setup_avr(&dsi_ctrl->hw, enable);
  2722. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2723. }
  2724. return 0;
  2725. }
  2726. /**
  2727. * dsi_ctrl_host_deinit() - De-Initialize DSI host hardware.
  2728. * @dsi_ctrl: DSI controller handle.
  2729. *
  2730. * De-initializes DSI controller hardware. It can be performed only during
  2731. * DSI_CTRL_POWER_CORE_CLK_ON state after LINK clocks have been turned off.
  2732. *
  2733. * Return: error code.
  2734. */
  2735. int dsi_ctrl_host_deinit(struct dsi_ctrl *dsi_ctrl)
  2736. {
  2737. int rc = 0;
  2738. if (!dsi_ctrl) {
  2739. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2740. return -EINVAL;
  2741. }
  2742. mutex_lock(&dsi_ctrl->ctrl_lock);
  2743. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x0);
  2744. if (rc) {
  2745. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2746. rc);
  2747. DSI_CTRL_ERR(dsi_ctrl, "driver state check failed, rc=%d\n",
  2748. rc);
  2749. goto error;
  2750. }
  2751. DSI_CTRL_DEBUG(dsi_ctrl, "Host deinitization complete\n");
  2752. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x0);
  2753. error:
  2754. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2755. return rc;
  2756. }
  2757. /**
  2758. * dsi_ctrl_update_host_config() - update dsi host configuration
  2759. * @dsi_ctrl: DSI controller handle.
  2760. * @config: DSI host configuration.
  2761. * @flags: dsi_mode_flags modifying the behavior
  2762. *
  2763. * Updates driver with new Host configuration to use for host initialization.
  2764. * This function call will only update the software context. The stored
  2765. * configuration information will be used when the host is initialized.
  2766. *
  2767. * Return: error code.
  2768. */
  2769. int dsi_ctrl_update_host_config(struct dsi_ctrl *ctrl,
  2770. struct dsi_host_config *config,
  2771. struct dsi_display_mode *mode, int flags,
  2772. void *clk_handle)
  2773. {
  2774. int rc = 0;
  2775. if (!ctrl || !config) {
  2776. DSI_CTRL_ERR(ctrl, "Invalid params\n");
  2777. return -EINVAL;
  2778. }
  2779. mutex_lock(&ctrl->ctrl_lock);
  2780. rc = dsi_ctrl_validate_panel_info(ctrl, config);
  2781. if (rc) {
  2782. DSI_CTRL_ERR(ctrl, "panel validation failed, rc=%d\n", rc);
  2783. goto error;
  2784. }
  2785. if (!(flags & (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  2786. DSI_MODE_FLAG_DYN_CLK))) {
  2787. /*
  2788. * for dynamic clk switch case link frequence would
  2789. * be updated dsi_display_dynamic_clk_switch().
  2790. */
  2791. rc = dsi_ctrl_update_link_freqs(ctrl, config, clk_handle,
  2792. mode);
  2793. if (rc) {
  2794. DSI_CTRL_ERR(ctrl, "failed to update link frequency, rc=%d\n",
  2795. rc);
  2796. goto error;
  2797. }
  2798. }
  2799. DSI_CTRL_DEBUG(ctrl, "Host config updated\n");
  2800. memcpy(&ctrl->host_config, config, sizeof(ctrl->host_config));
  2801. ctrl->mode_bounds.x = ctrl->host_config.video_timing.h_active *
  2802. ctrl->horiz_index;
  2803. ctrl->mode_bounds.y = 0;
  2804. ctrl->mode_bounds.w = ctrl->host_config.video_timing.h_active;
  2805. ctrl->mode_bounds.h = ctrl->host_config.video_timing.v_active;
  2806. memcpy(&ctrl->roi, &ctrl->mode_bounds, sizeof(ctrl->mode_bounds));
  2807. ctrl->modeupdated = true;
  2808. ctrl->roi.x = 0;
  2809. error:
  2810. mutex_unlock(&ctrl->ctrl_lock);
  2811. return rc;
  2812. }
  2813. /**
  2814. * dsi_ctrl_validate_timing() - validate a video timing configuration
  2815. * @dsi_ctrl: DSI controller handle.
  2816. * @timing: Pointer to timing data.
  2817. *
  2818. * Driver will validate if the timing configuration is supported on the
  2819. * controller hardware.
  2820. *
  2821. * Return: error code if timing is not supported.
  2822. */
  2823. int dsi_ctrl_validate_timing(struct dsi_ctrl *dsi_ctrl,
  2824. struct dsi_mode_info *mode)
  2825. {
  2826. int rc = 0;
  2827. if (!dsi_ctrl || !mode) {
  2828. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2829. return -EINVAL;
  2830. }
  2831. return rc;
  2832. }
  2833. /**
  2834. * dsi_ctrl_cmd_transfer() - Transfer commands on DSI link
  2835. * @dsi_ctrl: DSI controller handle.
  2836. * @cmd: Command description to transfer on DSI link.
  2837. *
  2838. * Command transfer can be done only when command engine is enabled. The
  2839. * transfer API will block until either the command transfer finishes or
  2840. * the timeout value is reached. If the trigger is deferred, it will return
  2841. * without triggering the transfer. Command parameters are programmed to
  2842. * hardware.
  2843. *
  2844. * Return: error code.
  2845. */
  2846. int dsi_ctrl_cmd_transfer(struct dsi_ctrl *dsi_ctrl, struct dsi_cmd_desc *cmd)
  2847. {
  2848. int rc = 0;
  2849. if (!dsi_ctrl || !cmd) {
  2850. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2851. return -EINVAL;
  2852. }
  2853. mutex_lock(&dsi_ctrl->ctrl_lock);
  2854. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_CMD_TX, 0x0);
  2855. if (rc) {
  2856. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2857. rc);
  2858. goto error;
  2859. }
  2860. if (cmd->ctrl_flags & DSI_CTRL_CMD_READ) {
  2861. rc = dsi_message_rx(dsi_ctrl, cmd);
  2862. if (rc <= 0)
  2863. DSI_CTRL_ERR(dsi_ctrl, "read message failed read length, rc=%d\n",
  2864. rc);
  2865. } else {
  2866. rc = dsi_message_tx(dsi_ctrl, cmd);
  2867. if (rc)
  2868. DSI_CTRL_ERR(dsi_ctrl, "command msg transfer failed, rc = %d\n",
  2869. rc);
  2870. }
  2871. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_CMD_TX, 0x0);
  2872. error:
  2873. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2874. return rc;
  2875. }
  2876. /**
  2877. * dsi_ctrl_mask_overflow() - API to mask/unmask overflow error.
  2878. * @dsi_ctrl: DSI controller handle.
  2879. * @enable: variable to control masking/unmasking.
  2880. */
  2881. void dsi_ctrl_mask_overflow(struct dsi_ctrl *dsi_ctrl, bool enable)
  2882. {
  2883. struct dsi_ctrl_hw_ops dsi_hw_ops;
  2884. dsi_hw_ops = dsi_ctrl->hw.ops;
  2885. if (enable) {
  2886. if (dsi_hw_ops.mask_error_intr)
  2887. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  2888. BIT(DSI_FIFO_OVERFLOW), true);
  2889. } else {
  2890. if (dsi_hw_ops.mask_error_intr && !dsi_ctrl->esd_check_underway)
  2891. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  2892. BIT(DSI_FIFO_OVERFLOW), false);
  2893. }
  2894. }
  2895. /**
  2896. * dsi_ctrl_cmd_tx_trigger() - Trigger a deferred command.
  2897. * @dsi_ctrl: DSI controller handle.
  2898. * @flags: Modifiers.
  2899. *
  2900. * Return: error code.
  2901. */
  2902. int dsi_ctrl_cmd_tx_trigger(struct dsi_ctrl *dsi_ctrl, u32 flags)
  2903. {
  2904. int rc = 0;
  2905. struct dsi_ctrl_hw_ops dsi_hw_ops;
  2906. u32 v_total = 0, fps = 0, cur_line = 0, mem_latency_us = 100;
  2907. u32 line_time = 0, schedule_line = 0x1, latency_by_line = 0;
  2908. struct dsi_mode_info *timing;
  2909. unsigned long flag;
  2910. if (!dsi_ctrl) {
  2911. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2912. return -EINVAL;
  2913. }
  2914. dsi_hw_ops = dsi_ctrl->hw.ops;
  2915. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags);
  2916. /* Dont trigger the command if this is not the last ocmmand */
  2917. if (!(flags & DSI_CTRL_CMD_LAST_COMMAND))
  2918. return rc;
  2919. mutex_lock(&dsi_ctrl->ctrl_lock);
  2920. timing = &(dsi_ctrl->host_config.video_timing);
  2921. if (timing &&
  2922. (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE)) {
  2923. v_total = timing->v_sync_width + timing->v_back_porch +
  2924. timing->v_front_porch + timing->v_active;
  2925. fps = timing->refresh_rate;
  2926. schedule_line = calculate_schedule_line(dsi_ctrl, flags);
  2927. line_time = (1000000 / fps) / v_total;
  2928. latency_by_line = CEIL(mem_latency_us, line_time);
  2929. }
  2930. if (!(flags & DSI_CTRL_CMD_BROADCAST_MASTER)) {
  2931. dsi_hw_ops.trigger_command_dma(&dsi_ctrl->hw);
  2932. if (dsi_ctrl->enable_cmd_dma_stats) {
  2933. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  2934. dsi_ctrl->cmd_mode);
  2935. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  2936. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  2937. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  2938. dsi_ctrl->cmd_trigger_line,
  2939. dsi_ctrl->cmd_trigger_frame);
  2940. }
  2941. }
  2942. if ((flags & DSI_CTRL_CMD_BROADCAST) &&
  2943. (flags & DSI_CTRL_CMD_BROADCAST_MASTER)) {
  2944. dsi_ctrl_wait_for_video_done(dsi_ctrl);
  2945. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  2946. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  2947. DSI_SINT_CMD_MODE_DMA_DONE, NULL);
  2948. reinit_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  2949. /* trigger command */
  2950. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  2951. dsi_hw_ops.schedule_dma_cmd &&
  2952. (dsi_ctrl->current_state.vid_engine_state ==
  2953. DSI_CTRL_ENGINE_ON)) {
  2954. /*
  2955. * This change reads the video line count from
  2956. * MDP_INTF_LINE_COUNT register and checks whether
  2957. * DMA trigger happens close to the schedule line.
  2958. * If it is not close to the schedule line, then DMA
  2959. * command transfer is triggered.
  2960. */
  2961. while (1) {
  2962. local_irq_save(flag);
  2963. cur_line =
  2964. dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  2965. dsi_ctrl->cmd_mode);
  2966. if (cur_line <
  2967. (schedule_line - latency_by_line) ||
  2968. cur_line > (schedule_line + 1)) {
  2969. dsi_hw_ops.trigger_command_dma(
  2970. &dsi_ctrl->hw);
  2971. local_irq_restore(flag);
  2972. break;
  2973. }
  2974. local_irq_restore(flag);
  2975. udelay(1000);
  2976. }
  2977. } else
  2978. dsi_hw_ops.trigger_command_dma(&dsi_ctrl->hw);
  2979. if (dsi_ctrl->enable_cmd_dma_stats) {
  2980. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  2981. dsi_ctrl->cmd_mode);
  2982. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  2983. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  2984. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  2985. dsi_ctrl->cmd_trigger_line,
  2986. dsi_ctrl->cmd_trigger_frame);
  2987. }
  2988. if (flags & DSI_CTRL_CMD_ASYNC_WAIT) {
  2989. dsi_ctrl->dma_wait_queued = true;
  2990. queue_work(dsi_ctrl->dma_cmd_workq,
  2991. &dsi_ctrl->dma_cmd_wait);
  2992. } else {
  2993. dsi_ctrl->dma_wait_queued = false;
  2994. dsi_ctrl_dma_cmd_wait_for_done(&dsi_ctrl->dma_cmd_wait);
  2995. }
  2996. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  2997. if (dsi_ctrl->version < DSI_CTRL_VERSION_2_4)
  2998. dsi_hw_ops.soft_reset(&dsi_ctrl->hw);
  2999. dsi_ctrl->cmd_len = 0;
  3000. }
  3001. }
  3002. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3003. return rc;
  3004. }
  3005. /**
  3006. * dsi_ctrl_cache_misr - Cache frame MISR value
  3007. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  3008. */
  3009. void dsi_ctrl_cache_misr(struct dsi_ctrl *dsi_ctrl)
  3010. {
  3011. u32 misr;
  3012. if (!dsi_ctrl || !dsi_ctrl->hw.ops.collect_misr)
  3013. return;
  3014. misr = dsi_ctrl->hw.ops.collect_misr(&dsi_ctrl->hw,
  3015. dsi_ctrl->host_config.panel_mode);
  3016. if (misr)
  3017. dsi_ctrl->misr_cache = misr;
  3018. DSI_CTRL_DEBUG(dsi_ctrl, "misr_cache = %x\n", dsi_ctrl->misr_cache);
  3019. }
  3020. /**
  3021. * dsi_ctrl_get_host_engine_init_state() - Return host init state
  3022. * @dsi_ctrl: DSI controller handle.
  3023. * @state: Controller initialization state
  3024. *
  3025. * Return: error code.
  3026. */
  3027. int dsi_ctrl_get_host_engine_init_state(struct dsi_ctrl *dsi_ctrl,
  3028. bool *state)
  3029. {
  3030. if (!dsi_ctrl || !state) {
  3031. DSI_CTRL_ERR(dsi_ctrl, "Invalid Params\n");
  3032. return -EINVAL;
  3033. }
  3034. mutex_lock(&dsi_ctrl->ctrl_lock);
  3035. *state = dsi_ctrl->current_state.host_initialized;
  3036. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3037. return 0;
  3038. }
  3039. /**
  3040. * dsi_ctrl_set_power_state() - set power state for dsi controller
  3041. * @dsi_ctrl: DSI controller handle.
  3042. * @state: Power state.
  3043. *
  3044. * Set power state for DSI controller. Power state can be changed only when
  3045. * Controller, Video and Command engines are turned off.
  3046. *
  3047. * Return: error code.
  3048. */
  3049. int dsi_ctrl_set_power_state(struct dsi_ctrl *dsi_ctrl,
  3050. enum dsi_power_state state)
  3051. {
  3052. int rc = 0;
  3053. if (!dsi_ctrl || (state >= DSI_CTRL_POWER_MAX)) {
  3054. DSI_CTRL_ERR(dsi_ctrl, "Invalid Params\n");
  3055. return -EINVAL;
  3056. }
  3057. mutex_lock(&dsi_ctrl->ctrl_lock);
  3058. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_POWER_STATE_CHANGE,
  3059. state);
  3060. if (rc) {
  3061. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3062. rc);
  3063. goto error;
  3064. }
  3065. if (state == DSI_CTRL_POWER_VREG_ON) {
  3066. rc = dsi_ctrl_enable_supplies(dsi_ctrl, true);
  3067. if (rc) {
  3068. DSI_CTRL_ERR(dsi_ctrl, "failed to enable voltage supplies, rc=%d\n",
  3069. rc);
  3070. goto error;
  3071. }
  3072. } else if (state == DSI_CTRL_POWER_VREG_OFF) {
  3073. rc = dsi_ctrl_enable_supplies(dsi_ctrl, false);
  3074. if (rc) {
  3075. DSI_CTRL_ERR(dsi_ctrl, "failed to disable vreg supplies, rc=%d\n",
  3076. rc);
  3077. goto error;
  3078. }
  3079. }
  3080. DSI_CTRL_DEBUG(dsi_ctrl, "Power state updated to %d\n", state);
  3081. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_POWER_STATE_CHANGE, state);
  3082. error:
  3083. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3084. return rc;
  3085. }
  3086. /**
  3087. * dsi_ctrl_set_tpg_state() - enable/disable test pattern on the controller
  3088. * @dsi_ctrl: DSI controller handle.
  3089. * @on: enable/disable test pattern.
  3090. *
  3091. * Test pattern can be enabled only after Video engine (for video mode panels)
  3092. * or command engine (for cmd mode panels) is enabled.
  3093. *
  3094. * Return: error code.
  3095. */
  3096. int dsi_ctrl_set_tpg_state(struct dsi_ctrl *dsi_ctrl, bool on)
  3097. {
  3098. int rc = 0;
  3099. if (!dsi_ctrl) {
  3100. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3101. return -EINVAL;
  3102. }
  3103. mutex_lock(&dsi_ctrl->ctrl_lock);
  3104. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_TPG, on);
  3105. if (rc) {
  3106. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3107. rc);
  3108. goto error;
  3109. }
  3110. if (on) {
  3111. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) {
  3112. dsi_ctrl->hw.ops.video_test_pattern_setup(&dsi_ctrl->hw,
  3113. DSI_TEST_PATTERN_INC,
  3114. 0xFFFF);
  3115. } else {
  3116. dsi_ctrl->hw.ops.cmd_test_pattern_setup(
  3117. &dsi_ctrl->hw,
  3118. DSI_TEST_PATTERN_INC,
  3119. 0xFFFF,
  3120. 0x0);
  3121. }
  3122. }
  3123. dsi_ctrl->hw.ops.test_pattern_enable(&dsi_ctrl->hw, on);
  3124. DSI_CTRL_DEBUG(dsi_ctrl, "Set test pattern state=%d\n", on);
  3125. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_TPG, on);
  3126. error:
  3127. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3128. return rc;
  3129. }
  3130. /**
  3131. * dsi_ctrl_set_host_engine_state() - set host engine state
  3132. * @dsi_ctrl: DSI Controller handle.
  3133. * @state: Engine state.
  3134. * @skip_op: Boolean to indicate few operations can be skipped.
  3135. * Set during the cont-splash or trusted-vm enable case.
  3136. *
  3137. * Host engine state can be modified only when DSI controller power state is
  3138. * set to DSI_CTRL_POWER_LINK_CLK_ON and cmd, video engines are disabled.
  3139. *
  3140. * Return: error code.
  3141. */
  3142. int dsi_ctrl_set_host_engine_state(struct dsi_ctrl *dsi_ctrl,
  3143. enum dsi_engine_state state, bool skip_op)
  3144. {
  3145. int rc = 0;
  3146. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3147. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3148. return -EINVAL;
  3149. }
  3150. mutex_lock(&dsi_ctrl->ctrl_lock);
  3151. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  3152. if (rc) {
  3153. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3154. rc);
  3155. goto error;
  3156. }
  3157. if (!skip_op) {
  3158. if (state == DSI_CTRL_ENGINE_ON)
  3159. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, true);
  3160. else
  3161. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, false);
  3162. }
  3163. SDE_EVT32(dsi_ctrl->cell_index, state, skip_op);
  3164. DSI_CTRL_DEBUG(dsi_ctrl, "Set host engine state = %d\n", state);
  3165. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  3166. error:
  3167. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3168. return rc;
  3169. }
  3170. /**
  3171. * dsi_ctrl_set_cmd_engine_state() - set command engine state
  3172. * @dsi_ctrl: DSI Controller handle.
  3173. * @state: Engine state.
  3174. * @skip_op: Boolean to indicate few operations can be skipped.
  3175. * Set during the cont-splash or trusted-vm enable case.
  3176. *
  3177. * Command engine state can be modified only when DSI controller power state is
  3178. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  3179. *
  3180. * Return: error code.
  3181. */
  3182. int dsi_ctrl_set_cmd_engine_state(struct dsi_ctrl *dsi_ctrl,
  3183. enum dsi_engine_state state, bool skip_op)
  3184. {
  3185. int rc = 0;
  3186. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3187. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3188. return -EINVAL;
  3189. }
  3190. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_CMD_ENGINE, state);
  3191. if (rc) {
  3192. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3193. rc);
  3194. goto error;
  3195. }
  3196. if (!skip_op) {
  3197. if (state == DSI_CTRL_ENGINE_ON)
  3198. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, true);
  3199. else
  3200. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, false);
  3201. }
  3202. SDE_EVT32(dsi_ctrl->cell_index, state, skip_op);
  3203. DSI_CTRL_DEBUG(dsi_ctrl, "Set cmd engine state:%d, skip_op:%d\n",
  3204. state, skip_op);
  3205. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_CMD_ENGINE, state);
  3206. error:
  3207. return rc;
  3208. }
  3209. /**
  3210. * dsi_ctrl_set_vid_engine_state() - set video engine state
  3211. * @dsi_ctrl: DSI Controller handle.
  3212. * @state: Engine state.
  3213. * @skip_op: Boolean to indicate few operations can be skipped.
  3214. * Set during the cont-splash or trusted-vm enable case.
  3215. *
  3216. * Video engine state can be modified only when DSI controller power state is
  3217. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  3218. *
  3219. * Return: error code.
  3220. */
  3221. int dsi_ctrl_set_vid_engine_state(struct dsi_ctrl *dsi_ctrl,
  3222. enum dsi_engine_state state, bool skip_op)
  3223. {
  3224. int rc = 0;
  3225. bool on;
  3226. bool vid_eng_busy;
  3227. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3228. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3229. return -EINVAL;
  3230. }
  3231. mutex_lock(&dsi_ctrl->ctrl_lock);
  3232. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_VID_ENGINE, state);
  3233. if (rc) {
  3234. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3235. rc);
  3236. goto error;
  3237. }
  3238. if (!skip_op) {
  3239. on = (state == DSI_CTRL_ENGINE_ON) ? true : false;
  3240. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, on);
  3241. vid_eng_busy = dsi_ctrl->hw.ops.vid_engine_busy(&dsi_ctrl->hw);
  3242. /*
  3243. * During ESD check failure, DSI video engine can get stuck
  3244. * sending data from display engine. In use cases where GDSC
  3245. * toggle does not happen like DP MST connected or secure video
  3246. * playback, display does not recover back after ESD failure.
  3247. * Perform a reset if video engine is stuck.
  3248. */
  3249. if (!on && (dsi_ctrl->version < DSI_CTRL_VERSION_1_3 ||
  3250. vid_eng_busy))
  3251. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  3252. }
  3253. SDE_EVT32(dsi_ctrl->cell_index, state, skip_op);
  3254. DSI_CTRL_DEBUG(dsi_ctrl, "Set video engine state:%d, skip_op:%d\n",
  3255. state, skip_op);
  3256. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_VID_ENGINE, state);
  3257. error:
  3258. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3259. return rc;
  3260. }
  3261. /**
  3262. * dsi_ctrl_set_ulps() - set ULPS state for DSI lanes.
  3263. * @dsi_ctrl: DSI controller handle.
  3264. * @enable: enable/disable ULPS.
  3265. *
  3266. * ULPS can be enabled/disabled after DSI host engine is turned on.
  3267. *
  3268. * Return: error code.
  3269. */
  3270. int dsi_ctrl_set_ulps(struct dsi_ctrl *dsi_ctrl, bool enable)
  3271. {
  3272. int rc = 0;
  3273. if (!dsi_ctrl) {
  3274. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3275. return -EINVAL;
  3276. }
  3277. mutex_lock(&dsi_ctrl->ctrl_lock);
  3278. if (enable)
  3279. rc = dsi_enable_ulps(dsi_ctrl);
  3280. else
  3281. rc = dsi_disable_ulps(dsi_ctrl);
  3282. if (rc) {
  3283. DSI_CTRL_ERR(dsi_ctrl, "Ulps state change(%d) failed, rc=%d\n",
  3284. enable, rc);
  3285. goto error;
  3286. }
  3287. DSI_CTRL_DEBUG(dsi_ctrl, "ULPS state = %d\n", enable);
  3288. error:
  3289. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3290. return rc;
  3291. }
  3292. /**
  3293. * dsi_ctrl_set_clamp_state() - set clamp state for DSI phy
  3294. * @dsi_ctrl: DSI controller handle.
  3295. * @enable: enable/disable clamping.
  3296. *
  3297. * Clamps can be enabled/disabled while DSI controller is still turned on.
  3298. *
  3299. * Return: error code.
  3300. */
  3301. int dsi_ctrl_set_clamp_state(struct dsi_ctrl *dsi_ctrl,
  3302. bool enable, bool ulps_enabled)
  3303. {
  3304. int rc = 0;
  3305. if (!dsi_ctrl) {
  3306. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3307. return -EINVAL;
  3308. }
  3309. if (!dsi_ctrl->hw.ops.clamp_enable ||
  3310. !dsi_ctrl->hw.ops.clamp_disable) {
  3311. DSI_CTRL_DEBUG(dsi_ctrl, "No clamp control for DSI controller\n");
  3312. return 0;
  3313. }
  3314. mutex_lock(&dsi_ctrl->ctrl_lock);
  3315. rc = dsi_enable_io_clamp(dsi_ctrl, enable, ulps_enabled);
  3316. if (rc) {
  3317. DSI_CTRL_ERR(dsi_ctrl, "Failed to enable IO clamp\n");
  3318. goto error;
  3319. }
  3320. DSI_CTRL_DEBUG(dsi_ctrl, "Clamp state = %d\n", enable);
  3321. error:
  3322. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3323. return rc;
  3324. }
  3325. /**
  3326. * dsi_ctrl_set_clock_source() - set clock source fpr dsi link clocks
  3327. * @dsi_ctrl: DSI controller handle.
  3328. * @source_clks: Source clocks for DSI link clocks.
  3329. *
  3330. * Clock source should be changed while link clocks are disabled.
  3331. *
  3332. * Return: error code.
  3333. */
  3334. int dsi_ctrl_set_clock_source(struct dsi_ctrl *dsi_ctrl,
  3335. struct dsi_clk_link_set *source_clks)
  3336. {
  3337. int rc = 0;
  3338. if (!dsi_ctrl || !source_clks) {
  3339. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3340. return -EINVAL;
  3341. }
  3342. mutex_lock(&dsi_ctrl->ctrl_lock);
  3343. rc = dsi_clk_update_parent(source_clks, &dsi_ctrl->clk_info.rcg_clks);
  3344. if (rc) {
  3345. DSI_CTRL_ERR(dsi_ctrl, "Failed to update link clk parent, rc=%d\n",
  3346. rc);
  3347. (void)dsi_clk_update_parent(&dsi_ctrl->clk_info.pll_op_clks,
  3348. &dsi_ctrl->clk_info.rcg_clks);
  3349. goto error;
  3350. }
  3351. dsi_ctrl->clk_info.pll_op_clks.byte_clk = source_clks->byte_clk;
  3352. dsi_ctrl->clk_info.pll_op_clks.pixel_clk = source_clks->pixel_clk;
  3353. DSI_CTRL_DEBUG(dsi_ctrl, "Source clocks are updated\n");
  3354. error:
  3355. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3356. return rc;
  3357. }
  3358. /**
  3359. * dsi_ctrl_setup_misr() - Setup frame MISR
  3360. * @dsi_ctrl: DSI controller handle.
  3361. * @enable: enable/disable MISR.
  3362. * @frame_count: Number of frames to accumulate MISR.
  3363. *
  3364. * Return: error code.
  3365. */
  3366. int dsi_ctrl_setup_misr(struct dsi_ctrl *dsi_ctrl,
  3367. bool enable,
  3368. u32 frame_count)
  3369. {
  3370. if (!dsi_ctrl) {
  3371. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3372. return -EINVAL;
  3373. }
  3374. if (!dsi_ctrl->hw.ops.setup_misr)
  3375. return 0;
  3376. mutex_lock(&dsi_ctrl->ctrl_lock);
  3377. dsi_ctrl->misr_enable = enable;
  3378. dsi_ctrl->hw.ops.setup_misr(&dsi_ctrl->hw,
  3379. dsi_ctrl->host_config.panel_mode,
  3380. enable, frame_count);
  3381. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3382. return 0;
  3383. }
  3384. /**
  3385. * dsi_ctrl_collect_misr() - Read frame MISR
  3386. * @dsi_ctrl: DSI controller handle.
  3387. *
  3388. * Return: MISR value.
  3389. */
  3390. u32 dsi_ctrl_collect_misr(struct dsi_ctrl *dsi_ctrl)
  3391. {
  3392. u32 misr;
  3393. if (!dsi_ctrl || !dsi_ctrl->hw.ops.collect_misr)
  3394. return 0;
  3395. misr = dsi_ctrl->hw.ops.collect_misr(&dsi_ctrl->hw,
  3396. dsi_ctrl->host_config.panel_mode);
  3397. if (!misr)
  3398. misr = dsi_ctrl->misr_cache;
  3399. DSI_CTRL_DEBUG(dsi_ctrl, "cached misr = %x, final = %x\n",
  3400. dsi_ctrl->misr_cache, misr);
  3401. return misr;
  3402. }
  3403. void dsi_ctrl_mask_error_status_interrupts(struct dsi_ctrl *dsi_ctrl, u32 idx,
  3404. bool mask_enable)
  3405. {
  3406. if (!dsi_ctrl || !dsi_ctrl->hw.ops.error_intr_ctrl
  3407. || !dsi_ctrl->hw.ops.clear_error_status) {
  3408. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3409. return;
  3410. }
  3411. /*
  3412. * Mask DSI error status interrupts and clear error status
  3413. * register
  3414. */
  3415. mutex_lock(&dsi_ctrl->ctrl_lock);
  3416. if (idx & BIT(DSI_ERR_INTR_ALL)) {
  3417. /*
  3418. * The behavior of mask_enable is different in ctrl register
  3419. * and mask register and hence mask_enable is manipulated for
  3420. * selective error interrupt masking vs total error interrupt
  3421. * masking.
  3422. */
  3423. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, !mask_enable);
  3424. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  3425. DSI_ERROR_INTERRUPT_COUNT);
  3426. } else {
  3427. dsi_ctrl->hw.ops.mask_error_intr(&dsi_ctrl->hw, idx,
  3428. mask_enable);
  3429. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  3430. DSI_ERROR_INTERRUPT_COUNT);
  3431. }
  3432. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3433. }
  3434. /**
  3435. * dsi_ctrl_irq_update() - Put a irq vote to process DSI error
  3436. * interrupts at any time.
  3437. * @dsi_ctrl: DSI controller handle.
  3438. * @enable: variable to enable/disable irq
  3439. */
  3440. void dsi_ctrl_irq_update(struct dsi_ctrl *dsi_ctrl, bool enable)
  3441. {
  3442. if (!dsi_ctrl)
  3443. return;
  3444. mutex_lock(&dsi_ctrl->ctrl_lock);
  3445. if (enable)
  3446. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  3447. DSI_SINT_ERROR, NULL);
  3448. else
  3449. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  3450. DSI_SINT_ERROR);
  3451. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3452. }
  3453. /**
  3454. * dsi_ctrl_wait4dynamic_refresh_done() - Poll for dynamci refresh
  3455. * done interrupt.
  3456. * @dsi_ctrl: DSI controller handle.
  3457. */
  3458. int dsi_ctrl_wait4dynamic_refresh_done(struct dsi_ctrl *ctrl)
  3459. {
  3460. int rc = 0;
  3461. if (!ctrl)
  3462. return 0;
  3463. mutex_lock(&ctrl->ctrl_lock);
  3464. if (ctrl->hw.ops.wait4dynamic_refresh_done)
  3465. rc = ctrl->hw.ops.wait4dynamic_refresh_done(&ctrl->hw);
  3466. mutex_unlock(&ctrl->ctrl_lock);
  3467. return rc;
  3468. }
  3469. /**
  3470. * dsi_ctrl_drv_register() - register platform driver for dsi controller
  3471. */
  3472. void dsi_ctrl_drv_register(void)
  3473. {
  3474. platform_driver_register(&dsi_ctrl_driver);
  3475. }
  3476. /**
  3477. * dsi_ctrl_drv_unregister() - unregister platform driver
  3478. */
  3479. void dsi_ctrl_drv_unregister(void)
  3480. {
  3481. platform_driver_unregister(&dsi_ctrl_driver);
  3482. }