sde_hw_catalog.c 128 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  6. #include <linux/slab.h>
  7. #include <linux/of_address.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/soc/qcom/llcc-qcom.h>
  10. #include <linux/pm_qos.h>
  11. #include "sde_hw_mdss.h"
  12. #include "sde_hw_catalog.h"
  13. #include "sde_hw_catalog_format.h"
  14. #include "sde_kms.h"
  15. #include "sde_hw_uidle.h"
  16. #include "sde_connector.h"
  17. /*************************************************************
  18. * MACRO DEFINITION
  19. *************************************************************/
  20. /**
  21. * Max hardware block in certain hardware. For ex: sspp pipes
  22. * can have QSEED, pcc, igc, pa, csc, qos entries, etc. This count is
  23. * 64 based on software design. It should be increased if any of the
  24. * hardware block has more subblocks.
  25. */
  26. #define MAX_SDE_HW_BLK 64
  27. /* each entry will have register address and bit offset in that register */
  28. #define MAX_BIT_OFFSET 2
  29. /* default line width for sspp, mixer, ds (input), wb */
  30. #define DEFAULT_SDE_LINE_WIDTH 2048
  31. /* default output line width for ds */
  32. #define DEFAULT_SDE_OUTPUT_LINE_WIDTH 2560
  33. /* max mixer blend stages */
  34. #define DEFAULT_SDE_MIXER_BLENDSTAGES 7
  35. /*
  36. * max bank bit for macro tile and ubwc format.
  37. * this value is left shifted and written to register
  38. */
  39. #define DEFAULT_SDE_HIGHEST_BANK_BIT 0x02
  40. /* default ubwc version */
  41. #define DEFAULT_SDE_UBWC_VERSION SDE_HW_UBWC_VER_10
  42. /* default ubwc static config register value */
  43. #define DEFAULT_SDE_UBWC_STATIC 0x0
  44. /* default ubwc swizzle register value */
  45. #define DEFAULT_SDE_UBWC_SWIZZLE 0x0
  46. /* default ubwc macrotile mode value */
  47. #define DEFAULT_SDE_UBWC_MACROTILE_MODE 0x0
  48. /* default hardware block size if dtsi entry is not present */
  49. #define DEFAULT_SDE_HW_BLOCK_LEN 0x100
  50. /* total number of intf - dp, dsi, hdmi */
  51. #define INTF_COUNT 3
  52. #define MAX_UPSCALE_RATIO 20
  53. #define MAX_DOWNSCALE_RATIO 4
  54. #define SSPP_UNITY_SCALE 1
  55. #define MAX_DOWNSCALE_RATIO_INLINE_ROT_RT_NUMERATOR 11
  56. #define MAX_DOWNSCALE_RATIO_INLINE_ROT_RT_DENOMINATOR 5
  57. #define MAX_DOWNSCALE_RATIO_INLINE_ROT_NRT_DEFAULT 4
  58. #define MAX_PRE_ROT_HEIGHT_INLINE_ROT_DEFAULT 1088
  59. #define MAX_HORZ_DECIMATION 4
  60. #define MAX_VERT_DECIMATION 4
  61. #define MAX_SPLIT_DISPLAY_CTL 2
  62. #define MAX_PP_SPLIT_DISPLAY_CTL 1
  63. #define MDSS_BASE_OFFSET 0x0
  64. #define ROT_LM_OFFSET 3
  65. #define LINE_LM_OFFSET 5
  66. #define LINE_MODE_WB_OFFSET 2
  67. /**
  68. * these configurations are decided based on max mdp clock. It accounts
  69. * for max and min display resolution based on virtual hardware resource
  70. * support.
  71. */
  72. #define MAX_DISPLAY_HEIGHT_WITH_DECIMATION 2160
  73. #define MAX_DISPLAY_HEIGHT 5760
  74. #define MIN_DISPLAY_HEIGHT 0
  75. #define MIN_DISPLAY_WIDTH 0
  76. #define MAX_LM_PER_DISPLAY 2
  77. /* maximum XIN halt timeout in usec */
  78. #define VBIF_XIN_HALT_TIMEOUT 0x4000
  79. #define DEFAULT_PIXEL_RAM_SIZE (50 * 1024)
  80. /* access property value based on prop_type and hardware index */
  81. #define PROP_VALUE_ACCESS(p, i, j) ((p + i)->value[j])
  82. /*
  83. * access element within PROP_TYPE_BIT_OFFSET_ARRAYs based on prop_type,
  84. * hardware index and offset array index
  85. */
  86. #define PROP_BITVALUE_ACCESS(p, i, j, k) ((p + i)->bit_value[j][k])
  87. #define DEFAULT_SBUF_HEADROOM (20)
  88. #define DEFAULT_SBUF_PREFILL (128)
  89. /*
  90. * Default parameter values
  91. */
  92. #define DEFAULT_MAX_BW_HIGH 7000000
  93. #define DEFAULT_MAX_BW_LOW 7000000
  94. #define DEFAULT_UNDERSIZED_PREFILL_LINES 2
  95. #define DEFAULT_XTRA_PREFILL_LINES 2
  96. #define DEFAULT_DEST_SCALE_PREFILL_LINES 3
  97. #define DEFAULT_MACROTILE_PREFILL_LINES 4
  98. #define DEFAULT_YUV_NV12_PREFILL_LINES 8
  99. #define DEFAULT_LINEAR_PREFILL_LINES 1
  100. #define DEFAULT_DOWNSCALING_PREFILL_LINES 1
  101. #define DEFAULT_CORE_IB_FF "6.0"
  102. #define DEFAULT_CORE_CLK_FF "1.0"
  103. #define DEFAULT_COMP_RATIO_RT \
  104. "NV12/5/1/1.23 AB24/5/1/1.23 XB24/5/1/1.23"
  105. #define DEFAULT_COMP_RATIO_NRT \
  106. "NV12/5/1/1.25 AB24/5/1/1.25 XB24/5/1/1.25"
  107. #define DEFAULT_MAX_PER_PIPE_BW 2400000
  108. #define DEFAULT_AMORTIZABLE_THRESHOLD 25
  109. #define DEFAULT_MNOC_PORTS 2
  110. #define DEFAULT_AXI_BUS_WIDTH 32
  111. #define DEFAULT_CPU_MASK 0
  112. #define DEFAULT_CPU_DMA_LATENCY PM_QOS_DEFAULT_VALUE
  113. /* Uidle values */
  114. #define SDE_UIDLE_FAL10_EXIT_CNT 128
  115. #define SDE_UIDLE_FAL10_EXIT_DANGER 4
  116. #define SDE_UIDLE_FAL10_DANGER 6
  117. #define SDE_UIDLE_FAL10_TARGET_IDLE 50
  118. #define SDE_UIDLE_FAL1_TARGET_IDLE 10
  119. #define SDE_UIDLE_FAL10_THRESHOLD 12
  120. #define SDE_UIDLE_MAX_DWNSCALE 1500
  121. #define SDE_UIDLE_MAX_FPS 60
  122. /*************************************************************
  123. * DTSI PROPERTY INDEX
  124. *************************************************************/
  125. enum {
  126. HW_OFF,
  127. HW_LEN,
  128. HW_DISP,
  129. HW_PROP_MAX,
  130. };
  131. enum sde_prop {
  132. SDE_OFF,
  133. SDE_LEN,
  134. SSPP_LINEWIDTH,
  135. VIG_SSPP_LINEWIDTH,
  136. MIXER_LINEWIDTH,
  137. MIXER_BLEND,
  138. WB_LINEWIDTH,
  139. BANK_BIT,
  140. UBWC_VERSION,
  141. UBWC_STATIC,
  142. UBWC_SWIZZLE,
  143. QSEED_TYPE,
  144. CSC_TYPE,
  145. PANIC_PER_PIPE,
  146. SRC_SPLIT,
  147. DIM_LAYER,
  148. SMART_DMA_REV,
  149. IDLE_PC,
  150. DEST_SCALER,
  151. SMART_PANEL_ALIGN_MODE,
  152. MACROTILE_MODE,
  153. UBWC_BW_CALC_VERSION,
  154. PIPE_ORDER_VERSION,
  155. SEC_SID_MASK,
  156. SDE_LIMITS,
  157. SDE_PROP_MAX,
  158. };
  159. enum {
  160. PERF_MAX_BW_LOW,
  161. PERF_MAX_BW_HIGH,
  162. PERF_MIN_CORE_IB,
  163. PERF_MIN_LLCC_IB,
  164. PERF_MIN_DRAM_IB,
  165. PERF_CORE_IB_FF,
  166. PERF_CORE_CLK_FF,
  167. PERF_COMP_RATIO_RT,
  168. PERF_COMP_RATIO_NRT,
  169. PERF_UNDERSIZED_PREFILL_LINES,
  170. PERF_DEST_SCALE_PREFILL_LINES,
  171. PERF_MACROTILE_PREFILL_LINES,
  172. PERF_YUV_NV12_PREFILL_LINES,
  173. PERF_LINEAR_PREFILL_LINES,
  174. PERF_DOWNSCALING_PREFILL_LINES,
  175. PERF_XTRA_PREFILL_LINES,
  176. PERF_AMORTIZABLE_THRESHOLD,
  177. PERF_DANGER_LUT,
  178. PERF_SAFE_LUT_LINEAR,
  179. PERF_SAFE_LUT_MACROTILE,
  180. PERF_SAFE_LUT_NRT,
  181. PERF_SAFE_LUT_CWB,
  182. PERF_QOS_LUT_LINEAR,
  183. PERF_QOS_LUT_MACROTILE,
  184. PERF_QOS_LUT_NRT,
  185. PERF_QOS_LUT_CWB,
  186. PERF_CDP_SETTING,
  187. PERF_CPU_MASK,
  188. PERF_CPU_DMA_LATENCY,
  189. PERF_QOS_LUT_MACROTILE_QSEED,
  190. PERF_SAFE_LUT_MACROTILE_QSEED,
  191. PERF_NUM_MNOC_PORTS,
  192. PERF_AXI_BUS_WIDTH,
  193. PERF_PROP_MAX,
  194. };
  195. enum {
  196. SSPP_OFF,
  197. SSPP_SIZE,
  198. SSPP_TYPE,
  199. SSPP_XIN,
  200. SSPP_CLK_CTRL,
  201. SSPP_CLK_STATUS,
  202. SSPP_SCALE_SIZE,
  203. SSPP_VIG_BLOCKS,
  204. SSPP_RGB_BLOCKS,
  205. SSPP_DMA_BLOCKS,
  206. SSPP_EXCL_RECT,
  207. SSPP_SMART_DMA,
  208. SSPP_MAX_PER_PIPE_BW,
  209. SSPP_MAX_PER_PIPE_BW_HIGH,
  210. SSPP_PROP_MAX,
  211. };
  212. enum {
  213. VIG_QSEED_OFF,
  214. VIG_QSEED_LEN,
  215. VIG_CSC_OFF,
  216. VIG_HSIC_PROP,
  217. VIG_MEMCOLOR_PROP,
  218. VIG_PCC_PROP,
  219. VIG_GAMUT_PROP,
  220. VIG_IGC_PROP,
  221. VIG_INVERSE_PMA,
  222. VIG_PROP_MAX,
  223. };
  224. enum {
  225. RGB_SCALER_OFF,
  226. RGB_SCALER_LEN,
  227. RGB_PCC_PROP,
  228. RGB_PROP_MAX,
  229. };
  230. enum {
  231. DMA_IGC_PROP,
  232. DMA_GC_PROP,
  233. DMA_DGM_INVERSE_PMA,
  234. DMA_CSC_OFF,
  235. DMA_PROP_MAX,
  236. };
  237. enum {
  238. INTF_OFF,
  239. INTF_LEN,
  240. INTF_PREFETCH,
  241. INTF_TYPE,
  242. INTF_TE_IRQ,
  243. INTF_PROP_MAX,
  244. };
  245. enum {
  246. LIMIT_NAME,
  247. LIMIT_USECASE,
  248. LIMIT_ID,
  249. LIMIT_VALUE,
  250. LIMIT_PROP_MAX,
  251. };
  252. enum {
  253. PP_OFF,
  254. PP_LEN,
  255. TE_OFF,
  256. TE_LEN,
  257. TE2_OFF,
  258. TE2_LEN,
  259. PP_SLAVE,
  260. DITHER_OFF,
  261. DITHER_LEN,
  262. DITHER_VER,
  263. PP_MERGE_3D_ID,
  264. PP_PROP_MAX,
  265. };
  266. enum {
  267. DSC_OFF,
  268. DSC_LEN,
  269. DSC_PAIR_MASK,
  270. DSC_PROP_MAX,
  271. };
  272. enum {
  273. DS_TOP_OFF,
  274. DS_TOP_LEN,
  275. DS_TOP_INPUT_LINEWIDTH,
  276. DS_TOP_OUTPUT_LINEWIDTH,
  277. DS_TOP_PROP_MAX,
  278. };
  279. enum {
  280. DS_OFF,
  281. DS_LEN,
  282. DS_PROP_MAX,
  283. };
  284. enum {
  285. DSPP_TOP_OFF,
  286. DSPP_TOP_SIZE,
  287. DSPP_TOP_PROP_MAX,
  288. };
  289. enum {
  290. DSPP_OFF,
  291. DSPP_SIZE,
  292. DSPP_BLOCKS,
  293. DSPP_PROP_MAX,
  294. };
  295. enum {
  296. DSPP_IGC_PROP,
  297. DSPP_PCC_PROP,
  298. DSPP_GC_PROP,
  299. DSPP_HSIC_PROP,
  300. DSPP_MEMCOLOR_PROP,
  301. DSPP_SIXZONE_PROP,
  302. DSPP_GAMUT_PROP,
  303. DSPP_DITHER_PROP,
  304. DSPP_HIST_PROP,
  305. DSPP_VLUT_PROP,
  306. DSPP_BLOCKS_PROP_MAX,
  307. };
  308. enum {
  309. AD_OFF,
  310. AD_VERSION,
  311. AD_PROP_MAX,
  312. };
  313. enum {
  314. LTM_OFF,
  315. LTM_VERSION,
  316. LTM_PROP_MAX,
  317. };
  318. enum {
  319. MIXER_OFF,
  320. MIXER_LEN,
  321. MIXER_PAIR_MASK,
  322. MIXER_BLOCKS,
  323. MIXER_DISP,
  324. MIXER_CWB,
  325. MIXER_PROP_MAX,
  326. };
  327. enum {
  328. MIXER_GC_PROP,
  329. MIXER_BLOCKS_PROP_MAX,
  330. };
  331. enum {
  332. MIXER_BLEND_OP_OFF,
  333. MIXER_BLEND_PROP_MAX,
  334. };
  335. enum {
  336. WB_OFF,
  337. WB_LEN,
  338. WB_ID,
  339. WB_XIN_ID,
  340. WB_CLK_CTRL,
  341. WB_PROP_MAX,
  342. };
  343. enum {
  344. VBIF_OFF,
  345. VBIF_LEN,
  346. VBIF_ID,
  347. VBIF_DEFAULT_OT_RD_LIMIT,
  348. VBIF_DEFAULT_OT_WR_LIMIT,
  349. VBIF_DYNAMIC_OT_RD_LIMIT,
  350. VBIF_DYNAMIC_OT_WR_LIMIT,
  351. VBIF_MEMTYPE_0,
  352. VBIF_MEMTYPE_1,
  353. VBIF_QOS_RT_REMAP,
  354. VBIF_QOS_NRT_REMAP,
  355. VBIF_QOS_CWB_REMAP,
  356. VBIF_QOS_LUTDMA_REMAP,
  357. VBIF_PROP_MAX,
  358. };
  359. enum {
  360. UIDLE_OFF,
  361. UIDLE_LEN,
  362. UIDLE_PROP_MAX,
  363. };
  364. enum {
  365. REG_DMA_OFF,
  366. REG_DMA_VERSION,
  367. REG_DMA_TRIGGER_OFF,
  368. REG_DMA_BROADCAST_DISABLED,
  369. REG_DMA_XIN_ID,
  370. REG_DMA_CLK_CTRL,
  371. REG_DMA_PROP_MAX
  372. };
  373. /*************************************************************
  374. * dts property definition
  375. *************************************************************/
  376. enum prop_type {
  377. PROP_TYPE_BOOL,
  378. PROP_TYPE_U32,
  379. PROP_TYPE_U32_ARRAY,
  380. PROP_TYPE_STRING,
  381. PROP_TYPE_STRING_ARRAY,
  382. PROP_TYPE_BIT_OFFSET_ARRAY,
  383. PROP_TYPE_NODE,
  384. };
  385. struct sde_prop_type {
  386. /* use property index from enum property for readability purpose */
  387. u8 id;
  388. /* it should be property name based on dtsi documentation */
  389. char *prop_name;
  390. /**
  391. * if property is marked mandatory then it will fail parsing
  392. * when property is not present
  393. */
  394. u32 is_mandatory;
  395. /* property type based on "enum prop_type" */
  396. enum prop_type type;
  397. };
  398. struct sde_prop_value {
  399. u32 value[MAX_SDE_HW_BLK];
  400. u32 bit_value[MAX_SDE_HW_BLK][MAX_BIT_OFFSET];
  401. };
  402. /*************************************************************
  403. * dts property list
  404. *************************************************************/
  405. static struct sde_prop_type sde_prop[] = {
  406. {SDE_OFF, "qcom,sde-off", true, PROP_TYPE_U32},
  407. {SDE_LEN, "qcom,sde-len", false, PROP_TYPE_U32},
  408. {SSPP_LINEWIDTH, "qcom,sde-sspp-linewidth", false, PROP_TYPE_U32},
  409. {VIG_SSPP_LINEWIDTH, "qcom,sde-vig-sspp-linewidth", false, PROP_TYPE_U32},
  410. {MIXER_LINEWIDTH, "qcom,sde-mixer-linewidth", false, PROP_TYPE_U32},
  411. {MIXER_BLEND, "qcom,sde-mixer-blendstages", false, PROP_TYPE_U32},
  412. {WB_LINEWIDTH, "qcom,sde-wb-linewidth", false, PROP_TYPE_U32},
  413. {BANK_BIT, "qcom,sde-highest-bank-bit", false, PROP_TYPE_U32},
  414. {UBWC_VERSION, "qcom,sde-ubwc-version", false, PROP_TYPE_U32},
  415. {UBWC_STATIC, "qcom,sde-ubwc-static", false, PROP_TYPE_U32},
  416. {UBWC_SWIZZLE, "qcom,sde-ubwc-swizzle", false, PROP_TYPE_U32},
  417. {QSEED_TYPE, "qcom,sde-qseed-type", false, PROP_TYPE_STRING},
  418. {CSC_TYPE, "qcom,sde-csc-type", false, PROP_TYPE_STRING},
  419. {PANIC_PER_PIPE, "qcom,sde-panic-per-pipe", false, PROP_TYPE_BOOL},
  420. {SRC_SPLIT, "qcom,sde-has-src-split", false, PROP_TYPE_BOOL},
  421. {DIM_LAYER, "qcom,sde-has-dim-layer", false, PROP_TYPE_BOOL},
  422. {SMART_DMA_REV, "qcom,sde-smart-dma-rev", false, PROP_TYPE_STRING},
  423. {IDLE_PC, "qcom,sde-has-idle-pc", false, PROP_TYPE_BOOL},
  424. {DEST_SCALER, "qcom,sde-has-dest-scaler", false, PROP_TYPE_BOOL},
  425. {SMART_PANEL_ALIGN_MODE, "qcom,sde-smart-panel-align-mode",
  426. false, PROP_TYPE_U32},
  427. {MACROTILE_MODE, "qcom,sde-macrotile-mode", false, PROP_TYPE_U32},
  428. {UBWC_BW_CALC_VERSION, "qcom,sde-ubwc-bw-calc-version", false,
  429. PROP_TYPE_U32},
  430. {PIPE_ORDER_VERSION, "qcom,sde-pipe-order-version", false,
  431. PROP_TYPE_U32},
  432. {SEC_SID_MASK, "qcom,sde-secure-sid-mask", false, PROP_TYPE_U32_ARRAY},
  433. {SDE_LIMITS, "qcom,sde-limits", false, PROP_TYPE_NODE},
  434. };
  435. static struct sde_prop_type sde_perf_prop[] = {
  436. {PERF_MAX_BW_LOW, "qcom,sde-max-bw-low-kbps", false, PROP_TYPE_U32},
  437. {PERF_MAX_BW_HIGH, "qcom,sde-max-bw-high-kbps", false, PROP_TYPE_U32},
  438. {PERF_MIN_CORE_IB, "qcom,sde-min-core-ib-kbps", false, PROP_TYPE_U32},
  439. {PERF_MIN_LLCC_IB, "qcom,sde-min-llcc-ib-kbps", false, PROP_TYPE_U32},
  440. {PERF_MIN_DRAM_IB, "qcom,sde-min-dram-ib-kbps", false, PROP_TYPE_U32},
  441. {PERF_CORE_IB_FF, "qcom,sde-core-ib-ff", false, PROP_TYPE_STRING},
  442. {PERF_CORE_CLK_FF, "qcom,sde-core-clk-ff", false, PROP_TYPE_STRING},
  443. {PERF_COMP_RATIO_RT, "qcom,sde-comp-ratio-rt", false,
  444. PROP_TYPE_STRING},
  445. {PERF_COMP_RATIO_NRT, "qcom,sde-comp-ratio-nrt", false,
  446. PROP_TYPE_STRING},
  447. {PERF_UNDERSIZED_PREFILL_LINES, "qcom,sde-undersizedprefill-lines",
  448. false, PROP_TYPE_U32},
  449. {PERF_DEST_SCALE_PREFILL_LINES, "qcom,sde-dest-scaleprefill-lines",
  450. false, PROP_TYPE_U32},
  451. {PERF_MACROTILE_PREFILL_LINES, "qcom,sde-macrotileprefill-lines",
  452. false, PROP_TYPE_U32},
  453. {PERF_YUV_NV12_PREFILL_LINES, "qcom,sde-yuv-nv12prefill-lines",
  454. false, PROP_TYPE_U32},
  455. {PERF_LINEAR_PREFILL_LINES, "qcom,sde-linearprefill-lines",
  456. false, PROP_TYPE_U32},
  457. {PERF_DOWNSCALING_PREFILL_LINES, "qcom,sde-downscalingprefill-lines",
  458. false, PROP_TYPE_U32},
  459. {PERF_XTRA_PREFILL_LINES, "qcom,sde-xtra-prefill-lines",
  460. false, PROP_TYPE_U32},
  461. {PERF_AMORTIZABLE_THRESHOLD, "qcom,sde-amortizable-threshold",
  462. false, PROP_TYPE_U32},
  463. {PERF_DANGER_LUT, "qcom,sde-danger-lut", false, PROP_TYPE_U32_ARRAY},
  464. {PERF_SAFE_LUT_LINEAR, "qcom,sde-safe-lut-linear", false,
  465. PROP_TYPE_U32_ARRAY},
  466. {PERF_SAFE_LUT_MACROTILE, "qcom,sde-safe-lut-macrotile", false,
  467. PROP_TYPE_U32_ARRAY},
  468. {PERF_SAFE_LUT_NRT, "qcom,sde-safe-lut-nrt", false,
  469. PROP_TYPE_U32_ARRAY},
  470. {PERF_SAFE_LUT_CWB, "qcom,sde-safe-lut-cwb", false,
  471. PROP_TYPE_U32_ARRAY},
  472. {PERF_QOS_LUT_LINEAR, "qcom,sde-qos-lut-linear", false,
  473. PROP_TYPE_U32_ARRAY},
  474. {PERF_QOS_LUT_MACROTILE, "qcom,sde-qos-lut-macrotile", false,
  475. PROP_TYPE_U32_ARRAY},
  476. {PERF_QOS_LUT_NRT, "qcom,sde-qos-lut-nrt", false,
  477. PROP_TYPE_U32_ARRAY},
  478. {PERF_QOS_LUT_CWB, "qcom,sde-qos-lut-cwb", false,
  479. PROP_TYPE_U32_ARRAY},
  480. {PERF_CDP_SETTING, "qcom,sde-cdp-setting", false,
  481. PROP_TYPE_U32_ARRAY},
  482. {PERF_CPU_MASK, "qcom,sde-qos-cpu-mask", false, PROP_TYPE_U32},
  483. {PERF_CPU_DMA_LATENCY, "qcom,sde-qos-cpu-dma-latency", false,
  484. PROP_TYPE_U32},
  485. {PERF_QOS_LUT_MACROTILE_QSEED, "qcom,sde-qos-lut-macrotile-qseed",
  486. false, PROP_TYPE_U32_ARRAY},
  487. {PERF_SAFE_LUT_MACROTILE_QSEED, "qcom,sde-safe-lut-macrotile-qseed",
  488. false, PROP_TYPE_U32_ARRAY},
  489. {PERF_NUM_MNOC_PORTS, "qcom,sde-num-mnoc-ports",
  490. false, PROP_TYPE_U32},
  491. {PERF_AXI_BUS_WIDTH, "qcom,sde-axi-bus-width",
  492. false, PROP_TYPE_U32},
  493. };
  494. static struct sde_prop_type sspp_prop[] = {
  495. {SSPP_OFF, "qcom,sde-sspp-off", true, PROP_TYPE_U32_ARRAY},
  496. {SSPP_SIZE, "qcom,sde-sspp-src-size", false, PROP_TYPE_U32},
  497. {SSPP_TYPE, "qcom,sde-sspp-type", true, PROP_TYPE_STRING_ARRAY},
  498. {SSPP_XIN, "qcom,sde-sspp-xin-id", true, PROP_TYPE_U32_ARRAY},
  499. {SSPP_CLK_CTRL, "qcom,sde-sspp-clk-ctrl", false,
  500. PROP_TYPE_BIT_OFFSET_ARRAY},
  501. {SSPP_CLK_STATUS, "qcom,sde-sspp-clk-status", false,
  502. PROP_TYPE_BIT_OFFSET_ARRAY},
  503. {SSPP_SCALE_SIZE, "qcom,sde-sspp-scale-size", false, PROP_TYPE_U32},
  504. {SSPP_VIG_BLOCKS, "qcom,sde-sspp-vig-blocks", false, PROP_TYPE_NODE},
  505. {SSPP_RGB_BLOCKS, "qcom,sde-sspp-rgb-blocks", false, PROP_TYPE_NODE},
  506. {SSPP_DMA_BLOCKS, "qcom,sde-sspp-dma-blocks", false, PROP_TYPE_NODE},
  507. {SSPP_EXCL_RECT, "qcom,sde-sspp-excl-rect", false, PROP_TYPE_U32_ARRAY},
  508. {SSPP_SMART_DMA, "qcom,sde-sspp-smart-dma-priority", false,
  509. PROP_TYPE_U32_ARRAY},
  510. {SSPP_MAX_PER_PIPE_BW, "qcom,sde-max-per-pipe-bw-kbps", false,
  511. PROP_TYPE_U32_ARRAY},
  512. {SSPP_MAX_PER_PIPE_BW_HIGH, "qcom,sde-max-per-pipe-bw-high-kbps", false,
  513. PROP_TYPE_U32_ARRAY},
  514. };
  515. static struct sde_prop_type vig_prop[] = {
  516. {VIG_QSEED_OFF, "qcom,sde-vig-qseed-off", false, PROP_TYPE_U32},
  517. {VIG_QSEED_LEN, "qcom,sde-vig-qseed-size", false, PROP_TYPE_U32},
  518. {VIG_CSC_OFF, "qcom,sde-vig-csc-off", false, PROP_TYPE_U32},
  519. {VIG_HSIC_PROP, "qcom,sde-vig-hsic", false, PROP_TYPE_U32_ARRAY},
  520. {VIG_MEMCOLOR_PROP, "qcom,sde-vig-memcolor", false,
  521. PROP_TYPE_U32_ARRAY},
  522. {VIG_PCC_PROP, "qcom,sde-vig-pcc", false, PROP_TYPE_U32_ARRAY},
  523. {VIG_GAMUT_PROP, "qcom,sde-vig-gamut", false, PROP_TYPE_U32_ARRAY},
  524. {VIG_IGC_PROP, "qcom,sde-vig-igc", false, PROP_TYPE_U32_ARRAY},
  525. {VIG_INVERSE_PMA, "qcom,sde-vig-inverse-pma", false, PROP_TYPE_BOOL},
  526. };
  527. static struct sde_prop_type rgb_prop[] = {
  528. {RGB_SCALER_OFF, "qcom,sde-rgb-scaler-off", false, PROP_TYPE_U32},
  529. {RGB_SCALER_LEN, "qcom,sde-rgb-scaler-size", false, PROP_TYPE_U32},
  530. {RGB_PCC_PROP, "qcom,sde-rgb-pcc", false, PROP_TYPE_U32_ARRAY},
  531. };
  532. static struct sde_prop_type dma_prop[] = {
  533. {DMA_IGC_PROP, "qcom,sde-dma-igc", false, PROP_TYPE_U32_ARRAY},
  534. {DMA_GC_PROP, "qcom,sde-dma-gc", false, PROP_TYPE_U32_ARRAY},
  535. {DMA_DGM_INVERSE_PMA, "qcom,sde-dma-inverse-pma", false,
  536. PROP_TYPE_BOOL},
  537. {DMA_CSC_OFF, "qcom,sde-dma-csc-off", false, PROP_TYPE_U32},
  538. };
  539. static struct sde_prop_type ctl_prop[] = {
  540. {HW_OFF, "qcom,sde-ctl-off", true, PROP_TYPE_U32_ARRAY},
  541. {HW_LEN, "qcom,sde-ctl-size", false, PROP_TYPE_U32},
  542. {HW_DISP, "qcom,sde-ctl-display-pref", false, PROP_TYPE_STRING_ARRAY},
  543. };
  544. struct sde_prop_type mixer_blend_prop[] = {
  545. {MIXER_BLEND_OP_OFF, "qcom,sde-mixer-blend-op-off", true,
  546. PROP_TYPE_U32_ARRAY},
  547. };
  548. static struct sde_prop_type mixer_prop[] = {
  549. {MIXER_OFF, "qcom,sde-mixer-off", true, PROP_TYPE_U32_ARRAY},
  550. {MIXER_LEN, "qcom,sde-mixer-size", false, PROP_TYPE_U32},
  551. {MIXER_PAIR_MASK, "qcom,sde-mixer-pair-mask", true,
  552. PROP_TYPE_U32_ARRAY},
  553. {MIXER_BLOCKS, "qcom,sde-mixer-blocks", false, PROP_TYPE_NODE},
  554. {MIXER_DISP, "qcom,sde-mixer-display-pref", false,
  555. PROP_TYPE_STRING_ARRAY},
  556. {MIXER_CWB, "qcom,sde-mixer-cwb-pref", false,
  557. PROP_TYPE_STRING_ARRAY},
  558. };
  559. static struct sde_prop_type mixer_blocks_prop[] = {
  560. {MIXER_GC_PROP, "qcom,sde-mixer-gc", false, PROP_TYPE_U32_ARRAY},
  561. };
  562. static struct sde_prop_type dspp_top_prop[] = {
  563. {DSPP_TOP_OFF, "qcom,sde-dspp-top-off", true, PROP_TYPE_U32},
  564. {DSPP_TOP_SIZE, "qcom,sde-dspp-top-size", false, PROP_TYPE_U32},
  565. };
  566. static struct sde_prop_type dspp_prop[] = {
  567. {DSPP_OFF, "qcom,sde-dspp-off", true, PROP_TYPE_U32_ARRAY},
  568. {DSPP_SIZE, "qcom,sde-dspp-size", false, PROP_TYPE_U32},
  569. {DSPP_BLOCKS, "qcom,sde-dspp-blocks", false, PROP_TYPE_NODE},
  570. };
  571. static struct sde_prop_type dspp_blocks_prop[] = {
  572. {DSPP_IGC_PROP, "qcom,sde-dspp-igc", false, PROP_TYPE_U32_ARRAY},
  573. {DSPP_PCC_PROP, "qcom,sde-dspp-pcc", false, PROP_TYPE_U32_ARRAY},
  574. {DSPP_GC_PROP, "qcom,sde-dspp-gc", false, PROP_TYPE_U32_ARRAY},
  575. {DSPP_HSIC_PROP, "qcom,sde-dspp-hsic", false, PROP_TYPE_U32_ARRAY},
  576. {DSPP_MEMCOLOR_PROP, "qcom,sde-dspp-memcolor", false,
  577. PROP_TYPE_U32_ARRAY},
  578. {DSPP_SIXZONE_PROP, "qcom,sde-dspp-sixzone", false,
  579. PROP_TYPE_U32_ARRAY},
  580. {DSPP_GAMUT_PROP, "qcom,sde-dspp-gamut", false, PROP_TYPE_U32_ARRAY},
  581. {DSPP_DITHER_PROP, "qcom,sde-dspp-dither", false, PROP_TYPE_U32_ARRAY},
  582. {DSPP_HIST_PROP, "qcom,sde-dspp-hist", false, PROP_TYPE_U32_ARRAY},
  583. {DSPP_VLUT_PROP, "qcom,sde-dspp-vlut", false, PROP_TYPE_U32_ARRAY},
  584. };
  585. static struct sde_prop_type ad_prop[] = {
  586. {AD_OFF, "qcom,sde-dspp-ad-off", false, PROP_TYPE_U32_ARRAY},
  587. {AD_VERSION, "qcom,sde-dspp-ad-version", false, PROP_TYPE_U32},
  588. };
  589. static struct sde_prop_type ltm_prop[] = {
  590. {LTM_OFF, "qcom,sde-dspp-ltm-off", false, PROP_TYPE_U32_ARRAY},
  591. {LTM_VERSION, "qcom,sde-dspp-ltm-version", false, PROP_TYPE_U32},
  592. };
  593. static struct sde_prop_type ds_top_prop[] = {
  594. {DS_TOP_OFF, "qcom,sde-dest-scaler-top-off", false, PROP_TYPE_U32},
  595. {DS_TOP_LEN, "qcom,sde-dest-scaler-top-size", false, PROP_TYPE_U32},
  596. {DS_TOP_INPUT_LINEWIDTH, "qcom,sde-max-dest-scaler-input-linewidth",
  597. false, PROP_TYPE_U32},
  598. {DS_TOP_OUTPUT_LINEWIDTH, "qcom,sde-max-dest-scaler-output-linewidth",
  599. false, PROP_TYPE_U32},
  600. };
  601. static struct sde_prop_type ds_prop[] = {
  602. {DS_OFF, "qcom,sde-dest-scaler-off", false, PROP_TYPE_U32_ARRAY},
  603. {DS_LEN, "qcom,sde-dest-scaler-size", false, PROP_TYPE_U32},
  604. };
  605. static struct sde_prop_type pp_prop[] = {
  606. {PP_OFF, "qcom,sde-pp-off", true, PROP_TYPE_U32_ARRAY},
  607. {PP_LEN, "qcom,sde-pp-size", false, PROP_TYPE_U32},
  608. {TE_OFF, "qcom,sde-te-off", false, PROP_TYPE_U32_ARRAY},
  609. {TE_LEN, "qcom,sde-te-size", false, PROP_TYPE_U32},
  610. {TE2_OFF, "qcom,sde-te2-off", false, PROP_TYPE_U32_ARRAY},
  611. {TE2_LEN, "qcom,sde-te2-size", false, PROP_TYPE_U32},
  612. {PP_SLAVE, "qcom,sde-pp-slave", false, PROP_TYPE_U32_ARRAY},
  613. {DITHER_OFF, "qcom,sde-dither-off", false, PROP_TYPE_U32_ARRAY},
  614. {DITHER_LEN, "qcom,sde-dither-size", false, PROP_TYPE_U32},
  615. {DITHER_VER, "qcom,sde-dither-version", false, PROP_TYPE_U32},
  616. {PP_MERGE_3D_ID, "qcom,sde-pp-merge-3d-id", false, PROP_TYPE_U32_ARRAY},
  617. };
  618. static struct sde_prop_type dsc_prop[] = {
  619. {DSC_OFF, "qcom,sde-dsc-off", false, PROP_TYPE_U32_ARRAY},
  620. {DSC_LEN, "qcom,sde-dsc-size", false, PROP_TYPE_U32},
  621. {DSC_PAIR_MASK, "qcom,sde-dsc-pair-mask", false, PROP_TYPE_U32_ARRAY},
  622. };
  623. static struct sde_prop_type cdm_prop[] = {
  624. {HW_OFF, "qcom,sde-cdm-off", false, PROP_TYPE_U32_ARRAY},
  625. {HW_LEN, "qcom,sde-cdm-size", false, PROP_TYPE_U32},
  626. };
  627. static struct sde_prop_type intf_prop[] = {
  628. {INTF_OFF, "qcom,sde-intf-off", true, PROP_TYPE_U32_ARRAY},
  629. {INTF_LEN, "qcom,sde-intf-size", false, PROP_TYPE_U32},
  630. {INTF_PREFETCH, "qcom,sde-intf-max-prefetch-lines", false,
  631. PROP_TYPE_U32_ARRAY},
  632. {INTF_TYPE, "qcom,sde-intf-type", false, PROP_TYPE_STRING_ARRAY},
  633. {INTF_TE_IRQ, "qcom,sde-intf-tear-irq-off", false, PROP_TYPE_U32_ARRAY},
  634. };
  635. static struct sde_prop_type wb_prop[] = {
  636. {WB_OFF, "qcom,sde-wb-off", true, PROP_TYPE_U32_ARRAY},
  637. {WB_LEN, "qcom,sde-wb-size", false, PROP_TYPE_U32},
  638. {WB_ID, "qcom,sde-wb-id", true, PROP_TYPE_U32_ARRAY},
  639. {WB_XIN_ID, "qcom,sde-wb-xin-id", false, PROP_TYPE_U32_ARRAY},
  640. {WB_CLK_CTRL, "qcom,sde-wb-clk-ctrl", false,
  641. PROP_TYPE_BIT_OFFSET_ARRAY},
  642. };
  643. static struct sde_prop_type vbif_prop[] = {
  644. {VBIF_OFF, "qcom,sde-vbif-off", true, PROP_TYPE_U32_ARRAY},
  645. {VBIF_LEN, "qcom,sde-vbif-size", false, PROP_TYPE_U32},
  646. {VBIF_ID, "qcom,sde-vbif-id", false, PROP_TYPE_U32_ARRAY},
  647. {VBIF_DEFAULT_OT_RD_LIMIT, "qcom,sde-vbif-default-ot-rd-limit", false,
  648. PROP_TYPE_U32},
  649. {VBIF_DEFAULT_OT_WR_LIMIT, "qcom,sde-vbif-default-ot-wr-limit", false,
  650. PROP_TYPE_U32},
  651. {VBIF_DYNAMIC_OT_RD_LIMIT, "qcom,sde-vbif-dynamic-ot-rd-limit", false,
  652. PROP_TYPE_U32_ARRAY},
  653. {VBIF_DYNAMIC_OT_WR_LIMIT, "qcom,sde-vbif-dynamic-ot-wr-limit", false,
  654. PROP_TYPE_U32_ARRAY},
  655. {VBIF_MEMTYPE_0, "qcom,sde-vbif-memtype-0", false, PROP_TYPE_U32_ARRAY},
  656. {VBIF_MEMTYPE_1, "qcom,sde-vbif-memtype-1", false, PROP_TYPE_U32_ARRAY},
  657. {VBIF_QOS_RT_REMAP, "qcom,sde-vbif-qos-rt-remap", false,
  658. PROP_TYPE_U32_ARRAY},
  659. {VBIF_QOS_NRT_REMAP, "qcom,sde-vbif-qos-nrt-remap", false,
  660. PROP_TYPE_U32_ARRAY},
  661. {VBIF_QOS_CWB_REMAP, "qcom,sde-vbif-qos-cwb-remap", false,
  662. PROP_TYPE_U32_ARRAY},
  663. {VBIF_QOS_LUTDMA_REMAP, "qcom,sde-vbif-qos-lutdma-remap", false,
  664. PROP_TYPE_U32_ARRAY},
  665. };
  666. static struct sde_prop_type uidle_prop[] = {
  667. {UIDLE_OFF, "qcom,sde-uidle-off", false, PROP_TYPE_U32},
  668. {UIDLE_LEN, "qcom,sde-uidle-size", false, PROP_TYPE_U32},
  669. };
  670. static struct sde_prop_type reg_dma_prop[REG_DMA_PROP_MAX] = {
  671. [REG_DMA_OFF] = {REG_DMA_OFF, "qcom,sde-reg-dma-off", false,
  672. PROP_TYPE_U32},
  673. [REG_DMA_VERSION] = {REG_DMA_VERSION, "qcom,sde-reg-dma-version",
  674. false, PROP_TYPE_U32},
  675. [REG_DMA_TRIGGER_OFF] = {REG_DMA_TRIGGER_OFF,
  676. "qcom,sde-reg-dma-trigger-off", false,
  677. PROP_TYPE_U32},
  678. [REG_DMA_BROADCAST_DISABLED] = {REG_DMA_BROADCAST_DISABLED,
  679. "qcom,sde-reg-dma-broadcast-disabled", false, PROP_TYPE_BOOL},
  680. [REG_DMA_XIN_ID] = {REG_DMA_XIN_ID,
  681. "qcom,sde-reg-dma-xin-id", false, PROP_TYPE_U32},
  682. [REG_DMA_CLK_CTRL] = {REG_DMA_XIN_ID,
  683. "qcom,sde-reg-dma-clk-ctrl", false, PROP_TYPE_BIT_OFFSET_ARRAY},
  684. };
  685. static struct sde_prop_type merge_3d_prop[] = {
  686. {HW_OFF, "qcom,sde-merge-3d-off", false, PROP_TYPE_U32_ARRAY},
  687. {HW_LEN, "qcom,sde-merge-3d-size", false, PROP_TYPE_U32},
  688. };
  689. static struct sde_prop_type qdss_prop[] = {
  690. {HW_OFF, "qcom,sde-qdss-off", false, PROP_TYPE_U32_ARRAY},
  691. {HW_LEN, "qcom,sde-qdss-size", false, PROP_TYPE_U32},
  692. };
  693. static struct sde_prop_type limit_usecase_prop[] = {
  694. {LIMIT_NAME, "qcom,sde-limit-name", false, PROP_TYPE_STRING},
  695. {LIMIT_USECASE, "qcom,sde-limit-cases", false, PROP_TYPE_STRING_ARRAY},
  696. {LIMIT_ID, "qcom,sde-limit-ids", false, PROP_TYPE_U32_ARRAY},
  697. {LIMIT_VALUE, "qcom,sde-limit-values", false,
  698. PROP_TYPE_BIT_OFFSET_ARRAY},
  699. };
  700. /*************************************************************
  701. * static API list
  702. *************************************************************/
  703. static int _parse_dt_u32_handler(struct device_node *np,
  704. char *prop_name, u32 *offsets, int len, bool mandatory)
  705. {
  706. int rc = -EINVAL;
  707. if (len > MAX_SDE_HW_BLK) {
  708. SDE_ERROR(
  709. "prop: %s tries out of bound access for u32 array read len: %d\n",
  710. prop_name, len);
  711. return -E2BIG;
  712. }
  713. rc = of_property_read_u32_array(np, prop_name, offsets, len);
  714. if (rc && mandatory)
  715. SDE_ERROR("mandatory prop: %s u32 array read len:%d\n",
  716. prop_name, len);
  717. else if (rc)
  718. SDE_DEBUG("optional prop: %s u32 array read len:%d\n",
  719. prop_name, len);
  720. return rc;
  721. }
  722. static int _parse_dt_bit_offset(struct device_node *np,
  723. char *prop_name, struct sde_prop_value *prop_value, u32 prop_index,
  724. u32 count, bool mandatory)
  725. {
  726. int rc = 0, len, i, j;
  727. const u32 *arr;
  728. arr = of_get_property(np, prop_name, &len);
  729. if (arr) {
  730. len /= sizeof(u32);
  731. len &= ~0x1;
  732. if (len > (MAX_SDE_HW_BLK * MAX_BIT_OFFSET)) {
  733. SDE_ERROR(
  734. "prop: %s len: %d will lead to out of bound access\n",
  735. prop_name, len / MAX_BIT_OFFSET);
  736. return -E2BIG;
  737. }
  738. for (i = 0, j = 0; i < len; j++) {
  739. PROP_BITVALUE_ACCESS(prop_value, prop_index, j, 0) =
  740. be32_to_cpu(arr[i]);
  741. i++;
  742. PROP_BITVALUE_ACCESS(prop_value, prop_index, j, 1) =
  743. be32_to_cpu(arr[i]);
  744. i++;
  745. }
  746. } else {
  747. if (mandatory) {
  748. SDE_ERROR("error mandatory property '%s' not found\n",
  749. prop_name);
  750. rc = -EINVAL;
  751. } else {
  752. SDE_DEBUG("error optional property '%s' not found\n",
  753. prop_name);
  754. }
  755. }
  756. return rc;
  757. }
  758. static int _validate_dt_entry(struct device_node *np,
  759. struct sde_prop_type *sde_prop, u32 prop_size, int *prop_count,
  760. int *off_count)
  761. {
  762. int rc = 0, i, val;
  763. struct device_node *snp = NULL;
  764. if (off_count) {
  765. *off_count = of_property_count_u32_elems(np,
  766. sde_prop[0].prop_name);
  767. if ((*off_count > MAX_BLOCKS) || (*off_count < 0)) {
  768. if (sde_prop[0].is_mandatory) {
  769. SDE_ERROR(
  770. "invalid hw offset prop name:%s count: %d\n",
  771. sde_prop[0].prop_name, *off_count);
  772. rc = -EINVAL;
  773. }
  774. *off_count = 0;
  775. memset(prop_count, 0, sizeof(int) * prop_size);
  776. return rc;
  777. }
  778. }
  779. for (i = 0; i < prop_size; i++) {
  780. switch (sde_prop[i].type) {
  781. case PROP_TYPE_U32:
  782. rc = of_property_read_u32(np, sde_prop[i].prop_name,
  783. &val);
  784. break;
  785. case PROP_TYPE_U32_ARRAY:
  786. prop_count[i] = of_property_count_u32_elems(np,
  787. sde_prop[i].prop_name);
  788. if (prop_count[i] < 0)
  789. rc = prop_count[i];
  790. break;
  791. case PROP_TYPE_STRING_ARRAY:
  792. prop_count[i] = of_property_count_strings(np,
  793. sde_prop[i].prop_name);
  794. if (prop_count[i] < 0)
  795. rc = prop_count[i];
  796. break;
  797. case PROP_TYPE_BIT_OFFSET_ARRAY:
  798. of_get_property(np, sde_prop[i].prop_name, &val);
  799. prop_count[i] = val / (MAX_BIT_OFFSET * sizeof(u32));
  800. break;
  801. case PROP_TYPE_NODE:
  802. snp = of_get_child_by_name(np,
  803. sde_prop[i].prop_name);
  804. if (!snp)
  805. rc = -EINVAL;
  806. break;
  807. default:
  808. SDE_DEBUG("invalid property type:%d\n",
  809. sde_prop[i].type);
  810. break;
  811. }
  812. SDE_DEBUG(
  813. "prop id:%d prop name:%s prop type:%d prop_count:%d\n",
  814. i, sde_prop[i].prop_name,
  815. sde_prop[i].type, prop_count[i]);
  816. if (rc && sde_prop[i].is_mandatory &&
  817. ((sde_prop[i].type == PROP_TYPE_U32) ||
  818. (sde_prop[i].type == PROP_TYPE_NODE))) {
  819. SDE_ERROR("prop:%s not present\n",
  820. sde_prop[i].prop_name);
  821. goto end;
  822. } else if (sde_prop[i].type == PROP_TYPE_U32 ||
  823. sde_prop[i].type == PROP_TYPE_BOOL ||
  824. sde_prop[i].type == PROP_TYPE_NODE) {
  825. rc = 0;
  826. continue;
  827. }
  828. if (off_count && (prop_count[i] != *off_count) &&
  829. sde_prop[i].is_mandatory) {
  830. SDE_ERROR(
  831. "prop:%s count:%d is different compared to offset array:%d\n",
  832. sde_prop[i].prop_name,
  833. prop_count[i], *off_count);
  834. rc = -EINVAL;
  835. goto end;
  836. } else if (off_count && prop_count[i] != *off_count) {
  837. SDE_DEBUG(
  838. "prop:%s count:%d is different compared to offset array:%d\n",
  839. sde_prop[i].prop_name,
  840. prop_count[i], *off_count);
  841. rc = 0;
  842. prop_count[i] = 0;
  843. }
  844. if (prop_count[i] < 0) {
  845. prop_count[i] = 0;
  846. if (sde_prop[i].is_mandatory) {
  847. SDE_ERROR("prop:%s count:%d is negative\n",
  848. sde_prop[i].prop_name, prop_count[i]);
  849. rc = -EINVAL;
  850. } else {
  851. rc = 0;
  852. SDE_DEBUG("prop:%s count:%d is negative\n",
  853. sde_prop[i].prop_name, prop_count[i]);
  854. }
  855. }
  856. }
  857. end:
  858. return rc;
  859. }
  860. static int _read_dt_entry(struct device_node *np,
  861. struct sde_prop_type *sde_prop, u32 prop_size, int *prop_count,
  862. bool *prop_exists,
  863. struct sde_prop_value *prop_value)
  864. {
  865. int rc = 0, i, j;
  866. for (i = 0; i < prop_size; i++) {
  867. prop_exists[i] = true;
  868. switch (sde_prop[i].type) {
  869. case PROP_TYPE_U32:
  870. rc = of_property_read_u32(np, sde_prop[i].prop_name,
  871. &PROP_VALUE_ACCESS(prop_value, i, 0));
  872. SDE_DEBUG(
  873. "prop id:%d prop name:%s prop type:%d value:0x%x\n",
  874. i, sde_prop[i].prop_name,
  875. sde_prop[i].type,
  876. PROP_VALUE_ACCESS(prop_value, i, 0));
  877. if (rc)
  878. prop_exists[i] = false;
  879. break;
  880. case PROP_TYPE_BOOL:
  881. PROP_VALUE_ACCESS(prop_value, i, 0) =
  882. of_property_read_bool(np,
  883. sde_prop[i].prop_name);
  884. SDE_DEBUG(
  885. "prop id:%d prop name:%s prop type:%d value:0x%x\n",
  886. i, sde_prop[i].prop_name,
  887. sde_prop[i].type,
  888. PROP_VALUE_ACCESS(prop_value, i, 0));
  889. break;
  890. case PROP_TYPE_U32_ARRAY:
  891. rc = _parse_dt_u32_handler(np, sde_prop[i].prop_name,
  892. &PROP_VALUE_ACCESS(prop_value, i, 0),
  893. prop_count[i], sde_prop[i].is_mandatory);
  894. if (rc && sde_prop[i].is_mandatory) {
  895. SDE_ERROR(
  896. "%s prop validation success but read failed\n",
  897. sde_prop[i].prop_name);
  898. prop_exists[i] = false;
  899. goto end;
  900. } else {
  901. if (rc)
  902. prop_exists[i] = false;
  903. /* only for debug purpose */
  904. SDE_DEBUG(
  905. "prop id:%d prop name:%s prop type:%d",
  906. i, sde_prop[i].prop_name,
  907. sde_prop[i].type);
  908. for (j = 0; j < prop_count[i]; j++)
  909. SDE_DEBUG(" value[%d]:0x%x ", j,
  910. PROP_VALUE_ACCESS(prop_value, i,
  911. j));
  912. SDE_DEBUG("\n");
  913. }
  914. break;
  915. case PROP_TYPE_BIT_OFFSET_ARRAY:
  916. rc = _parse_dt_bit_offset(np, sde_prop[i].prop_name,
  917. prop_value, i, prop_count[i],
  918. sde_prop[i].is_mandatory);
  919. if (rc && sde_prop[i].is_mandatory) {
  920. SDE_ERROR(
  921. "%s prop validation success but read failed\n",
  922. sde_prop[i].prop_name);
  923. prop_exists[i] = false;
  924. goto end;
  925. } else {
  926. if (rc)
  927. prop_exists[i] = false;
  928. SDE_DEBUG(
  929. "prop id:%d prop name:%s prop type:%d",
  930. i, sde_prop[i].prop_name,
  931. sde_prop[i].type);
  932. for (j = 0; j < prop_count[i]; j++)
  933. SDE_DEBUG(
  934. "count[%d]: bit:0x%x off:0x%x\n", j,
  935. PROP_BITVALUE_ACCESS(prop_value,
  936. i, j, 0),
  937. PROP_BITVALUE_ACCESS(prop_value,
  938. i, j, 1));
  939. SDE_DEBUG("\n");
  940. }
  941. break;
  942. case PROP_TYPE_NODE:
  943. /* Node will be parsed in calling function */
  944. rc = 0;
  945. break;
  946. default:
  947. SDE_DEBUG("invalid property type:%d\n",
  948. sde_prop[i].type);
  949. break;
  950. }
  951. rc = 0;
  952. }
  953. end:
  954. return rc;
  955. }
  956. static int _add_to_irq_offset_list(struct sde_mdss_cfg *sde_cfg,
  957. enum sde_intr_hwblk_type blk_type, u32 instance, u32 offset)
  958. {
  959. struct sde_intr_irq_offsets *item = NULL;
  960. bool err = false;
  961. switch (blk_type) {
  962. case SDE_INTR_HWBLK_TOP:
  963. if (instance >= SDE_INTR_TOP_MAX)
  964. err = true;
  965. break;
  966. case SDE_INTR_HWBLK_INTF:
  967. if (instance >= INTF_MAX)
  968. err = true;
  969. break;
  970. case SDE_INTR_HWBLK_AD4:
  971. if (instance >= AD_MAX)
  972. err = true;
  973. break;
  974. case SDE_INTR_HWBLK_INTF_TEAR:
  975. if (instance >= INTF_MAX)
  976. err = true;
  977. break;
  978. case SDE_INTR_HWBLK_LTM:
  979. if (instance >= LTM_MAX)
  980. err = true;
  981. break;
  982. default:
  983. SDE_ERROR("invalid hwblk_type: %d", blk_type);
  984. return -EINVAL;
  985. }
  986. if (err) {
  987. SDE_ERROR("unable to map instance %d for blk type %d",
  988. instance, blk_type);
  989. return -EINVAL;
  990. }
  991. /* Check for existing list entry */
  992. item = sde_hw_intr_list_lookup(sde_cfg, blk_type, instance);
  993. if (IS_ERR_OR_NULL(item)) {
  994. SDE_DEBUG("adding intr type %d idx %d offset 0x%x\n",
  995. blk_type, instance, offset);
  996. } else if (item->base_offset == offset) {
  997. SDE_INFO("duplicate intr %d/%d offset 0x%x, skipping\n",
  998. blk_type, instance, offset);
  999. return 0;
  1000. } else {
  1001. SDE_ERROR("type %d, idx %d in list with offset 0x%x != 0x%x\n",
  1002. blk_type, instance, item->base_offset, offset);
  1003. return -EINVAL;
  1004. }
  1005. item = kzalloc(sizeof(*item), GFP_KERNEL);
  1006. if (!item) {
  1007. SDE_ERROR("memory allocation failed!\n");
  1008. return -ENOMEM;
  1009. }
  1010. INIT_LIST_HEAD(&item->list);
  1011. item->type = blk_type;
  1012. item->instance_idx = instance;
  1013. item->base_offset = offset;
  1014. list_add_tail(&item->list, &sde_cfg->irq_offset_list);
  1015. return 0;
  1016. }
  1017. static void _sde_sspp_setup_vig(struct sde_mdss_cfg *sde_cfg,
  1018. struct sde_sspp_cfg *sspp, struct sde_sspp_sub_blks *sblk,
  1019. bool *prop_exists, struct sde_prop_value *prop_value, u32 *vig_count)
  1020. {
  1021. sblk->maxlinewidth = sde_cfg->vig_sspp_linewidth;
  1022. sblk->maxupscale = MAX_UPSCALE_RATIO;
  1023. sblk->maxdwnscale = MAX_DOWNSCALE_RATIO;
  1024. sspp->id = SSPP_VIG0 + *vig_count;
  1025. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1026. sspp->id - SSPP_VIG0);
  1027. sspp->clk_ctrl = SDE_CLK_CTRL_VIG0 + *vig_count;
  1028. sspp->type = SSPP_TYPE_VIG;
  1029. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  1030. if (sde_cfg->vbif_qos_nlvl == 8)
  1031. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  1032. (*vig_count)++;
  1033. if (!prop_value)
  1034. return;
  1035. if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED2) {
  1036. set_bit(SDE_SSPP_SCALER_QSEED2, &sspp->features);
  1037. sblk->scaler_blk.id = SDE_SSPP_SCALER_QSEED2;
  1038. sblk->scaler_blk.base = PROP_VALUE_ACCESS(prop_value,
  1039. VIG_QSEED_OFF, 0);
  1040. sblk->scaler_blk.len = PROP_VALUE_ACCESS(prop_value,
  1041. VIG_QSEED_LEN, 0);
  1042. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  1043. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  1044. } else if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3) {
  1045. set_bit(SDE_SSPP_SCALER_QSEED3, &sspp->features);
  1046. sblk->scaler_blk.id = SDE_SSPP_SCALER_QSEED3;
  1047. sblk->scaler_blk.base = PROP_VALUE_ACCESS(prop_value,
  1048. VIG_QSEED_OFF, 0);
  1049. sblk->scaler_blk.len = PROP_VALUE_ACCESS(prop_value,
  1050. VIG_QSEED_LEN, 0);
  1051. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  1052. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  1053. } else if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3LITE) {
  1054. set_bit(SDE_SSPP_SCALER_QSEED3LITE, &sspp->features);
  1055. sblk->scaler_blk.id = SDE_SSPP_SCALER_QSEED3LITE;
  1056. sblk->scaler_blk.base = PROP_VALUE_ACCESS(prop_value,
  1057. VIG_QSEED_OFF, 0);
  1058. sblk->scaler_blk.len = PROP_VALUE_ACCESS(prop_value,
  1059. VIG_QSEED_LEN, 0);
  1060. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  1061. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  1062. }
  1063. sblk->csc_blk.id = SDE_SSPP_CSC;
  1064. snprintf(sblk->csc_blk.name, SDE_HW_BLK_NAME_LEN,
  1065. "sspp_csc%u", sspp->id - SSPP_VIG0);
  1066. if (sde_cfg->csc_type == SDE_SSPP_CSC) {
  1067. set_bit(SDE_SSPP_CSC, &sspp->features);
  1068. sblk->csc_blk.base = PROP_VALUE_ACCESS(prop_value,
  1069. VIG_CSC_OFF, 0);
  1070. } else if (sde_cfg->csc_type == SDE_SSPP_CSC_10BIT) {
  1071. set_bit(SDE_SSPP_CSC_10BIT, &sspp->features);
  1072. sblk->csc_blk.base = PROP_VALUE_ACCESS(prop_value,
  1073. VIG_CSC_OFF, 0);
  1074. }
  1075. sblk->hsic_blk.id = SDE_SSPP_HSIC;
  1076. snprintf(sblk->hsic_blk.name, SDE_HW_BLK_NAME_LEN,
  1077. "sspp_hsic%u", sspp->id - SSPP_VIG0);
  1078. if (prop_exists[VIG_HSIC_PROP]) {
  1079. sblk->hsic_blk.base = PROP_VALUE_ACCESS(prop_value,
  1080. VIG_HSIC_PROP, 0);
  1081. sblk->hsic_blk.version = PROP_VALUE_ACCESS(prop_value,
  1082. VIG_HSIC_PROP, 1);
  1083. sblk->hsic_blk.len = 0;
  1084. set_bit(SDE_SSPP_HSIC, &sspp->features);
  1085. }
  1086. sblk->memcolor_blk.id = SDE_SSPP_MEMCOLOR;
  1087. snprintf(sblk->memcolor_blk.name, SDE_HW_BLK_NAME_LEN,
  1088. "sspp_memcolor%u", sspp->id - SSPP_VIG0);
  1089. if (prop_exists[VIG_MEMCOLOR_PROP]) {
  1090. sblk->memcolor_blk.base = PROP_VALUE_ACCESS(prop_value,
  1091. VIG_MEMCOLOR_PROP, 0);
  1092. sblk->memcolor_blk.version = PROP_VALUE_ACCESS(prop_value,
  1093. VIG_MEMCOLOR_PROP, 1);
  1094. sblk->memcolor_blk.len = 0;
  1095. set_bit(SDE_SSPP_MEMCOLOR, &sspp->features);
  1096. }
  1097. sblk->pcc_blk.id = SDE_SSPP_PCC;
  1098. snprintf(sblk->pcc_blk.name, SDE_HW_BLK_NAME_LEN,
  1099. "sspp_pcc%u", sspp->id - SSPP_VIG0);
  1100. if (prop_exists[VIG_PCC_PROP]) {
  1101. sblk->pcc_blk.base = PROP_VALUE_ACCESS(prop_value,
  1102. VIG_PCC_PROP, 0);
  1103. sblk->pcc_blk.version = PROP_VALUE_ACCESS(prop_value,
  1104. VIG_PCC_PROP, 1);
  1105. sblk->pcc_blk.len = 0;
  1106. set_bit(SDE_SSPP_PCC, &sspp->features);
  1107. }
  1108. if (prop_exists[VIG_GAMUT_PROP]) {
  1109. sblk->gamut_blk.id = SDE_SSPP_VIG_GAMUT;
  1110. snprintf(sblk->gamut_blk.name, SDE_HW_BLK_NAME_LEN,
  1111. "sspp_vig_gamut%u", sspp->id - SSPP_VIG0);
  1112. sblk->gamut_blk.base = PROP_VALUE_ACCESS(prop_value,
  1113. VIG_GAMUT_PROP, 0);
  1114. sblk->gamut_blk.version = PROP_VALUE_ACCESS(prop_value,
  1115. VIG_GAMUT_PROP, 1);
  1116. sblk->gamut_blk.len = 0;
  1117. set_bit(SDE_SSPP_VIG_GAMUT, &sspp->features);
  1118. }
  1119. if (prop_exists[VIG_IGC_PROP]) {
  1120. sblk->igc_blk[0].id = SDE_SSPP_VIG_IGC;
  1121. snprintf(sblk->igc_blk[0].name, SDE_HW_BLK_NAME_LEN,
  1122. "sspp_vig_igc%u", sspp->id - SSPP_VIG0);
  1123. sblk->igc_blk[0].base = PROP_VALUE_ACCESS(prop_value,
  1124. VIG_IGC_PROP, 0);
  1125. sblk->igc_blk[0].version = PROP_VALUE_ACCESS(prop_value,
  1126. VIG_IGC_PROP, 1);
  1127. sblk->igc_blk[0].len = 0;
  1128. set_bit(SDE_SSPP_VIG_IGC, &sspp->features);
  1129. }
  1130. if (PROP_VALUE_ACCESS(prop_value, VIG_INVERSE_PMA, 0))
  1131. set_bit(SDE_SSPP_INVERSE_PMA, &sspp->features);
  1132. sblk->format_list = sde_cfg->vig_formats;
  1133. sblk->virt_format_list = sde_cfg->virt_vig_formats;
  1134. if (IS_SDE_INLINE_ROT_REV_100(sde_cfg->true_inline_rot_rev)) {
  1135. set_bit(SDE_SSPP_TRUE_INLINE_ROT_V1, &sspp->features);
  1136. sblk->in_rot_format_list = sde_cfg->inline_rot_formats;
  1137. sblk->in_rot_maxdwnscale_rt_num =
  1138. sde_cfg->true_inline_dwnscale_rt_num;
  1139. sblk->in_rot_maxdwnscale_rt_denom =
  1140. sde_cfg->true_inline_dwnscale_rt_denom;
  1141. sblk->in_rot_maxdwnscale_nrt =
  1142. sde_cfg->true_inline_dwnscale_nrt;
  1143. sblk->in_rot_maxheight =
  1144. MAX_PRE_ROT_HEIGHT_INLINE_ROT_DEFAULT;
  1145. sblk->in_rot_prefill_fudge_lines =
  1146. sde_cfg->true_inline_prefill_fudge_lines;
  1147. sblk->in_rot_prefill_lines_nv12 =
  1148. sde_cfg->true_inline_prefill_lines_nv12;
  1149. sblk->in_rot_prefill_lines =
  1150. sde_cfg->true_inline_prefill_lines;
  1151. }
  1152. if (sde_cfg->sc_cfg.has_sys_cache) {
  1153. set_bit(SDE_PERF_SSPP_SYS_CACHE, &sspp->perf_features);
  1154. sblk->llcc_scid = sde_cfg->sc_cfg.llcc_scid;
  1155. sblk->llcc_slice_size =
  1156. sde_cfg->sc_cfg.llcc_slice_size;
  1157. }
  1158. if (sde_cfg->inline_disable_const_clr)
  1159. set_bit(SDE_SSPP_INLINE_CONST_CLR, &sspp->features);
  1160. }
  1161. static void _sde_sspp_setup_rgb(struct sde_mdss_cfg *sde_cfg,
  1162. struct sde_sspp_cfg *sspp, struct sde_sspp_sub_blks *sblk,
  1163. bool *prop_exists, struct sde_prop_value *prop_value, u32 *rgb_count)
  1164. {
  1165. sblk->maxupscale = MAX_UPSCALE_RATIO;
  1166. sblk->maxdwnscale = MAX_DOWNSCALE_RATIO;
  1167. sspp->id = SSPP_RGB0 + *rgb_count;
  1168. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1169. sspp->id - SSPP_VIG0);
  1170. sspp->clk_ctrl = SDE_CLK_CTRL_RGB0 + *rgb_count;
  1171. sspp->type = SSPP_TYPE_RGB;
  1172. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  1173. if (sde_cfg->vbif_qos_nlvl == 8)
  1174. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  1175. (*rgb_count)++;
  1176. if (!prop_value)
  1177. return;
  1178. if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED2) {
  1179. set_bit(SDE_SSPP_SCALER_RGB, &sspp->features);
  1180. sblk->scaler_blk.id = SDE_SSPP_SCALER_QSEED2;
  1181. sblk->scaler_blk.base = PROP_VALUE_ACCESS(prop_value,
  1182. RGB_SCALER_OFF, 0);
  1183. sblk->scaler_blk.len = PROP_VALUE_ACCESS(prop_value,
  1184. RGB_SCALER_LEN, 0);
  1185. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  1186. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  1187. } else if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3) {
  1188. set_bit(SDE_SSPP_SCALER_RGB, &sspp->features);
  1189. sblk->scaler_blk.id = SDE_SSPP_SCALER_QSEED3;
  1190. sblk->scaler_blk.base = PROP_VALUE_ACCESS(prop_value,
  1191. RGB_SCALER_LEN, 0);
  1192. sblk->scaler_blk.len = PROP_VALUE_ACCESS(prop_value,
  1193. SSPP_SCALE_SIZE, 0);
  1194. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  1195. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  1196. }
  1197. sblk->pcc_blk.id = SDE_SSPP_PCC;
  1198. if (prop_exists[RGB_PCC_PROP]) {
  1199. sblk->pcc_blk.base = PROP_VALUE_ACCESS(prop_value,
  1200. RGB_PCC_PROP, 0);
  1201. sblk->pcc_blk.version = PROP_VALUE_ACCESS(prop_value,
  1202. RGB_PCC_PROP, 1);
  1203. sblk->pcc_blk.len = 0;
  1204. set_bit(SDE_SSPP_PCC, &sspp->features);
  1205. }
  1206. sblk->format_list = sde_cfg->dma_formats;
  1207. sblk->virt_format_list = NULL;
  1208. }
  1209. static void _sde_sspp_setup_cursor(struct sde_mdss_cfg *sde_cfg,
  1210. struct sde_sspp_cfg *sspp, struct sde_sspp_sub_blks *sblk,
  1211. struct sde_prop_value *prop_value, u32 *cursor_count)
  1212. {
  1213. if (!IS_SDE_MAJOR_MINOR_SAME(sde_cfg->hwversion, SDE_HW_VER_300))
  1214. SDE_ERROR("invalid sspp type %d, xin id %d\n",
  1215. sspp->type, sspp->xin_id);
  1216. set_bit(SDE_SSPP_CURSOR, &sspp->features);
  1217. sblk->maxupscale = SSPP_UNITY_SCALE;
  1218. sblk->maxdwnscale = SSPP_UNITY_SCALE;
  1219. sblk->format_list = sde_cfg->cursor_formats;
  1220. sblk->virt_format_list = NULL;
  1221. sspp->id = SSPP_CURSOR0 + *cursor_count;
  1222. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1223. sspp->id - SSPP_VIG0);
  1224. sspp->clk_ctrl = SDE_CLK_CTRL_CURSOR0 + *cursor_count;
  1225. sspp->type = SSPP_TYPE_CURSOR;
  1226. (*cursor_count)++;
  1227. }
  1228. static void _sde_sspp_setup_dma(struct sde_mdss_cfg *sde_cfg,
  1229. struct sde_sspp_cfg *sspp, struct sde_sspp_sub_blks *sblk,
  1230. bool prop_exists[][DMA_PROP_MAX], struct sde_prop_value *prop_value,
  1231. u32 *dma_count, u32 dgm_count)
  1232. {
  1233. u32 i = 0;
  1234. sblk->maxupscale = SSPP_UNITY_SCALE;
  1235. sblk->maxdwnscale = SSPP_UNITY_SCALE;
  1236. sblk->format_list = sde_cfg->dma_formats;
  1237. sblk->virt_format_list = sde_cfg->dma_formats;
  1238. sspp->id = SSPP_DMA0 + *dma_count;
  1239. sspp->clk_ctrl = SDE_CLK_CTRL_DMA0 + *dma_count;
  1240. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1241. sspp->id - SSPP_VIG0);
  1242. sspp->type = SSPP_TYPE_DMA;
  1243. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  1244. if (sde_cfg->vbif_qos_nlvl == 8)
  1245. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  1246. (*dma_count)++;
  1247. if (!prop_value)
  1248. return;
  1249. sblk->num_igc_blk = dgm_count;
  1250. sblk->num_gc_blk = dgm_count;
  1251. sblk->num_dgm_csc_blk = dgm_count;
  1252. for (i = 0; i < dgm_count; i++) {
  1253. if (prop_exists[i][DMA_IGC_PROP]) {
  1254. sblk->igc_blk[i].id = SDE_SSPP_DMA_IGC;
  1255. snprintf(sblk->igc_blk[i].name, SDE_HW_BLK_NAME_LEN,
  1256. "sspp_dma_igc%u", sspp->id - SSPP_DMA0);
  1257. sblk->igc_blk[i].base = PROP_VALUE_ACCESS(
  1258. &prop_value[i * DMA_PROP_MAX], DMA_IGC_PROP, 0);
  1259. sblk->igc_blk[i].version = PROP_VALUE_ACCESS(
  1260. &prop_value[i * DMA_PROP_MAX], DMA_IGC_PROP, 1);
  1261. sblk->igc_blk[i].len = 0;
  1262. set_bit(SDE_SSPP_DMA_IGC, &sspp->features);
  1263. }
  1264. if (prop_exists[i][DMA_GC_PROP]) {
  1265. sblk->gc_blk[i].id = SDE_SSPP_DMA_GC;
  1266. snprintf(sblk->gc_blk[0].name, SDE_HW_BLK_NAME_LEN,
  1267. "sspp_dma_gc%u", sspp->id - SSPP_DMA0);
  1268. sblk->gc_blk[i].base = PROP_VALUE_ACCESS(
  1269. &prop_value[i * DMA_PROP_MAX], DMA_GC_PROP, 0);
  1270. sblk->gc_blk[i].version = PROP_VALUE_ACCESS(
  1271. &prop_value[i * DMA_PROP_MAX], DMA_GC_PROP, 1);
  1272. sblk->gc_blk[i].len = 0;
  1273. set_bit(SDE_SSPP_DMA_GC, &sspp->features);
  1274. }
  1275. if (PROP_VALUE_ACCESS(&prop_value[i * DMA_PROP_MAX],
  1276. DMA_DGM_INVERSE_PMA, 0))
  1277. set_bit(SDE_SSPP_DGM_INVERSE_PMA, &sspp->features);
  1278. if (prop_exists[i][DMA_CSC_OFF]) {
  1279. sblk->dgm_csc_blk[i].id = SDE_SSPP_DGM_CSC;
  1280. snprintf(sblk->csc_blk.name, SDE_HW_BLK_NAME_LEN,
  1281. "sspp_dgm_csc%u", sspp->id - SSPP_DMA0);
  1282. set_bit(SDE_SSPP_DGM_CSC, &sspp->features);
  1283. sblk->dgm_csc_blk[i].base = PROP_VALUE_ACCESS(
  1284. &prop_value[i * DMA_PROP_MAX], DMA_CSC_OFF, 0);
  1285. }
  1286. }
  1287. }
  1288. static int sde_dgm_parse_dt(struct device_node *np, u32 index,
  1289. struct sde_prop_value *prop_value, bool *prop_exists)
  1290. {
  1291. int rc = 0;
  1292. u32 child_idx = 0;
  1293. int prop_count[DMA_PROP_MAX] = {0};
  1294. struct device_node *dgm_snp = NULL;
  1295. for_each_child_of_node(np, dgm_snp) {
  1296. if (index != child_idx++)
  1297. continue;
  1298. rc = _validate_dt_entry(dgm_snp, dma_prop, ARRAY_SIZE(dma_prop),
  1299. prop_count, NULL);
  1300. if (rc)
  1301. return rc;
  1302. rc = _read_dt_entry(dgm_snp, dma_prop, ARRAY_SIZE(dma_prop),
  1303. prop_count, prop_exists,
  1304. prop_value);
  1305. }
  1306. return rc;
  1307. }
  1308. static int sde_sspp_parse_dt(struct device_node *np,
  1309. struct sde_mdss_cfg *sde_cfg)
  1310. {
  1311. int rc, prop_count[SSPP_PROP_MAX], off_count, i, j;
  1312. int vig_prop_count[VIG_PROP_MAX], rgb_prop_count[RGB_PROP_MAX];
  1313. bool prop_exists[SSPP_PROP_MAX], vig_prop_exists[VIG_PROP_MAX];
  1314. bool rgb_prop_exists[RGB_PROP_MAX];
  1315. bool dgm_prop_exists[SSPP_SUBBLK_COUNT_MAX][DMA_PROP_MAX];
  1316. struct sde_prop_value *prop_value = NULL;
  1317. struct sde_prop_value *vig_prop_value = NULL, *rgb_prop_value = NULL;
  1318. struct sde_prop_value *dgm_prop_value = NULL;
  1319. const char *type;
  1320. struct sde_sspp_cfg *sspp;
  1321. struct sde_sspp_sub_blks *sblk;
  1322. u32 vig_count = 0, dma_count = 0, rgb_count = 0, cursor_count = 0;
  1323. u32 dgm_count = 0;
  1324. struct device_node *snp = NULL;
  1325. prop_value = kcalloc(SSPP_PROP_MAX,
  1326. sizeof(struct sde_prop_value), GFP_KERNEL);
  1327. if (!prop_value) {
  1328. rc = -ENOMEM;
  1329. goto end;
  1330. }
  1331. rc = _validate_dt_entry(np, sspp_prop, ARRAY_SIZE(sspp_prop),
  1332. prop_count, &off_count);
  1333. if (rc)
  1334. goto end;
  1335. rc = _read_dt_entry(np, sspp_prop, ARRAY_SIZE(sspp_prop), prop_count,
  1336. prop_exists, prop_value);
  1337. if (rc)
  1338. goto end;
  1339. sde_cfg->sspp_count = off_count;
  1340. /* get vig feature dt properties if they exist */
  1341. snp = of_get_child_by_name(np, sspp_prop[SSPP_VIG_BLOCKS].prop_name);
  1342. if (snp) {
  1343. vig_prop_value = kcalloc(VIG_PROP_MAX,
  1344. sizeof(struct sde_prop_value), GFP_KERNEL);
  1345. if (!vig_prop_value) {
  1346. rc = -ENOMEM;
  1347. goto end;
  1348. }
  1349. rc = _validate_dt_entry(snp, vig_prop, ARRAY_SIZE(vig_prop),
  1350. vig_prop_count, NULL);
  1351. if (rc)
  1352. goto end;
  1353. rc = _read_dt_entry(snp, vig_prop, ARRAY_SIZE(vig_prop),
  1354. vig_prop_count, vig_prop_exists,
  1355. vig_prop_value);
  1356. }
  1357. /* get rgb feature dt properties if they exist */
  1358. snp = of_get_child_by_name(np, sspp_prop[SSPP_RGB_BLOCKS].prop_name);
  1359. if (snp) {
  1360. rgb_prop_value = kcalloc(RGB_PROP_MAX,
  1361. sizeof(struct sde_prop_value),
  1362. GFP_KERNEL);
  1363. if (!rgb_prop_value) {
  1364. rc = -ENOMEM;
  1365. goto end;
  1366. }
  1367. rc = _validate_dt_entry(snp, rgb_prop, ARRAY_SIZE(rgb_prop),
  1368. rgb_prop_count, NULL);
  1369. if (rc)
  1370. goto end;
  1371. rc = _read_dt_entry(snp, rgb_prop, ARRAY_SIZE(rgb_prop),
  1372. rgb_prop_count, rgb_prop_exists,
  1373. rgb_prop_value);
  1374. }
  1375. /* get dma feature dt properties if they exist */
  1376. snp = of_get_child_by_name(np, sspp_prop[SSPP_DMA_BLOCKS].prop_name);
  1377. if (snp) {
  1378. dgm_count = of_get_child_count(snp);
  1379. if (dgm_count > 0 && dgm_count <= SSPP_SUBBLK_COUNT_MAX) {
  1380. dgm_prop_value = kzalloc(dgm_count * DMA_PROP_MAX *
  1381. sizeof(struct sde_prop_value),
  1382. GFP_KERNEL);
  1383. if (!dgm_prop_value) {
  1384. rc = -ENOMEM;
  1385. goto end;
  1386. }
  1387. for (i = 0; i < dgm_count; i++)
  1388. sde_dgm_parse_dt(snp, i,
  1389. &dgm_prop_value[i * DMA_PROP_MAX],
  1390. &dgm_prop_exists[i][0]);
  1391. }
  1392. }
  1393. for (i = 0; i < off_count; i++) {
  1394. sspp = sde_cfg->sspp + i;
  1395. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  1396. if (!sblk) {
  1397. rc = -ENOMEM;
  1398. /* catalog deinit will release the allocated blocks */
  1399. goto end;
  1400. }
  1401. sspp->sblk = sblk;
  1402. sspp->base = PROP_VALUE_ACCESS(prop_value, SSPP_OFF, i);
  1403. sspp->len = PROP_VALUE_ACCESS(prop_value, SSPP_SIZE, 0);
  1404. sblk->maxlinewidth = sde_cfg->max_sspp_linewidth;
  1405. set_bit(SDE_SSPP_SRC, &sspp->features);
  1406. if (sde_cfg->has_cdp)
  1407. set_bit(SDE_PERF_SSPP_CDP, &sspp->perf_features);
  1408. if (sde_cfg->ts_prefill_rev == 1) {
  1409. set_bit(SDE_PERF_SSPP_TS_PREFILL, &sspp->perf_features);
  1410. } else if (sde_cfg->ts_prefill_rev == 2) {
  1411. set_bit(SDE_PERF_SSPP_TS_PREFILL, &sspp->perf_features);
  1412. set_bit(SDE_PERF_SSPP_TS_PREFILL_REC1,
  1413. &sspp->perf_features);
  1414. }
  1415. sblk->smart_dma_priority =
  1416. PROP_VALUE_ACCESS(prop_value, SSPP_SMART_DMA, i);
  1417. if (sblk->smart_dma_priority && sde_cfg->smart_dma_rev)
  1418. set_bit(sde_cfg->smart_dma_rev, &sspp->features);
  1419. sblk->src_blk.id = SDE_SSPP_SRC;
  1420. of_property_read_string_index(np,
  1421. sspp_prop[SSPP_TYPE].prop_name, i, &type);
  1422. if (!strcmp(type, "vig")) {
  1423. _sde_sspp_setup_vig(sde_cfg, sspp, sblk,
  1424. vig_prop_exists, vig_prop_value, &vig_count);
  1425. } else if (!strcmp(type, "rgb")) {
  1426. _sde_sspp_setup_rgb(sde_cfg, sspp, sblk,
  1427. rgb_prop_exists, rgb_prop_value, &rgb_count);
  1428. } else if (!strcmp(type, "cursor")) {
  1429. /* No prop values for cursor pipes */
  1430. _sde_sspp_setup_cursor(sde_cfg, sspp, sblk, NULL,
  1431. &cursor_count);
  1432. } else if (!strcmp(type, "dma")) {
  1433. _sde_sspp_setup_dma(sde_cfg, sspp, sblk,
  1434. dgm_prop_exists, dgm_prop_value, &dma_count,
  1435. dgm_count);
  1436. } else {
  1437. SDE_ERROR("invalid sspp type:%s\n", type);
  1438. rc = -EINVAL;
  1439. goto end;
  1440. }
  1441. if (sde_cfg->uidle_cfg.uidle_rev)
  1442. set_bit(SDE_PERF_SSPP_UIDLE, &sspp->perf_features);
  1443. snprintf(sblk->src_blk.name, SDE_HW_BLK_NAME_LEN, "sspp_src_%u",
  1444. sspp->id - SSPP_VIG0);
  1445. if (sspp->clk_ctrl >= SDE_CLK_CTRL_MAX) {
  1446. SDE_ERROR("%s: invalid clk ctrl: %d\n",
  1447. sblk->src_blk.name, sspp->clk_ctrl);
  1448. rc = -EINVAL;
  1449. goto end;
  1450. }
  1451. if (sde_cfg->has_decimation) {
  1452. sblk->maxhdeciexp = MAX_HORZ_DECIMATION;
  1453. sblk->maxvdeciexp = MAX_VERT_DECIMATION;
  1454. } else {
  1455. sblk->maxhdeciexp = 0;
  1456. sblk->maxvdeciexp = 0;
  1457. }
  1458. sspp->xin_id = PROP_VALUE_ACCESS(prop_value, SSPP_XIN, i);
  1459. sblk->pixel_ram_size = DEFAULT_PIXEL_RAM_SIZE;
  1460. sblk->src_blk.len = PROP_VALUE_ACCESS(prop_value, SSPP_SIZE, 0);
  1461. if (PROP_VALUE_ACCESS(prop_value, SSPP_EXCL_RECT, i) == 1)
  1462. set_bit(SDE_SSPP_EXCL_RECT, &sspp->features);
  1463. if (prop_exists[SSPP_MAX_PER_PIPE_BW])
  1464. sblk->max_per_pipe_bw = PROP_VALUE_ACCESS(prop_value,
  1465. SSPP_MAX_PER_PIPE_BW, i);
  1466. else
  1467. sblk->max_per_pipe_bw = DEFAULT_MAX_PER_PIPE_BW;
  1468. if (prop_exists[SSPP_MAX_PER_PIPE_BW_HIGH])
  1469. sblk->max_per_pipe_bw_high =
  1470. PROP_VALUE_ACCESS(prop_value,
  1471. SSPP_MAX_PER_PIPE_BW_HIGH, i);
  1472. else
  1473. sblk->max_per_pipe_bw_high = sblk->max_per_pipe_bw;
  1474. for (j = 0; j < sde_cfg->mdp_count; j++) {
  1475. sde_cfg->mdp[j].clk_ctrls[sspp->clk_ctrl].reg_off =
  1476. PROP_BITVALUE_ACCESS(prop_value,
  1477. SSPP_CLK_CTRL, i, 0);
  1478. sde_cfg->mdp[j].clk_ctrls[sspp->clk_ctrl].bit_off =
  1479. PROP_BITVALUE_ACCESS(prop_value,
  1480. SSPP_CLK_CTRL, i, 1);
  1481. }
  1482. SDE_DEBUG(
  1483. "xin:%d ram:%d clk%d:%x/%d\n",
  1484. sspp->xin_id,
  1485. sblk->pixel_ram_size,
  1486. sspp->clk_ctrl,
  1487. sde_cfg->mdp[0].clk_ctrls[sspp->clk_ctrl].reg_off,
  1488. sde_cfg->mdp[0].clk_ctrls[sspp->clk_ctrl].bit_off);
  1489. }
  1490. end:
  1491. kfree(prop_value);
  1492. kfree(vig_prop_value);
  1493. kfree(rgb_prop_value);
  1494. kfree(dgm_prop_value);
  1495. return rc;
  1496. }
  1497. static int sde_ctl_parse_dt(struct device_node *np,
  1498. struct sde_mdss_cfg *sde_cfg)
  1499. {
  1500. int rc, prop_count[HW_PROP_MAX], i;
  1501. bool prop_exists[HW_PROP_MAX];
  1502. struct sde_prop_value *prop_value = NULL;
  1503. struct sde_ctl_cfg *ctl;
  1504. u32 off_count;
  1505. if (!sde_cfg) {
  1506. SDE_ERROR("invalid argument input param\n");
  1507. rc = -EINVAL;
  1508. goto end;
  1509. }
  1510. prop_value = kzalloc(HW_PROP_MAX *
  1511. sizeof(struct sde_prop_value), GFP_KERNEL);
  1512. if (!prop_value) {
  1513. rc = -ENOMEM;
  1514. goto end;
  1515. }
  1516. rc = _validate_dt_entry(np, ctl_prop, ARRAY_SIZE(ctl_prop), prop_count,
  1517. &off_count);
  1518. if (rc)
  1519. goto end;
  1520. sde_cfg->ctl_count = off_count;
  1521. rc = _read_dt_entry(np, ctl_prop, ARRAY_SIZE(ctl_prop), prop_count,
  1522. prop_exists, prop_value);
  1523. if (rc)
  1524. goto end;
  1525. for (i = 0; i < off_count; i++) {
  1526. const char *disp_pref = NULL;
  1527. ctl = sde_cfg->ctl + i;
  1528. ctl->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  1529. ctl->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  1530. ctl->id = CTL_0 + i;
  1531. snprintf(ctl->name, SDE_HW_BLK_NAME_LEN, "ctl_%u",
  1532. ctl->id - CTL_0);
  1533. of_property_read_string_index(np,
  1534. ctl_prop[HW_DISP].prop_name, i, &disp_pref);
  1535. if (disp_pref && !strcmp(disp_pref, "primary"))
  1536. set_bit(SDE_CTL_PRIMARY_PREF, &ctl->features);
  1537. if (i < MAX_SPLIT_DISPLAY_CTL)
  1538. set_bit(SDE_CTL_SPLIT_DISPLAY, &ctl->features);
  1539. if (i < MAX_PP_SPLIT_DISPLAY_CTL)
  1540. set_bit(SDE_CTL_PINGPONG_SPLIT, &ctl->features);
  1541. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  1542. set_bit(SDE_CTL_ACTIVE_CFG, &ctl->features);
  1543. if (IS_SDE_UIDLE_REV_100(sde_cfg->uidle_cfg.uidle_rev))
  1544. set_bit(SDE_CTL_UIDLE, &ctl->features);
  1545. }
  1546. end:
  1547. kfree(prop_value);
  1548. return rc;
  1549. }
  1550. void sde_hw_mixer_set_preference(struct sde_mdss_cfg *sde_cfg, u32 num_lm,
  1551. uint32_t disp_type)
  1552. {
  1553. u32 i, cnt = 0, sec_cnt = 0;
  1554. if (disp_type == SDE_CONNECTOR_PRIMARY) {
  1555. for (i = 0; i < sde_cfg->mixer_count; i++) {
  1556. /* Check if lm was previously set for secondary */
  1557. /* Clear pref, primary has higher priority */
  1558. if (sde_cfg->mixer[i].features &
  1559. BIT(SDE_DISP_SECONDARY_PREF)) {
  1560. clear_bit(SDE_DISP_SECONDARY_PREF,
  1561. &sde_cfg->mixer[i].features);
  1562. sec_cnt++;
  1563. }
  1564. clear_bit(SDE_DISP_PRIMARY_PREF,
  1565. &sde_cfg->mixer[i].features);
  1566. /* Set lm for primary pref */
  1567. if (cnt < num_lm) {
  1568. set_bit(SDE_DISP_PRIMARY_PREF,
  1569. &sde_cfg->mixer[i].features);
  1570. cnt++;
  1571. }
  1572. /*
  1573. * When all primary prefs have been set,
  1574. * and if 2 lms are required for secondary
  1575. * preference must be set with an lm pair
  1576. */
  1577. if (cnt == num_lm && sec_cnt > 1 &&
  1578. !test_bit(sde_cfg->mixer[i+1].id,
  1579. &sde_cfg->mixer[i].lm_pair_mask))
  1580. continue;
  1581. /* After primary pref is set, now re apply secondary */
  1582. if (cnt >= num_lm && cnt < (num_lm + sec_cnt)) {
  1583. set_bit(SDE_DISP_SECONDARY_PREF,
  1584. &sde_cfg->mixer[i].features);
  1585. cnt++;
  1586. }
  1587. }
  1588. } else if (disp_type == SDE_CONNECTOR_SECONDARY) {
  1589. for (i = 0; i < sde_cfg->mixer_count; i++) {
  1590. clear_bit(SDE_DISP_SECONDARY_PREF,
  1591. &sde_cfg->mixer[i].features);
  1592. /*
  1593. * If 2 lms are required for secondary
  1594. * preference must be set with an lm pair
  1595. */
  1596. if (cnt == 0 && num_lm > 1 &&
  1597. !test_bit(sde_cfg->mixer[i+1].id,
  1598. &sde_cfg->mixer[i].lm_pair_mask))
  1599. continue;
  1600. if (cnt < num_lm && !(sde_cfg->mixer[i].features &
  1601. BIT(SDE_DISP_PRIMARY_PREF))) {
  1602. set_bit(SDE_DISP_SECONDARY_PREF,
  1603. &sde_cfg->mixer[i].features);
  1604. cnt++;
  1605. }
  1606. }
  1607. }
  1608. }
  1609. static int sde_mixer_parse_dt(struct device_node *np,
  1610. struct sde_mdss_cfg *sde_cfg)
  1611. {
  1612. int rc, prop_count[MIXER_PROP_MAX], i, j;
  1613. int blocks_prop_count[MIXER_BLOCKS_PROP_MAX];
  1614. int blend_prop_count[MIXER_BLEND_PROP_MAX];
  1615. bool prop_exists[MIXER_PROP_MAX];
  1616. bool blocks_prop_exists[MIXER_BLOCKS_PROP_MAX];
  1617. bool blend_prop_exists[MIXER_BLEND_PROP_MAX];
  1618. struct sde_prop_value *prop_value = NULL, *blocks_prop_value = NULL;
  1619. struct sde_prop_value *blend_prop_value = NULL;
  1620. u32 off_count, blend_off_count, max_blendstages, lm_pair_mask;
  1621. struct sde_lm_cfg *mixer;
  1622. struct sde_lm_sub_blks *sblk;
  1623. int pp_count, dspp_count, ds_count, mixer_count;
  1624. u32 pp_idx, dspp_idx, ds_idx;
  1625. u32 mixer_base;
  1626. struct device_node *snp = NULL;
  1627. if (!sde_cfg) {
  1628. SDE_ERROR("invalid argument input param\n");
  1629. rc = -EINVAL;
  1630. goto end;
  1631. }
  1632. max_blendstages = sde_cfg->max_mixer_blendstages;
  1633. prop_value = kcalloc(MIXER_PROP_MAX,
  1634. sizeof(struct sde_prop_value), GFP_KERNEL);
  1635. if (!prop_value) {
  1636. rc = -ENOMEM;
  1637. goto end;
  1638. }
  1639. rc = _validate_dt_entry(np, mixer_prop, ARRAY_SIZE(mixer_prop),
  1640. prop_count, &off_count);
  1641. if (rc)
  1642. goto end;
  1643. rc = _read_dt_entry(np, mixer_prop, ARRAY_SIZE(mixer_prop), prop_count,
  1644. prop_exists, prop_value);
  1645. if (rc)
  1646. goto end;
  1647. pp_count = sde_cfg->pingpong_count;
  1648. dspp_count = sde_cfg->dspp_count;
  1649. ds_count = sde_cfg->ds_count;
  1650. /* get mixer feature dt properties if they exist */
  1651. snp = of_get_child_by_name(np, mixer_prop[MIXER_BLOCKS].prop_name);
  1652. if (snp) {
  1653. blocks_prop_value = kzalloc(MIXER_BLOCKS_PROP_MAX *
  1654. MAX_SDE_HW_BLK * sizeof(struct sde_prop_value),
  1655. GFP_KERNEL);
  1656. if (!blocks_prop_value) {
  1657. rc = -ENOMEM;
  1658. goto end;
  1659. }
  1660. rc = _validate_dt_entry(snp, mixer_blocks_prop,
  1661. ARRAY_SIZE(mixer_blocks_prop), blocks_prop_count, NULL);
  1662. if (rc)
  1663. goto end;
  1664. rc = _read_dt_entry(snp, mixer_blocks_prop,
  1665. ARRAY_SIZE(mixer_blocks_prop),
  1666. blocks_prop_count, blocks_prop_exists,
  1667. blocks_prop_value);
  1668. }
  1669. /* get the blend_op register offsets */
  1670. blend_prop_value = kzalloc(MIXER_BLEND_PROP_MAX *
  1671. sizeof(struct sde_prop_value), GFP_KERNEL);
  1672. if (!blend_prop_value) {
  1673. rc = -ENOMEM;
  1674. goto end;
  1675. }
  1676. rc = _validate_dt_entry(np, mixer_blend_prop,
  1677. ARRAY_SIZE(mixer_blend_prop), blend_prop_count,
  1678. &blend_off_count);
  1679. if (rc)
  1680. goto end;
  1681. rc = _read_dt_entry(np, mixer_blend_prop, ARRAY_SIZE(mixer_blend_prop),
  1682. blend_prop_count, blend_prop_exists, blend_prop_value);
  1683. if (rc)
  1684. goto end;
  1685. for (i = 0, mixer_count = 0, pp_idx = 0, dspp_idx = 0,
  1686. ds_idx = 0; i < off_count; i++) {
  1687. const char *disp_pref = NULL;
  1688. const char *cwb_pref = NULL;
  1689. mixer_base = PROP_VALUE_ACCESS(prop_value, MIXER_OFF, i);
  1690. if (!mixer_base)
  1691. continue;
  1692. mixer = sde_cfg->mixer + mixer_count;
  1693. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  1694. if (!sblk) {
  1695. rc = -ENOMEM;
  1696. /* catalog deinit will release the allocated blocks */
  1697. goto end;
  1698. }
  1699. mixer->sblk = sblk;
  1700. mixer->base = mixer_base;
  1701. mixer->len = PROP_VALUE_ACCESS(prop_value, MIXER_LEN, 0);
  1702. mixer->id = LM_0 + i;
  1703. snprintf(mixer->name, SDE_HW_BLK_NAME_LEN, "lm_%u",
  1704. mixer->id - LM_0);
  1705. if (!prop_exists[MIXER_LEN])
  1706. mixer->len = DEFAULT_SDE_HW_BLOCK_LEN;
  1707. lm_pair_mask = PROP_VALUE_ACCESS(prop_value,
  1708. MIXER_PAIR_MASK, i);
  1709. if (lm_pair_mask)
  1710. mixer->lm_pair_mask = 1 << lm_pair_mask;
  1711. sblk->maxblendstages = max_blendstages;
  1712. sblk->maxwidth = sde_cfg->max_mixer_width;
  1713. for (j = 0; j < blend_off_count; j++)
  1714. sblk->blendstage_base[j] =
  1715. PROP_VALUE_ACCESS(blend_prop_value,
  1716. MIXER_BLEND_OP_OFF, j);
  1717. if (sde_cfg->has_src_split)
  1718. set_bit(SDE_MIXER_SOURCESPLIT, &mixer->features);
  1719. if (sde_cfg->has_dim_layer)
  1720. set_bit(SDE_DIM_LAYER, &mixer->features);
  1721. if (sde_cfg->has_mixer_combined_alpha)
  1722. set_bit(SDE_MIXER_COMBINED_ALPHA, &mixer->features);
  1723. of_property_read_string_index(np,
  1724. mixer_prop[MIXER_DISP].prop_name, i, &disp_pref);
  1725. if (disp_pref && !strcmp(disp_pref, "primary"))
  1726. set_bit(SDE_DISP_PRIMARY_PREF, &mixer->features);
  1727. of_property_read_string_index(np,
  1728. mixer_prop[MIXER_CWB].prop_name, i, &cwb_pref);
  1729. if (cwb_pref && !strcmp(cwb_pref, "cwb"))
  1730. set_bit(SDE_DISP_CWB_PREF, &mixer->features);
  1731. mixer->pingpong = pp_count > 0 ? pp_idx + PINGPONG_0
  1732. : PINGPONG_MAX;
  1733. mixer->dspp = dspp_count > 0 ? dspp_idx + DSPP_0
  1734. : DSPP_MAX;
  1735. mixer->ds = ds_count > 0 ? ds_idx + DS_0 : DS_MAX;
  1736. pp_count--;
  1737. dspp_count--;
  1738. ds_count--;
  1739. pp_idx++;
  1740. dspp_idx++;
  1741. ds_idx++;
  1742. mixer_count++;
  1743. sblk->gc.id = SDE_MIXER_GC;
  1744. if (blocks_prop_value && blocks_prop_exists[MIXER_GC_PROP]) {
  1745. sblk->gc.base = PROP_VALUE_ACCESS(blocks_prop_value,
  1746. MIXER_GC_PROP, 0);
  1747. sblk->gc.version = PROP_VALUE_ACCESS(blocks_prop_value,
  1748. MIXER_GC_PROP, 1);
  1749. sblk->gc.len = 0;
  1750. set_bit(SDE_MIXER_GC, &mixer->features);
  1751. }
  1752. }
  1753. sde_cfg->mixer_count = mixer_count;
  1754. end:
  1755. kfree(prop_value);
  1756. kfree(blocks_prop_value);
  1757. kfree(blend_prop_value);
  1758. return rc;
  1759. }
  1760. static int sde_intf_parse_dt(struct device_node *np,
  1761. struct sde_mdss_cfg *sde_cfg)
  1762. {
  1763. int rc, prop_count[INTF_PROP_MAX], i;
  1764. struct sde_prop_value *prop_value = NULL;
  1765. bool prop_exists[INTF_PROP_MAX];
  1766. u32 off_count;
  1767. u32 dsi_count = 0, none_count = 0, hdmi_count = 0, dp_count = 0;
  1768. const char *type;
  1769. struct sde_intf_cfg *intf;
  1770. if (!sde_cfg) {
  1771. SDE_ERROR("invalid argument\n");
  1772. rc = -EINVAL;
  1773. goto end;
  1774. }
  1775. prop_value = kzalloc(INTF_PROP_MAX *
  1776. sizeof(struct sde_prop_value), GFP_KERNEL);
  1777. if (!prop_value) {
  1778. rc = -ENOMEM;
  1779. goto end;
  1780. }
  1781. rc = _validate_dt_entry(np, intf_prop, ARRAY_SIZE(intf_prop),
  1782. prop_count, &off_count);
  1783. if (rc)
  1784. goto end;
  1785. sde_cfg->intf_count = off_count;
  1786. rc = _read_dt_entry(np, intf_prop, ARRAY_SIZE(intf_prop), prop_count,
  1787. prop_exists, prop_value);
  1788. if (rc)
  1789. goto end;
  1790. for (i = 0; i < off_count; i++) {
  1791. intf = sde_cfg->intf + i;
  1792. intf->base = PROP_VALUE_ACCESS(prop_value, INTF_OFF, i);
  1793. intf->len = PROP_VALUE_ACCESS(prop_value, INTF_LEN, 0);
  1794. intf->id = INTF_0 + i;
  1795. snprintf(intf->name, SDE_HW_BLK_NAME_LEN, "intf_%u",
  1796. intf->id - INTF_0);
  1797. if (!prop_exists[INTF_LEN])
  1798. intf->len = DEFAULT_SDE_HW_BLOCK_LEN;
  1799. rc = _add_to_irq_offset_list(sde_cfg, SDE_INTR_HWBLK_INTF,
  1800. intf->id, intf->base);
  1801. if (rc)
  1802. goto end;
  1803. intf->prog_fetch_lines_worst_case =
  1804. !prop_exists[INTF_PREFETCH] ?
  1805. sde_cfg->perf.min_prefill_lines :
  1806. PROP_VALUE_ACCESS(prop_value, INTF_PREFETCH, i);
  1807. of_property_read_string_index(np,
  1808. intf_prop[INTF_TYPE].prop_name, i, &type);
  1809. if (!strcmp(type, "dsi")) {
  1810. intf->type = INTF_DSI;
  1811. intf->controller_id = dsi_count;
  1812. dsi_count++;
  1813. } else if (!strcmp(type, "hdmi")) {
  1814. intf->type = INTF_HDMI;
  1815. intf->controller_id = hdmi_count;
  1816. hdmi_count++;
  1817. } else if (!strcmp(type, "dp")) {
  1818. intf->type = INTF_DP;
  1819. intf->controller_id = dp_count;
  1820. dp_count++;
  1821. } else {
  1822. intf->type = INTF_NONE;
  1823. intf->controller_id = none_count;
  1824. none_count++;
  1825. }
  1826. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  1827. set_bit(SDE_INTF_INPUT_CTRL, &intf->features);
  1828. if (prop_exists[INTF_TE_IRQ])
  1829. intf->te_irq_offset = PROP_VALUE_ACCESS(prop_value,
  1830. INTF_TE_IRQ, i);
  1831. if (intf->te_irq_offset) {
  1832. rc = _add_to_irq_offset_list(sde_cfg,
  1833. SDE_INTR_HWBLK_INTF_TEAR,
  1834. intf->id, intf->te_irq_offset);
  1835. if (rc)
  1836. goto end;
  1837. set_bit(SDE_INTF_TE, &intf->features);
  1838. }
  1839. }
  1840. end:
  1841. kfree(prop_value);
  1842. return rc;
  1843. }
  1844. static int sde_wb_parse_dt(struct device_node *np, struct sde_mdss_cfg *sde_cfg)
  1845. {
  1846. int rc, prop_count[WB_PROP_MAX], i, j;
  1847. struct sde_prop_value *prop_value = NULL;
  1848. bool prop_exists[WB_PROP_MAX];
  1849. u32 off_count;
  1850. struct sde_wb_cfg *wb;
  1851. struct sde_wb_sub_blocks *sblk;
  1852. if (!sde_cfg) {
  1853. SDE_ERROR("invalid argument\n");
  1854. rc = -EINVAL;
  1855. goto end;
  1856. }
  1857. prop_value = kzalloc(WB_PROP_MAX *
  1858. sizeof(struct sde_prop_value), GFP_KERNEL);
  1859. if (!prop_value) {
  1860. rc = -ENOMEM;
  1861. goto end;
  1862. }
  1863. rc = _validate_dt_entry(np, wb_prop, ARRAY_SIZE(wb_prop), prop_count,
  1864. &off_count);
  1865. if (rc)
  1866. goto end;
  1867. sde_cfg->wb_count = off_count;
  1868. rc = _read_dt_entry(np, wb_prop, ARRAY_SIZE(wb_prop), prop_count,
  1869. prop_exists, prop_value);
  1870. if (rc)
  1871. goto end;
  1872. for (i = 0; i < off_count; i++) {
  1873. wb = sde_cfg->wb + i;
  1874. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  1875. if (!sblk) {
  1876. rc = -ENOMEM;
  1877. /* catalog deinit will release the allocated blocks */
  1878. goto end;
  1879. }
  1880. wb->sblk = sblk;
  1881. wb->base = PROP_VALUE_ACCESS(prop_value, WB_OFF, i);
  1882. wb->id = WB_0 + PROP_VALUE_ACCESS(prop_value, WB_ID, i);
  1883. snprintf(wb->name, SDE_HW_BLK_NAME_LEN, "wb_%u",
  1884. wb->id - WB_0);
  1885. wb->clk_ctrl = SDE_CLK_CTRL_WB0 +
  1886. PROP_VALUE_ACCESS(prop_value, WB_ID, i);
  1887. wb->xin_id = PROP_VALUE_ACCESS(prop_value, WB_XIN_ID, i);
  1888. if (wb->clk_ctrl >= SDE_CLK_CTRL_MAX) {
  1889. SDE_ERROR("%s: invalid clk ctrl: %d\n",
  1890. wb->name, wb->clk_ctrl);
  1891. rc = -EINVAL;
  1892. goto end;
  1893. }
  1894. if (IS_SDE_MAJOR_MINOR_SAME((sde_cfg->hwversion),
  1895. SDE_HW_VER_170))
  1896. wb->vbif_idx = VBIF_NRT;
  1897. else
  1898. wb->vbif_idx = VBIF_RT;
  1899. wb->len = PROP_VALUE_ACCESS(prop_value, WB_LEN, 0);
  1900. if (!prop_exists[WB_LEN])
  1901. wb->len = DEFAULT_SDE_HW_BLOCK_LEN;
  1902. sblk->maxlinewidth = sde_cfg->max_wb_linewidth;
  1903. if (wb->id >= LINE_MODE_WB_OFFSET)
  1904. set_bit(SDE_WB_LINE_MODE, &wb->features);
  1905. else
  1906. set_bit(SDE_WB_BLOCK_MODE, &wb->features);
  1907. set_bit(SDE_WB_TRAFFIC_SHAPER, &wb->features);
  1908. set_bit(SDE_WB_YUV_CONFIG, &wb->features);
  1909. if (sde_cfg->has_cdp)
  1910. set_bit(SDE_WB_CDP, &wb->features);
  1911. set_bit(SDE_WB_QOS, &wb->features);
  1912. if (sde_cfg->vbif_qos_nlvl == 8)
  1913. set_bit(SDE_WB_QOS_8LVL, &wb->features);
  1914. if (sde_cfg->has_wb_ubwc)
  1915. set_bit(SDE_WB_UBWC, &wb->features);
  1916. set_bit(SDE_WB_XY_ROI_OFFSET, &wb->features);
  1917. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  1918. set_bit(SDE_WB_INPUT_CTRL, &wb->features);
  1919. if (sde_cfg->has_cwb_support) {
  1920. set_bit(SDE_WB_HAS_CWB, &wb->features);
  1921. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  1922. set_bit(SDE_WB_CWB_CTRL, &wb->features);
  1923. }
  1924. for (j = 0; j < sde_cfg->mdp_count; j++) {
  1925. sde_cfg->mdp[j].clk_ctrls[wb->clk_ctrl].reg_off =
  1926. PROP_BITVALUE_ACCESS(prop_value,
  1927. WB_CLK_CTRL, i, 0);
  1928. sde_cfg->mdp[j].clk_ctrls[wb->clk_ctrl].bit_off =
  1929. PROP_BITVALUE_ACCESS(prop_value,
  1930. WB_CLK_CTRL, i, 1);
  1931. }
  1932. wb->format_list = sde_cfg->wb_formats;
  1933. SDE_DEBUG(
  1934. "wb:%d xin:%d vbif:%d clk%d:%x/%d\n",
  1935. wb->id - WB_0,
  1936. wb->xin_id,
  1937. wb->vbif_idx,
  1938. wb->clk_ctrl,
  1939. sde_cfg->mdp[0].clk_ctrls[wb->clk_ctrl].reg_off,
  1940. sde_cfg->mdp[0].clk_ctrls[wb->clk_ctrl].bit_off);
  1941. }
  1942. end:
  1943. kfree(prop_value);
  1944. return rc;
  1945. }
  1946. static void _sde_dspp_setup_blocks(struct sde_mdss_cfg *sde_cfg,
  1947. struct sde_dspp_cfg *dspp, struct sde_dspp_sub_blks *sblk,
  1948. bool *prop_exists, struct sde_prop_value *prop_value)
  1949. {
  1950. sblk->igc.id = SDE_DSPP_IGC;
  1951. if (prop_exists[DSPP_IGC_PROP]) {
  1952. sblk->igc.base = PROP_VALUE_ACCESS(prop_value,
  1953. DSPP_IGC_PROP, 0);
  1954. sblk->igc.version = PROP_VALUE_ACCESS(prop_value,
  1955. DSPP_IGC_PROP, 1);
  1956. sblk->igc.len = 0;
  1957. set_bit(SDE_DSPP_IGC, &dspp->features);
  1958. }
  1959. sblk->pcc.id = SDE_DSPP_PCC;
  1960. if (prop_exists[DSPP_PCC_PROP]) {
  1961. sblk->pcc.base = PROP_VALUE_ACCESS(prop_value,
  1962. DSPP_PCC_PROP, 0);
  1963. sblk->pcc.version = PROP_VALUE_ACCESS(prop_value,
  1964. DSPP_PCC_PROP, 1);
  1965. sblk->pcc.len = 0;
  1966. set_bit(SDE_DSPP_PCC, &dspp->features);
  1967. }
  1968. sblk->gc.id = SDE_DSPP_GC;
  1969. if (prop_exists[DSPP_GC_PROP]) {
  1970. sblk->gc.base = PROP_VALUE_ACCESS(prop_value, DSPP_GC_PROP, 0);
  1971. sblk->gc.version = PROP_VALUE_ACCESS(prop_value,
  1972. DSPP_GC_PROP, 1);
  1973. sblk->gc.len = 0;
  1974. set_bit(SDE_DSPP_GC, &dspp->features);
  1975. }
  1976. sblk->gamut.id = SDE_DSPP_GAMUT;
  1977. if (prop_exists[DSPP_GAMUT_PROP]) {
  1978. sblk->gamut.base = PROP_VALUE_ACCESS(prop_value,
  1979. DSPP_GAMUT_PROP, 0);
  1980. sblk->gamut.version = PROP_VALUE_ACCESS(prop_value,
  1981. DSPP_GAMUT_PROP, 1);
  1982. sblk->gamut.len = 0;
  1983. set_bit(SDE_DSPP_GAMUT, &dspp->features);
  1984. }
  1985. sblk->dither.id = SDE_DSPP_DITHER;
  1986. if (prop_exists[DSPP_DITHER_PROP]) {
  1987. sblk->dither.base = PROP_VALUE_ACCESS(prop_value,
  1988. DSPP_DITHER_PROP, 0);
  1989. sblk->dither.version = PROP_VALUE_ACCESS(prop_value,
  1990. DSPP_DITHER_PROP, 1);
  1991. sblk->dither.len = 0;
  1992. set_bit(SDE_DSPP_DITHER, &dspp->features);
  1993. }
  1994. sblk->hist.id = SDE_DSPP_HIST;
  1995. if (prop_exists[DSPP_HIST_PROP]) {
  1996. sblk->hist.base = PROP_VALUE_ACCESS(prop_value,
  1997. DSPP_HIST_PROP, 0);
  1998. sblk->hist.version = PROP_VALUE_ACCESS(prop_value,
  1999. DSPP_HIST_PROP, 1);
  2000. sblk->hist.len = 0;
  2001. set_bit(SDE_DSPP_HIST, &dspp->features);
  2002. }
  2003. sblk->hsic.id = SDE_DSPP_HSIC;
  2004. if (prop_exists[DSPP_HSIC_PROP]) {
  2005. sblk->hsic.base = PROP_VALUE_ACCESS(prop_value,
  2006. DSPP_HSIC_PROP, 0);
  2007. sblk->hsic.version = PROP_VALUE_ACCESS(prop_value,
  2008. DSPP_HSIC_PROP, 1);
  2009. sblk->hsic.len = 0;
  2010. set_bit(SDE_DSPP_HSIC, &dspp->features);
  2011. }
  2012. sblk->memcolor.id = SDE_DSPP_MEMCOLOR;
  2013. if (prop_exists[DSPP_MEMCOLOR_PROP]) {
  2014. sblk->memcolor.base = PROP_VALUE_ACCESS(prop_value,
  2015. DSPP_MEMCOLOR_PROP, 0);
  2016. sblk->memcolor.version = PROP_VALUE_ACCESS(prop_value,
  2017. DSPP_MEMCOLOR_PROP, 1);
  2018. sblk->memcolor.len = 0;
  2019. set_bit(SDE_DSPP_MEMCOLOR, &dspp->features);
  2020. }
  2021. sblk->sixzone.id = SDE_DSPP_SIXZONE;
  2022. if (prop_exists[DSPP_SIXZONE_PROP]) {
  2023. sblk->sixzone.base = PROP_VALUE_ACCESS(prop_value,
  2024. DSPP_SIXZONE_PROP, 0);
  2025. sblk->sixzone.version = PROP_VALUE_ACCESS(prop_value,
  2026. DSPP_SIXZONE_PROP, 1);
  2027. sblk->sixzone.len = 0;
  2028. set_bit(SDE_DSPP_SIXZONE, &dspp->features);
  2029. }
  2030. sblk->vlut.id = SDE_DSPP_VLUT;
  2031. if (prop_exists[DSPP_VLUT_PROP]) {
  2032. sblk->vlut.base = PROP_VALUE_ACCESS(prop_value,
  2033. DSPP_VLUT_PROP, 0);
  2034. sblk->vlut.version = PROP_VALUE_ACCESS(prop_value,
  2035. DSPP_VLUT_PROP, 1);
  2036. sblk->sixzone.len = 0;
  2037. set_bit(SDE_DSPP_VLUT, &dspp->features);
  2038. }
  2039. }
  2040. static int sde_rot_parse_dt(struct device_node *np,
  2041. struct sde_mdss_cfg *sde_cfg)
  2042. {
  2043. struct platform_device *pdev;
  2044. struct of_phandle_args phargs;
  2045. struct llcc_slice_desc *slice;
  2046. int rc = 0;
  2047. rc = of_parse_phandle_with_args(np,
  2048. "qcom,sde-inline-rotator", "#list-cells",
  2049. 0, &phargs);
  2050. if (rc) {
  2051. /*
  2052. * This is not a fatal error, system cache can be disabled
  2053. * in device tree, anyways recommendation is to have it
  2054. * enabled, so print an error but don't fail
  2055. */
  2056. SDE_DEBUG("sys cache will be disabled rc:%d\n", rc);
  2057. rc = 0;
  2058. goto exit;
  2059. }
  2060. if (!phargs.np || !phargs.args_count) {
  2061. SDE_ERROR("wrong phandle args %d %d\n",
  2062. !phargs.np, !phargs.args_count);
  2063. rc = -EINVAL;
  2064. goto exit;
  2065. }
  2066. pdev = of_find_device_by_node(phargs.np);
  2067. if (!pdev) {
  2068. SDE_ERROR("invalid sde rotator node\n");
  2069. goto exit;
  2070. }
  2071. slice = llcc_slice_getd(LLCC_ROTATOR);
  2072. if (IS_ERR_OR_NULL(slice)) {
  2073. SDE_ERROR("failed to get rotator slice!\n");
  2074. rc = -EINVAL;
  2075. goto cleanup;
  2076. }
  2077. sde_cfg->sc_cfg.llcc_scid = llcc_get_slice_id(slice);
  2078. sde_cfg->sc_cfg.llcc_slice_size = llcc_get_slice_size(slice);
  2079. llcc_slice_putd(slice);
  2080. sde_cfg->sc_cfg.has_sys_cache = true;
  2081. SDE_DEBUG("rotator llcc scid:%d slice_size:%zukb\n",
  2082. sde_cfg->sc_cfg.llcc_scid, sde_cfg->sc_cfg.llcc_slice_size);
  2083. cleanup:
  2084. of_node_put(phargs.np);
  2085. exit:
  2086. return rc;
  2087. }
  2088. static int sde_dspp_top_parse_dt(struct device_node *np,
  2089. struct sde_mdss_cfg *sde_cfg)
  2090. {
  2091. int rc, prop_count[DSPP_TOP_PROP_MAX];
  2092. bool prop_exists[DSPP_TOP_PROP_MAX];
  2093. struct sde_prop_value *prop_value = NULL;
  2094. u32 off_count;
  2095. if (!sde_cfg) {
  2096. SDE_ERROR("invalid argument\n");
  2097. rc = -EINVAL;
  2098. goto end;
  2099. }
  2100. prop_value = kzalloc(DSPP_TOP_PROP_MAX *
  2101. sizeof(struct sde_prop_value), GFP_KERNEL);
  2102. if (!prop_value) {
  2103. rc = -ENOMEM;
  2104. goto end;
  2105. }
  2106. rc = _validate_dt_entry(np, dspp_top_prop, ARRAY_SIZE(dspp_top_prop),
  2107. prop_count, &off_count);
  2108. if (rc)
  2109. goto end;
  2110. rc = _read_dt_entry(np, dspp_top_prop, ARRAY_SIZE(dspp_top_prop),
  2111. prop_count, prop_exists, prop_value);
  2112. if (rc)
  2113. goto end;
  2114. if (off_count != 1) {
  2115. SDE_ERROR("invalid dspp_top off_count:%d\n", off_count);
  2116. rc = -EINVAL;
  2117. goto end;
  2118. }
  2119. sde_cfg->dspp_top.base =
  2120. PROP_VALUE_ACCESS(prop_value, DSPP_TOP_OFF, 0);
  2121. sde_cfg->dspp_top.len =
  2122. PROP_VALUE_ACCESS(prop_value, DSPP_TOP_SIZE, 0);
  2123. snprintf(sde_cfg->dspp_top.name, SDE_HW_BLK_NAME_LEN, "dspp_top");
  2124. end:
  2125. kfree(prop_value);
  2126. return rc;
  2127. }
  2128. static int sde_dspp_parse_dt(struct device_node *np,
  2129. struct sde_mdss_cfg *sde_cfg)
  2130. {
  2131. int rc, prop_count[DSPP_PROP_MAX], i;
  2132. int ad_prop_count[AD_PROP_MAX];
  2133. int ltm_prop_count[LTM_PROP_MAX];
  2134. bool prop_exists[DSPP_PROP_MAX], ad_prop_exists[AD_PROP_MAX];
  2135. bool ltm_prop_exists[LTM_PROP_MAX];
  2136. bool blocks_prop_exists[DSPP_BLOCKS_PROP_MAX];
  2137. struct sde_prop_value *ad_prop_value = NULL, *ltm_prop_value = NULL;
  2138. int blocks_prop_count[DSPP_BLOCKS_PROP_MAX];
  2139. struct sde_prop_value *prop_value = NULL, *blocks_prop_value = NULL;
  2140. u32 off_count, ad_off_count, ltm_off_count;
  2141. struct sde_dspp_cfg *dspp;
  2142. struct sde_dspp_sub_blks *sblk;
  2143. struct device_node *snp = NULL;
  2144. if (!sde_cfg) {
  2145. SDE_ERROR("invalid argument\n");
  2146. rc = -EINVAL;
  2147. goto end;
  2148. }
  2149. prop_value = kzalloc(DSPP_PROP_MAX *
  2150. sizeof(struct sde_prop_value), GFP_KERNEL);
  2151. if (!prop_value) {
  2152. rc = -ENOMEM;
  2153. goto end;
  2154. }
  2155. rc = _validate_dt_entry(np, dspp_prop, ARRAY_SIZE(dspp_prop),
  2156. prop_count, &off_count);
  2157. if (rc)
  2158. goto end;
  2159. sde_cfg->dspp_count = off_count;
  2160. rc = _read_dt_entry(np, dspp_prop, ARRAY_SIZE(dspp_prop), prop_count,
  2161. prop_exists, prop_value);
  2162. if (rc)
  2163. goto end;
  2164. /* Parse AD dtsi entries */
  2165. ad_prop_value = kcalloc(AD_PROP_MAX,
  2166. sizeof(struct sde_prop_value), GFP_KERNEL);
  2167. if (!ad_prop_value) {
  2168. rc = -ENOMEM;
  2169. goto end;
  2170. }
  2171. rc = _validate_dt_entry(np, ad_prop, ARRAY_SIZE(ad_prop),
  2172. ad_prop_count, &ad_off_count);
  2173. if (rc)
  2174. goto end;
  2175. rc = _read_dt_entry(np, ad_prop, ARRAY_SIZE(ad_prop), ad_prop_count,
  2176. ad_prop_exists, ad_prop_value);
  2177. if (rc)
  2178. goto end;
  2179. /* Parse LTM dtsi entries */
  2180. ltm_prop_value = kcalloc(LTM_PROP_MAX,
  2181. sizeof(struct sde_prop_value), GFP_KERNEL);
  2182. if (!ltm_prop_value) {
  2183. rc = -ENOMEM;
  2184. goto end;
  2185. }
  2186. rc = _validate_dt_entry(np, ltm_prop, ARRAY_SIZE(ltm_prop),
  2187. ltm_prop_count, &ltm_off_count);
  2188. if (rc)
  2189. goto end;
  2190. rc = _read_dt_entry(np, ltm_prop, ARRAY_SIZE(ltm_prop), ltm_prop_count,
  2191. ltm_prop_exists, ltm_prop_value);
  2192. if (rc)
  2193. goto end;
  2194. /* get DSPP feature dt properties if they exist */
  2195. snp = of_get_child_by_name(np, dspp_prop[DSPP_BLOCKS].prop_name);
  2196. if (snp) {
  2197. blocks_prop_value = kzalloc(DSPP_BLOCKS_PROP_MAX *
  2198. MAX_SDE_HW_BLK * sizeof(struct sde_prop_value),
  2199. GFP_KERNEL);
  2200. if (!blocks_prop_value) {
  2201. rc = -ENOMEM;
  2202. goto end;
  2203. }
  2204. rc = _validate_dt_entry(snp, dspp_blocks_prop,
  2205. ARRAY_SIZE(dspp_blocks_prop), blocks_prop_count, NULL);
  2206. if (rc)
  2207. goto end;
  2208. rc = _read_dt_entry(snp, dspp_blocks_prop,
  2209. ARRAY_SIZE(dspp_blocks_prop), blocks_prop_count,
  2210. blocks_prop_exists, blocks_prop_value);
  2211. if (rc)
  2212. goto end;
  2213. }
  2214. for (i = 0; i < off_count; i++) {
  2215. dspp = sde_cfg->dspp + i;
  2216. dspp->base = PROP_VALUE_ACCESS(prop_value, DSPP_OFF, i);
  2217. dspp->len = PROP_VALUE_ACCESS(prop_value, DSPP_SIZE, 0);
  2218. dspp->id = DSPP_0 + i;
  2219. snprintf(dspp->name, SDE_HW_BLK_NAME_LEN, "dspp_%u",
  2220. dspp->id - DSPP_0);
  2221. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2222. if (!sblk) {
  2223. rc = -ENOMEM;
  2224. /* catalog deinit will release the allocated blocks */
  2225. goto end;
  2226. }
  2227. dspp->sblk = sblk;
  2228. if (blocks_prop_value)
  2229. _sde_dspp_setup_blocks(sde_cfg, dspp, sblk,
  2230. blocks_prop_exists, blocks_prop_value);
  2231. sblk->ad.id = SDE_DSPP_AD;
  2232. sde_cfg->ad_count = ad_off_count;
  2233. if (ad_prop_value && (i < ad_off_count) &&
  2234. ad_prop_exists[AD_OFF]) {
  2235. sblk->ad.base = PROP_VALUE_ACCESS(ad_prop_value,
  2236. AD_OFF, i);
  2237. sblk->ad.version = PROP_VALUE_ACCESS(ad_prop_value,
  2238. AD_VERSION, 0);
  2239. set_bit(SDE_DSPP_AD, &dspp->features);
  2240. rc = _add_to_irq_offset_list(sde_cfg,
  2241. SDE_INTR_HWBLK_AD4, dspp->id,
  2242. dspp->base + sblk->ad.base);
  2243. if (rc)
  2244. goto end;
  2245. }
  2246. sblk->ltm.id = SDE_DSPP_LTM;
  2247. sde_cfg->ltm_count = ltm_off_count;
  2248. if (ltm_prop_value && (i < ltm_off_count) &&
  2249. ltm_prop_exists[LTM_OFF]) {
  2250. sblk->ltm.base = PROP_VALUE_ACCESS(ltm_prop_value,
  2251. LTM_OFF, i);
  2252. sblk->ltm.version = PROP_VALUE_ACCESS(ltm_prop_value,
  2253. LTM_VERSION, 0);
  2254. set_bit(SDE_DSPP_LTM, &dspp->features);
  2255. rc = _add_to_irq_offset_list(sde_cfg,
  2256. SDE_INTR_HWBLK_LTM, dspp->id,
  2257. dspp->base + sblk->ltm.base);
  2258. if (rc)
  2259. goto end;
  2260. }
  2261. }
  2262. end:
  2263. kfree(prop_value);
  2264. kfree(ad_prop_value);
  2265. kfree(ltm_prop_value);
  2266. kfree(blocks_prop_value);
  2267. return rc;
  2268. }
  2269. static int sde_ds_parse_dt(struct device_node *np,
  2270. struct sde_mdss_cfg *sde_cfg)
  2271. {
  2272. int rc, prop_count[DS_PROP_MAX], top_prop_count[DS_TOP_PROP_MAX], i;
  2273. struct sde_prop_value *prop_value = NULL, *top_prop_value = NULL;
  2274. bool prop_exists[DS_PROP_MAX], top_prop_exists[DS_TOP_PROP_MAX];
  2275. u32 off_count = 0, top_off_count = 0;
  2276. struct sde_ds_cfg *ds;
  2277. struct sde_ds_top_cfg *ds_top = NULL;
  2278. if (!sde_cfg) {
  2279. SDE_ERROR("invalid argument\n");
  2280. rc = -EINVAL;
  2281. goto end;
  2282. }
  2283. if (!sde_cfg->mdp[0].has_dest_scaler) {
  2284. SDE_DEBUG("dest scaler feature not supported\n");
  2285. rc = 0;
  2286. goto end;
  2287. }
  2288. /* Parse the dest scaler top register offset and capabilities */
  2289. top_prop_value = kzalloc(DS_TOP_PROP_MAX *
  2290. sizeof(struct sde_prop_value), GFP_KERNEL);
  2291. if (!top_prop_value) {
  2292. rc = -ENOMEM;
  2293. goto end;
  2294. }
  2295. rc = _validate_dt_entry(np, ds_top_prop,
  2296. ARRAY_SIZE(ds_top_prop),
  2297. top_prop_count, &top_off_count);
  2298. if (rc)
  2299. goto end;
  2300. rc = _read_dt_entry(np, ds_top_prop,
  2301. ARRAY_SIZE(ds_top_prop), top_prop_count,
  2302. top_prop_exists, top_prop_value);
  2303. if (rc)
  2304. goto end;
  2305. /* Parse the offset of each dest scaler block */
  2306. prop_value = kcalloc(DS_PROP_MAX,
  2307. sizeof(struct sde_prop_value), GFP_KERNEL);
  2308. if (!prop_value) {
  2309. rc = -ENOMEM;
  2310. goto end;
  2311. }
  2312. rc = _validate_dt_entry(np, ds_prop, ARRAY_SIZE(ds_prop), prop_count,
  2313. &off_count);
  2314. if (rc)
  2315. goto end;
  2316. sde_cfg->ds_count = off_count;
  2317. rc = _read_dt_entry(np, ds_prop, ARRAY_SIZE(ds_prop), prop_count,
  2318. prop_exists, prop_value);
  2319. if (rc)
  2320. goto end;
  2321. if (!off_count)
  2322. goto end;
  2323. ds_top = kzalloc(sizeof(struct sde_ds_top_cfg), GFP_KERNEL);
  2324. if (!ds_top) {
  2325. rc = -ENOMEM;
  2326. goto end;
  2327. }
  2328. ds_top->id = DS_TOP;
  2329. snprintf(ds_top->name, SDE_HW_BLK_NAME_LEN, "ds_top_%u",
  2330. ds_top->id - DS_TOP);
  2331. ds_top->base = PROP_VALUE_ACCESS(top_prop_value, DS_TOP_OFF, 0);
  2332. ds_top->len = PROP_VALUE_ACCESS(top_prop_value, DS_TOP_LEN, 0);
  2333. ds_top->maxupscale = MAX_UPSCALE_RATIO;
  2334. ds_top->maxinputwidth = PROP_VALUE_ACCESS(top_prop_value,
  2335. DS_TOP_INPUT_LINEWIDTH, 0);
  2336. if (!top_prop_exists[DS_TOP_INPUT_LINEWIDTH])
  2337. ds_top->maxinputwidth = DEFAULT_SDE_LINE_WIDTH;
  2338. ds_top->maxoutputwidth = PROP_VALUE_ACCESS(top_prop_value,
  2339. DS_TOP_OUTPUT_LINEWIDTH, 0);
  2340. if (!top_prop_exists[DS_TOP_OUTPUT_LINEWIDTH])
  2341. ds_top->maxoutputwidth = DEFAULT_SDE_OUTPUT_LINE_WIDTH;
  2342. for (i = 0; i < off_count; i++) {
  2343. ds = sde_cfg->ds + i;
  2344. ds->top = ds_top;
  2345. ds->base = PROP_VALUE_ACCESS(prop_value, DS_OFF, i);
  2346. ds->id = DS_0 + i;
  2347. ds->len = PROP_VALUE_ACCESS(prop_value, DS_LEN, 0);
  2348. snprintf(ds->name, SDE_HW_BLK_NAME_LEN, "ds_%u",
  2349. ds->id - DS_0);
  2350. if (!prop_exists[DS_LEN])
  2351. ds->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2352. if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3)
  2353. set_bit(SDE_SSPP_SCALER_QSEED3, &ds->features);
  2354. else if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3LITE)
  2355. set_bit(SDE_SSPP_SCALER_QSEED3LITE, &ds->features);
  2356. }
  2357. end:
  2358. kfree(top_prop_value);
  2359. kfree(prop_value);
  2360. return rc;
  2361. };
  2362. static int sde_dsc_parse_dt(struct device_node *np,
  2363. struct sde_mdss_cfg *sde_cfg)
  2364. {
  2365. int rc, prop_count[MAX_BLOCKS], i;
  2366. struct sde_prop_value *prop_value = NULL;
  2367. bool prop_exists[DSC_PROP_MAX];
  2368. u32 off_count, dsc_pair_mask;
  2369. struct sde_dsc_cfg *dsc;
  2370. if (!sde_cfg) {
  2371. SDE_ERROR("invalid argument\n");
  2372. rc = -EINVAL;
  2373. goto end;
  2374. }
  2375. prop_value = kzalloc(DSC_PROP_MAX *
  2376. sizeof(struct sde_prop_value), GFP_KERNEL);
  2377. if (!prop_value) {
  2378. rc = -ENOMEM;
  2379. goto end;
  2380. }
  2381. rc = _validate_dt_entry(np, dsc_prop, ARRAY_SIZE(dsc_prop), prop_count,
  2382. &off_count);
  2383. if (rc)
  2384. goto end;
  2385. sde_cfg->dsc_count = off_count;
  2386. rc = _read_dt_entry(np, dsc_prop, ARRAY_SIZE(dsc_prop), prop_count,
  2387. prop_exists, prop_value);
  2388. if (rc)
  2389. goto end;
  2390. for (i = 0; i < off_count; i++) {
  2391. dsc = sde_cfg->dsc + i;
  2392. dsc->base = PROP_VALUE_ACCESS(prop_value, DSC_OFF, i);
  2393. dsc->id = DSC_0 + i;
  2394. dsc->len = PROP_VALUE_ACCESS(prop_value, DSC_LEN, 0);
  2395. snprintf(dsc->name, SDE_HW_BLK_NAME_LEN, "dsc_%u",
  2396. dsc->id - DSC_0);
  2397. if (!prop_exists[DSC_LEN])
  2398. dsc->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2399. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2400. set_bit(SDE_DSC_OUTPUT_CTRL, &dsc->features);
  2401. dsc_pair_mask = PROP_VALUE_ACCESS(prop_value,
  2402. DSC_PAIR_MASK, i);
  2403. if (dsc_pair_mask)
  2404. set_bit(dsc_pair_mask, dsc->dsc_pair_mask);
  2405. }
  2406. end:
  2407. kfree(prop_value);
  2408. return rc;
  2409. };
  2410. static int sde_cdm_parse_dt(struct device_node *np,
  2411. struct sde_mdss_cfg *sde_cfg)
  2412. {
  2413. int rc, prop_count[HW_PROP_MAX], i;
  2414. struct sde_prop_value *prop_value = NULL;
  2415. bool prop_exists[HW_PROP_MAX];
  2416. u32 off_count;
  2417. struct sde_cdm_cfg *cdm;
  2418. if (!sde_cfg) {
  2419. SDE_ERROR("invalid argument\n");
  2420. rc = -EINVAL;
  2421. goto end;
  2422. }
  2423. prop_value = kzalloc(HW_PROP_MAX *
  2424. sizeof(struct sde_prop_value), GFP_KERNEL);
  2425. if (!prop_value) {
  2426. rc = -ENOMEM;
  2427. goto end;
  2428. }
  2429. rc = _validate_dt_entry(np, cdm_prop, ARRAY_SIZE(cdm_prop), prop_count,
  2430. &off_count);
  2431. if (rc)
  2432. goto end;
  2433. sde_cfg->cdm_count = off_count;
  2434. rc = _read_dt_entry(np, cdm_prop, ARRAY_SIZE(cdm_prop), prop_count,
  2435. prop_exists, prop_value);
  2436. if (rc)
  2437. goto end;
  2438. for (i = 0; i < off_count; i++) {
  2439. cdm = sde_cfg->cdm + i;
  2440. cdm->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  2441. cdm->id = CDM_0 + i;
  2442. snprintf(cdm->name, SDE_HW_BLK_NAME_LEN, "cdm_%u",
  2443. cdm->id - CDM_0);
  2444. cdm->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  2445. /* intf3 and wb2 for cdm block */
  2446. cdm->wb_connect = sde_cfg->wb_count ? BIT(WB_2) : BIT(31);
  2447. cdm->intf_connect = sde_cfg->intf_count ? BIT(INTF_3) : BIT(31);
  2448. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2449. set_bit(SDE_CDM_INPUT_CTRL, &cdm->features);
  2450. }
  2451. end:
  2452. kfree(prop_value);
  2453. return rc;
  2454. }
  2455. static int sde_uidle_parse_dt(struct device_node *np,
  2456. struct sde_mdss_cfg *sde_cfg)
  2457. {
  2458. int rc = 0, prop_count[UIDLE_PROP_MAX];
  2459. bool prop_exists[UIDLE_PROP_MAX];
  2460. struct sde_prop_value *prop_value = NULL;
  2461. u32 off_count;
  2462. if (!sde_cfg) {
  2463. SDE_ERROR("invalid argument\n");
  2464. return -EINVAL;
  2465. }
  2466. if (!sde_cfg->uidle_cfg.uidle_rev)
  2467. return 0;
  2468. prop_value = kcalloc(UIDLE_PROP_MAX,
  2469. sizeof(struct sde_prop_value), GFP_KERNEL);
  2470. if (!prop_value)
  2471. return -ENOMEM;
  2472. rc = _validate_dt_entry(np, uidle_prop, ARRAY_SIZE(uidle_prop),
  2473. prop_count, &off_count);
  2474. if (rc)
  2475. goto end;
  2476. rc = _read_dt_entry(np, uidle_prop, ARRAY_SIZE(uidle_prop), prop_count,
  2477. prop_exists, prop_value);
  2478. if (rc)
  2479. goto end;
  2480. if (!prop_exists[UIDLE_LEN] || !prop_exists[UIDLE_OFF]) {
  2481. SDE_DEBUG("offset/len missing, will disable uidle:%d,%d\n",
  2482. prop_exists[UIDLE_LEN], prop_exists[UIDLE_OFF]);
  2483. rc = -EINVAL;
  2484. goto end;
  2485. }
  2486. sde_cfg->uidle_cfg.id = UIDLE;
  2487. sde_cfg->uidle_cfg.base =
  2488. PROP_VALUE_ACCESS(prop_value, UIDLE_OFF, 0);
  2489. sde_cfg->uidle_cfg.len =
  2490. PROP_VALUE_ACCESS(prop_value, UIDLE_LEN, 0);
  2491. /* validate */
  2492. if (!sde_cfg->uidle_cfg.base || !sde_cfg->uidle_cfg.len) {
  2493. SDE_ERROR("invalid reg/len [%d, %d], will disable uidle\n",
  2494. sde_cfg->uidle_cfg.base, sde_cfg->uidle_cfg.len);
  2495. rc = -EINVAL;
  2496. }
  2497. end:
  2498. if (rc && sde_cfg->uidle_cfg.uidle_rev) {
  2499. SDE_DEBUG("wrong dt entries, will disable uidle\n");
  2500. sde_cfg->uidle_cfg.uidle_rev = 0;
  2501. }
  2502. kfree(prop_value);
  2503. /* optional feature, so always return success */
  2504. return 0;
  2505. }
  2506. static int _sde_vbif_populate_ot_parsing(struct sde_vbif_cfg *vbif,
  2507. struct sde_prop_value *prop_value, int *prop_count)
  2508. {
  2509. int j, k;
  2510. vbif->default_ot_rd_limit = PROP_VALUE_ACCESS(prop_value,
  2511. VBIF_DEFAULT_OT_RD_LIMIT, 0);
  2512. SDE_DEBUG("default_ot_rd_limit=%u\n",
  2513. vbif->default_ot_rd_limit);
  2514. vbif->default_ot_wr_limit = PROP_VALUE_ACCESS(prop_value,
  2515. VBIF_DEFAULT_OT_WR_LIMIT, 0);
  2516. SDE_DEBUG("default_ot_wr_limit=%u\n",
  2517. vbif->default_ot_wr_limit);
  2518. vbif->dynamic_ot_rd_tbl.count =
  2519. prop_count[VBIF_DYNAMIC_OT_RD_LIMIT] / 2;
  2520. SDE_DEBUG("dynamic_ot_rd_tbl.count=%u\n",
  2521. vbif->dynamic_ot_rd_tbl.count);
  2522. if (vbif->dynamic_ot_rd_tbl.count) {
  2523. vbif->dynamic_ot_rd_tbl.cfg = kcalloc(
  2524. vbif->dynamic_ot_rd_tbl.count,
  2525. sizeof(struct sde_vbif_dynamic_ot_cfg),
  2526. GFP_KERNEL);
  2527. if (!vbif->dynamic_ot_rd_tbl.cfg)
  2528. return -ENOMEM;
  2529. }
  2530. for (j = 0, k = 0; j < vbif->dynamic_ot_rd_tbl.count; j++) {
  2531. vbif->dynamic_ot_rd_tbl.cfg[j].pps = (u64)
  2532. PROP_VALUE_ACCESS(prop_value,
  2533. VBIF_DYNAMIC_OT_RD_LIMIT, k++);
  2534. vbif->dynamic_ot_rd_tbl.cfg[j].ot_limit =
  2535. PROP_VALUE_ACCESS(prop_value,
  2536. VBIF_DYNAMIC_OT_RD_LIMIT, k++);
  2537. SDE_DEBUG("dynamic_ot_rd_tbl[%d].cfg=<%llu %u>\n", j,
  2538. vbif->dynamic_ot_rd_tbl.cfg[j].pps,
  2539. vbif->dynamic_ot_rd_tbl.cfg[j].ot_limit);
  2540. }
  2541. vbif->dynamic_ot_wr_tbl.count =
  2542. prop_count[VBIF_DYNAMIC_OT_WR_LIMIT] / 2;
  2543. SDE_DEBUG("dynamic_ot_wr_tbl.count=%u\n",
  2544. vbif->dynamic_ot_wr_tbl.count);
  2545. if (vbif->dynamic_ot_wr_tbl.count) {
  2546. vbif->dynamic_ot_wr_tbl.cfg = kcalloc(
  2547. vbif->dynamic_ot_wr_tbl.count,
  2548. sizeof(struct sde_vbif_dynamic_ot_cfg),
  2549. GFP_KERNEL);
  2550. if (!vbif->dynamic_ot_wr_tbl.cfg)
  2551. return -ENOMEM;
  2552. }
  2553. for (j = 0, k = 0; j < vbif->dynamic_ot_wr_tbl.count; j++) {
  2554. vbif->dynamic_ot_wr_tbl.cfg[j].pps = (u64)
  2555. PROP_VALUE_ACCESS(prop_value,
  2556. VBIF_DYNAMIC_OT_WR_LIMIT, k++);
  2557. vbif->dynamic_ot_wr_tbl.cfg[j].ot_limit =
  2558. PROP_VALUE_ACCESS(prop_value,
  2559. VBIF_DYNAMIC_OT_WR_LIMIT, k++);
  2560. SDE_DEBUG("dynamic_ot_wr_tbl[%d].cfg=<%llu %u>\n", j,
  2561. vbif->dynamic_ot_wr_tbl.cfg[j].pps,
  2562. vbif->dynamic_ot_wr_tbl.cfg[j].ot_limit);
  2563. }
  2564. if (vbif->default_ot_rd_limit || vbif->default_ot_wr_limit ||
  2565. vbif->dynamic_ot_rd_tbl.count ||
  2566. vbif->dynamic_ot_wr_tbl.count)
  2567. set_bit(SDE_VBIF_QOS_OTLIM, &vbif->features);
  2568. return 0;
  2569. }
  2570. static int _sde_vbif_populate_qos_parsing(struct sde_mdss_cfg *sde_cfg,
  2571. struct sde_vbif_cfg *vbif, struct sde_prop_value *prop_value,
  2572. int *prop_count)
  2573. {
  2574. int i, j;
  2575. int prop_index = VBIF_QOS_RT_REMAP;
  2576. for (i = VBIF_RT_CLIENT;
  2577. ((i < VBIF_MAX_CLIENT) && (prop_index < VBIF_PROP_MAX));
  2578. i++, prop_index++) {
  2579. vbif->qos_tbl[i].npriority_lvl = prop_count[prop_index];
  2580. SDE_DEBUG("qos_tbl[%d].npriority_lvl=%u\n",
  2581. i, vbif->qos_tbl[i].npriority_lvl);
  2582. if (vbif->qos_tbl[i].npriority_lvl == sde_cfg->vbif_qos_nlvl) {
  2583. vbif->qos_tbl[i].priority_lvl = kcalloc(
  2584. vbif->qos_tbl[i].npriority_lvl,
  2585. sizeof(u32), GFP_KERNEL);
  2586. if (!vbif->qos_tbl[i].priority_lvl)
  2587. return -ENOMEM;
  2588. } else if (vbif->qos_tbl[i].npriority_lvl) {
  2589. vbif->qos_tbl[i].npriority_lvl = 0;
  2590. vbif->qos_tbl[i].priority_lvl = NULL;
  2591. SDE_ERROR("invalid qos table for client:%d, prop:%d\n",
  2592. i, prop_index);
  2593. }
  2594. for (j = 0; j < vbif->qos_tbl[i].npriority_lvl; j++) {
  2595. vbif->qos_tbl[i].priority_lvl[j] =
  2596. PROP_VALUE_ACCESS(prop_value, prop_index, j);
  2597. SDE_DEBUG("client:%d, prop:%d, lvl[%d]=%u\n",
  2598. i, prop_index, j,
  2599. vbif->qos_tbl[i].priority_lvl[j]);
  2600. }
  2601. if (vbif->qos_tbl[i].npriority_lvl)
  2602. set_bit(SDE_VBIF_QOS_REMAP, &vbif->features);
  2603. }
  2604. return 0;
  2605. }
  2606. static int _sde_vbif_populate(struct sde_mdss_cfg *sde_cfg,
  2607. struct sde_vbif_cfg *vbif, struct sde_prop_value *prop_value,
  2608. int *prop_count, u32 vbif_len, int i)
  2609. {
  2610. int j, k, rc;
  2611. vbif = sde_cfg->vbif + i;
  2612. vbif->base = PROP_VALUE_ACCESS(prop_value, VBIF_OFF, i);
  2613. vbif->len = vbif_len;
  2614. vbif->id = VBIF_0 + PROP_VALUE_ACCESS(prop_value, VBIF_ID, i);
  2615. snprintf(vbif->name, SDE_HW_BLK_NAME_LEN, "vbif_%u",
  2616. vbif->id - VBIF_0);
  2617. SDE_DEBUG("vbif:%d\n", vbif->id - VBIF_0);
  2618. vbif->xin_halt_timeout = VBIF_XIN_HALT_TIMEOUT;
  2619. rc = _sde_vbif_populate_ot_parsing(vbif, prop_value, prop_count);
  2620. if (rc)
  2621. return rc;
  2622. rc = _sde_vbif_populate_qos_parsing(sde_cfg, vbif, prop_value,
  2623. prop_count);
  2624. if (rc)
  2625. return rc;
  2626. vbif->memtype_count = prop_count[VBIF_MEMTYPE_0] +
  2627. prop_count[VBIF_MEMTYPE_1];
  2628. if (vbif->memtype_count > MAX_XIN_COUNT) {
  2629. vbif->memtype_count = 0;
  2630. SDE_ERROR("too many memtype defs, ignoring entries\n");
  2631. }
  2632. for (j = 0, k = 0; j < prop_count[VBIF_MEMTYPE_0]; j++)
  2633. vbif->memtype[k++] = PROP_VALUE_ACCESS(
  2634. prop_value, VBIF_MEMTYPE_0, j);
  2635. for (j = 0; j < prop_count[VBIF_MEMTYPE_1]; j++)
  2636. vbif->memtype[k++] = PROP_VALUE_ACCESS(
  2637. prop_value, VBIF_MEMTYPE_1, j);
  2638. if (sde_cfg->vbif_disable_inner_outer_shareable)
  2639. set_bit(SDE_VBIF_DISABLE_SHAREABLE, &vbif->features);
  2640. return 0;
  2641. }
  2642. static int sde_vbif_parse_dt(struct device_node *np,
  2643. struct sde_mdss_cfg *sde_cfg)
  2644. {
  2645. int rc, prop_count[VBIF_PROP_MAX], i;
  2646. struct sde_prop_value *prop_value = NULL;
  2647. bool prop_exists[VBIF_PROP_MAX];
  2648. u32 off_count, vbif_len;
  2649. struct sde_vbif_cfg *vbif;
  2650. if (!sde_cfg) {
  2651. SDE_ERROR("invalid argument\n");
  2652. rc = -EINVAL;
  2653. goto end;
  2654. }
  2655. prop_value = kzalloc(VBIF_PROP_MAX *
  2656. sizeof(struct sde_prop_value), GFP_KERNEL);
  2657. if (!prop_value) {
  2658. rc = -ENOMEM;
  2659. goto end;
  2660. }
  2661. rc = _validate_dt_entry(np, vbif_prop, ARRAY_SIZE(vbif_prop),
  2662. prop_count, &off_count);
  2663. if (rc)
  2664. goto end;
  2665. rc = _validate_dt_entry(np, &vbif_prop[VBIF_DYNAMIC_OT_RD_LIMIT], 1,
  2666. &prop_count[VBIF_DYNAMIC_OT_RD_LIMIT], NULL);
  2667. if (rc)
  2668. goto end;
  2669. rc = _validate_dt_entry(np, &vbif_prop[VBIF_DYNAMIC_OT_WR_LIMIT], 1,
  2670. &prop_count[VBIF_DYNAMIC_OT_WR_LIMIT], NULL);
  2671. if (rc)
  2672. goto end;
  2673. rc = _validate_dt_entry(np, &vbif_prop[VBIF_MEMTYPE_0], 1,
  2674. &prop_count[VBIF_MEMTYPE_0], NULL);
  2675. if (rc)
  2676. goto end;
  2677. rc = _validate_dt_entry(np, &vbif_prop[VBIF_MEMTYPE_1], 1,
  2678. &prop_count[VBIF_MEMTYPE_1], NULL);
  2679. if (rc)
  2680. goto end;
  2681. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_RT_REMAP], 1,
  2682. &prop_count[VBIF_QOS_RT_REMAP], NULL);
  2683. if (rc)
  2684. goto end;
  2685. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_NRT_REMAP], 1,
  2686. &prop_count[VBIF_QOS_NRT_REMAP], NULL);
  2687. if (rc)
  2688. goto end;
  2689. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_CWB_REMAP], 1,
  2690. &prop_count[VBIF_QOS_CWB_REMAP], NULL);
  2691. if (rc)
  2692. goto end;
  2693. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_LUTDMA_REMAP], 1,
  2694. &prop_count[VBIF_QOS_LUTDMA_REMAP], NULL);
  2695. if (rc)
  2696. goto end;
  2697. sde_cfg->vbif_count = off_count;
  2698. rc = _read_dt_entry(np, vbif_prop, ARRAY_SIZE(vbif_prop), prop_count,
  2699. prop_exists, prop_value);
  2700. if (rc)
  2701. goto end;
  2702. vbif_len = PROP_VALUE_ACCESS(prop_value, VBIF_LEN, 0);
  2703. if (!prop_exists[VBIF_LEN])
  2704. vbif_len = DEFAULT_SDE_HW_BLOCK_LEN;
  2705. for (i = 0; i < off_count; i++) {
  2706. rc = _sde_vbif_populate(sde_cfg, vbif, prop_value,
  2707. prop_count, vbif_len, i);
  2708. if (rc)
  2709. goto end;
  2710. }
  2711. end:
  2712. kfree(prop_value);
  2713. return rc;
  2714. }
  2715. static int sde_pp_parse_dt(struct device_node *np, struct sde_mdss_cfg *sde_cfg)
  2716. {
  2717. int rc, prop_count[PP_PROP_MAX], i;
  2718. struct sde_prop_value *prop_value = NULL;
  2719. bool prop_exists[PP_PROP_MAX];
  2720. u32 off_count, major_version;
  2721. struct sde_pingpong_cfg *pp;
  2722. struct sde_pingpong_sub_blks *sblk;
  2723. if (!sde_cfg) {
  2724. SDE_ERROR("invalid argument\n");
  2725. rc = -EINVAL;
  2726. goto end;
  2727. }
  2728. prop_value = kzalloc(PP_PROP_MAX *
  2729. sizeof(struct sde_prop_value), GFP_KERNEL);
  2730. if (!prop_value) {
  2731. rc = -ENOMEM;
  2732. goto end;
  2733. }
  2734. rc = _validate_dt_entry(np, pp_prop, ARRAY_SIZE(pp_prop), prop_count,
  2735. &off_count);
  2736. if (rc)
  2737. goto end;
  2738. sde_cfg->pingpong_count = off_count;
  2739. rc = _read_dt_entry(np, pp_prop, ARRAY_SIZE(pp_prop), prop_count,
  2740. prop_exists, prop_value);
  2741. if (rc)
  2742. goto end;
  2743. for (i = 0; i < off_count; i++) {
  2744. pp = sde_cfg->pingpong + i;
  2745. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2746. if (!sblk) {
  2747. rc = -ENOMEM;
  2748. /* catalog deinit will release the allocated blocks */
  2749. goto end;
  2750. }
  2751. pp->sblk = sblk;
  2752. pp->base = PROP_VALUE_ACCESS(prop_value, PP_OFF, i);
  2753. pp->id = PINGPONG_0 + i;
  2754. snprintf(pp->name, SDE_HW_BLK_NAME_LEN, "pingpong_%u",
  2755. pp->id - PINGPONG_0);
  2756. pp->len = PROP_VALUE_ACCESS(prop_value, PP_LEN, 0);
  2757. sblk->te.base = PROP_VALUE_ACCESS(prop_value, TE_OFF, i);
  2758. sblk->te.id = SDE_PINGPONG_TE;
  2759. snprintf(sblk->te.name, SDE_HW_BLK_NAME_LEN, "te_%u",
  2760. pp->id - PINGPONG_0);
  2761. major_version = SDE_HW_MAJOR(sde_cfg->hwversion);
  2762. if (major_version < SDE_HW_MAJOR(SDE_HW_VER_500))
  2763. set_bit(SDE_PINGPONG_TE, &pp->features);
  2764. sblk->te2.base = PROP_VALUE_ACCESS(prop_value, TE2_OFF, i);
  2765. if (sblk->te2.base) {
  2766. sblk->te2.id = SDE_PINGPONG_TE2;
  2767. snprintf(sblk->te2.name, SDE_HW_BLK_NAME_LEN, "te2_%u",
  2768. pp->id - PINGPONG_0);
  2769. set_bit(SDE_PINGPONG_TE2, &pp->features);
  2770. set_bit(SDE_PINGPONG_SPLIT, &pp->features);
  2771. }
  2772. if (PROP_VALUE_ACCESS(prop_value, PP_SLAVE, i))
  2773. set_bit(SDE_PINGPONG_SLAVE, &pp->features);
  2774. sblk->dsc.base = PROP_VALUE_ACCESS(prop_value, DSC_OFF, i);
  2775. if (sblk->dsc.base) {
  2776. sblk->dsc.id = SDE_PINGPONG_DSC;
  2777. snprintf(sblk->dsc.name, SDE_HW_BLK_NAME_LEN, "dsc_%u",
  2778. pp->id - PINGPONG_0);
  2779. set_bit(SDE_PINGPONG_DSC, &pp->features);
  2780. }
  2781. sblk->dither.base = PROP_VALUE_ACCESS(prop_value, DITHER_OFF,
  2782. i);
  2783. if (sblk->dither.base) {
  2784. sblk->dither.id = SDE_PINGPONG_DITHER;
  2785. snprintf(sblk->dither.name, SDE_HW_BLK_NAME_LEN,
  2786. "dither_%u", pp->id);
  2787. set_bit(SDE_PINGPONG_DITHER, &pp->features);
  2788. }
  2789. sblk->dither.len = PROP_VALUE_ACCESS(prop_value, DITHER_LEN, 0);
  2790. sblk->dither.version = PROP_VALUE_ACCESS(prop_value, DITHER_VER,
  2791. 0);
  2792. if (prop_exists[PP_MERGE_3D_ID]) {
  2793. set_bit(SDE_PINGPONG_MERGE_3D, &pp->features);
  2794. pp->merge_3d_id = PROP_VALUE_ACCESS(prop_value,
  2795. PP_MERGE_3D_ID, i) + 1;
  2796. }
  2797. }
  2798. end:
  2799. kfree(prop_value);
  2800. return rc;
  2801. }
  2802. static int _sde_parse_prop_check(struct sde_mdss_cfg *cfg,
  2803. bool prop_exists[SDE_PROP_MAX], struct sde_prop_value *prop_value)
  2804. {
  2805. cfg->max_sspp_linewidth = PROP_VALUE_ACCESS(prop_value,
  2806. SSPP_LINEWIDTH, 0);
  2807. if (!prop_exists[SSPP_LINEWIDTH])
  2808. cfg->max_sspp_linewidth = DEFAULT_SDE_LINE_WIDTH;
  2809. cfg->vig_sspp_linewidth = PROP_VALUE_ACCESS(prop_value,
  2810. VIG_SSPP_LINEWIDTH, 0);
  2811. if (!prop_exists[VIG_SSPP_LINEWIDTH])
  2812. cfg->vig_sspp_linewidth = cfg->max_sspp_linewidth;
  2813. cfg->max_mixer_width = PROP_VALUE_ACCESS(prop_value,
  2814. MIXER_LINEWIDTH, 0);
  2815. if (!prop_exists[MIXER_LINEWIDTH])
  2816. cfg->max_mixer_width = DEFAULT_SDE_LINE_WIDTH;
  2817. cfg->max_mixer_blendstages = PROP_VALUE_ACCESS(prop_value,
  2818. MIXER_BLEND, 0);
  2819. if (!prop_exists[MIXER_BLEND])
  2820. cfg->max_mixer_blendstages = DEFAULT_SDE_MIXER_BLENDSTAGES;
  2821. cfg->max_wb_linewidth = PROP_VALUE_ACCESS(prop_value, WB_LINEWIDTH, 0);
  2822. if (!prop_exists[WB_LINEWIDTH])
  2823. cfg->max_wb_linewidth = DEFAULT_SDE_LINE_WIDTH;
  2824. cfg->ubwc_version = SDE_HW_UBWC_VER(PROP_VALUE_ACCESS(prop_value,
  2825. UBWC_VERSION, 0));
  2826. if (!prop_exists[UBWC_VERSION])
  2827. cfg->ubwc_version = DEFAULT_SDE_UBWC_VERSION;
  2828. cfg->mdp[0].highest_bank_bit = PROP_VALUE_ACCESS(prop_value,
  2829. BANK_BIT, 0);
  2830. if (!prop_exists[BANK_BIT])
  2831. cfg->mdp[0].highest_bank_bit = DEFAULT_SDE_HIGHEST_BANK_BIT;
  2832. if (cfg->ubwc_version == SDE_HW_UBWC_VER_40 &&
  2833. of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  2834. cfg->mdp[0].highest_bank_bit = 0x02;
  2835. cfg->macrotile_mode = PROP_VALUE_ACCESS(prop_value, MACROTILE_MODE, 0);
  2836. if (!prop_exists[MACROTILE_MODE])
  2837. cfg->macrotile_mode = DEFAULT_SDE_UBWC_MACROTILE_MODE;
  2838. cfg->ubwc_bw_calc_version =
  2839. PROP_VALUE_ACCESS(prop_value, UBWC_BW_CALC_VERSION, 0);
  2840. cfg->mdp[0].ubwc_static = PROP_VALUE_ACCESS(prop_value, UBWC_STATIC, 0);
  2841. if (!prop_exists[UBWC_STATIC])
  2842. cfg->mdp[0].ubwc_static = DEFAULT_SDE_UBWC_STATIC;
  2843. cfg->mdp[0].ubwc_swizzle = PROP_VALUE_ACCESS(prop_value,
  2844. UBWC_SWIZZLE, 0);
  2845. if (!prop_exists[UBWC_SWIZZLE])
  2846. cfg->mdp[0].ubwc_swizzle = DEFAULT_SDE_UBWC_SWIZZLE;
  2847. cfg->mdp[0].has_dest_scaler =
  2848. PROP_VALUE_ACCESS(prop_value, DEST_SCALER, 0);
  2849. cfg->mdp[0].smart_panel_align_mode =
  2850. PROP_VALUE_ACCESS(prop_value, SMART_PANEL_ALIGN_MODE, 0);
  2851. return 0;
  2852. }
  2853. static int sde_read_limit_node(struct device_node *snp,
  2854. struct sde_prop_value *lmt_val, struct sde_mdss_cfg *cfg)
  2855. {
  2856. int j, i = 0, rc = 0;
  2857. const char *type = NULL;
  2858. struct device_node *node = NULL;
  2859. for_each_child_of_node(snp, node) {
  2860. cfg->limit_cfg[i].vector_cfg =
  2861. kcalloc(cfg->limit_cfg[i].lmt_case_cnt,
  2862. sizeof(struct limit_vector_cfg), GFP_KERNEL);
  2863. if (!cfg->limit_cfg[i].vector_cfg) {
  2864. rc = -ENOMEM;
  2865. goto error;
  2866. }
  2867. for (j = 0; j < cfg->limit_cfg[i].lmt_case_cnt; j++) {
  2868. of_property_read_string_index(node,
  2869. limit_usecase_prop[LIMIT_USECASE].prop_name,
  2870. j, &type);
  2871. cfg->limit_cfg[i].vector_cfg[j].usecase = type;
  2872. cfg->limit_cfg[i].vector_cfg[j].value =
  2873. PROP_VALUE_ACCESS(&lmt_val[i * LIMIT_PROP_MAX],
  2874. LIMIT_ID, j);
  2875. }
  2876. cfg->limit_cfg[i].value_cfg =
  2877. kcalloc(cfg->limit_cfg[i].lmt_vec_cnt,
  2878. sizeof(struct limit_value_cfg), GFP_KERNEL);
  2879. if (!cfg->limit_cfg[i].value_cfg) {
  2880. rc = -ENOMEM;
  2881. goto error;
  2882. }
  2883. for (j = 0; j < cfg->limit_cfg[i].lmt_vec_cnt; j++) {
  2884. cfg->limit_cfg[i].value_cfg[j].use_concur =
  2885. PROP_BITVALUE_ACCESS(
  2886. &lmt_val[i * LIMIT_PROP_MAX],
  2887. LIMIT_VALUE, j, 0);
  2888. cfg->limit_cfg[i].value_cfg[j].value =
  2889. PROP_BITVALUE_ACCESS(
  2890. &lmt_val[i * LIMIT_PROP_MAX],
  2891. LIMIT_VALUE, j, 1);
  2892. }
  2893. i++;
  2894. }
  2895. return 0;
  2896. error:
  2897. for (j = 0; j < cfg->limit_count; j++) {
  2898. kfree(cfg->limit_cfg[j].vector_cfg);
  2899. kfree(cfg->limit_cfg[j].value_cfg);
  2900. }
  2901. cfg->limit_count = 0;
  2902. return rc;
  2903. }
  2904. static int sde_validate_limit_node(struct device_node *snp,
  2905. struct sde_prop_value *sde_limit_value, struct sde_mdss_cfg *cfg)
  2906. {
  2907. int i = 0, rc = 0;
  2908. struct device_node *node = NULL;
  2909. int limit_value_count[LIMIT_PROP_MAX];
  2910. bool limit_value_exists[LIMIT_SUBBLK_COUNT_MAX][LIMIT_PROP_MAX];
  2911. const char *type = NULL;
  2912. for_each_child_of_node(snp, node) {
  2913. rc = _validate_dt_entry(node, limit_usecase_prop,
  2914. ARRAY_SIZE(limit_usecase_prop),
  2915. limit_value_count, NULL);
  2916. if (rc)
  2917. goto end;
  2918. rc = _read_dt_entry(node, limit_usecase_prop,
  2919. ARRAY_SIZE(limit_usecase_prop), limit_value_count,
  2920. &limit_value_exists[i][0],
  2921. &sde_limit_value[i * LIMIT_PROP_MAX]);
  2922. if (rc)
  2923. goto end;
  2924. cfg->limit_cfg[i].lmt_case_cnt =
  2925. limit_value_count[LIMIT_ID];
  2926. cfg->limit_cfg[i].lmt_vec_cnt =
  2927. limit_value_count[LIMIT_VALUE];
  2928. of_property_read_string(node,
  2929. limit_usecase_prop[LIMIT_NAME].prop_name, &type);
  2930. cfg->limit_cfg[i].name = type;
  2931. if (!limit_value_count[LIMIT_ID] ||
  2932. !limit_value_count[LIMIT_VALUE]) {
  2933. rc = -EINVAL;
  2934. goto end;
  2935. }
  2936. i++;
  2937. }
  2938. return 0;
  2939. end:
  2940. cfg->limit_count = 0;
  2941. return rc;
  2942. }
  2943. static int sde_limit_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  2944. {
  2945. struct device_node *snp = NULL;
  2946. struct sde_prop_value *sde_limit_value = NULL;
  2947. int rc = 0;
  2948. snp = of_get_child_by_name(np, sde_prop[SDE_LIMITS].prop_name);
  2949. if (!snp)
  2950. goto end;
  2951. cfg->limit_count = of_get_child_count(snp);
  2952. if (cfg->limit_count < 0) {
  2953. rc = -EINVAL;
  2954. goto end;
  2955. }
  2956. sde_limit_value = kzalloc(cfg->limit_count * LIMIT_PROP_MAX *
  2957. sizeof(struct sde_prop_value), GFP_KERNEL);
  2958. if (!sde_limit_value) {
  2959. rc = -ENOMEM;
  2960. goto end;
  2961. }
  2962. rc = sde_validate_limit_node(snp, sde_limit_value, cfg);
  2963. if (rc) {
  2964. SDE_ERROR("validating limit node failed\n");
  2965. goto end;
  2966. }
  2967. rc = sde_read_limit_node(snp, sde_limit_value, cfg);
  2968. if (rc)
  2969. SDE_ERROR("reading limit node failed\n");
  2970. end:
  2971. kfree(sde_limit_value);
  2972. return rc;
  2973. }
  2974. static int sde_top_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  2975. {
  2976. int rc, i, dma_rc, len, prop_count[SDE_PROP_MAX];
  2977. struct sde_prop_value *prop_value = NULL;
  2978. bool prop_exists[SDE_PROP_MAX];
  2979. const char *type;
  2980. u32 major_version;
  2981. if (!cfg) {
  2982. SDE_ERROR("invalid argument\n");
  2983. return -EINVAL;
  2984. }
  2985. prop_value = kzalloc(SDE_PROP_MAX *
  2986. sizeof(struct sde_prop_value), GFP_KERNEL);
  2987. if (!prop_value)
  2988. return -ENOMEM;
  2989. rc = _validate_dt_entry(np, sde_prop, ARRAY_SIZE(sde_prop), prop_count,
  2990. &len);
  2991. if (rc)
  2992. goto end;
  2993. rc = _validate_dt_entry(np, &sde_prop[SEC_SID_MASK], 1,
  2994. &prop_count[SEC_SID_MASK], NULL);
  2995. if (rc)
  2996. goto end;
  2997. rc = _read_dt_entry(np, sde_prop, ARRAY_SIZE(sde_prop), prop_count,
  2998. prop_exists, prop_value);
  2999. if (rc)
  3000. goto end;
  3001. cfg->mdss_count = 1;
  3002. cfg->mdss[0].base = MDSS_BASE_OFFSET;
  3003. cfg->mdss[0].id = MDP_TOP;
  3004. snprintf(cfg->mdss[0].name, SDE_HW_BLK_NAME_LEN, "mdss_%u",
  3005. cfg->mdss[0].id - MDP_TOP);
  3006. cfg->mdp_count = 1;
  3007. cfg->mdp[0].id = MDP_TOP;
  3008. snprintf(cfg->mdp[0].name, SDE_HW_BLK_NAME_LEN, "top_%u",
  3009. cfg->mdp[0].id - MDP_TOP);
  3010. cfg->mdp[0].base = PROP_VALUE_ACCESS(prop_value, SDE_OFF, 0);
  3011. cfg->mdp[0].len = PROP_VALUE_ACCESS(prop_value, SDE_LEN, 0);
  3012. if (!prop_exists[SDE_LEN])
  3013. cfg->mdp[0].len = DEFAULT_SDE_HW_BLOCK_LEN;
  3014. rc = _sde_parse_prop_check(cfg, prop_exists, prop_value);
  3015. if (rc)
  3016. SDE_ERROR("sde parse property check failed\n");
  3017. major_version = SDE_HW_MAJOR(cfg->hwversion);
  3018. if (major_version < SDE_HW_MAJOR(SDE_HW_VER_500))
  3019. set_bit(SDE_MDP_VSYNC_SEL, &cfg->mdp[0].features);
  3020. rc = _add_to_irq_offset_list(cfg, SDE_INTR_HWBLK_TOP,
  3021. SDE_INTR_TOP_INTR, cfg->mdp[0].base);
  3022. if (rc)
  3023. goto end;
  3024. rc = _add_to_irq_offset_list(cfg, SDE_INTR_HWBLK_TOP,
  3025. SDE_INTR_TOP_INTR2, cfg->mdp[0].base);
  3026. if (rc)
  3027. goto end;
  3028. rc = _add_to_irq_offset_list(cfg, SDE_INTR_HWBLK_TOP,
  3029. SDE_INTR_TOP_HIST_INTR, cfg->mdp[0].base);
  3030. if (rc)
  3031. goto end;
  3032. if (prop_exists[SEC_SID_MASK]) {
  3033. cfg->sec_sid_mask_count = prop_count[SEC_SID_MASK];
  3034. for (i = 0; i < cfg->sec_sid_mask_count; i++)
  3035. cfg->sec_sid_mask[i] =
  3036. PROP_VALUE_ACCESS(prop_value, SEC_SID_MASK, i);
  3037. }
  3038. rc = of_property_read_string(np, sde_prop[QSEED_TYPE].prop_name, &type);
  3039. if (!rc && !strcmp(type, "qseedv3")) {
  3040. cfg->qseed_type = SDE_SSPP_SCALER_QSEED3;
  3041. } else if (!rc && !strcmp(type, "qseedv3lite")) {
  3042. cfg->qseed_type = SDE_SSPP_SCALER_QSEED3LITE;
  3043. } else if (!rc && !strcmp(type, "qseedv2")) {
  3044. cfg->qseed_type = SDE_SSPP_SCALER_QSEED2;
  3045. } else if (rc) {
  3046. SDE_DEBUG("invalid QSEED configuration\n");
  3047. rc = 0;
  3048. }
  3049. rc = of_property_read_string(np, sde_prop[CSC_TYPE].prop_name, &type);
  3050. if (!rc && !strcmp(type, "csc")) {
  3051. cfg->csc_type = SDE_SSPP_CSC;
  3052. } else if (!rc && !strcmp(type, "csc-10bit")) {
  3053. cfg->csc_type = SDE_SSPP_CSC_10BIT;
  3054. } else if (rc) {
  3055. SDE_DEBUG("invalid csc configuration\n");
  3056. rc = 0;
  3057. }
  3058. /*
  3059. * Current SDE support only Smart DMA 2.0-2.5.
  3060. * No support for Smart DMA 1.0 yet.
  3061. */
  3062. cfg->smart_dma_rev = 0;
  3063. dma_rc = of_property_read_string(np, sde_prop[SMART_DMA_REV].prop_name,
  3064. &type);
  3065. if (dma_rc) {
  3066. SDE_DEBUG("invalid SMART_DMA_REV node in device tree: %d\n",
  3067. dma_rc);
  3068. } else if (!strcmp(type, "smart_dma_v2p5")) {
  3069. cfg->smart_dma_rev = SDE_SSPP_SMART_DMA_V2p5;
  3070. } else if (!strcmp(type, "smart_dma_v2")) {
  3071. cfg->smart_dma_rev = SDE_SSPP_SMART_DMA_V2;
  3072. } else if (!strcmp(type, "smart_dma_v1")) {
  3073. SDE_ERROR("smart dma 1.0 is not supported in SDE\n");
  3074. } else {
  3075. SDE_DEBUG("unknown smart dma version\n");
  3076. }
  3077. cfg->has_src_split = PROP_VALUE_ACCESS(prop_value, SRC_SPLIT, 0);
  3078. cfg->has_dim_layer = PROP_VALUE_ACCESS(prop_value, DIM_LAYER, 0);
  3079. cfg->has_idle_pc = PROP_VALUE_ACCESS(prop_value, IDLE_PC, 0);
  3080. cfg->pipe_order_type = PROP_VALUE_ACCESS(prop_value,
  3081. PIPE_ORDER_VERSION, 0);
  3082. rc = sde_limit_parse_dt(np, cfg);
  3083. if (rc)
  3084. SDE_DEBUG("parsing of sde limit failed\n");
  3085. end:
  3086. kfree(prop_value);
  3087. return rc;
  3088. }
  3089. static int sde_parse_reg_dma_dt(struct device_node *np,
  3090. struct sde_mdss_cfg *sde_cfg)
  3091. {
  3092. int rc = 0, i, prop_count[REG_DMA_PROP_MAX];
  3093. struct sde_prop_value *prop_value = NULL;
  3094. u32 off_count;
  3095. bool prop_exists[REG_DMA_PROP_MAX];
  3096. prop_value = kcalloc(REG_DMA_PROP_MAX,
  3097. sizeof(struct sde_prop_value), GFP_KERNEL);
  3098. if (!prop_value) {
  3099. rc = -ENOMEM;
  3100. goto end;
  3101. }
  3102. rc = _validate_dt_entry(np, reg_dma_prop, ARRAY_SIZE(reg_dma_prop),
  3103. prop_count, &off_count);
  3104. if (rc || !off_count)
  3105. goto end;
  3106. rc = _read_dt_entry(np, reg_dma_prop, ARRAY_SIZE(reg_dma_prop),
  3107. prop_count, prop_exists, prop_value);
  3108. if (rc)
  3109. goto end;
  3110. sde_cfg->reg_dma_count = off_count;
  3111. sde_cfg->dma_cfg.base = PROP_VALUE_ACCESS(prop_value, REG_DMA_OFF, 0);
  3112. sde_cfg->dma_cfg.version = PROP_VALUE_ACCESS(prop_value,
  3113. REG_DMA_VERSION, 0);
  3114. sde_cfg->dma_cfg.trigger_sel_off = PROP_VALUE_ACCESS(prop_value,
  3115. REG_DMA_TRIGGER_OFF, 0);
  3116. sde_cfg->dma_cfg.broadcast_disabled = PROP_VALUE_ACCESS(prop_value,
  3117. REG_DMA_BROADCAST_DISABLED, 0);
  3118. sde_cfg->dma_cfg.xin_id = PROP_VALUE_ACCESS(prop_value,
  3119. REG_DMA_XIN_ID, 0);
  3120. sde_cfg->dma_cfg.clk_ctrl = SDE_CLK_CTRL_LUTDMA;
  3121. sde_cfg->dma_cfg.vbif_idx = VBIF_RT;
  3122. for (i = 0; i < sde_cfg->mdp_count; i++) {
  3123. sde_cfg->mdp[i].clk_ctrls[sde_cfg->dma_cfg.clk_ctrl].reg_off =
  3124. PROP_BITVALUE_ACCESS(prop_value,
  3125. REG_DMA_CLK_CTRL, 0, 0);
  3126. sde_cfg->mdp[i].clk_ctrls[sde_cfg->dma_cfg.clk_ctrl].bit_off =
  3127. PROP_BITVALUE_ACCESS(prop_value,
  3128. REG_DMA_CLK_CTRL, 0, 1);
  3129. }
  3130. end:
  3131. kfree(prop_value);
  3132. /* reg dma is optional feature hence return 0 */
  3133. return 0;
  3134. }
  3135. static int _sde_perf_parse_dt_validate(struct device_node *np, int *prop_count)
  3136. {
  3137. int rc, len;
  3138. rc = _validate_dt_entry(np, sde_perf_prop, ARRAY_SIZE(sde_perf_prop),
  3139. prop_count, &len);
  3140. if (rc)
  3141. return rc;
  3142. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_DANGER_LUT], 1,
  3143. &prop_count[PERF_DANGER_LUT], NULL);
  3144. if (rc)
  3145. return rc;
  3146. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_SAFE_LUT_LINEAR], 1,
  3147. &prop_count[PERF_SAFE_LUT_LINEAR], NULL);
  3148. if (rc)
  3149. return rc;
  3150. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_SAFE_LUT_MACROTILE], 1,
  3151. &prop_count[PERF_SAFE_LUT_MACROTILE], NULL);
  3152. if (rc)
  3153. return rc;
  3154. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_SAFE_LUT_NRT], 1,
  3155. &prop_count[PERF_SAFE_LUT_NRT], NULL);
  3156. if (rc)
  3157. return rc;
  3158. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_SAFE_LUT_CWB], 1,
  3159. &prop_count[PERF_SAFE_LUT_CWB], NULL);
  3160. if (rc)
  3161. return rc;
  3162. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_QOS_LUT_LINEAR], 1,
  3163. &prop_count[PERF_QOS_LUT_LINEAR], NULL);
  3164. if (rc)
  3165. return rc;
  3166. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_QOS_LUT_MACROTILE], 1,
  3167. &prop_count[PERF_QOS_LUT_MACROTILE], NULL);
  3168. if (rc)
  3169. return rc;
  3170. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_QOS_LUT_NRT], 1,
  3171. &prop_count[PERF_QOS_LUT_NRT], NULL);
  3172. if (rc)
  3173. return rc;
  3174. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_QOS_LUT_CWB], 1,
  3175. &prop_count[PERF_QOS_LUT_CWB], NULL);
  3176. if (rc)
  3177. return rc;
  3178. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_CDP_SETTING], 1,
  3179. &prop_count[PERF_CDP_SETTING], NULL);
  3180. if (rc)
  3181. return rc;
  3182. rc = _validate_dt_entry(np,
  3183. &sde_perf_prop[PERF_QOS_LUT_MACROTILE_QSEED], 1,
  3184. &prop_count[PERF_QOS_LUT_MACROTILE_QSEED], NULL);
  3185. if (rc)
  3186. return rc;
  3187. rc = _validate_dt_entry(np,
  3188. &sde_perf_prop[PERF_SAFE_LUT_MACROTILE_QSEED], 1,
  3189. &prop_count[PERF_SAFE_LUT_MACROTILE_QSEED], NULL);
  3190. return rc;
  3191. }
  3192. static int _sde_perf_parse_dt_cfg_qos(struct sde_mdss_cfg *cfg, int *prop_count,
  3193. struct sde_prop_value *prop_value, bool *prop_exists)
  3194. {
  3195. int j, k;
  3196. if (prop_exists[PERF_DANGER_LUT] && prop_count[PERF_DANGER_LUT] <=
  3197. SDE_QOS_LUT_USAGE_MAX) {
  3198. for (j = 0; j < prop_count[PERF_DANGER_LUT]; j++) {
  3199. cfg->perf.danger_lut_tbl[j] =
  3200. PROP_VALUE_ACCESS(prop_value,
  3201. PERF_DANGER_LUT, j);
  3202. SDE_DEBUG("danger usage:%d lut:0x%x\n",
  3203. j, cfg->perf.danger_lut_tbl[j]);
  3204. }
  3205. }
  3206. for (j = 0; j < SDE_QOS_LUT_USAGE_MAX; j++) {
  3207. static const u32 safe_key[SDE_QOS_LUT_USAGE_MAX] = {
  3208. [SDE_QOS_LUT_USAGE_LINEAR] =
  3209. PERF_SAFE_LUT_LINEAR,
  3210. [SDE_QOS_LUT_USAGE_MACROTILE] =
  3211. PERF_SAFE_LUT_MACROTILE,
  3212. [SDE_QOS_LUT_USAGE_NRT] =
  3213. PERF_SAFE_LUT_NRT,
  3214. [SDE_QOS_LUT_USAGE_CWB] =
  3215. PERF_SAFE_LUT_CWB,
  3216. [SDE_QOS_LUT_USAGE_MACROTILE_QSEED] =
  3217. PERF_SAFE_LUT_MACROTILE_QSEED,
  3218. };
  3219. const u32 entry_size = 2;
  3220. int m, count;
  3221. int key = safe_key[j];
  3222. if (!prop_exists[key])
  3223. continue;
  3224. count = prop_count[key] / entry_size;
  3225. cfg->perf.sfe_lut_tbl[j].entries = kcalloc(count,
  3226. sizeof(struct sde_qos_lut_entry), GFP_KERNEL);
  3227. if (!cfg->perf.sfe_lut_tbl[j].entries)
  3228. return -ENOMEM;
  3229. for (k = 0, m = 0; k < count; k++, m += entry_size) {
  3230. u64 lut_lo;
  3231. cfg->perf.sfe_lut_tbl[j].entries[k].fl =
  3232. PROP_VALUE_ACCESS(prop_value, key, m);
  3233. lut_lo = PROP_VALUE_ACCESS(prop_value, key, m + 1);
  3234. cfg->perf.sfe_lut_tbl[j].entries[k].lut = lut_lo;
  3235. SDE_DEBUG("safe usage:%d.%d fl:%d lut:0x%llx\n",
  3236. j, k,
  3237. cfg->perf.sfe_lut_tbl[j].entries[k].fl,
  3238. cfg->perf.sfe_lut_tbl[j].entries[k].lut);
  3239. }
  3240. cfg->perf.sfe_lut_tbl[j].nentry = count;
  3241. }
  3242. for (j = 0; j < SDE_QOS_LUT_USAGE_MAX; j++) {
  3243. static const u32 prop_key[SDE_QOS_LUT_USAGE_MAX] = {
  3244. [SDE_QOS_LUT_USAGE_LINEAR] =
  3245. PERF_QOS_LUT_LINEAR,
  3246. [SDE_QOS_LUT_USAGE_MACROTILE] =
  3247. PERF_QOS_LUT_MACROTILE,
  3248. [SDE_QOS_LUT_USAGE_NRT] =
  3249. PERF_QOS_LUT_NRT,
  3250. [SDE_QOS_LUT_USAGE_CWB] =
  3251. PERF_QOS_LUT_CWB,
  3252. [SDE_QOS_LUT_USAGE_MACROTILE_QSEED] =
  3253. PERF_QOS_LUT_MACROTILE_QSEED,
  3254. };
  3255. const u32 entry_size = 3;
  3256. int m, count;
  3257. int key = prop_key[j];
  3258. if (!prop_exists[key])
  3259. continue;
  3260. count = prop_count[key] / entry_size;
  3261. cfg->perf.qos_lut_tbl[j].entries = kcalloc(count,
  3262. sizeof(struct sde_qos_lut_entry), GFP_KERNEL);
  3263. if (!cfg->perf.qos_lut_tbl[j].entries)
  3264. return -ENOMEM;
  3265. for (k = 0, m = 0; k < count; k++, m += entry_size) {
  3266. u64 lut_hi, lut_lo;
  3267. cfg->perf.qos_lut_tbl[j].entries[k].fl =
  3268. PROP_VALUE_ACCESS(prop_value, key, m);
  3269. lut_hi = PROP_VALUE_ACCESS(prop_value, key, m + 1);
  3270. lut_lo = PROP_VALUE_ACCESS(prop_value, key, m + 2);
  3271. cfg->perf.qos_lut_tbl[j].entries[k].lut =
  3272. (lut_hi << 32) | lut_lo;
  3273. SDE_DEBUG("usage:%d.%d fl:%d lut:0x%llx\n",
  3274. j, k,
  3275. cfg->perf.qos_lut_tbl[j].entries[k].fl,
  3276. cfg->perf.qos_lut_tbl[j].entries[k].lut);
  3277. }
  3278. cfg->perf.qos_lut_tbl[j].nentry = count;
  3279. }
  3280. return 0;
  3281. }
  3282. static void _sde_perf_parse_dt_cfg_populate(struct sde_mdss_cfg *cfg,
  3283. int *prop_count,
  3284. struct sde_prop_value *prop_value,
  3285. bool *prop_exists)
  3286. {
  3287. cfg->perf.max_bw_low =
  3288. prop_exists[PERF_MAX_BW_LOW] ?
  3289. PROP_VALUE_ACCESS(prop_value, PERF_MAX_BW_LOW, 0) :
  3290. DEFAULT_MAX_BW_LOW;
  3291. cfg->perf.max_bw_high =
  3292. prop_exists[PERF_MAX_BW_HIGH] ?
  3293. PROP_VALUE_ACCESS(prop_value, PERF_MAX_BW_HIGH, 0) :
  3294. DEFAULT_MAX_BW_HIGH;
  3295. cfg->perf.min_core_ib =
  3296. prop_exists[PERF_MIN_CORE_IB] ?
  3297. PROP_VALUE_ACCESS(prop_value, PERF_MIN_CORE_IB, 0) :
  3298. DEFAULT_MAX_BW_LOW;
  3299. cfg->perf.min_llcc_ib =
  3300. prop_exists[PERF_MIN_LLCC_IB] ?
  3301. PROP_VALUE_ACCESS(prop_value, PERF_MIN_LLCC_IB, 0) :
  3302. DEFAULT_MAX_BW_LOW;
  3303. cfg->perf.min_dram_ib =
  3304. prop_exists[PERF_MIN_DRAM_IB] ?
  3305. PROP_VALUE_ACCESS(prop_value, PERF_MIN_DRAM_IB, 0) :
  3306. DEFAULT_MAX_BW_LOW;
  3307. cfg->perf.undersized_prefill_lines =
  3308. prop_exists[PERF_UNDERSIZED_PREFILL_LINES] ?
  3309. PROP_VALUE_ACCESS(prop_value,
  3310. PERF_UNDERSIZED_PREFILL_LINES, 0) :
  3311. DEFAULT_UNDERSIZED_PREFILL_LINES;
  3312. cfg->perf.xtra_prefill_lines =
  3313. prop_exists[PERF_XTRA_PREFILL_LINES] ?
  3314. PROP_VALUE_ACCESS(prop_value,
  3315. PERF_XTRA_PREFILL_LINES, 0) :
  3316. DEFAULT_XTRA_PREFILL_LINES;
  3317. cfg->perf.dest_scale_prefill_lines =
  3318. prop_exists[PERF_DEST_SCALE_PREFILL_LINES] ?
  3319. PROP_VALUE_ACCESS(prop_value,
  3320. PERF_DEST_SCALE_PREFILL_LINES, 0) :
  3321. DEFAULT_DEST_SCALE_PREFILL_LINES;
  3322. cfg->perf.macrotile_prefill_lines =
  3323. prop_exists[PERF_MACROTILE_PREFILL_LINES] ?
  3324. PROP_VALUE_ACCESS(prop_value,
  3325. PERF_MACROTILE_PREFILL_LINES, 0) :
  3326. DEFAULT_MACROTILE_PREFILL_LINES;
  3327. cfg->perf.yuv_nv12_prefill_lines =
  3328. prop_exists[PERF_YUV_NV12_PREFILL_LINES] ?
  3329. PROP_VALUE_ACCESS(prop_value,
  3330. PERF_YUV_NV12_PREFILL_LINES, 0) :
  3331. DEFAULT_YUV_NV12_PREFILL_LINES;
  3332. cfg->perf.linear_prefill_lines =
  3333. prop_exists[PERF_LINEAR_PREFILL_LINES] ?
  3334. PROP_VALUE_ACCESS(prop_value,
  3335. PERF_LINEAR_PREFILL_LINES, 0) :
  3336. DEFAULT_LINEAR_PREFILL_LINES;
  3337. cfg->perf.downscaling_prefill_lines =
  3338. prop_exists[PERF_DOWNSCALING_PREFILL_LINES] ?
  3339. PROP_VALUE_ACCESS(prop_value,
  3340. PERF_DOWNSCALING_PREFILL_LINES, 0) :
  3341. DEFAULT_DOWNSCALING_PREFILL_LINES;
  3342. cfg->perf.amortizable_threshold =
  3343. prop_exists[PERF_AMORTIZABLE_THRESHOLD] ?
  3344. PROP_VALUE_ACCESS(prop_value,
  3345. PERF_AMORTIZABLE_THRESHOLD, 0) :
  3346. DEFAULT_AMORTIZABLE_THRESHOLD;
  3347. cfg->perf.num_mnoc_ports =
  3348. prop_exists[PERF_NUM_MNOC_PORTS] ?
  3349. PROP_VALUE_ACCESS(prop_value,
  3350. PERF_NUM_MNOC_PORTS, 0) :
  3351. DEFAULT_MNOC_PORTS;
  3352. cfg->perf.axi_bus_width =
  3353. prop_exists[PERF_AXI_BUS_WIDTH] ?
  3354. PROP_VALUE_ACCESS(prop_value,
  3355. PERF_AXI_BUS_WIDTH, 0) :
  3356. DEFAULT_AXI_BUS_WIDTH;
  3357. }
  3358. static int _sde_perf_parse_dt_cfg(struct device_node *np,
  3359. struct sde_mdss_cfg *cfg, int *prop_count,
  3360. struct sde_prop_value *prop_value, bool *prop_exists)
  3361. {
  3362. int rc, j;
  3363. const char *str = NULL;
  3364. /*
  3365. * The following performance parameters (e.g. core_ib_ff) are
  3366. * mapped directly as device tree string constants.
  3367. */
  3368. rc = of_property_read_string(np,
  3369. sde_perf_prop[PERF_CORE_IB_FF].prop_name, &str);
  3370. cfg->perf.core_ib_ff = rc ? DEFAULT_CORE_IB_FF : str;
  3371. rc = of_property_read_string(np,
  3372. sde_perf_prop[PERF_CORE_CLK_FF].prop_name, &str);
  3373. cfg->perf.core_clk_ff = rc ? DEFAULT_CORE_CLK_FF : str;
  3374. rc = of_property_read_string(np,
  3375. sde_perf_prop[PERF_COMP_RATIO_RT].prop_name, &str);
  3376. cfg->perf.comp_ratio_rt = rc ? DEFAULT_COMP_RATIO_RT : str;
  3377. rc = of_property_read_string(np,
  3378. sde_perf_prop[PERF_COMP_RATIO_NRT].prop_name, &str);
  3379. cfg->perf.comp_ratio_nrt = rc ? DEFAULT_COMP_RATIO_NRT : str;
  3380. rc = 0;
  3381. _sde_perf_parse_dt_cfg_populate(cfg, prop_count, prop_value,
  3382. prop_exists);
  3383. rc = _sde_perf_parse_dt_cfg_qos(cfg, prop_count, prop_value,
  3384. prop_exists);
  3385. if (rc)
  3386. return rc;
  3387. if (prop_exists[PERF_CDP_SETTING]) {
  3388. const u32 prop_size = 2;
  3389. u32 count = prop_count[PERF_CDP_SETTING] / prop_size;
  3390. count = min_t(u32, count, SDE_PERF_CDP_USAGE_MAX);
  3391. for (j = 0; j < count; j++) {
  3392. cfg->perf.cdp_cfg[j].rd_enable =
  3393. PROP_VALUE_ACCESS(prop_value,
  3394. PERF_CDP_SETTING, j * prop_size);
  3395. cfg->perf.cdp_cfg[j].wr_enable =
  3396. PROP_VALUE_ACCESS(prop_value,
  3397. PERF_CDP_SETTING, j * prop_size + 1);
  3398. SDE_DEBUG("cdp usage:%d rd:%d wr:%d\n",
  3399. j, cfg->perf.cdp_cfg[j].rd_enable,
  3400. cfg->perf.cdp_cfg[j].wr_enable);
  3401. }
  3402. cfg->has_cdp = true;
  3403. }
  3404. cfg->perf.cpu_mask =
  3405. prop_exists[PERF_CPU_MASK] ?
  3406. PROP_VALUE_ACCESS(prop_value, PERF_CPU_MASK, 0) :
  3407. DEFAULT_CPU_MASK;
  3408. cfg->perf.cpu_dma_latency =
  3409. prop_exists[PERF_CPU_DMA_LATENCY] ?
  3410. PROP_VALUE_ACCESS(prop_value, PERF_CPU_DMA_LATENCY, 0) :
  3411. DEFAULT_CPU_DMA_LATENCY;
  3412. return 0;
  3413. }
  3414. static int sde_perf_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  3415. {
  3416. int rc, prop_count[PERF_PROP_MAX];
  3417. struct sde_prop_value *prop_value = NULL;
  3418. bool prop_exists[PERF_PROP_MAX];
  3419. if (!cfg) {
  3420. SDE_ERROR("invalid argument\n");
  3421. rc = -EINVAL;
  3422. goto end;
  3423. }
  3424. prop_value = kzalloc(PERF_PROP_MAX *
  3425. sizeof(struct sde_prop_value), GFP_KERNEL);
  3426. if (!prop_value) {
  3427. rc = -ENOMEM;
  3428. goto end;
  3429. }
  3430. rc = _sde_perf_parse_dt_validate(np, prop_count);
  3431. if (rc)
  3432. goto freeprop;
  3433. rc = _read_dt_entry(np, sde_perf_prop, ARRAY_SIZE(sde_perf_prop),
  3434. prop_count, prop_exists, prop_value);
  3435. if (rc)
  3436. goto freeprop;
  3437. rc = _sde_perf_parse_dt_cfg(np, cfg, prop_count, prop_value,
  3438. prop_exists);
  3439. freeprop:
  3440. kfree(prop_value);
  3441. end:
  3442. return rc;
  3443. }
  3444. static int sde_parse_merge_3d_dt(struct device_node *np,
  3445. struct sde_mdss_cfg *sde_cfg)
  3446. {
  3447. int rc, prop_count[HW_PROP_MAX], off_count, i;
  3448. struct sde_prop_value *prop_value = NULL;
  3449. bool prop_exists[HW_PROP_MAX];
  3450. struct sde_merge_3d_cfg *merge_3d;
  3451. prop_value = kcalloc(HW_PROP_MAX, sizeof(struct sde_prop_value),
  3452. GFP_KERNEL);
  3453. if (!prop_value)
  3454. return -ENOMEM;
  3455. rc = _validate_dt_entry(np, merge_3d_prop, ARRAY_SIZE(merge_3d_prop),
  3456. prop_count, &off_count);
  3457. if (rc)
  3458. goto end;
  3459. sde_cfg->merge_3d_count = off_count;
  3460. rc = _read_dt_entry(np, merge_3d_prop, ARRAY_SIZE(merge_3d_prop),
  3461. prop_count,
  3462. prop_exists, prop_value);
  3463. if (rc) {
  3464. sde_cfg->merge_3d_count = 0;
  3465. goto end;
  3466. }
  3467. for (i = 0; i < off_count; i++) {
  3468. merge_3d = sde_cfg->merge_3d + i;
  3469. merge_3d->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  3470. merge_3d->id = MERGE_3D_0 + i;
  3471. snprintf(merge_3d->name, SDE_HW_BLK_NAME_LEN, "merge_3d_%u",
  3472. merge_3d->id - MERGE_3D_0);
  3473. merge_3d->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  3474. }
  3475. end:
  3476. kfree(prop_value);
  3477. return rc;
  3478. }
  3479. static int sde_qdss_parse_dt(struct device_node *np,
  3480. struct sde_mdss_cfg *sde_cfg)
  3481. {
  3482. int rc, prop_count[HW_PROP_MAX], i;
  3483. struct sde_prop_value *prop_value = NULL;
  3484. bool prop_exists[HW_PROP_MAX];
  3485. u32 off_count;
  3486. struct sde_qdss_cfg *qdss;
  3487. if (!sde_cfg) {
  3488. SDE_ERROR("invalid argument\n");
  3489. return -EINVAL;
  3490. }
  3491. prop_value = kzalloc(HW_PROP_MAX *
  3492. sizeof(struct sde_prop_value), GFP_KERNEL);
  3493. if (!prop_value)
  3494. return -ENOMEM;
  3495. rc = _validate_dt_entry(np, qdss_prop, ARRAY_SIZE(qdss_prop),
  3496. prop_count, &off_count);
  3497. if (rc) {
  3498. sde_cfg->qdss_count = 0;
  3499. goto end;
  3500. }
  3501. sde_cfg->qdss_count = off_count;
  3502. rc = _read_dt_entry(np, qdss_prop, ARRAY_SIZE(qdss_prop), prop_count,
  3503. prop_exists, prop_value);
  3504. if (rc)
  3505. goto end;
  3506. for (i = 0; i < off_count; i++) {
  3507. qdss = sde_cfg->qdss + i;
  3508. qdss->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  3509. qdss->id = QDSS_0 + i;
  3510. snprintf(qdss->name, SDE_HW_BLK_NAME_LEN, "qdss_%u",
  3511. qdss->id - QDSS_0);
  3512. qdss->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  3513. }
  3514. end:
  3515. kfree(prop_value);
  3516. return rc;
  3517. }
  3518. static int sde_hardware_format_caps(struct sde_mdss_cfg *sde_cfg,
  3519. uint32_t hw_rev)
  3520. {
  3521. int rc = 0;
  3522. uint32_t dma_list_size, vig_list_size, wb2_list_size;
  3523. uint32_t virt_vig_list_size, in_rot_list_size = 0;
  3524. uint32_t cursor_list_size = 0;
  3525. uint32_t index = 0;
  3526. if (sde_cfg->has_cursor) {
  3527. cursor_list_size = ARRAY_SIZE(cursor_formats);
  3528. sde_cfg->cursor_formats = kcalloc(cursor_list_size,
  3529. sizeof(struct sde_format_extended), GFP_KERNEL);
  3530. if (!sde_cfg->cursor_formats) {
  3531. rc = -ENOMEM;
  3532. goto end;
  3533. }
  3534. index = sde_copy_formats(sde_cfg->cursor_formats,
  3535. cursor_list_size, 0, cursor_formats,
  3536. ARRAY_SIZE(cursor_formats));
  3537. }
  3538. dma_list_size = ARRAY_SIZE(plane_formats);
  3539. vig_list_size = ARRAY_SIZE(plane_formats_vig);
  3540. if (sde_cfg->has_vig_p010)
  3541. vig_list_size += ARRAY_SIZE(p010_ubwc_formats);
  3542. virt_vig_list_size = ARRAY_SIZE(plane_formats);
  3543. wb2_list_size = ARRAY_SIZE(wb2_formats);
  3544. if (IS_SDE_INLINE_ROT_REV_100(sde_cfg->true_inline_rot_rev))
  3545. in_rot_list_size = ARRAY_SIZE(true_inline_rot_v1_fmts);
  3546. sde_cfg->dma_formats = kcalloc(dma_list_size,
  3547. sizeof(struct sde_format_extended), GFP_KERNEL);
  3548. if (!sde_cfg->dma_formats) {
  3549. rc = -ENOMEM;
  3550. goto end;
  3551. }
  3552. sde_cfg->vig_formats = kcalloc(vig_list_size,
  3553. sizeof(struct sde_format_extended), GFP_KERNEL);
  3554. if (!sde_cfg->vig_formats) {
  3555. rc = -ENOMEM;
  3556. goto end;
  3557. }
  3558. sde_cfg->virt_vig_formats = kcalloc(virt_vig_list_size,
  3559. sizeof(struct sde_format_extended), GFP_KERNEL);
  3560. if (!sde_cfg->virt_vig_formats) {
  3561. rc = -ENOMEM;
  3562. goto end;
  3563. }
  3564. sde_cfg->wb_formats = kcalloc(wb2_list_size,
  3565. sizeof(struct sde_format_extended), GFP_KERNEL);
  3566. if (!sde_cfg->wb_formats) {
  3567. SDE_ERROR("failed to allocate wb format list\n");
  3568. rc = -ENOMEM;
  3569. goto end;
  3570. }
  3571. if (in_rot_list_size) {
  3572. sde_cfg->inline_rot_formats = kcalloc(in_rot_list_size,
  3573. sizeof(struct sde_format_extended), GFP_KERNEL);
  3574. if (!sde_cfg->inline_rot_formats) {
  3575. SDE_ERROR("failed to alloc inline rot format list\n");
  3576. rc = -ENOMEM;
  3577. goto end;
  3578. }
  3579. }
  3580. index = sde_copy_formats(sde_cfg->dma_formats, dma_list_size,
  3581. 0, plane_formats, ARRAY_SIZE(plane_formats));
  3582. index = sde_copy_formats(sde_cfg->vig_formats, vig_list_size,
  3583. 0, plane_formats_vig, ARRAY_SIZE(plane_formats_vig));
  3584. if (sde_cfg->has_vig_p010)
  3585. index += sde_copy_formats(sde_cfg->vig_formats,
  3586. vig_list_size, index, p010_ubwc_formats,
  3587. ARRAY_SIZE(p010_ubwc_formats));
  3588. index = sde_copy_formats(sde_cfg->virt_vig_formats, virt_vig_list_size,
  3589. 0, plane_formats, ARRAY_SIZE(plane_formats));
  3590. index = sde_copy_formats(sde_cfg->wb_formats, wb2_list_size,
  3591. 0, wb2_formats, ARRAY_SIZE(wb2_formats));
  3592. if (in_rot_list_size)
  3593. index = sde_copy_formats(sde_cfg->inline_rot_formats,
  3594. in_rot_list_size, 0, true_inline_rot_v1_fmts,
  3595. ARRAY_SIZE(true_inline_rot_v1_fmts));
  3596. end:
  3597. return rc;
  3598. }
  3599. static void _sde_hw_setup_uidle(struct sde_uidle_cfg *uidle_cfg)
  3600. {
  3601. if (!uidle_cfg->uidle_rev)
  3602. return;
  3603. if (IS_SDE_UIDLE_REV_100(uidle_cfg->uidle_rev)) {
  3604. uidle_cfg->fal10_exit_cnt = SDE_UIDLE_FAL10_EXIT_CNT;
  3605. uidle_cfg->fal10_exit_danger = SDE_UIDLE_FAL10_EXIT_DANGER;
  3606. uidle_cfg->fal10_danger = SDE_UIDLE_FAL10_DANGER;
  3607. uidle_cfg->fal10_target_idle_time = SDE_UIDLE_FAL10_TARGET_IDLE;
  3608. uidle_cfg->fal1_target_idle_time = SDE_UIDLE_FAL1_TARGET_IDLE;
  3609. uidle_cfg->fal10_threshold = SDE_UIDLE_FAL10_THRESHOLD;
  3610. uidle_cfg->max_dwnscale = SDE_UIDLE_MAX_DWNSCALE;
  3611. uidle_cfg->max_fps = SDE_UIDLE_MAX_FPS;
  3612. uidle_cfg->debugfs_ctrl = true;
  3613. } else {
  3614. pr_err("invalid uidle rev:0x%x, disabling uidle\n",
  3615. uidle_cfg->uidle_rev);
  3616. uidle_cfg->uidle_rev = 0;
  3617. }
  3618. }
  3619. static int _sde_hardware_pre_caps(struct sde_mdss_cfg *sde_cfg, uint32_t hw_rev)
  3620. {
  3621. int rc = 0;
  3622. if (!sde_cfg)
  3623. return -EINVAL;
  3624. /* default settings for *MOST* targets */
  3625. sde_cfg->has_mixer_combined_alpha = true;
  3626. /* target specific settings */
  3627. if (IS_MSM8996_TARGET(hw_rev)) {
  3628. sde_cfg->perf.min_prefill_lines = 21;
  3629. sde_cfg->has_decimation = true;
  3630. sde_cfg->has_mixer_combined_alpha = false;
  3631. } else if (IS_MSM8998_TARGET(hw_rev)) {
  3632. sde_cfg->has_wb_ubwc = true;
  3633. sde_cfg->perf.min_prefill_lines = 25;
  3634. sde_cfg->vbif_qos_nlvl = 4;
  3635. sde_cfg->ts_prefill_rev = 1;
  3636. sde_cfg->has_decimation = true;
  3637. sde_cfg->has_cursor = true;
  3638. sde_cfg->has_hdr = true;
  3639. sde_cfg->has_mixer_combined_alpha = false;
  3640. } else if (IS_SDM845_TARGET(hw_rev)) {
  3641. sde_cfg->has_wb_ubwc = true;
  3642. sde_cfg->has_cwb_support = true;
  3643. sde_cfg->perf.min_prefill_lines = 24;
  3644. sde_cfg->vbif_qos_nlvl = 8;
  3645. sde_cfg->ts_prefill_rev = 2;
  3646. sde_cfg->sui_misr_supported = true;
  3647. sde_cfg->sui_block_xin_mask = 0x3F71;
  3648. sde_cfg->has_decimation = true;
  3649. sde_cfg->has_hdr = true;
  3650. sde_cfg->has_vig_p010 = true;
  3651. } else if (IS_SDM670_TARGET(hw_rev)) {
  3652. sde_cfg->has_wb_ubwc = true;
  3653. sde_cfg->perf.min_prefill_lines = 24;
  3654. sde_cfg->vbif_qos_nlvl = 8;
  3655. sde_cfg->ts_prefill_rev = 2;
  3656. sde_cfg->has_decimation = true;
  3657. sde_cfg->has_hdr = true;
  3658. sde_cfg->has_vig_p010 = true;
  3659. } else if (IS_SM8150_TARGET(hw_rev)) {
  3660. sde_cfg->has_cwb_support = true;
  3661. sde_cfg->has_wb_ubwc = true;
  3662. sde_cfg->has_qsync = true;
  3663. sde_cfg->has_hdr = true;
  3664. sde_cfg->has_hdr_plus = true;
  3665. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  3666. sde_cfg->has_vig_p010 = true;
  3667. sde_cfg->perf.min_prefill_lines = 24;
  3668. sde_cfg->vbif_qos_nlvl = 8;
  3669. sde_cfg->ts_prefill_rev = 2;
  3670. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3671. sde_cfg->delay_prg_fetch_start = true;
  3672. sde_cfg->sui_ns_allowed = true;
  3673. sde_cfg->sui_misr_supported = true;
  3674. sde_cfg->sui_block_xin_mask = 0x3F71;
  3675. sde_cfg->has_sui_blendstage = true;
  3676. sde_cfg->has_qos_fl_nocalc = true;
  3677. sde_cfg->has_3d_merge_reset = true;
  3678. sde_cfg->has_decimation = true;
  3679. sde_cfg->vbif_disable_inner_outer_shareable = true;
  3680. } else if (IS_SDMSHRIKE_TARGET(hw_rev)) {
  3681. sde_cfg->has_wb_ubwc = true;
  3682. sde_cfg->perf.min_prefill_lines = 24;
  3683. sde_cfg->vbif_qos_nlvl = 8;
  3684. sde_cfg->ts_prefill_rev = 2;
  3685. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3686. sde_cfg->delay_prg_fetch_start = true;
  3687. sde_cfg->has_decimation = true;
  3688. sde_cfg->has_hdr = true;
  3689. sde_cfg->has_vig_p010 = true;
  3690. } else if (IS_SM6150_TARGET(hw_rev)) {
  3691. sde_cfg->has_cwb_support = true;
  3692. sde_cfg->has_qsync = true;
  3693. sde_cfg->perf.min_prefill_lines = 24;
  3694. sde_cfg->vbif_qos_nlvl = 8;
  3695. sde_cfg->ts_prefill_rev = 2;
  3696. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3697. sde_cfg->delay_prg_fetch_start = true;
  3698. sde_cfg->sui_ns_allowed = true;
  3699. sde_cfg->sui_misr_supported = true;
  3700. sde_cfg->has_decimation = true;
  3701. sde_cfg->sui_block_xin_mask = 0x2EE1;
  3702. sde_cfg->has_sui_blendstage = true;
  3703. sde_cfg->has_qos_fl_nocalc = true;
  3704. sde_cfg->has_3d_merge_reset = true;
  3705. sde_cfg->has_hdr = true;
  3706. sde_cfg->has_vig_p010 = true;
  3707. sde_cfg->vbif_disable_inner_outer_shareable = true;
  3708. } else if (IS_SDMMAGPIE_TARGET(hw_rev)) {
  3709. sde_cfg->has_cwb_support = true;
  3710. sde_cfg->has_wb_ubwc = true;
  3711. sde_cfg->has_qsync = true;
  3712. sde_cfg->perf.min_prefill_lines = 24;
  3713. sde_cfg->vbif_qos_nlvl = 8;
  3714. sde_cfg->ts_prefill_rev = 2;
  3715. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3716. sde_cfg->delay_prg_fetch_start = true;
  3717. sde_cfg->sui_ns_allowed = true;
  3718. sde_cfg->sui_misr_supported = true;
  3719. sde_cfg->sui_block_xin_mask = 0xE71;
  3720. sde_cfg->has_sui_blendstage = true;
  3721. sde_cfg->has_qos_fl_nocalc = true;
  3722. sde_cfg->has_3d_merge_reset = true;
  3723. sde_cfg->vbif_disable_inner_outer_shareable = true;
  3724. } else if (IS_KONA_TARGET(hw_rev)) {
  3725. sde_cfg->has_cwb_support = true;
  3726. sde_cfg->has_wb_ubwc = true;
  3727. sde_cfg->has_qsync = true;
  3728. sde_cfg->perf.min_prefill_lines = 35;
  3729. sde_cfg->vbif_qos_nlvl = 8;
  3730. sde_cfg->ts_prefill_rev = 2;
  3731. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3732. sde_cfg->delay_prg_fetch_start = true;
  3733. sde_cfg->sui_ns_allowed = true;
  3734. sde_cfg->sui_misr_supported = true;
  3735. sde_cfg->sui_block_xin_mask = 0x3F71;
  3736. sde_cfg->has_sui_blendstage = true;
  3737. sde_cfg->has_qos_fl_nocalc = true;
  3738. sde_cfg->has_3d_merge_reset = true;
  3739. sde_cfg->has_hdr = true;
  3740. sde_cfg->has_hdr_plus = true;
  3741. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  3742. sde_cfg->has_vig_p010 = true;
  3743. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_1_0_0;
  3744. sde_cfg->true_inline_dwnscale_rt_num =
  3745. MAX_DOWNSCALE_RATIO_INLINE_ROT_RT_NUMERATOR;
  3746. sde_cfg->true_inline_dwnscale_rt_denom =
  3747. MAX_DOWNSCALE_RATIO_INLINE_ROT_RT_DENOMINATOR;
  3748. sde_cfg->true_inline_dwnscale_nrt =
  3749. MAX_DOWNSCALE_RATIO_INLINE_ROT_NRT_DEFAULT;
  3750. sde_cfg->true_inline_prefill_fudge_lines = 2;
  3751. sde_cfg->true_inline_prefill_lines_nv12 = 32;
  3752. sde_cfg->true_inline_prefill_lines = 48;
  3753. sde_cfg->uidle_cfg.uidle_rev = SDE_UIDLE_VERSION_1_0_0;
  3754. sde_cfg->inline_disable_const_clr = true;
  3755. } else if (IS_SAIPAN_TARGET(hw_rev)) {
  3756. sde_cfg->has_cwb_support = true;
  3757. sde_cfg->has_wb_ubwc = true;
  3758. sde_cfg->has_qsync = true;
  3759. sde_cfg->perf.min_prefill_lines = 24;
  3760. sde_cfg->vbif_qos_nlvl = 8;
  3761. sde_cfg->ts_prefill_rev = 2;
  3762. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3763. sde_cfg->delay_prg_fetch_start = true;
  3764. sde_cfg->sui_ns_allowed = true;
  3765. sde_cfg->sui_misr_supported = true;
  3766. sde_cfg->sui_block_xin_mask = 0xE71;
  3767. sde_cfg->has_sui_blendstage = true;
  3768. sde_cfg->has_qos_fl_nocalc = true;
  3769. sde_cfg->has_3d_merge_reset = true;
  3770. sde_cfg->has_hdr = true;
  3771. sde_cfg->has_hdr_plus = true;
  3772. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  3773. sde_cfg->has_vig_p010 = true;
  3774. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_1_0_0;
  3775. sde_cfg->true_inline_dwnscale_rt_num =
  3776. MAX_DOWNSCALE_RATIO_INLINE_ROT_RT_NUMERATOR;
  3777. sde_cfg->true_inline_dwnscale_rt_denom =
  3778. MAX_DOWNSCALE_RATIO_INLINE_ROT_RT_DENOMINATOR;
  3779. sde_cfg->true_inline_dwnscale_nrt =
  3780. MAX_DOWNSCALE_RATIO_INLINE_ROT_NRT_DEFAULT;
  3781. sde_cfg->true_inline_prefill_fudge_lines = 2;
  3782. sde_cfg->true_inline_prefill_lines_nv12 = 32;
  3783. sde_cfg->true_inline_prefill_lines = 48;
  3784. sde_cfg->inline_disable_const_clr = true;
  3785. } else if (IS_SDMTRINKET_TARGET(hw_rev)) {
  3786. sde_cfg->has_cwb_support = true;
  3787. sde_cfg->has_qsync = true;
  3788. sde_cfg->perf.min_prefill_lines = 24;
  3789. sde_cfg->vbif_qos_nlvl = 8;
  3790. sde_cfg->ts_prefill_rev = 2;
  3791. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3792. sde_cfg->delay_prg_fetch_start = true;
  3793. sde_cfg->sui_ns_allowed = true;
  3794. sde_cfg->sui_misr_supported = true;
  3795. sde_cfg->sui_block_xin_mask = 0xC61;
  3796. sde_cfg->has_hdr = false;
  3797. sde_cfg->has_sui_blendstage = true;
  3798. sde_cfg->vbif_disable_inner_outer_shareable = true;
  3799. } else if (IS_BENGAL_TARGET(hw_rev)) {
  3800. sde_cfg->has_cwb_support = false;
  3801. sde_cfg->has_qsync = true;
  3802. sde_cfg->perf.min_prefill_lines = 24;
  3803. sde_cfg->vbif_qos_nlvl = 8;
  3804. sde_cfg->ts_prefill_rev = 2;
  3805. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3806. sde_cfg->delay_prg_fetch_start = true;
  3807. sde_cfg->sui_ns_allowed = true;
  3808. sde_cfg->sui_misr_supported = true;
  3809. sde_cfg->sui_block_xin_mask = 0xC01;
  3810. sde_cfg->has_hdr = false;
  3811. sde_cfg->has_sui_blendstage = true;
  3812. sde_cfg->vbif_disable_inner_outer_shareable = true;
  3813. } else if (IS_LAHAINA_TARGET(hw_rev)) {
  3814. sde_cfg->has_cwb_support = true;
  3815. sde_cfg->has_wb_ubwc = true;
  3816. sde_cfg->has_qsync = true;
  3817. sde_cfg->perf.min_prefill_lines = 24;
  3818. sde_cfg->vbif_qos_nlvl = 8;
  3819. sde_cfg->ts_prefill_rev = 2;
  3820. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3821. sde_cfg->delay_prg_fetch_start = true;
  3822. sde_cfg->sui_ns_allowed = true;
  3823. sde_cfg->sui_misr_supported = true;
  3824. sde_cfg->sui_block_xin_mask = 0x3F71;
  3825. sde_cfg->has_3d_merge_reset = true;
  3826. sde_cfg->has_hdr = true;
  3827. sde_cfg->has_hdr_plus = true;
  3828. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  3829. sde_cfg->has_vig_p010 = true;
  3830. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_1_0_0;
  3831. sde_cfg->true_inline_dwnscale_rt_num =
  3832. MAX_DOWNSCALE_RATIO_INLINE_ROT_RT_NUMERATOR;
  3833. sde_cfg->true_inline_dwnscale_rt_denom =
  3834. MAX_DOWNSCALE_RATIO_INLINE_ROT_RT_DENOMINATOR;
  3835. sde_cfg->true_inline_dwnscale_nrt =
  3836. MAX_DOWNSCALE_RATIO_INLINE_ROT_NRT_DEFAULT;
  3837. sde_cfg->true_inline_prefill_fudge_lines = 2;
  3838. sde_cfg->true_inline_prefill_lines_nv12 = 32;
  3839. sde_cfg->true_inline_prefill_lines = 48;
  3840. sde_cfg->uidle_cfg.uidle_rev = SDE_UIDLE_VERSION_1_0_0;
  3841. sde_cfg->vbif_disable_inner_outer_shareable = true;
  3842. } else {
  3843. SDE_ERROR("unsupported chipset id:%X\n", hw_rev);
  3844. sde_cfg->perf.min_prefill_lines = 0xffff;
  3845. rc = -ENODEV;
  3846. }
  3847. if (!rc)
  3848. rc = sde_hardware_format_caps(sde_cfg, hw_rev);
  3849. _sde_hw_setup_uidle(&sde_cfg->uidle_cfg);
  3850. return rc;
  3851. }
  3852. static int _sde_hardware_post_caps(struct sde_mdss_cfg *sde_cfg,
  3853. uint32_t hw_rev)
  3854. {
  3855. int rc = 0, i;
  3856. u32 max_horz_deci = 0, max_vert_deci = 0;
  3857. if (!sde_cfg)
  3858. return -EINVAL;
  3859. if (sde_cfg->has_sui_blendstage)
  3860. sde_cfg->sui_supported_blendstage =
  3861. sde_cfg->max_mixer_blendstages - SDE_STAGE_0;
  3862. for (i = 0; i < sde_cfg->sspp_count; i++) {
  3863. if (sde_cfg->sspp[i].sblk) {
  3864. max_horz_deci = max(max_horz_deci,
  3865. sde_cfg->sspp[i].sblk->maxhdeciexp);
  3866. max_vert_deci = max(max_vert_deci,
  3867. sde_cfg->sspp[i].sblk->maxvdeciexp);
  3868. }
  3869. if (sde_cfg->has_qos_fl_nocalc)
  3870. set_bit(SDE_PERF_SSPP_QOS_FL_NOCALC,
  3871. &sde_cfg->sspp[i].perf_features);
  3872. /*
  3873. * set sec-ui blocked SSPP feature flag based on blocked
  3874. * xin-mask if sec-ui-misr feature is enabled;
  3875. */
  3876. if (sde_cfg->sui_misr_supported
  3877. && (sde_cfg->sui_block_xin_mask
  3878. & BIT(sde_cfg->sspp[i].xin_id)))
  3879. set_bit(SDE_SSPP_BLOCK_SEC_UI,
  3880. &sde_cfg->sspp[i].features);
  3881. }
  3882. /* this should be updated based on HW rev in future */
  3883. sde_cfg->max_lm_per_display = MAX_LM_PER_DISPLAY;
  3884. if (max_horz_deci)
  3885. sde_cfg->max_display_width = sde_cfg->max_sspp_linewidth *
  3886. max_horz_deci;
  3887. else
  3888. sde_cfg->max_display_width = sde_cfg->max_sspp_linewidth *
  3889. MAX_DOWNSCALE_RATIO;
  3890. if (max_vert_deci)
  3891. sde_cfg->max_display_height =
  3892. MAX_DISPLAY_HEIGHT_WITH_DECIMATION * max_vert_deci;
  3893. else
  3894. sde_cfg->max_display_height = MAX_DISPLAY_HEIGHT_WITH_DECIMATION
  3895. * MAX_DOWNSCALE_RATIO;
  3896. sde_cfg->min_display_height = MIN_DISPLAY_HEIGHT;
  3897. sde_cfg->min_display_width = MIN_DISPLAY_WIDTH;
  3898. return rc;
  3899. }
  3900. void sde_hw_catalog_deinit(struct sde_mdss_cfg *sde_cfg)
  3901. {
  3902. int i, j;
  3903. if (!sde_cfg)
  3904. return;
  3905. sde_hw_catalog_irq_offset_list_delete(&sde_cfg->irq_offset_list);
  3906. for (i = 0; i < sde_cfg->sspp_count; i++)
  3907. kfree(sde_cfg->sspp[i].sblk);
  3908. for (i = 0; i < sde_cfg->mixer_count; i++)
  3909. kfree(sde_cfg->mixer[i].sblk);
  3910. for (i = 0; i < sde_cfg->wb_count; i++)
  3911. kfree(sde_cfg->wb[i].sblk);
  3912. for (i = 0; i < sde_cfg->dspp_count; i++)
  3913. kfree(sde_cfg->dspp[i].sblk);
  3914. if (sde_cfg->ds_count)
  3915. kfree(sde_cfg->ds[0].top);
  3916. for (i = 0; i < sde_cfg->pingpong_count; i++)
  3917. kfree(sde_cfg->pingpong[i].sblk);
  3918. for (i = 0; i < sde_cfg->vbif_count; i++) {
  3919. kfree(sde_cfg->vbif[i].dynamic_ot_rd_tbl.cfg);
  3920. kfree(sde_cfg->vbif[i].dynamic_ot_wr_tbl.cfg);
  3921. for (j = VBIF_RT_CLIENT; j < VBIF_MAX_CLIENT; j++)
  3922. kfree(sde_cfg->vbif[i].qos_tbl[j].priority_lvl);
  3923. }
  3924. for (i = 0; i < sde_cfg->limit_count; i++) {
  3925. kfree(sde_cfg->limit_cfg[i].vector_cfg);
  3926. kfree(sde_cfg->limit_cfg[i].value_cfg);
  3927. }
  3928. for (i = 0; i < SDE_QOS_LUT_USAGE_MAX; i++) {
  3929. kfree(sde_cfg->perf.sfe_lut_tbl[i].entries);
  3930. kfree(sde_cfg->perf.qos_lut_tbl[i].entries);
  3931. }
  3932. kfree(sde_cfg->dma_formats);
  3933. kfree(sde_cfg->cursor_formats);
  3934. kfree(sde_cfg->vig_formats);
  3935. kfree(sde_cfg->wb_formats);
  3936. kfree(sde_cfg->virt_vig_formats);
  3937. kfree(sde_cfg->inline_rot_formats);
  3938. kfree(sde_cfg);
  3939. }
  3940. /*************************************************************
  3941. * hardware catalog init
  3942. *************************************************************/
  3943. struct sde_mdss_cfg *sde_hw_catalog_init(struct drm_device *dev, u32 hw_rev)
  3944. {
  3945. int rc;
  3946. struct sde_mdss_cfg *sde_cfg;
  3947. struct device_node *np = dev->dev->of_node;
  3948. sde_cfg = kzalloc(sizeof(*sde_cfg), GFP_KERNEL);
  3949. if (!sde_cfg)
  3950. return ERR_PTR(-ENOMEM);
  3951. sde_cfg->hwversion = hw_rev;
  3952. INIT_LIST_HEAD(&sde_cfg->irq_offset_list);
  3953. rc = _sde_hardware_pre_caps(sde_cfg, hw_rev);
  3954. if (rc)
  3955. goto end;
  3956. rc = sde_top_parse_dt(np, sde_cfg);
  3957. if (rc)
  3958. goto end;
  3959. rc = sde_perf_parse_dt(np, sde_cfg);
  3960. if (rc)
  3961. goto end;
  3962. rc = sde_rot_parse_dt(np, sde_cfg);
  3963. if (rc)
  3964. goto end;
  3965. /* uidle must be done before sspp and ctl,
  3966. * so if something goes wrong, we won't
  3967. * enable it in ctl and sspp.
  3968. */
  3969. rc = sde_uidle_parse_dt(np, sde_cfg);
  3970. if (rc)
  3971. goto end;
  3972. rc = sde_ctl_parse_dt(np, sde_cfg);
  3973. if (rc)
  3974. goto end;
  3975. rc = sde_sspp_parse_dt(np, sde_cfg);
  3976. if (rc)
  3977. goto end;
  3978. rc = sde_dspp_top_parse_dt(np, sde_cfg);
  3979. if (rc)
  3980. goto end;
  3981. rc = sde_dspp_parse_dt(np, sde_cfg);
  3982. if (rc)
  3983. goto end;
  3984. rc = sde_ds_parse_dt(np, sde_cfg);
  3985. if (rc)
  3986. goto end;
  3987. rc = sde_dsc_parse_dt(np, sde_cfg);
  3988. if (rc)
  3989. goto end;
  3990. rc = sde_pp_parse_dt(np, sde_cfg);
  3991. if (rc)
  3992. goto end;
  3993. /* mixer parsing should be done after dspp,
  3994. * ds and pp for mapping setup
  3995. */
  3996. rc = sde_mixer_parse_dt(np, sde_cfg);
  3997. if (rc)
  3998. goto end;
  3999. rc = sde_intf_parse_dt(np, sde_cfg);
  4000. if (rc)
  4001. goto end;
  4002. rc = sde_wb_parse_dt(np, sde_cfg);
  4003. if (rc)
  4004. goto end;
  4005. /* cdm parsing should be done after intf and wb for mapping setup */
  4006. rc = sde_cdm_parse_dt(np, sde_cfg);
  4007. if (rc)
  4008. goto end;
  4009. rc = sde_vbif_parse_dt(np, sde_cfg);
  4010. if (rc)
  4011. goto end;
  4012. rc = sde_parse_reg_dma_dt(np, sde_cfg);
  4013. if (rc)
  4014. goto end;
  4015. rc = sde_parse_merge_3d_dt(np, sde_cfg);
  4016. if (rc)
  4017. goto end;
  4018. rc = sde_qdss_parse_dt(np, sde_cfg);
  4019. if (rc)
  4020. goto end;
  4021. rc = _sde_hardware_post_caps(sde_cfg, hw_rev);
  4022. if (rc)
  4023. goto end;
  4024. return sde_cfg;
  4025. end:
  4026. sde_hw_catalog_deinit(sde_cfg);
  4027. return NULL;
  4028. }