pci.h 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #ifndef _CNSS_PCI_H
  7. #define _CNSS_PCI_H
  8. #include <linux/cma.h>
  9. #include <linux/iommu.h>
  10. #include <linux/qcom-iommu-util.h>
  11. #include <linux/mhi.h>
  12. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  13. #include <linux/mhi_misc.h>
  14. #endif
  15. #if IS_ENABLED(CONFIG_PCI_MSM)
  16. #include <linux/msm_pcie.h>
  17. #endif
  18. #include <linux/of_reserved_mem.h>
  19. #include <linux/pci.h>
  20. #include "main.h"
  21. #define PM_OPTIONS_DEFAULT 0
  22. #define PCI_LINK_DOWN 0
  23. #ifdef CONFIG_CNSS_SUPPORT_DUAL_DEV
  24. #define LINK_TRAINING_RETRY_MAX_TIMES 2
  25. #else
  26. #define LINK_TRAINING_RETRY_MAX_TIMES 3
  27. #endif
  28. #define LINK_TRAINING_RETRY_DELAY_MS 500
  29. #define MSI_USERS 4
  30. #define CNSS_MHI_IN_MISSION_MODE(ee) (ee == MHI_EE_AMSS || \
  31. ee == MHI_EE_WFW || \
  32. ee == MHI_EE_FP)
  33. enum cnss_mhi_state {
  34. CNSS_MHI_INIT,
  35. CNSS_MHI_DEINIT,
  36. CNSS_MHI_POWER_ON,
  37. CNSS_MHI_POWERING_OFF,
  38. CNSS_MHI_POWER_OFF,
  39. CNSS_MHI_FORCE_POWER_OFF,
  40. CNSS_MHI_SUSPEND,
  41. CNSS_MHI_RESUME,
  42. CNSS_MHI_TRIGGER_RDDM,
  43. CNSS_MHI_RDDM,
  44. CNSS_MHI_RDDM_DONE,
  45. };
  46. enum pci_link_status {
  47. PCI_GEN1,
  48. PCI_GEN2,
  49. PCI_DEF,
  50. };
  51. enum cnss_rtpm_id {
  52. RTPM_ID_CNSS,
  53. RTPM_ID_MHI,
  54. RTPM_ID_MAX,
  55. };
  56. enum cnss_pci_reg_dev_mask {
  57. REG_MASK_QCA6390,
  58. REG_MASK_QCA6490,
  59. REG_MASK_KIWI,
  60. REG_MASK_MANGO,
  61. REG_MASK_PEACH,
  62. };
  63. struct cnss_msi_user {
  64. char *name;
  65. int num_vectors;
  66. u32 base_vector;
  67. };
  68. struct cnss_msi_config {
  69. int total_vectors;
  70. int total_users;
  71. struct cnss_msi_user *users;
  72. };
  73. struct cnss_pci_reg {
  74. char *name;
  75. u32 offset;
  76. };
  77. struct cnss_pci_debug_reg {
  78. u32 offset;
  79. u32 val;
  80. };
  81. struct cnss_misc_reg {
  82. unsigned long dev_mask;
  83. u8 wr;
  84. u32 offset;
  85. u32 val;
  86. };
  87. struct cnss_pm_stats {
  88. atomic_t runtime_get;
  89. atomic_t runtime_put;
  90. atomic_t runtime_get_id[RTPM_ID_MAX];
  91. atomic_t runtime_put_id[RTPM_ID_MAX];
  92. u64 runtime_get_timestamp_id[RTPM_ID_MAX];
  93. u64 runtime_put_timestamp_id[RTPM_ID_MAX];
  94. };
  95. struct cnss_print_optimize {
  96. int msi_log_chk[MSI_USERS];
  97. int msi_addr_chk;
  98. };
  99. struct cnss_pci_data {
  100. struct pci_dev *pci_dev;
  101. struct cnss_plat_data *plat_priv;
  102. const struct pci_device_id *pci_device_id;
  103. u32 device_id;
  104. u16 revision_id;
  105. u64 dma_bit_mask;
  106. struct cnss_wlan_driver *driver_ops;
  107. u8 pci_link_state;
  108. u8 pci_link_down_ind;
  109. struct pci_saved_state *saved_state;
  110. struct pci_saved_state *default_state;
  111. #if IS_ENABLED(CONFIG_PCI_MSM)
  112. struct msm_pcie_register_event msm_pci_event;
  113. #endif
  114. struct cnss_pm_stats pm_stats;
  115. atomic_t auto_suspended;
  116. atomic_t drv_connected;
  117. u8 drv_connected_last;
  118. u32 qmi_send_usage_count;
  119. u16 def_link_speed;
  120. u16 def_link_width;
  121. u16 cur_link_speed;
  122. int wake_gpio;
  123. int wake_irq;
  124. u32 wake_counter;
  125. u8 monitor_wake_intr;
  126. struct iommu_domain *iommu_domain;
  127. u8 smmu_s1_enable;
  128. dma_addr_t smmu_iova_start;
  129. size_t smmu_iova_len;
  130. dma_addr_t smmu_iova_ipa_start;
  131. dma_addr_t smmu_iova_ipa_current;
  132. size_t smmu_iova_ipa_len;
  133. void __iomem *bar;
  134. struct cnss_msi_config *msi_config;
  135. u32 msi_ep_base_data;
  136. struct mhi_controller *mhi_ctrl;
  137. unsigned long mhi_state;
  138. u32 remap_window;
  139. struct timer_list dev_rddm_timer;
  140. struct timer_list boot_debug_timer;
  141. struct delayed_work time_sync_work;
  142. u8 disable_pc;
  143. struct mutex bus_lock; /* mutex for suspend and resume bus */
  144. struct cnss_pci_debug_reg *debug_reg;
  145. struct cnss_misc_reg *wcss_reg;
  146. struct cnss_misc_reg *pcie_reg;
  147. struct cnss_misc_reg *wlaon_reg;
  148. struct cnss_misc_reg *syspm_reg;
  149. unsigned long misc_reg_dev_mask;
  150. u8 iommu_geometry;
  151. bool drv_supported;
  152. bool is_smmu_fault;
  153. };
  154. static inline void cnss_set_pci_priv(struct pci_dev *pci_dev, void *data)
  155. {
  156. pci_set_drvdata(pci_dev, data);
  157. }
  158. static inline struct cnss_pci_data *cnss_get_pci_priv(struct pci_dev *pci_dev)
  159. {
  160. return pci_get_drvdata(pci_dev);
  161. }
  162. static inline struct cnss_plat_data *cnss_pci_priv_to_plat_priv(void *bus_priv)
  163. {
  164. struct cnss_pci_data *pci_priv = bus_priv;
  165. return pci_priv->plat_priv;
  166. }
  167. static inline void cnss_pci_set_monitor_wake_intr(void *bus_priv, bool val)
  168. {
  169. struct cnss_pci_data *pci_priv = bus_priv;
  170. pci_priv->monitor_wake_intr = val;
  171. }
  172. static inline bool cnss_pci_get_monitor_wake_intr(void *bus_priv)
  173. {
  174. struct cnss_pci_data *pci_priv = bus_priv;
  175. return pci_priv->monitor_wake_intr;
  176. }
  177. static inline void cnss_pci_set_auto_suspended(void *bus_priv, int val)
  178. {
  179. struct cnss_pci_data *pci_priv = bus_priv;
  180. atomic_set(&pci_priv->auto_suspended, val);
  181. }
  182. static inline int cnss_pci_get_auto_suspended(void *bus_priv)
  183. {
  184. struct cnss_pci_data *pci_priv = bus_priv;
  185. return atomic_read(&pci_priv->auto_suspended);
  186. }
  187. static inline void cnss_pci_set_drv_connected(void *bus_priv, int val)
  188. {
  189. struct cnss_pci_data *pci_priv = bus_priv;
  190. atomic_set(&pci_priv->drv_connected, val);
  191. }
  192. static inline int cnss_pci_get_drv_connected(void *bus_priv)
  193. {
  194. struct cnss_pci_data *pci_priv = bus_priv;
  195. return atomic_read(&pci_priv->drv_connected);
  196. }
  197. void cnss_mhi_controller_set_base(struct cnss_pci_data *pci_priv,
  198. phys_addr_t base);
  199. int cnss_pci_check_link_status(struct cnss_pci_data *pci_priv);
  200. int cnss_suspend_pci_link(struct cnss_pci_data *pci_priv);
  201. int cnss_resume_pci_link(struct cnss_pci_data *pci_priv);
  202. int cnss_pci_recover_link_down(struct cnss_pci_data *pci_priv);
  203. int cnss_pci_init(struct cnss_plat_data *plat_priv);
  204. void cnss_pci_deinit(struct cnss_plat_data *plat_priv);
  205. void cnss_pci_add_fw_prefix_name(struct cnss_pci_data *pci_priv,
  206. char *prefix_name, char *name);
  207. int cnss_pci_alloc_fw_mem(struct cnss_pci_data *pci_priv);
  208. int cnss_pci_alloc_qdss_mem(struct cnss_pci_data *pci_priv);
  209. void cnss_pci_free_qdss_mem(struct cnss_pci_data *pci_priv);
  210. int cnss_pci_load_m3(struct cnss_pci_data *pci_priv);
  211. void cnss_pci_free_blob_mem(struct cnss_pci_data *pci_priv);
  212. int cnss_pci_handle_dev_sol_irq(struct cnss_pci_data *pci_priv);
  213. int cnss_pci_start_mhi(struct cnss_pci_data *pci_priv);
  214. void cnss_pci_collect_dump_info(struct cnss_pci_data *pci_priv, bool in_panic);
  215. #ifdef CONFIG_CNSS2_SSR_DRIVER_DUMP
  216. void cnss_pci_collect_host_dump_info(struct cnss_pci_data *pci_priv);
  217. #else
  218. static inline
  219. void cnss_pci_collect_host_dump_info(struct cnss_pci_data *pci_priv)
  220. {
  221. }
  222. #endif
  223. void cnss_pci_device_crashed(struct cnss_pci_data *pci_priv);
  224. void cnss_pci_clear_dump_info(struct cnss_pci_data *pci_priv);
  225. u32 cnss_pci_get_wake_msi(struct cnss_pci_data *pci_priv);
  226. int cnss_pci_force_fw_assert_hdlr(struct cnss_pci_data *pci_priv);
  227. int cnss_pci_qmi_send_get(struct cnss_pci_data *pci_priv);
  228. int cnss_pci_qmi_send_put(struct cnss_pci_data *pci_priv);
  229. void cnss_pci_fw_boot_timeout_hdlr(struct cnss_pci_data *pci_priv);
  230. int cnss_pci_call_driver_probe(struct cnss_pci_data *pci_priv);
  231. int cnss_pci_call_driver_remove(struct cnss_pci_data *pci_priv);
  232. int cnss_pci_dev_powerup(struct cnss_pci_data *pci_priv);
  233. int cnss_pci_dev_shutdown(struct cnss_pci_data *pci_priv);
  234. int cnss_pci_dev_crash_shutdown(struct cnss_pci_data *pci_priv);
  235. int cnss_pci_dev_ramdump(struct cnss_pci_data *pci_priv);
  236. int cnss_pci_register_driver_hdlr(struct cnss_pci_data *pci_priv, void *data);
  237. int cnss_pci_unregister_driver_hdlr(struct cnss_pci_data *pci_priv);
  238. int cnss_pci_call_driver_modem_status(struct cnss_pci_data *pci_priv,
  239. int modem_current_status);
  240. void cnss_pci_pm_runtime_show_usage_count(struct cnss_pci_data *pci_priv);
  241. int cnss_pci_pm_request_resume(struct cnss_pci_data *pci_priv);
  242. int cnss_pci_pm_runtime_resume(struct cnss_pci_data *pci_priv);
  243. int cnss_pci_pm_runtime_get(struct cnss_pci_data *pci_priv,
  244. enum cnss_rtpm_id id);
  245. int cnss_pci_pm_runtime_get_sync(struct cnss_pci_data *pci_priv,
  246. enum cnss_rtpm_id id);
  247. void cnss_pci_pm_runtime_get_noresume(struct cnss_pci_data *pci_priv,
  248. enum cnss_rtpm_id id);
  249. int cnss_pci_pm_runtime_put_autosuspend(struct cnss_pci_data *pci_priv,
  250. enum cnss_rtpm_id id);
  251. void cnss_pci_pm_runtime_put_noidle(struct cnss_pci_data *pci_priv,
  252. enum cnss_rtpm_id id);
  253. void cnss_pci_pm_runtime_mark_last_busy(struct cnss_pci_data *pci_priv);
  254. int cnss_pci_update_status(struct cnss_pci_data *pci_priv,
  255. enum cnss_driver_status status);
  256. int cnss_pci_call_driver_uevent(struct cnss_pci_data *pci_priv,
  257. enum cnss_driver_status status, void *data);
  258. int cnss_pcie_is_device_down(struct cnss_pci_data *pci_priv);
  259. int cnss_pci_suspend_bus(struct cnss_pci_data *pci_priv);
  260. int cnss_pci_resume_bus(struct cnss_pci_data *pci_priv);
  261. int cnss_pci_debug_reg_read(struct cnss_pci_data *pci_priv, u32 offset,
  262. u32 *val, bool raw_access);
  263. int cnss_pci_debug_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  264. u32 val, bool raw_access);
  265. int cnss_pci_get_iova(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size);
  266. int cnss_pci_get_iova_ipa(struct cnss_pci_data *pci_priv, u64 *addr,
  267. u64 *size);
  268. bool cnss_pci_is_smmu_s1_enabled(struct cnss_pci_data *pci_priv);
  269. void cnss_pci_handle_linkdown(struct cnss_pci_data *pci_priv);
  270. int cnss_pci_update_time_sync_period(struct cnss_pci_data *pci_priv,
  271. unsigned int time_sync_period);
  272. int cnss_pci_set_therm_cdev_state(struct cnss_pci_data *pci_priv,
  273. unsigned long thermal_state,
  274. int tcdev_id);
  275. int cnss_pci_get_user_msi_assignment(struct cnss_pci_data *pci_priv,
  276. char *user_name,
  277. int *num_vectors,
  278. u32 *user_base_data,
  279. u32 *base_vector);
  280. void cnss_register_iommu_fault_handler_irq(struct cnss_pci_data *pci_priv);
  281. #endif /* _CNSS_PCI_H */