sde_crtc.c 233 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021 The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/sort.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/ktime.h>
  23. #include <drm/sde_drm.h>
  24. #include <drm/drm_mode.h>
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_probe_helper.h>
  27. #include <drm/drm_flip_work.h>
  28. #include <soc/qcom/of_common.h>
  29. #include <linux/version.h>
  30. #include <linux/soc/qcom/qcom_sync_file.h>
  31. #include <linux/file.h>
  32. #include "sde_kms.h"
  33. #include "sde_hw_lm.h"
  34. #include "sde_hw_ctl.h"
  35. #include "sde_hw_dspp.h"
  36. #include "sde_crtc.h"
  37. #include "sde_plane.h"
  38. #include "sde_hw_util.h"
  39. #include "sde_hw_catalog.h"
  40. #include "sde_color_processing.h"
  41. #include "sde_encoder.h"
  42. #include "sde_connector.h"
  43. #include "sde_vbif.h"
  44. #include "sde_power_handle.h"
  45. #include "sde_core_perf.h"
  46. #include "sde_trace.h"
  47. #include "msm_drv.h"
  48. #include "sde_vm.h"
  49. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  50. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  51. /* Max number of planes with hw fences within one commit */
  52. #define MAX_HW_FENCES SDE_MULTIRECT_PLANE_MAX
  53. /* Wait for at most 2 vsync for spec fence bind */
  54. #define SPEC_FENCE_TIMEOUT_MS 84
  55. struct sde_crtc_custom_events {
  56. u32 event;
  57. int (*func)(struct drm_crtc *crtc, bool en,
  58. struct sde_irq_callback *irq);
  59. };
  60. struct vblank_work {
  61. struct kthread_work work;
  62. int crtc_id;
  63. bool enable;
  64. struct msm_drm_private *priv;
  65. };
  66. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  67. bool en, struct sde_irq_callback *ad_irq);
  68. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  69. bool en, struct sde_irq_callback *idle_irq);
  70. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  71. bool en, struct sde_irq_callback *idle_irq);
  72. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  73. struct sde_irq_callback *noirq);
  74. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  75. bool en, struct sde_irq_callback *idle_irq);
  76. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  77. struct sde_crtc_state *cstate,
  78. void __user *usr_ptr);
  79. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  80. bool en, struct sde_irq_callback *irq);
  81. static int sde_crtc_opr_event_handler(struct drm_crtc *crtc_drm,
  82. bool en, struct sde_irq_callback *irq);
  83. static struct sde_crtc_custom_events custom_events[] = {
  84. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  85. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  86. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  87. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  88. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  89. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  90. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  91. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  92. {DRM_EVENT_MMRM_CB, sde_crtc_mmrm_interrupt_handler},
  93. {DRM_EVENT_VM_RELEASE, sde_crtc_vm_release_handler},
  94. {DRM_EVENT_FRAME_DATA, sde_crtc_frame_data_interrupt_handler},
  95. {DRM_EVENT_OPR_VALUE, sde_crtc_opr_event_handler},
  96. };
  97. /* default input fence timeout, in ms */
  98. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  99. /*
  100. * The default input fence timeout is 2 seconds while max allowed
  101. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  102. * tolerance limit.
  103. */
  104. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  105. /* layer mixer index on sde_crtc */
  106. #define LEFT_MIXER 0
  107. #define RIGHT_MIXER 1
  108. #define MISR_BUFF_SIZE 256
  109. /*
  110. * Time period for fps calculation in micro seconds.
  111. * Default value is set to 1 sec.
  112. */
  113. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  114. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  115. #define MAX_FRAME_COUNT 1000
  116. #define MILI_TO_MICRO 1000
  117. #define SKIP_STAGING_PIPE_ZPOS 255
  118. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  119. struct sde_mdss_cfg *catalog, struct sde_kms_info *info);
  120. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  121. struct drm_crtc_state *state);
  122. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  123. {
  124. struct msm_drm_private *priv;
  125. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  126. SDE_ERROR("invalid crtc\n");
  127. return NULL;
  128. }
  129. priv = crtc->dev->dev_private;
  130. if (!priv || !priv->kms) {
  131. SDE_ERROR("invalid kms\n");
  132. return NULL;
  133. }
  134. return to_sde_kms(priv->kms);
  135. }
  136. enum sde_wb_usage_type sde_crtc_get_wb_usage_type(struct drm_crtc *crtc)
  137. {
  138. struct drm_connector *conn;
  139. struct drm_connector_list_iter conn_iter;
  140. enum sde_wb_usage_type usage_type = 0;
  141. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  142. drm_for_each_connector_iter(conn, &conn_iter) {
  143. if (conn->state && (conn->state->crtc == crtc)
  144. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  145. usage_type = sde_connector_get_property(conn->state,
  146. CONNECTOR_PROP_WB_USAGE_TYPE);
  147. break;
  148. }
  149. }
  150. drm_connector_list_iter_end(&conn_iter);
  151. return usage_type;
  152. }
  153. static inline struct drm_connector_state *_sde_crtc_get_virt_conn_state(
  154. struct drm_crtc *crtc, struct drm_crtc_state *crtc_state)
  155. {
  156. struct drm_connector *conn;
  157. struct drm_connector_state *conn_state, *virt_conn_state = NULL;
  158. struct drm_connector_list_iter conn_iter;
  159. int i;
  160. if (crtc_state->state) {
  161. for_each_new_connector_in_state(crtc_state->state, conn, conn_state, i) {
  162. if (conn_state && (conn_state->crtc == crtc)
  163. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  164. virt_conn_state = conn_state;
  165. break;
  166. }
  167. }
  168. } else {
  169. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  170. drm_for_each_connector_iter(conn, &conn_iter) {
  171. if (conn->state && (conn->state->crtc == crtc)
  172. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  173. virt_conn_state = conn->state;
  174. break;
  175. }
  176. }
  177. drm_connector_list_iter_end(&conn_iter);
  178. }
  179. return virt_conn_state;
  180. }
  181. void sde_crtc_get_mixer_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  182. struct drm_display_mode *mode, u32 *width, u32 *height)
  183. {
  184. struct sde_crtc *sde_crtc;
  185. struct sde_crtc_state *cstate;
  186. struct drm_connector_state *virt_conn_state;
  187. struct sde_connector_state *virt_cstate;
  188. *width = 0;
  189. *height = 0;
  190. if (!crtc || !crtc_state || !mode)
  191. return;
  192. sde_crtc = to_sde_crtc(crtc);
  193. cstate = to_sde_crtc_state(crtc_state);
  194. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  195. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  196. if (cstate->num_ds_enabled) {
  197. *width = cstate->ds_cfg[0].lm_width;
  198. *height = cstate->ds_cfg[0].lm_height;
  199. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  200. *width = (virt_cstate->dnsc_blur_cfg[0].src_width
  201. * virt_cstate->dnsc_blur_count) / sde_crtc->num_mixers;
  202. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  203. } else {
  204. *width = mode->hdisplay / sde_crtc->num_mixers;
  205. *height = mode->vdisplay;
  206. }
  207. }
  208. void sde_crtc_get_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  209. struct drm_display_mode *mode, u32 *width, u32 *height)
  210. {
  211. struct sde_crtc *sde_crtc;
  212. struct sde_crtc_state *cstate;
  213. struct drm_connector_state *virt_conn_state;
  214. struct sde_connector_state *virt_cstate;
  215. *width = 0;
  216. *height = 0;
  217. if (!crtc || !crtc_state || !mode)
  218. return;
  219. sde_crtc = to_sde_crtc(crtc);
  220. cstate = to_sde_crtc_state(crtc_state);
  221. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  222. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  223. if (cstate->num_ds_enabled) {
  224. *width = cstate->ds_cfg[0].lm_width * cstate->num_ds_enabled;
  225. *height = cstate->ds_cfg[0].lm_height;
  226. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  227. *width = virt_cstate->dnsc_blur_cfg[0].src_width * virt_cstate->dnsc_blur_count;
  228. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  229. } else {
  230. *width = mode->hdisplay;
  231. *height = mode->vdisplay;
  232. }
  233. }
  234. /**
  235. * sde_crtc_calc_fps() - Calculates fps value.
  236. * @sde_crtc : CRTC structure
  237. *
  238. * This function is called at frame done. It counts the number
  239. * of frames done for every 1 sec. Stores the value in measured_fps.
  240. * measured_fps value is 10 times the calculated fps value.
  241. * For example, measured_fps= 594 for calculated fps of 59.4
  242. */
  243. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  244. {
  245. ktime_t current_time_us;
  246. u64 fps, diff_us;
  247. current_time_us = ktime_get();
  248. diff_us = (u64)ktime_us_delta(current_time_us,
  249. sde_crtc->fps_info.last_sampled_time_us);
  250. sde_crtc->fps_info.frame_count++;
  251. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  252. /* Multiplying with 10 to get fps in floating point */
  253. fps = ((u64)sde_crtc->fps_info.frame_count)
  254. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  255. do_div(fps, diff_us);
  256. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  257. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  258. sde_crtc->base.base.id, (unsigned int)fps/10,
  259. (unsigned int)fps%10);
  260. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  261. sde_crtc->fps_info.frame_count = 0;
  262. }
  263. if (!sde_crtc->fps_info.time_buf)
  264. return;
  265. /**
  266. * Array indexing is based on sliding window algorithm.
  267. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  268. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  269. * counter loops around and comes back to the first index to store
  270. * the next ktime.
  271. */
  272. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  273. ktime_get();
  274. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  275. }
  276. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  277. {
  278. if (!sde_crtc)
  279. return;
  280. }
  281. #if IS_ENABLED(CONFIG_DEBUG_FS)
  282. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  283. {
  284. struct sde_crtc *sde_crtc;
  285. u64 fps_int, fps_float;
  286. ktime_t current_time_us;
  287. u64 fps, diff_us;
  288. if (!s || !s->private) {
  289. SDE_ERROR("invalid input param(s)\n");
  290. return -EAGAIN;
  291. }
  292. sde_crtc = s->private;
  293. current_time_us = ktime_get();
  294. diff_us = (u64)ktime_us_delta(current_time_us,
  295. sde_crtc->fps_info.last_sampled_time_us);
  296. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  297. /* Multiplying with 10 to get fps in floating point */
  298. fps = ((u64)sde_crtc->fps_info.frame_count)
  299. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  300. do_div(fps, diff_us);
  301. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  302. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  303. sde_crtc->fps_info.frame_count = 0;
  304. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  305. sde_crtc->base.base.id, (unsigned int)fps/10,
  306. (unsigned int)fps%10);
  307. }
  308. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  309. fps_float = do_div(fps_int, 10);
  310. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  311. return 0;
  312. }
  313. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  314. {
  315. return single_open(file, _sde_debugfs_fps_status_show,
  316. inode->i_private);
  317. }
  318. #endif /* CONFIG_DEBUG_FS */
  319. static ssize_t fps_periodicity_ms_store(struct device *device,
  320. struct device_attribute *attr, const char *buf, size_t count)
  321. {
  322. struct drm_crtc *crtc;
  323. struct sde_crtc *sde_crtc;
  324. int res;
  325. /* Base of the input */
  326. int cnt = 10;
  327. if (!device || !buf) {
  328. SDE_ERROR("invalid input param(s)\n");
  329. return -EAGAIN;
  330. }
  331. crtc = dev_get_drvdata(device);
  332. if (!crtc)
  333. return -EINVAL;
  334. sde_crtc = to_sde_crtc(crtc);
  335. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  336. if (res < 0)
  337. return res;
  338. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  339. sde_crtc->fps_info.fps_periodic_duration =
  340. DEFAULT_FPS_PERIOD_1_SEC;
  341. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  342. MAX_FPS_PERIOD_5_SECONDS)
  343. sde_crtc->fps_info.fps_periodic_duration =
  344. MAX_FPS_PERIOD_5_SECONDS;
  345. else
  346. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  347. return count;
  348. }
  349. static ssize_t fps_periodicity_ms_show(struct device *device,
  350. struct device_attribute *attr, char *buf)
  351. {
  352. struct drm_crtc *crtc;
  353. struct sde_crtc *sde_crtc;
  354. if (!device || !buf) {
  355. SDE_ERROR("invalid input param(s)\n");
  356. return -EAGAIN;
  357. }
  358. crtc = dev_get_drvdata(device);
  359. if (!crtc)
  360. return -EINVAL;
  361. sde_crtc = to_sde_crtc(crtc);
  362. return scnprintf(buf, PAGE_SIZE, "%d\n",
  363. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  364. }
  365. static ssize_t measured_fps_show(struct device *device,
  366. struct device_attribute *attr, char *buf)
  367. {
  368. struct drm_crtc *crtc;
  369. struct sde_crtc *sde_crtc;
  370. uint64_t fps_int, fps_decimal;
  371. u64 fps = 0, frame_count = 0;
  372. ktime_t current_time;
  373. int i = 0, current_time_index;
  374. u64 diff_us;
  375. if (!device || !buf) {
  376. SDE_ERROR("invalid input param(s)\n");
  377. return -EAGAIN;
  378. }
  379. crtc = dev_get_drvdata(device);
  380. if (!crtc) {
  381. scnprintf(buf, PAGE_SIZE, "fps information not available");
  382. return -EINVAL;
  383. }
  384. sde_crtc = to_sde_crtc(crtc);
  385. if (!sde_crtc->fps_info.time_buf) {
  386. scnprintf(buf, PAGE_SIZE,
  387. "timebuf null - fps information not available");
  388. return -EINVAL;
  389. }
  390. /**
  391. * Whenever the time_index counter comes to zero upon decrementing,
  392. * it is set to the last index since it is the next index that we
  393. * should check for calculating the buftime.
  394. */
  395. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  396. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  397. current_time = ktime_get();
  398. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  399. u64 ptime = (u64)ktime_to_us(current_time);
  400. u64 buftime = (u64)ktime_to_us(
  401. sde_crtc->fps_info.time_buf[current_time_index]);
  402. diff_us = (u64)ktime_us_delta(current_time,
  403. sde_crtc->fps_info.time_buf[current_time_index]);
  404. if (ptime > buftime && diff_us >= (u64)
  405. sde_crtc->fps_info.fps_periodic_duration) {
  406. /* Multiplying with 10 to get fps in floating point */
  407. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  408. do_div(fps, diff_us);
  409. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  410. SDE_DEBUG("measured fps: %d\n",
  411. sde_crtc->fps_info.measured_fps);
  412. break;
  413. }
  414. current_time_index = (current_time_index == 0) ?
  415. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  416. SDE_DEBUG("current time index: %d\n", current_time_index);
  417. frame_count++;
  418. }
  419. if (i == MAX_FRAME_COUNT) {
  420. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  421. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  422. diff_us = (u64)ktime_us_delta(current_time,
  423. sde_crtc->fps_info.time_buf[current_time_index]);
  424. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  425. /* Multiplying with 10 to get fps in floating point */
  426. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  427. do_div(fps, diff_us);
  428. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  429. }
  430. }
  431. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  432. fps_decimal = do_div(fps_int, 10);
  433. return scnprintf(buf, PAGE_SIZE,
  434. "fps: %lld.%lld duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  435. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  436. }
  437. static ssize_t vsync_event_show(struct device *device,
  438. struct device_attribute *attr, char *buf)
  439. {
  440. struct drm_crtc *crtc;
  441. struct sde_crtc *sde_crtc;
  442. struct drm_encoder *encoder;
  443. int avr_status = -EPIPE;
  444. if (!device || !buf) {
  445. SDE_ERROR("invalid input param(s)\n");
  446. return -EAGAIN;
  447. }
  448. crtc = dev_get_drvdata(device);
  449. sde_crtc = to_sde_crtc(crtc);
  450. mutex_lock(&sde_crtc->crtc_lock);
  451. if (sde_crtc->enabled) {
  452. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  453. if (sde_encoder_in_clone_mode(encoder))
  454. continue;
  455. avr_status = sde_encoder_get_avr_status(encoder);
  456. break;
  457. }
  458. }
  459. mutex_unlock(&sde_crtc->crtc_lock);
  460. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\nAVR_STATUS=%d\n",
  461. ktime_to_ns(sde_crtc->vblank_last_cb_time), avr_status);
  462. }
  463. static ssize_t retire_frame_event_show(struct device *device,
  464. struct device_attribute *attr, char *buf)
  465. {
  466. struct drm_crtc *crtc;
  467. struct sde_crtc *sde_crtc;
  468. if (!device || !buf) {
  469. SDE_ERROR("invalid input param(s)\n");
  470. return -EAGAIN;
  471. }
  472. crtc = dev_get_drvdata(device);
  473. sde_crtc = to_sde_crtc(crtc);
  474. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  475. ktime_to_ns(sde_crtc->retire_frame_event_time));
  476. }
  477. static DEVICE_ATTR_RO(vsync_event);
  478. static DEVICE_ATTR_RO(measured_fps);
  479. static DEVICE_ATTR_RW(fps_periodicity_ms);
  480. static DEVICE_ATTR_RO(retire_frame_event);
  481. static struct attribute *sde_crtc_dev_attrs[] = {
  482. &dev_attr_vsync_event.attr,
  483. &dev_attr_measured_fps.attr,
  484. &dev_attr_fps_periodicity_ms.attr,
  485. &dev_attr_retire_frame_event.attr,
  486. NULL
  487. };
  488. static const struct attribute_group sde_crtc_attr_group = {
  489. .attrs = sde_crtc_dev_attrs,
  490. };
  491. static const struct attribute_group *sde_crtc_attr_groups[] = {
  492. &sde_crtc_attr_group,
  493. NULL,
  494. };
  495. static void sde_crtc_event_notify(struct drm_crtc *crtc, uint32_t type, void *payload, uint32_t len)
  496. {
  497. struct drm_event event;
  498. uint32_t *data = (uint32_t *)payload;
  499. if (!crtc) {
  500. SDE_ERROR("invalid crtc\n");
  501. return;
  502. }
  503. event.type = type;
  504. event.length = len;
  505. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event, (u8 *)payload);
  506. SDE_EVT32(DRMID(crtc), type, len, *data,
  507. ((uint64_t)payload) >> 32, ((uint64_t)payload) & 0xFFFFFFFF);
  508. SDE_DEBUG("crtc:%d event(%lu) ptr(%pK) value(%lu) notified\n",
  509. DRMID(crtc), type, payload, *data);
  510. }
  511. static void sde_crtc_destroy(struct drm_crtc *crtc)
  512. {
  513. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  514. SDE_DEBUG("\n");
  515. if (!crtc)
  516. return;
  517. if (sde_crtc->vsync_event_sf)
  518. sysfs_put(sde_crtc->vsync_event_sf);
  519. if (sde_crtc->retire_frame_event_sf)
  520. sysfs_put(sde_crtc->retire_frame_event_sf);
  521. if (sde_crtc->sysfs_dev)
  522. device_unregister(sde_crtc->sysfs_dev);
  523. if (sde_crtc->blob_info)
  524. drm_property_blob_put(sde_crtc->blob_info);
  525. msm_property_destroy(&sde_crtc->property_info);
  526. sde_cp_crtc_destroy_properties(crtc);
  527. sde_fence_deinit(sde_crtc->output_fence);
  528. _sde_crtc_deinit_events(sde_crtc);
  529. drm_crtc_cleanup(crtc);
  530. mutex_destroy(&sde_crtc->crtc_lock);
  531. kfree(sde_crtc);
  532. }
  533. struct sde_connector_state *_sde_crtc_get_sde_connector_state(struct drm_crtc *crtc,
  534. struct drm_atomic_state *state)
  535. {
  536. struct drm_connector *conn;
  537. struct drm_connector_state *conn_state;
  538. int i;
  539. for_each_new_connector_in_state(state, conn, conn_state, i) {
  540. if (!conn_state || conn_state->crtc != crtc)
  541. continue;
  542. return to_sde_connector_state(conn_state);
  543. }
  544. return NULL;
  545. }
  546. struct msm_display_mode *sde_crtc_get_msm_mode(struct drm_crtc_state *c_state)
  547. {
  548. struct drm_connector *connector;
  549. struct drm_encoder *encoder;
  550. struct sde_connector_state *conn_state;
  551. bool encoder_valid = false;
  552. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  553. c_state->encoder_mask) {
  554. if (!sde_encoder_in_clone_mode(encoder)) {
  555. encoder_valid = true;
  556. break;
  557. }
  558. }
  559. if (!encoder_valid)
  560. return NULL;
  561. connector = sde_encoder_get_connector(c_state->crtc->dev, encoder);
  562. if (!connector)
  563. return NULL;
  564. conn_state = to_sde_connector_state(connector->state);
  565. if (!conn_state)
  566. return NULL;
  567. return &conn_state->msm_mode;
  568. }
  569. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  570. const struct drm_display_mode *mode,
  571. struct drm_display_mode *adjusted_mode)
  572. {
  573. struct msm_display_mode *msm_mode;
  574. struct drm_crtc_state *c_state;
  575. struct drm_connector *connector;
  576. struct drm_encoder *encoder;
  577. struct drm_connector_state *new_conn_state;
  578. struct sde_connector_state *c_conn_state = NULL;
  579. bool encoder_valid = false;
  580. int i;
  581. SDE_DEBUG("\n");
  582. c_state = container_of(adjusted_mode, struct drm_crtc_state,
  583. adjusted_mode);
  584. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  585. c_state->encoder_mask) {
  586. if (!sde_crtc_state_in_clone_mode(encoder, c_state)) {
  587. encoder_valid = true;
  588. break;
  589. }
  590. }
  591. if (!encoder_valid) {
  592. SDE_ERROR("encoder not found\n");
  593. return true;
  594. }
  595. for_each_new_connector_in_state(c_state->state, connector,
  596. new_conn_state, i) {
  597. if (new_conn_state->best_encoder == encoder) {
  598. c_conn_state = to_sde_connector_state(new_conn_state);
  599. break;
  600. }
  601. }
  602. if (!c_conn_state) {
  603. SDE_ERROR("could not get connector state\n");
  604. return true;
  605. }
  606. msm_mode = &c_conn_state->msm_mode;
  607. if ((msm_is_mode_seamless(msm_mode) ||
  608. (msm_is_mode_seamless_vrr(msm_mode) ||
  609. msm_is_mode_seamless_dyn_clk(msm_mode))) &&
  610. (!crtc->enabled)) {
  611. SDE_ERROR("crtc state prevents seamless transition\n");
  612. return false;
  613. }
  614. return true;
  615. }
  616. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  617. struct sde_plane_state *pstate, struct sde_format *format)
  618. {
  619. uint32_t blend_op, fg_alpha, bg_alpha;
  620. uint32_t blend_type;
  621. struct sde_hw_mixer *lm = mixer->hw_lm;
  622. /* default to opaque blending */
  623. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  624. bg_alpha = 0xFF - fg_alpha;
  625. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  626. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  627. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  628. switch (blend_type) {
  629. case SDE_DRM_BLEND_OP_OPAQUE:
  630. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  631. SDE_BLEND_BG_ALPHA_BG_CONST;
  632. break;
  633. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  634. if (format->alpha_enable) {
  635. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  636. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  637. if (fg_alpha != 0xff) {
  638. bg_alpha = fg_alpha;
  639. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  640. SDE_BLEND_BG_INV_MOD_ALPHA;
  641. } else {
  642. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  643. }
  644. }
  645. break;
  646. case SDE_DRM_BLEND_OP_COVERAGE:
  647. if (format->alpha_enable) {
  648. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  649. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  650. if (fg_alpha != 0xff) {
  651. bg_alpha = fg_alpha;
  652. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  653. SDE_BLEND_BG_MOD_ALPHA |
  654. SDE_BLEND_BG_INV_MOD_ALPHA;
  655. } else {
  656. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  657. }
  658. }
  659. break;
  660. default:
  661. /* do nothing */
  662. break;
  663. }
  664. if (lm->ops.setup_blend_config)
  665. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha, bg_alpha, blend_op);
  666. SDE_DEBUG(
  667. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  668. (char *) &format->base.pixel_format,
  669. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  670. }
  671. static void _sde_crtc_calc_split_dim_layer_yh_param(struct drm_crtc *crtc, u16 *y, u16 *h)
  672. {
  673. u32 padding_y = 0, padding_start = 0, padding_height = 0;
  674. struct sde_crtc_state *cstate;
  675. cstate = to_sde_crtc_state(crtc->state);
  676. if (!cstate->line_insertion.panel_line_insertion_enable)
  677. return;
  678. sde_crtc_calc_vpadding_param(crtc->state, *y, *h, &padding_y,
  679. &padding_start, &padding_height);
  680. *y = padding_y;
  681. *h = padding_height;
  682. }
  683. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  684. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  685. struct sde_hw_dim_layer *dim_layer)
  686. {
  687. struct sde_crtc_state *cstate;
  688. struct sde_hw_mixer *lm;
  689. struct sde_hw_dim_layer split_dim_layer;
  690. int i;
  691. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  692. SDE_DEBUG("empty dim_layer\n");
  693. return;
  694. }
  695. cstate = to_sde_crtc_state(crtc->state);
  696. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  697. dim_layer->flags, dim_layer->stage);
  698. split_dim_layer.stage = dim_layer->stage;
  699. split_dim_layer.color_fill = dim_layer->color_fill;
  700. /*
  701. * traverse through the layer mixers attached to crtc and find the
  702. * intersecting dim layer rect in each LM and program accordingly.
  703. */
  704. for (i = 0; i < sde_crtc->num_mixers; i++) {
  705. split_dim_layer.flags = dim_layer->flags;
  706. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  707. &split_dim_layer.rect);
  708. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  709. /*
  710. * no extra programming required for non-intersecting
  711. * layer mixers with INCLUSIVE dim layer
  712. */
  713. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  714. continue;
  715. /*
  716. * program the other non-intersecting layer mixers with
  717. * INCLUSIVE dim layer of full size for uniformity
  718. * with EXCLUSIVE dim layer config.
  719. */
  720. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  721. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  722. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  723. sizeof(split_dim_layer.rect));
  724. } else {
  725. split_dim_layer.rect.x =
  726. split_dim_layer.rect.x -
  727. cstate->lm_roi[i].x;
  728. split_dim_layer.rect.y =
  729. split_dim_layer.rect.y -
  730. cstate->lm_roi[i].y;
  731. }
  732. /* update dim layer rect for panel stacking crtc */
  733. if (cstate->line_insertion.padding_height)
  734. _sde_crtc_calc_split_dim_layer_yh_param(crtc, &split_dim_layer.rect.y,
  735. &split_dim_layer.rect.h);
  736. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  737. cstate->lm_roi[i].x,
  738. cstate->lm_roi[i].y,
  739. cstate->lm_roi[i].w,
  740. cstate->lm_roi[i].h,
  741. dim_layer->rect.x,
  742. dim_layer->rect.y,
  743. dim_layer->rect.w,
  744. dim_layer->rect.h,
  745. split_dim_layer.rect.x,
  746. split_dim_layer.rect.y,
  747. split_dim_layer.rect.w,
  748. split_dim_layer.rect.h);
  749. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  750. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  751. split_dim_layer.rect.w, split_dim_layer.rect.h);
  752. lm = mixer[i].hw_lm;
  753. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  754. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  755. }
  756. }
  757. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  758. const struct sde_rect **crtc_roi)
  759. {
  760. struct sde_crtc_state *crtc_state;
  761. if (!state || !crtc_roi)
  762. return;
  763. crtc_state = to_sde_crtc_state(state);
  764. *crtc_roi = &crtc_state->crtc_roi;
  765. }
  766. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  767. {
  768. struct sde_crtc_state *cstate;
  769. struct sde_crtc *sde_crtc;
  770. if (!state || !state->crtc)
  771. return false;
  772. sde_crtc = to_sde_crtc(state->crtc);
  773. cstate = to_sde_crtc_state(state);
  774. return msm_property_is_dirty(&sde_crtc->property_info,
  775. &cstate->property_state, CRTC_PROP_ROI_V1);
  776. }
  777. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  778. void __user *usr_ptr)
  779. {
  780. struct drm_crtc *crtc;
  781. struct sde_crtc_state *cstate;
  782. struct sde_drm_roi_v1 roi_v1;
  783. int i;
  784. if (!state) {
  785. SDE_ERROR("invalid args\n");
  786. return -EINVAL;
  787. }
  788. cstate = to_sde_crtc_state(state);
  789. crtc = cstate->base.crtc;
  790. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  791. if (!usr_ptr) {
  792. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  793. return 0;
  794. }
  795. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  796. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  797. return -EINVAL;
  798. }
  799. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  800. if (roi_v1.num_rects == 0) {
  801. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  802. return 0;
  803. }
  804. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  805. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  806. roi_v1.num_rects);
  807. return -EINVAL;
  808. }
  809. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  810. for (i = 0; i < roi_v1.num_rects; ++i) {
  811. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  812. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  813. DRMID(crtc), i,
  814. cstate->user_roi_list.roi[i].x1,
  815. cstate->user_roi_list.roi[i].y1,
  816. cstate->user_roi_list.roi[i].x2,
  817. cstate->user_roi_list.roi[i].y2);
  818. SDE_EVT32_VERBOSE(DRMID(crtc),
  819. cstate->user_roi_list.roi[i].x1,
  820. cstate->user_roi_list.roi[i].y1,
  821. cstate->user_roi_list.roi[i].x2,
  822. cstate->user_roi_list.roi[i].y2);
  823. }
  824. return 0;
  825. }
  826. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  827. struct drm_crtc_state *state)
  828. {
  829. struct drm_connector *conn;
  830. struct drm_connector_state *conn_state;
  831. struct sde_crtc *sde_crtc;
  832. struct sde_crtc_state *crtc_state;
  833. struct sde_rect *crtc_roi;
  834. struct msm_mode_info mode_info;
  835. int i = 0, rc;
  836. bool is_crtc_roi_dirty, is_conn_roi_dirty;
  837. u32 crtc_width, crtc_height;
  838. struct drm_display_mode *adj_mode;
  839. if (!crtc || !state)
  840. return -EINVAL;
  841. sde_crtc = to_sde_crtc(crtc);
  842. crtc_state = to_sde_crtc_state(state);
  843. crtc_roi = &crtc_state->crtc_roi;
  844. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  845. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  846. struct sde_connector *sde_conn;
  847. struct sde_connector_state *sde_conn_state;
  848. struct sde_rect conn_roi;
  849. if (!conn_state || conn_state->crtc != crtc)
  850. continue;
  851. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  852. if (rc) {
  853. SDE_ERROR("failed to get mode info\n");
  854. return -EINVAL;
  855. }
  856. sde_conn = to_sde_connector(conn_state->connector);
  857. sde_conn_state = to_sde_connector_state(conn_state);
  858. is_conn_roi_dirty = msm_property_is_dirty(&sde_conn->property_info,
  859. &sde_conn_state->property_state,
  860. CONNECTOR_PROP_ROI_V1);
  861. /*
  862. * Check against CRTC ROI and Connector ROI not being updated together.
  863. * This restriction should be relaxed when Connector ROI scaling is
  864. * supported and while in clone mode.
  865. */
  866. if (!sde_crtc_state_in_clone_mode(sde_conn->encoder, state) &&
  867. is_conn_roi_dirty != is_crtc_roi_dirty) {
  868. SDE_ERROR("connector/crtc rois not updated together\n");
  869. return -EINVAL;
  870. }
  871. if (!mode_info.roi_caps.enabled)
  872. continue;
  873. /*
  874. * current driver only supports same connector and crtc size,
  875. * but if support for different sizes is added, driver needs
  876. * to check the connector roi here to make sure is full screen
  877. * for dsc 3d-mux topology that doesn't support partial update.
  878. */
  879. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  880. sizeof(crtc_state->user_roi_list))) {
  881. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  882. sde_crtc->name);
  883. return -EINVAL;
  884. }
  885. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  886. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  887. conn_roi.x, conn_roi.y,
  888. conn_roi.w, conn_roi.h);
  889. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  890. conn_roi.x, conn_roi.y,
  891. conn_roi.w, conn_roi.h);
  892. }
  893. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  894. /* clear the ROI to null if it matches full screen anyways */
  895. adj_mode = &state->adjusted_mode;
  896. sde_crtc_get_resolution(crtc, state, adj_mode, &crtc_width, &crtc_height);
  897. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  898. crtc_roi->w == crtc_width && crtc_roi->h == crtc_height)
  899. memset(crtc_roi, 0, sizeof(*crtc_roi));
  900. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  901. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  902. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  903. return 0;
  904. }
  905. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  906. struct drm_crtc_state *state)
  907. {
  908. struct sde_crtc *sde_crtc;
  909. struct sde_crtc_state *crtc_state;
  910. struct drm_connector *conn;
  911. struct drm_connector_state *conn_state;
  912. int i;
  913. if (!crtc || !state)
  914. return -EINVAL;
  915. sde_crtc = to_sde_crtc(crtc);
  916. crtc_state = to_sde_crtc_state(state);
  917. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  918. return 0;
  919. /* partial update active, check if autorefresh is also requested */
  920. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  921. uint64_t autorefresh;
  922. if (!conn_state || conn_state->crtc != crtc)
  923. continue;
  924. autorefresh = sde_connector_get_property(conn_state,
  925. CONNECTOR_PROP_AUTOREFRESH);
  926. if (autorefresh) {
  927. SDE_ERROR(
  928. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  929. sde_crtc->name, autorefresh);
  930. return -EINVAL;
  931. }
  932. }
  933. return 0;
  934. }
  935. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  936. struct drm_crtc_state *state, int lm_idx)
  937. {
  938. struct sde_kms *sde_kms;
  939. struct sde_crtc *sde_crtc;
  940. struct sde_crtc_state *crtc_state;
  941. const struct sde_rect *crtc_roi;
  942. const struct sde_rect *lm_bounds;
  943. struct sde_rect *lm_roi;
  944. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  945. return -EINVAL;
  946. sde_kms = _sde_crtc_get_kms(crtc);
  947. if (!sde_kms || !sde_kms->catalog) {
  948. SDE_ERROR("invalid parameters\n");
  949. return -EINVAL;
  950. }
  951. sde_crtc = to_sde_crtc(crtc);
  952. crtc_state = to_sde_crtc_state(state);
  953. crtc_roi = &crtc_state->crtc_roi;
  954. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  955. lm_roi = &crtc_state->lm_roi[lm_idx];
  956. if (sde_kms_rect_is_null(crtc_roi))
  957. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  958. else
  959. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  960. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  961. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  962. /*
  963. * partial update is not supported with 3dmux dsc or dest scaler.
  964. * hence, crtc roi must match the mixer dimensions.
  965. */
  966. if (crtc_state->num_ds_enabled ||
  967. sde_rm_topology_is_group(&sde_kms->rm, state,
  968. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  969. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  970. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  971. return -EINVAL;
  972. }
  973. }
  974. /* if any dimension is zero, clear all dimensions for clarity */
  975. if (sde_kms_rect_is_null(lm_roi))
  976. memset(lm_roi, 0, sizeof(*lm_roi));
  977. return 0;
  978. }
  979. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  980. struct drm_crtc_state *state)
  981. {
  982. struct sde_crtc *sde_crtc;
  983. struct sde_crtc_state *crtc_state;
  984. u32 disp_bitmask = 0;
  985. int i;
  986. if (!crtc || !state) {
  987. pr_err("Invalid crtc or state\n");
  988. return 0;
  989. }
  990. sde_crtc = to_sde_crtc(crtc);
  991. crtc_state = to_sde_crtc_state(state);
  992. /* pingpong split: one ROI, one LM, two physical displays */
  993. if (crtc_state->is_ppsplit) {
  994. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  995. struct sde_rect *roi = &crtc_state->lm_roi[0];
  996. if (sde_kms_rect_is_null(roi))
  997. disp_bitmask = 0;
  998. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  999. disp_bitmask = BIT(0); /* left only */
  1000. else if (roi->x >= lm_split_width)
  1001. disp_bitmask = BIT(1); /* right only */
  1002. else
  1003. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  1004. } else if (sde_crtc->mixers_swapped) {
  1005. disp_bitmask = BIT(0);
  1006. } else {
  1007. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1008. if (!sde_kms_rect_is_null(
  1009. &crtc_state->lm_roi[i]))
  1010. disp_bitmask |= BIT(i);
  1011. }
  1012. }
  1013. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  1014. return disp_bitmask;
  1015. }
  1016. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  1017. struct drm_crtc_state *state)
  1018. {
  1019. struct sde_crtc *sde_crtc;
  1020. struct sde_crtc_state *crtc_state;
  1021. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  1022. if (!crtc || !state)
  1023. return -EINVAL;
  1024. sde_crtc = to_sde_crtc(crtc);
  1025. crtc_state = to_sde_crtc_state(state);
  1026. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1027. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  1028. sde_crtc->name, sde_crtc->num_mixers);
  1029. return -EINVAL;
  1030. }
  1031. /*
  1032. * If using pingpong split: one ROI, one LM, two physical displays
  1033. * then the ROI must be centered on the panel split boundary and
  1034. * be of equal width across the split.
  1035. */
  1036. if (crtc_state->is_ppsplit) {
  1037. u16 panel_split_width;
  1038. u32 display_mask;
  1039. roi[0] = &crtc_state->lm_roi[0];
  1040. if (sde_kms_rect_is_null(roi[0]))
  1041. return 0;
  1042. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  1043. if (display_mask != (BIT(0) | BIT(1)))
  1044. return 0;
  1045. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  1046. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  1047. SDE_ERROR("%s: roi x %d w %d split %d\n",
  1048. sde_crtc->name, roi[0]->x, roi[0]->w,
  1049. panel_split_width);
  1050. return -EINVAL;
  1051. }
  1052. return 0;
  1053. }
  1054. /*
  1055. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  1056. * LMs and be of equal width.
  1057. */
  1058. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  1059. return 0;
  1060. roi[0] = &crtc_state->lm_roi[0];
  1061. roi[1] = &crtc_state->lm_roi[1];
  1062. /* if one of the roi is null it's a left/right-only update */
  1063. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  1064. return 0;
  1065. /* check lm rois are equal width & first roi ends at 2nd roi */
  1066. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  1067. SDE_ERROR(
  1068. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  1069. sde_crtc->name, roi[0]->x, roi[0]->w,
  1070. roi[1]->x, roi[1]->w);
  1071. return -EINVAL;
  1072. }
  1073. return 0;
  1074. }
  1075. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  1076. struct drm_crtc_state *state)
  1077. {
  1078. struct sde_crtc *sde_crtc;
  1079. struct sde_crtc_state *crtc_state;
  1080. const struct sde_rect *crtc_roi;
  1081. const struct drm_plane_state *pstate;
  1082. struct drm_plane *plane;
  1083. if (!crtc || !state)
  1084. return -EINVAL;
  1085. /*
  1086. * Reject commit if a Plane CRTC destination coordinates fall outside
  1087. * the partial CRTC ROI. LM output is determined via connector ROIs,
  1088. * if they are specified, not Plane CRTC ROIs.
  1089. */
  1090. sde_crtc = to_sde_crtc(crtc);
  1091. crtc_state = to_sde_crtc_state(state);
  1092. crtc_roi = &crtc_state->crtc_roi;
  1093. if (sde_kms_rect_is_null(crtc_roi))
  1094. return 0;
  1095. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1096. struct sde_rect plane_roi, intersection;
  1097. if (IS_ERR_OR_NULL(pstate)) {
  1098. int rc = PTR_ERR(pstate);
  1099. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  1100. sde_crtc->name, plane->base.id, rc);
  1101. return rc;
  1102. }
  1103. plane_roi.x = pstate->crtc_x;
  1104. plane_roi.y = pstate->crtc_y;
  1105. plane_roi.w = pstate->crtc_w;
  1106. plane_roi.h = pstate->crtc_h;
  1107. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  1108. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  1109. SDE_ERROR(
  1110. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  1111. sde_crtc->name, plane->base.id,
  1112. plane_roi.x, plane_roi.y,
  1113. plane_roi.w, plane_roi.h,
  1114. crtc_roi->x, crtc_roi->y,
  1115. crtc_roi->w, crtc_roi->h);
  1116. return -E2BIG;
  1117. }
  1118. }
  1119. return 0;
  1120. }
  1121. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  1122. struct drm_crtc_state *state)
  1123. {
  1124. struct sde_crtc *sde_crtc;
  1125. struct sde_crtc_state *sde_crtc_state;
  1126. struct msm_mode_info *mode_info;
  1127. u32 crtc_width, crtc_height, mixer_width, mixer_height;
  1128. struct drm_display_mode *adj_mode;
  1129. int rc = 0, lm_idx, i;
  1130. struct drm_connector *conn;
  1131. struct drm_connector_state *conn_state;
  1132. if (!crtc || !state)
  1133. return -EINVAL;
  1134. mode_info = kzalloc(sizeof(struct msm_mode_info), GFP_KERNEL);
  1135. if (!mode_info)
  1136. return -ENOMEM;
  1137. sde_crtc = to_sde_crtc(crtc);
  1138. sde_crtc_state = to_sde_crtc_state(state);
  1139. adj_mode = &state->adjusted_mode;
  1140. sde_crtc_get_resolution(crtc, state, adj_mode, &crtc_width, &crtc_height);
  1141. sde_crtc_get_mixer_resolution(crtc, state, adj_mode, &mixer_width, &mixer_height);
  1142. /* check cumulative mixer w/h is equal full crtc w/h */
  1143. if (sde_crtc->num_mixers && (((mixer_width * sde_crtc->num_mixers) != crtc_width)
  1144. || (mixer_height != crtc_height))) {
  1145. SDE_ERROR("%s: invalid w/h crtc:%d,%d, mixer:%d,%d, num_mixers:%d\n",
  1146. sde_crtc->name, crtc_width, crtc_height, mixer_width, mixer_height,
  1147. sde_crtc->num_mixers);
  1148. rc = -EINVAL;
  1149. goto end;
  1150. } else if (state->state) {
  1151. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  1152. if (conn_state && (conn_state->crtc == crtc)
  1153. && ((sde_connector_is_dualpipe_3d_merge_enabled(conn_state)
  1154. && (crtc_width % 4))
  1155. || (sde_connector_is_quadpipe_3d_merge_enabled(conn_state)
  1156. && (crtc_width % 8)))) {
  1157. SDE_ERROR(
  1158. "%s: invalid 3d-merge_w - mixer_w:%d, crtc_w:%d, num_mixers:%d\n",
  1159. sde_crtc->name, mixer_width,
  1160. crtc_width, sde_crtc->num_mixers);
  1161. return -EINVAL;
  1162. }
  1163. }
  1164. }
  1165. /*
  1166. * check connector array cached at modeset time since incoming atomic
  1167. * state may not include any connectors if they aren't modified
  1168. */
  1169. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  1170. struct drm_connector *conn = sde_crtc_state->connectors[i];
  1171. if (!conn || !conn->state)
  1172. continue;
  1173. rc = sde_connector_state_get_mode_info(conn->state, mode_info);
  1174. if (rc) {
  1175. SDE_ERROR("failed to get mode info\n");
  1176. rc = -EINVAL;
  1177. goto end;
  1178. }
  1179. if (sde_connector_is_3d_merge_enabled(conn->state) && (mixer_width % 2)) {
  1180. SDE_ERROR(
  1181. "%s: invalid width w/ 3d-merge - mixer_w:%d, crtc_w:%d, num_mixers:%d\n",
  1182. sde_crtc->name, crtc_width, mixer_width, sde_crtc->num_mixers);
  1183. rc = -EINVAL;
  1184. goto end;
  1185. }
  1186. if (!mode_info->roi_caps.enabled)
  1187. continue;
  1188. if (sde_crtc_state->user_roi_list.num_rects >
  1189. mode_info->roi_caps.num_roi) {
  1190. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  1191. sde_crtc_state->user_roi_list.num_rects,
  1192. mode_info->roi_caps.num_roi);
  1193. rc = -E2BIG;
  1194. goto end;
  1195. }
  1196. rc = _sde_crtc_set_crtc_roi(crtc, state);
  1197. if (rc)
  1198. goto end;
  1199. rc = _sde_crtc_check_autorefresh(crtc, state);
  1200. if (rc)
  1201. goto end;
  1202. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1203. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  1204. if (rc)
  1205. goto end;
  1206. }
  1207. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  1208. if (rc)
  1209. goto end;
  1210. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  1211. if (rc)
  1212. goto end;
  1213. }
  1214. end:
  1215. kfree(mode_info);
  1216. return rc;
  1217. }
  1218. static u32 _sde_crtc_calc_gcd(u32 a, u32 b)
  1219. {
  1220. if (b == 0)
  1221. return a;
  1222. return _sde_crtc_calc_gcd(b, a % b);
  1223. }
  1224. static int _sde_crtc_check_panel_stacking(struct drm_crtc *crtc, struct drm_crtc_state *state)
  1225. {
  1226. struct sde_kms *kms;
  1227. struct sde_crtc *sde_crtc;
  1228. struct sde_crtc_state *sde_crtc_state;
  1229. struct drm_connector *conn;
  1230. struct msm_mode_info mode_info;
  1231. struct drm_display_mode *adj_mode = &state->adjusted_mode;
  1232. struct msm_sub_mode sub_mode;
  1233. u32 gcd = 0, num_of_active_lines = 0, num_of_dummy_lines = 0;
  1234. int rc;
  1235. struct drm_encoder *encoder;
  1236. const u32 max_encoder_cnt = 1;
  1237. u32 encoder_cnt = 0;
  1238. kms = _sde_crtc_get_kms(crtc);
  1239. if (!kms || !kms->catalog) {
  1240. SDE_ERROR("invalid kms\n");
  1241. return -EINVAL;
  1242. }
  1243. sde_crtc = to_sde_crtc(crtc);
  1244. sde_crtc_state = to_sde_crtc_state(state);
  1245. /* panel stacking only support single connector */
  1246. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask)
  1247. encoder_cnt++;
  1248. if (!kms->catalog->has_line_insertion || !state->mode_changed ||
  1249. encoder_cnt > max_encoder_cnt) {
  1250. SDE_DEBUG("no line insertion support mode change %d enc cnt %d\n",
  1251. state->mode_changed, encoder_cnt);
  1252. sde_crtc_state->line_insertion.padding_height = 0;
  1253. return 0;
  1254. }
  1255. conn = sde_crtc_state->connectors[0];
  1256. rc = sde_connector_get_mode_info(conn, adj_mode, &sub_mode, &mode_info);
  1257. if (rc) {
  1258. SDE_ERROR("failed to get mode info %d\n", rc);
  1259. return -EINVAL;
  1260. }
  1261. if (!mode_info.vpadding) {
  1262. sde_crtc_state->line_insertion.padding_height = 0;
  1263. return 0;
  1264. }
  1265. if (mode_info.vpadding < state->mode.vdisplay) {
  1266. SDE_ERROR("padding height %d is less than vdisplay %d\n",
  1267. mode_info.vpadding, state->mode.vdisplay);
  1268. return -EINVAL;
  1269. } else if (mode_info.vpadding == state->mode.vdisplay) {
  1270. SDE_DEBUG("padding height %d is equal to the vdisplay %d\n",
  1271. mode_info.vpadding, state->mode.vdisplay);
  1272. sde_crtc_state->line_insertion.padding_height = 0;
  1273. return 0;
  1274. } else if (mode_info.vpadding == sde_crtc_state->line_insertion.padding_height) {
  1275. return 0; /* skip calculation if already cached */
  1276. }
  1277. gcd = _sde_crtc_calc_gcd(mode_info.vpadding, state->mode.vdisplay);
  1278. if (!gcd) {
  1279. SDE_ERROR("zero gcd found for padding height %d %d\n",
  1280. mode_info.vpadding, state->mode.vdisplay);
  1281. return -EINVAL;
  1282. }
  1283. num_of_active_lines = state->mode.vdisplay;
  1284. do_div(num_of_active_lines, gcd);
  1285. num_of_dummy_lines = mode_info.vpadding;
  1286. do_div(num_of_dummy_lines, gcd);
  1287. num_of_dummy_lines = num_of_dummy_lines - num_of_active_lines;
  1288. if (num_of_active_lines > MAX_VPADDING_RATIO_M ||
  1289. num_of_dummy_lines > MAX_VPADDING_RATIO_N) {
  1290. SDE_ERROR("unsupported panel stacking pattern %d:%d", num_of_active_lines,
  1291. num_of_dummy_lines);
  1292. return -EINVAL;
  1293. }
  1294. sde_crtc_state->line_insertion.padding_active = num_of_active_lines;
  1295. sde_crtc_state->line_insertion.padding_dummy = num_of_dummy_lines;
  1296. sde_crtc_state->line_insertion.padding_height = mode_info.vpadding;
  1297. return 0;
  1298. }
  1299. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  1300. {
  1301. struct sde_crtc *sde_crtc;
  1302. struct sde_crtc_state *cstate;
  1303. const struct sde_rect *lm_roi;
  1304. struct sde_hw_mixer *hw_lm;
  1305. bool right_mixer = false;
  1306. bool lm_updated = false;
  1307. int lm_idx;
  1308. if (!crtc)
  1309. return;
  1310. sde_crtc = to_sde_crtc(crtc);
  1311. cstate = to_sde_crtc_state(crtc->state);
  1312. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1313. struct sde_hw_mixer_cfg cfg;
  1314. lm_roi = &cstate->lm_roi[lm_idx];
  1315. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1316. if (!sde_crtc->mixers_swapped)
  1317. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  1318. if (lm_roi->w != hw_lm->cfg.out_width ||
  1319. lm_roi->h != hw_lm->cfg.out_height ||
  1320. right_mixer != hw_lm->cfg.right_mixer) {
  1321. hw_lm->cfg.out_width = lm_roi->w;
  1322. hw_lm->cfg.out_height = lm_roi->h;
  1323. hw_lm->cfg.right_mixer = right_mixer;
  1324. cfg.out_width = lm_roi->w;
  1325. cfg.out_height = lm_roi->h;
  1326. cfg.right_mixer = right_mixer;
  1327. cfg.flags = 0;
  1328. if (hw_lm->ops.setup_mixer_out)
  1329. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  1330. lm_updated = true;
  1331. }
  1332. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  1333. lm_roi->h, right_mixer, lm_updated);
  1334. }
  1335. if (lm_updated)
  1336. sde_cp_crtc_res_change(crtc);
  1337. }
  1338. struct plane_state {
  1339. struct sde_plane_state *sde_pstate;
  1340. const struct drm_plane_state *drm_pstate;
  1341. int stage;
  1342. u32 pipe_id;
  1343. };
  1344. static int pstate_cmp(const void *a, const void *b)
  1345. {
  1346. struct plane_state *pa = (struct plane_state *)a;
  1347. struct plane_state *pb = (struct plane_state *)b;
  1348. int rc = 0;
  1349. int pa_zpos, pb_zpos;
  1350. enum sde_layout pa_layout, pb_layout;
  1351. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  1352. return rc;
  1353. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  1354. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  1355. pa_layout = pa->sde_pstate->layout;
  1356. pb_layout = pb->sde_pstate->layout;
  1357. if (pa_zpos != pb_zpos)
  1358. rc = pa_zpos - pb_zpos;
  1359. else if (pa_layout != pb_layout)
  1360. rc = pa_layout - pb_layout;
  1361. else
  1362. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  1363. return rc;
  1364. }
  1365. /*
  1366. * validate and set source split:
  1367. * use pstates sorted by stage to check planes on same stage
  1368. * we assume that all pipes are in source split so its valid to compare
  1369. * without taking into account left/right mixer placement
  1370. */
  1371. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  1372. struct plane_state *pstates, int cnt)
  1373. {
  1374. struct plane_state *prv_pstate, *cur_pstate;
  1375. enum sde_layout prev_layout, cur_layout;
  1376. struct sde_rect left_rect, right_rect;
  1377. struct sde_kms *sde_kms;
  1378. int32_t left_pid, right_pid;
  1379. int32_t stage;
  1380. int i, rc = 0;
  1381. sde_kms = _sde_crtc_get_kms(crtc);
  1382. if (!sde_kms || !sde_kms->catalog) {
  1383. SDE_ERROR("invalid parameters\n");
  1384. return -EINVAL;
  1385. }
  1386. for (i = 1; i < cnt; i++) {
  1387. prv_pstate = &pstates[i - 1];
  1388. cur_pstate = &pstates[i];
  1389. prev_layout = prv_pstate->sde_pstate->layout;
  1390. cur_layout = cur_pstate->sde_pstate->layout;
  1391. if (prv_pstate->stage != cur_pstate->stage ||
  1392. prev_layout != cur_layout)
  1393. continue;
  1394. stage = cur_pstate->stage;
  1395. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1396. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1397. prv_pstate->drm_pstate->crtc_y,
  1398. prv_pstate->drm_pstate->crtc_w,
  1399. prv_pstate->drm_pstate->crtc_h, false);
  1400. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1401. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1402. cur_pstate->drm_pstate->crtc_y,
  1403. cur_pstate->drm_pstate->crtc_w,
  1404. cur_pstate->drm_pstate->crtc_h, false);
  1405. if (right_rect.x < left_rect.x) {
  1406. swap(left_pid, right_pid);
  1407. swap(left_rect, right_rect);
  1408. swap(prv_pstate, cur_pstate);
  1409. }
  1410. /*
  1411. * - planes are enumerated in pipe-priority order such that
  1412. * planes with lower drm_id must be left-most in a shared
  1413. * blend-stage when using source split.
  1414. * - planes in source split must be contiguous in width
  1415. * - planes in source split must have same dest yoff and height
  1416. */
  1417. if ((right_pid < left_pid) &&
  1418. !sde_kms->catalog->pipe_order_type) {
  1419. SDE_ERROR(
  1420. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1421. stage, left_pid, right_pid);
  1422. return -EINVAL;
  1423. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1424. SDE_ERROR(
  1425. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1426. stage, left_rect.x, left_rect.w,
  1427. right_rect.x, right_rect.w);
  1428. return -EINVAL;
  1429. } else if ((left_rect.y != right_rect.y) ||
  1430. (left_rect.h != right_rect.h)) {
  1431. SDE_ERROR(
  1432. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1433. stage, left_rect.y, left_rect.h,
  1434. right_rect.y, right_rect.h);
  1435. return -EINVAL;
  1436. }
  1437. }
  1438. return rc;
  1439. }
  1440. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1441. struct plane_state *pstates, int cnt)
  1442. {
  1443. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1444. enum sde_layout prev_layout, cur_layout;
  1445. struct sde_kms *sde_kms;
  1446. struct sde_rect left_rect, right_rect;
  1447. int32_t left_pid, right_pid;
  1448. int32_t stage;
  1449. int i;
  1450. sde_kms = _sde_crtc_get_kms(crtc);
  1451. if (!sde_kms || !sde_kms->catalog) {
  1452. SDE_ERROR("invalid parameters\n");
  1453. return;
  1454. }
  1455. if (!sde_kms->catalog->pipe_order_type)
  1456. return;
  1457. for (i = 0; i < cnt; i++) {
  1458. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1459. cur_pstate = &pstates[i];
  1460. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1461. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1462. SDE_LAYOUT_NONE;
  1463. cur_layout = cur_pstate->sde_pstate->layout;
  1464. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1465. || (prev_layout != cur_layout)) {
  1466. /*
  1467. * reset if prv or nxt pipes are not in the same stage
  1468. * as the cur pipe
  1469. */
  1470. if ((!nxt_pstate)
  1471. || (nxt_pstate->stage != cur_pstate->stage)
  1472. || (nxt_pstate->sde_pstate->layout !=
  1473. cur_pstate->sde_pstate->layout))
  1474. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1475. continue;
  1476. }
  1477. stage = cur_pstate->stage;
  1478. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1479. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1480. prv_pstate->drm_pstate->crtc_y,
  1481. prv_pstate->drm_pstate->crtc_w,
  1482. prv_pstate->drm_pstate->crtc_h, false);
  1483. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1484. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1485. cur_pstate->drm_pstate->crtc_y,
  1486. cur_pstate->drm_pstate->crtc_w,
  1487. cur_pstate->drm_pstate->crtc_h, false);
  1488. if (right_rect.x < left_rect.x) {
  1489. swap(left_pid, right_pid);
  1490. swap(left_rect, right_rect);
  1491. swap(prv_pstate, cur_pstate);
  1492. }
  1493. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1494. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1495. }
  1496. for (i = 0; i < cnt; i++) {
  1497. cur_pstate = &pstates[i];
  1498. sde_plane_setup_src_split_order(
  1499. cur_pstate->drm_pstate->plane,
  1500. cur_pstate->sde_pstate->multirect_index,
  1501. cur_pstate->sde_pstate->pipe_order_flags);
  1502. }
  1503. }
  1504. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1505. int num_mixers, struct plane_state *pstates, int cnt)
  1506. {
  1507. int i, lm_idx;
  1508. struct sde_format *format;
  1509. bool blend_stage[SDE_STAGE_MAX] = { false };
  1510. u32 blend_type;
  1511. for (i = cnt - 1; i >= 0; i--) {
  1512. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1513. PLANE_PROP_BLEND_OP);
  1514. /* stage has already been programmed or BLEND_OP_SKIP type */
  1515. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1516. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1517. continue;
  1518. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1519. format = to_sde_format(msm_framebuffer_format(
  1520. pstates[i].sde_pstate->base.fb));
  1521. if (!format) {
  1522. SDE_ERROR("invalid format\n");
  1523. return;
  1524. }
  1525. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1526. pstates[i].sde_pstate, format);
  1527. blend_stage[pstates[i].sde_pstate->stage] = true;
  1528. }
  1529. }
  1530. }
  1531. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1532. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1533. struct sde_crtc_mixer *mixer)
  1534. {
  1535. struct drm_plane *plane;
  1536. struct drm_framebuffer *fb;
  1537. struct drm_plane_state *state;
  1538. struct sde_crtc_state *cstate;
  1539. struct sde_plane_state *pstate = NULL;
  1540. struct plane_state *pstates = NULL;
  1541. struct sde_format *format;
  1542. struct sde_hw_ctl *ctl;
  1543. struct sde_hw_mixer *lm;
  1544. struct sde_hw_stage_cfg *stage_cfg;
  1545. struct sde_rect plane_crtc_roi;
  1546. uint32_t stage_idx, lm_idx, layout_idx;
  1547. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1548. int i, mode, cnt = 0;
  1549. bool bg_alpha_enable = false;
  1550. u32 blend_type;
  1551. struct sde_cp_crtc_skip_blend_plane skip_blend_plane;
  1552. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1553. if (!sde_crtc || !crtc->state || !mixer) {
  1554. SDE_ERROR("invalid sde_crtc or mixer\n");
  1555. return;
  1556. }
  1557. ctl = mixer->hw_ctl;
  1558. lm = mixer->hw_lm;
  1559. cstate = to_sde_crtc_state(crtc->state);
  1560. pstates = kcalloc(SDE_PSTATES_MAX,
  1561. sizeof(struct plane_state), GFP_KERNEL);
  1562. if (!pstates)
  1563. return;
  1564. memset(fetch_active, 0, sizeof(fetch_active));
  1565. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1566. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1567. state = plane->state;
  1568. if (!state)
  1569. continue;
  1570. plane_crtc_roi.x = state->crtc_x;
  1571. plane_crtc_roi.y = state->crtc_y;
  1572. plane_crtc_roi.w = state->crtc_w;
  1573. plane_crtc_roi.h = state->crtc_h;
  1574. pstate = to_sde_plane_state(state);
  1575. fb = state->fb;
  1576. mode = sde_plane_get_property(pstate,
  1577. PLANE_PROP_FB_TRANSLATION_MODE);
  1578. set_bit(sde_plane_pipe(plane), fetch_active);
  1579. sde_plane_ctl_flush(plane, ctl, true);
  1580. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1581. crtc->base.id,
  1582. pstate->stage,
  1583. plane->base.id,
  1584. sde_plane_pipe(plane) - SSPP_VIG0,
  1585. state->fb ? state->fb->base.id : -1);
  1586. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1587. if (!format) {
  1588. SDE_ERROR("invalid format\n");
  1589. goto end;
  1590. }
  1591. blend_type = sde_plane_get_property(pstate,
  1592. PLANE_PROP_BLEND_OP);
  1593. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  1594. skip_blend_plane.valid_plane = true;
  1595. skip_blend_plane.plane = sde_plane_pipe(plane);
  1596. skip_blend_plane.height = plane_crtc_roi.h;
  1597. skip_blend_plane.width = plane_crtc_roi.w;
  1598. sde_cp_set_skip_blend_plane_info(crtc, &skip_blend_plane);
  1599. }
  1600. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1601. if (pstate->stage == SDE_STAGE_BASE &&
  1602. format->alpha_enable)
  1603. bg_alpha_enable = true;
  1604. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1605. state->fb ? state->fb->base.id : -1,
  1606. state->src_x >> 16, state->src_y >> 16,
  1607. state->src_w >> 16, state->src_h >> 16,
  1608. state->crtc_x, state->crtc_y,
  1609. state->crtc_w, state->crtc_h,
  1610. pstate->rotation, mode);
  1611. /*
  1612. * none or left layout will program to layer mixer
  1613. * group 0, right layout will program to layer mixer
  1614. * group 1.
  1615. */
  1616. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1617. layout_idx = 0;
  1618. else
  1619. layout_idx = 1;
  1620. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1621. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1622. stage_cfg->stage[pstate->stage][stage_idx] =
  1623. sde_plane_pipe(plane);
  1624. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1625. pstate->multirect_index;
  1626. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1627. sde_plane_pipe(plane) - SSPP_VIG0,
  1628. pstate->stage,
  1629. pstate->multirect_index,
  1630. pstate->multirect_mode,
  1631. format->base.pixel_format,
  1632. fb ? fb->modifier : 0,
  1633. layout_idx);
  1634. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1635. lm_idx++) {
  1636. if (bg_alpha_enable && !format->alpha_enable)
  1637. mixer[lm_idx].mixer_op_mode = 0;
  1638. else
  1639. mixer[lm_idx].mixer_op_mode |=
  1640. 1 << pstate->stage;
  1641. }
  1642. }
  1643. if (cnt >= SDE_PSTATES_MAX)
  1644. continue;
  1645. pstates[cnt].sde_pstate = pstate;
  1646. pstates[cnt].drm_pstate = state;
  1647. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1648. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1649. else
  1650. pstates[cnt].stage = sde_plane_get_property(
  1651. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1652. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1653. cnt++;
  1654. }
  1655. /* blend config update */
  1656. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1657. pstates, cnt);
  1658. if (ctl->ops.set_active_pipes)
  1659. ctl->ops.set_active_pipes(ctl, fetch_active);
  1660. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1661. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1662. if (lm && lm->ops.setup_dim_layer) {
  1663. cstate = to_sde_crtc_state(crtc->state);
  1664. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1665. for (i = 0; i < cstate->num_dim_layers; i++)
  1666. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1667. mixer, &cstate->dim_layer[i]);
  1668. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1669. }
  1670. }
  1671. end:
  1672. kfree(pstates);
  1673. }
  1674. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1675. struct drm_crtc *crtc)
  1676. {
  1677. struct sde_crtc *sde_crtc;
  1678. struct sde_crtc_state *cstate;
  1679. struct drm_encoder *drm_enc;
  1680. bool is_right_only;
  1681. bool encoder_in_dsc_merge = false;
  1682. if (!crtc || !crtc->state)
  1683. return;
  1684. sde_crtc = to_sde_crtc(crtc);
  1685. cstate = to_sde_crtc_state(crtc->state);
  1686. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1687. return;
  1688. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1689. crtc->state->encoder_mask) {
  1690. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1691. encoder_in_dsc_merge = true;
  1692. break;
  1693. }
  1694. }
  1695. /**
  1696. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1697. * This is due to two reasons:
  1698. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1699. * the left DSC must be used, right DSC cannot be used alone.
  1700. * For right-only partial update, this means swap layer mixers to map
  1701. * Left LM to Right INTF. On later HW this was relaxed.
  1702. * - In DSC Merge mode, the physical encoder has already registered
  1703. * PP0 as the master, to switch to right-only we would have to
  1704. * reprogram to be driven by PP1 instead.
  1705. * To support both cases, we prefer to support the mixer swap solution.
  1706. */
  1707. if (!encoder_in_dsc_merge) {
  1708. if (sde_crtc->mixers_swapped) {
  1709. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1710. sde_crtc->mixers_swapped = false;
  1711. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1712. }
  1713. return;
  1714. }
  1715. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1716. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1717. if (is_right_only && !sde_crtc->mixers_swapped) {
  1718. /* right-only update swap mixers */
  1719. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1720. sde_crtc->mixers_swapped = true;
  1721. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1722. /* left-only or full update, swap back */
  1723. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1724. sde_crtc->mixers_swapped = false;
  1725. }
  1726. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1727. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1728. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1729. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1730. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1731. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1732. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1733. }
  1734. /**
  1735. * _sde_crtc_blend_setup - configure crtc mixers
  1736. * @crtc: Pointer to drm crtc structure
  1737. * @old_state: Pointer to old crtc state
  1738. * @add_planes: Whether or not to add planes to mixers
  1739. */
  1740. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1741. struct drm_crtc_state *old_state, bool add_planes)
  1742. {
  1743. struct sde_crtc *sde_crtc;
  1744. struct sde_crtc_state *sde_crtc_state;
  1745. struct sde_crtc_mixer *mixer;
  1746. struct sde_hw_ctl *ctl;
  1747. struct sde_hw_mixer *lm;
  1748. struct sde_ctl_flush_cfg cfg = {0,};
  1749. int i;
  1750. if (!crtc)
  1751. return;
  1752. sde_crtc = to_sde_crtc(crtc);
  1753. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1754. mixer = sde_crtc->mixers;
  1755. SDE_DEBUG("%s\n", sde_crtc->name);
  1756. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1757. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1758. return;
  1759. }
  1760. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask)) {
  1761. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, sde_crtc_state->dirty);
  1762. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  1763. }
  1764. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1765. if (!mixer[i].hw_lm) {
  1766. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1767. return;
  1768. }
  1769. mixer[i].mixer_op_mode = 0;
  1770. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1771. sde_crtc_state->dirty)) {
  1772. /* clear dim_layer settings */
  1773. lm = mixer[i].hw_lm;
  1774. if (lm->ops.clear_dim_layer)
  1775. lm->ops.clear_dim_layer(lm);
  1776. }
  1777. }
  1778. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1779. /* initialize stage cfg */
  1780. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1781. if (add_planes)
  1782. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1783. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1784. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1785. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1786. ctl = mixer[i].hw_ctl;
  1787. lm = mixer[i].hw_lm;
  1788. if (sde_kms_rect_is_null(lm_roi))
  1789. sde_crtc->mixers[i].mixer_op_mode = 0;
  1790. if (lm->ops.setup_alpha_out)
  1791. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1792. /* stage config flush mask */
  1793. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1794. ctl->ops.get_pending_flush(ctl, &cfg);
  1795. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1796. mixer[i].hw_lm->idx - LM_0,
  1797. mixer[i].mixer_op_mode,
  1798. ctl->idx - CTL_0,
  1799. cfg.pending_flush_mask);
  1800. if (sde_kms_rect_is_null(lm_roi)) {
  1801. SDE_DEBUG(
  1802. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1803. sde_crtc->name, lm->idx - LM_0,
  1804. ctl->idx - CTL_0);
  1805. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1806. NULL, true);
  1807. } else {
  1808. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1809. &sde_crtc->stage_cfg[lm_layout],
  1810. false);
  1811. }
  1812. }
  1813. _sde_crtc_program_lm_output_roi(crtc);
  1814. }
  1815. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1816. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1817. {
  1818. struct drm_plane *plane;
  1819. struct sde_plane_state *sde_pstate;
  1820. uint32_t mode = 0;
  1821. int rc;
  1822. if (!crtc) {
  1823. SDE_ERROR("invalid state\n");
  1824. return -EINVAL;
  1825. }
  1826. *fb_ns = 0;
  1827. *fb_sec = 0;
  1828. *fb_sec_dir = 0;
  1829. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1830. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1831. rc = PTR_ERR(plane);
  1832. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1833. DRMID(crtc), DRMID(plane), rc);
  1834. return rc;
  1835. }
  1836. sde_pstate = to_sde_plane_state(plane->state);
  1837. mode = sde_plane_get_property(sde_pstate,
  1838. PLANE_PROP_FB_TRANSLATION_MODE);
  1839. switch (mode) {
  1840. case SDE_DRM_FB_NON_SEC:
  1841. (*fb_ns)++;
  1842. break;
  1843. case SDE_DRM_FB_SEC:
  1844. (*fb_sec)++;
  1845. break;
  1846. case SDE_DRM_FB_SEC_DIR_TRANS:
  1847. (*fb_sec_dir)++;
  1848. break;
  1849. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1850. break;
  1851. default:
  1852. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1853. DRMID(plane), mode);
  1854. return -EINVAL;
  1855. }
  1856. }
  1857. return 0;
  1858. }
  1859. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1860. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1861. {
  1862. struct drm_plane *plane;
  1863. const struct drm_plane_state *pstate;
  1864. struct sde_plane_state *sde_pstate;
  1865. uint32_t mode = 0;
  1866. int rc;
  1867. if (!state) {
  1868. SDE_ERROR("invalid state\n");
  1869. return -EINVAL;
  1870. }
  1871. *fb_ns = 0;
  1872. *fb_sec = 0;
  1873. *fb_sec_dir = 0;
  1874. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1875. if (IS_ERR_OR_NULL(pstate)) {
  1876. rc = PTR_ERR(pstate);
  1877. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1878. DRMID(state->crtc), DRMID(plane), rc);
  1879. return rc;
  1880. }
  1881. sde_pstate = to_sde_plane_state(pstate);
  1882. mode = sde_plane_get_property(sde_pstate,
  1883. PLANE_PROP_FB_TRANSLATION_MODE);
  1884. switch (mode) {
  1885. case SDE_DRM_FB_NON_SEC:
  1886. (*fb_ns)++;
  1887. break;
  1888. case SDE_DRM_FB_SEC:
  1889. (*fb_sec)++;
  1890. break;
  1891. case SDE_DRM_FB_SEC_DIR_TRANS:
  1892. (*fb_sec_dir)++;
  1893. break;
  1894. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1895. break;
  1896. default:
  1897. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1898. DRMID(plane), mode);
  1899. return -EINVAL;
  1900. }
  1901. }
  1902. return 0;
  1903. }
  1904. static void _sde_drm_fb_sec_dir_trans(
  1905. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1906. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1907. {
  1908. /* secure display usecase */
  1909. if ((smmu_state->state == ATTACHED) && (secure_level == SDE_DRM_SEC_ONLY)) {
  1910. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1911. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1912. smmu_state->secure_level = secure_level;
  1913. smmu_state->transition_type = PRE_COMMIT;
  1914. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1915. if (old_valid_fb)
  1916. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE | SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1917. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1918. smmu_state->sui_misr_state = SUI_MISR_ENABLE_REQ;
  1919. /* secure camera usecase */
  1920. } else if (smmu_state->state == ATTACHED) {
  1921. smmu_state->state = DETACH_SEC_REQ;
  1922. smmu_state->secure_level = secure_level;
  1923. smmu_state->transition_type = PRE_COMMIT;
  1924. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1925. }
  1926. }
  1927. static void _sde_drm_fb_transactions(
  1928. struct sde_kms_smmu_state_data *smmu_state,
  1929. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1930. int *ops)
  1931. {
  1932. if (((smmu_state->state == DETACHED)
  1933. || (smmu_state->state == DETACH_ALL_REQ))
  1934. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1935. && ((smmu_state->state == DETACHED_SEC)
  1936. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1937. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1938. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1939. smmu_state->transition_type = post_commit ?
  1940. POST_COMMIT : PRE_COMMIT;
  1941. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1942. if (old_valid_fb)
  1943. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1944. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1945. smmu_state->sui_misr_state = SUI_MISR_DISABLE_REQ;
  1946. } else if ((smmu_state->state == DETACHED_SEC)
  1947. || (smmu_state->state == DETACH_SEC_REQ)) {
  1948. smmu_state->state = ATTACH_SEC_REQ;
  1949. smmu_state->transition_type = post_commit ?
  1950. POST_COMMIT : PRE_COMMIT;
  1951. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1952. if (old_valid_fb)
  1953. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1954. }
  1955. }
  1956. /**
  1957. * sde_crtc_get_secure_transition_ops - determines the operations that
  1958. * need to be performed before transitioning to secure state
  1959. * This function should be called after swapping the new state
  1960. * @crtc: Pointer to drm crtc structure
  1961. * Returns the bitmask of operations need to be performed, -Error in
  1962. * case of error cases
  1963. */
  1964. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1965. struct drm_crtc_state *old_crtc_state,
  1966. bool old_valid_fb)
  1967. {
  1968. struct drm_plane *plane;
  1969. struct drm_encoder *encoder;
  1970. struct sde_crtc *sde_crtc;
  1971. struct sde_kms *sde_kms;
  1972. struct sde_mdss_cfg *catalog;
  1973. struct sde_kms_smmu_state_data *smmu_state;
  1974. uint32_t translation_mode = 0, secure_level;
  1975. int ops = 0;
  1976. bool post_commit = false;
  1977. if (!crtc || !crtc->state) {
  1978. SDE_ERROR("invalid crtc\n");
  1979. return -EINVAL;
  1980. }
  1981. sde_kms = _sde_crtc_get_kms(crtc);
  1982. if (!sde_kms)
  1983. return -EINVAL;
  1984. smmu_state = &sde_kms->smmu_state;
  1985. smmu_state->prev_state = smmu_state->state;
  1986. smmu_state->prev_secure_level = smmu_state->secure_level;
  1987. sde_crtc = to_sde_crtc(crtc);
  1988. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1989. catalog = sde_kms->catalog;
  1990. /*
  1991. * SMMU operations need to be delayed in case of video mode panels
  1992. * when switching back to non_secure mode
  1993. */
  1994. drm_for_each_encoder_mask(encoder, crtc->dev,
  1995. crtc->state->encoder_mask) {
  1996. if (sde_encoder_is_dsi_display(encoder))
  1997. post_commit |= sde_encoder_check_curr_mode(encoder,
  1998. MSM_DISPLAY_VIDEO_MODE);
  1999. }
  2000. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  2001. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  2002. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  2003. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  2004. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2005. if (!plane->state)
  2006. continue;
  2007. translation_mode = sde_plane_get_property(
  2008. to_sde_plane_state(plane->state),
  2009. PLANE_PROP_FB_TRANSLATION_MODE);
  2010. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  2011. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  2012. DRMID(crtc), translation_mode);
  2013. return -EINVAL;
  2014. }
  2015. /* we can break if we find sec_dir plane */
  2016. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  2017. break;
  2018. }
  2019. mutex_lock(&sde_kms->secure_transition_lock);
  2020. switch (translation_mode) {
  2021. case SDE_DRM_FB_SEC_DIR_TRANS:
  2022. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  2023. catalog, old_valid_fb, &ops);
  2024. break;
  2025. case SDE_DRM_FB_SEC:
  2026. case SDE_DRM_FB_NON_SEC:
  2027. _sde_drm_fb_transactions(smmu_state, catalog,
  2028. old_valid_fb, post_commit, &ops);
  2029. break;
  2030. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  2031. ops = 0;
  2032. break;
  2033. default:
  2034. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  2035. DRMID(crtc), translation_mode);
  2036. ops = -EINVAL;
  2037. }
  2038. /* log only during actual transition times */
  2039. if (ops) {
  2040. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  2041. DRMID(crtc), smmu_state->state,
  2042. secure_level, smmu_state->secure_level,
  2043. smmu_state->transition_type, ops);
  2044. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  2045. smmu_state->state, smmu_state->transition_type,
  2046. smmu_state->secure_level, old_valid_fb,
  2047. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  2048. }
  2049. mutex_unlock(&sde_kms->secure_transition_lock);
  2050. return ops;
  2051. }
  2052. /**
  2053. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  2054. * LUTs are configured only once during boot
  2055. * @sde_crtc: Pointer to sde crtc
  2056. * @cstate: Pointer to sde crtc state
  2057. */
  2058. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  2059. struct sde_crtc_state *cstate, uint32_t lut_idx)
  2060. {
  2061. struct sde_hw_scaler3_lut_cfg *cfg;
  2062. struct sde_kms *sde_kms;
  2063. u32 *lut_data = NULL;
  2064. size_t len = 0;
  2065. int ret = 0;
  2066. if (!sde_crtc || !cstate) {
  2067. SDE_ERROR("invalid args\n");
  2068. return -EINVAL;
  2069. }
  2070. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  2071. if (!sde_kms)
  2072. return -EINVAL;
  2073. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  2074. return 0;
  2075. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  2076. &cstate->property_state, &len, lut_idx);
  2077. if (!lut_data || !len) {
  2078. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  2079. lut_idx, lut_data, len);
  2080. lut_data = NULL;
  2081. len = 0;
  2082. }
  2083. cfg = &cstate->scl3_lut_cfg;
  2084. switch (lut_idx) {
  2085. case CRTC_PROP_DEST_SCALER_LUT_ED:
  2086. cfg->dir_lut = lut_data;
  2087. cfg->dir_len = len;
  2088. break;
  2089. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  2090. cfg->cir_lut = lut_data;
  2091. cfg->cir_len = len;
  2092. break;
  2093. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  2094. cfg->sep_lut = lut_data;
  2095. cfg->sep_len = len;
  2096. break;
  2097. default:
  2098. ret = -EINVAL;
  2099. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  2100. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  2101. break;
  2102. }
  2103. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  2104. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  2105. cfg->is_configured);
  2106. return ret;
  2107. }
  2108. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  2109. {
  2110. struct sde_crtc *sde_crtc;
  2111. if (!crtc) {
  2112. SDE_ERROR("invalid crtc\n");
  2113. return;
  2114. }
  2115. sde_crtc = to_sde_crtc(crtc);
  2116. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  2117. }
  2118. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  2119. {
  2120. int i;
  2121. /**
  2122. * Check if sufficient hw resources are
  2123. * available as per target caps & topology
  2124. */
  2125. if (!sde_crtc) {
  2126. SDE_ERROR("invalid argument\n");
  2127. return -EINVAL;
  2128. }
  2129. if (!sde_crtc->num_mixers ||
  2130. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  2131. SDE_ERROR("%s: invalid number mixers: %d\n",
  2132. sde_crtc->name, sde_crtc->num_mixers);
  2133. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  2134. SDE_EVTLOG_ERROR);
  2135. return -EINVAL;
  2136. }
  2137. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2138. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  2139. || !sde_crtc->mixers[i].hw_ds) {
  2140. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  2141. sde_crtc->name, i);
  2142. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  2143. i, sde_crtc->mixers[i].hw_lm,
  2144. sde_crtc->mixers[i].hw_ctl,
  2145. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  2146. return -EINVAL;
  2147. }
  2148. }
  2149. return 0;
  2150. }
  2151. /**
  2152. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  2153. * @crtc: Pointer to drm crtc
  2154. */
  2155. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  2156. {
  2157. struct sde_crtc *sde_crtc;
  2158. struct sde_crtc_state *cstate;
  2159. struct sde_hw_mixer *hw_lm;
  2160. struct sde_hw_ctl *hw_ctl;
  2161. struct sde_hw_ds *hw_ds;
  2162. struct sde_hw_ds_cfg *cfg;
  2163. struct sde_kms *kms;
  2164. u32 op_mode = 0;
  2165. u32 lm_idx = 0, num_mixers = 0;
  2166. int i, count = 0;
  2167. if (!crtc)
  2168. return;
  2169. sde_crtc = to_sde_crtc(crtc);
  2170. cstate = to_sde_crtc_state(crtc->state);
  2171. kms = _sde_crtc_get_kms(crtc);
  2172. num_mixers = sde_crtc->num_mixers;
  2173. count = cstate->num_ds;
  2174. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2175. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  2176. cstate->num_ds_enabled);
  2177. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2178. SDE_DEBUG("no change in settings, skip commit\n");
  2179. } else if (!kms || !kms->catalog) {
  2180. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  2181. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  2182. SDE_DEBUG("dest scaler feature not supported\n");
  2183. } else if (_sde_validate_hw_resources(sde_crtc)) {
  2184. //do nothing
  2185. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  2186. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  2187. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  2188. } else {
  2189. for (i = 0; i < count; i++) {
  2190. cfg = &cstate->ds_cfg[i];
  2191. if (!cfg->flags)
  2192. continue;
  2193. lm_idx = cfg->idx;
  2194. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  2195. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  2196. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2197. /* Setup op mode - Dual/single */
  2198. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2199. op_mode |= BIT(hw_ds->idx - DS_0);
  2200. if (hw_ds->ops.setup_opmode) {
  2201. op_mode |= (cstate->num_ds_enabled ==
  2202. CRTC_DUAL_MIXERS_ONLY) ?
  2203. SDE_DS_OP_MODE_DUAL : 0;
  2204. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  2205. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  2206. }
  2207. /* Setup scaler */
  2208. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  2209. (cfg->flags &
  2210. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  2211. if (hw_ds->ops.setup_scaler)
  2212. hw_ds->ops.setup_scaler(hw_ds,
  2213. &cfg->scl3_cfg,
  2214. &cstate->scl3_lut_cfg);
  2215. }
  2216. /*
  2217. * Dest scaler shares the flush bit of the LM in control
  2218. */
  2219. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  2220. hw_ctl->ops.update_bitmask_mixer(
  2221. hw_ctl, hw_lm->idx, 1);
  2222. }
  2223. }
  2224. }
  2225. static void _sde_crtc_put_frame_data_buffer(struct sde_frame_data_buffer *buf)
  2226. {
  2227. if (!buf)
  2228. return;
  2229. msm_gem_put_buffer(buf->gem);
  2230. kfree(buf);
  2231. buf = NULL;
  2232. }
  2233. static int _sde_crtc_get_frame_data_buffer(struct drm_crtc *crtc, uint32_t fd)
  2234. {
  2235. struct sde_crtc *sde_crtc;
  2236. struct sde_frame_data_buffer *buf;
  2237. uint32_t cur_buf;
  2238. sde_crtc = to_sde_crtc(crtc);
  2239. cur_buf = sde_crtc->frame_data.cnt;
  2240. buf = kzalloc(sizeof(struct sde_frame_data_buffer), GFP_KERNEL);
  2241. if (!buf)
  2242. return -ENOMEM;
  2243. sde_crtc->frame_data.buf[cur_buf] = buf;
  2244. buf->fd = fd;
  2245. buf->fb = drm_framebuffer_lookup(crtc->dev, NULL, fd);
  2246. if (!buf->fb) {
  2247. SDE_ERROR("unable to get fb");
  2248. return -EINVAL;
  2249. }
  2250. buf->gem = msm_framebuffer_bo(buf->fb, 0);
  2251. if (!buf->gem) {
  2252. SDE_ERROR("unable to get drm gem");
  2253. return -EINVAL;
  2254. }
  2255. return msm_gem_get_buffer(buf->gem, crtc->dev, buf->fb,
  2256. sizeof(struct sde_drm_frame_data_packet));
  2257. }
  2258. static void _sde_crtc_set_frame_data_buffers(struct drm_crtc *crtc,
  2259. struct sde_crtc_state *cstate, void __user *usr)
  2260. {
  2261. struct sde_crtc *sde_crtc;
  2262. struct sde_drm_frame_data_buffers_ctrl ctrl;
  2263. int i, ret;
  2264. if (!crtc || !cstate || !usr)
  2265. return;
  2266. sde_crtc = to_sde_crtc(crtc);
  2267. ret = copy_from_user(&ctrl, usr, sizeof(ctrl));
  2268. if (ret) {
  2269. SDE_ERROR("failed to copy frame data ctrl, ret %d\n", ret);
  2270. return;
  2271. }
  2272. if (!ctrl.num_buffers) {
  2273. SDE_DEBUG("clearing frame data buffers");
  2274. goto exit;
  2275. } else if (ctrl.num_buffers > SDE_FRAME_DATA_BUFFER_MAX) {
  2276. SDE_ERROR("invalid number of buffers %d", ctrl.num_buffers);
  2277. return;
  2278. }
  2279. for (i = 0; i < ctrl.num_buffers; i++) {
  2280. if (_sde_crtc_get_frame_data_buffer(crtc, ctrl.fds[i])) {
  2281. SDE_ERROR("unable to set buffer for fd %d", ctrl.fds[i]);
  2282. goto exit;
  2283. }
  2284. sde_crtc->frame_data.cnt++;
  2285. }
  2286. return;
  2287. exit:
  2288. while (sde_crtc->frame_data.cnt--)
  2289. _sde_crtc_put_frame_data_buffer(
  2290. sde_crtc->frame_data.buf[sde_crtc->frame_data.cnt]);
  2291. sde_crtc->frame_data.cnt = 0;
  2292. }
  2293. static void _sde_crtc_frame_data_notify(struct drm_crtc *crtc,
  2294. struct sde_drm_frame_data_packet *frame_data_packet)
  2295. {
  2296. struct sde_crtc *sde_crtc;
  2297. struct sde_drm_frame_data_buf buf;
  2298. struct msm_gem_object *msm_gem;
  2299. u32 cur_buf;
  2300. sde_crtc = to_sde_crtc(crtc);
  2301. cur_buf = sde_crtc->frame_data.idx;
  2302. msm_gem = to_msm_bo(sde_crtc->frame_data.buf[cur_buf]->gem);
  2303. buf.fd = sde_crtc->frame_data.buf[cur_buf]->fd;
  2304. buf.offset = msm_gem->offset;
  2305. sde_crtc_event_notify(crtc, DRM_EVENT_FRAME_DATA, &buf,
  2306. sizeof(struct sde_drm_frame_data_buf));
  2307. sde_crtc->frame_data.idx = ++sde_crtc->frame_data.idx % sde_crtc->frame_data.cnt;
  2308. }
  2309. void sde_crtc_get_frame_data(struct drm_crtc *crtc)
  2310. {
  2311. struct sde_crtc *sde_crtc;
  2312. struct drm_plane *plane;
  2313. struct sde_drm_frame_data_packet frame_data_packet = {0, 0};
  2314. struct sde_drm_frame_data_packet *data;
  2315. struct sde_frame_data *frame_data;
  2316. int i = 0;
  2317. if (!crtc || !crtc->state)
  2318. return;
  2319. sde_crtc = to_sde_crtc(crtc);
  2320. frame_data = &sde_crtc->frame_data;
  2321. if (frame_data->cnt) {
  2322. struct msm_gem_object *msm_gem;
  2323. msm_gem = to_msm_bo(frame_data->buf[frame_data->idx]->gem);
  2324. data = (struct sde_drm_frame_data_packet *)
  2325. (((u8 *)msm_gem->vaddr) + msm_gem->offset);
  2326. } else {
  2327. data = &frame_data_packet;
  2328. }
  2329. data->commit_count = sde_crtc->play_count;
  2330. data->frame_count = sde_crtc->fps_info.frame_count;
  2331. /* Collect plane specific data */
  2332. drm_for_each_plane_mask(plane, crtc->dev, sde_crtc->plane_mask_old) {
  2333. if (i < SDE_FRAME_DATA_MAX_PLANES)
  2334. sde_plane_get_frame_data(plane, &data->plane_frame_data[i++]);
  2335. }
  2336. if (frame_data->cnt)
  2337. _sde_crtc_frame_data_notify(crtc, data);
  2338. }
  2339. static void sde_crtc_frame_event_cb(void *data, u32 event, ktime_t ts)
  2340. {
  2341. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2342. struct sde_crtc *sde_crtc;
  2343. struct msm_drm_private *priv;
  2344. struct sde_crtc_frame_event *fevent;
  2345. struct sde_kms_frame_event_cb_data *cb_data;
  2346. unsigned long flags;
  2347. u32 crtc_id;
  2348. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  2349. if (!data) {
  2350. SDE_ERROR("invalid parameters\n");
  2351. return;
  2352. }
  2353. crtc = cb_data->crtc;
  2354. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2355. SDE_ERROR("invalid parameters\n");
  2356. return;
  2357. }
  2358. sde_crtc = to_sde_crtc(crtc);
  2359. priv = crtc->dev->dev_private;
  2360. crtc_id = drm_crtc_index(crtc);
  2361. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2362. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  2363. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2364. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  2365. struct sde_crtc_frame_event, list);
  2366. if (fevent)
  2367. list_del_init(&fevent->list);
  2368. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2369. if (!fevent) {
  2370. SDE_ERROR("crtc%d event %d overflow\n", DRMID(crtc), event);
  2371. SDE_EVT32(DRMID(crtc), event);
  2372. return;
  2373. }
  2374. fevent->event = event;
  2375. fevent->ts = ts;
  2376. fevent->crtc = crtc;
  2377. fevent->connector = cb_data->connector;
  2378. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  2379. }
  2380. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  2381. struct drm_crtc_state *old_state)
  2382. {
  2383. struct drm_device *dev;
  2384. struct sde_crtc *sde_crtc;
  2385. struct sde_crtc_state *cstate;
  2386. struct drm_connector *conn;
  2387. struct drm_encoder *encoder;
  2388. struct drm_connector_list_iter conn_iter;
  2389. if (!crtc || !crtc->state) {
  2390. SDE_ERROR("invalid crtc\n");
  2391. return;
  2392. }
  2393. dev = crtc->dev;
  2394. sde_crtc = to_sde_crtc(crtc);
  2395. cstate = to_sde_crtc_state(crtc->state);
  2396. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->cwb_enc_mask);
  2397. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  2398. /* identify connectors attached to this crtc */
  2399. cstate->num_connectors = 0;
  2400. drm_connector_list_iter_begin(dev, &conn_iter);
  2401. drm_for_each_connector_iter(conn, &conn_iter)
  2402. if (conn->state && conn->state->crtc == crtc &&
  2403. cstate->num_connectors < MAX_CONNECTORS) {
  2404. encoder = conn->state->best_encoder;
  2405. if (encoder)
  2406. sde_encoder_register_frame_event_callback(
  2407. encoder,
  2408. sde_crtc_frame_event_cb,
  2409. crtc);
  2410. cstate->connectors[cstate->num_connectors++] = conn;
  2411. sde_connector_prepare_fence(conn);
  2412. sde_encoder_set_clone_mode(encoder, crtc->state);
  2413. }
  2414. drm_connector_list_iter_end(&conn_iter);
  2415. /* prepare main output fence */
  2416. sde_fence_prepare(sde_crtc->output_fence);
  2417. SDE_ATRACE_END("sde_crtc_prepare_commit");
  2418. }
  2419. /**
  2420. * sde_crtc_complete_flip - signal pending page_flip events
  2421. * Any pending vblank events are added to the vblank_event_list
  2422. * so that the next vblank interrupt shall signal them.
  2423. * However PAGE_FLIP events are not handled through the vblank_event_list.
  2424. * This API signals any pending PAGE_FLIP events requested through
  2425. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  2426. * if file!=NULL, this is preclose potential cancel-flip path
  2427. * @crtc: Pointer to drm crtc structure
  2428. * @file: Pointer to drm file
  2429. */
  2430. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  2431. struct drm_file *file)
  2432. {
  2433. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2434. struct drm_device *dev = crtc->dev;
  2435. struct drm_pending_vblank_event *event;
  2436. unsigned long flags;
  2437. spin_lock_irqsave(&dev->event_lock, flags);
  2438. event = sde_crtc->event;
  2439. if (!event)
  2440. goto end;
  2441. /*
  2442. * if regular vblank case (!file) or if cancel-flip from
  2443. * preclose on file that requested flip, then send the
  2444. * event:
  2445. */
  2446. if (!file || (event->base.file_priv == file)) {
  2447. sde_crtc->event = NULL;
  2448. DRM_DEBUG_VBL("%s: send event: %pK\n",
  2449. sde_crtc->name, event);
  2450. SDE_EVT32_VERBOSE(DRMID(crtc));
  2451. drm_crtc_send_vblank_event(crtc, event);
  2452. }
  2453. end:
  2454. spin_unlock_irqrestore(&dev->event_lock, flags);
  2455. }
  2456. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  2457. struct drm_crtc_state *cstate)
  2458. {
  2459. struct drm_encoder *encoder;
  2460. if (!crtc || !crtc->dev || !cstate) {
  2461. SDE_ERROR("invalid crtc\n");
  2462. return INTF_MODE_NONE;
  2463. }
  2464. drm_for_each_encoder_mask(encoder, crtc->dev,
  2465. cstate->encoder_mask) {
  2466. /* continue if copy encoder is encountered */
  2467. if (sde_crtc_state_in_clone_mode(encoder, cstate))
  2468. continue;
  2469. return sde_encoder_get_intf_mode(encoder);
  2470. }
  2471. return INTF_MODE_NONE;
  2472. }
  2473. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2474. {
  2475. struct drm_encoder *encoder;
  2476. if (!crtc || !crtc->dev) {
  2477. SDE_ERROR("invalid crtc\n");
  2478. return INTF_MODE_NONE;
  2479. }
  2480. drm_for_each_encoder(encoder, crtc->dev)
  2481. if ((encoder->crtc == crtc)
  2482. && !sde_encoder_in_cont_splash(encoder))
  2483. return sde_encoder_get_fps(encoder);
  2484. return 0;
  2485. }
  2486. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2487. {
  2488. struct drm_encoder *encoder;
  2489. if (!crtc || !crtc->dev) {
  2490. SDE_ERROR("invalid crtc\n");
  2491. return 0;
  2492. }
  2493. drm_for_each_encoder_mask(encoder, crtc->dev,
  2494. crtc->state->encoder_mask) {
  2495. if (!sde_encoder_in_cont_splash(encoder))
  2496. return sde_encoder_get_dfps_maxfps(encoder);
  2497. }
  2498. return 0;
  2499. }
  2500. struct drm_encoder *sde_crtc_get_src_encoder_of_clone(struct drm_crtc *crtc)
  2501. {
  2502. struct drm_encoder *enc;
  2503. struct sde_crtc *sde_crtc;
  2504. if (!crtc || !crtc->dev)
  2505. return NULL;
  2506. sde_crtc = to_sde_crtc(crtc);
  2507. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  2508. if (sde_encoder_in_clone_mode(enc))
  2509. continue;
  2510. return enc;
  2511. }
  2512. return NULL;
  2513. }
  2514. static void sde_crtc_vblank_cb(void *data, ktime_t ts)
  2515. {
  2516. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2517. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2518. /* keep statistics on vblank callback - with auto reset via debugfs */
  2519. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2520. sde_crtc->vblank_cb_time = ts;
  2521. else
  2522. sde_crtc->vblank_cb_count++;
  2523. sde_crtc->vblank_last_cb_time = ts;
  2524. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2525. drm_crtc_handle_vblank(crtc);
  2526. DRM_DEBUG_VBL("crtc%d, ts:%llu\n", crtc->base.id, ktime_to_us(ts));
  2527. SDE_EVT32_VERBOSE(DRMID(crtc), ktime_to_us(ts));
  2528. }
  2529. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2530. ktime_t ts, enum sde_fence_event fence_event)
  2531. {
  2532. if (!connector) {
  2533. SDE_ERROR("invalid param\n");
  2534. return;
  2535. }
  2536. SDE_ATRACE_BEGIN("signal_retire_fence");
  2537. sde_connector_complete_commit(connector, ts, fence_event);
  2538. SDE_ATRACE_END("signal_retire_fence");
  2539. }
  2540. void sde_crtc_opr_event_notify(struct drm_crtc *crtc)
  2541. {
  2542. struct sde_crtc *sde_crtc;
  2543. uint32_t current_opr_value[MAX_DSI_DISPLAYS] = {0};
  2544. int i, rc;
  2545. bool updated = false;
  2546. struct drm_event event;
  2547. sde_crtc = to_sde_crtc(crtc);
  2548. atomic_set(&sde_crtc->previous_opr_value.num_valid_opr, 0);
  2549. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2550. rc = sde_dspp_spr_read_opr_value(sde_crtc->mixers[i].hw_dspp,
  2551. &current_opr_value[i]);
  2552. if (rc) {
  2553. SDE_ERROR("failed to collect OPR idx: %d rc: %d\n", i, rc);
  2554. continue;
  2555. }
  2556. atomic_inc(&sde_crtc->previous_opr_value.num_valid_opr);
  2557. if (current_opr_value[i] == sde_crtc->previous_opr_value.opr_value[i])
  2558. continue;
  2559. sde_crtc->previous_opr_value.opr_value[i] = current_opr_value[i];
  2560. updated = true;
  2561. }
  2562. if (updated) {
  2563. event.type = DRM_EVENT_OPR_VALUE;
  2564. event.length = sizeof(sde_crtc->previous_opr_value);
  2565. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  2566. (u8 *)&sde_crtc->previous_opr_value);
  2567. }
  2568. }
  2569. static void _sde_crtc_frame_done_notify(struct drm_crtc *crtc,
  2570. struct sde_crtc_frame_event *fevent)
  2571. {
  2572. struct sde_crtc *sde_crtc;
  2573. struct sde_connector *sde_conn;
  2574. sde_crtc = to_sde_crtc(crtc);
  2575. if (sde_crtc->opr_event_notify_enabled)
  2576. sde_crtc_opr_event_notify(crtc);
  2577. sde_conn = to_sde_connector(fevent->connector);
  2578. if (sde_conn && sde_conn->misr_event_notify_enabled)
  2579. sde_encoder_misr_sign_event_notify(fevent->connector->encoder);
  2580. }
  2581. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2582. {
  2583. struct msm_drm_private *priv;
  2584. struct sde_crtc_frame_event *fevent;
  2585. struct drm_crtc *crtc;
  2586. struct sde_crtc *sde_crtc;
  2587. struct sde_kms *sde_kms;
  2588. unsigned long flags;
  2589. bool in_clone_mode = false;
  2590. int ret;
  2591. if (!work) {
  2592. SDE_ERROR("invalid work handle\n");
  2593. return;
  2594. }
  2595. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2596. if (!fevent->crtc || !fevent->crtc->state) {
  2597. SDE_ERROR("invalid crtc\n");
  2598. return;
  2599. }
  2600. crtc = fevent->crtc;
  2601. sde_crtc = to_sde_crtc(crtc);
  2602. sde_kms = _sde_crtc_get_kms(crtc);
  2603. if (!sde_kms) {
  2604. SDE_ERROR("invalid kms handle\n");
  2605. return;
  2606. }
  2607. priv = sde_kms->dev->dev_private;
  2608. SDE_ATRACE_BEGIN("crtc_frame_event");
  2609. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2610. ktime_to_ns(fevent->ts));
  2611. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2612. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2613. true : false;
  2614. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2615. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2616. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2617. ret = pm_runtime_resume_and_get(crtc->dev->dev);
  2618. if (ret < 0) {
  2619. SDE_ERROR("failed to enable power resource %d\n", ret);
  2620. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  2621. } else {
  2622. /* log and clear plane ubwc errors if any */
  2623. sde_crtc_get_frame_data(crtc);
  2624. pm_runtime_put_sync(crtc->dev->dev);
  2625. }
  2626. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2627. /* this should not happen */
  2628. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2629. crtc->base.id,
  2630. ktime_to_ns(fevent->ts),
  2631. atomic_read(&sde_crtc->frame_pending));
  2632. SDE_EVT32(DRMID(crtc), fevent->event,
  2633. SDE_EVTLOG_FUNC_CASE1);
  2634. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2635. /* release bandwidth and other resources */
  2636. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2637. crtc->base.id,
  2638. ktime_to_ns(fevent->ts));
  2639. SDE_EVT32(DRMID(crtc), fevent->event,
  2640. SDE_EVTLOG_FUNC_CASE2);
  2641. sde_core_perf_crtc_release_bw(crtc);
  2642. } else {
  2643. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2644. SDE_EVTLOG_FUNC_CASE3);
  2645. }
  2646. }
  2647. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2648. SDE_ATRACE_BEGIN("signal_release_fence");
  2649. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2650. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2651. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL, NULL);
  2652. _sde_crtc_frame_done_notify(crtc, fevent);
  2653. SDE_ATRACE_END("signal_release_fence");
  2654. }
  2655. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) {
  2656. if (sde_crtc->retire_frame_event_sf) {
  2657. sde_crtc->retire_frame_event_time = fevent->ts;
  2658. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  2659. }
  2660. /* this api should be called without spin_lock */
  2661. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2662. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2663. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2664. }
  2665. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2666. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2667. crtc->base.id, ktime_to_ns(fevent->ts));
  2668. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2669. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2670. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2671. SDE_ATRACE_END("crtc_frame_event");
  2672. }
  2673. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2674. struct drm_crtc_state *old_state)
  2675. {
  2676. struct sde_crtc *sde_crtc;
  2677. struct sde_splash_display *splash_display = NULL;
  2678. struct sde_kms *sde_kms;
  2679. bool cont_splash_enabled = false;
  2680. int i;
  2681. u32 power_on = 1;
  2682. if (!crtc || !crtc->state) {
  2683. SDE_ERROR("invalid crtc\n");
  2684. return;
  2685. }
  2686. sde_crtc = to_sde_crtc(crtc);
  2687. SDE_EVT32_VERBOSE(DRMID(crtc));
  2688. sde_kms = _sde_crtc_get_kms(crtc);
  2689. if (!sde_kms)
  2690. return;
  2691. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2692. splash_display = &sde_kms->splash_data.splash_display[i];
  2693. if (splash_display->cont_splash_enabled &&
  2694. crtc == splash_display->encoder->crtc)
  2695. cont_splash_enabled = true;
  2696. }
  2697. if ((crtc->state->active_changed || cont_splash_enabled) && crtc->state->active)
  2698. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  2699. sde_core_perf_crtc_update(crtc, 0, false);
  2700. }
  2701. /**
  2702. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2703. * @cstate: Pointer to sde crtc state
  2704. */
  2705. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2706. {
  2707. if (!cstate) {
  2708. SDE_ERROR("invalid cstate\n");
  2709. return;
  2710. }
  2711. cstate->input_fence_timeout_ns =
  2712. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2713. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2714. }
  2715. void _sde_crtc_clear_dim_layers_v1(struct drm_crtc_state *state)
  2716. {
  2717. u32 i;
  2718. struct sde_crtc_state *cstate;
  2719. if (!state)
  2720. return;
  2721. cstate = to_sde_crtc_state(state);
  2722. for (i = 0; i < cstate->num_dim_layers; i++)
  2723. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2724. cstate->num_dim_layers = 0;
  2725. }
  2726. /**
  2727. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2728. * @cstate: Pointer to sde crtc state
  2729. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2730. */
  2731. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2732. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2733. {
  2734. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2735. struct sde_drm_dim_layer_cfg *user_cfg;
  2736. struct sde_hw_dim_layer *dim_layer;
  2737. u32 count, i;
  2738. struct sde_kms *kms;
  2739. if (!crtc || !cstate) {
  2740. SDE_ERROR("invalid crtc or cstate\n");
  2741. return;
  2742. }
  2743. dim_layer = cstate->dim_layer;
  2744. if (!usr_ptr) {
  2745. /* usr_ptr is null when setting the default property value */
  2746. _sde_crtc_clear_dim_layers_v1(&cstate->base);
  2747. SDE_DEBUG("dim_layer data removed\n");
  2748. goto clear;
  2749. }
  2750. kms = _sde_crtc_get_kms(crtc);
  2751. if (!kms || !kms->catalog) {
  2752. SDE_ERROR("invalid kms\n");
  2753. return;
  2754. }
  2755. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2756. SDE_ERROR("failed to copy dim_layer data\n");
  2757. return;
  2758. }
  2759. count = dim_layer_v1.num_layers;
  2760. if (count > SDE_MAX_DIM_LAYERS) {
  2761. SDE_ERROR("invalid number of dim_layers:%d", count);
  2762. return;
  2763. }
  2764. /* populate from user space */
  2765. cstate->num_dim_layers = count;
  2766. for (i = 0; i < count; i++) {
  2767. user_cfg = &dim_layer_v1.layer_cfg[i];
  2768. dim_layer[i].flags = user_cfg->flags;
  2769. dim_layer[i].stage = test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features) ?
  2770. user_cfg->stage : user_cfg->stage + SDE_STAGE_0;
  2771. dim_layer[i].rect.x = user_cfg->rect.x1;
  2772. dim_layer[i].rect.y = user_cfg->rect.y1;
  2773. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2774. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2775. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2776. user_cfg->color_fill.color_0,
  2777. user_cfg->color_fill.color_1,
  2778. user_cfg->color_fill.color_2,
  2779. user_cfg->color_fill.color_3,
  2780. };
  2781. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2782. i, dim_layer[i].flags, dim_layer[i].stage);
  2783. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2784. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2785. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2786. dim_layer[i].color_fill.color_0,
  2787. dim_layer[i].color_fill.color_1,
  2788. dim_layer[i].color_fill.color_2,
  2789. dim_layer[i].color_fill.color_3);
  2790. }
  2791. clear:
  2792. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2793. }
  2794. /**
  2795. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2796. * @sde_crtc : Pointer to sde crtc
  2797. * @cstate : Pointer to sde crtc state
  2798. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2799. */
  2800. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2801. struct sde_crtc_state *cstate,
  2802. void __user *usr_ptr)
  2803. {
  2804. struct sde_drm_dest_scaler_data ds_data;
  2805. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2806. struct sde_drm_scaler_v2 scaler_v2;
  2807. void __user *scaler_v2_usr;
  2808. int i, count;
  2809. if (!sde_crtc || !cstate) {
  2810. SDE_ERROR("invalid sde_crtc/state\n");
  2811. return -EINVAL;
  2812. }
  2813. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2814. if (!usr_ptr) {
  2815. SDE_DEBUG("ds data removed\n");
  2816. return 0;
  2817. }
  2818. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2819. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2820. sde_crtc->name);
  2821. return -EINVAL;
  2822. }
  2823. count = ds_data.num_dest_scaler;
  2824. if (!count) {
  2825. SDE_DEBUG("no ds data available\n");
  2826. return 0;
  2827. }
  2828. if (count > SDE_MAX_DS_COUNT) {
  2829. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2830. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2831. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2832. return -EINVAL;
  2833. }
  2834. /* Populate from user space */
  2835. for (i = 0; i < count; i++) {
  2836. ds_cfg_usr = &ds_data.ds_cfg[i];
  2837. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2838. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2839. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2840. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2841. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2842. if (ds_cfg_usr->scaler_cfg) {
  2843. scaler_v2_usr =
  2844. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2845. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2846. sizeof(scaler_v2))) {
  2847. SDE_ERROR("%s:scaler: copy from user failed\n",
  2848. sde_crtc->name);
  2849. return -EINVAL;
  2850. }
  2851. }
  2852. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2853. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2854. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2855. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2856. scaler_v2.dst_width, scaler_v2.dst_height);
  2857. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2858. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2859. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2860. scaler_v2.dst_width, scaler_v2.dst_height);
  2861. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2862. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2863. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2864. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2865. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2866. ds_cfg_usr->lm_height);
  2867. }
  2868. cstate->num_ds = count;
  2869. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2870. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2871. return 0;
  2872. }
  2873. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2874. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2875. struct sde_hw_ds_cfg *prev_cfg)
  2876. {
  2877. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2878. || !cfg->lm_width || !cfg->lm_height) {
  2879. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2880. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2881. hdisplay, mode->vdisplay);
  2882. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2883. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2884. return -E2BIG;
  2885. }
  2886. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2887. cfg->lm_height != prev_cfg->lm_height)) {
  2888. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2889. crtc->base.id, cfg->lm_width,
  2890. cfg->lm_height, prev_cfg->lm_width,
  2891. prev_cfg->lm_height);
  2892. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2893. prev_cfg->lm_width, prev_cfg->lm_height,
  2894. SDE_EVTLOG_ERROR);
  2895. return -EINVAL;
  2896. }
  2897. return 0;
  2898. }
  2899. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2900. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2901. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2902. u32 max_in_width, u32 max_out_width)
  2903. {
  2904. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2905. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2906. /**
  2907. * Scaler src and dst width shouldn't exceed the maximum
  2908. * width limitation. Also, if there is no partial update
  2909. * dst width and height must match display resolution.
  2910. */
  2911. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2912. cfg->scl3_cfg.dst_width > max_out_width ||
  2913. !cfg->scl3_cfg.src_width[0] ||
  2914. !cfg->scl3_cfg.dst_width ||
  2915. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2916. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2917. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2918. SDE_ERROR("crtc%d: ", crtc->base.id);
  2919. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2920. cfg->scl3_cfg.src_width[0],
  2921. cfg->scl3_cfg.dst_width,
  2922. cfg->scl3_cfg.dst_height,
  2923. hdisplay, mode->vdisplay);
  2924. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2925. sde_crtc->num_mixers, cfg->flags,
  2926. hw_ds->idx - DS_0);
  2927. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2928. cfg->scl3_cfg.enable,
  2929. cfg->scl3_cfg.de.enable);
  2930. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2931. cfg->scl3_cfg.de.enable, cfg->flags,
  2932. max_in_width, max_out_width,
  2933. cfg->scl3_cfg.src_width[0],
  2934. cfg->scl3_cfg.dst_width,
  2935. cfg->scl3_cfg.dst_height, hdisplay,
  2936. mode->vdisplay, sde_crtc->num_mixers,
  2937. SDE_EVTLOG_ERROR);
  2938. cfg->flags &=
  2939. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2940. cfg->flags &=
  2941. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2942. return -EINVAL;
  2943. }
  2944. }
  2945. return 0;
  2946. }
  2947. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2948. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2949. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2950. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2951. {
  2952. int i, ret;
  2953. u32 lm_idx;
  2954. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2955. for (i = 0; i < cstate->num_ds; i++) {
  2956. cfg = &cstate->ds_cfg[i];
  2957. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2958. lm_idx = cfg->idx;
  2959. /**
  2960. * Validate against topology
  2961. * No of dest scalers should match the num of mixers
  2962. * unless it is partial update left only/right only use case
  2963. */
  2964. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2965. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2966. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2967. crtc->base.id, i, lm_idx, cfg->flags);
  2968. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2969. SDE_EVTLOG_ERROR);
  2970. return -EINVAL;
  2971. }
  2972. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2973. if (!max_in_width && !max_out_width) {
  2974. max_in_width = hw_ds->scl->top->maxinputwidth;
  2975. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2976. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2977. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2978. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2979. max_in_width, max_out_width, cstate->num_ds);
  2980. }
  2981. /* Check LM width and height */
  2982. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2983. prev_cfg);
  2984. if (ret)
  2985. return ret;
  2986. /* Check scaler data */
  2987. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2988. hw_ds, cfg, hdisplay,
  2989. max_in_width, max_out_width);
  2990. if (ret)
  2991. return ret;
  2992. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2993. (*num_ds_enable)++;
  2994. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2995. hw_ds->idx - DS_0, cfg->flags);
  2996. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2997. }
  2998. return 0;
  2999. }
  3000. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  3001. struct sde_crtc_state *cstate, u32 num_ds_enable)
  3002. {
  3003. struct sde_hw_ds_cfg *cfg;
  3004. int i;
  3005. SDE_DEBUG("dest scaler status : %d -> %d\n",
  3006. cstate->num_ds_enabled, num_ds_enable);
  3007. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  3008. cstate->num_ds, cstate->dirty[0]);
  3009. if (cstate->num_ds_enabled != num_ds_enable) {
  3010. /* Disabling destination scaler */
  3011. if (!num_ds_enable) {
  3012. for (i = 0; i < cstate->num_ds; i++) {
  3013. cfg = &cstate->ds_cfg[i];
  3014. cfg->idx = i;
  3015. /* Update scaler settings in disable case */
  3016. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  3017. cfg->scl3_cfg.enable = 0;
  3018. cfg->scl3_cfg.de.enable = 0;
  3019. }
  3020. }
  3021. cstate->num_ds_enabled = num_ds_enable;
  3022. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3023. } else {
  3024. if (!cstate->num_ds_enabled)
  3025. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3026. }
  3027. }
  3028. /**
  3029. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  3030. * @crtc : Pointer to drm crtc
  3031. * @state : Pointer to drm crtc state
  3032. */
  3033. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  3034. struct drm_crtc_state *state)
  3035. {
  3036. struct sde_crtc *sde_crtc;
  3037. struct sde_crtc_state *cstate;
  3038. struct drm_display_mode *mode;
  3039. struct sde_kms *kms;
  3040. struct sde_hw_ds *hw_ds = NULL;
  3041. u32 ret = 0;
  3042. u32 num_ds_enable = 0, hdisplay = 0;
  3043. u32 max_in_width = 0, max_out_width = 0;
  3044. if (!crtc || !state)
  3045. return -EINVAL;
  3046. sde_crtc = to_sde_crtc(crtc);
  3047. cstate = to_sde_crtc_state(state);
  3048. kms = _sde_crtc_get_kms(crtc);
  3049. mode = &state->adjusted_mode;
  3050. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3051. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  3052. SDE_DEBUG("dest scaler property not set, skip validation\n");
  3053. return 0;
  3054. }
  3055. if (!kms || !kms->catalog) {
  3056. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  3057. return -EINVAL;
  3058. }
  3059. if (!kms->catalog->mdp[0].has_dest_scaler) {
  3060. SDE_DEBUG("dest scaler feature not supported\n");
  3061. return 0;
  3062. }
  3063. if (!sde_crtc->num_mixers) {
  3064. SDE_DEBUG("mixers not allocated\n");
  3065. return 0;
  3066. }
  3067. ret = _sde_validate_hw_resources(sde_crtc);
  3068. if (ret)
  3069. goto err;
  3070. /**
  3071. * No of dest scalers shouldn't exceed hw ds block count and
  3072. * also, match the num of mixers unless it is partial update
  3073. * left only/right only use case - currently PU + DS is not supported
  3074. */
  3075. if (cstate->num_ds > kms->catalog->ds_count ||
  3076. ((cstate->num_ds != sde_crtc->num_mixers) &&
  3077. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  3078. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  3079. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  3080. cstate->ds_cfg[0].flags);
  3081. ret = -EINVAL;
  3082. goto err;
  3083. }
  3084. /**
  3085. * Check if DS needs to be enabled or disabled
  3086. * In case of enable, validate the data
  3087. */
  3088. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  3089. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  3090. cstate->num_ds, cstate->ds_cfg[0].flags);
  3091. goto disable;
  3092. }
  3093. /* Display resolution */
  3094. hdisplay = mode->hdisplay / sde_crtc->num_mixers;
  3095. /* Validate the DS data */
  3096. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  3097. mode, hw_ds, hdisplay, &num_ds_enable,
  3098. max_in_width, max_out_width);
  3099. if (ret)
  3100. goto err;
  3101. disable:
  3102. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  3103. return 0;
  3104. err:
  3105. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3106. return ret;
  3107. }
  3108. static struct sde_hw_ctl *_sde_crtc_get_hw_ctl(struct drm_crtc *drm_crtc)
  3109. {
  3110. struct sde_crtc *sde_crtc = to_sde_crtc(drm_crtc);
  3111. if (!sde_crtc || !sde_crtc->mixers[0].hw_ctl) {
  3112. DRM_ERROR("invalid crtc params %d\n", !sde_crtc);
  3113. return NULL;
  3114. }
  3115. /* it will always return the first mixer and single CTL */
  3116. return sde_crtc->mixers[0].hw_ctl;
  3117. }
  3118. static struct dma_fence *_sde_plane_get_input_hw_fence(struct drm_plane *plane)
  3119. {
  3120. struct dma_fence *fence;
  3121. struct sde_plane *psde;
  3122. struct sde_plane_state *pstate;
  3123. void *input_fence;
  3124. struct dma_fence *input_hw_fence = NULL;
  3125. struct dma_fence_array *array = NULL;
  3126. struct dma_fence *spec_fence = NULL;
  3127. int i;
  3128. if (!plane || !plane->state) {
  3129. SDE_ERROR("invalid input %d\n", !plane);
  3130. return NULL;
  3131. }
  3132. psde = to_sde_plane(plane);
  3133. pstate = to_sde_plane_state(plane->state);
  3134. input_fence = pstate->input_fence;
  3135. if (input_fence) {
  3136. fence = (struct dma_fence *)pstate->input_fence;
  3137. if (test_bit(SPEC_FENCE_FLAG_FENCE_ARRAY, &fence->flags)) {
  3138. bool spec_hw_fence = false;
  3139. array = container_of(fence, struct dma_fence_array, base);
  3140. if (IS_ERR_OR_NULL(array))
  3141. goto exit;
  3142. if (!test_bit(SPEC_FENCE_FLAG_FENCE_ARRAY_BOUND, &fence->flags))
  3143. if (spec_sync_wait_bind_array(array, SPEC_FENCE_TIMEOUT_MS) < 0)
  3144. goto exit;
  3145. for (i = 0; i < array->num_fences; i++) {
  3146. spec_fence = array->fences[i];
  3147. if (!IS_ERR_OR_NULL(spec_fence) &&
  3148. test_bit(MSM_HW_FENCE_FLAG_ENABLED_BIT,
  3149. &spec_fence->flags)) {
  3150. spec_hw_fence = true;
  3151. } else {
  3152. /*
  3153. * all child-fences of the spec fence must be hw-fences for
  3154. * this fence to be considered hw-fence. Otherwise just
  3155. * fail here to set the hw-fences and driver will use
  3156. * sw-fences instead.
  3157. */
  3158. spec_hw_fence = false;
  3159. break;
  3160. }
  3161. }
  3162. if (spec_hw_fence)
  3163. input_hw_fence = fence;
  3164. } else if (test_bit(MSM_HW_FENCE_FLAG_ENABLED_BIT, &fence->flags)) {
  3165. input_hw_fence = fence;
  3166. SDE_DEBUG("input hwfence ctx:%llu seqno:%llu f:0x%lx timeline:%s\n",
  3167. fence->context, fence->seqno, fence->flags,
  3168. fence->ops->get_timeline_name(fence));
  3169. }
  3170. SDE_EVT32_VERBOSE(DRMID(plane), fence->flags);
  3171. }
  3172. exit:
  3173. return input_hw_fence;
  3174. }
  3175. /**
  3176. * _sde_crtc_fences_wait_list - wait for input sw-fences and return any hw-fences
  3177. * @crtc: Pointer to CRTC object.
  3178. * @use_hw_fences: Boolean to indicate if function should use hw-fences and skip hw-fences sw-wait.
  3179. * @dma_hw_fences: List of available hw-fences, this is populated by this function.
  3180. * @max_hw_fences: Max number of hw-fences that can be added to the dma_hw_fences list
  3181. *
  3182. * This function iterates through all crtc planes, if 'use_hw_fences' is set, for each fence:
  3183. * - If the fence is a hw-fence, it will get its dma-fence object and add it to the 'dma_hw_fences'
  3184. * list, skipping any sw-wait, since wait will happen in hw.
  3185. * - If the fence is not a hw-fence, it will wait for the sw-fence to be signaled before proceed.
  3186. * If 'use_hw_fences' is not set, function will wait on the sw-fences for all fences
  3187. * regardless if they support or not hw-fence.
  3188. * Return value is the number of hw-fences added to the 'dma_hw_fences' list.
  3189. */
  3190. static int _sde_crtc_fences_wait_list(struct drm_crtc *crtc, bool use_hw_fences,
  3191. struct dma_fence **dma_hw_fences, int max_hw_fences)
  3192. {
  3193. struct drm_plane *plane = NULL;
  3194. u32 num_hw_fences = 0;
  3195. ktime_t kt_end, kt_wait;
  3196. uint32_t wait_ms = 1;
  3197. struct msm_display_mode *msm_mode;
  3198. bool mode_switch;
  3199. int i, rc = 0;
  3200. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  3201. mode_switch = msm_is_mode_seamless_poms(msm_mode);
  3202. /* use monotonic timer to limit total fence wait time */
  3203. kt_end = ktime_add_ns(ktime_get(),
  3204. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  3205. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3206. /* check if input-fences are hw fences and if they are, add them to the list */
  3207. if (use_hw_fences && !mode_switch) {
  3208. dma_hw_fences[num_hw_fences] = _sde_plane_get_input_hw_fence(plane);
  3209. if (dma_hw_fences[num_hw_fences] && (num_hw_fences < max_hw_fences)) {
  3210. bool repeated_fence = false;
  3211. /* check if this fence already in the hw-fences list */
  3212. for (i = num_hw_fences - 1; i >= 0; i--) {
  3213. if (dma_hw_fences[i] == dma_hw_fences[num_hw_fences]) {
  3214. repeated_fence = true;
  3215. break;
  3216. }
  3217. }
  3218. if (repeated_fence)
  3219. dma_hw_fences[num_hw_fences] = NULL; /* cleanup from list */
  3220. else
  3221. num_hw_fences++; /* keep fence in the list */
  3222. /* go to next, to skip sw-wait */
  3223. continue;
  3224. }
  3225. }
  3226. /*
  3227. * This was not a hw-fence, therefore, wait for this sw-fence to be signaled
  3228. * before proceed.
  3229. *
  3230. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  3231. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  3232. * that each plane can check its fence status and react appropriately
  3233. * if its fence has timed out. Call input fence wait multiple times if
  3234. * fence wait is interrupted due to interrupt call.
  3235. */
  3236. do {
  3237. kt_wait = ktime_sub(kt_end, ktime_get());
  3238. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  3239. wait_ms = ktime_to_ms(kt_wait);
  3240. else
  3241. wait_ms = 0;
  3242. rc = sde_plane_wait_input_fence(plane, wait_ms);
  3243. } while (wait_ms && rc == -ERESTARTSYS);
  3244. }
  3245. return num_hw_fences;
  3246. }
  3247. static inline bool _is_vid_power_on_frame(struct drm_crtc *crtc)
  3248. {
  3249. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3250. bool is_vid_mode = sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  3251. MSM_DISPLAY_VIDEO_MODE);
  3252. return is_vid_mode && crtc->state->active_changed && crtc->state->active;
  3253. }
  3254. /**
  3255. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences or register hw-fences
  3256. * @crtc: Pointer to CRTC object
  3257. *
  3258. * Returns true if hw fences are used, otherwise returns false
  3259. */
  3260. static bool _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  3261. {
  3262. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3263. bool ipcc_input_signal_wait = false;
  3264. struct dma_fence *dma_hw_fences[MAX_HW_FENCES] = {0};
  3265. int num_hw_fences = 0;
  3266. struct sde_hw_ctl *hw_ctl;
  3267. bool input_hw_fences_enable;
  3268. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3269. int ret;
  3270. enum sde_crtc_vm_req vm_req;
  3271. bool disable_hw_fences = false;
  3272. SDE_DEBUG("\n");
  3273. if (!crtc || !crtc->state || !sde_kms) {
  3274. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  3275. return false;
  3276. }
  3277. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  3278. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  3279. /* if this is the last frame on vm transition, disable hw fences */
  3280. vm_req = sde_crtc_get_property(to_sde_crtc_state(crtc->state), CRTC_PROP_VM_REQ_STATE);
  3281. if (vm_req == VM_REQ_RELEASE)
  3282. disable_hw_fences = true;
  3283. /* update ctl hw to wait for ipcc input signal before fetch */
  3284. if (test_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask) &&
  3285. !sde_fence_update_input_hw_fence_signal(hw_ctl, sde_kms->debugfs_hw_fence,
  3286. sde_kms->hw_mdp, disable_hw_fences))
  3287. ipcc_input_signal_wait = true;
  3288. /* avoid hw-fences in first frame after timing engine enable */
  3289. input_hw_fences_enable = (ipcc_input_signal_wait && !_is_vid_power_on_frame(crtc));
  3290. /* wait for sw fences and get hw fences list (if any) */
  3291. num_hw_fences = _sde_crtc_fences_wait_list(crtc, input_hw_fences_enable, &dma_hw_fences[0],
  3292. MAX_HW_FENCES);
  3293. /* register the hw-fences for hw-wait */
  3294. if (num_hw_fences) {
  3295. ret = sde_fence_register_hw_fences_wait(hw_ctl, dma_hw_fences, num_hw_fences);
  3296. if (ret) {
  3297. SDE_ERROR("failed to register for hw-fence wait, will wait in sw\n");
  3298. SDE_EVT32(SDE_EVTLOG_ERROR, num_hw_fences,
  3299. hw_ctl ? hw_ctl->idx - CTL_0 : -1);
  3300. /* we failed to register hw-fences, wait for all fences as 'sw-fences' */
  3301. num_hw_fences = _sde_crtc_fences_wait_list(crtc, false, &dma_hw_fences[0],
  3302. MAX_HW_FENCES);
  3303. }
  3304. }
  3305. SDE_DEBUG("hfence_enable:%d no_override:%d ctl:%d wait_ipcc:%d num_hfences:%d\n",
  3306. input_hw_fences_enable,
  3307. test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask),
  3308. hw_ctl ? hw_ctl->idx - CTL_0 : -1, ipcc_input_signal_wait, num_hw_fences);
  3309. SDE_EVT32(input_hw_fences_enable,
  3310. test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask),
  3311. ipcc_input_signal_wait, num_hw_fences, hw_ctl ? hw_ctl->idx - CTL_0 : -1);
  3312. /* if hw is waiting for ipcc signal and no hw-fences, override signal */
  3313. if (ipcc_input_signal_wait && !num_hw_fences && hw_ctl->ops.hw_fence_trigger_sw_override &&
  3314. !test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask))
  3315. hw_ctl->ops.hw_fence_trigger_sw_override(hw_ctl);
  3316. SDE_ATRACE_END("plane_wait_input_fence");
  3317. return num_hw_fences ? true : false;
  3318. }
  3319. static void _sde_crtc_setup_mixer_for_encoder(
  3320. struct drm_crtc *crtc,
  3321. struct drm_encoder *enc)
  3322. {
  3323. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3324. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3325. struct sde_rm *rm = &sde_kms->rm;
  3326. struct sde_crtc_mixer *mixer;
  3327. struct sde_hw_ctl *last_valid_ctl = NULL;
  3328. int i;
  3329. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  3330. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  3331. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  3332. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  3333. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  3334. /* Set up all the mixers and ctls reserved by this encoder */
  3335. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  3336. mixer = &sde_crtc->mixers[i];
  3337. if (!sde_rm_get_hw(rm, &lm_iter))
  3338. break;
  3339. mixer->hw_lm = to_sde_hw_mixer(lm_iter.hw);
  3340. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  3341. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  3342. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  3343. mixer->hw_lm->idx - LM_0);
  3344. mixer->hw_ctl = last_valid_ctl;
  3345. } else {
  3346. mixer->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  3347. last_valid_ctl = mixer->hw_ctl;
  3348. sde_crtc->num_ctls++;
  3349. }
  3350. /* Shouldn't happen, mixers are always >= ctls */
  3351. if (!mixer->hw_ctl) {
  3352. SDE_ERROR("no valid ctls found for lm %d\n",
  3353. mixer->hw_lm->idx - LM_0);
  3354. return;
  3355. }
  3356. /* Dspp may be null */
  3357. (void) sde_rm_get_hw(rm, &dspp_iter);
  3358. mixer->hw_dspp = to_sde_hw_dspp(dspp_iter.hw);
  3359. /* DS may be null */
  3360. (void) sde_rm_get_hw(rm, &ds_iter);
  3361. mixer->hw_ds = to_sde_hw_ds(ds_iter.hw);
  3362. mixer->encoder = enc;
  3363. sde_crtc->num_mixers++;
  3364. SDE_DEBUG("setup mixer %d: lm %d\n",
  3365. i, mixer->hw_lm->idx - LM_0);
  3366. SDE_DEBUG("setup mixer %d: ctl %d\n",
  3367. i, mixer->hw_ctl->idx - CTL_0);
  3368. if (mixer->hw_ds)
  3369. SDE_DEBUG("setup mixer %d: ds %d\n",
  3370. i, mixer->hw_ds->idx - DS_0);
  3371. }
  3372. }
  3373. bool sde_crtc_is_line_insertion_supported(struct drm_crtc *crtc)
  3374. {
  3375. struct drm_encoder *enc = NULL;
  3376. struct sde_kms *kms;
  3377. if (!crtc)
  3378. return false;
  3379. kms = _sde_crtc_get_kms(crtc);
  3380. if (!kms || !kms->catalog || !kms->catalog->has_line_insertion)
  3381. return false;
  3382. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  3383. if (enc->crtc == crtc)
  3384. return sde_encoder_is_line_insertion_supported(enc);
  3385. }
  3386. return false;
  3387. }
  3388. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  3389. {
  3390. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3391. struct drm_encoder *enc;
  3392. sde_crtc->num_ctls = 0;
  3393. sde_crtc->num_mixers = 0;
  3394. sde_crtc->mixers_swapped = false;
  3395. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3396. mutex_lock(&sde_crtc->crtc_lock);
  3397. /* Check for mixers on all encoders attached to this crtc */
  3398. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  3399. if (enc->crtc != crtc)
  3400. continue;
  3401. /* avoid overwriting mixers info from a copy encoder */
  3402. if (sde_encoder_in_clone_mode(enc))
  3403. continue;
  3404. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  3405. }
  3406. mutex_unlock(&sde_crtc->crtc_lock);
  3407. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  3408. }
  3409. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  3410. {
  3411. int i;
  3412. struct sde_crtc_state *cstate;
  3413. cstate = to_sde_crtc_state(state);
  3414. cstate->is_ppsplit = false;
  3415. for (i = 0; i < cstate->num_connectors; i++) {
  3416. struct drm_connector *conn = cstate->connectors[i];
  3417. if (sde_connector_get_topology_name(conn) ==
  3418. SDE_RM_TOPOLOGY_PPSPLIT)
  3419. cstate->is_ppsplit = true;
  3420. }
  3421. }
  3422. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc, struct drm_crtc_state *state)
  3423. {
  3424. struct sde_crtc *sde_crtc;
  3425. struct sde_crtc_state *cstate;
  3426. struct drm_display_mode *adj_mode;
  3427. u32 mixer_width, mixer_height;
  3428. int i;
  3429. if (!crtc || !state) {
  3430. SDE_ERROR("invalid args\n");
  3431. return;
  3432. }
  3433. sde_crtc = to_sde_crtc(crtc);
  3434. cstate = to_sde_crtc_state(state);
  3435. adj_mode = &state->adjusted_mode;
  3436. sde_crtc_get_mixer_resolution(crtc, state, adj_mode, &mixer_width, &mixer_height);
  3437. for (i = 0; i < sde_crtc->num_mixers; i++) {
  3438. cstate->lm_bounds[i].x = mixer_width * i;
  3439. cstate->lm_bounds[i].y = 0;
  3440. cstate->lm_bounds[i].w = mixer_width;
  3441. cstate->lm_bounds[i].h = mixer_height;
  3442. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i], sizeof(cstate->lm_roi[i]));
  3443. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  3444. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  3445. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  3446. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  3447. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  3448. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  3449. }
  3450. drm_mode_debug_printmodeline(adj_mode);
  3451. }
  3452. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  3453. {
  3454. struct sde_crtc_mixer mixer;
  3455. /*
  3456. * Use mixer[0] to get hw_ctl which will use ops to clear
  3457. * all blendstages. Clear all blendstages will iterate through
  3458. * all mixers.
  3459. */
  3460. if (sde_crtc->num_mixers) {
  3461. mixer = sde_crtc->mixers[0];
  3462. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  3463. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  3464. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  3465. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  3466. }
  3467. }
  3468. static void _sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3469. struct drm_crtc_state *old_state)
  3470. {
  3471. struct sde_crtc *sde_crtc;
  3472. struct drm_encoder *encoder;
  3473. struct drm_device *dev;
  3474. struct sde_kms *sde_kms;
  3475. struct sde_splash_display *splash_display;
  3476. bool cont_splash_enabled = false;
  3477. size_t i;
  3478. if (!crtc->state->enable) {
  3479. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  3480. crtc->base.id, crtc->state->enable);
  3481. return;
  3482. }
  3483. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3484. SDE_ERROR("power resource is not enabled\n");
  3485. return;
  3486. }
  3487. sde_kms = _sde_crtc_get_kms(crtc);
  3488. if (!sde_kms)
  3489. return;
  3490. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  3491. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3492. sde_crtc = to_sde_crtc(crtc);
  3493. dev = crtc->dev;
  3494. if (!sde_crtc->num_mixers) {
  3495. _sde_crtc_setup_mixers(crtc);
  3496. _sde_crtc_setup_is_ppsplit(crtc->state);
  3497. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  3498. _sde_crtc_clear_all_blend_stages(sde_crtc);
  3499. } else if (sde_crtc->num_mixers && sde_crtc->reinit_crtc_mixers) {
  3500. _sde_crtc_setup_mixers(crtc);
  3501. sde_crtc->reinit_crtc_mixers = false;
  3502. }
  3503. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3504. if (encoder->crtc != crtc)
  3505. continue;
  3506. /* encoder will trigger pending mask now */
  3507. sde_encoder_trigger_kickoff_pending(encoder);
  3508. }
  3509. /* update performance setting */
  3510. sde_core_perf_crtc_update(crtc, 1, false);
  3511. /*
  3512. * If no mixers have been allocated in sde_crtc_atomic_check(),
  3513. * it means we are trying to flush a CRTC whose state is disabled:
  3514. * nothing else needs to be done.
  3515. */
  3516. if (unlikely(!sde_crtc->num_mixers))
  3517. goto end;
  3518. _sde_crtc_blend_setup(crtc, old_state, true);
  3519. _sde_crtc_dest_scaler_setup(crtc);
  3520. sde_cp_crtc_apply_noise(crtc, old_state);
  3521. if (crtc->state->mode_changed || sde_kms->perf.catalog->uidle_cfg.dirty)
  3522. sde_core_perf_crtc_update_uidle(crtc, true);
  3523. /* update cached_encoder_mask if new conn is added or removed */
  3524. if (crtc->state->connectors_changed)
  3525. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  3526. /*
  3527. * Since CP properties use AXI buffer to program the
  3528. * HW, check if context bank is in attached state,
  3529. * apply color processing properties only if
  3530. * smmu state is attached,
  3531. */
  3532. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  3533. splash_display = &sde_kms->splash_data.splash_display[i];
  3534. if (splash_display->cont_splash_enabled &&
  3535. splash_display->encoder &&
  3536. crtc == splash_display->encoder->crtc)
  3537. cont_splash_enabled = true;
  3538. }
  3539. if (sde_kms_is_cp_operation_allowed(sde_kms))
  3540. sde_cp_crtc_apply_properties(crtc);
  3541. if (!sde_crtc->enabled)
  3542. sde_cp_crtc_mark_features_dirty(crtc);
  3543. /*
  3544. * PP_DONE irq is only used by command mode for now.
  3545. * It is better to request pending before FLUSH and START trigger
  3546. * to make sure no pp_done irq missed.
  3547. * This is safe because no pp_done will happen before SW trigger
  3548. * in command mode.
  3549. */
  3550. end:
  3551. SDE_ATRACE_END("crtc_atomic_begin");
  3552. }
  3553. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3554. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3555. struct drm_atomic_state *state)
  3556. {
  3557. struct drm_crtc_state *old_state = NULL;
  3558. if (!crtc) {
  3559. SDE_ERROR("invalid crtc\n");
  3560. return;
  3561. }
  3562. old_state = drm_atomic_get_old_crtc_state(state, crtc);
  3563. _sde_crtc_atomic_begin(crtc, old_state);
  3564. }
  3565. #else
  3566. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3567. struct drm_crtc_state *old_state)
  3568. {
  3569. if (!crtc) {
  3570. SDE_ERROR("invalid crtc\n");
  3571. return;
  3572. }
  3573. _sde_crtc_atomic_begin(crtc, old_state);
  3574. }
  3575. #endif
  3576. static void sde_crtc_atomic_flush_common(struct drm_crtc *crtc,
  3577. struct drm_atomic_state *state)
  3578. {
  3579. struct drm_encoder *encoder;
  3580. struct sde_crtc *sde_crtc;
  3581. struct drm_device *dev;
  3582. struct drm_plane *plane;
  3583. struct msm_drm_private *priv;
  3584. struct sde_crtc_state *cstate;
  3585. struct sde_kms *sde_kms;
  3586. struct drm_connector *conn;
  3587. struct drm_connector_state *conn_state;
  3588. struct sde_connector *sde_conn = NULL;
  3589. int i;
  3590. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3591. SDE_ERROR("invalid crtc\n");
  3592. return;
  3593. }
  3594. if (!crtc->state->enable) {
  3595. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  3596. crtc->base.id, crtc->state->enable);
  3597. return;
  3598. }
  3599. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3600. SDE_ERROR("power resource is not enabled\n");
  3601. return;
  3602. }
  3603. sde_kms = _sde_crtc_get_kms(crtc);
  3604. if (!sde_kms) {
  3605. SDE_ERROR("invalid kms\n");
  3606. return;
  3607. }
  3608. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3609. sde_crtc = to_sde_crtc(crtc);
  3610. cstate = to_sde_crtc_state(crtc->state);
  3611. dev = crtc->dev;
  3612. priv = dev->dev_private;
  3613. for_each_new_connector_in_state(state, conn, conn_state, i) {
  3614. if (!conn_state || conn_state->crtc != crtc)
  3615. continue;
  3616. sde_conn = to_sde_connector(conn_state->connector);
  3617. }
  3618. /* When doze is requested, switch first to normal mode */
  3619. if (sde_conn && sde_conn->lp_mode && sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3620. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3621. if ((sde_crtc->cache_state == CACHE_STATE_NORMAL) &&
  3622. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3623. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  3624. false);
  3625. else
  3626. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3627. /*
  3628. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3629. * it means we are trying to flush a CRTC whose state is disabled:
  3630. * nothing else needs to be done.
  3631. */
  3632. if (unlikely(!sde_crtc->num_mixers))
  3633. return;
  3634. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  3635. /*
  3636. * For planes without commit update, drm framework will not add
  3637. * those planes to current state since hardware update is not
  3638. * required. However, if those planes were power collapsed since
  3639. * last commit cycle, driver has to restore the hardware state
  3640. * of those planes explicitly here prior to plane flush.
  3641. * Also use this iteration to see if any plane requires cache,
  3642. * so during the perf update driver can activate/deactivate
  3643. * the cache accordingly.
  3644. */
  3645. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  3646. sde_crtc->new_perf.llcc_active[i] = false;
  3647. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3648. sde_plane_restore(plane);
  3649. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  3650. if (sde_plane_is_cache_required(plane, i))
  3651. sde_crtc->new_perf.llcc_active[i] = true;
  3652. }
  3653. }
  3654. sde_core_perf_crtc_update_llcc(crtc);
  3655. /* wait for acquire fences before anything else is done */
  3656. cstate->hwfence_in_fences_set = _sde_crtc_wait_for_fences(crtc);
  3657. if (!cstate->rsc_update) {
  3658. drm_for_each_encoder_mask(encoder, dev,
  3659. crtc->state->encoder_mask) {
  3660. cstate->rsc_client =
  3661. sde_encoder_get_rsc_client(encoder);
  3662. }
  3663. cstate->rsc_update = true;
  3664. }
  3665. /*
  3666. * Final plane updates: Give each plane a chance to complete all
  3667. * required writes/flushing before crtc's "flush
  3668. * everything" call below.
  3669. */
  3670. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3671. if (sde_kms->smmu_state.transition_error)
  3672. sde_plane_set_error(plane, true);
  3673. sde_plane_flush(plane);
  3674. }
  3675. /* Kickoff will be scheduled by outer layer */
  3676. SDE_ATRACE_END("sde_crtc_atomic_flush");
  3677. }
  3678. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3679. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3680. struct drm_atomic_state *state)
  3681. {
  3682. return sde_crtc_atomic_flush_common(crtc, state);
  3683. }
  3684. #else
  3685. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3686. struct drm_crtc_state *old_crtc_state)
  3687. {
  3688. return sde_crtc_atomic_flush_common(crtc, old_crtc_state->state);
  3689. }
  3690. #endif
  3691. /**
  3692. * sde_crtc_destroy_state - state destroy hook
  3693. * @crtc: drm CRTC
  3694. * @state: CRTC state object to release
  3695. */
  3696. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  3697. struct drm_crtc_state *state)
  3698. {
  3699. struct sde_crtc *sde_crtc;
  3700. struct sde_crtc_state *cstate;
  3701. struct drm_encoder *enc;
  3702. struct sde_kms *sde_kms;
  3703. if (!crtc || !state) {
  3704. SDE_ERROR("invalid argument(s)\n");
  3705. return;
  3706. }
  3707. sde_crtc = to_sde_crtc(crtc);
  3708. cstate = to_sde_crtc_state(state);
  3709. sde_kms = _sde_crtc_get_kms(crtc);
  3710. if (!sde_kms) {
  3711. SDE_ERROR("invalid sde_kms\n");
  3712. return;
  3713. }
  3714. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3715. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  3716. sde_rm_release(&sde_kms->rm, enc, true);
  3717. sde_cp_clear_state_info(state);
  3718. __drm_atomic_helper_crtc_destroy_state(state);
  3719. /* destroy value helper */
  3720. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  3721. &cstate->property_state);
  3722. }
  3723. static int _sde_crtc_flush_frame_events(struct drm_crtc *crtc)
  3724. {
  3725. struct sde_crtc *sde_crtc;
  3726. int i;
  3727. if (!crtc) {
  3728. SDE_ERROR("invalid argument\n");
  3729. return -EINVAL;
  3730. }
  3731. sde_crtc = to_sde_crtc(crtc);
  3732. if (!atomic_read(&sde_crtc->frame_pending)) {
  3733. SDE_DEBUG("no frames pending\n");
  3734. return 0;
  3735. }
  3736. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  3737. /*
  3738. * flush all the event thread work to make sure all the
  3739. * FRAME_EVENTS from encoder are propagated to crtc
  3740. */
  3741. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  3742. if (list_empty(&sde_crtc->frame_events[i].list))
  3743. kthread_flush_work(&sde_crtc->frame_events[i].work);
  3744. }
  3745. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3746. return 0;
  3747. }
  3748. /**
  3749. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  3750. * @crtc: Pointer to crtc structure
  3751. */
  3752. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  3753. {
  3754. struct drm_plane *plane;
  3755. struct drm_plane_state *state;
  3756. struct sde_crtc *sde_crtc;
  3757. struct sde_crtc_mixer *mixer;
  3758. struct sde_hw_ctl *ctl;
  3759. if (!crtc)
  3760. return;
  3761. sde_crtc = to_sde_crtc(crtc);
  3762. mixer = sde_crtc->mixers;
  3763. if (!mixer)
  3764. return;
  3765. ctl = mixer->hw_ctl;
  3766. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3767. state = plane->state;
  3768. if (!state)
  3769. continue;
  3770. /* clear plane flush bitmask */
  3771. sde_plane_ctl_flush(plane, ctl, false);
  3772. }
  3773. }
  3774. /**
  3775. * sde_crtc_reset_hw - attempt hardware reset on errors
  3776. * @crtc: Pointer to DRM crtc instance
  3777. * @old_state: Pointer to crtc state for previous commit
  3778. * @recovery_events: Whether or not recovery events are enabled
  3779. * Returns: Zero if current commit should still be attempted
  3780. */
  3781. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3782. bool recovery_events)
  3783. {
  3784. struct drm_plane *plane_halt[MAX_PLANES];
  3785. struct drm_plane *plane;
  3786. struct drm_encoder *encoder;
  3787. struct sde_crtc *sde_crtc;
  3788. struct sde_crtc_state *cstate;
  3789. struct sde_hw_ctl *ctl;
  3790. signed int i, plane_count;
  3791. int rc;
  3792. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3793. return -EINVAL;
  3794. sde_crtc = to_sde_crtc(crtc);
  3795. cstate = to_sde_crtc_state(crtc->state);
  3796. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3797. /* optionally generate a panic instead of performing a h/w reset */
  3798. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3799. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3800. ctl = sde_crtc->mixers[i].hw_ctl;
  3801. if (!ctl || !ctl->ops.reset)
  3802. continue;
  3803. rc = ctl->ops.reset(ctl);
  3804. if (rc) {
  3805. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3806. crtc->base.id, ctl->idx - CTL_0);
  3807. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3808. SDE_EVTLOG_ERROR);
  3809. break;
  3810. }
  3811. }
  3812. /*
  3813. * Early out if simple ctl reset succeeded or reset is
  3814. * being performed after timeout
  3815. */
  3816. if (i == sde_crtc->num_ctls || crtc->state == old_state)
  3817. return 0;
  3818. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3819. /* force all components in the system into reset at the same time */
  3820. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3821. ctl = sde_crtc->mixers[i].hw_ctl;
  3822. if (!ctl || !ctl->ops.hard_reset)
  3823. continue;
  3824. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3825. ctl->ops.hard_reset(ctl, true);
  3826. }
  3827. plane_count = 0;
  3828. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3829. if (plane_count >= ARRAY_SIZE(plane_halt))
  3830. break;
  3831. plane_halt[plane_count++] = plane;
  3832. sde_plane_halt_requests(plane, true);
  3833. sde_plane_set_revalidate(plane, true);
  3834. }
  3835. /* provide safe "border color only" commit configuration for later */
  3836. _sde_crtc_remove_pipe_flush(crtc);
  3837. _sde_crtc_blend_setup(crtc, old_state, false);
  3838. /* take h/w components out of reset */
  3839. for (i = plane_count - 1; i >= 0; --i)
  3840. sde_plane_halt_requests(plane_halt[i], false);
  3841. /* attempt to poll for start of frame cycle before reset release */
  3842. list_for_each_entry(encoder,
  3843. &crtc->dev->mode_config.encoder_list, head) {
  3844. if (encoder->crtc != crtc)
  3845. continue;
  3846. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3847. sde_encoder_poll_line_counts(encoder);
  3848. }
  3849. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3850. ctl = sde_crtc->mixers[i].hw_ctl;
  3851. if (!ctl || !ctl->ops.hard_reset)
  3852. continue;
  3853. ctl->ops.hard_reset(ctl, false);
  3854. }
  3855. list_for_each_entry(encoder,
  3856. &crtc->dev->mode_config.encoder_list, head) {
  3857. if (encoder->crtc != crtc)
  3858. continue;
  3859. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3860. sde_encoder_kickoff(encoder, true);
  3861. }
  3862. /* panic the device if VBIF is not in good state */
  3863. return !recovery_events ? 0 : -EAGAIN;
  3864. }
  3865. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3866. struct drm_crtc_state *old_state)
  3867. {
  3868. struct drm_encoder *encoder;
  3869. struct drm_device *dev;
  3870. struct sde_crtc *sde_crtc;
  3871. struct sde_kms *sde_kms;
  3872. struct sde_crtc_state *cstate;
  3873. bool is_error = false;
  3874. unsigned long flags;
  3875. enum sde_crtc_idle_pc_state idle_pc_state;
  3876. struct sde_encoder_kickoff_params params = { 0 };
  3877. bool is_vid = false;
  3878. if (!crtc) {
  3879. SDE_ERROR("invalid argument\n");
  3880. return;
  3881. }
  3882. dev = crtc->dev;
  3883. sde_crtc = to_sde_crtc(crtc);
  3884. sde_kms = _sde_crtc_get_kms(crtc);
  3885. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3886. SDE_ERROR("invalid argument\n");
  3887. return;
  3888. }
  3889. cstate = to_sde_crtc_state(crtc->state);
  3890. /*
  3891. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3892. * it means we are trying to start a CRTC whose state is disabled:
  3893. * nothing else needs to be done.
  3894. */
  3895. if (unlikely(!sde_crtc->num_mixers))
  3896. return;
  3897. SDE_ATRACE_BEGIN("crtc_commit");
  3898. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3899. sde_crtc->kickoff_in_progress = true;
  3900. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3901. if (encoder->crtc != crtc)
  3902. continue;
  3903. /*
  3904. * Encoder will flush/start now, unless it has a tx pending.
  3905. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3906. */
  3907. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3908. crtc->state);
  3909. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3910. sde_crtc->needs_hw_reset = true;
  3911. if (idle_pc_state != IDLE_PC_NONE)
  3912. sde_encoder_control_idle_pc(encoder,
  3913. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3914. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3915. is_vid = true;
  3916. }
  3917. /*
  3918. * Optionally attempt h/w recovery if any errors were detected while
  3919. * preparing for the kickoff
  3920. */
  3921. if (sde_crtc->needs_hw_reset) {
  3922. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3923. if (sde_crtc->frame_trigger_mode
  3924. != FRAME_DONE_WAIT_POSTED_START &&
  3925. sde_crtc_reset_hw(crtc, old_state,
  3926. params.recovery_events_enabled))
  3927. is_error = true;
  3928. sde_crtc->needs_hw_reset = false;
  3929. }
  3930. sde_crtc_calc_fps(sde_crtc);
  3931. SDE_ATRACE_BEGIN("flush_event_thread");
  3932. _sde_crtc_flush_frame_events(crtc);
  3933. SDE_ATRACE_END("flush_event_thread");
  3934. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3935. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3936. /* acquire bandwidth and other resources */
  3937. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3938. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3939. } else {
  3940. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3941. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3942. }
  3943. sde_crtc->play_count++;
  3944. sde_vbif_clear_errors(sde_kms);
  3945. if (is_error) {
  3946. _sde_crtc_remove_pipe_flush(crtc);
  3947. _sde_crtc_blend_setup(crtc, old_state, false);
  3948. }
  3949. /*
  3950. * for cmd and wb modes, update the txq for incoming fences before flush to avoid race
  3951. * condition between txq update and the hw signal during ctl-done for partial updates
  3952. */
  3953. if (test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask) && !is_vid)
  3954. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, false, 0,
  3955. sde_kms->debugfs_hw_fence);
  3956. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3957. if (encoder->crtc != crtc)
  3958. continue;
  3959. sde_encoder_kickoff(encoder, true);
  3960. }
  3961. sde_crtc->kickoff_in_progress = false;
  3962. /* store the event after frame trigger */
  3963. if (sde_crtc->event) {
  3964. WARN_ON(sde_crtc->event);
  3965. } else {
  3966. spin_lock_irqsave(&dev->event_lock, flags);
  3967. sde_crtc->event = crtc->state->event;
  3968. spin_unlock_irqrestore(&dev->event_lock, flags);
  3969. }
  3970. SDE_ATRACE_END("crtc_commit");
  3971. }
  3972. /**
  3973. * _sde_crtc_vblank_enable - update power resource and vblank request
  3974. * @sde_crtc: Pointer to sde crtc structure
  3975. * @enable: Whether to enable/disable vblanks
  3976. *
  3977. * @Return: error code
  3978. */
  3979. static int _sde_crtc_vblank_enable(
  3980. struct sde_crtc *sde_crtc, bool enable)
  3981. {
  3982. struct drm_crtc *crtc;
  3983. struct drm_encoder *enc;
  3984. if (!sde_crtc) {
  3985. SDE_ERROR("invalid crtc\n");
  3986. return -EINVAL;
  3987. }
  3988. crtc = &sde_crtc->base;
  3989. SDE_EVT32(DRMID(crtc), enable, sde_crtc->enabled,
  3990. crtc->state->encoder_mask,
  3991. sde_crtc->cached_encoder_mask);
  3992. if (enable) {
  3993. int ret;
  3994. ret = pm_runtime_resume_and_get(crtc->dev->dev);
  3995. if (ret < 0) {
  3996. SDE_ERROR("failed to enable power resource %d\n", ret);
  3997. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  3998. return ret;
  3999. }
  4000. mutex_lock(&sde_crtc->crtc_lock);
  4001. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  4002. if (sde_encoder_in_clone_mode(enc))
  4003. continue;
  4004. sde_encoder_register_vblank_callback(enc, sde_crtc_vblank_cb, (void *)crtc);
  4005. }
  4006. mutex_unlock(&sde_crtc->crtc_lock);
  4007. } else {
  4008. mutex_lock(&sde_crtc->crtc_lock);
  4009. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  4010. if (sde_encoder_in_clone_mode(enc))
  4011. continue;
  4012. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  4013. }
  4014. mutex_unlock(&sde_crtc->crtc_lock);
  4015. pm_runtime_put_sync(crtc->dev->dev);
  4016. }
  4017. return 0;
  4018. }
  4019. static void _sde_crtc_reserve_resource(struct drm_crtc *crtc, struct drm_connector *conn)
  4020. {
  4021. u32 min_transfer_time = 0, lm_count = 1;
  4022. u64 mode_clock_hz = 0, updated_fps = 0, topology_id;
  4023. struct drm_encoder *encoder;
  4024. if (!crtc || !conn)
  4025. return;
  4026. encoder = conn->state->best_encoder;
  4027. if (!sde_encoder_is_built_in_display(encoder))
  4028. return;
  4029. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  4030. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  4031. if (min_transfer_time)
  4032. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  4033. else
  4034. updated_fps = drm_mode_vrefresh(&crtc->mode);
  4035. topology_id = sde_connector_get_topology_name(conn);
  4036. if (TOPOLOGY_DUALPIPE_MODE(topology_id))
  4037. lm_count = 2;
  4038. else if (TOPOLOGY_QUADPIPE_MODE(topology_id))
  4039. lm_count = 4;
  4040. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  4041. mode_clock_hz = mult_frac(crtc->mode.htotal * crtc->mode.vtotal * updated_fps, 105, 100);
  4042. mode_clock_hz = div_u64(mode_clock_hz, lm_count);
  4043. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u\n",
  4044. crtc->mode.name, crtc->mode.htotal, crtc->mode.vtotal,
  4045. updated_fps, lm_count, mode_clock_hz);
  4046. sde_core_perf_crtc_reserve_res(crtc, mode_clock_hz);
  4047. }
  4048. /**
  4049. * sde_crtc_duplicate_state - state duplicate hook
  4050. * @crtc: Pointer to drm crtc structure
  4051. * @Returns: Pointer to new drm_crtc_state structure
  4052. */
  4053. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  4054. {
  4055. struct sde_crtc *sde_crtc;
  4056. struct sde_crtc_state *cstate, *old_cstate;
  4057. if (!crtc || !crtc->state) {
  4058. SDE_ERROR("invalid argument(s)\n");
  4059. return NULL;
  4060. }
  4061. sde_crtc = to_sde_crtc(crtc);
  4062. old_cstate = to_sde_crtc_state(crtc->state);
  4063. if (old_cstate->cont_splash_populated) {
  4064. crtc->state->plane_mask = 0;
  4065. crtc->state->connector_mask = 0;
  4066. crtc->state->encoder_mask = 0;
  4067. crtc->state->enable = false;
  4068. old_cstate->cont_splash_populated = false;
  4069. }
  4070. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  4071. if (!cstate) {
  4072. SDE_ERROR("failed to allocate state\n");
  4073. return NULL;
  4074. }
  4075. /* duplicate value helper */
  4076. msm_property_duplicate_state(&sde_crtc->property_info,
  4077. old_cstate, cstate,
  4078. &cstate->property_state, cstate->property_values);
  4079. sde_cp_duplicate_state_info(&old_cstate->base, &cstate->base);
  4080. /* duplicate base helper */
  4081. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  4082. return &cstate->base;
  4083. }
  4084. /**
  4085. * sde_crtc_reset - reset hook for CRTCs
  4086. * Resets the atomic state for @crtc by freeing the state pointer (which might
  4087. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  4088. * @crtc: Pointer to drm crtc structure
  4089. */
  4090. static void sde_crtc_reset(struct drm_crtc *crtc)
  4091. {
  4092. struct sde_crtc *sde_crtc;
  4093. struct sde_crtc_state *cstate;
  4094. if (!crtc) {
  4095. SDE_ERROR("invalid crtc\n");
  4096. return;
  4097. }
  4098. /* revert suspend actions, if necessary */
  4099. if (!sde_crtc_is_reset_required(crtc)) {
  4100. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  4101. return;
  4102. }
  4103. /* remove previous state, if present */
  4104. if (crtc->state) {
  4105. sde_crtc_destroy_state(crtc, crtc->state);
  4106. crtc->state = 0;
  4107. }
  4108. sde_crtc = to_sde_crtc(crtc);
  4109. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  4110. if (!cstate) {
  4111. SDE_ERROR("failed to allocate state\n");
  4112. return;
  4113. }
  4114. /* reset value helper */
  4115. msm_property_reset_state(&sde_crtc->property_info, cstate,
  4116. &cstate->property_state,
  4117. cstate->property_values);
  4118. _sde_crtc_set_input_fence_timeout(cstate);
  4119. cstate->base.crtc = crtc;
  4120. crtc->state = &cstate->base;
  4121. }
  4122. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  4123. {
  4124. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4125. struct sde_hw_mixer *hw_lm;
  4126. int lm_idx;
  4127. /* clearing lm cfg marks it dirty to force reprogramming next update */
  4128. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  4129. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  4130. hw_lm->cfg.out_width = 0;
  4131. hw_lm->cfg.out_height = 0;
  4132. }
  4133. SDE_EVT32(DRMID(crtc));
  4134. }
  4135. void sde_crtc_reset_sw_state(struct drm_crtc *crtc)
  4136. {
  4137. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4138. struct drm_plane *plane;
  4139. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4140. /* mark planes, mixers, and other blocks dirty for next update */
  4141. drm_atomic_crtc_for_each_plane(plane, crtc)
  4142. sde_plane_set_revalidate(plane, true);
  4143. /* mark mixers dirty for next update */
  4144. sde_crtc_clear_cached_mixer_cfg(crtc);
  4145. /* mark other properties which need to be dirty for next update */
  4146. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  4147. if (cstate->num_ds_enabled)
  4148. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  4149. }
  4150. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  4151. {
  4152. struct sde_crtc *sde_crtc;
  4153. struct sde_crtc_state *cstate;
  4154. struct drm_encoder *encoder;
  4155. sde_crtc = to_sde_crtc(crtc);
  4156. cstate = to_sde_crtc_state(crtc->state);
  4157. /* restore encoder; crtc will be programmed during commit */
  4158. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  4159. sde_encoder_virt_restore(encoder);
  4160. /* restore UIDLE */
  4161. sde_core_perf_crtc_update_uidle(crtc, true);
  4162. sde_cp_crtc_post_ipc(crtc);
  4163. }
  4164. static void sde_crtc_mmrm_cb_notification(struct drm_crtc *crtc)
  4165. {
  4166. struct msm_drm_private *priv;
  4167. unsigned long requested_clk;
  4168. struct sde_kms *kms = NULL;
  4169. if (!crtc->dev->dev_private) {
  4170. pr_err("invalid crtc priv\n");
  4171. return;
  4172. }
  4173. priv = crtc->dev->dev_private;
  4174. kms = to_sde_kms(priv->kms);
  4175. if (!kms) {
  4176. SDE_ERROR("invalid parameters\n");
  4177. return;
  4178. }
  4179. requested_clk = sde_power_mmrm_get_requested_clk(&priv->phandle,
  4180. kms->perf.clk_name);
  4181. /* notify user space the reduced clk rate */
  4182. sde_crtc_event_notify(crtc, DRM_EVENT_MMRM_CB, &requested_clk, sizeof(unsigned long));
  4183. SDE_DEBUG("crtc[%d]: MMRM cb notified clk:%d\n",
  4184. crtc->base.id, requested_clk);
  4185. }
  4186. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  4187. {
  4188. struct drm_crtc *crtc = arg;
  4189. struct sde_crtc *sde_crtc;
  4190. struct drm_encoder *encoder;
  4191. u32 power_on;
  4192. unsigned long flags;
  4193. struct sde_crtc_irq_info *node = NULL;
  4194. int ret = 0;
  4195. if (!crtc) {
  4196. SDE_ERROR("invalid crtc\n");
  4197. return;
  4198. }
  4199. sde_crtc = to_sde_crtc(crtc);
  4200. mutex_lock(&sde_crtc->crtc_lock);
  4201. SDE_EVT32(DRMID(crtc), event_type);
  4202. switch (event_type) {
  4203. case SDE_POWER_EVENT_POST_ENABLE:
  4204. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4205. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4206. ret = 0;
  4207. if (node->func)
  4208. ret = node->func(crtc, true, &node->irq);
  4209. if (ret)
  4210. SDE_ERROR("%s failed to enable event %x\n",
  4211. sde_crtc->name, node->event);
  4212. }
  4213. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4214. sde_crtc_post_ipc(crtc);
  4215. break;
  4216. case SDE_POWER_EVENT_PRE_DISABLE:
  4217. drm_for_each_encoder_mask(encoder, crtc->dev,
  4218. crtc->state->encoder_mask)
  4219. sde_encoder_idle_pc_enter(encoder);
  4220. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4221. node = NULL;
  4222. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4223. ret = 0;
  4224. if (node->func)
  4225. ret = node->func(crtc, false, &node->irq);
  4226. if (ret)
  4227. SDE_ERROR("%s failed to disable event %x\n",
  4228. sde_crtc->name, node->event);
  4229. }
  4230. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4231. sde_cp_crtc_pre_ipc(crtc);
  4232. break;
  4233. case SDE_POWER_EVENT_POST_DISABLE:
  4234. sde_crtc_reset_sw_state(crtc);
  4235. sde_cp_crtc_suspend(crtc);
  4236. power_on = 0;
  4237. sde_crtc_event_notify(crtc, DRM_EVENT_SDE_POWER, &power_on, sizeof(u32));
  4238. break;
  4239. case SDE_POWER_EVENT_MMRM_CALLBACK:
  4240. sde_crtc_mmrm_cb_notification(crtc);
  4241. break;
  4242. default:
  4243. SDE_DEBUG("event:%d not handled\n", event_type);
  4244. break;
  4245. }
  4246. mutex_unlock(&sde_crtc->crtc_lock);
  4247. }
  4248. static void _sde_crtc_reset(struct drm_crtc *crtc)
  4249. {
  4250. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4251. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4252. /* mark mixer cfgs dirty before wiping them */
  4253. sde_crtc_clear_cached_mixer_cfg(crtc);
  4254. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  4255. sde_crtc->num_mixers = 0;
  4256. sde_crtc->mixers_swapped = false;
  4257. /* disable clk & bw control until clk & bw properties are set */
  4258. cstate->bw_control = false;
  4259. cstate->bw_split_vote = false;
  4260. cstate->hwfence_in_fences_set = false;
  4261. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  4262. }
  4263. static void sde_crtc_disable(struct drm_crtc *crtc)
  4264. {
  4265. struct sde_kms *sde_kms;
  4266. struct sde_crtc *sde_crtc;
  4267. struct sde_crtc_state *cstate;
  4268. struct drm_encoder *encoder;
  4269. struct msm_drm_private *priv;
  4270. unsigned long flags;
  4271. struct sde_crtc_irq_info *node = NULL;
  4272. u32 power_on;
  4273. bool in_cont_splash = false;
  4274. int ret, i;
  4275. enum sde_intf_mode intf_mode;
  4276. struct sde_hw_ctl *hw_ctl = NULL;
  4277. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  4278. SDE_ERROR("invalid crtc\n");
  4279. return;
  4280. }
  4281. sde_kms = _sde_crtc_get_kms(crtc);
  4282. if (!sde_kms) {
  4283. SDE_ERROR("invalid kms\n");
  4284. return;
  4285. }
  4286. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  4287. SDE_ERROR("power resource is not enabled\n");
  4288. return;
  4289. }
  4290. sde_crtc = to_sde_crtc(crtc);
  4291. cstate = to_sde_crtc_state(crtc->state);
  4292. priv = crtc->dev->dev_private;
  4293. SDE_DEBUG("crtc%d\n", crtc->base.id);
  4294. /* avoid vblank on/off for virtual display */
  4295. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4296. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE))
  4297. drm_crtc_vblank_off(crtc);
  4298. mutex_lock(&sde_crtc->crtc_lock);
  4299. SDE_EVT32_VERBOSE(DRMID(crtc));
  4300. /* update color processing on suspend */
  4301. sde_cp_crtc_suspend(crtc);
  4302. mutex_unlock(&sde_crtc->crtc_lock);
  4303. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  4304. mutex_lock(&sde_crtc->crtc_lock);
  4305. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  4306. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, crtc->state->active,
  4307. crtc->state->enable, sde_crtc->cached_encoder_mask);
  4308. sde_crtc->enabled = false;
  4309. sde_crtc->cached_encoder_mask = 0;
  4310. /* Try to disable uidle */
  4311. sde_core_perf_crtc_update_uidle(crtc, false);
  4312. if (atomic_read(&sde_crtc->frame_pending)) {
  4313. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  4314. atomic_read(&sde_crtc->frame_pending));
  4315. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  4316. SDE_EVTLOG_FUNC_CASE2);
  4317. sde_core_perf_crtc_release_bw(crtc);
  4318. atomic_set(&sde_crtc->frame_pending, 0);
  4319. }
  4320. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4321. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4322. ret = 0;
  4323. if (node->func)
  4324. ret = node->func(crtc, false, &node->irq);
  4325. if (ret)
  4326. SDE_ERROR("%s failed to disable event %x\n",
  4327. sde_crtc->name, node->event);
  4328. }
  4329. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4330. drm_for_each_encoder_mask(encoder, crtc->dev,
  4331. crtc->state->encoder_mask) {
  4332. if (sde_encoder_in_cont_splash(encoder)) {
  4333. in_cont_splash = true;
  4334. break;
  4335. }
  4336. }
  4337. /* avoid clk/bw downvote if cont-splash is enabled */
  4338. if (!in_cont_splash)
  4339. sde_core_perf_crtc_update(crtc, 0, true);
  4340. drm_for_each_encoder_mask(encoder, crtc->dev,
  4341. crtc->state->encoder_mask) {
  4342. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  4343. cstate->rsc_client = NULL;
  4344. cstate->rsc_update = false;
  4345. /*
  4346. * reset idle power-collapse to original state during suspend;
  4347. * user-mode will change the state on resume, if required
  4348. */
  4349. if (test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features))
  4350. sde_encoder_control_idle_pc(encoder, true);
  4351. }
  4352. if (sde_crtc->power_event) {
  4353. sde_power_handle_unregister_event(&priv->phandle,
  4354. sde_crtc->power_event);
  4355. sde_crtc->power_event = NULL;
  4356. }
  4357. /**
  4358. * All callbacks are unregistered and frame done waits are complete
  4359. * at this point. No buffers are accessed by hardware.
  4360. * reset the fence timeline if crtc will not be enabled for this commit
  4361. */
  4362. if (!crtc->state->active || !crtc->state->enable) {
  4363. if (test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask))
  4364. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  4365. sde_fence_signal(sde_crtc->output_fence,
  4366. ktime_get(), SDE_FENCE_RESET_TIMELINE, hw_ctl);
  4367. for (i = 0; i < cstate->num_connectors; ++i)
  4368. sde_connector_commit_reset(cstate->connectors[i],
  4369. ktime_get());
  4370. }
  4371. _sde_crtc_reset(crtc);
  4372. sde_cp_crtc_disable(crtc);
  4373. power_on = 0;
  4374. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  4375. /* suspend case: clear stale OPR value */
  4376. if (sde_crtc->opr_event_notify_enabled)
  4377. memset(&sde_crtc->previous_opr_value, 0, sizeof(struct sde_opr_value));
  4378. mutex_unlock(&sde_crtc->crtc_lock);
  4379. }
  4380. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  4381. static void sde_crtc_enable(struct drm_crtc *crtc,
  4382. struct drm_atomic_state *old_state)
  4383. #else
  4384. static void sde_crtc_enable(struct drm_crtc *crtc,
  4385. struct drm_crtc_state *old_crtc_state)
  4386. #endif
  4387. {
  4388. struct sde_crtc *sde_crtc;
  4389. struct drm_encoder *encoder;
  4390. struct msm_drm_private *priv;
  4391. unsigned long flags;
  4392. struct sde_crtc_irq_info *node = NULL;
  4393. int ret, i;
  4394. struct sde_crtc_state *cstate;
  4395. struct msm_display_mode *msm_mode;
  4396. enum sde_intf_mode intf_mode;
  4397. struct sde_kms *kms;
  4398. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  4399. SDE_ERROR("invalid crtc\n");
  4400. return;
  4401. }
  4402. kms = _sde_crtc_get_kms(crtc);
  4403. if (!kms || !kms->catalog) {
  4404. SDE_ERROR("invalid kms handle\n");
  4405. return;
  4406. }
  4407. priv = crtc->dev->dev_private;
  4408. cstate = to_sde_crtc_state(crtc->state);
  4409. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  4410. SDE_ERROR("power resource is not enabled\n");
  4411. return;
  4412. }
  4413. SDE_DEBUG("crtc%d\n", crtc->base.id);
  4414. SDE_EVT32_VERBOSE(DRMID(crtc));
  4415. sde_crtc = to_sde_crtc(crtc);
  4416. cstate->line_insertion.panel_line_insertion_enable =
  4417. sde_crtc_is_line_insertion_supported(crtc);
  4418. /*
  4419. * Avoid drm_crtc_vblank_on during seamless DMS case
  4420. * when CRTC is already in enabled state
  4421. */
  4422. if (!sde_crtc->enabled) {
  4423. /* cache the encoder mask now for vblank work */
  4424. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  4425. /* avoid vblank on/off for virtual display */
  4426. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4427. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE)) {
  4428. /* max possible vsync_cnt(atomic_t) soft counter */
  4429. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, kms->catalog->features))
  4430. drm_crtc_set_max_vblank_count(crtc, INT_MAX);
  4431. drm_crtc_vblank_on(crtc);
  4432. }
  4433. }
  4434. mutex_lock(&sde_crtc->crtc_lock);
  4435. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  4436. /*
  4437. * Try to enable uidle (if possible), we do this before the call
  4438. * to return early during seamless dms mode, so any fps
  4439. * change is also consider to enable/disable UIDLE
  4440. */
  4441. sde_core_perf_crtc_update_uidle(crtc, true);
  4442. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  4443. if (!msm_mode){
  4444. SDE_ERROR("invalid msm mode, %s\n",
  4445. crtc->state->adjusted_mode.name);
  4446. return;
  4447. }
  4448. /* return early if crtc is already enabled, do this after UIDLE check */
  4449. if (sde_crtc->enabled) {
  4450. if (msm_is_mode_seamless_dms(msm_mode) ||
  4451. msm_is_mode_seamless_dyn_clk(msm_mode))
  4452. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  4453. sde_crtc->name);
  4454. else
  4455. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  4456. mutex_unlock(&sde_crtc->crtc_lock);
  4457. return;
  4458. }
  4459. drm_for_each_encoder_mask(encoder, crtc->dev,
  4460. crtc->state->encoder_mask) {
  4461. sde_encoder_register_frame_event_callback(encoder,
  4462. sde_crtc_frame_event_cb, crtc);
  4463. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  4464. sde_encoder_check_curr_mode(encoder,
  4465. MSM_DISPLAY_VIDEO_MODE));
  4466. }
  4467. sde_crtc->enabled = true;
  4468. sde_cp_crtc_enable(crtc);
  4469. /* update color processing on resume */
  4470. sde_cp_crtc_resume(crtc);
  4471. mutex_unlock(&sde_crtc->crtc_lock);
  4472. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4473. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4474. ret = 0;
  4475. if (node->func)
  4476. ret = node->func(crtc, true, &node->irq);
  4477. if (ret)
  4478. SDE_ERROR("%s failed to enable event %x\n",
  4479. sde_crtc->name, node->event);
  4480. }
  4481. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4482. sde_crtc->power_event = sde_power_handle_register_event(
  4483. &priv->phandle,
  4484. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  4485. SDE_POWER_EVENT_PRE_DISABLE | SDE_POWER_EVENT_MMRM_CALLBACK,
  4486. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  4487. /* Enable ESD thread */
  4488. for (i = 0; i < cstate->num_connectors; i++) {
  4489. sde_connector_schedule_status_work(cstate->connectors[i], true);
  4490. _sde_crtc_reserve_resource(crtc, cstate->connectors[i]);
  4491. }
  4492. }
  4493. /* no input validation - caller API has all the checks */
  4494. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc *crtc, struct drm_crtc_state *state,
  4495. struct plane_state pstates[], int cnt)
  4496. {
  4497. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  4498. struct drm_display_mode *mode = &state->adjusted_mode;
  4499. const struct drm_plane_state *pstate;
  4500. struct sde_plane_state *sde_pstate;
  4501. int rc = 0, i;
  4502. struct sde_rect *rect;
  4503. u32 crtc_width, crtc_height;
  4504. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4505. /* Check dim layer rect bounds and stage */
  4506. for (i = 0; i < cstate->num_dim_layers; i++) {
  4507. rect = &cstate->dim_layer[i].rect;
  4508. if ((CHECK_LAYER_BOUNDS(rect->y, rect->h, crtc_height)) ||
  4509. (CHECK_LAYER_BOUNDS(rect->x, rect->w, crtc_width)) ||
  4510. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) || (!rect->w) || (!rect->h)) {
  4511. SDE_ERROR("crtc:%d wxh:%dx%d, invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  4512. DRMID(state->crtc), crtc_width, crtc_height,
  4513. rect->x, rect->y, rect->w, rect->h,
  4514. cstate->dim_layer[i].stage);
  4515. rc = -E2BIG;
  4516. goto end;
  4517. }
  4518. }
  4519. /* log all src and excl_rect, useful for debugging */
  4520. for (i = 0; i < cnt; i++) {
  4521. pstate = pstates[i].drm_pstate;
  4522. sde_pstate = to_sde_plane_state(pstate);
  4523. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  4524. DRMID(pstate->plane), pstates[i].stage,
  4525. pstate->crtc_x, pstate->crtc_y, pstate->crtc_w, pstate->crtc_h,
  4526. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  4527. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  4528. }
  4529. end:
  4530. return rc;
  4531. }
  4532. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  4533. struct drm_crtc_state *state, struct plane_state pstates[],
  4534. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  4535. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  4536. {
  4537. struct drm_plane *plane;
  4538. int i;
  4539. if (secure == SDE_DRM_SEC_ONLY) {
  4540. /*
  4541. * validate planes - only fb_sec_dir is allowed during sec_crtc
  4542. * - fb_sec_dir is for secure camera preview and
  4543. * secure display use case
  4544. * - fb_sec is for secure video playback
  4545. * - fb_ns is for normal non secure use cases
  4546. */
  4547. if (fb_ns || fb_sec) {
  4548. SDE_ERROR(
  4549. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  4550. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  4551. return -EINVAL;
  4552. }
  4553. /*
  4554. * - only one blending stage is allowed in sec_crtc
  4555. * - validate if pipe is allowed for sec-ui updates
  4556. */
  4557. for (i = 1; i < cnt; i++) {
  4558. if (!pstates[i].drm_pstate
  4559. || !pstates[i].drm_pstate->plane) {
  4560. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  4561. DRMID(crtc), i);
  4562. return -EINVAL;
  4563. }
  4564. plane = pstates[i].drm_pstate->plane;
  4565. if (!sde_plane_is_sec_ui_allowed(plane)) {
  4566. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  4567. DRMID(crtc), plane->base.id);
  4568. return -EINVAL;
  4569. } else if (pstates[i].stage != pstates[i-1].stage) {
  4570. SDE_ERROR(
  4571. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  4572. DRMID(crtc), i, pstates[i].stage,
  4573. i-1, pstates[i-1].stage);
  4574. return -EINVAL;
  4575. }
  4576. }
  4577. /* check if all the dim_layers are in the same stage */
  4578. for (i = 1; i < cstate->num_dim_layers; i++) {
  4579. if (cstate->dim_layer[i].stage !=
  4580. cstate->dim_layer[i-1].stage) {
  4581. SDE_ERROR(
  4582. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  4583. DRMID(crtc),
  4584. i, cstate->dim_layer[i].stage,
  4585. i-1, cstate->dim_layer[i-1].stage);
  4586. return -EINVAL;
  4587. }
  4588. }
  4589. /*
  4590. * if secure-ui supported blendstage is specified,
  4591. * - fail empty commit
  4592. * - validate dim_layer or plane is staged in the supported
  4593. * blendstage
  4594. */
  4595. if (sde_kms->catalog->sui_supported_blendstage) {
  4596. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  4597. cstate->dim_layer[0].stage;
  4598. if (!test_bit(SDE_FEATURE_BASE_LAYER, sde_kms->catalog->features))
  4599. sec_stage -= SDE_STAGE_0;
  4600. if ((!cnt && !cstate->num_dim_layers) ||
  4601. (sde_kms->catalog->sui_supported_blendstage
  4602. != sec_stage)) {
  4603. SDE_ERROR(
  4604. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  4605. DRMID(crtc), cnt,
  4606. cstate->num_dim_layers, sec_stage);
  4607. return -EINVAL;
  4608. }
  4609. }
  4610. }
  4611. return 0;
  4612. }
  4613. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  4614. struct drm_crtc_state *state, int fb_sec_dir)
  4615. {
  4616. struct drm_encoder *encoder;
  4617. int encoder_cnt = 0;
  4618. if (fb_sec_dir) {
  4619. drm_for_each_encoder_mask(encoder, crtc->dev,
  4620. state->encoder_mask)
  4621. encoder_cnt++;
  4622. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  4623. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  4624. DRMID(crtc), encoder_cnt);
  4625. return -EINVAL;
  4626. }
  4627. }
  4628. return 0;
  4629. }
  4630. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  4631. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  4632. int fb_ns, int fb_sec, int fb_sec_dir)
  4633. {
  4634. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  4635. struct drm_encoder *encoder;
  4636. int is_video_mode = false;
  4637. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4638. if (sde_encoder_is_dsi_display(encoder))
  4639. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  4640. MSM_DISPLAY_VIDEO_MODE);
  4641. }
  4642. /*
  4643. * Secure display to secure camera needs without direct
  4644. * transition is currently not allowed
  4645. */
  4646. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  4647. smmu_state->state != ATTACHED &&
  4648. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  4649. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4650. smmu_state->state, smmu_state->secure_level,
  4651. secure);
  4652. goto sec_err;
  4653. }
  4654. /*
  4655. * In video mode check for null commit before transition
  4656. * from secure to non secure and vice versa
  4657. */
  4658. if (is_video_mode && smmu_state &&
  4659. state->plane_mask && crtc->state->plane_mask &&
  4660. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  4661. (secure == SDE_DRM_SEC_ONLY))) ||
  4662. (fb_ns && ((smmu_state->state == DETACHED) ||
  4663. (smmu_state->state == DETACH_ALL_REQ))) ||
  4664. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  4665. (smmu_state->state == DETACH_SEC_REQ)) &&
  4666. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  4667. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4668. smmu_state->state, smmu_state->secure_level,
  4669. secure, crtc->state->plane_mask, state->plane_mask);
  4670. goto sec_err;
  4671. }
  4672. return 0;
  4673. sec_err:
  4674. SDE_ERROR(
  4675. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  4676. DRMID(crtc), secure, smmu_state->state,
  4677. smmu_state->secure_level, fb_ns, fb_sec_dir);
  4678. return -EINVAL;
  4679. }
  4680. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  4681. struct drm_crtc_state *state, uint32_t fb_sec)
  4682. {
  4683. bool conn_secure = false, is_wb = false;
  4684. struct drm_connector *conn;
  4685. struct drm_connector_state *conn_state;
  4686. int i;
  4687. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  4688. if (conn_state && conn_state->crtc == crtc) {
  4689. if (conn->connector_type ==
  4690. DRM_MODE_CONNECTOR_VIRTUAL)
  4691. is_wb = true;
  4692. if (sde_connector_get_property(conn_state,
  4693. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  4694. SDE_DRM_FB_SEC)
  4695. conn_secure = true;
  4696. }
  4697. }
  4698. /*
  4699. * If any input buffers are secure for wb,
  4700. * the output buffer must also be secure.
  4701. */
  4702. if (is_wb && fb_sec && !conn_secure) {
  4703. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  4704. DRMID(crtc), fb_sec, conn_secure);
  4705. return -EINVAL;
  4706. }
  4707. return 0;
  4708. }
  4709. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  4710. struct drm_crtc_state *state, struct plane_state pstates[],
  4711. int cnt)
  4712. {
  4713. struct sde_crtc_state *cstate;
  4714. struct sde_kms *sde_kms;
  4715. uint32_t secure;
  4716. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  4717. int rc;
  4718. if (!crtc || !state) {
  4719. SDE_ERROR("invalid arguments\n");
  4720. return -EINVAL;
  4721. }
  4722. sde_kms = _sde_crtc_get_kms(crtc);
  4723. if (!sde_kms || !sde_kms->catalog) {
  4724. SDE_ERROR("invalid kms\n");
  4725. return -EINVAL;
  4726. }
  4727. cstate = to_sde_crtc_state(state);
  4728. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  4729. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  4730. &fb_sec, &fb_sec_dir);
  4731. if (rc)
  4732. return rc;
  4733. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  4734. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  4735. if (rc)
  4736. return rc;
  4737. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  4738. if (rc)
  4739. return rc;
  4740. /*
  4741. * secure_crtc is not allowed in a shared toppolgy
  4742. * across different encoders.
  4743. */
  4744. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  4745. if (rc)
  4746. return rc;
  4747. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  4748. secure, fb_ns, fb_sec, fb_sec_dir);
  4749. if (rc)
  4750. return rc;
  4751. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  4752. return 0;
  4753. }
  4754. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  4755. struct drm_crtc_state *state,
  4756. struct drm_display_mode *mode,
  4757. struct plane_state *pstates,
  4758. struct drm_plane *plane,
  4759. struct sde_multirect_plane_states *multirect_plane,
  4760. int *cnt)
  4761. {
  4762. struct sde_crtc *sde_crtc;
  4763. struct sde_crtc_state *cstate;
  4764. const struct drm_plane_state *pstate;
  4765. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  4766. int rc = 0, multirect_count = 0, i, crtc_width, crtc_height;
  4767. int inc_sde_stage = 0;
  4768. struct sde_kms *kms;
  4769. u32 blend_type;
  4770. sde_crtc = to_sde_crtc(crtc);
  4771. cstate = to_sde_crtc_state(state);
  4772. kms = _sde_crtc_get_kms(crtc);
  4773. if (!kms || !kms->catalog) {
  4774. SDE_ERROR("invalid kms\n");
  4775. return -EINVAL;
  4776. }
  4777. memset(pipe_staged, 0, sizeof(pipe_staged));
  4778. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4779. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  4780. if (IS_ERR_OR_NULL(pstate)) {
  4781. rc = PTR_ERR(pstate);
  4782. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  4783. sde_crtc->name, plane->base.id, rc);
  4784. return rc;
  4785. }
  4786. if (*cnt >= SDE_PSTATES_MAX)
  4787. continue;
  4788. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  4789. pstates[*cnt].drm_pstate = pstate;
  4790. pstates[*cnt].stage = sde_plane_get_property(
  4791. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  4792. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  4793. blend_type = sde_plane_get_property(pstates[*cnt].sde_pstate,
  4794. PLANE_PROP_BLEND_OP);
  4795. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  4796. inc_sde_stage = SDE_STAGE_0;
  4797. /* check dim layer stage with every plane */
  4798. for (i = 0; i < cstate->num_dim_layers; i++) {
  4799. if (cstate->dim_layer[i].stage ==
  4800. (pstates[*cnt].stage + inc_sde_stage)) {
  4801. SDE_ERROR(
  4802. "plane:%d/dim_layer:%i-same stage:%d\n",
  4803. plane->base.id, i,
  4804. cstate->dim_layer[i].stage);
  4805. return -EINVAL;
  4806. }
  4807. }
  4808. if (pipe_staged[pstates[*cnt].pipe_id]) {
  4809. multirect_plane[multirect_count].r0 =
  4810. pipe_staged[pstates[*cnt].pipe_id];
  4811. multirect_plane[multirect_count].r1 = pstate;
  4812. multirect_count++;
  4813. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  4814. } else {
  4815. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  4816. }
  4817. (*cnt)++;
  4818. /* for demura layers, validate against mode resolution */
  4819. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  4820. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h, mode->vdisplay) ||
  4821. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w, mode->hdisplay)) {
  4822. SDE_ERROR("invalid dest - y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  4823. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  4824. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  4825. return -E2BIG;
  4826. }
  4827. } else if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h, crtc_height) ||
  4828. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w, crtc_width)) {
  4829. SDE_ERROR("invalid dest - y:%d h:%d crtc_h:%d x:%d w:%d crtc_w:%d\n",
  4830. pstate->crtc_y, pstate->crtc_h, crtc_height,
  4831. pstate->crtc_x, pstate->crtc_w, crtc_width);
  4832. return -E2BIG;
  4833. }
  4834. }
  4835. for (i = 1; i < SSPP_MAX; i++) {
  4836. if (pipe_staged[i]) {
  4837. sde_plane_clear_multirect(pipe_staged[i]);
  4838. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  4839. struct sde_plane_state *psde_state;
  4840. SDE_DEBUG("r1 only virt plane:%d staged\n",
  4841. pipe_staged[i]->plane->base.id);
  4842. psde_state = to_sde_plane_state(
  4843. pipe_staged[i]);
  4844. psde_state->multirect_index = SDE_SSPP_RECT_1;
  4845. }
  4846. }
  4847. }
  4848. for (i = 0; i < multirect_count; i++) {
  4849. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4850. SDE_ERROR(
  4851. "multirect validation failed for planes (%d - %d)\n",
  4852. multirect_plane[i].r0->plane->base.id,
  4853. multirect_plane[i].r1->plane->base.id);
  4854. return -EINVAL;
  4855. }
  4856. }
  4857. return rc;
  4858. }
  4859. static int _sde_crtc_noise_layer_check_zpos(struct sde_crtc_state *cstate,
  4860. u32 zpos) {
  4861. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty) ||
  4862. !cstate->noise_layer_en) {
  4863. SDE_DEBUG("noise layer not enabled %d\n", cstate->noise_layer_en);
  4864. return 0;
  4865. }
  4866. if (cstate->layer_cfg.zposn == zpos ||
  4867. cstate->layer_cfg.zposattn == zpos) {
  4868. SDE_ERROR("invalid zpos %d zposn %d zposattn %d\n", zpos,
  4869. cstate->layer_cfg.zposn, cstate->layer_cfg.zposattn);
  4870. return -EINVAL;
  4871. }
  4872. return 0;
  4873. }
  4874. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4875. struct sde_crtc *sde_crtc,
  4876. struct plane_state *pstates,
  4877. struct sde_crtc_state *cstate,
  4878. struct drm_display_mode *mode,
  4879. int cnt)
  4880. {
  4881. int rc = 0, i, z_pos;
  4882. u32 zpos_cnt = 0;
  4883. struct drm_crtc *crtc;
  4884. struct sde_kms *kms;
  4885. enum sde_layout layout;
  4886. crtc = &sde_crtc->base;
  4887. kms = _sde_crtc_get_kms(crtc);
  4888. if (!kms || !kms->catalog) {
  4889. SDE_ERROR("Invalid kms\n");
  4890. return -EINVAL;
  4891. }
  4892. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4893. rc = _sde_crtc_excl_dim_layer_check(crtc, state, pstates, cnt);
  4894. if (rc)
  4895. return rc;
  4896. if (!sde_is_custom_client()) {
  4897. int stage_old = pstates[0].stage;
  4898. z_pos = 0;
  4899. for (i = 0; i < cnt; i++) {
  4900. if (stage_old != pstates[i].stage)
  4901. ++z_pos;
  4902. stage_old = pstates[i].stage;
  4903. pstates[i].stage = z_pos;
  4904. }
  4905. }
  4906. z_pos = -1;
  4907. layout = SDE_LAYOUT_NONE;
  4908. for (i = 0; i < cnt; i++) {
  4909. /* reset counts at every new blend stage */
  4910. if (pstates[i].stage != z_pos ||
  4911. pstates[i].sde_pstate->layout != layout) {
  4912. zpos_cnt = 0;
  4913. z_pos = pstates[i].stage;
  4914. layout = pstates[i].sde_pstate->layout;
  4915. }
  4916. /* verify z_pos setting before using it */
  4917. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4918. SDE_ERROR("> %d plane stages assigned\n",
  4919. SDE_STAGE_MAX - SDE_STAGE_0);
  4920. return -EINVAL;
  4921. } else if (zpos_cnt == 2) {
  4922. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4923. return -EINVAL;
  4924. } else {
  4925. zpos_cnt++;
  4926. }
  4927. rc = _sde_crtc_noise_layer_check_zpos(cstate, z_pos);
  4928. if (rc)
  4929. break;
  4930. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  4931. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4932. else
  4933. pstates[i].sde_pstate->stage = z_pos;
  4934. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4935. z_pos);
  4936. }
  4937. return rc;
  4938. }
  4939. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4940. struct drm_crtc_state *state,
  4941. struct plane_state *pstates,
  4942. struct sde_multirect_plane_states *multirect_plane)
  4943. {
  4944. struct sde_crtc *sde_crtc;
  4945. struct sde_crtc_state *cstate;
  4946. struct sde_kms *kms;
  4947. struct drm_plane *plane = NULL;
  4948. struct drm_display_mode *mode;
  4949. int rc = 0, cnt = 0;
  4950. kms = _sde_crtc_get_kms(crtc);
  4951. if (!kms || !kms->catalog) {
  4952. SDE_ERROR("invalid parameters\n");
  4953. return -EINVAL;
  4954. }
  4955. sde_crtc = to_sde_crtc(crtc);
  4956. cstate = to_sde_crtc_state(state);
  4957. mode = &state->adjusted_mode;
  4958. /* get plane state for all drm planes associated with crtc state */
  4959. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4960. plane, multirect_plane, &cnt);
  4961. if (rc)
  4962. return rc;
  4963. /* assign mixer stages based on sorted zpos property */
  4964. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4965. if (rc)
  4966. return rc;
  4967. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4968. if (rc)
  4969. return rc;
  4970. /*
  4971. * validate and set source split:
  4972. * use pstates sorted by stage to check planes on same stage
  4973. * we assume that all pipes are in source split so its valid to compare
  4974. * without taking into account left/right mixer placement
  4975. */
  4976. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4977. if (rc)
  4978. return rc;
  4979. return 0;
  4980. }
  4981. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4982. struct drm_crtc_state *crtc_state)
  4983. {
  4984. struct sde_kms *kms;
  4985. struct drm_plane *plane;
  4986. struct drm_plane_state *plane_state;
  4987. struct sde_plane_state *pstate;
  4988. struct drm_display_mode *mode;
  4989. int layout_split;
  4990. u32 crtc_width, crtc_height;
  4991. kms = _sde_crtc_get_kms(crtc);
  4992. if (!kms || !kms->catalog) {
  4993. SDE_ERROR("invalid parameters\n");
  4994. return -EINVAL;
  4995. }
  4996. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4997. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4998. return 0;
  4999. mode = &crtc->state->adjusted_mode;
  5000. sde_crtc_get_resolution(crtc, crtc_state, mode, &crtc_width, &crtc_height);
  5001. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  5002. plane_state = drm_atomic_get_existing_plane_state(
  5003. crtc_state->state, plane);
  5004. if (!plane_state)
  5005. continue;
  5006. pstate = to_sde_plane_state(plane_state);
  5007. layout_split = crtc_width >> 1;
  5008. if (plane_state->crtc_x >= layout_split) {
  5009. plane_state->crtc_x -= layout_split;
  5010. pstate->layout_offset = layout_split;
  5011. pstate->layout = SDE_LAYOUT_RIGHT;
  5012. } else {
  5013. pstate->layout_offset = -1;
  5014. pstate->layout = SDE_LAYOUT_LEFT;
  5015. }
  5016. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  5017. DRMID(plane), plane_state->crtc_x,
  5018. pstate->layout);
  5019. /* check layout boundary */
  5020. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  5021. plane_state->crtc_w, layout_split)) {
  5022. SDE_ERROR("invalid horizontal destination\n");
  5023. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  5024. plane_state->crtc_x,
  5025. plane_state->crtc_w,
  5026. layout_split, pstate->layout);
  5027. return -E2BIG;
  5028. }
  5029. }
  5030. return 0;
  5031. }
  5032. static int _sde_crtc_atomic_check(struct drm_crtc *crtc,
  5033. struct drm_crtc_state *state)
  5034. {
  5035. struct drm_device *dev;
  5036. struct sde_crtc *sde_crtc;
  5037. struct plane_state *pstates = NULL;
  5038. struct sde_crtc_state *cstate;
  5039. struct drm_display_mode *mode;
  5040. int rc = 0;
  5041. struct sde_multirect_plane_states *multirect_plane = NULL;
  5042. struct drm_connector *conn;
  5043. struct drm_connector_list_iter conn_iter;
  5044. if (!crtc) {
  5045. SDE_ERROR("invalid crtc\n");
  5046. return -EINVAL;
  5047. }
  5048. dev = crtc->dev;
  5049. sde_crtc = to_sde_crtc(crtc);
  5050. cstate = to_sde_crtc_state(state);
  5051. if (!state->enable || !state->active) {
  5052. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  5053. crtc->base.id, state->enable, state->active);
  5054. goto end;
  5055. }
  5056. pstates = kcalloc(SDE_PSTATES_MAX,
  5057. sizeof(struct plane_state), GFP_KERNEL);
  5058. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  5059. sizeof(struct sde_multirect_plane_states),
  5060. GFP_KERNEL);
  5061. if (!pstates || !multirect_plane) {
  5062. rc = -ENOMEM;
  5063. goto end;
  5064. }
  5065. mode = &state->adjusted_mode;
  5066. SDE_DEBUG("%s: check", sde_crtc->name);
  5067. /* force a full mode set if active state changed */
  5068. if (state->active_changed)
  5069. state->mode_changed = true;
  5070. /* identify connectors attached to this crtc */
  5071. cstate->num_connectors = 0;
  5072. drm_connector_list_iter_begin(dev, &conn_iter);
  5073. drm_for_each_connector_iter(conn, &conn_iter)
  5074. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  5075. && cstate->num_connectors < MAX_CONNECTORS) {
  5076. cstate->connectors[cstate->num_connectors++] = conn;
  5077. }
  5078. drm_connector_list_iter_end(&conn_iter);
  5079. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  5080. if (rc) {
  5081. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  5082. crtc->base.id, rc);
  5083. goto end;
  5084. }
  5085. rc = _sde_crtc_check_plane_layout(crtc, state);
  5086. if (rc) {
  5087. SDE_ERROR("crtc%d failed plane layout check %d\n",
  5088. crtc->base.id, rc);
  5089. goto end;
  5090. }
  5091. _sde_crtc_setup_is_ppsplit(state);
  5092. _sde_crtc_setup_lm_bounds(crtc, state);
  5093. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  5094. multirect_plane);
  5095. if (rc) {
  5096. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  5097. goto end;
  5098. }
  5099. rc = sde_core_perf_crtc_check(crtc, state);
  5100. if (rc) {
  5101. SDE_ERROR("crtc%d failed performance check %d\n",
  5102. crtc->base.id, rc);
  5103. goto end;
  5104. }
  5105. rc = _sde_crtc_check_rois(crtc, state);
  5106. if (rc) {
  5107. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  5108. goto end;
  5109. }
  5110. rc = sde_cp_crtc_check_properties(crtc, state);
  5111. if (rc) {
  5112. SDE_ERROR("crtc%d failed cp properties check %d\n",
  5113. crtc->base.id, rc);
  5114. goto end;
  5115. }
  5116. rc = _sde_crtc_check_panel_stacking(crtc, state);
  5117. if (rc) {
  5118. SDE_ERROR("crtc%d failed panel stacking check %d\n",
  5119. crtc->base.id, rc);
  5120. goto end;
  5121. }
  5122. end:
  5123. kfree(pstates);
  5124. kfree(multirect_plane);
  5125. return rc;
  5126. }
  5127. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  5128. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  5129. struct drm_atomic_state *atomic_state)
  5130. {
  5131. struct drm_crtc_state *state = NULL;
  5132. if (!crtc) {
  5133. SDE_ERROR("invalid crtc\n");
  5134. return -EINVAL;
  5135. }
  5136. state = drm_atomic_get_new_crtc_state(atomic_state, crtc);
  5137. return _sde_crtc_atomic_check(crtc, state);
  5138. }
  5139. #else
  5140. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  5141. struct drm_crtc_state *state)
  5142. {
  5143. if (!crtc) {
  5144. SDE_ERROR("invalid crtc\n");
  5145. return -EINVAL;
  5146. }
  5147. return _sde_crtc_atomic_check(crtc, state);
  5148. }
  5149. #endif
  5150. /**
  5151. * sde_crtc_get_num_datapath - get the number of layermixers active
  5152. * on primary connector
  5153. * @crtc: Pointer to DRM crtc object
  5154. * @virtual_conn: Pointer to DRM connector object of WB in CWB case
  5155. * @crtc_state: Pointer to DRM crtc state
  5156. */
  5157. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  5158. struct drm_connector *virtual_conn, struct drm_crtc_state *crtc_state)
  5159. {
  5160. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5161. struct drm_connector *conn, *primary_conn = NULL;
  5162. struct sde_connector_state *sde_conn_state = NULL;
  5163. struct drm_connector_list_iter conn_iter;
  5164. int num_lm = 0;
  5165. if (!sde_crtc || !virtual_conn || !crtc_state) {
  5166. SDE_DEBUG("Invalid argument\n");
  5167. return 0;
  5168. }
  5169. /* return num_mixers used for primary when available in sde_crtc */
  5170. if (sde_crtc->num_mixers)
  5171. return sde_crtc->num_mixers;
  5172. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  5173. drm_for_each_connector_iter(conn, &conn_iter) {
  5174. if ((drm_connector_mask(conn) & crtc_state->connector_mask)
  5175. && conn != virtual_conn) {
  5176. sde_conn_state = to_sde_connector_state(conn->state);
  5177. primary_conn = conn;
  5178. break;
  5179. }
  5180. }
  5181. drm_connector_list_iter_end(&conn_iter);
  5182. /* if primary sde_conn_state has mode info available, return num_lm from here */
  5183. if (sde_conn_state)
  5184. num_lm = sde_conn_state->mode_info.topology.num_lm;
  5185. /* if PM resume occurs with CWB enabled, retrieve num_lm from primary dsi panel mode */
  5186. if (primary_conn && !num_lm) {
  5187. num_lm = sde_connector_get_lm_cnt_from_topology(primary_conn,
  5188. &crtc_state->adjusted_mode);
  5189. if (num_lm < 0) {
  5190. SDE_DEBUG("lm cnt fail for conn:%d num_lm:%d\n",
  5191. primary_conn->base.id, num_lm);
  5192. num_lm = 0;
  5193. }
  5194. }
  5195. return num_lm;
  5196. }
  5197. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  5198. {
  5199. struct sde_crtc *sde_crtc;
  5200. int ret;
  5201. if (!crtc) {
  5202. SDE_ERROR("invalid crtc\n");
  5203. return -EINVAL;
  5204. }
  5205. sde_crtc = to_sde_crtc(crtc);
  5206. ret = _sde_crtc_vblank_enable(sde_crtc, en);
  5207. if (ret)
  5208. SDE_ERROR("%s vblank enable failed: %d\n",
  5209. sde_crtc->name, ret);
  5210. return 0;
  5211. }
  5212. static u32 sde_crtc_get_vblank_counter(struct drm_crtc *crtc)
  5213. {
  5214. struct drm_encoder *encoder;
  5215. struct sde_crtc *sde_crtc;
  5216. bool is_built_in;
  5217. u32 vblank_cnt;
  5218. if (!crtc)
  5219. return 0;
  5220. sde_crtc = to_sde_crtc(crtc);
  5221. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  5222. if (sde_encoder_in_clone_mode(encoder))
  5223. continue;
  5224. is_built_in = sde_encoder_is_built_in_display(encoder);
  5225. vblank_cnt = sde_encoder_get_frame_count(encoder);
  5226. SDE_DEBUG("crtc:%d enc:%d is_built_in:%d vblank_cnt:%d\n",
  5227. DRMID(crtc), DRMID(encoder), is_built_in, vblank_cnt);
  5228. return vblank_cnt;
  5229. }
  5230. return 0;
  5231. }
  5232. static bool sde_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
  5233. ktime_t *tvblank, bool in_vblank_irq)
  5234. {
  5235. struct drm_encoder *encoder;
  5236. struct sde_crtc *sde_crtc;
  5237. if (!crtc)
  5238. return false;
  5239. sde_crtc = to_sde_crtc(crtc);
  5240. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  5241. if (sde_encoder_in_clone_mode(encoder))
  5242. continue;
  5243. return sde_encoder_get_vblank_timestamp(encoder, tvblank);
  5244. }
  5245. return false;
  5246. }
  5247. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  5248. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  5249. {
  5250. sde_kms_info_add_keyint(info, "has_dest_scaler",
  5251. catalog->mdp[0].has_dest_scaler);
  5252. sde_kms_info_add_keyint(info, "dest_scaler_count",
  5253. catalog->ds_count);
  5254. if (catalog->ds[0].top) {
  5255. sde_kms_info_add_keyint(info,
  5256. "max_dest_scaler_input_width",
  5257. catalog->ds[0].top->maxinputwidth);
  5258. sde_kms_info_add_keyint(info,
  5259. "max_dest_scaler_output_width",
  5260. catalog->ds[0].top->maxoutputwidth);
  5261. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  5262. catalog->ds[0].top->maxupscale);
  5263. }
  5264. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  5265. msm_property_install_volatile_range(
  5266. &sde_crtc->property_info, "dest_scaler",
  5267. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  5268. msm_property_install_blob(&sde_crtc->property_info,
  5269. "ds_lut_ed", 0,
  5270. CRTC_PROP_DEST_SCALER_LUT_ED);
  5271. msm_property_install_blob(&sde_crtc->property_info,
  5272. "ds_lut_cir", 0,
  5273. CRTC_PROP_DEST_SCALER_LUT_CIR);
  5274. msm_property_install_blob(&sde_crtc->property_info,
  5275. "ds_lut_sep", 0,
  5276. CRTC_PROP_DEST_SCALER_LUT_SEP);
  5277. } else if (catalog->ds[0].features
  5278. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  5279. msm_property_install_volatile_range(
  5280. &sde_crtc->property_info, "dest_scaler",
  5281. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  5282. }
  5283. }
  5284. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  5285. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  5286. struct sde_kms_info *info)
  5287. {
  5288. msm_property_install_range(&sde_crtc->property_info,
  5289. "core_clk", 0x0, 0, U64_MAX,
  5290. sde_kms->perf.max_core_clk_rate,
  5291. CRTC_PROP_CORE_CLK);
  5292. msm_property_install_range(&sde_crtc->property_info,
  5293. "core_ab", 0x0, 0, U64_MAX,
  5294. catalog->perf.max_bw_high * 1000ULL,
  5295. CRTC_PROP_CORE_AB);
  5296. msm_property_install_range(&sde_crtc->property_info,
  5297. "core_ib", 0x0, 0, U64_MAX,
  5298. catalog->perf.max_bw_high * 1000ULL,
  5299. CRTC_PROP_CORE_IB);
  5300. msm_property_install_range(&sde_crtc->property_info,
  5301. "llcc_ab", 0x0, 0, U64_MAX,
  5302. catalog->perf.max_bw_high * 1000ULL,
  5303. CRTC_PROP_LLCC_AB);
  5304. msm_property_install_range(&sde_crtc->property_info,
  5305. "llcc_ib", 0x0, 0, U64_MAX,
  5306. catalog->perf.max_bw_high * 1000ULL,
  5307. CRTC_PROP_LLCC_IB);
  5308. msm_property_install_range(&sde_crtc->property_info,
  5309. "dram_ab", 0x0, 0, U64_MAX,
  5310. catalog->perf.max_bw_high * 1000ULL,
  5311. CRTC_PROP_DRAM_AB);
  5312. msm_property_install_range(&sde_crtc->property_info,
  5313. "dram_ib", 0x0, 0, U64_MAX,
  5314. catalog->perf.max_bw_high * 1000ULL,
  5315. CRTC_PROP_DRAM_IB);
  5316. msm_property_install_range(&sde_crtc->property_info,
  5317. "rot_prefill_bw", 0, 0, U64_MAX,
  5318. catalog->perf.max_bw_high * 1000ULL,
  5319. CRTC_PROP_ROT_PREFILL_BW);
  5320. msm_property_install_range(&sde_crtc->property_info,
  5321. "rot_clk", 0, 0, U64_MAX,
  5322. sde_kms->perf.max_core_clk_rate,
  5323. CRTC_PROP_ROT_CLK);
  5324. if (catalog->perf.max_bw_low)
  5325. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  5326. catalog->perf.max_bw_low * 1000LL);
  5327. if (catalog->perf.max_bw_high)
  5328. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  5329. catalog->perf.max_bw_high * 1000LL);
  5330. if (catalog->perf.min_core_ib)
  5331. sde_kms_info_add_keyint(info, "min_core_ib",
  5332. catalog->perf.min_core_ib * 1000LL);
  5333. if (catalog->perf.min_llcc_ib)
  5334. sde_kms_info_add_keyint(info, "min_llcc_ib",
  5335. catalog->perf.min_llcc_ib * 1000LL);
  5336. if (catalog->perf.min_dram_ib)
  5337. sde_kms_info_add_keyint(info, "min_dram_ib",
  5338. catalog->perf.min_dram_ib * 1000LL);
  5339. if (sde_kms->perf.max_core_clk_rate)
  5340. sde_kms_info_add_keyint(info, "max_mdp_clk",
  5341. sde_kms->perf.max_core_clk_rate);
  5342. }
  5343. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  5344. struct sde_mdss_cfg *catalog)
  5345. {
  5346. sde_kms_info_reset(info);
  5347. sde_kms_info_add_keyint(info, "hw_version", catalog->hw_rev);
  5348. sde_kms_info_add_keyint(info, "max_linewidth",
  5349. catalog->max_mixer_width);
  5350. sde_kms_info_add_keyint(info, "max_blendstages",
  5351. catalog->max_mixer_blendstages);
  5352. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  5353. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  5354. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  5355. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  5356. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  5357. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  5358. if (catalog->ubwc_rev) {
  5359. sde_kms_info_add_keyint(info, "UBWC version", catalog->ubwc_rev);
  5360. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  5361. catalog->macrotile_mode);
  5362. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  5363. catalog->mdp[0].highest_bank_bit);
  5364. sde_kms_info_add_keyint(info, "UBWC swizzle",
  5365. catalog->mdp[0].ubwc_swizzle);
  5366. }
  5367. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  5368. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  5369. else
  5370. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  5371. if (sde_is_custom_client()) {
  5372. /* No support for SMART_DMA_V1 yet */
  5373. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  5374. sde_kms_info_add_keystr(info,
  5375. "smart_dma_rev", "smart_dma_v2");
  5376. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  5377. sde_kms_info_add_keystr(info,
  5378. "smart_dma_rev", "smart_dma_v2p5");
  5379. }
  5380. sde_kms_info_add_keyint(info, "has_src_split", test_bit(SDE_FEATURE_SRC_SPLIT,
  5381. catalog->features));
  5382. sde_kms_info_add_keyint(info, "has_hdr", test_bit(SDE_FEATURE_HDR, catalog->features));
  5383. sde_kms_info_add_keyint(info, "has_hdr_plus", test_bit(SDE_FEATURE_HDR_PLUS,
  5384. catalog->features));
  5385. sde_kms_info_add_keyint(info, "skip_inline_rot_threshold",
  5386. test_bit(SDE_FEATURE_INLINE_SKIP_THRESHOLD, catalog->features));
  5387. if (catalog->allowed_dsc_reservation_switch)
  5388. sde_kms_info_add_keyint(info, "allowed_dsc_reservation_switch",
  5389. catalog->allowed_dsc_reservation_switch);
  5390. if (catalog->uidle_cfg.uidle_rev)
  5391. sde_kms_info_add_keyint(info, "has_uidle",
  5392. true);
  5393. sde_kms_info_add_keystr(info, "core_ib_ff",
  5394. catalog->perf.core_ib_ff);
  5395. sde_kms_info_add_keystr(info, "core_clk_ff",
  5396. catalog->perf.core_clk_ff);
  5397. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  5398. catalog->perf.comp_ratio_rt);
  5399. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  5400. catalog->perf.comp_ratio_nrt);
  5401. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  5402. catalog->perf.dest_scale_prefill_lines);
  5403. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  5404. catalog->perf.undersized_prefill_lines);
  5405. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  5406. catalog->perf.macrotile_prefill_lines);
  5407. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  5408. catalog->perf.yuv_nv12_prefill_lines);
  5409. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  5410. catalog->perf.linear_prefill_lines);
  5411. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  5412. catalog->perf.downscaling_prefill_lines);
  5413. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  5414. catalog->perf.xtra_prefill_lines);
  5415. sde_kms_info_add_keyint(info, "amortizable_threshold",
  5416. catalog->perf.amortizable_threshold);
  5417. sde_kms_info_add_keyint(info, "min_prefill_lines",
  5418. catalog->perf.min_prefill_lines);
  5419. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  5420. catalog->perf.num_mnoc_ports);
  5421. sde_kms_info_add_keyint(info, "axi_bus_width",
  5422. catalog->perf.axi_bus_width);
  5423. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  5424. catalog->sui_supported_blendstage);
  5425. if (catalog->ubwc_bw_calc_rev)
  5426. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver", catalog->ubwc_bw_calc_rev);
  5427. }
  5428. /**
  5429. * sde_crtc_install_properties - install all drm properties for crtc
  5430. * @crtc: Pointer to drm crtc structure
  5431. */
  5432. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  5433. struct sde_mdss_cfg *catalog)
  5434. {
  5435. struct sde_crtc *sde_crtc;
  5436. struct sde_kms_info *info;
  5437. struct sde_kms *sde_kms;
  5438. static const struct drm_prop_enum_list e_secure_level[] = {
  5439. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  5440. {SDE_DRM_SEC_ONLY, "sec_only"},
  5441. };
  5442. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  5443. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5444. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5445. };
  5446. static const struct drm_prop_enum_list e_dcwb_data_points[] = {
  5447. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5448. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5449. {CAPTURE_DEMURA_OUT, "capture_demura_out"},
  5450. };
  5451. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  5452. {IDLE_PC_NONE, "idle_pc_none"},
  5453. {IDLE_PC_ENABLE, "idle_pc_enable"},
  5454. {IDLE_PC_DISABLE, "idle_pc_disable"},
  5455. };
  5456. static const struct drm_prop_enum_list e_cache_state[] = {
  5457. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  5458. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  5459. };
  5460. static const struct drm_prop_enum_list e_vm_req_state[] = {
  5461. {VM_REQ_NONE, "vm_req_none"},
  5462. {VM_REQ_RELEASE, "vm_req_release"},
  5463. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  5464. };
  5465. SDE_DEBUG("\n");
  5466. if (!crtc || !catalog) {
  5467. SDE_ERROR("invalid crtc or catalog\n");
  5468. return;
  5469. }
  5470. sde_crtc = to_sde_crtc(crtc);
  5471. sde_kms = _sde_crtc_get_kms(crtc);
  5472. if (!sde_kms) {
  5473. SDE_ERROR("invalid argument\n");
  5474. return;
  5475. }
  5476. info = vzalloc(sizeof(struct sde_kms_info));
  5477. if (!info) {
  5478. SDE_ERROR("failed to allocate info memory\n");
  5479. return;
  5480. }
  5481. sde_crtc_setup_capabilities_blob(info, catalog);
  5482. msm_property_install_range(&sde_crtc->property_info,
  5483. "input_fence_timeout", 0x0, 0,
  5484. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  5485. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  5486. msm_property_install_volatile_range(&sde_crtc->property_info,
  5487. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  5488. msm_property_install_range(&sde_crtc->property_info,
  5489. "output_fence_offset", 0x0, 0, 1, 0,
  5490. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5491. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  5492. if (test_bit(SDE_FEATURE_TRUSTED_VM, catalog->features)) {
  5493. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  5494. msm_property_install_enum(&sde_crtc->property_info,
  5495. "vm_request_state", 0x0, 0, e_vm_req_state,
  5496. ARRAY_SIZE(e_vm_req_state), init_idx,
  5497. CRTC_PROP_VM_REQ_STATE);
  5498. }
  5499. if (test_bit(SDE_FEATURE_IDLE_PC, catalog->features))
  5500. msm_property_install_enum(&sde_crtc->property_info,
  5501. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  5502. ARRAY_SIZE(e_idle_pc_state), 0,
  5503. CRTC_PROP_IDLE_PC_STATE);
  5504. if (test_bit(SDE_FEATURE_DEDICATED_CWB, catalog->features))
  5505. msm_property_install_enum(&sde_crtc->property_info,
  5506. "capture_mode", 0, 0, e_dcwb_data_points,
  5507. ARRAY_SIZE(e_dcwb_data_points), 0,
  5508. CRTC_PROP_CAPTURE_OUTPUT);
  5509. else if (test_bit(SDE_FEATURE_CWB, catalog->features))
  5510. msm_property_install_enum(&sde_crtc->property_info,
  5511. "capture_mode", 0, 0, e_cwb_data_points,
  5512. ARRAY_SIZE(e_cwb_data_points), 0,
  5513. CRTC_PROP_CAPTURE_OUTPUT);
  5514. msm_property_install_volatile_range(&sde_crtc->property_info,
  5515. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  5516. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  5517. 0x0, 0, e_secure_level,
  5518. ARRAY_SIZE(e_secure_level), 0,
  5519. CRTC_PROP_SECURITY_LEVEL);
  5520. if (test_bit(SDE_SYS_CACHE_DISP, catalog->sde_sys_cache_type_map))
  5521. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  5522. 0x0, 0, e_cache_state,
  5523. ARRAY_SIZE(e_cache_state), 0,
  5524. CRTC_PROP_CACHE_STATE);
  5525. if (test_bit(SDE_FEATURE_DIM_LAYER, catalog->features)) {
  5526. msm_property_install_volatile_range(&sde_crtc->property_info,
  5527. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  5528. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  5529. SDE_MAX_DIM_LAYERS);
  5530. }
  5531. if (catalog->mdp[0].has_dest_scaler)
  5532. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  5533. info);
  5534. if (catalog->dspp_count) {
  5535. sde_kms_info_add_keyint(info, "dspp_count",
  5536. catalog->dspp_count);
  5537. if (catalog->rc_count) {
  5538. sde_kms_info_add_keyint(info, "rc_count", catalog->rc_count);
  5539. sde_kms_info_add_keyint(info, "rc_mem_size",
  5540. catalog->dspp[0].sblk->rc.mem_total_size);
  5541. }
  5542. if (catalog->demura_count)
  5543. sde_kms_info_add_keyint(info, "demura_count",
  5544. catalog->demura_count);
  5545. }
  5546. sde_kms_info_add_keyint(info, "dsc_block_count", catalog->dsc_count);
  5547. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  5548. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  5549. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  5550. test_bit(SDE_FEATURE_BASE_LAYER, catalog->features));
  5551. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  5552. info->data, SDE_KMS_INFO_DATALEN(info),
  5553. CRTC_PROP_INFO);
  5554. sde_crtc_install_noise_layer_properties(sde_crtc, catalog, info);
  5555. if (test_bit(SDE_FEATURE_UBWC_STATS, catalog->features))
  5556. msm_property_install_range(&sde_crtc->property_info, "frame_data",
  5557. 0x0, 0, ~0, 0, CRTC_PROP_FRAME_DATA_BUF);
  5558. vfree(info);
  5559. }
  5560. static bool _is_crtc_intf_mode_wb(struct drm_crtc *crtc)
  5561. {
  5562. enum sde_intf_mode intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  5563. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE))
  5564. return false;
  5565. return true;
  5566. }
  5567. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  5568. const struct drm_crtc_state *state, uint64_t *val)
  5569. {
  5570. struct sde_crtc *sde_crtc;
  5571. struct sde_crtc_state *cstate;
  5572. uint32_t offset;
  5573. bool is_vid = false;
  5574. bool is_wb = false;
  5575. struct drm_encoder *encoder;
  5576. struct sde_hw_ctl *hw_ctl = NULL;
  5577. static u32 count;
  5578. sde_crtc = to_sde_crtc(crtc);
  5579. cstate = to_sde_crtc_state(state);
  5580. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  5581. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_VIDEO_MODE))
  5582. is_vid = true;
  5583. else if (_is_crtc_intf_mode_wb(crtc))
  5584. is_wb = true;
  5585. if (is_vid || is_wb)
  5586. break;
  5587. }
  5588. /*
  5589. * If hw-fence is enabled, find hw_ctl and pass it to sde_fence_create, this will attempt
  5590. * to create a hw-fence for this ctl, whereas if hw_ctl is not passed to sde_fence, this
  5591. * won't use hw-fences for this output-fence.
  5592. */
  5593. if (!is_wb && test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask) &&
  5594. (count++ % sde_crtc->hwfence_out_fences_skip))
  5595. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  5596. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5597. /*
  5598. * Increment trigger offset for vidoe mode alone as its release fence
  5599. * can be triggered only after the next frame-update. For cmd mode &
  5600. * virtual displays the release fence for the current frame can be
  5601. * triggered right after PP_DONE/WB_DONE interrupt
  5602. */
  5603. if (is_vid)
  5604. offset++;
  5605. /*
  5606. * Hwcomposer now queries the fences using the commit list in atomic
  5607. * commit ioctl. The offset should be set to next timeline
  5608. * which will be incremented during the prepare commit phase
  5609. */
  5610. offset++;
  5611. return sde_fence_create(sde_crtc->output_fence, val, offset, hw_ctl);
  5612. }
  5613. /**
  5614. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  5615. * @crtc: Pointer to drm crtc structure
  5616. * @state: Pointer to drm crtc state structure
  5617. * @property: Pointer to targeted drm property
  5618. * @val: Updated property value
  5619. * @Returns: Zero on success
  5620. */
  5621. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  5622. struct drm_crtc_state *state,
  5623. struct drm_property *property,
  5624. uint64_t val)
  5625. {
  5626. struct sde_crtc *sde_crtc;
  5627. struct sde_crtc_state *cstate;
  5628. int idx, ret;
  5629. uint64_t fence_user_fd;
  5630. uint64_t __user prev_user_fd;
  5631. if (!crtc || !state || !property) {
  5632. SDE_ERROR("invalid argument(s)\n");
  5633. return -EINVAL;
  5634. }
  5635. sde_crtc = to_sde_crtc(crtc);
  5636. cstate = to_sde_crtc_state(state);
  5637. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  5638. /* check with cp property system first */
  5639. ret = sde_cp_crtc_set_property(crtc, state, property, val);
  5640. if (ret != -ENOENT)
  5641. goto exit;
  5642. /* if not handled by cp, check msm_property system */
  5643. ret = msm_property_atomic_set(&sde_crtc->property_info,
  5644. &cstate->property_state, property, val);
  5645. if (ret)
  5646. goto exit;
  5647. idx = msm_property_index(&sde_crtc->property_info, property);
  5648. switch (idx) {
  5649. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  5650. _sde_crtc_set_input_fence_timeout(cstate);
  5651. break;
  5652. case CRTC_PROP_DIM_LAYER_V1:
  5653. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  5654. (void __user *)(uintptr_t)val);
  5655. break;
  5656. case CRTC_PROP_ROI_V1:
  5657. ret = _sde_crtc_set_roi_v1(state,
  5658. (void __user *)(uintptr_t)val);
  5659. break;
  5660. case CRTC_PROP_DEST_SCALER:
  5661. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  5662. (void __user *)(uintptr_t)val);
  5663. break;
  5664. case CRTC_PROP_DEST_SCALER_LUT_ED:
  5665. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  5666. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  5667. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  5668. break;
  5669. case CRTC_PROP_CORE_CLK:
  5670. case CRTC_PROP_CORE_AB:
  5671. case CRTC_PROP_CORE_IB:
  5672. cstate->bw_control = true;
  5673. break;
  5674. case CRTC_PROP_LLCC_AB:
  5675. case CRTC_PROP_LLCC_IB:
  5676. case CRTC_PROP_DRAM_AB:
  5677. case CRTC_PROP_DRAM_IB:
  5678. cstate->bw_control = true;
  5679. cstate->bw_split_vote = true;
  5680. break;
  5681. case CRTC_PROP_OUTPUT_FENCE:
  5682. if (!val)
  5683. goto exit;
  5684. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  5685. sizeof(uint64_t));
  5686. if (ret) {
  5687. SDE_ERROR("copy from user failed rc:%d\n", ret);
  5688. ret = -EFAULT;
  5689. goto exit;
  5690. }
  5691. /*
  5692. * client is expected to reset the property to -1 before
  5693. * requesting for the release fence
  5694. */
  5695. if (prev_user_fd == -1) {
  5696. ret = _sde_crtc_get_output_fence(crtc, state,
  5697. &fence_user_fd);
  5698. if (ret) {
  5699. SDE_ERROR("fence create failed rc:%d\n", ret);
  5700. goto exit;
  5701. }
  5702. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  5703. &fence_user_fd, sizeof(uint64_t));
  5704. if (ret) {
  5705. SDE_ERROR("copy to user failed rc:%d\n", ret);
  5706. put_unused_fd(fence_user_fd);
  5707. ret = -EFAULT;
  5708. goto exit;
  5709. }
  5710. }
  5711. break;
  5712. case CRTC_PROP_NOISE_LAYER_V1:
  5713. _sde_crtc_set_noise_layer(sde_crtc, cstate,
  5714. (void __user *)(uintptr_t)val);
  5715. break;
  5716. case CRTC_PROP_FRAME_DATA_BUF:
  5717. _sde_crtc_set_frame_data_buffers(crtc, cstate, (void __user *)(uintptr_t)val);
  5718. break;
  5719. default:
  5720. /* nothing to do */
  5721. break;
  5722. }
  5723. exit:
  5724. if (ret) {
  5725. if (ret != -EPERM)
  5726. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  5727. crtc->name, DRMID(property),
  5728. property->name, ret);
  5729. else
  5730. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  5731. crtc->name, DRMID(property),
  5732. property->name, ret);
  5733. } else {
  5734. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  5735. property->base.id, val);
  5736. }
  5737. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  5738. return ret;
  5739. }
  5740. static void sde_crtc_update_line_time(struct drm_crtc *crtc)
  5741. {
  5742. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5743. struct drm_encoder *encoder;
  5744. u32 min_transfer_time = 0, updated_fps = 0;
  5745. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  5746. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  5747. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  5748. }
  5749. if (min_transfer_time) {
  5750. /* get fps by doing 1000 ms / transfer_time */
  5751. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  5752. /* get line time by doing 1000ns / (fps * vactive) */
  5753. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5754. updated_fps * crtc->mode.vdisplay);
  5755. } else {
  5756. /* get line time by doing 1000ns / (fps * vtotal) */
  5757. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5758. drm_mode_vrefresh(&crtc->mode) * crtc->mode.vtotal);
  5759. }
  5760. SDE_EVT32(min_transfer_time, updated_fps, crtc->mode.vdisplay, crtc->mode.vtotal,
  5761. drm_mode_vrefresh(&crtc->mode), sde_crtc->line_time_in_ns);
  5762. }
  5763. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  5764. {
  5765. struct drm_plane *plane;
  5766. struct drm_plane_state *state;
  5767. struct sde_plane_state *pstate;
  5768. u32 plane_mask = 0;
  5769. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5770. state = plane->state;
  5771. if (!state)
  5772. continue;
  5773. pstate = to_sde_plane_state(state);
  5774. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  5775. plane_mask |= drm_plane_mask(plane);
  5776. }
  5777. SDE_EVT32(DRMID(crtc), plane_mask);
  5778. sde_crtc_update_line_time(crtc);
  5779. }
  5780. /**
  5781. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  5782. * @crtc: Pointer to drm crtc structure
  5783. * @state: Pointer to drm crtc state structure
  5784. * @property: Pointer to targeted drm property
  5785. * @val: Pointer to variable for receiving property value
  5786. * @Returns: Zero on success
  5787. */
  5788. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  5789. const struct drm_crtc_state *state,
  5790. struct drm_property *property,
  5791. uint64_t *val)
  5792. {
  5793. struct sde_crtc *sde_crtc;
  5794. struct sde_crtc_state *cstate;
  5795. int ret = -EINVAL, i;
  5796. if (!crtc || !state) {
  5797. SDE_ERROR("invalid argument(s)\n");
  5798. goto end;
  5799. }
  5800. sde_crtc = to_sde_crtc(crtc);
  5801. cstate = to_sde_crtc_state(state);
  5802. i = msm_property_index(&sde_crtc->property_info, property);
  5803. if (i == CRTC_PROP_OUTPUT_FENCE) {
  5804. *val = ~0;
  5805. ret = 0;
  5806. } else {
  5807. ret = msm_property_atomic_get(&sde_crtc->property_info,
  5808. &cstate->property_state, property, val);
  5809. if (ret)
  5810. ret = sde_cp_crtc_get_property(crtc, property, val);
  5811. }
  5812. if (ret)
  5813. DRM_ERROR("get property failed\n");
  5814. end:
  5815. return ret;
  5816. }
  5817. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  5818. struct drm_crtc_state *crtc_state)
  5819. {
  5820. struct sde_crtc *sde_crtc;
  5821. struct sde_crtc_state *cstate;
  5822. struct drm_property *drm_prop;
  5823. enum msm_mdp_crtc_property prop_idx;
  5824. if (!crtc || !crtc_state) {
  5825. SDE_ERROR("invalid params\n");
  5826. return -EINVAL;
  5827. }
  5828. sde_crtc = to_sde_crtc(crtc);
  5829. cstate = to_sde_crtc_state(crtc_state);
  5830. sde_cp_crtc_clear(crtc);
  5831. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  5832. uint64_t val = cstate->property_values[prop_idx].value;
  5833. uint64_t def;
  5834. int ret;
  5835. drm_prop = msm_property_index_to_drm_property(
  5836. &sde_crtc->property_info, prop_idx);
  5837. if (!drm_prop) {
  5838. /* not all props will be installed, based on caps */
  5839. SDE_DEBUG("%s: invalid property index %d\n",
  5840. sde_crtc->name, prop_idx);
  5841. continue;
  5842. }
  5843. def = msm_property_get_default(&sde_crtc->property_info,
  5844. prop_idx);
  5845. if (val == def)
  5846. continue;
  5847. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  5848. sde_crtc->name, drm_prop->name, prop_idx, val,
  5849. def);
  5850. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  5851. def);
  5852. if (ret) {
  5853. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  5854. sde_crtc->name, prop_idx, ret);
  5855. continue;
  5856. }
  5857. }
  5858. /* disable clk and bw control until clk & bw properties are set */
  5859. cstate->bw_control = false;
  5860. cstate->bw_split_vote = false;
  5861. return 0;
  5862. }
  5863. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  5864. {
  5865. struct sde_crtc *sde_crtc;
  5866. struct sde_crtc_mixer *m;
  5867. int i;
  5868. if (!crtc) {
  5869. SDE_ERROR("invalid argument\n");
  5870. return;
  5871. }
  5872. sde_crtc = to_sde_crtc(crtc);
  5873. sde_crtc->misr_enable_sui = enable;
  5874. sde_crtc->misr_frame_count = frame_count;
  5875. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5876. m = &sde_crtc->mixers[i];
  5877. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  5878. continue;
  5879. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  5880. }
  5881. }
  5882. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  5883. struct sde_crtc_misr_info *crtc_misr_info)
  5884. {
  5885. struct sde_crtc *sde_crtc;
  5886. struct sde_kms *sde_kms;
  5887. if (!crtc_misr_info) {
  5888. SDE_ERROR("invalid misr info\n");
  5889. return;
  5890. }
  5891. crtc_misr_info->misr_enable = false;
  5892. crtc_misr_info->misr_frame_count = 0;
  5893. if (!crtc) {
  5894. SDE_ERROR("invalid crtc\n");
  5895. return;
  5896. }
  5897. sde_kms = _sde_crtc_get_kms(crtc);
  5898. if (!sde_kms) {
  5899. SDE_ERROR("invalid sde_kms\n");
  5900. return;
  5901. }
  5902. if (sde_kms_is_secure_session_inprogress(sde_kms))
  5903. return;
  5904. sde_crtc = to_sde_crtc(crtc);
  5905. crtc_misr_info->misr_enable =
  5906. sde_crtc->misr_enable_debugfs ? true : false;
  5907. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  5908. }
  5909. #if IS_ENABLED(CONFIG_DEBUG_FS)
  5910. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  5911. {
  5912. struct sde_crtc *sde_crtc;
  5913. struct sde_plane_state *pstate = NULL;
  5914. struct sde_crtc_mixer *m;
  5915. struct drm_crtc *crtc;
  5916. struct drm_plane *plane;
  5917. struct drm_display_mode *mode;
  5918. struct drm_framebuffer *fb;
  5919. struct drm_plane_state *state;
  5920. struct sde_crtc_state *cstate;
  5921. int i, mixer_width, mixer_height;
  5922. if (!s || !s->private)
  5923. return -EINVAL;
  5924. sde_crtc = s->private;
  5925. crtc = &sde_crtc->base;
  5926. cstate = to_sde_crtc_state(crtc->state);
  5927. mutex_lock(&sde_crtc->crtc_lock);
  5928. mode = &crtc->state->adjusted_mode;
  5929. sde_crtc_get_mixer_resolution(crtc, crtc->state, mode, &mixer_width, &mixer_height);
  5930. seq_printf(s, "crtc:%d width:%d height:%d\n", DRMID(crtc),
  5931. mixer_width * sde_crtc->num_mixers, mixer_height);
  5932. seq_puts(s, "\n");
  5933. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5934. m = &sde_crtc->mixers[i];
  5935. if (!m->hw_lm)
  5936. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  5937. else if (!m->hw_ctl)
  5938. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  5939. else
  5940. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  5941. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  5942. mixer_width, mixer_height);
  5943. }
  5944. seq_puts(s, "\n");
  5945. for (i = 0; i < cstate->num_dim_layers; i++) {
  5946. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  5947. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  5948. i, dim_layer->stage, dim_layer->flags);
  5949. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  5950. dim_layer->rect.x, dim_layer->rect.y,
  5951. dim_layer->rect.w, dim_layer->rect.h);
  5952. seq_printf(s,
  5953. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  5954. dim_layer->color_fill.color_0,
  5955. dim_layer->color_fill.color_1,
  5956. dim_layer->color_fill.color_2,
  5957. dim_layer->color_fill.color_3);
  5958. seq_puts(s, "\n");
  5959. }
  5960. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5961. pstate = to_sde_plane_state(plane->state);
  5962. state = plane->state;
  5963. if (!pstate || !state)
  5964. continue;
  5965. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  5966. plane->base.id, pstate->stage, pstate->rotation);
  5967. if (plane->state->fb) {
  5968. fb = plane->state->fb;
  5969. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  5970. fb->base.id, (char *) &fb->format->format,
  5971. fb->width, fb->height);
  5972. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  5973. seq_printf(s, "cpp[%d]:%u ",
  5974. i, fb->format->cpp[i]);
  5975. seq_puts(s, "\n\t");
  5976. seq_printf(s, "modifier:%8llu ", fb->modifier);
  5977. seq_puts(s, "\n");
  5978. seq_puts(s, "\t");
  5979. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  5980. seq_printf(s, "pitches[%d]:%8u ", i,
  5981. fb->pitches[i]);
  5982. seq_puts(s, "\n");
  5983. seq_puts(s, "\t");
  5984. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  5985. seq_printf(s, "offsets[%d]:%8u ", i,
  5986. fb->offsets[i]);
  5987. seq_puts(s, "\n");
  5988. }
  5989. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  5990. state->src_x >> 16, state->src_y >> 16,
  5991. state->src_w >> 16, state->src_h >> 16);
  5992. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  5993. state->crtc_x, state->crtc_y, state->crtc_w,
  5994. state->crtc_h);
  5995. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  5996. pstate->multirect_mode, pstate->multirect_index);
  5997. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  5998. pstate->excl_rect.x, pstate->excl_rect.y,
  5999. pstate->excl_rect.w, pstate->excl_rect.h);
  6000. seq_puts(s, "\n");
  6001. }
  6002. if (sde_crtc->vblank_cb_count) {
  6003. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  6004. u32 diff_ms = ktime_to_ms(diff);
  6005. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  6006. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  6007. seq_printf(s,
  6008. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  6009. fps, sde_crtc->vblank_cb_count,
  6010. ktime_to_ms(diff), sde_crtc->play_count);
  6011. /* reset time & count for next measurement */
  6012. sde_crtc->vblank_cb_count = 0;
  6013. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  6014. }
  6015. mutex_unlock(&sde_crtc->crtc_lock);
  6016. return 0;
  6017. }
  6018. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  6019. {
  6020. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  6021. }
  6022. static ssize_t _sde_debugfs_hw_fence_features_mask_wr(struct file *file,
  6023. const char __user *user_buf, size_t count, loff_t *ppos)
  6024. {
  6025. struct sde_crtc *sde_crtc;
  6026. u32 bit, enable;
  6027. char buf[10];
  6028. if (!file || !file->private_data)
  6029. return -EINVAL;
  6030. if (count >= sizeof(buf))
  6031. return -EINVAL;
  6032. if (copy_from_user(buf, user_buf, count)) {
  6033. SDE_ERROR("buffer copy failed\n");
  6034. return -EINVAL;
  6035. }
  6036. buf[count] = 0; /* end of string */
  6037. sde_crtc = file->private_data;
  6038. if (sscanf(buf, "%u %u", &bit, &enable) != 2) {
  6039. SDE_ERROR("incorrect usage: expected 2 parameters, bit and enable\n");
  6040. return -EINVAL;
  6041. }
  6042. if (enable)
  6043. set_bit(bit, sde_crtc->hwfence_features_mask);
  6044. else
  6045. clear_bit(bit, sde_crtc->hwfence_features_mask);
  6046. return count;
  6047. }
  6048. static ssize_t _sde_debugfs_hw_fence_features_mask_rd(struct file *file,
  6049. char __user *user_buff, size_t count, loff_t *ppos)
  6050. {
  6051. struct sde_crtc *sde_crtc;
  6052. ssize_t len = 0;
  6053. char buf[256] = {'\0'};
  6054. int i;
  6055. if (*ppos)
  6056. return 0;
  6057. if (!file || !file->private_data)
  6058. return -EINVAL;
  6059. sde_crtc = file->private_data;
  6060. for (i = HW_FENCE_OUT_FENCES_ENABLE; i < HW_FENCE_FEATURES_MAX; i++) {
  6061. len += scnprintf(buf + len, 256 - len,
  6062. "bit %d: %d\n", i, test_bit(i, sde_crtc->hwfence_features_mask));
  6063. }
  6064. if (count <= len)
  6065. return 0;
  6066. if (copy_to_user(user_buff, buf, len))
  6067. return -EFAULT;
  6068. *ppos += len; /* increase offset */
  6069. return len;
  6070. }
  6071. static ssize_t _sde_crtc_misr_setup(struct file *file,
  6072. const char __user *user_buf, size_t count, loff_t *ppos)
  6073. {
  6074. struct drm_crtc *crtc;
  6075. struct sde_crtc *sde_crtc;
  6076. char buf[MISR_BUFF_SIZE + 1];
  6077. u32 frame_count, enable;
  6078. size_t buff_copy;
  6079. struct sde_kms *sde_kms;
  6080. if (!file || !file->private_data)
  6081. return -EINVAL;
  6082. sde_crtc = file->private_data;
  6083. crtc = &sde_crtc->base;
  6084. sde_kms = _sde_crtc_get_kms(crtc);
  6085. if (!sde_kms) {
  6086. SDE_ERROR("invalid sde_kms\n");
  6087. return -EINVAL;
  6088. }
  6089. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  6090. if (copy_from_user(buf, user_buf, buff_copy)) {
  6091. SDE_ERROR("buffer copy failed\n");
  6092. return -EINVAL;
  6093. }
  6094. buf[buff_copy] = 0; /* end of string */
  6095. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  6096. return -EINVAL;
  6097. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  6098. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  6099. DRMID(crtc));
  6100. return -EINVAL;
  6101. }
  6102. sde_crtc->misr_enable_debugfs = enable;
  6103. sde_crtc->misr_frame_count = frame_count;
  6104. sde_crtc->misr_reconfigure = true;
  6105. return count;
  6106. }
  6107. static ssize_t _sde_crtc_misr_read(struct file *file,
  6108. char __user *user_buff, size_t count, loff_t *ppos)
  6109. {
  6110. struct drm_crtc *crtc;
  6111. struct sde_crtc *sde_crtc;
  6112. struct sde_kms *sde_kms;
  6113. struct sde_crtc_mixer *m;
  6114. int i = 0, rc;
  6115. ssize_t len = 0;
  6116. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  6117. if (*ppos)
  6118. return 0;
  6119. if (!file || !file->private_data)
  6120. return -EINVAL;
  6121. sde_crtc = file->private_data;
  6122. crtc = &sde_crtc->base;
  6123. sde_kms = _sde_crtc_get_kms(crtc);
  6124. if (!sde_kms)
  6125. return -EINVAL;
  6126. rc = pm_runtime_resume_and_get(crtc->dev->dev);
  6127. if (rc < 0) {
  6128. SDE_ERROR("failed to enable power resource %d\n", rc);
  6129. return rc;
  6130. }
  6131. sde_vm_lock(sde_kms);
  6132. if (!sde_vm_owns_hw(sde_kms)) {
  6133. SDE_DEBUG("op not supported due to HW unavailability\n");
  6134. rc = -EOPNOTSUPP;
  6135. goto end;
  6136. }
  6137. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  6138. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  6139. rc = -EOPNOTSUPP;
  6140. goto end;
  6141. }
  6142. if (!sde_crtc->misr_enable_debugfs) {
  6143. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  6144. "disabled\n");
  6145. goto buff_check;
  6146. }
  6147. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  6148. u32 misr_value = 0;
  6149. m = &sde_crtc->mixers[i];
  6150. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  6151. if (!m->hw_lm || !m->hw_lm->cap->dummy_mixer) {
  6152. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  6153. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  6154. }
  6155. continue;
  6156. }
  6157. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  6158. if (rc) {
  6159. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  6160. SDE_ERROR("crtc:%d failed to collect misr %d\n", DRMID(crtc), rc);
  6161. continue;
  6162. } else {
  6163. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  6164. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  6165. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "0x%x\n", misr_value);
  6166. }
  6167. }
  6168. buff_check:
  6169. if (count <= len) {
  6170. len = 0;
  6171. goto end;
  6172. }
  6173. if (copy_to_user(user_buff, buf, len)) {
  6174. len = -EFAULT;
  6175. goto end;
  6176. }
  6177. *ppos += len; /* increase offset */
  6178. end:
  6179. sde_vm_unlock(sde_kms);
  6180. pm_runtime_put_sync(crtc->dev->dev);
  6181. return len;
  6182. }
  6183. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  6184. static int __prefix ## _open(struct inode *inode, struct file *file) \
  6185. { \
  6186. return single_open(file, __prefix ## _show, inode->i_private); \
  6187. } \
  6188. static const struct file_operations __prefix ## _fops = { \
  6189. .owner = THIS_MODULE, \
  6190. .open = __prefix ## _open, \
  6191. .release = single_release, \
  6192. .read = seq_read, \
  6193. .llseek = seq_lseek, \
  6194. }
  6195. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  6196. {
  6197. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  6198. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  6199. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  6200. int i;
  6201. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  6202. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  6203. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  6204. crtc->state));
  6205. seq_printf(s, "core_clk_rate: %llu\n",
  6206. sde_crtc->cur_perf.core_clk_rate);
  6207. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  6208. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  6209. seq_printf(s, "bw_ctl[%s]: %llu\n",
  6210. sde_power_handle_get_dbus_name(i),
  6211. sde_crtc->cur_perf.bw_ctl[i]);
  6212. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  6213. sde_power_handle_get_dbus_name(i),
  6214. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  6215. }
  6216. return 0;
  6217. }
  6218. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  6219. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  6220. {
  6221. struct drm_crtc *crtc;
  6222. struct drm_plane *plane;
  6223. struct drm_connector *conn;
  6224. struct drm_mode_object *drm_obj;
  6225. struct sde_crtc *sde_crtc;
  6226. struct sde_crtc_state *cstate;
  6227. struct sde_fence_context *ctx;
  6228. struct drm_connector_list_iter conn_iter;
  6229. struct drm_device *dev;
  6230. if (!s || !s->private)
  6231. return -EINVAL;
  6232. sde_crtc = s->private;
  6233. crtc = &sde_crtc->base;
  6234. dev = crtc->dev;
  6235. cstate = to_sde_crtc_state(crtc->state);
  6236. if (!sde_crtc->kickoff_in_progress)
  6237. goto skip_input_fence;
  6238. /* Dump input fence info */
  6239. seq_puts(s, "===Input fence===\n");
  6240. drm_atomic_crtc_for_each_plane(plane, crtc) {
  6241. struct sde_plane_state *pstate;
  6242. struct dma_fence *fence;
  6243. pstate = to_sde_plane_state(plane->state);
  6244. if (!pstate)
  6245. continue;
  6246. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  6247. pstate->stage);
  6248. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  6249. if (pstate->input_fence) {
  6250. rcu_read_lock();
  6251. fence = dma_fence_get_rcu(pstate->input_fence);
  6252. rcu_read_unlock();
  6253. if (fence) {
  6254. sde_fence_list_dump(fence, &s);
  6255. dma_fence_put(fence);
  6256. }
  6257. }
  6258. }
  6259. skip_input_fence:
  6260. /* Dump release fence info */
  6261. seq_puts(s, "\n");
  6262. seq_puts(s, "===Release fence===\n");
  6263. ctx = sde_crtc->output_fence;
  6264. drm_obj = &crtc->base;
  6265. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  6266. seq_puts(s, "\n");
  6267. /* Dump retire fence info */
  6268. seq_puts(s, "===Retire fence===\n");
  6269. drm_connector_list_iter_begin(dev, &conn_iter);
  6270. drm_for_each_connector_iter(conn, &conn_iter)
  6271. if (conn->state && conn->state->crtc == crtc &&
  6272. cstate->num_connectors < MAX_CONNECTORS) {
  6273. struct sde_connector *c_conn;
  6274. c_conn = to_sde_connector(conn);
  6275. ctx = c_conn->retire_fence;
  6276. drm_obj = &conn->base;
  6277. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  6278. }
  6279. drm_connector_list_iter_end(&conn_iter);
  6280. seq_puts(s, "\n");
  6281. return 0;
  6282. }
  6283. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  6284. {
  6285. return single_open(file, _sde_debugfs_fence_status_show,
  6286. inode->i_private);
  6287. }
  6288. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  6289. {
  6290. struct sde_crtc *sde_crtc;
  6291. struct sde_kms *sde_kms;
  6292. static const struct file_operations debugfs_status_fops = {
  6293. .open = _sde_debugfs_status_open,
  6294. .read = seq_read,
  6295. .llseek = seq_lseek,
  6296. .release = single_release,
  6297. };
  6298. static const struct file_operations debugfs_misr_fops = {
  6299. .open = simple_open,
  6300. .read = _sde_crtc_misr_read,
  6301. .write = _sde_crtc_misr_setup,
  6302. };
  6303. static const struct file_operations debugfs_fps_fops = {
  6304. .open = _sde_debugfs_fps_status,
  6305. .read = seq_read,
  6306. };
  6307. static const struct file_operations debugfs_fence_fops = {
  6308. .open = _sde_debugfs_fence_status,
  6309. .read = seq_read,
  6310. };
  6311. static const struct file_operations debugfs_hw_fence_features_fops = {
  6312. .open = simple_open,
  6313. .read = _sde_debugfs_hw_fence_features_mask_rd,
  6314. .write = _sde_debugfs_hw_fence_features_mask_wr,
  6315. };
  6316. if (!crtc)
  6317. return -EINVAL;
  6318. sde_crtc = to_sde_crtc(crtc);
  6319. sde_kms = _sde_crtc_get_kms(crtc);
  6320. if (!sde_kms)
  6321. return -EINVAL;
  6322. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  6323. crtc->dev->primary->debugfs_root);
  6324. if (!sde_crtc->debugfs_root)
  6325. return -ENOMEM;
  6326. /* don't error check these */
  6327. debugfs_create_file("status", 0400,
  6328. sde_crtc->debugfs_root,
  6329. sde_crtc, &debugfs_status_fops);
  6330. debugfs_create_file("state", 0400,
  6331. sde_crtc->debugfs_root,
  6332. &sde_crtc->base,
  6333. &sde_crtc_debugfs_state_fops);
  6334. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  6335. sde_crtc, &debugfs_misr_fops);
  6336. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  6337. sde_crtc, &debugfs_fps_fops);
  6338. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  6339. sde_crtc, &debugfs_fence_fops);
  6340. if (sde_kms->catalog->hw_fence_rev) {
  6341. debugfs_create_file("hwfence_features_mask", 0600, sde_crtc->debugfs_root,
  6342. &sde_crtc->base, &debugfs_hw_fence_features_fops);
  6343. debugfs_create_u32("hwfence_out_fences_skip", 0600, sde_crtc->debugfs_root,
  6344. &sde_crtc->hwfence_out_fences_skip);
  6345. }
  6346. return 0;
  6347. }
  6348. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  6349. {
  6350. struct sde_crtc *sde_crtc;
  6351. if (!crtc)
  6352. return;
  6353. sde_crtc = to_sde_crtc(crtc);
  6354. debugfs_remove_recursive(sde_crtc->debugfs_root);
  6355. }
  6356. #else
  6357. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  6358. {
  6359. return 0;
  6360. }
  6361. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  6362. {
  6363. }
  6364. #endif /* CONFIG_DEBUG_FS */
  6365. static void vblank_ctrl_worker(struct kthread_work *work)
  6366. {
  6367. struct vblank_work *cur_work = container_of(work,
  6368. struct vblank_work, work);
  6369. struct msm_drm_private *priv = cur_work->priv;
  6370. sde_crtc_vblank(priv->crtcs[cur_work->crtc_id], cur_work->enable);
  6371. kfree(cur_work);
  6372. }
  6373. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  6374. int crtc_id, bool enable)
  6375. {
  6376. struct vblank_work *cur_work;
  6377. struct drm_crtc *crtc;
  6378. struct kthread_worker *worker;
  6379. if (!priv || crtc_id >= priv->num_crtcs)
  6380. return -EINVAL;
  6381. cur_work = kzalloc(sizeof(*cur_work), GFP_ATOMIC);
  6382. if (!cur_work)
  6383. return -ENOMEM;
  6384. crtc = priv->crtcs[crtc_id];
  6385. kthread_init_work(&cur_work->work, vblank_ctrl_worker);
  6386. cur_work->crtc_id = crtc_id;
  6387. cur_work->enable = enable;
  6388. cur_work->priv = priv;
  6389. worker = &priv->event_thread[crtc_id].worker;
  6390. kthread_queue_work(worker, &cur_work->work);
  6391. return 0;
  6392. }
  6393. static int sde_crtc_enable_vblank(struct drm_crtc *crtc)
  6394. {
  6395. struct drm_device *dev = crtc->dev;
  6396. unsigned int pipe = crtc->index;
  6397. struct msm_drm_private *priv = dev->dev_private;
  6398. struct msm_kms *kms = priv->kms;
  6399. if (!kms)
  6400. return -ENXIO;
  6401. DBG("dev=%pK, crtc=%u", dev, pipe);
  6402. return vblank_ctrl_queue_work(priv, pipe, true);
  6403. }
  6404. static void sde_crtc_disable_vblank(struct drm_crtc *crtc)
  6405. {
  6406. struct drm_device *dev = crtc->dev;
  6407. unsigned int pipe = crtc->index;
  6408. struct msm_drm_private *priv = dev->dev_private;
  6409. struct msm_kms *kms = priv->kms;
  6410. if (!kms)
  6411. return;
  6412. DBG("dev=%pK, crtc=%u", dev, pipe);
  6413. vblank_ctrl_queue_work(priv, pipe, false);
  6414. }
  6415. static int sde_crtc_late_register(struct drm_crtc *crtc)
  6416. {
  6417. return _sde_crtc_init_debugfs(crtc);
  6418. }
  6419. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  6420. {
  6421. _sde_crtc_destroy_debugfs(crtc);
  6422. }
  6423. static const struct drm_crtc_funcs sde_crtc_funcs = {
  6424. .set_config = drm_atomic_helper_set_config,
  6425. .destroy = sde_crtc_destroy,
  6426. .enable_vblank = sde_crtc_enable_vblank,
  6427. .disable_vblank = sde_crtc_disable_vblank,
  6428. .page_flip = drm_atomic_helper_page_flip,
  6429. .atomic_set_property = sde_crtc_atomic_set_property,
  6430. .atomic_get_property = sde_crtc_atomic_get_property,
  6431. .reset = sde_crtc_reset,
  6432. .atomic_duplicate_state = sde_crtc_duplicate_state,
  6433. .atomic_destroy_state = sde_crtc_destroy_state,
  6434. .late_register = sde_crtc_late_register,
  6435. .early_unregister = sde_crtc_early_unregister,
  6436. };
  6437. static const struct drm_crtc_funcs sde_crtc_funcs_v1 = {
  6438. .set_config = drm_atomic_helper_set_config,
  6439. .destroy = sde_crtc_destroy,
  6440. .enable_vblank = sde_crtc_enable_vblank,
  6441. .disable_vblank = sde_crtc_disable_vblank,
  6442. .page_flip = drm_atomic_helper_page_flip,
  6443. .atomic_set_property = sde_crtc_atomic_set_property,
  6444. .atomic_get_property = sde_crtc_atomic_get_property,
  6445. .reset = sde_crtc_reset,
  6446. .atomic_duplicate_state = sde_crtc_duplicate_state,
  6447. .atomic_destroy_state = sde_crtc_destroy_state,
  6448. .late_register = sde_crtc_late_register,
  6449. .early_unregister = sde_crtc_early_unregister,
  6450. .get_vblank_timestamp = sde_crtc_get_vblank_timestamp,
  6451. .get_vblank_counter = sde_crtc_get_vblank_counter,
  6452. };
  6453. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  6454. .mode_fixup = sde_crtc_mode_fixup,
  6455. .disable = sde_crtc_disable,
  6456. .atomic_enable = sde_crtc_enable,
  6457. .atomic_check = sde_crtc_atomic_check,
  6458. .atomic_begin = sde_crtc_atomic_begin,
  6459. .atomic_flush = sde_crtc_atomic_flush,
  6460. };
  6461. static void _sde_crtc_event_cb(struct kthread_work *work)
  6462. {
  6463. struct sde_crtc_event *event;
  6464. struct sde_crtc *sde_crtc;
  6465. unsigned long irq_flags;
  6466. if (!work) {
  6467. SDE_ERROR("invalid work item\n");
  6468. return;
  6469. }
  6470. event = container_of(work, struct sde_crtc_event, kt_work);
  6471. /* set sde_crtc to NULL for static work structures */
  6472. sde_crtc = event->sde_crtc;
  6473. if (!sde_crtc)
  6474. return;
  6475. if (event->cb_func)
  6476. event->cb_func(&sde_crtc->base, event->usr);
  6477. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  6478. list_add_tail(&event->list, &sde_crtc->event_free_list);
  6479. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  6480. }
  6481. int sde_crtc_event_queue(struct drm_crtc *crtc,
  6482. void (*func)(struct drm_crtc *crtc, void *usr),
  6483. void *usr, bool color_processing_event)
  6484. {
  6485. unsigned long irq_flags;
  6486. struct sde_crtc *sde_crtc;
  6487. struct msm_drm_private *priv;
  6488. struct sde_crtc_event *event = NULL;
  6489. u32 crtc_id;
  6490. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  6491. SDE_ERROR("invalid parameters\n");
  6492. return -EINVAL;
  6493. }
  6494. sde_crtc = to_sde_crtc(crtc);
  6495. priv = crtc->dev->dev_private;
  6496. crtc_id = drm_crtc_index(crtc);
  6497. /*
  6498. * Obtain an event struct from the private cache. This event
  6499. * queue may be called from ISR contexts, so use a private
  6500. * cache to avoid calling any memory allocation functions.
  6501. */
  6502. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  6503. if (!list_empty(&sde_crtc->event_free_list)) {
  6504. event = list_first_entry(&sde_crtc->event_free_list,
  6505. struct sde_crtc_event, list);
  6506. list_del_init(&event->list);
  6507. }
  6508. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  6509. if (!event)
  6510. return -ENOMEM;
  6511. /* populate event node */
  6512. event->sde_crtc = sde_crtc;
  6513. event->cb_func = func;
  6514. event->usr = usr;
  6515. /* queue new event request */
  6516. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  6517. if (color_processing_event)
  6518. kthread_queue_work(&priv->pp_event_worker,
  6519. &event->kt_work);
  6520. else
  6521. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  6522. &event->kt_work);
  6523. return 0;
  6524. }
  6525. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  6526. {
  6527. int i, rc = 0;
  6528. if (!sde_crtc) {
  6529. SDE_ERROR("invalid crtc\n");
  6530. return -EINVAL;
  6531. }
  6532. spin_lock_init(&sde_crtc->event_lock);
  6533. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  6534. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  6535. list_add_tail(&sde_crtc->event_cache[i].list,
  6536. &sde_crtc->event_free_list);
  6537. return rc;
  6538. }
  6539. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  6540. enum sde_sys_cache_state state,
  6541. bool is_vidmode)
  6542. {
  6543. struct drm_plane *plane;
  6544. struct sde_crtc *sde_crtc;
  6545. struct sde_kms *sde_kms;
  6546. if (!crtc || !crtc->dev)
  6547. return;
  6548. sde_kms = _sde_crtc_get_kms(crtc);
  6549. if (!sde_kms || !sde_kms->catalog) {
  6550. SDE_ERROR("invalid params\n");
  6551. return;
  6552. }
  6553. if (!test_bit(SDE_SYS_CACHE_DISP, sde_kms->catalog->sde_sys_cache_type_map)) {
  6554. SDE_DEBUG("DISP syscache not supported\n");
  6555. return;
  6556. }
  6557. sde_crtc = to_sde_crtc(crtc);
  6558. if (sde_crtc->cache_state == state)
  6559. return;
  6560. switch (state) {
  6561. case CACHE_STATE_NORMAL:
  6562. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  6563. && !is_vidmode)
  6564. return;
  6565. kthread_cancel_delayed_work_sync(
  6566. &sde_crtc->static_cache_read_work);
  6567. break;
  6568. case CACHE_STATE_FRAME_WRITE:
  6569. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  6570. return;
  6571. break;
  6572. case CACHE_STATE_FRAME_READ:
  6573. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6574. return;
  6575. break;
  6576. case CACHE_STATE_DISABLED:
  6577. break;
  6578. default:
  6579. return;
  6580. }
  6581. if (test_bit(SDE_SYS_CACHE_DISP_1, sde_kms->catalog->sde_sys_cache_type_map)) {
  6582. if (state == CACHE_STATE_FRAME_WRITE)
  6583. sde_crtc->cache_type = (sde_crtc->cache_type == SDE_SYS_CACHE_DISP) ?
  6584. SDE_SYS_CACHE_DISP_1 : SDE_SYS_CACHE_DISP;
  6585. } else {
  6586. sde_crtc->cache_type = SDE_SYS_CACHE_DISP;
  6587. }
  6588. SDE_EVT32(DRMID(crtc), state, sde_crtc->cache_state, sde_crtc->cache_type);
  6589. sde_crtc->cache_state = state;
  6590. drm_atomic_crtc_for_each_plane(plane, crtc)
  6591. sde_plane_static_img_control(plane, sde_crtc->cache_state, sde_crtc->cache_type);
  6592. }
  6593. /*
  6594. * __sde_crtc_static_cache_read_work - transition to cache read
  6595. */
  6596. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  6597. {
  6598. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  6599. static_cache_read_work.work);
  6600. struct drm_crtc *crtc = &sde_crtc->base;
  6601. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  6602. struct drm_encoder *enc, *drm_enc = NULL;
  6603. struct drm_plane *plane;
  6604. struct sde_encoder_kickoff_params params = { 0 };
  6605. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6606. return;
  6607. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  6608. drm_enc = enc;
  6609. if (sde_encoder_in_clone_mode(drm_enc))
  6610. return;
  6611. }
  6612. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  6613. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  6614. !ctl);
  6615. return;
  6616. }
  6617. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  6618. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  6619. /* flush only the sys-cache enabled SSPPs */
  6620. if (ctl->ops.clear_pending_flush)
  6621. ctl->ops.clear_pending_flush(ctl);
  6622. drm_atomic_crtc_for_each_plane(plane, crtc)
  6623. sde_plane_ctl_flush(plane, ctl, true);
  6624. /* Enable clocks and IRQ and wait for VBLANK */
  6625. params.affected_displays = _sde_crtc_get_displays_affected(crtc, crtc->state);
  6626. sde_encoder_prepare_for_kickoff(drm_enc, &params);
  6627. sde_encoder_kickoff(drm_enc, false);
  6628. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  6629. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  6630. }
  6631. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  6632. {
  6633. struct drm_device *dev;
  6634. struct msm_drm_private *priv;
  6635. struct msm_drm_thread *disp_thread;
  6636. struct sde_crtc *sde_crtc;
  6637. struct sde_crtc_state *cstate;
  6638. u32 msecs_fps = 0;
  6639. if (!crtc)
  6640. return;
  6641. dev = crtc->dev;
  6642. sde_crtc = to_sde_crtc(crtc);
  6643. cstate = to_sde_crtc_state(crtc->state);
  6644. if (!dev || !dev->dev_private || !sde_crtc)
  6645. return;
  6646. priv = dev->dev_private;
  6647. disp_thread = &priv->disp_thread[crtc->index];
  6648. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6649. return;
  6650. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  6651. /* Kickoff transition to read state after next vblank */
  6652. kthread_queue_delayed_work(&disp_thread->worker,
  6653. &sde_crtc->static_cache_read_work,
  6654. msecs_to_jiffies(msecs_fps));
  6655. SDE_EVT32(DRMID(crtc), sde_crtc->cache_state, msecs_fps);
  6656. }
  6657. void sde_crtc_cancel_delayed_work(struct drm_crtc *crtc)
  6658. {
  6659. struct sde_crtc *sde_crtc;
  6660. struct sde_crtc_state *cstate;
  6661. bool cache_status;
  6662. if (!crtc || !crtc->state)
  6663. return;
  6664. sde_crtc = to_sde_crtc(crtc);
  6665. cstate = to_sde_crtc_state(crtc->state);
  6666. cache_status = kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  6667. SDE_EVT32(DRMID(crtc), cache_status);
  6668. }
  6669. /* initialize crtc */
  6670. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  6671. {
  6672. struct drm_crtc *crtc = NULL;
  6673. struct sde_crtc *sde_crtc = NULL;
  6674. struct msm_drm_private *priv = NULL;
  6675. struct sde_kms *kms = NULL;
  6676. const struct drm_crtc_funcs *crtc_funcs;
  6677. int i, rc;
  6678. priv = dev->dev_private;
  6679. kms = to_sde_kms(priv->kms);
  6680. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  6681. if (!sde_crtc)
  6682. return ERR_PTR(-ENOMEM);
  6683. crtc = &sde_crtc->base;
  6684. crtc->dev = dev;
  6685. mutex_init(&sde_crtc->crtc_lock);
  6686. spin_lock_init(&sde_crtc->spin_lock);
  6687. spin_lock_init(&sde_crtc->fevent_spin_lock);
  6688. atomic_set(&sde_crtc->frame_pending, 0);
  6689. sde_crtc->enabled = false;
  6690. sde_crtc->kickoff_in_progress = false;
  6691. /* Below parameters are for fps calculation for sysfs node */
  6692. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  6693. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  6694. sizeof(ktime_t), GFP_KERNEL);
  6695. if (!sde_crtc->fps_info.time_buf)
  6696. SDE_ERROR("invalid buffer\n");
  6697. else
  6698. memset(sde_crtc->fps_info.time_buf, 0,
  6699. sizeof(*(sde_crtc->fps_info.time_buf)));
  6700. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  6701. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  6702. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  6703. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  6704. list_add(&sde_crtc->frame_events[i].list,
  6705. &sde_crtc->frame_event_list);
  6706. kthread_init_work(&sde_crtc->frame_events[i].work,
  6707. sde_crtc_frame_event_work);
  6708. }
  6709. crtc_funcs = test_bit(SDE_FEATURE_HW_VSYNC_TS, kms->catalog->features) ?
  6710. &sde_crtc_funcs_v1 : &sde_crtc_funcs;
  6711. drm_crtc_init_with_planes(dev, crtc, plane, NULL, crtc_funcs, NULL);
  6712. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  6713. if (kms->catalog->hw_fence_rev) {
  6714. set_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask);
  6715. set_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask);
  6716. }
  6717. /* save user friendly CRTC name for later */
  6718. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  6719. /* initialize event handling */
  6720. rc = _sde_crtc_init_events(sde_crtc);
  6721. if (rc) {
  6722. drm_crtc_cleanup(crtc);
  6723. kfree(sde_crtc);
  6724. return ERR_PTR(rc);
  6725. }
  6726. /* initialize output fence support */
  6727. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  6728. if (IS_ERR(sde_crtc->output_fence)) {
  6729. rc = PTR_ERR(sde_crtc->output_fence);
  6730. SDE_ERROR("failed to init fence, %d\n", rc);
  6731. drm_crtc_cleanup(crtc);
  6732. kfree(sde_crtc);
  6733. return ERR_PTR(rc);
  6734. }
  6735. /* create CRTC properties */
  6736. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  6737. priv->crtc_property, sde_crtc->property_data,
  6738. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  6739. sizeof(struct sde_crtc_state));
  6740. sde_crtc_install_properties(crtc, kms->catalog);
  6741. /* Install color processing properties */
  6742. sde_cp_crtc_init(crtc);
  6743. sde_cp_crtc_install_properties(crtc);
  6744. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  6745. sde_crtc->cur_perf.llcc_active[i] = false;
  6746. sde_crtc->new_perf.llcc_active[i] = false;
  6747. }
  6748. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  6749. __sde_crtc_static_cache_read_work);
  6750. SDE_DEBUG("%s: successfully initialized crtc, hwfence_out:%d, hwfence_in:%d\n",
  6751. sde_crtc->name,
  6752. test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask),
  6753. test_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask));
  6754. return crtc;
  6755. }
  6756. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  6757. {
  6758. struct sde_crtc *sde_crtc;
  6759. int rc = 0;
  6760. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  6761. SDE_ERROR("invalid input param(s)\n");
  6762. rc = -EINVAL;
  6763. goto end;
  6764. }
  6765. sde_crtc = to_sde_crtc(crtc);
  6766. sde_crtc->sysfs_dev = device_create_with_groups(
  6767. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  6768. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  6769. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  6770. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  6771. PTR_ERR(sde_crtc->sysfs_dev));
  6772. if (!sde_crtc->sysfs_dev)
  6773. rc = -EINVAL;
  6774. else
  6775. rc = PTR_ERR(sde_crtc->sysfs_dev);
  6776. goto end;
  6777. }
  6778. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  6779. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  6780. if (!sde_crtc->vsync_event_sf)
  6781. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  6782. crtc->base.id);
  6783. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  6784. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  6785. if (!sde_crtc->retire_frame_event_sf)
  6786. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  6787. crtc->base.id);
  6788. end:
  6789. return rc;
  6790. }
  6791. static int _sde_crtc_event_enable(struct sde_kms *kms,
  6792. struct drm_crtc *crtc_drm, u32 event)
  6793. {
  6794. struct sde_crtc *crtc = NULL;
  6795. struct sde_crtc_irq_info *node;
  6796. unsigned long flags;
  6797. bool found = false;
  6798. int ret, i = 0;
  6799. bool add_event = false;
  6800. crtc = to_sde_crtc(crtc_drm);
  6801. spin_lock_irqsave(&crtc->spin_lock, flags);
  6802. list_for_each_entry(node, &crtc->user_event_list, list) {
  6803. if (node->event == event) {
  6804. found = true;
  6805. break;
  6806. }
  6807. }
  6808. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6809. /* event already enabled */
  6810. if (found)
  6811. return 0;
  6812. node = NULL;
  6813. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  6814. if (custom_events[i].event == event &&
  6815. custom_events[i].func) {
  6816. node = kzalloc(sizeof(*node), GFP_KERNEL);
  6817. if (!node)
  6818. return -ENOMEM;
  6819. INIT_LIST_HEAD(&node->list);
  6820. INIT_LIST_HEAD(&node->irq.list);
  6821. node->func = custom_events[i].func;
  6822. node->event = event;
  6823. node->state = IRQ_NOINIT;
  6824. spin_lock_init(&node->state_lock);
  6825. break;
  6826. }
  6827. }
  6828. if (!node) {
  6829. SDE_ERROR("unsupported event %x\n", event);
  6830. return -EINVAL;
  6831. }
  6832. ret = 0;
  6833. if (crtc_drm->enabled) {
  6834. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  6835. if (ret < 0) {
  6836. SDE_ERROR("failed to enable power resource %d\n", ret);
  6837. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6838. kfree(node);
  6839. return ret;
  6840. }
  6841. INIT_LIST_HEAD(&node->irq.list);
  6842. mutex_lock(&crtc->crtc_lock);
  6843. ret = node->func(crtc_drm, true, &node->irq);
  6844. if (!ret) {
  6845. spin_lock_irqsave(&crtc->spin_lock, flags);
  6846. list_add_tail(&node->list, &crtc->user_event_list);
  6847. add_event = true;
  6848. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6849. }
  6850. mutex_unlock(&crtc->crtc_lock);
  6851. pm_runtime_put_sync(crtc_drm->dev->dev);
  6852. }
  6853. if (add_event)
  6854. return 0;
  6855. if (!ret) {
  6856. spin_lock_irqsave(&crtc->spin_lock, flags);
  6857. list_add_tail(&node->list, &crtc->user_event_list);
  6858. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6859. } else {
  6860. kfree(node);
  6861. }
  6862. return ret;
  6863. }
  6864. static int _sde_crtc_event_disable(struct sde_kms *kms,
  6865. struct drm_crtc *crtc_drm, u32 event)
  6866. {
  6867. struct sde_crtc *crtc = NULL;
  6868. struct sde_crtc_irq_info *node = NULL;
  6869. unsigned long flags;
  6870. bool found = false;
  6871. int ret;
  6872. crtc = to_sde_crtc(crtc_drm);
  6873. spin_lock_irqsave(&crtc->spin_lock, flags);
  6874. list_for_each_entry(node, &crtc->user_event_list, list) {
  6875. if (node->event == event) {
  6876. list_del_init(&node->list);
  6877. found = true;
  6878. break;
  6879. }
  6880. }
  6881. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6882. /* event already disabled */
  6883. if (!found)
  6884. return 0;
  6885. /**
  6886. * crtc is disabled interrupts are cleared remove from the list,
  6887. * no need to disable/de-register.
  6888. */
  6889. if (!crtc_drm->enabled) {
  6890. kfree(node);
  6891. return 0;
  6892. }
  6893. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  6894. if (ret < 0) {
  6895. SDE_ERROR("failed to enable power resource %d\n", ret);
  6896. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6897. kfree(node);
  6898. return ret;
  6899. }
  6900. ret = node->func(crtc_drm, false, &node->irq);
  6901. if (ret) {
  6902. spin_lock_irqsave(&crtc->spin_lock, flags);
  6903. list_add_tail(&node->list, &crtc->user_event_list);
  6904. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6905. } else {
  6906. kfree(node);
  6907. }
  6908. pm_runtime_put_sync(crtc_drm->dev->dev);
  6909. return ret;
  6910. }
  6911. int sde_crtc_register_custom_event(struct sde_kms *kms,
  6912. struct drm_crtc *crtc_drm, u32 event, bool en)
  6913. {
  6914. struct sde_crtc *crtc = NULL;
  6915. int ret;
  6916. crtc = to_sde_crtc(crtc_drm);
  6917. if (!crtc || !kms || !kms->dev) {
  6918. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  6919. kms, ((kms) ? (kms->dev) : NULL));
  6920. return -EINVAL;
  6921. }
  6922. if (en)
  6923. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  6924. else
  6925. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  6926. return ret;
  6927. }
  6928. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  6929. bool en, struct sde_irq_callback *irq)
  6930. {
  6931. return 0;
  6932. }
  6933. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  6934. struct sde_irq_callback *noirq)
  6935. {
  6936. /*
  6937. * IRQ object noirq is not being used here since there is
  6938. * no crtc irq from pm event.
  6939. */
  6940. return 0;
  6941. }
  6942. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  6943. bool en, struct sde_irq_callback *irq)
  6944. {
  6945. return 0;
  6946. }
  6947. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  6948. bool en, struct sde_irq_callback *irq)
  6949. {
  6950. return 0;
  6951. }
  6952. static int sde_crtc_opr_event_handler(struct drm_crtc *crtc_drm,
  6953. bool en, struct sde_irq_callback *irq)
  6954. {
  6955. struct sde_crtc *sde_crtc;
  6956. sde_crtc = to_sde_crtc(crtc_drm);
  6957. if (!sde_crtc)
  6958. return -EINVAL;
  6959. sde_crtc->opr_event_notify_enabled = en;
  6960. return 0;
  6961. }
  6962. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  6963. bool en, struct sde_irq_callback *irq)
  6964. {
  6965. return 0;
  6966. }
  6967. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  6968. bool en, struct sde_irq_callback *irq)
  6969. {
  6970. return 0;
  6971. }
  6972. /**
  6973. * sde_crtc_update_cont_splash_settings - update mixer settings
  6974. * and initial clk during device bootup for cont_splash use case
  6975. * @crtc: Pointer to drm crtc structure
  6976. */
  6977. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  6978. {
  6979. struct sde_kms *kms = NULL;
  6980. struct msm_drm_private *priv;
  6981. struct sde_crtc *sde_crtc;
  6982. u64 rate;
  6983. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  6984. SDE_ERROR("invalid crtc\n");
  6985. return;
  6986. }
  6987. priv = crtc->dev->dev_private;
  6988. kms = to_sde_kms(priv->kms);
  6989. if (!kms || !kms->catalog) {
  6990. SDE_ERROR("invalid parameters\n");
  6991. return;
  6992. }
  6993. _sde_crtc_setup_mixers(crtc);
  6994. sde_cp_crtc_refresh_status_properties(crtc);
  6995. crtc->enabled = true;
  6996. /* update core clk value for initial state with cont-splash */
  6997. sde_crtc = to_sde_crtc(crtc);
  6998. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  6999. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  7000. rate : kms->perf.max_core_clk_rate;
  7001. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  7002. }
  7003. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  7004. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  7005. {
  7006. struct sde_lm_cfg *lm;
  7007. char feature_name[256];
  7008. u32 version;
  7009. if (!catalog->mixer_count)
  7010. return;
  7011. lm = &catalog->mixer[0];
  7012. if (!(lm->features & BIT(SDE_MIXER_NOISE_LAYER)))
  7013. return;
  7014. version = lm->sblk->nlayer.version >> 16;
  7015. snprintf(feature_name, ARRAY_SIZE(feature_name), "%s%d", "noise_layer_v", version);
  7016. switch (version) {
  7017. case 1:
  7018. sde_kms_info_add_keyint(info, "has_noise_layer", 1);
  7019. msm_property_install_volatile_range(&sde_crtc->property_info,
  7020. feature_name, 0x0, 0, ~0, 0, CRTC_PROP_NOISE_LAYER_V1);
  7021. break;
  7022. default:
  7023. SDE_ERROR("unsupported noise layer version %d\n", version);
  7024. break;
  7025. }
  7026. }
  7027. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  7028. struct sde_crtc_state *cstate,
  7029. void __user *usr_ptr)
  7030. {
  7031. int ret;
  7032. if (!sde_crtc || !cstate) {
  7033. SDE_ERROR("invalid sde_crtc/state\n");
  7034. return -EINVAL;
  7035. }
  7036. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  7037. if (!usr_ptr) {
  7038. SDE_DEBUG("noise layer removed\n");
  7039. cstate->noise_layer_en = false;
  7040. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7041. return 0;
  7042. }
  7043. ret = copy_from_user(&cstate->layer_cfg, usr_ptr,
  7044. sizeof(cstate->layer_cfg));
  7045. if (ret) {
  7046. SDE_ERROR("failed to copy noise layer %d\n", ret);
  7047. return -EFAULT;
  7048. }
  7049. if (cstate->layer_cfg.zposn != cstate->layer_cfg.zposattn - 1 ||
  7050. cstate->layer_cfg.zposattn >= SDE_STAGE_MAX ||
  7051. !cstate->layer_cfg.attn_factor ||
  7052. cstate->layer_cfg.attn_factor > DRM_NOISE_ATTN_MAX ||
  7053. cstate->layer_cfg.strength > DRM_NOISE_STREN_MAX ||
  7054. !cstate->layer_cfg.alpha_noise ||
  7055. cstate->layer_cfg.alpha_noise > DRM_NOISE_ATTN_MAX) {
  7056. SDE_ERROR("invalid param zposn %d zposattn %d attn_factor %d \
  7057. strength %d alpha noise %d\n", cstate->layer_cfg.zposn,
  7058. cstate->layer_cfg.zposattn, cstate->layer_cfg.attn_factor,
  7059. cstate->layer_cfg.strength, cstate->layer_cfg.alpha_noise);
  7060. return -EINVAL;
  7061. }
  7062. cstate->noise_layer_en = true;
  7063. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7064. return 0;
  7065. }
  7066. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  7067. struct drm_crtc_state *state)
  7068. {
  7069. struct sde_crtc *scrtc = to_sde_crtc(crtc);
  7070. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  7071. struct sde_hw_mixer *lm;
  7072. int i;
  7073. struct sde_hw_noise_layer_cfg cfg;
  7074. struct sde_kms *kms;
  7075. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty))
  7076. return;
  7077. kms = _sde_crtc_get_kms(crtc);
  7078. if (!kms || !kms->catalog) {
  7079. SDE_ERROR("Invalid kms\n");
  7080. return;
  7081. }
  7082. cfg.flags = cstate->layer_cfg.flags;
  7083. cfg.alpha_noise = cstate->layer_cfg.alpha_noise;
  7084. cfg.attn_factor = cstate->layer_cfg.attn_factor;
  7085. cfg.strength = cstate->layer_cfg.strength;
  7086. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features)) {
  7087. cfg.noise_blend_stage = cstate->layer_cfg.zposn + SDE_STAGE_0;
  7088. cfg.attn_blend_stage = cstate->layer_cfg.zposattn + SDE_STAGE_0;
  7089. } else {
  7090. cfg.noise_blend_stage = cstate->layer_cfg.zposn;
  7091. cfg.attn_blend_stage = cstate->layer_cfg.zposattn;
  7092. }
  7093. for (i = 0; i < scrtc->num_mixers; i++) {
  7094. lm = scrtc->mixers[i].hw_lm;
  7095. if (!lm->ops.setup_noise_layer)
  7096. break;
  7097. if (!cstate->noise_layer_en)
  7098. lm->ops.setup_noise_layer(lm, NULL);
  7099. else
  7100. lm->ops.setup_noise_layer(lm, &cfg);
  7101. }
  7102. if (!cstate->noise_layer_en)
  7103. clear_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7104. }
  7105. void sde_crtc_disable_cp_features(struct drm_crtc *crtc)
  7106. {
  7107. sde_cp_disable_features(crtc);
  7108. }
  7109. void _sde_crtc_vm_release_notify(struct drm_crtc *crtc)
  7110. {
  7111. uint32_t val = 1;
  7112. sde_crtc_event_notify(crtc, DRM_EVENT_VM_RELEASE, &val, sizeof(uint32_t));
  7113. }
  7114. void sde_crtc_calc_vpadding_param(struct drm_crtc_state *state, u32 crtc_y, uint32_t crtc_h,
  7115. u32 *padding_y, u32 *padding_start, u32 *padding_height)
  7116. {
  7117. struct sde_kms *kms;
  7118. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  7119. u32 y_remain, y_start, y_end;
  7120. u32 m, n;
  7121. kms = _sde_crtc_get_kms(state->crtc);
  7122. if (!kms || !kms->catalog) {
  7123. SDE_ERROR("invalid kms or catalog\n");
  7124. return;
  7125. }
  7126. if (!kms->catalog->has_line_insertion)
  7127. return;
  7128. if (!cstate->line_insertion.padding_active) {
  7129. SDE_ERROR("zero padding active value\n");
  7130. return;
  7131. }
  7132. /*
  7133. * Computation logic to add number of dummy and active line at
  7134. * precise position on display
  7135. */
  7136. m = cstate->line_insertion.padding_active;
  7137. n = m + cstate->line_insertion.padding_dummy;
  7138. if (m == 0)
  7139. return;
  7140. y_remain = crtc_y % m;
  7141. y_start = y_remain + crtc_y / m * n;
  7142. y_end = (((crtc_y + crtc_h - 1) / m) * n) + ((crtc_y + crtc_h - 1) % m);
  7143. *padding_y = y_start;
  7144. *padding_start = m - y_remain;
  7145. *padding_height = y_end - y_start + 1;
  7146. SDE_EVT32(DRMID(cstate->base.crtc), y_remain, y_start, y_end, *padding_y, *padding_start,
  7147. *padding_height);
  7148. SDE_DEBUG("crtc:%d padding_y:%d padding_start:%d padding_height:%d\n",
  7149. DRMID(cstate->base.crtc), *padding_y, *padding_start, *padding_height);
  7150. }