wcd939x.c 147 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022-2023, Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/module.h>
  7. #include <linux/slab.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/device.h>
  10. #include <linux/delay.h>
  11. #include <linux/kernel.h>
  12. #include <linux/component.h>
  13. #include <sound/soc.h>
  14. #include <sound/tlv.h>
  15. #include <soc/soundwire.h>
  16. #include <linux/regmap.h>
  17. #include <sound/soc.h>
  18. #include <sound/soc-dapm.h>
  19. #include <asoc/wcdcal-hwdep.h>
  20. #include <asoc/msm-cdc-pinctrl.h>
  21. #include <asoc/msm-cdc-supply.h>
  22. #include <bindings/audio-codec-port-types.h>
  23. #include <linux/qti-regmap-debugfs.h>
  24. #include "wcd939x-registers.h"
  25. #include "wcd939x.h"
  26. #include "internal.h"
  27. #include "asoc/bolero-slave-internal.h"
  28. #include "wcd939x-reg-masks.h"
  29. #include "wcd939x-reg-shifts.h"
  30. #define NUM_SWRS_DT_PARAMS 5
  31. #define WCD939X_VARIANT_ENTRY_SIZE 32
  32. #define WCD939X_VERSION_1_0 1
  33. #define WCD939X_VERSION_ENTRY_SIZE 32
  34. #define ADC_MODE_VAL_HIFI 0x01
  35. #define ADC_MODE_VAL_LO_HIF 0x02
  36. #define ADC_MODE_VAL_NORMAL 0x03
  37. #define ADC_MODE_VAL_LP 0x05
  38. #define ADC_MODE_VAL_ULP1 0x09
  39. #define ADC_MODE_VAL_ULP2 0x0B
  40. #define NUM_ATTEMPTS 5
  41. #define COMP_MAX_COEFF 25
  42. #define DAPM_MICBIAS1_STANDALONE "MIC BIAS1 Standalone"
  43. #define DAPM_MICBIAS2_STANDALONE "MIC BIAS2 Standalone"
  44. #define DAPM_MICBIAS3_STANDALONE "MIC BIAS3 Standalone"
  45. #define DAPM_MICBIAS4_STANDALONE "MIC BIAS4 Standalone"
  46. #define WCD939X_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  47. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  48. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000 |\
  49. SNDRV_PCM_RATE_384000)
  50. /* Fractional Rates */
  51. #define WCD939X_FRAC_RATES (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
  52. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800)
  53. #define WCD939X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  54. SNDRV_PCM_FMTBIT_S24_LE |\
  55. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  56. #define REG_FIELD_VALUE(register_name, field_name, value) \
  57. WCD939X_##register_name, FIELD_MASK(register_name, field_name), \
  58. value << FIELD_SHIFT(register_name, field_name)
  59. #define WCD939X_COMP_OFFSET \
  60. (WCD939X_R_BASE - WCD939X_COMPANDER_HPHL_BASE)
  61. #define WCD939X_XTALK_OFFSET \
  62. (WCD939X_HPHR_RX_PATH_SEC0 - WCD939X_HPHL_RX_PATH_SEC0)
  63. enum {
  64. HPH_ULP,
  65. HPH_HIFI,
  66. HPH_LOHIFI,
  67. HPH_LP,
  68. HPH_MODE_MAX,
  69. };
  70. static struct comp_coeff_val
  71. comp_coeff_table [HPH_MODE_MAX][COMP_MAX_COEFF] = {
  72. {
  73. {0x40, 0x00},
  74. {0x4C, 0x00},
  75. {0x5A, 0x00},
  76. {0x6B, 0x00},
  77. {0x7F, 0x00},
  78. {0x97, 0x00},
  79. {0xB3, 0x00},
  80. {0xD5, 0x00},
  81. {0xFD, 0x00},
  82. {0x2D, 0x01},
  83. {0x66, 0x01},
  84. {0xA7, 0x01},
  85. {0xF8, 0x01},
  86. {0x57, 0x02},
  87. {0xC7, 0x02},
  88. {0x4B, 0x03},
  89. {0xE9, 0x03},
  90. {0xA3, 0x04},
  91. {0x7D, 0x05},
  92. {0x90, 0x06},
  93. {0xD1, 0x07},
  94. {0x49, 0x09},
  95. {0x00, 0x0B},
  96. {0x01, 0x0D},
  97. {0x59, 0x0F},
  98. },
  99. {
  100. /*HPH_HIFI, HPH_LOHIFI, HPH_LP*/
  101. {0x40, 0x00},
  102. {0x4C, 0x00},
  103. {0x5A, 0x00},
  104. {0x6B, 0x00},
  105. {0x80, 0x00},
  106. {0x98, 0x00},
  107. {0xB4, 0x00},
  108. {0xD5, 0x00},
  109. {0xFE, 0x00},
  110. {0x2E, 0x01},
  111. {0x66, 0x01},
  112. {0xA9, 0x01},
  113. {0xF8, 0x01},
  114. {0x56, 0x02},
  115. {0xC4, 0x02},
  116. {0x4F, 0x03},
  117. {0xF0, 0x03},
  118. {0xAE, 0x04},
  119. {0x8B, 0x05},
  120. {0x8E, 0x06},
  121. {0xBC, 0x07},
  122. {0x56, 0x09},
  123. {0x0F, 0x0B},
  124. {0x13, 0x0D},
  125. {0x6F, 0x0F},
  126. },
  127. };
  128. enum {
  129. CODEC_TX = 0,
  130. CODEC_RX,
  131. };
  132. enum {
  133. WCD_ADC1 = 0,
  134. WCD_ADC2,
  135. WCD_ADC3,
  136. WCD_ADC4,
  137. ALLOW_BUCK_DISABLE,
  138. HPH_COMP_DELAY,
  139. HPH_PA_DELAY,
  140. AMIC2_BCS_ENABLE,
  141. WCD_SUPPLIES_LPM_MODE,
  142. WCD_ADC1_MODE,
  143. WCD_ADC2_MODE,
  144. WCD_ADC3_MODE,
  145. WCD_ADC4_MODE,
  146. };
  147. enum {
  148. ADC_MODE_INVALID = 0,
  149. ADC_MODE_HIFI,
  150. ADC_MODE_LO_HIF,
  151. ADC_MODE_NORMAL,
  152. ADC_MODE_LP,
  153. ADC_MODE_ULP1,
  154. ADC_MODE_ULP2,
  155. };
  156. static u8 tx_mode_bit[] = {
  157. [ADC_MODE_INVALID] = 0x00,
  158. [ADC_MODE_HIFI] = 0x01,
  159. [ADC_MODE_LO_HIF] = 0x02,
  160. [ADC_MODE_NORMAL] = 0x04,
  161. [ADC_MODE_LP] = 0x08,
  162. [ADC_MODE_ULP1] = 0x10,
  163. [ADC_MODE_ULP2] = 0x20,
  164. };
  165. static const DECLARE_TLV_DB_SCALE(line_gain, 0, 7, 1);
  166. static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 25, 1);
  167. static int wcd939x_handle_post_irq(void *data);
  168. static int wcd939x_reset(struct device *dev);
  169. static int wcd939x_reset_low(struct device *dev);
  170. static int wcd939x_get_adc_mode(int val);
  171. static const struct regmap_irq wcd939x_irqs[WCD939X_NUM_IRQS] = {
  172. REGMAP_IRQ_REG(WCD939X_IRQ_MBHC_BUTTON_PRESS_DET, 0, 0x01),
  173. REGMAP_IRQ_REG(WCD939X_IRQ_MBHC_BUTTON_RELEASE_DET, 0, 0x02),
  174. REGMAP_IRQ_REG(WCD939X_IRQ_MBHC_ELECT_INS_REM_DET, 0, 0x04),
  175. REGMAP_IRQ_REG(WCD939X_IRQ_MBHC_ELECT_INS_REM_LEG_DET, 0, 0x08),
  176. REGMAP_IRQ_REG(WCD939X_IRQ_MBHC_SW_DET, 0, 0x10),
  177. REGMAP_IRQ_REG(WCD939X_IRQ_HPHR_OCP_INT, 0, 0x20),
  178. REGMAP_IRQ_REG(WCD939X_IRQ_HPHR_CNP_INT, 0, 0x40),
  179. REGMAP_IRQ_REG(WCD939X_IRQ_HPHL_OCP_INT, 0, 0x80),
  180. REGMAP_IRQ_REG(WCD939X_IRQ_HPHL_CNP_INT, 1, 0x01),
  181. REGMAP_IRQ_REG(WCD939X_IRQ_EAR_CNP_INT, 1, 0x02),
  182. REGMAP_IRQ_REG(WCD939X_IRQ_EAR_SCD_INT, 1, 0x04),
  183. REGMAP_IRQ_REG(WCD939X_IRQ_HPHL_PDM_WD_INT, 1, 0x20),
  184. REGMAP_IRQ_REG(WCD939X_IRQ_HPHR_PDM_WD_INT, 1, 0x40),
  185. REGMAP_IRQ_REG(WCD939X_IRQ_EAR_PDM_WD_INT, 1, 0x80),
  186. REGMAP_IRQ_REG(WCD939X_IRQ_LDORT_SCD_INT, 2, 0x01),
  187. REGMAP_IRQ_REG(WCD939X_IRQ_MBHC_MOISTURE_INT, 2, 0x02),
  188. REGMAP_IRQ_REG(WCD939X_IRQ_HPHL_SURGE_DET_INT, 2, 0x04),
  189. REGMAP_IRQ_REG(WCD939X_IRQ_HPHR_SURGE_DET_INT, 2, 0x08),
  190. };
  191. static struct regmap_irq_chip wcd939x_regmap_irq_chip = {
  192. .name = "wcd939x",
  193. .irqs = wcd939x_irqs,
  194. .num_irqs = ARRAY_SIZE(wcd939x_irqs),
  195. .num_regs = 3,
  196. .status_base = WCD939X_INTR_STATUS_0,
  197. .mask_base = WCD939X_INTR_MASK_0,
  198. .type_base = WCD939X_INTR_LEVEL_0,
  199. .ack_base = WCD939X_INTR_CLEAR_0,
  200. .use_ack = 1,
  201. .runtime_pm = false,
  202. .handle_post_irq = wcd939x_handle_post_irq,
  203. .irq_drv_data = NULL,
  204. };
  205. static int wcd939x_handle_post_irq(void *data)
  206. {
  207. struct wcd939x_priv *wcd939x = data;
  208. u32 sts1 = 0, sts2 = 0, sts3 = 0;
  209. regmap_read(wcd939x->regmap, WCD939X_INTR_STATUS_0, &sts1);
  210. regmap_read(wcd939x->regmap, WCD939X_INTR_STATUS_1, &sts2);
  211. regmap_read(wcd939x->regmap, WCD939X_INTR_STATUS_2, &sts3);
  212. wcd939x->tx_swr_dev->slave_irq_pending =
  213. ((sts1 || sts2 || sts3) ? true : false);
  214. return IRQ_HANDLED;
  215. }
  216. int wcd939x_load_compander_coeff(struct snd_soc_component *component,
  217. u16 lsb_reg, u16 msb_reg,
  218. struct comp_coeff_val *comp_coeff_table,
  219. u16 arr_size)
  220. {
  221. int i = 0;
  222. /* Load Compander Coeff */
  223. for (i = 0; i < arr_size; i++) {
  224. snd_soc_component_write(component, lsb_reg,
  225. comp_coeff_table[i].lsb);
  226. snd_soc_component_write(component, msb_reg,
  227. comp_coeff_table[i].msb);
  228. }
  229. return 0;
  230. }
  231. EXPORT_SYMBOL(wcd939x_load_compander_coeff);
  232. static int wcd939x_hph_compander_get(struct snd_kcontrol *kcontrol,
  233. struct snd_ctl_elem_value *ucontrol)
  234. {
  235. struct snd_soc_component *component =
  236. snd_soc_kcontrol_component(kcontrol);
  237. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  238. int compander = ((struct soc_multi_mixer_control *)
  239. kcontrol->private_value)->shift;
  240. ucontrol->value.integer.value[0] = wcd939x->compander_enabled[compander];
  241. return 0;
  242. }
  243. static int wcd939x_hph_compander_put(struct snd_kcontrol *kcontrol,
  244. struct snd_ctl_elem_value *ucontrol)
  245. {
  246. struct snd_soc_component *component =
  247. snd_soc_kcontrol_component(kcontrol);
  248. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  249. int compander = ((struct soc_multi_mixer_control *)
  250. kcontrol->private_value)->shift;
  251. int value = ucontrol->value.integer.value[0];
  252. if (value < WCD939X_HPH_MAX && value >= 0)
  253. wcd939x->compander_enabled[compander] = value;
  254. else {
  255. dev_err(component->dev, "%s: Invalid comp value = %d\n", __func__, value);
  256. return -EINVAL;
  257. }
  258. dev_dbg(component->dev, "%s: Compander %d value %d\n",
  259. __func__, wcd939x->compander_enabled[compander], value);
  260. return 0;
  261. }
  262. static int wcd939x_hph_xtalk_put(struct snd_kcontrol *kcontrol,
  263. struct snd_ctl_elem_value *ucontrol)
  264. {
  265. struct snd_soc_component *component =
  266. snd_soc_kcontrol_component(kcontrol);
  267. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  268. int xtalk = ((struct soc_multi_mixer_control *)
  269. kcontrol->private_value)->shift;
  270. int value = ucontrol->value.integer.value[0];
  271. if (value < WCD939X_HPH_MAX && value >= 0)
  272. wcd939x->xtalk_enabled[xtalk] = value;
  273. else {
  274. dev_err(component->dev, "%s: Invalid xtalk value = %d\n", __func__, value);
  275. return -EINVAL;
  276. }
  277. dev_dbg(component->dev, "%s: xtalk %d value %d\n",
  278. __func__, wcd939x->xtalk_enabled[xtalk], value);
  279. return 0;
  280. }
  281. static int wcd939x_hph_xtalk_get(struct snd_kcontrol *kcontrol,
  282. struct snd_ctl_elem_value *ucontrol)
  283. {
  284. struct snd_soc_component *component =
  285. snd_soc_kcontrol_component(kcontrol);
  286. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  287. int xtalk = ((struct soc_multi_mixer_control *)
  288. kcontrol->private_value)->shift;
  289. ucontrol->value.integer.value[0] = wcd939x->xtalk_enabled[xtalk];
  290. return 0;
  291. }
  292. static int wcd939x_hph_pcm_enable_put(struct snd_kcontrol *kcontrol,
  293. struct snd_ctl_elem_value *ucontrol)
  294. {
  295. struct snd_soc_component *component =
  296. snd_soc_kcontrol_component(kcontrol);
  297. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  298. wcd939x->hph_pcm_enabled = ucontrol->value.integer.value[0];
  299. dev_dbg(component->dev, "%s: pcm enabled %d \n",
  300. __func__, wcd939x->hph_pcm_enabled);
  301. return 0;
  302. }
  303. static int wcd939x_hph_pcm_enable_get(struct snd_kcontrol *kcontrol,
  304. struct snd_ctl_elem_value *ucontrol)
  305. {
  306. struct snd_soc_component *component =
  307. snd_soc_kcontrol_component(kcontrol);
  308. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  309. ucontrol->value.integer.value[0] = wcd939x->hph_pcm_enabled;
  310. return 0;
  311. }
  312. static int wcd939x_swr_slv_get_current_bank(struct swr_device *dev, u8 devnum)
  313. {
  314. int ret = 0;
  315. int bank = 0;
  316. ret = swr_read(dev, devnum, SWR_SCP_CONTROL, &bank, 1);
  317. if (ret)
  318. return -EINVAL;
  319. return ((bank & 0x40) ? 1: 0);
  320. }
  321. static int wcd939x_get_clk_rate(int mode)
  322. {
  323. int rate;
  324. switch (mode) {
  325. case ADC_MODE_ULP2:
  326. rate = SWR_CLK_RATE_0P6MHZ;
  327. break;
  328. case ADC_MODE_ULP1:
  329. rate = SWR_CLK_RATE_1P2MHZ;
  330. break;
  331. case ADC_MODE_LP:
  332. rate = SWR_CLK_RATE_4P8MHZ;
  333. break;
  334. case ADC_MODE_NORMAL:
  335. case ADC_MODE_LO_HIF:
  336. case ADC_MODE_HIFI:
  337. case ADC_MODE_INVALID:
  338. default:
  339. rate = SWR_CLK_RATE_9P6MHZ;
  340. break;
  341. }
  342. return rate;
  343. }
  344. static int wcd939x_set_swr_clk_rate(struct snd_soc_component *component,
  345. int rate, int bank)
  346. {
  347. u8 mask = (bank ? 0xF0 : 0x0F);
  348. u8 val = 0;
  349. switch (rate) {
  350. case SWR_CLK_RATE_0P6MHZ:
  351. val = (bank ? 0x60 : 0x06);
  352. break;
  353. case SWR_CLK_RATE_1P2MHZ:
  354. val = (bank ? 0x50 : 0x05);
  355. break;
  356. case SWR_CLK_RATE_2P4MHZ:
  357. val = (bank ? 0x30 : 0x03);
  358. break;
  359. case SWR_CLK_RATE_4P8MHZ:
  360. val = (bank ? 0x10 : 0x01);
  361. break;
  362. case SWR_CLK_RATE_9P6MHZ:
  363. default:
  364. val = 0x00;
  365. break;
  366. }
  367. snd_soc_component_update_bits(component,
  368. WCD939X_SWR_TX_CLK_RATE,
  369. mask, val);
  370. return 0;
  371. }
  372. static int wcd939x_init_reg(struct snd_soc_component *component)
  373. {
  374. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  375. if (!wcd939x->hph_pcm_enabled)
  376. snd_soc_component_update_bits(component,
  377. REG_FIELD_VALUE(VBG_FINE_ADJ, VBG_FINE_ADJ, 0x04));
  378. snd_soc_component_update_bits(component,
  379. REG_FIELD_VALUE(BIAS, ANALOG_BIAS_EN, 0x01));
  380. snd_soc_component_update_bits(component,
  381. REG_FIELD_VALUE(BIAS, PRECHRG_EN, 0x01));
  382. /* 10 msec delay as per HW requirement */
  383. usleep_range(10000, 10010);
  384. snd_soc_component_update_bits(component,
  385. REG_FIELD_VALUE(BIAS, PRECHRG_EN, 0x00));
  386. snd_soc_component_update_bits(component,
  387. REG_FIELD_VALUE(RDAC_HD2_CTL_L, HD2_RES_DIV_CTL_L, 0x15));
  388. snd_soc_component_update_bits(component,
  389. REG_FIELD_VALUE(RDAC_HD2_CTL_R, HD2_RES_DIV_CTL_R, 0x15));
  390. snd_soc_component_update_bits(component,
  391. REG_FIELD_VALUE(REFBUFF_UHQA_CTL, SPARE_BITS, 0x02));
  392. snd_soc_component_update_bits(component,
  393. REG_FIELD_VALUE(CDC_DMIC_CTL, CLK_SCALE_EN, 0x01));
  394. snd_soc_component_update_bits(component,
  395. REG_FIELD_VALUE(TXFE_ICTRL_STG2CASC_ULP, ICTRL_SCBIAS_ULP0P6M, 0x1));
  396. snd_soc_component_update_bits(component,
  397. REG_FIELD_VALUE(TXFE_ICTRL_STG2CASC_ULP, ICTRL_STG2CASC_ULP, 0x4));
  398. snd_soc_component_update_bits(component,
  399. REG_FIELD_VALUE(TXFE_ICTRL_STG2MAIN_ULP, ICTRL_STG2MAIN_ULP, 0x08));
  400. snd_soc_component_update_bits(component,
  401. REG_FIELD_VALUE(TEST_CTL_1, NOISE_FILT_RES_VAL, 0x07));
  402. snd_soc_component_update_bits(component,
  403. REG_FIELD_VALUE(MICB2_TEST_CTL_1, NOISE_FILT_RES_VAL, 0x07));
  404. snd_soc_component_update_bits(component,
  405. REG_FIELD_VALUE(MICB3_TEST_CTL_1, NOISE_FILT_RES_VAL, 0x07));
  406. snd_soc_component_update_bits(component,
  407. REG_FIELD_VALUE(MICB4_TEST_CTL_1, NOISE_FILT_RES_VAL, 0x07));
  408. snd_soc_component_update_bits(component,
  409. REG_FIELD_VALUE(TEST_BLK_EN2, TXFE2_MBHC_CLKRST_EN, 0x00));
  410. snd_soc_component_update_bits(component,
  411. REG_FIELD_VALUE(HPHLR_SURGE_EN, EN_SURGE_PROTECTION_HPHL, 0x01));
  412. snd_soc_component_update_bits(component,
  413. REG_FIELD_VALUE(HPHLR_SURGE_EN, EN_SURGE_PROTECTION_HPHR, 0x01));
  414. return 0;
  415. }
  416. static int wcd939x_set_port_params(struct snd_soc_component *component,
  417. u8 slv_prt_type, u8 *port_id, u8 *num_ch,
  418. u8 *ch_mask, u32 *ch_rate,
  419. u8 *port_type, u8 path)
  420. {
  421. int i, j;
  422. u8 num_ports = 0;
  423. struct codec_port_info (*map)[MAX_PORT][MAX_CH_PER_PORT];
  424. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  425. switch (path) {
  426. case CODEC_RX:
  427. map = &wcd939x->rx_port_mapping;
  428. num_ports = wcd939x->num_rx_ports;
  429. break;
  430. case CODEC_TX:
  431. map = &wcd939x->tx_port_mapping;
  432. num_ports = wcd939x->num_tx_ports;
  433. break;
  434. default:
  435. dev_err_ratelimited(component->dev, "%s Invalid path selected %u\n",
  436. __func__, path);
  437. return -EINVAL;
  438. }
  439. for (i = 0; i <= num_ports; i++) {
  440. for (j = 0; j < MAX_CH_PER_PORT; j++) {
  441. if ((*map)[i][j].slave_port_type == slv_prt_type)
  442. goto found;
  443. }
  444. }
  445. found:
  446. if (i > num_ports || j == MAX_CH_PER_PORT) {
  447. dev_err_ratelimited(component->dev, "%s Failed to find slave port for type %u\n",
  448. __func__, slv_prt_type);
  449. return -EINVAL;
  450. }
  451. *port_id = i;
  452. *num_ch = (*map)[i][j].num_ch;
  453. *ch_mask = (*map)[i][j].ch_mask;
  454. *ch_rate = (*map)[i][j].ch_rate;
  455. *port_type = (*map)[i][j].master_port_type;
  456. return 0;
  457. }
  458. /* qcom,swr-tx-port-params = <OFFSET1_VAL0 LANE1>, <OFFSET1_VAL5 LANE0>, <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>,*UC0*
  459. <OFFSET1_VAL0 LANE1>, <OFFSET1_VAL2 LANE0>, <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>, *UC1*
  460. <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>; *UC2*
  461. <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>; *UC3 */
  462. static int wcd939x_parse_port_params(struct device *dev,
  463. char *prop, u8 path)
  464. {
  465. u32 *dt_array, map_size, max_uc;
  466. int ret = 0;
  467. u32 cnt = 0;
  468. u32 i, j;
  469. struct swr_port_params (*map)[SWR_UC_MAX][SWR_NUM_PORTS];
  470. struct swr_dev_frame_config (*map_uc)[SWR_UC_MAX];
  471. struct wcd939x_priv *wcd939x = dev_get_drvdata(dev);
  472. switch (path) {
  473. case CODEC_TX:
  474. map = &wcd939x->tx_port_params;
  475. map_uc = &wcd939x->swr_tx_port_params;
  476. break;
  477. default:
  478. ret = -EINVAL;
  479. goto err_port_map;
  480. }
  481. if (!of_find_property(dev->of_node, prop,
  482. &map_size)) {
  483. dev_err(dev, "missing port mapping prop %s\n", prop);
  484. ret = -EINVAL;
  485. goto err_port_map;
  486. }
  487. max_uc = map_size / (SWR_NUM_PORTS * SWR_PORT_PARAMS * sizeof(u32));
  488. if (max_uc != SWR_UC_MAX) {
  489. dev_err(dev, "%s: port params not provided for all usecases\n",
  490. __func__);
  491. ret = -EINVAL;
  492. goto err_port_map;
  493. }
  494. dt_array = kzalloc(map_size, GFP_KERNEL);
  495. if (!dt_array) {
  496. ret = -ENOMEM;
  497. goto err_alloc;
  498. }
  499. ret = of_property_read_u32_array(dev->of_node, prop, dt_array,
  500. SWR_NUM_PORTS * SWR_PORT_PARAMS * max_uc);
  501. if (ret) {
  502. dev_err(dev, "%s: Failed to read port mapping from prop %s\n",
  503. __func__, prop);
  504. goto err_pdata_fail;
  505. }
  506. for (i = 0; i < max_uc; i++) {
  507. for (j = 0; j < SWR_NUM_PORTS; j++) {
  508. cnt = (i * SWR_NUM_PORTS + j) * SWR_PORT_PARAMS;
  509. (*map)[i][j].offset1 = dt_array[cnt];
  510. (*map)[i][j].lane_ctrl = dt_array[cnt + 1];
  511. }
  512. (*map_uc)[i].pp = &(*map)[i][0];
  513. }
  514. kfree(dt_array);
  515. return 0;
  516. err_pdata_fail:
  517. kfree(dt_array);
  518. err_alloc:
  519. err_port_map:
  520. return ret;
  521. }
  522. static int wcd939x_parse_port_mapping(struct device *dev,
  523. char *prop, u8 path)
  524. {
  525. u32 *dt_array, map_size, map_length;
  526. u32 port_num = 0, ch_mask, ch_rate, old_port_num = 0;
  527. u32 slave_port_type, master_port_type;
  528. u32 i, ch_iter = 0;
  529. int ret = 0;
  530. u8 *num_ports = NULL;
  531. struct codec_port_info (*map)[MAX_PORT][MAX_CH_PER_PORT];
  532. struct wcd939x_priv *wcd939x = dev_get_drvdata(dev);
  533. switch (path) {
  534. case CODEC_RX:
  535. map = &wcd939x->rx_port_mapping;
  536. num_ports = &wcd939x->num_rx_ports;
  537. break;
  538. case CODEC_TX:
  539. map = &wcd939x->tx_port_mapping;
  540. num_ports = &wcd939x->num_tx_ports;
  541. break;
  542. default:
  543. dev_err(dev, "%s Invalid path selected %u\n",
  544. __func__, path);
  545. return -EINVAL;
  546. }
  547. if (!of_find_property(dev->of_node, prop,
  548. &map_size)) {
  549. dev_err(dev, "missing port mapping prop %s\n", prop);
  550. ret = -EINVAL;
  551. goto err_port_map;
  552. }
  553. map_length = map_size / (NUM_SWRS_DT_PARAMS * sizeof(u32));
  554. dt_array = kzalloc(map_size, GFP_KERNEL);
  555. if (!dt_array) {
  556. ret = -ENOMEM;
  557. goto err_alloc;
  558. }
  559. ret = of_property_read_u32_array(dev->of_node, prop, dt_array,
  560. NUM_SWRS_DT_PARAMS * map_length);
  561. if (ret) {
  562. dev_err(dev, "%s: Failed to read port mapping from prop %s\n",
  563. __func__, prop);
  564. goto err_pdata_fail;
  565. }
  566. for (i = 0; i < map_length; i++) {
  567. port_num = dt_array[NUM_SWRS_DT_PARAMS * i];
  568. slave_port_type = dt_array[NUM_SWRS_DT_PARAMS * i + 1];
  569. ch_mask = dt_array[NUM_SWRS_DT_PARAMS * i + 2];
  570. ch_rate = dt_array[NUM_SWRS_DT_PARAMS * i + 3];
  571. master_port_type = dt_array[NUM_SWRS_DT_PARAMS * i + 4];
  572. if (port_num != old_port_num)
  573. ch_iter = 0;
  574. (*map)[port_num][ch_iter].slave_port_type = slave_port_type;
  575. (*map)[port_num][ch_iter].ch_mask = ch_mask;
  576. (*map)[port_num][ch_iter].master_port_type = master_port_type;
  577. (*map)[port_num][ch_iter].num_ch = __sw_hweight8(ch_mask);
  578. (*map)[port_num][ch_iter++].ch_rate = ch_rate;
  579. old_port_num = port_num;
  580. }
  581. *num_ports = port_num;
  582. kfree(dt_array);
  583. return 0;
  584. err_pdata_fail:
  585. kfree(dt_array);
  586. err_alloc:
  587. err_port_map:
  588. return ret;
  589. }
  590. static int wcd939x_tx_connect_port(struct snd_soc_component *component,
  591. u8 slv_port_type, int clk_rate,
  592. u8 enable)
  593. {
  594. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  595. u8 port_id, num_ch, ch_mask;
  596. u8 ch_type = 0;
  597. u32 ch_rate;
  598. int slave_ch_idx;
  599. u8 num_port = 1;
  600. int ret = 0;
  601. ret = wcd939x_set_port_params(component, slv_port_type, &port_id,
  602. &num_ch, &ch_mask, &ch_rate,
  603. &ch_type, CODEC_TX);
  604. if (ret)
  605. return ret;
  606. if (clk_rate)
  607. ch_rate = clk_rate;
  608. slave_ch_idx = wcd939x_slave_get_slave_ch_val(slv_port_type);
  609. if (slave_ch_idx != -EINVAL)
  610. ch_type = wcd939x->tx_master_ch_map[slave_ch_idx];
  611. dev_dbg(component->dev, "%s slv_ch_idx: %d, mstr_ch_type: %d\n",
  612. __func__, slave_ch_idx, ch_type);
  613. if (enable)
  614. ret = swr_connect_port(wcd939x->tx_swr_dev, &port_id,
  615. num_port, &ch_mask, &ch_rate,
  616. &num_ch, &ch_type);
  617. else
  618. ret = swr_disconnect_port(wcd939x->tx_swr_dev, &port_id,
  619. num_port, &ch_mask, &ch_type);
  620. return ret;
  621. }
  622. static int wcd939x_rx_connect_port(struct snd_soc_component *component,
  623. u8 slv_port_type, u8 enable)
  624. {
  625. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  626. u8 port_id, num_ch, ch_mask, port_type;
  627. u32 ch_rate;
  628. u8 num_port = 1;
  629. int ret = 0;
  630. ret = wcd939x_set_port_params(component, slv_port_type, &port_id,
  631. &num_ch, &ch_mask, &ch_rate,
  632. &port_type, CODEC_RX);
  633. if (ret)
  634. return ret;
  635. if (enable)
  636. ret = swr_connect_port(wcd939x->rx_swr_dev, &port_id,
  637. num_port, &ch_mask, &ch_rate,
  638. &num_ch, &port_type);
  639. else
  640. ret = swr_disconnect_port(wcd939x->rx_swr_dev, &port_id,
  641. num_port, &ch_mask, &port_type);
  642. return ret;
  643. }
  644. static int wcd939x_rx_clk_enable(struct snd_soc_component *component)
  645. {
  646. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  647. if (wcd939x->rx_clk_cnt == 0) {
  648. snd_soc_component_update_bits(component,
  649. REG_FIELD_VALUE(RX_SUPPLIES, RX_BIAS_ENABLE, 0x01));
  650. /*Analog path clock controls*/
  651. snd_soc_component_update_bits(component,
  652. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_RX_CLK_EN, 0x01));
  653. snd_soc_component_update_bits(component,
  654. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_RX_DIV2_CLK_EN, 0x01));
  655. snd_soc_component_update_bits(component,
  656. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_RX_DIV4_CLK_EN, 0x01));
  657. /*Digital path clock controls*/
  658. snd_soc_component_update_bits(component,
  659. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, RXD0_CLK_EN, 0x01));
  660. snd_soc_component_update_bits(component,
  661. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, RXD1_CLK_EN, 0x01));
  662. snd_soc_component_update_bits(component,
  663. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, RXD2_CLK_EN, 0x01));
  664. if (wcd939x->hph_pcm_enabled) {
  665. snd_soc_component_update_bits(component,
  666. REG_FIELD_VALUE(PA_GAIN_CTL_L, RX_SUPPLY_LEVEL, 0x01));
  667. snd_soc_component_update_bits(component,
  668. REG_FIELD_VALUE(VNEG_CTRL_4, ILIM_SEL, 0x02));
  669. }
  670. }
  671. wcd939x->rx_clk_cnt++;
  672. return 0;
  673. }
  674. static int wcd939x_rx_clk_disable(struct snd_soc_component *component)
  675. {
  676. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  677. wcd939x->rx_clk_cnt--;
  678. if (wcd939x->rx_clk_cnt == 0) {
  679. snd_soc_component_update_bits(component,
  680. REG_FIELD_VALUE(RX_SUPPLIES, VNEG_EN, 0x00));
  681. snd_soc_component_update_bits(component,
  682. REG_FIELD_VALUE(RX_SUPPLIES, VPOS_EN, 0x00));
  683. snd_soc_component_update_bits(component,
  684. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, RXD2_CLK_EN, 0x00));
  685. snd_soc_component_update_bits(component,
  686. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, RXD1_CLK_EN, 0x00));
  687. snd_soc_component_update_bits(component,
  688. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, RXD0_CLK_EN, 0x00));
  689. snd_soc_component_update_bits(component,
  690. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_RX_DIV4_CLK_EN, 0x00));
  691. snd_soc_component_update_bits(component,
  692. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_RX_DIV2_CLK_EN, 0x00));
  693. snd_soc_component_update_bits(component,
  694. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_RX_CLK_EN, 0x00));
  695. snd_soc_component_update_bits(component,
  696. REG_FIELD_VALUE(RX_SUPPLIES, RX_BIAS_ENABLE, 0x00));
  697. }
  698. return 0;
  699. }
  700. /*
  701. * wcd939x_soc_get_mbhc: get wcd939x_mbhc handle of corresponding component
  702. * @component: handle to snd_soc_component *
  703. *
  704. * return wcd939x_mbhc handle or error code in case of failure
  705. */
  706. struct wcd939x_mbhc *wcd939x_soc_get_mbhc(struct snd_soc_component *component)
  707. {
  708. struct wcd939x_priv *wcd939x;
  709. if (!component) {
  710. pr_err_ratelimited("%s: Invalid params, NULL component\n", __func__);
  711. return NULL;
  712. }
  713. wcd939x = snd_soc_component_get_drvdata(component);
  714. if (!wcd939x) {
  715. pr_err_ratelimited("%s: wcd939x is NULL\n", __func__);
  716. return NULL;
  717. }
  718. return wcd939x->mbhc;
  719. }
  720. EXPORT_SYMBOL(wcd939x_soc_get_mbhc);
  721. static int wcd939x_config_power_mode(struct snd_soc_component *component,
  722. int event, int index, int mode)
  723. {
  724. switch (event) {
  725. case SND_SOC_DAPM_POST_PMU:
  726. if (mode == CLS_H_ULP) {
  727. if (index == WCD939X_HPHL) {
  728. snd_soc_component_update_bits(component,
  729. REG_FIELD_VALUE(CTL12, ZONE3_RMS, 0x21));
  730. snd_soc_component_update_bits(component,
  731. REG_FIELD_VALUE(CTL13, ZONE4_RMS, 0x30));
  732. snd_soc_component_update_bits(component,
  733. REG_FIELD_VALUE(CTL14, ZONE5_RMS, 0x3F));
  734. snd_soc_component_update_bits(component,
  735. REG_FIELD_VALUE(CTL15, ZONE6_RMS, 0x48));
  736. snd_soc_component_update_bits(component,
  737. REG_FIELD_VALUE(CTL17, PATH_GAIN, 0x0C));
  738. } else if (index == WCD939X_HPHR) {
  739. snd_soc_component_update_bits(component,
  740. REG_FIELD_VALUE(R_CTL12, ZONE3_RMS, 0x21));
  741. snd_soc_component_update_bits(component,
  742. REG_FIELD_VALUE(R_CTL13, ZONE4_RMS, 0x30));
  743. snd_soc_component_update_bits(component,
  744. REG_FIELD_VALUE(R_CTL14, ZONE5_RMS, 0x3F));
  745. snd_soc_component_update_bits(component,
  746. REG_FIELD_VALUE(R_CTL15, ZONE6_RMS, 0x48));
  747. snd_soc_component_update_bits(component,
  748. REG_FIELD_VALUE(R_CTL17, PATH_GAIN, 0x0C));
  749. }
  750. } else {
  751. if (index == WCD939X_HPHL) {
  752. snd_soc_component_update_bits(component,
  753. REG_FIELD_VALUE(CTL12, ZONE3_RMS, 0x1E));
  754. snd_soc_component_update_bits(component,
  755. REG_FIELD_VALUE(CTL13, ZONE4_RMS, 0x2A));
  756. snd_soc_component_update_bits(component,
  757. REG_FIELD_VALUE(CTL14, ZONE5_RMS, 0x36));
  758. snd_soc_component_update_bits(component,
  759. REG_FIELD_VALUE(CTL15, ZONE6_RMS, 0x3C));
  760. snd_soc_component_update_bits(component,
  761. REG_FIELD_VALUE(CTL17, PATH_GAIN, 0x00));
  762. } else if (index == WCD939X_HPHR) {
  763. snd_soc_component_update_bits(component,
  764. REG_FIELD_VALUE(R_CTL12, ZONE3_RMS, 0x1E));
  765. snd_soc_component_update_bits(component,
  766. REG_FIELD_VALUE(R_CTL13, ZONE4_RMS, 0x2A));
  767. snd_soc_component_update_bits(component,
  768. REG_FIELD_VALUE(R_CTL14, ZONE5_RMS, 0x36));
  769. snd_soc_component_update_bits(component,
  770. REG_FIELD_VALUE(R_CTL15, ZONE6_RMS, 0x2C));
  771. snd_soc_component_update_bits(component,
  772. REG_FIELD_VALUE(R_CTL17, PATH_GAIN, 0x00));
  773. }
  774. }
  775. }
  776. return 0;
  777. }
  778. static int wcd939x_enable_hph_pcm_index(struct snd_soc_component *component,
  779. int event, int hph)
  780. {
  781. struct wcd939x_priv *wcd939x = NULL;
  782. if (!component) {
  783. pr_err_ratelimited("%s: Invalid params, NULL component\n", __func__);
  784. return -EINVAL;
  785. }
  786. wcd939x = snd_soc_component_get_drvdata(component);
  787. if (!wcd939x->hph_pcm_enabled)
  788. return 0;
  789. switch (event) {
  790. case SND_SOC_DAPM_POST_PMU:
  791. if (hph == WCD939X_HPHL) {
  792. if (wcd939x->rx_clk_config == RX_CLK_11P2896MHZ)
  793. snd_soc_component_update_bits(component,
  794. REG_FIELD_VALUE(HPHL_RX_PATH_CFG1,
  795. RX_DC_DROOP_COEFF_SEL, 0x2));
  796. else if (wcd939x->rx_clk_config == RX_CLK_9P6MHZ)
  797. snd_soc_component_update_bits(component,
  798. REG_FIELD_VALUE(HPHL_RX_PATH_CFG1,
  799. RX_DC_DROOP_COEFF_SEL, 0x3));
  800. snd_soc_component_update_bits(component,
  801. REG_FIELD_VALUE(HPHL_RX_PATH_CFG0,
  802. DLY_ZN_EN, 0x1));
  803. snd_soc_component_update_bits(component,
  804. REG_FIELD_VALUE(HPHL_RX_PATH_CFG0,
  805. INT_EN, 0x3));
  806. } else if (hph == WCD939X_HPHR) {
  807. if (wcd939x->rx_clk_config == RX_CLK_11P2896MHZ)
  808. snd_soc_component_update_bits(component,
  809. REG_FIELD_VALUE(HPHR_RX_PATH_CFG1,
  810. RX_DC_DROOP_COEFF_SEL, 0x2));
  811. else if (wcd939x->rx_clk_config == RX_CLK_9P6MHZ)
  812. snd_soc_component_update_bits(component,
  813. REG_FIELD_VALUE(HPHR_RX_PATH_CFG1,
  814. RX_DC_DROOP_COEFF_SEL, 0x3));
  815. snd_soc_component_update_bits(component,
  816. REG_FIELD_VALUE(HPHR_RX_PATH_CFG0,
  817. DLY_ZN_EN, 0x1));
  818. snd_soc_component_update_bits(component,
  819. REG_FIELD_VALUE(HPHR_RX_PATH_CFG0,
  820. INT_EN, 0x3));
  821. }
  822. break;
  823. case SND_SOC_DAPM_POST_PMD:
  824. break;
  825. }
  826. return 0;
  827. }
  828. static int wcd939x_config_compander(struct snd_soc_component *component,
  829. int event, int compander_indx)
  830. {
  831. u16 comp_coeff_lsb_reg = 0, comp_coeff_msb_reg = 0;
  832. u16 comp_ctl7_reg = 0, comp_ctl0_reg = 0;
  833. u16 comp_en_mask_val = 0;
  834. struct wcd939x_priv *wcd939x;
  835. int hph_mode;
  836. if (compander_indx >= WCD939X_HPH_MAX || compander_indx < 0) {
  837. pr_err_ratelimited("%s: Invalid compander value: %d\n",
  838. __func__, compander_indx);
  839. return -EINVAL;
  840. }
  841. if (!component) {
  842. pr_err_ratelimited("%s: Invalid params, NULL component\n", __func__);
  843. return -EINVAL;
  844. }
  845. wcd939x = snd_soc_component_get_drvdata(component);
  846. if (!wcd939x->compander_enabled[compander_indx])
  847. return 0;
  848. hph_mode = wcd939x->hph_mode;
  849. dev_dbg(component->dev, "%s compander_index = %d hph mode = %d\n",
  850. __func__, compander_indx, wcd939x->hph_mode);
  851. if (compander_indx == WCD939X_HPHL) {
  852. comp_coeff_lsb_reg = WCD939X_HPHL_COMP_WR_LSB;
  853. comp_coeff_msb_reg = WCD939X_HPHL_COMP_WR_MSB;
  854. comp_en_mask_val = 1 << 1;
  855. } else if (compander_indx == WCD939X_HPHR) {
  856. comp_coeff_lsb_reg = WCD939X_HPHR_COMP_WR_LSB;
  857. comp_coeff_msb_reg = WCD939X_HPHR_COMP_WR_MSB;
  858. comp_en_mask_val = 1 << 0;
  859. } else {
  860. return 0;
  861. }
  862. comp_ctl0_reg = WCD939X_CTL0 + (compander_indx * WCD939X_COMP_OFFSET);
  863. comp_ctl7_reg = WCD939X_CTL7 + (compander_indx * WCD939X_COMP_OFFSET);
  864. if (SND_SOC_DAPM_EVENT_ON(event)){
  865. snd_soc_component_update_bits(component,
  866. comp_ctl7_reg, 0x1E, 0x00);
  867. /* Enable compander clock*/
  868. snd_soc_component_update_bits(component,
  869. comp_ctl0_reg , 0x01, 0x01);
  870. /* 250us sleep required as per HW Sequence */
  871. usleep_range(250, 260);
  872. snd_soc_component_update_bits(component,
  873. comp_ctl0_reg , 0x02, 0x01);
  874. snd_soc_component_update_bits(component,
  875. comp_ctl0_reg , 0x02, 0x00);
  876. /* Compander coeff values are same for below modes */
  877. if (wcd939x->hph_mode == HPH_HIFI || wcd939x->hph_mode == HPH_LOHIFI
  878. || wcd939x->hph_mode == HPH_LP)
  879. hph_mode = 1;
  880. else if (wcd939x->hph_mode == HPH_ULP)
  881. hph_mode = 0;
  882. wcd939x_load_compander_coeff(component, comp_coeff_lsb_reg,
  883. comp_coeff_msb_reg, comp_coeff_table[hph_mode],
  884. COMP_MAX_COEFF);
  885. /* Enable compander*/
  886. snd_soc_component_update_bits(component,
  887. WCD939X_CDC_COMP_CTL_0, comp_en_mask_val, comp_en_mask_val);
  888. } if (SND_SOC_DAPM_EVENT_OFF(event)) {
  889. snd_soc_component_update_bits(component,
  890. WCD939X_CDC_COMP_CTL_0, comp_en_mask_val, 0x00);
  891. snd_soc_component_update_bits(component,
  892. comp_ctl0_reg , 0x01, 0x00);
  893. }
  894. return 0;
  895. }
  896. static int wcd939x_config_xtalk(struct snd_soc_component *component,
  897. int event, int xtalk_indx)
  898. {
  899. u16 xtalk_sec0 = 0, xtalk_sec1 = 0, xtalk_sec2 = 0, xtalk_sec3 = 0;
  900. struct wcd939x_priv *wcd939x = NULL;
  901. if (!component) {
  902. pr_err_ratelimited("%s: Invalid params, NULL component\n", __func__);
  903. return -EINVAL;
  904. }
  905. wcd939x = snd_soc_component_get_drvdata(component);
  906. if (!wcd939x->xtalk_enabled[xtalk_indx])
  907. return 0;
  908. dev_dbg(component->dev, "%s xtalk_indx = %d event = %d\n",
  909. __func__, xtalk_indx, event);
  910. switch(event) {
  911. case SND_SOC_DAPM_PRE_PMU:
  912. xtalk_sec0 = WCD939X_HPHL_RX_PATH_SEC0 + (xtalk_indx * WCD939X_XTALK_OFFSET);
  913. xtalk_sec1 = WCD939X_HPHL_RX_PATH_SEC1 + (xtalk_indx * WCD939X_XTALK_OFFSET);
  914. xtalk_sec2 = WCD939X_HPHL_RX_PATH_SEC2 + (xtalk_indx * WCD939X_XTALK_OFFSET);
  915. xtalk_sec3 = WCD939X_HPHL_RX_PATH_SEC3 + (xtalk_indx * WCD939X_XTALK_OFFSET);
  916. snd_soc_component_update_bits(component, xtalk_sec1, 0xFF, 0xFE);
  917. snd_soc_component_update_bits(component, xtalk_sec0, 0x1F, 0x06);
  918. snd_soc_component_update_bits(component, xtalk_sec3, 0xFF, 0x4F);
  919. snd_soc_component_update_bits(component, xtalk_sec2, 0x1F, 0x11);
  920. break;
  921. case SND_SOC_DAPM_POST_PMU:
  922. /* enable xtalk for L and R channels*/
  923. snd_soc_component_update_bits(component, WCD939X_RX_PATH_CFG2,
  924. 0x0F, 0x0F);
  925. break;
  926. case SND_SOC_DAPM_POST_PMD:
  927. /* Disable Xtalk for L and R channels*/
  928. snd_soc_component_update_bits(component, WCD939X_RX_PATH_CFG2,
  929. 0x00, 0x00);
  930. break;
  931. }
  932. return 0;
  933. }
  934. static int wcd939x_rx_mux(struct snd_soc_dapm_widget *w,
  935. struct snd_kcontrol *kcontrol,
  936. int event)
  937. {
  938. int hph_mode = 0;
  939. struct wcd939x_priv *wcd939x = NULL;
  940. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  941. wcd939x = snd_soc_component_get_drvdata(component);
  942. hph_mode = wcd939x->hph_mode;
  943. dev_dbg(component->dev, "%s event: %d wshift: %d wname: %s\n",
  944. __func__, event, w->shift, w->name);
  945. switch (event) {
  946. case SND_SOC_DAPM_PRE_PMU:
  947. wcd939x_rx_clk_enable(component);
  948. if (wcd939x->hph_pcm_enabled)
  949. wcd939x_config_power_mode(component, event, w->shift, hph_mode);
  950. wcd939x_config_compander(component, event, w->shift);
  951. wcd939x_config_xtalk(component, event, w->shift);
  952. break;
  953. case SND_SOC_DAPM_POST_PMU:
  954. wcd939x_config_xtalk(component, event, w->shift);
  955. /*TBD: need to revisit , for both L & R we are updating, but in QCRG only once*/
  956. if (wcd939x->hph_pcm_enabled)
  957. snd_soc_component_update_bits(component,
  958. REG_FIELD_VALUE(TOP_CFG0, HPH_DAC_RATE_SEL, 0x1));
  959. wcd939x_enable_hph_pcm_index(component, event, w->shift);
  960. break;
  961. case SND_SOC_DAPM_POST_PMD:
  962. wcd939x_config_xtalk(component, event, w->shift);
  963. wcd939x_config_compander(component, event, w->shift);
  964. wcd939x_rx_clk_disable(component);
  965. break;
  966. }
  967. return 0;
  968. }
  969. static int wcd939x_codec_hphl_dac_event(struct snd_soc_dapm_widget *w,
  970. struct snd_kcontrol *kcontrol,
  971. int event)
  972. {
  973. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  974. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  975. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  976. w->name, event);
  977. switch (event) {
  978. case SND_SOC_DAPM_PRE_PMU:
  979. if (!wcd939x->hph_pcm_enabled)
  980. snd_soc_component_update_bits(component,
  981. REG_FIELD_VALUE(RDAC_CLK_CTL1, OPAMP_CHOP_CLK_EN, 0x00));
  982. snd_soc_component_update_bits(component,
  983. REG_FIELD_VALUE(CDC_HPH_GAIN_CTL, HPHL_RX_EN, 0x01));
  984. break;
  985. case SND_SOC_DAPM_POST_PMU:
  986. snd_soc_component_update_bits(component,
  987. REG_FIELD_VALUE(RDAC_HD2_CTL_L, HD2_RES_DIV_CTL_L, 0x1D));
  988. if (!wcd939x->hph_pcm_enabled) {
  989. if (wcd939x->comp1_enable) {
  990. snd_soc_component_update_bits(component,
  991. REG_FIELD_VALUE(CDC_COMP_CTL_0, HPHL_COMP_EN, 0x01));
  992. /* 5msec compander delay as per HW requirement */
  993. if (!wcd939x->comp2_enable ||
  994. (snd_soc_component_read(component,
  995. WCD939X_CDC_COMP_CTL_0) & 0x01))
  996. usleep_range(5000, 5010);
  997. snd_soc_component_update_bits(component,
  998. REG_FIELD_VALUE(HPH_TIMER1, AUTOCHOP_TIMER_CTL_EN, 0x00));
  999. } else {
  1000. snd_soc_component_update_bits(component,
  1001. REG_FIELD_VALUE(CDC_COMP_CTL_0, HPHL_COMP_EN, 0x00));
  1002. snd_soc_component_update_bits(component,
  1003. REG_FIELD_VALUE(L_EN, GAIN_SOURCE_SEL, 0x01));
  1004. }
  1005. }
  1006. if (wcd939x->hph_pcm_enabled)
  1007. snd_soc_component_update_bits(component,
  1008. REG_FIELD_VALUE(HPH_TIMER1, AUTOCHOP_TIMER_CTL_EN, 0x00));
  1009. break;
  1010. case SND_SOC_DAPM_POST_PMD:
  1011. snd_soc_component_update_bits(component,
  1012. REG_FIELD_VALUE(RDAC_HD2_CTL_L, HD2_RES_DIV_CTL_L, 0x01));
  1013. snd_soc_component_update_bits(component,
  1014. REG_FIELD_VALUE(CDC_HPH_GAIN_CTL, HPHL_RX_EN, 0x00));
  1015. break;
  1016. }
  1017. return 0;
  1018. }
  1019. static int wcd939x_codec_hphr_dac_event(struct snd_soc_dapm_widget *w,
  1020. struct snd_kcontrol *kcontrol,
  1021. int event)
  1022. {
  1023. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1024. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1025. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1026. w->name, event);
  1027. switch (event) {
  1028. case SND_SOC_DAPM_PRE_PMU:
  1029. if (!wcd939x->hph_pcm_enabled)
  1030. snd_soc_component_update_bits(component,
  1031. REG_FIELD_VALUE(RDAC_CLK_CTL1, OPAMP_CHOP_CLK_EN, 0x00));
  1032. snd_soc_component_update_bits(component,
  1033. REG_FIELD_VALUE(CDC_HPH_GAIN_CTL, HPHR_RX_EN, 0x01));
  1034. break;
  1035. case SND_SOC_DAPM_POST_PMU:
  1036. snd_soc_component_update_bits(component,
  1037. REG_FIELD_VALUE(RDAC_HD2_CTL_R, HD2_RES_DIV_CTL_R, 0x1D));
  1038. if (!wcd939x->hph_pcm_enabled) {
  1039. if (wcd939x->comp1_enable) {
  1040. snd_soc_component_update_bits(component,
  1041. REG_FIELD_VALUE(CDC_COMP_CTL_0, HPHR_COMP_EN, 0x01));
  1042. /* 5msec compander delay as per HW requirement */
  1043. if (!wcd939x->comp2_enable ||
  1044. (snd_soc_component_read(component,
  1045. WCD939X_CDC_COMP_CTL_0) & 0x02))
  1046. usleep_range(5000, 5010);
  1047. snd_soc_component_update_bits(component,
  1048. REG_FIELD_VALUE(HPH_TIMER1, AUTOCHOP_TIMER_CTL_EN, 0x00));
  1049. } else {
  1050. snd_soc_component_update_bits(component,
  1051. REG_FIELD_VALUE(CDC_COMP_CTL_0, HPHR_COMP_EN, 0x00));
  1052. snd_soc_component_update_bits(component,
  1053. REG_FIELD_VALUE(R_EN, GAIN_SOURCE_SEL, 0x01));
  1054. }
  1055. }
  1056. break;
  1057. case SND_SOC_DAPM_POST_PMD:
  1058. snd_soc_component_update_bits(component,
  1059. REG_FIELD_VALUE(RDAC_HD2_CTL_R, HD2_RES_DIV_CTL_R, 0x01));
  1060. snd_soc_component_update_bits(component,
  1061. REG_FIELD_VALUE(CDC_HPH_GAIN_CTL, HPHR_RX_EN, 0x00));
  1062. break;
  1063. }
  1064. return 0;
  1065. }
  1066. static int wcd939x_codec_ear_dac_event(struct snd_soc_dapm_widget *w,
  1067. struct snd_kcontrol *kcontrol,
  1068. int event)
  1069. {
  1070. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1071. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1072. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1073. w->name, event);
  1074. switch (event) {
  1075. case SND_SOC_DAPM_PRE_PMU:
  1076. snd_soc_component_update_bits(component,
  1077. REG_FIELD_VALUE(CDC_EAR_GAIN_CTL, EAR_EN, 0x01));
  1078. snd_soc_component_update_bits(component,
  1079. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, RXD0_CLK_EN, 0x01));
  1080. if (wcd939x->comp1_enable)
  1081. snd_soc_component_update_bits(component,
  1082. REG_FIELD_VALUE(CDC_COMP_CTL_0, HPHL_COMP_EN, 0x01));
  1083. /* 5 msec delay as per HW requirement */
  1084. usleep_range(5000, 5010);
  1085. if (wcd939x->flyback_cur_det_disable == 0)
  1086. snd_soc_component_update_bits(component,
  1087. REG_FIELD_VALUE(EN, EN_CUR_DET, 0x00));
  1088. wcd939x->flyback_cur_det_disable++;
  1089. wcd_cls_h_fsm(component, &wcd939x->clsh_info,
  1090. WCD_CLSH_EVENT_PRE_DAC,
  1091. WCD_CLSH_STATE_EAR,
  1092. wcd939x->hph_mode);
  1093. break;
  1094. case SND_SOC_DAPM_POST_PMD:
  1095. snd_soc_component_update_bits(component,
  1096. REG_FIELD_VALUE(CDC_COMP_CTL_0, HPHL_COMP_EN, 0x01));
  1097. snd_soc_component_update_bits(component,
  1098. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, RXD0_CLK_EN, 0x00));
  1099. if (wcd939x->comp1_enable)
  1100. snd_soc_component_update_bits(component,
  1101. REG_FIELD_VALUE(CDC_COMP_CTL_0, HPHL_COMP_EN, 0x00));
  1102. snd_soc_component_update_bits(component,
  1103. REG_FIELD_VALUE(EAR_COMPANDER_CTL, GAIN_OVRD_REG, 0x00));
  1104. snd_soc_component_update_bits(component,
  1105. REG_FIELD_VALUE(EAR_DAC_CON, DAC_SAMPLE_EDGE_SEL, 0x01));
  1106. break;
  1107. };
  1108. return 0;
  1109. }
  1110. static int wcd939x_codec_enable_hphr_pa(struct snd_soc_dapm_widget *w,
  1111. struct snd_kcontrol *kcontrol,
  1112. int event)
  1113. {
  1114. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1115. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1116. int ret = 0;
  1117. int hph_mode = wcd939x->hph_mode;
  1118. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1119. w->name, event);
  1120. switch (event) {
  1121. case SND_SOC_DAPM_PRE_PMU:
  1122. if (wcd939x->ldoh)
  1123. snd_soc_component_update_bits(component,
  1124. REG_FIELD_VALUE(MODE, LDOH_EN, 0x01));
  1125. if (wcd939x->update_wcd_event)
  1126. wcd939x->update_wcd_event(wcd939x->handle,
  1127. SLV_BOLERO_EVT_RX_MUTE,
  1128. (WCD_RX2 << 0x10 | 0x1));
  1129. ret = swr_slvdev_datapath_control(wcd939x->rx_swr_dev,
  1130. wcd939x->rx_swr_dev->dev_num,
  1131. true);
  1132. wcd_cls_h_fsm(component, &wcd939x->clsh_info,
  1133. WCD_CLSH_EVENT_PRE_DAC,
  1134. WCD_CLSH_STATE_HPHR,
  1135. hph_mode);
  1136. wcd_clsh_set_hph_mode(component, CLS_H_HIFI);
  1137. if (hph_mode == CLS_H_LP || hph_mode == CLS_H_LOHIFI ||
  1138. hph_mode == CLS_H_ULP) {
  1139. if (!wcd939x->hph_pcm_enabled)
  1140. snd_soc_component_update_bits(component,
  1141. REG_FIELD_VALUE(REFBUFF_LP_CTL, PREREF_FILT_BYPASS, 0x01));
  1142. }
  1143. snd_soc_component_update_bits(component,
  1144. REG_FIELD_VALUE(HPH, HPHR_REF_ENABLE, 0x01));
  1145. wcd_clsh_set_hph_mode(component, hph_mode);
  1146. /* 100 usec delay as per HW requirement */
  1147. usleep_range(100, 110);
  1148. set_bit(HPH_PA_DELAY, &wcd939x->status_mask);
  1149. snd_soc_component_update_bits(component,
  1150. REG_FIELD_VALUE(PDM_WD_CTL1, PDM_WD_EN, 0x03));
  1151. break;
  1152. case SND_SOC_DAPM_POST_PMU:
  1153. /*
  1154. * 7ms sleep is required if compander is enabled as per
  1155. * HW requirement. If compander is disabled, then
  1156. * 20ms delay is required.
  1157. */
  1158. if (test_bit(HPH_PA_DELAY, &wcd939x->status_mask)) {
  1159. if (!wcd939x->comp2_enable)
  1160. usleep_range(20000, 20100);
  1161. else
  1162. usleep_range(7000, 7100);
  1163. if (hph_mode == CLS_H_LP ||
  1164. hph_mode == CLS_H_LOHIFI ||
  1165. hph_mode == CLS_H_ULP)
  1166. if (!wcd939x->hph_pcm_enabled)
  1167. snd_soc_component_update_bits(component,
  1168. REG_FIELD_VALUE(REFBUFF_LP_CTL, PREREF_FILT_BYPASS, 0x00));
  1169. clear_bit(HPH_PA_DELAY, &wcd939x->status_mask);
  1170. }
  1171. snd_soc_component_update_bits(component,
  1172. REG_FIELD_VALUE(HPH_TIMER1, AUTOCHOP_TIMER_CTL_EN, 0x01));
  1173. if (hph_mode == CLS_AB || hph_mode == CLS_AB_HIFI ||
  1174. hph_mode == CLS_AB_LP || hph_mode == CLS_AB_LOHIFI)
  1175. snd_soc_component_update_bits(component,
  1176. REG_FIELD_VALUE(RX_SUPPLIES, REGULATOR_MODE, 0x01));
  1177. if (wcd939x->update_wcd_event)
  1178. wcd939x->update_wcd_event(wcd939x->handle,
  1179. SLV_BOLERO_EVT_RX_MUTE,
  1180. (WCD_RX2 << 0x10));
  1181. /*Enable PDM INT for PDM data path only*/
  1182. if (!wcd939x->hph_pcm_enabled)
  1183. wcd_enable_irq(&wcd939x->irq_info,
  1184. WCD939X_IRQ_HPHR_PDM_WD_INT);
  1185. break;
  1186. case SND_SOC_DAPM_PRE_PMD:
  1187. if (wcd939x->update_wcd_event)
  1188. wcd939x->update_wcd_event(wcd939x->handle,
  1189. SLV_BOLERO_EVT_RX_MUTE,
  1190. (WCD_RX2 << 0x10 | 0x1));
  1191. wcd_disable_irq(&wcd939x->irq_info,
  1192. WCD939X_IRQ_HPHR_PDM_WD_INT);
  1193. if (wcd939x->update_wcd_event && wcd939x->comp2_enable)
  1194. wcd939x->update_wcd_event(wcd939x->handle,
  1195. SLV_BOLERO_EVT_RX_COMPANDER_SOFT_RST,
  1196. (WCD_RX2 << 0x10));
  1197. /*
  1198. * 7ms sleep is required if compander is enabled as per
  1199. * HW requirement. If compander is disabled, then
  1200. * 20ms delay is required.
  1201. */
  1202. if (!wcd939x->comp2_enable)
  1203. usleep_range(20000, 20100);
  1204. else
  1205. usleep_range(7000, 7100);
  1206. snd_soc_component_update_bits(component,
  1207. REG_FIELD_VALUE(HPH, HPHR_ENABLE, 0x00));
  1208. blocking_notifier_call_chain(&wcd939x->mbhc->notifier,
  1209. WCD_EVENT_PRE_HPHR_PA_OFF,
  1210. &wcd939x->mbhc->wcd_mbhc);
  1211. set_bit(HPH_PA_DELAY, &wcd939x->status_mask);
  1212. break;
  1213. case SND_SOC_DAPM_POST_PMD:
  1214. /*
  1215. * 7ms sleep is required if compander is enabled as per
  1216. * HW requirement. If compander is disabled, then
  1217. * 20ms delay is required.
  1218. */
  1219. if (test_bit(HPH_PA_DELAY, &wcd939x->status_mask)) {
  1220. if (!wcd939x->comp2_enable)
  1221. usleep_range(20000, 20100);
  1222. else
  1223. usleep_range(7000, 7100);
  1224. clear_bit(HPH_PA_DELAY, &wcd939x->status_mask);
  1225. }
  1226. blocking_notifier_call_chain(&wcd939x->mbhc->notifier,
  1227. WCD_EVENT_POST_HPHR_PA_OFF,
  1228. &wcd939x->mbhc->wcd_mbhc);
  1229. snd_soc_component_update_bits(component,
  1230. REG_FIELD_VALUE(HPH, HPHR_REF_ENABLE, 0x00));
  1231. snd_soc_component_update_bits(component,
  1232. REG_FIELD_VALUE(PDM_WD_CTL1, PDM_WD_EN, 0x00));
  1233. wcd_cls_h_fsm(component, &wcd939x->clsh_info,
  1234. WCD_CLSH_EVENT_POST_PA,
  1235. WCD_CLSH_STATE_HPHR,
  1236. hph_mode);
  1237. if (wcd939x->ldoh)
  1238. snd_soc_component_update_bits(component,
  1239. REG_FIELD_VALUE(MODE, LDOH_EN, 0x00));
  1240. break;
  1241. };
  1242. return ret;
  1243. }
  1244. static int wcd939x_codec_enable_hphl_pa(struct snd_soc_dapm_widget *w,
  1245. struct snd_kcontrol *kcontrol,
  1246. int event)
  1247. {
  1248. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1249. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1250. int ret = 0;
  1251. int hph_mode = wcd939x->hph_mode;
  1252. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1253. w->name, event);
  1254. switch (event) {
  1255. case SND_SOC_DAPM_PRE_PMU:
  1256. if (wcd939x->ldoh)
  1257. snd_soc_component_update_bits(component,
  1258. REG_FIELD_VALUE(MODE, LDOH_EN, 0x01));
  1259. if (wcd939x->update_wcd_event)
  1260. wcd939x->update_wcd_event(wcd939x->handle,
  1261. SLV_BOLERO_EVT_RX_MUTE,
  1262. (WCD_RX1 << 0x10 | 0x01));
  1263. ret = swr_slvdev_datapath_control(wcd939x->rx_swr_dev,
  1264. wcd939x->rx_swr_dev->dev_num,
  1265. true);
  1266. wcd_cls_h_fsm(component, &wcd939x->clsh_info,
  1267. WCD_CLSH_EVENT_PRE_DAC,
  1268. WCD_CLSH_STATE_HPHL,
  1269. hph_mode);
  1270. wcd_clsh_set_hph_mode(component, CLS_H_HIFI);
  1271. if (hph_mode == CLS_H_LP || hph_mode == CLS_H_LOHIFI ||
  1272. hph_mode == CLS_H_ULP) {
  1273. if (!wcd939x->hph_pcm_enabled)
  1274. snd_soc_component_update_bits(component,
  1275. REG_FIELD_VALUE(REFBUFF_LP_CTL, PREREF_FILT_BYPASS, 0x01));
  1276. }
  1277. snd_soc_component_update_bits(component,
  1278. REG_FIELD_VALUE(HPH, HPHL_REF_ENABLE, 0x01));
  1279. wcd_clsh_set_hph_mode(component, hph_mode);
  1280. /* 100 usec delay as per HW requirement */
  1281. usleep_range(100, 110);
  1282. set_bit(HPH_PA_DELAY, &wcd939x->status_mask);
  1283. snd_soc_component_update_bits(component,
  1284. REG_FIELD_VALUE(PDM_WD_CTL0, PDM_WD_EN, 0x03));
  1285. break;
  1286. case SND_SOC_DAPM_POST_PMU:
  1287. /*
  1288. * 7ms sleep is required if compander is enabled as per
  1289. * HW requirement. If compander is disabled, then
  1290. * 20ms delay is required.
  1291. */
  1292. if (test_bit(HPH_PA_DELAY, &wcd939x->status_mask)) {
  1293. if (!wcd939x->comp1_enable)
  1294. usleep_range(20000, 20100);
  1295. else
  1296. usleep_range(7000, 7100);
  1297. if (hph_mode == CLS_H_LP ||
  1298. hph_mode == CLS_H_LOHIFI ||
  1299. hph_mode == CLS_H_ULP)
  1300. if (!wcd939x->hph_pcm_enabled)
  1301. snd_soc_component_update_bits(component,
  1302. REG_FIELD_VALUE(REFBUFF_LP_CTL, PREREF_FILT_BYPASS, 0x00));
  1303. clear_bit(HPH_PA_DELAY, &wcd939x->status_mask);
  1304. }
  1305. snd_soc_component_update_bits(component,
  1306. REG_FIELD_VALUE(HPH_TIMER1, AUTOCHOP_TIMER_CTL_EN, 0x01));
  1307. if (hph_mode == CLS_AB || hph_mode == CLS_AB_HIFI ||
  1308. hph_mode == CLS_AB_LP || hph_mode == CLS_AB_LOHIFI)
  1309. snd_soc_component_update_bits(component,
  1310. REG_FIELD_VALUE(RX_SUPPLIES, REGULATOR_MODE, 0x01));
  1311. if (wcd939x->update_wcd_event)
  1312. wcd939x->update_wcd_event(wcd939x->handle,
  1313. SLV_BOLERO_EVT_RX_MUTE,
  1314. (WCD_RX1 << 0x10));
  1315. /*Enable PDM INT for PDM data path only*/
  1316. if (!wcd939x->hph_pcm_enabled)
  1317. wcd_enable_irq(&wcd939x->irq_info,
  1318. WCD939X_IRQ_HPHL_PDM_WD_INT);
  1319. break;
  1320. case SND_SOC_DAPM_PRE_PMD:
  1321. if (wcd939x->update_wcd_event)
  1322. wcd939x->update_wcd_event(wcd939x->handle,
  1323. SLV_BOLERO_EVT_RX_MUTE,
  1324. (WCD_RX1 << 0x10 | 0x1));
  1325. wcd_disable_irq(&wcd939x->irq_info,
  1326. WCD939X_IRQ_HPHL_PDM_WD_INT);
  1327. if (wcd939x->update_wcd_event && wcd939x->comp1_enable)
  1328. wcd939x->update_wcd_event(wcd939x->handle,
  1329. SLV_BOLERO_EVT_RX_COMPANDER_SOFT_RST,
  1330. (WCD_RX1 << 0x10));
  1331. /*
  1332. * 7ms sleep is required if compander is enabled as per
  1333. * HW requirement. If compander is disabled, then
  1334. * 20ms delay is required.
  1335. */
  1336. if (!wcd939x->comp1_enable)
  1337. usleep_range(20000, 20100);
  1338. else
  1339. usleep_range(7000, 7100);
  1340. snd_soc_component_update_bits(component,
  1341. REG_FIELD_VALUE(HPH, HPHL_ENABLE, 0x00));
  1342. blocking_notifier_call_chain(&wcd939x->mbhc->notifier,
  1343. WCD_EVENT_PRE_HPHL_PA_OFF,
  1344. &wcd939x->mbhc->wcd_mbhc);
  1345. set_bit(HPH_PA_DELAY, &wcd939x->status_mask);
  1346. break;
  1347. case SND_SOC_DAPM_POST_PMD:
  1348. /*
  1349. * 7ms sleep is required if compander is enabled as per
  1350. * HW requirement. If compander is disabled, then
  1351. * 20ms delay is required.
  1352. */
  1353. if (test_bit(HPH_PA_DELAY, &wcd939x->status_mask)) {
  1354. if (!wcd939x->comp1_enable)
  1355. usleep_range(21000, 21100);
  1356. else
  1357. usleep_range(7000, 7100);
  1358. clear_bit(HPH_PA_DELAY, &wcd939x->status_mask);
  1359. }
  1360. blocking_notifier_call_chain(&wcd939x->mbhc->notifier,
  1361. WCD_EVENT_POST_HPHL_PA_OFF,
  1362. &wcd939x->mbhc->wcd_mbhc);
  1363. snd_soc_component_update_bits(component,
  1364. REG_FIELD_VALUE(HPH, HPHL_REF_ENABLE, 0x00));
  1365. snd_soc_component_update_bits(component,
  1366. REG_FIELD_VALUE(PDM_WD_CTL0, PDM_WD_EN, 0x00));
  1367. wcd_cls_h_fsm(component, &wcd939x->clsh_info,
  1368. WCD_CLSH_EVENT_POST_PA,
  1369. WCD_CLSH_STATE_HPHL,
  1370. hph_mode);
  1371. if (wcd939x->ldoh)
  1372. snd_soc_component_update_bits(component,
  1373. REG_FIELD_VALUE(MODE, LDOH_EN, 0x00));
  1374. break;
  1375. };
  1376. return ret;
  1377. }
  1378. static int wcd939x_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
  1379. struct snd_kcontrol *kcontrol,
  1380. int event)
  1381. {
  1382. struct snd_soc_component *component =
  1383. snd_soc_dapm_to_component(w->dapm);
  1384. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1385. int hph_mode = wcd939x->hph_mode;
  1386. int ret = 0;
  1387. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1388. w->name, event);
  1389. switch (event) {
  1390. case SND_SOC_DAPM_PRE_PMU:
  1391. ret = swr_slvdev_datapath_control(wcd939x->rx_swr_dev,
  1392. wcd939x->rx_swr_dev->dev_num,
  1393. true);
  1394. /*
  1395. * Enable watchdog interrupt for HPHL
  1396. */
  1397. snd_soc_component_update_bits(component,
  1398. REG_FIELD_VALUE(PDM_WD_CTL0, PDM_WD_EN, 0x03));
  1399. if (!wcd939x->comp1_enable)
  1400. snd_soc_component_update_bits(component,
  1401. REG_FIELD_VALUE(EAR_COMPANDER_CTL, GAIN_OVRD_REG, 0x01));
  1402. break;
  1403. case SND_SOC_DAPM_POST_PMU:
  1404. /* 6 msec delay as per HW requirement */
  1405. usleep_range(6000, 6010);
  1406. if (hph_mode == CLS_AB || hph_mode == CLS_AB_HIFI ||
  1407. hph_mode == CLS_AB_LP || hph_mode == CLS_AB_LOHIFI)
  1408. snd_soc_component_update_bits(component,
  1409. REG_FIELD_VALUE(RX_SUPPLIES, REGULATOR_MODE, 0x01));
  1410. if (wcd939x->update_wcd_event)
  1411. wcd939x->update_wcd_event(wcd939x->handle,
  1412. SLV_BOLERO_EVT_RX_MUTE,
  1413. (WCD_RX1 << 0x10));
  1414. wcd_enable_irq(&wcd939x->irq_info,
  1415. WCD939X_IRQ_EAR_PDM_WD_INT);
  1416. break;
  1417. case SND_SOC_DAPM_PRE_PMD:
  1418. wcd_disable_irq(&wcd939x->irq_info,
  1419. WCD939X_IRQ_EAR_PDM_WD_INT);
  1420. if (wcd939x->update_wcd_event)
  1421. wcd939x->update_wcd_event(wcd939x->handle,
  1422. SLV_BOLERO_EVT_RX_MUTE,
  1423. (WCD_RX1 << 0x10 | 0x1));
  1424. break;
  1425. case SND_SOC_DAPM_POST_PMD:
  1426. if (!wcd939x->comp1_enable)
  1427. snd_soc_component_update_bits(component,
  1428. REG_FIELD_VALUE(EAR_COMPANDER_CTL, GAIN_OVRD_REG, 0x00));
  1429. /* 7 msec delay as per HW requirement */
  1430. usleep_range(7000, 7010);
  1431. snd_soc_component_update_bits(component,
  1432. REG_FIELD_VALUE(PDM_WD_CTL0, PDM_WD_EN, 0x00));
  1433. wcd_cls_h_fsm(component, &wcd939x->clsh_info,
  1434. WCD_CLSH_EVENT_POST_PA,
  1435. WCD_CLSH_STATE_EAR,
  1436. hph_mode);
  1437. wcd939x->flyback_cur_det_disable--;
  1438. if (wcd939x->flyback_cur_det_disable == 0)
  1439. snd_soc_component_update_bits(component,
  1440. REG_FIELD_VALUE(EN, EN_CUR_DET, 0x01));
  1441. break;
  1442. };
  1443. return ret;
  1444. }
  1445. static int wcd939x_enable_clsh(struct snd_soc_dapm_widget *w,
  1446. struct snd_kcontrol *kcontrol,
  1447. int event)
  1448. {
  1449. struct snd_soc_component *component =
  1450. snd_soc_dapm_to_component(w->dapm);
  1451. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1452. int mode = wcd939x->hph_mode;
  1453. int ret = 0;
  1454. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1455. w->name, event);
  1456. if (mode == CLS_H_LOHIFI || mode == CLS_H_ULP ||
  1457. mode == CLS_H_HIFI || mode == CLS_H_LP) {
  1458. wcd939x_rx_connect_port(component, CLSH,
  1459. SND_SOC_DAPM_EVENT_ON(event));
  1460. }
  1461. if (SND_SOC_DAPM_EVENT_OFF(event))
  1462. ret = swr_slvdev_datapath_control(
  1463. wcd939x->rx_swr_dev,
  1464. wcd939x->rx_swr_dev->dev_num,
  1465. false);
  1466. return ret;
  1467. }
  1468. static int wcd939x_enable_rx1(struct snd_soc_dapm_widget *w,
  1469. struct snd_kcontrol *kcontrol,
  1470. int event)
  1471. {
  1472. struct snd_soc_component *component =
  1473. snd_soc_dapm_to_component(w->dapm);
  1474. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1475. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1476. w->name, event);
  1477. switch (event) {
  1478. case SND_SOC_DAPM_PRE_PMU:
  1479. if (wcd939x->hph_pcm_enabled)
  1480. wcd939x_rx_connect_port(component, HIFI_PCM_L, true);
  1481. else {
  1482. wcd939x_rx_connect_port(component, HPH_L, true);
  1483. if (wcd939x->comp1_enable)
  1484. wcd939x_rx_connect_port(component, COMP_L, true);
  1485. }
  1486. break;
  1487. case SND_SOC_DAPM_POST_PMD:
  1488. if (wcd939x->hph_pcm_enabled)
  1489. wcd939x_rx_connect_port(component, HIFI_PCM_L, false);
  1490. else {
  1491. wcd939x_rx_connect_port(component, HPH_L, false);
  1492. if (wcd939x->comp1_enable)
  1493. wcd939x_rx_connect_port(component, COMP_L, false);
  1494. }
  1495. break;
  1496. };
  1497. return 0;
  1498. }
  1499. static int wcd939x_enable_rx2(struct snd_soc_dapm_widget *w,
  1500. struct snd_kcontrol *kcontrol, int event)
  1501. {
  1502. struct snd_soc_component *component =
  1503. snd_soc_dapm_to_component(w->dapm);
  1504. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1505. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1506. w->name, event);
  1507. switch (event) {
  1508. case SND_SOC_DAPM_PRE_PMU:
  1509. if (wcd939x->hph_pcm_enabled)
  1510. wcd939x_rx_connect_port(component, HIFI_PCM_R, true);
  1511. else {
  1512. wcd939x_rx_connect_port(component, HPH_R, true);
  1513. if (wcd939x->comp2_enable)
  1514. wcd939x_rx_connect_port(component, COMP_R, true);
  1515. }
  1516. break;
  1517. case SND_SOC_DAPM_POST_PMD:
  1518. if (wcd939x->hph_pcm_enabled)
  1519. wcd939x_rx_connect_port(component, HIFI_PCM_R, false);
  1520. else {
  1521. wcd939x_rx_connect_port(component, HPH_R, false);
  1522. if (wcd939x->comp2_enable)
  1523. wcd939x_rx_connect_port(component, COMP_R, false);
  1524. }
  1525. break;
  1526. };
  1527. return 0;
  1528. }
  1529. static int wcd939x_enable_rx3(struct snd_soc_dapm_widget *w,
  1530. struct snd_kcontrol *kcontrol,
  1531. int event)
  1532. {
  1533. struct snd_soc_component *component =
  1534. snd_soc_dapm_to_component(w->dapm);
  1535. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1536. w->name, event);
  1537. switch (event) {
  1538. case SND_SOC_DAPM_PRE_PMU:
  1539. wcd939x_rx_connect_port(component, LO, true);
  1540. break;
  1541. case SND_SOC_DAPM_POST_PMD:
  1542. wcd939x_rx_connect_port(component, LO, false);
  1543. /* 6 msec delay as per HW requirement */
  1544. usleep_range(6000, 6010);
  1545. break;
  1546. }
  1547. return 0;
  1548. }
  1549. static int wcd939x_codec_enable_dmic(struct snd_soc_dapm_widget *w,
  1550. struct snd_kcontrol *kcontrol,
  1551. int event)
  1552. {
  1553. struct snd_soc_component *component =
  1554. snd_soc_dapm_to_component(w->dapm);
  1555. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1556. u16 dmic_clk_reg, dmic_clk_en_reg;
  1557. s32 *dmic_clk_cnt;
  1558. u8 dmic_ctl_shift = 0;
  1559. u8 dmic_clk_shift = 0;
  1560. u8 dmic_clk_mask = 0;
  1561. u16 dmic2_left_en = 0;
  1562. int ret = 0;
  1563. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1564. w->name, event);
  1565. switch (w->shift) {
  1566. case 0:
  1567. case 1:
  1568. dmic_clk_cnt = &(wcd939x->dmic_0_1_clk_cnt);
  1569. dmic_clk_reg = WCD939X_CDC_DMIC_RATE_1_2;
  1570. dmic_clk_en_reg = WCD939X_CDC_DMIC1_CTL;
  1571. dmic_clk_mask = 0x0F;
  1572. dmic_clk_shift = 0x00;
  1573. dmic_ctl_shift = 0x00;
  1574. break;
  1575. case 2:
  1576. dmic2_left_en = WCD939X_CDC_DMIC2_CTL;
  1577. fallthrough;
  1578. case 3:
  1579. dmic_clk_cnt = &(wcd939x->dmic_2_3_clk_cnt);
  1580. dmic_clk_reg = WCD939X_CDC_DMIC_RATE_1_2;
  1581. dmic_clk_en_reg = WCD939X_CDC_DMIC2_CTL;
  1582. dmic_clk_mask = 0xF0;
  1583. dmic_clk_shift = 0x04;
  1584. dmic_ctl_shift = 0x01;
  1585. break;
  1586. case 4:
  1587. case 5:
  1588. dmic_clk_cnt = &(wcd939x->dmic_4_5_clk_cnt);
  1589. dmic_clk_reg = WCD939X_CDC_DMIC_RATE_3_4;
  1590. dmic_clk_en_reg = WCD939X_CDC_DMIC3_CTL;
  1591. dmic_clk_mask = 0x0F;
  1592. dmic_clk_shift = 0x00;
  1593. dmic_ctl_shift = 0x02;
  1594. break;
  1595. case 6:
  1596. case 7:
  1597. dmic_clk_cnt = &(wcd939x->dmic_6_7_clk_cnt);
  1598. dmic_clk_reg = WCD939X_CDC_DMIC_RATE_3_4;
  1599. dmic_clk_en_reg = WCD939X_CDC_DMIC4_CTL;
  1600. dmic_clk_mask = 0xF0;
  1601. dmic_clk_shift = 0x04;
  1602. dmic_ctl_shift = 0x03;
  1603. break;
  1604. default:
  1605. dev_err_ratelimited(component->dev, "%s: Invalid DMIC Selection\n",
  1606. __func__);
  1607. return -EINVAL;
  1608. };
  1609. dev_dbg(component->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  1610. __func__, event, (w->shift +1), *dmic_clk_cnt);
  1611. switch (event) {
  1612. case SND_SOC_DAPM_PRE_PMU:
  1613. snd_soc_component_update_bits(component,
  1614. WCD939X_CDC_AMIC_CTL,
  1615. (0x01 << dmic_ctl_shift), 0x00);
  1616. /* 250us sleep as per HW requirement */
  1617. usleep_range(250, 260);
  1618. if (dmic2_left_en)
  1619. snd_soc_component_update_bits(component,
  1620. dmic2_left_en, 0x80, 0x80);
  1621. /* Setting DMIC clock rate to 2.4MHz */
  1622. snd_soc_component_update_bits(component,
  1623. dmic_clk_reg, dmic_clk_mask,
  1624. (0x03 << dmic_clk_shift));
  1625. snd_soc_component_update_bits(component,
  1626. dmic_clk_en_reg, 0x08, 0x08);
  1627. /* enable clock scaling */
  1628. snd_soc_component_update_bits(component,
  1629. REG_FIELD_VALUE(CDC_DMIC_CTL, CLK_SCALE_EN, 0x01));
  1630. snd_soc_component_update_bits(component,
  1631. REG_FIELD_VALUE(CDC_DMIC_CTL, DMIC_DIV_BAK_EN, 0x01));
  1632. ret = swr_slvdev_datapath_control(wcd939x->tx_swr_dev,
  1633. wcd939x->tx_swr_dev->dev_num,
  1634. true);
  1635. break;
  1636. case SND_SOC_DAPM_POST_PMD:
  1637. wcd939x_tx_connect_port(component, DMIC0 + (w->shift), 0,
  1638. false);
  1639. snd_soc_component_update_bits(component,
  1640. WCD939X_CDC_AMIC_CTL,
  1641. (0x01 << dmic_ctl_shift),
  1642. (0x01 << dmic_ctl_shift));
  1643. if (dmic2_left_en)
  1644. snd_soc_component_update_bits(component,
  1645. dmic2_left_en, 0x80, 0x00);
  1646. snd_soc_component_update_bits(component,
  1647. dmic_clk_en_reg, 0x08, 0x00);
  1648. break;
  1649. };
  1650. return ret;
  1651. }
  1652. /*
  1653. * wcd939x_get_micb_vout_ctl_val: converts micbias from volts to register value
  1654. * @micb_mv: micbias in mv
  1655. *
  1656. * return register value converted
  1657. */
  1658. int wcd939x_get_micb_vout_ctl_val(u32 micb_mv)
  1659. {
  1660. /* min micbias voltage is 1V and maximum is 2.85V */
  1661. if (micb_mv < 1000 || micb_mv > 2850) {
  1662. pr_err_ratelimited("%s: unsupported micbias voltage\n", __func__);
  1663. return -EINVAL;
  1664. }
  1665. return (micb_mv - 1000) / 50;
  1666. }
  1667. EXPORT_SYMBOL(wcd939x_get_micb_vout_ctl_val);
  1668. /*
  1669. * wcd939x_mbhc_micb_adjust_voltage: adjust specific micbias voltage
  1670. * @component: handle to snd_soc_component *
  1671. * @req_volt: micbias voltage to be set
  1672. * @micb_num: micbias to be set, e.g. micbias1 or micbias2
  1673. *
  1674. * return 0 if adjustment is success or error code in case of failure
  1675. */
  1676. int wcd939x_mbhc_micb_adjust_voltage(struct snd_soc_component *component,
  1677. int req_volt, int micb_num)
  1678. {
  1679. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1680. int cur_vout_ctl, req_vout_ctl;
  1681. int micb_reg, micb_val, micb_en;
  1682. int ret = 0;
  1683. switch (micb_num) {
  1684. case MIC_BIAS_1:
  1685. micb_reg = WCD939X_MICB1;
  1686. break;
  1687. case MIC_BIAS_2:
  1688. micb_reg = WCD939X_MICB2;
  1689. break;
  1690. case MIC_BIAS_3:
  1691. micb_reg = WCD939X_MICB3;
  1692. break;
  1693. case MIC_BIAS_4:
  1694. micb_reg = WCD939X_MICB4;
  1695. break;
  1696. default:
  1697. return -EINVAL;
  1698. }
  1699. mutex_lock(&wcd939x->micb_lock);
  1700. /*
  1701. * If requested micbias voltage is same as current micbias
  1702. * voltage, then just return. Otherwise, adjust voltage as
  1703. * per requested value. If micbias is already enabled, then
  1704. * to avoid slow micbias ramp-up or down enable pull-up
  1705. * momentarily, change the micbias value and then re-enable
  1706. * micbias.
  1707. */
  1708. micb_val = snd_soc_component_read(component, micb_reg);
  1709. micb_en = (micb_val & 0xC0) >> 6;
  1710. cur_vout_ctl = micb_val & 0x3F;
  1711. req_vout_ctl = wcd939x_get_micb_vout_ctl_val(req_volt);
  1712. if (req_vout_ctl < 0) {
  1713. ret = -EINVAL;
  1714. goto exit;
  1715. }
  1716. if (cur_vout_ctl == req_vout_ctl) {
  1717. ret = 0;
  1718. goto exit;
  1719. }
  1720. dev_dbg(component->dev, "%s: micb_num: %d, cur_mv: %d, req_mv: %d, micb_en: %d\n",
  1721. __func__, micb_num, WCD_VOUT_CTL_TO_MICB(cur_vout_ctl),
  1722. req_volt, micb_en);
  1723. if (micb_en == 0x1)
  1724. snd_soc_component_update_bits(component, micb_reg, 0xC0, 0x80);
  1725. snd_soc_component_update_bits(component, micb_reg, 0x3F, req_vout_ctl);
  1726. if (micb_en == 0x1) {
  1727. snd_soc_component_update_bits(component, micb_reg, 0xC0, 0x40);
  1728. /*
  1729. * Add 2ms delay as per HW requirement after enabling
  1730. * micbias
  1731. */
  1732. usleep_range(2000, 2100);
  1733. }
  1734. exit:
  1735. mutex_unlock(&wcd939x->micb_lock);
  1736. return ret;
  1737. }
  1738. EXPORT_SYMBOL(wcd939x_mbhc_micb_adjust_voltage);
  1739. static int wcd939x_tx_swr_ctrl(struct snd_soc_dapm_widget *w,
  1740. struct snd_kcontrol *kcontrol,
  1741. int event)
  1742. {
  1743. struct snd_soc_component *component =
  1744. snd_soc_dapm_to_component(w->dapm);
  1745. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1746. int ret = 0;
  1747. int bank = 0;
  1748. u8 mode = 0;
  1749. int i = 0;
  1750. int rate = 0;
  1751. bank = (wcd939x_swr_slv_get_current_bank(wcd939x->tx_swr_dev,
  1752. wcd939x->tx_swr_dev->dev_num) ? 0 : 1);
  1753. /* power mode is applicable only to analog mics */
  1754. if (strnstr(w->name, "ADC", sizeof("ADC"))) {
  1755. /* Get channel rate */
  1756. rate = wcd939x_get_clk_rate(wcd939x->tx_mode[w->shift - ADC1]);
  1757. }
  1758. switch (event) {
  1759. case SND_SOC_DAPM_PRE_PMU:
  1760. /* Check AMIC2 is connected to ADC2 to take an action on BCS */
  1761. if (w->shift == ADC2 &&
  1762. (((snd_soc_component_read(component, WCD939X_TX_CH12_MUX) &
  1763. 0x38) >> 3) == 0x2)) {
  1764. if (!wcd939x->bcs_dis) {
  1765. wcd939x_tx_connect_port(component, MBHC,
  1766. SWR_CLK_RATE_4P8MHZ, true);
  1767. set_bit(AMIC2_BCS_ENABLE, &wcd939x->status_mask);
  1768. }
  1769. }
  1770. if (strnstr(w->name, "ADC", sizeof("ADC"))) {
  1771. set_bit(w->shift - ADC1, &wcd939x->status_mask);
  1772. wcd939x_tx_connect_port(component, w->shift, rate,
  1773. true);
  1774. } else {
  1775. wcd939x_tx_connect_port(component, w->shift,
  1776. SWR_CLK_RATE_2P4MHZ, true);
  1777. }
  1778. break;
  1779. case SND_SOC_DAPM_POST_PMD:
  1780. if (strnstr(w->name, "ADC", sizeof("ADC"))) {
  1781. if (strnstr(w->name, "ADC1", sizeof("ADC1"))) {
  1782. clear_bit(WCD_ADC1, &wcd939x->status_mask);
  1783. clear_bit(WCD_ADC1_MODE, &wcd939x->status_mask);
  1784. } else if (strnstr(w->name, "ADC2", sizeof("ADC2"))) {
  1785. clear_bit(WCD_ADC2, &wcd939x->status_mask);
  1786. clear_bit(WCD_ADC2_MODE, &wcd939x->status_mask);
  1787. } else if (strnstr(w->name, "ADC3", sizeof("ADC3"))) {
  1788. clear_bit(WCD_ADC3, &wcd939x->status_mask);
  1789. clear_bit(WCD_ADC3_MODE, &wcd939x->status_mask);
  1790. } else if (strnstr(w->name, "ADC4", sizeof("ADC4"))) {
  1791. clear_bit(WCD_ADC4, &wcd939x->status_mask);
  1792. clear_bit(WCD_ADC4_MODE, &wcd939x->status_mask);
  1793. }
  1794. }
  1795. if (strnstr(w->name, "ADC", sizeof("ADC"))) {
  1796. if (test_bit(WCD_ADC1, &wcd939x->status_mask) ||
  1797. test_bit(WCD_ADC1_MODE, &wcd939x->status_mask))
  1798. mode |= tx_mode_bit[wcd939x->tx_mode[WCD_ADC1]];
  1799. if (test_bit(WCD_ADC2, &wcd939x->status_mask) ||
  1800. test_bit(WCD_ADC2_MODE, &wcd939x->status_mask))
  1801. mode |= tx_mode_bit[wcd939x->tx_mode[WCD_ADC2]];
  1802. if (test_bit(WCD_ADC3, &wcd939x->status_mask) ||
  1803. test_bit(WCD_ADC3_MODE, &wcd939x->status_mask))
  1804. mode |= tx_mode_bit[wcd939x->tx_mode[WCD_ADC3]];
  1805. if (test_bit(WCD_ADC4, &wcd939x->status_mask) ||
  1806. test_bit(WCD_ADC4_MODE, &wcd939x->status_mask))
  1807. mode |= tx_mode_bit[wcd939x->tx_mode[WCD_ADC4]];
  1808. if (mode != 0) {
  1809. for (i = 0; i < ADC_MODE_ULP2; i++) {
  1810. if (mode & (1 << i)) {
  1811. i++;
  1812. break;
  1813. }
  1814. }
  1815. }
  1816. rate = wcd939x_get_clk_rate(i);
  1817. if (wcd939x->adc_count) {
  1818. rate = (wcd939x->adc_count * rate);
  1819. if (rate > SWR_CLK_RATE_9P6MHZ)
  1820. rate = SWR_CLK_RATE_9P6MHZ;
  1821. }
  1822. wcd939x_set_swr_clk_rate(component, rate, bank);
  1823. }
  1824. ret = swr_slvdev_datapath_control(wcd939x->tx_swr_dev,
  1825. wcd939x->tx_swr_dev->dev_num,
  1826. false);
  1827. if (strnstr(w->name, "ADC", sizeof("ADC")))
  1828. wcd939x_set_swr_clk_rate(component, rate, !bank);
  1829. break;
  1830. };
  1831. return ret;
  1832. }
  1833. static int wcd939x_get_adc_mode(int val)
  1834. {
  1835. int ret = 0;
  1836. switch (val) {
  1837. case ADC_MODE_INVALID:
  1838. ret = ADC_MODE_VAL_NORMAL;
  1839. break;
  1840. case ADC_MODE_HIFI:
  1841. ret = ADC_MODE_VAL_HIFI;
  1842. break;
  1843. case ADC_MODE_LO_HIF:
  1844. ret = ADC_MODE_VAL_LO_HIF;
  1845. break;
  1846. case ADC_MODE_NORMAL:
  1847. ret = ADC_MODE_VAL_NORMAL;
  1848. break;
  1849. case ADC_MODE_LP:
  1850. ret = ADC_MODE_VAL_LP;
  1851. break;
  1852. case ADC_MODE_ULP1:
  1853. ret = ADC_MODE_VAL_ULP1;
  1854. break;
  1855. case ADC_MODE_ULP2:
  1856. ret = ADC_MODE_VAL_ULP2;
  1857. break;
  1858. default:
  1859. ret = -EINVAL;
  1860. pr_err_ratelimited("%s: invalid ADC mode value %d\n", __func__, val);
  1861. break;
  1862. }
  1863. return ret;
  1864. }
  1865. int wcd939x_tx_channel_config(struct snd_soc_component *component,
  1866. int channel, int mode)
  1867. {
  1868. int reg = WCD939X_TX_CH2, mask = 0, val = 0;
  1869. int ret = 0;
  1870. switch (channel) {
  1871. case 0:
  1872. reg = WCD939X_TX_CH2;
  1873. mask = 0x40;
  1874. break;
  1875. case 1:
  1876. reg = WCD939X_TX_CH2;
  1877. mask = 0x20;
  1878. break;
  1879. case 2:
  1880. reg = WCD939X_TX_CH4;
  1881. mask = 0x40;
  1882. break;
  1883. case 3:
  1884. reg = WCD939X_TX_CH4;
  1885. mask = 0x20;
  1886. break;
  1887. default:
  1888. pr_err_ratelimited("%s: Invalid channel num %d\n", __func__, channel);
  1889. ret = -EINVAL;
  1890. break;
  1891. }
  1892. if (!mode)
  1893. val = 0x00;
  1894. else
  1895. val = mask;
  1896. if (!ret)
  1897. snd_soc_component_update_bits(component, reg, mask, val);
  1898. return ret;
  1899. }
  1900. static int wcd939x_codec_enable_adc(struct snd_soc_dapm_widget *w,
  1901. struct snd_kcontrol *kcontrol,
  1902. int event){
  1903. struct snd_soc_component *component =
  1904. snd_soc_dapm_to_component(w->dapm);
  1905. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1906. int clk_rate = 0, ret = 0;
  1907. int mode = 0, i = 0, bank = 0;
  1908. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1909. w->name, event);
  1910. bank = (wcd939x_swr_slv_get_current_bank(wcd939x->tx_swr_dev,
  1911. wcd939x->tx_swr_dev->dev_num) ? 0 : 1);
  1912. switch (event) {
  1913. case SND_SOC_DAPM_PRE_PMU:
  1914. wcd939x->adc_count++;
  1915. if (test_bit(WCD_ADC1, &wcd939x->status_mask) ||
  1916. test_bit(WCD_ADC1_MODE, &wcd939x->status_mask))
  1917. mode |= tx_mode_bit[wcd939x->tx_mode[WCD_ADC1]];
  1918. if (test_bit(WCD_ADC2, &wcd939x->status_mask) ||
  1919. test_bit(WCD_ADC2_MODE, &wcd939x->status_mask))
  1920. mode |= tx_mode_bit[wcd939x->tx_mode[WCD_ADC2]];
  1921. if (test_bit(WCD_ADC3, &wcd939x->status_mask) ||
  1922. test_bit(WCD_ADC3_MODE, &wcd939x->status_mask))
  1923. mode |= tx_mode_bit[wcd939x->tx_mode[WCD_ADC3]];
  1924. if (test_bit(WCD_ADC4, &wcd939x->status_mask) ||
  1925. test_bit(WCD_ADC4_MODE, &wcd939x->status_mask))
  1926. mode |= tx_mode_bit[wcd939x->tx_mode[WCD_ADC4]];
  1927. if (mode != 0) {
  1928. for (i = 0; i < ADC_MODE_ULP2; i++) {
  1929. if (mode & (1 << i)) {
  1930. i++;
  1931. break;
  1932. }
  1933. }
  1934. }
  1935. clk_rate = wcd939x_get_clk_rate(i);
  1936. /* clk_rate depends on number of paths getting enabled */
  1937. clk_rate = (wcd939x->adc_count * clk_rate);
  1938. if (clk_rate > SWR_CLK_RATE_9P6MHZ)
  1939. clk_rate = SWR_CLK_RATE_9P6MHZ;
  1940. wcd939x_set_swr_clk_rate(component, clk_rate, bank);
  1941. ret = swr_slvdev_datapath_control(wcd939x->tx_swr_dev,
  1942. wcd939x->tx_swr_dev->dev_num,
  1943. true);
  1944. wcd939x_set_swr_clk_rate(component, clk_rate, !bank);
  1945. break;
  1946. case SND_SOC_DAPM_POST_PMD:
  1947. wcd939x->adc_count--;
  1948. if (wcd939x->adc_count < 0)
  1949. wcd939x->adc_count = 0;
  1950. wcd939x_tx_connect_port(component, ADC1 + w->shift, 0, false);
  1951. if (w->shift + ADC1 == ADC2 &&
  1952. test_bit(AMIC2_BCS_ENABLE, &wcd939x->status_mask)) {
  1953. wcd939x_tx_connect_port(component, MBHC, 0,
  1954. false);
  1955. clear_bit(AMIC2_BCS_ENABLE, &wcd939x->status_mask);
  1956. }
  1957. break;
  1958. };
  1959. return ret;
  1960. }
  1961. void wcd939x_disable_bcs_before_slow_insert(struct snd_soc_component *component,
  1962. bool bcs_disable)
  1963. {
  1964. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1965. if (wcd939x->update_wcd_event) {
  1966. if (bcs_disable)
  1967. wcd939x->update_wcd_event(wcd939x->handle,
  1968. SLV_BOLERO_EVT_BCS_CLK_OFF, 0);
  1969. else
  1970. wcd939x->update_wcd_event(wcd939x->handle,
  1971. SLV_BOLERO_EVT_BCS_CLK_OFF, 1);
  1972. }
  1973. }
  1974. static int wcd939x_enable_req(struct snd_soc_dapm_widget *w,
  1975. struct snd_kcontrol *kcontrol, int event)
  1976. {
  1977. struct snd_soc_component *component =
  1978. snd_soc_dapm_to_component(w->dapm);
  1979. struct wcd939x_priv *wcd939x =
  1980. snd_soc_component_get_drvdata(component);
  1981. int ret = 0;
  1982. u8 mode = 0;
  1983. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1984. w->name, event);
  1985. switch (event) {
  1986. case SND_SOC_DAPM_PRE_PMU:
  1987. snd_soc_component_update_bits(component,
  1988. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_TX_CLK_EN, 0x01));
  1989. snd_soc_component_update_bits(component,
  1990. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_TX_DIV2_CLK_EN, 0x01));
  1991. snd_soc_component_update_bits(component,
  1992. REG_FIELD_VALUE(CDC_REQ_CTL, FS_RATE_4P8, 0x01));
  1993. snd_soc_component_update_bits(component,
  1994. REG_FIELD_VALUE(CDC_REQ_CTL, NO_NOTCH, 0x00));
  1995. ret = wcd939x_tx_channel_config(component, w->shift, 1);
  1996. mode = wcd939x_get_adc_mode(wcd939x->tx_mode[w->shift]);
  1997. if (mode < 0) {
  1998. dev_info_ratelimited(component->dev,
  1999. "%s: invalid mode, setting to normal mode\n",
  2000. __func__);
  2001. mode = ADC_MODE_VAL_NORMAL;
  2002. }
  2003. switch (w->shift) {
  2004. case 0:
  2005. snd_soc_component_update_bits(component,
  2006. WCD939X_CDC_TX_ANA_MODE_0_1, 0x0F,
  2007. mode);
  2008. snd_soc_component_update_bits(component,
  2009. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, TXD0_CLK_EN, 0x01));
  2010. break;
  2011. case 1:
  2012. snd_soc_component_update_bits(component,
  2013. WCD939X_CDC_TX_ANA_MODE_0_1, 0xF0,
  2014. mode << 4);
  2015. snd_soc_component_update_bits(component,
  2016. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, TXD1_CLK_EN, 0x01));
  2017. break;
  2018. case 2:
  2019. snd_soc_component_update_bits(component,
  2020. WCD939X_CDC_TX_ANA_MODE_2_3, 0x0F,
  2021. mode);
  2022. snd_soc_component_update_bits(component,
  2023. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, TXD2_CLK_EN, 0x01));
  2024. break;
  2025. case 3:
  2026. snd_soc_component_update_bits(component,
  2027. WCD939X_CDC_TX_ANA_MODE_2_3, 0xF0,
  2028. mode << 4);
  2029. snd_soc_component_update_bits(component,
  2030. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, TXD3_CLK_EN, 0x01));
  2031. break;
  2032. default:
  2033. break;
  2034. }
  2035. ret |= wcd939x_tx_channel_config(component, w->shift, 0);
  2036. break;
  2037. case SND_SOC_DAPM_POST_PMD:
  2038. switch (w->shift) {
  2039. case 0:
  2040. snd_soc_component_update_bits(component,
  2041. REG_FIELD_VALUE(CDC_TX_ANA_MODE_0_1, TXD0_MODE, 0x00));
  2042. snd_soc_component_update_bits(component,
  2043. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, TXD0_CLK_EN, 0x00));
  2044. break;
  2045. case 1:
  2046. snd_soc_component_update_bits(component,
  2047. REG_FIELD_VALUE(CDC_TX_ANA_MODE_0_1, TXD1_MODE, 0x00));
  2048. snd_soc_component_update_bits(component,
  2049. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, TXD1_CLK_EN, 0x00));
  2050. break;
  2051. case 2:
  2052. snd_soc_component_update_bits(component,
  2053. REG_FIELD_VALUE(CDC_TX_ANA_MODE_2_3, TXD2_MODE, 0x00));
  2054. snd_soc_component_update_bits(component,
  2055. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, TXD2_CLK_EN, 0x00));
  2056. break;
  2057. case 3:
  2058. snd_soc_component_update_bits(component,
  2059. REG_FIELD_VALUE(CDC_TX_ANA_MODE_2_3, TXD3_MODE, 0x00));
  2060. snd_soc_component_update_bits(component,
  2061. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, TXD3_CLK_EN, 0x00));
  2062. break;
  2063. default:
  2064. break;
  2065. }
  2066. if (wcd939x->adc_count == 0) {
  2067. snd_soc_component_update_bits(component,
  2068. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_TX_DIV2_CLK_EN, 0x00));
  2069. snd_soc_component_update_bits(component,
  2070. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_TX_CLK_EN, 0x00));
  2071. }
  2072. break;
  2073. };
  2074. return ret;
  2075. }
  2076. int wcd939x_micbias_control(struct snd_soc_component *component,
  2077. int micb_num, int req, bool is_dapm)
  2078. {
  2079. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2080. int micb_index = micb_num - 1;
  2081. u16 micb_reg;
  2082. int pre_off_event = 0, post_off_event = 0;
  2083. int post_on_event = 0, post_dapm_off = 0;
  2084. int post_dapm_on = 0;
  2085. int ret = 0;
  2086. if ((micb_index < 0) || (micb_index > WCD939X_MAX_MICBIAS - 1)) {
  2087. dev_err_ratelimited(component->dev,
  2088. "%s: Invalid micbias index, micb_ind:%d\n",
  2089. __func__, micb_index);
  2090. return -EINVAL;
  2091. }
  2092. if (NULL == wcd939x) {
  2093. dev_err_ratelimited(component->dev,
  2094. "%s: wcd939x private data is NULL\n", __func__);
  2095. return -EINVAL;
  2096. }
  2097. switch (micb_num) {
  2098. case MIC_BIAS_1:
  2099. micb_reg = WCD939X_MICB1;
  2100. break;
  2101. case MIC_BIAS_2:
  2102. micb_reg = WCD939X_MICB2;
  2103. pre_off_event = WCD_EVENT_PRE_MICBIAS_2_OFF;
  2104. post_off_event = WCD_EVENT_POST_MICBIAS_2_OFF;
  2105. post_on_event = WCD_EVENT_POST_MICBIAS_2_ON;
  2106. post_dapm_on = WCD_EVENT_POST_DAPM_MICBIAS_2_ON;
  2107. post_dapm_off = WCD_EVENT_POST_DAPM_MICBIAS_2_OFF;
  2108. break;
  2109. case MIC_BIAS_3:
  2110. micb_reg = WCD939X_MICB3;
  2111. break;
  2112. case MIC_BIAS_4:
  2113. micb_reg = WCD939X_MICB4;
  2114. break;
  2115. default:
  2116. dev_err_ratelimited(component->dev, "%s: Invalid micbias number: %d\n",
  2117. __func__, micb_num);
  2118. return -EINVAL;
  2119. };
  2120. mutex_lock(&wcd939x->micb_lock);
  2121. switch (req) {
  2122. case MICB_PULLUP_ENABLE:
  2123. if (!wcd939x->dev_up) {
  2124. dev_dbg(component->dev, "%s: enable req %d wcd device down\n",
  2125. __func__, req);
  2126. ret = -ENODEV;
  2127. goto done;
  2128. }
  2129. wcd939x->pullup_ref[micb_index]++;
  2130. if ((wcd939x->pullup_ref[micb_index] == 1) &&
  2131. (wcd939x->micb_ref[micb_index] == 0))
  2132. snd_soc_component_update_bits(component, micb_reg,
  2133. 0xC0, 0x80);
  2134. break;
  2135. case MICB_PULLUP_DISABLE:
  2136. if (wcd939x->pullup_ref[micb_index] > 0)
  2137. wcd939x->pullup_ref[micb_index]--;
  2138. if (!wcd939x->dev_up) {
  2139. dev_dbg(component->dev, "%s: enable req %d wcd device down\n",
  2140. __func__, req);
  2141. ret = -ENODEV;
  2142. goto done;
  2143. }
  2144. if ((wcd939x->pullup_ref[micb_index] == 0) &&
  2145. (wcd939x->micb_ref[micb_index] == 0))
  2146. snd_soc_component_update_bits(component, micb_reg,
  2147. 0xC0, 0x00);
  2148. break;
  2149. case MICB_ENABLE:
  2150. if (!wcd939x->dev_up) {
  2151. dev_dbg(component->dev, "%s: enable req %d wcd device down\n",
  2152. __func__, req);
  2153. ret = -ENODEV;
  2154. goto done;
  2155. }
  2156. wcd939x->micb_ref[micb_index]++;
  2157. if (wcd939x->micb_ref[micb_index] == 1) {
  2158. snd_soc_component_update_bits(component,
  2159. REG_FIELD_VALUE(CDC_DIG_CLK_CTL,TXD3_CLK_EN, 0x01));
  2160. snd_soc_component_update_bits(component,
  2161. REG_FIELD_VALUE(CDC_DIG_CLK_CTL,TXD2_CLK_EN, 0x01));
  2162. snd_soc_component_update_bits(component,
  2163. REG_FIELD_VALUE(CDC_DIG_CLK_CTL,TXD1_CLK_EN, 0x01));
  2164. snd_soc_component_update_bits(component,
  2165. REG_FIELD_VALUE(CDC_DIG_CLK_CTL,TXD0_CLK_EN, 0x01));
  2166. snd_soc_component_update_bits(component,
  2167. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_TX_DIV2_CLK_EN, 0x01));
  2168. snd_soc_component_update_bits(component,
  2169. REG_FIELD_VALUE(CDC_ANA_TX_CLK_CTL, ANA_TXSCBIAS_CLK_EN, 0x01));
  2170. snd_soc_component_update_bits(component,
  2171. REG_FIELD_VALUE(TEST_CTL_2, IBIAS_LDO_DRIVER, 0x01));
  2172. snd_soc_component_update_bits(component,
  2173. REG_FIELD_VALUE(MICB2_TEST_CTL_2, IBIAS_LDO_DRIVER, 0x01));
  2174. snd_soc_component_update_bits(component,
  2175. REG_FIELD_VALUE(MICB3_TEST_CTL_2, IBIAS_LDO_DRIVER, 0x01));
  2176. snd_soc_component_update_bits(component,
  2177. REG_FIELD_VALUE(MICB4_TEST_CTL_2, IBIAS_LDO_DRIVER, 0x01));
  2178. snd_soc_component_update_bits(component,
  2179. micb_reg, 0xC0, 0x40);
  2180. if (post_on_event)
  2181. blocking_notifier_call_chain(
  2182. &wcd939x->mbhc->notifier,
  2183. post_on_event,
  2184. &wcd939x->mbhc->wcd_mbhc);
  2185. }
  2186. if (is_dapm && post_dapm_on && wcd939x->mbhc)
  2187. blocking_notifier_call_chain(&wcd939x->mbhc->notifier,
  2188. post_dapm_on,
  2189. &wcd939x->mbhc->wcd_mbhc);
  2190. break;
  2191. case MICB_DISABLE:
  2192. if (wcd939x->micb_ref[micb_index] > 0)
  2193. wcd939x->micb_ref[micb_index]--;
  2194. if (!wcd939x->dev_up) {
  2195. dev_dbg(component->dev, "%s: enable req %d wcd device down\n",
  2196. __func__, req);
  2197. ret = -ENODEV;
  2198. goto done;
  2199. }
  2200. if ((wcd939x->micb_ref[micb_index] == 0) &&
  2201. (wcd939x->pullup_ref[micb_index] > 0))
  2202. snd_soc_component_update_bits(component, micb_reg,
  2203. 0xC0, 0x80);
  2204. else if ((wcd939x->micb_ref[micb_index] == 0) &&
  2205. (wcd939x->pullup_ref[micb_index] == 0)) {
  2206. if (pre_off_event && wcd939x->mbhc)
  2207. blocking_notifier_call_chain(
  2208. &wcd939x->mbhc->notifier,
  2209. pre_off_event,
  2210. &wcd939x->mbhc->wcd_mbhc);
  2211. snd_soc_component_update_bits(component, micb_reg,
  2212. 0xC0, 0x00);
  2213. if (post_off_event && wcd939x->mbhc)
  2214. blocking_notifier_call_chain(
  2215. &wcd939x->mbhc->notifier,
  2216. post_off_event,
  2217. &wcd939x->mbhc->wcd_mbhc);
  2218. }
  2219. if (is_dapm && post_dapm_off && wcd939x->mbhc)
  2220. blocking_notifier_call_chain(&wcd939x->mbhc->notifier,
  2221. post_dapm_off,
  2222. &wcd939x->mbhc->wcd_mbhc);
  2223. break;
  2224. };
  2225. dev_dbg(component->dev,
  2226. "%s: micb_num:%d, micb_ref: %d, pullup_ref: %d\n",
  2227. __func__, micb_num, wcd939x->micb_ref[micb_index],
  2228. wcd939x->pullup_ref[micb_index]);
  2229. done:
  2230. mutex_unlock(&wcd939x->micb_lock);
  2231. return ret;
  2232. }
  2233. EXPORT_SYMBOL(wcd939x_micbias_control);
  2234. static int wcd939x_get_logical_addr(struct swr_device *swr_dev)
  2235. {
  2236. int ret = 0;
  2237. uint8_t devnum = 0;
  2238. int num_retry = NUM_ATTEMPTS;
  2239. do {
  2240. /* retry after 1ms */
  2241. usleep_range(1000, 1010);
  2242. ret = swr_get_logical_dev_num(swr_dev, swr_dev->addr, &devnum);
  2243. } while (ret && --num_retry);
  2244. if (ret)
  2245. dev_err_ratelimited(&swr_dev->dev,
  2246. "%s get devnum %d for dev addr %llx failed\n",
  2247. __func__, devnum, swr_dev->addr);
  2248. swr_dev->dev_num = devnum;
  2249. return 0;
  2250. }
  2251. static bool get_usbc_hs_status(struct snd_soc_component *component,
  2252. struct wcd_mbhc_config *mbhc_cfg)
  2253. {
  2254. if (mbhc_cfg->enable_usbc_analog) {
  2255. if (!(snd_soc_component_read(component, WCD939X_MBHC_MECH)
  2256. & 0x20))
  2257. return true;
  2258. }
  2259. return false;
  2260. }
  2261. int wcd939x_swr_dmic_register_notifier(struct snd_soc_component *component,
  2262. struct notifier_block *nblock,
  2263. bool enable)
  2264. {
  2265. struct wcd939x_priv *wcd939x_priv;
  2266. if(NULL == component) {
  2267. pr_err_ratelimited("%s: wcd939x component is NULL\n", __func__);
  2268. return -EINVAL;
  2269. }
  2270. wcd939x_priv = snd_soc_component_get_drvdata(component);
  2271. wcd939x_priv->notify_swr_dmic = enable;
  2272. if (enable)
  2273. return blocking_notifier_chain_register(&wcd939x_priv->notifier,
  2274. nblock);
  2275. else
  2276. return blocking_notifier_chain_unregister(
  2277. &wcd939x_priv->notifier, nblock);
  2278. }
  2279. EXPORT_SYMBOL(wcd939x_swr_dmic_register_notifier);
  2280. static int wcd939x_event_notify(struct notifier_block *block,
  2281. unsigned long val,
  2282. void *data)
  2283. {
  2284. u16 event = (val & 0xffff);
  2285. int ret = 0;
  2286. int rx_clk_type;
  2287. struct wcd939x_priv *wcd939x = dev_get_drvdata((struct device *)data);
  2288. struct snd_soc_component *component = wcd939x->component;
  2289. struct wcd_mbhc *mbhc;
  2290. switch (event) {
  2291. case BOLERO_SLV_EVT_TX_CH_HOLD_CLEAR:
  2292. if (test_bit(WCD_ADC1, &wcd939x->status_mask)) {
  2293. snd_soc_component_update_bits(component,
  2294. REG_FIELD_VALUE(TX_CH2, HPF1_INIT, 0x00));
  2295. set_bit(WCD_ADC1_MODE, &wcd939x->status_mask);
  2296. clear_bit(WCD_ADC1, &wcd939x->status_mask);
  2297. }
  2298. if (test_bit(WCD_ADC2, &wcd939x->status_mask)) {
  2299. snd_soc_component_update_bits(component,
  2300. REG_FIELD_VALUE(TX_CH2, HPF2_INIT, 0x00));
  2301. set_bit(WCD_ADC2_MODE, &wcd939x->status_mask);
  2302. clear_bit(WCD_ADC2, &wcd939x->status_mask);
  2303. }
  2304. if (test_bit(WCD_ADC3, &wcd939x->status_mask)) {
  2305. snd_soc_component_update_bits(component,
  2306. REG_FIELD_VALUE(TX_CH4, HPF3_INIT, 0x00));
  2307. set_bit(WCD_ADC3_MODE, &wcd939x->status_mask);
  2308. clear_bit(WCD_ADC3, &wcd939x->status_mask);
  2309. }
  2310. if (test_bit(WCD_ADC4, &wcd939x->status_mask)) {
  2311. snd_soc_component_update_bits(component,
  2312. REG_FIELD_VALUE(TX_CH4, HPF4_INIT, 0x00));
  2313. set_bit(WCD_ADC4_MODE, &wcd939x->status_mask);
  2314. clear_bit(WCD_ADC4, &wcd939x->status_mask);
  2315. }
  2316. break;
  2317. case BOLERO_SLV_EVT_PA_OFF_PRE_SSR:
  2318. snd_soc_component_update_bits(component,
  2319. REG_FIELD_VALUE(HPH, HPHL_ENABLE, 0x00));
  2320. snd_soc_component_update_bits(component,
  2321. REG_FIELD_VALUE(HPH, HPHR_ENABLE , 0x00));
  2322. snd_soc_component_update_bits(component,
  2323. REG_FIELD_VALUE(EAR, ENABLE, 0x00));
  2324. break;
  2325. case BOLERO_SLV_EVT_SSR_DOWN:
  2326. wcd939x->dev_up = false;
  2327. if(wcd939x->notify_swr_dmic)
  2328. blocking_notifier_call_chain(&wcd939x->notifier,
  2329. WCD939X_EVT_SSR_DOWN,
  2330. NULL);
  2331. wcd939x->mbhc->wcd_mbhc.deinit_in_progress = true;
  2332. mbhc = &wcd939x->mbhc->wcd_mbhc;
  2333. wcd939x->usbc_hs_status = get_usbc_hs_status(component,
  2334. mbhc->mbhc_cfg);
  2335. wcd939x_mbhc_ssr_down(wcd939x->mbhc, component);
  2336. wcd939x_reset_low(wcd939x->dev);
  2337. break;
  2338. case BOLERO_SLV_EVT_SSR_UP:
  2339. wcd939x_reset(wcd939x->dev);
  2340. /* allow reset to take effect */
  2341. usleep_range(10000, 10010);
  2342. wcd939x_get_logical_addr(wcd939x->tx_swr_dev);
  2343. wcd939x_get_logical_addr(wcd939x->rx_swr_dev);
  2344. wcd939x_init_reg(component);
  2345. regcache_mark_dirty(wcd939x->regmap);
  2346. regcache_sync(wcd939x->regmap);
  2347. /* Initialize MBHC module */
  2348. mbhc = &wcd939x->mbhc->wcd_mbhc;
  2349. ret = wcd939x_mbhc_post_ssr_init(wcd939x->mbhc, component);
  2350. if (ret) {
  2351. dev_err_ratelimited(component->dev, "%s: mbhc initialization failed\n",
  2352. __func__);
  2353. } else {
  2354. wcd939x_mbhc_hs_detect(component, mbhc->mbhc_cfg);
  2355. }
  2356. wcd939x->mbhc->wcd_mbhc.deinit_in_progress = false;
  2357. wcd939x->dev_up = true;
  2358. if(wcd939x->notify_swr_dmic)
  2359. blocking_notifier_call_chain(&wcd939x->notifier,
  2360. WCD939X_EVT_SSR_UP,
  2361. NULL);
  2362. if (wcd939x->usbc_hs_status)
  2363. mdelay(500);
  2364. break;
  2365. case BOLERO_SLV_EVT_CLK_NOTIFY:
  2366. snd_soc_component_update_bits(component,
  2367. WCD939X_TOP_CLK_CFG, 0x06,
  2368. ((val >> 0x10) << 0x01));
  2369. rx_clk_type = (val >> 0x10);
  2370. switch(rx_clk_type) {
  2371. case RX_CLK_12P288MHZ:
  2372. wcd939x->rx_clk_config = RX_CLK_12P288MHZ;
  2373. break;
  2374. case RX_CLK_11P2896MHZ:
  2375. wcd939x->rx_clk_config = RX_CLK_11P2896MHZ;
  2376. break;
  2377. default:
  2378. wcd939x->rx_clk_config = RX_CLK_9P6MHZ;
  2379. break;
  2380. }
  2381. dev_dbg(component->dev, "%s: rx clk config %d\n", __func__, wcd939x->rx_clk_config);
  2382. break;
  2383. default:
  2384. dev_dbg(component->dev, "%s: invalid event %d\n", __func__, event);
  2385. break;
  2386. }
  2387. return 0;
  2388. }
  2389. static int __wcd939x_codec_enable_micbias(struct snd_soc_dapm_widget *w,
  2390. int event)
  2391. {
  2392. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  2393. int micb_num;
  2394. dev_dbg(component->dev, "%s: wname: %s, event: %d\n",
  2395. __func__, w->name, event);
  2396. if (strnstr(w->name, "MIC BIAS1", sizeof("MIC BIAS1")))
  2397. micb_num = MIC_BIAS_1;
  2398. else if (strnstr(w->name, "MIC BIAS2", sizeof("MIC BIAS2")))
  2399. micb_num = MIC_BIAS_2;
  2400. else if (strnstr(w->name, "MIC BIAS3", sizeof("MIC BIAS3")))
  2401. micb_num = MIC_BIAS_3;
  2402. else if (strnstr(w->name, "MIC BIAS4", sizeof("MIC BIAS4")))
  2403. micb_num = MIC_BIAS_4;
  2404. else
  2405. return -EINVAL;
  2406. switch (event) {
  2407. case SND_SOC_DAPM_PRE_PMU:
  2408. wcd939x_micbias_control(component, micb_num,
  2409. MICB_ENABLE, true);
  2410. break;
  2411. case SND_SOC_DAPM_POST_PMU:
  2412. /* 1 msec delay as per HW requirement */
  2413. usleep_range(1000, 1100);
  2414. break;
  2415. case SND_SOC_DAPM_POST_PMD:
  2416. wcd939x_micbias_control(component, micb_num,
  2417. MICB_DISABLE, true);
  2418. break;
  2419. };
  2420. return 0;
  2421. }
  2422. static int wcd939x_codec_enable_micbias(struct snd_soc_dapm_widget *w,
  2423. struct snd_kcontrol *kcontrol,
  2424. int event)
  2425. {
  2426. return __wcd939x_codec_enable_micbias(w, event);
  2427. }
  2428. static int __wcd939x_codec_enable_micbias_pullup(struct snd_soc_dapm_widget *w,
  2429. int event)
  2430. {
  2431. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  2432. int micb_num;
  2433. dev_dbg(component->dev, "%s: wname: %s, event: %d\n",
  2434. __func__, w->name, event);
  2435. if (strnstr(w->name, "VA MIC BIAS1", sizeof("VA MIC BIAS1")))
  2436. micb_num = MIC_BIAS_1;
  2437. else if (strnstr(w->name, "VA MIC BIAS2", sizeof("VA MIC BIAS2")))
  2438. micb_num = MIC_BIAS_2;
  2439. else if (strnstr(w->name, "VA MIC BIAS3", sizeof("VA MIC BIAS3")))
  2440. micb_num = MIC_BIAS_3;
  2441. else if (strnstr(w->name, "VA MIC BIAS4", sizeof("VA MIC BIAS4")))
  2442. micb_num = MIC_BIAS_4;
  2443. else
  2444. return -EINVAL;
  2445. switch (event) {
  2446. case SND_SOC_DAPM_PRE_PMU:
  2447. wcd939x_micbias_control(component, micb_num,
  2448. MICB_PULLUP_ENABLE, true);
  2449. break;
  2450. case SND_SOC_DAPM_POST_PMU:
  2451. /* 1 msec delay as per HW requirement */
  2452. usleep_range(1000, 1100);
  2453. break;
  2454. case SND_SOC_DAPM_POST_PMD:
  2455. wcd939x_micbias_control(component, micb_num,
  2456. MICB_PULLUP_DISABLE, true);
  2457. break;
  2458. };
  2459. return 0;
  2460. }
  2461. static int wcd939x_codec_enable_micbias_pullup(struct snd_soc_dapm_widget *w,
  2462. struct snd_kcontrol *kcontrol,
  2463. int event)
  2464. {
  2465. return __wcd939x_codec_enable_micbias_pullup(w, event);
  2466. }
  2467. static int wcd939x_wakeup(void *handle, bool enable)
  2468. {
  2469. struct wcd939x_priv *priv;
  2470. int ret = 0;
  2471. if (!handle) {
  2472. pr_err_ratelimited("%s: NULL handle\n", __func__);
  2473. return -EINVAL;
  2474. }
  2475. priv = (struct wcd939x_priv *)handle;
  2476. if (!priv->tx_swr_dev) {
  2477. pr_err_ratelimited("%s: tx swr dev is NULL\n", __func__);
  2478. return -EINVAL;
  2479. }
  2480. mutex_lock(&priv->wakeup_lock);
  2481. if (enable)
  2482. ret = swr_device_wakeup_vote(priv->tx_swr_dev);
  2483. else
  2484. ret = swr_device_wakeup_unvote(priv->tx_swr_dev);
  2485. mutex_unlock(&priv->wakeup_lock);
  2486. return ret;
  2487. }
  2488. static int wcd939x_codec_force_enable_micbias(struct snd_soc_dapm_widget *w,
  2489. struct snd_kcontrol *kcontrol,
  2490. int event)
  2491. {
  2492. int ret = 0;
  2493. struct snd_soc_component *component =
  2494. snd_soc_dapm_to_component(w->dapm);
  2495. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2496. switch (event) {
  2497. case SND_SOC_DAPM_PRE_PMU:
  2498. wcd939x_wakeup(wcd939x, true);
  2499. ret = __wcd939x_codec_enable_micbias(w, SND_SOC_DAPM_PRE_PMU);
  2500. wcd939x_wakeup(wcd939x, false);
  2501. break;
  2502. case SND_SOC_DAPM_POST_PMD:
  2503. wcd939x_wakeup(wcd939x, true);
  2504. ret = __wcd939x_codec_enable_micbias(w, SND_SOC_DAPM_POST_PMD);
  2505. wcd939x_wakeup(wcd939x, false);
  2506. break;
  2507. }
  2508. return ret;
  2509. }
  2510. static int wcd939x_enable_micbias(struct wcd939x_priv *wcd939x,
  2511. int micb_num, int req)
  2512. {
  2513. int micb_index = micb_num - 1;
  2514. u16 micb_reg;
  2515. if (NULL == wcd939x) {
  2516. pr_err_ratelimited("%s: wcd939x private data is NULL\n", __func__);
  2517. return -EINVAL;
  2518. }
  2519. switch (micb_num) {
  2520. case MIC_BIAS_1:
  2521. micb_reg = WCD939X_MICB1;
  2522. break;
  2523. case MIC_BIAS_2:
  2524. micb_reg = WCD939X_MICB2;
  2525. break;
  2526. case MIC_BIAS_3:
  2527. micb_reg = WCD939X_MICB3;
  2528. break;
  2529. case MIC_BIAS_4:
  2530. micb_reg = WCD939X_MICB4;
  2531. break;
  2532. default:
  2533. pr_err_ratelimited("%s: Invalid micbias number: %d\n", __func__, micb_num);
  2534. return -EINVAL;
  2535. };
  2536. pr_debug("%s: req: %d micb_num: %d micb_ref: %d pullup_ref: %d\n",
  2537. __func__, req, micb_num, wcd939x->micb_ref[micb_index],
  2538. wcd939x->pullup_ref[micb_index]);
  2539. mutex_lock(&wcd939x->micb_lock);
  2540. switch (req) {
  2541. case MICB_ENABLE:
  2542. wcd939x->micb_ref[micb_index]++;
  2543. if (wcd939x->micb_ref[micb_index] == 1) {
  2544. regmap_update_bits(wcd939x->regmap,
  2545. WCD939X_CDC_DIG_CLK_CTL, 0xE0, 0xE0);
  2546. regmap_update_bits(wcd939x->regmap,
  2547. WCD939X_CDC_ANA_CLK_CTL, 0x10, 0x10);
  2548. regmap_update_bits(wcd939x->regmap,
  2549. WCD939X_CDC_ANA_TX_CLK_CTL, 0x01, 0x01);
  2550. regmap_update_bits(wcd939x->regmap,
  2551. WCD939X_TEST_CTL_2, 0x01, 0x01);
  2552. regmap_update_bits(wcd939x->regmap,
  2553. WCD939X_MICB2_TEST_CTL_2, 0x01, 0x01);
  2554. regmap_update_bits(wcd939x->regmap,
  2555. WCD939X_MICB3_TEST_CTL_2, 0x01, 0x01);
  2556. regmap_update_bits(wcd939x->regmap,
  2557. WCD939X_MICB4_TEST_CTL_2, 0x01, 0x01);
  2558. regmap_update_bits(wcd939x->regmap,
  2559. micb_reg, 0xC0, 0x40);
  2560. regmap_update_bits(wcd939x->regmap, micb_reg, 0x3F, 0x10);
  2561. }
  2562. break;
  2563. case MICB_PULLUP_ENABLE:
  2564. wcd939x->pullup_ref[micb_index]++;
  2565. if ((wcd939x->pullup_ref[micb_index] == 1) &&
  2566. (wcd939x->micb_ref[micb_index] == 0))
  2567. regmap_update_bits(wcd939x->regmap, micb_reg,
  2568. 0xC0, 0x80);
  2569. break;
  2570. case MICB_PULLUP_DISABLE:
  2571. if (wcd939x->pullup_ref[micb_index] > 0)
  2572. wcd939x->pullup_ref[micb_index]--;
  2573. if ((wcd939x->pullup_ref[micb_index] == 0) &&
  2574. (wcd939x->micb_ref[micb_index] == 0))
  2575. regmap_update_bits(wcd939x->regmap, micb_reg,
  2576. 0xC0, 0x00);
  2577. break;
  2578. case MICB_DISABLE:
  2579. if (wcd939x->micb_ref[micb_index] > 0)
  2580. wcd939x->micb_ref[micb_index]--;
  2581. if ((wcd939x->micb_ref[micb_index] == 0) &&
  2582. (wcd939x->pullup_ref[micb_index] > 0))
  2583. regmap_update_bits(wcd939x->regmap, micb_reg,
  2584. 0xC0, 0x80);
  2585. else if ((wcd939x->micb_ref[micb_index] == 0) &&
  2586. (wcd939x->pullup_ref[micb_index] == 0))
  2587. regmap_update_bits(wcd939x->regmap, micb_reg,
  2588. 0xC0, 0x00);
  2589. break;
  2590. };
  2591. mutex_unlock(&wcd939x->micb_lock);
  2592. return 0;
  2593. }
  2594. int wcd939x_codec_force_enable_micbias_v2(struct snd_soc_component *component,
  2595. int event, int micb_num)
  2596. {
  2597. struct wcd939x_priv *wcd939x_priv = NULL;
  2598. int ret = 0;
  2599. int micb_index = micb_num - 1;
  2600. if(NULL == component) {
  2601. pr_err_ratelimited("%s: wcd939x component is NULL\n", __func__);
  2602. return -EINVAL;
  2603. }
  2604. if(event != SND_SOC_DAPM_PRE_PMU && event != SND_SOC_DAPM_POST_PMD) {
  2605. pr_err_ratelimited("%s: invalid event: %d\n", __func__, event);
  2606. return -EINVAL;
  2607. }
  2608. if(micb_num < MIC_BIAS_1 || micb_num > MIC_BIAS_4) {
  2609. pr_err_ratelimited("%s: invalid mic bias num: %d\n", __func__, micb_num);
  2610. return -EINVAL;
  2611. }
  2612. wcd939x_priv = snd_soc_component_get_drvdata(component);
  2613. if (!wcd939x_priv->dev_up) {
  2614. if ((wcd939x_priv->pullup_ref[micb_index] > 0) &&
  2615. (event == SND_SOC_DAPM_POST_PMD)) {
  2616. wcd939x_priv->pullup_ref[micb_index]--;
  2617. ret = -ENODEV;
  2618. goto done;
  2619. }
  2620. }
  2621. switch (event) {
  2622. case SND_SOC_DAPM_PRE_PMU:
  2623. wcd939x_wakeup(wcd939x_priv, true);
  2624. wcd939x_enable_micbias(wcd939x_priv, micb_num, MICB_PULLUP_ENABLE);
  2625. wcd939x_wakeup(wcd939x_priv, false);
  2626. break;
  2627. case SND_SOC_DAPM_POST_PMD:
  2628. wcd939x_wakeup(wcd939x_priv, true);
  2629. wcd939x_enable_micbias(wcd939x_priv, micb_num, MICB_PULLUP_DISABLE);
  2630. wcd939x_wakeup(wcd939x_priv, false);
  2631. break;
  2632. }
  2633. done:
  2634. return ret;
  2635. }
  2636. EXPORT_SYMBOL(wcd939x_codec_force_enable_micbias_v2);
  2637. static inline int wcd939x_tx_path_get(const char *wname,
  2638. unsigned int *path_num)
  2639. {
  2640. int ret = 0;
  2641. char *widget_name = NULL;
  2642. char *w_name = NULL;
  2643. char *path_num_char = NULL;
  2644. char *path_name = NULL;
  2645. widget_name = kstrndup(wname, 9, GFP_KERNEL);
  2646. if (!widget_name)
  2647. return -EINVAL;
  2648. w_name = widget_name;
  2649. path_name = strsep(&widget_name, " ");
  2650. if (!path_name) {
  2651. pr_err_ratelimited("%s: Invalid widget name = %s\n",
  2652. __func__, widget_name);
  2653. ret = -EINVAL;
  2654. goto err;
  2655. }
  2656. path_num_char = strpbrk(path_name, "0123");
  2657. if (!path_num_char) {
  2658. pr_err_ratelimited("%s: tx path index not found\n",
  2659. __func__);
  2660. ret = -EINVAL;
  2661. goto err;
  2662. }
  2663. ret = kstrtouint(path_num_char, 10, path_num);
  2664. if (ret < 0)
  2665. pr_err_ratelimited("%s: Invalid tx path = %s\n",
  2666. __func__, w_name);
  2667. err:
  2668. kfree(w_name);
  2669. return ret;
  2670. }
  2671. static int wcd939x_tx_mode_get(struct snd_kcontrol *kcontrol,
  2672. struct snd_ctl_elem_value *ucontrol)
  2673. {
  2674. struct snd_soc_component *component =
  2675. snd_soc_kcontrol_component(kcontrol);
  2676. struct wcd939x_priv *wcd939x = NULL;
  2677. int ret = 0;
  2678. unsigned int path = 0;
  2679. if (!component)
  2680. return -EINVAL;
  2681. wcd939x = snd_soc_component_get_drvdata(component);
  2682. if (!wcd939x)
  2683. return -EINVAL;
  2684. ret = wcd939x_tx_path_get(kcontrol->id.name, &path);
  2685. if (ret < 0)
  2686. return ret;
  2687. ucontrol->value.integer.value[0] = wcd939x->tx_mode[path];
  2688. return 0;
  2689. }
  2690. static int wcd939x_tx_mode_put(struct snd_kcontrol *kcontrol,
  2691. struct snd_ctl_elem_value *ucontrol)
  2692. {
  2693. struct snd_soc_component *component =
  2694. snd_soc_kcontrol_component(kcontrol);
  2695. struct wcd939x_priv *wcd939x = NULL;
  2696. u32 mode_val;
  2697. unsigned int path = 0;
  2698. int ret = 0;
  2699. if (!component)
  2700. return -EINVAL;
  2701. wcd939x = snd_soc_component_get_drvdata(component);
  2702. if (!wcd939x)
  2703. return -EINVAL;
  2704. ret = wcd939x_tx_path_get(kcontrol->id.name, &path);
  2705. if (ret)
  2706. return ret;
  2707. mode_val = ucontrol->value.enumerated.item[0];
  2708. dev_dbg(component->dev, "%s: mode: %d\n", __func__, mode_val);
  2709. wcd939x->tx_mode[path] = mode_val;
  2710. return 0;
  2711. }
  2712. static int wcd939x_rx_hph_mode_get(struct snd_kcontrol *kcontrol,
  2713. struct snd_ctl_elem_value *ucontrol)
  2714. {
  2715. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2716. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2717. ucontrol->value.integer.value[0] = wcd939x->hph_mode;
  2718. return 0;
  2719. }
  2720. static int wcd939x_rx_hph_mode_put(struct snd_kcontrol *kcontrol,
  2721. struct snd_ctl_elem_value *ucontrol)
  2722. {
  2723. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2724. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2725. u32 mode_val;
  2726. mode_val = ucontrol->value.enumerated.item[0];
  2727. dev_dbg(component->dev, "%s: mode: %d\n", __func__, mode_val);
  2728. if (wcd939x->variant == WCD9390) {
  2729. if (mode_val == CLS_H_HIFI || mode_val == CLS_AB_HIFI) {
  2730. dev_info_ratelimited(component->dev,
  2731. "%s:Invalid HPH Mode, default to CLS_H_ULP\n",
  2732. __func__);
  2733. mode_val = CLS_H_ULP;
  2734. }
  2735. }
  2736. if (mode_val == CLS_H_NORMAL) {
  2737. dev_info_ratelimited(component->dev,
  2738. "%s:Invalid HPH Mode, default to class_AB\n",
  2739. __func__);
  2740. mode_val = CLS_H_ULP;
  2741. }
  2742. wcd939x->hph_mode = mode_val;
  2743. return 0;
  2744. }
  2745. static int wcd939x_ear_pa_gain_get(struct snd_kcontrol *kcontrol,
  2746. struct snd_ctl_elem_value *ucontrol)
  2747. {
  2748. u8 ear_pa_gain = 0;
  2749. struct snd_soc_component *component =
  2750. snd_soc_kcontrol_component(kcontrol);
  2751. ear_pa_gain = snd_soc_component_read(component,
  2752. WCD939X_EAR_COMPANDER_CTL);
  2753. ear_pa_gain = (ear_pa_gain & 0x7C) >> 2;
  2754. ucontrol->value.integer.value[0] = ear_pa_gain;
  2755. dev_dbg(component->dev, "%s: ear_pa_gain = 0x%x\n", __func__,
  2756. ear_pa_gain);
  2757. return 0;
  2758. }
  2759. static int wcd939x_ear_pa_gain_put(struct snd_kcontrol *kcontrol,
  2760. struct snd_ctl_elem_value *ucontrol)
  2761. {
  2762. u8 ear_pa_gain = 0;
  2763. struct snd_soc_component *component =
  2764. snd_soc_kcontrol_component(kcontrol);
  2765. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2766. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2767. __func__, ucontrol->value.integer.value[0]);
  2768. ear_pa_gain = ucontrol->value.integer.value[0] << 2;
  2769. if (!wcd939x->comp1_enable) {
  2770. snd_soc_component_update_bits(component,
  2771. WCD939X_EAR_COMPANDER_CTL,
  2772. 0x7C, ear_pa_gain);
  2773. }
  2774. return 0;
  2775. }
  2776. /* wcd939x_codec_get_dev_num - returns swr device number
  2777. * @component: Codec instance
  2778. *
  2779. * Return: swr device number on success or negative error
  2780. * code on failure.
  2781. */
  2782. int wcd939x_codec_get_dev_num(struct snd_soc_component *component)
  2783. {
  2784. struct wcd939x_priv *wcd939x;
  2785. if (!component)
  2786. return -EINVAL;
  2787. wcd939x = snd_soc_component_get_drvdata(component);
  2788. if (!wcd939x || !wcd939x->rx_swr_dev) {
  2789. pr_err_ratelimited("%s: wcd939x component is NULL\n", __func__);
  2790. return -EINVAL;
  2791. }
  2792. return wcd939x->rx_swr_dev->dev_num;
  2793. }
  2794. EXPORT_SYMBOL(wcd939x_codec_get_dev_num);
  2795. static int wcd939x_get_compander(struct snd_kcontrol *kcontrol,
  2796. struct snd_ctl_elem_value *ucontrol)
  2797. {
  2798. struct snd_soc_component *component =
  2799. snd_soc_kcontrol_component(kcontrol);
  2800. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2801. bool hphr;
  2802. struct soc_multi_mixer_control *mc;
  2803. mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
  2804. hphr = mc->shift;
  2805. ucontrol->value.integer.value[0] = hphr ? wcd939x->comp2_enable :
  2806. wcd939x->comp1_enable;
  2807. return 0;
  2808. }
  2809. static int wcd939x_set_compander(struct snd_kcontrol *kcontrol,
  2810. struct snd_ctl_elem_value *ucontrol)
  2811. {
  2812. struct snd_soc_component *component =
  2813. snd_soc_kcontrol_component(kcontrol);
  2814. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2815. int value = ucontrol->value.integer.value[0];
  2816. bool hphr;
  2817. struct soc_multi_mixer_control *mc;
  2818. mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
  2819. hphr = mc->shift;
  2820. if (hphr)
  2821. wcd939x->comp2_enable = value;
  2822. else
  2823. wcd939x->comp1_enable = value;
  2824. return 0;
  2825. }
  2826. static int wcd939x_codec_enable_vdd_buck(struct snd_soc_dapm_widget *w,
  2827. struct snd_kcontrol *kcontrol,
  2828. int event)
  2829. {
  2830. struct snd_soc_component *component =
  2831. snd_soc_dapm_to_component(w->dapm);
  2832. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2833. struct wcd939x_pdata *pdata = NULL;
  2834. int ret = 0;
  2835. pdata = dev_get_platdata(wcd939x->dev);
  2836. if (!pdata) {
  2837. dev_err_ratelimited(component->dev, "%s: pdata is NULL\n", __func__);
  2838. return -EINVAL;
  2839. }
  2840. if (!msm_cdc_is_ondemand_supply(wcd939x->dev,
  2841. wcd939x->supplies,
  2842. pdata->regulator,
  2843. pdata->num_supplies,
  2844. "cdc-vdd-buck"))
  2845. return 0;
  2846. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  2847. w->name, event);
  2848. switch (event) {
  2849. case SND_SOC_DAPM_PRE_PMU:
  2850. if (test_bit(ALLOW_BUCK_DISABLE, &wcd939x->status_mask)) {
  2851. dev_dbg(component->dev,
  2852. "%s: buck already in enabled state\n",
  2853. __func__);
  2854. clear_bit(ALLOW_BUCK_DISABLE, &wcd939x->status_mask);
  2855. return 0;
  2856. }
  2857. ret = msm_cdc_enable_ondemand_supply(wcd939x->dev,
  2858. wcd939x->supplies,
  2859. pdata->regulator,
  2860. pdata->num_supplies,
  2861. "cdc-vdd-buck");
  2862. if (ret == -EINVAL) {
  2863. dev_err_ratelimited(component->dev, "%s: vdd buck is not enabled\n",
  2864. __func__);
  2865. return ret;
  2866. }
  2867. clear_bit(ALLOW_BUCK_DISABLE, &wcd939x->status_mask);
  2868. /*
  2869. * 200us sleep is required after LDO is enabled as per
  2870. * HW requirement
  2871. */
  2872. usleep_range(200, 250);
  2873. break;
  2874. case SND_SOC_DAPM_POST_PMD:
  2875. set_bit(ALLOW_BUCK_DISABLE, &wcd939x->status_mask);
  2876. break;
  2877. }
  2878. return 0;
  2879. }
  2880. static int wcd939x_ldoh_get(struct snd_kcontrol *kcontrol,
  2881. struct snd_ctl_elem_value *ucontrol)
  2882. {
  2883. struct snd_soc_component *component =
  2884. snd_soc_kcontrol_component(kcontrol);
  2885. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2886. ucontrol->value.integer.value[0] = wcd939x->ldoh;
  2887. return 0;
  2888. }
  2889. static int wcd939x_ldoh_put(struct snd_kcontrol *kcontrol,
  2890. struct snd_ctl_elem_value *ucontrol)
  2891. {
  2892. struct snd_soc_component *component =
  2893. snd_soc_kcontrol_component(kcontrol);
  2894. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2895. wcd939x->ldoh = ucontrol->value.integer.value[0];
  2896. return 0;
  2897. }
  2898. const char * const tx_master_ch_text[] = {
  2899. "ZERO", "SWRM_PCM_OUT", "SWRM_TX1_CH1", "SWRM_TX1_CH2", "SWRM_TX1_CH3",
  2900. "SWRM_TX1_CH4", "SWRM_TX2_CH1", "SWRM_TX2_CH2", "SWRM_TX2_CH3",
  2901. "SWRM_TX2_CH4", "SWRM_TX3_CH1", "SWRM_TX3_CH2", "SWRM_TX3_CH3",
  2902. "SWRM_TX3_CH4", "SWRM_PCM_IN",
  2903. };
  2904. const struct soc_enum tx_master_ch_enum =
  2905. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tx_master_ch_text),
  2906. tx_master_ch_text);
  2907. static void wcd939x_tx_get_slave_ch_type_idx(const char *wname, int *ch_idx)
  2908. {
  2909. u8 ch_type = 0;
  2910. if (strnstr(wname, "ADC1", sizeof("ADC1")))
  2911. ch_type = ADC1;
  2912. else if (strnstr(wname, "ADC2", sizeof("ADC2")))
  2913. ch_type = ADC2;
  2914. else if (strnstr(wname, "ADC3", sizeof("ADC3")))
  2915. ch_type = ADC3;
  2916. else if (strnstr(wname, "ADC4", sizeof("ADC4")))
  2917. ch_type = ADC4;
  2918. else if (strnstr(wname, "DMIC0", sizeof("DMIC0")))
  2919. ch_type = DMIC0;
  2920. else if (strnstr(wname, "DMIC1", sizeof("DMIC1")))
  2921. ch_type = DMIC1;
  2922. else if (strnstr(wname, "MBHC", sizeof("MBHC")))
  2923. ch_type = MBHC;
  2924. else if (strnstr(wname, "DMIC2", sizeof("DMIC2")))
  2925. ch_type = DMIC2;
  2926. else if (strnstr(wname, "DMIC3", sizeof("DMIC3")))
  2927. ch_type = DMIC3;
  2928. else if (strnstr(wname, "DMIC4", sizeof("DMIC4")))
  2929. ch_type = DMIC4;
  2930. else if (strnstr(wname, "DMIC5", sizeof("DMIC5")))
  2931. ch_type = DMIC5;
  2932. else if (strnstr(wname, "DMIC6", sizeof("DMIC6")))
  2933. ch_type = DMIC6;
  2934. else if (strnstr(wname, "DMIC7", sizeof("DMIC7")))
  2935. ch_type = DMIC7;
  2936. else
  2937. pr_err_ratelimited("%s: port name: %s is not listed\n", __func__, wname);
  2938. if (ch_type)
  2939. *ch_idx = wcd939x_slave_get_slave_ch_val(ch_type);
  2940. else
  2941. *ch_idx = -EINVAL;
  2942. }
  2943. static int wcd939x_tx_master_ch_get(struct snd_kcontrol *kcontrol,
  2944. struct snd_ctl_elem_value *ucontrol)
  2945. {
  2946. struct snd_soc_component *component =
  2947. snd_soc_kcontrol_component(kcontrol);
  2948. struct wcd939x_priv *wcd939x = NULL;
  2949. int slave_ch_idx = -EINVAL;
  2950. if (component == NULL)
  2951. return -EINVAL;
  2952. wcd939x = snd_soc_component_get_drvdata(component);
  2953. if (wcd939x == NULL)
  2954. return -EINVAL;
  2955. wcd939x_tx_get_slave_ch_type_idx(kcontrol->id.name, &slave_ch_idx);
  2956. if (slave_ch_idx < 0 || slave_ch_idx >= WCD939X_MAX_SLAVE_CH_TYPES)
  2957. return -EINVAL;
  2958. ucontrol->value.integer.value[0] = wcd939x_slave_get_master_ch_val(
  2959. wcd939x->tx_master_ch_map[slave_ch_idx]);
  2960. return 0;
  2961. }
  2962. static int wcd939x_tx_master_ch_put(struct snd_kcontrol *kcontrol,
  2963. struct snd_ctl_elem_value *ucontrol)
  2964. {
  2965. struct snd_soc_component *component =
  2966. snd_soc_kcontrol_component(kcontrol);
  2967. struct wcd939x_priv *wcd939x = NULL;
  2968. int slave_ch_idx = -EINVAL, idx = 0;
  2969. if (component == NULL)
  2970. return -EINVAL;
  2971. wcd939x = snd_soc_component_get_drvdata(component);
  2972. if (wcd939x == NULL)
  2973. return -EINVAL;
  2974. wcd939x_tx_get_slave_ch_type_idx(kcontrol->id.name, &slave_ch_idx);
  2975. if (slave_ch_idx < 0 || slave_ch_idx >= WCD939X_MAX_SLAVE_CH_TYPES)
  2976. return -EINVAL;
  2977. dev_dbg(component->dev, "%s: slave_ch_idx: %d", __func__, slave_ch_idx);
  2978. dev_dbg(component->dev, "%s: ucontrol->value.enumerated.item[0] = %ld\n",
  2979. __func__, ucontrol->value.enumerated.item[0]);
  2980. idx = ucontrol->value.enumerated.item[0];
  2981. if (idx < 0 || idx >= ARRAY_SIZE(swr_master_ch_map))
  2982. return -EINVAL;
  2983. wcd939x->tx_master_ch_map[slave_ch_idx] = wcd939x_slave_get_master_ch(idx);
  2984. return 0;
  2985. }
  2986. static int wcd939x_bcs_get(struct snd_kcontrol *kcontrol,
  2987. struct snd_ctl_elem_value *ucontrol)
  2988. {
  2989. struct snd_soc_component *component =
  2990. snd_soc_kcontrol_component(kcontrol);
  2991. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2992. ucontrol->value.integer.value[0] = wcd939x->bcs_dis;
  2993. return 0;
  2994. }
  2995. static int wcd939x_bcs_put(struct snd_kcontrol *kcontrol,
  2996. struct snd_ctl_elem_value *ucontrol)
  2997. {
  2998. struct snd_soc_component *component =
  2999. snd_soc_kcontrol_component(kcontrol);
  3000. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  3001. wcd939x->bcs_dis = ucontrol->value.integer.value[0];
  3002. return 0;
  3003. }
  3004. static const char * const tx_mode_mux_text_wcd9390[] = {
  3005. "ADC_INVALID", "ADC_HIFI", "ADC_LO_HIF", "ADC_NORMAL", "ADC_LP",
  3006. };
  3007. static const struct soc_enum tx_mode_mux_enum_wcd9390 =
  3008. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tx_mode_mux_text_wcd9390),
  3009. tx_mode_mux_text_wcd9390);
  3010. static const char * const tx_mode_mux_text[] = {
  3011. "ADC_INVALID", "ADC_HIFI", "ADC_LO_HIF", "ADC_NORMAL", "ADC_LP",
  3012. "ADC_ULP1", "ADC_ULP2",
  3013. };
  3014. static const struct soc_enum tx_mode_mux_enum =
  3015. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tx_mode_mux_text),
  3016. tx_mode_mux_text);
  3017. static const char * const rx_hph_mode_mux_text_wcd9390[] = {
  3018. "CLS_H_INVALID", "CLS_H_INVALID_1", "CLS_H_LP", "CLS_AB",
  3019. "CLS_H_LOHIFI", "CLS_H_ULP", "CLS_H_INVALID_2", "CLS_AB_LP",
  3020. "CLS_AB_LOHIFI",
  3021. };
  3022. static const char * const wcd939x_ear_pa_gain_text[] = {
  3023. "G_6_DB", "G_4P5_DB", "G_3_DB", "G_1P5_DB", "G_0_DB",
  3024. "G_M1P5_DB", "G_M3_DB", "G_M4P5_DB",
  3025. "G_M6_DB", "G_7P5_DB", "G_M9_DB",
  3026. "G_M10P5_DB", "G_M12_DB", "G_M13P5_DB",
  3027. "G_M15_DB", "G_M16P5_DB", "G_M18_DB",
  3028. };
  3029. static const struct soc_enum rx_hph_mode_mux_enum_wcd9390 =
  3030. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_hph_mode_mux_text_wcd9390),
  3031. rx_hph_mode_mux_text_wcd9390);
  3032. static SOC_ENUM_SINGLE_EXT_DECL(wcd939x_ear_pa_gain_enum,
  3033. wcd939x_ear_pa_gain_text);
  3034. static const char * const rx_hph_mode_mux_text[] = {
  3035. "CLS_H_INVALID", "CLS_H_HIFI", "CLS_H_LP", "CLS_AB", "CLS_H_LOHIFI",
  3036. "CLS_H_ULP", "CLS_AB_HIFI", "CLS_AB_LP", "CLS_AB_LOHIFI",
  3037. };
  3038. static const struct soc_enum rx_hph_mode_mux_enum =
  3039. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_hph_mode_mux_text),
  3040. rx_hph_mode_mux_text);
  3041. static const struct snd_kcontrol_new wcd9390_snd_controls[] = {
  3042. SOC_ENUM_EXT("EAR PA GAIN", wcd939x_ear_pa_gain_enum,
  3043. wcd939x_ear_pa_gain_get, wcd939x_ear_pa_gain_put),
  3044. SOC_ENUM_EXT("RX HPH Mode", rx_hph_mode_mux_enum_wcd9390,
  3045. wcd939x_rx_hph_mode_get, wcd939x_rx_hph_mode_put),
  3046. SOC_ENUM_EXT("TX0 MODE", tx_mode_mux_enum_wcd9390,
  3047. wcd939x_tx_mode_get, wcd939x_tx_mode_put),
  3048. SOC_ENUM_EXT("TX1 MODE", tx_mode_mux_enum_wcd9390,
  3049. wcd939x_tx_mode_get, wcd939x_tx_mode_put),
  3050. SOC_ENUM_EXT("TX2 MODE", tx_mode_mux_enum_wcd9390,
  3051. wcd939x_tx_mode_get, wcd939x_tx_mode_put),
  3052. SOC_ENUM_EXT("TX3 MODE", tx_mode_mux_enum_wcd9390,
  3053. wcd939x_tx_mode_get, wcd939x_tx_mode_put),
  3054. };
  3055. static const struct snd_kcontrol_new wcd9395_snd_controls[] = {
  3056. SOC_ENUM_EXT("RX HPH Mode", rx_hph_mode_mux_enum,
  3057. wcd939x_rx_hph_mode_get, wcd939x_rx_hph_mode_put),
  3058. SOC_ENUM_EXT("TX0 MODE", tx_mode_mux_enum,
  3059. wcd939x_tx_mode_get, wcd939x_tx_mode_put),
  3060. SOC_ENUM_EXT("TX1 MODE", tx_mode_mux_enum,
  3061. wcd939x_tx_mode_get, wcd939x_tx_mode_put),
  3062. SOC_ENUM_EXT("TX2 MODE", tx_mode_mux_enum,
  3063. wcd939x_tx_mode_get, wcd939x_tx_mode_put),
  3064. SOC_ENUM_EXT("TX3 MODE", tx_mode_mux_enum,
  3065. wcd939x_tx_mode_get, wcd939x_tx_mode_put),
  3066. };
  3067. static const struct snd_kcontrol_new wcd939x_snd_controls[] = {
  3068. SOC_SINGLE_EXT("HPHL_COMP Switch", SND_SOC_NOPM, 0, 1, 0,
  3069. wcd939x_get_compander, wcd939x_set_compander),
  3070. SOC_SINGLE_EXT("HPHR_COMP Switch", SND_SOC_NOPM, 1, 1, 0,
  3071. wcd939x_get_compander, wcd939x_set_compander),
  3072. SOC_SINGLE_EXT("LDOH Enable", SND_SOC_NOPM, 0, 1, 0,
  3073. wcd939x_ldoh_get, wcd939x_ldoh_put),
  3074. SOC_SINGLE_EXT("ADC2_BCS Disable", SND_SOC_NOPM, 0, 1, 0,
  3075. wcd939x_bcs_get, wcd939x_bcs_put),
  3076. SOC_SINGLE_TLV("HPHL Volume", WCD939X_L_EN, 0, 20, 1, line_gain),
  3077. SOC_SINGLE_TLV("HPHR Volume", WCD939X_R_EN, 0, 20, 1, line_gain),
  3078. SOC_SINGLE_TLV("ADC1 Volume", WCD939X_TX_CH1, 0, 20, 0,
  3079. analog_gain),
  3080. SOC_SINGLE_TLV("ADC2 Volume", WCD939X_TX_CH2, 0, 20, 0,
  3081. analog_gain),
  3082. SOC_SINGLE_TLV("ADC3 Volume", WCD939X_TX_CH3, 0, 20, 0,
  3083. analog_gain),
  3084. SOC_SINGLE_TLV("ADC4 Volume", WCD939X_TX_CH4, 0, 20, 0,
  3085. analog_gain),
  3086. SOC_SINGLE_EXT("HPHL Compander", SND_SOC_NOPM, WCD939X_HPHL, 1, 0,
  3087. wcd939x_hph_compander_get, wcd939x_hph_compander_put),
  3088. SOC_SINGLE_EXT("HPHR Compander", SND_SOC_NOPM, WCD939X_HPHR, 1, 0,
  3089. wcd939x_hph_compander_get, wcd939x_hph_compander_put),
  3090. SOC_SINGLE_EXT("HPHL XTALK", SND_SOC_NOPM, WCD939X_HPHL, 1, 0,
  3091. wcd939x_hph_xtalk_get, wcd939x_hph_xtalk_put),
  3092. SOC_SINGLE_EXT("HPHR XTALK", SND_SOC_NOPM, WCD939X_HPHR, 1, 0,
  3093. wcd939x_hph_xtalk_get, wcd939x_hph_xtalk_put),
  3094. SOC_SINGLE_EXT("HPH PCM Enable", SND_SOC_NOPM, 0, 1, 0,
  3095. wcd939x_hph_pcm_enable_get, wcd939x_hph_pcm_enable_put),
  3096. SOC_ENUM_EXT("ADC1 ChMap", tx_master_ch_enum,
  3097. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  3098. SOC_ENUM_EXT("ADC2 ChMap", tx_master_ch_enum,
  3099. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  3100. SOC_ENUM_EXT("ADC3 ChMap", tx_master_ch_enum,
  3101. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  3102. SOC_ENUM_EXT("ADC4 ChMap", tx_master_ch_enum,
  3103. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  3104. SOC_ENUM_EXT("DMIC0 ChMap", tx_master_ch_enum,
  3105. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  3106. SOC_ENUM_EXT("DMIC1 ChMap", tx_master_ch_enum,
  3107. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  3108. SOC_ENUM_EXT("MBHC ChMap", tx_master_ch_enum,
  3109. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  3110. SOC_ENUM_EXT("DMIC2 ChMap", tx_master_ch_enum,
  3111. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  3112. SOC_ENUM_EXT("DMIC3 ChMap", tx_master_ch_enum,
  3113. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  3114. SOC_ENUM_EXT("DMIC4 ChMap", tx_master_ch_enum,
  3115. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  3116. SOC_ENUM_EXT("DMIC5 ChMap", tx_master_ch_enum,
  3117. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  3118. SOC_ENUM_EXT("DMIC6 ChMap", tx_master_ch_enum,
  3119. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  3120. SOC_ENUM_EXT("DMIC7 ChMap", tx_master_ch_enum,
  3121. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  3122. };
  3123. static const struct snd_kcontrol_new adc1_switch[] = {
  3124. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3125. };
  3126. static const struct snd_kcontrol_new adc2_switch[] = {
  3127. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3128. };
  3129. static const struct snd_kcontrol_new adc3_switch[] = {
  3130. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3131. };
  3132. static const struct snd_kcontrol_new adc4_switch[] = {
  3133. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3134. };
  3135. static const struct snd_kcontrol_new amic1_switch[] = {
  3136. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3137. };
  3138. static const struct snd_kcontrol_new amic2_switch[] = {
  3139. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3140. };
  3141. static const struct snd_kcontrol_new amic3_switch[] = {
  3142. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3143. };
  3144. static const struct snd_kcontrol_new amic4_switch[] = {
  3145. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3146. };
  3147. static const struct snd_kcontrol_new amic5_switch[] = {
  3148. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3149. };
  3150. static const struct snd_kcontrol_new va_amic1_switch[] = {
  3151. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3152. };
  3153. static const struct snd_kcontrol_new va_amic2_switch[] = {
  3154. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3155. };
  3156. static const struct snd_kcontrol_new va_amic3_switch[] = {
  3157. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3158. };
  3159. static const struct snd_kcontrol_new va_amic4_switch[] = {
  3160. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3161. };
  3162. static const struct snd_kcontrol_new va_amic5_switch[] = {
  3163. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3164. };
  3165. static const struct snd_kcontrol_new dmic1_switch[] = {
  3166. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3167. };
  3168. static const struct snd_kcontrol_new dmic2_switch[] = {
  3169. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3170. };
  3171. static const struct snd_kcontrol_new dmic3_switch[] = {
  3172. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3173. };
  3174. static const struct snd_kcontrol_new dmic4_switch[] = {
  3175. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3176. };
  3177. static const struct snd_kcontrol_new dmic5_switch[] = {
  3178. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3179. };
  3180. static const struct snd_kcontrol_new dmic6_switch[] = {
  3181. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3182. };
  3183. static const struct snd_kcontrol_new dmic7_switch[] = {
  3184. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3185. };
  3186. static const struct snd_kcontrol_new dmic8_switch[] = {
  3187. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3188. };
  3189. static const struct snd_kcontrol_new ear_rdac_switch[] = {
  3190. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3191. };
  3192. static const struct snd_kcontrol_new hphl_rdac_switch[] = {
  3193. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3194. };
  3195. static const struct snd_kcontrol_new hphr_rdac_switch[] = {
  3196. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3197. };
  3198. static const char * const adc1_mux_text[] = {
  3199. "CH1_AMIC_DISABLE", "CH1_AMIC1", "CH1_AMIC2", "CH1_AMIC3", "CH1_AMIC4", "CH1_AMIC5"
  3200. };
  3201. static const struct soc_enum adc1_enum =
  3202. SOC_ENUM_SINGLE(WCD939X_TX_CH12_MUX, WCD939X_TX_CH12_MUX_CH1_SEL_SHIFT,
  3203. ARRAY_SIZE(adc1_mux_text), adc1_mux_text);
  3204. static const struct snd_kcontrol_new tx_adc1_mux =
  3205. SOC_DAPM_ENUM("ADC1 MUX Mux", adc1_enum);
  3206. static const char * const adc2_mux_text[] = {
  3207. "CH2_AMIC_DISABLE", "CH2_AMIC1", "CH2_AMIC2", "CH2_AMIC3", "CH2_AMIC4", "CH2_AMIC5"
  3208. };
  3209. static const struct soc_enum adc2_enum =
  3210. SOC_ENUM_SINGLE(WCD939X_TX_CH12_MUX, WCD939X_TX_CH12_MUX_CH2_SEL_SHIFT,
  3211. ARRAY_SIZE(adc2_mux_text), adc2_mux_text);
  3212. static const struct snd_kcontrol_new tx_adc2_mux =
  3213. SOC_DAPM_ENUM("ADC2 MUX Mux", adc2_enum);
  3214. static const char * const adc3_mux_text[] = {
  3215. "CH3_AMIC_DISABLE", "CH3_AMIC1", "CH3_AMIC3", "CH3_AMIC4", "CH3_AMIC5"
  3216. };
  3217. static const struct soc_enum adc3_enum =
  3218. SOC_ENUM_SINGLE(WCD939X_TX_CH34_MUX, WCD939X_TX_CH34_MUX_CH3_SEL_SHIFT,
  3219. ARRAY_SIZE(adc3_mux_text), adc3_mux_text);
  3220. static const struct snd_kcontrol_new tx_adc3_mux =
  3221. SOC_DAPM_ENUM("ADC3 MUX Mux", adc3_enum);
  3222. static const char * const adc4_mux_text[] = {
  3223. "CH4_AMIC_DISABLE", "CH4_AMIC1", "CH4_AMIC3", "CH4_AMIC4", "CH4_AMIC5"
  3224. };
  3225. static const struct soc_enum adc4_enum =
  3226. SOC_ENUM_SINGLE(WCD939X_TX_CH34_MUX, WCD939X_TX_CH34_MUX_CH4_SEL_SHIFT,
  3227. ARRAY_SIZE(adc4_mux_text), adc4_mux_text);
  3228. static const struct snd_kcontrol_new tx_adc4_mux =
  3229. SOC_DAPM_ENUM("ADC4 MUX Mux", adc4_enum);
  3230. static const char * const rdac3_mux_text[] = {
  3231. "RX1", "RX3"
  3232. };
  3233. static const struct soc_enum rdac3_enum =
  3234. SOC_ENUM_SINGLE(WCD939X_CDC_EAR_PATH_CTL, 0,
  3235. ARRAY_SIZE(rdac3_mux_text), rdac3_mux_text);
  3236. static const struct snd_kcontrol_new rx_rdac3_mux =
  3237. SOC_DAPM_ENUM("RDAC3_MUX Mux", rdac3_enum);
  3238. static const char * const rx1_mux_text[] = {
  3239. "ZERO", "RX1 MUX"
  3240. };
  3241. static const struct soc_enum rx1_enum =
  3242. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, 0, rx1_mux_text);
  3243. static const struct snd_kcontrol_new rx1_mux =
  3244. SOC_DAPM_ENUM("RX1 MUX Mux", rx1_enum);
  3245. static const char * const rx2_mux_text[] = {
  3246. "ZERO", "RX2 MUX"
  3247. };
  3248. static const struct soc_enum rx2_enum =
  3249. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, 0, rx2_mux_text);
  3250. static const struct snd_kcontrol_new rx2_mux =
  3251. SOC_DAPM_ENUM("RX2 MUX Mux", rx2_enum);
  3252. static const struct snd_soc_dapm_widget wcd939x_dapm_widgets[] = {
  3253. /*input widgets*/
  3254. SND_SOC_DAPM_INPUT("AMIC1"),
  3255. SND_SOC_DAPM_INPUT("AMIC2"),
  3256. SND_SOC_DAPM_INPUT("AMIC3"),
  3257. SND_SOC_DAPM_INPUT("AMIC4"),
  3258. SND_SOC_DAPM_INPUT("AMIC5"),
  3259. SND_SOC_DAPM_INPUT("VA AMIC1"),
  3260. SND_SOC_DAPM_INPUT("VA AMIC2"),
  3261. SND_SOC_DAPM_INPUT("VA AMIC3"),
  3262. SND_SOC_DAPM_INPUT("VA AMIC4"),
  3263. SND_SOC_DAPM_INPUT("VA AMIC5"),
  3264. SND_SOC_DAPM_INPUT("IN1_HPHL"),
  3265. SND_SOC_DAPM_INPUT("IN2_HPHR"),
  3266. SND_SOC_DAPM_INPUT("IN3_EAR"),
  3267. /*
  3268. * These dummy widgets are null connected to WCD939x dapm input and
  3269. * output widgets which are not actual path endpoints. This ensures
  3270. * dapm doesnt set these dapm input and output widgets as endpoints.
  3271. */
  3272. SND_SOC_DAPM_INPUT("WCD_TX_DUMMY"),
  3273. SND_SOC_DAPM_OUTPUT("WCD_RX_DUMMY"),
  3274. /*tx widgets*/
  3275. SND_SOC_DAPM_ADC_E("ADC1", NULL, SND_SOC_NOPM, 0, 0,
  3276. wcd939x_codec_enable_adc,
  3277. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3278. SND_SOC_DAPM_ADC_E("ADC2", NULL, SND_SOC_NOPM, 1, 0,
  3279. wcd939x_codec_enable_adc,
  3280. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3281. SND_SOC_DAPM_ADC_E("ADC3", NULL, SND_SOC_NOPM, 2, 0,
  3282. wcd939x_codec_enable_adc,
  3283. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3284. SND_SOC_DAPM_ADC_E("ADC4", NULL, SND_SOC_NOPM, 3, 0,
  3285. wcd939x_codec_enable_adc,
  3286. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3287. SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  3288. wcd939x_codec_enable_dmic,
  3289. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3290. SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 1, 0,
  3291. wcd939x_codec_enable_dmic,
  3292. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3293. SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 2, 0,
  3294. wcd939x_codec_enable_dmic,
  3295. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3296. SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 3, 0,
  3297. wcd939x_codec_enable_dmic,
  3298. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3299. SND_SOC_DAPM_ADC_E("DMIC5", NULL, SND_SOC_NOPM, 4, 0,
  3300. wcd939x_codec_enable_dmic,
  3301. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3302. SND_SOC_DAPM_ADC_E("DMIC6", NULL, SND_SOC_NOPM, 5, 0,
  3303. wcd939x_codec_enable_dmic,
  3304. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3305. SND_SOC_DAPM_ADC_E("DMIC7", NULL, SND_SOC_NOPM, 6, 0,
  3306. wcd939x_codec_enable_dmic,
  3307. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3308. SND_SOC_DAPM_ADC_E("DMIC8", NULL, SND_SOC_NOPM, 7, 0,
  3309. wcd939x_codec_enable_dmic,
  3310. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3311. SND_SOC_DAPM_MIXER_E("ADC1 REQ", SND_SOC_NOPM, 0, 0,
  3312. NULL, 0, wcd939x_enable_req,
  3313. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3314. SND_SOC_DAPM_MIXER_E("ADC2 REQ", SND_SOC_NOPM, 1, 0,
  3315. NULL, 0, wcd939x_enable_req,
  3316. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3317. SND_SOC_DAPM_MIXER_E("ADC3 REQ", SND_SOC_NOPM, 2, 0,
  3318. NULL, 0, wcd939x_enable_req,
  3319. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3320. SND_SOC_DAPM_MIXER_E("ADC4 REQ", SND_SOC_NOPM, 3, 0,
  3321. NULL, 0, wcd939x_enable_req,
  3322. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3323. SND_SOC_DAPM_MIXER_E("AMIC1_MIXER", SND_SOC_NOPM, 0, 0,
  3324. amic1_switch, ARRAY_SIZE(amic1_switch), NULL,
  3325. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3326. SND_SOC_DAPM_MIXER_E("AMIC2_MIXER", SND_SOC_NOPM, 0, 0,
  3327. amic2_switch, ARRAY_SIZE(amic2_switch), NULL,
  3328. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3329. SND_SOC_DAPM_MIXER_E("AMIC3_MIXER", SND_SOC_NOPM, 0, 0,
  3330. amic3_switch, ARRAY_SIZE(amic3_switch), NULL,
  3331. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3332. SND_SOC_DAPM_MIXER_E("AMIC4_MIXER", SND_SOC_NOPM, 0, 0,
  3333. amic4_switch, ARRAY_SIZE(amic4_switch), NULL,
  3334. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3335. SND_SOC_DAPM_MIXER_E("AMIC5_MIXER", SND_SOC_NOPM, 0, 0,
  3336. amic5_switch, ARRAY_SIZE(amic5_switch), NULL,
  3337. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3338. SND_SOC_DAPM_MIXER_E("VA_AMIC1_MIXER", SND_SOC_NOPM, 0, 0,
  3339. va_amic1_switch, ARRAY_SIZE(va_amic1_switch), NULL,
  3340. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3341. SND_SOC_DAPM_MIXER_E("VA_AMIC2_MIXER", SND_SOC_NOPM, 0, 0,
  3342. va_amic2_switch, ARRAY_SIZE(va_amic2_switch), NULL,
  3343. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3344. SND_SOC_DAPM_MIXER_E("VA_AMIC3_MIXER", SND_SOC_NOPM, 0, 0,
  3345. va_amic3_switch, ARRAY_SIZE(va_amic3_switch), NULL,
  3346. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3347. SND_SOC_DAPM_MIXER_E("VA_AMIC4_MIXER", SND_SOC_NOPM, 0, 0,
  3348. va_amic4_switch, ARRAY_SIZE(va_amic4_switch), NULL,
  3349. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3350. SND_SOC_DAPM_MIXER_E("VA_AMIC5_MIXER", SND_SOC_NOPM, 0, 0,
  3351. va_amic5_switch, ARRAY_SIZE(va_amic5_switch), NULL,
  3352. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3353. SND_SOC_DAPM_MUX("ADC1 MUX", SND_SOC_NOPM, 0, 0,
  3354. &tx_adc1_mux),
  3355. SND_SOC_DAPM_MUX("ADC2 MUX", SND_SOC_NOPM, 0, 0,
  3356. &tx_adc2_mux),
  3357. SND_SOC_DAPM_MUX("ADC3 MUX", SND_SOC_NOPM, 0, 0,
  3358. &tx_adc3_mux),
  3359. SND_SOC_DAPM_MUX("ADC4 MUX", SND_SOC_NOPM, 0, 0,
  3360. &tx_adc4_mux),
  3361. /*tx mixers*/
  3362. SND_SOC_DAPM_MIXER_E("ADC1_MIXER", SND_SOC_NOPM, ADC1, 0,
  3363. adc1_switch, ARRAY_SIZE(adc1_switch),
  3364. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3365. SND_SOC_DAPM_POST_PMD),
  3366. SND_SOC_DAPM_MIXER_E("ADC2_MIXER", SND_SOC_NOPM, ADC2, 0,
  3367. adc2_switch, ARRAY_SIZE(adc2_switch),
  3368. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3369. SND_SOC_DAPM_POST_PMD),
  3370. SND_SOC_DAPM_MIXER_E("ADC3_MIXER", SND_SOC_NOPM, ADC3, 0, adc3_switch,
  3371. ARRAY_SIZE(adc3_switch), wcd939x_tx_swr_ctrl,
  3372. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3373. SND_SOC_DAPM_MIXER_E("ADC4_MIXER", SND_SOC_NOPM, ADC4, 0, adc4_switch,
  3374. ARRAY_SIZE(adc4_switch), wcd939x_tx_swr_ctrl,
  3375. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3376. SND_SOC_DAPM_MIXER_E("DMIC1_MIXER", SND_SOC_NOPM, DMIC1,
  3377. 0, dmic1_switch, ARRAY_SIZE(dmic1_switch),
  3378. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3379. SND_SOC_DAPM_POST_PMD),
  3380. SND_SOC_DAPM_MIXER_E("DMIC2_MIXER", SND_SOC_NOPM, DMIC2,
  3381. 0, dmic2_switch, ARRAY_SIZE(dmic2_switch),
  3382. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3383. SND_SOC_DAPM_POST_PMD),
  3384. SND_SOC_DAPM_MIXER_E("DMIC3_MIXER", SND_SOC_NOPM, DMIC3,
  3385. 0, dmic3_switch, ARRAY_SIZE(dmic3_switch),
  3386. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3387. SND_SOC_DAPM_POST_PMD),
  3388. SND_SOC_DAPM_MIXER_E("DMIC4_MIXER", SND_SOC_NOPM, DMIC4,
  3389. 0, dmic4_switch, ARRAY_SIZE(dmic4_switch),
  3390. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3391. SND_SOC_DAPM_POST_PMD),
  3392. SND_SOC_DAPM_MIXER_E("DMIC5_MIXER", SND_SOC_NOPM, DMIC5,
  3393. 0, dmic5_switch, ARRAY_SIZE(dmic5_switch),
  3394. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3395. SND_SOC_DAPM_POST_PMD),
  3396. SND_SOC_DAPM_MIXER_E("DMIC6_MIXER", SND_SOC_NOPM, DMIC6,
  3397. 0, dmic6_switch, ARRAY_SIZE(dmic6_switch),
  3398. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3399. SND_SOC_DAPM_POST_PMD),
  3400. SND_SOC_DAPM_MIXER_E("DMIC7_MIXER", SND_SOC_NOPM, DMIC7,
  3401. 0, dmic7_switch, ARRAY_SIZE(dmic7_switch),
  3402. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3403. SND_SOC_DAPM_POST_PMD),
  3404. SND_SOC_DAPM_MIXER_E("DMIC8_MIXER", SND_SOC_NOPM, DMIC8,
  3405. 0, dmic8_switch, ARRAY_SIZE(dmic8_switch),
  3406. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3407. SND_SOC_DAPM_POST_PMD),
  3408. /* micbias widgets*/
  3409. SND_SOC_DAPM_SUPPLY("MIC BIAS1", SND_SOC_NOPM, 0, 0,
  3410. wcd939x_codec_enable_micbias,
  3411. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3412. SND_SOC_DAPM_POST_PMD),
  3413. SND_SOC_DAPM_SUPPLY("MIC BIAS2", SND_SOC_NOPM, 0, 0,
  3414. wcd939x_codec_enable_micbias,
  3415. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3416. SND_SOC_DAPM_POST_PMD),
  3417. SND_SOC_DAPM_SUPPLY("MIC BIAS3", SND_SOC_NOPM, 0, 0,
  3418. wcd939x_codec_enable_micbias,
  3419. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3420. SND_SOC_DAPM_POST_PMD),
  3421. SND_SOC_DAPM_SUPPLY("MIC BIAS4", SND_SOC_NOPM, 0, 0,
  3422. wcd939x_codec_enable_micbias,
  3423. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3424. SND_SOC_DAPM_POST_PMD),
  3425. SND_SOC_DAPM_SUPPLY(DAPM_MICBIAS1_STANDALONE, SND_SOC_NOPM, 0, 0,
  3426. wcd939x_codec_force_enable_micbias,
  3427. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3428. SND_SOC_DAPM_SUPPLY(DAPM_MICBIAS2_STANDALONE, SND_SOC_NOPM, 0, 0,
  3429. wcd939x_codec_force_enable_micbias,
  3430. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3431. SND_SOC_DAPM_SUPPLY(DAPM_MICBIAS3_STANDALONE, SND_SOC_NOPM, 0, 0,
  3432. wcd939x_codec_force_enable_micbias,
  3433. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3434. SND_SOC_DAPM_SUPPLY(DAPM_MICBIAS4_STANDALONE, SND_SOC_NOPM, 0, 0,
  3435. wcd939x_codec_force_enable_micbias,
  3436. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3437. SND_SOC_DAPM_SUPPLY("VDD_BUCK", SND_SOC_NOPM, 0, 0,
  3438. wcd939x_codec_enable_vdd_buck,
  3439. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3440. SND_SOC_DAPM_SUPPLY_S("CLS_H_PORT", 1, SND_SOC_NOPM, 0, 0,
  3441. wcd939x_enable_clsh,
  3442. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3443. /*rx widgets*/
  3444. SND_SOC_DAPM_PGA_E("EAR PGA", WCD939X_EAR, 7, 0, NULL, 0,
  3445. wcd939x_codec_enable_ear_pa,
  3446. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3447. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3448. SND_SOC_DAPM_PGA_E("HPHL PGA", WCD939X_HPH, 7, 0, NULL, 0,
  3449. wcd939x_codec_enable_hphl_pa,
  3450. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3451. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3452. SND_SOC_DAPM_PGA_E("HPHR PGA", WCD939X_HPH, 6, 0, NULL, 0,
  3453. wcd939x_codec_enable_hphr_pa,
  3454. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3455. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3456. SND_SOC_DAPM_DAC_E("RDAC1", NULL, SND_SOC_NOPM, 0, 0,
  3457. wcd939x_codec_hphl_dac_event,
  3458. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3459. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3460. SND_SOC_DAPM_DAC_E("RDAC2", NULL, SND_SOC_NOPM, 0, 0,
  3461. wcd939x_codec_hphr_dac_event,
  3462. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3463. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3464. SND_SOC_DAPM_DAC_E("RDAC3", NULL, SND_SOC_NOPM, 0, 0,
  3465. wcd939x_codec_ear_dac_event,
  3466. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3467. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3468. SND_SOC_DAPM_MUX("RDAC3_MUX", SND_SOC_NOPM, 0, 0, &rx_rdac3_mux),
  3469. SND_SOC_DAPM_MUX_E("RX1 MUX", SND_SOC_NOPM, WCD_RX1, 0, &rx1_mux,
  3470. wcd939x_rx_mux, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU
  3471. | SND_SOC_DAPM_POST_PMD),
  3472. SND_SOC_DAPM_MUX_E("RX2 MUX", SND_SOC_NOPM, WCD_RX2, 0, &rx2_mux,
  3473. wcd939x_rx_mux, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU
  3474. | SND_SOC_DAPM_POST_PMD),
  3475. SND_SOC_DAPM_MIXER_E("RX1", SND_SOC_NOPM, 0, 0, NULL, 0,
  3476. wcd939x_enable_rx1, SND_SOC_DAPM_PRE_PMU |
  3477. SND_SOC_DAPM_POST_PMD),
  3478. SND_SOC_DAPM_MIXER_E("RX2", SND_SOC_NOPM, 0, 0, NULL, 0,
  3479. wcd939x_enable_rx2, SND_SOC_DAPM_PRE_PMU |
  3480. SND_SOC_DAPM_POST_PMD),
  3481. SND_SOC_DAPM_MIXER_E("RX3", SND_SOC_NOPM, 0, 0, NULL, 0,
  3482. wcd939x_enable_rx3, SND_SOC_DAPM_PRE_PMU |
  3483. SND_SOC_DAPM_POST_PMD),
  3484. /* rx mixer widgets*/
  3485. SND_SOC_DAPM_MIXER("EAR_RDAC", SND_SOC_NOPM, 0, 0,
  3486. ear_rdac_switch, ARRAY_SIZE(ear_rdac_switch)),
  3487. SND_SOC_DAPM_MIXER("HPHL_RDAC", SND_SOC_NOPM, 0, 0,
  3488. hphl_rdac_switch, ARRAY_SIZE(hphl_rdac_switch)),
  3489. SND_SOC_DAPM_MIXER("HPHR_RDAC", SND_SOC_NOPM, 0, 0,
  3490. hphr_rdac_switch, ARRAY_SIZE(hphr_rdac_switch)),
  3491. /*output widgets tx*/
  3492. SND_SOC_DAPM_OUTPUT("WCD_TX_OUTPUT"),
  3493. /*output widgets rx*/
  3494. SND_SOC_DAPM_OUTPUT("EAR"),
  3495. SND_SOC_DAPM_OUTPUT("HPHL"),
  3496. SND_SOC_DAPM_OUTPUT("HPHR"),
  3497. /* micbias pull up widgets*/
  3498. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  3499. wcd939x_codec_enable_micbias_pullup,
  3500. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3501. SND_SOC_DAPM_POST_PMD),
  3502. SND_SOC_DAPM_SUPPLY("VA MIC BIAS2", SND_SOC_NOPM, 0, 0,
  3503. wcd939x_codec_enable_micbias_pullup,
  3504. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3505. SND_SOC_DAPM_POST_PMD),
  3506. SND_SOC_DAPM_SUPPLY("VA MIC BIAS3", SND_SOC_NOPM, 0, 0,
  3507. wcd939x_codec_enable_micbias_pullup,
  3508. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3509. SND_SOC_DAPM_POST_PMD),
  3510. SND_SOC_DAPM_SUPPLY("VA MIC BIAS4", SND_SOC_NOPM, 0, 0,
  3511. wcd939x_codec_enable_micbias_pullup,
  3512. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3513. SND_SOC_DAPM_POST_PMD),
  3514. };
  3515. static const struct snd_soc_dapm_route wcd939x_audio_map[] = {
  3516. /*ADC-1 (channel-1)*/
  3517. {"WCD_TX_DUMMY", NULL, "WCD_TX_OUTPUT"},
  3518. {"WCD_TX_OUTPUT", NULL, "ADC1_MIXER"},
  3519. {"ADC1_MIXER", "Switch", "ADC1 REQ"},
  3520. {"ADC1 REQ", NULL, "ADC1"},
  3521. {"ADC1", NULL, "ADC1 MUX"},
  3522. {"ADC1 MUX", "CH1_AMIC1", "AMIC1_MIXER"},
  3523. {"ADC1 MUX", "CH1_AMIC2", "AMIC2_MIXER"},
  3524. {"ADC1 MUX", "CH1_AMIC3", "AMIC3_MIXER"},
  3525. {"ADC1 MUX", "CH1_AMIC4", "AMIC4_MIXER"},
  3526. {"ADC1 MUX", "CH1_AMIC5", "AMIC5_MIXER"},
  3527. {"AMIC1_MIXER", "Switch", "AMIC1"},
  3528. {"AMIC1_MIXER", NULL, "VA_AMIC1_MIXER"},
  3529. {"VA_AMIC1_MIXER", "Switch", "VA AMIC1"},
  3530. {"AMIC2_MIXER", "Switch", "AMIC2"},
  3531. {"AMIC2_MIXER", NULL, "VA_AMIC2_MIXER"},
  3532. {"VA_AMIC2_MIXER", "Switch", "VA AMIC2"},
  3533. {"AMIC3_MIXER", "Switch", "AMIC3"},
  3534. {"AMIC3_MIXER", NULL, "VA_AMIC3_MIXER"},
  3535. {"VA_AMIC3_MIXER", "Switch", "VA AMIC3"},
  3536. {"AMIC4_MIXER", "Switch", "AMIC4"},
  3537. {"AMIC4_MIXER", NULL, "VA_AMIC4_MIXER"},
  3538. {"VA_AMIC4_MIXER", "Switch", "VA AMIC4"},
  3539. {"AMIC5_MIXER", "Switch", "AMIC5"},
  3540. {"AMIC5_MIXER", NULL, "VA_AMIC5_MIXER"},
  3541. {"VA_AMIC5_MIXER", "Switch", "VA AMIC5"},
  3542. /*ADC-2 (channel-2)*/
  3543. {"WCD_TX_DUMMY", NULL, "WCD_TX_OUTPUT"},
  3544. {"WCD_TX_OUTPUT", NULL, "ADC2_MIXER"},
  3545. {"ADC2_MIXER", "Switch", "ADC2 REQ"},
  3546. {"ADC2 REQ", NULL, "ADC2"},
  3547. {"ADC2", NULL, "ADC2 MUX"},
  3548. {"ADC2 MUX", "CH2_AMIC1", "AMIC1_MIXER"},
  3549. {"ADC2 MUX", "CH2_AMIC2", "AMIC2_MIXER"},
  3550. {"ADC2 MUX", "CH2_AMIC3", "AMIC3_MIXER"},
  3551. {"ADC2 MUX", "CH2_AMIC4", "AMIC4_MIXER"},
  3552. {"ADC2 MUX", "CH2_AMIC5", "AMIC5_MIXER"},
  3553. /*ADC-3 (channel-3)*/
  3554. {"WCD_TX_DUMMY", NULL, "WCD_TX_OUTPUT"},
  3555. {"WCD_TX_OUTPUT", NULL, "ADC3_MIXER"},
  3556. {"ADC3_MIXER", "Switch", "ADC3 REQ"},
  3557. {"ADC3 REQ", NULL, "ADC3"},
  3558. {"ADC3", NULL, "ADC3 MUX"},
  3559. {"ADC3 MUX", "CH3_AMIC1", "AMIC1_MIXER"},
  3560. {"ADC3 MUX", "CH3_AMIC3", "AMIC3_MIXER"},
  3561. {"ADC3 MUX", "CH3_AMIC4", "AMIC4_MIXER"},
  3562. {"ADC3 MUX", "CH3_AMIC5", "AMIC5_MIXER"},
  3563. /*ADC-4 (channel-4)*/
  3564. {"WCD_TX_DUMMY", NULL, "WCD_TX_OUTPUT"},
  3565. {"WCD_TX_OUTPUT", NULL, "ADC4_MIXER"},
  3566. {"ADC4_MIXER", "Switch", "ADC4 REQ"},
  3567. {"ADC4 REQ", NULL, "ADC4"},
  3568. {"ADC4", NULL, "ADC4 MUX"},
  3569. {"ADC4 MUX", "CH4_AMIC1", "AMIC1_MIXER"},
  3570. {"ADC4 MUX", "CH4_AMIC3", "AMIC3_MIXER"},
  3571. {"ADC4 MUX", "CH4_AMIC4", "AMIC4_MIXER"},
  3572. {"ADC4 MUX", "CH4_AMIC5", "AMIC5_MIXER"},
  3573. {"WCD_TX_OUTPUT", NULL, "DMIC1_MIXER"},
  3574. {"DMIC1_MIXER", "Switch", "DMIC1"},
  3575. {"WCD_TX_OUTPUT", NULL, "DMIC2_MIXER"},
  3576. {"DMIC2_MIXER", "Switch", "DMIC2"},
  3577. {"WCD_TX_OUTPUT", NULL, "DMIC3_MIXER"},
  3578. {"DMIC3_MIXER", "Switch", "DMIC3"},
  3579. {"WCD_TX_OUTPUT", NULL, "DMIC4_MIXER"},
  3580. {"DMIC4_MIXER", "Switch", "DMIC4"},
  3581. {"WCD_TX_OUTPUT", NULL, "DMIC5_MIXER"},
  3582. {"DMIC5_MIXER", "Switch", "DMIC5"},
  3583. {"WCD_TX_OUTPUT", NULL, "DMIC6_MIXER"},
  3584. {"DMIC6_MIXER", "Switch", "DMIC6"},
  3585. {"WCD_TX_OUTPUT", NULL, "DMIC7_MIXER"},
  3586. {"DMIC7_MIXER", "Switch", "DMIC7"},
  3587. {"WCD_TX_OUTPUT", NULL, "DMIC8_MIXER"},
  3588. {"DMIC8_MIXER", "Switch", "DMIC8"},
  3589. {"IN1_HPHL", NULL, "WCD_RX_DUMMY"},
  3590. {"IN1_HPHL", NULL, "VDD_BUCK"},
  3591. {"IN1_HPHL", NULL, "CLS_H_PORT"},
  3592. {"RX1 MUX", NULL, "IN1_HPHL"},
  3593. {"RX1", NULL, "RX1 MUX"},
  3594. {"RDAC1", NULL, "RX1"},
  3595. {"HPHL_RDAC", "Switch", "RDAC1"},
  3596. {"HPHL PGA", NULL, "HPHL_RDAC"},
  3597. {"HPHL", NULL, "HPHL PGA"},
  3598. {"IN2_HPHR", NULL, "WCD_RX_DUMMY"},
  3599. {"IN2_HPHR", NULL, "VDD_BUCK"},
  3600. {"IN2_HPHR", NULL, "CLS_H_PORT"},
  3601. {"RX2 MUX", NULL, "IN2_HPHR"},
  3602. {"RX2", NULL, "RX2 MUX"},
  3603. {"RDAC2", NULL, "RX2"},
  3604. {"HPHR_RDAC", "Switch", "RDAC2"},
  3605. {"HPHR PGA", NULL, "HPHR_RDAC"},
  3606. {"HPHR", NULL, "HPHR PGA"},
  3607. {"IN3_EAR", NULL, "WCD_RX_DUMMY"},
  3608. {"IN3_EAR", NULL, "VDD_BUCK"},
  3609. {"IN3_EAR", NULL, "CLS_H_PORT"},
  3610. {"RX3", NULL, "IN3_EAR"},
  3611. {"RDAC3_MUX", "RX3", "RX3"},
  3612. {"RDAC3_MUX", "RX1", "RX1"},
  3613. {"RDAC3", NULL, "RDAC3_MUX"},
  3614. {"EAR_RDAC", "Switch", "RDAC3"},
  3615. {"EAR PGA", NULL, "EAR_RDAC"},
  3616. {"EAR", NULL, "EAR PGA"},
  3617. };
  3618. static ssize_t wcd939x_version_read(struct snd_info_entry *entry,
  3619. void *file_private_data,
  3620. struct file *file,
  3621. char __user *buf, size_t count,
  3622. loff_t pos)
  3623. {
  3624. struct wcd939x_priv *priv;
  3625. char buffer[WCD939X_VERSION_ENTRY_SIZE];
  3626. int len = 0;
  3627. priv = (struct wcd939x_priv *) entry->private_data;
  3628. if (!priv) {
  3629. pr_err_ratelimited("%s: wcd939x priv is null\n", __func__);
  3630. return -EINVAL;
  3631. }
  3632. switch (priv->version) {
  3633. case WCD939X_VERSION_1_0:
  3634. len = snprintf(buffer, sizeof(buffer), "WCD939X_1_0\n");
  3635. break;
  3636. default:
  3637. len = snprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  3638. }
  3639. return simple_read_from_buffer(buf, count, &pos, buffer, len);
  3640. }
  3641. static struct snd_info_entry_ops wcd939x_info_ops = {
  3642. .read = wcd939x_version_read,
  3643. };
  3644. static ssize_t wcd939x_variant_read(struct snd_info_entry *entry,
  3645. void *file_private_data,
  3646. struct file *file,
  3647. char __user *buf, size_t count,
  3648. loff_t pos)
  3649. {
  3650. struct wcd939x_priv *priv;
  3651. char buffer[WCD939X_VARIANT_ENTRY_SIZE];
  3652. int len = 0;
  3653. priv = (struct wcd939x_priv *) entry->private_data;
  3654. if (!priv) {
  3655. pr_err_ratelimited("%s: wcd939x priv is null\n", __func__);
  3656. return -EINVAL;
  3657. }
  3658. switch (priv->variant) {
  3659. case WCD9390:
  3660. len = snprintf(buffer, sizeof(buffer), "WCD9390\n");
  3661. break;
  3662. case WCD9395:
  3663. len = snprintf(buffer, sizeof(buffer), "WCD9395\n");
  3664. break;
  3665. default:
  3666. len = snprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  3667. }
  3668. return simple_read_from_buffer(buf, count, &pos, buffer, len);
  3669. }
  3670. static struct snd_info_entry_ops wcd939x_variant_ops = {
  3671. .read = wcd939x_variant_read,
  3672. };
  3673. /*
  3674. * wcd939x_get_codec_variant
  3675. * @component: component instance
  3676. *
  3677. * Return: codec variant or -EINVAL in error.
  3678. */
  3679. int wcd939x_get_codec_variant(struct snd_soc_component *component)
  3680. {
  3681. struct wcd939x_priv *priv = NULL;
  3682. if (!component)
  3683. return -EINVAL;
  3684. priv = snd_soc_component_get_drvdata(component);
  3685. if (!priv) {
  3686. dev_err(component->dev,
  3687. "%s:wcd939x not probed\n", __func__);
  3688. return 0;
  3689. }
  3690. return priv->variant;
  3691. }
  3692. EXPORT_SYMBOL(wcd939x_get_codec_variant);
  3693. /*
  3694. * wcd939x_info_create_codec_entry - creates wcd939x module
  3695. * @codec_root: The parent directory
  3696. * @component: component instance
  3697. *
  3698. * Creates wcd939x module, variant and version entry under the given
  3699. * parent directory.
  3700. *
  3701. * Return: 0 on success or negative error code on failure.
  3702. */
  3703. int wcd939x_info_create_codec_entry(struct snd_info_entry *codec_root,
  3704. struct snd_soc_component *component)
  3705. {
  3706. struct snd_info_entry *version_entry;
  3707. struct snd_info_entry *variant_entry;
  3708. struct wcd939x_priv *priv;
  3709. struct snd_soc_card *card;
  3710. if (!codec_root || !component)
  3711. return -EINVAL;
  3712. priv = snd_soc_component_get_drvdata(component);
  3713. if (priv->entry) {
  3714. dev_dbg(priv->dev,
  3715. "%s:wcd939x module already created\n", __func__);
  3716. return 0;
  3717. }
  3718. card = component->card;
  3719. priv->entry = snd_info_create_module_entry(codec_root->module,
  3720. "wcd939x", codec_root);
  3721. if (!priv->entry) {
  3722. dev_dbg(component->dev, "%s: failed to create wcd939x entry\n",
  3723. __func__);
  3724. return -ENOMEM;
  3725. }
  3726. priv->entry->mode = S_IFDIR | 0555;
  3727. if (snd_info_register(priv->entry) < 0) {
  3728. snd_info_free_entry(priv->entry);
  3729. return -ENOMEM;
  3730. }
  3731. version_entry = snd_info_create_card_entry(card->snd_card,
  3732. "version",
  3733. priv->entry);
  3734. if (!version_entry) {
  3735. dev_dbg(component->dev, "%s: failed to create wcd939x version entry\n",
  3736. __func__);
  3737. snd_info_free_entry(priv->entry);
  3738. return -ENOMEM;
  3739. }
  3740. version_entry->private_data = priv;
  3741. version_entry->size = WCD939X_VERSION_ENTRY_SIZE;
  3742. version_entry->content = SNDRV_INFO_CONTENT_DATA;
  3743. version_entry->c.ops = &wcd939x_info_ops;
  3744. if (snd_info_register(version_entry) < 0) {
  3745. snd_info_free_entry(version_entry);
  3746. snd_info_free_entry(priv->entry);
  3747. return -ENOMEM;
  3748. }
  3749. priv->version_entry = version_entry;
  3750. variant_entry = snd_info_create_card_entry(card->snd_card,
  3751. "variant",
  3752. priv->entry);
  3753. if (!variant_entry) {
  3754. dev_dbg(component->dev, "%s: failed to create wcd939x variant entry\n",
  3755. __func__);
  3756. snd_info_free_entry(version_entry);
  3757. snd_info_free_entry(priv->entry);
  3758. return -ENOMEM;
  3759. }
  3760. variant_entry->private_data = priv;
  3761. variant_entry->size = WCD939X_VARIANT_ENTRY_SIZE;
  3762. variant_entry->content = SNDRV_INFO_CONTENT_DATA;
  3763. variant_entry->c.ops = &wcd939x_variant_ops;
  3764. if (snd_info_register(variant_entry) < 0) {
  3765. snd_info_free_entry(variant_entry);
  3766. snd_info_free_entry(version_entry);
  3767. snd_info_free_entry(priv->entry);
  3768. return -ENOMEM;
  3769. }
  3770. priv->variant_entry = variant_entry;
  3771. return 0;
  3772. }
  3773. EXPORT_SYMBOL(wcd939x_info_create_codec_entry);
  3774. static int wcd939x_set_micbias_data(struct wcd939x_priv *wcd939x,
  3775. struct wcd939x_pdata *pdata)
  3776. {
  3777. int vout_ctl_1 = 0, vout_ctl_2 = 0, vout_ctl_3 = 0, vout_ctl_4 = 0;
  3778. int rc = 0;
  3779. if (!pdata) {
  3780. dev_err(wcd939x->dev, "%s: NULL pdata\n", __func__);
  3781. return -ENODEV;
  3782. }
  3783. /* set micbias voltage */
  3784. vout_ctl_1 = wcd939x_get_micb_vout_ctl_val(pdata->micbias.micb1_mv);
  3785. vout_ctl_2 = wcd939x_get_micb_vout_ctl_val(pdata->micbias.micb2_mv);
  3786. vout_ctl_3 = wcd939x_get_micb_vout_ctl_val(pdata->micbias.micb3_mv);
  3787. vout_ctl_4 = wcd939x_get_micb_vout_ctl_val(pdata->micbias.micb4_mv);
  3788. if (vout_ctl_1 < 0 || vout_ctl_2 < 0 || vout_ctl_3 < 0 ||
  3789. vout_ctl_4 < 0) {
  3790. rc = -EINVAL;
  3791. goto done;
  3792. }
  3793. regmap_update_bits(wcd939x->regmap, WCD939X_MICB1, 0x3F,
  3794. vout_ctl_1);
  3795. regmap_update_bits(wcd939x->regmap, WCD939X_MICB2, 0x3F,
  3796. vout_ctl_2);
  3797. regmap_update_bits(wcd939x->regmap, WCD939X_MICB3, 0x3F,
  3798. vout_ctl_3);
  3799. regmap_update_bits(wcd939x->regmap, WCD939X_MICB4, 0x3F,
  3800. vout_ctl_4);
  3801. done:
  3802. return rc;
  3803. }
  3804. static int wcd939x_soc_codec_probe(struct snd_soc_component *component)
  3805. {
  3806. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  3807. struct snd_soc_dapm_context *dapm =
  3808. snd_soc_component_get_dapm(component);
  3809. int ret = -EINVAL;
  3810. dev_info(component->dev, "%s()\n", __func__);
  3811. wcd939x = snd_soc_component_get_drvdata(component);
  3812. if (!wcd939x)
  3813. return -EINVAL;
  3814. wcd939x->component = component;
  3815. snd_soc_component_init_regmap(component, wcd939x->regmap);
  3816. devm_regmap_qti_debugfs_register(&wcd939x->tx_swr_dev->dev, wcd939x->regmap);
  3817. /*Harmonium contains only one variant i.e wcd9395*/
  3818. wcd939x->variant = WCD9395;
  3819. wcd939x->fw_data = devm_kzalloc(component->dev,
  3820. sizeof(*(wcd939x->fw_data)),
  3821. GFP_KERNEL);
  3822. if (!wcd939x->fw_data) {
  3823. dev_err(component->dev, "Failed to allocate fw_data\n");
  3824. ret = -ENOMEM;
  3825. goto err;
  3826. }
  3827. set_bit(WCD9XXX_MBHC_CAL, wcd939x->fw_data->cal_bit);
  3828. ret = wcd_cal_create_hwdep(wcd939x->fw_data,
  3829. WCD9XXX_CODEC_HWDEP_NODE, component);
  3830. if (ret < 0) {
  3831. dev_err(component->dev, "%s hwdep failed %d\n", __func__, ret);
  3832. goto err_hwdep;
  3833. }
  3834. ret = wcd939x_mbhc_init(&wcd939x->mbhc, component, wcd939x->fw_data);
  3835. if (ret) {
  3836. pr_err("%s: mbhc initialization failed\n", __func__);
  3837. goto err_hwdep;
  3838. }
  3839. snd_soc_dapm_ignore_suspend(dapm, "WCD939X_AIF Playback");
  3840. snd_soc_dapm_ignore_suspend(dapm, "WCD939X_AIF Capture");
  3841. snd_soc_dapm_ignore_suspend(dapm, "AMIC1");
  3842. snd_soc_dapm_ignore_suspend(dapm, "AMIC2");
  3843. snd_soc_dapm_ignore_suspend(dapm, "AMIC3");
  3844. snd_soc_dapm_ignore_suspend(dapm, "AMIC4");
  3845. snd_soc_dapm_ignore_suspend(dapm, "AMIC5");
  3846. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC1");
  3847. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC2");
  3848. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC3");
  3849. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC4");
  3850. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC5");
  3851. snd_soc_dapm_ignore_suspend(dapm, "WCD_TX_OUTPUT");
  3852. snd_soc_dapm_ignore_suspend(dapm, "IN1_HPHL");
  3853. snd_soc_dapm_ignore_suspend(dapm, "IN2_HPHR");
  3854. snd_soc_dapm_ignore_suspend(dapm, "IN3_EAR");
  3855. snd_soc_dapm_ignore_suspend(dapm, "EAR");
  3856. snd_soc_dapm_ignore_suspend(dapm, "HPHL");
  3857. snd_soc_dapm_ignore_suspend(dapm, "HPHR");
  3858. snd_soc_dapm_ignore_suspend(dapm, "WCD_TX_DUMMY");
  3859. snd_soc_dapm_ignore_suspend(dapm, "WCD_RX_DUMMY");
  3860. snd_soc_dapm_sync(dapm);
  3861. wcd_cls_h_init(&wcd939x->clsh_info);
  3862. wcd939x_init_reg(component);
  3863. if (wcd939x->variant == WCD9390) {
  3864. ret = snd_soc_add_component_controls(component, wcd9390_snd_controls,
  3865. ARRAY_SIZE(wcd9390_snd_controls));
  3866. if (ret < 0) {
  3867. dev_err(component->dev,
  3868. "%s: Failed to add snd ctrls for variant: %d\n",
  3869. __func__, wcd939x->variant);
  3870. goto err_hwdep;
  3871. }
  3872. }
  3873. if (wcd939x->variant == WCD9395) {
  3874. ret = snd_soc_add_component_controls(component, wcd9395_snd_controls,
  3875. ARRAY_SIZE(wcd9395_snd_controls));
  3876. if (ret < 0) {
  3877. dev_err(component->dev,
  3878. "%s: Failed to add snd ctrls for variant: %d\n",
  3879. __func__, wcd939x->variant);
  3880. goto err_hwdep;
  3881. }
  3882. }
  3883. wcd939x->version = WCD939X_VERSION_1_0;
  3884. /* Register event notifier */
  3885. wcd939x->nblock.notifier_call = wcd939x_event_notify;
  3886. if (wcd939x->register_notifier) {
  3887. ret = wcd939x->register_notifier(wcd939x->handle,
  3888. &wcd939x->nblock,
  3889. true);
  3890. if (ret) {
  3891. dev_err(component->dev,
  3892. "%s: Failed to register notifier %d\n",
  3893. __func__, ret);
  3894. return ret;
  3895. }
  3896. }
  3897. return ret;
  3898. err_hwdep:
  3899. wcd939x->fw_data = NULL;
  3900. err:
  3901. return ret;
  3902. }
  3903. static void wcd939x_soc_codec_remove(struct snd_soc_component *component)
  3904. {
  3905. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  3906. if (!wcd939x) {
  3907. dev_err(component->dev, "%s: wcd939x is already NULL\n",
  3908. __func__);
  3909. return;
  3910. }
  3911. if (wcd939x->register_notifier)
  3912. wcd939x->register_notifier(wcd939x->handle,
  3913. &wcd939x->nblock,
  3914. false);
  3915. }
  3916. static int wcd939x_soc_codec_suspend(struct snd_soc_component *component)
  3917. {
  3918. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  3919. if (!wcd939x)
  3920. return 0;
  3921. wcd939x->dapm_bias_off = true;
  3922. return 0;
  3923. }
  3924. static int wcd939x_soc_codec_resume(struct snd_soc_component *component)
  3925. {
  3926. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  3927. if (!wcd939x)
  3928. return 0;
  3929. wcd939x->dapm_bias_off = false;
  3930. return 0;
  3931. }
  3932. static struct snd_soc_component_driver soc_codec_dev_wcd939x = {
  3933. .name = WCD939X_DRV_NAME,
  3934. .probe = wcd939x_soc_codec_probe,
  3935. .remove = wcd939x_soc_codec_remove,
  3936. .controls = wcd939x_snd_controls,
  3937. .num_controls = ARRAY_SIZE(wcd939x_snd_controls),
  3938. .dapm_widgets = wcd939x_dapm_widgets,
  3939. .num_dapm_widgets = ARRAY_SIZE(wcd939x_dapm_widgets),
  3940. .dapm_routes = wcd939x_audio_map,
  3941. .num_dapm_routes = ARRAY_SIZE(wcd939x_audio_map),
  3942. .suspend = wcd939x_soc_codec_suspend,
  3943. .resume = wcd939x_soc_codec_resume,
  3944. };
  3945. static int wcd939x_reset(struct device *dev)
  3946. {
  3947. struct wcd939x_priv *wcd939x = NULL;
  3948. int rc = 0;
  3949. int value = 0;
  3950. if (!dev)
  3951. return -ENODEV;
  3952. wcd939x = dev_get_drvdata(dev);
  3953. if (!wcd939x)
  3954. return -EINVAL;
  3955. if (!wcd939x->rst_np) {
  3956. dev_err_ratelimited(dev, "%s: reset gpio device node not specified\n",
  3957. __func__);
  3958. return -EINVAL;
  3959. }
  3960. value = msm_cdc_pinctrl_get_state(wcd939x->rst_np);
  3961. if (value > 0)
  3962. return 0;
  3963. rc = msm_cdc_pinctrl_select_sleep_state(wcd939x->rst_np);
  3964. if (rc) {
  3965. dev_err_ratelimited(dev, "%s: wcd sleep state request fail!\n",
  3966. __func__);
  3967. return rc;
  3968. }
  3969. /* 20us sleep required after pulling the reset gpio to LOW */
  3970. usleep_range(20, 30);
  3971. rc = msm_cdc_pinctrl_select_active_state(wcd939x->rst_np);
  3972. if (rc) {
  3973. dev_err_ratelimited(dev, "%s: wcd active state request fail!\n",
  3974. __func__);
  3975. return rc;
  3976. }
  3977. /* 20us sleep required after pulling the reset gpio to HIGH */
  3978. usleep_range(20, 30);
  3979. return rc;
  3980. }
  3981. static int wcd939x_read_of_property_u32(struct device *dev, const char *name,
  3982. u32 *val)
  3983. {
  3984. int rc = 0;
  3985. rc = of_property_read_u32(dev->of_node, name, val);
  3986. if (rc)
  3987. dev_err(dev, "%s: Looking up %s property in node %s failed\n",
  3988. __func__, name, dev->of_node->full_name);
  3989. return rc;
  3990. }
  3991. static void wcd939x_dt_parse_micbias_info(struct device *dev,
  3992. struct wcd939x_micbias_setting *mb)
  3993. {
  3994. u32 prop_val = 0;
  3995. int rc = 0;
  3996. /* MB1 */
  3997. if (of_find_property(dev->of_node, "qcom,cdc-micbias1-mv",
  3998. NULL)) {
  3999. rc = wcd939x_read_of_property_u32(dev,
  4000. "qcom,cdc-micbias1-mv",
  4001. &prop_val);
  4002. if (!rc)
  4003. mb->micb1_mv = prop_val;
  4004. } else {
  4005. dev_info(dev, "%s: Micbias1 DT property not found\n",
  4006. __func__);
  4007. }
  4008. /* MB2 */
  4009. if (of_find_property(dev->of_node, "qcom,cdc-micbias2-mv",
  4010. NULL)) {
  4011. rc = wcd939x_read_of_property_u32(dev,
  4012. "qcom,cdc-micbias2-mv",
  4013. &prop_val);
  4014. if (!rc)
  4015. mb->micb2_mv = prop_val;
  4016. } else {
  4017. dev_info(dev, "%s: Micbias2 DT property not found\n",
  4018. __func__);
  4019. }
  4020. /* MB3 */
  4021. if (of_find_property(dev->of_node, "qcom,cdc-micbias3-mv",
  4022. NULL)) {
  4023. rc = wcd939x_read_of_property_u32(dev,
  4024. "qcom,cdc-micbias3-mv",
  4025. &prop_val);
  4026. if (!rc)
  4027. mb->micb3_mv = prop_val;
  4028. } else {
  4029. dev_info(dev, "%s: Micbias3 DT property not found\n",
  4030. __func__);
  4031. }
  4032. /* MB4 */
  4033. if (of_find_property(dev->of_node, "qcom,cdc-micbias4-mv",
  4034. NULL)) {
  4035. rc = wcd939x_read_of_property_u32(dev,
  4036. "qcom,cdc-micbias4-mv",
  4037. &prop_val);
  4038. if (!rc)
  4039. mb->micb4_mv = prop_val;
  4040. } else {
  4041. dev_info(dev, "%s: Micbias4 DT property not found\n",
  4042. __func__);
  4043. }
  4044. }
  4045. static int wcd939x_reset_low(struct device *dev)
  4046. {
  4047. struct wcd939x_priv *wcd939x = NULL;
  4048. int rc = 0;
  4049. if (!dev)
  4050. return -ENODEV;
  4051. wcd939x = dev_get_drvdata(dev);
  4052. if (!wcd939x)
  4053. return -EINVAL;
  4054. if (!wcd939x->rst_np) {
  4055. dev_err_ratelimited(dev, "%s: reset gpio device node not specified\n",
  4056. __func__);
  4057. return -EINVAL;
  4058. }
  4059. rc = msm_cdc_pinctrl_select_sleep_state(wcd939x->rst_np);
  4060. if (rc) {
  4061. dev_err_ratelimited(dev, "%s: wcd sleep state request fail!\n",
  4062. __func__);
  4063. return rc;
  4064. }
  4065. /* 20us sleep required after pulling the reset gpio to LOW */
  4066. usleep_range(20, 30);
  4067. return rc;
  4068. }
  4069. struct wcd939x_pdata *wcd939x_populate_dt_data(struct device *dev)
  4070. {
  4071. struct wcd939x_pdata *pdata = NULL;
  4072. pdata = devm_kzalloc(dev, sizeof(struct wcd939x_pdata),
  4073. GFP_KERNEL);
  4074. if (!pdata)
  4075. return NULL;
  4076. pdata->rst_np = of_parse_phandle(dev->of_node,
  4077. "qcom,wcd-rst-gpio-node", 0);
  4078. if (!pdata->rst_np) {
  4079. dev_err_ratelimited(dev, "%s: Looking up %s property in node %s failed\n",
  4080. __func__, "qcom,wcd-rst-gpio-node",
  4081. dev->of_node->full_name);
  4082. return NULL;
  4083. }
  4084. /* Parse power supplies */
  4085. msm_cdc_get_power_supplies(dev, &pdata->regulator,
  4086. &pdata->num_supplies);
  4087. if (!pdata->regulator || (pdata->num_supplies <= 0)) {
  4088. dev_err_ratelimited(dev, "%s: no power supplies defined for codec\n",
  4089. __func__);
  4090. return NULL;
  4091. }
  4092. pdata->rx_slave = of_parse_phandle(dev->of_node, "qcom,rx-slave", 0);
  4093. pdata->tx_slave = of_parse_phandle(dev->of_node, "qcom,tx-slave", 0);
  4094. wcd939x_dt_parse_micbias_info(dev, &pdata->micbias);
  4095. return pdata;
  4096. }
  4097. static irqreturn_t wcd939x_wd_handle_irq(int irq, void *data)
  4098. {
  4099. pr_err_ratelimited("%s: Watchdog interrupt for irq =%d triggered\n",
  4100. __func__, irq);
  4101. return IRQ_HANDLED;
  4102. }
  4103. static struct snd_soc_dai_driver wcd939x_dai[] = {
  4104. {
  4105. .name = "wcd939x_cdc",
  4106. .playback = {
  4107. .stream_name = "WCD939X_AIF Playback",
  4108. .rates = WCD939X_RATES | WCD939X_FRAC_RATES,
  4109. .formats = WCD939X_FORMATS,
  4110. .rate_max = 384000,
  4111. .rate_min = 8000,
  4112. .channels_min = 1,
  4113. .channels_max = 4,
  4114. },
  4115. .capture = {
  4116. .stream_name = "WCD939X_AIF Capture",
  4117. .rates = WCD939X_RATES | WCD939X_FRAC_RATES,
  4118. .formats = WCD939X_FORMATS,
  4119. .rate_max = 384000,
  4120. .rate_min = 8000,
  4121. .channels_min = 1,
  4122. .channels_max = 4,
  4123. },
  4124. },
  4125. };
  4126. static int wcd939x_bind(struct device *dev)
  4127. {
  4128. int ret = 0, i = 0;
  4129. struct wcd939x_pdata *pdata = dev_get_platdata(dev);
  4130. struct wcd939x_priv *wcd939x = dev_get_drvdata(dev);
  4131. /*
  4132. * Add 5msec delay to provide sufficient time for
  4133. * soundwire auto enumeration of slave devices as
  4134. * as per HW requirement.
  4135. */
  4136. usleep_range(5000, 5010);
  4137. ret = component_bind_all(dev, wcd939x);
  4138. if (ret) {
  4139. dev_err_ratelimited(dev, "%s: Slave bind failed, ret = %d\n",
  4140. __func__, ret);
  4141. return ret;
  4142. }
  4143. wcd939x->rx_swr_dev = get_matching_swr_slave_device(pdata->rx_slave);
  4144. if (!wcd939x->rx_swr_dev) {
  4145. dev_err_ratelimited(dev, "%s: Could not find RX swr slave device\n",
  4146. __func__);
  4147. ret = -ENODEV;
  4148. goto err;
  4149. }
  4150. wcd939x->tx_swr_dev = get_matching_swr_slave_device(pdata->tx_slave);
  4151. if (!wcd939x->tx_swr_dev) {
  4152. dev_err_ratelimited(dev, "%s: Could not find TX swr slave device\n",
  4153. __func__);
  4154. ret = -ENODEV;
  4155. goto err;
  4156. }
  4157. swr_init_port_params(wcd939x->tx_swr_dev, SWR_NUM_PORTS,
  4158. wcd939x->swr_tx_port_params);
  4159. wcd939x->regmap = devm_regmap_init_swr(wcd939x->tx_swr_dev,
  4160. &wcd939x_regmap_config);
  4161. if (!wcd939x->regmap) {
  4162. dev_err_ratelimited(dev, "%s: Regmap init failed\n",
  4163. __func__);
  4164. goto err;
  4165. }
  4166. /* Set all interupts as edge triggered */
  4167. for (i = 0; i < wcd939x_regmap_irq_chip.num_regs; i++)
  4168. regmap_write(wcd939x->regmap,
  4169. (WCD939X_INTR_LEVEL_0 + i), 0);
  4170. wcd939x_regmap_irq_chip.irq_drv_data = wcd939x;
  4171. wcd939x->irq_info.wcd_regmap_irq_chip = &wcd939x_regmap_irq_chip;
  4172. wcd939x->irq_info.codec_name = "WCD939X";
  4173. wcd939x->irq_info.regmap = wcd939x->regmap;
  4174. wcd939x->irq_info.dev = dev;
  4175. ret = wcd_irq_init(&wcd939x->irq_info, &wcd939x->virq);
  4176. if (ret) {
  4177. dev_err_ratelimited(wcd939x->dev, "%s: IRQ init failed: %d\n",
  4178. __func__, ret);
  4179. goto err;
  4180. }
  4181. wcd939x->tx_swr_dev->slave_irq = wcd939x->virq;
  4182. ret = wcd939x_set_micbias_data(wcd939x, pdata);
  4183. if (ret < 0) {
  4184. dev_err_ratelimited(dev, "%s: bad micbias pdata\n", __func__);
  4185. goto err_irq;
  4186. }
  4187. /* Request for watchdog interrupt */
  4188. wcd_request_irq(&wcd939x->irq_info, WCD939X_IRQ_HPHR_PDM_WD_INT,
  4189. "HPHR PDM WD INT", wcd939x_wd_handle_irq, NULL);
  4190. wcd_request_irq(&wcd939x->irq_info, WCD939X_IRQ_HPHL_PDM_WD_INT,
  4191. "HPHL PDM WD INT", wcd939x_wd_handle_irq, NULL);
  4192. wcd_request_irq(&wcd939x->irq_info, WCD939X_IRQ_EAR_PDM_WD_INT,
  4193. "EAR PDM WD INT", wcd939x_wd_handle_irq, NULL);
  4194. /* Disable watchdog interrupt for HPH and EAR */
  4195. wcd_disable_irq(&wcd939x->irq_info, WCD939X_IRQ_HPHR_PDM_WD_INT);
  4196. wcd_disable_irq(&wcd939x->irq_info, WCD939X_IRQ_HPHL_PDM_WD_INT);
  4197. wcd_disable_irq(&wcd939x->irq_info, WCD939X_IRQ_EAR_PDM_WD_INT);
  4198. ret = snd_soc_register_component(dev, &soc_codec_dev_wcd939x,
  4199. wcd939x_dai, ARRAY_SIZE(wcd939x_dai));
  4200. if (ret) {
  4201. dev_err_ratelimited(dev, "%s: Codec registration failed\n",
  4202. __func__);
  4203. goto err_irq;
  4204. }
  4205. wcd939x->dev_up = true;
  4206. return ret;
  4207. err_irq:
  4208. wcd_irq_exit(&wcd939x->irq_info, wcd939x->virq);
  4209. err:
  4210. component_unbind_all(dev, wcd939x);
  4211. return ret;
  4212. }
  4213. static void wcd939x_unbind(struct device *dev)
  4214. {
  4215. struct wcd939x_priv *wcd939x = dev_get_drvdata(dev);
  4216. wcd_free_irq(&wcd939x->irq_info, WCD939X_IRQ_HPHR_PDM_WD_INT, NULL);
  4217. wcd_free_irq(&wcd939x->irq_info, WCD939X_IRQ_HPHL_PDM_WD_INT, NULL);
  4218. wcd_free_irq(&wcd939x->irq_info, WCD939X_IRQ_EAR_PDM_WD_INT, NULL);
  4219. wcd_irq_exit(&wcd939x->irq_info, wcd939x->virq);
  4220. snd_soc_unregister_component(dev);
  4221. component_unbind_all(dev, wcd939x);
  4222. }
  4223. static const struct of_device_id wcd939x_dt_match[] = {
  4224. { .compatible = "qcom,wcd939x-codec", .data = "wcd939x"},
  4225. {}
  4226. };
  4227. static const struct component_master_ops wcd939x_comp_ops = {
  4228. .bind = wcd939x_bind,
  4229. .unbind = wcd939x_unbind,
  4230. };
  4231. static int wcd939x_compare_of(struct device *dev, void *data)
  4232. {
  4233. return dev->of_node == data;
  4234. }
  4235. static void wcd939x_release_of(struct device *dev, void *data)
  4236. {
  4237. of_node_put(data);
  4238. }
  4239. static int wcd939x_add_slave_components(struct device *dev,
  4240. struct component_match **matchptr)
  4241. {
  4242. struct device_node *np, *rx_node, *tx_node;
  4243. np = dev->of_node;
  4244. rx_node = of_parse_phandle(np, "qcom,rx-slave", 0);
  4245. if (!rx_node) {
  4246. dev_err_ratelimited(dev, "%s: Rx-slave node not defined\n", __func__);
  4247. return -ENODEV;
  4248. }
  4249. of_node_get(rx_node);
  4250. component_match_add_release(dev, matchptr,
  4251. wcd939x_release_of,
  4252. wcd939x_compare_of,
  4253. rx_node);
  4254. tx_node = of_parse_phandle(np, "qcom,tx-slave", 0);
  4255. if (!tx_node) {
  4256. dev_err_ratelimited(dev, "%s: Tx-slave node not defined\n", __func__);
  4257. return -ENODEV;
  4258. }
  4259. of_node_get(tx_node);
  4260. component_match_add_release(dev, matchptr,
  4261. wcd939x_release_of,
  4262. wcd939x_compare_of,
  4263. tx_node);
  4264. return 0;
  4265. }
  4266. static int wcd939x_probe(struct platform_device *pdev)
  4267. {
  4268. struct component_match *match = NULL;
  4269. struct wcd939x_priv *wcd939x = NULL;
  4270. struct wcd939x_pdata *pdata = NULL;
  4271. struct wcd_ctrl_platform_data *plat_data = NULL;
  4272. struct device *dev = &pdev->dev;
  4273. int ret;
  4274. wcd939x = devm_kzalloc(dev, sizeof(struct wcd939x_priv),
  4275. GFP_KERNEL);
  4276. if (!wcd939x)
  4277. return -ENOMEM;
  4278. dev_set_drvdata(dev, wcd939x);
  4279. wcd939x->dev = dev;
  4280. pdata = wcd939x_populate_dt_data(dev);
  4281. if (!pdata) {
  4282. dev_err(dev, "%s: Fail to obtain platform data\n", __func__);
  4283. return -EINVAL;
  4284. }
  4285. dev->platform_data = pdata;
  4286. wcd939x->rst_np = pdata->rst_np;
  4287. ret = msm_cdc_init_supplies(dev, &wcd939x->supplies,
  4288. pdata->regulator, pdata->num_supplies);
  4289. if (!wcd939x->supplies) {
  4290. dev_err(dev, "%s: Cannot init wcd supplies\n",
  4291. __func__);
  4292. return ret;
  4293. }
  4294. plat_data = dev_get_platdata(dev->parent);
  4295. if (!plat_data) {
  4296. dev_err(dev, "%s: platform data from parent is NULL\n",
  4297. __func__);
  4298. return -EINVAL;
  4299. }
  4300. wcd939x->handle = (void *)plat_data->handle;
  4301. if (!wcd939x->handle) {
  4302. dev_err(dev, "%s: handle is NULL\n", __func__);
  4303. return -EINVAL;
  4304. }
  4305. wcd939x->update_wcd_event = plat_data->update_wcd_event;
  4306. if (!wcd939x->update_wcd_event) {
  4307. dev_err(dev, "%s: update_wcd_event api is null!\n",
  4308. __func__);
  4309. return -EINVAL;
  4310. }
  4311. wcd939x->register_notifier = plat_data->register_notifier;
  4312. if (!wcd939x->register_notifier) {
  4313. dev_err(dev, "%s: register_notifier api is null!\n",
  4314. __func__);
  4315. return -EINVAL;
  4316. }
  4317. ret = msm_cdc_enable_static_supplies(&pdev->dev, wcd939x->supplies,
  4318. pdata->regulator,
  4319. pdata->num_supplies);
  4320. if (ret) {
  4321. dev_err(dev, "%s: wcd static supply enable failed!\n",
  4322. __func__);
  4323. return ret;
  4324. }
  4325. ret = wcd939x_parse_port_mapping(dev, "qcom,rx_swr_ch_map",
  4326. CODEC_RX);
  4327. ret |= wcd939x_parse_port_mapping(dev, "qcom,tx_swr_ch_map",
  4328. CODEC_TX);
  4329. if (ret) {
  4330. dev_err(dev, "Failed to read port mapping\n");
  4331. goto err;
  4332. }
  4333. ret = wcd939x_parse_port_params(dev, "qcom,swr-tx-port-params",
  4334. CODEC_TX);
  4335. if (ret) {
  4336. dev_err(dev, "Failed to read port params\n");
  4337. goto err;
  4338. }
  4339. mutex_init(&wcd939x->wakeup_lock);
  4340. mutex_init(&wcd939x->micb_lock);
  4341. ret = wcd939x_add_slave_components(dev, &match);
  4342. if (ret)
  4343. goto err_lock_init;
  4344. wcd939x_reset(dev);
  4345. wcd939x->wakeup = wcd939x_wakeup;
  4346. return component_master_add_with_match(dev,
  4347. &wcd939x_comp_ops, match);
  4348. err_lock_init:
  4349. mutex_destroy(&wcd939x->micb_lock);
  4350. mutex_destroy(&wcd939x->wakeup_lock);
  4351. err:
  4352. return ret;
  4353. }
  4354. static int wcd939x_remove(struct platform_device *pdev)
  4355. {
  4356. struct wcd939x_priv *wcd939x = NULL;
  4357. wcd939x = platform_get_drvdata(pdev);
  4358. component_master_del(&pdev->dev, &wcd939x_comp_ops);
  4359. mutex_destroy(&wcd939x->micb_lock);
  4360. mutex_destroy(&wcd939x->wakeup_lock);
  4361. dev_set_drvdata(&pdev->dev, NULL);
  4362. return 0;
  4363. }
  4364. #ifdef CONFIG_PM_SLEEP
  4365. static int wcd939x_suspend(struct device *dev)
  4366. {
  4367. struct wcd939x_priv *wcd939x = NULL;
  4368. int ret = 0;
  4369. struct wcd939x_pdata *pdata = NULL;
  4370. if (!dev)
  4371. return -ENODEV;
  4372. wcd939x = dev_get_drvdata(dev);
  4373. if (!wcd939x)
  4374. return -EINVAL;
  4375. pdata = dev_get_platdata(wcd939x->dev);
  4376. if (!pdata) {
  4377. dev_err_ratelimited(dev, "%s: pdata is NULL\n", __func__);
  4378. return -EINVAL;
  4379. }
  4380. if (test_bit(ALLOW_BUCK_DISABLE, &wcd939x->status_mask)) {
  4381. ret = msm_cdc_disable_ondemand_supply(wcd939x->dev,
  4382. wcd939x->supplies,
  4383. pdata->regulator,
  4384. pdata->num_supplies,
  4385. "cdc-vdd-buck");
  4386. if (ret == -EINVAL) {
  4387. dev_err_ratelimited(dev, "%s: vdd buck is not disabled\n",
  4388. __func__);
  4389. return 0;
  4390. }
  4391. clear_bit(ALLOW_BUCK_DISABLE, &wcd939x->status_mask);
  4392. }
  4393. if (wcd939x->dapm_bias_off ||
  4394. (wcd939x->component &&
  4395. (snd_soc_component_get_bias_level(wcd939x->component) ==
  4396. SND_SOC_BIAS_OFF))) {
  4397. msm_cdc_set_supplies_lpm_mode(wcd939x->dev,
  4398. wcd939x->supplies,
  4399. pdata->regulator,
  4400. pdata->num_supplies,
  4401. true);
  4402. set_bit(WCD_SUPPLIES_LPM_MODE, &wcd939x->status_mask);
  4403. }
  4404. return 0;
  4405. }
  4406. static int wcd939x_resume(struct device *dev)
  4407. {
  4408. struct wcd939x_priv *wcd939x = NULL;
  4409. struct wcd939x_pdata *pdata = NULL;
  4410. if (!dev)
  4411. return -ENODEV;
  4412. wcd939x = dev_get_drvdata(dev);
  4413. if (!wcd939x)
  4414. return -EINVAL;
  4415. pdata = dev_get_platdata(wcd939x->dev);
  4416. if (!pdata) {
  4417. dev_err_ratelimited(dev, "%s: pdata is NULL\n", __func__);
  4418. return -EINVAL;
  4419. }
  4420. if (test_bit(WCD_SUPPLIES_LPM_MODE, &wcd939x->status_mask)) {
  4421. msm_cdc_set_supplies_lpm_mode(wcd939x->dev,
  4422. wcd939x->supplies,
  4423. pdata->regulator,
  4424. pdata->num_supplies,
  4425. false);
  4426. clear_bit(WCD_SUPPLIES_LPM_MODE, &wcd939x->status_mask);
  4427. }
  4428. return 0;
  4429. }
  4430. static const struct dev_pm_ops wcd939x_dev_pm_ops = {
  4431. .suspend_late = wcd939x_suspend,
  4432. .resume_early = wcd939x_resume,
  4433. };
  4434. #endif
  4435. static struct platform_driver wcd939x_codec_driver = {
  4436. .probe = wcd939x_probe,
  4437. .remove = wcd939x_remove,
  4438. .driver = {
  4439. .name = "wcd939x_codec",
  4440. .owner = THIS_MODULE,
  4441. .of_match_table = of_match_ptr(wcd939x_dt_match),
  4442. #ifdef CONFIG_PM_SLEEP
  4443. .pm = &wcd939x_dev_pm_ops,
  4444. #endif
  4445. .suppress_bind_attrs = true,
  4446. },
  4447. };
  4448. module_platform_driver(wcd939x_codec_driver);
  4449. MODULE_DESCRIPTION("WCD939X Codec driver");
  4450. MODULE_LICENSE("GPL v2");