dp_be.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825
  1. /*
  2. * Copyright (c) 2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include <wlan_utility.h>
  20. #include <dp_internal.h>
  21. #include <dp_htt.h>
  22. #include "dp_be.h"
  23. #include "dp_be_tx.h"
  24. #include "dp_be_rx.h"
  25. #if !defined(DISABLE_MON_CONFIG) && defined(QCA_MONITOR_2_0_SUPPORT)
  26. #include "dp_mon_2.0.h"
  27. #endif
  28. #include <hal_be_api.h>
  29. /* Generic AST entry aging timer value */
  30. #define DP_AST_AGING_TIMER_DEFAULT_MS 5000
  31. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  32. #define DP_TX_VDEV_ID_CHECK_ENABLE 0
  33. static struct wlan_cfg_tcl_wbm_ring_num_map g_tcl_wbm_map_array[MAX_TCL_DATA_RINGS] = {
  34. {.tcl_ring_num = 0, .wbm_ring_num = 0, .wbm_rbm_id = HAL_BE_WBM_SW0_BM_ID, .for_ipa = 0},
  35. {1, 4, HAL_BE_WBM_SW4_BM_ID, 0},
  36. {2, 2, HAL_BE_WBM_SW2_BM_ID, 0},
  37. #ifdef QCA_WIFI_KIWI_V2
  38. {3, 5, HAL_BE_WBM_SW5_BM_ID, 0},
  39. {4, 6, HAL_BE_WBM_SW6_BM_ID, 0}
  40. #else
  41. {3, 6, HAL_BE_WBM_SW5_BM_ID, 0},
  42. {4, 7, HAL_BE_WBM_SW6_BM_ID, 0}
  43. #endif
  44. };
  45. #else
  46. #define DP_TX_VDEV_ID_CHECK_ENABLE 1
  47. static struct wlan_cfg_tcl_wbm_ring_num_map g_tcl_wbm_map_array[MAX_TCL_DATA_RINGS] = {
  48. {.tcl_ring_num = 0, .wbm_ring_num = 0, .wbm_rbm_id = HAL_BE_WBM_SW0_BM_ID, .for_ipa = 0},
  49. {1, 1, HAL_BE_WBM_SW1_BM_ID, 0},
  50. {2, 2, HAL_BE_WBM_SW2_BM_ID, 0},
  51. {3, 3, HAL_BE_WBM_SW3_BM_ID, 0},
  52. {4, 4, HAL_BE_WBM_SW4_BM_ID, 0}
  53. };
  54. #endif
  55. static void dp_soc_cfg_attach_be(struct dp_soc *soc)
  56. {
  57. struct wlan_cfg_dp_soc_ctxt *soc_cfg_ctx = soc->wlan_cfg_ctx;
  58. wlan_cfg_set_rx_rel_ring_id(soc_cfg_ctx, WBM2SW_REL_ERR_RING_NUM);
  59. soc->wlan_cfg_ctx->tcl_wbm_map_array = g_tcl_wbm_map_array;
  60. /* this is used only when dmac mode is enabled */
  61. soc->num_rx_refill_buf_rings = 1;
  62. soc->wlan_cfg_ctx->notify_frame_support =
  63. DP_MARK_NOTIFY_FRAME_SUPPORT;
  64. }
  65. qdf_size_t dp_get_context_size_be(enum dp_context_type context_type)
  66. {
  67. switch (context_type) {
  68. case DP_CONTEXT_TYPE_SOC:
  69. return sizeof(struct dp_soc_be);
  70. case DP_CONTEXT_TYPE_PDEV:
  71. return sizeof(struct dp_pdev_be);
  72. case DP_CONTEXT_TYPE_VDEV:
  73. return sizeof(struct dp_vdev_be);
  74. case DP_CONTEXT_TYPE_PEER:
  75. return sizeof(struct dp_peer_be);
  76. default:
  77. return 0;
  78. }
  79. }
  80. #if !defined(DISABLE_MON_CONFIG) && defined(QCA_MONITOR_2_0_SUPPORT)
  81. qdf_size_t dp_mon_get_context_size_be(enum dp_context_type context_type)
  82. {
  83. switch (context_type) {
  84. case DP_CONTEXT_TYPE_MON_SOC:
  85. return sizeof(struct dp_mon_soc_be);
  86. case DP_CONTEXT_TYPE_MON_PDEV:
  87. return sizeof(struct dp_mon_pdev_be);
  88. default:
  89. return 0;
  90. }
  91. }
  92. #else
  93. qdf_size_t dp_mon_get_context_size_be(enum dp_context_type context_type)
  94. {
  95. switch (context_type) {
  96. case DP_CONTEXT_TYPE_MON_SOC:
  97. return sizeof(struct dp_mon_soc);
  98. case DP_CONTEXT_TYPE_MON_PDEV:
  99. return sizeof(struct dp_mon_pdev);
  100. default:
  101. return 0;
  102. }
  103. }
  104. #endif
  105. #ifdef DP_FEATURE_HW_COOKIE_CONVERSION
  106. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  107. /**
  108. * dp_cc_wbm_sw_en_cfg() - configure HW cookie conversion enablement
  109. per wbm2sw ring
  110. * @cc_cfg: HAL HW cookie conversion configuration structure pointer
  111. *
  112. * Return: None
  113. */
  114. static inline
  115. void dp_cc_wbm_sw_en_cfg(struct hal_hw_cc_config *cc_cfg)
  116. {
  117. cc_cfg->wbm2sw6_cc_en = 1;
  118. cc_cfg->wbm2sw5_cc_en = 1;
  119. cc_cfg->wbm2sw4_cc_en = 1;
  120. cc_cfg->wbm2sw3_cc_en = 1;
  121. cc_cfg->wbm2sw2_cc_en = 1;
  122. /* disable wbm2sw1 hw cc as it's for FW */
  123. cc_cfg->wbm2sw1_cc_en = 0;
  124. cc_cfg->wbm2sw0_cc_en = 1;
  125. cc_cfg->wbm2fw_cc_en = 0;
  126. }
  127. #else
  128. static inline
  129. void dp_cc_wbm_sw_en_cfg(struct hal_hw_cc_config *cc_cfg)
  130. {
  131. cc_cfg->wbm2sw6_cc_en = 1;
  132. cc_cfg->wbm2sw5_cc_en = 1;
  133. cc_cfg->wbm2sw4_cc_en = 1;
  134. cc_cfg->wbm2sw3_cc_en = 1;
  135. cc_cfg->wbm2sw2_cc_en = 1;
  136. cc_cfg->wbm2sw1_cc_en = 1;
  137. cc_cfg->wbm2sw0_cc_en = 1;
  138. cc_cfg->wbm2fw_cc_en = 0;
  139. }
  140. #endif
  141. #if defined(WLAN_SUPPORT_RX_FISA)
  142. static QDF_STATUS dp_fisa_fst_cmem_addr_init(struct dp_soc *soc)
  143. {
  144. dp_info("cmem base 0x%llx, total size 0x%llx avail_size 0x%llx",
  145. soc->cmem_base, soc->cmem_total_size, soc->cmem_avail_size);
  146. /* get CMEM for cookie conversion */
  147. if (soc->cmem_avail_size < DP_CMEM_FST_SIZE) {
  148. dp_err("cmem_size 0x%llx bytes < 16K", soc->cmem_avail_size);
  149. return QDF_STATUS_E_NOMEM;
  150. }
  151. soc->fst_cmem_size = DP_CMEM_FST_SIZE;
  152. soc->fst_cmem_base = soc->cmem_base +
  153. (soc->cmem_total_size - soc->cmem_avail_size);
  154. soc->cmem_avail_size -= soc->fst_cmem_size;
  155. dp_info("fst_cmem_base 0x%llx, fst_cmem_size 0x%llx",
  156. soc->fst_cmem_base, soc->fst_cmem_size);
  157. return QDF_STATUS_SUCCESS;
  158. }
  159. #else /* !WLAN_SUPPORT_RX_FISA */
  160. static QDF_STATUS dp_fisa_fst_cmem_addr_init(struct dp_soc *soc)
  161. {
  162. return QDF_STATUS_SUCCESS;
  163. }
  164. #endif
  165. /**
  166. * dp_cc_reg_cfg_init() - initialize and configure HW cookie
  167. conversion register
  168. * @soc: SOC handle
  169. * @is_4k_align: page address 4k alignd
  170. *
  171. * Return: None
  172. */
  173. static void dp_cc_reg_cfg_init(struct dp_soc *soc,
  174. bool is_4k_align)
  175. {
  176. struct hal_hw_cc_config cc_cfg = { 0 };
  177. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  178. if (soc->cdp_soc.ol_ops->get_con_mode &&
  179. soc->cdp_soc.ol_ops->get_con_mode() == QDF_GLOBAL_FTM_MODE)
  180. return;
  181. if (!soc->wlan_cfg_ctx->hw_cc_enabled) {
  182. dp_info("INI skip HW CC register setting");
  183. return;
  184. }
  185. cc_cfg.lut_base_addr_31_0 = be_soc->cc_cmem_base;
  186. cc_cfg.cc_global_en = true;
  187. cc_cfg.page_4k_align = is_4k_align;
  188. cc_cfg.cookie_offset_msb = DP_CC_DESC_ID_SPT_VA_OS_MSB;
  189. cc_cfg.cookie_page_msb = DP_CC_DESC_ID_PPT_PAGE_OS_MSB;
  190. /* 36th bit should be 1 then HW know this is CMEM address */
  191. cc_cfg.lut_base_addr_39_32 = 0x10;
  192. cc_cfg.error_path_cookie_conv_en = true;
  193. cc_cfg.release_path_cookie_conv_en = true;
  194. dp_cc_wbm_sw_en_cfg(&cc_cfg);
  195. hal_cookie_conversion_reg_cfg_be(soc->hal_soc, &cc_cfg);
  196. }
  197. /**
  198. * dp_hw_cc_cmem_write() - DP wrapper function for CMEM buffer writing
  199. * @hal_soc_hdl: HAL SOC handle
  200. * @offset: CMEM address
  201. * @value: value to write
  202. *
  203. * Return: None.
  204. */
  205. static inline void dp_hw_cc_cmem_write(hal_soc_handle_t hal_soc_hdl,
  206. uint32_t offset,
  207. uint32_t value)
  208. {
  209. hal_cmem_write(hal_soc_hdl, offset, value);
  210. }
  211. /**
  212. * dp_hw_cc_cmem_addr_init() - Check and initialize CMEM base address for
  213. HW cookie conversion
  214. * @soc: SOC handle
  215. * @cc_ctx: cookie conversion context pointer
  216. *
  217. * Return: 0 in case of success, else error value
  218. */
  219. static inline QDF_STATUS dp_hw_cc_cmem_addr_init(struct dp_soc *soc)
  220. {
  221. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  222. dp_info("cmem base 0x%llx, total size 0x%llx avail_size 0x%llx",
  223. soc->cmem_base, soc->cmem_total_size, soc->cmem_avail_size);
  224. /* get CMEM for cookie conversion */
  225. if (soc->cmem_avail_size < DP_CC_PPT_MEM_SIZE) {
  226. dp_err("cmem_size 0x%llx bytes < 4K", soc->cmem_avail_size);
  227. return QDF_STATUS_E_RESOURCES;
  228. }
  229. be_soc->cc_cmem_base = (uint32_t)(soc->cmem_base +
  230. DP_CC_MEM_OFFSET_IN_CMEM);
  231. soc->cmem_avail_size -= DP_CC_PPT_MEM_SIZE;
  232. dp_info("cc_cmem_base 0x%x, cmem_avail_size 0x%llx",
  233. be_soc->cc_cmem_base, soc->cmem_avail_size);
  234. return QDF_STATUS_SUCCESS;
  235. }
  236. static QDF_STATUS dp_get_cmem_allocation(struct dp_soc *soc,
  237. uint8_t for_feature)
  238. {
  239. QDF_STATUS status = QDF_STATUS_E_NOMEM;
  240. switch (for_feature) {
  241. case COOKIE_CONVERSION:
  242. status = dp_hw_cc_cmem_addr_init(soc);
  243. break;
  244. case FISA_FST:
  245. status = dp_fisa_fst_cmem_addr_init(soc);
  246. break;
  247. default:
  248. dp_err("Invalid CMEM request");
  249. }
  250. return status;
  251. }
  252. #else
  253. static inline void dp_cc_reg_cfg_init(struct dp_soc *soc,
  254. bool is_4k_align) {}
  255. static inline void dp_hw_cc_cmem_write(hal_soc_handle_t hal_soc_hdl,
  256. uint32_t offset,
  257. uint32_t value)
  258. { }
  259. static inline QDF_STATUS dp_hw_cc_cmem_addr_init(struct dp_soc *soc)
  260. {
  261. return QDF_STATUS_SUCCESS;
  262. }
  263. static QDF_STATUS dp_get_cmem_allocation(struct dp_soc *soc,
  264. uint8_t for_feature)
  265. {
  266. return QDF_STATUS_SUCCESS;
  267. }
  268. #endif
  269. QDF_STATUS
  270. dp_hw_cookie_conversion_attach(struct dp_soc_be *be_soc,
  271. struct dp_hw_cookie_conversion_t *cc_ctx,
  272. uint32_t num_descs,
  273. enum dp_desc_type desc_type,
  274. uint8_t desc_pool_id)
  275. {
  276. struct dp_soc *soc = DP_SOC_BE_GET_SOC(be_soc);
  277. uint32_t num_spt_pages, i = 0;
  278. struct dp_spt_page_desc *spt_desc;
  279. struct qdf_mem_dma_page_t *dma_page;
  280. uint8_t chip_id;
  281. /* estimate how many SPT DDR pages needed */
  282. num_spt_pages = num_descs / DP_CC_SPT_PAGE_MAX_ENTRIES;
  283. num_spt_pages = num_spt_pages <= DP_CC_PPT_MAX_ENTRIES ?
  284. num_spt_pages : DP_CC_PPT_MAX_ENTRIES;
  285. dp_info("num_spt_pages needed %d", num_spt_pages);
  286. dp_desc_multi_pages_mem_alloc(soc, DP_HW_CC_SPT_PAGE_TYPE,
  287. &cc_ctx->page_pool, qdf_page_size,
  288. num_spt_pages, 0, false);
  289. if (!cc_ctx->page_pool.dma_pages) {
  290. dp_err("spt ddr pages allocation failed");
  291. return QDF_STATUS_E_RESOURCES;
  292. }
  293. cc_ctx->page_desc_base = qdf_mem_malloc(
  294. num_spt_pages * sizeof(struct dp_spt_page_desc));
  295. if (!cc_ctx->page_desc_base) {
  296. dp_err("spt page descs allocation failed");
  297. goto fail_0;
  298. }
  299. chip_id = dp_mlo_get_chip_id(soc);
  300. cc_ctx->cmem_offset = dp_desc_pool_get_cmem_base(chip_id, desc_pool_id,
  301. desc_type);
  302. /* initial page desc */
  303. spt_desc = cc_ctx->page_desc_base;
  304. dma_page = cc_ctx->page_pool.dma_pages;
  305. while (i < num_spt_pages) {
  306. /* check if page address 4K aligned */
  307. if (qdf_unlikely(dma_page[i].page_p_addr & 0xFFF)) {
  308. dp_err("non-4k aligned pages addr %pK",
  309. (void *)dma_page[i].page_p_addr);
  310. goto fail_1;
  311. }
  312. spt_desc[i].page_v_addr =
  313. dma_page[i].page_v_addr_start;
  314. spt_desc[i].page_p_addr =
  315. dma_page[i].page_p_addr;
  316. i++;
  317. }
  318. cc_ctx->total_page_num = num_spt_pages;
  319. qdf_spinlock_create(&cc_ctx->cc_lock);
  320. return QDF_STATUS_SUCCESS;
  321. fail_1:
  322. qdf_mem_free(cc_ctx->page_desc_base);
  323. fail_0:
  324. dp_desc_multi_pages_mem_free(soc, DP_HW_CC_SPT_PAGE_TYPE,
  325. &cc_ctx->page_pool, 0, false);
  326. return QDF_STATUS_E_FAILURE;
  327. }
  328. QDF_STATUS
  329. dp_hw_cookie_conversion_detach(struct dp_soc_be *be_soc,
  330. struct dp_hw_cookie_conversion_t *cc_ctx)
  331. {
  332. struct dp_soc *soc = DP_SOC_BE_GET_SOC(be_soc);
  333. qdf_mem_free(cc_ctx->page_desc_base);
  334. dp_desc_multi_pages_mem_free(soc, DP_HW_CC_SPT_PAGE_TYPE,
  335. &cc_ctx->page_pool, 0, false);
  336. qdf_spinlock_destroy(&cc_ctx->cc_lock);
  337. return QDF_STATUS_SUCCESS;
  338. }
  339. QDF_STATUS
  340. dp_hw_cookie_conversion_init(struct dp_soc_be *be_soc,
  341. struct dp_hw_cookie_conversion_t *cc_ctx)
  342. {
  343. struct dp_soc *soc = DP_SOC_BE_GET_SOC(be_soc);
  344. uint32_t i = 0;
  345. struct dp_spt_page_desc *spt_desc;
  346. uint32_t ppt_index;
  347. uint32_t ppt_id_start;
  348. if (!cc_ctx->total_page_num) {
  349. dp_err("total page num is 0");
  350. return QDF_STATUS_E_INVAL;
  351. }
  352. ppt_id_start = DP_CMEM_OFFSET_TO_PPT_ID(cc_ctx->cmem_offset);
  353. spt_desc = cc_ctx->page_desc_base;
  354. while (i < cc_ctx->total_page_num) {
  355. /* write page PA to CMEM */
  356. dp_hw_cc_cmem_write(soc->hal_soc,
  357. (cc_ctx->cmem_offset + be_soc->cc_cmem_base
  358. + (i * DP_CC_PPT_ENTRY_SIZE_4K_ALIGNED)),
  359. (spt_desc[i].page_p_addr >>
  360. DP_CC_PPT_ENTRY_HW_APEND_BITS_4K_ALIGNED));
  361. ppt_index = ppt_id_start + i;
  362. if (ppt_index >= DP_CC_PPT_MAX_ENTRIES)
  363. qdf_assert_always(0);
  364. spt_desc[i].ppt_index = ppt_index;
  365. be_soc->page_desc_base[ppt_index].page_v_addr =
  366. spt_desc[i].page_v_addr;
  367. i++;
  368. }
  369. return QDF_STATUS_SUCCESS;
  370. }
  371. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  372. QDF_STATUS
  373. dp_hw_cookie_conversion_deinit(struct dp_soc_be *be_soc,
  374. struct dp_hw_cookie_conversion_t *cc_ctx)
  375. {
  376. uint32_t ppt_index;
  377. struct dp_spt_page_desc *spt_desc;
  378. int i = 0;
  379. spt_desc = cc_ctx->page_desc_base;
  380. while (i < cc_ctx->total_page_num) {
  381. ppt_index = spt_desc[i].ppt_index;
  382. be_soc->page_desc_base[ppt_index].page_v_addr = NULL;
  383. i++;
  384. }
  385. return QDF_STATUS_SUCCESS;
  386. }
  387. #else
  388. QDF_STATUS
  389. dp_hw_cookie_conversion_deinit(struct dp_soc_be *be_soc,
  390. struct dp_hw_cookie_conversion_t *cc_ctx)
  391. {
  392. struct dp_soc *soc = DP_SOC_BE_GET_SOC(be_soc);
  393. uint32_t ppt_index;
  394. struct dp_spt_page_desc *spt_desc;
  395. int i = 0;
  396. spt_desc = cc_ctx->page_desc_base;
  397. while (i < cc_ctx->total_page_num) {
  398. /* reset PA in CMEM to NULL */
  399. dp_hw_cc_cmem_write(soc->hal_soc,
  400. (cc_ctx->cmem_offset + be_soc->cc_cmem_base
  401. + (i * DP_CC_PPT_ENTRY_SIZE_4K_ALIGNED)),
  402. 0);
  403. ppt_index = spt_desc[i].ppt_index;
  404. be_soc->page_desc_base[ppt_index].page_v_addr = NULL;
  405. i++;
  406. }
  407. return QDF_STATUS_SUCCESS;
  408. }
  409. #endif
  410. static QDF_STATUS dp_soc_detach_be(struct dp_soc *soc)
  411. {
  412. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  413. int i = 0;
  414. for (i = 0; i < MAX_TXDESC_POOLS; i++)
  415. dp_hw_cookie_conversion_detach(be_soc,
  416. &be_soc->tx_cc_ctx[i]);
  417. for (i = 0; i < MAX_RXDESC_POOLS; i++)
  418. dp_hw_cookie_conversion_detach(be_soc,
  419. &be_soc->rx_cc_ctx[i]);
  420. qdf_mem_free(be_soc->page_desc_base);
  421. be_soc->page_desc_base = NULL;
  422. return QDF_STATUS_SUCCESS;
  423. }
  424. #ifdef WLAN_MLO_MULTI_CHIP
  425. #ifdef WLAN_MCAST_MLO
  426. static inline void
  427. dp_mlo_mcast_init(struct dp_soc *soc, struct dp_vdev *vdev)
  428. {
  429. struct dp_vdev_be *be_vdev = dp_get_be_vdev_from_dp_vdev(vdev);
  430. be_vdev->mcast_primary = false;
  431. be_vdev->seq_num = 0;
  432. dp_tx_mcast_mlo_reinject_routing_set(soc,
  433. (void *)&be_vdev->mcast_primary);
  434. if (vdev->opmode == wlan_op_mode_ap) {
  435. if (vdev->mlo_vdev)
  436. hal_tx_vdev_mcast_ctrl_set(vdev->pdev->soc->hal_soc,
  437. vdev->vdev_id,
  438. HAL_TX_MCAST_CTRL_DROP);
  439. else
  440. hal_tx_vdev_mcast_ctrl_set(vdev->pdev->soc->hal_soc,
  441. vdev->vdev_id,
  442. HAL_TX_MCAST_CTRL_FW_EXCEPTION);
  443. }
  444. }
  445. static inline void
  446. dp_mlo_mcast_deinit(struct dp_soc *soc, struct dp_vdev *vdev)
  447. {
  448. struct dp_vdev_be *be_vdev = dp_get_be_vdev_from_dp_vdev(vdev);
  449. be_vdev->seq_num = 0;
  450. be_vdev->mcast_primary = false;
  451. vdev->mlo_vdev = false;
  452. }
  453. #else
  454. static inline void
  455. dp_mlo_mcast_init(struct dp_soc *soc, struct dp_vdev *vdev)
  456. {
  457. }
  458. static inline void
  459. dp_mlo_mcast_deinit(struct dp_soc *soc, struct dp_vdev *vdev)
  460. {
  461. }
  462. #endif
  463. static void dp_mlo_init_ptnr_list(struct dp_vdev *vdev)
  464. {
  465. struct dp_vdev_be *be_vdev = dp_get_be_vdev_from_dp_vdev(vdev);
  466. qdf_mem_set(be_vdev->partner_vdev_list,
  467. WLAN_MAX_MLO_CHIPS * WLAN_MAX_MLO_LINKS_PER_SOC,
  468. CDP_INVALID_VDEV_ID);
  469. }
  470. static void dp_get_rx_hash_key_be(struct dp_soc *soc,
  471. struct cdp_lro_hash_config *lro_hash)
  472. {
  473. dp_mlo_get_rx_hash_key(soc, lro_hash);
  474. }
  475. #else
  476. static inline void
  477. dp_mlo_mcast_init(struct dp_soc *soc, struct dp_vdev *vdev)
  478. {
  479. }
  480. static inline void
  481. dp_mlo_mcast_deinit(struct dp_soc *soc, struct dp_vdev *vdev)
  482. {
  483. }
  484. static void dp_mlo_init_ptnr_list(struct dp_vdev *vdev)
  485. {
  486. }
  487. static void dp_get_rx_hash_key_be(struct dp_soc *soc,
  488. struct cdp_lro_hash_config *lro_hash)
  489. {
  490. dp_get_rx_hash_key_bytes(lro_hash);
  491. }
  492. #endif
  493. static QDF_STATUS dp_soc_attach_be(struct dp_soc *soc,
  494. struct cdp_soc_attach_params *params)
  495. {
  496. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  497. QDF_STATUS qdf_status = QDF_STATUS_SUCCESS;
  498. uint32_t max_tx_rx_desc_num, num_spt_pages;
  499. uint32_t num_entries;
  500. int i = 0;
  501. max_tx_rx_desc_num = WLAN_CFG_NUM_TX_DESC_MAX * MAX_TXDESC_POOLS +
  502. WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX * MAX_RXDESC_POOLS;
  503. /* estimate how many SPT DDR pages needed */
  504. num_spt_pages = max_tx_rx_desc_num / DP_CC_SPT_PAGE_MAX_ENTRIES;
  505. num_spt_pages = num_spt_pages <= DP_CC_PPT_MAX_ENTRIES ?
  506. num_spt_pages : DP_CC_PPT_MAX_ENTRIES;
  507. be_soc->page_desc_base = qdf_mem_malloc(
  508. DP_CC_PPT_MAX_ENTRIES * sizeof(struct dp_spt_page_desc));
  509. if (!be_soc->page_desc_base) {
  510. dp_err("spt page descs allocation failed");
  511. return QDF_STATUS_E_NOMEM;
  512. }
  513. soc->wbm_sw0_bm_id = hal_tx_get_wbm_sw0_bm_id();
  514. qdf_status = dp_get_cmem_allocation(soc, COOKIE_CONVERSION);
  515. if (!QDF_IS_STATUS_SUCCESS(qdf_status))
  516. goto fail;
  517. dp_soc_mlo_fill_params(soc, params);
  518. for (i = 0; i < MAX_TXDESC_POOLS; i++) {
  519. num_entries = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  520. qdf_status =
  521. dp_hw_cookie_conversion_attach(be_soc,
  522. &be_soc->tx_cc_ctx[i],
  523. num_entries,
  524. DP_TX_DESC_TYPE, i);
  525. if (!QDF_IS_STATUS_SUCCESS(qdf_status))
  526. goto fail;
  527. }
  528. qdf_status = dp_get_cmem_allocation(soc, FISA_FST);
  529. if (!QDF_IS_STATUS_SUCCESS(qdf_status))
  530. goto fail;
  531. for (i = 0; i < MAX_RXDESC_POOLS; i++) {
  532. num_entries =
  533. wlan_cfg_get_dp_soc_rx_sw_desc_num(soc->wlan_cfg_ctx);
  534. qdf_status =
  535. dp_hw_cookie_conversion_attach(be_soc,
  536. &be_soc->rx_cc_ctx[i],
  537. num_entries,
  538. DP_RX_DESC_BUF_TYPE, i);
  539. if (!QDF_IS_STATUS_SUCCESS(qdf_status))
  540. goto fail;
  541. }
  542. return qdf_status;
  543. fail:
  544. dp_soc_detach_be(soc);
  545. return qdf_status;
  546. }
  547. static QDF_STATUS dp_soc_deinit_be(struct dp_soc *soc)
  548. {
  549. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  550. int i = 0;
  551. dp_tx_deinit_bank_profiles(be_soc);
  552. for (i = 0; i < MAX_TXDESC_POOLS; i++)
  553. dp_hw_cookie_conversion_deinit(be_soc,
  554. &be_soc->tx_cc_ctx[i]);
  555. for (i = 0; i < MAX_RXDESC_POOLS; i++)
  556. dp_hw_cookie_conversion_deinit(be_soc,
  557. &be_soc->rx_cc_ctx[i]);
  558. return QDF_STATUS_SUCCESS;
  559. }
  560. static QDF_STATUS dp_soc_init_be(struct dp_soc *soc)
  561. {
  562. QDF_STATUS qdf_status = QDF_STATUS_SUCCESS;
  563. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  564. int i = 0;
  565. for (i = 0; i < MAX_TXDESC_POOLS; i++) {
  566. qdf_status =
  567. dp_hw_cookie_conversion_init(be_soc,
  568. &be_soc->tx_cc_ctx[i]);
  569. if (!QDF_IS_STATUS_SUCCESS(qdf_status))
  570. goto fail;
  571. }
  572. for (i = 0; i < MAX_RXDESC_POOLS; i++) {
  573. qdf_status =
  574. dp_hw_cookie_conversion_init(be_soc,
  575. &be_soc->rx_cc_ctx[i]);
  576. if (!QDF_IS_STATUS_SUCCESS(qdf_status))
  577. goto fail;
  578. }
  579. /* route vdev_id mismatch notification via FW completion */
  580. hal_tx_vdev_mismatch_routing_set(soc->hal_soc,
  581. HAL_TX_VDEV_MISMATCH_FW_NOTIFY);
  582. qdf_status = dp_tx_init_bank_profiles(be_soc);
  583. if (!QDF_IS_STATUS_SUCCESS(qdf_status))
  584. goto fail;
  585. /* write WBM/REO cookie conversion CFG register */
  586. dp_cc_reg_cfg_init(soc, true);
  587. return qdf_status;
  588. fail:
  589. dp_soc_deinit_be(soc);
  590. return qdf_status;
  591. }
  592. static QDF_STATUS dp_pdev_attach_be(struct dp_pdev *pdev,
  593. struct cdp_pdev_attach_params *params)
  594. {
  595. dp_pdev_mlo_fill_params(pdev, params);
  596. dp_mlo_update_link_to_pdev_map(pdev->soc, pdev);
  597. return QDF_STATUS_SUCCESS;
  598. }
  599. static QDF_STATUS dp_pdev_detach_be(struct dp_pdev *pdev)
  600. {
  601. dp_mlo_update_link_to_pdev_unmap(pdev->soc, pdev);
  602. return QDF_STATUS_SUCCESS;
  603. }
  604. static QDF_STATUS dp_vdev_attach_be(struct dp_soc *soc, struct dp_vdev *vdev)
  605. {
  606. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  607. struct dp_vdev_be *be_vdev = dp_get_be_vdev_from_dp_vdev(vdev);
  608. struct dp_pdev *pdev = vdev->pdev;
  609. if (vdev->opmode == wlan_op_mode_monitor)
  610. return QDF_STATUS_SUCCESS;
  611. be_vdev->vdev_id_check_en = DP_TX_VDEV_ID_CHECK_ENABLE;
  612. be_vdev->bank_id = dp_tx_get_bank_profile(be_soc, be_vdev);
  613. if (be_vdev->bank_id == DP_BE_INVALID_BANK_ID) {
  614. QDF_BUG(0);
  615. return QDF_STATUS_E_FAULT;
  616. }
  617. if (vdev->opmode == wlan_op_mode_sta) {
  618. if (soc->cdp_soc.ol_ops->set_mec_timer)
  619. soc->cdp_soc.ol_ops->set_mec_timer(
  620. soc->ctrl_psoc,
  621. vdev->vdev_id,
  622. DP_AST_AGING_TIMER_DEFAULT_MS);
  623. if (pdev->isolation)
  624. hal_tx_vdev_mcast_ctrl_set(soc->hal_soc, vdev->vdev_id,
  625. HAL_TX_MCAST_CTRL_FW_EXCEPTION);
  626. else
  627. hal_tx_vdev_mcast_ctrl_set(soc->hal_soc, vdev->vdev_id,
  628. HAL_TX_MCAST_CTRL_MEC_NOTIFY);
  629. }
  630. dp_mlo_mcast_init(soc, vdev);
  631. dp_mlo_init_ptnr_list(vdev);
  632. return QDF_STATUS_SUCCESS;
  633. }
  634. static QDF_STATUS dp_vdev_detach_be(struct dp_soc *soc, struct dp_vdev *vdev)
  635. {
  636. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  637. struct dp_vdev_be *be_vdev = dp_get_be_vdev_from_dp_vdev(vdev);
  638. if (vdev->opmode == wlan_op_mode_monitor)
  639. return QDF_STATUS_SUCCESS;
  640. if (vdev->opmode == wlan_op_mode_ap)
  641. dp_mlo_mcast_deinit(soc, vdev);
  642. dp_tx_put_bank_profile(be_soc, be_vdev);
  643. dp_clr_mlo_ptnr_list(soc, vdev);
  644. return QDF_STATUS_SUCCESS;
  645. }
  646. qdf_size_t dp_get_soc_context_size_be(void)
  647. {
  648. return sizeof(struct dp_soc_be);
  649. }
  650. #ifdef NO_RX_PKT_HDR_TLV
  651. /**
  652. * dp_rxdma_ring_sel_cfg_be() - Setup RXDMA ring config
  653. * @soc: Common DP soc handle
  654. *
  655. * Return: QDF_STATUS
  656. */
  657. static QDF_STATUS
  658. dp_rxdma_ring_sel_cfg_be(struct dp_soc *soc)
  659. {
  660. int i;
  661. int mac_id;
  662. struct htt_rx_ring_tlv_filter htt_tlv_filter = {0};
  663. struct dp_srng *rx_mac_srng;
  664. QDF_STATUS status = QDF_STATUS_SUCCESS;
  665. /*
  666. * In Beryllium chipset msdu_start, mpdu_end
  667. * and rx_attn are part of msdu_end/mpdu_start
  668. */
  669. htt_tlv_filter.msdu_start = 0;
  670. htt_tlv_filter.mpdu_end = 0;
  671. htt_tlv_filter.attention = 0;
  672. htt_tlv_filter.mpdu_start = 1;
  673. htt_tlv_filter.msdu_end = 1;
  674. htt_tlv_filter.packet = 1;
  675. htt_tlv_filter.packet_header = 0;
  676. htt_tlv_filter.ppdu_start = 0;
  677. htt_tlv_filter.ppdu_end = 0;
  678. htt_tlv_filter.ppdu_end_user_stats = 0;
  679. htt_tlv_filter.ppdu_end_user_stats_ext = 0;
  680. htt_tlv_filter.ppdu_end_status_done = 0;
  681. htt_tlv_filter.enable_fp = 1;
  682. htt_tlv_filter.enable_md = 0;
  683. htt_tlv_filter.enable_md = 0;
  684. htt_tlv_filter.enable_mo = 0;
  685. htt_tlv_filter.fp_mgmt_filter = 0;
  686. htt_tlv_filter.fp_ctrl_filter = FILTER_CTRL_BA_REQ;
  687. htt_tlv_filter.fp_data_filter = (FILTER_DATA_UCAST |
  688. FILTER_DATA_MCAST |
  689. FILTER_DATA_DATA);
  690. htt_tlv_filter.mo_mgmt_filter = 0;
  691. htt_tlv_filter.mo_ctrl_filter = 0;
  692. htt_tlv_filter.mo_data_filter = 0;
  693. htt_tlv_filter.md_data_filter = 0;
  694. htt_tlv_filter.offset_valid = true;
  695. /* Not subscribing to mpdu_end, msdu_start and rx_attn */
  696. htt_tlv_filter.rx_mpdu_end_offset = 0;
  697. htt_tlv_filter.rx_msdu_start_offset = 0;
  698. htt_tlv_filter.rx_attn_offset = 0;
  699. htt_tlv_filter.rx_packet_offset = soc->rx_pkt_tlv_size;
  700. /*Not subscribing rx_pkt_header*/
  701. htt_tlv_filter.rx_header_offset = 0;
  702. htt_tlv_filter.rx_mpdu_start_offset =
  703. hal_rx_mpdu_start_offset_get(soc->hal_soc);
  704. htt_tlv_filter.rx_msdu_end_offset =
  705. hal_rx_msdu_end_offset_get(soc->hal_soc);
  706. for (i = 0; i < MAX_PDEV_CNT; i++) {
  707. struct dp_pdev *pdev = soc->pdev_list[i];
  708. if (!pdev)
  709. continue;
  710. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  711. int mac_for_pdev =
  712. dp_get_mac_id_for_pdev(mac_id, pdev->pdev_id);
  713. /*
  714. * Obtain lmac id from pdev to access the LMAC ring
  715. * in soc context
  716. */
  717. int lmac_id =
  718. dp_get_lmac_id_for_pdev_id(soc, mac_id,
  719. pdev->pdev_id);
  720. rx_mac_srng = dp_get_rxdma_ring(pdev, lmac_id);
  721. if (!rx_mac_srng->hal_srng)
  722. continue;
  723. htt_h2t_rx_ring_cfg(soc->htt_handle, mac_for_pdev,
  724. rx_mac_srng->hal_srng,
  725. RXDMA_BUF, RX_DATA_BUFFER_SIZE,
  726. &htt_tlv_filter);
  727. }
  728. }
  729. return status;
  730. }
  731. #else
  732. /**
  733. * dp_rxdma_ring_sel_cfg_be() - Setup RXDMA ring config
  734. * @soc: Common DP soc handle
  735. *
  736. * Return: QDF_STATUS
  737. */
  738. static QDF_STATUS
  739. dp_rxdma_ring_sel_cfg_be(struct dp_soc *soc)
  740. {
  741. int i;
  742. int mac_id;
  743. struct htt_rx_ring_tlv_filter htt_tlv_filter = {0};
  744. struct dp_srng *rx_mac_srng;
  745. QDF_STATUS status = QDF_STATUS_SUCCESS;
  746. /*
  747. * In Beryllium chipset msdu_start, mpdu_end
  748. * and rx_attn are part of msdu_end/mpdu_start
  749. */
  750. htt_tlv_filter.msdu_start = 0;
  751. htt_tlv_filter.mpdu_end = 0;
  752. htt_tlv_filter.attention = 0;
  753. htt_tlv_filter.mpdu_start = 1;
  754. htt_tlv_filter.msdu_end = 1;
  755. htt_tlv_filter.packet = 1;
  756. htt_tlv_filter.packet_header = 1;
  757. htt_tlv_filter.ppdu_start = 0;
  758. htt_tlv_filter.ppdu_end = 0;
  759. htt_tlv_filter.ppdu_end_user_stats = 0;
  760. htt_tlv_filter.ppdu_end_user_stats_ext = 0;
  761. htt_tlv_filter.ppdu_end_status_done = 0;
  762. htt_tlv_filter.enable_fp = 1;
  763. htt_tlv_filter.enable_md = 0;
  764. htt_tlv_filter.enable_md = 0;
  765. htt_tlv_filter.enable_mo = 0;
  766. htt_tlv_filter.fp_mgmt_filter = 0;
  767. htt_tlv_filter.fp_ctrl_filter = FILTER_CTRL_BA_REQ;
  768. htt_tlv_filter.fp_data_filter = (FILTER_DATA_UCAST |
  769. FILTER_DATA_MCAST |
  770. FILTER_DATA_DATA);
  771. htt_tlv_filter.mo_mgmt_filter = 0;
  772. htt_tlv_filter.mo_ctrl_filter = 0;
  773. htt_tlv_filter.mo_data_filter = 0;
  774. htt_tlv_filter.md_data_filter = 0;
  775. htt_tlv_filter.offset_valid = true;
  776. /* Not subscribing to mpdu_end, msdu_start and rx_attn */
  777. htt_tlv_filter.rx_mpdu_end_offset = 0;
  778. htt_tlv_filter.rx_msdu_start_offset = 0;
  779. htt_tlv_filter.rx_attn_offset = 0;
  780. htt_tlv_filter.rx_packet_offset = soc->rx_pkt_tlv_size;
  781. htt_tlv_filter.rx_header_offset =
  782. hal_rx_pkt_tlv_offset_get(soc->hal_soc);
  783. htt_tlv_filter.rx_mpdu_start_offset =
  784. hal_rx_mpdu_start_offset_get(soc->hal_soc);
  785. htt_tlv_filter.rx_msdu_end_offset =
  786. hal_rx_msdu_end_offset_get(soc->hal_soc);
  787. dp_info("TLV subscription\n"
  788. "msdu_start %d, mpdu_end %d, attention %d"
  789. "mpdu_start %d, msdu_end %d, pkt_hdr %d, pkt %d\n"
  790. "TLV offsets\n"
  791. "msdu_start %d, mpdu_end %d, attention %d"
  792. "mpdu_start %d, msdu_end %d, pkt_hdr %d, pkt %d\n",
  793. htt_tlv_filter.msdu_start,
  794. htt_tlv_filter.mpdu_end,
  795. htt_tlv_filter.attention,
  796. htt_tlv_filter.mpdu_start,
  797. htt_tlv_filter.msdu_end,
  798. htt_tlv_filter.packet_header,
  799. htt_tlv_filter.packet,
  800. htt_tlv_filter.rx_msdu_start_offset,
  801. htt_tlv_filter.rx_mpdu_end_offset,
  802. htt_tlv_filter.rx_attn_offset,
  803. htt_tlv_filter.rx_mpdu_start_offset,
  804. htt_tlv_filter.rx_msdu_end_offset,
  805. htt_tlv_filter.rx_header_offset,
  806. htt_tlv_filter.rx_packet_offset);
  807. for (i = 0; i < MAX_PDEV_CNT; i++) {
  808. struct dp_pdev *pdev = soc->pdev_list[i];
  809. if (!pdev)
  810. continue;
  811. for (mac_id = 0; mac_id < NUM_RXDMA_RINGS_PER_PDEV; mac_id++) {
  812. int mac_for_pdev =
  813. dp_get_mac_id_for_pdev(mac_id, pdev->pdev_id);
  814. /*
  815. * Obtain lmac id from pdev to access the LMAC ring
  816. * in soc context
  817. */
  818. int lmac_id =
  819. dp_get_lmac_id_for_pdev_id(soc, mac_id,
  820. pdev->pdev_id);
  821. rx_mac_srng = dp_get_rxdma_ring(pdev, lmac_id);
  822. if (!rx_mac_srng->hal_srng)
  823. continue;
  824. htt_h2t_rx_ring_cfg(soc->htt_handle, mac_for_pdev,
  825. rx_mac_srng->hal_srng,
  826. RXDMA_BUF, RX_DATA_BUFFER_SIZE,
  827. &htt_tlv_filter);
  828. }
  829. }
  830. return status;
  831. }
  832. #endif
  833. #ifdef WLAN_FEATURE_NEAR_FULL_IRQ
  834. /**
  835. * dp_service_near_full_srngs_be() - Main bottom half callback for the
  836. * near-full IRQs.
  837. * @soc: Datapath SoC handle
  838. * @int_ctx: Interrupt context
  839. * @dp_budget: Budget of the work that can be done in the bottom half
  840. *
  841. * Return: work done in the handler
  842. */
  843. static uint32_t
  844. dp_service_near_full_srngs_be(struct dp_soc *soc, struct dp_intr *int_ctx,
  845. uint32_t dp_budget)
  846. {
  847. int ring = 0;
  848. int budget = dp_budget;
  849. uint32_t work_done = 0;
  850. uint32_t remaining_quota = dp_budget;
  851. struct dp_intr_stats *intr_stats = &int_ctx->intr_stats;
  852. int tx_ring_near_full_mask = int_ctx->tx_ring_near_full_mask;
  853. int rx_near_full_grp_1_mask = int_ctx->rx_near_full_grp_1_mask;
  854. int rx_near_full_grp_2_mask = int_ctx->rx_near_full_grp_2_mask;
  855. int rx_near_full_mask = rx_near_full_grp_1_mask |
  856. rx_near_full_grp_2_mask;
  857. dp_verbose_debug("rx_ring_near_full 0x%x tx_ring_near_full 0x%x",
  858. rx_near_full_mask,
  859. tx_ring_near_full_mask);
  860. if (rx_near_full_mask) {
  861. for (ring = 0; ring < soc->num_reo_dest_rings; ring++) {
  862. if (!(rx_near_full_mask & (1 << ring)))
  863. continue;
  864. work_done = dp_rx_nf_process(int_ctx,
  865. soc->reo_dest_ring[ring].hal_srng,
  866. ring, remaining_quota);
  867. if (work_done) {
  868. intr_stats->num_rx_ring_near_full_masks[ring]++;
  869. dp_verbose_debug("rx NF mask 0x%x ring %d, work_done %d budget %d",
  870. rx_near_full_mask, ring,
  871. work_done,
  872. budget);
  873. budget -= work_done;
  874. if (budget <= 0)
  875. goto budget_done;
  876. remaining_quota = budget;
  877. }
  878. }
  879. }
  880. if (tx_ring_near_full_mask) {
  881. for (ring = 0; ring < soc->num_tcl_data_rings; ring++) {
  882. if (!(tx_ring_near_full_mask & (1 << ring)))
  883. continue;
  884. work_done = dp_tx_comp_nf_handler(int_ctx, soc,
  885. soc->tx_comp_ring[ring].hal_srng,
  886. ring, remaining_quota);
  887. if (work_done) {
  888. intr_stats->num_tx_comp_ring_near_full_masks[ring]++;
  889. dp_verbose_debug("tx NF mask 0x%x ring %d, work_done %d budget %d",
  890. tx_ring_near_full_mask, ring,
  891. work_done, budget);
  892. budget -= work_done;
  893. if (budget <= 0)
  894. break;
  895. remaining_quota = budget;
  896. }
  897. }
  898. }
  899. intr_stats->num_near_full_masks++;
  900. budget_done:
  901. return dp_budget - budget;
  902. }
  903. /**
  904. * dp_srng_test_and_update_nf_params_be() - Check if the srng is in near full
  905. * state and set the reap_limit appropriately
  906. * as per the near full state
  907. * @soc: Datapath soc handle
  908. * @dp_srng: Datapath handle for SRNG
  909. * @max_reap_limit: [Output Buffer] Buffer to set the max reap limit as per
  910. * the srng near-full state
  911. *
  912. * Return: 1, if the srng is in near-full state
  913. * 0, if the srng is not in near-full state
  914. */
  915. static int
  916. dp_srng_test_and_update_nf_params_be(struct dp_soc *soc,
  917. struct dp_srng *dp_srng,
  918. int *max_reap_limit)
  919. {
  920. return _dp_srng_test_and_update_nf_params(soc, dp_srng, max_reap_limit);
  921. }
  922. /**
  923. * dp_init_near_full_arch_ops_be() - Initialize the arch ops handler for the
  924. * near full IRQ handling operations.
  925. * @arch_ops: arch ops handle
  926. *
  927. * Return: none
  928. */
  929. static inline void
  930. dp_init_near_full_arch_ops_be(struct dp_arch_ops *arch_ops)
  931. {
  932. arch_ops->dp_service_near_full_srngs = dp_service_near_full_srngs_be;
  933. arch_ops->dp_srng_test_and_update_nf_params =
  934. dp_srng_test_and_update_nf_params_be;
  935. }
  936. #else
  937. static inline void
  938. dp_init_near_full_arch_ops_be(struct dp_arch_ops *arch_ops)
  939. {
  940. }
  941. #endif
  942. #ifdef WLAN_SUPPORT_PPEDS
  943. static void dp_soc_ppe_srng_deinit(struct dp_soc *soc)
  944. {
  945. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  946. struct wlan_cfg_dp_soc_ctxt *soc_cfg_ctx;
  947. soc_cfg_ctx = soc->wlan_cfg_ctx;
  948. if (!wlan_cfg_get_dp_soc_is_ppe_enabled(soc_cfg_ctx))
  949. return;
  950. dp_srng_deinit(soc, &be_soc->ppe_release_ring, PPE_RELEASE, 0);
  951. wlan_minidump_remove(be_soc->ppe_release_ring.base_vaddr_unaligned,
  952. be_soc->ppe_release_ring.alloc_size,
  953. soc->ctrl_psoc,
  954. WLAN_MD_DP_SRNG_PPE_RELEASE,
  955. "ppe_release_ring");
  956. dp_srng_deinit(soc, &be_soc->ppe2tcl_ring, PPE2TCL, 0);
  957. wlan_minidump_remove(be_soc->ppe2tcl_ring.base_vaddr_unaligned,
  958. be_soc->ppe2tcl_ring.alloc_size,
  959. soc->ctrl_psoc,
  960. WLAN_MD_DP_SRNG_PPE2TCL,
  961. "ppe2tcl_ring");
  962. dp_srng_deinit(soc, &be_soc->reo2ppe_ring, REO2PPE, 0);
  963. wlan_minidump_remove(be_soc->reo2ppe_ring.base_vaddr_unaligned,
  964. be_soc->reo2ppe_ring.alloc_size,
  965. soc->ctrl_psoc,
  966. WLAN_MD_DP_SRNG_REO2PPE,
  967. "reo2ppe_ring");
  968. }
  969. static void dp_soc_ppe_srng_free(struct dp_soc *soc)
  970. {
  971. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  972. struct wlan_cfg_dp_soc_ctxt *soc_cfg_ctx;
  973. soc_cfg_ctx = soc->wlan_cfg_ctx;
  974. if (!wlan_cfg_get_dp_soc_is_ppe_enabled(soc_cfg_ctx))
  975. return;
  976. dp_srng_free(soc, &be_soc->ppe_release_ring);
  977. dp_srng_free(soc, &be_soc->ppe2tcl_ring);
  978. dp_srng_free(soc, &be_soc->reo2ppe_ring);
  979. }
  980. static QDF_STATUS dp_soc_ppe_srng_alloc(struct dp_soc *soc)
  981. {
  982. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  983. uint32_t entries;
  984. struct wlan_cfg_dp_soc_ctxt *soc_cfg_ctx;
  985. soc_cfg_ctx = soc->wlan_cfg_ctx;
  986. if (!wlan_cfg_get_dp_soc_is_ppe_enabled(soc_cfg_ctx))
  987. return QDF_STATUS_SUCCESS;
  988. entries = wlan_cfg_get_dp_soc_reo2ppe_ring_size(soc_cfg_ctx);
  989. if (dp_srng_alloc(soc, &be_soc->reo2ppe_ring, REO2PPE,
  990. entries, 0)) {
  991. dp_err("%pK: dp_srng_alloc failed for reo2ppe", soc);
  992. goto fail;
  993. }
  994. entries = wlan_cfg_get_dp_soc_ppe2tcl_ring_size(soc_cfg_ctx);
  995. if (dp_srng_alloc(soc, &be_soc->ppe2tcl_ring, PPE2TCL,
  996. entries, 0)) {
  997. dp_err("%pK: dp_srng_alloc failed for ppe2tcl_ring", soc);
  998. goto fail;
  999. }
  1000. entries = wlan_cfg_get_dp_soc_ppe_release_ring_size(soc_cfg_ctx);
  1001. if (dp_srng_alloc(soc, &be_soc->ppe_release_ring, PPE_RELEASE,
  1002. entries, 0)) {
  1003. dp_err("%pK: dp_srng_alloc failed for ppe_release_ring", soc);
  1004. goto fail;
  1005. }
  1006. return QDF_STATUS_SUCCESS;
  1007. fail:
  1008. dp_soc_ppe_srng_free(soc);
  1009. return QDF_STATUS_E_NOMEM;
  1010. }
  1011. static QDF_STATUS dp_soc_ppe_srng_init(struct dp_soc *soc)
  1012. {
  1013. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  1014. struct wlan_cfg_dp_soc_ctxt *soc_cfg_ctx;
  1015. soc_cfg_ctx = soc->wlan_cfg_ctx;
  1016. if (!wlan_cfg_get_dp_soc_is_ppe_enabled(soc_cfg_ctx))
  1017. return QDF_STATUS_SUCCESS;
  1018. if (dp_srng_init(soc, &be_soc->reo2ppe_ring, REO2PPE, 0, 0)) {
  1019. dp_err("%pK: dp_srng_init failed for reo2ppe", soc);
  1020. goto fail;
  1021. }
  1022. wlan_minidump_log(be_soc->reo2ppe_ring.base_vaddr_unaligned,
  1023. be_soc->reo2ppe_ring.alloc_size,
  1024. soc->ctrl_psoc,
  1025. WLAN_MD_DP_SRNG_REO2PPE,
  1026. "reo2ppe_ring");
  1027. if (dp_srng_init(soc, &be_soc->ppe2tcl_ring, PPE2TCL, 0, 0)) {
  1028. dp_err("%pK: dp_srng_init failed for ppe2tcl_ring", soc);
  1029. goto fail;
  1030. }
  1031. wlan_minidump_log(be_soc->ppe2tcl_ring.base_vaddr_unaligned,
  1032. be_soc->ppe2tcl_ring.alloc_size,
  1033. soc->ctrl_psoc,
  1034. WLAN_MD_DP_SRNG_PPE2TCL,
  1035. "ppe2tcl_ring");
  1036. if (dp_srng_init(soc, &be_soc->ppe_release_ring, PPE_RELEASE, 0, 0)) {
  1037. dp_err("%pK: dp_srng_init failed for ppe_release_ring", soc);
  1038. goto fail;
  1039. }
  1040. wlan_minidump_log(be_soc->ppe_release_ring.base_vaddr_unaligned,
  1041. be_soc->ppe_release_ring.alloc_size,
  1042. soc->ctrl_psoc,
  1043. WLAN_MD_DP_SRNG_PPE_RELEASE,
  1044. "ppe_release_ring");
  1045. return QDF_STATUS_SUCCESS;
  1046. fail:
  1047. dp_soc_ppe_srng_deinit(soc);
  1048. return QDF_STATUS_E_NOMEM;
  1049. }
  1050. #else
  1051. static void dp_soc_ppe_srng_deinit(struct dp_soc *soc)
  1052. {
  1053. }
  1054. static void dp_soc_ppe_srng_free(struct dp_soc *soc)
  1055. {
  1056. }
  1057. static QDF_STATUS dp_soc_ppe_srng_alloc(struct dp_soc *soc)
  1058. {
  1059. return QDF_STATUS_SUCCESS;
  1060. }
  1061. static QDF_STATUS dp_soc_ppe_srng_init(struct dp_soc *soc)
  1062. {
  1063. return QDF_STATUS_SUCCESS;
  1064. }
  1065. #endif
  1066. static void dp_soc_srng_deinit_be(struct dp_soc *soc)
  1067. {
  1068. uint32_t i;
  1069. dp_soc_ppe_srng_deinit(soc);
  1070. if (soc->features.dmac_cmn_src_rxbuf_ring_enabled) {
  1071. for (i = 0; i < soc->num_rx_refill_buf_rings; i++) {
  1072. dp_srng_deinit(soc, &soc->rx_refill_buf_ring[i],
  1073. RXDMA_BUF, 0);
  1074. }
  1075. }
  1076. }
  1077. static void dp_soc_srng_free_be(struct dp_soc *soc)
  1078. {
  1079. uint32_t i;
  1080. dp_soc_ppe_srng_free(soc);
  1081. if (soc->features.dmac_cmn_src_rxbuf_ring_enabled) {
  1082. for (i = 0; i < soc->num_rx_refill_buf_rings; i++)
  1083. dp_srng_free(soc, &soc->rx_refill_buf_ring[i]);
  1084. }
  1085. }
  1086. static QDF_STATUS dp_soc_srng_alloc_be(struct dp_soc *soc)
  1087. {
  1088. struct wlan_cfg_dp_soc_ctxt *soc_cfg_ctx;
  1089. uint32_t ring_size;
  1090. uint32_t i;
  1091. soc_cfg_ctx = soc->wlan_cfg_ctx;
  1092. ring_size = wlan_cfg_get_dp_soc_rxdma_refill_ring_size(soc_cfg_ctx);
  1093. if (soc->features.dmac_cmn_src_rxbuf_ring_enabled) {
  1094. for (i = 0; i < soc->num_rx_refill_buf_rings; i++) {
  1095. if (dp_srng_alloc(soc, &soc->rx_refill_buf_ring[i],
  1096. RXDMA_BUF, ring_size, 0)) {
  1097. dp_err("%pK: dp_srng_alloc failed refill ring",
  1098. soc);
  1099. goto fail;
  1100. }
  1101. }
  1102. }
  1103. if (dp_soc_ppe_srng_alloc(soc)) {
  1104. dp_err("%pK: ppe rings alloc failed",
  1105. soc);
  1106. goto fail;
  1107. }
  1108. return QDF_STATUS_SUCCESS;
  1109. fail:
  1110. dp_soc_srng_free_be(soc);
  1111. return QDF_STATUS_E_NOMEM;
  1112. }
  1113. static QDF_STATUS dp_soc_srng_init_be(struct dp_soc *soc)
  1114. {
  1115. int i = 0;
  1116. if (soc->features.dmac_cmn_src_rxbuf_ring_enabled) {
  1117. for (i = 0; i < soc->num_rx_refill_buf_rings; i++) {
  1118. if (dp_srng_init(soc, &soc->rx_refill_buf_ring[i],
  1119. RXDMA_BUF, 0, 0)) {
  1120. dp_err("%pK: dp_srng_init failed refill ring",
  1121. soc);
  1122. goto fail;
  1123. }
  1124. }
  1125. }
  1126. if (dp_soc_ppe_srng_init(soc)) {
  1127. dp_err("%pK: ppe rings init failed",
  1128. soc);
  1129. goto fail;
  1130. }
  1131. return QDF_STATUS_SUCCESS;
  1132. fail:
  1133. dp_soc_srng_deinit_be(soc);
  1134. return QDF_STATUS_E_NOMEM;
  1135. }
  1136. #ifdef WLAN_FEATURE_11BE_MLO
  1137. static inline unsigned
  1138. dp_mlo_peer_find_hash_index(dp_mld_peer_hash_obj_t mld_hash_obj,
  1139. union dp_align_mac_addr *mac_addr)
  1140. {
  1141. uint32_t index;
  1142. index =
  1143. mac_addr->align2.bytes_ab ^
  1144. mac_addr->align2.bytes_cd ^
  1145. mac_addr->align2.bytes_ef;
  1146. index ^= index >> mld_hash_obj->mld_peer_hash.idx_bits;
  1147. index &= mld_hash_obj->mld_peer_hash.mask;
  1148. return index;
  1149. }
  1150. QDF_STATUS
  1151. dp_mlo_peer_find_hash_attach_be(dp_mld_peer_hash_obj_t mld_hash_obj,
  1152. int hash_elems)
  1153. {
  1154. int i, log2;
  1155. if (!mld_hash_obj)
  1156. return QDF_STATUS_E_FAILURE;
  1157. hash_elems *= DP_PEER_HASH_LOAD_MULT;
  1158. hash_elems >>= DP_PEER_HASH_LOAD_SHIFT;
  1159. log2 = dp_log2_ceil(hash_elems);
  1160. hash_elems = 1 << log2;
  1161. mld_hash_obj->mld_peer_hash.mask = hash_elems - 1;
  1162. mld_hash_obj->mld_peer_hash.idx_bits = log2;
  1163. /* allocate an array of TAILQ peer object lists */
  1164. mld_hash_obj->mld_peer_hash.bins = qdf_mem_malloc(
  1165. hash_elems * sizeof(TAILQ_HEAD(anonymous_tail_q, dp_peer)));
  1166. if (!mld_hash_obj->mld_peer_hash.bins)
  1167. return QDF_STATUS_E_NOMEM;
  1168. for (i = 0; i < hash_elems; i++)
  1169. TAILQ_INIT(&mld_hash_obj->mld_peer_hash.bins[i]);
  1170. qdf_spinlock_create(&mld_hash_obj->mld_peer_hash_lock);
  1171. return QDF_STATUS_SUCCESS;
  1172. }
  1173. void
  1174. dp_mlo_peer_find_hash_detach_be(dp_mld_peer_hash_obj_t mld_hash_obj)
  1175. {
  1176. if (!mld_hash_obj)
  1177. return;
  1178. if (mld_hash_obj->mld_peer_hash.bins) {
  1179. qdf_mem_free(mld_hash_obj->mld_peer_hash.bins);
  1180. mld_hash_obj->mld_peer_hash.bins = NULL;
  1181. qdf_spinlock_destroy(&mld_hash_obj->mld_peer_hash_lock);
  1182. }
  1183. }
  1184. #ifdef WLAN_MLO_MULTI_CHIP
  1185. static QDF_STATUS dp_mlo_peer_find_hash_attach_wrapper(struct dp_soc *soc)
  1186. {
  1187. /* In case of MULTI chip MLO peer hash table when MLO global object
  1188. * is created, avoid from SOC attach path
  1189. */
  1190. return QDF_STATUS_SUCCESS;
  1191. }
  1192. static void dp_mlo_peer_find_hash_detach_wrapper(struct dp_soc *soc)
  1193. {
  1194. }
  1195. #else
  1196. static QDF_STATUS dp_mlo_peer_find_hash_attach_wrapper(struct dp_soc *soc)
  1197. {
  1198. dp_mld_peer_hash_obj_t mld_hash_obj;
  1199. mld_hash_obj = dp_mlo_get_peer_hash_obj(soc);
  1200. if (!mld_hash_obj)
  1201. return QDF_STATUS_E_FAILURE;
  1202. return dp_mlo_peer_find_hash_attach_be(mld_hash_obj, soc->max_peers);
  1203. }
  1204. static void dp_mlo_peer_find_hash_detach_wrapper(struct dp_soc *soc)
  1205. {
  1206. dp_mld_peer_hash_obj_t mld_hash_obj;
  1207. mld_hash_obj = dp_mlo_get_peer_hash_obj(soc);
  1208. if (!mld_hash_obj)
  1209. return;
  1210. return dp_mlo_peer_find_hash_detach_be(mld_hash_obj);
  1211. }
  1212. #endif
  1213. static struct dp_peer *
  1214. dp_mlo_peer_find_hash_find_be(struct dp_soc *soc,
  1215. uint8_t *peer_mac_addr,
  1216. int mac_addr_is_aligned,
  1217. enum dp_mod_id mod_id,
  1218. uint8_t vdev_id)
  1219. {
  1220. union dp_align_mac_addr local_mac_addr_aligned, *mac_addr;
  1221. uint32_t index;
  1222. struct dp_peer *peer;
  1223. struct dp_vdev *vdev;
  1224. dp_mld_peer_hash_obj_t mld_hash_obj;
  1225. mld_hash_obj = dp_mlo_get_peer_hash_obj(soc);
  1226. if (!mld_hash_obj)
  1227. return NULL;
  1228. if (!mld_hash_obj->mld_peer_hash.bins)
  1229. return NULL;
  1230. if (mac_addr_is_aligned) {
  1231. mac_addr = (union dp_align_mac_addr *)peer_mac_addr;
  1232. } else {
  1233. qdf_mem_copy(
  1234. &local_mac_addr_aligned.raw[0],
  1235. peer_mac_addr, QDF_MAC_ADDR_SIZE);
  1236. mac_addr = &local_mac_addr_aligned;
  1237. }
  1238. if (vdev_id != DP_VDEV_ALL) {
  1239. vdev = dp_vdev_get_ref_by_id(soc, vdev_id, mod_id);
  1240. if (!vdev) {
  1241. dp_err("vdev is null\n");
  1242. return NULL;
  1243. }
  1244. } else {
  1245. vdev = NULL;
  1246. }
  1247. /* search mld peer table if no link peer for given mac address */
  1248. index = dp_mlo_peer_find_hash_index(mld_hash_obj, mac_addr);
  1249. qdf_spin_lock_bh(&mld_hash_obj->mld_peer_hash_lock);
  1250. TAILQ_FOREACH(peer, &mld_hash_obj->mld_peer_hash.bins[index],
  1251. hash_list_elem) {
  1252. if (dp_peer_find_mac_addr_cmp(mac_addr, &peer->mac_addr) == 0) {
  1253. if ((vdev_id == DP_VDEV_ALL) || (
  1254. dp_peer_find_mac_addr_cmp(
  1255. &peer->vdev->mld_mac_addr,
  1256. &vdev->mld_mac_addr) == 0)) {
  1257. /* take peer reference before returning */
  1258. if (dp_peer_get_ref(NULL, peer, mod_id) !=
  1259. QDF_STATUS_SUCCESS)
  1260. peer = NULL;
  1261. if (vdev)
  1262. dp_vdev_unref_delete(soc, vdev, mod_id);
  1263. qdf_spin_unlock_bh(
  1264. &mld_hash_obj->mld_peer_hash_lock);
  1265. return peer;
  1266. }
  1267. }
  1268. }
  1269. if (vdev)
  1270. dp_vdev_unref_delete(soc, vdev, mod_id);
  1271. qdf_spin_unlock_bh(&mld_hash_obj->mld_peer_hash_lock);
  1272. return NULL; /* failure */
  1273. }
  1274. static void
  1275. dp_mlo_peer_find_hash_remove_be(struct dp_soc *soc, struct dp_peer *peer)
  1276. {
  1277. uint32_t index;
  1278. struct dp_peer *tmppeer = NULL;
  1279. int found = 0;
  1280. dp_mld_peer_hash_obj_t mld_hash_obj;
  1281. mld_hash_obj = dp_mlo_get_peer_hash_obj(soc);
  1282. if (!mld_hash_obj)
  1283. return;
  1284. index = dp_mlo_peer_find_hash_index(mld_hash_obj, &peer->mac_addr);
  1285. QDF_ASSERT(!TAILQ_EMPTY(&mld_hash_obj->mld_peer_hash.bins[index]));
  1286. qdf_spin_lock_bh(&mld_hash_obj->mld_peer_hash_lock);
  1287. TAILQ_FOREACH(tmppeer, &mld_hash_obj->mld_peer_hash.bins[index],
  1288. hash_list_elem) {
  1289. if (tmppeer == peer) {
  1290. found = 1;
  1291. break;
  1292. }
  1293. }
  1294. QDF_ASSERT(found);
  1295. TAILQ_REMOVE(&mld_hash_obj->mld_peer_hash.bins[index], peer,
  1296. hash_list_elem);
  1297. dp_peer_unref_delete(peer, DP_MOD_ID_CONFIG);
  1298. qdf_spin_unlock_bh(&mld_hash_obj->mld_peer_hash_lock);
  1299. }
  1300. static void
  1301. dp_mlo_peer_find_hash_add_be(struct dp_soc *soc, struct dp_peer *peer)
  1302. {
  1303. uint32_t index;
  1304. dp_mld_peer_hash_obj_t mld_hash_obj;
  1305. mld_hash_obj = dp_mlo_get_peer_hash_obj(soc);
  1306. if (!mld_hash_obj)
  1307. return;
  1308. index = dp_mlo_peer_find_hash_index(mld_hash_obj, &peer->mac_addr);
  1309. qdf_spin_lock_bh(&mld_hash_obj->mld_peer_hash_lock);
  1310. if (QDF_IS_STATUS_ERROR(dp_peer_get_ref(NULL, peer,
  1311. DP_MOD_ID_CONFIG))) {
  1312. dp_err("fail to get peer ref:" QDF_MAC_ADDR_FMT,
  1313. QDF_MAC_ADDR_REF(peer->mac_addr.raw));
  1314. qdf_spin_unlock_bh(&mld_hash_obj->mld_peer_hash_lock);
  1315. return;
  1316. }
  1317. TAILQ_INSERT_TAIL(&mld_hash_obj->mld_peer_hash.bins[index], peer,
  1318. hash_list_elem);
  1319. qdf_spin_unlock_bh(&mld_hash_obj->mld_peer_hash_lock);
  1320. }
  1321. #endif
  1322. #if defined(WLAN_FEATURE_11BE_MLO) && defined(WLAN_MLO_MULTI_CHIP) && \
  1323. defined(WLAN_MCAST_MLO)
  1324. static void dp_txrx_set_mlo_mcast_primary_vdev_param_be(
  1325. struct dp_vdev_be *be_vdev,
  1326. cdp_config_param_type val)
  1327. {
  1328. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(
  1329. be_vdev->vdev.pdev->soc);
  1330. hal_soc_handle_t hal_soc = be_vdev->vdev.pdev->soc->hal_soc;
  1331. uint8_t vdev_id = be_vdev->vdev.vdev_id;
  1332. be_vdev->mcast_primary = val.cdp_vdev_param_mcast_vdev;
  1333. if (be_vdev->mcast_primary) {
  1334. hal_tx_vdev_mcast_ctrl_set(hal_soc, vdev_id,
  1335. HAL_TX_MCAST_CTRL_NO_SPECIAL);
  1336. hal_tx_vdev_mcast_ctrl_set(hal_soc, vdev_id + 128,
  1337. HAL_TX_MCAST_CTRL_FW_EXCEPTION);
  1338. dp_mcast_mlo_iter_ptnr_soc(be_soc,
  1339. dp_tx_mcast_mlo_reinject_routing_set,
  1340. (void *)&be_vdev->mcast_primary);
  1341. } else {
  1342. hal_tx_vdev_mcast_ctrl_set(hal_soc, vdev_id,
  1343. HAL_TX_MCAST_CTRL_DROP);
  1344. }
  1345. }
  1346. #else
  1347. static void dp_txrx_set_mlo_mcast_primary_vdev_param_be(
  1348. struct dp_vdev_be *be_vdev,
  1349. cdp_config_param_type val)
  1350. {
  1351. }
  1352. #endif
  1353. #ifdef DP_TX_IMPLICIT_RBM_MAPPING
  1354. static void dp_tx_implicit_rbm_set_be(struct dp_soc *soc,
  1355. uint8_t tx_ring_id,
  1356. uint8_t bm_id)
  1357. {
  1358. hal_tx_config_rbm_mapping_be(soc->hal_soc,
  1359. soc->tcl_data_ring[tx_ring_id].hal_srng,
  1360. bm_id);
  1361. }
  1362. #else
  1363. static void dp_tx_implicit_rbm_set_be(struct dp_soc *soc,
  1364. uint8_t tx_ring_id,
  1365. uint8_t bm_id)
  1366. {
  1367. }
  1368. #endif
  1369. QDF_STATUS dp_txrx_set_vdev_param_be(struct dp_soc *soc,
  1370. struct dp_vdev *vdev,
  1371. enum cdp_vdev_param_type param,
  1372. cdp_config_param_type val)
  1373. {
  1374. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  1375. struct dp_vdev_be *be_vdev = dp_get_be_vdev_from_dp_vdev(vdev);
  1376. switch (param) {
  1377. case CDP_TX_ENCAP_TYPE:
  1378. case CDP_UPDATE_DSCP_TO_TID_MAP:
  1379. case CDP_UPDATE_TDLS_FLAGS:
  1380. dp_tx_update_bank_profile(be_soc, be_vdev);
  1381. break;
  1382. case CDP_ENABLE_CIPHER:
  1383. if (vdev->tx_encap_type == htt_cmn_pkt_type_raw)
  1384. dp_tx_update_bank_profile(be_soc, be_vdev);
  1385. break;
  1386. case CDP_SET_MCAST_VDEV:
  1387. dp_txrx_set_mlo_mcast_primary_vdev_param_be(be_vdev, val);
  1388. break;
  1389. default:
  1390. dp_warn("invalid param %d", param);
  1391. break;
  1392. }
  1393. return QDF_STATUS_SUCCESS;
  1394. }
  1395. #ifdef WLAN_FEATURE_11BE_MLO
  1396. #ifdef DP_USE_REDUCED_PEER_ID_FIELD_WIDTH
  1397. static inline void
  1398. dp_soc_max_peer_id_set(struct dp_soc *soc)
  1399. {
  1400. soc->peer_id_shift = dp_log2_ceil(soc->max_peers);
  1401. soc->peer_id_mask = (1 << soc->peer_id_shift) - 1;
  1402. /*
  1403. * Double the peers since we use ML indication bit
  1404. * alongwith peer_id to find peers.
  1405. */
  1406. soc->max_peer_id = 1 << (soc->peer_id_shift + 1);
  1407. }
  1408. #else
  1409. static inline void
  1410. dp_soc_max_peer_id_set(struct dp_soc *soc)
  1411. {
  1412. soc->max_peer_id =
  1413. (1 << (HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S + 1)) - 1;
  1414. }
  1415. #endif /* DP_USE_REDUCED_PEER_ID_FIELD_WIDTH */
  1416. #else
  1417. static inline void
  1418. dp_soc_max_peer_id_set(struct dp_soc *soc)
  1419. {
  1420. soc->max_peer_id = soc->max_peers;
  1421. }
  1422. #endif /* WLAN_FEATURE_11BE_MLO */
  1423. static void dp_peer_map_detach_be(struct dp_soc *soc)
  1424. {
  1425. if (soc->host_ast_db_enable)
  1426. dp_peer_ast_hash_detach(soc);
  1427. }
  1428. static QDF_STATUS dp_peer_map_attach_be(struct dp_soc *soc)
  1429. {
  1430. QDF_STATUS status;
  1431. if (soc->host_ast_db_enable) {
  1432. status = dp_peer_ast_hash_attach(soc);
  1433. if (QDF_IS_STATUS_ERROR(status))
  1434. return status;
  1435. }
  1436. dp_soc_max_peer_id_set(soc);
  1437. return QDF_STATUS_SUCCESS;
  1438. }
  1439. static struct dp_peer *dp_find_peer_by_destmac_be(struct dp_soc *soc,
  1440. uint8_t *dest_mac,
  1441. uint8_t vdev_id)
  1442. {
  1443. struct dp_peer *peer = NULL;
  1444. struct dp_peer *tgt_peer = NULL;
  1445. struct dp_ast_entry *ast_entry = NULL;
  1446. uint16_t peer_id;
  1447. qdf_spin_lock_bh(&soc->ast_lock);
  1448. ast_entry = dp_peer_ast_hash_find_soc(soc, dest_mac);
  1449. if (!ast_entry) {
  1450. qdf_spin_unlock_bh(&soc->ast_lock);
  1451. dp_err("NULL ast entry");
  1452. return NULL;
  1453. }
  1454. peer_id = ast_entry->peer_id;
  1455. qdf_spin_unlock_bh(&soc->ast_lock);
  1456. if (peer_id == HTT_INVALID_PEER)
  1457. return NULL;
  1458. peer = dp_peer_get_ref_by_id(soc, peer_id, DP_MOD_ID_SAWF);
  1459. if (!peer) {
  1460. dp_err("NULL peer for peer_id:%d", peer_id);
  1461. return NULL;
  1462. }
  1463. tgt_peer = dp_get_tgt_peer_from_peer(peer);
  1464. /*
  1465. * Once tgt_peer is obtained,
  1466. * release the ref taken for original peer.
  1467. */
  1468. dp_peer_get_ref(NULL, tgt_peer, DP_MOD_ID_SAWF);
  1469. dp_peer_unref_delete(peer, DP_MOD_ID_SAWF);
  1470. return tgt_peer;
  1471. }
  1472. #ifdef WLAN_FEATURE_11BE_MLO
  1473. #ifdef WLAN_MCAST_MLO
  1474. static inline void
  1475. dp_initialize_arch_ops_be_mcast_mlo(struct dp_arch_ops *arch_ops)
  1476. {
  1477. arch_ops->dp_tx_mcast_handler = dp_tx_mlo_mcast_handler_be;
  1478. arch_ops->dp_rx_mcast_handler = dp_rx_mlo_igmp_handler;
  1479. }
  1480. #else /* WLAN_MCAST_MLO */
  1481. static inline void
  1482. dp_initialize_arch_ops_be_mcast_mlo(struct dp_arch_ops *arch_ops)
  1483. {
  1484. }
  1485. #endif /* WLAN_MCAST_MLO */
  1486. static inline void
  1487. dp_initialize_arch_ops_be_mlo(struct dp_arch_ops *arch_ops)
  1488. {
  1489. dp_initialize_arch_ops_be_mcast_mlo(arch_ops);
  1490. arch_ops->mlo_peer_find_hash_detach =
  1491. dp_mlo_peer_find_hash_detach_wrapper;
  1492. arch_ops->mlo_peer_find_hash_attach =
  1493. dp_mlo_peer_find_hash_attach_wrapper;
  1494. arch_ops->mlo_peer_find_hash_add = dp_mlo_peer_find_hash_add_be;
  1495. arch_ops->mlo_peer_find_hash_remove = dp_mlo_peer_find_hash_remove_be;
  1496. arch_ops->mlo_peer_find_hash_find = dp_mlo_peer_find_hash_find_be;
  1497. }
  1498. #else /* WLAN_FEATURE_11BE_MLO */
  1499. static inline void
  1500. dp_initialize_arch_ops_be_mlo(struct dp_arch_ops *arch_ops)
  1501. {
  1502. }
  1503. #endif /* WLAN_FEATURE_11BE_MLO */
  1504. void dp_initialize_arch_ops_be(struct dp_arch_ops *arch_ops)
  1505. {
  1506. #ifndef QCA_HOST_MODE_WIFI_DISABLED
  1507. arch_ops->tx_hw_enqueue = dp_tx_hw_enqueue_be;
  1508. arch_ops->dp_rx_process = dp_rx_process_be;
  1509. arch_ops->tx_comp_get_params_from_hal_desc =
  1510. dp_tx_comp_get_params_from_hal_desc_be;
  1511. arch_ops->dp_tx_process_htt_completion =
  1512. dp_tx_process_htt_completion_be;
  1513. arch_ops->dp_tx_desc_pool_init = dp_tx_desc_pool_init_be;
  1514. arch_ops->dp_tx_desc_pool_deinit = dp_tx_desc_pool_deinit_be;
  1515. arch_ops->dp_rx_desc_pool_init = dp_rx_desc_pool_init_be;
  1516. arch_ops->dp_rx_desc_pool_deinit = dp_rx_desc_pool_deinit_be;
  1517. arch_ops->dp_wbm_get_rx_desc_from_hal_desc =
  1518. dp_wbm_get_rx_desc_from_hal_desc_be;
  1519. arch_ops->dp_tx_compute_hw_delay = dp_tx_compute_tx_delay_be;
  1520. #endif
  1521. arch_ops->txrx_get_context_size = dp_get_context_size_be;
  1522. arch_ops->txrx_get_mon_context_size = dp_mon_get_context_size_be;
  1523. arch_ops->dp_rx_desc_cookie_2_va =
  1524. dp_rx_desc_cookie_2_va_be;
  1525. arch_ops->dp_rx_intrabss_handle_nawds = dp_rx_intrabss_handle_nawds_be;
  1526. arch_ops->txrx_soc_attach = dp_soc_attach_be;
  1527. arch_ops->txrx_soc_detach = dp_soc_detach_be;
  1528. arch_ops->txrx_soc_init = dp_soc_init_be;
  1529. arch_ops->txrx_soc_deinit = dp_soc_deinit_be;
  1530. arch_ops->txrx_soc_srng_alloc = dp_soc_srng_alloc_be;
  1531. arch_ops->txrx_soc_srng_init = dp_soc_srng_init_be;
  1532. arch_ops->txrx_soc_srng_deinit = dp_soc_srng_deinit_be;
  1533. arch_ops->txrx_soc_srng_free = dp_soc_srng_free_be;
  1534. arch_ops->txrx_pdev_attach = dp_pdev_attach_be;
  1535. arch_ops->txrx_pdev_detach = dp_pdev_detach_be;
  1536. arch_ops->txrx_vdev_attach = dp_vdev_attach_be;
  1537. arch_ops->txrx_vdev_detach = dp_vdev_detach_be;
  1538. arch_ops->txrx_peer_map_attach = dp_peer_map_attach_be;
  1539. arch_ops->txrx_peer_map_detach = dp_peer_map_detach_be;
  1540. arch_ops->dp_rxdma_ring_sel_cfg = dp_rxdma_ring_sel_cfg_be;
  1541. arch_ops->dp_rx_peer_metadata_peer_id_get =
  1542. dp_rx_peer_metadata_peer_id_get_be;
  1543. arch_ops->soc_cfg_attach = dp_soc_cfg_attach_be;
  1544. arch_ops->tx_implicit_rbm_set = dp_tx_implicit_rbm_set_be;
  1545. arch_ops->txrx_set_vdev_param = dp_txrx_set_vdev_param_be;
  1546. dp_initialize_arch_ops_be_mlo(arch_ops);
  1547. arch_ops->dp_peer_rx_reorder_queue_setup =
  1548. dp_peer_rx_reorder_queue_setup_be;
  1549. arch_ops->txrx_print_peer_stats = dp_print_peer_txrx_stats_be;
  1550. arch_ops->dp_find_peer_by_destmac = dp_find_peer_by_destmac_be;
  1551. dp_init_near_full_arch_ops_be(arch_ops);
  1552. arch_ops->get_rx_hash_key = dp_get_rx_hash_key_be;
  1553. }