123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206 |
- // SPDX-License-Identifier: GPL-2.0-only
- /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
- * Copyright (c) 2022-2024, Qualcomm Innovation Center, Inc. All rights reserved.
- */
- #include <linux/module.h>
- #include <linux/init.h>
- #include <linux/io.h>
- #include <linux/platform_device.h>
- #include <linux/clk.h>
- #include <linux/thermal.h>
- #include <linux/pm_runtime.h>
- #include <sound/soc.h>
- #include <sound/soc-dapm.h>
- #include <sound/pcm_params.h>
- #include <sound/tlv.h>
- #include <soc/swr-common.h>
- #include <soc/swr-wcd.h>
- #include <asoc/msm-cdc-pinctrl.h>
- #include "lpass-cdc.h"
- #include "lpass-cdc-comp.h"
- #include "lpass-cdc-registers.h"
- #include "lpass-cdc-wsa-macro.h"
- #include "lpass-cdc-clk-rsc.h"
- #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
- #define LPASS_CDC_WSA_MACRO_MAX_OFFSET 0x1000
- #define LPASS_CDC_WSA_MACRO_RX_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
- SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
- SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
- #define LPASS_CDC_WSA_MACRO_RX_MIX_RATES (SNDRV_PCM_RATE_48000 |\
- SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
- #define LPASS_CDC_WSA_MACRO_RX_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
- SNDRV_PCM_FMTBIT_S24_LE |\
- SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
- #define LPASS_CDC_WSA_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
- SNDRV_PCM_RATE_48000)
- #define LPASS_CDC_WSA_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
- SNDRV_PCM_FMTBIT_S24_LE |\
- SNDRV_PCM_FMTBIT_S24_3LE)
- #define LPASS_CDC_WSA_MACRO_CPS_RATES (48000)
- #define LPASS_CDC_WSA_MACRO_CPS_FORMATS (SNDRV_PCM_FMTBIT_S32_LE)
- #define NUM_INTERPOLATORS 2
- #define LPASS_CDC_WSA_MACRO_MUX_INP_SHFT 0x3
- #define LPASS_CDC_WSA_MACRO_MUX_INP_MASK1 0x07
- #define LPASS_CDC_WSA_MACRO_MUX_INP_MASK2 0x38
- #define LPASS_CDC_WSA_MACRO_MUX_CFG_OFFSET 0x8
- #define LPASS_CDC_WSA_MACRO_MUX_CFG1_OFFSET 0x4
- #define LPASS_CDC_WSA_MACRO_RX_COMP_OFFSET \
- (LPASS_CDC_WSA_COMPANDER1_CTL0 - LPASS_CDC_WSA_COMPANDER0_CTL0)
- #define LPASS_CDC_WSA_MACRO_RX_SOFTCLIP_OFFSET \
- (LPASS_CDC_WSA_SOFTCLIP1_CRC - LPASS_CDC_WSA_SOFTCLIP0_CRC)
- #define LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET \
- (LPASS_CDC_WSA_RX1_RX_PATH_CTL - LPASS_CDC_WSA_RX0_RX_PATH_CTL)
- #define LPASS_CDC_WSA_MACRO_RX_PATH_CFG3_OFFSET 0x10
- #define LPASS_CDC_WSA_MACRO_RX_PATH_DSMDEM_OFFSET 0x4C
- #define LPASS_CDC_WSA_MACRO_FS_RATE_MASK 0x0F
- #define LPASS_CDC_WSA_MACRO_EC_MIX_TX0_MASK 0x03
- #define LPASS_CDC_WSA_MACRO_EC_MIX_TX1_MASK 0x18
- #define LPASS_CDC_WSA_MACRO_MAX_DMA_CH_PER_PORT 0x2
- #define LPASS_CDC_WSA_MACRO_THERMAL_MAX_STATE 11
- enum {
- LPASS_CDC_WSA_MACRO_RX0 = 0,
- LPASS_CDC_WSA_MACRO_RX1,
- LPASS_CDC_WSA_MACRO_RX_MIX,
- LPASS_CDC_WSA_MACRO_RX_MIX0 = LPASS_CDC_WSA_MACRO_RX_MIX,
- LPASS_CDC_WSA_MACRO_RX_MIX1,
- LPASS_CDC_WSA_MACRO_RX4,
- LPASS_CDC_WSA_MACRO_RX5,
- LPASS_CDC_WSA_MACRO_RX6,
- LPASS_CDC_WSA_MACRO_RX7,
- LPASS_CDC_WSA_MACRO_RX8,
- LPASS_CDC_WSA_MACRO_RX_MAX,
- };
- enum {
- LPASS_CDC_WSA_MACRO_TX0 = 0,
- LPASS_CDC_WSA_MACRO_TX1,
- LPASS_CDC_WSA_MACRO_TX_MAX,
- };
- enum {
- LPASS_CDC_WSA_MACRO_EC0_MUX = 0,
- LPASS_CDC_WSA_MACRO_EC1_MUX,
- LPASS_CDC_WSA_MACRO_EC_MUX_MAX,
- };
- enum {
- LPASS_CDC_WSA_MACRO_COMP1, /* SPK_L */
- LPASS_CDC_WSA_MACRO_COMP2, /* SPK_R */
- LPASS_CDC_WSA_MACRO_COMP_MAX
- };
- enum {
- LPASS_CDC_WSA_MACRO_SOFTCLIP0, /* RX0 */
- LPASS_CDC_WSA_MACRO_SOFTCLIP1, /* RX1 */
- LPASS_CDC_WSA_MACRO_SOFTCLIP_MAX
- };
- enum {
- INTn_1_INP_SEL_ZERO = 0,
- INTn_1_INP_SEL_RX0,
- INTn_1_INP_SEL_RX1,
- INTn_1_INP_SEL_RX2,
- INTn_1_INP_SEL_RX3,
- INTn_1_INP_SEL_RX4,
- INTn_1_INP_SEL_RX5,
- INTn_1_INP_SEL_RX6,
- INTn_1_INP_SEL_RX7,
- INTn_1_INP_SEL_RX8,
- INTn_1_INP_SEL_DEC0,
- INTn_1_INP_SEL_DEC1,
- };
- enum {
- INTn_2_INP_SEL_ZERO = 0,
- INTn_2_INP_SEL_RX0,
- INTn_2_INP_SEL_RX1,
- INTn_2_INP_SEL_RX2,
- INTn_2_INP_SEL_RX3,
- INTn_2_INP_SEL_RX4,
- INTn_2_INP_SEL_RX5,
- INTn_2_INP_SEL_RX6,
- INTn_2_INP_SEL_RX7,
- INTn_2_INP_SEL_RX8,
- };
- enum {
- IDLE_DETECT,
- NG1,
- NG2,
- NG3,
- };
- static struct lpass_cdc_comp_setting comp_setting_table[G_MAX_DB] = {
- {42, 0, 42},
- {39, 0, 42},
- {36, 0, 42},
- {33, 0, 42},
- {30, 0, 42},
- {27, 0, 42},
- {24, 0, 42},
- {21, 0, 42},
- {18, 0, 42},
- };
- struct interp_sample_rate {
- int sample_rate;
- int rate_val;
- };
- /*
- * Structure used to update codec
- * register defaults after reset
- */
- struct lpass_cdc_wsa_macro_reg_mask_val {
- u16 reg;
- u8 mask;
- u8 val;
- };
- static struct interp_sample_rate int_prim_sample_rate_val[] = {
- {8000, 0x0}, /* 8K */
- {16000, 0x1}, /* 16K */
- {24000, -EINVAL},/* 24K */
- {32000, 0x3}, /* 32K */
- {48000, 0x4}, /* 48K */
- {96000, 0x5}, /* 96K */
- {192000, 0x6}, /* 192K */
- {384000, 0x7}, /* 384K */
- {44100, 0x8}, /* 44.1K */
- };
- static struct interp_sample_rate int_mix_sample_rate_val[] = {
- {48000, 0x4}, /* 48K */
- {96000, 0x5}, /* 96K */
- {192000, 0x6}, /* 192K */
- };
- #define LPASS_CDC_WSA_MACRO_SWR_STRING_LEN 80
- static int lpass_cdc_wsa_macro_core_vote(void *handle, bool enable);
- static int lpass_cdc_wsa_macro_hw_params(struct snd_pcm_substream *substream,
- struct snd_pcm_hw_params *params,
- struct snd_soc_dai *dai);
- static int lpass_cdc_wsa_macro_get_channel_map(struct snd_soc_dai *dai,
- unsigned int *tx_num, unsigned int *tx_slot,
- unsigned int *rx_num, unsigned int *rx_slot);
- static int lpass_cdc_wsa_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream);
- #define LPASS_CDC_WSA_MACRO_VTH_TO_REG(vth) ((vth) == 0 ? 255 : (vth))
- /* Hold instance to soundwire platform device */
- struct lpass_cdc_wsa_macro_swr_ctrl_data {
- struct platform_device *wsa_swr_pdev;
- };
- static int lpass_cdc_wsa_macro_enable_vi_decimator(struct snd_soc_component *component);
- #define LPASS_CDC_WSA_MACRO_SET_VOLUME_TLV(xname, xreg, xmin, xmax, tlv_array) \
- { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
- .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ | \
- SNDRV_CTL_ELEM_ACCESS_READWRITE, \
- .tlv.p = (tlv_array), \
- .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
- .put = lpass_cdc_wsa_macro_set_digital_volume, \
- .private_value = (unsigned long)&(struct soc_mixer_control) \
- {.reg = xreg, .rreg = xreg, \
- .min = xmin, .max = xmax, \
- .sign_bit = 7,} }
- struct lpass_cdc_wsa_macro_swr_ctrl_platform_data {
- void *handle; /* holds codec private data */
- int (*read)(void *handle, int reg);
- int (*write)(void *handle, int reg, int val);
- int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
- int (*clk)(void *handle, bool enable);
- int (*core_vote)(void *handle, bool enable);
- int (*handle_irq)(void *handle,
- irqreturn_t (*swrm_irq_handler)(int irq,
- void *data),
- void *swrm_handle,
- int action);
- };
- enum {
- LPASS_CDC_WSA_MACRO_AIF_INVALID = 0,
- LPASS_CDC_WSA_MACRO_AIF1_PB,
- LPASS_CDC_WSA_MACRO_AIF_MIX1_PB,
- LPASS_CDC_WSA_MACRO_AIF_VI,
- LPASS_CDC_WSA_MACRO_AIF_ECHO,
- LPASS_CDC_WSA_MACRO_AIF_CPS,
- LPASS_CDC_WSA_MACRO_MAX_DAIS,
- };
- #define LPASS_CDC_WSA_MACRO_CHILD_DEVICES_MAX 3
- /*
- * @dev: wsa macro device pointer
- * @comp_enabled: compander enable mixer value set
- * @ec_hq: echo HQ enable mixer value set
- * @prim_int_users: Users of interpolator
- * @wsa_mclk_users: WSA MCLK users count
- * @swr_clk_users: SWR clk users count
- * @vi_feed_value: VI sense mask
- * @mclk_lock: to lock mclk operations
- * @swr_clk_lock: to lock swr master clock operations
- * @swr_ctrl_data: SoundWire data structure
- * @swr_plat_data: Soundwire platform data
- * @lpass_cdc_wsa_macro_add_child_devices_work: work for adding child devices
- * @wsa_swr_gpio_p: used by pinctrl API
- * @component: codec handle
- * @rx_0_count: RX0 interpolation users
- * @rx_1_count: RX1 interpolation users
- * @active_ch_mask: channel mask for all AIF DAIs
- * @active_ch_cnt: channel count of all AIF DAIs
- * @rx_port_value: mixer ctl value of WSA RX MUXes
- * @wsa_io_base: Base address of WSA macro addr space
- * @wsa_sys_gain System gain value, see wsa driver
- * @wsa_bat_cfg Battery Configuration value, see wsa driver
- * @wsa_rload Resistor load value for WSA Speaker, see wsa driver
- */
- struct lpass_cdc_wsa_macro_priv {
- struct device *dev;
- int comp_enabled[LPASS_CDC_WSA_MACRO_COMP_MAX];
- int comp_mode[LPASS_CDC_WSA_MACRO_COMP_MAX];
- int ec_hq[LPASS_CDC_WSA_MACRO_RX1 + 1];
- u16 prim_int_users[LPASS_CDC_WSA_MACRO_RX1 + 1];
- u16 wsa_mclk_users;
- u16 swr_clk_users;
- bool dapm_mclk_enable;
- bool reset_swr;
- unsigned int vi_feed_value;
- struct mutex mclk_lock;
- struct mutex swr_clk_lock;
- struct lpass_cdc_wsa_macro_swr_ctrl_data *swr_ctrl_data;
- struct lpass_cdc_wsa_macro_swr_ctrl_platform_data swr_plat_data;
- struct work_struct lpass_cdc_wsa_macro_add_child_devices_work;
- struct device_node *wsa_swr_gpio_p;
- struct snd_soc_component *component;
- int rx_0_count;
- int rx_1_count;
- unsigned long active_ch_mask[LPASS_CDC_WSA_MACRO_MAX_DAIS];
- unsigned long active_ch_cnt[LPASS_CDC_WSA_MACRO_MAX_DAIS];
- u16 bit_width[LPASS_CDC_WSA_MACRO_MAX_DAIS];
- int rx_port_value[LPASS_CDC_WSA_MACRO_RX_MAX];
- char __iomem *wsa_io_base;
- struct platform_device *pdev_child_devices
- [LPASS_CDC_WSA_MACRO_CHILD_DEVICES_MAX];
- int child_count;
- int wsa_spkrrecv;
- int spkr_gain_offset;
- int spkr_mode;
- int is_softclip_on[LPASS_CDC_WSA_MACRO_SOFTCLIP_MAX];
- int softclip_clk_users[LPASS_CDC_WSA_MACRO_SOFTCLIP_MAX];
- char __iomem *mclk_mode_muxsel;
- u16 default_clk_id;
- u32 pcm_rate_vi;
- int wsa_digital_mute_status[LPASS_CDC_WSA_MACRO_RX_MAX];
- u8 rx0_origin_gain;
- u8 rx1_origin_gain;
- struct thermal_cooling_device *tcdev;
- uint32_t thermal_cur_state;
- uint32_t thermal_max_state;
- struct work_struct lpass_cdc_wsa_macro_cooling_work;
- bool pbr_enable;
- u32 wsa_sys_gain[2 * (LPASS_CDC_WSA_MACRO_RX1 + 1)];
- u32 wsa_bat_cfg[LPASS_CDC_WSA_MACRO_RX1 + 1];
- u32 wsa_rload[LPASS_CDC_WSA_MACRO_RX1 + 1];
- u32 wsa_fs_ctl_reg;
- u8 idle_detect_en;
- int noise_gate_mode;
- bool pre_dev_up;
- int pbr_clk_users;
- char __iomem *wsa_fs_reg_base;
- };
- static struct snd_soc_dai_driver lpass_cdc_wsa_macro_dai[];
- static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
- /* for Version 2P6 */
- static const char *const rx_text_v2p6[] = {
- "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "RX4",
- "RX5", "RX6", "RX7", "RX8", "DEC0", "DEC1"
- };
- static const char *const rx_mix_text_v2p6[] = {
- "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "RX4", "RX5", "RX6", "RX7", "RX8"
- };
- /* for Version 2P5 */
- static const char *const rx_text_v2p5[] = {
- "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "RX4",
- "RX5", "DEC0", "DEC1"
- };
- static const char *const rx_mix_text_v2p5[] = {
- "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "RX4", "RX5"
- };
- static const char *const rx_mix_ec_text[] = {
- "ZERO", "RX_MIX_TX0", "RX_MIX_TX1"
- };
- static const char *const rx_mux_text[] = {
- "ZERO", "AIF1_PB", "AIF_MIX1_PB"
- };
- static const char *const rx_sidetone_mix_text[] = {
- "ZERO", "SRC0"
- };
- static const char * const lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_text[] = {
- "OFF", "ON"
- };
- static const char * const lpass_cdc_wsa_macro_comp_mode_text[] = {
- "G_21_DB", "G_19P5_DB", "G_18_DB", "G_16P5_DB", "G_15_DB",
- "G_13P5_DB", "G_12_DB", "G_10P5_DB", "G_9_DB"
- };
- static const struct snd_kcontrol_new wsa_int0_vbat_mix_switch[] = {
- SOC_DAPM_SINGLE("WSA RX0 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
- };
- static const struct snd_kcontrol_new wsa_int1_vbat_mix_switch[] = {
- SOC_DAPM_SINGLE("WSA RX1 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
- };
- static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_enum,
- lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_text);
- static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa_macro_comp_mode_enum,
- lpass_cdc_wsa_macro_comp_mode_text);
- /* RX INT0 */
- static const struct soc_enum rx0_sidetone_mix_enum =
- SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, 2, rx_sidetone_mix_text);
- /* for Version 2P5 */
- static const struct soc_enum rx0_prim_inp0_chain_enum_v2p5 =
- SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
- 0, 9, rx_text_v2p5);
- static const struct soc_enum rx0_prim_inp1_chain_enum_v2p5 =
- SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
- 3, 9, rx_text_v2p5);
- static const struct soc_enum rx0_prim_inp2_chain_enum_v2p5 =
- SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
- 3, 9, rx_text_v2p5);
- static const struct soc_enum rx0_mix_chain_enum_v2p5 =
- SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
- 0, 7, rx_mix_text_v2p5);
- static const struct snd_kcontrol_new rx0_prim_inp0_mux_v2p5 =
- SOC_DAPM_ENUM("WSA_RX0 INP0 Mux", rx0_prim_inp0_chain_enum_v2p5);
- static const struct snd_kcontrol_new rx0_prim_inp1_mux_v2p5 =
- SOC_DAPM_ENUM("WSA_RX0 INP1 Mux", rx0_prim_inp1_chain_enum_v2p5);
- static const struct snd_kcontrol_new rx0_prim_inp2_mux_v2p5 =
- SOC_DAPM_ENUM("WSA_RX0 INP2 Mux", rx0_prim_inp2_chain_enum_v2p5);
- static const struct snd_kcontrol_new rx0_mix_mux_v2p5 =
- SOC_DAPM_ENUM("WSA_RX0 MIX Mux", rx0_mix_chain_enum_v2p5);
- static const struct soc_enum rx1_prim_inp0_chain_enum_v2p5 =
- SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
- 0, 9, rx_text_v2p5);
- static const struct soc_enum rx1_prim_inp1_chain_enum_v2p5 =
- SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
- 3, 9, rx_text_v2p5);
- static const struct soc_enum rx1_prim_inp2_chain_enum_v2p5 =
- SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
- 3, 9, rx_text_v2p5);
- static const struct soc_enum rx1_mix_chain_enum_v2p5 =
- SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
- 0, 7, rx_mix_text_v2p5);
- static const struct snd_kcontrol_new rx1_prim_inp0_mux_v2p5 =
- SOC_DAPM_ENUM("WSA_RX1 INP0 Mux", rx1_prim_inp0_chain_enum_v2p5);
- static const struct snd_kcontrol_new rx1_prim_inp1_mux_v2p5 =
- SOC_DAPM_ENUM("WSA_RX1 INP1 Mux", rx1_prim_inp1_chain_enum_v2p5);
- static const struct snd_kcontrol_new rx1_prim_inp2_mux_v2p5 =
- SOC_DAPM_ENUM("WSA_RX1 INP2 Mux", rx1_prim_inp2_chain_enum_v2p5);
- static const struct snd_kcontrol_new rx1_mix_mux_v2p5 =
- SOC_DAPM_ENUM("WSA_RX1 MIX Mux", rx1_mix_chain_enum_v2p5);
- /* End of Version 2P5 */
- /* for Version 2P6 */
- static const struct soc_enum rx0_prim_inp0_chain_enum_v2p6 =
- SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
- 0, 12, rx_text_v2p6);
- static const struct soc_enum rx0_prim_inp1_chain_enum_v2p6 =
- SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
- 3, 12, rx_text_v2p6);
- static const struct soc_enum rx0_prim_inp2_chain_enum_v2p6 =
- SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
- 3, 12, rx_text_v2p6);
- static const struct soc_enum rx0_mix_chain_enum_v2p6 =
- SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
- 0, 10, rx_mix_text_v2p6);
- static const struct snd_kcontrol_new rx0_prim_inp0_mux_v2p6 =
- SOC_DAPM_ENUM("WSA_RX0 INP0 Mux", rx0_prim_inp0_chain_enum_v2p6);
- static const struct snd_kcontrol_new rx0_prim_inp1_mux_v2p6 =
- SOC_DAPM_ENUM("WSA_RX0 INP1 Mux", rx0_prim_inp1_chain_enum_v2p6);
- static const struct snd_kcontrol_new rx0_prim_inp2_mux_v2p6 =
- SOC_DAPM_ENUM("WSA_RX0 INP2 Mux", rx0_prim_inp2_chain_enum_v2p6);
- static const struct snd_kcontrol_new rx0_mix_mux_v2p6 =
- SOC_DAPM_ENUM("WSA_RX0 MIX Mux", rx0_mix_chain_enum_v2p6);
- static const struct soc_enum rx1_prim_inp0_chain_enum_v2p6 =
- SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
- 0, 12, rx_text_v2p6);
- static const struct soc_enum rx1_prim_inp1_chain_enum_v2p6 =
- SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
- 3, 12, rx_text_v2p6);
- static const struct soc_enum rx1_prim_inp2_chain_enum_v2p6 =
- SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
- 3, 12, rx_text_v2p6);
- static const struct soc_enum rx1_mix_chain_enum_v2p6 =
- SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
- 0, 10, rx_mix_text_v2p6);
- static const struct snd_kcontrol_new rx1_prim_inp0_mux_v2p6 =
- SOC_DAPM_ENUM("WSA_RX1 INP0 Mux", rx1_prim_inp0_chain_enum_v2p6);
- static const struct snd_kcontrol_new rx1_prim_inp1_mux_v2p6 =
- SOC_DAPM_ENUM("WSA_RX1 INP1 Mux", rx1_prim_inp1_chain_enum_v2p6);
- static const struct snd_kcontrol_new rx1_prim_inp2_mux_v2p6 =
- SOC_DAPM_ENUM("WSA_RX1 INP2 Mux", rx1_prim_inp2_chain_enum_v2p6);
- static const struct snd_kcontrol_new rx1_mix_mux_v2p6 =
- SOC_DAPM_ENUM("WSA_RX1 MIX Mux", rx1_mix_chain_enum_v2p6);
- /* End of Version 2P6 */
- static const struct snd_kcontrol_new rx0_sidetone_mix_mux =
- SOC_DAPM_ENUM("WSA_RX0 SIDETONE MIX Mux", rx0_sidetone_mix_enum);
- static const struct soc_enum rx_mix_ec0_enum =
- SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
- 0, 3, rx_mix_ec_text);
- static const struct soc_enum rx_mix_ec1_enum =
- SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
- 3, 3, rx_mix_ec_text);
- static const struct snd_kcontrol_new rx_mix_ec0_mux =
- SOC_DAPM_ENUM("WSA RX_MIX EC0_Mux", rx_mix_ec0_enum);
- static const struct snd_kcontrol_new rx_mix_ec1_mux =
- SOC_DAPM_ENUM("WSA RX_MIX EC1_Mux", rx_mix_ec1_enum);
- static struct snd_soc_dai_ops lpass_cdc_wsa_macro_dai_ops = {
- .hw_params = lpass_cdc_wsa_macro_hw_params,
- .get_channel_map = lpass_cdc_wsa_macro_get_channel_map,
- .mute_stream = lpass_cdc_wsa_macro_mute_stream,
- };
- static struct snd_soc_dai_driver lpass_cdc_wsa_macro_dai[] = {
- {
- .name = "wsa_macro_rx1",
- .id = LPASS_CDC_WSA_MACRO_AIF1_PB,
- .playback = {
- .stream_name = "WSA_AIF1 Playback",
- .rates = LPASS_CDC_WSA_MACRO_RX_RATES,
- .formats = LPASS_CDC_WSA_MACRO_RX_FORMATS,
- .rate_max = 384000,
- .rate_min = 8000,
- .channels_min = 1,
- .channels_max = 2,
- },
- .ops = &lpass_cdc_wsa_macro_dai_ops,
- },
- {
- .name = "wsa_macro_rx_mix",
- .id = LPASS_CDC_WSA_MACRO_AIF_MIX1_PB,
- .playback = {
- .stream_name = "WSA_AIF_MIX1 Playback",
- .rates = LPASS_CDC_WSA_MACRO_RX_MIX_RATES,
- .formats = LPASS_CDC_WSA_MACRO_RX_FORMATS,
- .rate_max = 192000,
- .rate_min = 48000,
- .channels_min = 1,
- .channels_max = 2,
- },
- .ops = &lpass_cdc_wsa_macro_dai_ops,
- },
- {
- .name = "wsa_macro_vifeedback",
- .id = LPASS_CDC_WSA_MACRO_AIF_VI,
- .capture = {
- .stream_name = "WSA_AIF_VI Capture",
- .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
- .formats = LPASS_CDC_WSA_MACRO_RX_FORMATS,
- .rate_max = 48000,
- .rate_min = 8000,
- .channels_min = 1,
- .channels_max = 4,
- },
- .ops = &lpass_cdc_wsa_macro_dai_ops,
- },
- {
- .name = "wsa_macro_echo",
- .id = LPASS_CDC_WSA_MACRO_AIF_ECHO,
- .capture = {
- .stream_name = "WSA_AIF_ECHO Capture",
- .rates = LPASS_CDC_WSA_MACRO_ECHO_RATES,
- .formats = LPASS_CDC_WSA_MACRO_ECHO_FORMATS,
- .rate_max = 48000,
- .rate_min = 8000,
- .channels_min = 1,
- .channels_max = 2,
- },
- .ops = &lpass_cdc_wsa_macro_dai_ops,
- },
- {
- .name = "wsa_macro_cpsfeedback",
- .id = LPASS_CDC_WSA_MACRO_AIF_CPS,
- .capture = {
- .stream_name = "WSA_AIF_CPS Capture",
- .rates = LPASS_CDC_WSA_MACRO_CPS_RATES,
- .formats = LPASS_CDC_WSA_MACRO_CPS_FORMATS,
- .rate_max = 48000,
- .rate_min = 48000,
- .channels_min = 1,
- .channels_max = 2,
- },
- .ops = &lpass_cdc_wsa_macro_dai_ops,
- },
- };
- static bool lpass_cdc_wsa_macro_get_data(struct snd_soc_component *component,
- struct device **wsa_dev,
- struct lpass_cdc_wsa_macro_priv **wsa_priv,
- const char *func_name)
- {
- *wsa_dev = lpass_cdc_get_device_ptr(component->dev,
- WSA_MACRO);
- if (!(*wsa_dev)) {
- dev_err_ratelimited(component->dev,
- "%s: null device for macro!\n", func_name);
- return false;
- }
- *wsa_priv = dev_get_drvdata((*wsa_dev));
- if (!(*wsa_priv) || !(*wsa_priv)->component) {
- dev_err_ratelimited(component->dev,
- "%s: priv is null for macro!\n", func_name);
- return false;
- }
- return true;
- }
- static int lpass_cdc_wsa_macro_set_port_map(struct snd_soc_component *component,
- u32 usecase, u32 size, void *data)
- {
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- struct swrm_port_config port_cfg;
- int ret = 0;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- memset(&port_cfg, 0, sizeof(port_cfg));
- port_cfg.uc = usecase;
- port_cfg.size = size;
- port_cfg.params = data;
- if (wsa_priv->swr_ctrl_data)
- ret = swrm_wcd_notify(
- wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
- SWR_SET_PORT_MAP, &port_cfg);
- return ret;
- }
- static int lpass_cdc_wsa_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
- u8 int_prim_fs_rate_reg_val,
- u32 sample_rate)
- {
- u8 int_1_mix1_inp;
- u32 j, port;
- u16 int_mux_cfg0, int_mux_cfg1;
- u16 int_fs_reg;
- u8 int_mux_cfg0_val, int_mux_cfg1_val;
- u8 inp0_sel, inp1_sel, inp2_sel;
- struct snd_soc_component *component = dai->component;
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
- LPASS_CDC_WSA_MACRO_RX_MAX) {
- int_1_mix1_inp = port;
- if ((int_1_mix1_inp < LPASS_CDC_WSA_MACRO_RX0) ||
- (int_1_mix1_inp > LPASS_CDC_WSA_MACRO_RX_MAX)) {
- dev_err_ratelimited(wsa_dev,
- "%s: Invalid RX port, Dai ID is %d\n",
- __func__, dai->id);
- return -EINVAL;
- }
- int_mux_cfg0 = LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0;
- /*
- * Loop through all interpolator MUX inputs and find out
- * to which interpolator input, the cdc_dma rx port
- * is connected
- */
- for (j = 0; j < NUM_INTERPOLATORS; j++) {
- int_mux_cfg1 = int_mux_cfg0 + LPASS_CDC_WSA_MACRO_MUX_CFG1_OFFSET;
- int_mux_cfg0_val = snd_soc_component_read(component,
- int_mux_cfg0);
- int_mux_cfg1_val = snd_soc_component_read(component,
- int_mux_cfg1);
- inp0_sel = int_mux_cfg0_val & LPASS_CDC_WSA_MACRO_MUX_INP_MASK1;
- inp1_sel = (int_mux_cfg0_val >>
- LPASS_CDC_WSA_MACRO_MUX_INP_SHFT) &
- LPASS_CDC_WSA_MACRO_MUX_INP_MASK1;
- inp2_sel = (int_mux_cfg1_val >>
- LPASS_CDC_WSA_MACRO_MUX_INP_SHFT) &
- LPASS_CDC_WSA_MACRO_MUX_INP_MASK1;
- if ((inp0_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
- (inp1_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
- (inp2_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0)) {
- int_fs_reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL +
- LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * j;
- dev_dbg(wsa_dev,
- "%s: AIF_PB DAI(%d) connected to INT%u_1\n",
- __func__, dai->id, j);
- dev_dbg(wsa_dev,
- "%s: set INT%u_1 sample rate to %u\n",
- __func__, j, sample_rate);
- /* sample_rate is in Hz */
- snd_soc_component_update_bits(component,
- int_fs_reg,
- LPASS_CDC_WSA_MACRO_FS_RATE_MASK,
- int_prim_fs_rate_reg_val);
- }
- int_mux_cfg0 += LPASS_CDC_WSA_MACRO_MUX_CFG_OFFSET;
- }
- }
- return 0;
- }
- static int lpass_cdc_wsa_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
- u8 int_mix_fs_rate_reg_val,
- u32 sample_rate)
- {
- u8 int_2_inp;
- u32 j, port;
- u16 int_mux_cfg1, int_fs_reg;
- u8 int_mux_cfg1_val;
- struct snd_soc_component *component = dai->component;
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
- LPASS_CDC_WSA_MACRO_RX_MAX) {
- int_2_inp = port;
- if ((int_2_inp < LPASS_CDC_WSA_MACRO_RX0) ||
- (int_2_inp > LPASS_CDC_WSA_MACRO_RX_MIX1)) {
- dev_err_ratelimited(wsa_dev,
- "%s: Invalid RX port, Dai ID is %d\n",
- __func__, dai->id);
- return -EINVAL;
- }
- int_mux_cfg1 = LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1;
- for (j = 0; j < NUM_INTERPOLATORS; j++) {
- int_mux_cfg1_val = snd_soc_component_read(component,
- int_mux_cfg1) &
- LPASS_CDC_WSA_MACRO_MUX_INP_MASK1;
- if (int_mux_cfg1_val == int_2_inp +
- INTn_2_INP_SEL_RX0) {
- int_fs_reg =
- LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL +
- LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * j;
- dev_dbg(wsa_dev,
- "%s: AIF_PB DAI(%d) connected to INT%u_2\n",
- __func__, dai->id, j);
- dev_dbg(wsa_dev,
- "%s: set INT%u_2 sample rate to %u\n",
- __func__, j, sample_rate);
- snd_soc_component_update_bits(component,
- int_fs_reg,
- LPASS_CDC_WSA_MACRO_FS_RATE_MASK,
- int_mix_fs_rate_reg_val);
- }
- int_mux_cfg1 += LPASS_CDC_WSA_MACRO_MUX_CFG_OFFSET;
- }
- }
- return 0;
- }
- static int lpass_cdc_wsa_macro_set_interpolator_rate(struct snd_soc_dai *dai,
- u32 sample_rate)
- {
- int rate_val = 0;
- int i, ret;
- /* set mixing path rate */
- for (i = 0; i < ARRAY_SIZE(int_mix_sample_rate_val); i++) {
- if (sample_rate ==
- int_mix_sample_rate_val[i].sample_rate) {
- rate_val =
- int_mix_sample_rate_val[i].rate_val;
- break;
- }
- }
- if ((i == ARRAY_SIZE(int_mix_sample_rate_val)) ||
- (rate_val < 0))
- goto prim_rate;
- ret = lpass_cdc_wsa_macro_set_mix_interpolator_rate(dai,
- (u8) rate_val, sample_rate);
- prim_rate:
- /* set primary path sample rate */
- for (i = 0; i < ARRAY_SIZE(int_prim_sample_rate_val); i++) {
- if (sample_rate ==
- int_prim_sample_rate_val[i].sample_rate) {
- rate_val =
- int_prim_sample_rate_val[i].rate_val;
- break;
- }
- }
- if ((i == ARRAY_SIZE(int_prim_sample_rate_val)) ||
- (rate_val < 0))
- return -EINVAL;
- ret = lpass_cdc_wsa_macro_set_prim_interpolator_rate(dai,
- (u8) rate_val, sample_rate);
- return ret;
- }
- static int lpass_cdc_wsa_macro_hw_params(struct snd_pcm_substream *substream,
- struct snd_pcm_hw_params *params,
- struct snd_soc_dai *dai)
- {
- struct snd_soc_component *component = dai->component;
- int ret;
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- wsa_priv = dev_get_drvdata(wsa_dev);
- if (!wsa_priv)
- return -EINVAL;
- dev_dbg(component->dev,
- "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
- dai->name, dai->id, params_rate(params),
- params_channels(params));
- switch (substream->stream) {
- case SNDRV_PCM_STREAM_PLAYBACK:
- ret = lpass_cdc_wsa_macro_set_interpolator_rate(dai, params_rate(params));
- if (ret) {
- dev_err_ratelimited(component->dev,
- "%s: cannot set sample rate: %u\n",
- __func__, params_rate(params));
- return ret;
- }
- switch (params_width(params)) {
- case 16:
- wsa_priv->bit_width[dai->id] = 16;
- break;
- case 24:
- wsa_priv->bit_width[dai->id] = 24;
- break;
- case 32:
- wsa_priv->bit_width[dai->id] = 32;
- break;
- default:
- dev_err_ratelimited(component->dev, "%s: Invalid format 0x%x\n",
- __func__, params_width(params));
- return -EINVAL;
- }
- break;
- case SNDRV_PCM_STREAM_CAPTURE:
- if (dai->id == LPASS_CDC_WSA_MACRO_AIF_VI)
- wsa_priv->pcm_rate_vi = params_rate(params);
- switch (params_width(params)) {
- case 16:
- wsa_priv->bit_width[dai->id] = 16;
- break;
- case 24:
- wsa_priv->bit_width[dai->id] = 24;
- break;
- case 32:
- wsa_priv->bit_width[dai->id] = 32;
- break;
- default:
- dev_err_ratelimited(component->dev, "%s: Invalid format 0x%x\n",
- __func__, params_width(params));
- return -EINVAL;
- }
- break;
- default:
- break;
- }
- return 0;
- }
- static int lpass_cdc_wsa_macro_get_channel_map(struct snd_soc_dai *dai,
- unsigned int *tx_num, unsigned int *tx_slot,
- unsigned int *rx_num, unsigned int *rx_slot)
- {
- struct snd_soc_component *component = dai->component;
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- u16 val = 0, mask = 0, cnt = 0, temp = 0;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- wsa_priv = dev_get_drvdata(wsa_dev);
- if (!wsa_priv)
- return -EINVAL;
- switch (dai->id) {
- case LPASS_CDC_WSA_MACRO_AIF_VI:
- for_each_set_bit(temp, &wsa_priv->active_ch_mask[dai->id],
- LPASS_CDC_WSA_MACRO_TX_MAX) {
- mask |= (1 << temp);
- if (++cnt == LPASS_CDC_WSA_MACRO_MAX_DMA_CH_PER_PORT)
- break;
- }
- if (mask & 0x0C)
- mask = mask >> 0x2;
- *tx_slot = mask;
- *tx_num = cnt;
- break;
- case LPASS_CDC_WSA_MACRO_AIF_CPS:
- *tx_slot = wsa_priv->active_ch_mask[dai->id];
- *tx_num = wsa_priv->active_ch_cnt[dai->id];
- break;
- case LPASS_CDC_WSA_MACRO_AIF1_PB:
- case LPASS_CDC_WSA_MACRO_AIF_MIX1_PB:
- for_each_set_bit(temp, &wsa_priv->active_ch_mask[dai->id],
- LPASS_CDC_WSA_MACRO_RX_MAX) {
- mask |= (1 << temp);
- if (++cnt == LPASS_CDC_WSA_MACRO_MAX_DMA_CH_PER_PORT)
- break;
- }
- if (mask & 0x0C)
- mask = mask >> 0x2;
- *rx_slot = mask;
- *rx_num = cnt;
- break;
- case LPASS_CDC_WSA_MACRO_AIF_ECHO:
- val = snd_soc_component_read(component,
- LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0);
- if (val & LPASS_CDC_WSA_MACRO_EC_MIX_TX1_MASK) {
- mask |= 0x2;
- cnt++;
- }
- if (val & LPASS_CDC_WSA_MACRO_EC_MIX_TX0_MASK) {
- mask |= 0x1;
- cnt++;
- }
- *tx_slot = mask;
- *tx_num = cnt;
- break;
- default:
- dev_err_ratelimited(wsa_dev, "%s: Invalid AIF\n", __func__);
- break;
- }
- return 0;
- }
- static void lpass_cdc_wsa_unmute_interpolator(struct snd_soc_dai *dai)
- {
- struct snd_soc_component *component = dai->component;
- uint16_t j = 0, reg = 0, mix_reg = 0;
- switch (dai->id) {
- case LPASS_CDC_WSA_MACRO_AIF1_PB:
- case LPASS_CDC_WSA_MACRO_AIF_MIX1_PB:
- for (j = 0; j < NUM_INTERPOLATORS; ++j) {
- reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL +
- (j * LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET);
- mix_reg = LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL +
- (j * LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET);
- snd_soc_component_update_bits(component, reg, 0x10, 0x00);
- snd_soc_component_update_bits(component, mix_reg, 0x10, 0x00);
- }
- }
- }
- static int lpass_cdc_wsa_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream)
- {
- struct snd_soc_component *component = dai->component;
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- bool adie_lb = false;
- uint32_t temp;
- if (mute)
- return 0;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- switch (dai->id) {
- case LPASS_CDC_WSA_MACRO_AIF1_PB:
- case LPASS_CDC_WSA_MACRO_AIF_MIX1_PB:
- lpass_cdc_wsa_pa_on(wsa_dev, adie_lb);
- lpass_cdc_wsa_unmute_interpolator(dai);
- lpass_cdc_wsa_macro_enable_vi_decimator(component);
- break;
- default:
- break;
- }
- if ((test_bit(LPASS_CDC_WSA_MACRO_RX4,
- &wsa_priv->active_ch_mask[dai->id]) ||
- test_bit(LPASS_CDC_WSA_MACRO_RX5,
- &wsa_priv->active_ch_mask[dai->id])) &&
- wsa_priv->wsa_fs_reg_base) {
- temp = ioread32(wsa_priv->wsa_fs_reg_base);
- if (temp != 0) {
- temp = 0;
- iowrite32(temp, wsa_priv->wsa_fs_reg_base);
- }
- dev_dbg(wsa_dev, "%s: LPASS_WSA_FS_CTL : %d", __func__, temp);
- }
- return 0;
- }
- static int lpass_cdc_wsa_macro_mclk_enable(
- struct lpass_cdc_wsa_macro_priv *wsa_priv,
- bool mclk_enable, bool dapm)
- {
- struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
- int ret = 0;
- if (regmap == NULL) {
- dev_err_ratelimited(wsa_priv->dev, "%s: regmap is NULL\n", __func__);
- return -EINVAL;
- }
- dev_dbg(wsa_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
- __func__, mclk_enable, dapm, wsa_priv->wsa_mclk_users);
- mutex_lock(&wsa_priv->mclk_lock);
- if (mclk_enable) {
- if (wsa_priv->wsa_mclk_users == 0) {
- ret = lpass_cdc_clk_rsc_request_clock(wsa_priv->dev,
- wsa_priv->default_clk_id,
- wsa_priv->default_clk_id,
- true);
- if (ret < 0) {
- dev_err_ratelimited(wsa_priv->dev,
- "%s: wsa request clock enable failed\n",
- __func__);
- goto exit;
- }
- lpass_cdc_clk_rsc_fs_gen_request(wsa_priv->dev,
- true);
- regcache_mark_dirty(regmap);
- regcache_sync_region(regmap,
- WSA_START_OFFSET,
- WSA_MAX_OFFSET);
- /* 9.6MHz MCLK, set value 0x00 if other frequency */
- regmap_update_bits(regmap,
- LPASS_CDC_WSA_TOP_FREQ_MCLK, 0x01, 0x01);
- regmap_update_bits(regmap,
- LPASS_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
- 0x01, 0x01);
- /* Toggle fs_cntr_clr bit*/
- regmap_update_bits(regmap,
- LPASS_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
- 0x02, 0x02);
- regmap_update_bits(regmap,
- LPASS_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
- 0x02, 0x0);
- regmap_update_bits(regmap,
- LPASS_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
- 0x01, 0x01);
- }
- wsa_priv->wsa_mclk_users++;
- } else {
- if (wsa_priv->wsa_mclk_users <= 0) {
- dev_err_ratelimited(wsa_priv->dev, "%s: clock already disabled\n",
- __func__);
- wsa_priv->wsa_mclk_users = 0;
- goto exit;
- }
- wsa_priv->wsa_mclk_users--;
- if (wsa_priv->wsa_mclk_users == 0) {
- regmap_update_bits(regmap,
- LPASS_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
- 0x01, 0x00);
- regmap_update_bits(regmap,
- LPASS_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
- 0x01, 0x00);
- lpass_cdc_clk_rsc_fs_gen_request(wsa_priv->dev,
- false);
- lpass_cdc_clk_rsc_request_clock(wsa_priv->dev,
- wsa_priv->default_clk_id,
- wsa_priv->default_clk_id,
- false);
- }
- }
- exit:
- mutex_unlock(&wsa_priv->mclk_lock);
- return ret;
- }
- static int lpass_cdc_wsa_macro_mclk_event(struct snd_soc_dapm_widget *w,
- struct snd_kcontrol *kcontrol, int event)
- {
- struct snd_soc_component *component =
- snd_soc_dapm_to_component(w->dapm);
- int ret = 0;
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- dev_dbg(wsa_dev, "%s: event = %d\n", __func__, event);
- switch (event) {
- case SND_SOC_DAPM_PRE_PMU:
- ret = lpass_cdc_wsa_macro_mclk_enable(wsa_priv, 1, true);
- if (ret)
- wsa_priv->dapm_mclk_enable = false;
- else
- wsa_priv->dapm_mclk_enable = true;
- break;
- case SND_SOC_DAPM_POST_PMD:
- if (wsa_priv->dapm_mclk_enable) {
- lpass_cdc_wsa_macro_mclk_enable(wsa_priv, 0, true);
- wsa_priv->dapm_mclk_enable = false;
- }
- break;
- default:
- dev_err_ratelimited(wsa_priv->dev,
- "%s: invalid DAPM event %d\n", __func__, event);
- ret = -EINVAL;
- }
- return ret;
- }
- static int lpass_cdc_wsa_macro_event_handler(struct snd_soc_component *component,
- u16 event, u32 data)
- {
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- int ret = 0;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- switch (event) {
- case LPASS_CDC_MACRO_EVT_SSR_DOWN:
- wsa_priv->pre_dev_up = false;
- if (wsa_priv->swr_ctrl_data) {
- swrm_wcd_notify(
- wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
- SWR_DEVICE_SSR_DOWN, NULL);
- }
- if ((!pm_runtime_enabled(wsa_dev) ||
- !pm_runtime_suspended(wsa_dev))) {
- ret = lpass_cdc_runtime_suspend(wsa_dev);
- if (!ret) {
- pm_runtime_disable(wsa_dev);
- pm_runtime_set_suspended(wsa_dev);
- pm_runtime_enable(wsa_dev);
- }
- }
- break;
- case LPASS_CDC_MACRO_EVT_PRE_SSR_UP:
- break;
- case LPASS_CDC_MACRO_EVT_SSR_UP:
- wsa_priv->pre_dev_up = true;
- /* reset swr after ssr/pdr */
- wsa_priv->reset_swr = true;
- if (wsa_priv->swr_ctrl_data)
- swrm_wcd_notify(
- wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
- SWR_DEVICE_SSR_UP, NULL);
- break;
- case LPASS_CDC_MACRO_EVT_CLK_RESET:
- lpass_cdc_rsc_clk_reset(wsa_dev, WSA_CORE_CLK);
- lpass_cdc_rsc_clk_reset(wsa_dev, WSA_TX_CORE_CLK);
- break;
- }
- return 0;
- }
- static int lpass_cdc_wsa_macro_enable_vi_decimator(struct snd_soc_component *component)
- {
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- u8 val = 0x0;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- usleep_range(5000, 5500);
- dev_dbg(wsa_dev, "%s: wsa_priv->pcm_rate_vi %d\n", __func__, wsa_priv->pcm_rate_vi);
- switch (wsa_priv->pcm_rate_vi) {
- case 48000:
- val = 0x04;
- break;
- case 24000:
- val = 0x02;
- break;
- case 8000:
- default:
- val = 0x00;
- break;
- }
- if (test_bit(LPASS_CDC_WSA_MACRO_TX0,
- &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
- dev_dbg(wsa_dev, "%s: spkr1 enabled\n", __func__);
- /* Enable V&I sensing */
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
- 0x20, 0x20);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
- 0x20, 0x20);
- usleep_range(1000, 1500);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
- 0x0F, val);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
- 0x0F, val);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
- 0x10, 0x10);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
- 0x10, 0x10);
- usleep_range(1000, 1500);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
- 0x20, 0x00);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
- 0x20, 0x00);
- }
- if (test_bit(LPASS_CDC_WSA_MACRO_TX1,
- &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
- dev_dbg(wsa_dev, "%s: spkr2 enabled\n", __func__);
- /* Enable V&I sensing */
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
- 0x20, 0x20);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
- 0x20, 0x20);
- usleep_range(1000, 1500);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
- 0x0F, val);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
- 0x0F, val);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
- 0x10, 0x10);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
- 0x10, 0x10);
- usleep_range(1000, 1500);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
- 0x20, 0x00);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
- 0x20, 0x00);
- }
- return 0;
- }
- static int lpass_cdc_wsa_macro_disable_vi_feedback(struct snd_soc_dapm_widget *w,
- struct snd_kcontrol *kcontrol,
- int event)
- {
- struct snd_soc_component *component =
- snd_soc_dapm_to_component(w->dapm);
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- switch (event) {
- case SND_SOC_DAPM_POST_PMD:
- if (test_bit(LPASS_CDC_WSA_MACRO_TX0,
- &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
- /* Disable V&I sensing */
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
- 0x20, 0x20);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
- 0x20, 0x20);
- dev_dbg(wsa_dev, "%s: spkr1 disabled\n", __func__);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
- 0x10, 0x00);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
- 0x10, 0x00);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
- 0x20, 0x00);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
- 0x20, 0x00);
- }
- if (test_bit(LPASS_CDC_WSA_MACRO_TX1,
- &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
- /* Disable V&I sensing */
- dev_dbg(wsa_dev, "%s: spkr2 disabled\n", __func__);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
- 0x20, 0x20);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
- 0x20, 0x20);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
- 0x10, 0x00);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
- 0x10, 0x00);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
- 0x20, 0x00);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
- 0x20, 0x00);
- }
- break;
- }
- return 0;
- }
- static void lpass_cdc_wsa_macro_hd2_control(struct snd_soc_component *component,
- u16 reg, int event)
- {
- u16 hd2_scale_reg;
- u16 hd2_enable_reg = 0;
- if (reg == LPASS_CDC_WSA_RX0_RX_PATH_CTL) {
- hd2_scale_reg = LPASS_CDC_WSA_RX0_RX_PATH_SEC3;
- hd2_enable_reg = LPASS_CDC_WSA_RX0_RX_PATH_CFG0;
- }
- if (reg == LPASS_CDC_WSA_RX1_RX_PATH_CTL) {
- hd2_scale_reg = LPASS_CDC_WSA_RX1_RX_PATH_SEC3;
- hd2_enable_reg = LPASS_CDC_WSA_RX1_RX_PATH_CFG0;
- }
- if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
- snd_soc_component_update_bits(component, hd2_scale_reg,
- 0x3C, 0x10);
- snd_soc_component_update_bits(component, hd2_scale_reg,
- 0x03, 0x01);
- snd_soc_component_update_bits(component, hd2_enable_reg,
- 0x04, 0x04);
- }
- if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
- snd_soc_component_update_bits(component, hd2_enable_reg,
- 0x04, 0x00);
- snd_soc_component_update_bits(component, hd2_scale_reg,
- 0x03, 0x00);
- snd_soc_component_update_bits(component, hd2_scale_reg,
- 0x3C, 0x00);
- }
- }
- static int lpass_cdc_wsa_macro_enable_swr(struct snd_soc_dapm_widget *w,
- struct snd_kcontrol *kcontrol, int event)
- {
- struct snd_soc_component *component =
- snd_soc_dapm_to_component(w->dapm);
- int ch_cnt;
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- switch (event) {
- case SND_SOC_DAPM_PRE_PMU:
- if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
- !wsa_priv->rx_0_count)
- wsa_priv->rx_0_count++;
- if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
- !wsa_priv->rx_1_count)
- wsa_priv->rx_1_count++;
- ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
- if (wsa_priv->swr_ctrl_data) {
- swrm_wcd_notify(
- wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
- SWR_DEVICE_UP, NULL);
- }
- break;
- case SND_SOC_DAPM_POST_PMD:
- if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
- wsa_priv->rx_0_count)
- wsa_priv->rx_0_count--;
- if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
- wsa_priv->rx_1_count)
- wsa_priv->rx_1_count--;
- ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
- break;
- }
- dev_dbg(wsa_priv->dev, "%s: current swr ch cnt: %d\n",
- __func__, wsa_priv->rx_0_count + wsa_priv->rx_1_count);
- return 0;
- }
- static int lpass_cdc_wsa_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
- struct snd_kcontrol *kcontrol, int event)
- {
- struct snd_soc_component *component =
- snd_soc_dapm_to_component(w->dapm);
- u16 gain_reg;
- int offset_val = 0;
- int val = 0;
- uint16_t mix_reg = 0;
- uint16_t reg = 0;
- dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
- if (!(strcmp(w->name, "WSA_RX0 MIX INP"))) {
- gain_reg = LPASS_CDC_WSA_RX0_RX_VOL_MIX_CTL;
- reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL +
- (LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * w->shift);
- mix_reg = LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL +
- LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * w->shift;
- } else if (!(strcmp(w->name, "WSA_RX1 MIX INP"))) {
- gain_reg = LPASS_CDC_WSA_RX1_RX_VOL_MIX_CTL;
- reg = LPASS_CDC_WSA_RX1_RX_PATH_CTL +
- (LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * w->shift);
- mix_reg = LPASS_CDC_WSA_RX1_RX_PATH_MIX_CTL +
- LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * w->shift;
- } else {
- dev_err_ratelimited(component->dev, "%s: No gain register avail for %s\n",
- __func__, w->name);
- return 0;
- }
- switch (event) {
- case SND_SOC_DAPM_PRE_PMU:
- snd_soc_component_update_bits(component, mix_reg, 0x40, 0x40);
- usleep_range(500, 510);
- snd_soc_component_update_bits(component, mix_reg, 0x40, 0x00);
- snd_soc_component_update_bits(component,
- reg, 0x20, 0x20);
- snd_soc_component_update_bits(component,
- mix_reg, 0x20, 0x20);
- lpass_cdc_wsa_macro_enable_swr(w, kcontrol, event);
- val = snd_soc_component_read(component, gain_reg);
- val += offset_val;
- snd_soc_component_write(component, gain_reg, val);
- break;
- case SND_SOC_DAPM_POST_PMD:
- snd_soc_component_update_bits(component,
- w->reg, 0x20, 0x00);
- lpass_cdc_wsa_macro_enable_swr(w, kcontrol, event);
- break;
- }
- return 0;
- }
- static int lpass_cdc_wsa_macro_config_compander(struct snd_soc_component *component,
- int comp, int event)
- {
- u16 comp_ctl0_reg, comp_ctl8_reg, rx_path_cfg0_reg;
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- struct lpass_cdc_comp_setting *comp_settings = NULL;
- u16 mode = 0;
- u16 index = 0;
- int sys_gain, bat_cfg, sys_gain_int, upper_gain, lower_gain;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- if (comp >= LPASS_CDC_WSA_MACRO_COMP_MAX || comp < 0) {
- dev_err(component->dev, "%s: Invalid compander value: %d\n",
- __func__, comp);
- return -EINVAL;
- }
- dev_dbg(component->dev, "%s: event %d compander %d, enabled %d\n",
- __func__, event, comp + 1, wsa_priv->comp_enabled[comp]);
- if (!wsa_priv->comp_enabled[comp])
- return 0;
- mode = wsa_priv->comp_mode[comp];
- if (mode >= G_MAX_DB || mode < 0)
- mode = 0;
- comp_ctl0_reg = LPASS_CDC_WSA_COMPANDER0_CTL0 +
- (comp * LPASS_CDC_WSA_MACRO_RX_COMP_OFFSET);
- comp_ctl8_reg = LPASS_CDC_WSA_COMPANDER0_CTL8 +
- (comp * LPASS_CDC_WSA_MACRO_RX_COMP_OFFSET);
- rx_path_cfg0_reg = LPASS_CDC_WSA_RX0_RX_PATH_CFG0 +
- (comp * LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET);
- comp_settings = &comp_setting_table[mode];
- /* If System has battery configuration */
- if (wsa_priv->wsa_bat_cfg[comp]) {
- index = (comp * 2) + wsa_priv->wsa_spkrrecv;
- if (index >= (2 * (LPASS_CDC_WSA_MACRO_RX1 + 1))) {
- dev_err(component->dev, "%s: Invalid index: %d\n",
- __func__, index);
- return -EINVAL;
- }
- sys_gain = wsa_priv->wsa_sys_gain[index];
- bat_cfg = wsa_priv->wsa_bat_cfg[comp];
- /* Convert enum to value and
- * multiply all values by 10 to avoid float
- */
- sys_gain_int = -15 * sys_gain + 210;
- switch (bat_cfg) {
- case CONFIG_1S:
- case EXT_1S:
- if (sys_gain > G_13P5_DB) {
- upper_gain = sys_gain_int + 60;
- lower_gain = 0;
- } else {
- upper_gain = 210;
- lower_gain = 0;
- }
- break;
- case CONFIG_3S:
- case EXT_3S:
- upper_gain = sys_gain_int;
- lower_gain = 75;
- break;
- case EXT_ABOVE_3S:
- upper_gain = sys_gain_int;
- lower_gain = 120;
- break;
- default:
- upper_gain = sys_gain_int;
- lower_gain = 0;
- break;
- }
- /* Truncate after calculation */
- comp_settings->lower_gain_int = (lower_gain * 2) / 10;
- comp_settings->upper_gain_int = (upper_gain * 2) / 10;
- }
- if (SND_SOC_DAPM_EVENT_ON(event)) {
- lpass_cdc_update_compander_setting(component,
- comp_ctl8_reg,
- comp_settings);
- /* Enable Compander Clock */
- snd_soc_component_update_bits(component, comp_ctl0_reg,
- 0x01, 0x01);
- snd_soc_component_update_bits(component, comp_ctl0_reg,
- 0x02, 0x02);
- snd_soc_component_update_bits(component, comp_ctl0_reg,
- 0x02, 0x00);
- snd_soc_component_update_bits(component, rx_path_cfg0_reg,
- 0x02, 0x02);
- }
- if (SND_SOC_DAPM_EVENT_OFF(event)) {
- snd_soc_component_update_bits(component, comp_ctl0_reg,
- 0x04, 0x04);
- snd_soc_component_update_bits(component, rx_path_cfg0_reg,
- 0x02, 0x00);
- snd_soc_component_update_bits(component, comp_ctl0_reg,
- 0x02, 0x02);
- snd_soc_component_update_bits(component, comp_ctl0_reg,
- 0x02, 0x00);
- snd_soc_component_update_bits(component, comp_ctl0_reg,
- 0x01, 0x00);
- snd_soc_component_update_bits(component, comp_ctl0_reg,
- 0x04, 0x00);
- }
- return 0;
- }
- static void lpass_cdc_wsa_macro_enable_softclip_clk(struct snd_soc_component *component,
- struct lpass_cdc_wsa_macro_priv *wsa_priv,
- int path,
- bool enable)
- {
- u16 softclip_clk_reg = LPASS_CDC_WSA_SOFTCLIP0_CRC +
- (path * LPASS_CDC_WSA_MACRO_RX_SOFTCLIP_OFFSET);
- u8 softclip_mux_mask = (1 << path);
- u8 softclip_mux_value = (1 << path);
- dev_dbg(component->dev, "%s: path %d, enable %d\n",
- __func__, path, enable);
- if (enable) {
- if (wsa_priv->softclip_clk_users[path] == 0) {
- snd_soc_component_update_bits(component,
- softclip_clk_reg, 0x01, 0x01);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_RX_INP_MUX_SOFTCLIP_CFG0,
- softclip_mux_mask, softclip_mux_value);
- }
- wsa_priv->softclip_clk_users[path]++;
- } else {
- wsa_priv->softclip_clk_users[path]--;
- if (wsa_priv->softclip_clk_users[path] == 0) {
- snd_soc_component_update_bits(component,
- softclip_clk_reg, 0x01, 0x00);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_RX_INP_MUX_SOFTCLIP_CFG0,
- softclip_mux_mask, 0x00);
- }
- }
- }
- static int lpass_cdc_wsa_macro_config_softclip(struct snd_soc_component *component,
- int path, int event)
- {
- u16 softclip_ctrl_reg = 0;
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- int softclip_path = 0;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- if (path == LPASS_CDC_WSA_MACRO_COMP1)
- softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP0;
- else if (path == LPASS_CDC_WSA_MACRO_COMP2)
- softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP1;
- dev_dbg(component->dev, "%s: event %d path %d, enabled %d\n",
- __func__, event, softclip_path,
- wsa_priv->is_softclip_on[softclip_path]);
- if (!wsa_priv->is_softclip_on[softclip_path])
- return 0;
- softclip_ctrl_reg = LPASS_CDC_WSA_SOFTCLIP0_SOFTCLIP_CTRL +
- (softclip_path * LPASS_CDC_WSA_MACRO_RX_SOFTCLIP_OFFSET);
- if (SND_SOC_DAPM_EVENT_ON(event)) {
- /* Enable Softclip clock and mux */
- lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
- softclip_path, true);
- /* Enable Softclip control */
- snd_soc_component_update_bits(component, softclip_ctrl_reg,
- 0x01, 0x01);
- }
- if (SND_SOC_DAPM_EVENT_OFF(event)) {
- snd_soc_component_update_bits(component, softclip_ctrl_reg,
- 0x01, 0x00);
- lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
- softclip_path, false);
- }
- return 0;
- }
- static int lpass_cdc_was_macro_config_pbr(struct snd_soc_component *component,
- int path, int event)
- {
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- u16 reg1 = 0, reg2 = 0, reg3 = 0;
- int softclip_path = 0;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- if (path == LPASS_CDC_WSA_MACRO_COMP1) {
- reg1 = LPASS_CDC_WSA_COMPANDER0_CTL0;
- reg2 = LPASS_CDC_WSA_RX0_RX_PATH_CFG3;
- reg3 = LPASS_CDC_WSA_RX0_RX_PATH_CFG1;
- softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP0;
- } else if (path == LPASS_CDC_WSA_MACRO_COMP2) {
- reg1 = LPASS_CDC_WSA_COMPANDER1_CTL0;
- reg2 = LPASS_CDC_WSA_RX1_RX_PATH_CFG3;
- reg3 = LPASS_CDC_WSA_RX1_RX_PATH_CFG1;
- softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP1;
- }
- if (!wsa_priv->pbr_enable || wsa_priv->wsa_bat_cfg[path] >= EXT_1S ||
- wsa_priv->wsa_sys_gain[path * 2] > G_12_DB ||
- wsa_priv->wsa_spkrrecv || !reg1 || !reg2 || !reg3)
- return 0;
- if (SND_SOC_DAPM_EVENT_ON(event)) {
- snd_soc_component_update_bits(component,
- reg1, 0x08, 0x08);
- snd_soc_component_update_bits(component,
- reg2, 0x40, 0x40);
- snd_soc_component_update_bits(component,
- reg3, 0x80, 0x80);
- lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
- softclip_path, true);
- if (wsa_priv->pbr_clk_users == 0)
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_PBR_PATH_CTL,
- 0x01, 0x01);
- ++wsa_priv->pbr_clk_users;
- }
- if (SND_SOC_DAPM_EVENT_OFF(event)) {
- if (wsa_priv->pbr_clk_users == 1)
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_PBR_PATH_CTL,
- 0x01, 0x00);
- lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
- softclip_path, false);
- snd_soc_component_update_bits(component,
- reg1, 0x08, 0x00);
- snd_soc_component_update_bits(component,
- reg2, 0x40, 0x00);
- snd_soc_component_update_bits(component,
- reg3, 0x80, 0x00);
- --wsa_priv->pbr_clk_users;
- if (wsa_priv->pbr_clk_users < 0)
- wsa_priv->pbr_clk_users = 0;
- }
- return 0;
- }
- static bool lpass_cdc_wsa_macro_adie_lb(struct snd_soc_component *component,
- int interp_idx)
- {
- u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
- u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
- u8 int_n_inp0 = 0, int_n_inp1 = 0, int_n_inp2 = 0;
- int int_1_rx = INTn_1_INP_SEL_DEC0;
- int int_2_rx = INTn_1_INP_SEL_DEC1;
- u32 version;
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- int_mux_cfg0 = LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0 + interp_idx * 8;
- int_mux_cfg1 = int_mux_cfg0 + 4;
- int_mux_cfg0_val = snd_soc_component_read(component, int_mux_cfg0);
- int_mux_cfg1_val = snd_soc_component_read(component, int_mux_cfg1);
- int_n_inp0 = int_mux_cfg0_val & 0x0F;
- version = lpass_cdc_get_version(wsa_dev);
- /* For Lpass version <= 2.5 the config mux didnot have rx6,rx7,rx8.
- * So decrease by 3 will select the correct index.
- */
- if (version <= LPASS_CDC_VERSION_2_5) {
- int_1_rx = int_1_rx - 3;
- int_2_rx = int_2_rx - 3;
- }
- if (int_n_inp0 == int_1_rx ||
- int_n_inp0 == int_2_rx)
- return true;
- int_n_inp1 = int_mux_cfg0_val >> 4;
- if (int_n_inp1 == int_1_rx ||
- int_n_inp1 == int_2_rx)
- return true;
- int_n_inp2 = int_mux_cfg1_val >> 4;
- if (int_n_inp2 == int_1_rx ||
- int_n_inp2 == int_2_rx)
- return true;
- return false;
- }
- static int lpass_cdc_wsa_macro_enable_main_path(struct snd_soc_dapm_widget *w,
- struct snd_kcontrol *kcontrol,
- int event)
- {
- struct snd_soc_component *component =
- snd_soc_dapm_to_component(w->dapm);
- u16 reg = 0;
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- bool adie_lb = false;
- dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL +
- LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * w->shift;
- switch (event) {
- case SND_SOC_DAPM_PRE_PMU:
- snd_soc_component_update_bits(component, reg, 0x40, 0x40);
- usleep_range(500, 510);
- snd_soc_component_update_bits(component, reg, 0x40, 0x00);
- snd_soc_component_update_bits(component,
- reg, 0x20, 0x20);
- if (lpass_cdc_wsa_macro_adie_lb(component, w->shift)) {
- adie_lb = true;
- lpass_cdc_wsa_pa_on(wsa_dev, adie_lb);
- snd_soc_component_update_bits(component,
- reg, 0x10, 0x00);
- }
- break;
- default:
- break;
- }
- return 0;
- }
- static int lpass_cdc_wsa_macro_interp_get_primary_reg(u16 reg, u16 *ind)
- {
- u16 prim_int_reg = 0;
- switch (reg) {
- case LPASS_CDC_WSA_RX0_RX_PATH_CTL:
- case LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL:
- prim_int_reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL;
- *ind = 0;
- break;
- case LPASS_CDC_WSA_RX1_RX_PATH_CTL:
- case LPASS_CDC_WSA_RX1_RX_PATH_MIX_CTL:
- prim_int_reg = LPASS_CDC_WSA_RX1_RX_PATH_CTL;
- *ind = 1;
- break;
- }
- return prim_int_reg;
- }
- static int lpass_cdc_wsa_macro_enable_prim_interpolator(
- struct snd_soc_component *component,
- u16 reg, int event)
- {
- u16 prim_int_reg;
- u16 ind = 0;
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- prim_int_reg = lpass_cdc_wsa_macro_interp_get_primary_reg(reg, &ind);
- switch (event) {
- case SND_SOC_DAPM_PRE_PMU:
- wsa_priv->prim_int_users[ind]++;
- if (wsa_priv->prim_int_users[ind] == 1) {
- snd_soc_component_update_bits(component,
- prim_int_reg + LPASS_CDC_WSA_MACRO_RX_PATH_CFG3_OFFSET,
- 0x03, 0x03);
- snd_soc_component_update_bits(component, prim_int_reg,
- 0x10, 0x10);
- lpass_cdc_wsa_macro_hd2_control(component, prim_int_reg, event);
- snd_soc_component_update_bits(component,
- prim_int_reg + LPASS_CDC_WSA_MACRO_RX_PATH_DSMDEM_OFFSET,
- 0x1, 0x1);
- }
- if ((reg != prim_int_reg) &&
- ((snd_soc_component_read(
- component, prim_int_reg)) & 0x10))
- snd_soc_component_update_bits(component, reg,
- 0x10, 0x10);
- break;
- case SND_SOC_DAPM_POST_PMD:
- wsa_priv->prim_int_users[ind]--;
- if (wsa_priv->prim_int_users[ind] == 0) {
- snd_soc_component_update_bits(component, prim_int_reg,
- 1 << 0x5, 0 << 0x5);
- snd_soc_component_update_bits(component,
- prim_int_reg + LPASS_CDC_WSA_MACRO_RX_PATH_DSMDEM_OFFSET,
- 0x1, 0x0);
- snd_soc_component_update_bits(component, prim_int_reg,
- 0x40, 0x40);
- snd_soc_component_update_bits(component, prim_int_reg,
- 0x40, 0x00);
- lpass_cdc_wsa_macro_hd2_control(component, prim_int_reg, event);
- }
- break;
- }
- dev_dbg(component->dev, "%s: primary interpolator: INT%d, users: %d\n",
- __func__, ind, wsa_priv->prim_int_users[ind]);
- return 0;
- }
- static void lpass_cdc_macro_idle_detect_control(struct snd_soc_component *component,
- struct lpass_cdc_wsa_macro_priv *wsa_priv,
- int interp, int event)
- {
- int reg = 0, mask = 0, val = 0, source_reg = 0;
- u16 mode = 0;
- dev_dbg(component->dev, "%s: Idle_detect_en value: %d\n", __func__,
- wsa_priv->idle_detect_en);
- if (!wsa_priv->idle_detect_en)
- return;
- if (interp == LPASS_CDC_WSA_MACRO_COMP1) {
- source_reg = LPASS_CDC_WSA_RX0_RX_PATH_CFG3;
- reg = LPASS_CDC_WSA_IDLE_DETECT_PATH_CTL;
- mask = 0x01;
- val = 0x01;
- }
- if (interp == LPASS_CDC_WSA_MACRO_COMP2) {
- source_reg = LPASS_CDC_WSA_RX1_RX_PATH_CFG3;
- reg = LPASS_CDC_WSA_IDLE_DETECT_PATH_CTL;
- mask = 0x02;
- val = 0x02;
- }
- mode = wsa_priv->comp_mode[interp];
- if ((wsa_priv->noise_gate_mode == NG2 && mode >= G_13P5_DB) ||
- wsa_priv->noise_gate_mode == IDLE_DETECT || !wsa_priv->pbr_enable ||
- wsa_priv->wsa_spkrrecv) {
- snd_soc_component_update_bits(component, source_reg, 0x80, 0x00);
- dev_dbg(component->dev, "%s: Idle detect source: Legacy\n", __func__);
- } else {
- snd_soc_component_update_bits(component, source_reg, 0x80, 0x80);
- dev_dbg(component->dev, "%s: Idle detect source: PRE-LA\n", __func__);
- }
- if (reg && SND_SOC_DAPM_EVENT_ON(event)) {
- snd_soc_component_update_bits(component, reg, mask, val);
- dev_dbg(component->dev, "%s: Idle detect clks ON\n", __func__);
- }
- if (reg && SND_SOC_DAPM_EVENT_OFF(event)) {
- snd_soc_component_update_bits(component, reg, mask, 0x00);
- snd_soc_component_write(component,
- LPASS_CDC_WSA_IDLE_DETECT_CFG3, 0x0);
- dev_dbg(component->dev, "%s: Idle detect clks OFF\n", __func__);
- }
- }
- static int lpass_cdc_wsa_macro_enable_interpolator(struct snd_soc_dapm_widget *w,
- struct snd_kcontrol *kcontrol,
- int event)
- {
- struct snd_soc_component *component =
- snd_soc_dapm_to_component(w->dapm);
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- u8 gain = 0;
- u16 reg = 0;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
- if (!(strcmp(w->name, "WSA_RX INT0 INTERP"))) {
- reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL;
- } else if (!(strcmp(w->name, "WSA_RX INT1 INTERP"))) {
- reg = LPASS_CDC_WSA_RX1_RX_PATH_CTL;
- } else {
- dev_err_ratelimited(component->dev, "%s: Interpolator reg not found\n",
- __func__);
- return -EINVAL;
- }
- switch (event) {
- case SND_SOC_DAPM_PRE_PMU:
- /* Reset if needed */
- lpass_cdc_wsa_macro_enable_prim_interpolator(component, reg, event);
- break;
- case SND_SOC_DAPM_POST_PMU:
- if (!strcmp(w->name, "WSA_RX INT0 INTERP")) {
- gain = (u8)(wsa_priv->rx0_origin_gain -
- wsa_priv->thermal_cur_state);
- if (snd_soc_component_read(wsa_priv->component,
- LPASS_CDC_WSA_RX0_RX_VOL_CTL) != gain) {
- snd_soc_component_update_bits(wsa_priv->component,
- LPASS_CDC_WSA_RX0_RX_VOL_CTL, 0xFF, gain);
- dev_dbg(wsa_priv->dev,
- "%s: RX0 current thermal state: %d, "
- "adjusted gain: %#x\n",
- __func__, wsa_priv->thermal_cur_state, gain);
- }
- }
- if (!strcmp(w->name, "WSA_RX INT1 INTERP")) {
- gain = (u8)(wsa_priv->rx1_origin_gain -
- wsa_priv->thermal_cur_state);
- if (snd_soc_component_read(wsa_priv->component,
- LPASS_CDC_WSA_RX1_RX_VOL_CTL) != gain) {
- snd_soc_component_update_bits(wsa_priv->component,
- LPASS_CDC_WSA_RX1_RX_VOL_CTL, 0xFF, gain);
- dev_dbg(wsa_priv->dev,
- "%s: RX1 current thermal state: %d, "
- "adjusted gain: %#x\n",
- __func__, wsa_priv->thermal_cur_state, gain);
- }
- }
- lpass_cdc_wsa_macro_config_compander(component, w->shift, event);
- lpass_cdc_macro_idle_detect_control(component, wsa_priv,
- w->shift, event);
- lpass_cdc_wsa_macro_config_softclip(component, w->shift, event);
- lpass_cdc_was_macro_config_pbr(component, w->shift, event);
- if (wsa_priv->wsa_spkrrecv)
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_RX0_RX_PATH_CFG1,
- 0x08, 0x00);
- break;
- case SND_SOC_DAPM_POST_PMD:
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_RX0_RX_PATH_CFG1, 0x08, 0x08);
- lpass_cdc_wsa_macro_config_compander(component, w->shift, event);
- lpass_cdc_macro_idle_detect_control(component, wsa_priv,
- w->shift, event);
- lpass_cdc_wsa_macro_config_softclip(component, w->shift, event);
- lpass_cdc_was_macro_config_pbr(component, w->shift, event);
- lpass_cdc_wsa_macro_enable_prim_interpolator(component, reg, event);
- break;
- }
- return 0;
- }
- static int lpass_cdc_wsa_macro_spk_boost_event(struct snd_soc_dapm_widget *w,
- struct snd_kcontrol *kcontrol,
- int event)
- {
- struct snd_soc_component *component =
- snd_soc_dapm_to_component(w->dapm);
- u16 boost_path_ctl, boost_path_cfg1;
- dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
- if (!strcmp(w->name, "WSA_RX INT0 CHAIN")) {
- boost_path_ctl = LPASS_CDC_WSA_BOOST0_BOOST_PATH_CTL;
- boost_path_cfg1 = LPASS_CDC_WSA_RX0_RX_PATH_CFG1;
- } else if (!strcmp(w->name, "WSA_RX INT1 CHAIN")) {
- boost_path_ctl = LPASS_CDC_WSA_BOOST1_BOOST_PATH_CTL;
- boost_path_cfg1 = LPASS_CDC_WSA_RX1_RX_PATH_CFG1;
- } else {
- dev_err_ratelimited(component->dev, "%s: unknown widget: %s\n",
- __func__, w->name);
- return -EINVAL;
- }
- switch (event) {
- case SND_SOC_DAPM_PRE_PMU:
- snd_soc_component_update_bits(component, boost_path_cfg1,
- 0x01, 0x01);
- snd_soc_component_update_bits(component, boost_path_ctl,
- 0x10, 0x10);
- break;
- case SND_SOC_DAPM_POST_PMU:
- break;
- case SND_SOC_DAPM_POST_PMD:
- snd_soc_component_update_bits(component, boost_path_ctl,
- 0x10, 0x00);
- snd_soc_component_update_bits(component, boost_path_cfg1,
- 0x01, 0x00);
- break;
- }
- return 0;
- }
- static int lpass_cdc_wsa_macro_enable_vbat(struct snd_soc_dapm_widget *w,
- struct snd_kcontrol *kcontrol,
- int event)
- {
- struct snd_soc_component *component =
- snd_soc_dapm_to_component(w->dapm);
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- u16 vbat_path_cfg = 0;
- int softclip_path = 0;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
- if (!strcmp(w->name, "WSA_RX INT0 VBAT")) {
- vbat_path_cfg = LPASS_CDC_WSA_RX0_RX_PATH_CFG1;
- softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP0;
- } else if (!strcmp(w->name, "WSA_RX INT1 VBAT")) {
- vbat_path_cfg = LPASS_CDC_WSA_RX1_RX_PATH_CFG1;
- softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP1;
- }
- switch (event) {
- case SND_SOC_DAPM_PRE_PMU:
- /* Enable clock for VBAT block */
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x10);
- /* Enable VBAT block */
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x01, 0x01);
- /* Update interpolator with 384K path */
- snd_soc_component_update_bits(component, vbat_path_cfg,
- 0x80, 0x80);
- /* Use attenuation mode */
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x02, 0x00);
- /*
- * BCL block needs softclip clock and mux config to be enabled
- */
- lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
- softclip_path, true);
- /* Enable VBAT at channel level */
- snd_soc_component_update_bits(component, vbat_path_cfg,
- 0x02, 0x02);
- /* Set the ATTK1 gain */
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
- 0xFF, 0xFF);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
- 0xFF, 0x03);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
- 0xFF, 0x00);
- /* Set the ATTK2 gain */
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
- 0xFF, 0xFF);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
- 0xFF, 0x03);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
- 0xFF, 0x00);
- /* Set the ATTK3 gain */
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
- 0xFF, 0xFF);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
- 0xFF, 0x03);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
- 0xFF, 0x00);
- /* Enable CB decode block clock */
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x01);
- /* Enable BCL path */
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL2, 0x01, 0x01);
- /* Request for BCL data */
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x01);
- break;
- case SND_SOC_DAPM_POST_PMD:
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x00);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL2, 0x01, 0x00);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x00);
- snd_soc_component_update_bits(component, vbat_path_cfg,
- 0x80, 0x00);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG,
- 0x02, 0x02);
- snd_soc_component_update_bits(component, vbat_path_cfg,
- 0x02, 0x00);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
- 0xFF, 0x00);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
- 0xFF, 0x00);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
- 0xFF, 0x00);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
- 0xFF, 0x00);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
- 0xFF, 0x00);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
- 0xFF, 0x00);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
- 0xFF, 0x00);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
- 0xFF, 0x00);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
- 0xFF, 0x00);
- lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
- softclip_path, false);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x01, 0x00);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x00);
- break;
- default:
- dev_err_ratelimited(wsa_dev, "%s: Invalid event %d\n", __func__, event);
- break;
- }
- return 0;
- }
- static int lpass_cdc_wsa_macro_enable_echo(struct snd_soc_dapm_widget *w,
- struct snd_kcontrol *kcontrol,
- int event)
- {
- struct snd_soc_component *component =
- snd_soc_dapm_to_component(w->dapm);
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- u16 val, ec_tx = 0, ec_hq_reg;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- dev_dbg(wsa_dev, "%s %d %s\n", __func__, event, w->name);
- val = snd_soc_component_read(component,
- LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0);
- if (!(strcmp(w->name, "WSA RX_MIX EC0_MUX")))
- ec_tx = (val & 0x07) - 1;
- else
- ec_tx = ((val & 0x38) >> 0x3) - 1;
- if (ec_tx < 0 || ec_tx >= (LPASS_CDC_WSA_MACRO_RX1 + 1)) {
- dev_err_ratelimited(wsa_dev, "%s: EC mix control not set correctly\n",
- __func__);
- return -EINVAL;
- }
- if (wsa_priv->ec_hq[ec_tx]) {
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
- 0x1 << ec_tx, 0x1 << ec_tx);
- ec_hq_reg = LPASS_CDC_WSA_EC_HQ0_EC_REF_HQ_PATH_CTL +
- 0x40 * ec_tx;
- snd_soc_component_update_bits(component, ec_hq_reg, 0x01, 0x01);
- ec_hq_reg = LPASS_CDC_WSA_EC_HQ0_EC_REF_HQ_CFG0 +
- 0x40 * ec_tx;
- /* default set to 48k */
- snd_soc_component_update_bits(component, ec_hq_reg, 0x1E, 0x08);
- }
- return 0;
- }
- static int lpass_cdc_wsa_macro_get_ec_hq(struct snd_kcontrol *kcontrol,
- struct snd_ctl_elem_value *ucontrol)
- {
- struct snd_soc_component *component =
- snd_soc_kcontrol_component(kcontrol);
- int ec_tx = ((struct soc_multi_mixer_control *)
- kcontrol->private_value)->shift;
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- ucontrol->value.integer.value[0] = wsa_priv->ec_hq[ec_tx];
- return 0;
- }
- static int lpass_cdc_wsa_macro_set_ec_hq(struct snd_kcontrol *kcontrol,
- struct snd_ctl_elem_value *ucontrol)
- {
- struct snd_soc_component *component =
- snd_soc_kcontrol_component(kcontrol);
- int ec_tx = ((struct soc_multi_mixer_control *)
- kcontrol->private_value)->shift;
- int value = ucontrol->value.integer.value[0];
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- dev_dbg(wsa_dev, "%s: enable current %d, new %d\n",
- __func__, wsa_priv->ec_hq[ec_tx], value);
- wsa_priv->ec_hq[ec_tx] = value;
- return 0;
- }
- static int lpass_cdc_wsa_macro_get_rx_mute_status(struct snd_kcontrol *kcontrol,
- struct snd_ctl_elem_value *ucontrol)
- {
- struct snd_soc_component *component =
- snd_soc_kcontrol_component(kcontrol);
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- int wsa_rx_shift = ((struct soc_multi_mixer_control *)
- kcontrol->private_value)->shift;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- ucontrol->value.integer.value[0] =
- wsa_priv->wsa_digital_mute_status[wsa_rx_shift];
- return 0;
- }
- static int lpass_cdc_wsa_macro_set_rx_mute_status(struct snd_kcontrol *kcontrol,
- struct snd_ctl_elem_value *ucontrol)
- {
- struct snd_soc_component *component =
- snd_soc_kcontrol_component(kcontrol);
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- int value = ucontrol->value.integer.value[0];
- int wsa_rx_shift = ((struct soc_multi_mixer_control *)
- kcontrol->private_value)->shift;
- int ret = 0;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- pm_runtime_get_sync(wsa_priv->dev);
- switch (wsa_rx_shift) {
- case 0:
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_RX0_RX_PATH_CTL,
- 0x10, value << 4);
- break;
- case 1:
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_RX1_RX_PATH_CTL,
- 0x10, value << 4);
- break;
- case 2:
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL,
- 0x10, value << 4);
- break;
- case 3:
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_RX1_RX_PATH_MIX_CTL,
- 0x10, value << 4);
- break;
- default:
- pr_err_ratelimited("%s: invalid argument rx_shift = %d\n", __func__,
- wsa_rx_shift);
- ret = -EINVAL;
- }
- pm_runtime_mark_last_busy(wsa_priv->dev);
- pm_runtime_put_autosuspend(wsa_priv->dev);
- dev_dbg(component->dev, "%s: WSA Digital Mute RX %d Enable %d\n",
- __func__, wsa_rx_shift, value);
- wsa_priv->wsa_digital_mute_status[wsa_rx_shift] = value;
- return ret;
- }
- static int lpass_cdc_wsa_macro_set_digital_volume(struct snd_kcontrol *kcontrol,
- struct snd_ctl_elem_value *ucontrol)
- {
- struct snd_soc_component *component =
- snd_soc_kcontrol_component(kcontrol);
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- struct soc_mixer_control *mc =
- (struct soc_mixer_control *)kcontrol->private_value;
- u8 gain = 0;
- int ret = 0;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- if (!wsa_priv) {
- pr_err_ratelimited("%s: priv is null for macro!\n",
- __func__);
- return -EINVAL;
- }
- ret = snd_soc_put_volsw(kcontrol, ucontrol);
- if (mc->reg == LPASS_CDC_WSA_RX0_RX_VOL_CTL) {
- wsa_priv->rx0_origin_gain =
- (u8)snd_soc_component_read(wsa_priv->component,
- mc->reg);
- gain = (u8)(wsa_priv->rx0_origin_gain -
- wsa_priv->thermal_cur_state);
- } else if (mc->reg == LPASS_CDC_WSA_RX1_RX_VOL_CTL) {
- wsa_priv->rx1_origin_gain =
- (u8)snd_soc_component_read(wsa_priv->component,
- mc->reg);
- gain = (u8)(wsa_priv->rx1_origin_gain -
- wsa_priv->thermal_cur_state);
- } else {
- dev_err_ratelimited(wsa_priv->dev,
- "%s: Incorrect RX Path selected\n", __func__);
- return -EINVAL;
- }
- /* only adjust gain if thermal state is positive */
- if (wsa_priv->dapm_mclk_enable &&
- wsa_priv->thermal_cur_state > 0) {
- snd_soc_component_update_bits(wsa_priv->component,
- mc->reg, 0xFF, gain);
- dev_dbg(wsa_priv->dev,
- "%s: Current thermal state: %d, adjusted gain: %x\n",
- __func__, wsa_priv->thermal_cur_state, gain);
- }
- return ret;
- }
- static int lpass_cdc_wsa_macro_get_compander(struct snd_kcontrol *kcontrol,
- struct snd_ctl_elem_value *ucontrol)
- {
- struct snd_soc_component *component =
- snd_soc_kcontrol_component(kcontrol);
- int comp = ((struct soc_multi_mixer_control *)
- kcontrol->private_value)->shift;
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- ucontrol->value.integer.value[0] = wsa_priv->comp_enabled[comp];
- return 0;
- }
- static int lpass_cdc_wsa_macro_set_compander(struct snd_kcontrol *kcontrol,
- struct snd_ctl_elem_value *ucontrol)
- {
- struct snd_soc_component *component =
- snd_soc_kcontrol_component(kcontrol);
- int comp = ((struct soc_multi_mixer_control *)
- kcontrol->private_value)->shift;
- int value = ucontrol->value.integer.value[0];
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- dev_dbg(component->dev, "%s: Compander %d enable current %d, new %d\n",
- __func__, comp + 1, wsa_priv->comp_enabled[comp], value);
- wsa_priv->comp_enabled[comp] = value;
- return 0;
- }
- static int lpass_cdc_wsa_macro_ear_spkrrecv_get(struct snd_kcontrol *kcontrol,
- struct snd_ctl_elem_value *ucontrol)
- {
- struct snd_soc_component *component =
- snd_soc_kcontrol_component(kcontrol);
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- ucontrol->value.integer.value[0] = wsa_priv->wsa_spkrrecv;
- dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
- __func__, ucontrol->value.integer.value[0]);
- return 0;
- }
- static int lpass_cdc_wsa_macro_ear_spkrrecv_put(struct snd_kcontrol *kcontrol,
- struct snd_ctl_elem_value *ucontrol)
- {
- struct snd_soc_component *component =
- snd_soc_kcontrol_component(kcontrol);
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- wsa_priv->wsa_spkrrecv = ucontrol->value.integer.value[0];
- dev_dbg(component->dev, "%s:spkrrecv status = %d\n",
- __func__, wsa_priv->wsa_spkrrecv);
- return 0;
- }
- static int lpass_cdc_wsa_macro_idle_detect_get(struct snd_kcontrol *kcontrol,
- struct snd_ctl_elem_value *ucontrol)
- {
- struct snd_soc_component *component =
- snd_soc_kcontrol_component(kcontrol);
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- struct device *wsa_dev = NULL;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- ucontrol->value.integer.value[0] = wsa_priv->idle_detect_en;
- return 0;
- }
- static int lpass_cdc_wsa_macro_idle_detect_put(struct snd_kcontrol *kcontrol,
- struct snd_ctl_elem_value *ucontrol)
- {
- struct snd_soc_component *component =
- snd_soc_kcontrol_component(kcontrol);
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- struct device *wsa_dev = NULL;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- wsa_priv->idle_detect_en = ucontrol->value.integer.value[0];
- return 0;
- }
- static int lpass_cdc_wsa_macro_comp_mode_get(struct snd_kcontrol *kcontrol,
- struct snd_ctl_elem_value *ucontrol)
- {
- struct snd_soc_component *component =
- snd_soc_kcontrol_component(kcontrol);
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- u16 idx = 0;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA_RX0")))
- idx = LPASS_CDC_WSA_MACRO_COMP1;
- if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA_RX1")))
- idx = LPASS_CDC_WSA_MACRO_COMP2;
- ucontrol->value.integer.value[0] = wsa_priv->comp_mode[idx];
- dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
- __func__, ucontrol->value.integer.value[0]);
- return 0;
- }
- static int lpass_cdc_wsa_macro_comp_mode_put(struct snd_kcontrol *kcontrol,
- struct snd_ctl_elem_value *ucontrol)
- {
- struct snd_soc_component *component =
- snd_soc_kcontrol_component(kcontrol);
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- u16 idx = 0;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA_RX0")))
- idx = LPASS_CDC_WSA_MACRO_COMP1;
- if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA_RX1")))
- idx = LPASS_CDC_WSA_MACRO_COMP2;
- if (ucontrol->value.integer.value[0] < G_MAX_DB && ucontrol->value.integer.value[0] >= 0)
- wsa_priv->comp_mode[idx] = ucontrol->value.integer.value[0];
- else
- return 0;
- dev_dbg(component->dev, "%s: comp_mode = %d\n", __func__,
- wsa_priv->comp_mode[idx]);
- return 0;
- }
- static int lpass_cdc_wsa_macro_rx_mux_get(struct snd_kcontrol *kcontrol,
- struct snd_ctl_elem_value *ucontrol)
- {
- struct snd_soc_dapm_widget *widget =
- snd_soc_dapm_kcontrol_widget(kcontrol);
- struct snd_soc_component *component =
- snd_soc_dapm_to_component(widget->dapm);
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- ucontrol->value.integer.value[0] =
- wsa_priv->rx_port_value[widget->shift];
- return 0;
- }
- static int lpass_cdc_wsa_macro_rx_mux_put(struct snd_kcontrol *kcontrol,
- struct snd_ctl_elem_value *ucontrol)
- {
- struct snd_soc_dapm_widget *widget =
- snd_soc_dapm_kcontrol_widget(kcontrol);
- struct snd_soc_component *component =
- snd_soc_dapm_to_component(widget->dapm);
- struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
- struct snd_soc_dapm_update *update = NULL;
- u32 rx_port_value = ucontrol->value.integer.value[0];
- u32 bit_input = 0;
- u32 aif_rst;
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- aif_rst = wsa_priv->rx_port_value[widget->shift];
- if (!rx_port_value) {
- if (aif_rst == 0) {
- dev_err_ratelimited(wsa_dev, "%s: AIF reset already\n", __func__);
- return 0;
- }
- if (aif_rst >= LPASS_CDC_WSA_MACRO_MAX_DAIS) {
- dev_err_ratelimited(wsa_dev, "%s: Invalid AIF reset\n", __func__);
- return 0;
- }
- }
- wsa_priv->rx_port_value[widget->shift] = rx_port_value;
- bit_input = widget->shift;
- dev_dbg(wsa_dev,
- "%s: mux input: %d, mux output: %d, bit: %d\n",
- __func__, rx_port_value, widget->shift, bit_input);
- switch (rx_port_value) {
- case 0:
- if (wsa_priv->active_ch_cnt[aif_rst]) {
- clear_bit(bit_input,
- &wsa_priv->active_ch_mask[aif_rst]);
- wsa_priv->active_ch_cnt[aif_rst]--;
- }
- break;
- case 1:
- case 2:
- set_bit(bit_input,
- &wsa_priv->active_ch_mask[rx_port_value]);
- wsa_priv->active_ch_cnt[rx_port_value]++;
- break;
- default:
- dev_err_ratelimited(wsa_dev,
- "%s: Invalid AIF_ID for WSA RX MUX %d\n",
- __func__, rx_port_value);
- return -EINVAL;
- }
- snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
- rx_port_value, e, update);
- return 0;
- }
- static int lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
- struct snd_ctl_elem_value *ucontrol)
- {
- struct snd_soc_component *component =
- snd_soc_kcontrol_component(kcontrol);
- ucontrol->value.integer.value[0] =
- ((snd_soc_component_read(
- component, LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG) & 0x04) ?
- 1 : 0);
- dev_dbg(component->dev, "%s: value: %lu\n", __func__,
- ucontrol->value.integer.value[0]);
- return 0;
- }
- static int lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
- struct snd_ctl_elem_value *ucontrol)
- {
- struct snd_soc_component *component =
- snd_soc_kcontrol_component(kcontrol);
- dev_dbg(component->dev, "%s: value: %lu\n", __func__,
- ucontrol->value.integer.value[0]);
- /* Set Vbat register configuration for GSM mode bit based on value */
- if (ucontrol->value.integer.value[0])
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG,
- 0x04, 0x04);
- else
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG,
- 0x04, 0x00);
- return 0;
- }
- static int lpass_cdc_wsa_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
- struct snd_ctl_elem_value *ucontrol)
- {
- struct snd_soc_component *component =
- snd_soc_kcontrol_component(kcontrol);
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- int path = ((struct soc_multi_mixer_control *)
- kcontrol->private_value)->shift;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- ucontrol->value.integer.value[0] = wsa_priv->is_softclip_on[path];
- dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
- __func__, ucontrol->value.integer.value[0]);
- return 0;
- }
- static int lpass_cdc_wsa_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
- struct snd_ctl_elem_value *ucontrol)
- {
- struct snd_soc_component *component =
- snd_soc_kcontrol_component(kcontrol);
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- int path = ((struct soc_multi_mixer_control *)
- kcontrol->private_value)->shift;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- wsa_priv->is_softclip_on[path] = ucontrol->value.integer.value[0];
- dev_dbg(component->dev, "%s: soft clip enable for %d: %d\n", __func__,
- path, wsa_priv->is_softclip_on[path]);
- return 0;
- }
- static int lpass_cdc_wsa_macro_pbr_enable_get(struct snd_kcontrol *kcontrol,
- struct snd_ctl_elem_value *ucontrol)
- {
- struct snd_soc_component *component =
- snd_soc_kcontrol_component(kcontrol);
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- ucontrol->value.integer.value[0] = wsa_priv->pbr_enable;
- return 0;
- }
- static int lpass_cdc_wsa_macro_pbr_enable_put(struct snd_kcontrol *kcontrol,
- struct snd_ctl_elem_value *ucontrol)
- {
- struct snd_soc_component *component =
- snd_soc_kcontrol_component(kcontrol);
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- wsa_priv->pbr_enable = ucontrol->value.integer.value[0];
- return 0;
- }
- static const struct snd_kcontrol_new lpass_cdc_wsa_macro_snd_controls[] = {
- SOC_ENUM_EXT("GSM mode Enable", lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_enum,
- lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_func_get,
- lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_func_put),
- SOC_ENUM_EXT("WSA_RX0 comp_mode", lpass_cdc_wsa_macro_comp_mode_enum,
- lpass_cdc_wsa_macro_comp_mode_get,
- lpass_cdc_wsa_macro_comp_mode_put),
- SOC_ENUM_EXT("WSA_RX1 comp_mode", lpass_cdc_wsa_macro_comp_mode_enum,
- lpass_cdc_wsa_macro_comp_mode_get,
- lpass_cdc_wsa_macro_comp_mode_put),
- SOC_SINGLE_EXT("WSA SPKRRECV", SND_SOC_NOPM, 0, 1, 0,
- lpass_cdc_wsa_macro_ear_spkrrecv_get,
- lpass_cdc_wsa_macro_ear_spkrrecv_put),
- SOC_SINGLE_EXT("Idle Detect", SND_SOC_NOPM, 0, 1,
- 0, lpass_cdc_wsa_macro_idle_detect_get,
- lpass_cdc_wsa_macro_idle_detect_put),
- SOC_SINGLE_EXT("WSA_Softclip0 Enable", SND_SOC_NOPM,
- LPASS_CDC_WSA_MACRO_SOFTCLIP0, 1, 0,
- lpass_cdc_wsa_macro_soft_clip_enable_get,
- lpass_cdc_wsa_macro_soft_clip_enable_put),
- SOC_SINGLE_EXT("WSA_Softclip1 Enable", SND_SOC_NOPM,
- LPASS_CDC_WSA_MACRO_SOFTCLIP1, 1, 0,
- lpass_cdc_wsa_macro_soft_clip_enable_get,
- lpass_cdc_wsa_macro_soft_clip_enable_put),
- LPASS_CDC_WSA_MACRO_SET_VOLUME_TLV("WSA_RX0 Digital Volume",
- LPASS_CDC_WSA_RX0_RX_VOL_CTL,
- -84, 40, digital_gain),
- LPASS_CDC_WSA_MACRO_SET_VOLUME_TLV("WSA_RX1 Digital Volume",
- LPASS_CDC_WSA_RX1_RX_VOL_CTL,
- -84, 40, digital_gain),
- SOC_SINGLE_EXT("WSA_RX0 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX0, 1,
- 0, lpass_cdc_wsa_macro_get_rx_mute_status,
- lpass_cdc_wsa_macro_set_rx_mute_status),
- SOC_SINGLE_EXT("WSA_RX1 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX1, 1,
- 0, lpass_cdc_wsa_macro_get_rx_mute_status,
- lpass_cdc_wsa_macro_set_rx_mute_status),
- SOC_SINGLE_EXT("WSA_RX0_MIX Digital Mute", SND_SOC_NOPM,
- LPASS_CDC_WSA_MACRO_RX_MIX0, 1, 0, lpass_cdc_wsa_macro_get_rx_mute_status,
- lpass_cdc_wsa_macro_set_rx_mute_status),
- SOC_SINGLE_EXT("WSA_RX1_MIX Digital Mute", SND_SOC_NOPM,
- LPASS_CDC_WSA_MACRO_RX_MIX1, 1, 0, lpass_cdc_wsa_macro_get_rx_mute_status,
- lpass_cdc_wsa_macro_set_rx_mute_status),
- SOC_SINGLE_EXT("WSA_COMP1 Switch", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_COMP1, 1, 0,
- lpass_cdc_wsa_macro_get_compander, lpass_cdc_wsa_macro_set_compander),
- SOC_SINGLE_EXT("WSA_COMP2 Switch", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_COMP2, 1, 0,
- lpass_cdc_wsa_macro_get_compander, lpass_cdc_wsa_macro_set_compander),
- SOC_SINGLE_EXT("WSA_RX0 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX0,
- 1, 0, lpass_cdc_wsa_macro_get_ec_hq, lpass_cdc_wsa_macro_set_ec_hq),
- SOC_SINGLE_EXT("WSA_RX1 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX1,
- 1, 0, lpass_cdc_wsa_macro_get_ec_hq, lpass_cdc_wsa_macro_set_ec_hq),
- SOC_SINGLE_EXT("WSA PBR Enable", SND_SOC_NOPM, 0, 1,
- 0, lpass_cdc_wsa_macro_pbr_enable_get,
- lpass_cdc_wsa_macro_pbr_enable_put),
- };
- static const struct soc_enum rx_mux_enum =
- SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_mux_text), rx_mux_text);
- static const struct snd_kcontrol_new rx_mux[LPASS_CDC_WSA_MACRO_RX_MAX] = {
- SOC_DAPM_ENUM_EXT("WSA RX0 Mux", rx_mux_enum,
- lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
- SOC_DAPM_ENUM_EXT("WSA RX1 Mux", rx_mux_enum,
- lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
- SOC_DAPM_ENUM_EXT("WSA RX_MIX0 Mux", rx_mux_enum,
- lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
- SOC_DAPM_ENUM_EXT("WSA RX_MIX1 Mux", rx_mux_enum,
- lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
- SOC_DAPM_ENUM_EXT("WSA RX4 Mux", rx_mux_enum,
- lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
- SOC_DAPM_ENUM_EXT("WSA RX5 Mux", rx_mux_enum,
- lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
- };
- static int lpass_cdc_wsa_macro_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
- struct snd_ctl_elem_value *ucontrol)
- {
- struct snd_soc_dapm_widget *widget =
- snd_soc_dapm_kcontrol_widget(kcontrol);
- struct snd_soc_component *component =
- snd_soc_dapm_to_component(widget->dapm);
- struct soc_multi_mixer_control *mixer =
- ((struct soc_multi_mixer_control *)kcontrol->private_value);
- u32 dai_id = widget->shift;
- u32 spk_tx_id = mixer->shift;
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- if (test_bit(spk_tx_id, &wsa_priv->active_ch_mask[dai_id]))
- ucontrol->value.integer.value[0] = 1;
- else
- ucontrol->value.integer.value[0] = 0;
- return 0;
- }
- static int lpass_cdc_wsa_macro_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
- struct snd_ctl_elem_value *ucontrol)
- {
- struct snd_soc_dapm_widget *widget =
- snd_soc_dapm_kcontrol_widget(kcontrol);
- struct snd_soc_component *component =
- snd_soc_dapm_to_component(widget->dapm);
- struct soc_multi_mixer_control *mixer =
- ((struct soc_multi_mixer_control *)kcontrol->private_value);
- u32 spk_tx_id = mixer->shift;
- u32 enable = ucontrol->value.integer.value[0];
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- wsa_priv->vi_feed_value = ucontrol->value.integer.value[0];
- if (enable) {
- if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX0 &&
- !test_bit(LPASS_CDC_WSA_MACRO_TX0,
- &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
- set_bit(LPASS_CDC_WSA_MACRO_TX0,
- &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI]);
- wsa_priv->active_ch_cnt[LPASS_CDC_WSA_MACRO_AIF_VI]++;
- }
- if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX1 &&
- !test_bit(LPASS_CDC_WSA_MACRO_TX1,
- &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
- set_bit(LPASS_CDC_WSA_MACRO_TX1,
- &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI]);
- wsa_priv->active_ch_cnt[LPASS_CDC_WSA_MACRO_AIF_VI]++;
- }
- } else {
- if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX0 &&
- test_bit(LPASS_CDC_WSA_MACRO_TX0,
- &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
- clear_bit(LPASS_CDC_WSA_MACRO_TX0,
- &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI]);
- wsa_priv->active_ch_cnt[LPASS_CDC_WSA_MACRO_AIF_VI]--;
- }
- if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX1 &&
- test_bit(LPASS_CDC_WSA_MACRO_TX1,
- &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
- clear_bit(LPASS_CDC_WSA_MACRO_TX1,
- &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI]);
- wsa_priv->active_ch_cnt[LPASS_CDC_WSA_MACRO_AIF_VI]--;
- }
- }
- snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
- return 0;
- }
- static const struct snd_kcontrol_new aif_vi_mixer[] = {
- SOC_SINGLE_EXT("WSA_SPKR_VI_1", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_TX0, 1, 0,
- lpass_cdc_wsa_macro_vi_feed_mixer_get,
- lpass_cdc_wsa_macro_vi_feed_mixer_put),
- SOC_SINGLE_EXT("WSA_SPKR_VI_2", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_TX1, 1, 0,
- lpass_cdc_wsa_macro_vi_feed_mixer_get,
- lpass_cdc_wsa_macro_vi_feed_mixer_put),
- };
- static int lpass_cdc_wsa_macro_cps_feed_mixer_get(struct snd_kcontrol *kcontrol,
- struct snd_ctl_elem_value *ucontrol)
- {
- struct snd_soc_dapm_widget *widget =
- snd_soc_dapm_kcontrol_widget(kcontrol);
- struct snd_soc_component *component =
- snd_soc_dapm_to_component(widget->dapm);
- struct soc_multi_mixer_control *mixer =
- ((struct soc_multi_mixer_control *)kcontrol->private_value);
- u32 dai_id = widget->shift;
- u32 spk_tx_id = mixer->shift;
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- if (test_bit(spk_tx_id, &wsa_priv->active_ch_mask[dai_id]))
- ucontrol->value.integer.value[0] = 1;
- else
- ucontrol->value.integer.value[0] = 0;
- return 0;
- }
- static int lpass_cdc_wsa_macro_cps_feed_mixer_put(struct snd_kcontrol *kcontrol,
- struct snd_ctl_elem_value *ucontrol)
- {
- struct snd_soc_dapm_widget *widget =
- snd_soc_dapm_kcontrol_widget(kcontrol);
- struct snd_soc_component *component =
- snd_soc_dapm_to_component(widget->dapm);
- struct soc_multi_mixer_control *mixer =
- ((struct soc_multi_mixer_control *)kcontrol->private_value);
- u32 dai_id = widget->shift;
- u32 spk_tx_id = mixer->shift;
- u32 enable = ucontrol->value.integer.value[0];
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- if (enable) {
- if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX0 &&
- !test_bit(LPASS_CDC_WSA_MACRO_TX0,
- &wsa_priv->active_ch_mask[dai_id])) {
- set_bit(LPASS_CDC_WSA_MACRO_TX0,
- &wsa_priv->active_ch_mask[dai_id]);
- wsa_priv->active_ch_cnt[dai_id]++;
- }
- if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX1 &&
- !test_bit(LPASS_CDC_WSA_MACRO_TX1,
- &wsa_priv->active_ch_mask[dai_id])) {
- set_bit(LPASS_CDC_WSA_MACRO_TX1,
- &wsa_priv->active_ch_mask[dai_id]);
- wsa_priv->active_ch_cnt[dai_id]++;
- }
- } else {
- if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX0 &&
- test_bit(LPASS_CDC_WSA_MACRO_TX0,
- &wsa_priv->active_ch_mask[dai_id])) {
- clear_bit(LPASS_CDC_WSA_MACRO_TX0,
- &wsa_priv->active_ch_mask[dai_id]);
- wsa_priv->active_ch_cnt[dai_id]--;
- }
- if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX1 &&
- test_bit(LPASS_CDC_WSA_MACRO_TX1,
- &wsa_priv->active_ch_mask[dai_id])) {
- clear_bit(LPASS_CDC_WSA_MACRO_TX1,
- &wsa_priv->active_ch_mask[dai_id]);
- wsa_priv->active_ch_cnt[dai_id]--;
- }
- }
- snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
- return 0;
- }
- static const struct snd_kcontrol_new aif_cps_mixer[] = {
- SOC_SINGLE_EXT("WSA_SPKR_CPS_1", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_TX0, 1, 0,
- lpass_cdc_wsa_macro_cps_feed_mixer_get,
- lpass_cdc_wsa_macro_cps_feed_mixer_put),
- SOC_SINGLE_EXT("WSA_SPKR_CPS_2", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_TX1, 1, 0,
- lpass_cdc_wsa_macro_cps_feed_mixer_get,
- lpass_cdc_wsa_macro_cps_feed_mixer_put),
- };
- static const struct snd_soc_dapm_widget lpass_cdc_wsa_macro_dapm_widgets_v2p6[] = {
- SND_SOC_DAPM_MUX_E("WSA_RX0 INP0", SND_SOC_NOPM, 0, 0,
- &rx0_prim_inp0_mux_v2p6, lpass_cdc_wsa_macro_enable_swr,
- SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
- SND_SOC_DAPM_MUX_E("WSA_RX0 INP1", SND_SOC_NOPM, 0, 0,
- &rx0_prim_inp1_mux_v2p6, lpass_cdc_wsa_macro_enable_swr,
- SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
- SND_SOC_DAPM_MUX_E("WSA_RX0 INP2", SND_SOC_NOPM, 0, 0,
- &rx0_prim_inp2_mux_v2p6, lpass_cdc_wsa_macro_enable_swr,
- SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
- SND_SOC_DAPM_MUX_E("WSA_RX0 MIX INP", SND_SOC_NOPM,
- 0, 0, &rx0_mix_mux_v2p6, lpass_cdc_wsa_macro_enable_mix_path,
- SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
- SND_SOC_DAPM_MUX_E("WSA_RX1 INP0", SND_SOC_NOPM, 0, 0,
- &rx1_prim_inp0_mux_v2p6, lpass_cdc_wsa_macro_enable_swr,
- SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
- SND_SOC_DAPM_MUX_E("WSA_RX1 INP1", SND_SOC_NOPM, 0, 0,
- &rx1_prim_inp1_mux_v2p6, lpass_cdc_wsa_macro_enable_swr,
- SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
- SND_SOC_DAPM_MUX_E("WSA_RX1 INP2", SND_SOC_NOPM, 0, 0,
- &rx1_prim_inp2_mux_v2p6, lpass_cdc_wsa_macro_enable_swr,
- SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
- SND_SOC_DAPM_MUX_E("WSA_RX1 MIX INP", SND_SOC_NOPM,
- 0, 0, &rx1_mix_mux_v2p6, lpass_cdc_wsa_macro_enable_mix_path,
- SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
- };
- static const struct snd_soc_dapm_widget lpass_cdc_wsa_macro_dapm_widgets_v2p5[] = {
- SND_SOC_DAPM_MUX_E("WSA_RX0 INP0", SND_SOC_NOPM, 0, 0,
- &rx0_prim_inp0_mux_v2p5, lpass_cdc_wsa_macro_enable_swr,
- SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
- SND_SOC_DAPM_MUX_E("WSA_RX0 INP1", SND_SOC_NOPM, 0, 0,
- &rx0_prim_inp1_mux_v2p5, lpass_cdc_wsa_macro_enable_swr,
- SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
- SND_SOC_DAPM_MUX_E("WSA_RX0 INP2", SND_SOC_NOPM, 0, 0,
- &rx0_prim_inp2_mux_v2p5, lpass_cdc_wsa_macro_enable_swr,
- SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
- SND_SOC_DAPM_MUX_E("WSA_RX0 MIX INP", SND_SOC_NOPM,
- 0, 0, &rx0_mix_mux_v2p5, lpass_cdc_wsa_macro_enable_mix_path,
- SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
- SND_SOC_DAPM_MUX_E("WSA_RX1 INP0", SND_SOC_NOPM, 0, 0,
- &rx1_prim_inp0_mux_v2p5, lpass_cdc_wsa_macro_enable_swr,
- SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
- SND_SOC_DAPM_MUX_E("WSA_RX1 INP1", SND_SOC_NOPM, 0, 0,
- &rx1_prim_inp1_mux_v2p5, lpass_cdc_wsa_macro_enable_swr,
- SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
- SND_SOC_DAPM_MUX_E("WSA_RX1 INP2", SND_SOC_NOPM, 0, 0,
- &rx1_prim_inp2_mux_v2p5, lpass_cdc_wsa_macro_enable_swr,
- SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
- SND_SOC_DAPM_MUX_E("WSA_RX1 MIX INP", SND_SOC_NOPM,
- 0, 0, &rx1_mix_mux_v2p5, lpass_cdc_wsa_macro_enable_mix_path,
- SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
- };
- static const struct snd_soc_dapm_widget lpass_cdc_wsa_macro_dapm_widgets[] = {
- SND_SOC_DAPM_AIF_IN("WSA AIF1 PB", "WSA_AIF1 Playback", 0,
- SND_SOC_NOPM, 0, 0),
- SND_SOC_DAPM_AIF_IN("WSA AIF_MIX1 PB", "WSA_AIF_MIX1 Playback", 0,
- SND_SOC_NOPM, 0, 0),
- SND_SOC_DAPM_AIF_OUT_E("WSA AIF_VI", "WSA_AIF_VI Capture", 0,
- SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_AIF_VI, 0,
- lpass_cdc_wsa_macro_disable_vi_feedback,
- SND_SOC_DAPM_POST_PMD),
- SND_SOC_DAPM_AIF_OUT("WSA AIF_ECHO", "WSA_AIF_ECHO Capture", 0,
- SND_SOC_NOPM, 0, 0),
- SND_SOC_DAPM_AIF_OUT("WSA AIF_CPS", "WSA_AIF_CPS Capture", 0,
- SND_SOC_NOPM, 0, 0),
- SND_SOC_DAPM_MIXER("WSA_AIF_VI Mixer", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_AIF_VI,
- 0, aif_vi_mixer, ARRAY_SIZE(aif_vi_mixer)),
- SND_SOC_DAPM_MIXER("WSA_AIF_CPS Mixer", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_AIF_CPS,
- 0, aif_cps_mixer, ARRAY_SIZE(aif_cps_mixer)),
- SND_SOC_DAPM_MUX_E("WSA RX_MIX EC0_MUX", SND_SOC_NOPM,
- LPASS_CDC_WSA_MACRO_EC0_MUX, 0,
- &rx_mix_ec0_mux, lpass_cdc_wsa_macro_enable_echo,
- SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
- SND_SOC_DAPM_MUX_E("WSA RX_MIX EC1_MUX", SND_SOC_NOPM,
- LPASS_CDC_WSA_MACRO_EC1_MUX, 0,
- &rx_mix_ec1_mux, lpass_cdc_wsa_macro_enable_echo,
- SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
- SND_SOC_DAPM_MUX("WSA RX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX0, 0,
- &rx_mux[LPASS_CDC_WSA_MACRO_RX0]),
- SND_SOC_DAPM_MUX("WSA RX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX1, 0,
- &rx_mux[LPASS_CDC_WSA_MACRO_RX1]),
- SND_SOC_DAPM_MUX("WSA RX_MIX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX_MIX0, 0,
- &rx_mux[LPASS_CDC_WSA_MACRO_RX_MIX0]),
- SND_SOC_DAPM_MUX("WSA RX_MIX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX_MIX1, 0,
- &rx_mux[LPASS_CDC_WSA_MACRO_RX_MIX1]),
- SND_SOC_DAPM_MUX("WSA RX4 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX4, 0,
- &rx_mux[LPASS_CDC_WSA_MACRO_RX4]),
- SND_SOC_DAPM_MUX("WSA RX5 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX5, 0,
- &rx_mux[LPASS_CDC_WSA_MACRO_RX5]),
- SND_SOC_DAPM_MIXER("WSA RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
- SND_SOC_DAPM_MIXER("WSA RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
- SND_SOC_DAPM_MIXER("WSA RX_MIX0", SND_SOC_NOPM, 0, 0, NULL, 0),
- SND_SOC_DAPM_MIXER("WSA RX_MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
- SND_SOC_DAPM_MIXER("WSA RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
- SND_SOC_DAPM_MIXER("WSA RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
- SND_SOC_DAPM_PGA_E("WSA_RX INT0 MIX", SND_SOC_NOPM,
- 0, 0, NULL, 0, lpass_cdc_wsa_macro_enable_main_path,
- SND_SOC_DAPM_PRE_PMU),
- SND_SOC_DAPM_PGA_E("WSA_RX INT1 MIX", SND_SOC_NOPM,
- 1, 0, NULL, 0, lpass_cdc_wsa_macro_enable_main_path,
- SND_SOC_DAPM_PRE_PMU),
- SND_SOC_DAPM_MIXER("WSA_RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
- SND_SOC_DAPM_MIXER("WSA_RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
- SND_SOC_DAPM_MUX_E("WSA_RX0 INT0 SIDETONE MIX",
- LPASS_CDC_WSA_RX0_RX_PATH_CFG1, 4, 0,
- &rx0_sidetone_mix_mux, lpass_cdc_wsa_macro_enable_swr,
- SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
- SND_SOC_DAPM_INPUT("WSA SRC0_INP"),
- SND_SOC_DAPM_INPUT("WSA_TX DEC0_INP"),
- SND_SOC_DAPM_INPUT("WSA_TX DEC1_INP"),
- SND_SOC_DAPM_MIXER_E("WSA_RX INT0 INTERP", SND_SOC_NOPM,
- LPASS_CDC_WSA_MACRO_COMP1, 0, NULL, 0, lpass_cdc_wsa_macro_enable_interpolator,
- SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
- SND_SOC_DAPM_POST_PMD),
- SND_SOC_DAPM_MIXER_E("WSA_RX INT1 INTERP", SND_SOC_NOPM,
- LPASS_CDC_WSA_MACRO_COMP2, 0, NULL, 0, lpass_cdc_wsa_macro_enable_interpolator,
- SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
- SND_SOC_DAPM_POST_PMD),
- SND_SOC_DAPM_MIXER_E("WSA_RX INT0 CHAIN", SND_SOC_NOPM, 0, 0,
- NULL, 0, lpass_cdc_wsa_macro_spk_boost_event,
- SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
- SND_SOC_DAPM_POST_PMD),
- SND_SOC_DAPM_MIXER_E("WSA_RX INT1 CHAIN", SND_SOC_NOPM, 0, 0,
- NULL, 0, lpass_cdc_wsa_macro_spk_boost_event,
- SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
- SND_SOC_DAPM_POST_PMD),
- SND_SOC_DAPM_MIXER_E("WSA_RX INT0 VBAT", SND_SOC_NOPM,
- 0, 0, wsa_int0_vbat_mix_switch,
- ARRAY_SIZE(wsa_int0_vbat_mix_switch),
- lpass_cdc_wsa_macro_enable_vbat,
- SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
- SND_SOC_DAPM_MIXER_E("WSA_RX INT1 VBAT", SND_SOC_NOPM,
- 0, 0, wsa_int1_vbat_mix_switch,
- ARRAY_SIZE(wsa_int1_vbat_mix_switch),
- lpass_cdc_wsa_macro_enable_vbat,
- SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
- SND_SOC_DAPM_INPUT("VIINPUT_WSA"),
- SND_SOC_DAPM_INPUT("CPSINPUT_WSA"),
- SND_SOC_DAPM_OUTPUT("WSA_SPK1 OUT"),
- SND_SOC_DAPM_OUTPUT("WSA_SPK2 OUT"),
- SND_SOC_DAPM_SUPPLY_S("WSA_MCLK", 0, SND_SOC_NOPM, 0, 0,
- lpass_cdc_wsa_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
- };
- static const struct snd_soc_dapm_route wsa_audio_map[] = {
- /* VI Feedback */
- {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_1", "VIINPUT_WSA"},
- {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_2", "VIINPUT_WSA"},
- {"WSA AIF_VI", NULL, "WSA_AIF_VI Mixer"},
- {"WSA AIF_VI", NULL, "WSA_MCLK"},
- /* CPS Feedback */
- {"WSA_AIF_CPS Mixer", "WSA_SPKR_CPS_1", "CPSINPUT_WSA"},
- {"WSA_AIF_CPS Mixer", "WSA_SPKR_CPS_2", "CPSINPUT_WSA"},
- {"WSA AIF_CPS", NULL, "WSA_AIF_CPS Mixer"},
- {"WSA AIF_CPS", NULL, "WSA_MCLK"},
- {"WSA RX_MIX EC0_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
- {"WSA RX_MIX EC1_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
- {"WSA RX_MIX EC0_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
- {"WSA RX_MIX EC1_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
- {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC0_MUX"},
- {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC1_MUX"},
- {"WSA AIF_ECHO", NULL, "WSA_MCLK"},
- {"WSA AIF1 PB", NULL, "WSA_MCLK"},
- {"WSA AIF_MIX1 PB", NULL, "WSA_MCLK"},
- {"WSA RX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
- {"WSA RX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
- {"WSA RX_MIX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
- {"WSA RX_MIX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
- {"WSA RX4 MUX", "AIF1_PB", "WSA AIF1 PB"},
- {"WSA RX5 MUX", "AIF1_PB", "WSA AIF1 PB"},
- {"WSA RX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
- {"WSA RX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
- {"WSA RX_MIX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
- {"WSA RX_MIX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
- {"WSA RX4 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
- {"WSA RX5 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
- {"WSA RX0", NULL, "WSA RX0 MUX"},
- {"WSA RX1", NULL, "WSA RX1 MUX"},
- {"WSA RX_MIX0", NULL, "WSA RX_MIX0 MUX"},
- {"WSA RX_MIX1", NULL, "WSA RX_MIX1 MUX"},
- {"WSA RX4", NULL, "WSA RX4 MUX"},
- {"WSA RX5", NULL, "WSA RX5 MUX"},
- {"WSA_RX0 INP0", "RX0", "WSA RX0"},
- {"WSA_RX0 INP0", "RX1", "WSA RX1"},
- {"WSA_RX0 INP0", "RX_MIX0", "WSA RX_MIX0"},
- {"WSA_RX0 INP0", "RX_MIX1", "WSA RX_MIX1"},
- {"WSA_RX0 INP0", "RX4", "WSA RX4"},
- {"WSA_RX0 INP0", "RX5", "WSA RX5"},
- {"WSA_RX0 INP0", "DEC0", "WSA_TX DEC0_INP"},
- {"WSA_RX0 INP0", "DEC1", "WSA_TX DEC1_INP"},
- {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP0"},
- {"WSA_RX0 INP1", "RX0", "WSA RX0"},
- {"WSA_RX0 INP1", "RX1", "WSA RX1"},
- {"WSA_RX0 INP1", "RX_MIX0", "WSA RX_MIX0"},
- {"WSA_RX0 INP1", "RX_MIX1", "WSA RX_MIX1"},
- {"WSA_RX0 INP1", "RX4", "WSA RX4"},
- {"WSA_RX0 INP1", "RX5", "WSA RX5"},
- {"WSA_RX0 INP1", "DEC0", "WSA_TX DEC0_INP"},
- {"WSA_RX0 INP1", "DEC1", "WSA_TX DEC1_INP"},
- {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP1"},
- {"WSA_RX0 INP2", "RX0", "WSA RX0"},
- {"WSA_RX0 INP2", "RX1", "WSA RX1"},
- {"WSA_RX0 INP2", "RX_MIX0", "WSA RX_MIX0"},
- {"WSA_RX0 INP2", "RX_MIX1", "WSA RX_MIX1"},
- {"WSA_RX0 INP2", "RX4", "WSA RX4"},
- {"WSA_RX0 INP2", "RX5", "WSA RX5"},
- {"WSA_RX0 INP2", "DEC0", "WSA_TX DEC0_INP"},
- {"WSA_RX0 INP2", "DEC1", "WSA_TX DEC1_INP"},
- {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP2"},
- {"WSA_RX0 MIX INP", "RX0", "WSA RX0"},
- {"WSA_RX0 MIX INP", "RX1", "WSA RX1"},
- {"WSA_RX0 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
- {"WSA_RX0 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
- {"WSA_RX0 MIX INP", "RX4", "WSA RX4"},
- {"WSA_RX0 MIX INP", "RX5", "WSA RX5"},
- {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX0 MIX INP"},
- {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX INT0 MIX"},
- {"WSA_RX INT0 INTERP", NULL, "WSA_RX INT0 SEC MIX"},
- {"WSA_RX0 INT0 SIDETONE MIX", "SRC0", "WSA SRC0_INP"},
- {"WSA_RX INT0 INTERP", NULL, "WSA_RX0 INT0 SIDETONE MIX"},
- {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 INTERP"},
- {"WSA_RX INT0 VBAT", "WSA RX0 VBAT Enable", "WSA_RX INT0 INTERP"},
- {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 VBAT"},
- {"WSA_SPK1 OUT", NULL, "WSA_RX INT0 CHAIN"},
- {"WSA_SPK1 OUT", NULL, "WSA_MCLK"},
- {"WSA_RX1 INP0", "RX0", "WSA RX0"},
- {"WSA_RX1 INP0", "RX1", "WSA RX1"},
- {"WSA_RX1 INP0", "RX_MIX0", "WSA RX_MIX0"},
- {"WSA_RX1 INP0", "RX_MIX1", "WSA RX_MIX1"},
- {"WSA_RX1 INP0", "RX4", "WSA RX4"},
- {"WSA_RX1 INP0", "RX5", "WSA RX5"},
- {"WSA_RX1 INP0", "DEC0", "WSA_TX DEC0_INP"},
- {"WSA_RX1 INP0", "DEC1", "WSA_TX DEC1_INP"},
- {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP0"},
- {"WSA_RX1 INP1", "RX0", "WSA RX0"},
- {"WSA_RX1 INP1", "RX1", "WSA RX1"},
- {"WSA_RX1 INP1", "RX_MIX0", "WSA RX_MIX0"},
- {"WSA_RX1 INP1", "RX_MIX1", "WSA RX_MIX1"},
- {"WSA_RX1 INP1", "RX4", "WSA RX4"},
- {"WSA_RX1 INP1", "RX5", "WSA RX5"},
- {"WSA_RX1 INP1", "DEC0", "WSA_TX DEC0_INP"},
- {"WSA_RX1 INP1", "DEC1", "WSA_TX DEC1_INP"},
- {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP1"},
- {"WSA_RX1 INP2", "RX0", "WSA RX0"},
- {"WSA_RX1 INP2", "RX1", "WSA RX1"},
- {"WSA_RX1 INP2", "RX_MIX0", "WSA RX_MIX0"},
- {"WSA_RX1 INP2", "RX_MIX1", "WSA RX_MIX1"},
- {"WSA_RX1 INP2", "RX4", "WSA RX4"},
- {"WSA_RX1 INP2", "RX5", "WSA RX5"},
- {"WSA_RX1 INP2", "DEC0", "WSA_TX DEC0_INP"},
- {"WSA_RX1 INP2", "DEC1", "WSA_TX DEC1_INP"},
- {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP2"},
- {"WSA_RX1 MIX INP", "RX0", "WSA RX0"},
- {"WSA_RX1 MIX INP", "RX1", "WSA RX1"},
- {"WSA_RX1 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
- {"WSA_RX1 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
- {"WSA_RX1 MIX INP", "RX4", "WSA RX4"},
- {"WSA_RX1 MIX INP", "RX5", "WSA RX5"},
- {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX1 MIX INP"},
- {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX INT1 MIX"},
- {"WSA_RX INT1 INTERP", NULL, "WSA_RX INT1 SEC MIX"},
- {"WSA_RX INT1 VBAT", "WSA RX1 VBAT Enable", "WSA_RX INT1 INTERP"},
- {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 VBAT"},
- {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 INTERP"},
- {"WSA_SPK2 OUT", NULL, "WSA_RX INT1 CHAIN"},
- {"WSA_SPK2 OUT", NULL, "WSA_MCLK"},
- };
- static void lpass_cdc_wsa_macro_init_pbr(struct snd_soc_component *component)
- {
- int sys_gain, bat_cfg, rload;
- int vth1, vth2, vth3, vth4, vth5, vth6, vth7, vth8, vth9;
- int vth10, vth11, vth12, vth13, vth14, vth15;
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return;
- /* RX0 */
- sys_gain = wsa_priv->wsa_sys_gain[0];
- bat_cfg = wsa_priv->wsa_bat_cfg[0];
- rload = wsa_priv->wsa_rload[0];
- /* ILIM */
- switch (rload) {
- case WSA_4_OHMS:
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_ILIM_CFG0, 0xE0, 0x40);
- break;
- case WSA_6_OHMS:
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_ILIM_CFG0, 0xE0, 0x80);
- break;
- case WSA_8_OHMS:
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_ILIM_CFG0, 0xE0, 0xC0);
- break;
- case WSA_32_OHMS:
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_ILIM_CFG0, 0xE0, 0xE0);
- break;
- default:
- break;
- }
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_ILIM_CFG1, 0x0F, sys_gain);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_ILIM_CFG9, 0xC0, (bat_cfg - 1) << 0x6);
- /* Thesh */
- vth1 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth1_data[sys_gain][bat_cfg][rload]);
- vth2 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth2_data[sys_gain][bat_cfg][rload]);
- vth3 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth3_data[sys_gain][bat_cfg][rload]);
- vth4 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth4_data[sys_gain][bat_cfg][rload]);
- vth5 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth5_data[sys_gain][bat_cfg][rload]);
- vth6 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth6_data[sys_gain][bat_cfg][rload]);
- vth7 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth7_data[sys_gain][bat_cfg][rload]);
- vth8 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth8_data[sys_gain][bat_cfg][rload]);
- vth9 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth9_data[sys_gain][bat_cfg][rload]);
- vth10 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth10_data[sys_gain][bat_cfg][rload]);
- vth11 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth11_data[sys_gain][bat_cfg][rload]);
- vth12 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth12_data[sys_gain][bat_cfg][rload]);
- vth13 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth13_data[sys_gain][bat_cfg][rload]);
- vth14 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth14_data[sys_gain][bat_cfg][rload]);
- vth15 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth15_data[sys_gain][bat_cfg][rload]);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG1, vth1);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG2, vth2);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG3, vth3);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG4, vth4);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG5, vth5);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG6, vth6);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG7, vth7);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG8, vth8);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG9, vth9);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG10, vth10);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG11, vth11);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG12, vth12);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG13, vth13);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG14, vth14);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG15, vth15);
- /* RX1 */
- sys_gain = wsa_priv->wsa_sys_gain[2];
- bat_cfg = wsa_priv->wsa_bat_cfg[1];
- rload = wsa_priv->wsa_rload[1];
- /* ILIM */
- switch (rload) {
- case WSA_4_OHMS:
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_ILIM_CFG0_1, 0xE0, 0x40);
- break;
- case WSA_6_OHMS:
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_ILIM_CFG0_1, 0xE0, 0x80);
- break;
- case WSA_8_OHMS:
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_ILIM_CFG0_1, 0xE0, 0xC0);
- break;
- case WSA_32_OHMS:
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_ILIM_CFG0_1, 0xE0, 0xE0);
- break;
- default:
- break;
- }
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_ILIM_CFG1_1, 0x0F, sys_gain);
- snd_soc_component_update_bits(component,
- LPASS_CDC_WSA_ILIM_CFG9, 0x30, (bat_cfg - 1) << 0x4);
- /* Thesh */
- vth1 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth1_data[sys_gain][bat_cfg][rload]);
- vth2 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth2_data[sys_gain][bat_cfg][rload]);
- vth3 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth3_data[sys_gain][bat_cfg][rload]);
- vth4 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth4_data[sys_gain][bat_cfg][rload]);
- vth5 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth5_data[sys_gain][bat_cfg][rload]);
- vth6 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth6_data[sys_gain][bat_cfg][rload]);
- vth7 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth7_data[sys_gain][bat_cfg][rload]);
- vth8 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth8_data[sys_gain][bat_cfg][rload]);
- vth9 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth9_data[sys_gain][bat_cfg][rload]);
- vth10 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth10_data[sys_gain][bat_cfg][rload]);
- vth11 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth11_data[sys_gain][bat_cfg][rload]);
- vth12 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth12_data[sys_gain][bat_cfg][rload]);
- vth13 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth13_data[sys_gain][bat_cfg][rload]);
- vth14 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth14_data[sys_gain][bat_cfg][rload]);
- vth15 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth15_data[sys_gain][bat_cfg][rload]);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG1_1, vth1);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG2_1, vth2);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG3_1, vth3);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG4_1, vth4);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG5_1, vth5);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG6_1, vth6);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG7_1, vth7);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG8_1, vth8);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG9_1, vth9);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG10_1, vth10);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG11_1, vth11);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG12_1, vth12);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG13_1, vth13);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG14_1, vth14);
- snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG15_1, vth15);
- }
- static const struct lpass_cdc_wsa_macro_reg_mask_val
- lpass_cdc_wsa_macro_reg_init[] = {
- {LPASS_CDC_WSA_BOOST0_BOOST_CFG1, 0x3F, 0x12},
- {LPASS_CDC_WSA_BOOST0_BOOST_CFG2, 0x1C, 0x08},
- {LPASS_CDC_WSA_COMPANDER0_CTL7, 0x3E, 0x2e},
- {LPASS_CDC_WSA_BOOST1_BOOST_CFG1, 0x3F, 0x12},
- {LPASS_CDC_WSA_BOOST1_BOOST_CFG2, 0x1C, 0x08},
- {LPASS_CDC_WSA_COMPANDER1_CTL7, 0x3E, 0x2e},
- {LPASS_CDC_WSA_BOOST0_BOOST_CTL, 0x70, 0x58},
- {LPASS_CDC_WSA_BOOST1_BOOST_CTL, 0x70, 0x58},
- {LPASS_CDC_WSA_RX0_RX_PATH_CFG1, 0x08, 0x08},
- {LPASS_CDC_WSA_RX1_RX_PATH_CFG1, 0x08, 0x08},
- {LPASS_CDC_WSA_TOP_TOP_CFG1, 0x02, 0x02},
- {LPASS_CDC_WSA_TOP_TOP_CFG1, 0x01, 0x01},
- {LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
- {LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
- {LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
- {LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
- {LPASS_CDC_WSA_RX0_RX_PATH_CFG0, 0x01, 0x01},
- {LPASS_CDC_WSA_RX1_RX_PATH_CFG0, 0x01, 0x01},
- {LPASS_CDC_WSA_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
- {LPASS_CDC_WSA_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
- {LPASS_CDC_WSA_LA_CFG, 0x3F, 0xF},
- {LPASS_CDC_WSA_PBR_CFG16, 0xFF, 0x42},
- {LPASS_CDC_WSA_PBR_CFG19, 0xFF, 0xFC},
- {LPASS_CDC_WSA_PBR_CFG20, 0xF0, 0x60},
- {LPASS_CDC_WSA_ILIM_CFG1, 0x70, 0x40},
- {LPASS_CDC_WSA_ILIM_CFG0, 0x03, 0x01},
- {LPASS_CDC_WSA_ILIM_CFG3, 0x1F, 0x15},
- {LPASS_CDC_WSA_LA_CFG_1, 0x3F, 0x0F},
- {LPASS_CDC_WSA_PBR_CFG16_1, 0xFF, 0x42},
- {LPASS_CDC_WSA_PBR_CFG21, 0xFF, 0xFC},
- {LPASS_CDC_WSA_PBR_CFG22, 0xF0, 0x60},
- {LPASS_CDC_WSA_ILIM_CFG1_1, 0x70, 0x40},
- {LPASS_CDC_WSA_ILIM_CFG0_1, 0x03, 0x01},
- {LPASS_CDC_WSA_ILIM_CFG4, 0x1F, 0x15},
- {LPASS_CDC_WSA_ILIM_CFG2_1, 0xFF, 0x2A},
- {LPASS_CDC_WSA_ILIM_CFG2, 0x3F, 0x1B},
- {LPASS_CDC_WSA_ILIM_CFG9, 0x0F, 0x05},
- {LPASS_CDC_WSA_IDLE_DETECT_CFG1, 0xFF, 0x1D},
- };
- static void lpass_cdc_wsa_macro_init_reg(struct snd_soc_component *component)
- {
- int i;
- for (i = 0; i < ARRAY_SIZE(lpass_cdc_wsa_macro_reg_init); i++)
- snd_soc_component_update_bits(component,
- lpass_cdc_wsa_macro_reg_init[i].reg,
- lpass_cdc_wsa_macro_reg_init[i].mask,
- lpass_cdc_wsa_macro_reg_init[i].val);
- lpass_cdc_wsa_macro_init_pbr(component);
- }
- static int lpass_cdc_wsa_macro_core_vote(void *handle, bool enable)
- {
- int rc = 0;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = (struct lpass_cdc_wsa_macro_priv *) handle;
- if (wsa_priv == NULL) {
- pr_err_ratelimited("%s: wsa priv data is NULL\n", __func__);
- return -EINVAL;
- }
- if (!wsa_priv->pre_dev_up && enable) {
- pr_debug("%s: adsp is not up\n", __func__);
- return -EINVAL;
- }
- if (enable) {
- pm_runtime_get_sync(wsa_priv->dev);
- if (lpass_cdc_check_core_votes(wsa_priv->dev))
- rc = 0;
- else
- rc = -ENOTSYNC;
- } else {
- pm_runtime_put_autosuspend(wsa_priv->dev);
- pm_runtime_mark_last_busy(wsa_priv->dev);
- }
- return rc;
- }
- static int wsa_swrm_clock(void *handle, bool enable)
- {
- struct lpass_cdc_wsa_macro_priv *wsa_priv = (struct lpass_cdc_wsa_macro_priv *) handle;
- struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
- int ret = 0;
- if (regmap == NULL) {
- dev_err_ratelimited(wsa_priv->dev, "%s: regmap is NULL\n", __func__);
- return -EINVAL;
- }
- mutex_lock(&wsa_priv->swr_clk_lock);
- dev_dbg(wsa_priv->dev, "%s: swrm clock %s\n",
- __func__, (enable ? "enable" : "disable"));
- if (enable) {
- pm_runtime_get_sync(wsa_priv->dev);
- if (wsa_priv->swr_clk_users == 0) {
- ret = msm_cdc_pinctrl_select_active_state(
- wsa_priv->wsa_swr_gpio_p);
- if (ret < 0) {
- dev_err_ratelimited(wsa_priv->dev,
- "%s: wsa swr pinctrl enable failed\n",
- __func__);
- pm_runtime_mark_last_busy(wsa_priv->dev);
- pm_runtime_put_autosuspend(wsa_priv->dev);
- goto exit;
- }
- ret = lpass_cdc_wsa_macro_mclk_enable(wsa_priv, 1, true);
- if (ret < 0) {
- msm_cdc_pinctrl_select_sleep_state(
- wsa_priv->wsa_swr_gpio_p);
- dev_err_ratelimited(wsa_priv->dev,
- "%s: wsa request clock enable failed\n",
- __func__);
- pm_runtime_mark_last_busy(wsa_priv->dev);
- pm_runtime_put_autosuspend(wsa_priv->dev);
- goto exit;
- }
- if (wsa_priv->reset_swr)
- regmap_update_bits(regmap,
- LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
- 0x02, 0x02);
- regmap_update_bits(regmap,
- LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
- 0x01, 0x01);
- if (wsa_priv->reset_swr)
- regmap_update_bits(regmap,
- LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
- 0x02, 0x00);
- regmap_update_bits(regmap,
- LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
- 0x1C, 0x0C);
- wsa_priv->reset_swr = false;
- }
- wsa_priv->swr_clk_users++;
- pm_runtime_mark_last_busy(wsa_priv->dev);
- pm_runtime_put_autosuspend(wsa_priv->dev);
- } else {
- if (wsa_priv->swr_clk_users <= 0) {
- dev_err_ratelimited(wsa_priv->dev, "%s: clock already disabled\n",
- __func__);
- wsa_priv->swr_clk_users = 0;
- goto exit;
- }
- wsa_priv->swr_clk_users--;
- if (wsa_priv->swr_clk_users == 0) {
- regmap_update_bits(regmap,
- LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
- 0x01, 0x00);
- lpass_cdc_wsa_macro_mclk_enable(wsa_priv, 0, true);
- ret = msm_cdc_pinctrl_select_sleep_state(
- wsa_priv->wsa_swr_gpio_p);
- if (ret < 0) {
- dev_err_ratelimited(wsa_priv->dev,
- "%s: wsa swr pinctrl disable failed\n",
- __func__);
- goto exit;
- }
- }
- }
- dev_dbg(wsa_priv->dev, "%s: swrm clock users %d\n",
- __func__, wsa_priv->swr_clk_users);
- exit:
- mutex_unlock(&wsa_priv->swr_clk_lock);
- return ret;
- }
- /* Thermal Functions */
- static int lpass_cdc_wsa_macro_get_max_state(
- struct thermal_cooling_device *cdev,
- unsigned long *state)
- {
- struct lpass_cdc_wsa_macro_priv *wsa_priv = cdev->devdata;
- if (!wsa_priv) {
- pr_err_ratelimited("%s: cdev->devdata is NULL\n", __func__);
- return -EINVAL;
- }
- *state = wsa_priv->thermal_max_state;
- return 0;
- }
- static int lpass_cdc_wsa_macro_get_cur_state(
- struct thermal_cooling_device *cdev,
- unsigned long *state)
- {
- struct lpass_cdc_wsa_macro_priv *wsa_priv = cdev->devdata;
- if (!wsa_priv) {
- pr_err_ratelimited("%s: cdev->devdata is NULL\n", __func__);
- return -EINVAL;
- }
- *state = wsa_priv->thermal_cur_state;
- pr_debug("%s: thermal current state:%lu\n", __func__, *state);
- return 0;
- }
- static int lpass_cdc_wsa_macro_set_cur_state(
- struct thermal_cooling_device *cdev,
- unsigned long state)
- {
- struct lpass_cdc_wsa_macro_priv *wsa_priv = cdev->devdata;
- if (!wsa_priv || !wsa_priv->dev) {
- pr_err_ratelimited("%s: cdev->devdata is NULL\n", __func__);
- return -EINVAL;
- }
- if (state <= wsa_priv->thermal_max_state) {
- wsa_priv->thermal_cur_state = state;
- } else {
- dev_err_ratelimited(wsa_priv->dev,
- "%s: incorrect requested state:%d\n",
- __func__, state);
- return -EINVAL;
- }
- dev_dbg(wsa_priv->dev,
- "%s: set the thermal current state to %d\n",
- __func__, wsa_priv->thermal_cur_state);
- schedule_work(&wsa_priv->lpass_cdc_wsa_macro_cooling_work);
- return 0;
- }
- static struct thermal_cooling_device_ops wsa_cooling_ops = {
- .get_max_state = lpass_cdc_wsa_macro_get_max_state,
- .get_cur_state = lpass_cdc_wsa_macro_get_cur_state,
- .set_cur_state = lpass_cdc_wsa_macro_set_cur_state,
- };
- static int lpass_cdc_wsa_macro_init(struct snd_soc_component *component)
- {
- struct snd_soc_dapm_context *dapm =
- snd_soc_component_get_dapm(component);
- int ret;
- u32 version;
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- wsa_dev = lpass_cdc_get_device_ptr(component->dev, WSA_MACRO);
- if (!wsa_dev) {
- dev_err(component->dev,
- "%s: null device for macro!\n", __func__);
- return -EINVAL;
- }
- wsa_priv = dev_get_drvdata(wsa_dev);
- if (!wsa_priv) {
- dev_err(component->dev,
- "%s: priv is null for macro!\n", __func__);
- return -EINVAL;
- }
- ret = snd_soc_dapm_new_controls(dapm, lpass_cdc_wsa_macro_dapm_widgets,
- ARRAY_SIZE(lpass_cdc_wsa_macro_dapm_widgets));
- if (ret < 0) {
- dev_err(wsa_dev, "%s: Failed to add controls\n", __func__);
- return ret;
- }
- version = lpass_cdc_get_version(wsa_dev);
- if (version <= LPASS_CDC_VERSION_2_5) {
- ret = snd_soc_dapm_new_controls(dapm, lpass_cdc_wsa_macro_dapm_widgets_v2p5,
- ARRAY_SIZE(lpass_cdc_wsa_macro_dapm_widgets_v2p5));
- if (ret < 0) {
- dev_err(wsa_dev, "%s: Failed to add lpass v2p5 controls\n", __func__);
- return ret;
- }
- } else {
- ret = snd_soc_dapm_new_controls(dapm, lpass_cdc_wsa_macro_dapm_widgets_v2p6,
- ARRAY_SIZE(lpass_cdc_wsa_macro_dapm_widgets_v2p6));
- if (ret < 0) {
- dev_err(wsa_dev, "%s: Failed to add lpass v2p6 controls\n", __func__);
- return ret;
- }
- }
- ret = snd_soc_dapm_add_routes(dapm, wsa_audio_map,
- ARRAY_SIZE(wsa_audio_map));
- if (ret < 0) {
- dev_err(wsa_dev, "%s: Failed to add routes\n", __func__);
- return ret;
- }
- ret = snd_soc_dapm_new_widgets(dapm->card);
- if (ret < 0) {
- dev_err(wsa_dev, "%s: Failed to add widgets\n", __func__);
- return ret;
- }
- ret = snd_soc_add_component_controls(component, lpass_cdc_wsa_macro_snd_controls,
- ARRAY_SIZE(lpass_cdc_wsa_macro_snd_controls));
- if (ret < 0) {
- dev_err(wsa_dev, "%s: Failed to add snd_ctls\n", __func__);
- return ret;
- }
- snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF1 Playback");
- snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_MIX1 Playback");
- snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_VI Capture");
- snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_ECHO Capture");
- snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_CPS Capture");
- snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK1 OUT");
- snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK2 OUT");
- snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA");
- snd_soc_dapm_ignore_suspend(dapm, "CPSINPUT_WSA");
- snd_soc_dapm_ignore_suspend(dapm, "WSA SRC0_INP");
- snd_soc_dapm_ignore_suspend(dapm, "WSA_TX DEC0_INP");
- snd_soc_dapm_ignore_suspend(dapm, "WSA_TX DEC1_INP");
- snd_soc_dapm_sync(dapm);
- wsa_priv->component = component;
- wsa_priv->spkr_gain_offset = LPASS_CDC_WSA_MACRO_GAIN_OFFSET_0_DB;
- lpass_cdc_wsa_macro_init_reg(component);
- return 0;
- }
- static int lpass_cdc_wsa_macro_deinit(struct snd_soc_component *component)
- {
- struct device *wsa_dev = NULL;
- struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
- if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
- return -EINVAL;
- wsa_priv->component = NULL;
- return 0;
- }
- static void lpass_cdc_wsa_macro_add_child_devices(struct work_struct *work)
- {
- struct lpass_cdc_wsa_macro_priv *wsa_priv;
- struct platform_device *pdev;
- struct device_node *node;
- struct lpass_cdc_wsa_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
- int ret;
- u16 count = 0, ctrl_num = 0;
- struct lpass_cdc_wsa_macro_swr_ctrl_platform_data *platdata;
- char plat_dev_name[LPASS_CDC_WSA_MACRO_SWR_STRING_LEN];
- wsa_priv = container_of(work, struct lpass_cdc_wsa_macro_priv,
- lpass_cdc_wsa_macro_add_child_devices_work);
- if (!wsa_priv) {
- pr_err("%s: Memory for wsa_priv does not exist\n",
- __func__);
- return;
- }
- if (!wsa_priv->dev || !wsa_priv->dev->of_node) {
- dev_err(wsa_priv->dev,
- "%s: DT node for wsa_priv does not exist\n", __func__);
- return;
- }
- platdata = &wsa_priv->swr_plat_data;
- wsa_priv->child_count = 0;
- for_each_available_child_of_node(wsa_priv->dev->of_node, node) {
- if (strnstr(node->name, "wsa_swr_master",
- strlen("wsa_swr_master")) != NULL)
- strlcpy(plat_dev_name, "wsa_swr_ctrl",
- (LPASS_CDC_WSA_MACRO_SWR_STRING_LEN - 1));
- else if (strnstr(node->name, "msm_cdc_pinctrl",
- strlen("msm_cdc_pinctrl")) != NULL)
- strlcpy(plat_dev_name, node->name,
- (LPASS_CDC_WSA_MACRO_SWR_STRING_LEN - 1));
- else
- continue;
- pdev = platform_device_alloc(plat_dev_name, -1);
- if (!pdev) {
- dev_err(wsa_priv->dev, "%s: pdev memory alloc failed\n",
- __func__);
- ret = -ENOMEM;
- goto err;
- }
- pdev->dev.parent = wsa_priv->dev;
- pdev->dev.of_node = node;
- if (strnstr(node->name, "wsa_swr_master",
- strlen("wsa_swr_master")) != NULL) {
- ret = platform_device_add_data(pdev, platdata,
- sizeof(*platdata));
- if (ret) {
- dev_err(&pdev->dev,
- "%s: cannot add plat data ctrl:%d\n",
- __func__, ctrl_num);
- goto fail_pdev_add;
- }
- temp = krealloc(swr_ctrl_data,
- (ctrl_num + 1) * sizeof(
- struct lpass_cdc_wsa_macro_swr_ctrl_data),
- GFP_KERNEL);
- if (!temp) {
- dev_err(&pdev->dev, "out of memory\n");
- ret = -ENOMEM;
- goto fail_pdev_add;
- }
- swr_ctrl_data = temp;
- swr_ctrl_data[ctrl_num].wsa_swr_pdev = pdev;
- ctrl_num++;
- dev_dbg(&pdev->dev,
- "%s: Adding soundwire ctrl device(s)\n",
- __func__);
- wsa_priv->swr_ctrl_data = swr_ctrl_data;
- }
- ret = platform_device_add(pdev);
- if (ret) {
- dev_err(&pdev->dev,
- "%s: Cannot add platform device\n",
- __func__);
- goto fail_pdev_add;
- }
- if (wsa_priv->child_count < LPASS_CDC_WSA_MACRO_CHILD_DEVICES_MAX)
- wsa_priv->pdev_child_devices[
- wsa_priv->child_count++] = pdev;
- else
- goto err;
- }
- return;
- fail_pdev_add:
- for (count = 0; count < wsa_priv->child_count; count++)
- platform_device_put(wsa_priv->pdev_child_devices[count]);
- err:
- return;
- }
- static void lpass_cdc_wsa_macro_cooling_adjust_gain(struct work_struct *work)
- {
- struct lpass_cdc_wsa_macro_priv *wsa_priv;
- u8 gain = 0;
- wsa_priv = container_of(work, struct lpass_cdc_wsa_macro_priv,
- lpass_cdc_wsa_macro_cooling_work);
- if (!wsa_priv) {
- pr_err("%s: priv is null for macro!\n",
- __func__);
- return;
- }
- if (!wsa_priv->dev || !wsa_priv->dev->of_node) {
- dev_err(wsa_priv->dev,
- "%s: DT node for wsa_priv does not exist\n", __func__);
- return;
- }
- /* Only adjust the volume when WSA clock is enabled */
- if (wsa_priv->dapm_mclk_enable) {
- gain = (u8)(wsa_priv->rx0_origin_gain -
- wsa_priv->thermal_cur_state);
- snd_soc_component_update_bits(wsa_priv->component,
- LPASS_CDC_WSA_RX0_RX_VOL_CTL, 0xFF, gain);
- dev_dbg(wsa_priv->dev,
- "%s: RX0 current thermal state: %d, "
- "adjusted gain: %#x\n",
- __func__, wsa_priv->thermal_cur_state, gain);
- gain = (u8)(wsa_priv->rx1_origin_gain -
- wsa_priv->thermal_cur_state);
- snd_soc_component_update_bits(wsa_priv->component,
- LPASS_CDC_WSA_RX1_RX_VOL_CTL, 0xFF, gain);
- dev_dbg(wsa_priv->dev,
- "%s: RX1 current thermal state: %d, "
- "adjusted gain: %#x\n",
- __func__, wsa_priv->thermal_cur_state, gain);
- }
- return;
- }
- static int lpass_cdc_wsa_macro_read_array(struct platform_device *pdev,
- const char *name, int num_values,
- u32 *output)
- {
- u32 len, ret, size;
- if (!of_find_property(pdev->dev.of_node, name, &size)) {
- dev_info(&pdev->dev, "%s: missing %s\n", __func__, name);
- return 0;
- }
- len = size / sizeof(u32);
- if (len != num_values) {
- dev_info(&pdev->dev, "%s: invalid number of %s\n", __func__, name);
- return -EINVAL;
- }
- ret = of_property_read_u32_array(pdev->dev.of_node, name, output, len);
- if (ret)
- dev_info(&pdev->dev, "%s: Failed to read %s\n", __func__, name);
- return 0;
- }
- static void lpass_cdc_wsa_macro_init_ops(struct macro_ops *ops,
- char __iomem *wsa_io_base)
- {
- memset(ops, 0, sizeof(struct macro_ops));
- ops->init = lpass_cdc_wsa_macro_init;
- ops->exit = lpass_cdc_wsa_macro_deinit;
- ops->io_base = wsa_io_base;
- ops->dai_ptr = lpass_cdc_wsa_macro_dai;
- ops->num_dais = ARRAY_SIZE(lpass_cdc_wsa_macro_dai);
- ops->event_handler = lpass_cdc_wsa_macro_event_handler;
- ops->set_port_map = lpass_cdc_wsa_macro_set_port_map;
- }
- static int lpass_cdc_wsa_macro_probe(struct platform_device *pdev)
- {
- struct macro_ops ops;
- struct lpass_cdc_wsa_macro_priv *wsa_priv;
- u32 wsa_base_addr, default_clk_id, thermal_max_state;
- char __iomem *wsa_io_base;
- int ret = 0;
- u32 is_used_wsa_swr_gpio = 1;
- u32 noise_gate_mode;
- const char *is_used_wsa_swr_gpio_dt = "qcom,is-used-swr-gpio";
- if (!lpass_cdc_is_va_macro_registered(&pdev->dev)) {
- dev_err(&pdev->dev,
- "%s: va-macro not registered yet, defer\n", __func__);
- return -EPROBE_DEFER;
- }
- wsa_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_wsa_macro_priv),
- GFP_KERNEL);
- if (!wsa_priv)
- return -ENOMEM;
- wsa_priv->pre_dev_up = true;
- wsa_priv->dev = &pdev->dev;
- ret = of_property_read_u32(pdev->dev.of_node, "reg",
- &wsa_base_addr);
- if (ret) {
- dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
- __func__, "reg");
- return ret;
- }
- ret = of_property_read_u32(pdev->dev.of_node, "wsa_data_fs_ctl_reg",
- &wsa_priv->wsa_fs_ctl_reg);
- if (ret) {
- dev_dbg(&pdev->dev, "%s: error finding %s entry in dt\n",
- __func__, "wsa_data_fs_ctl_reg");
- }
- if (!wsa_priv->wsa_fs_reg_base && wsa_priv->wsa_fs_ctl_reg)
- wsa_priv->wsa_fs_reg_base = devm_ioremap(&pdev->dev,
- wsa_priv->wsa_fs_ctl_reg, LPASS_CDC_WSA_MACRO_MAX_OFFSET);
- if (of_find_property(pdev->dev.of_node, is_used_wsa_swr_gpio_dt,
- NULL)) {
- ret = of_property_read_u32(pdev->dev.of_node,
- is_used_wsa_swr_gpio_dt,
- &is_used_wsa_swr_gpio);
- if (ret) {
- dev_err(&pdev->dev, "%s: error reading %s in dt\n",
- __func__, is_used_wsa_swr_gpio_dt);
- is_used_wsa_swr_gpio = 1;
- }
- }
- wsa_priv->wsa_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
- "qcom,wsa-swr-gpios", 0);
- if (!wsa_priv->wsa_swr_gpio_p && is_used_wsa_swr_gpio) {
- dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
- __func__);
- return -EINVAL;
- }
- if (msm_cdc_pinctrl_get_state(wsa_priv->wsa_swr_gpio_p) < 0 &&
- is_used_wsa_swr_gpio) {
- dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
- __func__);
- return -EPROBE_DEFER;
- }
- msm_cdc_pinctrl_set_wakeup_capable(
- wsa_priv->wsa_swr_gpio_p, false);
- wsa_io_base = devm_ioremap(&pdev->dev,
- wsa_base_addr, LPASS_CDC_WSA_MACRO_MAX_OFFSET);
- if (!wsa_io_base) {
- dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
- return -EINVAL;
- }
- lpass_cdc_wsa_macro_read_array(pdev, "qcom,wsa-rloads",
- LPASS_CDC_WSA_MACRO_RX1 + 1, wsa_priv->wsa_rload);
- lpass_cdc_wsa_macro_read_array(pdev, "qcom,wsa-system-gains",
- 2 * (LPASS_CDC_WSA_MACRO_RX1 + 1), wsa_priv->wsa_sys_gain);
- lpass_cdc_wsa_macro_read_array(pdev, "qcom,wsa-bat-cfgs",
- LPASS_CDC_WSA_MACRO_RX1 + 1, wsa_priv->wsa_bat_cfg);
- wsa_priv->wsa_io_base = wsa_io_base;
- wsa_priv->reset_swr = true;
- INIT_WORK(&wsa_priv->lpass_cdc_wsa_macro_add_child_devices_work,
- lpass_cdc_wsa_macro_add_child_devices);
- INIT_WORK(&wsa_priv->lpass_cdc_wsa_macro_cooling_work,
- lpass_cdc_wsa_macro_cooling_adjust_gain);
- wsa_priv->swr_plat_data.handle = (void *) wsa_priv;
- wsa_priv->swr_plat_data.read = NULL;
- wsa_priv->swr_plat_data.write = NULL;
- wsa_priv->swr_plat_data.bulk_write = NULL;
- wsa_priv->swr_plat_data.clk = wsa_swrm_clock;
- wsa_priv->swr_plat_data.core_vote = lpass_cdc_wsa_macro_core_vote;
- wsa_priv->swr_plat_data.handle_irq = NULL;
- ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
- &default_clk_id);
- if (ret) {
- dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
- __func__, "qcom,mux0-clk-id");
- default_clk_id = WSA_CORE_CLK;
- }
- wsa_priv->default_clk_id = default_clk_id;
- dev_set_drvdata(&pdev->dev, wsa_priv);
- mutex_init(&wsa_priv->mclk_lock);
- mutex_init(&wsa_priv->swr_clk_lock);
- lpass_cdc_wsa_macro_init_ops(&ops, wsa_io_base);
- ops.clk_id_req = wsa_priv->default_clk_id;
- ops.default_clk_id = wsa_priv->default_clk_id;
- ret = lpass_cdc_register_macro(&pdev->dev, WSA_MACRO, &ops);
- if (ret < 0) {
- dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
- goto reg_macro_fail;
- }
- if (of_find_property(wsa_priv->dev->of_node, "#cooling-cells", NULL)) {
- ret = of_property_read_u32(pdev->dev.of_node,
- "qcom,thermal-max-state",
- &thermal_max_state);
- if (ret) {
- dev_info(&pdev->dev, "%s: could not find %s entry in dt\n",
- __func__, "qcom,thermal-max-state");
- wsa_priv->thermal_max_state =
- LPASS_CDC_WSA_MACRO_THERMAL_MAX_STATE;
- } else {
- wsa_priv->thermal_max_state = thermal_max_state;
- }
- wsa_priv->tcdev = devm_thermal_of_cooling_device_register(
- &pdev->dev,
- wsa_priv->dev->of_node,
- "wsa", wsa_priv,
- &wsa_cooling_ops);
- if (IS_ERR(wsa_priv->tcdev)) {
- dev_err(&pdev->dev,
- "%s: failed to register wsa macro as cooling device\n",
- __func__);
- wsa_priv->tcdev = NULL;
- }
- }
- ret = of_property_read_u32(pdev->dev.of_node,
- "qcom,noise-gate-mode", &noise_gate_mode);
- if (ret) {
- dev_info(&pdev->dev, "%s: could not find %s entry in dt\n",
- __func__, "qcom,noise-gate-mode");
- wsa_priv->noise_gate_mode = IDLE_DETECT;
- } else {
- if (noise_gate_mode >= IDLE_DETECT && noise_gate_mode <= NG3)
- wsa_priv->noise_gate_mode = noise_gate_mode;
- else
- wsa_priv->noise_gate_mode = IDLE_DETECT;
- }
- pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
- pm_runtime_use_autosuspend(&pdev->dev);
- pm_runtime_set_suspended(&pdev->dev);
- pm_suspend_ignore_children(&pdev->dev, true);
- pm_runtime_enable(&pdev->dev);
- schedule_work(&wsa_priv->lpass_cdc_wsa_macro_add_child_devices_work);
- return ret;
- reg_macro_fail:
- mutex_destroy(&wsa_priv->mclk_lock);
- mutex_destroy(&wsa_priv->swr_clk_lock);
- return ret;
- }
- static int lpass_cdc_wsa_macro_remove(struct platform_device *pdev)
- {
- struct lpass_cdc_wsa_macro_priv *wsa_priv;
- u16 count = 0;
- wsa_priv = dev_get_drvdata(&pdev->dev);
- if (!wsa_priv)
- return -EINVAL;
- if (wsa_priv->tcdev)
- thermal_cooling_device_unregister(wsa_priv->tcdev);
- for (count = 0; count < wsa_priv->child_count &&
- count < LPASS_CDC_WSA_MACRO_CHILD_DEVICES_MAX; count++)
- platform_device_unregister(wsa_priv->pdev_child_devices[count]);
- pm_runtime_disable(&pdev->dev);
- pm_runtime_set_suspended(&pdev->dev);
- lpass_cdc_unregister_macro(&pdev->dev, WSA_MACRO);
- mutex_destroy(&wsa_priv->mclk_lock);
- mutex_destroy(&wsa_priv->swr_clk_lock);
- return 0;
- }
- static const struct of_device_id lpass_cdc_wsa_macro_dt_match[] = {
- {.compatible = "qcom,lpass-cdc-wsa-macro"},
- {}
- };
- static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
- SET_SYSTEM_SLEEP_PM_OPS(
- pm_runtime_force_suspend,
- pm_runtime_force_resume
- )
- SET_RUNTIME_PM_OPS(
- lpass_cdc_runtime_suspend,
- lpass_cdc_runtime_resume,
- NULL
- )
- };
- static struct platform_driver lpass_cdc_wsa_macro_driver = {
- .driver = {
- .name = "lpass_cdc_wsa_macro",
- .owner = THIS_MODULE,
- .pm = &lpass_cdc_dev_pm_ops,
- .of_match_table = lpass_cdc_wsa_macro_dt_match,
- .suppress_bind_attrs = true,
- },
- .probe = lpass_cdc_wsa_macro_probe,
- .remove = lpass_cdc_wsa_macro_remove,
- };
- module_platform_driver(lpass_cdc_wsa_macro_driver);
- MODULE_DESCRIPTION("WSA macro driver");
- MODULE_LICENSE("GPL v2");
|