hal_8074v2.c 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "hal_li_hw_headers.h"
  20. #include "hal_internal.h"
  21. #include "hal_api.h"
  22. #include "target_type.h"
  23. #include "wcss_version.h"
  24. #include "qdf_module.h"
  25. #include "hal_flow.h"
  26. #include "rx_flow_search_entry.h"
  27. #include "hal_rx_flow_info.h"
  28. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  29. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  30. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  31. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  32. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  33. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  34. #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_OFFSET \
  35. RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_OFFSET
  36. #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_MASK \
  37. RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_MASK
  38. #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_LSB \
  39. RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_LSB
  40. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  41. PHYRX_HT_SIG_0_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  42. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  43. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  44. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  45. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  46. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  47. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  48. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  49. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  50. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  51. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  52. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  53. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  54. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  55. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  56. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  57. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  58. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  59. PHYRX_RSSI_LEGACY_3_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  60. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  61. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  62. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  63. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  64. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  65. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  66. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  67. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  68. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  69. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  70. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  71. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  72. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  73. STATUS_HEADER_REO_STATUS_NUMBER
  74. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  75. STATUS_HEADER_TIMESTAMP
  76. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  77. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  78. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  79. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  80. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  81. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  82. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  83. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  84. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  85. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  86. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  87. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  88. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  89. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  91. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  93. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  95. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  96. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  97. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  98. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  99. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  100. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  101. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  102. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  103. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  104. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  105. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  106. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  107. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  108. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  109. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  110. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  111. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  112. #include "hal_8074v2_tx.h"
  113. #include "hal_8074v2_rx.h"
  114. #include <hal_generic_api.h>
  115. #include "hal_li_rx.h"
  116. #include "hal_li_api.h"
  117. #include "hal_li_generic_api.h"
  118. /**
  119. * hal_rx_get_rx_fragment_number_8074v2(): Function to retrieve
  120. * rx fragment number
  121. *
  122. * @nbuf: Network buffer
  123. * Returns: rx fragment number
  124. */
  125. static
  126. uint8_t hal_rx_get_rx_fragment_number_8074v2(uint8_t *buf)
  127. {
  128. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  129. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  130. /* Return first 4 bits as fragment number */
  131. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  132. DOT11_SEQ_FRAG_MASK;
  133. }
  134. /**
  135. * hal_rx_msdu_end_da_is_mcbc_get_8074v2: API to check if pkt is MCBC
  136. * from rx_msdu_end TLV
  137. *
  138. * @ buf: pointer to the start of RX PKT TLV headers
  139. * Return: da_is_mcbc
  140. */
  141. static uint8_t
  142. hal_rx_msdu_end_da_is_mcbc_get_8074v2(uint8_t *buf)
  143. {
  144. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  145. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  146. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  147. }
  148. /**
  149. * hal_rx_msdu_end_sa_is_valid_get_8074v2(): API to get_8074v2 the
  150. * sa_is_valid bit from rx_msdu_end TLV
  151. *
  152. * @ buf: pointer to the start of RX PKT TLV headers
  153. * Return: sa_is_valid bit
  154. */
  155. static uint8_t
  156. hal_rx_msdu_end_sa_is_valid_get_8074v2(uint8_t *buf)
  157. {
  158. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  159. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  160. uint8_t sa_is_valid;
  161. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  162. return sa_is_valid;
  163. }
  164. /**
  165. * hal_rx_msdu_end_sa_idx_get_8074v2(): API to get_8074v2 the
  166. * sa_idx from rx_msdu_end TLV
  167. *
  168. * @ buf: pointer to the start of RX PKT TLV headers
  169. * Return: sa_idx (SA AST index)
  170. */
  171. static uint16_t hal_rx_msdu_end_sa_idx_get_8074v2(uint8_t *buf)
  172. {
  173. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  174. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  175. uint16_t sa_idx;
  176. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  177. return sa_idx;
  178. }
  179. /**
  180. * hal_rx_desc_is_first_msdu_8074v2() - Check if first msdu
  181. *
  182. * @hal_soc_hdl: hal_soc handle
  183. * @hw_desc_addr: hardware descriptor address
  184. *
  185. * Return: 0 - success/ non-zero failure
  186. */
  187. static uint32_t hal_rx_desc_is_first_msdu_8074v2(void *hw_desc_addr)
  188. {
  189. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  190. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  191. return HAL_RX_GET(msdu_end, RX_MSDU_END_5, FIRST_MSDU);
  192. }
  193. /**
  194. * hal_rx_msdu_end_l3_hdr_padding_get_8074v2(): API to get_8074v2 the
  195. * l3_header padding from rx_msdu_end TLV
  196. *
  197. * @ buf: pointer to the start of RX PKT TLV headers
  198. * Return: number of l3 header padding bytes
  199. */
  200. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_8074v2(uint8_t *buf)
  201. {
  202. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  203. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  204. uint32_t l3_header_padding;
  205. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  206. return l3_header_padding;
  207. }
  208. /*
  209. * @ hal_rx_encryption_info_valid_8074v2: Returns encryption type.
  210. *
  211. * @ buf: rx_tlv_hdr of the received packet
  212. * @ Return: encryption type
  213. */
  214. static uint32_t hal_rx_encryption_info_valid_8074v2(uint8_t *buf)
  215. {
  216. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  217. struct rx_mpdu_start *mpdu_start =
  218. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  219. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  220. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  221. return encryption_info;
  222. }
  223. /*
  224. * @ hal_rx_print_pn_8074v2: Prints the PN of rx packet.
  225. *
  226. * @ buf: rx_tlv_hdr of the received packet
  227. * @ Return: void
  228. */
  229. static void hal_rx_print_pn_8074v2(uint8_t *buf)
  230. {
  231. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  232. struct rx_mpdu_start *mpdu_start =
  233. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  234. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  235. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  236. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  237. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  238. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  239. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  240. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  241. }
  242. /**
  243. * hal_rx_msdu_end_first_msdu_get_8074v2: API to get first msdu status
  244. * from rx_msdu_end TLV
  245. *
  246. * @ buf: pointer to the start of RX PKT TLV headers
  247. * Return: first_msdu
  248. */
  249. static uint8_t hal_rx_msdu_end_first_msdu_get_8074v2(uint8_t *buf)
  250. {
  251. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  252. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  253. uint8_t first_msdu;
  254. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  255. return first_msdu;
  256. }
  257. /**
  258. * hal_rx_msdu_end_da_is_valid_get_8074v2: API to check if da is valid
  259. * from rx_msdu_end TLV
  260. *
  261. * @ buf: pointer to the start of RX PKT TLV headers
  262. * Return: da_is_valid
  263. */
  264. static uint8_t hal_rx_msdu_end_da_is_valid_get_8074v2(uint8_t *buf)
  265. {
  266. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  267. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  268. uint8_t da_is_valid;
  269. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  270. return da_is_valid;
  271. }
  272. /**
  273. * hal_rx_msdu_end_last_msdu_get_8074v2: API to get last msdu status
  274. * from rx_msdu_end TLV
  275. *
  276. * @ buf: pointer to the start of RX PKT TLV headers
  277. * Return: last_msdu
  278. */
  279. static uint8_t hal_rx_msdu_end_last_msdu_get_8074v2(uint8_t *buf)
  280. {
  281. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  282. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  283. uint8_t last_msdu;
  284. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  285. return last_msdu;
  286. }
  287. /*
  288. * hal_rx_get_mpdu_mac_ad4_valid_8074v2(): Retrieves if mpdu 4th addr is valid
  289. *
  290. * @nbuf: Network buffer
  291. * Returns: value of mpdu 4th address valid field
  292. */
  293. static bool hal_rx_get_mpdu_mac_ad4_valid_8074v2(uint8_t *buf)
  294. {
  295. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  296. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  297. bool ad4_valid = 0;
  298. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  299. return ad4_valid;
  300. }
  301. /**
  302. * hal_rx_mpdu_start_sw_peer_id_get_8074v2: Retrieve sw peer_id
  303. * @buf: network buffer
  304. *
  305. * Return: sw peer_id
  306. */
  307. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_8074v2(uint8_t *buf)
  308. {
  309. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  310. struct rx_mpdu_start *mpdu_start =
  311. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  312. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  313. &mpdu_start->rx_mpdu_info_details);
  314. }
  315. /*
  316. * hal_rx_mpdu_get_to_ds_8074v2(): API to get the tods info
  317. * from rx_mpdu_start
  318. *
  319. * @buf: pointer to the start of RX PKT TLV header
  320. * Return: uint32_t(to_ds)
  321. */
  322. static uint32_t hal_rx_mpdu_get_to_ds_8074v2(uint8_t *buf)
  323. {
  324. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  325. struct rx_mpdu_start *mpdu_start =
  326. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  327. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  328. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  329. }
  330. /*
  331. * hal_rx_mpdu_get_fr_ds_8074v2(): API to get the from ds info
  332. * from rx_mpdu_start
  333. *
  334. * @buf: pointer to the start of RX PKT TLV header
  335. * Return: uint32_t(fr_ds)
  336. */
  337. static uint32_t hal_rx_mpdu_get_fr_ds_8074v2(uint8_t *buf)
  338. {
  339. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  340. struct rx_mpdu_start *mpdu_start =
  341. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  342. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  343. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  344. }
  345. /*
  346. * hal_rx_get_mpdu_frame_control_valid_8074v2(): Retrieves mpdu
  347. * frame control valid
  348. *
  349. * @nbuf: Network buffer
  350. * Returns: value of frame control valid field
  351. */
  352. static uint8_t hal_rx_get_mpdu_frame_control_valid_8074v2(uint8_t *buf)
  353. {
  354. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  355. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  356. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  357. }
  358. /*
  359. * hal_rx_mpdu_get_addr1_8074v2(): API to check get address1 of the mpdu
  360. *
  361. * @buf: pointer to the start of RX PKT TLV headera
  362. * @mac_addr: pointer to mac address
  363. * Return: success/failure
  364. */
  365. static QDF_STATUS hal_rx_mpdu_get_addr1_8074v2(uint8_t *buf, uint8_t *mac_addr)
  366. {
  367. struct __attribute__((__packed__)) hal_addr1 {
  368. uint32_t ad1_31_0;
  369. uint16_t ad1_47_32;
  370. };
  371. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  372. struct rx_mpdu_start *mpdu_start =
  373. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  374. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  375. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  376. uint32_t mac_addr_ad1_valid;
  377. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  378. if (mac_addr_ad1_valid) {
  379. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  380. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  381. return QDF_STATUS_SUCCESS;
  382. }
  383. return QDF_STATUS_E_FAILURE;
  384. }
  385. /*
  386. * hal_rx_mpdu_get_addr2_8074v2(): API to check get address2 of the mpdu
  387. * in the packet
  388. *
  389. * @buf: pointer to the start of RX PKT TLV header
  390. * @mac_addr: pointer to mac address
  391. * Return: success/failure
  392. */
  393. static QDF_STATUS hal_rx_mpdu_get_addr2_8074v2(uint8_t *buf, uint8_t *mac_addr)
  394. {
  395. struct __attribute__((__packed__)) hal_addr2 {
  396. uint16_t ad2_15_0;
  397. uint32_t ad2_47_16;
  398. };
  399. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  400. struct rx_mpdu_start *mpdu_start =
  401. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  402. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  403. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  404. uint32_t mac_addr_ad2_valid;
  405. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  406. if (mac_addr_ad2_valid) {
  407. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  408. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  409. return QDF_STATUS_SUCCESS;
  410. }
  411. return QDF_STATUS_E_FAILURE;
  412. }
  413. /*
  414. * hal_rx_mpdu_get_addr3_8074v2(): API to get address3 of the mpdu
  415. * in the packet
  416. *
  417. * @buf: pointer to the start of RX PKT TLV header
  418. * @mac_addr: pointer to mac address
  419. * Return: success/failure
  420. */
  421. static QDF_STATUS hal_rx_mpdu_get_addr3_8074v2(uint8_t *buf, uint8_t *mac_addr)
  422. {
  423. struct __attribute__((__packed__)) hal_addr3 {
  424. uint32_t ad3_31_0;
  425. uint16_t ad3_47_32;
  426. };
  427. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  428. struct rx_mpdu_start *mpdu_start =
  429. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  430. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  431. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  432. uint32_t mac_addr_ad3_valid;
  433. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  434. if (mac_addr_ad3_valid) {
  435. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  436. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  437. return QDF_STATUS_SUCCESS;
  438. }
  439. return QDF_STATUS_E_FAILURE;
  440. }
  441. /*
  442. * hal_rx_mpdu_get_addr4_8074v2(): API to get address4 of the mpdu
  443. * in the packet
  444. *
  445. * @buf: pointer to the start of RX PKT TLV header
  446. * @mac_addr: pointer to mac address
  447. * Return: success/failure
  448. */
  449. static QDF_STATUS hal_rx_mpdu_get_addr4_8074v2(uint8_t *buf, uint8_t *mac_addr)
  450. {
  451. struct __attribute__((__packed__)) hal_addr4 {
  452. uint32_t ad4_31_0;
  453. uint16_t ad4_47_32;
  454. };
  455. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  456. struct rx_mpdu_start *mpdu_start =
  457. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  458. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  459. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  460. uint32_t mac_addr_ad4_valid;
  461. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  462. if (mac_addr_ad4_valid) {
  463. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  464. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  465. return QDF_STATUS_SUCCESS;
  466. }
  467. return QDF_STATUS_E_FAILURE;
  468. }
  469. /*
  470. * hal_rx_get_mpdu_sequence_control_valid_8074v2(): Get mpdu
  471. * sequence control valid
  472. *
  473. * @nbuf: Network buffer
  474. * Returns: value of sequence control valid field
  475. */
  476. static uint8_t hal_rx_get_mpdu_sequence_control_valid_8074v2(uint8_t *buf)
  477. {
  478. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  479. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  480. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  481. }
  482. /**
  483. * hal_rx_is_unicast_8074v2: check packet is unicast frame or not.
  484. *
  485. * @ buf: pointer to rx pkt TLV.
  486. *
  487. * Return: true on unicast.
  488. */
  489. static bool hal_rx_is_unicast_8074v2(uint8_t *buf)
  490. {
  491. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  492. struct rx_mpdu_start *mpdu_start =
  493. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  494. uint32_t grp_id;
  495. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  496. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  497. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_OFFSET)),
  498. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_MASK,
  499. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_LSB));
  500. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  501. }
  502. /**
  503. * hal_rx_tid_get_8074v2: get tid based on qos control valid.
  504. * @hal_soc_hdl: hal soc handle
  505. * @buf: pointer to rx pkt TLV.
  506. *
  507. * Return: tid
  508. */
  509. static uint32_t hal_rx_tid_get_8074v2(hal_soc_handle_t hal_soc_hdl,
  510. uint8_t *buf)
  511. {
  512. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  513. struct rx_mpdu_start *mpdu_start =
  514. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  515. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  516. uint8_t qos_control_valid =
  517. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  518. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_OFFSET)),
  519. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_MASK,
  520. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_LSB));
  521. if (qos_control_valid)
  522. return hal_rx_mpdu_start_tid_get_8074v2(buf);
  523. return HAL_RX_NON_QOS_TID;
  524. }
  525. /**
  526. * hal_rx_hw_desc_get_ppduid_get_8074v2(): retrieve ppdu id
  527. * @rx_tlv_hdr: packtet rx tlv header
  528. * @rxdma_dst_ring_desc: rxdma HW descriptor
  529. *
  530. * Return: ppdu id
  531. */
  532. static uint32_t hal_rx_hw_desc_get_ppduid_get_8074v2(void *rx_tlv_hdr,
  533. void *rxdma_dst_ring_desc)
  534. {
  535. struct rx_mpdu_info *rx_mpdu_info;
  536. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  537. rx_mpdu_info =
  538. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  539. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_0, PHY_PPDU_ID);
  540. }
  541. /**
  542. * hal_reo_status_get_header_8074v2 - Process reo desc info
  543. * @ring_desc: REO status ring descriptor
  544. * @b - tlv type info
  545. * @h1 - Pointer to hal_reo_status_header where info to be stored
  546. *
  547. * Return - none.
  548. *
  549. */
  550. static void hal_reo_status_get_header_8074v2(hal_ring_desc_t ring_desc, int b,
  551. void *h1)
  552. {
  553. uint32_t *d = (uint32_t *)ring_desc;
  554. uint32_t val1 = 0;
  555. struct hal_reo_status_header *h =
  556. (struct hal_reo_status_header *)h1;
  557. /* Offsets of descriptor fields defined in HW headers start
  558. * from the field after TLV header
  559. */
  560. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  561. switch (b) {
  562. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  563. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  564. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  565. break;
  566. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  567. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  568. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  569. break;
  570. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  571. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  572. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  573. break;
  574. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  575. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  576. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  577. break;
  578. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  579. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  580. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  581. break;
  582. case HAL_REO_DESC_THRES_STATUS_TLV:
  583. val1 =
  584. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  585. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  586. break;
  587. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  588. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  589. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  590. break;
  591. default:
  592. qdf_nofl_err("ERROR: Unknown tlv\n");
  593. break;
  594. }
  595. h->cmd_num =
  596. HAL_GET_FIELD(
  597. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  598. val1);
  599. h->exec_time =
  600. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  601. CMD_EXECUTION_TIME, val1);
  602. h->status =
  603. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  604. REO_CMD_EXECUTION_STATUS, val1);
  605. switch (b) {
  606. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  607. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  608. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  609. break;
  610. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  611. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  612. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  613. break;
  614. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  615. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  616. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  617. break;
  618. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  619. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  620. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  621. break;
  622. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  623. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  624. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  625. break;
  626. case HAL_REO_DESC_THRES_STATUS_TLV:
  627. val1 =
  628. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  629. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  630. break;
  631. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  632. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  633. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  634. break;
  635. default:
  636. qdf_nofl_err("ERROR: Unknown tlv\n");
  637. break;
  638. }
  639. h->tstamp =
  640. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  641. }
  642. /**
  643. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_8074v2():
  644. * Retrieve qos control valid bit from the tlv.
  645. * @buf: pointer to rx pkt TLV.
  646. *
  647. * Return: qos control value.
  648. */
  649. static inline uint32_t
  650. hal_rx_mpdu_start_mpdu_qos_control_valid_get_8074v2(uint8_t *buf)
  651. {
  652. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  653. struct rx_mpdu_start *mpdu_start =
  654. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  655. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  656. &mpdu_start->rx_mpdu_info_details);
  657. }
  658. /**
  659. * hal_rx_msdu_end_sa_sw_peer_id_get_8074v2(): API to get the
  660. * sa_sw_peer_id from rx_msdu_end TLV
  661. * @buf: pointer to the start of RX PKT TLV headers
  662. *
  663. * Return: sa_sw_peer_id index
  664. */
  665. static inline uint32_t
  666. hal_rx_msdu_end_sa_sw_peer_id_get_8074v2(uint8_t *buf)
  667. {
  668. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  669. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  670. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  671. }
  672. /**
  673. * hal_tx_desc_set_mesh_en_8074v2 - Set mesh_enable flag in Tx descriptor
  674. * @desc: Handle to Tx Descriptor
  675. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  676. * enabling the interpretation of the 'Mesh Control Present' bit
  677. * (bit 8) of QoS Control (otherwise this bit is ignored),
  678. * For native WiFi frames, this indicates that a 'Mesh Control' field
  679. * is present between the header and the LLC.
  680. *
  681. * Return: void
  682. */
  683. static inline
  684. void hal_tx_desc_set_mesh_en_8074v2(void *desc, uint8_t en)
  685. {
  686. HAL_SET_FLD(desc, TCL_DATA_CMD_4, MESH_ENABLE) |=
  687. HAL_TX_SM(TCL_DATA_CMD_4, MESH_ENABLE, en);
  688. }
  689. static
  690. void *hal_rx_msdu0_buffer_addr_lsb_8074v2(void *link_desc_va)
  691. {
  692. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  693. }
  694. static
  695. void *hal_rx_msdu_desc_info_ptr_get_8074v2(void *msdu0)
  696. {
  697. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  698. }
  699. static
  700. void *hal_ent_mpdu_desc_info_8074v2(void *ent_ring_desc)
  701. {
  702. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  703. }
  704. static
  705. void *hal_dst_mpdu_desc_info_8074v2(void *dst_ring_desc)
  706. {
  707. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  708. }
  709. static
  710. uint8_t hal_rx_get_fc_valid_8074v2(uint8_t *buf)
  711. {
  712. return HAL_RX_GET_FC_VALID(buf);
  713. }
  714. static uint8_t hal_rx_get_to_ds_flag_8074v2(uint8_t *buf)
  715. {
  716. return HAL_RX_GET_TO_DS_FLAG(buf);
  717. }
  718. static uint8_t hal_rx_get_mac_addr2_valid_8074v2(uint8_t *buf)
  719. {
  720. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  721. }
  722. static uint8_t hal_rx_get_filter_category_8074v2(uint8_t *buf)
  723. {
  724. return HAL_RX_GET_FILTER_CATEGORY(buf);
  725. }
  726. static uint32_t
  727. hal_rx_get_ppdu_id_8074v2(uint8_t *buf)
  728. {
  729. struct rx_mpdu_info *rx_mpdu_info;
  730. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)buf;
  731. rx_mpdu_info =
  732. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  733. return HAL_RX_GET_PPDU_ID(rx_mpdu_info);
  734. }
  735. /**
  736. * hal_reo_config_8074v2(): Set reo config parameters
  737. * @soc: hal soc handle
  738. * @reg_val: value to be set
  739. * @reo_params: reo parameters
  740. *
  741. * Return: void
  742. */
  743. static void
  744. hal_reo_config_8074v2(struct hal_soc *soc,
  745. uint32_t reg_val,
  746. struct hal_reo_params *reo_params)
  747. {
  748. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  749. }
  750. /**
  751. * hal_rx_msdu_desc_info_get_ptr_8074v2() - Get msdu desc info ptr
  752. * @msdu_details_ptr - Pointer to msdu_details_ptr
  753. *
  754. * Return - Pointer to rx_msdu_desc_info structure.
  755. *
  756. */
  757. static void *hal_rx_msdu_desc_info_get_ptr_8074v2(void *msdu_details_ptr)
  758. {
  759. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  760. }
  761. /**
  762. * hal_rx_link_desc_msdu0_ptr_8074v2 - Get pointer to rx_msdu details
  763. * @link_desc - Pointer to link desc
  764. *
  765. * Return - Pointer to rx_msdu_details structure
  766. *
  767. */
  768. static void *hal_rx_link_desc_msdu0_ptr_8074v2(void *link_desc)
  769. {
  770. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  771. }
  772. /**
  773. * hal_rx_msdu_flow_idx_get_8074v2: API to get flow index
  774. * from rx_msdu_end TLV
  775. * @buf: pointer to the start of RX PKT TLV headers
  776. *
  777. * Return: flow index value from MSDU END TLV
  778. */
  779. static inline uint32_t hal_rx_msdu_flow_idx_get_8074v2(uint8_t *buf)
  780. {
  781. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  782. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  783. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  784. }
  785. /**
  786. * hal_rx_msdu_flow_idx_invalid_8074v2: API to get flow index invalid
  787. * from rx_msdu_end TLV
  788. * @buf: pointer to the start of RX PKT TLV headers
  789. *
  790. * Return: flow index invalid value from MSDU END TLV
  791. */
  792. static bool hal_rx_msdu_flow_idx_invalid_8074v2(uint8_t *buf)
  793. {
  794. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  795. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  796. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  797. }
  798. /**
  799. * hal_rx_msdu_flow_idx_timeout_8074v2: API to get flow index timeout
  800. * from rx_msdu_end TLV
  801. * @buf: pointer to the start of RX PKT TLV headers
  802. *
  803. * Return: flow index timeout value from MSDU END TLV
  804. */
  805. static bool hal_rx_msdu_flow_idx_timeout_8074v2(uint8_t *buf)
  806. {
  807. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  808. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  809. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  810. }
  811. /**
  812. * hal_rx_msdu_fse_metadata_get_8074v2: API to get FSE metadata
  813. * from rx_msdu_end TLV
  814. * @buf: pointer to the start of RX PKT TLV headers
  815. *
  816. * Return: fse metadata value from MSDU END TLV
  817. */
  818. static uint32_t hal_rx_msdu_fse_metadata_get_8074v2(uint8_t *buf)
  819. {
  820. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  821. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  822. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  823. }
  824. /**
  825. * hal_rx_msdu_cce_metadata_get_8074v2: API to get CCE metadata
  826. * from rx_msdu_end TLV
  827. * @buf: pointer to the start of RX PKT TLV headers
  828. *
  829. * Return: cce_metadata
  830. */
  831. static uint16_t
  832. hal_rx_msdu_cce_metadata_get_8074v2(uint8_t *buf)
  833. {
  834. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  835. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  836. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  837. }
  838. /**
  839. * hal_rx_msdu_get_flow_params_8074v2: API to get flow index, flow index invalid
  840. * and flow index timeout from rx_msdu_end TLV
  841. * @buf: pointer to the start of RX PKT TLV headers
  842. * @flow_invalid: pointer to return value of flow_idx_valid
  843. * @flow_timeout: pointer to return value of flow_idx_timeout
  844. * @flow_index: pointer to return value of flow_idx
  845. *
  846. * Return: none
  847. */
  848. static inline void
  849. hal_rx_msdu_get_flow_params_8074v2(uint8_t *buf,
  850. bool *flow_invalid,
  851. bool *flow_timeout,
  852. uint32_t *flow_index)
  853. {
  854. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  855. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  856. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  857. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  858. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  859. }
  860. /**
  861. * hal_rx_tlv_get_tcp_chksum_8074v2() - API to get tcp checksum
  862. * @buf: rx_tlv_hdr
  863. *
  864. * Return: tcp checksum
  865. */
  866. static uint16_t
  867. hal_rx_tlv_get_tcp_chksum_8074v2(uint8_t *buf)
  868. {
  869. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  870. }
  871. /**
  872. * hal_rx_get_rx_sequence_8074v2(): Function to retrieve rx sequence number
  873. *
  874. * @nbuf: Network buffer
  875. * Returns: rx sequence number
  876. */
  877. static
  878. uint16_t hal_rx_get_rx_sequence_8074v2(uint8_t *buf)
  879. {
  880. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  881. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  882. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  883. }
  884. /**
  885. * hal_get_window_address_8074v2(): Function to get hp/tp address
  886. * @hal_soc: Pointer to hal_soc
  887. * @addr: address offset of register
  888. *
  889. * Return: modified address offset of register
  890. */
  891. static inline qdf_iomem_t hal_get_window_address_8074v2(struct hal_soc *hal_soc,
  892. qdf_iomem_t addr)
  893. {
  894. return addr;
  895. }
  896. /**
  897. * hal_rx_mpdu_start_tlv_tag_valid_8074v2 () - API to check if RX_MPDU_START
  898. * tlv tag is valid
  899. *
  900. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  901. *
  902. * Return: true if RX_MPDU_START is valied, else false.
  903. */
  904. uint8_t hal_rx_mpdu_start_tlv_tag_valid_8074v2(void *rx_tlv_hdr)
  905. {
  906. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  907. uint32_t tlv_tag;
  908. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  909. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  910. }
  911. /**
  912. * hal_rx_flow_setup_fse_8074v2() - Setup a flow search entry in HW FST
  913. * @fst: Pointer to the Rx Flow Search Table
  914. * @table_offset: offset into the table where the flow is to be setup
  915. * @flow: Flow Parameters
  916. *
  917. * Return: Success/Failure
  918. */
  919. static void *
  920. hal_rx_flow_setup_fse_8074v2(uint8_t *rx_fst, uint32_t table_offset,
  921. uint8_t *rx_flow)
  922. {
  923. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  924. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  925. uint8_t *fse;
  926. bool fse_valid;
  927. if (table_offset >= fst->max_entries) {
  928. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  929. "HAL FSE table offset %u exceeds max entries %u",
  930. table_offset, fst->max_entries);
  931. return NULL;
  932. }
  933. fse = (uint8_t *)fst->base_vaddr +
  934. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  935. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  936. if (fse_valid) {
  937. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  938. "HAL FSE %pK already valid", fse);
  939. return NULL;
  940. }
  941. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  942. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  943. qdf_htonl(flow->tuple_info.src_ip_127_96));
  944. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  945. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  946. qdf_htonl(flow->tuple_info.src_ip_95_64));
  947. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  948. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  949. qdf_htonl(flow->tuple_info.src_ip_63_32));
  950. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  951. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  952. qdf_htonl(flow->tuple_info.src_ip_31_0));
  953. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  954. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  955. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  956. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  957. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  958. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  959. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  960. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  961. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  962. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  963. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  964. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  965. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  966. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  967. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  968. (flow->tuple_info.dest_port));
  969. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  970. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  971. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  972. (flow->tuple_info.src_port));
  973. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  974. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  975. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  976. flow->tuple_info.l4_protocol);
  977. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  978. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  979. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  980. flow->reo_destination_handler);
  981. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  982. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  983. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  984. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  985. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  986. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  987. flow->fse_metadata);
  988. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, REO_DESTINATION_INDICATION);
  989. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, REO_DESTINATION_INDICATION) |=
  990. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_11,
  991. REO_DESTINATION_INDICATION,
  992. flow->reo_destination_indication);
  993. /* Reset all the other fields in FSE */
  994. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  995. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_DROP);
  996. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, RESERVED_11);
  997. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  998. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  999. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1000. return fse;
  1001. }
  1002. static
  1003. void hal_compute_reo_remap_ix2_ix3_8074v2(uint32_t *ring, uint32_t num_rings,
  1004. uint32_t *remap1, uint32_t *remap2)
  1005. {
  1006. switch (num_rings) {
  1007. case 1:
  1008. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1009. HAL_REO_REMAP_IX2(ring[0], 17) |
  1010. HAL_REO_REMAP_IX2(ring[0], 18) |
  1011. HAL_REO_REMAP_IX2(ring[0], 19) |
  1012. HAL_REO_REMAP_IX2(ring[0], 20) |
  1013. HAL_REO_REMAP_IX2(ring[0], 21) |
  1014. HAL_REO_REMAP_IX2(ring[0], 22) |
  1015. HAL_REO_REMAP_IX2(ring[0], 23);
  1016. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1017. HAL_REO_REMAP_IX3(ring[0], 25) |
  1018. HAL_REO_REMAP_IX3(ring[0], 26) |
  1019. HAL_REO_REMAP_IX3(ring[0], 27) |
  1020. HAL_REO_REMAP_IX3(ring[0], 28) |
  1021. HAL_REO_REMAP_IX3(ring[0], 29) |
  1022. HAL_REO_REMAP_IX3(ring[0], 30) |
  1023. HAL_REO_REMAP_IX3(ring[0], 31);
  1024. break;
  1025. case 2:
  1026. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1027. HAL_REO_REMAP_IX2(ring[0], 17) |
  1028. HAL_REO_REMAP_IX2(ring[1], 18) |
  1029. HAL_REO_REMAP_IX2(ring[1], 19) |
  1030. HAL_REO_REMAP_IX2(ring[0], 20) |
  1031. HAL_REO_REMAP_IX2(ring[0], 21) |
  1032. HAL_REO_REMAP_IX2(ring[1], 22) |
  1033. HAL_REO_REMAP_IX2(ring[1], 23);
  1034. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1035. HAL_REO_REMAP_IX3(ring[0], 25) |
  1036. HAL_REO_REMAP_IX3(ring[1], 26) |
  1037. HAL_REO_REMAP_IX3(ring[1], 27) |
  1038. HAL_REO_REMAP_IX3(ring[0], 28) |
  1039. HAL_REO_REMAP_IX3(ring[0], 29) |
  1040. HAL_REO_REMAP_IX3(ring[1], 30) |
  1041. HAL_REO_REMAP_IX3(ring[1], 31);
  1042. break;
  1043. case 3:
  1044. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1045. HAL_REO_REMAP_IX2(ring[1], 17) |
  1046. HAL_REO_REMAP_IX2(ring[2], 18) |
  1047. HAL_REO_REMAP_IX2(ring[0], 19) |
  1048. HAL_REO_REMAP_IX2(ring[1], 20) |
  1049. HAL_REO_REMAP_IX2(ring[2], 21) |
  1050. HAL_REO_REMAP_IX2(ring[0], 22) |
  1051. HAL_REO_REMAP_IX2(ring[1], 23);
  1052. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1053. HAL_REO_REMAP_IX3(ring[0], 25) |
  1054. HAL_REO_REMAP_IX3(ring[1], 26) |
  1055. HAL_REO_REMAP_IX3(ring[2], 27) |
  1056. HAL_REO_REMAP_IX3(ring[0], 28) |
  1057. HAL_REO_REMAP_IX3(ring[1], 29) |
  1058. HAL_REO_REMAP_IX3(ring[2], 30) |
  1059. HAL_REO_REMAP_IX3(ring[0], 31);
  1060. break;
  1061. case 4:
  1062. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1063. HAL_REO_REMAP_IX2(ring[1], 17) |
  1064. HAL_REO_REMAP_IX2(ring[2], 18) |
  1065. HAL_REO_REMAP_IX2(ring[3], 19) |
  1066. HAL_REO_REMAP_IX2(ring[0], 20) |
  1067. HAL_REO_REMAP_IX2(ring[1], 21) |
  1068. HAL_REO_REMAP_IX2(ring[2], 22) |
  1069. HAL_REO_REMAP_IX2(ring[3], 23);
  1070. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1071. HAL_REO_REMAP_IX3(ring[1], 25) |
  1072. HAL_REO_REMAP_IX3(ring[2], 26) |
  1073. HAL_REO_REMAP_IX3(ring[3], 27) |
  1074. HAL_REO_REMAP_IX3(ring[0], 28) |
  1075. HAL_REO_REMAP_IX3(ring[1], 29) |
  1076. HAL_REO_REMAP_IX3(ring[2], 30) |
  1077. HAL_REO_REMAP_IX3(ring[3], 31);
  1078. break;
  1079. }
  1080. }
  1081. static void hal_hw_txrx_ops_attach_qca8074v2(struct hal_soc *hal_soc)
  1082. {
  1083. /* init and setup */
  1084. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1085. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1086. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1087. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  1088. hal_soc->ops->hal_get_window_address = hal_get_window_address_8074v2;
  1089. /* tx */
  1090. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  1091. hal_tx_desc_set_dscp_tid_table_id_8074v2;
  1092. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_8074v2;
  1093. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_8074v2;
  1094. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_8074v2;
  1095. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1096. hal_tx_desc_set_buf_addr_generic_li;
  1097. hal_soc->ops->hal_tx_desc_set_search_type =
  1098. hal_tx_desc_set_search_type_generic_li;
  1099. hal_soc->ops->hal_tx_desc_set_search_index =
  1100. hal_tx_desc_set_search_index_generic_li;
  1101. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1102. hal_tx_desc_set_cache_set_num_generic_li;
  1103. hal_soc->ops->hal_tx_comp_get_status =
  1104. hal_tx_comp_get_status_generic_li;
  1105. hal_soc->ops->hal_tx_comp_get_release_reason =
  1106. hal_tx_comp_get_release_reason_generic_li;
  1107. hal_soc->ops->hal_get_wbm_internal_error =
  1108. hal_get_wbm_internal_error_generic_li;
  1109. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_8074v2;
  1110. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1111. hal_tx_init_cmd_credit_ring_8074v2;
  1112. /* rx */
  1113. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1114. hal_rx_msdu_start_nss_get_8074v2;
  1115. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1116. hal_rx_mon_hw_desc_get_mpdu_status_8074v2;
  1117. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_8074v2;
  1118. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1119. hal_rx_proc_phyrx_other_receive_info_tlv_8074v2;
  1120. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1121. hal_rx_dump_msdu_start_tlv_8074v2;
  1122. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_8074v2;
  1123. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_8074v2;
  1124. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1125. hal_rx_mpdu_start_tid_get_8074v2;
  1126. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1127. hal_rx_msdu_start_reception_type_get_8074v2;
  1128. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1129. hal_rx_msdu_end_da_idx_get_8074v2;
  1130. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1131. hal_rx_msdu_desc_info_get_ptr_8074v2;
  1132. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1133. hal_rx_link_desc_msdu0_ptr_8074v2;
  1134. hal_soc->ops->hal_reo_status_get_header =
  1135. hal_reo_status_get_header_8074v2;
  1136. hal_soc->ops->hal_rx_status_get_tlv_info =
  1137. hal_rx_status_get_tlv_info_generic_li;
  1138. hal_soc->ops->hal_rx_wbm_err_info_get =
  1139. hal_rx_wbm_err_info_get_generic_li;
  1140. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1141. hal_rx_dump_mpdu_start_tlv_generic_li;
  1142. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1143. hal_tx_set_pcp_tid_map_generic_li;
  1144. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1145. hal_tx_update_pcp_tid_generic_li;
  1146. hal_soc->ops->hal_tx_set_tidmap_prty =
  1147. hal_tx_update_tidmap_prty_generic_li;
  1148. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1149. hal_rx_get_rx_fragment_number_8074v2;
  1150. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1151. hal_rx_msdu_end_da_is_mcbc_get_8074v2;
  1152. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1153. hal_rx_msdu_end_sa_is_valid_get_8074v2;
  1154. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1155. hal_rx_msdu_end_sa_idx_get_8074v2;
  1156. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1157. hal_rx_desc_is_first_msdu_8074v2;
  1158. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1159. hal_rx_msdu_end_l3_hdr_padding_get_8074v2;
  1160. hal_soc->ops->hal_rx_encryption_info_valid =
  1161. hal_rx_encryption_info_valid_8074v2;
  1162. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_8074v2;
  1163. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1164. hal_rx_msdu_end_first_msdu_get_8074v2;
  1165. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1166. hal_rx_msdu_end_da_is_valid_get_8074v2;
  1167. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1168. hal_rx_msdu_end_last_msdu_get_8074v2;
  1169. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1170. hal_rx_get_mpdu_mac_ad4_valid_8074v2;
  1171. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1172. hal_rx_mpdu_start_sw_peer_id_get_8074v2;
  1173. hal_soc->ops->hal_rx_mpdu_peer_meta_data_get =
  1174. hal_rx_mpdu_peer_meta_data_get_li;
  1175. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_8074v2;
  1176. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_8074v2;
  1177. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1178. hal_rx_get_mpdu_frame_control_valid_8074v2;
  1179. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_8074v2;
  1180. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_8074v2;
  1181. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_8074v2;
  1182. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_8074v2;
  1183. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1184. hal_rx_get_mpdu_sequence_control_valid_8074v2;
  1185. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_8074v2;
  1186. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_8074v2;
  1187. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1188. hal_rx_hw_desc_get_ppduid_get_8074v2;
  1189. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1190. hal_rx_mpdu_start_mpdu_qos_control_valid_get_8074v2;
  1191. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1192. hal_rx_msdu_end_sa_sw_peer_id_get_8074v2;
  1193. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1194. hal_rx_msdu0_buffer_addr_lsb_8074v2;
  1195. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1196. hal_rx_msdu_desc_info_ptr_get_8074v2;
  1197. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_8074v2;
  1198. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_8074v2;
  1199. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_8074v2;
  1200. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_8074v2;
  1201. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1202. hal_rx_get_mac_addr2_valid_8074v2;
  1203. hal_soc->ops->hal_rx_get_filter_category =
  1204. hal_rx_get_filter_category_8074v2;
  1205. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_8074v2;
  1206. hal_soc->ops->hal_reo_config = hal_reo_config_8074v2;
  1207. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_8074v2;
  1208. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1209. hal_rx_msdu_flow_idx_invalid_8074v2;
  1210. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1211. hal_rx_msdu_flow_idx_timeout_8074v2;
  1212. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1213. hal_rx_msdu_fse_metadata_get_8074v2;
  1214. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1215. hal_rx_msdu_cce_match_get_li;
  1216. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1217. hal_rx_msdu_cce_metadata_get_8074v2;
  1218. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1219. hal_rx_msdu_get_flow_params_8074v2;
  1220. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1221. hal_rx_tlv_get_tcp_chksum_8074v2;
  1222. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_8074v2;
  1223. #if defined(QCA_WIFI_QCA6018) && defined(WLAN_CFR_ENABLE) && \
  1224. defined(WLAN_ENH_CFR_ENABLE)
  1225. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_8074v2;
  1226. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_8074v2;
  1227. #endif
  1228. /* rx - msdu fast path info fields */
  1229. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1230. hal_rx_msdu_packet_metadata_get_generic_li;
  1231. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1232. hal_rx_mpdu_start_tlv_tag_valid_8074v2;
  1233. /* rx - TLV struct offsets */
  1234. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1235. hal_rx_msdu_end_offset_get_generic;
  1236. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1237. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1238. hal_rx_msdu_start_offset_get_generic;
  1239. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1240. hal_rx_mpdu_start_offset_get_generic;
  1241. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1242. hal_rx_mpdu_end_offset_get_generic;
  1243. #ifndef NO_RX_PKT_HDR_TLV
  1244. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1245. hal_rx_pkt_tlv_offset_get_generic;
  1246. #endif
  1247. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_8074v2;
  1248. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1249. hal_rx_flow_get_tuple_info_li;
  1250. hal_soc->ops->hal_rx_flow_delete_entry =
  1251. hal_rx_flow_delete_entry_li;
  1252. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_li;
  1253. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1254. hal_compute_reo_remap_ix2_ix3_8074v2;
  1255. hal_soc->ops->hal_setup_link_idle_list =
  1256. hal_setup_link_idle_list_generic_li;
  1257. hal_soc->ops->hal_compute_reo_remap_ix0 = NULL;
  1258. };
  1259. struct hal_hw_srng_config hw_srng_table_8074v2[] = {
  1260. /* TODO: max_rings can populated by querying HW capabilities */
  1261. { /* REO_DST */
  1262. .start_ring_id = HAL_SRNG_REO2SW1,
  1263. .max_rings = 4,
  1264. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1265. .lmac_ring = FALSE,
  1266. .ring_dir = HAL_SRNG_DST_RING,
  1267. .reg_start = {
  1268. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1269. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1270. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1271. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1272. },
  1273. .reg_size = {
  1274. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1275. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1276. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1277. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1278. },
  1279. .max_size =
  1280. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1281. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1282. },
  1283. { /* REO_EXCEPTION */
  1284. /* Designating REO2TCL ring as exception ring. This ring is
  1285. * similar to other REO2SW rings though it is named as REO2TCL.
  1286. * Any of theREO2SW rings can be used as exception ring.
  1287. */
  1288. .start_ring_id = HAL_SRNG_REO2TCL,
  1289. .max_rings = 1,
  1290. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1291. .lmac_ring = FALSE,
  1292. .ring_dir = HAL_SRNG_DST_RING,
  1293. .reg_start = {
  1294. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1295. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1296. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1297. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1298. },
  1299. /* Single ring - provide ring size if multiple rings of this
  1300. * type are supported
  1301. */
  1302. .reg_size = {},
  1303. .max_size =
  1304. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1305. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1306. },
  1307. { /* REO_REINJECT */
  1308. .start_ring_id = HAL_SRNG_SW2REO,
  1309. .max_rings = 1,
  1310. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1311. .lmac_ring = FALSE,
  1312. .ring_dir = HAL_SRNG_SRC_RING,
  1313. .reg_start = {
  1314. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1315. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1316. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1317. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1318. },
  1319. /* Single ring - provide ring size if multiple rings of this
  1320. * type are supported
  1321. */
  1322. .reg_size = {},
  1323. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1324. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1325. },
  1326. { /* REO_CMD */
  1327. .start_ring_id = HAL_SRNG_REO_CMD,
  1328. .max_rings = 1,
  1329. .entry_size = (sizeof(struct tlv_32_hdr) +
  1330. sizeof(struct reo_get_queue_stats)) >> 2,
  1331. .lmac_ring = FALSE,
  1332. .ring_dir = HAL_SRNG_SRC_RING,
  1333. .reg_start = {
  1334. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1335. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1336. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1337. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1338. },
  1339. /* Single ring - provide ring size if multiple rings of this
  1340. * type are supported
  1341. */
  1342. .reg_size = {},
  1343. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1344. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1345. },
  1346. { /* REO_STATUS */
  1347. .start_ring_id = HAL_SRNG_REO_STATUS,
  1348. .max_rings = 1,
  1349. .entry_size = (sizeof(struct tlv_32_hdr) +
  1350. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1351. .lmac_ring = FALSE,
  1352. .ring_dir = HAL_SRNG_DST_RING,
  1353. .reg_start = {
  1354. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1355. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1356. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1357. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1358. },
  1359. /* Single ring - provide ring size if multiple rings of this
  1360. * type are supported
  1361. */
  1362. .reg_size = {},
  1363. .max_size =
  1364. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1365. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1366. },
  1367. { /* TCL_DATA */
  1368. .start_ring_id = HAL_SRNG_SW2TCL1,
  1369. .max_rings = 3,
  1370. .entry_size = (sizeof(struct tlv_32_hdr) +
  1371. sizeof(struct tcl_data_cmd)) >> 2,
  1372. .lmac_ring = FALSE,
  1373. .ring_dir = HAL_SRNG_SRC_RING,
  1374. .reg_start = {
  1375. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1376. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1377. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1378. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1379. },
  1380. .reg_size = {
  1381. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1382. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1383. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1384. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1385. },
  1386. .max_size =
  1387. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1388. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1389. },
  1390. { /* TCL_CMD */
  1391. /* qca8074v2 and qcn9000 uses this ring for data commands */
  1392. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1393. .max_rings = 1,
  1394. .entry_size = (sizeof(struct tlv_32_hdr) +
  1395. sizeof(struct tcl_data_cmd)) >> 2,
  1396. .lmac_ring = FALSE,
  1397. .ring_dir = HAL_SRNG_SRC_RING,
  1398. .reg_start = {
  1399. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_LSB_ADDR(
  1400. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1401. HWIO_TCL_R2_SW2TCL_CMD_RING_HP_ADDR(
  1402. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1403. },
  1404. /* Single ring - provide ring size if multiple rings of this
  1405. * type are supported
  1406. */
  1407. .reg_size = {},
  1408. .max_size =
  1409. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1410. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1411. },
  1412. { /* TCL_STATUS */
  1413. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1414. .max_rings = 1,
  1415. .entry_size = (sizeof(struct tlv_32_hdr) +
  1416. sizeof(struct tcl_status_ring)) >> 2,
  1417. .lmac_ring = FALSE,
  1418. .ring_dir = HAL_SRNG_DST_RING,
  1419. .reg_start = {
  1420. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1421. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1422. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1423. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1424. },
  1425. /* Single ring - provide ring size if multiple rings of this
  1426. * type are supported
  1427. */
  1428. .reg_size = {},
  1429. .max_size =
  1430. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1431. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1432. },
  1433. { /* CE_SRC */
  1434. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1435. .max_rings = 12,
  1436. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1437. .lmac_ring = FALSE,
  1438. .ring_dir = HAL_SRNG_SRC_RING,
  1439. .reg_start = {
  1440. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1441. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1442. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1443. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1444. },
  1445. .reg_size = {
  1446. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1447. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1448. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1449. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1450. },
  1451. .max_size =
  1452. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1453. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1454. },
  1455. { /* CE_DST */
  1456. .start_ring_id = HAL_SRNG_CE_0_DST,
  1457. .max_rings = 12,
  1458. .entry_size = 8 >> 2,
  1459. /*TODO: entry_size above should actually be
  1460. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1461. * of struct ce_dst_desc in HW header files
  1462. */
  1463. .lmac_ring = FALSE,
  1464. .ring_dir = HAL_SRNG_SRC_RING,
  1465. .reg_start = {
  1466. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1467. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1468. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1469. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1470. },
  1471. .reg_size = {
  1472. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1473. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1474. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1475. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1476. },
  1477. .max_size =
  1478. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1479. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1480. },
  1481. { /* CE_DST_STATUS */
  1482. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1483. .max_rings = 12,
  1484. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1485. .lmac_ring = FALSE,
  1486. .ring_dir = HAL_SRNG_DST_RING,
  1487. .reg_start = {
  1488. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1489. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1490. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1491. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1492. },
  1493. /* TODO: check destination status ring registers */
  1494. .reg_size = {
  1495. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1496. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1497. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1498. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1499. },
  1500. .max_size =
  1501. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1502. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1503. },
  1504. { /* WBM_IDLE_LINK */
  1505. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1506. .max_rings = 1,
  1507. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1508. .lmac_ring = FALSE,
  1509. .ring_dir = HAL_SRNG_SRC_RING,
  1510. .reg_start = {
  1511. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1512. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1513. },
  1514. /* Single ring - provide ring size if multiple rings of this
  1515. * type are supported
  1516. */
  1517. .reg_size = {},
  1518. .max_size =
  1519. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1520. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1521. },
  1522. { /* SW2WBM_RELEASE */
  1523. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1524. .max_rings = 1,
  1525. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1526. .lmac_ring = FALSE,
  1527. .ring_dir = HAL_SRNG_SRC_RING,
  1528. .reg_start = {
  1529. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1530. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1531. },
  1532. /* Single ring - provide ring size if multiple rings of this
  1533. * type are supported
  1534. */
  1535. .reg_size = {},
  1536. .max_size =
  1537. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1538. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1539. },
  1540. { /* WBM2SW_RELEASE */
  1541. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1542. .max_rings = 5,
  1543. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1544. .lmac_ring = FALSE,
  1545. .ring_dir = HAL_SRNG_DST_RING,
  1546. .reg_start = {
  1547. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1548. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1549. },
  1550. .reg_size = {
  1551. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1552. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1553. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1554. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1555. },
  1556. .max_size =
  1557. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1558. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1559. },
  1560. { /* RXDMA_BUF */
  1561. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1562. #ifdef IPA_OFFLOAD
  1563. .max_rings = 3,
  1564. #else
  1565. .max_rings = 2,
  1566. #endif
  1567. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1568. .lmac_ring = TRUE,
  1569. .ring_dir = HAL_SRNG_SRC_RING,
  1570. /* reg_start is not set because LMAC rings are not accessed
  1571. * from host
  1572. */
  1573. .reg_start = {},
  1574. .reg_size = {},
  1575. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1576. },
  1577. { /* RXDMA_DST */
  1578. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1579. .max_rings = 1,
  1580. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1581. .lmac_ring = TRUE,
  1582. .ring_dir = HAL_SRNG_DST_RING,
  1583. /* reg_start is not set because LMAC rings are not accessed
  1584. * from host
  1585. */
  1586. .reg_start = {},
  1587. .reg_size = {},
  1588. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1589. },
  1590. { /* RXDMA_MONITOR_BUF */
  1591. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1592. .max_rings = 1,
  1593. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1594. .lmac_ring = TRUE,
  1595. .ring_dir = HAL_SRNG_SRC_RING,
  1596. /* reg_start is not set because LMAC rings are not accessed
  1597. * from host
  1598. */
  1599. .reg_start = {},
  1600. .reg_size = {},
  1601. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1602. },
  1603. { /* RXDMA_MONITOR_STATUS */
  1604. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1605. .max_rings = 1,
  1606. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1607. .lmac_ring = TRUE,
  1608. .ring_dir = HAL_SRNG_SRC_RING,
  1609. /* reg_start is not set because LMAC rings are not accessed
  1610. * from host
  1611. */
  1612. .reg_start = {},
  1613. .reg_size = {},
  1614. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1615. },
  1616. { /* RXDMA_MONITOR_DST */
  1617. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1618. .max_rings = 1,
  1619. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1620. .lmac_ring = TRUE,
  1621. .ring_dir = HAL_SRNG_DST_RING,
  1622. /* reg_start is not set because LMAC rings are not accessed
  1623. * from host
  1624. */
  1625. .reg_start = {},
  1626. .reg_size = {},
  1627. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1628. },
  1629. { /* RXDMA_MONITOR_DESC */
  1630. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1631. .max_rings = 1,
  1632. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1633. .lmac_ring = TRUE,
  1634. .ring_dir = HAL_SRNG_SRC_RING,
  1635. /* reg_start is not set because LMAC rings are not accessed
  1636. * from host
  1637. */
  1638. .reg_start = {},
  1639. .reg_size = {},
  1640. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1641. },
  1642. { /* DIR_BUF_RX_DMA_SRC */
  1643. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1644. /* one ring for spectral and one ring for cfr */
  1645. .max_rings = 2,
  1646. .entry_size = 2,
  1647. .lmac_ring = TRUE,
  1648. .ring_dir = HAL_SRNG_SRC_RING,
  1649. /* reg_start is not set because LMAC rings are not accessed
  1650. * from host
  1651. */
  1652. .reg_start = {},
  1653. .reg_size = {},
  1654. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1655. },
  1656. #ifdef WLAN_FEATURE_CIF_CFR
  1657. { /* WIFI_POS_SRC */
  1658. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1659. .max_rings = 1,
  1660. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1661. .lmac_ring = TRUE,
  1662. .ring_dir = HAL_SRNG_SRC_RING,
  1663. /* reg_start is not set because LMAC rings are not accessed
  1664. * from host
  1665. */
  1666. .reg_start = {},
  1667. .reg_size = {},
  1668. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1669. },
  1670. #endif
  1671. { /* REO2PPE */ 0},
  1672. { /* PPE2TCL */ 0},
  1673. { /* PPE_RELEASE */ 0},
  1674. { /* TX_MONITOR_BUF */ 0},
  1675. { /* TX_MONITOR_DST */ 0},
  1676. { /* SW2RXDMA_NEW */ 0},
  1677. };
  1678. /**
  1679. * hal_qca8074v2_attach() - Attach 8074v2 target specific hal_soc ops,
  1680. * offset and srng table
  1681. */
  1682. void hal_qca8074v2_attach(struct hal_soc *hal_soc)
  1683. {
  1684. hal_soc->hw_srng_table = hw_srng_table_8074v2;
  1685. hal_srng_hw_reg_offset_init_generic(hal_soc);
  1686. hal_hw_txrx_default_ops_attach_li(hal_soc);
  1687. hal_hw_txrx_ops_attach_qca8074v2(hal_soc);
  1688. }