hal_6750.c 79 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527
  1. /*
  2. * Copyright (c) 2020-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_types.h"
  22. #include "qdf_lock.h"
  23. #include "qdf_mem.h"
  24. #include "qdf_nbuf.h"
  25. #include "hal_li_hw_headers.h"
  26. #include "hal_internal.h"
  27. #include "hal_api.h"
  28. #include "target_type.h"
  29. #include "wcss_version.h"
  30. #include "qdf_module.h"
  31. #include "hal_flow.h"
  32. #include "rx_flow_search_entry.h"
  33. #include "hal_rx_flow_info.h"
  34. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  35. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  36. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  37. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  38. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  39. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  40. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  41. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  42. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  43. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  44. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  45. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  46. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  47. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  48. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  49. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  50. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  51. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  52. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  53. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  54. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  55. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  56. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  57. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  58. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  59. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  60. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  61. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  62. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  63. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  64. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  65. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  66. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  67. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  68. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  69. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  70. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  71. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  72. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  73. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  74. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  75. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  76. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  77. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  78. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  79. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  80. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  81. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  82. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  83. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  84. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  85. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  86. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  87. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  88. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  89. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  91. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  93. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  95. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  96. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  97. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  98. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  99. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  100. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  101. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  102. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  103. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  104. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  105. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  106. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  107. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  108. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  109. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  110. #include "hal_6750_tx.h"
  111. #include "hal_6750_rx.h"
  112. #include <hal_generic_api.h>
  113. #include "hal_li_rx.h"
  114. #include "hal_li_api.h"
  115. #include "hal_li_generic_api.h"
  116. /*
  117. * hal_rx_msdu_start_nss_get_6750(): API to get the NSS
  118. * Interval from rx_msdu_start
  119. *
  120. * @buf: pointer to the start of RX PKT TLV header
  121. * Return: uint32_t(nss)
  122. */
  123. static uint32_t
  124. hal_rx_msdu_start_nss_get_6750(uint8_t *buf)
  125. {
  126. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  127. struct rx_msdu_start *msdu_start =
  128. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  129. uint8_t mimo_ss_bitmap;
  130. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  131. return qdf_get_hweight8(mimo_ss_bitmap);
  132. }
  133. /**
  134. * hal_rx_msdu_start_get_len_6750(): API to get the MSDU length
  135. * from rx_msdu_start TLV
  136. *
  137. * @ buf: pointer to the start of RX PKT TLV headers
  138. * Return: (uint32_t)msdu length
  139. */
  140. static uint32_t hal_rx_msdu_start_get_len_6750(uint8_t *buf)
  141. {
  142. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  143. struct rx_msdu_start *msdu_start =
  144. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  145. uint32_t msdu_len;
  146. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  147. return msdu_len;
  148. }
  149. /**
  150. * hal_rx_mon_hw_desc_get_mpdu_status_6750(): Retrieve MPDU status
  151. *
  152. * @ hw_desc_addr: Start address of Rx HW TLVs
  153. * @ rs: Status for monitor mode
  154. *
  155. * Return: void
  156. */
  157. static void hal_rx_mon_hw_desc_get_mpdu_status_6750(void *hw_desc_addr,
  158. struct mon_rx_status *rs)
  159. {
  160. struct rx_msdu_start *rx_msdu_start;
  161. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  162. uint32_t reg_value;
  163. const uint32_t sgi_hw_to_cdp[] = {
  164. CDP_SGI_0_8_US,
  165. CDP_SGI_0_4_US,
  166. CDP_SGI_1_6_US,
  167. CDP_SGI_3_2_US,
  168. };
  169. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  170. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  171. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  172. RX_MSDU_START_5, USER_RSSI);
  173. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  174. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  175. rs->sgi = sgi_hw_to_cdp[reg_value];
  176. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  177. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  178. /* TODO: rs->beamformed should be set for SU beamforming also */
  179. }
  180. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  181. static uint32_t hal_get_link_desc_size_6750(void)
  182. {
  183. return LINK_DESC_SIZE;
  184. }
  185. /*
  186. * hal_rx_get_tlv_6750(): API to get the tlv
  187. *
  188. * @rx_tlv: TLV data extracted from the rx packet
  189. * Return: uint8_t
  190. */
  191. static uint8_t hal_rx_get_tlv_6750(void *rx_tlv)
  192. {
  193. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  194. }
  195. /**
  196. * hal_rx_proc_phyrx_other_receive_info_tlv_6750()
  197. * - process other receive info TLV
  198. * @rx_tlv_hdr: pointer to TLV header
  199. * @ppdu_info: pointer to ppdu_info
  200. *
  201. * Return: None
  202. */
  203. static
  204. void hal_rx_proc_phyrx_other_receive_info_tlv_6750(void *rx_tlv_hdr,
  205. void *ppdu_info_handle)
  206. {
  207. uint32_t tlv_tag, tlv_len;
  208. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  209. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  210. void *other_tlv_hdr = NULL;
  211. void *other_tlv = NULL;
  212. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  213. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  214. temp_len = 0;
  215. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  216. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  217. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  218. temp_len += other_tlv_len;
  219. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  220. switch (other_tlv_tag) {
  221. default:
  222. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  223. "%s unhandled TLV type: %d, TLV len:%d",
  224. __func__, other_tlv_tag, other_tlv_len);
  225. break;
  226. }
  227. }
  228. /**
  229. * hal_rx_dump_msdu_start_tlv_6750() : dump RX msdu_start TLV in structured
  230. * human readable format.
  231. * @ msdu_start: pointer the msdu_start TLV in pkt.
  232. * @ dbg_level: log level.
  233. *
  234. * Return: void
  235. */
  236. static void hal_rx_dump_msdu_start_tlv_6750(void *msdustart, uint8_t dbg_level)
  237. {
  238. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  239. hal_verbose_debug(
  240. "rx_msdu_start tlv (1/2) - "
  241. "rxpcu_mpdu_filter_in_category: %x "
  242. "sw_frame_group_id: %x "
  243. "phy_ppdu_id: %x "
  244. "msdu_length: %x "
  245. "ipsec_esp: %x "
  246. "l3_offset: %x "
  247. "ipsec_ah: %x "
  248. "l4_offset: %x "
  249. "msdu_number: %x "
  250. "decap_format: %x "
  251. "ipv4_proto: %x "
  252. "ipv6_proto: %x "
  253. "tcp_proto: %x "
  254. "udp_proto: %x "
  255. "ip_frag: %x "
  256. "tcp_only_ack: %x "
  257. "da_is_bcast_mcast: %x "
  258. "ip4_protocol_ip6_next_header: %x "
  259. "toeplitz_hash_2_or_4: %x "
  260. "flow_id_toeplitz: %x "
  261. "user_rssi: %x "
  262. "pkt_type: %x "
  263. "stbc: %x "
  264. "sgi: %x "
  265. "rate_mcs: %x "
  266. "receive_bandwidth: %x "
  267. "reception_type: %x "
  268. "ppdu_start_timestamp: %u ",
  269. msdu_start->rxpcu_mpdu_filter_in_category,
  270. msdu_start->sw_frame_group_id,
  271. msdu_start->phy_ppdu_id,
  272. msdu_start->msdu_length,
  273. msdu_start->ipsec_esp,
  274. msdu_start->l3_offset,
  275. msdu_start->ipsec_ah,
  276. msdu_start->l4_offset,
  277. msdu_start->msdu_number,
  278. msdu_start->decap_format,
  279. msdu_start->ipv4_proto,
  280. msdu_start->ipv6_proto,
  281. msdu_start->tcp_proto,
  282. msdu_start->udp_proto,
  283. msdu_start->ip_frag,
  284. msdu_start->tcp_only_ack,
  285. msdu_start->da_is_bcast_mcast,
  286. msdu_start->ip4_protocol_ip6_next_header,
  287. msdu_start->toeplitz_hash_2_or_4,
  288. msdu_start->flow_id_toeplitz,
  289. msdu_start->user_rssi,
  290. msdu_start->pkt_type,
  291. msdu_start->stbc,
  292. msdu_start->sgi,
  293. msdu_start->rate_mcs,
  294. msdu_start->receive_bandwidth,
  295. msdu_start->reception_type,
  296. msdu_start->ppdu_start_timestamp);
  297. hal_verbose_debug(
  298. "rx_msdu_start tlv (2/2) - "
  299. "sw_phy_meta_data: %x ",
  300. msdu_start->sw_phy_meta_data);
  301. }
  302. /**
  303. * hal_rx_dump_msdu_end_tlv_6750: dump RX msdu_end TLV in structured
  304. * human readable format.
  305. * @ msdu_end: pointer the msdu_end TLV in pkt.
  306. * @ dbg_level: log level.
  307. *
  308. * Return: void
  309. */
  310. static void hal_rx_dump_msdu_end_tlv_6750(void *msduend,
  311. uint8_t dbg_level)
  312. {
  313. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  314. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  315. "rx_msdu_end tlv (1/3) - "
  316. "rxpcu_mpdu_filter_in_category: %x "
  317. "sw_frame_group_id: %x "
  318. "phy_ppdu_id: %x "
  319. "ip_hdr_chksum: %x "
  320. "tcp_udp_chksum: %x "
  321. "key_id_octet: %x "
  322. "cce_super_rule: %x "
  323. "cce_classify_not_done_truncat: %x "
  324. "cce_classify_not_done_cce_dis: %x "
  325. "reported_mpdu_length: %x "
  326. "first_msdu: %x "
  327. "last_msdu: %x "
  328. "sa_idx_timeout: %x "
  329. "da_idx_timeout: %x "
  330. "msdu_limit_error: %x "
  331. "flow_idx_timeout: %x "
  332. "flow_idx_invalid: %x "
  333. "wifi_parser_error: %x "
  334. "amsdu_parser_error: %x",
  335. msdu_end->rxpcu_mpdu_filter_in_category,
  336. msdu_end->sw_frame_group_id,
  337. msdu_end->phy_ppdu_id,
  338. msdu_end->ip_hdr_chksum,
  339. msdu_end->tcp_udp_chksum,
  340. msdu_end->key_id_octet,
  341. msdu_end->cce_super_rule,
  342. msdu_end->cce_classify_not_done_truncate,
  343. msdu_end->cce_classify_not_done_cce_dis,
  344. msdu_end->reported_mpdu_length,
  345. msdu_end->first_msdu,
  346. msdu_end->last_msdu,
  347. msdu_end->sa_idx_timeout,
  348. msdu_end->da_idx_timeout,
  349. msdu_end->msdu_limit_error,
  350. msdu_end->flow_idx_timeout,
  351. msdu_end->flow_idx_invalid,
  352. msdu_end->wifi_parser_error,
  353. msdu_end->amsdu_parser_error);
  354. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  355. "rx_msdu_end tlv (2/3)- "
  356. "sa_is_valid: %x "
  357. "da_is_valid: %x "
  358. "da_is_mcbc: %x "
  359. "l3_header_padding: %x "
  360. "ipv6_options_crc: %x "
  361. "tcp_seq_number: %x "
  362. "tcp_ack_number: %x "
  363. "tcp_flag: %x "
  364. "lro_eligible: %x "
  365. "window_size: %x "
  366. "da_offset: %x "
  367. "sa_offset: %x "
  368. "da_offset_valid: %x "
  369. "sa_offset_valid: %x "
  370. "rule_indication_31_0: %x "
  371. "rule_indication_63_32: %x "
  372. "sa_idx: %x "
  373. "da_idx: %x "
  374. "msdu_drop: %x "
  375. "reo_destination_indication: %x "
  376. "flow_idx: %x "
  377. "fse_metadata: %x "
  378. "cce_metadata: %x "
  379. "sa_sw_peer_id: %x ",
  380. msdu_end->sa_is_valid,
  381. msdu_end->da_is_valid,
  382. msdu_end->da_is_mcbc,
  383. msdu_end->l3_header_padding,
  384. msdu_end->ipv6_options_crc,
  385. msdu_end->tcp_seq_number,
  386. msdu_end->tcp_ack_number,
  387. msdu_end->tcp_flag,
  388. msdu_end->lro_eligible,
  389. msdu_end->window_size,
  390. msdu_end->da_offset,
  391. msdu_end->sa_offset,
  392. msdu_end->da_offset_valid,
  393. msdu_end->sa_offset_valid,
  394. msdu_end->rule_indication_31_0,
  395. msdu_end->rule_indication_63_32,
  396. msdu_end->sa_idx,
  397. msdu_end->da_idx_or_sw_peer_id,
  398. msdu_end->msdu_drop,
  399. msdu_end->reo_destination_indication,
  400. msdu_end->flow_idx,
  401. msdu_end->fse_metadata,
  402. msdu_end->cce_metadata,
  403. msdu_end->sa_sw_peer_id);
  404. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  405. "rx_msdu_end tlv (3/3)"
  406. "aggregation_count %x "
  407. "flow_aggregation_continuation %x "
  408. "fisa_timeout %x "
  409. "cumulative_l4_checksum %x "
  410. "cumulative_ip_length %x",
  411. msdu_end->aggregation_count,
  412. msdu_end->flow_aggregation_continuation,
  413. msdu_end->fisa_timeout,
  414. msdu_end->cumulative_l4_checksum,
  415. msdu_end->cumulative_ip_length);
  416. }
  417. /*
  418. * Get tid from RX_MPDU_START
  419. */
  420. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  421. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  422. RX_MPDU_INFO_7_TID_OFFSET)), \
  423. RX_MPDU_INFO_7_TID_MASK, \
  424. RX_MPDU_INFO_7_TID_LSB))
  425. static uint32_t hal_rx_mpdu_start_tid_get_6750(uint8_t *buf)
  426. {
  427. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  428. struct rx_mpdu_start *mpdu_start =
  429. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  430. uint32_t tid;
  431. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  432. return tid;
  433. }
  434. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  435. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  436. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  437. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  438. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  439. /*
  440. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  441. * Interval from rx_msdu_start
  442. *
  443. * @buf: pointer to the start of RX PKT TLV header
  444. * Return: uint32_t(reception_type)
  445. */
  446. static
  447. uint32_t hal_rx_msdu_start_reception_type_get_6750(uint8_t *buf)
  448. {
  449. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  450. struct rx_msdu_start *msdu_start =
  451. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  452. uint32_t reception_type;
  453. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  454. return reception_type;
  455. }
  456. /**
  457. * hal_rx_msdu_end_da_idx_get_6750: API to get da_idx
  458. * from rx_msdu_end TLV
  459. *
  460. * @ buf: pointer to the start of RX PKT TLV headers
  461. * Return: da index
  462. */
  463. static uint16_t hal_rx_msdu_end_da_idx_get_6750(uint8_t *buf)
  464. {
  465. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  466. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  467. uint16_t da_idx;
  468. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  469. return da_idx;
  470. }
  471. /**
  472. * hal_rx_get_rx_fragment_number_6750(): Function to retrieve rx fragment number
  473. *
  474. * @nbuf: Network buffer
  475. * Returns: rx fragment number
  476. */
  477. static
  478. uint8_t hal_rx_get_rx_fragment_number_6750(uint8_t *buf)
  479. {
  480. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  481. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  482. /* Return first 4 bits as fragment number */
  483. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  484. DOT11_SEQ_FRAG_MASK);
  485. }
  486. /**
  487. * hal_rx_msdu_end_da_is_mcbc_get_6750(): API to check if pkt is MCBC
  488. * from rx_msdu_end TLV
  489. *
  490. * @ buf: pointer to the start of RX PKT TLV headers
  491. * Return: da_is_mcbc
  492. */
  493. static uint8_t
  494. hal_rx_msdu_end_da_is_mcbc_get_6750(uint8_t *buf)
  495. {
  496. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  497. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  498. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  499. }
  500. /**
  501. * hal_rx_msdu_end_sa_is_valid_get_6750(): API to get_6750 the
  502. * sa_is_valid bit from rx_msdu_end TLV
  503. *
  504. * @ buf: pointer to the start of RX PKT TLV headers
  505. * Return: sa_is_valid bit
  506. */
  507. static uint8_t
  508. hal_rx_msdu_end_sa_is_valid_get_6750(uint8_t *buf)
  509. {
  510. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  511. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  512. uint8_t sa_is_valid;
  513. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  514. return sa_is_valid;
  515. }
  516. /**
  517. * hal_rx_msdu_end_sa_idx_get_6750(): API to get_6750 the
  518. * sa_idx from rx_msdu_end TLV
  519. *
  520. * @ buf: pointer to the start of RX PKT TLV headers
  521. * Return: sa_idx (SA AST index)
  522. */
  523. static
  524. uint16_t hal_rx_msdu_end_sa_idx_get_6750(uint8_t *buf)
  525. {
  526. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  527. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  528. uint16_t sa_idx;
  529. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  530. return sa_idx;
  531. }
  532. /**
  533. * hal_rx_desc_is_first_msdu_6750() - Check if first msdu
  534. *
  535. * @hal_soc_hdl: hal_soc handle
  536. * @hw_desc_addr: hardware descriptor address
  537. *
  538. * Return: 0 - success/ non-zero failure
  539. */
  540. static uint32_t hal_rx_desc_is_first_msdu_6750(void *hw_desc_addr)
  541. {
  542. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  543. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  544. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  545. }
  546. /**
  547. * hal_rx_msdu_end_l3_hdr_padding_get_6750(): API to get_6750 the
  548. * l3_header padding from rx_msdu_end TLV
  549. *
  550. * @ buf: pointer to the start of RX PKT TLV headers
  551. * Return: number of l3 header padding bytes
  552. */
  553. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6750(uint8_t *buf)
  554. {
  555. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  556. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  557. uint32_t l3_header_padding;
  558. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  559. return l3_header_padding;
  560. }
  561. /*
  562. * @ hal_rx_encryption_info_valid_6750: Returns encryption type.
  563. *
  564. * @ buf: rx_tlv_hdr of the received packet
  565. * @ Return: encryption type
  566. */
  567. static uint32_t hal_rx_encryption_info_valid_6750(uint8_t *buf)
  568. {
  569. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  570. struct rx_mpdu_start *mpdu_start =
  571. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  572. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  573. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  574. return encryption_info;
  575. }
  576. /*
  577. * @ hal_rx_print_pn_6750: Prints the PN of rx packet.
  578. *
  579. * @ buf: rx_tlv_hdr of the received packet
  580. * @ Return: void
  581. */
  582. static void hal_rx_print_pn_6750(uint8_t *buf)
  583. {
  584. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  585. struct rx_mpdu_start *mpdu_start =
  586. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  587. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  588. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  589. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  590. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  591. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  592. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  593. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  594. }
  595. /**
  596. * hal_rx_msdu_end_first_msdu_get_6750: API to get first msdu status
  597. * from rx_msdu_end TLV
  598. *
  599. * @ buf: pointer to the start of RX PKT TLV headers
  600. * Return: first_msdu
  601. */
  602. static uint8_t hal_rx_msdu_end_first_msdu_get_6750(uint8_t *buf)
  603. {
  604. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  605. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  606. uint8_t first_msdu;
  607. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  608. return first_msdu;
  609. }
  610. /**
  611. * hal_rx_msdu_end_da_is_valid_get_6750: API to check if da is valid
  612. * from rx_msdu_end TLV
  613. *
  614. * @ buf: pointer to the start of RX PKT TLV headers
  615. * Return: da_is_valid
  616. */
  617. static uint8_t hal_rx_msdu_end_da_is_valid_get_6750(uint8_t *buf)
  618. {
  619. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  620. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  621. uint8_t da_is_valid;
  622. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  623. return da_is_valid;
  624. }
  625. /**
  626. * hal_rx_msdu_end_last_msdu_get_6750: API to get last msdu status
  627. * from rx_msdu_end TLV
  628. *
  629. * @ buf: pointer to the start of RX PKT TLV headers
  630. * Return: last_msdu
  631. */
  632. static uint8_t hal_rx_msdu_end_last_msdu_get_6750(uint8_t *buf)
  633. {
  634. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  635. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  636. uint8_t last_msdu;
  637. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  638. return last_msdu;
  639. }
  640. /*
  641. * hal_rx_get_mpdu_mac_ad4_valid_6750(): Retrieves if mpdu 4th addr is valid
  642. *
  643. * @nbuf: Network buffer
  644. * Returns: value of mpdu 4th address valid field
  645. */
  646. static bool hal_rx_get_mpdu_mac_ad4_valid_6750(uint8_t *buf)
  647. {
  648. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  649. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  650. bool ad4_valid = 0;
  651. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  652. return ad4_valid;
  653. }
  654. /**
  655. * hal_rx_mpdu_start_sw_peer_id_get_6750: Retrieve sw peer_id
  656. * @buf: network buffer
  657. *
  658. * Return: sw peer_id
  659. */
  660. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6750(uint8_t *buf)
  661. {
  662. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  663. struct rx_mpdu_start *mpdu_start =
  664. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  665. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  666. &mpdu_start->rx_mpdu_info_details);
  667. }
  668. /**
  669. * hal_rx_mpdu_get_to_ds_6750(): API to get the tods info
  670. * from rx_mpdu_start
  671. *
  672. * @buf: pointer to the start of RX PKT TLV header
  673. * Return: uint32_t(to_ds)
  674. */
  675. static uint32_t hal_rx_mpdu_get_to_ds_6750(uint8_t *buf)
  676. {
  677. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  678. struct rx_mpdu_start *mpdu_start =
  679. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  680. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  681. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  682. }
  683. /*
  684. * hal_rx_mpdu_get_fr_ds_6750(): API to get the from ds info
  685. * from rx_mpdu_start
  686. *
  687. * @buf: pointer to the start of RX PKT TLV header
  688. * Return: uint32_t(fr_ds)
  689. */
  690. static uint32_t hal_rx_mpdu_get_fr_ds_6750(uint8_t *buf)
  691. {
  692. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  693. struct rx_mpdu_start *mpdu_start =
  694. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  695. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  696. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  697. }
  698. /*
  699. * hal_rx_get_mpdu_frame_control_valid_6750(): Retrieves mpdu
  700. * frame control valid
  701. *
  702. * @nbuf: Network buffer
  703. * Returns: value of frame control valid field
  704. */
  705. static uint8_t hal_rx_get_mpdu_frame_control_valid_6750(uint8_t *buf)
  706. {
  707. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  708. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  709. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  710. }
  711. /*
  712. * hal_rx_mpdu_get_addr1_6750(): API to check get address1 of the mpdu
  713. *
  714. * @buf: pointer to the start of RX PKT TLV headera
  715. * @mac_addr: pointer to mac address
  716. * Return: success/failure
  717. */
  718. static QDF_STATUS hal_rx_mpdu_get_addr1_6750(uint8_t *buf, uint8_t *mac_addr)
  719. {
  720. struct __attribute__((__packed__)) hal_addr1 {
  721. uint32_t ad1_31_0;
  722. uint16_t ad1_47_32;
  723. };
  724. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  725. struct rx_mpdu_start *mpdu_start =
  726. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  727. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  728. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  729. uint32_t mac_addr_ad1_valid;
  730. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  731. if (mac_addr_ad1_valid) {
  732. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  733. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  734. return QDF_STATUS_SUCCESS;
  735. }
  736. return QDF_STATUS_E_FAILURE;
  737. }
  738. /*
  739. * hal_rx_mpdu_get_addr2_6750(): API to check get address2 of the mpdu
  740. * in the packet
  741. *
  742. * @buf: pointer to the start of RX PKT TLV header
  743. * @mac_addr: pointer to mac address
  744. * Return: success/failure
  745. */
  746. static QDF_STATUS hal_rx_mpdu_get_addr2_6750(uint8_t *buf,
  747. uint8_t *mac_addr)
  748. {
  749. struct __attribute__((__packed__)) hal_addr2 {
  750. uint16_t ad2_15_0;
  751. uint32_t ad2_47_16;
  752. };
  753. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  754. struct rx_mpdu_start *mpdu_start =
  755. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  756. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  757. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  758. uint32_t mac_addr_ad2_valid;
  759. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  760. if (mac_addr_ad2_valid) {
  761. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  762. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  763. return QDF_STATUS_SUCCESS;
  764. }
  765. return QDF_STATUS_E_FAILURE;
  766. }
  767. /*
  768. * hal_rx_mpdu_get_addr3_6750(): API to get address3 of the mpdu
  769. * in the packet
  770. *
  771. * @buf: pointer to the start of RX PKT TLV header
  772. * @mac_addr: pointer to mac address
  773. * Return: success/failure
  774. */
  775. static QDF_STATUS hal_rx_mpdu_get_addr3_6750(uint8_t *buf, uint8_t *mac_addr)
  776. {
  777. struct __attribute__((__packed__)) hal_addr3 {
  778. uint32_t ad3_31_0;
  779. uint16_t ad3_47_32;
  780. };
  781. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  782. struct rx_mpdu_start *mpdu_start =
  783. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  784. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  785. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  786. uint32_t mac_addr_ad3_valid;
  787. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  788. if (mac_addr_ad3_valid) {
  789. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  790. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  791. return QDF_STATUS_SUCCESS;
  792. }
  793. return QDF_STATUS_E_FAILURE;
  794. }
  795. /*
  796. * hal_rx_mpdu_get_addr4_6750(): API to get address4 of the mpdu
  797. * in the packet
  798. *
  799. * @buf: pointer to the start of RX PKT TLV header
  800. * @mac_addr: pointer to mac address
  801. * Return: success/failure
  802. */
  803. static QDF_STATUS hal_rx_mpdu_get_addr4_6750(uint8_t *buf, uint8_t *mac_addr)
  804. {
  805. struct __attribute__((__packed__)) hal_addr4 {
  806. uint32_t ad4_31_0;
  807. uint16_t ad4_47_32;
  808. };
  809. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  810. struct rx_mpdu_start *mpdu_start =
  811. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  812. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  813. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  814. uint32_t mac_addr_ad4_valid;
  815. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  816. if (mac_addr_ad4_valid) {
  817. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  818. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  819. return QDF_STATUS_SUCCESS;
  820. }
  821. return QDF_STATUS_E_FAILURE;
  822. }
  823. /*
  824. * hal_rx_get_mpdu_sequence_control_valid_6750(): Get mpdu
  825. * sequence control valid
  826. *
  827. * @nbuf: Network buffer
  828. * Returns: value of sequence control valid field
  829. */
  830. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6750(uint8_t *buf)
  831. {
  832. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  833. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  834. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  835. }
  836. /**
  837. * hal_rx_is_unicast_6750: check packet is unicast frame or not.
  838. *
  839. * @ buf: pointer to rx pkt TLV.
  840. *
  841. * Return: true on unicast.
  842. */
  843. static bool hal_rx_is_unicast_6750(uint8_t *buf)
  844. {
  845. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  846. struct rx_mpdu_start *mpdu_start =
  847. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  848. uint32_t grp_id;
  849. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  850. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  851. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  852. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  853. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  854. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  855. }
  856. /**
  857. * hal_rx_tid_get_6750: get tid based on qos control valid.
  858. * @hal_soc_hdl: hal_soc handle
  859. * @ buf: pointer to rx pkt TLV.
  860. *
  861. * Return: tid
  862. */
  863. static uint32_t hal_rx_tid_get_6750(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  864. {
  865. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  866. struct rx_mpdu_start *mpdu_start =
  867. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  868. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  869. uint8_t qos_control_valid =
  870. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  871. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  872. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  873. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  874. if (qos_control_valid)
  875. return hal_rx_mpdu_start_tid_get_6750(buf);
  876. return HAL_RX_NON_QOS_TID;
  877. }
  878. /**
  879. * hal_rx_hw_desc_get_ppduid_get_6750(): retrieve ppdu id
  880. * @rx_tlv_hdr: rx tlv header
  881. * @rxdma_dst_ring_desc: rxdma HW descriptor
  882. *
  883. * Return: ppdu id
  884. */
  885. static uint32_t hal_rx_hw_desc_get_ppduid_get_6750(void *rx_tlv_hdr,
  886. void *rxdma_dst_ring_desc)
  887. {
  888. struct rx_mpdu_info *rx_mpdu_info;
  889. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  890. rx_mpdu_info =
  891. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  892. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_9, PHY_PPDU_ID);
  893. }
  894. /**
  895. * hal_reo_status_get_header_6750 - Process reo desc info
  896. * @ring_desc: REO status ring descriptor
  897. * @b - tlv type info
  898. * @h1 - Pointer to hal_reo_status_header where info to be stored
  899. *
  900. * Return - none.
  901. *
  902. */
  903. static void hal_reo_status_get_header_6750(hal_ring_desc_t ring_desc, int b,
  904. void *h1)
  905. {
  906. uint32_t *d = (uint32_t *)ring_desc;
  907. uint32_t val1 = 0;
  908. struct hal_reo_status_header *h =
  909. (struct hal_reo_status_header *)h1;
  910. /* Offsets of descriptor fields defined in HW headers start
  911. * from the field after TLV header
  912. */
  913. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  914. switch (b) {
  915. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  916. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  917. STATUS_HEADER_REO_STATUS_NUMBER)];
  918. break;
  919. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  920. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  921. STATUS_HEADER_REO_STATUS_NUMBER)];
  922. break;
  923. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  924. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  925. STATUS_HEADER_REO_STATUS_NUMBER)];
  926. break;
  927. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  928. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  929. STATUS_HEADER_REO_STATUS_NUMBER)];
  930. break;
  931. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  932. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  933. STATUS_HEADER_REO_STATUS_NUMBER)];
  934. break;
  935. case HAL_REO_DESC_THRES_STATUS_TLV:
  936. val1 =
  937. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  938. STATUS_HEADER_REO_STATUS_NUMBER)];
  939. break;
  940. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  941. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  942. STATUS_HEADER_REO_STATUS_NUMBER)];
  943. break;
  944. default:
  945. qdf_nofl_err("ERROR: Unknown tlv\n");
  946. break;
  947. }
  948. h->cmd_num =
  949. HAL_GET_FIELD(
  950. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  951. val1);
  952. h->exec_time =
  953. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  954. CMD_EXECUTION_TIME, val1);
  955. h->status =
  956. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  957. REO_CMD_EXECUTION_STATUS, val1);
  958. switch (b) {
  959. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  960. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  961. STATUS_HEADER_TIMESTAMP)];
  962. break;
  963. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  964. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  965. STATUS_HEADER_TIMESTAMP)];
  966. break;
  967. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  968. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  969. STATUS_HEADER_TIMESTAMP)];
  970. break;
  971. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  972. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  973. STATUS_HEADER_TIMESTAMP)];
  974. break;
  975. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  976. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  977. STATUS_HEADER_TIMESTAMP)];
  978. break;
  979. case HAL_REO_DESC_THRES_STATUS_TLV:
  980. val1 =
  981. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  982. STATUS_HEADER_TIMESTAMP)];
  983. break;
  984. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  985. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  986. STATUS_HEADER_TIMESTAMP)];
  987. break;
  988. default:
  989. qdf_nofl_err("ERROR: Unknown tlv\n");
  990. break;
  991. }
  992. h->tstamp =
  993. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  994. }
  995. /**
  996. * hal_tx_desc_set_mesh_en_6750 - Set mesh_enable flag in Tx descriptor
  997. * @desc: Handle to Tx Descriptor
  998. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  999. * enabling the interpretation of the 'Mesh Control Present' bit
  1000. * (bit 8) of QoS Control (otherwise this bit is ignored),
  1001. * For native WiFi frames, this indicates that a 'Mesh Control' field
  1002. * is present between the header and the LLC.
  1003. *
  1004. * Return: void
  1005. */
  1006. static inline
  1007. void hal_tx_desc_set_mesh_en_6750(void *desc, uint8_t en)
  1008. {
  1009. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  1010. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  1011. }
  1012. static
  1013. void *hal_rx_msdu0_buffer_addr_lsb_6750(void *link_desc_va)
  1014. {
  1015. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1016. }
  1017. static
  1018. void *hal_rx_msdu_desc_info_ptr_get_6750(void *msdu0)
  1019. {
  1020. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1021. }
  1022. static
  1023. void *hal_ent_mpdu_desc_info_6750(void *ent_ring_desc)
  1024. {
  1025. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1026. }
  1027. static
  1028. void *hal_dst_mpdu_desc_info_6750(void *dst_ring_desc)
  1029. {
  1030. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1031. }
  1032. static
  1033. uint8_t hal_rx_get_fc_valid_6750(uint8_t *buf)
  1034. {
  1035. return HAL_RX_GET_FC_VALID(buf);
  1036. }
  1037. static uint8_t hal_rx_get_to_ds_flag_6750(uint8_t *buf)
  1038. {
  1039. return HAL_RX_GET_TO_DS_FLAG(buf);
  1040. }
  1041. static uint8_t hal_rx_get_mac_addr2_valid_6750(uint8_t *buf)
  1042. {
  1043. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1044. }
  1045. static uint8_t hal_rx_get_filter_category_6750(uint8_t *buf)
  1046. {
  1047. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1048. }
  1049. static uint32_t
  1050. hal_rx_get_ppdu_id_6750(uint8_t *buf)
  1051. {
  1052. return HAL_RX_GET_PPDU_ID(buf);
  1053. }
  1054. /**
  1055. * hal_reo_config_6750(): Set reo config parameters
  1056. * @soc: hal soc handle
  1057. * @reg_val: value to be set
  1058. * @reo_params: reo parameters
  1059. *
  1060. * Return: void
  1061. */
  1062. static
  1063. void hal_reo_config_6750(struct hal_soc *soc,
  1064. uint32_t reg_val,
  1065. struct hal_reo_params *reo_params)
  1066. {
  1067. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1068. }
  1069. /**
  1070. * hal_rx_msdu_desc_info_get_ptr_6750() - Get msdu desc info ptr
  1071. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1072. *
  1073. * Return - Pointer to rx_msdu_desc_info structure.
  1074. *
  1075. */
  1076. static void *hal_rx_msdu_desc_info_get_ptr_6750(void *msdu_details_ptr)
  1077. {
  1078. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1079. }
  1080. /**
  1081. * hal_rx_link_desc_msdu0_ptr_6750 - Get pointer to rx_msdu details
  1082. * @link_desc - Pointer to link desc
  1083. *
  1084. * Return - Pointer to rx_msdu_details structure
  1085. *
  1086. */
  1087. static void *hal_rx_link_desc_msdu0_ptr_6750(void *link_desc)
  1088. {
  1089. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1090. }
  1091. /**
  1092. * hal_rx_msdu_flow_idx_get_6750: API to get flow index
  1093. * from rx_msdu_end TLV
  1094. * @buf: pointer to the start of RX PKT TLV headers
  1095. *
  1096. * Return: flow index value from MSDU END TLV
  1097. */
  1098. static inline uint32_t hal_rx_msdu_flow_idx_get_6750(uint8_t *buf)
  1099. {
  1100. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1101. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1102. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1103. }
  1104. /**
  1105. * hal_rx_msdu_flow_idx_invalid_6750: API to get flow index invalid
  1106. * from rx_msdu_end TLV
  1107. * @buf: pointer to the start of RX PKT TLV headers
  1108. *
  1109. * Return: flow index invalid value from MSDU END TLV
  1110. */
  1111. static bool hal_rx_msdu_flow_idx_invalid_6750(uint8_t *buf)
  1112. {
  1113. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1114. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1115. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1116. }
  1117. /**
  1118. * hal_rx_msdu_flow_idx_timeout_6750: API to get flow index timeout
  1119. * from rx_msdu_end TLV
  1120. * @buf: pointer to the start of RX PKT TLV headers
  1121. *
  1122. * Return: flow index timeout value from MSDU END TLV
  1123. */
  1124. static bool hal_rx_msdu_flow_idx_timeout_6750(uint8_t *buf)
  1125. {
  1126. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1127. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1128. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1129. }
  1130. /**
  1131. * hal_rx_msdu_fse_metadata_get_6750: API to get FSE metadata
  1132. * from rx_msdu_end TLV
  1133. * @buf: pointer to the start of RX PKT TLV headers
  1134. *
  1135. * Return: fse metadata value from MSDU END TLV
  1136. */
  1137. static uint32_t hal_rx_msdu_fse_metadata_get_6750(uint8_t *buf)
  1138. {
  1139. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1140. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1141. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1142. }
  1143. /**
  1144. * hal_rx_msdu_cce_metadata_get_6750: API to get CCE metadata
  1145. * from rx_msdu_end TLV
  1146. * @buf: pointer to the start of RX PKT TLV headers
  1147. *
  1148. * Return: cce_metadata
  1149. */
  1150. static uint16_t
  1151. hal_rx_msdu_cce_metadata_get_6750(uint8_t *buf)
  1152. {
  1153. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1154. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1155. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1156. }
  1157. /**
  1158. * hal_rx_msdu_get_flow_params_6750: API to get flow index, flow index invalid
  1159. * and flow index timeout from rx_msdu_end TLV
  1160. * @buf: pointer to the start of RX PKT TLV headers
  1161. * @flow_invalid: pointer to return value of flow_idx_valid
  1162. * @flow_timeout: pointer to return value of flow_idx_timeout
  1163. * @flow_index: pointer to return value of flow_idx
  1164. *
  1165. * Return: none
  1166. */
  1167. static inline void
  1168. hal_rx_msdu_get_flow_params_6750(uint8_t *buf,
  1169. bool *flow_invalid,
  1170. bool *flow_timeout,
  1171. uint32_t *flow_index)
  1172. {
  1173. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1174. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1175. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1176. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1177. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1178. }
  1179. /**
  1180. * hal_rx_tlv_get_tcp_chksum_6750() - API to get tcp checksum
  1181. * @buf: rx_tlv_hdr
  1182. *
  1183. * Return: tcp checksum
  1184. */
  1185. static uint16_t
  1186. hal_rx_tlv_get_tcp_chksum_6750(uint8_t *buf)
  1187. {
  1188. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1189. }
  1190. /**
  1191. * hal_rx_get_rx_sequence_6750(): Function to retrieve rx sequence number
  1192. *
  1193. * @nbuf: Network buffer
  1194. * Returns: rx sequence number
  1195. */
  1196. static
  1197. uint16_t hal_rx_get_rx_sequence_6750(uint8_t *buf)
  1198. {
  1199. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1200. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1201. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1202. }
  1203. #define UMAC_WINDOW_REMAP_RANGE 0x14
  1204. #define CE_WINDOW_REMAP_RANGE 0x37
  1205. #define CMEM_WINDOW_REMAP_RANGE 0x2
  1206. /**
  1207. * hal_get_window_address_6750(): Function to get hp/tp address
  1208. * @hal_soc: Pointer to hal_soc
  1209. * @addr: address offset of register
  1210. *
  1211. * Return: modified address offset of register
  1212. */
  1213. static inline qdf_iomem_t hal_get_window_address_6750(struct hal_soc *hal_soc,
  1214. qdf_iomem_t addr)
  1215. {
  1216. uint32_t offset;
  1217. uint32_t window;
  1218. uint8_t scale;
  1219. offset = addr - hal_soc->dev_base_addr;
  1220. window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  1221. /* UMAC: 2nd window, CE: 3rd window, CMEM: 4th window */
  1222. switch (window) {
  1223. case UMAC_WINDOW_REMAP_RANGE:
  1224. scale = 1;
  1225. break;
  1226. case CE_WINDOW_REMAP_RANGE:
  1227. scale = 2;
  1228. break;
  1229. case CMEM_WINDOW_REMAP_RANGE:
  1230. scale = 3;
  1231. break;
  1232. default:
  1233. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1234. "%s: ERROR: Accessing Wrong register\n", __func__);
  1235. qdf_assert_always(0);
  1236. return 0;
  1237. }
  1238. return hal_soc->dev_base_addr + (scale * WINDOW_START) +
  1239. (offset & WINDOW_RANGE_MASK);
  1240. }
  1241. /**
  1242. * hal_rx_get_fisa_cumulative_l4_checksum_6750() - Retrieve cumulative
  1243. * checksum
  1244. * @buf: buffer pointer
  1245. *
  1246. * Return: cumulative checksum
  1247. */
  1248. static inline
  1249. uint16_t hal_rx_get_fisa_cumulative_l4_checksum_6750(uint8_t *buf)
  1250. {
  1251. return HAL_RX_TLV_GET_FISA_CUMULATIVE_L4_CHECKSUM(buf);
  1252. }
  1253. /**
  1254. * hal_rx_get_fisa_cumulative_ip_length_6750() - Retrieve cumulative
  1255. * ip length
  1256. * @buf: buffer pointer
  1257. *
  1258. * Return: cumulative length
  1259. */
  1260. static inline
  1261. uint16_t hal_rx_get_fisa_cumulative_ip_length_6750(uint8_t *buf)
  1262. {
  1263. return HAL_RX_TLV_GET_FISA_CUMULATIVE_IP_LENGTH(buf);
  1264. }
  1265. /**
  1266. * hal_rx_get_udp_proto_6750() - Retrieve udp proto value
  1267. * @buf: buffer
  1268. *
  1269. * Return: udp proto bit
  1270. */
  1271. static inline
  1272. bool hal_rx_get_udp_proto_6750(uint8_t *buf)
  1273. {
  1274. return HAL_RX_TLV_GET_UDP_PROTO(buf);
  1275. }
  1276. /**
  1277. * hal_rx_get_flow_agg_continuation_6750() - retrieve flow agg
  1278. * continuation
  1279. * @buf: buffer
  1280. *
  1281. * Return: flow agg
  1282. */
  1283. static inline
  1284. bool hal_rx_get_flow_agg_continuation_6750(uint8_t *buf)
  1285. {
  1286. return HAL_RX_TLV_GET_FLOW_AGGR_CONT(buf);
  1287. }
  1288. /**
  1289. * hal_rx_get_flow_agg_count_6750()- Retrieve flow agg count
  1290. * @buf: buffer
  1291. *
  1292. * Return: flow agg count
  1293. */
  1294. static inline
  1295. uint8_t hal_rx_get_flow_agg_count_6750(uint8_t *buf)
  1296. {
  1297. return HAL_RX_TLV_GET_FLOW_AGGR_COUNT(buf);
  1298. }
  1299. /**
  1300. * hal_rx_get_fisa_timeout_6750() - Retrieve fisa timeout
  1301. * @buf: buffer
  1302. *
  1303. * Return: fisa timeout
  1304. */
  1305. static inline
  1306. bool hal_rx_get_fisa_timeout_6750(uint8_t *buf)
  1307. {
  1308. return HAL_RX_TLV_GET_FISA_TIMEOUT(buf);
  1309. }
  1310. /**
  1311. * hal_rx_mpdu_start_tlv_tag_valid_6750 () - API to check if RX_MPDU_START
  1312. * tlv tag is valid
  1313. *
  1314. *@rx_tlv_hdr: start address of rx_pkt_tlvs
  1315. *
  1316. * Return: true if RX_MPDU_START is valied, else false.
  1317. */
  1318. static uint8_t hal_rx_mpdu_start_tlv_tag_valid_6750(void *rx_tlv_hdr)
  1319. {
  1320. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  1321. uint32_t tlv_tag;
  1322. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  1323. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  1324. }
  1325. /**
  1326. * hal_reo_set_err_dst_remap_6750(): Function to set REO error destination
  1327. * ring remap register
  1328. * @hal_soc: Pointer to hal_soc
  1329. *
  1330. * Return: none.
  1331. */
  1332. static void
  1333. hal_reo_set_err_dst_remap_6750(void *hal_soc)
  1334. {
  1335. /*
  1336. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  1337. * frame routed to REO2TCL ring.
  1338. */
  1339. uint32_t dst_remap_ix0 =
  1340. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 0) |
  1341. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 1) |
  1342. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 2) |
  1343. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 3) |
  1344. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 4) |
  1345. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  1346. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
  1347. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
  1348. uint32_t dst_remap_ix1 =
  1349. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 14) |
  1350. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 13) |
  1351. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 12) |
  1352. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 11) |
  1353. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 10) |
  1354. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 9) |
  1355. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 8);
  1356. HAL_REG_WRITE(hal_soc,
  1357. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1358. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1359. dst_remap_ix0);
  1360. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  1361. HAL_REG_READ(
  1362. hal_soc,
  1363. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1364. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1365. HAL_REG_WRITE(hal_soc,
  1366. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1367. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1368. dst_remap_ix1);
  1369. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1 0x%x",
  1370. HAL_REG_READ(
  1371. hal_soc,
  1372. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1373. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1374. }
  1375. /*
  1376. * hal_rx_flow_setup_fse_6750() - Setup a flow search entry in HW FST
  1377. * @fst: Pointer to the Rx Flow Search Table
  1378. * @table_offset: offset into the table where the flow is to be setup
  1379. * @flow: Flow Parameters
  1380. *
  1381. * Flow table entry fields are updated in host byte order, little endian order.
  1382. *
  1383. * Return: Success/Failure
  1384. */
  1385. static void *
  1386. hal_rx_flow_setup_fse_6750(uint8_t *rx_fst, uint32_t table_offset,
  1387. uint8_t *rx_flow)
  1388. {
  1389. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1390. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1391. uint8_t *fse;
  1392. bool fse_valid;
  1393. if (table_offset >= fst->max_entries) {
  1394. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1395. "HAL FSE table offset %u exceeds max entries %u",
  1396. table_offset, fst->max_entries);
  1397. return NULL;
  1398. }
  1399. fse = (uint8_t *)fst->base_vaddr +
  1400. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1401. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1402. if (fse_valid) {
  1403. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1404. "HAL FSE %pK already valid", fse);
  1405. return NULL;
  1406. }
  1407. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1408. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1409. (flow->tuple_info.src_ip_127_96));
  1410. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1411. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1412. (flow->tuple_info.src_ip_95_64));
  1413. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1414. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1415. (flow->tuple_info.src_ip_63_32));
  1416. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1417. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1418. (flow->tuple_info.src_ip_31_0));
  1419. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1420. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1421. (flow->tuple_info.dest_ip_127_96));
  1422. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1423. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1424. (flow->tuple_info.dest_ip_95_64));
  1425. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1426. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1427. (flow->tuple_info.dest_ip_63_32));
  1428. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1429. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1430. (flow->tuple_info.dest_ip_31_0));
  1431. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1432. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1433. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1434. (flow->tuple_info.dest_port));
  1435. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1436. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1437. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1438. (flow->tuple_info.src_port));
  1439. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1440. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1441. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1442. flow->tuple_info.l4_protocol);
  1443. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1444. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1445. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1446. flow->reo_destination_handler);
  1447. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1448. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1449. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1450. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1451. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1452. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1453. (flow->fse_metadata));
  1454. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1455. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1456. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1457. REO_DESTINATION_INDICATION,
  1458. flow->reo_destination_indication);
  1459. /* Reset all the other fields in FSE */
  1460. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1461. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1462. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1463. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1464. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1465. return fse;
  1466. }
  1467. /*
  1468. * hal_rx_flow_setup_cmem_fse_6750() - Setup a flow search entry in HW CMEM FST
  1469. * @hal_soc: hal_soc reference
  1470. * @cmem_ba: CMEM base address
  1471. * @table_offset: offset into the table where the flow is to be setup
  1472. * @flow: Flow Parameters
  1473. *
  1474. * Return: Success/Failure
  1475. */
  1476. static uint32_t
  1477. hal_rx_flow_setup_cmem_fse_6750(struct hal_soc *hal_soc, uint32_t cmem_ba,
  1478. uint32_t table_offset, uint8_t *rx_flow)
  1479. {
  1480. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1481. uint32_t fse_offset;
  1482. uint32_t value;
  1483. fse_offset = cmem_ba + (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1484. /* Reset the Valid bit */
  1485. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_9,
  1486. VALID), 0);
  1487. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1488. (flow->tuple_info.src_ip_127_96));
  1489. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_0,
  1490. SRC_IP_127_96), value);
  1491. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1492. (flow->tuple_info.src_ip_95_64));
  1493. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_1,
  1494. SRC_IP_95_64), value);
  1495. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1496. (flow->tuple_info.src_ip_63_32));
  1497. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_2,
  1498. SRC_IP_63_32), value);
  1499. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1500. (flow->tuple_info.src_ip_31_0));
  1501. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_3,
  1502. SRC_IP_31_0), value);
  1503. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1504. (flow->tuple_info.dest_ip_127_96));
  1505. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_4,
  1506. DEST_IP_127_96), value);
  1507. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1508. (flow->tuple_info.dest_ip_95_64));
  1509. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_5,
  1510. DEST_IP_95_64), value);
  1511. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1512. (flow->tuple_info.dest_ip_63_32));
  1513. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_6,
  1514. DEST_IP_63_32), value);
  1515. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1516. (flow->tuple_info.dest_ip_31_0));
  1517. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_7,
  1518. DEST_IP_31_0), value);
  1519. value = 0 | HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1520. (flow->tuple_info.dest_port));
  1521. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1522. (flow->tuple_info.src_port));
  1523. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_8,
  1524. SRC_PORT), value);
  1525. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1526. (flow->fse_metadata));
  1527. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_10,
  1528. METADATA), value);
  1529. /* Reset all the other fields in FSE */
  1530. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_11,
  1531. MSDU_COUNT), 0);
  1532. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_12,
  1533. MSDU_BYTE_COUNT), 0);
  1534. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_13,
  1535. TIMESTAMP), 0);
  1536. value = 0 | HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1537. flow->tuple_info.l4_protocol);
  1538. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1539. flow->reo_destination_handler);
  1540. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1541. REO_DESTINATION_INDICATION,
  1542. flow->reo_destination_indication);
  1543. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1544. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_9,
  1545. L4_PROTOCOL), value);
  1546. return fse_offset;
  1547. }
  1548. /**
  1549. * hal_rx_flow_get_cmem_fse_ts_6750() - Get timestamp field from CMEM FSE
  1550. * @hal_soc: hal_soc reference
  1551. * @fse_offset: CMEM FSE offset
  1552. *
  1553. * Return: Timestamp
  1554. */
  1555. static uint32_t hal_rx_flow_get_cmem_fse_ts_6750(struct hal_soc *hal_soc,
  1556. uint32_t fse_offset)
  1557. {
  1558. return HAL_CMEM_READ(hal_soc, fse_offset +
  1559. HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP));
  1560. }
  1561. /**
  1562. * hal_rx_flow_get_cmem_fse_6750() - Get FSE from CMEM
  1563. * @hal_soc: hal_soc reference
  1564. * @fse_offset: CMEM FSE offset
  1565. * @fse: referece where FSE will be copied
  1566. * @len: length of FSE
  1567. *
  1568. * Return: If read is succesfull or not
  1569. */
  1570. static void
  1571. hal_rx_flow_get_cmem_fse_6750(struct hal_soc *hal_soc, uint32_t fse_offset,
  1572. uint32_t *fse, qdf_size_t len)
  1573. {
  1574. int i;
  1575. if (len != HAL_RX_FST_ENTRY_SIZE)
  1576. return;
  1577. for (i = 0; i < NUM_OF_DWORDS_RX_FLOW_SEARCH_ENTRY; i++)
  1578. fse[i] = HAL_CMEM_READ(hal_soc, fse_offset + i * 4);
  1579. }
  1580. /**
  1581. * hal_rx_msdu_get_reo_destination_indication_6750: API to get
  1582. * reo_destination_indication from rx_msdu_end TLV
  1583. * @buf: pointer to the start of RX PKT TLV headers
  1584. * @reo_destination_indication: pointer to return value of reo_destination_indication
  1585. *
  1586. * Return: none
  1587. */
  1588. static void
  1589. hal_rx_msdu_get_reo_destination_indication_6750(uint8_t *buf,
  1590. uint32_t *reo_destination_indication)
  1591. {
  1592. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1593. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1594. *reo_destination_indication = HAL_RX_MSDU_END_REO_DEST_IND_GET(msdu_end);
  1595. }
  1596. static
  1597. void hal_compute_reo_remap_ix2_ix3_6750(uint32_t *ring, uint32_t num_rings,
  1598. uint32_t *remap1, uint32_t *remap2)
  1599. {
  1600. switch (num_rings) {
  1601. case 3:
  1602. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1603. HAL_REO_REMAP_IX2(ring[1], 17) |
  1604. HAL_REO_REMAP_IX2(ring[2], 18) |
  1605. HAL_REO_REMAP_IX2(ring[0], 19) |
  1606. HAL_REO_REMAP_IX2(ring[1], 20) |
  1607. HAL_REO_REMAP_IX2(ring[2], 21) |
  1608. HAL_REO_REMAP_IX2(ring[0], 22) |
  1609. HAL_REO_REMAP_IX2(ring[1], 23);
  1610. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1611. HAL_REO_REMAP_IX3(ring[0], 25) |
  1612. HAL_REO_REMAP_IX3(ring[1], 26) |
  1613. HAL_REO_REMAP_IX3(ring[2], 27) |
  1614. HAL_REO_REMAP_IX3(ring[0], 28) |
  1615. HAL_REO_REMAP_IX3(ring[1], 29) |
  1616. HAL_REO_REMAP_IX3(ring[2], 30) |
  1617. HAL_REO_REMAP_IX3(ring[0], 31);
  1618. break;
  1619. case 4:
  1620. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1621. HAL_REO_REMAP_IX2(ring[1], 17) |
  1622. HAL_REO_REMAP_IX2(ring[2], 18) |
  1623. HAL_REO_REMAP_IX2(ring[3], 19) |
  1624. HAL_REO_REMAP_IX2(ring[0], 20) |
  1625. HAL_REO_REMAP_IX2(ring[1], 21) |
  1626. HAL_REO_REMAP_IX2(ring[2], 22) |
  1627. HAL_REO_REMAP_IX2(ring[3], 23);
  1628. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1629. HAL_REO_REMAP_IX3(ring[1], 25) |
  1630. HAL_REO_REMAP_IX3(ring[2], 26) |
  1631. HAL_REO_REMAP_IX3(ring[3], 27) |
  1632. HAL_REO_REMAP_IX3(ring[0], 28) |
  1633. HAL_REO_REMAP_IX3(ring[1], 29) |
  1634. HAL_REO_REMAP_IX3(ring[2], 30) |
  1635. HAL_REO_REMAP_IX3(ring[3], 31);
  1636. break;
  1637. }
  1638. }
  1639. static
  1640. void hal_compute_reo_remap_ix0_6750(uint32_t *remap0)
  1641. {
  1642. *remap0 = HAL_REO_REMAP_IX0(REO_REMAP_SW1, 0) |
  1643. HAL_REO_REMAP_IX0(REO_REMAP_SW1, 1) |
  1644. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 2) |
  1645. HAL_REO_REMAP_IX0(REO_REMAP_SW3, 3) |
  1646. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 4) |
  1647. HAL_REO_REMAP_IX0(REO_REMAP_RELEASE, 5) |
  1648. HAL_REO_REMAP_IX0(REO_REMAP_FW, 6) |
  1649. HAL_REO_REMAP_IX0(REO_REMAP_FW, 7);
  1650. }
  1651. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  1652. /**
  1653. * hal_get_first_wow_wakeup_packet_6750(): Function to retrieve
  1654. * rx_msdu_end_1_reserved_1a
  1655. *
  1656. * reserved_1a is used by target to tag the first packet that wakes up host from
  1657. * WoW
  1658. *
  1659. * @buf: Network buffer
  1660. *
  1661. * Dummy function for QCA6750
  1662. *
  1663. * Returns: 1 to indicate it is first packet received that wakes up host from
  1664. * WoW. Otherwise 0
  1665. */
  1666. static inline uint8_t hal_get_first_wow_wakeup_packet_6750(uint8_t *buf)
  1667. {
  1668. return 0;
  1669. }
  1670. #endif
  1671. static void hal_hw_txrx_ops_attach_qca6750(struct hal_soc *hal_soc)
  1672. {
  1673. /* init and setup */
  1674. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1675. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1676. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1677. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  1678. hal_soc->ops->hal_get_window_address = hal_get_window_address_6750;
  1679. hal_soc->ops->hal_reo_set_err_dst_remap = hal_reo_set_err_dst_remap_6750;
  1680. /* tx */
  1681. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  1682. hal_tx_desc_set_dscp_tid_table_id_6750;
  1683. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_6750;
  1684. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_6750;
  1685. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_6750;
  1686. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1687. hal_tx_desc_set_buf_addr_generic_li;
  1688. hal_soc->ops->hal_tx_desc_set_search_type =
  1689. hal_tx_desc_set_search_type_generic_li;
  1690. hal_soc->ops->hal_tx_desc_set_search_index =
  1691. hal_tx_desc_set_search_index_generic_li;
  1692. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1693. hal_tx_desc_set_cache_set_num_generic_li;
  1694. hal_soc->ops->hal_tx_comp_get_status =
  1695. hal_tx_comp_get_status_generic_li;
  1696. hal_soc->ops->hal_tx_comp_get_release_reason =
  1697. hal_tx_comp_get_release_reason_generic_li;
  1698. hal_soc->ops->hal_get_wbm_internal_error =
  1699. hal_get_wbm_internal_error_generic_li;
  1700. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_6750;
  1701. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1702. hal_tx_init_cmd_credit_ring_6750;
  1703. /* rx */
  1704. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1705. hal_rx_msdu_start_nss_get_6750;
  1706. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1707. hal_rx_mon_hw_desc_get_mpdu_status_6750;
  1708. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_6750;
  1709. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1710. hal_rx_proc_phyrx_other_receive_info_tlv_6750;
  1711. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1712. hal_rx_dump_msdu_start_tlv_6750;
  1713. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_6750;
  1714. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_6750;
  1715. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1716. hal_rx_mpdu_start_tid_get_6750;
  1717. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1718. hal_rx_msdu_start_reception_type_get_6750;
  1719. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1720. hal_rx_msdu_end_da_idx_get_6750;
  1721. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1722. hal_rx_msdu_desc_info_get_ptr_6750;
  1723. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1724. hal_rx_link_desc_msdu0_ptr_6750;
  1725. hal_soc->ops->hal_reo_status_get_header =
  1726. hal_reo_status_get_header_6750;
  1727. hal_soc->ops->hal_rx_status_get_tlv_info =
  1728. hal_rx_status_get_tlv_info_generic_li;
  1729. hal_soc->ops->hal_rx_wbm_err_info_get =
  1730. hal_rx_wbm_err_info_get_generic_li;
  1731. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1732. hal_rx_dump_mpdu_start_tlv_generic_li;
  1733. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1734. hal_tx_set_pcp_tid_map_generic_li;
  1735. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1736. hal_tx_update_pcp_tid_generic_li;
  1737. hal_soc->ops->hal_tx_set_tidmap_prty =
  1738. hal_tx_update_tidmap_prty_generic_li;
  1739. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1740. hal_rx_get_rx_fragment_number_6750;
  1741. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1742. hal_rx_msdu_end_da_is_mcbc_get_6750;
  1743. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1744. hal_rx_msdu_end_sa_is_valid_get_6750;
  1745. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1746. hal_rx_msdu_end_sa_idx_get_6750;
  1747. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1748. hal_rx_desc_is_first_msdu_6750;
  1749. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1750. hal_rx_msdu_end_l3_hdr_padding_get_6750;
  1751. hal_soc->ops->hal_rx_encryption_info_valid =
  1752. hal_rx_encryption_info_valid_6750;
  1753. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_6750;
  1754. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1755. hal_rx_msdu_end_first_msdu_get_6750;
  1756. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1757. hal_rx_msdu_end_da_is_valid_get_6750;
  1758. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1759. hal_rx_msdu_end_last_msdu_get_6750;
  1760. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1761. hal_rx_get_mpdu_mac_ad4_valid_6750;
  1762. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1763. hal_rx_mpdu_start_sw_peer_id_get_6750;
  1764. hal_soc->ops->hal_rx_mpdu_peer_meta_data_get =
  1765. hal_rx_mpdu_peer_meta_data_get_li;
  1766. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_6750;
  1767. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_6750;
  1768. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1769. hal_rx_get_mpdu_frame_control_valid_6750;
  1770. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_6750;
  1771. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_6750;
  1772. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_6750;
  1773. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_6750;
  1774. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1775. hal_rx_get_mpdu_sequence_control_valid_6750;
  1776. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_6750;
  1777. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_6750;
  1778. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1779. hal_rx_hw_desc_get_ppduid_get_6750;
  1780. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1781. hal_rx_msdu0_buffer_addr_lsb_6750;
  1782. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1783. hal_rx_msdu_desc_info_ptr_get_6750;
  1784. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_6750;
  1785. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_6750;
  1786. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_6750;
  1787. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_6750;
  1788. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1789. hal_rx_get_mac_addr2_valid_6750;
  1790. hal_soc->ops->hal_rx_get_filter_category =
  1791. hal_rx_get_filter_category_6750;
  1792. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_6750;
  1793. hal_soc->ops->hal_reo_config = hal_reo_config_6750;
  1794. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_6750;
  1795. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1796. hal_rx_msdu_flow_idx_invalid_6750;
  1797. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1798. hal_rx_msdu_flow_idx_timeout_6750;
  1799. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1800. hal_rx_msdu_fse_metadata_get_6750;
  1801. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1802. hal_rx_msdu_cce_match_get_li;
  1803. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1804. hal_rx_msdu_cce_metadata_get_6750;
  1805. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1806. hal_rx_msdu_get_flow_params_6750;
  1807. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1808. hal_rx_tlv_get_tcp_chksum_6750;
  1809. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_6750;
  1810. #if defined(QCA_WIFI_QCA6750) && defined(WLAN_CFR_ENABLE) && \
  1811. defined(WLAN_ENH_CFR_ENABLE)
  1812. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_6750;
  1813. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_6750;
  1814. #endif
  1815. /* rx - msdu end fast path info fields */
  1816. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1817. hal_rx_msdu_packet_metadata_get_generic_li;
  1818. hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum =
  1819. hal_rx_get_fisa_cumulative_l4_checksum_6750;
  1820. hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length =
  1821. hal_rx_get_fisa_cumulative_ip_length_6750;
  1822. hal_soc->ops->hal_rx_get_udp_proto = hal_rx_get_udp_proto_6750;
  1823. hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation =
  1824. hal_rx_get_flow_agg_continuation_6750;
  1825. hal_soc->ops->hal_rx_get_fisa_flow_agg_count =
  1826. hal_rx_get_flow_agg_count_6750;
  1827. hal_soc->ops->hal_rx_get_fisa_timeout = hal_rx_get_fisa_timeout_6750;
  1828. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1829. hal_rx_mpdu_start_tlv_tag_valid_6750;
  1830. /* rx - TLV struct offsets */
  1831. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1832. hal_rx_msdu_end_offset_get_generic;
  1833. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1834. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1835. hal_rx_msdu_start_offset_get_generic;
  1836. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1837. hal_rx_mpdu_start_offset_get_generic;
  1838. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1839. hal_rx_mpdu_end_offset_get_generic;
  1840. #ifndef NO_RX_PKT_HDR_TLV
  1841. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1842. hal_rx_pkt_tlv_offset_get_generic;
  1843. #endif
  1844. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_6750;
  1845. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1846. hal_rx_flow_get_tuple_info_li;
  1847. hal_soc->ops->hal_rx_flow_delete_entry =
  1848. hal_rx_flow_delete_entry_li;
  1849. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_li;
  1850. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1851. hal_compute_reo_remap_ix2_ix3_6750;
  1852. /* CMEM FSE */
  1853. hal_soc->ops->hal_rx_flow_setup_cmem_fse =
  1854. hal_rx_flow_setup_cmem_fse_6750;
  1855. hal_soc->ops->hal_rx_flow_get_cmem_fse_ts =
  1856. hal_rx_flow_get_cmem_fse_ts_6750;
  1857. hal_soc->ops->hal_rx_flow_get_cmem_fse = hal_rx_flow_get_cmem_fse_6750;
  1858. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1859. hal_rx_msdu_get_reo_destination_indication_6750;
  1860. hal_soc->ops->hal_setup_link_idle_list =
  1861. hal_setup_link_idle_list_generic_li;
  1862. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  1863. hal_soc->ops->hal_get_first_wow_wakeup_packet =
  1864. hal_get_first_wow_wakeup_packet_6750;
  1865. #endif
  1866. hal_soc->ops->hal_compute_reo_remap_ix0 =
  1867. hal_compute_reo_remap_ix0_6750;
  1868. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1869. hal_rx_msdu_start_get_len_6750;
  1870. };
  1871. struct hal_hw_srng_config hw_srng_table_6750[] = {
  1872. /* TODO: max_rings can populated by querying HW capabilities */
  1873. { /* REO_DST */
  1874. .start_ring_id = HAL_SRNG_REO2SW1,
  1875. .max_rings = 4,
  1876. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1877. .lmac_ring = FALSE,
  1878. .ring_dir = HAL_SRNG_DST_RING,
  1879. .reg_start = {
  1880. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1881. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1882. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1883. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1884. },
  1885. .reg_size = {
  1886. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1887. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1888. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1889. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1890. },
  1891. .max_size =
  1892. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1893. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1894. },
  1895. { /* REO_EXCEPTION */
  1896. /* Designating REO2TCL ring as exception ring. This ring is
  1897. * similar to other REO2SW rings though it is named as REO2TCL.
  1898. * Any of theREO2SW rings can be used as exception ring.
  1899. */
  1900. .start_ring_id = HAL_SRNG_REO2TCL,
  1901. .max_rings = 1,
  1902. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1903. .lmac_ring = FALSE,
  1904. .ring_dir = HAL_SRNG_DST_RING,
  1905. .reg_start = {
  1906. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1907. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1908. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1909. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1910. },
  1911. /* Single ring - provide ring size if multiple rings of this
  1912. * type are supported
  1913. */
  1914. .reg_size = {},
  1915. .max_size =
  1916. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1917. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1918. },
  1919. { /* REO_REINJECT */
  1920. .start_ring_id = HAL_SRNG_SW2REO,
  1921. .max_rings = 1,
  1922. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1923. .lmac_ring = FALSE,
  1924. .ring_dir = HAL_SRNG_SRC_RING,
  1925. .reg_start = {
  1926. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1927. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1928. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1929. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1930. },
  1931. /* Single ring - provide ring size if multiple rings of this
  1932. * type are supported
  1933. */
  1934. .reg_size = {},
  1935. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1936. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1937. },
  1938. { /* REO_CMD */
  1939. .start_ring_id = HAL_SRNG_REO_CMD,
  1940. .max_rings = 1,
  1941. .entry_size = (sizeof(struct tlv_32_hdr) +
  1942. sizeof(struct reo_get_queue_stats)) >> 2,
  1943. .lmac_ring = FALSE,
  1944. .ring_dir = HAL_SRNG_SRC_RING,
  1945. .reg_start = {
  1946. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1947. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1948. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1949. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1950. },
  1951. /* Single ring - provide ring size if multiple rings of this
  1952. * type are supported
  1953. */
  1954. .reg_size = {},
  1955. .max_size =
  1956. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1957. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1958. },
  1959. { /* REO_STATUS */
  1960. .start_ring_id = HAL_SRNG_REO_STATUS,
  1961. .max_rings = 1,
  1962. .entry_size = (sizeof(struct tlv_32_hdr) +
  1963. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1964. .lmac_ring = FALSE,
  1965. .ring_dir = HAL_SRNG_DST_RING,
  1966. .reg_start = {
  1967. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1968. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1969. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1970. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1971. },
  1972. /* Single ring - provide ring size if multiple rings of this
  1973. * type are supported
  1974. */
  1975. .reg_size = {},
  1976. .max_size =
  1977. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1978. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1979. },
  1980. { /* TCL_DATA */
  1981. .start_ring_id = HAL_SRNG_SW2TCL1,
  1982. .max_rings = 3,
  1983. .entry_size = (sizeof(struct tlv_32_hdr) +
  1984. sizeof(struct tcl_data_cmd)) >> 2,
  1985. .lmac_ring = FALSE,
  1986. .ring_dir = HAL_SRNG_SRC_RING,
  1987. .reg_start = {
  1988. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1989. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1990. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1991. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1992. },
  1993. .reg_size = {
  1994. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1995. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1996. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1997. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1998. },
  1999. .max_size =
  2000. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  2001. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  2002. },
  2003. { /* TCL_CMD */
  2004. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  2005. .max_rings = 1,
  2006. .entry_size = (sizeof(struct tlv_32_hdr) +
  2007. sizeof(struct tcl_gse_cmd)) >> 2,
  2008. .lmac_ring = FALSE,
  2009. .ring_dir = HAL_SRNG_SRC_RING,
  2010. .reg_start = {
  2011. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  2012. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  2013. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  2014. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  2015. },
  2016. /* Single ring - provide ring size if multiple rings of this
  2017. * type are supported
  2018. */
  2019. .reg_size = {},
  2020. .max_size =
  2021. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  2022. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  2023. },
  2024. { /* TCL_STATUS */
  2025. .start_ring_id = HAL_SRNG_TCL_STATUS,
  2026. .max_rings = 1,
  2027. .entry_size = (sizeof(struct tlv_32_hdr) +
  2028. sizeof(struct tcl_status_ring)) >> 2,
  2029. .lmac_ring = FALSE,
  2030. .ring_dir = HAL_SRNG_DST_RING,
  2031. .reg_start = {
  2032. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  2033. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  2034. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  2035. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  2036. },
  2037. /* Single ring - provide ring size if multiple rings of this
  2038. * type are supported
  2039. */
  2040. .reg_size = {},
  2041. .max_size =
  2042. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  2043. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  2044. },
  2045. { /* CE_SRC */
  2046. .start_ring_id = HAL_SRNG_CE_0_SRC,
  2047. .max_rings = 12,
  2048. .entry_size = sizeof(struct ce_src_desc) >> 2,
  2049. .lmac_ring = FALSE,
  2050. .ring_dir = HAL_SRNG_SRC_RING,
  2051. .reg_start = {
  2052. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  2053. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR,
  2054. },
  2055. .reg_size = {
  2056. HWIO_HOST_SOC_CE_1_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR -
  2057. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  2058. HWIO_HOST_SOC_CE_1_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR -
  2059. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  2060. },
  2061. .max_size =
  2062. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  2063. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT
  2064. },
  2065. { /* CE_DST */
  2066. .start_ring_id = HAL_SRNG_CE_0_DST,
  2067. .max_rings = 12,
  2068. .entry_size = 8 >> 2,
  2069. /*TODO: entry_size above should actually be
  2070. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  2071. * of struct ce_dst_desc in HW header files
  2072. */
  2073. .lmac_ring = FALSE,
  2074. .ring_dir = HAL_SRNG_SRC_RING,
  2075. .reg_start = {
  2076. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  2077. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR,
  2078. },
  2079. .reg_size = {
  2080. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  2081. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  2082. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  2083. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR
  2084. },
  2085. .max_size =
  2086. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  2087. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT
  2088. },
  2089. { /* CE_DST_STATUS */
  2090. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  2091. .max_rings = 12,
  2092. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  2093. .lmac_ring = FALSE,
  2094. .ring_dir = HAL_SRNG_DST_RING,
  2095. .reg_start = {
  2096. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR,
  2097. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR,
  2098. },
  2099. /* TODO: check destination status ring registers */
  2100. .reg_size = {
  2101. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  2102. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  2103. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  2104. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR
  2105. },
  2106. .max_size =
  2107. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  2108. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  2109. },
  2110. { /* WBM_IDLE_LINK */
  2111. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  2112. .max_rings = 1,
  2113. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  2114. .lmac_ring = FALSE,
  2115. .ring_dir = HAL_SRNG_SRC_RING,
  2116. .reg_start = {
  2117. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2118. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2119. },
  2120. /* Single ring - provide ring size if multiple rings of this
  2121. * type are supported
  2122. */
  2123. .reg_size = {},
  2124. .max_size =
  2125. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  2126. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  2127. },
  2128. { /* SW2WBM_RELEASE */
  2129. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  2130. .max_rings = 1,
  2131. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2132. .lmac_ring = FALSE,
  2133. .ring_dir = HAL_SRNG_SRC_RING,
  2134. .reg_start = {
  2135. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2136. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2137. },
  2138. /* Single ring - provide ring size if multiple rings of this
  2139. * type are supported
  2140. */
  2141. .reg_size = {},
  2142. .max_size =
  2143. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2144. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2145. },
  2146. { /* WBM2SW_RELEASE */
  2147. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  2148. #if defined(TX_MULTI_TCL) || defined(CONFIG_PLD_IPCIE_FW_SIM)
  2149. .max_rings = 5,
  2150. #else
  2151. .max_rings = 4,
  2152. #endif
  2153. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2154. .lmac_ring = FALSE,
  2155. .ring_dir = HAL_SRNG_DST_RING,
  2156. .reg_start = {
  2157. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2158. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2159. },
  2160. .reg_size = {
  2161. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  2162. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2163. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  2164. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2165. },
  2166. .max_size =
  2167. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2168. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2169. },
  2170. { /* RXDMA_BUF */
  2171. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  2172. #ifdef IPA_OFFLOAD
  2173. .max_rings = 3,
  2174. #else
  2175. .max_rings = 2,
  2176. #endif
  2177. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2178. .lmac_ring = TRUE,
  2179. .ring_dir = HAL_SRNG_SRC_RING,
  2180. /* reg_start is not set because LMAC rings are not accessed
  2181. * from host
  2182. */
  2183. .reg_start = {},
  2184. .reg_size = {},
  2185. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2186. },
  2187. { /* RXDMA_DST */
  2188. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  2189. .max_rings = 1,
  2190. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2191. .lmac_ring = TRUE,
  2192. .ring_dir = HAL_SRNG_DST_RING,
  2193. /* reg_start is not set because LMAC rings are not accessed
  2194. * from host
  2195. */
  2196. .reg_start = {},
  2197. .reg_size = {},
  2198. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2199. },
  2200. { /* RXDMA_MONITOR_BUF */
  2201. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  2202. .max_rings = 1,
  2203. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2204. .lmac_ring = TRUE,
  2205. .ring_dir = HAL_SRNG_SRC_RING,
  2206. /* reg_start is not set because LMAC rings are not accessed
  2207. * from host
  2208. */
  2209. .reg_start = {},
  2210. .reg_size = {},
  2211. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2212. },
  2213. { /* RXDMA_MONITOR_STATUS */
  2214. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2215. .max_rings = 1,
  2216. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2217. .lmac_ring = TRUE,
  2218. .ring_dir = HAL_SRNG_SRC_RING,
  2219. /* reg_start is not set because LMAC rings are not accessed
  2220. * from host
  2221. */
  2222. .reg_start = {},
  2223. .reg_size = {},
  2224. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2225. },
  2226. { /* RXDMA_MONITOR_DST */
  2227. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  2228. .max_rings = 1,
  2229. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2230. .lmac_ring = TRUE,
  2231. .ring_dir = HAL_SRNG_DST_RING,
  2232. /* reg_start is not set because LMAC rings are not accessed
  2233. * from host
  2234. */
  2235. .reg_start = {},
  2236. .reg_size = {},
  2237. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2238. },
  2239. { /* RXDMA_MONITOR_DESC */
  2240. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2241. .max_rings = 1,
  2242. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2243. .lmac_ring = TRUE,
  2244. .ring_dir = HAL_SRNG_SRC_RING,
  2245. /* reg_start is not set because LMAC rings are not accessed
  2246. * from host
  2247. */
  2248. .reg_start = {},
  2249. .reg_size = {},
  2250. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2251. },
  2252. { /* DIR_BUF_RX_DMA_SRC */
  2253. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2254. /*
  2255. * one ring is for spectral scan
  2256. * the other is for cfr
  2257. */
  2258. .max_rings = 2,
  2259. .entry_size = 2,
  2260. .lmac_ring = TRUE,
  2261. .ring_dir = HAL_SRNG_SRC_RING,
  2262. /* reg_start is not set because LMAC rings are not accessed
  2263. * from host
  2264. */
  2265. .reg_start = {},
  2266. .reg_size = {},
  2267. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2268. },
  2269. #ifdef WLAN_FEATURE_CIF_CFR
  2270. { /* WIFI_POS_SRC */
  2271. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2272. .max_rings = 1,
  2273. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2274. .lmac_ring = TRUE,
  2275. .ring_dir = HAL_SRNG_SRC_RING,
  2276. /* reg_start is not set because LMAC rings are not accessed
  2277. * from host
  2278. */
  2279. .reg_start = {},
  2280. .reg_size = {},
  2281. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2282. },
  2283. #endif
  2284. { /* REO2PPE */ 0},
  2285. { /* PPE2TCL */ 0},
  2286. { /* PPE_RELEASE */ 0},
  2287. { /* TX_MONITOR_BUF */ 0},
  2288. { /* TX_MONITOR_DST */ 0},
  2289. { /* SW2RXDMA_NEW */ 0},
  2290. };
  2291. /**
  2292. * hal_qca6750_attach() - Attach 6750 target specific hal_soc ops,
  2293. * offset and srng table
  2294. */
  2295. void hal_qca6750_attach(struct hal_soc *hal_soc)
  2296. {
  2297. hal_soc->hw_srng_table = hw_srng_table_6750;
  2298. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2299. hal_hw_txrx_default_ops_attach_li(hal_soc);
  2300. hal_hw_txrx_ops_attach_qca6750(hal_soc);
  2301. }