dp_htt.h 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #ifndef _DP_HTT_H_
  20. #define _DP_HTT_H_
  21. #include <qdf_types.h>
  22. #include <qdf_lock.h>
  23. #include <qdf_nbuf.h>
  24. #include <htc_api.h>
  25. #include "cdp_txrx_cmn_struct.h"
  26. #include "dp_types.h"
  27. #ifdef HTT_LOGGER
  28. #include "dp_htt_logger.h"
  29. #else
  30. struct htt_logger;
  31. static inline
  32. void htt_interface_logging_init(struct htt_logger **htt_logger_handle,
  33. struct cdp_ctrl_objmgr_psoc *ctrl_psoc)
  34. {
  35. }
  36. static inline
  37. void htt_interface_logging_deinit(struct htt_logger *htt_logger_handle)
  38. {
  39. }
  40. static inline
  41. int htt_command_record(struct htt_logger *h, uint8_t msg_type,
  42. uint8_t *msg_data)
  43. {
  44. return 0;
  45. }
  46. static inline
  47. int htt_event_record(struct htt_logger *h, uint8_t msg_type,
  48. uint8_t *msg_data)
  49. {
  50. return 0;
  51. }
  52. static inline
  53. int htt_wbm_event_record(struct htt_logger *h, uint8_t tx_status,
  54. uint8_t *msg_data)
  55. {
  56. return 0;
  57. }
  58. #endif
  59. #define HTT_MGMT_CTRL_TLV_HDR_RESERVERD_LEN 16
  60. #define HTT_TLV_HDR_LEN HTT_T2H_EXT_STATS_CONF_TLV_HDR_SIZE
  61. #define HTT_SHIFT_UPPER_TIMESTAMP 32
  62. #define HTT_MASK_UPPER_TIMESTAMP 0xFFFFFFFF00000000
  63. void htt_htc_pkt_pool_free(struct htt_soc *soc);
  64. #define HTT_TX_MUTEX_TYPE qdf_spinlock_t
  65. #define HTT_TX_MUTEX_INIT(_mutex) \
  66. qdf_spinlock_create(_mutex)
  67. #define HTT_TX_MUTEX_ACQUIRE(_mutex) \
  68. qdf_spin_lock_bh(_mutex)
  69. #define HTT_TX_MUTEX_RELEASE(_mutex) \
  70. qdf_spin_unlock_bh(_mutex)
  71. #define HTT_TX_MUTEX_DESTROY(_mutex) \
  72. qdf_spinlock_destroy(_mutex)
  73. #define DP_HTT_MAX_SEND_QUEUE_DEPTH 64
  74. #ifndef HTT_MAC_ADDR_LEN
  75. #define HTT_MAC_ADDR_LEN 6
  76. #endif
  77. #define HTT_FRAMECTRL_TYPE_MASK 0x0C
  78. #define HTT_GET_FRAME_CTRL_TYPE(_val) \
  79. (((_val) & HTT_FRAMECTRL_TYPE_MASK) >> 2)
  80. #define FRAME_CTRL_TYPE_MGMT 0x0
  81. #define FRAME_CTRL_TYPE_CTRL 0x1
  82. #define FRAME_CTRL_TYPE_DATA 0x2
  83. #define FRAME_CTRL_TYPE_RESV 0x3
  84. #define HTT_FRAMECTRL_DATATYPE 0x08
  85. #define HTT_PPDU_DESC_MAX_DEPTH 16
  86. #define DP_SCAN_PEER_ID 0xFFFF
  87. #define HTT_RX_DELBA_WIN_SIZE_M 0x0000FC00
  88. #define HTT_RX_DELBA_WIN_SIZE_S 10
  89. #define HTT_RX_DELBA_WIN_SIZE_GET(word) \
  90. (((word) & HTT_RX_DELBA_WIN_SIZE_M) >> HTT_RX_DELBA_WIN_SIZE_S)
  91. /*
  92. * Set the base misclist size to HTT copy engine source ring size
  93. * to guarantee that a packet on the misclist wont be freed while it
  94. * is sitting in the copy engine.
  95. */
  96. #define DP_HTT_HTC_PKT_MISCLIST_SIZE 2048
  97. #define HTT_T2H_MAX_MSG_SIZE 2048
  98. #define HTT_T2H_EXT_STATS_TLV_START_OFFSET 3
  99. /*
  100. * Below offset are based on htt_ppdu_stats_common_tlv
  101. * defined in htt_ppdu_stats.h
  102. */
  103. #define HTT_PPDU_STATS_COMMON_TLV_TLV_HDR_OFFSET 0
  104. #define HTT_PPDU_STATS_COMMON_TLV_PPDU_ID_OFFSET 1
  105. #define HTT_PPDU_STATS_COMMON_TLV_RING_ID_SCH_CMD_ID_OFFSET 2
  106. #define HTT_PPDU_STATS_COMMON_TLV_QTYPE_FRM_TYPE_OFFSET 3
  107. #define HTT_PPDU_STATS_COMMON_TLV_CHAIN_MASK_OFFSET 4
  108. #define HTT_PPDU_STATS_COMMON_TLV_FES_DUR_US_OFFSET 5
  109. #define HTT_PPDU_STATS_COMMON_TLV_SCH_EVAL_START_TSTMP_L32_US_OFFSET 6
  110. #define HTT_PPDU_STATS_COMMON_TLV_SCH_END_TSTMP_US_OFFSET 7
  111. #define HTT_PPDU_STATS_COMMON_TLV_START_TSTMP_L32_US_OFFSET 8
  112. #define HTT_PPDU_STATS_COMMON_TLV_CHAN_MHZ_PHY_MODE_OFFSET 9
  113. #define HTT_PPDU_STATS_COMMON_TLV_CCA_DELTA_TIME_US_OFFSET 10
  114. #define HTT_PPDU_STATS_COMMON_TLV_RXFRM_DELTA_TIME_US_OFFSET 11
  115. #define HTT_PPDU_STATS_COMMON_TLV_TXFRM_DELTA_TIME_US_OFFSET 12
  116. #define HTT_PPDU_STATS_COMMON_TLV_RESV_NUM_UL_BEAM_OFFSET 13
  117. #define HTT_PPDU_STATS_COMMON_TLV_START_TSTMP_U32_US_OFFSET 14
  118. #define HTT_PPDU_STATS_COMMON_TLV_BSSCOLOR_OBSS_PSR_OFFSET 15
  119. /* get index for field in htt_ppdu_stats_common_tlv */
  120. #define HTT_GET_STATS_CMN_INDEX(index) \
  121. HTT_PPDU_STATS_COMMON_TLV_##index##_OFFSET
  122. #define HTT_VDEV_STATS_TLV_SOC_DROP_CNT_OFFSET 1
  123. #define HTT_VDEV_STATS_TLV_HDR_OFFSET 0
  124. #define HTT_VDEV_STATS_TLV_VDEV_ID_OFFSET 1
  125. #define HTT_VDEV_STATS_TLV_RX_BYTE_CNT_OFFSET 2
  126. #define HTT_VDEV_STATS_TLV_RX_PKT_CNT_OFFSET 4
  127. #define HTT_VDEV_STATS_TLV_TX_SUCCESS_BYTE_CNT_OFFSET 6
  128. #define HTT_VDEV_STATS_TLV_TX_SUCCESS_PKT_CNT_OFFSET 8
  129. #define HTT_VDEV_STATS_TLV_TX_RETRY_PKT_CNT_OFFSET 10
  130. #define HTT_VDEV_STATS_TLV_TX_DROP_PKT_CNT_OFFSET 12
  131. #define HTT_VDEV_STATS_TLV_TX_AGE_OUT_PKT_CNT_OFFSET 14
  132. #define HTT_VDEV_STATS_TLV_TX_RETRY_BYTE_CNT_OFFSET 16
  133. #define HTT_VDEV_STATS_TLV_TX_DROP_BYTE_CNT_OFFSET 18
  134. #define HTT_VDEV_STATS_TLV_TX_AGE_OUT_BYTE_CNT_OFFSET 20
  135. #define HTT_VDEV_STATS_TLV_TX_TQM_BYPASS_PKT_CNT_OFFSET 22
  136. #define HTT_VDEV_STATS_TLV_TX_TQM_BYPASS_BYTE_CNT_OFFSET 24
  137. #define HTT_VDEV_STATS_GET_INDEX(index) \
  138. HTT_VDEV_STATS_TLV_##index##_OFFSET
  139. #define HTT_VDEV_STATS_U32_SHIFT 0x20
  140. #define HTT_VDEV_STATS_U32_MASK 0xFFFFFFFF00000000
  141. #define HTT_VDEV_STATS_L32_MASK 0x00000000FFFFFFFF
  142. #define HTT_VDEV_GET_STATS_U64(msg_word) \
  143. (((((uint64_t)(*(((uint32_t *)msg_word) + 1))) & HTT_VDEV_STATS_L32_MASK) << \
  144. HTT_VDEV_STATS_U32_SHIFT) | ((*(uint32_t *)msg_word) & HTT_VDEV_STATS_L32_MASK))
  145. #define HTT_VDEV_GET_STATS_U32(msg_word) \
  146. ((*(uint32_t *)msg_word) & HTT_VDEV_STATS_L32_MASK)
  147. #define MAX_SCHED_STARVE 100000
  148. #define WRAP_DROP_TSF_DELTA 10000
  149. #define MAX_TSF_32 0xFFFFFFFF
  150. #define dp_htt_alert(params...) QDF_TRACE_FATAL(QDF_MODULE_ID_DP_HTT, params)
  151. #define dp_htt_err(params...) QDF_TRACE_ERROR(QDF_MODULE_ID_DP_HTT, params)
  152. #define dp_htt_warn(params...) QDF_TRACE_WARN(QDF_MODULE_ID_DP_HTT, params)
  153. #define dp_htt_info(params...) \
  154. __QDF_TRACE_FL(QDF_TRACE_LEVEL_INFO_HIGH, QDF_MODULE_ID_DP_HTT, ## params)
  155. #define dp_htt_debug(params...) QDF_TRACE_DEBUG(QDF_MODULE_ID_DP_HTT, params)
  156. #define dp_htt_tx_stats_alert(params...) QDF_TRACE_FATAL(QDF_MODULE_ID_DP_HTT_TX_STATS, params)
  157. #define dp_htt_tx_stats_err(params...) QDF_TRACE_ERROR(QDF_MODULE_ID_DP_HTT_TX_STATS, params)
  158. #define dp_htt_tx_stats_warn(params...) QDF_TRACE_WARN(QDF_MODULE_ID_DP_HTT_TX_STATS, params)
  159. #define dp_htt_tx_stats_info(params...) \
  160. __QDF_TRACE_FL(QDF_TRACE_LEVEL_INFO_HIGH, QDF_MODULE_ID_DP_HTT_TX_STATS, ## params)
  161. #define dp_htt_tx_stats_debug(params...) QDF_TRACE_DEBUG(QDF_MODULE_ID_DP_HTT_TX_STATS, params)
  162. #define RXMON_GLOBAL_EN_SHIFT 28
  163. /**
  164. * enum dp_full_mon_config - enum to enable/disable full monitor mode
  165. *
  166. * @DP_FULL_MON_DISABLE: Disable full monitor mode
  167. * @DP_FULL_MON_ENABLE: Enable full monitor mode
  168. */
  169. enum dp_full_mon_config {
  170. DP_FULL_MON_DISABLE,
  171. DP_FULL_MON_ENABLE,
  172. };
  173. struct dp_htt_htc_pkt {
  174. void *soc_ctxt;
  175. qdf_dma_addr_t nbuf_paddr;
  176. HTC_PACKET htc_pkt;
  177. };
  178. struct dp_htt_htc_pkt_union {
  179. union {
  180. struct dp_htt_htc_pkt pkt;
  181. struct dp_htt_htc_pkt_union *next;
  182. } u;
  183. };
  184. struct dp_htt_timestamp {
  185. long *umac_ttt;
  186. long *lmac_ttt;
  187. };
  188. struct htt_soc {
  189. struct cdp_ctrl_objmgr_psoc *ctrl_psoc;
  190. struct dp_soc *dp_soc;
  191. hal_soc_handle_t hal_soc;
  192. struct dp_htt_timestamp pdevid_tt[MAX_PDEV_CNT];
  193. /* htt_logger handle */
  194. struct htt_logger *htt_logger_handle;
  195. HTC_HANDLE htc_soc;
  196. qdf_device_t osdev;
  197. HTC_ENDPOINT_ID htc_endpoint;
  198. struct dp_htt_htc_pkt_union *htt_htc_pkt_freelist;
  199. struct dp_htt_htc_pkt_union *htt_htc_pkt_misclist;
  200. struct {
  201. u_int8_t major;
  202. u_int8_t minor;
  203. } tgt_ver;
  204. struct {
  205. u_int8_t major;
  206. u_int8_t minor;
  207. } wifi_ip_ver;
  208. struct {
  209. int htc_err_cnt;
  210. int htc_pkt_free;
  211. int skip_count;
  212. int fail_count;
  213. /* rtpm put skip count for ver req msg */
  214. int htt_ver_req_put_skip;
  215. } stats;
  216. HTT_TX_MUTEX_TYPE htt_tx_mutex;
  217. };
  218. #ifdef QCA_MONITOR_2_0_SUPPORT
  219. /**
  220. * struct dp_tx_mon_downstream_tlv_config - Enable/Disable TxMon
  221. * downstream TLVs
  222. * tx_fes_setup: TX_FES_SETUP TLV
  223. * tx_peer_entry: TX_PEER_ENTRY TLV
  224. * tx_queue_extension: TX_QUEUE_EXTENSION TLV
  225. * tx_last_mpdu_end: TX_LAST_MPDU_END TLV
  226. * tx_last_mpdu_fetched: TX_LAST_MPDU_FETCHED TLV
  227. * tx_data_sync: TX_DATA_SYNC TLV
  228. * pcu_ppdu_setup_init: PCU_PPDU_SETUP_INIT TLV
  229. * fw2s_mon: FW2S_MON TLV
  230. * tx_loopback_setup: TX_LOOPBACK_SETUP TLV
  231. * sch_critical_tlv_ref: SCH_CRITICAL_TLV_REF TLV
  232. * ndp_preamble_done: NDP_PREAMBLE_DONE TLV
  233. * tx_raw_frame_setup: TX_RAW_OR_NATIVE_FRAME_SETUP TLV
  234. * txpcu_user_setup: TXPCU_USER_SETUP TLV
  235. * rxpcu_setup: RXPCU_SETUP TLV
  236. * rxpcu_setup_complete: RXPCU_SETUP_COMPLETE TLV
  237. * coex_tx_req: COEX_TX_REQ TLV
  238. * rxpcu_user_setup: RXPCU_USER_SETUP TLV
  239. * rxpcu_user_setup_ext: RXPCU_USER_SETUP_EXT TLV
  240. * wur_data: WUR_DATA TLV
  241. * tqm_mpdu_global_start: TQM_MPDU_GLOBAL_START
  242. * tx_fes_setup_complete: TX_FES_SETUP_COMPLETE TLV
  243. * scheduler_end: SCHEDULER_END TLV
  244. * sch_wait_instr_tx_path: SCH_WAIT_INSTR_TX_PATH TLV
  245. *
  246. */
  247. struct dp_tx_mon_downstream_tlv_config {
  248. uint32_t tx_fes_setup:1,
  249. tx_peer_entry:1,
  250. tx_queue_extension:1,
  251. tx_last_mpdu_end:1,
  252. tx_last_mpdu_fetched:1,
  253. tx_data_sync:1,
  254. pcu_ppdu_setup_init:1,
  255. fw2s_mon:1,
  256. tx_loopback_setup:1,
  257. sch_critical_tlv_ref:1,
  258. ndp_preamble_done:1,
  259. tx_raw_frame_setup:1,
  260. txpcu_user_setup:1,
  261. rxpcu_setup:1,
  262. rxpcu_setup_complete:1,
  263. coex_tx_req:1,
  264. rxpcu_user_setup:1,
  265. rxpcu_user_setup_ext:1,
  266. wur_data:1,
  267. tqm_mpdu_global_start:1,
  268. tx_fes_setup_complete:1,
  269. scheduler_end:1,
  270. sch_wait_instr_tx_path:1;
  271. };
  272. /**
  273. * struct dp_tx_mon_upstream_tlv_config - Enable/Disable TxMon
  274. * upstream TLVs
  275. * rx_response_required_info: RX_RESPONSE_REQUIRED_INFO
  276. * TLV
  277. * response_start_status: RESPONSE_START_STATUS TLV
  278. * response_end_status: RESPONSE_END_STATUS TLV
  279. * tx_fes_status_start: TX_FES_STATUS_START TLV
  280. * tx_fes_status_start_ppdu: TX_FES_STATUS_START_PPDU TLV
  281. * tx_fes_status_user_ppdu: TX_FES_STATUS_USER_PPDU TLV
  282. * tx_fes_status_ack_or_ba: TX_FES_STATUS_ACK_OR_BA TLV
  283. * tx_fes_status_1k_ba: TX_FES_STATUS_1K_BA TLV
  284. * tx_fes_status_start_prot: TX_FES_STATUS_START_PROTO TLV
  285. * tx_fes_status_user_response: TX_FES_STATUS_USER_RESPONSE TLV
  286. * rx_frame_bitmap_ack: RX_FRAME_BITMAP_ACK TLV
  287. * rx_frame_1k_bitmap_ack: RX_FRAME_1K_BITMAP_ACK TLV
  288. * coex_tx_status: COEX_TX_STATUS TLV
  289. * recevied_response_info: RECEIVED_RESPONSE_INFO TLV
  290. * recevied_response_info_p2: RECEIVED_RESPONSE_INFO_PART2 TLV
  291. * ofdma_trigger_details: OFDMA_TRIGGER_DETAILS
  292. * recevied_trigger_info: RECEIVED_TRIGGER_INFO
  293. * pdg_tx_request: PDG_TX_REQUEST
  294. * pdg_response: PDG_RESPONSE
  295. * pdg_trig_response: PDG_TRIG_RESPONSE
  296. * trigger_response_tx_done: TRIGGER_RESPONSE_TX_DONE
  297. * prot_tx_end: PROT_TX_END
  298. * ppdu_tx_end: PPDU_TX_END
  299. * r2r_status_end: R2R_STATUS_END
  300. * flush_req: FLUSH_REQ
  301. * mactx_phy_desc: MACTX_PHY_DESC
  302. * mactx_user_desc_cmn: MACTX_USER_DESC_COMMON
  303. * mactx_user_desc_per_usr: MACTX_USER_DESC_PER_USER
  304. * tqm_acked_1k_mpdu: TQM_ACKED_1K_MPDU
  305. * tqm_acked_mpdu: TQM_ACKED_MPDU
  306. * tqm_update_tx_mpdu_count: TQM_UPDATE_TX_MPDU_COUNT
  307. * phytx_ppdu_header_info_request: PHYTX_PPDU_HEADER_INFO_REQUEST
  308. * u_sig_eht_su_mu: U_SIG_EHT_SU_MU
  309. * u_sig_eht_su: U_SIG_EHT_SU
  310. * eht_sig_usr_su: EHT_SIG_USR_SU
  311. * eht_sig_usr_mu_mimo: EHT_SIG_USR_MU_MIMO
  312. * eht_sig_usr_ofdma: EHT_SIG_USR_MU_MIMO
  313. * he_sig_a_su: HE_SIG_A_SU
  314. * he_sig_a_mu_dl: HE_SIG_A_MU_DL
  315. * he_sig_a_mu_ul: HE_SIG_A_MU_UL
  316. * he_sig_b1_mu: HE_SIG_B1_MU
  317. * he_sig_b2_mu: HE_SIG_B2_MU
  318. * he_sig_b2_ofdma: HE_SIG_B2_OFDMA
  319. * vht_sig_b_mu160: VHT_SIG_B_MU160
  320. * vht_sig_b_mu80: VHT_SIG_B_MU80
  321. * vht_sig_b_mu40: VHT_SIG_B_MU40
  322. * vht_sig_b_mu20: VHT_SIG_B_MU20
  323. * vht_sig_b_su160: VHT_SIG_B_SU160
  324. * vht_sig_b_su80: VHT_SIG_B_SU80
  325. * vht_sig_b_su40: VHT_SIG_B_SU40
  326. * vht_sig_b_su20: VHT_SIG_B_SU20
  327. * vht_sig_a: VHT_SIG_A
  328. * ht_sig: HT_SIG
  329. * l_sig_b: L_SIG_B
  330. * l_sig_a: L_SIG_A
  331. * tx_service: TX_SERVICE
  332. * txpcu_buf_status: TXPCU_BUFFER_STATUS
  333. * txpcu_user_buf_status: TXPCU_USER_BUFFER_STATUS
  334. * txdma_stop_request: TXDMA_STOP_REQUEST
  335. * expected_response: EXPECTED_RESPONSE
  336. * tx_mpdu_count_transfer_end: TX_MPDU_COUNT_TRANSFER_END
  337. * rx_trig_info: RX_TRIG_INFO
  338. * rxpcu_tx_setup_clear: RXPCU_TX_SETUP_CLEAR
  339. * rx_frame_bitmap_req: RX_FRAME_BITMAP_REQ
  340. * rx_phy_sleep: RX_PHY_SLEEP
  341. * txpcu_preamble_done: TXPCU_PREAMBLE_DONE
  342. * txpcu_phytx_debug32: TXPCU_PHYTX_DEBUG32
  343. * txpcu_phytx_other_transmit_info32: TXPCU_PHYTX_OTHER_TRANSMIT_INFO32
  344. * rx_ppdu_noack_report: RX_PPDU_NO_ACK_REPORT
  345. * rx_ppdu_ack_report: RX_PPDU_ACK_REPORT
  346. * coex_rx_status: COEX_RX_STATUS
  347. * rx_start_param: RX_START_PARAM
  348. * tx_cbf_info: TX_CBF_INFO
  349. * rxpcu_early_rx_indication: RXPCU_EARLY_RX_INDICATION
  350. * received_response_user_7_0: RECEIVED_RESPONSE_USER_7_0
  351. * received_response_user_15_8: RECEIVED_RESPONSE_USER_15_8
  352. * received_response_user_23_16: RECEIVED_RESPONSE_USER_23_16
  353. * received_response_user_31_24: RECEIVED_RESPONSE_USER_31_24
  354. * received_response_user_36_32: RECEIVED_RESPONSE_USER_36_32
  355. * rx_pm_info: RX_PM_INFO
  356. * rx_preamble: RX_PREAMBLE
  357. * others: OTHERS
  358. * mactx_pre_phy_desc: MACTX_PRE_PHY_DESC
  359. *
  360. */
  361. struct dp_tx_mon_upstream_tlv_config {
  362. uint32_t rx_response_required_info:1,
  363. response_start_status:1,
  364. response_end_status:1,
  365. tx_fes_status_start:1,
  366. tx_fes_status_end:1,
  367. tx_fes_status_start_ppdu:1,
  368. tx_fes_status_user_ppdu:1,
  369. tx_fes_status_ack_or_ba:1,
  370. tx_fes_status_1k_ba:1,
  371. tx_fes_status_start_prot:1,
  372. tx_fes_status_prot:1,
  373. tx_fes_status_user_response:1,
  374. rx_frame_bitmap_ack:1,
  375. rx_frame_1k_bitmap_ack:1,
  376. coex_tx_status:1,
  377. recevied_response_info:1,
  378. recevied_response_info_p2:1,
  379. ofdma_trigger_details:1,
  380. recevied_trigger_info:1,
  381. pdg_tx_request:1,
  382. pdg_response:1,
  383. pdg_trig_response:1,
  384. trigger_response_tx_done:1,
  385. prot_tx_end:1,
  386. ppdu_tx_end:1,
  387. r2r_status_end:1,
  388. flush_req:1,
  389. mactx_phy_desc:1,
  390. mactx_user_desc_cmn:1,
  391. mactx_user_desc_per_usr:1;
  392. uint32_t tqm_acked_1k_mpdu:1,
  393. tqm_acked_mpdu:1,
  394. tqm_update_tx_mpdu_count:1,
  395. phytx_ppdu_header_info_request:1,
  396. u_sig_eht_su_mu:1,
  397. u_sig_eht_su:1,
  398. u_sig_eht_tb:1,
  399. eht_sig_usr_su:1,
  400. eht_sig_usr_mu_mimo:1,
  401. eht_sig_usr_ofdma:1,
  402. he_sig_a_su:1,
  403. he_sig_a_mu_dl:1,
  404. he_sig_a_mu_ul:1,
  405. he_sig_b1_mu:1,
  406. he_sig_b2_mu:1,
  407. he_sig_b2_ofdma:1,
  408. vht_sig_b_mu160:1,
  409. vht_sig_b_mu80:1,
  410. vht_sig_b_mu40:1,
  411. vht_sig_b_mu20:1,
  412. vht_sig_b_su160:1,
  413. vht_sig_b_su80:1,
  414. vht_sig_b_su40:1,
  415. vht_sig_b_su20:1,
  416. vht_sig_a:1,
  417. ht_sig:1,
  418. l_sig_b:1,
  419. l_sig_a:1,
  420. tx_service:1;
  421. uint32_t txpcu_buf_status:1,
  422. txpcu_user_buf_status:1,
  423. txdma_stop_request:1,
  424. expected_response:1,
  425. tx_mpdu_count_transfer_end:1,
  426. rx_trig_info:1,
  427. rxpcu_tx_setup_clear:1,
  428. rx_frame_bitmap_req:1,
  429. rx_phy_sleep:1,
  430. txpcu_preamble_done:1,
  431. txpcu_phytx_debug32:1,
  432. txpcu_phytx_other_transmit_info32:1,
  433. rx_ppdu_noack_report:1,
  434. rx_ppdu_ack_report:1,
  435. coex_rx_status:1,
  436. rx_start_param:1,
  437. tx_cbf_info:1,
  438. rxpcu_early_rx_indication:1,
  439. received_response_user_7_0:1,
  440. received_response_user_15_8:1,
  441. received_response_user_23_16:1,
  442. received_response_user_31_24:1,
  443. received_response_user_36_32:1,
  444. rx_pm_info:1,
  445. rx_preamble:1,
  446. others:1,
  447. mactx_pre_phy_desc:1;
  448. };
  449. /**
  450. * struct dp_tx_mon_wordmask_config - Tx monitor word mask
  451. * tx_fes_setup: TX_FES_SETUP TLV word mask
  452. * tx_peer_entry: TX_PEER_ENTRY TLV word mask
  453. * tx_queue_ext: TX_QUEUE_EXTENSION TLV word mask
  454. * tx_msdu_start: TX_MSDU_START TLV word mask
  455. * tx_mpdu_start: TX_MPDU_START TLV word mask
  456. * pcu_ppdu_setup_init: PCU_PPDU_SETUP TLV word mask
  457. * rxpcu_user_setup: RXPCU_USER_SETUP TLV word mask
  458. */
  459. struct dp_tx_mon_wordmask_config {
  460. uint16_t tx_fes_setup;
  461. uint16_t tx_peer_entry;
  462. uint16_t tx_queue_ext;
  463. uint16_t tx_msdu_start;
  464. uint16_t tx_mpdu_start;
  465. uint32_t pcu_ppdu_setup_init;
  466. uint16_t rxpcu_user_setup;
  467. };
  468. /**
  469. * struct htt_tx_ring_tlv_filter - Tx ring TLV filter
  470. * enable/disable.
  471. * @dtlvs: enable/disable downstream TLVs
  472. * @utlvs: enable/disable upstream TLVs
  473. * @wmask: enable/disbale word mask subscription
  474. * @mgmt_filter: enable/disable mgmt packets
  475. * @data_filter: enable/disable data packets
  476. * @ctrl_filter: enable/disable ctrl packets
  477. * @mgmt_dma_length: configure length for mgmt packet
  478. * @ctrl_dma_length: configure length for ctrl packet
  479. * @data_dma_length: configure length for data packet
  480. * @mgmt_mpdu_end: enable mpdu end tlv for mgmt
  481. * @mgmt_msdu_end: enable msdu end tlv for mgmt
  482. * @mgmt_msdu_start: enable msdu start tlv for mgmt
  483. * @mgmt_mpdu_start: enable mpdu start tlv for mgmt
  484. * @ctrl_mpdu_end: enable mpdu end tlv for ctrl
  485. * @ctrl_msdu_end: enable msdu end tlv for ctrl
  486. * @ctrl_msdu_start: enable msdu start tlv for ctrl
  487. * @ctrl_mpdu_start: enable mpdu start tlv for ctrl
  488. * @data_mpdu_end: enable mpdu end tlv for data
  489. * @data_msdu_end: enable msdu end tlv for data
  490. * @data_msdu_start: enable msdu start tlv for data
  491. * @data_mpdu_start: enable mpdu start tlv for data
  492. * @mgmt_mpdu_log: enable mgmt mpdu level logging
  493. * @ctrl_mpdu_log: enable ctrl mpdu level logging
  494. * @data_mpdu_log: enable data mpdu level logging
  495. * @enable: enable tx monitor
  496. *
  497. * NOTE: Do not change the layout of this structure
  498. */
  499. struct htt_tx_ring_tlv_filter {
  500. struct dp_tx_mon_downstream_tlv_config dtlvs;
  501. struct dp_tx_mon_upstream_tlv_config utlvs;
  502. struct dp_tx_mon_wordmask_config wmask;
  503. uint16_t mgmt_filter;
  504. uint16_t data_filter;
  505. uint16_t ctrl_filter;
  506. uint16_t mgmt_dma_length:3,
  507. ctrl_dma_length:3,
  508. data_dma_length:3;
  509. uint16_t mgmt_mpdu_end:1,
  510. mgmt_msdu_end:1,
  511. mgmt_msdu_start:1,
  512. mgmt_mpdu_start:1,
  513. ctrl_mpdu_end:1,
  514. ctrl_msdu_end:1,
  515. ctrl_msdu_start:1,
  516. ctrl_mpdu_start:1,
  517. data_mpdu_end:1,
  518. data_msdu_end:1,
  519. data_msdu_start:1,
  520. data_mpdu_start:1;
  521. uint8_t mgmt_mpdu_log:1,
  522. ctrl_mpdu_log:1,
  523. data_mpdu_log:1;
  524. uint8_t enable:1;
  525. };
  526. #endif /* QCA_MONITOR_2_0_SUPPORT */
  527. /**
  528. * struct htt_rx_ring_tlv_filter - Rx ring TLV filter
  529. * enable/disable.
  530. * @mpdu_start: enable/disable MPDU start TLV
  531. * @msdu_start: enable/disable MSDU start TLV
  532. * @packet: enable/disable PACKET TLV
  533. * @msdu_end: enable/disable MSDU end TLV
  534. * @mpdu_end: enable/disable MPDU end TLV
  535. * @packet_header: enable/disable PACKET header TLV
  536. * @attention: enable/disable ATTENTION TLV
  537. * @ppdu_start: enable/disable PPDU start TLV
  538. * @ppdu_end: enable/disable PPDU end TLV
  539. * @ppdu_end_user_stats: enable/disable PPDU user stats TLV
  540. * @ppdu_end_user_stats_ext: enable/disable PPDU user stats ext TLV
  541. * @ppdu_end_status_done: enable/disable PPDU end status done TLV
  542. * @enable_fp: enable/disable FP packet
  543. * @enable_md: enable/disable MD packet
  544. * @enable_mo: enable/disable MO packet
  545. * @enable_mgmt: enable/disable MGMT packet
  546. * @enable_ctrl: enable/disable CTRL packet
  547. * @enable_data: enable/disable DATA packet
  548. * @offset_valid: Flag to indicate if below offsets are valid
  549. * @rx_packet_offset: Offset of packet payload
  550. * @rx_header_offset: Offset of rx_header tlv
  551. * @rx_mpdu_end_offset: Offset of rx_mpdu_end tlv
  552. * @rx_mpdu_start_offset: Offset of rx_mpdu_start tlv
  553. * @rx_msdu_end_offset: Offset of rx_msdu_end tlv
  554. * @rx_msdu_start_offset: Offset of rx_msdu_start tlv
  555. * @rx_attn_offset: Offset of rx_attention tlv
  556. * @fp_phy_err: Flag to indicate FP PHY status tlv
  557. * @fp_phy_err_buf_src: source ring selection for the FP PHY ERR status tlv
  558. * @fp_phy_err_buf_dest: dest ring selection for the FP PHY ERR status tlv
  559. * @phy_err_mask: select the phy errors defined in phyrx_abort_request_reason
  560. * enums 0 to 31.
  561. * @phy_err_mask_cont: select the fp phy errors defined in
  562. * phyrx_abort_request_reason enums 32 to 63
  563. * @rx_mpdu_start_wmask: word mask for mpdu start tlv
  564. * @rx_mpdu_end_wmask: word mask for mpdu end tlv
  565. * @rx_msdu_end_tlv: word mask for msdu end tlv
  566. * @rx_pkt_tlv_offset: rx pkt tlv offset
  567. * @mgmt_dma_length: configure length for mgmt packet
  568. * @ctrl_dma_length: configure length for ctrl packet
  569. * @data_dma_length: configure length for data packet
  570. * @rx_hdr_length: configure length for rx header tlv
  571. * @mgmt_mpdu_log: enable mgmt mpdu level logging
  572. * @ctrl_mpdu_log: enable ctrl mpdu level logging
  573. * @data_mpdu_log: enable data mpdu level logging
  574. * @enable: enable rx monitor
  575. *
  576. * NOTE: Do not change the layout of this structure
  577. */
  578. struct htt_rx_ring_tlv_filter {
  579. u_int32_t mpdu_start:1,
  580. msdu_start:1,
  581. packet:1,
  582. msdu_end:1,
  583. mpdu_end:1,
  584. packet_header:1,
  585. attention:1,
  586. ppdu_start:1,
  587. ppdu_end:1,
  588. ppdu_end_user_stats:1,
  589. ppdu_end_user_stats_ext:1,
  590. ppdu_end_status_done:1,
  591. ppdu_start_user_info:1,
  592. header_per_msdu:1,
  593. enable_fp:1,
  594. enable_md:1,
  595. enable_mo:1;
  596. u_int32_t fp_mgmt_filter:16,
  597. mo_mgmt_filter:16;
  598. u_int32_t fp_ctrl_filter:16,
  599. mo_ctrl_filter:16;
  600. u_int32_t fp_data_filter:16,
  601. mo_data_filter:16;
  602. u_int16_t md_data_filter;
  603. u_int16_t md_mgmt_filter;
  604. u_int16_t md_ctrl_filter;
  605. bool offset_valid;
  606. uint16_t rx_packet_offset;
  607. uint16_t rx_header_offset;
  608. uint16_t rx_mpdu_end_offset;
  609. uint16_t rx_mpdu_start_offset;
  610. uint16_t rx_msdu_end_offset;
  611. uint16_t rx_msdu_start_offset;
  612. uint16_t rx_attn_offset;
  613. #ifdef QCA_UNDECODED_METADATA_SUPPORT
  614. u_int32_t fp_phy_err:1,
  615. fp_phy_err_buf_src:2,
  616. fp_phy_err_buf_dest:2,
  617. phy_err_filter_valid:1;
  618. u_int32_t phy_err_mask;
  619. u_int32_t phy_err_mask_cont;
  620. #endif
  621. #ifdef QCA_MONITOR_2_0_SUPPORT
  622. uint16_t rx_mpdu_start_wmask;
  623. uint16_t rx_mpdu_end_wmask;
  624. uint16_t rx_msdu_end_wmask;
  625. uint16_t rx_pkt_tlv_offset;
  626. uint16_t mgmt_dma_length:3,
  627. ctrl_dma_length:3,
  628. data_dma_length:3,
  629. rx_hdr_length:3,
  630. mgmt_mpdu_log:1,
  631. ctrl_mpdu_log:1,
  632. data_mpdu_log:1,
  633. enable:1;
  634. #endif
  635. };
  636. /**
  637. * struct dp_htt_rx_flow_fst_setup - Rx FST setup message
  638. * @pdev_id: DP Pdev identifier
  639. * @max_entries: Size of Rx FST in number of entries
  640. * @max_search: Number of collisions allowed
  641. * @base_addr_lo: lower 32-bit physical address
  642. * @base_addr_hi: upper 32-bit physical address
  643. * @ip_da_sa_prefix: IPv4 prefix to map to IPv6 address scheme
  644. * @hash_key_len: Rx FST hash key size
  645. * @hash_key: Rx FST Toeplitz hash key
  646. */
  647. struct dp_htt_rx_flow_fst_setup {
  648. uint8_t pdev_id;
  649. uint32_t max_entries;
  650. uint32_t max_search;
  651. uint32_t base_addr_lo;
  652. uint32_t base_addr_hi;
  653. uint32_t ip_da_sa_prefix;
  654. uint32_t hash_key_len;
  655. uint8_t *hash_key;
  656. };
  657. /**
  658. * enum dp_htt_flow_fst_operation - FST related operations allowed
  659. * @DP_HTT_FST_CACHE_OP_NONE: Cache no-op
  660. * @DP_HTT_FST_CACHE_INVALIDATE_ENTRY: Invalidate single cache entry
  661. * @DP_HTT_FST_CACHE_INVALIDATE_FULL: Invalidate entire cache
  662. * @DP_HTT_FST_ENABLE: Bypass FST is enabled
  663. * @DP_HTT_FST_DISABLE: Disable bypass FST
  664. */
  665. enum dp_htt_flow_fst_operation {
  666. DP_HTT_FST_CACHE_OP_NONE,
  667. DP_HTT_FST_CACHE_INVALIDATE_ENTRY,
  668. DP_HTT_FST_CACHE_INVALIDATE_FULL,
  669. DP_HTT_FST_ENABLE,
  670. DP_HTT_FST_DISABLE
  671. };
  672. /**
  673. * struct dp_htt_rx_flow_fst_setup - Rx FST setup message
  674. * @pdev_id: DP Pdev identifier
  675. * @op_code: FST operation to be performed by FW/HW
  676. * @rx_flow: Rx Flow information on which operation is to be performed
  677. */
  678. struct dp_htt_rx_flow_fst_operation {
  679. uint8_t pdev_id;
  680. enum dp_htt_flow_fst_operation op_code;
  681. struct cdp_rx_flow_info *rx_flow;
  682. };
  683. /**
  684. * struct dp_htt_rx_fisa_config - Rx fisa config
  685. * @pdev_id: DP Pdev identifier
  686. * @fisa_timeout: fisa aggregation timeout
  687. */
  688. struct dp_htt_rx_fisa_cfg {
  689. uint8_t pdev_id;
  690. uint32_t fisa_timeout;
  691. };
  692. /*
  693. * htt_htc_pkt_alloc() - Allocate HTC packet buffer
  694. * @htt_soc: HTT SOC handle
  695. *
  696. * Return: Pointer to htc packet buffer
  697. */
  698. struct dp_htt_htc_pkt *htt_htc_pkt_alloc(struct htt_soc *soc);
  699. /*
  700. * htt_htc_pkt_free() - Free HTC packet buffer
  701. * @htt_soc: HTT SOC handle
  702. */
  703. void
  704. htt_htc_pkt_free(struct htt_soc *soc, struct dp_htt_htc_pkt *pkt);
  705. #define HTT_HTC_PKT_STATUS_SUCCESS \
  706. ((pkt->htc_pkt.Status != QDF_STATUS_E_CANCELED) && \
  707. (pkt->htc_pkt.Status != QDF_STATUS_E_RESOURCES))
  708. #ifdef ENABLE_CE4_COMP_DISABLE_HTT_HTC_MISC_LIST
  709. static void
  710. htt_htc_misc_pkt_list_add(struct htt_soc *soc, struct dp_htt_htc_pkt *pkt)
  711. {
  712. }
  713. #else /* ENABLE_CE4_COMP_DISABLE_HTT_HTC_MISC_LIST */
  714. /*
  715. * htt_htc_misc_pkt_list_add() - Add pkt to misc list
  716. * @htt_soc: HTT SOC handle
  717. * @dp_htt_htc_pkt: pkt to be added to list
  718. */
  719. void
  720. htt_htc_misc_pkt_list_add(struct htt_soc *soc, struct dp_htt_htc_pkt *pkt);
  721. #endif /* ENABLE_CE4_COMP_DISABLE_HTT_HTC_MISC_LIST */
  722. /**
  723. * DP_HTT_SEND_HTC_PKT() - Send htt packet from host
  724. * @soc : HTT SOC handle
  725. * @pkt: pkt to be send
  726. * @cmd : command to be recorded in dp htt logger
  727. * @buf : Pointer to buffer needs to be recored for above cmd
  728. *
  729. * Return: None
  730. */
  731. static inline QDF_STATUS DP_HTT_SEND_HTC_PKT(struct htt_soc *soc,
  732. struct dp_htt_htc_pkt *pkt,
  733. uint8_t cmd, uint8_t *buf)
  734. {
  735. QDF_STATUS status;
  736. htt_command_record(soc->htt_logger_handle, cmd, buf);
  737. status = htc_send_pkt(soc->htc_soc, &pkt->htc_pkt);
  738. if (status == QDF_STATUS_SUCCESS && HTT_HTC_PKT_STATUS_SUCCESS)
  739. htt_htc_misc_pkt_list_add(soc, pkt);
  740. else
  741. soc->stats.fail_count++;
  742. return status;
  743. }
  744. QDF_STATUS dp_htt_rx_fisa_config(struct dp_pdev *pdev,
  745. struct dp_htt_rx_fisa_cfg *fisa_config);
  746. #ifdef WLAN_SUPPORT_PPEDS
  747. /**
  748. * dp_htt_rxdma_rxole_ppe_config: Rx DMA and RxOLE PPE config
  749. * @override: RxDMA override to override the reo_destinatoin_indication
  750. * @reo_destination_indication: REO destination indication value
  751. * @multi_buffer_msdu_override_en: Override the indicatio for SG
  752. * @intra_bss_override: Rx OLE IntraBSS override
  753. * @decap_raw_override: Rx Decap Raw override
  754. * @decap_nwifi_override: Rx Native override
  755. * @ip_frag_override: IP fragments override
  756. * @reserved: Reserved
  757. */
  758. struct dp_htt_rxdma_rxole_ppe_config {
  759. uint32_t override:1,
  760. reo_destination_indication:5,
  761. multi_buffer_msdu_override_en:1,
  762. intra_bss_override:1,
  763. decap_raw_override:1,
  764. decap_nwifi_override:1,
  765. ip_frag_override:1,
  766. reserved:21;
  767. };
  768. QDF_STATUS
  769. dp_htt_rxdma_rxole_ppe_cfg_set(struct dp_soc *soc,
  770. struct dp_htt_rxdma_rxole_ppe_config *cfg);
  771. #endif /* WLAN_SUPPORT_PPEDS */
  772. /*
  773. * htt_soc_initialize() - SOC level HTT initialization
  774. * @htt_soc: Opaque htt SOC handle
  775. * @ctrl_psoc: Opaque ctrl SOC handle
  776. * @htc_soc: SOC level HTC handle
  777. * @hal_soc: Opaque HAL SOC handle
  778. * @osdev: QDF device
  779. *
  780. * Return: HTT handle on success; NULL on failure
  781. */
  782. void *
  783. htt_soc_initialize(struct htt_soc *htt_soc,
  784. struct cdp_ctrl_objmgr_psoc *ctrl_psoc,
  785. HTC_HANDLE htc_soc,
  786. hal_soc_handle_t hal_soc_hdl, qdf_device_t osdev);
  787. /*
  788. * htt_soc_attach() - attach DP and HTT SOC
  789. * @soc: DP SOC handle
  790. * @htc_hdl: HTC handle
  791. *
  792. * Return: htt_soc handle on Success, NULL on Failure
  793. */
  794. struct htt_soc *htt_soc_attach(struct dp_soc *soc, HTC_HANDLE htc_hdl);
  795. /*
  796. * htt_set_htc_handle_() - set HTC handle
  797. * @htt_hdl: HTT handle/SOC
  798. * @htc_soc: HTC handle
  799. *
  800. * Return: None
  801. */
  802. void htt_set_htc_handle(struct htt_soc *htt_hdl, HTC_HANDLE htc_soc);
  803. /*
  804. * htt_get_htc_handle_() - set HTC handle
  805. * @htt_hdl: HTT handle/SOC
  806. *
  807. * Return: HTC_HANDLE
  808. */
  809. HTC_HANDLE htt_get_htc_handle(struct htt_soc *htt_hdl);
  810. /*
  811. * htt_soc_htc_dealloc() - HTC memory de-alloc
  812. * @htt_soc: SOC level HTT handle
  813. *
  814. * Return: None
  815. */
  816. void htt_soc_htc_dealloc(struct htt_soc *htt_handle);
  817. /*
  818. * htt_soc_htc_prealloc() - HTC memory prealloc
  819. * @htt_soc: SOC level HTT handle
  820. *
  821. * Return: QDF_STATUS_SUCCESS on success or
  822. * QDF_STATUS_E_NO_MEM on allocation failure
  823. */
  824. QDF_STATUS htt_soc_htc_prealloc(struct htt_soc *htt_soc);
  825. void htt_soc_detach(struct htt_soc *soc);
  826. int htt_srng_setup(struct htt_soc *htt_soc, int pdev_id,
  827. hal_ring_handle_t hal_ring_hdl,
  828. int hal_ring_type);
  829. int htt_soc_attach_target(struct htt_soc *htt_soc);
  830. /*
  831. * htt_h2t_rx_ring_cfg() - Send SRNG packet and TLV filter
  832. * config message to target
  833. * @htt_soc: HTT SOC handle
  834. * @pdev_id: PDEV Id
  835. * @hal_srng: Opaque HAL SRNG pointer
  836. * @hal_ring_type: SRNG ring type
  837. * @ring_buf_size: SRNG buffer size
  838. * @htt_tlv_filter: Rx SRNG TLV and filter setting
  839. *
  840. * Return: 0 on success; error code on failure
  841. */
  842. int htt_h2t_rx_ring_cfg(struct htt_soc *htt_soc, int pdev_id,
  843. hal_ring_handle_t hal_ring_hdl,
  844. int hal_ring_type, int ring_buf_size,
  845. struct htt_rx_ring_tlv_filter *htt_tlv_filter);
  846. /*
  847. * htt_t2h_stats_handler() - target to host stats work handler
  848. * @context: context (dp soc context)
  849. *
  850. * Return: void
  851. */
  852. void htt_t2h_stats_handler(void *context);
  853. /**
  854. * struct htt_stats_context - htt stats information
  855. * @soc: Size of each descriptor in the pool
  856. * @msg: T2H Ext stats message queue
  857. * @msg_len: T2H Ext stats message length
  858. */
  859. struct htt_stats_context {
  860. struct dp_soc *soc;
  861. qdf_nbuf_queue_t msg;
  862. uint32_t msg_len;
  863. };
  864. #ifdef DP_UMAC_HW_RESET_SUPPORT
  865. /**
  866. * struct dp_htt_umac_reset_setup_cmd_params - Params for UMAC reset setup cmd
  867. * @msi_data: MSI data to be used for raising the UMAC reset interrupt
  868. * @shmem_addr_low: Lower 32-bits of shared memory
  869. * @shmem_addr_high: Higher 32-bits of shared memory
  870. */
  871. struct dp_htt_umac_reset_setup_cmd_params {
  872. uint32_t msi_data;
  873. uint32_t shmem_addr_low;
  874. uint32_t shmem_addr_high;
  875. };
  876. /**
  877. * dp_htt_umac_reset_send_setup_cmd(): Send the HTT UMAC reset setup command
  878. * @soc: dp soc object
  879. * @setup_params: parameters required by this command
  880. *
  881. * Return: Success when HTT message is sent, error on failure
  882. */
  883. QDF_STATUS dp_htt_umac_reset_send_setup_cmd(
  884. struct dp_soc *soc,
  885. const struct dp_htt_umac_reset_setup_cmd_params *setup_params);
  886. #endif
  887. /**
  888. * dp_htt_rx_flow_fst_setup(): Send HTT Rx FST setup message to FW
  889. * @pdev: DP pdev handle
  890. * @fse_setup_info: FST setup parameters
  891. *
  892. * Return: Success when HTT message is sent, error on failure
  893. */
  894. QDF_STATUS
  895. dp_htt_rx_flow_fst_setup(struct dp_pdev *pdev,
  896. struct dp_htt_rx_flow_fst_setup *setup_info);
  897. /**
  898. * dp_htt_rx_flow_fse_operation(): Send HTT Flow Search Entry msg to
  899. * add/del a flow in HW
  900. * @pdev: DP pdev handle
  901. * @fse_op_info: Flow entry parameters
  902. *
  903. * Return: Success when HTT message is sent, error on failure
  904. */
  905. QDF_STATUS
  906. dp_htt_rx_flow_fse_operation(struct dp_pdev *pdev,
  907. struct dp_htt_rx_flow_fst_operation *op_info);
  908. /**
  909. * htt_h2t_full_mon_cfg() - Send full monitor configuarion msg to FW
  910. *
  911. * @htt_soc: HTT Soc handle
  912. * @pdev_id: Radio id
  913. * @dp_full_mon_config: enabled/disable configuration
  914. *
  915. * Return: Success when HTT message is sent, error on failure
  916. */
  917. int htt_h2t_full_mon_cfg(struct htt_soc *htt_soc,
  918. uint8_t pdev_id,
  919. enum dp_full_mon_config);
  920. /**
  921. * dp_h2t_hw_vdev_stats_config_send: Send HTT command to FW for config
  922. of HW vdev stats
  923. * @dpsoc: Datapath soc handle
  924. * @pdev_id: INVALID_PDEV_ID for all pdevs or 0,1,2 for individual pdev
  925. * @enable: flag to specify enable/disable of stats
  926. * @reset: flag to specify if command is for reset of stats
  927. * @reset_bitmask: bitmask of vdev_id(s) for reset of HW stats
  928. *
  929. * Return: QDF_STATUS
  930. */
  931. QDF_STATUS dp_h2t_hw_vdev_stats_config_send(struct dp_soc *dpsoc,
  932. uint8_t pdev_id, bool enable,
  933. bool reset, uint64_t reset_bitmask);
  934. static inline enum htt_srng_ring_id
  935. dp_htt_get_mon_htt_ring_id(struct dp_soc *soc,
  936. enum hal_ring_type hal_ring_type)
  937. {
  938. enum htt_srng_ring_id htt_srng_id = 0;
  939. if (wlan_cfg_get_txmon_hw_support(soc->wlan_cfg_ctx)) {
  940. switch (hal_ring_type) {
  941. case RXDMA_MONITOR_BUF:
  942. htt_srng_id = HTT_RX_MON_HOST2MON_BUF_RING;
  943. break;
  944. case RXDMA_MONITOR_DST:
  945. htt_srng_id = HTT_RX_MON_MON2HOST_DEST_RING;
  946. break;
  947. default:
  948. dp_err("Invalid ring type %d ", hal_ring_type);
  949. break;
  950. }
  951. } else {
  952. switch (hal_ring_type) {
  953. case RXDMA_MONITOR_BUF:
  954. htt_srng_id = HTT_RXDMA_MONITOR_BUF_RING;
  955. break;
  956. case RXDMA_MONITOR_DST:
  957. htt_srng_id = HTT_RXDMA_MONITOR_DEST_RING;
  958. break;
  959. default:
  960. dp_err("Invalid ring type %d ", hal_ring_type);
  961. break;
  962. }
  963. }
  964. return htt_srng_id;
  965. }
  966. #endif /* _DP_HTT_H_ */