sde_crtc.c 167 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284
  1. /*
  2. * Copyright (c) 2014-2019 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <uapi/drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_crtc_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include <linux/clk/qcom.h>
  28. #include "sde_kms.h"
  29. #include "sde_hw_lm.h"
  30. #include "sde_hw_ctl.h"
  31. #include "sde_crtc.h"
  32. #include "sde_plane.h"
  33. #include "sde_hw_util.h"
  34. #include "sde_hw_catalog.h"
  35. #include "sde_color_processing.h"
  36. #include "sde_encoder.h"
  37. #include "sde_connector.h"
  38. #include "sde_vbif.h"
  39. #include "sde_power_handle.h"
  40. #include "sde_core_perf.h"
  41. #include "sde_trace.h"
  42. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  43. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  44. struct sde_crtc_custom_events {
  45. u32 event;
  46. int (*func)(struct drm_crtc *crtc, bool en,
  47. struct sde_irq_callback *irq);
  48. };
  49. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  50. bool en, struct sde_irq_callback *ad_irq);
  51. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  52. bool en, struct sde_irq_callback *idle_irq);
  53. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  54. struct sde_irq_callback *noirq);
  55. static struct sde_crtc_custom_events custom_events[] = {
  56. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  57. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  58. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  59. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  60. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  61. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  62. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  63. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  64. };
  65. /* default input fence timeout, in ms */
  66. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  67. /*
  68. * The default input fence timeout is 2 seconds while max allowed
  69. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  70. * tolerance limit.
  71. */
  72. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  73. /* layer mixer index on sde_crtc */
  74. #define LEFT_MIXER 0
  75. #define RIGHT_MIXER 1
  76. #define MISR_BUFF_SIZE 256
  77. /*
  78. * Time period for fps calculation in micro seconds.
  79. * Default value is set to 1 sec.
  80. */
  81. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  82. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  83. #define MAX_FRAME_COUNT 1000
  84. #define MILI_TO_MICRO 1000
  85. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  86. {
  87. struct msm_drm_private *priv;
  88. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  89. SDE_ERROR("invalid crtc\n");
  90. return NULL;
  91. }
  92. priv = crtc->dev->dev_private;
  93. if (!priv || !priv->kms) {
  94. SDE_ERROR("invalid kms\n");
  95. return NULL;
  96. }
  97. return to_sde_kms(priv->kms);
  98. }
  99. /**
  100. * sde_crtc_calc_fps() - Calculates fps value.
  101. * @sde_crtc : CRTC structure
  102. *
  103. * This function is called at frame done. It counts the number
  104. * of frames done for every 1 sec. Stores the value in measured_fps.
  105. * measured_fps value is 10 times the calculated fps value.
  106. * For example, measured_fps= 594 for calculated fps of 59.4
  107. */
  108. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  109. {
  110. ktime_t current_time_us;
  111. u64 fps, diff_us;
  112. current_time_us = ktime_get();
  113. diff_us = (u64)ktime_us_delta(current_time_us,
  114. sde_crtc->fps_info.last_sampled_time_us);
  115. sde_crtc->fps_info.frame_count++;
  116. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  117. /* Multiplying with 10 to get fps in floating point */
  118. fps = ((u64)sde_crtc->fps_info.frame_count)
  119. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  120. do_div(fps, diff_us);
  121. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  122. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  123. sde_crtc->base.base.id, (unsigned int)fps/10,
  124. (unsigned int)fps%10);
  125. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  126. sde_crtc->fps_info.frame_count = 0;
  127. }
  128. if (!sde_crtc->fps_info.time_buf)
  129. return;
  130. /**
  131. * Array indexing is based on sliding window algorithm.
  132. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  133. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  134. * counter loops around and comes back to the first index to store
  135. * the next ktime.
  136. */
  137. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  138. ktime_get();
  139. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  140. }
  141. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  142. {
  143. if (!sde_crtc)
  144. return;
  145. }
  146. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  147. {
  148. struct sde_crtc *sde_crtc;
  149. u64 fps_int, fps_float;
  150. ktime_t current_time_us;
  151. u64 fps, diff_us;
  152. if (!s || !s->private) {
  153. SDE_ERROR("invalid input param(s)\n");
  154. return -EAGAIN;
  155. }
  156. sde_crtc = s->private;
  157. current_time_us = ktime_get();
  158. diff_us = (u64)ktime_us_delta(current_time_us,
  159. sde_crtc->fps_info.last_sampled_time_us);
  160. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  161. /* Multiplying with 10 to get fps in floating point */
  162. fps = ((u64)sde_crtc->fps_info.frame_count)
  163. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  164. do_div(fps, diff_us);
  165. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  166. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  167. sde_crtc->fps_info.frame_count = 0;
  168. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  169. sde_crtc->base.base.id, (unsigned int)fps/10,
  170. (unsigned int)fps%10);
  171. }
  172. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  173. fps_float = do_div(fps_int, 10);
  174. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  175. return 0;
  176. }
  177. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  178. {
  179. return single_open(file, _sde_debugfs_fps_status_show,
  180. inode->i_private);
  181. }
  182. static ssize_t fps_periodicity_ms_store(struct device *device,
  183. struct device_attribute *attr, const char *buf, size_t count)
  184. {
  185. struct drm_crtc *crtc;
  186. struct sde_crtc *sde_crtc;
  187. int res;
  188. /* Base of the input */
  189. int cnt = 10;
  190. if (!device || !buf) {
  191. SDE_ERROR("invalid input param(s)\n");
  192. return -EAGAIN;
  193. }
  194. crtc = dev_get_drvdata(device);
  195. if (!crtc)
  196. return -EINVAL;
  197. sde_crtc = to_sde_crtc(crtc);
  198. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  199. if (res < 0)
  200. return res;
  201. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  202. sde_crtc->fps_info.fps_periodic_duration =
  203. DEFAULT_FPS_PERIOD_1_SEC;
  204. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  205. MAX_FPS_PERIOD_5_SECONDS)
  206. sde_crtc->fps_info.fps_periodic_duration =
  207. MAX_FPS_PERIOD_5_SECONDS;
  208. else
  209. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  210. return count;
  211. }
  212. static ssize_t fps_periodicity_ms_show(struct device *device,
  213. struct device_attribute *attr, char *buf)
  214. {
  215. struct drm_crtc *crtc;
  216. struct sde_crtc *sde_crtc;
  217. if (!device || !buf) {
  218. SDE_ERROR("invalid input param(s)\n");
  219. return -EAGAIN;
  220. }
  221. crtc = dev_get_drvdata(device);
  222. if (!crtc)
  223. return -EINVAL;
  224. sde_crtc = to_sde_crtc(crtc);
  225. return scnprintf(buf, PAGE_SIZE, "%d\n",
  226. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  227. }
  228. static ssize_t measured_fps_show(struct device *device,
  229. struct device_attribute *attr, char *buf)
  230. {
  231. struct drm_crtc *crtc;
  232. struct sde_crtc *sde_crtc;
  233. unsigned int fps_int, fps_decimal;
  234. u64 fps = 0, frame_count = 0;
  235. ktime_t current_time;
  236. int i = 0, current_time_index;
  237. u64 diff_us;
  238. if (!device || !buf) {
  239. SDE_ERROR("invalid input param(s)\n");
  240. return -EAGAIN;
  241. }
  242. crtc = dev_get_drvdata(device);
  243. if (!crtc) {
  244. scnprintf(buf, PAGE_SIZE, "fps information not available");
  245. return -EINVAL;
  246. }
  247. sde_crtc = to_sde_crtc(crtc);
  248. if (!sde_crtc->fps_info.time_buf) {
  249. scnprintf(buf, PAGE_SIZE,
  250. "timebuf null - fps information not available");
  251. return -EINVAL;
  252. }
  253. /**
  254. * Whenever the time_index counter comes to zero upon decrementing,
  255. * it is set to the last index since it is the next index that we
  256. * should check for calculating the buftime.
  257. */
  258. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  259. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  260. current_time = ktime_get();
  261. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  262. u64 ptime = (u64)ktime_to_us(current_time);
  263. u64 buftime = (u64)ktime_to_us(
  264. sde_crtc->fps_info.time_buf[current_time_index]);
  265. diff_us = (u64)ktime_us_delta(current_time,
  266. sde_crtc->fps_info.time_buf[current_time_index]);
  267. if (ptime > buftime && diff_us >= (u64)
  268. sde_crtc->fps_info.fps_periodic_duration) {
  269. /* Multiplying with 10 to get fps in floating point */
  270. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  271. do_div(fps, diff_us);
  272. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  273. SDE_DEBUG("measured fps: %d\n",
  274. sde_crtc->fps_info.measured_fps);
  275. break;
  276. }
  277. current_time_index = (current_time_index == 0) ?
  278. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  279. SDE_DEBUG("current time index: %d\n", current_time_index);
  280. frame_count++;
  281. }
  282. if (i == MAX_FRAME_COUNT) {
  283. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  284. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  285. diff_us = (u64)ktime_us_delta(current_time,
  286. sde_crtc->fps_info.time_buf[current_time_index]);
  287. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  288. /* Multiplying with 10 to get fps in floating point */
  289. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  290. do_div(fps, diff_us);
  291. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  292. }
  293. }
  294. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  295. fps_decimal = do_div(fps_int, 10);
  296. return scnprintf(buf, PAGE_SIZE,
  297. "fps: %d.%d duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  298. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  299. }
  300. static ssize_t vsync_event_show(struct device *device,
  301. struct device_attribute *attr, char *buf)
  302. {
  303. struct drm_crtc *crtc;
  304. struct sde_crtc *sde_crtc;
  305. if (!device || !buf) {
  306. SDE_ERROR("invalid input param(s)\n");
  307. return -EAGAIN;
  308. }
  309. crtc = dev_get_drvdata(device);
  310. sde_crtc = to_sde_crtc(crtc);
  311. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\n",
  312. ktime_to_ns(sde_crtc->vblank_last_cb_time));
  313. }
  314. static DEVICE_ATTR_RO(vsync_event);
  315. static DEVICE_ATTR_RO(measured_fps);
  316. static DEVICE_ATTR_RW(fps_periodicity_ms);
  317. static struct attribute *sde_crtc_dev_attrs[] = {
  318. &dev_attr_vsync_event.attr,
  319. &dev_attr_measured_fps.attr,
  320. &dev_attr_fps_periodicity_ms.attr,
  321. NULL
  322. };
  323. static const struct attribute_group sde_crtc_attr_group = {
  324. .attrs = sde_crtc_dev_attrs,
  325. };
  326. static const struct attribute_group *sde_crtc_attr_groups[] = {
  327. &sde_crtc_attr_group,
  328. NULL,
  329. };
  330. static void sde_crtc_destroy(struct drm_crtc *crtc)
  331. {
  332. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  333. SDE_DEBUG("\n");
  334. if (!crtc)
  335. return;
  336. if (sde_crtc->vsync_event_sf)
  337. sysfs_put(sde_crtc->vsync_event_sf);
  338. if (sde_crtc->sysfs_dev)
  339. device_unregister(sde_crtc->sysfs_dev);
  340. if (sde_crtc->blob_info)
  341. drm_property_blob_put(sde_crtc->blob_info);
  342. msm_property_destroy(&sde_crtc->property_info);
  343. sde_cp_crtc_destroy_properties(crtc);
  344. sde_fence_deinit(sde_crtc->output_fence);
  345. _sde_crtc_deinit_events(sde_crtc);
  346. drm_crtc_cleanup(crtc);
  347. mutex_destroy(&sde_crtc->crtc_lock);
  348. kfree(sde_crtc);
  349. }
  350. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  351. const struct drm_display_mode *mode,
  352. struct drm_display_mode *adjusted_mode)
  353. {
  354. SDE_DEBUG("\n");
  355. if ((msm_is_mode_seamless(adjusted_mode) ||
  356. (msm_is_mode_seamless_vrr(adjusted_mode) ||
  357. msm_is_mode_seamless_dyn_clk(adjusted_mode))) &&
  358. (!crtc->enabled)) {
  359. SDE_ERROR("crtc state prevents seamless transition\n");
  360. return false;
  361. }
  362. return true;
  363. }
  364. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  365. struct sde_plane_state *pstate, struct sde_format *format)
  366. {
  367. uint32_t blend_op, fg_alpha, bg_alpha;
  368. uint32_t blend_type;
  369. struct sde_hw_mixer *lm = mixer->hw_lm;
  370. /* default to opaque blending */
  371. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  372. bg_alpha = 0xFF - fg_alpha;
  373. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  374. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  375. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  376. switch (blend_type) {
  377. case SDE_DRM_BLEND_OP_OPAQUE:
  378. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  379. SDE_BLEND_BG_ALPHA_BG_CONST;
  380. break;
  381. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  382. if (format->alpha_enable) {
  383. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  384. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  385. if (fg_alpha != 0xff) {
  386. bg_alpha = fg_alpha;
  387. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  388. SDE_BLEND_BG_INV_MOD_ALPHA;
  389. } else {
  390. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  391. }
  392. }
  393. break;
  394. case SDE_DRM_BLEND_OP_COVERAGE:
  395. if (format->alpha_enable) {
  396. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  397. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  398. if (fg_alpha != 0xff) {
  399. bg_alpha = fg_alpha;
  400. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  401. SDE_BLEND_BG_MOD_ALPHA |
  402. SDE_BLEND_BG_INV_MOD_ALPHA;
  403. } else {
  404. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  405. }
  406. }
  407. break;
  408. default:
  409. /* do nothing */
  410. break;
  411. }
  412. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  413. bg_alpha, blend_op);
  414. SDE_DEBUG(
  415. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  416. (char *) &format->base.pixel_format,
  417. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  418. }
  419. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  420. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  421. struct sde_hw_dim_layer *dim_layer)
  422. {
  423. struct sde_crtc_state *cstate;
  424. struct sde_hw_mixer *lm;
  425. struct sde_hw_dim_layer split_dim_layer;
  426. int i;
  427. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  428. SDE_DEBUG("empty dim_layer\n");
  429. return;
  430. }
  431. cstate = to_sde_crtc_state(crtc->state);
  432. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  433. dim_layer->flags, dim_layer->stage);
  434. split_dim_layer.stage = dim_layer->stage;
  435. split_dim_layer.color_fill = dim_layer->color_fill;
  436. /*
  437. * traverse through the layer mixers attached to crtc and find the
  438. * intersecting dim layer rect in each LM and program accordingly.
  439. */
  440. for (i = 0; i < sde_crtc->num_mixers; i++) {
  441. split_dim_layer.flags = dim_layer->flags;
  442. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  443. &split_dim_layer.rect);
  444. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  445. /*
  446. * no extra programming required for non-intersecting
  447. * layer mixers with INCLUSIVE dim layer
  448. */
  449. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  450. continue;
  451. /*
  452. * program the other non-intersecting layer mixers with
  453. * INCLUSIVE dim layer of full size for uniformity
  454. * with EXCLUSIVE dim layer config.
  455. */
  456. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  457. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  458. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  459. sizeof(split_dim_layer.rect));
  460. } else {
  461. split_dim_layer.rect.x =
  462. split_dim_layer.rect.x -
  463. cstate->lm_roi[i].x;
  464. split_dim_layer.rect.y =
  465. split_dim_layer.rect.y -
  466. cstate->lm_roi[i].y;
  467. }
  468. SDE_EVT32_VERBOSE(DRMID(crtc),
  469. cstate->lm_roi[i].x,
  470. cstate->lm_roi[i].y,
  471. cstate->lm_roi[i].w,
  472. cstate->lm_roi[i].h,
  473. dim_layer->rect.x,
  474. dim_layer->rect.y,
  475. dim_layer->rect.w,
  476. dim_layer->rect.h,
  477. split_dim_layer.rect.x,
  478. split_dim_layer.rect.y,
  479. split_dim_layer.rect.w,
  480. split_dim_layer.rect.h);
  481. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  482. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  483. split_dim_layer.rect.w, split_dim_layer.rect.h);
  484. lm = mixer[i].hw_lm;
  485. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  486. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  487. }
  488. }
  489. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  490. const struct sde_rect **crtc_roi)
  491. {
  492. struct sde_crtc_state *crtc_state;
  493. if (!state || !crtc_roi)
  494. return;
  495. crtc_state = to_sde_crtc_state(state);
  496. *crtc_roi = &crtc_state->crtc_roi;
  497. }
  498. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  499. {
  500. struct sde_crtc_state *cstate;
  501. struct sde_crtc *sde_crtc;
  502. if (!state || !state->crtc)
  503. return false;
  504. sde_crtc = to_sde_crtc(state->crtc);
  505. cstate = to_sde_crtc_state(state);
  506. return msm_property_is_dirty(&sde_crtc->property_info,
  507. &cstate->property_state, CRTC_PROP_ROI_V1);
  508. }
  509. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  510. void __user *usr_ptr)
  511. {
  512. struct drm_crtc *crtc;
  513. struct sde_crtc_state *cstate;
  514. struct sde_drm_roi_v1 roi_v1;
  515. int i;
  516. if (!state) {
  517. SDE_ERROR("invalid args\n");
  518. return -EINVAL;
  519. }
  520. cstate = to_sde_crtc_state(state);
  521. crtc = cstate->base.crtc;
  522. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  523. if (!usr_ptr) {
  524. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  525. return 0;
  526. }
  527. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  528. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  529. return -EINVAL;
  530. }
  531. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  532. if (roi_v1.num_rects == 0) {
  533. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  534. return 0;
  535. }
  536. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  537. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  538. roi_v1.num_rects);
  539. return -EINVAL;
  540. }
  541. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  542. for (i = 0; i < roi_v1.num_rects; ++i) {
  543. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  544. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  545. DRMID(crtc), i,
  546. cstate->user_roi_list.roi[i].x1,
  547. cstate->user_roi_list.roi[i].y1,
  548. cstate->user_roi_list.roi[i].x2,
  549. cstate->user_roi_list.roi[i].y2);
  550. SDE_EVT32_VERBOSE(DRMID(crtc),
  551. cstate->user_roi_list.roi[i].x1,
  552. cstate->user_roi_list.roi[i].y1,
  553. cstate->user_roi_list.roi[i].x2,
  554. cstate->user_roi_list.roi[i].y2);
  555. }
  556. return 0;
  557. }
  558. static bool _sde_crtc_setup_is_3dmux_dsc(struct drm_crtc_state *state)
  559. {
  560. int i;
  561. struct sde_crtc_state *cstate;
  562. bool is_3dmux_dsc = false;
  563. cstate = to_sde_crtc_state(state);
  564. for (i = 0; i < cstate->num_connectors; i++) {
  565. struct drm_connector *conn = cstate->connectors[i];
  566. if (sde_connector_get_topology_name(conn) ==
  567. SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC)
  568. is_3dmux_dsc = true;
  569. }
  570. return is_3dmux_dsc;
  571. }
  572. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  573. struct drm_crtc_state *state)
  574. {
  575. struct drm_connector *conn;
  576. struct drm_connector_state *conn_state;
  577. struct sde_crtc *sde_crtc;
  578. struct sde_crtc_state *crtc_state;
  579. struct sde_rect *crtc_roi;
  580. struct msm_mode_info mode_info;
  581. int i = 0;
  582. int rc;
  583. bool is_crtc_roi_dirty;
  584. bool is_any_conn_roi_dirty;
  585. if (!crtc || !state)
  586. return -EINVAL;
  587. sde_crtc = to_sde_crtc(crtc);
  588. crtc_state = to_sde_crtc_state(state);
  589. crtc_roi = &crtc_state->crtc_roi;
  590. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  591. is_any_conn_roi_dirty = false;
  592. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  593. struct sde_connector *sde_conn;
  594. struct sde_connector_state *sde_conn_state;
  595. struct sde_rect conn_roi;
  596. if (!conn_state || conn_state->crtc != crtc)
  597. continue;
  598. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  599. if (rc) {
  600. SDE_ERROR("failed to get mode info\n");
  601. return -EINVAL;
  602. }
  603. sde_conn = to_sde_connector(conn_state->connector);
  604. sde_conn_state = to_sde_connector_state(conn_state);
  605. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  606. msm_property_is_dirty(
  607. &sde_conn->property_info,
  608. &sde_conn_state->property_state,
  609. CONNECTOR_PROP_ROI_V1);
  610. if (!mode_info.roi_caps.enabled)
  611. continue;
  612. /*
  613. * current driver only supports same connector and crtc size,
  614. * but if support for different sizes is added, driver needs
  615. * to check the connector roi here to make sure is full screen
  616. * for dsc 3d-mux topology that doesn't support partial update.
  617. */
  618. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  619. sizeof(crtc_state->user_roi_list))) {
  620. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  621. sde_crtc->name);
  622. return -EINVAL;
  623. }
  624. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  625. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  626. conn_roi.x, conn_roi.y,
  627. conn_roi.w, conn_roi.h);
  628. }
  629. /*
  630. * Check against CRTC ROI and Connector ROI not being updated together.
  631. * This restriction should be relaxed when Connector ROI scaling is
  632. * supported.
  633. */
  634. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  635. SDE_ERROR("connector/crtc rois not updated together\n");
  636. return -EINVAL;
  637. }
  638. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  639. /* clear the ROI to null if it matches full screen anyways */
  640. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  641. crtc_roi->w == state->adjusted_mode.hdisplay &&
  642. crtc_roi->h == state->adjusted_mode.vdisplay)
  643. memset(crtc_roi, 0, sizeof(*crtc_roi));
  644. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  645. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  646. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  647. crtc_roi->h);
  648. return 0;
  649. }
  650. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  651. struct drm_crtc_state *state)
  652. {
  653. struct sde_crtc *sde_crtc;
  654. struct sde_crtc_state *crtc_state;
  655. struct drm_connector *conn;
  656. struct drm_connector_state *conn_state;
  657. int i;
  658. if (!crtc || !state)
  659. return -EINVAL;
  660. sde_crtc = to_sde_crtc(crtc);
  661. crtc_state = to_sde_crtc_state(state);
  662. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  663. return 0;
  664. /* partial update active, check if autorefresh is also requested */
  665. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  666. uint64_t autorefresh;
  667. if (!conn_state || conn_state->crtc != crtc)
  668. continue;
  669. autorefresh = sde_connector_get_property(conn_state,
  670. CONNECTOR_PROP_AUTOREFRESH);
  671. if (autorefresh) {
  672. SDE_ERROR(
  673. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  674. sde_crtc->name, autorefresh);
  675. return -EINVAL;
  676. }
  677. }
  678. return 0;
  679. }
  680. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  681. struct drm_crtc_state *state, int lm_idx)
  682. {
  683. struct sde_crtc *sde_crtc;
  684. struct sde_crtc_state *crtc_state;
  685. const struct sde_rect *crtc_roi;
  686. const struct sde_rect *lm_bounds;
  687. struct sde_rect *lm_roi;
  688. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  689. return -EINVAL;
  690. sde_crtc = to_sde_crtc(crtc);
  691. crtc_state = to_sde_crtc_state(state);
  692. crtc_roi = &crtc_state->crtc_roi;
  693. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  694. lm_roi = &crtc_state->lm_roi[lm_idx];
  695. if (sde_kms_rect_is_null(crtc_roi))
  696. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  697. else
  698. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  699. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  700. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  701. /*
  702. * partial update is not supported with 3dmux dsc or dest scaler.
  703. * hence, crtc roi must match the mixer dimensions.
  704. */
  705. if (crtc_state->num_ds_enabled ||
  706. _sde_crtc_setup_is_3dmux_dsc(state)) {
  707. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  708. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  709. return -EINVAL;
  710. }
  711. }
  712. /* if any dimension is zero, clear all dimensions for clarity */
  713. if (sde_kms_rect_is_null(lm_roi))
  714. memset(lm_roi, 0, sizeof(*lm_roi));
  715. return 0;
  716. }
  717. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  718. struct drm_crtc_state *state)
  719. {
  720. struct sde_crtc *sde_crtc;
  721. struct sde_crtc_state *crtc_state;
  722. u32 disp_bitmask = 0;
  723. int i;
  724. if (!crtc || !state) {
  725. pr_err("Invalid crtc or state\n");
  726. return 0;
  727. }
  728. sde_crtc = to_sde_crtc(crtc);
  729. crtc_state = to_sde_crtc_state(state);
  730. /* pingpong split: one ROI, one LM, two physical displays */
  731. if (crtc_state->is_ppsplit) {
  732. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  733. struct sde_rect *roi = &crtc_state->lm_roi[0];
  734. if (sde_kms_rect_is_null(roi))
  735. disp_bitmask = 0;
  736. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  737. disp_bitmask = BIT(0); /* left only */
  738. else if (roi->x >= lm_split_width)
  739. disp_bitmask = BIT(1); /* right only */
  740. else
  741. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  742. } else {
  743. for (i = 0; i < sde_crtc->num_mixers; i++) {
  744. if (!sde_kms_rect_is_null(&crtc_state->lm_roi[i]))
  745. disp_bitmask |= BIT(i);
  746. }
  747. }
  748. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  749. return disp_bitmask;
  750. }
  751. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  752. struct drm_crtc_state *state)
  753. {
  754. struct sde_crtc *sde_crtc;
  755. struct sde_crtc_state *crtc_state;
  756. const struct sde_rect *roi[CRTC_DUAL_MIXERS];
  757. if (!crtc || !state)
  758. return -EINVAL;
  759. sde_crtc = to_sde_crtc(crtc);
  760. crtc_state = to_sde_crtc_state(state);
  761. if (sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  762. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  763. sde_crtc->name, sde_crtc->num_mixers);
  764. return -EINVAL;
  765. }
  766. /*
  767. * If using pingpong split: one ROI, one LM, two physical displays
  768. * then the ROI must be centered on the panel split boundary and
  769. * be of equal width across the split.
  770. */
  771. if (crtc_state->is_ppsplit) {
  772. u16 panel_split_width;
  773. u32 display_mask;
  774. roi[0] = &crtc_state->lm_roi[0];
  775. if (sde_kms_rect_is_null(roi[0]))
  776. return 0;
  777. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  778. if (display_mask != (BIT(0) | BIT(1)))
  779. return 0;
  780. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  781. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  782. SDE_ERROR("%s: roi x %d w %d split %d\n",
  783. sde_crtc->name, roi[0]->x, roi[0]->w,
  784. panel_split_width);
  785. return -EINVAL;
  786. }
  787. return 0;
  788. }
  789. /*
  790. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  791. * LMs and be of equal width.
  792. */
  793. if (sde_crtc->num_mixers < 2)
  794. return 0;
  795. roi[0] = &crtc_state->lm_roi[0];
  796. roi[1] = &crtc_state->lm_roi[1];
  797. /* if one of the roi is null it's a left/right-only update */
  798. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  799. return 0;
  800. /* check lm rois are equal width & first roi ends at 2nd roi */
  801. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  802. SDE_ERROR(
  803. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  804. sde_crtc->name, roi[0]->x, roi[0]->w,
  805. roi[1]->x, roi[1]->w);
  806. return -EINVAL;
  807. }
  808. return 0;
  809. }
  810. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  811. struct drm_crtc_state *state)
  812. {
  813. struct sde_crtc *sde_crtc;
  814. struct sde_crtc_state *crtc_state;
  815. const struct sde_rect *crtc_roi;
  816. const struct drm_plane_state *pstate;
  817. struct drm_plane *plane;
  818. if (!crtc || !state)
  819. return -EINVAL;
  820. /*
  821. * Reject commit if a Plane CRTC destination coordinates fall outside
  822. * the partial CRTC ROI. LM output is determined via connector ROIs,
  823. * if they are specified, not Plane CRTC ROIs.
  824. */
  825. sde_crtc = to_sde_crtc(crtc);
  826. crtc_state = to_sde_crtc_state(state);
  827. crtc_roi = &crtc_state->crtc_roi;
  828. if (sde_kms_rect_is_null(crtc_roi))
  829. return 0;
  830. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  831. struct sde_rect plane_roi, intersection;
  832. if (IS_ERR_OR_NULL(pstate)) {
  833. int rc = PTR_ERR(pstate);
  834. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  835. sde_crtc->name, plane->base.id, rc);
  836. return rc;
  837. }
  838. plane_roi.x = pstate->crtc_x;
  839. plane_roi.y = pstate->crtc_y;
  840. plane_roi.w = pstate->crtc_w;
  841. plane_roi.h = pstate->crtc_h;
  842. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  843. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  844. SDE_ERROR(
  845. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  846. sde_crtc->name, plane->base.id,
  847. plane_roi.x, plane_roi.y,
  848. plane_roi.w, plane_roi.h,
  849. crtc_roi->x, crtc_roi->y,
  850. crtc_roi->w, crtc_roi->h);
  851. return -E2BIG;
  852. }
  853. }
  854. return 0;
  855. }
  856. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  857. struct drm_crtc_state *state)
  858. {
  859. struct sde_crtc *sde_crtc;
  860. struct sde_crtc_state *sde_crtc_state;
  861. struct msm_mode_info mode_info;
  862. int rc, lm_idx, i;
  863. if (!crtc || !state)
  864. return -EINVAL;
  865. memset(&mode_info, 0, sizeof(mode_info));
  866. sde_crtc = to_sde_crtc(crtc);
  867. sde_crtc_state = to_sde_crtc_state(state);
  868. /*
  869. * check connector array cached at modeset time since incoming atomic
  870. * state may not include any connectors if they aren't modified
  871. */
  872. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  873. struct drm_connector *conn = sde_crtc_state->connectors[i];
  874. if (!conn || !conn->state)
  875. continue;
  876. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  877. if (rc) {
  878. SDE_ERROR("failed to get mode info\n");
  879. return -EINVAL;
  880. }
  881. if (!mode_info.roi_caps.enabled)
  882. continue;
  883. if (sde_crtc_state->user_roi_list.num_rects >
  884. mode_info.roi_caps.num_roi) {
  885. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  886. sde_crtc_state->user_roi_list.num_rects,
  887. mode_info.roi_caps.num_roi);
  888. return -E2BIG;
  889. }
  890. rc = _sde_crtc_set_crtc_roi(crtc, state);
  891. if (rc)
  892. return rc;
  893. rc = _sde_crtc_check_autorefresh(crtc, state);
  894. if (rc)
  895. return rc;
  896. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  897. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  898. if (rc)
  899. return rc;
  900. }
  901. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  902. if (rc)
  903. return rc;
  904. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  905. if (rc)
  906. return rc;
  907. }
  908. return 0;
  909. }
  910. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  911. {
  912. struct sde_crtc *sde_crtc;
  913. struct sde_crtc_state *crtc_state;
  914. const struct sde_rect *lm_roi;
  915. struct sde_hw_mixer *hw_lm;
  916. int lm_idx, lm_horiz_position;
  917. if (!crtc)
  918. return;
  919. sde_crtc = to_sde_crtc(crtc);
  920. crtc_state = to_sde_crtc_state(crtc->state);
  921. lm_horiz_position = 0;
  922. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  923. struct sde_hw_mixer_cfg cfg;
  924. lm_roi = &crtc_state->lm_roi[lm_idx];
  925. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  926. SDE_EVT32(DRMID(crtc_state->base.crtc), lm_idx,
  927. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  928. if (sde_kms_rect_is_null(lm_roi))
  929. continue;
  930. hw_lm->cfg.out_width = lm_roi->w;
  931. hw_lm->cfg.out_height = lm_roi->h;
  932. hw_lm->cfg.right_mixer = lm_horiz_position;
  933. cfg.out_width = lm_roi->w;
  934. cfg.out_height = lm_roi->h;
  935. cfg.right_mixer = lm_horiz_position++;
  936. cfg.flags = 0;
  937. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  938. }
  939. }
  940. struct plane_state {
  941. struct sde_plane_state *sde_pstate;
  942. const struct drm_plane_state *drm_pstate;
  943. int stage;
  944. u32 pipe_id;
  945. };
  946. static int pstate_cmp(const void *a, const void *b)
  947. {
  948. struct plane_state *pa = (struct plane_state *)a;
  949. struct plane_state *pb = (struct plane_state *)b;
  950. int rc = 0;
  951. int pa_zpos, pb_zpos;
  952. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  953. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  954. if (pa_zpos != pb_zpos)
  955. rc = pa_zpos - pb_zpos;
  956. else
  957. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  958. return rc;
  959. }
  960. /*
  961. * validate and set source split:
  962. * use pstates sorted by stage to check planes on same stage
  963. * we assume that all pipes are in source split so its valid to compare
  964. * without taking into account left/right mixer placement
  965. */
  966. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  967. struct plane_state *pstates, int cnt)
  968. {
  969. struct plane_state *prv_pstate, *cur_pstate;
  970. struct sde_rect left_rect, right_rect;
  971. struct sde_kms *sde_kms;
  972. int32_t left_pid, right_pid;
  973. int32_t stage;
  974. int i, rc = 0;
  975. sde_kms = _sde_crtc_get_kms(crtc);
  976. if (!sde_kms || !sde_kms->catalog) {
  977. SDE_ERROR("invalid parameters\n");
  978. return -EINVAL;
  979. }
  980. for (i = 1; i < cnt; i++) {
  981. prv_pstate = &pstates[i - 1];
  982. cur_pstate = &pstates[i];
  983. if (prv_pstate->stage != cur_pstate->stage)
  984. continue;
  985. stage = cur_pstate->stage;
  986. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  987. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  988. prv_pstate->drm_pstate->crtc_y,
  989. prv_pstate->drm_pstate->crtc_w,
  990. prv_pstate->drm_pstate->crtc_h, false);
  991. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  992. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  993. cur_pstate->drm_pstate->crtc_y,
  994. cur_pstate->drm_pstate->crtc_w,
  995. cur_pstate->drm_pstate->crtc_h, false);
  996. if (right_rect.x < left_rect.x) {
  997. swap(left_pid, right_pid);
  998. swap(left_rect, right_rect);
  999. swap(prv_pstate, cur_pstate);
  1000. }
  1001. /*
  1002. * - planes are enumerated in pipe-priority order such that
  1003. * planes with lower drm_id must be left-most in a shared
  1004. * blend-stage when using source split.
  1005. * - planes in source split must be contiguous in width
  1006. * - planes in source split must have same dest yoff and height
  1007. */
  1008. if ((right_pid < left_pid) &&
  1009. !sde_kms->catalog->pipe_order_type) {
  1010. SDE_ERROR(
  1011. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1012. stage, left_pid, right_pid);
  1013. return -EINVAL;
  1014. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1015. SDE_ERROR(
  1016. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1017. stage, left_rect.x, left_rect.w,
  1018. right_rect.x, right_rect.w);
  1019. return -EINVAL;
  1020. } else if ((left_rect.y != right_rect.y) ||
  1021. (left_rect.h != right_rect.h)) {
  1022. SDE_ERROR(
  1023. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1024. stage, left_rect.y, left_rect.h,
  1025. right_rect.y, right_rect.h);
  1026. return -EINVAL;
  1027. }
  1028. }
  1029. return rc;
  1030. }
  1031. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1032. struct plane_state *pstates, int cnt)
  1033. {
  1034. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1035. struct sde_kms *sde_kms;
  1036. struct sde_rect left_rect, right_rect;
  1037. int32_t left_pid, right_pid;
  1038. int32_t stage;
  1039. int i;
  1040. sde_kms = _sde_crtc_get_kms(crtc);
  1041. if (!sde_kms || !sde_kms->catalog) {
  1042. SDE_ERROR("invalid parameters\n");
  1043. return;
  1044. }
  1045. if (!sde_kms->catalog->pipe_order_type)
  1046. return;
  1047. for (i = 0; i < cnt; i++) {
  1048. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1049. cur_pstate = &pstates[i];
  1050. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1051. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)) {
  1052. /*
  1053. * reset if prv or nxt pipes are not in the same stage
  1054. * as the cur pipe
  1055. */
  1056. if ((!nxt_pstate)
  1057. || (nxt_pstate->stage != cur_pstate->stage))
  1058. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1059. continue;
  1060. }
  1061. stage = cur_pstate->stage;
  1062. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1063. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1064. prv_pstate->drm_pstate->crtc_y,
  1065. prv_pstate->drm_pstate->crtc_w,
  1066. prv_pstate->drm_pstate->crtc_h, false);
  1067. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1068. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1069. cur_pstate->drm_pstate->crtc_y,
  1070. cur_pstate->drm_pstate->crtc_w,
  1071. cur_pstate->drm_pstate->crtc_h, false);
  1072. if (right_rect.x < left_rect.x) {
  1073. swap(left_pid, right_pid);
  1074. swap(left_rect, right_rect);
  1075. swap(prv_pstate, cur_pstate);
  1076. }
  1077. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1078. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1079. }
  1080. for (i = 0; i < cnt; i++) {
  1081. cur_pstate = &pstates[i];
  1082. sde_plane_setup_src_split_order(
  1083. cur_pstate->drm_pstate->plane,
  1084. cur_pstate->sde_pstate->multirect_index,
  1085. cur_pstate->sde_pstate->pipe_order_flags);
  1086. }
  1087. }
  1088. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1089. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1090. struct sde_crtc_mixer *mixer)
  1091. {
  1092. struct drm_plane *plane;
  1093. struct drm_framebuffer *fb;
  1094. struct drm_plane_state *state;
  1095. struct sde_crtc_state *cstate;
  1096. struct sde_plane_state *pstate = NULL;
  1097. struct plane_state *pstates = NULL;
  1098. struct sde_format *format;
  1099. struct sde_hw_ctl *ctl;
  1100. struct sde_hw_mixer *lm;
  1101. struct sde_hw_stage_cfg *stage_cfg;
  1102. struct sde_rect plane_crtc_roi;
  1103. uint32_t stage_idx, lm_idx;
  1104. int zpos_cnt[SDE_STAGE_MAX + 1] = { 0 };
  1105. int i, cnt = 0;
  1106. bool bg_alpha_enable = false;
  1107. if (!sde_crtc || !crtc->state || !mixer) {
  1108. SDE_ERROR("invalid sde_crtc or mixer\n");
  1109. return;
  1110. }
  1111. ctl = mixer->hw_ctl;
  1112. lm = mixer->hw_lm;
  1113. stage_cfg = &sde_crtc->stage_cfg;
  1114. cstate = to_sde_crtc_state(crtc->state);
  1115. pstates = kcalloc(SDE_PSTATES_MAX,
  1116. sizeof(struct plane_state), GFP_KERNEL);
  1117. if (!pstates)
  1118. return;
  1119. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1120. state = plane->state;
  1121. if (!state)
  1122. continue;
  1123. plane_crtc_roi.x = state->crtc_x;
  1124. plane_crtc_roi.y = state->crtc_y;
  1125. plane_crtc_roi.w = state->crtc_w;
  1126. plane_crtc_roi.h = state->crtc_h;
  1127. pstate = to_sde_plane_state(state);
  1128. fb = state->fb;
  1129. sde_plane_ctl_flush(plane, ctl, true);
  1130. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1131. crtc->base.id,
  1132. pstate->stage,
  1133. plane->base.id,
  1134. sde_plane_pipe(plane) - SSPP_VIG0,
  1135. state->fb ? state->fb->base.id : -1);
  1136. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1137. if (!format) {
  1138. SDE_ERROR("invalid format\n");
  1139. goto end;
  1140. }
  1141. if (pstate->stage == SDE_STAGE_BASE && format->alpha_enable)
  1142. bg_alpha_enable = true;
  1143. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1144. state->fb ? state->fb->base.id : -1,
  1145. state->src_x >> 16, state->src_y >> 16,
  1146. state->src_w >> 16, state->src_h >> 16,
  1147. state->crtc_x, state->crtc_y,
  1148. state->crtc_w, state->crtc_h,
  1149. pstate->rotation);
  1150. stage_idx = zpos_cnt[pstate->stage]++;
  1151. stage_cfg->stage[pstate->stage][stage_idx] =
  1152. sde_plane_pipe(plane);
  1153. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1154. pstate->multirect_index;
  1155. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1156. sde_plane_pipe(plane) - SSPP_VIG0, pstate->stage,
  1157. pstate->multirect_index, pstate->multirect_mode,
  1158. format->base.pixel_format, fb ? fb->modifier : 0);
  1159. /* blend config update */
  1160. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1161. _sde_crtc_setup_blend_cfg(mixer + lm_idx, pstate,
  1162. format);
  1163. if (bg_alpha_enable && !format->alpha_enable)
  1164. mixer[lm_idx].mixer_op_mode = 0;
  1165. else
  1166. mixer[lm_idx].mixer_op_mode |=
  1167. 1 << pstate->stage;
  1168. }
  1169. if (cnt >= SDE_PSTATES_MAX)
  1170. continue;
  1171. pstates[cnt].sde_pstate = pstate;
  1172. pstates[cnt].drm_pstate = state;
  1173. pstates[cnt].stage = sde_plane_get_property(
  1174. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1175. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1176. cnt++;
  1177. }
  1178. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1179. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1180. if (lm && lm->ops.setup_dim_layer) {
  1181. cstate = to_sde_crtc_state(crtc->state);
  1182. for (i = 0; i < cstate->num_dim_layers; i++)
  1183. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1184. mixer, &cstate->dim_layer[i]);
  1185. }
  1186. _sde_crtc_program_lm_output_roi(crtc);
  1187. end:
  1188. kfree(pstates);
  1189. }
  1190. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1191. struct drm_crtc *crtc)
  1192. {
  1193. struct sde_crtc *sde_crtc;
  1194. struct sde_crtc_state *cstate;
  1195. struct drm_encoder *drm_enc;
  1196. bool is_right_only;
  1197. bool encoder_in_dsc_merge = false;
  1198. if (!crtc || !crtc->state)
  1199. return;
  1200. sde_crtc = to_sde_crtc(crtc);
  1201. cstate = to_sde_crtc_state(crtc->state);
  1202. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS)
  1203. return;
  1204. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1205. crtc->state->encoder_mask) {
  1206. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1207. encoder_in_dsc_merge = true;
  1208. break;
  1209. }
  1210. }
  1211. /**
  1212. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1213. * This is due to two reasons:
  1214. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1215. * the left DSC must be used, right DSC cannot be used alone.
  1216. * For right-only partial update, this means swap layer mixers to map
  1217. * Left LM to Right INTF. On later HW this was relaxed.
  1218. * - In DSC Merge mode, the physical encoder has already registered
  1219. * PP0 as the master, to switch to right-only we would have to
  1220. * reprogram to be driven by PP1 instead.
  1221. * To support both cases, we prefer to support the mixer swap solution.
  1222. */
  1223. if (!encoder_in_dsc_merge)
  1224. return;
  1225. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1226. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1227. if (is_right_only && !sde_crtc->mixers_swapped) {
  1228. /* right-only update swap mixers */
  1229. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1230. sde_crtc->mixers_swapped = true;
  1231. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1232. /* left-only or full update, swap back */
  1233. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1234. sde_crtc->mixers_swapped = false;
  1235. }
  1236. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1237. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1238. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1239. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1240. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1241. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1242. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1243. }
  1244. /**
  1245. * _sde_crtc_blend_setup - configure crtc mixers
  1246. * @crtc: Pointer to drm crtc structure
  1247. * @old_state: Pointer to old crtc state
  1248. * @add_planes: Whether or not to add planes to mixers
  1249. */
  1250. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1251. struct drm_crtc_state *old_state, bool add_planes)
  1252. {
  1253. struct sde_crtc *sde_crtc;
  1254. struct sde_crtc_state *sde_crtc_state;
  1255. struct sde_crtc_mixer *mixer;
  1256. struct sde_hw_ctl *ctl;
  1257. struct sde_hw_mixer *lm;
  1258. struct sde_ctl_flush_cfg cfg = {0,};
  1259. int i;
  1260. if (!crtc)
  1261. return;
  1262. sde_crtc = to_sde_crtc(crtc);
  1263. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1264. mixer = sde_crtc->mixers;
  1265. SDE_DEBUG("%s\n", sde_crtc->name);
  1266. if (sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  1267. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1268. return;
  1269. }
  1270. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1271. if (!mixer[i].hw_lm || !mixer[i].hw_ctl) {
  1272. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1273. return;
  1274. }
  1275. mixer[i].mixer_op_mode = 0;
  1276. if (mixer[i].hw_ctl->ops.clear_all_blendstages)
  1277. mixer[i].hw_ctl->ops.clear_all_blendstages(
  1278. mixer[i].hw_ctl);
  1279. /* clear dim_layer settings */
  1280. lm = mixer[i].hw_lm;
  1281. if (lm->ops.clear_dim_layer)
  1282. lm->ops.clear_dim_layer(lm);
  1283. }
  1284. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1285. /* initialize stage cfg */
  1286. memset(&sde_crtc->stage_cfg, 0, sizeof(struct sde_hw_stage_cfg));
  1287. if (add_planes)
  1288. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1289. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1290. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1291. ctl = mixer[i].hw_ctl;
  1292. lm = mixer[i].hw_lm;
  1293. if (sde_kms_rect_is_null(lm_roi)) {
  1294. SDE_DEBUG(
  1295. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1296. sde_crtc->name, lm->idx - LM_0,
  1297. ctl->idx - CTL_0);
  1298. continue;
  1299. }
  1300. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1301. /* stage config flush mask */
  1302. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1303. ctl->ops.get_pending_flush(ctl, &cfg);
  1304. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1305. mixer[i].hw_lm->idx - LM_0,
  1306. mixer[i].mixer_op_mode,
  1307. ctl->idx - CTL_0,
  1308. cfg.pending_flush_mask);
  1309. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1310. &sde_crtc->stage_cfg);
  1311. }
  1312. _sde_crtc_program_lm_output_roi(crtc);
  1313. }
  1314. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1315. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1316. {
  1317. struct drm_plane *plane;
  1318. struct sde_plane_state *sde_pstate;
  1319. uint32_t mode = 0;
  1320. int rc;
  1321. if (!crtc) {
  1322. SDE_ERROR("invalid state\n");
  1323. return -EINVAL;
  1324. }
  1325. *fb_ns = 0;
  1326. *fb_sec = 0;
  1327. *fb_sec_dir = 0;
  1328. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1329. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1330. rc = PTR_ERR(plane);
  1331. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1332. DRMID(crtc), DRMID(plane), rc);
  1333. return rc;
  1334. }
  1335. sde_pstate = to_sde_plane_state(plane->state);
  1336. mode = sde_plane_get_property(sde_pstate,
  1337. PLANE_PROP_FB_TRANSLATION_MODE);
  1338. switch (mode) {
  1339. case SDE_DRM_FB_NON_SEC:
  1340. (*fb_ns)++;
  1341. break;
  1342. case SDE_DRM_FB_SEC:
  1343. (*fb_sec)++;
  1344. break;
  1345. case SDE_DRM_FB_SEC_DIR_TRANS:
  1346. (*fb_sec_dir)++;
  1347. break;
  1348. default:
  1349. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1350. DRMID(plane), mode);
  1351. return -EINVAL;
  1352. }
  1353. }
  1354. return 0;
  1355. }
  1356. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1357. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1358. {
  1359. struct drm_plane *plane;
  1360. const struct drm_plane_state *pstate;
  1361. struct sde_plane_state *sde_pstate;
  1362. uint32_t mode = 0;
  1363. int rc;
  1364. if (!state) {
  1365. SDE_ERROR("invalid state\n");
  1366. return -EINVAL;
  1367. }
  1368. *fb_ns = 0;
  1369. *fb_sec = 0;
  1370. *fb_sec_dir = 0;
  1371. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1372. if (IS_ERR_OR_NULL(pstate)) {
  1373. rc = PTR_ERR(pstate);
  1374. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1375. DRMID(state->crtc), DRMID(plane), rc);
  1376. return rc;
  1377. }
  1378. sde_pstate = to_sde_plane_state(pstate);
  1379. mode = sde_plane_get_property(sde_pstate,
  1380. PLANE_PROP_FB_TRANSLATION_MODE);
  1381. switch (mode) {
  1382. case SDE_DRM_FB_NON_SEC:
  1383. (*fb_ns)++;
  1384. break;
  1385. case SDE_DRM_FB_SEC:
  1386. (*fb_sec)++;
  1387. break;
  1388. case SDE_DRM_FB_SEC_DIR_TRANS:
  1389. (*fb_sec_dir)++;
  1390. break;
  1391. default:
  1392. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1393. DRMID(plane), mode);
  1394. return -EINVAL;
  1395. }
  1396. }
  1397. return 0;
  1398. }
  1399. static void _sde_drm_fb_sec_dir_trans(
  1400. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1401. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1402. {
  1403. /* secure display usecase */
  1404. if ((smmu_state->state == ATTACHED)
  1405. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1406. smmu_state->state = catalog->sui_ns_allowed ?
  1407. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1408. smmu_state->secure_level = secure_level;
  1409. smmu_state->transition_type = PRE_COMMIT;
  1410. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1411. if (old_valid_fb)
  1412. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1413. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1414. if (catalog->sui_misr_supported)
  1415. smmu_state->sui_misr_state =
  1416. SUI_MISR_ENABLE_REQ;
  1417. /* secure camera usecase */
  1418. } else if (smmu_state->state == ATTACHED) {
  1419. smmu_state->state = DETACH_SEC_REQ;
  1420. smmu_state->secure_level = secure_level;
  1421. smmu_state->transition_type = PRE_COMMIT;
  1422. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1423. }
  1424. }
  1425. static void _sde_drm_fb_transactions(
  1426. struct sde_kms_smmu_state_data *smmu_state,
  1427. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1428. int *ops)
  1429. {
  1430. if (((smmu_state->state == DETACHED)
  1431. || (smmu_state->state == DETACH_ALL_REQ))
  1432. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1433. && ((smmu_state->state == DETACHED_SEC)
  1434. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1435. smmu_state->state = catalog->sui_ns_allowed ?
  1436. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1437. smmu_state->transition_type = post_commit ?
  1438. POST_COMMIT : PRE_COMMIT;
  1439. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1440. if (old_valid_fb)
  1441. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1442. if (catalog->sui_misr_supported)
  1443. smmu_state->sui_misr_state =
  1444. SUI_MISR_DISABLE_REQ;
  1445. } else if ((smmu_state->state == DETACHED_SEC)
  1446. || (smmu_state->state == DETACH_SEC_REQ)) {
  1447. smmu_state->state = ATTACH_SEC_REQ;
  1448. smmu_state->transition_type = post_commit ?
  1449. POST_COMMIT : PRE_COMMIT;
  1450. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1451. if (old_valid_fb)
  1452. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1453. }
  1454. }
  1455. /**
  1456. * sde_crtc_get_secure_transition_ops - determines the operations that
  1457. * need to be performed before transitioning to secure state
  1458. * This function should be called after swapping the new state
  1459. * @crtc: Pointer to drm crtc structure
  1460. * Returns the bitmask of operations need to be performed, -Error in
  1461. * case of error cases
  1462. */
  1463. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1464. struct drm_crtc_state *old_crtc_state,
  1465. bool old_valid_fb)
  1466. {
  1467. struct drm_plane *plane;
  1468. struct drm_encoder *encoder;
  1469. struct sde_crtc *sde_crtc;
  1470. struct sde_kms *sde_kms;
  1471. struct sde_mdss_cfg *catalog;
  1472. struct sde_kms_smmu_state_data *smmu_state;
  1473. uint32_t translation_mode = 0, secure_level;
  1474. int ops = 0;
  1475. bool post_commit = false;
  1476. if (!crtc || !crtc->state) {
  1477. SDE_ERROR("invalid crtc\n");
  1478. return -EINVAL;
  1479. }
  1480. sde_kms = _sde_crtc_get_kms(crtc);
  1481. if (!sde_kms)
  1482. return -EINVAL;
  1483. smmu_state = &sde_kms->smmu_state;
  1484. smmu_state->prev_state = smmu_state->state;
  1485. sde_crtc = to_sde_crtc(crtc);
  1486. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1487. catalog = sde_kms->catalog;
  1488. /*
  1489. * SMMU operations need to be delayed in case of video mode panels
  1490. * when switching back to non_secure mode
  1491. */
  1492. drm_for_each_encoder_mask(encoder, crtc->dev,
  1493. crtc->state->encoder_mask) {
  1494. if (sde_encoder_is_dsi_display(encoder))
  1495. post_commit |= sde_encoder_check_curr_mode(encoder,
  1496. MSM_DISPLAY_VIDEO_MODE);
  1497. }
  1498. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1499. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1500. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1501. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1502. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1503. if (!plane->state)
  1504. continue;
  1505. translation_mode = sde_plane_get_property(
  1506. to_sde_plane_state(plane->state),
  1507. PLANE_PROP_FB_TRANSLATION_MODE);
  1508. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1509. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1510. DRMID(crtc), translation_mode);
  1511. return -EINVAL;
  1512. }
  1513. /* we can break if we find sec_dir plane */
  1514. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1515. break;
  1516. }
  1517. mutex_lock(&sde_kms->secure_transition_lock);
  1518. switch (translation_mode) {
  1519. case SDE_DRM_FB_SEC_DIR_TRANS:
  1520. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1521. catalog, old_valid_fb, &ops);
  1522. break;
  1523. case SDE_DRM_FB_SEC:
  1524. case SDE_DRM_FB_NON_SEC:
  1525. _sde_drm_fb_transactions(smmu_state, catalog,
  1526. old_valid_fb, post_commit, &ops);
  1527. break;
  1528. default:
  1529. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1530. DRMID(crtc), translation_mode);
  1531. ops = -EINVAL;
  1532. }
  1533. /* log only during actual transition times */
  1534. if (ops) {
  1535. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1536. DRMID(crtc), smmu_state->state,
  1537. secure_level, smmu_state->secure_level,
  1538. smmu_state->transition_type, ops);
  1539. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1540. smmu_state->state, smmu_state->transition_type,
  1541. smmu_state->secure_level, old_valid_fb,
  1542. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1543. }
  1544. mutex_unlock(&sde_kms->secure_transition_lock);
  1545. return ops;
  1546. }
  1547. /**
  1548. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1549. * LUTs are configured only once during boot
  1550. * @sde_crtc: Pointer to sde crtc
  1551. * @cstate: Pointer to sde crtc state
  1552. */
  1553. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1554. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1555. {
  1556. struct sde_hw_scaler3_lut_cfg *cfg;
  1557. struct sde_kms *sde_kms;
  1558. u32 *lut_data = NULL;
  1559. size_t len = 0;
  1560. int ret = 0;
  1561. if (!sde_crtc || !cstate) {
  1562. SDE_ERROR("invalid args\n");
  1563. return -EINVAL;
  1564. }
  1565. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1566. if (!sde_kms)
  1567. return -EINVAL;
  1568. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1569. return 0;
  1570. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1571. &cstate->property_state, &len, lut_idx);
  1572. if (!lut_data || !len) {
  1573. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1574. lut_idx, lut_data, len);
  1575. lut_data = NULL;
  1576. len = 0;
  1577. }
  1578. cfg = &cstate->scl3_lut_cfg;
  1579. switch (lut_idx) {
  1580. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1581. cfg->dir_lut = lut_data;
  1582. cfg->dir_len = len;
  1583. break;
  1584. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1585. cfg->cir_lut = lut_data;
  1586. cfg->cir_len = len;
  1587. break;
  1588. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1589. cfg->sep_lut = lut_data;
  1590. cfg->sep_len = len;
  1591. break;
  1592. default:
  1593. ret = -EINVAL;
  1594. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1595. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1596. break;
  1597. }
  1598. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1599. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1600. cfg->is_configured);
  1601. return ret;
  1602. }
  1603. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1604. {
  1605. struct sde_crtc *sde_crtc;
  1606. if (!crtc) {
  1607. SDE_ERROR("invalid crtc\n");
  1608. return;
  1609. }
  1610. sde_crtc = to_sde_crtc(crtc);
  1611. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1612. }
  1613. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1614. {
  1615. int i;
  1616. /**
  1617. * Check if sufficient hw resources are
  1618. * available as per target caps & topology
  1619. */
  1620. if (!sde_crtc) {
  1621. SDE_ERROR("invalid argument\n");
  1622. return -EINVAL;
  1623. }
  1624. if (!sde_crtc->num_mixers ||
  1625. sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  1626. SDE_ERROR("%s: invalid number mixers: %d\n",
  1627. sde_crtc->name, sde_crtc->num_mixers);
  1628. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1629. SDE_EVTLOG_ERROR);
  1630. return -EINVAL;
  1631. }
  1632. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1633. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1634. || !sde_crtc->mixers[i].hw_ds) {
  1635. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1636. sde_crtc->name, i);
  1637. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1638. i, sde_crtc->mixers[i].hw_lm,
  1639. sde_crtc->mixers[i].hw_ctl,
  1640. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1641. return -EINVAL;
  1642. }
  1643. }
  1644. return 0;
  1645. }
  1646. /**
  1647. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1648. * @crtc: Pointer to drm crtc
  1649. */
  1650. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1651. {
  1652. struct sde_crtc *sde_crtc;
  1653. struct sde_crtc_state *cstate;
  1654. struct sde_hw_mixer *hw_lm;
  1655. struct sde_hw_ctl *hw_ctl;
  1656. struct sde_hw_ds *hw_ds;
  1657. struct sde_hw_ds_cfg *cfg;
  1658. struct sde_kms *kms;
  1659. u32 op_mode = 0;
  1660. u32 lm_idx = 0, num_mixers = 0;
  1661. int i, count = 0;
  1662. bool ds_dirty = false;
  1663. if (!crtc)
  1664. return;
  1665. sde_crtc = to_sde_crtc(crtc);
  1666. cstate = to_sde_crtc_state(crtc->state);
  1667. kms = _sde_crtc_get_kms(crtc);
  1668. num_mixers = sde_crtc->num_mixers;
  1669. count = cstate->num_ds;
  1670. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1671. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->ds_dirty,
  1672. sde_crtc->ds_reconfig, cstate->num_ds_enabled);
  1673. /**
  1674. * destination scaler configuration will be done either
  1675. * or on set property or on power collapse (idle/suspend)
  1676. */
  1677. ds_dirty = (cstate->ds_dirty || sde_crtc->ds_reconfig);
  1678. if (sde_crtc->ds_reconfig) {
  1679. SDE_DEBUG("reconfigure dest scaler block\n");
  1680. sde_crtc->ds_reconfig = false;
  1681. }
  1682. if (!ds_dirty) {
  1683. SDE_DEBUG("no change in settings, skip commit\n");
  1684. } else if (!kms || !kms->catalog) {
  1685. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1686. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1687. SDE_DEBUG("dest scaler feature not supported\n");
  1688. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1689. //do nothing
  1690. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1691. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1692. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1693. } else {
  1694. for (i = 0; i < count; i++) {
  1695. cfg = &cstate->ds_cfg[i];
  1696. if (!cfg->flags)
  1697. continue;
  1698. lm_idx = cfg->idx;
  1699. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1700. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1701. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1702. /* Setup op mode - Dual/single */
  1703. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1704. op_mode |= BIT(hw_ds->idx - DS_0);
  1705. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1706. op_mode |= (cstate->num_ds_enabled ==
  1707. CRTC_DUAL_MIXERS) ?
  1708. SDE_DS_OP_MODE_DUAL : 0;
  1709. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1710. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1711. }
  1712. /* Setup scaler */
  1713. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1714. (cfg->flags &
  1715. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1716. if (hw_ds->ops.setup_scaler)
  1717. hw_ds->ops.setup_scaler(hw_ds,
  1718. &cfg->scl3_cfg,
  1719. &cstate->scl3_lut_cfg);
  1720. }
  1721. /*
  1722. * Dest scaler shares the flush bit of the LM in control
  1723. */
  1724. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1725. hw_ctl->ops.update_bitmask_mixer(
  1726. hw_ctl, hw_lm->idx, 1);
  1727. }
  1728. }
  1729. }
  1730. static void sde_crtc_frame_event_cb(void *data, u32 event)
  1731. {
  1732. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1733. struct sde_crtc *sde_crtc;
  1734. struct msm_drm_private *priv;
  1735. struct sde_crtc_frame_event *fevent;
  1736. struct sde_crtc_frame_event_cb_data *cb_data;
  1737. struct drm_plane *plane;
  1738. u32 ubwc_error;
  1739. unsigned long flags;
  1740. u32 crtc_id;
  1741. cb_data = (struct sde_crtc_frame_event_cb_data *)data;
  1742. if (!data) {
  1743. SDE_ERROR("invalid parameters\n");
  1744. return;
  1745. }
  1746. crtc = cb_data->crtc;
  1747. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1748. SDE_ERROR("invalid parameters\n");
  1749. return;
  1750. }
  1751. sde_crtc = to_sde_crtc(crtc);
  1752. priv = crtc->dev->dev_private;
  1753. crtc_id = drm_crtc_index(crtc);
  1754. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1755. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1756. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1757. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1758. struct sde_crtc_frame_event, list);
  1759. if (fevent)
  1760. list_del_init(&fevent->list);
  1761. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1762. if (!fevent) {
  1763. SDE_ERROR("crtc%d event %d overflow\n",
  1764. crtc->base.id, event);
  1765. SDE_EVT32(DRMID(crtc), event);
  1766. return;
  1767. }
  1768. /* log and clear plane ubwc errors if any */
  1769. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1770. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1771. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1772. drm_for_each_plane_mask(plane, crtc->dev,
  1773. sde_crtc->plane_mask_old) {
  1774. ubwc_error = sde_plane_get_ubwc_error(plane);
  1775. if (ubwc_error) {
  1776. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1777. ubwc_error, SDE_EVTLOG_ERROR);
  1778. SDE_DEBUG("crtc%d plane %d ubwc_error %d\n",
  1779. DRMID(crtc), DRMID(plane),
  1780. ubwc_error);
  1781. sde_plane_clear_ubwc_error(plane);
  1782. }
  1783. }
  1784. }
  1785. fevent->event = event;
  1786. fevent->crtc = crtc;
  1787. fevent->connector = cb_data->connector;
  1788. fevent->ts = ktime_get();
  1789. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  1790. }
  1791. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  1792. struct drm_crtc_state *old_state)
  1793. {
  1794. struct drm_device *dev;
  1795. struct sde_crtc *sde_crtc;
  1796. struct sde_crtc_state *cstate;
  1797. struct drm_connector *conn;
  1798. struct drm_encoder *encoder;
  1799. struct drm_connector_list_iter conn_iter;
  1800. if (!crtc || !crtc->state) {
  1801. SDE_ERROR("invalid crtc\n");
  1802. return;
  1803. }
  1804. dev = crtc->dev;
  1805. sde_crtc = to_sde_crtc(crtc);
  1806. cstate = to_sde_crtc_state(crtc->state);
  1807. SDE_EVT32_VERBOSE(DRMID(crtc));
  1808. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  1809. /* identify connectors attached to this crtc */
  1810. cstate->num_connectors = 0;
  1811. drm_connector_list_iter_begin(dev, &conn_iter);
  1812. drm_for_each_connector_iter(conn, &conn_iter)
  1813. if (conn->state && conn->state->crtc == crtc &&
  1814. cstate->num_connectors < MAX_CONNECTORS) {
  1815. encoder = conn->state->best_encoder;
  1816. if (encoder)
  1817. sde_encoder_register_frame_event_callback(
  1818. encoder,
  1819. sde_crtc_frame_event_cb,
  1820. crtc);
  1821. cstate->connectors[cstate->num_connectors++] = conn;
  1822. sde_connector_prepare_fence(conn);
  1823. }
  1824. drm_connector_list_iter_end(&conn_iter);
  1825. /* prepare main output fence */
  1826. sde_fence_prepare(sde_crtc->output_fence);
  1827. SDE_ATRACE_END("sde_crtc_prepare_commit");
  1828. }
  1829. /**
  1830. * sde_crtc_complete_flip - signal pending page_flip events
  1831. * Any pending vblank events are added to the vblank_event_list
  1832. * so that the next vblank interrupt shall signal them.
  1833. * However PAGE_FLIP events are not handled through the vblank_event_list.
  1834. * This API signals any pending PAGE_FLIP events requested through
  1835. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  1836. * if file!=NULL, this is preclose potential cancel-flip path
  1837. * @crtc: Pointer to drm crtc structure
  1838. * @file: Pointer to drm file
  1839. */
  1840. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  1841. struct drm_file *file)
  1842. {
  1843. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1844. struct drm_device *dev = crtc->dev;
  1845. struct drm_pending_vblank_event *event;
  1846. unsigned long flags;
  1847. spin_lock_irqsave(&dev->event_lock, flags);
  1848. event = sde_crtc->event;
  1849. if (!event)
  1850. goto end;
  1851. /*
  1852. * if regular vblank case (!file) or if cancel-flip from
  1853. * preclose on file that requested flip, then send the
  1854. * event:
  1855. */
  1856. if (!file || (event->base.file_priv == file)) {
  1857. sde_crtc->event = NULL;
  1858. DRM_DEBUG_VBL("%s: send event: %pK\n",
  1859. sde_crtc->name, event);
  1860. SDE_EVT32_VERBOSE(DRMID(crtc));
  1861. drm_crtc_send_vblank_event(crtc, event);
  1862. }
  1863. end:
  1864. spin_unlock_irqrestore(&dev->event_lock, flags);
  1865. }
  1866. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  1867. struct drm_crtc_state *cstate)
  1868. {
  1869. struct drm_encoder *encoder;
  1870. if (!crtc || !crtc->dev || !cstate) {
  1871. SDE_ERROR("invalid crtc\n");
  1872. return INTF_MODE_NONE;
  1873. }
  1874. drm_for_each_encoder_mask(encoder, crtc->dev,
  1875. cstate->encoder_mask) {
  1876. /* continue if copy encoder is encountered */
  1877. if (sde_encoder_in_clone_mode(encoder))
  1878. continue;
  1879. return sde_encoder_get_intf_mode(encoder);
  1880. }
  1881. return INTF_MODE_NONE;
  1882. }
  1883. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  1884. {
  1885. struct drm_encoder *encoder;
  1886. if (!crtc || !crtc->dev) {
  1887. SDE_ERROR("invalid crtc\n");
  1888. return INTF_MODE_NONE;
  1889. }
  1890. drm_for_each_encoder(encoder, crtc->dev)
  1891. if ((encoder->crtc == crtc)
  1892. && !sde_encoder_in_cont_splash(encoder))
  1893. return sde_encoder_get_fps(encoder);
  1894. return 0;
  1895. }
  1896. static void sde_crtc_vblank_cb(void *data)
  1897. {
  1898. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1899. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1900. /* keep statistics on vblank callback - with auto reset via debugfs */
  1901. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  1902. sde_crtc->vblank_cb_time = ktime_get();
  1903. else
  1904. sde_crtc->vblank_cb_count++;
  1905. sde_crtc->vblank_last_cb_time = ktime_get();
  1906. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  1907. drm_crtc_handle_vblank(crtc);
  1908. DRM_DEBUG_VBL("crtc%d\n", crtc->base.id);
  1909. SDE_EVT32_VERBOSE(DRMID(crtc));
  1910. }
  1911. static void _sde_crtc_retire_event(struct drm_connector *connector,
  1912. ktime_t ts, enum sde_fence_event fence_event)
  1913. {
  1914. if (!connector) {
  1915. SDE_ERROR("invalid param\n");
  1916. return;
  1917. }
  1918. SDE_ATRACE_BEGIN("signal_retire_fence");
  1919. sde_connector_complete_commit(connector, ts, fence_event);
  1920. SDE_ATRACE_END("signal_retire_fence");
  1921. }
  1922. static void sde_crtc_frame_event_work(struct kthread_work *work)
  1923. {
  1924. struct msm_drm_private *priv;
  1925. struct sde_crtc_frame_event *fevent;
  1926. struct drm_crtc *crtc;
  1927. struct sde_crtc *sde_crtc;
  1928. struct sde_kms *sde_kms;
  1929. unsigned long flags;
  1930. bool in_clone_mode = false;
  1931. if (!work) {
  1932. SDE_ERROR("invalid work handle\n");
  1933. return;
  1934. }
  1935. fevent = container_of(work, struct sde_crtc_frame_event, work);
  1936. if (!fevent->crtc || !fevent->crtc->state) {
  1937. SDE_ERROR("invalid crtc\n");
  1938. return;
  1939. }
  1940. crtc = fevent->crtc;
  1941. sde_crtc = to_sde_crtc(crtc);
  1942. sde_kms = _sde_crtc_get_kms(crtc);
  1943. if (!sde_kms) {
  1944. SDE_ERROR("invalid kms handle\n");
  1945. return;
  1946. }
  1947. priv = sde_kms->dev->dev_private;
  1948. SDE_ATRACE_BEGIN("crtc_frame_event");
  1949. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  1950. ktime_to_ns(fevent->ts));
  1951. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  1952. in_clone_mode = sde_encoder_in_clone_mode(fevent->connector->encoder);
  1953. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1954. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1955. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  1956. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  1957. /* this should not happen */
  1958. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  1959. crtc->base.id,
  1960. ktime_to_ns(fevent->ts),
  1961. atomic_read(&sde_crtc->frame_pending));
  1962. SDE_EVT32(DRMID(crtc), fevent->event,
  1963. SDE_EVTLOG_FUNC_CASE1);
  1964. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  1965. /* release bandwidth and other resources */
  1966. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  1967. crtc->base.id,
  1968. ktime_to_ns(fevent->ts));
  1969. SDE_EVT32(DRMID(crtc), fevent->event,
  1970. SDE_EVTLOG_FUNC_CASE2);
  1971. sde_core_perf_crtc_release_bw(crtc);
  1972. } else {
  1973. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  1974. SDE_EVTLOG_FUNC_CASE3);
  1975. }
  1976. }
  1977. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  1978. SDE_ATRACE_BEGIN("signal_release_fence");
  1979. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  1980. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  1981. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  1982. SDE_ATRACE_END("signal_release_fence");
  1983. }
  1984. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  1985. /* this api should be called without spin_lock */
  1986. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  1987. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  1988. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  1989. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  1990. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  1991. crtc->base.id, ktime_to_ns(fevent->ts));
  1992. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1993. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  1994. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1995. SDE_ATRACE_END("crtc_frame_event");
  1996. }
  1997. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  1998. struct drm_crtc_state *old_state)
  1999. {
  2000. struct sde_crtc *sde_crtc;
  2001. if (!crtc || !crtc->state) {
  2002. SDE_ERROR("invalid crtc\n");
  2003. return;
  2004. }
  2005. sde_crtc = to_sde_crtc(crtc);
  2006. SDE_EVT32_VERBOSE(DRMID(crtc));
  2007. sde_core_perf_crtc_update(crtc, 0, false);
  2008. }
  2009. /**
  2010. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2011. * @cstate: Pointer to sde crtc state
  2012. */
  2013. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2014. {
  2015. if (!cstate) {
  2016. SDE_ERROR("invalid cstate\n");
  2017. return;
  2018. }
  2019. cstate->input_fence_timeout_ns =
  2020. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2021. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2022. }
  2023. /**
  2024. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2025. * @cstate: Pointer to sde crtc state
  2026. */
  2027. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2028. {
  2029. u32 i;
  2030. if (!cstate)
  2031. return;
  2032. for (i = 0; i < cstate->num_dim_layers; i++)
  2033. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2034. cstate->num_dim_layers = 0;
  2035. }
  2036. /**
  2037. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2038. * @cstate: Pointer to sde crtc state
  2039. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2040. */
  2041. static void _sde_crtc_set_dim_layer_v1(struct sde_crtc_state *cstate,
  2042. void __user *usr_ptr)
  2043. {
  2044. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2045. struct sde_drm_dim_layer_cfg *user_cfg;
  2046. struct sde_hw_dim_layer *dim_layer;
  2047. u32 count, i;
  2048. if (!cstate) {
  2049. SDE_ERROR("invalid cstate\n");
  2050. return;
  2051. }
  2052. dim_layer = cstate->dim_layer;
  2053. if (!usr_ptr) {
  2054. /* usr_ptr is null when setting the default property value */
  2055. _sde_crtc_clear_dim_layers_v1(cstate);
  2056. SDE_DEBUG("dim_layer data removed\n");
  2057. return;
  2058. }
  2059. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2060. SDE_ERROR("failed to copy dim_layer data\n");
  2061. return;
  2062. }
  2063. count = dim_layer_v1.num_layers;
  2064. if (count > SDE_MAX_DIM_LAYERS) {
  2065. SDE_ERROR("invalid number of dim_layers:%d", count);
  2066. return;
  2067. }
  2068. /* populate from user space */
  2069. cstate->num_dim_layers = count;
  2070. for (i = 0; i < count; i++) {
  2071. user_cfg = &dim_layer_v1.layer_cfg[i];
  2072. dim_layer[i].flags = user_cfg->flags;
  2073. dim_layer[i].stage = user_cfg->stage + SDE_STAGE_0;
  2074. dim_layer[i].rect.x = user_cfg->rect.x1;
  2075. dim_layer[i].rect.y = user_cfg->rect.y1;
  2076. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2077. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2078. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2079. user_cfg->color_fill.color_0,
  2080. user_cfg->color_fill.color_1,
  2081. user_cfg->color_fill.color_2,
  2082. user_cfg->color_fill.color_3,
  2083. };
  2084. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2085. i, dim_layer[i].flags, dim_layer[i].stage);
  2086. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2087. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2088. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2089. dim_layer[i].color_fill.color_0,
  2090. dim_layer[i].color_fill.color_1,
  2091. dim_layer[i].color_fill.color_2,
  2092. dim_layer[i].color_fill.color_3);
  2093. }
  2094. }
  2095. /**
  2096. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2097. * @sde_crtc : Pointer to sde crtc
  2098. * @cstate : Pointer to sde crtc state
  2099. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2100. */
  2101. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2102. struct sde_crtc_state *cstate,
  2103. void __user *usr_ptr)
  2104. {
  2105. struct sde_drm_dest_scaler_data ds_data;
  2106. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2107. struct sde_drm_scaler_v2 scaler_v2;
  2108. void __user *scaler_v2_usr;
  2109. int i, count;
  2110. if (!sde_crtc || !cstate) {
  2111. SDE_ERROR("invalid sde_crtc/state\n");
  2112. return -EINVAL;
  2113. }
  2114. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2115. if (!usr_ptr) {
  2116. SDE_DEBUG("ds data removed\n");
  2117. return 0;
  2118. }
  2119. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2120. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2121. sde_crtc->name);
  2122. return -EINVAL;
  2123. }
  2124. count = ds_data.num_dest_scaler;
  2125. if (!count) {
  2126. SDE_DEBUG("no ds data available\n");
  2127. return 0;
  2128. }
  2129. if (count > SDE_MAX_DS_COUNT) {
  2130. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2131. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2132. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2133. return -EINVAL;
  2134. }
  2135. /* Populate from user space */
  2136. for (i = 0; i < count; i++) {
  2137. ds_cfg_usr = &ds_data.ds_cfg[i];
  2138. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2139. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2140. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2141. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2142. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2143. if (ds_cfg_usr->scaler_cfg) {
  2144. scaler_v2_usr =
  2145. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2146. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2147. sizeof(scaler_v2))) {
  2148. SDE_ERROR("%s:scaler: copy from user failed\n",
  2149. sde_crtc->name);
  2150. return -EINVAL;
  2151. }
  2152. }
  2153. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2154. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2155. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2156. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2157. scaler_v2.dst_width, scaler_v2.dst_height);
  2158. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2159. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2160. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2161. scaler_v2.dst_width, scaler_v2.dst_height);
  2162. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2163. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2164. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2165. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2166. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2167. ds_cfg_usr->lm_height);
  2168. }
  2169. cstate->num_ds = count;
  2170. cstate->ds_dirty = true;
  2171. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count, cstate->ds_dirty);
  2172. return 0;
  2173. }
  2174. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2175. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2176. u32 prev_lm_width, u32 prev_lm_height)
  2177. {
  2178. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2179. || !cfg->lm_width || !cfg->lm_height) {
  2180. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2181. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2182. hdisplay, mode->vdisplay);
  2183. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2184. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2185. return -E2BIG;
  2186. }
  2187. if (!prev_lm_width && !prev_lm_height) {
  2188. prev_lm_width = cfg->lm_width;
  2189. prev_lm_height = cfg->lm_height;
  2190. } else {
  2191. if (cfg->lm_width != prev_lm_width ||
  2192. cfg->lm_height != prev_lm_height) {
  2193. SDE_ERROR("crtc%d:lm left[%d,%d]right[%d %d]\n",
  2194. crtc->base.id, cfg->lm_width,
  2195. cfg->lm_height, prev_lm_width,
  2196. prev_lm_height);
  2197. SDE_EVT32(DRMID(crtc), cfg->lm_width,
  2198. cfg->lm_height, prev_lm_width,
  2199. prev_lm_height, SDE_EVTLOG_ERROR);
  2200. return -EINVAL;
  2201. }
  2202. }
  2203. return 0;
  2204. }
  2205. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2206. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2207. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2208. u32 max_in_width, u32 max_out_width)
  2209. {
  2210. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2211. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2212. /**
  2213. * Scaler src and dst width shouldn't exceed the maximum
  2214. * width limitation. Also, if there is no partial update
  2215. * dst width and height must match display resolution.
  2216. */
  2217. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2218. cfg->scl3_cfg.dst_width > max_out_width ||
  2219. !cfg->scl3_cfg.src_width[0] ||
  2220. !cfg->scl3_cfg.dst_width ||
  2221. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2222. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2223. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2224. SDE_ERROR("crtc%d: ", crtc->base.id);
  2225. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2226. cfg->scl3_cfg.src_width[0],
  2227. cfg->scl3_cfg.dst_width,
  2228. cfg->scl3_cfg.dst_height,
  2229. hdisplay, mode->vdisplay);
  2230. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2231. sde_crtc->num_mixers, cfg->flags,
  2232. hw_ds->idx - DS_0);
  2233. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2234. cfg->scl3_cfg.enable,
  2235. cfg->scl3_cfg.de.enable);
  2236. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2237. cfg->scl3_cfg.de.enable, cfg->flags,
  2238. max_in_width, max_out_width,
  2239. cfg->scl3_cfg.src_width[0],
  2240. cfg->scl3_cfg.dst_width,
  2241. cfg->scl3_cfg.dst_height, hdisplay,
  2242. mode->vdisplay, sde_crtc->num_mixers,
  2243. SDE_EVTLOG_ERROR);
  2244. cfg->flags &=
  2245. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2246. cfg->flags &=
  2247. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2248. return -EINVAL;
  2249. }
  2250. }
  2251. return 0;
  2252. }
  2253. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2254. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2255. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2256. struct sde_hw_ds_cfg *cfg, u32 hdisplay, u32 *num_ds_enable,
  2257. u32 prev_lm_width, u32 prev_lm_height, u32 max_in_width,
  2258. u32 max_out_width)
  2259. {
  2260. int i, ret;
  2261. u32 lm_idx;
  2262. for (i = 0; i < cstate->num_ds; i++) {
  2263. cfg = &cstate->ds_cfg[i];
  2264. lm_idx = cfg->idx;
  2265. /**
  2266. * Validate against topology
  2267. * No of dest scalers should match the num of mixers
  2268. * unless it is partial update left only/right only use case
  2269. */
  2270. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2271. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2272. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2273. crtc->base.id, i, lm_idx, cfg->flags);
  2274. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2275. SDE_EVTLOG_ERROR);
  2276. return -EINVAL;
  2277. }
  2278. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2279. if (!max_in_width && !max_out_width) {
  2280. max_in_width = hw_ds->scl->top->maxinputwidth;
  2281. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2282. if (cstate->num_ds == CRTC_DUAL_MIXERS)
  2283. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2284. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2285. max_in_width, max_out_width, cstate->num_ds);
  2286. }
  2287. /* Check LM width and height */
  2288. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2289. prev_lm_width, prev_lm_height);
  2290. if (ret)
  2291. return ret;
  2292. /* Check scaler data */
  2293. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2294. hw_ds, cfg, hdisplay,
  2295. max_in_width, max_out_width);
  2296. if (ret)
  2297. return ret;
  2298. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2299. (*num_ds_enable)++;
  2300. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2301. hw_ds->idx - DS_0, cfg->flags);
  2302. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2303. }
  2304. return 0;
  2305. }
  2306. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2307. struct sde_crtc_state *cstate, struct sde_hw_ds_cfg *cfg,
  2308. u32 num_ds_enable)
  2309. {
  2310. int i;
  2311. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2312. cstate->num_ds_enabled, num_ds_enable);
  2313. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2314. cstate->num_ds, cstate->ds_dirty);
  2315. if (cstate->num_ds_enabled != num_ds_enable) {
  2316. /* Disabling destination scaler */
  2317. if (!num_ds_enable) {
  2318. for (i = 0; i < cstate->num_ds; i++) {
  2319. cfg = &cstate->ds_cfg[i];
  2320. cfg->idx = i;
  2321. /* Update scaler settings in disable case */
  2322. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2323. cfg->scl3_cfg.enable = 0;
  2324. cfg->scl3_cfg.de.enable = 0;
  2325. }
  2326. }
  2327. cstate->num_ds_enabled = num_ds_enable;
  2328. cstate->ds_dirty = true;
  2329. } else {
  2330. if (!cstate->num_ds_enabled)
  2331. cstate->ds_dirty = false;
  2332. }
  2333. }
  2334. /**
  2335. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2336. * @crtc : Pointer to drm crtc
  2337. * @state : Pointer to drm crtc state
  2338. */
  2339. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2340. struct drm_crtc_state *state)
  2341. {
  2342. struct sde_crtc *sde_crtc;
  2343. struct sde_crtc_state *cstate;
  2344. struct drm_display_mode *mode;
  2345. struct sde_kms *kms;
  2346. struct sde_hw_ds *hw_ds;
  2347. struct sde_hw_ds_cfg *cfg;
  2348. u32 ret = 0;
  2349. u32 num_ds_enable = 0, hdisplay = 0;
  2350. u32 max_in_width = 0, max_out_width = 0;
  2351. u32 prev_lm_width = 0, prev_lm_height = 0;
  2352. if (!crtc || !state)
  2353. return -EINVAL;
  2354. sde_crtc = to_sde_crtc(crtc);
  2355. cstate = to_sde_crtc_state(state);
  2356. kms = _sde_crtc_get_kms(crtc);
  2357. mode = &state->adjusted_mode;
  2358. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2359. if (!cstate->ds_dirty) {
  2360. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2361. return 0;
  2362. }
  2363. if (!kms || !kms->catalog) {
  2364. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2365. return -EINVAL;
  2366. }
  2367. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2368. SDE_DEBUG("dest scaler feature not supported\n");
  2369. return 0;
  2370. }
  2371. if (!sde_crtc->num_mixers) {
  2372. SDE_DEBUG("mixers not allocated\n");
  2373. return 0;
  2374. }
  2375. ret = _sde_validate_hw_resources(sde_crtc);
  2376. if (ret)
  2377. goto err;
  2378. /**
  2379. * No of dest scalers shouldn't exceed hw ds block count and
  2380. * also, match the num of mixers unless it is partial update
  2381. * left only/right only use case - currently PU + DS is not supported
  2382. */
  2383. if (cstate->num_ds > kms->catalog->ds_count ||
  2384. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2385. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2386. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2387. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2388. cstate->ds_cfg[0].flags);
  2389. ret = -EINVAL;
  2390. goto err;
  2391. }
  2392. /**
  2393. * Check if DS needs to be enabled or disabled
  2394. * In case of enable, validate the data
  2395. */
  2396. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2397. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2398. cstate->num_ds, cstate->ds_cfg[0].flags);
  2399. goto disable;
  2400. }
  2401. /* Display resolution */
  2402. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2403. /* Validate the DS data */
  2404. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2405. mode, hw_ds, cfg, hdisplay, &num_ds_enable,
  2406. prev_lm_width, prev_lm_height,
  2407. max_in_width, max_out_width);
  2408. if (ret)
  2409. goto err;
  2410. disable:
  2411. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, cfg,
  2412. num_ds_enable);
  2413. return 0;
  2414. err:
  2415. cstate->ds_dirty = false;
  2416. return ret;
  2417. }
  2418. /**
  2419. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2420. * @crtc: Pointer to CRTC object
  2421. */
  2422. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2423. {
  2424. struct drm_plane *plane = NULL;
  2425. uint32_t wait_ms = 1;
  2426. ktime_t kt_end, kt_wait;
  2427. int rc = 0;
  2428. SDE_DEBUG("\n");
  2429. if (!crtc || !crtc->state) {
  2430. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2431. return;
  2432. }
  2433. /* use monotonic timer to limit total fence wait time */
  2434. kt_end = ktime_add_ns(ktime_get(),
  2435. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2436. /*
  2437. * Wait for fences sequentially, as all of them need to be signalled
  2438. * before we can proceed.
  2439. *
  2440. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2441. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2442. * that each plane can check its fence status and react appropriately
  2443. * if its fence has timed out. Call input fence wait multiple times if
  2444. * fence wait is interrupted due to interrupt call.
  2445. */
  2446. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2447. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2448. do {
  2449. kt_wait = ktime_sub(kt_end, ktime_get());
  2450. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2451. wait_ms = ktime_to_ms(kt_wait);
  2452. else
  2453. wait_ms = 0;
  2454. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2455. } while (wait_ms && rc == -ERESTARTSYS);
  2456. }
  2457. SDE_ATRACE_END("plane_wait_input_fence");
  2458. }
  2459. static void _sde_crtc_setup_mixer_for_encoder(
  2460. struct drm_crtc *crtc,
  2461. struct drm_encoder *enc)
  2462. {
  2463. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2464. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2465. struct sde_rm *rm = &sde_kms->rm;
  2466. struct sde_crtc_mixer *mixer;
  2467. struct sde_hw_ctl *last_valid_ctl = NULL;
  2468. int i;
  2469. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2470. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2471. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2472. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2473. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2474. /* Set up all the mixers and ctls reserved by this encoder */
  2475. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2476. mixer = &sde_crtc->mixers[i];
  2477. if (!sde_rm_get_hw(rm, &lm_iter))
  2478. break;
  2479. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2480. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2481. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2482. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2483. mixer->hw_lm->idx - LM_0);
  2484. mixer->hw_ctl = last_valid_ctl;
  2485. } else {
  2486. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2487. last_valid_ctl = mixer->hw_ctl;
  2488. sde_crtc->num_ctls++;
  2489. }
  2490. /* Shouldn't happen, mixers are always >= ctls */
  2491. if (!mixer->hw_ctl) {
  2492. SDE_ERROR("no valid ctls found for lm %d\n",
  2493. mixer->hw_lm->idx - LM_0);
  2494. return;
  2495. }
  2496. /* Dspp may be null */
  2497. (void) sde_rm_get_hw(rm, &dspp_iter);
  2498. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2499. /* DS may be null */
  2500. (void) sde_rm_get_hw(rm, &ds_iter);
  2501. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2502. mixer->encoder = enc;
  2503. sde_crtc->num_mixers++;
  2504. SDE_DEBUG("setup mixer %d: lm %d\n",
  2505. i, mixer->hw_lm->idx - LM_0);
  2506. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2507. i, mixer->hw_ctl->idx - CTL_0);
  2508. if (mixer->hw_ds)
  2509. SDE_DEBUG("setup mixer %d: ds %d\n",
  2510. i, mixer->hw_ds->idx - DS_0);
  2511. }
  2512. }
  2513. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2514. {
  2515. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2516. struct drm_encoder *enc;
  2517. sde_crtc->num_ctls = 0;
  2518. sde_crtc->num_mixers = 0;
  2519. sde_crtc->mixers_swapped = false;
  2520. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2521. mutex_lock(&sde_crtc->crtc_lock);
  2522. /* Check for mixers on all encoders attached to this crtc */
  2523. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2524. if (enc->crtc != crtc)
  2525. continue;
  2526. /* avoid overwriting mixers info from a copy encoder */
  2527. if (sde_encoder_in_clone_mode(enc))
  2528. continue;
  2529. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2530. }
  2531. mutex_unlock(&sde_crtc->crtc_lock);
  2532. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2533. }
  2534. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2535. {
  2536. int i;
  2537. struct sde_crtc_state *cstate;
  2538. cstate = to_sde_crtc_state(state);
  2539. cstate->is_ppsplit = false;
  2540. for (i = 0; i < cstate->num_connectors; i++) {
  2541. struct drm_connector *conn = cstate->connectors[i];
  2542. if (sde_connector_get_topology_name(conn) ==
  2543. SDE_RM_TOPOLOGY_PPSPLIT)
  2544. cstate->is_ppsplit = true;
  2545. }
  2546. }
  2547. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2548. struct drm_crtc_state *state)
  2549. {
  2550. struct sde_crtc *sde_crtc;
  2551. struct sde_crtc_state *cstate;
  2552. struct drm_display_mode *adj_mode;
  2553. u32 crtc_split_width;
  2554. int i;
  2555. if (!crtc || !state) {
  2556. SDE_ERROR("invalid args\n");
  2557. return;
  2558. }
  2559. sde_crtc = to_sde_crtc(crtc);
  2560. cstate = to_sde_crtc_state(state);
  2561. adj_mode = &state->adjusted_mode;
  2562. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2563. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2564. cstate->lm_bounds[i].x = crtc_split_width * i;
  2565. cstate->lm_bounds[i].y = 0;
  2566. cstate->lm_bounds[i].w = crtc_split_width;
  2567. cstate->lm_bounds[i].h =
  2568. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2569. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2570. sizeof(cstate->lm_roi[i]));
  2571. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2572. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2573. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2574. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2575. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2576. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2577. }
  2578. drm_mode_debug_printmodeline(adj_mode);
  2579. }
  2580. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2581. struct drm_crtc_state *old_state)
  2582. {
  2583. struct sde_crtc *sde_crtc;
  2584. struct drm_encoder *encoder;
  2585. struct drm_device *dev;
  2586. struct sde_kms *sde_kms;
  2587. struct sde_splash_display *splash_display;
  2588. bool cont_splash_enabled = false;
  2589. size_t i;
  2590. if (!crtc) {
  2591. SDE_ERROR("invalid crtc\n");
  2592. return;
  2593. }
  2594. if (!crtc->state->enable) {
  2595. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2596. crtc->base.id, crtc->state->enable);
  2597. return;
  2598. }
  2599. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2600. SDE_ERROR("power resource is not enabled\n");
  2601. return;
  2602. }
  2603. sde_kms = _sde_crtc_get_kms(crtc);
  2604. if (!sde_kms)
  2605. return;
  2606. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2607. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2608. sde_crtc = to_sde_crtc(crtc);
  2609. dev = crtc->dev;
  2610. if (!sde_crtc->num_mixers) {
  2611. _sde_crtc_setup_mixers(crtc);
  2612. _sde_crtc_setup_is_ppsplit(crtc->state);
  2613. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2614. }
  2615. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2616. if (encoder->crtc != crtc)
  2617. continue;
  2618. /* encoder will trigger pending mask now */
  2619. sde_encoder_trigger_kickoff_pending(encoder);
  2620. }
  2621. /*
  2622. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2623. * it means we are trying to flush a CRTC whose state is disabled:
  2624. * nothing else needs to be done.
  2625. */
  2626. if (unlikely(!sde_crtc->num_mixers))
  2627. goto end;
  2628. _sde_crtc_blend_setup(crtc, old_state, true);
  2629. _sde_crtc_dest_scaler_setup(crtc);
  2630. /* cancel the idle notify delayed work */
  2631. if (sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  2632. MSM_DISPLAY_VIDEO_MODE) &&
  2633. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work))
  2634. SDE_DEBUG("idle notify work cancelled\n");
  2635. /*
  2636. * Since CP properties use AXI buffer to program the
  2637. * HW, check if context bank is in attached state,
  2638. * apply color processing properties only if
  2639. * smmu state is attached,
  2640. */
  2641. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2642. splash_display = &sde_kms->splash_data.splash_display[i];
  2643. if (splash_display->cont_splash_enabled &&
  2644. splash_display->encoder &&
  2645. crtc == splash_display->encoder->crtc)
  2646. cont_splash_enabled = true;
  2647. }
  2648. if (sde_kms_is_cp_operation_allowed(sde_kms) &&
  2649. (cont_splash_enabled || sde_crtc->enabled))
  2650. sde_cp_crtc_apply_properties(crtc);
  2651. /*
  2652. * PP_DONE irq is only used by command mode for now.
  2653. * It is better to request pending before FLUSH and START trigger
  2654. * to make sure no pp_done irq missed.
  2655. * This is safe because no pp_done will happen before SW trigger
  2656. * in command mode.
  2657. */
  2658. end:
  2659. SDE_ATRACE_END("crtc_atomic_begin");
  2660. }
  2661. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2662. struct drm_crtc_state *old_crtc_state)
  2663. {
  2664. struct drm_encoder *encoder;
  2665. struct sde_crtc *sde_crtc;
  2666. struct drm_device *dev;
  2667. struct drm_plane *plane;
  2668. struct msm_drm_private *priv;
  2669. struct msm_drm_thread *event_thread;
  2670. struct sde_crtc_state *cstate;
  2671. struct sde_kms *sde_kms;
  2672. int idle_time = 0;
  2673. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2674. SDE_ERROR("invalid crtc\n");
  2675. return;
  2676. }
  2677. if (!crtc->state->enable) {
  2678. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2679. crtc->base.id, crtc->state->enable);
  2680. return;
  2681. }
  2682. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2683. SDE_ERROR("power resource is not enabled\n");
  2684. return;
  2685. }
  2686. sde_kms = _sde_crtc_get_kms(crtc);
  2687. if (!sde_kms) {
  2688. SDE_ERROR("invalid kms\n");
  2689. return;
  2690. }
  2691. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2692. sde_crtc = to_sde_crtc(crtc);
  2693. cstate = to_sde_crtc_state(crtc->state);
  2694. dev = crtc->dev;
  2695. priv = dev->dev_private;
  2696. if (crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  2697. SDE_ERROR("invalid crtc index[%d]\n", crtc->index);
  2698. return;
  2699. }
  2700. event_thread = &priv->event_thread[crtc->index];
  2701. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  2702. /*
  2703. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2704. * it means we are trying to flush a CRTC whose state is disabled:
  2705. * nothing else needs to be done.
  2706. */
  2707. if (unlikely(!sde_crtc->num_mixers))
  2708. return;
  2709. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2710. /*
  2711. * For planes without commit update, drm framework will not add
  2712. * those planes to current state since hardware update is not
  2713. * required. However, if those planes were power collapsed since
  2714. * last commit cycle, driver has to restore the hardware state
  2715. * of those planes explicitly here prior to plane flush.
  2716. * Also use this iteration to see if any plane requires cache,
  2717. * so during the perf update driver can activate/deactivate
  2718. * the cache accordingly.
  2719. */
  2720. sde_crtc->new_perf.llcc_active = false;
  2721. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2722. sde_plane_restore(plane);
  2723. if (sde_plane_is_cache_required(plane))
  2724. sde_crtc->new_perf.llcc_active = true;
  2725. }
  2726. /* wait for acquire fences before anything else is done */
  2727. _sde_crtc_wait_for_fences(crtc);
  2728. /* schedule the idle notify delayed work */
  2729. if (idle_time && sde_encoder_check_curr_mode(
  2730. sde_crtc->mixers[0].encoder,
  2731. MSM_DISPLAY_VIDEO_MODE)) {
  2732. kthread_queue_delayed_work(&event_thread->worker,
  2733. &sde_crtc->idle_notify_work,
  2734. msecs_to_jiffies(idle_time));
  2735. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  2736. }
  2737. if (!cstate->rsc_update) {
  2738. drm_for_each_encoder_mask(encoder, dev,
  2739. crtc->state->encoder_mask) {
  2740. cstate->rsc_client =
  2741. sde_encoder_get_rsc_client(encoder);
  2742. }
  2743. cstate->rsc_update = true;
  2744. }
  2745. /* update performance setting before crtc kickoff */
  2746. sde_core_perf_crtc_update(crtc, 1, false);
  2747. /*
  2748. * Final plane updates: Give each plane a chance to complete all
  2749. * required writes/flushing before crtc's "flush
  2750. * everything" call below.
  2751. */
  2752. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2753. if (sde_kms->smmu_state.transition_error)
  2754. sde_plane_set_error(plane, true);
  2755. sde_plane_flush(plane);
  2756. }
  2757. /* Kickoff will be scheduled by outer layer */
  2758. SDE_ATRACE_END("sde_crtc_atomic_flush");
  2759. }
  2760. /**
  2761. * sde_crtc_destroy_state - state destroy hook
  2762. * @crtc: drm CRTC
  2763. * @state: CRTC state object to release
  2764. */
  2765. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  2766. struct drm_crtc_state *state)
  2767. {
  2768. struct sde_crtc *sde_crtc;
  2769. struct sde_crtc_state *cstate;
  2770. struct drm_encoder *enc;
  2771. struct sde_kms *sde_kms;
  2772. if (!crtc || !state) {
  2773. SDE_ERROR("invalid argument(s)\n");
  2774. return;
  2775. }
  2776. sde_crtc = to_sde_crtc(crtc);
  2777. cstate = to_sde_crtc_state(state);
  2778. sde_kms = _sde_crtc_get_kms(crtc);
  2779. if (!sde_kms) {
  2780. SDE_ERROR("invalid sde_kms\n");
  2781. return;
  2782. }
  2783. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2784. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  2785. sde_rm_release(&sde_kms->rm, enc, true);
  2786. __drm_atomic_helper_crtc_destroy_state(state);
  2787. /* destroy value helper */
  2788. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  2789. &cstate->property_state);
  2790. }
  2791. static int _sde_crtc_flush_event_thread(struct drm_crtc *crtc)
  2792. {
  2793. struct sde_crtc *sde_crtc;
  2794. int i;
  2795. if (!crtc) {
  2796. SDE_ERROR("invalid argument\n");
  2797. return -EINVAL;
  2798. }
  2799. sde_crtc = to_sde_crtc(crtc);
  2800. if (!atomic_read(&sde_crtc->frame_pending)) {
  2801. SDE_DEBUG("no frames pending\n");
  2802. return 0;
  2803. }
  2804. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  2805. /*
  2806. * flush all the event thread work to make sure all the
  2807. * FRAME_EVENTS from encoder are propagated to crtc
  2808. */
  2809. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  2810. if (list_empty(&sde_crtc->frame_events[i].list))
  2811. kthread_flush_work(&sde_crtc->frame_events[i].work);
  2812. }
  2813. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  2814. return 0;
  2815. }
  2816. /**
  2817. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  2818. * @crtc: Pointer to crtc structure
  2819. */
  2820. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  2821. {
  2822. struct drm_plane *plane;
  2823. struct drm_plane_state *state;
  2824. struct sde_crtc *sde_crtc;
  2825. struct sde_crtc_mixer *mixer;
  2826. struct sde_hw_ctl *ctl;
  2827. if (!crtc)
  2828. return;
  2829. sde_crtc = to_sde_crtc(crtc);
  2830. mixer = sde_crtc->mixers;
  2831. if (!mixer)
  2832. return;
  2833. ctl = mixer->hw_ctl;
  2834. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2835. state = plane->state;
  2836. if (!state)
  2837. continue;
  2838. /* clear plane flush bitmask */
  2839. sde_plane_ctl_flush(plane, ctl, false);
  2840. }
  2841. }
  2842. /**
  2843. * sde_crtc_reset_hw - attempt hardware reset on errors
  2844. * @crtc: Pointer to DRM crtc instance
  2845. * @old_state: Pointer to crtc state for previous commit
  2846. * @recovery_events: Whether or not recovery events are enabled
  2847. * Returns: Zero if current commit should still be attempted
  2848. */
  2849. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  2850. bool recovery_events)
  2851. {
  2852. struct drm_plane *plane_halt[MAX_PLANES];
  2853. struct drm_plane *plane;
  2854. struct drm_encoder *encoder;
  2855. struct sde_crtc *sde_crtc;
  2856. struct sde_crtc_state *cstate;
  2857. struct sde_hw_ctl *ctl;
  2858. signed int i, plane_count;
  2859. int rc;
  2860. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  2861. return -EINVAL;
  2862. sde_crtc = to_sde_crtc(crtc);
  2863. cstate = to_sde_crtc_state(crtc->state);
  2864. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  2865. /* optionally generate a panic instead of performing a h/w reset */
  2866. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  2867. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2868. ctl = sde_crtc->mixers[i].hw_ctl;
  2869. if (!ctl || !ctl->ops.reset)
  2870. continue;
  2871. rc = ctl->ops.reset(ctl);
  2872. if (rc) {
  2873. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  2874. crtc->base.id, ctl->idx - CTL_0);
  2875. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  2876. SDE_EVTLOG_ERROR);
  2877. break;
  2878. }
  2879. }
  2880. /* Early out if simple ctl reset succeeded */
  2881. if (i == sde_crtc->num_ctls)
  2882. return 0;
  2883. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  2884. /* force all components in the system into reset at the same time */
  2885. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2886. ctl = sde_crtc->mixers[i].hw_ctl;
  2887. if (!ctl || !ctl->ops.hard_reset)
  2888. continue;
  2889. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  2890. ctl->ops.hard_reset(ctl, true);
  2891. }
  2892. plane_count = 0;
  2893. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  2894. if (plane_count >= ARRAY_SIZE(plane_halt))
  2895. break;
  2896. plane_halt[plane_count++] = plane;
  2897. sde_plane_halt_requests(plane, true);
  2898. sde_plane_set_revalidate(plane, true);
  2899. }
  2900. /* provide safe "border color only" commit configuration for later */
  2901. _sde_crtc_remove_pipe_flush(crtc);
  2902. _sde_crtc_blend_setup(crtc, old_state, false);
  2903. /* take h/w components out of reset */
  2904. for (i = plane_count - 1; i >= 0; --i)
  2905. sde_plane_halt_requests(plane_halt[i], false);
  2906. /* attempt to poll for start of frame cycle before reset release */
  2907. list_for_each_entry(encoder,
  2908. &crtc->dev->mode_config.encoder_list, head) {
  2909. if (encoder->crtc != crtc)
  2910. continue;
  2911. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  2912. sde_encoder_poll_line_counts(encoder);
  2913. }
  2914. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2915. ctl = sde_crtc->mixers[i].hw_ctl;
  2916. if (!ctl || !ctl->ops.hard_reset)
  2917. continue;
  2918. ctl->ops.hard_reset(ctl, false);
  2919. }
  2920. list_for_each_entry(encoder,
  2921. &crtc->dev->mode_config.encoder_list, head) {
  2922. if (encoder->crtc != crtc)
  2923. continue;
  2924. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  2925. sde_encoder_kickoff(encoder, false);
  2926. }
  2927. /* panic the device if VBIF is not in good state */
  2928. return !recovery_events ? 0 : -EAGAIN;
  2929. }
  2930. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  2931. struct drm_crtc_state *old_state)
  2932. {
  2933. struct drm_encoder *encoder;
  2934. struct drm_device *dev;
  2935. struct sde_crtc *sde_crtc;
  2936. struct msm_drm_private *priv;
  2937. struct sde_kms *sde_kms;
  2938. struct sde_crtc_state *cstate;
  2939. bool is_error = false, reset_req;
  2940. unsigned long flags;
  2941. enum sde_crtc_idle_pc_state idle_pc_state;
  2942. struct sde_encoder_kickoff_params params = { 0 };
  2943. if (!crtc) {
  2944. SDE_ERROR("invalid argument\n");
  2945. return;
  2946. }
  2947. dev = crtc->dev;
  2948. sde_crtc = to_sde_crtc(crtc);
  2949. sde_kms = _sde_crtc_get_kms(crtc);
  2950. reset_req = false;
  2951. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  2952. SDE_ERROR("invalid argument\n");
  2953. return;
  2954. }
  2955. priv = sde_kms->dev->dev_private;
  2956. cstate = to_sde_crtc_state(crtc->state);
  2957. /*
  2958. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2959. * it means we are trying to start a CRTC whose state is disabled:
  2960. * nothing else needs to be done.
  2961. */
  2962. if (unlikely(!sde_crtc->num_mixers))
  2963. return;
  2964. SDE_ATRACE_BEGIN("crtc_commit");
  2965. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  2966. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2967. if (encoder->crtc != crtc)
  2968. continue;
  2969. /*
  2970. * Encoder will flush/start now, unless it has a tx pending.
  2971. * If so, it may delay and flush at an irq event (e.g. ppdone)
  2972. */
  2973. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  2974. crtc->state);
  2975. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  2976. reset_req = true;
  2977. if (idle_pc_state != IDLE_PC_NONE)
  2978. sde_encoder_control_idle_pc(encoder,
  2979. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  2980. }
  2981. /*
  2982. * Optionally attempt h/w recovery if any errors were detected while
  2983. * preparing for the kickoff
  2984. */
  2985. if (reset_req) {
  2986. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  2987. if (sde_crtc->frame_trigger_mode
  2988. != FRAME_DONE_WAIT_POSTED_START &&
  2989. sde_crtc_reset_hw(crtc, old_state,
  2990. params.recovery_events_enabled))
  2991. is_error = true;
  2992. }
  2993. sde_crtc_calc_fps(sde_crtc);
  2994. SDE_ATRACE_BEGIN("flush_event_thread");
  2995. _sde_crtc_flush_event_thread(crtc);
  2996. SDE_ATRACE_END("flush_event_thread");
  2997. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  2998. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  2999. /* acquire bandwidth and other resources */
  3000. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3001. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3002. } else {
  3003. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3004. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3005. }
  3006. sde_crtc->play_count++;
  3007. sde_vbif_clear_errors(sde_kms);
  3008. if (is_error) {
  3009. _sde_crtc_remove_pipe_flush(crtc);
  3010. _sde_crtc_blend_setup(crtc, old_state, false);
  3011. }
  3012. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3013. if (encoder->crtc != crtc)
  3014. continue;
  3015. sde_encoder_kickoff(encoder, false);
  3016. }
  3017. /* store the event after frame trigger */
  3018. if (sde_crtc->event) {
  3019. WARN_ON(sde_crtc->event);
  3020. } else {
  3021. spin_lock_irqsave(&dev->event_lock, flags);
  3022. sde_crtc->event = crtc->state->event;
  3023. spin_unlock_irqrestore(&dev->event_lock, flags);
  3024. }
  3025. SDE_ATRACE_END("crtc_commit");
  3026. }
  3027. /**
  3028. * _sde_crtc_vblank_enable_no_lock - update power resource and vblank request
  3029. * @sde_crtc: Pointer to sde crtc structure
  3030. * @enable: Whether to enable/disable vblanks
  3031. *
  3032. * @Return: error code
  3033. */
  3034. static int _sde_crtc_vblank_enable_no_lock(
  3035. struct sde_crtc *sde_crtc, bool enable)
  3036. {
  3037. struct drm_crtc *crtc;
  3038. struct drm_encoder *enc;
  3039. if (!sde_crtc) {
  3040. SDE_ERROR("invalid crtc\n");
  3041. return -EINVAL;
  3042. }
  3043. crtc = &sde_crtc->base;
  3044. if (enable) {
  3045. int ret;
  3046. /* drop lock since power crtc cb may try to re-acquire lock */
  3047. mutex_unlock(&sde_crtc->crtc_lock);
  3048. ret = pm_runtime_get_sync(crtc->dev->dev);
  3049. mutex_lock(&sde_crtc->crtc_lock);
  3050. if (ret < 0)
  3051. return ret;
  3052. drm_for_each_encoder_mask(enc, crtc->dev,
  3053. crtc->state->encoder_mask) {
  3054. if (enc->crtc != crtc)
  3055. continue;
  3056. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3057. sde_crtc->enabled);
  3058. sde_encoder_register_vblank_callback(enc,
  3059. sde_crtc_vblank_cb, (void *)crtc);
  3060. }
  3061. } else {
  3062. drm_for_each_encoder_mask(enc, crtc->dev,
  3063. crtc->state->encoder_mask) {
  3064. if (enc->crtc != crtc)
  3065. continue;
  3066. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3067. sde_crtc->enabled);
  3068. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3069. }
  3070. /* drop lock since power crtc cb may try to re-acquire lock */
  3071. mutex_unlock(&sde_crtc->crtc_lock);
  3072. pm_runtime_put_sync(crtc->dev->dev);
  3073. mutex_lock(&sde_crtc->crtc_lock);
  3074. }
  3075. return 0;
  3076. }
  3077. /**
  3078. * sde_crtc_duplicate_state - state duplicate hook
  3079. * @crtc: Pointer to drm crtc structure
  3080. * @Returns: Pointer to new drm_crtc_state structure
  3081. */
  3082. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3083. {
  3084. struct sde_crtc *sde_crtc;
  3085. struct sde_crtc_state *cstate, *old_cstate;
  3086. if (!crtc || !crtc->state) {
  3087. SDE_ERROR("invalid argument(s)\n");
  3088. return NULL;
  3089. }
  3090. sde_crtc = to_sde_crtc(crtc);
  3091. old_cstate = to_sde_crtc_state(crtc->state);
  3092. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3093. if (!cstate) {
  3094. SDE_ERROR("failed to allocate state\n");
  3095. return NULL;
  3096. }
  3097. /* duplicate value helper */
  3098. msm_property_duplicate_state(&sde_crtc->property_info,
  3099. old_cstate, cstate,
  3100. &cstate->property_state, cstate->property_values);
  3101. /* clear destination scaler dirty bit */
  3102. cstate->ds_dirty = false;
  3103. /* duplicate base helper */
  3104. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3105. return &cstate->base;
  3106. }
  3107. /**
  3108. * sde_crtc_reset - reset hook for CRTCs
  3109. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3110. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3111. * @crtc: Pointer to drm crtc structure
  3112. */
  3113. static void sde_crtc_reset(struct drm_crtc *crtc)
  3114. {
  3115. struct sde_crtc *sde_crtc;
  3116. struct sde_crtc_state *cstate;
  3117. if (!crtc) {
  3118. SDE_ERROR("invalid crtc\n");
  3119. return;
  3120. }
  3121. /* revert suspend actions, if necessary */
  3122. if (!sde_crtc_is_reset_required(crtc)) {
  3123. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3124. return;
  3125. }
  3126. /* remove previous state, if present */
  3127. if (crtc->state) {
  3128. sde_crtc_destroy_state(crtc, crtc->state);
  3129. crtc->state = 0;
  3130. }
  3131. sde_crtc = to_sde_crtc(crtc);
  3132. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3133. if (!cstate) {
  3134. SDE_ERROR("failed to allocate state\n");
  3135. return;
  3136. }
  3137. /* reset value helper */
  3138. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3139. &cstate->property_state,
  3140. cstate->property_values);
  3141. _sde_crtc_set_input_fence_timeout(cstate);
  3142. cstate->base.crtc = crtc;
  3143. crtc->state = &cstate->base;
  3144. }
  3145. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3146. {
  3147. struct drm_crtc *crtc = arg;
  3148. struct sde_crtc *sde_crtc;
  3149. struct sde_crtc_state *cstate;
  3150. struct drm_plane *plane;
  3151. struct drm_encoder *encoder;
  3152. u32 power_on;
  3153. unsigned long flags;
  3154. struct sde_crtc_irq_info *node = NULL;
  3155. int ret = 0;
  3156. struct drm_event event;
  3157. struct msm_drm_private *priv;
  3158. if (!crtc) {
  3159. SDE_ERROR("invalid crtc\n");
  3160. return;
  3161. }
  3162. sde_crtc = to_sde_crtc(crtc);
  3163. cstate = to_sde_crtc_state(crtc->state);
  3164. priv = crtc->dev->dev_private;
  3165. mutex_lock(&sde_crtc->crtc_lock);
  3166. SDE_EVT32(DRMID(crtc), event_type);
  3167. switch (event_type) {
  3168. case SDE_POWER_EVENT_POST_ENABLE:
  3169. /* disable mdp LUT memory retention */
  3170. ret = sde_power_clk_set_flags(&priv->phandle, "lut_clk",
  3171. CLKFLAG_NORETAIN_MEM);
  3172. if (ret)
  3173. SDE_ERROR("disable LUT memory retention err %d\n", ret);
  3174. /* restore encoder; crtc will be programmed during commit */
  3175. drm_for_each_encoder_mask(encoder, crtc->dev,
  3176. crtc->state->encoder_mask) {
  3177. sde_encoder_virt_restore(encoder);
  3178. }
  3179. /* restore UIDLE */
  3180. sde_core_perf_crtc_update_uidle(crtc, true);
  3181. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3182. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3183. ret = 0;
  3184. if (node->func)
  3185. ret = node->func(crtc, true, &node->irq);
  3186. if (ret)
  3187. SDE_ERROR("%s failed to enable event %x\n",
  3188. sde_crtc->name, node->event);
  3189. }
  3190. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3191. sde_cp_crtc_post_ipc(crtc);
  3192. break;
  3193. case SDE_POWER_EVENT_PRE_DISABLE:
  3194. /* enable mdp LUT memory retention */
  3195. ret = sde_power_clk_set_flags(&priv->phandle, "lut_clk",
  3196. CLKFLAG_RETAIN_MEM);
  3197. if (ret)
  3198. SDE_ERROR("enable LUT memory retention err %d\n", ret);
  3199. drm_for_each_encoder_mask(encoder, crtc->dev,
  3200. crtc->state->encoder_mask) {
  3201. /*
  3202. * disable the vsync source after updating the
  3203. * rsc state. rsc state update might have vsync wait
  3204. * and vsync source must be disabled after it.
  3205. * It will avoid generating any vsync from this point
  3206. * till mode-2 entry. It is SW workaround for HW
  3207. * limitation and should not be removed without
  3208. * checking the updated design.
  3209. */
  3210. sde_encoder_control_te(encoder, false);
  3211. }
  3212. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3213. node = NULL;
  3214. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3215. ret = 0;
  3216. if (node->func)
  3217. ret = node->func(crtc, false, &node->irq);
  3218. if (ret)
  3219. SDE_ERROR("%s failed to disable event %x\n",
  3220. sde_crtc->name, node->event);
  3221. }
  3222. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3223. sde_cp_crtc_pre_ipc(crtc);
  3224. break;
  3225. case SDE_POWER_EVENT_POST_DISABLE:
  3226. /*
  3227. * set revalidate flag in planes, so it will be re-programmed
  3228. * in the next frame update
  3229. */
  3230. drm_atomic_crtc_for_each_plane(plane, crtc)
  3231. sde_plane_set_revalidate(plane, true);
  3232. sde_cp_crtc_suspend(crtc);
  3233. /**
  3234. * destination scaler if enabled should be reconfigured
  3235. * in the next frame update
  3236. */
  3237. if (cstate->num_ds_enabled)
  3238. sde_crtc->ds_reconfig = true;
  3239. event.type = DRM_EVENT_SDE_POWER;
  3240. event.length = sizeof(power_on);
  3241. power_on = 0;
  3242. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3243. (u8 *)&power_on);
  3244. break;
  3245. default:
  3246. SDE_DEBUG("event:%d not handled\n", event_type);
  3247. break;
  3248. }
  3249. mutex_unlock(&sde_crtc->crtc_lock);
  3250. }
  3251. static void sde_crtc_disable(struct drm_crtc *crtc)
  3252. {
  3253. struct sde_kms *sde_kms;
  3254. struct sde_crtc *sde_crtc;
  3255. struct sde_crtc_state *cstate;
  3256. struct drm_encoder *encoder;
  3257. struct msm_drm_private *priv;
  3258. unsigned long flags;
  3259. struct sde_crtc_irq_info *node = NULL;
  3260. struct drm_event event;
  3261. u32 power_on;
  3262. bool in_cont_splash = false;
  3263. int ret, i;
  3264. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3265. SDE_ERROR("invalid crtc\n");
  3266. return;
  3267. }
  3268. sde_kms = _sde_crtc_get_kms(crtc);
  3269. if (!sde_kms) {
  3270. SDE_ERROR("invalid kms\n");
  3271. return;
  3272. }
  3273. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3274. SDE_ERROR("power resource is not enabled\n");
  3275. return;
  3276. }
  3277. sde_crtc = to_sde_crtc(crtc);
  3278. cstate = to_sde_crtc_state(crtc->state);
  3279. priv = crtc->dev->dev_private;
  3280. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3281. drm_crtc_vblank_off(crtc);
  3282. mutex_lock(&sde_crtc->crtc_lock);
  3283. SDE_EVT32_VERBOSE(DRMID(crtc));
  3284. /* update color processing on suspend */
  3285. event.type = DRM_EVENT_CRTC_POWER;
  3286. event.length = sizeof(u32);
  3287. sde_cp_crtc_suspend(crtc);
  3288. power_on = 0;
  3289. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3290. (u8 *)&power_on);
  3291. /* destination scaler if enabled should be reconfigured on resume */
  3292. if (cstate->num_ds_enabled)
  3293. sde_crtc->ds_reconfig = true;
  3294. _sde_crtc_flush_event_thread(crtc);
  3295. SDE_EVT32(DRMID(crtc), sde_crtc->enabled,
  3296. crtc->state->active, crtc->state->enable);
  3297. sde_crtc->enabled = false;
  3298. /* Try to disable uidle */
  3299. sde_core_perf_crtc_update_uidle(crtc, false);
  3300. if (atomic_read(&sde_crtc->frame_pending)) {
  3301. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3302. atomic_read(&sde_crtc->frame_pending));
  3303. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3304. SDE_EVTLOG_FUNC_CASE2);
  3305. sde_core_perf_crtc_release_bw(crtc);
  3306. atomic_set(&sde_crtc->frame_pending, 0);
  3307. }
  3308. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3309. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3310. ret = 0;
  3311. if (node->func)
  3312. ret = node->func(crtc, false, &node->irq);
  3313. if (ret)
  3314. SDE_ERROR("%s failed to disable event %x\n",
  3315. sde_crtc->name, node->event);
  3316. }
  3317. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3318. drm_for_each_encoder_mask(encoder, crtc->dev,
  3319. crtc->state->encoder_mask) {
  3320. if (sde_encoder_in_cont_splash(encoder)) {
  3321. in_cont_splash = true;
  3322. break;
  3323. }
  3324. }
  3325. /* avoid clk/bw downvote if cont-splash is enabled */
  3326. if (!in_cont_splash)
  3327. sde_core_perf_crtc_update(crtc, 0, true);
  3328. drm_for_each_encoder_mask(encoder, crtc->dev,
  3329. crtc->state->encoder_mask) {
  3330. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3331. cstate->rsc_client = NULL;
  3332. cstate->rsc_update = false;
  3333. /*
  3334. * reset idle power-collapse to original state during suspend;
  3335. * user-mode will change the state on resume, if required
  3336. */
  3337. if (sde_kms->catalog->has_idle_pc)
  3338. sde_encoder_control_idle_pc(encoder, true);
  3339. }
  3340. if (sde_crtc->power_event)
  3341. sde_power_handle_unregister_event(&priv->phandle,
  3342. sde_crtc->power_event);
  3343. /**
  3344. * All callbacks are unregistered and frame done waits are complete
  3345. * at this point. No buffers are accessed by hardware.
  3346. * reset the fence timeline if crtc will not be enabled for this commit
  3347. */
  3348. if (!crtc->state->active || !crtc->state->enable) {
  3349. sde_fence_signal(sde_crtc->output_fence,
  3350. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3351. for (i = 0; i < cstate->num_connectors; ++i)
  3352. sde_connector_commit_reset(cstate->connectors[i],
  3353. ktime_get());
  3354. }
  3355. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3356. sde_crtc->num_mixers = 0;
  3357. sde_crtc->mixers_swapped = false;
  3358. /* disable clk & bw control until clk & bw properties are set */
  3359. cstate->bw_control = false;
  3360. cstate->bw_split_vote = false;
  3361. mutex_unlock(&sde_crtc->crtc_lock);
  3362. }
  3363. static void sde_crtc_enable(struct drm_crtc *crtc,
  3364. struct drm_crtc_state *old_crtc_state)
  3365. {
  3366. struct sde_crtc *sde_crtc;
  3367. struct drm_encoder *encoder;
  3368. struct msm_drm_private *priv;
  3369. unsigned long flags;
  3370. struct sde_crtc_irq_info *node = NULL;
  3371. struct drm_event event;
  3372. u32 power_on;
  3373. int ret, i;
  3374. struct sde_crtc_state *cstate;
  3375. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3376. SDE_ERROR("invalid crtc\n");
  3377. return;
  3378. }
  3379. priv = crtc->dev->dev_private;
  3380. cstate = to_sde_crtc_state(crtc->state);
  3381. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3382. SDE_ERROR("power resource is not enabled\n");
  3383. return;
  3384. }
  3385. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3386. SDE_EVT32_VERBOSE(DRMID(crtc));
  3387. sde_crtc = to_sde_crtc(crtc);
  3388. drm_crtc_vblank_on(crtc);
  3389. mutex_lock(&sde_crtc->crtc_lock);
  3390. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3391. /*
  3392. * Try to enable uidle (if possible), we do this before the call
  3393. * to return early during seamless dms mode, so any fps
  3394. * change is also consider to enable/disable UIDLE
  3395. */
  3396. sde_core_perf_crtc_update_uidle(crtc, true);
  3397. /* return early if crtc is already enabled, do this after UIDLE check */
  3398. if (sde_crtc->enabled) {
  3399. if (msm_is_mode_seamless_dms(&crtc->state->adjusted_mode) ||
  3400. msm_is_mode_seamless_dyn_clk(&crtc->state->adjusted_mode))
  3401. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3402. sde_crtc->name);
  3403. else
  3404. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3405. mutex_unlock(&sde_crtc->crtc_lock);
  3406. return;
  3407. }
  3408. drm_for_each_encoder_mask(encoder, crtc->dev,
  3409. crtc->state->encoder_mask) {
  3410. sde_encoder_register_frame_event_callback(encoder,
  3411. sde_crtc_frame_event_cb, crtc);
  3412. }
  3413. sde_crtc->enabled = true;
  3414. /* update color processing on resume */
  3415. event.type = DRM_EVENT_CRTC_POWER;
  3416. event.length = sizeof(u32);
  3417. sde_cp_crtc_resume(crtc);
  3418. power_on = 1;
  3419. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3420. (u8 *)&power_on);
  3421. mutex_unlock(&sde_crtc->crtc_lock);
  3422. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3423. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3424. ret = 0;
  3425. if (node->func)
  3426. ret = node->func(crtc, true, &node->irq);
  3427. if (ret)
  3428. SDE_ERROR("%s failed to enable event %x\n",
  3429. sde_crtc->name, node->event);
  3430. }
  3431. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3432. sde_crtc->power_event = sde_power_handle_register_event(
  3433. &priv->phandle,
  3434. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3435. SDE_POWER_EVENT_PRE_DISABLE,
  3436. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3437. /* Enable ESD thread */
  3438. for (i = 0; i < cstate->num_connectors; i++)
  3439. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3440. }
  3441. /* no input validation - caller API has all the checks */
  3442. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3443. struct plane_state pstates[], int cnt)
  3444. {
  3445. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3446. struct drm_display_mode *mode = &state->adjusted_mode;
  3447. const struct drm_plane_state *pstate;
  3448. struct sde_plane_state *sde_pstate;
  3449. int rc = 0, i;
  3450. /* Check dim layer rect bounds and stage */
  3451. for (i = 0; i < cstate->num_dim_layers; i++) {
  3452. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3453. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3454. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3455. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3456. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3457. (!cstate->dim_layer[i].rect.w) ||
  3458. (!cstate->dim_layer[i].rect.h)) {
  3459. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3460. cstate->dim_layer[i].rect.x,
  3461. cstate->dim_layer[i].rect.y,
  3462. cstate->dim_layer[i].rect.w,
  3463. cstate->dim_layer[i].rect.h,
  3464. cstate->dim_layer[i].stage);
  3465. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3466. mode->vdisplay);
  3467. rc = -E2BIG;
  3468. goto end;
  3469. }
  3470. }
  3471. /* log all src and excl_rect, useful for debugging */
  3472. for (i = 0; i < cnt; i++) {
  3473. pstate = pstates[i].drm_pstate;
  3474. sde_pstate = to_sde_plane_state(pstate);
  3475. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3476. pstate->plane->base.id, pstates[i].stage,
  3477. pstate->crtc_x, pstate->crtc_y,
  3478. pstate->crtc_w, pstate->crtc_h,
  3479. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3480. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3481. }
  3482. end:
  3483. return rc;
  3484. }
  3485. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3486. struct drm_crtc_state *state, struct plane_state pstates[],
  3487. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3488. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3489. {
  3490. struct drm_plane *plane;
  3491. int i;
  3492. if (secure == SDE_DRM_SEC_ONLY) {
  3493. /*
  3494. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3495. * - fb_sec_dir is for secure camera preview and
  3496. * secure display use case
  3497. * - fb_sec is for secure video playback
  3498. * - fb_ns is for normal non secure use cases
  3499. */
  3500. if (fb_ns || fb_sec) {
  3501. SDE_ERROR(
  3502. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3503. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3504. return -EINVAL;
  3505. }
  3506. /*
  3507. * - only one blending stage is allowed in sec_crtc
  3508. * - validate if pipe is allowed for sec-ui updates
  3509. */
  3510. for (i = 1; i < cnt; i++) {
  3511. if (!pstates[i].drm_pstate
  3512. || !pstates[i].drm_pstate->plane) {
  3513. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3514. DRMID(crtc), i);
  3515. return -EINVAL;
  3516. }
  3517. plane = pstates[i].drm_pstate->plane;
  3518. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3519. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3520. DRMID(crtc), plane->base.id);
  3521. return -EINVAL;
  3522. } else if (pstates[i].stage != pstates[i-1].stage) {
  3523. SDE_ERROR(
  3524. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3525. DRMID(crtc), i, pstates[i].stage,
  3526. i-1, pstates[i-1].stage);
  3527. return -EINVAL;
  3528. }
  3529. }
  3530. /* check if all the dim_layers are in the same stage */
  3531. for (i = 1; i < cstate->num_dim_layers; i++) {
  3532. if (cstate->dim_layer[i].stage !=
  3533. cstate->dim_layer[i-1].stage) {
  3534. SDE_ERROR(
  3535. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3536. DRMID(crtc),
  3537. i, cstate->dim_layer[i].stage,
  3538. i-1, cstate->dim_layer[i-1].stage);
  3539. return -EINVAL;
  3540. }
  3541. }
  3542. /*
  3543. * if secure-ui supported blendstage is specified,
  3544. * - fail empty commit
  3545. * - validate dim_layer or plane is staged in the supported
  3546. * blendstage
  3547. */
  3548. if (sde_kms->catalog->sui_supported_blendstage) {
  3549. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3550. cstate->dim_layer[0].stage;
  3551. if ((!cnt && !cstate->num_dim_layers) ||
  3552. (sde_kms->catalog->sui_supported_blendstage
  3553. != (sec_stage - SDE_STAGE_0))) {
  3554. SDE_ERROR(
  3555. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3556. DRMID(crtc), cnt,
  3557. cstate->num_dim_layers, sec_stage);
  3558. return -EINVAL;
  3559. }
  3560. }
  3561. }
  3562. return 0;
  3563. }
  3564. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3565. struct drm_crtc_state *state, int fb_sec_dir)
  3566. {
  3567. struct drm_encoder *encoder;
  3568. int encoder_cnt = 0;
  3569. if (fb_sec_dir) {
  3570. drm_for_each_encoder_mask(encoder, crtc->dev,
  3571. state->encoder_mask)
  3572. encoder_cnt++;
  3573. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3574. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  3575. DRMID(crtc), encoder_cnt);
  3576. return -EINVAL;
  3577. }
  3578. }
  3579. return 0;
  3580. }
  3581. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3582. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3583. int fb_ns, int fb_sec, int fb_sec_dir)
  3584. {
  3585. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3586. struct drm_encoder *encoder;
  3587. int is_video_mode = false;
  3588. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  3589. if (sde_encoder_is_dsi_display(encoder))
  3590. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  3591. MSM_DISPLAY_VIDEO_MODE);
  3592. }
  3593. /*
  3594. * In video mode check for null commit before transition
  3595. * from secure to non secure and vice versa
  3596. */
  3597. if (is_video_mode && smmu_state &&
  3598. state->plane_mask && crtc->state->plane_mask &&
  3599. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3600. (secure == SDE_DRM_SEC_ONLY))) ||
  3601. (fb_ns && ((smmu_state->state == DETACHED) ||
  3602. (smmu_state->state == DETACH_ALL_REQ))) ||
  3603. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3604. (smmu_state->state == DETACH_SEC_REQ)) &&
  3605. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3606. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3607. smmu_state->state, smmu_state->secure_level,
  3608. secure, crtc->state->plane_mask, state->plane_mask);
  3609. SDE_ERROR(
  3610. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3611. DRMID(crtc), secure, smmu_state->state,
  3612. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3613. return -EINVAL;
  3614. }
  3615. return 0;
  3616. }
  3617. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  3618. struct drm_crtc_state *state, struct plane_state pstates[],
  3619. int cnt)
  3620. {
  3621. struct sde_crtc_state *cstate;
  3622. struct sde_kms *sde_kms;
  3623. uint32_t secure;
  3624. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  3625. int rc;
  3626. if (!crtc || !state) {
  3627. SDE_ERROR("invalid arguments\n");
  3628. return -EINVAL;
  3629. }
  3630. sde_kms = _sde_crtc_get_kms(crtc);
  3631. if (!sde_kms || !sde_kms->catalog) {
  3632. SDE_ERROR("invalid kms\n");
  3633. return -EINVAL;
  3634. }
  3635. cstate = to_sde_crtc_state(state);
  3636. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  3637. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  3638. &fb_sec, &fb_sec_dir);
  3639. if (rc)
  3640. return rc;
  3641. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  3642. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  3643. if (rc)
  3644. return rc;
  3645. /*
  3646. * secure_crtc is not allowed in a shared toppolgy
  3647. * across different encoders.
  3648. */
  3649. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  3650. if (rc)
  3651. return rc;
  3652. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  3653. secure, fb_ns, fb_sec, fb_sec_dir);
  3654. if (rc)
  3655. return rc;
  3656. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  3657. return 0;
  3658. }
  3659. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  3660. struct drm_crtc_state *state,
  3661. struct drm_display_mode *mode,
  3662. struct plane_state *pstates,
  3663. struct drm_plane *plane,
  3664. struct sde_multirect_plane_states *multirect_plane,
  3665. int *cnt)
  3666. {
  3667. struct sde_crtc *sde_crtc;
  3668. struct sde_crtc_state *cstate;
  3669. const struct drm_plane_state *pstate;
  3670. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  3671. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  3672. sde_crtc = to_sde_crtc(crtc);
  3673. cstate = to_sde_crtc_state(state);
  3674. memset(pipe_staged, 0, sizeof(pipe_staged));
  3675. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  3676. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  3677. if (cstate->num_ds_enabled)
  3678. mixer_width = mixer_width * cstate->num_ds_enabled;
  3679. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  3680. if (IS_ERR_OR_NULL(pstate)) {
  3681. rc = PTR_ERR(pstate);
  3682. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  3683. sde_crtc->name, plane->base.id, rc);
  3684. return rc;
  3685. }
  3686. if (*cnt >= SDE_PSTATES_MAX)
  3687. continue;
  3688. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  3689. pstates[*cnt].drm_pstate = pstate;
  3690. pstates[*cnt].stage = sde_plane_get_property(
  3691. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  3692. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  3693. /* check dim layer stage with every plane */
  3694. for (i = 0; i < cstate->num_dim_layers; i++) {
  3695. if (cstate->dim_layer[i].stage ==
  3696. (pstates[*cnt].stage + SDE_STAGE_0)) {
  3697. SDE_ERROR(
  3698. "plane:%d/dim_layer:%i-same stage:%d\n",
  3699. plane->base.id, i,
  3700. cstate->dim_layer[i].stage);
  3701. return -EINVAL;
  3702. }
  3703. }
  3704. if (pipe_staged[pstates[*cnt].pipe_id]) {
  3705. multirect_plane[multirect_count].r0 =
  3706. pipe_staged[pstates[*cnt].pipe_id];
  3707. multirect_plane[multirect_count].r1 = pstate;
  3708. multirect_count++;
  3709. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  3710. } else {
  3711. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  3712. }
  3713. (*cnt)++;
  3714. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  3715. mode->vdisplay) ||
  3716. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  3717. mode->hdisplay)) {
  3718. SDE_ERROR("invalid vertical/horizontal destination\n");
  3719. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  3720. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  3721. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  3722. return -E2BIG;
  3723. }
  3724. if (cstate->num_ds_enabled &&
  3725. ((pstate->crtc_h > mixer_height) ||
  3726. (pstate->crtc_w > mixer_width))) {
  3727. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  3728. pstate->crtc_w, pstate->crtc_h,
  3729. mixer_width, mixer_height);
  3730. return -E2BIG;
  3731. }
  3732. }
  3733. for (i = 1; i < SSPP_MAX; i++) {
  3734. if (pipe_staged[i]) {
  3735. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  3736. SDE_ERROR(
  3737. "r1 only virt plane:%d not supported\n",
  3738. pipe_staged[i]->plane->base.id);
  3739. return -EINVAL;
  3740. }
  3741. sde_plane_clear_multirect(pipe_staged[i]);
  3742. }
  3743. }
  3744. for (i = 0; i < multirect_count; i++) {
  3745. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  3746. SDE_ERROR(
  3747. "multirect validation failed for planes (%d - %d)\n",
  3748. multirect_plane[i].r0->plane->base.id,
  3749. multirect_plane[i].r1->plane->base.id);
  3750. return -EINVAL;
  3751. }
  3752. }
  3753. return rc;
  3754. }
  3755. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  3756. struct sde_crtc *sde_crtc,
  3757. struct plane_state *pstates,
  3758. struct sde_crtc_state *cstate,
  3759. struct drm_display_mode *mode,
  3760. int cnt)
  3761. {
  3762. int rc = 0, i, z_pos;
  3763. u32 zpos_cnt = 0;
  3764. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  3765. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  3766. if (rc)
  3767. return rc;
  3768. if (!sde_is_custom_client()) {
  3769. int stage_old = pstates[0].stage;
  3770. z_pos = 0;
  3771. for (i = 0; i < cnt; i++) {
  3772. if (stage_old != pstates[i].stage)
  3773. ++z_pos;
  3774. stage_old = pstates[i].stage;
  3775. pstates[i].stage = z_pos;
  3776. }
  3777. }
  3778. z_pos = -1;
  3779. for (i = 0; i < cnt; i++) {
  3780. /* reset counts at every new blend stage */
  3781. if (pstates[i].stage != z_pos) {
  3782. zpos_cnt = 0;
  3783. z_pos = pstates[i].stage;
  3784. }
  3785. /* verify z_pos setting before using it */
  3786. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  3787. SDE_ERROR("> %d plane stages assigned\n",
  3788. SDE_STAGE_MAX - SDE_STAGE_0);
  3789. return -EINVAL;
  3790. } else if (zpos_cnt == 2) {
  3791. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  3792. return -EINVAL;
  3793. } else {
  3794. zpos_cnt++;
  3795. }
  3796. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  3797. SDE_DEBUG("%s: zpos %d", sde_crtc->name, z_pos);
  3798. }
  3799. return rc;
  3800. }
  3801. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  3802. struct drm_crtc_state *state,
  3803. struct plane_state *pstates,
  3804. struct sde_multirect_plane_states *multirect_plane)
  3805. {
  3806. struct sde_crtc *sde_crtc;
  3807. struct sde_crtc_state *cstate;
  3808. struct sde_kms *kms;
  3809. struct drm_plane *plane;
  3810. struct drm_display_mode *mode;
  3811. int rc = 0, cnt = 0;
  3812. kms = _sde_crtc_get_kms(crtc);
  3813. if (!kms || !kms->catalog) {
  3814. SDE_ERROR("invalid parameters\n");
  3815. return -EINVAL;
  3816. }
  3817. sde_crtc = to_sde_crtc(crtc);
  3818. cstate = to_sde_crtc_state(state);
  3819. mode = &state->adjusted_mode;
  3820. /* get plane state for all drm planes associated with crtc state */
  3821. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  3822. plane, multirect_plane, &cnt);
  3823. if (rc)
  3824. return rc;
  3825. /* assign mixer stages based on sorted zpos property */
  3826. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  3827. if (rc)
  3828. return rc;
  3829. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  3830. if (rc)
  3831. return rc;
  3832. /*
  3833. * validate and set source split:
  3834. * use pstates sorted by stage to check planes on same stage
  3835. * we assume that all pipes are in source split so its valid to compare
  3836. * without taking into account left/right mixer placement
  3837. */
  3838. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  3839. if (rc)
  3840. return rc;
  3841. return 0;
  3842. }
  3843. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  3844. struct drm_crtc_state *state)
  3845. {
  3846. struct drm_device *dev;
  3847. struct sde_crtc *sde_crtc;
  3848. struct plane_state *pstates = NULL;
  3849. struct sde_crtc_state *cstate;
  3850. struct drm_display_mode *mode;
  3851. int rc = 0;
  3852. struct sde_multirect_plane_states *multirect_plane = NULL;
  3853. struct drm_connector *conn;
  3854. struct drm_connector_list_iter conn_iter;
  3855. if (!crtc) {
  3856. SDE_ERROR("invalid crtc\n");
  3857. return -EINVAL;
  3858. }
  3859. dev = crtc->dev;
  3860. sde_crtc = to_sde_crtc(crtc);
  3861. cstate = to_sde_crtc_state(state);
  3862. if (!state->enable || !state->active) {
  3863. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  3864. crtc->base.id, state->enable, state->active);
  3865. goto end;
  3866. }
  3867. pstates = kcalloc(SDE_PSTATES_MAX,
  3868. sizeof(struct plane_state), GFP_KERNEL);
  3869. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  3870. sizeof(struct sde_multirect_plane_states),
  3871. GFP_KERNEL);
  3872. if (!pstates || !multirect_plane) {
  3873. rc = -ENOMEM;
  3874. goto end;
  3875. }
  3876. mode = &state->adjusted_mode;
  3877. SDE_DEBUG("%s: check", sde_crtc->name);
  3878. /* force a full mode set if active state changed */
  3879. if (state->active_changed)
  3880. state->mode_changed = true;
  3881. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  3882. if (rc) {
  3883. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  3884. crtc->base.id, rc);
  3885. goto end;
  3886. }
  3887. /* identify connectors attached to this crtc */
  3888. cstate->num_connectors = 0;
  3889. drm_connector_list_iter_begin(dev, &conn_iter);
  3890. drm_for_each_connector_iter(conn, &conn_iter)
  3891. if (conn->state && conn->state->crtc == crtc &&
  3892. cstate->num_connectors < MAX_CONNECTORS) {
  3893. cstate->connectors[cstate->num_connectors++] = conn;
  3894. }
  3895. drm_connector_list_iter_end(&conn_iter);
  3896. _sde_crtc_setup_is_ppsplit(state);
  3897. _sde_crtc_setup_lm_bounds(crtc, state);
  3898. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  3899. multirect_plane);
  3900. if (rc) {
  3901. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  3902. goto end;
  3903. }
  3904. rc = sde_core_perf_crtc_check(crtc, state);
  3905. if (rc) {
  3906. SDE_ERROR("crtc%d failed performance check %d\n",
  3907. crtc->base.id, rc);
  3908. goto end;
  3909. }
  3910. rc = _sde_crtc_check_rois(crtc, state);
  3911. if (rc) {
  3912. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  3913. goto end;
  3914. }
  3915. end:
  3916. kfree(pstates);
  3917. kfree(multirect_plane);
  3918. return rc;
  3919. }
  3920. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  3921. {
  3922. struct sde_crtc *sde_crtc;
  3923. int ret;
  3924. if (!crtc) {
  3925. SDE_ERROR("invalid crtc\n");
  3926. return -EINVAL;
  3927. }
  3928. sde_crtc = to_sde_crtc(crtc);
  3929. mutex_lock(&sde_crtc->crtc_lock);
  3930. SDE_EVT32(DRMID(&sde_crtc->base), en, sde_crtc->enabled);
  3931. ret = _sde_crtc_vblank_enable_no_lock(sde_crtc, en);
  3932. if (ret)
  3933. SDE_ERROR("%s vblank enable failed: %d\n",
  3934. sde_crtc->name, ret);
  3935. mutex_unlock(&sde_crtc->crtc_lock);
  3936. return 0;
  3937. }
  3938. /**
  3939. * sde_crtc_install_properties - install all drm properties for crtc
  3940. * @crtc: Pointer to drm crtc structure
  3941. */
  3942. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  3943. struct sde_mdss_cfg *catalog)
  3944. {
  3945. struct sde_crtc *sde_crtc;
  3946. struct drm_device *dev;
  3947. struct sde_kms_info *info;
  3948. struct sde_kms *sde_kms;
  3949. int i, j;
  3950. static const struct drm_prop_enum_list e_secure_level[] = {
  3951. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  3952. {SDE_DRM_SEC_ONLY, "sec_only"},
  3953. };
  3954. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  3955. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  3956. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  3957. };
  3958. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  3959. {IDLE_PC_NONE, "idle_pc_none"},
  3960. {IDLE_PC_ENABLE, "idle_pc_enable"},
  3961. {IDLE_PC_DISABLE, "idle_pc_disable"},
  3962. };
  3963. SDE_DEBUG("\n");
  3964. if (!crtc || !catalog) {
  3965. SDE_ERROR("invalid crtc or catalog\n");
  3966. return;
  3967. }
  3968. sde_crtc = to_sde_crtc(crtc);
  3969. dev = crtc->dev;
  3970. sde_kms = _sde_crtc_get_kms(crtc);
  3971. if (!sde_kms) {
  3972. SDE_ERROR("invalid argument\n");
  3973. return;
  3974. }
  3975. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  3976. if (!info) {
  3977. SDE_ERROR("failed to allocate info memory\n");
  3978. return;
  3979. }
  3980. /* range properties */
  3981. msm_property_install_range(&sde_crtc->property_info,
  3982. "input_fence_timeout", 0x0, 0, SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT,
  3983. SDE_CRTC_INPUT_FENCE_TIMEOUT, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  3984. msm_property_install_volatile_range(&sde_crtc->property_info,
  3985. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  3986. msm_property_install_range(&sde_crtc->property_info,
  3987. "output_fence_offset", 0x0, 0, 1, 0,
  3988. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  3989. msm_property_install_range(&sde_crtc->property_info,
  3990. "core_clk", 0x0, 0, U64_MAX,
  3991. sde_kms->perf.max_core_clk_rate,
  3992. CRTC_PROP_CORE_CLK);
  3993. msm_property_install_range(&sde_crtc->property_info,
  3994. "core_ab", 0x0, 0, U64_MAX,
  3995. catalog->perf.max_bw_high * 1000ULL,
  3996. CRTC_PROP_CORE_AB);
  3997. msm_property_install_range(&sde_crtc->property_info,
  3998. "core_ib", 0x0, 0, U64_MAX,
  3999. catalog->perf.max_bw_high * 1000ULL,
  4000. CRTC_PROP_CORE_IB);
  4001. msm_property_install_range(&sde_crtc->property_info,
  4002. "llcc_ab", 0x0, 0, U64_MAX,
  4003. catalog->perf.max_bw_high * 1000ULL,
  4004. CRTC_PROP_LLCC_AB);
  4005. msm_property_install_range(&sde_crtc->property_info,
  4006. "llcc_ib", 0x0, 0, U64_MAX,
  4007. catalog->perf.max_bw_high * 1000ULL,
  4008. CRTC_PROP_LLCC_IB);
  4009. msm_property_install_range(&sde_crtc->property_info,
  4010. "dram_ab", 0x0, 0, U64_MAX,
  4011. catalog->perf.max_bw_high * 1000ULL,
  4012. CRTC_PROP_DRAM_AB);
  4013. msm_property_install_range(&sde_crtc->property_info,
  4014. "dram_ib", 0x0, 0, U64_MAX,
  4015. catalog->perf.max_bw_high * 1000ULL,
  4016. CRTC_PROP_DRAM_IB);
  4017. msm_property_install_range(&sde_crtc->property_info,
  4018. "rot_prefill_bw", 0, 0, U64_MAX,
  4019. catalog->perf.max_bw_high * 1000ULL,
  4020. CRTC_PROP_ROT_PREFILL_BW);
  4021. msm_property_install_range(&sde_crtc->property_info,
  4022. "rot_clk", 0, 0, U64_MAX,
  4023. sde_kms->perf.max_core_clk_rate,
  4024. CRTC_PROP_ROT_CLK);
  4025. msm_property_install_range(&sde_crtc->property_info,
  4026. "idle_time", 0, 0, U64_MAX, 0,
  4027. CRTC_PROP_IDLE_TIMEOUT);
  4028. if (catalog->has_idle_pc)
  4029. msm_property_install_enum(&sde_crtc->property_info,
  4030. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4031. ARRAY_SIZE(e_idle_pc_state),
  4032. CRTC_PROP_IDLE_PC_STATE);
  4033. if (catalog->has_cwb_support)
  4034. msm_property_install_enum(&sde_crtc->property_info,
  4035. "capture_mode", 0, 0, e_cwb_data_points,
  4036. ARRAY_SIZE(e_cwb_data_points),
  4037. CRTC_PROP_CAPTURE_OUTPUT);
  4038. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4039. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4040. msm_property_install_volatile_range(&sde_crtc->property_info,
  4041. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4042. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4043. 0x0, 0, e_secure_level,
  4044. ARRAY_SIZE(e_secure_level),
  4045. CRTC_PROP_SECURITY_LEVEL);
  4046. sde_kms_info_reset(info);
  4047. if (catalog->has_dim_layer) {
  4048. msm_property_install_volatile_range(&sde_crtc->property_info,
  4049. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4050. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4051. SDE_MAX_DIM_LAYERS);
  4052. }
  4053. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4054. sde_kms_info_add_keyint(info, "max_linewidth",
  4055. catalog->max_mixer_width);
  4056. sde_kms_info_add_keyint(info, "max_blendstages",
  4057. catalog->max_mixer_blendstages);
  4058. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED2)
  4059. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4060. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED3)
  4061. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4062. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED3LITE)
  4063. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4064. sde_kms_info_add_keyint(info, "UBWC version", catalog->ubwc_version);
  4065. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4066. catalog->macrotile_mode);
  4067. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4068. catalog->mdp[0].highest_bank_bit);
  4069. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4070. catalog->mdp[0].ubwc_swizzle);
  4071. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4072. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4073. else
  4074. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4075. if (sde_is_custom_client()) {
  4076. /* No support for SMART_DMA_V1 yet */
  4077. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4078. sde_kms_info_add_keystr(info,
  4079. "smart_dma_rev", "smart_dma_v2");
  4080. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4081. sde_kms_info_add_keystr(info,
  4082. "smart_dma_rev", "smart_dma_v2p5");
  4083. }
  4084. if (catalog->mdp[0].has_dest_scaler) {
  4085. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4086. catalog->mdp[0].has_dest_scaler);
  4087. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4088. catalog->ds_count);
  4089. if (catalog->ds[0].top) {
  4090. sde_kms_info_add_keyint(info,
  4091. "max_dest_scaler_input_width",
  4092. catalog->ds[0].top->maxinputwidth);
  4093. sde_kms_info_add_keyint(info,
  4094. "max_dest_scaler_output_width",
  4095. catalog->ds[0].top->maxinputwidth);
  4096. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4097. catalog->ds[0].top->maxupscale);
  4098. }
  4099. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4100. msm_property_install_volatile_range(
  4101. &sde_crtc->property_info, "dest_scaler",
  4102. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4103. msm_property_install_blob(&sde_crtc->property_info,
  4104. "ds_lut_ed", 0,
  4105. CRTC_PROP_DEST_SCALER_LUT_ED);
  4106. msm_property_install_blob(&sde_crtc->property_info,
  4107. "ds_lut_cir", 0,
  4108. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4109. msm_property_install_blob(&sde_crtc->property_info,
  4110. "ds_lut_sep", 0,
  4111. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4112. } else if (catalog->ds[0].features
  4113. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4114. msm_property_install_volatile_range(
  4115. &sde_crtc->property_info, "dest_scaler",
  4116. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4117. }
  4118. }
  4119. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4120. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4121. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4122. if (catalog->perf.max_bw_low)
  4123. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4124. catalog->perf.max_bw_low * 1000LL);
  4125. if (catalog->perf.max_bw_high)
  4126. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4127. catalog->perf.max_bw_high * 1000LL);
  4128. if (catalog->perf.min_core_ib)
  4129. sde_kms_info_add_keyint(info, "min_core_ib",
  4130. catalog->perf.min_core_ib * 1000LL);
  4131. if (catalog->perf.min_llcc_ib)
  4132. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4133. catalog->perf.min_llcc_ib * 1000LL);
  4134. if (catalog->perf.min_dram_ib)
  4135. sde_kms_info_add_keyint(info, "min_dram_ib",
  4136. catalog->perf.min_dram_ib * 1000LL);
  4137. if (sde_kms->perf.max_core_clk_rate)
  4138. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4139. sde_kms->perf.max_core_clk_rate);
  4140. for (i = 0; i < catalog->limit_count; i++) {
  4141. sde_kms_info_add_keyint(info,
  4142. catalog->limit_cfg[i].name,
  4143. catalog->limit_cfg[i].lmt_case_cnt);
  4144. for (j = 0; j < catalog->limit_cfg[i].lmt_case_cnt; j++) {
  4145. sde_kms_info_add_keyint(info,
  4146. catalog->limit_cfg[i].vector_cfg[j].usecase,
  4147. catalog->limit_cfg[i].vector_cfg[j].value);
  4148. }
  4149. if (!strcmp(catalog->limit_cfg[i].name,
  4150. "sspp_linewidth_usecases"))
  4151. sde_kms_info_add_keyint(info,
  4152. "sspp_linewidth_values",
  4153. catalog->limit_cfg[i].lmt_vec_cnt);
  4154. else if (!strcmp(catalog->limit_cfg[i].name,
  4155. "sde_bwlimit_usecases"))
  4156. sde_kms_info_add_keyint(info,
  4157. "sde_bwlimit_values",
  4158. catalog->limit_cfg[i].lmt_vec_cnt);
  4159. for (j = 0; j < catalog->limit_cfg[i].lmt_vec_cnt; j++) {
  4160. sde_kms_info_add_keyint(info, "limit_usecase",
  4161. catalog->limit_cfg[i].value_cfg[j].use_concur);
  4162. sde_kms_info_add_keyint(info, "limit_value",
  4163. catalog->limit_cfg[i].value_cfg[j].value);
  4164. }
  4165. }
  4166. sde_kms_info_add_keystr(info, "core_ib_ff",
  4167. catalog->perf.core_ib_ff);
  4168. sde_kms_info_add_keystr(info, "core_clk_ff",
  4169. catalog->perf.core_clk_ff);
  4170. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4171. catalog->perf.comp_ratio_rt);
  4172. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4173. catalog->perf.comp_ratio_nrt);
  4174. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4175. catalog->perf.dest_scale_prefill_lines);
  4176. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4177. catalog->perf.undersized_prefill_lines);
  4178. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4179. catalog->perf.macrotile_prefill_lines);
  4180. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4181. catalog->perf.yuv_nv12_prefill_lines);
  4182. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4183. catalog->perf.linear_prefill_lines);
  4184. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4185. catalog->perf.downscaling_prefill_lines);
  4186. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4187. catalog->perf.xtra_prefill_lines);
  4188. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4189. catalog->perf.amortizable_threshold);
  4190. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4191. catalog->perf.min_prefill_lines);
  4192. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4193. catalog->perf.num_mnoc_ports);
  4194. sde_kms_info_add_keyint(info, "axi_bus_width",
  4195. catalog->perf.axi_bus_width);
  4196. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4197. catalog->sui_supported_blendstage);
  4198. if (catalog->ubwc_bw_calc_version)
  4199. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4200. catalog->ubwc_bw_calc_version);
  4201. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4202. info->data, SDE_KMS_INFO_DATALEN(info), CRTC_PROP_INFO);
  4203. kfree(info);
  4204. }
  4205. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4206. const struct drm_crtc_state *state, uint64_t *val)
  4207. {
  4208. struct sde_crtc *sde_crtc;
  4209. struct sde_crtc_state *cstate;
  4210. uint32_t offset;
  4211. bool is_vid = false;
  4212. struct drm_encoder *encoder;
  4213. sde_crtc = to_sde_crtc(crtc);
  4214. cstate = to_sde_crtc_state(state);
  4215. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4216. if (sde_encoder_check_curr_mode(encoder,
  4217. MSM_DISPLAY_VIDEO_MODE))
  4218. is_vid = true;
  4219. if (is_vid)
  4220. break;
  4221. }
  4222. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4223. /*
  4224. * Increment trigger offset for vidoe mode alone as its release fence
  4225. * can be triggered only after the next frame-update. For cmd mode &
  4226. * virtual displays the release fence for the current frame can be
  4227. * triggered right after PP_DONE/WB_DONE interrupt
  4228. */
  4229. if (is_vid)
  4230. offset++;
  4231. /*
  4232. * Hwcomposer now queries the fences using the commit list in atomic
  4233. * commit ioctl. The offset should be set to next timeline
  4234. * which will be incremented during the prepare commit phase
  4235. */
  4236. offset++;
  4237. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4238. }
  4239. /**
  4240. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4241. * @crtc: Pointer to drm crtc structure
  4242. * @state: Pointer to drm crtc state structure
  4243. * @property: Pointer to targeted drm property
  4244. * @val: Updated property value
  4245. * @Returns: Zero on success
  4246. */
  4247. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4248. struct drm_crtc_state *state,
  4249. struct drm_property *property,
  4250. uint64_t val)
  4251. {
  4252. struct sde_crtc *sde_crtc;
  4253. struct sde_crtc_state *cstate;
  4254. int idx, ret;
  4255. uint64_t fence_user_fd;
  4256. uint64_t __user prev_user_fd;
  4257. if (!crtc || !state || !property) {
  4258. SDE_ERROR("invalid argument(s)\n");
  4259. return -EINVAL;
  4260. }
  4261. sde_crtc = to_sde_crtc(crtc);
  4262. cstate = to_sde_crtc_state(state);
  4263. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4264. /* check with cp property system first */
  4265. ret = sde_cp_crtc_set_property(crtc, property, val);
  4266. if (ret != -ENOENT)
  4267. goto exit;
  4268. /* if not handled by cp, check msm_property system */
  4269. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4270. &cstate->property_state, property, val);
  4271. if (ret)
  4272. goto exit;
  4273. idx = msm_property_index(&sde_crtc->property_info, property);
  4274. switch (idx) {
  4275. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4276. _sde_crtc_set_input_fence_timeout(cstate);
  4277. break;
  4278. case CRTC_PROP_DIM_LAYER_V1:
  4279. _sde_crtc_set_dim_layer_v1(cstate,
  4280. (void __user *)(uintptr_t)val);
  4281. break;
  4282. case CRTC_PROP_ROI_V1:
  4283. ret = _sde_crtc_set_roi_v1(state,
  4284. (void __user *)(uintptr_t)val);
  4285. break;
  4286. case CRTC_PROP_DEST_SCALER:
  4287. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4288. (void __user *)(uintptr_t)val);
  4289. break;
  4290. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4291. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4292. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4293. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4294. break;
  4295. case CRTC_PROP_CORE_CLK:
  4296. case CRTC_PROP_CORE_AB:
  4297. case CRTC_PROP_CORE_IB:
  4298. cstate->bw_control = true;
  4299. break;
  4300. case CRTC_PROP_LLCC_AB:
  4301. case CRTC_PROP_LLCC_IB:
  4302. case CRTC_PROP_DRAM_AB:
  4303. case CRTC_PROP_DRAM_IB:
  4304. cstate->bw_control = true;
  4305. cstate->bw_split_vote = true;
  4306. break;
  4307. case CRTC_PROP_OUTPUT_FENCE:
  4308. if (!val)
  4309. goto exit;
  4310. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  4311. sizeof(uint64_t));
  4312. if (ret) {
  4313. SDE_ERROR("copy from user failed rc:%d\n", ret);
  4314. ret = -EFAULT;
  4315. goto exit;
  4316. }
  4317. /*
  4318. * client is expected to reset the property to -1 before
  4319. * requesting for the release fence
  4320. */
  4321. if (prev_user_fd == -1) {
  4322. ret = _sde_crtc_get_output_fence(crtc, state,
  4323. &fence_user_fd);
  4324. if (ret) {
  4325. SDE_ERROR("fence create failed rc:%d\n", ret);
  4326. goto exit;
  4327. }
  4328. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  4329. &fence_user_fd, sizeof(uint64_t));
  4330. if (ret) {
  4331. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4332. put_unused_fd(fence_user_fd);
  4333. ret = -EFAULT;
  4334. goto exit;
  4335. }
  4336. }
  4337. break;
  4338. default:
  4339. /* nothing to do */
  4340. break;
  4341. }
  4342. exit:
  4343. if (ret) {
  4344. if (ret != -EPERM)
  4345. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4346. crtc->name, DRMID(property),
  4347. property->name, ret);
  4348. else
  4349. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4350. crtc->name, DRMID(property),
  4351. property->name, ret);
  4352. } else {
  4353. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4354. property->base.id, val);
  4355. }
  4356. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4357. return ret;
  4358. }
  4359. /**
  4360. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4361. * @crtc: Pointer to drm crtc structure
  4362. * @state: Pointer to drm crtc state structure
  4363. * @property: Pointer to targeted drm property
  4364. * @val: Pointer to variable for receiving property value
  4365. * @Returns: Zero on success
  4366. */
  4367. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4368. const struct drm_crtc_state *state,
  4369. struct drm_property *property,
  4370. uint64_t *val)
  4371. {
  4372. struct sde_crtc *sde_crtc;
  4373. struct sde_crtc_state *cstate;
  4374. int ret = -EINVAL, i;
  4375. if (!crtc || !state) {
  4376. SDE_ERROR("invalid argument(s)\n");
  4377. goto end;
  4378. }
  4379. sde_crtc = to_sde_crtc(crtc);
  4380. cstate = to_sde_crtc_state(state);
  4381. i = msm_property_index(&sde_crtc->property_info, property);
  4382. if (i == CRTC_PROP_OUTPUT_FENCE) {
  4383. *val = ~0;
  4384. ret = 0;
  4385. } else {
  4386. ret = msm_property_atomic_get(&sde_crtc->property_info,
  4387. &cstate->property_state, property, val);
  4388. if (ret)
  4389. ret = sde_cp_crtc_get_property(crtc, property, val);
  4390. }
  4391. if (ret)
  4392. DRM_ERROR("get property failed\n");
  4393. end:
  4394. return ret;
  4395. }
  4396. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  4397. struct drm_crtc_state *crtc_state)
  4398. {
  4399. struct sde_crtc *sde_crtc;
  4400. struct sde_crtc_state *cstate;
  4401. struct drm_property *drm_prop;
  4402. enum msm_mdp_crtc_property prop_idx;
  4403. if (!crtc || !crtc_state) {
  4404. SDE_ERROR("invalid params\n");
  4405. return -EINVAL;
  4406. }
  4407. sde_crtc = to_sde_crtc(crtc);
  4408. cstate = to_sde_crtc_state(crtc_state);
  4409. sde_cp_crtc_clear(crtc);
  4410. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  4411. uint64_t val = cstate->property_values[prop_idx].value;
  4412. uint64_t def;
  4413. int ret;
  4414. drm_prop = msm_property_index_to_drm_property(
  4415. &sde_crtc->property_info, prop_idx);
  4416. if (!drm_prop) {
  4417. /* not all props will be installed, based on caps */
  4418. SDE_DEBUG("%s: invalid property index %d\n",
  4419. sde_crtc->name, prop_idx);
  4420. continue;
  4421. }
  4422. def = msm_property_get_default(&sde_crtc->property_info,
  4423. prop_idx);
  4424. if (val == def)
  4425. continue;
  4426. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  4427. sde_crtc->name, drm_prop->name, prop_idx, val,
  4428. def);
  4429. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  4430. def);
  4431. if (ret) {
  4432. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  4433. sde_crtc->name, prop_idx, ret);
  4434. continue;
  4435. }
  4436. }
  4437. return 0;
  4438. }
  4439. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  4440. {
  4441. struct sde_crtc *sde_crtc;
  4442. struct sde_crtc_mixer *m;
  4443. int i;
  4444. if (!crtc) {
  4445. SDE_ERROR("invalid argument\n");
  4446. return;
  4447. }
  4448. sde_crtc = to_sde_crtc(crtc);
  4449. sde_crtc->misr_enable_sui = enable;
  4450. sde_crtc->misr_frame_count = frame_count;
  4451. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4452. m = &sde_crtc->mixers[i];
  4453. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  4454. continue;
  4455. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  4456. }
  4457. }
  4458. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  4459. struct sde_crtc_misr_info *crtc_misr_info)
  4460. {
  4461. struct sde_crtc *sde_crtc;
  4462. struct sde_kms *sde_kms;
  4463. if (!crtc_misr_info) {
  4464. SDE_ERROR("invalid misr info\n");
  4465. return;
  4466. }
  4467. crtc_misr_info->misr_enable = false;
  4468. crtc_misr_info->misr_frame_count = 0;
  4469. if (!crtc) {
  4470. SDE_ERROR("invalid crtc\n");
  4471. return;
  4472. }
  4473. sde_kms = _sde_crtc_get_kms(crtc);
  4474. if (!sde_kms) {
  4475. SDE_ERROR("invalid sde_kms\n");
  4476. return;
  4477. }
  4478. if (sde_kms_is_secure_session_inprogress(sde_kms))
  4479. return;
  4480. sde_crtc = to_sde_crtc(crtc);
  4481. crtc_misr_info->misr_enable =
  4482. sde_crtc->misr_enable_debugfs ? true : false;
  4483. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  4484. }
  4485. #ifdef CONFIG_DEBUG_FS
  4486. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  4487. {
  4488. struct sde_crtc *sde_crtc;
  4489. struct sde_plane_state *pstate = NULL;
  4490. struct sde_crtc_mixer *m;
  4491. struct drm_crtc *crtc;
  4492. struct drm_plane *plane;
  4493. struct drm_display_mode *mode;
  4494. struct drm_framebuffer *fb;
  4495. struct drm_plane_state *state;
  4496. struct sde_crtc_state *cstate;
  4497. int i, out_width, out_height;
  4498. if (!s || !s->private)
  4499. return -EINVAL;
  4500. sde_crtc = s->private;
  4501. crtc = &sde_crtc->base;
  4502. cstate = to_sde_crtc_state(crtc->state);
  4503. mutex_lock(&sde_crtc->crtc_lock);
  4504. mode = &crtc->state->adjusted_mode;
  4505. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4506. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4507. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  4508. mode->hdisplay, mode->vdisplay);
  4509. seq_puts(s, "\n");
  4510. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4511. m = &sde_crtc->mixers[i];
  4512. if (!m->hw_lm)
  4513. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  4514. else if (!m->hw_ctl)
  4515. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  4516. else
  4517. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  4518. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  4519. out_width, out_height);
  4520. }
  4521. seq_puts(s, "\n");
  4522. for (i = 0; i < cstate->num_dim_layers; i++) {
  4523. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  4524. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  4525. i, dim_layer->stage, dim_layer->flags);
  4526. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  4527. dim_layer->rect.x, dim_layer->rect.y,
  4528. dim_layer->rect.w, dim_layer->rect.h);
  4529. seq_printf(s,
  4530. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  4531. dim_layer->color_fill.color_0,
  4532. dim_layer->color_fill.color_1,
  4533. dim_layer->color_fill.color_2,
  4534. dim_layer->color_fill.color_3);
  4535. seq_puts(s, "\n");
  4536. }
  4537. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4538. pstate = to_sde_plane_state(plane->state);
  4539. state = plane->state;
  4540. if (!pstate || !state)
  4541. continue;
  4542. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  4543. plane->base.id, pstate->stage, pstate->rotation);
  4544. if (plane->state->fb) {
  4545. fb = plane->state->fb;
  4546. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  4547. fb->base.id, (char *) &fb->format->format,
  4548. fb->width, fb->height);
  4549. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  4550. seq_printf(s, "cpp[%d]:%u ",
  4551. i, fb->format->cpp[i]);
  4552. seq_puts(s, "\n\t");
  4553. seq_printf(s, "modifier:%8llu ", fb->modifier);
  4554. seq_puts(s, "\n");
  4555. seq_puts(s, "\t");
  4556. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  4557. seq_printf(s, "pitches[%d]:%8u ", i,
  4558. fb->pitches[i]);
  4559. seq_puts(s, "\n");
  4560. seq_puts(s, "\t");
  4561. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  4562. seq_printf(s, "offsets[%d]:%8u ", i,
  4563. fb->offsets[i]);
  4564. seq_puts(s, "\n");
  4565. }
  4566. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  4567. state->src_x >> 16, state->src_y >> 16,
  4568. state->src_w >> 16, state->src_h >> 16);
  4569. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  4570. state->crtc_x, state->crtc_y, state->crtc_w,
  4571. state->crtc_h);
  4572. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  4573. pstate->multirect_mode, pstate->multirect_index);
  4574. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  4575. pstate->excl_rect.x, pstate->excl_rect.y,
  4576. pstate->excl_rect.w, pstate->excl_rect.h);
  4577. seq_puts(s, "\n");
  4578. }
  4579. if (sde_crtc->vblank_cb_count) {
  4580. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  4581. u32 diff_ms = ktime_to_ms(diff);
  4582. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  4583. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  4584. seq_printf(s,
  4585. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  4586. fps, sde_crtc->vblank_cb_count,
  4587. ktime_to_ms(diff), sde_crtc->play_count);
  4588. /* reset time & count for next measurement */
  4589. sde_crtc->vblank_cb_count = 0;
  4590. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  4591. }
  4592. mutex_unlock(&sde_crtc->crtc_lock);
  4593. return 0;
  4594. }
  4595. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  4596. {
  4597. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  4598. }
  4599. static ssize_t _sde_crtc_misr_setup(struct file *file,
  4600. const char __user *user_buf, size_t count, loff_t *ppos)
  4601. {
  4602. struct drm_crtc *crtc;
  4603. struct sde_crtc *sde_crtc;
  4604. int rc;
  4605. char buf[MISR_BUFF_SIZE + 1];
  4606. u32 frame_count, enable;
  4607. size_t buff_copy;
  4608. struct sde_kms *sde_kms;
  4609. if (!file || !file->private_data)
  4610. return -EINVAL;
  4611. sde_crtc = file->private_data;
  4612. crtc = &sde_crtc->base;
  4613. sde_kms = _sde_crtc_get_kms(crtc);
  4614. if (!sde_kms) {
  4615. SDE_ERROR("invalid sde_kms\n");
  4616. return -EINVAL;
  4617. }
  4618. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4619. if (copy_from_user(buf, user_buf, buff_copy)) {
  4620. SDE_ERROR("buffer copy failed\n");
  4621. return -EINVAL;
  4622. }
  4623. buf[buff_copy] = 0; /* end of string */
  4624. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4625. return -EINVAL;
  4626. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4627. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  4628. DRMID(crtc));
  4629. return -EINVAL;
  4630. }
  4631. rc = pm_runtime_get_sync(crtc->dev->dev);
  4632. if (rc < 0)
  4633. return rc;
  4634. sde_crtc->misr_enable_debugfs = enable;
  4635. sde_crtc_misr_setup(crtc, enable, frame_count);
  4636. pm_runtime_put_sync(crtc->dev->dev);
  4637. return count;
  4638. }
  4639. static ssize_t _sde_crtc_misr_read(struct file *file,
  4640. char __user *user_buff, size_t count, loff_t *ppos)
  4641. {
  4642. struct drm_crtc *crtc;
  4643. struct sde_crtc *sde_crtc;
  4644. struct sde_kms *sde_kms;
  4645. struct sde_crtc_mixer *m;
  4646. int i = 0, rc;
  4647. ssize_t len = 0;
  4648. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4649. if (*ppos)
  4650. return 0;
  4651. if (!file || !file->private_data)
  4652. return -EINVAL;
  4653. sde_crtc = file->private_data;
  4654. crtc = &sde_crtc->base;
  4655. sde_kms = _sde_crtc_get_kms(crtc);
  4656. if (!sde_kms)
  4657. return -EINVAL;
  4658. rc = pm_runtime_get_sync(crtc->dev->dev);
  4659. if (rc < 0)
  4660. return rc;
  4661. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4662. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  4663. goto end;
  4664. }
  4665. if (!sde_crtc->misr_enable_debugfs) {
  4666. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4667. "disabled\n");
  4668. goto buff_check;
  4669. }
  4670. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4671. u32 misr_value = 0;
  4672. m = &sde_crtc->mixers[i];
  4673. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  4674. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4675. "invalid\n");
  4676. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  4677. continue;
  4678. }
  4679. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  4680. if (rc) {
  4681. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4682. "invalid\n");
  4683. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  4684. DRMID(crtc), rc);
  4685. continue;
  4686. } else {
  4687. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4688. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  4689. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4690. "0x%x\n", misr_value);
  4691. }
  4692. }
  4693. buff_check:
  4694. if (count <= len) {
  4695. len = 0;
  4696. goto end;
  4697. }
  4698. if (copy_to_user(user_buff, buf, len)) {
  4699. len = -EFAULT;
  4700. goto end;
  4701. }
  4702. *ppos += len; /* increase offset */
  4703. end:
  4704. pm_runtime_put_sync(crtc->dev->dev);
  4705. return len;
  4706. }
  4707. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  4708. static int __prefix ## _open(struct inode *inode, struct file *file) \
  4709. { \
  4710. return single_open(file, __prefix ## _show, inode->i_private); \
  4711. } \
  4712. static const struct file_operations __prefix ## _fops = { \
  4713. .owner = THIS_MODULE, \
  4714. .open = __prefix ## _open, \
  4715. .release = single_release, \
  4716. .read = seq_read, \
  4717. .llseek = seq_lseek, \
  4718. }
  4719. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  4720. {
  4721. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  4722. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4723. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4724. int i;
  4725. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  4726. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  4727. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  4728. crtc->state));
  4729. seq_printf(s, "core_clk_rate: %llu\n",
  4730. sde_crtc->cur_perf.core_clk_rate);
  4731. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  4732. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  4733. seq_printf(s, "bw_ctl[%s]: %llu\n",
  4734. sde_power_handle_get_dbus_name(i),
  4735. sde_crtc->cur_perf.bw_ctl[i]);
  4736. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  4737. sde_power_handle_get_dbus_name(i),
  4738. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  4739. }
  4740. return 0;
  4741. }
  4742. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  4743. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  4744. {
  4745. struct drm_crtc *crtc;
  4746. struct drm_plane *plane;
  4747. struct drm_connector *conn;
  4748. struct drm_mode_object *drm_obj;
  4749. struct sde_crtc *sde_crtc;
  4750. struct sde_crtc_state *cstate;
  4751. struct sde_fence_context *ctx;
  4752. struct drm_connector_list_iter conn_iter;
  4753. struct drm_device *dev;
  4754. if (!s || !s->private)
  4755. return -EINVAL;
  4756. sde_crtc = s->private;
  4757. crtc = &sde_crtc->base;
  4758. dev = crtc->dev;
  4759. cstate = to_sde_crtc_state(crtc->state);
  4760. /* Dump input fence info */
  4761. seq_puts(s, "===Input fence===\n");
  4762. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4763. struct sde_plane_state *pstate;
  4764. struct dma_fence *fence;
  4765. pstate = to_sde_plane_state(plane->state);
  4766. if (!pstate)
  4767. continue;
  4768. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  4769. pstate->stage);
  4770. fence = pstate->input_fence;
  4771. if (fence)
  4772. sde_fence_list_dump(fence, &s);
  4773. }
  4774. /* Dump release fence info */
  4775. seq_puts(s, "\n");
  4776. seq_puts(s, "===Release fence===\n");
  4777. ctx = sde_crtc->output_fence;
  4778. drm_obj = &crtc->base;
  4779. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  4780. seq_puts(s, "\n");
  4781. /* Dump retire fence info */
  4782. seq_puts(s, "===Retire fence===\n");
  4783. drm_connector_list_iter_begin(dev, &conn_iter);
  4784. drm_for_each_connector_iter(conn, &conn_iter)
  4785. if (conn->state && conn->state->crtc == crtc &&
  4786. cstate->num_connectors < MAX_CONNECTORS) {
  4787. struct sde_connector *c_conn;
  4788. c_conn = to_sde_connector(conn);
  4789. ctx = c_conn->retire_fence;
  4790. drm_obj = &conn->base;
  4791. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  4792. }
  4793. drm_connector_list_iter_end(&conn_iter);
  4794. seq_puts(s, "\n");
  4795. return 0;
  4796. }
  4797. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  4798. {
  4799. return single_open(file, _sde_debugfs_fence_status_show,
  4800. inode->i_private);
  4801. }
  4802. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  4803. {
  4804. struct sde_crtc *sde_crtc;
  4805. struct sde_kms *sde_kms;
  4806. static const struct file_operations debugfs_status_fops = {
  4807. .open = _sde_debugfs_status_open,
  4808. .read = seq_read,
  4809. .llseek = seq_lseek,
  4810. .release = single_release,
  4811. };
  4812. static const struct file_operations debugfs_misr_fops = {
  4813. .open = simple_open,
  4814. .read = _sde_crtc_misr_read,
  4815. .write = _sde_crtc_misr_setup,
  4816. };
  4817. static const struct file_operations debugfs_fps_fops = {
  4818. .open = _sde_debugfs_fps_status,
  4819. .read = seq_read,
  4820. };
  4821. static const struct file_operations debugfs_fence_fops = {
  4822. .open = _sde_debugfs_fence_status,
  4823. .read = seq_read,
  4824. };
  4825. if (!crtc)
  4826. return -EINVAL;
  4827. sde_crtc = to_sde_crtc(crtc);
  4828. sde_kms = _sde_crtc_get_kms(crtc);
  4829. if (!sde_kms)
  4830. return -EINVAL;
  4831. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  4832. crtc->dev->primary->debugfs_root);
  4833. if (!sde_crtc->debugfs_root)
  4834. return -ENOMEM;
  4835. /* don't error check these */
  4836. debugfs_create_file("status", 0400,
  4837. sde_crtc->debugfs_root,
  4838. sde_crtc, &debugfs_status_fops);
  4839. debugfs_create_file("state", 0400,
  4840. sde_crtc->debugfs_root,
  4841. &sde_crtc->base,
  4842. &sde_crtc_debugfs_state_fops);
  4843. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  4844. sde_crtc, &debugfs_misr_fops);
  4845. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  4846. sde_crtc, &debugfs_fps_fops);
  4847. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  4848. sde_crtc, &debugfs_fence_fops);
  4849. return 0;
  4850. }
  4851. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  4852. {
  4853. struct sde_crtc *sde_crtc;
  4854. if (!crtc)
  4855. return;
  4856. sde_crtc = to_sde_crtc(crtc);
  4857. debugfs_remove_recursive(sde_crtc->debugfs_root);
  4858. }
  4859. #else
  4860. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  4861. {
  4862. return 0;
  4863. }
  4864. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  4865. {
  4866. }
  4867. #endif /* CONFIG_DEBUG_FS */
  4868. static int sde_crtc_late_register(struct drm_crtc *crtc)
  4869. {
  4870. return _sde_crtc_init_debugfs(crtc);
  4871. }
  4872. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  4873. {
  4874. _sde_crtc_destroy_debugfs(crtc);
  4875. }
  4876. static const struct drm_crtc_funcs sde_crtc_funcs = {
  4877. .set_config = drm_atomic_helper_set_config,
  4878. .destroy = sde_crtc_destroy,
  4879. .page_flip = drm_atomic_helper_page_flip,
  4880. .atomic_set_property = sde_crtc_atomic_set_property,
  4881. .atomic_get_property = sde_crtc_atomic_get_property,
  4882. .reset = sde_crtc_reset,
  4883. .atomic_duplicate_state = sde_crtc_duplicate_state,
  4884. .atomic_destroy_state = sde_crtc_destroy_state,
  4885. .late_register = sde_crtc_late_register,
  4886. .early_unregister = sde_crtc_early_unregister,
  4887. };
  4888. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  4889. .mode_fixup = sde_crtc_mode_fixup,
  4890. .disable = sde_crtc_disable,
  4891. .atomic_enable = sde_crtc_enable,
  4892. .atomic_check = sde_crtc_atomic_check,
  4893. .atomic_begin = sde_crtc_atomic_begin,
  4894. .atomic_flush = sde_crtc_atomic_flush,
  4895. };
  4896. static void _sde_crtc_event_cb(struct kthread_work *work)
  4897. {
  4898. struct sde_crtc_event *event;
  4899. struct sde_crtc *sde_crtc;
  4900. unsigned long irq_flags;
  4901. if (!work) {
  4902. SDE_ERROR("invalid work item\n");
  4903. return;
  4904. }
  4905. event = container_of(work, struct sde_crtc_event, kt_work);
  4906. /* set sde_crtc to NULL for static work structures */
  4907. sde_crtc = event->sde_crtc;
  4908. if (!sde_crtc)
  4909. return;
  4910. if (event->cb_func)
  4911. event->cb_func(&sde_crtc->base, event->usr);
  4912. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  4913. list_add_tail(&event->list, &sde_crtc->event_free_list);
  4914. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  4915. }
  4916. int sde_crtc_event_queue(struct drm_crtc *crtc,
  4917. void (*func)(struct drm_crtc *crtc, void *usr),
  4918. void *usr, bool color_processing_event)
  4919. {
  4920. unsigned long irq_flags;
  4921. struct sde_crtc *sde_crtc;
  4922. struct msm_drm_private *priv;
  4923. struct sde_crtc_event *event = NULL;
  4924. u32 crtc_id;
  4925. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  4926. SDE_ERROR("invalid parameters\n");
  4927. return -EINVAL;
  4928. }
  4929. sde_crtc = to_sde_crtc(crtc);
  4930. priv = crtc->dev->dev_private;
  4931. crtc_id = drm_crtc_index(crtc);
  4932. /*
  4933. * Obtain an event struct from the private cache. This event
  4934. * queue may be called from ISR contexts, so use a private
  4935. * cache to avoid calling any memory allocation functions.
  4936. */
  4937. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  4938. if (!list_empty(&sde_crtc->event_free_list)) {
  4939. event = list_first_entry(&sde_crtc->event_free_list,
  4940. struct sde_crtc_event, list);
  4941. list_del_init(&event->list);
  4942. }
  4943. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  4944. if (!event)
  4945. return -ENOMEM;
  4946. /* populate event node */
  4947. event->sde_crtc = sde_crtc;
  4948. event->cb_func = func;
  4949. event->usr = usr;
  4950. /* queue new event request */
  4951. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  4952. if (color_processing_event)
  4953. kthread_queue_work(&priv->pp_event_worker,
  4954. &event->kt_work);
  4955. else
  4956. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  4957. &event->kt_work);
  4958. return 0;
  4959. }
  4960. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  4961. {
  4962. int i, rc = 0;
  4963. if (!sde_crtc) {
  4964. SDE_ERROR("invalid crtc\n");
  4965. return -EINVAL;
  4966. }
  4967. spin_lock_init(&sde_crtc->event_lock);
  4968. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  4969. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  4970. list_add_tail(&sde_crtc->event_cache[i].list,
  4971. &sde_crtc->event_free_list);
  4972. return rc;
  4973. }
  4974. /*
  4975. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  4976. */
  4977. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  4978. {
  4979. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  4980. idle_notify_work.work);
  4981. struct drm_crtc *crtc;
  4982. struct drm_event event;
  4983. int ret = 0;
  4984. if (!sde_crtc) {
  4985. SDE_ERROR("invalid sde crtc\n");
  4986. } else {
  4987. crtc = &sde_crtc->base;
  4988. event.type = DRM_EVENT_IDLE_NOTIFY;
  4989. event.length = sizeof(u32);
  4990. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  4991. &event, (u8 *)&ret);
  4992. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  4993. }
  4994. }
  4995. /* initialize crtc */
  4996. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  4997. {
  4998. struct drm_crtc *crtc = NULL;
  4999. struct sde_crtc *sde_crtc = NULL;
  5000. struct msm_drm_private *priv = NULL;
  5001. struct sde_kms *kms = NULL;
  5002. int i, rc;
  5003. priv = dev->dev_private;
  5004. kms = to_sde_kms(priv->kms);
  5005. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5006. if (!sde_crtc)
  5007. return ERR_PTR(-ENOMEM);
  5008. crtc = &sde_crtc->base;
  5009. crtc->dev = dev;
  5010. mutex_init(&sde_crtc->crtc_lock);
  5011. spin_lock_init(&sde_crtc->spin_lock);
  5012. atomic_set(&sde_crtc->frame_pending, 0);
  5013. sde_crtc->enabled = false;
  5014. /* Below parameters are for fps calculation for sysfs node */
  5015. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5016. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5017. sizeof(ktime_t), GFP_KERNEL);
  5018. if (!sde_crtc->fps_info.time_buf)
  5019. SDE_ERROR("invalid buffer\n");
  5020. else
  5021. memset(sde_crtc->fps_info.time_buf, 0,
  5022. sizeof(*(sde_crtc->fps_info.time_buf)));
  5023. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5024. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5025. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5026. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5027. list_add(&sde_crtc->frame_events[i].list,
  5028. &sde_crtc->frame_event_list);
  5029. kthread_init_work(&sde_crtc->frame_events[i].work,
  5030. sde_crtc_frame_event_work);
  5031. }
  5032. drm_crtc_init_with_planes(dev, crtc, plane, NULL, &sde_crtc_funcs,
  5033. NULL);
  5034. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5035. /* save user friendly CRTC name for later */
  5036. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5037. /* initialize event handling */
  5038. rc = _sde_crtc_init_events(sde_crtc);
  5039. if (rc) {
  5040. drm_crtc_cleanup(crtc);
  5041. kfree(sde_crtc);
  5042. return ERR_PTR(rc);
  5043. }
  5044. /* initialize output fence support */
  5045. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5046. if (IS_ERR(sde_crtc->output_fence)) {
  5047. rc = PTR_ERR(sde_crtc->output_fence);
  5048. SDE_ERROR("failed to init fence, %d\n", rc);
  5049. drm_crtc_cleanup(crtc);
  5050. kfree(sde_crtc);
  5051. return ERR_PTR(rc);
  5052. }
  5053. /* create CRTC properties */
  5054. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5055. priv->crtc_property, sde_crtc->property_data,
  5056. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5057. sizeof(struct sde_crtc_state));
  5058. sde_crtc_install_properties(crtc, kms->catalog);
  5059. /* Install color processing properties */
  5060. sde_cp_crtc_init(crtc);
  5061. sde_cp_crtc_install_properties(crtc);
  5062. sde_crtc->cur_perf.llcc_active = false;
  5063. sde_crtc->new_perf.llcc_active = false;
  5064. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5065. __sde_crtc_idle_notify_work);
  5066. SDE_DEBUG("crtc=%d new_llcc=%d, old_llcc=%d\n",
  5067. crtc->base.id,
  5068. sde_crtc->new_perf.llcc_active,
  5069. sde_crtc->cur_perf.llcc_active);
  5070. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5071. return crtc;
  5072. }
  5073. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5074. {
  5075. struct sde_crtc *sde_crtc;
  5076. int rc = 0;
  5077. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5078. SDE_ERROR("invalid input param(s)\n");
  5079. rc = -EINVAL;
  5080. goto end;
  5081. }
  5082. sde_crtc = to_sde_crtc(crtc);
  5083. sde_crtc->sysfs_dev = device_create_with_groups(
  5084. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5085. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5086. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5087. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5088. PTR_ERR(sde_crtc->sysfs_dev));
  5089. if (!sde_crtc->sysfs_dev)
  5090. rc = -EINVAL;
  5091. else
  5092. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5093. goto end;
  5094. }
  5095. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5096. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5097. if (!sde_crtc->vsync_event_sf)
  5098. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5099. crtc->base.id);
  5100. end:
  5101. return rc;
  5102. }
  5103. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5104. struct drm_crtc *crtc_drm, u32 event)
  5105. {
  5106. struct sde_crtc *crtc = NULL;
  5107. struct sde_crtc_irq_info *node;
  5108. unsigned long flags;
  5109. bool found = false;
  5110. int ret, i = 0;
  5111. bool add_event = false;
  5112. crtc = to_sde_crtc(crtc_drm);
  5113. spin_lock_irqsave(&crtc->spin_lock, flags);
  5114. list_for_each_entry(node, &crtc->user_event_list, list) {
  5115. if (node->event == event) {
  5116. found = true;
  5117. break;
  5118. }
  5119. }
  5120. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5121. /* event already enabled */
  5122. if (found)
  5123. return 0;
  5124. node = NULL;
  5125. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5126. if (custom_events[i].event == event &&
  5127. custom_events[i].func) {
  5128. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5129. if (!node)
  5130. return -ENOMEM;
  5131. INIT_LIST_HEAD(&node->list);
  5132. node->func = custom_events[i].func;
  5133. node->event = event;
  5134. node->state = IRQ_NOINIT;
  5135. spin_lock_init(&node->state_lock);
  5136. break;
  5137. }
  5138. }
  5139. if (!node) {
  5140. SDE_ERROR("unsupported event %x\n", event);
  5141. return -EINVAL;
  5142. }
  5143. ret = 0;
  5144. if (crtc_drm->enabled) {
  5145. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5146. if (ret < 0) {
  5147. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5148. kfree(node);
  5149. return ret;
  5150. }
  5151. INIT_LIST_HEAD(&node->irq.list);
  5152. mutex_lock(&crtc->crtc_lock);
  5153. ret = node->func(crtc_drm, true, &node->irq);
  5154. if (!ret) {
  5155. spin_lock_irqsave(&crtc->spin_lock, flags);
  5156. list_add_tail(&node->list, &crtc->user_event_list);
  5157. add_event = true;
  5158. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5159. }
  5160. mutex_unlock(&crtc->crtc_lock);
  5161. pm_runtime_put_sync(crtc_drm->dev->dev);
  5162. }
  5163. if (add_event)
  5164. return 0;
  5165. if (!ret) {
  5166. spin_lock_irqsave(&crtc->spin_lock, flags);
  5167. list_add_tail(&node->list, &crtc->user_event_list);
  5168. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5169. } else {
  5170. kfree(node);
  5171. }
  5172. return ret;
  5173. }
  5174. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5175. struct drm_crtc *crtc_drm, u32 event)
  5176. {
  5177. struct sde_crtc *crtc = NULL;
  5178. struct sde_crtc_irq_info *node = NULL;
  5179. unsigned long flags;
  5180. bool found = false;
  5181. int ret;
  5182. crtc = to_sde_crtc(crtc_drm);
  5183. spin_lock_irqsave(&crtc->spin_lock, flags);
  5184. list_for_each_entry(node, &crtc->user_event_list, list) {
  5185. if (node->event == event) {
  5186. list_del(&node->list);
  5187. found = true;
  5188. break;
  5189. }
  5190. }
  5191. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5192. /* event already disabled */
  5193. if (!found)
  5194. return 0;
  5195. /**
  5196. * crtc is disabled interrupts are cleared remove from the list,
  5197. * no need to disable/de-register.
  5198. */
  5199. if (!crtc_drm->enabled) {
  5200. kfree(node);
  5201. return 0;
  5202. }
  5203. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5204. if (ret < 0) {
  5205. SDE_ERROR("failed to enable power resource %d\n", ret);
  5206. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5207. kfree(node);
  5208. return ret;
  5209. }
  5210. ret = node->func(crtc_drm, false, &node->irq);
  5211. kfree(node);
  5212. pm_runtime_put_sync(crtc_drm->dev->dev);
  5213. return ret;
  5214. }
  5215. int sde_crtc_register_custom_event(struct sde_kms *kms,
  5216. struct drm_crtc *crtc_drm, u32 event, bool en)
  5217. {
  5218. struct sde_crtc *crtc = NULL;
  5219. int ret;
  5220. crtc = to_sde_crtc(crtc_drm);
  5221. if (!crtc || !kms || !kms->dev) {
  5222. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  5223. kms, ((kms) ? (kms->dev) : NULL));
  5224. return -EINVAL;
  5225. }
  5226. if (en)
  5227. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  5228. else
  5229. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  5230. return ret;
  5231. }
  5232. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  5233. bool en, struct sde_irq_callback *irq)
  5234. {
  5235. return 0;
  5236. }
  5237. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  5238. struct sde_irq_callback *noirq)
  5239. {
  5240. /*
  5241. * IRQ object noirq is not being used here since there is
  5242. * no crtc irq from pm event.
  5243. */
  5244. return 0;
  5245. }
  5246. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  5247. bool en, struct sde_irq_callback *irq)
  5248. {
  5249. return 0;
  5250. }
  5251. /**
  5252. * sde_crtc_update_cont_splash_settings - update mixer settings
  5253. * and initial clk during device bootup for cont_splash use case
  5254. * @crtc: Pointer to drm crtc structure
  5255. */
  5256. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  5257. {
  5258. struct sde_kms *kms = NULL;
  5259. struct msm_drm_private *priv;
  5260. struct sde_crtc *sde_crtc;
  5261. u64 rate;
  5262. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  5263. SDE_ERROR("invalid crtc\n");
  5264. return;
  5265. }
  5266. priv = crtc->dev->dev_private;
  5267. kms = to_sde_kms(priv->kms);
  5268. if (!kms || !kms->catalog) {
  5269. SDE_ERROR("invalid parameters\n");
  5270. return;
  5271. }
  5272. _sde_crtc_setup_mixers(crtc);
  5273. crtc->enabled = true;
  5274. /* update core clk value for initial state with cont-splash */
  5275. sde_crtc = to_sde_crtc(crtc);
  5276. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  5277. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  5278. rate : kms->perf.max_core_clk_rate;
  5279. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  5280. }