sde_crtc.c 231 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021 The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/sort.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/ktime.h>
  23. #include <drm/sde_drm.h>
  24. #include <drm/drm_mode.h>
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_probe_helper.h>
  27. #include <drm/drm_flip_work.h>
  28. #include <soc/qcom/of_common.h>
  29. #include <linux/version.h>
  30. #include <linux/soc/qcom/qcom_sync_file.h>
  31. #include "sde_kms.h"
  32. #include "sde_hw_lm.h"
  33. #include "sde_hw_ctl.h"
  34. #include "sde_hw_dspp.h"
  35. #include "sde_crtc.h"
  36. #include "sde_plane.h"
  37. #include "sde_hw_util.h"
  38. #include "sde_hw_catalog.h"
  39. #include "sde_color_processing.h"
  40. #include "sde_encoder.h"
  41. #include "sde_connector.h"
  42. #include "sde_vbif.h"
  43. #include "sde_power_handle.h"
  44. #include "sde_core_perf.h"
  45. #include "sde_trace.h"
  46. #include "msm_drv.h"
  47. #include "sde_vm.h"
  48. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  49. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  50. /* Max number of planes with hw fences within one commit */
  51. #define MAX_HW_FENCES SDE_MULTIRECT_PLANE_MAX
  52. /* Wait for at most 2 vsync for spec fence bind */
  53. #define SPEC_FENCE_TIMEOUT_MS 84
  54. struct sde_crtc_custom_events {
  55. u32 event;
  56. int (*func)(struct drm_crtc *crtc, bool en,
  57. struct sde_irq_callback *irq);
  58. };
  59. struct vblank_work {
  60. struct kthread_work work;
  61. int crtc_id;
  62. bool enable;
  63. struct msm_drm_private *priv;
  64. };
  65. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  66. bool en, struct sde_irq_callback *ad_irq);
  67. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  68. bool en, struct sde_irq_callback *idle_irq);
  69. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  70. bool en, struct sde_irq_callback *idle_irq);
  71. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  72. struct sde_irq_callback *noirq);
  73. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  74. bool en, struct sde_irq_callback *idle_irq);
  75. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  76. struct sde_crtc_state *cstate,
  77. void __user *usr_ptr);
  78. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  79. bool en, struct sde_irq_callback *irq);
  80. static int sde_crtc_opr_event_handler(struct drm_crtc *crtc_drm,
  81. bool en, struct sde_irq_callback *irq);
  82. static struct sde_crtc_custom_events custom_events[] = {
  83. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  84. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  85. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  86. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  87. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  88. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  89. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  90. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  91. {DRM_EVENT_MMRM_CB, sde_crtc_mmrm_interrupt_handler},
  92. {DRM_EVENT_VM_RELEASE, sde_crtc_vm_release_handler},
  93. {DRM_EVENT_FRAME_DATA, sde_crtc_frame_data_interrupt_handler},
  94. {DRM_EVENT_OPR_VALUE, sde_crtc_opr_event_handler},
  95. };
  96. /* default input fence timeout, in ms */
  97. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  98. /*
  99. * The default input fence timeout is 2 seconds while max allowed
  100. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  101. * tolerance limit.
  102. */
  103. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  104. /* layer mixer index on sde_crtc */
  105. #define LEFT_MIXER 0
  106. #define RIGHT_MIXER 1
  107. #define MISR_BUFF_SIZE 256
  108. /*
  109. * Time period for fps calculation in micro seconds.
  110. * Default value is set to 1 sec.
  111. */
  112. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  113. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  114. #define MAX_FRAME_COUNT 1000
  115. #define MILI_TO_MICRO 1000
  116. #define SKIP_STAGING_PIPE_ZPOS 255
  117. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  118. struct sde_mdss_cfg *catalog, struct sde_kms_info *info);
  119. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  120. struct drm_crtc_state *state);
  121. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  122. {
  123. struct msm_drm_private *priv;
  124. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  125. SDE_ERROR("invalid crtc\n");
  126. return NULL;
  127. }
  128. priv = crtc->dev->dev_private;
  129. if (!priv || !priv->kms) {
  130. SDE_ERROR("invalid kms\n");
  131. return NULL;
  132. }
  133. return to_sde_kms(priv->kms);
  134. }
  135. enum sde_wb_usage_type sde_crtc_get_wb_usage_type(struct drm_crtc *crtc)
  136. {
  137. struct drm_connector *conn;
  138. struct drm_connector_list_iter conn_iter;
  139. enum sde_wb_usage_type usage_type = 0;
  140. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  141. drm_for_each_connector_iter(conn, &conn_iter) {
  142. if (conn->state && (conn->state->crtc == crtc)
  143. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  144. usage_type = sde_connector_get_property(conn->state,
  145. CONNECTOR_PROP_WB_USAGE_TYPE);
  146. break;
  147. }
  148. }
  149. drm_connector_list_iter_end(&conn_iter);
  150. return usage_type;
  151. }
  152. static inline struct drm_connector_state *_sde_crtc_get_virt_conn_state(
  153. struct drm_crtc *crtc, struct drm_crtc_state *crtc_state)
  154. {
  155. struct drm_connector *conn;
  156. struct drm_connector_state *conn_state, *virt_conn_state = NULL;
  157. struct drm_connector_list_iter conn_iter;
  158. int i;
  159. if (crtc_state->state) {
  160. for_each_new_connector_in_state(crtc_state->state, conn, conn_state, i) {
  161. if (conn_state && (conn_state->crtc == crtc)
  162. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  163. virt_conn_state = conn_state;
  164. break;
  165. }
  166. }
  167. } else {
  168. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  169. drm_for_each_connector_iter(conn, &conn_iter) {
  170. if (conn->state && (conn->state->crtc == crtc)
  171. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  172. virt_conn_state = conn->state;
  173. break;
  174. }
  175. }
  176. drm_connector_list_iter_end(&conn_iter);
  177. }
  178. return virt_conn_state;
  179. }
  180. void sde_crtc_get_mixer_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  181. struct drm_display_mode *mode, u32 *width, u32 *height)
  182. {
  183. struct sde_crtc *sde_crtc;
  184. struct sde_crtc_state *cstate;
  185. struct drm_connector_state *virt_conn_state;
  186. struct sde_connector_state *virt_cstate;
  187. *width = 0;
  188. *height = 0;
  189. if (!crtc || !crtc_state || !mode)
  190. return;
  191. sde_crtc = to_sde_crtc(crtc);
  192. cstate = to_sde_crtc_state(crtc_state);
  193. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  194. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  195. if (cstate->num_ds_enabled) {
  196. *width = cstate->ds_cfg[0].lm_width;
  197. *height = cstate->ds_cfg[0].lm_height;
  198. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  199. *width = (virt_cstate->dnsc_blur_cfg[0].src_width
  200. * virt_cstate->dnsc_blur_count) / sde_crtc->num_mixers;
  201. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  202. } else {
  203. *width = mode->hdisplay / sde_crtc->num_mixers;
  204. *height = mode->vdisplay;
  205. }
  206. }
  207. void sde_crtc_get_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  208. struct drm_display_mode *mode, u32 *width, u32 *height)
  209. {
  210. struct sde_crtc *sde_crtc;
  211. struct sde_crtc_state *cstate;
  212. struct drm_connector_state *virt_conn_state;
  213. struct sde_connector_state *virt_cstate;
  214. *width = 0;
  215. *height = 0;
  216. if (!crtc || !crtc_state || !mode)
  217. return;
  218. sde_crtc = to_sde_crtc(crtc);
  219. cstate = to_sde_crtc_state(crtc_state);
  220. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  221. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  222. if (cstate->num_ds_enabled) {
  223. *width = cstate->ds_cfg[0].lm_width * cstate->num_ds_enabled;
  224. *height = cstate->ds_cfg[0].lm_height;
  225. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  226. *width = virt_cstate->dnsc_blur_cfg[0].src_width * virt_cstate->dnsc_blur_count;
  227. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  228. } else {
  229. *width = mode->hdisplay;
  230. *height = mode->vdisplay;
  231. }
  232. }
  233. /**
  234. * sde_crtc_calc_fps() - Calculates fps value.
  235. * @sde_crtc : CRTC structure
  236. *
  237. * This function is called at frame done. It counts the number
  238. * of frames done for every 1 sec. Stores the value in measured_fps.
  239. * measured_fps value is 10 times the calculated fps value.
  240. * For example, measured_fps= 594 for calculated fps of 59.4
  241. */
  242. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  243. {
  244. ktime_t current_time_us;
  245. u64 fps, diff_us;
  246. current_time_us = ktime_get();
  247. diff_us = (u64)ktime_us_delta(current_time_us,
  248. sde_crtc->fps_info.last_sampled_time_us);
  249. sde_crtc->fps_info.frame_count++;
  250. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  251. /* Multiplying with 10 to get fps in floating point */
  252. fps = ((u64)sde_crtc->fps_info.frame_count)
  253. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  254. do_div(fps, diff_us);
  255. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  256. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  257. sde_crtc->base.base.id, (unsigned int)fps/10,
  258. (unsigned int)fps%10);
  259. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  260. sde_crtc->fps_info.frame_count = 0;
  261. }
  262. if (!sde_crtc->fps_info.time_buf)
  263. return;
  264. /**
  265. * Array indexing is based on sliding window algorithm.
  266. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  267. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  268. * counter loops around and comes back to the first index to store
  269. * the next ktime.
  270. */
  271. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  272. ktime_get();
  273. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  274. }
  275. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  276. {
  277. if (!sde_crtc)
  278. return;
  279. }
  280. #if IS_ENABLED(CONFIG_DEBUG_FS)
  281. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  282. {
  283. struct sde_crtc *sde_crtc;
  284. u64 fps_int, fps_float;
  285. ktime_t current_time_us;
  286. u64 fps, diff_us;
  287. if (!s || !s->private) {
  288. SDE_ERROR("invalid input param(s)\n");
  289. return -EAGAIN;
  290. }
  291. sde_crtc = s->private;
  292. current_time_us = ktime_get();
  293. diff_us = (u64)ktime_us_delta(current_time_us,
  294. sde_crtc->fps_info.last_sampled_time_us);
  295. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  296. /* Multiplying with 10 to get fps in floating point */
  297. fps = ((u64)sde_crtc->fps_info.frame_count)
  298. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  299. do_div(fps, diff_us);
  300. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  301. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  302. sde_crtc->fps_info.frame_count = 0;
  303. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  304. sde_crtc->base.base.id, (unsigned int)fps/10,
  305. (unsigned int)fps%10);
  306. }
  307. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  308. fps_float = do_div(fps_int, 10);
  309. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  310. return 0;
  311. }
  312. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  313. {
  314. return single_open(file, _sde_debugfs_fps_status_show,
  315. inode->i_private);
  316. }
  317. #endif /* CONFIG_DEBUG_FS */
  318. static ssize_t fps_periodicity_ms_store(struct device *device,
  319. struct device_attribute *attr, const char *buf, size_t count)
  320. {
  321. struct drm_crtc *crtc;
  322. struct sde_crtc *sde_crtc;
  323. int res;
  324. /* Base of the input */
  325. int cnt = 10;
  326. if (!device || !buf) {
  327. SDE_ERROR("invalid input param(s)\n");
  328. return -EAGAIN;
  329. }
  330. crtc = dev_get_drvdata(device);
  331. if (!crtc)
  332. return -EINVAL;
  333. sde_crtc = to_sde_crtc(crtc);
  334. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  335. if (res < 0)
  336. return res;
  337. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  338. sde_crtc->fps_info.fps_periodic_duration =
  339. DEFAULT_FPS_PERIOD_1_SEC;
  340. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  341. MAX_FPS_PERIOD_5_SECONDS)
  342. sde_crtc->fps_info.fps_periodic_duration =
  343. MAX_FPS_PERIOD_5_SECONDS;
  344. else
  345. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  346. return count;
  347. }
  348. static ssize_t fps_periodicity_ms_show(struct device *device,
  349. struct device_attribute *attr, char *buf)
  350. {
  351. struct drm_crtc *crtc;
  352. struct sde_crtc *sde_crtc;
  353. if (!device || !buf) {
  354. SDE_ERROR("invalid input param(s)\n");
  355. return -EAGAIN;
  356. }
  357. crtc = dev_get_drvdata(device);
  358. if (!crtc)
  359. return -EINVAL;
  360. sde_crtc = to_sde_crtc(crtc);
  361. return scnprintf(buf, PAGE_SIZE, "%d\n",
  362. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  363. }
  364. static ssize_t measured_fps_show(struct device *device,
  365. struct device_attribute *attr, char *buf)
  366. {
  367. struct drm_crtc *crtc;
  368. struct sde_crtc *sde_crtc;
  369. uint64_t fps_int, fps_decimal;
  370. u64 fps = 0, frame_count = 0;
  371. ktime_t current_time;
  372. int i = 0, current_time_index;
  373. u64 diff_us;
  374. if (!device || !buf) {
  375. SDE_ERROR("invalid input param(s)\n");
  376. return -EAGAIN;
  377. }
  378. crtc = dev_get_drvdata(device);
  379. if (!crtc) {
  380. scnprintf(buf, PAGE_SIZE, "fps information not available");
  381. return -EINVAL;
  382. }
  383. sde_crtc = to_sde_crtc(crtc);
  384. if (!sde_crtc->fps_info.time_buf) {
  385. scnprintf(buf, PAGE_SIZE,
  386. "timebuf null - fps information not available");
  387. return -EINVAL;
  388. }
  389. /**
  390. * Whenever the time_index counter comes to zero upon decrementing,
  391. * it is set to the last index since it is the next index that we
  392. * should check for calculating the buftime.
  393. */
  394. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  395. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  396. current_time = ktime_get();
  397. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  398. u64 ptime = (u64)ktime_to_us(current_time);
  399. u64 buftime = (u64)ktime_to_us(
  400. sde_crtc->fps_info.time_buf[current_time_index]);
  401. diff_us = (u64)ktime_us_delta(current_time,
  402. sde_crtc->fps_info.time_buf[current_time_index]);
  403. if (ptime > buftime && diff_us >= (u64)
  404. sde_crtc->fps_info.fps_periodic_duration) {
  405. /* Multiplying with 10 to get fps in floating point */
  406. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  407. do_div(fps, diff_us);
  408. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  409. SDE_DEBUG("measured fps: %d\n",
  410. sde_crtc->fps_info.measured_fps);
  411. break;
  412. }
  413. current_time_index = (current_time_index == 0) ?
  414. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  415. SDE_DEBUG("current time index: %d\n", current_time_index);
  416. frame_count++;
  417. }
  418. if (i == MAX_FRAME_COUNT) {
  419. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  420. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  421. diff_us = (u64)ktime_us_delta(current_time,
  422. sde_crtc->fps_info.time_buf[current_time_index]);
  423. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  424. /* Multiplying with 10 to get fps in floating point */
  425. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  426. do_div(fps, diff_us);
  427. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  428. }
  429. }
  430. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  431. fps_decimal = do_div(fps_int, 10);
  432. return scnprintf(buf, PAGE_SIZE,
  433. "fps: %lld.%lld duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  434. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  435. }
  436. static ssize_t vsync_event_show(struct device *device,
  437. struct device_attribute *attr, char *buf)
  438. {
  439. struct drm_crtc *crtc;
  440. struct sde_crtc *sde_crtc;
  441. struct drm_encoder *encoder;
  442. int avr_status = -EPIPE;
  443. if (!device || !buf) {
  444. SDE_ERROR("invalid input param(s)\n");
  445. return -EAGAIN;
  446. }
  447. crtc = dev_get_drvdata(device);
  448. sde_crtc = to_sde_crtc(crtc);
  449. mutex_lock(&sde_crtc->crtc_lock);
  450. if (sde_crtc->enabled) {
  451. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  452. if (sde_encoder_in_clone_mode(encoder))
  453. continue;
  454. avr_status = sde_encoder_get_avr_status(encoder);
  455. break;
  456. }
  457. }
  458. mutex_unlock(&sde_crtc->crtc_lock);
  459. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\nAVR_STATUS=%d\n",
  460. ktime_to_ns(sde_crtc->vblank_last_cb_time), avr_status);
  461. }
  462. static ssize_t retire_frame_event_show(struct device *device,
  463. struct device_attribute *attr, char *buf)
  464. {
  465. struct drm_crtc *crtc;
  466. struct sde_crtc *sde_crtc;
  467. if (!device || !buf) {
  468. SDE_ERROR("invalid input param(s)\n");
  469. return -EAGAIN;
  470. }
  471. crtc = dev_get_drvdata(device);
  472. sde_crtc = to_sde_crtc(crtc);
  473. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  474. ktime_to_ns(sde_crtc->retire_frame_event_time));
  475. }
  476. static DEVICE_ATTR_RO(vsync_event);
  477. static DEVICE_ATTR_RO(measured_fps);
  478. static DEVICE_ATTR_RW(fps_periodicity_ms);
  479. static DEVICE_ATTR_RO(retire_frame_event);
  480. static struct attribute *sde_crtc_dev_attrs[] = {
  481. &dev_attr_vsync_event.attr,
  482. &dev_attr_measured_fps.attr,
  483. &dev_attr_fps_periodicity_ms.attr,
  484. &dev_attr_retire_frame_event.attr,
  485. NULL
  486. };
  487. static const struct attribute_group sde_crtc_attr_group = {
  488. .attrs = sde_crtc_dev_attrs,
  489. };
  490. static const struct attribute_group *sde_crtc_attr_groups[] = {
  491. &sde_crtc_attr_group,
  492. NULL,
  493. };
  494. static void sde_crtc_event_notify(struct drm_crtc *crtc, uint32_t type, void *payload, uint32_t len)
  495. {
  496. struct drm_event event;
  497. uint32_t *data = (uint32_t *)payload;
  498. if (!crtc) {
  499. SDE_ERROR("invalid crtc\n");
  500. return;
  501. }
  502. event.type = type;
  503. event.length = len;
  504. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event, (u8 *)payload);
  505. SDE_EVT32(DRMID(crtc), type, len, *data,
  506. ((uint64_t)payload) >> 32, ((uint64_t)payload) & 0xFFFFFFFF);
  507. SDE_DEBUG("crtc:%d event(%lu) ptr(%pK) value(%lu) notified\n",
  508. DRMID(crtc), type, payload, *data);
  509. }
  510. static void sde_crtc_destroy(struct drm_crtc *crtc)
  511. {
  512. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  513. SDE_DEBUG("\n");
  514. if (!crtc)
  515. return;
  516. if (sde_crtc->vsync_event_sf)
  517. sysfs_put(sde_crtc->vsync_event_sf);
  518. if (sde_crtc->retire_frame_event_sf)
  519. sysfs_put(sde_crtc->retire_frame_event_sf);
  520. if (sde_crtc->sysfs_dev)
  521. device_unregister(sde_crtc->sysfs_dev);
  522. if (sde_crtc->blob_info)
  523. drm_property_blob_put(sde_crtc->blob_info);
  524. msm_property_destroy(&sde_crtc->property_info);
  525. sde_cp_crtc_destroy_properties(crtc);
  526. sde_fence_deinit(sde_crtc->output_fence);
  527. _sde_crtc_deinit_events(sde_crtc);
  528. drm_crtc_cleanup(crtc);
  529. mutex_destroy(&sde_crtc->crtc_lock);
  530. kfree(sde_crtc);
  531. }
  532. struct sde_connector_state *_sde_crtc_get_sde_connector_state(struct drm_crtc *crtc,
  533. struct drm_atomic_state *state)
  534. {
  535. struct drm_connector *conn;
  536. struct drm_connector_state *conn_state;
  537. int i;
  538. for_each_new_connector_in_state(state, conn, conn_state, i) {
  539. if (!conn_state || conn_state->crtc != crtc)
  540. continue;
  541. return to_sde_connector_state(conn_state);
  542. }
  543. return NULL;
  544. }
  545. struct msm_display_mode *sde_crtc_get_msm_mode(struct drm_crtc_state *c_state)
  546. {
  547. struct drm_connector *connector;
  548. struct drm_encoder *encoder;
  549. struct sde_connector_state *conn_state;
  550. bool encoder_valid = false;
  551. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  552. c_state->encoder_mask) {
  553. if (!sde_encoder_in_clone_mode(encoder)) {
  554. encoder_valid = true;
  555. break;
  556. }
  557. }
  558. if (!encoder_valid)
  559. return NULL;
  560. connector = sde_encoder_get_connector(c_state->crtc->dev, encoder);
  561. if (!connector)
  562. return NULL;
  563. conn_state = to_sde_connector_state(connector->state);
  564. if (!conn_state)
  565. return NULL;
  566. return &conn_state->msm_mode;
  567. }
  568. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  569. const struct drm_display_mode *mode,
  570. struct drm_display_mode *adjusted_mode)
  571. {
  572. struct msm_display_mode *msm_mode;
  573. struct drm_crtc_state *c_state;
  574. struct drm_connector *connector;
  575. struct drm_encoder *encoder;
  576. struct drm_connector_state *new_conn_state;
  577. struct sde_connector_state *c_conn_state = NULL;
  578. bool encoder_valid = false;
  579. int i;
  580. SDE_DEBUG("\n");
  581. c_state = container_of(adjusted_mode, struct drm_crtc_state,
  582. adjusted_mode);
  583. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  584. c_state->encoder_mask) {
  585. if (!sde_crtc_state_in_clone_mode(encoder, c_state)) {
  586. encoder_valid = true;
  587. break;
  588. }
  589. }
  590. if (!encoder_valid) {
  591. SDE_ERROR("encoder not found\n");
  592. return true;
  593. }
  594. for_each_new_connector_in_state(c_state->state, connector,
  595. new_conn_state, i) {
  596. if (new_conn_state->best_encoder == encoder) {
  597. c_conn_state = to_sde_connector_state(new_conn_state);
  598. break;
  599. }
  600. }
  601. if (!c_conn_state) {
  602. SDE_ERROR("could not get connector state\n");
  603. return true;
  604. }
  605. msm_mode = &c_conn_state->msm_mode;
  606. if ((msm_is_mode_seamless(msm_mode) ||
  607. (msm_is_mode_seamless_vrr(msm_mode) ||
  608. msm_is_mode_seamless_dyn_clk(msm_mode))) &&
  609. (!crtc->enabled)) {
  610. SDE_ERROR("crtc state prevents seamless transition\n");
  611. return false;
  612. }
  613. return true;
  614. }
  615. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  616. struct sde_plane_state *pstate, struct sde_format *format)
  617. {
  618. uint32_t blend_op, fg_alpha, bg_alpha;
  619. uint32_t blend_type;
  620. struct sde_hw_mixer *lm = mixer->hw_lm;
  621. /* default to opaque blending */
  622. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  623. bg_alpha = 0xFF - fg_alpha;
  624. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  625. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  626. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  627. switch (blend_type) {
  628. case SDE_DRM_BLEND_OP_OPAQUE:
  629. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  630. SDE_BLEND_BG_ALPHA_BG_CONST;
  631. break;
  632. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  633. if (format->alpha_enable) {
  634. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  635. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  636. if (fg_alpha != 0xff) {
  637. bg_alpha = fg_alpha;
  638. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  639. SDE_BLEND_BG_INV_MOD_ALPHA;
  640. } else {
  641. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  642. }
  643. }
  644. break;
  645. case SDE_DRM_BLEND_OP_COVERAGE:
  646. if (format->alpha_enable) {
  647. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  648. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  649. if (fg_alpha != 0xff) {
  650. bg_alpha = fg_alpha;
  651. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  652. SDE_BLEND_BG_MOD_ALPHA |
  653. SDE_BLEND_BG_INV_MOD_ALPHA;
  654. } else {
  655. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  656. }
  657. }
  658. break;
  659. default:
  660. /* do nothing */
  661. break;
  662. }
  663. if (lm->ops.setup_blend_config)
  664. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha, bg_alpha, blend_op);
  665. SDE_DEBUG(
  666. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  667. (char *) &format->base.pixel_format,
  668. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  669. }
  670. static void _sde_crtc_calc_split_dim_layer_yh_param(struct drm_crtc *crtc, u16 *y, u16 *h)
  671. {
  672. u32 padding_y = 0, padding_start = 0, padding_height = 0;
  673. struct sde_crtc_state *cstate;
  674. cstate = to_sde_crtc_state(crtc->state);
  675. if (!cstate->line_insertion.panel_line_insertion_enable)
  676. return;
  677. sde_crtc_calc_vpadding_param(crtc->state, *y, *h, &padding_y,
  678. &padding_start, &padding_height);
  679. *y = padding_y;
  680. *h = padding_height;
  681. }
  682. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  683. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  684. struct sde_hw_dim_layer *dim_layer)
  685. {
  686. struct sde_crtc_state *cstate;
  687. struct sde_hw_mixer *lm;
  688. struct sde_hw_dim_layer split_dim_layer;
  689. int i;
  690. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  691. SDE_DEBUG("empty dim_layer\n");
  692. return;
  693. }
  694. cstate = to_sde_crtc_state(crtc->state);
  695. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  696. dim_layer->flags, dim_layer->stage);
  697. split_dim_layer.stage = dim_layer->stage;
  698. split_dim_layer.color_fill = dim_layer->color_fill;
  699. /*
  700. * traverse through the layer mixers attached to crtc and find the
  701. * intersecting dim layer rect in each LM and program accordingly.
  702. */
  703. for (i = 0; i < sde_crtc->num_mixers; i++) {
  704. split_dim_layer.flags = dim_layer->flags;
  705. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  706. &split_dim_layer.rect);
  707. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  708. /*
  709. * no extra programming required for non-intersecting
  710. * layer mixers with INCLUSIVE dim layer
  711. */
  712. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  713. continue;
  714. /*
  715. * program the other non-intersecting layer mixers with
  716. * INCLUSIVE dim layer of full size for uniformity
  717. * with EXCLUSIVE dim layer config.
  718. */
  719. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  720. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  721. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  722. sizeof(split_dim_layer.rect));
  723. } else {
  724. split_dim_layer.rect.x =
  725. split_dim_layer.rect.x -
  726. cstate->lm_roi[i].x;
  727. split_dim_layer.rect.y =
  728. split_dim_layer.rect.y -
  729. cstate->lm_roi[i].y;
  730. }
  731. /* update dim layer rect for panel stacking crtc */
  732. if (cstate->line_insertion.padding_height)
  733. _sde_crtc_calc_split_dim_layer_yh_param(crtc, &split_dim_layer.rect.y,
  734. &split_dim_layer.rect.h);
  735. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  736. cstate->lm_roi[i].x,
  737. cstate->lm_roi[i].y,
  738. cstate->lm_roi[i].w,
  739. cstate->lm_roi[i].h,
  740. dim_layer->rect.x,
  741. dim_layer->rect.y,
  742. dim_layer->rect.w,
  743. dim_layer->rect.h,
  744. split_dim_layer.rect.x,
  745. split_dim_layer.rect.y,
  746. split_dim_layer.rect.w,
  747. split_dim_layer.rect.h);
  748. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  749. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  750. split_dim_layer.rect.w, split_dim_layer.rect.h);
  751. lm = mixer[i].hw_lm;
  752. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  753. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  754. }
  755. }
  756. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  757. const struct sde_rect **crtc_roi)
  758. {
  759. struct sde_crtc_state *crtc_state;
  760. if (!state || !crtc_roi)
  761. return;
  762. crtc_state = to_sde_crtc_state(state);
  763. *crtc_roi = &crtc_state->crtc_roi;
  764. }
  765. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  766. {
  767. struct sde_crtc_state *cstate;
  768. struct sde_crtc *sde_crtc;
  769. if (!state || !state->crtc)
  770. return false;
  771. sde_crtc = to_sde_crtc(state->crtc);
  772. cstate = to_sde_crtc_state(state);
  773. return msm_property_is_dirty(&sde_crtc->property_info,
  774. &cstate->property_state, CRTC_PROP_ROI_V1);
  775. }
  776. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  777. void __user *usr_ptr)
  778. {
  779. struct drm_crtc *crtc;
  780. struct sde_crtc_state *cstate;
  781. struct sde_drm_roi_v1 roi_v1;
  782. int i;
  783. if (!state) {
  784. SDE_ERROR("invalid args\n");
  785. return -EINVAL;
  786. }
  787. cstate = to_sde_crtc_state(state);
  788. crtc = cstate->base.crtc;
  789. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  790. if (!usr_ptr) {
  791. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  792. return 0;
  793. }
  794. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  795. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  796. return -EINVAL;
  797. }
  798. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  799. if (roi_v1.num_rects == 0) {
  800. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  801. return 0;
  802. }
  803. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  804. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  805. roi_v1.num_rects);
  806. return -EINVAL;
  807. }
  808. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  809. for (i = 0; i < roi_v1.num_rects; ++i) {
  810. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  811. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  812. DRMID(crtc), i,
  813. cstate->user_roi_list.roi[i].x1,
  814. cstate->user_roi_list.roi[i].y1,
  815. cstate->user_roi_list.roi[i].x2,
  816. cstate->user_roi_list.roi[i].y2);
  817. SDE_EVT32_VERBOSE(DRMID(crtc),
  818. cstate->user_roi_list.roi[i].x1,
  819. cstate->user_roi_list.roi[i].y1,
  820. cstate->user_roi_list.roi[i].x2,
  821. cstate->user_roi_list.roi[i].y2);
  822. }
  823. return 0;
  824. }
  825. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  826. struct drm_crtc_state *state)
  827. {
  828. struct drm_connector *conn;
  829. struct drm_connector_state *conn_state;
  830. struct sde_crtc *sde_crtc;
  831. struct sde_crtc_state *crtc_state;
  832. struct sde_rect *crtc_roi;
  833. struct msm_mode_info mode_info;
  834. int i = 0, rc;
  835. bool is_crtc_roi_dirty, is_conn_roi_dirty;
  836. u32 crtc_width, crtc_height;
  837. struct drm_display_mode *adj_mode;
  838. if (!crtc || !state)
  839. return -EINVAL;
  840. sde_crtc = to_sde_crtc(crtc);
  841. crtc_state = to_sde_crtc_state(state);
  842. crtc_roi = &crtc_state->crtc_roi;
  843. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  844. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  845. struct sde_connector *sde_conn;
  846. struct sde_connector_state *sde_conn_state;
  847. struct sde_rect conn_roi;
  848. if (!conn_state || conn_state->crtc != crtc)
  849. continue;
  850. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  851. if (rc) {
  852. SDE_ERROR("failed to get mode info\n");
  853. return -EINVAL;
  854. }
  855. sde_conn = to_sde_connector(conn_state->connector);
  856. sde_conn_state = to_sde_connector_state(conn_state);
  857. is_conn_roi_dirty = msm_property_is_dirty(&sde_conn->property_info,
  858. &sde_conn_state->property_state,
  859. CONNECTOR_PROP_ROI_V1);
  860. /*
  861. * Check against CRTC ROI and Connector ROI not being updated together.
  862. * This restriction should be relaxed when Connector ROI scaling is
  863. * supported and while in clone mode.
  864. */
  865. if (!sde_crtc_state_in_clone_mode(sde_conn->encoder, state) &&
  866. is_conn_roi_dirty != is_crtc_roi_dirty) {
  867. SDE_ERROR("connector/crtc rois not updated together\n");
  868. return -EINVAL;
  869. }
  870. if (!mode_info.roi_caps.enabled)
  871. continue;
  872. /*
  873. * current driver only supports same connector and crtc size,
  874. * but if support for different sizes is added, driver needs
  875. * to check the connector roi here to make sure is full screen
  876. * for dsc 3d-mux topology that doesn't support partial update.
  877. */
  878. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  879. sizeof(crtc_state->user_roi_list))) {
  880. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  881. sde_crtc->name);
  882. return -EINVAL;
  883. }
  884. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  885. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  886. conn_roi.x, conn_roi.y,
  887. conn_roi.w, conn_roi.h);
  888. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  889. conn_roi.x, conn_roi.y,
  890. conn_roi.w, conn_roi.h);
  891. }
  892. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  893. /* clear the ROI to null if it matches full screen anyways */
  894. adj_mode = &state->adjusted_mode;
  895. sde_crtc_get_resolution(crtc, state, adj_mode, &crtc_width, &crtc_height);
  896. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  897. crtc_roi->w == crtc_width && crtc_roi->h == crtc_height)
  898. memset(crtc_roi, 0, sizeof(*crtc_roi));
  899. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  900. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  901. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  902. return 0;
  903. }
  904. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  905. struct drm_crtc_state *state)
  906. {
  907. struct sde_crtc *sde_crtc;
  908. struct sde_crtc_state *crtc_state;
  909. struct drm_connector *conn;
  910. struct drm_connector_state *conn_state;
  911. int i;
  912. if (!crtc || !state)
  913. return -EINVAL;
  914. sde_crtc = to_sde_crtc(crtc);
  915. crtc_state = to_sde_crtc_state(state);
  916. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  917. return 0;
  918. /* partial update active, check if autorefresh is also requested */
  919. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  920. uint64_t autorefresh;
  921. if (!conn_state || conn_state->crtc != crtc)
  922. continue;
  923. autorefresh = sde_connector_get_property(conn_state,
  924. CONNECTOR_PROP_AUTOREFRESH);
  925. if (autorefresh) {
  926. SDE_ERROR(
  927. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  928. sde_crtc->name, autorefresh);
  929. return -EINVAL;
  930. }
  931. }
  932. return 0;
  933. }
  934. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  935. struct drm_crtc_state *state, int lm_idx)
  936. {
  937. struct sde_kms *sde_kms;
  938. struct sde_crtc *sde_crtc;
  939. struct sde_crtc_state *crtc_state;
  940. const struct sde_rect *crtc_roi;
  941. const struct sde_rect *lm_bounds;
  942. struct sde_rect *lm_roi;
  943. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  944. return -EINVAL;
  945. sde_kms = _sde_crtc_get_kms(crtc);
  946. if (!sde_kms || !sde_kms->catalog) {
  947. SDE_ERROR("invalid parameters\n");
  948. return -EINVAL;
  949. }
  950. sde_crtc = to_sde_crtc(crtc);
  951. crtc_state = to_sde_crtc_state(state);
  952. crtc_roi = &crtc_state->crtc_roi;
  953. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  954. lm_roi = &crtc_state->lm_roi[lm_idx];
  955. if (sde_kms_rect_is_null(crtc_roi))
  956. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  957. else
  958. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  959. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  960. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  961. /*
  962. * partial update is not supported with 3dmux dsc or dest scaler.
  963. * hence, crtc roi must match the mixer dimensions.
  964. */
  965. if (crtc_state->num_ds_enabled ||
  966. sde_rm_topology_is_group(&sde_kms->rm, state,
  967. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  968. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  969. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  970. return -EINVAL;
  971. }
  972. }
  973. /* if any dimension is zero, clear all dimensions for clarity */
  974. if (sde_kms_rect_is_null(lm_roi))
  975. memset(lm_roi, 0, sizeof(*lm_roi));
  976. return 0;
  977. }
  978. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  979. struct drm_crtc_state *state)
  980. {
  981. struct sde_crtc *sde_crtc;
  982. struct sde_crtc_state *crtc_state;
  983. u32 disp_bitmask = 0;
  984. int i;
  985. if (!crtc || !state) {
  986. pr_err("Invalid crtc or state\n");
  987. return 0;
  988. }
  989. sde_crtc = to_sde_crtc(crtc);
  990. crtc_state = to_sde_crtc_state(state);
  991. /* pingpong split: one ROI, one LM, two physical displays */
  992. if (crtc_state->is_ppsplit) {
  993. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  994. struct sde_rect *roi = &crtc_state->lm_roi[0];
  995. if (sde_kms_rect_is_null(roi))
  996. disp_bitmask = 0;
  997. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  998. disp_bitmask = BIT(0); /* left only */
  999. else if (roi->x >= lm_split_width)
  1000. disp_bitmask = BIT(1); /* right only */
  1001. else
  1002. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  1003. } else if (sde_crtc->mixers_swapped) {
  1004. disp_bitmask = BIT(0);
  1005. } else {
  1006. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1007. if (!sde_kms_rect_is_null(
  1008. &crtc_state->lm_roi[i]))
  1009. disp_bitmask |= BIT(i);
  1010. }
  1011. }
  1012. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  1013. return disp_bitmask;
  1014. }
  1015. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  1016. struct drm_crtc_state *state)
  1017. {
  1018. struct sde_crtc *sde_crtc;
  1019. struct sde_crtc_state *crtc_state;
  1020. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  1021. if (!crtc || !state)
  1022. return -EINVAL;
  1023. sde_crtc = to_sde_crtc(crtc);
  1024. crtc_state = to_sde_crtc_state(state);
  1025. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1026. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  1027. sde_crtc->name, sde_crtc->num_mixers);
  1028. return -EINVAL;
  1029. }
  1030. /*
  1031. * If using pingpong split: one ROI, one LM, two physical displays
  1032. * then the ROI must be centered on the panel split boundary and
  1033. * be of equal width across the split.
  1034. */
  1035. if (crtc_state->is_ppsplit) {
  1036. u16 panel_split_width;
  1037. u32 display_mask;
  1038. roi[0] = &crtc_state->lm_roi[0];
  1039. if (sde_kms_rect_is_null(roi[0]))
  1040. return 0;
  1041. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  1042. if (display_mask != (BIT(0) | BIT(1)))
  1043. return 0;
  1044. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  1045. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  1046. SDE_ERROR("%s: roi x %d w %d split %d\n",
  1047. sde_crtc->name, roi[0]->x, roi[0]->w,
  1048. panel_split_width);
  1049. return -EINVAL;
  1050. }
  1051. return 0;
  1052. }
  1053. /*
  1054. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  1055. * LMs and be of equal width.
  1056. */
  1057. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  1058. return 0;
  1059. roi[0] = &crtc_state->lm_roi[0];
  1060. roi[1] = &crtc_state->lm_roi[1];
  1061. /* if one of the roi is null it's a left/right-only update */
  1062. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  1063. return 0;
  1064. /* check lm rois are equal width & first roi ends at 2nd roi */
  1065. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  1066. SDE_ERROR(
  1067. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  1068. sde_crtc->name, roi[0]->x, roi[0]->w,
  1069. roi[1]->x, roi[1]->w);
  1070. return -EINVAL;
  1071. }
  1072. return 0;
  1073. }
  1074. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  1075. struct drm_crtc_state *state)
  1076. {
  1077. struct sde_crtc *sde_crtc;
  1078. struct sde_crtc_state *crtc_state;
  1079. const struct sde_rect *crtc_roi;
  1080. const struct drm_plane_state *pstate;
  1081. struct drm_plane *plane;
  1082. if (!crtc || !state)
  1083. return -EINVAL;
  1084. /*
  1085. * Reject commit if a Plane CRTC destination coordinates fall outside
  1086. * the partial CRTC ROI. LM output is determined via connector ROIs,
  1087. * if they are specified, not Plane CRTC ROIs.
  1088. */
  1089. sde_crtc = to_sde_crtc(crtc);
  1090. crtc_state = to_sde_crtc_state(state);
  1091. crtc_roi = &crtc_state->crtc_roi;
  1092. if (sde_kms_rect_is_null(crtc_roi))
  1093. return 0;
  1094. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1095. struct sde_rect plane_roi, intersection;
  1096. if (IS_ERR_OR_NULL(pstate)) {
  1097. int rc = PTR_ERR(pstate);
  1098. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  1099. sde_crtc->name, plane->base.id, rc);
  1100. return rc;
  1101. }
  1102. plane_roi.x = pstate->crtc_x;
  1103. plane_roi.y = pstate->crtc_y;
  1104. plane_roi.w = pstate->crtc_w;
  1105. plane_roi.h = pstate->crtc_h;
  1106. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  1107. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  1108. SDE_ERROR(
  1109. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  1110. sde_crtc->name, plane->base.id,
  1111. plane_roi.x, plane_roi.y,
  1112. plane_roi.w, plane_roi.h,
  1113. crtc_roi->x, crtc_roi->y,
  1114. crtc_roi->w, crtc_roi->h);
  1115. return -E2BIG;
  1116. }
  1117. }
  1118. return 0;
  1119. }
  1120. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  1121. struct drm_crtc_state *state)
  1122. {
  1123. struct sde_crtc *sde_crtc;
  1124. struct sde_crtc_state *sde_crtc_state;
  1125. struct msm_mode_info mode_info;
  1126. u32 crtc_width, crtc_height, mixer_width, mixer_height;
  1127. struct drm_display_mode *adj_mode;
  1128. int rc, lm_idx, i;
  1129. if (!crtc || !state)
  1130. return -EINVAL;
  1131. memset(&mode_info, 0, sizeof(mode_info));
  1132. sde_crtc = to_sde_crtc(crtc);
  1133. sde_crtc_state = to_sde_crtc_state(state);
  1134. adj_mode = &state->adjusted_mode;
  1135. sde_crtc_get_resolution(crtc, state, adj_mode, &crtc_width, &crtc_height);
  1136. sde_crtc_get_mixer_resolution(crtc, state, adj_mode, &mixer_width, &mixer_height);
  1137. /* check cumulative mixer w/h is equal full crtc w/h */
  1138. if (sde_crtc->num_mixers
  1139. && (((mixer_width * sde_crtc->num_mixers) != crtc_width)
  1140. || (mixer_height != crtc_height))) {
  1141. SDE_ERROR("%s: invalid w/h crtc:%d,%d, mixer:%d,%d, num_mixers:%d\n",
  1142. sde_crtc->name, crtc_width, crtc_height, mixer_width, mixer_height,
  1143. sde_crtc->num_mixers);
  1144. return -EINVAL;
  1145. }
  1146. /*
  1147. * check connector array cached at modeset time since incoming atomic
  1148. * state may not include any connectors if they aren't modified
  1149. */
  1150. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  1151. struct drm_connector *conn = sde_crtc_state->connectors[i];
  1152. if (!conn || !conn->state)
  1153. continue;
  1154. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  1155. if (rc) {
  1156. SDE_ERROR("failed to get mode info\n");
  1157. return -EINVAL;
  1158. }
  1159. if (!mode_info.roi_caps.enabled)
  1160. continue;
  1161. if (sde_crtc_state->user_roi_list.num_rects >
  1162. mode_info.roi_caps.num_roi) {
  1163. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  1164. sde_crtc_state->user_roi_list.num_rects,
  1165. mode_info.roi_caps.num_roi);
  1166. return -E2BIG;
  1167. }
  1168. rc = _sde_crtc_set_crtc_roi(crtc, state);
  1169. if (rc)
  1170. return rc;
  1171. rc = _sde_crtc_check_autorefresh(crtc, state);
  1172. if (rc)
  1173. return rc;
  1174. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1175. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  1176. if (rc)
  1177. return rc;
  1178. }
  1179. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  1180. if (rc)
  1181. return rc;
  1182. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  1183. if (rc)
  1184. return rc;
  1185. }
  1186. return 0;
  1187. }
  1188. static u32 _sde_crtc_calc_gcd(u32 a, u32 b)
  1189. {
  1190. if (b == 0)
  1191. return a;
  1192. return _sde_crtc_calc_gcd(b, a % b);
  1193. }
  1194. static int _sde_crtc_check_panel_stacking(struct drm_crtc *crtc, struct drm_crtc_state *state)
  1195. {
  1196. struct sde_kms *kms;
  1197. struct sde_crtc *sde_crtc;
  1198. struct sde_crtc_state *sde_crtc_state;
  1199. struct drm_connector *conn;
  1200. struct msm_mode_info mode_info;
  1201. struct drm_display_mode *adj_mode = &state->adjusted_mode;
  1202. struct msm_sub_mode sub_mode;
  1203. u32 gcd = 0, num_of_active_lines = 0, num_of_dummy_lines = 0;
  1204. int rc;
  1205. struct drm_encoder *encoder;
  1206. const u32 max_encoder_cnt = 1;
  1207. u32 encoder_cnt = 0;
  1208. kms = _sde_crtc_get_kms(crtc);
  1209. if (!kms || !kms->catalog) {
  1210. SDE_ERROR("invalid kms\n");
  1211. return -EINVAL;
  1212. }
  1213. sde_crtc = to_sde_crtc(crtc);
  1214. sde_crtc_state = to_sde_crtc_state(state);
  1215. /* panel stacking only support single connector */
  1216. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask)
  1217. encoder_cnt++;
  1218. if (!kms->catalog->has_line_insertion || !state->mode_changed ||
  1219. encoder_cnt > max_encoder_cnt) {
  1220. SDE_DEBUG("no line insertion support mode change %d enc cnt %d\n",
  1221. state->mode_changed, encoder_cnt);
  1222. sde_crtc_state->line_insertion.padding_height = 0;
  1223. return 0;
  1224. }
  1225. conn = sde_crtc_state->connectors[0];
  1226. rc = sde_connector_get_mode_info(conn, adj_mode, &sub_mode, &mode_info);
  1227. if (rc) {
  1228. SDE_ERROR("failed to get mode info %d\n", rc);
  1229. return -EINVAL;
  1230. }
  1231. if (!mode_info.vpadding) {
  1232. sde_crtc_state->line_insertion.padding_height = 0;
  1233. return 0;
  1234. }
  1235. if (mode_info.vpadding < state->mode.vdisplay) {
  1236. SDE_ERROR("padding height %d is less than vdisplay %d\n",
  1237. mode_info.vpadding, state->mode.vdisplay);
  1238. return -EINVAL;
  1239. } else if (mode_info.vpadding == state->mode.vdisplay) {
  1240. SDE_DEBUG("padding height %d is equal to the vdisplay %d\n",
  1241. mode_info.vpadding, state->mode.vdisplay);
  1242. sde_crtc_state->line_insertion.padding_height = 0;
  1243. return 0;
  1244. } else if (mode_info.vpadding == sde_crtc_state->line_insertion.padding_height) {
  1245. return 0; /* skip calculation if already cached */
  1246. }
  1247. gcd = _sde_crtc_calc_gcd(mode_info.vpadding, state->mode.vdisplay);
  1248. if (!gcd) {
  1249. SDE_ERROR("zero gcd found for padding height %d %d\n",
  1250. mode_info.vpadding, state->mode.vdisplay);
  1251. return -EINVAL;
  1252. }
  1253. num_of_active_lines = state->mode.vdisplay;
  1254. do_div(num_of_active_lines, gcd);
  1255. num_of_dummy_lines = mode_info.vpadding;
  1256. do_div(num_of_dummy_lines, gcd);
  1257. num_of_dummy_lines = num_of_dummy_lines - num_of_active_lines;
  1258. if (num_of_active_lines > MAX_VPADDING_RATIO_M ||
  1259. num_of_dummy_lines > MAX_VPADDING_RATIO_N) {
  1260. SDE_ERROR("unsupported panel stacking pattern %d:%d", num_of_active_lines,
  1261. num_of_dummy_lines);
  1262. return -EINVAL;
  1263. }
  1264. sde_crtc_state->line_insertion.padding_active = num_of_active_lines;
  1265. sde_crtc_state->line_insertion.padding_dummy = num_of_dummy_lines;
  1266. sde_crtc_state->line_insertion.padding_height = mode_info.vpadding;
  1267. return 0;
  1268. }
  1269. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  1270. {
  1271. struct sde_crtc *sde_crtc;
  1272. struct sde_crtc_state *cstate;
  1273. const struct sde_rect *lm_roi;
  1274. struct sde_hw_mixer *hw_lm;
  1275. bool right_mixer = false;
  1276. bool lm_updated = false;
  1277. int lm_idx;
  1278. if (!crtc)
  1279. return;
  1280. sde_crtc = to_sde_crtc(crtc);
  1281. cstate = to_sde_crtc_state(crtc->state);
  1282. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1283. struct sde_hw_mixer_cfg cfg;
  1284. lm_roi = &cstate->lm_roi[lm_idx];
  1285. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1286. if (!sde_crtc->mixers_swapped)
  1287. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  1288. if (lm_roi->w != hw_lm->cfg.out_width ||
  1289. lm_roi->h != hw_lm->cfg.out_height ||
  1290. right_mixer != hw_lm->cfg.right_mixer) {
  1291. hw_lm->cfg.out_width = lm_roi->w;
  1292. hw_lm->cfg.out_height = lm_roi->h;
  1293. hw_lm->cfg.right_mixer = right_mixer;
  1294. cfg.out_width = lm_roi->w;
  1295. cfg.out_height = lm_roi->h;
  1296. cfg.right_mixer = right_mixer;
  1297. cfg.flags = 0;
  1298. if (hw_lm->ops.setup_mixer_out)
  1299. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  1300. lm_updated = true;
  1301. }
  1302. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  1303. lm_roi->h, right_mixer, lm_updated);
  1304. }
  1305. if (lm_updated)
  1306. sde_cp_crtc_res_change(crtc);
  1307. }
  1308. struct plane_state {
  1309. struct sde_plane_state *sde_pstate;
  1310. const struct drm_plane_state *drm_pstate;
  1311. int stage;
  1312. u32 pipe_id;
  1313. };
  1314. static int pstate_cmp(const void *a, const void *b)
  1315. {
  1316. struct plane_state *pa = (struct plane_state *)a;
  1317. struct plane_state *pb = (struct plane_state *)b;
  1318. int rc = 0;
  1319. int pa_zpos, pb_zpos;
  1320. enum sde_layout pa_layout, pb_layout;
  1321. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  1322. return rc;
  1323. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  1324. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  1325. pa_layout = pa->sde_pstate->layout;
  1326. pb_layout = pb->sde_pstate->layout;
  1327. if (pa_zpos != pb_zpos)
  1328. rc = pa_zpos - pb_zpos;
  1329. else if (pa_layout != pb_layout)
  1330. rc = pa_layout - pb_layout;
  1331. else
  1332. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  1333. return rc;
  1334. }
  1335. /*
  1336. * validate and set source split:
  1337. * use pstates sorted by stage to check planes on same stage
  1338. * we assume that all pipes are in source split so its valid to compare
  1339. * without taking into account left/right mixer placement
  1340. */
  1341. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  1342. struct plane_state *pstates, int cnt)
  1343. {
  1344. struct plane_state *prv_pstate, *cur_pstate;
  1345. enum sde_layout prev_layout, cur_layout;
  1346. struct sde_rect left_rect, right_rect;
  1347. struct sde_kms *sde_kms;
  1348. int32_t left_pid, right_pid;
  1349. int32_t stage;
  1350. int i, rc = 0;
  1351. sde_kms = _sde_crtc_get_kms(crtc);
  1352. if (!sde_kms || !sde_kms->catalog) {
  1353. SDE_ERROR("invalid parameters\n");
  1354. return -EINVAL;
  1355. }
  1356. for (i = 1; i < cnt; i++) {
  1357. prv_pstate = &pstates[i - 1];
  1358. cur_pstate = &pstates[i];
  1359. prev_layout = prv_pstate->sde_pstate->layout;
  1360. cur_layout = cur_pstate->sde_pstate->layout;
  1361. if (prv_pstate->stage != cur_pstate->stage ||
  1362. prev_layout != cur_layout)
  1363. continue;
  1364. stage = cur_pstate->stage;
  1365. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1366. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1367. prv_pstate->drm_pstate->crtc_y,
  1368. prv_pstate->drm_pstate->crtc_w,
  1369. prv_pstate->drm_pstate->crtc_h, false);
  1370. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1371. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1372. cur_pstate->drm_pstate->crtc_y,
  1373. cur_pstate->drm_pstate->crtc_w,
  1374. cur_pstate->drm_pstate->crtc_h, false);
  1375. if (right_rect.x < left_rect.x) {
  1376. swap(left_pid, right_pid);
  1377. swap(left_rect, right_rect);
  1378. swap(prv_pstate, cur_pstate);
  1379. }
  1380. /*
  1381. * - planes are enumerated in pipe-priority order such that
  1382. * planes with lower drm_id must be left-most in a shared
  1383. * blend-stage when using source split.
  1384. * - planes in source split must be contiguous in width
  1385. * - planes in source split must have same dest yoff and height
  1386. */
  1387. if ((right_pid < left_pid) &&
  1388. !sde_kms->catalog->pipe_order_type) {
  1389. SDE_ERROR(
  1390. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1391. stage, left_pid, right_pid);
  1392. return -EINVAL;
  1393. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1394. SDE_ERROR(
  1395. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1396. stage, left_rect.x, left_rect.w,
  1397. right_rect.x, right_rect.w);
  1398. return -EINVAL;
  1399. } else if ((left_rect.y != right_rect.y) ||
  1400. (left_rect.h != right_rect.h)) {
  1401. SDE_ERROR(
  1402. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1403. stage, left_rect.y, left_rect.h,
  1404. right_rect.y, right_rect.h);
  1405. return -EINVAL;
  1406. }
  1407. }
  1408. return rc;
  1409. }
  1410. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1411. struct plane_state *pstates, int cnt)
  1412. {
  1413. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1414. enum sde_layout prev_layout, cur_layout;
  1415. struct sde_kms *sde_kms;
  1416. struct sde_rect left_rect, right_rect;
  1417. int32_t left_pid, right_pid;
  1418. int32_t stage;
  1419. int i;
  1420. sde_kms = _sde_crtc_get_kms(crtc);
  1421. if (!sde_kms || !sde_kms->catalog) {
  1422. SDE_ERROR("invalid parameters\n");
  1423. return;
  1424. }
  1425. if (!sde_kms->catalog->pipe_order_type)
  1426. return;
  1427. for (i = 0; i < cnt; i++) {
  1428. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1429. cur_pstate = &pstates[i];
  1430. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1431. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1432. SDE_LAYOUT_NONE;
  1433. cur_layout = cur_pstate->sde_pstate->layout;
  1434. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1435. || (prev_layout != cur_layout)) {
  1436. /*
  1437. * reset if prv or nxt pipes are not in the same stage
  1438. * as the cur pipe
  1439. */
  1440. if ((!nxt_pstate)
  1441. || (nxt_pstate->stage != cur_pstate->stage)
  1442. || (nxt_pstate->sde_pstate->layout !=
  1443. cur_pstate->sde_pstate->layout))
  1444. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1445. continue;
  1446. }
  1447. stage = cur_pstate->stage;
  1448. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1449. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1450. prv_pstate->drm_pstate->crtc_y,
  1451. prv_pstate->drm_pstate->crtc_w,
  1452. prv_pstate->drm_pstate->crtc_h, false);
  1453. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1454. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1455. cur_pstate->drm_pstate->crtc_y,
  1456. cur_pstate->drm_pstate->crtc_w,
  1457. cur_pstate->drm_pstate->crtc_h, false);
  1458. if (right_rect.x < left_rect.x) {
  1459. swap(left_pid, right_pid);
  1460. swap(left_rect, right_rect);
  1461. swap(prv_pstate, cur_pstate);
  1462. }
  1463. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1464. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1465. }
  1466. for (i = 0; i < cnt; i++) {
  1467. cur_pstate = &pstates[i];
  1468. sde_plane_setup_src_split_order(
  1469. cur_pstate->drm_pstate->plane,
  1470. cur_pstate->sde_pstate->multirect_index,
  1471. cur_pstate->sde_pstate->pipe_order_flags);
  1472. }
  1473. }
  1474. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1475. int num_mixers, struct plane_state *pstates, int cnt)
  1476. {
  1477. int i, lm_idx;
  1478. struct sde_format *format;
  1479. bool blend_stage[SDE_STAGE_MAX] = { false };
  1480. u32 blend_type;
  1481. for (i = cnt - 1; i >= 0; i--) {
  1482. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1483. PLANE_PROP_BLEND_OP);
  1484. /* stage has already been programmed or BLEND_OP_SKIP type */
  1485. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1486. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1487. continue;
  1488. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1489. format = to_sde_format(msm_framebuffer_format(
  1490. pstates[i].sde_pstate->base.fb));
  1491. if (!format) {
  1492. SDE_ERROR("invalid format\n");
  1493. return;
  1494. }
  1495. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1496. pstates[i].sde_pstate, format);
  1497. blend_stage[pstates[i].sde_pstate->stage] = true;
  1498. }
  1499. }
  1500. }
  1501. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1502. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1503. struct sde_crtc_mixer *mixer)
  1504. {
  1505. struct drm_plane *plane;
  1506. struct drm_framebuffer *fb;
  1507. struct drm_plane_state *state;
  1508. struct sde_crtc_state *cstate;
  1509. struct sde_plane_state *pstate = NULL;
  1510. struct plane_state *pstates = NULL;
  1511. struct sde_format *format;
  1512. struct sde_hw_ctl *ctl;
  1513. struct sde_hw_mixer *lm;
  1514. struct sde_hw_stage_cfg *stage_cfg;
  1515. struct sde_rect plane_crtc_roi;
  1516. uint32_t stage_idx, lm_idx, layout_idx;
  1517. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1518. int i, mode, cnt = 0;
  1519. bool bg_alpha_enable = false;
  1520. u32 blend_type;
  1521. struct sde_cp_crtc_skip_blend_plane skip_blend_plane;
  1522. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1523. if (!sde_crtc || !crtc->state || !mixer) {
  1524. SDE_ERROR("invalid sde_crtc or mixer\n");
  1525. return;
  1526. }
  1527. ctl = mixer->hw_ctl;
  1528. lm = mixer->hw_lm;
  1529. cstate = to_sde_crtc_state(crtc->state);
  1530. pstates = kcalloc(SDE_PSTATES_MAX,
  1531. sizeof(struct plane_state), GFP_KERNEL);
  1532. if (!pstates)
  1533. return;
  1534. memset(fetch_active, 0, sizeof(fetch_active));
  1535. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1536. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1537. state = plane->state;
  1538. if (!state)
  1539. continue;
  1540. plane_crtc_roi.x = state->crtc_x;
  1541. plane_crtc_roi.y = state->crtc_y;
  1542. plane_crtc_roi.w = state->crtc_w;
  1543. plane_crtc_roi.h = state->crtc_h;
  1544. pstate = to_sde_plane_state(state);
  1545. fb = state->fb;
  1546. mode = sde_plane_get_property(pstate,
  1547. PLANE_PROP_FB_TRANSLATION_MODE);
  1548. set_bit(sde_plane_pipe(plane), fetch_active);
  1549. sde_plane_ctl_flush(plane, ctl, true);
  1550. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1551. crtc->base.id,
  1552. pstate->stage,
  1553. plane->base.id,
  1554. sde_plane_pipe(plane) - SSPP_VIG0,
  1555. state->fb ? state->fb->base.id : -1);
  1556. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1557. if (!format) {
  1558. SDE_ERROR("invalid format\n");
  1559. goto end;
  1560. }
  1561. blend_type = sde_plane_get_property(pstate,
  1562. PLANE_PROP_BLEND_OP);
  1563. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  1564. skip_blend_plane.valid_plane = true;
  1565. skip_blend_plane.plane = sde_plane_pipe(plane);
  1566. skip_blend_plane.height = plane_crtc_roi.h;
  1567. skip_blend_plane.width = plane_crtc_roi.w;
  1568. sde_cp_set_skip_blend_plane_info(crtc, &skip_blend_plane);
  1569. }
  1570. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1571. if (pstate->stage == SDE_STAGE_BASE &&
  1572. format->alpha_enable)
  1573. bg_alpha_enable = true;
  1574. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1575. state->fb ? state->fb->base.id : -1,
  1576. state->src_x >> 16, state->src_y >> 16,
  1577. state->src_w >> 16, state->src_h >> 16,
  1578. state->crtc_x, state->crtc_y,
  1579. state->crtc_w, state->crtc_h,
  1580. pstate->rotation, mode);
  1581. /*
  1582. * none or left layout will program to layer mixer
  1583. * group 0, right layout will program to layer mixer
  1584. * group 1.
  1585. */
  1586. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1587. layout_idx = 0;
  1588. else
  1589. layout_idx = 1;
  1590. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1591. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1592. stage_cfg->stage[pstate->stage][stage_idx] =
  1593. sde_plane_pipe(plane);
  1594. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1595. pstate->multirect_index;
  1596. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1597. sde_plane_pipe(plane) - SSPP_VIG0,
  1598. pstate->stage,
  1599. pstate->multirect_index,
  1600. pstate->multirect_mode,
  1601. format->base.pixel_format,
  1602. fb ? fb->modifier : 0,
  1603. layout_idx);
  1604. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1605. lm_idx++) {
  1606. if (bg_alpha_enable && !format->alpha_enable)
  1607. mixer[lm_idx].mixer_op_mode = 0;
  1608. else
  1609. mixer[lm_idx].mixer_op_mode |=
  1610. 1 << pstate->stage;
  1611. }
  1612. }
  1613. if (cnt >= SDE_PSTATES_MAX)
  1614. continue;
  1615. pstates[cnt].sde_pstate = pstate;
  1616. pstates[cnt].drm_pstate = state;
  1617. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1618. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1619. else
  1620. pstates[cnt].stage = sde_plane_get_property(
  1621. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1622. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1623. cnt++;
  1624. }
  1625. /* blend config update */
  1626. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1627. pstates, cnt);
  1628. if (ctl->ops.set_active_pipes)
  1629. ctl->ops.set_active_pipes(ctl, fetch_active);
  1630. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1631. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1632. if (lm && lm->ops.setup_dim_layer) {
  1633. cstate = to_sde_crtc_state(crtc->state);
  1634. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1635. for (i = 0; i < cstate->num_dim_layers; i++)
  1636. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1637. mixer, &cstate->dim_layer[i]);
  1638. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1639. }
  1640. }
  1641. end:
  1642. kfree(pstates);
  1643. }
  1644. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1645. struct drm_crtc *crtc)
  1646. {
  1647. struct sde_crtc *sde_crtc;
  1648. struct sde_crtc_state *cstate;
  1649. struct drm_encoder *drm_enc;
  1650. bool is_right_only;
  1651. bool encoder_in_dsc_merge = false;
  1652. if (!crtc || !crtc->state)
  1653. return;
  1654. sde_crtc = to_sde_crtc(crtc);
  1655. cstate = to_sde_crtc_state(crtc->state);
  1656. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1657. return;
  1658. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1659. crtc->state->encoder_mask) {
  1660. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1661. encoder_in_dsc_merge = true;
  1662. break;
  1663. }
  1664. }
  1665. /**
  1666. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1667. * This is due to two reasons:
  1668. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1669. * the left DSC must be used, right DSC cannot be used alone.
  1670. * For right-only partial update, this means swap layer mixers to map
  1671. * Left LM to Right INTF. On later HW this was relaxed.
  1672. * - In DSC Merge mode, the physical encoder has already registered
  1673. * PP0 as the master, to switch to right-only we would have to
  1674. * reprogram to be driven by PP1 instead.
  1675. * To support both cases, we prefer to support the mixer swap solution.
  1676. */
  1677. if (!encoder_in_dsc_merge) {
  1678. if (sde_crtc->mixers_swapped) {
  1679. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1680. sde_crtc->mixers_swapped = false;
  1681. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1682. }
  1683. return;
  1684. }
  1685. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1686. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1687. if (is_right_only && !sde_crtc->mixers_swapped) {
  1688. /* right-only update swap mixers */
  1689. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1690. sde_crtc->mixers_swapped = true;
  1691. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1692. /* left-only or full update, swap back */
  1693. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1694. sde_crtc->mixers_swapped = false;
  1695. }
  1696. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1697. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1698. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1699. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1700. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1701. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1702. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1703. }
  1704. /**
  1705. * _sde_crtc_blend_setup - configure crtc mixers
  1706. * @crtc: Pointer to drm crtc structure
  1707. * @old_state: Pointer to old crtc state
  1708. * @add_planes: Whether or not to add planes to mixers
  1709. */
  1710. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1711. struct drm_crtc_state *old_state, bool add_planes)
  1712. {
  1713. struct sde_crtc *sde_crtc;
  1714. struct sde_crtc_state *sde_crtc_state;
  1715. struct sde_crtc_mixer *mixer;
  1716. struct sde_hw_ctl *ctl;
  1717. struct sde_hw_mixer *lm;
  1718. struct sde_ctl_flush_cfg cfg = {0,};
  1719. int i;
  1720. if (!crtc)
  1721. return;
  1722. sde_crtc = to_sde_crtc(crtc);
  1723. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1724. mixer = sde_crtc->mixers;
  1725. SDE_DEBUG("%s\n", sde_crtc->name);
  1726. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1727. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1728. return;
  1729. }
  1730. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask)) {
  1731. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, sde_crtc_state->dirty);
  1732. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  1733. }
  1734. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1735. if (!mixer[i].hw_lm) {
  1736. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1737. return;
  1738. }
  1739. mixer[i].mixer_op_mode = 0;
  1740. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1741. sde_crtc_state->dirty)) {
  1742. /* clear dim_layer settings */
  1743. lm = mixer[i].hw_lm;
  1744. if (lm->ops.clear_dim_layer)
  1745. lm->ops.clear_dim_layer(lm);
  1746. }
  1747. }
  1748. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1749. /* initialize stage cfg */
  1750. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1751. if (add_planes)
  1752. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1753. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1754. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1755. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1756. ctl = mixer[i].hw_ctl;
  1757. lm = mixer[i].hw_lm;
  1758. if (sde_kms_rect_is_null(lm_roi))
  1759. sde_crtc->mixers[i].mixer_op_mode = 0;
  1760. if (lm->ops.setup_alpha_out)
  1761. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1762. /* stage config flush mask */
  1763. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1764. ctl->ops.get_pending_flush(ctl, &cfg);
  1765. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1766. mixer[i].hw_lm->idx - LM_0,
  1767. mixer[i].mixer_op_mode,
  1768. ctl->idx - CTL_0,
  1769. cfg.pending_flush_mask);
  1770. if (sde_kms_rect_is_null(lm_roi)) {
  1771. SDE_DEBUG(
  1772. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1773. sde_crtc->name, lm->idx - LM_0,
  1774. ctl->idx - CTL_0);
  1775. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1776. NULL, true);
  1777. } else {
  1778. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1779. &sde_crtc->stage_cfg[lm_layout],
  1780. false);
  1781. }
  1782. }
  1783. _sde_crtc_program_lm_output_roi(crtc);
  1784. }
  1785. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1786. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1787. {
  1788. struct drm_plane *plane;
  1789. struct sde_plane_state *sde_pstate;
  1790. uint32_t mode = 0;
  1791. int rc;
  1792. if (!crtc) {
  1793. SDE_ERROR("invalid state\n");
  1794. return -EINVAL;
  1795. }
  1796. *fb_ns = 0;
  1797. *fb_sec = 0;
  1798. *fb_sec_dir = 0;
  1799. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1800. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1801. rc = PTR_ERR(plane);
  1802. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1803. DRMID(crtc), DRMID(plane), rc);
  1804. return rc;
  1805. }
  1806. sde_pstate = to_sde_plane_state(plane->state);
  1807. mode = sde_plane_get_property(sde_pstate,
  1808. PLANE_PROP_FB_TRANSLATION_MODE);
  1809. switch (mode) {
  1810. case SDE_DRM_FB_NON_SEC:
  1811. (*fb_ns)++;
  1812. break;
  1813. case SDE_DRM_FB_SEC:
  1814. (*fb_sec)++;
  1815. break;
  1816. case SDE_DRM_FB_SEC_DIR_TRANS:
  1817. (*fb_sec_dir)++;
  1818. break;
  1819. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1820. break;
  1821. default:
  1822. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1823. DRMID(plane), mode);
  1824. return -EINVAL;
  1825. }
  1826. }
  1827. return 0;
  1828. }
  1829. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1830. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1831. {
  1832. struct drm_plane *plane;
  1833. const struct drm_plane_state *pstate;
  1834. struct sde_plane_state *sde_pstate;
  1835. uint32_t mode = 0;
  1836. int rc;
  1837. if (!state) {
  1838. SDE_ERROR("invalid state\n");
  1839. return -EINVAL;
  1840. }
  1841. *fb_ns = 0;
  1842. *fb_sec = 0;
  1843. *fb_sec_dir = 0;
  1844. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1845. if (IS_ERR_OR_NULL(pstate)) {
  1846. rc = PTR_ERR(pstate);
  1847. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1848. DRMID(state->crtc), DRMID(plane), rc);
  1849. return rc;
  1850. }
  1851. sde_pstate = to_sde_plane_state(pstate);
  1852. mode = sde_plane_get_property(sde_pstate,
  1853. PLANE_PROP_FB_TRANSLATION_MODE);
  1854. switch (mode) {
  1855. case SDE_DRM_FB_NON_SEC:
  1856. (*fb_ns)++;
  1857. break;
  1858. case SDE_DRM_FB_SEC:
  1859. (*fb_sec)++;
  1860. break;
  1861. case SDE_DRM_FB_SEC_DIR_TRANS:
  1862. (*fb_sec_dir)++;
  1863. break;
  1864. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1865. break;
  1866. default:
  1867. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1868. DRMID(plane), mode);
  1869. return -EINVAL;
  1870. }
  1871. }
  1872. return 0;
  1873. }
  1874. static void _sde_drm_fb_sec_dir_trans(
  1875. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1876. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1877. {
  1878. /* secure display usecase */
  1879. if ((smmu_state->state == ATTACHED) && (secure_level == SDE_DRM_SEC_ONLY)) {
  1880. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1881. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1882. smmu_state->secure_level = secure_level;
  1883. smmu_state->transition_type = PRE_COMMIT;
  1884. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1885. if (old_valid_fb)
  1886. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE | SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1887. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1888. smmu_state->sui_misr_state = SUI_MISR_ENABLE_REQ;
  1889. /* secure camera usecase */
  1890. } else if (smmu_state->state == ATTACHED) {
  1891. smmu_state->state = DETACH_SEC_REQ;
  1892. smmu_state->secure_level = secure_level;
  1893. smmu_state->transition_type = PRE_COMMIT;
  1894. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1895. }
  1896. }
  1897. static void _sde_drm_fb_transactions(
  1898. struct sde_kms_smmu_state_data *smmu_state,
  1899. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1900. int *ops)
  1901. {
  1902. if (((smmu_state->state == DETACHED)
  1903. || (smmu_state->state == DETACH_ALL_REQ))
  1904. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1905. && ((smmu_state->state == DETACHED_SEC)
  1906. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1907. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1908. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1909. smmu_state->transition_type = post_commit ?
  1910. POST_COMMIT : PRE_COMMIT;
  1911. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1912. if (old_valid_fb)
  1913. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1914. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1915. smmu_state->sui_misr_state = SUI_MISR_DISABLE_REQ;
  1916. } else if ((smmu_state->state == DETACHED_SEC)
  1917. || (smmu_state->state == DETACH_SEC_REQ)) {
  1918. smmu_state->state = ATTACH_SEC_REQ;
  1919. smmu_state->transition_type = post_commit ?
  1920. POST_COMMIT : PRE_COMMIT;
  1921. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1922. if (old_valid_fb)
  1923. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1924. }
  1925. }
  1926. /**
  1927. * sde_crtc_get_secure_transition_ops - determines the operations that
  1928. * need to be performed before transitioning to secure state
  1929. * This function should be called after swapping the new state
  1930. * @crtc: Pointer to drm crtc structure
  1931. * Returns the bitmask of operations need to be performed, -Error in
  1932. * case of error cases
  1933. */
  1934. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1935. struct drm_crtc_state *old_crtc_state,
  1936. bool old_valid_fb)
  1937. {
  1938. struct drm_plane *plane;
  1939. struct drm_encoder *encoder;
  1940. struct sde_crtc *sde_crtc;
  1941. struct sde_kms *sde_kms;
  1942. struct sde_mdss_cfg *catalog;
  1943. struct sde_kms_smmu_state_data *smmu_state;
  1944. uint32_t translation_mode = 0, secure_level;
  1945. int ops = 0;
  1946. bool post_commit = false;
  1947. if (!crtc || !crtc->state) {
  1948. SDE_ERROR("invalid crtc\n");
  1949. return -EINVAL;
  1950. }
  1951. sde_kms = _sde_crtc_get_kms(crtc);
  1952. if (!sde_kms)
  1953. return -EINVAL;
  1954. smmu_state = &sde_kms->smmu_state;
  1955. smmu_state->prev_state = smmu_state->state;
  1956. smmu_state->prev_secure_level = smmu_state->secure_level;
  1957. sde_crtc = to_sde_crtc(crtc);
  1958. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1959. catalog = sde_kms->catalog;
  1960. /*
  1961. * SMMU operations need to be delayed in case of video mode panels
  1962. * when switching back to non_secure mode
  1963. */
  1964. drm_for_each_encoder_mask(encoder, crtc->dev,
  1965. crtc->state->encoder_mask) {
  1966. if (sde_encoder_is_dsi_display(encoder))
  1967. post_commit |= sde_encoder_check_curr_mode(encoder,
  1968. MSM_DISPLAY_VIDEO_MODE);
  1969. }
  1970. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1971. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1972. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1973. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1974. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1975. if (!plane->state)
  1976. continue;
  1977. translation_mode = sde_plane_get_property(
  1978. to_sde_plane_state(plane->state),
  1979. PLANE_PROP_FB_TRANSLATION_MODE);
  1980. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1981. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1982. DRMID(crtc), translation_mode);
  1983. return -EINVAL;
  1984. }
  1985. /* we can break if we find sec_dir plane */
  1986. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1987. break;
  1988. }
  1989. mutex_lock(&sde_kms->secure_transition_lock);
  1990. switch (translation_mode) {
  1991. case SDE_DRM_FB_SEC_DIR_TRANS:
  1992. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1993. catalog, old_valid_fb, &ops);
  1994. break;
  1995. case SDE_DRM_FB_SEC:
  1996. case SDE_DRM_FB_NON_SEC:
  1997. _sde_drm_fb_transactions(smmu_state, catalog,
  1998. old_valid_fb, post_commit, &ops);
  1999. break;
  2000. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  2001. ops = 0;
  2002. break;
  2003. default:
  2004. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  2005. DRMID(crtc), translation_mode);
  2006. ops = -EINVAL;
  2007. }
  2008. /* log only during actual transition times */
  2009. if (ops) {
  2010. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  2011. DRMID(crtc), smmu_state->state,
  2012. secure_level, smmu_state->secure_level,
  2013. smmu_state->transition_type, ops);
  2014. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  2015. smmu_state->state, smmu_state->transition_type,
  2016. smmu_state->secure_level, old_valid_fb,
  2017. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  2018. }
  2019. mutex_unlock(&sde_kms->secure_transition_lock);
  2020. return ops;
  2021. }
  2022. /**
  2023. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  2024. * LUTs are configured only once during boot
  2025. * @sde_crtc: Pointer to sde crtc
  2026. * @cstate: Pointer to sde crtc state
  2027. */
  2028. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  2029. struct sde_crtc_state *cstate, uint32_t lut_idx)
  2030. {
  2031. struct sde_hw_scaler3_lut_cfg *cfg;
  2032. struct sde_kms *sde_kms;
  2033. u32 *lut_data = NULL;
  2034. size_t len = 0;
  2035. int ret = 0;
  2036. if (!sde_crtc || !cstate) {
  2037. SDE_ERROR("invalid args\n");
  2038. return -EINVAL;
  2039. }
  2040. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  2041. if (!sde_kms)
  2042. return -EINVAL;
  2043. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  2044. return 0;
  2045. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  2046. &cstate->property_state, &len, lut_idx);
  2047. if (!lut_data || !len) {
  2048. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  2049. lut_idx, lut_data, len);
  2050. lut_data = NULL;
  2051. len = 0;
  2052. }
  2053. cfg = &cstate->scl3_lut_cfg;
  2054. switch (lut_idx) {
  2055. case CRTC_PROP_DEST_SCALER_LUT_ED:
  2056. cfg->dir_lut = lut_data;
  2057. cfg->dir_len = len;
  2058. break;
  2059. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  2060. cfg->cir_lut = lut_data;
  2061. cfg->cir_len = len;
  2062. break;
  2063. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  2064. cfg->sep_lut = lut_data;
  2065. cfg->sep_len = len;
  2066. break;
  2067. default:
  2068. ret = -EINVAL;
  2069. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  2070. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  2071. break;
  2072. }
  2073. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  2074. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  2075. cfg->is_configured);
  2076. return ret;
  2077. }
  2078. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  2079. {
  2080. struct sde_crtc *sde_crtc;
  2081. if (!crtc) {
  2082. SDE_ERROR("invalid crtc\n");
  2083. return;
  2084. }
  2085. sde_crtc = to_sde_crtc(crtc);
  2086. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  2087. }
  2088. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  2089. {
  2090. int i;
  2091. /**
  2092. * Check if sufficient hw resources are
  2093. * available as per target caps & topology
  2094. */
  2095. if (!sde_crtc) {
  2096. SDE_ERROR("invalid argument\n");
  2097. return -EINVAL;
  2098. }
  2099. if (!sde_crtc->num_mixers ||
  2100. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  2101. SDE_ERROR("%s: invalid number mixers: %d\n",
  2102. sde_crtc->name, sde_crtc->num_mixers);
  2103. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  2104. SDE_EVTLOG_ERROR);
  2105. return -EINVAL;
  2106. }
  2107. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2108. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  2109. || !sde_crtc->mixers[i].hw_ds) {
  2110. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  2111. sde_crtc->name, i);
  2112. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  2113. i, sde_crtc->mixers[i].hw_lm,
  2114. sde_crtc->mixers[i].hw_ctl,
  2115. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  2116. return -EINVAL;
  2117. }
  2118. }
  2119. return 0;
  2120. }
  2121. /**
  2122. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  2123. * @crtc: Pointer to drm crtc
  2124. */
  2125. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  2126. {
  2127. struct sde_crtc *sde_crtc;
  2128. struct sde_crtc_state *cstate;
  2129. struct sde_hw_mixer *hw_lm;
  2130. struct sde_hw_ctl *hw_ctl;
  2131. struct sde_hw_ds *hw_ds;
  2132. struct sde_hw_ds_cfg *cfg;
  2133. struct sde_kms *kms;
  2134. u32 op_mode = 0;
  2135. u32 lm_idx = 0, num_mixers = 0;
  2136. int i, count = 0;
  2137. if (!crtc)
  2138. return;
  2139. sde_crtc = to_sde_crtc(crtc);
  2140. cstate = to_sde_crtc_state(crtc->state);
  2141. kms = _sde_crtc_get_kms(crtc);
  2142. num_mixers = sde_crtc->num_mixers;
  2143. count = cstate->num_ds;
  2144. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2145. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  2146. cstate->num_ds_enabled);
  2147. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2148. SDE_DEBUG("no change in settings, skip commit\n");
  2149. } else if (!kms || !kms->catalog) {
  2150. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  2151. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  2152. SDE_DEBUG("dest scaler feature not supported\n");
  2153. } else if (_sde_validate_hw_resources(sde_crtc)) {
  2154. //do nothing
  2155. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  2156. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  2157. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  2158. } else {
  2159. for (i = 0; i < count; i++) {
  2160. cfg = &cstate->ds_cfg[i];
  2161. if (!cfg->flags)
  2162. continue;
  2163. lm_idx = cfg->idx;
  2164. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  2165. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  2166. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2167. /* Setup op mode - Dual/single */
  2168. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2169. op_mode |= BIT(hw_ds->idx - DS_0);
  2170. if (hw_ds->ops.setup_opmode) {
  2171. op_mode |= (cstate->num_ds_enabled ==
  2172. CRTC_DUAL_MIXERS_ONLY) ?
  2173. SDE_DS_OP_MODE_DUAL : 0;
  2174. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  2175. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  2176. }
  2177. /* Setup scaler */
  2178. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  2179. (cfg->flags &
  2180. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  2181. if (hw_ds->ops.setup_scaler)
  2182. hw_ds->ops.setup_scaler(hw_ds,
  2183. &cfg->scl3_cfg,
  2184. &cstate->scl3_lut_cfg);
  2185. }
  2186. /*
  2187. * Dest scaler shares the flush bit of the LM in control
  2188. */
  2189. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  2190. hw_ctl->ops.update_bitmask_mixer(
  2191. hw_ctl, hw_lm->idx, 1);
  2192. }
  2193. }
  2194. }
  2195. static void _sde_crtc_put_frame_data_buffer(struct sde_frame_data_buffer *buf)
  2196. {
  2197. if (!buf)
  2198. return;
  2199. msm_gem_put_buffer(buf->gem);
  2200. kfree(buf);
  2201. buf = NULL;
  2202. }
  2203. static int _sde_crtc_get_frame_data_buffer(struct drm_crtc *crtc, uint32_t fd)
  2204. {
  2205. struct sde_crtc *sde_crtc;
  2206. struct sde_frame_data_buffer *buf;
  2207. uint32_t cur_buf;
  2208. sde_crtc = to_sde_crtc(crtc);
  2209. cur_buf = sde_crtc->frame_data.cnt;
  2210. buf = kzalloc(sizeof(struct sde_frame_data_buffer), GFP_KERNEL);
  2211. if (!buf)
  2212. return -ENOMEM;
  2213. sde_crtc->frame_data.buf[cur_buf] = buf;
  2214. buf->fd = fd;
  2215. buf->fb = drm_framebuffer_lookup(crtc->dev, NULL, fd);
  2216. if (!buf->fb) {
  2217. SDE_ERROR("unable to get fb");
  2218. return -EINVAL;
  2219. }
  2220. buf->gem = msm_framebuffer_bo(buf->fb, 0);
  2221. if (!buf->gem) {
  2222. SDE_ERROR("unable to get drm gem");
  2223. return -EINVAL;
  2224. }
  2225. return msm_gem_get_buffer(buf->gem, crtc->dev, buf->fb,
  2226. sizeof(struct sde_drm_frame_data_packet));
  2227. }
  2228. static void _sde_crtc_set_frame_data_buffers(struct drm_crtc *crtc,
  2229. struct sde_crtc_state *cstate, void __user *usr)
  2230. {
  2231. struct sde_crtc *sde_crtc;
  2232. struct sde_drm_frame_data_buffers_ctrl ctrl;
  2233. int i, ret;
  2234. if (!crtc || !cstate || !usr)
  2235. return;
  2236. sde_crtc = to_sde_crtc(crtc);
  2237. ret = copy_from_user(&ctrl, usr, sizeof(ctrl));
  2238. if (ret) {
  2239. SDE_ERROR("failed to copy frame data ctrl, ret %d\n", ret);
  2240. return;
  2241. }
  2242. if (!ctrl.num_buffers) {
  2243. SDE_DEBUG("clearing frame data buffers");
  2244. goto exit;
  2245. } else if (ctrl.num_buffers > SDE_FRAME_DATA_BUFFER_MAX) {
  2246. SDE_ERROR("invalid number of buffers %d", ctrl.num_buffers);
  2247. return;
  2248. }
  2249. for (i = 0; i < ctrl.num_buffers; i++) {
  2250. if (_sde_crtc_get_frame_data_buffer(crtc, ctrl.fds[i])) {
  2251. SDE_ERROR("unable to set buffer for fd %d", ctrl.fds[i]);
  2252. goto exit;
  2253. }
  2254. sde_crtc->frame_data.cnt++;
  2255. }
  2256. return;
  2257. exit:
  2258. while (sde_crtc->frame_data.cnt--)
  2259. _sde_crtc_put_frame_data_buffer(
  2260. sde_crtc->frame_data.buf[sde_crtc->frame_data.cnt]);
  2261. sde_crtc->frame_data.cnt = 0;
  2262. }
  2263. static void _sde_crtc_frame_data_notify(struct drm_crtc *crtc,
  2264. struct sde_drm_frame_data_packet *frame_data_packet)
  2265. {
  2266. struct sde_crtc *sde_crtc;
  2267. struct sde_drm_frame_data_buf buf;
  2268. struct msm_gem_object *msm_gem;
  2269. u32 cur_buf;
  2270. sde_crtc = to_sde_crtc(crtc);
  2271. cur_buf = sde_crtc->frame_data.idx;
  2272. msm_gem = to_msm_bo(sde_crtc->frame_data.buf[cur_buf]->gem);
  2273. buf.fd = sde_crtc->frame_data.buf[cur_buf]->fd;
  2274. buf.offset = msm_gem->offset;
  2275. sde_crtc_event_notify(crtc, DRM_EVENT_FRAME_DATA, &buf,
  2276. sizeof(struct sde_drm_frame_data_buf));
  2277. sde_crtc->frame_data.idx = ++sde_crtc->frame_data.idx % sde_crtc->frame_data.cnt;
  2278. }
  2279. void sde_crtc_get_frame_data(struct drm_crtc *crtc)
  2280. {
  2281. struct sde_crtc *sde_crtc;
  2282. struct drm_plane *plane;
  2283. struct sde_drm_frame_data_packet frame_data_packet = {0, 0};
  2284. struct sde_drm_frame_data_packet *data;
  2285. struct sde_frame_data *frame_data;
  2286. int i = 0;
  2287. if (!crtc || !crtc->state)
  2288. return;
  2289. sde_crtc = to_sde_crtc(crtc);
  2290. frame_data = &sde_crtc->frame_data;
  2291. if (frame_data->cnt) {
  2292. struct msm_gem_object *msm_gem;
  2293. msm_gem = to_msm_bo(frame_data->buf[frame_data->idx]->gem);
  2294. data = (struct sde_drm_frame_data_packet *)
  2295. (((u8 *)msm_gem->vaddr) + msm_gem->offset);
  2296. } else {
  2297. data = &frame_data_packet;
  2298. }
  2299. data->commit_count = sde_crtc->play_count;
  2300. data->frame_count = sde_crtc->fps_info.frame_count;
  2301. /* Collect plane specific data */
  2302. drm_for_each_plane_mask(plane, crtc->dev, sde_crtc->plane_mask_old)
  2303. sde_plane_get_frame_data(plane, &data->plane_frame_data[i]);
  2304. if (frame_data->cnt)
  2305. _sde_crtc_frame_data_notify(crtc, data);
  2306. }
  2307. static void sde_crtc_frame_event_cb(void *data, u32 event, ktime_t ts)
  2308. {
  2309. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2310. struct sde_crtc *sde_crtc;
  2311. struct msm_drm_private *priv;
  2312. struct sde_crtc_frame_event *fevent;
  2313. struct sde_kms_frame_event_cb_data *cb_data;
  2314. unsigned long flags;
  2315. u32 crtc_id;
  2316. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  2317. if (!data) {
  2318. SDE_ERROR("invalid parameters\n");
  2319. return;
  2320. }
  2321. crtc = cb_data->crtc;
  2322. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2323. SDE_ERROR("invalid parameters\n");
  2324. return;
  2325. }
  2326. sde_crtc = to_sde_crtc(crtc);
  2327. priv = crtc->dev->dev_private;
  2328. crtc_id = drm_crtc_index(crtc);
  2329. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2330. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  2331. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2332. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  2333. struct sde_crtc_frame_event, list);
  2334. if (fevent)
  2335. list_del_init(&fevent->list);
  2336. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2337. if (!fevent) {
  2338. SDE_ERROR("crtc%d event %d overflow\n",
  2339. crtc->base.id, event);
  2340. SDE_EVT32(DRMID(crtc), event);
  2341. return;
  2342. }
  2343. /* log and clear plane ubwc errors if any */
  2344. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2345. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2346. | SDE_ENCODER_FRAME_EVENT_DONE))
  2347. sde_crtc_get_frame_data(crtc);
  2348. if ((event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  2349. (sde_crtc && sde_crtc->retire_frame_event_sf)) {
  2350. sde_crtc->retire_frame_event_time = ktime_get();
  2351. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  2352. }
  2353. fevent->event = event;
  2354. fevent->ts = ts;
  2355. fevent->crtc = crtc;
  2356. fevent->connector = cb_data->connector;
  2357. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  2358. }
  2359. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  2360. struct drm_crtc_state *old_state)
  2361. {
  2362. struct drm_device *dev;
  2363. struct sde_crtc *sde_crtc;
  2364. struct sde_crtc_state *cstate;
  2365. struct drm_connector *conn;
  2366. struct drm_encoder *encoder;
  2367. struct drm_connector_list_iter conn_iter;
  2368. if (!crtc || !crtc->state) {
  2369. SDE_ERROR("invalid crtc\n");
  2370. return;
  2371. }
  2372. dev = crtc->dev;
  2373. sde_crtc = to_sde_crtc(crtc);
  2374. cstate = to_sde_crtc_state(crtc->state);
  2375. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->cwb_enc_mask);
  2376. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  2377. /* identify connectors attached to this crtc */
  2378. cstate->num_connectors = 0;
  2379. drm_connector_list_iter_begin(dev, &conn_iter);
  2380. drm_for_each_connector_iter(conn, &conn_iter)
  2381. if (conn->state && conn->state->crtc == crtc &&
  2382. cstate->num_connectors < MAX_CONNECTORS) {
  2383. encoder = conn->state->best_encoder;
  2384. if (encoder)
  2385. sde_encoder_register_frame_event_callback(
  2386. encoder,
  2387. sde_crtc_frame_event_cb,
  2388. crtc);
  2389. cstate->connectors[cstate->num_connectors++] = conn;
  2390. sde_connector_prepare_fence(conn);
  2391. sde_encoder_set_clone_mode(encoder, crtc->state);
  2392. }
  2393. drm_connector_list_iter_end(&conn_iter);
  2394. /* prepare main output fence */
  2395. sde_fence_prepare(sde_crtc->output_fence);
  2396. SDE_ATRACE_END("sde_crtc_prepare_commit");
  2397. }
  2398. /**
  2399. * sde_crtc_complete_flip - signal pending page_flip events
  2400. * Any pending vblank events are added to the vblank_event_list
  2401. * so that the next vblank interrupt shall signal them.
  2402. * However PAGE_FLIP events are not handled through the vblank_event_list.
  2403. * This API signals any pending PAGE_FLIP events requested through
  2404. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  2405. * if file!=NULL, this is preclose potential cancel-flip path
  2406. * @crtc: Pointer to drm crtc structure
  2407. * @file: Pointer to drm file
  2408. */
  2409. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  2410. struct drm_file *file)
  2411. {
  2412. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2413. struct drm_device *dev = crtc->dev;
  2414. struct drm_pending_vblank_event *event;
  2415. unsigned long flags;
  2416. spin_lock_irqsave(&dev->event_lock, flags);
  2417. event = sde_crtc->event;
  2418. if (!event)
  2419. goto end;
  2420. /*
  2421. * if regular vblank case (!file) or if cancel-flip from
  2422. * preclose on file that requested flip, then send the
  2423. * event:
  2424. */
  2425. if (!file || (event->base.file_priv == file)) {
  2426. sde_crtc->event = NULL;
  2427. DRM_DEBUG_VBL("%s: send event: %pK\n",
  2428. sde_crtc->name, event);
  2429. SDE_EVT32_VERBOSE(DRMID(crtc));
  2430. drm_crtc_send_vblank_event(crtc, event);
  2431. }
  2432. end:
  2433. spin_unlock_irqrestore(&dev->event_lock, flags);
  2434. }
  2435. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  2436. struct drm_crtc_state *cstate)
  2437. {
  2438. struct drm_encoder *encoder;
  2439. if (!crtc || !crtc->dev || !cstate) {
  2440. SDE_ERROR("invalid crtc\n");
  2441. return INTF_MODE_NONE;
  2442. }
  2443. drm_for_each_encoder_mask(encoder, crtc->dev,
  2444. cstate->encoder_mask) {
  2445. /* continue if copy encoder is encountered */
  2446. if (sde_crtc_state_in_clone_mode(encoder, cstate))
  2447. continue;
  2448. return sde_encoder_get_intf_mode(encoder);
  2449. }
  2450. return INTF_MODE_NONE;
  2451. }
  2452. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2453. {
  2454. struct drm_encoder *encoder;
  2455. if (!crtc || !crtc->dev) {
  2456. SDE_ERROR("invalid crtc\n");
  2457. return INTF_MODE_NONE;
  2458. }
  2459. drm_for_each_encoder(encoder, crtc->dev)
  2460. if ((encoder->crtc == crtc)
  2461. && !sde_encoder_in_cont_splash(encoder))
  2462. return sde_encoder_get_fps(encoder);
  2463. return 0;
  2464. }
  2465. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2466. {
  2467. struct drm_encoder *encoder;
  2468. if (!crtc || !crtc->dev) {
  2469. SDE_ERROR("invalid crtc\n");
  2470. return 0;
  2471. }
  2472. drm_for_each_encoder_mask(encoder, crtc->dev,
  2473. crtc->state->encoder_mask) {
  2474. if (!sde_encoder_in_cont_splash(encoder))
  2475. return sde_encoder_get_dfps_maxfps(encoder);
  2476. }
  2477. return 0;
  2478. }
  2479. struct drm_encoder *sde_crtc_get_src_encoder_of_clone(struct drm_crtc *crtc)
  2480. {
  2481. struct drm_encoder *enc;
  2482. struct sde_crtc *sde_crtc;
  2483. if (!crtc || !crtc->dev)
  2484. return NULL;
  2485. sde_crtc = to_sde_crtc(crtc);
  2486. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  2487. if (sde_encoder_in_clone_mode(enc))
  2488. continue;
  2489. return enc;
  2490. }
  2491. return NULL;
  2492. }
  2493. static void sde_crtc_vblank_cb(void *data, ktime_t ts)
  2494. {
  2495. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2496. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2497. /* keep statistics on vblank callback - with auto reset via debugfs */
  2498. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2499. sde_crtc->vblank_cb_time = ts;
  2500. else
  2501. sde_crtc->vblank_cb_count++;
  2502. sde_crtc->vblank_last_cb_time = ts;
  2503. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2504. drm_crtc_handle_vblank(crtc);
  2505. DRM_DEBUG_VBL("crtc%d, ts:%llu\n", crtc->base.id, ktime_to_us(ts));
  2506. SDE_EVT32_VERBOSE(DRMID(crtc), ktime_to_us(ts));
  2507. }
  2508. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2509. ktime_t ts, enum sde_fence_event fence_event)
  2510. {
  2511. if (!connector) {
  2512. SDE_ERROR("invalid param\n");
  2513. return;
  2514. }
  2515. SDE_ATRACE_BEGIN("signal_retire_fence");
  2516. sde_connector_complete_commit(connector, ts, fence_event);
  2517. SDE_ATRACE_END("signal_retire_fence");
  2518. }
  2519. void sde_crtc_opr_event_notify(struct drm_crtc *crtc)
  2520. {
  2521. struct sde_crtc *sde_crtc;
  2522. uint32_t current_opr_value[MAX_DSI_DISPLAYS] = {0};
  2523. int i, rc;
  2524. bool updated = false;
  2525. struct drm_event event;
  2526. sde_crtc = to_sde_crtc(crtc);
  2527. atomic_set(&sde_crtc->previous_opr_value.num_valid_opr, 0);
  2528. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2529. rc = sde_dspp_spr_read_opr_value(sde_crtc->mixers[i].hw_dspp,
  2530. &current_opr_value[i]);
  2531. if (rc) {
  2532. SDE_ERROR("failed to collect OPR %d", i, rc);
  2533. continue;
  2534. }
  2535. atomic_inc(&sde_crtc->previous_opr_value.num_valid_opr);
  2536. if (current_opr_value[i] == sde_crtc->previous_opr_value.opr_value[i])
  2537. continue;
  2538. sde_crtc->previous_opr_value.opr_value[i] = current_opr_value[i];
  2539. updated = true;
  2540. }
  2541. if (updated) {
  2542. event.type = DRM_EVENT_OPR_VALUE;
  2543. event.length = sizeof(sde_crtc->previous_opr_value);
  2544. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  2545. (u8 *)&sde_crtc->previous_opr_value);
  2546. }
  2547. }
  2548. static void _sde_crtc_frame_done_notify(struct drm_crtc *crtc,
  2549. struct sde_crtc_frame_event *fevent)
  2550. {
  2551. struct sde_crtc *sde_crtc;
  2552. struct sde_connector *sde_conn;
  2553. sde_crtc = to_sde_crtc(crtc);
  2554. if (sde_crtc->opr_event_notify_enabled)
  2555. sde_crtc_opr_event_notify(crtc);
  2556. sde_conn = to_sde_connector(fevent->connector);
  2557. if (sde_conn && sde_conn->misr_event_notify_enabled)
  2558. sde_encoder_misr_sign_event_notify(fevent->connector->encoder);
  2559. }
  2560. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2561. {
  2562. struct msm_drm_private *priv;
  2563. struct sde_crtc_frame_event *fevent;
  2564. struct drm_crtc *crtc;
  2565. struct sde_crtc *sde_crtc;
  2566. struct sde_kms *sde_kms;
  2567. unsigned long flags;
  2568. bool in_clone_mode = false;
  2569. if (!work) {
  2570. SDE_ERROR("invalid work handle\n");
  2571. return;
  2572. }
  2573. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2574. if (!fevent->crtc || !fevent->crtc->state) {
  2575. SDE_ERROR("invalid crtc\n");
  2576. return;
  2577. }
  2578. crtc = fevent->crtc;
  2579. sde_crtc = to_sde_crtc(crtc);
  2580. sde_kms = _sde_crtc_get_kms(crtc);
  2581. if (!sde_kms) {
  2582. SDE_ERROR("invalid kms handle\n");
  2583. return;
  2584. }
  2585. priv = sde_kms->dev->dev_private;
  2586. SDE_ATRACE_BEGIN("crtc_frame_event");
  2587. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2588. ktime_to_ns(fevent->ts));
  2589. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2590. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2591. true : false;
  2592. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2593. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2594. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2595. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2596. /* this should not happen */
  2597. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2598. crtc->base.id,
  2599. ktime_to_ns(fevent->ts),
  2600. atomic_read(&sde_crtc->frame_pending));
  2601. SDE_EVT32(DRMID(crtc), fevent->event,
  2602. SDE_EVTLOG_FUNC_CASE1);
  2603. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2604. /* release bandwidth and other resources */
  2605. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2606. crtc->base.id,
  2607. ktime_to_ns(fevent->ts));
  2608. SDE_EVT32(DRMID(crtc), fevent->event,
  2609. SDE_EVTLOG_FUNC_CASE2);
  2610. sde_core_perf_crtc_release_bw(crtc);
  2611. } else {
  2612. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2613. SDE_EVTLOG_FUNC_CASE3);
  2614. }
  2615. }
  2616. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2617. SDE_ATRACE_BEGIN("signal_release_fence");
  2618. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2619. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2620. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL, NULL);
  2621. _sde_crtc_frame_done_notify(crtc, fevent);
  2622. SDE_ATRACE_END("signal_release_fence");
  2623. }
  2624. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2625. /* this api should be called without spin_lock */
  2626. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2627. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2628. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2629. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2630. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2631. crtc->base.id, ktime_to_ns(fevent->ts));
  2632. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2633. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2634. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2635. SDE_ATRACE_END("crtc_frame_event");
  2636. }
  2637. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2638. struct drm_crtc_state *old_state)
  2639. {
  2640. struct sde_crtc *sde_crtc;
  2641. struct sde_splash_display *splash_display = NULL;
  2642. struct sde_kms *sde_kms;
  2643. bool cont_splash_enabled = false;
  2644. int i;
  2645. u32 power_on = 1;
  2646. if (!crtc || !crtc->state) {
  2647. SDE_ERROR("invalid crtc\n");
  2648. return;
  2649. }
  2650. sde_crtc = to_sde_crtc(crtc);
  2651. SDE_EVT32_VERBOSE(DRMID(crtc));
  2652. sde_kms = _sde_crtc_get_kms(crtc);
  2653. if (!sde_kms)
  2654. return;
  2655. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2656. splash_display = &sde_kms->splash_data.splash_display[i];
  2657. if (splash_display->cont_splash_enabled &&
  2658. crtc == splash_display->encoder->crtc)
  2659. cont_splash_enabled = true;
  2660. }
  2661. if ((crtc->state->active_changed || cont_splash_enabled) && crtc->state->active)
  2662. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  2663. sde_core_perf_crtc_update(crtc, 0, false);
  2664. }
  2665. /**
  2666. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2667. * @cstate: Pointer to sde crtc state
  2668. */
  2669. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2670. {
  2671. if (!cstate) {
  2672. SDE_ERROR("invalid cstate\n");
  2673. return;
  2674. }
  2675. cstate->input_fence_timeout_ns =
  2676. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2677. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2678. }
  2679. void _sde_crtc_clear_dim_layers_v1(struct drm_crtc_state *state)
  2680. {
  2681. u32 i;
  2682. struct sde_crtc_state *cstate;
  2683. if (!state)
  2684. return;
  2685. cstate = to_sde_crtc_state(state);
  2686. for (i = 0; i < cstate->num_dim_layers; i++)
  2687. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2688. cstate->num_dim_layers = 0;
  2689. }
  2690. /**
  2691. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2692. * @cstate: Pointer to sde crtc state
  2693. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2694. */
  2695. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2696. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2697. {
  2698. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2699. struct sde_drm_dim_layer_cfg *user_cfg;
  2700. struct sde_hw_dim_layer *dim_layer;
  2701. u32 count, i;
  2702. struct sde_kms *kms;
  2703. if (!crtc || !cstate) {
  2704. SDE_ERROR("invalid crtc or cstate\n");
  2705. return;
  2706. }
  2707. dim_layer = cstate->dim_layer;
  2708. if (!usr_ptr) {
  2709. /* usr_ptr is null when setting the default property value */
  2710. _sde_crtc_clear_dim_layers_v1(&cstate->base);
  2711. SDE_DEBUG("dim_layer data removed\n");
  2712. goto clear;
  2713. }
  2714. kms = _sde_crtc_get_kms(crtc);
  2715. if (!kms || !kms->catalog) {
  2716. SDE_ERROR("invalid kms\n");
  2717. return;
  2718. }
  2719. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2720. SDE_ERROR("failed to copy dim_layer data\n");
  2721. return;
  2722. }
  2723. count = dim_layer_v1.num_layers;
  2724. if (count > SDE_MAX_DIM_LAYERS) {
  2725. SDE_ERROR("invalid number of dim_layers:%d", count);
  2726. return;
  2727. }
  2728. /* populate from user space */
  2729. cstate->num_dim_layers = count;
  2730. for (i = 0; i < count; i++) {
  2731. user_cfg = &dim_layer_v1.layer_cfg[i];
  2732. dim_layer[i].flags = user_cfg->flags;
  2733. dim_layer[i].stage = test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features) ?
  2734. user_cfg->stage : user_cfg->stage + SDE_STAGE_0;
  2735. dim_layer[i].rect.x = user_cfg->rect.x1;
  2736. dim_layer[i].rect.y = user_cfg->rect.y1;
  2737. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2738. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2739. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2740. user_cfg->color_fill.color_0,
  2741. user_cfg->color_fill.color_1,
  2742. user_cfg->color_fill.color_2,
  2743. user_cfg->color_fill.color_3,
  2744. };
  2745. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2746. i, dim_layer[i].flags, dim_layer[i].stage);
  2747. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2748. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2749. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2750. dim_layer[i].color_fill.color_0,
  2751. dim_layer[i].color_fill.color_1,
  2752. dim_layer[i].color_fill.color_2,
  2753. dim_layer[i].color_fill.color_3);
  2754. }
  2755. clear:
  2756. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2757. }
  2758. /**
  2759. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2760. * @sde_crtc : Pointer to sde crtc
  2761. * @cstate : Pointer to sde crtc state
  2762. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2763. */
  2764. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2765. struct sde_crtc_state *cstate,
  2766. void __user *usr_ptr)
  2767. {
  2768. struct sde_drm_dest_scaler_data ds_data;
  2769. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2770. struct sde_drm_scaler_v2 scaler_v2;
  2771. void __user *scaler_v2_usr;
  2772. int i, count;
  2773. if (!sde_crtc || !cstate) {
  2774. SDE_ERROR("invalid sde_crtc/state\n");
  2775. return -EINVAL;
  2776. }
  2777. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2778. if (!usr_ptr) {
  2779. SDE_DEBUG("ds data removed\n");
  2780. return 0;
  2781. }
  2782. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2783. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2784. sde_crtc->name);
  2785. return -EINVAL;
  2786. }
  2787. count = ds_data.num_dest_scaler;
  2788. if (!count) {
  2789. SDE_DEBUG("no ds data available\n");
  2790. return 0;
  2791. }
  2792. if (count > SDE_MAX_DS_COUNT) {
  2793. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2794. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2795. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2796. return -EINVAL;
  2797. }
  2798. /* Populate from user space */
  2799. for (i = 0; i < count; i++) {
  2800. ds_cfg_usr = &ds_data.ds_cfg[i];
  2801. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2802. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2803. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2804. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2805. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2806. if (ds_cfg_usr->scaler_cfg) {
  2807. scaler_v2_usr =
  2808. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2809. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2810. sizeof(scaler_v2))) {
  2811. SDE_ERROR("%s:scaler: copy from user failed\n",
  2812. sde_crtc->name);
  2813. return -EINVAL;
  2814. }
  2815. }
  2816. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2817. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2818. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2819. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2820. scaler_v2.dst_width, scaler_v2.dst_height);
  2821. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2822. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2823. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2824. scaler_v2.dst_width, scaler_v2.dst_height);
  2825. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2826. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2827. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2828. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2829. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2830. ds_cfg_usr->lm_height);
  2831. }
  2832. cstate->num_ds = count;
  2833. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2834. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2835. return 0;
  2836. }
  2837. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2838. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2839. struct sde_hw_ds_cfg *prev_cfg)
  2840. {
  2841. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2842. || !cfg->lm_width || !cfg->lm_height) {
  2843. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2844. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2845. hdisplay, mode->vdisplay);
  2846. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2847. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2848. return -E2BIG;
  2849. }
  2850. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2851. cfg->lm_height != prev_cfg->lm_height)) {
  2852. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2853. crtc->base.id, cfg->lm_width,
  2854. cfg->lm_height, prev_cfg->lm_width,
  2855. prev_cfg->lm_height);
  2856. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2857. prev_cfg->lm_width, prev_cfg->lm_height,
  2858. SDE_EVTLOG_ERROR);
  2859. return -EINVAL;
  2860. }
  2861. return 0;
  2862. }
  2863. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2864. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2865. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2866. u32 max_in_width, u32 max_out_width)
  2867. {
  2868. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2869. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2870. /**
  2871. * Scaler src and dst width shouldn't exceed the maximum
  2872. * width limitation. Also, if there is no partial update
  2873. * dst width and height must match display resolution.
  2874. */
  2875. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2876. cfg->scl3_cfg.dst_width > max_out_width ||
  2877. !cfg->scl3_cfg.src_width[0] ||
  2878. !cfg->scl3_cfg.dst_width ||
  2879. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2880. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2881. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2882. SDE_ERROR("crtc%d: ", crtc->base.id);
  2883. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2884. cfg->scl3_cfg.src_width[0],
  2885. cfg->scl3_cfg.dst_width,
  2886. cfg->scl3_cfg.dst_height,
  2887. hdisplay, mode->vdisplay);
  2888. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2889. sde_crtc->num_mixers, cfg->flags,
  2890. hw_ds->idx - DS_0);
  2891. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2892. cfg->scl3_cfg.enable,
  2893. cfg->scl3_cfg.de.enable);
  2894. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2895. cfg->scl3_cfg.de.enable, cfg->flags,
  2896. max_in_width, max_out_width,
  2897. cfg->scl3_cfg.src_width[0],
  2898. cfg->scl3_cfg.dst_width,
  2899. cfg->scl3_cfg.dst_height, hdisplay,
  2900. mode->vdisplay, sde_crtc->num_mixers,
  2901. SDE_EVTLOG_ERROR);
  2902. cfg->flags &=
  2903. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2904. cfg->flags &=
  2905. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2906. return -EINVAL;
  2907. }
  2908. }
  2909. return 0;
  2910. }
  2911. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2912. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2913. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2914. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2915. {
  2916. int i, ret;
  2917. u32 lm_idx;
  2918. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2919. for (i = 0; i < cstate->num_ds; i++) {
  2920. cfg = &cstate->ds_cfg[i];
  2921. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2922. lm_idx = cfg->idx;
  2923. /**
  2924. * Validate against topology
  2925. * No of dest scalers should match the num of mixers
  2926. * unless it is partial update left only/right only use case
  2927. */
  2928. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2929. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2930. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2931. crtc->base.id, i, lm_idx, cfg->flags);
  2932. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2933. SDE_EVTLOG_ERROR);
  2934. return -EINVAL;
  2935. }
  2936. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2937. if (!max_in_width && !max_out_width) {
  2938. max_in_width = hw_ds->scl->top->maxinputwidth;
  2939. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2940. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2941. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2942. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2943. max_in_width, max_out_width, cstate->num_ds);
  2944. }
  2945. /* Check LM width and height */
  2946. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2947. prev_cfg);
  2948. if (ret)
  2949. return ret;
  2950. /* Check scaler data */
  2951. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2952. hw_ds, cfg, hdisplay,
  2953. max_in_width, max_out_width);
  2954. if (ret)
  2955. return ret;
  2956. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2957. (*num_ds_enable)++;
  2958. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2959. hw_ds->idx - DS_0, cfg->flags);
  2960. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2961. }
  2962. return 0;
  2963. }
  2964. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2965. struct sde_crtc_state *cstate, u32 num_ds_enable)
  2966. {
  2967. struct sde_hw_ds_cfg *cfg;
  2968. int i;
  2969. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2970. cstate->num_ds_enabled, num_ds_enable);
  2971. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2972. cstate->num_ds, cstate->dirty[0]);
  2973. if (cstate->num_ds_enabled != num_ds_enable) {
  2974. /* Disabling destination scaler */
  2975. if (!num_ds_enable) {
  2976. for (i = 0; i < cstate->num_ds; i++) {
  2977. cfg = &cstate->ds_cfg[i];
  2978. cfg->idx = i;
  2979. /* Update scaler settings in disable case */
  2980. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2981. cfg->scl3_cfg.enable = 0;
  2982. cfg->scl3_cfg.de.enable = 0;
  2983. }
  2984. }
  2985. cstate->num_ds_enabled = num_ds_enable;
  2986. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2987. } else {
  2988. if (!cstate->num_ds_enabled)
  2989. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2990. }
  2991. }
  2992. /**
  2993. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2994. * @crtc : Pointer to drm crtc
  2995. * @state : Pointer to drm crtc state
  2996. */
  2997. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2998. struct drm_crtc_state *state)
  2999. {
  3000. struct sde_crtc *sde_crtc;
  3001. struct sde_crtc_state *cstate;
  3002. struct drm_display_mode *mode;
  3003. struct sde_kms *kms;
  3004. struct sde_hw_ds *hw_ds = NULL;
  3005. u32 ret = 0;
  3006. u32 num_ds_enable = 0, hdisplay = 0;
  3007. u32 max_in_width = 0, max_out_width = 0;
  3008. if (!crtc || !state)
  3009. return -EINVAL;
  3010. sde_crtc = to_sde_crtc(crtc);
  3011. cstate = to_sde_crtc_state(state);
  3012. kms = _sde_crtc_get_kms(crtc);
  3013. mode = &state->adjusted_mode;
  3014. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3015. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  3016. SDE_DEBUG("dest scaler property not set, skip validation\n");
  3017. return 0;
  3018. }
  3019. if (!kms || !kms->catalog) {
  3020. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  3021. return -EINVAL;
  3022. }
  3023. if (!kms->catalog->mdp[0].has_dest_scaler) {
  3024. SDE_DEBUG("dest scaler feature not supported\n");
  3025. return 0;
  3026. }
  3027. if (!sde_crtc->num_mixers) {
  3028. SDE_DEBUG("mixers not allocated\n");
  3029. return 0;
  3030. }
  3031. ret = _sde_validate_hw_resources(sde_crtc);
  3032. if (ret)
  3033. goto err;
  3034. /**
  3035. * No of dest scalers shouldn't exceed hw ds block count and
  3036. * also, match the num of mixers unless it is partial update
  3037. * left only/right only use case - currently PU + DS is not supported
  3038. */
  3039. if (cstate->num_ds > kms->catalog->ds_count ||
  3040. ((cstate->num_ds != sde_crtc->num_mixers) &&
  3041. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  3042. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  3043. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  3044. cstate->ds_cfg[0].flags);
  3045. ret = -EINVAL;
  3046. goto err;
  3047. }
  3048. /**
  3049. * Check if DS needs to be enabled or disabled
  3050. * In case of enable, validate the data
  3051. */
  3052. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  3053. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  3054. cstate->num_ds, cstate->ds_cfg[0].flags);
  3055. goto disable;
  3056. }
  3057. /* Display resolution */
  3058. hdisplay = mode->hdisplay / sde_crtc->num_mixers;
  3059. /* Validate the DS data */
  3060. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  3061. mode, hw_ds, hdisplay, &num_ds_enable,
  3062. max_in_width, max_out_width);
  3063. if (ret)
  3064. goto err;
  3065. disable:
  3066. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  3067. return 0;
  3068. err:
  3069. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3070. return ret;
  3071. }
  3072. static struct sde_hw_ctl *_sde_crtc_get_hw_ctl(struct drm_crtc *drm_crtc)
  3073. {
  3074. struct sde_crtc *sde_crtc = to_sde_crtc(drm_crtc);
  3075. if (!sde_crtc || !sde_crtc->mixers[0].hw_ctl) {
  3076. DRM_ERROR("invalid crtc params %d\n", !sde_crtc);
  3077. return NULL;
  3078. }
  3079. /* it will always return the first mixer and single CTL */
  3080. return sde_crtc->mixers[0].hw_ctl;
  3081. }
  3082. static struct dma_fence *_sde_plane_get_input_hw_fence(struct drm_plane *plane)
  3083. {
  3084. struct dma_fence *fence;
  3085. struct sde_plane *psde;
  3086. struct sde_plane_state *pstate;
  3087. void *input_fence;
  3088. struct dma_fence *input_hw_fence = NULL;
  3089. struct dma_fence_array *array = NULL;
  3090. struct dma_fence *spec_fence = NULL;
  3091. bool spec_hw_fence = true;
  3092. int i;
  3093. if (!plane || !plane->state) {
  3094. SDE_ERROR("invalid input %d\n", !plane);
  3095. return NULL;
  3096. }
  3097. psde = to_sde_plane(plane);
  3098. pstate = to_sde_plane_state(plane->state);
  3099. input_fence = pstate->input_fence;
  3100. if (input_fence) {
  3101. fence = (struct dma_fence *)pstate->input_fence;
  3102. if (test_bit(SPEC_FENCE_FLAG_FENCE_ARRAY, &fence->flags)) {
  3103. array = container_of(fence, struct dma_fence_array, base);
  3104. if (IS_ERR_OR_NULL(array))
  3105. goto exit;
  3106. if (!test_bit(SPEC_FENCE_FLAG_FENCE_ARRAY_BOUND, &fence->flags))
  3107. if (spec_sync_wait_bind_array(array, SPEC_FENCE_TIMEOUT_MS) < 0)
  3108. goto exit;
  3109. for (i = 0; i < array->num_fences; i++) {
  3110. spec_fence = array->fences[i];
  3111. if (IS_ERR_OR_NULL(spec_fence) ||
  3112. !(test_bit(MSM_HW_FENCE_FLAG_ENABLED_BIT,
  3113. &spec_fence->flags))) {
  3114. spec_hw_fence = false;
  3115. break;
  3116. }
  3117. }
  3118. if (spec_hw_fence)
  3119. input_hw_fence = fence;
  3120. } else if (test_bit(MSM_HW_FENCE_FLAG_ENABLED_BIT, &fence->flags)) {
  3121. input_hw_fence = fence;
  3122. SDE_DEBUG("input hwfence ctx:%llu seqno:%llu f:0x%lx timeline:%s\n",
  3123. fence->context, fence->seqno, fence->flags,
  3124. fence->ops->get_timeline_name(fence));
  3125. }
  3126. SDE_EVT32_VERBOSE(DRMID(plane), fence->flags);
  3127. }
  3128. exit:
  3129. return input_hw_fence;
  3130. }
  3131. /**
  3132. * _sde_crtc_fences_wait_list - wait for input sw-fences and return any hw-fences
  3133. * @crtc: Pointer to CRTC object.
  3134. * @use_hw_fences: Boolean to indicate if function should use hw-fences and skip hw-fences sw-wait.
  3135. * @dma_hw_fences: List of available hw-fences, this is populated by this function.
  3136. * @max_hw_fences: Max number of hw-fences that can be added to the dma_hw_fences list
  3137. *
  3138. * This function iterates through all crtc planes, if 'use_hw_fences' is set, for each fence:
  3139. * - If the fence is a hw-fence, it will get its dma-fence object and add it to the 'dma_hw_fences'
  3140. * list, skipping any sw-wait, since wait will happen in hw.
  3141. * - If the fence is not a hw-fence, it will wait for the sw-fence to be signaled before proceed.
  3142. * If 'use_hw_fences' is not set, function will wait on the sw-fences for all fences
  3143. * regardless if they support or not hw-fence.
  3144. * Return value is the number of hw-fences added to the 'dma_hw_fences' list.
  3145. */
  3146. static int _sde_crtc_fences_wait_list(struct drm_crtc *crtc, bool use_hw_fences,
  3147. struct dma_fence **dma_hw_fences, int max_hw_fences)
  3148. {
  3149. struct drm_plane *plane = NULL;
  3150. u32 num_hw_fences = 0;
  3151. ktime_t kt_end, kt_wait;
  3152. uint32_t wait_ms = 1;
  3153. struct msm_display_mode *msm_mode;
  3154. bool mode_switch;
  3155. int i, rc = 0;
  3156. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  3157. mode_switch = msm_is_mode_seamless_poms(msm_mode);
  3158. /* use monotonic timer to limit total fence wait time */
  3159. kt_end = ktime_add_ns(ktime_get(),
  3160. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  3161. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3162. /* check if input-fences are hw fences and if they are, add them to the list */
  3163. if (use_hw_fences && !mode_switch) {
  3164. dma_hw_fences[num_hw_fences] = _sde_plane_get_input_hw_fence(plane);
  3165. if (dma_hw_fences[num_hw_fences] && (num_hw_fences < max_hw_fences)) {
  3166. bool repeated_fence = false;
  3167. /* check if this fence already in the hw-fences list */
  3168. for (i = num_hw_fences - 1; i >= 0; i--) {
  3169. if (dma_hw_fences[i] == dma_hw_fences[num_hw_fences]) {
  3170. repeated_fence = true;
  3171. break;
  3172. }
  3173. }
  3174. if (repeated_fence)
  3175. dma_hw_fences[num_hw_fences] = NULL; /* cleanup from list */
  3176. else
  3177. num_hw_fences++; /* keep fence in the list */
  3178. /* go to next, to skip sw-wait */
  3179. continue;
  3180. }
  3181. }
  3182. /*
  3183. * This was not a hw-fence, therefore, wait for this sw-fence to be signaled
  3184. * before proceed.
  3185. *
  3186. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  3187. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  3188. * that each plane can check its fence status and react appropriately
  3189. * if its fence has timed out. Call input fence wait multiple times if
  3190. * fence wait is interrupted due to interrupt call.
  3191. */
  3192. do {
  3193. kt_wait = ktime_sub(kt_end, ktime_get());
  3194. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  3195. wait_ms = ktime_to_ms(kt_wait);
  3196. else
  3197. wait_ms = 0;
  3198. rc = sde_plane_wait_input_fence(plane, wait_ms);
  3199. } while (wait_ms && rc == -ERESTARTSYS);
  3200. }
  3201. return num_hw_fences;
  3202. }
  3203. static inline bool _is_vid_power_on_frame(struct drm_crtc *crtc)
  3204. {
  3205. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3206. bool is_vid_mode = sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  3207. MSM_DISPLAY_VIDEO_MODE);
  3208. return is_vid_mode && crtc->state->active_changed && crtc->state->active;
  3209. }
  3210. /**
  3211. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences or register hw-fences
  3212. * @crtc: Pointer to CRTC object
  3213. *
  3214. * Returns true if hw fences are used, otherwise returns false
  3215. */
  3216. static bool _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  3217. {
  3218. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3219. bool ipcc_input_signal_wait = false;
  3220. struct dma_fence *dma_hw_fences[MAX_HW_FENCES] = {0};
  3221. int num_hw_fences = 0;
  3222. struct sde_hw_ctl *hw_ctl;
  3223. bool input_hw_fences_enable;
  3224. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3225. int ret;
  3226. SDE_DEBUG("\n");
  3227. if (!crtc || !crtc->state || !sde_kms) {
  3228. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  3229. return false;
  3230. }
  3231. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  3232. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  3233. /* update ctl hw to wait for ipcc input signal before fetch */
  3234. if (test_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask) &&
  3235. !sde_fence_update_input_hw_fence_signal(hw_ctl, sde_kms->debugfs_hw_fence,
  3236. sde_kms->hw_mdp))
  3237. ipcc_input_signal_wait = true;
  3238. /* avoid hw-fences in first frame after timing engine enable */
  3239. input_hw_fences_enable = (ipcc_input_signal_wait && !_is_vid_power_on_frame(crtc));
  3240. /* wait for sw fences and get hw fences list (if any) */
  3241. num_hw_fences = _sde_crtc_fences_wait_list(crtc, input_hw_fences_enable, &dma_hw_fences[0],
  3242. MAX_HW_FENCES);
  3243. /* register the hw-fences for hw-wait */
  3244. if (num_hw_fences) {
  3245. ret = sde_fence_register_hw_fences_wait(hw_ctl, dma_hw_fences, num_hw_fences);
  3246. if (ret) {
  3247. SDE_ERROR("failed to register for hw-fence wait, will wait in sw\n");
  3248. SDE_EVT32(SDE_EVTLOG_ERROR, num_hw_fences,
  3249. hw_ctl ? hw_ctl->idx - CTL_0 : -1);
  3250. /* we failed to register hw-fences, wait for all fences as 'sw-fences' */
  3251. num_hw_fences = _sde_crtc_fences_wait_list(crtc, false, &dma_hw_fences[0],
  3252. MAX_HW_FENCES);
  3253. }
  3254. }
  3255. SDE_DEBUG("hfence_enable:%d no_override:%d ctl:%d wait_ipcc:%d num_hfences:%d\n",
  3256. input_hw_fences_enable,
  3257. test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask),
  3258. hw_ctl ? hw_ctl->idx - CTL_0 : -1, ipcc_input_signal_wait, num_hw_fences);
  3259. SDE_EVT32(input_hw_fences_enable,
  3260. test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask),
  3261. ipcc_input_signal_wait, num_hw_fences, hw_ctl ? hw_ctl->idx - CTL_0 : -1);
  3262. /* if hw is waiting for ipcc signal and no hw-fences, override signal */
  3263. if (ipcc_input_signal_wait && !num_hw_fences && hw_ctl->ops.hw_fence_trigger_sw_override &&
  3264. !test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask))
  3265. hw_ctl->ops.hw_fence_trigger_sw_override(hw_ctl);
  3266. SDE_ATRACE_END("plane_wait_input_fence");
  3267. return num_hw_fences ? true : false;
  3268. }
  3269. static void _sde_crtc_setup_mixer_for_encoder(
  3270. struct drm_crtc *crtc,
  3271. struct drm_encoder *enc)
  3272. {
  3273. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3274. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3275. struct sde_rm *rm = &sde_kms->rm;
  3276. struct sde_crtc_mixer *mixer;
  3277. struct sde_hw_ctl *last_valid_ctl = NULL;
  3278. int i;
  3279. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  3280. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  3281. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  3282. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  3283. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  3284. /* Set up all the mixers and ctls reserved by this encoder */
  3285. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  3286. mixer = &sde_crtc->mixers[i];
  3287. if (!sde_rm_get_hw(rm, &lm_iter))
  3288. break;
  3289. mixer->hw_lm = to_sde_hw_mixer(lm_iter.hw);
  3290. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  3291. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  3292. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  3293. mixer->hw_lm->idx - LM_0);
  3294. mixer->hw_ctl = last_valid_ctl;
  3295. } else {
  3296. mixer->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  3297. last_valid_ctl = mixer->hw_ctl;
  3298. sde_crtc->num_ctls++;
  3299. }
  3300. /* Shouldn't happen, mixers are always >= ctls */
  3301. if (!mixer->hw_ctl) {
  3302. SDE_ERROR("no valid ctls found for lm %d\n",
  3303. mixer->hw_lm->idx - LM_0);
  3304. return;
  3305. }
  3306. /* Dspp may be null */
  3307. (void) sde_rm_get_hw(rm, &dspp_iter);
  3308. mixer->hw_dspp = to_sde_hw_dspp(dspp_iter.hw);
  3309. /* DS may be null */
  3310. (void) sde_rm_get_hw(rm, &ds_iter);
  3311. mixer->hw_ds = to_sde_hw_ds(ds_iter.hw);
  3312. mixer->encoder = enc;
  3313. sde_crtc->num_mixers++;
  3314. SDE_DEBUG("setup mixer %d: lm %d\n",
  3315. i, mixer->hw_lm->idx - LM_0);
  3316. SDE_DEBUG("setup mixer %d: ctl %d\n",
  3317. i, mixer->hw_ctl->idx - CTL_0);
  3318. if (mixer->hw_ds)
  3319. SDE_DEBUG("setup mixer %d: ds %d\n",
  3320. i, mixer->hw_ds->idx - DS_0);
  3321. }
  3322. }
  3323. bool sde_crtc_is_line_insertion_supported(struct drm_crtc *crtc)
  3324. {
  3325. struct drm_encoder *enc = NULL;
  3326. struct sde_kms *kms;
  3327. if (!crtc)
  3328. return false;
  3329. kms = _sde_crtc_get_kms(crtc);
  3330. if (!kms || !kms->catalog || !kms->catalog->has_line_insertion)
  3331. return false;
  3332. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  3333. if (enc->crtc == crtc)
  3334. return sde_encoder_is_line_insertion_supported(enc);
  3335. }
  3336. return false;
  3337. }
  3338. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  3339. {
  3340. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3341. struct drm_encoder *enc;
  3342. sde_crtc->num_ctls = 0;
  3343. sde_crtc->num_mixers = 0;
  3344. sde_crtc->mixers_swapped = false;
  3345. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3346. mutex_lock(&sde_crtc->crtc_lock);
  3347. /* Check for mixers on all encoders attached to this crtc */
  3348. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  3349. if (enc->crtc != crtc)
  3350. continue;
  3351. /* avoid overwriting mixers info from a copy encoder */
  3352. if (sde_encoder_in_clone_mode(enc))
  3353. continue;
  3354. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  3355. }
  3356. mutex_unlock(&sde_crtc->crtc_lock);
  3357. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  3358. }
  3359. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  3360. {
  3361. int i;
  3362. struct sde_crtc_state *cstate;
  3363. cstate = to_sde_crtc_state(state);
  3364. cstate->is_ppsplit = false;
  3365. for (i = 0; i < cstate->num_connectors; i++) {
  3366. struct drm_connector *conn = cstate->connectors[i];
  3367. if (sde_connector_get_topology_name(conn) ==
  3368. SDE_RM_TOPOLOGY_PPSPLIT)
  3369. cstate->is_ppsplit = true;
  3370. }
  3371. }
  3372. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc, struct drm_crtc_state *state)
  3373. {
  3374. struct sde_crtc *sde_crtc;
  3375. struct sde_crtc_state *cstate;
  3376. struct drm_display_mode *adj_mode;
  3377. u32 mixer_width, mixer_height;
  3378. int i;
  3379. if (!crtc || !state) {
  3380. SDE_ERROR("invalid args\n");
  3381. return;
  3382. }
  3383. sde_crtc = to_sde_crtc(crtc);
  3384. cstate = to_sde_crtc_state(state);
  3385. adj_mode = &state->adjusted_mode;
  3386. sde_crtc_get_mixer_resolution(crtc, state, adj_mode, &mixer_width, &mixer_height);
  3387. for (i = 0; i < sde_crtc->num_mixers; i++) {
  3388. cstate->lm_bounds[i].x = mixer_width * i;
  3389. cstate->lm_bounds[i].y = 0;
  3390. cstate->lm_bounds[i].w = mixer_width;
  3391. cstate->lm_bounds[i].h = mixer_height;
  3392. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i], sizeof(cstate->lm_roi[i]));
  3393. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  3394. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  3395. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  3396. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  3397. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  3398. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  3399. }
  3400. drm_mode_debug_printmodeline(adj_mode);
  3401. }
  3402. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  3403. {
  3404. struct sde_crtc_mixer mixer;
  3405. /*
  3406. * Use mixer[0] to get hw_ctl which will use ops to clear
  3407. * all blendstages. Clear all blendstages will iterate through
  3408. * all mixers.
  3409. */
  3410. if (sde_crtc->num_mixers) {
  3411. mixer = sde_crtc->mixers[0];
  3412. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  3413. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  3414. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  3415. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  3416. }
  3417. }
  3418. static void _sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3419. struct drm_crtc_state *old_state)
  3420. {
  3421. struct sde_crtc *sde_crtc;
  3422. struct drm_encoder *encoder;
  3423. struct drm_device *dev;
  3424. struct sde_kms *sde_kms;
  3425. struct sde_splash_display *splash_display;
  3426. bool cont_splash_enabled = false;
  3427. size_t i;
  3428. if (!crtc->state->enable) {
  3429. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  3430. crtc->base.id, crtc->state->enable);
  3431. return;
  3432. }
  3433. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3434. SDE_ERROR("power resource is not enabled\n");
  3435. return;
  3436. }
  3437. sde_kms = _sde_crtc_get_kms(crtc);
  3438. if (!sde_kms)
  3439. return;
  3440. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  3441. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3442. sde_crtc = to_sde_crtc(crtc);
  3443. dev = crtc->dev;
  3444. if (!sde_crtc->num_mixers) {
  3445. _sde_crtc_setup_mixers(crtc);
  3446. _sde_crtc_setup_is_ppsplit(crtc->state);
  3447. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  3448. _sde_crtc_clear_all_blend_stages(sde_crtc);
  3449. } else if (sde_crtc->num_mixers && sde_crtc->reinit_crtc_mixers) {
  3450. _sde_crtc_setup_mixers(crtc);
  3451. sde_crtc->reinit_crtc_mixers = false;
  3452. }
  3453. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3454. if (encoder->crtc != crtc)
  3455. continue;
  3456. /* encoder will trigger pending mask now */
  3457. sde_encoder_trigger_kickoff_pending(encoder);
  3458. }
  3459. /* update performance setting */
  3460. sde_core_perf_crtc_update(crtc, 1, false);
  3461. /*
  3462. * If no mixers have been allocated in sde_crtc_atomic_check(),
  3463. * it means we are trying to flush a CRTC whose state is disabled:
  3464. * nothing else needs to be done.
  3465. */
  3466. if (unlikely(!sde_crtc->num_mixers))
  3467. goto end;
  3468. _sde_crtc_blend_setup(crtc, old_state, true);
  3469. _sde_crtc_dest_scaler_setup(crtc);
  3470. sde_cp_crtc_apply_noise(crtc, old_state);
  3471. if (crtc->state->mode_changed || sde_kms->perf.catalog->uidle_cfg.dirty)
  3472. sde_core_perf_crtc_update_uidle(crtc, true);
  3473. /* update cached_encoder_mask if new conn is added or removed */
  3474. if (crtc->state->connectors_changed)
  3475. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  3476. /*
  3477. * Since CP properties use AXI buffer to program the
  3478. * HW, check if context bank is in attached state,
  3479. * apply color processing properties only if
  3480. * smmu state is attached,
  3481. */
  3482. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  3483. splash_display = &sde_kms->splash_data.splash_display[i];
  3484. if (splash_display->cont_splash_enabled &&
  3485. splash_display->encoder &&
  3486. crtc == splash_display->encoder->crtc)
  3487. cont_splash_enabled = true;
  3488. }
  3489. if (sde_kms_is_cp_operation_allowed(sde_kms))
  3490. sde_cp_crtc_apply_properties(crtc);
  3491. if (!sde_crtc->enabled)
  3492. sde_cp_crtc_mark_features_dirty(crtc);
  3493. /*
  3494. * PP_DONE irq is only used by command mode for now.
  3495. * It is better to request pending before FLUSH and START trigger
  3496. * to make sure no pp_done irq missed.
  3497. * This is safe because no pp_done will happen before SW trigger
  3498. * in command mode.
  3499. */
  3500. end:
  3501. SDE_ATRACE_END("crtc_atomic_begin");
  3502. }
  3503. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3504. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3505. struct drm_atomic_state *state)
  3506. {
  3507. struct drm_crtc_state *old_state = NULL;
  3508. if (!crtc) {
  3509. SDE_ERROR("invalid crtc\n");
  3510. return;
  3511. }
  3512. old_state = drm_atomic_get_old_crtc_state(state, crtc);
  3513. _sde_crtc_atomic_begin(crtc, old_state);
  3514. }
  3515. #else
  3516. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3517. struct drm_crtc_state *old_state)
  3518. {
  3519. if (!crtc) {
  3520. SDE_ERROR("invalid crtc\n");
  3521. return;
  3522. }
  3523. _sde_crtc_atomic_begin(crtc, old_state);
  3524. }
  3525. #endif
  3526. static void sde_crtc_atomic_flush_common(struct drm_crtc *crtc,
  3527. struct drm_atomic_state *state)
  3528. {
  3529. struct drm_encoder *encoder;
  3530. struct sde_crtc *sde_crtc;
  3531. struct drm_device *dev;
  3532. struct drm_plane *plane;
  3533. struct msm_drm_private *priv;
  3534. struct sde_crtc_state *cstate;
  3535. struct sde_kms *sde_kms;
  3536. struct drm_connector *conn;
  3537. struct drm_connector_state *conn_state;
  3538. struct sde_connector *sde_conn = NULL;
  3539. int i;
  3540. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3541. SDE_ERROR("invalid crtc\n");
  3542. return;
  3543. }
  3544. if (!crtc->state->enable) {
  3545. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  3546. crtc->base.id, crtc->state->enable);
  3547. return;
  3548. }
  3549. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3550. SDE_ERROR("power resource is not enabled\n");
  3551. return;
  3552. }
  3553. sde_kms = _sde_crtc_get_kms(crtc);
  3554. if (!sde_kms) {
  3555. SDE_ERROR("invalid kms\n");
  3556. return;
  3557. }
  3558. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3559. sde_crtc = to_sde_crtc(crtc);
  3560. cstate = to_sde_crtc_state(crtc->state);
  3561. dev = crtc->dev;
  3562. priv = dev->dev_private;
  3563. for_each_new_connector_in_state(state, conn, conn_state, i) {
  3564. if (!conn_state || conn_state->crtc != crtc)
  3565. continue;
  3566. sde_conn = to_sde_connector(conn_state->connector);
  3567. }
  3568. /* When doze is requested, switch first to normal mode */
  3569. if (sde_conn && sde_conn->lp_mode && sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3570. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3571. if ((sde_crtc->cache_state == CACHE_STATE_NORMAL) &&
  3572. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3573. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  3574. false);
  3575. else
  3576. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3577. /*
  3578. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3579. * it means we are trying to flush a CRTC whose state is disabled:
  3580. * nothing else needs to be done.
  3581. */
  3582. if (unlikely(!sde_crtc->num_mixers))
  3583. return;
  3584. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  3585. /*
  3586. * For planes without commit update, drm framework will not add
  3587. * those planes to current state since hardware update is not
  3588. * required. However, if those planes were power collapsed since
  3589. * last commit cycle, driver has to restore the hardware state
  3590. * of those planes explicitly here prior to plane flush.
  3591. * Also use this iteration to see if any plane requires cache,
  3592. * so during the perf update driver can activate/deactivate
  3593. * the cache accordingly.
  3594. */
  3595. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  3596. sde_crtc->new_perf.llcc_active[i] = false;
  3597. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3598. sde_plane_restore(plane);
  3599. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  3600. if (sde_plane_is_cache_required(plane, i))
  3601. sde_crtc->new_perf.llcc_active[i] = true;
  3602. }
  3603. }
  3604. sde_core_perf_crtc_update_llcc(crtc);
  3605. /* wait for acquire fences before anything else is done */
  3606. cstate->hwfence_in_fences_set = _sde_crtc_wait_for_fences(crtc);
  3607. if (!cstate->rsc_update) {
  3608. drm_for_each_encoder_mask(encoder, dev,
  3609. crtc->state->encoder_mask) {
  3610. cstate->rsc_client =
  3611. sde_encoder_get_rsc_client(encoder);
  3612. }
  3613. cstate->rsc_update = true;
  3614. }
  3615. /*
  3616. * Final plane updates: Give each plane a chance to complete all
  3617. * required writes/flushing before crtc's "flush
  3618. * everything" call below.
  3619. */
  3620. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3621. if (sde_kms->smmu_state.transition_error)
  3622. sde_plane_set_error(plane, true);
  3623. sde_plane_flush(plane);
  3624. }
  3625. /* Kickoff will be scheduled by outer layer */
  3626. SDE_ATRACE_END("sde_crtc_atomic_flush");
  3627. }
  3628. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3629. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3630. struct drm_atomic_state *state)
  3631. {
  3632. return sde_crtc_atomic_flush_common(crtc, state);
  3633. }
  3634. #else
  3635. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3636. struct drm_crtc_state *old_crtc_state)
  3637. {
  3638. return sde_crtc_atomic_flush_common(crtc, old_crtc_state->state);
  3639. }
  3640. #endif
  3641. /**
  3642. * sde_crtc_destroy_state - state destroy hook
  3643. * @crtc: drm CRTC
  3644. * @state: CRTC state object to release
  3645. */
  3646. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  3647. struct drm_crtc_state *state)
  3648. {
  3649. struct sde_crtc *sde_crtc;
  3650. struct sde_crtc_state *cstate;
  3651. struct drm_encoder *enc;
  3652. struct sde_kms *sde_kms;
  3653. if (!crtc || !state) {
  3654. SDE_ERROR("invalid argument(s)\n");
  3655. return;
  3656. }
  3657. sde_crtc = to_sde_crtc(crtc);
  3658. cstate = to_sde_crtc_state(state);
  3659. sde_kms = _sde_crtc_get_kms(crtc);
  3660. if (!sde_kms) {
  3661. SDE_ERROR("invalid sde_kms\n");
  3662. return;
  3663. }
  3664. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3665. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  3666. sde_rm_release(&sde_kms->rm, enc, true);
  3667. sde_cp_clear_state_info(state);
  3668. __drm_atomic_helper_crtc_destroy_state(state);
  3669. /* destroy value helper */
  3670. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  3671. &cstate->property_state);
  3672. }
  3673. static int _sde_crtc_flush_frame_events(struct drm_crtc *crtc)
  3674. {
  3675. struct sde_crtc *sde_crtc;
  3676. int i;
  3677. if (!crtc) {
  3678. SDE_ERROR("invalid argument\n");
  3679. return -EINVAL;
  3680. }
  3681. sde_crtc = to_sde_crtc(crtc);
  3682. if (!atomic_read(&sde_crtc->frame_pending)) {
  3683. SDE_DEBUG("no frames pending\n");
  3684. return 0;
  3685. }
  3686. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  3687. /*
  3688. * flush all the event thread work to make sure all the
  3689. * FRAME_EVENTS from encoder are propagated to crtc
  3690. */
  3691. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  3692. if (list_empty(&sde_crtc->frame_events[i].list))
  3693. kthread_flush_work(&sde_crtc->frame_events[i].work);
  3694. }
  3695. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3696. return 0;
  3697. }
  3698. /**
  3699. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  3700. * @crtc: Pointer to crtc structure
  3701. */
  3702. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  3703. {
  3704. struct drm_plane *plane;
  3705. struct drm_plane_state *state;
  3706. struct sde_crtc *sde_crtc;
  3707. struct sde_crtc_mixer *mixer;
  3708. struct sde_hw_ctl *ctl;
  3709. if (!crtc)
  3710. return;
  3711. sde_crtc = to_sde_crtc(crtc);
  3712. mixer = sde_crtc->mixers;
  3713. if (!mixer)
  3714. return;
  3715. ctl = mixer->hw_ctl;
  3716. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3717. state = plane->state;
  3718. if (!state)
  3719. continue;
  3720. /* clear plane flush bitmask */
  3721. sde_plane_ctl_flush(plane, ctl, false);
  3722. }
  3723. }
  3724. /**
  3725. * sde_crtc_reset_hw - attempt hardware reset on errors
  3726. * @crtc: Pointer to DRM crtc instance
  3727. * @old_state: Pointer to crtc state for previous commit
  3728. * @recovery_events: Whether or not recovery events are enabled
  3729. * Returns: Zero if current commit should still be attempted
  3730. */
  3731. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3732. bool recovery_events)
  3733. {
  3734. struct drm_plane *plane_halt[MAX_PLANES];
  3735. struct drm_plane *plane;
  3736. struct drm_encoder *encoder;
  3737. struct sde_crtc *sde_crtc;
  3738. struct sde_crtc_state *cstate;
  3739. struct sde_hw_ctl *ctl;
  3740. signed int i, plane_count;
  3741. int rc;
  3742. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3743. return -EINVAL;
  3744. sde_crtc = to_sde_crtc(crtc);
  3745. cstate = to_sde_crtc_state(crtc->state);
  3746. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3747. /* optionally generate a panic instead of performing a h/w reset */
  3748. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3749. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3750. ctl = sde_crtc->mixers[i].hw_ctl;
  3751. if (!ctl || !ctl->ops.reset)
  3752. continue;
  3753. rc = ctl->ops.reset(ctl);
  3754. if (rc) {
  3755. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3756. crtc->base.id, ctl->idx - CTL_0);
  3757. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3758. SDE_EVTLOG_ERROR);
  3759. break;
  3760. }
  3761. }
  3762. /*
  3763. * Early out if simple ctl reset succeeded or reset is
  3764. * being performed after timeout
  3765. */
  3766. if (i == sde_crtc->num_ctls || crtc->state == old_state)
  3767. return 0;
  3768. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3769. /* force all components in the system into reset at the same time */
  3770. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3771. ctl = sde_crtc->mixers[i].hw_ctl;
  3772. if (!ctl || !ctl->ops.hard_reset)
  3773. continue;
  3774. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3775. ctl->ops.hard_reset(ctl, true);
  3776. }
  3777. plane_count = 0;
  3778. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3779. if (plane_count >= ARRAY_SIZE(plane_halt))
  3780. break;
  3781. plane_halt[plane_count++] = plane;
  3782. sde_plane_halt_requests(plane, true);
  3783. sde_plane_set_revalidate(plane, true);
  3784. }
  3785. /* provide safe "border color only" commit configuration for later */
  3786. _sde_crtc_remove_pipe_flush(crtc);
  3787. _sde_crtc_blend_setup(crtc, old_state, false);
  3788. /* take h/w components out of reset */
  3789. for (i = plane_count - 1; i >= 0; --i)
  3790. sde_plane_halt_requests(plane_halt[i], false);
  3791. /* attempt to poll for start of frame cycle before reset release */
  3792. list_for_each_entry(encoder,
  3793. &crtc->dev->mode_config.encoder_list, head) {
  3794. if (encoder->crtc != crtc)
  3795. continue;
  3796. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3797. sde_encoder_poll_line_counts(encoder);
  3798. }
  3799. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3800. ctl = sde_crtc->mixers[i].hw_ctl;
  3801. if (!ctl || !ctl->ops.hard_reset)
  3802. continue;
  3803. ctl->ops.hard_reset(ctl, false);
  3804. }
  3805. list_for_each_entry(encoder,
  3806. &crtc->dev->mode_config.encoder_list, head) {
  3807. if (encoder->crtc != crtc)
  3808. continue;
  3809. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3810. sde_encoder_kickoff(encoder, true);
  3811. }
  3812. /* panic the device if VBIF is not in good state */
  3813. return !recovery_events ? 0 : -EAGAIN;
  3814. }
  3815. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3816. struct drm_crtc_state *old_state)
  3817. {
  3818. struct drm_encoder *encoder;
  3819. struct drm_device *dev;
  3820. struct sde_crtc *sde_crtc;
  3821. struct sde_kms *sde_kms;
  3822. struct sde_crtc_state *cstate;
  3823. bool is_error = false;
  3824. unsigned long flags;
  3825. enum sde_crtc_idle_pc_state idle_pc_state;
  3826. struct sde_encoder_kickoff_params params = { 0 };
  3827. bool is_vid = false;
  3828. if (!crtc) {
  3829. SDE_ERROR("invalid argument\n");
  3830. return;
  3831. }
  3832. dev = crtc->dev;
  3833. sde_crtc = to_sde_crtc(crtc);
  3834. sde_kms = _sde_crtc_get_kms(crtc);
  3835. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3836. SDE_ERROR("invalid argument\n");
  3837. return;
  3838. }
  3839. cstate = to_sde_crtc_state(crtc->state);
  3840. /*
  3841. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3842. * it means we are trying to start a CRTC whose state is disabled:
  3843. * nothing else needs to be done.
  3844. */
  3845. if (unlikely(!sde_crtc->num_mixers))
  3846. return;
  3847. SDE_ATRACE_BEGIN("crtc_commit");
  3848. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3849. sde_crtc->kickoff_in_progress = true;
  3850. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3851. if (encoder->crtc != crtc)
  3852. continue;
  3853. /*
  3854. * Encoder will flush/start now, unless it has a tx pending.
  3855. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3856. */
  3857. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3858. crtc->state);
  3859. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3860. sde_crtc->needs_hw_reset = true;
  3861. if (idle_pc_state != IDLE_PC_NONE)
  3862. sde_encoder_control_idle_pc(encoder,
  3863. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3864. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3865. is_vid = true;
  3866. }
  3867. /*
  3868. * Optionally attempt h/w recovery if any errors were detected while
  3869. * preparing for the kickoff
  3870. */
  3871. if (sde_crtc->needs_hw_reset) {
  3872. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3873. if (sde_crtc->frame_trigger_mode
  3874. != FRAME_DONE_WAIT_POSTED_START &&
  3875. sde_crtc_reset_hw(crtc, old_state,
  3876. params.recovery_events_enabled))
  3877. is_error = true;
  3878. sde_crtc->needs_hw_reset = false;
  3879. }
  3880. sde_crtc_calc_fps(sde_crtc);
  3881. SDE_ATRACE_BEGIN("flush_event_thread");
  3882. _sde_crtc_flush_frame_events(crtc);
  3883. SDE_ATRACE_END("flush_event_thread");
  3884. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3885. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3886. /* acquire bandwidth and other resources */
  3887. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3888. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3889. } else {
  3890. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3891. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3892. }
  3893. sde_crtc->play_count++;
  3894. sde_vbif_clear_errors(sde_kms);
  3895. if (is_error) {
  3896. _sde_crtc_remove_pipe_flush(crtc);
  3897. _sde_crtc_blend_setup(crtc, old_state, false);
  3898. }
  3899. /*
  3900. * for cmd and wb modes, update the txq for incoming fences before flush to avoid race
  3901. * condition between txq update and the hw signal during ctl-done for partial updates
  3902. */
  3903. if (test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask) && !is_vid)
  3904. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, false, 0,
  3905. sde_kms->debugfs_hw_fence);
  3906. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3907. if (encoder->crtc != crtc)
  3908. continue;
  3909. sde_encoder_kickoff(encoder, true);
  3910. }
  3911. sde_crtc->kickoff_in_progress = false;
  3912. /* store the event after frame trigger */
  3913. if (sde_crtc->event) {
  3914. WARN_ON(sde_crtc->event);
  3915. } else {
  3916. spin_lock_irqsave(&dev->event_lock, flags);
  3917. sde_crtc->event = crtc->state->event;
  3918. spin_unlock_irqrestore(&dev->event_lock, flags);
  3919. }
  3920. SDE_ATRACE_END("crtc_commit");
  3921. }
  3922. /**
  3923. * _sde_crtc_vblank_enable - update power resource and vblank request
  3924. * @sde_crtc: Pointer to sde crtc structure
  3925. * @enable: Whether to enable/disable vblanks
  3926. *
  3927. * @Return: error code
  3928. */
  3929. static int _sde_crtc_vblank_enable(
  3930. struct sde_crtc *sde_crtc, bool enable)
  3931. {
  3932. struct drm_crtc *crtc;
  3933. struct drm_encoder *enc;
  3934. if (!sde_crtc) {
  3935. SDE_ERROR("invalid crtc\n");
  3936. return -EINVAL;
  3937. }
  3938. crtc = &sde_crtc->base;
  3939. SDE_EVT32(DRMID(crtc), enable, sde_crtc->enabled,
  3940. crtc->state->encoder_mask,
  3941. sde_crtc->cached_encoder_mask);
  3942. if (enable) {
  3943. int ret;
  3944. ret = pm_runtime_resume_and_get(crtc->dev->dev);
  3945. if (ret < 0) {
  3946. SDE_ERROR("failed to enable power resource %d\n", ret);
  3947. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  3948. return ret;
  3949. }
  3950. mutex_lock(&sde_crtc->crtc_lock);
  3951. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  3952. if (sde_encoder_in_clone_mode(enc))
  3953. continue;
  3954. sde_encoder_register_vblank_callback(enc, sde_crtc_vblank_cb, (void *)crtc);
  3955. }
  3956. mutex_unlock(&sde_crtc->crtc_lock);
  3957. } else {
  3958. mutex_lock(&sde_crtc->crtc_lock);
  3959. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  3960. if (sde_encoder_in_clone_mode(enc))
  3961. continue;
  3962. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3963. }
  3964. mutex_unlock(&sde_crtc->crtc_lock);
  3965. pm_runtime_put_sync(crtc->dev->dev);
  3966. }
  3967. return 0;
  3968. }
  3969. static void _sde_crtc_reserve_resource(struct drm_crtc *crtc, struct drm_connector *conn)
  3970. {
  3971. u32 min_transfer_time = 0, lm_count = 1;
  3972. u64 mode_clock_hz = 0, updated_fps = 0, topology_id;
  3973. struct drm_encoder *encoder;
  3974. if (!crtc || !conn)
  3975. return;
  3976. encoder = conn->state->best_encoder;
  3977. if (!sde_encoder_is_built_in_display(encoder))
  3978. return;
  3979. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  3980. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  3981. if (min_transfer_time)
  3982. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  3983. else
  3984. updated_fps = drm_mode_vrefresh(&crtc->mode);
  3985. topology_id = sde_connector_get_topology_name(conn);
  3986. if (TOPOLOGY_DUALPIPE_MODE(topology_id))
  3987. lm_count = 2;
  3988. else if (TOPOLOGY_QUADPIPE_MODE(topology_id))
  3989. lm_count = 4;
  3990. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  3991. mode_clock_hz = mult_frac(crtc->mode.htotal * crtc->mode.vtotal * updated_fps, 105, 100);
  3992. mode_clock_hz = div_u64(mode_clock_hz, lm_count);
  3993. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u\n",
  3994. crtc->mode.name, crtc->mode.htotal, crtc->mode.vtotal,
  3995. updated_fps, lm_count, mode_clock_hz);
  3996. sde_core_perf_crtc_reserve_res(crtc, mode_clock_hz);
  3997. }
  3998. /**
  3999. * sde_crtc_duplicate_state - state duplicate hook
  4000. * @crtc: Pointer to drm crtc structure
  4001. * @Returns: Pointer to new drm_crtc_state structure
  4002. */
  4003. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  4004. {
  4005. struct sde_crtc *sde_crtc;
  4006. struct sde_crtc_state *cstate, *old_cstate;
  4007. if (!crtc || !crtc->state) {
  4008. SDE_ERROR("invalid argument(s)\n");
  4009. return NULL;
  4010. }
  4011. sde_crtc = to_sde_crtc(crtc);
  4012. old_cstate = to_sde_crtc_state(crtc->state);
  4013. if (old_cstate->cont_splash_populated) {
  4014. crtc->state->plane_mask = 0;
  4015. crtc->state->connector_mask = 0;
  4016. crtc->state->encoder_mask = 0;
  4017. crtc->state->enable = false;
  4018. old_cstate->cont_splash_populated = false;
  4019. }
  4020. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  4021. if (!cstate) {
  4022. SDE_ERROR("failed to allocate state\n");
  4023. return NULL;
  4024. }
  4025. /* duplicate value helper */
  4026. msm_property_duplicate_state(&sde_crtc->property_info,
  4027. old_cstate, cstate,
  4028. &cstate->property_state, cstate->property_values);
  4029. sde_cp_duplicate_state_info(&old_cstate->base, &cstate->base);
  4030. /* duplicate base helper */
  4031. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  4032. return &cstate->base;
  4033. }
  4034. /**
  4035. * sde_crtc_reset - reset hook for CRTCs
  4036. * Resets the atomic state for @crtc by freeing the state pointer (which might
  4037. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  4038. * @crtc: Pointer to drm crtc structure
  4039. */
  4040. static void sde_crtc_reset(struct drm_crtc *crtc)
  4041. {
  4042. struct sde_crtc *sde_crtc;
  4043. struct sde_crtc_state *cstate;
  4044. if (!crtc) {
  4045. SDE_ERROR("invalid crtc\n");
  4046. return;
  4047. }
  4048. /* revert suspend actions, if necessary */
  4049. if (!sde_crtc_is_reset_required(crtc)) {
  4050. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  4051. return;
  4052. }
  4053. /* remove previous state, if present */
  4054. if (crtc->state) {
  4055. sde_crtc_destroy_state(crtc, crtc->state);
  4056. crtc->state = 0;
  4057. }
  4058. sde_crtc = to_sde_crtc(crtc);
  4059. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  4060. if (!cstate) {
  4061. SDE_ERROR("failed to allocate state\n");
  4062. return;
  4063. }
  4064. /* reset value helper */
  4065. msm_property_reset_state(&sde_crtc->property_info, cstate,
  4066. &cstate->property_state,
  4067. cstate->property_values);
  4068. _sde_crtc_set_input_fence_timeout(cstate);
  4069. cstate->base.crtc = crtc;
  4070. crtc->state = &cstate->base;
  4071. }
  4072. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  4073. {
  4074. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4075. struct sde_hw_mixer *hw_lm;
  4076. int lm_idx;
  4077. /* clearing lm cfg marks it dirty to force reprogramming next update */
  4078. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  4079. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  4080. hw_lm->cfg.out_width = 0;
  4081. hw_lm->cfg.out_height = 0;
  4082. }
  4083. SDE_EVT32(DRMID(crtc));
  4084. }
  4085. void sde_crtc_reset_sw_state(struct drm_crtc *crtc)
  4086. {
  4087. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4088. struct drm_plane *plane;
  4089. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4090. /* mark planes, mixers, and other blocks dirty for next update */
  4091. drm_atomic_crtc_for_each_plane(plane, crtc)
  4092. sde_plane_set_revalidate(plane, true);
  4093. /* mark mixers dirty for next update */
  4094. sde_crtc_clear_cached_mixer_cfg(crtc);
  4095. /* mark other properties which need to be dirty for next update */
  4096. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  4097. if (cstate->num_ds_enabled)
  4098. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  4099. }
  4100. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  4101. {
  4102. struct sde_crtc *sde_crtc;
  4103. struct sde_crtc_state *cstate;
  4104. struct drm_encoder *encoder;
  4105. sde_crtc = to_sde_crtc(crtc);
  4106. cstate = to_sde_crtc_state(crtc->state);
  4107. /* restore encoder; crtc will be programmed during commit */
  4108. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  4109. sde_encoder_virt_restore(encoder);
  4110. /* restore UIDLE */
  4111. sde_core_perf_crtc_update_uidle(crtc, true);
  4112. sde_cp_crtc_post_ipc(crtc);
  4113. }
  4114. static void sde_crtc_mmrm_cb_notification(struct drm_crtc *crtc)
  4115. {
  4116. struct msm_drm_private *priv;
  4117. unsigned long requested_clk;
  4118. struct sde_kms *kms = NULL;
  4119. if (!crtc->dev->dev_private) {
  4120. pr_err("invalid crtc priv\n");
  4121. return;
  4122. }
  4123. priv = crtc->dev->dev_private;
  4124. kms = to_sde_kms(priv->kms);
  4125. if (!kms) {
  4126. SDE_ERROR("invalid parameters\n");
  4127. return;
  4128. }
  4129. requested_clk = sde_power_mmrm_get_requested_clk(&priv->phandle,
  4130. kms->perf.clk_name);
  4131. /* notify user space the reduced clk rate */
  4132. sde_crtc_event_notify(crtc, DRM_EVENT_MMRM_CB, &requested_clk, sizeof(unsigned long));
  4133. SDE_DEBUG("crtc[%d]: MMRM cb notified clk:%d\n",
  4134. crtc->base.id, requested_clk);
  4135. }
  4136. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  4137. {
  4138. struct drm_crtc *crtc = arg;
  4139. struct sde_crtc *sde_crtc;
  4140. struct drm_encoder *encoder;
  4141. u32 power_on;
  4142. unsigned long flags;
  4143. struct sde_crtc_irq_info *node = NULL;
  4144. int ret = 0;
  4145. if (!crtc) {
  4146. SDE_ERROR("invalid crtc\n");
  4147. return;
  4148. }
  4149. sde_crtc = to_sde_crtc(crtc);
  4150. mutex_lock(&sde_crtc->crtc_lock);
  4151. SDE_EVT32(DRMID(crtc), event_type);
  4152. switch (event_type) {
  4153. case SDE_POWER_EVENT_POST_ENABLE:
  4154. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4155. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4156. ret = 0;
  4157. if (node->func)
  4158. ret = node->func(crtc, true, &node->irq);
  4159. if (ret)
  4160. SDE_ERROR("%s failed to enable event %x\n",
  4161. sde_crtc->name, node->event);
  4162. }
  4163. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4164. sde_crtc_post_ipc(crtc);
  4165. break;
  4166. case SDE_POWER_EVENT_PRE_DISABLE:
  4167. drm_for_each_encoder_mask(encoder, crtc->dev,
  4168. crtc->state->encoder_mask) {
  4169. /*
  4170. * disable the vsync source after updating the
  4171. * rsc state. rsc state update might have vsync wait
  4172. * and vsync source must be disabled after it.
  4173. * It will avoid generating any vsync from this point
  4174. * till mode-2 entry. It is SW workaround for HW
  4175. * limitation and should not be removed without
  4176. * checking the updated design.
  4177. */
  4178. sde_encoder_control_te(encoder, false);
  4179. }
  4180. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4181. node = NULL;
  4182. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4183. ret = 0;
  4184. if (node->func)
  4185. ret = node->func(crtc, false, &node->irq);
  4186. if (ret)
  4187. SDE_ERROR("%s failed to disable event %x\n",
  4188. sde_crtc->name, node->event);
  4189. }
  4190. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4191. sde_cp_crtc_pre_ipc(crtc);
  4192. break;
  4193. case SDE_POWER_EVENT_POST_DISABLE:
  4194. sde_crtc_reset_sw_state(crtc);
  4195. sde_cp_crtc_suspend(crtc);
  4196. power_on = 0;
  4197. sde_crtc_event_notify(crtc, DRM_EVENT_SDE_POWER, &power_on, sizeof(u32));
  4198. break;
  4199. case SDE_POWER_EVENT_MMRM_CALLBACK:
  4200. sde_crtc_mmrm_cb_notification(crtc);
  4201. break;
  4202. default:
  4203. SDE_DEBUG("event:%d not handled\n", event_type);
  4204. break;
  4205. }
  4206. mutex_unlock(&sde_crtc->crtc_lock);
  4207. }
  4208. static void _sde_crtc_reset(struct drm_crtc *crtc)
  4209. {
  4210. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4211. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4212. /* mark mixer cfgs dirty before wiping them */
  4213. sde_crtc_clear_cached_mixer_cfg(crtc);
  4214. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  4215. sde_crtc->num_mixers = 0;
  4216. sde_crtc->mixers_swapped = false;
  4217. /* disable clk & bw control until clk & bw properties are set */
  4218. cstate->bw_control = false;
  4219. cstate->bw_split_vote = false;
  4220. cstate->hwfence_in_fences_set = false;
  4221. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  4222. }
  4223. static void sde_crtc_disable(struct drm_crtc *crtc)
  4224. {
  4225. struct sde_kms *sde_kms;
  4226. struct sde_crtc *sde_crtc;
  4227. struct sde_crtc_state *cstate;
  4228. struct drm_encoder *encoder;
  4229. struct msm_drm_private *priv;
  4230. unsigned long flags;
  4231. struct sde_crtc_irq_info *node = NULL;
  4232. u32 power_on;
  4233. bool in_cont_splash = false;
  4234. int ret, i;
  4235. enum sde_intf_mode intf_mode;
  4236. struct sde_hw_ctl *hw_ctl = NULL;
  4237. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  4238. SDE_ERROR("invalid crtc\n");
  4239. return;
  4240. }
  4241. sde_kms = _sde_crtc_get_kms(crtc);
  4242. if (!sde_kms) {
  4243. SDE_ERROR("invalid kms\n");
  4244. return;
  4245. }
  4246. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  4247. SDE_ERROR("power resource is not enabled\n");
  4248. return;
  4249. }
  4250. sde_crtc = to_sde_crtc(crtc);
  4251. cstate = to_sde_crtc_state(crtc->state);
  4252. priv = crtc->dev->dev_private;
  4253. SDE_DEBUG("crtc%d\n", crtc->base.id);
  4254. /* avoid vblank on/off for virtual display */
  4255. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4256. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE))
  4257. drm_crtc_vblank_off(crtc);
  4258. mutex_lock(&sde_crtc->crtc_lock);
  4259. SDE_EVT32_VERBOSE(DRMID(crtc));
  4260. /* update color processing on suspend */
  4261. sde_cp_crtc_suspend(crtc);
  4262. mutex_unlock(&sde_crtc->crtc_lock);
  4263. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  4264. mutex_lock(&sde_crtc->crtc_lock);
  4265. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  4266. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, crtc->state->active,
  4267. crtc->state->enable, sde_crtc->cached_encoder_mask);
  4268. sde_crtc->enabled = false;
  4269. sde_crtc->cached_encoder_mask = 0;
  4270. /* Try to disable uidle */
  4271. sde_core_perf_crtc_update_uidle(crtc, false);
  4272. if (atomic_read(&sde_crtc->frame_pending)) {
  4273. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  4274. atomic_read(&sde_crtc->frame_pending));
  4275. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  4276. SDE_EVTLOG_FUNC_CASE2);
  4277. sde_core_perf_crtc_release_bw(crtc);
  4278. atomic_set(&sde_crtc->frame_pending, 0);
  4279. }
  4280. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4281. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4282. ret = 0;
  4283. if (node->func)
  4284. ret = node->func(crtc, false, &node->irq);
  4285. if (ret)
  4286. SDE_ERROR("%s failed to disable event %x\n",
  4287. sde_crtc->name, node->event);
  4288. }
  4289. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4290. drm_for_each_encoder_mask(encoder, crtc->dev,
  4291. crtc->state->encoder_mask) {
  4292. if (sde_encoder_in_cont_splash(encoder)) {
  4293. in_cont_splash = true;
  4294. break;
  4295. }
  4296. }
  4297. /* avoid clk/bw downvote if cont-splash is enabled */
  4298. if (!in_cont_splash)
  4299. sde_core_perf_crtc_update(crtc, 0, true);
  4300. drm_for_each_encoder_mask(encoder, crtc->dev,
  4301. crtc->state->encoder_mask) {
  4302. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  4303. cstate->rsc_client = NULL;
  4304. cstate->rsc_update = false;
  4305. /*
  4306. * reset idle power-collapse to original state during suspend;
  4307. * user-mode will change the state on resume, if required
  4308. */
  4309. if (test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features))
  4310. sde_encoder_control_idle_pc(encoder, true);
  4311. }
  4312. if (sde_crtc->power_event) {
  4313. sde_power_handle_unregister_event(&priv->phandle,
  4314. sde_crtc->power_event);
  4315. sde_crtc->power_event = NULL;
  4316. }
  4317. /**
  4318. * All callbacks are unregistered and frame done waits are complete
  4319. * at this point. No buffers are accessed by hardware.
  4320. * reset the fence timeline if crtc will not be enabled for this commit
  4321. */
  4322. if (!crtc->state->active || !crtc->state->enable) {
  4323. if (test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask))
  4324. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  4325. sde_fence_signal(sde_crtc->output_fence,
  4326. ktime_get(), SDE_FENCE_RESET_TIMELINE, hw_ctl);
  4327. for (i = 0; i < cstate->num_connectors; ++i)
  4328. sde_connector_commit_reset(cstate->connectors[i],
  4329. ktime_get());
  4330. }
  4331. _sde_crtc_reset(crtc);
  4332. sde_cp_crtc_disable(crtc);
  4333. power_on = 0;
  4334. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  4335. /* suspend case: clear stale OPR value */
  4336. if (sde_crtc->opr_event_notify_enabled)
  4337. memset(&sde_crtc->previous_opr_value, 0, sizeof(struct sde_opr_value));
  4338. mutex_unlock(&sde_crtc->crtc_lock);
  4339. }
  4340. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  4341. static void sde_crtc_enable(struct drm_crtc *crtc,
  4342. struct drm_atomic_state *old_state)
  4343. #else
  4344. static void sde_crtc_enable(struct drm_crtc *crtc,
  4345. struct drm_crtc_state *old_crtc_state)
  4346. #endif
  4347. {
  4348. struct sde_crtc *sde_crtc;
  4349. struct drm_encoder *encoder;
  4350. struct msm_drm_private *priv;
  4351. unsigned long flags;
  4352. struct sde_crtc_irq_info *node = NULL;
  4353. int ret, i;
  4354. struct sde_crtc_state *cstate;
  4355. struct msm_display_mode *msm_mode;
  4356. enum sde_intf_mode intf_mode;
  4357. struct sde_kms *kms;
  4358. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  4359. SDE_ERROR("invalid crtc\n");
  4360. return;
  4361. }
  4362. kms = _sde_crtc_get_kms(crtc);
  4363. if (!kms || !kms->catalog) {
  4364. SDE_ERROR("invalid kms handle\n");
  4365. return;
  4366. }
  4367. priv = crtc->dev->dev_private;
  4368. cstate = to_sde_crtc_state(crtc->state);
  4369. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  4370. SDE_ERROR("power resource is not enabled\n");
  4371. return;
  4372. }
  4373. SDE_DEBUG("crtc%d\n", crtc->base.id);
  4374. SDE_EVT32_VERBOSE(DRMID(crtc));
  4375. sde_crtc = to_sde_crtc(crtc);
  4376. cstate->line_insertion.panel_line_insertion_enable =
  4377. sde_crtc_is_line_insertion_supported(crtc);
  4378. /*
  4379. * Avoid drm_crtc_vblank_on during seamless DMS case
  4380. * when CRTC is already in enabled state
  4381. */
  4382. if (!sde_crtc->enabled) {
  4383. /* cache the encoder mask now for vblank work */
  4384. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  4385. /* avoid vblank on/off for virtual display */
  4386. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4387. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE)) {
  4388. /* max possible vsync_cnt(atomic_t) soft counter */
  4389. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, kms->catalog->features))
  4390. drm_crtc_set_max_vblank_count(crtc, INT_MAX);
  4391. drm_crtc_vblank_on(crtc);
  4392. }
  4393. }
  4394. mutex_lock(&sde_crtc->crtc_lock);
  4395. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  4396. /*
  4397. * Try to enable uidle (if possible), we do this before the call
  4398. * to return early during seamless dms mode, so any fps
  4399. * change is also consider to enable/disable UIDLE
  4400. */
  4401. sde_core_perf_crtc_update_uidle(crtc, true);
  4402. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  4403. if (!msm_mode){
  4404. SDE_ERROR("invalid msm mode, %s\n",
  4405. crtc->state->adjusted_mode.name);
  4406. return;
  4407. }
  4408. /* return early if crtc is already enabled, do this after UIDLE check */
  4409. if (sde_crtc->enabled) {
  4410. if (msm_is_mode_seamless_dms(msm_mode) ||
  4411. msm_is_mode_seamless_dyn_clk(msm_mode))
  4412. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  4413. sde_crtc->name);
  4414. else
  4415. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  4416. mutex_unlock(&sde_crtc->crtc_lock);
  4417. return;
  4418. }
  4419. drm_for_each_encoder_mask(encoder, crtc->dev,
  4420. crtc->state->encoder_mask) {
  4421. sde_encoder_register_frame_event_callback(encoder,
  4422. sde_crtc_frame_event_cb, crtc);
  4423. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  4424. sde_encoder_check_curr_mode(encoder,
  4425. MSM_DISPLAY_VIDEO_MODE));
  4426. }
  4427. sde_crtc->enabled = true;
  4428. sde_cp_crtc_enable(crtc);
  4429. /* update color processing on resume */
  4430. sde_cp_crtc_resume(crtc);
  4431. mutex_unlock(&sde_crtc->crtc_lock);
  4432. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4433. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4434. ret = 0;
  4435. if (node->func)
  4436. ret = node->func(crtc, true, &node->irq);
  4437. if (ret)
  4438. SDE_ERROR("%s failed to enable event %x\n",
  4439. sde_crtc->name, node->event);
  4440. }
  4441. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4442. sde_crtc->power_event = sde_power_handle_register_event(
  4443. &priv->phandle,
  4444. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  4445. SDE_POWER_EVENT_PRE_DISABLE | SDE_POWER_EVENT_MMRM_CALLBACK,
  4446. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  4447. /* Enable ESD thread */
  4448. for (i = 0; i < cstate->num_connectors; i++) {
  4449. sde_connector_schedule_status_work(cstate->connectors[i], true);
  4450. _sde_crtc_reserve_resource(crtc, cstate->connectors[i]);
  4451. }
  4452. }
  4453. /* no input validation - caller API has all the checks */
  4454. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc *crtc, struct drm_crtc_state *state,
  4455. struct plane_state pstates[], int cnt)
  4456. {
  4457. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  4458. struct drm_display_mode *mode = &state->adjusted_mode;
  4459. const struct drm_plane_state *pstate;
  4460. struct sde_plane_state *sde_pstate;
  4461. int rc = 0, i;
  4462. struct sde_rect *rect;
  4463. u32 crtc_width, crtc_height;
  4464. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4465. /* Check dim layer rect bounds and stage */
  4466. for (i = 0; i < cstate->num_dim_layers; i++) {
  4467. rect = &cstate->dim_layer[i].rect;
  4468. if ((CHECK_LAYER_BOUNDS(rect->y, rect->h, crtc_height)) ||
  4469. (CHECK_LAYER_BOUNDS(rect->x, rect->w, crtc_width)) ||
  4470. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) || (!rect->w) || (!rect->h)) {
  4471. SDE_ERROR("crtc:%d wxh:%dx%d, invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  4472. DRMID(state->crtc), crtc_width, crtc_height,
  4473. rect->x, rect->y, rect->w, rect->h,
  4474. cstate->dim_layer[i].stage);
  4475. rc = -E2BIG;
  4476. goto end;
  4477. }
  4478. }
  4479. /* log all src and excl_rect, useful for debugging */
  4480. for (i = 0; i < cnt; i++) {
  4481. pstate = pstates[i].drm_pstate;
  4482. sde_pstate = to_sde_plane_state(pstate);
  4483. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  4484. DRMID(pstate->plane), pstates[i].stage,
  4485. pstate->crtc_x, pstate->crtc_y, pstate->crtc_w, pstate->crtc_h,
  4486. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  4487. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  4488. }
  4489. end:
  4490. return rc;
  4491. }
  4492. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  4493. struct drm_crtc_state *state, struct plane_state pstates[],
  4494. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  4495. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  4496. {
  4497. struct drm_plane *plane;
  4498. int i;
  4499. if (secure == SDE_DRM_SEC_ONLY) {
  4500. /*
  4501. * validate planes - only fb_sec_dir is allowed during sec_crtc
  4502. * - fb_sec_dir is for secure camera preview and
  4503. * secure display use case
  4504. * - fb_sec is for secure video playback
  4505. * - fb_ns is for normal non secure use cases
  4506. */
  4507. if (fb_ns || fb_sec) {
  4508. SDE_ERROR(
  4509. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  4510. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  4511. return -EINVAL;
  4512. }
  4513. /*
  4514. * - only one blending stage is allowed in sec_crtc
  4515. * - validate if pipe is allowed for sec-ui updates
  4516. */
  4517. for (i = 1; i < cnt; i++) {
  4518. if (!pstates[i].drm_pstate
  4519. || !pstates[i].drm_pstate->plane) {
  4520. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  4521. DRMID(crtc), i);
  4522. return -EINVAL;
  4523. }
  4524. plane = pstates[i].drm_pstate->plane;
  4525. if (!sde_plane_is_sec_ui_allowed(plane)) {
  4526. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  4527. DRMID(crtc), plane->base.id);
  4528. return -EINVAL;
  4529. } else if (pstates[i].stage != pstates[i-1].stage) {
  4530. SDE_ERROR(
  4531. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  4532. DRMID(crtc), i, pstates[i].stage,
  4533. i-1, pstates[i-1].stage);
  4534. return -EINVAL;
  4535. }
  4536. }
  4537. /* check if all the dim_layers are in the same stage */
  4538. for (i = 1; i < cstate->num_dim_layers; i++) {
  4539. if (cstate->dim_layer[i].stage !=
  4540. cstate->dim_layer[i-1].stage) {
  4541. SDE_ERROR(
  4542. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  4543. DRMID(crtc),
  4544. i, cstate->dim_layer[i].stage,
  4545. i-1, cstate->dim_layer[i-1].stage);
  4546. return -EINVAL;
  4547. }
  4548. }
  4549. /*
  4550. * if secure-ui supported blendstage is specified,
  4551. * - fail empty commit
  4552. * - validate dim_layer or plane is staged in the supported
  4553. * blendstage
  4554. */
  4555. if (sde_kms->catalog->sui_supported_blendstage) {
  4556. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  4557. cstate->dim_layer[0].stage;
  4558. if (!test_bit(SDE_FEATURE_BASE_LAYER, sde_kms->catalog->features))
  4559. sec_stage -= SDE_STAGE_0;
  4560. if ((!cnt && !cstate->num_dim_layers) ||
  4561. (sde_kms->catalog->sui_supported_blendstage
  4562. != sec_stage)) {
  4563. SDE_ERROR(
  4564. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  4565. DRMID(crtc), cnt,
  4566. cstate->num_dim_layers, sec_stage);
  4567. return -EINVAL;
  4568. }
  4569. }
  4570. }
  4571. return 0;
  4572. }
  4573. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  4574. struct drm_crtc_state *state, int fb_sec_dir)
  4575. {
  4576. struct drm_encoder *encoder;
  4577. int encoder_cnt = 0;
  4578. if (fb_sec_dir) {
  4579. drm_for_each_encoder_mask(encoder, crtc->dev,
  4580. state->encoder_mask)
  4581. encoder_cnt++;
  4582. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  4583. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  4584. DRMID(crtc), encoder_cnt);
  4585. return -EINVAL;
  4586. }
  4587. }
  4588. return 0;
  4589. }
  4590. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  4591. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  4592. int fb_ns, int fb_sec, int fb_sec_dir)
  4593. {
  4594. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  4595. struct drm_encoder *encoder;
  4596. int is_video_mode = false;
  4597. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4598. if (sde_encoder_is_dsi_display(encoder))
  4599. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  4600. MSM_DISPLAY_VIDEO_MODE);
  4601. }
  4602. /*
  4603. * Secure display to secure camera needs without direct
  4604. * transition is currently not allowed
  4605. */
  4606. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  4607. smmu_state->state != ATTACHED &&
  4608. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  4609. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4610. smmu_state->state, smmu_state->secure_level,
  4611. secure);
  4612. goto sec_err;
  4613. }
  4614. /*
  4615. * In video mode check for null commit before transition
  4616. * from secure to non secure and vice versa
  4617. */
  4618. if (is_video_mode && smmu_state &&
  4619. state->plane_mask && crtc->state->plane_mask &&
  4620. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  4621. (secure == SDE_DRM_SEC_ONLY))) ||
  4622. (fb_ns && ((smmu_state->state == DETACHED) ||
  4623. (smmu_state->state == DETACH_ALL_REQ))) ||
  4624. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  4625. (smmu_state->state == DETACH_SEC_REQ)) &&
  4626. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  4627. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4628. smmu_state->state, smmu_state->secure_level,
  4629. secure, crtc->state->plane_mask, state->plane_mask);
  4630. goto sec_err;
  4631. }
  4632. return 0;
  4633. sec_err:
  4634. SDE_ERROR(
  4635. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  4636. DRMID(crtc), secure, smmu_state->state,
  4637. smmu_state->secure_level, fb_ns, fb_sec_dir);
  4638. return -EINVAL;
  4639. }
  4640. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  4641. struct drm_crtc_state *state, uint32_t fb_sec)
  4642. {
  4643. bool conn_secure = false, is_wb = false;
  4644. struct drm_connector *conn;
  4645. struct drm_connector_state *conn_state;
  4646. int i;
  4647. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  4648. if (conn_state && conn_state->crtc == crtc) {
  4649. if (conn->connector_type ==
  4650. DRM_MODE_CONNECTOR_VIRTUAL)
  4651. is_wb = true;
  4652. if (sde_connector_get_property(conn_state,
  4653. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  4654. SDE_DRM_FB_SEC)
  4655. conn_secure = true;
  4656. }
  4657. }
  4658. /*
  4659. * If any input buffers are secure for wb,
  4660. * the output buffer must also be secure.
  4661. */
  4662. if (is_wb && fb_sec && !conn_secure) {
  4663. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  4664. DRMID(crtc), fb_sec, conn_secure);
  4665. return -EINVAL;
  4666. }
  4667. return 0;
  4668. }
  4669. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  4670. struct drm_crtc_state *state, struct plane_state pstates[],
  4671. int cnt)
  4672. {
  4673. struct sde_crtc_state *cstate;
  4674. struct sde_kms *sde_kms;
  4675. uint32_t secure;
  4676. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  4677. int rc;
  4678. if (!crtc || !state) {
  4679. SDE_ERROR("invalid arguments\n");
  4680. return -EINVAL;
  4681. }
  4682. sde_kms = _sde_crtc_get_kms(crtc);
  4683. if (!sde_kms || !sde_kms->catalog) {
  4684. SDE_ERROR("invalid kms\n");
  4685. return -EINVAL;
  4686. }
  4687. cstate = to_sde_crtc_state(state);
  4688. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  4689. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  4690. &fb_sec, &fb_sec_dir);
  4691. if (rc)
  4692. return rc;
  4693. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  4694. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  4695. if (rc)
  4696. return rc;
  4697. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  4698. if (rc)
  4699. return rc;
  4700. /*
  4701. * secure_crtc is not allowed in a shared toppolgy
  4702. * across different encoders.
  4703. */
  4704. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  4705. if (rc)
  4706. return rc;
  4707. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  4708. secure, fb_ns, fb_sec, fb_sec_dir);
  4709. if (rc)
  4710. return rc;
  4711. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  4712. return 0;
  4713. }
  4714. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  4715. struct drm_crtc_state *state,
  4716. struct drm_display_mode *mode,
  4717. struct plane_state *pstates,
  4718. struct drm_plane *plane,
  4719. struct sde_multirect_plane_states *multirect_plane,
  4720. int *cnt)
  4721. {
  4722. struct sde_crtc *sde_crtc;
  4723. struct sde_crtc_state *cstate;
  4724. const struct drm_plane_state *pstate;
  4725. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  4726. int rc = 0, multirect_count = 0, i, crtc_width, crtc_height;
  4727. int inc_sde_stage = 0;
  4728. struct sde_kms *kms;
  4729. u32 blend_type;
  4730. sde_crtc = to_sde_crtc(crtc);
  4731. cstate = to_sde_crtc_state(state);
  4732. kms = _sde_crtc_get_kms(crtc);
  4733. if (!kms || !kms->catalog) {
  4734. SDE_ERROR("invalid kms\n");
  4735. return -EINVAL;
  4736. }
  4737. memset(pipe_staged, 0, sizeof(pipe_staged));
  4738. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4739. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  4740. if (IS_ERR_OR_NULL(pstate)) {
  4741. rc = PTR_ERR(pstate);
  4742. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  4743. sde_crtc->name, plane->base.id, rc);
  4744. return rc;
  4745. }
  4746. if (*cnt >= SDE_PSTATES_MAX)
  4747. continue;
  4748. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  4749. pstates[*cnt].drm_pstate = pstate;
  4750. pstates[*cnt].stage = sde_plane_get_property(
  4751. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  4752. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  4753. blend_type = sde_plane_get_property(pstates[*cnt].sde_pstate,
  4754. PLANE_PROP_BLEND_OP);
  4755. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  4756. inc_sde_stage = SDE_STAGE_0;
  4757. /* check dim layer stage with every plane */
  4758. for (i = 0; i < cstate->num_dim_layers; i++) {
  4759. if (cstate->dim_layer[i].stage ==
  4760. (pstates[*cnt].stage + inc_sde_stage)) {
  4761. SDE_ERROR(
  4762. "plane:%d/dim_layer:%i-same stage:%d\n",
  4763. plane->base.id, i,
  4764. cstate->dim_layer[i].stage);
  4765. return -EINVAL;
  4766. }
  4767. }
  4768. if (pipe_staged[pstates[*cnt].pipe_id]) {
  4769. multirect_plane[multirect_count].r0 =
  4770. pipe_staged[pstates[*cnt].pipe_id];
  4771. multirect_plane[multirect_count].r1 = pstate;
  4772. multirect_count++;
  4773. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  4774. } else {
  4775. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  4776. }
  4777. (*cnt)++;
  4778. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h, crtc_height) ||
  4779. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w, crtc_width)) {
  4780. SDE_ERROR("invalid dest - y:%d h:%d crtc_h:%d x:%d w:%d crtc_w:%d\n",
  4781. pstate->crtc_y, pstate->crtc_h, crtc_height,
  4782. pstate->crtc_x, pstate->crtc_w, crtc_width);
  4783. return -E2BIG;
  4784. }
  4785. if (blend_type != SDE_DRM_BLEND_OP_SKIP && cstate->num_ds_enabled &&
  4786. ((pstate->crtc_h > crtc_height) || (pstate->crtc_w > crtc_width))) {
  4787. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  4788. pstate->crtc_w, pstate->crtc_h, crtc_width, crtc_height);
  4789. return -E2BIG;
  4790. }
  4791. }
  4792. for (i = 1; i < SSPP_MAX; i++) {
  4793. if (pipe_staged[i]) {
  4794. sde_plane_clear_multirect(pipe_staged[i]);
  4795. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  4796. struct sde_plane_state *psde_state;
  4797. SDE_DEBUG("r1 only virt plane:%d staged\n",
  4798. pipe_staged[i]->plane->base.id);
  4799. psde_state = to_sde_plane_state(
  4800. pipe_staged[i]);
  4801. psde_state->multirect_index = SDE_SSPP_RECT_1;
  4802. }
  4803. }
  4804. }
  4805. for (i = 0; i < multirect_count; i++) {
  4806. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4807. SDE_ERROR(
  4808. "multirect validation failed for planes (%d - %d)\n",
  4809. multirect_plane[i].r0->plane->base.id,
  4810. multirect_plane[i].r1->plane->base.id);
  4811. return -EINVAL;
  4812. }
  4813. }
  4814. return rc;
  4815. }
  4816. static int _sde_crtc_noise_layer_check_zpos(struct sde_crtc_state *cstate,
  4817. u32 zpos) {
  4818. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty) ||
  4819. !cstate->noise_layer_en) {
  4820. SDE_DEBUG("noise layer not enabled %d\n", cstate->noise_layer_en);
  4821. return 0;
  4822. }
  4823. if (cstate->layer_cfg.zposn == zpos ||
  4824. cstate->layer_cfg.zposattn == zpos) {
  4825. SDE_ERROR("invalid zpos %d zposn %d zposattn %d\n", zpos,
  4826. cstate->layer_cfg.zposn, cstate->layer_cfg.zposattn);
  4827. return -EINVAL;
  4828. }
  4829. return 0;
  4830. }
  4831. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4832. struct sde_crtc *sde_crtc,
  4833. struct plane_state *pstates,
  4834. struct sde_crtc_state *cstate,
  4835. struct drm_display_mode *mode,
  4836. int cnt)
  4837. {
  4838. int rc = 0, i, z_pos;
  4839. u32 zpos_cnt = 0;
  4840. struct drm_crtc *crtc;
  4841. struct sde_kms *kms;
  4842. enum sde_layout layout;
  4843. crtc = &sde_crtc->base;
  4844. kms = _sde_crtc_get_kms(crtc);
  4845. if (!kms || !kms->catalog) {
  4846. SDE_ERROR("Invalid kms\n");
  4847. return -EINVAL;
  4848. }
  4849. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4850. rc = _sde_crtc_excl_dim_layer_check(crtc, state, pstates, cnt);
  4851. if (rc)
  4852. return rc;
  4853. if (!sde_is_custom_client()) {
  4854. int stage_old = pstates[0].stage;
  4855. z_pos = 0;
  4856. for (i = 0; i < cnt; i++) {
  4857. if (stage_old != pstates[i].stage)
  4858. ++z_pos;
  4859. stage_old = pstates[i].stage;
  4860. pstates[i].stage = z_pos;
  4861. }
  4862. }
  4863. z_pos = -1;
  4864. layout = SDE_LAYOUT_NONE;
  4865. for (i = 0; i < cnt; i++) {
  4866. /* reset counts at every new blend stage */
  4867. if (pstates[i].stage != z_pos ||
  4868. pstates[i].sde_pstate->layout != layout) {
  4869. zpos_cnt = 0;
  4870. z_pos = pstates[i].stage;
  4871. layout = pstates[i].sde_pstate->layout;
  4872. }
  4873. /* verify z_pos setting before using it */
  4874. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4875. SDE_ERROR("> %d plane stages assigned\n",
  4876. SDE_STAGE_MAX - SDE_STAGE_0);
  4877. return -EINVAL;
  4878. } else if (zpos_cnt == 2) {
  4879. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4880. return -EINVAL;
  4881. } else {
  4882. zpos_cnt++;
  4883. }
  4884. rc = _sde_crtc_noise_layer_check_zpos(cstate, z_pos);
  4885. if (rc)
  4886. break;
  4887. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  4888. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4889. else
  4890. pstates[i].sde_pstate->stage = z_pos;
  4891. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4892. z_pos);
  4893. }
  4894. return rc;
  4895. }
  4896. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4897. struct drm_crtc_state *state,
  4898. struct plane_state *pstates,
  4899. struct sde_multirect_plane_states *multirect_plane)
  4900. {
  4901. struct sde_crtc *sde_crtc;
  4902. struct sde_crtc_state *cstate;
  4903. struct sde_kms *kms;
  4904. struct drm_plane *plane = NULL;
  4905. struct drm_display_mode *mode;
  4906. int rc = 0, cnt = 0;
  4907. kms = _sde_crtc_get_kms(crtc);
  4908. if (!kms || !kms->catalog) {
  4909. SDE_ERROR("invalid parameters\n");
  4910. return -EINVAL;
  4911. }
  4912. sde_crtc = to_sde_crtc(crtc);
  4913. cstate = to_sde_crtc_state(state);
  4914. mode = &state->adjusted_mode;
  4915. /* get plane state for all drm planes associated with crtc state */
  4916. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4917. plane, multirect_plane, &cnt);
  4918. if (rc)
  4919. return rc;
  4920. /* assign mixer stages based on sorted zpos property */
  4921. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4922. if (rc)
  4923. return rc;
  4924. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4925. if (rc)
  4926. return rc;
  4927. /*
  4928. * validate and set source split:
  4929. * use pstates sorted by stage to check planes on same stage
  4930. * we assume that all pipes are in source split so its valid to compare
  4931. * without taking into account left/right mixer placement
  4932. */
  4933. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4934. if (rc)
  4935. return rc;
  4936. return 0;
  4937. }
  4938. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4939. struct drm_crtc_state *crtc_state)
  4940. {
  4941. struct sde_kms *kms;
  4942. struct drm_plane *plane;
  4943. struct drm_plane_state *plane_state;
  4944. struct sde_plane_state *pstate;
  4945. struct drm_display_mode *mode;
  4946. int layout_split;
  4947. u32 crtc_width, crtc_height;
  4948. kms = _sde_crtc_get_kms(crtc);
  4949. if (!kms || !kms->catalog) {
  4950. SDE_ERROR("invalid parameters\n");
  4951. return -EINVAL;
  4952. }
  4953. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4954. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4955. return 0;
  4956. mode = &crtc->state->adjusted_mode;
  4957. sde_crtc_get_resolution(crtc, crtc_state, mode, &crtc_width, &crtc_height);
  4958. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4959. plane_state = drm_atomic_get_existing_plane_state(
  4960. crtc_state->state, plane);
  4961. if (!plane_state)
  4962. continue;
  4963. pstate = to_sde_plane_state(plane_state);
  4964. layout_split = crtc_width >> 1;
  4965. if (plane_state->crtc_x >= layout_split) {
  4966. plane_state->crtc_x -= layout_split;
  4967. pstate->layout_offset = layout_split;
  4968. pstate->layout = SDE_LAYOUT_RIGHT;
  4969. } else {
  4970. pstate->layout_offset = -1;
  4971. pstate->layout = SDE_LAYOUT_LEFT;
  4972. }
  4973. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4974. DRMID(plane), plane_state->crtc_x,
  4975. pstate->layout);
  4976. /* check layout boundary */
  4977. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4978. plane_state->crtc_w, layout_split)) {
  4979. SDE_ERROR("invalid horizontal destination\n");
  4980. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4981. plane_state->crtc_x,
  4982. plane_state->crtc_w,
  4983. layout_split, pstate->layout);
  4984. return -E2BIG;
  4985. }
  4986. }
  4987. return 0;
  4988. }
  4989. static int _sde_crtc_atomic_check(struct drm_crtc *crtc,
  4990. struct drm_crtc_state *state)
  4991. {
  4992. struct drm_device *dev;
  4993. struct sde_crtc *sde_crtc;
  4994. struct plane_state *pstates = NULL;
  4995. struct sde_crtc_state *cstate;
  4996. struct drm_display_mode *mode;
  4997. int rc = 0;
  4998. struct sde_multirect_plane_states *multirect_plane = NULL;
  4999. struct drm_connector *conn;
  5000. struct drm_connector_list_iter conn_iter;
  5001. if (!crtc) {
  5002. SDE_ERROR("invalid crtc\n");
  5003. return -EINVAL;
  5004. }
  5005. dev = crtc->dev;
  5006. sde_crtc = to_sde_crtc(crtc);
  5007. cstate = to_sde_crtc_state(state);
  5008. if (!state->enable || !state->active) {
  5009. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  5010. crtc->base.id, state->enable, state->active);
  5011. goto end;
  5012. }
  5013. pstates = kcalloc(SDE_PSTATES_MAX,
  5014. sizeof(struct plane_state), GFP_KERNEL);
  5015. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  5016. sizeof(struct sde_multirect_plane_states),
  5017. GFP_KERNEL);
  5018. if (!pstates || !multirect_plane) {
  5019. rc = -ENOMEM;
  5020. goto end;
  5021. }
  5022. mode = &state->adjusted_mode;
  5023. SDE_DEBUG("%s: check", sde_crtc->name);
  5024. /* force a full mode set if active state changed */
  5025. if (state->active_changed)
  5026. state->mode_changed = true;
  5027. /* identify connectors attached to this crtc */
  5028. cstate->num_connectors = 0;
  5029. drm_connector_list_iter_begin(dev, &conn_iter);
  5030. drm_for_each_connector_iter(conn, &conn_iter)
  5031. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  5032. && cstate->num_connectors < MAX_CONNECTORS) {
  5033. cstate->connectors[cstate->num_connectors++] = conn;
  5034. }
  5035. drm_connector_list_iter_end(&conn_iter);
  5036. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  5037. if (rc) {
  5038. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  5039. crtc->base.id, rc);
  5040. goto end;
  5041. }
  5042. rc = _sde_crtc_check_plane_layout(crtc, state);
  5043. if (rc) {
  5044. SDE_ERROR("crtc%d failed plane layout check %d\n",
  5045. crtc->base.id, rc);
  5046. goto end;
  5047. }
  5048. _sde_crtc_setup_is_ppsplit(state);
  5049. _sde_crtc_setup_lm_bounds(crtc, state);
  5050. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  5051. multirect_plane);
  5052. if (rc) {
  5053. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  5054. goto end;
  5055. }
  5056. rc = sde_core_perf_crtc_check(crtc, state);
  5057. if (rc) {
  5058. SDE_ERROR("crtc%d failed performance check %d\n",
  5059. crtc->base.id, rc);
  5060. goto end;
  5061. }
  5062. rc = _sde_crtc_check_rois(crtc, state);
  5063. if (rc) {
  5064. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  5065. goto end;
  5066. }
  5067. rc = sde_cp_crtc_check_properties(crtc, state);
  5068. if (rc) {
  5069. SDE_ERROR("crtc%d failed cp properties check %d\n",
  5070. crtc->base.id, rc);
  5071. goto end;
  5072. }
  5073. rc = _sde_crtc_check_panel_stacking(crtc, state);
  5074. if (rc) {
  5075. SDE_ERROR("crtc%d failed panel stacking check %d\n",
  5076. crtc->base.id, rc);
  5077. goto end;
  5078. }
  5079. end:
  5080. kfree(pstates);
  5081. kfree(multirect_plane);
  5082. return rc;
  5083. }
  5084. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  5085. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  5086. struct drm_atomic_state *atomic_state)
  5087. {
  5088. struct drm_crtc_state *state = NULL;
  5089. if (!crtc) {
  5090. SDE_ERROR("invalid crtc\n");
  5091. return -EINVAL;
  5092. }
  5093. state = drm_atomic_get_new_crtc_state(atomic_state, crtc);
  5094. return _sde_crtc_atomic_check(crtc, state);
  5095. }
  5096. #else
  5097. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  5098. struct drm_crtc_state *state)
  5099. {
  5100. if (!crtc) {
  5101. SDE_ERROR("invalid crtc\n");
  5102. return -EINVAL;
  5103. }
  5104. return _sde_crtc_atomic_check(crtc, state);
  5105. }
  5106. #endif
  5107. /**
  5108. * sde_crtc_get_num_datapath - get the number of layermixers active
  5109. * on primary connector
  5110. * @crtc: Pointer to DRM crtc object
  5111. * @virtual_conn: Pointer to DRM connector object of WB in CWB case
  5112. * @crtc_state: Pointer to DRM crtc state
  5113. */
  5114. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  5115. struct drm_connector *virtual_conn, struct drm_crtc_state *crtc_state)
  5116. {
  5117. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5118. struct drm_connector *conn, *primary_conn = NULL;
  5119. struct sde_connector_state *sde_conn_state = NULL;
  5120. struct drm_connector_list_iter conn_iter;
  5121. int num_lm = 0;
  5122. if (!sde_crtc || !virtual_conn || !crtc_state) {
  5123. SDE_DEBUG("Invalid argument\n");
  5124. return 0;
  5125. }
  5126. /* return num_mixers used for primary when available in sde_crtc */
  5127. if (sde_crtc->num_mixers)
  5128. return sde_crtc->num_mixers;
  5129. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  5130. drm_for_each_connector_iter(conn, &conn_iter) {
  5131. if ((drm_connector_mask(conn) & crtc_state->connector_mask)
  5132. && conn != virtual_conn) {
  5133. sde_conn_state = to_sde_connector_state(conn->state);
  5134. primary_conn = conn;
  5135. break;
  5136. }
  5137. }
  5138. drm_connector_list_iter_end(&conn_iter);
  5139. /* if primary sde_conn_state has mode info available, return num_lm from here */
  5140. if (sde_conn_state)
  5141. num_lm = sde_conn_state->mode_info.topology.num_lm;
  5142. /* if PM resume occurs with CWB enabled, retrieve num_lm from primary dsi panel mode */
  5143. if (primary_conn && !num_lm) {
  5144. num_lm = sde_connector_get_lm_cnt_from_topology(primary_conn,
  5145. &crtc_state->adjusted_mode);
  5146. if (num_lm < 0) {
  5147. SDE_DEBUG("lm cnt fail for conn:%d num_lm:%d\n",
  5148. primary_conn->base.id, num_lm);
  5149. num_lm = 0;
  5150. }
  5151. }
  5152. return num_lm;
  5153. }
  5154. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  5155. {
  5156. struct sde_crtc *sde_crtc;
  5157. int ret;
  5158. if (!crtc) {
  5159. SDE_ERROR("invalid crtc\n");
  5160. return -EINVAL;
  5161. }
  5162. sde_crtc = to_sde_crtc(crtc);
  5163. ret = _sde_crtc_vblank_enable(sde_crtc, en);
  5164. if (ret)
  5165. SDE_ERROR("%s vblank enable failed: %d\n",
  5166. sde_crtc->name, ret);
  5167. return 0;
  5168. }
  5169. static u32 sde_crtc_get_vblank_counter(struct drm_crtc *crtc)
  5170. {
  5171. struct drm_encoder *encoder;
  5172. struct sde_crtc *sde_crtc;
  5173. bool is_built_in;
  5174. u32 vblank_cnt;
  5175. if (!crtc)
  5176. return 0;
  5177. sde_crtc = to_sde_crtc(crtc);
  5178. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  5179. if (sde_encoder_in_clone_mode(encoder))
  5180. continue;
  5181. is_built_in = sde_encoder_is_built_in_display(encoder);
  5182. vblank_cnt = sde_encoder_get_frame_count(encoder);
  5183. SDE_DEBUG("crtc:%d enc:%d is_built_in:%d vblank_cnt:%d\n",
  5184. DRMID(crtc), DRMID(encoder), is_built_in, vblank_cnt);
  5185. return vblank_cnt;
  5186. }
  5187. return 0;
  5188. }
  5189. static bool sde_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
  5190. ktime_t *tvblank, bool in_vblank_irq)
  5191. {
  5192. struct drm_encoder *encoder;
  5193. struct sde_crtc *sde_crtc;
  5194. if (!crtc)
  5195. return false;
  5196. sde_crtc = to_sde_crtc(crtc);
  5197. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  5198. if (sde_encoder_in_clone_mode(encoder))
  5199. continue;
  5200. return sde_encoder_get_vblank_timestamp(encoder, tvblank);
  5201. }
  5202. return false;
  5203. }
  5204. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  5205. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  5206. {
  5207. sde_kms_info_add_keyint(info, "has_dest_scaler",
  5208. catalog->mdp[0].has_dest_scaler);
  5209. sde_kms_info_add_keyint(info, "dest_scaler_count",
  5210. catalog->ds_count);
  5211. if (catalog->ds[0].top) {
  5212. sde_kms_info_add_keyint(info,
  5213. "max_dest_scaler_input_width",
  5214. catalog->ds[0].top->maxinputwidth);
  5215. sde_kms_info_add_keyint(info,
  5216. "max_dest_scaler_output_width",
  5217. catalog->ds[0].top->maxoutputwidth);
  5218. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  5219. catalog->ds[0].top->maxupscale);
  5220. }
  5221. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  5222. msm_property_install_volatile_range(
  5223. &sde_crtc->property_info, "dest_scaler",
  5224. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  5225. msm_property_install_blob(&sde_crtc->property_info,
  5226. "ds_lut_ed", 0,
  5227. CRTC_PROP_DEST_SCALER_LUT_ED);
  5228. msm_property_install_blob(&sde_crtc->property_info,
  5229. "ds_lut_cir", 0,
  5230. CRTC_PROP_DEST_SCALER_LUT_CIR);
  5231. msm_property_install_blob(&sde_crtc->property_info,
  5232. "ds_lut_sep", 0,
  5233. CRTC_PROP_DEST_SCALER_LUT_SEP);
  5234. } else if (catalog->ds[0].features
  5235. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  5236. msm_property_install_volatile_range(
  5237. &sde_crtc->property_info, "dest_scaler",
  5238. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  5239. }
  5240. }
  5241. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  5242. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  5243. struct sde_kms_info *info)
  5244. {
  5245. msm_property_install_range(&sde_crtc->property_info,
  5246. "core_clk", 0x0, 0, U64_MAX,
  5247. sde_kms->perf.max_core_clk_rate,
  5248. CRTC_PROP_CORE_CLK);
  5249. msm_property_install_range(&sde_crtc->property_info,
  5250. "core_ab", 0x0, 0, U64_MAX,
  5251. catalog->perf.max_bw_high * 1000ULL,
  5252. CRTC_PROP_CORE_AB);
  5253. msm_property_install_range(&sde_crtc->property_info,
  5254. "core_ib", 0x0, 0, U64_MAX,
  5255. catalog->perf.max_bw_high * 1000ULL,
  5256. CRTC_PROP_CORE_IB);
  5257. msm_property_install_range(&sde_crtc->property_info,
  5258. "llcc_ab", 0x0, 0, U64_MAX,
  5259. catalog->perf.max_bw_high * 1000ULL,
  5260. CRTC_PROP_LLCC_AB);
  5261. msm_property_install_range(&sde_crtc->property_info,
  5262. "llcc_ib", 0x0, 0, U64_MAX,
  5263. catalog->perf.max_bw_high * 1000ULL,
  5264. CRTC_PROP_LLCC_IB);
  5265. msm_property_install_range(&sde_crtc->property_info,
  5266. "dram_ab", 0x0, 0, U64_MAX,
  5267. catalog->perf.max_bw_high * 1000ULL,
  5268. CRTC_PROP_DRAM_AB);
  5269. msm_property_install_range(&sde_crtc->property_info,
  5270. "dram_ib", 0x0, 0, U64_MAX,
  5271. catalog->perf.max_bw_high * 1000ULL,
  5272. CRTC_PROP_DRAM_IB);
  5273. msm_property_install_range(&sde_crtc->property_info,
  5274. "rot_prefill_bw", 0, 0, U64_MAX,
  5275. catalog->perf.max_bw_high * 1000ULL,
  5276. CRTC_PROP_ROT_PREFILL_BW);
  5277. msm_property_install_range(&sde_crtc->property_info,
  5278. "rot_clk", 0, 0, U64_MAX,
  5279. sde_kms->perf.max_core_clk_rate,
  5280. CRTC_PROP_ROT_CLK);
  5281. if (catalog->perf.max_bw_low)
  5282. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  5283. catalog->perf.max_bw_low * 1000LL);
  5284. if (catalog->perf.max_bw_high)
  5285. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  5286. catalog->perf.max_bw_high * 1000LL);
  5287. if (catalog->perf.min_core_ib)
  5288. sde_kms_info_add_keyint(info, "min_core_ib",
  5289. catalog->perf.min_core_ib * 1000LL);
  5290. if (catalog->perf.min_llcc_ib)
  5291. sde_kms_info_add_keyint(info, "min_llcc_ib",
  5292. catalog->perf.min_llcc_ib * 1000LL);
  5293. if (catalog->perf.min_dram_ib)
  5294. sde_kms_info_add_keyint(info, "min_dram_ib",
  5295. catalog->perf.min_dram_ib * 1000LL);
  5296. if (sde_kms->perf.max_core_clk_rate)
  5297. sde_kms_info_add_keyint(info, "max_mdp_clk",
  5298. sde_kms->perf.max_core_clk_rate);
  5299. }
  5300. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  5301. struct sde_mdss_cfg *catalog)
  5302. {
  5303. sde_kms_info_reset(info);
  5304. sde_kms_info_add_keyint(info, "hw_version", catalog->hw_rev);
  5305. sde_kms_info_add_keyint(info, "max_linewidth",
  5306. catalog->max_mixer_width);
  5307. sde_kms_info_add_keyint(info, "max_blendstages",
  5308. catalog->max_mixer_blendstages);
  5309. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  5310. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  5311. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  5312. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  5313. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  5314. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  5315. if (catalog->ubwc_rev) {
  5316. sde_kms_info_add_keyint(info, "UBWC version", catalog->ubwc_rev);
  5317. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  5318. catalog->macrotile_mode);
  5319. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  5320. catalog->mdp[0].highest_bank_bit);
  5321. sde_kms_info_add_keyint(info, "UBWC swizzle",
  5322. catalog->mdp[0].ubwc_swizzle);
  5323. }
  5324. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  5325. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  5326. else
  5327. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  5328. if (sde_is_custom_client()) {
  5329. /* No support for SMART_DMA_V1 yet */
  5330. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  5331. sde_kms_info_add_keystr(info,
  5332. "smart_dma_rev", "smart_dma_v2");
  5333. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  5334. sde_kms_info_add_keystr(info,
  5335. "smart_dma_rev", "smart_dma_v2p5");
  5336. }
  5337. sde_kms_info_add_keyint(info, "has_src_split", test_bit(SDE_FEATURE_SRC_SPLIT,
  5338. catalog->features));
  5339. sde_kms_info_add_keyint(info, "has_hdr", test_bit(SDE_FEATURE_HDR, catalog->features));
  5340. sde_kms_info_add_keyint(info, "has_hdr_plus", test_bit(SDE_FEATURE_HDR_PLUS,
  5341. catalog->features));
  5342. sde_kms_info_add_keyint(info, "skip_inline_rot_threshold",
  5343. test_bit(SDE_FEATURE_INLINE_SKIP_THRESHOLD, catalog->features));
  5344. if (catalog->allowed_dsc_reservation_switch)
  5345. sde_kms_info_add_keyint(info, "allowed_dsc_reservation_switch",
  5346. catalog->allowed_dsc_reservation_switch);
  5347. if (catalog->uidle_cfg.uidle_rev)
  5348. sde_kms_info_add_keyint(info, "has_uidle",
  5349. true);
  5350. sde_kms_info_add_keystr(info, "core_ib_ff",
  5351. catalog->perf.core_ib_ff);
  5352. sde_kms_info_add_keystr(info, "core_clk_ff",
  5353. catalog->perf.core_clk_ff);
  5354. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  5355. catalog->perf.comp_ratio_rt);
  5356. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  5357. catalog->perf.comp_ratio_nrt);
  5358. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  5359. catalog->perf.dest_scale_prefill_lines);
  5360. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  5361. catalog->perf.undersized_prefill_lines);
  5362. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  5363. catalog->perf.macrotile_prefill_lines);
  5364. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  5365. catalog->perf.yuv_nv12_prefill_lines);
  5366. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  5367. catalog->perf.linear_prefill_lines);
  5368. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  5369. catalog->perf.downscaling_prefill_lines);
  5370. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  5371. catalog->perf.xtra_prefill_lines);
  5372. sde_kms_info_add_keyint(info, "amortizable_threshold",
  5373. catalog->perf.amortizable_threshold);
  5374. sde_kms_info_add_keyint(info, "min_prefill_lines",
  5375. catalog->perf.min_prefill_lines);
  5376. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  5377. catalog->perf.num_mnoc_ports);
  5378. sde_kms_info_add_keyint(info, "axi_bus_width",
  5379. catalog->perf.axi_bus_width);
  5380. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  5381. catalog->sui_supported_blendstage);
  5382. if (catalog->ubwc_bw_calc_rev)
  5383. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver", catalog->ubwc_bw_calc_rev);
  5384. }
  5385. /**
  5386. * sde_crtc_install_properties - install all drm properties for crtc
  5387. * @crtc: Pointer to drm crtc structure
  5388. */
  5389. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  5390. struct sde_mdss_cfg *catalog)
  5391. {
  5392. struct sde_crtc *sde_crtc;
  5393. struct sde_kms_info *info;
  5394. struct sde_kms *sde_kms;
  5395. static const struct drm_prop_enum_list e_secure_level[] = {
  5396. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  5397. {SDE_DRM_SEC_ONLY, "sec_only"},
  5398. };
  5399. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  5400. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5401. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5402. };
  5403. static const struct drm_prop_enum_list e_dcwb_data_points[] = {
  5404. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5405. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5406. {CAPTURE_DEMURA_OUT, "capture_demura_out"},
  5407. };
  5408. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  5409. {IDLE_PC_NONE, "idle_pc_none"},
  5410. {IDLE_PC_ENABLE, "idle_pc_enable"},
  5411. {IDLE_PC_DISABLE, "idle_pc_disable"},
  5412. };
  5413. static const struct drm_prop_enum_list e_cache_state[] = {
  5414. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  5415. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  5416. };
  5417. static const struct drm_prop_enum_list e_vm_req_state[] = {
  5418. {VM_REQ_NONE, "vm_req_none"},
  5419. {VM_REQ_RELEASE, "vm_req_release"},
  5420. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  5421. };
  5422. SDE_DEBUG("\n");
  5423. if (!crtc || !catalog) {
  5424. SDE_ERROR("invalid crtc or catalog\n");
  5425. return;
  5426. }
  5427. sde_crtc = to_sde_crtc(crtc);
  5428. sde_kms = _sde_crtc_get_kms(crtc);
  5429. if (!sde_kms) {
  5430. SDE_ERROR("invalid argument\n");
  5431. return;
  5432. }
  5433. info = vzalloc(sizeof(struct sde_kms_info));
  5434. if (!info) {
  5435. SDE_ERROR("failed to allocate info memory\n");
  5436. return;
  5437. }
  5438. sde_crtc_setup_capabilities_blob(info, catalog);
  5439. msm_property_install_range(&sde_crtc->property_info,
  5440. "input_fence_timeout", 0x0, 0,
  5441. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  5442. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  5443. msm_property_install_volatile_range(&sde_crtc->property_info,
  5444. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  5445. msm_property_install_range(&sde_crtc->property_info,
  5446. "output_fence_offset", 0x0, 0, 1, 0,
  5447. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5448. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  5449. if (test_bit(SDE_FEATURE_TRUSTED_VM, catalog->features)) {
  5450. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  5451. msm_property_install_enum(&sde_crtc->property_info,
  5452. "vm_request_state", 0x0, 0, e_vm_req_state,
  5453. ARRAY_SIZE(e_vm_req_state), init_idx,
  5454. CRTC_PROP_VM_REQ_STATE);
  5455. }
  5456. if (test_bit(SDE_FEATURE_IDLE_PC, catalog->features))
  5457. msm_property_install_enum(&sde_crtc->property_info,
  5458. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  5459. ARRAY_SIZE(e_idle_pc_state), 0,
  5460. CRTC_PROP_IDLE_PC_STATE);
  5461. if (test_bit(SDE_FEATURE_DEDICATED_CWB, catalog->features))
  5462. msm_property_install_enum(&sde_crtc->property_info,
  5463. "capture_mode", 0, 0, e_dcwb_data_points,
  5464. ARRAY_SIZE(e_dcwb_data_points), 0,
  5465. CRTC_PROP_CAPTURE_OUTPUT);
  5466. else if (test_bit(SDE_FEATURE_CWB, catalog->features))
  5467. msm_property_install_enum(&sde_crtc->property_info,
  5468. "capture_mode", 0, 0, e_cwb_data_points,
  5469. ARRAY_SIZE(e_cwb_data_points), 0,
  5470. CRTC_PROP_CAPTURE_OUTPUT);
  5471. msm_property_install_volatile_range(&sde_crtc->property_info,
  5472. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  5473. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  5474. 0x0, 0, e_secure_level,
  5475. ARRAY_SIZE(e_secure_level), 0,
  5476. CRTC_PROP_SECURITY_LEVEL);
  5477. if (test_bit(SDE_SYS_CACHE_DISP, catalog->sde_sys_cache_type_map))
  5478. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  5479. 0x0, 0, e_cache_state,
  5480. ARRAY_SIZE(e_cache_state), 0,
  5481. CRTC_PROP_CACHE_STATE);
  5482. if (test_bit(SDE_FEATURE_DIM_LAYER, catalog->features)) {
  5483. msm_property_install_volatile_range(&sde_crtc->property_info,
  5484. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  5485. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  5486. SDE_MAX_DIM_LAYERS);
  5487. }
  5488. if (catalog->mdp[0].has_dest_scaler)
  5489. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  5490. info);
  5491. if (catalog->dspp_count) {
  5492. sde_kms_info_add_keyint(info, "dspp_count",
  5493. catalog->dspp_count);
  5494. if (catalog->rc_count) {
  5495. sde_kms_info_add_keyint(info, "rc_count", catalog->rc_count);
  5496. sde_kms_info_add_keyint(info, "rc_mem_size",
  5497. catalog->dspp[0].sblk->rc.mem_total_size);
  5498. }
  5499. if (catalog->demura_count)
  5500. sde_kms_info_add_keyint(info, "demura_count",
  5501. catalog->demura_count);
  5502. }
  5503. sde_kms_info_add_keyint(info, "dsc_block_count", catalog->dsc_count);
  5504. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  5505. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  5506. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  5507. test_bit(SDE_FEATURE_BASE_LAYER, catalog->features));
  5508. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  5509. info->data, SDE_KMS_INFO_DATALEN(info),
  5510. CRTC_PROP_INFO);
  5511. sde_crtc_install_noise_layer_properties(sde_crtc, catalog, info);
  5512. if (test_bit(SDE_FEATURE_UBWC_STATS, catalog->features))
  5513. msm_property_install_range(&sde_crtc->property_info, "frame_data",
  5514. 0x0, 0, ~0, 0, CRTC_PROP_FRAME_DATA_BUF);
  5515. vfree(info);
  5516. }
  5517. static bool _is_crtc_intf_mode_wb(struct drm_crtc *crtc)
  5518. {
  5519. enum sde_intf_mode intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  5520. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE))
  5521. return false;
  5522. return true;
  5523. }
  5524. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  5525. const struct drm_crtc_state *state, uint64_t *val)
  5526. {
  5527. struct sde_crtc *sde_crtc;
  5528. struct sde_crtc_state *cstate;
  5529. uint32_t offset;
  5530. bool is_vid = false;
  5531. bool is_wb = false;
  5532. struct drm_encoder *encoder;
  5533. struct sde_hw_ctl *hw_ctl = NULL;
  5534. static u32 count;
  5535. sde_crtc = to_sde_crtc(crtc);
  5536. cstate = to_sde_crtc_state(state);
  5537. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  5538. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_VIDEO_MODE))
  5539. is_vid = true;
  5540. else if (_is_crtc_intf_mode_wb(crtc))
  5541. is_wb = true;
  5542. if (is_vid || is_wb)
  5543. break;
  5544. }
  5545. /*
  5546. * If hw-fence is enabled, find hw_ctl and pass it to sde_fence_create, this will attempt
  5547. * to create a hw-fence for this ctl, whereas if hw_ctl is not passed to sde_fence, this
  5548. * won't use hw-fences for this output-fence.
  5549. */
  5550. if (!is_wb && test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask) &&
  5551. (count++ % sde_crtc->hwfence_out_fences_skip))
  5552. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  5553. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5554. /*
  5555. * Increment trigger offset for vidoe mode alone as its release fence
  5556. * can be triggered only after the next frame-update. For cmd mode &
  5557. * virtual displays the release fence for the current frame can be
  5558. * triggered right after PP_DONE/WB_DONE interrupt
  5559. */
  5560. if (is_vid)
  5561. offset++;
  5562. /*
  5563. * Hwcomposer now queries the fences using the commit list in atomic
  5564. * commit ioctl. The offset should be set to next timeline
  5565. * which will be incremented during the prepare commit phase
  5566. */
  5567. offset++;
  5568. return sde_fence_create(sde_crtc->output_fence, val, offset, hw_ctl);
  5569. }
  5570. /**
  5571. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  5572. * @crtc: Pointer to drm crtc structure
  5573. * @state: Pointer to drm crtc state structure
  5574. * @property: Pointer to targeted drm property
  5575. * @val: Updated property value
  5576. * @Returns: Zero on success
  5577. */
  5578. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  5579. struct drm_crtc_state *state,
  5580. struct drm_property *property,
  5581. uint64_t val)
  5582. {
  5583. struct sde_crtc *sde_crtc;
  5584. struct sde_crtc_state *cstate;
  5585. int idx, ret;
  5586. uint64_t fence_user_fd;
  5587. uint64_t __user prev_user_fd;
  5588. if (!crtc || !state || !property) {
  5589. SDE_ERROR("invalid argument(s)\n");
  5590. return -EINVAL;
  5591. }
  5592. sde_crtc = to_sde_crtc(crtc);
  5593. cstate = to_sde_crtc_state(state);
  5594. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  5595. /* check with cp property system first */
  5596. ret = sde_cp_crtc_set_property(crtc, state, property, val);
  5597. if (ret != -ENOENT)
  5598. goto exit;
  5599. /* if not handled by cp, check msm_property system */
  5600. ret = msm_property_atomic_set(&sde_crtc->property_info,
  5601. &cstate->property_state, property, val);
  5602. if (ret)
  5603. goto exit;
  5604. idx = msm_property_index(&sde_crtc->property_info, property);
  5605. switch (idx) {
  5606. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  5607. _sde_crtc_set_input_fence_timeout(cstate);
  5608. break;
  5609. case CRTC_PROP_DIM_LAYER_V1:
  5610. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  5611. (void __user *)(uintptr_t)val);
  5612. break;
  5613. case CRTC_PROP_ROI_V1:
  5614. ret = _sde_crtc_set_roi_v1(state,
  5615. (void __user *)(uintptr_t)val);
  5616. break;
  5617. case CRTC_PROP_DEST_SCALER:
  5618. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  5619. (void __user *)(uintptr_t)val);
  5620. break;
  5621. case CRTC_PROP_DEST_SCALER_LUT_ED:
  5622. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  5623. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  5624. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  5625. break;
  5626. case CRTC_PROP_CORE_CLK:
  5627. case CRTC_PROP_CORE_AB:
  5628. case CRTC_PROP_CORE_IB:
  5629. cstate->bw_control = true;
  5630. break;
  5631. case CRTC_PROP_LLCC_AB:
  5632. case CRTC_PROP_LLCC_IB:
  5633. case CRTC_PROP_DRAM_AB:
  5634. case CRTC_PROP_DRAM_IB:
  5635. cstate->bw_control = true;
  5636. cstate->bw_split_vote = true;
  5637. break;
  5638. case CRTC_PROP_OUTPUT_FENCE:
  5639. if (!val)
  5640. goto exit;
  5641. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  5642. sizeof(uint64_t));
  5643. if (ret) {
  5644. SDE_ERROR("copy from user failed rc:%d\n", ret);
  5645. ret = -EFAULT;
  5646. goto exit;
  5647. }
  5648. /*
  5649. * client is expected to reset the property to -1 before
  5650. * requesting for the release fence
  5651. */
  5652. if (prev_user_fd == -1) {
  5653. ret = _sde_crtc_get_output_fence(crtc, state,
  5654. &fence_user_fd);
  5655. if (ret) {
  5656. SDE_ERROR("fence create failed rc:%d\n", ret);
  5657. goto exit;
  5658. }
  5659. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  5660. &fence_user_fd, sizeof(uint64_t));
  5661. if (ret) {
  5662. SDE_ERROR("copy to user failed rc:%d\n", ret);
  5663. put_unused_fd(fence_user_fd);
  5664. ret = -EFAULT;
  5665. goto exit;
  5666. }
  5667. }
  5668. break;
  5669. case CRTC_PROP_NOISE_LAYER_V1:
  5670. _sde_crtc_set_noise_layer(sde_crtc, cstate,
  5671. (void __user *)(uintptr_t)val);
  5672. break;
  5673. case CRTC_PROP_FRAME_DATA_BUF:
  5674. _sde_crtc_set_frame_data_buffers(crtc, cstate, (void __user *)(uintptr_t)val);
  5675. break;
  5676. default:
  5677. /* nothing to do */
  5678. break;
  5679. }
  5680. exit:
  5681. if (ret) {
  5682. if (ret != -EPERM)
  5683. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  5684. crtc->name, DRMID(property),
  5685. property->name, ret);
  5686. else
  5687. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  5688. crtc->name, DRMID(property),
  5689. property->name, ret);
  5690. } else {
  5691. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  5692. property->base.id, val);
  5693. }
  5694. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  5695. return ret;
  5696. }
  5697. static void sde_crtc_update_line_time(struct drm_crtc *crtc)
  5698. {
  5699. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5700. struct drm_encoder *encoder;
  5701. u32 min_transfer_time = 0, updated_fps = 0;
  5702. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  5703. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  5704. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  5705. }
  5706. if (min_transfer_time) {
  5707. /* get fps by doing 1000 ms / transfer_time */
  5708. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  5709. /* get line time by doing 1000ns / (fps * vactive) */
  5710. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5711. updated_fps * crtc->mode.vdisplay);
  5712. } else {
  5713. /* get line time by doing 1000ns / (fps * vtotal) */
  5714. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5715. drm_mode_vrefresh(&crtc->mode) * crtc->mode.vtotal);
  5716. }
  5717. SDE_EVT32(min_transfer_time, updated_fps, crtc->mode.vdisplay, crtc->mode.vtotal,
  5718. drm_mode_vrefresh(&crtc->mode), sde_crtc->line_time_in_ns);
  5719. }
  5720. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  5721. {
  5722. struct drm_plane *plane;
  5723. struct drm_plane_state *state;
  5724. struct sde_plane_state *pstate;
  5725. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5726. state = plane->state;
  5727. if (!state)
  5728. continue;
  5729. pstate = to_sde_plane_state(state);
  5730. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  5731. }
  5732. sde_crtc_update_line_time(crtc);
  5733. }
  5734. /**
  5735. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  5736. * @crtc: Pointer to drm crtc structure
  5737. * @state: Pointer to drm crtc state structure
  5738. * @property: Pointer to targeted drm property
  5739. * @val: Pointer to variable for receiving property value
  5740. * @Returns: Zero on success
  5741. */
  5742. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  5743. const struct drm_crtc_state *state,
  5744. struct drm_property *property,
  5745. uint64_t *val)
  5746. {
  5747. struct sde_crtc *sde_crtc;
  5748. struct sde_crtc_state *cstate;
  5749. int ret = -EINVAL, i;
  5750. if (!crtc || !state) {
  5751. SDE_ERROR("invalid argument(s)\n");
  5752. goto end;
  5753. }
  5754. sde_crtc = to_sde_crtc(crtc);
  5755. cstate = to_sde_crtc_state(state);
  5756. i = msm_property_index(&sde_crtc->property_info, property);
  5757. if (i == CRTC_PROP_OUTPUT_FENCE) {
  5758. *val = ~0;
  5759. ret = 0;
  5760. } else {
  5761. ret = msm_property_atomic_get(&sde_crtc->property_info,
  5762. &cstate->property_state, property, val);
  5763. if (ret)
  5764. ret = sde_cp_crtc_get_property(crtc, property, val);
  5765. }
  5766. if (ret)
  5767. DRM_ERROR("get property failed\n");
  5768. end:
  5769. return ret;
  5770. }
  5771. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  5772. struct drm_crtc_state *crtc_state)
  5773. {
  5774. struct sde_crtc *sde_crtc;
  5775. struct sde_crtc_state *cstate;
  5776. struct drm_property *drm_prop;
  5777. enum msm_mdp_crtc_property prop_idx;
  5778. if (!crtc || !crtc_state) {
  5779. SDE_ERROR("invalid params\n");
  5780. return -EINVAL;
  5781. }
  5782. sde_crtc = to_sde_crtc(crtc);
  5783. cstate = to_sde_crtc_state(crtc_state);
  5784. sde_cp_crtc_clear(crtc);
  5785. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  5786. uint64_t val = cstate->property_values[prop_idx].value;
  5787. uint64_t def;
  5788. int ret;
  5789. drm_prop = msm_property_index_to_drm_property(
  5790. &sde_crtc->property_info, prop_idx);
  5791. if (!drm_prop) {
  5792. /* not all props will be installed, based on caps */
  5793. SDE_DEBUG("%s: invalid property index %d\n",
  5794. sde_crtc->name, prop_idx);
  5795. continue;
  5796. }
  5797. def = msm_property_get_default(&sde_crtc->property_info,
  5798. prop_idx);
  5799. if (val == def)
  5800. continue;
  5801. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  5802. sde_crtc->name, drm_prop->name, prop_idx, val,
  5803. def);
  5804. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  5805. def);
  5806. if (ret) {
  5807. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  5808. sde_crtc->name, prop_idx, ret);
  5809. continue;
  5810. }
  5811. }
  5812. /* disable clk and bw control until clk & bw properties are set */
  5813. cstate->bw_control = false;
  5814. cstate->bw_split_vote = false;
  5815. return 0;
  5816. }
  5817. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  5818. {
  5819. struct sde_crtc *sde_crtc;
  5820. struct sde_crtc_mixer *m;
  5821. int i;
  5822. if (!crtc) {
  5823. SDE_ERROR("invalid argument\n");
  5824. return;
  5825. }
  5826. sde_crtc = to_sde_crtc(crtc);
  5827. sde_crtc->misr_enable_sui = enable;
  5828. sde_crtc->misr_frame_count = frame_count;
  5829. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5830. m = &sde_crtc->mixers[i];
  5831. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  5832. continue;
  5833. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  5834. }
  5835. }
  5836. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  5837. struct sde_crtc_misr_info *crtc_misr_info)
  5838. {
  5839. struct sde_crtc *sde_crtc;
  5840. struct sde_kms *sde_kms;
  5841. if (!crtc_misr_info) {
  5842. SDE_ERROR("invalid misr info\n");
  5843. return;
  5844. }
  5845. crtc_misr_info->misr_enable = false;
  5846. crtc_misr_info->misr_frame_count = 0;
  5847. if (!crtc) {
  5848. SDE_ERROR("invalid crtc\n");
  5849. return;
  5850. }
  5851. sde_kms = _sde_crtc_get_kms(crtc);
  5852. if (!sde_kms) {
  5853. SDE_ERROR("invalid sde_kms\n");
  5854. return;
  5855. }
  5856. if (sde_kms_is_secure_session_inprogress(sde_kms))
  5857. return;
  5858. sde_crtc = to_sde_crtc(crtc);
  5859. crtc_misr_info->misr_enable =
  5860. sde_crtc->misr_enable_debugfs ? true : false;
  5861. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  5862. }
  5863. #if IS_ENABLED(CONFIG_DEBUG_FS)
  5864. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  5865. {
  5866. struct sde_crtc *sde_crtc;
  5867. struct sde_plane_state *pstate = NULL;
  5868. struct sde_crtc_mixer *m;
  5869. struct drm_crtc *crtc;
  5870. struct drm_plane *plane;
  5871. struct drm_display_mode *mode;
  5872. struct drm_framebuffer *fb;
  5873. struct drm_plane_state *state;
  5874. struct sde_crtc_state *cstate;
  5875. int i, mixer_width, mixer_height;
  5876. if (!s || !s->private)
  5877. return -EINVAL;
  5878. sde_crtc = s->private;
  5879. crtc = &sde_crtc->base;
  5880. cstate = to_sde_crtc_state(crtc->state);
  5881. mutex_lock(&sde_crtc->crtc_lock);
  5882. mode = &crtc->state->adjusted_mode;
  5883. sde_crtc_get_mixer_resolution(crtc, crtc->state, mode, &mixer_width, &mixer_height);
  5884. seq_printf(s, "crtc:%d width:%d height:%d\n", DRMID(crtc),
  5885. mixer_width * sde_crtc->num_mixers, mixer_height);
  5886. seq_puts(s, "\n");
  5887. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5888. m = &sde_crtc->mixers[i];
  5889. if (!m->hw_lm)
  5890. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  5891. else if (!m->hw_ctl)
  5892. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  5893. else
  5894. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  5895. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  5896. mixer_width, mixer_height);
  5897. }
  5898. seq_puts(s, "\n");
  5899. for (i = 0; i < cstate->num_dim_layers; i++) {
  5900. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  5901. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  5902. i, dim_layer->stage, dim_layer->flags);
  5903. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  5904. dim_layer->rect.x, dim_layer->rect.y,
  5905. dim_layer->rect.w, dim_layer->rect.h);
  5906. seq_printf(s,
  5907. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  5908. dim_layer->color_fill.color_0,
  5909. dim_layer->color_fill.color_1,
  5910. dim_layer->color_fill.color_2,
  5911. dim_layer->color_fill.color_3);
  5912. seq_puts(s, "\n");
  5913. }
  5914. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5915. pstate = to_sde_plane_state(plane->state);
  5916. state = plane->state;
  5917. if (!pstate || !state)
  5918. continue;
  5919. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  5920. plane->base.id, pstate->stage, pstate->rotation);
  5921. if (plane->state->fb) {
  5922. fb = plane->state->fb;
  5923. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  5924. fb->base.id, (char *) &fb->format->format,
  5925. fb->width, fb->height);
  5926. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  5927. seq_printf(s, "cpp[%d]:%u ",
  5928. i, fb->format->cpp[i]);
  5929. seq_puts(s, "\n\t");
  5930. seq_printf(s, "modifier:%8llu ", fb->modifier);
  5931. seq_puts(s, "\n");
  5932. seq_puts(s, "\t");
  5933. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  5934. seq_printf(s, "pitches[%d]:%8u ", i,
  5935. fb->pitches[i]);
  5936. seq_puts(s, "\n");
  5937. seq_puts(s, "\t");
  5938. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  5939. seq_printf(s, "offsets[%d]:%8u ", i,
  5940. fb->offsets[i]);
  5941. seq_puts(s, "\n");
  5942. }
  5943. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  5944. state->src_x >> 16, state->src_y >> 16,
  5945. state->src_w >> 16, state->src_h >> 16);
  5946. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  5947. state->crtc_x, state->crtc_y, state->crtc_w,
  5948. state->crtc_h);
  5949. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  5950. pstate->multirect_mode, pstate->multirect_index);
  5951. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  5952. pstate->excl_rect.x, pstate->excl_rect.y,
  5953. pstate->excl_rect.w, pstate->excl_rect.h);
  5954. seq_puts(s, "\n");
  5955. }
  5956. if (sde_crtc->vblank_cb_count) {
  5957. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  5958. u32 diff_ms = ktime_to_ms(diff);
  5959. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  5960. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  5961. seq_printf(s,
  5962. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  5963. fps, sde_crtc->vblank_cb_count,
  5964. ktime_to_ms(diff), sde_crtc->play_count);
  5965. /* reset time & count for next measurement */
  5966. sde_crtc->vblank_cb_count = 0;
  5967. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  5968. }
  5969. mutex_unlock(&sde_crtc->crtc_lock);
  5970. return 0;
  5971. }
  5972. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  5973. {
  5974. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  5975. }
  5976. static ssize_t _sde_debugfs_hw_fence_features_mask_wr(struct file *file,
  5977. const char __user *user_buf, size_t count, loff_t *ppos)
  5978. {
  5979. struct sde_crtc *sde_crtc;
  5980. u32 bit, enable;
  5981. char buf[10];
  5982. if (!file || !file->private_data)
  5983. return -EINVAL;
  5984. if (count >= sizeof(buf))
  5985. return -EINVAL;
  5986. if (copy_from_user(buf, user_buf, count)) {
  5987. SDE_ERROR("buffer copy failed\n");
  5988. return -EINVAL;
  5989. }
  5990. buf[count] = 0; /* end of string */
  5991. sde_crtc = file->private_data;
  5992. if (sscanf(buf, "%u %u", &bit, &enable) != 2) {
  5993. SDE_ERROR("incorrect usage: expected 2 parameters, bit and enable\n");
  5994. return -EINVAL;
  5995. }
  5996. if (enable)
  5997. set_bit(bit, sde_crtc->hwfence_features_mask);
  5998. else
  5999. clear_bit(bit, sde_crtc->hwfence_features_mask);
  6000. return count;
  6001. }
  6002. static ssize_t _sde_debugfs_hw_fence_features_mask_rd(struct file *file,
  6003. char __user *user_buff, size_t count, loff_t *ppos)
  6004. {
  6005. struct sde_crtc *sde_crtc;
  6006. ssize_t len = 0;
  6007. char buf[256] = {'\0'};
  6008. int i;
  6009. if (*ppos)
  6010. return 0;
  6011. if (!file || !file->private_data)
  6012. return -EINVAL;
  6013. sde_crtc = file->private_data;
  6014. for (i = HW_FENCE_OUT_FENCES_ENABLE; i < HW_FENCE_FEATURES_MAX; i++) {
  6015. len += scnprintf(buf + len, 256 - len,
  6016. "bit %d: %d\n", i, test_bit(i, sde_crtc->hwfence_features_mask));
  6017. }
  6018. if (count <= len)
  6019. return 0;
  6020. if (copy_to_user(user_buff, buf, len))
  6021. return -EFAULT;
  6022. *ppos += len; /* increase offset */
  6023. return len;
  6024. }
  6025. static ssize_t _sde_crtc_misr_setup(struct file *file,
  6026. const char __user *user_buf, size_t count, loff_t *ppos)
  6027. {
  6028. struct drm_crtc *crtc;
  6029. struct sde_crtc *sde_crtc;
  6030. char buf[MISR_BUFF_SIZE + 1];
  6031. u32 frame_count, enable;
  6032. size_t buff_copy;
  6033. struct sde_kms *sde_kms;
  6034. if (!file || !file->private_data)
  6035. return -EINVAL;
  6036. sde_crtc = file->private_data;
  6037. crtc = &sde_crtc->base;
  6038. sde_kms = _sde_crtc_get_kms(crtc);
  6039. if (!sde_kms) {
  6040. SDE_ERROR("invalid sde_kms\n");
  6041. return -EINVAL;
  6042. }
  6043. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  6044. if (copy_from_user(buf, user_buf, buff_copy)) {
  6045. SDE_ERROR("buffer copy failed\n");
  6046. return -EINVAL;
  6047. }
  6048. buf[buff_copy] = 0; /* end of string */
  6049. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  6050. return -EINVAL;
  6051. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  6052. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  6053. DRMID(crtc));
  6054. return -EINVAL;
  6055. }
  6056. sde_crtc->misr_enable_debugfs = enable;
  6057. sde_crtc->misr_frame_count = frame_count;
  6058. sde_crtc->misr_reconfigure = true;
  6059. return count;
  6060. }
  6061. static ssize_t _sde_crtc_misr_read(struct file *file,
  6062. char __user *user_buff, size_t count, loff_t *ppos)
  6063. {
  6064. struct drm_crtc *crtc;
  6065. struct sde_crtc *sde_crtc;
  6066. struct sde_kms *sde_kms;
  6067. struct sde_crtc_mixer *m;
  6068. int i = 0, rc;
  6069. ssize_t len = 0;
  6070. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  6071. if (*ppos)
  6072. return 0;
  6073. if (!file || !file->private_data)
  6074. return -EINVAL;
  6075. sde_crtc = file->private_data;
  6076. crtc = &sde_crtc->base;
  6077. sde_kms = _sde_crtc_get_kms(crtc);
  6078. if (!sde_kms)
  6079. return -EINVAL;
  6080. rc = pm_runtime_resume_and_get(crtc->dev->dev);
  6081. if (rc < 0) {
  6082. SDE_ERROR("failed to enable power resource %d\n", rc);
  6083. return rc;
  6084. }
  6085. sde_vm_lock(sde_kms);
  6086. if (!sde_vm_owns_hw(sde_kms)) {
  6087. SDE_DEBUG("op not supported due to HW unavailability\n");
  6088. rc = -EOPNOTSUPP;
  6089. goto end;
  6090. }
  6091. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  6092. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  6093. rc = -EOPNOTSUPP;
  6094. goto end;
  6095. }
  6096. if (!sde_crtc->misr_enable_debugfs) {
  6097. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  6098. "disabled\n");
  6099. goto buff_check;
  6100. }
  6101. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  6102. u32 misr_value = 0;
  6103. m = &sde_crtc->mixers[i];
  6104. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  6105. if (!m->hw_lm || !m->hw_lm->cap->dummy_mixer) {
  6106. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  6107. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  6108. }
  6109. continue;
  6110. }
  6111. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  6112. if (rc) {
  6113. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  6114. SDE_ERROR("crtc:%d failed to collect misr %d\n", DRMID(crtc), rc);
  6115. continue;
  6116. } else {
  6117. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  6118. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  6119. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "0x%x\n", misr_value);
  6120. }
  6121. }
  6122. buff_check:
  6123. if (count <= len) {
  6124. len = 0;
  6125. goto end;
  6126. }
  6127. if (copy_to_user(user_buff, buf, len)) {
  6128. len = -EFAULT;
  6129. goto end;
  6130. }
  6131. *ppos += len; /* increase offset */
  6132. end:
  6133. sde_vm_unlock(sde_kms);
  6134. pm_runtime_put_sync(crtc->dev->dev);
  6135. return len;
  6136. }
  6137. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  6138. static int __prefix ## _open(struct inode *inode, struct file *file) \
  6139. { \
  6140. return single_open(file, __prefix ## _show, inode->i_private); \
  6141. } \
  6142. static const struct file_operations __prefix ## _fops = { \
  6143. .owner = THIS_MODULE, \
  6144. .open = __prefix ## _open, \
  6145. .release = single_release, \
  6146. .read = seq_read, \
  6147. .llseek = seq_lseek, \
  6148. }
  6149. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  6150. {
  6151. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  6152. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  6153. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  6154. int i;
  6155. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  6156. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  6157. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  6158. crtc->state));
  6159. seq_printf(s, "core_clk_rate: %llu\n",
  6160. sde_crtc->cur_perf.core_clk_rate);
  6161. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  6162. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  6163. seq_printf(s, "bw_ctl[%s]: %llu\n",
  6164. sde_power_handle_get_dbus_name(i),
  6165. sde_crtc->cur_perf.bw_ctl[i]);
  6166. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  6167. sde_power_handle_get_dbus_name(i),
  6168. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  6169. }
  6170. return 0;
  6171. }
  6172. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  6173. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  6174. {
  6175. struct drm_crtc *crtc;
  6176. struct drm_plane *plane;
  6177. struct drm_connector *conn;
  6178. struct drm_mode_object *drm_obj;
  6179. struct sde_crtc *sde_crtc;
  6180. struct sde_crtc_state *cstate;
  6181. struct sde_fence_context *ctx;
  6182. struct drm_connector_list_iter conn_iter;
  6183. struct drm_device *dev;
  6184. if (!s || !s->private)
  6185. return -EINVAL;
  6186. sde_crtc = s->private;
  6187. crtc = &sde_crtc->base;
  6188. dev = crtc->dev;
  6189. cstate = to_sde_crtc_state(crtc->state);
  6190. if (!sde_crtc->kickoff_in_progress)
  6191. goto skip_input_fence;
  6192. /* Dump input fence info */
  6193. seq_puts(s, "===Input fence===\n");
  6194. drm_atomic_crtc_for_each_plane(plane, crtc) {
  6195. struct sde_plane_state *pstate;
  6196. struct dma_fence *fence;
  6197. pstate = to_sde_plane_state(plane->state);
  6198. if (!pstate)
  6199. continue;
  6200. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  6201. pstate->stage);
  6202. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  6203. if (pstate->input_fence) {
  6204. rcu_read_lock();
  6205. fence = dma_fence_get_rcu(pstate->input_fence);
  6206. rcu_read_unlock();
  6207. if (fence) {
  6208. sde_fence_list_dump(fence, &s);
  6209. dma_fence_put(fence);
  6210. }
  6211. }
  6212. }
  6213. skip_input_fence:
  6214. /* Dump release fence info */
  6215. seq_puts(s, "\n");
  6216. seq_puts(s, "===Release fence===\n");
  6217. ctx = sde_crtc->output_fence;
  6218. drm_obj = &crtc->base;
  6219. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  6220. seq_puts(s, "\n");
  6221. /* Dump retire fence info */
  6222. seq_puts(s, "===Retire fence===\n");
  6223. drm_connector_list_iter_begin(dev, &conn_iter);
  6224. drm_for_each_connector_iter(conn, &conn_iter)
  6225. if (conn->state && conn->state->crtc == crtc &&
  6226. cstate->num_connectors < MAX_CONNECTORS) {
  6227. struct sde_connector *c_conn;
  6228. c_conn = to_sde_connector(conn);
  6229. ctx = c_conn->retire_fence;
  6230. drm_obj = &conn->base;
  6231. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  6232. }
  6233. drm_connector_list_iter_end(&conn_iter);
  6234. seq_puts(s, "\n");
  6235. return 0;
  6236. }
  6237. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  6238. {
  6239. return single_open(file, _sde_debugfs_fence_status_show,
  6240. inode->i_private);
  6241. }
  6242. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  6243. {
  6244. struct sde_crtc *sde_crtc;
  6245. struct sde_kms *sde_kms;
  6246. static const struct file_operations debugfs_status_fops = {
  6247. .open = _sde_debugfs_status_open,
  6248. .read = seq_read,
  6249. .llseek = seq_lseek,
  6250. .release = single_release,
  6251. };
  6252. static const struct file_operations debugfs_misr_fops = {
  6253. .open = simple_open,
  6254. .read = _sde_crtc_misr_read,
  6255. .write = _sde_crtc_misr_setup,
  6256. };
  6257. static const struct file_operations debugfs_fps_fops = {
  6258. .open = _sde_debugfs_fps_status,
  6259. .read = seq_read,
  6260. };
  6261. static const struct file_operations debugfs_fence_fops = {
  6262. .open = _sde_debugfs_fence_status,
  6263. .read = seq_read,
  6264. };
  6265. static const struct file_operations debugfs_hw_fence_features_fops = {
  6266. .open = simple_open,
  6267. .read = _sde_debugfs_hw_fence_features_mask_rd,
  6268. .write = _sde_debugfs_hw_fence_features_mask_wr,
  6269. };
  6270. if (!crtc)
  6271. return -EINVAL;
  6272. sde_crtc = to_sde_crtc(crtc);
  6273. sde_kms = _sde_crtc_get_kms(crtc);
  6274. if (!sde_kms)
  6275. return -EINVAL;
  6276. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  6277. crtc->dev->primary->debugfs_root);
  6278. if (!sde_crtc->debugfs_root)
  6279. return -ENOMEM;
  6280. /* don't error check these */
  6281. debugfs_create_file("status", 0400,
  6282. sde_crtc->debugfs_root,
  6283. sde_crtc, &debugfs_status_fops);
  6284. debugfs_create_file("state", 0400,
  6285. sde_crtc->debugfs_root,
  6286. &sde_crtc->base,
  6287. &sde_crtc_debugfs_state_fops);
  6288. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  6289. sde_crtc, &debugfs_misr_fops);
  6290. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  6291. sde_crtc, &debugfs_fps_fops);
  6292. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  6293. sde_crtc, &debugfs_fence_fops);
  6294. if (sde_kms->catalog->hw_fence_rev) {
  6295. debugfs_create_file("hwfence_features_mask", 0600, sde_crtc->debugfs_root,
  6296. &sde_crtc->base, &debugfs_hw_fence_features_fops);
  6297. debugfs_create_u32("hwfence_out_fences_skip", 0600, sde_crtc->debugfs_root,
  6298. &sde_crtc->hwfence_out_fences_skip);
  6299. }
  6300. return 0;
  6301. }
  6302. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  6303. {
  6304. struct sde_crtc *sde_crtc;
  6305. if (!crtc)
  6306. return;
  6307. sde_crtc = to_sde_crtc(crtc);
  6308. debugfs_remove_recursive(sde_crtc->debugfs_root);
  6309. }
  6310. #else
  6311. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  6312. {
  6313. return 0;
  6314. }
  6315. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  6316. {
  6317. }
  6318. #endif /* CONFIG_DEBUG_FS */
  6319. static void vblank_ctrl_worker(struct kthread_work *work)
  6320. {
  6321. struct vblank_work *cur_work = container_of(work,
  6322. struct vblank_work, work);
  6323. struct msm_drm_private *priv = cur_work->priv;
  6324. sde_crtc_vblank(priv->crtcs[cur_work->crtc_id], cur_work->enable);
  6325. kfree(cur_work);
  6326. }
  6327. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  6328. int crtc_id, bool enable)
  6329. {
  6330. struct vblank_work *cur_work;
  6331. struct drm_crtc *crtc;
  6332. struct kthread_worker *worker;
  6333. if (!priv || crtc_id >= priv->num_crtcs)
  6334. return -EINVAL;
  6335. cur_work = kzalloc(sizeof(*cur_work), GFP_ATOMIC);
  6336. if (!cur_work)
  6337. return -ENOMEM;
  6338. crtc = priv->crtcs[crtc_id];
  6339. kthread_init_work(&cur_work->work, vblank_ctrl_worker);
  6340. cur_work->crtc_id = crtc_id;
  6341. cur_work->enable = enable;
  6342. cur_work->priv = priv;
  6343. worker = &priv->event_thread[crtc_id].worker;
  6344. kthread_queue_work(worker, &cur_work->work);
  6345. return 0;
  6346. }
  6347. static int sde_crtc_enable_vblank(struct drm_crtc *crtc)
  6348. {
  6349. struct drm_device *dev = crtc->dev;
  6350. unsigned int pipe = crtc->index;
  6351. struct msm_drm_private *priv = dev->dev_private;
  6352. struct msm_kms *kms = priv->kms;
  6353. if (!kms)
  6354. return -ENXIO;
  6355. DBG("dev=%pK, crtc=%u", dev, pipe);
  6356. return vblank_ctrl_queue_work(priv, pipe, true);
  6357. }
  6358. static void sde_crtc_disable_vblank(struct drm_crtc *crtc)
  6359. {
  6360. struct drm_device *dev = crtc->dev;
  6361. unsigned int pipe = crtc->index;
  6362. struct msm_drm_private *priv = dev->dev_private;
  6363. struct msm_kms *kms = priv->kms;
  6364. if (!kms)
  6365. return;
  6366. DBG("dev=%pK, crtc=%u", dev, pipe);
  6367. vblank_ctrl_queue_work(priv, pipe, false);
  6368. }
  6369. static int sde_crtc_late_register(struct drm_crtc *crtc)
  6370. {
  6371. return _sde_crtc_init_debugfs(crtc);
  6372. }
  6373. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  6374. {
  6375. _sde_crtc_destroy_debugfs(crtc);
  6376. }
  6377. static const struct drm_crtc_funcs sde_crtc_funcs = {
  6378. .set_config = drm_atomic_helper_set_config,
  6379. .destroy = sde_crtc_destroy,
  6380. .enable_vblank = sde_crtc_enable_vblank,
  6381. .disable_vblank = sde_crtc_disable_vblank,
  6382. .page_flip = drm_atomic_helper_page_flip,
  6383. .atomic_set_property = sde_crtc_atomic_set_property,
  6384. .atomic_get_property = sde_crtc_atomic_get_property,
  6385. .reset = sde_crtc_reset,
  6386. .atomic_duplicate_state = sde_crtc_duplicate_state,
  6387. .atomic_destroy_state = sde_crtc_destroy_state,
  6388. .late_register = sde_crtc_late_register,
  6389. .early_unregister = sde_crtc_early_unregister,
  6390. };
  6391. static const struct drm_crtc_funcs sde_crtc_funcs_v1 = {
  6392. .set_config = drm_atomic_helper_set_config,
  6393. .destroy = sde_crtc_destroy,
  6394. .enable_vblank = sde_crtc_enable_vblank,
  6395. .disable_vblank = sde_crtc_disable_vblank,
  6396. .page_flip = drm_atomic_helper_page_flip,
  6397. .atomic_set_property = sde_crtc_atomic_set_property,
  6398. .atomic_get_property = sde_crtc_atomic_get_property,
  6399. .reset = sde_crtc_reset,
  6400. .atomic_duplicate_state = sde_crtc_duplicate_state,
  6401. .atomic_destroy_state = sde_crtc_destroy_state,
  6402. .late_register = sde_crtc_late_register,
  6403. .early_unregister = sde_crtc_early_unregister,
  6404. .get_vblank_timestamp = sde_crtc_get_vblank_timestamp,
  6405. .get_vblank_counter = sde_crtc_get_vblank_counter,
  6406. };
  6407. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  6408. .mode_fixup = sde_crtc_mode_fixup,
  6409. .disable = sde_crtc_disable,
  6410. .atomic_enable = sde_crtc_enable,
  6411. .atomic_check = sde_crtc_atomic_check,
  6412. .atomic_begin = sde_crtc_atomic_begin,
  6413. .atomic_flush = sde_crtc_atomic_flush,
  6414. };
  6415. static void _sde_crtc_event_cb(struct kthread_work *work)
  6416. {
  6417. struct sde_crtc_event *event;
  6418. struct sde_crtc *sde_crtc;
  6419. unsigned long irq_flags;
  6420. if (!work) {
  6421. SDE_ERROR("invalid work item\n");
  6422. return;
  6423. }
  6424. event = container_of(work, struct sde_crtc_event, kt_work);
  6425. /* set sde_crtc to NULL for static work structures */
  6426. sde_crtc = event->sde_crtc;
  6427. if (!sde_crtc)
  6428. return;
  6429. if (event->cb_func)
  6430. event->cb_func(&sde_crtc->base, event->usr);
  6431. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  6432. list_add_tail(&event->list, &sde_crtc->event_free_list);
  6433. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  6434. }
  6435. int sde_crtc_event_queue(struct drm_crtc *crtc,
  6436. void (*func)(struct drm_crtc *crtc, void *usr),
  6437. void *usr, bool color_processing_event)
  6438. {
  6439. unsigned long irq_flags;
  6440. struct sde_crtc *sde_crtc;
  6441. struct msm_drm_private *priv;
  6442. struct sde_crtc_event *event = NULL;
  6443. u32 crtc_id;
  6444. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  6445. SDE_ERROR("invalid parameters\n");
  6446. return -EINVAL;
  6447. }
  6448. sde_crtc = to_sde_crtc(crtc);
  6449. priv = crtc->dev->dev_private;
  6450. crtc_id = drm_crtc_index(crtc);
  6451. /*
  6452. * Obtain an event struct from the private cache. This event
  6453. * queue may be called from ISR contexts, so use a private
  6454. * cache to avoid calling any memory allocation functions.
  6455. */
  6456. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  6457. if (!list_empty(&sde_crtc->event_free_list)) {
  6458. event = list_first_entry(&sde_crtc->event_free_list,
  6459. struct sde_crtc_event, list);
  6460. list_del_init(&event->list);
  6461. }
  6462. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  6463. if (!event)
  6464. return -ENOMEM;
  6465. /* populate event node */
  6466. event->sde_crtc = sde_crtc;
  6467. event->cb_func = func;
  6468. event->usr = usr;
  6469. /* queue new event request */
  6470. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  6471. if (color_processing_event)
  6472. kthread_queue_work(&priv->pp_event_worker,
  6473. &event->kt_work);
  6474. else
  6475. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  6476. &event->kt_work);
  6477. return 0;
  6478. }
  6479. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  6480. {
  6481. int i, rc = 0;
  6482. if (!sde_crtc) {
  6483. SDE_ERROR("invalid crtc\n");
  6484. return -EINVAL;
  6485. }
  6486. spin_lock_init(&sde_crtc->event_lock);
  6487. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  6488. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  6489. list_add_tail(&sde_crtc->event_cache[i].list,
  6490. &sde_crtc->event_free_list);
  6491. return rc;
  6492. }
  6493. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  6494. enum sde_sys_cache_state state,
  6495. bool is_vidmode)
  6496. {
  6497. struct drm_plane *plane;
  6498. struct sde_crtc *sde_crtc;
  6499. struct sde_kms *sde_kms;
  6500. if (!crtc || !crtc->dev)
  6501. return;
  6502. sde_kms = _sde_crtc_get_kms(crtc);
  6503. if (!sde_kms || !sde_kms->catalog) {
  6504. SDE_ERROR("invalid params\n");
  6505. return;
  6506. }
  6507. if (!test_bit(SDE_SYS_CACHE_DISP, sde_kms->catalog->sde_sys_cache_type_map)) {
  6508. SDE_DEBUG("DISP syscache not supported\n");
  6509. return;
  6510. }
  6511. sde_crtc = to_sde_crtc(crtc);
  6512. if (sde_crtc->cache_state == state)
  6513. return;
  6514. switch (state) {
  6515. case CACHE_STATE_NORMAL:
  6516. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  6517. && !is_vidmode)
  6518. return;
  6519. kthread_cancel_delayed_work_sync(
  6520. &sde_crtc->static_cache_read_work);
  6521. break;
  6522. case CACHE_STATE_FRAME_WRITE:
  6523. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  6524. return;
  6525. break;
  6526. case CACHE_STATE_FRAME_READ:
  6527. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6528. return;
  6529. break;
  6530. case CACHE_STATE_DISABLED:
  6531. break;
  6532. default:
  6533. return;
  6534. }
  6535. if (test_bit(SDE_SYS_CACHE_DISP_1, sde_kms->catalog->sde_sys_cache_type_map)) {
  6536. if (state == CACHE_STATE_FRAME_WRITE)
  6537. sde_crtc->cache_type = (sde_crtc->cache_type == SDE_SYS_CACHE_DISP) ?
  6538. SDE_SYS_CACHE_DISP_1 : SDE_SYS_CACHE_DISP;
  6539. } else {
  6540. sde_crtc->cache_type = SDE_SYS_CACHE_DISP;
  6541. }
  6542. SDE_EVT32(DRMID(crtc), state, sde_crtc->cache_state, sde_crtc->cache_type);
  6543. sde_crtc->cache_state = state;
  6544. drm_atomic_crtc_for_each_plane(plane, crtc)
  6545. sde_plane_static_img_control(plane, sde_crtc->cache_state, sde_crtc->cache_type);
  6546. }
  6547. /*
  6548. * __sde_crtc_static_cache_read_work - transition to cache read
  6549. */
  6550. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  6551. {
  6552. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  6553. static_cache_read_work.work);
  6554. struct drm_crtc *crtc = &sde_crtc->base;
  6555. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  6556. struct drm_encoder *enc, *drm_enc = NULL;
  6557. struct drm_plane *plane;
  6558. struct sde_encoder_kickoff_params params = { 0 };
  6559. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6560. return;
  6561. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  6562. drm_enc = enc;
  6563. if (sde_encoder_in_clone_mode(drm_enc))
  6564. return;
  6565. }
  6566. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  6567. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  6568. !ctl);
  6569. return;
  6570. }
  6571. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  6572. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  6573. /* flush only the sys-cache enabled SSPPs */
  6574. if (ctl->ops.clear_pending_flush)
  6575. ctl->ops.clear_pending_flush(ctl);
  6576. drm_atomic_crtc_for_each_plane(plane, crtc)
  6577. sde_plane_ctl_flush(plane, ctl, true);
  6578. /* Enable clocks and IRQ and wait for VBLANK */
  6579. params.affected_displays = _sde_crtc_get_displays_affected(crtc, crtc->state);
  6580. sde_encoder_prepare_for_kickoff(drm_enc, &params);
  6581. sde_encoder_kickoff(drm_enc, false);
  6582. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  6583. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  6584. }
  6585. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  6586. {
  6587. struct drm_device *dev;
  6588. struct msm_drm_private *priv;
  6589. struct msm_drm_thread *disp_thread;
  6590. struct sde_crtc *sde_crtc;
  6591. struct sde_crtc_state *cstate;
  6592. u32 msecs_fps = 0;
  6593. if (!crtc)
  6594. return;
  6595. dev = crtc->dev;
  6596. sde_crtc = to_sde_crtc(crtc);
  6597. cstate = to_sde_crtc_state(crtc->state);
  6598. if (!dev || !dev->dev_private || !sde_crtc)
  6599. return;
  6600. priv = dev->dev_private;
  6601. disp_thread = &priv->disp_thread[crtc->index];
  6602. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6603. return;
  6604. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  6605. /* Kickoff transition to read state after next vblank */
  6606. kthread_queue_delayed_work(&disp_thread->worker,
  6607. &sde_crtc->static_cache_read_work,
  6608. msecs_to_jiffies(msecs_fps));
  6609. SDE_EVT32(DRMID(crtc), sde_crtc->cache_state, msecs_fps);
  6610. }
  6611. void sde_crtc_cancel_delayed_work(struct drm_crtc *crtc)
  6612. {
  6613. struct sde_crtc *sde_crtc;
  6614. struct sde_crtc_state *cstate;
  6615. bool cache_status;
  6616. if (!crtc || !crtc->state)
  6617. return;
  6618. sde_crtc = to_sde_crtc(crtc);
  6619. cstate = to_sde_crtc_state(crtc->state);
  6620. cache_status = kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  6621. SDE_EVT32(DRMID(crtc), cache_status);
  6622. }
  6623. /* initialize crtc */
  6624. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  6625. {
  6626. struct drm_crtc *crtc = NULL;
  6627. struct sde_crtc *sde_crtc = NULL;
  6628. struct msm_drm_private *priv = NULL;
  6629. struct sde_kms *kms = NULL;
  6630. const struct drm_crtc_funcs *crtc_funcs;
  6631. int i, rc;
  6632. priv = dev->dev_private;
  6633. kms = to_sde_kms(priv->kms);
  6634. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  6635. if (!sde_crtc)
  6636. return ERR_PTR(-ENOMEM);
  6637. crtc = &sde_crtc->base;
  6638. crtc->dev = dev;
  6639. mutex_init(&sde_crtc->crtc_lock);
  6640. spin_lock_init(&sde_crtc->spin_lock);
  6641. spin_lock_init(&sde_crtc->fevent_spin_lock);
  6642. atomic_set(&sde_crtc->frame_pending, 0);
  6643. sde_crtc->enabled = false;
  6644. sde_crtc->kickoff_in_progress = false;
  6645. /* Below parameters are for fps calculation for sysfs node */
  6646. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  6647. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  6648. sizeof(ktime_t), GFP_KERNEL);
  6649. if (!sde_crtc->fps_info.time_buf)
  6650. SDE_ERROR("invalid buffer\n");
  6651. else
  6652. memset(sde_crtc->fps_info.time_buf, 0,
  6653. sizeof(*(sde_crtc->fps_info.time_buf)));
  6654. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  6655. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  6656. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  6657. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  6658. list_add(&sde_crtc->frame_events[i].list,
  6659. &sde_crtc->frame_event_list);
  6660. kthread_init_work(&sde_crtc->frame_events[i].work,
  6661. sde_crtc_frame_event_work);
  6662. }
  6663. crtc_funcs = test_bit(SDE_FEATURE_HW_VSYNC_TS, kms->catalog->features) ?
  6664. &sde_crtc_funcs_v1 : &sde_crtc_funcs;
  6665. drm_crtc_init_with_planes(dev, crtc, plane, NULL, crtc_funcs, NULL);
  6666. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  6667. if (kms->catalog->hw_fence_rev) {
  6668. set_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask);
  6669. set_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask);
  6670. }
  6671. /* save user friendly CRTC name for later */
  6672. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  6673. /* initialize event handling */
  6674. rc = _sde_crtc_init_events(sde_crtc);
  6675. if (rc) {
  6676. drm_crtc_cleanup(crtc);
  6677. kfree(sde_crtc);
  6678. return ERR_PTR(rc);
  6679. }
  6680. /* initialize output fence support */
  6681. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  6682. if (IS_ERR(sde_crtc->output_fence)) {
  6683. rc = PTR_ERR(sde_crtc->output_fence);
  6684. SDE_ERROR("failed to init fence, %d\n", rc);
  6685. drm_crtc_cleanup(crtc);
  6686. kfree(sde_crtc);
  6687. return ERR_PTR(rc);
  6688. }
  6689. /* create CRTC properties */
  6690. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  6691. priv->crtc_property, sde_crtc->property_data,
  6692. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  6693. sizeof(struct sde_crtc_state));
  6694. sde_crtc_install_properties(crtc, kms->catalog);
  6695. /* Install color processing properties */
  6696. sde_cp_crtc_init(crtc);
  6697. sde_cp_crtc_install_properties(crtc);
  6698. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  6699. sde_crtc->cur_perf.llcc_active[i] = false;
  6700. sde_crtc->new_perf.llcc_active[i] = false;
  6701. }
  6702. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  6703. __sde_crtc_static_cache_read_work);
  6704. SDE_DEBUG("%s: successfully initialized crtc, hwfence_out:%d, hwfence_in:%d\n",
  6705. sde_crtc->name,
  6706. test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask),
  6707. test_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask));
  6708. return crtc;
  6709. }
  6710. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  6711. {
  6712. struct sde_crtc *sde_crtc;
  6713. int rc = 0;
  6714. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  6715. SDE_ERROR("invalid input param(s)\n");
  6716. rc = -EINVAL;
  6717. goto end;
  6718. }
  6719. sde_crtc = to_sde_crtc(crtc);
  6720. sde_crtc->sysfs_dev = device_create_with_groups(
  6721. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  6722. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  6723. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  6724. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  6725. PTR_ERR(sde_crtc->sysfs_dev));
  6726. if (!sde_crtc->sysfs_dev)
  6727. rc = -EINVAL;
  6728. else
  6729. rc = PTR_ERR(sde_crtc->sysfs_dev);
  6730. goto end;
  6731. }
  6732. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  6733. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  6734. if (!sde_crtc->vsync_event_sf)
  6735. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  6736. crtc->base.id);
  6737. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  6738. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  6739. if (!sde_crtc->retire_frame_event_sf)
  6740. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  6741. crtc->base.id);
  6742. end:
  6743. return rc;
  6744. }
  6745. static int _sde_crtc_event_enable(struct sde_kms *kms,
  6746. struct drm_crtc *crtc_drm, u32 event)
  6747. {
  6748. struct sde_crtc *crtc = NULL;
  6749. struct sde_crtc_irq_info *node;
  6750. unsigned long flags;
  6751. bool found = false;
  6752. int ret, i = 0;
  6753. bool add_event = false;
  6754. crtc = to_sde_crtc(crtc_drm);
  6755. spin_lock_irqsave(&crtc->spin_lock, flags);
  6756. list_for_each_entry(node, &crtc->user_event_list, list) {
  6757. if (node->event == event) {
  6758. found = true;
  6759. break;
  6760. }
  6761. }
  6762. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6763. /* event already enabled */
  6764. if (found)
  6765. return 0;
  6766. node = NULL;
  6767. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  6768. if (custom_events[i].event == event &&
  6769. custom_events[i].func) {
  6770. node = kzalloc(sizeof(*node), GFP_KERNEL);
  6771. if (!node)
  6772. return -ENOMEM;
  6773. INIT_LIST_HEAD(&node->list);
  6774. INIT_LIST_HEAD(&node->irq.list);
  6775. node->func = custom_events[i].func;
  6776. node->event = event;
  6777. node->state = IRQ_NOINIT;
  6778. spin_lock_init(&node->state_lock);
  6779. break;
  6780. }
  6781. }
  6782. if (!node) {
  6783. SDE_ERROR("unsupported event %x\n", event);
  6784. return -EINVAL;
  6785. }
  6786. ret = 0;
  6787. if (crtc_drm->enabled) {
  6788. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  6789. if (ret < 0) {
  6790. SDE_ERROR("failed to enable power resource %d\n", ret);
  6791. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6792. kfree(node);
  6793. return ret;
  6794. }
  6795. INIT_LIST_HEAD(&node->irq.list);
  6796. mutex_lock(&crtc->crtc_lock);
  6797. ret = node->func(crtc_drm, true, &node->irq);
  6798. if (!ret) {
  6799. spin_lock_irqsave(&crtc->spin_lock, flags);
  6800. list_add_tail(&node->list, &crtc->user_event_list);
  6801. add_event = true;
  6802. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6803. }
  6804. mutex_unlock(&crtc->crtc_lock);
  6805. pm_runtime_put_sync(crtc_drm->dev->dev);
  6806. }
  6807. if (add_event)
  6808. return 0;
  6809. if (!ret) {
  6810. spin_lock_irqsave(&crtc->spin_lock, flags);
  6811. list_add_tail(&node->list, &crtc->user_event_list);
  6812. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6813. } else {
  6814. kfree(node);
  6815. }
  6816. return ret;
  6817. }
  6818. static int _sde_crtc_event_disable(struct sde_kms *kms,
  6819. struct drm_crtc *crtc_drm, u32 event)
  6820. {
  6821. struct sde_crtc *crtc = NULL;
  6822. struct sde_crtc_irq_info *node = NULL;
  6823. unsigned long flags;
  6824. bool found = false;
  6825. int ret;
  6826. crtc = to_sde_crtc(crtc_drm);
  6827. spin_lock_irqsave(&crtc->spin_lock, flags);
  6828. list_for_each_entry(node, &crtc->user_event_list, list) {
  6829. if (node->event == event) {
  6830. list_del_init(&node->list);
  6831. found = true;
  6832. break;
  6833. }
  6834. }
  6835. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6836. /* event already disabled */
  6837. if (!found)
  6838. return 0;
  6839. /**
  6840. * crtc is disabled interrupts are cleared remove from the list,
  6841. * no need to disable/de-register.
  6842. */
  6843. if (!crtc_drm->enabled) {
  6844. kfree(node);
  6845. return 0;
  6846. }
  6847. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  6848. if (ret < 0) {
  6849. SDE_ERROR("failed to enable power resource %d\n", ret);
  6850. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6851. kfree(node);
  6852. return ret;
  6853. }
  6854. ret = node->func(crtc_drm, false, &node->irq);
  6855. if (ret) {
  6856. spin_lock_irqsave(&crtc->spin_lock, flags);
  6857. list_add_tail(&node->list, &crtc->user_event_list);
  6858. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6859. } else {
  6860. kfree(node);
  6861. }
  6862. pm_runtime_put_sync(crtc_drm->dev->dev);
  6863. return ret;
  6864. }
  6865. int sde_crtc_register_custom_event(struct sde_kms *kms,
  6866. struct drm_crtc *crtc_drm, u32 event, bool en)
  6867. {
  6868. struct sde_crtc *crtc = NULL;
  6869. int ret;
  6870. crtc = to_sde_crtc(crtc_drm);
  6871. if (!crtc || !kms || !kms->dev) {
  6872. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  6873. kms, ((kms) ? (kms->dev) : NULL));
  6874. return -EINVAL;
  6875. }
  6876. if (en)
  6877. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  6878. else
  6879. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  6880. return ret;
  6881. }
  6882. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  6883. bool en, struct sde_irq_callback *irq)
  6884. {
  6885. return 0;
  6886. }
  6887. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  6888. struct sde_irq_callback *noirq)
  6889. {
  6890. /*
  6891. * IRQ object noirq is not being used here since there is
  6892. * no crtc irq from pm event.
  6893. */
  6894. return 0;
  6895. }
  6896. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  6897. bool en, struct sde_irq_callback *irq)
  6898. {
  6899. return 0;
  6900. }
  6901. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  6902. bool en, struct sde_irq_callback *irq)
  6903. {
  6904. return 0;
  6905. }
  6906. static int sde_crtc_opr_event_handler(struct drm_crtc *crtc_drm,
  6907. bool en, struct sde_irq_callback *irq)
  6908. {
  6909. struct sde_crtc *sde_crtc;
  6910. sde_crtc = to_sde_crtc(crtc_drm);
  6911. if (!sde_crtc)
  6912. return -EINVAL;
  6913. sde_crtc->opr_event_notify_enabled = en;
  6914. return 0;
  6915. }
  6916. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  6917. bool en, struct sde_irq_callback *irq)
  6918. {
  6919. return 0;
  6920. }
  6921. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  6922. bool en, struct sde_irq_callback *irq)
  6923. {
  6924. return 0;
  6925. }
  6926. /**
  6927. * sde_crtc_update_cont_splash_settings - update mixer settings
  6928. * and initial clk during device bootup for cont_splash use case
  6929. * @crtc: Pointer to drm crtc structure
  6930. */
  6931. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  6932. {
  6933. struct sde_kms *kms = NULL;
  6934. struct msm_drm_private *priv;
  6935. struct sde_crtc *sde_crtc;
  6936. u64 rate;
  6937. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  6938. SDE_ERROR("invalid crtc\n");
  6939. return;
  6940. }
  6941. priv = crtc->dev->dev_private;
  6942. kms = to_sde_kms(priv->kms);
  6943. if (!kms || !kms->catalog) {
  6944. SDE_ERROR("invalid parameters\n");
  6945. return;
  6946. }
  6947. _sde_crtc_setup_mixers(crtc);
  6948. sde_cp_crtc_refresh_status_properties(crtc);
  6949. crtc->enabled = true;
  6950. /* update core clk value for initial state with cont-splash */
  6951. sde_crtc = to_sde_crtc(crtc);
  6952. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  6953. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  6954. rate : kms->perf.max_core_clk_rate;
  6955. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  6956. }
  6957. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  6958. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  6959. {
  6960. struct sde_lm_cfg *lm;
  6961. char feature_name[256];
  6962. u32 version;
  6963. if (!catalog->mixer_count)
  6964. return;
  6965. lm = &catalog->mixer[0];
  6966. if (!(lm->features & BIT(SDE_MIXER_NOISE_LAYER)))
  6967. return;
  6968. version = lm->sblk->nlayer.version >> 16;
  6969. snprintf(feature_name, ARRAY_SIZE(feature_name), "%s%d", "noise_layer_v", version);
  6970. switch (version) {
  6971. case 1:
  6972. sde_kms_info_add_keyint(info, "has_noise_layer", 1);
  6973. msm_property_install_volatile_range(&sde_crtc->property_info,
  6974. feature_name, 0x0, 0, ~0, 0, CRTC_PROP_NOISE_LAYER_V1);
  6975. break;
  6976. default:
  6977. SDE_ERROR("unsupported noise layer version %d\n", version);
  6978. break;
  6979. }
  6980. }
  6981. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  6982. struct sde_crtc_state *cstate,
  6983. void __user *usr_ptr)
  6984. {
  6985. int ret;
  6986. if (!sde_crtc || !cstate) {
  6987. SDE_ERROR("invalid sde_crtc/state\n");
  6988. return -EINVAL;
  6989. }
  6990. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  6991. if (!usr_ptr) {
  6992. SDE_DEBUG("noise layer removed\n");
  6993. cstate->noise_layer_en = false;
  6994. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6995. return 0;
  6996. }
  6997. ret = copy_from_user(&cstate->layer_cfg, usr_ptr,
  6998. sizeof(cstate->layer_cfg));
  6999. if (ret) {
  7000. SDE_ERROR("failed to copy noise layer %d\n", ret);
  7001. return -EFAULT;
  7002. }
  7003. if (cstate->layer_cfg.zposn != cstate->layer_cfg.zposattn - 1 ||
  7004. cstate->layer_cfg.zposattn >= SDE_STAGE_MAX ||
  7005. !cstate->layer_cfg.attn_factor ||
  7006. cstate->layer_cfg.attn_factor > DRM_NOISE_ATTN_MAX ||
  7007. cstate->layer_cfg.strength > DRM_NOISE_STREN_MAX ||
  7008. !cstate->layer_cfg.alpha_noise ||
  7009. cstate->layer_cfg.alpha_noise > DRM_NOISE_ATTN_MAX) {
  7010. SDE_ERROR("invalid param zposn %d zposattn %d attn_factor %d \
  7011. strength %d alpha noise %d\n", cstate->layer_cfg.zposn,
  7012. cstate->layer_cfg.zposattn, cstate->layer_cfg.attn_factor,
  7013. cstate->layer_cfg.strength, cstate->layer_cfg.alpha_noise);
  7014. return -EINVAL;
  7015. }
  7016. cstate->noise_layer_en = true;
  7017. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7018. return 0;
  7019. }
  7020. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  7021. struct drm_crtc_state *state)
  7022. {
  7023. struct sde_crtc *scrtc = to_sde_crtc(crtc);
  7024. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  7025. struct sde_hw_mixer *lm;
  7026. int i;
  7027. struct sde_hw_noise_layer_cfg cfg;
  7028. struct sde_kms *kms;
  7029. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty))
  7030. return;
  7031. kms = _sde_crtc_get_kms(crtc);
  7032. if (!kms || !kms->catalog) {
  7033. SDE_ERROR("Invalid kms\n");
  7034. return;
  7035. }
  7036. cfg.flags = cstate->layer_cfg.flags;
  7037. cfg.alpha_noise = cstate->layer_cfg.alpha_noise;
  7038. cfg.attn_factor = cstate->layer_cfg.attn_factor;
  7039. cfg.strength = cstate->layer_cfg.strength;
  7040. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features)) {
  7041. cfg.noise_blend_stage = cstate->layer_cfg.zposn + SDE_STAGE_0;
  7042. cfg.attn_blend_stage = cstate->layer_cfg.zposattn + SDE_STAGE_0;
  7043. } else {
  7044. cfg.noise_blend_stage = cstate->layer_cfg.zposn;
  7045. cfg.attn_blend_stage = cstate->layer_cfg.zposattn;
  7046. }
  7047. for (i = 0; i < scrtc->num_mixers; i++) {
  7048. lm = scrtc->mixers[i].hw_lm;
  7049. if (!lm->ops.setup_noise_layer)
  7050. break;
  7051. if (!cstate->noise_layer_en)
  7052. lm->ops.setup_noise_layer(lm, NULL);
  7053. else
  7054. lm->ops.setup_noise_layer(lm, &cfg);
  7055. }
  7056. if (!cstate->noise_layer_en)
  7057. clear_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7058. }
  7059. void sde_crtc_disable_cp_features(struct drm_crtc *crtc)
  7060. {
  7061. sde_cp_disable_features(crtc);
  7062. }
  7063. void _sde_crtc_vm_release_notify(struct drm_crtc *crtc)
  7064. {
  7065. uint32_t val = 1;
  7066. sde_crtc_event_notify(crtc, DRM_EVENT_VM_RELEASE, &val, sizeof(uint32_t));
  7067. }
  7068. void sde_crtc_calc_vpadding_param(struct drm_crtc_state *state, u32 crtc_y, uint32_t crtc_h,
  7069. u32 *padding_y, u32 *padding_start, u32 *padding_height)
  7070. {
  7071. struct sde_kms *kms;
  7072. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  7073. u32 y_remain, y_start, y_end;
  7074. u32 m, n;
  7075. kms = _sde_crtc_get_kms(state->crtc);
  7076. if (!kms || !kms->catalog) {
  7077. SDE_ERROR("invalid kms or catalog\n");
  7078. return;
  7079. }
  7080. if (!kms->catalog->has_line_insertion)
  7081. return;
  7082. if (!cstate->line_insertion.padding_active) {
  7083. SDE_ERROR("zero padding active value\n");
  7084. return;
  7085. }
  7086. /*
  7087. * Computation logic to add number of dummy and active line at
  7088. * precise position on display
  7089. */
  7090. m = cstate->line_insertion.padding_active;
  7091. n = m + cstate->line_insertion.padding_dummy;
  7092. if (m == 0)
  7093. return;
  7094. y_remain = crtc_y % m;
  7095. y_start = y_remain + crtc_y / m * n;
  7096. y_end = (((crtc_y + crtc_h - 1) / m) * n) + ((crtc_y + crtc_h - 1) % m);
  7097. *padding_y = y_start;
  7098. *padding_start = m - y_remain;
  7099. *padding_height = y_end - y_start + 1;
  7100. SDE_EVT32(DRMID(cstate->base.crtc), y_remain, y_start, y_end, *padding_y, *padding_start,
  7101. *padding_height);
  7102. SDE_DEBUG("crtc:%d padding_y:%d padding_start:%d padding_height:%d\n",
  7103. DRMID(cstate->base.crtc), *padding_y, *padding_start, *padding_height);
  7104. }