sde_kms.c 84 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440
  1. /*
  2. * Copyright (c) 2014-2019, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <drm/drm_crtc.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/of_address.h>
  22. #include <linux/of_irq.h>
  23. #include <linux/dma-buf.h>
  24. #include <linux/memblock.h>
  25. #include <linux/bootmem.h>
  26. #include "msm_drv.h"
  27. #include "msm_mmu.h"
  28. #include "msm_gem.h"
  29. #include "dsi_display.h"
  30. #include "dsi_drm.h"
  31. #include "sde_wb.h"
  32. #include "dp_display.h"
  33. #include "dp_drm.h"
  34. #include "sde_kms.h"
  35. #include "sde_core_irq.h"
  36. #include "sde_formats.h"
  37. #include "sde_hw_vbif.h"
  38. #include "sde_vbif.h"
  39. #include "sde_encoder.h"
  40. #include "sde_plane.h"
  41. #include "sde_crtc.h"
  42. #include "sde_reg_dma.h"
  43. #include <soc/qcom/scm.h>
  44. #include "soc/qcom/secure_buffer.h"
  45. #include "soc/qcom/qtee_shmbridge.h"
  46. #define CREATE_TRACE_POINTS
  47. #include "sde_trace.h"
  48. /* defines for secure channel call */
  49. #define MEM_PROTECT_SD_CTRL_SWITCH 0x18
  50. #define MDP_DEVICE_ID 0x1A
  51. static const char * const iommu_ports[] = {
  52. "mdp_0",
  53. };
  54. /**
  55. * Controls size of event log buffer. Specified as a power of 2.
  56. */
  57. #define SDE_EVTLOG_SIZE 1024
  58. /*
  59. * To enable overall DRM driver logging
  60. * # echo 0x2 > /sys/module/drm/parameters/debug
  61. *
  62. * To enable DRM driver h/w logging
  63. * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask
  64. *
  65. * See sde_hw_mdss.h for h/w logging mask definitions (search for SDE_DBG_MASK_)
  66. */
  67. #define SDE_DEBUGFS_DIR "msm_sde"
  68. #define SDE_DEBUGFS_HWMASKNAME "hw_log_mask"
  69. #define SDE_KMS_MODESET_LOCK_TIMEOUT_US 500
  70. #define SDE_KMS_MODESET_LOCK_MAX_TRIALS 20
  71. /**
  72. * sdecustom - enable certain driver customizations for sde clients
  73. * Enabling this modifies the standard DRM behavior slightly and assumes
  74. * that the clients have specific knowledge about the modifications that
  75. * are involved, so don't enable this unless you know what you're doing.
  76. *
  77. * Parts of the driver that are affected by this setting may be located by
  78. * searching for invocations of the 'sde_is_custom_client()' function.
  79. *
  80. * This is disabled by default.
  81. */
  82. static bool sdecustom = true;
  83. module_param(sdecustom, bool, 0400);
  84. MODULE_PARM_DESC(sdecustom, "Enable customizations for sde clients");
  85. static int sde_kms_hw_init(struct msm_kms *kms);
  86. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms);
  87. static int _sde_kms_mmu_init(struct sde_kms *sde_kms);
  88. static int _sde_kms_register_events(struct msm_kms *kms,
  89. struct drm_mode_object *obj, u32 event, bool en);
  90. bool sde_is_custom_client(void)
  91. {
  92. return sdecustom;
  93. }
  94. #ifdef CONFIG_DEBUG_FS
  95. void *sde_debugfs_get_root(struct sde_kms *sde_kms)
  96. {
  97. struct msm_drm_private *priv;
  98. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  99. return NULL;
  100. priv = sde_kms->dev->dev_private;
  101. return priv->debug_root;
  102. }
  103. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  104. {
  105. void *p;
  106. int rc;
  107. void *debugfs_root;
  108. p = sde_hw_util_get_log_mask_ptr();
  109. if (!sde_kms || !p)
  110. return -EINVAL;
  111. debugfs_root = sde_debugfs_get_root(sde_kms);
  112. if (!debugfs_root)
  113. return -EINVAL;
  114. /* allow debugfs_root to be NULL */
  115. debugfs_create_x32(SDE_DEBUGFS_HWMASKNAME, 0600, debugfs_root, p);
  116. (void) sde_debugfs_vbif_init(sde_kms, debugfs_root);
  117. (void) sde_debugfs_core_irq_init(sde_kms, debugfs_root);
  118. rc = sde_core_perf_debugfs_init(&sde_kms->perf, debugfs_root);
  119. if (rc) {
  120. SDE_ERROR("failed to init perf %d\n", rc);
  121. return rc;
  122. }
  123. return 0;
  124. }
  125. static void _sde_debugfs_destroy(struct sde_kms *sde_kms)
  126. {
  127. /* don't need to NULL check debugfs_root */
  128. if (sde_kms) {
  129. sde_debugfs_vbif_destroy(sde_kms);
  130. sde_debugfs_core_irq_destroy(sde_kms);
  131. }
  132. }
  133. #else
  134. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  135. {
  136. return 0;
  137. }
  138. static void _sde_debugfs_destroy(struct sde_kms *sde_kms)
  139. {
  140. }
  141. #endif
  142. static int sde_kms_enable_vblank(struct msm_kms *kms, struct drm_crtc *crtc)
  143. {
  144. int ret = 0;
  145. SDE_ATRACE_BEGIN("sde_kms_enable_vblank");
  146. ret = sde_crtc_vblank(crtc, true);
  147. SDE_ATRACE_END("sde_kms_enable_vblank");
  148. return ret;
  149. }
  150. static void sde_kms_disable_vblank(struct msm_kms *kms, struct drm_crtc *crtc)
  151. {
  152. SDE_ATRACE_BEGIN("sde_kms_disable_vblank");
  153. sde_crtc_vblank(crtc, false);
  154. SDE_ATRACE_END("sde_kms_disable_vblank");
  155. }
  156. static void sde_kms_wait_for_frame_transfer_complete(struct msm_kms *kms,
  157. struct drm_crtc *crtc)
  158. {
  159. struct drm_encoder *encoder;
  160. struct drm_device *dev;
  161. int ret;
  162. if (!kms || !crtc || !crtc->state || !crtc->dev) {
  163. SDE_ERROR("invalid params\n");
  164. return;
  165. }
  166. if (!crtc->state->enable) {
  167. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  168. return;
  169. }
  170. if (!crtc->state->active) {
  171. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  172. return;
  173. }
  174. dev = crtc->dev;
  175. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  176. if (encoder->crtc != crtc)
  177. continue;
  178. /*
  179. * Video Mode - Wait for VSYNC
  180. * Cmd Mode - Wait for PP_DONE. Will be no-op if transfer is
  181. * complete
  182. */
  183. SDE_EVT32_VERBOSE(DRMID(crtc));
  184. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_TX_COMPLETE);
  185. if (ret && ret != -EWOULDBLOCK) {
  186. SDE_ERROR(
  187. "[crtc: %d][enc: %d] wait for commit done returned %d\n",
  188. crtc->base.id, encoder->base.id, ret);
  189. break;
  190. }
  191. }
  192. }
  193. static int _sde_kms_secure_ctrl_xin_clients(struct sde_kms *sde_kms,
  194. struct drm_crtc *crtc, bool enable)
  195. {
  196. struct drm_device *dev;
  197. struct msm_drm_private *priv;
  198. struct sde_mdss_cfg *sde_cfg;
  199. struct drm_plane *plane;
  200. int i, ret;
  201. dev = sde_kms->dev;
  202. priv = dev->dev_private;
  203. sde_cfg = sde_kms->catalog;
  204. ret = sde_vbif_halt_xin_mask(sde_kms,
  205. sde_cfg->sui_block_xin_mask, enable);
  206. if (ret) {
  207. SDE_ERROR("failed to halt some xin-clients, ret:%d\n", ret);
  208. return ret;
  209. }
  210. if (enable) {
  211. for (i = 0; i < priv->num_planes; i++) {
  212. plane = priv->planes[i];
  213. sde_plane_secure_ctrl_xin_client(plane, crtc);
  214. }
  215. }
  216. return 0;
  217. }
  218. /**
  219. * _sde_kms_scm_call - makes secure channel call to switch the VMIDs
  220. * @sde_kms: Pointer to sde_kms struct
  221. * @vimd: switch the stage 2 translation to this VMID
  222. */
  223. static int _sde_kms_scm_call(struct sde_kms *sde_kms, int vmid)
  224. {
  225. struct scm_desc desc = {0};
  226. uint32_t num_sids;
  227. uint32_t *sec_sid;
  228. uint32_t mem_protect_sd_ctrl_id = MEM_PROTECT_SD_CTRL_SWITCH;
  229. struct sde_mdss_cfg *sde_cfg = sde_kms->catalog;
  230. int ret = 0, i;
  231. struct qtee_shm shm;
  232. bool qtee_en = qtee_shmbridge_is_enabled();
  233. num_sids = sde_cfg->sec_sid_mask_count;
  234. if (!num_sids) {
  235. SDE_ERROR("secure SID masks not configured, vmid 0x%x\n", vmid);
  236. return -EINVAL;
  237. }
  238. if (qtee_en) {
  239. ret = qtee_shmbridge_allocate_shm(num_sids * sizeof(uint32_t),
  240. &shm);
  241. if (ret)
  242. return -ENOMEM;
  243. sec_sid = (uint32_t *) shm.paddr;
  244. desc.args[1] = shm.paddr;
  245. desc.args[2] = shm.size;
  246. } else {
  247. sec_sid = kcalloc(num_sids, sizeof(uint32_t), GFP_KERNEL);
  248. if (!sec_sid)
  249. return -ENOMEM;
  250. desc.args[1] = SCM_BUFFER_PHYS(sec_sid);
  251. desc.args[2] = sizeof(uint32_t) * num_sids;
  252. }
  253. desc.arginfo = SCM_ARGS(4, SCM_VAL, SCM_RW, SCM_VAL, SCM_VAL);
  254. desc.args[0] = MDP_DEVICE_ID;
  255. desc.args[3] = vmid;
  256. for (i = 0; i < num_sids; i++) {
  257. sec_sid[i] = sde_cfg->sec_sid_mask[i];
  258. SDE_DEBUG("sid_mask[%d]: %d\n", i, sec_sid[i]);
  259. }
  260. dmac_flush_range(sec_sid, sec_sid + num_sids);
  261. SDE_DEBUG("calling scm_call for vmid 0x%x, num_sids %d, qtee_en %d",
  262. vmid, num_sids, qtee_en);
  263. ret = scm_call2(SCM_SIP_FNID(SCM_SVC_MP,
  264. mem_protect_sd_ctrl_id), &desc);
  265. if (ret)
  266. SDE_ERROR("Error:scm_call2, vmid %lld, ret%d\n",
  267. desc.args[3], ret);
  268. SDE_EVT32(mem_protect_sd_ctrl_id, desc.args[0], desc.args[2],
  269. desc.args[3], qtee_en, num_sids, ret);
  270. if (qtee_en)
  271. qtee_shmbridge_free_shm(&shm);
  272. else
  273. kfree(sec_sid);
  274. return ret;
  275. }
  276. static int _sde_kms_detach_all_cb(struct sde_kms *sde_kms, u32 vmid)
  277. {
  278. u32 ret = 0;
  279. if (atomic_inc_return(&sde_kms->detach_all_cb) > 1)
  280. goto end;
  281. /* detach_all_contexts */
  282. ret = sde_kms_mmu_detach(sde_kms, false);
  283. if (ret) {
  284. SDE_ERROR("failed to detach all cb ret:%d\n", ret);
  285. goto end;
  286. }
  287. ret = _sde_kms_scm_call(sde_kms, vmid);
  288. if (ret)
  289. goto end;
  290. end:
  291. return ret;
  292. }
  293. static int _sde_kms_attach_all_cb(struct sde_kms *sde_kms, int vmid)
  294. {
  295. u32 ret = 0;
  296. if (atomic_dec_return(&sde_kms->detach_all_cb) != 0)
  297. goto end;
  298. ret = _sde_kms_scm_call(sde_kms, vmid);
  299. if (ret)
  300. goto end;
  301. /* attach_all_contexts */
  302. ret = sde_kms_mmu_attach(sde_kms, false);
  303. if (ret) {
  304. SDE_ERROR("failed to attach all cb ret:%d\n", ret);
  305. goto end;
  306. }
  307. end:
  308. return ret;
  309. }
  310. static int _sde_kms_detach_sec_cb(struct sde_kms *sde_kms, int vmid)
  311. {
  312. u32 ret = 0;
  313. if (atomic_inc_return(&sde_kms->detach_sec_cb) > 1)
  314. goto end;
  315. /* detach secure_context */
  316. ret = sde_kms_mmu_detach(sde_kms, true);
  317. if (ret) {
  318. SDE_ERROR("failed to detach sec cb ret:%d\n", ret);
  319. goto end;
  320. }
  321. ret = _sde_kms_scm_call(sde_kms, vmid);
  322. if (ret)
  323. goto end;
  324. end:
  325. return ret;
  326. }
  327. static int _sde_kms_attach_sec_cb(struct sde_kms *sde_kms, int vmid)
  328. {
  329. u32 ret = 0;
  330. if (atomic_dec_return(&sde_kms->detach_sec_cb) != 0)
  331. goto end;
  332. ret = _sde_kms_scm_call(sde_kms, vmid);
  333. if (ret)
  334. goto end;
  335. ret = sde_kms_mmu_attach(sde_kms, true);
  336. if (ret) {
  337. SDE_ERROR("failed to attach sec cb ret:%d\n", ret);
  338. goto end;
  339. }
  340. end:
  341. return ret;
  342. }
  343. static int _sde_kms_sui_misr_ctrl(struct sde_kms *sde_kms,
  344. struct drm_crtc *crtc, bool enable)
  345. {
  346. int ret;
  347. if (enable) {
  348. ret = pm_runtime_get_sync(sde_kms->dev->dev);
  349. if (ret < 0) {
  350. SDE_ERROR("failed to enable resource, ret:%d\n", ret);
  351. return ret;
  352. }
  353. sde_crtc_misr_setup(crtc, true, 1);
  354. ret = _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, true);
  355. if (ret) {
  356. pm_runtime_put_sync(sde_kms->dev->dev);
  357. return ret;
  358. }
  359. } else {
  360. _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, false);
  361. sde_crtc_misr_setup(crtc, false, 0);
  362. pm_runtime_put_sync(sde_kms->dev->dev);
  363. }
  364. return 0;
  365. }
  366. static int _sde_kms_secure_ctrl(struct sde_kms *sde_kms, struct drm_crtc *crtc,
  367. bool post_commit)
  368. {
  369. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  370. int old_smmu_state = smmu_state->state;
  371. int ret = 0;
  372. u32 vmid;
  373. if (!sde_kms || !crtc) {
  374. SDE_ERROR("invalid argument(s)\n");
  375. return -EINVAL;
  376. }
  377. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->transition_type,
  378. post_commit, smmu_state->sui_misr_state,
  379. smmu_state->secure_level, SDE_EVTLOG_FUNC_ENTRY);
  380. if ((!smmu_state->transition_type) ||
  381. ((smmu_state->transition_type == POST_COMMIT) && !post_commit))
  382. /* Bail out */
  383. return 0;
  384. /* enable sui misr if requested, before the transition */
  385. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ) {
  386. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, true);
  387. if (ret)
  388. goto end;
  389. }
  390. mutex_lock(&sde_kms->secure_transition_lock);
  391. switch (smmu_state->state) {
  392. case DETACH_ALL_REQ:
  393. ret = _sde_kms_detach_all_cb(sde_kms, VMID_CP_SEC_DISPLAY);
  394. if (!ret)
  395. smmu_state->state = DETACHED;
  396. break;
  397. case ATTACH_ALL_REQ:
  398. ret = _sde_kms_attach_all_cb(sde_kms, VMID_CP_PIXEL);
  399. if (!ret) {
  400. smmu_state->state = ATTACHED;
  401. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  402. }
  403. break;
  404. case DETACH_SEC_REQ:
  405. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  406. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  407. ret = _sde_kms_detach_sec_cb(sde_kms, vmid);
  408. if (!ret)
  409. smmu_state->state = DETACHED_SEC;
  410. break;
  411. case ATTACH_SEC_REQ:
  412. ret = _sde_kms_attach_sec_cb(sde_kms, VMID_CP_PIXEL);
  413. if (!ret) {
  414. smmu_state->state = ATTACHED;
  415. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  416. }
  417. break;
  418. default:
  419. SDE_ERROR("crtc%d: invalid smmu state %d transition type %d\n",
  420. DRMID(crtc), smmu_state->state,
  421. smmu_state->transition_type);
  422. ret = -EINVAL;
  423. break;
  424. }
  425. mutex_unlock(&sde_kms->secure_transition_lock);
  426. /* disable sui misr if requested, after the transition */
  427. if (!ret && (smmu_state->sui_misr_state == SUI_MISR_DISABLE_REQ)) {
  428. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  429. if (ret)
  430. goto end;
  431. }
  432. end:
  433. smmu_state->sui_misr_state = NONE;
  434. smmu_state->transition_type = NONE;
  435. smmu_state->transition_error = ret ? true : false;
  436. SDE_DEBUG("crtc %d: old_state %d, new_state %d, sec_lvl %d, ret %d\n",
  437. DRMID(crtc), old_smmu_state, smmu_state->state,
  438. smmu_state->secure_level, ret);
  439. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->transition_type,
  440. smmu_state->transition_error, smmu_state->secure_level,
  441. smmu_state->sui_misr_state, ret, SDE_EVTLOG_FUNC_EXIT);
  442. return ret;
  443. }
  444. static int sde_kms_prepare_secure_transition(struct msm_kms *kms,
  445. struct drm_atomic_state *state)
  446. {
  447. struct drm_crtc *crtc;
  448. struct drm_crtc_state *old_crtc_state;
  449. struct drm_plane *plane;
  450. struct drm_plane_state *plane_state;
  451. struct sde_kms *sde_kms = to_sde_kms(kms);
  452. struct drm_device *dev = sde_kms->dev;
  453. int i, ops = 0, ret = 0;
  454. bool old_valid_fb = false;
  455. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  456. if (!crtc->state || !crtc->state->active)
  457. continue;
  458. /*
  459. * It is safe to assume only one active crtc,
  460. * and compatible translation modes on the
  461. * planes staged on this crtc.
  462. * otherwise validation would have failed.
  463. * For this CRTC,
  464. */
  465. /*
  466. * 1. Check if old state on the CRTC has planes
  467. * staged with valid fbs
  468. */
  469. for_each_old_plane_in_state(state, plane, plane_state, i) {
  470. if (!plane_state->crtc)
  471. continue;
  472. if (plane_state->fb) {
  473. old_valid_fb = true;
  474. break;
  475. }
  476. }
  477. /*
  478. * 2.Get the operations needed to be performed before
  479. * secure transition can be initiated.
  480. */
  481. ops = sde_crtc_get_secure_transition_ops(crtc,
  482. old_crtc_state, old_valid_fb);
  483. if (ops < 0) {
  484. SDE_ERROR("invalid secure operations %x\n", ops);
  485. return ops;
  486. }
  487. if (!ops)
  488. goto no_ops;
  489. SDE_DEBUG("%d:secure operations(%x) started on state:%pK\n",
  490. crtc->base.id, ops, crtc->state);
  491. SDE_EVT32(DRMID(crtc), ops, crtc->state, old_valid_fb);
  492. /* 3. Perform operations needed for secure transition */
  493. if (ops & SDE_KMS_OPS_WAIT_FOR_TX_DONE) {
  494. SDE_DEBUG("wait_for_transfer_done\n");
  495. sde_kms_wait_for_frame_transfer_complete(kms, crtc);
  496. }
  497. if (ops & SDE_KMS_OPS_CLEANUP_PLANE_FB) {
  498. SDE_DEBUG("cleanup planes\n");
  499. drm_atomic_helper_cleanup_planes(dev, state);
  500. }
  501. if (ops & SDE_KMS_OPS_SECURE_STATE_CHANGE) {
  502. SDE_DEBUG("secure ctrl\n");
  503. _sde_kms_secure_ctrl(sde_kms, crtc, false);
  504. }
  505. if (ops & SDE_KMS_OPS_PREPARE_PLANE_FB) {
  506. SDE_DEBUG("prepare planes %d",
  507. crtc->state->plane_mask);
  508. drm_atomic_crtc_for_each_plane(plane,
  509. crtc) {
  510. const struct drm_plane_helper_funcs *funcs;
  511. plane_state = plane->state;
  512. funcs = plane->helper_private;
  513. SDE_DEBUG("psde:%d FB[%u]\n",
  514. plane->base.id,
  515. plane->fb->base.id);
  516. if (!funcs)
  517. continue;
  518. if (funcs->prepare_fb(plane, plane_state)) {
  519. ret = funcs->prepare_fb(plane,
  520. plane_state);
  521. if (ret)
  522. return ret;
  523. }
  524. }
  525. }
  526. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  527. SDE_DEBUG("secure operations completed\n");
  528. }
  529. no_ops:
  530. return 0;
  531. }
  532. static int _sde_kms_release_splash_buffer(unsigned int mem_addr,
  533. unsigned int splash_buffer_size,
  534. unsigned int ramdump_base,
  535. unsigned int ramdump_buffer_size)
  536. {
  537. unsigned long pfn_start, pfn_end, pfn_idx;
  538. int ret = 0;
  539. if (!mem_addr || !splash_buffer_size) {
  540. SDE_ERROR("invalid params\n");
  541. return -EINVAL;
  542. }
  543. /* leave ramdump memory only if base address matches */
  544. if (ramdump_base == mem_addr &&
  545. ramdump_buffer_size <= splash_buffer_size) {
  546. mem_addr += ramdump_buffer_size;
  547. splash_buffer_size -= ramdump_buffer_size;
  548. }
  549. pfn_start = mem_addr >> PAGE_SHIFT;
  550. pfn_end = (mem_addr + splash_buffer_size) >> PAGE_SHIFT;
  551. ret = memblock_free(mem_addr, splash_buffer_size);
  552. if (ret) {
  553. SDE_ERROR("continuous splash memory free failed:%d\n", ret);
  554. return ret;
  555. }
  556. for (pfn_idx = pfn_start; pfn_idx < pfn_end; pfn_idx++)
  557. free_reserved_page(pfn_to_page(pfn_idx));
  558. return ret;
  559. }
  560. static int _sde_kms_splash_mem_get(struct sde_kms *sde_kms,
  561. struct sde_splash_mem *splash)
  562. {
  563. struct msm_mmu *mmu = NULL;
  564. int ret = 0;
  565. if (!sde_kms->aspace[0]) {
  566. SDE_ERROR("aspace not found for sde kms node\n");
  567. return -EINVAL;
  568. }
  569. mmu = sde_kms->aspace[0]->mmu;
  570. if (!mmu) {
  571. SDE_ERROR("mmu not found for aspace\n");
  572. return -EINVAL;
  573. }
  574. if (!splash || !mmu->funcs || !mmu->funcs->one_to_one_map) {
  575. SDE_ERROR("invalid input params for map\n");
  576. return -EINVAL;
  577. }
  578. if (!splash->ref_cnt) {
  579. ret = mmu->funcs->one_to_one_map(mmu, splash->splash_buf_base,
  580. splash->splash_buf_base,
  581. splash->splash_buf_size,
  582. IOMMU_READ | IOMMU_NOEXEC);
  583. if (ret)
  584. SDE_ERROR("splash memory smmu map failed:%d\n", ret);
  585. }
  586. splash->ref_cnt++;
  587. SDE_DEBUG("one2one mapping done for base:%lx size:%x ref_cnt:%d\n",
  588. splash->splash_buf_base,
  589. splash->splash_buf_size,
  590. splash->ref_cnt);
  591. return ret;
  592. }
  593. static int _sde_kms_map_all_splash_regions(struct sde_kms *sde_kms)
  594. {
  595. int i = 0;
  596. int ret = 0;
  597. if (!sde_kms)
  598. return -EINVAL;
  599. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  600. ret = _sde_kms_splash_mem_get(sde_kms,
  601. sde_kms->splash_data.splash_display[i].splash);
  602. if (ret)
  603. return ret;
  604. }
  605. return ret;
  606. }
  607. static int _sde_kms_splash_mem_put(struct sde_kms *sde_kms,
  608. struct sde_splash_mem *splash)
  609. {
  610. struct msm_mmu *mmu = NULL;
  611. int rc = 0;
  612. if (!sde_kms)
  613. return -EINVAL;
  614. if (!sde_kms->aspace[0]) {
  615. SDE_ERROR("aspace not found for sde kms node\n");
  616. return -EINVAL;
  617. }
  618. mmu = sde_kms->aspace[0]->mmu;
  619. if (!mmu) {
  620. SDE_ERROR("mmu not found for aspace\n");
  621. return -EINVAL;
  622. }
  623. if (!splash || !mmu->funcs || !mmu->funcs->one_to_one_unmap)
  624. return -EINVAL;
  625. splash->ref_cnt--;
  626. SDE_DEBUG("splash base:%lx refcnt:%d\n",
  627. splash->splash_buf_base, splash->ref_cnt);
  628. if (!splash->ref_cnt) {
  629. mmu->funcs->one_to_one_unmap(mmu, splash->splash_buf_base,
  630. splash->splash_buf_size);
  631. rc = _sde_kms_release_splash_buffer(splash->splash_buf_base,
  632. splash->splash_buf_size, splash->ramdump_base,
  633. splash->ramdump_size);
  634. splash->splash_buf_base = 0;
  635. splash->splash_buf_size = 0;
  636. }
  637. return rc;
  638. }
  639. static int _sde_kms_unmap_all_splash_regions(struct sde_kms *sde_kms)
  640. {
  641. int i = 0;
  642. int ret = 0;
  643. if (!sde_kms)
  644. return -EINVAL;
  645. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  646. ret = _sde_kms_splash_mem_put(sde_kms,
  647. sde_kms->splash_data.splash_display[i].splash);
  648. if (ret)
  649. return ret;
  650. }
  651. return ret;
  652. }
  653. static void sde_kms_prepare_commit(struct msm_kms *kms,
  654. struct drm_atomic_state *state)
  655. {
  656. struct sde_kms *sde_kms;
  657. struct msm_drm_private *priv;
  658. struct drm_device *dev;
  659. struct drm_encoder *encoder;
  660. struct drm_crtc *crtc;
  661. struct drm_crtc_state *crtc_state;
  662. int i, rc;
  663. if (!kms)
  664. return;
  665. sde_kms = to_sde_kms(kms);
  666. dev = sde_kms->dev;
  667. if (!dev || !dev->dev_private)
  668. return;
  669. priv = dev->dev_private;
  670. SDE_ATRACE_BEGIN("prepare_commit");
  671. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  672. if (rc < 0) {
  673. SDE_ERROR("failed to enable power resources %d\n", rc);
  674. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  675. goto end;
  676. }
  677. if (sde_kms->first_kickoff) {
  678. sde_power_scale_reg_bus(&priv->phandle, VOTE_INDEX_HIGH, false);
  679. sde_kms->first_kickoff = false;
  680. }
  681. for_each_old_crtc_in_state(state, crtc, crtc_state, i) {
  682. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  683. head) {
  684. if (encoder->crtc != crtc)
  685. continue;
  686. sde_encoder_prepare_commit(encoder);
  687. }
  688. }
  689. /*
  690. * NOTE: for secure use cases we want to apply the new HW
  691. * configuration only after completing preparation for secure
  692. * transitions prepare below if any transtions is required.
  693. */
  694. sde_kms_prepare_secure_transition(kms, state);
  695. end:
  696. SDE_ATRACE_END("prepare_commit");
  697. }
  698. static void sde_kms_commit(struct msm_kms *kms,
  699. struct drm_atomic_state *old_state)
  700. {
  701. struct sde_kms *sde_kms;
  702. struct drm_crtc *crtc;
  703. struct drm_crtc_state *old_crtc_state;
  704. int i;
  705. if (!kms || !old_state)
  706. return;
  707. sde_kms = to_sde_kms(kms);
  708. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  709. SDE_ERROR("power resource is not enabled\n");
  710. return;
  711. }
  712. SDE_ATRACE_BEGIN("sde_kms_commit");
  713. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  714. if (crtc->state->active) {
  715. SDE_EVT32(DRMID(crtc));
  716. sde_crtc_commit_kickoff(crtc, old_crtc_state);
  717. }
  718. }
  719. SDE_ATRACE_END("sde_kms_commit");
  720. }
  721. static void _sde_kms_release_splash_resource(struct sde_kms *sde_kms,
  722. struct drm_crtc *crtc)
  723. {
  724. struct msm_drm_private *priv;
  725. struct sde_splash_display *splash_display;
  726. int i;
  727. if (!sde_kms || !crtc)
  728. return;
  729. priv = sde_kms->dev->dev_private;
  730. if (!crtc->state->active || !sde_kms->splash_data.num_splash_displays)
  731. return;
  732. SDE_EVT32(DRMID(crtc), crtc->state->active,
  733. sde_kms->splash_data.num_splash_displays);
  734. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  735. splash_display = &sde_kms->splash_data.splash_display[i];
  736. if (splash_display->encoder &&
  737. crtc == splash_display->encoder->crtc)
  738. break;
  739. }
  740. if (i >= MAX_DSI_DISPLAYS)
  741. return;
  742. _sde_kms_splash_mem_put(sde_kms, splash_display->splash);
  743. if (splash_display->cont_splash_enabled) {
  744. sde_encoder_update_caps_for_cont_splash(splash_display->encoder,
  745. splash_display, false);
  746. splash_display->cont_splash_enabled = false;
  747. sde_kms->splash_data.num_splash_displays--;
  748. SDE_DEBUG("cont_splash handoff done for dpy:%d remaining:%d\n",
  749. i, sde_kms->splash_data.num_splash_displays);
  750. memset(splash_display, 0x0, sizeof(struct sde_splash_display));
  751. }
  752. /* remove the votes if all displays are done with splash */
  753. if (!sde_kms->splash_data.num_splash_displays) {
  754. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  755. sde_power_data_bus_set_quota(&priv->phandle, i,
  756. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  757. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  758. pm_runtime_put_sync(sde_kms->dev->dev);
  759. }
  760. }
  761. static void sde_kms_complete_commit(struct msm_kms *kms,
  762. struct drm_atomic_state *old_state)
  763. {
  764. struct sde_kms *sde_kms;
  765. struct msm_drm_private *priv;
  766. struct drm_crtc *crtc;
  767. struct drm_crtc_state *old_crtc_state;
  768. struct drm_connector *connector;
  769. struct drm_connector_state *old_conn_state;
  770. int i, rc = 0;
  771. if (!kms || !old_state)
  772. return;
  773. sde_kms = to_sde_kms(kms);
  774. if (!sde_kms->dev || !sde_kms->dev->dev_private)
  775. return;
  776. priv = sde_kms->dev->dev_private;
  777. if (sde_kms_power_resource_is_enabled(sde_kms->dev) < 0) {
  778. SDE_ERROR("power resource is not enabled\n");
  779. return;
  780. }
  781. SDE_ATRACE_BEGIN("sde_kms_complete_commit");
  782. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  783. sde_crtc_complete_commit(crtc, old_crtc_state);
  784. /* complete secure transitions if any */
  785. if (sde_kms->smmu_state.transition_type == POST_COMMIT)
  786. _sde_kms_secure_ctrl(sde_kms, crtc, true);
  787. }
  788. for_each_old_connector_in_state(old_state, connector,
  789. old_conn_state, i) {
  790. struct sde_connector *c_conn;
  791. c_conn = to_sde_connector(connector);
  792. if (!c_conn->ops.post_kickoff)
  793. continue;
  794. rc = c_conn->ops.post_kickoff(connector);
  795. if (rc) {
  796. pr_err("Connector Post kickoff failed rc=%d\n",
  797. rc);
  798. }
  799. }
  800. pm_runtime_put_sync(sde_kms->dev->dev);
  801. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i)
  802. _sde_kms_release_splash_resource(sde_kms, crtc);
  803. SDE_EVT32_VERBOSE(SDE_EVTLOG_FUNC_EXIT);
  804. SDE_ATRACE_END("sde_kms_complete_commit");
  805. }
  806. static void sde_kms_wait_for_commit_done(struct msm_kms *kms,
  807. struct drm_crtc *crtc)
  808. {
  809. struct drm_encoder *encoder;
  810. struct drm_device *dev;
  811. int ret;
  812. if (!kms || !crtc || !crtc->state) {
  813. SDE_ERROR("invalid params\n");
  814. return;
  815. }
  816. dev = crtc->dev;
  817. if (!crtc->state->enable) {
  818. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  819. return;
  820. }
  821. if (!crtc->state->active) {
  822. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  823. return;
  824. }
  825. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  826. SDE_ERROR("power resource is not enabled\n");
  827. return;
  828. }
  829. SDE_ATRACE_BEGIN("sde_kms_wait_for_commit_done");
  830. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  831. if (encoder->crtc != crtc)
  832. continue;
  833. /*
  834. * Wait for post-flush if necessary to delay before
  835. * plane_cleanup. For example, wait for vsync in case of video
  836. * mode panels. This may be a no-op for command mode panels.
  837. */
  838. SDE_EVT32_VERBOSE(DRMID(crtc));
  839. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_COMMIT_DONE);
  840. if (ret && ret != -EWOULDBLOCK) {
  841. SDE_ERROR("wait for commit done returned %d\n", ret);
  842. sde_crtc_request_frame_reset(crtc);
  843. break;
  844. }
  845. sde_crtc_complete_flip(crtc, NULL);
  846. }
  847. SDE_ATRACE_END("sde_ksm_wait_for_commit_done");
  848. }
  849. static void sde_kms_prepare_fence(struct msm_kms *kms,
  850. struct drm_atomic_state *old_state)
  851. {
  852. struct drm_crtc *crtc;
  853. struct drm_crtc_state *old_crtc_state;
  854. int i, rc;
  855. if (!kms || !old_state || !old_state->dev || !old_state->acquire_ctx) {
  856. SDE_ERROR("invalid argument(s)\n");
  857. return;
  858. }
  859. SDE_ATRACE_BEGIN("sde_kms_prepare_fence");
  860. retry:
  861. /* attempt to acquire ww mutex for connection */
  862. rc = drm_modeset_lock(&old_state->dev->mode_config.connection_mutex,
  863. old_state->acquire_ctx);
  864. if (rc == -EDEADLK) {
  865. drm_modeset_backoff(old_state->acquire_ctx);
  866. goto retry;
  867. }
  868. /* old_state actually contains updated crtc pointers */
  869. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  870. if (crtc->state->active)
  871. sde_crtc_prepare_commit(crtc, old_crtc_state);
  872. }
  873. SDE_ATRACE_END("sde_kms_prepare_fence");
  874. }
  875. /**
  876. * _sde_kms_get_displays - query for underlying display handles and cache them
  877. * @sde_kms: Pointer to sde kms structure
  878. * Returns: Zero on success
  879. */
  880. static int _sde_kms_get_displays(struct sde_kms *sde_kms)
  881. {
  882. int rc = -ENOMEM;
  883. if (!sde_kms) {
  884. SDE_ERROR("invalid sde kms\n");
  885. return -EINVAL;
  886. }
  887. /* dsi */
  888. sde_kms->dsi_displays = NULL;
  889. sde_kms->dsi_display_count = dsi_display_get_num_of_displays();
  890. if (sde_kms->dsi_display_count) {
  891. sde_kms->dsi_displays = kcalloc(sde_kms->dsi_display_count,
  892. sizeof(void *),
  893. GFP_KERNEL);
  894. if (!sde_kms->dsi_displays) {
  895. SDE_ERROR("failed to allocate dsi displays\n");
  896. goto exit_deinit_dsi;
  897. }
  898. sde_kms->dsi_display_count =
  899. dsi_display_get_active_displays(sde_kms->dsi_displays,
  900. sde_kms->dsi_display_count);
  901. }
  902. /* wb */
  903. sde_kms->wb_displays = NULL;
  904. sde_kms->wb_display_count = sde_wb_get_num_of_displays();
  905. if (sde_kms->wb_display_count) {
  906. sde_kms->wb_displays = kcalloc(sde_kms->wb_display_count,
  907. sizeof(void *),
  908. GFP_KERNEL);
  909. if (!sde_kms->wb_displays) {
  910. SDE_ERROR("failed to allocate wb displays\n");
  911. goto exit_deinit_wb;
  912. }
  913. sde_kms->wb_display_count =
  914. wb_display_get_displays(sde_kms->wb_displays,
  915. sde_kms->wb_display_count);
  916. }
  917. /* dp */
  918. sde_kms->dp_displays = NULL;
  919. sde_kms->dp_display_count = dp_display_get_num_of_displays();
  920. if (sde_kms->dp_display_count) {
  921. sde_kms->dp_displays = kcalloc(sde_kms->dp_display_count,
  922. sizeof(void *), GFP_KERNEL);
  923. if (!sde_kms->dp_displays) {
  924. SDE_ERROR("failed to allocate dp displays\n");
  925. goto exit_deinit_dp;
  926. }
  927. sde_kms->dp_display_count =
  928. dp_display_get_displays(sde_kms->dp_displays,
  929. sde_kms->dp_display_count);
  930. sde_kms->dp_stream_count = dp_display_get_num_of_streams();
  931. }
  932. return 0;
  933. exit_deinit_dp:
  934. kfree(sde_kms->dp_displays);
  935. sde_kms->dp_stream_count = 0;
  936. sde_kms->dp_display_count = 0;
  937. sde_kms->dp_displays = NULL;
  938. exit_deinit_wb:
  939. kfree(sde_kms->wb_displays);
  940. sde_kms->wb_display_count = 0;
  941. sde_kms->wb_displays = NULL;
  942. exit_deinit_dsi:
  943. kfree(sde_kms->dsi_displays);
  944. sde_kms->dsi_display_count = 0;
  945. sde_kms->dsi_displays = NULL;
  946. return rc;
  947. }
  948. /**
  949. * _sde_kms_release_displays - release cache of underlying display handles
  950. * @sde_kms: Pointer to sde kms structure
  951. */
  952. static void _sde_kms_release_displays(struct sde_kms *sde_kms)
  953. {
  954. if (!sde_kms) {
  955. SDE_ERROR("invalid sde kms\n");
  956. return;
  957. }
  958. kfree(sde_kms->wb_displays);
  959. sde_kms->wb_displays = NULL;
  960. sde_kms->wb_display_count = 0;
  961. kfree(sde_kms->dsi_displays);
  962. sde_kms->dsi_displays = NULL;
  963. sde_kms->dsi_display_count = 0;
  964. }
  965. /**
  966. * _sde_kms_setup_displays - create encoders, bridges and connectors
  967. * for underlying displays
  968. * @dev: Pointer to drm device structure
  969. * @priv: Pointer to private drm device data
  970. * @sde_kms: Pointer to sde kms structure
  971. * Returns: Zero on success
  972. */
  973. static int _sde_kms_setup_displays(struct drm_device *dev,
  974. struct msm_drm_private *priv,
  975. struct sde_kms *sde_kms)
  976. {
  977. static const struct sde_connector_ops dsi_ops = {
  978. .set_info_blob = dsi_conn_set_info_blob,
  979. .detect = dsi_conn_detect,
  980. .get_modes = dsi_connector_get_modes,
  981. .pre_destroy = dsi_connector_put_modes,
  982. .mode_valid = dsi_conn_mode_valid,
  983. .get_info = dsi_display_get_info,
  984. .set_backlight = dsi_display_set_backlight,
  985. .soft_reset = dsi_display_soft_reset,
  986. .pre_kickoff = dsi_conn_pre_kickoff,
  987. .clk_ctrl = dsi_display_clk_ctrl,
  988. .set_power = dsi_display_set_power,
  989. .get_mode_info = dsi_conn_get_mode_info,
  990. .get_dst_format = dsi_display_get_dst_format,
  991. .post_kickoff = dsi_conn_post_kickoff,
  992. .check_status = dsi_display_check_status,
  993. .enable_event = dsi_conn_enable_event,
  994. .cmd_transfer = dsi_display_cmd_transfer,
  995. .cont_splash_config = dsi_display_cont_splash_config,
  996. .get_panel_vfp = dsi_display_get_panel_vfp,
  997. .get_default_lms = dsi_display_get_default_lms,
  998. };
  999. static const struct sde_connector_ops wb_ops = {
  1000. .post_init = sde_wb_connector_post_init,
  1001. .set_info_blob = sde_wb_connector_set_info_blob,
  1002. .detect = sde_wb_connector_detect,
  1003. .get_modes = sde_wb_connector_get_modes,
  1004. .set_property = sde_wb_connector_set_property,
  1005. .get_info = sde_wb_get_info,
  1006. .soft_reset = NULL,
  1007. .get_mode_info = sde_wb_get_mode_info,
  1008. .get_dst_format = NULL,
  1009. .check_status = NULL,
  1010. .cmd_transfer = NULL,
  1011. .cont_splash_config = NULL,
  1012. .get_panel_vfp = NULL,
  1013. };
  1014. static const struct sde_connector_ops dp_ops = {
  1015. .post_init = dp_connector_post_init,
  1016. .detect = dp_connector_detect,
  1017. .get_modes = dp_connector_get_modes,
  1018. .mode_valid = dp_connector_mode_valid,
  1019. .get_info = dp_connector_get_info,
  1020. .get_mode_info = dp_connector_get_mode_info,
  1021. .post_open = dp_connector_post_open,
  1022. .check_status = NULL,
  1023. .config_hdr = dp_connector_config_hdr,
  1024. .cmd_transfer = NULL,
  1025. .cont_splash_config = NULL,
  1026. .get_panel_vfp = NULL,
  1027. .update_pps = dp_connector_update_pps,
  1028. };
  1029. struct msm_display_info info;
  1030. struct drm_encoder *encoder;
  1031. void *display, *connector;
  1032. int i, max_encoders;
  1033. int rc = 0;
  1034. if (!dev || !priv || !sde_kms) {
  1035. SDE_ERROR("invalid argument(s)\n");
  1036. return -EINVAL;
  1037. }
  1038. max_encoders = sde_kms->dsi_display_count + sde_kms->wb_display_count +
  1039. sde_kms->dp_display_count +
  1040. sde_kms->dp_stream_count;
  1041. if (max_encoders > ARRAY_SIZE(priv->encoders)) {
  1042. max_encoders = ARRAY_SIZE(priv->encoders);
  1043. SDE_ERROR("capping number of displays to %d", max_encoders);
  1044. }
  1045. /* dsi */
  1046. for (i = 0; i < sde_kms->dsi_display_count &&
  1047. priv->num_encoders < max_encoders; ++i) {
  1048. display = sde_kms->dsi_displays[i];
  1049. encoder = NULL;
  1050. memset(&info, 0x0, sizeof(info));
  1051. rc = dsi_display_get_info(NULL, &info, display);
  1052. if (rc) {
  1053. SDE_ERROR("dsi get_info %d failed\n", i);
  1054. continue;
  1055. }
  1056. encoder = sde_encoder_init(dev, &info);
  1057. if (IS_ERR_OR_NULL(encoder)) {
  1058. SDE_ERROR("encoder init failed for dsi %d\n", i);
  1059. continue;
  1060. }
  1061. rc = dsi_display_drm_bridge_init(display, encoder);
  1062. if (rc) {
  1063. SDE_ERROR("dsi bridge %d init failed, %d\n", i, rc);
  1064. sde_encoder_destroy(encoder);
  1065. continue;
  1066. }
  1067. connector = sde_connector_init(dev,
  1068. encoder,
  1069. 0,
  1070. display,
  1071. &dsi_ops,
  1072. DRM_CONNECTOR_POLL_HPD,
  1073. DRM_MODE_CONNECTOR_DSI);
  1074. if (connector) {
  1075. priv->encoders[priv->num_encoders++] = encoder;
  1076. priv->connectors[priv->num_connectors++] = connector;
  1077. } else {
  1078. SDE_ERROR("dsi %d connector init failed\n", i);
  1079. dsi_display_drm_bridge_deinit(display);
  1080. sde_encoder_destroy(encoder);
  1081. }
  1082. }
  1083. /* wb */
  1084. for (i = 0; i < sde_kms->wb_display_count &&
  1085. priv->num_encoders < max_encoders; ++i) {
  1086. display = sde_kms->wb_displays[i];
  1087. encoder = NULL;
  1088. memset(&info, 0x0, sizeof(info));
  1089. rc = sde_wb_get_info(NULL, &info, display);
  1090. if (rc) {
  1091. SDE_ERROR("wb get_info %d failed\n", i);
  1092. continue;
  1093. }
  1094. encoder = sde_encoder_init(dev, &info);
  1095. if (IS_ERR_OR_NULL(encoder)) {
  1096. SDE_ERROR("encoder init failed for wb %d\n", i);
  1097. continue;
  1098. }
  1099. rc = sde_wb_drm_init(display, encoder);
  1100. if (rc) {
  1101. SDE_ERROR("wb bridge %d init failed, %d\n", i, rc);
  1102. sde_encoder_destroy(encoder);
  1103. continue;
  1104. }
  1105. connector = sde_connector_init(dev,
  1106. encoder,
  1107. 0,
  1108. display,
  1109. &wb_ops,
  1110. DRM_CONNECTOR_POLL_HPD,
  1111. DRM_MODE_CONNECTOR_VIRTUAL);
  1112. if (connector) {
  1113. priv->encoders[priv->num_encoders++] = encoder;
  1114. priv->connectors[priv->num_connectors++] = connector;
  1115. } else {
  1116. SDE_ERROR("wb %d connector init failed\n", i);
  1117. sde_wb_drm_deinit(display);
  1118. sde_encoder_destroy(encoder);
  1119. }
  1120. }
  1121. /* dp */
  1122. for (i = 0; i < sde_kms->dp_display_count &&
  1123. priv->num_encoders < max_encoders; ++i) {
  1124. int idx;
  1125. display = sde_kms->dp_displays[i];
  1126. encoder = NULL;
  1127. memset(&info, 0x0, sizeof(info));
  1128. rc = dp_connector_get_info(NULL, &info, display);
  1129. if (rc) {
  1130. SDE_ERROR("dp get_info %d failed\n", i);
  1131. continue;
  1132. }
  1133. encoder = sde_encoder_init(dev, &info);
  1134. if (IS_ERR_OR_NULL(encoder)) {
  1135. SDE_ERROR("dp encoder init failed %d\n", i);
  1136. continue;
  1137. }
  1138. rc = dp_drm_bridge_init(display, encoder);
  1139. if (rc) {
  1140. SDE_ERROR("dp bridge %d init failed, %d\n", i, rc);
  1141. sde_encoder_destroy(encoder);
  1142. continue;
  1143. }
  1144. connector = sde_connector_init(dev,
  1145. encoder,
  1146. NULL,
  1147. display,
  1148. &dp_ops,
  1149. DRM_CONNECTOR_POLL_HPD,
  1150. DRM_MODE_CONNECTOR_DisplayPort);
  1151. if (connector) {
  1152. priv->encoders[priv->num_encoders++] = encoder;
  1153. priv->connectors[priv->num_connectors++] = connector;
  1154. } else {
  1155. SDE_ERROR("dp %d connector init failed\n", i);
  1156. dp_drm_bridge_deinit(display);
  1157. sde_encoder_destroy(encoder);
  1158. }
  1159. /* update display cap to MST_MODE for DP MST encoders */
  1160. info.capabilities |= MSM_DISPLAY_CAP_MST_MODE;
  1161. for (idx = 0; idx < sde_kms->dp_stream_count; idx++) {
  1162. info.h_tile_instance[0] = idx;
  1163. encoder = sde_encoder_init(dev, &info);
  1164. if (IS_ERR_OR_NULL(encoder)) {
  1165. SDE_ERROR("dp mst encoder init failed %d\n", i);
  1166. continue;
  1167. }
  1168. rc = dp_mst_drm_bridge_init(display, encoder);
  1169. if (rc) {
  1170. SDE_ERROR("dp mst bridge %d init failed, %d\n",
  1171. i, rc);
  1172. sde_encoder_destroy(encoder);
  1173. continue;
  1174. }
  1175. priv->encoders[priv->num_encoders++] = encoder;
  1176. }
  1177. }
  1178. return 0;
  1179. }
  1180. static void _sde_kms_drm_obj_destroy(struct sde_kms *sde_kms)
  1181. {
  1182. struct msm_drm_private *priv;
  1183. int i;
  1184. if (!sde_kms) {
  1185. SDE_ERROR("invalid sde_kms\n");
  1186. return;
  1187. } else if (!sde_kms->dev) {
  1188. SDE_ERROR("invalid dev\n");
  1189. return;
  1190. } else if (!sde_kms->dev->dev_private) {
  1191. SDE_ERROR("invalid dev_private\n");
  1192. return;
  1193. }
  1194. priv = sde_kms->dev->dev_private;
  1195. for (i = 0; i < priv->num_crtcs; i++)
  1196. priv->crtcs[i]->funcs->destroy(priv->crtcs[i]);
  1197. priv->num_crtcs = 0;
  1198. for (i = 0; i < priv->num_planes; i++)
  1199. priv->planes[i]->funcs->destroy(priv->planes[i]);
  1200. priv->num_planes = 0;
  1201. for (i = 0; i < priv->num_connectors; i++)
  1202. priv->connectors[i]->funcs->destroy(priv->connectors[i]);
  1203. priv->num_connectors = 0;
  1204. for (i = 0; i < priv->num_encoders; i++)
  1205. priv->encoders[i]->funcs->destroy(priv->encoders[i]);
  1206. priv->num_encoders = 0;
  1207. _sde_kms_release_displays(sde_kms);
  1208. }
  1209. static int _sde_kms_drm_obj_init(struct sde_kms *sde_kms)
  1210. {
  1211. struct drm_device *dev;
  1212. struct drm_plane *primary_planes[MAX_PLANES], *plane;
  1213. struct drm_crtc *crtc;
  1214. struct msm_drm_private *priv;
  1215. struct sde_mdss_cfg *catalog;
  1216. int primary_planes_idx = 0, i, ret;
  1217. int max_crtc_count;
  1218. u32 sspp_id[MAX_PLANES];
  1219. u32 master_plane_id[MAX_PLANES];
  1220. u32 num_virt_planes = 0;
  1221. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1222. SDE_ERROR("invalid sde_kms\n");
  1223. return -EINVAL;
  1224. }
  1225. dev = sde_kms->dev;
  1226. priv = dev->dev_private;
  1227. catalog = sde_kms->catalog;
  1228. ret = sde_core_irq_domain_add(sde_kms);
  1229. if (ret)
  1230. goto fail_irq;
  1231. /*
  1232. * Query for underlying display drivers, and create connectors,
  1233. * bridges and encoders for them.
  1234. */
  1235. if (!_sde_kms_get_displays(sde_kms))
  1236. (void)_sde_kms_setup_displays(dev, priv, sde_kms);
  1237. max_crtc_count = min(catalog->mixer_count, priv->num_encoders);
  1238. /* Create the planes */
  1239. for (i = 0; i < catalog->sspp_count; i++) {
  1240. bool primary = true;
  1241. if (catalog->sspp[i].features & BIT(SDE_SSPP_CURSOR)
  1242. || primary_planes_idx >= max_crtc_count)
  1243. primary = false;
  1244. plane = sde_plane_init(dev, catalog->sspp[i].id, primary,
  1245. (1UL << max_crtc_count) - 1, 0);
  1246. if (IS_ERR(plane)) {
  1247. SDE_ERROR("sde_plane_init failed\n");
  1248. ret = PTR_ERR(plane);
  1249. goto fail;
  1250. }
  1251. priv->planes[priv->num_planes++] = plane;
  1252. if (primary)
  1253. primary_planes[primary_planes_idx++] = plane;
  1254. if (sde_hw_sspp_multirect_enabled(&catalog->sspp[i]) &&
  1255. sde_is_custom_client()) {
  1256. int priority =
  1257. catalog->sspp[i].sblk->smart_dma_priority;
  1258. sspp_id[priority - 1] = catalog->sspp[i].id;
  1259. master_plane_id[priority - 1] = plane->base.id;
  1260. num_virt_planes++;
  1261. }
  1262. }
  1263. /* Initialize smart DMA virtual planes */
  1264. for (i = 0; i < num_virt_planes; i++) {
  1265. plane = sde_plane_init(dev, sspp_id[i], false,
  1266. (1UL << max_crtc_count) - 1, master_plane_id[i]);
  1267. if (IS_ERR(plane)) {
  1268. SDE_ERROR("sde_plane for virtual SSPP init failed\n");
  1269. ret = PTR_ERR(plane);
  1270. goto fail;
  1271. }
  1272. priv->planes[priv->num_planes++] = plane;
  1273. }
  1274. max_crtc_count = min(max_crtc_count, primary_planes_idx);
  1275. /* Create one CRTC per encoder */
  1276. for (i = 0; i < max_crtc_count; i++) {
  1277. crtc = sde_crtc_init(dev, primary_planes[i]);
  1278. if (IS_ERR(crtc)) {
  1279. ret = PTR_ERR(crtc);
  1280. goto fail;
  1281. }
  1282. priv->crtcs[priv->num_crtcs++] = crtc;
  1283. }
  1284. if (sde_is_custom_client()) {
  1285. /* All CRTCs are compatible with all planes */
  1286. for (i = 0; i < priv->num_planes; i++)
  1287. priv->planes[i]->possible_crtcs =
  1288. (1 << priv->num_crtcs) - 1;
  1289. }
  1290. /* All CRTCs are compatible with all encoders */
  1291. for (i = 0; i < priv->num_encoders; i++)
  1292. priv->encoders[i]->possible_crtcs = (1 << priv->num_crtcs) - 1;
  1293. return 0;
  1294. fail:
  1295. _sde_kms_drm_obj_destroy(sde_kms);
  1296. fail_irq:
  1297. sde_core_irq_domain_fini(sde_kms);
  1298. return ret;
  1299. }
  1300. /**
  1301. * sde_kms_timeline_status - provides current timeline status
  1302. * This API should be called without mode config lock.
  1303. * @dev: Pointer to drm device
  1304. */
  1305. void sde_kms_timeline_status(struct drm_device *dev)
  1306. {
  1307. struct drm_crtc *crtc;
  1308. struct drm_connector *conn;
  1309. struct drm_connector_list_iter conn_iter;
  1310. if (!dev) {
  1311. SDE_ERROR("invalid drm device node\n");
  1312. return;
  1313. }
  1314. drm_for_each_crtc(crtc, dev)
  1315. sde_crtc_timeline_status(crtc);
  1316. if (mutex_is_locked(&dev->mode_config.mutex)) {
  1317. /*
  1318. *Probably locked from last close dumping status anyway
  1319. */
  1320. SDE_ERROR("dumping conn_timeline without mode_config lock\n");
  1321. drm_connector_list_iter_begin(dev, &conn_iter);
  1322. drm_for_each_connector_iter(conn, &conn_iter)
  1323. sde_conn_timeline_status(conn);
  1324. drm_connector_list_iter_end(&conn_iter);
  1325. return;
  1326. }
  1327. mutex_lock(&dev->mode_config.mutex);
  1328. drm_connector_list_iter_begin(dev, &conn_iter);
  1329. drm_for_each_connector_iter(conn, &conn_iter)
  1330. sde_conn_timeline_status(conn);
  1331. drm_connector_list_iter_end(&conn_iter);
  1332. mutex_unlock(&dev->mode_config.mutex);
  1333. }
  1334. static int sde_kms_postinit(struct msm_kms *kms)
  1335. {
  1336. struct sde_kms *sde_kms = to_sde_kms(kms);
  1337. struct drm_device *dev;
  1338. struct drm_crtc *crtc;
  1339. int rc;
  1340. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1341. SDE_ERROR("invalid sde_kms\n");
  1342. return -EINVAL;
  1343. }
  1344. dev = sde_kms->dev;
  1345. rc = _sde_debugfs_init(sde_kms);
  1346. if (rc)
  1347. SDE_ERROR("sde_debugfs init failed: %d\n", rc);
  1348. drm_for_each_crtc(crtc, dev)
  1349. sde_crtc_post_init(dev, crtc);
  1350. return rc;
  1351. }
  1352. static long sde_kms_round_pixclk(struct msm_kms *kms, unsigned long rate,
  1353. struct drm_encoder *encoder)
  1354. {
  1355. return rate;
  1356. }
  1357. static void _sde_kms_hw_destroy(struct sde_kms *sde_kms,
  1358. struct platform_device *pdev)
  1359. {
  1360. struct drm_device *dev;
  1361. struct msm_drm_private *priv;
  1362. int i;
  1363. if (!sde_kms || !pdev)
  1364. return;
  1365. dev = sde_kms->dev;
  1366. if (!dev)
  1367. return;
  1368. priv = dev->dev_private;
  1369. if (!priv)
  1370. return;
  1371. if (sde_kms->genpd_init) {
  1372. sde_kms->genpd_init = false;
  1373. pm_genpd_remove(&sde_kms->genpd);
  1374. of_genpd_del_provider(pdev->dev.of_node);
  1375. }
  1376. if (sde_kms->hw_intr)
  1377. sde_hw_intr_destroy(sde_kms->hw_intr);
  1378. sde_kms->hw_intr = NULL;
  1379. if (sde_kms->power_event)
  1380. sde_power_handle_unregister_event(
  1381. &priv->phandle, sde_kms->power_event);
  1382. _sde_kms_release_displays(sde_kms);
  1383. _sde_kms_unmap_all_splash_regions(sde_kms);
  1384. /* safe to call these more than once during shutdown */
  1385. _sde_debugfs_destroy(sde_kms);
  1386. _sde_kms_mmu_destroy(sde_kms);
  1387. if (sde_kms->catalog) {
  1388. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  1389. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  1390. if ((vbif_idx < VBIF_MAX) && sde_kms->hw_vbif[vbif_idx])
  1391. sde_hw_vbif_destroy(sde_kms->hw_vbif[vbif_idx]);
  1392. }
  1393. }
  1394. if (sde_kms->rm_init)
  1395. sde_rm_destroy(&sde_kms->rm);
  1396. sde_kms->rm_init = false;
  1397. if (sde_kms->catalog)
  1398. sde_hw_catalog_deinit(sde_kms->catalog);
  1399. sde_kms->catalog = NULL;
  1400. if (sde_kms->sid)
  1401. msm_iounmap(pdev, sde_kms->sid);
  1402. sde_kms->sid = NULL;
  1403. if (sde_kms->reg_dma)
  1404. msm_iounmap(pdev, sde_kms->reg_dma);
  1405. sde_kms->reg_dma = NULL;
  1406. if (sde_kms->vbif[VBIF_NRT])
  1407. msm_iounmap(pdev, sde_kms->vbif[VBIF_NRT]);
  1408. sde_kms->vbif[VBIF_NRT] = NULL;
  1409. if (sde_kms->vbif[VBIF_RT])
  1410. msm_iounmap(pdev, sde_kms->vbif[VBIF_RT]);
  1411. sde_kms->vbif[VBIF_RT] = NULL;
  1412. if (sde_kms->mmio)
  1413. msm_iounmap(pdev, sde_kms->mmio);
  1414. sde_kms->mmio = NULL;
  1415. sde_reg_dma_deinit();
  1416. }
  1417. int sde_kms_mmu_detach(struct sde_kms *sde_kms, bool secure_only)
  1418. {
  1419. int i;
  1420. if (!sde_kms)
  1421. return -EINVAL;
  1422. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1423. struct msm_mmu *mmu;
  1424. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1425. if (!aspace)
  1426. continue;
  1427. mmu = sde_kms->aspace[i]->mmu;
  1428. if (secure_only &&
  1429. !aspace->mmu->funcs->is_domain_secure(mmu))
  1430. continue;
  1431. /* cleanup aspace before detaching */
  1432. msm_gem_aspace_domain_attach_detach_update(aspace, true);
  1433. SDE_DEBUG("Detaching domain:%d\n", i);
  1434. aspace->mmu->funcs->detach(mmu, (const char **)iommu_ports,
  1435. ARRAY_SIZE(iommu_ports));
  1436. aspace->domain_attached = false;
  1437. }
  1438. return 0;
  1439. }
  1440. int sde_kms_mmu_attach(struct sde_kms *sde_kms, bool secure_only)
  1441. {
  1442. int i;
  1443. if (!sde_kms)
  1444. return -EINVAL;
  1445. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1446. struct msm_mmu *mmu;
  1447. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1448. if (!aspace)
  1449. continue;
  1450. mmu = sde_kms->aspace[i]->mmu;
  1451. if (secure_only &&
  1452. !aspace->mmu->funcs->is_domain_secure(mmu))
  1453. continue;
  1454. SDE_DEBUG("Attaching domain:%d\n", i);
  1455. aspace->mmu->funcs->attach(mmu, (const char **)iommu_ports,
  1456. ARRAY_SIZE(iommu_ports));
  1457. aspace->domain_attached = true;
  1458. msm_gem_aspace_domain_attach_detach_update(aspace, false);
  1459. }
  1460. return 0;
  1461. }
  1462. static void sde_kms_destroy(struct msm_kms *kms)
  1463. {
  1464. struct sde_kms *sde_kms;
  1465. struct drm_device *dev;
  1466. if (!kms) {
  1467. SDE_ERROR("invalid kms\n");
  1468. return;
  1469. }
  1470. sde_kms = to_sde_kms(kms);
  1471. dev = sde_kms->dev;
  1472. if (!dev || !dev->dev) {
  1473. SDE_ERROR("invalid device\n");
  1474. return;
  1475. }
  1476. _sde_kms_hw_destroy(sde_kms, to_platform_device(dev->dev));
  1477. kfree(sde_kms);
  1478. }
  1479. static void _sde_kms_plane_force_remove(struct drm_plane *plane,
  1480. struct drm_atomic_state *state)
  1481. {
  1482. struct drm_plane_state *plane_state;
  1483. int ret = 0;
  1484. plane_state = drm_atomic_get_plane_state(state, plane);
  1485. if (IS_ERR(plane_state)) {
  1486. ret = PTR_ERR(plane_state);
  1487. SDE_ERROR("error %d getting plane %d state\n",
  1488. ret, plane->base.id);
  1489. return;
  1490. }
  1491. plane->old_fb = plane->fb;
  1492. SDE_DEBUG("disabling plane %d\n", plane->base.id);
  1493. ret = __drm_atomic_helper_disable_plane(plane, plane_state);
  1494. if (ret != 0)
  1495. SDE_ERROR("error %d disabling plane %d\n", ret,
  1496. plane->base.id);
  1497. }
  1498. static int _sde_kms_remove_fbs(struct sde_kms *sde_kms, struct drm_file *file,
  1499. struct drm_atomic_state *state)
  1500. {
  1501. struct drm_device *dev = sde_kms->dev;
  1502. struct drm_framebuffer *fb, *tfb;
  1503. struct list_head fbs;
  1504. struct drm_plane *plane;
  1505. int ret = 0;
  1506. u32 plane_mask = 0;
  1507. INIT_LIST_HEAD(&fbs);
  1508. list_for_each_entry_safe(fb, tfb, &file->fbs, filp_head) {
  1509. if (drm_framebuffer_read_refcount(fb) > 1) {
  1510. list_move_tail(&fb->filp_head, &fbs);
  1511. drm_for_each_plane(plane, dev) {
  1512. if (plane->fb == fb) {
  1513. plane_mask |=
  1514. 1 << drm_plane_index(plane);
  1515. _sde_kms_plane_force_remove(
  1516. plane, state);
  1517. }
  1518. }
  1519. } else {
  1520. list_del_init(&fb->filp_head);
  1521. drm_framebuffer_put(fb);
  1522. }
  1523. }
  1524. if (list_empty(&fbs)) {
  1525. SDE_DEBUG("skip commit as no fb(s)\n");
  1526. drm_atomic_state_put(state);
  1527. return 0;
  1528. }
  1529. SDE_DEBUG("committing after removing all the pipes\n");
  1530. ret = drm_atomic_commit(state);
  1531. if (ret) {
  1532. /*
  1533. * move the fbs back to original list, so it would be
  1534. * handled during drm_release
  1535. */
  1536. list_for_each_entry_safe(fb, tfb, &fbs, filp_head)
  1537. list_move_tail(&fb->filp_head, &file->fbs);
  1538. SDE_ERROR("atomic commit failed in preclose, ret:%d\n", ret);
  1539. goto end;
  1540. }
  1541. while (!list_empty(&fbs)) {
  1542. fb = list_first_entry(&fbs, typeof(*fb), filp_head);
  1543. list_del_init(&fb->filp_head);
  1544. drm_framebuffer_put(fb);
  1545. }
  1546. end:
  1547. return ret;
  1548. }
  1549. static void sde_kms_preclose(struct msm_kms *kms, struct drm_file *file)
  1550. {
  1551. struct sde_kms *sde_kms = to_sde_kms(kms);
  1552. struct drm_device *dev = sde_kms->dev;
  1553. struct msm_drm_private *priv = dev->dev_private;
  1554. unsigned int i;
  1555. struct drm_atomic_state *state = NULL;
  1556. struct drm_modeset_acquire_ctx ctx;
  1557. int ret = 0;
  1558. /* cancel pending flip event */
  1559. for (i = 0; i < priv->num_crtcs; i++)
  1560. sde_crtc_complete_flip(priv->crtcs[i], file);
  1561. drm_modeset_acquire_init(&ctx, 0);
  1562. retry:
  1563. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  1564. if (ret == -EDEADLK) {
  1565. drm_modeset_backoff(&ctx);
  1566. goto retry;
  1567. } else if (WARN_ON(ret)) {
  1568. goto end;
  1569. }
  1570. state = drm_atomic_state_alloc(dev);
  1571. if (!state) {
  1572. ret = -ENOMEM;
  1573. goto end;
  1574. }
  1575. state->acquire_ctx = &ctx;
  1576. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  1577. ret = _sde_kms_remove_fbs(sde_kms, file, state);
  1578. if (ret != -EDEADLK)
  1579. break;
  1580. drm_atomic_state_clear(state);
  1581. drm_modeset_backoff(&ctx);
  1582. }
  1583. end:
  1584. if (state)
  1585. drm_atomic_state_put(state);
  1586. SDE_DEBUG("sde preclose done, ret:%d\n", ret);
  1587. drm_modeset_drop_locks(&ctx);
  1588. drm_modeset_acquire_fini(&ctx);
  1589. }
  1590. static int _sde_kms_helper_reset_custom_properties(struct sde_kms *sde_kms,
  1591. struct drm_atomic_state *state)
  1592. {
  1593. struct drm_device *dev = sde_kms->dev;
  1594. struct drm_plane *plane;
  1595. struct drm_plane_state *plane_state;
  1596. struct drm_crtc *crtc;
  1597. struct drm_crtc_state *crtc_state;
  1598. struct drm_connector *conn;
  1599. struct drm_connector_state *conn_state;
  1600. struct drm_connector_list_iter conn_iter;
  1601. int ret = 0;
  1602. drm_for_each_plane(plane, dev) {
  1603. plane_state = drm_atomic_get_plane_state(state, plane);
  1604. if (IS_ERR(plane_state)) {
  1605. ret = PTR_ERR(plane_state);
  1606. SDE_ERROR("error %d getting plane %d state\n",
  1607. ret, DRMID(plane));
  1608. return ret;
  1609. }
  1610. ret = sde_plane_helper_reset_custom_properties(plane,
  1611. plane_state);
  1612. if (ret) {
  1613. SDE_ERROR("error %d resetting plane props %d\n",
  1614. ret, DRMID(plane));
  1615. return ret;
  1616. }
  1617. }
  1618. drm_for_each_crtc(crtc, dev) {
  1619. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  1620. if (IS_ERR(crtc_state)) {
  1621. ret = PTR_ERR(crtc_state);
  1622. SDE_ERROR("error %d getting crtc %d state\n",
  1623. ret, DRMID(crtc));
  1624. return ret;
  1625. }
  1626. ret = sde_crtc_helper_reset_custom_properties(crtc, crtc_state);
  1627. if (ret) {
  1628. SDE_ERROR("error %d resetting crtc props %d\n",
  1629. ret, DRMID(crtc));
  1630. return ret;
  1631. }
  1632. }
  1633. drm_connector_list_iter_begin(dev, &conn_iter);
  1634. drm_for_each_connector_iter(conn, &conn_iter) {
  1635. conn_state = drm_atomic_get_connector_state(state, conn);
  1636. if (IS_ERR(conn_state)) {
  1637. ret = PTR_ERR(conn_state);
  1638. SDE_ERROR("error %d getting connector %d state\n",
  1639. ret, DRMID(conn));
  1640. return ret;
  1641. }
  1642. ret = sde_connector_helper_reset_custom_properties(conn,
  1643. conn_state);
  1644. if (ret) {
  1645. SDE_ERROR("error %d resetting connector props %d\n",
  1646. ret, DRMID(conn));
  1647. return ret;
  1648. }
  1649. }
  1650. drm_connector_list_iter_end(&conn_iter);
  1651. return ret;
  1652. }
  1653. static void sde_kms_lastclose(struct msm_kms *kms,
  1654. struct drm_modeset_acquire_ctx *ctx)
  1655. {
  1656. struct sde_kms *sde_kms;
  1657. struct drm_device *dev;
  1658. struct drm_atomic_state *state;
  1659. int ret, i;
  1660. if (!kms) {
  1661. SDE_ERROR("invalid argument\n");
  1662. return;
  1663. }
  1664. sde_kms = to_sde_kms(kms);
  1665. dev = sde_kms->dev;
  1666. state = drm_atomic_state_alloc(dev);
  1667. if (!state)
  1668. return;
  1669. state->acquire_ctx = ctx;
  1670. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  1671. /* add reset of custom properties to the state */
  1672. ret = _sde_kms_helper_reset_custom_properties(sde_kms, state);
  1673. if (ret)
  1674. break;
  1675. ret = drm_atomic_commit(state);
  1676. if (ret != -EDEADLK)
  1677. break;
  1678. drm_atomic_state_clear(state);
  1679. drm_modeset_backoff(ctx);
  1680. SDE_DEBUG("deadlock backoff on attempt %d\n", i);
  1681. }
  1682. if (ret)
  1683. SDE_ERROR("failed to run last close: %d\n", ret);
  1684. drm_atomic_state_put(state);
  1685. }
  1686. static int sde_kms_check_secure_transition(struct msm_kms *kms,
  1687. struct drm_atomic_state *state)
  1688. {
  1689. struct sde_kms *sde_kms;
  1690. struct drm_device *dev;
  1691. struct drm_crtc *crtc;
  1692. struct drm_crtc *cur_crtc = NULL, *global_crtc = NULL;
  1693. struct drm_crtc_state *crtc_state;
  1694. int active_crtc_cnt = 0, global_active_crtc_cnt = 0;
  1695. bool sec_session = false, global_sec_session = false;
  1696. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  1697. int i;
  1698. if (!kms || !state) {
  1699. return -EINVAL;
  1700. SDE_ERROR("invalid arguments\n");
  1701. }
  1702. sde_kms = to_sde_kms(kms);
  1703. dev = sde_kms->dev;
  1704. /* iterate state object for active secure/non-secure crtc */
  1705. for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
  1706. if (!crtc_state->active)
  1707. continue;
  1708. active_crtc_cnt++;
  1709. sde_crtc_state_find_plane_fb_modes(crtc_state, &fb_ns,
  1710. &fb_sec, &fb_sec_dir);
  1711. if (fb_sec_dir)
  1712. sec_session = true;
  1713. cur_crtc = crtc;
  1714. }
  1715. /* iterate global list for active and secure/non-secure crtc */
  1716. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1717. if (!crtc->state->active)
  1718. continue;
  1719. global_active_crtc_cnt++;
  1720. /* update only when crtc is not the same as current crtc */
  1721. if (crtc != cur_crtc) {
  1722. fb_ns = fb_sec = fb_sec_dir = 0;
  1723. sde_crtc_find_plane_fb_modes(crtc, &fb_ns,
  1724. &fb_sec, &fb_sec_dir);
  1725. if (fb_sec_dir)
  1726. global_sec_session = true;
  1727. global_crtc = crtc;
  1728. }
  1729. }
  1730. if (!global_sec_session && !sec_session)
  1731. return 0;
  1732. /*
  1733. * - fail crtc commit, if secure-camera/secure-ui session is
  1734. * in-progress in any other display
  1735. * - fail secure-camera/secure-ui crtc commit, if any other display
  1736. * session is in-progress
  1737. */
  1738. if ((global_active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE) ||
  1739. (active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE)) {
  1740. SDE_ERROR(
  1741. "crtc%d secure check failed global_active:%d active:%d\n",
  1742. cur_crtc ? cur_crtc->base.id : -1,
  1743. global_active_crtc_cnt, active_crtc_cnt);
  1744. return -EPERM;
  1745. /*
  1746. * As only one crtc is allowed during secure session, the crtc
  1747. * in this commit should match with the global crtc
  1748. */
  1749. } else if (global_crtc && cur_crtc && (global_crtc != cur_crtc)) {
  1750. SDE_ERROR("crtc%d-sec%d not allowed during crtc%d-sec%d\n",
  1751. cur_crtc->base.id, sec_session,
  1752. global_crtc->base.id, global_sec_session);
  1753. return -EPERM;
  1754. }
  1755. return 0;
  1756. }
  1757. static int sde_kms_atomic_check(struct msm_kms *kms,
  1758. struct drm_atomic_state *state)
  1759. {
  1760. struct sde_kms *sde_kms;
  1761. struct drm_device *dev;
  1762. int ret;
  1763. if (!kms || !state)
  1764. return -EINVAL;
  1765. sde_kms = to_sde_kms(kms);
  1766. dev = sde_kms->dev;
  1767. SDE_ATRACE_BEGIN("atomic_check");
  1768. if (sde_kms_is_suspend_blocked(dev)) {
  1769. SDE_DEBUG("suspended, skip atomic_check\n");
  1770. ret = -EBUSY;
  1771. goto end;
  1772. }
  1773. ret = drm_atomic_helper_check(dev, state);
  1774. if (ret)
  1775. goto end;
  1776. /*
  1777. * Check if any secure transition(moving CRTC between secure and
  1778. * non-secure state and vice-versa) is allowed or not. when moving
  1779. * to secure state, planes with fb_mode set to dir_translated only can
  1780. * be staged on the CRTC, and only one CRTC can be active during
  1781. * Secure state
  1782. */
  1783. ret = sde_kms_check_secure_transition(kms, state);
  1784. end:
  1785. SDE_ATRACE_END("atomic_check");
  1786. return ret;
  1787. }
  1788. static struct msm_gem_address_space*
  1789. _sde_kms_get_address_space(struct msm_kms *kms,
  1790. unsigned int domain)
  1791. {
  1792. struct sde_kms *sde_kms;
  1793. if (!kms) {
  1794. SDE_ERROR("invalid kms\n");
  1795. return NULL;
  1796. }
  1797. sde_kms = to_sde_kms(kms);
  1798. if (!sde_kms) {
  1799. SDE_ERROR("invalid sde_kms\n");
  1800. return NULL;
  1801. }
  1802. if (domain >= MSM_SMMU_DOMAIN_MAX)
  1803. return NULL;
  1804. return (sde_kms->aspace[domain] &&
  1805. sde_kms->aspace[domain]->domain_attached) ?
  1806. sde_kms->aspace[domain] : NULL;
  1807. }
  1808. static struct device *_sde_kms_get_address_space_device(struct msm_kms *kms,
  1809. unsigned int domain)
  1810. {
  1811. struct msm_gem_address_space *aspace =
  1812. _sde_kms_get_address_space(kms, domain);
  1813. return (aspace && aspace->domain_attached) ?
  1814. msm_gem_get_aspace_device(aspace) : NULL;
  1815. }
  1816. static void _sde_kms_post_open(struct msm_kms *kms, struct drm_file *file)
  1817. {
  1818. struct drm_device *dev = NULL;
  1819. struct sde_kms *sde_kms = NULL;
  1820. struct drm_connector *connector = NULL;
  1821. struct drm_connector_list_iter conn_iter;
  1822. struct sde_connector *sde_conn = NULL;
  1823. int i;
  1824. if (!kms) {
  1825. SDE_ERROR("invalid kms\n");
  1826. return;
  1827. }
  1828. sde_kms = to_sde_kms(kms);
  1829. dev = sde_kms->dev;
  1830. if (!dev) {
  1831. SDE_ERROR("invalid device\n");
  1832. return;
  1833. }
  1834. if (!dev->mode_config.poll_enabled)
  1835. return;
  1836. /* init external dsi bridge here to make sure ext bridge is probed*/
  1837. for (i = 0; i < sde_kms->dsi_display_count; ++i) {
  1838. struct dsi_display *dsi_display;
  1839. dsi_display = sde_kms->dsi_displays[i];
  1840. if (dsi_display->bridge) {
  1841. dsi_display_drm_ext_bridge_init(dsi_display,
  1842. dsi_display->bridge->base.encoder,
  1843. dsi_display->drm_conn);
  1844. }
  1845. }
  1846. mutex_lock(&dev->mode_config.mutex);
  1847. drm_connector_list_iter_begin(dev, &conn_iter);
  1848. drm_for_each_connector_iter(connector, &conn_iter) {
  1849. /* Only handle HPD capable connectors. */
  1850. if (!(connector->polled & DRM_CONNECTOR_POLL_HPD))
  1851. continue;
  1852. sde_conn = to_sde_connector(connector);
  1853. if (sde_conn->ops.post_open)
  1854. sde_conn->ops.post_open(&sde_conn->base,
  1855. sde_conn->display);
  1856. }
  1857. drm_connector_list_iter_end(&conn_iter);
  1858. mutex_unlock(&dev->mode_config.mutex);
  1859. }
  1860. static int _sde_kms_update_planes_for_cont_splash(struct sde_kms *sde_kms,
  1861. struct sde_splash_display *splash_display,
  1862. struct drm_crtc *crtc)
  1863. {
  1864. struct msm_drm_private *priv;
  1865. struct drm_plane *plane;
  1866. struct sde_splash_mem *splash;
  1867. enum sde_sspp plane_id;
  1868. bool is_virtual;
  1869. int i, j;
  1870. if (!sde_kms || !splash_display || !crtc) {
  1871. SDE_ERROR("invalid input args\n");
  1872. return -EINVAL;
  1873. }
  1874. priv = sde_kms->dev->dev_private;
  1875. for (i = 0; i < priv->num_planes; i++) {
  1876. plane = priv->planes[i];
  1877. plane_id = sde_plane_pipe(plane);
  1878. is_virtual = is_sde_plane_virtual(plane);
  1879. splash = splash_display->splash;
  1880. for (j = 0; j < splash_display->pipe_cnt; j++) {
  1881. if ((plane_id != splash_display->pipes[j].sspp) ||
  1882. (splash_display->pipes[j].is_virtual
  1883. != is_virtual))
  1884. continue;
  1885. if (splash && sde_plane_validate_src_addr(plane,
  1886. splash->splash_buf_base,
  1887. splash->splash_buf_size)) {
  1888. SDE_ERROR("invalid adr on pipe:%d crtc:%d\n",
  1889. plane_id, crtc->base.id);
  1890. }
  1891. SDE_DEBUG("set crtc:%d for plane:%d rect:%d\n",
  1892. crtc->base.id, plane_id, is_virtual);
  1893. }
  1894. }
  1895. return 0;
  1896. }
  1897. static int sde_kms_cont_splash_config(struct msm_kms *kms)
  1898. {
  1899. void *display;
  1900. struct dsi_display *dsi_display;
  1901. struct msm_display_info info;
  1902. struct drm_encoder *encoder = NULL;
  1903. struct drm_crtc *crtc = NULL;
  1904. int i, rc = 0;
  1905. struct drm_display_mode *drm_mode = NULL;
  1906. struct drm_device *dev;
  1907. struct msm_drm_private *priv;
  1908. struct sde_kms *sde_kms;
  1909. struct drm_connector_list_iter conn_iter;
  1910. struct drm_connector *connector = NULL;
  1911. struct sde_connector *sde_conn = NULL;
  1912. struct sde_splash_display *splash_display;
  1913. if (!kms) {
  1914. SDE_ERROR("invalid kms\n");
  1915. return -EINVAL;
  1916. }
  1917. sde_kms = to_sde_kms(kms);
  1918. dev = sde_kms->dev;
  1919. if (!dev) {
  1920. SDE_ERROR("invalid device\n");
  1921. return -EINVAL;
  1922. }
  1923. if (!sde_kms->splash_data.num_splash_regions ||
  1924. !sde_kms->splash_data.num_splash_displays) {
  1925. DRM_INFO("cont_splash feature not enabled\n");
  1926. return rc;
  1927. }
  1928. if (sde_kms->dsi_display_count !=
  1929. sde_kms->splash_data.num_splash_displays) {
  1930. SDE_ERROR("mismatch - displays:%d vs splash-displays:%d\n",
  1931. sde_kms->dsi_display_count,
  1932. sde_kms->splash_data.num_splash_displays);
  1933. return rc;
  1934. }
  1935. /* dsi */
  1936. for (i = 0; i < sde_kms->dsi_display_count; ++i) {
  1937. display = sde_kms->dsi_displays[i];
  1938. dsi_display = (struct dsi_display *)display;
  1939. splash_display = &sde_kms->splash_data.splash_display[i];
  1940. if (!splash_display->cont_splash_enabled) {
  1941. SDE_DEBUG("display->name = %s splash not enabled\n",
  1942. dsi_display->name);
  1943. continue;
  1944. }
  1945. SDE_DEBUG("display->name = %s\n", dsi_display->name);
  1946. if (dsi_display->bridge->base.encoder) {
  1947. encoder = dsi_display->bridge->base.encoder;
  1948. SDE_DEBUG("encoder name = %s\n", encoder->name);
  1949. }
  1950. memset(&info, 0x0, sizeof(info));
  1951. rc = dsi_display_get_info(NULL, &info, display);
  1952. if (rc) {
  1953. SDE_ERROR("dsi get_info %d failed\n", i);
  1954. encoder = NULL;
  1955. continue;
  1956. }
  1957. SDE_DEBUG("info.is_connected = %s, info.is_primary = %s\n",
  1958. ((info.is_connected) ? "true" : "false"),
  1959. ((info.is_primary) ? "true" : "false"));
  1960. if (!encoder) {
  1961. SDE_ERROR("encoder not initialized\n");
  1962. return -EINVAL;
  1963. }
  1964. priv = sde_kms->dev->dev_private;
  1965. encoder->crtc = priv->crtcs[i];
  1966. crtc = encoder->crtc;
  1967. splash_display->encoder = encoder;
  1968. SDE_DEBUG("for dsi-display:%d crtc id = %d enc id =%d\n",
  1969. i, crtc->base.id, encoder->base.id);
  1970. mutex_lock(&dev->mode_config.mutex);
  1971. drm_connector_list_iter_begin(dev, &conn_iter);
  1972. drm_for_each_connector_iter(connector, &conn_iter) {
  1973. /**
  1974. * SDE_KMS doesn't attach more than one encoder to
  1975. * a DSI connector. So it is safe to check only with
  1976. * the first encoder entry. Revisit this logic if we
  1977. * ever have to support continuous splash for
  1978. * external displays in MST configuration.
  1979. */
  1980. if (connector->encoder_ids[0] == encoder->base.id)
  1981. break;
  1982. }
  1983. drm_connector_list_iter_end(&conn_iter);
  1984. if (!connector) {
  1985. SDE_ERROR("connector not initialized\n");
  1986. mutex_unlock(&dev->mode_config.mutex);
  1987. return -EINVAL;
  1988. }
  1989. if (connector->funcs->fill_modes) {
  1990. connector->funcs->fill_modes(connector,
  1991. dev->mode_config.max_width,
  1992. dev->mode_config.max_height);
  1993. } else {
  1994. SDE_ERROR("fill_modes api not defined\n");
  1995. mutex_unlock(&dev->mode_config.mutex);
  1996. return -EINVAL;
  1997. }
  1998. mutex_unlock(&dev->mode_config.mutex);
  1999. crtc->state->encoder_mask = (1 << drm_encoder_index(encoder));
  2000. /* currently consider modes[0] as the preferred mode */
  2001. drm_mode = list_first_entry(&connector->modes,
  2002. struct drm_display_mode, head);
  2003. SDE_DEBUG("drm_mode->name = %s, id=%d, type=0x%x, flags=0x%x\n",
  2004. drm_mode->name, drm_mode->base.id,
  2005. drm_mode->type, drm_mode->flags);
  2006. /* Update CRTC drm structure */
  2007. crtc->state->active = true;
  2008. rc = drm_atomic_set_mode_for_crtc(crtc->state, drm_mode);
  2009. if (rc) {
  2010. SDE_ERROR("Failed: set mode for crtc. rc = %d\n", rc);
  2011. return rc;
  2012. }
  2013. drm_mode_copy(&crtc->state->adjusted_mode, drm_mode);
  2014. drm_mode_copy(&crtc->mode, drm_mode);
  2015. /* Update encoder structure */
  2016. sde_encoder_update_caps_for_cont_splash(encoder,
  2017. splash_display, true);
  2018. sde_crtc_update_cont_splash_settings(crtc);
  2019. sde_conn = to_sde_connector(connector);
  2020. if (sde_conn && sde_conn->ops.cont_splash_config)
  2021. sde_conn->ops.cont_splash_config(sde_conn->display);
  2022. rc = _sde_kms_update_planes_for_cont_splash(sde_kms,
  2023. splash_display, crtc);
  2024. if (rc) {
  2025. SDE_ERROR("Failed: updating plane status rc=%d\n", rc);
  2026. return rc;
  2027. }
  2028. }
  2029. return rc;
  2030. }
  2031. static bool sde_kms_check_for_splash(struct msm_kms *kms)
  2032. {
  2033. struct sde_kms *sde_kms;
  2034. if (!kms) {
  2035. SDE_ERROR("invalid kms\n");
  2036. return false;
  2037. }
  2038. sde_kms = to_sde_kms(kms);
  2039. return sde_kms->splash_data.num_splash_displays;
  2040. }
  2041. static void _sde_kms_null_commit(struct drm_device *dev,
  2042. struct drm_encoder *enc)
  2043. {
  2044. struct drm_modeset_acquire_ctx ctx;
  2045. struct drm_connector *conn = NULL;
  2046. struct drm_connector *tmp_conn = NULL;
  2047. struct drm_connector_list_iter conn_iter;
  2048. struct drm_atomic_state *state = NULL;
  2049. struct drm_crtc_state *crtc_state = NULL;
  2050. struct drm_connector_state *conn_state = NULL;
  2051. int retry_cnt = 0;
  2052. int ret = 0;
  2053. drm_modeset_acquire_init(&ctx, 0);
  2054. retry:
  2055. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2056. if (ret == -EDEADLK && retry_cnt < SDE_KMS_MODESET_LOCK_MAX_TRIALS) {
  2057. drm_modeset_backoff(&ctx);
  2058. retry_cnt++;
  2059. udelay(SDE_KMS_MODESET_LOCK_TIMEOUT_US);
  2060. goto retry;
  2061. } else if (WARN_ON(ret)) {
  2062. goto end;
  2063. }
  2064. state = drm_atomic_state_alloc(dev);
  2065. if (!state) {
  2066. DRM_ERROR("failed to allocate atomic state, %d\n", ret);
  2067. goto end;
  2068. }
  2069. state->acquire_ctx = &ctx;
  2070. drm_connector_list_iter_begin(dev, &conn_iter);
  2071. drm_for_each_connector_iter(tmp_conn, &conn_iter) {
  2072. if (enc == tmp_conn->state->best_encoder) {
  2073. conn = tmp_conn;
  2074. break;
  2075. }
  2076. }
  2077. drm_connector_list_iter_end(&conn_iter);
  2078. if (!conn) {
  2079. SDE_ERROR("error in finding conn for enc:%d\n", DRMID(enc));
  2080. goto end;
  2081. }
  2082. crtc_state = drm_atomic_get_crtc_state(state, enc->crtc);
  2083. conn_state = drm_atomic_get_connector_state(state, conn);
  2084. if (IS_ERR(conn_state)) {
  2085. SDE_ERROR("error %d getting connector %d state\n",
  2086. ret, DRMID(conn));
  2087. goto end;
  2088. }
  2089. crtc_state->active = true;
  2090. ret = drm_atomic_set_crtc_for_connector(conn_state, enc->crtc);
  2091. if (ret)
  2092. SDE_ERROR("error %d setting the crtc\n", ret);
  2093. ret = drm_atomic_commit(state);
  2094. if (ret)
  2095. SDE_ERROR("Error %d doing the atomic commit\n", ret);
  2096. end:
  2097. if (state)
  2098. drm_atomic_state_put(state);
  2099. drm_modeset_drop_locks(&ctx);
  2100. drm_modeset_acquire_fini(&ctx);
  2101. }
  2102. static int sde_kms_pm_suspend(struct device *dev)
  2103. {
  2104. struct drm_device *ddev;
  2105. struct drm_modeset_acquire_ctx ctx;
  2106. struct drm_connector *conn;
  2107. struct drm_encoder *enc;
  2108. struct drm_connector_list_iter conn_iter;
  2109. struct drm_atomic_state *state = NULL;
  2110. struct sde_kms *sde_kms;
  2111. int ret = 0, num_crtcs = 0;
  2112. if (!dev)
  2113. return -EINVAL;
  2114. ddev = dev_get_drvdata(dev);
  2115. if (!ddev || !ddev_to_msm_kms(ddev))
  2116. return -EINVAL;
  2117. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  2118. SDE_EVT32(0);
  2119. /* disable hot-plug polling */
  2120. drm_kms_helper_poll_disable(ddev);
  2121. /* if a display stuck in CS trigger a null commit to complete handoff */
  2122. drm_for_each_encoder(enc, ddev) {
  2123. if (sde_encoder_in_cont_splash(enc) && enc->crtc)
  2124. _sde_kms_null_commit(ddev, enc);
  2125. }
  2126. /* acquire modeset lock(s) */
  2127. drm_modeset_acquire_init(&ctx, 0);
  2128. retry:
  2129. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  2130. if (ret)
  2131. goto unlock;
  2132. /* save current state for resume */
  2133. if (sde_kms->suspend_state)
  2134. drm_atomic_state_put(sde_kms->suspend_state);
  2135. sde_kms->suspend_state = drm_atomic_helper_duplicate_state(ddev, &ctx);
  2136. if (IS_ERR_OR_NULL(sde_kms->suspend_state)) {
  2137. ret = PTR_ERR(sde_kms->suspend_state);
  2138. DRM_ERROR("failed to back up suspend state, %d\n", ret);
  2139. sde_kms->suspend_state = NULL;
  2140. goto unlock;
  2141. }
  2142. /* create atomic state to disable all CRTCs */
  2143. state = drm_atomic_state_alloc(ddev);
  2144. if (!state) {
  2145. ret = -ENOMEM;
  2146. DRM_ERROR("failed to allocate crtc disable state, %d\n", ret);
  2147. goto unlock;
  2148. }
  2149. state->acquire_ctx = &ctx;
  2150. drm_connector_list_iter_begin(ddev, &conn_iter);
  2151. drm_for_each_connector_iter(conn, &conn_iter) {
  2152. struct drm_crtc_state *crtc_state;
  2153. uint64_t lp;
  2154. if (!conn->state || !conn->state->crtc ||
  2155. conn->dpms != DRM_MODE_DPMS_ON)
  2156. continue;
  2157. lp = sde_connector_get_lp(conn);
  2158. if (lp == SDE_MODE_DPMS_LP1) {
  2159. /* transition LP1->LP2 on pm suspend */
  2160. ret = sde_connector_set_property_for_commit(conn, state,
  2161. CONNECTOR_PROP_LP, SDE_MODE_DPMS_LP2);
  2162. if (ret) {
  2163. DRM_ERROR("failed to set lp2 for conn %d\n",
  2164. conn->base.id);
  2165. drm_connector_list_iter_end(&conn_iter);
  2166. goto unlock;
  2167. }
  2168. }
  2169. if (lp != SDE_MODE_DPMS_LP2) {
  2170. /* force CRTC to be inactive */
  2171. crtc_state = drm_atomic_get_crtc_state(state,
  2172. conn->state->crtc);
  2173. if (IS_ERR_OR_NULL(crtc_state)) {
  2174. DRM_ERROR("failed to get crtc %d state\n",
  2175. conn->state->crtc->base.id);
  2176. drm_connector_list_iter_end(&conn_iter);
  2177. goto unlock;
  2178. }
  2179. if (lp != SDE_MODE_DPMS_LP1)
  2180. crtc_state->active = false;
  2181. ++num_crtcs;
  2182. }
  2183. }
  2184. drm_connector_list_iter_end(&conn_iter);
  2185. /* check for nothing to do */
  2186. if (num_crtcs == 0) {
  2187. DRM_DEBUG("all crtcs are already in the off state\n");
  2188. sde_kms->suspend_block = true;
  2189. goto unlock;
  2190. }
  2191. /* commit the "disable all" state */
  2192. ret = drm_atomic_commit(state);
  2193. if (ret < 0) {
  2194. DRM_ERROR("failed to disable crtcs, %d\n", ret);
  2195. goto unlock;
  2196. }
  2197. sde_kms->suspend_block = true;
  2198. drm_connector_list_iter_begin(ddev, &conn_iter);
  2199. drm_for_each_connector_iter(conn, &conn_iter) {
  2200. uint64_t lp;
  2201. lp = sde_connector_get_lp(conn);
  2202. if (lp != SDE_MODE_DPMS_LP2)
  2203. continue;
  2204. ret = sde_encoder_wait_for_event(conn->encoder,
  2205. MSM_ENC_TX_COMPLETE);
  2206. if (ret && ret != -EWOULDBLOCK)
  2207. SDE_ERROR(
  2208. "[enc: %d] wait for commit done returned %d\n",
  2209. conn->encoder->base.id, ret);
  2210. else if (!ret)
  2211. sde_encoder_idle_request(conn->encoder);
  2212. }
  2213. drm_connector_list_iter_end(&conn_iter);
  2214. unlock:
  2215. if (state) {
  2216. drm_atomic_state_put(state);
  2217. state = NULL;
  2218. }
  2219. if (ret == -EDEADLK) {
  2220. drm_modeset_backoff(&ctx);
  2221. goto retry;
  2222. }
  2223. drm_modeset_drop_locks(&ctx);
  2224. drm_modeset_acquire_fini(&ctx);
  2225. return ret;
  2226. }
  2227. static int sde_kms_pm_resume(struct device *dev)
  2228. {
  2229. struct drm_device *ddev;
  2230. struct sde_kms *sde_kms;
  2231. struct drm_modeset_acquire_ctx ctx;
  2232. int ret, i;
  2233. if (!dev)
  2234. return -EINVAL;
  2235. ddev = dev_get_drvdata(dev);
  2236. if (!ddev || !ddev_to_msm_kms(ddev))
  2237. return -EINVAL;
  2238. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  2239. SDE_EVT32(sde_kms->suspend_state != NULL);
  2240. drm_mode_config_reset(ddev);
  2241. drm_modeset_acquire_init(&ctx, 0);
  2242. retry:
  2243. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  2244. if (ret == -EDEADLK) {
  2245. drm_modeset_backoff(&ctx);
  2246. goto retry;
  2247. } else if (WARN_ON(ret)) {
  2248. goto end;
  2249. }
  2250. sde_kms->suspend_block = false;
  2251. if (sde_kms->suspend_state) {
  2252. sde_kms->suspend_state->acquire_ctx = &ctx;
  2253. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  2254. ret = drm_atomic_helper_commit_duplicated_state(
  2255. sde_kms->suspend_state, &ctx);
  2256. if (ret != -EDEADLK)
  2257. break;
  2258. drm_modeset_backoff(&ctx);
  2259. }
  2260. if (ret < 0)
  2261. DRM_ERROR("failed to restore state, %d\n", ret);
  2262. drm_atomic_state_put(sde_kms->suspend_state);
  2263. sde_kms->suspend_state = NULL;
  2264. }
  2265. end:
  2266. drm_modeset_drop_locks(&ctx);
  2267. drm_modeset_acquire_fini(&ctx);
  2268. /* enable hot-plug polling */
  2269. drm_kms_helper_poll_enable(ddev);
  2270. return 0;
  2271. }
  2272. static const struct msm_kms_funcs kms_funcs = {
  2273. .hw_init = sde_kms_hw_init,
  2274. .postinit = sde_kms_postinit,
  2275. .irq_preinstall = sde_irq_preinstall,
  2276. .irq_postinstall = sde_irq_postinstall,
  2277. .irq_uninstall = sde_irq_uninstall,
  2278. .irq = sde_irq,
  2279. .preclose = sde_kms_preclose,
  2280. .lastclose = sde_kms_lastclose,
  2281. .prepare_fence = sde_kms_prepare_fence,
  2282. .prepare_commit = sde_kms_prepare_commit,
  2283. .commit = sde_kms_commit,
  2284. .complete_commit = sde_kms_complete_commit,
  2285. .wait_for_crtc_commit_done = sde_kms_wait_for_commit_done,
  2286. .wait_for_tx_complete = sde_kms_wait_for_frame_transfer_complete,
  2287. .enable_vblank = sde_kms_enable_vblank,
  2288. .disable_vblank = sde_kms_disable_vblank,
  2289. .check_modified_format = sde_format_check_modified_format,
  2290. .atomic_check = sde_kms_atomic_check,
  2291. .get_format = sde_get_msm_format,
  2292. .round_pixclk = sde_kms_round_pixclk,
  2293. .pm_suspend = sde_kms_pm_suspend,
  2294. .pm_resume = sde_kms_pm_resume,
  2295. .destroy = sde_kms_destroy,
  2296. .cont_splash_config = sde_kms_cont_splash_config,
  2297. .register_events = _sde_kms_register_events,
  2298. .get_address_space = _sde_kms_get_address_space,
  2299. .get_address_space_device = _sde_kms_get_address_space_device,
  2300. .postopen = _sde_kms_post_open,
  2301. .check_for_splash = sde_kms_check_for_splash,
  2302. };
  2303. /* the caller api needs to turn on clock before calling it */
  2304. static inline void _sde_kms_core_hw_rev_init(struct sde_kms *sde_kms)
  2305. {
  2306. sde_kms->core_rev = readl_relaxed(sde_kms->mmio + 0x0);
  2307. }
  2308. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms)
  2309. {
  2310. int i;
  2311. for (i = ARRAY_SIZE(sde_kms->aspace) - 1; i >= 0; i--) {
  2312. if (!sde_kms->aspace[i])
  2313. continue;
  2314. msm_gem_address_space_put(sde_kms->aspace[i]);
  2315. sde_kms->aspace[i] = NULL;
  2316. }
  2317. return 0;
  2318. }
  2319. static int _sde_kms_mmu_init(struct sde_kms *sde_kms)
  2320. {
  2321. struct msm_mmu *mmu;
  2322. int i, ret;
  2323. int early_map = 0;
  2324. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  2325. struct msm_gem_address_space *aspace;
  2326. mmu = msm_smmu_new(sde_kms->dev->dev, i);
  2327. if (IS_ERR(mmu)) {
  2328. ret = PTR_ERR(mmu);
  2329. SDE_DEBUG("failed to init iommu id %d: rc:%d\n",
  2330. i, ret);
  2331. continue;
  2332. }
  2333. aspace = msm_gem_smmu_address_space_create(sde_kms->dev,
  2334. mmu, "sde");
  2335. if (IS_ERR(aspace)) {
  2336. ret = PTR_ERR(aspace);
  2337. goto fail;
  2338. }
  2339. sde_kms->aspace[i] = aspace;
  2340. aspace->domain_attached = true;
  2341. /* Mapping splash memory block */
  2342. if ((i == MSM_SMMU_DOMAIN_UNSECURE) &&
  2343. sde_kms->splash_data.num_splash_regions) {
  2344. ret = _sde_kms_map_all_splash_regions(sde_kms);
  2345. if (ret) {
  2346. SDE_ERROR("failed to map ret:%d\n", ret);
  2347. goto fail;
  2348. }
  2349. }
  2350. /*
  2351. * disable early-map which would have been enabled during
  2352. * bootup by smmu through the device-tree hint for cont-spash
  2353. */
  2354. ret = mmu->funcs->set_attribute(mmu, DOMAIN_ATTR_EARLY_MAP,
  2355. &early_map);
  2356. if (ret) {
  2357. SDE_ERROR("failed to set_att ret:%d, early_map:%d\n",
  2358. ret, early_map);
  2359. goto early_map_fail;
  2360. }
  2361. }
  2362. return 0;
  2363. early_map_fail:
  2364. _sde_kms_unmap_all_splash_regions(sde_kms);
  2365. fail:
  2366. mmu->funcs->destroy(mmu);
  2367. _sde_kms_mmu_destroy(sde_kms);
  2368. return ret;
  2369. }
  2370. static void sde_kms_init_shared_hw(struct sde_kms *sde_kms)
  2371. {
  2372. if (!sde_kms || !sde_kms->hw_mdp || !sde_kms->catalog)
  2373. return;
  2374. if (sde_kms->hw_mdp->ops.reset_ubwc)
  2375. sde_kms->hw_mdp->ops.reset_ubwc(sde_kms->hw_mdp,
  2376. sde_kms->catalog);
  2377. sde_hw_sid_rotator_set(sde_kms->hw_sid);
  2378. }
  2379. static void _sde_kms_set_lutdma_vbif_remap(struct sde_kms *sde_kms)
  2380. {
  2381. struct sde_vbif_set_qos_params qos_params;
  2382. struct sde_mdss_cfg *catalog;
  2383. if (!sde_kms->catalog)
  2384. return;
  2385. catalog = sde_kms->catalog;
  2386. memset(&qos_params, 0, sizeof(qos_params));
  2387. qos_params.vbif_idx = catalog->dma_cfg.vbif_idx;
  2388. qos_params.xin_id = catalog->dma_cfg.xin_id;
  2389. qos_params.clk_ctrl = catalog->dma_cfg.clk_ctrl;
  2390. qos_params.client_type = VBIF_LUTDMA_CLIENT;
  2391. sde_vbif_set_qos_remap(sde_kms, &qos_params);
  2392. }
  2393. static void sde_kms_handle_power_event(u32 event_type, void *usr)
  2394. {
  2395. struct sde_kms *sde_kms = usr;
  2396. struct msm_kms *msm_kms;
  2397. msm_kms = &sde_kms->base;
  2398. if (!sde_kms)
  2399. return;
  2400. SDE_DEBUG("event_type:%d\n", event_type);
  2401. SDE_EVT32_VERBOSE(event_type);
  2402. if (event_type == SDE_POWER_EVENT_POST_ENABLE) {
  2403. sde_irq_update(msm_kms, true);
  2404. sde_vbif_init_memtypes(sde_kms);
  2405. sde_kms_init_shared_hw(sde_kms);
  2406. _sde_kms_set_lutdma_vbif_remap(sde_kms);
  2407. sde_kms->first_kickoff = true;
  2408. } else if (event_type == SDE_POWER_EVENT_PRE_DISABLE) {
  2409. sde_irq_update(msm_kms, false);
  2410. sde_kms->first_kickoff = false;
  2411. }
  2412. }
  2413. #define genpd_to_sde_kms(domain) container_of(domain, struct sde_kms, genpd)
  2414. static int sde_kms_pd_enable(struct generic_pm_domain *genpd)
  2415. {
  2416. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  2417. int rc = -EINVAL;
  2418. SDE_DEBUG("\n");
  2419. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  2420. if (rc > 0)
  2421. rc = 0;
  2422. SDE_EVT32(rc, genpd->device_count);
  2423. return rc;
  2424. }
  2425. static int sde_kms_pd_disable(struct generic_pm_domain *genpd)
  2426. {
  2427. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  2428. SDE_DEBUG("\n");
  2429. pm_runtime_put_sync(sde_kms->dev->dev);
  2430. SDE_EVT32(genpd->device_count);
  2431. return 0;
  2432. }
  2433. static int _sde_kms_get_splash_data(struct sde_splash_data *data)
  2434. {
  2435. int i = 0;
  2436. int ret = 0;
  2437. struct device_node *parent, *node, *node1;
  2438. struct resource r, r1;
  2439. const char *node_name = "cont_splash_region";
  2440. struct sde_splash_mem *mem;
  2441. bool share_splash_mem = false;
  2442. int num_displays, num_regions;
  2443. struct sde_splash_display *splash_display;
  2444. if (!data)
  2445. return -EINVAL;
  2446. memset(data, 0, sizeof(*data));
  2447. parent = of_find_node_by_path("/reserved-memory");
  2448. if (!parent) {
  2449. SDE_ERROR("failed to find reserved-memory node\n");
  2450. return -EINVAL;
  2451. }
  2452. node = of_find_node_by_name(parent, node_name);
  2453. if (!node) {
  2454. SDE_DEBUG("failed to find node %s\n", node_name);
  2455. return -EINVAL;
  2456. }
  2457. node1 = of_find_node_by_name(parent, "disp_rdump_region");
  2458. if (!node1)
  2459. SDE_DEBUG("failed to find disp ramdump memory reservation\n");
  2460. /**
  2461. * Support sharing a single splash memory for all the built in displays
  2462. * and also independent splash region per displays. Incase of
  2463. * independent splash region for each connected display, dtsi node of
  2464. * cont_splash_region should be collection of all memory regions
  2465. * Ex: <r1.start r1.end r2.start r2.end ... rn.start, rn.end>
  2466. */
  2467. num_displays = dsi_display_get_num_of_displays();
  2468. num_regions = of_property_count_u64_elems(node, "reg") / 2;
  2469. data->num_splash_displays = num_displays;
  2470. SDE_DEBUG("splash mem num_regions:%d\n", num_regions);
  2471. if (num_displays > num_regions) {
  2472. share_splash_mem = true;
  2473. pr_info(":%d displays share same splash buf\n", num_displays);
  2474. }
  2475. for (i = 0; i < num_displays; i++) {
  2476. splash_display = &data->splash_display[i];
  2477. if (!i || !share_splash_mem) {
  2478. if (of_address_to_resource(node, i, &r)) {
  2479. SDE_ERROR("invalid data for:%s\n", node_name);
  2480. return -EINVAL;
  2481. }
  2482. mem = &data->splash_mem[i];
  2483. if (!node1 || of_address_to_resource(node1, i, &r1)) {
  2484. SDE_DEBUG("failed to find ramdump memory\n");
  2485. mem->ramdump_base = 0;
  2486. mem->ramdump_size = 0;
  2487. } else {
  2488. mem->ramdump_base = (unsigned long)r1.start;
  2489. mem->ramdump_size = (r1.end - r1.start) + 1;
  2490. }
  2491. mem->splash_buf_base = (unsigned long)r.start;
  2492. mem->splash_buf_size = (r.end - r.start) + 1;
  2493. mem->ref_cnt = 0;
  2494. splash_display->splash = mem;
  2495. data->num_splash_regions++;
  2496. } else {
  2497. data->splash_display[i].splash = &data->splash_mem[0];
  2498. }
  2499. SDE_DEBUG("splash mem for disp:%d add:%lx size:%x\n", (i + 1),
  2500. splash_display->splash->splash_buf_base,
  2501. splash_display->splash->splash_buf_size);
  2502. }
  2503. return ret;
  2504. }
  2505. static int _sde_kms_hw_init_ioremap(struct sde_kms *sde_kms,
  2506. struct platform_device *platformdev)
  2507. {
  2508. int rc = -EINVAL;
  2509. sde_kms->mmio = msm_ioremap(platformdev, "mdp_phys", "mdp_phys");
  2510. if (IS_ERR(sde_kms->mmio)) {
  2511. rc = PTR_ERR(sde_kms->mmio);
  2512. SDE_ERROR("mdp register memory map failed: %d\n", rc);
  2513. sde_kms->mmio = NULL;
  2514. goto error;
  2515. }
  2516. DRM_INFO("mapped mdp address space @%pK\n", sde_kms->mmio);
  2517. sde_kms->mmio_len = msm_iomap_size(platformdev, "mdp_phys");
  2518. rc = sde_dbg_reg_register_base(SDE_DBG_NAME, sde_kms->mmio,
  2519. sde_kms->mmio_len);
  2520. if (rc)
  2521. SDE_ERROR("dbg base register kms failed: %d\n", rc);
  2522. sde_kms->vbif[VBIF_RT] = msm_ioremap(platformdev, "vbif_phys",
  2523. "vbif_phys");
  2524. if (IS_ERR(sde_kms->vbif[VBIF_RT])) {
  2525. rc = PTR_ERR(sde_kms->vbif[VBIF_RT]);
  2526. SDE_ERROR("vbif register memory map failed: %d\n", rc);
  2527. sde_kms->vbif[VBIF_RT] = NULL;
  2528. goto error;
  2529. }
  2530. sde_kms->vbif_len[VBIF_RT] = msm_iomap_size(platformdev,
  2531. "vbif_phys");
  2532. rc = sde_dbg_reg_register_base("vbif_rt", sde_kms->vbif[VBIF_RT],
  2533. sde_kms->vbif_len[VBIF_RT]);
  2534. if (rc)
  2535. SDE_ERROR("dbg base register vbif_rt failed: %d\n", rc);
  2536. sde_kms->vbif[VBIF_NRT] = msm_ioremap(platformdev, "vbif_nrt_phys",
  2537. "vbif_nrt_phys");
  2538. if (IS_ERR(sde_kms->vbif[VBIF_NRT])) {
  2539. sde_kms->vbif[VBIF_NRT] = NULL;
  2540. SDE_DEBUG("VBIF NRT is not defined");
  2541. } else {
  2542. sde_kms->vbif_len[VBIF_NRT] = msm_iomap_size(platformdev,
  2543. "vbif_nrt_phys");
  2544. rc = sde_dbg_reg_register_base("vbif_nrt",
  2545. sde_kms->vbif[VBIF_NRT],
  2546. sde_kms->vbif_len[VBIF_NRT]);
  2547. if (rc)
  2548. SDE_ERROR("dbg base register vbif_nrt failed: %d\n",
  2549. rc);
  2550. }
  2551. sde_kms->reg_dma = msm_ioremap(platformdev, "regdma_phys",
  2552. "regdma_phys");
  2553. if (IS_ERR(sde_kms->reg_dma)) {
  2554. sde_kms->reg_dma = NULL;
  2555. SDE_DEBUG("REG_DMA is not defined");
  2556. } else {
  2557. sde_kms->reg_dma_len = msm_iomap_size(platformdev,
  2558. "regdma_phys");
  2559. rc = sde_dbg_reg_register_base("reg_dma",
  2560. sde_kms->reg_dma,
  2561. sde_kms->reg_dma_len);
  2562. if (rc)
  2563. SDE_ERROR("dbg base register reg_dma failed: %d\n",
  2564. rc);
  2565. }
  2566. sde_kms->sid = msm_ioremap(platformdev, "sid_phys",
  2567. "sid_phys");
  2568. if (IS_ERR(sde_kms->sid)) {
  2569. rc = PTR_ERR(sde_kms->sid);
  2570. SDE_ERROR("sid register memory map failed: %d\n", rc);
  2571. sde_kms->sid = NULL;
  2572. goto error;
  2573. }
  2574. sde_kms->sid_len = msm_iomap_size(platformdev, "sid_phys");
  2575. rc = sde_dbg_reg_register_base("sid", sde_kms->sid, sde_kms->sid_len);
  2576. if (rc)
  2577. SDE_ERROR("dbg base register sid failed: %d\n", rc);
  2578. error:
  2579. return rc;
  2580. }
  2581. static int _sde_kms_hw_init_power_helper(struct drm_device *dev,
  2582. struct sde_kms *sde_kms)
  2583. {
  2584. int rc = 0;
  2585. if (of_find_property(dev->dev->of_node, "#power-domain-cells", NULL)) {
  2586. sde_kms->genpd.name = dev->unique;
  2587. sde_kms->genpd.power_off = sde_kms_pd_disable;
  2588. sde_kms->genpd.power_on = sde_kms_pd_enable;
  2589. rc = pm_genpd_init(&sde_kms->genpd, NULL, true);
  2590. if (rc < 0) {
  2591. SDE_ERROR("failed to init genpd provider %s: %d\n",
  2592. sde_kms->genpd.name, rc);
  2593. return rc;
  2594. }
  2595. rc = of_genpd_add_provider_simple(dev->dev->of_node,
  2596. &sde_kms->genpd);
  2597. if (rc < 0) {
  2598. SDE_ERROR("failed to add genpd provider %s: %d\n",
  2599. sde_kms->genpd.name, rc);
  2600. pm_genpd_remove(&sde_kms->genpd);
  2601. return rc;
  2602. }
  2603. sde_kms->genpd_init = true;
  2604. SDE_DEBUG("added genpd provider %s\n", sde_kms->genpd.name);
  2605. }
  2606. return rc;
  2607. }
  2608. static int _sde_kms_hw_init_blocks(struct sde_kms *sde_kms,
  2609. struct drm_device *dev,
  2610. struct msm_drm_private *priv)
  2611. {
  2612. struct sde_rm *rm = NULL;
  2613. int i, rc = -EINVAL;
  2614. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  2615. sde_power_data_bus_set_quota(&priv->phandle, i,
  2616. SDE_POWER_HANDLE_CONT_SPLASH_BUS_AB_QUOTA,
  2617. SDE_POWER_HANDLE_CONT_SPLASH_BUS_IB_QUOTA);
  2618. _sde_kms_core_hw_rev_init(sde_kms);
  2619. pr_info("sde hardware revision:0x%x\n", sde_kms->core_rev);
  2620. sde_kms->catalog = sde_hw_catalog_init(dev, sde_kms->core_rev);
  2621. if (IS_ERR_OR_NULL(sde_kms->catalog)) {
  2622. rc = PTR_ERR(sde_kms->catalog);
  2623. if (!sde_kms->catalog)
  2624. rc = -EINVAL;
  2625. SDE_ERROR("catalog init failed: %d\n", rc);
  2626. sde_kms->catalog = NULL;
  2627. goto power_error;
  2628. }
  2629. /* initialize power domain if defined */
  2630. rc = _sde_kms_hw_init_power_helper(dev, sde_kms);
  2631. if (rc) {
  2632. SDE_ERROR("_sde_kms_hw_init_power_helper failed: %d\n", rc);
  2633. goto genpd_err;
  2634. }
  2635. rc = _sde_kms_mmu_init(sde_kms);
  2636. if (rc) {
  2637. SDE_ERROR("sde_kms_mmu_init failed: %d\n", rc);
  2638. goto power_error;
  2639. }
  2640. /* Initialize reg dma block which is a singleton */
  2641. rc = sde_reg_dma_init(sde_kms->reg_dma, sde_kms->catalog,
  2642. sde_kms->dev);
  2643. if (rc) {
  2644. SDE_ERROR("failed: reg dma init failed\n");
  2645. goto power_error;
  2646. }
  2647. sde_dbg_init_dbg_buses(sde_kms->core_rev);
  2648. rm = &sde_kms->rm;
  2649. rc = sde_rm_init(rm, sde_kms->catalog, sde_kms->mmio,
  2650. sde_kms->dev);
  2651. if (rc) {
  2652. SDE_ERROR("rm init failed: %d\n", rc);
  2653. goto power_error;
  2654. }
  2655. sde_kms->rm_init = true;
  2656. sde_kms->hw_intr = sde_hw_intr_init(sde_kms->mmio, sde_kms->catalog);
  2657. if (IS_ERR_OR_NULL(sde_kms->hw_intr)) {
  2658. rc = PTR_ERR(sde_kms->hw_intr);
  2659. SDE_ERROR("hw_intr init failed: %d\n", rc);
  2660. sde_kms->hw_intr = NULL;
  2661. goto hw_intr_init_err;
  2662. }
  2663. /*
  2664. * Attempt continuous splash handoff only if reserved
  2665. * splash memory is found & release resources on any error
  2666. * in finding display hw config in splash
  2667. */
  2668. if (sde_kms->splash_data.num_splash_regions &&
  2669. sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  2670. &sde_kms->splash_data,
  2671. sde_kms->catalog)) {
  2672. SDE_DEBUG("freeing continuous splash resources\n");
  2673. _sde_kms_unmap_all_splash_regions(sde_kms);
  2674. memset(&sde_kms->splash_data, 0x0,
  2675. sizeof(struct sde_splash_data));
  2676. }
  2677. sde_kms->hw_mdp = sde_rm_get_mdp(&sde_kms->rm);
  2678. if (IS_ERR_OR_NULL(sde_kms->hw_mdp)) {
  2679. rc = PTR_ERR(sde_kms->hw_mdp);
  2680. if (!sde_kms->hw_mdp)
  2681. rc = -EINVAL;
  2682. SDE_ERROR("failed to get hw_mdp: %d\n", rc);
  2683. sde_kms->hw_mdp = NULL;
  2684. goto power_error;
  2685. }
  2686. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  2687. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  2688. sde_kms->hw_vbif[i] = sde_hw_vbif_init(vbif_idx,
  2689. sde_kms->vbif[vbif_idx], sde_kms->catalog);
  2690. if (IS_ERR_OR_NULL(sde_kms->hw_vbif[vbif_idx])) {
  2691. rc = PTR_ERR(sde_kms->hw_vbif[vbif_idx]);
  2692. if (!sde_kms->hw_vbif[vbif_idx])
  2693. rc = -EINVAL;
  2694. SDE_ERROR("failed to init vbif %d: %d\n", vbif_idx, rc);
  2695. sde_kms->hw_vbif[vbif_idx] = NULL;
  2696. goto power_error;
  2697. }
  2698. }
  2699. if (sde_kms->catalog->uidle_cfg.uidle_rev) {
  2700. sde_kms->hw_uidle = sde_hw_uidle_init(UIDLE, sde_kms->mmio,
  2701. sde_kms->mmio_len, sde_kms->catalog);
  2702. if (IS_ERR_OR_NULL(sde_kms->hw_uidle)) {
  2703. rc = PTR_ERR(sde_kms->hw_uidle);
  2704. if (!sde_kms->hw_uidle)
  2705. rc = -EINVAL;
  2706. /* uidle is optional, so do not make it a fatal error */
  2707. SDE_ERROR("failed to init uidle rc:%d\n", rc);
  2708. sde_kms->hw_uidle = NULL;
  2709. rc = 0;
  2710. }
  2711. } else {
  2712. sde_kms->hw_uidle = NULL;
  2713. }
  2714. sde_kms->hw_sid = sde_hw_sid_init(sde_kms->sid,
  2715. sde_kms->sid_len, sde_kms->catalog);
  2716. if (IS_ERR(sde_kms->hw_sid)) {
  2717. SDE_ERROR("failed to init sid %ld\n", PTR_ERR(sde_kms->hw_sid));
  2718. sde_kms->hw_sid = NULL;
  2719. goto power_error;
  2720. }
  2721. rc = sde_core_perf_init(&sde_kms->perf, dev, sde_kms->catalog,
  2722. &priv->phandle, "core_clk");
  2723. if (rc) {
  2724. SDE_ERROR("failed to init perf %d\n", rc);
  2725. goto perf_err;
  2726. }
  2727. /*
  2728. * _sde_kms_drm_obj_init should create the DRM related objects
  2729. * i.e. CRTCs, planes, encoders, connectors and so forth
  2730. */
  2731. rc = _sde_kms_drm_obj_init(sde_kms);
  2732. if (rc) {
  2733. SDE_ERROR("modeset init failed: %d\n", rc);
  2734. goto drm_obj_init_err;
  2735. }
  2736. return 0;
  2737. genpd_err:
  2738. drm_obj_init_err:
  2739. sde_core_perf_destroy(&sde_kms->perf);
  2740. hw_intr_init_err:
  2741. perf_err:
  2742. power_error:
  2743. return rc;
  2744. }
  2745. static int sde_kms_hw_init(struct msm_kms *kms)
  2746. {
  2747. struct sde_kms *sde_kms;
  2748. struct drm_device *dev;
  2749. struct msm_drm_private *priv;
  2750. struct platform_device *platformdev;
  2751. int i, rc = -EINVAL;
  2752. if (!kms) {
  2753. SDE_ERROR("invalid kms\n");
  2754. goto end;
  2755. }
  2756. sde_kms = to_sde_kms(kms);
  2757. dev = sde_kms->dev;
  2758. if (!dev || !dev->dev) {
  2759. SDE_ERROR("invalid device\n");
  2760. goto end;
  2761. }
  2762. platformdev = to_platform_device(dev->dev);
  2763. priv = dev->dev_private;
  2764. if (!priv) {
  2765. SDE_ERROR("invalid private data\n");
  2766. goto end;
  2767. }
  2768. rc = _sde_kms_hw_init_ioremap(sde_kms, platformdev);
  2769. if (rc)
  2770. goto error;
  2771. rc = _sde_kms_get_splash_data(&sde_kms->splash_data);
  2772. if (rc)
  2773. SDE_DEBUG("sde splash data fetch failed: %d\n", rc);
  2774. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  2775. if (rc < 0) {
  2776. SDE_ERROR("resource enable failed: %d\n", rc);
  2777. goto error;
  2778. }
  2779. rc = _sde_kms_hw_init_blocks(sde_kms, dev, priv);
  2780. if (rc)
  2781. goto hw_init_err;
  2782. dev->mode_config.min_width = sde_kms->catalog->min_display_width;
  2783. dev->mode_config.min_height = sde_kms->catalog->min_display_height;
  2784. dev->mode_config.max_width = sde_kms->catalog->max_display_width;
  2785. dev->mode_config.max_height = sde_kms->catalog->max_display_height;
  2786. mutex_init(&sde_kms->secure_transition_lock);
  2787. atomic_set(&sde_kms->detach_sec_cb, 0);
  2788. atomic_set(&sde_kms->detach_all_cb, 0);
  2789. /*
  2790. * Support format modifiers for compression etc.
  2791. */
  2792. dev->mode_config.allow_fb_modifiers = true;
  2793. /*
  2794. * Handle (re)initializations during power enable
  2795. */
  2796. sde_kms_handle_power_event(SDE_POWER_EVENT_POST_ENABLE, sde_kms);
  2797. sde_kms->power_event = sde_power_handle_register_event(&priv->phandle,
  2798. SDE_POWER_EVENT_POST_ENABLE |
  2799. SDE_POWER_EVENT_PRE_DISABLE,
  2800. sde_kms_handle_power_event, sde_kms, "kms");
  2801. if (sde_kms->splash_data.num_splash_displays) {
  2802. SDE_DEBUG("Skipping MDP Resources disable\n");
  2803. } else {
  2804. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  2805. sde_power_data_bus_set_quota(&priv->phandle, i,
  2806. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  2807. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  2808. pm_runtime_put_sync(sde_kms->dev->dev);
  2809. }
  2810. return 0;
  2811. hw_init_err:
  2812. pm_runtime_put_sync(sde_kms->dev->dev);
  2813. error:
  2814. _sde_kms_hw_destroy(sde_kms, platformdev);
  2815. end:
  2816. return rc;
  2817. }
  2818. struct msm_kms *sde_kms_init(struct drm_device *dev)
  2819. {
  2820. struct msm_drm_private *priv;
  2821. struct sde_kms *sde_kms;
  2822. if (!dev || !dev->dev_private) {
  2823. SDE_ERROR("drm device node invalid\n");
  2824. return ERR_PTR(-EINVAL);
  2825. }
  2826. priv = dev->dev_private;
  2827. sde_kms = kzalloc(sizeof(*sde_kms), GFP_KERNEL);
  2828. if (!sde_kms) {
  2829. SDE_ERROR("failed to allocate sde kms\n");
  2830. return ERR_PTR(-ENOMEM);
  2831. }
  2832. msm_kms_init(&sde_kms->base, &kms_funcs);
  2833. sde_kms->dev = dev;
  2834. return &sde_kms->base;
  2835. }
  2836. static int _sde_kms_register_events(struct msm_kms *kms,
  2837. struct drm_mode_object *obj, u32 event, bool en)
  2838. {
  2839. int ret = 0;
  2840. struct drm_crtc *crtc = NULL;
  2841. struct drm_connector *conn = NULL;
  2842. struct sde_kms *sde_kms = NULL;
  2843. if (!kms || !obj) {
  2844. SDE_ERROR("invalid argument kms %pK obj %pK\n", kms, obj);
  2845. return -EINVAL;
  2846. }
  2847. sde_kms = to_sde_kms(kms);
  2848. switch (obj->type) {
  2849. case DRM_MODE_OBJECT_CRTC:
  2850. crtc = obj_to_crtc(obj);
  2851. ret = sde_crtc_register_custom_event(sde_kms, crtc, event, en);
  2852. break;
  2853. case DRM_MODE_OBJECT_CONNECTOR:
  2854. conn = obj_to_connector(obj);
  2855. ret = sde_connector_register_custom_event(sde_kms, conn, event,
  2856. en);
  2857. break;
  2858. }
  2859. return ret;
  2860. }
  2861. int sde_kms_handle_recovery(struct drm_encoder *encoder)
  2862. {
  2863. SDE_EVT32(DRMID(encoder), MSM_ENC_ACTIVE_REGION);
  2864. return sde_encoder_wait_for_event(encoder, MSM_ENC_ACTIVE_REGION);
  2865. }