dsi_clk_manager.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/of.h>
  6. #include <linux/delay.h>
  7. #include <linux/slab.h>
  8. #include <linux/pm_runtime.h>
  9. #include "dsi_clk.h"
  10. #include "dsi_defs.h"
  11. struct dsi_core_clks {
  12. struct dsi_core_clk_info clks;
  13. };
  14. struct dsi_link_clks {
  15. struct dsi_link_hs_clk_info hs_clks;
  16. struct dsi_link_lp_clk_info lp_clks;
  17. struct link_clk_freq freq;
  18. };
  19. struct dsi_clk_mngr {
  20. char name[MAX_STRING_LEN];
  21. struct mutex clk_mutex;
  22. struct list_head client_list;
  23. u32 dsi_ctrl_count;
  24. u32 master_ndx;
  25. struct dsi_core_clks core_clks[MAX_DSI_CTRL];
  26. struct dsi_link_clks link_clks[MAX_DSI_CTRL];
  27. u32 ctrl_index[MAX_DSI_CTRL];
  28. u32 core_clk_state;
  29. u32 link_clk_state;
  30. pre_clockoff_cb pre_clkoff_cb;
  31. post_clockoff_cb post_clkoff_cb;
  32. post_clockon_cb post_clkon_cb;
  33. pre_clockon_cb pre_clkon_cb;
  34. bool is_cont_splash_enabled;
  35. void *priv_data;
  36. };
  37. struct dsi_clk_client_info {
  38. char name[MAX_STRING_LEN];
  39. u32 core_refcount;
  40. u32 link_refcount;
  41. u32 core_clk_state;
  42. u32 link_clk_state;
  43. struct list_head list;
  44. struct dsi_clk_mngr *mngr;
  45. };
  46. static int _get_clk_mngr_index(struct dsi_clk_mngr *mngr,
  47. u32 dsi_ctrl_index,
  48. u32 *clk_mngr_index)
  49. {
  50. int i;
  51. for (i = 0; i < mngr->dsi_ctrl_count; i++) {
  52. if (mngr->ctrl_index[i] == dsi_ctrl_index) {
  53. *clk_mngr_index = i;
  54. return 0;
  55. }
  56. }
  57. return -EINVAL;
  58. }
  59. /**
  60. * dsi_clk_set_link_frequencies() - set frequencies for link clks
  61. * @clks: Link clock information
  62. * @pixel_clk: pixel clock frequency in KHz.
  63. * @byte_clk: Byte clock frequency in KHz.
  64. * @esc_clk: Escape clock frequency in KHz.
  65. *
  66. * return: error code in case of failure or 0 for success.
  67. */
  68. int dsi_clk_set_link_frequencies(void *client, struct link_clk_freq freq,
  69. u32 index)
  70. {
  71. int rc = 0, clk_mngr_index = 0;
  72. struct dsi_clk_client_info *c = client;
  73. struct dsi_clk_mngr *mngr;
  74. if (!client) {
  75. DSI_ERR("invalid params\n");
  76. return -EINVAL;
  77. }
  78. mngr = c->mngr;
  79. rc = _get_clk_mngr_index(mngr, index, &clk_mngr_index);
  80. if (rc) {
  81. DSI_ERR("failed to map control index %d\n", index);
  82. return -EINVAL;
  83. }
  84. memcpy(&mngr->link_clks[clk_mngr_index].freq, &freq,
  85. sizeof(struct link_clk_freq));
  86. return rc;
  87. }
  88. /**
  89. * dsi_clk_set_pixel_clk_rate() - set frequency for pixel clock
  90. * @clks: DSI link clock information.
  91. * @pixel_clk: Pixel clock rate in KHz.
  92. * @index: Index of the DSI controller.
  93. *
  94. * return: error code in case of failure or 0 for success.
  95. */
  96. int dsi_clk_set_pixel_clk_rate(void *client, u64 pixel_clk, u32 index)
  97. {
  98. int rc = 0;
  99. struct dsi_clk_client_info *c = client;
  100. struct dsi_clk_mngr *mngr;
  101. mngr = c->mngr;
  102. rc = clk_set_rate(mngr->link_clks[index].hs_clks.pixel_clk, pixel_clk);
  103. if (rc)
  104. DSI_ERR("failed to set clk rate for pixel clk, rc=%d\n", rc);
  105. else
  106. mngr->link_clks[index].freq.pix_clk_rate = pixel_clk;
  107. return rc;
  108. }
  109. /**
  110. * dsi_clk_set_byte_clk_rate() - set frequency for byte clock
  111. * @client: DSI clock client pointer.
  112. * @byte_clk: Byte clock rate in Hz.
  113. * @byte_intf_clk: Byte interface clock rate in Hz.
  114. * @index: Index of the DSI controller.
  115. * return: error code in case of failure or 0 for success.
  116. */
  117. int dsi_clk_set_byte_clk_rate(void *client, u64 byte_clk,
  118. u64 byte_intf_clk, u32 index)
  119. {
  120. int rc = 0;
  121. struct dsi_clk_client_info *c = client;
  122. struct dsi_clk_mngr *mngr;
  123. mngr = c->mngr;
  124. rc = clk_set_rate(mngr->link_clks[index].hs_clks.byte_clk, byte_clk);
  125. if (rc)
  126. DSI_ERR("failed to set clk rate for byte clk, rc=%d\n", rc);
  127. else
  128. mngr->link_clks[index].freq.byte_clk_rate = byte_clk;
  129. if (mngr->link_clks[index].hs_clks.byte_intf_clk) {
  130. rc = clk_set_rate(mngr->link_clks[index].hs_clks.byte_intf_clk,
  131. byte_intf_clk);
  132. if (rc)
  133. DSI_ERR("failed to set clk rate for byte intf clk=%d\n",
  134. rc);
  135. else
  136. mngr->link_clks[index].freq.byte_intf_clk_rate =
  137. byte_intf_clk;
  138. }
  139. return rc;
  140. }
  141. /**
  142. * dsi_clk_update_parent() - update parent clocks for specified clock
  143. * @parent: link clock pair which are set as parent.
  144. * @child: link clock pair whose parent has to be set.
  145. */
  146. int dsi_clk_update_parent(struct dsi_clk_link_set *parent,
  147. struct dsi_clk_link_set *child)
  148. {
  149. int rc = 0;
  150. rc = clk_set_parent(child->byte_clk, parent->byte_clk);
  151. if (rc) {
  152. DSI_ERR("failed to set byte clk parent\n");
  153. goto error;
  154. }
  155. rc = clk_set_parent(child->pixel_clk, parent->pixel_clk);
  156. if (rc) {
  157. DSI_ERR("failed to set pixel clk parent\n");
  158. goto error;
  159. }
  160. error:
  161. return rc;
  162. }
  163. /**
  164. * dsi_clk_prepare_enable() - prepare and enable dsi src clocks
  165. * @clk: list of src clocks.
  166. *
  167. * @return: Zero on success and err no on failure.
  168. */
  169. int dsi_clk_prepare_enable(struct dsi_clk_link_set *clk)
  170. {
  171. int rc;
  172. rc = clk_prepare_enable(clk->byte_clk);
  173. if (rc) {
  174. DSI_ERR("failed to enable byte src clk %d\n", rc);
  175. return rc;
  176. }
  177. rc = clk_prepare_enable(clk->pixel_clk);
  178. if (rc) {
  179. DSI_ERR("failed to enable pixel src clk %d\n", rc);
  180. return rc;
  181. }
  182. return 0;
  183. }
  184. /**
  185. * dsi_clk_disable_unprepare() - disable and unprepare dsi src clocks
  186. * @clk: list of src clocks.
  187. */
  188. void dsi_clk_disable_unprepare(struct dsi_clk_link_set *clk)
  189. {
  190. clk_disable_unprepare(clk->pixel_clk);
  191. clk_disable_unprepare(clk->byte_clk);
  192. }
  193. int dsi_core_clk_start(struct dsi_core_clks *c_clks)
  194. {
  195. int rc = 0;
  196. if (c_clks->clks.mdp_core_clk) {
  197. rc = clk_prepare_enable(c_clks->clks.mdp_core_clk);
  198. if (rc) {
  199. DSI_ERR("failed to enable mdp_core_clk, rc=%d\n", rc);
  200. goto error;
  201. }
  202. }
  203. if (c_clks->clks.mnoc_clk) {
  204. rc = clk_prepare_enable(c_clks->clks.mnoc_clk);
  205. if (rc) {
  206. DSI_ERR("failed to enable mnoc_clk, rc=%d\n", rc);
  207. goto error_disable_core_clk;
  208. }
  209. }
  210. if (c_clks->clks.iface_clk) {
  211. rc = clk_prepare_enable(c_clks->clks.iface_clk);
  212. if (rc) {
  213. DSI_ERR("failed to enable iface_clk, rc=%d\n", rc);
  214. goto error_disable_mnoc_clk;
  215. }
  216. }
  217. if (c_clks->clks.bus_clk) {
  218. rc = clk_prepare_enable(c_clks->clks.bus_clk);
  219. if (rc) {
  220. DSI_ERR("failed to enable bus_clk, rc=%d\n", rc);
  221. goto error_disable_iface_clk;
  222. }
  223. }
  224. if (c_clks->clks.core_mmss_clk) {
  225. rc = clk_prepare_enable(c_clks->clks.core_mmss_clk);
  226. if (rc) {
  227. DSI_ERR("failed to enable core_mmss_clk, rc=%d\n", rc);
  228. goto error_disable_bus_clk;
  229. }
  230. }
  231. return rc;
  232. error_disable_bus_clk:
  233. if (c_clks->clks.bus_clk)
  234. clk_disable_unprepare(c_clks->clks.bus_clk);
  235. error_disable_iface_clk:
  236. if (c_clks->clks.iface_clk)
  237. clk_disable_unprepare(c_clks->clks.iface_clk);
  238. error_disable_mnoc_clk:
  239. if (c_clks->clks.mnoc_clk)
  240. clk_disable_unprepare(c_clks->clks.mnoc_clk);
  241. error_disable_core_clk:
  242. if (c_clks->clks.mdp_core_clk)
  243. clk_disable_unprepare(c_clks->clks.mdp_core_clk);
  244. error:
  245. return rc;
  246. }
  247. int dsi_core_clk_stop(struct dsi_core_clks *c_clks)
  248. {
  249. int rc = 0;
  250. if (c_clks->clks.core_mmss_clk)
  251. clk_disable_unprepare(c_clks->clks.core_mmss_clk);
  252. if (c_clks->clks.bus_clk)
  253. clk_disable_unprepare(c_clks->clks.bus_clk);
  254. if (c_clks->clks.iface_clk)
  255. clk_disable_unprepare(c_clks->clks.iface_clk);
  256. if (c_clks->clks.mnoc_clk)
  257. clk_disable_unprepare(c_clks->clks.mnoc_clk);
  258. if (c_clks->clks.mdp_core_clk)
  259. clk_disable_unprepare(c_clks->clks.mdp_core_clk);
  260. return rc;
  261. }
  262. static int dsi_link_hs_clk_set_rate(struct dsi_link_hs_clk_info *link_hs_clks,
  263. int index)
  264. {
  265. int rc = 0;
  266. struct dsi_clk_mngr *mngr;
  267. struct dsi_link_clks *l_clks;
  268. if (index >= MAX_DSI_CTRL) {
  269. DSI_ERR("Invalid DSI ctrl index\n");
  270. return -EINVAL;
  271. }
  272. l_clks = container_of(link_hs_clks, struct dsi_link_clks, hs_clks);
  273. mngr = container_of(l_clks, struct dsi_clk_mngr, link_clks[index]);
  274. /*
  275. * In an ideal world, cont_splash_enabled should not be required inside
  276. * the clock manager. But, in the current driver cont_splash_enabled
  277. * flag is set inside mdp driver and there is no interface event
  278. * associated with this flag setting.
  279. */
  280. if (mngr->is_cont_splash_enabled)
  281. return 0;
  282. rc = clk_set_rate(link_hs_clks->byte_clk,
  283. l_clks->freq.byte_clk_rate);
  284. if (rc) {
  285. DSI_ERR("clk_set_rate failed for byte_clk rc = %d\n", rc);
  286. goto error;
  287. }
  288. rc = clk_set_rate(link_hs_clks->pixel_clk,
  289. l_clks->freq.pix_clk_rate);
  290. if (rc) {
  291. DSI_ERR("clk_set_rate failed for pixel_clk rc = %d\n", rc);
  292. goto error;
  293. }
  294. /*
  295. * If byte_intf_clk is present, set rate for that too.
  296. */
  297. if (link_hs_clks->byte_intf_clk) {
  298. rc = clk_set_rate(link_hs_clks->byte_intf_clk,
  299. l_clks->freq.byte_intf_clk_rate);
  300. if (rc) {
  301. DSI_ERR("set_rate failed for byte_intf_clk rc = %d\n",
  302. rc);
  303. goto error;
  304. }
  305. }
  306. error:
  307. return rc;
  308. }
  309. static int dsi_link_hs_clk_prepare(struct dsi_link_hs_clk_info *link_hs_clks)
  310. {
  311. int rc = 0;
  312. rc = clk_prepare(link_hs_clks->byte_clk);
  313. if (rc) {
  314. DSI_ERR("Failed to prepare dsi byte clk, rc=%d\n", rc);
  315. goto byte_clk_err;
  316. }
  317. rc = clk_prepare(link_hs_clks->pixel_clk);
  318. if (rc) {
  319. DSI_ERR("Failed to prepare dsi pixel clk, rc=%d\n", rc);
  320. goto pixel_clk_err;
  321. }
  322. if (link_hs_clks->byte_intf_clk) {
  323. rc = clk_prepare(link_hs_clks->byte_intf_clk);
  324. if (rc) {
  325. DSI_ERR("Failed to prepare dsi byte intf clk, rc=%d\n",
  326. rc);
  327. goto byte_intf_clk_err;
  328. }
  329. }
  330. return rc;
  331. byte_intf_clk_err:
  332. clk_unprepare(link_hs_clks->pixel_clk);
  333. pixel_clk_err:
  334. clk_unprepare(link_hs_clks->byte_clk);
  335. byte_clk_err:
  336. return rc;
  337. }
  338. static void dsi_link_hs_clk_unprepare(struct dsi_link_hs_clk_info *link_hs_clks)
  339. {
  340. if (link_hs_clks->byte_intf_clk)
  341. clk_unprepare(link_hs_clks->byte_intf_clk);
  342. clk_unprepare(link_hs_clks->pixel_clk);
  343. clk_unprepare(link_hs_clks->byte_clk);
  344. }
  345. static int dsi_link_hs_clk_enable(struct dsi_link_hs_clk_info *link_hs_clks)
  346. {
  347. int rc = 0;
  348. rc = clk_enable(link_hs_clks->byte_clk);
  349. if (rc) {
  350. DSI_ERR("Failed to enable dsi byte clk, rc=%d\n", rc);
  351. goto byte_clk_err;
  352. }
  353. rc = clk_enable(link_hs_clks->pixel_clk);
  354. if (rc) {
  355. DSI_ERR("Failed to enable dsi pixel clk, rc=%d\n", rc);
  356. goto pixel_clk_err;
  357. }
  358. if (link_hs_clks->byte_intf_clk) {
  359. rc = clk_enable(link_hs_clks->byte_intf_clk);
  360. if (rc) {
  361. DSI_ERR("Failed to enable dsi byte intf clk, rc=%d\n",
  362. rc);
  363. goto byte_intf_clk_err;
  364. }
  365. }
  366. return rc;
  367. byte_intf_clk_err:
  368. clk_disable(link_hs_clks->pixel_clk);
  369. pixel_clk_err:
  370. clk_disable(link_hs_clks->byte_clk);
  371. byte_clk_err:
  372. return rc;
  373. }
  374. static void dsi_link_hs_clk_disable(struct dsi_link_hs_clk_info *link_hs_clks)
  375. {
  376. if (link_hs_clks->byte_intf_clk)
  377. clk_disable(link_hs_clks->byte_intf_clk);
  378. clk_disable(link_hs_clks->pixel_clk);
  379. clk_disable(link_hs_clks->byte_clk);
  380. }
  381. /**
  382. * dsi_link_clk_start() - enable dsi link clocks
  383. */
  384. static int dsi_link_hs_clk_start(struct dsi_link_hs_clk_info *link_hs_clks,
  385. enum dsi_link_clk_op_type op_type, int index)
  386. {
  387. int rc = 0;
  388. if (index >= MAX_DSI_CTRL) {
  389. DSI_ERR("Invalid DSI ctrl index\n");
  390. return -EINVAL;
  391. }
  392. if (op_type & DSI_LINK_CLK_SET_RATE) {
  393. rc = dsi_link_hs_clk_set_rate(link_hs_clks, index);
  394. if (rc) {
  395. DSI_ERR("failed to set HS clk rates, rc = %d\n", rc);
  396. goto error;
  397. }
  398. }
  399. if (op_type & DSI_LINK_CLK_PREPARE) {
  400. rc = dsi_link_hs_clk_prepare(link_hs_clks);
  401. if (rc) {
  402. DSI_ERR("failed to prepare link HS clks, rc = %d\n",
  403. rc);
  404. goto error;
  405. }
  406. }
  407. if (op_type & DSI_LINK_CLK_ENABLE) {
  408. rc = dsi_link_hs_clk_enable(link_hs_clks);
  409. if (rc) {
  410. DSI_ERR("failed to enable link HS clks, rc = %d\n", rc);
  411. goto error_unprepare;
  412. }
  413. }
  414. DSI_DEBUG("HS Link clocks are enabled\n");
  415. return rc;
  416. error_unprepare:
  417. dsi_link_hs_clk_unprepare(link_hs_clks);
  418. error:
  419. return rc;
  420. }
  421. /**
  422. * dsi_link_clk_stop() - Stop DSI link clocks.
  423. */
  424. static int dsi_link_hs_clk_stop(struct dsi_link_hs_clk_info *link_hs_clks)
  425. {
  426. struct dsi_link_clks *l_clks;
  427. l_clks = container_of(link_hs_clks, struct dsi_link_clks, hs_clks);
  428. dsi_link_hs_clk_disable(link_hs_clks);
  429. dsi_link_hs_clk_unprepare(link_hs_clks);
  430. DSI_DEBUG("HS Link clocks disabled\n");
  431. return 0;
  432. }
  433. static int dsi_link_lp_clk_start(struct dsi_link_lp_clk_info *link_lp_clks,
  434. int index)
  435. {
  436. int rc = 0;
  437. struct dsi_clk_mngr *mngr;
  438. struct dsi_link_clks *l_clks;
  439. if (index >= MAX_DSI_CTRL) {
  440. DSI_ERR("Invalid DSI ctrl index\n");
  441. return -EINVAL;
  442. }
  443. l_clks = container_of(link_lp_clks, struct dsi_link_clks, lp_clks);
  444. mngr = container_of(l_clks, struct dsi_clk_mngr, link_clks[index]);
  445. if (!mngr)
  446. return -EINVAL;
  447. /*
  448. * In an ideal world, cont_splash_enabled should not be required inside
  449. * the clock manager. But, in the current driver cont_splash_enabled
  450. * flag is set inside mdp driver and there is no interface event
  451. * associated with this flag setting. Also, set rate for clock need not
  452. * be called for every enable call. It should be done only once when
  453. * coming out of suspend.
  454. */
  455. if (mngr->is_cont_splash_enabled)
  456. goto prepare;
  457. rc = clk_set_rate(link_lp_clks->esc_clk, l_clks->freq.esc_clk_rate);
  458. if (rc) {
  459. DSI_ERR("clk_set_rate failed for esc_clk rc = %d\n", rc);
  460. goto error;
  461. }
  462. prepare:
  463. rc = clk_prepare_enable(link_lp_clks->esc_clk);
  464. if (rc) {
  465. DSI_ERR("Failed to enable dsi esc clk\n");
  466. clk_unprepare(l_clks->lp_clks.esc_clk);
  467. }
  468. error:
  469. DSI_DEBUG("LP Link clocks are enabled\n");
  470. return rc;
  471. }
  472. static int dsi_link_lp_clk_stop(
  473. struct dsi_link_lp_clk_info *link_lp_clks)
  474. {
  475. struct dsi_link_clks *l_clks;
  476. l_clks = container_of(link_lp_clks, struct dsi_link_clks, lp_clks);
  477. clk_disable_unprepare(l_clks->lp_clks.esc_clk);
  478. DSI_DEBUG("LP Link clocks are disabled\n");
  479. return 0;
  480. }
  481. static int dsi_display_core_clk_enable(struct dsi_core_clks *clks,
  482. u32 ctrl_count, u32 master_ndx)
  483. {
  484. int rc = 0;
  485. int i;
  486. struct dsi_core_clks *clk, *m_clks;
  487. /*
  488. * In case of split DSI usecases, the clock for master controller should
  489. * be enabled before the other controller. Master controller in the
  490. * clock context refers to the controller that sources the clock.
  491. */
  492. m_clks = &clks[master_ndx];
  493. rc = dsi_core_clk_start(m_clks);
  494. if (rc) {
  495. DSI_ERR("failed to turn on master clocks, rc=%d\n", rc);
  496. goto error;
  497. }
  498. /* Turn on rest of the core clocks */
  499. for (i = 0; i < ctrl_count; i++) {
  500. clk = &clks[i];
  501. if (!clk || (clk == m_clks))
  502. continue;
  503. rc = dsi_core_clk_start(clk);
  504. if (rc) {
  505. DSI_ERR("failed to turn on clocks, rc=%d\n", rc);
  506. goto error_disable_master;
  507. }
  508. }
  509. return rc;
  510. error_disable_master:
  511. (void)dsi_core_clk_stop(m_clks);
  512. error:
  513. return rc;
  514. }
  515. static int dsi_display_link_clk_enable(struct dsi_link_clks *clks,
  516. enum dsi_lclk_type l_type, u32 ctrl_count, u32 master_ndx)
  517. {
  518. int rc = 0;
  519. int i;
  520. struct dsi_link_clks *clk, *m_clks;
  521. /*
  522. * In case of split DSI usecases, the clock for master controller should
  523. * be enabled before the other controller. Master controller in the
  524. * clock context refers to the controller that sources the clock.
  525. */
  526. m_clks = &clks[master_ndx];
  527. if (l_type & DSI_LINK_LP_CLK) {
  528. rc = dsi_link_lp_clk_start(&m_clks->lp_clks, master_ndx);
  529. if (rc) {
  530. DSI_ERR("failed to turn on master lp link clocks, rc=%d\n",
  531. rc);
  532. goto error;
  533. }
  534. }
  535. if (l_type & DSI_LINK_HS_CLK) {
  536. rc = dsi_link_hs_clk_start(&m_clks->hs_clks,
  537. DSI_LINK_CLK_START, master_ndx);
  538. if (rc) {
  539. DSI_ERR("failed to turn on master hs link clocks, rc=%d\n",
  540. rc);
  541. goto error;
  542. }
  543. }
  544. for (i = 0; i < ctrl_count; i++) {
  545. clk = &clks[i];
  546. if (!clk || (clk == m_clks))
  547. continue;
  548. if (l_type & DSI_LINK_LP_CLK) {
  549. rc = dsi_link_lp_clk_start(&clk->lp_clks, i);
  550. if (rc) {
  551. DSI_ERR("failed to turn on lp link clocks, rc=%d\n",
  552. rc);
  553. goto error_disable_master;
  554. }
  555. }
  556. if (l_type & DSI_LINK_HS_CLK) {
  557. rc = dsi_link_hs_clk_start(&clk->hs_clks,
  558. DSI_LINK_CLK_START, i);
  559. if (rc) {
  560. DSI_ERR("failed to turn on hs link clocks, rc=%d\n",
  561. rc);
  562. goto error_disable_master;
  563. }
  564. }
  565. }
  566. return rc;
  567. error_disable_master:
  568. if (l_type == DSI_LINK_LP_CLK)
  569. (void)dsi_link_lp_clk_stop(&m_clks->lp_clks);
  570. else if (l_type == DSI_LINK_HS_CLK)
  571. (void)dsi_link_hs_clk_stop(&m_clks->hs_clks);
  572. error:
  573. return rc;
  574. }
  575. static int dsi_display_core_clk_disable(struct dsi_core_clks *clks,
  576. u32 ctrl_count, u32 master_ndx)
  577. {
  578. int rc = 0;
  579. int i;
  580. struct dsi_core_clks *clk, *m_clks;
  581. /*
  582. * In case of split DSI usecases, clock for slave DSI controllers should
  583. * be disabled first before disabling clock for master controller. Slave
  584. * controllers in the clock context refer to controller which source
  585. * clock from another controller.
  586. */
  587. m_clks = &clks[master_ndx];
  588. /* Turn off non-master core clocks */
  589. for (i = 0; i < ctrl_count; i++) {
  590. clk = &clks[i];
  591. if (!clk || (clk == m_clks))
  592. continue;
  593. rc = dsi_core_clk_stop(clk);
  594. if (rc) {
  595. DSI_DEBUG("failed to turn off clocks, rc=%d\n", rc);
  596. goto error;
  597. }
  598. }
  599. rc = dsi_core_clk_stop(m_clks);
  600. if (rc) {
  601. DSI_ERR("failed to turn off master clocks, rc=%d\n", rc);
  602. goto error;
  603. }
  604. error:
  605. return rc;
  606. }
  607. static int dsi_display_link_clk_disable(struct dsi_link_clks *clks,
  608. enum dsi_lclk_type l_type, u32 ctrl_count, u32 master_ndx)
  609. {
  610. int rc = 0;
  611. int i;
  612. struct dsi_link_clks *clk, *m_clks;
  613. /*
  614. * In case of split DSI usecases, clock for slave DSI controllers should
  615. * be disabled first before disabling clock for master controller. Slave
  616. * controllers in the clock context refer to controller which source
  617. * clock from another controller.
  618. */
  619. m_clks = &clks[master_ndx];
  620. /* Turn off non-master link clocks */
  621. for (i = 0; i < ctrl_count; i++) {
  622. clk = &clks[i];
  623. if (!clk || (clk == m_clks))
  624. continue;
  625. if (l_type & DSI_LINK_LP_CLK) {
  626. rc = dsi_link_lp_clk_stop(&clk->lp_clks);
  627. if (rc)
  628. DSI_ERR("failed to turn off lp link clocks, rc=%d\n",
  629. rc);
  630. }
  631. if (l_type & DSI_LINK_HS_CLK) {
  632. rc = dsi_link_hs_clk_stop(&clk->hs_clks);
  633. if (rc)
  634. DSI_ERR("failed to turn off hs link clocks, rc=%d\n",
  635. rc);
  636. }
  637. }
  638. if (l_type & DSI_LINK_LP_CLK) {
  639. rc = dsi_link_lp_clk_stop(&m_clks->lp_clks);
  640. if (rc)
  641. DSI_ERR("failed to turn off master lp link clocks, rc=%d\n",
  642. rc);
  643. }
  644. if (l_type & DSI_LINK_HS_CLK) {
  645. rc = dsi_link_hs_clk_stop(&m_clks->hs_clks);
  646. if (rc)
  647. DSI_ERR("failed to turn off master hs link clocks, rc=%d\n",
  648. rc);
  649. }
  650. return rc;
  651. }
  652. static int dsi_clk_update_link_clk_state(struct dsi_clk_mngr *mngr,
  653. struct dsi_link_clks *l_clks, enum dsi_lclk_type l_type, u32 l_state,
  654. bool enable)
  655. {
  656. int rc = 0;
  657. if (!mngr)
  658. return -EINVAL;
  659. if (enable) {
  660. if (mngr->pre_clkon_cb) {
  661. rc = mngr->pre_clkon_cb(mngr->priv_data, DSI_LINK_CLK,
  662. l_type, l_state);
  663. if (rc) {
  664. DSI_ERR("pre link clk on cb failed for type %d\n",
  665. l_type);
  666. goto error;
  667. }
  668. }
  669. rc = dsi_display_link_clk_enable(l_clks, l_type,
  670. mngr->dsi_ctrl_count, mngr->master_ndx);
  671. if (rc) {
  672. DSI_ERR("failed to start link clk type %d rc=%d\n",
  673. l_type, rc);
  674. goto error;
  675. }
  676. if (mngr->post_clkon_cb) {
  677. rc = mngr->post_clkon_cb(mngr->priv_data, DSI_LINK_CLK,
  678. l_type, l_state);
  679. if (rc) {
  680. DSI_ERR("post link clk on cb failed for type %d\n",
  681. l_type);
  682. goto error;
  683. }
  684. }
  685. } else {
  686. if (mngr->pre_clkoff_cb) {
  687. rc = mngr->pre_clkoff_cb(mngr->priv_data,
  688. DSI_LINK_CLK, l_type, l_state);
  689. if (rc)
  690. DSI_ERR("pre link clk off cb failed\n");
  691. }
  692. rc = dsi_display_link_clk_disable(l_clks, l_type,
  693. mngr->dsi_ctrl_count, mngr->master_ndx);
  694. if (rc) {
  695. DSI_ERR("failed to stop link clk type %d, rc = %d\n",
  696. l_type, rc);
  697. goto error;
  698. }
  699. if (mngr->post_clkoff_cb) {
  700. rc = mngr->post_clkoff_cb(mngr->priv_data,
  701. DSI_LINK_CLK, l_type, l_state);
  702. if (rc)
  703. DSI_ERR("post link clk off cb failed\n");
  704. }
  705. }
  706. error:
  707. return rc;
  708. }
  709. static int dsi_update_core_clks(struct dsi_clk_mngr *mngr,
  710. struct dsi_core_clks *c_clks)
  711. {
  712. int rc = 0;
  713. if (mngr->core_clk_state == DSI_CLK_OFF) {
  714. rc = mngr->pre_clkon_cb(mngr->priv_data,
  715. DSI_CORE_CLK,
  716. DSI_LINK_NONE,
  717. DSI_CLK_ON);
  718. if (rc) {
  719. DSI_ERR("failed to turn on MDP FS rc= %d\n", rc);
  720. goto error;
  721. }
  722. }
  723. rc = dsi_display_core_clk_enable(c_clks, mngr->dsi_ctrl_count,
  724. mngr->master_ndx);
  725. if (rc) {
  726. DSI_ERR("failed to turn on core clks rc = %d\n", rc);
  727. goto error;
  728. }
  729. if (mngr->post_clkon_cb) {
  730. rc = mngr->post_clkon_cb(mngr->priv_data,
  731. DSI_CORE_CLK,
  732. DSI_LINK_NONE,
  733. DSI_CLK_ON);
  734. if (rc)
  735. DSI_ERR("post clk on cb failed, rc = %d\n", rc);
  736. }
  737. mngr->core_clk_state = DSI_CLK_ON;
  738. error:
  739. return rc;
  740. }
  741. static int dsi_update_clk_state(struct dsi_clk_mngr *mngr,
  742. struct dsi_core_clks *c_clks, u32 c_state,
  743. struct dsi_link_clks *l_clks, u32 l_state)
  744. {
  745. int rc = 0;
  746. bool l_c_on = false;
  747. if (!mngr)
  748. return -EINVAL;
  749. DSI_DEBUG("c_state = %d, l_state = %d\n",
  750. c_clks ? c_state : -1, l_clks ? l_state : -1);
  751. /*
  752. * Below is the sequence to toggle DSI clocks:
  753. * 1. For ON sequence, Core clocks before link clocks
  754. * 2. For OFF sequence, Link clocks before core clocks.
  755. */
  756. if (c_clks && (c_state == DSI_CLK_ON))
  757. rc = dsi_update_core_clks(mngr, c_clks);
  758. if (rc)
  759. goto error;
  760. if (l_clks) {
  761. if (l_state == DSI_CLK_ON) {
  762. rc = dsi_clk_update_link_clk_state(mngr, l_clks,
  763. DSI_LINK_LP_CLK, l_state, true);
  764. if (rc)
  765. goto error;
  766. rc = dsi_clk_update_link_clk_state(mngr, l_clks,
  767. DSI_LINK_HS_CLK, l_state, true);
  768. if (rc)
  769. goto error;
  770. } else {
  771. /*
  772. * Two conditions that need to be checked for Link
  773. * clocks:
  774. * 1. Link clocks need core clocks to be on when
  775. * transitioning from EARLY_GATE to OFF state.
  776. * 2. ULPS mode might have to be enabled in case of OFF
  777. * state. For ULPS, Link clocks should be turned ON
  778. * first before they are turned off again.
  779. *
  780. * If Link is going from EARLY_GATE to OFF state AND
  781. * Core clock is already in EARLY_GATE or OFF state,
  782. * turn on Core clocks and link clocks.
  783. *
  784. * ULPS state is managed as part of the pre_clkoff_cb.
  785. */
  786. if ((l_state == DSI_CLK_OFF) &&
  787. (mngr->link_clk_state ==
  788. DSI_CLK_EARLY_GATE) &&
  789. (mngr->core_clk_state !=
  790. DSI_CLK_ON)) {
  791. rc = dsi_display_core_clk_enable(
  792. mngr->core_clks, mngr->dsi_ctrl_count,
  793. mngr->master_ndx);
  794. if (rc) {
  795. DSI_ERR("core clks did not start\n");
  796. goto error;
  797. }
  798. rc = dsi_display_link_clk_enable(l_clks,
  799. (DSI_LINK_LP_CLK & DSI_LINK_HS_CLK),
  800. mngr->dsi_ctrl_count, mngr->master_ndx);
  801. if (rc) {
  802. DSI_ERR("LP Link clks did not start\n");
  803. goto error;
  804. }
  805. l_c_on = true;
  806. DSI_DEBUG("ECG: core and Link_on\n");
  807. }
  808. rc = dsi_clk_update_link_clk_state(mngr, l_clks,
  809. DSI_LINK_HS_CLK, l_state, false);
  810. if (rc)
  811. goto error;
  812. rc = dsi_clk_update_link_clk_state(mngr, l_clks,
  813. DSI_LINK_LP_CLK, l_state, false);
  814. if (rc)
  815. goto error;
  816. /*
  817. * This check is to save unnecessary clock state
  818. * change when going from EARLY_GATE to OFF. In the
  819. * case where the request happens for both Core and Link
  820. * clocks in the same call, core clocks need to be
  821. * turned on first before OFF state can be entered.
  822. *
  823. * Core clocks are turned on here for Link clocks to go
  824. * to OFF state. If core clock request is also present,
  825. * then core clocks can be turned off Core clocks are
  826. * transitioned to OFF state.
  827. */
  828. if (l_c_on && (!(c_clks && (c_state == DSI_CLK_OFF)
  829. && (mngr->core_clk_state ==
  830. DSI_CLK_EARLY_GATE)))) {
  831. rc = dsi_display_core_clk_disable(
  832. mngr->core_clks, mngr->dsi_ctrl_count,
  833. mngr->master_ndx);
  834. if (rc) {
  835. DSI_ERR("core clks did not stop\n");
  836. goto error;
  837. }
  838. l_c_on = false;
  839. DSI_DEBUG("ECG: core off\n");
  840. } else
  841. DSI_DEBUG("ECG: core off skip\n");
  842. }
  843. mngr->link_clk_state = l_state;
  844. }
  845. if (c_clks && (c_state != DSI_CLK_ON)) {
  846. /*
  847. * When going to OFF state from EARLY GATE state, Core clocks
  848. * should be turned on first so that the IOs can be clamped.
  849. * l_c_on flag is set, then the core clocks were turned before
  850. * to the Link clocks go to OFF state. So Core clocks are
  851. * already ON and this step can be skipped.
  852. *
  853. * IOs are clamped in pre_clkoff_cb callback.
  854. */
  855. if ((c_state == DSI_CLK_OFF) &&
  856. (mngr->core_clk_state ==
  857. DSI_CLK_EARLY_GATE) && !l_c_on) {
  858. rc = dsi_display_core_clk_enable(mngr->core_clks,
  859. mngr->dsi_ctrl_count, mngr->master_ndx);
  860. if (rc) {
  861. DSI_ERR("core clks did not start\n");
  862. goto error;
  863. }
  864. DSI_DEBUG("ECG: core on\n");
  865. } else
  866. DSI_DEBUG("ECG: core on skip\n");
  867. if (mngr->pre_clkoff_cb) {
  868. rc = mngr->pre_clkoff_cb(mngr->priv_data,
  869. DSI_CORE_CLK,
  870. DSI_LINK_NONE,
  871. c_state);
  872. if (rc)
  873. DSI_ERR("pre core clk off cb failed\n");
  874. }
  875. rc = dsi_display_core_clk_disable(c_clks, mngr->dsi_ctrl_count,
  876. mngr->master_ndx);
  877. if (rc) {
  878. DSI_ERR("failed to turn off core clks rc = %d\n", rc);
  879. goto error;
  880. }
  881. if (c_state == DSI_CLK_OFF) {
  882. if (mngr->post_clkoff_cb) {
  883. rc = mngr->post_clkoff_cb(mngr->priv_data,
  884. DSI_CORE_CLK,
  885. DSI_LINK_NONE,
  886. DSI_CLK_OFF);
  887. if (rc)
  888. DSI_ERR("post clkoff cb fail, rc = %d\n",
  889. rc);
  890. }
  891. }
  892. mngr->core_clk_state = c_state;
  893. }
  894. error:
  895. return rc;
  896. }
  897. static int dsi_recheck_clk_state(struct dsi_clk_mngr *mngr)
  898. {
  899. int rc = 0;
  900. struct list_head *pos = NULL;
  901. struct dsi_clk_client_info *c;
  902. u32 new_core_clk_state = DSI_CLK_OFF;
  903. u32 new_link_clk_state = DSI_CLK_OFF;
  904. u32 old_c_clk_state = DSI_CLK_OFF;
  905. u32 old_l_clk_state = DSI_CLK_OFF;
  906. struct dsi_core_clks *c_clks = NULL;
  907. struct dsi_link_clks *l_clks = NULL;
  908. /*
  909. * Conditions to maintain DSI manager clock state based on
  910. * clock states of various clients:
  911. * 1. If any client has clock in ON state, DSI manager clock state
  912. * should be ON.
  913. * 2. If any client is in ECG state with rest of them turned OFF,
  914. * go to Early gate state.
  915. * 3. If all clients have clocks as OFF, then go to OFF state.
  916. */
  917. list_for_each(pos, &mngr->client_list) {
  918. c = list_entry(pos, struct dsi_clk_client_info, list);
  919. if (c->core_clk_state == DSI_CLK_ON) {
  920. new_core_clk_state = DSI_CLK_ON;
  921. break;
  922. } else if (c->core_clk_state == DSI_CLK_EARLY_GATE) {
  923. new_core_clk_state = DSI_CLK_EARLY_GATE;
  924. }
  925. }
  926. list_for_each(pos, &mngr->client_list) {
  927. c = list_entry(pos, struct dsi_clk_client_info, list);
  928. if (c->link_clk_state == DSI_CLK_ON) {
  929. new_link_clk_state = DSI_CLK_ON;
  930. break;
  931. } else if (c->link_clk_state == DSI_CLK_EARLY_GATE) {
  932. new_link_clk_state = DSI_CLK_EARLY_GATE;
  933. }
  934. }
  935. if (new_core_clk_state != mngr->core_clk_state)
  936. c_clks = mngr->core_clks;
  937. if (new_link_clk_state != mngr->link_clk_state)
  938. l_clks = mngr->link_clks;
  939. old_c_clk_state = mngr->core_clk_state;
  940. old_l_clk_state = mngr->link_clk_state;
  941. DSI_DEBUG("c_clk_state (%d -> %d)\n", old_c_clk_state,
  942. new_core_clk_state);
  943. DSI_DEBUG("l_clk_state (%d -> %d)\n", old_l_clk_state,
  944. new_link_clk_state);
  945. if (c_clks || l_clks) {
  946. rc = dsi_update_clk_state(mngr, c_clks, new_core_clk_state,
  947. l_clks, new_link_clk_state);
  948. if (rc) {
  949. DSI_ERR("failed to update clock state, rc = %d\n", rc);
  950. goto error;
  951. }
  952. }
  953. error:
  954. return rc;
  955. }
  956. int dsi_clk_req_state(void *client, enum dsi_clk_type clk,
  957. enum dsi_clk_state state)
  958. {
  959. int rc = 0;
  960. struct dsi_clk_client_info *c = client;
  961. struct dsi_clk_mngr *mngr;
  962. bool changed = false;
  963. if (!client || !clk || clk > (DSI_CORE_CLK | DSI_LINK_CLK) ||
  964. state > DSI_CLK_EARLY_GATE) {
  965. DSI_ERR("Invalid params, client = %pK, clk = 0x%x, state = %d\n",
  966. client, clk, state);
  967. return -EINVAL;
  968. }
  969. mngr = c->mngr;
  970. mutex_lock(&mngr->clk_mutex);
  971. DSI_DEBUG("[%s]%s: CLK=%d, new_state=%d, core=%d, linkl=%d\n",
  972. mngr->name, c->name, clk, state, c->core_clk_state,
  973. c->link_clk_state);
  974. /*
  975. * Clock refcount handling as below:
  976. * i. Increment refcount whenever ON is called.
  977. * ii. Decrement refcount when transitioning from ON state to
  978. * either OFF or EARLY_GATE.
  979. * iii. Do not decrement refcount when changing from
  980. * EARLY_GATE to OFF.
  981. */
  982. if (state == DSI_CLK_ON) {
  983. if (clk & DSI_CORE_CLK) {
  984. c->core_refcount++;
  985. if (c->core_clk_state != DSI_CLK_ON) {
  986. c->core_clk_state = DSI_CLK_ON;
  987. changed = true;
  988. }
  989. }
  990. if (clk & DSI_LINK_CLK) {
  991. c->link_refcount++;
  992. if (c->link_clk_state != DSI_CLK_ON) {
  993. c->link_clk_state = DSI_CLK_ON;
  994. changed = true;
  995. }
  996. }
  997. } else if ((state == DSI_CLK_EARLY_GATE) ||
  998. (state == DSI_CLK_OFF)) {
  999. if (clk & DSI_CORE_CLK) {
  1000. if (c->core_refcount == 0) {
  1001. if ((c->core_clk_state ==
  1002. DSI_CLK_EARLY_GATE) &&
  1003. (state == DSI_CLK_OFF)) {
  1004. changed = true;
  1005. c->core_clk_state = DSI_CLK_OFF;
  1006. } else {
  1007. DSI_WARN("Core refcount is zero for %s\n",
  1008. c->name);
  1009. }
  1010. } else {
  1011. c->core_refcount--;
  1012. if (c->core_refcount == 0) {
  1013. c->core_clk_state = state;
  1014. changed = true;
  1015. }
  1016. }
  1017. }
  1018. if (clk & DSI_LINK_CLK) {
  1019. if (c->link_refcount == 0) {
  1020. if ((c->link_clk_state ==
  1021. DSI_CLK_EARLY_GATE) &&
  1022. (state == DSI_CLK_OFF)) {
  1023. changed = true;
  1024. c->link_clk_state = DSI_CLK_OFF;
  1025. } else {
  1026. DSI_WARN("Link refcount is zero for %s\n",
  1027. c->name);
  1028. }
  1029. } else {
  1030. c->link_refcount--;
  1031. if (c->link_refcount == 0) {
  1032. c->link_clk_state = state;
  1033. changed = true;
  1034. }
  1035. }
  1036. }
  1037. }
  1038. DSI_DEBUG("[%s]%s: change=%d, Core (ref=%d, state=%d), Link (ref=%d, state=%d)\n",
  1039. mngr->name, c->name, changed, c->core_refcount,
  1040. c->core_clk_state, c->link_refcount, c->link_clk_state);
  1041. if (changed) {
  1042. rc = dsi_recheck_clk_state(mngr);
  1043. if (rc)
  1044. DSI_ERR("Failed to adjust clock state rc = %d\n", rc);
  1045. }
  1046. mutex_unlock(&mngr->clk_mutex);
  1047. return rc;
  1048. }
  1049. DEFINE_MUTEX(dsi_mngr_clk_mutex);
  1050. static int dsi_display_link_clk_force_update(void *client)
  1051. {
  1052. int rc = 0;
  1053. struct dsi_clk_client_info *c = client;
  1054. struct dsi_clk_mngr *mngr;
  1055. struct dsi_link_clks *l_clks;
  1056. mngr = c->mngr;
  1057. mutex_lock(&mngr->clk_mutex);
  1058. l_clks = mngr->link_clks;
  1059. /*
  1060. * When link_clk_state is DSI_CLK_OFF, don't change DSI clock rate
  1061. * since it is possible to be overwritten, and return -EAGAIN to
  1062. * dynamic DSI writing interface to defer the reenabling to the next
  1063. * drm commit.
  1064. */
  1065. if (mngr->link_clk_state == DSI_CLK_OFF) {
  1066. rc = -EAGAIN;
  1067. goto error;
  1068. }
  1069. rc = dsi_clk_update_link_clk_state(mngr, l_clks, (DSI_LINK_LP_CLK |
  1070. DSI_LINK_HS_CLK), DSI_CLK_OFF, false);
  1071. if (rc)
  1072. goto error;
  1073. rc = dsi_clk_update_link_clk_state(mngr, l_clks, (DSI_LINK_LP_CLK |
  1074. DSI_LINK_HS_CLK), DSI_CLK_ON, true);
  1075. if (rc)
  1076. goto error;
  1077. error:
  1078. mutex_unlock(&mngr->clk_mutex);
  1079. return rc;
  1080. }
  1081. int dsi_display_link_clk_force_update_ctrl(void *handle)
  1082. {
  1083. int rc = 0;
  1084. if (!handle) {
  1085. DSI_ERR("Invalid arg\n");
  1086. return -EINVAL;
  1087. }
  1088. mutex_lock(&dsi_mngr_clk_mutex);
  1089. rc = dsi_display_link_clk_force_update(handle);
  1090. mutex_unlock(&dsi_mngr_clk_mutex);
  1091. return rc;
  1092. }
  1093. int dsi_display_clk_ctrl(void *handle,
  1094. u32 clk_type, u32 clk_state)
  1095. {
  1096. int rc = 0;
  1097. if ((!handle) || (clk_type > DSI_ALL_CLKS) ||
  1098. (clk_state > DSI_CLK_EARLY_GATE)) {
  1099. DSI_ERR("Invalid arg\n");
  1100. return -EINVAL;
  1101. }
  1102. mutex_lock(&dsi_mngr_clk_mutex);
  1103. rc = dsi_clk_req_state(handle, clk_type, clk_state);
  1104. if (rc)
  1105. DSI_ERR("failed set clk state, rc = %d\n", rc);
  1106. mutex_unlock(&dsi_mngr_clk_mutex);
  1107. return rc;
  1108. }
  1109. void *dsi_register_clk_handle(void *clk_mngr, char *client)
  1110. {
  1111. void *handle = NULL;
  1112. struct dsi_clk_mngr *mngr = clk_mngr;
  1113. struct dsi_clk_client_info *c;
  1114. if (!mngr) {
  1115. DSI_ERR("bad params\n");
  1116. return ERR_PTR(-EINVAL);
  1117. }
  1118. mutex_lock(&mngr->clk_mutex);
  1119. c = kzalloc(sizeof(*c), GFP_KERNEL);
  1120. if (!c) {
  1121. handle = ERR_PTR(-ENOMEM);
  1122. goto error;
  1123. }
  1124. strlcpy(c->name, client, MAX_STRING_LEN);
  1125. c->mngr = mngr;
  1126. list_add(&c->list, &mngr->client_list);
  1127. DSI_DEBUG("[%s]: Added new client (%s)\n", mngr->name, c->name);
  1128. handle = c;
  1129. error:
  1130. mutex_unlock(&mngr->clk_mutex);
  1131. return handle;
  1132. }
  1133. int dsi_deregister_clk_handle(void *client)
  1134. {
  1135. int rc = 0;
  1136. struct dsi_clk_client_info *c = client;
  1137. struct dsi_clk_mngr *mngr;
  1138. struct list_head *pos = NULL;
  1139. struct list_head *tmp = NULL;
  1140. struct dsi_clk_client_info *node = NULL;
  1141. if (!client) {
  1142. DSI_ERR("Invalid params\n");
  1143. return -EINVAL;
  1144. }
  1145. mngr = c->mngr;
  1146. DSI_DEBUG("%s: ENTER\n", mngr->name);
  1147. mutex_lock(&mngr->clk_mutex);
  1148. c->core_clk_state = DSI_CLK_OFF;
  1149. c->link_clk_state = DSI_CLK_OFF;
  1150. rc = dsi_recheck_clk_state(mngr);
  1151. if (rc) {
  1152. DSI_ERR("clock state recheck failed rc = %d\n", rc);
  1153. goto error;
  1154. }
  1155. list_for_each_safe(pos, tmp, &mngr->client_list) {
  1156. node = list_entry(pos, struct dsi_clk_client_info,
  1157. list);
  1158. if (node == c) {
  1159. list_del(&node->list);
  1160. DSI_DEBUG("Removed device (%s)\n", node->name);
  1161. kfree(node);
  1162. break;
  1163. }
  1164. }
  1165. error:
  1166. mutex_unlock(&mngr->clk_mutex);
  1167. DSI_DEBUG("%s: EXIT, rc = %d\n", mngr->name, rc);
  1168. return rc;
  1169. }
  1170. void dsi_display_clk_mngr_update_splash_status(void *clk_mgr, bool status)
  1171. {
  1172. struct dsi_clk_mngr *mngr;
  1173. if (!clk_mgr) {
  1174. DSI_ERR("Invalid params\n");
  1175. return;
  1176. }
  1177. mngr = (struct dsi_clk_mngr *)clk_mgr;
  1178. mngr->is_cont_splash_enabled = status;
  1179. }
  1180. int dsi_display_dump_clk_handle_state(void *client)
  1181. {
  1182. struct dsi_clk_mngr *mngr;
  1183. struct dsi_clk_client_info *c = client;
  1184. if (!c || !c->mngr) {
  1185. DSI_ERR("Invalid params\n");
  1186. return -EINVAL;
  1187. }
  1188. mngr = c->mngr;
  1189. mutex_lock(&mngr->clk_mutex);
  1190. DSI_INFO("[%s]%s: Core (ref=%d, state=%d), Link (ref=%d, state=%d)\n",
  1191. mngr->name, c->name, c->core_refcount,
  1192. c->core_clk_state, c->link_refcount,
  1193. c->link_clk_state);
  1194. mutex_unlock(&mngr->clk_mutex);
  1195. return 0;
  1196. }
  1197. void *dsi_display_clk_mngr_register(struct dsi_clk_info *info)
  1198. {
  1199. struct dsi_clk_mngr *mngr;
  1200. int i = 0;
  1201. if (!info) {
  1202. DSI_ERR("Invalid params\n");
  1203. return ERR_PTR(-EINVAL);
  1204. }
  1205. mngr = kzalloc(sizeof(*mngr), GFP_KERNEL);
  1206. if (!mngr) {
  1207. mngr = ERR_PTR(-ENOMEM);
  1208. goto error;
  1209. }
  1210. mutex_init(&mngr->clk_mutex);
  1211. mngr->dsi_ctrl_count = info->dsi_ctrl_count;
  1212. mngr->master_ndx = info->master_ndx;
  1213. if (mngr->dsi_ctrl_count > MAX_DSI_CTRL) {
  1214. kfree(mngr);
  1215. return ERR_PTR(-EINVAL);
  1216. }
  1217. for (i = 0; i < mngr->dsi_ctrl_count; i++) {
  1218. memcpy(&mngr->core_clks[i].clks, &info->c_clks[i],
  1219. sizeof(struct dsi_core_clk_info));
  1220. memcpy(&mngr->link_clks[i].hs_clks, &info->l_hs_clks[i],
  1221. sizeof(struct dsi_link_hs_clk_info));
  1222. memcpy(&mngr->link_clks[i].lp_clks, &info->l_lp_clks[i],
  1223. sizeof(struct dsi_link_lp_clk_info));
  1224. mngr->ctrl_index[i] = info->ctrl_index[i];
  1225. }
  1226. INIT_LIST_HEAD(&mngr->client_list);
  1227. mngr->pre_clkon_cb = info->pre_clkon_cb;
  1228. mngr->post_clkon_cb = info->post_clkon_cb;
  1229. mngr->pre_clkoff_cb = info->pre_clkoff_cb;
  1230. mngr->post_clkoff_cb = info->post_clkoff_cb;
  1231. mngr->priv_data = info->priv_data;
  1232. memcpy(mngr->name, info->name, MAX_STRING_LEN);
  1233. error:
  1234. DSI_DEBUG("EXIT, rc = %ld\n", PTR_ERR(mngr));
  1235. return mngr;
  1236. }
  1237. int dsi_display_clk_mngr_deregister(void *clk_mngr)
  1238. {
  1239. int rc = 0;
  1240. struct dsi_clk_mngr *mngr = clk_mngr;
  1241. struct list_head *position = NULL;
  1242. struct list_head *tmp = NULL;
  1243. struct dsi_clk_client_info *node = NULL;
  1244. if (!mngr) {
  1245. DSI_ERR("Invalid params\n");
  1246. return -EINVAL;
  1247. }
  1248. DSI_DEBUG("%s: ENTER\n", mngr->name);
  1249. mutex_lock(&mngr->clk_mutex);
  1250. list_for_each_safe(position, tmp, &mngr->client_list) {
  1251. node = list_entry(position, struct dsi_clk_client_info,
  1252. list);
  1253. list_del(&node->list);
  1254. DSI_DEBUG("Removed device (%s)\n", node->name);
  1255. kfree(node);
  1256. }
  1257. rc = dsi_recheck_clk_state(mngr);
  1258. if (rc)
  1259. DSI_ERR("failed to disable all clocks\n");
  1260. mutex_unlock(&mngr->clk_mutex);
  1261. DSI_DEBUG("%s: EXIT, rc = %d\n", mngr->name, rc);
  1262. kfree(mngr);
  1263. return rc;
  1264. }