wlan_firmware_service_v01.h 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /* Copyright (c) 2015-2021, The Linux Foundation. All rights reserved. */
  3. /* Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved. */
  4. #ifndef WLAN_FIRMWARE_SERVICE_V01_H
  5. #define WLAN_FIRMWARE_SERVICE_V01_H
  6. #include <linux/soc/qcom/qmi.h>
  7. #define WLFW_SERVICE_ID_V01 0x45
  8. #define WLFW_SERVICE_VERS_V01 0x01
  9. #define QMI_WLFW_SUBSYS_RESTART_LEVEL_RESP_V01 0x0055
  10. #define QMI_WLFW_SUBSYS_RESTART_LEVEL_REQ_V01 0x0055
  11. #define QMI_WLFW_POWER_SAVE_RESP_V01 0x0050
  12. #define QMI_WLFW_CAP_REQ_V01 0x0024
  13. #define QMI_WLFW_INI_FILE_DOWNLOAD_RESP_V01 0x0056
  14. #define QMI_WLFW_CAL_REPORT_REQ_V01 0x0026
  15. #define QMI_WLFW_M3_INFO_RESP_V01 0x003C
  16. #define QMI_WLFW_CAL_REPORT_RESP_V01 0x0026
  17. #define QMI_WLFW_PCIE_LINK_CTRL_RESP_V01 0x0059
  18. #define QMI_WLFW_MAC_ADDR_RESP_V01 0x0033
  19. #define QMI_WLFW_DYNAMIC_FEATURE_MASK_RESP_V01 0x003B
  20. #define QMI_WLFW_IND_REGISTER_REQ_V01 0x0020
  21. #define QMI_WLFW_DYNAMIC_FEATURE_MASK_REQ_V01 0x003B
  22. #define QMI_WLFW_QDSS_TRACE_MODE_RESP_V01 0x0045
  23. #define QMI_WLFW_AUX_UC_INFO_REQ_V01 0x005A
  24. #define QMI_WLFW_FW_READY_IND_V01 0x0021
  25. #define QMI_WLFW_QDSS_TRACE_MEM_INFO_RESP_V01 0x0040
  26. #define QMI_WLFW_CAL_UPDATE_REQ_V01 0x0029
  27. #define QMI_WLFW_PHY_CAP_REQ_V01 0x0057
  28. #define QMI_WLFW_REQUEST_MEM_IND_V01 0x0035
  29. #define QMI_WLFW_QDSS_TRACE_DATA_RESP_V01 0x0042
  30. #define QMI_WLFW_RESPOND_MEM_RESP_V01 0x0036
  31. #define QMI_WLFW_VBATT_RESP_V01 0x0032
  32. #define QMI_WLFW_QDSS_TRACE_MODE_REQ_V01 0x0045
  33. #define QMI_WLFW_CAL_DOWNLOAD_REQ_V01 0x0027
  34. #define QMI_WLFW_IND_REGISTER_RESP_V01 0x0020
  35. #define QMI_WLFW_CAL_UPDATE_RESP_V01 0x0029
  36. #define QMI_WLFW_AUX_UC_INFO_RESP_V01 0x005A
  37. #define QMI_WLFW_M3_INFO_REQ_V01 0x003C
  38. #define QMI_WLFW_PCIE_GEN_SWITCH_REQ_V01 0x0053
  39. #define QMI_WLFW_ANTENNA_GRANT_RESP_V01 0x0048
  40. #define QMI_WLFW_INITIATE_CAL_UPDATE_IND_V01 0x002A
  41. #define QMI_WLFW_RESPOND_MEM_REQ_V01 0x0036
  42. #define QMI_WLFW_HOST_CAP_RESP_V01 0x0034
  43. #define QMI_WLFW_MSA_READY_IND_V01 0x002B
  44. #define QMI_WLFW_WLAN_MODE_REQ_V01 0x0022
  45. #define QMI_WLFW_WLAN_CFG_RESP_V01 0x0023
  46. #define QMI_WLFW_REJUVENATE_IND_V01 0x0039
  47. #define QMI_WLFW_ATHDIAG_WRITE_REQ_V01 0x0031
  48. #define QMI_WLFW_SOC_WAKE_REQ_V01 0x004F
  49. #define QMI_WLFW_PIN_CONNECT_RESULT_IND_V01 0x002C
  50. #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_RESP_V01 0x004E
  51. #define QMI_WLFW_QDSS_TRACE_SAVE_IND_V01 0x0041
  52. #define QMI_WLFW_BDF_DOWNLOAD_RESP_V01 0x0025
  53. #define QMI_WLFW_REJUVENATE_ACK_RESP_V01 0x003A
  54. #define QMI_WLFW_MSA_INFO_RESP_V01 0x002D
  55. #define QMI_WLFW_TME_LITE_INFO_RESP_V01 0x005B
  56. #define QMI_WLFW_SHUTDOWN_REQ_V01 0x0043
  57. #define QMI_WLFW_VBATT_REQ_V01 0x0032
  58. #define QMI_WLFW_PCIE_LINK_CTRL_REQ_V01 0x0059
  59. #define QMI_WLFW_MAC_ADDR_REQ_V01 0x0033
  60. #define QMI_WLFW_WLAN_CFG_REQ_V01 0x0023
  61. #define QMI_WLFW_ANTENNA_GRANT_REQ_V01 0x0048
  62. #define QMI_WLFW_BDF_DOWNLOAD_REQ_V01 0x0025
  63. #define QMI_WLFW_FW_MEM_READY_IND_V01 0x0037
  64. #define QMI_WLFW_WLAN_HW_INIT_CFG_REQ_V01 0x0058
  65. #define QMI_WLFW_RESPOND_GET_INFO_IND_V01 0x004B
  66. #define QMI_WLFW_QDSS_TRACE_DATA_REQ_V01 0x0042
  67. #define QMI_WLFW_CAL_DOWNLOAD_RESP_V01 0x0027
  68. #define QMI_WLFW_INI_RESP_V01 0x002F
  69. #define QMI_WLFW_QDSS_TRACE_MEM_INFO_REQ_V01 0x0040
  70. #define QMI_WLFW_ANTENNA_SWITCH_REQ_V01 0x0047
  71. #define QMI_WLFW_QDSS_TRACE_REQ_MEM_IND_V01 0x003F
  72. #define QMI_WLFW_INITIATE_CAL_DOWNLOAD_IND_V01 0x0028
  73. #define QMI_WLFW_ATHDIAG_WRITE_RESP_V01 0x0031
  74. #define QMI_WLFW_PHY_CAP_RESP_V01 0x0057
  75. #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_V01 0x0044
  76. #define QMI_WLFW_SOC_WAKE_RESP_V01 0x004F
  77. #define QMI_WLFW_GET_INFO_RESP_V01 0x004A
  78. #define QMI_WLFW_PCIE_GEN_SWITCH_RESP_V01 0x0053
  79. #define QMI_WLFW_INI_REQ_V01 0x002F
  80. #define QMI_WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_V01 0x0054
  81. #define QMI_WLFW_MSA_READY_REQ_V01 0x002E
  82. #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_REQ_V01 0x004E
  83. #define QMI_WLFW_CAP_RESP_V01 0x0024
  84. #define QMI_WLFW_REJUVENATE_ACK_REQ_V01 0x003A
  85. #define QMI_WLFW_ATHDIAG_READ_RESP_V01 0x0030
  86. #define QMI_WLFW_ANTENNA_SWITCH_RESP_V01 0x0047
  87. #define QMI_WLFW_DEVICE_INFO_REQ_V01 0x004C
  88. #define QMI_WLFW_MSA_INFO_REQ_V01 0x002D
  89. #define QMI_WLFW_HOST_CAP_REQ_V01 0x0034
  90. #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_V01 0x0044
  91. #define QMI_WLFW_GET_INFO_REQ_V01 0x004A
  92. #define QMI_WLFW_CAL_DONE_IND_V01 0x003E
  93. #define QMI_WLFW_M3_DUMP_UPLOAD_REQ_IND_V01 0x004D
  94. #define QMI_WLFW_WFC_CALL_STATUS_RESP_V01 0x0049
  95. #define QMI_WLFW_FW_INIT_DONE_IND_V01 0x0038
  96. #define QMI_WLFW_POWER_SAVE_REQ_V01 0x0050
  97. #define QMI_WLFW_XO_CAL_IND_V01 0x003D
  98. #define QMI_WLFW_SHUTDOWN_RESP_V01 0x0043
  99. #define QMI_WLFW_ATHDIAG_READ_REQ_V01 0x0030
  100. #define QMI_WLFW_WFC_CALL_TWT_CONFIG_IND_V01 0x0051
  101. #define QMI_WLFW_WLAN_MODE_RESP_V01 0x0022
  102. #define QMI_WLFW_WFC_CALL_STATUS_REQ_V01 0x0049
  103. #define QMI_WLFW_DEVICE_INFO_RESP_V01 0x004C
  104. #define QMI_WLFW_MSA_READY_RESP_V01 0x002E
  105. #define QMI_WLFW_WLAN_HW_INIT_CFG_RESP_V01 0x0058
  106. #define QMI_WLFW_INI_FILE_DOWNLOAD_REQ_V01 0x0056
  107. #define QMI_WLFW_QDSS_TRACE_FREE_IND_V01 0x0046
  108. #define QMI_WLFW_TME_LITE_INFO_REQ_V01 0x005B
  109. #define QMI_WLFW_QDSS_MEM_READY_IND_V01 0x0052
  110. #define QMI_WLFW_MAX_NUM_CAL_V01 5
  111. #define QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 64
  112. #define QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01 3
  113. #define QMI_WLFW_MAX_NUM_ADJ_MLO_CHIPS_V01 2
  114. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V01 24
  115. #define QMI_WLFW_MAX_BUILD_ID_LEN_V01 128
  116. #define QMI_WLFW_MAX_DEV_MEM_NUM_V01 4
  117. #define QMI_WLFW_MAX_NUM_MLO_V2_CHIPS_V01 4
  118. #define QMI_WLFW_MAX_NUM_SHARE_MEM_V01 8
  119. #define QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01 2
  120. #define QMI_WLFW_MAX_NUM_SVC_V01 24
  121. #define QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01 2
  122. #define QMI_WLFW_MAC_ADDR_SIZE_V01 6
  123. #define QMI_WLFW_MAX_NUM_GPIO_INFO_V01 20
  124. #define QMI_WLFW_MAX_NUM_MEM_CFG_V01 2
  125. #define QMI_WLFW_PMU_PARAMS_MAX_V01 16
  126. #define QMI_WLFW_MAX_NUM_MEM_SEG_V01 52
  127. #define QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01 256
  128. #define QMI_WLFW_MAX_DATA_SIZE_V01 6144
  129. #define QMI_WLFW_FUNCTION_NAME_LEN_V01 128
  130. #define QMI_WLFW_MAX_NUM_CE_V01 12
  131. #define QMI_WLFW_MAX_TIMESTAMP_LEN_V01 32
  132. #define QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01 10
  133. #define QMI_WLFW_PMU_PIN_NAME_MAX_LEN_V01 32
  134. #define QMI_WLFW_MAX_STR_LEN_V01 16
  135. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V3_V01 60
  136. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01 36
  137. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V3_USAGE_V01 40
  138. #define QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01 6144
  139. #define QMI_WLFW_MAX_NUM_GPIO_V01 32
  140. #define QMI_WLFW_MAX_NUM_MLO_CHIPS_V01 3
  141. enum wlfw_driver_mode_enum_v01 {
  142. WLFW_DRIVER_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
  143. QMI_WLFW_MISSION_V01 = 0,
  144. QMI_WLFW_FTM_V01 = 1,
  145. QMI_WLFW_EPPING_V01 = 2,
  146. QMI_WLFW_WALTEST_V01 = 3,
  147. QMI_WLFW_OFF_V01 = 4,
  148. QMI_WLFW_CCPM_V01 = 5,
  149. QMI_WLFW_QVIT_V01 = 6,
  150. QMI_WLFW_CALIBRATION_V01 = 7,
  151. QMI_WLFW_FTM_CALIBRATION_V01 = 10,
  152. WLFW_DRIVER_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
  153. };
  154. enum wlfw_cal_temp_id_enum_v01 {
  155. WLFW_CAL_TEMP_ID_ENUM_MIN_VAL_V01 = INT_MIN,
  156. QMI_WLFW_CAL_TEMP_IDX_0_V01 = 0,
  157. QMI_WLFW_CAL_TEMP_IDX_1_V01 = 1,
  158. QMI_WLFW_CAL_TEMP_IDX_2_V01 = 2,
  159. QMI_WLFW_CAL_TEMP_IDX_3_V01 = 3,
  160. QMI_WLFW_CAL_TEMP_IDX_4_V01 = 4,
  161. WLFW_CAL_TEMP_ID_ENUM_MAX_VAL_V01 = INT_MAX,
  162. };
  163. enum wlfw_pipedir_enum_v01 {
  164. WLFW_PIPEDIR_ENUM_MIN_VAL_V01 = INT_MIN,
  165. QMI_WLFW_PIPEDIR_NONE_V01 = 0,
  166. QMI_WLFW_PIPEDIR_IN_V01 = 1,
  167. QMI_WLFW_PIPEDIR_OUT_V01 = 2,
  168. QMI_WLFW_PIPEDIR_INOUT_V01 = 3,
  169. WLFW_PIPEDIR_ENUM_MAX_VAL_V01 = INT_MAX,
  170. };
  171. enum wlfw_mem_type_enum_v01 {
  172. WLFW_MEM_TYPE_ENUM_MIN_VAL_V01 = INT_MIN,
  173. QMI_WLFW_MEM_TYPE_MSA_V01 = 0,
  174. QMI_WLFW_MEM_TYPE_DDR_V01 = 1,
  175. QMI_WLFW_MEM_BDF_V01 = 2,
  176. QMI_WLFW_MEM_M3_V01 = 3,
  177. QMI_WLFW_MEM_CAL_V01 = 4,
  178. QMI_WLFW_MEM_DPD_V01 = 5,
  179. QMI_WLFW_MEM_QDSS_V01 = 6,
  180. QMI_WLFW_MEM_HANG_DATA_V01 = 7,
  181. QMI_WLFW_MLO_GLOBAL_MEM_V01 = 8,
  182. QMI_WLFW_PAGEABLE_MEM_V01 = 9,
  183. QMI_WLFW_AFC_MEM_V01 = 10,
  184. WLFW_MEM_TYPE_ENUM_MAX_VAL_V01 = INT_MAX,
  185. };
  186. enum wlfw_share_mem_type_enum_v01 {
  187. WLFW_SHARE_MEM_TYPE_ENUM_MIN_VAL_V01 = INT_MIN,
  188. QMI_WLFW_SHARE_MEM_CRASHDBG_V01 = 0,
  189. QMI_WLFW_SHARE_MEM_TXSAR_V01 = 1,
  190. QMI_WLFW_SHARE_MEM_AFC_V01 = 2,
  191. QMI_WLFW_SHARE_MEM_REMOTE_COPY_V01 = 3,
  192. QMI_WLFW_SHARE_MEM_MAX_V01 = 8,
  193. WLFW_SHARE_MEM_TYPE_ENUM_MAX_VAL_V01 = INT_MAX,
  194. };
  195. enum wlfw_qdss_trace_mode_enum_v01 {
  196. WLFW_QDSS_TRACE_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
  197. QMI_WLFW_QDSS_TRACE_OFF_V01 = 0,
  198. QMI_WLFW_QDSS_TRACE_ON_V01 = 1,
  199. WLFW_QDSS_TRACE_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
  200. };
  201. enum wlfw_wfc_media_quality_v01 {
  202. WLFW_WFC_MEDIA_QUALITY_MIN_VAL_V01 = INT_MIN,
  203. QMI_WLFW_WFC_MEDIA_QUAL_NOT_AVAILABLE_V01 = 0,
  204. QMI_WLFW_WFC_MEDIA_QUAL_BAD_V01 = 1,
  205. QMI_WLFW_WFC_MEDIA_QUAL_GOOD_V01 = 2,
  206. QMI_WLFW_WFC_MEDIA_QUAL_EXCELLENT_V01 = 3,
  207. WLFW_WFC_MEDIA_QUALITY_MAX_VAL_V01 = INT_MAX,
  208. };
  209. enum wlfw_soc_wake_enum_v01 {
  210. WLFW_SOC_WAKE_ENUM_MIN_VAL_V01 = INT_MIN,
  211. QMI_WLFW_WAKE_REQUEST_V01 = 0,
  212. QMI_WLFW_WAKE_RELEASE_V01 = 1,
  213. WLFW_SOC_WAKE_ENUM_MAX_VAL_V01 = INT_MAX,
  214. };
  215. enum wlfw_host_build_type_v01 {
  216. WLFW_HOST_BUILD_TYPE_MIN_VAL_V01 = INT_MIN,
  217. QMI_HOST_BUILD_TYPE_UNSPECIFIED_V01 = 0,
  218. QMI_HOST_BUILD_TYPE_PRIMARY_V01 = 1,
  219. QMI_HOST_BUILD_TYPE_SECONDARY_V01 = 2,
  220. WLFW_HOST_BUILD_TYPE_MAX_VAL_V01 = INT_MAX,
  221. };
  222. enum wlfw_qmi_param_value_v01 {
  223. WLFW_QMI_PARAM_VALUE_MIN_VAL_V01 = INT_MIN,
  224. QMI_PARAM_INVALID_V01 = 0,
  225. QMI_PARAM_ENABLE_V01 = 1,
  226. QMI_PARAM_DISABLE_V01 = 2,
  227. WLFW_QMI_PARAM_VALUE_MAX_VAL_V01 = INT_MAX,
  228. };
  229. enum wlfw_rd_card_chain_cap_v01 {
  230. WLFW_RD_CARD_CHAIN_CAP_MIN_VAL_V01 = INT_MIN,
  231. WLFW_RD_CARD_CHAIN_CAP_UNSPECIFIED_V01 = 0,
  232. WLFW_RD_CARD_CHAIN_CAP_1x1_V01 = 1,
  233. WLFW_RD_CARD_CHAIN_CAP_2x2_V01 = 2,
  234. WLFW_RD_CARD_CHAIN_CAP_MAX_VAL_V01 = INT_MAX,
  235. };
  236. enum wlfw_he_channel_width_cap_v01 {
  237. WLFW_HE_CHANNEL_WIDTH_CAP_MIN_VAL_V01 = INT_MIN,
  238. WLFW_PHY_HE_CHANNEL_WIDTH_CAP_UNSPECIFIED_V01 = 0,
  239. WLFW_PHY_HE_CHANNEL_WIDTH_CAP_80MHZ_V01 = 1,
  240. WLFW_PHY_HE_CHANNEL_WIDTH_CAP_160MHZ_V01 = 2,
  241. WLFW_HE_CHANNEL_WIDTH_CAP_MAX_VAL_V01 = INT_MAX,
  242. };
  243. enum wlfw_phy_qam_cap_v01 {
  244. WLFW_PHY_QAM_CAP_MIN_VAL_V01 = INT_MIN,
  245. WLFW_PHY_QAM_CAP_UNSPECIFIED_V01 = 0,
  246. WLFW_PHY_QAM_CAP_1K_V01 = 1,
  247. WLFW_PHY_QAM_CAP_4K_V01 = 2,
  248. WLFW_PHY_QAM_CAP_MAX_VAL_V01 = INT_MAX,
  249. };
  250. enum wlfw_pcie_gen_speed_v01 {
  251. WLFW_PCIE_GEN_SPEED_MIN_VAL_V01 = INT_MIN,
  252. QMI_PCIE_GEN_SPEED_INVALID_V01 = 0,
  253. QMI_PCIE_GEN_SPEED_1_V01 = 1,
  254. QMI_PCIE_GEN_SPEED_2_V01 = 2,
  255. QMI_PCIE_GEN_SPEED_3_V01 = 3,
  256. WLFW_PCIE_GEN_SPEED_MAX_VAL_V01 = INT_MAX,
  257. };
  258. enum wlfw_power_save_mode_v01 {
  259. WLFW_POWER_SAVE_MODE_MIN_VAL_V01 = INT_MIN,
  260. WLFW_POWER_SAVE_ENTER_V01 = 0,
  261. WLFW_POWER_SAVE_EXIT_V01 = 1,
  262. WLFW_POWER_SAVE_MODE_MAX_VAL_V01 = INT_MAX,
  263. };
  264. enum wlfw_m3_segment_type_v01 {
  265. WLFW_M3_SEGMENT_TYPE_MIN_VAL_V01 = INT_MIN,
  266. QMI_M3_SEGMENT_INVALID_V01 = 0,
  267. QMI_M3_SEGMENT_PHYAREG_V01 = 1,
  268. QMI_M3_SEGMENT_PHYDBG_V01 = 2,
  269. QMI_M3_SEGMENT_WMAC0_REG_V01 = 3,
  270. QMI_M3_SEGMENT_WCSSDBG_V01 = 4,
  271. QMI_M3_SEGMENT_PHYAPDMEM_V01 = 5,
  272. QMI_M3_SEGMENT_MAX_V01 = 6,
  273. WLFW_M3_SEGMENT_TYPE_MAX_VAL_V01 = INT_MAX,
  274. };
  275. enum cnss_feature_v01 {
  276. CNSS_FEATURE_MIN_VAL_V01 = INT_MIN,
  277. BOOTSTRAP_CLOCK_SELECT_V01 = 0,
  278. CNSS_DRV_SUPPORT_V01 = 1,
  279. CNSS_WLAN_EN_SUPPORT_V01 = 2,
  280. CNSS_QDSS_CFG_MISS_V01 = 3,
  281. CNSS_PCIE_PERST_NO_PULL_V01 = 4,
  282. CNSS_RC_EP_ULTRASHORT_CHANNEL_V01 = 5,
  283. CNSS_AUX_UC_SUPPORT_V01 = 6,
  284. CNSS_MAX_FEATURE_V01 = 64,
  285. CNSS_FEATURE_MAX_VAL_V01 = INT_MAX,
  286. };
  287. enum wlfw_bdf_dnld_method_v01 {
  288. WLFW_BDF_DNLD_METHOD_MIN_VAL_V01 = INT_MIN,
  289. WLFW_DIRECT_BDF_COPY_V01 = 0,
  290. WLFW_SEND_BDF_OVER_QMI_V01 = 1,
  291. WLFW_BDF_DNLD_METHOD_MAX_VAL_V01 = INT_MAX,
  292. };
  293. enum wlfw_gpio_info_type_v01 {
  294. WLFW_GPIO_INFO_TYPE_MIN_VAL_V01 = INT_MIN,
  295. WLAN_EN_GPIO_V01 = 0,
  296. BT_EN_GPIO_V01 = 1,
  297. HOST_SOL_GPIO_V01 = 2,
  298. TARGET_SOL_GPIO_V01 = 3,
  299. GPIO_TYPE_MAX_V01 = 4,
  300. WLFW_GPIO_INFO_TYPE_MAX_VAL_V01 = INT_MAX,
  301. };
  302. enum wlfw_ini_file_type_v01 {
  303. WLFW_INI_FILE_TYPE_MIN_VAL_V01 = INT_MIN,
  304. WLFW_INI_CFG_FILE_V01 = 0,
  305. WLFW_CONN_ROAM_INI_V01 = 1,
  306. WLFW_INI_FILE_TYPE_MAX_VAL_V01 = INT_MAX,
  307. };
  308. enum wlfw_wlan_rf_subtype_v01 {
  309. WLFW_WLAN_RF_SUBTYPE_MIN_VAL_V01 = INT_MIN,
  310. WLFW_WLAN_RF_SLATE_V01 = 0,
  311. WLFW_WLAN_RF_APACHE_V01 = 1,
  312. WLFW_WLAN_RF_SUBTYPE_MAX_VAL_V01 = INT_MAX,
  313. };
  314. enum wlfw_pcie_link_state_enum_v01 {
  315. WLFW_PCIE_LINK_STATE_ENUM_MIN_VAL_V01 = INT_MIN,
  316. QMI_WLFW_PCIE_ALLOW_LOW_PWR_V01 = 0,
  317. QMI_WLFW_PCIE_PREVENT_LOW_PWR_V01 = 1,
  318. WLFW_PCIE_LINK_STATE_ENUM_MAX_VAL_V01 = INT_MAX,
  319. };
  320. enum wlfw_tme_lite_file_type_v01 {
  321. WLFW_TME_LITE_FILE_TYPE_MIN_VAL_V01 = INT_MIN,
  322. WLFW_TME_LITE_PATCH_FILE_V01 = 0,
  323. WLFW_TME_LITE_OEM_FUSE_FILE_V01 = 1,
  324. WLFW_TME_LITE_RPR_FILE_V01 = 2,
  325. WLFW_TME_LITE_DPR_FILE_V01 = 3,
  326. WLFW_TME_LITE_FILE_TYPE_MAX_VAL_V01 = INT_MAX,
  327. };
  328. #define QMI_WLFW_CE_ATTR_FLAGS_V01 ((u32)0x00)
  329. #define QMI_WLFW_CE_ATTR_NO_SNOOP_V01 ((u32)0x01)
  330. #define QMI_WLFW_CE_ATTR_BYTE_SWAP_DATA_V01 ((u32)0x02)
  331. #define QMI_WLFW_CE_ATTR_SWIZZLE_DESCRIPTORS_V01 ((u32)0x04)
  332. #define QMI_WLFW_CE_ATTR_DISABLE_INTR_V01 ((u32)0x08)
  333. #define QMI_WLFW_CE_ATTR_ENABLE_POLL_V01 ((u32)0x10)
  334. #define QMI_WLFW_ALREADY_REGISTERED_V01 ((u64)0x01ULL)
  335. #define QMI_WLFW_FW_READY_V01 ((u64)0x02ULL)
  336. #define QMI_WLFW_MSA_READY_V01 ((u64)0x04ULL)
  337. #define QMI_WLFW_FW_MEM_READY_V01 ((u64)0x08ULL)
  338. #define QMI_WLFW_FW_INIT_DONE_V01 ((u64)0x10ULL)
  339. #define QMI_WLFW_FW_REJUVENATE_V01 ((u64)0x01ULL)
  340. #define QMI_WLFW_HW_XPA_V01 ((u64)0x01ULL)
  341. #define QMI_WLFW_CBC_FILE_DOWNLOAD_V01 ((u64)0x02ULL)
  342. #define QMI_WLFW_HOST_PCIE_GEN_SWITCH_V01 ((u64)0x01ULL)
  343. #define QMI_WLFW_DIRECT_LINK_SUPPORT_V01 ((u64)0x02ULL)
  344. #define QMI_WLFW_AUX_UC_SUPPORT_V01 ((u64)0x04ULL)
  345. struct wlfw_ce_tgt_pipe_cfg_s_v01 {
  346. u32 pipe_num;
  347. enum wlfw_pipedir_enum_v01 pipe_dir;
  348. u32 nentries;
  349. u32 nbytes_max;
  350. u32 flags;
  351. };
  352. struct wlfw_ce_svc_pipe_cfg_s_v01 {
  353. u32 service_id;
  354. enum wlfw_pipedir_enum_v01 pipe_dir;
  355. u32 pipe_num;
  356. };
  357. struct wlfw_shadow_reg_cfg_s_v01 {
  358. u16 id;
  359. u16 offset;
  360. };
  361. struct wlfw_shadow_reg_v2_cfg_s_v01 {
  362. u32 addr;
  363. };
  364. struct wlfw_rri_over_ddr_cfg_s_v01 {
  365. u32 base_addr_low;
  366. u32 base_addr_high;
  367. };
  368. struct wlfw_msi_cfg_s_v01 {
  369. u16 ce_id;
  370. u16 msi_vector;
  371. };
  372. struct wlfw_memory_region_info_s_v01 {
  373. u64 region_addr;
  374. u32 size;
  375. u8 secure_flag;
  376. };
  377. struct wlfw_mem_cfg_s_v01 {
  378. u64 offset;
  379. u32 size;
  380. u8 secure_flag;
  381. };
  382. struct wlfw_mem_seg_s_v01 {
  383. u32 size;
  384. enum wlfw_mem_type_enum_v01 type;
  385. u32 mem_cfg_len;
  386. struct wlfw_mem_cfg_s_v01 mem_cfg[QMI_WLFW_MAX_NUM_MEM_CFG_V01];
  387. };
  388. struct wlfw_mem_seg_resp_s_v01 {
  389. u64 addr;
  390. u32 size;
  391. enum wlfw_mem_type_enum_v01 type;
  392. u8 restore;
  393. };
  394. struct wlfw_rf_chip_info_s_v01 {
  395. u32 chip_id;
  396. u32 chip_family;
  397. };
  398. struct wlfw_rf_board_info_s_v01 {
  399. u32 board_id;
  400. };
  401. struct wlfw_soc_info_s_v01 {
  402. u32 soc_id;
  403. };
  404. struct wlfw_fw_version_info_s_v01 {
  405. u32 fw_version;
  406. char fw_build_timestamp[QMI_WLFW_MAX_TIMESTAMP_LEN_V01 + 1];
  407. };
  408. struct wlfw_host_ddr_range_s_v01 {
  409. u64 start;
  410. u64 size;
  411. };
  412. struct wlfw_m3_segment_info_s_v01 {
  413. enum wlfw_m3_segment_type_v01 type;
  414. u64 addr;
  415. u64 size;
  416. char name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  417. };
  418. struct wlfw_dev_mem_info_s_v01 {
  419. u64 start;
  420. u64 size;
  421. };
  422. struct wlfw_host_mlo_chip_info_s_v01 {
  423. u8 chip_id;
  424. u8 num_local_links;
  425. u8 hw_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
  426. u8 valid_mlo_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
  427. };
  428. struct wlfw_host_mlo_chip_v2_info_s_v01 {
  429. struct wlfw_host_mlo_chip_info_s_v01 mlo_chip_info;
  430. u8 adj_mlo_num_chips;
  431. struct wlfw_host_mlo_chip_info_s_v01 adj_mlo_chip_info[QMI_WLFW_MAX_NUM_ADJ_MLO_CHIPS_V01];
  432. };
  433. struct wlfw_pmu_param_v01 {
  434. u8 pin_name[QMI_WLFW_PMU_PIN_NAME_MAX_LEN_V01];
  435. u32 wake_volt_valid;
  436. u32 wake_volt;
  437. u32 sleep_volt_valid;
  438. u32 sleep_volt;
  439. };
  440. struct wlfw_pmu_cfg_v01 {
  441. u32 pmu_param_len;
  442. struct wlfw_pmu_param_v01 pmu_param[QMI_WLFW_PMU_PARAMS_MAX_V01];
  443. };
  444. struct wlfw_shadow_reg_v3_cfg_s_v01 {
  445. u32 addr;
  446. };
  447. struct wlfw_share_mem_info_s_v01 {
  448. enum wlfw_share_mem_type_enum_v01 type;
  449. u64 start;
  450. u64 size;
  451. };
  452. struct wlfw_ind_register_req_msg_v01 {
  453. u8 fw_ready_enable_valid;
  454. u8 fw_ready_enable;
  455. u8 initiate_cal_download_enable_valid;
  456. u8 initiate_cal_download_enable;
  457. u8 initiate_cal_update_enable_valid;
  458. u8 initiate_cal_update_enable;
  459. u8 msa_ready_enable_valid;
  460. u8 msa_ready_enable;
  461. u8 pin_connect_result_enable_valid;
  462. u8 pin_connect_result_enable;
  463. u8 client_id_valid;
  464. u32 client_id;
  465. u8 request_mem_enable_valid;
  466. u8 request_mem_enable;
  467. u8 fw_mem_ready_enable_valid;
  468. u8 fw_mem_ready_enable;
  469. u8 fw_init_done_enable_valid;
  470. u8 fw_init_done_enable;
  471. u8 rejuvenate_enable_valid;
  472. u32 rejuvenate_enable;
  473. u8 xo_cal_enable_valid;
  474. u8 xo_cal_enable;
  475. u8 cal_done_enable_valid;
  476. u8 cal_done_enable;
  477. u8 qdss_trace_req_mem_enable_valid;
  478. u8 qdss_trace_req_mem_enable;
  479. u8 qdss_trace_save_enable_valid;
  480. u8 qdss_trace_save_enable;
  481. u8 qdss_trace_free_enable_valid;
  482. u8 qdss_trace_free_enable;
  483. u8 respond_get_info_enable_valid;
  484. u8 respond_get_info_enable;
  485. u8 m3_dump_upload_req_enable_valid;
  486. u8 m3_dump_upload_req_enable;
  487. u8 wfc_call_twt_config_enable_valid;
  488. u8 wfc_call_twt_config_enable;
  489. u8 qdss_mem_ready_enable_valid;
  490. u8 qdss_mem_ready_enable;
  491. u8 m3_dump_upload_segments_req_enable_valid;
  492. u8 m3_dump_upload_segments_req_enable;
  493. };
  494. #define WLFW_IND_REGISTER_REQ_MSG_V01_MAX_MSG_LEN 86
  495. extern struct qmi_elem_info wlfw_ind_register_req_msg_v01_ei[];
  496. struct wlfw_ind_register_resp_msg_v01 {
  497. struct qmi_response_type_v01 resp;
  498. u8 fw_status_valid;
  499. u64 fw_status;
  500. };
  501. #define WLFW_IND_REGISTER_RESP_MSG_V01_MAX_MSG_LEN 18
  502. extern struct qmi_elem_info wlfw_ind_register_resp_msg_v01_ei[];
  503. struct wlfw_fw_ready_ind_msg_v01 {
  504. char placeholder;
  505. };
  506. #define WLFW_FW_READY_IND_MSG_V01_MAX_MSG_LEN 0
  507. extern struct qmi_elem_info wlfw_fw_ready_ind_msg_v01_ei[];
  508. struct wlfw_msa_ready_ind_msg_v01 {
  509. u8 hang_data_addr_offset_valid;
  510. u32 hang_data_addr_offset;
  511. u8 hang_data_length_valid;
  512. u16 hang_data_length;
  513. };
  514. #define WLFW_MSA_READY_IND_MSG_V01_MAX_MSG_LEN 12
  515. extern struct qmi_elem_info wlfw_msa_ready_ind_msg_v01_ei[];
  516. struct wlfw_pin_connect_result_ind_msg_v01 {
  517. u8 pwr_pin_result_valid;
  518. u32 pwr_pin_result;
  519. u8 phy_io_pin_result_valid;
  520. u32 phy_io_pin_result;
  521. u8 rf_pin_result_valid;
  522. u32 rf_pin_result;
  523. };
  524. #define WLFW_PIN_CONNECT_RESULT_IND_MSG_V01_MAX_MSG_LEN 21
  525. extern struct qmi_elem_info wlfw_pin_connect_result_ind_msg_v01_ei[];
  526. struct wlfw_wlan_mode_req_msg_v01 {
  527. enum wlfw_driver_mode_enum_v01 mode;
  528. u8 hw_debug_valid;
  529. u8 hw_debug;
  530. u8 xo_cal_data_valid;
  531. u8 xo_cal_data;
  532. u8 wlan_en_delay_valid;
  533. u32 wlan_en_delay;
  534. };
  535. #define WLFW_WLAN_MODE_REQ_MSG_V01_MAX_MSG_LEN 22
  536. extern struct qmi_elem_info wlfw_wlan_mode_req_msg_v01_ei[];
  537. struct wlfw_wlan_mode_resp_msg_v01 {
  538. struct qmi_response_type_v01 resp;
  539. };
  540. #define WLFW_WLAN_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
  541. extern struct qmi_elem_info wlfw_wlan_mode_resp_msg_v01_ei[];
  542. struct wlfw_wlan_cfg_req_msg_v01 {
  543. u8 host_version_valid;
  544. char host_version[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  545. u8 tgt_cfg_valid;
  546. u32 tgt_cfg_len;
  547. struct wlfw_ce_tgt_pipe_cfg_s_v01 tgt_cfg[QMI_WLFW_MAX_NUM_CE_V01];
  548. u8 svc_cfg_valid;
  549. u32 svc_cfg_len;
  550. struct wlfw_ce_svc_pipe_cfg_s_v01 svc_cfg[QMI_WLFW_MAX_NUM_SVC_V01];
  551. u8 shadow_reg_valid;
  552. u32 shadow_reg_len;
  553. struct wlfw_shadow_reg_cfg_s_v01 shadow_reg[QMI_WLFW_MAX_NUM_SHADOW_REG_V01];
  554. u8 shadow_reg_v2_valid;
  555. u32 shadow_reg_v2_len;
  556. struct wlfw_shadow_reg_v2_cfg_s_v01 shadow_reg_v2[QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01];
  557. u8 rri_over_ddr_cfg_valid;
  558. struct wlfw_rri_over_ddr_cfg_s_v01 rri_over_ddr_cfg;
  559. u8 msi_cfg_valid;
  560. u32 msi_cfg_len;
  561. struct wlfw_msi_cfg_s_v01 msi_cfg[QMI_WLFW_MAX_NUM_CE_V01];
  562. u8 shadow_reg_v3_valid;
  563. u32 shadow_reg_v3_len;
  564. struct wlfw_shadow_reg_v3_cfg_s_v01 shadow_reg_v3[QMI_WLFW_MAX_NUM_SHADOW_REG_V3_V01];
  565. };
  566. #define WLFW_WLAN_CFG_REQ_MSG_V01_MAX_MSG_LEN 1110
  567. extern struct qmi_elem_info wlfw_wlan_cfg_req_msg_v01_ei[];
  568. struct wlfw_wlan_cfg_resp_msg_v01 {
  569. struct qmi_response_type_v01 resp;
  570. };
  571. #define WLFW_WLAN_CFG_RESP_MSG_V01_MAX_MSG_LEN 7
  572. extern struct qmi_elem_info wlfw_wlan_cfg_resp_msg_v01_ei[];
  573. struct wlfw_cap_req_msg_v01 {
  574. char placeholder;
  575. };
  576. #define WLFW_CAP_REQ_MSG_V01_MAX_MSG_LEN 0
  577. extern struct qmi_elem_info wlfw_cap_req_msg_v01_ei[];
  578. struct wlfw_cap_resp_msg_v01 {
  579. struct qmi_response_type_v01 resp;
  580. u8 chip_info_valid;
  581. struct wlfw_rf_chip_info_s_v01 chip_info;
  582. u8 board_info_valid;
  583. struct wlfw_rf_board_info_s_v01 board_info;
  584. u8 soc_info_valid;
  585. struct wlfw_soc_info_s_v01 soc_info;
  586. u8 fw_version_info_valid;
  587. struct wlfw_fw_version_info_s_v01 fw_version_info;
  588. u8 fw_build_id_valid;
  589. char fw_build_id[QMI_WLFW_MAX_BUILD_ID_LEN_V01 + 1];
  590. u8 num_macs_valid;
  591. u8 num_macs;
  592. u8 voltage_mv_valid;
  593. u32 voltage_mv;
  594. u8 time_freq_hz_valid;
  595. u32 time_freq_hz;
  596. u8 otp_version_valid;
  597. u32 otp_version;
  598. u8 eeprom_caldata_read_timeout_valid;
  599. u32 eeprom_caldata_read_timeout;
  600. u8 fw_caps_valid;
  601. u64 fw_caps;
  602. u8 rd_card_chain_cap_valid;
  603. enum wlfw_rd_card_chain_cap_v01 rd_card_chain_cap;
  604. u8 dev_mem_info_valid;
  605. struct wlfw_dev_mem_info_s_v01 dev_mem_info[QMI_WLFW_MAX_DEV_MEM_NUM_V01];
  606. u8 foundry_name_valid;
  607. char foundry_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  608. u8 hang_data_addr_offset_valid;
  609. u32 hang_data_addr_offset;
  610. u8 hang_data_length_valid;
  611. u16 hang_data_length;
  612. u8 bdf_dnld_method_valid;
  613. enum wlfw_bdf_dnld_method_v01 bdf_dnld_method;
  614. u8 hwid_bitmap_valid;
  615. u8 hwid_bitmap;
  616. u8 ol_cpr_cfg_valid;
  617. struct wlfw_pmu_cfg_v01 ol_cpr_cfg;
  618. u8 regdb_mandatory_valid;
  619. u8 regdb_mandatory;
  620. u8 regdb_support_valid;
  621. u8 regdb_support;
  622. u8 rxgainlut_support_valid;
  623. u8 rxgainlut_support;
  624. u8 he_channel_width_cap_valid;
  625. enum wlfw_he_channel_width_cap_v01 he_channel_width_cap;
  626. u8 phy_qam_cap_valid;
  627. enum wlfw_phy_qam_cap_v01 phy_qam_cap;
  628. };
  629. #define WLFW_CAP_RESP_MSG_V01_MAX_MSG_LEN 1160
  630. extern struct qmi_elem_info wlfw_cap_resp_msg_v01_ei[];
  631. struct wlfw_bdf_download_req_msg_v01 {
  632. u8 valid;
  633. u8 file_id_valid;
  634. enum wlfw_cal_temp_id_enum_v01 file_id;
  635. u8 total_size_valid;
  636. u32 total_size;
  637. u8 seg_id_valid;
  638. u32 seg_id;
  639. u8 data_valid;
  640. u32 data_len;
  641. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  642. u8 end_valid;
  643. u8 end;
  644. u8 bdf_type_valid;
  645. u8 bdf_type;
  646. };
  647. #define WLFW_BDF_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6182
  648. extern struct qmi_elem_info wlfw_bdf_download_req_msg_v01_ei[];
  649. struct wlfw_bdf_download_resp_msg_v01 {
  650. struct qmi_response_type_v01 resp;
  651. u8 host_bdf_data_valid;
  652. u64 host_bdf_data;
  653. };
  654. #define WLFW_BDF_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 18
  655. extern struct qmi_elem_info wlfw_bdf_download_resp_msg_v01_ei[];
  656. struct wlfw_cal_report_req_msg_v01 {
  657. u32 meta_data_len;
  658. enum wlfw_cal_temp_id_enum_v01 meta_data[QMI_WLFW_MAX_NUM_CAL_V01];
  659. u8 xo_cal_data_valid;
  660. u8 xo_cal_data;
  661. u8 cal_remove_supported_valid;
  662. u8 cal_remove_supported;
  663. u8 cal_file_download_size_valid;
  664. u64 cal_file_download_size;
  665. };
  666. #define WLFW_CAL_REPORT_REQ_MSG_V01_MAX_MSG_LEN 43
  667. extern struct qmi_elem_info wlfw_cal_report_req_msg_v01_ei[];
  668. struct wlfw_cal_report_resp_msg_v01 {
  669. struct qmi_response_type_v01 resp;
  670. };
  671. #define WLFW_CAL_REPORT_RESP_MSG_V01_MAX_MSG_LEN 7
  672. extern struct qmi_elem_info wlfw_cal_report_resp_msg_v01_ei[];
  673. struct wlfw_initiate_cal_download_ind_msg_v01 {
  674. enum wlfw_cal_temp_id_enum_v01 cal_id;
  675. u8 total_size_valid;
  676. u32 total_size;
  677. u8 cal_data_location_valid;
  678. u32 cal_data_location;
  679. };
  680. #define WLFW_INITIATE_CAL_DOWNLOAD_IND_MSG_V01_MAX_MSG_LEN 21
  681. extern struct qmi_elem_info wlfw_initiate_cal_download_ind_msg_v01_ei[];
  682. struct wlfw_cal_download_req_msg_v01 {
  683. u8 valid;
  684. u8 file_id_valid;
  685. enum wlfw_cal_temp_id_enum_v01 file_id;
  686. u8 total_size_valid;
  687. u32 total_size;
  688. u8 seg_id_valid;
  689. u32 seg_id;
  690. u8 data_valid;
  691. u32 data_len;
  692. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  693. u8 end_valid;
  694. u8 end;
  695. u8 cal_data_location_valid;
  696. u32 cal_data_location;
  697. };
  698. #define WLFW_CAL_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6185
  699. extern struct qmi_elem_info wlfw_cal_download_req_msg_v01_ei[];
  700. struct wlfw_cal_download_resp_msg_v01 {
  701. struct qmi_response_type_v01 resp;
  702. };
  703. #define WLFW_CAL_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  704. extern struct qmi_elem_info wlfw_cal_download_resp_msg_v01_ei[];
  705. struct wlfw_initiate_cal_update_ind_msg_v01 {
  706. enum wlfw_cal_temp_id_enum_v01 cal_id;
  707. u32 total_size;
  708. u8 cal_data_location_valid;
  709. u32 cal_data_location;
  710. };
  711. #define WLFW_INITIATE_CAL_UPDATE_IND_MSG_V01_MAX_MSG_LEN 21
  712. extern struct qmi_elem_info wlfw_initiate_cal_update_ind_msg_v01_ei[];
  713. struct wlfw_cal_update_req_msg_v01 {
  714. enum wlfw_cal_temp_id_enum_v01 cal_id;
  715. u32 seg_id;
  716. };
  717. #define WLFW_CAL_UPDATE_REQ_MSG_V01_MAX_MSG_LEN 14
  718. extern struct qmi_elem_info wlfw_cal_update_req_msg_v01_ei[];
  719. struct wlfw_cal_update_resp_msg_v01 {
  720. struct qmi_response_type_v01 resp;
  721. u8 file_id_valid;
  722. enum wlfw_cal_temp_id_enum_v01 file_id;
  723. u8 total_size_valid;
  724. u32 total_size;
  725. u8 seg_id_valid;
  726. u32 seg_id;
  727. u8 data_valid;
  728. u32 data_len;
  729. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  730. u8 end_valid;
  731. u8 end;
  732. u8 cal_data_location_valid;
  733. u32 cal_data_location;
  734. };
  735. #define WLFW_CAL_UPDATE_RESP_MSG_V01_MAX_MSG_LEN 6188
  736. extern struct qmi_elem_info wlfw_cal_update_resp_msg_v01_ei[];
  737. struct wlfw_msa_info_req_msg_v01 {
  738. u64 msa_addr;
  739. u32 size;
  740. };
  741. #define WLFW_MSA_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  742. extern struct qmi_elem_info wlfw_msa_info_req_msg_v01_ei[];
  743. struct wlfw_msa_info_resp_msg_v01 {
  744. struct qmi_response_type_v01 resp;
  745. u32 mem_region_info_len;
  746. struct wlfw_memory_region_info_s_v01 mem_region_info[QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01];
  747. };
  748. #define WLFW_MSA_INFO_RESP_MSG_V01_MAX_MSG_LEN 37
  749. extern struct qmi_elem_info wlfw_msa_info_resp_msg_v01_ei[];
  750. struct wlfw_msa_ready_req_msg_v01 {
  751. char placeholder;
  752. };
  753. #define WLFW_MSA_READY_REQ_MSG_V01_MAX_MSG_LEN 0
  754. extern struct qmi_elem_info wlfw_msa_ready_req_msg_v01_ei[];
  755. struct wlfw_msa_ready_resp_msg_v01 {
  756. struct qmi_response_type_v01 resp;
  757. };
  758. #define WLFW_MSA_READY_RESP_MSG_V01_MAX_MSG_LEN 7
  759. extern struct qmi_elem_info wlfw_msa_ready_resp_msg_v01_ei[];
  760. struct wlfw_ini_req_msg_v01 {
  761. u8 enablefwlog_valid;
  762. u8 enablefwlog;
  763. };
  764. #define WLFW_INI_REQ_MSG_V01_MAX_MSG_LEN 4
  765. extern struct qmi_elem_info wlfw_ini_req_msg_v01_ei[];
  766. struct wlfw_ini_resp_msg_v01 {
  767. struct qmi_response_type_v01 resp;
  768. };
  769. #define WLFW_INI_RESP_MSG_V01_MAX_MSG_LEN 7
  770. extern struct qmi_elem_info wlfw_ini_resp_msg_v01_ei[];
  771. struct wlfw_athdiag_read_req_msg_v01 {
  772. u32 offset;
  773. u32 mem_type;
  774. u32 data_len;
  775. };
  776. #define WLFW_ATHDIAG_READ_REQ_MSG_V01_MAX_MSG_LEN 21
  777. extern struct qmi_elem_info wlfw_athdiag_read_req_msg_v01_ei[];
  778. struct wlfw_athdiag_read_resp_msg_v01 {
  779. struct qmi_response_type_v01 resp;
  780. u8 data_valid;
  781. u32 data_len;
  782. u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
  783. };
  784. #define WLFW_ATHDIAG_READ_RESP_MSG_V01_MAX_MSG_LEN 6156
  785. extern struct qmi_elem_info wlfw_athdiag_read_resp_msg_v01_ei[];
  786. struct wlfw_athdiag_write_req_msg_v01 {
  787. u32 offset;
  788. u32 mem_type;
  789. u32 data_len;
  790. u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
  791. };
  792. #define WLFW_ATHDIAG_WRITE_REQ_MSG_V01_MAX_MSG_LEN 6163
  793. extern struct qmi_elem_info wlfw_athdiag_write_req_msg_v01_ei[];
  794. struct wlfw_athdiag_write_resp_msg_v01 {
  795. struct qmi_response_type_v01 resp;
  796. };
  797. #define WLFW_ATHDIAG_WRITE_RESP_MSG_V01_MAX_MSG_LEN 7
  798. extern struct qmi_elem_info wlfw_athdiag_write_resp_msg_v01_ei[];
  799. struct wlfw_vbatt_req_msg_v01 {
  800. u64 voltage_uv;
  801. };
  802. #define WLFW_VBATT_REQ_MSG_V01_MAX_MSG_LEN 11
  803. extern struct qmi_elem_info wlfw_vbatt_req_msg_v01_ei[];
  804. struct wlfw_vbatt_resp_msg_v01 {
  805. struct qmi_response_type_v01 resp;
  806. };
  807. #define WLFW_VBATT_RESP_MSG_V01_MAX_MSG_LEN 7
  808. extern struct qmi_elem_info wlfw_vbatt_resp_msg_v01_ei[];
  809. struct wlfw_mac_addr_req_msg_v01 {
  810. u8 mac_addr_valid;
  811. u8 mac_addr[QMI_WLFW_MAC_ADDR_SIZE_V01];
  812. };
  813. #define WLFW_MAC_ADDR_REQ_MSG_V01_MAX_MSG_LEN 9
  814. extern struct qmi_elem_info wlfw_mac_addr_req_msg_v01_ei[];
  815. struct wlfw_mac_addr_resp_msg_v01 {
  816. struct qmi_response_type_v01 resp;
  817. };
  818. #define WLFW_MAC_ADDR_RESP_MSG_V01_MAX_MSG_LEN 7
  819. extern struct qmi_elem_info wlfw_mac_addr_resp_msg_v01_ei[];
  820. struct wlfw_host_cap_req_msg_v01 {
  821. u8 num_clients_valid;
  822. u32 num_clients;
  823. u8 wake_msi_valid;
  824. u32 wake_msi;
  825. u8 gpios_valid;
  826. u32 gpios_len;
  827. u32 gpios[QMI_WLFW_MAX_NUM_GPIO_V01];
  828. u8 nm_modem_valid;
  829. u8 nm_modem;
  830. u8 bdf_support_valid;
  831. u8 bdf_support;
  832. u8 bdf_cache_support_valid;
  833. u8 bdf_cache_support;
  834. u8 m3_support_valid;
  835. u8 m3_support;
  836. u8 m3_cache_support_valid;
  837. u8 m3_cache_support;
  838. u8 cal_filesys_support_valid;
  839. u8 cal_filesys_support;
  840. u8 cal_cache_support_valid;
  841. u8 cal_cache_support;
  842. u8 cal_done_valid;
  843. u8 cal_done;
  844. u8 mem_bucket_valid;
  845. u32 mem_bucket;
  846. u8 mem_cfg_mode_valid;
  847. u8 mem_cfg_mode;
  848. u8 cal_duration_valid;
  849. u16 cal_duration;
  850. u8 platform_name_valid;
  851. char platform_name[QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 + 1];
  852. u8 ddr_range_valid;
  853. struct wlfw_host_ddr_range_s_v01 ddr_range[QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01];
  854. u8 host_build_type_valid;
  855. enum wlfw_host_build_type_v01 host_build_type;
  856. u8 mlo_capable_valid;
  857. u8 mlo_capable;
  858. u8 mlo_chip_id_valid;
  859. u16 mlo_chip_id;
  860. u8 mlo_group_id_valid;
  861. u8 mlo_group_id;
  862. u8 max_mlo_peer_valid;
  863. u16 max_mlo_peer;
  864. u8 mlo_num_chips_valid;
  865. u8 mlo_num_chips;
  866. u8 mlo_chip_info_valid;
  867. struct wlfw_host_mlo_chip_info_s_v01 mlo_chip_info[QMI_WLFW_MAX_NUM_MLO_CHIPS_V01];
  868. u8 feature_list_valid;
  869. u64 feature_list;
  870. u8 num_wlan_clients_valid;
  871. u16 num_wlan_clients;
  872. u8 num_wlan_vaps_valid;
  873. u8 num_wlan_vaps;
  874. u8 wake_msi_addr_valid;
  875. u32 wake_msi_addr;
  876. u8 wlan_enable_delay_valid;
  877. u32 wlan_enable_delay;
  878. u8 ddr_type_valid;
  879. u32 ddr_type;
  880. u8 gpio_info_valid;
  881. u32 gpio_info_len;
  882. u32 gpio_info[QMI_WLFW_MAX_NUM_GPIO_INFO_V01];
  883. u8 fw_ini_cfg_support_valid;
  884. u8 fw_ini_cfg_support;
  885. u8 mlo_chip_v2_info_valid;
  886. struct wlfw_host_mlo_chip_v2_info_s_v01 mlo_chip_v2_info[QMI_WLFW_MAX_NUM_MLO_V2_CHIPS_V01];
  887. };
  888. #define WLFW_HOST_CAP_REQ_MSG_V01_MAX_MSG_LEN 570
  889. extern struct qmi_elem_info wlfw_host_cap_req_msg_v01_ei[];
  890. struct wlfw_host_cap_resp_msg_v01 {
  891. struct qmi_response_type_v01 resp;
  892. };
  893. #define WLFW_HOST_CAP_RESP_MSG_V01_MAX_MSG_LEN 7
  894. extern struct qmi_elem_info wlfw_host_cap_resp_msg_v01_ei[];
  895. struct wlfw_request_mem_ind_msg_v01 {
  896. u32 mem_seg_len;
  897. struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  898. };
  899. #define WLFW_REQUEST_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
  900. extern struct qmi_elem_info wlfw_request_mem_ind_msg_v01_ei[];
  901. struct wlfw_respond_mem_req_msg_v01 {
  902. u32 mem_seg_len;
  903. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  904. };
  905. #define WLFW_RESPOND_MEM_REQ_MSG_V01_MAX_MSG_LEN 888
  906. extern struct qmi_elem_info wlfw_respond_mem_req_msg_v01_ei[];
  907. struct wlfw_respond_mem_resp_msg_v01 {
  908. struct qmi_response_type_v01 resp;
  909. u8 share_mem_valid;
  910. u32 share_mem_len;
  911. struct wlfw_share_mem_info_s_v01 share_mem[QMI_WLFW_MAX_NUM_SHARE_MEM_V01];
  912. };
  913. #define WLFW_RESPOND_MEM_RESP_MSG_V01_MAX_MSG_LEN 171
  914. extern struct qmi_elem_info wlfw_respond_mem_resp_msg_v01_ei[];
  915. struct wlfw_fw_mem_ready_ind_msg_v01 {
  916. char placeholder;
  917. };
  918. #define WLFW_FW_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
  919. extern struct qmi_elem_info wlfw_fw_mem_ready_ind_msg_v01_ei[];
  920. struct wlfw_fw_init_done_ind_msg_v01 {
  921. u8 hang_data_addr_offset_valid;
  922. u32 hang_data_addr_offset;
  923. u8 hang_data_length_valid;
  924. u16 hang_data_length;
  925. };
  926. #define WLFW_FW_INIT_DONE_IND_MSG_V01_MAX_MSG_LEN 12
  927. extern struct qmi_elem_info wlfw_fw_init_done_ind_msg_v01_ei[];
  928. struct wlfw_rejuvenate_ind_msg_v01 {
  929. u8 cause_for_rejuvenation_valid;
  930. u8 cause_for_rejuvenation;
  931. u8 requesting_sub_system_valid;
  932. u8 requesting_sub_system;
  933. u8 line_number_valid;
  934. u16 line_number;
  935. u8 function_name_valid;
  936. char function_name[QMI_WLFW_FUNCTION_NAME_LEN_V01 + 1];
  937. };
  938. #define WLFW_REJUVENATE_IND_MSG_V01_MAX_MSG_LEN 144
  939. extern struct qmi_elem_info wlfw_rejuvenate_ind_msg_v01_ei[];
  940. struct wlfw_rejuvenate_ack_req_msg_v01 {
  941. char placeholder;
  942. };
  943. #define WLFW_REJUVENATE_ACK_REQ_MSG_V01_MAX_MSG_LEN 0
  944. extern struct qmi_elem_info wlfw_rejuvenate_ack_req_msg_v01_ei[];
  945. struct wlfw_rejuvenate_ack_resp_msg_v01 {
  946. struct qmi_response_type_v01 resp;
  947. };
  948. #define WLFW_REJUVENATE_ACK_RESP_MSG_V01_MAX_MSG_LEN 7
  949. extern struct qmi_elem_info wlfw_rejuvenate_ack_resp_msg_v01_ei[];
  950. struct wlfw_dynamic_feature_mask_req_msg_v01 {
  951. u8 mask_valid;
  952. u64 mask;
  953. };
  954. #define WLFW_DYNAMIC_FEATURE_MASK_REQ_MSG_V01_MAX_MSG_LEN 11
  955. extern struct qmi_elem_info wlfw_dynamic_feature_mask_req_msg_v01_ei[];
  956. struct wlfw_dynamic_feature_mask_resp_msg_v01 {
  957. struct qmi_response_type_v01 resp;
  958. u8 prev_mask_valid;
  959. u64 prev_mask;
  960. u8 curr_mask_valid;
  961. u64 curr_mask;
  962. };
  963. #define WLFW_DYNAMIC_FEATURE_MASK_RESP_MSG_V01_MAX_MSG_LEN 29
  964. extern struct qmi_elem_info wlfw_dynamic_feature_mask_resp_msg_v01_ei[];
  965. struct wlfw_m3_info_req_msg_v01 {
  966. u64 addr;
  967. u32 size;
  968. };
  969. #define WLFW_M3_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  970. extern struct qmi_elem_info wlfw_m3_info_req_msg_v01_ei[];
  971. struct wlfw_m3_info_resp_msg_v01 {
  972. struct qmi_response_type_v01 resp;
  973. };
  974. #define WLFW_M3_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  975. extern struct qmi_elem_info wlfw_m3_info_resp_msg_v01_ei[];
  976. struct wlfw_xo_cal_ind_msg_v01 {
  977. u8 xo_cal_data;
  978. };
  979. #define WLFW_XO_CAL_IND_MSG_V01_MAX_MSG_LEN 4
  980. extern struct qmi_elem_info wlfw_xo_cal_ind_msg_v01_ei[];
  981. struct wlfw_cal_done_ind_msg_v01 {
  982. u8 cal_file_upload_size_valid;
  983. u64 cal_file_upload_size;
  984. };
  985. #define WLFW_CAL_DONE_IND_MSG_V01_MAX_MSG_LEN 11
  986. extern struct qmi_elem_info wlfw_cal_done_ind_msg_v01_ei[];
  987. struct wlfw_qdss_trace_req_mem_ind_msg_v01 {
  988. u32 mem_seg_len;
  989. struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  990. };
  991. #define WLFW_QDSS_TRACE_REQ_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
  992. extern struct qmi_elem_info wlfw_qdss_trace_req_mem_ind_msg_v01_ei[];
  993. struct wlfw_qdss_trace_mem_info_req_msg_v01 {
  994. u32 mem_seg_len;
  995. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  996. u8 end_valid;
  997. u8 end;
  998. };
  999. #define WLFW_QDSS_TRACE_MEM_INFO_REQ_MSG_V01_MAX_MSG_LEN 892
  1000. extern struct qmi_elem_info wlfw_qdss_trace_mem_info_req_msg_v01_ei[];
  1001. struct wlfw_qdss_trace_mem_info_resp_msg_v01 {
  1002. struct qmi_response_type_v01 resp;
  1003. };
  1004. #define WLFW_QDSS_TRACE_MEM_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1005. extern struct qmi_elem_info wlfw_qdss_trace_mem_info_resp_msg_v01_ei[];
  1006. struct wlfw_qdss_trace_save_ind_msg_v01 {
  1007. u32 source;
  1008. u32 total_size;
  1009. u8 mem_seg_valid;
  1010. u32 mem_seg_len;
  1011. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1012. u8 file_name_valid;
  1013. char file_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  1014. };
  1015. #define WLFW_QDSS_TRACE_SAVE_IND_MSG_V01_MAX_MSG_LEN 921
  1016. extern struct qmi_elem_info wlfw_qdss_trace_save_ind_msg_v01_ei[];
  1017. struct wlfw_qdss_trace_data_req_msg_v01 {
  1018. u32 seg_id;
  1019. };
  1020. #define WLFW_QDSS_TRACE_DATA_REQ_MSG_V01_MAX_MSG_LEN 7
  1021. extern struct qmi_elem_info wlfw_qdss_trace_data_req_msg_v01_ei[];
  1022. struct wlfw_qdss_trace_data_resp_msg_v01 {
  1023. struct qmi_response_type_v01 resp;
  1024. u8 total_size_valid;
  1025. u32 total_size;
  1026. u8 seg_id_valid;
  1027. u32 seg_id;
  1028. u8 data_valid;
  1029. u32 data_len;
  1030. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1031. u8 end_valid;
  1032. u8 end;
  1033. };
  1034. #define WLFW_QDSS_TRACE_DATA_RESP_MSG_V01_MAX_MSG_LEN 6174
  1035. extern struct qmi_elem_info wlfw_qdss_trace_data_resp_msg_v01_ei[];
  1036. struct wlfw_qdss_trace_config_download_req_msg_v01 {
  1037. u8 total_size_valid;
  1038. u32 total_size;
  1039. u8 seg_id_valid;
  1040. u32 seg_id;
  1041. u8 data_valid;
  1042. u32 data_len;
  1043. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1044. u8 end_valid;
  1045. u8 end;
  1046. };
  1047. #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6167
  1048. extern struct qmi_elem_info wlfw_qdss_trace_config_download_req_msg_v01_ei[];
  1049. struct wlfw_qdss_trace_config_download_resp_msg_v01 {
  1050. struct qmi_response_type_v01 resp;
  1051. };
  1052. #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  1053. extern struct qmi_elem_info wlfw_qdss_trace_config_download_resp_msg_v01_ei[];
  1054. struct wlfw_qdss_trace_mode_req_msg_v01 {
  1055. u8 mode_valid;
  1056. enum wlfw_qdss_trace_mode_enum_v01 mode;
  1057. u8 option_valid;
  1058. u64 option;
  1059. u8 hw_trc_disable_override_valid;
  1060. enum wlfw_qmi_param_value_v01 hw_trc_disable_override;
  1061. };
  1062. #define WLFW_QDSS_TRACE_MODE_REQ_MSG_V01_MAX_MSG_LEN 25
  1063. extern struct qmi_elem_info wlfw_qdss_trace_mode_req_msg_v01_ei[];
  1064. struct wlfw_qdss_trace_mode_resp_msg_v01 {
  1065. struct qmi_response_type_v01 resp;
  1066. };
  1067. #define WLFW_QDSS_TRACE_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
  1068. extern struct qmi_elem_info wlfw_qdss_trace_mode_resp_msg_v01_ei[];
  1069. struct wlfw_qdss_trace_free_ind_msg_v01 {
  1070. u8 mem_seg_valid;
  1071. u32 mem_seg_len;
  1072. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1073. };
  1074. #define WLFW_QDSS_TRACE_FREE_IND_MSG_V01_MAX_MSG_LEN 888
  1075. extern struct qmi_elem_info wlfw_qdss_trace_free_ind_msg_v01_ei[];
  1076. struct wlfw_shutdown_req_msg_v01 {
  1077. u8 shutdown_valid;
  1078. u8 shutdown;
  1079. };
  1080. #define WLFW_SHUTDOWN_REQ_MSG_V01_MAX_MSG_LEN 4
  1081. extern struct qmi_elem_info wlfw_shutdown_req_msg_v01_ei[];
  1082. struct wlfw_shutdown_resp_msg_v01 {
  1083. struct qmi_response_type_v01 resp;
  1084. };
  1085. #define WLFW_SHUTDOWN_RESP_MSG_V01_MAX_MSG_LEN 7
  1086. extern struct qmi_elem_info wlfw_shutdown_resp_msg_v01_ei[];
  1087. struct wlfw_antenna_switch_req_msg_v01 {
  1088. char placeholder;
  1089. };
  1090. #define WLFW_ANTENNA_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 0
  1091. extern struct qmi_elem_info wlfw_antenna_switch_req_msg_v01_ei[];
  1092. struct wlfw_antenna_switch_resp_msg_v01 {
  1093. struct qmi_response_type_v01 resp;
  1094. u8 antenna_valid;
  1095. u64 antenna;
  1096. };
  1097. #define WLFW_ANTENNA_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 18
  1098. extern struct qmi_elem_info wlfw_antenna_switch_resp_msg_v01_ei[];
  1099. struct wlfw_antenna_grant_req_msg_v01 {
  1100. u8 grant_valid;
  1101. u64 grant;
  1102. };
  1103. #define WLFW_ANTENNA_GRANT_REQ_MSG_V01_MAX_MSG_LEN 11
  1104. extern struct qmi_elem_info wlfw_antenna_grant_req_msg_v01_ei[];
  1105. struct wlfw_antenna_grant_resp_msg_v01 {
  1106. struct qmi_response_type_v01 resp;
  1107. };
  1108. #define WLFW_ANTENNA_GRANT_RESP_MSG_V01_MAX_MSG_LEN 7
  1109. extern struct qmi_elem_info wlfw_antenna_grant_resp_msg_v01_ei[];
  1110. struct wlfw_wfc_call_status_req_msg_v01 {
  1111. u32 wfc_call_status_len;
  1112. u8 wfc_call_status[QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01];
  1113. u8 wfc_call_active_valid;
  1114. u8 wfc_call_active;
  1115. u8 all_wfc_calls_held_valid;
  1116. u8 all_wfc_calls_held;
  1117. u8 is_wfc_emergency_valid;
  1118. u8 is_wfc_emergency;
  1119. u8 twt_ims_start_valid;
  1120. u64 twt_ims_start;
  1121. u8 twt_ims_int_valid;
  1122. u16 twt_ims_int;
  1123. u8 media_quality_valid;
  1124. enum wlfw_wfc_media_quality_v01 media_quality;
  1125. };
  1126. #define WLFW_WFC_CALL_STATUS_REQ_MSG_V01_MAX_MSG_LEN 296
  1127. extern struct qmi_elem_info wlfw_wfc_call_status_req_msg_v01_ei[];
  1128. struct wlfw_wfc_call_status_resp_msg_v01 {
  1129. struct qmi_response_type_v01 resp;
  1130. };
  1131. #define WLFW_WFC_CALL_STATUS_RESP_MSG_V01_MAX_MSG_LEN 7
  1132. extern struct qmi_elem_info wlfw_wfc_call_status_resp_msg_v01_ei[];
  1133. struct wlfw_get_info_req_msg_v01 {
  1134. u8 type;
  1135. u32 data_len;
  1136. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1137. };
  1138. #define WLFW_GET_INFO_REQ_MSG_V01_MAX_MSG_LEN 6153
  1139. extern struct qmi_elem_info wlfw_get_info_req_msg_v01_ei[];
  1140. struct wlfw_get_info_resp_msg_v01 {
  1141. struct qmi_response_type_v01 resp;
  1142. };
  1143. #define WLFW_GET_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1144. extern struct qmi_elem_info wlfw_get_info_resp_msg_v01_ei[];
  1145. struct wlfw_respond_get_info_ind_msg_v01 {
  1146. u32 data_len;
  1147. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1148. u8 type_valid;
  1149. u8 type;
  1150. u8 is_last_valid;
  1151. u8 is_last;
  1152. u8 seq_no_valid;
  1153. u32 seq_no;
  1154. };
  1155. #define WLFW_RESPOND_GET_INFO_IND_MSG_V01_MAX_MSG_LEN 6164
  1156. extern struct qmi_elem_info wlfw_respond_get_info_ind_msg_v01_ei[];
  1157. struct wlfw_device_info_req_msg_v01 {
  1158. char placeholder;
  1159. };
  1160. #define WLFW_DEVICE_INFO_REQ_MSG_V01_MAX_MSG_LEN 0
  1161. extern struct qmi_elem_info wlfw_device_info_req_msg_v01_ei[];
  1162. struct wlfw_device_info_resp_msg_v01 {
  1163. struct qmi_response_type_v01 resp;
  1164. u8 bar_addr_valid;
  1165. u64 bar_addr;
  1166. u8 bar_size_valid;
  1167. u32 bar_size;
  1168. u8 mhi_state_info_addr_valid;
  1169. u64 mhi_state_info_addr;
  1170. u8 mhi_state_info_size_valid;
  1171. u32 mhi_state_info_size;
  1172. };
  1173. #define WLFW_DEVICE_INFO_RESP_MSG_V01_MAX_MSG_LEN 43
  1174. extern struct qmi_elem_info wlfw_device_info_resp_msg_v01_ei[];
  1175. struct wlfw_m3_dump_upload_req_ind_msg_v01 {
  1176. u32 pdev_id;
  1177. u64 addr;
  1178. u64 size;
  1179. };
  1180. #define WLFW_M3_DUMP_UPLOAD_REQ_IND_MSG_V01_MAX_MSG_LEN 29
  1181. extern struct qmi_elem_info wlfw_m3_dump_upload_req_ind_msg_v01_ei[];
  1182. struct wlfw_m3_dump_upload_done_req_msg_v01 {
  1183. u32 pdev_id;
  1184. u32 status;
  1185. };
  1186. #define WLFW_M3_DUMP_UPLOAD_DONE_REQ_MSG_V01_MAX_MSG_LEN 14
  1187. extern struct qmi_elem_info wlfw_m3_dump_upload_done_req_msg_v01_ei[];
  1188. struct wlfw_m3_dump_upload_done_resp_msg_v01 {
  1189. struct qmi_response_type_v01 resp;
  1190. };
  1191. #define WLFW_M3_DUMP_UPLOAD_DONE_RESP_MSG_V01_MAX_MSG_LEN 7
  1192. extern struct qmi_elem_info wlfw_m3_dump_upload_done_resp_msg_v01_ei[];
  1193. struct wlfw_soc_wake_req_msg_v01 {
  1194. u8 wake_valid;
  1195. enum wlfw_soc_wake_enum_v01 wake;
  1196. };
  1197. #define WLFW_SOC_WAKE_REQ_MSG_V01_MAX_MSG_LEN 7
  1198. extern struct qmi_elem_info wlfw_soc_wake_req_msg_v01_ei[];
  1199. struct wlfw_soc_wake_resp_msg_v01 {
  1200. struct qmi_response_type_v01 resp;
  1201. };
  1202. #define WLFW_SOC_WAKE_RESP_MSG_V01_MAX_MSG_LEN 7
  1203. extern struct qmi_elem_info wlfw_soc_wake_resp_msg_v01_ei[];
  1204. struct wlfw_power_save_req_msg_v01 {
  1205. u8 power_save_mode_valid;
  1206. enum wlfw_power_save_mode_v01 power_save_mode;
  1207. };
  1208. #define WLFW_POWER_SAVE_REQ_MSG_V01_MAX_MSG_LEN 7
  1209. extern struct qmi_elem_info wlfw_power_save_req_msg_v01_ei[];
  1210. struct wlfw_power_save_resp_msg_v01 {
  1211. struct qmi_response_type_v01 resp;
  1212. };
  1213. #define WLFW_POWER_SAVE_RESP_MSG_V01_MAX_MSG_LEN 7
  1214. extern struct qmi_elem_info wlfw_power_save_resp_msg_v01_ei[];
  1215. struct wlfw_wfc_call_twt_config_ind_msg_v01 {
  1216. u8 twt_sta_start_valid;
  1217. u64 twt_sta_start;
  1218. u8 twt_sta_int_valid;
  1219. u16 twt_sta_int;
  1220. u8 twt_sta_upo_valid;
  1221. u16 twt_sta_upo;
  1222. u8 twt_sta_sp_valid;
  1223. u16 twt_sta_sp;
  1224. u8 twt_sta_dl_valid;
  1225. u16 twt_sta_dl;
  1226. u8 twt_sta_config_changed_valid;
  1227. u8 twt_sta_config_changed;
  1228. };
  1229. #define WLFW_WFC_CALL_TWT_CONFIG_IND_MSG_V01_MAX_MSG_LEN 35
  1230. extern struct qmi_elem_info wlfw_wfc_call_twt_config_ind_msg_v01_ei[];
  1231. struct wlfw_qdss_mem_ready_ind_msg_v01 {
  1232. char placeholder;
  1233. };
  1234. #define WLFW_QDSS_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
  1235. extern struct qmi_elem_info wlfw_qdss_mem_ready_ind_msg_v01_ei[];
  1236. struct wlfw_pcie_gen_switch_req_msg_v01 {
  1237. enum wlfw_pcie_gen_speed_v01 pcie_speed;
  1238. };
  1239. #define WLFW_PCIE_GEN_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 7
  1240. extern struct qmi_elem_info wlfw_pcie_gen_switch_req_msg_v01_ei[];
  1241. struct wlfw_pcie_gen_switch_resp_msg_v01 {
  1242. struct qmi_response_type_v01 resp;
  1243. };
  1244. #define WLFW_PCIE_GEN_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 7
  1245. extern struct qmi_elem_info wlfw_pcie_gen_switch_resp_msg_v01_ei[];
  1246. struct wlfw_m3_dump_upload_segments_req_ind_msg_v01 {
  1247. u32 pdev_id;
  1248. u32 no_of_valid_segments;
  1249. struct wlfw_m3_segment_info_s_v01 m3_segment[QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01];
  1250. };
  1251. #define WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_MSG_V01_MAX_MSG_LEN 387
  1252. extern struct qmi_elem_info wlfw_m3_dump_upload_segments_req_ind_msg_v01_ei[];
  1253. struct wlfw_subsys_restart_level_req_msg_v01 {
  1254. u8 restart_level_type_valid;
  1255. u8 restart_level_type;
  1256. };
  1257. #define WLFW_SUBSYS_RESTART_LEVEL_REQ_MSG_V01_MAX_MSG_LEN 4
  1258. extern struct qmi_elem_info wlfw_subsys_restart_level_req_msg_v01_ei[];
  1259. struct wlfw_subsys_restart_level_resp_msg_v01 {
  1260. struct qmi_response_type_v01 resp;
  1261. };
  1262. #define WLFW_SUBSYS_RESTART_LEVEL_RESP_MSG_V01_MAX_MSG_LEN 7
  1263. extern struct qmi_elem_info wlfw_subsys_restart_level_resp_msg_v01_ei[];
  1264. struct wlfw_ini_file_download_req_msg_v01 {
  1265. u8 file_type_valid;
  1266. enum wlfw_ini_file_type_v01 file_type;
  1267. u8 total_size_valid;
  1268. u32 total_size;
  1269. u8 seg_id_valid;
  1270. u32 seg_id;
  1271. u8 data_valid;
  1272. u32 data_len;
  1273. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1274. u8 end_valid;
  1275. u8 end;
  1276. };
  1277. #define WLFW_INI_FILE_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6174
  1278. extern struct qmi_elem_info wlfw_ini_file_download_req_msg_v01_ei[];
  1279. struct wlfw_ini_file_download_resp_msg_v01 {
  1280. struct qmi_response_type_v01 resp;
  1281. };
  1282. #define WLFW_INI_FILE_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  1283. extern struct qmi_elem_info wlfw_ini_file_download_resp_msg_v01_ei[];
  1284. struct wlfw_phy_cap_req_msg_v01 {
  1285. char placeholder;
  1286. };
  1287. #define WLFW_PHY_CAP_REQ_MSG_V01_MAX_MSG_LEN 0
  1288. extern struct qmi_elem_info wlfw_phy_cap_req_msg_v01_ei[];
  1289. struct wlfw_phy_cap_resp_msg_v01 {
  1290. struct qmi_response_type_v01 resp;
  1291. u8 num_phy_valid;
  1292. u8 num_phy;
  1293. u8 board_id_valid;
  1294. u32 board_id;
  1295. u8 mlo_cap_v2_support_valid;
  1296. u32 mlo_cap_v2_support;
  1297. };
  1298. #define WLFW_PHY_CAP_RESP_MSG_V01_MAX_MSG_LEN 25
  1299. extern struct qmi_elem_info wlfw_phy_cap_resp_msg_v01_ei[];
  1300. struct wlfw_wlan_hw_init_cfg_req_msg_v01 {
  1301. u8 rf_subtype_valid;
  1302. enum wlfw_wlan_rf_subtype_v01 rf_subtype;
  1303. };
  1304. #define WLFW_WLAN_HW_INIT_CFG_REQ_MSG_V01_MAX_MSG_LEN 7
  1305. extern struct qmi_elem_info wlfw_wlan_hw_init_cfg_req_msg_v01_ei[];
  1306. struct wlfw_wlan_hw_init_cfg_resp_msg_v01 {
  1307. struct qmi_response_type_v01 resp;
  1308. };
  1309. #define WLFW_WLAN_HW_INIT_CFG_RESP_MSG_V01_MAX_MSG_LEN 7
  1310. extern struct qmi_elem_info wlfw_wlan_hw_init_cfg_resp_msg_v01_ei[];
  1311. struct wlfw_pcie_link_ctrl_req_msg_v01 {
  1312. enum wlfw_pcie_link_state_enum_v01 link_state_req;
  1313. };
  1314. #define WLFW_PCIE_LINK_CTRL_REQ_MSG_V01_MAX_MSG_LEN 7
  1315. extern struct qmi_elem_info wlfw_pcie_link_ctrl_req_msg_v01_ei[];
  1316. struct wlfw_pcie_link_ctrl_resp_msg_v01 {
  1317. struct qmi_response_type_v01 resp;
  1318. };
  1319. #define WLFW_PCIE_LINK_CTRL_RESP_MSG_V01_MAX_MSG_LEN 7
  1320. extern struct qmi_elem_info wlfw_pcie_link_ctrl_resp_msg_v01_ei[];
  1321. struct wlfw_aux_uc_info_req_msg_v01 {
  1322. u64 addr;
  1323. u32 size;
  1324. };
  1325. #define WLFW_AUX_UC_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  1326. extern struct qmi_elem_info wlfw_aux_uc_info_req_msg_v01_ei[];
  1327. struct wlfw_aux_uc_info_resp_msg_v01 {
  1328. struct qmi_response_type_v01 resp;
  1329. };
  1330. #define WLFW_AUX_UC_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1331. extern struct qmi_elem_info wlfw_aux_uc_info_resp_msg_v01_ei[];
  1332. struct wlfw_tme_lite_info_req_msg_v01 {
  1333. enum wlfw_tme_lite_file_type_v01 tme_file;
  1334. u64 addr;
  1335. u32 size;
  1336. };
  1337. #define WLFW_TME_LITE_INFO_REQ_MSG_V01_MAX_MSG_LEN 25
  1338. extern struct qmi_elem_info wlfw_tme_lite_info_req_msg_v01_ei[];
  1339. struct wlfw_tme_lite_info_resp_msg_v01 {
  1340. struct qmi_response_type_v01 resp;
  1341. };
  1342. #define WLFW_TME_LITE_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1343. extern struct qmi_elem_info wlfw_tme_lite_info_resp_msg_v01_ei[];
  1344. #endif