sde_crtc.c 166 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231
  1. /*
  2. * Copyright (c) 2014-2019 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <uapi/drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_crtc_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include <linux/clk/qcom.h>
  28. #include "sde_kms.h"
  29. #include "sde_hw_lm.h"
  30. #include "sde_hw_ctl.h"
  31. #include "sde_crtc.h"
  32. #include "sde_plane.h"
  33. #include "sde_hw_util.h"
  34. #include "sde_hw_catalog.h"
  35. #include "sde_color_processing.h"
  36. #include "sde_encoder.h"
  37. #include "sde_connector.h"
  38. #include "sde_vbif.h"
  39. #include "sde_power_handle.h"
  40. #include "sde_core_perf.h"
  41. #include "sde_trace.h"
  42. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  43. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  44. struct sde_crtc_custom_events {
  45. u32 event;
  46. int (*func)(struct drm_crtc *crtc, bool en,
  47. struct sde_irq_callback *irq);
  48. };
  49. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  50. bool en, struct sde_irq_callback *ad_irq);
  51. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  52. bool en, struct sde_irq_callback *idle_irq);
  53. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  54. struct sde_irq_callback *noirq);
  55. static struct sde_crtc_custom_events custom_events[] = {
  56. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  57. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  58. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  59. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  60. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  61. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  62. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  63. };
  64. /* default input fence timeout, in ms */
  65. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  66. /*
  67. * The default input fence timeout is 2 seconds while max allowed
  68. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  69. * tolerance limit.
  70. */
  71. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  72. /* layer mixer index on sde_crtc */
  73. #define LEFT_MIXER 0
  74. #define RIGHT_MIXER 1
  75. #define MISR_BUFF_SIZE 256
  76. /*
  77. * Time period for fps calculation in micro seconds.
  78. * Default value is set to 1 sec.
  79. */
  80. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  81. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  82. #define MAX_FRAME_COUNT 1000
  83. #define MILI_TO_MICRO 1000
  84. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  85. {
  86. struct msm_drm_private *priv;
  87. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  88. SDE_ERROR("invalid crtc\n");
  89. return NULL;
  90. }
  91. priv = crtc->dev->dev_private;
  92. if (!priv || !priv->kms) {
  93. SDE_ERROR("invalid kms\n");
  94. return NULL;
  95. }
  96. return to_sde_kms(priv->kms);
  97. }
  98. /**
  99. * sde_crtc_calc_fps() - Calculates fps value.
  100. * @sde_crtc : CRTC structure
  101. *
  102. * This function is called at frame done. It counts the number
  103. * of frames done for every 1 sec. Stores the value in measured_fps.
  104. * measured_fps value is 10 times the calculated fps value.
  105. * For example, measured_fps= 594 for calculated fps of 59.4
  106. */
  107. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  108. {
  109. ktime_t current_time_us;
  110. u64 fps, diff_us;
  111. current_time_us = ktime_get();
  112. diff_us = (u64)ktime_us_delta(current_time_us,
  113. sde_crtc->fps_info.last_sampled_time_us);
  114. sde_crtc->fps_info.frame_count++;
  115. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  116. /* Multiplying with 10 to get fps in floating point */
  117. fps = ((u64)sde_crtc->fps_info.frame_count)
  118. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  119. do_div(fps, diff_us);
  120. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  121. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  122. sde_crtc->base.base.id, (unsigned int)fps/10,
  123. (unsigned int)fps%10);
  124. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  125. sde_crtc->fps_info.frame_count = 0;
  126. }
  127. if (!sde_crtc->fps_info.time_buf)
  128. return;
  129. /**
  130. * Array indexing is based on sliding window algorithm.
  131. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  132. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  133. * counter loops around and comes back to the first index to store
  134. * the next ktime.
  135. */
  136. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  137. ktime_get();
  138. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  139. }
  140. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  141. {
  142. if (!sde_crtc)
  143. return;
  144. }
  145. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  146. {
  147. struct sde_crtc *sde_crtc;
  148. u64 fps_int, fps_float;
  149. ktime_t current_time_us;
  150. u64 fps, diff_us;
  151. if (!s || !s->private) {
  152. SDE_ERROR("invalid input param(s)\n");
  153. return -EAGAIN;
  154. }
  155. sde_crtc = s->private;
  156. current_time_us = ktime_get();
  157. diff_us = (u64)ktime_us_delta(current_time_us,
  158. sde_crtc->fps_info.last_sampled_time_us);
  159. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  160. /* Multiplying with 10 to get fps in floating point */
  161. fps = ((u64)sde_crtc->fps_info.frame_count)
  162. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  163. do_div(fps, diff_us);
  164. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  165. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  166. sde_crtc->fps_info.frame_count = 0;
  167. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  168. sde_crtc->base.base.id, (unsigned int)fps/10,
  169. (unsigned int)fps%10);
  170. }
  171. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  172. fps_float = do_div(fps_int, 10);
  173. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  174. return 0;
  175. }
  176. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  177. {
  178. return single_open(file, _sde_debugfs_fps_status_show,
  179. inode->i_private);
  180. }
  181. static ssize_t fps_periodicity_ms_store(struct device *device,
  182. struct device_attribute *attr, const char *buf, size_t count)
  183. {
  184. struct drm_crtc *crtc;
  185. struct sde_crtc *sde_crtc;
  186. int res;
  187. /* Base of the input */
  188. int cnt = 10;
  189. if (!device || !buf) {
  190. SDE_ERROR("invalid input param(s)\n");
  191. return -EAGAIN;
  192. }
  193. crtc = dev_get_drvdata(device);
  194. if (!crtc)
  195. return -EINVAL;
  196. sde_crtc = to_sde_crtc(crtc);
  197. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  198. if (res < 0)
  199. return res;
  200. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  201. sde_crtc->fps_info.fps_periodic_duration =
  202. DEFAULT_FPS_PERIOD_1_SEC;
  203. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  204. MAX_FPS_PERIOD_5_SECONDS)
  205. sde_crtc->fps_info.fps_periodic_duration =
  206. MAX_FPS_PERIOD_5_SECONDS;
  207. else
  208. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  209. return count;
  210. }
  211. static ssize_t fps_periodicity_ms_show(struct device *device,
  212. struct device_attribute *attr, char *buf)
  213. {
  214. struct drm_crtc *crtc;
  215. struct sde_crtc *sde_crtc;
  216. if (!device || !buf) {
  217. SDE_ERROR("invalid input param(s)\n");
  218. return -EAGAIN;
  219. }
  220. crtc = dev_get_drvdata(device);
  221. if (!crtc)
  222. return -EINVAL;
  223. sde_crtc = to_sde_crtc(crtc);
  224. return scnprintf(buf, PAGE_SIZE, "%d\n",
  225. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  226. }
  227. static ssize_t measured_fps_show(struct device *device,
  228. struct device_attribute *attr, char *buf)
  229. {
  230. struct drm_crtc *crtc;
  231. struct sde_crtc *sde_crtc;
  232. unsigned int fps_int, fps_decimal;
  233. u64 fps = 0, frame_count = 1;
  234. ktime_t current_time;
  235. int i = 0, current_time_index;
  236. u64 diff_us;
  237. if (!device || !buf) {
  238. SDE_ERROR("invalid input param(s)\n");
  239. return -EAGAIN;
  240. }
  241. crtc = dev_get_drvdata(device);
  242. if (!crtc) {
  243. scnprintf(buf, PAGE_SIZE, "fps information not available");
  244. return -EINVAL;
  245. }
  246. sde_crtc = to_sde_crtc(crtc);
  247. if (!sde_crtc->fps_info.time_buf) {
  248. scnprintf(buf, PAGE_SIZE,
  249. "timebuf null - fps information not available");
  250. return -EINVAL;
  251. }
  252. /**
  253. * Whenever the time_index counter comes to zero upon decrementing,
  254. * it is set to the last index since it is the next index that we
  255. * should check for calculating the buftime.
  256. */
  257. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  258. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  259. current_time = ktime_get();
  260. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  261. u64 ptime = (u64)ktime_to_us(current_time);
  262. u64 buftime = (u64)ktime_to_us(
  263. sde_crtc->fps_info.time_buf[current_time_index]);
  264. diff_us = (u64)ktime_us_delta(current_time,
  265. sde_crtc->fps_info.time_buf[current_time_index]);
  266. if (ptime > buftime && diff_us >= (u64)
  267. sde_crtc->fps_info.fps_periodic_duration) {
  268. /* Multiplying with 10 to get fps in floating point */
  269. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  270. do_div(fps, diff_us);
  271. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  272. SDE_DEBUG("measured fps: %d\n",
  273. sde_crtc->fps_info.measured_fps);
  274. break;
  275. }
  276. current_time_index = (current_time_index == 0) ?
  277. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  278. SDE_DEBUG("current time index: %d\n", current_time_index);
  279. frame_count++;
  280. }
  281. if (i == MAX_FRAME_COUNT) {
  282. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  283. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  284. diff_us = (u64)ktime_us_delta(current_time,
  285. sde_crtc->fps_info.time_buf[current_time_index]);
  286. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  287. /* Multiplying with 10 to get fps in floating point */
  288. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  289. do_div(fps, diff_us);
  290. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  291. }
  292. }
  293. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  294. fps_decimal = do_div(fps_int, 10);
  295. return scnprintf(buf, PAGE_SIZE,
  296. "fps: %d.%d duration:%d frame_count:%lld", fps_int, fps_decimal,
  297. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  298. }
  299. static ssize_t vsync_event_show(struct device *device,
  300. struct device_attribute *attr, char *buf)
  301. {
  302. struct drm_crtc *crtc;
  303. struct sde_crtc *sde_crtc;
  304. if (!device || !buf) {
  305. SDE_ERROR("invalid input param(s)\n");
  306. return -EAGAIN;
  307. }
  308. crtc = dev_get_drvdata(device);
  309. sde_crtc = to_sde_crtc(crtc);
  310. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\n",
  311. ktime_to_ns(sde_crtc->vblank_last_cb_time));
  312. }
  313. static DEVICE_ATTR_RO(vsync_event);
  314. static DEVICE_ATTR_RO(measured_fps);
  315. static DEVICE_ATTR_RW(fps_periodicity_ms);
  316. static struct attribute *sde_crtc_dev_attrs[] = {
  317. &dev_attr_vsync_event.attr,
  318. &dev_attr_measured_fps.attr,
  319. &dev_attr_fps_periodicity_ms.attr,
  320. NULL
  321. };
  322. static const struct attribute_group sde_crtc_attr_group = {
  323. .attrs = sde_crtc_dev_attrs,
  324. };
  325. static const struct attribute_group *sde_crtc_attr_groups[] = {
  326. &sde_crtc_attr_group,
  327. NULL,
  328. };
  329. static void sde_crtc_destroy(struct drm_crtc *crtc)
  330. {
  331. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  332. SDE_DEBUG("\n");
  333. if (!crtc)
  334. return;
  335. if (sde_crtc->vsync_event_sf)
  336. sysfs_put(sde_crtc->vsync_event_sf);
  337. if (sde_crtc->sysfs_dev)
  338. device_unregister(sde_crtc->sysfs_dev);
  339. if (sde_crtc->blob_info)
  340. drm_property_blob_put(sde_crtc->blob_info);
  341. msm_property_destroy(&sde_crtc->property_info);
  342. sde_cp_crtc_destroy_properties(crtc);
  343. sde_fence_deinit(sde_crtc->output_fence);
  344. _sde_crtc_deinit_events(sde_crtc);
  345. drm_crtc_cleanup(crtc);
  346. mutex_destroy(&sde_crtc->crtc_lock);
  347. kfree(sde_crtc);
  348. }
  349. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  350. const struct drm_display_mode *mode,
  351. struct drm_display_mode *adjusted_mode)
  352. {
  353. SDE_DEBUG("\n");
  354. if ((msm_is_mode_seamless(adjusted_mode) ||
  355. msm_is_mode_seamless_vrr(adjusted_mode)) &&
  356. (!crtc->enabled)) {
  357. SDE_ERROR("crtc state prevents seamless transition\n");
  358. return false;
  359. }
  360. return true;
  361. }
  362. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  363. struct sde_plane_state *pstate, struct sde_format *format)
  364. {
  365. uint32_t blend_op, fg_alpha, bg_alpha;
  366. uint32_t blend_type;
  367. struct sde_hw_mixer *lm = mixer->hw_lm;
  368. /* default to opaque blending */
  369. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  370. bg_alpha = 0xFF - fg_alpha;
  371. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  372. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  373. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  374. switch (blend_type) {
  375. case SDE_DRM_BLEND_OP_OPAQUE:
  376. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  377. SDE_BLEND_BG_ALPHA_BG_CONST;
  378. break;
  379. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  380. if (format->alpha_enable) {
  381. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  382. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  383. if (fg_alpha != 0xff) {
  384. bg_alpha = fg_alpha;
  385. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  386. SDE_BLEND_BG_INV_MOD_ALPHA;
  387. } else {
  388. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  389. }
  390. }
  391. break;
  392. case SDE_DRM_BLEND_OP_COVERAGE:
  393. if (format->alpha_enable) {
  394. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  395. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  396. if (fg_alpha != 0xff) {
  397. bg_alpha = fg_alpha;
  398. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  399. SDE_BLEND_BG_MOD_ALPHA |
  400. SDE_BLEND_BG_INV_MOD_ALPHA;
  401. } else {
  402. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  403. }
  404. }
  405. break;
  406. default:
  407. /* do nothing */
  408. break;
  409. }
  410. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  411. bg_alpha, blend_op);
  412. SDE_DEBUG(
  413. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  414. (char *) &format->base.pixel_format,
  415. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  416. }
  417. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  418. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  419. struct sde_hw_dim_layer *dim_layer)
  420. {
  421. struct sde_crtc_state *cstate;
  422. struct sde_hw_mixer *lm;
  423. struct sde_hw_dim_layer split_dim_layer;
  424. int i;
  425. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  426. SDE_DEBUG("empty dim_layer\n");
  427. return;
  428. }
  429. cstate = to_sde_crtc_state(crtc->state);
  430. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  431. dim_layer->flags, dim_layer->stage);
  432. split_dim_layer.stage = dim_layer->stage;
  433. split_dim_layer.color_fill = dim_layer->color_fill;
  434. /*
  435. * traverse through the layer mixers attached to crtc and find the
  436. * intersecting dim layer rect in each LM and program accordingly.
  437. */
  438. for (i = 0; i < sde_crtc->num_mixers; i++) {
  439. split_dim_layer.flags = dim_layer->flags;
  440. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  441. &split_dim_layer.rect);
  442. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  443. /*
  444. * no extra programming required for non-intersecting
  445. * layer mixers with INCLUSIVE dim layer
  446. */
  447. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  448. continue;
  449. /*
  450. * program the other non-intersecting layer mixers with
  451. * INCLUSIVE dim layer of full size for uniformity
  452. * with EXCLUSIVE dim layer config.
  453. */
  454. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  455. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  456. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  457. sizeof(split_dim_layer.rect));
  458. } else {
  459. split_dim_layer.rect.x =
  460. split_dim_layer.rect.x -
  461. cstate->lm_roi[i].x;
  462. split_dim_layer.rect.y =
  463. split_dim_layer.rect.y -
  464. cstate->lm_roi[i].y;
  465. }
  466. SDE_EVT32_VERBOSE(DRMID(crtc),
  467. cstate->lm_roi[i].x,
  468. cstate->lm_roi[i].y,
  469. cstate->lm_roi[i].w,
  470. cstate->lm_roi[i].h,
  471. dim_layer->rect.x,
  472. dim_layer->rect.y,
  473. dim_layer->rect.w,
  474. dim_layer->rect.h,
  475. split_dim_layer.rect.x,
  476. split_dim_layer.rect.y,
  477. split_dim_layer.rect.w,
  478. split_dim_layer.rect.h);
  479. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  480. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  481. split_dim_layer.rect.w, split_dim_layer.rect.h);
  482. lm = mixer[i].hw_lm;
  483. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  484. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  485. }
  486. }
  487. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  488. const struct sde_rect **crtc_roi)
  489. {
  490. struct sde_crtc_state *crtc_state;
  491. if (!state || !crtc_roi)
  492. return;
  493. crtc_state = to_sde_crtc_state(state);
  494. *crtc_roi = &crtc_state->crtc_roi;
  495. }
  496. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  497. {
  498. struct sde_crtc_state *cstate;
  499. struct sde_crtc *sde_crtc;
  500. if (!state || !state->crtc)
  501. return false;
  502. sde_crtc = to_sde_crtc(state->crtc);
  503. cstate = to_sde_crtc_state(state);
  504. return msm_property_is_dirty(&sde_crtc->property_info,
  505. &cstate->property_state, CRTC_PROP_ROI_V1);
  506. }
  507. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  508. void __user *usr_ptr)
  509. {
  510. struct drm_crtc *crtc;
  511. struct sde_crtc_state *cstate;
  512. struct sde_drm_roi_v1 roi_v1;
  513. int i;
  514. if (!state) {
  515. SDE_ERROR("invalid args\n");
  516. return -EINVAL;
  517. }
  518. cstate = to_sde_crtc_state(state);
  519. crtc = cstate->base.crtc;
  520. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  521. if (!usr_ptr) {
  522. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  523. return 0;
  524. }
  525. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  526. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  527. return -EINVAL;
  528. }
  529. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  530. if (roi_v1.num_rects == 0) {
  531. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  532. return 0;
  533. }
  534. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  535. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  536. roi_v1.num_rects);
  537. return -EINVAL;
  538. }
  539. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  540. for (i = 0; i < roi_v1.num_rects; ++i) {
  541. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  542. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  543. DRMID(crtc), i,
  544. cstate->user_roi_list.roi[i].x1,
  545. cstate->user_roi_list.roi[i].y1,
  546. cstate->user_roi_list.roi[i].x2,
  547. cstate->user_roi_list.roi[i].y2);
  548. SDE_EVT32_VERBOSE(DRMID(crtc),
  549. cstate->user_roi_list.roi[i].x1,
  550. cstate->user_roi_list.roi[i].y1,
  551. cstate->user_roi_list.roi[i].x2,
  552. cstate->user_roi_list.roi[i].y2);
  553. }
  554. return 0;
  555. }
  556. static bool _sde_crtc_setup_is_3dmux_dsc(struct drm_crtc_state *state)
  557. {
  558. int i;
  559. struct sde_crtc_state *cstate;
  560. bool is_3dmux_dsc = false;
  561. cstate = to_sde_crtc_state(state);
  562. for (i = 0; i < cstate->num_connectors; i++) {
  563. struct drm_connector *conn = cstate->connectors[i];
  564. if (sde_connector_get_topology_name(conn) ==
  565. SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC)
  566. is_3dmux_dsc = true;
  567. }
  568. return is_3dmux_dsc;
  569. }
  570. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  571. struct drm_crtc_state *state)
  572. {
  573. struct drm_connector *conn;
  574. struct drm_connector_state *conn_state;
  575. struct sde_crtc *sde_crtc;
  576. struct sde_crtc_state *crtc_state;
  577. struct sde_rect *crtc_roi;
  578. struct msm_mode_info mode_info;
  579. int i = 0;
  580. int rc;
  581. bool is_crtc_roi_dirty;
  582. bool is_any_conn_roi_dirty;
  583. if (!crtc || !state)
  584. return -EINVAL;
  585. sde_crtc = to_sde_crtc(crtc);
  586. crtc_state = to_sde_crtc_state(state);
  587. crtc_roi = &crtc_state->crtc_roi;
  588. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  589. is_any_conn_roi_dirty = false;
  590. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  591. struct sde_connector *sde_conn;
  592. struct sde_connector_state *sde_conn_state;
  593. struct sde_rect conn_roi;
  594. if (!conn_state || conn_state->crtc != crtc)
  595. continue;
  596. rc = sde_connector_get_mode_info(conn_state, &mode_info);
  597. if (rc) {
  598. SDE_ERROR("failed to get mode info\n");
  599. return -EINVAL;
  600. }
  601. if (!mode_info.roi_caps.enabled)
  602. continue;
  603. sde_conn = to_sde_connector(conn_state->connector);
  604. sde_conn_state = to_sde_connector_state(conn_state);
  605. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  606. msm_property_is_dirty(
  607. &sde_conn->property_info,
  608. &sde_conn_state->property_state,
  609. CONNECTOR_PROP_ROI_V1);
  610. /*
  611. * current driver only supports same connector and crtc size,
  612. * but if support for different sizes is added, driver needs
  613. * to check the connector roi here to make sure is full screen
  614. * for dsc 3d-mux topology that doesn't support partial update.
  615. */
  616. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  617. sizeof(crtc_state->user_roi_list))) {
  618. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  619. sde_crtc->name);
  620. return -EINVAL;
  621. }
  622. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  623. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  624. conn_roi.x, conn_roi.y,
  625. conn_roi.w, conn_roi.h);
  626. }
  627. /*
  628. * Check against CRTC ROI and Connector ROI not being updated together.
  629. * This restriction should be relaxed when Connector ROI scaling is
  630. * supported.
  631. */
  632. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  633. SDE_ERROR("connector/crtc rois not updated together\n");
  634. return -EINVAL;
  635. }
  636. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  637. /* clear the ROI to null if it matches full screen anyways */
  638. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  639. crtc_roi->w == state->adjusted_mode.hdisplay &&
  640. crtc_roi->h == state->adjusted_mode.vdisplay)
  641. memset(crtc_roi, 0, sizeof(*crtc_roi));
  642. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  643. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  644. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  645. crtc_roi->h);
  646. return 0;
  647. }
  648. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  649. struct drm_crtc_state *state)
  650. {
  651. struct sde_crtc *sde_crtc;
  652. struct sde_crtc_state *crtc_state;
  653. struct drm_connector *conn;
  654. struct drm_connector_state *conn_state;
  655. int i;
  656. if (!crtc || !state)
  657. return -EINVAL;
  658. sde_crtc = to_sde_crtc(crtc);
  659. crtc_state = to_sde_crtc_state(state);
  660. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  661. return 0;
  662. /* partial update active, check if autorefresh is also requested */
  663. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  664. uint64_t autorefresh;
  665. if (!conn_state || conn_state->crtc != crtc)
  666. continue;
  667. autorefresh = sde_connector_get_property(conn_state,
  668. CONNECTOR_PROP_AUTOREFRESH);
  669. if (autorefresh) {
  670. SDE_ERROR(
  671. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  672. sde_crtc->name, autorefresh);
  673. return -EINVAL;
  674. }
  675. }
  676. return 0;
  677. }
  678. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  679. struct drm_crtc_state *state, int lm_idx)
  680. {
  681. struct sde_crtc *sde_crtc;
  682. struct sde_crtc_state *crtc_state;
  683. const struct sde_rect *crtc_roi;
  684. const struct sde_rect *lm_bounds;
  685. struct sde_rect *lm_roi;
  686. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  687. return -EINVAL;
  688. sde_crtc = to_sde_crtc(crtc);
  689. crtc_state = to_sde_crtc_state(state);
  690. crtc_roi = &crtc_state->crtc_roi;
  691. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  692. lm_roi = &crtc_state->lm_roi[lm_idx];
  693. if (sde_kms_rect_is_null(crtc_roi))
  694. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  695. else
  696. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  697. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  698. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  699. /*
  700. * partial update is not supported with 3dmux dsc or dest scaler.
  701. * hence, crtc roi must match the mixer dimensions.
  702. */
  703. if (crtc_state->num_ds_enabled ||
  704. _sde_crtc_setup_is_3dmux_dsc(state)) {
  705. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  706. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  707. return -EINVAL;
  708. }
  709. }
  710. /* if any dimension is zero, clear all dimensions for clarity */
  711. if (sde_kms_rect_is_null(lm_roi))
  712. memset(lm_roi, 0, sizeof(*lm_roi));
  713. return 0;
  714. }
  715. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  716. struct drm_crtc_state *state)
  717. {
  718. struct sde_crtc *sde_crtc;
  719. struct sde_crtc_state *crtc_state;
  720. u32 disp_bitmask = 0;
  721. int i;
  722. if (!crtc || !state) {
  723. pr_err("Invalid crtc or state\n");
  724. return 0;
  725. }
  726. sde_crtc = to_sde_crtc(crtc);
  727. crtc_state = to_sde_crtc_state(state);
  728. /* pingpong split: one ROI, one LM, two physical displays */
  729. if (crtc_state->is_ppsplit) {
  730. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  731. struct sde_rect *roi = &crtc_state->lm_roi[0];
  732. if (sde_kms_rect_is_null(roi))
  733. disp_bitmask = 0;
  734. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  735. disp_bitmask = BIT(0); /* left only */
  736. else if (roi->x >= lm_split_width)
  737. disp_bitmask = BIT(1); /* right only */
  738. else
  739. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  740. } else {
  741. for (i = 0; i < sde_crtc->num_mixers; i++) {
  742. if (!sde_kms_rect_is_null(&crtc_state->lm_roi[i]))
  743. disp_bitmask |= BIT(i);
  744. }
  745. }
  746. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  747. return disp_bitmask;
  748. }
  749. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  750. struct drm_crtc_state *state)
  751. {
  752. struct sde_crtc *sde_crtc;
  753. struct sde_crtc_state *crtc_state;
  754. const struct sde_rect *roi[CRTC_DUAL_MIXERS];
  755. if (!crtc || !state)
  756. return -EINVAL;
  757. sde_crtc = to_sde_crtc(crtc);
  758. crtc_state = to_sde_crtc_state(state);
  759. if (sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  760. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  761. sde_crtc->name, sde_crtc->num_mixers);
  762. return -EINVAL;
  763. }
  764. /*
  765. * If using pingpong split: one ROI, one LM, two physical displays
  766. * then the ROI must be centered on the panel split boundary and
  767. * be of equal width across the split.
  768. */
  769. if (crtc_state->is_ppsplit) {
  770. u16 panel_split_width;
  771. u32 display_mask;
  772. roi[0] = &crtc_state->lm_roi[0];
  773. if (sde_kms_rect_is_null(roi[0]))
  774. return 0;
  775. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  776. if (display_mask != (BIT(0) | BIT(1)))
  777. return 0;
  778. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  779. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  780. SDE_ERROR("%s: roi x %d w %d split %d\n",
  781. sde_crtc->name, roi[0]->x, roi[0]->w,
  782. panel_split_width);
  783. return -EINVAL;
  784. }
  785. return 0;
  786. }
  787. /*
  788. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  789. * LMs and be of equal width.
  790. */
  791. if (sde_crtc->num_mixers < 2)
  792. return 0;
  793. roi[0] = &crtc_state->lm_roi[0];
  794. roi[1] = &crtc_state->lm_roi[1];
  795. /* if one of the roi is null it's a left/right-only update */
  796. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  797. return 0;
  798. /* check lm rois are equal width & first roi ends at 2nd roi */
  799. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  800. SDE_ERROR(
  801. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  802. sde_crtc->name, roi[0]->x, roi[0]->w,
  803. roi[1]->x, roi[1]->w);
  804. return -EINVAL;
  805. }
  806. return 0;
  807. }
  808. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  809. struct drm_crtc_state *state)
  810. {
  811. struct sde_crtc *sde_crtc;
  812. struct sde_crtc_state *crtc_state;
  813. const struct sde_rect *crtc_roi;
  814. const struct drm_plane_state *pstate;
  815. struct drm_plane *plane;
  816. if (!crtc || !state)
  817. return -EINVAL;
  818. /*
  819. * Reject commit if a Plane CRTC destination coordinates fall outside
  820. * the partial CRTC ROI. LM output is determined via connector ROIs,
  821. * if they are specified, not Plane CRTC ROIs.
  822. */
  823. sde_crtc = to_sde_crtc(crtc);
  824. crtc_state = to_sde_crtc_state(state);
  825. crtc_roi = &crtc_state->crtc_roi;
  826. if (sde_kms_rect_is_null(crtc_roi))
  827. return 0;
  828. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  829. struct sde_rect plane_roi, intersection;
  830. if (IS_ERR_OR_NULL(pstate)) {
  831. int rc = PTR_ERR(pstate);
  832. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  833. sde_crtc->name, plane->base.id, rc);
  834. return rc;
  835. }
  836. plane_roi.x = pstate->crtc_x;
  837. plane_roi.y = pstate->crtc_y;
  838. plane_roi.w = pstate->crtc_w;
  839. plane_roi.h = pstate->crtc_h;
  840. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  841. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  842. SDE_ERROR(
  843. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  844. sde_crtc->name, plane->base.id,
  845. plane_roi.x, plane_roi.y,
  846. plane_roi.w, plane_roi.h,
  847. crtc_roi->x, crtc_roi->y,
  848. crtc_roi->w, crtc_roi->h);
  849. return -E2BIG;
  850. }
  851. }
  852. return 0;
  853. }
  854. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  855. struct drm_crtc_state *state)
  856. {
  857. struct sde_crtc *sde_crtc;
  858. struct sde_crtc_state *sde_crtc_state;
  859. struct msm_mode_info mode_info;
  860. int rc, lm_idx, i;
  861. if (!crtc || !state)
  862. return -EINVAL;
  863. memset(&mode_info, 0, sizeof(mode_info));
  864. sde_crtc = to_sde_crtc(crtc);
  865. sde_crtc_state = to_sde_crtc_state(state);
  866. /*
  867. * check connector array cached at modeset time since incoming atomic
  868. * state may not include any connectors if they aren't modified
  869. */
  870. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  871. struct drm_connector *conn = sde_crtc_state->connectors[i];
  872. if (!conn || !conn->state)
  873. continue;
  874. rc = sde_connector_get_mode_info(conn->state, &mode_info);
  875. if (rc) {
  876. SDE_ERROR("failed to get mode info\n");
  877. return -EINVAL;
  878. }
  879. if (!mode_info.roi_caps.enabled)
  880. continue;
  881. if (sde_crtc_state->user_roi_list.num_rects >
  882. mode_info.roi_caps.num_roi) {
  883. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  884. sde_crtc_state->user_roi_list.num_rects,
  885. mode_info.roi_caps.num_roi);
  886. return -E2BIG;
  887. }
  888. rc = _sde_crtc_set_crtc_roi(crtc, state);
  889. if (rc)
  890. return rc;
  891. rc = _sde_crtc_check_autorefresh(crtc, state);
  892. if (rc)
  893. return rc;
  894. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  895. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  896. if (rc)
  897. return rc;
  898. }
  899. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  900. if (rc)
  901. return rc;
  902. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  903. if (rc)
  904. return rc;
  905. }
  906. return 0;
  907. }
  908. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  909. {
  910. struct sde_crtc *sde_crtc;
  911. struct sde_crtc_state *crtc_state;
  912. const struct sde_rect *lm_roi;
  913. struct sde_hw_mixer *hw_lm;
  914. int lm_idx, lm_horiz_position;
  915. if (!crtc)
  916. return;
  917. sde_crtc = to_sde_crtc(crtc);
  918. crtc_state = to_sde_crtc_state(crtc->state);
  919. lm_horiz_position = 0;
  920. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  921. struct sde_hw_mixer_cfg cfg;
  922. lm_roi = &crtc_state->lm_roi[lm_idx];
  923. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  924. SDE_EVT32(DRMID(crtc_state->base.crtc), lm_idx,
  925. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  926. if (sde_kms_rect_is_null(lm_roi))
  927. continue;
  928. hw_lm->cfg.out_width = lm_roi->w;
  929. hw_lm->cfg.out_height = lm_roi->h;
  930. hw_lm->cfg.right_mixer = lm_horiz_position;
  931. cfg.out_width = lm_roi->w;
  932. cfg.out_height = lm_roi->h;
  933. cfg.right_mixer = lm_horiz_position++;
  934. cfg.flags = 0;
  935. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  936. }
  937. }
  938. struct plane_state {
  939. struct sde_plane_state *sde_pstate;
  940. const struct drm_plane_state *drm_pstate;
  941. int stage;
  942. u32 pipe_id;
  943. };
  944. static int pstate_cmp(const void *a, const void *b)
  945. {
  946. struct plane_state *pa = (struct plane_state *)a;
  947. struct plane_state *pb = (struct plane_state *)b;
  948. int rc = 0;
  949. int pa_zpos, pb_zpos;
  950. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  951. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  952. if (pa_zpos != pb_zpos)
  953. rc = pa_zpos - pb_zpos;
  954. else
  955. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  956. return rc;
  957. }
  958. /*
  959. * validate and set source split:
  960. * use pstates sorted by stage to check planes on same stage
  961. * we assume that all pipes are in source split so its valid to compare
  962. * without taking into account left/right mixer placement
  963. */
  964. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  965. struct plane_state *pstates, int cnt)
  966. {
  967. struct plane_state *prv_pstate, *cur_pstate;
  968. struct sde_rect left_rect, right_rect;
  969. struct sde_kms *sde_kms;
  970. int32_t left_pid, right_pid;
  971. int32_t stage;
  972. int i, rc = 0;
  973. sde_kms = _sde_crtc_get_kms(crtc);
  974. if (!sde_kms || !sde_kms->catalog) {
  975. SDE_ERROR("invalid parameters\n");
  976. return -EINVAL;
  977. }
  978. for (i = 1; i < cnt; i++) {
  979. prv_pstate = &pstates[i - 1];
  980. cur_pstate = &pstates[i];
  981. if (prv_pstate->stage != cur_pstate->stage)
  982. continue;
  983. stage = cur_pstate->stage;
  984. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  985. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  986. prv_pstate->drm_pstate->crtc_y,
  987. prv_pstate->drm_pstate->crtc_w,
  988. prv_pstate->drm_pstate->crtc_h, false);
  989. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  990. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  991. cur_pstate->drm_pstate->crtc_y,
  992. cur_pstate->drm_pstate->crtc_w,
  993. cur_pstate->drm_pstate->crtc_h, false);
  994. if (right_rect.x < left_rect.x) {
  995. swap(left_pid, right_pid);
  996. swap(left_rect, right_rect);
  997. swap(prv_pstate, cur_pstate);
  998. }
  999. /*
  1000. * - planes are enumerated in pipe-priority order such that
  1001. * planes with lower drm_id must be left-most in a shared
  1002. * blend-stage when using source split.
  1003. * - planes in source split must be contiguous in width
  1004. * - planes in source split must have same dest yoff and height
  1005. */
  1006. if ((right_pid < left_pid) &&
  1007. !sde_kms->catalog->pipe_order_type) {
  1008. SDE_ERROR(
  1009. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1010. stage, left_pid, right_pid);
  1011. return -EINVAL;
  1012. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1013. SDE_ERROR(
  1014. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1015. stage, left_rect.x, left_rect.w,
  1016. right_rect.x, right_rect.w);
  1017. return -EINVAL;
  1018. } else if ((left_rect.y != right_rect.y) ||
  1019. (left_rect.h != right_rect.h)) {
  1020. SDE_ERROR(
  1021. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1022. stage, left_rect.y, left_rect.h,
  1023. right_rect.y, right_rect.h);
  1024. return -EINVAL;
  1025. }
  1026. }
  1027. return rc;
  1028. }
  1029. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1030. struct plane_state *pstates, int cnt)
  1031. {
  1032. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1033. struct sde_kms *sde_kms;
  1034. struct sde_rect left_rect, right_rect;
  1035. int32_t left_pid, right_pid;
  1036. int32_t stage;
  1037. int i;
  1038. sde_kms = _sde_crtc_get_kms(crtc);
  1039. if (!sde_kms || !sde_kms->catalog) {
  1040. SDE_ERROR("invalid parameters\n");
  1041. return;
  1042. }
  1043. if (!sde_kms->catalog->pipe_order_type)
  1044. return;
  1045. for (i = 0; i < cnt; i++) {
  1046. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1047. cur_pstate = &pstates[i];
  1048. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1049. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)) {
  1050. /*
  1051. * reset if prv or nxt pipes are not in the same stage
  1052. * as the cur pipe
  1053. */
  1054. if ((!nxt_pstate)
  1055. || (nxt_pstate->stage != cur_pstate->stage))
  1056. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1057. continue;
  1058. }
  1059. stage = cur_pstate->stage;
  1060. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1061. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1062. prv_pstate->drm_pstate->crtc_y,
  1063. prv_pstate->drm_pstate->crtc_w,
  1064. prv_pstate->drm_pstate->crtc_h, false);
  1065. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1066. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1067. cur_pstate->drm_pstate->crtc_y,
  1068. cur_pstate->drm_pstate->crtc_w,
  1069. cur_pstate->drm_pstate->crtc_h, false);
  1070. if (right_rect.x < left_rect.x) {
  1071. swap(left_pid, right_pid);
  1072. swap(left_rect, right_rect);
  1073. swap(prv_pstate, cur_pstate);
  1074. }
  1075. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1076. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1077. }
  1078. for (i = 0; i < cnt; i++) {
  1079. cur_pstate = &pstates[i];
  1080. sde_plane_setup_src_split_order(
  1081. cur_pstate->drm_pstate->plane,
  1082. cur_pstate->sde_pstate->multirect_index,
  1083. cur_pstate->sde_pstate->pipe_order_flags);
  1084. }
  1085. }
  1086. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1087. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1088. struct sde_crtc_mixer *mixer)
  1089. {
  1090. struct drm_plane *plane;
  1091. struct drm_framebuffer *fb;
  1092. struct drm_plane_state *state;
  1093. struct sde_crtc_state *cstate;
  1094. struct sde_plane_state *pstate = NULL;
  1095. struct plane_state *pstates = NULL;
  1096. struct sde_format *format;
  1097. struct sde_hw_ctl *ctl;
  1098. struct sde_hw_mixer *lm;
  1099. struct sde_hw_stage_cfg *stage_cfg;
  1100. struct sde_rect plane_crtc_roi;
  1101. uint32_t stage_idx, lm_idx;
  1102. int zpos_cnt[SDE_STAGE_MAX + 1] = { 0 };
  1103. int i, cnt = 0;
  1104. bool bg_alpha_enable = false;
  1105. if (!sde_crtc || !crtc->state || !mixer) {
  1106. SDE_ERROR("invalid sde_crtc or mixer\n");
  1107. return;
  1108. }
  1109. ctl = mixer->hw_ctl;
  1110. lm = mixer->hw_lm;
  1111. stage_cfg = &sde_crtc->stage_cfg;
  1112. cstate = to_sde_crtc_state(crtc->state);
  1113. pstates = kcalloc(SDE_PSTATES_MAX,
  1114. sizeof(struct plane_state), GFP_KERNEL);
  1115. if (!pstates)
  1116. return;
  1117. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1118. state = plane->state;
  1119. if (!state)
  1120. continue;
  1121. plane_crtc_roi.x = state->crtc_x;
  1122. plane_crtc_roi.y = state->crtc_y;
  1123. plane_crtc_roi.w = state->crtc_w;
  1124. plane_crtc_roi.h = state->crtc_h;
  1125. pstate = to_sde_plane_state(state);
  1126. fb = state->fb;
  1127. sde_plane_ctl_flush(plane, ctl, true);
  1128. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1129. crtc->base.id,
  1130. pstate->stage,
  1131. plane->base.id,
  1132. sde_plane_pipe(plane) - SSPP_VIG0,
  1133. state->fb ? state->fb->base.id : -1);
  1134. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1135. if (!format) {
  1136. SDE_ERROR("invalid format\n");
  1137. goto end;
  1138. }
  1139. if (pstate->stage == SDE_STAGE_BASE && format->alpha_enable)
  1140. bg_alpha_enable = true;
  1141. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1142. state->fb ? state->fb->base.id : -1,
  1143. state->src_x >> 16, state->src_y >> 16,
  1144. state->src_w >> 16, state->src_h >> 16,
  1145. state->crtc_x, state->crtc_y,
  1146. state->crtc_w, state->crtc_h,
  1147. pstate->rotation);
  1148. stage_idx = zpos_cnt[pstate->stage]++;
  1149. stage_cfg->stage[pstate->stage][stage_idx] =
  1150. sde_plane_pipe(plane);
  1151. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1152. pstate->multirect_index;
  1153. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1154. sde_plane_pipe(plane) - SSPP_VIG0, pstate->stage,
  1155. pstate->multirect_index, pstate->multirect_mode,
  1156. format->base.pixel_format, fb ? fb->modifier : 0);
  1157. /* blend config update */
  1158. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1159. _sde_crtc_setup_blend_cfg(mixer + lm_idx, pstate,
  1160. format);
  1161. if (bg_alpha_enable && !format->alpha_enable)
  1162. mixer[lm_idx].mixer_op_mode = 0;
  1163. else
  1164. mixer[lm_idx].mixer_op_mode |=
  1165. 1 << pstate->stage;
  1166. }
  1167. if (cnt >= SDE_PSTATES_MAX)
  1168. continue;
  1169. pstates[cnt].sde_pstate = pstate;
  1170. pstates[cnt].drm_pstate = state;
  1171. pstates[cnt].stage = sde_plane_get_property(
  1172. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1173. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1174. cnt++;
  1175. }
  1176. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1177. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1178. if (lm && lm->ops.setup_dim_layer) {
  1179. cstate = to_sde_crtc_state(crtc->state);
  1180. for (i = 0; i < cstate->num_dim_layers; i++)
  1181. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1182. mixer, &cstate->dim_layer[i]);
  1183. }
  1184. _sde_crtc_program_lm_output_roi(crtc);
  1185. end:
  1186. kfree(pstates);
  1187. }
  1188. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1189. struct drm_crtc *crtc)
  1190. {
  1191. struct sde_crtc *sde_crtc;
  1192. struct sde_crtc_state *cstate;
  1193. struct drm_encoder *drm_enc;
  1194. bool is_right_only;
  1195. bool encoder_in_dsc_merge = false;
  1196. if (!crtc || !crtc->state)
  1197. return;
  1198. sde_crtc = to_sde_crtc(crtc);
  1199. cstate = to_sde_crtc_state(crtc->state);
  1200. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS)
  1201. return;
  1202. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1203. crtc->state->encoder_mask) {
  1204. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1205. encoder_in_dsc_merge = true;
  1206. break;
  1207. }
  1208. }
  1209. /**
  1210. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1211. * This is due to two reasons:
  1212. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1213. * the left DSC must be used, right DSC cannot be used alone.
  1214. * For right-only partial update, this means swap layer mixers to map
  1215. * Left LM to Right INTF. On later HW this was relaxed.
  1216. * - In DSC Merge mode, the physical encoder has already registered
  1217. * PP0 as the master, to switch to right-only we would have to
  1218. * reprogram to be driven by PP1 instead.
  1219. * To support both cases, we prefer to support the mixer swap solution.
  1220. */
  1221. if (!encoder_in_dsc_merge)
  1222. return;
  1223. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1224. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1225. if (is_right_only && !sde_crtc->mixers_swapped) {
  1226. /* right-only update swap mixers */
  1227. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1228. sde_crtc->mixers_swapped = true;
  1229. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1230. /* left-only or full update, swap back */
  1231. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1232. sde_crtc->mixers_swapped = false;
  1233. }
  1234. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1235. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1236. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1237. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1238. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1239. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1240. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1241. }
  1242. /**
  1243. * _sde_crtc_blend_setup - configure crtc mixers
  1244. * @crtc: Pointer to drm crtc structure
  1245. * @old_state: Pointer to old crtc state
  1246. * @add_planes: Whether or not to add planes to mixers
  1247. */
  1248. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1249. struct drm_crtc_state *old_state, bool add_planes)
  1250. {
  1251. struct sde_crtc *sde_crtc;
  1252. struct sde_crtc_state *sde_crtc_state;
  1253. struct sde_crtc_mixer *mixer;
  1254. struct sde_hw_ctl *ctl;
  1255. struct sde_hw_mixer *lm;
  1256. struct sde_ctl_flush_cfg cfg = {0,};
  1257. int i;
  1258. if (!crtc)
  1259. return;
  1260. sde_crtc = to_sde_crtc(crtc);
  1261. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1262. mixer = sde_crtc->mixers;
  1263. SDE_DEBUG("%s\n", sde_crtc->name);
  1264. if (sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  1265. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1266. return;
  1267. }
  1268. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1269. if (!mixer[i].hw_lm || !mixer[i].hw_ctl) {
  1270. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1271. return;
  1272. }
  1273. mixer[i].mixer_op_mode = 0;
  1274. if (mixer[i].hw_ctl->ops.clear_all_blendstages)
  1275. mixer[i].hw_ctl->ops.clear_all_blendstages(
  1276. mixer[i].hw_ctl);
  1277. /* clear dim_layer settings */
  1278. lm = mixer[i].hw_lm;
  1279. if (lm->ops.clear_dim_layer)
  1280. lm->ops.clear_dim_layer(lm);
  1281. }
  1282. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1283. /* initialize stage cfg */
  1284. memset(&sde_crtc->stage_cfg, 0, sizeof(struct sde_hw_stage_cfg));
  1285. if (add_planes)
  1286. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1287. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1288. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1289. ctl = mixer[i].hw_ctl;
  1290. lm = mixer[i].hw_lm;
  1291. if (sde_kms_rect_is_null(lm_roi)) {
  1292. SDE_DEBUG(
  1293. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1294. sde_crtc->name, lm->idx - LM_0,
  1295. ctl->idx - CTL_0);
  1296. continue;
  1297. }
  1298. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1299. /* stage config flush mask */
  1300. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1301. ctl->ops.get_pending_flush(ctl, &cfg);
  1302. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1303. mixer[i].hw_lm->idx - LM_0,
  1304. mixer[i].mixer_op_mode,
  1305. ctl->idx - CTL_0,
  1306. cfg.pending_flush_mask);
  1307. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1308. &sde_crtc->stage_cfg);
  1309. }
  1310. _sde_crtc_program_lm_output_roi(crtc);
  1311. }
  1312. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1313. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1314. {
  1315. struct drm_plane *plane;
  1316. struct sde_plane_state *sde_pstate;
  1317. uint32_t mode = 0;
  1318. int rc;
  1319. if (!crtc) {
  1320. SDE_ERROR("invalid state\n");
  1321. return -EINVAL;
  1322. }
  1323. *fb_ns = 0;
  1324. *fb_sec = 0;
  1325. *fb_sec_dir = 0;
  1326. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1327. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1328. rc = PTR_ERR(plane);
  1329. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1330. DRMID(crtc), DRMID(plane), rc);
  1331. return rc;
  1332. }
  1333. sde_pstate = to_sde_plane_state(plane->state);
  1334. mode = sde_plane_get_property(sde_pstate,
  1335. PLANE_PROP_FB_TRANSLATION_MODE);
  1336. switch (mode) {
  1337. case SDE_DRM_FB_NON_SEC:
  1338. (*fb_ns)++;
  1339. break;
  1340. case SDE_DRM_FB_SEC:
  1341. (*fb_sec)++;
  1342. break;
  1343. case SDE_DRM_FB_SEC_DIR_TRANS:
  1344. (*fb_sec_dir)++;
  1345. break;
  1346. default:
  1347. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1348. DRMID(plane), mode);
  1349. return -EINVAL;
  1350. }
  1351. }
  1352. return 0;
  1353. }
  1354. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1355. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1356. {
  1357. struct drm_plane *plane;
  1358. const struct drm_plane_state *pstate;
  1359. struct sde_plane_state *sde_pstate;
  1360. uint32_t mode = 0;
  1361. int rc;
  1362. if (!state) {
  1363. SDE_ERROR("invalid state\n");
  1364. return -EINVAL;
  1365. }
  1366. *fb_ns = 0;
  1367. *fb_sec = 0;
  1368. *fb_sec_dir = 0;
  1369. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1370. if (IS_ERR_OR_NULL(pstate)) {
  1371. rc = PTR_ERR(pstate);
  1372. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1373. DRMID(state->crtc), DRMID(plane), rc);
  1374. return rc;
  1375. }
  1376. sde_pstate = to_sde_plane_state(pstate);
  1377. mode = sde_plane_get_property(sde_pstate,
  1378. PLANE_PROP_FB_TRANSLATION_MODE);
  1379. switch (mode) {
  1380. case SDE_DRM_FB_NON_SEC:
  1381. (*fb_ns)++;
  1382. break;
  1383. case SDE_DRM_FB_SEC:
  1384. (*fb_sec)++;
  1385. break;
  1386. case SDE_DRM_FB_SEC_DIR_TRANS:
  1387. (*fb_sec_dir)++;
  1388. break;
  1389. default:
  1390. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1391. DRMID(plane), mode);
  1392. return -EINVAL;
  1393. }
  1394. }
  1395. return 0;
  1396. }
  1397. static void _sde_drm_fb_sec_dir_trans(
  1398. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1399. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1400. {
  1401. /* secure display usecase */
  1402. if ((smmu_state->state == ATTACHED)
  1403. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1404. smmu_state->state = catalog->sui_ns_allowed ?
  1405. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1406. smmu_state->secure_level = secure_level;
  1407. smmu_state->transition_type = PRE_COMMIT;
  1408. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1409. if (old_valid_fb)
  1410. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1411. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1412. if (catalog->sui_misr_supported)
  1413. smmu_state->sui_misr_state =
  1414. SUI_MISR_ENABLE_REQ;
  1415. /* secure camera usecase */
  1416. } else if (smmu_state->state == ATTACHED) {
  1417. smmu_state->state = DETACH_SEC_REQ;
  1418. smmu_state->secure_level = secure_level;
  1419. smmu_state->transition_type = PRE_COMMIT;
  1420. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1421. }
  1422. }
  1423. static void _sde_drm_fb_transactions(
  1424. struct sde_kms_smmu_state_data *smmu_state,
  1425. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1426. int *ops)
  1427. {
  1428. if (((smmu_state->state == DETACHED)
  1429. || (smmu_state->state == DETACH_ALL_REQ))
  1430. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1431. && ((smmu_state->state == DETACHED_SEC)
  1432. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1433. smmu_state->state = catalog->sui_ns_allowed ?
  1434. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1435. smmu_state->transition_type = post_commit ?
  1436. POST_COMMIT : PRE_COMMIT;
  1437. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1438. if (old_valid_fb)
  1439. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1440. if (catalog->sui_misr_supported)
  1441. smmu_state->sui_misr_state =
  1442. SUI_MISR_DISABLE_REQ;
  1443. } else if ((smmu_state->state == DETACHED_SEC)
  1444. || (smmu_state->state == DETACH_SEC_REQ)) {
  1445. smmu_state->state = ATTACH_SEC_REQ;
  1446. smmu_state->transition_type = post_commit ?
  1447. POST_COMMIT : PRE_COMMIT;
  1448. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1449. if (old_valid_fb)
  1450. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1451. }
  1452. }
  1453. /**
  1454. * sde_crtc_get_secure_transition_ops - determines the operations that
  1455. * need to be performed before transitioning to secure state
  1456. * This function should be called after swapping the new state
  1457. * @crtc: Pointer to drm crtc structure
  1458. * Returns the bitmask of operations need to be performed, -Error in
  1459. * case of error cases
  1460. */
  1461. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1462. struct drm_crtc_state *old_crtc_state,
  1463. bool old_valid_fb)
  1464. {
  1465. struct drm_plane *plane;
  1466. struct drm_encoder *encoder;
  1467. struct sde_crtc *sde_crtc;
  1468. struct sde_kms *sde_kms;
  1469. struct sde_mdss_cfg *catalog;
  1470. struct sde_kms_smmu_state_data *smmu_state;
  1471. uint32_t translation_mode = 0, secure_level;
  1472. int ops = 0;
  1473. bool post_commit = false;
  1474. if (!crtc || !crtc->state) {
  1475. SDE_ERROR("invalid crtc\n");
  1476. return -EINVAL;
  1477. }
  1478. sde_kms = _sde_crtc_get_kms(crtc);
  1479. if (!sde_kms)
  1480. return -EINVAL;
  1481. smmu_state = &sde_kms->smmu_state;
  1482. sde_crtc = to_sde_crtc(crtc);
  1483. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1484. catalog = sde_kms->catalog;
  1485. /*
  1486. * SMMU operations need to be delayed in case of video mode panels
  1487. * when switching back to non_secure mode
  1488. */
  1489. drm_for_each_encoder_mask(encoder, crtc->dev,
  1490. crtc->state->encoder_mask) {
  1491. post_commit |= sde_encoder_check_curr_mode(encoder,
  1492. MSM_DISPLAY_VIDEO_MODE);
  1493. }
  1494. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1495. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1496. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1497. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1498. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1499. if (!plane->state)
  1500. continue;
  1501. translation_mode = sde_plane_get_property(
  1502. to_sde_plane_state(plane->state),
  1503. PLANE_PROP_FB_TRANSLATION_MODE);
  1504. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1505. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1506. DRMID(crtc), translation_mode);
  1507. return -EINVAL;
  1508. }
  1509. /* we can break if we find sec_dir plane */
  1510. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1511. break;
  1512. }
  1513. mutex_lock(&sde_kms->secure_transition_lock);
  1514. switch (translation_mode) {
  1515. case SDE_DRM_FB_SEC_DIR_TRANS:
  1516. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1517. catalog, old_valid_fb, &ops);
  1518. break;
  1519. case SDE_DRM_FB_SEC:
  1520. case SDE_DRM_FB_NON_SEC:
  1521. _sde_drm_fb_transactions(smmu_state, catalog,
  1522. old_valid_fb, post_commit, &ops);
  1523. break;
  1524. default:
  1525. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1526. DRMID(crtc), translation_mode);
  1527. ops = -EINVAL;
  1528. }
  1529. /* log only during actual transition times */
  1530. if (ops) {
  1531. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1532. DRMID(crtc), smmu_state->state,
  1533. secure_level, smmu_state->secure_level,
  1534. smmu_state->transition_type, ops);
  1535. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1536. smmu_state->state, smmu_state->transition_type,
  1537. smmu_state->secure_level, old_valid_fb,
  1538. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1539. }
  1540. mutex_unlock(&sde_kms->secure_transition_lock);
  1541. return ops;
  1542. }
  1543. /**
  1544. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1545. * LUTs are configured only once during boot
  1546. * @sde_crtc: Pointer to sde crtc
  1547. * @cstate: Pointer to sde crtc state
  1548. */
  1549. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1550. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1551. {
  1552. struct sde_hw_scaler3_lut_cfg *cfg;
  1553. struct sde_kms *sde_kms;
  1554. u32 *lut_data = NULL;
  1555. size_t len = 0;
  1556. int ret = 0;
  1557. if (!sde_crtc || !cstate) {
  1558. SDE_ERROR("invalid args\n");
  1559. return -EINVAL;
  1560. }
  1561. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1562. if (!sde_kms)
  1563. return -EINVAL;
  1564. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1565. return 0;
  1566. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1567. &cstate->property_state, &len, lut_idx);
  1568. if (!lut_data || !len) {
  1569. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1570. lut_idx, lut_data, len);
  1571. lut_data = NULL;
  1572. len = 0;
  1573. }
  1574. cfg = &cstate->scl3_lut_cfg;
  1575. switch (lut_idx) {
  1576. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1577. cfg->dir_lut = lut_data;
  1578. cfg->dir_len = len;
  1579. break;
  1580. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1581. cfg->cir_lut = lut_data;
  1582. cfg->cir_len = len;
  1583. break;
  1584. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1585. cfg->sep_lut = lut_data;
  1586. cfg->sep_len = len;
  1587. break;
  1588. default:
  1589. ret = -EINVAL;
  1590. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1591. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1592. break;
  1593. }
  1594. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1595. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1596. cfg->is_configured);
  1597. return ret;
  1598. }
  1599. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1600. {
  1601. struct sde_crtc *sde_crtc;
  1602. if (!crtc) {
  1603. SDE_ERROR("invalid crtc\n");
  1604. return;
  1605. }
  1606. sde_crtc = to_sde_crtc(crtc);
  1607. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1608. }
  1609. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1610. {
  1611. int i;
  1612. /**
  1613. * Check if sufficient hw resources are
  1614. * available as per target caps & topology
  1615. */
  1616. if (!sde_crtc) {
  1617. SDE_ERROR("invalid argument\n");
  1618. return -EINVAL;
  1619. }
  1620. if (!sde_crtc->num_mixers ||
  1621. sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  1622. SDE_ERROR("%s: invalid number mixers: %d\n",
  1623. sde_crtc->name, sde_crtc->num_mixers);
  1624. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1625. SDE_EVTLOG_ERROR);
  1626. return -EINVAL;
  1627. }
  1628. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1629. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1630. || !sde_crtc->mixers[i].hw_ds) {
  1631. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1632. sde_crtc->name, i);
  1633. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1634. i, sde_crtc->mixers[i].hw_lm,
  1635. sde_crtc->mixers[i].hw_ctl,
  1636. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1637. return -EINVAL;
  1638. }
  1639. }
  1640. return 0;
  1641. }
  1642. /**
  1643. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1644. * @crtc: Pointer to drm crtc
  1645. */
  1646. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1647. {
  1648. struct sde_crtc *sde_crtc;
  1649. struct sde_crtc_state *cstate;
  1650. struct sde_hw_mixer *hw_lm;
  1651. struct sde_hw_ctl *hw_ctl;
  1652. struct sde_hw_ds *hw_ds;
  1653. struct sde_hw_ds_cfg *cfg;
  1654. struct sde_kms *kms;
  1655. u32 op_mode = 0;
  1656. u32 lm_idx = 0, num_mixers = 0;
  1657. int i, count = 0;
  1658. bool ds_dirty = false;
  1659. if (!crtc)
  1660. return;
  1661. sde_crtc = to_sde_crtc(crtc);
  1662. cstate = to_sde_crtc_state(crtc->state);
  1663. kms = _sde_crtc_get_kms(crtc);
  1664. num_mixers = sde_crtc->num_mixers;
  1665. count = cstate->num_ds;
  1666. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1667. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->ds_dirty,
  1668. sde_crtc->ds_reconfig, cstate->num_ds_enabled);
  1669. /**
  1670. * destination scaler configuration will be done either
  1671. * or on set property or on power collapse (idle/suspend)
  1672. */
  1673. ds_dirty = (cstate->ds_dirty || sde_crtc->ds_reconfig);
  1674. if (sde_crtc->ds_reconfig) {
  1675. SDE_DEBUG("reconfigure dest scaler block\n");
  1676. sde_crtc->ds_reconfig = false;
  1677. }
  1678. if (!ds_dirty) {
  1679. SDE_DEBUG("no change in settings, skip commit\n");
  1680. } else if (!kms || !kms->catalog) {
  1681. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1682. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1683. SDE_DEBUG("dest scaler feature not supported\n");
  1684. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1685. //do nothing
  1686. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1687. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1688. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1689. } else {
  1690. for (i = 0; i < count; i++) {
  1691. cfg = &cstate->ds_cfg[i];
  1692. if (!cfg->flags)
  1693. continue;
  1694. lm_idx = cfg->idx;
  1695. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1696. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1697. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1698. /* Setup op mode - Dual/single */
  1699. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1700. op_mode |= BIT(hw_ds->idx - DS_0);
  1701. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1702. op_mode |= (cstate->num_ds_enabled ==
  1703. CRTC_DUAL_MIXERS) ?
  1704. SDE_DS_OP_MODE_DUAL : 0;
  1705. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1706. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1707. }
  1708. /* Setup scaler */
  1709. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1710. (cfg->flags &
  1711. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1712. if (hw_ds->ops.setup_scaler)
  1713. hw_ds->ops.setup_scaler(hw_ds,
  1714. &cfg->scl3_cfg,
  1715. &cstate->scl3_lut_cfg);
  1716. }
  1717. /*
  1718. * Dest scaler shares the flush bit of the LM in control
  1719. */
  1720. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1721. hw_ctl->ops.update_bitmask_mixer(
  1722. hw_ctl, hw_lm->idx, 1);
  1723. }
  1724. }
  1725. }
  1726. static void sde_crtc_frame_event_cb(void *data, u32 event)
  1727. {
  1728. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1729. struct sde_crtc *sde_crtc;
  1730. struct msm_drm_private *priv;
  1731. struct sde_crtc_frame_event *fevent;
  1732. struct sde_crtc_frame_event_cb_data *cb_data;
  1733. struct drm_plane *plane;
  1734. u32 ubwc_error;
  1735. unsigned long flags;
  1736. u32 crtc_id;
  1737. cb_data = (struct sde_crtc_frame_event_cb_data *)data;
  1738. if (!data) {
  1739. SDE_ERROR("invalid parameters\n");
  1740. return;
  1741. }
  1742. crtc = cb_data->crtc;
  1743. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1744. SDE_ERROR("invalid parameters\n");
  1745. return;
  1746. }
  1747. sde_crtc = to_sde_crtc(crtc);
  1748. priv = crtc->dev->dev_private;
  1749. crtc_id = drm_crtc_index(crtc);
  1750. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1751. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1752. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1753. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1754. struct sde_crtc_frame_event, list);
  1755. if (fevent)
  1756. list_del_init(&fevent->list);
  1757. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1758. if (!fevent) {
  1759. SDE_ERROR("crtc%d event %d overflow\n",
  1760. crtc->base.id, event);
  1761. SDE_EVT32(DRMID(crtc), event);
  1762. return;
  1763. }
  1764. /* log and clear plane ubwc errors if any */
  1765. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1766. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1767. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1768. drm_for_each_plane_mask(plane, crtc->dev,
  1769. sde_crtc->plane_mask_old) {
  1770. ubwc_error = sde_plane_get_ubwc_error(plane);
  1771. if (ubwc_error) {
  1772. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1773. ubwc_error, SDE_EVTLOG_ERROR);
  1774. SDE_DEBUG("crtc%d plane %d ubwc_error %d\n",
  1775. DRMID(crtc), DRMID(plane),
  1776. ubwc_error);
  1777. sde_plane_clear_ubwc_error(plane);
  1778. }
  1779. }
  1780. }
  1781. fevent->event = event;
  1782. fevent->crtc = crtc;
  1783. fevent->connector = cb_data->connector;
  1784. fevent->ts = ktime_get();
  1785. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  1786. }
  1787. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  1788. struct drm_crtc_state *old_state)
  1789. {
  1790. struct drm_device *dev;
  1791. struct sde_crtc *sde_crtc;
  1792. struct sde_crtc_state *cstate;
  1793. struct drm_connector *conn;
  1794. struct drm_encoder *encoder;
  1795. struct drm_connector_list_iter conn_iter;
  1796. if (!crtc || !crtc->state) {
  1797. SDE_ERROR("invalid crtc\n");
  1798. return;
  1799. }
  1800. dev = crtc->dev;
  1801. sde_crtc = to_sde_crtc(crtc);
  1802. cstate = to_sde_crtc_state(crtc->state);
  1803. SDE_EVT32_VERBOSE(DRMID(crtc));
  1804. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  1805. /* identify connectors attached to this crtc */
  1806. cstate->num_connectors = 0;
  1807. drm_connector_list_iter_begin(dev, &conn_iter);
  1808. drm_for_each_connector_iter(conn, &conn_iter)
  1809. if (conn->state && conn->state->crtc == crtc &&
  1810. cstate->num_connectors < MAX_CONNECTORS) {
  1811. encoder = conn->state->best_encoder;
  1812. if (encoder)
  1813. sde_encoder_register_frame_event_callback(
  1814. encoder,
  1815. sde_crtc_frame_event_cb,
  1816. crtc);
  1817. cstate->connectors[cstate->num_connectors++] = conn;
  1818. sde_connector_prepare_fence(conn);
  1819. }
  1820. drm_connector_list_iter_end(&conn_iter);
  1821. /* prepare main output fence */
  1822. sde_fence_prepare(sde_crtc->output_fence);
  1823. SDE_ATRACE_END("sde_crtc_prepare_commit");
  1824. }
  1825. /**
  1826. * sde_crtc_complete_flip - signal pending page_flip events
  1827. * Any pending vblank events are added to the vblank_event_list
  1828. * so that the next vblank interrupt shall signal them.
  1829. * However PAGE_FLIP events are not handled through the vblank_event_list.
  1830. * This API signals any pending PAGE_FLIP events requested through
  1831. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  1832. * if file!=NULL, this is preclose potential cancel-flip path
  1833. * @crtc: Pointer to drm crtc structure
  1834. * @file: Pointer to drm file
  1835. */
  1836. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  1837. struct drm_file *file)
  1838. {
  1839. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1840. struct drm_device *dev = crtc->dev;
  1841. struct drm_pending_vblank_event *event;
  1842. unsigned long flags;
  1843. spin_lock_irqsave(&dev->event_lock, flags);
  1844. event = sde_crtc->event;
  1845. if (!event)
  1846. goto end;
  1847. /*
  1848. * if regular vblank case (!file) or if cancel-flip from
  1849. * preclose on file that requested flip, then send the
  1850. * event:
  1851. */
  1852. if (!file || (event->base.file_priv == file)) {
  1853. sde_crtc->event = NULL;
  1854. DRM_DEBUG_VBL("%s: send event: %pK\n",
  1855. sde_crtc->name, event);
  1856. SDE_EVT32_VERBOSE(DRMID(crtc));
  1857. drm_crtc_send_vblank_event(crtc, event);
  1858. }
  1859. end:
  1860. spin_unlock_irqrestore(&dev->event_lock, flags);
  1861. }
  1862. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc)
  1863. {
  1864. struct drm_encoder *encoder;
  1865. if (!crtc || !crtc->dev) {
  1866. SDE_ERROR("invalid crtc\n");
  1867. return INTF_MODE_NONE;
  1868. }
  1869. drm_for_each_encoder_mask(encoder, crtc->dev,
  1870. crtc->state->encoder_mask) {
  1871. /* continue if copy encoder is encountered */
  1872. if (sde_encoder_in_clone_mode(encoder))
  1873. continue;
  1874. return sde_encoder_get_intf_mode(encoder);
  1875. }
  1876. return INTF_MODE_NONE;
  1877. }
  1878. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  1879. {
  1880. struct drm_encoder *encoder;
  1881. if (!crtc || !crtc->dev) {
  1882. SDE_ERROR("invalid crtc\n");
  1883. return INTF_MODE_NONE;
  1884. }
  1885. drm_for_each_encoder(encoder, crtc->dev)
  1886. if ((encoder->crtc == crtc)
  1887. && !sde_encoder_in_cont_splash(encoder))
  1888. return sde_encoder_get_fps(encoder);
  1889. return 0;
  1890. }
  1891. static void sde_crtc_vblank_cb(void *data)
  1892. {
  1893. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1894. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1895. /* keep statistics on vblank callback - with auto reset via debugfs */
  1896. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  1897. sde_crtc->vblank_cb_time = ktime_get();
  1898. else
  1899. sde_crtc->vblank_cb_count++;
  1900. sde_crtc->vblank_last_cb_time = ktime_get();
  1901. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  1902. drm_crtc_handle_vblank(crtc);
  1903. DRM_DEBUG_VBL("crtc%d\n", crtc->base.id);
  1904. SDE_EVT32_VERBOSE(DRMID(crtc));
  1905. }
  1906. static void _sde_crtc_retire_event(struct drm_connector *connector,
  1907. ktime_t ts, enum sde_fence_event fence_event)
  1908. {
  1909. if (!connector) {
  1910. SDE_ERROR("invalid param\n");
  1911. return;
  1912. }
  1913. SDE_ATRACE_BEGIN("signal_retire_fence");
  1914. sde_connector_complete_commit(connector, ts, fence_event);
  1915. SDE_ATRACE_END("signal_retire_fence");
  1916. }
  1917. static void sde_crtc_frame_event_work(struct kthread_work *work)
  1918. {
  1919. struct msm_drm_private *priv;
  1920. struct sde_crtc_frame_event *fevent;
  1921. struct drm_crtc *crtc;
  1922. struct sde_crtc *sde_crtc;
  1923. struct sde_kms *sde_kms;
  1924. unsigned long flags;
  1925. bool in_clone_mode = false;
  1926. if (!work) {
  1927. SDE_ERROR("invalid work handle\n");
  1928. return;
  1929. }
  1930. fevent = container_of(work, struct sde_crtc_frame_event, work);
  1931. if (!fevent->crtc || !fevent->crtc->state) {
  1932. SDE_ERROR("invalid crtc\n");
  1933. return;
  1934. }
  1935. crtc = fevent->crtc;
  1936. sde_crtc = to_sde_crtc(crtc);
  1937. sde_kms = _sde_crtc_get_kms(crtc);
  1938. if (!sde_kms) {
  1939. SDE_ERROR("invalid kms handle\n");
  1940. return;
  1941. }
  1942. priv = sde_kms->dev->dev_private;
  1943. SDE_ATRACE_BEGIN("crtc_frame_event");
  1944. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  1945. ktime_to_ns(fevent->ts));
  1946. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  1947. in_clone_mode = sde_encoder_in_clone_mode(fevent->connector->encoder);
  1948. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1949. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1950. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  1951. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  1952. /* this should not happen */
  1953. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  1954. crtc->base.id,
  1955. ktime_to_ns(fevent->ts),
  1956. atomic_read(&sde_crtc->frame_pending));
  1957. SDE_EVT32(DRMID(crtc), fevent->event,
  1958. SDE_EVTLOG_FUNC_CASE1);
  1959. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  1960. /* release bandwidth and other resources */
  1961. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  1962. crtc->base.id,
  1963. ktime_to_ns(fevent->ts));
  1964. SDE_EVT32(DRMID(crtc), fevent->event,
  1965. SDE_EVTLOG_FUNC_CASE2);
  1966. sde_core_perf_crtc_release_bw(crtc);
  1967. } else {
  1968. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  1969. SDE_EVTLOG_FUNC_CASE3);
  1970. }
  1971. }
  1972. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  1973. SDE_ATRACE_BEGIN("signal_release_fence");
  1974. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  1975. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  1976. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  1977. SDE_ATRACE_END("signal_release_fence");
  1978. }
  1979. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  1980. /* this api should be called without spin_lock */
  1981. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  1982. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  1983. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  1984. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  1985. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  1986. crtc->base.id, ktime_to_ns(fevent->ts));
  1987. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1988. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  1989. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1990. SDE_ATRACE_END("crtc_frame_event");
  1991. }
  1992. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  1993. struct drm_crtc_state *old_state)
  1994. {
  1995. struct sde_crtc *sde_crtc;
  1996. if (!crtc || !crtc->state) {
  1997. SDE_ERROR("invalid crtc\n");
  1998. return;
  1999. }
  2000. sde_crtc = to_sde_crtc(crtc);
  2001. SDE_EVT32_VERBOSE(DRMID(crtc));
  2002. sde_core_perf_crtc_update(crtc, 0, false);
  2003. }
  2004. /**
  2005. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2006. * @cstate: Pointer to sde crtc state
  2007. */
  2008. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2009. {
  2010. if (!cstate) {
  2011. SDE_ERROR("invalid cstate\n");
  2012. return;
  2013. }
  2014. cstate->input_fence_timeout_ns =
  2015. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2016. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2017. }
  2018. /**
  2019. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2020. * @cstate: Pointer to sde crtc state
  2021. */
  2022. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2023. {
  2024. u32 i;
  2025. if (!cstate)
  2026. return;
  2027. for (i = 0; i < cstate->num_dim_layers; i++)
  2028. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2029. cstate->num_dim_layers = 0;
  2030. }
  2031. /**
  2032. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2033. * @cstate: Pointer to sde crtc state
  2034. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2035. */
  2036. static void _sde_crtc_set_dim_layer_v1(struct sde_crtc_state *cstate,
  2037. void __user *usr_ptr)
  2038. {
  2039. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2040. struct sde_drm_dim_layer_cfg *user_cfg;
  2041. struct sde_hw_dim_layer *dim_layer;
  2042. u32 count, i;
  2043. if (!cstate) {
  2044. SDE_ERROR("invalid cstate\n");
  2045. return;
  2046. }
  2047. dim_layer = cstate->dim_layer;
  2048. if (!usr_ptr) {
  2049. /* usr_ptr is null when setting the default property value */
  2050. _sde_crtc_clear_dim_layers_v1(cstate);
  2051. SDE_DEBUG("dim_layer data removed\n");
  2052. return;
  2053. }
  2054. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2055. SDE_ERROR("failed to copy dim_layer data\n");
  2056. return;
  2057. }
  2058. count = dim_layer_v1.num_layers;
  2059. if (count > SDE_MAX_DIM_LAYERS) {
  2060. SDE_ERROR("invalid number of dim_layers:%d", count);
  2061. return;
  2062. }
  2063. /* populate from user space */
  2064. cstate->num_dim_layers = count;
  2065. for (i = 0; i < count; i++) {
  2066. user_cfg = &dim_layer_v1.layer_cfg[i];
  2067. dim_layer[i].flags = user_cfg->flags;
  2068. dim_layer[i].stage = user_cfg->stage + SDE_STAGE_0;
  2069. dim_layer[i].rect.x = user_cfg->rect.x1;
  2070. dim_layer[i].rect.y = user_cfg->rect.y1;
  2071. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2072. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2073. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2074. user_cfg->color_fill.color_0,
  2075. user_cfg->color_fill.color_1,
  2076. user_cfg->color_fill.color_2,
  2077. user_cfg->color_fill.color_3,
  2078. };
  2079. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2080. i, dim_layer[i].flags, dim_layer[i].stage);
  2081. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2082. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2083. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2084. dim_layer[i].color_fill.color_0,
  2085. dim_layer[i].color_fill.color_1,
  2086. dim_layer[i].color_fill.color_2,
  2087. dim_layer[i].color_fill.color_3);
  2088. }
  2089. }
  2090. /**
  2091. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2092. * @sde_crtc : Pointer to sde crtc
  2093. * @cstate : Pointer to sde crtc state
  2094. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2095. */
  2096. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2097. struct sde_crtc_state *cstate,
  2098. void __user *usr_ptr)
  2099. {
  2100. struct sde_drm_dest_scaler_data ds_data;
  2101. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2102. struct sde_drm_scaler_v2 scaler_v2;
  2103. void __user *scaler_v2_usr;
  2104. int i, count;
  2105. if (!sde_crtc || !cstate) {
  2106. SDE_ERROR("invalid sde_crtc/state\n");
  2107. return -EINVAL;
  2108. }
  2109. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2110. if (!usr_ptr) {
  2111. SDE_DEBUG("ds data removed\n");
  2112. return 0;
  2113. }
  2114. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2115. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2116. sde_crtc->name);
  2117. return -EINVAL;
  2118. }
  2119. count = ds_data.num_dest_scaler;
  2120. if (!count) {
  2121. SDE_DEBUG("no ds data available\n");
  2122. return 0;
  2123. }
  2124. if (count > SDE_MAX_DS_COUNT) {
  2125. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2126. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2127. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2128. return -EINVAL;
  2129. }
  2130. /* Populate from user space */
  2131. for (i = 0; i < count; i++) {
  2132. ds_cfg_usr = &ds_data.ds_cfg[i];
  2133. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2134. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2135. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2136. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2137. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2138. if (ds_cfg_usr->scaler_cfg) {
  2139. scaler_v2_usr =
  2140. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2141. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2142. sizeof(scaler_v2))) {
  2143. SDE_ERROR("%s:scaler: copy from user failed\n",
  2144. sde_crtc->name);
  2145. return -EINVAL;
  2146. }
  2147. }
  2148. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2149. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2150. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2151. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2152. scaler_v2.dst_width, scaler_v2.dst_height);
  2153. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2154. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2155. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2156. scaler_v2.dst_width, scaler_v2.dst_height);
  2157. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2158. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2159. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2160. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2161. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2162. ds_cfg_usr->lm_height);
  2163. }
  2164. cstate->num_ds = count;
  2165. cstate->ds_dirty = true;
  2166. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count, cstate->ds_dirty);
  2167. return 0;
  2168. }
  2169. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2170. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2171. u32 prev_lm_width, u32 prev_lm_height)
  2172. {
  2173. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2174. || !cfg->lm_width || !cfg->lm_height) {
  2175. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2176. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2177. hdisplay, mode->vdisplay);
  2178. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2179. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2180. return -E2BIG;
  2181. }
  2182. if (!prev_lm_width && !prev_lm_height) {
  2183. prev_lm_width = cfg->lm_width;
  2184. prev_lm_height = cfg->lm_height;
  2185. } else {
  2186. if (cfg->lm_width != prev_lm_width ||
  2187. cfg->lm_height != prev_lm_height) {
  2188. SDE_ERROR("crtc%d:lm left[%d,%d]right[%d %d]\n",
  2189. crtc->base.id, cfg->lm_width,
  2190. cfg->lm_height, prev_lm_width,
  2191. prev_lm_height);
  2192. SDE_EVT32(DRMID(crtc), cfg->lm_width,
  2193. cfg->lm_height, prev_lm_width,
  2194. prev_lm_height, SDE_EVTLOG_ERROR);
  2195. return -EINVAL;
  2196. }
  2197. }
  2198. return 0;
  2199. }
  2200. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2201. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2202. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2203. u32 max_in_width, u32 max_out_width)
  2204. {
  2205. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2206. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2207. /**
  2208. * Scaler src and dst width shouldn't exceed the maximum
  2209. * width limitation. Also, if there is no partial update
  2210. * dst width and height must match display resolution.
  2211. */
  2212. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2213. cfg->scl3_cfg.dst_width > max_out_width ||
  2214. !cfg->scl3_cfg.src_width[0] ||
  2215. !cfg->scl3_cfg.dst_width ||
  2216. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2217. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2218. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2219. SDE_ERROR("crtc%d: ", crtc->base.id);
  2220. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2221. cfg->scl3_cfg.src_width[0],
  2222. cfg->scl3_cfg.dst_width,
  2223. cfg->scl3_cfg.dst_height,
  2224. hdisplay, mode->vdisplay);
  2225. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2226. sde_crtc->num_mixers, cfg->flags,
  2227. hw_ds->idx - DS_0);
  2228. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2229. cfg->scl3_cfg.enable,
  2230. cfg->scl3_cfg.de.enable);
  2231. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2232. cfg->scl3_cfg.de.enable, cfg->flags,
  2233. max_in_width, max_out_width,
  2234. cfg->scl3_cfg.src_width[0],
  2235. cfg->scl3_cfg.dst_width,
  2236. cfg->scl3_cfg.dst_height, hdisplay,
  2237. mode->vdisplay, sde_crtc->num_mixers,
  2238. SDE_EVTLOG_ERROR);
  2239. cfg->flags &=
  2240. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2241. cfg->flags &=
  2242. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2243. return -EINVAL;
  2244. }
  2245. }
  2246. return 0;
  2247. }
  2248. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2249. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2250. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2251. struct sde_hw_ds_cfg *cfg, u32 hdisplay, u32 *num_ds_enable,
  2252. u32 prev_lm_width, u32 prev_lm_height, u32 max_in_width,
  2253. u32 max_out_width)
  2254. {
  2255. int i, ret;
  2256. u32 lm_idx;
  2257. for (i = 0; i < cstate->num_ds; i++) {
  2258. cfg = &cstate->ds_cfg[i];
  2259. lm_idx = cfg->idx;
  2260. /**
  2261. * Validate against topology
  2262. * No of dest scalers should match the num of mixers
  2263. * unless it is partial update left only/right only use case
  2264. */
  2265. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2266. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2267. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2268. crtc->base.id, i, lm_idx, cfg->flags);
  2269. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2270. SDE_EVTLOG_ERROR);
  2271. return -EINVAL;
  2272. }
  2273. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2274. if (!max_in_width && !max_out_width) {
  2275. max_in_width = hw_ds->scl->top->maxinputwidth;
  2276. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2277. if (cstate->num_ds == CRTC_DUAL_MIXERS)
  2278. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2279. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2280. max_in_width, max_out_width, cstate->num_ds);
  2281. }
  2282. /* Check LM width and height */
  2283. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2284. prev_lm_width, prev_lm_height);
  2285. if (ret)
  2286. return ret;
  2287. /* Check scaler data */
  2288. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2289. hw_ds, cfg, hdisplay,
  2290. max_in_width, max_out_width);
  2291. if (ret)
  2292. return ret;
  2293. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2294. (*num_ds_enable)++;
  2295. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2296. hw_ds->idx - DS_0, cfg->flags);
  2297. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2298. }
  2299. return 0;
  2300. }
  2301. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2302. struct sde_crtc_state *cstate, struct sde_hw_ds_cfg *cfg,
  2303. u32 num_ds_enable)
  2304. {
  2305. int i;
  2306. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2307. cstate->num_ds_enabled, num_ds_enable);
  2308. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2309. cstate->num_ds, cstate->ds_dirty);
  2310. if (cstate->num_ds_enabled != num_ds_enable) {
  2311. /* Disabling destination scaler */
  2312. if (!num_ds_enable) {
  2313. for (i = 0; i < cstate->num_ds; i++) {
  2314. cfg = &cstate->ds_cfg[i];
  2315. cfg->idx = i;
  2316. /* Update scaler settings in disable case */
  2317. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2318. cfg->scl3_cfg.enable = 0;
  2319. cfg->scl3_cfg.de.enable = 0;
  2320. }
  2321. }
  2322. cstate->num_ds_enabled = num_ds_enable;
  2323. cstate->ds_dirty = true;
  2324. } else {
  2325. if (!cstate->num_ds_enabled)
  2326. cstate->ds_dirty = false;
  2327. }
  2328. }
  2329. /**
  2330. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2331. * @crtc : Pointer to drm crtc
  2332. * @state : Pointer to drm crtc state
  2333. */
  2334. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2335. struct drm_crtc_state *state)
  2336. {
  2337. struct sde_crtc *sde_crtc;
  2338. struct sde_crtc_state *cstate;
  2339. struct drm_display_mode *mode;
  2340. struct sde_kms *kms;
  2341. struct sde_hw_ds *hw_ds;
  2342. struct sde_hw_ds_cfg *cfg;
  2343. u32 ret = 0;
  2344. u32 num_ds_enable = 0, hdisplay = 0;
  2345. u32 max_in_width = 0, max_out_width = 0;
  2346. u32 prev_lm_width = 0, prev_lm_height = 0;
  2347. if (!crtc || !state)
  2348. return -EINVAL;
  2349. sde_crtc = to_sde_crtc(crtc);
  2350. cstate = to_sde_crtc_state(state);
  2351. kms = _sde_crtc_get_kms(crtc);
  2352. mode = &state->adjusted_mode;
  2353. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2354. if (!cstate->ds_dirty) {
  2355. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2356. return 0;
  2357. }
  2358. if (!kms || !kms->catalog) {
  2359. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2360. return -EINVAL;
  2361. }
  2362. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2363. SDE_DEBUG("dest scaler feature not supported\n");
  2364. return 0;
  2365. }
  2366. if (!sde_crtc->num_mixers) {
  2367. SDE_DEBUG("mixers not allocated\n");
  2368. return 0;
  2369. }
  2370. ret = _sde_validate_hw_resources(sde_crtc);
  2371. if (ret)
  2372. goto err;
  2373. /**
  2374. * No of dest scalers shouldn't exceed hw ds block count and
  2375. * also, match the num of mixers unless it is partial update
  2376. * left only/right only use case - currently PU + DS is not supported
  2377. */
  2378. if (cstate->num_ds > kms->catalog->ds_count ||
  2379. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2380. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2381. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2382. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2383. cstate->ds_cfg[0].flags);
  2384. ret = -EINVAL;
  2385. goto err;
  2386. }
  2387. /**
  2388. * Check if DS needs to be enabled or disabled
  2389. * In case of enable, validate the data
  2390. */
  2391. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2392. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2393. cstate->num_ds, cstate->ds_cfg[0].flags);
  2394. goto disable;
  2395. }
  2396. /* Display resolution */
  2397. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2398. /* Validate the DS data */
  2399. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2400. mode, hw_ds, cfg, hdisplay, &num_ds_enable,
  2401. prev_lm_width, prev_lm_height,
  2402. max_in_width, max_out_width);
  2403. if (ret)
  2404. goto err;
  2405. disable:
  2406. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, cfg,
  2407. num_ds_enable);
  2408. return 0;
  2409. err:
  2410. cstate->ds_dirty = false;
  2411. return ret;
  2412. }
  2413. /**
  2414. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2415. * @crtc: Pointer to CRTC object
  2416. */
  2417. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2418. {
  2419. struct drm_plane *plane = NULL;
  2420. uint32_t wait_ms = 1;
  2421. ktime_t kt_end, kt_wait;
  2422. int rc = 0;
  2423. SDE_DEBUG("\n");
  2424. if (!crtc || !crtc->state) {
  2425. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2426. return;
  2427. }
  2428. /* use monotonic timer to limit total fence wait time */
  2429. kt_end = ktime_add_ns(ktime_get(),
  2430. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2431. /*
  2432. * Wait for fences sequentially, as all of them need to be signalled
  2433. * before we can proceed.
  2434. *
  2435. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2436. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2437. * that each plane can check its fence status and react appropriately
  2438. * if its fence has timed out. Call input fence wait multiple times if
  2439. * fence wait is interrupted due to interrupt call.
  2440. */
  2441. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2442. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2443. do {
  2444. kt_wait = ktime_sub(kt_end, ktime_get());
  2445. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2446. wait_ms = ktime_to_ms(kt_wait);
  2447. else
  2448. wait_ms = 0;
  2449. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2450. } while (wait_ms && rc == -ERESTARTSYS);
  2451. }
  2452. SDE_ATRACE_END("plane_wait_input_fence");
  2453. }
  2454. static void _sde_crtc_setup_mixer_for_encoder(
  2455. struct drm_crtc *crtc,
  2456. struct drm_encoder *enc)
  2457. {
  2458. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2459. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2460. struct sde_rm *rm = &sde_kms->rm;
  2461. struct sde_crtc_mixer *mixer;
  2462. struct sde_hw_ctl *last_valid_ctl = NULL;
  2463. int i;
  2464. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2465. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2466. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2467. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2468. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2469. /* Set up all the mixers and ctls reserved by this encoder */
  2470. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2471. mixer = &sde_crtc->mixers[i];
  2472. if (!sde_rm_get_hw(rm, &lm_iter))
  2473. break;
  2474. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2475. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2476. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2477. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2478. mixer->hw_lm->idx - LM_0);
  2479. mixer->hw_ctl = last_valid_ctl;
  2480. } else {
  2481. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2482. last_valid_ctl = mixer->hw_ctl;
  2483. sde_crtc->num_ctls++;
  2484. }
  2485. /* Shouldn't happen, mixers are always >= ctls */
  2486. if (!mixer->hw_ctl) {
  2487. SDE_ERROR("no valid ctls found for lm %d\n",
  2488. mixer->hw_lm->idx - LM_0);
  2489. return;
  2490. }
  2491. /* Dspp may be null */
  2492. (void) sde_rm_get_hw(rm, &dspp_iter);
  2493. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2494. /* DS may be null */
  2495. (void) sde_rm_get_hw(rm, &ds_iter);
  2496. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2497. mixer->encoder = enc;
  2498. sde_crtc->num_mixers++;
  2499. SDE_DEBUG("setup mixer %d: lm %d\n",
  2500. i, mixer->hw_lm->idx - LM_0);
  2501. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2502. i, mixer->hw_ctl->idx - CTL_0);
  2503. if (mixer->hw_ds)
  2504. SDE_DEBUG("setup mixer %d: ds %d\n",
  2505. i, mixer->hw_ds->idx - DS_0);
  2506. }
  2507. }
  2508. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2509. {
  2510. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2511. struct drm_encoder *enc;
  2512. sde_crtc->num_ctls = 0;
  2513. sde_crtc->num_mixers = 0;
  2514. sde_crtc->mixers_swapped = false;
  2515. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2516. mutex_lock(&sde_crtc->crtc_lock);
  2517. /* Check for mixers on all encoders attached to this crtc */
  2518. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2519. if (enc->crtc != crtc)
  2520. continue;
  2521. /* avoid overwriting mixers info from a copy encoder */
  2522. if (sde_encoder_in_clone_mode(enc))
  2523. continue;
  2524. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2525. }
  2526. mutex_unlock(&sde_crtc->crtc_lock);
  2527. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2528. }
  2529. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2530. {
  2531. int i;
  2532. struct sde_crtc_state *cstate;
  2533. cstate = to_sde_crtc_state(state);
  2534. cstate->is_ppsplit = false;
  2535. for (i = 0; i < cstate->num_connectors; i++) {
  2536. struct drm_connector *conn = cstate->connectors[i];
  2537. if (sde_connector_get_topology_name(conn) ==
  2538. SDE_RM_TOPOLOGY_PPSPLIT)
  2539. cstate->is_ppsplit = true;
  2540. }
  2541. }
  2542. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2543. struct drm_crtc_state *state)
  2544. {
  2545. struct sde_crtc *sde_crtc;
  2546. struct sde_crtc_state *cstate;
  2547. struct drm_display_mode *adj_mode;
  2548. u32 crtc_split_width;
  2549. int i;
  2550. if (!crtc || !state) {
  2551. SDE_ERROR("invalid args\n");
  2552. return;
  2553. }
  2554. sde_crtc = to_sde_crtc(crtc);
  2555. cstate = to_sde_crtc_state(state);
  2556. adj_mode = &state->adjusted_mode;
  2557. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2558. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2559. cstate->lm_bounds[i].x = crtc_split_width * i;
  2560. cstate->lm_bounds[i].y = 0;
  2561. cstate->lm_bounds[i].w = crtc_split_width;
  2562. cstate->lm_bounds[i].h =
  2563. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2564. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2565. sizeof(cstate->lm_roi[i]));
  2566. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2567. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2568. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2569. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2570. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2571. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2572. }
  2573. drm_mode_debug_printmodeline(adj_mode);
  2574. }
  2575. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2576. struct drm_crtc_state *old_state)
  2577. {
  2578. struct sde_crtc *sde_crtc;
  2579. struct drm_encoder *encoder;
  2580. struct drm_device *dev;
  2581. struct sde_kms *sde_kms;
  2582. struct sde_splash_display *splash_display;
  2583. bool cont_splash_enabled = false;
  2584. size_t i;
  2585. if (!crtc) {
  2586. SDE_ERROR("invalid crtc\n");
  2587. return;
  2588. }
  2589. if (!crtc->state->enable) {
  2590. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2591. crtc->base.id, crtc->state->enable);
  2592. return;
  2593. }
  2594. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2595. SDE_ERROR("power resource is not enabled\n");
  2596. return;
  2597. }
  2598. sde_kms = _sde_crtc_get_kms(crtc);
  2599. if (!sde_kms)
  2600. return;
  2601. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2602. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2603. sde_crtc = to_sde_crtc(crtc);
  2604. dev = crtc->dev;
  2605. if (!sde_crtc->num_mixers) {
  2606. _sde_crtc_setup_mixers(crtc);
  2607. _sde_crtc_setup_is_ppsplit(crtc->state);
  2608. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2609. }
  2610. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2611. if (encoder->crtc != crtc)
  2612. continue;
  2613. /* encoder will trigger pending mask now */
  2614. sde_encoder_trigger_kickoff_pending(encoder);
  2615. }
  2616. /*
  2617. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2618. * it means we are trying to flush a CRTC whose state is disabled:
  2619. * nothing else needs to be done.
  2620. */
  2621. if (unlikely(!sde_crtc->num_mixers))
  2622. goto end;
  2623. _sde_crtc_blend_setup(crtc, old_state, true);
  2624. _sde_crtc_dest_scaler_setup(crtc);
  2625. /* cancel the idle notify delayed work */
  2626. if (sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  2627. MSM_DISPLAY_VIDEO_MODE) &&
  2628. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work))
  2629. SDE_DEBUG("idle notify work cancelled\n");
  2630. /*
  2631. * Since CP properties use AXI buffer to program the
  2632. * HW, check if context bank is in attached state,
  2633. * apply color processing properties only if
  2634. * smmu state is attached,
  2635. */
  2636. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2637. splash_display = &sde_kms->splash_data.splash_display[i];
  2638. if (splash_display->cont_splash_enabled &&
  2639. splash_display->encoder &&
  2640. crtc == splash_display->encoder->crtc)
  2641. cont_splash_enabled = true;
  2642. }
  2643. if (sde_kms_is_cp_operation_allowed(sde_kms) &&
  2644. (cont_splash_enabled || sde_crtc->enabled))
  2645. sde_cp_crtc_apply_properties(crtc);
  2646. /*
  2647. * PP_DONE irq is only used by command mode for now.
  2648. * It is better to request pending before FLUSH and START trigger
  2649. * to make sure no pp_done irq missed.
  2650. * This is safe because no pp_done will happen before SW trigger
  2651. * in command mode.
  2652. */
  2653. end:
  2654. SDE_ATRACE_END("crtc_atomic_begin");
  2655. }
  2656. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2657. struct drm_crtc_state *old_crtc_state)
  2658. {
  2659. struct drm_encoder *encoder;
  2660. struct sde_crtc *sde_crtc;
  2661. struct drm_device *dev;
  2662. struct drm_plane *plane;
  2663. struct msm_drm_private *priv;
  2664. struct msm_drm_thread *event_thread;
  2665. struct sde_crtc_state *cstate;
  2666. struct sde_kms *sde_kms;
  2667. int idle_time = 0;
  2668. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2669. SDE_ERROR("invalid crtc\n");
  2670. return;
  2671. }
  2672. if (!crtc->state->enable) {
  2673. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2674. crtc->base.id, crtc->state->enable);
  2675. return;
  2676. }
  2677. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2678. SDE_ERROR("power resource is not enabled\n");
  2679. return;
  2680. }
  2681. sde_kms = _sde_crtc_get_kms(crtc);
  2682. if (!sde_kms) {
  2683. SDE_ERROR("invalid kms\n");
  2684. return;
  2685. }
  2686. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2687. sde_crtc = to_sde_crtc(crtc);
  2688. cstate = to_sde_crtc_state(crtc->state);
  2689. dev = crtc->dev;
  2690. priv = dev->dev_private;
  2691. if (crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  2692. SDE_ERROR("invalid crtc index[%d]\n", crtc->index);
  2693. return;
  2694. }
  2695. event_thread = &priv->event_thread[crtc->index];
  2696. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  2697. /*
  2698. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2699. * it means we are trying to flush a CRTC whose state is disabled:
  2700. * nothing else needs to be done.
  2701. */
  2702. if (unlikely(!sde_crtc->num_mixers))
  2703. return;
  2704. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2705. /*
  2706. * For planes without commit update, drm framework will not add
  2707. * those planes to current state since hardware update is not
  2708. * required. However, if those planes were power collapsed since
  2709. * last commit cycle, driver has to restore the hardware state
  2710. * of those planes explicitly here prior to plane flush.
  2711. * Also use this iteration to see if any plane requires cache,
  2712. * so during the perf update driver can activate/deactivate
  2713. * the cache accordingly.
  2714. */
  2715. sde_crtc->new_perf.llcc_active = false;
  2716. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2717. sde_plane_restore(plane);
  2718. if (sde_plane_is_cache_required(plane))
  2719. sde_crtc->new_perf.llcc_active = true;
  2720. }
  2721. /* wait for acquire fences before anything else is done */
  2722. _sde_crtc_wait_for_fences(crtc);
  2723. /* schedule the idle notify delayed work */
  2724. if (idle_time && sde_encoder_check_curr_mode(
  2725. sde_crtc->mixers[0].encoder,
  2726. MSM_DISPLAY_VIDEO_MODE)) {
  2727. kthread_queue_delayed_work(&event_thread->worker,
  2728. &sde_crtc->idle_notify_work,
  2729. msecs_to_jiffies(idle_time));
  2730. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  2731. }
  2732. if (!cstate->rsc_update) {
  2733. drm_for_each_encoder_mask(encoder, dev,
  2734. crtc->state->encoder_mask) {
  2735. cstate->rsc_client =
  2736. sde_encoder_get_rsc_client(encoder);
  2737. }
  2738. cstate->rsc_update = true;
  2739. }
  2740. /* update performance setting before crtc kickoff */
  2741. sde_core_perf_crtc_update(crtc, 1, false);
  2742. /*
  2743. * Final plane updates: Give each plane a chance to complete all
  2744. * required writes/flushing before crtc's "flush
  2745. * everything" call below.
  2746. */
  2747. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2748. if (sde_kms->smmu_state.transition_error)
  2749. sde_plane_set_error(plane, true);
  2750. sde_plane_flush(plane);
  2751. }
  2752. /* Kickoff will be scheduled by outer layer */
  2753. SDE_ATRACE_END("sde_crtc_atomic_flush");
  2754. }
  2755. /**
  2756. * sde_crtc_destroy_state - state destroy hook
  2757. * @crtc: drm CRTC
  2758. * @state: CRTC state object to release
  2759. */
  2760. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  2761. struct drm_crtc_state *state)
  2762. {
  2763. struct sde_crtc *sde_crtc;
  2764. struct sde_crtc_state *cstate;
  2765. struct drm_encoder *enc;
  2766. struct sde_kms *sde_kms;
  2767. if (!crtc || !state) {
  2768. SDE_ERROR("invalid argument(s)\n");
  2769. return;
  2770. }
  2771. sde_crtc = to_sde_crtc(crtc);
  2772. cstate = to_sde_crtc_state(state);
  2773. sde_kms = _sde_crtc_get_kms(crtc);
  2774. if (!sde_kms) {
  2775. SDE_ERROR("invalid sde_kms\n");
  2776. return;
  2777. }
  2778. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2779. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  2780. sde_rm_release(&sde_kms->rm, enc, true);
  2781. __drm_atomic_helper_crtc_destroy_state(state);
  2782. /* destroy value helper */
  2783. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  2784. &cstate->property_state);
  2785. }
  2786. static int _sde_crtc_flush_event_thread(struct drm_crtc *crtc)
  2787. {
  2788. struct sde_crtc *sde_crtc;
  2789. int i;
  2790. if (!crtc) {
  2791. SDE_ERROR("invalid argument\n");
  2792. return -EINVAL;
  2793. }
  2794. sde_crtc = to_sde_crtc(crtc);
  2795. if (!atomic_read(&sde_crtc->frame_pending)) {
  2796. SDE_DEBUG("no frames pending\n");
  2797. return 0;
  2798. }
  2799. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  2800. /*
  2801. * flush all the event thread work to make sure all the
  2802. * FRAME_EVENTS from encoder are propagated to crtc
  2803. */
  2804. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  2805. if (list_empty(&sde_crtc->frame_events[i].list))
  2806. kthread_flush_work(&sde_crtc->frame_events[i].work);
  2807. }
  2808. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  2809. return 0;
  2810. }
  2811. /**
  2812. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  2813. * @crtc: Pointer to crtc structure
  2814. */
  2815. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  2816. {
  2817. struct drm_plane *plane;
  2818. struct drm_plane_state *state;
  2819. struct sde_crtc *sde_crtc;
  2820. struct sde_crtc_mixer *mixer;
  2821. struct sde_hw_ctl *ctl;
  2822. if (!crtc)
  2823. return;
  2824. sde_crtc = to_sde_crtc(crtc);
  2825. mixer = sde_crtc->mixers;
  2826. if (!mixer)
  2827. return;
  2828. ctl = mixer->hw_ctl;
  2829. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2830. state = plane->state;
  2831. if (!state)
  2832. continue;
  2833. /* clear plane flush bitmask */
  2834. sde_plane_ctl_flush(plane, ctl, false);
  2835. }
  2836. }
  2837. /**
  2838. * sde_crtc_reset_hw - attempt hardware reset on errors
  2839. * @crtc: Pointer to DRM crtc instance
  2840. * @old_state: Pointer to crtc state for previous commit
  2841. * @recovery_events: Whether or not recovery events are enabled
  2842. * Returns: Zero if current commit should still be attempted
  2843. */
  2844. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  2845. bool recovery_events)
  2846. {
  2847. struct drm_plane *plane_halt[MAX_PLANES];
  2848. struct drm_plane *plane;
  2849. struct drm_encoder *encoder;
  2850. struct sde_crtc *sde_crtc;
  2851. struct sde_crtc_state *cstate;
  2852. struct sde_hw_ctl *ctl;
  2853. signed int i, plane_count;
  2854. int rc;
  2855. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  2856. return -EINVAL;
  2857. sde_crtc = to_sde_crtc(crtc);
  2858. cstate = to_sde_crtc_state(crtc->state);
  2859. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  2860. /* optionally generate a panic instead of performing a h/w reset */
  2861. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  2862. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2863. ctl = sde_crtc->mixers[i].hw_ctl;
  2864. if (!ctl || !ctl->ops.reset)
  2865. continue;
  2866. rc = ctl->ops.reset(ctl);
  2867. if (rc) {
  2868. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  2869. crtc->base.id, ctl->idx - CTL_0);
  2870. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  2871. SDE_EVTLOG_ERROR);
  2872. break;
  2873. }
  2874. }
  2875. /* Early out if simple ctl reset succeeded */
  2876. if (i == sde_crtc->num_ctls)
  2877. return 0;
  2878. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  2879. /* force all components in the system into reset at the same time */
  2880. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2881. ctl = sde_crtc->mixers[i].hw_ctl;
  2882. if (!ctl || !ctl->ops.hard_reset)
  2883. continue;
  2884. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  2885. ctl->ops.hard_reset(ctl, true);
  2886. }
  2887. plane_count = 0;
  2888. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  2889. if (plane_count >= ARRAY_SIZE(plane_halt))
  2890. break;
  2891. plane_halt[plane_count++] = plane;
  2892. sde_plane_halt_requests(plane, true);
  2893. sde_plane_set_revalidate(plane, true);
  2894. }
  2895. /* provide safe "border color only" commit configuration for later */
  2896. _sde_crtc_remove_pipe_flush(crtc);
  2897. _sde_crtc_blend_setup(crtc, old_state, false);
  2898. /* take h/w components out of reset */
  2899. for (i = plane_count - 1; i >= 0; --i)
  2900. sde_plane_halt_requests(plane_halt[i], false);
  2901. /* attempt to poll for start of frame cycle before reset release */
  2902. list_for_each_entry(encoder,
  2903. &crtc->dev->mode_config.encoder_list, head) {
  2904. if (encoder->crtc != crtc)
  2905. continue;
  2906. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  2907. sde_encoder_poll_line_counts(encoder);
  2908. }
  2909. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2910. ctl = sde_crtc->mixers[i].hw_ctl;
  2911. if (!ctl || !ctl->ops.hard_reset)
  2912. continue;
  2913. ctl->ops.hard_reset(ctl, false);
  2914. }
  2915. list_for_each_entry(encoder,
  2916. &crtc->dev->mode_config.encoder_list, head) {
  2917. if (encoder->crtc != crtc)
  2918. continue;
  2919. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  2920. sde_encoder_kickoff(encoder, false);
  2921. }
  2922. /* panic the device if VBIF is not in good state */
  2923. return !recovery_events ? 0 : -EAGAIN;
  2924. }
  2925. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  2926. struct drm_crtc_state *old_state)
  2927. {
  2928. struct drm_encoder *encoder;
  2929. struct drm_device *dev;
  2930. struct sde_crtc *sde_crtc;
  2931. struct msm_drm_private *priv;
  2932. struct sde_kms *sde_kms;
  2933. struct sde_crtc_state *cstate;
  2934. bool is_error = false, reset_req;
  2935. unsigned long flags;
  2936. enum sde_crtc_idle_pc_state idle_pc_state;
  2937. struct sde_encoder_kickoff_params params = { 0 };
  2938. if (!crtc) {
  2939. SDE_ERROR("invalid argument\n");
  2940. return;
  2941. }
  2942. dev = crtc->dev;
  2943. sde_crtc = to_sde_crtc(crtc);
  2944. sde_kms = _sde_crtc_get_kms(crtc);
  2945. reset_req = false;
  2946. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  2947. SDE_ERROR("invalid argument\n");
  2948. return;
  2949. }
  2950. priv = sde_kms->dev->dev_private;
  2951. cstate = to_sde_crtc_state(crtc->state);
  2952. /*
  2953. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2954. * it means we are trying to start a CRTC whose state is disabled:
  2955. * nothing else needs to be done.
  2956. */
  2957. if (unlikely(!sde_crtc->num_mixers))
  2958. return;
  2959. SDE_ATRACE_BEGIN("crtc_commit");
  2960. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  2961. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2962. if (encoder->crtc != crtc)
  2963. continue;
  2964. /*
  2965. * Encoder will flush/start now, unless it has a tx pending.
  2966. * If so, it may delay and flush at an irq event (e.g. ppdone)
  2967. */
  2968. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  2969. crtc->state);
  2970. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  2971. reset_req = true;
  2972. if (idle_pc_state != IDLE_PC_NONE)
  2973. sde_encoder_control_idle_pc(encoder,
  2974. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  2975. }
  2976. /*
  2977. * Optionally attempt h/w recovery if any errors were detected while
  2978. * preparing for the kickoff
  2979. */
  2980. if (reset_req) {
  2981. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  2982. if (sde_crtc->frame_trigger_mode
  2983. != FRAME_DONE_WAIT_POSTED_START &&
  2984. sde_crtc_reset_hw(crtc, old_state,
  2985. params.recovery_events_enabled))
  2986. is_error = true;
  2987. }
  2988. sde_crtc_calc_fps(sde_crtc);
  2989. SDE_ATRACE_BEGIN("flush_event_thread");
  2990. _sde_crtc_flush_event_thread(crtc);
  2991. SDE_ATRACE_END("flush_event_thread");
  2992. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  2993. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  2994. /* acquire bandwidth and other resources */
  2995. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  2996. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  2997. } else {
  2998. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  2999. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3000. }
  3001. sde_crtc->play_count++;
  3002. sde_vbif_clear_errors(sde_kms);
  3003. if (is_error) {
  3004. _sde_crtc_remove_pipe_flush(crtc);
  3005. _sde_crtc_blend_setup(crtc, old_state, false);
  3006. }
  3007. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3008. if (encoder->crtc != crtc)
  3009. continue;
  3010. sde_encoder_kickoff(encoder, false);
  3011. }
  3012. /* store the event after frame trigger */
  3013. if (sde_crtc->event) {
  3014. WARN_ON(sde_crtc->event);
  3015. } else {
  3016. spin_lock_irqsave(&dev->event_lock, flags);
  3017. sde_crtc->event = crtc->state->event;
  3018. spin_unlock_irqrestore(&dev->event_lock, flags);
  3019. }
  3020. SDE_ATRACE_END("crtc_commit");
  3021. }
  3022. /**
  3023. * _sde_crtc_vblank_enable_no_lock - update power resource and vblank request
  3024. * @sde_crtc: Pointer to sde crtc structure
  3025. * @enable: Whether to enable/disable vblanks
  3026. *
  3027. * @Return: error code
  3028. */
  3029. static int _sde_crtc_vblank_enable_no_lock(
  3030. struct sde_crtc *sde_crtc, bool enable)
  3031. {
  3032. struct drm_crtc *crtc;
  3033. struct drm_encoder *enc;
  3034. if (!sde_crtc) {
  3035. SDE_ERROR("invalid crtc\n");
  3036. return -EINVAL;
  3037. }
  3038. crtc = &sde_crtc->base;
  3039. if (enable) {
  3040. int ret;
  3041. /* drop lock since power crtc cb may try to re-acquire lock */
  3042. mutex_unlock(&sde_crtc->crtc_lock);
  3043. ret = pm_runtime_get_sync(crtc->dev->dev);
  3044. mutex_lock(&sde_crtc->crtc_lock);
  3045. if (ret < 0)
  3046. return ret;
  3047. drm_for_each_encoder_mask(enc, crtc->dev,
  3048. crtc->state->encoder_mask) {
  3049. if (enc->crtc != crtc)
  3050. continue;
  3051. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3052. sde_crtc->enabled);
  3053. sde_encoder_register_vblank_callback(enc,
  3054. sde_crtc_vblank_cb, (void *)crtc);
  3055. }
  3056. } else {
  3057. drm_for_each_encoder_mask(enc, crtc->dev,
  3058. crtc->state->encoder_mask) {
  3059. if (enc->crtc != crtc)
  3060. continue;
  3061. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3062. sde_crtc->enabled);
  3063. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3064. }
  3065. /* drop lock since power crtc cb may try to re-acquire lock */
  3066. mutex_unlock(&sde_crtc->crtc_lock);
  3067. pm_runtime_put_sync(crtc->dev->dev);
  3068. mutex_lock(&sde_crtc->crtc_lock);
  3069. }
  3070. return 0;
  3071. }
  3072. /**
  3073. * sde_crtc_duplicate_state - state duplicate hook
  3074. * @crtc: Pointer to drm crtc structure
  3075. * @Returns: Pointer to new drm_crtc_state structure
  3076. */
  3077. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3078. {
  3079. struct sde_crtc *sde_crtc;
  3080. struct sde_crtc_state *cstate, *old_cstate;
  3081. if (!crtc || !crtc->state) {
  3082. SDE_ERROR("invalid argument(s)\n");
  3083. return NULL;
  3084. }
  3085. sde_crtc = to_sde_crtc(crtc);
  3086. old_cstate = to_sde_crtc_state(crtc->state);
  3087. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3088. if (!cstate) {
  3089. SDE_ERROR("failed to allocate state\n");
  3090. return NULL;
  3091. }
  3092. /* duplicate value helper */
  3093. msm_property_duplicate_state(&sde_crtc->property_info,
  3094. old_cstate, cstate,
  3095. &cstate->property_state, cstate->property_values);
  3096. /* clear destination scaler dirty bit */
  3097. cstate->ds_dirty = false;
  3098. /* duplicate base helper */
  3099. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3100. return &cstate->base;
  3101. }
  3102. /**
  3103. * sde_crtc_reset - reset hook for CRTCs
  3104. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3105. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3106. * @crtc: Pointer to drm crtc structure
  3107. */
  3108. static void sde_crtc_reset(struct drm_crtc *crtc)
  3109. {
  3110. struct sde_crtc *sde_crtc;
  3111. struct sde_crtc_state *cstate;
  3112. if (!crtc) {
  3113. SDE_ERROR("invalid crtc\n");
  3114. return;
  3115. }
  3116. /* revert suspend actions, if necessary */
  3117. if (!sde_crtc_is_reset_required(crtc)) {
  3118. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3119. return;
  3120. }
  3121. /* remove previous state, if present */
  3122. if (crtc->state) {
  3123. sde_crtc_destroy_state(crtc, crtc->state);
  3124. crtc->state = 0;
  3125. }
  3126. sde_crtc = to_sde_crtc(crtc);
  3127. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3128. if (!cstate) {
  3129. SDE_ERROR("failed to allocate state\n");
  3130. return;
  3131. }
  3132. /* reset value helper */
  3133. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3134. &cstate->property_state,
  3135. cstate->property_values);
  3136. _sde_crtc_set_input_fence_timeout(cstate);
  3137. cstate->base.crtc = crtc;
  3138. crtc->state = &cstate->base;
  3139. }
  3140. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3141. {
  3142. struct drm_crtc *crtc = arg;
  3143. struct sde_crtc *sde_crtc;
  3144. struct sde_crtc_state *cstate;
  3145. struct drm_plane *plane;
  3146. struct drm_encoder *encoder;
  3147. u32 power_on;
  3148. unsigned long flags;
  3149. struct sde_crtc_irq_info *node = NULL;
  3150. int ret = 0;
  3151. struct drm_event event;
  3152. struct msm_drm_private *priv;
  3153. if (!crtc) {
  3154. SDE_ERROR("invalid crtc\n");
  3155. return;
  3156. }
  3157. sde_crtc = to_sde_crtc(crtc);
  3158. cstate = to_sde_crtc_state(crtc->state);
  3159. priv = crtc->dev->dev_private;
  3160. mutex_lock(&sde_crtc->crtc_lock);
  3161. SDE_EVT32(DRMID(crtc), event_type);
  3162. switch (event_type) {
  3163. case SDE_POWER_EVENT_POST_ENABLE:
  3164. /* disable mdp LUT memory retention */
  3165. ret = sde_power_clk_set_flags(&priv->phandle, "lut_clk",
  3166. CLKFLAG_NORETAIN_MEM);
  3167. if (ret)
  3168. SDE_ERROR("disable LUT memory retention err %d\n", ret);
  3169. /* restore encoder; crtc will be programmed during commit */
  3170. drm_for_each_encoder_mask(encoder, crtc->dev,
  3171. crtc->state->encoder_mask) {
  3172. sde_encoder_virt_restore(encoder);
  3173. }
  3174. /* restore UIDLE */
  3175. sde_core_perf_crtc_update_uidle(crtc, true);
  3176. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3177. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3178. ret = 0;
  3179. if (node->func)
  3180. ret = node->func(crtc, true, &node->irq);
  3181. if (ret)
  3182. SDE_ERROR("%s failed to enable event %x\n",
  3183. sde_crtc->name, node->event);
  3184. }
  3185. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3186. sde_cp_crtc_post_ipc(crtc);
  3187. break;
  3188. case SDE_POWER_EVENT_PRE_DISABLE:
  3189. /* enable mdp LUT memory retention */
  3190. ret = sde_power_clk_set_flags(&priv->phandle, "lut_clk",
  3191. CLKFLAG_RETAIN_MEM);
  3192. if (ret)
  3193. SDE_ERROR("enable LUT memory retention err %d\n", ret);
  3194. drm_for_each_encoder_mask(encoder, crtc->dev,
  3195. crtc->state->encoder_mask) {
  3196. /*
  3197. * disable the vsync source after updating the
  3198. * rsc state. rsc state update might have vsync wait
  3199. * and vsync source must be disabled after it.
  3200. * It will avoid generating any vsync from this point
  3201. * till mode-2 entry. It is SW workaround for HW
  3202. * limitation and should not be removed without
  3203. * checking the updated design.
  3204. */
  3205. sde_encoder_control_te(encoder, false);
  3206. }
  3207. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3208. node = NULL;
  3209. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3210. ret = 0;
  3211. if (node->func)
  3212. ret = node->func(crtc, false, &node->irq);
  3213. if (ret)
  3214. SDE_ERROR("%s failed to disable event %x\n",
  3215. sde_crtc->name, node->event);
  3216. }
  3217. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3218. sde_cp_crtc_pre_ipc(crtc);
  3219. break;
  3220. case SDE_POWER_EVENT_POST_DISABLE:
  3221. /*
  3222. * set revalidate flag in planes, so it will be re-programmed
  3223. * in the next frame update
  3224. */
  3225. drm_atomic_crtc_for_each_plane(plane, crtc)
  3226. sde_plane_set_revalidate(plane, true);
  3227. sde_cp_crtc_suspend(crtc);
  3228. /**
  3229. * destination scaler if enabled should be reconfigured
  3230. * in the next frame update
  3231. */
  3232. if (cstate->num_ds_enabled)
  3233. sde_crtc->ds_reconfig = true;
  3234. event.type = DRM_EVENT_SDE_POWER;
  3235. event.length = sizeof(power_on);
  3236. power_on = 0;
  3237. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3238. (u8 *)&power_on);
  3239. break;
  3240. default:
  3241. SDE_DEBUG("event:%d not handled\n", event_type);
  3242. break;
  3243. }
  3244. mutex_unlock(&sde_crtc->crtc_lock);
  3245. }
  3246. static void sde_crtc_disable(struct drm_crtc *crtc)
  3247. {
  3248. struct sde_kms *sde_kms;
  3249. struct sde_crtc *sde_crtc;
  3250. struct sde_crtc_state *cstate;
  3251. struct drm_encoder *encoder;
  3252. struct msm_drm_private *priv;
  3253. unsigned long flags;
  3254. struct sde_crtc_irq_info *node = NULL;
  3255. struct drm_event event;
  3256. u32 power_on;
  3257. bool in_cont_splash = false;
  3258. int ret, i;
  3259. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3260. SDE_ERROR("invalid crtc\n");
  3261. return;
  3262. }
  3263. sde_kms = _sde_crtc_get_kms(crtc);
  3264. if (!sde_kms) {
  3265. SDE_ERROR("invalid kms\n");
  3266. return;
  3267. }
  3268. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3269. SDE_ERROR("power resource is not enabled\n");
  3270. return;
  3271. }
  3272. sde_crtc = to_sde_crtc(crtc);
  3273. cstate = to_sde_crtc_state(crtc->state);
  3274. priv = crtc->dev->dev_private;
  3275. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3276. drm_crtc_vblank_off(crtc);
  3277. mutex_lock(&sde_crtc->crtc_lock);
  3278. SDE_EVT32_VERBOSE(DRMID(crtc));
  3279. /* update color processing on suspend */
  3280. event.type = DRM_EVENT_CRTC_POWER;
  3281. event.length = sizeof(u32);
  3282. sde_cp_crtc_suspend(crtc);
  3283. power_on = 0;
  3284. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3285. (u8 *)&power_on);
  3286. /* destination scaler if enabled should be reconfigured on resume */
  3287. if (cstate->num_ds_enabled)
  3288. sde_crtc->ds_reconfig = true;
  3289. _sde_crtc_flush_event_thread(crtc);
  3290. SDE_EVT32(DRMID(crtc), sde_crtc->enabled,
  3291. crtc->state->active, crtc->state->enable);
  3292. sde_crtc->enabled = false;
  3293. /* Try to disable uidle */
  3294. sde_core_perf_crtc_update_uidle(crtc, false);
  3295. if (atomic_read(&sde_crtc->frame_pending)) {
  3296. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3297. atomic_read(&sde_crtc->frame_pending));
  3298. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3299. SDE_EVTLOG_FUNC_CASE2);
  3300. sde_core_perf_crtc_release_bw(crtc);
  3301. atomic_set(&sde_crtc->frame_pending, 0);
  3302. }
  3303. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3304. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3305. ret = 0;
  3306. if (node->func)
  3307. ret = node->func(crtc, false, &node->irq);
  3308. if (ret)
  3309. SDE_ERROR("%s failed to disable event %x\n",
  3310. sde_crtc->name, node->event);
  3311. }
  3312. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3313. drm_for_each_encoder_mask(encoder, crtc->dev,
  3314. crtc->state->encoder_mask) {
  3315. if (sde_encoder_in_cont_splash(encoder)) {
  3316. in_cont_splash = true;
  3317. break;
  3318. }
  3319. }
  3320. /* avoid clk/bw downvote if cont-splash is enabled */
  3321. if (!in_cont_splash)
  3322. sde_core_perf_crtc_update(crtc, 0, true);
  3323. drm_for_each_encoder_mask(encoder, crtc->dev,
  3324. crtc->state->encoder_mask) {
  3325. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3326. cstate->rsc_client = NULL;
  3327. cstate->rsc_update = false;
  3328. /*
  3329. * reset idle power-collapse to original state during suspend;
  3330. * user-mode will change the state on resume, if required
  3331. */
  3332. if (sde_kms->catalog->has_idle_pc)
  3333. sde_encoder_control_idle_pc(encoder, true);
  3334. }
  3335. if (sde_crtc->power_event)
  3336. sde_power_handle_unregister_event(&priv->phandle,
  3337. sde_crtc->power_event);
  3338. /**
  3339. * All callbacks are unregistered and frame done waits are complete
  3340. * at this point. No buffers are accessed by hardware.
  3341. * reset the fence timeline if crtc will not be enabled for this commit
  3342. */
  3343. if (!crtc->state->active || !crtc->state->enable) {
  3344. sde_fence_signal(sde_crtc->output_fence,
  3345. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3346. for (i = 0; i < cstate->num_connectors; ++i)
  3347. sde_connector_commit_reset(cstate->connectors[i],
  3348. ktime_get());
  3349. }
  3350. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3351. sde_crtc->num_mixers = 0;
  3352. sde_crtc->mixers_swapped = false;
  3353. /* disable clk & bw control until clk & bw properties are set */
  3354. cstate->bw_control = false;
  3355. cstate->bw_split_vote = false;
  3356. mutex_unlock(&sde_crtc->crtc_lock);
  3357. }
  3358. static void sde_crtc_enable(struct drm_crtc *crtc,
  3359. struct drm_crtc_state *old_crtc_state)
  3360. {
  3361. struct sde_crtc *sde_crtc;
  3362. struct drm_encoder *encoder;
  3363. struct msm_drm_private *priv;
  3364. unsigned long flags;
  3365. struct sde_crtc_irq_info *node = NULL;
  3366. struct drm_event event;
  3367. u32 power_on;
  3368. int ret, i;
  3369. struct sde_crtc_state *cstate;
  3370. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3371. SDE_ERROR("invalid crtc\n");
  3372. return;
  3373. }
  3374. priv = crtc->dev->dev_private;
  3375. cstate = to_sde_crtc_state(crtc->state);
  3376. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3377. SDE_ERROR("power resource is not enabled\n");
  3378. return;
  3379. }
  3380. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3381. SDE_EVT32_VERBOSE(DRMID(crtc));
  3382. sde_crtc = to_sde_crtc(crtc);
  3383. drm_crtc_vblank_on(crtc);
  3384. mutex_lock(&sde_crtc->crtc_lock);
  3385. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3386. /*
  3387. * Try to enable uidle (if possible), we do this before the call
  3388. * to return early during seamless dms mode, so any fps
  3389. * change is also consider to enable/disable UIDLE
  3390. */
  3391. sde_core_perf_crtc_update_uidle(crtc, true);
  3392. /* return early if crtc is already enabled, do this after UIDLE check */
  3393. if (sde_crtc->enabled) {
  3394. if (msm_is_mode_seamless_dms(&crtc->state->adjusted_mode))
  3395. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3396. sde_crtc->name);
  3397. else
  3398. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3399. mutex_unlock(&sde_crtc->crtc_lock);
  3400. return;
  3401. }
  3402. drm_for_each_encoder_mask(encoder, crtc->dev,
  3403. crtc->state->encoder_mask) {
  3404. sde_encoder_register_frame_event_callback(encoder,
  3405. sde_crtc_frame_event_cb, crtc);
  3406. }
  3407. sde_crtc->enabled = true;
  3408. /* update color processing on resume */
  3409. event.type = DRM_EVENT_CRTC_POWER;
  3410. event.length = sizeof(u32);
  3411. sde_cp_crtc_resume(crtc);
  3412. power_on = 1;
  3413. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3414. (u8 *)&power_on);
  3415. mutex_unlock(&sde_crtc->crtc_lock);
  3416. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3417. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3418. ret = 0;
  3419. if (node->func)
  3420. ret = node->func(crtc, true, &node->irq);
  3421. if (ret)
  3422. SDE_ERROR("%s failed to enable event %x\n",
  3423. sde_crtc->name, node->event);
  3424. }
  3425. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3426. sde_crtc->power_event = sde_power_handle_register_event(
  3427. &priv->phandle,
  3428. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3429. SDE_POWER_EVENT_PRE_DISABLE,
  3430. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3431. /* Enable ESD thread */
  3432. for (i = 0; i < cstate->num_connectors; i++)
  3433. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3434. }
  3435. /* no input validation - caller API has all the checks */
  3436. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3437. struct plane_state pstates[], int cnt)
  3438. {
  3439. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3440. struct drm_display_mode *mode = &state->adjusted_mode;
  3441. const struct drm_plane_state *pstate;
  3442. struct sde_plane_state *sde_pstate;
  3443. int rc = 0, i;
  3444. /* Check dim layer rect bounds and stage */
  3445. for (i = 0; i < cstate->num_dim_layers; i++) {
  3446. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3447. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3448. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3449. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3450. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3451. (!cstate->dim_layer[i].rect.w) ||
  3452. (!cstate->dim_layer[i].rect.h)) {
  3453. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3454. cstate->dim_layer[i].rect.x,
  3455. cstate->dim_layer[i].rect.y,
  3456. cstate->dim_layer[i].rect.w,
  3457. cstate->dim_layer[i].rect.h,
  3458. cstate->dim_layer[i].stage);
  3459. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3460. mode->vdisplay);
  3461. rc = -E2BIG;
  3462. goto end;
  3463. }
  3464. }
  3465. /* log all src and excl_rect, useful for debugging */
  3466. for (i = 0; i < cnt; i++) {
  3467. pstate = pstates[i].drm_pstate;
  3468. sde_pstate = to_sde_plane_state(pstate);
  3469. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3470. pstate->plane->base.id, pstates[i].stage,
  3471. pstate->crtc_x, pstate->crtc_y,
  3472. pstate->crtc_w, pstate->crtc_h,
  3473. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3474. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3475. }
  3476. end:
  3477. return rc;
  3478. }
  3479. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3480. struct drm_crtc_state *state, struct plane_state pstates[],
  3481. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3482. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3483. {
  3484. struct drm_plane *plane;
  3485. int i;
  3486. if (secure == SDE_DRM_SEC_ONLY) {
  3487. /*
  3488. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3489. * - fb_sec_dir is for secure camera preview and
  3490. * secure display use case
  3491. * - fb_sec is for secure video playback
  3492. * - fb_ns is for normal non secure use cases
  3493. */
  3494. if (fb_ns || fb_sec) {
  3495. SDE_ERROR(
  3496. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3497. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3498. return -EINVAL;
  3499. }
  3500. /*
  3501. * - only one blending stage is allowed in sec_crtc
  3502. * - validate if pipe is allowed for sec-ui updates
  3503. */
  3504. for (i = 1; i < cnt; i++) {
  3505. if (!pstates[i].drm_pstate
  3506. || !pstates[i].drm_pstate->plane) {
  3507. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3508. DRMID(crtc), i);
  3509. return -EINVAL;
  3510. }
  3511. plane = pstates[i].drm_pstate->plane;
  3512. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3513. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3514. DRMID(crtc), plane->base.id);
  3515. return -EINVAL;
  3516. } else if (pstates[i].stage != pstates[i-1].stage) {
  3517. SDE_ERROR(
  3518. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3519. DRMID(crtc), i, pstates[i].stage,
  3520. i-1, pstates[i-1].stage);
  3521. return -EINVAL;
  3522. }
  3523. }
  3524. /* check if all the dim_layers are in the same stage */
  3525. for (i = 1; i < cstate->num_dim_layers; i++) {
  3526. if (cstate->dim_layer[i].stage !=
  3527. cstate->dim_layer[i-1].stage) {
  3528. SDE_ERROR(
  3529. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3530. DRMID(crtc),
  3531. i, cstate->dim_layer[i].stage,
  3532. i-1, cstate->dim_layer[i-1].stage);
  3533. return -EINVAL;
  3534. }
  3535. }
  3536. /*
  3537. * if secure-ui supported blendstage is specified,
  3538. * - fail empty commit
  3539. * - validate dim_layer or plane is staged in the supported
  3540. * blendstage
  3541. */
  3542. if (sde_kms->catalog->sui_supported_blendstage) {
  3543. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3544. cstate->dim_layer[0].stage;
  3545. if ((!cnt && !cstate->num_dim_layers) ||
  3546. (sde_kms->catalog->sui_supported_blendstage
  3547. != (sec_stage - SDE_STAGE_0))) {
  3548. SDE_ERROR(
  3549. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3550. DRMID(crtc), cnt,
  3551. cstate->num_dim_layers, sec_stage);
  3552. return -EINVAL;
  3553. }
  3554. }
  3555. }
  3556. return 0;
  3557. }
  3558. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3559. struct drm_crtc_state *state, int fb_sec_dir)
  3560. {
  3561. struct drm_encoder *encoder;
  3562. int encoder_cnt = 0;
  3563. if (fb_sec_dir) {
  3564. drm_for_each_encoder_mask(encoder, crtc->dev,
  3565. state->encoder_mask)
  3566. encoder_cnt++;
  3567. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3568. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  3569. DRMID(crtc), encoder_cnt);
  3570. return -EINVAL;
  3571. }
  3572. }
  3573. return 0;
  3574. }
  3575. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3576. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3577. int fb_ns, int fb_sec, int fb_sec_dir)
  3578. {
  3579. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3580. struct drm_encoder *encoder;
  3581. int is_video_mode = false;
  3582. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask)
  3583. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  3584. MSM_DISPLAY_VIDEO_MODE);
  3585. /*
  3586. * In video mode check for null commit before transition
  3587. * from secure to non secure and vice versa
  3588. */
  3589. if (is_video_mode && smmu_state &&
  3590. state->plane_mask && crtc->state->plane_mask &&
  3591. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3592. (secure == SDE_DRM_SEC_ONLY))) ||
  3593. (fb_ns && ((smmu_state->state == DETACHED) ||
  3594. (smmu_state->state == DETACH_ALL_REQ))) ||
  3595. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3596. (smmu_state->state == DETACH_SEC_REQ)) &&
  3597. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3598. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3599. smmu_state->state, smmu_state->secure_level,
  3600. secure, crtc->state->plane_mask, state->plane_mask);
  3601. SDE_ERROR(
  3602. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3603. DRMID(crtc), secure, smmu_state->state,
  3604. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3605. return -EINVAL;
  3606. }
  3607. return 0;
  3608. }
  3609. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  3610. struct drm_crtc_state *state, struct plane_state pstates[],
  3611. int cnt)
  3612. {
  3613. struct sde_crtc_state *cstate;
  3614. struct sde_kms *sde_kms;
  3615. uint32_t secure;
  3616. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  3617. int rc;
  3618. if (!crtc || !state) {
  3619. SDE_ERROR("invalid arguments\n");
  3620. return -EINVAL;
  3621. }
  3622. sde_kms = _sde_crtc_get_kms(crtc);
  3623. if (!sde_kms || !sde_kms->catalog) {
  3624. SDE_ERROR("invalid kms\n");
  3625. return -EINVAL;
  3626. }
  3627. cstate = to_sde_crtc_state(state);
  3628. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  3629. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  3630. &fb_sec, &fb_sec_dir);
  3631. if (rc)
  3632. return rc;
  3633. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  3634. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  3635. if (rc)
  3636. return rc;
  3637. /*
  3638. * secure_crtc is not allowed in a shared toppolgy
  3639. * across different encoders.
  3640. */
  3641. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  3642. if (rc)
  3643. return rc;
  3644. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  3645. secure, fb_ns, fb_sec, fb_sec_dir);
  3646. if (rc)
  3647. return rc;
  3648. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  3649. return 0;
  3650. }
  3651. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  3652. struct drm_crtc_state *state,
  3653. struct drm_display_mode *mode,
  3654. struct plane_state *pstates,
  3655. struct drm_plane *plane,
  3656. struct sde_multirect_plane_states *multirect_plane,
  3657. int *cnt)
  3658. {
  3659. struct sde_crtc *sde_crtc;
  3660. struct sde_crtc_state *cstate;
  3661. const struct drm_plane_state *pstate;
  3662. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  3663. int rc = 0, multirect_count = 0, i;
  3664. sde_crtc = to_sde_crtc(crtc);
  3665. cstate = to_sde_crtc_state(state);
  3666. memset(pipe_staged, 0, sizeof(pipe_staged));
  3667. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  3668. if (IS_ERR_OR_NULL(pstate)) {
  3669. rc = PTR_ERR(pstate);
  3670. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  3671. sde_crtc->name, plane->base.id, rc);
  3672. return rc;
  3673. }
  3674. if (*cnt >= SDE_PSTATES_MAX)
  3675. continue;
  3676. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  3677. pstates[*cnt].drm_pstate = pstate;
  3678. pstates[*cnt].stage = sde_plane_get_property(
  3679. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  3680. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  3681. /* check dim layer stage with every plane */
  3682. for (i = 0; i < cstate->num_dim_layers; i++) {
  3683. if (cstate->dim_layer[i].stage ==
  3684. (pstates[*cnt].stage + SDE_STAGE_0)) {
  3685. SDE_ERROR(
  3686. "plane:%d/dim_layer:%i-same stage:%d\n",
  3687. plane->base.id, i,
  3688. cstate->dim_layer[i].stage);
  3689. return -EINVAL;
  3690. }
  3691. }
  3692. if (pipe_staged[pstates[*cnt].pipe_id]) {
  3693. multirect_plane[multirect_count].r0 =
  3694. pipe_staged[pstates[*cnt].pipe_id];
  3695. multirect_plane[multirect_count].r1 = pstate;
  3696. multirect_count++;
  3697. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  3698. } else {
  3699. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  3700. }
  3701. (*cnt)++;
  3702. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  3703. mode->vdisplay) ||
  3704. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  3705. mode->hdisplay)) {
  3706. SDE_ERROR("invalid vertical/horizontal destination\n");
  3707. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  3708. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  3709. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  3710. return -E2BIG;
  3711. }
  3712. }
  3713. for (i = 1; i < SSPP_MAX; i++) {
  3714. if (pipe_staged[i]) {
  3715. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  3716. SDE_ERROR(
  3717. "r1 only virt plane:%d not supported\n",
  3718. pipe_staged[i]->plane->base.id);
  3719. return -EINVAL;
  3720. }
  3721. sde_plane_clear_multirect(pipe_staged[i]);
  3722. }
  3723. }
  3724. for (i = 0; i < multirect_count; i++) {
  3725. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  3726. SDE_ERROR(
  3727. "multirect validation failed for planes (%d - %d)\n",
  3728. multirect_plane[i].r0->plane->base.id,
  3729. multirect_plane[i].r1->plane->base.id);
  3730. return -EINVAL;
  3731. }
  3732. }
  3733. return rc;
  3734. }
  3735. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  3736. struct sde_crtc *sde_crtc,
  3737. struct plane_state *pstates,
  3738. struct sde_crtc_state *cstate,
  3739. struct drm_display_mode *mode,
  3740. int cnt)
  3741. {
  3742. int rc = 0, i, z_pos;
  3743. u32 zpos_cnt = 0;
  3744. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  3745. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  3746. if (rc)
  3747. return rc;
  3748. if (!sde_is_custom_client()) {
  3749. int stage_old = pstates[0].stage;
  3750. z_pos = 0;
  3751. for (i = 0; i < cnt; i++) {
  3752. if (stage_old != pstates[i].stage)
  3753. ++z_pos;
  3754. stage_old = pstates[i].stage;
  3755. pstates[i].stage = z_pos;
  3756. }
  3757. }
  3758. z_pos = -1;
  3759. for (i = 0; i < cnt; i++) {
  3760. /* reset counts at every new blend stage */
  3761. if (pstates[i].stage != z_pos) {
  3762. zpos_cnt = 0;
  3763. z_pos = pstates[i].stage;
  3764. }
  3765. /* verify z_pos setting before using it */
  3766. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  3767. SDE_ERROR("> %d plane stages assigned\n",
  3768. SDE_STAGE_MAX - SDE_STAGE_0);
  3769. return -EINVAL;
  3770. } else if (zpos_cnt == 2) {
  3771. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  3772. return -EINVAL;
  3773. } else {
  3774. zpos_cnt++;
  3775. }
  3776. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  3777. SDE_DEBUG("%s: zpos %d", sde_crtc->name, z_pos);
  3778. }
  3779. return rc;
  3780. }
  3781. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  3782. struct drm_crtc_state *state,
  3783. struct plane_state *pstates,
  3784. struct sde_multirect_plane_states *multirect_plane)
  3785. {
  3786. struct sde_crtc *sde_crtc;
  3787. struct sde_crtc_state *cstate;
  3788. struct sde_kms *kms;
  3789. struct drm_plane *plane;
  3790. struct drm_display_mode *mode;
  3791. int rc = 0, cnt = 0;
  3792. kms = _sde_crtc_get_kms(crtc);
  3793. if (!kms || !kms->catalog) {
  3794. SDE_ERROR("invalid parameters\n");
  3795. return -EINVAL;
  3796. }
  3797. sde_crtc = to_sde_crtc(crtc);
  3798. cstate = to_sde_crtc_state(state);
  3799. mode = &state->adjusted_mode;
  3800. /* get plane state for all drm planes associated with crtc state */
  3801. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  3802. plane, multirect_plane, &cnt);
  3803. if (rc)
  3804. return rc;
  3805. /* assign mixer stages based on sorted zpos property */
  3806. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  3807. if (rc)
  3808. return rc;
  3809. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  3810. if (rc)
  3811. return rc;
  3812. /*
  3813. * validate and set source split:
  3814. * use pstates sorted by stage to check planes on same stage
  3815. * we assume that all pipes are in source split so its valid to compare
  3816. * without taking into account left/right mixer placement
  3817. */
  3818. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  3819. if (rc)
  3820. return rc;
  3821. return 0;
  3822. }
  3823. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  3824. struct drm_crtc_state *state)
  3825. {
  3826. struct drm_device *dev;
  3827. struct sde_crtc *sde_crtc;
  3828. struct plane_state *pstates = NULL;
  3829. struct sde_crtc_state *cstate;
  3830. const struct drm_plane_state *pstate;
  3831. struct drm_plane *plane;
  3832. struct drm_display_mode *mode;
  3833. int mixer_height, mixer_width, rc = 0;
  3834. struct sde_multirect_plane_states *multirect_plane = NULL;
  3835. struct drm_connector *conn;
  3836. struct drm_connector_list_iter conn_iter;
  3837. if (!crtc) {
  3838. SDE_ERROR("invalid crtc\n");
  3839. return -EINVAL;
  3840. }
  3841. dev = crtc->dev;
  3842. sde_crtc = to_sde_crtc(crtc);
  3843. cstate = to_sde_crtc_state(state);
  3844. if (!state->enable || !state->active) {
  3845. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  3846. crtc->base.id, state->enable, state->active);
  3847. goto end;
  3848. }
  3849. pstates = kcalloc(SDE_PSTATES_MAX,
  3850. sizeof(struct plane_state), GFP_KERNEL);
  3851. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  3852. sizeof(struct sde_multirect_plane_states),
  3853. GFP_KERNEL);
  3854. if (!pstates || !multirect_plane) {
  3855. rc = -ENOMEM;
  3856. goto end;
  3857. }
  3858. mode = &state->adjusted_mode;
  3859. SDE_DEBUG("%s: check", sde_crtc->name);
  3860. /* force a full mode set if active state changed */
  3861. if (state->active_changed)
  3862. state->mode_changed = true;
  3863. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  3864. if (rc) {
  3865. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  3866. crtc->base.id, rc);
  3867. goto end;
  3868. }
  3869. /* identify connectors attached to this crtc */
  3870. cstate->num_connectors = 0;
  3871. drm_connector_list_iter_begin(dev, &conn_iter);
  3872. drm_for_each_connector_iter(conn, &conn_iter)
  3873. if (conn->state && conn->state->crtc == crtc &&
  3874. cstate->num_connectors < MAX_CONNECTORS) {
  3875. cstate->connectors[cstate->num_connectors++] = conn;
  3876. }
  3877. drm_connector_list_iter_end(&conn_iter);
  3878. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  3879. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  3880. if (cstate->num_ds_enabled) {
  3881. if (!state->state)
  3882. goto end;
  3883. drm_atomic_crtc_state_for_each_plane_state(plane,
  3884. pstate, state) {
  3885. if ((pstate->crtc_h > mixer_height) ||
  3886. (pstate->crtc_w > mixer_width)) {
  3887. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  3888. pstate->crtc_w, pstate->crtc_h,
  3889. mixer_width, mixer_height);
  3890. return -E2BIG;
  3891. goto end;
  3892. }
  3893. }
  3894. }
  3895. _sde_crtc_setup_is_ppsplit(state);
  3896. _sde_crtc_setup_lm_bounds(crtc, state);
  3897. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  3898. multirect_plane);
  3899. if (rc) {
  3900. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  3901. goto end;
  3902. }
  3903. rc = sde_core_perf_crtc_check(crtc, state);
  3904. if (rc) {
  3905. SDE_ERROR("crtc%d failed performance check %d\n",
  3906. crtc->base.id, rc);
  3907. goto end;
  3908. }
  3909. rc = _sde_crtc_check_rois(crtc, state);
  3910. if (rc) {
  3911. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  3912. goto end;
  3913. }
  3914. end:
  3915. kfree(pstates);
  3916. kfree(multirect_plane);
  3917. return rc;
  3918. }
  3919. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  3920. {
  3921. struct sde_crtc *sde_crtc;
  3922. int ret;
  3923. if (!crtc) {
  3924. SDE_ERROR("invalid crtc\n");
  3925. return -EINVAL;
  3926. }
  3927. sde_crtc = to_sde_crtc(crtc);
  3928. mutex_lock(&sde_crtc->crtc_lock);
  3929. SDE_EVT32(DRMID(&sde_crtc->base), en, sde_crtc->enabled);
  3930. ret = _sde_crtc_vblank_enable_no_lock(sde_crtc, en);
  3931. if (ret)
  3932. SDE_ERROR("%s vblank enable failed: %d\n",
  3933. sde_crtc->name, ret);
  3934. mutex_unlock(&sde_crtc->crtc_lock);
  3935. return 0;
  3936. }
  3937. /**
  3938. * sde_crtc_install_properties - install all drm properties for crtc
  3939. * @crtc: Pointer to drm crtc structure
  3940. */
  3941. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  3942. struct sde_mdss_cfg *catalog)
  3943. {
  3944. struct sde_crtc *sde_crtc;
  3945. struct drm_device *dev;
  3946. struct sde_kms_info *info;
  3947. struct sde_kms *sde_kms;
  3948. static const struct drm_prop_enum_list e_secure_level[] = {
  3949. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  3950. {SDE_DRM_SEC_ONLY, "sec_only"},
  3951. };
  3952. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  3953. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  3954. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  3955. };
  3956. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  3957. {IDLE_PC_NONE, "idle_pc_none"},
  3958. {IDLE_PC_ENABLE, "idle_pc_enable"},
  3959. {IDLE_PC_DISABLE, "idle_pc_disable"},
  3960. };
  3961. SDE_DEBUG("\n");
  3962. if (!crtc || !catalog) {
  3963. SDE_ERROR("invalid crtc or catalog\n");
  3964. return;
  3965. }
  3966. sde_crtc = to_sde_crtc(crtc);
  3967. dev = crtc->dev;
  3968. sde_kms = _sde_crtc_get_kms(crtc);
  3969. if (!sde_kms) {
  3970. SDE_ERROR("invalid argument\n");
  3971. return;
  3972. }
  3973. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  3974. if (!info) {
  3975. SDE_ERROR("failed to allocate info memory\n");
  3976. return;
  3977. }
  3978. /* range properties */
  3979. msm_property_install_range(&sde_crtc->property_info,
  3980. "input_fence_timeout", 0x0, 0, SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT,
  3981. SDE_CRTC_INPUT_FENCE_TIMEOUT, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  3982. msm_property_install_volatile_range(&sde_crtc->property_info,
  3983. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  3984. msm_property_install_range(&sde_crtc->property_info,
  3985. "output_fence_offset", 0x0, 0, 1, 0,
  3986. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  3987. msm_property_install_range(&sde_crtc->property_info,
  3988. "core_clk", 0x0, 0, U64_MAX,
  3989. sde_kms->perf.max_core_clk_rate,
  3990. CRTC_PROP_CORE_CLK);
  3991. msm_property_install_range(&sde_crtc->property_info,
  3992. "core_ab", 0x0, 0, U64_MAX,
  3993. catalog->perf.max_bw_high * 1000ULL,
  3994. CRTC_PROP_CORE_AB);
  3995. msm_property_install_range(&sde_crtc->property_info,
  3996. "core_ib", 0x0, 0, U64_MAX,
  3997. catalog->perf.max_bw_high * 1000ULL,
  3998. CRTC_PROP_CORE_IB);
  3999. msm_property_install_range(&sde_crtc->property_info,
  4000. "llcc_ab", 0x0, 0, U64_MAX,
  4001. catalog->perf.max_bw_high * 1000ULL,
  4002. CRTC_PROP_LLCC_AB);
  4003. msm_property_install_range(&sde_crtc->property_info,
  4004. "llcc_ib", 0x0, 0, U64_MAX,
  4005. catalog->perf.max_bw_high * 1000ULL,
  4006. CRTC_PROP_LLCC_IB);
  4007. msm_property_install_range(&sde_crtc->property_info,
  4008. "dram_ab", 0x0, 0, U64_MAX,
  4009. catalog->perf.max_bw_high * 1000ULL,
  4010. CRTC_PROP_DRAM_AB);
  4011. msm_property_install_range(&sde_crtc->property_info,
  4012. "dram_ib", 0x0, 0, U64_MAX,
  4013. catalog->perf.max_bw_high * 1000ULL,
  4014. CRTC_PROP_DRAM_IB);
  4015. msm_property_install_range(&sde_crtc->property_info,
  4016. "rot_prefill_bw", 0, 0, U64_MAX,
  4017. catalog->perf.max_bw_high * 1000ULL,
  4018. CRTC_PROP_ROT_PREFILL_BW);
  4019. msm_property_install_range(&sde_crtc->property_info,
  4020. "rot_clk", 0, 0, U64_MAX,
  4021. sde_kms->perf.max_core_clk_rate,
  4022. CRTC_PROP_ROT_CLK);
  4023. msm_property_install_range(&sde_crtc->property_info,
  4024. "idle_time", 0, 0, U64_MAX, 0,
  4025. CRTC_PROP_IDLE_TIMEOUT);
  4026. if (catalog->has_idle_pc)
  4027. msm_property_install_enum(&sde_crtc->property_info,
  4028. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4029. ARRAY_SIZE(e_idle_pc_state),
  4030. CRTC_PROP_IDLE_PC_STATE);
  4031. if (catalog->has_cwb_support)
  4032. msm_property_install_enum(&sde_crtc->property_info,
  4033. "capture_mode", 0, 0, e_cwb_data_points,
  4034. ARRAY_SIZE(e_cwb_data_points),
  4035. CRTC_PROP_CAPTURE_OUTPUT);
  4036. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4037. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4038. msm_property_install_volatile_range(&sde_crtc->property_info,
  4039. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4040. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4041. 0x0, 0, e_secure_level,
  4042. ARRAY_SIZE(e_secure_level),
  4043. CRTC_PROP_SECURITY_LEVEL);
  4044. sde_kms_info_reset(info);
  4045. if (catalog->has_dim_layer) {
  4046. msm_property_install_volatile_range(&sde_crtc->property_info,
  4047. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4048. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4049. SDE_MAX_DIM_LAYERS);
  4050. }
  4051. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4052. sde_kms_info_add_keyint(info, "max_linewidth",
  4053. catalog->max_mixer_width);
  4054. sde_kms_info_add_keyint(info, "max_blendstages",
  4055. catalog->max_mixer_blendstages);
  4056. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED2)
  4057. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4058. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED3)
  4059. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4060. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED3LITE)
  4061. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4062. sde_kms_info_add_keyint(info, "UBWC version", catalog->ubwc_version);
  4063. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4064. catalog->macrotile_mode);
  4065. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4066. catalog->mdp[0].highest_bank_bit);
  4067. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4068. catalog->mdp[0].ubwc_swizzle);
  4069. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4070. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4071. else
  4072. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4073. if (sde_is_custom_client()) {
  4074. /* No support for SMART_DMA_V1 yet */
  4075. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4076. sde_kms_info_add_keystr(info,
  4077. "smart_dma_rev", "smart_dma_v2");
  4078. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4079. sde_kms_info_add_keystr(info,
  4080. "smart_dma_rev", "smart_dma_v2p5");
  4081. }
  4082. if (catalog->mdp[0].has_dest_scaler) {
  4083. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4084. catalog->mdp[0].has_dest_scaler);
  4085. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4086. catalog->ds_count);
  4087. if (catalog->ds[0].top) {
  4088. sde_kms_info_add_keyint(info,
  4089. "max_dest_scaler_input_width",
  4090. catalog->ds[0].top->maxinputwidth);
  4091. sde_kms_info_add_keyint(info,
  4092. "max_dest_scaler_output_width",
  4093. catalog->ds[0].top->maxinputwidth);
  4094. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4095. catalog->ds[0].top->maxupscale);
  4096. }
  4097. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4098. msm_property_install_volatile_range(
  4099. &sde_crtc->property_info, "dest_scaler",
  4100. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4101. msm_property_install_blob(&sde_crtc->property_info,
  4102. "ds_lut_ed", 0,
  4103. CRTC_PROP_DEST_SCALER_LUT_ED);
  4104. msm_property_install_blob(&sde_crtc->property_info,
  4105. "ds_lut_cir", 0,
  4106. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4107. msm_property_install_blob(&sde_crtc->property_info,
  4108. "ds_lut_sep", 0,
  4109. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4110. } else if (catalog->ds[0].features
  4111. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4112. msm_property_install_volatile_range(
  4113. &sde_crtc->property_info, "dest_scaler",
  4114. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4115. }
  4116. }
  4117. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4118. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4119. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4120. if (catalog->perf.max_bw_low)
  4121. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4122. catalog->perf.max_bw_low * 1000LL);
  4123. if (catalog->perf.max_bw_high)
  4124. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4125. catalog->perf.max_bw_high * 1000LL);
  4126. if (catalog->perf.min_core_ib)
  4127. sde_kms_info_add_keyint(info, "min_core_ib",
  4128. catalog->perf.min_core_ib * 1000LL);
  4129. if (catalog->perf.min_llcc_ib)
  4130. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4131. catalog->perf.min_llcc_ib * 1000LL);
  4132. if (catalog->perf.min_dram_ib)
  4133. sde_kms_info_add_keyint(info, "min_dram_ib",
  4134. catalog->perf.min_dram_ib * 1000LL);
  4135. if (sde_kms->perf.max_core_clk_rate)
  4136. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4137. sde_kms->perf.max_core_clk_rate);
  4138. sde_kms_info_add_keystr(info, "core_ib_ff",
  4139. catalog->perf.core_ib_ff);
  4140. sde_kms_info_add_keystr(info, "core_clk_ff",
  4141. catalog->perf.core_clk_ff);
  4142. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4143. catalog->perf.comp_ratio_rt);
  4144. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4145. catalog->perf.comp_ratio_nrt);
  4146. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4147. catalog->perf.dest_scale_prefill_lines);
  4148. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4149. catalog->perf.undersized_prefill_lines);
  4150. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4151. catalog->perf.macrotile_prefill_lines);
  4152. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4153. catalog->perf.yuv_nv12_prefill_lines);
  4154. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4155. catalog->perf.linear_prefill_lines);
  4156. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4157. catalog->perf.downscaling_prefill_lines);
  4158. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4159. catalog->perf.xtra_prefill_lines);
  4160. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4161. catalog->perf.amortizable_threshold);
  4162. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4163. catalog->perf.min_prefill_lines);
  4164. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4165. catalog->perf.num_mnoc_ports);
  4166. sde_kms_info_add_keyint(info, "axi_bus_width",
  4167. catalog->perf.axi_bus_width);
  4168. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4169. catalog->sui_supported_blendstage);
  4170. if (catalog->ubwc_bw_calc_version)
  4171. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4172. catalog->ubwc_bw_calc_version);
  4173. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4174. info->data, SDE_KMS_INFO_DATALEN(info), CRTC_PROP_INFO);
  4175. kfree(info);
  4176. }
  4177. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4178. const struct drm_crtc_state *state, uint64_t *val)
  4179. {
  4180. struct sde_crtc *sde_crtc;
  4181. struct sde_crtc_state *cstate;
  4182. uint32_t offset;
  4183. bool is_vid = false;
  4184. struct drm_encoder *encoder;
  4185. sde_crtc = to_sde_crtc(crtc);
  4186. cstate = to_sde_crtc_state(state);
  4187. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4188. if (sde_encoder_check_curr_mode(encoder,
  4189. MSM_DISPLAY_VIDEO_MODE))
  4190. is_vid = true;
  4191. if (is_vid)
  4192. break;
  4193. }
  4194. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4195. /*
  4196. * Increment trigger offset for vidoe mode alone as its release fence
  4197. * can be triggered only after the next frame-update. For cmd mode &
  4198. * virtual displays the release fence for the current frame can be
  4199. * triggered right after PP_DONE/WB_DONE interrupt
  4200. */
  4201. if (is_vid)
  4202. offset++;
  4203. /*
  4204. * Hwcomposer now queries the fences using the commit list in atomic
  4205. * commit ioctl. The offset should be set to next timeline
  4206. * which will be incremented during the prepare commit phase
  4207. */
  4208. offset++;
  4209. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4210. }
  4211. /**
  4212. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4213. * @crtc: Pointer to drm crtc structure
  4214. * @state: Pointer to drm crtc state structure
  4215. * @property: Pointer to targeted drm property
  4216. * @val: Updated property value
  4217. * @Returns: Zero on success
  4218. */
  4219. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4220. struct drm_crtc_state *state,
  4221. struct drm_property *property,
  4222. uint64_t val)
  4223. {
  4224. struct sde_crtc *sde_crtc;
  4225. struct sde_crtc_state *cstate;
  4226. int idx, ret;
  4227. uint64_t fence_fd;
  4228. if (!crtc || !state || !property) {
  4229. SDE_ERROR("invalid argument(s)\n");
  4230. return -EINVAL;
  4231. }
  4232. sde_crtc = to_sde_crtc(crtc);
  4233. cstate = to_sde_crtc_state(state);
  4234. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4235. /* check with cp property system first */
  4236. ret = sde_cp_crtc_set_property(crtc, property, val);
  4237. if (ret != -ENOENT)
  4238. goto exit;
  4239. /* if not handled by cp, check msm_property system */
  4240. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4241. &cstate->property_state, property, val);
  4242. if (ret)
  4243. goto exit;
  4244. idx = msm_property_index(&sde_crtc->property_info, property);
  4245. switch (idx) {
  4246. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4247. _sde_crtc_set_input_fence_timeout(cstate);
  4248. break;
  4249. case CRTC_PROP_DIM_LAYER_V1:
  4250. _sde_crtc_set_dim_layer_v1(cstate,
  4251. (void __user *)(uintptr_t)val);
  4252. break;
  4253. case CRTC_PROP_ROI_V1:
  4254. ret = _sde_crtc_set_roi_v1(state,
  4255. (void __user *)(uintptr_t)val);
  4256. break;
  4257. case CRTC_PROP_DEST_SCALER:
  4258. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4259. (void __user *)(uintptr_t)val);
  4260. break;
  4261. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4262. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4263. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4264. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4265. break;
  4266. case CRTC_PROP_CORE_CLK:
  4267. case CRTC_PROP_CORE_AB:
  4268. case CRTC_PROP_CORE_IB:
  4269. cstate->bw_control = true;
  4270. break;
  4271. case CRTC_PROP_LLCC_AB:
  4272. case CRTC_PROP_LLCC_IB:
  4273. case CRTC_PROP_DRAM_AB:
  4274. case CRTC_PROP_DRAM_IB:
  4275. cstate->bw_control = true;
  4276. cstate->bw_split_vote = true;
  4277. break;
  4278. case CRTC_PROP_OUTPUT_FENCE:
  4279. if (!val)
  4280. goto exit;
  4281. ret = _sde_crtc_get_output_fence(crtc, state, &fence_fd);
  4282. if (ret) {
  4283. SDE_ERROR("fence create failed rc:%d\n", ret);
  4284. goto exit;
  4285. }
  4286. ret = copy_to_user((uint64_t __user *)(uintptr_t)val, &fence_fd,
  4287. sizeof(uint64_t));
  4288. if (ret) {
  4289. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4290. put_unused_fd(fence_fd);
  4291. ret = -EFAULT;
  4292. goto exit;
  4293. }
  4294. break;
  4295. default:
  4296. /* nothing to do */
  4297. break;
  4298. }
  4299. exit:
  4300. if (ret) {
  4301. if (ret != -EPERM)
  4302. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4303. crtc->name, DRMID(property),
  4304. property->name, ret);
  4305. else
  4306. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4307. crtc->name, DRMID(property),
  4308. property->name, ret);
  4309. } else {
  4310. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4311. property->base.id, val);
  4312. }
  4313. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4314. return ret;
  4315. }
  4316. /**
  4317. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4318. * @crtc: Pointer to drm crtc structure
  4319. * @state: Pointer to drm crtc state structure
  4320. * @property: Pointer to targeted drm property
  4321. * @val: Pointer to variable for receiving property value
  4322. * @Returns: Zero on success
  4323. */
  4324. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4325. const struct drm_crtc_state *state,
  4326. struct drm_property *property,
  4327. uint64_t *val)
  4328. {
  4329. struct sde_crtc *sde_crtc;
  4330. struct sde_crtc_state *cstate;
  4331. int ret = -EINVAL, i;
  4332. if (!crtc || !state) {
  4333. SDE_ERROR("invalid argument(s)\n");
  4334. goto end;
  4335. }
  4336. sde_crtc = to_sde_crtc(crtc);
  4337. cstate = to_sde_crtc_state(state);
  4338. i = msm_property_index(&sde_crtc->property_info, property);
  4339. if (i == CRTC_PROP_OUTPUT_FENCE) {
  4340. *val = ~0;
  4341. ret = 0;
  4342. } else {
  4343. ret = msm_property_atomic_get(&sde_crtc->property_info,
  4344. &cstate->property_state, property, val);
  4345. if (ret)
  4346. ret = sde_cp_crtc_get_property(crtc, property, val);
  4347. }
  4348. if (ret)
  4349. DRM_ERROR("get property failed\n");
  4350. end:
  4351. return ret;
  4352. }
  4353. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  4354. struct drm_crtc_state *crtc_state)
  4355. {
  4356. struct sde_crtc *sde_crtc;
  4357. struct sde_crtc_state *cstate;
  4358. struct drm_property *drm_prop;
  4359. enum msm_mdp_crtc_property prop_idx;
  4360. if (!crtc || !crtc_state) {
  4361. SDE_ERROR("invalid params\n");
  4362. return -EINVAL;
  4363. }
  4364. sde_crtc = to_sde_crtc(crtc);
  4365. cstate = to_sde_crtc_state(crtc_state);
  4366. sde_cp_crtc_clear(crtc);
  4367. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  4368. uint64_t val = cstate->property_values[prop_idx].value;
  4369. uint64_t def;
  4370. int ret;
  4371. drm_prop = msm_property_index_to_drm_property(
  4372. &sde_crtc->property_info, prop_idx);
  4373. if (!drm_prop) {
  4374. /* not all props will be installed, based on caps */
  4375. SDE_DEBUG("%s: invalid property index %d\n",
  4376. sde_crtc->name, prop_idx);
  4377. continue;
  4378. }
  4379. def = msm_property_get_default(&sde_crtc->property_info,
  4380. prop_idx);
  4381. if (val == def)
  4382. continue;
  4383. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  4384. sde_crtc->name, drm_prop->name, prop_idx, val,
  4385. def);
  4386. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  4387. def);
  4388. if (ret) {
  4389. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  4390. sde_crtc->name, prop_idx, ret);
  4391. continue;
  4392. }
  4393. }
  4394. return 0;
  4395. }
  4396. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  4397. {
  4398. struct sde_crtc *sde_crtc;
  4399. struct sde_crtc_mixer *m;
  4400. int i;
  4401. if (!crtc) {
  4402. SDE_ERROR("invalid argument\n");
  4403. return;
  4404. }
  4405. sde_crtc = to_sde_crtc(crtc);
  4406. sde_crtc->misr_enable_sui = enable;
  4407. sde_crtc->misr_frame_count = frame_count;
  4408. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4409. m = &sde_crtc->mixers[i];
  4410. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  4411. continue;
  4412. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  4413. }
  4414. }
  4415. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  4416. struct sde_crtc_misr_info *crtc_misr_info)
  4417. {
  4418. struct sde_crtc *sde_crtc;
  4419. struct sde_kms *sde_kms;
  4420. if (!crtc_misr_info) {
  4421. SDE_ERROR("invalid misr info\n");
  4422. return;
  4423. }
  4424. crtc_misr_info->misr_enable = false;
  4425. crtc_misr_info->misr_frame_count = 0;
  4426. if (!crtc) {
  4427. SDE_ERROR("invalid crtc\n");
  4428. return;
  4429. }
  4430. sde_kms = _sde_crtc_get_kms(crtc);
  4431. if (!sde_kms) {
  4432. SDE_ERROR("invalid sde_kms\n");
  4433. return;
  4434. }
  4435. if (sde_kms_is_secure_session_inprogress(sde_kms))
  4436. return;
  4437. sde_crtc = to_sde_crtc(crtc);
  4438. crtc_misr_info->misr_enable =
  4439. sde_crtc->misr_enable_debugfs ? true : false;
  4440. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  4441. }
  4442. #ifdef CONFIG_DEBUG_FS
  4443. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  4444. {
  4445. struct sde_crtc *sde_crtc;
  4446. struct sde_plane_state *pstate = NULL;
  4447. struct sde_crtc_mixer *m;
  4448. struct drm_crtc *crtc;
  4449. struct drm_plane *plane;
  4450. struct drm_display_mode *mode;
  4451. struct drm_framebuffer *fb;
  4452. struct drm_plane_state *state;
  4453. struct sde_crtc_state *cstate;
  4454. int i, out_width, out_height;
  4455. if (!s || !s->private)
  4456. return -EINVAL;
  4457. sde_crtc = s->private;
  4458. crtc = &sde_crtc->base;
  4459. cstate = to_sde_crtc_state(crtc->state);
  4460. mutex_lock(&sde_crtc->crtc_lock);
  4461. mode = &crtc->state->adjusted_mode;
  4462. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4463. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4464. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  4465. mode->hdisplay, mode->vdisplay);
  4466. seq_puts(s, "\n");
  4467. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4468. m = &sde_crtc->mixers[i];
  4469. if (!m->hw_lm)
  4470. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  4471. else if (!m->hw_ctl)
  4472. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  4473. else
  4474. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  4475. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  4476. out_width, out_height);
  4477. }
  4478. seq_puts(s, "\n");
  4479. for (i = 0; i < cstate->num_dim_layers; i++) {
  4480. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  4481. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  4482. i, dim_layer->stage, dim_layer->flags);
  4483. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  4484. dim_layer->rect.x, dim_layer->rect.y,
  4485. dim_layer->rect.w, dim_layer->rect.h);
  4486. seq_printf(s,
  4487. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  4488. dim_layer->color_fill.color_0,
  4489. dim_layer->color_fill.color_1,
  4490. dim_layer->color_fill.color_2,
  4491. dim_layer->color_fill.color_3);
  4492. seq_puts(s, "\n");
  4493. }
  4494. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4495. pstate = to_sde_plane_state(plane->state);
  4496. state = plane->state;
  4497. if (!pstate || !state)
  4498. continue;
  4499. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  4500. plane->base.id, pstate->stage, pstate->rotation);
  4501. if (plane->state->fb) {
  4502. fb = plane->state->fb;
  4503. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  4504. fb->base.id, (char *) &fb->format->format,
  4505. fb->width, fb->height);
  4506. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  4507. seq_printf(s, "cpp[%d]:%u ",
  4508. i, fb->format->cpp[i]);
  4509. seq_puts(s, "\n\t");
  4510. seq_printf(s, "modifier:%8llu ", fb->modifier);
  4511. seq_puts(s, "\n");
  4512. seq_puts(s, "\t");
  4513. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  4514. seq_printf(s, "pitches[%d]:%8u ", i,
  4515. fb->pitches[i]);
  4516. seq_puts(s, "\n");
  4517. seq_puts(s, "\t");
  4518. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  4519. seq_printf(s, "offsets[%d]:%8u ", i,
  4520. fb->offsets[i]);
  4521. seq_puts(s, "\n");
  4522. }
  4523. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  4524. state->src_x >> 16, state->src_y >> 16,
  4525. state->src_w >> 16, state->src_h >> 16);
  4526. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  4527. state->crtc_x, state->crtc_y, state->crtc_w,
  4528. state->crtc_h);
  4529. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  4530. pstate->multirect_mode, pstate->multirect_index);
  4531. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  4532. pstate->excl_rect.x, pstate->excl_rect.y,
  4533. pstate->excl_rect.w, pstate->excl_rect.h);
  4534. seq_puts(s, "\n");
  4535. }
  4536. if (sde_crtc->vblank_cb_count) {
  4537. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  4538. u32 diff_ms = ktime_to_ms(diff);
  4539. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  4540. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  4541. seq_printf(s,
  4542. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  4543. fps, sde_crtc->vblank_cb_count,
  4544. ktime_to_ms(diff), sde_crtc->play_count);
  4545. /* reset time & count for next measurement */
  4546. sde_crtc->vblank_cb_count = 0;
  4547. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  4548. }
  4549. mutex_unlock(&sde_crtc->crtc_lock);
  4550. return 0;
  4551. }
  4552. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  4553. {
  4554. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  4555. }
  4556. static ssize_t _sde_crtc_misr_setup(struct file *file,
  4557. const char __user *user_buf, size_t count, loff_t *ppos)
  4558. {
  4559. struct drm_crtc *crtc;
  4560. struct sde_crtc *sde_crtc;
  4561. int rc;
  4562. char buf[MISR_BUFF_SIZE + 1];
  4563. u32 frame_count, enable;
  4564. size_t buff_copy;
  4565. struct sde_kms *sde_kms;
  4566. if (!file || !file->private_data)
  4567. return -EINVAL;
  4568. sde_crtc = file->private_data;
  4569. crtc = &sde_crtc->base;
  4570. sde_kms = _sde_crtc_get_kms(crtc);
  4571. if (!sde_kms) {
  4572. SDE_ERROR("invalid sde_kms\n");
  4573. return -EINVAL;
  4574. }
  4575. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4576. if (copy_from_user(buf, user_buf, buff_copy)) {
  4577. SDE_ERROR("buffer copy failed\n");
  4578. return -EINVAL;
  4579. }
  4580. buf[buff_copy] = 0; /* end of string */
  4581. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4582. return -EINVAL;
  4583. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4584. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  4585. DRMID(crtc));
  4586. return -EINVAL;
  4587. }
  4588. rc = pm_runtime_get_sync(crtc->dev->dev);
  4589. if (rc < 0)
  4590. return rc;
  4591. sde_crtc->misr_enable_debugfs = enable;
  4592. sde_crtc_misr_setup(crtc, enable, frame_count);
  4593. pm_runtime_put_sync(crtc->dev->dev);
  4594. return count;
  4595. }
  4596. static ssize_t _sde_crtc_misr_read(struct file *file,
  4597. char __user *user_buff, size_t count, loff_t *ppos)
  4598. {
  4599. struct drm_crtc *crtc;
  4600. struct sde_crtc *sde_crtc;
  4601. struct sde_kms *sde_kms;
  4602. struct sde_crtc_mixer *m;
  4603. int i = 0, rc;
  4604. ssize_t len = 0;
  4605. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4606. if (*ppos)
  4607. return 0;
  4608. if (!file || !file->private_data)
  4609. return -EINVAL;
  4610. sde_crtc = file->private_data;
  4611. crtc = &sde_crtc->base;
  4612. sde_kms = _sde_crtc_get_kms(crtc);
  4613. if (!sde_kms)
  4614. return -EINVAL;
  4615. rc = pm_runtime_get_sync(crtc->dev->dev);
  4616. if (rc < 0)
  4617. return rc;
  4618. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4619. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  4620. goto end;
  4621. }
  4622. if (!sde_crtc->misr_enable_debugfs) {
  4623. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4624. "disabled\n");
  4625. goto buff_check;
  4626. }
  4627. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4628. u32 misr_value = 0;
  4629. m = &sde_crtc->mixers[i];
  4630. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  4631. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4632. "invalid\n");
  4633. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  4634. continue;
  4635. }
  4636. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  4637. if (rc) {
  4638. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4639. "invalid\n");
  4640. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  4641. DRMID(crtc), rc);
  4642. continue;
  4643. } else {
  4644. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4645. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  4646. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4647. "0x%x\n", misr_value);
  4648. }
  4649. }
  4650. buff_check:
  4651. if (count <= len) {
  4652. len = 0;
  4653. goto end;
  4654. }
  4655. if (copy_to_user(user_buff, buf, len)) {
  4656. len = -EFAULT;
  4657. goto end;
  4658. }
  4659. *ppos += len; /* increase offset */
  4660. end:
  4661. pm_runtime_put_sync(crtc->dev->dev);
  4662. return len;
  4663. }
  4664. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  4665. static int __prefix ## _open(struct inode *inode, struct file *file) \
  4666. { \
  4667. return single_open(file, __prefix ## _show, inode->i_private); \
  4668. } \
  4669. static const struct file_operations __prefix ## _fops = { \
  4670. .owner = THIS_MODULE, \
  4671. .open = __prefix ## _open, \
  4672. .release = single_release, \
  4673. .read = seq_read, \
  4674. .llseek = seq_lseek, \
  4675. }
  4676. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  4677. {
  4678. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  4679. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4680. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4681. int i;
  4682. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  4683. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  4684. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc));
  4685. seq_printf(s, "core_clk_rate: %llu\n",
  4686. sde_crtc->cur_perf.core_clk_rate);
  4687. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  4688. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  4689. seq_printf(s, "bw_ctl[%s]: %llu\n",
  4690. sde_power_handle_get_dbus_name(i),
  4691. sde_crtc->cur_perf.bw_ctl[i]);
  4692. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  4693. sde_power_handle_get_dbus_name(i),
  4694. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  4695. }
  4696. return 0;
  4697. }
  4698. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  4699. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  4700. {
  4701. struct drm_crtc *crtc;
  4702. struct drm_plane *plane;
  4703. struct drm_connector *conn;
  4704. struct drm_mode_object *drm_obj;
  4705. struct sde_crtc *sde_crtc;
  4706. struct sde_crtc_state *cstate;
  4707. struct sde_fence_context *ctx;
  4708. struct drm_connector_list_iter conn_iter;
  4709. struct drm_device *dev;
  4710. if (!s || !s->private)
  4711. return -EINVAL;
  4712. sde_crtc = s->private;
  4713. crtc = &sde_crtc->base;
  4714. dev = crtc->dev;
  4715. cstate = to_sde_crtc_state(crtc->state);
  4716. /* Dump input fence info */
  4717. seq_puts(s, "===Input fence===\n");
  4718. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4719. struct sde_plane_state *pstate;
  4720. struct dma_fence *fence;
  4721. pstate = to_sde_plane_state(plane->state);
  4722. if (!pstate)
  4723. continue;
  4724. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  4725. pstate->stage);
  4726. fence = pstate->input_fence;
  4727. if (fence)
  4728. sde_fence_list_dump(fence, &s);
  4729. }
  4730. /* Dump release fence info */
  4731. seq_puts(s, "\n");
  4732. seq_puts(s, "===Release fence===\n");
  4733. ctx = sde_crtc->output_fence;
  4734. drm_obj = &crtc->base;
  4735. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  4736. seq_puts(s, "\n");
  4737. /* Dump retire fence info */
  4738. seq_puts(s, "===Retire fence===\n");
  4739. drm_connector_list_iter_begin(dev, &conn_iter);
  4740. drm_for_each_connector_iter(conn, &conn_iter)
  4741. if (conn->state && conn->state->crtc == crtc &&
  4742. cstate->num_connectors < MAX_CONNECTORS) {
  4743. struct sde_connector *c_conn;
  4744. c_conn = to_sde_connector(conn);
  4745. ctx = c_conn->retire_fence;
  4746. drm_obj = &conn->base;
  4747. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  4748. }
  4749. drm_connector_list_iter_end(&conn_iter);
  4750. seq_puts(s, "\n");
  4751. return 0;
  4752. }
  4753. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  4754. {
  4755. return single_open(file, _sde_debugfs_fence_status_show,
  4756. inode->i_private);
  4757. }
  4758. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  4759. {
  4760. struct sde_crtc *sde_crtc;
  4761. struct sde_kms *sde_kms;
  4762. static const struct file_operations debugfs_status_fops = {
  4763. .open = _sde_debugfs_status_open,
  4764. .read = seq_read,
  4765. .llseek = seq_lseek,
  4766. .release = single_release,
  4767. };
  4768. static const struct file_operations debugfs_misr_fops = {
  4769. .open = simple_open,
  4770. .read = _sde_crtc_misr_read,
  4771. .write = _sde_crtc_misr_setup,
  4772. };
  4773. static const struct file_operations debugfs_fps_fops = {
  4774. .open = _sde_debugfs_fps_status,
  4775. .read = seq_read,
  4776. };
  4777. static const struct file_operations debugfs_fence_fops = {
  4778. .open = _sde_debugfs_fence_status,
  4779. .read = seq_read,
  4780. };
  4781. if (!crtc)
  4782. return -EINVAL;
  4783. sde_crtc = to_sde_crtc(crtc);
  4784. sde_kms = _sde_crtc_get_kms(crtc);
  4785. if (!sde_kms)
  4786. return -EINVAL;
  4787. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  4788. crtc->dev->primary->debugfs_root);
  4789. if (!sde_crtc->debugfs_root)
  4790. return -ENOMEM;
  4791. /* don't error check these */
  4792. debugfs_create_file("status", 0400,
  4793. sde_crtc->debugfs_root,
  4794. sde_crtc, &debugfs_status_fops);
  4795. debugfs_create_file("state", 0400,
  4796. sde_crtc->debugfs_root,
  4797. &sde_crtc->base,
  4798. &sde_crtc_debugfs_state_fops);
  4799. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  4800. sde_crtc, &debugfs_misr_fops);
  4801. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  4802. sde_crtc, &debugfs_fps_fops);
  4803. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  4804. sde_crtc, &debugfs_fence_fops);
  4805. return 0;
  4806. }
  4807. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  4808. {
  4809. struct sde_crtc *sde_crtc;
  4810. if (!crtc)
  4811. return;
  4812. sde_crtc = to_sde_crtc(crtc);
  4813. debugfs_remove_recursive(sde_crtc->debugfs_root);
  4814. }
  4815. #else
  4816. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  4817. {
  4818. return 0;
  4819. }
  4820. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  4821. {
  4822. }
  4823. #endif /* CONFIG_DEBUG_FS */
  4824. static int sde_crtc_late_register(struct drm_crtc *crtc)
  4825. {
  4826. return _sde_crtc_init_debugfs(crtc);
  4827. }
  4828. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  4829. {
  4830. _sde_crtc_destroy_debugfs(crtc);
  4831. }
  4832. static const struct drm_crtc_funcs sde_crtc_funcs = {
  4833. .set_config = drm_atomic_helper_set_config,
  4834. .destroy = sde_crtc_destroy,
  4835. .page_flip = drm_atomic_helper_page_flip,
  4836. .atomic_set_property = sde_crtc_atomic_set_property,
  4837. .atomic_get_property = sde_crtc_atomic_get_property,
  4838. .reset = sde_crtc_reset,
  4839. .atomic_duplicate_state = sde_crtc_duplicate_state,
  4840. .atomic_destroy_state = sde_crtc_destroy_state,
  4841. .late_register = sde_crtc_late_register,
  4842. .early_unregister = sde_crtc_early_unregister,
  4843. };
  4844. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  4845. .mode_fixup = sde_crtc_mode_fixup,
  4846. .disable = sde_crtc_disable,
  4847. .atomic_enable = sde_crtc_enable,
  4848. .atomic_check = sde_crtc_atomic_check,
  4849. .atomic_begin = sde_crtc_atomic_begin,
  4850. .atomic_flush = sde_crtc_atomic_flush,
  4851. };
  4852. static void _sde_crtc_event_cb(struct kthread_work *work)
  4853. {
  4854. struct sde_crtc_event *event;
  4855. struct sde_crtc *sde_crtc;
  4856. unsigned long irq_flags;
  4857. if (!work) {
  4858. SDE_ERROR("invalid work item\n");
  4859. return;
  4860. }
  4861. event = container_of(work, struct sde_crtc_event, kt_work);
  4862. /* set sde_crtc to NULL for static work structures */
  4863. sde_crtc = event->sde_crtc;
  4864. if (!sde_crtc)
  4865. return;
  4866. if (event->cb_func)
  4867. event->cb_func(&sde_crtc->base, event->usr);
  4868. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  4869. list_add_tail(&event->list, &sde_crtc->event_free_list);
  4870. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  4871. }
  4872. int sde_crtc_event_queue(struct drm_crtc *crtc,
  4873. void (*func)(struct drm_crtc *crtc, void *usr),
  4874. void *usr, bool color_processing_event)
  4875. {
  4876. unsigned long irq_flags;
  4877. struct sde_crtc *sde_crtc;
  4878. struct msm_drm_private *priv;
  4879. struct sde_crtc_event *event = NULL;
  4880. u32 crtc_id;
  4881. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  4882. SDE_ERROR("invalid parameters\n");
  4883. return -EINVAL;
  4884. }
  4885. sde_crtc = to_sde_crtc(crtc);
  4886. priv = crtc->dev->dev_private;
  4887. crtc_id = drm_crtc_index(crtc);
  4888. /*
  4889. * Obtain an event struct from the private cache. This event
  4890. * queue may be called from ISR contexts, so use a private
  4891. * cache to avoid calling any memory allocation functions.
  4892. */
  4893. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  4894. if (!list_empty(&sde_crtc->event_free_list)) {
  4895. event = list_first_entry(&sde_crtc->event_free_list,
  4896. struct sde_crtc_event, list);
  4897. list_del_init(&event->list);
  4898. }
  4899. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  4900. if (!event)
  4901. return -ENOMEM;
  4902. /* populate event node */
  4903. event->sde_crtc = sde_crtc;
  4904. event->cb_func = func;
  4905. event->usr = usr;
  4906. /* queue new event request */
  4907. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  4908. if (color_processing_event)
  4909. kthread_queue_work(&priv->pp_event_worker,
  4910. &event->kt_work);
  4911. else
  4912. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  4913. &event->kt_work);
  4914. return 0;
  4915. }
  4916. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  4917. {
  4918. int i, rc = 0;
  4919. if (!sde_crtc) {
  4920. SDE_ERROR("invalid crtc\n");
  4921. return -EINVAL;
  4922. }
  4923. spin_lock_init(&sde_crtc->event_lock);
  4924. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  4925. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  4926. list_add_tail(&sde_crtc->event_cache[i].list,
  4927. &sde_crtc->event_free_list);
  4928. return rc;
  4929. }
  4930. /*
  4931. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  4932. */
  4933. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  4934. {
  4935. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  4936. idle_notify_work.work);
  4937. struct drm_crtc *crtc;
  4938. struct drm_event event;
  4939. int ret = 0;
  4940. if (!sde_crtc) {
  4941. SDE_ERROR("invalid sde crtc\n");
  4942. } else {
  4943. crtc = &sde_crtc->base;
  4944. event.type = DRM_EVENT_IDLE_NOTIFY;
  4945. event.length = sizeof(u32);
  4946. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  4947. &event, (u8 *)&ret);
  4948. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  4949. }
  4950. }
  4951. /* initialize crtc */
  4952. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  4953. {
  4954. struct drm_crtc *crtc = NULL;
  4955. struct sde_crtc *sde_crtc = NULL;
  4956. struct msm_drm_private *priv = NULL;
  4957. struct sde_kms *kms = NULL;
  4958. int i, rc;
  4959. priv = dev->dev_private;
  4960. kms = to_sde_kms(priv->kms);
  4961. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  4962. if (!sde_crtc)
  4963. return ERR_PTR(-ENOMEM);
  4964. crtc = &sde_crtc->base;
  4965. crtc->dev = dev;
  4966. mutex_init(&sde_crtc->crtc_lock);
  4967. spin_lock_init(&sde_crtc->spin_lock);
  4968. atomic_set(&sde_crtc->frame_pending, 0);
  4969. sde_crtc->enabled = false;
  4970. /* Below parameters are for fps calculation for sysfs node */
  4971. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  4972. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  4973. sizeof(ktime_t), GFP_KERNEL);
  4974. if (!sde_crtc->fps_info.time_buf)
  4975. SDE_ERROR("invalid buffer\n");
  4976. else
  4977. memset(sde_crtc->fps_info.time_buf, 0,
  4978. sizeof(*(sde_crtc->fps_info.time_buf)));
  4979. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  4980. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  4981. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  4982. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  4983. list_add(&sde_crtc->frame_events[i].list,
  4984. &sde_crtc->frame_event_list);
  4985. kthread_init_work(&sde_crtc->frame_events[i].work,
  4986. sde_crtc_frame_event_work);
  4987. }
  4988. drm_crtc_init_with_planes(dev, crtc, plane, NULL, &sde_crtc_funcs,
  4989. NULL);
  4990. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  4991. /* save user friendly CRTC name for later */
  4992. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  4993. /* initialize event handling */
  4994. rc = _sde_crtc_init_events(sde_crtc);
  4995. if (rc) {
  4996. drm_crtc_cleanup(crtc);
  4997. kfree(sde_crtc);
  4998. return ERR_PTR(rc);
  4999. }
  5000. /* initialize output fence support */
  5001. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5002. if (IS_ERR(sde_crtc->output_fence)) {
  5003. rc = PTR_ERR(sde_crtc->output_fence);
  5004. SDE_ERROR("failed to init fence, %d\n", rc);
  5005. drm_crtc_cleanup(crtc);
  5006. kfree(sde_crtc);
  5007. return ERR_PTR(rc);
  5008. }
  5009. /* create CRTC properties */
  5010. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5011. priv->crtc_property, sde_crtc->property_data,
  5012. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5013. sizeof(struct sde_crtc_state));
  5014. sde_crtc_install_properties(crtc, kms->catalog);
  5015. /* Install color processing properties */
  5016. sde_cp_crtc_init(crtc);
  5017. sde_cp_crtc_install_properties(crtc);
  5018. sde_crtc->cur_perf.llcc_active = false;
  5019. sde_crtc->new_perf.llcc_active = false;
  5020. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5021. __sde_crtc_idle_notify_work);
  5022. SDE_DEBUG("crtc=%d new_llcc=%d, old_llcc=%d\n",
  5023. crtc->base.id,
  5024. sde_crtc->new_perf.llcc_active,
  5025. sde_crtc->cur_perf.llcc_active);
  5026. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5027. return crtc;
  5028. }
  5029. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5030. {
  5031. struct sde_crtc *sde_crtc;
  5032. int rc = 0;
  5033. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5034. SDE_ERROR("invalid input param(s)\n");
  5035. rc = -EINVAL;
  5036. goto end;
  5037. }
  5038. sde_crtc = to_sde_crtc(crtc);
  5039. sde_crtc->sysfs_dev = device_create_with_groups(
  5040. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5041. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5042. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5043. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5044. PTR_ERR(sde_crtc->sysfs_dev));
  5045. if (!sde_crtc->sysfs_dev)
  5046. rc = -EINVAL;
  5047. else
  5048. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5049. goto end;
  5050. }
  5051. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5052. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5053. if (!sde_crtc->vsync_event_sf)
  5054. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5055. crtc->base.id);
  5056. end:
  5057. return rc;
  5058. }
  5059. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5060. struct drm_crtc *crtc_drm, u32 event)
  5061. {
  5062. struct sde_crtc *crtc = NULL;
  5063. struct sde_crtc_irq_info *node;
  5064. unsigned long flags;
  5065. bool found = false;
  5066. int ret, i = 0;
  5067. bool add_event = false;
  5068. crtc = to_sde_crtc(crtc_drm);
  5069. spin_lock_irqsave(&crtc->spin_lock, flags);
  5070. list_for_each_entry(node, &crtc->user_event_list, list) {
  5071. if (node->event == event) {
  5072. found = true;
  5073. break;
  5074. }
  5075. }
  5076. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5077. /* event already enabled */
  5078. if (found)
  5079. return 0;
  5080. node = NULL;
  5081. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5082. if (custom_events[i].event == event &&
  5083. custom_events[i].func) {
  5084. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5085. if (!node)
  5086. return -ENOMEM;
  5087. INIT_LIST_HEAD(&node->list);
  5088. node->func = custom_events[i].func;
  5089. node->event = event;
  5090. node->state = IRQ_NOINIT;
  5091. spin_lock_init(&node->state_lock);
  5092. break;
  5093. }
  5094. }
  5095. if (!node) {
  5096. SDE_ERROR("unsupported event %x\n", event);
  5097. return -EINVAL;
  5098. }
  5099. ret = 0;
  5100. if (crtc_drm->enabled) {
  5101. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5102. if (ret < 0) {
  5103. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5104. kfree(node);
  5105. return ret;
  5106. }
  5107. INIT_LIST_HEAD(&node->irq.list);
  5108. mutex_lock(&crtc->crtc_lock);
  5109. ret = node->func(crtc_drm, true, &node->irq);
  5110. if (!ret) {
  5111. spin_lock_irqsave(&crtc->spin_lock, flags);
  5112. list_add_tail(&node->list, &crtc->user_event_list);
  5113. add_event = true;
  5114. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5115. }
  5116. mutex_unlock(&crtc->crtc_lock);
  5117. pm_runtime_put_sync(crtc_drm->dev->dev);
  5118. }
  5119. if (add_event)
  5120. return 0;
  5121. if (!ret) {
  5122. spin_lock_irqsave(&crtc->spin_lock, flags);
  5123. list_add_tail(&node->list, &crtc->user_event_list);
  5124. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5125. } else {
  5126. kfree(node);
  5127. }
  5128. return ret;
  5129. }
  5130. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5131. struct drm_crtc *crtc_drm, u32 event)
  5132. {
  5133. struct sde_crtc *crtc = NULL;
  5134. struct sde_crtc_irq_info *node = NULL;
  5135. unsigned long flags;
  5136. bool found = false;
  5137. int ret;
  5138. crtc = to_sde_crtc(crtc_drm);
  5139. spin_lock_irqsave(&crtc->spin_lock, flags);
  5140. list_for_each_entry(node, &crtc->user_event_list, list) {
  5141. if (node->event == event) {
  5142. list_del(&node->list);
  5143. found = true;
  5144. break;
  5145. }
  5146. }
  5147. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5148. /* event already disabled */
  5149. if (!found)
  5150. return 0;
  5151. /**
  5152. * crtc is disabled interrupts are cleared remove from the list,
  5153. * no need to disable/de-register.
  5154. */
  5155. if (!crtc_drm->enabled) {
  5156. kfree(node);
  5157. return 0;
  5158. }
  5159. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5160. if (ret < 0) {
  5161. SDE_ERROR("failed to enable power resource %d\n", ret);
  5162. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5163. kfree(node);
  5164. return ret;
  5165. }
  5166. ret = node->func(crtc_drm, false, &node->irq);
  5167. kfree(node);
  5168. pm_runtime_put_sync(crtc_drm->dev->dev);
  5169. return ret;
  5170. }
  5171. int sde_crtc_register_custom_event(struct sde_kms *kms,
  5172. struct drm_crtc *crtc_drm, u32 event, bool en)
  5173. {
  5174. struct sde_crtc *crtc = NULL;
  5175. int ret;
  5176. crtc = to_sde_crtc(crtc_drm);
  5177. if (!crtc || !kms || !kms->dev) {
  5178. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  5179. kms, ((kms) ? (kms->dev) : NULL));
  5180. return -EINVAL;
  5181. }
  5182. if (en)
  5183. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  5184. else
  5185. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  5186. return ret;
  5187. }
  5188. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  5189. bool en, struct sde_irq_callback *irq)
  5190. {
  5191. return 0;
  5192. }
  5193. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  5194. struct sde_irq_callback *noirq)
  5195. {
  5196. /*
  5197. * IRQ object noirq is not being used here since there is
  5198. * no crtc irq from pm event.
  5199. */
  5200. return 0;
  5201. }
  5202. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  5203. bool en, struct sde_irq_callback *irq)
  5204. {
  5205. return 0;
  5206. }
  5207. /**
  5208. * sde_crtc_update_cont_splash_settings - update mixer settings
  5209. * and initial clk during device bootup for cont_splash use case
  5210. * @crtc: Pointer to drm crtc structure
  5211. */
  5212. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  5213. {
  5214. struct sde_kms *kms = NULL;
  5215. struct msm_drm_private *priv;
  5216. struct sde_crtc *sde_crtc;
  5217. u64 rate;
  5218. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  5219. SDE_ERROR("invalid crtc\n");
  5220. return;
  5221. }
  5222. priv = crtc->dev->dev_private;
  5223. kms = to_sde_kms(priv->kms);
  5224. if (!kms || !kms->catalog) {
  5225. SDE_ERROR("invalid parameters\n");
  5226. return;
  5227. }
  5228. _sde_crtc_setup_mixers(crtc);
  5229. crtc->enabled = true;
  5230. /* update core clk value for initial state with cont-splash */
  5231. sde_crtc = to_sde_crtc(crtc);
  5232. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  5233. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  5234. rate : kms->perf.max_core_clk_rate;
  5235. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  5236. }