hal_api_mon.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668
  1. /*
  2. * Copyright (c) 2017-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_API_MON_H_
  19. #define _HAL_API_MON_H_
  20. #include "qdf_types.h"
  21. #include "hal_internal.h"
  22. #include <target_type.h>
  23. #define HAL_RX_PHY_DATA_RADAR 0x01
  24. #define HAL_SU_MU_CODING_LDPC 0x01
  25. #define HAL_RX_FCS_LEN (4)
  26. #define KEY_EXTIV 0x20
  27. #define HAL_RX_USER_TLV32_TYPE_OFFSET 0x00000000
  28. #define HAL_RX_USER_TLV32_TYPE_LSB 1
  29. #define HAL_RX_USER_TLV32_TYPE_MASK 0x000003FE
  30. #define HAL_RX_USER_TLV32_LEN_OFFSET 0x00000000
  31. #define HAL_RX_USER_TLV32_LEN_LSB 10
  32. #define HAL_RX_USER_TLV32_LEN_MASK 0x003FFC00
  33. #define HAL_RX_USER_TLV32_USERID_OFFSET 0x00000000
  34. #define HAL_RX_USER_TLV32_USERID_LSB 26
  35. #define HAL_RX_USER_TLV32_USERID_MASK 0xFC000000
  36. #define HAL_ALIGN(x, a) HAL_ALIGN_MASK(x, (a)-1)
  37. #define HAL_ALIGN_MASK(x, mask) (typeof(x))(((uint32)(x) + (mask)) & ~(mask))
  38. #define HAL_RX_TLV32_HDR_SIZE 4
  39. #define HAL_RX_GET_USER_TLV32_TYPE(rx_status_tlv_ptr) \
  40. ((*((uint32_t *)(rx_status_tlv_ptr)) & \
  41. HAL_RX_USER_TLV32_TYPE_MASK) >> \
  42. HAL_RX_USER_TLV32_TYPE_LSB)
  43. #define HAL_RX_GET_USER_TLV32_LEN(rx_status_tlv_ptr) \
  44. ((*((uint32_t *)(rx_status_tlv_ptr)) & \
  45. HAL_RX_USER_TLV32_LEN_MASK) >> \
  46. HAL_RX_USER_TLV32_LEN_LSB)
  47. #define HAL_RX_GET_USER_TLV32_USERID(rx_status_tlv_ptr) \
  48. ((*((uint32_t *)(rx_status_tlv_ptr)) & \
  49. HAL_RX_USER_TLV32_USERID_MASK) >> \
  50. HAL_RX_USER_TLV32_USERID_LSB)
  51. #define HAL_TLV_STATUS_PPDU_NOT_DONE 0
  52. #define HAL_TLV_STATUS_PPDU_DONE 1
  53. #define HAL_TLV_STATUS_BUF_DONE 2
  54. #define HAL_TLV_STATUS_PPDU_NON_STD_DONE 3
  55. #define HAL_TLV_STATUS_PPDU_START 4
  56. #define HAL_TLV_STATUS_HEADER 5
  57. #define HAL_TLV_STATUS_MPDU_END 6
  58. #define HAL_TLV_STATUS_MSDU_START 7
  59. #define HAL_TLV_STATUS_MSDU_END 8
  60. #define HAL_MAX_UL_MU_USERS 37
  61. #define HAL_RX_PKT_TYPE_11A 0
  62. #define HAL_RX_PKT_TYPE_11B 1
  63. #define HAL_RX_PKT_TYPE_11N 2
  64. #define HAL_RX_PKT_TYPE_11AC 3
  65. #define HAL_RX_PKT_TYPE_11AX 4
  66. #define HAL_RX_RECEPTION_TYPE_SU 0
  67. #define HAL_RX_RECEPTION_TYPE_MU_MIMO 1
  68. #define HAL_RX_RECEPTION_TYPE_OFDMA 2
  69. #define HAL_RX_RECEPTION_TYPE_MU_OFDMA 3
  70. /* Multiply rate by 2 to avoid float point
  71. * and get rate in units of 500kbps
  72. */
  73. #define HAL_11B_RATE_0MCS 11*2
  74. #define HAL_11B_RATE_1MCS 5.5*2
  75. #define HAL_11B_RATE_2MCS 2*2
  76. #define HAL_11B_RATE_3MCS 1*2
  77. #define HAL_11B_RATE_4MCS 11*2
  78. #define HAL_11B_RATE_5MCS 5.5*2
  79. #define HAL_11B_RATE_6MCS 2*2
  80. #define HAL_11A_RATE_0MCS 48*2
  81. #define HAL_11A_RATE_1MCS 24*2
  82. #define HAL_11A_RATE_2MCS 12*2
  83. #define HAL_11A_RATE_3MCS 6*2
  84. #define HAL_11A_RATE_4MCS 54*2
  85. #define HAL_11A_RATE_5MCS 36*2
  86. #define HAL_11A_RATE_6MCS 18*2
  87. #define HAL_11A_RATE_7MCS 9*2
  88. #define HAL_LEGACY_MCS0 0
  89. #define HAL_LEGACY_MCS1 1
  90. #define HAL_LEGACY_MCS2 2
  91. #define HAL_LEGACY_MCS3 3
  92. #define HAL_LEGACY_MCS4 4
  93. #define HAL_LEGACY_MCS5 5
  94. #define HAL_LEGACY_MCS6 6
  95. #define HAL_LEGACY_MCS7 7
  96. #define HE_GI_0_8 0
  97. #define HE_GI_0_4 1
  98. #define HE_GI_1_6 2
  99. #define HE_GI_3_2 3
  100. #define HT_SGI_PRESENT 0x80
  101. #define HE_LTF_1_X 0
  102. #define HE_LTF_2_X 1
  103. #define HE_LTF_4_X 2
  104. #define HE_LTF_UNKNOWN 3
  105. #define VHT_SIG_SU_NSS_MASK 0x7
  106. #define HT_SIG_SU_NSS_SHIFT 0x3
  107. #define HAL_TID_INVALID 31
  108. #define HAL_AST_IDX_INVALID 0xFFFF
  109. #ifdef GET_MSDU_AGGREGATION
  110. #define HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs)\
  111. {\
  112. struct rx_msdu_end *rx_msdu_end;\
  113. bool first_msdu, last_msdu; \
  114. rx_msdu_end = &rx_desc->msdu_end_tlv.rx_msdu_end;\
  115. first_msdu = HAL_RX_GET(rx_msdu_end, RX_MSDU_END_5, FIRST_MSDU);\
  116. last_msdu = HAL_RX_GET(rx_msdu_end, RX_MSDU_END_5, LAST_MSDU);\
  117. if (first_msdu && last_msdu)\
  118. rs->rs_flags &= (~IEEE80211_AMSDU_FLAG);\
  119. else\
  120. rs->rs_flags |= (IEEE80211_AMSDU_FLAG); \
  121. } \
  122. #else
  123. #define HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs)
  124. #endif
  125. /* Max MPDUs per status buffer */
  126. #define HAL_RX_MAX_MPDU 256
  127. #define HAL_RX_NUM_WORDS_PER_PPDU_BITMAP (HAL_RX_MAX_MPDU >> 5)
  128. /* Max pilot count */
  129. #define HAL_RX_MAX_SU_EVM_COUNT 32
  130. /*
  131. * Struct hal_rx_su_evm_info - SU evm info
  132. * @number_of_symbols: number of symbols
  133. * @nss_count: nss count
  134. * @pilot_count: pilot count
  135. * @pilot_evm: Array of pilot evm values
  136. */
  137. struct hal_rx_su_evm_info {
  138. uint32_t number_of_symbols;
  139. uint8_t nss_count;
  140. uint8_t pilot_count;
  141. uint32_t pilot_evm[HAL_RX_MAX_SU_EVM_COUNT];
  142. };
  143. enum {
  144. DP_PPDU_STATUS_START,
  145. DP_PPDU_STATUS_DONE,
  146. };
  147. static inline
  148. uint32_t HAL_RX_MON_HW_RX_DESC_SIZE(void)
  149. {
  150. /* return the HW_RX_DESC size */
  151. return sizeof(struct rx_pkt_tlvs);
  152. }
  153. static inline
  154. uint8_t *HAL_RX_MON_DEST_GET_DESC(uint8_t *data)
  155. {
  156. return data;
  157. }
  158. static inline
  159. uint32_t HAL_RX_DESC_GET_MPDU_LENGTH_ERR(void *hw_desc_addr)
  160. {
  161. struct rx_attention *rx_attn;
  162. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  163. rx_attn = &rx_desc->attn_tlv.rx_attn;
  164. return HAL_RX_GET(rx_attn, RX_ATTENTION_1, MPDU_LENGTH_ERR);
  165. }
  166. static inline
  167. uint32_t HAL_RX_DESC_GET_MPDU_FCS_ERR(void *hw_desc_addr)
  168. {
  169. struct rx_attention *rx_attn;
  170. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  171. rx_attn = &rx_desc->attn_tlv.rx_attn;
  172. return HAL_RX_GET(rx_attn, RX_ATTENTION_1, FCS_ERR);
  173. }
  174. /*
  175. * HAL_RX_HW_DESC_MPDU_VALID() - check MPDU start TLV tag in MPDU
  176. * start TLV of Hardware TLV descriptor
  177. * @hw_desc_addr: Hardware desciptor address
  178. *
  179. * Return: bool: if TLV tag match
  180. */
  181. static inline
  182. bool HAL_RX_HW_DESC_MPDU_VALID(void *hw_desc_addr)
  183. {
  184. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  185. uint32_t tlv_tag;
  186. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(
  187. &rx_desc->mpdu_start_tlv);
  188. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  189. }
  190. /* TODO: Move all Rx descriptor functions to hal_rx.h to avoid duplication */
  191. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  192. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  193. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  194. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  195. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  196. #define HAL_RX_REO_ENT_BUFFER_ADDR_39_32_GET(reo_ent_desc) \
  197. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  198. (((struct reo_entrance_ring *)reo_ent_desc) \
  199. ->reo_level_mpdu_frame_info.msdu_link_desc_addr_info)))
  200. #define HAL_RX_REO_ENT_BUFFER_ADDR_31_0_GET(reo_ent_desc) \
  201. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  202. (((struct reo_entrance_ring *)reo_ent_desc) \
  203. ->reo_level_mpdu_frame_info.msdu_link_desc_addr_info)))
  204. #define HAL_RX_REO_ENT_BUF_COOKIE_GET(reo_ent_desc) \
  205. (HAL_RX_BUF_COOKIE_GET(& \
  206. (((struct reo_entrance_ring *)reo_ent_desc) \
  207. ->reo_level_mpdu_frame_info.msdu_link_desc_addr_info)))
  208. /**
  209. * hal_rx_reo_ent_buf_paddr_get: Gets the physical address and
  210. * cookie from the REO entrance ring element
  211. *
  212. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  213. * the current descriptor
  214. * @ buf_info: structure to return the buffer information
  215. * @ msdu_cnt: pointer to msdu count in MPDU
  216. * Return: void
  217. */
  218. static inline
  219. void hal_rx_reo_ent_buf_paddr_get(hal_rxdma_desc_t rx_desc,
  220. struct hal_buf_info *buf_info,
  221. uint32_t *msdu_cnt
  222. )
  223. {
  224. struct reo_entrance_ring *reo_ent_ring =
  225. (struct reo_entrance_ring *)rx_desc;
  226. struct buffer_addr_info *buf_addr_info;
  227. struct rx_mpdu_desc_info *rx_mpdu_desc_info_details;
  228. uint32_t loop_cnt;
  229. rx_mpdu_desc_info_details =
  230. &reo_ent_ring->reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  231. *msdu_cnt = HAL_RX_GET(rx_mpdu_desc_info_details,
  232. RX_MPDU_DESC_INFO_0, MSDU_COUNT);
  233. loop_cnt = HAL_RX_GET(reo_ent_ring, REO_ENTRANCE_RING_7, LOOPING_COUNT);
  234. buf_addr_info =
  235. &reo_ent_ring->reo_level_mpdu_frame_info.msdu_link_desc_addr_info;
  236. buf_info->paddr =
  237. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  238. ((uint64_t)
  239. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  240. buf_info->sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  241. buf_info->rbm = HAL_RX_BUF_RBM_GET(buf_addr_info);
  242. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  243. "[%s][%d] ReoAddr=%pK, addrInfo=%pK, paddr=0x%llx, loopcnt=%d",
  244. __func__, __LINE__, reo_ent_ring, buf_addr_info,
  245. (unsigned long long)buf_info->paddr, loop_cnt);
  246. }
  247. static inline
  248. void hal_rx_mon_next_link_desc_get(void *rx_msdu_link_desc,
  249. struct hal_buf_info *buf_info)
  250. {
  251. struct rx_msdu_link *msdu_link =
  252. (struct rx_msdu_link *)rx_msdu_link_desc;
  253. struct buffer_addr_info *buf_addr_info;
  254. buf_addr_info = &msdu_link->next_msdu_link_desc_addr_info;
  255. buf_info->paddr =
  256. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  257. ((uint64_t)
  258. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  259. buf_info->sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  260. buf_info->rbm = HAL_RX_BUF_RBM_GET(buf_addr_info);
  261. }
  262. /**
  263. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  264. *
  265. * @ soc : HAL version of the SOC pointer
  266. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  267. * @ buf_addr_info : void pointer to the buffer_addr_info
  268. *
  269. * Return: void
  270. */
  271. static inline
  272. void hal_rx_mon_msdu_link_desc_set(hal_soc_handle_t hal_soc_hdl,
  273. void *src_srng_desc,
  274. hal_buff_addrinfo_t buf_addr_info)
  275. {
  276. struct buffer_addr_info *wbm_srng_buffer_addr_info =
  277. (struct buffer_addr_info *)src_srng_desc;
  278. uint64_t paddr;
  279. struct buffer_addr_info *p_buffer_addr_info =
  280. (struct buffer_addr_info *)buf_addr_info;
  281. paddr =
  282. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  283. ((uint64_t)
  284. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  285. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  286. "[%s][%d] src_srng_desc=%pK, buf_addr=0x%llx, cookie=0x%llx",
  287. __func__, __LINE__, src_srng_desc, (unsigned long long)paddr,
  288. (unsigned long long)p_buffer_addr_info->sw_buffer_cookie);
  289. /* Structure copy !!! */
  290. *wbm_srng_buffer_addr_info =
  291. *((struct buffer_addr_info *)buf_addr_info);
  292. }
  293. static inline
  294. uint32 hal_get_rx_msdu_link_desc_size(void)
  295. {
  296. return sizeof(struct rx_msdu_link);
  297. }
  298. enum {
  299. HAL_PKT_TYPE_OFDM = 0,
  300. HAL_PKT_TYPE_CCK,
  301. HAL_PKT_TYPE_HT,
  302. HAL_PKT_TYPE_VHT,
  303. HAL_PKT_TYPE_HE,
  304. };
  305. enum {
  306. HAL_SGI_0_8_US,
  307. HAL_SGI_0_4_US,
  308. HAL_SGI_1_6_US,
  309. HAL_SGI_3_2_US,
  310. };
  311. enum {
  312. HAL_FULL_RX_BW_20,
  313. HAL_FULL_RX_BW_40,
  314. HAL_FULL_RX_BW_80,
  315. HAL_FULL_RX_BW_160,
  316. };
  317. enum {
  318. HAL_RX_TYPE_SU,
  319. HAL_RX_TYPE_MU_MIMO,
  320. HAL_RX_TYPE_MU_OFDMA,
  321. HAL_RX_TYPE_MU_OFDMA_MIMO,
  322. };
  323. /**
  324. * enum
  325. * @HAL_RX_MON_PPDU_START: PPDU start TLV is decoded in HAL
  326. * @HAL_RX_MON_PPDU_END: PPDU end TLV is decided in HAL
  327. */
  328. enum {
  329. HAL_RX_MON_PPDU_START = 0,
  330. HAL_RX_MON_PPDU_END,
  331. };
  332. /* struct hal_rx_ppdu_common_info - common ppdu info
  333. * @ppdu_id - ppdu id number
  334. * @ppdu_timestamp - timestamp at ppdu received
  335. * @mpdu_cnt_fcs_ok - mpdu count in ppdu with fcs ok
  336. * @mpdu_cnt_fcs_err - mpdu count in ppdu with fcs err
  337. * @mpdu_fcs_ok_bitmap - fcs ok mpdu count in ppdu bitmap
  338. * @last_ppdu_id - last received ppdu id
  339. * @mpdu_cnt - total mpdu count
  340. * @num_users - num users
  341. */
  342. struct hal_rx_ppdu_common_info {
  343. uint32_t ppdu_id;
  344. uint32_t ppdu_timestamp;
  345. uint32_t mpdu_cnt_fcs_ok;
  346. uint32_t mpdu_cnt_fcs_err;
  347. uint32_t mpdu_fcs_ok_bitmap[HAL_RX_NUM_WORDS_PER_PPDU_BITMAP];
  348. uint32_t last_ppdu_id;
  349. uint32_t mpdu_cnt;
  350. uint8_t num_users;
  351. };
  352. /**
  353. * struct hal_rx_msdu_payload_info - msdu payload info
  354. * @first_msdu_payload: pointer to first msdu payload
  355. * @payload_len: payload len
  356. * @nbuf: status network buffer to which msdu belongs to
  357. */
  358. struct hal_rx_msdu_payload_info {
  359. uint8_t *first_msdu_payload;
  360. uint32_t payload_len;
  361. qdf_nbuf_t nbuf;
  362. };
  363. /**
  364. * struct hal_rx_nac_info - struct for neighbour info
  365. * @fc_valid: flag indicate if it has valid frame control information
  366. * @frame_control: frame control from each MPDU
  367. * @to_ds_flag: flag indicate to_ds bit
  368. * @mac_addr2_valid: flag indicate if mac_addr2 is valid
  369. * @mac_addr2: mac address2 in wh
  370. * @mcast_bcast: multicast/broadcast
  371. */
  372. struct hal_rx_nac_info {
  373. uint8_t fc_valid;
  374. uint16_t frame_control;
  375. uint8_t to_ds_flag;
  376. uint8_t mac_addr2_valid;
  377. uint8_t mac_addr2[QDF_MAC_ADDR_SIZE];
  378. uint8_t mcast_bcast;
  379. };
  380. /**
  381. * struct hal_rx_ppdu_msdu_info - struct for msdu info from HW TLVs
  382. * @cce_metadata: cached CCE metadata value received in the MSDU_END TLV
  383. * @is_flow_idx_timeout: flag to indicate if flow search timeout occurred
  384. * @is_flow_idx_invalid: flag to indicate if flow idx is valid or not
  385. * @fse_metadata: cached FSE metadata value received in the MSDU END TLV
  386. * @flow_idx: flow idx matched in FSE received in the MSDU END TLV
  387. */
  388. struct hal_rx_ppdu_msdu_info {
  389. uint16_t cce_metadata;
  390. bool is_flow_idx_timeout;
  391. bool is_flow_idx_invalid;
  392. uint32_t fse_metadata;
  393. uint32_t flow_idx;
  394. };
  395. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  396. /**
  397. * struct hal_rx_ppdu_cfr_user_info - struct for storing peer info extracted
  398. * from HW TLVs, this will be used for correlating CFR data with multiple peers
  399. * in MU PPDUs
  400. *
  401. * @peer_macaddr: macaddr of the peer
  402. * @ast_index: AST index of the peer
  403. */
  404. struct hal_rx_ppdu_cfr_user_info {
  405. uint8_t peer_macaddr[QDF_MAC_ADDR_SIZE];
  406. uint32_t ast_index;
  407. };
  408. /**
  409. * struct hal_rx_ppdu_cfr_info - struct for storing ppdu info extracted from HW
  410. * TLVs, this will be used for CFR correlation
  411. *
  412. * @bb_captured_channel : Set by RXPCU when MACRX_FREEZE_CAPTURE_CHANNEL TLV is
  413. * sent to PHY, SW checks it to correlate current PPDU TLVs with uploaded
  414. * channel information.
  415. *
  416. * @bb_captured_timeout : Set by RxPCU to indicate channel capture condition is
  417. * met, but MACRX_FREEZE_CAPTURE_CHANNEL is not sent to PHY due to AST delay,
  418. * which means the rx_frame_falling edge to FREEZE TLV ready time exceeds
  419. * the threshold time defined by RXPCU register FREEZE_TLV_DELAY_CNT_THRESH.
  420. * Bb_captured_reason is still valid in this case.
  421. *
  422. * @rx_location_info_valid: Indicates whether CFR DMA address in the PPDU TLV
  423. * is valid
  424. * <enum 0 rx_location_info_is_not_valid>
  425. * <enum 1 rx_location_info_is_valid>
  426. * <legal all>
  427. *
  428. * @bb_captured_reason : Copy capture_reason of MACRX_FREEZE_CAPTURE_CHANNEL
  429. * TLV to here for FW usage. Valid when bb_captured_channel or
  430. * bb_captured_timeout is set.
  431. * <enum 0 freeze_reason_TM>
  432. * <enum 1 freeze_reason_FTM>
  433. * <enum 2 freeze_reason_ACK_resp_to_TM_FTM>
  434. * <enum 3 freeze_reason_TA_RA_TYPE_FILTER>
  435. * <enum 4 freeze_reason_NDPA_NDP>
  436. * <enum 5 freeze_reason_ALL_PACKET>
  437. * <legal 0-5>
  438. *
  439. * @rtt_che_buffer_pointer_low32 : The low 32 bits of the 40 bits pointer to
  440. * external RTT channel information buffer
  441. *
  442. * @rtt_che_buffer_pointer_high8 : The high 8 bits of the 40 bits pointer to
  443. * external RTT channel information buffer
  444. *
  445. * @chan_capture_status : capture status reported by ucode
  446. * a. CAPTURE_IDLE: FW has disabled "REPETITIVE_CHE_CAPTURE_CTRL"
  447. * b. CAPTURE_BUSY: previous PPDU’s channel capture upload DMA ongoing. (Note
  448. * that this upload is triggered after receiving freeze_channel_capture TLV
  449. * after last PPDU is rx)
  450. * c. CAPTURE_ACTIVE: channel capture is enabled and no previous channel
  451. * capture ongoing
  452. * d. CAPTURE_NO_BUFFER: next buffer in IPC ring not available
  453. *
  454. * @cfr_user_info: Peer mac for upto 4 MU users
  455. */
  456. struct hal_rx_ppdu_cfr_info {
  457. bool bb_captured_channel;
  458. bool bb_captured_timeout;
  459. uint8_t bb_captured_reason;
  460. bool rx_location_info_valid;
  461. uint8_t chan_capture_status;
  462. uint8_t rtt_che_buffer_pointer_high8;
  463. uint32_t rtt_che_buffer_pointer_low32;
  464. struct hal_rx_ppdu_cfr_user_info cfr_user_info[HAL_MAX_UL_MU_USERS];
  465. };
  466. #else
  467. struct hal_rx_ppdu_cfr_info {};
  468. #endif
  469. struct hal_rx_ppdu_info {
  470. struct hal_rx_ppdu_common_info com_info;
  471. struct mon_rx_status rx_status;
  472. struct mon_rx_user_status rx_user_status[HAL_MAX_UL_MU_USERS];
  473. struct hal_rx_msdu_payload_info msdu_info;
  474. struct hal_rx_msdu_payload_info fcs_ok_msdu_info;
  475. struct hal_rx_nac_info nac_info;
  476. /* status ring PPDU start and end state */
  477. uint32_t rx_state;
  478. /* MU user id for status ring TLV */
  479. uint32_t user_id;
  480. /* MPDU/MSDU truncated to 128 bytes header start addr in status skb */
  481. unsigned char *data;
  482. /* MPDU/MSDU truncated to 128 bytes header real length */
  483. uint32_t hdr_len;
  484. /* MPDU FCS error */
  485. bool fcs_err;
  486. /* Id to indicate how to process mpdu */
  487. uint8_t sw_frame_group_id;
  488. struct hal_rx_ppdu_msdu_info rx_msdu_info[HAL_MAX_UL_MU_USERS];
  489. /* first msdu payload for all mpdus in ppdu */
  490. struct hal_rx_msdu_payload_info ppdu_msdu_info[HAL_RX_MAX_MPDU];
  491. /* evm info */
  492. struct hal_rx_su_evm_info evm_info;
  493. /**
  494. * Will be used to store ppdu info extracted from HW TLVs,
  495. * and for CFR correlation as well
  496. */
  497. struct hal_rx_ppdu_cfr_info cfr_info;
  498. };
  499. static inline uint32_t
  500. hal_get_rx_status_buf_size(void) {
  501. /* RX status buffer size is hard coded for now */
  502. return 2048;
  503. }
  504. static inline uint8_t*
  505. hal_rx_status_get_next_tlv(uint8_t *rx_tlv) {
  506. uint32_t tlv_len, tlv_tag;
  507. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv);
  508. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
  509. /* The actual length of PPDU_END is the combined length of many PHY
  510. * TLVs that follow. Skip the TLV header and
  511. * rx_rxpcu_classification_overview that follows the header to get to
  512. * next TLV.
  513. */
  514. if (tlv_tag == WIFIRX_PPDU_END_E)
  515. tlv_len = sizeof(struct rx_rxpcu_classification_overview);
  516. return (uint8_t *)(((unsigned long)(rx_tlv + tlv_len +
  517. HAL_RX_TLV32_HDR_SIZE + 3)) & (~((unsigned long)3)));
  518. }
  519. /**
  520. * hal_rx_proc_phyrx_other_receive_info_tlv()
  521. * - process other receive info TLV
  522. * @rx_tlv_hdr: pointer to TLV header
  523. * @ppdu_info: pointer to ppdu_info
  524. *
  525. * Return: None
  526. */
  527. static inline void hal_rx_proc_phyrx_other_receive_info_tlv(struct hal_soc *hal_soc,
  528. void *rx_tlv_hdr,
  529. struct hal_rx_ppdu_info
  530. *ppdu_info)
  531. {
  532. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv(rx_tlv_hdr,
  533. (void *)ppdu_info);
  534. }
  535. /**
  536. * hal_rx_status_get_tlv_info() - process receive info TLV
  537. * @rx_tlv_hdr: pointer to TLV header
  538. * @ppdu_info: pointer to ppdu_info
  539. * @hal_soc: HAL soc handle
  540. * @nbuf: PPDU status netowrk buffer
  541. *
  542. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE or HAL_TLV_STATUS_PPDU_DONE from tlv
  543. */
  544. static inline uint32_t
  545. hal_rx_status_get_tlv_info(void *rx_tlv_hdr, void *ppdu_info,
  546. hal_soc_handle_t hal_soc_hdl,
  547. qdf_nbuf_t nbuf)
  548. {
  549. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  550. return hal_soc->ops->hal_rx_status_get_tlv_info(
  551. rx_tlv_hdr,
  552. ppdu_info,
  553. hal_soc_hdl,
  554. nbuf);
  555. }
  556. static inline
  557. uint32_t hal_get_rx_status_done_tlv_size(hal_soc_handle_t hal_soc_hdl)
  558. {
  559. return HAL_RX_TLV32_HDR_SIZE;
  560. }
  561. static inline QDF_STATUS
  562. hal_get_rx_status_done(uint8_t *rx_tlv)
  563. {
  564. uint32_t tlv_tag;
  565. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
  566. if (tlv_tag == WIFIRX_STATUS_BUFFER_DONE_E)
  567. return QDF_STATUS_SUCCESS;
  568. else
  569. return QDF_STATUS_E_EMPTY;
  570. }
  571. static inline QDF_STATUS
  572. hal_clear_rx_status_done(uint8_t *rx_tlv)
  573. {
  574. *(uint32_t *)rx_tlv = 0;
  575. return QDF_STATUS_SUCCESS;
  576. }
  577. #endif