swr-mstr-ctrl.c 82 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/irq.h>
  6. #include <linux/kernel.h>
  7. #include <linux/init.h>
  8. #include <linux/slab.h>
  9. #include <linux/io.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/delay.h>
  13. #include <linux/kthread.h>
  14. #include <linux/bitops.h>
  15. #include <linux/clk.h>
  16. #include <linux/gpio.h>
  17. #include <linux/of_gpio.h>
  18. #include <linux/pm_runtime.h>
  19. #include <linux/of.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/uaccess.h>
  22. #include <soc/soundwire.h>
  23. #include <soc/swr-common.h>
  24. #include <linux/regmap.h>
  25. #include <dsp/msm-audio-event-notify.h>
  26. #include "swrm_registers.h"
  27. #include "swr-mstr-ctrl.h"
  28. #define SWRM_SYSTEM_RESUME_TIMEOUT_MS 700
  29. #define SWRM_SYS_SUSPEND_WAIT 1
  30. #define SWRM_DSD_PARAMS_PORT 4
  31. #define SWR_BROADCAST_CMD_ID 0x0F
  32. #define SWR_AUTO_SUSPEND_DELAY 1 /* delay in sec */
  33. #define SWR_DEV_ID_MASK 0xFFFFFFFFFFFF
  34. #define SWR_REG_VAL_PACK(data, dev, id, reg) \
  35. ((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
  36. #define SWR_INVALID_PARAM 0xFF
  37. #define SWR_HSTOP_MAX_VAL 0xF
  38. #define SWR_HSTART_MIN_VAL 0x0
  39. #define SWRM_INTERRUPT_STATUS_MASK 0x1FDFD
  40. /* pm runtime auto suspend timer in msecs */
  41. static int auto_suspend_timer = SWR_AUTO_SUSPEND_DELAY * 1000;
  42. module_param(auto_suspend_timer, int, 0664);
  43. MODULE_PARM_DESC(auto_suspend_timer, "timer for auto suspend");
  44. enum {
  45. SWR_NOT_PRESENT, /* Device is detached/not present on the bus */
  46. SWR_ATTACHED_OK, /* Device is attached */
  47. SWR_ALERT, /* Device alters master for any interrupts */
  48. SWR_RESERVED, /* Reserved */
  49. };
  50. enum {
  51. MASTER_ID_WSA = 1,
  52. MASTER_ID_RX,
  53. MASTER_ID_TX
  54. };
  55. enum {
  56. ENABLE_PENDING,
  57. DISABLE_PENDING
  58. };
  59. enum {
  60. LPASS_HW_CORE,
  61. LPASS_AUDIO_CORE,
  62. };
  63. #define TRUE 1
  64. #define FALSE 0
  65. #define SWRM_MAX_PORT_REG 120
  66. #define SWRM_MAX_INIT_REG 11
  67. #define SWR_MSTR_MAX_REG_ADDR 0x1740
  68. #define SWR_MSTR_START_REG_ADDR 0x00
  69. #define SWR_MSTR_MAX_BUF_LEN 32
  70. #define BYTES_PER_LINE 12
  71. #define SWR_MSTR_RD_BUF_LEN 8
  72. #define SWR_MSTR_WR_BUF_LEN 32
  73. #define MAX_FIFO_RD_FAIL_RETRY 3
  74. static struct swr_mstr_ctrl *dbgswrm;
  75. static struct dentry *debugfs_swrm_dent;
  76. static struct dentry *debugfs_peek;
  77. static struct dentry *debugfs_poke;
  78. static struct dentry *debugfs_reg_dump;
  79. static unsigned int read_data;
  80. static bool swrm_lock_sleep(struct swr_mstr_ctrl *swrm);
  81. static void swrm_unlock_sleep(struct swr_mstr_ctrl *swrm);
  82. static bool swrm_is_msm_variant(int val)
  83. {
  84. return (val == SWRM_VERSION_1_3);
  85. }
  86. static int swrm_debug_open(struct inode *inode, struct file *file)
  87. {
  88. file->private_data = inode->i_private;
  89. return 0;
  90. }
  91. static int get_parameters(char *buf, u32 *param1, int num_of_par)
  92. {
  93. char *token;
  94. int base, cnt;
  95. token = strsep(&buf, " ");
  96. for (cnt = 0; cnt < num_of_par; cnt++) {
  97. if (token) {
  98. if ((token[1] == 'x') || (token[1] == 'X'))
  99. base = 16;
  100. else
  101. base = 10;
  102. if (kstrtou32(token, base, &param1[cnt]) != 0)
  103. return -EINVAL;
  104. token = strsep(&buf, " ");
  105. } else
  106. return -EINVAL;
  107. }
  108. return 0;
  109. }
  110. static ssize_t swrm_reg_show(char __user *ubuf, size_t count,
  111. loff_t *ppos)
  112. {
  113. int i, reg_val, len;
  114. ssize_t total = 0;
  115. char tmp_buf[SWR_MSTR_MAX_BUF_LEN];
  116. if (!ubuf || !ppos)
  117. return 0;
  118. for (i = (((int) *ppos / BYTES_PER_LINE) + SWR_MSTR_START_REG_ADDR);
  119. i <= SWR_MSTR_MAX_REG_ADDR; i += 4) {
  120. reg_val = dbgswrm->read(dbgswrm->handle, i);
  121. len = snprintf(tmp_buf, 25, "0x%.3x: 0x%.2x\n", i, reg_val);
  122. if (len < 0) {
  123. pr_err("%s: fail to fill the buffer\n", __func__);
  124. total = -EFAULT;
  125. goto copy_err;
  126. }
  127. if ((total + len) >= count - 1)
  128. break;
  129. if (copy_to_user((ubuf + total), tmp_buf, len)) {
  130. pr_err("%s: fail to copy reg dump\n", __func__);
  131. total = -EFAULT;
  132. goto copy_err;
  133. }
  134. *ppos += len;
  135. total += len;
  136. }
  137. copy_err:
  138. return total;
  139. }
  140. static ssize_t swrm_debug_read(struct file *file, char __user *ubuf,
  141. size_t count, loff_t *ppos)
  142. {
  143. char lbuf[SWR_MSTR_RD_BUF_LEN];
  144. char *access_str;
  145. ssize_t ret_cnt;
  146. if (!count || !file || !ppos || !ubuf)
  147. return -EINVAL;
  148. access_str = file->private_data;
  149. if (*ppos < 0)
  150. return -EINVAL;
  151. if (!strcmp(access_str, "swrm_peek")) {
  152. snprintf(lbuf, sizeof(lbuf), "0x%x\n", read_data);
  153. ret_cnt = simple_read_from_buffer(ubuf, count, ppos, lbuf,
  154. strnlen(lbuf, 7));
  155. } else if (!strcmp(access_str, "swrm_reg_dump")) {
  156. ret_cnt = swrm_reg_show(ubuf, count, ppos);
  157. } else {
  158. pr_err("%s: %s not permitted to read\n", __func__, access_str);
  159. ret_cnt = -EPERM;
  160. }
  161. return ret_cnt;
  162. }
  163. static ssize_t swrm_debug_write(struct file *filp,
  164. const char __user *ubuf, size_t cnt, loff_t *ppos)
  165. {
  166. char lbuf[SWR_MSTR_WR_BUF_LEN];
  167. int rc;
  168. u32 param[5];
  169. char *access_str;
  170. if (!filp || !ppos || !ubuf)
  171. return -EINVAL;
  172. access_str = filp->private_data;
  173. if (cnt > sizeof(lbuf) - 1)
  174. return -EINVAL;
  175. rc = copy_from_user(lbuf, ubuf, cnt);
  176. if (rc)
  177. return -EFAULT;
  178. lbuf[cnt] = '\0';
  179. if (!strcmp(access_str, "swrm_poke")) {
  180. /* write */
  181. rc = get_parameters(lbuf, param, 2);
  182. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) &&
  183. (param[1] <= 0xFFFFFFFF) &&
  184. (rc == 0))
  185. rc = dbgswrm->write(dbgswrm->handle, param[0],
  186. param[1]);
  187. else
  188. rc = -EINVAL;
  189. } else if (!strcmp(access_str, "swrm_peek")) {
  190. /* read */
  191. rc = get_parameters(lbuf, param, 1);
  192. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) && (rc == 0))
  193. read_data = dbgswrm->read(dbgswrm->handle, param[0]);
  194. else
  195. rc = -EINVAL;
  196. }
  197. if (rc == 0)
  198. rc = cnt;
  199. else
  200. pr_err("%s: rc = %d\n", __func__, rc);
  201. return rc;
  202. }
  203. static const struct file_operations swrm_debug_ops = {
  204. .open = swrm_debug_open,
  205. .write = swrm_debug_write,
  206. .read = swrm_debug_read,
  207. };
  208. static void swrm_reg_dump(struct swr_mstr_ctrl *swrm,
  209. u32 *reg, u32 *val, int len, const char* func)
  210. {
  211. int i = 0;
  212. for (i = 0; i < len; i++)
  213. dev_dbg(swrm->dev, "%s: reg = 0x%x val = 0x%x\n",
  214. func, reg[i], val[i]);
  215. }
  216. static int swrm_request_hw_vote(struct swr_mstr_ctrl *swrm,
  217. int core_type, bool enable)
  218. {
  219. int ret = 0;
  220. if (core_type == LPASS_HW_CORE) {
  221. if (swrm->lpass_core_hw_vote) {
  222. if (enable) {
  223. ret =
  224. clk_prepare_enable(swrm->lpass_core_hw_vote);
  225. if (ret < 0)
  226. dev_err(swrm->dev,
  227. "%s:lpass core hw enable failed\n",
  228. __func__);
  229. } else
  230. clk_disable_unprepare(swrm->lpass_core_hw_vote);
  231. }
  232. }
  233. if (core_type == LPASS_AUDIO_CORE) {
  234. if (swrm->lpass_core_audio) {
  235. if (enable) {
  236. ret =
  237. clk_prepare_enable(swrm->lpass_core_audio);
  238. if (ret < 0)
  239. dev_err(swrm->dev,
  240. "%s:lpass audio hw enable failed\n",
  241. __func__);
  242. } else
  243. clk_disable_unprepare(swrm->lpass_core_audio);
  244. }
  245. }
  246. return ret;
  247. }
  248. static int swrm_clk_request(struct swr_mstr_ctrl *swrm, bool enable)
  249. {
  250. int ret = 0;
  251. if (!swrm->clk || !swrm->handle)
  252. return -EINVAL;
  253. mutex_lock(&swrm->clklock);
  254. if (enable) {
  255. if (!swrm->dev_up) {
  256. ret = -ENODEV;
  257. goto exit;
  258. }
  259. swrm->clk_ref_count++;
  260. if (swrm->clk_ref_count == 1) {
  261. ret = swrm->clk(swrm->handle, true);
  262. if (ret) {
  263. dev_err_ratelimited(swrm->dev,
  264. "%s: clock enable req failed",
  265. __func__);
  266. --swrm->clk_ref_count;
  267. }
  268. }
  269. } else if (--swrm->clk_ref_count == 0) {
  270. swrm->clk(swrm->handle, false);
  271. complete(&swrm->clk_off_complete);
  272. }
  273. if (swrm->clk_ref_count < 0) {
  274. dev_err(swrm->dev, "%s: swrm clk count mismatch\n", __func__);
  275. swrm->clk_ref_count = 0;
  276. }
  277. exit:
  278. mutex_unlock(&swrm->clklock);
  279. return ret;
  280. }
  281. static int swrm_ahb_write(struct swr_mstr_ctrl *swrm,
  282. u16 reg, u32 *value)
  283. {
  284. u32 temp = (u32)(*value);
  285. int ret = 0;
  286. mutex_lock(&swrm->devlock);
  287. if (!swrm->dev_up)
  288. goto err;
  289. ret = swrm_clk_request(swrm, TRUE);
  290. if (ret) {
  291. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  292. __func__);
  293. goto err;
  294. }
  295. iowrite32(temp, swrm->swrm_dig_base + reg);
  296. swrm_clk_request(swrm, FALSE);
  297. err:
  298. mutex_unlock(&swrm->devlock);
  299. return ret;
  300. }
  301. static int swrm_ahb_read(struct swr_mstr_ctrl *swrm,
  302. u16 reg, u32 *value)
  303. {
  304. u32 temp = 0;
  305. int ret = 0;
  306. mutex_lock(&swrm->devlock);
  307. if (!swrm->dev_up)
  308. goto err;
  309. ret = swrm_clk_request(swrm, TRUE);
  310. if (ret) {
  311. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  312. __func__);
  313. goto err;
  314. }
  315. temp = ioread32(swrm->swrm_dig_base + reg);
  316. *value = temp;
  317. swrm_clk_request(swrm, FALSE);
  318. err:
  319. mutex_unlock(&swrm->devlock);
  320. return ret;
  321. }
  322. static u32 swr_master_read(struct swr_mstr_ctrl *swrm, unsigned int reg_addr)
  323. {
  324. u32 val = 0;
  325. if (swrm->read)
  326. val = swrm->read(swrm->handle, reg_addr);
  327. else
  328. swrm_ahb_read(swrm, reg_addr, &val);
  329. return val;
  330. }
  331. static void swr_master_write(struct swr_mstr_ctrl *swrm, u16 reg_addr, u32 val)
  332. {
  333. if (swrm->write)
  334. swrm->write(swrm->handle, reg_addr, val);
  335. else
  336. swrm_ahb_write(swrm, reg_addr, &val);
  337. }
  338. static int swr_master_bulk_write(struct swr_mstr_ctrl *swrm, u32 *reg_addr,
  339. u32 *val, unsigned int length)
  340. {
  341. int i = 0;
  342. if (swrm->bulk_write)
  343. swrm->bulk_write(swrm->handle, reg_addr, val, length);
  344. else {
  345. mutex_lock(&swrm->iolock);
  346. for (i = 0; i < length; i++) {
  347. /* wait for FIFO WR command to complete to avoid overflow */
  348. /*
  349. * Reduce sleep from 100us to 10us to meet KPIs
  350. * This still meets the hardware spec
  351. */
  352. usleep_range(10, 12);
  353. swr_master_write(swrm, reg_addr[i], val[i]);
  354. }
  355. mutex_unlock(&swrm->iolock);
  356. }
  357. return 0;
  358. }
  359. static bool swrm_is_port_en(struct swr_master *mstr)
  360. {
  361. return !!(mstr->num_port);
  362. }
  363. static void copy_port_tables(struct swr_mstr_ctrl *swrm,
  364. struct port_params *params)
  365. {
  366. u8 i;
  367. struct port_params *config = params;
  368. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  369. /* wsa uses single frame structure for all configurations */
  370. if (!swrm->mport_cfg[i].port_en)
  371. continue;
  372. swrm->mport_cfg[i].sinterval = config[i].si;
  373. swrm->mport_cfg[i].offset1 = config[i].off1;
  374. swrm->mport_cfg[i].offset2 = config[i].off2;
  375. swrm->mport_cfg[i].hstart = config[i].hstart;
  376. swrm->mport_cfg[i].hstop = config[i].hstop;
  377. swrm->mport_cfg[i].blk_pack_mode = config[i].bp_mode;
  378. swrm->mport_cfg[i].blk_grp_count = config[i].bgp_ctrl;
  379. swrm->mport_cfg[i].word_length = config[i].wd_len;
  380. swrm->mport_cfg[i].lane_ctrl = config[i].lane_ctrl;
  381. }
  382. }
  383. static int swrm_get_port_config(struct swr_mstr_ctrl *swrm)
  384. {
  385. struct port_params *params;
  386. u32 usecase = 0;
  387. /* TODO - Send usecase information to avoid checking for master_id */
  388. if (swrm->mport_cfg[SWRM_DSD_PARAMS_PORT].port_en &&
  389. (swrm->master_id == MASTER_ID_RX))
  390. usecase = 1;
  391. params = swrm->port_param[usecase];
  392. copy_port_tables(swrm, params);
  393. return 0;
  394. }
  395. static int swrm_get_master_port(struct swr_mstr_ctrl *swrm, u8 *mstr_port_id,
  396. u8 *mstr_ch_mask, u8 mstr_prt_type,
  397. u8 slv_port_id)
  398. {
  399. int i, j;
  400. *mstr_port_id = 0;
  401. for (i = 1; i <= swrm->num_ports; i++) {
  402. for (j = 0; j < SWR_MAX_CH_PER_PORT; j++) {
  403. if (swrm->port_mapping[i][j].port_type == mstr_prt_type)
  404. goto found;
  405. }
  406. }
  407. found:
  408. if (i > swrm->num_ports || j == SWR_MAX_CH_PER_PORT) {
  409. dev_err(swrm->dev, "%s: port type not supported by master\n",
  410. __func__);
  411. return -EINVAL;
  412. }
  413. /* id 0 corresponds to master port 1 */
  414. *mstr_port_id = i - 1;
  415. *mstr_ch_mask = swrm->port_mapping[i][j].ch_mask;
  416. return 0;
  417. }
  418. static u32 swrm_get_packed_reg_val(u8 *cmd_id, u8 cmd_data,
  419. u8 dev_addr, u16 reg_addr)
  420. {
  421. u32 val;
  422. u8 id = *cmd_id;
  423. if (id != SWR_BROADCAST_CMD_ID) {
  424. if (id < 14)
  425. id += 1;
  426. else
  427. id = 0;
  428. *cmd_id = id;
  429. }
  430. val = SWR_REG_VAL_PACK(cmd_data, dev_addr, id, reg_addr);
  431. return val;
  432. }
  433. static int swrm_cmd_fifo_rd_cmd(struct swr_mstr_ctrl *swrm, int *cmd_data,
  434. u8 dev_addr, u8 cmd_id, u16 reg_addr,
  435. u32 len)
  436. {
  437. u32 val;
  438. u32 retry_attempt = 0;
  439. mutex_lock(&swrm->iolock);
  440. val = swrm_get_packed_reg_val(&swrm->rcmd_id, len, dev_addr, reg_addr);
  441. if (swrm->read) {
  442. /* skip delay if read is handled in platform driver */
  443. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  444. } else {
  445. /* wait for FIFO RD to complete to avoid overflow */
  446. usleep_range(100, 105);
  447. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  448. /* wait for FIFO RD CMD complete to avoid overflow */
  449. usleep_range(250, 255);
  450. }
  451. retry_read:
  452. *cmd_data = swr_master_read(swrm, SWRM_CMD_FIFO_RD_FIFO_ADDR);
  453. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, rcmd_id: 0x%x, \
  454. dev_num: 0x%x, cmd_data: 0x%x\n", __func__, reg_addr,
  455. cmd_id, swrm->rcmd_id, dev_addr, *cmd_data);
  456. if ((((*cmd_data) & 0xF00) >> 8) != swrm->rcmd_id) {
  457. if (retry_attempt < MAX_FIFO_RD_FAIL_RETRY) {
  458. /* wait 500 us before retry on fifo read failure */
  459. usleep_range(500, 505);
  460. retry_attempt++;
  461. goto retry_read;
  462. } else {
  463. dev_err_ratelimited(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, \
  464. rcmd_id: 0x%x, dev_num: 0x%x, cmd_data: 0x%x\n",
  465. __func__, reg_addr, cmd_id, swrm->rcmd_id,
  466. dev_addr, *cmd_data);
  467. dev_err_ratelimited(swrm->dev,
  468. "%s: failed to read fifo\n", __func__);
  469. }
  470. }
  471. mutex_unlock(&swrm->iolock);
  472. return 0;
  473. }
  474. static int swrm_cmd_fifo_wr_cmd(struct swr_mstr_ctrl *swrm, u8 cmd_data,
  475. u8 dev_addr, u8 cmd_id, u16 reg_addr)
  476. {
  477. u32 val;
  478. int ret = 0;
  479. mutex_lock(&swrm->iolock);
  480. if (!cmd_id)
  481. val = swrm_get_packed_reg_val(&swrm->wcmd_id, cmd_data,
  482. dev_addr, reg_addr);
  483. else
  484. val = swrm_get_packed_reg_val(&cmd_id, cmd_data,
  485. dev_addr, reg_addr);
  486. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x,wcmd_id: 0x%x, \
  487. dev_num: 0x%x, cmd_data: 0x%x\n", __func__,
  488. reg_addr, cmd_id, swrm->wcmd_id,dev_addr, cmd_data);
  489. swr_master_write(swrm, SWRM_CMD_FIFO_WR_CMD, val);
  490. /*
  491. * wait for FIFO WR command to complete to avoid overflow
  492. * skip delay if write is handled in platform driver.
  493. */
  494. if(!swrm->write)
  495. usleep_range(150, 155);
  496. if (cmd_id == 0xF) {
  497. /*
  498. * sleep for 10ms for MSM soundwire variant to allow broadcast
  499. * command to complete.
  500. */
  501. if (swrm_is_msm_variant(swrm->version))
  502. usleep_range(10000, 10100);
  503. else
  504. wait_for_completion_timeout(&swrm->broadcast,
  505. (2 * HZ/10));
  506. }
  507. mutex_unlock(&swrm->iolock);
  508. return ret;
  509. }
  510. static int swrm_read(struct swr_master *master, u8 dev_num, u16 reg_addr,
  511. void *buf, u32 len)
  512. {
  513. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  514. int ret = 0;
  515. int val;
  516. u8 *reg_val = (u8 *)buf;
  517. if (!swrm) {
  518. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  519. return -EINVAL;
  520. }
  521. if (!dev_num) {
  522. dev_err(&master->dev, "%s: invalid slave dev num\n", __func__);
  523. return -EINVAL;
  524. }
  525. mutex_lock(&swrm->devlock);
  526. if (!swrm->dev_up) {
  527. mutex_unlock(&swrm->devlock);
  528. return 0;
  529. }
  530. mutex_unlock(&swrm->devlock);
  531. pm_runtime_get_sync(swrm->dev);
  532. ret = swrm_cmd_fifo_rd_cmd(swrm, &val, dev_num, 0, reg_addr, len);
  533. if (!ret)
  534. *reg_val = (u8)val;
  535. pm_runtime_put_autosuspend(swrm->dev);
  536. pm_runtime_mark_last_busy(swrm->dev);
  537. return ret;
  538. }
  539. static int swrm_write(struct swr_master *master, u8 dev_num, u16 reg_addr,
  540. const void *buf)
  541. {
  542. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  543. int ret = 0;
  544. u8 reg_val = *(u8 *)buf;
  545. if (!swrm) {
  546. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  547. return -EINVAL;
  548. }
  549. if (!dev_num) {
  550. dev_err(&master->dev, "%s: invalid slave dev num\n", __func__);
  551. return -EINVAL;
  552. }
  553. mutex_lock(&swrm->devlock);
  554. if (!swrm->dev_up) {
  555. mutex_unlock(&swrm->devlock);
  556. return 0;
  557. }
  558. mutex_unlock(&swrm->devlock);
  559. pm_runtime_get_sync(swrm->dev);
  560. ret = swrm_cmd_fifo_wr_cmd(swrm, reg_val, dev_num, 0, reg_addr);
  561. pm_runtime_put_autosuspend(swrm->dev);
  562. pm_runtime_mark_last_busy(swrm->dev);
  563. return ret;
  564. }
  565. static int swrm_bulk_write(struct swr_master *master, u8 dev_num, void *reg,
  566. const void *buf, size_t len)
  567. {
  568. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  569. int ret = 0;
  570. int i;
  571. u32 *val;
  572. u32 *swr_fifo_reg;
  573. if (!swrm || !swrm->handle) {
  574. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  575. return -EINVAL;
  576. }
  577. if (len <= 0)
  578. return -EINVAL;
  579. mutex_lock(&swrm->devlock);
  580. if (!swrm->dev_up) {
  581. mutex_unlock(&swrm->devlock);
  582. return 0;
  583. }
  584. mutex_unlock(&swrm->devlock);
  585. pm_runtime_get_sync(swrm->dev);
  586. if (dev_num) {
  587. swr_fifo_reg = kcalloc(len, sizeof(u32), GFP_KERNEL);
  588. if (!swr_fifo_reg) {
  589. ret = -ENOMEM;
  590. goto err;
  591. }
  592. val = kcalloc(len, sizeof(u32), GFP_KERNEL);
  593. if (!val) {
  594. ret = -ENOMEM;
  595. goto mem_fail;
  596. }
  597. for (i = 0; i < len; i++) {
  598. val[i] = swrm_get_packed_reg_val(&swrm->wcmd_id,
  599. ((u8 *)buf)[i],
  600. dev_num,
  601. ((u16 *)reg)[i]);
  602. swr_fifo_reg[i] = SWRM_CMD_FIFO_WR_CMD;
  603. }
  604. ret = swr_master_bulk_write(swrm, swr_fifo_reg, val, len);
  605. if (ret) {
  606. dev_err(&master->dev, "%s: bulk write failed\n",
  607. __func__);
  608. ret = -EINVAL;
  609. }
  610. } else {
  611. dev_err(&master->dev,
  612. "%s: No support of Bulk write for master regs\n",
  613. __func__);
  614. ret = -EINVAL;
  615. goto err;
  616. }
  617. kfree(val);
  618. mem_fail:
  619. kfree(swr_fifo_reg);
  620. err:
  621. pm_runtime_put_autosuspend(swrm->dev);
  622. pm_runtime_mark_last_busy(swrm->dev);
  623. return ret;
  624. }
  625. static u8 get_inactive_bank_num(struct swr_mstr_ctrl *swrm)
  626. {
  627. return (swr_master_read(swrm, SWRM_MCP_STATUS) &
  628. SWRM_MCP_STATUS_BANK_NUM_MASK) ? 0 : 1;
  629. }
  630. static void enable_bank_switch(struct swr_mstr_ctrl *swrm, u8 bank,
  631. u8 row, u8 col)
  632. {
  633. swrm_cmd_fifo_wr_cmd(swrm, ((row << 3) | col), 0xF, 0xF,
  634. SWRS_SCP_FRAME_CTRL_BANK(bank));
  635. }
  636. static struct swr_port_info *swrm_get_port_req(struct swrm_mports *mport,
  637. u8 slv_port, u8 dev_num)
  638. {
  639. struct swr_port_info *port_req = NULL;
  640. list_for_each_entry(port_req, &mport->port_req_list, list) {
  641. /* Store dev_id instead of dev_num if enumeration is changed run_time */
  642. if ((port_req->slave_port_id == slv_port)
  643. && (port_req->dev_num == dev_num))
  644. return port_req;
  645. }
  646. return NULL;
  647. }
  648. static bool swrm_remove_from_group(struct swr_master *master)
  649. {
  650. struct swr_device *swr_dev;
  651. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  652. bool is_removed = false;
  653. if (!swrm)
  654. goto end;
  655. mutex_lock(&swrm->mlock);
  656. if ((swrm->num_rx_chs > 1) &&
  657. (swrm->num_rx_chs == swrm->num_cfg_devs)) {
  658. list_for_each_entry(swr_dev, &master->devices,
  659. dev_list) {
  660. swr_dev->group_id = SWR_GROUP_NONE;
  661. master->gr_sid = 0;
  662. }
  663. is_removed = true;
  664. }
  665. mutex_unlock(&swrm->mlock);
  666. end:
  667. return is_removed;
  668. }
  669. static void swrm_disable_ports(struct swr_master *master,
  670. u8 bank)
  671. {
  672. u32 value;
  673. struct swr_port_info *port_req;
  674. int i;
  675. struct swrm_mports *mport;
  676. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  677. if (!swrm) {
  678. pr_err("%s: swrm is null\n", __func__);
  679. return;
  680. }
  681. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  682. master->num_port);
  683. for (i = 0; i < SWR_MSTR_PORT_LEN ; i++) {
  684. mport = &(swrm->mport_cfg[i]);
  685. if (!mport->port_en)
  686. continue;
  687. list_for_each_entry(port_req, &mport->port_req_list, list) {
  688. /* skip ports with no change req's*/
  689. if (port_req->req_ch == port_req->ch_en)
  690. continue;
  691. swrm_cmd_fifo_wr_cmd(swrm, port_req->req_ch,
  692. port_req->dev_num, 0x00,
  693. SWRS_DP_CHANNEL_ENABLE_BANK(port_req->slave_port_id,
  694. bank));
  695. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x\n",
  696. __func__, i,
  697. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)));
  698. }
  699. value = ((mport->req_ch)
  700. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  701. value |= ((mport->offset2)
  702. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  703. value |= ((mport->offset1)
  704. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  705. value |= mport->sinterval;
  706. swr_master_write(swrm,
  707. SWRM_DP_PORT_CTRL_BANK(i+1, bank),
  708. value);
  709. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  710. __func__, i,
  711. (SWRM_DP_PORT_CTRL_BANK(i+1, bank)), value);
  712. }
  713. }
  714. static void swrm_cleanup_disabled_port_reqs(struct swr_master *master)
  715. {
  716. struct swr_port_info *port_req, *next;
  717. int i;
  718. struct swrm_mports *mport;
  719. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  720. if (!swrm) {
  721. pr_err("%s: swrm is null\n", __func__);
  722. return;
  723. }
  724. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  725. master->num_port);
  726. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  727. mport = &(swrm->mport_cfg[i]);
  728. list_for_each_entry_safe(port_req, next,
  729. &mport->port_req_list, list) {
  730. /* skip ports without new ch req */
  731. if (port_req->ch_en == port_req->req_ch)
  732. continue;
  733. /* remove new ch req's*/
  734. port_req->ch_en = port_req->req_ch;
  735. /* If no streams enabled on port, remove the port req */
  736. if (port_req->ch_en == 0) {
  737. list_del(&port_req->list);
  738. kfree(port_req);
  739. }
  740. }
  741. /* remove new ch req's on mport*/
  742. mport->ch_en = mport->req_ch;
  743. if (!(mport->ch_en)) {
  744. mport->port_en = false;
  745. master->port_en_mask &= ~i;
  746. }
  747. }
  748. }
  749. static void swrm_copy_data_port_config(struct swr_master *master, u8 bank)
  750. {
  751. u32 value, slv_id;
  752. struct swr_port_info *port_req;
  753. int i;
  754. struct swrm_mports *mport;
  755. u32 reg[SWRM_MAX_PORT_REG];
  756. u32 val[SWRM_MAX_PORT_REG];
  757. int len = 0;
  758. u8 hparams;
  759. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  760. if (!swrm) {
  761. pr_err("%s: swrm is null\n", __func__);
  762. return;
  763. }
  764. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  765. master->num_port);
  766. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  767. mport = &(swrm->mport_cfg[i]);
  768. if (!mport->port_en)
  769. continue;
  770. list_for_each_entry(port_req, &mport->port_req_list, list) {
  771. slv_id = port_req->slave_port_id;
  772. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  773. val[len++] = SWR_REG_VAL_PACK(port_req->req_ch,
  774. port_req->dev_num, 0x00,
  775. SWRS_DP_CHANNEL_ENABLE_BANK(slv_id,
  776. bank));
  777. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  778. val[len++] = SWR_REG_VAL_PACK(mport->sinterval,
  779. port_req->dev_num, 0x00,
  780. SWRS_DP_SAMPLE_CONTROL_1_BANK(slv_id,
  781. bank));
  782. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  783. val[len++] = SWR_REG_VAL_PACK(mport->offset1,
  784. port_req->dev_num, 0x00,
  785. SWRS_DP_OFFSET_CONTROL_1_BANK(slv_id,
  786. bank));
  787. if (mport->offset2 != SWR_INVALID_PARAM) {
  788. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  789. val[len++] = SWR_REG_VAL_PACK(mport->offset2,
  790. port_req->dev_num, 0x00,
  791. SWRS_DP_OFFSET_CONTROL_2_BANK(
  792. slv_id, bank));
  793. }
  794. if (mport->hstart != SWR_INVALID_PARAM
  795. && mport->hstop != SWR_INVALID_PARAM) {
  796. hparams = (mport->hstart << 4) | mport->hstop;
  797. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  798. val[len++] = SWR_REG_VAL_PACK(hparams,
  799. port_req->dev_num, 0x00,
  800. SWRS_DP_HCONTROL_BANK(slv_id,
  801. bank));
  802. }
  803. if (mport->word_length != SWR_INVALID_PARAM) {
  804. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  805. val[len++] =
  806. SWR_REG_VAL_PACK(mport->word_length,
  807. port_req->dev_num, 0x00,
  808. SWRS_DP_BLOCK_CONTROL_1(slv_id));
  809. }
  810. if (mport->blk_pack_mode != SWR_INVALID_PARAM
  811. && swrm->master_id != MASTER_ID_WSA) {
  812. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  813. val[len++] =
  814. SWR_REG_VAL_PACK(mport->blk_pack_mode,
  815. port_req->dev_num, 0x00,
  816. SWRS_DP_BLOCK_CONTROL_3_BANK(slv_id,
  817. bank));
  818. }
  819. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  820. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  821. val[len++] =
  822. SWR_REG_VAL_PACK(mport->blk_grp_count,
  823. port_req->dev_num, 0x00,
  824. SWRS_DP_BLOCK_CONTROL_2_BANK(slv_id,
  825. bank));
  826. }
  827. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  828. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  829. val[len++] =
  830. SWR_REG_VAL_PACK(mport->lane_ctrl,
  831. port_req->dev_num, 0x00,
  832. SWRS_DP_LANE_CONTROL_BANK(slv_id,
  833. bank));
  834. }
  835. port_req->ch_en = port_req->req_ch;
  836. }
  837. value = ((mport->req_ch)
  838. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  839. if (mport->offset2 != SWR_INVALID_PARAM)
  840. value |= ((mport->offset2)
  841. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  842. value |= ((mport->offset1)
  843. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  844. value |= mport->sinterval;
  845. reg[len] = SWRM_DP_PORT_CTRL_BANK(i + 1, bank);
  846. val[len++] = value;
  847. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  848. __func__, i,
  849. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)), value);
  850. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  851. reg[len] = SWRM_DP_PORT_CTRL_2_BANK(i + 1, bank);
  852. val[len++] = mport->lane_ctrl;
  853. }
  854. if (mport->word_length != SWR_INVALID_PARAM) {
  855. reg[len] = SWRM_DP_BLOCK_CTRL_1(i + 1);
  856. val[len++] = mport->word_length;
  857. }
  858. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  859. reg[len] = SWRM_DP_BLOCK_CTRL2_BANK(i + 1, bank);
  860. val[len++] = mport->blk_grp_count;
  861. }
  862. if (mport->hstart != SWR_INVALID_PARAM
  863. && mport->hstop != SWR_INVALID_PARAM) {
  864. reg[len] = SWRM_DP_PORT_HCTRL_BANK(i + 1, bank);
  865. hparams = (mport->hstop << 4) | mport->hstart;
  866. val[len++] = hparams;
  867. } else {
  868. reg[len] = SWRM_DP_PORT_HCTRL_BANK(i + 1, bank);
  869. hparams = (SWR_HSTOP_MAX_VAL << 4) | SWR_HSTART_MIN_VAL;
  870. val[len++] = hparams;
  871. }
  872. if (mport->blk_pack_mode != SWR_INVALID_PARAM) {
  873. reg[len] = SWRM_DP_BLOCK_CTRL3_BANK(i + 1, bank);
  874. val[len++] = mport->blk_pack_mode;
  875. }
  876. mport->ch_en = mport->req_ch;
  877. }
  878. swrm_reg_dump(swrm, reg, val, len, __func__);
  879. swr_master_bulk_write(swrm, reg, val, len);
  880. }
  881. static void swrm_apply_port_config(struct swr_master *master)
  882. {
  883. u8 bank;
  884. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  885. if (!swrm) {
  886. pr_err("%s: Invalid handle to swr controller\n",
  887. __func__);
  888. return;
  889. }
  890. bank = get_inactive_bank_num(swrm);
  891. dev_dbg(swrm->dev, "%s: enter bank: %d master_ports: %d\n",
  892. __func__, bank, master->num_port);
  893. swrm_cmd_fifo_wr_cmd(swrm, 0x01, 0xF, 0x00,
  894. SWRS_SCP_HOST_CLK_DIV2_CTL_BANK(bank));
  895. swrm_copy_data_port_config(master, bank);
  896. }
  897. static int swrm_slvdev_datapath_control(struct swr_master *master, bool enable)
  898. {
  899. u8 bank;
  900. u32 value, n_row, n_col;
  901. int ret;
  902. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  903. int mask = (SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK |
  904. SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK |
  905. SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_BMSK);
  906. u8 inactive_bank;
  907. if (!swrm) {
  908. pr_err("%s: swrm is null\n", __func__);
  909. return -EFAULT;
  910. }
  911. mutex_lock(&swrm->mlock);
  912. /*
  913. * During disable if master is already down, which implies an ssr/pdr
  914. * scenario, just mark ports as disabled and exit
  915. */
  916. if (swrm->state == SWR_MSTR_SSR && !enable) {
  917. if (!test_bit(DISABLE_PENDING, &swrm->port_req_pending)) {
  918. dev_dbg(swrm->dev, "%s:No pending disconn port req\n",
  919. __func__);
  920. goto exit;
  921. }
  922. clear_bit(DISABLE_PENDING, &swrm->port_req_pending);
  923. swrm_cleanup_disabled_port_reqs(master);
  924. if (!swrm_is_port_en(master)) {
  925. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  926. __func__);
  927. pm_runtime_mark_last_busy(swrm->dev);
  928. pm_runtime_put_autosuspend(swrm->dev);
  929. }
  930. goto exit;
  931. }
  932. bank = get_inactive_bank_num(swrm);
  933. if (enable) {
  934. if (!test_bit(ENABLE_PENDING, &swrm->port_req_pending)) {
  935. dev_dbg(swrm->dev, "%s:No pending connect port req\n",
  936. __func__);
  937. goto exit;
  938. }
  939. clear_bit(ENABLE_PENDING, &swrm->port_req_pending);
  940. ret = swrm_get_port_config(swrm);
  941. if (ret) {
  942. /* cannot accommodate ports */
  943. swrm_cleanup_disabled_port_reqs(master);
  944. mutex_unlock(&swrm->mlock);
  945. return -EINVAL;
  946. }
  947. swr_master_write(swrm, SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN,
  948. SWRM_INTERRUPT_STATUS_MASK);
  949. /* apply the new port config*/
  950. swrm_apply_port_config(master);
  951. } else {
  952. if (!test_bit(DISABLE_PENDING, &swrm->port_req_pending)) {
  953. dev_dbg(swrm->dev, "%s:No pending disconn port req\n",
  954. __func__);
  955. goto exit;
  956. }
  957. clear_bit(DISABLE_PENDING, &swrm->port_req_pending);
  958. swrm_disable_ports(master, bank);
  959. }
  960. dev_dbg(swrm->dev, "%s: enable: %d, cfg_devs: %d\n",
  961. __func__, enable, swrm->num_cfg_devs);
  962. if (enable) {
  963. /* set col = 16 */
  964. n_col = SWR_MAX_COL;
  965. } else {
  966. /*
  967. * Do not change to col = 2 if there are still active ports
  968. */
  969. if (!master->num_port)
  970. n_col = SWR_MIN_COL;
  971. else
  972. n_col = SWR_MAX_COL;
  973. }
  974. /* Use default 50 * x, frame shape. Change based on mclk */
  975. if (swrm->mclk_freq == MCLK_FREQ_NATIVE) {
  976. dev_dbg(swrm->dev, "setting 64 x %d frameshape\n",
  977. n_col ? 16 : 2);
  978. n_row = SWR_ROW_64;
  979. } else {
  980. dev_dbg(swrm->dev, "setting 50 x %d frameshape\n",
  981. n_col ? 16 : 2);
  982. n_row = SWR_ROW_50;
  983. }
  984. value = swr_master_read(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank));
  985. value &= (~mask);
  986. value |= ((n_row << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  987. (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  988. (0 << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  989. swr_master_write(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  990. dev_dbg(swrm->dev, "%s: regaddr: 0x%x, value: 0x%x\n", __func__,
  991. SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  992. enable_bank_switch(swrm, bank, n_row, n_col);
  993. inactive_bank = bank ? 0 : 1;
  994. if (enable)
  995. swrm_copy_data_port_config(master, inactive_bank);
  996. else {
  997. swrm_disable_ports(master, inactive_bank);
  998. swrm_cleanup_disabled_port_reqs(master);
  999. }
  1000. if (!swrm_is_port_en(master)) {
  1001. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  1002. __func__);
  1003. pm_runtime_mark_last_busy(swrm->dev);
  1004. pm_runtime_put_autosuspend(swrm->dev);
  1005. }
  1006. exit:
  1007. mutex_unlock(&swrm->mlock);
  1008. return 0;
  1009. }
  1010. static int swrm_connect_port(struct swr_master *master,
  1011. struct swr_params *portinfo)
  1012. {
  1013. int i;
  1014. struct swr_port_info *port_req;
  1015. int ret = 0;
  1016. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1017. struct swrm_mports *mport;
  1018. u8 mstr_port_id, mstr_ch_msk;
  1019. dev_dbg(&master->dev, "%s: enter\n", __func__);
  1020. if (!portinfo)
  1021. return -EINVAL;
  1022. if (!swrm) {
  1023. dev_err(&master->dev,
  1024. "%s: Invalid handle to swr controller\n",
  1025. __func__);
  1026. return -EINVAL;
  1027. }
  1028. mutex_lock(&swrm->mlock);
  1029. mutex_lock(&swrm->devlock);
  1030. if (!swrm->dev_up) {
  1031. mutex_unlock(&swrm->devlock);
  1032. mutex_unlock(&swrm->mlock);
  1033. return -EINVAL;
  1034. }
  1035. mutex_unlock(&swrm->devlock);
  1036. if (!swrm_is_port_en(master))
  1037. pm_runtime_get_sync(swrm->dev);
  1038. for (i = 0; i < portinfo->num_port; i++) {
  1039. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_msk,
  1040. portinfo->port_type[i],
  1041. portinfo->port_id[i]);
  1042. if (ret) {
  1043. dev_err(&master->dev,
  1044. "%s: mstr portid for slv port %d not found\n",
  1045. __func__, portinfo->port_id[i]);
  1046. goto port_fail;
  1047. }
  1048. mport = &(swrm->mport_cfg[mstr_port_id]);
  1049. /* get port req */
  1050. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1051. portinfo->dev_num);
  1052. if (!port_req) {
  1053. dev_dbg(&master->dev, "%s: new req:port id %d dev %d\n",
  1054. __func__, portinfo->port_id[i],
  1055. portinfo->dev_num);
  1056. port_req = kzalloc(sizeof(struct swr_port_info),
  1057. GFP_KERNEL);
  1058. if (!port_req) {
  1059. ret = -ENOMEM;
  1060. goto mem_fail;
  1061. }
  1062. port_req->dev_num = portinfo->dev_num;
  1063. port_req->slave_port_id = portinfo->port_id[i];
  1064. port_req->num_ch = portinfo->num_ch[i];
  1065. port_req->ch_rate = portinfo->ch_rate[i];
  1066. port_req->ch_en = 0;
  1067. port_req->master_port_id = mstr_port_id;
  1068. list_add(&port_req->list, &mport->port_req_list);
  1069. }
  1070. port_req->req_ch |= portinfo->ch_en[i];
  1071. dev_dbg(&master->dev,
  1072. "%s: mstr port %d, slv port %d ch_rate %d num_ch %d\n",
  1073. __func__, port_req->master_port_id,
  1074. port_req->slave_port_id, port_req->ch_rate,
  1075. port_req->num_ch);
  1076. /* Put the port req on master port */
  1077. mport = &(swrm->mport_cfg[mstr_port_id]);
  1078. mport->port_en = true;
  1079. mport->req_ch |= mstr_ch_msk;
  1080. master->port_en_mask |= (1 << mstr_port_id);
  1081. }
  1082. master->num_port += portinfo->num_port;
  1083. set_bit(ENABLE_PENDING, &swrm->port_req_pending);
  1084. swr_port_response(master, portinfo->tid);
  1085. mutex_unlock(&swrm->mlock);
  1086. return 0;
  1087. port_fail:
  1088. mem_fail:
  1089. /* cleanup port reqs in error condition */
  1090. swrm_cleanup_disabled_port_reqs(master);
  1091. mutex_unlock(&swrm->mlock);
  1092. return ret;
  1093. }
  1094. static int swrm_disconnect_port(struct swr_master *master,
  1095. struct swr_params *portinfo)
  1096. {
  1097. int i, ret = 0;
  1098. struct swr_port_info *port_req;
  1099. struct swrm_mports *mport;
  1100. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1101. u8 mstr_port_id, mstr_ch_mask;
  1102. if (!swrm) {
  1103. dev_err(&master->dev,
  1104. "%s: Invalid handle to swr controller\n",
  1105. __func__);
  1106. return -EINVAL;
  1107. }
  1108. if (!portinfo) {
  1109. dev_err(&master->dev, "%s: portinfo is NULL\n", __func__);
  1110. return -EINVAL;
  1111. }
  1112. mutex_lock(&swrm->mlock);
  1113. for (i = 0; i < portinfo->num_port; i++) {
  1114. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_mask,
  1115. portinfo->port_type[i], portinfo->port_id[i]);
  1116. if (ret) {
  1117. dev_err(&master->dev,
  1118. "%s: mstr portid for slv port %d not found\n",
  1119. __func__, portinfo->port_id[i]);
  1120. mutex_unlock(&swrm->mlock);
  1121. return -EINVAL;
  1122. }
  1123. mport = &(swrm->mport_cfg[mstr_port_id]);
  1124. /* get port req */
  1125. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1126. portinfo->dev_num);
  1127. if (!port_req) {
  1128. dev_err(&master->dev, "%s:port not enabled : port %d\n",
  1129. __func__, portinfo->port_id[i]);
  1130. mutex_unlock(&swrm->mlock);
  1131. return -EINVAL;
  1132. }
  1133. port_req->req_ch &= ~portinfo->ch_en[i];
  1134. mport->req_ch &= ~mstr_ch_mask;
  1135. }
  1136. master->num_port -= portinfo->num_port;
  1137. set_bit(DISABLE_PENDING, &swrm->port_req_pending);
  1138. swr_port_response(master, portinfo->tid);
  1139. mutex_unlock(&swrm->mlock);
  1140. return 0;
  1141. }
  1142. static int swrm_find_alert_slave(struct swr_mstr_ctrl *swrm,
  1143. int status, u8 *devnum)
  1144. {
  1145. int i;
  1146. bool found = false;
  1147. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1148. if ((status & SWRM_MCP_SLV_STATUS_MASK) == SWR_ALERT) {
  1149. *devnum = i;
  1150. found = true;
  1151. break;
  1152. }
  1153. status >>= 2;
  1154. }
  1155. if (found)
  1156. return 0;
  1157. else
  1158. return -EINVAL;
  1159. }
  1160. static void swrm_enable_slave_irq(struct swr_mstr_ctrl *swrm)
  1161. {
  1162. int i;
  1163. int status = 0;
  1164. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1165. if (!status) {
  1166. dev_dbg_ratelimited(swrm->dev, "%s: slaves status is 0x%x\n",
  1167. __func__, status);
  1168. return;
  1169. }
  1170. dev_dbg(swrm->dev, "%s: slave status: 0x%x\n", __func__, status);
  1171. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1172. if (status & SWRM_MCP_SLV_STATUS_MASK)
  1173. swrm_cmd_fifo_wr_cmd(swrm, 0x4, i, 0x0,
  1174. SWRS_SCP_INT_STATUS_MASK_1);
  1175. status >>= 2;
  1176. }
  1177. }
  1178. static int swrm_check_slave_change_status(struct swr_mstr_ctrl *swrm,
  1179. int status, u8 *devnum)
  1180. {
  1181. int i;
  1182. int new_sts = status;
  1183. int ret = SWR_NOT_PRESENT;
  1184. if (status != swrm->slave_status) {
  1185. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1186. if ((status & SWRM_MCP_SLV_STATUS_MASK) !=
  1187. (swrm->slave_status & SWRM_MCP_SLV_STATUS_MASK)) {
  1188. ret = (status & SWRM_MCP_SLV_STATUS_MASK);
  1189. *devnum = i;
  1190. break;
  1191. }
  1192. status >>= 2;
  1193. swrm->slave_status >>= 2;
  1194. }
  1195. swrm->slave_status = new_sts;
  1196. }
  1197. return ret;
  1198. }
  1199. static irqreturn_t swr_mstr_interrupt(int irq, void *dev)
  1200. {
  1201. struct swr_mstr_ctrl *swrm = dev;
  1202. u32 value, intr_sts, intr_sts_masked;
  1203. u32 temp = 0;
  1204. u32 status, chg_sts, i;
  1205. u8 devnum = 0;
  1206. int ret = IRQ_HANDLED;
  1207. struct swr_device *swr_dev;
  1208. struct swr_master *mstr = &swrm->master;
  1209. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1210. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1211. return IRQ_NONE;
  1212. }
  1213. mutex_lock(&swrm->reslock);
  1214. if (swrm_clk_request(swrm, true)) {
  1215. dev_err_ratelimited(swrm->dev, "%s:clk request failed\n",
  1216. __func__);
  1217. mutex_unlock(&swrm->reslock);
  1218. goto exit;
  1219. }
  1220. mutex_unlock(&swrm->reslock);
  1221. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1222. intr_sts_masked = intr_sts & swrm->intr_mask;
  1223. handle_irq:
  1224. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1225. value = intr_sts_masked & (1 << i);
  1226. if (!value)
  1227. continue;
  1228. switch (value) {
  1229. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1230. dev_dbg(swrm->dev, "Trigger irq to slave device\n");
  1231. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1232. ret = swrm_find_alert_slave(swrm, status, &devnum);
  1233. if (ret) {
  1234. dev_err_ratelimited(swrm->dev,
  1235. "no slave alert found.spurious interrupt\n");
  1236. break;
  1237. }
  1238. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum, 0x0,
  1239. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1240. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1241. SWRS_SCP_INT_STATUS_CLEAR_1);
  1242. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum, 0x0,
  1243. SWRS_SCP_INT_STATUS_CLEAR_1);
  1244. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1245. if (swr_dev->dev_num != devnum)
  1246. continue;
  1247. if (swr_dev->slave_irq) {
  1248. do {
  1249. swr_dev->slave_irq_pending = 0;
  1250. handle_nested_irq(
  1251. irq_find_mapping(
  1252. swr_dev->slave_irq, 0));
  1253. } while (swr_dev->slave_irq_pending);
  1254. }
  1255. }
  1256. break;
  1257. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1258. dev_dbg(swrm->dev, "SWR new slave attached\n");
  1259. break;
  1260. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1261. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1262. if (status == swrm->slave_status) {
  1263. dev_dbg(swrm->dev,
  1264. "%s: No change in slave status: %d\n",
  1265. __func__, status);
  1266. break;
  1267. }
  1268. chg_sts = swrm_check_slave_change_status(swrm, status,
  1269. &devnum);
  1270. switch (chg_sts) {
  1271. case SWR_NOT_PRESENT:
  1272. dev_dbg(swrm->dev, "device %d got detached\n",
  1273. devnum);
  1274. break;
  1275. case SWR_ATTACHED_OK:
  1276. dev_dbg(swrm->dev, "device %d got attached\n",
  1277. devnum);
  1278. /* enable host irq from slave device*/
  1279. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, devnum, 0x0,
  1280. SWRS_SCP_INT_STATUS_CLEAR_1);
  1281. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1282. SWRS_SCP_INT_STATUS_MASK_1);
  1283. break;
  1284. case SWR_ALERT:
  1285. dev_dbg(swrm->dev,
  1286. "device %d has pending interrupt\n",
  1287. devnum);
  1288. break;
  1289. }
  1290. break;
  1291. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1292. dev_err_ratelimited(swrm->dev,
  1293. "SWR bus clsh detected\n");
  1294. break;
  1295. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1296. dev_dbg(swrm->dev, "SWR read FIFO overflow\n");
  1297. break;
  1298. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1299. dev_dbg(swrm->dev, "SWR read FIFO underflow\n");
  1300. break;
  1301. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1302. dev_dbg(swrm->dev, "SWR write FIFO overflow\n");
  1303. break;
  1304. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1305. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS);
  1306. dev_err_ratelimited(swrm->dev,
  1307. "SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1308. value);
  1309. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1310. break;
  1311. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1312. dev_err_ratelimited(swrm->dev, "SWR Port collision detected\n");
  1313. swrm->intr_mask &= ~SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION;
  1314. swr_master_write(swrm,
  1315. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1316. break;
  1317. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1318. dev_dbg(swrm->dev, "SWR read enable valid mismatch\n");
  1319. swrm->intr_mask &=
  1320. ~SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH;
  1321. swr_master_write(swrm,
  1322. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1323. break;
  1324. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1325. complete(&swrm->broadcast);
  1326. dev_dbg(swrm->dev, "SWR cmd id finished\n");
  1327. break;
  1328. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_AUTO_ENUM_FINISHED:
  1329. break;
  1330. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED:
  1331. break;
  1332. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL:
  1333. break;
  1334. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED:
  1335. complete(&swrm->reset);
  1336. break;
  1337. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED:
  1338. break;
  1339. default:
  1340. dev_err_ratelimited(swrm->dev,
  1341. "SWR unknown interrupt\n");
  1342. ret = IRQ_NONE;
  1343. break;
  1344. }
  1345. }
  1346. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, intr_sts);
  1347. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, 0x0);
  1348. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1349. intr_sts_masked = intr_sts & swrm->intr_mask;
  1350. if (intr_sts_masked) {
  1351. dev_dbg(swrm->dev, "%s: new interrupt received\n", __func__);
  1352. goto handle_irq;
  1353. }
  1354. mutex_lock(&swrm->reslock);
  1355. swrm_clk_request(swrm, false);
  1356. mutex_unlock(&swrm->reslock);
  1357. exit:
  1358. swrm_unlock_sleep(swrm);
  1359. return ret;
  1360. }
  1361. static irqreturn_t swr_mstr_interrupt_v2(int irq, void *dev)
  1362. {
  1363. struct swr_mstr_ctrl *swrm = dev;
  1364. u32 value, intr_sts, intr_sts_masked;
  1365. u32 temp = 0;
  1366. u32 status, chg_sts, i;
  1367. u8 devnum = 0;
  1368. int ret = IRQ_HANDLED;
  1369. struct swr_device *swr_dev;
  1370. struct swr_master *mstr = &swrm->master;
  1371. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1372. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1373. return IRQ_NONE;
  1374. }
  1375. mutex_lock(&swrm->reslock);
  1376. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  1377. ret = IRQ_NONE;
  1378. goto exit;
  1379. }
  1380. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  1381. ret = IRQ_NONE;
  1382. goto err_audio_hw_vote;
  1383. }
  1384. swrm_clk_request(swrm, true);
  1385. mutex_unlock(&swrm->reslock);
  1386. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1387. intr_sts_masked = intr_sts & swrm->intr_mask;
  1388. dev_dbg(swrm->dev, "%s: status: 0x%x \n", __func__, intr_sts_masked);
  1389. handle_irq:
  1390. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1391. value = intr_sts_masked & (1 << i);
  1392. if (!value)
  1393. continue;
  1394. switch (value) {
  1395. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1396. dev_dbg(swrm->dev, "%s: Trigger irq to slave device\n",
  1397. __func__);
  1398. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1399. ret = swrm_find_alert_slave(swrm, status, &devnum);
  1400. if (ret) {
  1401. dev_err_ratelimited(swrm->dev,
  1402. "%s: no slave alert found.spurious interrupt\n",
  1403. __func__);
  1404. break;
  1405. }
  1406. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum, 0x0,
  1407. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1408. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1409. SWRS_SCP_INT_STATUS_CLEAR_1);
  1410. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum, 0x0,
  1411. SWRS_SCP_INT_STATUS_CLEAR_1);
  1412. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1413. if (swr_dev->dev_num != devnum)
  1414. continue;
  1415. if (swr_dev->slave_irq) {
  1416. do {
  1417. handle_nested_irq(
  1418. irq_find_mapping(
  1419. swr_dev->slave_irq, 0));
  1420. } while (swr_dev->slave_irq_pending);
  1421. }
  1422. }
  1423. break;
  1424. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1425. dev_dbg(swrm->dev, "%s: SWR new slave attached\n",
  1426. __func__);
  1427. break;
  1428. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1429. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1430. if (status == swrm->slave_status) {
  1431. dev_dbg(swrm->dev,
  1432. "%s: No change in slave status: %d\n",
  1433. __func__, status);
  1434. break;
  1435. }
  1436. chg_sts = swrm_check_slave_change_status(swrm, status,
  1437. &devnum);
  1438. switch (chg_sts) {
  1439. case SWR_NOT_PRESENT:
  1440. dev_dbg(swrm->dev,
  1441. "%s: device %d got detached\n",
  1442. __func__, devnum);
  1443. break;
  1444. case SWR_ATTACHED_OK:
  1445. dev_dbg(swrm->dev,
  1446. "%s: device %d got attached\n",
  1447. __func__, devnum);
  1448. /* enable host irq from slave device*/
  1449. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, devnum, 0x0,
  1450. SWRS_SCP_INT_STATUS_CLEAR_1);
  1451. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1452. SWRS_SCP_INT_STATUS_MASK_1);
  1453. break;
  1454. case SWR_ALERT:
  1455. dev_dbg(swrm->dev,
  1456. "%s: device %d has pending interrupt\n",
  1457. __func__, devnum);
  1458. break;
  1459. }
  1460. break;
  1461. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1462. dev_err_ratelimited(swrm->dev,
  1463. "%s: SWR bus clsh detected\n",
  1464. __func__);
  1465. break;
  1466. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1467. dev_dbg(swrm->dev, "%s: SWR read FIFO overflow\n",
  1468. __func__);
  1469. break;
  1470. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1471. dev_dbg(swrm->dev, "%s: SWR read FIFO underflow\n",
  1472. __func__);
  1473. break;
  1474. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1475. dev_dbg(swrm->dev, "%s: SWR write FIFO overflow\n",
  1476. __func__);
  1477. break;
  1478. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1479. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS);
  1480. dev_err_ratelimited(swrm->dev,
  1481. "%s: SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1482. __func__, value);
  1483. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1484. break;
  1485. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1486. dev_err_ratelimited(swrm->dev,
  1487. "%s: SWR Port collision detected\n",
  1488. __func__);
  1489. swrm->intr_mask &= ~SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION;
  1490. swr_master_write(swrm,
  1491. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1492. break;
  1493. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1494. dev_dbg(swrm->dev,
  1495. "%s: SWR read enable valid mismatch\n",
  1496. __func__);
  1497. swrm->intr_mask &=
  1498. ~SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH;
  1499. swr_master_write(swrm,
  1500. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1501. break;
  1502. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1503. complete(&swrm->broadcast);
  1504. dev_dbg(swrm->dev, "%s: SWR cmd id finished\n",
  1505. __func__);
  1506. break;
  1507. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED_V2:
  1508. break;
  1509. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL_V2:
  1510. break;
  1511. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED_V2:
  1512. break;
  1513. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED_V2:
  1514. break;
  1515. case SWRM_INTERRUPT_STATUS_EXT_CLK_STOP_WAKEUP:
  1516. if (swrm->state == SWR_MSTR_UP)
  1517. dev_dbg(swrm->dev,
  1518. "%s:SWR Master is already up\n",
  1519. __func__);
  1520. else
  1521. dev_err_ratelimited(swrm->dev,
  1522. "%s: SWR wokeup during clock stop\n",
  1523. __func__);
  1524. /* It might be possible the slave device gets reset
  1525. * and slave interrupt gets missed. So re-enable
  1526. * Host IRQ and process slave pending
  1527. * interrupts, if any.
  1528. */
  1529. swrm_enable_slave_irq(swrm);
  1530. break;
  1531. default:
  1532. dev_err_ratelimited(swrm->dev,
  1533. "%s: SWR unknown interrupt value: %d\n",
  1534. __func__, value);
  1535. ret = IRQ_NONE;
  1536. break;
  1537. }
  1538. }
  1539. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, intr_sts);
  1540. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, 0x0);
  1541. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1542. intr_sts_masked = intr_sts & swrm->intr_mask;
  1543. if (intr_sts_masked) {
  1544. dev_dbg(swrm->dev, "%s: new interrupt received 0x%x\n",
  1545. __func__, intr_sts_masked);
  1546. goto handle_irq;
  1547. }
  1548. mutex_lock(&swrm->reslock);
  1549. swrm_clk_request(swrm, false);
  1550. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  1551. err_audio_hw_vote:
  1552. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  1553. exit:
  1554. mutex_unlock(&swrm->reslock);
  1555. swrm_unlock_sleep(swrm);
  1556. return ret;
  1557. }
  1558. static irqreturn_t swrm_wakeup_interrupt(int irq, void *dev)
  1559. {
  1560. struct swr_mstr_ctrl *swrm = dev;
  1561. int ret = IRQ_HANDLED;
  1562. if (!swrm || !(swrm->dev)) {
  1563. pr_err("%s: swrm or dev is null\n", __func__);
  1564. return IRQ_NONE;
  1565. }
  1566. mutex_lock(&swrm->devlock);
  1567. if (!swrm->dev_up) {
  1568. if (swrm->wake_irq > 0)
  1569. disable_irq_nosync(swrm->wake_irq);
  1570. mutex_unlock(&swrm->devlock);
  1571. return ret;
  1572. }
  1573. mutex_unlock(&swrm->devlock);
  1574. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1575. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1576. goto exit;
  1577. }
  1578. if (swrm->wake_irq > 0)
  1579. disable_irq_nosync(swrm->wake_irq);
  1580. pm_runtime_get_sync(swrm->dev);
  1581. pm_runtime_mark_last_busy(swrm->dev);
  1582. pm_runtime_put_autosuspend(swrm->dev);
  1583. swrm_unlock_sleep(swrm);
  1584. exit:
  1585. return ret;
  1586. }
  1587. static void swrm_wakeup_work(struct work_struct *work)
  1588. {
  1589. struct swr_mstr_ctrl *swrm;
  1590. swrm = container_of(work, struct swr_mstr_ctrl,
  1591. wakeup_work);
  1592. if (!swrm || !(swrm->dev)) {
  1593. pr_err("%s: swrm or dev is null\n", __func__);
  1594. return;
  1595. }
  1596. mutex_lock(&swrm->devlock);
  1597. if (!swrm->dev_up) {
  1598. mutex_unlock(&swrm->devlock);
  1599. goto exit;
  1600. }
  1601. mutex_unlock(&swrm->devlock);
  1602. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1603. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1604. goto exit;
  1605. }
  1606. pm_runtime_get_sync(swrm->dev);
  1607. pm_runtime_mark_last_busy(swrm->dev);
  1608. pm_runtime_put_autosuspend(swrm->dev);
  1609. swrm_unlock_sleep(swrm);
  1610. exit:
  1611. pm_relax(swrm->dev);
  1612. }
  1613. static int swrm_get_device_status(struct swr_mstr_ctrl *swrm, u8 devnum)
  1614. {
  1615. u32 val;
  1616. swrm->slave_status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1617. val = (swrm->slave_status >> (devnum * 2));
  1618. val &= SWRM_MCP_SLV_STATUS_MASK;
  1619. return val;
  1620. }
  1621. static int swrm_get_logical_dev_num(struct swr_master *mstr, u64 dev_id,
  1622. u8 *dev_num)
  1623. {
  1624. int i;
  1625. u64 id = 0;
  1626. int ret = -EINVAL;
  1627. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1628. struct swr_device *swr_dev;
  1629. u32 num_dev = 0;
  1630. if (!swrm) {
  1631. pr_err("%s: Invalid handle to swr controller\n",
  1632. __func__);
  1633. return ret;
  1634. }
  1635. if (swrm->num_dev)
  1636. num_dev = swrm->num_dev;
  1637. else
  1638. num_dev = mstr->num_dev;
  1639. mutex_lock(&swrm->devlock);
  1640. if (!swrm->dev_up) {
  1641. mutex_unlock(&swrm->devlock);
  1642. return ret;
  1643. }
  1644. mutex_unlock(&swrm->devlock);
  1645. pm_runtime_get_sync(swrm->dev);
  1646. for (i = 1; i < (num_dev + 1); i++) {
  1647. id = ((u64)(swr_master_read(swrm,
  1648. SWRM_ENUMERATOR_SLAVE_DEV_ID_2(i))) << 32);
  1649. id |= swr_master_read(swrm,
  1650. SWRM_ENUMERATOR_SLAVE_DEV_ID_1(i));
  1651. /*
  1652. * As pm_runtime_get_sync() brings all slaves out of reset
  1653. * update logical device number for all slaves.
  1654. */
  1655. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1656. if (swr_dev->addr == (id & SWR_DEV_ID_MASK)) {
  1657. u32 status = swrm_get_device_status(swrm, i);
  1658. if ((status == 0x01) || (status == 0x02)) {
  1659. swr_dev->dev_num = i;
  1660. if ((id & SWR_DEV_ID_MASK) == dev_id) {
  1661. *dev_num = i;
  1662. ret = 0;
  1663. }
  1664. dev_dbg(swrm->dev,
  1665. "%s: devnum %d is assigned for dev addr %lx\n",
  1666. __func__, i, swr_dev->addr);
  1667. }
  1668. }
  1669. }
  1670. }
  1671. if (ret)
  1672. dev_err(swrm->dev, "%s: device 0x%llx is not ready\n",
  1673. __func__, dev_id);
  1674. pm_runtime_mark_last_busy(swrm->dev);
  1675. pm_runtime_put_autosuspend(swrm->dev);
  1676. return ret;
  1677. }
  1678. static void swrm_device_wakeup_vote(struct swr_master *mstr)
  1679. {
  1680. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1681. if (!swrm) {
  1682. pr_err("%s: Invalid handle to swr controller\n",
  1683. __func__);
  1684. return;
  1685. }
  1686. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1687. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1688. return;
  1689. }
  1690. if (++swrm->hw_core_clk_en == 1)
  1691. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  1692. dev_err(swrm->dev, "%s:lpass core hw enable failed\n",
  1693. __func__);
  1694. --swrm->hw_core_clk_en;
  1695. }
  1696. if ( ++swrm->aud_core_clk_en == 1)
  1697. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  1698. dev_err(swrm->dev, "%s:lpass audio hw enable failed\n",
  1699. __func__);
  1700. --swrm->aud_core_clk_en;
  1701. }
  1702. dev_dbg(swrm->dev, "%s: hw_clk_en: %d audio_core_clk_en: %d\n",
  1703. __func__, swrm->hw_core_clk_en, swrm->aud_core_clk_en);
  1704. pm_runtime_get_sync(swrm->dev);
  1705. }
  1706. static void swrm_device_wakeup_unvote(struct swr_master *mstr)
  1707. {
  1708. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1709. if (!swrm) {
  1710. pr_err("%s: Invalid handle to swr controller\n",
  1711. __func__);
  1712. return;
  1713. }
  1714. pm_runtime_mark_last_busy(swrm->dev);
  1715. pm_runtime_put_autosuspend(swrm->dev);
  1716. dev_dbg(swrm->dev, "%s: hw_clk_en: %d audio_core_clk_en: %d\n",
  1717. __func__, swrm->hw_core_clk_en, swrm->aud_core_clk_en);
  1718. --swrm->aud_core_clk_en;
  1719. if (swrm->aud_core_clk_en < 0)
  1720. swrm->aud_core_clk_en = 0;
  1721. else if (swrm->aud_core_clk_en == 0)
  1722. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  1723. --swrm->hw_core_clk_en;
  1724. if (swrm->hw_core_clk_en < 0)
  1725. swrm->hw_core_clk_en = 0;
  1726. else if (swrm->hw_core_clk_en == 0)
  1727. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  1728. swrm_unlock_sleep(swrm);
  1729. }
  1730. static int swrm_master_init(struct swr_mstr_ctrl *swrm)
  1731. {
  1732. int ret = 0;
  1733. u32 val;
  1734. u8 row_ctrl = SWR_ROW_50;
  1735. u8 col_ctrl = SWR_MIN_COL;
  1736. u8 ssp_period = 1;
  1737. u8 retry_cmd_num = 3;
  1738. u32 reg[SWRM_MAX_INIT_REG];
  1739. u32 value[SWRM_MAX_INIT_REG];
  1740. int len = 0;
  1741. /* Clear Rows and Cols */
  1742. val = ((row_ctrl << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1743. (col_ctrl << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1744. (ssp_period << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1745. reg[len] = SWRM_MCP_FRAME_CTRL_BANK_ADDR(0);
  1746. value[len++] = val;
  1747. /* Set Auto enumeration flag */
  1748. reg[len] = SWRM_ENUMERATOR_CFG_ADDR;
  1749. value[len++] = 1;
  1750. /* Configure No pings */
  1751. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1752. val &= ~SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK;
  1753. val |= (0x1f << SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_SHFT);
  1754. reg[len] = SWRM_MCP_CFG_ADDR;
  1755. value[len++] = val;
  1756. /* Configure number of retries of a read/write cmd */
  1757. val = (retry_cmd_num << SWRM_CMD_FIFO_CFG_NUM_OF_CMD_RETRY_SHFT);
  1758. reg[len] = SWRM_CMD_FIFO_CFG_ADDR;
  1759. value[len++] = val;
  1760. reg[len] = SWRM_MCP_BUS_CTRL_ADDR;
  1761. value[len++] = 0x2;
  1762. /* Set IRQ to PULSE */
  1763. reg[len] = SWRM_COMP_CFG_ADDR;
  1764. value[len++] = 0x02;
  1765. reg[len] = SWRM_COMP_CFG_ADDR;
  1766. value[len++] = 0x03;
  1767. reg[len] = SWRM_INTERRUPT_CLEAR;
  1768. value[len++] = 0xFFFFFFFF;
  1769. swrm->intr_mask = SWRM_INTERRUPT_STATUS_MASK;
  1770. /* Mask soundwire interrupts */
  1771. reg[len] = SWRM_INTERRUPT_MASK_ADDR;
  1772. value[len++] = swrm->intr_mask;
  1773. reg[len] = SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN;
  1774. value[len++] = swrm->intr_mask;
  1775. swr_master_bulk_write(swrm, reg, value, len);
  1776. /*
  1777. * For SWR master version 1.5.1, continue
  1778. * execute on command ignore.
  1779. */
  1780. if (swrm->version == SWRM_VERSION_1_5_1)
  1781. swr_master_write(swrm, SWRM_CMD_FIFO_CFG_ADDR,
  1782. (swr_master_read(swrm,
  1783. SWRM_CMD_FIFO_CFG_ADDR) | 0x80000000));
  1784. return ret;
  1785. }
  1786. static int swrm_event_notify(struct notifier_block *self,
  1787. unsigned long action, void *data)
  1788. {
  1789. struct swr_mstr_ctrl *swrm = container_of(self, struct swr_mstr_ctrl,
  1790. event_notifier);
  1791. if (!swrm || !(swrm->dev)) {
  1792. pr_err("%s: swrm or dev is NULL\n", __func__);
  1793. return -EINVAL;
  1794. }
  1795. switch (action) {
  1796. case MSM_AUD_DC_EVENT:
  1797. schedule_work(&(swrm->dc_presence_work));
  1798. break;
  1799. case SWR_WAKE_IRQ_EVENT:
  1800. if (swrm->ipc_wakeup && !swrm->ipc_wakeup_triggered) {
  1801. swrm->ipc_wakeup_triggered = true;
  1802. pm_stay_awake(swrm->dev);
  1803. schedule_work(&swrm->wakeup_work);
  1804. }
  1805. break;
  1806. default:
  1807. dev_err(swrm->dev, "%s: invalid event type: %lu\n",
  1808. __func__, action);
  1809. return -EINVAL;
  1810. }
  1811. return 0;
  1812. }
  1813. static void swrm_notify_work_fn(struct work_struct *work)
  1814. {
  1815. struct swr_mstr_ctrl *swrm = container_of(work, struct swr_mstr_ctrl,
  1816. dc_presence_work);
  1817. if (!swrm || !swrm->pdev) {
  1818. pr_err("%s: swrm or pdev is NULL\n", __func__);
  1819. return;
  1820. }
  1821. swrm_wcd_notify(swrm->pdev, SWR_DEVICE_DOWN, NULL);
  1822. }
  1823. static int swrm_probe(struct platform_device *pdev)
  1824. {
  1825. struct swr_mstr_ctrl *swrm;
  1826. struct swr_ctrl_platform_data *pdata;
  1827. u32 i, num_ports, port_num, port_type, ch_mask;
  1828. u32 *temp, map_size, map_length, ch_iter = 0, old_port_num = 0;
  1829. int ret = 0;
  1830. struct clk *lpass_core_hw_vote = NULL;
  1831. struct clk *lpass_core_audio = NULL;
  1832. /* Allocate soundwire master driver structure */
  1833. swrm = devm_kzalloc(&pdev->dev, sizeof(struct swr_mstr_ctrl),
  1834. GFP_KERNEL);
  1835. if (!swrm) {
  1836. ret = -ENOMEM;
  1837. goto err_memory_fail;
  1838. }
  1839. swrm->pdev = pdev;
  1840. swrm->dev = &pdev->dev;
  1841. platform_set_drvdata(pdev, swrm);
  1842. swr_set_ctrl_data(&swrm->master, swrm);
  1843. pdata = dev_get_platdata(&pdev->dev);
  1844. if (!pdata) {
  1845. dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
  1846. __func__);
  1847. ret = -EINVAL;
  1848. goto err_pdata_fail;
  1849. }
  1850. swrm->handle = (void *)pdata->handle;
  1851. if (!swrm->handle) {
  1852. dev_err(&pdev->dev, "%s: swrm->handle is NULL\n",
  1853. __func__);
  1854. ret = -EINVAL;
  1855. goto err_pdata_fail;
  1856. }
  1857. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr_master_id",
  1858. &swrm->master_id);
  1859. if (ret) {
  1860. dev_err(&pdev->dev, "%s: failed to get master id\n", __func__);
  1861. goto err_pdata_fail;
  1862. }
  1863. if (!(of_property_read_u32(pdev->dev.of_node,
  1864. "swrm-io-base", &swrm->swrm_base_reg)))
  1865. ret = of_property_read_u32(pdev->dev.of_node,
  1866. "swrm-io-base", &swrm->swrm_base_reg);
  1867. if (!swrm->swrm_base_reg) {
  1868. swrm->read = pdata->read;
  1869. if (!swrm->read) {
  1870. dev_err(&pdev->dev, "%s: swrm->read is NULL\n",
  1871. __func__);
  1872. ret = -EINVAL;
  1873. goto err_pdata_fail;
  1874. }
  1875. swrm->write = pdata->write;
  1876. if (!swrm->write) {
  1877. dev_err(&pdev->dev, "%s: swrm->write is NULL\n",
  1878. __func__);
  1879. ret = -EINVAL;
  1880. goto err_pdata_fail;
  1881. }
  1882. swrm->bulk_write = pdata->bulk_write;
  1883. if (!swrm->bulk_write) {
  1884. dev_err(&pdev->dev, "%s: swrm->bulk_write is NULL\n",
  1885. __func__);
  1886. ret = -EINVAL;
  1887. goto err_pdata_fail;
  1888. }
  1889. } else {
  1890. swrm->swrm_dig_base = devm_ioremap(&pdev->dev,
  1891. swrm->swrm_base_reg, SWRM_MAX_REGISTER);
  1892. }
  1893. swrm->clk = pdata->clk;
  1894. if (!swrm->clk) {
  1895. dev_err(&pdev->dev, "%s: swrm->clk is NULL\n",
  1896. __func__);
  1897. ret = -EINVAL;
  1898. goto err_pdata_fail;
  1899. }
  1900. if (of_property_read_u32(pdev->dev.of_node,
  1901. "qcom,swr-clock-stop-mode0",
  1902. &swrm->clk_stop_mode0_supp)) {
  1903. swrm->clk_stop_mode0_supp = FALSE;
  1904. }
  1905. ret = of_property_read_u32(swrm->dev->of_node, "qcom,swr-num-dev",
  1906. &swrm->num_dev);
  1907. if (ret) {
  1908. dev_dbg(&pdev->dev, "%s: Looking up %s property failed\n",
  1909. __func__, "qcom,swr-num-dev");
  1910. } else {
  1911. if (swrm->num_dev > SWR_MAX_SLAVE_DEVICES) {
  1912. dev_err(&pdev->dev, "%s: num_dev %d > max limit %d\n",
  1913. __func__, swrm->num_dev, SWR_MAX_SLAVE_DEVICES);
  1914. ret = -EINVAL;
  1915. goto err_pdata_fail;
  1916. }
  1917. }
  1918. /* Parse soundwire port mapping */
  1919. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr-num-ports",
  1920. &num_ports);
  1921. if (ret) {
  1922. dev_err(swrm->dev, "%s: Failed to get num_ports\n", __func__);
  1923. goto err_pdata_fail;
  1924. }
  1925. swrm->num_ports = num_ports;
  1926. if (!of_find_property(pdev->dev.of_node, "qcom,swr-port-mapping",
  1927. &map_size)) {
  1928. dev_err(swrm->dev, "missing port mapping\n");
  1929. goto err_pdata_fail;
  1930. }
  1931. map_length = map_size / (3 * sizeof(u32));
  1932. if (num_ports > SWR_MSTR_PORT_LEN) {
  1933. dev_err(&pdev->dev, "%s:invalid number of swr ports\n",
  1934. __func__);
  1935. ret = -EINVAL;
  1936. goto err_pdata_fail;
  1937. }
  1938. temp = devm_kzalloc(&pdev->dev, map_size, GFP_KERNEL);
  1939. if (!temp) {
  1940. ret = -ENOMEM;
  1941. goto err_pdata_fail;
  1942. }
  1943. ret = of_property_read_u32_array(pdev->dev.of_node,
  1944. "qcom,swr-port-mapping", temp, 3 * map_length);
  1945. if (ret) {
  1946. dev_err(swrm->dev, "%s: Failed to read port mapping\n",
  1947. __func__);
  1948. goto err_pdata_fail;
  1949. }
  1950. for (i = 0; i < map_length; i++) {
  1951. port_num = temp[3 * i];
  1952. port_type = temp[3 * i + 1];
  1953. ch_mask = temp[3 * i + 2];
  1954. if (port_num != old_port_num)
  1955. ch_iter = 0;
  1956. swrm->port_mapping[port_num][ch_iter].port_type = port_type;
  1957. swrm->port_mapping[port_num][ch_iter++].ch_mask = ch_mask;
  1958. old_port_num = port_num;
  1959. }
  1960. devm_kfree(&pdev->dev, temp);
  1961. swrm->reg_irq = pdata->reg_irq;
  1962. swrm->master.read = swrm_read;
  1963. swrm->master.write = swrm_write;
  1964. swrm->master.bulk_write = swrm_bulk_write;
  1965. swrm->master.get_logical_dev_num = swrm_get_logical_dev_num;
  1966. swrm->master.connect_port = swrm_connect_port;
  1967. swrm->master.disconnect_port = swrm_disconnect_port;
  1968. swrm->master.slvdev_datapath_control = swrm_slvdev_datapath_control;
  1969. swrm->master.remove_from_group = swrm_remove_from_group;
  1970. swrm->master.device_wakeup_vote = swrm_device_wakeup_vote;
  1971. swrm->master.device_wakeup_unvote = swrm_device_wakeup_unvote;
  1972. swrm->master.dev.parent = &pdev->dev;
  1973. swrm->master.dev.of_node = pdev->dev.of_node;
  1974. swrm->master.num_port = 0;
  1975. swrm->rcmd_id = 0;
  1976. swrm->wcmd_id = 0;
  1977. swrm->slave_status = 0;
  1978. swrm->num_rx_chs = 0;
  1979. swrm->clk_ref_count = 0;
  1980. swrm->swr_irq_wakeup_capable = 0;
  1981. swrm->mclk_freq = MCLK_FREQ;
  1982. swrm->dev_up = true;
  1983. swrm->state = SWR_MSTR_UP;
  1984. swrm->ipc_wakeup = false;
  1985. swrm->ipc_wakeup_triggered = false;
  1986. init_completion(&swrm->reset);
  1987. init_completion(&swrm->broadcast);
  1988. init_completion(&swrm->clk_off_complete);
  1989. mutex_init(&swrm->mlock);
  1990. mutex_init(&swrm->reslock);
  1991. mutex_init(&swrm->force_down_lock);
  1992. mutex_init(&swrm->iolock);
  1993. mutex_init(&swrm->clklock);
  1994. mutex_init(&swrm->devlock);
  1995. mutex_init(&swrm->pm_lock);
  1996. swrm->wlock_holders = 0;
  1997. swrm->pm_state = SWRM_PM_SLEEPABLE;
  1998. init_waitqueue_head(&swrm->pm_wq);
  1999. pm_qos_add_request(&swrm->pm_qos_req,
  2000. PM_QOS_CPU_DMA_LATENCY,
  2001. PM_QOS_DEFAULT_VALUE);
  2002. for (i = 0 ; i < SWR_MSTR_PORT_LEN; i++)
  2003. INIT_LIST_HEAD(&swrm->mport_cfg[i].port_req_list);
  2004. /* Register LPASS core hw vote */
  2005. lpass_core_hw_vote = devm_clk_get(&pdev->dev, "lpass_core_hw_vote");
  2006. if (IS_ERR(lpass_core_hw_vote)) {
  2007. ret = PTR_ERR(lpass_core_hw_vote);
  2008. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2009. __func__, "lpass_core_hw_vote", ret);
  2010. lpass_core_hw_vote = NULL;
  2011. ret = 0;
  2012. }
  2013. swrm->lpass_core_hw_vote = lpass_core_hw_vote;
  2014. /* Register LPASS audio core vote */
  2015. lpass_core_audio = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2016. if (IS_ERR(lpass_core_audio)) {
  2017. ret = PTR_ERR(lpass_core_audio);
  2018. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2019. __func__, "lpass_core_audio", ret);
  2020. lpass_core_audio = NULL;
  2021. ret = 0;
  2022. }
  2023. swrm->lpass_core_audio = lpass_core_audio;
  2024. if (swrm->reg_irq) {
  2025. ret = swrm->reg_irq(swrm->handle, swr_mstr_interrupt, swrm,
  2026. SWR_IRQ_REGISTER);
  2027. if (ret) {
  2028. dev_err(&pdev->dev, "%s: IRQ register failed ret %d\n",
  2029. __func__, ret);
  2030. goto err_irq_fail;
  2031. }
  2032. } else {
  2033. swrm->irq = platform_get_irq_byname(pdev, "swr_master_irq");
  2034. if (swrm->irq < 0) {
  2035. dev_err(swrm->dev, "%s() error getting irq hdle: %d\n",
  2036. __func__, swrm->irq);
  2037. goto err_irq_fail;
  2038. }
  2039. ret = request_threaded_irq(swrm->irq, NULL,
  2040. swr_mstr_interrupt_v2,
  2041. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  2042. "swr_master_irq", swrm);
  2043. if (ret) {
  2044. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  2045. __func__, ret);
  2046. goto err_irq_fail;
  2047. }
  2048. }
  2049. /* Make inband tx interrupts as wakeup capable for slave irq */
  2050. ret = of_property_read_u32(pdev->dev.of_node,
  2051. "qcom,swr-mstr-irq-wakeup-capable",
  2052. &swrm->swr_irq_wakeup_capable);
  2053. if (ret)
  2054. dev_dbg(swrm->dev, "%s: swrm irq wakeup capable not defined\n",
  2055. __func__);
  2056. if (swrm->swr_irq_wakeup_capable)
  2057. irq_set_irq_wake(swrm->irq, 1);
  2058. ret = swr_register_master(&swrm->master);
  2059. if (ret) {
  2060. dev_err(&pdev->dev, "%s: error adding swr master\n", __func__);
  2061. goto err_mstr_fail;
  2062. }
  2063. /* Add devices registered with board-info as the
  2064. * controller will be up now
  2065. */
  2066. swr_master_add_boarddevices(&swrm->master);
  2067. mutex_lock(&swrm->mlock);
  2068. swrm_clk_request(swrm, true);
  2069. ret = swrm_master_init(swrm);
  2070. if (ret < 0) {
  2071. dev_err(&pdev->dev,
  2072. "%s: Error in master Initialization , err %d\n",
  2073. __func__, ret);
  2074. mutex_unlock(&swrm->mlock);
  2075. goto err_mstr_fail;
  2076. }
  2077. swrm->version = swr_master_read(swrm, SWRM_COMP_HW_VERSION);
  2078. mutex_unlock(&swrm->mlock);
  2079. INIT_WORK(&swrm->wakeup_work, swrm_wakeup_work);
  2080. if (pdev->dev.of_node)
  2081. of_register_swr_devices(&swrm->master);
  2082. dbgswrm = swrm;
  2083. debugfs_swrm_dent = debugfs_create_dir(dev_name(&pdev->dev), 0);
  2084. if (!IS_ERR(debugfs_swrm_dent)) {
  2085. debugfs_peek = debugfs_create_file("swrm_peek",
  2086. S_IFREG | 0444, debugfs_swrm_dent,
  2087. (void *) "swrm_peek", &swrm_debug_ops);
  2088. debugfs_poke = debugfs_create_file("swrm_poke",
  2089. S_IFREG | 0444, debugfs_swrm_dent,
  2090. (void *) "swrm_poke", &swrm_debug_ops);
  2091. debugfs_reg_dump = debugfs_create_file("swrm_reg_dump",
  2092. S_IFREG | 0444, debugfs_swrm_dent,
  2093. (void *) "swrm_reg_dump",
  2094. &swrm_debug_ops);
  2095. }
  2096. ret = device_init_wakeup(swrm->dev, true);
  2097. if (ret) {
  2098. dev_err(swrm->dev, "Device wakeup init failed: %d\n", ret);
  2099. goto err_irq_wakeup_fail;
  2100. }
  2101. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  2102. pm_runtime_use_autosuspend(&pdev->dev);
  2103. pm_runtime_set_active(&pdev->dev);
  2104. pm_runtime_enable(&pdev->dev);
  2105. pm_runtime_mark_last_busy(&pdev->dev);
  2106. INIT_WORK(&swrm->dc_presence_work, swrm_notify_work_fn);
  2107. swrm->event_notifier.notifier_call = swrm_event_notify;
  2108. msm_aud_evt_register_client(&swrm->event_notifier);
  2109. return 0;
  2110. err_irq_wakeup_fail:
  2111. device_init_wakeup(swrm->dev, false);
  2112. err_mstr_fail:
  2113. if (swrm->reg_irq)
  2114. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  2115. swrm, SWR_IRQ_FREE);
  2116. else if (swrm->irq)
  2117. free_irq(swrm->irq, swrm);
  2118. err_irq_fail:
  2119. mutex_destroy(&swrm->mlock);
  2120. mutex_destroy(&swrm->reslock);
  2121. mutex_destroy(&swrm->force_down_lock);
  2122. mutex_destroy(&swrm->iolock);
  2123. mutex_destroy(&swrm->clklock);
  2124. mutex_destroy(&swrm->pm_lock);
  2125. pm_qos_remove_request(&swrm->pm_qos_req);
  2126. err_pdata_fail:
  2127. err_memory_fail:
  2128. return ret;
  2129. }
  2130. static int swrm_remove(struct platform_device *pdev)
  2131. {
  2132. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2133. if (swrm->reg_irq)
  2134. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  2135. swrm, SWR_IRQ_FREE);
  2136. else if (swrm->irq)
  2137. free_irq(swrm->irq, swrm);
  2138. else if (swrm->wake_irq > 0)
  2139. free_irq(swrm->wake_irq, swrm);
  2140. if (swrm->swr_irq_wakeup_capable)
  2141. irq_set_irq_wake(swrm->irq, 0);
  2142. cancel_work_sync(&swrm->wakeup_work);
  2143. pm_runtime_disable(&pdev->dev);
  2144. pm_runtime_set_suspended(&pdev->dev);
  2145. swr_unregister_master(&swrm->master);
  2146. msm_aud_evt_unregister_client(&swrm->event_notifier);
  2147. device_init_wakeup(swrm->dev, false);
  2148. mutex_destroy(&swrm->mlock);
  2149. mutex_destroy(&swrm->reslock);
  2150. mutex_destroy(&swrm->iolock);
  2151. mutex_destroy(&swrm->clklock);
  2152. mutex_destroy(&swrm->force_down_lock);
  2153. mutex_destroy(&swrm->pm_lock);
  2154. pm_qos_remove_request(&swrm->pm_qos_req);
  2155. devm_kfree(&pdev->dev, swrm);
  2156. return 0;
  2157. }
  2158. static int swrm_clk_pause(struct swr_mstr_ctrl *swrm)
  2159. {
  2160. u32 val;
  2161. dev_dbg(swrm->dev, "%s: state: %d\n", __func__, swrm->state);
  2162. swr_master_write(swrm, SWRM_INTERRUPT_MASK_ADDR, 0x1FDFD);
  2163. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  2164. val |= SWRM_MCP_CFG_BUS_CLK_PAUSE_BMSK;
  2165. swr_master_write(swrm, SWRM_MCP_CFG_ADDR, val);
  2166. return 0;
  2167. }
  2168. #ifdef CONFIG_PM
  2169. static int swrm_runtime_resume(struct device *dev)
  2170. {
  2171. struct platform_device *pdev = to_platform_device(dev);
  2172. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2173. int ret = 0;
  2174. bool hw_core_err = false;
  2175. bool aud_core_err = false;
  2176. struct swr_master *mstr = &swrm->master;
  2177. struct swr_device *swr_dev;
  2178. dev_dbg(dev, "%s: pm_runtime: resume, state:%d\n",
  2179. __func__, swrm->state);
  2180. mutex_lock(&swrm->reslock);
  2181. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  2182. dev_err(dev, "%s:lpass core hw enable failed\n",
  2183. __func__);
  2184. hw_core_err = true;
  2185. }
  2186. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  2187. dev_err(dev, "%s:lpass audio hw enable failed\n",
  2188. __func__);
  2189. aud_core_err = true;
  2190. }
  2191. if ((swrm->state == SWR_MSTR_DOWN) ||
  2192. (swrm->state == SWR_MSTR_SSR && swrm->dev_up)) {
  2193. if (swrm->clk_stop_mode0_supp) {
  2194. if (swrm->ipc_wakeup)
  2195. msm_aud_evt_blocking_notifier_call_chain(
  2196. SWR_WAKE_IRQ_DEREGISTER, (void *)swrm);
  2197. }
  2198. if (swrm_clk_request(swrm, true)) {
  2199. /*
  2200. * Set autosuspend timer to 1 for
  2201. * master to enter into suspend.
  2202. */
  2203. auto_suspend_timer = 1;
  2204. goto exit;
  2205. }
  2206. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  2207. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2208. ret = swr_device_up(swr_dev);
  2209. if (ret == -ENODEV) {
  2210. dev_dbg(dev,
  2211. "%s slave device up not implemented\n",
  2212. __func__);
  2213. ret = 0;
  2214. } else if (ret) {
  2215. dev_err(dev,
  2216. "%s: failed to wakeup swr dev %d\n",
  2217. __func__, swr_dev->dev_num);
  2218. swrm_clk_request(swrm, false);
  2219. goto exit;
  2220. }
  2221. }
  2222. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  2223. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  2224. swrm_master_init(swrm);
  2225. /* wait for hw enumeration to complete */
  2226. usleep_range(100, 105);
  2227. swrm_cmd_fifo_wr_cmd(swrm, 0x4, 0xF, 0x0,
  2228. SWRS_SCP_INT_STATUS_MASK_1);
  2229. if (swrm->state == SWR_MSTR_SSR) {
  2230. mutex_unlock(&swrm->reslock);
  2231. enable_bank_switch(swrm, 0, SWR_ROW_50, SWR_MIN_COL);
  2232. mutex_lock(&swrm->reslock);
  2233. }
  2234. } else {
  2235. /*wake up from clock stop*/
  2236. swr_master_write(swrm, SWRM_MCP_BUS_CTRL_ADDR, 0x2);
  2237. usleep_range(100, 105);
  2238. }
  2239. swrm->state = SWR_MSTR_UP;
  2240. }
  2241. exit:
  2242. if (!aud_core_err)
  2243. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  2244. if (!hw_core_err)
  2245. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  2246. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  2247. auto_suspend_timer = SWR_AUTO_SUSPEND_DELAY * 1000;
  2248. mutex_unlock(&swrm->reslock);
  2249. return ret;
  2250. }
  2251. static int swrm_runtime_suspend(struct device *dev)
  2252. {
  2253. struct platform_device *pdev = to_platform_device(dev);
  2254. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2255. int ret = 0;
  2256. bool hw_core_err = false;
  2257. bool aud_core_err = false;
  2258. struct swr_master *mstr = &swrm->master;
  2259. struct swr_device *swr_dev;
  2260. int current_state = 0;
  2261. dev_dbg(dev, "%s: pm_runtime: suspend state: %d\n",
  2262. __func__, swrm->state);
  2263. mutex_lock(&swrm->reslock);
  2264. mutex_lock(&swrm->force_down_lock);
  2265. current_state = swrm->state;
  2266. mutex_unlock(&swrm->force_down_lock);
  2267. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  2268. dev_err(dev, "%s:lpass core hw enable failed\n",
  2269. __func__);
  2270. hw_core_err = true;
  2271. }
  2272. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  2273. dev_err(dev, "%s:lpass audio hw enable failed\n",
  2274. __func__);
  2275. aud_core_err = true;
  2276. }
  2277. if ((current_state == SWR_MSTR_UP) ||
  2278. (current_state == SWR_MSTR_SSR)) {
  2279. if ((current_state != SWR_MSTR_SSR) &&
  2280. swrm_is_port_en(&swrm->master)) {
  2281. dev_dbg(dev, "%s ports are enabled\n", __func__);
  2282. ret = -EBUSY;
  2283. goto exit;
  2284. }
  2285. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  2286. mutex_unlock(&swrm->reslock);
  2287. enable_bank_switch(swrm, 0, SWR_ROW_50, SWR_MIN_COL);
  2288. mutex_lock(&swrm->reslock);
  2289. swrm_clk_pause(swrm);
  2290. swr_master_write(swrm, SWRM_COMP_CFG_ADDR, 0x00);
  2291. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2292. ret = swr_device_down(swr_dev);
  2293. if (ret == -ENODEV) {
  2294. dev_dbg_ratelimited(dev,
  2295. "%s slave device down not implemented\n",
  2296. __func__);
  2297. ret = 0;
  2298. } else if (ret) {
  2299. dev_err(dev,
  2300. "%s: failed to shutdown swr dev %d\n",
  2301. __func__, swr_dev->dev_num);
  2302. goto exit;
  2303. }
  2304. }
  2305. } else {
  2306. mutex_unlock(&swrm->reslock);
  2307. /* clock stop sequence */
  2308. swrm_cmd_fifo_wr_cmd(swrm, 0x2, 0xF, 0xF,
  2309. SWRS_SCP_CONTROL);
  2310. mutex_lock(&swrm->reslock);
  2311. usleep_range(100, 105);
  2312. }
  2313. swrm_clk_request(swrm, false);
  2314. if (swrm->clk_stop_mode0_supp) {
  2315. if (swrm->wake_irq > 0) {
  2316. enable_irq(swrm->wake_irq);
  2317. } else if (swrm->ipc_wakeup) {
  2318. msm_aud_evt_blocking_notifier_call_chain(
  2319. SWR_WAKE_IRQ_REGISTER, (void *)swrm);
  2320. swrm->ipc_wakeup_triggered = false;
  2321. }
  2322. }
  2323. }
  2324. /* Retain SSR state until resume */
  2325. if (current_state != SWR_MSTR_SSR)
  2326. swrm->state = SWR_MSTR_DOWN;
  2327. exit:
  2328. if (!aud_core_err)
  2329. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  2330. if (!hw_core_err)
  2331. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  2332. mutex_unlock(&swrm->reslock);
  2333. return ret;
  2334. }
  2335. #endif /* CONFIG_PM */
  2336. static int swrm_device_suspend(struct device *dev)
  2337. {
  2338. struct platform_device *pdev = to_platform_device(dev);
  2339. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2340. int ret = 0;
  2341. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  2342. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  2343. ret = swrm_runtime_suspend(dev);
  2344. if (!ret) {
  2345. pm_runtime_disable(dev);
  2346. pm_runtime_set_suspended(dev);
  2347. pm_runtime_enable(dev);
  2348. }
  2349. }
  2350. return 0;
  2351. }
  2352. static int swrm_device_down(struct device *dev)
  2353. {
  2354. struct platform_device *pdev = to_platform_device(dev);
  2355. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2356. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  2357. mutex_lock(&swrm->force_down_lock);
  2358. swrm->state = SWR_MSTR_SSR;
  2359. mutex_unlock(&swrm->force_down_lock);
  2360. swrm_device_suspend(dev);
  2361. return 0;
  2362. }
  2363. int swrm_register_wake_irq(struct swr_mstr_ctrl *swrm)
  2364. {
  2365. int ret = 0;
  2366. int irq, dir_apps_irq;
  2367. if (!swrm->ipc_wakeup) {
  2368. irq = of_get_named_gpio(swrm->dev->of_node,
  2369. "qcom,swr-wakeup-irq", 0);
  2370. if (gpio_is_valid(irq)) {
  2371. swrm->wake_irq = gpio_to_irq(irq);
  2372. if (swrm->wake_irq < 0) {
  2373. dev_err(swrm->dev,
  2374. "Unable to configure irq\n");
  2375. return swrm->wake_irq;
  2376. }
  2377. } else {
  2378. dir_apps_irq = platform_get_irq_byname(swrm->pdev,
  2379. "swr_wake_irq");
  2380. if (dir_apps_irq < 0) {
  2381. dev_err(swrm->dev,
  2382. "TLMM connect gpio not found\n");
  2383. return -EINVAL;
  2384. }
  2385. swrm->wake_irq = dir_apps_irq;
  2386. }
  2387. ret = request_threaded_irq(swrm->wake_irq, NULL,
  2388. swrm_wakeup_interrupt,
  2389. IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
  2390. "swr_wake_irq", swrm);
  2391. if (ret) {
  2392. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  2393. __func__, ret);
  2394. return -EINVAL;
  2395. }
  2396. irq_set_irq_wake(swrm->wake_irq, 1);
  2397. }
  2398. return ret;
  2399. }
  2400. static int swrm_alloc_port_mem(struct device *dev, struct swr_mstr_ctrl *swrm,
  2401. u32 uc, u32 size)
  2402. {
  2403. if (!swrm->port_param) {
  2404. swrm->port_param = devm_kzalloc(dev,
  2405. sizeof(swrm->port_param) * SWR_UC_MAX,
  2406. GFP_KERNEL);
  2407. if (!swrm->port_param)
  2408. return -ENOMEM;
  2409. }
  2410. if (!swrm->port_param[uc]) {
  2411. swrm->port_param[uc] = devm_kcalloc(dev, size,
  2412. sizeof(struct port_params),
  2413. GFP_KERNEL);
  2414. if (!swrm->port_param[uc])
  2415. return -ENOMEM;
  2416. } else {
  2417. dev_err_ratelimited(swrm->dev, "%s: called more than once\n",
  2418. __func__);
  2419. }
  2420. return 0;
  2421. }
  2422. static int swrm_copy_port_config(struct swr_mstr_ctrl *swrm,
  2423. struct swrm_port_config *port_cfg,
  2424. u32 size)
  2425. {
  2426. int idx;
  2427. struct port_params *params;
  2428. int uc = port_cfg->uc;
  2429. int ret = 0;
  2430. for (idx = 0; idx < size; idx++) {
  2431. params = &((struct port_params *)port_cfg->params)[idx];
  2432. if (!params) {
  2433. dev_err(swrm->dev, "%s: Invalid params\n", __func__);
  2434. ret = -EINVAL;
  2435. break;
  2436. }
  2437. memcpy(&swrm->port_param[uc][idx], params,
  2438. sizeof(struct port_params));
  2439. }
  2440. return ret;
  2441. }
  2442. /**
  2443. * swrm_wcd_notify - parent device can notify to soundwire master through
  2444. * this function
  2445. * @pdev: pointer to platform device structure
  2446. * @id: command id from parent to the soundwire master
  2447. * @data: data from parent device to soundwire master
  2448. */
  2449. int swrm_wcd_notify(struct platform_device *pdev, u32 id, void *data)
  2450. {
  2451. struct swr_mstr_ctrl *swrm;
  2452. int ret = 0;
  2453. struct swr_master *mstr;
  2454. struct swr_device *swr_dev;
  2455. struct swrm_port_config *port_cfg;
  2456. if (!pdev) {
  2457. pr_err("%s: pdev is NULL\n", __func__);
  2458. return -EINVAL;
  2459. }
  2460. swrm = platform_get_drvdata(pdev);
  2461. if (!swrm) {
  2462. dev_err(&pdev->dev, "%s: swrm is NULL\n", __func__);
  2463. return -EINVAL;
  2464. }
  2465. mstr = &swrm->master;
  2466. switch (id) {
  2467. case SWR_REQ_CLK_SWITCH:
  2468. /* This will put soundwire in clock stop mode and disable the
  2469. * clocks, if there is no active usecase running, so that the
  2470. * next activity on soundwire will request clock from new clock
  2471. * source.
  2472. */
  2473. mutex_lock(&swrm->mlock);
  2474. if (swrm->state == SWR_MSTR_UP)
  2475. swrm_device_suspend(&pdev->dev);
  2476. mutex_unlock(&swrm->mlock);
  2477. break;
  2478. case SWR_CLK_FREQ:
  2479. if (!data) {
  2480. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  2481. ret = -EINVAL;
  2482. } else {
  2483. mutex_lock(&swrm->mlock);
  2484. if (swrm->mclk_freq != *(int *)data) {
  2485. dev_dbg(swrm->dev, "%s: freq change: force mstr down\n", __func__);
  2486. if (swrm->state == SWR_MSTR_DOWN)
  2487. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  2488. __func__, swrm->state);
  2489. else
  2490. swrm_device_suspend(&pdev->dev);
  2491. }
  2492. swrm->mclk_freq = *(int *)data;
  2493. mutex_unlock(&swrm->mlock);
  2494. }
  2495. break;
  2496. case SWR_DEVICE_SSR_DOWN:
  2497. mutex_lock(&swrm->devlock);
  2498. swrm->dev_up = false;
  2499. mutex_unlock(&swrm->devlock);
  2500. mutex_lock(&swrm->reslock);
  2501. swrm->state = SWR_MSTR_SSR;
  2502. mutex_unlock(&swrm->reslock);
  2503. break;
  2504. case SWR_DEVICE_SSR_UP:
  2505. /* wait for clk voting to be zero */
  2506. reinit_completion(&swrm->clk_off_complete);
  2507. if (swrm->clk_ref_count &&
  2508. !wait_for_completion_timeout(&swrm->clk_off_complete,
  2509. msecs_to_jiffies(500)))
  2510. dev_err(swrm->dev, "%s: clock voting not zero\n",
  2511. __func__);
  2512. mutex_lock(&swrm->devlock);
  2513. swrm->dev_up = true;
  2514. mutex_unlock(&swrm->devlock);
  2515. break;
  2516. case SWR_DEVICE_DOWN:
  2517. dev_dbg(swrm->dev, "%s: swr master down called\n", __func__);
  2518. mutex_lock(&swrm->mlock);
  2519. if (swrm->state == SWR_MSTR_DOWN)
  2520. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  2521. __func__, swrm->state);
  2522. else
  2523. swrm_device_down(&pdev->dev);
  2524. mutex_unlock(&swrm->mlock);
  2525. break;
  2526. case SWR_DEVICE_UP:
  2527. dev_dbg(swrm->dev, "%s: swr master up called\n", __func__);
  2528. mutex_lock(&swrm->devlock);
  2529. if (!swrm->dev_up) {
  2530. dev_dbg(swrm->dev, "SSR not complete yet\n");
  2531. mutex_unlock(&swrm->devlock);
  2532. return -EBUSY;
  2533. }
  2534. mutex_unlock(&swrm->devlock);
  2535. mutex_lock(&swrm->mlock);
  2536. pm_runtime_mark_last_busy(&pdev->dev);
  2537. pm_runtime_get_sync(&pdev->dev);
  2538. mutex_lock(&swrm->reslock);
  2539. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2540. ret = swr_reset_device(swr_dev);
  2541. if (ret) {
  2542. dev_err(swrm->dev,
  2543. "%s: failed to reset swr device %d\n",
  2544. __func__, swr_dev->dev_num);
  2545. swrm_clk_request(swrm, false);
  2546. }
  2547. }
  2548. pm_runtime_mark_last_busy(&pdev->dev);
  2549. pm_runtime_put_autosuspend(&pdev->dev);
  2550. mutex_unlock(&swrm->reslock);
  2551. mutex_unlock(&swrm->mlock);
  2552. break;
  2553. case SWR_SET_NUM_RX_CH:
  2554. if (!data) {
  2555. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  2556. ret = -EINVAL;
  2557. } else {
  2558. mutex_lock(&swrm->mlock);
  2559. swrm->num_rx_chs = *(int *)data;
  2560. if ((swrm->num_rx_chs > 1) && !swrm->num_cfg_devs) {
  2561. list_for_each_entry(swr_dev, &mstr->devices,
  2562. dev_list) {
  2563. ret = swr_set_device_group(swr_dev,
  2564. SWR_BROADCAST);
  2565. if (ret)
  2566. dev_err(swrm->dev,
  2567. "%s: set num ch failed\n",
  2568. __func__);
  2569. }
  2570. } else {
  2571. list_for_each_entry(swr_dev, &mstr->devices,
  2572. dev_list) {
  2573. ret = swr_set_device_group(swr_dev,
  2574. SWR_GROUP_NONE);
  2575. if (ret)
  2576. dev_err(swrm->dev,
  2577. "%s: set num ch failed\n",
  2578. __func__);
  2579. }
  2580. }
  2581. mutex_unlock(&swrm->mlock);
  2582. }
  2583. break;
  2584. case SWR_REGISTER_WAKE_IRQ:
  2585. if (!data) {
  2586. dev_err(swrm->dev, "%s: reg wake irq data is NULL\n",
  2587. __func__);
  2588. ret = -EINVAL;
  2589. } else {
  2590. mutex_lock(&swrm->mlock);
  2591. swrm->ipc_wakeup = *(u32 *)data;
  2592. ret = swrm_register_wake_irq(swrm);
  2593. if (ret)
  2594. dev_err(swrm->dev, "%s: register wake_irq failed\n",
  2595. __func__);
  2596. mutex_unlock(&swrm->mlock);
  2597. }
  2598. break;
  2599. case SWR_REGISTER_WAKEUP:
  2600. msm_aud_evt_blocking_notifier_call_chain(
  2601. SWR_WAKE_IRQ_REGISTER, (void *)swrm);
  2602. break;
  2603. case SWR_DEREGISTER_WAKEUP:
  2604. msm_aud_evt_blocking_notifier_call_chain(
  2605. SWR_WAKE_IRQ_DEREGISTER, (void *)swrm);
  2606. break;
  2607. case SWR_SET_PORT_MAP:
  2608. if (!data) {
  2609. dev_err(swrm->dev, "%s: data is NULL for id=%d\n",
  2610. __func__, id);
  2611. ret = -EINVAL;
  2612. } else {
  2613. mutex_lock(&swrm->mlock);
  2614. port_cfg = (struct swrm_port_config *)data;
  2615. if (!port_cfg->size) {
  2616. ret = -EINVAL;
  2617. goto done;
  2618. }
  2619. ret = swrm_alloc_port_mem(&pdev->dev, swrm,
  2620. port_cfg->uc, port_cfg->size);
  2621. if (!ret)
  2622. swrm_copy_port_config(swrm, port_cfg,
  2623. port_cfg->size);
  2624. done:
  2625. mutex_unlock(&swrm->mlock);
  2626. }
  2627. break;
  2628. default:
  2629. dev_err(swrm->dev, "%s: swr master unknown id %d\n",
  2630. __func__, id);
  2631. break;
  2632. }
  2633. return ret;
  2634. }
  2635. EXPORT_SYMBOL(swrm_wcd_notify);
  2636. /*
  2637. * swrm_pm_cmpxchg:
  2638. * Check old state and exchange with pm new state
  2639. * if old state matches with current state
  2640. *
  2641. * @swrm: pointer to wcd core resource
  2642. * @o: pm old state
  2643. * @n: pm new state
  2644. *
  2645. * Returns old state
  2646. */
  2647. static enum swrm_pm_state swrm_pm_cmpxchg(
  2648. struct swr_mstr_ctrl *swrm,
  2649. enum swrm_pm_state o,
  2650. enum swrm_pm_state n)
  2651. {
  2652. enum swrm_pm_state old;
  2653. if (!swrm)
  2654. return o;
  2655. mutex_lock(&swrm->pm_lock);
  2656. old = swrm->pm_state;
  2657. if (old == o)
  2658. swrm->pm_state = n;
  2659. mutex_unlock(&swrm->pm_lock);
  2660. return old;
  2661. }
  2662. static bool swrm_lock_sleep(struct swr_mstr_ctrl *swrm)
  2663. {
  2664. enum swrm_pm_state os;
  2665. /*
  2666. * swrm_{lock/unlock}_sleep will be called by swr irq handler
  2667. * and slave wake up requests..
  2668. *
  2669. * If system didn't resume, we can simply return false so
  2670. * IRQ handler can return without handling IRQ.
  2671. */
  2672. mutex_lock(&swrm->pm_lock);
  2673. if (swrm->wlock_holders++ == 0) {
  2674. dev_dbg(swrm->dev, "%s: holding wake lock\n", __func__);
  2675. pm_qos_update_request(&swrm->pm_qos_req,
  2676. msm_cpuidle_get_deep_idle_latency());
  2677. pm_stay_awake(swrm->dev);
  2678. }
  2679. mutex_unlock(&swrm->pm_lock);
  2680. if (!wait_event_timeout(swrm->pm_wq,
  2681. ((os = swrm_pm_cmpxchg(swrm,
  2682. SWRM_PM_SLEEPABLE,
  2683. SWRM_PM_AWAKE)) ==
  2684. SWRM_PM_SLEEPABLE ||
  2685. (os == SWRM_PM_AWAKE)),
  2686. msecs_to_jiffies(
  2687. SWRM_SYSTEM_RESUME_TIMEOUT_MS))) {
  2688. dev_err(swrm->dev, "%s: system didn't resume within %dms, s %d, w %d\n",
  2689. __func__, SWRM_SYSTEM_RESUME_TIMEOUT_MS, swrm->pm_state,
  2690. swrm->wlock_holders);
  2691. swrm_unlock_sleep(swrm);
  2692. return false;
  2693. }
  2694. wake_up_all(&swrm->pm_wq);
  2695. return true;
  2696. }
  2697. static void swrm_unlock_sleep(struct swr_mstr_ctrl *swrm)
  2698. {
  2699. mutex_lock(&swrm->pm_lock);
  2700. if (--swrm->wlock_holders == 0) {
  2701. dev_dbg(swrm->dev, "%s: releasing wake lock pm_state %d -> %d\n",
  2702. __func__, swrm->pm_state, SWRM_PM_SLEEPABLE);
  2703. /*
  2704. * if swrm_lock_sleep failed, pm_state would be still
  2705. * swrm_PM_ASLEEP, don't overwrite
  2706. */
  2707. if (likely(swrm->pm_state == SWRM_PM_AWAKE))
  2708. swrm->pm_state = SWRM_PM_SLEEPABLE;
  2709. pm_qos_update_request(&swrm->pm_qos_req,
  2710. PM_QOS_DEFAULT_VALUE);
  2711. pm_relax(swrm->dev);
  2712. }
  2713. mutex_unlock(&swrm->pm_lock);
  2714. wake_up_all(&swrm->pm_wq);
  2715. }
  2716. #ifdef CONFIG_PM_SLEEP
  2717. static int swrm_suspend(struct device *dev)
  2718. {
  2719. int ret = -EBUSY;
  2720. struct platform_device *pdev = to_platform_device(dev);
  2721. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2722. dev_dbg(dev, "%s: system suspend, state: %d\n", __func__, swrm->state);
  2723. mutex_lock(&swrm->pm_lock);
  2724. if (swrm->pm_state == SWRM_PM_SLEEPABLE) {
  2725. dev_dbg(swrm->dev, "%s: suspending system, state %d, wlock %d\n",
  2726. __func__, swrm->pm_state,
  2727. swrm->wlock_holders);
  2728. swrm->pm_state = SWRM_PM_ASLEEP;
  2729. } else if (swrm->pm_state == SWRM_PM_AWAKE) {
  2730. /*
  2731. * unlock to wait for pm_state == SWRM_PM_SLEEPABLE
  2732. * then set to SWRM_PM_ASLEEP
  2733. */
  2734. dev_dbg(swrm->dev, "%s: waiting to suspend system, state %d, wlock %d\n",
  2735. __func__, swrm->pm_state,
  2736. swrm->wlock_holders);
  2737. mutex_unlock(&swrm->pm_lock);
  2738. if (!(wait_event_timeout(swrm->pm_wq, swrm_pm_cmpxchg(
  2739. swrm, SWRM_PM_SLEEPABLE,
  2740. SWRM_PM_ASLEEP) ==
  2741. SWRM_PM_SLEEPABLE,
  2742. msecs_to_jiffies(
  2743. SWRM_SYS_SUSPEND_WAIT)))) {
  2744. dev_dbg(swrm->dev, "%s: suspend failed state %d, wlock %d\n",
  2745. __func__, swrm->pm_state,
  2746. swrm->wlock_holders);
  2747. return -EBUSY;
  2748. } else {
  2749. dev_dbg(swrm->dev,
  2750. "%s: done, state %d, wlock %d\n",
  2751. __func__, swrm->pm_state,
  2752. swrm->wlock_holders);
  2753. }
  2754. mutex_lock(&swrm->pm_lock);
  2755. } else if (swrm->pm_state == SWRM_PM_ASLEEP) {
  2756. dev_dbg(swrm->dev, "%s: system is already suspended, state %d, wlock %d\n",
  2757. __func__, swrm->pm_state,
  2758. swrm->wlock_holders);
  2759. }
  2760. mutex_unlock(&swrm->pm_lock);
  2761. if ((!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev))) {
  2762. ret = swrm_runtime_suspend(dev);
  2763. if (!ret) {
  2764. /*
  2765. * Synchronize runtime-pm and system-pm states:
  2766. * At this point, we are already suspended. If
  2767. * runtime-pm still thinks its active, then
  2768. * make sure its status is in sync with HW
  2769. * status. The three below calls let the
  2770. * runtime-pm know that we are suspended
  2771. * already without re-invoking the suspend
  2772. * callback
  2773. */
  2774. pm_runtime_disable(dev);
  2775. pm_runtime_set_suspended(dev);
  2776. pm_runtime_enable(dev);
  2777. }
  2778. }
  2779. if (ret == -EBUSY) {
  2780. /*
  2781. * There is a possibility that some audio stream is active
  2782. * during suspend. We dont want to return suspend failure in
  2783. * that case so that display and relevant components can still
  2784. * go to suspend.
  2785. * If there is some other error, then it should be passed-on
  2786. * to system level suspend
  2787. */
  2788. ret = 0;
  2789. }
  2790. return ret;
  2791. }
  2792. static int swrm_resume(struct device *dev)
  2793. {
  2794. int ret = 0;
  2795. struct platform_device *pdev = to_platform_device(dev);
  2796. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2797. dev_dbg(dev, "%s: system resume, state: %d\n", __func__, swrm->state);
  2798. if (!pm_runtime_enabled(dev) || !pm_runtime_suspend(dev)) {
  2799. ret = swrm_runtime_resume(dev);
  2800. if (!ret) {
  2801. pm_runtime_mark_last_busy(dev);
  2802. pm_request_autosuspend(dev);
  2803. }
  2804. }
  2805. mutex_lock(&swrm->pm_lock);
  2806. if (swrm->pm_state == SWRM_PM_ASLEEP) {
  2807. dev_dbg(swrm->dev,
  2808. "%s: resuming system, state %d, wlock %d\n",
  2809. __func__, swrm->pm_state,
  2810. swrm->wlock_holders);
  2811. swrm->pm_state = SWRM_PM_SLEEPABLE;
  2812. } else {
  2813. dev_dbg(swrm->dev, "%s: system is already awake, state %d wlock %d\n",
  2814. __func__, swrm->pm_state,
  2815. swrm->wlock_holders);
  2816. }
  2817. mutex_unlock(&swrm->pm_lock);
  2818. wake_up_all(&swrm->pm_wq);
  2819. return ret;
  2820. }
  2821. #endif /* CONFIG_PM_SLEEP */
  2822. static const struct dev_pm_ops swrm_dev_pm_ops = {
  2823. SET_SYSTEM_SLEEP_PM_OPS(
  2824. swrm_suspend,
  2825. swrm_resume
  2826. )
  2827. SET_RUNTIME_PM_OPS(
  2828. swrm_runtime_suspend,
  2829. swrm_runtime_resume,
  2830. NULL
  2831. )
  2832. };
  2833. static const struct of_device_id swrm_dt_match[] = {
  2834. {
  2835. .compatible = "qcom,swr-mstr",
  2836. },
  2837. {}
  2838. };
  2839. static struct platform_driver swr_mstr_driver = {
  2840. .probe = swrm_probe,
  2841. .remove = swrm_remove,
  2842. .driver = {
  2843. .name = SWR_WCD_NAME,
  2844. .owner = THIS_MODULE,
  2845. .pm = &swrm_dev_pm_ops,
  2846. .of_match_table = swrm_dt_match,
  2847. .suppress_bind_attrs = true,
  2848. },
  2849. };
  2850. static int __init swrm_init(void)
  2851. {
  2852. return platform_driver_register(&swr_mstr_driver);
  2853. }
  2854. module_init(swrm_init);
  2855. static void __exit swrm_exit(void)
  2856. {
  2857. platform_driver_unregister(&swr_mstr_driver);
  2858. }
  2859. module_exit(swrm_exit);
  2860. MODULE_LICENSE("GPL v2");
  2861. MODULE_DESCRIPTION("SoundWire Master Controller");
  2862. MODULE_ALIAS("platform:swr-mstr");