wsa-macro.c 86 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/io.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/clk.h>
  9. #include <sound/soc.h>
  10. #include <sound/soc-dapm.h>
  11. #include <sound/tlv.h>
  12. #include <soc/swr-wcd.h>
  13. #include <asoc/msm-cdc-pinctrl.h>
  14. #include "bolero-cdc.h"
  15. #include "bolero-cdc-registers.h"
  16. #include "wsa-macro.h"
  17. #define WSA_MACRO_MAX_OFFSET 0x1000
  18. #define WSA_MACRO_RX_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  19. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  20. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  21. #define WSA_MACRO_RX_MIX_RATES (SNDRV_PCM_RATE_48000 |\
  22. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  23. #define WSA_MACRO_RX_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  24. SNDRV_PCM_FMTBIT_S24_LE |\
  25. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  26. #define WSA_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  27. SNDRV_PCM_RATE_48000)
  28. #define WSA_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  29. SNDRV_PCM_FMTBIT_S24_LE |\
  30. SNDRV_PCM_FMTBIT_S24_3LE)
  31. #define NUM_INTERPOLATORS 2
  32. #define WSA_MACRO_MUX_INP_SHFT 0x3
  33. #define WSA_MACRO_MUX_INP_MASK1 0x38
  34. #define WSA_MACRO_MUX_INP_MASK2 0x38
  35. #define WSA_MACRO_MUX_CFG_OFFSET 0x8
  36. #define WSA_MACRO_MUX_CFG1_OFFSET 0x4
  37. #define WSA_MACRO_RX_COMP_OFFSET 0x40
  38. #define WSA_MACRO_RX_SOFTCLIP_OFFSET 0x40
  39. #define WSA_MACRO_RX_PATH_OFFSET 0x80
  40. #define WSA_MACRO_RX_PATH_CFG3_OFFSET 0x10
  41. #define WSA_MACRO_RX_PATH_DSMDEM_OFFSET 0x4C
  42. #define WSA_MACRO_FS_RATE_MASK 0x0F
  43. #define WSA_MACRO_EC_MIX_TX0_MASK 0x03
  44. #define WSA_MACRO_EC_MIX_TX1_MASK 0x18
  45. enum {
  46. WSA_MACRO_RX0 = 0,
  47. WSA_MACRO_RX1,
  48. WSA_MACRO_RX_MIX,
  49. WSA_MACRO_RX_MIX0 = WSA_MACRO_RX_MIX,
  50. WSA_MACRO_RX_MIX1,
  51. WSA_MACRO_RX_MAX,
  52. };
  53. enum {
  54. WSA_MACRO_TX0 = 0,
  55. WSA_MACRO_TX1,
  56. WSA_MACRO_TX_MAX,
  57. };
  58. enum {
  59. WSA_MACRO_EC0_MUX = 0,
  60. WSA_MACRO_EC1_MUX,
  61. WSA_MACRO_EC_MUX_MAX,
  62. };
  63. enum {
  64. WSA_MACRO_COMP1, /* SPK_L */
  65. WSA_MACRO_COMP2, /* SPK_R */
  66. WSA_MACRO_COMP_MAX
  67. };
  68. enum {
  69. WSA_MACRO_SOFTCLIP0, /* RX0 */
  70. WSA_MACRO_SOFTCLIP1, /* RX1 */
  71. WSA_MACRO_SOFTCLIP_MAX
  72. };
  73. struct interp_sample_rate {
  74. int sample_rate;
  75. int rate_val;
  76. };
  77. /*
  78. * Structure used to update codec
  79. * register defaults after reset
  80. */
  81. struct wsa_macro_reg_mask_val {
  82. u16 reg;
  83. u8 mask;
  84. u8 val;
  85. };
  86. static struct interp_sample_rate int_prim_sample_rate_val[] = {
  87. {8000, 0x0}, /* 8K */
  88. {16000, 0x1}, /* 16K */
  89. {24000, -EINVAL},/* 24K */
  90. {32000, 0x3}, /* 32K */
  91. {48000, 0x4}, /* 48K */
  92. {96000, 0x5}, /* 96K */
  93. {192000, 0x6}, /* 192K */
  94. {384000, 0x7}, /* 384K */
  95. {44100, 0x8}, /* 44.1K */
  96. };
  97. static struct interp_sample_rate int_mix_sample_rate_val[] = {
  98. {48000, 0x4}, /* 48K */
  99. {96000, 0x5}, /* 96K */
  100. {192000, 0x6}, /* 192K */
  101. };
  102. #define WSA_MACRO_SWR_STRING_LEN 80
  103. static int wsa_macro_hw_params(struct snd_pcm_substream *substream,
  104. struct snd_pcm_hw_params *params,
  105. struct snd_soc_dai *dai);
  106. static int wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  107. unsigned int *tx_num, unsigned int *tx_slot,
  108. unsigned int *rx_num, unsigned int *rx_slot);
  109. /* Hold instance to soundwire platform device */
  110. struct wsa_macro_swr_ctrl_data {
  111. struct platform_device *wsa_swr_pdev;
  112. };
  113. struct wsa_macro_swr_ctrl_platform_data {
  114. void *handle; /* holds codec private data */
  115. int (*read)(void *handle, int reg);
  116. int (*write)(void *handle, int reg, int val);
  117. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  118. int (*clk)(void *handle, bool enable);
  119. int (*handle_irq)(void *handle,
  120. irqreturn_t (*swrm_irq_handler)(int irq,
  121. void *data),
  122. void *swrm_handle,
  123. int action);
  124. };
  125. struct wsa_macro_bcl_pmic_params {
  126. u8 id;
  127. u8 sid;
  128. u8 ppid;
  129. };
  130. enum {
  131. WSA_MACRO_AIF_INVALID = 0,
  132. WSA_MACRO_AIF1_PB,
  133. WSA_MACRO_AIF_MIX1_PB,
  134. WSA_MACRO_AIF_VI,
  135. WSA_MACRO_AIF_ECHO,
  136. WSA_MACRO_MAX_DAIS,
  137. };
  138. #define WSA_MACRO_CHILD_DEVICES_MAX 3
  139. /*
  140. * @dev: wsa macro device pointer
  141. * @comp_enabled: compander enable mixer value set
  142. * @ec_hq: echo HQ enable mixer value set
  143. * @prim_int_users: Users of interpolator
  144. * @wsa_mclk_users: WSA MCLK users count
  145. * @swr_clk_users: SWR clk users count
  146. * @vi_feed_value: VI sense mask
  147. * @mclk_lock: to lock mclk operations
  148. * @swr_clk_lock: to lock swr master clock operations
  149. * @swr_ctrl_data: SoundWire data structure
  150. * @swr_plat_data: Soundwire platform data
  151. * @wsa_macro_add_child_devices_work: work for adding child devices
  152. * @wsa_swr_gpio_p: used by pinctrl API
  153. * @wsa_core_clk: MCLK for wsa macro
  154. * @wsa_npl_clk: NPL clock for WSA soundwire
  155. * @component: codec handle
  156. * @rx_0_count: RX0 interpolation users
  157. * @rx_1_count: RX1 interpolation users
  158. * @active_ch_mask: channel mask for all AIF DAIs
  159. * @active_ch_cnt: channel count of all AIF DAIs
  160. * @rx_port_value: mixer ctl value of WSA RX MUXes
  161. * @wsa_io_base: Base address of WSA macro addr space
  162. */
  163. struct wsa_macro_priv {
  164. struct device *dev;
  165. int comp_enabled[WSA_MACRO_COMP_MAX];
  166. int ec_hq[WSA_MACRO_RX1 + 1];
  167. u16 prim_int_users[WSA_MACRO_RX1 + 1];
  168. u16 wsa_mclk_users;
  169. u16 swr_clk_users;
  170. unsigned int vi_feed_value;
  171. struct mutex mclk_lock;
  172. struct mutex swr_clk_lock;
  173. struct wsa_macro_swr_ctrl_data *swr_ctrl_data;
  174. struct wsa_macro_swr_ctrl_platform_data swr_plat_data;
  175. struct work_struct wsa_macro_add_child_devices_work;
  176. struct device_node *wsa_swr_gpio_p;
  177. struct clk *wsa_core_clk;
  178. struct clk *wsa_npl_clk;
  179. struct snd_soc_component *component;
  180. int rx_0_count;
  181. int rx_1_count;
  182. unsigned long active_ch_mask[WSA_MACRO_MAX_DAIS];
  183. unsigned long active_ch_cnt[WSA_MACRO_MAX_DAIS];
  184. int rx_port_value[WSA_MACRO_RX_MAX];
  185. char __iomem *wsa_io_base;
  186. struct platform_device *pdev_child_devices
  187. [WSA_MACRO_CHILD_DEVICES_MAX];
  188. int child_count;
  189. int ear_spkr_gain;
  190. int spkr_gain_offset;
  191. int spkr_mode;
  192. int is_softclip_on[WSA_MACRO_SOFTCLIP_MAX];
  193. int softclip_clk_users[WSA_MACRO_SOFTCLIP_MAX];
  194. struct wsa_macro_bcl_pmic_params bcl_pmic_params;
  195. };
  196. static int wsa_macro_config_ear_spkr_gain(struct snd_soc_component *component,
  197. struct wsa_macro_priv *wsa_priv,
  198. int event, int gain_reg);
  199. static struct snd_soc_dai_driver wsa_macro_dai[];
  200. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  201. static const char *const rx_text[] = {
  202. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "DEC0", "DEC1"
  203. };
  204. static const char *const rx_mix_text[] = {
  205. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1"
  206. };
  207. static const char *const rx_mix_ec_text[] = {
  208. "ZERO", "RX_MIX_TX0", "RX_MIX_TX1"
  209. };
  210. static const char *const rx_mux_text[] = {
  211. "ZERO", "AIF1_PB", "AIF_MIX1_PB"
  212. };
  213. static const char *const rx_sidetone_mix_text[] = {
  214. "ZERO", "SRC0"
  215. };
  216. static const char * const wsa_macro_ear_spkr_pa_gain_text[] = {
  217. "G_DEFAULT", "G_0_DB", "G_1_DB", "G_2_DB", "G_3_DB",
  218. "G_4_DB", "G_5_DB", "G_6_DB"
  219. };
  220. static const char * const wsa_macro_speaker_boost_stage_text[] = {
  221. "NO_MAX_STATE", "MAX_STATE_1", "MAX_STATE_2"
  222. };
  223. static const char * const wsa_macro_vbat_bcl_gsm_mode_text[] = {
  224. "OFF", "ON"
  225. };
  226. static const struct snd_kcontrol_new wsa_int0_vbat_mix_switch[] = {
  227. SOC_DAPM_SINGLE("WSA RX0 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  228. };
  229. static const struct snd_kcontrol_new wsa_int1_vbat_mix_switch[] = {
  230. SOC_DAPM_SINGLE("WSA RX1 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  231. };
  232. static SOC_ENUM_SINGLE_EXT_DECL(wsa_macro_ear_spkr_pa_gain_enum,
  233. wsa_macro_ear_spkr_pa_gain_text);
  234. static SOC_ENUM_SINGLE_EXT_DECL(wsa_macro_spkr_boost_stage_enum,
  235. wsa_macro_speaker_boost_stage_text);
  236. static SOC_ENUM_SINGLE_EXT_DECL(wsa_macro_vbat_bcl_gsm_mode_enum,
  237. wsa_macro_vbat_bcl_gsm_mode_text);
  238. /* RX INT0 */
  239. static const struct soc_enum rx0_prim_inp0_chain_enum =
  240. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  241. 0, 7, rx_text);
  242. static const struct soc_enum rx0_prim_inp1_chain_enum =
  243. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  244. 3, 7, rx_text);
  245. static const struct soc_enum rx0_prim_inp2_chain_enum =
  246. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  247. 3, 7, rx_text);
  248. static const struct soc_enum rx0_mix_chain_enum =
  249. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  250. 0, 5, rx_mix_text);
  251. static const struct soc_enum rx0_sidetone_mix_enum =
  252. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, 2, rx_sidetone_mix_text);
  253. static const struct snd_kcontrol_new rx0_prim_inp0_mux =
  254. SOC_DAPM_ENUM("WSA_RX0 INP0 Mux", rx0_prim_inp0_chain_enum);
  255. static const struct snd_kcontrol_new rx0_prim_inp1_mux =
  256. SOC_DAPM_ENUM("WSA_RX0 INP1 Mux", rx0_prim_inp1_chain_enum);
  257. static const struct snd_kcontrol_new rx0_prim_inp2_mux =
  258. SOC_DAPM_ENUM("WSA_RX0 INP2 Mux", rx0_prim_inp2_chain_enum);
  259. static const struct snd_kcontrol_new rx0_mix_mux =
  260. SOC_DAPM_ENUM("WSA_RX0 MIX Mux", rx0_mix_chain_enum);
  261. static const struct snd_kcontrol_new rx0_sidetone_mix_mux =
  262. SOC_DAPM_ENUM("WSA_RX0 SIDETONE MIX Mux", rx0_sidetone_mix_enum);
  263. /* RX INT1 */
  264. static const struct soc_enum rx1_prim_inp0_chain_enum =
  265. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  266. 0, 7, rx_text);
  267. static const struct soc_enum rx1_prim_inp1_chain_enum =
  268. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  269. 3, 7, rx_text);
  270. static const struct soc_enum rx1_prim_inp2_chain_enum =
  271. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  272. 3, 7, rx_text);
  273. static const struct soc_enum rx1_mix_chain_enum =
  274. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  275. 0, 5, rx_mix_text);
  276. static const struct snd_kcontrol_new rx1_prim_inp0_mux =
  277. SOC_DAPM_ENUM("WSA_RX1 INP0 Mux", rx1_prim_inp0_chain_enum);
  278. static const struct snd_kcontrol_new rx1_prim_inp1_mux =
  279. SOC_DAPM_ENUM("WSA_RX1 INP1 Mux", rx1_prim_inp1_chain_enum);
  280. static const struct snd_kcontrol_new rx1_prim_inp2_mux =
  281. SOC_DAPM_ENUM("WSA_RX1 INP2 Mux", rx1_prim_inp2_chain_enum);
  282. static const struct snd_kcontrol_new rx1_mix_mux =
  283. SOC_DAPM_ENUM("WSA_RX1 MIX Mux", rx1_mix_chain_enum);
  284. static const struct soc_enum rx_mix_ec0_enum =
  285. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  286. 0, 3, rx_mix_ec_text);
  287. static const struct soc_enum rx_mix_ec1_enum =
  288. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  289. 3, 3, rx_mix_ec_text);
  290. static const struct snd_kcontrol_new rx_mix_ec0_mux =
  291. SOC_DAPM_ENUM("WSA RX_MIX EC0_Mux", rx_mix_ec0_enum);
  292. static const struct snd_kcontrol_new rx_mix_ec1_mux =
  293. SOC_DAPM_ENUM("WSA RX_MIX EC1_Mux", rx_mix_ec1_enum);
  294. static struct snd_soc_dai_ops wsa_macro_dai_ops = {
  295. .hw_params = wsa_macro_hw_params,
  296. .get_channel_map = wsa_macro_get_channel_map,
  297. };
  298. static struct snd_soc_dai_driver wsa_macro_dai[] = {
  299. {
  300. .name = "wsa_macro_rx1",
  301. .id = WSA_MACRO_AIF1_PB,
  302. .playback = {
  303. .stream_name = "WSA_AIF1 Playback",
  304. .rates = WSA_MACRO_RX_RATES,
  305. .formats = WSA_MACRO_RX_FORMATS,
  306. .rate_max = 384000,
  307. .rate_min = 8000,
  308. .channels_min = 1,
  309. .channels_max = 2,
  310. },
  311. .ops = &wsa_macro_dai_ops,
  312. },
  313. {
  314. .name = "wsa_macro_rx_mix",
  315. .id = WSA_MACRO_AIF_MIX1_PB,
  316. .playback = {
  317. .stream_name = "WSA_AIF_MIX1 Playback",
  318. .rates = WSA_MACRO_RX_MIX_RATES,
  319. .formats = WSA_MACRO_RX_FORMATS,
  320. .rate_max = 192000,
  321. .rate_min = 48000,
  322. .channels_min = 1,
  323. .channels_max = 2,
  324. },
  325. .ops = &wsa_macro_dai_ops,
  326. },
  327. {
  328. .name = "wsa_macro_vifeedback",
  329. .id = WSA_MACRO_AIF_VI,
  330. .capture = {
  331. .stream_name = "WSA_AIF_VI Capture",
  332. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
  333. .formats = WSA_MACRO_RX_FORMATS,
  334. .rate_max = 48000,
  335. .rate_min = 8000,
  336. .channels_min = 1,
  337. .channels_max = 4,
  338. },
  339. .ops = &wsa_macro_dai_ops,
  340. },
  341. {
  342. .name = "wsa_macro_echo",
  343. .id = WSA_MACRO_AIF_ECHO,
  344. .capture = {
  345. .stream_name = "WSA_AIF_ECHO Capture",
  346. .rates = WSA_MACRO_ECHO_RATES,
  347. .formats = WSA_MACRO_ECHO_FORMATS,
  348. .rate_max = 48000,
  349. .rate_min = 8000,
  350. .channels_min = 1,
  351. .channels_max = 2,
  352. },
  353. .ops = &wsa_macro_dai_ops,
  354. },
  355. };
  356. static const struct wsa_macro_reg_mask_val wsa_macro_spkr_default[] = {
  357. {BOLERO_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x80},
  358. {BOLERO_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x80},
  359. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x01},
  360. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x01},
  361. {BOLERO_CDC_WSA_BOOST0_BOOST_CTL, 0x7C, 0x58},
  362. {BOLERO_CDC_WSA_BOOST1_BOOST_CTL, 0x7C, 0x58},
  363. };
  364. static const struct wsa_macro_reg_mask_val wsa_macro_spkr_mode1[] = {
  365. {BOLERO_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x00},
  366. {BOLERO_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x00},
  367. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x00},
  368. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x00},
  369. {BOLERO_CDC_WSA_BOOST0_BOOST_CTL, 0x7C, 0x44},
  370. {BOLERO_CDC_WSA_BOOST1_BOOST_CTL, 0x7C, 0x44},
  371. };
  372. static bool wsa_macro_get_data(struct snd_soc_component *component,
  373. struct device **wsa_dev,
  374. struct wsa_macro_priv **wsa_priv,
  375. const char *func_name)
  376. {
  377. *wsa_dev = bolero_get_device_ptr(component->dev, WSA_MACRO);
  378. if (!(*wsa_dev)) {
  379. dev_err(component->dev,
  380. "%s: null device for macro!\n", func_name);
  381. return false;
  382. }
  383. *wsa_priv = dev_get_drvdata((*wsa_dev));
  384. if (!(*wsa_priv) || !(*wsa_priv)->component) {
  385. dev_err(component->dev,
  386. "%s: priv is null for macro!\n", func_name);
  387. return false;
  388. }
  389. return true;
  390. }
  391. /**
  392. * wsa_macro_set_spkr_gain_offset - offset the speaker path
  393. * gain with the given offset value.
  394. *
  395. * @component: codec instance
  396. * @offset: Indicates speaker path gain offset value.
  397. *
  398. * Returns 0 on success or -EINVAL on error.
  399. */
  400. int wsa_macro_set_spkr_gain_offset(struct snd_soc_component *component,
  401. int offset)
  402. {
  403. struct device *wsa_dev = NULL;
  404. struct wsa_macro_priv *wsa_priv = NULL;
  405. if (!component) {
  406. pr_err("%s: NULL component pointer!\n", __func__);
  407. return -EINVAL;
  408. }
  409. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  410. return -EINVAL;
  411. wsa_priv->spkr_gain_offset = offset;
  412. return 0;
  413. }
  414. EXPORT_SYMBOL(wsa_macro_set_spkr_gain_offset);
  415. /**
  416. * wsa_macro_set_spkr_mode - Configures speaker compander and smartboost
  417. * settings based on speaker mode.
  418. *
  419. * @component: codec instance
  420. * @mode: Indicates speaker configuration mode.
  421. *
  422. * Returns 0 on success or -EINVAL on error.
  423. */
  424. int wsa_macro_set_spkr_mode(struct snd_soc_component *component, int mode)
  425. {
  426. int i;
  427. const struct wsa_macro_reg_mask_val *regs;
  428. int size;
  429. struct device *wsa_dev = NULL;
  430. struct wsa_macro_priv *wsa_priv = NULL;
  431. if (!component) {
  432. pr_err("%s: NULL codec pointer!\n", __func__);
  433. return -EINVAL;
  434. }
  435. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  436. return -EINVAL;
  437. switch (mode) {
  438. case WSA_MACRO_SPKR_MODE_1:
  439. regs = wsa_macro_spkr_mode1;
  440. size = ARRAY_SIZE(wsa_macro_spkr_mode1);
  441. break;
  442. default:
  443. regs = wsa_macro_spkr_default;
  444. size = ARRAY_SIZE(wsa_macro_spkr_default);
  445. break;
  446. }
  447. wsa_priv->spkr_mode = mode;
  448. for (i = 0; i < size; i++)
  449. snd_soc_component_update_bits(component, regs[i].reg,
  450. regs[i].mask, regs[i].val);
  451. return 0;
  452. }
  453. EXPORT_SYMBOL(wsa_macro_set_spkr_mode);
  454. static int wsa_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  455. u8 int_prim_fs_rate_reg_val,
  456. u32 sample_rate)
  457. {
  458. u8 int_1_mix1_inp;
  459. u32 j, port;
  460. u16 int_mux_cfg0, int_mux_cfg1;
  461. u16 int_fs_reg;
  462. u8 int_mux_cfg0_val, int_mux_cfg1_val;
  463. u8 inp0_sel, inp1_sel, inp2_sel;
  464. struct snd_soc_component *component = dai->component;
  465. struct device *wsa_dev = NULL;
  466. struct wsa_macro_priv *wsa_priv = NULL;
  467. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  468. return -EINVAL;
  469. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  470. WSA_MACRO_RX_MAX) {
  471. int_1_mix1_inp = port;
  472. if ((int_1_mix1_inp < WSA_MACRO_RX0) ||
  473. (int_1_mix1_inp > WSA_MACRO_RX_MIX1)) {
  474. dev_err(wsa_dev,
  475. "%s: Invalid RX port, Dai ID is %d\n",
  476. __func__, dai->id);
  477. return -EINVAL;
  478. }
  479. int_mux_cfg0 = BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0;
  480. /*
  481. * Loop through all interpolator MUX inputs and find out
  482. * to which interpolator input, the cdc_dma rx port
  483. * is connected
  484. */
  485. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  486. int_mux_cfg1 = int_mux_cfg0 + WSA_MACRO_MUX_CFG1_OFFSET;
  487. int_mux_cfg0_val = snd_soc_component_read32(component,
  488. int_mux_cfg0);
  489. int_mux_cfg1_val = snd_soc_component_read32(component,
  490. int_mux_cfg1);
  491. inp0_sel = int_mux_cfg0_val & WSA_MACRO_MUX_INP_MASK1;
  492. inp1_sel = (int_mux_cfg0_val >>
  493. WSA_MACRO_MUX_INP_SHFT) &
  494. WSA_MACRO_MUX_INP_MASK2;
  495. inp2_sel = (int_mux_cfg1_val >>
  496. WSA_MACRO_MUX_INP_SHFT) &
  497. WSA_MACRO_MUX_INP_MASK2;
  498. if ((inp0_sel == int_1_mix1_inp) ||
  499. (inp1_sel == int_1_mix1_inp) ||
  500. (inp2_sel == int_1_mix1_inp)) {
  501. int_fs_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL +
  502. WSA_MACRO_RX_PATH_OFFSET * j;
  503. dev_dbg(wsa_dev,
  504. "%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  505. __func__, dai->id, j);
  506. dev_dbg(wsa_dev,
  507. "%s: set INT%u_1 sample rate to %u\n",
  508. __func__, j, sample_rate);
  509. /* sample_rate is in Hz */
  510. snd_soc_component_update_bits(component,
  511. int_fs_reg,
  512. WSA_MACRO_FS_RATE_MASK,
  513. int_prim_fs_rate_reg_val);
  514. }
  515. int_mux_cfg0 += WSA_MACRO_MUX_CFG_OFFSET;
  516. }
  517. }
  518. return 0;
  519. }
  520. static int wsa_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  521. u8 int_mix_fs_rate_reg_val,
  522. u32 sample_rate)
  523. {
  524. u8 int_2_inp;
  525. u32 j, port;
  526. u16 int_mux_cfg1, int_fs_reg;
  527. u8 int_mux_cfg1_val;
  528. struct snd_soc_component *component = dai->component;
  529. struct device *wsa_dev = NULL;
  530. struct wsa_macro_priv *wsa_priv = NULL;
  531. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  532. return -EINVAL;
  533. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  534. WSA_MACRO_RX_MAX) {
  535. int_2_inp = port;
  536. if ((int_2_inp < WSA_MACRO_RX0) ||
  537. (int_2_inp > WSA_MACRO_RX_MIX1)) {
  538. dev_err(wsa_dev,
  539. "%s: Invalid RX port, Dai ID is %d\n",
  540. __func__, dai->id);
  541. return -EINVAL;
  542. }
  543. int_mux_cfg1 = BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1;
  544. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  545. int_mux_cfg1_val = snd_soc_component_read32(component,
  546. int_mux_cfg1) &
  547. WSA_MACRO_MUX_INP_MASK1;
  548. if (int_mux_cfg1_val == int_2_inp) {
  549. int_fs_reg =
  550. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL +
  551. WSA_MACRO_RX_PATH_OFFSET * j;
  552. dev_dbg(wsa_dev,
  553. "%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  554. __func__, dai->id, j);
  555. dev_dbg(wsa_dev,
  556. "%s: set INT%u_2 sample rate to %u\n",
  557. __func__, j, sample_rate);
  558. snd_soc_component_update_bits(component,
  559. int_fs_reg,
  560. WSA_MACRO_FS_RATE_MASK,
  561. int_mix_fs_rate_reg_val);
  562. }
  563. int_mux_cfg1 += WSA_MACRO_MUX_CFG_OFFSET;
  564. }
  565. }
  566. return 0;
  567. }
  568. static int wsa_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  569. u32 sample_rate)
  570. {
  571. int rate_val = 0;
  572. int i, ret;
  573. /* set mixing path rate */
  574. for (i = 0; i < ARRAY_SIZE(int_mix_sample_rate_val); i++) {
  575. if (sample_rate ==
  576. int_mix_sample_rate_val[i].sample_rate) {
  577. rate_val =
  578. int_mix_sample_rate_val[i].rate_val;
  579. break;
  580. }
  581. }
  582. if ((i == ARRAY_SIZE(int_mix_sample_rate_val)) ||
  583. (rate_val < 0))
  584. goto prim_rate;
  585. ret = wsa_macro_set_mix_interpolator_rate(dai,
  586. (u8) rate_val, sample_rate);
  587. prim_rate:
  588. /* set primary path sample rate */
  589. for (i = 0; i < ARRAY_SIZE(int_prim_sample_rate_val); i++) {
  590. if (sample_rate ==
  591. int_prim_sample_rate_val[i].sample_rate) {
  592. rate_val =
  593. int_prim_sample_rate_val[i].rate_val;
  594. break;
  595. }
  596. }
  597. if ((i == ARRAY_SIZE(int_prim_sample_rate_val)) ||
  598. (rate_val < 0))
  599. return -EINVAL;
  600. ret = wsa_macro_set_prim_interpolator_rate(dai,
  601. (u8) rate_val, sample_rate);
  602. return ret;
  603. }
  604. static int wsa_macro_hw_params(struct snd_pcm_substream *substream,
  605. struct snd_pcm_hw_params *params,
  606. struct snd_soc_dai *dai)
  607. {
  608. struct snd_soc_component *component = dai->component;
  609. int ret;
  610. dev_dbg(component->dev,
  611. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  612. dai->name, dai->id, params_rate(params),
  613. params_channels(params));
  614. switch (substream->stream) {
  615. case SNDRV_PCM_STREAM_PLAYBACK:
  616. ret = wsa_macro_set_interpolator_rate(dai, params_rate(params));
  617. if (ret) {
  618. dev_err(component->dev,
  619. "%s: cannot set sample rate: %u\n",
  620. __func__, params_rate(params));
  621. return ret;
  622. }
  623. break;
  624. case SNDRV_PCM_STREAM_CAPTURE:
  625. default:
  626. break;
  627. }
  628. return 0;
  629. }
  630. static int wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  631. unsigned int *tx_num, unsigned int *tx_slot,
  632. unsigned int *rx_num, unsigned int *rx_slot)
  633. {
  634. struct snd_soc_component *component = dai->component;
  635. struct device *wsa_dev = NULL;
  636. struct wsa_macro_priv *wsa_priv = NULL;
  637. u16 val = 0, mask = 0, cnt = 0;
  638. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  639. return -EINVAL;
  640. wsa_priv = dev_get_drvdata(wsa_dev);
  641. if (!wsa_priv)
  642. return -EINVAL;
  643. switch (dai->id) {
  644. case WSA_MACRO_AIF_VI:
  645. *tx_slot = wsa_priv->active_ch_mask[dai->id];
  646. *tx_num = wsa_priv->active_ch_cnt[dai->id];
  647. break;
  648. case WSA_MACRO_AIF1_PB:
  649. case WSA_MACRO_AIF_MIX1_PB:
  650. *rx_slot = wsa_priv->active_ch_mask[dai->id];
  651. *rx_num = wsa_priv->active_ch_cnt[dai->id];
  652. break;
  653. case WSA_MACRO_AIF_ECHO:
  654. val = snd_soc_component_read32(component,
  655. BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0);
  656. if (val & WSA_MACRO_EC_MIX_TX1_MASK) {
  657. mask |= 0x2;
  658. cnt++;
  659. }
  660. if (val & WSA_MACRO_EC_MIX_TX0_MASK) {
  661. mask |= 0x1;
  662. cnt++;
  663. }
  664. *tx_slot = mask;
  665. *tx_num = cnt;
  666. break;
  667. default:
  668. dev_err(wsa_dev, "%s: Invalid AIF\n", __func__);
  669. break;
  670. }
  671. return 0;
  672. }
  673. static int wsa_macro_mclk_enable(struct wsa_macro_priv *wsa_priv,
  674. bool mclk_enable, bool dapm)
  675. {
  676. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  677. int ret = 0;
  678. if (regmap == NULL) {
  679. dev_err(wsa_priv->dev, "%s: regmap is NULL\n", __func__);
  680. return -EINVAL;
  681. }
  682. dev_dbg(wsa_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  683. __func__, mclk_enable, dapm, wsa_priv->wsa_mclk_users);
  684. mutex_lock(&wsa_priv->mclk_lock);
  685. if (mclk_enable) {
  686. if (wsa_priv->wsa_mclk_users == 0) {
  687. ret = bolero_request_clock(wsa_priv->dev,
  688. WSA_MACRO, MCLK_MUX0, true);
  689. if (ret < 0) {
  690. dev_err(wsa_priv->dev,
  691. "%s: wsa request clock enable failed\n",
  692. __func__);
  693. goto exit;
  694. }
  695. regcache_mark_dirty(regmap);
  696. regcache_sync_region(regmap,
  697. WSA_START_OFFSET,
  698. WSA_MAX_OFFSET);
  699. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  700. regmap_update_bits(regmap,
  701. BOLERO_CDC_WSA_TOP_FREQ_MCLK, 0x01, 0x01);
  702. regmap_update_bits(regmap,
  703. BOLERO_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  704. 0x01, 0x01);
  705. regmap_update_bits(regmap,
  706. BOLERO_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  707. 0x01, 0x01);
  708. }
  709. wsa_priv->wsa_mclk_users++;
  710. } else {
  711. if (wsa_priv->wsa_mclk_users <= 0) {
  712. dev_err(wsa_priv->dev, "%s: clock already disabled\n",
  713. __func__);
  714. wsa_priv->wsa_mclk_users = 0;
  715. goto exit;
  716. }
  717. wsa_priv->wsa_mclk_users--;
  718. if (wsa_priv->wsa_mclk_users == 0) {
  719. regmap_update_bits(regmap,
  720. BOLERO_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  721. 0x01, 0x00);
  722. regmap_update_bits(regmap,
  723. BOLERO_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  724. 0x01, 0x00);
  725. bolero_request_clock(wsa_priv->dev,
  726. WSA_MACRO, MCLK_MUX0, false);
  727. }
  728. }
  729. exit:
  730. mutex_unlock(&wsa_priv->mclk_lock);
  731. return ret;
  732. }
  733. static int wsa_macro_mclk_event(struct snd_soc_dapm_widget *w,
  734. struct snd_kcontrol *kcontrol, int event)
  735. {
  736. struct snd_soc_component *component =
  737. snd_soc_dapm_to_component(w->dapm);
  738. int ret = 0;
  739. struct device *wsa_dev = NULL;
  740. struct wsa_macro_priv *wsa_priv = NULL;
  741. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  742. return -EINVAL;
  743. dev_dbg(wsa_dev, "%s: event = %d\n", __func__, event);
  744. switch (event) {
  745. case SND_SOC_DAPM_PRE_PMU:
  746. ret = wsa_macro_mclk_enable(wsa_priv, 1, true);
  747. break;
  748. case SND_SOC_DAPM_POST_PMD:
  749. wsa_macro_mclk_enable(wsa_priv, 0, true);
  750. break;
  751. default:
  752. dev_err(wsa_priv->dev,
  753. "%s: invalid DAPM event %d\n", __func__, event);
  754. ret = -EINVAL;
  755. }
  756. return ret;
  757. }
  758. static int wsa_macro_mclk_ctrl(struct device *dev, bool enable)
  759. {
  760. struct wsa_macro_priv *wsa_priv = dev_get_drvdata(dev);
  761. int ret = 0;
  762. if (!wsa_priv)
  763. return -EINVAL;
  764. if (enable) {
  765. ret = clk_prepare_enable(wsa_priv->wsa_core_clk);
  766. if (ret < 0) {
  767. dev_err(dev, "%s:wsa mclk enable failed\n", __func__);
  768. goto exit;
  769. }
  770. ret = clk_prepare_enable(wsa_priv->wsa_npl_clk);
  771. if (ret < 0) {
  772. dev_err(dev, "%s:wsa npl_clk enable failed\n",
  773. __func__);
  774. clk_disable_unprepare(wsa_priv->wsa_core_clk);
  775. goto exit;
  776. }
  777. } else {
  778. clk_disable_unprepare(wsa_priv->wsa_npl_clk);
  779. clk_disable_unprepare(wsa_priv->wsa_core_clk);
  780. }
  781. exit:
  782. return ret;
  783. }
  784. static int wsa_macro_event_handler(struct snd_soc_component *component,
  785. u16 event, u32 data)
  786. {
  787. struct device *wsa_dev = NULL;
  788. struct wsa_macro_priv *wsa_priv = NULL;
  789. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  790. return -EINVAL;
  791. switch (event) {
  792. case BOLERO_MACRO_EVT_SSR_DOWN:
  793. swrm_wcd_notify(
  794. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  795. SWR_DEVICE_SSR_DOWN, NULL);
  796. swrm_wcd_notify(
  797. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  798. SWR_DEVICE_DOWN, NULL);
  799. break;
  800. case BOLERO_MACRO_EVT_SSR_UP:
  801. swrm_wcd_notify(
  802. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  803. SWR_DEVICE_SSR_UP, NULL);
  804. break;
  805. }
  806. return 0;
  807. }
  808. static int wsa_macro_enable_vi_feedback(struct snd_soc_dapm_widget *w,
  809. struct snd_kcontrol *kcontrol,
  810. int event)
  811. {
  812. struct snd_soc_component *component =
  813. snd_soc_dapm_to_component(w->dapm);
  814. struct device *wsa_dev = NULL;
  815. struct wsa_macro_priv *wsa_priv = NULL;
  816. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  817. return -EINVAL;
  818. switch (event) {
  819. case SND_SOC_DAPM_POST_PMU:
  820. if (test_bit(WSA_MACRO_TX0,
  821. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  822. dev_dbg(wsa_dev, "%s: spkr1 enabled\n", __func__);
  823. /* Enable V&I sensing */
  824. snd_soc_component_update_bits(component,
  825. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  826. 0x20, 0x20);
  827. snd_soc_component_update_bits(component,
  828. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  829. 0x20, 0x20);
  830. snd_soc_component_update_bits(component,
  831. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  832. 0x0F, 0x00);
  833. snd_soc_component_update_bits(component,
  834. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  835. 0x0F, 0x00);
  836. snd_soc_component_update_bits(component,
  837. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  838. 0x10, 0x10);
  839. snd_soc_component_update_bits(component,
  840. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  841. 0x10, 0x10);
  842. snd_soc_component_update_bits(component,
  843. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  844. 0x20, 0x00);
  845. snd_soc_component_update_bits(component,
  846. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  847. 0x20, 0x00);
  848. }
  849. if (test_bit(WSA_MACRO_TX1,
  850. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  851. dev_dbg(wsa_dev, "%s: spkr2 enabled\n", __func__);
  852. /* Enable V&I sensing */
  853. snd_soc_component_update_bits(component,
  854. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  855. 0x20, 0x20);
  856. snd_soc_component_update_bits(component,
  857. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  858. 0x20, 0x20);
  859. snd_soc_component_update_bits(component,
  860. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  861. 0x0F, 0x00);
  862. snd_soc_component_update_bits(component,
  863. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  864. 0x0F, 0x00);
  865. snd_soc_component_update_bits(component,
  866. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  867. 0x10, 0x10);
  868. snd_soc_component_update_bits(component,
  869. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  870. 0x10, 0x10);
  871. snd_soc_component_update_bits(component,
  872. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  873. 0x20, 0x00);
  874. snd_soc_component_update_bits(component,
  875. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  876. 0x20, 0x00);
  877. }
  878. break;
  879. case SND_SOC_DAPM_POST_PMD:
  880. if (test_bit(WSA_MACRO_TX0,
  881. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  882. /* Disable V&I sensing */
  883. snd_soc_component_update_bits(component,
  884. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  885. 0x20, 0x20);
  886. snd_soc_component_update_bits(component,
  887. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  888. 0x20, 0x20);
  889. dev_dbg(wsa_dev, "%s: spkr1 disabled\n", __func__);
  890. snd_soc_component_update_bits(component,
  891. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  892. 0x10, 0x00);
  893. snd_soc_component_update_bits(component,
  894. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  895. 0x10, 0x00);
  896. }
  897. if (test_bit(WSA_MACRO_TX1,
  898. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  899. /* Disable V&I sensing */
  900. dev_dbg(wsa_dev, "%s: spkr2 disabled\n", __func__);
  901. snd_soc_component_update_bits(component,
  902. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  903. 0x20, 0x20);
  904. snd_soc_component_update_bits(component,
  905. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  906. 0x20, 0x20);
  907. snd_soc_component_update_bits(component,
  908. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  909. 0x10, 0x00);
  910. snd_soc_component_update_bits(component,
  911. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  912. 0x10, 0x00);
  913. }
  914. break;
  915. }
  916. return 0;
  917. }
  918. static int wsa_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  919. struct snd_kcontrol *kcontrol, int event)
  920. {
  921. struct snd_soc_component *component =
  922. snd_soc_dapm_to_component(w->dapm);
  923. u16 gain_reg;
  924. int offset_val = 0;
  925. int val = 0;
  926. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  927. switch (w->reg) {
  928. case BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL:
  929. gain_reg = BOLERO_CDC_WSA_RX0_RX_VOL_MIX_CTL;
  930. break;
  931. case BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL:
  932. gain_reg = BOLERO_CDC_WSA_RX1_RX_VOL_MIX_CTL;
  933. break;
  934. default:
  935. dev_err(component->dev, "%s: No gain register avail for %s\n",
  936. __func__, w->name);
  937. return 0;
  938. }
  939. switch (event) {
  940. case SND_SOC_DAPM_POST_PMU:
  941. val = snd_soc_component_read32(component, gain_reg);
  942. val += offset_val;
  943. snd_soc_component_write(component, gain_reg, val);
  944. break;
  945. case SND_SOC_DAPM_POST_PMD:
  946. break;
  947. }
  948. return 0;
  949. }
  950. static void wsa_macro_hd2_control(struct snd_soc_component *component,
  951. u16 reg, int event)
  952. {
  953. u16 hd2_scale_reg;
  954. u16 hd2_enable_reg = 0;
  955. if (reg == BOLERO_CDC_WSA_RX0_RX_PATH_CTL) {
  956. hd2_scale_reg = BOLERO_CDC_WSA_RX0_RX_PATH_SEC3;
  957. hd2_enable_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CFG0;
  958. }
  959. if (reg == BOLERO_CDC_WSA_RX1_RX_PATH_CTL) {
  960. hd2_scale_reg = BOLERO_CDC_WSA_RX1_RX_PATH_SEC3;
  961. hd2_enable_reg = BOLERO_CDC_WSA_RX1_RX_PATH_CFG0;
  962. }
  963. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  964. snd_soc_component_update_bits(component, hd2_scale_reg,
  965. 0x3C, 0x10);
  966. snd_soc_component_update_bits(component, hd2_scale_reg,
  967. 0x03, 0x01);
  968. snd_soc_component_update_bits(component, hd2_enable_reg,
  969. 0x04, 0x04);
  970. }
  971. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  972. snd_soc_component_update_bits(component, hd2_enable_reg,
  973. 0x04, 0x00);
  974. snd_soc_component_update_bits(component, hd2_scale_reg,
  975. 0x03, 0x00);
  976. snd_soc_component_update_bits(component, hd2_scale_reg,
  977. 0x3C, 0x00);
  978. }
  979. }
  980. static int wsa_macro_enable_swr(struct snd_soc_dapm_widget *w,
  981. struct snd_kcontrol *kcontrol, int event)
  982. {
  983. struct snd_soc_component *component =
  984. snd_soc_dapm_to_component(w->dapm);
  985. int ch_cnt;
  986. struct device *wsa_dev = NULL;
  987. struct wsa_macro_priv *wsa_priv = NULL;
  988. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  989. return -EINVAL;
  990. switch (event) {
  991. case SND_SOC_DAPM_PRE_PMU:
  992. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  993. !wsa_priv->rx_0_count)
  994. wsa_priv->rx_0_count++;
  995. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  996. !wsa_priv->rx_1_count)
  997. wsa_priv->rx_1_count++;
  998. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  999. swrm_wcd_notify(
  1000. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  1001. SWR_DEVICE_UP, NULL);
  1002. swrm_wcd_notify(
  1003. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  1004. SWR_SET_NUM_RX_CH, &ch_cnt);
  1005. break;
  1006. case SND_SOC_DAPM_POST_PMD:
  1007. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  1008. wsa_priv->rx_0_count)
  1009. wsa_priv->rx_0_count--;
  1010. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  1011. wsa_priv->rx_1_count)
  1012. wsa_priv->rx_1_count--;
  1013. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  1014. swrm_wcd_notify(
  1015. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  1016. SWR_SET_NUM_RX_CH, &ch_cnt);
  1017. break;
  1018. }
  1019. dev_dbg(wsa_priv->dev, "%s: current swr ch cnt: %d\n",
  1020. __func__, wsa_priv->rx_0_count + wsa_priv->rx_1_count);
  1021. return 0;
  1022. }
  1023. static int wsa_macro_config_compander(struct snd_soc_component *component,
  1024. int comp, int event)
  1025. {
  1026. u16 comp_ctl0_reg, rx_path_cfg0_reg;
  1027. struct device *wsa_dev = NULL;
  1028. struct wsa_macro_priv *wsa_priv = NULL;
  1029. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1030. return -EINVAL;
  1031. dev_dbg(component->dev, "%s: event %d compander %d, enabled %d\n",
  1032. __func__, event, comp + 1, wsa_priv->comp_enabled[comp]);
  1033. if (!wsa_priv->comp_enabled[comp])
  1034. return 0;
  1035. comp_ctl0_reg = BOLERO_CDC_WSA_COMPANDER0_CTL0 +
  1036. (comp * WSA_MACRO_RX_COMP_OFFSET);
  1037. rx_path_cfg0_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CFG0 +
  1038. (comp * WSA_MACRO_RX_PATH_OFFSET);
  1039. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1040. /* Enable Compander Clock */
  1041. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1042. 0x01, 0x01);
  1043. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1044. 0x02, 0x02);
  1045. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1046. 0x02, 0x00);
  1047. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1048. 0x02, 0x02);
  1049. }
  1050. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1051. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1052. 0x04, 0x04);
  1053. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1054. 0x02, 0x00);
  1055. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1056. 0x02, 0x02);
  1057. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1058. 0x02, 0x00);
  1059. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1060. 0x01, 0x00);
  1061. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1062. 0x04, 0x00);
  1063. }
  1064. return 0;
  1065. }
  1066. static void wsa_macro_enable_softclip_clk(struct snd_soc_component *component,
  1067. struct wsa_macro_priv *wsa_priv,
  1068. int path,
  1069. bool enable)
  1070. {
  1071. u16 softclip_clk_reg = BOLERO_CDC_WSA_SOFTCLIP0_CRC +
  1072. (path * WSA_MACRO_RX_SOFTCLIP_OFFSET);
  1073. u8 softclip_mux_mask = (1 << path);
  1074. u8 softclip_mux_value = (1 << path);
  1075. dev_dbg(component->dev, "%s: path %d, enable %d\n",
  1076. __func__, path, enable);
  1077. if (enable) {
  1078. if (wsa_priv->softclip_clk_users[path] == 0) {
  1079. snd_soc_component_update_bits(component,
  1080. softclip_clk_reg, 0x01, 0x01);
  1081. snd_soc_component_update_bits(component,
  1082. BOLERO_CDC_WSA_RX_INP_MUX_SOFTCLIP_CFG0,
  1083. softclip_mux_mask, softclip_mux_value);
  1084. }
  1085. wsa_priv->softclip_clk_users[path]++;
  1086. } else {
  1087. wsa_priv->softclip_clk_users[path]--;
  1088. if (wsa_priv->softclip_clk_users[path] == 0) {
  1089. snd_soc_component_update_bits(component,
  1090. softclip_clk_reg, 0x01, 0x00);
  1091. snd_soc_component_update_bits(component,
  1092. BOLERO_CDC_WSA_RX_INP_MUX_SOFTCLIP_CFG0,
  1093. softclip_mux_mask, 0x00);
  1094. }
  1095. }
  1096. }
  1097. static int wsa_macro_config_softclip(struct snd_soc_component *component,
  1098. int path, int event)
  1099. {
  1100. u16 softclip_ctrl_reg = 0;
  1101. struct device *wsa_dev = NULL;
  1102. struct wsa_macro_priv *wsa_priv = NULL;
  1103. int softclip_path = 0;
  1104. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1105. return -EINVAL;
  1106. if (path == WSA_MACRO_COMP1)
  1107. softclip_path = WSA_MACRO_SOFTCLIP0;
  1108. else if (path == WSA_MACRO_COMP2)
  1109. softclip_path = WSA_MACRO_SOFTCLIP1;
  1110. dev_dbg(component->dev, "%s: event %d path %d, enabled %d\n",
  1111. __func__, event, softclip_path,
  1112. wsa_priv->is_softclip_on[softclip_path]);
  1113. if (!wsa_priv->is_softclip_on[softclip_path])
  1114. return 0;
  1115. softclip_ctrl_reg = BOLERO_CDC_WSA_SOFTCLIP0_SOFTCLIP_CTRL +
  1116. (softclip_path * WSA_MACRO_RX_SOFTCLIP_OFFSET);
  1117. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1118. /* Enable Softclip clock and mux */
  1119. wsa_macro_enable_softclip_clk(component, wsa_priv,
  1120. softclip_path, true);
  1121. /* Enable Softclip control */
  1122. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1123. 0x01, 0x01);
  1124. }
  1125. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1126. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1127. 0x01, 0x00);
  1128. wsa_macro_enable_softclip_clk(component, wsa_priv,
  1129. softclip_path, false);
  1130. }
  1131. return 0;
  1132. }
  1133. static int wsa_macro_interp_get_primary_reg(u16 reg, u16 *ind)
  1134. {
  1135. u16 prim_int_reg = 0;
  1136. switch (reg) {
  1137. case BOLERO_CDC_WSA_RX0_RX_PATH_CTL:
  1138. case BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL:
  1139. prim_int_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL;
  1140. *ind = 0;
  1141. break;
  1142. case BOLERO_CDC_WSA_RX1_RX_PATH_CTL:
  1143. case BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL:
  1144. prim_int_reg = BOLERO_CDC_WSA_RX1_RX_PATH_CTL;
  1145. *ind = 1;
  1146. break;
  1147. }
  1148. return prim_int_reg;
  1149. }
  1150. static int wsa_macro_enable_prim_interpolator(
  1151. struct snd_soc_component *component,
  1152. u16 reg, int event)
  1153. {
  1154. u16 prim_int_reg;
  1155. u16 ind = 0;
  1156. struct device *wsa_dev = NULL;
  1157. struct wsa_macro_priv *wsa_priv = NULL;
  1158. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1159. return -EINVAL;
  1160. prim_int_reg = wsa_macro_interp_get_primary_reg(reg, &ind);
  1161. switch (event) {
  1162. case SND_SOC_DAPM_PRE_PMU:
  1163. wsa_priv->prim_int_users[ind]++;
  1164. if (wsa_priv->prim_int_users[ind] == 1) {
  1165. snd_soc_component_update_bits(component,
  1166. prim_int_reg + WSA_MACRO_RX_PATH_CFG3_OFFSET,
  1167. 0x03, 0x03);
  1168. snd_soc_component_update_bits(component, prim_int_reg,
  1169. 0x10, 0x10);
  1170. wsa_macro_hd2_control(component, prim_int_reg, event);
  1171. snd_soc_component_update_bits(component,
  1172. prim_int_reg + WSA_MACRO_RX_PATH_DSMDEM_OFFSET,
  1173. 0x1, 0x1);
  1174. snd_soc_component_update_bits(component, prim_int_reg,
  1175. 1 << 0x5, 1 << 0x5);
  1176. }
  1177. if ((reg != prim_int_reg) &&
  1178. ((snd_soc_component_read32(
  1179. component, prim_int_reg)) & 0x10))
  1180. snd_soc_component_update_bits(component, reg,
  1181. 0x10, 0x10);
  1182. break;
  1183. case SND_SOC_DAPM_POST_PMD:
  1184. wsa_priv->prim_int_users[ind]--;
  1185. if (wsa_priv->prim_int_users[ind] == 0) {
  1186. snd_soc_component_update_bits(component, prim_int_reg,
  1187. 1 << 0x5, 0 << 0x5);
  1188. snd_soc_component_update_bits(component, prim_int_reg,
  1189. 0x40, 0x40);
  1190. snd_soc_component_update_bits(component, prim_int_reg,
  1191. 0x40, 0x00);
  1192. wsa_macro_hd2_control(component, prim_int_reg, event);
  1193. }
  1194. break;
  1195. }
  1196. dev_dbg(component->dev, "%s: primary interpolator: INT%d, users: %d\n",
  1197. __func__, ind, wsa_priv->prim_int_users[ind]);
  1198. return 0;
  1199. }
  1200. static int wsa_macro_enable_interpolator(struct snd_soc_dapm_widget *w,
  1201. struct snd_kcontrol *kcontrol,
  1202. int event)
  1203. {
  1204. struct snd_soc_component *component =
  1205. snd_soc_dapm_to_component(w->dapm);
  1206. u16 gain_reg;
  1207. u16 reg;
  1208. int val;
  1209. int offset_val = 0;
  1210. struct device *wsa_dev = NULL;
  1211. struct wsa_macro_priv *wsa_priv = NULL;
  1212. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1213. return -EINVAL;
  1214. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1215. if (!(strcmp(w->name, "WSA_RX INT0 INTERP"))) {
  1216. reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL;
  1217. gain_reg = BOLERO_CDC_WSA_RX0_RX_VOL_CTL;
  1218. } else if (!(strcmp(w->name, "WSA_RX INT1 INTERP"))) {
  1219. reg = BOLERO_CDC_WSA_RX1_RX_PATH_CTL;
  1220. gain_reg = BOLERO_CDC_WSA_RX1_RX_VOL_CTL;
  1221. } else {
  1222. dev_err(component->dev, "%s: Interpolator reg not found\n",
  1223. __func__);
  1224. return -EINVAL;
  1225. }
  1226. switch (event) {
  1227. case SND_SOC_DAPM_PRE_PMU:
  1228. /* Reset if needed */
  1229. wsa_macro_enable_prim_interpolator(component, reg, event);
  1230. break;
  1231. case SND_SOC_DAPM_POST_PMU:
  1232. wsa_macro_config_compander(component, w->shift, event);
  1233. wsa_macro_config_softclip(component, w->shift, event);
  1234. /* apply gain after int clk is enabled */
  1235. if ((wsa_priv->spkr_gain_offset ==
  1236. WSA_MACRO_GAIN_OFFSET_M1P5_DB) &&
  1237. (wsa_priv->comp_enabled[WSA_MACRO_COMP1] ||
  1238. wsa_priv->comp_enabled[WSA_MACRO_COMP2]) &&
  1239. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL ||
  1240. gain_reg == BOLERO_CDC_WSA_RX1_RX_VOL_CTL)) {
  1241. snd_soc_component_update_bits(component,
  1242. BOLERO_CDC_WSA_RX0_RX_PATH_SEC1,
  1243. 0x01, 0x01);
  1244. snd_soc_component_update_bits(component,
  1245. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_SEC0,
  1246. 0x01, 0x01);
  1247. snd_soc_component_update_bits(component,
  1248. BOLERO_CDC_WSA_RX1_RX_PATH_SEC1,
  1249. 0x01, 0x01);
  1250. snd_soc_component_update_bits(component,
  1251. BOLERO_CDC_WSA_RX1_RX_PATH_MIX_SEC0,
  1252. 0x01, 0x01);
  1253. offset_val = -2;
  1254. }
  1255. val = snd_soc_component_read32(component, gain_reg);
  1256. val += offset_val;
  1257. snd_soc_component_write(component, gain_reg, val);
  1258. wsa_macro_config_ear_spkr_gain(component, wsa_priv,
  1259. event, gain_reg);
  1260. break;
  1261. case SND_SOC_DAPM_POST_PMD:
  1262. wsa_macro_config_compander(component, w->shift, event);
  1263. wsa_macro_config_softclip(component, w->shift, event);
  1264. wsa_macro_enable_prim_interpolator(component, reg, event);
  1265. if ((wsa_priv->spkr_gain_offset ==
  1266. WSA_MACRO_GAIN_OFFSET_M1P5_DB) &&
  1267. (wsa_priv->comp_enabled[WSA_MACRO_COMP1] ||
  1268. wsa_priv->comp_enabled[WSA_MACRO_COMP2]) &&
  1269. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL ||
  1270. gain_reg == BOLERO_CDC_WSA_RX1_RX_VOL_CTL)) {
  1271. snd_soc_component_update_bits(component,
  1272. BOLERO_CDC_WSA_RX0_RX_PATH_SEC1,
  1273. 0x01, 0x00);
  1274. snd_soc_component_update_bits(component,
  1275. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_SEC0,
  1276. 0x01, 0x00);
  1277. snd_soc_component_update_bits(component,
  1278. BOLERO_CDC_WSA_RX1_RX_PATH_SEC1,
  1279. 0x01, 0x00);
  1280. snd_soc_component_update_bits(component,
  1281. BOLERO_CDC_WSA_RX1_RX_PATH_MIX_SEC0,
  1282. 0x01, 0x00);
  1283. offset_val = 2;
  1284. val = snd_soc_component_read32(component, gain_reg);
  1285. val += offset_val;
  1286. snd_soc_component_write(component, gain_reg, val);
  1287. }
  1288. wsa_macro_config_ear_spkr_gain(component, wsa_priv,
  1289. event, gain_reg);
  1290. break;
  1291. }
  1292. return 0;
  1293. }
  1294. static int wsa_macro_config_ear_spkr_gain(struct snd_soc_component *component,
  1295. struct wsa_macro_priv *wsa_priv,
  1296. int event, int gain_reg)
  1297. {
  1298. int comp_gain_offset, val;
  1299. switch (wsa_priv->spkr_mode) {
  1300. /* Compander gain in WSA_MACRO_SPKR_MODE1 case is 12 dB */
  1301. case WSA_MACRO_SPKR_MODE_1:
  1302. comp_gain_offset = -12;
  1303. break;
  1304. /* Default case compander gain is 15 dB */
  1305. default:
  1306. comp_gain_offset = -15;
  1307. break;
  1308. }
  1309. switch (event) {
  1310. case SND_SOC_DAPM_POST_PMU:
  1311. /* Apply ear spkr gain only if compander is enabled */
  1312. if (wsa_priv->comp_enabled[WSA_MACRO_COMP1] &&
  1313. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL) &&
  1314. (wsa_priv->ear_spkr_gain != 0)) {
  1315. /* For example, val is -8(-12+5-1) for 4dB of gain */
  1316. val = comp_gain_offset + wsa_priv->ear_spkr_gain - 1;
  1317. snd_soc_component_write(component, gain_reg, val);
  1318. dev_dbg(wsa_priv->dev, "%s: RX0 Volume %d dB\n",
  1319. __func__, val);
  1320. }
  1321. break;
  1322. case SND_SOC_DAPM_POST_PMD:
  1323. /*
  1324. * Reset RX0 volume to 0 dB if compander is enabled and
  1325. * ear_spkr_gain is non-zero.
  1326. */
  1327. if (wsa_priv->comp_enabled[WSA_MACRO_COMP1] &&
  1328. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL) &&
  1329. (wsa_priv->ear_spkr_gain != 0)) {
  1330. snd_soc_component_write(component, gain_reg, 0x0);
  1331. dev_dbg(wsa_priv->dev, "%s: Reset RX0 Volume to 0 dB\n",
  1332. __func__);
  1333. }
  1334. break;
  1335. }
  1336. return 0;
  1337. }
  1338. static int wsa_macro_spk_boost_event(struct snd_soc_dapm_widget *w,
  1339. struct snd_kcontrol *kcontrol,
  1340. int event)
  1341. {
  1342. struct snd_soc_component *component =
  1343. snd_soc_dapm_to_component(w->dapm);
  1344. u16 boost_path_ctl, boost_path_cfg1;
  1345. u16 reg, reg_mix;
  1346. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1347. if (!strcmp(w->name, "WSA_RX INT0 CHAIN")) {
  1348. boost_path_ctl = BOLERO_CDC_WSA_BOOST0_BOOST_PATH_CTL;
  1349. boost_path_cfg1 = BOLERO_CDC_WSA_RX0_RX_PATH_CFG1;
  1350. reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL;
  1351. reg_mix = BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL;
  1352. } else if (!strcmp(w->name, "WSA_RX INT1 CHAIN")) {
  1353. boost_path_ctl = BOLERO_CDC_WSA_BOOST1_BOOST_PATH_CTL;
  1354. boost_path_cfg1 = BOLERO_CDC_WSA_RX1_RX_PATH_CFG1;
  1355. reg = BOLERO_CDC_WSA_RX1_RX_PATH_CTL;
  1356. reg_mix = BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL;
  1357. } else {
  1358. dev_err(component->dev, "%s: unknown widget: %s\n",
  1359. __func__, w->name);
  1360. return -EINVAL;
  1361. }
  1362. switch (event) {
  1363. case SND_SOC_DAPM_PRE_PMU:
  1364. snd_soc_component_update_bits(component, boost_path_cfg1,
  1365. 0x01, 0x01);
  1366. snd_soc_component_update_bits(component, boost_path_ctl,
  1367. 0x10, 0x10);
  1368. if ((snd_soc_component_read32(component, reg_mix)) & 0x10)
  1369. snd_soc_component_update_bits(component, reg_mix,
  1370. 0x10, 0x00);
  1371. break;
  1372. case SND_SOC_DAPM_POST_PMU:
  1373. snd_soc_component_update_bits(component, reg, 0x10, 0x00);
  1374. break;
  1375. case SND_SOC_DAPM_POST_PMD:
  1376. snd_soc_component_update_bits(component, boost_path_ctl,
  1377. 0x10, 0x00);
  1378. snd_soc_component_update_bits(component, boost_path_cfg1,
  1379. 0x01, 0x00);
  1380. break;
  1381. }
  1382. return 0;
  1383. }
  1384. static int wsa_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  1385. struct snd_kcontrol *kcontrol,
  1386. int event)
  1387. {
  1388. struct snd_soc_component *component =
  1389. snd_soc_dapm_to_component(w->dapm);
  1390. struct device *wsa_dev = NULL;
  1391. struct wsa_macro_priv *wsa_priv = NULL;
  1392. u16 vbat_path_cfg = 0;
  1393. int softclip_path = 0;
  1394. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1395. return -EINVAL;
  1396. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1397. if (!strcmp(w->name, "WSA_RX INT0 VBAT")) {
  1398. vbat_path_cfg = BOLERO_CDC_WSA_RX0_RX_PATH_CFG1;
  1399. softclip_path = WSA_MACRO_SOFTCLIP0;
  1400. } else if (!strcmp(w->name, "WSA_RX INT1 VBAT")) {
  1401. vbat_path_cfg = BOLERO_CDC_WSA_RX1_RX_PATH_CFG1;
  1402. softclip_path = WSA_MACRO_SOFTCLIP1;
  1403. }
  1404. switch (event) {
  1405. case SND_SOC_DAPM_PRE_PMU:
  1406. /* Enable clock for VBAT block */
  1407. snd_soc_component_update_bits(component,
  1408. BOLERO_CDC_WSA_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  1409. /* Enable VBAT block */
  1410. snd_soc_component_update_bits(component,
  1411. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x01, 0x01);
  1412. /* Update interpolator with 384K path */
  1413. snd_soc_component_update_bits(component, vbat_path_cfg,
  1414. 0x80, 0x80);
  1415. /* Use attenuation mode */
  1416. snd_soc_component_update_bits(component,
  1417. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x02, 0x00);
  1418. /*
  1419. * BCL block needs softclip clock and mux config to be enabled
  1420. */
  1421. wsa_macro_enable_softclip_clk(component, wsa_priv,
  1422. softclip_path, true);
  1423. /* Enable VBAT at channel level */
  1424. snd_soc_component_update_bits(component, vbat_path_cfg,
  1425. 0x02, 0x02);
  1426. /* Set the ATTK1 gain */
  1427. snd_soc_component_update_bits(component,
  1428. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1429. 0xFF, 0xFF);
  1430. snd_soc_component_update_bits(component,
  1431. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1432. 0xFF, 0x03);
  1433. snd_soc_component_update_bits(component,
  1434. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1435. 0xFF, 0x00);
  1436. /* Set the ATTK2 gain */
  1437. snd_soc_component_update_bits(component,
  1438. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1439. 0xFF, 0xFF);
  1440. snd_soc_component_update_bits(component,
  1441. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1442. 0xFF, 0x03);
  1443. snd_soc_component_update_bits(component,
  1444. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1445. 0xFF, 0x00);
  1446. /* Set the ATTK3 gain */
  1447. snd_soc_component_update_bits(component,
  1448. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1449. 0xFF, 0xFF);
  1450. snd_soc_component_update_bits(component,
  1451. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1452. 0xFF, 0x03);
  1453. snd_soc_component_update_bits(component,
  1454. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1455. 0xFF, 0x00);
  1456. break;
  1457. case SND_SOC_DAPM_POST_PMD:
  1458. snd_soc_component_update_bits(component, vbat_path_cfg,
  1459. 0x80, 0x00);
  1460. snd_soc_component_update_bits(component,
  1461. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1462. 0x02, 0x02);
  1463. snd_soc_component_update_bits(component, vbat_path_cfg,
  1464. 0x02, 0x00);
  1465. snd_soc_component_update_bits(component,
  1466. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1467. 0xFF, 0x00);
  1468. snd_soc_component_update_bits(component,
  1469. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1470. 0xFF, 0x00);
  1471. snd_soc_component_update_bits(component,
  1472. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1473. 0xFF, 0x00);
  1474. snd_soc_component_update_bits(component,
  1475. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1476. 0xFF, 0x00);
  1477. snd_soc_component_update_bits(component,
  1478. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1479. 0xFF, 0x00);
  1480. snd_soc_component_update_bits(component,
  1481. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1482. 0xFF, 0x00);
  1483. snd_soc_component_update_bits(component,
  1484. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1485. 0xFF, 0x00);
  1486. snd_soc_component_update_bits(component,
  1487. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1488. 0xFF, 0x00);
  1489. snd_soc_component_update_bits(component,
  1490. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1491. 0xFF, 0x00);
  1492. wsa_macro_enable_softclip_clk(component, wsa_priv,
  1493. softclip_path, false);
  1494. snd_soc_component_update_bits(component,
  1495. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x01, 0x00);
  1496. snd_soc_component_update_bits(component,
  1497. BOLERO_CDC_WSA_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  1498. break;
  1499. default:
  1500. dev_err(wsa_dev, "%s: Invalid event %d\n", __func__, event);
  1501. break;
  1502. }
  1503. return 0;
  1504. }
  1505. static int wsa_macro_enable_echo(struct snd_soc_dapm_widget *w,
  1506. struct snd_kcontrol *kcontrol,
  1507. int event)
  1508. {
  1509. struct snd_soc_component *component =
  1510. snd_soc_dapm_to_component(w->dapm);
  1511. struct device *wsa_dev = NULL;
  1512. struct wsa_macro_priv *wsa_priv = NULL;
  1513. u16 val, ec_tx = 0, ec_hq_reg;
  1514. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1515. return -EINVAL;
  1516. dev_dbg(wsa_dev, "%s %d %s\n", __func__, event, w->name);
  1517. val = snd_soc_component_read32(component,
  1518. BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0);
  1519. if (!(strcmp(w->name, "WSA RX_MIX EC0_MUX")))
  1520. ec_tx = (val & 0x07) - 1;
  1521. else
  1522. ec_tx = ((val & 0x38) >> 0x3) - 1;
  1523. if (ec_tx < 0 || ec_tx >= (WSA_MACRO_RX1 + 1)) {
  1524. dev_err(wsa_dev, "%s: EC mix control not set correctly\n",
  1525. __func__);
  1526. return -EINVAL;
  1527. }
  1528. if (wsa_priv->ec_hq[ec_tx]) {
  1529. snd_soc_component_update_bits(component,
  1530. BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  1531. 0x1 << ec_tx, 0x1 << ec_tx);
  1532. ec_hq_reg = BOLERO_CDC_WSA_EC_HQ0_EC_REF_HQ_PATH_CTL +
  1533. 0x40 * ec_tx;
  1534. snd_soc_component_update_bits(component, ec_hq_reg, 0x01, 0x01);
  1535. ec_hq_reg = BOLERO_CDC_WSA_EC_HQ0_EC_REF_HQ_CFG0 +
  1536. 0x40 * ec_tx;
  1537. /* default set to 48k */
  1538. snd_soc_component_update_bits(component, ec_hq_reg, 0x1E, 0x08);
  1539. }
  1540. return 0;
  1541. }
  1542. static int wsa_macro_get_ec_hq(struct snd_kcontrol *kcontrol,
  1543. struct snd_ctl_elem_value *ucontrol)
  1544. {
  1545. struct snd_soc_component *component =
  1546. snd_soc_kcontrol_component(kcontrol);
  1547. int ec_tx = ((struct soc_multi_mixer_control *)
  1548. kcontrol->private_value)->shift;
  1549. struct device *wsa_dev = NULL;
  1550. struct wsa_macro_priv *wsa_priv = NULL;
  1551. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1552. return -EINVAL;
  1553. ucontrol->value.integer.value[0] = wsa_priv->ec_hq[ec_tx];
  1554. return 0;
  1555. }
  1556. static int wsa_macro_set_ec_hq(struct snd_kcontrol *kcontrol,
  1557. struct snd_ctl_elem_value *ucontrol)
  1558. {
  1559. struct snd_soc_component *component =
  1560. snd_soc_kcontrol_component(kcontrol);
  1561. int ec_tx = ((struct soc_multi_mixer_control *)
  1562. kcontrol->private_value)->shift;
  1563. int value = ucontrol->value.integer.value[0];
  1564. struct device *wsa_dev = NULL;
  1565. struct wsa_macro_priv *wsa_priv = NULL;
  1566. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1567. return -EINVAL;
  1568. dev_dbg(wsa_dev, "%s: enable current %d, new %d\n",
  1569. __func__, wsa_priv->ec_hq[ec_tx], value);
  1570. wsa_priv->ec_hq[ec_tx] = value;
  1571. return 0;
  1572. }
  1573. static int wsa_macro_get_compander(struct snd_kcontrol *kcontrol,
  1574. struct snd_ctl_elem_value *ucontrol)
  1575. {
  1576. struct snd_soc_component *component =
  1577. snd_soc_kcontrol_component(kcontrol);
  1578. int comp = ((struct soc_multi_mixer_control *)
  1579. kcontrol->private_value)->shift;
  1580. struct device *wsa_dev = NULL;
  1581. struct wsa_macro_priv *wsa_priv = NULL;
  1582. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1583. return -EINVAL;
  1584. ucontrol->value.integer.value[0] = wsa_priv->comp_enabled[comp];
  1585. return 0;
  1586. }
  1587. static int wsa_macro_set_compander(struct snd_kcontrol *kcontrol,
  1588. struct snd_ctl_elem_value *ucontrol)
  1589. {
  1590. struct snd_soc_component *component =
  1591. snd_soc_kcontrol_component(kcontrol);
  1592. int comp = ((struct soc_multi_mixer_control *)
  1593. kcontrol->private_value)->shift;
  1594. int value = ucontrol->value.integer.value[0];
  1595. struct device *wsa_dev = NULL;
  1596. struct wsa_macro_priv *wsa_priv = NULL;
  1597. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1598. return -EINVAL;
  1599. dev_dbg(component->dev, "%s: Compander %d enable current %d, new %d\n",
  1600. __func__, comp + 1, wsa_priv->comp_enabled[comp], value);
  1601. wsa_priv->comp_enabled[comp] = value;
  1602. return 0;
  1603. }
  1604. static int wsa_macro_ear_spkr_pa_gain_get(struct snd_kcontrol *kcontrol,
  1605. struct snd_ctl_elem_value *ucontrol)
  1606. {
  1607. struct snd_soc_component *component =
  1608. snd_soc_kcontrol_component(kcontrol);
  1609. struct device *wsa_dev = NULL;
  1610. struct wsa_macro_priv *wsa_priv = NULL;
  1611. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1612. return -EINVAL;
  1613. ucontrol->value.integer.value[0] = wsa_priv->ear_spkr_gain;
  1614. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1615. __func__, ucontrol->value.integer.value[0]);
  1616. return 0;
  1617. }
  1618. static int wsa_macro_ear_spkr_pa_gain_put(struct snd_kcontrol *kcontrol,
  1619. struct snd_ctl_elem_value *ucontrol)
  1620. {
  1621. struct snd_soc_component *component =
  1622. snd_soc_kcontrol_component(kcontrol);
  1623. struct device *wsa_dev = NULL;
  1624. struct wsa_macro_priv *wsa_priv = NULL;
  1625. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1626. return -EINVAL;
  1627. wsa_priv->ear_spkr_gain = ucontrol->value.integer.value[0];
  1628. dev_dbg(component->dev, "%s: gain = %d\n", __func__,
  1629. wsa_priv->ear_spkr_gain);
  1630. return 0;
  1631. }
  1632. static int wsa_macro_spkr_left_boost_stage_get(struct snd_kcontrol *kcontrol,
  1633. struct snd_ctl_elem_value *ucontrol)
  1634. {
  1635. u8 bst_state_max = 0;
  1636. struct snd_soc_component *component =
  1637. snd_soc_kcontrol_component(kcontrol);
  1638. bst_state_max = snd_soc_component_read32(component,
  1639. BOLERO_CDC_WSA_BOOST0_BOOST_CTL);
  1640. bst_state_max = (bst_state_max & 0x0c) >> 2;
  1641. ucontrol->value.integer.value[0] = bst_state_max;
  1642. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1643. __func__, ucontrol->value.integer.value[0]);
  1644. return 0;
  1645. }
  1646. static int wsa_macro_spkr_left_boost_stage_put(struct snd_kcontrol *kcontrol,
  1647. struct snd_ctl_elem_value *ucontrol)
  1648. {
  1649. u8 bst_state_max;
  1650. struct snd_soc_component *component =
  1651. snd_soc_kcontrol_component(kcontrol);
  1652. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1653. __func__, ucontrol->value.integer.value[0]);
  1654. bst_state_max = ucontrol->value.integer.value[0] << 2;
  1655. snd_soc_component_update_bits(component,
  1656. BOLERO_CDC_WSA_BOOST0_BOOST_CTL,
  1657. 0x0c, bst_state_max);
  1658. return 0;
  1659. }
  1660. static int wsa_macro_spkr_right_boost_stage_get(struct snd_kcontrol *kcontrol,
  1661. struct snd_ctl_elem_value *ucontrol)
  1662. {
  1663. u8 bst_state_max = 0;
  1664. struct snd_soc_component *component =
  1665. snd_soc_kcontrol_component(kcontrol);
  1666. bst_state_max = snd_soc_component_read32(component,
  1667. BOLERO_CDC_WSA_BOOST1_BOOST_CTL);
  1668. bst_state_max = (bst_state_max & 0x0c) >> 2;
  1669. ucontrol->value.integer.value[0] = bst_state_max;
  1670. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1671. __func__, ucontrol->value.integer.value[0]);
  1672. return 0;
  1673. }
  1674. static int wsa_macro_spkr_right_boost_stage_put(struct snd_kcontrol *kcontrol,
  1675. struct snd_ctl_elem_value *ucontrol)
  1676. {
  1677. u8 bst_state_max;
  1678. struct snd_soc_component *component =
  1679. snd_soc_kcontrol_component(kcontrol);
  1680. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1681. __func__, ucontrol->value.integer.value[0]);
  1682. bst_state_max = ucontrol->value.integer.value[0] << 2;
  1683. snd_soc_component_update_bits(component,
  1684. BOLERO_CDC_WSA_BOOST1_BOOST_CTL,
  1685. 0x0c, bst_state_max);
  1686. return 0;
  1687. }
  1688. static int wsa_macro_rx_mux_get(struct snd_kcontrol *kcontrol,
  1689. struct snd_ctl_elem_value *ucontrol)
  1690. {
  1691. struct snd_soc_dapm_widget *widget =
  1692. snd_soc_dapm_kcontrol_widget(kcontrol);
  1693. struct snd_soc_component *component =
  1694. snd_soc_dapm_to_component(widget->dapm);
  1695. struct device *wsa_dev = NULL;
  1696. struct wsa_macro_priv *wsa_priv = NULL;
  1697. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1698. return -EINVAL;
  1699. ucontrol->value.integer.value[0] =
  1700. wsa_priv->rx_port_value[widget->shift];
  1701. return 0;
  1702. }
  1703. static int wsa_macro_rx_mux_put(struct snd_kcontrol *kcontrol,
  1704. struct snd_ctl_elem_value *ucontrol)
  1705. {
  1706. struct snd_soc_dapm_widget *widget =
  1707. snd_soc_dapm_kcontrol_widget(kcontrol);
  1708. struct snd_soc_component *component =
  1709. snd_soc_dapm_to_component(widget->dapm);
  1710. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  1711. struct snd_soc_dapm_update *update = NULL;
  1712. u32 rx_port_value = ucontrol->value.integer.value[0];
  1713. u32 bit_input = 0;
  1714. u32 aif_rst;
  1715. struct device *wsa_dev = NULL;
  1716. struct wsa_macro_priv *wsa_priv = NULL;
  1717. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1718. return -EINVAL;
  1719. aif_rst = wsa_priv->rx_port_value[widget->shift];
  1720. if (!rx_port_value) {
  1721. if (aif_rst == 0) {
  1722. dev_err(wsa_dev, "%s: AIF reset already\n", __func__);
  1723. return 0;
  1724. }
  1725. }
  1726. wsa_priv->rx_port_value[widget->shift] = rx_port_value;
  1727. bit_input = widget->shift;
  1728. if (widget->shift >= WSA_MACRO_RX_MIX)
  1729. bit_input %= WSA_MACRO_RX_MIX;
  1730. switch (rx_port_value) {
  1731. case 0:
  1732. clear_bit(bit_input,
  1733. &wsa_priv->active_ch_mask[aif_rst]);
  1734. wsa_priv->active_ch_cnt[aif_rst]--;
  1735. break;
  1736. case 1:
  1737. case 2:
  1738. set_bit(bit_input,
  1739. &wsa_priv->active_ch_mask[rx_port_value]);
  1740. wsa_priv->active_ch_cnt[rx_port_value]++;
  1741. break;
  1742. default:
  1743. dev_err(wsa_dev,
  1744. "%s: Invalid AIF_ID for WSA RX MUX\n", __func__);
  1745. return -EINVAL;
  1746. }
  1747. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  1748. rx_port_value, e, update);
  1749. return 0;
  1750. }
  1751. static int wsa_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  1752. struct snd_ctl_elem_value *ucontrol)
  1753. {
  1754. struct snd_soc_component *component =
  1755. snd_soc_kcontrol_component(kcontrol);
  1756. ucontrol->value.integer.value[0] =
  1757. ((snd_soc_component_read32(
  1758. component, BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG) & 0x04) ?
  1759. 1 : 0);
  1760. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1761. ucontrol->value.integer.value[0]);
  1762. return 0;
  1763. }
  1764. static int wsa_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  1765. struct snd_ctl_elem_value *ucontrol)
  1766. {
  1767. struct snd_soc_component *component =
  1768. snd_soc_kcontrol_component(kcontrol);
  1769. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1770. ucontrol->value.integer.value[0]);
  1771. /* Set Vbat register configuration for GSM mode bit based on value */
  1772. if (ucontrol->value.integer.value[0])
  1773. snd_soc_component_update_bits(component,
  1774. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1775. 0x04, 0x04);
  1776. else
  1777. snd_soc_component_update_bits(component,
  1778. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1779. 0x04, 0x00);
  1780. return 0;
  1781. }
  1782. static int wsa_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  1783. struct snd_ctl_elem_value *ucontrol)
  1784. {
  1785. struct snd_soc_component *component =
  1786. snd_soc_kcontrol_component(kcontrol);
  1787. struct device *wsa_dev = NULL;
  1788. struct wsa_macro_priv *wsa_priv = NULL;
  1789. int path = ((struct soc_multi_mixer_control *)
  1790. kcontrol->private_value)->shift;
  1791. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1792. return -EINVAL;
  1793. ucontrol->value.integer.value[0] = wsa_priv->is_softclip_on[path];
  1794. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1795. __func__, ucontrol->value.integer.value[0]);
  1796. return 0;
  1797. }
  1798. static int wsa_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  1799. struct snd_ctl_elem_value *ucontrol)
  1800. {
  1801. struct snd_soc_component *component =
  1802. snd_soc_kcontrol_component(kcontrol);
  1803. struct device *wsa_dev = NULL;
  1804. struct wsa_macro_priv *wsa_priv = NULL;
  1805. int path = ((struct soc_multi_mixer_control *)
  1806. kcontrol->private_value)->shift;
  1807. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1808. return -EINVAL;
  1809. wsa_priv->is_softclip_on[path] = ucontrol->value.integer.value[0];
  1810. dev_dbg(component->dev, "%s: soft clip enable for %d: %d\n", __func__,
  1811. path, wsa_priv->is_softclip_on[path]);
  1812. return 0;
  1813. }
  1814. static const struct snd_kcontrol_new wsa_macro_snd_controls[] = {
  1815. SOC_ENUM_EXT("EAR SPKR PA Gain", wsa_macro_ear_spkr_pa_gain_enum,
  1816. wsa_macro_ear_spkr_pa_gain_get,
  1817. wsa_macro_ear_spkr_pa_gain_put),
  1818. SOC_ENUM_EXT("SPKR Left Boost Max State",
  1819. wsa_macro_spkr_boost_stage_enum,
  1820. wsa_macro_spkr_left_boost_stage_get,
  1821. wsa_macro_spkr_left_boost_stage_put),
  1822. SOC_ENUM_EXT("SPKR Right Boost Max State",
  1823. wsa_macro_spkr_boost_stage_enum,
  1824. wsa_macro_spkr_right_boost_stage_get,
  1825. wsa_macro_spkr_right_boost_stage_put),
  1826. SOC_ENUM_EXT("GSM mode Enable", wsa_macro_vbat_bcl_gsm_mode_enum,
  1827. wsa_macro_vbat_bcl_gsm_mode_func_get,
  1828. wsa_macro_vbat_bcl_gsm_mode_func_put),
  1829. SOC_SINGLE_EXT("WSA_Softclip0 Enable", SND_SOC_NOPM,
  1830. WSA_MACRO_SOFTCLIP0, 1, 0,
  1831. wsa_macro_soft_clip_enable_get,
  1832. wsa_macro_soft_clip_enable_put),
  1833. SOC_SINGLE_EXT("WSA_Softclip1 Enable", SND_SOC_NOPM,
  1834. WSA_MACRO_SOFTCLIP1, 1, 0,
  1835. wsa_macro_soft_clip_enable_get,
  1836. wsa_macro_soft_clip_enable_put),
  1837. SOC_SINGLE_SX_TLV("WSA_RX0 Digital Volume",
  1838. BOLERO_CDC_WSA_RX0_RX_VOL_CTL,
  1839. 0, -84, 40, digital_gain),
  1840. SOC_SINGLE_SX_TLV("WSA_RX1 Digital Volume",
  1841. BOLERO_CDC_WSA_RX1_RX_VOL_CTL,
  1842. 0, -84, 40, digital_gain),
  1843. SOC_SINGLE_EXT("WSA_COMP1 Switch", SND_SOC_NOPM, WSA_MACRO_COMP1, 1, 0,
  1844. wsa_macro_get_compander, wsa_macro_set_compander),
  1845. SOC_SINGLE_EXT("WSA_COMP2 Switch", SND_SOC_NOPM, WSA_MACRO_COMP2, 1, 0,
  1846. wsa_macro_get_compander, wsa_macro_set_compander),
  1847. SOC_SINGLE_EXT("WSA_RX0 EC_HQ Switch", SND_SOC_NOPM, WSA_MACRO_RX0,
  1848. 1, 0, wsa_macro_get_ec_hq, wsa_macro_set_ec_hq),
  1849. SOC_SINGLE_EXT("WSA_RX1 EC_HQ Switch", SND_SOC_NOPM, WSA_MACRO_RX1,
  1850. 1, 0, wsa_macro_get_ec_hq, wsa_macro_set_ec_hq),
  1851. };
  1852. static const struct soc_enum rx_mux_enum =
  1853. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_mux_text), rx_mux_text);
  1854. static const struct snd_kcontrol_new rx_mux[WSA_MACRO_RX_MAX] = {
  1855. SOC_DAPM_ENUM_EXT("WSA RX0 Mux", rx_mux_enum,
  1856. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1857. SOC_DAPM_ENUM_EXT("WSA RX1 Mux", rx_mux_enum,
  1858. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1859. SOC_DAPM_ENUM_EXT("WSA RX_MIX0 Mux", rx_mux_enum,
  1860. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1861. SOC_DAPM_ENUM_EXT("WSA RX_MIX1 Mux", rx_mux_enum,
  1862. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1863. };
  1864. static int wsa_macro_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  1865. struct snd_ctl_elem_value *ucontrol)
  1866. {
  1867. struct snd_soc_dapm_widget *widget =
  1868. snd_soc_dapm_kcontrol_widget(kcontrol);
  1869. struct snd_soc_component *component =
  1870. snd_soc_dapm_to_component(widget->dapm);
  1871. struct soc_multi_mixer_control *mixer =
  1872. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1873. u32 dai_id = widget->shift;
  1874. u32 spk_tx_id = mixer->shift;
  1875. struct device *wsa_dev = NULL;
  1876. struct wsa_macro_priv *wsa_priv = NULL;
  1877. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1878. return -EINVAL;
  1879. if (test_bit(spk_tx_id, &wsa_priv->active_ch_mask[dai_id]))
  1880. ucontrol->value.integer.value[0] = 1;
  1881. else
  1882. ucontrol->value.integer.value[0] = 0;
  1883. return 0;
  1884. }
  1885. static int wsa_macro_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  1886. struct snd_ctl_elem_value *ucontrol)
  1887. {
  1888. struct snd_soc_dapm_widget *widget =
  1889. snd_soc_dapm_kcontrol_widget(kcontrol);
  1890. struct snd_soc_component *component =
  1891. snd_soc_dapm_to_component(widget->dapm);
  1892. struct soc_multi_mixer_control *mixer =
  1893. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1894. u32 spk_tx_id = mixer->shift;
  1895. u32 enable = ucontrol->value.integer.value[0];
  1896. struct device *wsa_dev = NULL;
  1897. struct wsa_macro_priv *wsa_priv = NULL;
  1898. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1899. return -EINVAL;
  1900. wsa_priv->vi_feed_value = ucontrol->value.integer.value[0];
  1901. if (enable) {
  1902. if (spk_tx_id == WSA_MACRO_TX0 &&
  1903. !test_bit(WSA_MACRO_TX0,
  1904. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1905. set_bit(WSA_MACRO_TX0,
  1906. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1907. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]++;
  1908. }
  1909. if (spk_tx_id == WSA_MACRO_TX1 &&
  1910. !test_bit(WSA_MACRO_TX1,
  1911. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1912. set_bit(WSA_MACRO_TX1,
  1913. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1914. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]++;
  1915. }
  1916. } else {
  1917. if (spk_tx_id == WSA_MACRO_TX0 &&
  1918. test_bit(WSA_MACRO_TX0,
  1919. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1920. clear_bit(WSA_MACRO_TX0,
  1921. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1922. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]--;
  1923. }
  1924. if (spk_tx_id == WSA_MACRO_TX1 &&
  1925. test_bit(WSA_MACRO_TX1,
  1926. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1927. clear_bit(WSA_MACRO_TX1,
  1928. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1929. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]--;
  1930. }
  1931. }
  1932. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  1933. return 0;
  1934. }
  1935. static const struct snd_kcontrol_new aif_vi_mixer[] = {
  1936. SOC_SINGLE_EXT("WSA_SPKR_VI_1", SND_SOC_NOPM, WSA_MACRO_TX0, 1, 0,
  1937. wsa_macro_vi_feed_mixer_get,
  1938. wsa_macro_vi_feed_mixer_put),
  1939. SOC_SINGLE_EXT("WSA_SPKR_VI_2", SND_SOC_NOPM, WSA_MACRO_TX1, 1, 0,
  1940. wsa_macro_vi_feed_mixer_get,
  1941. wsa_macro_vi_feed_mixer_put),
  1942. };
  1943. static const struct snd_soc_dapm_widget wsa_macro_dapm_widgets[] = {
  1944. SND_SOC_DAPM_AIF_IN("WSA AIF1 PB", "WSA_AIF1 Playback", 0,
  1945. SND_SOC_NOPM, 0, 0),
  1946. SND_SOC_DAPM_AIF_IN("WSA AIF_MIX1 PB", "WSA_AIF_MIX1 Playback", 0,
  1947. SND_SOC_NOPM, 0, 0),
  1948. SND_SOC_DAPM_AIF_OUT_E("WSA AIF_VI", "WSA_AIF_VI Capture", 0,
  1949. SND_SOC_NOPM, WSA_MACRO_AIF_VI, 0,
  1950. wsa_macro_enable_vi_feedback,
  1951. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1952. SND_SOC_DAPM_AIF_OUT("WSA AIF_ECHO", "WSA_AIF_ECHO Capture", 0,
  1953. SND_SOC_NOPM, 0, 0),
  1954. SND_SOC_DAPM_MIXER("WSA_AIF_VI Mixer", SND_SOC_NOPM, WSA_MACRO_AIF_VI,
  1955. 0, aif_vi_mixer, ARRAY_SIZE(aif_vi_mixer)),
  1956. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC0_MUX", SND_SOC_NOPM,
  1957. WSA_MACRO_EC0_MUX, 0,
  1958. &rx_mix_ec0_mux, wsa_macro_enable_echo,
  1959. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1960. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC1_MUX", SND_SOC_NOPM,
  1961. WSA_MACRO_EC1_MUX, 0,
  1962. &rx_mix_ec1_mux, wsa_macro_enable_echo,
  1963. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1964. SND_SOC_DAPM_MUX("WSA RX0 MUX", SND_SOC_NOPM, WSA_MACRO_RX0, 0,
  1965. &rx_mux[WSA_MACRO_RX0]),
  1966. SND_SOC_DAPM_MUX("WSA RX1 MUX", SND_SOC_NOPM, WSA_MACRO_RX1, 0,
  1967. &rx_mux[WSA_MACRO_RX1]),
  1968. SND_SOC_DAPM_MUX("WSA RX_MIX0 MUX", SND_SOC_NOPM, WSA_MACRO_RX_MIX0, 0,
  1969. &rx_mux[WSA_MACRO_RX_MIX0]),
  1970. SND_SOC_DAPM_MUX("WSA RX_MIX1 MUX", SND_SOC_NOPM, WSA_MACRO_RX_MIX1, 0,
  1971. &rx_mux[WSA_MACRO_RX_MIX1]),
  1972. SND_SOC_DAPM_MIXER("WSA RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  1973. SND_SOC_DAPM_MIXER("WSA RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1974. SND_SOC_DAPM_MIXER("WSA RX_MIX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  1975. SND_SOC_DAPM_MIXER("WSA RX_MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1976. SND_SOC_DAPM_MUX_E("WSA_RX0 INP0", SND_SOC_NOPM, 0, 0,
  1977. &rx0_prim_inp0_mux, wsa_macro_enable_swr,
  1978. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1979. SND_SOC_DAPM_MUX_E("WSA_RX0 INP1", SND_SOC_NOPM, 0, 0,
  1980. &rx0_prim_inp1_mux, wsa_macro_enable_swr,
  1981. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1982. SND_SOC_DAPM_MUX_E("WSA_RX0 INP2", SND_SOC_NOPM, 0, 0,
  1983. &rx0_prim_inp2_mux, wsa_macro_enable_swr,
  1984. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1985. SND_SOC_DAPM_MUX_E("WSA_RX0 MIX INP", SND_SOC_NOPM, 0, 0,
  1986. &rx0_mix_mux, wsa_macro_enable_mix_path,
  1987. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1988. SND_SOC_DAPM_MUX_E("WSA_RX1 INP0", SND_SOC_NOPM, 0, 0,
  1989. &rx1_prim_inp0_mux, wsa_macro_enable_swr,
  1990. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1991. SND_SOC_DAPM_MUX_E("WSA_RX1 INP1", SND_SOC_NOPM, 0, 0,
  1992. &rx1_prim_inp1_mux, wsa_macro_enable_swr,
  1993. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1994. SND_SOC_DAPM_MUX_E("WSA_RX1 INP2", SND_SOC_NOPM, 0, 0,
  1995. &rx1_prim_inp2_mux, wsa_macro_enable_swr,
  1996. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1997. SND_SOC_DAPM_MUX_E("WSA_RX1 MIX INP", SND_SOC_NOPM, 0, 0,
  1998. &rx1_mix_mux, wsa_macro_enable_mix_path,
  1999. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2000. SND_SOC_DAPM_MIXER("WSA_RX INT0 MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2001. SND_SOC_DAPM_MIXER("WSA_RX INT1 MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2002. SND_SOC_DAPM_MIXER("WSA_RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2003. SND_SOC_DAPM_MIXER("WSA_RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2004. SND_SOC_DAPM_MUX_E("WSA_RX0 INT0 SIDETONE MIX",
  2005. BOLERO_CDC_WSA_RX0_RX_PATH_CFG1, 4, 0,
  2006. &rx0_sidetone_mix_mux, wsa_macro_enable_swr,
  2007. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2008. SND_SOC_DAPM_INPUT("WSA SRC0_INP"),
  2009. SND_SOC_DAPM_INPUT("WSA_TX DEC0_INP"),
  2010. SND_SOC_DAPM_INPUT("WSA_TX DEC1_INP"),
  2011. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 INTERP", SND_SOC_NOPM,
  2012. WSA_MACRO_COMP1, 0, NULL, 0, wsa_macro_enable_interpolator,
  2013. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2014. SND_SOC_DAPM_POST_PMD),
  2015. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 INTERP", SND_SOC_NOPM,
  2016. WSA_MACRO_COMP2, 0, NULL, 0, wsa_macro_enable_interpolator,
  2017. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2018. SND_SOC_DAPM_POST_PMD),
  2019. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 CHAIN", SND_SOC_NOPM, 0, 0,
  2020. NULL, 0, wsa_macro_spk_boost_event,
  2021. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2022. SND_SOC_DAPM_POST_PMD),
  2023. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 CHAIN", SND_SOC_NOPM, 0, 0,
  2024. NULL, 0, wsa_macro_spk_boost_event,
  2025. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2026. SND_SOC_DAPM_POST_PMD),
  2027. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 VBAT", SND_SOC_NOPM,
  2028. 0, 0, wsa_int0_vbat_mix_switch,
  2029. ARRAY_SIZE(wsa_int0_vbat_mix_switch),
  2030. wsa_macro_enable_vbat,
  2031. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2032. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 VBAT", SND_SOC_NOPM,
  2033. 0, 0, wsa_int1_vbat_mix_switch,
  2034. ARRAY_SIZE(wsa_int1_vbat_mix_switch),
  2035. wsa_macro_enable_vbat,
  2036. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2037. SND_SOC_DAPM_INPUT("VIINPUT_WSA"),
  2038. SND_SOC_DAPM_OUTPUT("WSA_SPK1 OUT"),
  2039. SND_SOC_DAPM_OUTPUT("WSA_SPK2 OUT"),
  2040. SND_SOC_DAPM_SUPPLY_S("WSA_MCLK", 0, SND_SOC_NOPM, 0, 0,
  2041. wsa_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2042. };
  2043. static const struct snd_soc_dapm_route wsa_audio_map[] = {
  2044. /* VI Feedback */
  2045. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_1", "VIINPUT_WSA"},
  2046. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_2", "VIINPUT_WSA"},
  2047. {"WSA AIF_VI", NULL, "WSA_AIF_VI Mixer"},
  2048. {"WSA AIF_VI", NULL, "WSA_MCLK"},
  2049. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  2050. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  2051. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  2052. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  2053. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC0_MUX"},
  2054. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC1_MUX"},
  2055. {"WSA AIF_ECHO", NULL, "WSA_MCLK"},
  2056. {"WSA AIF1 PB", NULL, "WSA_MCLK"},
  2057. {"WSA AIF_MIX1 PB", NULL, "WSA_MCLK"},
  2058. {"WSA RX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2059. {"WSA RX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2060. {"WSA RX_MIX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2061. {"WSA RX_MIX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2062. {"WSA RX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2063. {"WSA RX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2064. {"WSA RX_MIX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2065. {"WSA RX_MIX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2066. {"WSA RX0", NULL, "WSA RX0 MUX"},
  2067. {"WSA RX1", NULL, "WSA RX1 MUX"},
  2068. {"WSA RX_MIX0", NULL, "WSA RX_MIX0 MUX"},
  2069. {"WSA RX_MIX1", NULL, "WSA RX_MIX1 MUX"},
  2070. {"WSA_RX0 INP0", "RX0", "WSA RX0"},
  2071. {"WSA_RX0 INP0", "RX1", "WSA RX1"},
  2072. {"WSA_RX0 INP0", "RX_MIX0", "WSA RX_MIX0"},
  2073. {"WSA_RX0 INP0", "RX_MIX1", "WSA RX_MIX1"},
  2074. {"WSA_RX0 INP0", "DEC0", "WSA_TX DEC0_INP"},
  2075. {"WSA_RX0 INP0", "DEC1", "WSA_TX DEC1_INP"},
  2076. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP0"},
  2077. {"WSA_RX0 INP1", "RX0", "WSA RX0"},
  2078. {"WSA_RX0 INP1", "RX1", "WSA RX1"},
  2079. {"WSA_RX0 INP1", "RX_MIX0", "WSA RX_MIX0"},
  2080. {"WSA_RX0 INP1", "RX_MIX1", "WSA RX_MIX1"},
  2081. {"WSA_RX0 INP1", "DEC0", "WSA_TX DEC0_INP"},
  2082. {"WSA_RX0 INP1", "DEC1", "WSA_TX DEC1_INP"},
  2083. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP1"},
  2084. {"WSA_RX0 INP2", "RX0", "WSA RX0"},
  2085. {"WSA_RX0 INP2", "RX1", "WSA RX1"},
  2086. {"WSA_RX0 INP2", "RX_MIX0", "WSA RX_MIX0"},
  2087. {"WSA_RX0 INP2", "RX_MIX1", "WSA RX_MIX1"},
  2088. {"WSA_RX0 INP2", "DEC0", "WSA_TX DEC0_INP"},
  2089. {"WSA_RX0 INP2", "DEC1", "WSA_TX DEC1_INP"},
  2090. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP2"},
  2091. {"WSA_RX0 MIX INP", "RX0", "WSA RX0"},
  2092. {"WSA_RX0 MIX INP", "RX1", "WSA RX1"},
  2093. {"WSA_RX0 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  2094. {"WSA_RX0 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  2095. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX0 MIX INP"},
  2096. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX INT0 MIX"},
  2097. {"WSA_RX INT0 INTERP", NULL, "WSA_RX INT0 SEC MIX"},
  2098. {"WSA_RX0 INT0 SIDETONE MIX", "SRC0", "WSA SRC0_INP"},
  2099. {"WSA_RX INT0 INTERP", NULL, "WSA_RX0 INT0 SIDETONE MIX"},
  2100. {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 INTERP"},
  2101. {"WSA_RX INT0 VBAT", "WSA RX0 VBAT Enable", "WSA_RX INT0 INTERP"},
  2102. {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 VBAT"},
  2103. {"WSA_SPK1 OUT", NULL, "WSA_RX INT0 CHAIN"},
  2104. {"WSA_SPK1 OUT", NULL, "WSA_MCLK"},
  2105. {"WSA_RX1 INP0", "RX0", "WSA RX0"},
  2106. {"WSA_RX1 INP0", "RX1", "WSA RX1"},
  2107. {"WSA_RX1 INP0", "RX_MIX0", "WSA RX_MIX0"},
  2108. {"WSA_RX1 INP0", "RX_MIX1", "WSA RX_MIX1"},
  2109. {"WSA_RX1 INP0", "DEC0", "WSA_TX DEC0_INP"},
  2110. {"WSA_RX1 INP0", "DEC1", "WSA_TX DEC1_INP"},
  2111. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP0"},
  2112. {"WSA_RX1 INP1", "RX0", "WSA RX0"},
  2113. {"WSA_RX1 INP1", "RX1", "WSA RX1"},
  2114. {"WSA_RX1 INP1", "RX_MIX0", "WSA RX_MIX0"},
  2115. {"WSA_RX1 INP1", "RX_MIX1", "WSA RX_MIX1"},
  2116. {"WSA_RX1 INP1", "DEC0", "WSA_TX DEC0_INP"},
  2117. {"WSA_RX1 INP1", "DEC1", "WSA_TX DEC1_INP"},
  2118. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP1"},
  2119. {"WSA_RX1 INP2", "RX0", "WSA RX0"},
  2120. {"WSA_RX1 INP2", "RX1", "WSA RX1"},
  2121. {"WSA_RX1 INP2", "RX_MIX0", "WSA RX_MIX0"},
  2122. {"WSA_RX1 INP2", "RX_MIX1", "WSA RX_MIX1"},
  2123. {"WSA_RX1 INP2", "DEC0", "WSA_TX DEC0_INP"},
  2124. {"WSA_RX1 INP2", "DEC1", "WSA_TX DEC1_INP"},
  2125. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP2"},
  2126. {"WSA_RX1 MIX INP", "RX0", "WSA RX0"},
  2127. {"WSA_RX1 MIX INP", "RX1", "WSA RX1"},
  2128. {"WSA_RX1 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  2129. {"WSA_RX1 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  2130. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX1 MIX INP"},
  2131. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX INT1 MIX"},
  2132. {"WSA_RX INT1 INTERP", NULL, "WSA_RX INT1 SEC MIX"},
  2133. {"WSA_RX INT1 VBAT", "WSA RX1 VBAT Enable", "WSA_RX INT1 INTERP"},
  2134. {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 VBAT"},
  2135. {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 INTERP"},
  2136. {"WSA_SPK2 OUT", NULL, "WSA_RX INT1 CHAIN"},
  2137. {"WSA_SPK2 OUT", NULL, "WSA_MCLK"},
  2138. };
  2139. static const struct wsa_macro_reg_mask_val wsa_macro_reg_init[] = {
  2140. {BOLERO_CDC_WSA_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  2141. {BOLERO_CDC_WSA_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  2142. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x1E, 0x18},
  2143. {BOLERO_CDC_WSA_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  2144. {BOLERO_CDC_WSA_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  2145. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x1E, 0x18},
  2146. {BOLERO_CDC_WSA_BOOST0_BOOST_CTL, 0x70, 0x58},
  2147. {BOLERO_CDC_WSA_BOOST1_BOOST_CTL, 0x70, 0x58},
  2148. {BOLERO_CDC_WSA_RX0_RX_PATH_CFG1, 0x08, 0x08},
  2149. {BOLERO_CDC_WSA_RX1_RX_PATH_CFG1, 0x08, 0x08},
  2150. {BOLERO_CDC_WSA_TOP_TOP_CFG1, 0x02, 0x02},
  2151. {BOLERO_CDC_WSA_TOP_TOP_CFG1, 0x01, 0x01},
  2152. {BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2153. {BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2154. {BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2155. {BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2156. {BOLERO_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x80},
  2157. {BOLERO_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x80},
  2158. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x01},
  2159. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x01},
  2160. {BOLERO_CDC_WSA_RX0_RX_PATH_CFG0, 0x01, 0x01},
  2161. {BOLERO_CDC_WSA_RX1_RX_PATH_CFG0, 0x01, 0x01},
  2162. {BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
  2163. {BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
  2164. };
  2165. static void wsa_macro_init_bcl_pmic_reg(struct snd_soc_component *component)
  2166. {
  2167. struct device *wsa_dev = NULL;
  2168. struct wsa_macro_priv *wsa_priv = NULL;
  2169. if (!component) {
  2170. pr_err("%s: NULL component pointer!\n", __func__);
  2171. return;
  2172. }
  2173. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2174. return;
  2175. switch (wsa_priv->bcl_pmic_params.id) {
  2176. case 0:
  2177. /* Enable ID0 to listen to respective PMIC group interrupts */
  2178. snd_soc_component_update_bits(component,
  2179. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CTL1, 0x02, 0x02);
  2180. /* Update MC_SID0 */
  2181. snd_soc_component_update_bits(component,
  2182. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG1, 0x0F,
  2183. wsa_priv->bcl_pmic_params.sid);
  2184. /* Update MC_PPID0 */
  2185. snd_soc_component_update_bits(component,
  2186. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG2, 0xFF,
  2187. wsa_priv->bcl_pmic_params.ppid);
  2188. break;
  2189. case 1:
  2190. /* Enable ID1 to listen to respective PMIC group interrupts */
  2191. snd_soc_component_update_bits(component,
  2192. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CTL1, 0x01, 0x01);
  2193. /* Update MC_SID1 */
  2194. snd_soc_component_update_bits(component,
  2195. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG3, 0x0F,
  2196. wsa_priv->bcl_pmic_params.sid);
  2197. /* Update MC_PPID1 */
  2198. snd_soc_component_update_bits(component,
  2199. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG4, 0xFF,
  2200. wsa_priv->bcl_pmic_params.ppid);
  2201. break;
  2202. default:
  2203. dev_err(wsa_dev, "%s: PMIC ID is invalid %d\n",
  2204. __func__, wsa_priv->bcl_pmic_params.id);
  2205. break;
  2206. }
  2207. }
  2208. static void wsa_macro_init_reg(struct snd_soc_component *component)
  2209. {
  2210. int i;
  2211. for (i = 0; i < ARRAY_SIZE(wsa_macro_reg_init); i++)
  2212. snd_soc_component_update_bits(component,
  2213. wsa_macro_reg_init[i].reg,
  2214. wsa_macro_reg_init[i].mask,
  2215. wsa_macro_reg_init[i].val);
  2216. wsa_macro_init_bcl_pmic_reg(component);
  2217. }
  2218. static int wsa_swrm_clock(void *handle, bool enable)
  2219. {
  2220. struct wsa_macro_priv *wsa_priv = (struct wsa_macro_priv *) handle;
  2221. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  2222. int ret = 0;
  2223. if (regmap == NULL) {
  2224. dev_err(wsa_priv->dev, "%s: regmap is NULL\n", __func__);
  2225. return -EINVAL;
  2226. }
  2227. mutex_lock(&wsa_priv->swr_clk_lock);
  2228. dev_dbg(wsa_priv->dev, "%s: swrm clock %s\n",
  2229. __func__, (enable ? "enable" : "disable"));
  2230. if (enable) {
  2231. if (wsa_priv->swr_clk_users == 0) {
  2232. ret = wsa_macro_mclk_enable(wsa_priv, 1, true);
  2233. if (ret < 0) {
  2234. dev_err(wsa_priv->dev,
  2235. "%s: wsa request clock enable failed\n",
  2236. __func__);
  2237. goto exit;
  2238. }
  2239. regmap_update_bits(regmap,
  2240. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2241. 0x01, 0x01);
  2242. regmap_update_bits(regmap,
  2243. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2244. 0x1C, 0x0C);
  2245. msm_cdc_pinctrl_select_active_state(
  2246. wsa_priv->wsa_swr_gpio_p);
  2247. }
  2248. wsa_priv->swr_clk_users++;
  2249. } else {
  2250. if (wsa_priv->swr_clk_users <= 0) {
  2251. dev_err(wsa_priv->dev, "%s: clock already disabled\n",
  2252. __func__);
  2253. wsa_priv->swr_clk_users = 0;
  2254. goto exit;
  2255. }
  2256. wsa_priv->swr_clk_users--;
  2257. if (wsa_priv->swr_clk_users == 0) {
  2258. regmap_update_bits(regmap,
  2259. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2260. 0x01, 0x00);
  2261. msm_cdc_pinctrl_select_sleep_state(
  2262. wsa_priv->wsa_swr_gpio_p);
  2263. wsa_macro_mclk_enable(wsa_priv, 0, true);
  2264. }
  2265. }
  2266. dev_dbg(wsa_priv->dev, "%s: swrm clock users %d\n",
  2267. __func__, wsa_priv->swr_clk_users);
  2268. exit:
  2269. mutex_unlock(&wsa_priv->swr_clk_lock);
  2270. return ret;
  2271. }
  2272. static int wsa_macro_init(struct snd_soc_component *component)
  2273. {
  2274. struct snd_soc_dapm_context *dapm =
  2275. snd_soc_component_get_dapm(component);
  2276. int ret;
  2277. struct device *wsa_dev = NULL;
  2278. struct wsa_macro_priv *wsa_priv = NULL;
  2279. wsa_dev = bolero_get_device_ptr(component->dev, WSA_MACRO);
  2280. if (!wsa_dev) {
  2281. dev_err(component->dev,
  2282. "%s: null device for macro!\n", __func__);
  2283. return -EINVAL;
  2284. }
  2285. wsa_priv = dev_get_drvdata(wsa_dev);
  2286. if (!wsa_priv) {
  2287. dev_err(component->dev,
  2288. "%s: priv is null for macro!\n", __func__);
  2289. return -EINVAL;
  2290. }
  2291. ret = snd_soc_dapm_new_controls(dapm, wsa_macro_dapm_widgets,
  2292. ARRAY_SIZE(wsa_macro_dapm_widgets));
  2293. if (ret < 0) {
  2294. dev_err(wsa_dev, "%s: Failed to add controls\n", __func__);
  2295. return ret;
  2296. }
  2297. ret = snd_soc_dapm_add_routes(dapm, wsa_audio_map,
  2298. ARRAY_SIZE(wsa_audio_map));
  2299. if (ret < 0) {
  2300. dev_err(wsa_dev, "%s: Failed to add routes\n", __func__);
  2301. return ret;
  2302. }
  2303. ret = snd_soc_dapm_new_widgets(dapm->card);
  2304. if (ret < 0) {
  2305. dev_err(wsa_dev, "%s: Failed to add widgets\n", __func__);
  2306. return ret;
  2307. }
  2308. ret = snd_soc_add_component_controls(component, wsa_macro_snd_controls,
  2309. ARRAY_SIZE(wsa_macro_snd_controls));
  2310. if (ret < 0) {
  2311. dev_err(wsa_dev, "%s: Failed to add snd_ctls\n", __func__);
  2312. return ret;
  2313. }
  2314. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF1 Playback");
  2315. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_MIX1 Playback");
  2316. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_VI Capture");
  2317. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_ECHO Capture");
  2318. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK1 OUT");
  2319. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK2 OUT");
  2320. snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA");
  2321. snd_soc_dapm_ignore_suspend(dapm, "WSA SRC0_INP");
  2322. snd_soc_dapm_ignore_suspend(dapm, "WSA_TX DEC0_INP");
  2323. snd_soc_dapm_ignore_suspend(dapm, "WSA_TX DEC1_INP");
  2324. snd_soc_dapm_sync(dapm);
  2325. wsa_priv->component = component;
  2326. wsa_priv->spkr_gain_offset = WSA_MACRO_GAIN_OFFSET_0_DB;
  2327. wsa_macro_init_reg(component);
  2328. return 0;
  2329. }
  2330. static int wsa_macro_deinit(struct snd_soc_component *component)
  2331. {
  2332. struct device *wsa_dev = NULL;
  2333. struct wsa_macro_priv *wsa_priv = NULL;
  2334. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2335. return -EINVAL;
  2336. wsa_priv->component = NULL;
  2337. return 0;
  2338. }
  2339. static void wsa_macro_add_child_devices(struct work_struct *work)
  2340. {
  2341. struct wsa_macro_priv *wsa_priv;
  2342. struct platform_device *pdev;
  2343. struct device_node *node;
  2344. struct wsa_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
  2345. int ret;
  2346. u16 count = 0, ctrl_num = 0;
  2347. struct wsa_macro_swr_ctrl_platform_data *platdata;
  2348. char plat_dev_name[WSA_MACRO_SWR_STRING_LEN];
  2349. wsa_priv = container_of(work, struct wsa_macro_priv,
  2350. wsa_macro_add_child_devices_work);
  2351. if (!wsa_priv) {
  2352. pr_err("%s: Memory for wsa_priv does not exist\n",
  2353. __func__);
  2354. return;
  2355. }
  2356. if (!wsa_priv->dev || !wsa_priv->dev->of_node) {
  2357. dev_err(wsa_priv->dev,
  2358. "%s: DT node for wsa_priv does not exist\n", __func__);
  2359. return;
  2360. }
  2361. platdata = &wsa_priv->swr_plat_data;
  2362. wsa_priv->child_count = 0;
  2363. for_each_available_child_of_node(wsa_priv->dev->of_node, node) {
  2364. if (strnstr(node->name, "wsa_swr_master",
  2365. strlen("wsa_swr_master")) != NULL)
  2366. strlcpy(plat_dev_name, "wsa_swr_ctrl",
  2367. (WSA_MACRO_SWR_STRING_LEN - 1));
  2368. else if (strnstr(node->name, "msm_cdc_pinctrl",
  2369. strlen("msm_cdc_pinctrl")) != NULL)
  2370. strlcpy(plat_dev_name, node->name,
  2371. (WSA_MACRO_SWR_STRING_LEN - 1));
  2372. else
  2373. continue;
  2374. pdev = platform_device_alloc(plat_dev_name, -1);
  2375. if (!pdev) {
  2376. dev_err(wsa_priv->dev, "%s: pdev memory alloc failed\n",
  2377. __func__);
  2378. ret = -ENOMEM;
  2379. goto err;
  2380. }
  2381. pdev->dev.parent = wsa_priv->dev;
  2382. pdev->dev.of_node = node;
  2383. if (strnstr(node->name, "wsa_swr_master",
  2384. strlen("wsa_swr_master")) != NULL) {
  2385. ret = platform_device_add_data(pdev, platdata,
  2386. sizeof(*platdata));
  2387. if (ret) {
  2388. dev_err(&pdev->dev,
  2389. "%s: cannot add plat data ctrl:%d\n",
  2390. __func__, ctrl_num);
  2391. goto fail_pdev_add;
  2392. }
  2393. }
  2394. ret = platform_device_add(pdev);
  2395. if (ret) {
  2396. dev_err(&pdev->dev,
  2397. "%s: Cannot add platform device\n",
  2398. __func__);
  2399. goto fail_pdev_add;
  2400. }
  2401. if (!strcmp(node->name, "wsa_swr_master")) {
  2402. temp = krealloc(swr_ctrl_data,
  2403. (ctrl_num + 1) * sizeof(
  2404. struct wsa_macro_swr_ctrl_data),
  2405. GFP_KERNEL);
  2406. if (!temp) {
  2407. dev_err(&pdev->dev, "out of memory\n");
  2408. ret = -ENOMEM;
  2409. goto err;
  2410. }
  2411. swr_ctrl_data = temp;
  2412. swr_ctrl_data[ctrl_num].wsa_swr_pdev = pdev;
  2413. ctrl_num++;
  2414. dev_dbg(&pdev->dev,
  2415. "%s: Added soundwire ctrl device(s)\n",
  2416. __func__);
  2417. wsa_priv->swr_ctrl_data = swr_ctrl_data;
  2418. }
  2419. if (wsa_priv->child_count < WSA_MACRO_CHILD_DEVICES_MAX)
  2420. wsa_priv->pdev_child_devices[
  2421. wsa_priv->child_count++] = pdev;
  2422. else
  2423. goto err;
  2424. }
  2425. return;
  2426. fail_pdev_add:
  2427. for (count = 0; count < wsa_priv->child_count; count++)
  2428. platform_device_put(wsa_priv->pdev_child_devices[count]);
  2429. err:
  2430. return;
  2431. }
  2432. static void wsa_macro_init_ops(struct macro_ops *ops,
  2433. char __iomem *wsa_io_base)
  2434. {
  2435. memset(ops, 0, sizeof(struct macro_ops));
  2436. ops->init = wsa_macro_init;
  2437. ops->exit = wsa_macro_deinit;
  2438. ops->io_base = wsa_io_base;
  2439. ops->dai_ptr = wsa_macro_dai;
  2440. ops->num_dais = ARRAY_SIZE(wsa_macro_dai);
  2441. ops->mclk_fn = wsa_macro_mclk_ctrl;
  2442. ops->event_handler = wsa_macro_event_handler;
  2443. }
  2444. static int wsa_macro_probe(struct platform_device *pdev)
  2445. {
  2446. struct macro_ops ops;
  2447. struct wsa_macro_priv *wsa_priv;
  2448. u32 wsa_base_addr;
  2449. char __iomem *wsa_io_base;
  2450. int ret = 0;
  2451. struct clk *wsa_core_clk, *wsa_npl_clk;
  2452. u8 bcl_pmic_params[3];
  2453. wsa_priv = devm_kzalloc(&pdev->dev, sizeof(struct wsa_macro_priv),
  2454. GFP_KERNEL);
  2455. if (!wsa_priv)
  2456. return -ENOMEM;
  2457. wsa_priv->dev = &pdev->dev;
  2458. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2459. &wsa_base_addr);
  2460. if (ret) {
  2461. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2462. __func__, "reg");
  2463. return ret;
  2464. }
  2465. wsa_priv->wsa_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2466. "qcom,wsa-swr-gpios", 0);
  2467. if (!wsa_priv->wsa_swr_gpio_p) {
  2468. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2469. __func__);
  2470. return -EINVAL;
  2471. }
  2472. wsa_io_base = devm_ioremap(&pdev->dev,
  2473. wsa_base_addr, WSA_MACRO_MAX_OFFSET);
  2474. if (!wsa_io_base) {
  2475. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2476. return -EINVAL;
  2477. }
  2478. wsa_priv->wsa_io_base = wsa_io_base;
  2479. INIT_WORK(&wsa_priv->wsa_macro_add_child_devices_work,
  2480. wsa_macro_add_child_devices);
  2481. wsa_priv->swr_plat_data.handle = (void *) wsa_priv;
  2482. wsa_priv->swr_plat_data.read = NULL;
  2483. wsa_priv->swr_plat_data.write = NULL;
  2484. wsa_priv->swr_plat_data.bulk_write = NULL;
  2485. wsa_priv->swr_plat_data.clk = wsa_swrm_clock;
  2486. wsa_priv->swr_plat_data.handle_irq = NULL;
  2487. /* Register MCLK for wsa macro */
  2488. wsa_core_clk = devm_clk_get(&pdev->dev, "wsa_core_clk");
  2489. if (IS_ERR(wsa_core_clk)) {
  2490. ret = PTR_ERR(wsa_core_clk);
  2491. dev_err(&pdev->dev, "%s: clk get %s failed\n",
  2492. __func__, "wsa_core_clk");
  2493. return ret;
  2494. }
  2495. wsa_priv->wsa_core_clk = wsa_core_clk;
  2496. /* Register npl clk for soundwire */
  2497. wsa_npl_clk = devm_clk_get(&pdev->dev, "wsa_npl_clk");
  2498. if (IS_ERR(wsa_npl_clk)) {
  2499. ret = PTR_ERR(wsa_npl_clk);
  2500. dev_err(&pdev->dev, "%s: clk get %s failed\n",
  2501. __func__, "wsa_npl_clk");
  2502. return ret;
  2503. }
  2504. wsa_priv->wsa_npl_clk = wsa_npl_clk;
  2505. ret = of_property_read_u8_array(pdev->dev.of_node,
  2506. "qcom,wsa-bcl-pmic-params", bcl_pmic_params,
  2507. sizeof(bcl_pmic_params));
  2508. if (ret) {
  2509. dev_dbg(&pdev->dev, "%s: could not find %s entry in dt\n",
  2510. __func__, "qcom,wsa-bcl-pmic-params");
  2511. } else {
  2512. wsa_priv->bcl_pmic_params.id = bcl_pmic_params[0];
  2513. wsa_priv->bcl_pmic_params.sid = bcl_pmic_params[1];
  2514. wsa_priv->bcl_pmic_params.ppid = bcl_pmic_params[2];
  2515. }
  2516. dev_set_drvdata(&pdev->dev, wsa_priv);
  2517. mutex_init(&wsa_priv->mclk_lock);
  2518. mutex_init(&wsa_priv->swr_clk_lock);
  2519. wsa_macro_init_ops(&ops, wsa_io_base);
  2520. ret = bolero_register_macro(&pdev->dev, WSA_MACRO, &ops);
  2521. if (ret < 0) {
  2522. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2523. goto reg_macro_fail;
  2524. }
  2525. schedule_work(&wsa_priv->wsa_macro_add_child_devices_work);
  2526. return ret;
  2527. reg_macro_fail:
  2528. mutex_destroy(&wsa_priv->mclk_lock);
  2529. mutex_destroy(&wsa_priv->swr_clk_lock);
  2530. return ret;
  2531. }
  2532. static int wsa_macro_remove(struct platform_device *pdev)
  2533. {
  2534. struct wsa_macro_priv *wsa_priv;
  2535. u16 count = 0;
  2536. wsa_priv = dev_get_drvdata(&pdev->dev);
  2537. if (!wsa_priv)
  2538. return -EINVAL;
  2539. for (count = 0; count < wsa_priv->child_count &&
  2540. count < WSA_MACRO_CHILD_DEVICES_MAX; count++)
  2541. platform_device_unregister(wsa_priv->pdev_child_devices[count]);
  2542. bolero_unregister_macro(&pdev->dev, WSA_MACRO);
  2543. mutex_destroy(&wsa_priv->mclk_lock);
  2544. mutex_destroy(&wsa_priv->swr_clk_lock);
  2545. return 0;
  2546. }
  2547. static const struct of_device_id wsa_macro_dt_match[] = {
  2548. {.compatible = "qcom,wsa-macro"},
  2549. {}
  2550. };
  2551. static struct platform_driver wsa_macro_driver = {
  2552. .driver = {
  2553. .name = "wsa_macro",
  2554. .owner = THIS_MODULE,
  2555. .of_match_table = wsa_macro_dt_match,
  2556. },
  2557. .probe = wsa_macro_probe,
  2558. .remove = wsa_macro_remove,
  2559. };
  2560. module_platform_driver(wsa_macro_driver);
  2561. MODULE_DESCRIPTION("WSA macro driver");
  2562. MODULE_LICENSE("GPL v2");