wlan_defs.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848
  1. /*
  2. * Copyright (c) 2004-2010, 2013-2016 The Linux Foundation. All rights reserved.
  3. *
  4. * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
  5. *
  6. *
  7. * Permission to use, copy, modify, and/or distribute this software for
  8. * any purpose with or without fee is hereby granted, provided that the
  9. * above copyright notice and this permission notice appear in all
  10. * copies.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  13. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  14. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  15. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  16. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  17. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  18. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  19. * PERFORMANCE OF THIS SOFTWARE.
  20. */
  21. /*
  22. * This file was originally distributed by Qualcomm Atheros, Inc.
  23. * under proprietary terms before Copyright ownership was assigned
  24. * to the Linux Foundation.
  25. */
  26. #ifndef __WLAN_DEFS_H__
  27. #define __WLAN_DEFS_H__
  28. /* A_COMPILE_TIME_ASSERT */
  29. #include <a_osapi.h>
  30. /*
  31. * This file contains WLAN definitions that may be used across both
  32. * Host and Target software.
  33. */
  34. /*
  35. * MAX_SPATIAL_STREAM should be defined in a fwconfig_xxx.h file,
  36. * but for now provide a default value here in case it's not defined
  37. * in the fwconfig_xxx.h file.
  38. */
  39. #define NUM_SPATIAL_STREAM 2
  40. #ifndef MAX_SPATIAL_STREAM
  41. #define MAX_SPATIAL_STREAM 3
  42. #endif
  43. /*
  44. * MAX_SPATIAL_STREAM_ANY -
  45. * what is the largest number of spatial streams that any target supports
  46. */
  47. #define MAX_SPATIAL_STREAM_ANY 4
  48. #ifndef CONFIG_160MHZ_SUPPORT
  49. #define CONFIG_160MHZ_SUPPORT 0
  50. #endif
  51. #ifndef SUPPORT_11AX
  52. #define SUPPORT_11AX 0 /* 11ax not supported by default */
  53. #endif
  54. typedef enum {
  55. MODE_11A = 0, /* 11a Mode */
  56. MODE_11G = 1, /* 11b/g Mode */
  57. MODE_11B = 2, /* 11b Mode */
  58. MODE_11GONLY = 3, /* 11g only Mode */
  59. MODE_11NA_HT20 = 4, /* 11a HT20 mode */
  60. MODE_11NG_HT20 = 5, /* 11g HT20 mode */
  61. MODE_11NA_HT40 = 6, /* 11a HT40 mode */
  62. MODE_11NG_HT40 = 7, /* 11g HT40 mode */
  63. MODE_11AC_VHT20 = 8,
  64. MODE_11AC_VHT40 = 9,
  65. MODE_11AC_VHT80 = 10,
  66. MODE_11AC_VHT20_2G = 11,
  67. MODE_11AC_VHT40_2G = 12,
  68. MODE_11AC_VHT80_2G = 13,
  69. #if CONFIG_160MHZ_SUPPORT
  70. MODE_11AC_VHT80_80 = 14,
  71. MODE_11AC_VHT160 = 15,
  72. #endif
  73. #if SUPPORT_11AX
  74. MODE_11AX_HE20 = 16,
  75. MODE_11AX_HE40 = 17,
  76. MODE_11AX_HE80 = 18,
  77. MODE_11AX_HE80_80 = 19,
  78. MODE_11AX_HE160 = 20,
  79. MODE_11AX_HE20_2G = 21,
  80. MODE_11AX_HE40_2G = 22,
  81. MODE_11AX_HE80_2G = 23,
  82. #endif
  83. /*
  84. * MODE_UNKNOWN should not be used within the host / target interface.
  85. * Thus, it is permissible for ODE_UNKNOWN to be conditionally-defined,
  86. * taking different values when compiling for different targets.
  87. */
  88. MODE_UNKNOWN,
  89. MODE_UNKNOWN_NO_160MHZ_SUPPORT = 14, /* not needed? */
  90. /* MODE_UNKNOWN_NO_11AX_SUPPORT = 16,*/ /* not needed? */
  91. /* MODE_UNKNOWN_11AX_SUPPORT = 24,*/ /* not needed? */
  92. MODE_UNKNOWN_160MHZ_SUPPORT = MODE_UNKNOWN, /* not needed? */
  93. #ifdef ATHR_WIN_NWF
  94. PHY_MODE_MAX = MODE_UNKNOWN,
  95. PHY_MODE_MAX_NO_160_MHZ_SUPPORT = MODE_UNKNOWN_NO_160MHZ_SUPPORT,
  96. PHY_MODE_MAX_160_MHZ_SUPPORT = MODE_UNKNOWN_160MHZ_SUPPORT,
  97. #else
  98. MODE_MAX = MODE_UNKNOWN,
  99. MODE_MAX_NO_160_MHZ_SUPPORT = MODE_UNKNOWN_NO_160MHZ_SUPPORT,
  100. MODE_MAX_160_MHZ_SUPPORT = MODE_UNKNOWN_160MHZ_SUPPORT,
  101. #endif
  102. } WLAN_PHY_MODE;
  103. #if CONFIG_160MHZ_SUPPORT == 0
  104. A_COMPILE_TIME_ASSERT(
  105. mode_unknown_value_consistency_Check,
  106. MODE_UNKNOWN == MODE_UNKNOWN_NO_160MHZ_SUPPORT);
  107. #else
  108. A_COMPILE_TIME_ASSERT(
  109. mode_unknown_value_consistency_Check,
  110. MODE_UNKNOWN == MODE_UNKNOWN_160MHZ_SUPPORT);
  111. #endif
  112. typedef enum {
  113. VHT_MODE_NONE = 0, /* NON VHT Mode, e.g., HT, DSSS, CCK */
  114. VHT_MODE_20M = 1,
  115. VHT_MODE_40M = 2,
  116. VHT_MODE_80M = 3,
  117. VHT_MODE_160M = 4
  118. } VHT_OPER_MODE;
  119. typedef enum {
  120. WLAN_11A_CAPABILITY = 1,
  121. WLAN_11G_CAPABILITY = 2,
  122. WLAN_11AG_CAPABILITY = 3,
  123. } WLAN_CAPABILITY;
  124. #if (NUM_SPATIAL_STREAM > 3)
  125. #define A_RATEMASK A_UINT64
  126. #else
  127. #define A_RATEMASK A_UINT32
  128. #endif
  129. #define A_RATEMASK_NUM_OCTET (sizeof (A_RATEMASK))
  130. #define A_RATEMASK_NUM_BITS ((sizeof (A_RATEMASK)) << 3)
  131. #if CONFIG_160MHZ_SUPPORT != 0
  132. #define IS_MODE_VHT(mode) (((mode) == MODE_11AC_VHT20) || \
  133. ((mode) == MODE_11AC_VHT40) || \
  134. ((mode) == MODE_11AC_VHT80) || \
  135. ((mode) == MODE_11AC_VHT80_80) || \
  136. ((mode) == MODE_11AC_VHT160))
  137. #else
  138. #define IS_MODE_VHT(mode) (((mode) == MODE_11AC_VHT20) || \
  139. ((mode) == MODE_11AC_VHT40) || \
  140. ((mode) == MODE_11AC_VHT80))
  141. #endif
  142. #define IS_MODE_HE(mode) (((mode) == MODE_11AX_HE20) || \
  143. ((mode) == MODE_11AX_HE40) || \
  144. ((mode) == MODE_11AX_HE80) || \
  145. ((mode) == MODE_11AX_HE80_80) || \
  146. ((mode) == MODE_11AX_HE160) || \
  147. ((mode) == MODE_11AX_HE20_2G) || \
  148. ((mode) == MODE_11AX_HE40_2G) || \
  149. ((mode) == MODE_11AX_HE80_2G))
  150. #define IS_MODE_VHT_2G(mode) (((mode) == MODE_11AC_VHT20_2G) || \
  151. ((mode) == MODE_11AC_VHT40_2G) || \
  152. ((mode) == MODE_11AC_VHT80_2G))
  153. #define IS_MODE_11A(mode) (((mode) == MODE_11A) || \
  154. ((mode) == MODE_11NA_HT20) || \
  155. ((mode) == MODE_11NA_HT40) || \
  156. (IS_MODE_VHT(mode)))
  157. #define IS_MODE_11B(mode) ((mode) == MODE_11B)
  158. #define IS_MODE_11G(mode) (((mode) == MODE_11G) || \
  159. ((mode) == MODE_11GONLY) || \
  160. ((mode) == MODE_11NG_HT20) || \
  161. ((mode) == MODE_11NG_HT40) || \
  162. (IS_MODE_VHT_2G(mode)))
  163. #define IS_MODE_11GN(mode) (((mode) == MODE_11NG_HT20) || \
  164. ((mode) == MODE_11NG_HT40))
  165. #define IS_MODE_11GONLY(mode) ((mode) == MODE_11GONLY)
  166. enum {
  167. /* 11a channels */
  168. REGDMN_MODE_11A = 0x00000001,
  169. /* 11a turbo-only channels */
  170. REGDMN_MODE_TURBO = 0x00000002,
  171. /* 11b channels */
  172. REGDMN_MODE_11B = 0x00000004,
  173. /* 11g channels (OFDM only) */
  174. REGDMN_MODE_PUREG = 0x00000008,
  175. /* XXX historical */
  176. REGDMN_MODE_11G = 0x00000008,
  177. /* 11g+Turbo channels */
  178. REGDMN_MODE_108G = 0x00000020,
  179. /* 11a+Turbo channels */
  180. REGDMN_MODE_108A = 0x00000040,
  181. /* XR channels */
  182. REGDMN_MODE_XR = 0x00000100,
  183. /* 11A half rate channels */
  184. REGDMN_MODE_11A_HALF_RATE = 0x00000200,
  185. /* 11A quarter rate channels */
  186. REGDMN_MODE_11A_QUARTER_RATE = 0x00000400,
  187. /* 11N-G HT20 channels */
  188. REGDMN_MODE_11NG_HT20 = 0x00000800,
  189. /* 11N-A HT20 channels */
  190. REGDMN_MODE_11NA_HT20 = 0x00001000,
  191. /* 11N-G HT40 + channels */
  192. REGDMN_MODE_11NG_HT40PLUS = 0x00002000,
  193. /* 11N-G HT40 - channels */
  194. REGDMN_MODE_11NG_HT40MINUS = 0x00004000,
  195. /* 11N-A HT40 + channels */
  196. REGDMN_MODE_11NA_HT40PLUS = 0x00008000,
  197. /* 11N-A HT40 - channels */
  198. REGDMN_MODE_11NA_HT40MINUS = 0x00010000,
  199. /* 5Ghz, VHT20 */
  200. REGDMN_MODE_11AC_VHT20 = 0x00020000,
  201. /* 5Ghz, VHT40 + channels */
  202. REGDMN_MODE_11AC_VHT40PLUS = 0x00040000,
  203. /* 5Ghz VHT40 - channels */
  204. REGDMN_MODE_11AC_VHT40MINUS = 0x00080000,
  205. /* 5Ghz, VHT80 channels */
  206. REGDMN_MODE_11AC_VHT80 = 0x000100000,
  207. REGDMN_MODE_11AC_VHT20_2G = 0x000200000, /* 2Ghz, VHT20 */
  208. REGDMN_MODE_11AC_VHT40_2G = 0x000400000, /* 2Ghz, VHT40 */
  209. REGDMN_MODE_11AC_VHT80_2G = 0x000800000, /* 2Ghz, VHT80 */
  210. REGDMN_MODE_11AC_VHT160 = 0x001000000, /* 5Ghz, VHT160 */
  211. REGDMN_MODE_11AC_VHT40_2GPLUS = 0x002000000, /* 2Ghz, VHT40+ */
  212. REGDMN_MODE_11AC_VHT40_2GMINUS = 0x004000000, /* 2Ghz, VHT40- */
  213. REGDMN_MODE_11AC_VHT80_80 = 0x008000000, /* 5GHz, VHT80+80 */
  214. };
  215. #define REGDMN_MODE_ALL (0xFFFFFFFF) /* REGDMN_MODE_ALL is defined out of the enum
  216. * to prevent the ARM compile "warning #66:
  217. * enumeration value is out of int range"
  218. * Anyway, this is a BIT-OR of all possible values.
  219. */
  220. #define REGDMN_CAP1_CHAN_HALF_RATE 0x00000001
  221. #define REGDMN_CAP1_CHAN_QUARTER_RATE 0x00000002
  222. #define REGDMN_CAP1_CHAN_HAL49GHZ 0x00000004
  223. /* regulatory capabilities */
  224. #define REGDMN_EEPROM_EEREGCAP_EN_FCC_MIDBAND 0x0040
  225. #define REGDMN_EEPROM_EEREGCAP_EN_KK_U1_EVEN 0x0080
  226. #define REGDMN_EEPROM_EEREGCAP_EN_KK_U2 0x0100
  227. #define REGDMN_EEPROM_EEREGCAP_EN_KK_MIDBAND 0x0200
  228. #define REGDMN_EEPROM_EEREGCAP_EN_KK_U1_ODD 0x0400
  229. #define REGDMN_EEPROM_EEREGCAP_EN_KK_NEW_11A 0x0800
  230. typedef struct {
  231. A_UINT32 tlv_header; /* TLV tag and len; tag equals WMI_TLVTAG_STRUC_HAL_REG_CAPABILITIES */
  232. A_UINT32 eeprom_rd; /* regdomain value specified in EEPROM */
  233. A_UINT32 eeprom_rd_ext; /* regdomain */
  234. A_UINT32 regcap1; /* CAP1 capabilities bit map. */
  235. A_UINT32 regcap2; /* REGDMN EEPROM CAP. */
  236. A_UINT32 wireless_modes; /* REGDMN MODE */
  237. A_UINT32 low_2ghz_chan;
  238. A_UINT32 high_2ghz_chan;
  239. A_UINT32 low_5ghz_chan;
  240. A_UINT32 high_5ghz_chan;
  241. } HAL_REG_CAPABILITIES;
  242. /*
  243. * Used to update rate-control logic with the status of the tx-completion.
  244. * In host-based implementation of the rate-control feature, this struture is used to
  245. * create the payload for HTT message/s from target to host.
  246. */
  247. typedef struct {
  248. A_UINT8 rateCode;
  249. A_UINT8 flags;
  250. } RATE_CODE;
  251. typedef struct {
  252. RATE_CODE ptx_rc; /* rate code, bw, chain mask sgi */
  253. A_UINT8 reserved[2];
  254. A_UINT32 flags; /* Encodes information such as excessive
  255. retransmission, aggregate, some info
  256. from .11 frame control,
  257. STBC, LDPC, (SGI and Tx Chain Mask
  258. are encoded in ptx_rc->flags field),
  259. AMPDU truncation (BT/time based etc.),
  260. RTS/CTS attempt */
  261. A_UINT32 num_enqued; /* # of MPDUs (for non-AMPDU 1) for this rate */
  262. A_UINT32 num_retries; /* Total # of transmission attempt for this rate */
  263. A_UINT32 num_failed; /* # of failed MPDUs in A-MPDU, 0 otherwise */
  264. A_UINT32 ack_rssi; /* ACK RSSI: b'7..b'0 avg RSSI across all chain */
  265. A_UINT32 time_stamp; /* ACK timestamp (helps determine age) */
  266. A_UINT32 is_probe; /* Valid if probing. Else, 0 */
  267. A_UINT32 ba_win_size; /* b'7..b0, block Ack Window size, b'31..b8 Resvd */
  268. A_UINT32 failed_ba_bmap_0_31; /* failed BA bitmap 0..31 */
  269. A_UINT32 failed_ba_bmap_32_63; /* failed BA bitmap 32..63 */
  270. A_UINT32 bmap_tried_0_31; /* enqued bitmap 0..31 */
  271. A_UINT32 bmap_tried_32_63; /* enqued bitmap 32..63 */
  272. } RC_TX_DONE_PARAMS;
  273. #define RC_SET_TX_DONE_INFO(_dst, _rc, _f, _nq, _nr, _nf, _rssi, _ts) \
  274. do { \
  275. (_dst).ptx_rc.rateCode = (_rc).rateCode; \
  276. (_dst).ptx_rc.flags = (_rc).flags; \
  277. (_dst).flags = (_f); \
  278. (_dst).num_enqued = (_nq); \
  279. (_dst).num_retries = (_nr); \
  280. (_dst).num_failed = (_nf); \
  281. (_dst).ack_rssi = (_rssi); \
  282. (_dst).time_stamp = (_ts); \
  283. } while (0)
  284. #define RC_SET_TXBF_DONE_INFO(_dst, _f) \
  285. do { \
  286. (_dst).flags |= (_f); \
  287. } while (0)
  288. /* NOTE: NUM_DYN_BW and NUM_SCHED_ENTRIES cannot be changed without breaking WMI Compatibility */
  289. #define NUM_SCHED_ENTRIES 2
  290. #define NUM_DYN_BW_MAX 4
  291. /* Some products only use 20/40/80; some use 20/40/80/160 */
  292. #ifndef NUM_DYN_BW
  293. /* default: support up through 80 MHz */
  294. #define NUM_DYN_BW 3
  295. #endif
  296. #define NUM_DYN_BW_MASK 0x3
  297. #define PROD_SCHED_BW_ENTRIES (NUM_SCHED_ENTRIES * NUM_DYN_BW)
  298. typedef A_UINT8 A_RATE;
  299. #if NUM_DYN_BW > 4
  300. /* Extend rate table module first*/
  301. #error "Extend rate table module first"
  302. #endif
  303. #define MAX_PEERS 32
  304. #if defined(CONFIG_AR900B_SUPPORT) || defined(AR900B)
  305. typedef struct {
  306. A_UINT32 psdu_len[NUM_DYN_BW * NUM_SCHED_ENTRIES];
  307. A_UINT16 flags[NUM_SCHED_ENTRIES][NUM_DYN_BW];
  308. A_RATE rix[NUM_SCHED_ENTRIES][NUM_DYN_BW];
  309. A_UINT8 tpc[NUM_SCHED_ENTRIES][NUM_DYN_BW];
  310. A_UINT32 antmask[NUM_SCHED_ENTRIES];
  311. A_UINT8 num_mpdus[NUM_DYN_BW * NUM_SCHED_ENTRIES];
  312. A_UINT16 txbf_cv_len;
  313. A_UINT32 txbf_cv_ptr;
  314. A_UINT16 txbf_flags;
  315. A_UINT16 txbf_cv_size;
  316. A_UINT8 txbf_nc_idx;
  317. A_UINT8 tries[NUM_SCHED_ENTRIES];
  318. A_UINT8 bw_mask[NUM_SCHED_ENTRIES];
  319. A_UINT8 max_bw[NUM_SCHED_ENTRIES];
  320. A_UINT8 num_sched_entries;
  321. A_UINT8 paprd_mask;
  322. A_UINT8 rts_rix;
  323. A_UINT8 sh_pream;
  324. A_UINT8 min_spacing_1_4_us;
  325. A_UINT8 fixed_delims;
  326. A_UINT8 bw_in_service;
  327. A_RATE probe_rix;
  328. A_UINT8 num_valid_rates;
  329. A_UINT8 rtscts_tpc;
  330. A_UINT8 dd_profile;
  331. } RC_TX_RATE_SCHEDULE;
  332. #else
  333. typedef struct {
  334. A_UINT32 psdu_len[NUM_DYN_BW * NUM_SCHED_ENTRIES];
  335. A_UINT16 flags[NUM_DYN_BW * NUM_SCHED_ENTRIES];
  336. A_RATE rix[NUM_DYN_BW * NUM_SCHED_ENTRIES];
  337. A_UINT8 tpc[NUM_DYN_BW * NUM_SCHED_ENTRIES];
  338. A_UINT8 num_mpdus[NUM_DYN_BW * NUM_SCHED_ENTRIES];
  339. A_UINT32 antmask[NUM_SCHED_ENTRIES];
  340. A_UINT32 txbf_cv_ptr;
  341. A_UINT16 txbf_cv_len;
  342. A_UINT8 tries[NUM_SCHED_ENTRIES];
  343. A_UINT8 num_valid_rates;
  344. A_UINT8 paprd_mask;
  345. A_UINT8 rts_rix;
  346. A_UINT8 sh_pream;
  347. A_UINT8 min_spacing_1_4_us;
  348. A_UINT8 fixed_delims;
  349. A_UINT8 bw_in_service;
  350. A_RATE probe_rix;
  351. } RC_TX_RATE_SCHEDULE;
  352. #endif
  353. typedef struct {
  354. A_UINT16 flags[NUM_DYN_BW * NUM_SCHED_ENTRIES];
  355. A_RATE rix[NUM_DYN_BW * NUM_SCHED_ENTRIES];
  356. #ifdef DYN_TPC_ENABLE
  357. A_UINT8 tpc[NUM_DYN_BW * NUM_SCHED_ENTRIES];
  358. #endif
  359. #ifdef SECTORED_ANTENNA
  360. A_UINT32 antmask[NUM_SCHED_ENTRIES];
  361. #endif
  362. A_UINT8 tries[NUM_SCHED_ENTRIES];
  363. A_UINT8 num_valid_rates;
  364. A_UINT8 rts_rix;
  365. A_UINT8 sh_pream;
  366. A_UINT8 bw_in_service;
  367. A_RATE probe_rix;
  368. A_UINT8 dd_profile;
  369. } RC_TX_RATE_INFO;
  370. /*
  371. * Temporarily continue to provide the WHAL_RC_INIT_RC_MASKS def in wlan_defsh
  372. * for older targets.
  373. * The WHAL_RX_INIT_RC_MASKS macro def needs to be moved into ratectrl_11ac.h
  374. * for all targets, but until this is complete, the WHAL_RC_INIT_RC_MASKS def
  375. * will be maintained here in its old location.
  376. */
  377. #if CONFIG_160MHZ_SUPPORT == 0
  378. #define WHAL_RC_INIT_RC_MASKS(_rm) do { \
  379. _rm[WHAL_RC_MASK_IDX_NON_HT] = A_RATEMASK_OFDM_CCK; \
  380. _rm[WHAL_RC_MASK_IDX_HT_20] = A_RATEMASK_HT_20; \
  381. _rm[WHAL_RC_MASK_IDX_HT_40] = A_RATEMASK_HT_40; \
  382. _rm[WHAL_RC_MASK_IDX_VHT_20] = A_RATEMASK_VHT_20; \
  383. _rm[WHAL_RC_MASK_IDX_VHT_40] = A_RATEMASK_VHT_40; \
  384. _rm[WHAL_RC_MASK_IDX_VHT_80] = A_RATEMASK_VHT_80; \
  385. } while (0)
  386. #endif
  387. /**
  388. * strucutre describing host memory chunk.
  389. */
  390. typedef struct {
  391. A_UINT32 tlv_header; /* TLV tag and len; tag equals WMITLV_TAG_STRUC_wlan_host_memory_chunk */
  392. /** id of the request that is passed up in service ready */
  393. A_UINT32 req_id;
  394. /** the physical address the memory chunk */
  395. A_UINT32 ptr;
  396. /** size of the chunk */
  397. A_UINT32 size;
  398. } wlan_host_memory_chunk;
  399. #define NUM_UNITS_IS_NUM_VDEVS 0x1
  400. #define NUM_UNITS_IS_NUM_PEERS 0x2
  401. #define NUM_UNITS_IS_NUM_ACTIVE_PEERS 0x4
  402. /* request host to allocate memory contiguously */
  403. #define REQ_TO_HOST_FOR_CONT_MEMORY 0x8
  404. /**
  405. * structure used by FW for requesting host memory
  406. */
  407. typedef struct {
  408. A_UINT32 tlv_header; /* TLV tag and len; tag equals WMI_TLVTAG_STRUC_wlan_host_mem_req */
  409. /** ID of the request */
  410. A_UINT32 req_id;
  411. /** size of the of each unit */
  412. A_UINT32 unit_size;
  413. /**
  414. * flags to indicate that
  415. * the number units is dependent
  416. * on number of resources(num vdevs num peers .. etc)
  417. */
  418. A_UINT32 num_unit_info;
  419. /*
  420. * actual number of units to allocate . if flags in the num_unit_info
  421. * indicate that number of units is tied to number of a particular
  422. * resource to allocate then num_units filed is set to 0 and host
  423. * will derive the number units from number of the resources it is
  424. * requesting.
  425. */
  426. A_UINT32 num_units;
  427. } wlan_host_mem_req;
  428. typedef enum {
  429. IGNORE_DTIM = 0x01,
  430. NORMAL_DTIM = 0x02,
  431. STICK_DTIM = 0x03,
  432. AUTO_DTIM = 0x04,
  433. } BEACON_DTIM_POLICY;
  434. /* During test it is observed that 6 * 400 = 2400 can
  435. * be alloced in addition to CFG_TGT_NUM_MSDU_DESC.
  436. * If there is any change memory requirement, this number
  437. * needs to be revisited. */
  438. #define TOTAL_VOW_ALLOCABLE 2400
  439. #define VOW_DESC_GRAB_MAX 800
  440. #define VOW_GET_NUM_VI_STA(vow_config) (((vow_config) & 0xffff0000) >> 16)
  441. #define VOW_GET_DESC_PER_VI_STA(vow_config) ((vow_config) & 0x0000ffff)
  442. /***TODO!!! Get these values dynamically in WMI_READY event and use it to calculate the mem req*/
  443. /* size in bytes required for msdu descriptor. If it changes, this should be updated. LARGE_AP
  444. * case is not considered. LARGE_AP is disabled when VoW is enabled.*/
  445. #define MSDU_DESC_SIZE 20
  446. /* size in bytes required to support a peer in target.
  447. * This obtained by considering Two tids per peer.
  448. * peer structure = 168 bytes
  449. * tid = 96 bytes (per sta 2 means we need 192 bytes)
  450. * peer_cb = 16 * 2
  451. * key = 52 * 2
  452. * AST = 12 * 2
  453. * rate, reorder.. = 384
  454. * smart antenna = 50
  455. */
  456. #define MEMORY_REQ_FOR_PEER 800
  457. /*
  458. * NB: it is important to keep all the fields in the structure dword long
  459. * so that it is easy to handle the statistics in BE host.
  460. */
  461. struct wlan_dbg_tx_stats {
  462. /* Num HTT cookies queued to dispatch list */
  463. A_INT32 comp_queued;
  464. /* Num HTT cookies dispatched */
  465. A_INT32 comp_delivered;
  466. /* Num MSDU queued to WAL */
  467. A_INT32 msdu_enqued;
  468. /* Num MPDU queue to WAL */
  469. A_INT32 mpdu_enqued;
  470. /* Num MSDUs dropped by WMM limit */
  471. A_INT32 wmm_drop;
  472. /* Num Local frames queued */
  473. A_INT32 local_enqued;
  474. /* Num Local frames done */
  475. A_INT32 local_freed;
  476. /* Num queued to HW */
  477. A_INT32 hw_queued;
  478. /* Num PPDU reaped from HW */
  479. A_INT32 hw_reaped;
  480. /* Num underruns */
  481. A_INT32 underrun;
  482. #if defined(AR900B)
  483. /* HW Paused. */
  484. A_UINT32 hw_paused;
  485. #endif
  486. /* Num PPDUs cleaned up in TX abort */
  487. A_INT32 tx_abort;
  488. /* Num MPDUs requed by SW */
  489. A_INT32 mpdus_requed;
  490. /* excessive retries */
  491. A_UINT32 tx_ko;
  492. #if defined(AR900B)
  493. A_UINT32 tx_xretry;
  494. #endif
  495. /* data hw rate code */
  496. A_UINT32 data_rc;
  497. /* Scheduler self triggers */
  498. A_UINT32 self_triggers;
  499. /* frames dropped due to excessive sw retries */
  500. A_UINT32 sw_retry_failure;
  501. /* illegal rate phy errors */
  502. A_UINT32 illgl_rate_phy_err;
  503. /* wal pdev continous xretry */
  504. A_UINT32 pdev_cont_xretry;
  505. /* wal pdev continous xretry */
  506. A_UINT32 pdev_tx_timeout;
  507. /* wal pdev resets */
  508. A_UINT32 pdev_resets;
  509. /* frames dropped due to non-availability of stateless TIDs */
  510. A_UINT32 stateless_tid_alloc_failure;
  511. /* PhY/BB underrun */
  512. A_UINT32 phy_underrun;
  513. /* MPDU is more than txop limit */
  514. A_UINT32 txop_ovf;
  515. #if defined(AR900B)
  516. /* Number of Sequences posted */
  517. A_UINT32 seq_posted;
  518. /* Number of Sequences failed queueing */
  519. A_UINT32 seq_failed_queueing;
  520. /* Number of Sequences completed */
  521. A_UINT32 seq_completed;
  522. /* Number of Sequences restarted */
  523. A_UINT32 seq_restarted;
  524. /* Number of MU Sequences posted */
  525. A_UINT32 mu_seq_posted;
  526. /* Num MPDUs flushed by SW, HWPAUSED, SW TXABORT (Reset,channel change) */
  527. A_INT32 mpdus_sw_flush;
  528. /* Num MPDUs filtered by HW, all filter condition (TTL expired) */
  529. A_INT32 mpdus_hw_filter;
  530. /* Num MPDUs truncated by PDG (TXOP, TBTT, PPDU_duration based on rate, dyn_bw) */
  531. A_INT32 mpdus_truncated;
  532. /* Num MPDUs that was tried but didn't receive ACK or BA */
  533. A_INT32 mpdus_ack_failed;
  534. /* Num MPDUs that was dropped du to expiry. */
  535. A_INT32 mpdus_expired;
  536. /* Num mc drops */
  537. /* A_UINT32 mc_drop; */
  538. #endif
  539. };
  540. struct wlan_dbg_rx_stats {
  541. /* Cnts any change in ring routing mid-ppdu */
  542. A_INT32 mid_ppdu_route_change;
  543. /* Total number of statuses processed */
  544. A_INT32 status_rcvd;
  545. /* Extra frags on rings 0-3 */
  546. A_INT32 r0_frags;
  547. A_INT32 r1_frags;
  548. A_INT32 r2_frags;
  549. A_INT32 r3_frags;
  550. /* MSDUs / MPDUs delivered to HTT */
  551. A_INT32 htt_msdus;
  552. A_INT32 htt_mpdus;
  553. /* MSDUs / MPDUs delivered to local stack */
  554. A_INT32 loc_msdus;
  555. A_INT32 loc_mpdus;
  556. /* AMSDUs that have more MSDUs than the status ring size */
  557. A_INT32 oversize_amsdu;
  558. /* Number of PHY errors */
  559. A_INT32 phy_errs;
  560. /* Number of PHY errors drops */
  561. A_INT32 phy_err_drop;
  562. /* Number of mpdu errors - FCS, MIC, ENC etc. */
  563. A_INT32 mpdu_errs;
  564. #if defined(AR900B)
  565. /* Number of rx overflow errors. */
  566. A_INT32 rx_ovfl_errs;
  567. #endif
  568. };
  569. struct wlan_dbg_mem_stats {
  570. A_UINT32 iram_free_size;
  571. A_UINT32 dram_free_size;
  572. };
  573. struct wlan_dbg_peer_stats {
  574. A_INT32 dummy; /* REMOVE THIS ONCE REAL PEER STAT COUNTERS ARE ADDED */
  575. };
  576. typedef struct {
  577. A_UINT32 mcs[10];
  578. A_UINT32 sgi[10];
  579. A_UINT32 nss[4];
  580. A_UINT32 nsts;
  581. A_UINT32 stbc[10];
  582. A_UINT32 bw[3];
  583. A_UINT32 pream[6];
  584. A_UINT32 ldpc;
  585. A_UINT32 txbf;
  586. A_UINT32 mgmt_rssi;
  587. A_UINT32 data_rssi;
  588. A_UINT32 rssi_chain0;
  589. A_UINT32 rssi_chain1;
  590. A_UINT32 rssi_chain2;
  591. #if defined(AR900B)
  592. A_UINT32 rssi_chain3;
  593. #endif
  594. } wlan_dbg_rx_rate_info_t;
  595. typedef struct {
  596. A_UINT32 mcs[10];
  597. A_UINT32 sgi[10];
  598. #if defined(CONFIG_AR900B_SUPPORT) || defined(AR900B)
  599. A_UINT32 nss[4];
  600. #else
  601. A_UINT32 nss[3];
  602. #endif
  603. A_UINT32 stbc[10];
  604. A_UINT32 bw[3];
  605. A_UINT32 pream[4];
  606. A_UINT32 ldpc;
  607. A_UINT32 rts_cnt;
  608. A_UINT32 ack_rssi;
  609. } wlan_dbg_tx_rate_info_t ;
  610. #define WLAN_MAX_MCS 10
  611. typedef struct {
  612. A_UINT32 mcs[WLAN_MAX_MCS];
  613. A_UINT32 sgi[WLAN_MAX_MCS];
  614. A_UINT32 nss[MAX_SPATIAL_STREAM_ANY];
  615. A_UINT32 nsts;
  616. A_UINT32 stbc[WLAN_MAX_MCS];
  617. A_UINT32 bw[NUM_DYN_BW_MAX];
  618. A_UINT32 pream[6];
  619. A_UINT32 ldpc;
  620. A_UINT32 txbf;
  621. A_UINT32 mgmt_rssi;
  622. A_UINT32 data_rssi;
  623. A_UINT32 rssi_chain0;
  624. A_UINT32 rssi_chain1;
  625. A_UINT32 rssi_chain2;
  626. A_UINT32 rssi_chain3;
  627. A_UINT32 reserved[8];
  628. } wlan_dbg_rx_rate_info_v2_t ;
  629. typedef struct {
  630. A_UINT32 mcs[WLAN_MAX_MCS];
  631. A_UINT32 sgi[WLAN_MAX_MCS];
  632. A_UINT32 nss[MAX_SPATIAL_STREAM_ANY];
  633. A_UINT32 stbc[WLAN_MAX_MCS];
  634. A_UINT32 bw[NUM_DYN_BW_MAX];
  635. A_UINT32 pream[4];
  636. A_UINT32 ldpc;
  637. A_UINT32 rts_cnt;
  638. A_UINT32 ack_rssi;
  639. A_UINT32 reserved[8];
  640. } wlan_dbg_tx_rate_info_v2_t ;
  641. #define WHAL_DBG_PHY_ERR_MAXCNT 18
  642. #define WHAL_DBG_SIFS_STATUS_MAXCNT 8
  643. #define WHAL_DBG_SIFS_ERR_MAXCNT 8
  644. #define WHAL_DBG_CMD_RESULT_MAXCNT 11
  645. #define WHAL_DBG_CMD_STALL_ERR_MAXCNT 4
  646. #define WHAL_DBG_FLUSH_REASON_MAXCNT 40
  647. typedef enum {
  648. WIFI_URRN_STATS_FIRST_PKT,
  649. WIFI_URRN_STATS_BETWEEN_MPDU,
  650. WIFI_URRN_STATS_WITHIN_MPDU,
  651. WHAL_MAX_URRN_STATS
  652. } wifi_urrn_type_t;
  653. typedef struct wlan_dbg_txbf_snd_stats {
  654. A_UINT32 cbf_20[4];
  655. A_UINT32 cbf_40[4];
  656. A_UINT32 cbf_80[4];
  657. A_UINT32 sounding[9];
  658. A_UINT32 cbf_160[4];
  659. } wlan_dbg_txbf_snd_stats_t;
  660. typedef struct wlan_dbg_wifi2_error_stats {
  661. A_UINT32 urrn_stats[WHAL_MAX_URRN_STATS];
  662. A_UINT32 flush_errs[WHAL_DBG_FLUSH_REASON_MAXCNT];
  663. A_UINT32 schd_stall_errs[WHAL_DBG_CMD_STALL_ERR_MAXCNT];
  664. A_UINT32 schd_cmd_result[WHAL_DBG_CMD_RESULT_MAXCNT];
  665. A_UINT32 sifs_status[WHAL_DBG_SIFS_STATUS_MAXCNT];
  666. A_UINT8 phy_errs[WHAL_DBG_PHY_ERR_MAXCNT];
  667. A_UINT32 rx_rate_inval;
  668. } wlan_dbg_wifi2_error_stats_t;
  669. typedef struct wlan_dbg_wifi2_error2_stats {
  670. A_UINT32 schd_errs[WHAL_DBG_CMD_STALL_ERR_MAXCNT];
  671. A_UINT32 sifs_errs[WHAL_DBG_SIFS_ERR_MAXCNT];
  672. } wlan_dbg_wifi2_error2_stats_t;
  673. #define WLAN_DBG_STATS_SIZE_TXBF_VHT 10
  674. #define WLAN_DBG_STATS_SIZE_TXBF_HT 8
  675. #define WLAN_DBG_STATS_SIZE_TXBF_OFDM 8
  676. #define WLAN_DBG_STATS_SIZE_TXBF_CCK 7
  677. typedef struct wlan_dbg_txbf_data_stats {
  678. A_UINT32 tx_txbf_vht[WLAN_DBG_STATS_SIZE_TXBF_VHT];
  679. A_UINT32 rx_txbf_vht[WLAN_DBG_STATS_SIZE_TXBF_VHT];
  680. A_UINT32 tx_txbf_ht[WLAN_DBG_STATS_SIZE_TXBF_HT];
  681. A_UINT32 tx_txbf_ofdm[WLAN_DBG_STATS_SIZE_TXBF_OFDM];
  682. A_UINT32 tx_txbf_cck[WLAN_DBG_STATS_SIZE_TXBF_CCK];
  683. } wlan_dbg_txbf_data_stats_t;
  684. struct wlan_dbg_tx_mu_stats {
  685. A_UINT32 mu_sch_nusers_2;
  686. A_UINT32 mu_sch_nusers_3;
  687. A_UINT32 mu_mpdus_queued_usr[4];
  688. A_UINT32 mu_mpdus_tried_usr[4];
  689. A_UINT32 mu_mpdus_failed_usr[4];
  690. A_UINT32 mu_mpdus_requeued_usr[4];
  691. A_UINT32 mu_err_no_ba_usr[4];
  692. A_UINT32 mu_mpdu_underrun_usr[4];
  693. A_UINT32 mu_ampdu_underrun_usr[4];
  694. };
  695. struct wlan_dbg_tx_selfgen_stats {
  696. A_UINT32 su_ndpa;
  697. A_UINT32 su_ndp;
  698. A_UINT32 mu_ndpa;
  699. A_UINT32 mu_ndp;
  700. A_UINT32 mu_brpoll_1;
  701. A_UINT32 mu_brpoll_2;
  702. A_UINT32 mu_bar_1;
  703. A_UINT32 mu_bar_2;
  704. A_UINT32 cts_burst;
  705. A_UINT32 su_ndp_err;
  706. A_UINT32 su_ndpa_err;
  707. A_UINT32 mu_ndp_err;
  708. A_UINT32 mu_brp1_err;
  709. A_UINT32 mu_brp2_err;
  710. };
  711. typedef struct wlan_dbg_sifs_resp_stats {
  712. A_UINT32 ps_poll_trigger; /* num ps-poll trigger frames */
  713. A_UINT32 uapsd_trigger; /* num uapsd trigger frames */
  714. A_UINT32 qb_data_trigger[2]; /* num data trigger frames; idx 0: explicit and idx 1: implicit */
  715. A_UINT32 qb_bar_trigger[2]; /* num bar trigger frames; idx 0: explicit and idx 1: implicit */
  716. A_UINT32 sifs_resp_data; /* num ppdus transmitted at SIFS interval */
  717. A_UINT32 sifs_resp_err; /* num ppdus failed to meet SIFS resp timing */
  718. } wlan_dgb_sifs_resp_stats_t;
  719. /** wlan_dbg_wifi2_error_stats_t is not grouped with the
  720. * following structure as it is allocated differently and only
  721. * belongs to whal
  722. */
  723. typedef struct wlan_dbg_stats_wifi2 {
  724. wlan_dbg_txbf_snd_stats_t txbf_snd_info;
  725. wlan_dbg_txbf_data_stats_t txbf_data_info;
  726. struct wlan_dbg_tx_selfgen_stats tx_selfgen;
  727. struct wlan_dbg_tx_mu_stats tx_mu;
  728. wlan_dgb_sifs_resp_stats_t sifs_resp_info;
  729. } wlan_dbg_wifi2_stats_t;
  730. typedef struct {
  731. wlan_dbg_rx_rate_info_t rx_phy_info;
  732. wlan_dbg_tx_rate_info_t tx_rate_info;
  733. } wlan_dbg_rate_info_t;
  734. typedef struct {
  735. wlan_dbg_rx_rate_info_v2_t rx_phy_info;
  736. wlan_dbg_tx_rate_info_v2_t tx_rate_info;
  737. } wlan_dbg_rate_info_v2_t;
  738. struct wlan_dbg_stats {
  739. struct wlan_dbg_tx_stats tx;
  740. struct wlan_dbg_rx_stats rx;
  741. #if defined(AR900B)
  742. struct wlan_dbg_mem_stats mem;
  743. #endif
  744. struct wlan_dbg_peer_stats peer;
  745. };
  746. #define DBG_STATS_MAX_HWQ_NUM 10
  747. #define DBG_STATS_MAX_TID_NUM 20
  748. #define DBG_STATS_MAX_CONG_NUM 16
  749. struct wlan_dbg_txq_stats {
  750. A_UINT16 num_pkts_queued[DBG_STATS_MAX_HWQ_NUM];
  751. A_UINT16 tid_hw_qdepth[DBG_STATS_MAX_TID_NUM]; /* WAL_MAX_TID is 20 */
  752. A_UINT16 tid_sw_qdepth[DBG_STATS_MAX_TID_NUM]; /* WAL_MAX_TID is 20 */
  753. };
  754. struct wlan_dbg_tidq_stats {
  755. A_UINT32 wlan_dbg_tid_txq_status;
  756. struct wlan_dbg_txq_stats txq_st;
  757. };
  758. typedef enum {
  759. WHAL_REG_EXT_FCC_MIDBAND = 0,
  760. WHAL_REG_EXT_JAPAN_MIDBAND = 1,
  761. WHAL_REG_EXT_FCC_DFS_HT40 = 2,
  762. WHAL_REG_EXT_JAPAN_NONDFS_HT40 = 3,
  763. WHAL_REG_EXT_JAPAN_DFS_HT40 = 4,
  764. WHAL_REG_EXT_FCC_CH_144 = 5,
  765. } WHAL_REG_EXT_BITMAP;
  766. #endif /* __WLANDEFS_H__ */