hal_5332.c 66 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125
  1. /*
  2. * Copyright (c) 2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE
  16. */
  17. #include "qdf_types.h"
  18. #include "qdf_util.h"
  19. #include "qdf_mem.h"
  20. #include "qdf_nbuf.h"
  21. #include "qdf_module.h"
  22. #include "target_type.h"
  23. #include "wcss_version.h"
  24. #include "hal_be_hw_headers.h"
  25. #include "hal_internal.h"
  26. #include "hal_api.h"
  27. #include "hal_flow.h"
  28. #include "rx_flow_search_entry.h"
  29. #include "hal_rx_flow_info.h"
  30. #include "hal_be_api.h"
  31. #include "tcl_entrance_from_ppe_ring.h"
  32. #include "sw_monitor_ring.h"
  33. #include "wcss_seq_hwioreg_umac.h"
  34. #include "wfss_ce_reg_seq_hwioreg.h"
  35. #include <uniform_reo_status_header.h>
  36. #include <wbm_release_ring_tx.h>
  37. #include <phyrx_location.h>
  38. #ifdef QCA_MONITOR_2_0_SUPPORT
  39. #include <mon_ingress_ring.h>
  40. #include <mon_destination_ring.h>
  41. #endif
  42. #include "rx_reo_queue_1k.h"
  43. #include <hal_be_rx.h>
  44. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  45. RX_MPDU_START_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  46. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  47. RX_MSDU_LINK_MSDU_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  48. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  49. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  50. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  51. RX_MPDU_DETAILS_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  52. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  53. REO_DESTINATION_RING_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  54. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  55. STATUS_HEADER_REO_STATUS_NUMBER
  56. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  57. STATUS_HEADER_TIMESTAMP
  58. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  59. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  60. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  61. RX_MSDU_LINK_MSDU_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  62. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  63. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  64. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  65. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  66. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  67. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_OFFSET
  68. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  69. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB
  70. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  71. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK
  72. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  73. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB
  74. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  75. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK
  76. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  77. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_LSB
  78. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  79. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_MASK
  80. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  81. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_LSB
  82. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  83. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_MASK
  84. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  85. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_LSB
  86. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  87. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_MASK
  88. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  89. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  90. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  91. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  92. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  93. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  94. #ifdef QCA_MONITOR_2_0_SUPPORT
  95. #include "hal_be_api_mon.h"
  96. #endif
  97. #define CMEM_REG_BASE 0x00100000
  98. /* For Berryllium sw2rxdma ring size increased to 20 bits */
  99. #define HAL_RXDMA_MAX_RING_SIZE_BE 0xFFFFF
  100. #include "hal_5332_rx.h"
  101. #include "hal_5332_tx.h"
  102. #include "hal_be_rx_tlv.h"
  103. #include <hal_be_generic_api.h>
  104. /**
  105. * hal_read_pmm_scratch_reg_5332(): API to read PMM Scratch register
  106. *
  107. * @soc: HAL soc
  108. * @reg_enum: Enum of the scratch register
  109. *
  110. * Return: uint32_t
  111. */
  112. static inline
  113. uint32_t hal_read_pmm_scratch_reg_5332(struct hal_soc *soc,
  114. enum hal_scratch_reg_enum reg_enum)
  115. {
  116. uint32_t val = 0;
  117. pld_reg_read(soc->qdf_dev->dev, (reg_enum * 4), &val,
  118. soc->dev_base_addr_pmm);
  119. return val;
  120. }
  121. /**
  122. * hal_get_tsf2_scratch_reg_qca5332(): API to read tsf2 scratch register
  123. *
  124. * @hal_soc_hdl: HAL soc context
  125. * @mac_id: mac id
  126. * @value: Pointer to update tsf2 value
  127. *
  128. * Return: void
  129. */
  130. static void hal_get_tsf2_scratch_reg_qca5332(hal_soc_handle_t hal_soc_hdl,
  131. uint8_t mac_id, uint64_t *value)
  132. {
  133. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  134. uint32_t offset_lo, offset_hi;
  135. enum hal_scratch_reg_enum enum_lo, enum_hi;
  136. hal_get_tsf_enum(DEFAULT_TSF_ID, mac_id, &enum_lo, &enum_hi);
  137. offset_lo = hal_read_pmm_scratch_reg_5332(soc,
  138. enum_lo);
  139. offset_hi = hal_read_pmm_scratch_reg_5332(soc,
  140. enum_hi);
  141. *value = ((uint64_t)(offset_hi) << 32 | offset_lo);
  142. }
  143. /**
  144. * hal_get_tqm_scratch_reg_qca5332(): API to read tqm scratch register
  145. *
  146. * @hal_soc_hdl: HAL soc context
  147. * @value: Pointer to update tqm value
  148. *
  149. * Return: void
  150. */
  151. static void hal_get_tqm_scratch_reg_qca5332(hal_soc_handle_t hal_soc_hdl,
  152. uint64_t *value)
  153. {
  154. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  155. uint32_t offset_lo, offset_hi;
  156. offset_lo = hal_read_pmm_scratch_reg_5332(soc,
  157. PMM_TQM_CLOCK_OFFSET_LO_US);
  158. offset_hi = hal_read_pmm_scratch_reg_5332(soc,
  159. PMM_TQM_CLOCK_OFFSET_HI_US);
  160. *value = ((uint64_t)(offset_hi) << 32 | offset_lo);
  161. }
  162. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  163. #define HAL_PPE_VP_ENTRIES_MAX 32
  164. /**
  165. * hal_get_link_desc_size_5332(): API to get the link desc size
  166. *
  167. * Return: uint32_t
  168. */
  169. static uint32_t hal_get_link_desc_size_5332(void)
  170. {
  171. return LINK_DESC_SIZE;
  172. }
  173. /**
  174. * hal_rx_get_tlv_5332(): API to get the tlv
  175. *
  176. * @rx_tlv: TLV data extracted from the rx packet
  177. * Return: uint8_t
  178. */
  179. static uint8_t hal_rx_get_tlv_5332(void *rx_tlv)
  180. {
  181. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY, RECEIVE_BANDWIDTH);
  182. }
  183. /**
  184. * hal_rx_wbm_err_msdu_continuation_get_5332 () - API to check if WBM
  185. * msdu continuation bit is set
  186. *
  187. *@wbm_desc: wbm release ring descriptor
  188. *
  189. * Return: true if msdu continuation bit is set.
  190. */
  191. uint8_t hal_rx_wbm_err_msdu_continuation_get_5332(void *wbm_desc)
  192. {
  193. uint32_t comp_desc = *(uint32_t *)(((uint8_t *)wbm_desc) +
  194. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_OFFSET);
  195. return (comp_desc &
  196. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_MASK) >>
  197. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_LSB;
  198. }
  199. /**
  200. * hal_rx_proc_phyrx_other_receive_info_tlv_5332(): API to get tlv info
  201. *
  202. * Return: uint32_t
  203. */
  204. static inline
  205. void hal_rx_proc_phyrx_other_receive_info_tlv_5332(void *rx_tlv_hdr,
  206. void *ppdu_info_hdl)
  207. {
  208. uint32_t tlv_tag, tlv_len;
  209. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  210. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  211. void *other_tlv_hdr = NULL;
  212. void *other_tlv = NULL;
  213. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  214. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  215. temp_len = 0;
  216. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  217. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  218. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  219. temp_len += other_tlv_len;
  220. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  221. switch (other_tlv_tag) {
  222. default:
  223. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  224. "%s unhandled TLV type: %d, TLV len:%d",
  225. __func__, other_tlv_tag, other_tlv_len);
  226. break;
  227. }
  228. }
  229. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  230. static inline
  231. void hal_rx_get_bb_info_5332(void *rx_tlv, void *ppdu_info_hdl)
  232. {
  233. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  234. ppdu_info->cfr_info.bb_captured_channel =
  235. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_CHANNEL);
  236. ppdu_info->cfr_info.bb_captured_timeout =
  237. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_TIMEOUT);
  238. ppdu_info->cfr_info.bb_captured_reason =
  239. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_REASON);
  240. }
  241. static inline
  242. void hal_rx_get_rtt_info_5332(void *rx_tlv, void *ppdu_info_hdl)
  243. {
  244. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  245. ppdu_info->cfr_info.rx_location_info_valid =
  246. HAL_RX_GET(rx_tlv, PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  247. RX_LOCATION_INFO_VALID);
  248. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  249. HAL_RX_GET(rx_tlv,
  250. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  251. RTT_CHE_BUFFER_POINTER_LOW32);
  252. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  253. HAL_RX_GET(rx_tlv,
  254. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  255. RTT_CHE_BUFFER_POINTER_HIGH8);
  256. ppdu_info->cfr_info.chan_capture_status =
  257. HAL_GET_RX_LOCATION_INFO_CHAN_CAPTURE_STATUS(rx_tlv);
  258. ppdu_info->cfr_info.rx_start_ts =
  259. HAL_RX_GET(rx_tlv,
  260. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  261. RX_START_TS);
  262. ppdu_info->cfr_info.rtt_cfo_measurement = (int16_t)
  263. HAL_RX_GET(rx_tlv,
  264. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  265. RTT_CFO_MEASUREMENT);
  266. ppdu_info->cfr_info.agc_gain_info0 =
  267. HAL_RX_GET(rx_tlv,
  268. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  269. GAIN_CHAIN0);
  270. ppdu_info->cfr_info.agc_gain_info0 |=
  271. (((uint32_t)HAL_RX_GET(rx_tlv,
  272. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  273. GAIN_CHAIN1)) << 16);
  274. ppdu_info->cfr_info.agc_gain_info1 =
  275. HAL_RX_GET(rx_tlv,
  276. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  277. GAIN_CHAIN2);
  278. ppdu_info->cfr_info.agc_gain_info1 |=
  279. (((uint32_t)HAL_RX_GET(rx_tlv,
  280. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  281. GAIN_CHAIN3)) << 16);
  282. ppdu_info->cfr_info.agc_gain_info2 = 0;
  283. ppdu_info->cfr_info.agc_gain_info3 = 0;
  284. }
  285. #endif
  286. #ifdef CONFIG_WORD_BASED_TLV
  287. /**
  288. * hal_rx_dump_mpdu_start_tlv_5332: dump RX mpdu_start TLV in structured
  289. * human readable format.
  290. * @mpdu_start: pointer the rx_attention TLV in pkt.
  291. * @dbg_level: log level.
  292. *
  293. * Return: void
  294. */
  295. static inline void hal_rx_dump_mpdu_start_tlv_5332(void *mpdustart,
  296. uint8_t dbg_level)
  297. {
  298. struct rx_mpdu_start_compact *mpdu_info =
  299. (struct rx_mpdu_start_compact *)mpdustart;
  300. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  301. "rx_mpdu_start tlv (1/5) - "
  302. "rx_reo_queue_desc_addr_39_32 :%x"
  303. "receive_queue_number:%x "
  304. "pre_delim_err_warning:%x "
  305. "first_delim_err:%x "
  306. "pn_31_0:%x "
  307. "pn_63_32:%x "
  308. "pn_95_64:%x ",
  309. mpdu_info->rx_reo_queue_desc_addr_39_32,
  310. mpdu_info->receive_queue_number,
  311. mpdu_info->pre_delim_err_warning,
  312. mpdu_info->first_delim_err,
  313. mpdu_info->pn_31_0,
  314. mpdu_info->pn_63_32,
  315. mpdu_info->pn_95_64);
  316. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  317. "rx_mpdu_start tlv (2/5) - "
  318. "ast_index:%x "
  319. "sw_peer_id:%x "
  320. "mpdu_frame_control_valid:%x "
  321. "mpdu_duration_valid:%x "
  322. "mac_addr_ad1_valid:%x "
  323. "mac_addr_ad2_valid:%x "
  324. "mac_addr_ad3_valid:%x "
  325. "mac_addr_ad4_valid:%x "
  326. "mpdu_sequence_control_valid :%x"
  327. "mpdu_qos_control_valid:%x "
  328. "mpdu_ht_control_valid:%x "
  329. "frame_encryption_info_valid :%x",
  330. mpdu_info->ast_index,
  331. mpdu_info->sw_peer_id,
  332. mpdu_info->mpdu_frame_control_valid,
  333. mpdu_info->mpdu_duration_valid,
  334. mpdu_info->mac_addr_ad1_valid,
  335. mpdu_info->mac_addr_ad2_valid,
  336. mpdu_info->mac_addr_ad3_valid,
  337. mpdu_info->mac_addr_ad4_valid,
  338. mpdu_info->mpdu_sequence_control_valid,
  339. mpdu_info->mpdu_qos_control_valid,
  340. mpdu_info->mpdu_ht_control_valid,
  341. mpdu_info->frame_encryption_info_valid);
  342. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  343. "rx_mpdu_start tlv (3/5) - "
  344. "mpdu_fragment_number:%x "
  345. "more_fragment_flag:%x "
  346. "fr_ds:%x "
  347. "to_ds:%x "
  348. "encrypted:%x "
  349. "mpdu_retry:%x "
  350. "mpdu_sequence_number:%x ",
  351. mpdu_info->mpdu_fragment_number,
  352. mpdu_info->more_fragment_flag,
  353. mpdu_info->fr_ds,
  354. mpdu_info->to_ds,
  355. mpdu_info->encrypted,
  356. mpdu_info->mpdu_retry,
  357. mpdu_info->mpdu_sequence_number);
  358. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  359. "rx_mpdu_start tlv (4/5) - "
  360. "mpdu_frame_control_field:%x "
  361. "mpdu_duration_field:%x ",
  362. mpdu_info->mpdu_frame_control_field,
  363. mpdu_info->mpdu_duration_field);
  364. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  365. "rx_mpdu_start tlv (5/5) - "
  366. "mac_addr_ad1_31_0:%x "
  367. "mac_addr_ad1_47_32:%x "
  368. "mac_addr_ad2_15_0:%x "
  369. "mac_addr_ad2_47_16:%x "
  370. "mac_addr_ad3_31_0:%x "
  371. "mac_addr_ad3_47_32:%x "
  372. "mpdu_sequence_control_field :%x",
  373. mpdu_info->mac_addr_ad1_31_0,
  374. mpdu_info->mac_addr_ad1_47_32,
  375. mpdu_info->mac_addr_ad2_15_0,
  376. mpdu_info->mac_addr_ad2_47_16,
  377. mpdu_info->mac_addr_ad3_31_0,
  378. mpdu_info->mac_addr_ad3_47_32,
  379. mpdu_info->mpdu_sequence_control_field);
  380. }
  381. /**
  382. * hal_rx_dump_msdu_end_tlv_5332: dump RX msdu_end TLV in structured
  383. * human readable format.
  384. * @ msdu_end: pointer the msdu_end TLV in pkt.
  385. * @ dbg_level: log level.
  386. *
  387. * Return: void
  388. */
  389. static void hal_rx_dump_msdu_end_tlv_5332(void *msduend,
  390. uint8_t dbg_level)
  391. {
  392. struct rx_msdu_end_compact *msdu_end =
  393. (struct rx_msdu_end_compact *)msduend;
  394. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  395. "rx_msdu_end tlv - "
  396. "key_id_octet: %d "
  397. "tcp_udp_chksum: %d "
  398. "sa_idx_timeout: %d "
  399. "da_idx_timeout: %d "
  400. "msdu_limit_error: %d "
  401. "flow_idx_timeout: %d "
  402. "flow_idx_invalid: %d "
  403. "wifi_parser_error: %d "
  404. "sa_is_valid: %d "
  405. "da_is_valid: %d "
  406. "da_is_mcbc: %d "
  407. "tkip_mic_err: %d "
  408. "l3_header_padding: %d "
  409. "first_msdu: %d "
  410. "last_msdu: %d "
  411. "sa_idx: %d "
  412. "msdu_drop: %d "
  413. "reo_destination_indication: %d "
  414. "flow_idx: %d "
  415. "fse_metadata: %d "
  416. "cce_metadata: %d "
  417. "sa_sw_peer_id: %d ",
  418. msdu_end->key_id_octet,
  419. msdu_end->tcp_udp_chksum,
  420. msdu_end->sa_idx_timeout,
  421. msdu_end->da_idx_timeout,
  422. msdu_end->msdu_limit_error,
  423. msdu_end->flow_idx_timeout,
  424. msdu_end->flow_idx_invalid,
  425. msdu_end->wifi_parser_error,
  426. msdu_end->sa_is_valid,
  427. msdu_end->da_is_valid,
  428. msdu_end->da_is_mcbc,
  429. msdu_end->tkip_mic_err,
  430. msdu_end->l3_header_padding,
  431. msdu_end->first_msdu,
  432. msdu_end->last_msdu,
  433. msdu_end->sa_idx,
  434. msdu_end->msdu_drop,
  435. msdu_end->reo_destination_indication,
  436. msdu_end->flow_idx,
  437. msdu_end->fse_metadata,
  438. msdu_end->cce_metadata,
  439. msdu_end->sa_sw_peer_id);
  440. }
  441. #else
  442. static inline void hal_rx_dump_mpdu_start_tlv_5332(void *mpdustart,
  443. uint8_t dbg_level)
  444. {
  445. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  446. struct rx_mpdu_info *mpdu_info =
  447. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  448. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  449. "rx_mpdu_start tlv (1/5) - "
  450. "rx_reo_queue_desc_addr_31_0 :%x"
  451. "rx_reo_queue_desc_addr_39_32 :%x"
  452. "receive_queue_number:%x "
  453. "pre_delim_err_warning:%x "
  454. "first_delim_err:%x "
  455. "reserved_2a:%x "
  456. "pn_31_0:%x "
  457. "pn_63_32:%x "
  458. "pn_95_64:%x "
  459. "pn_127_96:%x "
  460. "epd_en:%x "
  461. "all_frames_shall_be_encrypted :%x"
  462. "encrypt_type:%x "
  463. "wep_key_width_for_variable_key :%x"
  464. "mesh_sta:%x "
  465. "bssid_hit:%x "
  466. "bssid_number:%x "
  467. "tid:%x "
  468. "reserved_7a:%x ",
  469. mpdu_info->rx_reo_queue_desc_addr_31_0,
  470. mpdu_info->rx_reo_queue_desc_addr_39_32,
  471. mpdu_info->receive_queue_number,
  472. mpdu_info->pre_delim_err_warning,
  473. mpdu_info->first_delim_err,
  474. mpdu_info->reserved_2a,
  475. mpdu_info->pn_31_0,
  476. mpdu_info->pn_63_32,
  477. mpdu_info->pn_95_64,
  478. mpdu_info->pn_127_96,
  479. mpdu_info->epd_en,
  480. mpdu_info->all_frames_shall_be_encrypted,
  481. mpdu_info->encrypt_type,
  482. mpdu_info->wep_key_width_for_variable_key,
  483. mpdu_info->mesh_sta,
  484. mpdu_info->bssid_hit,
  485. mpdu_info->bssid_number,
  486. mpdu_info->tid,
  487. mpdu_info->reserved_7a);
  488. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  489. "rx_mpdu_start tlv (2/5) - "
  490. "ast_index:%x "
  491. "sw_peer_id:%x "
  492. "mpdu_frame_control_valid:%x "
  493. "mpdu_duration_valid:%x "
  494. "mac_addr_ad1_valid:%x "
  495. "mac_addr_ad2_valid:%x "
  496. "mac_addr_ad3_valid:%x "
  497. "mac_addr_ad4_valid:%x "
  498. "mpdu_sequence_control_valid :%x"
  499. "mpdu_qos_control_valid:%x "
  500. "mpdu_ht_control_valid:%x "
  501. "frame_encryption_info_valid :%x",
  502. mpdu_info->ast_index,
  503. mpdu_info->sw_peer_id,
  504. mpdu_info->mpdu_frame_control_valid,
  505. mpdu_info->mpdu_duration_valid,
  506. mpdu_info->mac_addr_ad1_valid,
  507. mpdu_info->mac_addr_ad2_valid,
  508. mpdu_info->mac_addr_ad3_valid,
  509. mpdu_info->mac_addr_ad4_valid,
  510. mpdu_info->mpdu_sequence_control_valid,
  511. mpdu_info->mpdu_qos_control_valid,
  512. mpdu_info->mpdu_ht_control_valid,
  513. mpdu_info->frame_encryption_info_valid);
  514. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  515. "rx_mpdu_start tlv (3/5) - "
  516. "mpdu_fragment_number:%x "
  517. "more_fragment_flag:%x "
  518. "reserved_11a:%x "
  519. "fr_ds:%x "
  520. "to_ds:%x "
  521. "encrypted:%x "
  522. "mpdu_retry:%x "
  523. "mpdu_sequence_number:%x ",
  524. mpdu_info->mpdu_fragment_number,
  525. mpdu_info->more_fragment_flag,
  526. mpdu_info->reserved_11a,
  527. mpdu_info->fr_ds,
  528. mpdu_info->to_ds,
  529. mpdu_info->encrypted,
  530. mpdu_info->mpdu_retry,
  531. mpdu_info->mpdu_sequence_number);
  532. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  533. "rx_mpdu_start tlv (4/5) - "
  534. "mpdu_frame_control_field:%x "
  535. "mpdu_duration_field:%x ",
  536. mpdu_info->mpdu_frame_control_field,
  537. mpdu_info->mpdu_duration_field);
  538. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  539. "rx_mpdu_start tlv (5/5) - "
  540. "mac_addr_ad1_31_0:%x "
  541. "mac_addr_ad1_47_32:%x "
  542. "mac_addr_ad2_15_0:%x "
  543. "mac_addr_ad2_47_16:%x "
  544. "mac_addr_ad3_31_0:%x "
  545. "mac_addr_ad3_47_32:%x "
  546. "mpdu_sequence_control_field :%x"
  547. "mac_addr_ad4_31_0:%x "
  548. "mac_addr_ad4_47_32:%x "
  549. "mpdu_qos_control_field:%x ",
  550. mpdu_info->mac_addr_ad1_31_0,
  551. mpdu_info->mac_addr_ad1_47_32,
  552. mpdu_info->mac_addr_ad2_15_0,
  553. mpdu_info->mac_addr_ad2_47_16,
  554. mpdu_info->mac_addr_ad3_31_0,
  555. mpdu_info->mac_addr_ad3_47_32,
  556. mpdu_info->mpdu_sequence_control_field,
  557. mpdu_info->mac_addr_ad4_31_0,
  558. mpdu_info->mac_addr_ad4_47_32,
  559. mpdu_info->mpdu_qos_control_field);
  560. }
  561. static void hal_rx_dump_msdu_end_tlv_5332(void *msduend,
  562. uint8_t dbg_level)
  563. {
  564. struct rx_msdu_end *msdu_end =
  565. (struct rx_msdu_end *)msduend;
  566. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  567. "rx_msdu_end tlv - "
  568. "key_id_octet: %d "
  569. "cce_super_rule: %d "
  570. "cce_classify_not_done_truncat: %d "
  571. "cce_classify_not_done_cce_dis: %d "
  572. "rule_indication_31_0: %d "
  573. "tcp_udp_chksum: %d "
  574. "sa_idx_timeout: %d "
  575. "da_idx_timeout: %d "
  576. "msdu_limit_error: %d "
  577. "flow_idx_timeout: %d "
  578. "flow_idx_invalid: %d "
  579. "wifi_parser_error: %d "
  580. "sa_is_valid: %d "
  581. "da_is_valid: %d "
  582. "da_is_mcbc: %d "
  583. "tkip_mic_err: %d "
  584. "l3_header_padding: %d "
  585. "first_msdu: %d "
  586. "last_msdu: %d "
  587. "sa_idx: %d "
  588. "msdu_drop: %d "
  589. "reo_destination_indication: %d "
  590. "flow_idx: %d "
  591. "fse_metadata: %d "
  592. "cce_metadata: %d "
  593. "sa_sw_peer_id: %d ",
  594. msdu_end->key_id_octet,
  595. msdu_end->cce_super_rule,
  596. msdu_end->cce_classify_not_done_truncate,
  597. msdu_end->cce_classify_not_done_cce_dis,
  598. msdu_end->rule_indication_31_0,
  599. msdu_end->tcp_udp_chksum,
  600. msdu_end->sa_idx_timeout,
  601. msdu_end->da_idx_timeout,
  602. msdu_end->msdu_limit_error,
  603. msdu_end->flow_idx_timeout,
  604. msdu_end->flow_idx_invalid,
  605. msdu_end->wifi_parser_error,
  606. msdu_end->sa_is_valid,
  607. msdu_end->da_is_valid,
  608. msdu_end->da_is_mcbc,
  609. msdu_end->tkip_mic_err,
  610. msdu_end->l3_header_padding,
  611. msdu_end->first_msdu,
  612. msdu_end->last_msdu,
  613. msdu_end->sa_idx,
  614. msdu_end->msdu_drop,
  615. msdu_end->reo_destination_indication,
  616. msdu_end->flow_idx,
  617. msdu_end->fse_metadata,
  618. msdu_end->cce_metadata,
  619. msdu_end->sa_sw_peer_id);
  620. }
  621. #endif
  622. /**
  623. * hal_reo_status_get_header_5332 - Process reo desc info
  624. * @d - Pointer to reo descriptor
  625. * @b - tlv type info
  626. * @h1 - Pointer to hal_reo_status_header where info to be stored
  627. *
  628. * Return - none.
  629. *
  630. */
  631. static void hal_reo_status_get_header_5332(hal_ring_desc_t ring_desc,
  632. int b, void *h1)
  633. {
  634. uint64_t *d = (uint64_t *)ring_desc;
  635. uint64_t val1 = 0;
  636. struct hal_reo_status_header *h =
  637. (struct hal_reo_status_header *)h1;
  638. /* Offsets of descriptor fields defined in HW headers start
  639. * from the field after TLV header
  640. */
  641. d += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  642. switch (b) {
  643. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  644. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  645. STATUS_HEADER_REO_STATUS_NUMBER)];
  646. break;
  647. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  648. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  649. STATUS_HEADER_REO_STATUS_NUMBER)];
  650. break;
  651. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  652. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  653. STATUS_HEADER_REO_STATUS_NUMBER)];
  654. break;
  655. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  656. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  657. STATUS_HEADER_REO_STATUS_NUMBER)];
  658. break;
  659. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  660. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  661. STATUS_HEADER_REO_STATUS_NUMBER)];
  662. break;
  663. case HAL_REO_DESC_THRES_STATUS_TLV:
  664. val1 =
  665. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  666. STATUS_HEADER_REO_STATUS_NUMBER)];
  667. break;
  668. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  669. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  670. STATUS_HEADER_REO_STATUS_NUMBER)];
  671. break;
  672. default:
  673. qdf_nofl_err("ERROR: Unknown tlv\n");
  674. break;
  675. }
  676. h->cmd_num =
  677. HAL_GET_FIELD(
  678. UNIFORM_REO_STATUS_HEADER, REO_STATUS_NUMBER,
  679. val1);
  680. h->exec_time =
  681. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  682. CMD_EXECUTION_TIME, val1);
  683. h->status =
  684. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  685. REO_CMD_EXECUTION_STATUS, val1);
  686. switch (b) {
  687. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  688. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  689. STATUS_HEADER_TIMESTAMP)];
  690. break;
  691. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  692. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  693. STATUS_HEADER_TIMESTAMP)];
  694. break;
  695. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  696. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  697. STATUS_HEADER_TIMESTAMP)];
  698. break;
  699. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  700. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  701. STATUS_HEADER_TIMESTAMP)];
  702. break;
  703. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  704. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  705. STATUS_HEADER_TIMESTAMP)];
  706. break;
  707. case HAL_REO_DESC_THRES_STATUS_TLV:
  708. val1 =
  709. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  710. STATUS_HEADER_TIMESTAMP)];
  711. break;
  712. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  713. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  714. STATUS_HEADER_TIMESTAMP)];
  715. break;
  716. default:
  717. qdf_nofl_err("ERROR: Unknown tlv\n");
  718. break;
  719. }
  720. h->tstamp =
  721. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER, TIMESTAMP, val1);
  722. }
  723. static
  724. void *hal_rx_msdu0_buffer_addr_lsb_5332(void *link_desc_va)
  725. {
  726. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  727. }
  728. static
  729. void *hal_rx_msdu_desc_info_ptr_get_5332(void *msdu0)
  730. {
  731. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  732. }
  733. static
  734. void *hal_ent_mpdu_desc_info_5332(void *ent_ring_desc)
  735. {
  736. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  737. }
  738. static
  739. void *hal_dst_mpdu_desc_info_5332(void *dst_ring_desc)
  740. {
  741. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  742. }
  743. /**
  744. * hal_reo_config_5332(): Set reo config parameters
  745. * @soc: hal soc handle
  746. * @reg_val: value to be set
  747. * @reo_params: reo parameters
  748. *
  749. * Return: void
  750. */
  751. static void
  752. hal_reo_config_5332(struct hal_soc *soc,
  753. uint32_t reg_val,
  754. struct hal_reo_params *reo_params)
  755. {
  756. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  757. }
  758. /**
  759. * hal_rx_msdu_desc_info_get_ptr_5332() - Get msdu desc info ptr
  760. * @msdu_details_ptr - Pointer to msdu_details_ptr
  761. *
  762. * Return - Pointer to rx_msdu_desc_info structure.
  763. *
  764. */
  765. static void *hal_rx_msdu_desc_info_get_ptr_5332(void *msdu_details_ptr)
  766. {
  767. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  768. }
  769. /**
  770. * hal_rx_link_desc_msdu0_ptr_5332 - Get pointer to rx_msdu details
  771. * @link_desc - Pointer to link desc
  772. *
  773. * Return - Pointer to rx_msdu_details structure
  774. *
  775. */
  776. static void *hal_rx_link_desc_msdu0_ptr_5332(void *link_desc)
  777. {
  778. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  779. }
  780. /**
  781. * hal_get_window_address_5332(): Function to get hp/tp address
  782. * @hal_soc: Pointer to hal_soc
  783. * @addr: address offset of register
  784. *
  785. * Return: modified address offset of register
  786. */
  787. static inline qdf_iomem_t hal_get_window_address_5332(struct hal_soc *hal_soc,
  788. qdf_iomem_t addr)
  789. {
  790. uint32_t offset = addr - hal_soc->dev_base_addr;
  791. qdf_iomem_t new_offset;
  792. /*
  793. * Check if offset lies within CE register range(0x740000)
  794. * or UMAC/DP register range (0x00A00000).
  795. * If offset lies within CE register range, map it
  796. * into CE region.
  797. */
  798. if (offset < 0xA00000) {
  799. offset = offset - CE_CFG_WFSS_CE_REG_BASE;
  800. new_offset = (hal_soc->dev_base_addr_ce + offset);
  801. return new_offset;
  802. } else {
  803. /*
  804. * If offset lies within DP register range,
  805. * return the address as such
  806. */
  807. return addr;
  808. }
  809. }
  810. static
  811. void hal_compute_reo_remap_ix2_ix3_5332(uint32_t *ring, uint32_t num_rings,
  812. uint32_t *remap1, uint32_t *remap2)
  813. {
  814. switch (num_rings) {
  815. case 1:
  816. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  817. HAL_REO_REMAP_IX2(ring[0], 17) |
  818. HAL_REO_REMAP_IX2(ring[0], 18) |
  819. HAL_REO_REMAP_IX2(ring[0], 19) |
  820. HAL_REO_REMAP_IX2(ring[0], 20) |
  821. HAL_REO_REMAP_IX2(ring[0], 21) |
  822. HAL_REO_REMAP_IX2(ring[0], 22) |
  823. HAL_REO_REMAP_IX2(ring[0], 23);
  824. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  825. HAL_REO_REMAP_IX3(ring[0], 25) |
  826. HAL_REO_REMAP_IX3(ring[0], 26) |
  827. HAL_REO_REMAP_IX3(ring[0], 27) |
  828. HAL_REO_REMAP_IX3(ring[0], 28) |
  829. HAL_REO_REMAP_IX3(ring[0], 29) |
  830. HAL_REO_REMAP_IX3(ring[0], 30) |
  831. HAL_REO_REMAP_IX3(ring[0], 31);
  832. break;
  833. case 2:
  834. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  835. HAL_REO_REMAP_IX2(ring[0], 17) |
  836. HAL_REO_REMAP_IX2(ring[1], 18) |
  837. HAL_REO_REMAP_IX2(ring[1], 19) |
  838. HAL_REO_REMAP_IX2(ring[0], 20) |
  839. HAL_REO_REMAP_IX2(ring[0], 21) |
  840. HAL_REO_REMAP_IX2(ring[1], 22) |
  841. HAL_REO_REMAP_IX2(ring[1], 23);
  842. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  843. HAL_REO_REMAP_IX3(ring[0], 25) |
  844. HAL_REO_REMAP_IX3(ring[1], 26) |
  845. HAL_REO_REMAP_IX3(ring[1], 27) |
  846. HAL_REO_REMAP_IX3(ring[0], 28) |
  847. HAL_REO_REMAP_IX3(ring[0], 29) |
  848. HAL_REO_REMAP_IX3(ring[1], 30) |
  849. HAL_REO_REMAP_IX3(ring[1], 31);
  850. break;
  851. case 3:
  852. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  853. HAL_REO_REMAP_IX2(ring[1], 17) |
  854. HAL_REO_REMAP_IX2(ring[2], 18) |
  855. HAL_REO_REMAP_IX2(ring[0], 19) |
  856. HAL_REO_REMAP_IX2(ring[1], 20) |
  857. HAL_REO_REMAP_IX2(ring[2], 21) |
  858. HAL_REO_REMAP_IX2(ring[0], 22) |
  859. HAL_REO_REMAP_IX2(ring[1], 23);
  860. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  861. HAL_REO_REMAP_IX3(ring[0], 25) |
  862. HAL_REO_REMAP_IX3(ring[1], 26) |
  863. HAL_REO_REMAP_IX3(ring[2], 27) |
  864. HAL_REO_REMAP_IX3(ring[0], 28) |
  865. HAL_REO_REMAP_IX3(ring[1], 29) |
  866. HAL_REO_REMAP_IX3(ring[2], 30) |
  867. HAL_REO_REMAP_IX3(ring[0], 31);
  868. break;
  869. case 4:
  870. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  871. HAL_REO_REMAP_IX2(ring[1], 17) |
  872. HAL_REO_REMAP_IX2(ring[2], 18) |
  873. HAL_REO_REMAP_IX2(ring[3], 19) |
  874. HAL_REO_REMAP_IX2(ring[0], 20) |
  875. HAL_REO_REMAP_IX2(ring[1], 21) |
  876. HAL_REO_REMAP_IX2(ring[2], 22) |
  877. HAL_REO_REMAP_IX2(ring[3], 23);
  878. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  879. HAL_REO_REMAP_IX3(ring[1], 25) |
  880. HAL_REO_REMAP_IX3(ring[2], 26) |
  881. HAL_REO_REMAP_IX3(ring[3], 27) |
  882. HAL_REO_REMAP_IX3(ring[0], 28) |
  883. HAL_REO_REMAP_IX3(ring[1], 29) |
  884. HAL_REO_REMAP_IX3(ring[2], 30) |
  885. HAL_REO_REMAP_IX3(ring[3], 31);
  886. break;
  887. }
  888. }
  889. /**
  890. * hal_rx_flow_setup_fse_5332() - Setup a flow search entry in HW FST
  891. * @fst: Pointer to the Rx Flow Search Table
  892. * @table_offset: offset into the table where the flow is to be setup
  893. * @flow: Flow Parameters
  894. *
  895. * Return: Success/Failure
  896. */
  897. static void *
  898. hal_rx_flow_setup_fse_5332(uint8_t *rx_fst, uint32_t table_offset,
  899. uint8_t *rx_flow)
  900. {
  901. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  902. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  903. uint8_t *fse;
  904. bool fse_valid;
  905. if (table_offset >= fst->max_entries) {
  906. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  907. "HAL FSE table offset %u exceeds max entries %u",
  908. table_offset, fst->max_entries);
  909. return NULL;
  910. }
  911. fse = (uint8_t *)fst->base_vaddr +
  912. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  913. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  914. if (fse_valid) {
  915. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  916. "HAL FSE %pK already valid", fse);
  917. return NULL;
  918. }
  919. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96) =
  920. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96,
  921. qdf_htonl(flow->tuple_info.src_ip_127_96));
  922. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64) =
  923. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64,
  924. qdf_htonl(flow->tuple_info.src_ip_95_64));
  925. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32) =
  926. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32,
  927. qdf_htonl(flow->tuple_info.src_ip_63_32));
  928. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0) =
  929. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0,
  930. qdf_htonl(flow->tuple_info.src_ip_31_0));
  931. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96) =
  932. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96,
  933. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  934. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64) =
  935. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64,
  936. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  937. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32) =
  938. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32,
  939. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  940. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0) =
  941. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0,
  942. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  943. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT);
  944. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT) |=
  945. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_PORT,
  946. (flow->tuple_info.dest_port));
  947. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT);
  948. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT) |=
  949. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_PORT,
  950. (flow->tuple_info.src_port));
  951. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL);
  952. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL) |=
  953. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL,
  954. flow->tuple_info.l4_protocol);
  955. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER);
  956. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER) |=
  957. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER,
  958. flow->reo_destination_handler);
  959. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  960. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID) |=
  961. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, VALID, 1);
  962. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA);
  963. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA) =
  964. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, METADATA,
  965. flow->fse_metadata);
  966. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION);
  967. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION) |=
  968. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY,
  969. REO_DESTINATION_INDICATION,
  970. flow->reo_destination_indication);
  971. /* Reset all the other fields in FSE */
  972. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, RESERVED_9);
  973. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_DROP);
  974. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_COUNT);
  975. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_BYTE_COUNT);
  976. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, TIMESTAMP);
  977. return fse;
  978. }
  979. #ifndef NO_RX_PKT_HDR_TLV
  980. /**
  981. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  982. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  983. * @ dbg_level: log level.
  984. *
  985. * Return: void
  986. */
  987. static inline void hal_rx_dump_pkt_hdr_tlv_5332(struct rx_pkt_tlvs *pkt_tlvs,
  988. uint8_t dbg_level)
  989. {
  990. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  991. hal_verbose_debug("\n---------------\n"
  992. "rx_pkt_hdr_tlv\n"
  993. "---------------\n"
  994. "phy_ppdu_id %llu ",
  995. pkt_hdr_tlv->phy_ppdu_id);
  996. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr,
  997. sizeof(pkt_hdr_tlv->rx_pkt_hdr));
  998. }
  999. #else
  1000. /**
  1001. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  1002. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  1003. * @ dbg_level: log level.
  1004. *
  1005. * Return: void
  1006. */
  1007. static inline void hal_rx_dump_pkt_hdr_tlv_5332(struct rx_pkt_tlvs *pkt_tlvs,
  1008. uint8_t dbg_level)
  1009. {
  1010. }
  1011. #endif
  1012. /**
  1013. * hal_rx_dump_pkt_tlvs_5332(): API to print RX Pkt TLVS qca5332
  1014. * @hal_soc_hdl: hal_soc handle
  1015. * @buf: pointer the pkt buffer
  1016. * @dbg_level: log level
  1017. *
  1018. * Return: void
  1019. */
  1020. #ifdef CONFIG_WORD_BASED_TLV
  1021. static void hal_rx_dump_pkt_tlvs_5332(hal_soc_handle_t hal_soc_hdl,
  1022. uint8_t *buf, uint8_t dbg_level)
  1023. {
  1024. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1025. struct rx_msdu_end_compact *msdu_end =
  1026. &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1027. struct rx_mpdu_start_compact *mpdu_start =
  1028. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1029. hal_rx_dump_msdu_end_tlv_5332(msdu_end, dbg_level);
  1030. hal_rx_dump_mpdu_start_tlv_5332(mpdu_start, dbg_level);
  1031. hal_rx_dump_pkt_hdr_tlv_5332(pkt_tlvs, dbg_level);
  1032. }
  1033. #else
  1034. static void hal_rx_dump_pkt_tlvs_5332(hal_soc_handle_t hal_soc_hdl,
  1035. uint8_t *buf, uint8_t dbg_level)
  1036. {
  1037. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1038. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1039. struct rx_mpdu_start *mpdu_start =
  1040. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1041. hal_rx_dump_msdu_end_tlv_5332(msdu_end, dbg_level);
  1042. hal_rx_dump_mpdu_start_tlv_5332(mpdu_start, dbg_level);
  1043. hal_rx_dump_pkt_hdr_tlv_5332(pkt_tlvs, dbg_level);
  1044. }
  1045. #endif
  1046. #define HAL_NUM_TCL_BANKS_5332 24
  1047. /**
  1048. * hal_cmem_write_5332() - function for CMEM buffer writing
  1049. * @hal_soc_hdl: HAL SOC handle
  1050. * @offset: CMEM address
  1051. * @value: value to write
  1052. *
  1053. * Return: None.
  1054. */
  1055. static void hal_cmem_write_5332(hal_soc_handle_t hal_soc_hdl,
  1056. uint32_t offset,
  1057. uint32_t value)
  1058. {
  1059. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1060. /* cmem region is ioremapped from CMEM_REG_BASE, hence subtracting
  1061. * that from offset.
  1062. */
  1063. offset = offset - CMEM_REG_BASE;
  1064. pld_reg_write(hal->qdf_dev->dev, offset, value,
  1065. hal->dev_base_addr_cmem);
  1066. }
  1067. /**
  1068. * hal_tx_get_num_tcl_banks_5332() - Get number of banks in target
  1069. *
  1070. * Returns: number of bank
  1071. */
  1072. static uint8_t hal_tx_get_num_tcl_banks_5332(void)
  1073. {
  1074. return HAL_NUM_TCL_BANKS_5332;
  1075. }
  1076. static void hal_reo_setup_5332(struct hal_soc *soc, void *reoparams,
  1077. int qref_reset)
  1078. {
  1079. uint32_t reg_val;
  1080. struct hal_reo_params *reo_params = (struct hal_reo_params *)reoparams;
  1081. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1082. REO_REG_REG_BASE));
  1083. hal_reo_config_5332(soc, reg_val, reo_params);
  1084. /* Other ring enable bits and REO_ENABLE will be set by FW */
  1085. /* TODO: Setup destination ring mapping if enabled */
  1086. /* TODO: Error destination ring setting is left to default.
  1087. * Default setting is to send all errors to release ring.
  1088. */
  1089. /* Set the reo descriptor swap bits in case of BIG endian platform */
  1090. hal_setup_reo_swap(soc);
  1091. HAL_REG_WRITE(soc,
  1092. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(REO_REG_REG_BASE),
  1093. HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000);
  1094. HAL_REG_WRITE(soc,
  1095. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(REO_REG_REG_BASE),
  1096. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1097. HAL_REG_WRITE(soc,
  1098. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(REO_REG_REG_BASE),
  1099. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1100. HAL_REG_WRITE(soc,
  1101. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(REO_REG_REG_BASE),
  1102. (HAL_DEFAULT_VO_REO_TIMEOUT_MS * 1000));
  1103. /*
  1104. * When hash based routing is enabled, routing of the rx packet
  1105. * is done based on the following value: 1 _ _ _ _ The last 4
  1106. * bits are based on hash[3:0]. This means the possible values
  1107. * are 0x10 to 0x1f. This value is used to look-up the
  1108. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  1109. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  1110. * registers need to be configured to set-up the 16 entries to
  1111. * map the hash values to a ring number. There are 3 bits per
  1112. * hash entry – which are mapped as follows:
  1113. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  1114. * 7: NOT_USED.
  1115. */
  1116. if (reo_params->rx_hash_enabled) {
  1117. HAL_REG_WRITE(soc,
  1118. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_ADDR
  1119. (REO_REG_REG_BASE), reo_params->remap0);
  1120. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  1121. HAL_REG_READ(soc,
  1122. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_ADDR(
  1123. REO_REG_REG_BASE)));
  1124. HAL_REG_WRITE(soc,
  1125. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR
  1126. (REO_REG_REG_BASE), reo_params->remap1);
  1127. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  1128. HAL_REG_READ(soc,
  1129. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1130. REO_REG_REG_BASE)));
  1131. HAL_REG_WRITE(soc,
  1132. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR
  1133. (REO_REG_REG_BASE), reo_params->remap2);
  1134. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x",
  1135. HAL_REG_READ(soc,
  1136. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1137. REO_REG_REG_BASE)));
  1138. }
  1139. /* TODO: Check if the following registers shoould be setup by host:
  1140. * AGING_CONTROL
  1141. * HIGH_MEMORY_THRESHOLD
  1142. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  1143. * GLOBAL_LINK_DESC_COUNT_CTRL
  1144. */
  1145. soc->reo_qref = *reo_params->reo_qref;
  1146. hal_reo_shared_qaddr_init((hal_soc_handle_t)soc, qref_reset);
  1147. }
  1148. static uint16_t hal_get_rx_max_ba_window_qca5332(int tid)
  1149. {
  1150. return HAL_RX_BA_WINDOW_1024;
  1151. }
  1152. /**
  1153. * hal_qca5332_get_reo_qdesc_size()- Get the reo queue descriptor size
  1154. * from the give Block-Ack window size
  1155. * Return: reo queue descriptor size
  1156. */
  1157. static uint32_t hal_qca5332_get_reo_qdesc_size(uint32_t ba_window_size, int tid)
  1158. {
  1159. /* Hardcode the ba_window_size to HAL_RX_MAX_BA_WINDOW for
  1160. * NON_QOS_TID until HW issues are resolved.
  1161. */
  1162. if (tid != HAL_NON_QOS_TID)
  1163. ba_window_size = hal_get_rx_max_ba_window_qca5332(tid);
  1164. /* Return descriptor size corresponding to window size of 2 since
  1165. * we set ba_window_size to 2 while setting up REO descriptors as
  1166. * a WAR to get 2k jump exception aggregates are received without
  1167. * a BA session.
  1168. */
  1169. if (ba_window_size <= 1) {
  1170. if (tid != HAL_NON_QOS_TID)
  1171. return sizeof(struct rx_reo_queue) +
  1172. sizeof(struct rx_reo_queue_ext);
  1173. else
  1174. return sizeof(struct rx_reo_queue);
  1175. }
  1176. if (ba_window_size <= 105)
  1177. return sizeof(struct rx_reo_queue) +
  1178. sizeof(struct rx_reo_queue_ext);
  1179. if (ba_window_size <= 210)
  1180. return sizeof(struct rx_reo_queue) +
  1181. (2 * sizeof(struct rx_reo_queue_ext));
  1182. if (ba_window_size <= 256)
  1183. return sizeof(struct rx_reo_queue) +
  1184. (3 * sizeof(struct rx_reo_queue_ext));
  1185. return sizeof(struct rx_reo_queue) +
  1186. (10 * sizeof(struct rx_reo_queue_ext)) +
  1187. sizeof(struct rx_reo_queue_1k);
  1188. }
  1189. /**
  1190. * hal_rx_tlv_msdu_done_copy_get_5332() - Get msdu done copy bit from rx_tlv
  1191. *
  1192. * Returns: msdu done copy bit
  1193. */
  1194. static inline uint32_t hal_rx_tlv_msdu_done_copy_get_5332(uint8_t *buf)
  1195. {
  1196. return HAL_RX_TLV_MSDU_DONE_COPY_GET(buf);
  1197. }
  1198. static void hal_hw_txrx_ops_attach_qca5332(struct hal_soc *hal_soc)
  1199. {
  1200. /* init and setup */
  1201. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1202. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1203. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1204. hal_soc->ops->hal_get_window_address = hal_get_window_address_5332;
  1205. hal_soc->ops->hal_cmem_write = hal_cmem_write_5332;
  1206. /* tx */
  1207. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_5332;
  1208. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_5332;
  1209. hal_soc->ops->hal_tx_comp_get_status =
  1210. hal_tx_comp_get_status_generic_be;
  1211. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1212. hal_tx_init_cmd_credit_ring_5332;
  1213. hal_soc->ops->hal_tx_set_ppe_cmn_cfg = NULL;
  1214. hal_soc->ops->hal_tx_set_ppe_vp_entry = NULL;
  1215. hal_soc->ops->hal_tx_set_ppe_pri2tid = NULL;
  1216. hal_soc->ops->hal_tx_update_ppe_pri2tid = NULL;
  1217. hal_soc->ops->hal_tx_dump_ppe_vp_entry = NULL;
  1218. hal_soc->ops->hal_tx_get_num_ppe_vp_tbl_entries = NULL;
  1219. hal_soc->ops->hal_tx_enable_pri2tid_map = NULL;
  1220. hal_soc->ops->hal_ppeds_cfg_ast_override_map_reg = NULL;
  1221. hal_soc->ops->hal_tx_config_rbm_mapping_be =
  1222. hal_tx_config_rbm_mapping_be_5332;
  1223. /* rx */
  1224. hal_soc->ops->hal_rx_msdu_start_nss_get = hal_rx_tlv_nss_get_be;
  1225. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1226. hal_rx_mon_hw_desc_get_mpdu_status_be;
  1227. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_5332;
  1228. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1229. hal_rx_proc_phyrx_other_receive_info_tlv_5332;
  1230. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_5332;
  1231. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1232. hal_rx_dump_mpdu_start_tlv_5332;
  1233. hal_soc->ops->hal_rx_dump_pkt_tlvs = hal_rx_dump_pkt_tlvs_5332;
  1234. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_5332;
  1235. hal_soc->ops->hal_rx_mpdu_start_tid_get = hal_rx_tlv_tid_get_be;
  1236. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1237. hal_rx_tlv_reception_type_get_be;
  1238. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1239. hal_rx_msdu_end_da_idx_get_be;
  1240. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1241. hal_rx_msdu_desc_info_get_ptr_5332;
  1242. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1243. hal_rx_link_desc_msdu0_ptr_5332;
  1244. hal_soc->ops->hal_reo_status_get_header =
  1245. hal_reo_status_get_header_5332;
  1246. #ifdef QCA_MONITOR_2_0_SUPPORT
  1247. hal_soc->ops->hal_rx_status_get_tlv_info =
  1248. hal_rx_status_get_tlv_info_wrapper_be;
  1249. #endif
  1250. hal_soc->ops->hal_rx_wbm_err_info_get =
  1251. hal_rx_wbm_err_info_get_generic_be;
  1252. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1253. hal_tx_set_pcp_tid_map_generic_be;
  1254. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1255. hal_tx_update_pcp_tid_generic_be;
  1256. hal_soc->ops->hal_tx_set_tidmap_prty =
  1257. hal_tx_update_tidmap_prty_generic_be;
  1258. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1259. hal_rx_get_rx_fragment_number_be,
  1260. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1261. hal_rx_tlv_da_is_mcbc_get_be;
  1262. hal_soc->ops->hal_rx_msdu_end_is_tkip_mic_err =
  1263. hal_rx_tlv_is_tkip_mic_err_get_be;
  1264. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1265. hal_rx_tlv_sa_is_valid_get_be;
  1266. hal_soc->ops->hal_rx_msdu_end_sa_idx_get = hal_rx_tlv_sa_idx_get_be;
  1267. hal_soc->ops->hal_rx_desc_is_first_msdu = hal_rx_desc_is_first_msdu_be;
  1268. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1269. hal_rx_tlv_l3_hdr_padding_get_be;
  1270. hal_soc->ops->hal_rx_encryption_info_valid =
  1271. hal_rx_encryption_info_valid_be;
  1272. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_be;
  1273. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1274. hal_rx_tlv_first_msdu_get_be;
  1275. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1276. hal_rx_tlv_da_is_valid_get_be;
  1277. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1278. hal_rx_tlv_last_msdu_get_be;
  1279. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1280. hal_rx_get_mpdu_mac_ad4_valid_be;
  1281. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1282. hal_rx_mpdu_start_sw_peer_id_get_be;
  1283. hal_soc->ops->hal_rx_tlv_peer_meta_data_get =
  1284. hal_rx_msdu_peer_meta_data_get_be;
  1285. #ifndef CONFIG_WORD_BASED_TLV
  1286. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_be;
  1287. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1288. hal_rx_mpdu_info_ampdu_flag_get_be;
  1289. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1290. hal_rx_hw_desc_get_ppduid_get_be;
  1291. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_be;
  1292. hal_soc->ops->hal_rx_tlv_phy_ppdu_id_get =
  1293. hal_rx_attn_phy_ppdu_id_get_be;
  1294. hal_soc->ops->hal_rx_get_filter_category =
  1295. hal_rx_get_filter_category_be;
  1296. #endif
  1297. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_be;
  1298. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_be;
  1299. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1300. hal_rx_get_mpdu_frame_control_valid_be;
  1301. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_be;
  1302. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_be;
  1303. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_be;
  1304. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1305. hal_rx_get_mpdu_sequence_control_valid_be;
  1306. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_be;
  1307. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_be;
  1308. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1309. hal_rx_mpdu_start_mpdu_qos_control_valid_get_be;
  1310. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1311. hal_rx_msdu_end_sa_sw_peer_id_get_be;
  1312. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1313. hal_rx_msdu0_buffer_addr_lsb_5332;
  1314. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1315. hal_rx_msdu_desc_info_ptr_get_5332;
  1316. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_5332;
  1317. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_5332;
  1318. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_be;
  1319. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_be;
  1320. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1321. hal_rx_get_mac_addr2_valid_be;
  1322. hal_soc->ops->hal_reo_config = hal_reo_config_5332;
  1323. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_be;
  1324. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1325. hal_rx_msdu_flow_idx_invalid_be;
  1326. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1327. hal_rx_msdu_flow_idx_timeout_be;
  1328. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1329. hal_rx_msdu_fse_metadata_get_be;
  1330. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1331. hal_rx_msdu_cce_match_get_be;
  1332. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1333. hal_rx_msdu_cce_metadata_get_be;
  1334. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1335. hal_rx_msdu_get_flow_params_be;
  1336. hal_soc->ops->hal_rx_tlv_get_tcp_chksum = hal_rx_tlv_get_tcp_chksum_be;
  1337. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_be;
  1338. #if defined(QCA_WIFI_QCA5332) && defined(WLAN_CFR_ENABLE) && \
  1339. defined(WLAN_ENH_CFR_ENABLE)
  1340. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_5332;
  1341. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_5332;
  1342. #else
  1343. hal_soc->ops->hal_rx_get_bb_info = NULL;
  1344. hal_soc->ops->hal_rx_get_rtt_info = NULL;
  1345. #endif
  1346. /* rx - msdu fast path info fields */
  1347. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1348. hal_rx_msdu_packet_metadata_get_generic_be;
  1349. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1350. hal_rx_mpdu_start_tlv_tag_valid_be;
  1351. hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get =
  1352. hal_rx_wbm_err_msdu_continuation_get_5332;
  1353. /* rx - TLV struct offsets */
  1354. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1355. hal_rx_msdu_end_offset_get_generic;
  1356. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1357. hal_rx_mpdu_start_offset_get_generic;
  1358. #ifndef NO_RX_PKT_HDR_TLV
  1359. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1360. hal_rx_pkt_tlv_offset_get_generic;
  1361. #endif
  1362. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_5332;
  1363. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1364. hal_rx_flow_get_tuple_info_be;
  1365. hal_soc->ops->hal_rx_flow_delete_entry =
  1366. hal_rx_flow_delete_entry_be;
  1367. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_be;
  1368. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1369. hal_compute_reo_remap_ix2_ix3_5332;
  1370. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1371. hal_rx_msdu_get_reo_destination_indication_be;
  1372. hal_soc->ops->hal_rx_get_tlv_size = hal_rx_get_tlv_size_generic_be;
  1373. hal_soc->ops->hal_rx_msdu_is_wlan_mcast =
  1374. hal_rx_msdu_is_wlan_mcast_generic_be;
  1375. hal_soc->ops->hal_tx_get_num_tcl_banks = hal_tx_get_num_tcl_banks_5332;
  1376. hal_soc->ops->hal_rx_tlv_decap_format_get =
  1377. hal_rx_tlv_decap_format_get_be;
  1378. #ifdef RECEIVE_OFFLOAD
  1379. hal_soc->ops->hal_rx_tlv_get_offload_info =
  1380. hal_rx_tlv_get_offload_info_be;
  1381. hal_soc->ops->hal_rx_get_proto_params = hal_rx_get_proto_params_be;
  1382. hal_soc->ops->hal_rx_get_l3_l4_offsets = hal_rx_get_l3_l4_offsets_be;
  1383. #endif
  1384. hal_soc->ops->hal_rx_tlv_msdu_done_get =
  1385. hal_rx_tlv_msdu_done_copy_get_5332;
  1386. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1387. hal_rx_msdu_start_msdu_len_get_be;
  1388. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1389. hal_rx_get_frame_ctrl_field_be;
  1390. hal_soc->ops->hal_rx_tlv_csum_err_get = hal_rx_tlv_csum_err_get_be;
  1391. hal_soc->ops->hal_rx_tlv_msdu_len_set =
  1392. hal_rx_msdu_start_msdu_len_set_be;
  1393. hal_soc->ops->hal_rx_tlv_sgi_get = hal_rx_tlv_sgi_get_be;
  1394. hal_soc->ops->hal_rx_tlv_rate_mcs_get = hal_rx_tlv_rate_mcs_get_be;
  1395. hal_soc->ops->hal_rx_tlv_bw_get = hal_rx_tlv_bw_get_be;
  1396. hal_soc->ops->hal_rx_tlv_get_pkt_type = hal_rx_tlv_get_pkt_type_be;
  1397. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_be;
  1398. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1399. hal_rx_tlv_decrypt_err_get_be;
  1400. hal_soc->ops->hal_rx_tlv_first_mpdu_get = hal_rx_tlv_first_mpdu_get_be;
  1401. hal_soc->ops->hal_rx_tlv_get_is_decrypted =
  1402. hal_rx_tlv_get_is_decrypted_be;
  1403. hal_soc->ops->hal_rx_msdu_get_keyid = hal_rx_msdu_get_keyid_be;
  1404. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1405. hal_soc->ops->hal_rx_priv_info_set_in_tlv =
  1406. hal_rx_priv_info_set_in_tlv_be;
  1407. hal_soc->ops->hal_rx_priv_info_get_from_tlv =
  1408. hal_rx_priv_info_get_from_tlv_be;
  1409. hal_soc->ops->hal_rx_pkt_hdr_get = hal_rx_pkt_hdr_get_be;
  1410. hal_soc->ops->hal_reo_setup = hal_reo_setup_5332;
  1411. #ifdef REO_SHARED_QREF_TABLE_EN
  1412. hal_soc->ops->hal_reo_shared_qaddr_setup = hal_reo_shared_qaddr_setup_be;
  1413. hal_soc->ops->hal_reo_shared_qaddr_init = hal_reo_shared_qaddr_init_be;
  1414. hal_soc->ops->hal_reo_shared_qaddr_detach = hal_reo_shared_qaddr_detach_be;
  1415. hal_soc->ops->hal_reo_shared_qaddr_write = hal_reo_shared_qaddr_write_be;
  1416. hal_soc->ops->hal_reo_shared_qaddr_cache_clear = hal_reo_shared_qaddr_cache_clear_be;
  1417. #endif
  1418. /* Overwrite the default BE ops */
  1419. hal_soc->ops->hal_get_rx_max_ba_window =
  1420. hal_get_rx_max_ba_window_qca5332;
  1421. hal_soc->ops->hal_get_reo_qdesc_size = hal_qca5332_get_reo_qdesc_size;
  1422. /* TX MONITOR */
  1423. #ifdef QCA_MONITOR_2_0_SUPPORT
  1424. hal_soc->ops->hal_txmon_is_mon_buf_addr_tlv =
  1425. hal_txmon_is_mon_buf_addr_tlv_generic_be;
  1426. hal_soc->ops->hal_txmon_populate_packet_info =
  1427. hal_txmon_populate_packet_info_generic_be;
  1428. hal_soc->ops->hal_txmon_status_parse_tlv =
  1429. hal_txmon_status_parse_tlv_generic_be;
  1430. hal_soc->ops->hal_txmon_status_get_num_users =
  1431. hal_txmon_status_get_num_users_generic_be;
  1432. #endif /* QCA_MONITOR_2_0_SUPPORT */
  1433. hal_soc->ops->hal_compute_reo_remap_ix0 = NULL;
  1434. hal_soc->ops->hal_tx_vdev_mismatch_routing_set =
  1435. hal_tx_vdev_mismatch_routing_set_generic_be;
  1436. hal_soc->ops->hal_tx_mcast_mlo_reinject_routing_set =
  1437. hal_tx_mcast_mlo_reinject_routing_set_generic_be;
  1438. hal_soc->ops->hal_get_ba_aging_timeout =
  1439. hal_get_ba_aging_timeout_be_generic;
  1440. hal_soc->ops->hal_setup_link_idle_list =
  1441. hal_setup_link_idle_list_generic_be;
  1442. hal_soc->ops->hal_cookie_conversion_reg_cfg_be =
  1443. hal_cookie_conversion_reg_cfg_generic_be;
  1444. hal_soc->ops->hal_set_ba_aging_timeout =
  1445. hal_set_ba_aging_timeout_be_generic;
  1446. hal_soc->ops->hal_tx_populate_bank_register =
  1447. hal_tx_populate_bank_register_be;
  1448. hal_soc->ops->hal_tx_vdev_mcast_ctrl_set =
  1449. hal_tx_vdev_mcast_ctrl_set_be;
  1450. hal_soc->ops->hal_get_tsf2_scratch_reg =
  1451. hal_get_tsf2_scratch_reg_qca5332;
  1452. hal_soc->ops->hal_get_tqm_scratch_reg =
  1453. hal_get_tqm_scratch_reg_qca5332;
  1454. #ifdef CONFIG_WORD_BASED_TLV
  1455. hal_soc->ops->hal_rx_mpdu_start_wmask_get =
  1456. hal_rx_mpdu_start_wmask_get_be;
  1457. hal_soc->ops->hal_rx_msdu_end_wmask_get =
  1458. hal_rx_msdu_end_wmask_get_be;
  1459. #endif
  1460. };
  1461. struct hal_hw_srng_config hw_srng_table_5332[] = {
  1462. /* TODO: max_rings can populated by querying HW capabilities */
  1463. { /* REO_DST */
  1464. .start_ring_id = HAL_SRNG_REO2SW1,
  1465. .max_rings = 8,
  1466. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1467. .lmac_ring = FALSE,
  1468. .ring_dir = HAL_SRNG_DST_RING,
  1469. .reg_start = {
  1470. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1471. REO_REG_REG_BASE),
  1472. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1473. REO_REG_REG_BASE)
  1474. },
  1475. .reg_size = {
  1476. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1477. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1478. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1479. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1480. },
  1481. .max_size =
  1482. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1483. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1484. },
  1485. { /* REO_EXCEPTION */
  1486. /* Designating REO2SW0 ring as exception ring. This ring is
  1487. * similar to other REO2SW rings though it is named as REO2SW0.
  1488. * Any of theREO2SW rings can be used as exception ring.
  1489. */
  1490. .start_ring_id = HAL_SRNG_REO2SW0,
  1491. .max_rings = 1,
  1492. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1493. .lmac_ring = FALSE,
  1494. .ring_dir = HAL_SRNG_DST_RING,
  1495. .reg_start = {
  1496. HWIO_REO_R0_REO2SW0_RING_BASE_LSB_ADDR(
  1497. REO_REG_REG_BASE),
  1498. HWIO_REO_R2_REO2SW0_RING_HP_ADDR(
  1499. REO_REG_REG_BASE)
  1500. },
  1501. /* Single ring - provide ring size if multiple rings of this
  1502. * type are supported
  1503. */
  1504. .reg_size = {},
  1505. .max_size =
  1506. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_BMSK >>
  1507. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_SHFT,
  1508. },
  1509. { /* REO_REINJECT */
  1510. .start_ring_id = HAL_SRNG_SW2REO,
  1511. .max_rings = 4,
  1512. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1513. .lmac_ring = FALSE,
  1514. .ring_dir = HAL_SRNG_SRC_RING,
  1515. .reg_start = {
  1516. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1517. REO_REG_REG_BASE),
  1518. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1519. REO_REG_REG_BASE)
  1520. },
  1521. /* Single ring - provide ring size if multiple rings of this
  1522. * type are supported
  1523. */
  1524. .reg_size = {
  1525. HWIO_REO_R0_SW2REO1_RING_BASE_LSB_ADDR(0) -
  1526. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(0),
  1527. HWIO_REO_R2_SW2REO1_RING_HP_ADDR(0) -
  1528. HWIO_REO_R2_SW2REO_RING_HP_ADDR(0)
  1529. },
  1530. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1531. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1532. },
  1533. { /* REO_CMD */
  1534. .start_ring_id = HAL_SRNG_REO_CMD,
  1535. .max_rings = 1,
  1536. .entry_size = (sizeof(struct tlv_32_hdr) +
  1537. sizeof(struct reo_get_queue_stats)) >> 2,
  1538. .lmac_ring = FALSE,
  1539. .ring_dir = HAL_SRNG_SRC_RING,
  1540. .reg_start = {
  1541. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1542. REO_REG_REG_BASE),
  1543. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1544. REO_REG_REG_BASE),
  1545. },
  1546. /* Single ring - provide ring size if multiple rings of this
  1547. * type are supported
  1548. */
  1549. .reg_size = {},
  1550. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1551. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1552. },
  1553. { /* REO_STATUS */
  1554. .start_ring_id = HAL_SRNG_REO_STATUS,
  1555. .max_rings = 1,
  1556. .entry_size = (sizeof(struct tlv_32_hdr) +
  1557. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1558. .lmac_ring = FALSE,
  1559. .ring_dir = HAL_SRNG_DST_RING,
  1560. .reg_start = {
  1561. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1562. REO_REG_REG_BASE),
  1563. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1564. REO_REG_REG_BASE),
  1565. },
  1566. /* Single ring - provide ring size if multiple rings of this
  1567. * type are supported
  1568. */
  1569. .reg_size = {},
  1570. .max_size =
  1571. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1572. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1573. },
  1574. { /* TCL_DATA */
  1575. .start_ring_id = HAL_SRNG_SW2TCL1,
  1576. .max_rings = 6,
  1577. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  1578. .lmac_ring = FALSE,
  1579. .ring_dir = HAL_SRNG_SRC_RING,
  1580. .reg_start = {
  1581. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1582. MAC_TCL_REG_REG_BASE),
  1583. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1584. MAC_TCL_REG_REG_BASE),
  1585. },
  1586. .reg_size = {
  1587. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1588. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1589. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1590. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1591. },
  1592. .max_size =
  1593. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1594. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1595. },
  1596. { /* TCL_CMD/CREDIT */
  1597. /* qca8074v2 and qca5332 uses this ring for data commands */
  1598. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1599. .max_rings = 1,
  1600. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  1601. .lmac_ring = FALSE,
  1602. .ring_dir = HAL_SRNG_SRC_RING,
  1603. .reg_start = {
  1604. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1605. MAC_TCL_REG_REG_BASE),
  1606. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1607. MAC_TCL_REG_REG_BASE),
  1608. },
  1609. /* Single ring - provide ring size if multiple rings of this
  1610. * type are supported
  1611. */
  1612. .reg_size = {},
  1613. .max_size =
  1614. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1615. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1616. },
  1617. { /* TCL_STATUS */
  1618. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1619. .max_rings = 1,
  1620. .entry_size = (sizeof(struct tlv_32_hdr) +
  1621. sizeof(struct tcl_status_ring)) >> 2,
  1622. .lmac_ring = FALSE,
  1623. .ring_dir = HAL_SRNG_DST_RING,
  1624. .reg_start = {
  1625. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1626. MAC_TCL_REG_REG_BASE),
  1627. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1628. MAC_TCL_REG_REG_BASE),
  1629. },
  1630. /* Single ring - provide ring size if multiple rings of this
  1631. * type are supported
  1632. */
  1633. .reg_size = {},
  1634. .max_size =
  1635. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1636. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1637. },
  1638. { /* CE_SRC */
  1639. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1640. .max_rings = 16,
  1641. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1642. .lmac_ring = FALSE,
  1643. .ring_dir = HAL_SRNG_SRC_RING,
  1644. .reg_start = {
  1645. HWIO_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR(
  1646. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE),
  1647. HWIO_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR(
  1648. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE),
  1649. },
  1650. .reg_size = {
  1651. WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1652. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1653. WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1654. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1655. },
  1656. .max_size =
  1657. HWIO_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_BMSK >>
  1658. HWIO_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_SHFT,
  1659. },
  1660. { /* CE_DST */
  1661. .start_ring_id = HAL_SRNG_CE_0_DST,
  1662. .max_rings = 16,
  1663. .entry_size = 8 >> 2,
  1664. /*TODO: entry_size above should actually be
  1665. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1666. * of struct ce_dst_desc in HW header files
  1667. */
  1668. .lmac_ring = FALSE,
  1669. .ring_dir = HAL_SRNG_SRC_RING,
  1670. .reg_start = {
  1671. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1672. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1673. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1674. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1675. },
  1676. .reg_size = {
  1677. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1678. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1679. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1680. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1681. },
  1682. .max_size =
  1683. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1684. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1685. },
  1686. { /* CE_DST_STATUS */
  1687. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1688. .max_rings = 16,
  1689. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1690. .lmac_ring = FALSE,
  1691. .ring_dir = HAL_SRNG_DST_RING,
  1692. .reg_start = {
  1693. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1694. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1695. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1696. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1697. },
  1698. /* TODO: check destination status ring registers */
  1699. .reg_size = {
  1700. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1701. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1702. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1703. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1704. },
  1705. .max_size =
  1706. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1707. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1708. },
  1709. { /* WBM_IDLE_LINK */
  1710. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1711. .max_rings = 1,
  1712. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1713. .lmac_ring = FALSE,
  1714. .ring_dir = HAL_SRNG_SRC_RING,
  1715. .reg_start = {
  1716. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1717. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(WBM_REG_REG_BASE),
  1718. },
  1719. /* Single ring - provide ring size if multiple rings of this
  1720. * type are supported
  1721. */
  1722. .reg_size = {},
  1723. .max_size =
  1724. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1725. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1726. },
  1727. { /* SW2WBM_RELEASE */
  1728. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1729. .max_rings = 1,
  1730. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1731. .lmac_ring = FALSE,
  1732. .ring_dir = HAL_SRNG_SRC_RING,
  1733. .reg_start = {
  1734. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1735. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  1736. },
  1737. /* Single ring - provide ring size if multiple rings of this
  1738. * type are supported
  1739. */
  1740. .reg_size = {},
  1741. .max_size =
  1742. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1743. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1744. },
  1745. { /* WBM2SW_RELEASE */
  1746. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1747. .max_rings = 8,
  1748. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1749. .lmac_ring = FALSE,
  1750. .ring_dir = HAL_SRNG_DST_RING,
  1751. .reg_start = {
  1752. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(
  1753. WBM_REG_REG_BASE),
  1754. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(
  1755. WBM_REG_REG_BASE),
  1756. },
  1757. .reg_size = {
  1758. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(
  1759. WBM_REG_REG_BASE) -
  1760. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(
  1761. WBM_REG_REG_BASE),
  1762. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(
  1763. WBM_REG_REG_BASE) -
  1764. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(
  1765. WBM_REG_REG_BASE),
  1766. },
  1767. .max_size =
  1768. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1769. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1770. },
  1771. { /* RXDMA_BUF */
  1772. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1773. #ifdef IPA_OFFLOAD
  1774. .max_rings = 3,
  1775. #else
  1776. .max_rings = 3,
  1777. #endif
  1778. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1779. .lmac_ring = TRUE,
  1780. .ring_dir = HAL_SRNG_SRC_RING,
  1781. /* reg_start is not set because LMAC rings are not accessed
  1782. * from host
  1783. */
  1784. .reg_start = {},
  1785. .reg_size = {},
  1786. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1787. },
  1788. { /* RXDMA_DST */
  1789. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1790. .max_rings = 0,
  1791. .entry_size = 0/*sizeof(struct reo_entrance_ring) >> 2*/,
  1792. .lmac_ring = TRUE,
  1793. .ring_dir = HAL_SRNG_DST_RING,
  1794. /* reg_start is not set because LMAC rings are not accessed
  1795. * from host
  1796. */
  1797. .reg_start = {},
  1798. .reg_size = {},
  1799. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1800. },
  1801. #ifdef QCA_MONITOR_2_0_SUPPORT
  1802. { /* RXDMA_MONITOR_BUF */
  1803. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1804. .max_rings = 1,
  1805. .entry_size = sizeof(struct mon_ingress_ring) >> 2,
  1806. .lmac_ring = TRUE,
  1807. .ring_dir = HAL_SRNG_SRC_RING,
  1808. /* reg_start is not set because LMAC rings are not accessed
  1809. * from host
  1810. */
  1811. .reg_start = {},
  1812. .reg_size = {},
  1813. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  1814. },
  1815. #else
  1816. {},
  1817. #endif
  1818. { /* RXDMA_MONITOR_STATUS */
  1819. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1820. .max_rings = 0,
  1821. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1822. .lmac_ring = TRUE,
  1823. .ring_dir = HAL_SRNG_SRC_RING,
  1824. /* reg_start is not set because LMAC rings are not accessed
  1825. * from host
  1826. */
  1827. .reg_start = {},
  1828. .reg_size = {},
  1829. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1830. },
  1831. #ifdef QCA_MONITOR_2_0_SUPPORT
  1832. { /* RXDMA_MONITOR_DST */
  1833. .start_ring_id = HAL_SRNG_WMAC1_RXMON2SW0,
  1834. .max_rings = 2,
  1835. .entry_size = sizeof(struct mon_destination_ring) >> 2,
  1836. .lmac_ring = TRUE,
  1837. .ring_dir = HAL_SRNG_DST_RING,
  1838. /* reg_start is not set because LMAC rings are not accessed
  1839. * from host
  1840. */
  1841. .reg_start = {},
  1842. .reg_size = {},
  1843. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  1844. },
  1845. #else
  1846. {},
  1847. #endif
  1848. { /* RXDMA_MONITOR_DESC */
  1849. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1850. .max_rings = 0,
  1851. .entry_size = 0/*sizeof(struct sw_monitor_ring) >> 2*/,
  1852. .lmac_ring = TRUE,
  1853. .ring_dir = HAL_SRNG_DST_RING,
  1854. /* reg_start is not set because LMAC rings are not accessed
  1855. * from host
  1856. */
  1857. .reg_start = {},
  1858. .reg_size = {},
  1859. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  1860. },
  1861. { /* DIR_BUF_RX_DMA_SRC */
  1862. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1863. /* one ring for spectral and one ring for cfr */
  1864. .max_rings = 2,
  1865. .entry_size = 2,
  1866. .lmac_ring = TRUE,
  1867. .ring_dir = HAL_SRNG_SRC_RING,
  1868. /* reg_start is not set because LMAC rings are not accessed
  1869. * from host
  1870. */
  1871. .reg_start = {},
  1872. .reg_size = {},
  1873. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1874. },
  1875. #ifdef WLAN_FEATURE_CIF_CFR
  1876. { /* WIFI_POS_SRC */
  1877. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1878. .max_rings = 1,
  1879. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1880. .lmac_ring = TRUE,
  1881. .ring_dir = HAL_SRNG_SRC_RING,
  1882. /* reg_start is not set because LMAC rings are not accessed
  1883. * from host
  1884. */
  1885. .reg_start = {},
  1886. .reg_size = {},
  1887. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  1888. },
  1889. #endif
  1890. /* PPE rings are not present in Miami. Added dummy entries to preserve
  1891. * Array Index
  1892. */
  1893. /* REO2PPE */
  1894. {},
  1895. /* PPE2TCL */
  1896. {},
  1897. /* PPE_RELEASE */
  1898. {},
  1899. #ifdef QCA_MONITOR_2_0_SUPPORT
  1900. { /* TX_MONITOR_BUF */
  1901. .start_ring_id = HAL_SRNG_SW2TXMON_BUF0,
  1902. .max_rings = 1,
  1903. .entry_size = sizeof(struct mon_ingress_ring) >> 2,
  1904. .lmac_ring = TRUE,
  1905. .ring_dir = HAL_SRNG_SRC_RING,
  1906. /* reg_start is not set because LMAC rings are not accessed
  1907. * from host
  1908. */
  1909. .reg_start = {},
  1910. .reg_size = {},
  1911. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  1912. },
  1913. { /* TX_MONITOR_DST */
  1914. .start_ring_id = HAL_SRNG_WMAC1_TXMON2SW0,
  1915. .max_rings = 2,
  1916. .entry_size = sizeof(struct mon_destination_ring) >> 2,
  1917. .lmac_ring = TRUE,
  1918. .ring_dir = HAL_SRNG_DST_RING,
  1919. /* reg_start is not set because LMAC rings are not accessed
  1920. * from host
  1921. */
  1922. .reg_start = {},
  1923. .reg_size = {},
  1924. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  1925. },
  1926. #else
  1927. {},
  1928. {},
  1929. #endif
  1930. { /* SW2RXDMA */
  1931. .start_ring_id = HAL_SRNG_SW2RXDMA_BUF0,
  1932. .max_rings = 3,
  1933. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1934. .lmac_ring = TRUE,
  1935. .ring_dir = HAL_SRNG_SRC_RING,
  1936. /* reg_start is not set because LMAC rings are not accessed
  1937. * from host
  1938. */
  1939. .reg_start = {},
  1940. .reg_size = {},
  1941. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  1942. .dmac_cmn_ring = TRUE,
  1943. },
  1944. };
  1945. /**
  1946. * hal_srng_hw_reg_offset_init_qca5332() - Initialize the HW srng reg offset
  1947. * applicable only for qca5332
  1948. * @hal_soc: HAL Soc handle
  1949. *
  1950. * Return: None
  1951. */
  1952. static inline void hal_srng_hw_reg_offset_init_qca5332(struct hal_soc *hal_soc)
  1953. {
  1954. int32_t *hw_reg_offset = hal_soc->hal_hw_reg_offset;
  1955. hw_reg_offset[DST_MSI2_BASE_LSB] = REG_OFFSET(DST, MSI2_BASE_LSB),
  1956. hw_reg_offset[DST_MSI2_BASE_MSB] = REG_OFFSET(DST, MSI2_BASE_MSB),
  1957. hw_reg_offset[DST_MSI2_DATA] = REG_OFFSET(DST, MSI2_DATA),
  1958. hw_reg_offset[DST_PRODUCER_INT2_SETUP] =
  1959. REG_OFFSET(DST, PRODUCER_INT2_SETUP);
  1960. }
  1961. /**
  1962. * hal_qca5332_attach()- Attach 5332 target specific hal_soc ops,
  1963. * offset and srng table
  1964. * Return: void
  1965. */
  1966. void hal_qca5332_attach(struct hal_soc *hal_soc)
  1967. {
  1968. hal_soc->hw_srng_table = hw_srng_table_5332;
  1969. hal_srng_hw_reg_offset_init_generic(hal_soc);
  1970. hal_srng_hw_reg_offset_init_qca5332(hal_soc);
  1971. hal_hw_txrx_default_ops_attach_be(hal_soc);
  1972. hal_hw_txrx_ops_attach_qca5332(hal_soc);
  1973. hal_soc->dmac_cmn_src_rxbuf_ring = true;
  1974. }