dp_tx.c 56 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073
  1. /*
  2. * Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "htt.h"
  19. #include "dp_tx.h"
  20. #include "dp_tx_desc.h"
  21. #include "dp_peer.h"
  22. #include "dp_types.h"
  23. #include "hal_tx.h"
  24. #include "qdf_mem.h"
  25. #include "qdf_nbuf.h"
  26. #include <wlan_cfg.h>
  27. #ifdef MESH_MODE_SUPPORT
  28. #include "if_meta_hdr.h"
  29. #endif
  30. #ifdef TX_PER_PDEV_DESC_POOL
  31. #define DP_TX_GET_DESC_POOL_ID(vdev) (vdev->pdev->pdev_id)
  32. #define DP_TX_GET_RING_ID(vdev) (vdev->pdev->pdev_id)
  33. #else
  34. #ifdef TX_PER_VDEV_DESC_POOL
  35. #define DP_TX_GET_DESC_POOL_ID(vdev) (vdev->vdev_id)
  36. #define DP_TX_GET_RING_ID(vdev) (vdev->pdev->pdev_id)
  37. #else
  38. #define DP_TX_GET_DESC_POOL_ID(vdev) qdf_get_cpu()
  39. #define DP_TX_GET_RING_ID(vdev) qdf_get_cpu()
  40. #endif /* TX_PER_VDEV_DESC_POOL */
  41. #endif /* TX_PER_PDEV_DESC_POOL */
  42. /* TODO Add support in TSO */
  43. #define DP_DESC_NUM_FRAG(x) 0
  44. /* disable TQM_BYPASS */
  45. #define TQM_BYPASS_WAR 0
  46. /**
  47. * dp_tx_get_queue() - Returns Tx queue IDs to be used for this Tx frame
  48. * @vdev: DP Virtual device handle
  49. * @nbuf: Buffer pointer
  50. * @queue: queue ids container for nbuf
  51. *
  52. * TX packet queue has 2 instances, software descriptors id and dma ring id
  53. * Based on tx feature and hardware configuration queue id combination could be
  54. * different.
  55. * For example -
  56. * With XPS enabled,all TX descriptor pools and dma ring are assigned per cpu id
  57. * With no XPS,lock based resource protection, Descriptor pool ids are different
  58. * for each vdev, dma ring id will be same as single pdev id
  59. *
  60. * Return: None
  61. */
  62. static inline void dp_tx_get_queue(struct dp_vdev *vdev,
  63. qdf_nbuf_t nbuf, struct dp_tx_queue *queue)
  64. {
  65. queue->desc_pool_id = DP_TX_GET_DESC_POOL_ID(vdev);
  66. queue->ring_id = DP_TX_GET_RING_ID(vdev);
  67. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  68. "%s, pool_id:%d ring_id: %d\n",
  69. __func__, queue->desc_pool_id, queue->ring_id);
  70. return;
  71. }
  72. /**
  73. * dp_tx_desc_release() - Release Tx Descriptor
  74. * @tx_desc : Tx Descriptor
  75. * @desc_pool_id: Descriptor Pool ID
  76. *
  77. * Deallocate all resources attached to Tx descriptor and free the Tx
  78. * descriptor.
  79. *
  80. * Return:
  81. */
  82. static void
  83. dp_tx_desc_release(struct dp_tx_desc_s *tx_desc, uint8_t desc_pool_id)
  84. {
  85. struct dp_pdev *pdev = tx_desc->pdev;
  86. struct dp_soc *soc;
  87. uint8_t comp_status = 0;
  88. qdf_assert(pdev);
  89. soc = pdev->soc;
  90. DP_STATS_INC(tx_desc->vdev, tx_i.freed.num, 1);
  91. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG)
  92. dp_tx_ext_desc_free(soc, tx_desc->msdu_ext_desc, desc_pool_id);
  93. qdf_atomic_dec(&pdev->num_tx_outstanding);
  94. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  95. qdf_atomic_dec(&pdev->num_tx_exception);
  96. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  97. hal_tx_comp_get_buffer_source(&tx_desc->comp))
  98. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp);
  99. else
  100. comp_status = HAL_TX_COMP_RELEASE_REASON_FW;
  101. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  102. "Tx Completion Release desc %d status %d outstanding %d\n",
  103. tx_desc->id, comp_status,
  104. qdf_atomic_read(&pdev->num_tx_outstanding));
  105. dp_tx_desc_free(soc, tx_desc, desc_pool_id);
  106. return;
  107. }
  108. /**
  109. * dp_tx_htt_metadata_prepare() - Prepare HTT metadata for special frames
  110. * @vdev: DP vdev Handle
  111. * @nbuf: skb
  112. * @align_pad: Alignment Pad bytes to be added in frame header before adding HTT
  113. * metadata
  114. *
  115. * Prepares and fills HTT metadata in the frame pre-header for special frames
  116. * that should be transmitted using varying transmit parameters.
  117. * There are 2 VDEV modes that currently needs this special metadata -
  118. * 1) Mesh Mode
  119. * 2) DSRC Mode
  120. *
  121. * Return: HTT metadata size
  122. *
  123. */
  124. static uint8_t dp_tx_prepare_htt_metadata(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  125. uint8_t align_pad, uint32_t *meta_data)
  126. {
  127. struct htt_tx_msdu_desc_ext2_t *desc_ext =
  128. (struct htt_tx_msdu_desc_ext2_t *) meta_data;
  129. uint8_t htt_desc_size = 0;
  130. uint8_t *hdr = NULL;
  131. qdf_nbuf_unshare(nbuf);
  132. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 1);
  133. /*
  134. * Metadata - HTT MSDU Extension header
  135. */
  136. htt_desc_size = sizeof(struct htt_tx_msdu_desc_ext2_t);
  137. if (vdev->mesh_vdev) {
  138. /* Fill and add HTT metaheader */
  139. hdr = qdf_nbuf_push_head(nbuf, htt_desc_size + align_pad);
  140. qdf_mem_copy(hdr, desc_ext, htt_desc_size);
  141. } else if (vdev->opmode == wlan_op_mode_ocb) {
  142. /* Todo - Add support for DSRC */
  143. }
  144. return htt_desc_size;
  145. }
  146. /**
  147. * dp_tx_prepare_tso_ext_desc() - Prepare MSDU extension descriptor for TSO
  148. * @tso_seg: TSO segment to process
  149. * @ext_desc: Pointer to MSDU extension descriptor
  150. *
  151. * Return: void
  152. */
  153. #if defined(FEATURE_TSO)
  154. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  155. void *ext_desc)
  156. {
  157. uint8_t num_frag;
  158. uint32_t *buf_ptr;
  159. uint32_t tso_flags;
  160. /*
  161. * Set tso_en, tcp_flags(NS, CWR, ECE, URG, ACK, PSH, RST, SYN, FIN),
  162. * tcp_flag_mask
  163. *
  164. * Checksum enable flags are set in TCL descriptor and not in Extension
  165. * Descriptor (H/W ignores checksum_en flags in MSDU ext descriptor)
  166. */
  167. tso_flags = *(uint32_t *) &tso_seg->tso_flags;
  168. hal_tx_ext_desc_set_tso_flags(ext_desc, tso_flags);
  169. hal_tx_ext_desc_set_msdu_length(ext_desc, tso_seg->tso_flags.l2_len,
  170. tso_seg->tso_flags.ip_len);
  171. hal_tx_ext_desc_set_tcp_seq(ext_desc, tso_seg->tso_flags.tcp_seq_num);
  172. hal_tx_ext_desc_set_ip_id(ext_desc, tso_seg->tso_flags.ip_id);
  173. for (num_frag = 0; num_frag < tso_seg->num_frags; num_frag++) {
  174. uint32_t lo = 0;
  175. uint32_t hi = 0;
  176. qdf_dmaaddr_to_32s(
  177. tso_seg->tso_frags[num_frag].paddr, &lo, &hi);
  178. hal_tx_ext_desc_set_buffer(ext_desc, num_frag, lo, hi,
  179. tso_seg->tso_frags[num_frag].length);
  180. }
  181. return;
  182. }
  183. #else
  184. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  185. void *ext_desc)
  186. {
  187. return;
  188. }
  189. #endif
  190. /**
  191. * dp_tx_prepare_tso() - Given a jumbo msdu, prepare the TSO info
  192. * @vdev: virtual device handle
  193. * @msdu: network buffer
  194. * @msdu_info: meta data associated with the msdu
  195. *
  196. * Return: QDF_STATUS_SUCCESS success
  197. */
  198. #if defined(FEATURE_TSO)
  199. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  200. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  201. {
  202. struct qdf_tso_seg_elem_t *tso_seg;
  203. int num_seg = qdf_nbuf_get_tso_num_seg(msdu);
  204. struct dp_soc *soc = vdev->pdev->soc;
  205. struct qdf_tso_info_t *tso_info;
  206. tso_info = &msdu_info->u.tso_info;
  207. tso_info->curr_seg = NULL;
  208. tso_info->tso_seg_list = NULL;
  209. tso_info->num_segs = num_seg;
  210. msdu_info->frm_type = dp_tx_frm_tso;
  211. while (num_seg) {
  212. tso_seg = dp_tx_tso_desc_alloc(
  213. soc, msdu_info->tx_queue.desc_pool_id);
  214. if (tso_seg) {
  215. tso_seg->next = tso_info->tso_seg_list;
  216. tso_info->tso_seg_list = tso_seg;
  217. num_seg--;
  218. } else {
  219. struct qdf_tso_seg_elem_t *next_seg;
  220. struct qdf_tso_seg_elem_t *free_seg =
  221. tso_info->tso_seg_list;
  222. while (free_seg) {
  223. next_seg = free_seg->next;
  224. dp_tx_tso_desc_free(soc,
  225. msdu_info->tx_queue.desc_pool_id,
  226. free_seg);
  227. free_seg = next_seg;
  228. }
  229. return QDF_STATUS_E_NOMEM;
  230. }
  231. }
  232. msdu_info->num_seg =
  233. qdf_nbuf_get_tso_info(soc->osdev, msdu, tso_info);
  234. tso_info->curr_seg = tso_info->tso_seg_list;
  235. return QDF_STATUS_SUCCESS;
  236. }
  237. #else
  238. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  239. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  240. {
  241. return QDF_STATUS_E_NOMEM;
  242. }
  243. #endif
  244. /**
  245. * dp_tx_prepare_ext_desc() - Allocate and prepare MSDU extension descriptor
  246. * @vdev: DP Vdev handle
  247. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  248. * @desc_pool_id: Descriptor Pool ID
  249. *
  250. * Return:
  251. */
  252. static
  253. struct dp_tx_ext_desc_elem_s *dp_tx_prepare_ext_desc(struct dp_vdev *vdev,
  254. struct dp_tx_msdu_info_s *msdu_info, uint8_t desc_pool_id)
  255. {
  256. uint8_t i;
  257. uint8_t cached_ext_desc[HAL_TX_EXT_DESC_WITH_META_DATA];
  258. struct dp_tx_seg_info_s *seg_info;
  259. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  260. struct dp_soc *soc = vdev->pdev->soc;
  261. /* Allocate an extension descriptor */
  262. msdu_ext_desc = dp_tx_ext_desc_alloc(soc, desc_pool_id);
  263. qdf_mem_zero(&cached_ext_desc[0], HAL_TX_EXT_DESC_WITH_META_DATA);
  264. if (!msdu_ext_desc)
  265. return NULL;
  266. if (qdf_unlikely(vdev->mesh_vdev)) {
  267. qdf_mem_copy(&cached_ext_desc[HAL_TX_EXTENSION_DESC_LEN_BYTES],
  268. &msdu_info->meta_data[0],
  269. sizeof(struct htt_tx_msdu_desc_ext2_t));
  270. qdf_atomic_inc(&vdev->pdev->num_tx_exception);
  271. }
  272. switch (msdu_info->frm_type) {
  273. case dp_tx_frm_sg:
  274. case dp_tx_frm_me:
  275. case dp_tx_frm_raw:
  276. seg_info = msdu_info->u.sg_info.curr_seg;
  277. /* Update the buffer pointers in MSDU Extension Descriptor */
  278. for (i = 0; i < seg_info->frag_cnt; i++) {
  279. hal_tx_ext_desc_set_buffer(&cached_ext_desc[0], i,
  280. seg_info->frags[i].paddr_lo,
  281. seg_info->frags[i].paddr_hi,
  282. seg_info->frags[i].len);
  283. }
  284. break;
  285. case dp_tx_frm_tso:
  286. dp_tx_prepare_tso_ext_desc(&msdu_info->u.tso_info.curr_seg->seg,
  287. &cached_ext_desc[0]);
  288. break;
  289. default:
  290. break;
  291. }
  292. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  293. cached_ext_desc, HAL_TX_EXT_DESC_WITH_META_DATA);
  294. hal_tx_ext_desc_sync(&cached_ext_desc[0],
  295. msdu_ext_desc->vaddr);
  296. return msdu_ext_desc;
  297. }
  298. /**
  299. * dp_tx_desc_prepare_single - Allocate and prepare Tx descriptor
  300. * @vdev: DP vdev handle
  301. * @nbuf: skb
  302. * @desc_pool_id: Descriptor pool ID
  303. * Allocate and prepare Tx descriptor with msdu information.
  304. *
  305. * Return: Pointer to Tx Descriptor on success,
  306. * NULL on failure
  307. */
  308. static
  309. struct dp_tx_desc_s *dp_tx_prepare_desc_single(struct dp_vdev *vdev,
  310. qdf_nbuf_t nbuf, uint8_t desc_pool_id,
  311. uint32_t *meta_data)
  312. {
  313. QDF_STATUS status;
  314. uint8_t align_pad;
  315. uint8_t is_exception = 0;
  316. uint8_t htt_hdr_size;
  317. struct ether_header *eh;
  318. struct dp_tx_desc_s *tx_desc;
  319. struct dp_pdev *pdev = vdev->pdev;
  320. struct dp_soc *soc = pdev->soc;
  321. /* Flow control/Congestion Control processing */
  322. status = dp_tx_flow_control(vdev);
  323. if (QDF_STATUS_E_RESOURCES == status) {
  324. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  325. "%s Tx Resource Full\n", __func__);
  326. /* TODO Stop Tx Queues */
  327. }
  328. /* Allocate software Tx descriptor */
  329. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  330. if (qdf_unlikely(!tx_desc)) {
  331. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  332. "%s Tx Desc Alloc Failed\n", __func__);
  333. return NULL;
  334. }
  335. /* Flow control/Congestion Control counters */
  336. qdf_atomic_inc(&pdev->num_tx_outstanding);
  337. /* Initialize the SW tx descriptor */
  338. tx_desc->nbuf = nbuf;
  339. tx_desc->frm_type = dp_tx_frm_std;
  340. tx_desc->tx_encap_type = vdev->tx_encap_type;
  341. tx_desc->vdev = vdev;
  342. tx_desc->pdev = pdev;
  343. tx_desc->msdu_ext_desc = NULL;
  344. align_pad = ((unsigned long) qdf_nbuf_mapped_paddr_get(nbuf)) & 0x7;
  345. tx_desc->pkt_offset = align_pad;
  346. /*
  347. * For special modes (vdev_type == ocb or mesh), data frames should be
  348. * transmitted using varying transmit parameters (tx spec) which include
  349. * transmit rate, power, priority, channel, channel bandwidth , nss etc.
  350. * These are filled in HTT MSDU descriptor and sent in frame pre-header.
  351. * These frames are sent as exception packets to firmware.
  352. */
  353. if (qdf_unlikely(vdev->mesh_vdev ||
  354. (vdev->opmode == wlan_op_mode_ocb))) {
  355. htt_hdr_size = dp_tx_prepare_htt_metadata(vdev, nbuf,
  356. align_pad, meta_data);
  357. tx_desc->pkt_offset += htt_hdr_size;
  358. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  359. is_exception = 1;
  360. }
  361. if (qdf_unlikely(vdev->nawds_enabled)) {
  362. eh = (struct ether_header *) qdf_nbuf_data(nbuf);
  363. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  364. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  365. is_exception = 1;
  366. }
  367. }
  368. #if !TQM_BYPASS_WAR
  369. if (is_exception)
  370. #endif
  371. {
  372. /* Temporary WAR due to TQM VP issues */
  373. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  374. qdf_atomic_inc(&pdev->num_tx_exception);
  375. }
  376. if (qdf_unlikely(QDF_STATUS_SUCCESS !=
  377. qdf_nbuf_map(soc->osdev, nbuf,
  378. QDF_DMA_TO_DEVICE))) {
  379. /* Handle failure */
  380. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  381. "qdf_nbuf_map failed\n");
  382. goto failure;
  383. }
  384. return tx_desc;
  385. failure:
  386. DP_STATS_INC_PKT(vdev, tx_i.dropped.dropped_pkt, 1,
  387. qdf_nbuf_len(nbuf));
  388. DP_STATS_INC(vdev, tx_i.dropped.dma_error, 1);
  389. dp_tx_desc_release(tx_desc, desc_pool_id);
  390. return NULL;
  391. }
  392. /**
  393. * dp_tx_prepare_desc() - Allocate and prepare Tx descriptor for multisegment frame
  394. * @vdev: DP vdev handle
  395. * @nbuf: skb
  396. * @msdu_info: Info to be setup in MSDU descriptor and MSDU extension descriptor
  397. * @desc_pool_id : Descriptor Pool ID
  398. *
  399. * Allocate and prepare Tx descriptor with msdu and fragment descritor
  400. * information. For frames wth fragments, allocate and prepare
  401. * an MSDU extension descriptor
  402. *
  403. * Return: Pointer to Tx Descriptor on success,
  404. * NULL on failure
  405. */
  406. static struct dp_tx_desc_s *dp_tx_prepare_desc(struct dp_vdev *vdev,
  407. qdf_nbuf_t nbuf, struct dp_tx_msdu_info_s *msdu_info,
  408. uint8_t desc_pool_id)
  409. {
  410. struct dp_tx_desc_s *tx_desc;
  411. QDF_STATUS status;
  412. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  413. struct dp_pdev *pdev = vdev->pdev;
  414. struct dp_soc *soc = pdev->soc;
  415. /* Flow control/Congestion Control processing */
  416. status = dp_tx_flow_control(vdev);
  417. if (QDF_STATUS_E_RESOURCES == status) {
  418. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  419. "%s Tx Resource Full\n", __func__);
  420. /* TODO Stop Tx Queues */
  421. }
  422. /* Allocate software Tx descriptor */
  423. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  424. if (!tx_desc)
  425. return NULL;
  426. /* Flow control/Congestion Control counters */
  427. qdf_atomic_inc(&pdev->num_tx_outstanding);
  428. /* Initialize the SW tx descriptor */
  429. tx_desc->nbuf = nbuf;
  430. tx_desc->frm_type = msdu_info->frm_type;
  431. tx_desc->tx_encap_type = vdev->tx_encap_type;
  432. tx_desc->vdev = vdev;
  433. tx_desc->pdev = pdev;
  434. tx_desc->pkt_offset = 0;
  435. /* Handle scattered frames - TSO/SG/ME */
  436. /* Allocate and prepare an extension descriptor for scattered frames */
  437. msdu_ext_desc = dp_tx_prepare_ext_desc(vdev, msdu_info, desc_pool_id);
  438. if (!msdu_ext_desc) {
  439. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  440. "%s Tx Extension Descriptor Alloc Fail\n",
  441. __func__);
  442. goto failure;
  443. }
  444. #if TQM_BYPASS_WAR
  445. /* Temporary WAR due to TQM VP issues */
  446. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  447. qdf_atomic_inc(&pdev->num_tx_exception);
  448. #endif
  449. if (qdf_unlikely(vdev->mesh_vdev))
  450. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  451. tx_desc->msdu_ext_desc = msdu_ext_desc;
  452. tx_desc->flags |= DP_TX_DESC_FLAG_FRAG;
  453. return tx_desc;
  454. failure:
  455. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  456. DP_STATS_INC_PKT(vdev, tx_i.dropped.dropped_pkt, 1,
  457. qdf_nbuf_len(nbuf));
  458. dp_tx_desc_release(tx_desc, desc_pool_id);
  459. return NULL;
  460. }
  461. /**
  462. * dp_tx_prepare_raw() - Prepare RAW packet TX
  463. * @vdev: DP vdev handle
  464. * @nbuf: buffer pointer
  465. * @seg_info: Pointer to Segment info Descriptor to be prepared
  466. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension
  467. * descriptor
  468. *
  469. * Return:
  470. */
  471. static qdf_nbuf_t dp_tx_prepare_raw(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  472. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  473. {
  474. qdf_nbuf_t curr_nbuf = NULL;
  475. uint16_t total_len = 0;
  476. int32_t i;
  477. struct dp_tx_sg_info_s *sg_info = &msdu_info->u.sg_info;
  478. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, nbuf,
  479. QDF_DMA_TO_DEVICE)) {
  480. qdf_print("dma map error\n");
  481. qdf_nbuf_free(nbuf);
  482. return NULL;
  483. }
  484. for (curr_nbuf = nbuf, i = 0; curr_nbuf;
  485. curr_nbuf = qdf_nbuf_next(nbuf), i++) {
  486. seg_info->frags[i].paddr_lo =
  487. qdf_nbuf_get_frag_paddr(curr_nbuf, 0);
  488. seg_info->frags[i].paddr_hi = 0x0;
  489. seg_info->frags[i].len = qdf_nbuf_len(curr_nbuf);
  490. seg_info->frags[i].vaddr = (void *) curr_nbuf;
  491. total_len += qdf_nbuf_len(curr_nbuf);
  492. }
  493. seg_info->frag_cnt = i;
  494. seg_info->total_len = total_len;
  495. seg_info->next = NULL;
  496. sg_info->curr_seg = seg_info;
  497. msdu_info->frm_type = dp_tx_frm_raw;
  498. msdu_info->num_seg = 1;
  499. return nbuf;
  500. }
  501. /**
  502. * dp_tx_hw_enqueue() - Enqueue to TCL HW for transmit
  503. * @soc: DP Soc Handle
  504. * @vdev: DP vdev handle
  505. * @tx_desc: Tx Descriptor Handle
  506. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  507. * @fw_metadata: Metadata to send to Target Firmware along with frame
  508. * @ring_id: Ring ID of H/W ring to which we enqueue the packet
  509. *
  510. * Gets the next free TCL HW DMA descriptor and sets up required parameters
  511. * from software Tx descriptor
  512. *
  513. * Return:
  514. */
  515. static QDF_STATUS dp_tx_hw_enqueue(struct dp_soc *soc, struct dp_vdev *vdev,
  516. struct dp_tx_desc_s *tx_desc, uint8_t tid,
  517. uint16_t fw_metadata, uint8_t ring_id)
  518. {
  519. uint8_t type;
  520. uint16_t length;
  521. void *hal_tx_desc, *hal_tx_desc_cached;
  522. qdf_dma_addr_t dma_addr;
  523. uint8_t cached_desc[HAL_TX_DESC_LEN_BYTES];
  524. /* Return Buffer Manager ID */
  525. uint8_t bm_id = ring_id;
  526. void *hal_srng = soc->tcl_data_ring[ring_id].hal_srng;
  527. hal_tx_desc_cached = (void *) cached_desc;
  528. qdf_mem_zero_outline(hal_tx_desc_cached, HAL_TX_DESC_LEN_BYTES);
  529. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG) {
  530. length = HAL_TX_EXT_DESC_WITH_META_DATA;
  531. type = HAL_TX_BUF_TYPE_EXT_DESC;
  532. dma_addr = tx_desc->msdu_ext_desc->paddr;
  533. } else {
  534. length = qdf_nbuf_len(tx_desc->nbuf);
  535. type = HAL_TX_BUF_TYPE_BUFFER;
  536. /**
  537. * For non-scatter regular frames, buffer pointer is directly
  538. * programmed in TCL input descriptor instead of using an MSDU
  539. * extension descriptor.For the direct buffer pointer case, HW
  540. * requirement is that descriptor should always point to a
  541. * 8-byte aligned address.
  542. * Alignment padding is already accounted in pkt_offset
  543. *
  544. */
  545. dma_addr = (qdf_nbuf_mapped_paddr_get(tx_desc->nbuf) & ~0x7);
  546. }
  547. hal_tx_desc_set_fw_metadata(hal_tx_desc_cached, fw_metadata);
  548. hal_tx_desc_set_buf_addr(hal_tx_desc_cached,
  549. dma_addr , bm_id, tx_desc->id, type);
  550. hal_tx_desc_set_buf_length(hal_tx_desc_cached, length);
  551. hal_tx_desc_set_buf_offset(hal_tx_desc_cached, tx_desc->pkt_offset);
  552. hal_tx_desc_set_encap_type(hal_tx_desc_cached, tx_desc->tx_encap_type);
  553. hal_tx_desc_set_dscp_tid_table_id(hal_tx_desc_cached,
  554. vdev->dscp_tid_map_id);
  555. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  556. "%s length:%d , type = %d, dma_addr %llx, offset %d\n",
  557. __func__, length, type, (uint64_t)dma_addr,
  558. tx_desc->pkt_offset);
  559. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  560. hal_tx_desc_set_to_fw(hal_tx_desc_cached, 1);
  561. /*
  562. * TODO
  563. * Fix this , this should be based on vdev opmode (AP or STA)
  564. * Enable both AddrX and AddrY flags for now
  565. */
  566. hal_tx_desc_set_addr_search_flags(hal_tx_desc_cached,
  567. HAL_TX_DESC_ADDRX_EN | HAL_TX_DESC_ADDRY_EN);
  568. if ((qdf_nbuf_get_tx_cksum(tx_desc->nbuf) == QDF_NBUF_TX_CKSUM_TCP_UDP)
  569. || qdf_nbuf_is_tso(tx_desc->nbuf)) {
  570. hal_tx_desc_set_l3_checksum_en(hal_tx_desc_cached, 1);
  571. hal_tx_desc_set_l4_checksum_en(hal_tx_desc_cached, 1);
  572. }
  573. if (tid != HTT_TX_EXT_TID_INVALID)
  574. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached, tid);
  575. if (tx_desc->flags & DP_TX_DESC_FLAG_MESH)
  576. hal_tx_desc_set_mesh_en(hal_tx_desc_cached, 1);
  577. /* Sync cached descriptor with HW */
  578. hal_tx_desc = hal_srng_src_get_next(soc->hal_soc, hal_srng);
  579. if (!hal_tx_desc) {
  580. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  581. "%s TCL ring full ring_id:%d\n", __func__, ring_id);
  582. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  583. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  584. DP_STATS_INC_PKT(vdev, tx_i.dropped.dropped_pkt, 1,
  585. length);
  586. hal_srng_access_end(soc->hal_soc,
  587. soc->tcl_data_ring[ring_id].hal_srng);
  588. return QDF_STATUS_E_RESOURCES;
  589. }
  590. tx_desc->flags |= DP_TX_DESC_FLAG_QUEUED_TX;
  591. hal_tx_desc_sync(hal_tx_desc_cached, hal_tx_desc);
  592. DP_STATS_INC_PKT(vdev, tx_i.processed, 1, length);
  593. return QDF_STATUS_SUCCESS;
  594. }
  595. /**
  596. * dp_tx_classify_tid() - Obtain TID to be used for this frame
  597. * @vdev: DP vdev handle
  598. * @nbuf: skb
  599. *
  600. * Extract the DSCP or PCP information from frame and map into TID value.
  601. * Software based TID classification is required when more than 2 DSCP-TID
  602. * mapping tables are needed.
  603. * Hardware supports 2 DSCP-TID mapping tables
  604. *
  605. * Return: void
  606. */
  607. static void dp_tx_classify_tid(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  608. struct dp_tx_msdu_info_s *msdu_info)
  609. {
  610. uint8_t tos = 0, dscp_tid_override = 0;
  611. uint8_t *hdr_ptr, *L3datap;
  612. uint8_t is_mcast = 0;
  613. struct ether_header *eh = NULL;
  614. qdf_ethervlan_header_t *evh = NULL;
  615. uint16_t ether_type;
  616. qdf_llc_t *llcHdr;
  617. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  618. /* for mesh packets don't do any classification */
  619. if (qdf_unlikely(vdev->mesh_vdev))
  620. return;
  621. if (qdf_likely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  622. eh = (struct ether_header *) nbuf->data;
  623. hdr_ptr = eh->ether_dhost;
  624. L3datap = hdr_ptr + sizeof(struct ether_header);
  625. } else {
  626. qdf_dot3_qosframe_t *qos_wh =
  627. (qdf_dot3_qosframe_t *) nbuf->data;
  628. msdu_info->tid = qos_wh->i_fc[0] & DP_FC0_SUBTYPE_QOS ?
  629. qos_wh->i_qos[0] & DP_QOS_TID : 0;
  630. return;
  631. }
  632. is_mcast = DP_FRAME_IS_MULTICAST(hdr_ptr);
  633. ether_type = eh->ether_type;
  634. /*
  635. * Check if packet is dot3 or eth2 type.
  636. */
  637. if (IS_LLC_PRESENT(ether_type)) {
  638. ether_type = (uint16_t)*(nbuf->data + 2*ETHER_ADDR_LEN +
  639. sizeof(*llcHdr));
  640. if (ether_type == htons(ETHERTYPE_8021Q)) {
  641. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t) +
  642. sizeof(*llcHdr);
  643. ether_type = (uint16_t)*(nbuf->data + 2*ETHER_ADDR_LEN
  644. + sizeof(*llcHdr) +
  645. sizeof(qdf_net_vlanhdr_t));
  646. } else {
  647. L3datap = hdr_ptr + sizeof(struct ether_header) +
  648. sizeof(*llcHdr);
  649. }
  650. } else {
  651. if (ether_type == htons(ETHERTYPE_8021Q)) {
  652. evh = (qdf_ethervlan_header_t *) eh;
  653. ether_type = evh->ether_type;
  654. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t);
  655. }
  656. }
  657. /*
  658. * Find priority from IP TOS DSCP field
  659. */
  660. if (qdf_nbuf_is_ipv4_pkt(nbuf)) {
  661. qdf_net_iphdr_t *ip = (qdf_net_iphdr_t *) L3datap;
  662. if (qdf_nbuf_is_ipv4_dhcp_pkt(nbuf)) {
  663. /* Only for unicast frames */
  664. if (!is_mcast) {
  665. /* send it on VO queue */
  666. msdu_info->tid = DP_VO_TID;
  667. }
  668. } else {
  669. /*
  670. * IP frame: exclude ECN bits 0-1 and map DSCP bits 2-7
  671. * from TOS byte.
  672. */
  673. tos = ip->ip_tos;
  674. dscp_tid_override = 1;
  675. }
  676. } else if (qdf_nbuf_is_ipv6_pkt(nbuf)) {
  677. /* TODO
  678. * use flowlabel
  679. *igmpmld cases to be handled in phase 2
  680. */
  681. unsigned long ver_pri_flowlabel;
  682. unsigned long pri;
  683. ver_pri_flowlabel = *(unsigned long *) L3datap;
  684. pri = (ntohl(ver_pri_flowlabel) & IPV6_FLOWINFO_PRIORITY) >>
  685. DP_IPV6_PRIORITY_SHIFT;
  686. tos = pri;
  687. dscp_tid_override = 1;
  688. } else if (qdf_nbuf_is_ipv4_eapol_pkt(nbuf))
  689. msdu_info->tid = DP_VO_TID;
  690. else if (qdf_nbuf_is_ipv4_arp_pkt(nbuf)) {
  691. /* Only for unicast frames */
  692. if (!is_mcast) {
  693. /* send ucast arp on VO queue */
  694. msdu_info->tid = DP_VO_TID;
  695. }
  696. }
  697. /*
  698. * Assign all MCAST packets to BE
  699. */
  700. if (qdf_unlikely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  701. if (is_mcast) {
  702. tos = 0;
  703. dscp_tid_override = 1;
  704. }
  705. }
  706. if (dscp_tid_override == 1) {
  707. tos = (tos >> DP_IP_DSCP_SHIFT) & DP_IP_DSCP_MASK;
  708. msdu_info->tid = pdev->dscp_tid_map[vdev->dscp_tid_map_id][tos];
  709. }
  710. return;
  711. }
  712. /**
  713. * dp_tx_send_msdu_single() - Setup descriptor and enqueue single MSDU to TCL
  714. * @vdev: DP vdev handle
  715. * @nbuf: skb
  716. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  717. * @tx_q: Tx queue to be used for this Tx frame
  718. *
  719. * Return: NULL on success,
  720. * nbuf when it fails to send
  721. */
  722. static qdf_nbuf_t dp_tx_send_msdu_single(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  723. uint8_t tid, struct dp_tx_queue *tx_q,
  724. uint32_t *meta_data)
  725. {
  726. struct dp_pdev *pdev = vdev->pdev;
  727. struct dp_soc *soc = pdev->soc;
  728. struct dp_tx_desc_s *tx_desc;
  729. QDF_STATUS status;
  730. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  731. /* Setup Tx descriptor for an MSDU, and MSDU extension descriptor */
  732. tx_desc = dp_tx_prepare_desc_single(vdev, nbuf, tx_q->desc_pool_id, meta_data);
  733. if (!tx_desc) {
  734. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  735. "%s Tx_desc prepare Fail vdev %p queue %d\n",
  736. __func__, vdev, tx_q->desc_pool_id);
  737. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  738. goto fail_return;
  739. }
  740. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  741. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  742. "%s %d : HAL RING Access Failed -- %p\n",
  743. __func__, __LINE__, hal_srng);
  744. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  745. goto fail_return;
  746. }
  747. /* Enqueue the Tx MSDU descriptor to HW for transmit */
  748. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, tid,
  749. vdev->htt_tcl_metadata, tx_q->ring_id);
  750. if (status != QDF_STATUS_SUCCESS) {
  751. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  752. "%s Tx_hw_enqueue Fail tx_desc %p queue %d\n",
  753. __func__, tx_desc, tx_q->ring_id);
  754. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  755. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  756. goto fail_return;
  757. }
  758. hal_srng_access_end(soc->hal_soc, hal_srng);
  759. return NULL;
  760. fail_return:
  761. DP_STATS_INC_PKT(pdev, tx_i.dropped.dropped_pkt, 1,
  762. qdf_nbuf_len(nbuf));
  763. return nbuf;
  764. }
  765. /**
  766. * dp_tx_send_msdu_multiple() - Enqueue multiple MSDUs
  767. * @vdev: DP vdev handle
  768. * @nbuf: skb
  769. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  770. *
  771. * Prepare descriptors for multiple MSDUs (TSO segments) and enqueue to TCL
  772. *
  773. * Return: NULL on success,
  774. * nbuf when it fails to send
  775. */
  776. #if QDF_LOCK_STATS
  777. static noinline
  778. #else
  779. static
  780. #endif
  781. qdf_nbuf_t dp_tx_send_msdu_multiple(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  782. struct dp_tx_msdu_info_s *msdu_info)
  783. {
  784. uint8_t i;
  785. struct dp_pdev *pdev = vdev->pdev;
  786. struct dp_soc *soc = pdev->soc;
  787. struct dp_tx_desc_s *tx_desc;
  788. QDF_STATUS status;
  789. struct dp_tx_queue *tx_q = &msdu_info->tx_queue;
  790. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  791. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  792. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  793. "%s %d : HAL RING Access Failed -- %p\n",
  794. __func__, __LINE__, hal_srng);
  795. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  796. DP_STATS_INC_PKT(vdev,
  797. tx_i.dropped.dropped_pkt, 1,
  798. qdf_nbuf_len(tx_desc->nbuf));
  799. return nbuf;
  800. }
  801. i = 0;
  802. /*
  803. * For each segment (maps to 1 MSDU) , prepare software and hardware
  804. * descriptors using information in msdu_info
  805. */
  806. while (i < msdu_info->num_seg) {
  807. /*
  808. * Setup Tx descriptor for an MSDU, and MSDU extension
  809. * descriptor
  810. */
  811. tx_desc = dp_tx_prepare_desc(vdev, nbuf, msdu_info,
  812. tx_q->desc_pool_id);
  813. if (!tx_desc) {
  814. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  815. "%s Tx_desc prepare Fail vdev %p queue %d\n",
  816. __func__, vdev, tx_q->desc_pool_id);
  817. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  818. DP_STATS_INC_PKT(vdev,
  819. tx_i.dropped.dropped_pkt, 1,
  820. qdf_nbuf_len(tx_desc->nbuf));
  821. goto done;
  822. }
  823. /*
  824. * Enqueue the Tx MSDU descriptor to HW for transmit
  825. */
  826. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, msdu_info->tid,
  827. vdev->htt_tcl_metadata, tx_q->ring_id);
  828. if (status != QDF_STATUS_SUCCESS) {
  829. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  830. "%s Tx_hw_enqueue Fail tx_desc %p queue %d\n",
  831. __func__, tx_desc, tx_q->ring_id);
  832. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  833. DP_STATS_INC_PKT(pdev,
  834. tx_i.dropped.dropped_pkt, 1,
  835. qdf_nbuf_len(tx_desc->nbuf));
  836. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  837. goto done;
  838. }
  839. /*
  840. * TODO
  841. * if tso_info structure can be modified to have curr_seg
  842. * as first element, following 2 blocks of code (for TSO and SG)
  843. * can be combined into 1
  844. */
  845. /*
  846. * For frames with multiple segments (TSO, ME), jump to next
  847. * segment.
  848. */
  849. if (msdu_info->frm_type == dp_tx_frm_tso) {
  850. if (msdu_info->u.tso_info.curr_seg->next) {
  851. msdu_info->u.tso_info.curr_seg =
  852. msdu_info->u.tso_info.curr_seg->next;
  853. /*
  854. * If this is a jumbo nbuf, then increment the number of
  855. * nbuf users for each additional segment of the msdu.
  856. * This will ensure that the skb is freed only after
  857. * receiving tx completion for all segments of an nbuf
  858. */
  859. qdf_nbuf_inc_users(nbuf);
  860. /* Check with MCL if this is needed */
  861. /* nbuf = msdu_info->u.tso_info.curr_seg->nbuf; */
  862. }
  863. }
  864. /*
  865. * For Multicast-Unicast converted packets,
  866. * each converted frame (for a client) is represented as
  867. * 1 segment
  868. */
  869. if (msdu_info->frm_type == dp_tx_frm_sg) {
  870. if (msdu_info->u.sg_info.curr_seg->next) {
  871. msdu_info->u.sg_info.curr_seg =
  872. msdu_info->u.sg_info.curr_seg->next;
  873. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  874. }
  875. }
  876. i++;
  877. }
  878. nbuf = NULL;
  879. done:
  880. hal_srng_access_end(soc->hal_soc, hal_srng);
  881. return nbuf;
  882. }
  883. /**
  884. * dp_tx_prepare_sg()- Extract SG info from NBUF and prepare msdu_info
  885. * for SG frames
  886. * @vdev: DP vdev handle
  887. * @nbuf: skb
  888. * @seg_info: Pointer to Segment info Descriptor to be prepared
  889. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  890. *
  891. * Return: NULL on success,
  892. * nbuf when it fails to send
  893. */
  894. static qdf_nbuf_t dp_tx_prepare_sg(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  895. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  896. {
  897. uint32_t cur_frag, nr_frags;
  898. qdf_dma_addr_t paddr;
  899. struct dp_tx_sg_info_s *sg_info;
  900. sg_info = &msdu_info->u.sg_info;
  901. nr_frags = qdf_nbuf_get_nr_frags(nbuf);
  902. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, nbuf,
  903. QDF_DMA_TO_DEVICE)) {
  904. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  905. "dma map error\n");
  906. qdf_nbuf_free(nbuf);
  907. return NULL;
  908. }
  909. seg_info->frags[0].paddr_lo = qdf_nbuf_get_frag_paddr(nbuf, 0);
  910. seg_info->frags[0].paddr_hi = 0;
  911. seg_info->frags[0].len = qdf_nbuf_headlen(nbuf);
  912. seg_info->frags[0].vaddr = (void *) nbuf;
  913. for (cur_frag = 0; cur_frag < nr_frags; cur_frag++) {
  914. if (QDF_STATUS_E_FAILURE == qdf_nbuf_frag_map(vdev->osdev,
  915. nbuf, 0, QDF_DMA_TO_DEVICE, cur_frag)) {
  916. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  917. "frag dma map error\n");
  918. qdf_nbuf_free(nbuf);
  919. return NULL;
  920. }
  921. paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  922. seg_info->frags[cur_frag + 1].paddr_lo = paddr;
  923. seg_info->frags[cur_frag + 1].paddr_hi =
  924. ((uint64_t) paddr) >> 32;
  925. seg_info->frags[cur_frag + 1].len =
  926. qdf_nbuf_get_frag_size(nbuf, cur_frag);
  927. }
  928. seg_info->frag_cnt = (cur_frag + 1);
  929. seg_info->total_len = qdf_nbuf_len(nbuf);
  930. seg_info->next = NULL;
  931. sg_info->curr_seg = seg_info;
  932. msdu_info->frm_type = dp_tx_frm_sg;
  933. msdu_info->num_seg = 1;
  934. return nbuf;
  935. }
  936. #ifdef MESH_MODE_SUPPORT
  937. /**
  938. * dp_tx_extract_mesh_meta_data()- Extract mesh meta hdr info from nbuf
  939. and prepare msdu_info for mesh frames.
  940. * @vdev: DP vdev handle
  941. * @nbuf: skb
  942. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  943. *
  944. * Return: void
  945. */
  946. static
  947. void dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  948. struct dp_tx_msdu_info_s *msdu_info)
  949. {
  950. struct meta_hdr_s *mhdr;
  951. struct htt_tx_msdu_desc_ext2_t *meta_data =
  952. (struct htt_tx_msdu_desc_ext2_t *)&msdu_info->meta_data[0];
  953. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  954. qdf_mem_set(meta_data, 0, sizeof(struct htt_tx_msdu_desc_ext2_t));
  955. if (!(mhdr->flags & METAHDR_FLAG_AUTO_RATE)) {
  956. meta_data->power = mhdr->power;
  957. meta_data->mcs_mask = mhdr->rates[0] & 0xF;
  958. meta_data->nss_mask = (mhdr->rates[0] >> 4) & 0x3;
  959. meta_data->pream_type = (mhdr->rates[0] >> 6) & 0x3;
  960. meta_data->retry_limit = mhdr->max_tries[0];
  961. meta_data->dyn_bw = 1;
  962. meta_data->valid_pwr = 1;
  963. meta_data->valid_mcs_mask = 1;
  964. meta_data->valid_nss_mask = 1;
  965. meta_data->valid_preamble_type = 1;
  966. meta_data->valid_retries = 1;
  967. meta_data->valid_bw_info = 1;
  968. }
  969. if (mhdr->flags & METAHDR_FLAG_NOENCRYPT) {
  970. meta_data->encrypt_type = 0;
  971. meta_data->valid_encrypt_type = 1;
  972. }
  973. if (mhdr->flags & METAHDR_FLAG_NOQOS)
  974. msdu_info->tid = HTT_TX_EXT_TID_NON_QOS_MCAST_BCAST;
  975. else
  976. msdu_info->tid = qdf_nbuf_get_priority(nbuf);
  977. meta_data->valid_key_flags = 1;
  978. meta_data->key_flags = (mhdr->keyix & 0x3);
  979. qdf_nbuf_pull_head(nbuf, sizeof(struct meta_hdr_s));
  980. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  981. "%s , Meta hdr %0x %0x %0x %0x %0x\n",
  982. __func__, msdu_info->meta_data[0],
  983. msdu_info->meta_data[1],
  984. msdu_info->meta_data[2],
  985. msdu_info->meta_data[3],
  986. msdu_info->meta_data[4]);
  987. return;
  988. }
  989. #else
  990. static
  991. void dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  992. struct dp_tx_msdu_info_s *msdu_info)
  993. {
  994. }
  995. #endif
  996. /**
  997. * dp_tx_send() - Transmit a frame on a given VAP
  998. * @vap_dev: DP vdev handle
  999. * @nbuf: skb
  1000. *
  1001. * Entry point for Core Tx layer (DP_TX) invoked from
  1002. * hard_start_xmit in OSIF/HDD or from dp_rx_process for intravap forwarding
  1003. * cases
  1004. *
  1005. * Return: NULL on success,
  1006. * nbuf when it fails to send
  1007. */
  1008. qdf_nbuf_t dp_tx_send(void *vap_dev, qdf_nbuf_t nbuf)
  1009. {
  1010. struct ether_header *eh;
  1011. struct dp_tx_msdu_info_s msdu_info;
  1012. struct dp_tx_seg_info_s seg_info;
  1013. struct dp_vdev *vdev = (struct dp_vdev *) vap_dev;
  1014. qdf_mem_set(&msdu_info, sizeof(msdu_info), 0x0);
  1015. qdf_mem_set(&seg_info, sizeof(seg_info), 0x0);
  1016. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1017. "%s , skb %0x:%0x:%0x:%0x:%0x:%0x\n",
  1018. __func__, nbuf->data[0], nbuf->data[1], nbuf->data[2],
  1019. nbuf->data[3], nbuf->data[4], nbuf->data[5]);
  1020. /*
  1021. * Set Default Host TID value to invalid TID
  1022. * (TID override disabled)
  1023. */
  1024. msdu_info.tid = HTT_TX_EXT_TID_INVALID;
  1025. DP_STATS_INC_PKT(vdev->pdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  1026. if (qdf_unlikely(vdev->mesh_vdev))
  1027. dp_tx_extract_mesh_meta_data(vdev, nbuf, &msdu_info);
  1028. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1029. "%s , skb %0x:%0x:%0x:%0x:%0x:%0x\n",
  1030. __func__, nbuf->data[0], nbuf->data[1], nbuf->data[2],
  1031. nbuf->data[3], nbuf->data[4], nbuf->data[5]);
  1032. /*
  1033. * Get HW Queue to use for this frame.
  1034. * TCL supports upto 4 DMA rings, out of which 3 rings are
  1035. * dedicated for data and 1 for command.
  1036. * "queue_id" maps to one hardware ring.
  1037. * With each ring, we also associate a unique Tx descriptor pool
  1038. * to minimize lock contention for these resources.
  1039. */
  1040. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1041. /*
  1042. * TCL H/W supports 2 DSCP-TID mapping tables.
  1043. * Table 1 - Default DSCP-TID mapping table
  1044. * Table 2 - 1 DSCP-TID override table
  1045. *
  1046. * If we need a different DSCP-TID mapping for this vap,
  1047. * call tid_classify to extract DSCP/ToS from frame and
  1048. * map to a TID and store in msdu_info. This is later used
  1049. * to fill in TCL Input descriptor (per-packet TID override).
  1050. */
  1051. if (vdev->dscp_tid_map_id > 1)
  1052. dp_tx_classify_tid(vdev, nbuf, &msdu_info);
  1053. /* Reset the control block */
  1054. qdf_nbuf_reset_ctxt(nbuf);
  1055. /*
  1056. * Classify the frame and call corresponding
  1057. * "prepare" function which extracts the segment (TSO)
  1058. * and fragmentation information (for TSO , SG, ME, or Raw)
  1059. * into MSDU_INFO structure which is later used to fill
  1060. * SW and HW descriptors.
  1061. */
  1062. if (qdf_nbuf_is_tso(nbuf)) {
  1063. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1064. "%s TSO frame %p\n", __func__, vdev);
  1065. DP_STATS_INC_PKT(vdev, tx_i.tso.tso_pkt, 1,
  1066. qdf_nbuf_len(nbuf));
  1067. if (dp_tx_prepare_tso(vdev, nbuf, &msdu_info)) {
  1068. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1069. "%s tso_prepare fail vdev_id:%d\n",
  1070. __func__, vdev->vdev_id);
  1071. return nbuf;
  1072. }
  1073. goto send_multiple;
  1074. }
  1075. /* SG */
  1076. if (qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  1077. nbuf = dp_tx_prepare_sg(vdev, nbuf, &seg_info, &msdu_info);
  1078. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1079. "%s non-TSO SG frame %p\n", __func__, vdev);
  1080. DP_STATS_INC_PKT(vdev, tx_i.sg.sg_pkt, 1,
  1081. qdf_nbuf_len(nbuf));
  1082. goto send_multiple;
  1083. }
  1084. /* Mcast to Ucast Conversion*/
  1085. if (qdf_unlikely(vdev->mcast_enhancement_en == 1)) {
  1086. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1087. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  1088. nbuf = dp_tx_prepare_me(vdev, nbuf, &msdu_info);
  1089. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1090. "%s Mcast frm for ME %p\n", __func__, vdev);
  1091. DP_STATS_INC_PKT(vdev,
  1092. tx_i.mcast_en.mcast_pkt, 1,
  1093. qdf_nbuf_len(nbuf));
  1094. goto send_multiple;
  1095. }
  1096. }
  1097. /* RAW */
  1098. if (qdf_unlikely(vdev->tx_encap_type == htt_cmn_pkt_type_raw)) {
  1099. nbuf = dp_tx_prepare_raw(vdev, nbuf, &seg_info, &msdu_info);
  1100. if (nbuf == NULL)
  1101. return NULL;
  1102. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1103. "%s Raw frame %p\n", __func__, vdev);
  1104. DP_STATS_INC_PKT(vdev, tx_i.raw_pkt, 1,
  1105. qdf_nbuf_len(nbuf));
  1106. goto send_multiple;
  1107. }
  1108. /* Single linear frame */
  1109. /*
  1110. * If nbuf is a simple linear frame, use send_single function to
  1111. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  1112. * SRNG. There is no need to setup a MSDU extension descriptor.
  1113. */
  1114. nbuf = dp_tx_send_msdu_single(vdev, nbuf, msdu_info.tid,
  1115. &msdu_info.tx_queue, msdu_info.meta_data);
  1116. return nbuf;
  1117. send_multiple:
  1118. nbuf = dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  1119. return nbuf;
  1120. }
  1121. /**
  1122. * dp_tx_reinject_handler() - Tx Reinject Handler
  1123. * @tx_desc: software descriptor head pointer
  1124. * @status : Tx completion status from HTT descriptor
  1125. *
  1126. * This function reinjects frames back to Target.
  1127. * Todo - Host queue needs to be added
  1128. *
  1129. * Return: none
  1130. */
  1131. static
  1132. void dp_tx_reinject_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1133. {
  1134. struct dp_vdev *vdev;
  1135. vdev = tx_desc->vdev;
  1136. qdf_assert(vdev);
  1137. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1138. "%s Tx reinject path\n", __func__);
  1139. DP_STATS_INC_PKT(vdev, tx_i.reinject_pkts, 1,
  1140. qdf_nbuf_len(tx_desc->nbuf));
  1141. if (qdf_unlikely(vdev->mesh_vdev)) {
  1142. DP_TX_FREE_SINGLE_BUF(vdev->pdev->soc, tx_desc->nbuf);
  1143. } else
  1144. dp_tx_send(vdev, tx_desc->nbuf);
  1145. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  1146. }
  1147. /**
  1148. * dp_tx_inspect_handler() - Tx Inspect Handler
  1149. * @tx_desc: software descriptor head pointer
  1150. * @status : Tx completion status from HTT descriptor
  1151. *
  1152. * Handles Tx frames sent back to Host for inspection
  1153. * (ProxyARP)
  1154. *
  1155. * Return: none
  1156. */
  1157. static void dp_tx_inspect_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1158. {
  1159. struct dp_soc *soc;
  1160. struct dp_pdev *pdev = tx_desc->pdev;
  1161. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1162. "%s Tx inspect path\n",
  1163. __func__);
  1164. qdf_assert(pdev);
  1165. soc = pdev->soc;
  1166. DP_STATS_INC_PKT(tx_desc->vdev, tx_i.inspect_pkts, 1,
  1167. qdf_nbuf_len(tx_desc->nbuf));
  1168. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1169. }
  1170. /**
  1171. * dp_tx_process_htt_completion() - Tx HTT Completion Indication Handler
  1172. * @tx_desc: software descriptor head pointer
  1173. * @status : Tx completion status from HTT descriptor
  1174. *
  1175. * This function will process HTT Tx indication messages from Target
  1176. *
  1177. * Return: none
  1178. */
  1179. static
  1180. void dp_tx_process_htt_completion(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1181. {
  1182. uint8_t tx_status;
  1183. struct dp_pdev *pdev;
  1184. struct dp_soc *soc;
  1185. uint32_t *htt_status_word = (uint32_t *) status;
  1186. qdf_assert(tx_desc->pdev);
  1187. pdev = tx_desc->pdev;
  1188. soc = pdev->soc;
  1189. tx_status = HTT_TX_WBM_COMPLETION_TX_STATUS_GET(htt_status_word[0]);
  1190. switch (tx_status) {
  1191. case HTT_TX_FW2WBM_TX_STATUS_OK:
  1192. {
  1193. qdf_atomic_dec(&pdev->num_tx_exception);
  1194. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1195. break;
  1196. }
  1197. case HTT_TX_FW2WBM_TX_STATUS_DROP:
  1198. case HTT_TX_FW2WBM_TX_STATUS_TTL:
  1199. {
  1200. qdf_atomic_dec(&pdev->num_tx_exception);
  1201. DP_STATS_INC_PKT(tx_desc->vdev, tx_i.dropped.dropped_pkt,
  1202. 1, qdf_nbuf_len(tx_desc->nbuf));
  1203. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1204. break;
  1205. }
  1206. case HTT_TX_FW2WBM_TX_STATUS_REINJECT:
  1207. {
  1208. dp_tx_reinject_handler(tx_desc, status);
  1209. break;
  1210. }
  1211. case HTT_TX_FW2WBM_TX_STATUS_INSPECT:
  1212. {
  1213. dp_tx_inspect_handler(tx_desc, status);
  1214. break;
  1215. }
  1216. default:
  1217. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1218. "%s Invalid HTT tx_status %d\n",
  1219. __func__, tx_status);
  1220. break;
  1221. }
  1222. }
  1223. #ifdef MESH_MODE_SUPPORT
  1224. /**
  1225. * dp_tx_comp_fill_tx_completion_stats() - Fill per packet Tx completion stats
  1226. * in mesh meta header
  1227. * @tx_desc: software descriptor head pointer
  1228. * @ts: pointer to tx completion stats
  1229. * Return: none
  1230. */
  1231. static
  1232. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  1233. struct hal_tx_completion_status *ts)
  1234. {
  1235. struct meta_hdr_s *mhdr;
  1236. qdf_nbuf_t netbuf = tx_desc->nbuf;
  1237. if (!tx_desc->msdu_ext_desc) {
  1238. qdf_nbuf_pull_head(netbuf, tx_desc->pkt_offset);
  1239. }
  1240. qdf_nbuf_push_head(netbuf, sizeof(struct meta_hdr_s));
  1241. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(netbuf);
  1242. mhdr->rssi = ts->ack_frame_rssi;
  1243. }
  1244. #else
  1245. static
  1246. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  1247. struct hal_tx_completion_status *ts)
  1248. {
  1249. }
  1250. #endif
  1251. /**
  1252. * dp_tx_comp_process_tx_status() - Parse and Dump Tx completion status info
  1253. * @tx_desc: software descriptor head pointer
  1254. * @length: packet length
  1255. *
  1256. * Return: none
  1257. */
  1258. static inline void dp_tx_comp_process_tx_status(struct dp_tx_desc_s *tx_desc,
  1259. uint32_t length)
  1260. {
  1261. struct hal_tx_completion_status ts;
  1262. struct dp_soc *soc = NULL;
  1263. struct dp_vdev *vdev = tx_desc->vdev;
  1264. struct dp_peer *peer = NULL;
  1265. uint8_t comp_status = 0;
  1266. qdf_mem_zero(&ts, sizeof(struct hal_tx_completion_status));
  1267. hal_tx_comp_get_status(&tx_desc->comp, &ts);
  1268. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1269. "-------------------- \n"
  1270. "Tx Completion Stats: \n"
  1271. "-------------------- \n"
  1272. "ack_frame_rssi = %d \n"
  1273. "first_msdu = %d \n"
  1274. "last_msdu = %d \n"
  1275. "msdu_part_of_amsdu = %d \n"
  1276. "rate_stats valid = %d \n"
  1277. "bw = %d \n"
  1278. "pkt_type = %d \n"
  1279. "stbc = %d \n"
  1280. "ldpc = %d \n"
  1281. "sgi = %d \n"
  1282. "mcs = %d \n"
  1283. "ofdma = %d \n"
  1284. "tones_in_ru = %d \n"
  1285. "tsf = %d \n"
  1286. "ppdu_id = %d \n"
  1287. "transmit_cnt = %d \n"
  1288. "tid = %d \n"
  1289. "peer_id = %d \n",
  1290. ts.ack_frame_rssi, ts.first_msdu, ts.last_msdu,
  1291. ts.msdu_part_of_amsdu, ts.valid, ts.bw,
  1292. ts.pkt_type, ts.stbc, ts.ldpc, ts.sgi,
  1293. ts.mcs, ts.ofdma, ts.tones_in_ru, ts.tsf,
  1294. ts.ppdu_id, ts.transmit_cnt, ts.tid,
  1295. ts.peer_id);
  1296. if (qdf_unlikely(tx_desc->vdev->mesh_vdev))
  1297. dp_tx_comp_fill_tx_completion_stats(tx_desc, &ts);
  1298. if (!vdev) {
  1299. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1300. "invalid peer");
  1301. goto fail;
  1302. }
  1303. soc = tx_desc->vdev->pdev->soc;
  1304. peer = dp_peer_find_by_id(soc, ts.peer_id);
  1305. if (!peer) {
  1306. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1307. "invalid peer");
  1308. DP_STATS_INC_PKT(vdev->pdev, dropped.no_peer, 1, length);
  1309. goto out;
  1310. }
  1311. DP_STATS_INC_PKT(peer, tx.comp_pkt, 1, length);
  1312. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  1313. hal_tx_comp_get_buffer_source(&tx_desc->comp)) {
  1314. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp);
  1315. DP_STATS_INCC(peer, tx.dropped.mpdu_age_out, 1,
  1316. (comp_status == HAL_TX_TQM_RR_REM_CMD_AGED));
  1317. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason1, 1,
  1318. (comp_status == HAL_TX_TQM_RR_FW_REASON1));
  1319. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason2, 1,
  1320. (comp_status == HAL_TX_TQM_RR_FW_REASON2));
  1321. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason3, 1,
  1322. (comp_status == HAL_TX_TQM_RR_FW_REASON3));
  1323. DP_STATS_INCC(peer, tx.tx_failed, 1,
  1324. comp_status != HAL_TX_TQM_RR_FRAME_ACKED);
  1325. if (comp_status == HAL_TX_TQM_RR_FRAME_ACKED) {
  1326. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1327. mcs_count[MAX_MCS], 1,
  1328. ((ts.mcs >= MAX_MCS_11A) && (ts.pkt_type
  1329. == DOT11_A)));
  1330. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1331. mcs_count[ts.mcs], 1,
  1332. ((ts.mcs <= MAX_MCS_11A) && (ts.pkt_type
  1333. == DOT11_A)));
  1334. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1335. mcs_count[MAX_MCS], 1,
  1336. ((ts.mcs >= MAX_MCS_11B)
  1337. && (ts.pkt_type == DOT11_B)));
  1338. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1339. mcs_count[ts.mcs], 1,
  1340. ((ts.mcs <= MAX_MCS_11B)
  1341. && (ts.pkt_type == DOT11_B)));
  1342. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1343. mcs_count[MAX_MCS], 1,
  1344. ((ts.mcs >= MAX_MCS_11A)
  1345. && (ts.pkt_type == DOT11_N)));
  1346. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1347. mcs_count[ts.mcs], 1,
  1348. ((ts.mcs <= MAX_MCS_11A)
  1349. && (ts.pkt_type == DOT11_N)));
  1350. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1351. mcs_count[MAX_MCS], 1,
  1352. ((ts.mcs >= MAX_MCS_11AC)
  1353. && (ts.pkt_type == DOT11_AC)));
  1354. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1355. mcs_count[ts.mcs], 1,
  1356. ((ts.mcs <= MAX_MCS_11AC)
  1357. && (ts.pkt_type == DOT11_AC)));
  1358. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1359. mcs_count[MAX_MCS], 1,
  1360. ((ts.mcs >= MAX_MCS)
  1361. && (ts.pkt_type == DOT11_AX)));
  1362. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1363. mcs_count[ts.mcs], 1,
  1364. ((ts.mcs <= MAX_MCS)
  1365. && (ts.pkt_type == DOT11_AX)));
  1366. DP_STATS_INC(peer, tx.sgi_count[ts.sgi], 1);
  1367. DP_STATS_INC(peer, tx.bw[ts.bw], 1);
  1368. DP_STATS_UPD(peer, tx.last_ack_rssi, ts.ack_frame_rssi);
  1369. DP_STATS_INC(peer, tx.wme_ac_type[TID_TO_WME_AC(ts.tid)]
  1370. , 1);
  1371. DP_STATS_INC_PKT(peer, tx.tx_success, 1, length);
  1372. DP_STATS_INCC(peer, tx.stbc, 1, ts.stbc);
  1373. DP_STATS_INCC(peer, tx.ofdma, 1, ts.ofdma);
  1374. DP_STATS_INCC(peer, tx.ldpc, 1, ts.ldpc);
  1375. DP_STATS_INCC(peer, tx.non_amsdu_cnt, 1,
  1376. (ts.first_msdu && ts.last_msdu));
  1377. DP_STATS_INCC(peer, tx.amsdu_cnt, 1,
  1378. !(ts.first_msdu && ts.last_msdu));
  1379. DP_STATS_INCC(peer, tx.retries, 1, ts.transmit_cnt > 1);
  1380. }
  1381. }
  1382. /* TODO: This call is temporary.
  1383. * Stats update has to be attached to the HTT PPDU message
  1384. */
  1385. if (soc->cdp_soc.ol_ops->update_dp_stats)
  1386. soc->cdp_soc.ol_ops->update_dp_stats(vdev->pdev->osif_pdev,
  1387. &peer->stats, ts.peer_id, UPDATE_PEER_STATS);
  1388. out:
  1389. dp_aggregate_vdev_stats(tx_desc->vdev);
  1390. if (soc->cdp_soc.ol_ops->update_dp_stats)
  1391. soc->cdp_soc.ol_ops->update_dp_stats(vdev->pdev->osif_pdev,
  1392. &vdev->stats, vdev->vdev_id, UPDATE_VDEV_STATS);
  1393. fail:
  1394. return;
  1395. }
  1396. /**
  1397. * dp_tx_comp_process_desc() - Tx complete software descriptor handler
  1398. * @soc: core txrx main context
  1399. * @comp_head: software descriptor head pointer
  1400. *
  1401. * This function will process batch of descriptors reaped by dp_tx_comp_handler
  1402. * and release the software descriptors after processing is complete
  1403. *
  1404. * Return: none
  1405. */
  1406. static void dp_tx_comp_process_desc(struct dp_soc *soc,
  1407. struct dp_tx_desc_s *comp_head)
  1408. {
  1409. struct dp_tx_desc_s *desc;
  1410. struct dp_tx_desc_s *next;
  1411. struct hal_tx_completion_status ts = {0};
  1412. uint32_t length;
  1413. struct dp_peer *peer;
  1414. desc = comp_head;
  1415. while (desc) {
  1416. hal_tx_comp_get_status(&desc->comp, &ts);
  1417. peer = dp_peer_find_by_id(soc, ts.peer_id);
  1418. length = qdf_nbuf_len(desc->nbuf);
  1419. /* Error Handling */
  1420. if (hal_tx_comp_get_buffer_source(&desc->comp) ==
  1421. HAL_TX_COMP_RELEASE_SOURCE_FW) {
  1422. dp_tx_comp_process_exception(desc);
  1423. desc = desc->next;
  1424. continue;
  1425. }
  1426. /* Process Tx status in descriptor */
  1427. if (soc->process_tx_status ||
  1428. (desc->vdev && desc->vdev->mesh_vdev))
  1429. dp_tx_comp_process_tx_status(desc, length);
  1430. /* 0 : MSDU buffer, 1 : MLE */
  1431. if (desc->msdu_ext_desc) {
  1432. /* TSO free */
  1433. if (hal_tx_ext_desc_get_tso_enable(
  1434. desc->msdu_ext_desc->vaddr)) {
  1435. /* If remaining number of segment is 0
  1436. * actual TSO may unmap and free */
  1437. if (!DP_DESC_NUM_FRAG(desc)) {
  1438. qdf_nbuf_unmap(soc->osdev, desc->nbuf,
  1439. QDF_DMA_TO_DEVICE);
  1440. qdf_nbuf_free(desc->nbuf);
  1441. }
  1442. } else {
  1443. /* SG free */
  1444. /* Free buffer */
  1445. DP_TX_FREE_DMA_TO_DEVICE(soc, desc->vdev,
  1446. desc->nbuf);
  1447. }
  1448. } else {
  1449. /* Free buffer */
  1450. DP_TX_FREE_DMA_TO_DEVICE(soc, desc->vdev, desc->nbuf);
  1451. }
  1452. next = desc->next;
  1453. dp_tx_desc_release(desc, desc->pool_id);
  1454. desc = next;
  1455. }
  1456. }
  1457. /**
  1458. * dp_tx_comp_handler() - Tx completion handler
  1459. * @soc: core txrx main context
  1460. * @ring_id: completion ring id
  1461. * @budget: No. of packets/descriptors that can be serviced in one loop
  1462. *
  1463. * This function will collect hardware release ring element contents and
  1464. * handle descriptor contents. Based on contents, free packet or handle error
  1465. * conditions
  1466. *
  1467. * Return: none
  1468. */
  1469. uint32_t dp_tx_comp_handler(struct dp_soc *soc, uint32_t ring_id,
  1470. uint32_t budget)
  1471. {
  1472. void *tx_comp_hal_desc;
  1473. uint8_t buffer_src;
  1474. uint8_t pool_id;
  1475. uint32_t tx_desc_id;
  1476. struct dp_tx_desc_s *tx_desc = NULL;
  1477. struct dp_tx_desc_s *head_desc = NULL;
  1478. struct dp_tx_desc_s *tail_desc = NULL;
  1479. uint32_t num_processed;
  1480. void *hal_srng = soc->tx_comp_ring[ring_id].hal_srng;
  1481. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  1482. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1483. "%s %d : HAL RING Access Failed -- %p\n",
  1484. __func__, __LINE__, hal_srng);
  1485. return 0;
  1486. }
  1487. num_processed = 0;
  1488. /* Find head descriptor from completion ring */
  1489. while (qdf_likely(tx_comp_hal_desc =
  1490. hal_srng_dst_get_next(soc->hal_soc, hal_srng))) {
  1491. buffer_src = hal_tx_comp_get_buffer_source(tx_comp_hal_desc);
  1492. /* If this buffer was not released by TQM or FW, then it is not
  1493. * Tx completion indication, skip to next descriptor */
  1494. if ((buffer_src != HAL_TX_COMP_RELEASE_SOURCE_TQM) &&
  1495. (buffer_src != HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  1496. QDF_TRACE(QDF_MODULE_ID_DP,
  1497. QDF_TRACE_LEVEL_ERROR,
  1498. "Tx comp release_src != TQM | FW");
  1499. /* TODO Handle Freeing of the buffer in descriptor */
  1500. continue;
  1501. }
  1502. /* Get descriptor id */
  1503. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  1504. pool_id = (tx_desc_id & DP_TX_DESC_ID_POOL_MASK) >>
  1505. DP_TX_DESC_ID_POOL_OS;
  1506. /* Pool ID is out of limit. Error */
  1507. if (pool_id > wlan_cfg_get_num_tx_desc_pool(
  1508. soc->wlan_cfg_ctx)) {
  1509. QDF_TRACE(QDF_MODULE_ID_DP,
  1510. QDF_TRACE_LEVEL_FATAL,
  1511. "TX COMP pool id %d not valid",
  1512. pool_id);
  1513. /* Check if assert aborts execution, if not handle
  1514. * return here */
  1515. QDF_ASSERT(0);
  1516. }
  1517. /* Find Tx descriptor */
  1518. tx_desc = dp_tx_desc_find(soc, pool_id,
  1519. (tx_desc_id & DP_TX_DESC_ID_PAGE_MASK) >>
  1520. DP_TX_DESC_ID_PAGE_OS,
  1521. (tx_desc_id & DP_TX_DESC_ID_OFFSET_MASK) >>
  1522. DP_TX_DESC_ID_OFFSET_OS);
  1523. /* Pool id is not matching. Error */
  1524. if (tx_desc && (tx_desc->pool_id != pool_id)) {
  1525. QDF_TRACE(QDF_MODULE_ID_DP,
  1526. QDF_TRACE_LEVEL_FATAL,
  1527. "Tx Comp pool id %d not matched %d",
  1528. pool_id, tx_desc->pool_id);
  1529. /* Check if assert aborts execution, if not handle
  1530. * return here */
  1531. QDF_ASSERT(0);
  1532. }
  1533. if (!(tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED) ||
  1534. !(tx_desc->flags & DP_TX_DESC_FLAG_QUEUED_TX)) {
  1535. QDF_TRACE(QDF_MODULE_ID_DP,
  1536. QDF_TRACE_LEVEL_FATAL,
  1537. "Txdesc invalid, flgs = %x,id = %d",
  1538. tx_desc->flags, tx_desc_id);
  1539. /* TODO Handle Freeing of the buffer in this invalid
  1540. * descriptor */
  1541. continue;
  1542. }
  1543. /*
  1544. * If the release source is FW, process the HTT
  1545. * status
  1546. */
  1547. if (qdf_unlikely(buffer_src ==
  1548. HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  1549. uint8_t htt_tx_status[HAL_TX_COMP_HTT_STATUS_LEN];
  1550. hal_tx_comp_get_htt_desc(tx_comp_hal_desc,
  1551. htt_tx_status);
  1552. dp_tx_process_htt_completion(tx_desc,
  1553. htt_tx_status);
  1554. } else {
  1555. tx_desc->next = NULL;
  1556. /* First ring descriptor on the cycle */
  1557. if (!head_desc) {
  1558. head_desc = tx_desc;
  1559. } else {
  1560. tail_desc->next = tx_desc;
  1561. }
  1562. tail_desc = tx_desc;
  1563. /* Collect hw completion contents */
  1564. hal_tx_comp_desc_sync(tx_comp_hal_desc,
  1565. &tx_desc->comp, soc->process_tx_status);
  1566. }
  1567. num_processed++;
  1568. /*
  1569. * Processed packet count is more than given quota
  1570. * stop to processing
  1571. */
  1572. if (num_processed >= budget)
  1573. break;
  1574. }
  1575. hal_srng_access_end(soc->hal_soc, hal_srng);
  1576. /* Process the reaped descriptors */
  1577. if (head_desc)
  1578. dp_tx_comp_process_desc(soc, head_desc);
  1579. return num_processed;
  1580. }
  1581. /**
  1582. * dp_tx_vdev_attach() - attach vdev to dp tx
  1583. * @vdev: virtual device instance
  1584. *
  1585. * Return: QDF_STATUS_SUCCESS: success
  1586. * QDF_STATUS_E_RESOURCES: Error return
  1587. */
  1588. QDF_STATUS dp_tx_vdev_attach(struct dp_vdev *vdev)
  1589. {
  1590. /*
  1591. * Fill HTT TCL Metadata with Vdev ID and MAC ID
  1592. */
  1593. HTT_TX_TCL_METADATA_TYPE_SET(vdev->htt_tcl_metadata,
  1594. HTT_TCL_METADATA_TYPE_VDEV_BASED);
  1595. HTT_TX_TCL_METADATA_VDEV_ID_SET(vdev->htt_tcl_metadata,
  1596. vdev->vdev_id);
  1597. HTT_TX_TCL_METADATA_PDEV_ID_SET(vdev->htt_tcl_metadata,
  1598. DP_SW2HW_MACID(vdev->pdev->pdev_id));
  1599. /*
  1600. * Set HTT Extension Valid bit to 0 by default
  1601. */
  1602. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 0);
  1603. return QDF_STATUS_SUCCESS;
  1604. }
  1605. /**
  1606. * dp_tx_vdev_detach() - detach vdev from dp tx
  1607. * @vdev: virtual device instance
  1608. *
  1609. * Return: QDF_STATUS_SUCCESS: success
  1610. * QDF_STATUS_E_RESOURCES: Error return
  1611. */
  1612. QDF_STATUS dp_tx_vdev_detach(struct dp_vdev *vdev)
  1613. {
  1614. return QDF_STATUS_SUCCESS;
  1615. }
  1616. /**
  1617. * dp_tx_pdev_attach() - attach pdev to dp tx
  1618. * @pdev: physical device instance
  1619. *
  1620. * Return: QDF_STATUS_SUCCESS: success
  1621. * QDF_STATUS_E_RESOURCES: Error return
  1622. */
  1623. QDF_STATUS dp_tx_pdev_attach(struct dp_pdev *pdev)
  1624. {
  1625. struct dp_soc *soc = pdev->soc;
  1626. /* Initialize Flow control counters */
  1627. qdf_atomic_init(&pdev->num_tx_exception);
  1628. qdf_atomic_init(&pdev->num_tx_outstanding);
  1629. if (wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  1630. /* Initialize descriptors in TCL Ring */
  1631. hal_tx_init_data_ring(soc->hal_soc,
  1632. soc->tcl_data_ring[pdev->pdev_id].hal_srng);
  1633. }
  1634. return QDF_STATUS_SUCCESS;
  1635. }
  1636. /**
  1637. * dp_tx_pdev_detach() - detach pdev from dp tx
  1638. * @pdev: physical device instance
  1639. *
  1640. * Return: QDF_STATUS_SUCCESS: success
  1641. * QDF_STATUS_E_RESOURCES: Error return
  1642. */
  1643. QDF_STATUS dp_tx_pdev_detach(struct dp_pdev *pdev)
  1644. {
  1645. /* What should do here? */
  1646. return QDF_STATUS_SUCCESS;
  1647. }
  1648. /**
  1649. * dp_tx_soc_detach() - detach soc from dp tx
  1650. * @soc: core txrx main context
  1651. *
  1652. * This function will detach dp tx into main device context
  1653. * will free dp tx resource and initialize resources
  1654. *
  1655. * Return: QDF_STATUS_SUCCESS: success
  1656. * QDF_STATUS_E_RESOURCES: Error return
  1657. */
  1658. QDF_STATUS dp_tx_soc_detach(struct dp_soc *soc)
  1659. {
  1660. uint8_t num_pool;
  1661. uint16_t num_desc;
  1662. uint16_t num_ext_desc;
  1663. uint8_t i;
  1664. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  1665. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  1666. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  1667. for (i = 0; i < num_pool; i++) {
  1668. if (dp_tx_desc_pool_free(soc, i)) {
  1669. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1670. "%s Tx Desc Pool Free failed\n",
  1671. __func__);
  1672. return QDF_STATUS_E_RESOURCES;
  1673. }
  1674. }
  1675. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1676. "%s Tx Desc Pool Free num_pool = %d, descs = %d\n",
  1677. __func__, num_pool, num_desc);
  1678. for (i = 0; i < num_pool; i++) {
  1679. if (dp_tx_ext_desc_pool_free(soc, i)) {
  1680. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1681. "%s Tx Ext Desc Pool Free failed\n",
  1682. __func__);
  1683. return QDF_STATUS_E_RESOURCES;
  1684. }
  1685. }
  1686. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1687. "%s MSDU Ext Desc Pool %d Free descs = %d\n",
  1688. __func__, num_pool, num_ext_desc);
  1689. for (i = 0; i < num_pool; i++) {
  1690. dp_tx_tso_desc_pool_free(soc, i);
  1691. }
  1692. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1693. "%s TSO Desc Pool %d Free descs = %d\n",
  1694. __func__, num_pool, num_desc);
  1695. return QDF_STATUS_SUCCESS;
  1696. }
  1697. /**
  1698. * dp_tx_soc_attach() - attach soc to dp tx
  1699. * @soc: core txrx main context
  1700. *
  1701. * This function will attach dp tx into main device context
  1702. * will allocate dp tx resource and initialize resources
  1703. *
  1704. * Return: QDF_STATUS_SUCCESS: success
  1705. * QDF_STATUS_E_RESOURCES: Error return
  1706. */
  1707. QDF_STATUS dp_tx_soc_attach(struct dp_soc *soc)
  1708. {
  1709. uint8_t num_pool;
  1710. uint32_t num_desc;
  1711. uint32_t num_ext_desc;
  1712. uint8_t i;
  1713. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  1714. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  1715. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  1716. /* Allocate software Tx descriptor pools */
  1717. for (i = 0; i < num_pool; i++) {
  1718. if (dp_tx_desc_pool_alloc(soc, i, num_desc)) {
  1719. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1720. "%s Tx Desc Pool alloc %d failed %p\n",
  1721. __func__, i, soc);
  1722. goto fail;
  1723. }
  1724. }
  1725. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1726. "%s Tx Desc Alloc num_pool = %d, descs = %d\n",
  1727. __func__, num_pool, num_desc);
  1728. /* Allocate extension tx descriptor pools */
  1729. for (i = 0; i < num_pool; i++) {
  1730. if (dp_tx_ext_desc_pool_alloc(soc, i, num_ext_desc)) {
  1731. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1732. "MSDU Ext Desc Pool alloc %d failed %p\n",
  1733. i, soc);
  1734. goto fail;
  1735. }
  1736. }
  1737. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1738. "%s MSDU Ext Desc Alloc %d, descs = %d\n",
  1739. __func__, num_pool, num_ext_desc);
  1740. for (i = 0; i < num_pool; i++) {
  1741. if (dp_tx_tso_desc_pool_alloc(soc, i, num_desc)) {
  1742. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1743. "TSO Desc Pool alloc %d failed %p\n",
  1744. i, soc);
  1745. goto fail;
  1746. }
  1747. }
  1748. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1749. "%s TSO Desc Alloc %d, descs = %d\n",
  1750. __func__, num_pool, num_desc);
  1751. /* Initialize descriptors in TCL Rings */
  1752. if (!wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  1753. for (i = 0; i < soc->num_tcl_data_rings; i++) {
  1754. hal_tx_init_data_ring(soc->hal_soc,
  1755. soc->tcl_data_ring[i].hal_srng);
  1756. }
  1757. }
  1758. /*
  1759. * todo - Add a runtime config option to enable this.
  1760. */
  1761. /*
  1762. * Due to multiple issues on NPR EMU, enable it selectively
  1763. * only for NPR EMU, should be removed, once NPR platforms
  1764. * are stable.
  1765. */
  1766. soc->process_tx_status = 1;
  1767. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1768. "%s HAL Tx init Success\n", __func__);
  1769. return QDF_STATUS_SUCCESS;
  1770. fail:
  1771. /* Detach will take care of freeing only allocated resources */
  1772. dp_tx_soc_detach(soc);
  1773. return QDF_STATUS_E_RESOURCES;
  1774. }