hal_internal.h 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_INTERNAL_H_
  19. #define _HAL_INTERNAL_H_
  20. #include "qdf_types.h"
  21. #include "qdf_atomic.h"
  22. #include "qdf_lock.h"
  23. #include "qdf_mem.h"
  24. #include "qdf_nbuf.h"
  25. #include "pld_common.h"
  26. #if defined(FEATURE_HAL_DELAYED_REG_WRITE) || \
  27. defined(FEATURE_HAL_DELAYED_REG_WRITE_V2)
  28. #include "qdf_defer.h"
  29. #include "qdf_timer.h"
  30. #endif
  31. #define hal_alert(params...) QDF_TRACE_FATAL(QDF_MODULE_ID_HAL, params)
  32. #define hal_err(params...) QDF_TRACE_ERROR(QDF_MODULE_ID_HAL, params)
  33. #define hal_warn(params...) QDF_TRACE_WARN(QDF_MODULE_ID_HAL, params)
  34. #define hal_info(params...) QDF_TRACE_INFO(QDF_MODULE_ID_HAL, params)
  35. #define hal_debug(params...) QDF_TRACE_DEBUG(QDF_MODULE_ID_HAL, params)
  36. #define hal_alert_rl(params...) QDF_TRACE_FATAL_RL(QDF_MODULE_ID_HAL, params)
  37. #define hal_err_rl(params...) QDF_TRACE_ERROR_RL(QDF_MODULE_ID_HAL, params)
  38. #define hal_warn_rl(params...) QDF_TRACE_WARN_RL(QDF_MODULE_ID_HAL, params)
  39. #define hal_info_rl(params...) QDF_TRACE_INFO_RL(QDF_MODULE_ID_HAL, params)
  40. #define hal_debug_rl(params...) QDF_TRACE_DEBUG_RL(QDF_MODULE_ID_HAL, params)
  41. #ifdef ENABLE_VERBOSE_DEBUG
  42. extern bool is_hal_verbose_debug_enabled;
  43. #define hal_verbose_debug(params...) \
  44. if (unlikely(is_hal_verbose_debug_enabled)) \
  45. do {\
  46. QDF_TRACE_DEBUG(QDF_MODULE_ID_HAL, params); \
  47. } while (0)
  48. #define hal_verbose_hex_dump(params...) \
  49. if (unlikely(is_hal_verbose_debug_enabled)) \
  50. do {\
  51. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_HAL, \
  52. QDF_TRACE_LEVEL_DEBUG, \
  53. params); \
  54. } while (0)
  55. #else
  56. #define hal_verbose_debug(params...) QDF_TRACE_DEBUG(QDF_MODULE_ID_HAL, params)
  57. #define hal_verbose_hex_dump(params...) \
  58. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_HAL, QDF_TRACE_LEVEL_DEBUG, \
  59. params)
  60. #endif
  61. /*
  62. * Given the offset of a field in bytes, returns uint8_t *
  63. */
  64. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  65. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  66. /*
  67. * Given the offset of a field in bytes, returns uint32_t *
  68. */
  69. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  70. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  71. /*
  72. * Given the offset of a field in bytes, returns uint64_t *
  73. */
  74. #define _OFFSET_TO_QWORD_PTR(_ptr, _off_in_bytes) \
  75. (((uint64_t *)(_ptr)) + ((_off_in_bytes) >> 3))
  76. #define _HAL_MS(_word, _mask, _shift) \
  77. (((_word) & (_mask)) >> (_shift))
  78. /*
  79. * Get number of QWORDS possible for num.
  80. * Its the caller's duty to make sure num is a multiple of QWORD (8)
  81. */
  82. #define HAL_GET_NUM_QWORDS(num) ((num) >> 3)
  83. /*
  84. * Get number of DWORDS possible for num.
  85. * Its the caller's duty to make sure num is a multiple of DWORD (8)
  86. */
  87. #define HAL_GET_NUM_DWORDS(num) ((num) >> 2)
  88. /*
  89. * dp_hal_soc - opaque handle for DP HAL soc
  90. */
  91. struct hal_soc_handle;
  92. typedef struct hal_soc_handle *hal_soc_handle_t;
  93. /**
  94. * hal_ring_desc - opaque handle for DP ring descriptor
  95. */
  96. struct hal_ring_desc;
  97. typedef struct hal_ring_desc *hal_ring_desc_t;
  98. /**
  99. * hal_link_desc - opaque handle for DP link descriptor
  100. */
  101. struct hal_link_desc;
  102. typedef struct hal_link_desc *hal_link_desc_t;
  103. /**
  104. * hal_rxdma_desc - opaque handle for DP rxdma dst ring descriptor
  105. */
  106. struct hal_rxdma_desc;
  107. typedef struct hal_rxdma_desc *hal_rxdma_desc_t;
  108. /**
  109. * hal_buff_addrinfo - opaque handle for DP buffer address info
  110. */
  111. struct hal_buff_addrinfo;
  112. typedef struct hal_buff_addrinfo *hal_buff_addrinfo_t;
  113. /**
  114. * hal_rx_mon_desc_info - opaque handle for sw monitor ring desc info
  115. */
  116. struct hal_rx_mon_desc_info;
  117. typedef struct hal_rx_mon_desc_info *hal_rx_mon_desc_info_t;
  118. struct hal_buf_info;
  119. typedef struct hal_buf_info *hal_buf_info_t;
  120. struct rx_msdu_desc_info;
  121. typedef struct rx_msdu_desc_info *rx_msdu_desc_info_t;
  122. /* TBD: This should be movded to shared HW header file */
  123. enum hal_srng_ring_id {
  124. /* UMAC rings */
  125. HAL_SRNG_REO2SW0 = 0,
  126. HAL_SRNG_REO2SW1 = 1,
  127. HAL_SRNG_REO2SW2 = 2,
  128. HAL_SRNG_REO2SW3 = 3,
  129. HAL_SRNG_REO2SW4 = 4,
  130. HAL_SRNG_REO2SW5 = 5,
  131. HAL_SRNG_REO2SW6 = 6,
  132. HAL_SRNG_REO2SW7 = 7,
  133. HAL_SRNG_REO2SW8 = 8,
  134. HAL_SRNG_REO2TCL = 9,
  135. HAL_SRNG_SW2REO = 10,
  136. HAL_SRNG_SW2REO1 = 11,
  137. HAL_SRNG_REO_CMD = 12,
  138. HAL_SRNG_REO_STATUS = 13,
  139. /* 14-15 unused */
  140. HAL_SRNG_SW2TCL1 = 16,
  141. HAL_SRNG_SW2TCL2 = 17,
  142. HAL_SRNG_SW2TCL3 = 18,
  143. HAL_SRNG_SW2TCL4 = 19, /* FW2TCL ring */
  144. HAL_SRNG_SW2TCL5 = 20,
  145. /* 20-23 unused */
  146. HAL_SRNG_SW2TCL_CMD = 24,
  147. HAL_SRNG_TCL_STATUS = 25,
  148. /* 26-31 unused */
  149. HAL_SRNG_CE_0_SRC = 32,
  150. HAL_SRNG_CE_1_SRC = 33,
  151. HAL_SRNG_CE_2_SRC = 34,
  152. HAL_SRNG_CE_3_SRC = 35,
  153. HAL_SRNG_CE_4_SRC = 36,
  154. HAL_SRNG_CE_5_SRC = 37,
  155. HAL_SRNG_CE_6_SRC = 38,
  156. HAL_SRNG_CE_7_SRC = 39,
  157. HAL_SRNG_CE_8_SRC = 40,
  158. HAL_SRNG_CE_9_SRC = 41,
  159. HAL_SRNG_CE_10_SRC = 42,
  160. HAL_SRNG_CE_11_SRC = 43,
  161. /* 44-55 unused */
  162. HAL_SRNG_CE_0_DST = 56,
  163. HAL_SRNG_CE_1_DST = 57,
  164. HAL_SRNG_CE_2_DST = 58,
  165. HAL_SRNG_CE_3_DST = 59,
  166. HAL_SRNG_CE_4_DST = 60,
  167. HAL_SRNG_CE_5_DST = 61,
  168. HAL_SRNG_CE_6_DST = 62,
  169. HAL_SRNG_CE_7_DST = 63,
  170. HAL_SRNG_CE_8_DST = 64,
  171. HAL_SRNG_CE_9_DST = 65,
  172. HAL_SRNG_CE_10_DST = 66,
  173. HAL_SRNG_CE_11_DST = 67,
  174. /* 68-79 unused */
  175. HAL_SRNG_CE_0_DST_STATUS = 80,
  176. HAL_SRNG_CE_1_DST_STATUS = 81,
  177. HAL_SRNG_CE_2_DST_STATUS = 82,
  178. HAL_SRNG_CE_3_DST_STATUS = 83,
  179. HAL_SRNG_CE_4_DST_STATUS = 84,
  180. HAL_SRNG_CE_5_DST_STATUS = 85,
  181. HAL_SRNG_CE_6_DST_STATUS = 86,
  182. HAL_SRNG_CE_7_DST_STATUS = 87,
  183. HAL_SRNG_CE_8_DST_STATUS = 88,
  184. HAL_SRNG_CE_9_DST_STATUS = 89,
  185. HAL_SRNG_CE_10_DST_STATUS = 90,
  186. HAL_SRNG_CE_11_DST_STATUS = 91,
  187. /* 92-103 unused */
  188. HAL_SRNG_WBM_IDLE_LINK = 104,
  189. HAL_SRNG_WBM_SW_RELEASE = 105,
  190. HAL_SRNG_WBM2SW0_RELEASE = 106,
  191. HAL_SRNG_WBM2SW1_RELEASE = 107,
  192. HAL_SRNG_WBM2SW2_RELEASE = 108,
  193. HAL_SRNG_WBM2SW3_RELEASE = 109,
  194. HAL_SRNG_WBM2SW4_RELEASE = 110,
  195. HAL_SRNG_WBM2SW5_RELEASE = 111,
  196. HAL_SRNG_WBM2SW6_RELEASE = 112,
  197. /* 113-127 unused */
  198. HAL_SRNG_UMAC_ID_END = 127,
  199. /* LMAC rings - The following set will be replicated for each LMAC */
  200. HAL_SRNG_LMAC1_ID_START = 128,
  201. HAL_SRNG_WMAC1_SW2RXDMA0_BUF0 = HAL_SRNG_LMAC1_ID_START,
  202. #ifdef IPA_OFFLOAD
  203. HAL_SRNG_WMAC1_SW2RXDMA0_BUF1 = (HAL_SRNG_LMAC1_ID_START + 1),
  204. HAL_SRNG_WMAC1_SW2RXDMA0_BUF2 = (HAL_SRNG_LMAC1_ID_START + 2),
  205. HAL_SRNG_WMAC1_SW2RXDMA1_BUF = (HAL_SRNG_WMAC1_SW2RXDMA0_BUF2 + 1),
  206. #else
  207. HAL_SRNG_WMAC1_SW2RXDMA1_BUF = (HAL_SRNG_WMAC1_SW2RXDMA0_BUF0 + 1),
  208. #endif
  209. HAL_SRNG_WMAC1_SW2RXDMA2_BUF = (HAL_SRNG_WMAC1_SW2RXDMA1_BUF + 1),
  210. HAL_SRNG_WMAC1_SW2RXDMA0_STATBUF = (HAL_SRNG_WMAC1_SW2RXDMA2_BUF + 1),
  211. HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF =
  212. (HAL_SRNG_WMAC1_SW2RXDMA0_STATBUF + 1),
  213. HAL_SRNG_WMAC1_RXDMA2SW0 = (HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF + 1),
  214. HAL_SRNG_WMAC1_RXDMA2SW1 = (HAL_SRNG_WMAC1_RXDMA2SW0 + 1),
  215. HAL_SRNG_WMAC1_SW2RXDMA1_DESC = (HAL_SRNG_WMAC1_RXDMA2SW1 + 1),
  216. #ifdef WLAN_FEATURE_CIF_CFR
  217. HAL_SRNG_WIFI_POS_SRC_DMA_RING = (HAL_SRNG_WMAC1_SW2RXDMA1_DESC + 1),
  218. HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING = (HAL_SRNG_WIFI_POS_SRC_DMA_RING + 1),
  219. #else
  220. HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING = (HAL_SRNG_WMAC1_SW2RXDMA1_DESC + 1),
  221. #endif
  222. /* -142 unused */
  223. HAL_SRNG_LMAC1_ID_END = 143
  224. };
  225. /* SRNG type to be passed in APIs hal_srng_get_entrysize and hal_srng_setup */
  226. enum hal_ring_type {
  227. REO_DST = 0,
  228. REO_EXCEPTION = 1,
  229. REO_REINJECT = 2,
  230. REO_CMD = 3,
  231. REO_STATUS = 4,
  232. TCL_DATA = 5,
  233. TCL_CMD_CREDIT = 6,
  234. TCL_STATUS = 7,
  235. CE_SRC = 8,
  236. CE_DST = 9,
  237. CE_DST_STATUS = 10,
  238. WBM_IDLE_LINK = 11,
  239. SW2WBM_RELEASE = 12,
  240. WBM2SW_RELEASE = 13,
  241. RXDMA_BUF = 14,
  242. RXDMA_DST = 15,
  243. RXDMA_MONITOR_BUF = 16,
  244. RXDMA_MONITOR_STATUS = 17,
  245. RXDMA_MONITOR_DST = 18,
  246. RXDMA_MONITOR_DESC = 19,
  247. DIR_BUF_RX_DMA_SRC = 20,
  248. #ifdef WLAN_FEATURE_CIF_CFR
  249. WIFI_POS_SRC,
  250. #endif
  251. MAX_RING_TYPES
  252. };
  253. #define HAL_RXDMA_MAX_RING_SIZE 0xFFFF
  254. #define HAL_MAX_LMACS 3
  255. #define HAL_MAX_RINGS_PER_LMAC (HAL_SRNG_LMAC1_ID_END - HAL_SRNG_LMAC1_ID_START)
  256. #define HAL_MAX_LMAC_RINGS (HAL_MAX_LMACS * HAL_MAX_RINGS_PER_LMAC)
  257. #define HAL_SRNG_ID_MAX (HAL_SRNG_UMAC_ID_END + HAL_MAX_LMAC_RINGS)
  258. enum hal_srng_dir {
  259. HAL_SRNG_SRC_RING,
  260. HAL_SRNG_DST_RING
  261. };
  262. /**
  263. * enum hal_reo_remap_reg - REO remap registers
  264. * @HAL_REO_REMAP_REG_IX0: reo remap reg IX0
  265. * @HAL_REO_REMAP_REG_IX1: reo remap reg IX1
  266. * @HAL_REO_REMAP_REG_IX2: reo remap reg IX2
  267. * @HAL_REO_REMAP_REG_IX3: reo remap reg IX3
  268. */
  269. enum hal_reo_remap_reg {
  270. HAL_REO_REMAP_REG_IX0,
  271. HAL_REO_REMAP_REG_IX1,
  272. HAL_REO_REMAP_REG_IX2,
  273. HAL_REO_REMAP_REG_IX3
  274. };
  275. /* Lock wrappers for SRNG */
  276. #define hal_srng_lock_t qdf_spinlock_t
  277. #define SRNG_LOCK_INIT(_lock) qdf_spinlock_create(_lock)
  278. #define SRNG_LOCK(_lock) qdf_spin_lock_bh(_lock)
  279. #define SRNG_TRY_LOCK(_lock) qdf_spin_trylock_bh(_lock)
  280. #define SRNG_UNLOCK(_lock) qdf_spin_unlock_bh(_lock)
  281. #define SRNG_LOCK_DESTROY(_lock) qdf_spinlock_destroy(_lock)
  282. struct hal_soc;
  283. /**
  284. * dp_hal_ring - opaque handle for DP HAL SRNG
  285. */
  286. struct hal_ring_handle;
  287. typedef struct hal_ring_handle *hal_ring_handle_t;
  288. #define MAX_SRNG_REG_GROUPS 2
  289. /* Hal Srng bit mask
  290. * HAL_SRNG_FLUSH_EVENT: SRNG HP TP flush in case of link down
  291. */
  292. #define HAL_SRNG_FLUSH_EVENT BIT(0)
  293. #if defined(FEATURE_HAL_DELAYED_REG_WRITE) || \
  294. defined(FEATURE_HAL_DELAYED_REG_WRITE_V2)
  295. /**
  296. * struct hal_reg_write_q_elem - delayed register write queue element
  297. * @srng: hal_srng queued for a delayed write
  298. * @addr: iomem address of the register
  299. * @enqueue_val: register value at the time of delayed write enqueue
  300. * @dequeue_val: register value at the time of delayed write dequeue
  301. * @valid: whether this entry is valid or not
  302. * @enqueue_time: enqueue time (qdf_log_timestamp)
  303. * @work_scheduled_time: work scheduled time (qdf_log_timestamp)
  304. * @dequeue_time: dequeue time (qdf_log_timestamp)
  305. */
  306. struct hal_reg_write_q_elem {
  307. struct hal_srng *srng;
  308. void __iomem *addr;
  309. uint32_t enqueue_val;
  310. uint32_t dequeue_val;
  311. uint8_t valid;
  312. qdf_time_t enqueue_time;
  313. qdf_time_t work_scheduled_time;
  314. qdf_time_t dequeue_time;
  315. };
  316. /**
  317. * struct hal_reg_write_srng_stats - srng stats to keep track of register writes
  318. * @enqueues: writes enqueued to delayed work
  319. * @dequeues: writes dequeued from delayed work (not written yet)
  320. * @coalesces: writes not enqueued since srng is already queued up
  321. * @direct: writes not enqueued and written to register directly
  322. * @dequeue_delay: dequeue operation be delayed
  323. */
  324. struct hal_reg_write_srng_stats {
  325. uint32_t enqueues;
  326. uint32_t dequeues;
  327. uint32_t coalesces;
  328. uint32_t direct;
  329. uint32_t dequeue_delay;
  330. };
  331. /**
  332. * enum hal_reg_sched_delay - ENUM for write sched delay histogram
  333. * @REG_WRITE_SCHED_DELAY_SUB_100us: index for delay < 100us
  334. * @REG_WRITE_SCHED_DELAY_SUB_1000us: index for delay < 1000us
  335. * @REG_WRITE_SCHED_DELAY_SUB_5000us: index for delay < 5000us
  336. * @REG_WRITE_SCHED_DELAY_GT_5000us: index for delay >= 5000us
  337. * @REG_WRITE_SCHED_DELAY_HIST_MAX: Max value (nnsize of histogram array)
  338. */
  339. enum hal_reg_sched_delay {
  340. REG_WRITE_SCHED_DELAY_SUB_100us,
  341. REG_WRITE_SCHED_DELAY_SUB_1000us,
  342. REG_WRITE_SCHED_DELAY_SUB_5000us,
  343. REG_WRITE_SCHED_DELAY_GT_5000us,
  344. REG_WRITE_SCHED_DELAY_HIST_MAX,
  345. };
  346. /**
  347. * struct hal_reg_write_soc_stats - soc stats to keep track of register writes
  348. * @enqueues: writes enqueued to delayed work
  349. * @dequeues: writes dequeued from delayed work (not written yet)
  350. * @coalesces: writes not enqueued since srng is already queued up
  351. * @direct: writes not enqueud and writted to register directly
  352. * @prevent_l1_fails: prevent l1 API failed
  353. * @q_depth: current queue depth in delayed register write queue
  354. * @max_q_depth: maximum queue for delayed register write queue
  355. * @sched_delay: = kernel work sched delay + bus wakeup delay, histogram
  356. * @dequeue_delay: dequeue operation be delayed
  357. */
  358. struct hal_reg_write_soc_stats {
  359. qdf_atomic_t enqueues;
  360. uint32_t dequeues;
  361. qdf_atomic_t coalesces;
  362. qdf_atomic_t direct;
  363. uint32_t prevent_l1_fails;
  364. qdf_atomic_t q_depth;
  365. uint32_t max_q_depth;
  366. uint32_t sched_delay[REG_WRITE_SCHED_DELAY_HIST_MAX];
  367. uint32_t dequeue_delay;
  368. };
  369. #ifdef FEATURE_HAL_DELAYED_REG_WRITE_V2
  370. struct hal_reg_write_tcl_stats {
  371. uint32_t wq_delayed;
  372. uint32_t wq_direct;
  373. uint32_t timer_enq;
  374. uint32_t timer_direct;
  375. uint32_t enq_timer_set;
  376. uint32_t direct_timer_set;
  377. uint32_t timer_reset;
  378. qdf_time_t enq_time;
  379. qdf_time_t deq_time;
  380. uint32_t sched_delay[REG_WRITE_SCHED_DELAY_HIST_MAX];
  381. };
  382. #endif
  383. #endif
  384. struct hal_offload_info {
  385. uint8_t lro_eligible;
  386. uint8_t tcp_proto;
  387. uint8_t tcp_pure_ack;
  388. uint8_t ipv6_proto;
  389. uint8_t tcp_offset;
  390. uint16_t tcp_csum;
  391. uint16_t tcp_win;
  392. uint32_t tcp_seq_num;
  393. uint32_t tcp_ack_num;
  394. uint32_t flow_id;
  395. };
  396. /* Common SRNG ring structure for source and destination rings */
  397. struct hal_srng {
  398. /* Unique SRNG ring ID */
  399. uint8_t ring_id;
  400. /* Ring initialization done */
  401. uint8_t initialized;
  402. /* Interrupt/MSI value assigned to this ring */
  403. int irq;
  404. /* Physical base address of the ring */
  405. qdf_dma_addr_t ring_base_paddr;
  406. /* Virtual base address of the ring */
  407. uint32_t *ring_base_vaddr;
  408. /* Number of entries in ring */
  409. uint32_t num_entries;
  410. /* Ring size */
  411. uint32_t ring_size;
  412. /* Ring size mask */
  413. uint32_t ring_size_mask;
  414. /* Size of ring entry */
  415. uint32_t entry_size;
  416. /* Interrupt timer threshold – in micro seconds */
  417. uint32_t intr_timer_thres_us;
  418. /* Interrupt batch counter threshold – in number of ring entries */
  419. uint32_t intr_batch_cntr_thres_entries;
  420. /* Applicable only for CE dest ring */
  421. uint32_t prefetch_timer;
  422. /* MSI Address */
  423. qdf_dma_addr_t msi_addr;
  424. /* MSI data */
  425. uint32_t msi_data;
  426. /* Misc flags */
  427. uint32_t flags;
  428. /* Lock for serializing ring index updates */
  429. hal_srng_lock_t lock;
  430. /* Start offset of SRNG register groups for this ring
  431. * TBD: See if this is required - register address can be derived
  432. * from ring ID
  433. */
  434. void *hwreg_base[MAX_SRNG_REG_GROUPS];
  435. /* Ring type/name */
  436. enum hal_ring_type ring_type;
  437. /* Source or Destination ring */
  438. enum hal_srng_dir ring_dir;
  439. union {
  440. struct {
  441. /* SW tail pointer */
  442. uint32_t tp;
  443. /* Shadow head pointer location to be updated by HW */
  444. uint32_t *hp_addr;
  445. /* Cached head pointer */
  446. uint32_t cached_hp;
  447. /* Tail pointer location to be updated by SW – This
  448. * will be a register address and need not be
  449. * accessed through SW structure */
  450. uint32_t *tp_addr;
  451. /* Current SW loop cnt */
  452. uint32_t loop_cnt;
  453. /* max transfer size */
  454. uint16_t max_buffer_length;
  455. } dst_ring;
  456. struct {
  457. /* SW head pointer */
  458. uint32_t hp;
  459. /* SW reap head pointer */
  460. uint32_t reap_hp;
  461. /* Shadow tail pointer location to be updated by HW */
  462. uint32_t *tp_addr;
  463. /* Cached tail pointer */
  464. uint32_t cached_tp;
  465. /* Head pointer location to be updated by SW – This
  466. * will be a register address and need not be accessed
  467. * through SW structure */
  468. uint32_t *hp_addr;
  469. /* Low threshold – in number of ring entries */
  470. uint32_t low_threshold;
  471. } src_ring;
  472. } u;
  473. struct hal_soc *hal_soc;
  474. /* Number of times hp/tp updated in runtime resume */
  475. uint32_t flush_count;
  476. /* hal srng event flag*/
  477. unsigned long srng_event;
  478. /* last flushed time stamp */
  479. uint64_t last_flush_ts;
  480. #if defined(FEATURE_HAL_DELAYED_REG_WRITE) || \
  481. defined(FEATURE_HAL_DELAYED_REG_WRITE_V2)
  482. /* Previous hp/tp (based on ring dir) value written to the reg */
  483. uint32_t last_reg_wr_val;
  484. /* flag to indicate whether srng is already queued for delayed write */
  485. uint8_t reg_write_in_progress;
  486. /* last dequeue elem time stamp */
  487. qdf_time_t last_dequeue_time;
  488. /* srng specific delayed write stats */
  489. struct hal_reg_write_srng_stats wstats;
  490. #endif
  491. };
  492. /* HW SRNG configuration table */
  493. struct hal_hw_srng_config {
  494. int start_ring_id;
  495. uint16_t max_rings;
  496. uint16_t entry_size;
  497. uint32_t reg_start[MAX_SRNG_REG_GROUPS];
  498. uint16_t reg_size[MAX_SRNG_REG_GROUPS];
  499. uint8_t lmac_ring;
  500. enum hal_srng_dir ring_dir;
  501. uint32_t max_size;
  502. };
  503. #define MAX_SHADOW_REGISTERS 40
  504. #define MAX_GENERIC_SHADOW_REG 5
  505. /**
  506. * struct shadow_reg_config - Hal soc structure that contains
  507. * the list of generic shadow registers
  508. * @target_register: target reg offset
  509. * @shadow_config_index: shadow config index in shadow config
  510. * list sent to FW
  511. * @va: virtual addr of shadow reg
  512. *
  513. * This structure holds the generic registers that are mapped to
  514. * the shadow region and holds the mapping of the target
  515. * register offset to shadow config index provided to FW during
  516. * init
  517. */
  518. struct shadow_reg_config {
  519. uint32_t target_register;
  520. int shadow_config_index;
  521. uint64_t va;
  522. };
  523. /* REO parameters to be passed to hal_reo_setup */
  524. struct hal_reo_params {
  525. /** rx hash steering enabled or disabled */
  526. bool rx_hash_enabled;
  527. /** reo remap 1 register */
  528. uint32_t remap1;
  529. /** reo remap 2 register */
  530. uint32_t remap2;
  531. /** fragment destination ring */
  532. uint8_t frag_dst_ring;
  533. /* Destination for alternate */
  534. uint8_t alt_dst_ind_0;
  535. /** padding */
  536. uint8_t padding[2];
  537. };
  538. /**
  539. * enum hal_reo_cmd_type: Enum for REO command type
  540. * @CMD_GET_QUEUE_STATS: Get REO queue status/stats
  541. * @CMD_FLUSH_QUEUE: Flush all frames in REO queue
  542. * @CMD_FLUSH_CACHE: Flush descriptor entries in the cache
  543. * @CMD_UNBLOCK_CACHE: Unblock a descriptor’s address that was blocked
  544. * earlier with a ‘REO_FLUSH_CACHE’ command
  545. * @CMD_FLUSH_TIMEOUT_LIST: Flush buffers/descriptors from timeout list
  546. * @CMD_UPDATE_RX_REO_QUEUE: Update REO queue settings
  547. */
  548. enum hal_reo_cmd_type {
  549. CMD_GET_QUEUE_STATS = 0,
  550. CMD_FLUSH_QUEUE = 1,
  551. CMD_FLUSH_CACHE = 2,
  552. CMD_UNBLOCK_CACHE = 3,
  553. CMD_FLUSH_TIMEOUT_LIST = 4,
  554. CMD_UPDATE_RX_REO_QUEUE = 5
  555. };
  556. struct hal_rx_pkt_capture_flags {
  557. uint8_t encrypt_type;
  558. uint8_t fragment_flag;
  559. uint8_t fcs_err;
  560. uint32_t chan_freq;
  561. uint32_t rssi_comb;
  562. uint64_t tsft;
  563. };
  564. struct hal_hw_txrx_ops {
  565. /* init and setup */
  566. void (*hal_srng_dst_hw_init)(struct hal_soc *hal,
  567. struct hal_srng *srng);
  568. void (*hal_srng_src_hw_init)(struct hal_soc *hal,
  569. struct hal_srng *srng);
  570. void (*hal_get_hw_hptp)(struct hal_soc *hal,
  571. hal_ring_handle_t hal_ring_hdl,
  572. uint32_t *headp, uint32_t *tailp,
  573. uint8_t ring_type);
  574. void (*hal_reo_setup)(struct hal_soc *hal_soc, void *reoparams);
  575. void (*hal_setup_link_idle_list)(
  576. struct hal_soc *hal_soc,
  577. qdf_dma_addr_t scatter_bufs_base_paddr[],
  578. void *scatter_bufs_base_vaddr[],
  579. uint32_t num_scatter_bufs,
  580. uint32_t scatter_buf_size,
  581. uint32_t last_buf_end_offset,
  582. uint32_t num_entries);
  583. qdf_iomem_t (*hal_get_window_address)(struct hal_soc *hal_soc,
  584. qdf_iomem_t addr);
  585. void (*hal_reo_set_err_dst_remap)(void *hal_soc);
  586. void (*hal_reo_qdesc_setup)(hal_soc_handle_t hal_soc_hdl, int tid,
  587. uint32_t ba_window_size,
  588. uint32_t start_seq, void *hw_qdesc_vaddr,
  589. qdf_dma_addr_t hw_qdesc_paddr,
  590. int pn_type);
  591. uint32_t (*hal_gen_reo_remap_val)(enum hal_reo_remap_reg,
  592. uint8_t *ix0_map);
  593. /* tx */
  594. void (*hal_tx_desc_set_dscp_tid_table_id)(void *desc, uint8_t id);
  595. void (*hal_tx_set_dscp_tid_map)(struct hal_soc *hal_soc, uint8_t *map,
  596. uint8_t id);
  597. void (*hal_tx_update_dscp_tid)(struct hal_soc *hal_soc, uint8_t tid,
  598. uint8_t id,
  599. uint8_t dscp);
  600. void (*hal_tx_desc_set_lmac_id)(void *desc, uint8_t lmac_id);
  601. void (*hal_tx_desc_set_buf_addr)(void *desc, dma_addr_t paddr,
  602. uint8_t pool_id, uint32_t desc_id,
  603. uint8_t type);
  604. void (*hal_tx_desc_set_search_type)(void *desc, uint8_t search_type);
  605. void (*hal_tx_desc_set_search_index)(void *desc, uint32_t search_index);
  606. void (*hal_tx_desc_set_cache_set_num)(void *desc, uint8_t search_index);
  607. void (*hal_tx_comp_get_status)(void *desc, void *ts,
  608. struct hal_soc *hal);
  609. uint8_t (*hal_tx_comp_get_release_reason)(void *hal_desc);
  610. uint8_t (*hal_get_wbm_internal_error)(void *hal_desc);
  611. void (*hal_tx_desc_set_mesh_en)(void *desc, uint8_t en);
  612. void (*hal_tx_init_cmd_credit_ring)(hal_soc_handle_t hal_soc_hdl,
  613. hal_ring_handle_t hal_ring_hdl);
  614. uint32_t (*hal_tx_comp_get_buffer_source)(void *hal_desc);
  615. /* rx */
  616. uint32_t (*hal_rx_msdu_start_nss_get)(uint8_t *);
  617. void (*hal_rx_mon_hw_desc_get_mpdu_status)(void *hw_desc_addr,
  618. struct mon_rx_status *rs);
  619. uint8_t (*hal_rx_get_tlv)(void *rx_tlv);
  620. void (*hal_rx_proc_phyrx_other_receive_info_tlv)(void *rx_tlv_hdr,
  621. void *ppdu_info_handle);
  622. void (*hal_rx_dump_msdu_start_tlv)(void *msdu_start, uint8_t dbg_level);
  623. void (*hal_rx_dump_msdu_end_tlv)(void *msdu_end,
  624. uint8_t dbg_level);
  625. uint32_t (*hal_get_link_desc_size)(void);
  626. uint32_t (*hal_rx_mpdu_start_tid_get)(uint8_t *buf);
  627. uint32_t (*hal_rx_msdu_start_reception_type_get)(uint8_t *buf);
  628. uint16_t (*hal_rx_msdu_end_da_idx_get)(uint8_t *buf);
  629. void* (*hal_rx_msdu_desc_info_get_ptr)(void *msdu_details_ptr);
  630. void* (*hal_rx_link_desc_msdu0_ptr)(void *msdu_link_ptr);
  631. void (*hal_reo_status_get_header)(hal_ring_desc_t ring_desc, int b,
  632. void *h);
  633. uint32_t (*hal_rx_status_get_tlv_info)(void *rx_tlv_hdr,
  634. void *ppdu_info,
  635. hal_soc_handle_t hal_soc_hdl,
  636. qdf_nbuf_t nbuf);
  637. void (*hal_rx_wbm_err_info_get)(void *wbm_desc,
  638. void *wbm_er_info);
  639. void (*hal_rx_dump_mpdu_start_tlv)(void *mpdustart,
  640. uint8_t dbg_level);
  641. void (*hal_tx_set_pcp_tid_map)(struct hal_soc *hal_soc, uint8_t *map);
  642. void (*hal_tx_update_pcp_tid_map)(struct hal_soc *hal_soc, uint8_t pcp,
  643. uint8_t id);
  644. void (*hal_tx_set_tidmap_prty)(struct hal_soc *hal_soc, uint8_t prio);
  645. /* rx */
  646. uint8_t (*hal_rx_get_rx_fragment_number)(uint8_t *buf);
  647. uint8_t (*hal_rx_msdu_end_da_is_mcbc_get)(uint8_t *buf);
  648. uint8_t (*hal_rx_msdu_end_sa_is_valid_get)(uint8_t *buf);
  649. uint16_t (*hal_rx_msdu_end_sa_idx_get)(uint8_t *buf);
  650. uint32_t (*hal_rx_desc_is_first_msdu)(void *hw_desc_addr);
  651. uint32_t (*hal_rx_msdu_end_l3_hdr_padding_get)(uint8_t *buf);
  652. uint32_t (*hal_rx_encryption_info_valid)(uint8_t *buf);
  653. void (*hal_rx_print_pn)(uint8_t *buf);
  654. uint8_t (*hal_rx_msdu_end_first_msdu_get)(uint8_t *buf);
  655. uint8_t (*hal_rx_msdu_end_da_is_valid_get)(uint8_t *buf);
  656. uint8_t (*hal_rx_msdu_end_last_msdu_get)(uint8_t *buf);
  657. bool (*hal_rx_get_mpdu_mac_ad4_valid)(uint8_t *buf);
  658. uint32_t (*hal_rx_mpdu_start_sw_peer_id_get)(uint8_t *buf);
  659. uint32_t (*hal_rx_mpdu_get_to_ds)(uint8_t *buf);
  660. uint32_t (*hal_rx_mpdu_get_fr_ds)(uint8_t *buf);
  661. uint8_t (*hal_rx_get_mpdu_frame_control_valid)(uint8_t *buf);
  662. QDF_STATUS
  663. (*hal_rx_mpdu_get_addr1)(uint8_t *buf, uint8_t *mac_addr);
  664. QDF_STATUS
  665. (*hal_rx_mpdu_get_addr2)(uint8_t *buf, uint8_t *mac_addr);
  666. QDF_STATUS
  667. (*hal_rx_mpdu_get_addr3)(uint8_t *buf, uint8_t *mac_addr);
  668. QDF_STATUS
  669. (*hal_rx_mpdu_get_addr4)(uint8_t *buf, uint8_t *mac_addr);
  670. uint8_t (*hal_rx_get_mpdu_sequence_control_valid)(uint8_t *buf);
  671. bool (*hal_rx_is_unicast)(uint8_t *buf);
  672. uint32_t (*hal_rx_tid_get)(hal_soc_handle_t hal_soc_hdl, uint8_t *buf);
  673. uint32_t (*hal_rx_hw_desc_get_ppduid_get)(void *rx_tlv_hdr,
  674. void *rxdma_dst_ring_desc);
  675. uint32_t (*hal_rx_mpdu_start_mpdu_qos_control_valid_get)(uint8_t *buf);
  676. uint32_t (*hal_rx_msdu_end_sa_sw_peer_id_get)(uint8_t *buf);
  677. void * (*hal_rx_msdu0_buffer_addr_lsb)(void *link_desc_addr);
  678. void * (*hal_rx_msdu_desc_info_ptr_get)(void *msdu0);
  679. void * (*hal_ent_mpdu_desc_info)(void *hw_addr);
  680. void * (*hal_dst_mpdu_desc_info)(void *hw_addr);
  681. uint8_t (*hal_rx_get_fc_valid)(uint8_t *buf);
  682. uint8_t (*hal_rx_get_to_ds_flag)(uint8_t *buf);
  683. uint8_t (*hal_rx_get_mac_addr2_valid)(uint8_t *buf);
  684. uint8_t (*hal_rx_get_filter_category)(uint8_t *buf);
  685. uint32_t (*hal_rx_get_ppdu_id)(uint8_t *buf);
  686. void (*hal_reo_config)(struct hal_soc *soc,
  687. uint32_t reg_val,
  688. struct hal_reo_params *reo_params);
  689. uint32_t (*hal_rx_msdu_flow_idx_get)(uint8_t *buf);
  690. bool (*hal_rx_msdu_flow_idx_invalid)(uint8_t *buf);
  691. bool (*hal_rx_msdu_flow_idx_timeout)(uint8_t *buf);
  692. uint32_t (*hal_rx_msdu_fse_metadata_get)(uint8_t *buf);
  693. uint16_t (*hal_rx_msdu_cce_metadata_get)(uint8_t *buf);
  694. void
  695. (*hal_rx_msdu_get_flow_params)(
  696. uint8_t *buf,
  697. bool *flow_invalid,
  698. bool *flow_timeout,
  699. uint32_t *flow_index);
  700. uint16_t (*hal_rx_tlv_get_tcp_chksum)(uint8_t *buf);
  701. uint16_t (*hal_rx_get_rx_sequence)(uint8_t *buf);
  702. void (*hal_rx_get_bb_info)(void *rx_tlv, void *ppdu_info_handle);
  703. void (*hal_rx_get_rtt_info)(void *rx_tlv, void *ppdu_info_handle);
  704. void (*hal_rx_msdu_packet_metadata_get)(uint8_t *buf,
  705. void *msdu_pkt_metadata);
  706. uint16_t (*hal_rx_get_fisa_cumulative_l4_checksum)(uint8_t *buf);
  707. uint16_t (*hal_rx_get_fisa_cumulative_ip_length)(uint8_t *buf);
  708. bool (*hal_rx_get_udp_proto)(uint8_t *buf);
  709. bool (*hal_rx_get_fisa_flow_agg_continuation)(uint8_t *buf);
  710. uint8_t (*hal_rx_get_fisa_flow_agg_count)(uint8_t *buf);
  711. bool (*hal_rx_get_fisa_timeout)(uint8_t *buf);
  712. uint8_t (*hal_rx_mpdu_start_tlv_tag_valid)(void *rx_tlv_hdr);
  713. void (*hal_rx_sw_mon_desc_info_get)(hal_ring_desc_t rxdma_dst_ring_desc,
  714. hal_rx_mon_desc_info_t mon_desc_info);
  715. uint8_t (*hal_rx_wbm_err_msdu_continuation_get)(void *ring_desc);
  716. uint32_t (*hal_rx_msdu_end_offset_get)(void);
  717. uint32_t (*hal_rx_attn_offset_get)(void);
  718. uint32_t (*hal_rx_msdu_start_offset_get)(void);
  719. uint32_t (*hal_rx_mpdu_start_offset_get)(void);
  720. uint32_t (*hal_rx_mpdu_end_offset_get)(void);
  721. uint32_t (*hal_rx_pkt_tlv_offset_get)(void);
  722. void * (*hal_rx_flow_setup_fse)(uint8_t *rx_fst,
  723. uint32_t table_offset,
  724. uint8_t *rx_flow);
  725. void (*hal_compute_reo_remap_ix2_ix3)(uint32_t *ring,
  726. uint32_t num_rings,
  727. uint32_t *remap1,
  728. uint32_t *remap2);
  729. uint32_t (*hal_rx_flow_setup_cmem_fse)(
  730. struct hal_soc *soc, uint32_t cmem_ba,
  731. uint32_t table_offset, uint8_t *rx_flow);
  732. uint32_t (*hal_rx_flow_get_cmem_fse_ts)(struct hal_soc *soc,
  733. uint32_t fse_offset);
  734. void (*hal_rx_flow_get_cmem_fse)(struct hal_soc *soc,
  735. uint32_t fse_offset,
  736. uint32_t *fse, qdf_size_t len);
  737. void (*hal_rx_msdu_get_reo_destination_indication)(uint8_t *buf,
  738. uint32_t *reo_destination_indication);
  739. uint8_t (*hal_tx_get_num_tcl_banks)(void);
  740. uint32_t (*hal_get_reo_qdesc_size)(uint32_t ba_window_size, int tid);
  741. void (*hal_set_link_desc_addr)(void *desc, uint32_t cookie,
  742. qdf_dma_addr_t link_desc_paddr);
  743. void (*hal_tx_init_data_ring)(hal_soc_handle_t hal_soc_hdl,
  744. hal_ring_handle_t hal_ring_hdl);
  745. void* (*hal_rx_msdu_ext_desc_info_get_ptr)(void *msdu_details_ptr);
  746. void (*hal_get_ba_aging_timeout)(hal_soc_handle_t hal_soc_hdl,
  747. uint8_t ac, uint32_t *value);
  748. void (*hal_set_ba_aging_timeout)(hal_soc_handle_t hal_soc_hdl,
  749. uint8_t ac, uint32_t value);
  750. uint32_t (*hal_get_reo_reg_base_offset)(void);
  751. void (*hal_rx_get_tlv_size)(uint16_t *rx_pkt_tlv_size,
  752. uint16_t *rx_mon_pkt_tlv_size);
  753. uint32_t (*hal_rx_msdu_is_wlan_mcast)(qdf_nbuf_t nbuf);
  754. uint32_t (*hal_rx_tlv_decap_format_get)(void *hw_desc_addr);
  755. void (*hal_rx_dump_pkt_tlvs)(hal_soc_handle_t hal_soc_hdl,
  756. uint8_t *buf, uint8_t dbg_level);
  757. int (*hal_rx_tlv_get_offload_info)(uint8_t *rx_tlv,
  758. struct hal_offload_info *offload_info);
  759. uint16_t (*hal_rx_tlv_phy_ppdu_id_get)(uint8_t *buf);
  760. uint32_t (*hal_rx_tlv_msdu_done_get)(uint8_t *buf);
  761. uint32_t (*hal_rx_tlv_msdu_len_get)(uint8_t *buf);
  762. uint16_t (*hal_rx_get_frame_ctrl_field)(uint8_t *buf);
  763. int (*hal_rx_get_proto_params)(uint8_t *buf, void *fisa_params);
  764. int (*hal_rx_get_l3_l4_offsets)(uint8_t *buf, uint32_t *l3_hdr_offset,
  765. uint32_t *l4_hdr_offset);
  766. uint32_t (*hal_rx_tlv_mic_err_get)(uint8_t *buf);
  767. uint32_t (*hal_rx_tlv_get_pkt_type)(uint8_t *buf);
  768. void (*hal_rx_tlv_get_pn_num)(uint8_t *buf, uint64_t *pn_num);
  769. uint8_t * (*hal_rx_pkt_hdr_get)(uint8_t *buf);
  770. uint32_t (*hal_rx_msdu_reo_dst_ind_get)(hal_soc_handle_t hal_soc_hdl,
  771. void *msdu_link_desc);
  772. void (*hal_msdu_desc_info_set)(hal_soc_handle_t hal_soc_hdl,
  773. void *msdu_desc_info, uint32_t dst_ind,
  774. uint32_t nbuf_len);
  775. void (*hal_mpdu_desc_info_set)(hal_soc_handle_t hal_soc_hdl,
  776. void *mpdu_desc_info, uint32_t seq_no);
  777. uint32_t (*hal_rx_tlv_sgi_get)(uint8_t *buf);
  778. uint32_t (*hal_rx_tlv_get_freq)(uint8_t *buf);
  779. uint8_t (*hal_rx_msdu_get_keyid)(uint8_t *buf);
  780. uint32_t (*hal_rx_tlv_rate_mcs_get)(uint8_t *buf);
  781. uint32_t (*hal_rx_tlv_decrypt_err_get)(uint8_t *buf);
  782. uint32_t (*hal_rx_tlv_first_mpdu_get)(uint8_t *buf);
  783. uint32_t (*hal_rx_tlv_bw_get)(uint8_t *buf);
  784. uint32_t (*hal_rx_tlv_get_is_decrypted)(uint8_t *buf);
  785. uint32_t (*hal_rx_wbm_err_src_get)(hal_ring_desc_t ring_desc);
  786. uint8_t (*hal_rx_ret_buf_manager_get)(hal_ring_desc_t ring_desc);
  787. void (*hal_rx_msdu_link_desc_set)(hal_soc_handle_t hal_soc_hdl,
  788. void *src_srng_desc,
  789. hal_buff_addrinfo_t buf_addr_info,
  790. uint8_t bm_action);
  791. void (*hal_rx_buf_cookie_rbm_get)(uint32_t *buf_addr_info_hdl,
  792. hal_buf_info_t buf_info_hdl);
  793. void (*hal_rx_reo_buf_paddr_get)(hal_ring_desc_t rx_desc,
  794. struct hal_buf_info *buf_info);
  795. void (*hal_rxdma_buff_addr_info_set)(void *rxdma_entry,
  796. qdf_dma_addr_t paddr,
  797. uint32_t cookie, uint8_t manager);
  798. uint32_t (*hal_rx_msdu_flags_get)(rx_msdu_desc_info_t msdu_desc_info_hdl);
  799. uint32_t (*hal_rx_get_reo_error_code)(hal_ring_desc_t rx_desc);
  800. void (*hal_rx_tlv_csum_err_get)(uint8_t *rx_tlv_hdr,
  801. uint32_t *ip_csum_err,
  802. uint32_t *tcp_udp_csum_err);
  803. void (*hal_rx_mpdu_desc_info_get)(void *desc_addr,
  804. void *mpdu_desc_info_hdl);
  805. uint8_t (*hal_rx_err_status_get)(hal_ring_desc_t rx_desc);
  806. uint8_t (*hal_rx_reo_buf_type_get)(hal_ring_desc_t rx_desc);
  807. bool (*hal_rx_mpdu_info_ampdu_flag_get)(uint8_t *buf);
  808. uint32_t (*hal_rx_tlv_mpdu_len_err_get)(void *hw_desc_addr);
  809. uint32_t (*hal_rx_tlv_mpdu_fcs_err_get)(void *hw_desc_addr);
  810. void (*hal_rx_tlv_get_pkt_capture_flags)(uint8_t *rx_tlv_hdr,
  811. struct hal_rx_pkt_capture_flags *flags);
  812. uint8_t *(*hal_rx_desc_get_80211_hdr)(void *hw_desc_addr);
  813. uint32_t (*hal_rx_hw_desc_mpdu_user_id)(void *hw_desc_addr);
  814. void (*hal_rx_priv_info_set_in_tlv)(uint8_t *buf,
  815. uint8_t *priv_data,
  816. uint32_t len);
  817. void (*hal_rx_priv_info_get_from_tlv)(uint8_t *buf,
  818. uint8_t *priv_data,
  819. uint32_t len);
  820. void (*hal_rx_tlv_msdu_len_set)(uint8_t *buf, uint32_t len);
  821. /* REO CMD and STATUS */
  822. int (*hal_reo_send_cmd)(hal_soc_handle_t hal_soc_hdl,
  823. hal_ring_handle_t hal_ring_hdl,
  824. enum hal_reo_cmd_type cmd,
  825. void *params);
  826. QDF_STATUS (*hal_reo_status_update)(hal_soc_handle_t hal_soc_hdl,
  827. hal_ring_desc_t reo_desc,
  828. void *st_handle,
  829. uint32_t tlv, int *num_ref);
  830. uint8_t (*hal_get_tlv_hdr_size)(void);
  831. };
  832. /**
  833. * struct hal_soc_stats - Hal layer stats
  834. * @reg_write_fail: number of failed register writes
  835. * @wstats: delayed register write stats
  836. * @shadow_reg_write_fail: shadow reg write failure stats
  837. * @shadow_reg_write_succ: shadow reg write success stats
  838. *
  839. * This structure holds all the statistics at HAL layer.
  840. */
  841. struct hal_soc_stats {
  842. uint32_t reg_write_fail;
  843. #if defined(FEATURE_HAL_DELAYED_REG_WRITE) || \
  844. defined(FEATURE_HAL_DELAYED_REG_WRITE_V2)
  845. struct hal_reg_write_soc_stats wstats;
  846. #endif
  847. #ifdef GENERIC_SHADOW_REGISTER_ACCESS_ENABLE
  848. uint32_t shadow_reg_write_fail;
  849. uint32_t shadow_reg_write_succ;
  850. #endif
  851. };
  852. #ifdef ENABLE_HAL_REG_WR_HISTORY
  853. /* The history size should always be a power of 2 */
  854. #define HAL_REG_WRITE_HIST_SIZE 8
  855. /**
  856. * struct hal_reg_write_fail_entry - Record of
  857. * register write which failed.
  858. * @timestamp: timestamp of reg write failure
  859. * @reg_offset: offset of register where the write failed
  860. * @write_val: the value which was to be written
  861. * @read_val: the value read back from the register after write
  862. */
  863. struct hal_reg_write_fail_entry {
  864. uint64_t timestamp;
  865. uint32_t reg_offset;
  866. uint32_t write_val;
  867. uint32_t read_val;
  868. };
  869. /**
  870. * struct hal_reg_write_fail_history - Hal layer history
  871. * of all the register write failures.
  872. * @index: index to add the new record
  873. * @record: array of all the records in history
  874. *
  875. * This structure holds the history of register write
  876. * failures at HAL layer.
  877. */
  878. struct hal_reg_write_fail_history {
  879. qdf_atomic_t index;
  880. struct hal_reg_write_fail_entry record[HAL_REG_WRITE_HIST_SIZE];
  881. };
  882. #endif
  883. /**
  884. * struct hal_soc - HAL context to be used to access SRNG APIs
  885. * (currently used by data path and
  886. * transport (CE) modules)
  887. * @list_shadow_reg_config: array of generic regs mapped to
  888. * shadow regs
  889. * @num_generic_shadow_regs_configured: number of generic regs
  890. * mapped to shadow regs
  891. */
  892. struct hal_soc {
  893. /* HIF handle to access HW registers */
  894. struct hif_opaque_softc *hif_handle;
  895. /* QDF device handle */
  896. qdf_device_t qdf_dev;
  897. /* Device base address */
  898. void *dev_base_addr;
  899. /* Device base address for ce - qca5018 target */
  900. void *dev_base_addr_ce;
  901. /* HAL internal state for all SRNG rings.
  902. * TODO: See if this is required
  903. */
  904. struct hal_srng srng_list[HAL_SRNG_ID_MAX];
  905. /* Remote pointer memory for HW/FW updates */
  906. uint32_t *shadow_rdptr_mem_vaddr;
  907. qdf_dma_addr_t shadow_rdptr_mem_paddr;
  908. /* Shared memory for ring pointer updates from host to FW */
  909. uint32_t *shadow_wrptr_mem_vaddr;
  910. qdf_dma_addr_t shadow_wrptr_mem_paddr;
  911. /* REO blocking resource index */
  912. uint8_t reo_res_bitmap;
  913. uint8_t index;
  914. uint32_t target_type;
  915. /* shadow register configuration */
  916. struct pld_shadow_reg_v2_cfg shadow_config[MAX_SHADOW_REGISTERS];
  917. int num_shadow_registers_configured;
  918. bool use_register_windowing;
  919. uint32_t register_window;
  920. qdf_spinlock_t register_access_lock;
  921. /* Static window map configuration for multiple window write*/
  922. bool static_window_map;
  923. /* srng table */
  924. struct hal_hw_srng_config *hw_srng_table;
  925. int32_t *hal_hw_reg_offset;
  926. struct hal_hw_txrx_ops *ops;
  927. /* Indicate srngs initialization */
  928. bool init_phase;
  929. /* Hal level stats */
  930. struct hal_soc_stats stats;
  931. #ifdef ENABLE_HAL_REG_WR_HISTORY
  932. struct hal_reg_write_fail_history *reg_wr_fail_hist;
  933. #endif
  934. #ifdef FEATURE_HAL_DELAYED_REG_WRITE
  935. /* queue(array) to hold register writes */
  936. struct hal_reg_write_q_elem *reg_write_queue;
  937. /* delayed work to be queued into workqueue */
  938. qdf_work_t reg_write_work;
  939. /* workqueue for delayed register writes */
  940. qdf_workqueue_t *reg_write_wq;
  941. /* write index used by caller to enqueue delayed work */
  942. qdf_atomic_t write_idx;
  943. /* read index used by worker thread to dequeue/write registers */
  944. uint32_t read_idx;
  945. #endif /*FEATURE_HAL_DELAYED_REG_WRITE */
  946. #ifdef FEATURE_HAL_DELAYED_REG_WRITE_V2
  947. /* delayed work for TCL reg write to be queued into workqueue */
  948. qdf_work_t tcl_reg_write_work;
  949. /* workqueue for TCL delayed register writes */
  950. qdf_workqueue_t *tcl_reg_write_wq;
  951. /* flag denotes whether TCL delayed write work is active */
  952. qdf_atomic_t tcl_work_active;
  953. /* flag indiactes TCL write happening from direct context */
  954. bool tcl_direct;
  955. /* timer to handle the pending TCL reg writes */
  956. qdf_timer_t tcl_reg_write_timer;
  957. /* stats related to TCL reg write */
  958. struct hal_reg_write_tcl_stats tcl_stats;
  959. #endif /* FEATURE_HAL_DELAYED_REG_WRITE_V2 */
  960. qdf_atomic_t active_work_cnt;
  961. #ifdef GENERIC_SHADOW_REGISTER_ACCESS_ENABLE
  962. struct shadow_reg_config
  963. list_shadow_reg_config[MAX_GENERIC_SHADOW_REG];
  964. int num_generic_shadow_regs_configured;
  965. #endif
  966. };
  967. #if defined(FEATURE_HAL_DELAYED_REG_WRITE) || \
  968. defined(FEATURE_HAL_DELAYED_REG_WRITE_V2)
  969. /**
  970. * hal_delayed_reg_write() - delayed regiter write
  971. * @hal_soc: HAL soc handle
  972. * @srng: hal srng
  973. * @addr: iomem address
  974. * @value: value to be written
  975. *
  976. * Return: none
  977. */
  978. void hal_delayed_reg_write(struct hal_soc *hal_soc,
  979. struct hal_srng *srng,
  980. void __iomem *addr,
  981. uint32_t value);
  982. #endif
  983. void hal_qca6750_attach(struct hal_soc *hal_soc);
  984. void hal_qca6490_attach(struct hal_soc *hal_soc);
  985. void hal_qca6390_attach(struct hal_soc *hal_soc);
  986. void hal_qca6290_attach(struct hal_soc *hal_soc);
  987. void hal_qca8074_attach(struct hal_soc *hal_soc);
  988. void hal_wcn7850_attach(struct hal_soc *hal_soc);
  989. /*
  990. * hal_soc_to_dp_hal_roc - API to convert hal_soc to opaque
  991. * dp_hal_soc handle type
  992. * @hal_soc - hal_soc type
  993. *
  994. * Return: hal_soc_handle_t type
  995. */
  996. static inline
  997. hal_soc_handle_t hal_soc_to_hal_soc_handle(struct hal_soc *hal_soc)
  998. {
  999. return (hal_soc_handle_t)hal_soc;
  1000. }
  1001. /*
  1002. * hal_srng_to_hal_ring_handle - API to convert hal_srng to opaque
  1003. * dp_hal_ring handle type
  1004. * @hal_srng - hal_srng type
  1005. *
  1006. * Return: hal_ring_handle_t type
  1007. */
  1008. static inline
  1009. hal_ring_handle_t hal_srng_to_hal_ring_handle(struct hal_srng *hal_srng)
  1010. {
  1011. return (hal_ring_handle_t)hal_srng;
  1012. }
  1013. /*
  1014. * hal_ring_handle_to_hal_srng - API to convert dp_hal_ring to hal_srng handle
  1015. * @hal_ring - hal_ring_handle_t type
  1016. *
  1017. * Return: hal_srng pointer type
  1018. */
  1019. static inline
  1020. struct hal_srng *hal_ring_handle_to_hal_srng(hal_ring_handle_t hal_ring)
  1021. {
  1022. return (struct hal_srng *)hal_ring;
  1023. }
  1024. #endif /* _HAL_INTERNAL_H_ */