dp_ipa.c 109 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746
  1. /*
  2. * Copyright (c) 2017-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifdef IPA_OFFLOAD
  18. #include <wlan_ipa_ucfg_api.h>
  19. #include <qdf_ipa_wdi3.h>
  20. #include <qdf_types.h>
  21. #include <qdf_lock.h>
  22. #include <hal_hw_headers.h>
  23. #include <hal_api.h>
  24. #include <hal_reo.h>
  25. #include <hif.h>
  26. #include <htt.h>
  27. #include <wdi_event.h>
  28. #include <queue.h>
  29. #include "dp_types.h"
  30. #include "dp_htt.h"
  31. #include "dp_tx.h"
  32. #include "dp_rx.h"
  33. #include "dp_ipa.h"
  34. #include "dp_internal.h"
  35. #ifdef WIFI_MONITOR_SUPPORT
  36. #include "dp_mon.h"
  37. #endif
  38. #ifdef FEATURE_WDS
  39. #include "dp_txrx_wds.h"
  40. #endif
  41. /* Hard coded config parameters until dp_ops_cfg.cfg_attach implemented */
  42. #define CFG_IPA_UC_TX_BUF_SIZE_DEFAULT (2048)
  43. /* WAR for IPA_OFFLOAD case. In some cases, its observed that WBM tries to
  44. * release a buffer into WBM2SW RELEASE ring for IPA, and the ring is full.
  45. * This causes back pressure, resulting in a FW crash.
  46. * By leaving some entries with no buffer attached, WBM will be able to write
  47. * to the ring, and from dumps we can figure out the buffer which is causing
  48. * this issue.
  49. */
  50. #define DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES 16
  51. /**
  52. *struct dp_ipa_reo_remap_record - history for dp ipa reo remaps
  53. * @timestamp: Timestamp when remap occurs
  54. * @ix0_reg: reo destination ring IX0 value
  55. * @ix2_reg: reo destination ring IX2 value
  56. * @ix3_reg: reo destination ring IX3 value
  57. */
  58. struct dp_ipa_reo_remap_record {
  59. uint64_t timestamp;
  60. uint32_t ix0_reg;
  61. uint32_t ix2_reg;
  62. uint32_t ix3_reg;
  63. };
  64. #ifdef IPA_WDS_EASYMESH_FEATURE
  65. #define WLAN_IPA_META_DATA_MASK htonl(0x000000FF)
  66. #else
  67. #define WLAN_IPA_META_DATA_MASK htonl(0x00FF0000)
  68. #endif
  69. #define REO_REMAP_HISTORY_SIZE 32
  70. struct dp_ipa_reo_remap_record dp_ipa_reo_remap_history[REO_REMAP_HISTORY_SIZE];
  71. static qdf_atomic_t dp_ipa_reo_remap_history_index;
  72. static int dp_ipa_reo_remap_record_index_next(qdf_atomic_t *index)
  73. {
  74. int next = qdf_atomic_inc_return(index);
  75. if (next == REO_REMAP_HISTORY_SIZE)
  76. qdf_atomic_sub(REO_REMAP_HISTORY_SIZE, index);
  77. return next % REO_REMAP_HISTORY_SIZE;
  78. }
  79. /**
  80. * dp_ipa_reo_remap_history_add() - Record dp ipa reo remap values
  81. * @ix0_val: reo destination ring IX0 value
  82. * @ix2_val: reo destination ring IX2 value
  83. * @ix3_val: reo destination ring IX3 value
  84. *
  85. * Return: None
  86. */
  87. static void dp_ipa_reo_remap_history_add(uint32_t ix0_val, uint32_t ix2_val,
  88. uint32_t ix3_val)
  89. {
  90. int idx = dp_ipa_reo_remap_record_index_next(
  91. &dp_ipa_reo_remap_history_index);
  92. struct dp_ipa_reo_remap_record *record = &dp_ipa_reo_remap_history[idx];
  93. record->timestamp = qdf_get_log_timestamp();
  94. record->ix0_reg = ix0_val;
  95. record->ix2_reg = ix2_val;
  96. record->ix3_reg = ix3_val;
  97. }
  98. static QDF_STATUS __dp_ipa_handle_buf_smmu_mapping(struct dp_soc *soc,
  99. qdf_nbuf_t nbuf,
  100. uint32_t size,
  101. bool create,
  102. const char *func,
  103. uint32_t line)
  104. {
  105. qdf_mem_info_t mem_map_table = {0};
  106. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  107. qdf_ipa_wdi_hdl_t hdl;
  108. /* Need to handle the case when one soc will
  109. * have multiple pdev(radio's), Currently passing
  110. * pdev_id as 0 assuming 1 soc has only 1 radio.
  111. */
  112. hdl = wlan_ipa_get_hdl(soc->ctrl_psoc, 0);
  113. if (hdl == DP_IPA_HDL_INVALID) {
  114. dp_err("IPA handle is invalid");
  115. return QDF_STATUS_E_INVAL;
  116. }
  117. qdf_update_mem_map_table(soc->osdev, &mem_map_table,
  118. qdf_nbuf_get_frag_paddr(nbuf, 0),
  119. size);
  120. if (create) {
  121. /* Assert if PA is zero */
  122. qdf_assert_always(mem_map_table.pa);
  123. ret = qdf_nbuf_smmu_map_debug(nbuf, hdl, 1, &mem_map_table,
  124. func, line);
  125. } else {
  126. ret = qdf_nbuf_smmu_unmap_debug(nbuf, hdl, 1, &mem_map_table,
  127. func, line);
  128. }
  129. qdf_assert_always(!ret);
  130. /* Return status of mapping/unmapping is stored in
  131. * mem_map_table.result field, assert if the result
  132. * is failure
  133. */
  134. if (create)
  135. qdf_assert_always(!mem_map_table.result);
  136. else
  137. qdf_assert_always(mem_map_table.result >= mem_map_table.size);
  138. return ret;
  139. }
  140. QDF_STATUS dp_ipa_handle_rx_buf_smmu_mapping(struct dp_soc *soc,
  141. qdf_nbuf_t nbuf,
  142. uint32_t size,
  143. bool create, const char *func,
  144. uint32_t line)
  145. {
  146. struct dp_pdev *pdev;
  147. int i;
  148. for (i = 0; i < soc->pdev_count; i++) {
  149. pdev = soc->pdev_list[i];
  150. if (pdev && dp_monitor_is_configured(pdev))
  151. return QDF_STATUS_SUCCESS;
  152. }
  153. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx) ||
  154. !qdf_mem_smmu_s1_enabled(soc->osdev))
  155. return QDF_STATUS_SUCCESS;
  156. /**
  157. * Even if ipa pipes is disabled, but if it's unmap
  158. * operation and nbuf has done ipa smmu map before,
  159. * do ipa smmu unmap as well.
  160. */
  161. if (!qdf_atomic_read(&soc->ipa_pipes_enabled)) {
  162. if (!create && qdf_nbuf_is_rx_ipa_smmu_map(nbuf)) {
  163. DP_STATS_INC(soc, rx.err.ipa_unmap_no_pipe, 1);
  164. } else {
  165. return QDF_STATUS_SUCCESS;
  166. }
  167. }
  168. if (qdf_unlikely(create == qdf_nbuf_is_rx_ipa_smmu_map(nbuf))) {
  169. if (create) {
  170. DP_STATS_INC(soc, rx.err.ipa_smmu_map_dup, 1);
  171. } else {
  172. DP_STATS_INC(soc, rx.err.ipa_smmu_unmap_dup, 1);
  173. }
  174. return QDF_STATUS_E_INVAL;
  175. }
  176. qdf_nbuf_set_rx_ipa_smmu_map(nbuf, create);
  177. return __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, size, create,
  178. func, line);
  179. }
  180. static QDF_STATUS __dp_ipa_tx_buf_smmu_mapping(
  181. struct dp_soc *soc,
  182. struct dp_pdev *pdev,
  183. bool create,
  184. const char *func,
  185. uint32_t line)
  186. {
  187. uint32_t index;
  188. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  189. uint32_t tx_buffer_cnt = soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt;
  190. qdf_nbuf_t nbuf;
  191. uint32_t buf_len;
  192. if (!ipa_is_ready()) {
  193. dp_info("IPA is not READY");
  194. return 0;
  195. }
  196. for (index = 0; index < tx_buffer_cnt; index++) {
  197. nbuf = (qdf_nbuf_t)
  198. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[index];
  199. if (!nbuf)
  200. continue;
  201. buf_len = qdf_nbuf_get_data_len(nbuf);
  202. ret = __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, buf_len,
  203. create, func, line);
  204. }
  205. return ret;
  206. }
  207. #ifndef QCA_OL_DP_SRNG_LOCK_LESS_ACCESS
  208. static void dp_ipa_set_reo_ctx_mapping_lock_required(struct dp_soc *soc,
  209. bool lock_required)
  210. {
  211. hal_ring_handle_t hal_ring_hdl;
  212. int ring;
  213. for (ring = 0; ring < soc->num_reo_dest_rings; ring++) {
  214. hal_ring_hdl = soc->reo_dest_ring[ring].hal_srng;
  215. hal_srng_lock(hal_ring_hdl);
  216. soc->ipa_reo_ctx_lock_required[ring] = lock_required;
  217. hal_srng_unlock(hal_ring_hdl);
  218. }
  219. }
  220. #else
  221. static void dp_ipa_set_reo_ctx_mapping_lock_required(struct dp_soc *soc,
  222. bool lock_required)
  223. {
  224. }
  225. #endif
  226. #ifdef RX_DESC_MULTI_PAGE_ALLOC
  227. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(struct dp_soc *soc,
  228. struct dp_pdev *pdev,
  229. bool create,
  230. const char *func,
  231. uint32_t line)
  232. {
  233. struct rx_desc_pool *rx_pool;
  234. uint8_t pdev_id;
  235. uint32_t num_desc, page_id, offset, i;
  236. uint16_t num_desc_per_page;
  237. union dp_rx_desc_list_elem_t *rx_desc_elem;
  238. struct dp_rx_desc *rx_desc;
  239. qdf_nbuf_t nbuf;
  240. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  241. if (!qdf_ipa_is_ready())
  242. return ret;
  243. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  244. return ret;
  245. pdev_id = pdev->pdev_id;
  246. rx_pool = &soc->rx_desc_buf[pdev_id];
  247. dp_ipa_set_reo_ctx_mapping_lock_required(soc, true);
  248. qdf_spin_lock_bh(&rx_pool->lock);
  249. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  250. num_desc = rx_pool->pool_size;
  251. num_desc_per_page = rx_pool->desc_pages.num_element_per_page;
  252. for (i = 0; i < num_desc; i++) {
  253. page_id = i / num_desc_per_page;
  254. offset = i % num_desc_per_page;
  255. if (qdf_unlikely(!(rx_pool->desc_pages.cacheable_pages)))
  256. break;
  257. rx_desc_elem = dp_rx_desc_find(page_id, offset, rx_pool);
  258. rx_desc = &rx_desc_elem->rx_desc;
  259. if ((!(rx_desc->in_use)) || rx_desc->unmapped)
  260. continue;
  261. nbuf = rx_desc->nbuf;
  262. if (qdf_unlikely(create ==
  263. qdf_nbuf_is_rx_ipa_smmu_map(nbuf))) {
  264. if (create) {
  265. DP_STATS_INC(soc,
  266. rx.err.ipa_smmu_map_dup, 1);
  267. } else {
  268. DP_STATS_INC(soc,
  269. rx.err.ipa_smmu_unmap_dup, 1);
  270. }
  271. continue;
  272. }
  273. qdf_nbuf_set_rx_ipa_smmu_map(nbuf, create);
  274. ret = __dp_ipa_handle_buf_smmu_mapping(soc, nbuf,
  275. rx_pool->buf_size,
  276. create, func, line);
  277. }
  278. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  279. qdf_spin_unlock_bh(&rx_pool->lock);
  280. dp_ipa_set_reo_ctx_mapping_lock_required(soc, false);
  281. return ret;
  282. }
  283. #else
  284. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(
  285. struct dp_soc *soc,
  286. struct dp_pdev *pdev,
  287. bool create,
  288. const char *func,
  289. uint32_t line)
  290. {
  291. struct rx_desc_pool *rx_pool;
  292. uint8_t pdev_id;
  293. qdf_nbuf_t nbuf;
  294. int i;
  295. if (!qdf_ipa_is_ready())
  296. return QDF_STATUS_SUCCESS;
  297. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  298. return QDF_STATUS_SUCCESS;
  299. pdev_id = pdev->pdev_id;
  300. rx_pool = &soc->rx_desc_buf[pdev_id];
  301. dp_ipa_set_reo_ctx_mapping_lock_required(soc, true);
  302. qdf_spin_lock_bh(&rx_pool->lock);
  303. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  304. for (i = 0; i < rx_pool->pool_size; i++) {
  305. if ((!(rx_pool->array[i].rx_desc.in_use)) ||
  306. rx_pool->array[i].rx_desc.unmapped)
  307. continue;
  308. nbuf = rx_pool->array[i].rx_desc.nbuf;
  309. if (qdf_unlikely(create ==
  310. qdf_nbuf_is_rx_ipa_smmu_map(nbuf))) {
  311. if (create) {
  312. DP_STATS_INC(soc,
  313. rx.err.ipa_smmu_map_dup, 1);
  314. } else {
  315. DP_STATS_INC(soc,
  316. rx.err.ipa_smmu_unmap_dup, 1);
  317. }
  318. continue;
  319. }
  320. qdf_nbuf_set_rx_ipa_smmu_map(nbuf, create);
  321. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, rx_pool->buf_size,
  322. create, func, line);
  323. }
  324. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  325. qdf_spin_unlock_bh(&rx_pool->lock);
  326. dp_ipa_set_reo_ctx_mapping_lock_required(soc, false);
  327. return QDF_STATUS_SUCCESS;
  328. }
  329. #endif /* RX_DESC_MULTI_PAGE_ALLOC */
  330. static QDF_STATUS dp_ipa_get_shared_mem_info(qdf_device_t osdev,
  331. qdf_shared_mem_t *shared_mem,
  332. void *cpu_addr,
  333. qdf_dma_addr_t dma_addr,
  334. uint32_t size)
  335. {
  336. qdf_dma_addr_t paddr;
  337. int ret;
  338. shared_mem->vaddr = cpu_addr;
  339. qdf_mem_set_dma_size(osdev, &shared_mem->mem_info, size);
  340. *qdf_mem_get_dma_addr_ptr(osdev, &shared_mem->mem_info) = dma_addr;
  341. paddr = qdf_mem_paddr_from_dmaaddr(osdev, dma_addr);
  342. qdf_mem_set_dma_pa(osdev, &shared_mem->mem_info, paddr);
  343. ret = qdf_mem_dma_get_sgtable(osdev->dev, &shared_mem->sgtable,
  344. shared_mem->vaddr, dma_addr, size);
  345. if (ret) {
  346. dp_err("Unable to get DMA sgtable");
  347. return QDF_STATUS_E_NOMEM;
  348. }
  349. qdf_dma_get_sgtable_dma_addr(&shared_mem->sgtable);
  350. return QDF_STATUS_SUCCESS;
  351. }
  352. /**
  353. * dp_ipa_get_tx_bank_id - API to get TCL bank id
  354. * @soc: dp_soc handle
  355. * @bank_id: out parameter for bank id
  356. *
  357. * Return: QDF_STATUS
  358. */
  359. static QDF_STATUS dp_ipa_get_tx_bank_id(struct dp_soc *soc, uint8_t *bank_id)
  360. {
  361. if (soc->arch_ops.ipa_get_bank_id) {
  362. *bank_id = soc->arch_ops.ipa_get_bank_id(soc);
  363. if (*bank_id < 0) {
  364. return QDF_STATUS_E_INVAL;
  365. } else {
  366. dp_info("bank_id %u", *bank_id);
  367. return QDF_STATUS_SUCCESS;
  368. }
  369. } else {
  370. return QDF_STATUS_E_NOSUPPORT;
  371. }
  372. }
  373. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 10, 0)) || \
  374. defined(CONFIG_IPA_WDI_UNIFIED_API)
  375. static void dp_ipa_setup_tx_params_bank_id(struct dp_soc *soc,
  376. qdf_ipa_wdi_pipe_setup_info_t *tx)
  377. {
  378. uint8_t bank_id;
  379. if (QDF_IS_STATUS_SUCCESS(dp_ipa_get_tx_bank_id(soc, &bank_id)))
  380. QDF_IPA_WDI_SETUP_INFO_RX_BANK_ID(tx, bank_id);
  381. }
  382. static void
  383. dp_ipa_setup_tx_smmu_params_bank_id(struct dp_soc *soc,
  384. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu)
  385. {
  386. uint8_t bank_id;
  387. if (QDF_IS_STATUS_SUCCESS(dp_ipa_get_tx_bank_id(soc, &bank_id)))
  388. QDF_IPA_WDI_SETUP_INFO_SMMU_RX_BANK_ID(tx_smmu, bank_id);
  389. }
  390. #else
  391. static inline void
  392. dp_ipa_setup_tx_params_bank_id(struct dp_soc *soc,
  393. qdf_ipa_wdi_pipe_setup_info_t *tx)
  394. {
  395. }
  396. static inline void
  397. dp_ipa_setup_tx_smmu_params_bank_id(struct dp_soc *soc,
  398. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu)
  399. {
  400. }
  401. #endif
  402. #ifdef IPA_WDI3_TX_TWO_PIPES
  403. static void dp_ipa_tx_alt_pool_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  404. {
  405. struct dp_ipa_resources *ipa_res;
  406. qdf_nbuf_t nbuf;
  407. int idx;
  408. for (idx = 0; idx < soc->ipa_uc_tx_rsc_alt.alloc_tx_buf_cnt; idx++) {
  409. nbuf = (qdf_nbuf_t)
  410. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned[idx];
  411. if (!nbuf)
  412. continue;
  413. qdf_nbuf_unmap_single(soc->osdev, nbuf, QDF_DMA_BIDIRECTIONAL);
  414. qdf_mem_dp_tx_skb_cnt_dec();
  415. qdf_mem_dp_tx_skb_dec(qdf_nbuf_get_end_offset(nbuf));
  416. qdf_nbuf_free(nbuf);
  417. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned[idx] =
  418. (void *)NULL;
  419. }
  420. qdf_mem_free(soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned);
  421. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned = NULL;
  422. ipa_res = &pdev->ipa_resource;
  423. if (!ipa_res->is_db_ddr_mapped && ipa_res->tx_alt_comp_doorbell_vaddr)
  424. iounmap(ipa_res->tx_alt_comp_doorbell_vaddr);
  425. qdf_mem_free_sgtable(&ipa_res->tx_alt_ring.sgtable);
  426. qdf_mem_free_sgtable(&ipa_res->tx_alt_comp_ring.sgtable);
  427. }
  428. static int dp_ipa_tx_alt_pool_attach(struct dp_soc *soc)
  429. {
  430. uint32_t tx_buffer_count;
  431. uint32_t ring_base_align = 8;
  432. qdf_dma_addr_t buffer_paddr;
  433. struct hal_srng *wbm_srng = (struct hal_srng *)
  434. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  435. struct hal_srng_params srng_params;
  436. uint32_t wbm_bm_id;
  437. void *ring_entry;
  438. int num_entries;
  439. qdf_nbuf_t nbuf;
  440. int retval = QDF_STATUS_SUCCESS;
  441. int max_alloc_count = 0;
  442. /*
  443. * Uncomment when dp_ops_cfg.cfg_attach is implemented
  444. * unsigned int uc_tx_buf_sz =
  445. * dp_cfg_ipa_uc_tx_buf_size(pdev->osif_pdev);
  446. */
  447. unsigned int uc_tx_buf_sz = CFG_IPA_UC_TX_BUF_SIZE_DEFAULT;
  448. unsigned int alloc_size = uc_tx_buf_sz + ring_base_align - 1;
  449. wbm_bm_id = wlan_cfg_get_rbm_id_for_index(soc->wlan_cfg_ctx,
  450. IPA_TX_ALT_RING_IDX);
  451. hal_get_srng_params(soc->hal_soc,
  452. hal_srng_to_hal_ring_handle(wbm_srng),
  453. &srng_params);
  454. num_entries = srng_params.num_entries;
  455. max_alloc_count =
  456. num_entries - DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES;
  457. if (max_alloc_count <= 0) {
  458. dp_err("incorrect value for buffer count %u", max_alloc_count);
  459. return -EINVAL;
  460. }
  461. dp_info("requested %d buffers to be posted to wbm ring",
  462. max_alloc_count);
  463. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned =
  464. qdf_mem_malloc(num_entries *
  465. sizeof(*soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned));
  466. if (!soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned) {
  467. dp_err("IPA WBM Ring Tx buf pool vaddr alloc fail");
  468. return -ENOMEM;
  469. }
  470. hal_srng_access_start_unlocked(soc->hal_soc,
  471. hal_srng_to_hal_ring_handle(wbm_srng));
  472. /*
  473. * Allocate Tx buffers as many as possible.
  474. * Leave DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES empty
  475. * Populate Tx buffers into WBM2IPA ring
  476. * This initial buffer population will simulate H/W as source ring,
  477. * and update HP
  478. */
  479. for (tx_buffer_count = 0;
  480. tx_buffer_count < max_alloc_count - 1; tx_buffer_count++) {
  481. nbuf = qdf_nbuf_alloc(soc->osdev, alloc_size, 0, 256, FALSE);
  482. if (!nbuf)
  483. break;
  484. ring_entry = hal_srng_dst_get_next_hp(
  485. soc->hal_soc,
  486. hal_srng_to_hal_ring_handle(wbm_srng));
  487. if (!ring_entry) {
  488. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  489. "%s: Failed to get WBM ring entry",
  490. __func__);
  491. qdf_nbuf_free(nbuf);
  492. break;
  493. }
  494. qdf_nbuf_map_single(soc->osdev, nbuf,
  495. QDF_DMA_BIDIRECTIONAL);
  496. buffer_paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  497. qdf_mem_dp_tx_skb_cnt_inc();
  498. qdf_mem_dp_tx_skb_inc(qdf_nbuf_get_end_offset(nbuf));
  499. hal_rxdma_buff_addr_info_set(soc->hal_soc, ring_entry,
  500. buffer_paddr, 0, wbm_bm_id);
  501. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned[
  502. tx_buffer_count] = (void *)nbuf;
  503. }
  504. hal_srng_access_end_unlocked(soc->hal_soc,
  505. hal_srng_to_hal_ring_handle(wbm_srng));
  506. soc->ipa_uc_tx_rsc_alt.alloc_tx_buf_cnt = tx_buffer_count;
  507. if (tx_buffer_count) {
  508. dp_info("IPA TX buffer pool2: %d allocated", tx_buffer_count);
  509. } else {
  510. dp_err("Failed to allocate IPA TX buffer pool2");
  511. qdf_mem_free(
  512. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned);
  513. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned = NULL;
  514. retval = -ENOMEM;
  515. }
  516. return retval;
  517. }
  518. static QDF_STATUS dp_ipa_tx_alt_ring_get_resource(struct dp_pdev *pdev)
  519. {
  520. struct dp_soc *soc = pdev->soc;
  521. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  522. ipa_res->tx_alt_ring_num_alloc_buffer =
  523. (uint32_t)soc->ipa_uc_tx_rsc_alt.alloc_tx_buf_cnt;
  524. dp_ipa_get_shared_mem_info(
  525. soc->osdev, &ipa_res->tx_alt_ring,
  526. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_vaddr,
  527. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_paddr,
  528. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_size);
  529. dp_ipa_get_shared_mem_info(
  530. soc->osdev, &ipa_res->tx_alt_comp_ring,
  531. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_vaddr,
  532. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_paddr,
  533. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_size);
  534. if (!qdf_mem_get_dma_addr(soc->osdev,
  535. &ipa_res->tx_alt_comp_ring.mem_info))
  536. return QDF_STATUS_E_FAILURE;
  537. return QDF_STATUS_SUCCESS;
  538. }
  539. static void dp_ipa_tx_alt_ring_resource_setup(struct dp_soc *soc)
  540. {
  541. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  542. struct hal_srng *hal_srng;
  543. struct hal_srng_params srng_params;
  544. unsigned long addr_offset, dev_base_paddr;
  545. /* IPA TCL_DATA Alternative Ring - HAL_SRNG_SW2TCL2 */
  546. hal_srng = (struct hal_srng *)
  547. soc->tcl_data_ring[IPA_TX_ALT_RING_IDX].hal_srng;
  548. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  549. hal_srng_to_hal_ring_handle(hal_srng),
  550. &srng_params);
  551. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_paddr =
  552. srng_params.ring_base_paddr;
  553. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_vaddr =
  554. srng_params.ring_base_vaddr;
  555. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_size =
  556. (srng_params.num_entries * srng_params.entry_size) << 2;
  557. /*
  558. * For the register backed memory addresses, use the scn->mem_pa to
  559. * calculate the physical address of the shadow registers
  560. */
  561. dev_base_paddr =
  562. (unsigned long)
  563. ((struct hif_softc *)(hal_soc->hif_handle))->mem_pa;
  564. addr_offset = (unsigned long)(hal_srng->u.src_ring.hp_addr) -
  565. (unsigned long)(hal_soc->dev_base_addr);
  566. soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr =
  567. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  568. dp_info("IPA TCL_DATA Alt Ring addr_offset=%x, dev_base_paddr=%x, hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  569. (unsigned int)addr_offset,
  570. (unsigned int)dev_base_paddr,
  571. (unsigned int)(soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr),
  572. (void *)soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_paddr,
  573. (void *)soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_vaddr,
  574. srng_params.num_entries,
  575. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_size);
  576. /* IPA TX Alternative COMP Ring - HAL_SRNG_WBM2SW4_RELEASE */
  577. hal_srng = (struct hal_srng *)
  578. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  579. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  580. hal_srng_to_hal_ring_handle(hal_srng),
  581. &srng_params);
  582. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_paddr =
  583. srng_params.ring_base_paddr;
  584. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_vaddr =
  585. srng_params.ring_base_vaddr;
  586. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_size =
  587. (srng_params.num_entries * srng_params.entry_size) << 2;
  588. soc->ipa_uc_tx_rsc_alt.ipa_wbm_hp_shadow_paddr =
  589. hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  590. hal_srng_to_hal_ring_handle(hal_srng));
  591. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  592. (unsigned long)(hal_soc->dev_base_addr);
  593. soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr =
  594. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  595. dp_info("IPA TX Alt COMP Ring addr_offset=%x, dev_base_paddr=%x, ipa_wbm_tp_paddr=%x paddr=%pK vaddr=0%pK size= %u(%u bytes)",
  596. (unsigned int)addr_offset,
  597. (unsigned int)dev_base_paddr,
  598. (unsigned int)(soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr),
  599. (void *)soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_paddr,
  600. (void *)soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_vaddr,
  601. srng_params.num_entries,
  602. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_size);
  603. }
  604. static void dp_ipa_map_ring_doorbell_paddr(struct dp_pdev *pdev)
  605. {
  606. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  607. uint32_t rx_ready_doorbell_dmaaddr;
  608. uint32_t tx_comp_doorbell_dmaaddr;
  609. struct dp_soc *soc = pdev->soc;
  610. int ret = 0;
  611. if (ipa_res->is_db_ddr_mapped)
  612. ipa_res->tx_comp_doorbell_vaddr =
  613. phys_to_virt(ipa_res->tx_comp_doorbell_paddr);
  614. else
  615. ipa_res->tx_comp_doorbell_vaddr =
  616. ioremap(ipa_res->tx_comp_doorbell_paddr, 4);
  617. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  618. ret = pld_smmu_map(soc->osdev->dev,
  619. ipa_res->tx_comp_doorbell_paddr,
  620. &tx_comp_doorbell_dmaaddr,
  621. sizeof(uint32_t));
  622. ipa_res->tx_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  623. qdf_assert_always(!ret);
  624. ret = pld_smmu_map(soc->osdev->dev,
  625. ipa_res->rx_ready_doorbell_paddr,
  626. &rx_ready_doorbell_dmaaddr,
  627. sizeof(uint32_t));
  628. ipa_res->rx_ready_doorbell_paddr = rx_ready_doorbell_dmaaddr;
  629. qdf_assert_always(!ret);
  630. }
  631. /* Setup for alternative TX pipe */
  632. if (!ipa_res->tx_alt_comp_doorbell_paddr)
  633. return;
  634. if (ipa_res->is_db_ddr_mapped)
  635. ipa_res->tx_alt_comp_doorbell_vaddr =
  636. phys_to_virt(ipa_res->tx_alt_comp_doorbell_paddr);
  637. else
  638. ipa_res->tx_alt_comp_doorbell_vaddr =
  639. ioremap(ipa_res->tx_alt_comp_doorbell_paddr, 4);
  640. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  641. ret = pld_smmu_map(soc->osdev->dev,
  642. ipa_res->tx_alt_comp_doorbell_paddr,
  643. &tx_comp_doorbell_dmaaddr,
  644. sizeof(uint32_t));
  645. ipa_res->tx_alt_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  646. qdf_assert_always(!ret);
  647. }
  648. }
  649. static void dp_ipa_unmap_ring_doorbell_paddr(struct dp_pdev *pdev)
  650. {
  651. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  652. struct dp_soc *soc = pdev->soc;
  653. int ret = 0;
  654. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  655. return;
  656. /* Unmap must be in reverse order of map */
  657. if (ipa_res->tx_alt_comp_doorbell_paddr) {
  658. ret = pld_smmu_unmap(soc->osdev->dev,
  659. ipa_res->tx_alt_comp_doorbell_paddr,
  660. sizeof(uint32_t));
  661. qdf_assert_always(!ret);
  662. }
  663. ret = pld_smmu_unmap(soc->osdev->dev,
  664. ipa_res->rx_ready_doorbell_paddr,
  665. sizeof(uint32_t));
  666. qdf_assert_always(!ret);
  667. ret = pld_smmu_unmap(soc->osdev->dev,
  668. ipa_res->tx_comp_doorbell_paddr,
  669. sizeof(uint32_t));
  670. qdf_assert_always(!ret);
  671. }
  672. static QDF_STATUS dp_ipa_tx_alt_buf_smmu_mapping(struct dp_soc *soc,
  673. struct dp_pdev *pdev,
  674. bool create, const char *func,
  675. uint32_t line)
  676. {
  677. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  678. struct ipa_dp_tx_rsc *rsc;
  679. uint32_t tx_buffer_cnt;
  680. uint32_t buf_len;
  681. qdf_nbuf_t nbuf;
  682. uint32_t index;
  683. if (!ipa_is_ready()) {
  684. dp_info("IPA is not READY");
  685. return QDF_STATUS_SUCCESS;
  686. }
  687. rsc = &soc->ipa_uc_tx_rsc_alt;
  688. tx_buffer_cnt = rsc->alloc_tx_buf_cnt;
  689. for (index = 0; index < tx_buffer_cnt; index++) {
  690. nbuf = (qdf_nbuf_t)rsc->tx_buf_pool_vaddr_unaligned[index];
  691. if (!nbuf)
  692. continue;
  693. buf_len = qdf_nbuf_get_data_len(nbuf);
  694. ret = __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, buf_len,
  695. create, func, line);
  696. }
  697. return ret;
  698. }
  699. static void dp_ipa_wdi_tx_alt_pipe_params(struct dp_soc *soc,
  700. struct dp_ipa_resources *ipa_res,
  701. qdf_ipa_wdi_pipe_setup_info_t *tx)
  702. {
  703. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN2_CONS1;
  704. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  705. qdf_mem_get_dma_addr(soc->osdev,
  706. &ipa_res->tx_alt_comp_ring.mem_info);
  707. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  708. qdf_mem_get_dma_size(soc->osdev,
  709. &ipa_res->tx_alt_comp_ring.mem_info);
  710. /* WBM Tail Pointer Address */
  711. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  712. soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr;
  713. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(tx) = true;
  714. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  715. qdf_mem_get_dma_addr(soc->osdev,
  716. &ipa_res->tx_alt_ring.mem_info);
  717. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) =
  718. qdf_mem_get_dma_size(soc->osdev,
  719. &ipa_res->tx_alt_ring.mem_info);
  720. /* TCL Head Pointer Address */
  721. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  722. soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr;
  723. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(tx) = true;
  724. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  725. ipa_res->tx_alt_ring_num_alloc_buffer;
  726. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  727. dp_ipa_setup_tx_params_bank_id(soc, tx);
  728. }
  729. static void
  730. dp_ipa_wdi_tx_alt_pipe_smmu_params(struct dp_soc *soc,
  731. struct dp_ipa_resources *ipa_res,
  732. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu)
  733. {
  734. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) = IPA_CLIENT_WLAN2_CONS1;
  735. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(tx_smmu),
  736. &ipa_res->tx_alt_comp_ring.sgtable,
  737. sizeof(sgtable_t));
  738. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(tx_smmu) =
  739. qdf_mem_get_dma_size(soc->osdev,
  740. &ipa_res->tx_alt_comp_ring.mem_info);
  741. /* WBM Tail Pointer Address */
  742. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(tx_smmu) =
  743. soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr;
  744. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(tx_smmu) = true;
  745. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(tx_smmu),
  746. &ipa_res->tx_alt_ring.sgtable,
  747. sizeof(sgtable_t));
  748. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(tx_smmu) =
  749. qdf_mem_get_dma_size(soc->osdev,
  750. &ipa_res->tx_alt_ring.mem_info);
  751. /* TCL Head Pointer Address */
  752. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(tx_smmu) =
  753. soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr;
  754. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(tx_smmu) = true;
  755. QDF_IPA_WDI_SETUP_INFO_SMMU_NUM_PKT_BUFFERS(tx_smmu) =
  756. ipa_res->tx_alt_ring_num_alloc_buffer;
  757. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(tx_smmu) = 0;
  758. dp_ipa_setup_tx_smmu_params_bank_id(soc, tx_smmu);
  759. }
  760. static void dp_ipa_setup_tx_alt_pipe(struct dp_soc *soc,
  761. struct dp_ipa_resources *res,
  762. qdf_ipa_wdi_conn_in_params_t *in)
  763. {
  764. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu = NULL;
  765. qdf_ipa_wdi_pipe_setup_info_t *tx = NULL;
  766. qdf_ipa_ep_cfg_t *tx_cfg;
  767. QDF_IPA_WDI_CONN_IN_PARAMS_IS_TX1_USED(in) = true;
  768. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  769. tx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_ALT_PIPE_SMMU(in);
  770. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx_smmu);
  771. dp_ipa_wdi_tx_alt_pipe_smmu_params(soc, res, tx_smmu);
  772. } else {
  773. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_ALT_PIPE(in);
  774. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx);
  775. dp_ipa_wdi_tx_alt_pipe_params(soc, res, tx);
  776. }
  777. QDF_IPA_EP_CFG_NAT_EN(tx_cfg) = IPA_BYPASS_NAT;
  778. QDF_IPA_EP_CFG_HDR_LEN(tx_cfg) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  779. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(tx_cfg) = 0;
  780. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(tx_cfg) = 0;
  781. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(tx_cfg) = 0;
  782. QDF_IPA_EP_CFG_MODE(tx_cfg) = IPA_BASIC;
  783. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(tx_cfg) = true;
  784. }
  785. static void dp_ipa_set_pipe_db(struct dp_ipa_resources *res,
  786. qdf_ipa_wdi_conn_out_params_t *out)
  787. {
  788. res->tx_comp_doorbell_paddr =
  789. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(out);
  790. res->rx_ready_doorbell_paddr =
  791. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(out);
  792. res->tx_alt_comp_doorbell_paddr =
  793. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_ALT_DB_PA(out);
  794. }
  795. static void dp_ipa_setup_iface_session_id(qdf_ipa_wdi_reg_intf_in_params_t *in,
  796. uint8_t session_id)
  797. {
  798. bool is_2g_iface = session_id & IPA_SESSION_ID_SHIFT;
  799. session_id = session_id >> IPA_SESSION_ID_SHIFT;
  800. dp_debug("session_id %u is_2g_iface %d", session_id, is_2g_iface);
  801. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(in) = htonl(session_id << 16);
  802. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_TX1_USED(in) = is_2g_iface;
  803. }
  804. static void dp_ipa_tx_comp_ring_init_hp(struct dp_soc *soc,
  805. struct dp_ipa_resources *res)
  806. {
  807. struct hal_srng *wbm_srng;
  808. /* Init first TX comp ring */
  809. wbm_srng = (struct hal_srng *)
  810. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  811. hal_srng_dst_init_hp(soc->hal_soc, wbm_srng,
  812. res->tx_comp_doorbell_vaddr);
  813. /* Init the alternate TX comp ring */
  814. if (!res->tx_alt_comp_doorbell_paddr)
  815. return;
  816. wbm_srng = (struct hal_srng *)
  817. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  818. hal_srng_dst_init_hp(soc->hal_soc, wbm_srng,
  819. res->tx_alt_comp_doorbell_vaddr);
  820. }
  821. static void dp_ipa_set_tx_doorbell_paddr(struct dp_soc *soc,
  822. struct dp_ipa_resources *ipa_res)
  823. {
  824. struct hal_srng *wbm_srng;
  825. wbm_srng = (struct hal_srng *)
  826. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  827. hal_srng_dst_set_hp_paddr_confirm(wbm_srng,
  828. ipa_res->tx_comp_doorbell_paddr);
  829. dp_info("paddr %pK vaddr %pK",
  830. (void *)ipa_res->tx_comp_doorbell_paddr,
  831. (void *)ipa_res->tx_comp_doorbell_vaddr);
  832. /* Setup for alternative TX comp ring */
  833. if (!ipa_res->tx_alt_comp_doorbell_paddr)
  834. return;
  835. wbm_srng = (struct hal_srng *)
  836. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  837. hal_srng_dst_set_hp_paddr_confirm(wbm_srng,
  838. ipa_res->tx_alt_comp_doorbell_paddr);
  839. dp_info("paddr %pK vaddr %pK",
  840. (void *)ipa_res->tx_alt_comp_doorbell_paddr,
  841. (void *)ipa_res->tx_alt_comp_doorbell_vaddr);
  842. }
  843. #ifdef IPA_SET_RESET_TX_DB_PA
  844. static QDF_STATUS dp_ipa_reset_tx_doorbell_pa(struct dp_soc *soc,
  845. struct dp_ipa_resources *ipa_res)
  846. {
  847. hal_ring_handle_t wbm_srng;
  848. qdf_dma_addr_t hp_addr;
  849. wbm_srng = soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  850. if (!wbm_srng)
  851. return QDF_STATUS_E_FAILURE;
  852. hp_addr = soc->ipa_uc_tx_rsc.ipa_wbm_hp_shadow_paddr;
  853. hal_srng_dst_set_hp_paddr_confirm((struct hal_srng *)wbm_srng, hp_addr);
  854. dp_info("Reset WBM HP addr paddr: %pK", (void *)hp_addr);
  855. /* Reset alternative TX comp ring */
  856. wbm_srng = soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  857. if (!wbm_srng)
  858. return QDF_STATUS_E_FAILURE;
  859. hp_addr = soc->ipa_uc_tx_rsc_alt.ipa_wbm_hp_shadow_paddr;
  860. hal_srng_dst_set_hp_paddr_confirm((struct hal_srng *)wbm_srng, hp_addr);
  861. dp_info("Reset WBM HP addr paddr: %pK", (void *)hp_addr);
  862. return QDF_STATUS_SUCCESS;
  863. }
  864. #endif /* IPA_SET_RESET_TX_DB_PA */
  865. #else /* !IPA_WDI3_TX_TWO_PIPES */
  866. static inline
  867. void dp_ipa_tx_alt_pool_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  868. {
  869. }
  870. static inline void dp_ipa_tx_alt_ring_resource_setup(struct dp_soc *soc)
  871. {
  872. }
  873. static inline int dp_ipa_tx_alt_pool_attach(struct dp_soc *soc)
  874. {
  875. return 0;
  876. }
  877. static inline QDF_STATUS dp_ipa_tx_alt_ring_get_resource(struct dp_pdev *pdev)
  878. {
  879. return QDF_STATUS_SUCCESS;
  880. }
  881. static void dp_ipa_map_ring_doorbell_paddr(struct dp_pdev *pdev)
  882. {
  883. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  884. uint32_t rx_ready_doorbell_dmaaddr;
  885. uint32_t tx_comp_doorbell_dmaaddr;
  886. struct dp_soc *soc = pdev->soc;
  887. int ret = 0;
  888. if (ipa_res->is_db_ddr_mapped)
  889. ipa_res->tx_comp_doorbell_vaddr =
  890. phys_to_virt(ipa_res->tx_comp_doorbell_paddr);
  891. else
  892. ipa_res->tx_comp_doorbell_vaddr =
  893. ioremap(ipa_res->tx_comp_doorbell_paddr, 4);
  894. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  895. ret = pld_smmu_map(soc->osdev->dev,
  896. ipa_res->tx_comp_doorbell_paddr,
  897. &tx_comp_doorbell_dmaaddr,
  898. sizeof(uint32_t));
  899. ipa_res->tx_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  900. qdf_assert_always(!ret);
  901. ret = pld_smmu_map(soc->osdev->dev,
  902. ipa_res->rx_ready_doorbell_paddr,
  903. &rx_ready_doorbell_dmaaddr,
  904. sizeof(uint32_t));
  905. ipa_res->rx_ready_doorbell_paddr = rx_ready_doorbell_dmaaddr;
  906. qdf_assert_always(!ret);
  907. }
  908. }
  909. static inline void dp_ipa_unmap_ring_doorbell_paddr(struct dp_pdev *pdev)
  910. {
  911. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  912. struct dp_soc *soc = pdev->soc;
  913. int ret = 0;
  914. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  915. return;
  916. ret = pld_smmu_unmap(soc->osdev->dev,
  917. ipa_res->rx_ready_doorbell_paddr,
  918. sizeof(uint32_t));
  919. qdf_assert_always(!ret);
  920. ret = pld_smmu_unmap(soc->osdev->dev,
  921. ipa_res->tx_comp_doorbell_paddr,
  922. sizeof(uint32_t));
  923. qdf_assert_always(!ret);
  924. }
  925. static inline QDF_STATUS dp_ipa_tx_alt_buf_smmu_mapping(struct dp_soc *soc,
  926. struct dp_pdev *pdev,
  927. bool create,
  928. const char *func,
  929. uint32_t line)
  930. {
  931. return QDF_STATUS_SUCCESS;
  932. }
  933. static inline
  934. void dp_ipa_setup_tx_alt_pipe(struct dp_soc *soc, struct dp_ipa_resources *res,
  935. qdf_ipa_wdi_conn_in_params_t *in)
  936. {
  937. }
  938. static void dp_ipa_set_pipe_db(struct dp_ipa_resources *res,
  939. qdf_ipa_wdi_conn_out_params_t *out)
  940. {
  941. res->tx_comp_doorbell_paddr =
  942. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(out);
  943. res->rx_ready_doorbell_paddr =
  944. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(out);
  945. }
  946. #ifdef IPA_WDS_EASYMESH_FEATURE
  947. /**
  948. * dp_ipa_setup_iface_session_id - Pass vdev id to IPA
  949. * @in: ipa in params
  950. * @session_id: vdev id
  951. *
  952. * Pass Vdev id to IPA, IPA metadata order is changed and vdev id
  953. * is stored at higher nibble so, no shift is required.
  954. *
  955. * Return: none
  956. */
  957. static void dp_ipa_setup_iface_session_id(qdf_ipa_wdi_reg_intf_in_params_t *in,
  958. uint8_t session_id)
  959. {
  960. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(in) = htonl(session_id);
  961. }
  962. #else
  963. static void dp_ipa_setup_iface_session_id(qdf_ipa_wdi_reg_intf_in_params_t *in,
  964. uint8_t session_id)
  965. {
  966. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(in) = htonl(session_id << 16);
  967. }
  968. #endif
  969. static inline void dp_ipa_tx_comp_ring_init_hp(struct dp_soc *soc,
  970. struct dp_ipa_resources *res)
  971. {
  972. struct hal_srng *wbm_srng = (struct hal_srng *)
  973. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  974. hal_srng_dst_init_hp(soc->hal_soc, wbm_srng,
  975. res->tx_comp_doorbell_vaddr);
  976. }
  977. static void dp_ipa_set_tx_doorbell_paddr(struct dp_soc *soc,
  978. struct dp_ipa_resources *ipa_res)
  979. {
  980. struct hal_srng *wbm_srng = (struct hal_srng *)
  981. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  982. hal_srng_dst_set_hp_paddr_confirm(wbm_srng,
  983. ipa_res->tx_comp_doorbell_paddr);
  984. dp_info("paddr %pK vaddr %pK",
  985. (void *)ipa_res->tx_comp_doorbell_paddr,
  986. (void *)ipa_res->tx_comp_doorbell_vaddr);
  987. }
  988. #ifdef IPA_SET_RESET_TX_DB_PA
  989. static QDF_STATUS dp_ipa_reset_tx_doorbell_pa(struct dp_soc *soc,
  990. struct dp_ipa_resources *ipa_res)
  991. {
  992. hal_ring_handle_t wbm_srng =
  993. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  994. qdf_dma_addr_t hp_addr;
  995. if (!wbm_srng)
  996. return QDF_STATUS_E_FAILURE;
  997. hp_addr = soc->ipa_uc_tx_rsc.ipa_wbm_hp_shadow_paddr;
  998. hal_srng_dst_set_hp_paddr_confirm((struct hal_srng *)wbm_srng, hp_addr);
  999. dp_info("Reset WBM HP addr paddr: %pK", (void *)hp_addr);
  1000. return QDF_STATUS_SUCCESS;
  1001. }
  1002. #endif /* IPA_SET_RESET_TX_DB_PA */
  1003. #endif /* IPA_WDI3_TX_TWO_PIPES */
  1004. /**
  1005. * dp_tx_ipa_uc_detach - Free autonomy TX resources
  1006. * @soc: data path instance
  1007. * @pdev: core txrx pdev context
  1008. *
  1009. * Free allocated TX buffers with WBM SRNG
  1010. *
  1011. * Return: none
  1012. */
  1013. static void dp_tx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  1014. {
  1015. int idx;
  1016. qdf_nbuf_t nbuf;
  1017. struct dp_ipa_resources *ipa_res;
  1018. for (idx = 0; idx < soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt; idx++) {
  1019. nbuf = (qdf_nbuf_t)
  1020. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx];
  1021. if (!nbuf)
  1022. continue;
  1023. qdf_nbuf_unmap_single(soc->osdev, nbuf, QDF_DMA_BIDIRECTIONAL);
  1024. qdf_mem_dp_tx_skb_cnt_dec();
  1025. qdf_mem_dp_tx_skb_dec(qdf_nbuf_get_end_offset(nbuf));
  1026. qdf_nbuf_free(nbuf);
  1027. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx] =
  1028. (void *)NULL;
  1029. }
  1030. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  1031. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  1032. ipa_res = &pdev->ipa_resource;
  1033. qdf_mem_free_sgtable(&ipa_res->tx_ring.sgtable);
  1034. qdf_mem_free_sgtable(&ipa_res->tx_comp_ring.sgtable);
  1035. }
  1036. /**
  1037. * dp_rx_ipa_uc_detach - free autonomy RX resources
  1038. * @soc: data path instance
  1039. * @pdev: core txrx pdev context
  1040. *
  1041. * This function will detach DP RX into main device context
  1042. * will free DP Rx resources.
  1043. *
  1044. * Return: none
  1045. */
  1046. static void dp_rx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  1047. {
  1048. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  1049. qdf_mem_free_sgtable(&ipa_res->rx_rdy_ring.sgtable);
  1050. qdf_mem_free_sgtable(&ipa_res->rx_refill_ring.sgtable);
  1051. }
  1052. /*
  1053. * dp_rx_alt_ipa_uc_detach - free autonomy RX resources
  1054. * @soc: data path instance
  1055. * @pdev: core txrx pdev context
  1056. *
  1057. * This function will detach DP RX into main device context
  1058. * will free DP Rx resources.
  1059. *
  1060. * Return: none
  1061. */
  1062. #ifdef IPA_WDI3_VLAN_SUPPORT
  1063. static void dp_rx_alt_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  1064. {
  1065. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  1066. if (!wlan_ipa_is_vlan_enabled())
  1067. return;
  1068. qdf_mem_free_sgtable(&ipa_res->rx_alt_rdy_ring.sgtable);
  1069. qdf_mem_free_sgtable(&ipa_res->rx_alt_refill_ring.sgtable);
  1070. }
  1071. #else
  1072. static inline
  1073. void dp_rx_alt_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  1074. { }
  1075. #endif
  1076. int dp_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  1077. {
  1078. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1079. return QDF_STATUS_SUCCESS;
  1080. /* TX resource detach */
  1081. dp_tx_ipa_uc_detach(soc, pdev);
  1082. /* Cleanup 2nd TX pipe resources */
  1083. dp_ipa_tx_alt_pool_detach(soc, pdev);
  1084. /* RX resource detach */
  1085. dp_rx_ipa_uc_detach(soc, pdev);
  1086. /* Cleanup 2nd RX pipe resources */
  1087. dp_rx_alt_ipa_uc_detach(soc, pdev);
  1088. return QDF_STATUS_SUCCESS; /* success */
  1089. }
  1090. /**
  1091. * dp_tx_ipa_uc_attach - Allocate autonomy TX resources
  1092. * @soc: data path instance
  1093. * @pdev: Physical device handle
  1094. *
  1095. * Allocate TX buffer from non-cacheable memory
  1096. * Attach allocated TX buffers with WBM SRNG
  1097. *
  1098. * Return: int
  1099. */
  1100. static int dp_tx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  1101. {
  1102. uint32_t tx_buffer_count;
  1103. uint32_t ring_base_align = 8;
  1104. qdf_dma_addr_t buffer_paddr;
  1105. struct hal_srng *wbm_srng = (struct hal_srng *)
  1106. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  1107. struct hal_srng_params srng_params;
  1108. void *ring_entry;
  1109. int num_entries;
  1110. qdf_nbuf_t nbuf;
  1111. int retval = QDF_STATUS_SUCCESS;
  1112. int max_alloc_count = 0;
  1113. uint32_t wbm_bm_id;
  1114. /*
  1115. * Uncomment when dp_ops_cfg.cfg_attach is implemented
  1116. * unsigned int uc_tx_buf_sz =
  1117. * dp_cfg_ipa_uc_tx_buf_size(pdev->osif_pdev);
  1118. */
  1119. unsigned int uc_tx_buf_sz = CFG_IPA_UC_TX_BUF_SIZE_DEFAULT;
  1120. unsigned int alloc_size = uc_tx_buf_sz + ring_base_align - 1;
  1121. wbm_bm_id = wlan_cfg_get_rbm_id_for_index(soc->wlan_cfg_ctx,
  1122. IPA_TCL_DATA_RING_IDX);
  1123. hal_get_srng_params(soc->hal_soc, hal_srng_to_hal_ring_handle(wbm_srng),
  1124. &srng_params);
  1125. num_entries = srng_params.num_entries;
  1126. max_alloc_count =
  1127. num_entries - DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES;
  1128. if (max_alloc_count <= 0) {
  1129. dp_err("incorrect value for buffer count %u", max_alloc_count);
  1130. return -EINVAL;
  1131. }
  1132. dp_info("requested %d buffers to be posted to wbm ring",
  1133. max_alloc_count);
  1134. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned =
  1135. qdf_mem_malloc(num_entries *
  1136. sizeof(*soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned));
  1137. if (!soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned) {
  1138. dp_err("IPA WBM Ring Tx buf pool vaddr alloc fail");
  1139. return -ENOMEM;
  1140. }
  1141. hal_srng_access_start_unlocked(soc->hal_soc,
  1142. hal_srng_to_hal_ring_handle(wbm_srng));
  1143. /*
  1144. * Allocate Tx buffers as many as possible.
  1145. * Leave DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES empty
  1146. * Populate Tx buffers into WBM2IPA ring
  1147. * This initial buffer population will simulate H/W as source ring,
  1148. * and update HP
  1149. */
  1150. for (tx_buffer_count = 0;
  1151. tx_buffer_count < max_alloc_count - 1; tx_buffer_count++) {
  1152. nbuf = qdf_nbuf_alloc(soc->osdev, alloc_size, 0, 256, FALSE);
  1153. if (!nbuf)
  1154. break;
  1155. ring_entry = hal_srng_dst_get_next_hp(soc->hal_soc,
  1156. hal_srng_to_hal_ring_handle(wbm_srng));
  1157. if (!ring_entry) {
  1158. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1159. "%s: Failed to get WBM ring entry",
  1160. __func__);
  1161. qdf_nbuf_free(nbuf);
  1162. break;
  1163. }
  1164. qdf_nbuf_map_single(soc->osdev, nbuf,
  1165. QDF_DMA_BIDIRECTIONAL);
  1166. buffer_paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  1167. qdf_mem_dp_tx_skb_cnt_inc();
  1168. qdf_mem_dp_tx_skb_inc(qdf_nbuf_get_end_offset(nbuf));
  1169. /*
  1170. * TODO - KIWI code can directly call the be handler
  1171. * instead of hal soc ops.
  1172. */
  1173. hal_rxdma_buff_addr_info_set(soc->hal_soc, ring_entry,
  1174. buffer_paddr, 0, wbm_bm_id);
  1175. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[tx_buffer_count]
  1176. = (void *)nbuf;
  1177. }
  1178. hal_srng_access_end_unlocked(soc->hal_soc,
  1179. hal_srng_to_hal_ring_handle(wbm_srng));
  1180. soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt = tx_buffer_count;
  1181. if (tx_buffer_count) {
  1182. dp_info("IPA WDI TX buffer: %d allocated", tx_buffer_count);
  1183. } else {
  1184. dp_err("No IPA WDI TX buffer allocated!");
  1185. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  1186. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  1187. retval = -ENOMEM;
  1188. }
  1189. return retval;
  1190. }
  1191. /**
  1192. * dp_rx_ipa_uc_attach - Allocate autonomy RX resources
  1193. * @soc: data path instance
  1194. * @pdev: core txrx pdev context
  1195. *
  1196. * This function will attach a DP RX instance into the main
  1197. * device (SOC) context.
  1198. *
  1199. * Return: QDF_STATUS_SUCCESS: success
  1200. * QDF_STATUS_E_RESOURCES: Error return
  1201. */
  1202. static int dp_rx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  1203. {
  1204. return QDF_STATUS_SUCCESS;
  1205. }
  1206. int dp_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  1207. {
  1208. int error;
  1209. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1210. return QDF_STATUS_SUCCESS;
  1211. /* TX resource attach */
  1212. error = dp_tx_ipa_uc_attach(soc, pdev);
  1213. if (error) {
  1214. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1215. "%s: DP IPA UC TX attach fail code %d",
  1216. __func__, error);
  1217. return error;
  1218. }
  1219. /* Setup 2nd TX pipe */
  1220. error = dp_ipa_tx_alt_pool_attach(soc);
  1221. if (error) {
  1222. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1223. "%s: DP IPA TX pool2 attach fail code %d",
  1224. __func__, error);
  1225. dp_tx_ipa_uc_detach(soc, pdev);
  1226. return error;
  1227. }
  1228. /* RX resource attach */
  1229. error = dp_rx_ipa_uc_attach(soc, pdev);
  1230. if (error) {
  1231. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1232. "%s: DP IPA UC RX attach fail code %d",
  1233. __func__, error);
  1234. dp_ipa_tx_alt_pool_detach(soc, pdev);
  1235. dp_tx_ipa_uc_detach(soc, pdev);
  1236. return error;
  1237. }
  1238. return QDF_STATUS_SUCCESS; /* success */
  1239. }
  1240. #ifdef IPA_WDI3_VLAN_SUPPORT
  1241. /*
  1242. * dp_ipa_rx_alt_ring_resource_setup() - setup IPA 2nd RX ring resources
  1243. * @soc: data path SoC handle
  1244. * @pdev: data path pdev handle
  1245. *
  1246. * Return: none
  1247. */
  1248. static
  1249. void dp_ipa_rx_alt_ring_resource_setup(struct dp_soc *soc, struct dp_pdev *pdev)
  1250. {
  1251. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  1252. struct hal_srng *hal_srng;
  1253. struct hal_srng_params srng_params;
  1254. unsigned long addr_offset, dev_base_paddr;
  1255. qdf_dma_addr_t hp_addr;
  1256. if (!wlan_ipa_is_vlan_enabled())
  1257. return;
  1258. dev_base_paddr =
  1259. (unsigned long)
  1260. ((struct hif_softc *)(hal_soc->hif_handle))->mem_pa;
  1261. /* IPA REO_DEST Ring - HAL_SRNG_REO2SW3 */
  1262. hal_srng = (struct hal_srng *)
  1263. soc->reo_dest_ring[IPA_ALT_REO_DEST_RING_IDX].hal_srng;
  1264. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1265. hal_srng_to_hal_ring_handle(hal_srng),
  1266. &srng_params);
  1267. soc->ipa_uc_rx_rsc_alt.ipa_reo_ring_base_paddr =
  1268. srng_params.ring_base_paddr;
  1269. soc->ipa_uc_rx_rsc_alt.ipa_reo_ring_base_vaddr =
  1270. srng_params.ring_base_vaddr;
  1271. soc->ipa_uc_rx_rsc_alt.ipa_reo_ring_size =
  1272. (srng_params.num_entries * srng_params.entry_size) << 2;
  1273. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  1274. (unsigned long)(hal_soc->dev_base_addr);
  1275. soc->ipa_uc_rx_rsc_alt.ipa_reo_tp_paddr =
  1276. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  1277. dp_info("IPA REO_DEST Ring addr_offset=%x, dev_base_paddr=%x, tp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  1278. (unsigned int)addr_offset,
  1279. (unsigned int)dev_base_paddr,
  1280. (unsigned int)(soc->ipa_uc_rx_rsc_alt.ipa_reo_tp_paddr),
  1281. (void *)soc->ipa_uc_rx_rsc_alt.ipa_reo_ring_base_paddr,
  1282. (void *)soc->ipa_uc_rx_rsc_alt.ipa_reo_ring_base_vaddr,
  1283. srng_params.num_entries,
  1284. soc->ipa_uc_rx_rsc_alt.ipa_reo_ring_size);
  1285. hal_srng = (struct hal_srng *)
  1286. pdev->rx_refill_buf_ring3.hal_srng;
  1287. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1288. hal_srng_to_hal_ring_handle(hal_srng),
  1289. &srng_params);
  1290. soc->ipa_uc_rx_rsc_alt.ipa_rx_refill_buf_ring_base_paddr =
  1291. srng_params.ring_base_paddr;
  1292. soc->ipa_uc_rx_rsc_alt.ipa_rx_refill_buf_ring_base_vaddr =
  1293. srng_params.ring_base_vaddr;
  1294. soc->ipa_uc_rx_rsc_alt.ipa_rx_refill_buf_ring_size =
  1295. (srng_params.num_entries * srng_params.entry_size) << 2;
  1296. hp_addr = hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  1297. hal_srng_to_hal_ring_handle(hal_srng));
  1298. soc->ipa_uc_rx_rsc_alt.ipa_rx_refill_buf_hp_paddr =
  1299. qdf_mem_paddr_from_dmaaddr(soc->osdev, hp_addr);
  1300. dp_info("IPA REFILL_BUF Ring hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  1301. (unsigned int)(soc->ipa_uc_rx_rsc_alt.ipa_rx_refill_buf_hp_paddr),
  1302. (void *)soc->ipa_uc_rx_rsc_alt.ipa_rx_refill_buf_ring_base_paddr,
  1303. (void *)soc->ipa_uc_rx_rsc_alt.ipa_rx_refill_buf_ring_base_vaddr,
  1304. srng_params.num_entries,
  1305. soc->ipa_uc_rx_rsc_alt.ipa_rx_refill_buf_ring_size);
  1306. }
  1307. #else
  1308. static inline
  1309. void dp_ipa_rx_alt_ring_resource_setup(struct dp_soc *soc, struct dp_pdev *pdev)
  1310. { }
  1311. #endif
  1312. /*
  1313. * dp_ipa_ring_resource_setup() - setup IPA ring resources
  1314. * @soc: data path SoC handle
  1315. *
  1316. * Return: none
  1317. */
  1318. int dp_ipa_ring_resource_setup(struct dp_soc *soc,
  1319. struct dp_pdev *pdev)
  1320. {
  1321. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  1322. struct hal_srng *hal_srng;
  1323. struct hal_srng_params srng_params;
  1324. qdf_dma_addr_t hp_addr;
  1325. unsigned long addr_offset, dev_base_paddr;
  1326. uint32_t ix0;
  1327. uint8_t ix0_map[8];
  1328. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1329. return QDF_STATUS_SUCCESS;
  1330. /* IPA TCL_DATA Ring - HAL_SRNG_SW2TCL3 */
  1331. hal_srng = (struct hal_srng *)
  1332. soc->tcl_data_ring[IPA_TCL_DATA_RING_IDX].hal_srng;
  1333. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1334. hal_srng_to_hal_ring_handle(hal_srng),
  1335. &srng_params);
  1336. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr =
  1337. srng_params.ring_base_paddr;
  1338. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr =
  1339. srng_params.ring_base_vaddr;
  1340. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size =
  1341. (srng_params.num_entries * srng_params.entry_size) << 2;
  1342. /*
  1343. * For the register backed memory addresses, use the scn->mem_pa to
  1344. * calculate the physical address of the shadow registers
  1345. */
  1346. dev_base_paddr =
  1347. (unsigned long)
  1348. ((struct hif_softc *)(hal_soc->hif_handle))->mem_pa;
  1349. addr_offset = (unsigned long)(hal_srng->u.src_ring.hp_addr) -
  1350. (unsigned long)(hal_soc->dev_base_addr);
  1351. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr =
  1352. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  1353. dp_info("IPA TCL_DATA Ring addr_offset=%x, dev_base_paddr=%x, hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  1354. (unsigned int)addr_offset,
  1355. (unsigned int)dev_base_paddr,
  1356. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr),
  1357. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  1358. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  1359. srng_params.num_entries,
  1360. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  1361. /* IPA TX COMP Ring - HAL_SRNG_WBM2SW2_RELEASE */
  1362. hal_srng = (struct hal_srng *)
  1363. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  1364. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1365. hal_srng_to_hal_ring_handle(hal_srng),
  1366. &srng_params);
  1367. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr =
  1368. srng_params.ring_base_paddr;
  1369. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr =
  1370. srng_params.ring_base_vaddr;
  1371. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size =
  1372. (srng_params.num_entries * srng_params.entry_size) << 2;
  1373. soc->ipa_uc_tx_rsc.ipa_wbm_hp_shadow_paddr =
  1374. hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  1375. hal_srng_to_hal_ring_handle(hal_srng));
  1376. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  1377. (unsigned long)(hal_soc->dev_base_addr);
  1378. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr =
  1379. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  1380. dp_info("IPA TX COMP Ring addr_offset=%x, dev_base_paddr=%x, ipa_wbm_tp_paddr=%x paddr=%pK vaddr=0%pK size= %u(%u bytes)",
  1381. (unsigned int)addr_offset,
  1382. (unsigned int)dev_base_paddr,
  1383. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr),
  1384. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  1385. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  1386. srng_params.num_entries,
  1387. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  1388. dp_ipa_tx_alt_ring_resource_setup(soc);
  1389. /* IPA REO_DEST Ring - HAL_SRNG_REO2SW4 */
  1390. hal_srng = (struct hal_srng *)
  1391. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  1392. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1393. hal_srng_to_hal_ring_handle(hal_srng),
  1394. &srng_params);
  1395. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr =
  1396. srng_params.ring_base_paddr;
  1397. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr =
  1398. srng_params.ring_base_vaddr;
  1399. soc->ipa_uc_rx_rsc.ipa_reo_ring_size =
  1400. (srng_params.num_entries * srng_params.entry_size) << 2;
  1401. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  1402. (unsigned long)(hal_soc->dev_base_addr);
  1403. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr =
  1404. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  1405. dp_info("IPA REO_DEST Ring addr_offset=%x, dev_base_paddr=%x, tp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  1406. (unsigned int)addr_offset,
  1407. (unsigned int)dev_base_paddr,
  1408. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr),
  1409. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  1410. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  1411. srng_params.num_entries,
  1412. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  1413. hal_srng = (struct hal_srng *)
  1414. pdev->rx_refill_buf_ring2.hal_srng;
  1415. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1416. hal_srng_to_hal_ring_handle(hal_srng),
  1417. &srng_params);
  1418. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr =
  1419. srng_params.ring_base_paddr;
  1420. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr =
  1421. srng_params.ring_base_vaddr;
  1422. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size =
  1423. (srng_params.num_entries * srng_params.entry_size) << 2;
  1424. hp_addr = hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  1425. hal_srng_to_hal_ring_handle(hal_srng));
  1426. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr =
  1427. qdf_mem_paddr_from_dmaaddr(soc->osdev, hp_addr);
  1428. dp_info("IPA REFILL_BUF Ring hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  1429. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr),
  1430. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  1431. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  1432. srng_params.num_entries,
  1433. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  1434. /*
  1435. * Set DEST_RING_MAPPING_4 to SW2 as default value for
  1436. * DESTINATION_RING_CTRL_IX_0.
  1437. */
  1438. ix0_map[0] = REO_REMAP_SW1;
  1439. ix0_map[1] = REO_REMAP_SW1;
  1440. ix0_map[2] = REO_REMAP_SW2;
  1441. ix0_map[3] = REO_REMAP_SW3;
  1442. ix0_map[4] = REO_REMAP_SW2;
  1443. ix0_map[5] = REO_REMAP_RELEASE;
  1444. ix0_map[6] = REO_REMAP_FW;
  1445. ix0_map[7] = REO_REMAP_FW;
  1446. ix0 = hal_gen_reo_remap_val(soc->hal_soc, HAL_REO_REMAP_REG_IX0,
  1447. ix0_map);
  1448. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL, NULL, NULL);
  1449. dp_ipa_rx_alt_ring_resource_setup(soc, pdev);
  1450. return 0;
  1451. }
  1452. #ifdef IPA_WDI3_VLAN_SUPPORT
  1453. /*
  1454. * dp_ipa_rx_alt_ring_get_resource() - get IPA 2nd RX ring resources
  1455. * @pdev: data path pdev handle
  1456. *
  1457. * Return: Success if resourece is found
  1458. */
  1459. static QDF_STATUS dp_ipa_rx_alt_ring_get_resource(struct dp_pdev *pdev)
  1460. {
  1461. struct dp_soc *soc = pdev->soc;
  1462. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  1463. if (!wlan_ipa_is_vlan_enabled())
  1464. return QDF_STATUS_SUCCESS;
  1465. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->rx_alt_rdy_ring,
  1466. soc->ipa_uc_rx_rsc_alt.ipa_reo_ring_base_vaddr,
  1467. soc->ipa_uc_rx_rsc_alt.ipa_reo_ring_base_paddr,
  1468. soc->ipa_uc_rx_rsc_alt.ipa_reo_ring_size);
  1469. dp_ipa_get_shared_mem_info(
  1470. soc->osdev, &ipa_res->rx_alt_refill_ring,
  1471. soc->ipa_uc_rx_rsc_alt.ipa_rx_refill_buf_ring_base_vaddr,
  1472. soc->ipa_uc_rx_rsc_alt.ipa_rx_refill_buf_ring_base_paddr,
  1473. soc->ipa_uc_rx_rsc_alt.ipa_rx_refill_buf_ring_size);
  1474. if (!qdf_mem_get_dma_addr(soc->osdev,
  1475. &ipa_res->rx_alt_rdy_ring.mem_info) ||
  1476. !qdf_mem_get_dma_addr(soc->osdev,
  1477. &ipa_res->rx_alt_refill_ring.mem_info))
  1478. return QDF_STATUS_E_FAILURE;
  1479. return QDF_STATUS_SUCCESS;
  1480. }
  1481. #else
  1482. static inline QDF_STATUS dp_ipa_rx_alt_ring_get_resource(struct dp_pdev *pdev)
  1483. {
  1484. return QDF_STATUS_SUCCESS;
  1485. }
  1486. #endif
  1487. QDF_STATUS dp_ipa_get_resource(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1488. {
  1489. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1490. struct dp_pdev *pdev =
  1491. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1492. struct dp_ipa_resources *ipa_res;
  1493. if (!pdev) {
  1494. dp_err("Invalid instance");
  1495. return QDF_STATUS_E_FAILURE;
  1496. }
  1497. ipa_res = &pdev->ipa_resource;
  1498. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1499. return QDF_STATUS_SUCCESS;
  1500. ipa_res->tx_num_alloc_buffer =
  1501. (uint32_t)soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt;
  1502. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_ring,
  1503. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  1504. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  1505. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  1506. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_comp_ring,
  1507. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  1508. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  1509. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  1510. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->rx_rdy_ring,
  1511. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  1512. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  1513. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  1514. dp_ipa_get_shared_mem_info(
  1515. soc->osdev, &ipa_res->rx_refill_ring,
  1516. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  1517. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  1518. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  1519. if (!qdf_mem_get_dma_addr(soc->osdev, &ipa_res->tx_ring.mem_info) ||
  1520. !qdf_mem_get_dma_addr(soc->osdev,
  1521. &ipa_res->tx_comp_ring.mem_info) ||
  1522. !qdf_mem_get_dma_addr(soc->osdev, &ipa_res->rx_rdy_ring.mem_info) ||
  1523. !qdf_mem_get_dma_addr(soc->osdev,
  1524. &ipa_res->rx_refill_ring.mem_info))
  1525. return QDF_STATUS_E_FAILURE;
  1526. if (dp_ipa_tx_alt_ring_get_resource(pdev))
  1527. return QDF_STATUS_E_FAILURE;
  1528. if (dp_ipa_rx_alt_ring_get_resource(pdev))
  1529. return QDF_STATUS_E_FAILURE;
  1530. return QDF_STATUS_SUCCESS;
  1531. }
  1532. #ifdef IPA_SET_RESET_TX_DB_PA
  1533. #define DP_IPA_SET_TX_DB_PADDR(soc, ipa_res)
  1534. #else
  1535. #define DP_IPA_SET_TX_DB_PADDR(soc, ipa_res) \
  1536. dp_ipa_set_tx_doorbell_paddr(soc, ipa_res)
  1537. #endif
  1538. #ifdef IPA_WDI3_VLAN_SUPPORT
  1539. /*
  1540. * dp_ipa_map_rx_alt_ring_doorbell_paddr() - Map 2nd rx ring doorbell paddr
  1541. * @pdev: data path pdev handle
  1542. *
  1543. * Return: none
  1544. */
  1545. static void dp_ipa_map_rx_alt_ring_doorbell_paddr(struct dp_pdev *pdev)
  1546. {
  1547. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  1548. uint32_t rx_ready_doorbell_dmaaddr;
  1549. struct dp_soc *soc = pdev->soc;
  1550. struct hal_srng *reo_srng = (struct hal_srng *)
  1551. soc->reo_dest_ring[IPA_ALT_REO_DEST_RING_IDX].hal_srng;
  1552. int ret = 0;
  1553. if (!wlan_ipa_is_vlan_enabled())
  1554. return;
  1555. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  1556. ret = pld_smmu_map(soc->osdev->dev,
  1557. ipa_res->rx_alt_ready_doorbell_paddr,
  1558. &rx_ready_doorbell_dmaaddr,
  1559. sizeof(uint32_t));
  1560. ipa_res->rx_alt_ready_doorbell_paddr =
  1561. rx_ready_doorbell_dmaaddr;
  1562. qdf_assert_always(!ret);
  1563. }
  1564. hal_srng_dst_set_hp_paddr_confirm(reo_srng,
  1565. ipa_res->rx_alt_ready_doorbell_paddr);
  1566. }
  1567. /*
  1568. * dp_ipa_unmap_rx_alt_ring_doorbell_paddr() - Unmap 2nd rx ring doorbell paddr
  1569. * @pdev: data path pdev handle
  1570. *
  1571. * Return: none
  1572. */
  1573. static void dp_ipa_unmap_rx_alt_ring_doorbell_paddr(struct dp_pdev *pdev)
  1574. {
  1575. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  1576. struct dp_soc *soc = pdev->soc;
  1577. int ret = 0;
  1578. if (!wlan_ipa_is_vlan_enabled())
  1579. return;
  1580. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  1581. return;
  1582. ret = pld_smmu_unmap(soc->osdev->dev,
  1583. ipa_res->rx_alt_ready_doorbell_paddr,
  1584. sizeof(uint32_t));
  1585. qdf_assert_always(!ret);
  1586. }
  1587. #else
  1588. static inline void dp_ipa_map_rx_alt_ring_doorbell_paddr(struct dp_pdev *pdev)
  1589. { }
  1590. static inline void dp_ipa_unmap_rx_alt_ring_doorbell_paddr(struct dp_pdev *pdev)
  1591. { }
  1592. #endif
  1593. QDF_STATUS dp_ipa_set_doorbell_paddr(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1594. {
  1595. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1596. struct dp_pdev *pdev =
  1597. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1598. struct dp_ipa_resources *ipa_res;
  1599. struct hal_srng *reo_srng = (struct hal_srng *)
  1600. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  1601. if (!pdev) {
  1602. dp_err("Invalid instance");
  1603. return QDF_STATUS_E_FAILURE;
  1604. }
  1605. ipa_res = &pdev->ipa_resource;
  1606. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1607. return QDF_STATUS_SUCCESS;
  1608. dp_ipa_map_ring_doorbell_paddr(pdev);
  1609. dp_ipa_map_rx_alt_ring_doorbell_paddr(pdev);
  1610. DP_IPA_SET_TX_DB_PADDR(soc, ipa_res);
  1611. /*
  1612. * For RX, REO module on Napier/Hastings does reordering on incoming
  1613. * Ethernet packets and writes one or more descriptors to REO2IPA Rx
  1614. * ring.It then updates the ring’s Write/Head ptr and rings a doorbell
  1615. * to IPA.
  1616. * Set the doorbell addr for the REO ring.
  1617. */
  1618. hal_srng_dst_set_hp_paddr_confirm(reo_srng,
  1619. ipa_res->rx_ready_doorbell_paddr);
  1620. return QDF_STATUS_SUCCESS;
  1621. }
  1622. QDF_STATUS dp_ipa_iounmap_doorbell_vaddr(struct cdp_soc_t *soc_hdl,
  1623. uint8_t pdev_id)
  1624. {
  1625. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1626. struct dp_pdev *pdev =
  1627. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1628. struct dp_ipa_resources *ipa_res;
  1629. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1630. return QDF_STATUS_SUCCESS;
  1631. if (!pdev) {
  1632. dp_err("Invalid instance");
  1633. return QDF_STATUS_E_FAILURE;
  1634. }
  1635. ipa_res = &pdev->ipa_resource;
  1636. if (!ipa_res->is_db_ddr_mapped)
  1637. iounmap(ipa_res->tx_comp_doorbell_vaddr);
  1638. return QDF_STATUS_SUCCESS;
  1639. }
  1640. QDF_STATUS dp_ipa_op_response(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1641. uint8_t *op_msg)
  1642. {
  1643. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1644. struct dp_pdev *pdev =
  1645. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1646. if (!pdev) {
  1647. dp_err("Invalid instance");
  1648. return QDF_STATUS_E_FAILURE;
  1649. }
  1650. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  1651. return QDF_STATUS_SUCCESS;
  1652. if (pdev->ipa_uc_op_cb) {
  1653. pdev->ipa_uc_op_cb(op_msg, pdev->usr_ctxt);
  1654. } else {
  1655. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1656. "%s: IPA callback function is not registered", __func__);
  1657. qdf_mem_free(op_msg);
  1658. return QDF_STATUS_E_FAILURE;
  1659. }
  1660. return QDF_STATUS_SUCCESS;
  1661. }
  1662. QDF_STATUS dp_ipa_register_op_cb(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1663. ipa_uc_op_cb_type op_cb,
  1664. void *usr_ctxt)
  1665. {
  1666. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1667. struct dp_pdev *pdev =
  1668. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1669. if (!pdev) {
  1670. dp_err("Invalid instance");
  1671. return QDF_STATUS_E_FAILURE;
  1672. }
  1673. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  1674. return QDF_STATUS_SUCCESS;
  1675. pdev->ipa_uc_op_cb = op_cb;
  1676. pdev->usr_ctxt = usr_ctxt;
  1677. return QDF_STATUS_SUCCESS;
  1678. }
  1679. void dp_ipa_deregister_op_cb(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1680. {
  1681. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1682. struct dp_pdev *pdev = dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1683. if (!pdev) {
  1684. dp_err("Invalid instance");
  1685. return;
  1686. }
  1687. dp_debug("Deregister OP handler callback");
  1688. pdev->ipa_uc_op_cb = NULL;
  1689. pdev->usr_ctxt = NULL;
  1690. }
  1691. QDF_STATUS dp_ipa_get_stat(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1692. {
  1693. /* TBD */
  1694. return QDF_STATUS_SUCCESS;
  1695. }
  1696. /**
  1697. * dp_tx_send_ipa_data_frame() - send IPA data frame
  1698. * @soc_hdl: datapath soc handle
  1699. * @vdev_id: id of the virtual device
  1700. * @skb: skb to transmit
  1701. *
  1702. * Return: skb/ NULL is for success
  1703. */
  1704. qdf_nbuf_t dp_tx_send_ipa_data_frame(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  1705. qdf_nbuf_t skb)
  1706. {
  1707. qdf_nbuf_t ret;
  1708. /* Terminate the (single-element) list of tx frames */
  1709. qdf_nbuf_set_next(skb, NULL);
  1710. ret = dp_tx_send(soc_hdl, vdev_id, skb);
  1711. if (ret) {
  1712. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1713. "%s: Failed to tx", __func__);
  1714. return ret;
  1715. }
  1716. return NULL;
  1717. }
  1718. #ifdef QCA_IPA_LL_TX_FLOW_CONTROL
  1719. /**
  1720. * dp_ipa_is_target_ready() - check if target is ready or not
  1721. * @soc: datapath soc handle
  1722. *
  1723. * Return: true if target is ready
  1724. */
  1725. static inline
  1726. bool dp_ipa_is_target_ready(struct dp_soc *soc)
  1727. {
  1728. if (hif_get_target_status(soc->hif_handle) == TARGET_STATUS_RESET)
  1729. return false;
  1730. else
  1731. return true;
  1732. }
  1733. #else
  1734. static inline
  1735. bool dp_ipa_is_target_ready(struct dp_soc *soc)
  1736. {
  1737. return true;
  1738. }
  1739. #endif
  1740. QDF_STATUS dp_ipa_enable_autonomy(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1741. {
  1742. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1743. struct dp_pdev *pdev =
  1744. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1745. uint32_t ix0;
  1746. uint32_t ix2;
  1747. uint8_t ix_map[8];
  1748. if (!pdev) {
  1749. dp_err("Invalid instance");
  1750. return QDF_STATUS_E_FAILURE;
  1751. }
  1752. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1753. return QDF_STATUS_SUCCESS;
  1754. if (!hif_is_target_ready(HIF_GET_SOFTC(soc->hif_handle)))
  1755. return QDF_STATUS_E_AGAIN;
  1756. if (!dp_ipa_is_target_ready(soc))
  1757. return QDF_STATUS_E_AGAIN;
  1758. /* Call HAL API to remap REO rings to REO2IPA ring */
  1759. ix_map[0] = REO_REMAP_SW1;
  1760. ix_map[1] = REO_REMAP_SW4;
  1761. ix_map[2] = REO_REMAP_SW1;
  1762. if (wlan_ipa_is_vlan_enabled())
  1763. ix_map[3] = REO_REMAP_SW3;
  1764. else
  1765. ix_map[3] = REO_REMAP_SW4;
  1766. ix_map[4] = REO_REMAP_SW4;
  1767. ix_map[5] = REO_REMAP_RELEASE;
  1768. ix_map[6] = REO_REMAP_FW;
  1769. ix_map[7] = REO_REMAP_FW;
  1770. ix0 = hal_gen_reo_remap_val(soc->hal_soc, HAL_REO_REMAP_REG_IX0,
  1771. ix_map);
  1772. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  1773. ix_map[0] = REO_REMAP_SW4;
  1774. ix_map[1] = REO_REMAP_SW4;
  1775. ix_map[2] = REO_REMAP_SW4;
  1776. ix_map[3] = REO_REMAP_SW4;
  1777. ix_map[4] = REO_REMAP_SW4;
  1778. ix_map[5] = REO_REMAP_SW4;
  1779. ix_map[6] = REO_REMAP_SW4;
  1780. ix_map[7] = REO_REMAP_SW4;
  1781. ix2 = hal_gen_reo_remap_val(soc->hal_soc, HAL_REO_REMAP_REG_IX2,
  1782. ix_map);
  1783. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1784. &ix2, &ix2);
  1785. dp_ipa_reo_remap_history_add(ix0, ix2, ix2);
  1786. } else {
  1787. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1788. NULL, NULL);
  1789. dp_ipa_reo_remap_history_add(ix0, 0, 0);
  1790. }
  1791. return QDF_STATUS_SUCCESS;
  1792. }
  1793. QDF_STATUS dp_ipa_disable_autonomy(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1794. {
  1795. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1796. struct dp_pdev *pdev =
  1797. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1798. uint8_t ix0_map[8];
  1799. uint32_t ix0;
  1800. uint32_t ix1;
  1801. uint32_t ix2;
  1802. uint32_t ix3;
  1803. if (!pdev) {
  1804. dp_err("Invalid instance");
  1805. return QDF_STATUS_E_FAILURE;
  1806. }
  1807. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1808. return QDF_STATUS_SUCCESS;
  1809. if (!hif_is_target_ready(HIF_GET_SOFTC(soc->hif_handle)))
  1810. return QDF_STATUS_E_AGAIN;
  1811. if (!dp_ipa_is_target_ready(soc))
  1812. return QDF_STATUS_E_AGAIN;
  1813. ix0_map[0] = REO_REMAP_SW1;
  1814. ix0_map[1] = REO_REMAP_SW1;
  1815. ix0_map[2] = REO_REMAP_SW2;
  1816. ix0_map[3] = REO_REMAP_SW3;
  1817. ix0_map[4] = REO_REMAP_SW2;
  1818. ix0_map[5] = REO_REMAP_RELEASE;
  1819. ix0_map[6] = REO_REMAP_FW;
  1820. ix0_map[7] = REO_REMAP_FW;
  1821. /* Call HAL API to remap REO rings to REO2IPA ring */
  1822. ix0 = hal_gen_reo_remap_val(soc->hal_soc, HAL_REO_REMAP_REG_IX0,
  1823. ix0_map);
  1824. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  1825. dp_reo_remap_config(soc, &ix1, &ix2, &ix3);
  1826. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1827. &ix2, &ix3);
  1828. dp_ipa_reo_remap_history_add(ix0, ix2, ix3);
  1829. } else {
  1830. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1831. NULL, NULL);
  1832. dp_ipa_reo_remap_history_add(ix0, 0, 0);
  1833. }
  1834. return QDF_STATUS_SUCCESS;
  1835. }
  1836. /* This should be configurable per H/W configuration enable status */
  1837. #define L3_HEADER_PADDING 2
  1838. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 10, 0)) || \
  1839. defined(CONFIG_IPA_WDI_UNIFIED_API)
  1840. #if !defined(QCA_LL_TX_FLOW_CONTROL_V2) && !defined(QCA_IPA_LL_TX_FLOW_CONTROL)
  1841. static inline void dp_setup_mcc_sys_pipes(
  1842. qdf_ipa_sys_connect_params_t *sys_in,
  1843. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  1844. {
  1845. int i = 0;
  1846. /* Setup MCC sys pipe */
  1847. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) =
  1848. DP_IPA_MAX_IFACE;
  1849. for (i = 0; i < DP_IPA_MAX_IFACE; i++)
  1850. memcpy(&QDF_IPA_WDI_CONN_IN_PARAMS_SYS_IN(pipe_in)[i],
  1851. &sys_in[i], sizeof(qdf_ipa_sys_connect_params_t));
  1852. }
  1853. #else
  1854. static inline void dp_setup_mcc_sys_pipes(
  1855. qdf_ipa_sys_connect_params_t *sys_in,
  1856. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  1857. {
  1858. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) = 0;
  1859. }
  1860. #endif
  1861. static void dp_ipa_wdi_tx_params(struct dp_soc *soc,
  1862. struct dp_ipa_resources *ipa_res,
  1863. qdf_ipa_wdi_pipe_setup_info_t *tx,
  1864. bool over_gsi)
  1865. {
  1866. if (over_gsi)
  1867. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN2_CONS;
  1868. else
  1869. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  1870. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  1871. qdf_mem_get_dma_addr(soc->osdev,
  1872. &ipa_res->tx_comp_ring.mem_info);
  1873. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  1874. qdf_mem_get_dma_size(soc->osdev,
  1875. &ipa_res->tx_comp_ring.mem_info);
  1876. /* WBM Tail Pointer Address */
  1877. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  1878. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  1879. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(tx) = true;
  1880. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  1881. qdf_mem_get_dma_addr(soc->osdev,
  1882. &ipa_res->tx_ring.mem_info);
  1883. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) =
  1884. qdf_mem_get_dma_size(soc->osdev,
  1885. &ipa_res->tx_ring.mem_info);
  1886. /* TCL Head Pointer Address */
  1887. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  1888. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  1889. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(tx) = true;
  1890. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  1891. ipa_res->tx_num_alloc_buffer;
  1892. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  1893. dp_ipa_setup_tx_params_bank_id(soc, tx);
  1894. }
  1895. static void dp_ipa_wdi_rx_params(struct dp_soc *soc,
  1896. struct dp_ipa_resources *ipa_res,
  1897. qdf_ipa_wdi_pipe_setup_info_t *rx,
  1898. bool over_gsi)
  1899. {
  1900. if (over_gsi)
  1901. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  1902. IPA_CLIENT_WLAN2_PROD;
  1903. else
  1904. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  1905. IPA_CLIENT_WLAN1_PROD;
  1906. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  1907. qdf_mem_get_dma_addr(soc->osdev,
  1908. &ipa_res->rx_rdy_ring.mem_info);
  1909. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  1910. qdf_mem_get_dma_size(soc->osdev,
  1911. &ipa_res->rx_rdy_ring.mem_info);
  1912. /* REO Tail Pointer Address */
  1913. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  1914. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  1915. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(rx) = true;
  1916. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  1917. qdf_mem_get_dma_addr(soc->osdev,
  1918. &ipa_res->rx_refill_ring.mem_info);
  1919. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  1920. qdf_mem_get_dma_size(soc->osdev,
  1921. &ipa_res->rx_refill_ring.mem_info);
  1922. /* FW Head Pointer Address */
  1923. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  1924. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  1925. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(rx) = false;
  1926. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) =
  1927. soc->rx_pkt_tlv_size + L3_HEADER_PADDING;
  1928. }
  1929. static void
  1930. dp_ipa_wdi_tx_smmu_params(struct dp_soc *soc,
  1931. struct dp_ipa_resources *ipa_res,
  1932. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu,
  1933. bool over_gsi,
  1934. qdf_ipa_wdi_hdl_t hdl)
  1935. {
  1936. if (over_gsi) {
  1937. if (hdl == DP_IPA_HDL_FIRST)
  1938. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  1939. IPA_CLIENT_WLAN2_CONS;
  1940. else if (hdl == DP_IPA_HDL_SECOND)
  1941. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  1942. IPA_CLIENT_WLAN4_CONS;
  1943. } else {
  1944. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  1945. IPA_CLIENT_WLAN1_CONS;
  1946. }
  1947. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(tx_smmu),
  1948. &ipa_res->tx_comp_ring.sgtable,
  1949. sizeof(sgtable_t));
  1950. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(tx_smmu) =
  1951. qdf_mem_get_dma_size(soc->osdev,
  1952. &ipa_res->tx_comp_ring.mem_info);
  1953. /* WBM Tail Pointer Address */
  1954. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(tx_smmu) =
  1955. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  1956. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(tx_smmu) = true;
  1957. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(tx_smmu),
  1958. &ipa_res->tx_ring.sgtable,
  1959. sizeof(sgtable_t));
  1960. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(tx_smmu) =
  1961. qdf_mem_get_dma_size(soc->osdev,
  1962. &ipa_res->tx_ring.mem_info);
  1963. /* TCL Head Pointer Address */
  1964. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(tx_smmu) =
  1965. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  1966. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(tx_smmu) = true;
  1967. QDF_IPA_WDI_SETUP_INFO_SMMU_NUM_PKT_BUFFERS(tx_smmu) =
  1968. ipa_res->tx_num_alloc_buffer;
  1969. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(tx_smmu) = 0;
  1970. dp_ipa_setup_tx_smmu_params_bank_id(soc, tx_smmu);
  1971. }
  1972. static void
  1973. dp_ipa_wdi_rx_smmu_params(struct dp_soc *soc,
  1974. struct dp_ipa_resources *ipa_res,
  1975. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu,
  1976. bool over_gsi,
  1977. qdf_ipa_wdi_hdl_t hdl)
  1978. {
  1979. if (over_gsi) {
  1980. if (hdl == DP_IPA_HDL_FIRST)
  1981. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  1982. IPA_CLIENT_WLAN2_PROD;
  1983. else if (hdl == DP_IPA_HDL_SECOND)
  1984. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  1985. IPA_CLIENT_WLAN3_PROD;
  1986. } else {
  1987. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  1988. IPA_CLIENT_WLAN1_PROD;
  1989. }
  1990. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(rx_smmu),
  1991. &ipa_res->rx_rdy_ring.sgtable,
  1992. sizeof(sgtable_t));
  1993. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(rx_smmu) =
  1994. qdf_mem_get_dma_size(soc->osdev,
  1995. &ipa_res->rx_rdy_ring.mem_info);
  1996. /* REO Tail Pointer Address */
  1997. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(rx_smmu) =
  1998. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  1999. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(rx_smmu) = true;
  2000. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(rx_smmu),
  2001. &ipa_res->rx_refill_ring.sgtable,
  2002. sizeof(sgtable_t));
  2003. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(rx_smmu) =
  2004. qdf_mem_get_dma_size(soc->osdev,
  2005. &ipa_res->rx_refill_ring.mem_info);
  2006. /* FW Head Pointer Address */
  2007. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(rx_smmu) =
  2008. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  2009. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(rx_smmu) = false;
  2010. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(rx_smmu) =
  2011. soc->rx_pkt_tlv_size + L3_HEADER_PADDING;
  2012. }
  2013. #ifdef IPA_WDI3_VLAN_SUPPORT
  2014. /*
  2015. * dp_ipa_wdi_rx_alt_pipe_smmu_params() - Setup 2nd rx pipe smmu params
  2016. * @soc: data path soc handle
  2017. * @ipa_res: ipa resource pointer
  2018. * @rx_smmu: smmu pipe info handle
  2019. * @over_gsi: flag for IPA offload over gsi
  2020. * @hdl: ipa registered handle
  2021. *
  2022. * Return: none
  2023. */
  2024. static void
  2025. dp_ipa_wdi_rx_alt_pipe_smmu_params(struct dp_soc *soc,
  2026. struct dp_ipa_resources *ipa_res,
  2027. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu,
  2028. bool over_gsi,
  2029. qdf_ipa_wdi_hdl_t hdl)
  2030. {
  2031. if (!wlan_ipa_is_vlan_enabled())
  2032. return;
  2033. if (over_gsi) {
  2034. if (hdl == DP_IPA_HDL_FIRST)
  2035. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  2036. IPA_CLIENT_WLAN2_PROD1;
  2037. else if (hdl == DP_IPA_HDL_SECOND)
  2038. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  2039. IPA_CLIENT_WLAN3_PROD1;
  2040. } else {
  2041. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  2042. IPA_CLIENT_WLAN1_PROD;
  2043. }
  2044. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(rx_smmu),
  2045. &ipa_res->rx_alt_rdy_ring.sgtable,
  2046. sizeof(sgtable_t));
  2047. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(rx_smmu) =
  2048. qdf_mem_get_dma_size(soc->osdev,
  2049. &ipa_res->rx_alt_rdy_ring.mem_info);
  2050. /* REO Tail Pointer Address */
  2051. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(rx_smmu) =
  2052. soc->ipa_uc_rx_rsc_alt.ipa_reo_tp_paddr;
  2053. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(rx_smmu) = true;
  2054. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(rx_smmu),
  2055. &ipa_res->rx_alt_refill_ring.sgtable,
  2056. sizeof(sgtable_t));
  2057. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(rx_smmu) =
  2058. qdf_mem_get_dma_size(soc->osdev,
  2059. &ipa_res->rx_alt_refill_ring.mem_info);
  2060. /* FW Head Pointer Address */
  2061. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(rx_smmu) =
  2062. soc->ipa_uc_rx_rsc_alt.ipa_rx_refill_buf_hp_paddr;
  2063. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(rx_smmu) = false;
  2064. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(rx_smmu) =
  2065. soc->rx_pkt_tlv_size + L3_HEADER_PADDING;
  2066. }
  2067. /*
  2068. * dp_ipa_wdi_rx_alt_pipe_smmu_params() - Setup 2nd rx pipe params
  2069. * @soc: data path soc handle
  2070. * @ipa_res: ipa resource pointer
  2071. * @rx: pipe info handle
  2072. * @over_gsi: flag for IPA offload over gsi
  2073. * @hdl: ipa registered handle
  2074. *
  2075. * Return: none
  2076. */
  2077. static void dp_ipa_wdi_rx_alt_pipe_params(struct dp_soc *soc,
  2078. struct dp_ipa_resources *ipa_res,
  2079. qdf_ipa_wdi_pipe_setup_info_t *rx,
  2080. bool over_gsi,
  2081. qdf_ipa_wdi_hdl_t hdl)
  2082. {
  2083. if (!wlan_ipa_is_vlan_enabled())
  2084. return;
  2085. if (over_gsi) {
  2086. if (hdl == DP_IPA_HDL_FIRST)
  2087. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  2088. IPA_CLIENT_WLAN2_PROD1;
  2089. else if (hdl == DP_IPA_HDL_SECOND)
  2090. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  2091. IPA_CLIENT_WLAN3_PROD1;
  2092. } else {
  2093. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  2094. IPA_CLIENT_WLAN1_PROD;
  2095. }
  2096. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  2097. qdf_mem_get_dma_addr(soc->osdev,
  2098. &ipa_res->rx_alt_rdy_ring.mem_info);
  2099. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  2100. qdf_mem_get_dma_size(soc->osdev,
  2101. &ipa_res->rx_alt_rdy_ring.mem_info);
  2102. /* REO Tail Pointer Address */
  2103. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  2104. soc->ipa_uc_rx_rsc_alt.ipa_reo_tp_paddr;
  2105. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(rx) = true;
  2106. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  2107. qdf_mem_get_dma_addr(soc->osdev,
  2108. &ipa_res->rx_alt_refill_ring.mem_info);
  2109. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  2110. qdf_mem_get_dma_size(soc->osdev,
  2111. &ipa_res->rx_alt_refill_ring.mem_info);
  2112. /* FW Head Pointer Address */
  2113. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  2114. soc->ipa_uc_rx_rsc_alt.ipa_rx_refill_buf_hp_paddr;
  2115. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(rx) = false;
  2116. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) =
  2117. soc->rx_pkt_tlv_size + L3_HEADER_PADDING;
  2118. }
  2119. /*
  2120. * dp_ipa_setup_rx_alt_pipe() - Setup 2nd rx pipe for IPA offload
  2121. * @soc: data path soc handle
  2122. * @res: ipa resource pointer
  2123. * @in: pipe in handle
  2124. * @over_gsi: flag for IPA offload over gsi
  2125. * @hdl: ipa registered handle
  2126. *
  2127. * Return: none
  2128. */
  2129. static void dp_ipa_setup_rx_alt_pipe(struct dp_soc *soc,
  2130. struct dp_ipa_resources *res,
  2131. qdf_ipa_wdi_conn_in_params_t *in,
  2132. bool over_gsi,
  2133. qdf_ipa_wdi_hdl_t hdl)
  2134. {
  2135. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu = NULL;
  2136. qdf_ipa_wdi_pipe_setup_info_t *rx = NULL;
  2137. qdf_ipa_ep_cfg_t *rx_cfg;
  2138. if (!wlan_ipa_is_vlan_enabled())
  2139. return;
  2140. QDF_IPA_WDI_CONN_IN_PARAMS_IS_RX1_USED(in) = true;
  2141. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  2142. rx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_RX_ALT_SMMU(in);
  2143. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(rx_smmu);
  2144. dp_ipa_wdi_rx_alt_pipe_smmu_params(soc, res, rx_smmu,
  2145. over_gsi, hdl);
  2146. } else {
  2147. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX_ALT(in);
  2148. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(rx);
  2149. dp_ipa_wdi_rx_alt_pipe_params(soc, res, rx, over_gsi, hdl);
  2150. }
  2151. QDF_IPA_EP_CFG_NAT_EN(rx_cfg) = IPA_BYPASS_NAT;
  2152. /* Update with wds len(96) + 4 if wds support is enabled */
  2153. if (ucfg_ipa_is_wds_enabled())
  2154. QDF_IPA_EP_CFG_HDR_LEN(rx_cfg) = DP_IPA_UC_WLAN_RX_HDR_LEN_AST_VLAN;
  2155. else
  2156. QDF_IPA_EP_CFG_HDR_LEN(rx_cfg) = DP_IPA_UC_WLAN_TX_VLAN_HDR_LEN;
  2157. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(rx_cfg) = 1;
  2158. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(rx_cfg) = 0;
  2159. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(rx_cfg) = 0;
  2160. QDF_IPA_EP_CFG_HDR_OFST_METADATA_VALID(rx_cfg) = 0;
  2161. QDF_IPA_EP_CFG_HDR_METADATA_REG_VALID(rx_cfg) = 1;
  2162. QDF_IPA_EP_CFG_MODE(rx_cfg) = IPA_BASIC;
  2163. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(rx_cfg) = true;
  2164. }
  2165. /*
  2166. * dp_ipa_set_rx_alt_pipe_db() - Setup 2nd rx pipe doorbell
  2167. * @res: ipa resource pointer
  2168. * @out: pipe out handle
  2169. *
  2170. * Return: none
  2171. */
  2172. static void dp_ipa_set_rx_alt_pipe_db(struct dp_ipa_resources *res,
  2173. qdf_ipa_wdi_conn_out_params_t *out)
  2174. {
  2175. if (!wlan_ipa_is_vlan_enabled())
  2176. return;
  2177. res->rx_alt_ready_doorbell_paddr =
  2178. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_ALT_UC_DB_PA(out);
  2179. dp_debug("Setting DB 0x%x for RX alt pipe",
  2180. res->rx_alt_ready_doorbell_paddr);
  2181. }
  2182. #else
  2183. static inline
  2184. void dp_ipa_setup_rx_alt_pipe(struct dp_soc *soc,
  2185. struct dp_ipa_resources *res,
  2186. qdf_ipa_wdi_conn_in_params_t *in,
  2187. bool over_gsi,
  2188. qdf_ipa_wdi_hdl_t hdl)
  2189. { }
  2190. static inline
  2191. void dp_ipa_set_rx_alt_pipe_db(struct dp_ipa_resources *res,
  2192. qdf_ipa_wdi_conn_out_params_t *out)
  2193. { }
  2194. #endif
  2195. QDF_STATUS dp_ipa_setup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  2196. void *ipa_i2w_cb, void *ipa_w2i_cb,
  2197. void *ipa_wdi_meter_notifier_cb,
  2198. uint32_t ipa_desc_size, void *ipa_priv,
  2199. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  2200. uint32_t *rx_pipe_handle, bool is_smmu_enabled,
  2201. qdf_ipa_sys_connect_params_t *sys_in, bool over_gsi,
  2202. qdf_ipa_wdi_hdl_t hdl, qdf_ipa_wdi_hdl_t id,
  2203. void *ipa_ast_notify_cb)
  2204. {
  2205. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2206. struct dp_pdev *pdev =
  2207. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2208. struct dp_ipa_resources *ipa_res;
  2209. qdf_ipa_ep_cfg_t *tx_cfg;
  2210. qdf_ipa_ep_cfg_t *rx_cfg;
  2211. qdf_ipa_wdi_pipe_setup_info_t *tx = NULL;
  2212. qdf_ipa_wdi_pipe_setup_info_t *rx = NULL;
  2213. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu;
  2214. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu = NULL;
  2215. qdf_ipa_wdi_conn_in_params_t *pipe_in = NULL;
  2216. qdf_ipa_wdi_conn_out_params_t pipe_out;
  2217. int ret;
  2218. if (!pdev) {
  2219. dp_err("Invalid instance");
  2220. return QDF_STATUS_E_FAILURE;
  2221. }
  2222. ipa_res = &pdev->ipa_resource;
  2223. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  2224. return QDF_STATUS_SUCCESS;
  2225. pipe_in = qdf_mem_malloc(sizeof(*pipe_in));
  2226. if (!pipe_in)
  2227. return QDF_STATUS_E_NOMEM;
  2228. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  2229. if (is_smmu_enabled)
  2230. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in) = true;
  2231. else
  2232. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in) = false;
  2233. dp_setup_mcc_sys_pipes(sys_in, pipe_in);
  2234. /* TX PIPE */
  2235. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in)) {
  2236. tx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_SMMU(pipe_in);
  2237. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx_smmu);
  2238. } else {
  2239. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(pipe_in);
  2240. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(tx);
  2241. }
  2242. QDF_IPA_EP_CFG_NAT_EN(tx_cfg) = IPA_BYPASS_NAT;
  2243. QDF_IPA_EP_CFG_HDR_LEN(tx_cfg) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  2244. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(tx_cfg) = 0;
  2245. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(tx_cfg) = 0;
  2246. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(tx_cfg) = 0;
  2247. QDF_IPA_EP_CFG_MODE(tx_cfg) = IPA_BASIC;
  2248. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(tx_cfg) = true;
  2249. /**
  2250. * Transfer Ring: WBM Ring
  2251. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  2252. * Event Ring: TCL ring
  2253. * Event Ring Doorbell PA: TCL Head Pointer Address
  2254. */
  2255. if (is_smmu_enabled)
  2256. dp_ipa_wdi_tx_smmu_params(soc, ipa_res, tx_smmu, over_gsi, id);
  2257. else
  2258. dp_ipa_wdi_tx_params(soc, ipa_res, tx, over_gsi);
  2259. dp_ipa_setup_tx_alt_pipe(soc, ipa_res, pipe_in);
  2260. /* RX PIPE */
  2261. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in)) {
  2262. rx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_RX_SMMU(pipe_in);
  2263. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(rx_smmu);
  2264. } else {
  2265. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(pipe_in);
  2266. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(rx);
  2267. }
  2268. QDF_IPA_EP_CFG_NAT_EN(rx_cfg) = IPA_BYPASS_NAT;
  2269. if (ucfg_ipa_is_wds_enabled())
  2270. QDF_IPA_EP_CFG_HDR_LEN(rx_cfg) = DP_IPA_UC_WLAN_RX_HDR_LEN_AST;
  2271. else
  2272. QDF_IPA_EP_CFG_HDR_LEN(rx_cfg) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  2273. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(rx_cfg) = 1;
  2274. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(rx_cfg) = 0;
  2275. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(rx_cfg) = 0;
  2276. QDF_IPA_EP_CFG_HDR_OFST_METADATA_VALID(rx_cfg) = 0;
  2277. QDF_IPA_EP_CFG_HDR_METADATA_REG_VALID(rx_cfg) = 1;
  2278. QDF_IPA_EP_CFG_MODE(rx_cfg) = IPA_BASIC;
  2279. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(rx_cfg) = true;
  2280. /**
  2281. * Transfer Ring: REO Ring
  2282. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  2283. * Event Ring: FW ring
  2284. * Event Ring Doorbell PA: FW Head Pointer Address
  2285. */
  2286. if (is_smmu_enabled)
  2287. dp_ipa_wdi_rx_smmu_params(soc, ipa_res, rx_smmu, over_gsi, id);
  2288. else
  2289. dp_ipa_wdi_rx_params(soc, ipa_res, rx, over_gsi);
  2290. /* setup 2nd rx pipe */
  2291. dp_ipa_setup_rx_alt_pipe(soc, ipa_res, pipe_in, over_gsi, id);
  2292. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(pipe_in) = ipa_w2i_cb;
  2293. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(pipe_in) = ipa_priv;
  2294. QDF_IPA_WDI_CONN_IN_PARAMS_HANDLE(pipe_in) = hdl;
  2295. dp_ipa_ast_notify_cb(pipe_in, ipa_ast_notify_cb);
  2296. /* Connect WDI IPA PIPEs */
  2297. ret = qdf_ipa_wdi_conn_pipes(pipe_in, &pipe_out);
  2298. if (ret) {
  2299. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2300. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  2301. __func__, ret);
  2302. qdf_mem_free(pipe_in);
  2303. return QDF_STATUS_E_FAILURE;
  2304. }
  2305. /* IPA uC Doorbell registers */
  2306. dp_info("Tx DB PA=0x%x, Rx DB PA=0x%x",
  2307. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  2308. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  2309. dp_ipa_set_pipe_db(ipa_res, &pipe_out);
  2310. dp_ipa_set_rx_alt_pipe_db(ipa_res, &pipe_out);
  2311. ipa_res->is_db_ddr_mapped =
  2312. QDF_IPA_WDI_CONN_OUT_PARAMS_IS_DB_DDR_MAPPED(&pipe_out);
  2313. soc->ipa_first_tx_db_access = true;
  2314. qdf_mem_free(pipe_in);
  2315. qdf_spinlock_create(&soc->ipa_rx_buf_map_lock);
  2316. soc->ipa_rx_buf_map_lock_initialized = true;
  2317. return QDF_STATUS_SUCCESS;
  2318. }
  2319. #ifdef IPA_WDI3_VLAN_SUPPORT
  2320. /*
  2321. * dp_ipa_set_rx1_used() - Set rx1 used flag for 2nd rx offload ring
  2322. * @in: pipe in handle
  2323. *
  2324. * Return: none
  2325. */
  2326. static inline
  2327. void dp_ipa_set_rx1_used(qdf_ipa_wdi_reg_intf_in_params_t *in)
  2328. {
  2329. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_RX1_USED(in) = true;
  2330. }
  2331. /*
  2332. * dp_ipa_set_v4_vlan_hdr() - Set v4 vlan hdr
  2333. * @in: pipe in handle
  2334. * hdr: pointer to hdr
  2335. *
  2336. * Return: none
  2337. */
  2338. static inline
  2339. void dp_ipa_set_v4_vlan_hdr(qdf_ipa_wdi_reg_intf_in_params_t *in,
  2340. qdf_ipa_wdi_hdr_info_t *hdr)
  2341. {
  2342. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(in)[IPA_IP_v4_VLAN]),
  2343. hdr, sizeof(qdf_ipa_wdi_hdr_info_t));
  2344. }
  2345. /*
  2346. * dp_ipa_set_v6_vlan_hdr() - Set v6 vlan hdr
  2347. * @in: pipe in handle
  2348. * hdr: pointer to hdr
  2349. *
  2350. * Return: none
  2351. */
  2352. static inline
  2353. void dp_ipa_set_v6_vlan_hdr(qdf_ipa_wdi_reg_intf_in_params_t *in,
  2354. qdf_ipa_wdi_hdr_info_t *hdr)
  2355. {
  2356. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(in)[IPA_IP_v6_VLAN]),
  2357. hdr, sizeof(qdf_ipa_wdi_hdr_info_t));
  2358. }
  2359. #else
  2360. static inline
  2361. void dp_ipa_set_rx1_used(qdf_ipa_wdi_reg_intf_in_params_t *in)
  2362. { }
  2363. static inline
  2364. void dp_ipa_set_v4_vlan_hdr(qdf_ipa_wdi_reg_intf_in_params_t *in,
  2365. qdf_ipa_wdi_hdr_info_t *hdr)
  2366. { }
  2367. static inline
  2368. void dp_ipa_set_v6_vlan_hdr(qdf_ipa_wdi_reg_intf_in_params_t *in,
  2369. qdf_ipa_wdi_hdr_info_t *hdr)
  2370. { }
  2371. #endif
  2372. #ifdef IPA_WDS_EASYMESH_FEATURE
  2373. /**
  2374. * dp_ipa_set_wdi_hdr_type() - Set wdi hdr type for IPA
  2375. * @hdr_info: Header info
  2376. *
  2377. * Return: None
  2378. */
  2379. static inline void
  2380. dp_ipa_set_wdi_hdr_type(qdf_ipa_wdi_hdr_info_t *hdr_info)
  2381. {
  2382. if (ucfg_ipa_is_wds_enabled())
  2383. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(hdr_info) =
  2384. IPA_HDR_L2_ETHERNET_II_AST;
  2385. else
  2386. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(hdr_info) =
  2387. IPA_HDR_L2_ETHERNET_II;
  2388. }
  2389. #else
  2390. static inline void
  2391. dp_ipa_set_wdi_hdr_type(qdf_ipa_wdi_hdr_info_t *hdr_info)
  2392. {
  2393. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(hdr_info) = IPA_HDR_L2_ETHERNET_II;
  2394. }
  2395. #endif
  2396. #ifdef IPA_WDI3_VLAN_SUPPORT
  2397. /**
  2398. * dp_ipa_set_wdi_vlan_hdr_type() - Set wdi vlan hdr type for IPA
  2399. * @hdr_info: Header info
  2400. *
  2401. * Return: None
  2402. */
  2403. static inline void
  2404. dp_ipa_set_wdi_vlan_hdr_type(qdf_ipa_wdi_hdr_info_t *hdr_info)
  2405. {
  2406. if (ucfg_ipa_is_wds_enabled())
  2407. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(hdr_info) =
  2408. IPA_HDR_L2_802_1Q_AST;
  2409. else
  2410. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(hdr_info) =
  2411. IPA_HDR_L2_802_1Q;
  2412. }
  2413. #else
  2414. static inline void
  2415. dp_ipa_set_wdi_vlan_hdr_type(qdf_ipa_wdi_hdr_info_t *hdr_info)
  2416. { }
  2417. #endif
  2418. /**
  2419. * dp_ipa_setup_iface() - Setup IPA header and register interface
  2420. * @ifname: Interface name
  2421. * @mac_addr: Interface MAC address
  2422. * @prod_client: IPA prod client type
  2423. * @cons_client: IPA cons client type
  2424. * @session_id: Session ID
  2425. * @is_ipv6_enabled: Is IPV6 enabled or not
  2426. * @hdl: IPA handle
  2427. *
  2428. * Return: QDF_STATUS
  2429. */
  2430. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  2431. qdf_ipa_client_type_t prod_client,
  2432. qdf_ipa_client_type_t cons_client,
  2433. uint8_t session_id, bool is_ipv6_enabled,
  2434. qdf_ipa_wdi_hdl_t hdl)
  2435. {
  2436. qdf_ipa_wdi_reg_intf_in_params_t in;
  2437. qdf_ipa_wdi_hdr_info_t hdr_info;
  2438. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  2439. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  2440. struct dp_ipa_uc_tx_vlan_hdr uc_tx_vlan_hdr;
  2441. struct dp_ipa_uc_tx_vlan_hdr uc_tx_vlan_hdr_v6;
  2442. int ret = -EINVAL;
  2443. qdf_mem_zero(&in, sizeof(qdf_ipa_wdi_reg_intf_in_params_t));
  2444. dp_debug("Add Partial hdr: %s, "QDF_MAC_ADDR_FMT, ifname,
  2445. QDF_MAC_ADDR_REF(mac_addr));
  2446. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2447. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  2448. /* IPV4 header */
  2449. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  2450. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  2451. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  2452. dp_ipa_set_wdi_hdr_type(&hdr_info);
  2453. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  2454. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  2455. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  2456. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  2457. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2458. QDF_IPA_WDI_REG_INTF_IN_PARAMS_ALT_DST_PIPE(&in) = cons_client;
  2459. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  2460. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = WLAN_IPA_META_DATA_MASK;
  2461. QDF_IPA_WDI_REG_INTF_IN_PARAMS_HANDLE(&in) = hdl;
  2462. dp_ipa_setup_iface_session_id(&in, session_id);
  2463. dp_debug("registering for session_id: %u", session_id);
  2464. /* IPV6 header */
  2465. if (is_ipv6_enabled) {
  2466. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  2467. DP_IPA_UC_WLAN_TX_HDR_LEN);
  2468. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  2469. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  2470. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  2471. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2472. }
  2473. if (wlan_ipa_is_vlan_enabled()) {
  2474. /* Add vlan specific headers if vlan supporti is enabled */
  2475. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2476. dp_ipa_set_rx1_used(&in);
  2477. qdf_ether_addr_copy(uc_tx_vlan_hdr.eth.h_source, mac_addr);
  2478. /* IPV4 Vlan header */
  2479. uc_tx_vlan_hdr.eth.h_vlan_proto = qdf_htons(ETH_P_8021Q);
  2480. uc_tx_vlan_hdr.eth.h_vlan_encapsulated_proto = qdf_htons(ETH_P_IP);
  2481. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) =
  2482. (uint8_t *)&uc_tx_vlan_hdr;
  2483. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) =
  2484. DP_IPA_UC_WLAN_TX_VLAN_HDR_LEN;
  2485. dp_ipa_set_wdi_vlan_hdr_type(&hdr_info);
  2486. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  2487. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  2488. dp_ipa_set_v4_vlan_hdr(&in, &hdr_info);
  2489. /* IPV6 Vlan header */
  2490. if (is_ipv6_enabled) {
  2491. qdf_mem_copy(&uc_tx_vlan_hdr_v6, &uc_tx_vlan_hdr,
  2492. DP_IPA_UC_WLAN_TX_VLAN_HDR_LEN);
  2493. uc_tx_vlan_hdr_v6.eth.h_vlan_proto =
  2494. qdf_htons(ETH_P_8021Q);
  2495. uc_tx_vlan_hdr_v6.eth.h_vlan_encapsulated_proto =
  2496. qdf_htons(ETH_P_IPV6);
  2497. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) =
  2498. (uint8_t *)&uc_tx_vlan_hdr_v6;
  2499. dp_ipa_set_v6_vlan_hdr(&in, &hdr_info);
  2500. }
  2501. }
  2502. ret = qdf_ipa_wdi_reg_intf(&in);
  2503. if (ret) {
  2504. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2505. "%s: ipa_wdi_reg_intf: register IPA interface failed: ret=%d",
  2506. __func__, ret);
  2507. return QDF_STATUS_E_FAILURE;
  2508. }
  2509. return QDF_STATUS_SUCCESS;
  2510. }
  2511. #else /* !CONFIG_IPA_WDI_UNIFIED_API */
  2512. QDF_STATUS dp_ipa_setup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  2513. void *ipa_i2w_cb, void *ipa_w2i_cb,
  2514. void *ipa_wdi_meter_notifier_cb,
  2515. uint32_t ipa_desc_size, void *ipa_priv,
  2516. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  2517. uint32_t *rx_pipe_handle)
  2518. {
  2519. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2520. struct dp_pdev *pdev =
  2521. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2522. struct dp_ipa_resources *ipa_res;
  2523. qdf_ipa_wdi_pipe_setup_info_t *tx;
  2524. qdf_ipa_wdi_pipe_setup_info_t *rx;
  2525. qdf_ipa_wdi_conn_in_params_t pipe_in;
  2526. qdf_ipa_wdi_conn_out_params_t pipe_out;
  2527. struct tcl_data_cmd *tcl_desc_ptr;
  2528. uint8_t *desc_addr;
  2529. uint32_t desc_size;
  2530. int ret;
  2531. if (!pdev) {
  2532. dp_err("Invalid instance");
  2533. return QDF_STATUS_E_FAILURE;
  2534. }
  2535. ipa_res = &pdev->ipa_resource;
  2536. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  2537. return QDF_STATUS_SUCCESS;
  2538. qdf_mem_zero(&tx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  2539. qdf_mem_zero(&rx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  2540. qdf_mem_zero(&pipe_in, sizeof(pipe_in));
  2541. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  2542. /* TX PIPE */
  2543. /**
  2544. * Transfer Ring: WBM Ring
  2545. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  2546. * Event Ring: TCL ring
  2547. * Event Ring Doorbell PA: TCL Head Pointer Address
  2548. */
  2549. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(&pipe_in);
  2550. QDF_IPA_WDI_SETUP_INFO_NAT_EN(tx) = IPA_BYPASS_NAT;
  2551. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(tx) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  2552. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(tx) = 0;
  2553. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(tx) = 0;
  2554. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(tx) = 0;
  2555. QDF_IPA_WDI_SETUP_INFO_MODE(tx) = IPA_BASIC;
  2556. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(tx) = true;
  2557. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  2558. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  2559. ipa_res->tx_comp_ring_base_paddr;
  2560. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  2561. ipa_res->tx_comp_ring_size;
  2562. /* WBM Tail Pointer Address */
  2563. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  2564. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  2565. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  2566. ipa_res->tx_ring_base_paddr;
  2567. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) = ipa_res->tx_ring_size;
  2568. /* TCL Head Pointer Address */
  2569. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  2570. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  2571. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  2572. ipa_res->tx_num_alloc_buffer;
  2573. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  2574. /* Preprogram TCL descriptor */
  2575. desc_addr =
  2576. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  2577. desc_size = sizeof(struct tcl_data_cmd);
  2578. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  2579. tcl_desc_ptr = (struct tcl_data_cmd *)
  2580. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  2581. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  2582. HAL_RX_BUF_RBM_SW2_BM;
  2583. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  2584. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  2585. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  2586. /* RX PIPE */
  2587. /**
  2588. * Transfer Ring: REO Ring
  2589. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  2590. * Event Ring: FW ring
  2591. * Event Ring Doorbell PA: FW Head Pointer Address
  2592. */
  2593. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(&pipe_in);
  2594. QDF_IPA_WDI_SETUP_INFO_NAT_EN(rx) = IPA_BYPASS_NAT;
  2595. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(rx) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  2596. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(rx) = 0;
  2597. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(rx) = 0;
  2598. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(rx) = 0;
  2599. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_METADATA_VALID(rx) = 0;
  2600. QDF_IPA_WDI_SETUP_INFO_HDR_METADATA_REG_VALID(rx) = 1;
  2601. QDF_IPA_WDI_SETUP_INFO_MODE(rx) = IPA_BASIC;
  2602. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(rx) = true;
  2603. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) = IPA_CLIENT_WLAN1_PROD;
  2604. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  2605. ipa_res->rx_rdy_ring_base_paddr;
  2606. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  2607. ipa_res->rx_rdy_ring_size;
  2608. /* REO Tail Pointer Address */
  2609. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  2610. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  2611. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  2612. ipa_res->rx_refill_ring_base_paddr;
  2613. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  2614. ipa_res->rx_refill_ring_size;
  2615. /* FW Head Pointer Address */
  2616. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  2617. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  2618. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) = soc->rx_pkt_tlv_size +
  2619. L3_HEADER_PADDING;
  2620. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(&pipe_in) = ipa_w2i_cb;
  2621. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(&pipe_in) = ipa_priv;
  2622. /* Connect WDI IPA PIPE */
  2623. ret = qdf_ipa_wdi_conn_pipes(&pipe_in, &pipe_out);
  2624. if (ret) {
  2625. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2626. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  2627. __func__, ret);
  2628. return QDF_STATUS_E_FAILURE;
  2629. }
  2630. /* IPA uC Doorbell registers */
  2631. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  2632. "%s: Tx DB PA=0x%x, Rx DB PA=0x%x",
  2633. __func__,
  2634. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  2635. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  2636. ipa_res->tx_comp_doorbell_paddr =
  2637. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out);
  2638. ipa_res->tx_comp_doorbell_vaddr =
  2639. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_VA(&pipe_out);
  2640. ipa_res->rx_ready_doorbell_paddr =
  2641. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out);
  2642. soc->ipa_first_tx_db_access = true;
  2643. qdf_spinlock_create(&soc->ipa_rx_buf_map_lock);
  2644. soc->ipa_rx_buf_map_lock_initialized = true;
  2645. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  2646. "%s: Tx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  2647. __func__,
  2648. "transfer_ring_base_pa",
  2649. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx),
  2650. "transfer_ring_size",
  2651. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx),
  2652. "transfer_ring_doorbell_pa",
  2653. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx),
  2654. "event_ring_base_pa",
  2655. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx),
  2656. "event_ring_size",
  2657. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx),
  2658. "event_ring_doorbell_pa",
  2659. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx),
  2660. "num_pkt_buffers",
  2661. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx),
  2662. "tx_comp_doorbell_paddr",
  2663. (void *)ipa_res->tx_comp_doorbell_paddr);
  2664. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  2665. "%s: Rx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  2666. __func__,
  2667. "transfer_ring_base_pa",
  2668. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx),
  2669. "transfer_ring_size",
  2670. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx),
  2671. "transfer_ring_doorbell_pa",
  2672. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx),
  2673. "event_ring_base_pa",
  2674. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx),
  2675. "event_ring_size",
  2676. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx),
  2677. "event_ring_doorbell_pa",
  2678. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx),
  2679. "num_pkt_buffers",
  2680. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(rx),
  2681. "tx_comp_doorbell_paddr",
  2682. (void *)ipa_res->rx_ready_doorbell_paddr);
  2683. return QDF_STATUS_SUCCESS;
  2684. }
  2685. /**
  2686. * dp_ipa_setup_iface() - Setup IPA header and register interface
  2687. * @ifname: Interface name
  2688. * @mac_addr: Interface MAC address
  2689. * @prod_client: IPA prod client type
  2690. * @cons_client: IPA cons client type
  2691. * @session_id: Session ID
  2692. * @is_ipv6_enabled: Is IPV6 enabled or not
  2693. * @hdl: IPA handle
  2694. *
  2695. * Return: QDF_STATUS
  2696. */
  2697. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  2698. qdf_ipa_client_type_t prod_client,
  2699. qdf_ipa_client_type_t cons_client,
  2700. uint8_t session_id, bool is_ipv6_enabled,
  2701. qdf_ipa_wdi_hdl_t hdl)
  2702. {
  2703. qdf_ipa_wdi_reg_intf_in_params_t in;
  2704. qdf_ipa_wdi_hdr_info_t hdr_info;
  2705. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  2706. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  2707. int ret = -EINVAL;
  2708. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  2709. "%s: Add Partial hdr: %s, "QDF_MAC_ADDR_FMT,
  2710. __func__, ifname, QDF_MAC_ADDR_REF(mac_addr));
  2711. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2712. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  2713. /* IPV4 header */
  2714. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  2715. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  2716. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  2717. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = IPA_HDR_L2_ETHERNET_II;
  2718. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  2719. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  2720. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  2721. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  2722. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2723. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  2724. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(&in) =
  2725. htonl(session_id << 16);
  2726. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = htonl(0x00FF0000);
  2727. /* IPV6 header */
  2728. if (is_ipv6_enabled) {
  2729. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  2730. DP_IPA_UC_WLAN_TX_HDR_LEN);
  2731. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  2732. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  2733. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  2734. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2735. }
  2736. ret = qdf_ipa_wdi_reg_intf(&in);
  2737. if (ret) {
  2738. dp_err("ipa_wdi_reg_intf: register IPA interface failed: ret=%d",
  2739. ret);
  2740. return QDF_STATUS_E_FAILURE;
  2741. }
  2742. return QDF_STATUS_SUCCESS;
  2743. }
  2744. #endif /* CONFIG_IPA_WDI_UNIFIED_API */
  2745. /**
  2746. * dp_ipa_cleanup() - Disconnect IPA pipes
  2747. * @soc_hdl: dp soc handle
  2748. * @pdev_id: dp pdev id
  2749. * @tx_pipe_handle: Tx pipe handle
  2750. * @rx_pipe_handle: Rx pipe handle
  2751. * @hdl: IPA handle
  2752. *
  2753. * Return: QDF_STATUS
  2754. */
  2755. QDF_STATUS dp_ipa_cleanup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  2756. uint32_t tx_pipe_handle, uint32_t rx_pipe_handle,
  2757. qdf_ipa_wdi_hdl_t hdl)
  2758. {
  2759. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2760. QDF_STATUS status = QDF_STATUS_SUCCESS;
  2761. struct dp_pdev *pdev;
  2762. int ret;
  2763. ret = qdf_ipa_wdi_disconn_pipes(hdl);
  2764. if (ret) {
  2765. dp_err("ipa_wdi_disconn_pipes: IPA pipe cleanup failed: ret=%d",
  2766. ret);
  2767. status = QDF_STATUS_E_FAILURE;
  2768. }
  2769. if (soc->ipa_rx_buf_map_lock_initialized) {
  2770. qdf_spinlock_destroy(&soc->ipa_rx_buf_map_lock);
  2771. soc->ipa_rx_buf_map_lock_initialized = false;
  2772. }
  2773. pdev = dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2774. if (qdf_unlikely(!pdev)) {
  2775. dp_err_rl("Invalid pdev for pdev_id %d", pdev_id);
  2776. status = QDF_STATUS_E_FAILURE;
  2777. goto exit;
  2778. }
  2779. dp_ipa_unmap_ring_doorbell_paddr(pdev);
  2780. dp_ipa_unmap_rx_alt_ring_doorbell_paddr(pdev);
  2781. exit:
  2782. return status;
  2783. }
  2784. /**
  2785. * dp_ipa_cleanup_iface() - Cleanup IPA header and deregister interface
  2786. * @ifname: Interface name
  2787. * @is_ipv6_enabled: Is IPV6 enabled or not
  2788. * @hdl: IPA handle
  2789. *
  2790. * Return: QDF_STATUS
  2791. */
  2792. QDF_STATUS dp_ipa_cleanup_iface(char *ifname, bool is_ipv6_enabled,
  2793. qdf_ipa_wdi_hdl_t hdl)
  2794. {
  2795. int ret;
  2796. ret = qdf_ipa_wdi_dereg_intf(ifname, hdl);
  2797. if (ret) {
  2798. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2799. "%s: ipa_wdi_dereg_intf: IPA pipe deregistration failed: ret=%d",
  2800. __func__, ret);
  2801. return QDF_STATUS_E_FAILURE;
  2802. }
  2803. return QDF_STATUS_SUCCESS;
  2804. }
  2805. #ifdef IPA_SET_RESET_TX_DB_PA
  2806. #define DP_IPA_EP_SET_TX_DB_PA(soc, ipa_res) \
  2807. dp_ipa_set_tx_doorbell_paddr((soc), (ipa_res))
  2808. #define DP_IPA_RESET_TX_DB_PA(soc, ipa_res) \
  2809. dp_ipa_reset_tx_doorbell_pa((soc), (ipa_res))
  2810. #else
  2811. #define DP_IPA_EP_SET_TX_DB_PA(soc, ipa_res)
  2812. #define DP_IPA_RESET_TX_DB_PA(soc, ipa_res)
  2813. #endif
  2814. QDF_STATUS dp_ipa_enable_pipes(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  2815. qdf_ipa_wdi_hdl_t hdl)
  2816. {
  2817. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2818. struct dp_pdev *pdev =
  2819. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2820. struct dp_ipa_resources *ipa_res;
  2821. QDF_STATUS result;
  2822. if (!pdev) {
  2823. dp_err("Invalid instance");
  2824. return QDF_STATUS_E_FAILURE;
  2825. }
  2826. ipa_res = &pdev->ipa_resource;
  2827. qdf_atomic_set(&soc->ipa_pipes_enabled, 1);
  2828. DP_IPA_EP_SET_TX_DB_PA(soc, ipa_res);
  2829. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, true,
  2830. __func__, __LINE__);
  2831. result = qdf_ipa_wdi_enable_pipes(hdl);
  2832. if (result) {
  2833. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2834. "%s: Enable WDI PIPE fail, code %d",
  2835. __func__, result);
  2836. qdf_atomic_set(&soc->ipa_pipes_enabled, 0);
  2837. DP_IPA_RESET_TX_DB_PA(soc, ipa_res);
  2838. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false,
  2839. __func__, __LINE__);
  2840. return QDF_STATUS_E_FAILURE;
  2841. }
  2842. if (soc->ipa_first_tx_db_access) {
  2843. dp_ipa_tx_comp_ring_init_hp(soc, ipa_res);
  2844. soc->ipa_first_tx_db_access = false;
  2845. }
  2846. return QDF_STATUS_SUCCESS;
  2847. }
  2848. QDF_STATUS dp_ipa_disable_pipes(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  2849. qdf_ipa_wdi_hdl_t hdl)
  2850. {
  2851. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2852. struct dp_pdev *pdev =
  2853. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2854. QDF_STATUS result;
  2855. struct dp_ipa_resources *ipa_res;
  2856. if (!pdev) {
  2857. dp_err("Invalid instance");
  2858. return QDF_STATUS_E_FAILURE;
  2859. }
  2860. ipa_res = &pdev->ipa_resource;
  2861. qdf_sleep(TX_COMP_DRAIN_WAIT_TIMEOUT_MS);
  2862. /*
  2863. * Reset the tx completion doorbell address before invoking IPA disable
  2864. * pipes API to ensure that there is no access to IPA tx doorbell
  2865. * address post disable pipes.
  2866. */
  2867. DP_IPA_RESET_TX_DB_PA(soc, ipa_res);
  2868. result = qdf_ipa_wdi_disable_pipes(hdl);
  2869. if (result) {
  2870. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2871. "%s: Disable WDI PIPE fail, code %d",
  2872. __func__, result);
  2873. qdf_assert_always(0);
  2874. return QDF_STATUS_E_FAILURE;
  2875. }
  2876. qdf_atomic_set(&soc->ipa_pipes_enabled, 0);
  2877. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false,
  2878. __func__, __LINE__);
  2879. return result ? QDF_STATUS_E_FAILURE : QDF_STATUS_SUCCESS;
  2880. }
  2881. /**
  2882. * dp_ipa_set_perf_level() - Set IPA clock bandwidth based on data rates
  2883. * @client: Client type
  2884. * @max_supported_bw_mbps: Maximum bandwidth needed (in Mbps)
  2885. * @hdl: IPA handle
  2886. *
  2887. * Return: QDF_STATUS
  2888. */
  2889. QDF_STATUS dp_ipa_set_perf_level(int client, uint32_t max_supported_bw_mbps,
  2890. qdf_ipa_wdi_hdl_t hdl)
  2891. {
  2892. qdf_ipa_wdi_perf_profile_t profile;
  2893. QDF_STATUS result;
  2894. profile.client = client;
  2895. profile.max_supported_bw_mbps = max_supported_bw_mbps;
  2896. result = qdf_ipa_wdi_set_perf_profile(hdl, &profile);
  2897. if (result) {
  2898. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2899. "%s: ipa_wdi_set_perf_profile fail, code %d",
  2900. __func__, result);
  2901. return QDF_STATUS_E_FAILURE;
  2902. }
  2903. return QDF_STATUS_SUCCESS;
  2904. }
  2905. /**
  2906. * dp_ipa_intrabss_send - send IPA RX intra-bss frames
  2907. * @pdev: pdev
  2908. * @vdev: vdev
  2909. * @nbuf: skb
  2910. *
  2911. * Return: nbuf if TX fails and NULL if TX succeeds
  2912. */
  2913. static qdf_nbuf_t dp_ipa_intrabss_send(struct dp_pdev *pdev,
  2914. struct dp_vdev *vdev,
  2915. qdf_nbuf_t nbuf)
  2916. {
  2917. struct dp_peer *vdev_peer;
  2918. uint16_t len;
  2919. vdev_peer = dp_vdev_bss_peer_ref_n_get(pdev->soc, vdev, DP_MOD_ID_IPA);
  2920. if (qdf_unlikely(!vdev_peer))
  2921. return nbuf;
  2922. if (qdf_unlikely(!vdev_peer->txrx_peer)) {
  2923. dp_peer_unref_delete(vdev_peer, DP_MOD_ID_IPA);
  2924. return nbuf;
  2925. }
  2926. qdf_mem_zero(nbuf->cb, sizeof(nbuf->cb));
  2927. len = qdf_nbuf_len(nbuf);
  2928. if (dp_tx_send((struct cdp_soc_t *)pdev->soc, vdev->vdev_id, nbuf)) {
  2929. DP_PEER_PER_PKT_STATS_INC_PKT(vdev_peer->txrx_peer,
  2930. rx.intra_bss.fail, 1, len);
  2931. dp_peer_unref_delete(vdev_peer, DP_MOD_ID_IPA);
  2932. return nbuf;
  2933. }
  2934. DP_PEER_PER_PKT_STATS_INC_PKT(vdev_peer->txrx_peer,
  2935. rx.intra_bss.pkts, 1, len);
  2936. dp_peer_unref_delete(vdev_peer, DP_MOD_ID_IPA);
  2937. return NULL;
  2938. }
  2939. #ifdef IPA_WDS_EASYMESH_FEATURE
  2940. /**
  2941. * dp_ipa_peer_check() - Check for peer for given mac
  2942. * @soc: dp soc object
  2943. * @peer_mac_addr: peer mac address
  2944. * @vdev_id: vdev id
  2945. *
  2946. * Return: true if peer is found, else false
  2947. */
  2948. static inline bool dp_ipa_peer_check(struct dp_soc *soc,
  2949. uint8_t *peer_mac_addr, uint8_t vdev_id)
  2950. {
  2951. struct dp_ast_entry *ast_entry = NULL;
  2952. struct dp_peer *peer = NULL;
  2953. qdf_spin_lock_bh(&soc->ast_lock);
  2954. ast_entry = dp_peer_ast_hash_find_soc(soc, peer_mac_addr);
  2955. if ((!ast_entry) ||
  2956. (ast_entry->delete_in_progress && !ast_entry->callback)) {
  2957. qdf_spin_unlock_bh(&soc->ast_lock);
  2958. return false;
  2959. }
  2960. peer = dp_peer_get_ref_by_id(soc, ast_entry->peer_id,
  2961. DP_MOD_ID_IPA);
  2962. if (!peer) {
  2963. qdf_spin_unlock_bh(&soc->ast_lock);
  2964. return false;
  2965. } else {
  2966. if (peer->vdev->vdev_id == vdev_id) {
  2967. dp_peer_unref_delete(peer, DP_MOD_ID_IPA);
  2968. qdf_spin_unlock_bh(&soc->ast_lock);
  2969. return true;
  2970. }
  2971. dp_peer_unref_delete(peer, DP_MOD_ID_IPA);
  2972. qdf_spin_unlock_bh(&soc->ast_lock);
  2973. return false;
  2974. }
  2975. }
  2976. #else
  2977. static inline bool dp_ipa_peer_check(struct dp_soc *soc,
  2978. uint8_t *peer_mac_addr, uint8_t vdev_id)
  2979. {
  2980. struct dp_peer *peer = NULL;
  2981. peer = dp_peer_find_hash_find(soc, peer_mac_addr, 0, vdev_id,
  2982. DP_MOD_ID_IPA);
  2983. if (!peer) {
  2984. return false;
  2985. } else {
  2986. dp_peer_unref_delete(peer, DP_MOD_ID_IPA);
  2987. return true;
  2988. }
  2989. }
  2990. #endif
  2991. bool dp_ipa_rx_intrabss_fwd(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  2992. qdf_nbuf_t nbuf, bool *fwd_success)
  2993. {
  2994. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2995. struct dp_vdev *vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  2996. DP_MOD_ID_IPA);
  2997. struct dp_pdev *pdev;
  2998. qdf_nbuf_t nbuf_copy;
  2999. uint8_t da_is_bcmc;
  3000. struct ethhdr *eh;
  3001. bool status = false;
  3002. *fwd_success = false; /* set default as failure */
  3003. /*
  3004. * WDI 3.0 skb->cb[] info from IPA driver
  3005. * skb->cb[0] = vdev_id
  3006. * skb->cb[1].bit#1 = da_is_bcmc
  3007. */
  3008. da_is_bcmc = ((uint8_t)nbuf->cb[1]) & 0x2;
  3009. if (qdf_unlikely(!vdev))
  3010. return false;
  3011. pdev = vdev->pdev;
  3012. if (qdf_unlikely(!pdev))
  3013. goto out;
  3014. /* no fwd for station mode and just pass up to stack */
  3015. if (vdev->opmode == wlan_op_mode_sta)
  3016. goto out;
  3017. if (da_is_bcmc) {
  3018. nbuf_copy = qdf_nbuf_copy(nbuf);
  3019. if (!nbuf_copy)
  3020. goto out;
  3021. if (dp_ipa_intrabss_send(pdev, vdev, nbuf_copy))
  3022. qdf_nbuf_free(nbuf_copy);
  3023. else
  3024. *fwd_success = true;
  3025. /* return false to pass original pkt up to stack */
  3026. goto out;
  3027. }
  3028. eh = (struct ethhdr *)qdf_nbuf_data(nbuf);
  3029. if (!qdf_mem_cmp(eh->h_dest, vdev->mac_addr.raw, QDF_MAC_ADDR_SIZE))
  3030. goto out;
  3031. if (!dp_ipa_peer_check(soc, eh->h_dest, vdev->vdev_id))
  3032. goto out;
  3033. if (!dp_ipa_peer_check(soc, eh->h_source, vdev->vdev_id))
  3034. goto out;
  3035. /*
  3036. * In intra-bss forwarding scenario, skb is allocated by IPA driver.
  3037. * Need to add skb to internal tracking table to avoid nbuf memory
  3038. * leak check for unallocated skb.
  3039. */
  3040. qdf_net_buf_debug_acquire_skb(nbuf, __FILE__, __LINE__);
  3041. if (dp_ipa_intrabss_send(pdev, vdev, nbuf))
  3042. qdf_nbuf_free(nbuf);
  3043. else
  3044. *fwd_success = true;
  3045. status = true;
  3046. out:
  3047. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_IPA);
  3048. return status;
  3049. }
  3050. #ifdef MDM_PLATFORM
  3051. bool dp_ipa_is_mdm_platform(void)
  3052. {
  3053. return true;
  3054. }
  3055. #else
  3056. bool dp_ipa_is_mdm_platform(void)
  3057. {
  3058. return false;
  3059. }
  3060. #endif
  3061. /**
  3062. * dp_ipa_frag_nbuf_linearize - linearize nbuf for IPA
  3063. * @soc: soc
  3064. * @nbuf: source skb
  3065. *
  3066. * Return: new nbuf if success and otherwise NULL
  3067. */
  3068. static qdf_nbuf_t dp_ipa_frag_nbuf_linearize(struct dp_soc *soc,
  3069. qdf_nbuf_t nbuf)
  3070. {
  3071. uint8_t *src_nbuf_data;
  3072. uint8_t *dst_nbuf_data;
  3073. qdf_nbuf_t dst_nbuf;
  3074. qdf_nbuf_t temp_nbuf = nbuf;
  3075. uint32_t nbuf_len = qdf_nbuf_len(nbuf);
  3076. bool is_nbuf_head = true;
  3077. uint32_t copy_len = 0;
  3078. dst_nbuf = qdf_nbuf_alloc(soc->osdev, RX_DATA_BUFFER_SIZE,
  3079. RX_BUFFER_RESERVATION,
  3080. RX_DATA_BUFFER_ALIGNMENT, FALSE);
  3081. if (!dst_nbuf) {
  3082. dp_err_rl("nbuf allocate fail");
  3083. return NULL;
  3084. }
  3085. if ((nbuf_len + L3_HEADER_PADDING) > RX_DATA_BUFFER_SIZE) {
  3086. qdf_nbuf_free(dst_nbuf);
  3087. dp_err_rl("nbuf is jumbo data");
  3088. return NULL;
  3089. }
  3090. /* prepeare to copy all data into new skb */
  3091. dst_nbuf_data = qdf_nbuf_data(dst_nbuf);
  3092. while (temp_nbuf) {
  3093. src_nbuf_data = qdf_nbuf_data(temp_nbuf);
  3094. /* first head nbuf */
  3095. if (is_nbuf_head) {
  3096. qdf_mem_copy(dst_nbuf_data, src_nbuf_data,
  3097. soc->rx_pkt_tlv_size);
  3098. /* leave extra 2 bytes L3_HEADER_PADDING */
  3099. dst_nbuf_data += (soc->rx_pkt_tlv_size +
  3100. L3_HEADER_PADDING);
  3101. src_nbuf_data += soc->rx_pkt_tlv_size;
  3102. copy_len = qdf_nbuf_headlen(temp_nbuf) -
  3103. soc->rx_pkt_tlv_size;
  3104. temp_nbuf = qdf_nbuf_get_ext_list(temp_nbuf);
  3105. is_nbuf_head = false;
  3106. } else {
  3107. copy_len = qdf_nbuf_len(temp_nbuf);
  3108. temp_nbuf = qdf_nbuf_queue_next(temp_nbuf);
  3109. }
  3110. qdf_mem_copy(dst_nbuf_data, src_nbuf_data, copy_len);
  3111. dst_nbuf_data += copy_len;
  3112. }
  3113. qdf_nbuf_set_len(dst_nbuf, nbuf_len);
  3114. /* copy is done, free original nbuf */
  3115. qdf_nbuf_free(nbuf);
  3116. return dst_nbuf;
  3117. }
  3118. /**
  3119. * dp_ipa_handle_rx_reo_reinject - Handle RX REO reinject skb buffer
  3120. * @soc: soc
  3121. * @nbuf: skb
  3122. *
  3123. * Return: nbuf if success and otherwise NULL
  3124. */
  3125. qdf_nbuf_t dp_ipa_handle_rx_reo_reinject(struct dp_soc *soc, qdf_nbuf_t nbuf)
  3126. {
  3127. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  3128. return nbuf;
  3129. /* WLAN IPA is run-time disabled */
  3130. if (!qdf_atomic_read(&soc->ipa_pipes_enabled))
  3131. return nbuf;
  3132. if (!qdf_nbuf_is_frag(nbuf))
  3133. return nbuf;
  3134. /* linearize skb for IPA */
  3135. return dp_ipa_frag_nbuf_linearize(soc, nbuf);
  3136. }
  3137. QDF_STATUS dp_ipa_tx_buf_smmu_mapping(
  3138. struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  3139. const char *func, uint32_t line)
  3140. {
  3141. QDF_STATUS ret;
  3142. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  3143. struct dp_pdev *pdev =
  3144. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  3145. if (!pdev) {
  3146. dp_err("%s invalid instance", __func__);
  3147. return QDF_STATUS_E_FAILURE;
  3148. }
  3149. if (!qdf_mem_smmu_s1_enabled(soc->osdev)) {
  3150. dp_debug("SMMU S1 disabled");
  3151. return QDF_STATUS_SUCCESS;
  3152. }
  3153. ret = __dp_ipa_tx_buf_smmu_mapping(soc, pdev, true, func, line);
  3154. if (ret)
  3155. return ret;
  3156. ret = dp_ipa_tx_alt_buf_smmu_mapping(soc, pdev, true, func, line);
  3157. if (ret)
  3158. __dp_ipa_tx_buf_smmu_mapping(soc, pdev, false, func, line);
  3159. return ret;
  3160. }
  3161. QDF_STATUS dp_ipa_tx_buf_smmu_unmapping(
  3162. struct cdp_soc_t *soc_hdl, uint8_t pdev_id, const char *func,
  3163. uint32_t line)
  3164. {
  3165. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  3166. struct dp_pdev *pdev =
  3167. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  3168. if (!pdev) {
  3169. dp_err("%s invalid instance", __func__);
  3170. return QDF_STATUS_E_FAILURE;
  3171. }
  3172. if (!qdf_mem_smmu_s1_enabled(soc->osdev)) {
  3173. dp_debug("SMMU S1 disabled");
  3174. return QDF_STATUS_SUCCESS;
  3175. }
  3176. if (__dp_ipa_tx_buf_smmu_mapping(soc, pdev, false, func, line) ||
  3177. dp_ipa_tx_alt_buf_smmu_mapping(soc, pdev, false, func, line))
  3178. return QDF_STATUS_E_FAILURE;
  3179. return QDF_STATUS_SUCCESS;
  3180. }
  3181. #ifdef IPA_WDS_EASYMESH_FEATURE
  3182. QDF_STATUS dp_ipa_ast_create(struct cdp_soc_t *soc_hdl,
  3183. qdf_ipa_ast_info_type_t *data)
  3184. {
  3185. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  3186. uint8_t *rx_tlv_hdr;
  3187. struct dp_peer *peer;
  3188. struct hal_rx_msdu_metadata msdu_metadata;
  3189. qdf_ipa_ast_info_type_t *ast_info;
  3190. if (!data) {
  3191. dp_err("Data is NULL !!!");
  3192. return QDF_STATUS_E_FAILURE;
  3193. }
  3194. ast_info = data;
  3195. rx_tlv_hdr = qdf_nbuf_data(ast_info->skb);
  3196. peer = dp_peer_get_ref_by_id(soc, ast_info->ta_peer_id,
  3197. DP_MOD_ID_IPA);
  3198. if (!peer) {
  3199. dp_err("Peer is NULL !!!!");
  3200. return QDF_STATUS_E_FAILURE;
  3201. }
  3202. hal_rx_msdu_metadata_get(soc->hal_soc, rx_tlv_hdr, &msdu_metadata);
  3203. dp_rx_ipa_wds_srcport_learn(soc, peer, ast_info->skb, msdu_metadata,
  3204. ast_info->mac_addr_ad4_valid,
  3205. ast_info->first_msdu_in_mpdu_flag);
  3206. dp_peer_unref_delete(peer, DP_MOD_ID_IPA);
  3207. return QDF_STATUS_SUCCESS;
  3208. }
  3209. #endif
  3210. #endif