hal_li_generic_api.h 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #ifndef _HAL_LI_GENERIC_API_H_
  20. #define _HAL_LI_GENERIC_API_H_
  21. #include "hal_tx.h"
  22. #include "hal_li_tx.h"
  23. #include "hal_li_rx.h"
  24. #define HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc) \
  25. (_HAL_MS((*_OFFSET_TO_WORD_PTR(wbm_desc, \
  26. WBM_RELEASE_RING_2_REO_PUSH_REASON_OFFSET)), \
  27. WBM_RELEASE_RING_2_REO_PUSH_REASON_MASK, \
  28. WBM_RELEASE_RING_2_REO_PUSH_REASON_LSB))
  29. #define HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc) \
  30. (_HAL_MS((*_OFFSET_TO_WORD_PTR(wbm_desc, \
  31. WBM_RELEASE_RING_2_REO_ERROR_CODE_OFFSET)), \
  32. WBM_RELEASE_RING_2_REO_ERROR_CODE_MASK, \
  33. WBM_RELEASE_RING_2_REO_ERROR_CODE_LSB))
  34. #define HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc) \
  35. (((*(((uint32_t *)wbm_desc) + \
  36. (WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_OFFSET >> 2))) & \
  37. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_MASK) >> \
  38. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_LSB)
  39. #define HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc) \
  40. (((*(((uint32_t *)wbm_desc) + \
  41. (WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_OFFSET >> 2))) & \
  42. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_MASK) >> \
  43. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_LSB)
  44. /**
  45. * hal_rx_wbm_err_info_get_generic_li(): Retrieves WBM error code and reason and
  46. * save it to hal_wbm_err_desc_info structure passed by caller
  47. * @wbm_desc: wbm ring descriptor
  48. * @wbm_er_info1: hal_wbm_err_desc_info structure, output parameter.
  49. * Return: void
  50. */
  51. static inline
  52. void hal_rx_wbm_err_info_get_generic_li(void *wbm_desc,
  53. void *wbm_er_info1)
  54. {
  55. struct hal_wbm_err_desc_info *wbm_er_info =
  56. (struct hal_wbm_err_desc_info *)wbm_er_info1;
  57. wbm_er_info->wbm_err_src = HAL_WBM2SW_RELEASE_SRC_GET(wbm_desc);
  58. wbm_er_info->reo_psh_rsn = HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc);
  59. wbm_er_info->reo_err_code = HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc);
  60. wbm_er_info->rxdma_psh_rsn = HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc);
  61. wbm_er_info->rxdma_err_code = HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc);
  62. }
  63. #if defined(WLAN_FEATURE_TSF_UPLINK_DELAY) || defined(CONFIG_SAWF)
  64. static inline void
  65. hal_tx_comp_get_buffer_timestamp(void *desc,
  66. struct hal_tx_completion_status *ts)
  67. {
  68. ts->buffer_timestamp = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  69. BUFFER_TIMESTAMP);
  70. }
  71. #else /* !WLAN_FEATURE_TSF_UPLINK_DELAY || CONFIG_SAWF */
  72. static inline void
  73. hal_tx_comp_get_buffer_timestamp(void *desc,
  74. struct hal_tx_completion_status *ts)
  75. {
  76. }
  77. #endif /* WLAN_FEATURE_TSF_UPLINK_DELAY || CONFIG_SAWF */
  78. #ifdef QCA_UNDECODED_METADATA_SUPPORT
  79. static inline void
  80. hal_rx_get_phyrx_abort(struct hal_soc *hal, void *rx_tlv,
  81. struct hal_rx_ppdu_info *ppdu_info){
  82. switch (hal->target_type) {
  83. case TARGET_TYPE_QCN9000:
  84. ppdu_info->rx_status.phyrx_abort =
  85. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_2,
  86. PHYRX_ABORT_REQUEST_INFO_VALID);
  87. ppdu_info->rx_status.phyrx_abort_reason =
  88. HAL_RX_GET(rx_tlv, UNIFIED_RXPCU_PPDU_END_INFO_11,
  89. PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON);
  90. break;
  91. default:
  92. break;
  93. }
  94. }
  95. static inline void
  96. hal_rx_get_ht_sig_info(struct hal_rx_ppdu_info *ppdu_info,
  97. uint8_t *ht_sig_info)
  98. {
  99. ppdu_info->rx_status.ht_length =
  100. HAL_RX_GET(ht_sig_info, HT_SIG_INFO_0, LENGTH);
  101. ppdu_info->rx_status.smoothing =
  102. HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1, SMOOTHING);
  103. ppdu_info->rx_status.not_sounding =
  104. HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1, NOT_SOUNDING);
  105. ppdu_info->rx_status.aggregation =
  106. HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1, AGGREGATION);
  107. ppdu_info->rx_status.ht_stbc =
  108. HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1, STBC);
  109. ppdu_info->rx_status.ht_crc =
  110. HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1, CRC);
  111. }
  112. static inline void
  113. hal_rx_get_l_sig_a_info(struct hal_rx_ppdu_info *ppdu_info,
  114. uint8_t *l_sig_a_info)
  115. {
  116. ppdu_info->rx_status.l_sig_length =
  117. HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO_0, LENGTH);
  118. ppdu_info->rx_status.l_sig_a_parity =
  119. HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO_0, PARITY);
  120. ppdu_info->rx_status.l_sig_a_pkt_type =
  121. HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO_0, PKT_TYPE);
  122. ppdu_info->rx_status.l_sig_a_implicit_sounding =
  123. HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO_0,
  124. CAPTURED_IMPLICIT_SOUNDING);
  125. }
  126. static inline void
  127. hal_rx_get_vht_sig_a_info(struct hal_rx_ppdu_info *ppdu_info,
  128. uint8_t *vht_sig_a_info)
  129. {
  130. ppdu_info->rx_status.vht_no_txop_ps =
  131. HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_0,
  132. TXOP_PS_NOT_ALLOWED);
  133. ppdu_info->rx_status.vht_crc =
  134. HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_1, CRC);
  135. }
  136. static inline void
  137. hal_rx_get_crc_he_sig_a_su_info(struct hal_rx_ppdu_info *ppdu_info,
  138. uint8_t *he_sig_a_su_info) {
  139. ppdu_info->rx_status.he_crc =
  140. HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1, CRC);
  141. }
  142. static inline void
  143. hal_rx_get_crc_he_sig_a_mu_dl_info(struct hal_rx_ppdu_info *ppdu_info,
  144. uint8_t *he_sig_a_mu_dl_info) {
  145. ppdu_info->rx_status.he_crc =
  146. HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1, CRC);
  147. }
  148. #else
  149. static inline void
  150. hal_rx_get_phyrx_abort(struct hal_soc *hal, void *rx_tlv,
  151. struct hal_rx_ppdu_info *ppdu_info)
  152. {
  153. }
  154. static inline void
  155. hal_rx_get_ht_sig_info(struct hal_rx_ppdu_info *ppdu_info,
  156. uint8_t *ht_sig_info)
  157. {
  158. }
  159. static inline void
  160. hal_rx_get_l_sig_a_info(struct hal_rx_ppdu_info *ppdu_info,
  161. uint8_t *l_sig_a_info)
  162. {
  163. }
  164. static inline void
  165. hal_rx_get_vht_sig_a_info(struct hal_rx_ppdu_info *ppdu_info,
  166. uint8_t *vht_sig_a_info)
  167. {
  168. }
  169. static inline void
  170. hal_rx_get_crc_he_sig_a_su_info(struct hal_rx_ppdu_info *ppdu_info,
  171. uint8_t *he_sig_a_su_info)
  172. {
  173. }
  174. static inline void
  175. hal_rx_get_crc_he_sig_a_mu_dl_info(struct hal_rx_ppdu_info *ppdu_info,
  176. uint8_t *he_sig_a_mu_dl_info)
  177. {
  178. }
  179. #endif /* QCA_UNDECODED_METADATA_SUPPORT */
  180. /**
  181. * hal_tx_comp_get_status() - TQM Release reason
  182. * @hal_desc: completion ring Tx status
  183. *
  184. * This function will parse the WBM completion descriptor and populate in
  185. * HAL structure
  186. *
  187. * Return: none
  188. */
  189. static inline void
  190. hal_tx_comp_get_status_generic_li(void *desc, void *ts1,
  191. struct hal_soc *hal)
  192. {
  193. uint8_t rate_stats_valid = 0;
  194. uint32_t rate_stats = 0;
  195. struct hal_tx_completion_status *ts =
  196. (struct hal_tx_completion_status *)ts1;
  197. ts->ppdu_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  198. TQM_STATUS_NUMBER);
  199. ts->ack_frame_rssi = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  200. ACK_FRAME_RSSI);
  201. ts->first_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, FIRST_MSDU);
  202. ts->last_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, LAST_MSDU);
  203. ts->msdu_part_of_amsdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  204. MSDU_PART_OF_AMSDU);
  205. ts->peer_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, SW_PEER_ID);
  206. ts->tid = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, TID);
  207. ts->transmit_cnt = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  208. TRANSMIT_COUNT);
  209. rate_stats = HAL_TX_DESC_GET(desc, HAL_TX_COMP, TX_RATE_STATS);
  210. rate_stats_valid = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  211. TX_RATE_STATS_INFO_VALID, rate_stats);
  212. ts->valid = rate_stats_valid;
  213. if (rate_stats_valid) {
  214. ts->bw = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_BW,
  215. rate_stats);
  216. ts->pkt_type = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  217. TRANSMIT_PKT_TYPE, rate_stats);
  218. ts->stbc = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  219. TRANSMIT_STBC, rate_stats);
  220. ts->ldpc = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_LDPC,
  221. rate_stats);
  222. ts->sgi = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_SGI,
  223. rate_stats);
  224. ts->mcs = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_MCS,
  225. rate_stats);
  226. ts->ofdma = HAL_TX_MS(TX_RATE_STATS_INFO_0, OFDMA_TRANSMISSION,
  227. rate_stats);
  228. ts->tones_in_ru = HAL_TX_MS(TX_RATE_STATS_INFO_0, TONES_IN_RU,
  229. rate_stats);
  230. }
  231. ts->release_src = hal_tx_comp_get_buffer_source(
  232. hal_soc_to_hal_soc_handle(hal),
  233. desc);
  234. ts->status = hal_tx_comp_get_release_reason(
  235. desc,
  236. hal_soc_to_hal_soc_handle(hal));
  237. ts->tsf = HAL_TX_DESC_GET(desc, UNIFIED_WBM_RELEASE_RING_6,
  238. TX_RATE_STATS_INFO_TX_RATE_STATS);
  239. hal_tx_comp_get_buffer_timestamp(desc, ts);
  240. }
  241. /**
  242. * hal_tx_desc_set_buf_addr - Fill Buffer Address information in Tx Descriptor
  243. * @desc: Handle to Tx Descriptor
  244. * @paddr: Physical Address
  245. * @pool_id: Return Buffer Manager ID
  246. * @desc_id: Descriptor ID
  247. * @type: 0 - Address points to a MSDU buffer
  248. * 1 - Address points to MSDU extension descriptor
  249. *
  250. * Return: void
  251. */
  252. static inline void
  253. hal_tx_desc_set_buf_addr_generic_li(void *desc, dma_addr_t paddr,
  254. uint8_t rbm_id, uint32_t desc_id,
  255. uint8_t type)
  256. {
  257. /* Set buffer_addr_info.buffer_addr_31_0 */
  258. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_0,
  259. BUFFER_ADDR_INFO_BUF_ADDR_INFO) =
  260. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_0, BUFFER_ADDR_31_0, paddr);
  261. /* Set buffer_addr_info.buffer_addr_39_32 */
  262. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  263. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  264. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, BUFFER_ADDR_39_32,
  265. (((uint64_t)paddr) >> 32));
  266. /* Set buffer_addr_info.return_buffer_manager = rbm id */
  267. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  268. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  269. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1,
  270. RETURN_BUFFER_MANAGER, rbm_id);
  271. /* Set buffer_addr_info.sw_buffer_cookie = desc_id */
  272. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  273. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  274. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, SW_BUFFER_COOKIE,
  275. desc_id);
  276. /* Set Buffer or Ext Descriptor Type */
  277. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_2,
  278. BUF_OR_EXT_DESC_TYPE) |=
  279. HAL_TX_SM(UNIFIED_TCL_DATA_CMD_2, BUF_OR_EXT_DESC_TYPE, type);
  280. }
  281. #if defined(QCA_WIFI_QCA6290_11AX_MU_UL) && defined(QCA_WIFI_QCA6290_11AX)
  282. /**
  283. * hal_rx_handle_other_tlvs() - handle special TLVs like MU_UL
  284. * tlv_tag: Taf of the TLVs
  285. * rx_tlv: the pointer to the TLVs
  286. * @ppdu_info: pointer to ppdu_info
  287. *
  288. * Return: true if the tlv is handled, false if not
  289. */
  290. static inline bool
  291. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  292. struct hal_rx_ppdu_info *ppdu_info)
  293. {
  294. uint32_t value;
  295. switch (tlv_tag) {
  296. case WIFIPHYRX_HE_SIG_A_MU_UL_E:
  297. {
  298. uint8_t *he_sig_a_mu_ul_info =
  299. (uint8_t *)rx_tlv +
  300. HAL_RX_OFFSET(PHYRX_HE_SIG_A_MU_UL_0,
  301. HE_SIG_A_MU_UL_INFO_PHYRX_HE_SIG_A_MU_UL_INFO_DETAILS);
  302. ppdu_info->rx_status.he_flags = 1;
  303. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_0,
  304. FORMAT_INDICATION);
  305. if (value == 0) {
  306. ppdu_info->rx_status.he_data1 =
  307. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  308. } else {
  309. ppdu_info->rx_status.he_data1 =
  310. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  311. }
  312. /* data1 */
  313. ppdu_info->rx_status.he_data1 |=
  314. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  315. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  316. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN;
  317. /* data2 */
  318. ppdu_info->rx_status.he_data2 |=
  319. QDF_MON_STATUS_TXOP_KNOWN;
  320. /*data3*/
  321. value = HAL_RX_GET(he_sig_a_mu_ul_info,
  322. HE_SIG_A_MU_UL_INFO_0, BSS_COLOR_ID);
  323. ppdu_info->rx_status.he_data3 = value;
  324. /* 1 for UL and 0 for DL */
  325. value = 1;
  326. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  327. ppdu_info->rx_status.he_data3 |= value;
  328. /*data4*/
  329. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_0,
  330. SPATIAL_REUSE);
  331. ppdu_info->rx_status.he_data4 = value;
  332. /*data5*/
  333. value = HAL_RX_GET(he_sig_a_mu_ul_info,
  334. HE_SIG_A_MU_UL_INFO_0, TRANSMIT_BW);
  335. ppdu_info->rx_status.he_data5 = value;
  336. ppdu_info->rx_status.bw = value;
  337. /*data6*/
  338. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_1,
  339. TXOP_DURATION);
  340. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  341. ppdu_info->rx_status.he_data6 |= value;
  342. return true;
  343. }
  344. default:
  345. return false;
  346. }
  347. }
  348. #else
  349. static inline bool
  350. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  351. struct hal_rx_ppdu_info *ppdu_info)
  352. {
  353. return false;
  354. }
  355. #endif /* QCA_WIFI_QCA6290_11AX_MU_UL && QCA_WIFI_QCA6290_11AX */
  356. #if defined(RX_PPDU_END_USER_STATS_1_OFDMA_INFO_VALID_OFFSET) && \
  357. defined(RX_PPDU_END_USER_STATS_22_SW_RESPONSE_REFERENCE_PTR_EXT_OFFSET)
  358. static inline void
  359. hal_rx_handle_mu_ul_info(void *rx_tlv,
  360. struct mon_rx_user_status *mon_rx_user_status)
  361. {
  362. mon_rx_user_status->mu_ul_user_v0_word0 =
  363. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_11,
  364. SW_RESPONSE_REFERENCE_PTR);
  365. mon_rx_user_status->mu_ul_user_v0_word1 =
  366. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_22,
  367. SW_RESPONSE_REFERENCE_PTR_EXT);
  368. }
  369. static inline void
  370. hal_rx_populate_byte_count(void *rx_tlv, void *ppduinfo,
  371. struct mon_rx_user_status *mon_rx_user_status)
  372. {
  373. uint32_t mpdu_ok_byte_count;
  374. uint32_t mpdu_err_byte_count;
  375. mpdu_ok_byte_count = HAL_RX_GET(rx_tlv,
  376. RX_PPDU_END_USER_STATS_17,
  377. MPDU_OK_BYTE_COUNT);
  378. mpdu_err_byte_count = HAL_RX_GET(rx_tlv,
  379. RX_PPDU_END_USER_STATS_19,
  380. MPDU_ERR_BYTE_COUNT);
  381. mon_rx_user_status->mpdu_ok_byte_count = mpdu_ok_byte_count;
  382. mon_rx_user_status->mpdu_err_byte_count = mpdu_err_byte_count;
  383. }
  384. #else
  385. static inline void
  386. hal_rx_handle_mu_ul_info(void *rx_tlv,
  387. struct mon_rx_user_status *mon_rx_user_status)
  388. {
  389. }
  390. static inline void
  391. hal_rx_populate_byte_count(void *rx_tlv, void *ppduinfo,
  392. struct mon_rx_user_status *mon_rx_user_status)
  393. {
  394. struct hal_rx_ppdu_info *ppdu_info =
  395. (struct hal_rx_ppdu_info *)ppduinfo;
  396. /* HKV1: doesn't support mpdu byte count */
  397. mon_rx_user_status->mpdu_ok_byte_count = ppdu_info->rx_status.ppdu_len;
  398. mon_rx_user_status->mpdu_err_byte_count = 0;
  399. }
  400. #endif
  401. static inline void
  402. hal_rx_populate_mu_user_info(void *rx_tlv, void *ppduinfo, uint32_t user_id,
  403. struct mon_rx_user_status *mon_rx_user_status)
  404. {
  405. struct mon_rx_info *mon_rx_info;
  406. struct mon_rx_user_info *mon_rx_user_info;
  407. struct hal_rx_ppdu_info *ppdu_info =
  408. (struct hal_rx_ppdu_info *)ppduinfo;
  409. mon_rx_info = &ppdu_info->rx_info;
  410. mon_rx_user_info = &ppdu_info->rx_user_info[user_id];
  411. mon_rx_user_info->qos_control_info_valid =
  412. mon_rx_info->qos_control_info_valid;
  413. mon_rx_user_info->qos_control = mon_rx_info->qos_control;
  414. mon_rx_user_status->ast_index = ppdu_info->rx_status.ast_index;
  415. mon_rx_user_status->tid = ppdu_info->rx_status.tid;
  416. mon_rx_user_status->tcp_msdu_count =
  417. ppdu_info->rx_status.tcp_msdu_count;
  418. mon_rx_user_status->udp_msdu_count =
  419. ppdu_info->rx_status.udp_msdu_count;
  420. mon_rx_user_status->other_msdu_count =
  421. ppdu_info->rx_status.other_msdu_count;
  422. mon_rx_user_status->frame_control = ppdu_info->rx_status.frame_control;
  423. mon_rx_user_status->frame_control_info_valid =
  424. ppdu_info->rx_status.frame_control_info_valid;
  425. mon_rx_user_status->data_sequence_control_info_valid =
  426. ppdu_info->rx_status.data_sequence_control_info_valid;
  427. mon_rx_user_status->first_data_seq_ctrl =
  428. ppdu_info->rx_status.first_data_seq_ctrl;
  429. mon_rx_user_status->preamble_type = ppdu_info->rx_status.preamble_type;
  430. mon_rx_user_status->ht_flags = ppdu_info->rx_status.ht_flags;
  431. mon_rx_user_status->rtap_flags = ppdu_info->rx_status.rtap_flags;
  432. mon_rx_user_status->vht_flags = ppdu_info->rx_status.vht_flags;
  433. mon_rx_user_status->he_flags = ppdu_info->rx_status.he_flags;
  434. mon_rx_user_status->rs_flags = ppdu_info->rx_status.rs_flags;
  435. mon_rx_user_status->mpdu_cnt_fcs_ok =
  436. ppdu_info->com_info.mpdu_cnt_fcs_ok;
  437. mon_rx_user_status->mpdu_cnt_fcs_err =
  438. ppdu_info->com_info.mpdu_cnt_fcs_err;
  439. qdf_mem_copy(&mon_rx_user_status->mpdu_fcs_ok_bitmap,
  440. &ppdu_info->com_info.mpdu_fcs_ok_bitmap,
  441. HAL_RX_NUM_WORDS_PER_PPDU_BITMAP *
  442. sizeof(ppdu_info->com_info.mpdu_fcs_ok_bitmap[0]));
  443. hal_rx_populate_byte_count(rx_tlv, ppdu_info, mon_rx_user_status);
  444. }
  445. #define HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(chain, word_1, word_2, \
  446. ppdu_info, rssi_info_tlv) \
  447. { \
  448. ppdu_info->rx_status.rssi_chain[chain][0] = \
  449. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  450. RSSI_PRI20_CHAIN##chain); \
  451. ppdu_info->rx_status.rssi_chain[chain][1] = \
  452. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  453. RSSI_EXT20_CHAIN##chain); \
  454. ppdu_info->rx_status.rssi_chain[chain][2] = \
  455. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  456. RSSI_EXT40_LOW20_CHAIN##chain); \
  457. ppdu_info->rx_status.rssi_chain[chain][3] = \
  458. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  459. RSSI_EXT40_HIGH20_CHAIN##chain); \
  460. ppdu_info->rx_status.rssi_chain[chain][4] = \
  461. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  462. RSSI_EXT80_LOW20_CHAIN##chain); \
  463. ppdu_info->rx_status.rssi_chain[chain][5] = \
  464. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  465. RSSI_EXT80_LOW_HIGH20_CHAIN##chain); \
  466. ppdu_info->rx_status.rssi_chain[chain][6] = \
  467. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  468. RSSI_EXT80_HIGH_LOW20_CHAIN##chain); \
  469. ppdu_info->rx_status.rssi_chain[chain][7] = \
  470. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  471. RSSI_EXT80_HIGH20_CHAIN##chain); \
  472. } \
  473. #define HAL_RX_PPDU_UPDATE_RSSI(ppdu_info, rssi_info_tlv) \
  474. {HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(0, 0, 1, ppdu_info, rssi_info_tlv) \
  475. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(1, 2, 3, ppdu_info, rssi_info_tlv) \
  476. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(2, 4, 5, ppdu_info, rssi_info_tlv) \
  477. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(3, 6, 7, ppdu_info, rssi_info_tlv) \
  478. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(4, 8, 9, ppdu_info, rssi_info_tlv) \
  479. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(5, 10, 11, ppdu_info, rssi_info_tlv) \
  480. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(6, 12, 13, ppdu_info, rssi_info_tlv) \
  481. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(7, 14, 15, ppdu_info, rssi_info_tlv)} \
  482. static inline uint32_t
  483. hal_rx_update_rssi_chain(struct hal_rx_ppdu_info *ppdu_info,
  484. uint8_t *rssi_info_tlv)
  485. {
  486. HAL_RX_PPDU_UPDATE_RSSI(ppdu_info, rssi_info_tlv)
  487. return 0;
  488. }
  489. #ifdef WLAN_TX_PKT_CAPTURE_ENH
  490. static inline void
  491. hal_get_qos_control(void *rx_tlv,
  492. struct hal_rx_ppdu_info *ppdu_info)
  493. {
  494. ppdu_info->rx_info.qos_control_info_valid =
  495. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  496. QOS_CONTROL_INFO_VALID);
  497. if (ppdu_info->rx_info.qos_control_info_valid)
  498. ppdu_info->rx_info.qos_control =
  499. HAL_RX_GET(rx_tlv,
  500. RX_PPDU_END_USER_STATS_5,
  501. QOS_CONTROL_FIELD);
  502. }
  503. static inline void
  504. hal_get_mac_addr1(uint8_t *rx_mpdu_start,
  505. struct hal_rx_ppdu_info *ppdu_info)
  506. {
  507. if ((ppdu_info->sw_frame_group_id
  508. == HAL_MPDU_SW_FRAME_GROUP_MGMT_PROBE_REQ) ||
  509. (ppdu_info->sw_frame_group_id ==
  510. HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS)) {
  511. ppdu_info->rx_info.mac_addr1_valid =
  512. HAL_RX_GET_MAC_ADDR1_VALID(rx_mpdu_start);
  513. *(uint32_t *)&ppdu_info->rx_info.mac_addr1[0] =
  514. HAL_RX_GET(rx_mpdu_start,
  515. RX_MPDU_INFO_15,
  516. MAC_ADDR_AD1_31_0);
  517. if (ppdu_info->sw_frame_group_id ==
  518. HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS) {
  519. *(uint32_t *)&ppdu_info->rx_info.mac_addr1[4] =
  520. HAL_RX_GET(rx_mpdu_start,
  521. RX_MPDU_INFO_16,
  522. MAC_ADDR_AD1_47_32);
  523. }
  524. }
  525. }
  526. #else
  527. static inline void
  528. hal_get_qos_control(void *rx_tlv,
  529. struct hal_rx_ppdu_info *ppdu_info)
  530. {
  531. }
  532. static inline void
  533. hal_get_mac_addr1(uint8_t *rx_mpdu_start,
  534. struct hal_rx_ppdu_info *ppdu_info)
  535. {
  536. }
  537. #endif
  538. #ifdef QCA_SUPPORT_SCAN_SPCL_VAP_STATS
  539. static inline void
  540. hal_update_frame_type_cnt(uint8_t *rx_mpdu_start,
  541. struct hal_rx_ppdu_info *ppdu_info)
  542. {
  543. uint16_t frame_ctrl;
  544. uint8_t fc_type;
  545. if (HAL_RX_GET_FC_VALID(rx_mpdu_start)) {
  546. frame_ctrl = HAL_RX_GET(rx_mpdu_start,
  547. RX_MPDU_INFO_14,
  548. MPDU_FRAME_CONTROL_FIELD);
  549. fc_type = HAL_RX_GET_FRAME_CTRL_TYPE(frame_ctrl);
  550. if (fc_type == HAL_RX_FRAME_CTRL_TYPE_MGMT)
  551. ppdu_info->frm_type_info.rx_mgmt_cnt++;
  552. else if (fc_type == HAL_RX_FRAME_CTRL_TYPE_CTRL)
  553. ppdu_info->frm_type_info.rx_ctrl_cnt++;
  554. else if (fc_type == HAL_RX_FRAME_CTRL_TYPE_DATA)
  555. ppdu_info->frm_type_info.rx_data_cnt++;
  556. }
  557. }
  558. #else
  559. static inline void
  560. hal_update_frame_type_cnt(uint8_t *rx_mpdu_start,
  561. struct hal_rx_ppdu_info *ppdu_info)
  562. {
  563. }
  564. #endif
  565. /**
  566. * hal_rx_status_get_tlv_info() - process receive info TLV
  567. * @rx_tlv_hdr: pointer to TLV header
  568. * @ppdu_info: pointer to ppdu_info
  569. *
  570. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE or HAL_TLV_STATUS_PPDU_DONE from tlv
  571. */
  572. static inline uint32_t
  573. hal_rx_status_get_tlv_info_generic_li(void *rx_tlv_hdr, void *ppduinfo,
  574. hal_soc_handle_t hal_soc_hdl,
  575. qdf_nbuf_t nbuf)
  576. {
  577. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  578. uint32_t tlv_tag, user_id, tlv_len, value;
  579. uint8_t group_id = 0;
  580. uint8_t he_dcm = 0;
  581. uint8_t he_stbc = 0;
  582. uint16_t he_gi = 0;
  583. uint16_t he_ltf = 0;
  584. void *rx_tlv;
  585. bool unhandled = false;
  586. struct mon_rx_user_status *mon_rx_user_status;
  587. struct hal_rx_ppdu_info *ppdu_info =
  588. (struct hal_rx_ppdu_info *)ppduinfo;
  589. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  590. user_id = HAL_RX_GET_USER_TLV32_USERID(rx_tlv_hdr);
  591. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  592. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  593. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  594. rx_tlv, tlv_len);
  595. switch (tlv_tag) {
  596. case WIFIRX_PPDU_START_E:
  597. {
  598. if (qdf_unlikely(ppdu_info->com_info.last_ppdu_id ==
  599. HAL_RX_GET(rx_tlv, RX_PPDU_START_0, PHY_PPDU_ID)))
  600. hal_err("Matching ppdu_id(%u) detected",
  601. ppdu_info->com_info.last_ppdu_id);
  602. /* Reset ppdu_info before processing the ppdu */
  603. qdf_mem_zero(ppdu_info,
  604. sizeof(struct hal_rx_ppdu_info));
  605. ppdu_info->com_info.last_ppdu_id =
  606. ppdu_info->com_info.ppdu_id =
  607. HAL_RX_GET(rx_tlv, RX_PPDU_START_0,
  608. PHY_PPDU_ID);
  609. /* channel number is set in PHY meta data */
  610. ppdu_info->rx_status.chan_num =
  611. (HAL_RX_GET(rx_tlv, RX_PPDU_START_1,
  612. SW_PHY_META_DATA) & 0x0000FFFF);
  613. ppdu_info->rx_status.chan_freq =
  614. (HAL_RX_GET(rx_tlv, RX_PPDU_START_1,
  615. SW_PHY_META_DATA) & 0xFFFF0000) >> 16;
  616. if (ppdu_info->rx_status.chan_num) {
  617. ppdu_info->rx_status.chan_freq =
  618. hal_rx_radiotap_num_to_freq(
  619. ppdu_info->rx_status.chan_num,
  620. ppdu_info->rx_status.chan_freq);
  621. }
  622. ppdu_info->com_info.ppdu_timestamp =
  623. HAL_RX_GET(rx_tlv, RX_PPDU_START_2,
  624. PPDU_START_TIMESTAMP);
  625. ppdu_info->rx_status.ppdu_timestamp =
  626. ppdu_info->com_info.ppdu_timestamp;
  627. ppdu_info->rx_state = HAL_RX_MON_PPDU_START;
  628. break;
  629. }
  630. case WIFIRX_PPDU_START_USER_INFO_E:
  631. break;
  632. case WIFIRX_PPDU_END_E:
  633. dp_nofl_debug("[%s][%d] ppdu_end_e len=%d",
  634. __func__, __LINE__, tlv_len);
  635. /* This is followed by sub-TLVs of PPDU_END */
  636. ppdu_info->rx_state = HAL_RX_MON_PPDU_END;
  637. break;
  638. case WIFIPHYRX_PKT_END_E:
  639. hal_rx_get_rtt_info(hal_soc_hdl, rx_tlv, ppdu_info);
  640. break;
  641. case WIFIRXPCU_PPDU_END_INFO_E:
  642. ppdu_info->rx_status.rx_antenna =
  643. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_2, RX_ANTENNA);
  644. ppdu_info->rx_status.tsft =
  645. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_1,
  646. WB_TIMESTAMP_UPPER_32);
  647. ppdu_info->rx_status.tsft = (ppdu_info->rx_status.tsft << 32) |
  648. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_0,
  649. WB_TIMESTAMP_LOWER_32);
  650. ppdu_info->rx_status.duration =
  651. HAL_RX_GET(rx_tlv, UNIFIED_RXPCU_PPDU_END_INFO_8,
  652. RX_PPDU_DURATION);
  653. hal_rx_get_bb_info(hal_soc_hdl, rx_tlv, ppdu_info);
  654. hal_rx_get_phyrx_abort(hal, rx_tlv, ppdu_info);
  655. break;
  656. /*
  657. * WIFIRX_PPDU_END_USER_STATS_E comes for each user received.
  658. * for MU, based on num users we see this tlv that many times.
  659. */
  660. case WIFIRX_PPDU_END_USER_STATS_E:
  661. {
  662. unsigned long tid = 0;
  663. uint16_t seq = 0;
  664. ppdu_info->rx_status.ast_index =
  665. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_4,
  666. AST_INDEX);
  667. tid = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_12,
  668. RECEIVED_QOS_DATA_TID_BITMAP);
  669. ppdu_info->rx_status.tid = qdf_find_first_bit(&tid,
  670. sizeof(tid) * 8);
  671. if (ppdu_info->rx_status.tid == (sizeof(tid) * 8))
  672. ppdu_info->rx_status.tid = HAL_TID_INVALID;
  673. ppdu_info->rx_status.tcp_msdu_count =
  674. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  675. TCP_MSDU_COUNT) +
  676. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  677. TCP_ACK_MSDU_COUNT);
  678. ppdu_info->rx_status.udp_msdu_count =
  679. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  680. UDP_MSDU_COUNT);
  681. ppdu_info->rx_status.other_msdu_count =
  682. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  683. OTHER_MSDU_COUNT);
  684. if (ppdu_info->sw_frame_group_id
  685. != HAL_MPDU_SW_FRAME_GROUP_NULL_DATA) {
  686. ppdu_info->rx_status.frame_control_info_valid =
  687. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  688. FRAME_CONTROL_INFO_VALID);
  689. if (ppdu_info->rx_status.frame_control_info_valid)
  690. ppdu_info->rx_status.frame_control =
  691. HAL_RX_GET(rx_tlv,
  692. RX_PPDU_END_USER_STATS_4,
  693. FRAME_CONTROL_FIELD);
  694. hal_get_qos_control(rx_tlv, ppdu_info);
  695. }
  696. ppdu_info->rx_status.data_sequence_control_info_valid =
  697. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  698. DATA_SEQUENCE_CONTROL_INFO_VALID);
  699. seq = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_5,
  700. FIRST_DATA_SEQ_CTRL);
  701. if (ppdu_info->rx_status.data_sequence_control_info_valid)
  702. ppdu_info->rx_status.first_data_seq_ctrl = seq;
  703. ppdu_info->rx_status.preamble_type =
  704. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  705. HT_CONTROL_FIELD_PKT_TYPE);
  706. switch (ppdu_info->rx_status.preamble_type) {
  707. case HAL_RX_PKT_TYPE_11N:
  708. ppdu_info->rx_status.ht_flags = 1;
  709. ppdu_info->rx_status.rtap_flags |= HT_SGI_PRESENT;
  710. break;
  711. case HAL_RX_PKT_TYPE_11AC:
  712. ppdu_info->rx_status.vht_flags = 1;
  713. break;
  714. case HAL_RX_PKT_TYPE_11AX:
  715. ppdu_info->rx_status.he_flags = 1;
  716. break;
  717. default:
  718. break;
  719. }
  720. ppdu_info->com_info.mpdu_cnt_fcs_ok =
  721. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  722. MPDU_CNT_FCS_OK);
  723. ppdu_info->com_info.mpdu_cnt_fcs_err =
  724. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_2,
  725. MPDU_CNT_FCS_ERR);
  726. if ((ppdu_info->com_info.mpdu_cnt_fcs_ok |
  727. ppdu_info->com_info.mpdu_cnt_fcs_err) > 1)
  728. ppdu_info->rx_status.rs_flags |= IEEE80211_AMPDU_FLAG;
  729. else
  730. ppdu_info->rx_status.rs_flags &=
  731. (~IEEE80211_AMPDU_FLAG);
  732. ppdu_info->com_info.mpdu_fcs_ok_bitmap[0] =
  733. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_7,
  734. FCS_OK_BITMAP_31_0);
  735. ppdu_info->com_info.mpdu_fcs_ok_bitmap[1] =
  736. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_8,
  737. FCS_OK_BITMAP_63_32);
  738. if (user_id < HAL_MAX_UL_MU_USERS) {
  739. mon_rx_user_status =
  740. &ppdu_info->rx_user_status[user_id];
  741. hal_rx_handle_mu_ul_info(rx_tlv, mon_rx_user_status);
  742. ppdu_info->com_info.num_users++;
  743. hal_rx_populate_mu_user_info(rx_tlv, ppdu_info,
  744. user_id,
  745. mon_rx_user_status);
  746. }
  747. break;
  748. }
  749. case WIFIRX_PPDU_END_USER_STATS_EXT_E:
  750. ppdu_info->com_info.mpdu_fcs_ok_bitmap[2] =
  751. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_1,
  752. FCS_OK_BITMAP_95_64);
  753. ppdu_info->com_info.mpdu_fcs_ok_bitmap[3] =
  754. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_2,
  755. FCS_OK_BITMAP_127_96);
  756. ppdu_info->com_info.mpdu_fcs_ok_bitmap[4] =
  757. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_3,
  758. FCS_OK_BITMAP_159_128);
  759. ppdu_info->com_info.mpdu_fcs_ok_bitmap[5] =
  760. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_4,
  761. FCS_OK_BITMAP_191_160);
  762. ppdu_info->com_info.mpdu_fcs_ok_bitmap[6] =
  763. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_5,
  764. FCS_OK_BITMAP_223_192);
  765. ppdu_info->com_info.mpdu_fcs_ok_bitmap[7] =
  766. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_6,
  767. FCS_OK_BITMAP_255_224);
  768. break;
  769. case WIFIRX_PPDU_END_STATUS_DONE_E:
  770. return HAL_TLV_STATUS_PPDU_DONE;
  771. case WIFIDUMMY_E:
  772. return HAL_TLV_STATUS_BUF_DONE;
  773. case WIFIPHYRX_HT_SIG_E:
  774. {
  775. uint8_t *ht_sig_info = (uint8_t *)rx_tlv +
  776. HAL_RX_OFFSET(UNIFIED_PHYRX_HT_SIG_0,
  777. HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS);
  778. value = HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1,
  779. FEC_CODING);
  780. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  781. 1 : 0;
  782. ppdu_info->rx_status.mcs = HAL_RX_GET(ht_sig_info,
  783. HT_SIG_INFO_0, MCS);
  784. ppdu_info->rx_status.ht_mcs = ppdu_info->rx_status.mcs;
  785. ppdu_info->rx_status.bw = HAL_RX_GET(ht_sig_info,
  786. HT_SIG_INFO_0, CBW);
  787. ppdu_info->rx_status.sgi = HAL_RX_GET(ht_sig_info,
  788. HT_SIG_INFO_1, SHORT_GI);
  789. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  790. ppdu_info->rx_status.nss = ((ppdu_info->rx_status.mcs) >>
  791. HT_SIG_SU_NSS_SHIFT) + 1;
  792. ppdu_info->rx_status.mcs &= ((1 << HT_SIG_SU_NSS_SHIFT) - 1);
  793. hal_rx_get_ht_sig_info(ppdu_info, ht_sig_info);
  794. break;
  795. }
  796. case WIFIPHYRX_L_SIG_B_E:
  797. {
  798. uint8_t *l_sig_b_info = (uint8_t *)rx_tlv +
  799. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_B_0,
  800. L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS);
  801. value = HAL_RX_GET(l_sig_b_info, L_SIG_B_INFO_0, RATE);
  802. ppdu_info->rx_status.l_sig_b_info = *((uint32_t *)l_sig_b_info);
  803. switch (value) {
  804. case 1:
  805. ppdu_info->rx_status.rate = HAL_11B_RATE_3MCS;
  806. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  807. break;
  808. case 2:
  809. ppdu_info->rx_status.rate = HAL_11B_RATE_2MCS;
  810. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  811. break;
  812. case 3:
  813. ppdu_info->rx_status.rate = HAL_11B_RATE_1MCS;
  814. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  815. break;
  816. case 4:
  817. ppdu_info->rx_status.rate = HAL_11B_RATE_0MCS;
  818. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  819. break;
  820. case 5:
  821. ppdu_info->rx_status.rate = HAL_11B_RATE_6MCS;
  822. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  823. break;
  824. case 6:
  825. ppdu_info->rx_status.rate = HAL_11B_RATE_5MCS;
  826. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  827. break;
  828. case 7:
  829. ppdu_info->rx_status.rate = HAL_11B_RATE_4MCS;
  830. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  831. break;
  832. default:
  833. break;
  834. }
  835. ppdu_info->rx_status.cck_flag = 1;
  836. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  837. break;
  838. }
  839. case WIFIPHYRX_L_SIG_A_E:
  840. {
  841. uint8_t *l_sig_a_info = (uint8_t *)rx_tlv +
  842. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_A_0,
  843. L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS);
  844. value = HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO_0, RATE);
  845. ppdu_info->rx_status.l_sig_a_info = *((uint32_t *)l_sig_a_info);
  846. switch (value) {
  847. case 8:
  848. ppdu_info->rx_status.rate = HAL_11A_RATE_0MCS;
  849. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  850. break;
  851. case 9:
  852. ppdu_info->rx_status.rate = HAL_11A_RATE_1MCS;
  853. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  854. break;
  855. case 10:
  856. ppdu_info->rx_status.rate = HAL_11A_RATE_2MCS;
  857. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  858. break;
  859. case 11:
  860. ppdu_info->rx_status.rate = HAL_11A_RATE_3MCS;
  861. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  862. break;
  863. case 12:
  864. ppdu_info->rx_status.rate = HAL_11A_RATE_4MCS;
  865. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  866. break;
  867. case 13:
  868. ppdu_info->rx_status.rate = HAL_11A_RATE_5MCS;
  869. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  870. break;
  871. case 14:
  872. ppdu_info->rx_status.rate = HAL_11A_RATE_6MCS;
  873. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  874. break;
  875. case 15:
  876. ppdu_info->rx_status.rate = HAL_11A_RATE_7MCS;
  877. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS7;
  878. break;
  879. default:
  880. break;
  881. }
  882. ppdu_info->rx_status.ofdm_flag = 1;
  883. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  884. hal_rx_get_l_sig_a_info(ppdu_info, l_sig_a_info);
  885. break;
  886. }
  887. case WIFIPHYRX_VHT_SIG_A_E:
  888. {
  889. uint8_t *vht_sig_a_info = (uint8_t *)rx_tlv +
  890. HAL_RX_OFFSET(UNIFIED_PHYRX_VHT_SIG_A_0,
  891. VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS);
  892. value = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_1,
  893. SU_MU_CODING);
  894. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  895. 1 : 0;
  896. group_id = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_0,
  897. GROUP_ID);
  898. ppdu_info->rx_status.vht_flag_values5 = group_id;
  899. ppdu_info->rx_status.mcs = HAL_RX_GET(vht_sig_a_info,
  900. VHT_SIG_A_INFO_1, MCS);
  901. ppdu_info->rx_status.sgi = HAL_RX_GET(vht_sig_a_info,
  902. VHT_SIG_A_INFO_1, GI_SETTING);
  903. switch (hal->target_type) {
  904. case TARGET_TYPE_QCA8074:
  905. case TARGET_TYPE_QCA8074V2:
  906. case TARGET_TYPE_QCA6018:
  907. case TARGET_TYPE_QCA5018:
  908. case TARGET_TYPE_QCN9000:
  909. case TARGET_TYPE_QCN6122:
  910. #ifdef QCA_WIFI_QCA6390
  911. case TARGET_TYPE_QCA6390:
  912. #endif
  913. case TARGET_TYPE_QCA6490:
  914. ppdu_info->rx_status.is_stbc =
  915. HAL_RX_GET(vht_sig_a_info,
  916. VHT_SIG_A_INFO_0, STBC);
  917. value = HAL_RX_GET(vht_sig_a_info,
  918. VHT_SIG_A_INFO_0, N_STS);
  919. value = value & VHT_SIG_SU_NSS_MASK;
  920. if (ppdu_info->rx_status.is_stbc && (value > 0))
  921. value = ((value + 1) >> 1) - 1;
  922. ppdu_info->rx_status.nss =
  923. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  924. break;
  925. case TARGET_TYPE_QCA6290:
  926. #if !defined(QCA_WIFI_QCA6290_11AX)
  927. ppdu_info->rx_status.is_stbc =
  928. HAL_RX_GET(vht_sig_a_info,
  929. VHT_SIG_A_INFO_0, STBC);
  930. value = HAL_RX_GET(vht_sig_a_info,
  931. VHT_SIG_A_INFO_0, N_STS);
  932. value = value & VHT_SIG_SU_NSS_MASK;
  933. if (ppdu_info->rx_status.is_stbc && (value > 0))
  934. value = ((value + 1) >> 1) - 1;
  935. ppdu_info->rx_status.nss =
  936. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  937. #else
  938. ppdu_info->rx_status.nss = 0;
  939. #endif
  940. break;
  941. case TARGET_TYPE_QCA6750:
  942. ppdu_info->rx_status.nss = 0;
  943. break;
  944. default:
  945. break;
  946. }
  947. ppdu_info->rx_status.vht_flag_values3[0] =
  948. (((ppdu_info->rx_status.mcs) << 4)
  949. | ppdu_info->rx_status.nss);
  950. ppdu_info->rx_status.bw = HAL_RX_GET(vht_sig_a_info,
  951. VHT_SIG_A_INFO_0, BANDWIDTH);
  952. ppdu_info->rx_status.vht_flag_values2 =
  953. ppdu_info->rx_status.bw;
  954. ppdu_info->rx_status.vht_flag_values4 =
  955. HAL_RX_GET(vht_sig_a_info,
  956. VHT_SIG_A_INFO_1, SU_MU_CODING);
  957. ppdu_info->rx_status.beamformed = HAL_RX_GET(vht_sig_a_info,
  958. VHT_SIG_A_INFO_1, BEAMFORMED);
  959. if (group_id == 0 || group_id == 63)
  960. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  961. else
  962. ppdu_info->rx_status.reception_type =
  963. HAL_RX_TYPE_MU_MIMO;
  964. hal_rx_get_vht_sig_a_info(ppdu_info, vht_sig_a_info);
  965. break;
  966. }
  967. case WIFIPHYRX_HE_SIG_A_SU_E:
  968. {
  969. uint8_t *he_sig_a_su_info = (uint8_t *)rx_tlv +
  970. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_SU_0,
  971. HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS);
  972. ppdu_info->rx_status.he_flags = 1;
  973. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  974. FORMAT_INDICATION);
  975. if (value == 0) {
  976. ppdu_info->rx_status.he_data1 =
  977. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  978. } else {
  979. ppdu_info->rx_status.he_data1 =
  980. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  981. }
  982. /* data1 */
  983. ppdu_info->rx_status.he_data1 |=
  984. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  985. QDF_MON_STATUS_HE_BEAM_CHANGE_KNOWN |
  986. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  987. QDF_MON_STATUS_HE_MCS_KNOWN |
  988. QDF_MON_STATUS_HE_DCM_KNOWN |
  989. QDF_MON_STATUS_HE_CODING_KNOWN |
  990. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  991. QDF_MON_STATUS_HE_STBC_KNOWN |
  992. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  993. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  994. /* data2 */
  995. ppdu_info->rx_status.he_data2 =
  996. QDF_MON_STATUS_HE_GI_KNOWN;
  997. ppdu_info->rx_status.he_data2 |=
  998. QDF_MON_STATUS_TXBF_KNOWN |
  999. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  1000. QDF_MON_STATUS_TXOP_KNOWN |
  1001. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  1002. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  1003. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  1004. /* data3 */
  1005. value = HAL_RX_GET(he_sig_a_su_info,
  1006. HE_SIG_A_SU_INFO_0, BSS_COLOR_ID);
  1007. ppdu_info->rx_status.he_data3 = value;
  1008. value = HAL_RX_GET(he_sig_a_su_info,
  1009. HE_SIG_A_SU_INFO_0, BEAM_CHANGE);
  1010. value = value << QDF_MON_STATUS_BEAM_CHANGE_SHIFT;
  1011. ppdu_info->rx_status.he_data3 |= value;
  1012. value = HAL_RX_GET(he_sig_a_su_info,
  1013. HE_SIG_A_SU_INFO_0, DL_UL_FLAG);
  1014. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  1015. ppdu_info->rx_status.he_data3 |= value;
  1016. value = HAL_RX_GET(he_sig_a_su_info,
  1017. HE_SIG_A_SU_INFO_0, TRANSMIT_MCS);
  1018. ppdu_info->rx_status.mcs = value;
  1019. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  1020. ppdu_info->rx_status.he_data3 |= value;
  1021. value = HAL_RX_GET(he_sig_a_su_info,
  1022. HE_SIG_A_SU_INFO_0, DCM);
  1023. he_dcm = value;
  1024. value = value << QDF_MON_STATUS_DCM_SHIFT;
  1025. ppdu_info->rx_status.he_data3 |= value;
  1026. value = HAL_RX_GET(he_sig_a_su_info,
  1027. HE_SIG_A_SU_INFO_1, CODING);
  1028. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  1029. 1 : 0;
  1030. value = value << QDF_MON_STATUS_CODING_SHIFT;
  1031. ppdu_info->rx_status.he_data3 |= value;
  1032. value = HAL_RX_GET(he_sig_a_su_info,
  1033. HE_SIG_A_SU_INFO_1,
  1034. LDPC_EXTRA_SYMBOL);
  1035. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  1036. ppdu_info->rx_status.he_data3 |= value;
  1037. value = HAL_RX_GET(he_sig_a_su_info,
  1038. HE_SIG_A_SU_INFO_1, STBC);
  1039. he_stbc = value;
  1040. value = value << QDF_MON_STATUS_STBC_SHIFT;
  1041. ppdu_info->rx_status.he_data3 |= value;
  1042. /* data4 */
  1043. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  1044. SPATIAL_REUSE);
  1045. ppdu_info->rx_status.he_data4 = value;
  1046. /* data5 */
  1047. value = HAL_RX_GET(he_sig_a_su_info,
  1048. HE_SIG_A_SU_INFO_0, TRANSMIT_BW);
  1049. ppdu_info->rx_status.he_data5 = value;
  1050. ppdu_info->rx_status.bw = value;
  1051. value = HAL_RX_GET(he_sig_a_su_info,
  1052. HE_SIG_A_SU_INFO_0, CP_LTF_SIZE);
  1053. switch (value) {
  1054. case 0:
  1055. he_gi = HE_GI_0_8;
  1056. he_ltf = HE_LTF_1_X;
  1057. break;
  1058. case 1:
  1059. he_gi = HE_GI_0_8;
  1060. he_ltf = HE_LTF_2_X;
  1061. break;
  1062. case 2:
  1063. he_gi = HE_GI_1_6;
  1064. he_ltf = HE_LTF_2_X;
  1065. break;
  1066. case 3:
  1067. if (he_dcm && he_stbc) {
  1068. he_gi = HE_GI_0_8;
  1069. he_ltf = HE_LTF_4_X;
  1070. } else {
  1071. he_gi = HE_GI_3_2;
  1072. he_ltf = HE_LTF_4_X;
  1073. }
  1074. break;
  1075. }
  1076. ppdu_info->rx_status.sgi = he_gi;
  1077. ppdu_info->rx_status.ltf_size = he_ltf;
  1078. hal_get_radiotap_he_gi_ltf(&he_gi, &he_ltf);
  1079. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  1080. ppdu_info->rx_status.he_data5 |= value;
  1081. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  1082. ppdu_info->rx_status.he_data5 |= value;
  1083. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  1084. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  1085. ppdu_info->rx_status.he_data5 |= value;
  1086. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  1087. PACKET_EXTENSION_A_FACTOR);
  1088. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  1089. ppdu_info->rx_status.he_data5 |= value;
  1090. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1, TXBF);
  1091. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  1092. ppdu_info->rx_status.he_data5 |= value;
  1093. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  1094. PACKET_EXTENSION_PE_DISAMBIGUITY);
  1095. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  1096. ppdu_info->rx_status.he_data5 |= value;
  1097. /* data6 */
  1098. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  1099. value++;
  1100. ppdu_info->rx_status.nss = value;
  1101. ppdu_info->rx_status.he_data6 = value;
  1102. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  1103. DOPPLER_INDICATION);
  1104. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  1105. ppdu_info->rx_status.he_data6 |= value;
  1106. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  1107. TXOP_DURATION);
  1108. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  1109. ppdu_info->rx_status.he_data6 |= value;
  1110. ppdu_info->rx_status.beamformed = HAL_RX_GET(he_sig_a_su_info,
  1111. HE_SIG_A_SU_INFO_1, TXBF);
  1112. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  1113. hal_rx_get_crc_he_sig_a_su_info(ppdu_info, he_sig_a_su_info);
  1114. break;
  1115. }
  1116. case WIFIPHYRX_HE_SIG_A_MU_DL_E:
  1117. {
  1118. uint8_t *he_sig_a_mu_dl_info = (uint8_t *)rx_tlv +
  1119. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_MU_DL_0,
  1120. HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS);
  1121. ppdu_info->rx_status.he_mu_flags = 1;
  1122. /* HE Flags */
  1123. /*data1*/
  1124. ppdu_info->rx_status.he_data1 =
  1125. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  1126. ppdu_info->rx_status.he_data1 |=
  1127. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  1128. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  1129. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  1130. QDF_MON_STATUS_HE_STBC_KNOWN |
  1131. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  1132. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  1133. /* data2 */
  1134. ppdu_info->rx_status.he_data2 =
  1135. QDF_MON_STATUS_HE_GI_KNOWN;
  1136. ppdu_info->rx_status.he_data2 |=
  1137. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  1138. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  1139. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  1140. QDF_MON_STATUS_TXOP_KNOWN |
  1141. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  1142. /*data3*/
  1143. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1144. HE_SIG_A_MU_DL_INFO_0, BSS_COLOR_ID);
  1145. ppdu_info->rx_status.he_data3 = value;
  1146. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1147. HE_SIG_A_MU_DL_INFO_0, DL_UL_FLAG);
  1148. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  1149. ppdu_info->rx_status.he_data3 |= value;
  1150. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1151. HE_SIG_A_MU_DL_INFO_1,
  1152. LDPC_EXTRA_SYMBOL);
  1153. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  1154. ppdu_info->rx_status.he_data3 |= value;
  1155. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1156. HE_SIG_A_MU_DL_INFO_1, STBC);
  1157. he_stbc = value;
  1158. value = value << QDF_MON_STATUS_STBC_SHIFT;
  1159. ppdu_info->rx_status.he_data3 |= value;
  1160. /*data4*/
  1161. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  1162. SPATIAL_REUSE);
  1163. ppdu_info->rx_status.he_data4 = value;
  1164. /*data5*/
  1165. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1166. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  1167. ppdu_info->rx_status.he_data5 = value;
  1168. ppdu_info->rx_status.bw = value;
  1169. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1170. HE_SIG_A_MU_DL_INFO_0, CP_LTF_SIZE);
  1171. switch (value) {
  1172. case 0:
  1173. he_gi = HE_GI_0_8;
  1174. he_ltf = HE_LTF_4_X;
  1175. break;
  1176. case 1:
  1177. he_gi = HE_GI_0_8;
  1178. he_ltf = HE_LTF_2_X;
  1179. break;
  1180. case 2:
  1181. he_gi = HE_GI_1_6;
  1182. he_ltf = HE_LTF_2_X;
  1183. break;
  1184. case 3:
  1185. he_gi = HE_GI_3_2;
  1186. he_ltf = HE_LTF_4_X;
  1187. break;
  1188. }
  1189. ppdu_info->rx_status.sgi = he_gi;
  1190. ppdu_info->rx_status.ltf_size = he_ltf;
  1191. hal_get_radiotap_he_gi_ltf(&he_gi, &he_ltf);
  1192. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  1193. ppdu_info->rx_status.he_data5 |= value;
  1194. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  1195. ppdu_info->rx_status.he_data5 |= value;
  1196. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1197. HE_SIG_A_MU_DL_INFO_1, NUM_LTF_SYMBOLS);
  1198. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  1199. ppdu_info->rx_status.he_data5 |= value;
  1200. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  1201. PACKET_EXTENSION_A_FACTOR);
  1202. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  1203. ppdu_info->rx_status.he_data5 |= value;
  1204. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  1205. PACKET_EXTENSION_PE_DISAMBIGUITY);
  1206. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  1207. ppdu_info->rx_status.he_data5 |= value;
  1208. /*data6*/
  1209. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  1210. DOPPLER_INDICATION);
  1211. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  1212. ppdu_info->rx_status.he_data6 |= value;
  1213. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  1214. TXOP_DURATION);
  1215. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  1216. ppdu_info->rx_status.he_data6 |= value;
  1217. /* HE-MU Flags */
  1218. /* HE-MU-flags1 */
  1219. ppdu_info->rx_status.he_flags1 =
  1220. QDF_MON_STATUS_SIG_B_MCS_KNOWN |
  1221. QDF_MON_STATUS_SIG_B_DCM_KNOWN |
  1222. QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_1_KNOWN |
  1223. QDF_MON_STATUS_SIG_B_SYM_NUM_KNOWN |
  1224. QDF_MON_STATUS_RU_0_KNOWN;
  1225. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1226. HE_SIG_A_MU_DL_INFO_0, MCS_OF_SIG_B);
  1227. ppdu_info->rx_status.he_flags1 |= value;
  1228. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1229. HE_SIG_A_MU_DL_INFO_0, DCM_OF_SIG_B);
  1230. value = value << QDF_MON_STATUS_DCM_FLAG_1_SHIFT;
  1231. ppdu_info->rx_status.he_flags1 |= value;
  1232. /* HE-MU-flags2 */
  1233. ppdu_info->rx_status.he_flags2 =
  1234. QDF_MON_STATUS_BW_KNOWN;
  1235. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1236. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  1237. ppdu_info->rx_status.he_flags2 |= value;
  1238. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1239. HE_SIG_A_MU_DL_INFO_0, COMP_MODE_SIG_B);
  1240. value = value << QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_2_SHIFT;
  1241. ppdu_info->rx_status.he_flags2 |= value;
  1242. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1243. HE_SIG_A_MU_DL_INFO_0, NUM_SIG_B_SYMBOLS);
  1244. value = value - 1;
  1245. value = value << QDF_MON_STATUS_NUM_SIG_B_SYMBOLS_SHIFT;
  1246. ppdu_info->rx_status.he_flags2 |= value;
  1247. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  1248. hal_rx_get_crc_he_sig_a_mu_dl_info(ppdu_info,
  1249. he_sig_a_mu_dl_info);
  1250. break;
  1251. }
  1252. case WIFIPHYRX_HE_SIG_B1_MU_E:
  1253. {
  1254. uint8_t *he_sig_b1_mu_info = (uint8_t *)rx_tlv +
  1255. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B1_MU_0,
  1256. HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS);
  1257. ppdu_info->rx_status.he_sig_b_common_known |=
  1258. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU0;
  1259. /* TODO: Check on the availability of other fields in
  1260. * sig_b_common
  1261. */
  1262. value = HAL_RX_GET(he_sig_b1_mu_info,
  1263. HE_SIG_B1_MU_INFO_0, RU_ALLOCATION);
  1264. ppdu_info->rx_status.he_RU[0] = value;
  1265. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  1266. break;
  1267. }
  1268. case WIFIPHYRX_HE_SIG_B2_MU_E:
  1269. {
  1270. uint8_t *he_sig_b2_mu_info = (uint8_t *)rx_tlv +
  1271. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_MU_0,
  1272. HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS);
  1273. /*
  1274. * Not all "HE" fields can be updated from
  1275. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  1276. * to populate rest of the "HE" fields for MU scenarios.
  1277. */
  1278. /* HE-data1 */
  1279. ppdu_info->rx_status.he_data1 |=
  1280. QDF_MON_STATUS_HE_MCS_KNOWN |
  1281. QDF_MON_STATUS_HE_CODING_KNOWN;
  1282. /* HE-data2 */
  1283. /* HE-data3 */
  1284. value = HAL_RX_GET(he_sig_b2_mu_info,
  1285. HE_SIG_B2_MU_INFO_0, STA_MCS);
  1286. ppdu_info->rx_status.mcs = value;
  1287. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  1288. ppdu_info->rx_status.he_data3 |= value;
  1289. value = HAL_RX_GET(he_sig_b2_mu_info,
  1290. HE_SIG_B2_MU_INFO_0, STA_CODING);
  1291. value = value << QDF_MON_STATUS_CODING_SHIFT;
  1292. ppdu_info->rx_status.he_data3 |= value;
  1293. /* HE-data4 */
  1294. value = HAL_RX_GET(he_sig_b2_mu_info,
  1295. HE_SIG_B2_MU_INFO_0, STA_ID);
  1296. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  1297. ppdu_info->rx_status.he_data4 |= value;
  1298. /* HE-data5 */
  1299. /* HE-data6 */
  1300. value = HAL_RX_GET(he_sig_b2_mu_info,
  1301. HE_SIG_B2_MU_INFO_0, NSTS);
  1302. /* value n indicates n+1 spatial streams */
  1303. value++;
  1304. ppdu_info->rx_status.nss = value;
  1305. ppdu_info->rx_status.he_data6 |= value;
  1306. break;
  1307. }
  1308. case WIFIPHYRX_HE_SIG_B2_OFDMA_E:
  1309. {
  1310. uint8_t *he_sig_b2_ofdma_info =
  1311. (uint8_t *)rx_tlv +
  1312. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0,
  1313. HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS);
  1314. /*
  1315. * Not all "HE" fields can be updated from
  1316. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  1317. * to populate rest of "HE" fields for MU OFDMA scenarios.
  1318. */
  1319. /* HE-data1 */
  1320. ppdu_info->rx_status.he_data1 |=
  1321. QDF_MON_STATUS_HE_MCS_KNOWN |
  1322. QDF_MON_STATUS_HE_DCM_KNOWN |
  1323. QDF_MON_STATUS_HE_CODING_KNOWN;
  1324. /* HE-data2 */
  1325. ppdu_info->rx_status.he_data2 |=
  1326. QDF_MON_STATUS_TXBF_KNOWN;
  1327. /* HE-data3 */
  1328. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1329. HE_SIG_B2_OFDMA_INFO_0, STA_MCS);
  1330. ppdu_info->rx_status.mcs = value;
  1331. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  1332. ppdu_info->rx_status.he_data3 |= value;
  1333. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1334. HE_SIG_B2_OFDMA_INFO_0, STA_DCM);
  1335. he_dcm = value;
  1336. value = value << QDF_MON_STATUS_DCM_SHIFT;
  1337. ppdu_info->rx_status.he_data3 |= value;
  1338. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1339. HE_SIG_B2_OFDMA_INFO_0, STA_CODING);
  1340. value = value << QDF_MON_STATUS_CODING_SHIFT;
  1341. ppdu_info->rx_status.he_data3 |= value;
  1342. /* HE-data4 */
  1343. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1344. HE_SIG_B2_OFDMA_INFO_0, STA_ID);
  1345. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  1346. ppdu_info->rx_status.he_data4 |= value;
  1347. /* HE-data5 */
  1348. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1349. HE_SIG_B2_OFDMA_INFO_0, TXBF);
  1350. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  1351. ppdu_info->rx_status.he_data5 |= value;
  1352. /* HE-data6 */
  1353. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1354. HE_SIG_B2_OFDMA_INFO_0, NSTS);
  1355. /* value n indicates n+1 spatial streams */
  1356. value++;
  1357. ppdu_info->rx_status.nss = value;
  1358. ppdu_info->rx_status.he_data6 |= value;
  1359. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA;
  1360. break;
  1361. }
  1362. case WIFIPHYRX_RSSI_LEGACY_E:
  1363. {
  1364. uint8_t reception_type;
  1365. int8_t rssi_value;
  1366. uint8_t *rssi_info_tlv = (uint8_t *)rx_tlv +
  1367. HAL_RX_OFFSET(UNIFIED_PHYRX_RSSI_LEGACY_19,
  1368. RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS);
  1369. ppdu_info->rx_status.rssi_comb = HAL_RX_GET(rx_tlv,
  1370. PHYRX_RSSI_LEGACY_35, RSSI_COMB);
  1371. ppdu_info->rx_status.bw = hal->ops->hal_rx_get_tlv(rx_tlv);
  1372. ppdu_info->rx_status.he_re = 0;
  1373. reception_type = HAL_RX_GET(rx_tlv,
  1374. PHYRX_RSSI_LEGACY_0,
  1375. RECEPTION_TYPE);
  1376. switch (reception_type) {
  1377. case QDF_RECEPTION_TYPE_ULOFMDA:
  1378. ppdu_info->rx_status.reception_type =
  1379. HAL_RX_TYPE_MU_OFDMA;
  1380. ppdu_info->rx_status.ulofdma_flag = 1;
  1381. ppdu_info->rx_status.he_data1 =
  1382. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  1383. break;
  1384. case QDF_RECEPTION_TYPE_ULMIMO:
  1385. ppdu_info->rx_status.reception_type =
  1386. HAL_RX_TYPE_MU_MIMO;
  1387. ppdu_info->rx_status.he_data1 =
  1388. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  1389. break;
  1390. default:
  1391. ppdu_info->rx_status.reception_type =
  1392. HAL_RX_TYPE_SU;
  1393. break;
  1394. }
  1395. hal_rx_update_rssi_chain(ppdu_info, rssi_info_tlv);
  1396. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1397. RECEIVE_RSSI_INFO_0, RSSI_PRI20_CHAIN0);
  1398. ppdu_info->rx_status.rssi[0] = rssi_value;
  1399. dp_nofl_debug("RSSI_PRI20_CHAIN0: %d\n", rssi_value);
  1400. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1401. RECEIVE_RSSI_INFO_2, RSSI_PRI20_CHAIN1);
  1402. ppdu_info->rx_status.rssi[1] = rssi_value;
  1403. dp_nofl_debug("RSSI_PRI20_CHAIN1: %d\n", rssi_value);
  1404. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1405. RECEIVE_RSSI_INFO_4, RSSI_PRI20_CHAIN2);
  1406. ppdu_info->rx_status.rssi[2] = rssi_value;
  1407. dp_nofl_debug("RSSI_PRI20_CHAIN2: %d\n", rssi_value);
  1408. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1409. RECEIVE_RSSI_INFO_6, RSSI_PRI20_CHAIN3);
  1410. ppdu_info->rx_status.rssi[3] = rssi_value;
  1411. dp_nofl_debug("RSSI_PRI20_CHAIN3: %d\n", rssi_value);
  1412. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1413. RECEIVE_RSSI_INFO_8, RSSI_PRI20_CHAIN4);
  1414. ppdu_info->rx_status.rssi[4] = rssi_value;
  1415. dp_nofl_debug("RSSI_PRI20_CHAIN4: %d\n", rssi_value);
  1416. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1417. RECEIVE_RSSI_INFO_10,
  1418. RSSI_PRI20_CHAIN5);
  1419. ppdu_info->rx_status.rssi[5] = rssi_value;
  1420. dp_nofl_debug("RSSI_PRI20_CHAIN5: %d\n", rssi_value);
  1421. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1422. RECEIVE_RSSI_INFO_12,
  1423. RSSI_PRI20_CHAIN6);
  1424. ppdu_info->rx_status.rssi[6] = rssi_value;
  1425. dp_nofl_debug("RSSI_PRI20_CHAIN6: %d\n", rssi_value);
  1426. rssi_value = HAL_RX_GET(rssi_info_tlv,
  1427. RECEIVE_RSSI_INFO_14,
  1428. RSSI_PRI20_CHAIN7);
  1429. ppdu_info->rx_status.rssi[7] = rssi_value;
  1430. dp_nofl_debug("RSSI_PRI20_CHAIN7: %d\n", rssi_value);
  1431. break;
  1432. }
  1433. case WIFIPHYRX_OTHER_RECEIVE_INFO_E:
  1434. hal_rx_proc_phyrx_other_receive_info_tlv(hal, rx_tlv_hdr,
  1435. ppdu_info);
  1436. break;
  1437. case WIFIRX_HEADER_E:
  1438. {
  1439. struct hal_rx_ppdu_common_info *com_info = &ppdu_info->com_info;
  1440. if (ppdu_info->fcs_ok_cnt >=
  1441. HAL_RX_MAX_MPDU_H_PER_STATUS_BUFFER) {
  1442. hal_err("Number of MPDUs(%d) per status buff exceeded",
  1443. ppdu_info->fcs_ok_cnt);
  1444. break;
  1445. }
  1446. /* Update first_msdu_payload for every mpdu and increment
  1447. * com_info->mpdu_cnt for every WIFIRX_HEADER_E TLV
  1448. */
  1449. ppdu_info->ppdu_msdu_info[ppdu_info->fcs_ok_cnt].first_msdu_payload =
  1450. rx_tlv;
  1451. ppdu_info->ppdu_msdu_info[ppdu_info->fcs_ok_cnt].payload_len = tlv_len;
  1452. ppdu_info->msdu_info.first_msdu_payload = rx_tlv;
  1453. ppdu_info->msdu_info.payload_len = tlv_len;
  1454. ppdu_info->user_id = user_id;
  1455. ppdu_info->hdr_len = tlv_len;
  1456. ppdu_info->data = rx_tlv;
  1457. ppdu_info->data += 4;
  1458. /* for every RX_HEADER TLV increment mpdu_cnt */
  1459. com_info->mpdu_cnt++;
  1460. return HAL_TLV_STATUS_HEADER;
  1461. }
  1462. case WIFIRX_MPDU_START_E:
  1463. {
  1464. uint8_t *rx_mpdu_start = (uint8_t *)rx_tlv;
  1465. uint32_t ppdu_id = HAL_RX_GET_PPDU_ID(rx_mpdu_start);
  1466. uint8_t filter_category = 0;
  1467. hal_update_frame_type_cnt(rx_mpdu_start, ppdu_info);
  1468. ppdu_info->nac_info.fc_valid =
  1469. HAL_RX_GET_FC_VALID(rx_mpdu_start);
  1470. ppdu_info->nac_info.to_ds_flag =
  1471. HAL_RX_GET_TO_DS_FLAG(rx_mpdu_start);
  1472. ppdu_info->nac_info.frame_control =
  1473. HAL_RX_GET(rx_mpdu_start,
  1474. RX_MPDU_INFO_14,
  1475. MPDU_FRAME_CONTROL_FIELD);
  1476. ppdu_info->sw_frame_group_id =
  1477. HAL_RX_GET_SW_FRAME_GROUP_ID(rx_mpdu_start);
  1478. ppdu_info->rx_user_status[user_id].sw_peer_id =
  1479. HAL_RX_GET_SW_PEER_ID(rx_mpdu_start);
  1480. if (ppdu_info->sw_frame_group_id ==
  1481. HAL_MPDU_SW_FRAME_GROUP_NULL_DATA) {
  1482. ppdu_info->rx_status.frame_control_info_valid =
  1483. ppdu_info->nac_info.fc_valid;
  1484. ppdu_info->rx_status.frame_control =
  1485. ppdu_info->nac_info.frame_control;
  1486. }
  1487. hal_get_mac_addr1(rx_mpdu_start,
  1488. ppdu_info);
  1489. ppdu_info->nac_info.mac_addr2_valid =
  1490. HAL_RX_GET_MAC_ADDR2_VALID(rx_mpdu_start);
  1491. *(uint16_t *)&ppdu_info->nac_info.mac_addr2[0] =
  1492. HAL_RX_GET(rx_mpdu_start,
  1493. RX_MPDU_INFO_16,
  1494. MAC_ADDR_AD2_15_0);
  1495. *(uint32_t *)&ppdu_info->nac_info.mac_addr2[2] =
  1496. HAL_RX_GET(rx_mpdu_start,
  1497. RX_MPDU_INFO_17,
  1498. MAC_ADDR_AD2_47_16);
  1499. if (ppdu_info->rx_status.prev_ppdu_id != ppdu_id) {
  1500. ppdu_info->rx_status.prev_ppdu_id = ppdu_id;
  1501. ppdu_info->rx_status.ppdu_len =
  1502. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  1503. MPDU_LENGTH);
  1504. } else {
  1505. ppdu_info->rx_status.ppdu_len +=
  1506. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  1507. MPDU_LENGTH);
  1508. }
  1509. filter_category =
  1510. HAL_RX_GET_FILTER_CATEGORY(rx_mpdu_start);
  1511. if (filter_category == 0)
  1512. ppdu_info->rx_status.rxpcu_filter_pass = 1;
  1513. else if (filter_category == 1)
  1514. ppdu_info->rx_status.monitor_direct_used = 1;
  1515. ppdu_info->nac_info.mcast_bcast =
  1516. HAL_RX_GET(rx_mpdu_start,
  1517. RX_MPDU_INFO_13,
  1518. MCAST_BCAST);
  1519. break;
  1520. }
  1521. case WIFIRX_MPDU_END_E:
  1522. ppdu_info->user_id = user_id;
  1523. ppdu_info->fcs_err =
  1524. HAL_RX_GET(rx_tlv, RX_MPDU_END_1,
  1525. FCS_ERR);
  1526. return HAL_TLV_STATUS_MPDU_END;
  1527. case WIFIRX_MSDU_END_E:
  1528. if (user_id < HAL_MAX_UL_MU_USERS) {
  1529. ppdu_info->rx_msdu_info[user_id].cce_metadata =
  1530. HAL_RX_MSDU_END_CCE_METADATA_GET(rx_tlv);
  1531. ppdu_info->rx_msdu_info[user_id].fse_metadata =
  1532. HAL_RX_MSDU_END_FSE_METADATA_GET(rx_tlv);
  1533. ppdu_info->rx_msdu_info[user_id].is_flow_idx_timeout =
  1534. HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(rx_tlv);
  1535. ppdu_info->rx_msdu_info[user_id].is_flow_idx_invalid =
  1536. HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(rx_tlv);
  1537. ppdu_info->rx_msdu_info[user_id].flow_idx =
  1538. HAL_RX_MSDU_END_FLOW_IDX_GET(rx_tlv);
  1539. }
  1540. return HAL_TLV_STATUS_MSDU_END;
  1541. case 0:
  1542. return HAL_TLV_STATUS_PPDU_DONE;
  1543. default:
  1544. if (hal_rx_handle_other_tlvs(tlv_tag, rx_tlv, ppdu_info))
  1545. unhandled = false;
  1546. else
  1547. unhandled = true;
  1548. break;
  1549. }
  1550. if (!unhandled)
  1551. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1552. "%s TLV type: %d, TLV len:%d %s",
  1553. __func__, tlv_tag, tlv_len,
  1554. unhandled == true ? "unhandled" : "");
  1555. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1556. rx_tlv, tlv_len);
  1557. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1558. }
  1559. /**
  1560. * hal_tx_comp_get_release_reason_generic_li() - TQM Release reason
  1561. * @hal_desc: completion ring descriptor pointer
  1562. *
  1563. * This function will return the type of pointer - buffer or descriptor
  1564. *
  1565. * Return: buffer type
  1566. */
  1567. static inline uint8_t hal_tx_comp_get_release_reason_generic_li(void *hal_desc)
  1568. {
  1569. uint32_t comp_desc =
  1570. *(uint32_t *)(((uint8_t *)hal_desc) +
  1571. WBM_RELEASE_RING_2_TQM_RELEASE_REASON_OFFSET);
  1572. return (comp_desc & WBM_RELEASE_RING_2_TQM_RELEASE_REASON_MASK) >>
  1573. WBM_RELEASE_RING_2_TQM_RELEASE_REASON_LSB;
  1574. }
  1575. /**
  1576. * hal_get_wbm_internal_error_generic_li() - is WBM internal error
  1577. * @hal_desc: completion ring descriptor pointer
  1578. *
  1579. * This function will return 0 or 1 - is it WBM internal error or not
  1580. *
  1581. * Return: uint8_t
  1582. */
  1583. static inline uint8_t hal_get_wbm_internal_error_generic_li(void *hal_desc)
  1584. {
  1585. uint32_t comp_desc =
  1586. *(uint32_t *)(((uint8_t *)hal_desc) +
  1587. HAL_WBM_INTERNAL_ERROR_OFFSET);
  1588. return (comp_desc & HAL_WBM_INTERNAL_ERROR_MASK) >>
  1589. HAL_WBM_INTERNAL_ERROR_LSB;
  1590. }
  1591. /**
  1592. * hal_rx_dump_mpdu_start_tlv_generic_li: dump RX mpdu_start TLV in structured
  1593. * human readable format.
  1594. * @mpdu_start: pointer the rx_attention TLV in pkt.
  1595. * @dbg_level: log level.
  1596. *
  1597. * Return: void
  1598. */
  1599. static inline void hal_rx_dump_mpdu_start_tlv_generic_li(void *mpdustart,
  1600. uint8_t dbg_level)
  1601. {
  1602. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  1603. struct rx_mpdu_info *mpdu_info =
  1604. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  1605. hal_verbose_debug(
  1606. "rx_mpdu_start tlv (1/5) - "
  1607. "rxpcu_mpdu_filter_in_category: %x "
  1608. "sw_frame_group_id: %x "
  1609. "ndp_frame: %x "
  1610. "phy_err: %x "
  1611. "phy_err_during_mpdu_header: %x "
  1612. "protocol_version_err: %x "
  1613. "ast_based_lookup_valid: %x "
  1614. "phy_ppdu_id: %x "
  1615. "ast_index: %x "
  1616. "sw_peer_id: %x "
  1617. "mpdu_frame_control_valid: %x "
  1618. "mpdu_duration_valid: %x "
  1619. "mac_addr_ad1_valid: %x "
  1620. "mac_addr_ad2_valid: %x "
  1621. "mac_addr_ad3_valid: %x "
  1622. "mac_addr_ad4_valid: %x "
  1623. "mpdu_sequence_control_valid: %x "
  1624. "mpdu_qos_control_valid: %x "
  1625. "mpdu_ht_control_valid: %x "
  1626. "frame_encryption_info_valid: %x ",
  1627. mpdu_info->rxpcu_mpdu_filter_in_category,
  1628. mpdu_info->sw_frame_group_id,
  1629. mpdu_info->ndp_frame,
  1630. mpdu_info->phy_err,
  1631. mpdu_info->phy_err_during_mpdu_header,
  1632. mpdu_info->protocol_version_err,
  1633. mpdu_info->ast_based_lookup_valid,
  1634. mpdu_info->phy_ppdu_id,
  1635. mpdu_info->ast_index,
  1636. mpdu_info->sw_peer_id,
  1637. mpdu_info->mpdu_frame_control_valid,
  1638. mpdu_info->mpdu_duration_valid,
  1639. mpdu_info->mac_addr_ad1_valid,
  1640. mpdu_info->mac_addr_ad2_valid,
  1641. mpdu_info->mac_addr_ad3_valid,
  1642. mpdu_info->mac_addr_ad4_valid,
  1643. mpdu_info->mpdu_sequence_control_valid,
  1644. mpdu_info->mpdu_qos_control_valid,
  1645. mpdu_info->mpdu_ht_control_valid,
  1646. mpdu_info->frame_encryption_info_valid);
  1647. hal_verbose_debug(
  1648. "rx_mpdu_start tlv (2/5) - "
  1649. "fr_ds: %x "
  1650. "to_ds: %x "
  1651. "encrypted: %x "
  1652. "mpdu_retry: %x "
  1653. "mpdu_sequence_number: %x "
  1654. "epd_en: %x "
  1655. "all_frames_shall_be_encrypted: %x "
  1656. "encrypt_type: %x "
  1657. "mesh_sta: %x "
  1658. "bssid_hit: %x "
  1659. "bssid_number: %x "
  1660. "tid: %x "
  1661. "pn_31_0: %x "
  1662. "pn_63_32: %x "
  1663. "pn_95_64: %x "
  1664. "pn_127_96: %x "
  1665. "peer_meta_data: %x "
  1666. "rxpt_classify_info.reo_destination_indication: %x "
  1667. "rxpt_classify_info.use_flow_id_toeplitz_clfy: %x "
  1668. "rx_reo_queue_desc_addr_31_0: %x ",
  1669. mpdu_info->fr_ds,
  1670. mpdu_info->to_ds,
  1671. mpdu_info->encrypted,
  1672. mpdu_info->mpdu_retry,
  1673. mpdu_info->mpdu_sequence_number,
  1674. mpdu_info->epd_en,
  1675. mpdu_info->all_frames_shall_be_encrypted,
  1676. mpdu_info->encrypt_type,
  1677. mpdu_info->mesh_sta,
  1678. mpdu_info->bssid_hit,
  1679. mpdu_info->bssid_number,
  1680. mpdu_info->tid,
  1681. mpdu_info->pn_31_0,
  1682. mpdu_info->pn_63_32,
  1683. mpdu_info->pn_95_64,
  1684. mpdu_info->pn_127_96,
  1685. mpdu_info->peer_meta_data,
  1686. mpdu_info->rxpt_classify_info_details.reo_destination_indication,
  1687. mpdu_info->rxpt_classify_info_details.use_flow_id_toeplitz_clfy,
  1688. mpdu_info->rx_reo_queue_desc_addr_31_0);
  1689. hal_verbose_debug(
  1690. "rx_mpdu_start tlv (3/5) - "
  1691. "rx_reo_queue_desc_addr_39_32: %x "
  1692. "receive_queue_number: %x "
  1693. "pre_delim_err_warning: %x "
  1694. "first_delim_err: %x "
  1695. "key_id_octet: %x "
  1696. "new_peer_entry: %x "
  1697. "decrypt_needed: %x "
  1698. "decap_type: %x "
  1699. "rx_insert_vlan_c_tag_padding: %x "
  1700. "rx_insert_vlan_s_tag_padding: %x "
  1701. "strip_vlan_c_tag_decap: %x "
  1702. "strip_vlan_s_tag_decap: %x "
  1703. "pre_delim_count: %x "
  1704. "ampdu_flag: %x "
  1705. "bar_frame: %x "
  1706. "mpdu_length: %x "
  1707. "first_mpdu: %x "
  1708. "mcast_bcast: %x "
  1709. "ast_index_not_found: %x "
  1710. "ast_index_timeout: %x ",
  1711. mpdu_info->rx_reo_queue_desc_addr_39_32,
  1712. mpdu_info->receive_queue_number,
  1713. mpdu_info->pre_delim_err_warning,
  1714. mpdu_info->first_delim_err,
  1715. mpdu_info->key_id_octet,
  1716. mpdu_info->new_peer_entry,
  1717. mpdu_info->decrypt_needed,
  1718. mpdu_info->decap_type,
  1719. mpdu_info->rx_insert_vlan_c_tag_padding,
  1720. mpdu_info->rx_insert_vlan_s_tag_padding,
  1721. mpdu_info->strip_vlan_c_tag_decap,
  1722. mpdu_info->strip_vlan_s_tag_decap,
  1723. mpdu_info->pre_delim_count,
  1724. mpdu_info->ampdu_flag,
  1725. mpdu_info->bar_frame,
  1726. mpdu_info->mpdu_length,
  1727. mpdu_info->first_mpdu,
  1728. mpdu_info->mcast_bcast,
  1729. mpdu_info->ast_index_not_found,
  1730. mpdu_info->ast_index_timeout);
  1731. hal_verbose_debug(
  1732. "rx_mpdu_start tlv (4/5) - "
  1733. "power_mgmt: %x "
  1734. "non_qos: %x "
  1735. "null_data: %x "
  1736. "mgmt_type: %x "
  1737. "ctrl_type: %x "
  1738. "more_data: %x "
  1739. "eosp: %x "
  1740. "fragment_flag: %x "
  1741. "order: %x "
  1742. "u_apsd_trigger: %x "
  1743. "encrypt_required: %x "
  1744. "directed: %x "
  1745. "mpdu_frame_control_field: %x "
  1746. "mpdu_duration_field: %x "
  1747. "mac_addr_ad1_31_0: %x "
  1748. "mac_addr_ad1_47_32: %x "
  1749. "mac_addr_ad2_15_0: %x "
  1750. "mac_addr_ad2_47_16: %x "
  1751. "mac_addr_ad3_31_0: %x "
  1752. "mac_addr_ad3_47_32: %x ",
  1753. mpdu_info->power_mgmt,
  1754. mpdu_info->non_qos,
  1755. mpdu_info->null_data,
  1756. mpdu_info->mgmt_type,
  1757. mpdu_info->ctrl_type,
  1758. mpdu_info->more_data,
  1759. mpdu_info->eosp,
  1760. mpdu_info->fragment_flag,
  1761. mpdu_info->order,
  1762. mpdu_info->u_apsd_trigger,
  1763. mpdu_info->encrypt_required,
  1764. mpdu_info->directed,
  1765. mpdu_info->mpdu_frame_control_field,
  1766. mpdu_info->mpdu_duration_field,
  1767. mpdu_info->mac_addr_ad1_31_0,
  1768. mpdu_info->mac_addr_ad1_47_32,
  1769. mpdu_info->mac_addr_ad2_15_0,
  1770. mpdu_info->mac_addr_ad2_47_16,
  1771. mpdu_info->mac_addr_ad3_31_0,
  1772. mpdu_info->mac_addr_ad3_47_32);
  1773. hal_verbose_debug(
  1774. "rx_mpdu_start tlv (5/5) - "
  1775. "mpdu_sequence_control_field: %x "
  1776. "mac_addr_ad4_31_0: %x "
  1777. "mac_addr_ad4_47_32: %x "
  1778. "mpdu_qos_control_field: %x "
  1779. "mpdu_ht_control_field: %x ",
  1780. mpdu_info->mpdu_sequence_control_field,
  1781. mpdu_info->mac_addr_ad4_31_0,
  1782. mpdu_info->mac_addr_ad4_47_32,
  1783. mpdu_info->mpdu_qos_control_field,
  1784. mpdu_info->mpdu_ht_control_field);
  1785. }
  1786. /**
  1787. * hal_tx_set_pcp_tid_map_generic_li() - Configure default PCP to TID map table
  1788. * @soc: HAL SoC context
  1789. * @map: PCP-TID mapping table
  1790. *
  1791. * PCP are mapped to 8 TID values using TID values programmed
  1792. * in one set of mapping registers PCP_TID_MAP_<0 to 6>
  1793. * The mapping register has TID mapping for 8 PCP values
  1794. *
  1795. * Return: none
  1796. */
  1797. static void hal_tx_set_pcp_tid_map_generic_li(struct hal_soc *soc, uint8_t *map)
  1798. {
  1799. uint32_t addr, value;
  1800. addr = HWIO_TCL_R0_PCP_TID_MAP_ADDR(
  1801. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  1802. value = (map[0] |
  1803. (map[1] << HWIO_TCL_R0_PCP_TID_MAP_PCP_1_SHFT) |
  1804. (map[2] << HWIO_TCL_R0_PCP_TID_MAP_PCP_2_SHFT) |
  1805. (map[3] << HWIO_TCL_R0_PCP_TID_MAP_PCP_3_SHFT) |
  1806. (map[4] << HWIO_TCL_R0_PCP_TID_MAP_PCP_4_SHFT) |
  1807. (map[5] << HWIO_TCL_R0_PCP_TID_MAP_PCP_5_SHFT) |
  1808. (map[6] << HWIO_TCL_R0_PCP_TID_MAP_PCP_6_SHFT) |
  1809. (map[7] << HWIO_TCL_R0_PCP_TID_MAP_PCP_7_SHFT));
  1810. HAL_REG_WRITE(soc, addr, (value & HWIO_TCL_R0_PCP_TID_MAP_RMSK));
  1811. }
  1812. /**
  1813. * hal_tx_update_pcp_tid_generic_li() - Update the pcp tid map table with
  1814. * value received from user-space
  1815. * @soc: HAL SoC context
  1816. * @pcp: pcp value
  1817. * @tid : tid value
  1818. *
  1819. * Return: void
  1820. */
  1821. static void
  1822. hal_tx_update_pcp_tid_generic_li(struct hal_soc *soc,
  1823. uint8_t pcp, uint8_t tid)
  1824. {
  1825. uint32_t addr, value, regval;
  1826. addr = HWIO_TCL_R0_PCP_TID_MAP_ADDR(
  1827. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  1828. value = (uint32_t)tid << (HAL_TX_BITS_PER_TID * pcp);
  1829. /* Read back previous PCP TID config and update
  1830. * with new config.
  1831. */
  1832. regval = HAL_REG_READ(soc, addr);
  1833. regval &= ~(HAL_TX_TID_BITS_MASK << (HAL_TX_BITS_PER_TID * pcp));
  1834. regval |= value;
  1835. HAL_REG_WRITE(soc, addr,
  1836. (regval & HWIO_TCL_R0_PCP_TID_MAP_RMSK));
  1837. }
  1838. /**
  1839. * hal_tx_update_tidmap_prty_generic_li() - Update the tid map priority
  1840. * @soc: HAL SoC context
  1841. * @val: priority value
  1842. *
  1843. * Return: void
  1844. */
  1845. static
  1846. void hal_tx_update_tidmap_prty_generic_li(struct hal_soc *soc, uint8_t value)
  1847. {
  1848. uint32_t addr;
  1849. addr = HWIO_TCL_R0_TID_MAP_PRTY_ADDR(
  1850. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  1851. HAL_REG_WRITE(soc, addr,
  1852. (value & HWIO_TCL_R0_TID_MAP_PRTY_RMSK));
  1853. }
  1854. /**
  1855. * hal_rx_msdu_packet_metadata_get(): API to get the
  1856. * msdu information from rx_msdu_end TLV
  1857. *
  1858. * @ buf: pointer to the start of RX PKT TLV headers
  1859. * @ hal_rx_msdu_metadata: pointer to the msdu info structure
  1860. */
  1861. static void
  1862. hal_rx_msdu_packet_metadata_get_generic_li(uint8_t *buf,
  1863. void *pkt_msdu_metadata)
  1864. {
  1865. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1866. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1867. struct hal_rx_msdu_metadata *msdu_metadata =
  1868. (struct hal_rx_msdu_metadata *)pkt_msdu_metadata;
  1869. msdu_metadata->l3_hdr_pad =
  1870. HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  1871. msdu_metadata->sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  1872. msdu_metadata->da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  1873. msdu_metadata->sa_sw_peer_id =
  1874. HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1875. }
  1876. /**
  1877. * hal_rx_msdu_end_offset_get_generic(): API to get the
  1878. * msdu_end structure offset rx_pkt_tlv structure
  1879. *
  1880. * NOTE: API returns offset of msdu_end TLV from structure
  1881. * rx_pkt_tlvs
  1882. */
  1883. static uint32_t hal_rx_msdu_end_offset_get_generic(void)
  1884. {
  1885. return RX_PKT_TLV_OFFSET(msdu_end_tlv);
  1886. }
  1887. /**
  1888. * hal_rx_attn_offset_get_generic(): API to get the
  1889. * msdu_end structure offset rx_pkt_tlv structure
  1890. *
  1891. * NOTE: API returns offset of attn TLV from structure
  1892. * rx_pkt_tlvs
  1893. */
  1894. static uint32_t hal_rx_attn_offset_get_generic(void)
  1895. {
  1896. return RX_PKT_TLV_OFFSET(attn_tlv);
  1897. }
  1898. /**
  1899. * hal_rx_msdu_start_offset_get_generic(): API to get the
  1900. * msdu_start structure offset rx_pkt_tlv structure
  1901. *
  1902. * NOTE: API returns offset of attn TLV from structure
  1903. * rx_pkt_tlvs
  1904. */
  1905. static uint32_t hal_rx_msdu_start_offset_get_generic(void)
  1906. {
  1907. return RX_PKT_TLV_OFFSET(msdu_start_tlv);
  1908. }
  1909. /**
  1910. * hal_rx_mpdu_start_offset_get_generic(): API to get the
  1911. * mpdu_start structure offset rx_pkt_tlv structure
  1912. *
  1913. * NOTE: API returns offset of attn TLV from structure
  1914. * rx_pkt_tlvs
  1915. */
  1916. static uint32_t hal_rx_mpdu_start_offset_get_generic(void)
  1917. {
  1918. return RX_PKT_TLV_OFFSET(mpdu_start_tlv);
  1919. }
  1920. /**
  1921. * hal_rx_mpdu_end_offset_get_generic(): API to get the
  1922. * mpdu_end structure offset rx_pkt_tlv structure
  1923. *
  1924. * NOTE: API returns offset of attn TLV from structure
  1925. * rx_pkt_tlvs
  1926. */
  1927. static uint32_t hal_rx_mpdu_end_offset_get_generic(void)
  1928. {
  1929. return RX_PKT_TLV_OFFSET(mpdu_end_tlv);
  1930. }
  1931. #ifndef NO_RX_PKT_HDR_TLV
  1932. static uint32_t hal_rx_pkt_tlv_offset_get_generic(void)
  1933. {
  1934. return RX_PKT_TLV_OFFSET(pkt_hdr_tlv);
  1935. }
  1936. #endif
  1937. #if defined(QDF_BIG_ENDIAN_MACHINE)
  1938. /**
  1939. * hal_setup_reo_swap() - Set the swap flag for big endian machines
  1940. * @soc: HAL soc handle
  1941. *
  1942. * Return: None
  1943. */
  1944. static inline void hal_setup_reo_swap(struct hal_soc *soc)
  1945. {
  1946. uint32_t reg_val;
  1947. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_CACHE_CTL_CONFIG_ADDR(
  1948. SEQ_WCSS_UMAC_REO_REG_OFFSET));
  1949. reg_val |= HAL_SM(HWIO_REO_R0_CACHE_CTL_CONFIG, WRITE_STRUCT_SWAP, 1);
  1950. reg_val |= HAL_SM(HWIO_REO_R0_CACHE_CTL_CONFIG, READ_STRUCT_SWAP, 1);
  1951. HAL_REG_WRITE(soc, HWIO_REO_R0_CACHE_CTL_CONFIG_ADDR(
  1952. SEQ_WCSS_UMAC_REO_REG_OFFSET), reg_val);
  1953. }
  1954. #else
  1955. static inline void hal_setup_reo_swap(struct hal_soc *soc)
  1956. {
  1957. }
  1958. #endif
  1959. /**
  1960. * hal_reo_setup_generic_li - Initialize HW REO block
  1961. *
  1962. * @hal_soc: Opaque HAL SOC handle
  1963. * @reo_params: parameters needed by HAL for REO config
  1964. */
  1965. static
  1966. void hal_reo_setup_generic_li(struct hal_soc *soc, void *reoparams)
  1967. {
  1968. uint32_t reg_val;
  1969. struct hal_reo_params *reo_params = (struct hal_reo_params *)reoparams;
  1970. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1971. SEQ_WCSS_UMAC_REO_REG_OFFSET));
  1972. hal_reo_config(soc, reg_val, reo_params);
  1973. /* Other ring enable bits and REO_ENABLE will be set by FW */
  1974. /* TODO: Setup destination ring mapping if enabled */
  1975. /* TODO: Error destination ring setting is left to default.
  1976. * Default setting is to send all errors to release ring.
  1977. */
  1978. /* Set the reo descriptor swap bits in case of BIG endian platform */
  1979. hal_setup_reo_swap(soc);
  1980. HAL_REG_WRITE(soc,
  1981. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(
  1982. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1983. HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000);
  1984. HAL_REG_WRITE(soc,
  1985. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(
  1986. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1987. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1988. HAL_REG_WRITE(soc,
  1989. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(
  1990. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1991. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1992. HAL_REG_WRITE(soc,
  1993. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(
  1994. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1995. (HAL_DEFAULT_VO_REO_TIMEOUT_MS * 1000));
  1996. /*
  1997. * When hash based routing is enabled, routing of the rx packet
  1998. * is done based on the following value: 1 _ _ _ _ The last 4
  1999. * bits are based on hash[3:0]. This means the possible values
  2000. * are 0x10 to 0x1f. This value is used to look-up the
  2001. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  2002. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  2003. * registers need to be configured to set-up the 16 entries to
  2004. * map the hash values to a ring number. There are 3 bits per
  2005. * hash entry – which are mapped as follows:
  2006. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  2007. * 7: NOT_USED.
  2008. */
  2009. if (reo_params->rx_hash_enabled) {
  2010. if (reo_params->remap0)
  2011. HAL_REG_WRITE(soc,
  2012. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR(
  2013. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  2014. reo_params->remap0);
  2015. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR 0x%x",
  2016. HAL_REG_READ(soc,
  2017. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR(
  2018. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  2019. HAL_REG_WRITE(soc,
  2020. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  2021. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  2022. reo_params->remap1);
  2023. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  2024. HAL_REG_READ(soc,
  2025. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  2026. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  2027. HAL_REG_WRITE(soc,
  2028. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  2029. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  2030. reo_params->remap2);
  2031. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x",
  2032. HAL_REG_READ(soc,
  2033. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  2034. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  2035. }
  2036. /* TODO: Check if the following registers shoould be setup by host:
  2037. * AGING_CONTROL
  2038. * HIGH_MEMORY_THRESHOLD
  2039. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  2040. * GLOBAL_LINK_DESC_COUNT_CTRL
  2041. */
  2042. }
  2043. /**
  2044. * hal_setup_link_idle_list_generic_li - Setup scattered idle list using the
  2045. * buffer list provided
  2046. *
  2047. * @hal_soc: Opaque HAL SOC handle
  2048. * @scatter_bufs_base_paddr: Array of physical base addresses
  2049. * @scatter_bufs_base_vaddr: Array of virtual base addresses
  2050. * @num_scatter_bufs: Number of scatter buffers in the above lists
  2051. * @scatter_buf_size: Size of each scatter buffer
  2052. * @last_buf_end_offset: Offset to the last entry
  2053. * @num_entries: Total entries of all scatter bufs
  2054. *
  2055. * Return: None
  2056. */
  2057. static void
  2058. hal_setup_link_idle_list_generic_li(struct hal_soc *soc,
  2059. qdf_dma_addr_t scatter_bufs_base_paddr[],
  2060. void *scatter_bufs_base_vaddr[],
  2061. uint32_t num_scatter_bufs,
  2062. uint32_t scatter_buf_size,
  2063. uint32_t last_buf_end_offset,
  2064. uint32_t num_entries)
  2065. {
  2066. int i;
  2067. uint32_t *prev_buf_link_ptr = NULL;
  2068. uint32_t reg_scatter_buf_size, reg_tot_scatter_buf_size;
  2069. uint32_t val;
  2070. /* Link the scatter buffers */
  2071. for (i = 0; i < num_scatter_bufs; i++) {
  2072. if (i > 0) {
  2073. prev_buf_link_ptr[0] =
  2074. scatter_bufs_base_paddr[i] & 0xffffffff;
  2075. prev_buf_link_ptr[1] = HAL_SM(
  2076. HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB,
  2077. BASE_ADDRESS_39_32,
  2078. ((uint64_t)(scatter_bufs_base_paddr[i])
  2079. >> 32)) | HAL_SM(
  2080. HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB,
  2081. ADDRESS_MATCH_TAG,
  2082. ADDRESS_MATCH_TAG_VAL);
  2083. }
  2084. prev_buf_link_ptr = (uint32_t *)(scatter_bufs_base_vaddr[i] +
  2085. scatter_buf_size - WBM_IDLE_SCATTER_BUF_NEXT_PTR_SIZE);
  2086. }
  2087. /* TBD: Register programming partly based on MLD & the rest based on
  2088. * inputs from HW team. Not complete yet.
  2089. */
  2090. reg_scatter_buf_size = (scatter_buf_size -
  2091. WBM_IDLE_SCATTER_BUF_NEXT_PTR_SIZE) / 64;
  2092. reg_tot_scatter_buf_size = ((scatter_buf_size -
  2093. WBM_IDLE_SCATTER_BUF_NEXT_PTR_SIZE) * num_scatter_bufs) / 64;
  2094. HAL_REG_WRITE(soc,
  2095. HWIO_WBM_R0_IDLE_LIST_CONTROL_ADDR
  2096. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2097. HAL_SM(HWIO_WBM_R0_IDLE_LIST_CONTROL,
  2098. SCATTER_BUFFER_SIZE,
  2099. reg_scatter_buf_size) |
  2100. HAL_SM(HWIO_WBM_R0_IDLE_LIST_CONTROL,
  2101. LINK_DESC_IDLE_LIST_MODE, 0x1));
  2102. HAL_REG_WRITE(soc,
  2103. HWIO_WBM_R0_IDLE_LIST_SIZE_ADDR
  2104. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2105. HAL_SM(HWIO_WBM_R0_IDLE_LIST_SIZE,
  2106. SCATTER_RING_SIZE_OF_IDLE_LINK_DESC_LIST,
  2107. reg_tot_scatter_buf_size));
  2108. HAL_REG_WRITE(soc,
  2109. HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_LSB_ADDR
  2110. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2111. scatter_bufs_base_paddr[0] & 0xffffffff);
  2112. HAL_REG_WRITE(soc,
  2113. HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB_ADDR
  2114. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2115. ((uint64_t)(scatter_bufs_base_paddr[0]) >> 32) &
  2116. HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB_BASE_ADDRESS_39_32_BMSK);
  2117. HAL_REG_WRITE(soc,
  2118. HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB_ADDR
  2119. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2120. HAL_SM(HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB,
  2121. BASE_ADDRESS_39_32,
  2122. ((uint64_t)(scatter_bufs_base_paddr[0]) >> 32)) |
  2123. HAL_SM(HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB,
  2124. ADDRESS_MATCH_TAG, ADDRESS_MATCH_TAG_VAL));
  2125. /* ADDRESS_MATCH_TAG field in the above register is expected to match
  2126. * with the upper bits of link pointer. The above write sets this field
  2127. * to zero and we are also setting the upper bits of link pointers to
  2128. * zero while setting up the link list of scatter buffers above
  2129. */
  2130. /* Setup head and tail pointers for the idle list */
  2131. HAL_REG_WRITE(soc,
  2132. HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_HEAD_INFO_IX0_ADDR
  2133. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2134. scatter_bufs_base_paddr[num_scatter_bufs - 1] &
  2135. 0xffffffff);
  2136. HAL_REG_WRITE(soc,
  2137. HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_HEAD_INFO_IX1_ADDR
  2138. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2139. HAL_SM(HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_HEAD_INFO_IX1,
  2140. BUFFER_ADDRESS_39_32,
  2141. ((uint64_t)(scatter_bufs_base_paddr
  2142. [num_scatter_bufs - 1]) >> 32)) |
  2143. HAL_SM(HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_HEAD_INFO_IX1,
  2144. HEAD_POINTER_OFFSET, last_buf_end_offset >> 2));
  2145. HAL_REG_WRITE(soc,
  2146. HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_HEAD_INFO_IX0_ADDR
  2147. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2148. scatter_bufs_base_paddr[0] & 0xffffffff);
  2149. HAL_REG_WRITE(soc,
  2150. HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_TAIL_INFO_IX0_ADDR
  2151. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2152. scatter_bufs_base_paddr[0] & 0xffffffff);
  2153. HAL_REG_WRITE(soc,
  2154. HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_TAIL_INFO_IX1_ADDR
  2155. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2156. HAL_SM(HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_TAIL_INFO_IX1,
  2157. BUFFER_ADDRESS_39_32,
  2158. ((uint64_t)(scatter_bufs_base_paddr[0]) >> 32)) |
  2159. HAL_SM(HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_TAIL_INFO_IX1,
  2160. TAIL_POINTER_OFFSET, 0));
  2161. HAL_REG_WRITE(soc,
  2162. HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_HP_ADDR
  2163. (SEQ_WCSS_UMAC_WBM_REG_OFFSET), 2 * num_entries);
  2164. /* Set RING_ID_DISABLE */
  2165. val = HAL_SM(HWIO_WBM_R0_WBM_IDLE_LINK_RING_MISC, RING_ID_DISABLE, 1);
  2166. /*
  2167. * SRNG_ENABLE bit is not available in HWK v1 (QCA8074v1). Hence
  2168. * check the presence of the bit before toggling it.
  2169. */
  2170. #ifdef HWIO_WBM_R0_WBM_IDLE_LINK_RING_MISC_SRNG_ENABLE_BMSK
  2171. val |= HAL_SM(HWIO_WBM_R0_WBM_IDLE_LINK_RING_MISC, SRNG_ENABLE, 1);
  2172. #endif
  2173. HAL_REG_WRITE(soc,
  2174. HWIO_WBM_R0_WBM_IDLE_LINK_RING_MISC_ADDR
  2175. (SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2176. val);
  2177. }
  2178. #ifdef TCL_DATA_CMD_2_SEARCH_TYPE_OFFSET
  2179. /**
  2180. * hal_tx_desc_set_search_type_generic_li - Set the search type value
  2181. * @desc: Handle to Tx Descriptor
  2182. * @search_type: search type
  2183. * 0 – Normal search
  2184. * 1 – Index based address search
  2185. * 2 – Index based flow search
  2186. *
  2187. * Return: void
  2188. */
  2189. static inline
  2190. void hal_tx_desc_set_search_type_generic_li(void *desc, uint8_t search_type)
  2191. {
  2192. HAL_SET_FLD(desc, TCL_DATA_CMD_2, SEARCH_TYPE) |=
  2193. HAL_TX_SM(TCL_DATA_CMD_2, SEARCH_TYPE, search_type);
  2194. }
  2195. #else
  2196. static inline
  2197. void hal_tx_desc_set_search_type_generic_li(void *desc, uint8_t search_type)
  2198. {
  2199. }
  2200. #endif
  2201. #ifdef TCL_DATA_CMD_5_SEARCH_INDEX_OFFSET
  2202. /**
  2203. * hal_tx_desc_set_search_index_generic_li - Set the search index value
  2204. * @desc: Handle to Tx Descriptor
  2205. * @search_index: The index that will be used for index based address or
  2206. * flow search. The field is valid when 'search_type' is
  2207. * 1 0r 2
  2208. *
  2209. * Return: void
  2210. */
  2211. static inline
  2212. void hal_tx_desc_set_search_index_generic_li(void *desc, uint32_t search_index)
  2213. {
  2214. HAL_SET_FLD(desc, TCL_DATA_CMD_5, SEARCH_INDEX) |=
  2215. HAL_TX_SM(TCL_DATA_CMD_5, SEARCH_INDEX, search_index);
  2216. }
  2217. #else
  2218. static inline
  2219. void hal_tx_desc_set_search_index_generic_li(void *desc, uint32_t search_index)
  2220. {
  2221. }
  2222. #endif
  2223. #ifdef TCL_DATA_CMD_5_CACHE_SET_NUM_OFFSET
  2224. /**
  2225. * hal_tx_desc_set_cache_set_num_generic_li - Set the cache-set-num value
  2226. * @desc: Handle to Tx Descriptor
  2227. * @cache_num: Cache set number that should be used to cache the index
  2228. * based search results, for address and flow search.
  2229. * This value should be equal to LSB four bits of the hash value
  2230. * of match data, in case of search index points to an entry
  2231. * which may be used in content based search also. The value can
  2232. * be anything when the entry pointed by search index will not be
  2233. * used for content based search.
  2234. *
  2235. * Return: void
  2236. */
  2237. static inline
  2238. void hal_tx_desc_set_cache_set_num_generic_li(void *desc, uint8_t cache_num)
  2239. {
  2240. HAL_SET_FLD(desc, TCL_DATA_CMD_5, CACHE_SET_NUM) |=
  2241. HAL_TX_SM(TCL_DATA_CMD_5, CACHE_SET_NUM, cache_num);
  2242. }
  2243. #else
  2244. static inline
  2245. void hal_tx_desc_set_cache_set_num_generic_li(void *desc, uint8_t cache_num)
  2246. {
  2247. }
  2248. #endif
  2249. #ifdef WLAN_SUPPORT_RX_FISA
  2250. /**
  2251. * hal_rx_flow_get_tuple_info_li() - Setup a flow search entry in HW FST
  2252. * @fst: Pointer to the Rx Flow Search Table
  2253. * @hal_hash: HAL 5 tuple hash
  2254. * @tuple_info: 5-tuple info of the flow returned to the caller
  2255. *
  2256. * Return: Success/Failure
  2257. */
  2258. static void *
  2259. hal_rx_flow_get_tuple_info_li(uint8_t *rx_fst, uint32_t hal_hash,
  2260. uint8_t *flow_tuple_info)
  2261. {
  2262. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  2263. void *hal_fse = NULL;
  2264. struct hal_flow_tuple_info *tuple_info
  2265. = (struct hal_flow_tuple_info *)flow_tuple_info;
  2266. hal_fse = (uint8_t *)fst->base_vaddr +
  2267. (hal_hash * HAL_RX_FST_ENTRY_SIZE);
  2268. if (!hal_fse || !tuple_info)
  2269. return NULL;
  2270. if (!HAL_GET_FLD(hal_fse, RX_FLOW_SEARCH_ENTRY_9, VALID))
  2271. return NULL;
  2272. tuple_info->src_ip_127_96 =
  2273. qdf_ntohl(HAL_GET_FLD(hal_fse,
  2274. RX_FLOW_SEARCH_ENTRY_0,
  2275. SRC_IP_127_96));
  2276. tuple_info->src_ip_95_64 =
  2277. qdf_ntohl(HAL_GET_FLD(hal_fse,
  2278. RX_FLOW_SEARCH_ENTRY_1,
  2279. SRC_IP_95_64));
  2280. tuple_info->src_ip_63_32 =
  2281. qdf_ntohl(HAL_GET_FLD(hal_fse,
  2282. RX_FLOW_SEARCH_ENTRY_2,
  2283. SRC_IP_63_32));
  2284. tuple_info->src_ip_31_0 =
  2285. qdf_ntohl(HAL_GET_FLD(hal_fse,
  2286. RX_FLOW_SEARCH_ENTRY_3,
  2287. SRC_IP_31_0));
  2288. tuple_info->dest_ip_127_96 =
  2289. qdf_ntohl(HAL_GET_FLD(hal_fse,
  2290. RX_FLOW_SEARCH_ENTRY_4,
  2291. DEST_IP_127_96));
  2292. tuple_info->dest_ip_95_64 =
  2293. qdf_ntohl(HAL_GET_FLD(hal_fse,
  2294. RX_FLOW_SEARCH_ENTRY_5,
  2295. DEST_IP_95_64));
  2296. tuple_info->dest_ip_63_32 =
  2297. qdf_ntohl(HAL_GET_FLD(hal_fse,
  2298. RX_FLOW_SEARCH_ENTRY_6,
  2299. DEST_IP_63_32));
  2300. tuple_info->dest_ip_31_0 =
  2301. qdf_ntohl(HAL_GET_FLD(hal_fse,
  2302. RX_FLOW_SEARCH_ENTRY_7,
  2303. DEST_IP_31_0));
  2304. tuple_info->dest_port = HAL_GET_FLD(hal_fse,
  2305. RX_FLOW_SEARCH_ENTRY_8,
  2306. DEST_PORT);
  2307. tuple_info->src_port = HAL_GET_FLD(hal_fse,
  2308. RX_FLOW_SEARCH_ENTRY_8,
  2309. SRC_PORT);
  2310. tuple_info->l4_protocol = HAL_GET_FLD(hal_fse,
  2311. RX_FLOW_SEARCH_ENTRY_9,
  2312. L4_PROTOCOL);
  2313. return hal_fse;
  2314. }
  2315. /**
  2316. * hal_rx_flow_delete_entry_li() - Setup a flow search entry in HW FST
  2317. * @fst: Pointer to the Rx Flow Search Table
  2318. * @hal_rx_fse: Pointer to the Rx Flow that is to be deleted from the FST
  2319. *
  2320. * Return: Success/Failure
  2321. */
  2322. static QDF_STATUS
  2323. hal_rx_flow_delete_entry_li(uint8_t *rx_fst, void *hal_rx_fse)
  2324. {
  2325. uint8_t *fse = (uint8_t *)hal_rx_fse;
  2326. if (!HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID))
  2327. return QDF_STATUS_E_NOENT;
  2328. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  2329. return QDF_STATUS_SUCCESS;
  2330. }
  2331. /**
  2332. * hal_rx_fst_get_fse_size_li() - Retrieve the size of each entry
  2333. *
  2334. * Return: size of each entry/flow in Rx FST
  2335. */
  2336. static inline uint32_t
  2337. hal_rx_fst_get_fse_size_li(void)
  2338. {
  2339. return HAL_RX_FST_ENTRY_SIZE;
  2340. }
  2341. #else
  2342. static inline void *
  2343. hal_rx_flow_get_tuple_info_li(uint8_t *rx_fst, uint32_t hal_hash,
  2344. uint8_t *flow_tuple_info)
  2345. {
  2346. return NULL;
  2347. }
  2348. static inline QDF_STATUS
  2349. hal_rx_flow_delete_entry_li(uint8_t *rx_fst, void *hal_rx_fse)
  2350. {
  2351. return QDF_STATUS_SUCCESS;
  2352. }
  2353. static inline uint32_t
  2354. hal_rx_fst_get_fse_size_li(void)
  2355. {
  2356. return 0;
  2357. }
  2358. #endif /* WLAN_SUPPORT_RX_FISA */
  2359. #endif /* _HAL_LI_GENERIC_API_H_ */