hal_tx.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #if !defined(HAL_TX_H)
  20. #define HAL_TX_H
  21. /*---------------------------------------------------------------------------
  22. Include files
  23. ---------------------------------------------------------------------------*/
  24. #include "hal_api.h"
  25. #include "wcss_version.h"
  26. #include "hal_hw_headers.h"
  27. #include "hal_tx_hw_defines.h"
  28. #define HAL_WBM_RELEASE_RING_2_BUFFER_TYPE 0
  29. #define HAL_WBM_RELEASE_RING_2_DESC_TYPE 1
  30. #define HAL_TX_DESC_TLV_TAG_OFFSET 1
  31. #define HAL_TX_DESC_TLV_LEN_OFFSET 10
  32. /*---------------------------------------------------------------------------
  33. Preprocessor definitions and constants
  34. ---------------------------------------------------------------------------*/
  35. #define HAL_OFFSET(block, field) block ## _ ## field ## _OFFSET
  36. #define HAL_TX_LSB(block, field) block ## _ ## field ## _LSB
  37. #define HAL_TX_MASK(block, field) block ## _ ## field ## _MASK
  38. #define HAL_TX_DESC_OFFSET(desc, block, field) \
  39. (((uint8_t *)desc) + HAL_OFFSET(block, field))
  40. #define HAL_SET_FLD(desc, block , field) \
  41. (*(uint32_t *) ((uint8_t *) desc + HAL_OFFSET(block, field)))
  42. #define HAL_SET_FLD_OFFSET(desc, block , field, offset) \
  43. (*(uint32_t *) ((uint8_t *) desc + HAL_OFFSET(block, field) + (offset)))
  44. #define HAL_SET_FLD_64(desc, block, field) \
  45. (*(uint64_t *)((uint8_t *)desc + HAL_OFFSET(block, field)))
  46. #define HAL_SET_FLD_OFFSET_64(desc, block, field, offset) \
  47. (*(uint64_t *)((uint8_t *)desc + HAL_OFFSET(block, field) + (offset)))
  48. #define HAL_TX_DESC_SET_TLV_HDR(desc, tag, len) \
  49. do { \
  50. uint32_t temp = 0; \
  51. temp |= (tag << HAL_TX_DESC_TLV_TAG_OFFSET); \
  52. temp |= (len << HAL_TX_DESC_TLV_LEN_OFFSET); \
  53. (*(uint32_t *)desc) = temp; \
  54. } while (0)
  55. #define HAL_TX_TCL_DATA_TAG WIFITCL_DATA_CMD_E
  56. #define HAL_TX_TCL_CMD_TAG WIFITCL_GSE_CMD_E
  57. #define HAL_TX_SM(block, field, value) \
  58. ((value << (block ## _ ## field ## _LSB)) & \
  59. (block ## _ ## field ## _MASK))
  60. #define HAL_TX_MS(block, field, value) \
  61. (((value) & (block ## _ ## field ## _MASK)) >> \
  62. (block ## _ ## field ## _LSB))
  63. #define HAL_TX_DESC_GET(desc, block, field) \
  64. HAL_TX_MS(block, field, HAL_SET_FLD(desc, block, field))
  65. #define HAL_TX_DESC_OFFSET_GET(desc, block, field, offset) \
  66. HAL_TX_MS(block, field, HAL_SET_FLD_OFFSET(desc, block, field, offset))
  67. #define HAL_TX_DESC_SUBBLOCK_GET(desc, block, sub, field) \
  68. HAL_TX_MS(sub, field, HAL_SET_FLD(desc, block, sub))
  69. #define HAL_TX_DESC_GET_64(desc, block, field) \
  70. HAL_TX_MS(block, field, HAL_SET_FLD_64(desc, block, field))
  71. #define HAL_TX_DESC_OFFSET_GET_64(desc, block, field, offset) \
  72. HAL_TX_MS(block, field, HAL_SET_FLD_OFFSET_64(desc, block, field,\
  73. offset))
  74. #define HAL_TX_DESC_SUBBLOCK_GET_64(desc, block, sub, field) \
  75. HAL_TX_MS(sub, field, HAL_SET_FLD_64(desc, block, sub))
  76. #define HAL_TX_BUF_TYPE_BUFFER 0
  77. #define HAL_TX_BUF_TYPE_EXT_DESC 1
  78. #define NUM_OF_DWORDS_TX_MSDU_EXTENSION 18
  79. #define HAL_TX_DESC_LEN_DWORDS (NUM_OF_DWORDS_TCL_DATA_CMD)
  80. #define HAL_TX_DESC_LEN_BYTES (NUM_OF_DWORDS_TCL_DATA_CMD * 4)
  81. #define HAL_TX_EXTENSION_DESC_LEN_DWORDS (NUM_OF_DWORDS_TX_MSDU_EXTENSION)
  82. #define HAL_TX_EXTENSION_DESC_LEN_BYTES (NUM_OF_DWORDS_TX_MSDU_EXTENSION * 4)
  83. #define NUM_OF_DWORDS_WBM_RELEASE_RING 8
  84. #define HAL_TX_COMPLETION_DESC_LEN_DWORDS (NUM_OF_DWORDS_WBM_RELEASE_RING)
  85. #define HAL_TX_COMPLETION_DESC_LEN_BYTES (NUM_OF_DWORDS_WBM_RELEASE_RING*4)
  86. #define HAL_TX_BITS_PER_TID 3
  87. #define HAL_TX_TID_BITS_MASK ((1 << HAL_TX_BITS_PER_TID) - 1)
  88. #define HAL_TX_NUM_DSCP_PER_REGISTER 10
  89. #define HAL_MAX_HW_DSCP_TID_MAPS 2
  90. #define HAL_MAX_HW_DSCP_TID_MAPS_11AX 32
  91. #define HAL_MAX_HW_DSCP_TID_V2_MAPS 48
  92. #define HTT_META_HEADER_LEN_BYTES 64
  93. #define HAL_TX_EXT_DESC_WITH_META_DATA \
  94. (HTT_META_HEADER_LEN_BYTES + HAL_TX_EXTENSION_DESC_LEN_BYTES)
  95. #define HAL_TX_NUM_PCP_PER_REGISTER 8
  96. /* Length of WBM release ring without the status words */
  97. #define HAL_TX_COMPLETION_DESC_BASE_LEN 12
  98. #define HAL_TX_COMP_RELEASE_SOURCE_TQM 0
  99. #define HAL_TX_COMP_RELEASE_SOURCE_REO 2
  100. #define HAL_TX_COMP_RELEASE_SOURCE_FW 3
  101. /* Define a place-holder release reason for FW */
  102. #define HAL_TX_COMP_RELEASE_REASON_FW 99
  103. /*
  104. * Offset of HTT Tx Descriptor in WBM Completion
  105. * HTT Tx Desc structure is passed from firmware to host overlayed
  106. * on wbm_release_ring DWORDs 2,3 ,4 and 5for software based completions
  107. * (Exception frames and TQM bypass frames)
  108. */
  109. #define HAL_TX_COMP_HTT_STATUS_OFFSET 8
  110. #ifdef CONFIG_BERYLLIUM
  111. #define HAL_TX_COMP_HTT_STATUS_LEN 20
  112. #else
  113. #define HAL_TX_COMP_HTT_STATUS_LEN 16
  114. #endif
  115. #define HAL_TX_BUF_TYPE_BUFFER 0
  116. #define HAL_TX_BUF_TYPE_EXT_DESC 1
  117. #define HAL_TX_EXT_DESC_BUF_OFFSET TX_MSDU_EXTENSION_6_BUF0_PTR_31_0_OFFSET
  118. #define HAL_TX_EXT_BUF_LOW_MASK TX_MSDU_EXTENSION_6_BUF0_PTR_31_0_MASK
  119. #define HAL_TX_EXT_BUF_HI_MASK TX_MSDU_EXTENSION_7_BUF0_PTR_39_32_MASK
  120. #define HAL_TX_EXT_BUF_LEN_MASK TX_MSDU_EXTENSION_7_BUF0_LEN_MASK
  121. #define HAL_TX_EXT_BUF_LEN_LSB TX_MSDU_EXTENSION_7_BUF0_LEN_LSB
  122. #define HAL_TX_EXT_BUF_WD_SIZE 2
  123. #define HAL_TX_DESC_ADDRX_EN 0x1
  124. #define HAL_TX_DESC_ADDRY_EN 0x2
  125. #define HAL_TX_DESC_DEFAULT_LMAC_ID 0x3
  126. #define HAL_TX_ADDR_SEARCH_DEFAULT 0x0
  127. #define HAL_TX_ADDR_INDEX_SEARCH 0x1
  128. #define HAL_TX_FLOW_INDEX_SEARCH 0x2
  129. #define HAL_WBM2SW_RELEASE_SRC_GET(wbm_desc)(((*(((uint32_t *)wbm_desc) + \
  130. (HAL_WBM2SW_RING_RELEASE_SOURCE_MODULE_OFFSET >> 2))) & \
  131. HAL_WBM2SW_RING_RELEASE_SOURCE_MODULE_MASK) >> \
  132. HAL_WBM2SW_RING_RELEASE_SOURCE_MODULE_LSB)
  133. #define HAL_WBM_SW0_BM_ID(sw0_bm_id) (sw0_bm_id)
  134. #define HAL_WBM_SW1_BM_ID(sw0_bm_id) ((sw0_bm_id) + 1)
  135. #define HAL_WBM_SW2_BM_ID(sw0_bm_id) ((sw0_bm_id) + 2)
  136. #define HAL_WBM_SW3_BM_ID(sw0_bm_id) ((sw0_bm_id) + 3)
  137. #define HAL_WBM_SW4_BM_ID(sw0_bm_id) ((sw0_bm_id) + 4)
  138. #define HAL_WBM_SW5_BM_ID(sw0_bm_id) ((sw0_bm_id) + 5)
  139. #define HAL_WBM_SW6_BM_ID(sw0_bm_id) ((sw0_bm_id) + 6)
  140. /*---------------------------------------------------------------------------
  141. Structures
  142. ---------------------------------------------------------------------------*/
  143. /**
  144. * struct hal_tx_completion_status - HAL Tx completion descriptor contents
  145. * @status: frame acked/failed
  146. * @release_src: release source = TQM/FW
  147. * @ack_frame_rssi: RSSI of the received ACK or BA frame
  148. * @first_msdu: Indicates this MSDU is the first MSDU in AMSDU
  149. * @last_msdu: Indicates this MSDU is the last MSDU in AMSDU
  150. * @msdu_part_of_amsdu : Indicates this MSDU was part of an A-MSDU in MPDU
  151. * @bw: Indicates the BW of the upcoming transmission -
  152. * <enum 0 transmit_bw_20_MHz>
  153. * <enum 1 transmit_bw_40_MHz>
  154. * <enum 2 transmit_bw_80_MHz>
  155. * <enum 3 transmit_bw_160_MHz>
  156. * @pkt_type: Transmit Packet Type
  157. * @stbc: When set, STBC transmission rate was used
  158. * @ldpc: When set, use LDPC transmission rates
  159. * @sgi: <enum 0 0_8_us_sgi > Legacy normal GI
  160. * <enum 1 0_4_us_sgi > Legacy short GI
  161. * <enum 2 1_6_us_sgi > HE related GI
  162. * <enum 3 3_2_us_sgi > HE
  163. * @mcs: Transmit MCS Rate
  164. * @ofdma: Set when the transmission was an OFDMA transmission
  165. * @tones_in_ru: The number of tones in the RU used.
  166. * @tsf: Lower 32 bits of the TSF
  167. * @ppdu_id: TSF, snapshot of this value when transmission of the
  168. * PPDU containing the frame finished.
  169. * @transmit_cnt: Number of times this frame has been transmitted
  170. * @tid: TID of the flow or MPDU queue
  171. * @peer_id: Peer ID of the flow or MPDU queue
  172. * @buffer_timestamp: Frame system entrance timestamp in units of 1024
  173. * microseconds
  174. */
  175. struct hal_tx_completion_status {
  176. uint8_t status;
  177. uint8_t release_src;
  178. uint8_t ack_frame_rssi;
  179. uint8_t first_msdu:1,
  180. last_msdu:1,
  181. msdu_part_of_amsdu:1;
  182. uint32_t bw:2,
  183. pkt_type:4,
  184. stbc:1,
  185. ldpc:1,
  186. sgi:2,
  187. mcs:4,
  188. ofdma:1,
  189. tones_in_ru:12,
  190. valid:1;
  191. uint32_t tsf;
  192. uint32_t ppdu_id;
  193. uint8_t transmit_cnt;
  194. uint8_t tid;
  195. uint16_t peer_id;
  196. #if defined(WLAN_FEATURE_TSF_UPLINK_DELAY) || defined(CONFIG_SAWF)
  197. uint32_t buffer_timestamp:19;
  198. #endif
  199. };
  200. /**
  201. * struct hal_tx_desc_comp_s - hal tx completion descriptor contents
  202. * @desc: Transmit status information from descriptor
  203. */
  204. struct hal_tx_desc_comp_s {
  205. uint32_t desc[HAL_TX_COMPLETION_DESC_LEN_DWORDS];
  206. };
  207. /*
  208. * enum hal_tx_encrypt_type - Type of decrypt cipher used (valid only for RAW)
  209. * @HAL_TX_ENCRYPT_TYPE_WEP_40: WEP 40-bit
  210. * @HAL_TX_ENCRYPT_TYPE_WEP_10: WEP 10-bit
  211. * @HAL_TX_ENCRYPT_TYPE_TKIP_NO_MIC: TKIP without MIC
  212. * @HAL_TX_ENCRYPT_TYPE_WEP_128: WEP_128
  213. * @HAL_TX_ENCRYPT_TYPE_TKIP_WITH_MIC: TKIP_WITH_MIC
  214. * @HAL_TX_ENCRYPT_TYPE_WAPI: WAPI
  215. * @HAL_TX_ENCRYPT_TYPE_AES_CCMP_128: AES_CCMP_128
  216. * @HAL_TX_ENCRYPT_TYPE_NO_CIPHER: NO CIPHER
  217. * @HAL_TX_ENCRYPT_TYPE_AES_CCMP_256: AES_CCMP_256
  218. * @HAL_TX_ENCRYPT_TYPE_AES_GCMP_128: AES_GCMP_128
  219. * @HAL_TX_ENCRYPT_TYPE_AES_GCMP_256: AES_GCMP_256
  220. * @HAL_TX_ENCRYPT_TYPE_WAPI_GCM_SM4: WAPI GCM SM4
  221. */
  222. enum hal_tx_encrypt_type {
  223. HAL_TX_ENCRYPT_TYPE_WEP_40 = 0,
  224. HAL_TX_ENCRYPT_TYPE_WEP_104 = 1 ,
  225. HAL_TX_ENCRYPT_TYPE_TKIP_NO_MIC = 2,
  226. HAL_TX_ENCRYPT_TYPE_WEP_128 = 3,
  227. HAL_TX_ENCRYPT_TYPE_TKIP_WITH_MIC = 4,
  228. HAL_TX_ENCRYPT_TYPE_WAPI = 5,
  229. HAL_TX_ENCRYPT_TYPE_AES_CCMP_128 = 6,
  230. HAL_TX_ENCRYPT_TYPE_NO_CIPHER = 7,
  231. HAL_TX_ENCRYPT_TYPE_AES_CCMP_256 = 8,
  232. HAL_TX_ENCRYPT_TYPE_AES_GCMP_128 = 9,
  233. HAL_TX_ENCRYPT_TYPE_AES_GCMP_256 = 10,
  234. HAL_TX_ENCRYPT_TYPE_WAPI_GCM_SM4 = 11,
  235. };
  236. /*
  237. * enum hal_tx_encap_type - Encapsulation type that HW will perform
  238. * @HAL_TX_ENCAP_TYPE_RAW: Raw Packet Type
  239. * @HAL_TX_ENCAP_TYPE_NWIFI: Native WiFi Type
  240. * @HAL_TX_ENCAP_TYPE_ETHERNET: Ethernet
  241. * @HAL_TX_ENCAP_TYPE_802_3: 802.3 Frame
  242. */
  243. enum hal_tx_encap_type {
  244. HAL_TX_ENCAP_TYPE_RAW = 0,
  245. HAL_TX_ENCAP_TYPE_NWIFI = 1,
  246. HAL_TX_ENCAP_TYPE_ETHERNET = 2,
  247. HAL_TX_ENCAP_TYPE_802_3 = 3,
  248. };
  249. /**
  250. * enum hal_tx_tqm_release_reason - TQM Release reason codes
  251. *
  252. * @HAL_TX_TQM_RR_FRAME_ACKED : ACK of BA for it was received
  253. * @HAL_TX_TQM_RR_REM_CMD_REM : Remove cmd of type “Remove_mpdus” initiated
  254. * by SW
  255. * @HAL_TX_TQM_RR_REM_CMD_TX : Remove command of type Remove_transmitted_mpdus
  256. * initiated by SW
  257. * @HAL_TX_TQM_RR_REM_CMD_NOTX : Remove cmd of type Remove_untransmitted_mpdus
  258. * initiated by SW
  259. * @HAL_TX_TQM_RR_REM_CMD_AGED : Remove command of type “Remove_aged_mpdus” or
  260. * “Remove_aged_msdus” initiated by SW
  261. * @HAL_TX_TQM_RR_FW_REASON1 : Remove command where fw indicated that
  262. * remove reason is fw_reason1
  263. * @HAL_TX_TQM_RR_FW_REASON2 : Remove command where fw indicated that
  264. * remove reason is fw_reason2
  265. * @HAL_TX_TQM_RR_FW_REASON3 : Remove command where fw indicated that
  266. * remove reason is fw_reason3
  267. * @HAL_TX_TQM_RR_REM_CMD_DISABLE_QUEUE : Remove command where fw indicated that
  268. * remove reason is remove disable queue
  269. * @HAL_TX_TQM_RR_REM_CMD_TILL_NONMATCHING: Remove command from fw to remove
  270. * all mpdu until 1st non-match
  271. * @HAL_TX_TQM_RR_DROP_THRESHOLD: Dropped due to drop threshold criteria
  272. * @HAL_TX_TQM_RR_LINK_DESC_UNAVAILABLE: Dropped due to link desc not available
  273. * @HAL_TX_TQM_RR_DROP_OR_INVALID_MSDU: Dropped due drop bit set or null flow
  274. * @HAL_TX_TQM_RR_MULTICAST_DROP: Dropped due mcast drop set for VDEV
  275. *
  276. */
  277. enum hal_tx_tqm_release_reason {
  278. HAL_TX_TQM_RR_FRAME_ACKED,
  279. HAL_TX_TQM_RR_REM_CMD_REM,
  280. HAL_TX_TQM_RR_REM_CMD_TX,
  281. HAL_TX_TQM_RR_REM_CMD_NOTX,
  282. HAL_TX_TQM_RR_REM_CMD_AGED,
  283. HAL_TX_TQM_RR_FW_REASON1,
  284. HAL_TX_TQM_RR_FW_REASON2,
  285. HAL_TX_TQM_RR_FW_REASON3,
  286. HAL_TX_TQM_RR_REM_CMD_DISABLE_QUEUE,
  287. HAL_TX_TQM_RR_REM_CMD_TILL_NONMATCHING,
  288. HAL_TX_TQM_RR_DROP_THRESHOLD,
  289. HAL_TX_TQM_RR_LINK_DESC_UNAVAILABLE,
  290. HAL_TX_TQM_RR_DROP_OR_INVALID_MSDU,
  291. HAL_TX_TQM_RR_MULTICAST_DROP,
  292. };
  293. /* enum - Table IDs for 2 DSCP-TID mapping Tables that TCL H/W supports
  294. * @HAL_TX_DSCP_TID_MAP_TABLE_DEFAULT: Default DSCP-TID mapping table
  295. * @HAL_TX_DSCP_TID_MAP_TABLE_OVERRIDE: DSCP-TID map override table
  296. */
  297. enum hal_tx_dscp_tid_table_id {
  298. HAL_TX_DSCP_TID_MAP_TABLE_DEFAULT,
  299. HAL_TX_DSCP_TID_MAP_TABLE_OVERRIDE,
  300. };
  301. /*---------------------------------------------------------------------------
  302. Function declarations and documentation
  303. ---------------------------------------------------------------------------*/
  304. /*---------------------------------------------------------------------------
  305. Tx MSDU Extension Descriptor accessor APIs
  306. ---------------------------------------------------------------------------*/
  307. /**
  308. * hal_tx_ext_desc_set_tso_enable() - Set TSO Enable Flag
  309. * @desc: Handle to Tx MSDU Extension Descriptor
  310. * @tso_en: bool value set to true if TSO is enabled
  311. *
  312. * Return: none
  313. */
  314. static inline void hal_tx_ext_desc_set_tso_enable(void *desc,
  315. uint8_t tso_en)
  316. {
  317. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, TSO_ENABLE) |=
  318. HAL_TX_SM(HAL_TX_MSDU_EXTENSION, TSO_ENABLE, tso_en);
  319. }
  320. /**
  321. * hal_tx_ext_desc_set_tso_flags() - Set TSO Flags
  322. * @desc: Handle to Tx MSDU Extension Descriptor
  323. * @falgs: 32-bit word with all TSO flags consolidated
  324. *
  325. * Return: none
  326. */
  327. static inline void hal_tx_ext_desc_set_tso_flags(void *desc,
  328. uint32_t tso_flags)
  329. {
  330. HAL_SET_FLD_OFFSET(desc, HAL_TX_MSDU_EXTENSION, TSO_ENABLE, 0) =
  331. tso_flags;
  332. }
  333. /**
  334. * hal_tx_ext_desc_set_tcp_flags() - Enable HW Checksum offload
  335. * @desc: Handle to Tx MSDU Extension Descriptor
  336. * @tcp_flags: TCP flags {NS,CWR,ECE,URG,ACK,PSH, RST ,SYN,FIN}
  337. * @mask: TCP flag mask. Tcp_flag is inserted into the header
  338. * based on the mask, if tso is enabled
  339. *
  340. * Return: none
  341. */
  342. static inline void hal_tx_ext_desc_set_tcp_flags(void *desc,
  343. uint16_t tcp_flags,
  344. uint16_t mask)
  345. {
  346. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, TCP_FLAG) |=
  347. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, TCP_FLAG, tcp_flags)) |
  348. (HAL_TX_SM(HAL_TX_MSDU_EXTENSION, TCP_FLAG_MASK, mask)));
  349. }
  350. /**
  351. * hal_tx_ext_desc_set_msdu_length() - Set L2 and IP Lengths
  352. * @desc: Handle to Tx MSDU Extension Descriptor
  353. * @l2_len: L2 length for the msdu, if tso is enabled
  354. * @ip_len: IP length for the msdu, if tso is enabled
  355. *
  356. * Return: none
  357. */
  358. static inline void hal_tx_ext_desc_set_msdu_length(void *desc,
  359. uint16_t l2_len,
  360. uint16_t ip_len)
  361. {
  362. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, L2_LENGTH) |=
  363. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, L2_LENGTH, l2_len)) |
  364. (HAL_TX_SM(HAL_TX_MSDU_EXTENSION, IP_LENGTH, ip_len)));
  365. }
  366. /**
  367. * hal_tx_ext_desc_set_tcp_seq() - Set TCP Sequence number
  368. * @desc: Handle to Tx MSDU Extension Descriptor
  369. * @seq_num: Tcp_seq_number for the msdu, if tso is enabled
  370. *
  371. * Return: none
  372. */
  373. static inline void hal_tx_ext_desc_set_tcp_seq(void *desc,
  374. uint32_t seq_num)
  375. {
  376. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, TCP_SEQ_NUMBER) |=
  377. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, TCP_SEQ_NUMBER, seq_num)));
  378. }
  379. /**
  380. * hal_tx_ext_desc_set_ip_id() - Set IP Identification field
  381. * @desc: Handle to Tx MSDU Extension Descriptor
  382. * @id: IP Id field for the msdu, if tso is enabled
  383. *
  384. * Return: none
  385. */
  386. static inline void hal_tx_ext_desc_set_ip_id(void *desc,
  387. uint16_t id)
  388. {
  389. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, IP_IDENTIFICATION) |=
  390. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, IP_IDENTIFICATION, id)));
  391. }
  392. /**
  393. * hal_tx_ext_desc_set_buffer() - Set Buffer Pointer and Length for a fragment
  394. * @desc: Handle to Tx MSDU Extension Descriptor
  395. * @frag_num: Fragment number (value can be 0 to 5)
  396. * @paddr_lo: Lower 32-bit of Buffer Physical address
  397. * @paddr_hi: Upper 32-bit of Buffer Physical address
  398. * @length: Buffer Length
  399. *
  400. * Return: none
  401. */
  402. static inline void hal_tx_ext_desc_set_buffer(void *desc,
  403. uint8_t frag_num,
  404. uint32_t paddr_lo,
  405. uint16_t paddr_hi,
  406. uint16_t length)
  407. {
  408. HAL_SET_FLD_OFFSET(desc, HAL_TX_MSDU_EXTENSION, BUF0_PTR_31_0,
  409. (frag_num << 3)) |=
  410. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF0_PTR_31_0, paddr_lo)));
  411. HAL_SET_FLD_OFFSET(desc, HAL_TX_MSDU_EXTENSION, BUF0_PTR_39_32,
  412. (frag_num << 3)) |=
  413. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF0_PTR_39_32,
  414. (paddr_hi))));
  415. HAL_SET_FLD_OFFSET(desc, HAL_TX_MSDU_EXTENSION, BUF0_LEN,
  416. (frag_num << 3)) |=
  417. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF0_LEN, length)));
  418. }
  419. /**
  420. * hal_tx_ext_desc_get_frag_info() - Get the frag_num'th frag iova and len
  421. * @desc: Handle to Tx MSDU Extension Descriptor
  422. * @frag_num: fragment number (value can be 0 to 5)
  423. * @iova: fragment dma address
  424. * @len: fragement Length
  425. *
  426. * Return: None
  427. */
  428. static inline void hal_tx_ext_desc_get_frag_info(void *desc, uint8_t frag_num,
  429. qdf_dma_addr_t *iova,
  430. uint32_t *len)
  431. {
  432. uint64_t iova_hi;
  433. *iova = HAL_TX_DESC_OFFSET_GET(desc, HAL_TX_MSDU_EXTENSION,
  434. BUF0_PTR_31_0, (frag_num << 3));
  435. iova_hi = HAL_TX_DESC_OFFSET_GET(desc, HAL_TX_MSDU_EXTENSION,
  436. BUF0_PTR_39_32, (frag_num << 3));
  437. *iova |= (iova_hi << 32);
  438. *len = HAL_TX_DESC_OFFSET_GET(desc, HAL_TX_MSDU_EXTENSION, BUF0_LEN,
  439. (frag_num << 3));
  440. }
  441. /**
  442. * hal_tx_ext_desc_set_buffer0_param() - Set Buffer 0 Pointer and Length
  443. * @desc: Handle to Tx MSDU Extension Descriptor
  444. * @paddr_lo: Lower 32-bit of Buffer Physical address
  445. * @paddr_hi: Upper 32-bit of Buffer Physical address
  446. * @length: Buffer 0 Length
  447. *
  448. * Return: none
  449. */
  450. static inline void hal_tx_ext_desc_set_buffer0_param(void *desc,
  451. uint32_t paddr_lo,
  452. uint16_t paddr_hi,
  453. uint16_t length)
  454. {
  455. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF0_PTR_31_0) |=
  456. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF0_PTR_31_0, paddr_lo)));
  457. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF0_PTR_39_32) |=
  458. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION,
  459. BUF0_PTR_39_32, paddr_hi)));
  460. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF0_LEN) |=
  461. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF0_LEN, length)));
  462. }
  463. /**
  464. * hal_tx_ext_desc_set_buffer1_param() - Set Buffer 1 Pointer and Length
  465. * @desc: Handle to Tx MSDU Extension Descriptor
  466. * @paddr_lo: Lower 32-bit of Buffer Physical address
  467. * @paddr_hi: Upper 32-bit of Buffer Physical address
  468. * @length: Buffer 1 Length
  469. *
  470. * Return: none
  471. */
  472. static inline void hal_tx_ext_desc_set_buffer1_param(void *desc,
  473. uint32_t paddr_lo,
  474. uint16_t paddr_hi,
  475. uint16_t length)
  476. {
  477. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF1_PTR_31_0) |=
  478. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF1_PTR_31_0, paddr_lo)));
  479. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF1_PTR_39_32) |=
  480. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION,
  481. BUF1_PTR_39_32, paddr_hi)));
  482. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF1_LEN) |=
  483. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF1_LEN, length)));
  484. }
  485. /**
  486. * hal_tx_ext_desc_set_buffer2_param() - Set Buffer 2 Pointer and Length
  487. * @desc: Handle to Tx MSDU Extension Descriptor
  488. * @paddr_lo: Lower 32-bit of Buffer Physical address
  489. * @paddr_hi: Upper 32-bit of Buffer Physical address
  490. * @length: Buffer 2 Length
  491. *
  492. * Return: none
  493. */
  494. static inline void hal_tx_ext_desc_set_buffer2_param(void *desc,
  495. uint32_t paddr_lo,
  496. uint16_t paddr_hi,
  497. uint16_t length)
  498. {
  499. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF2_PTR_31_0) |=
  500. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF2_PTR_31_0,
  501. paddr_lo)));
  502. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF2_PTR_39_32) |=
  503. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF2_PTR_39_32,
  504. paddr_hi)));
  505. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF2_LEN) |=
  506. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF2_LEN, length)));
  507. }
  508. /**
  509. * hal_tx_ext_desc_sync - Commit the descriptor to Hardware
  510. * @desc_cached: Cached descriptor that software maintains
  511. * @hw_desc: Hardware descriptor to be updated
  512. *
  513. * Return: none
  514. */
  515. static inline void hal_tx_ext_desc_sync(uint8_t *desc_cached,
  516. uint8_t *hw_desc)
  517. {
  518. qdf_mem_copy(&hw_desc[0], &desc_cached[0],
  519. HAL_TX_EXT_DESC_WITH_META_DATA);
  520. }
  521. /**
  522. * hal_tx_ext_desc_get_tso_enable() - Set TSO Enable Flag
  523. * @hal_tx_ext_desc: Handle to Tx MSDU Extension Descriptor
  524. *
  525. * Return: tso_enable value in the descriptor
  526. */
  527. static inline uint32_t hal_tx_ext_desc_get_tso_enable(void *hal_tx_ext_desc)
  528. {
  529. uint32_t *desc = (uint32_t *) hal_tx_ext_desc;
  530. return (*desc & HAL_TX_MSDU_EXTENSION_TSO_ENABLE_MASK) >>
  531. HAL_TX_MSDU_EXTENSION_TSO_ENABLE_LSB;
  532. }
  533. /*---------------------------------------------------------------------------
  534. WBM Descriptor accessor APIs for Tx completions
  535. ---------------------------------------------------------------------------*/
  536. /**
  537. * hal_tx_comp_get_buffer_type() - Buffer or Descriptor type
  538. * @hal_desc: completion ring descriptor pointer
  539. *
  540. * This function will return the type of pointer - buffer or descriptor
  541. *
  542. * Return: buffer type
  543. */
  544. static inline uint32_t hal_tx_comp_get_buffer_type(void *hal_desc)
  545. {
  546. uint32_t comp_desc =
  547. *(uint32_t *) (((uint8_t *) hal_desc) +
  548. HAL_TX_COMP_BUFFER_OR_DESC_TYPE_OFFSET);
  549. return (comp_desc & HAL_TX_COMP_BUFFER_OR_DESC_TYPE_MASK) >>
  550. HAL_TX_COMP_BUFFER_OR_DESC_TYPE_LSB;
  551. }
  552. #ifdef QCA_WIFI_KIWI
  553. /**
  554. * hal_tx_comp_get_buffer_source() - Get buffer release source value
  555. * @hal_desc: completion ring descriptor pointer
  556. *
  557. * This function will get buffer release source from Tx completion descriptor
  558. *
  559. * Return: buffer release source
  560. */
  561. static inline uint32_t
  562. hal_tx_comp_get_buffer_source(hal_soc_handle_t hal_soc_hdl,
  563. void *hal_desc)
  564. {
  565. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  566. return hal_soc->ops->hal_tx_comp_get_buffer_source(hal_desc);
  567. }
  568. #else
  569. static inline uint32_t
  570. hal_tx_comp_get_buffer_source(hal_soc_handle_t hal_soc_hdl,
  571. void *hal_desc)
  572. {
  573. return HAL_WBM2SW_RELEASE_SRC_GET(hal_desc);
  574. }
  575. #endif
  576. /**
  577. * hal_tx_comp_get_release_reason() - TQM Release reason
  578. * @hal_desc: completion ring descriptor pointer
  579. *
  580. * This function will return the type of pointer - buffer or descriptor
  581. *
  582. * Return: buffer type
  583. */
  584. static inline
  585. uint8_t hal_tx_comp_get_release_reason(void *hal_desc,
  586. hal_soc_handle_t hal_soc_hdl)
  587. {
  588. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  589. return hal_soc->ops->hal_tx_comp_get_release_reason(hal_desc);
  590. }
  591. /**
  592. * hal_tx_comp_get_peer_id() - Get peer_id value()
  593. * @hal_desc: completion ring descriptor pointer
  594. *
  595. * This function will get peer_id value from Tx completion descriptor
  596. *
  597. * Return: buffer release source
  598. */
  599. static inline uint16_t hal_tx_comp_get_peer_id(void *hal_desc)
  600. {
  601. uint32_t comp_desc =
  602. *(uint32_t *)(((uint8_t *)hal_desc) +
  603. HAL_TX_COMP_SW_PEER_ID_OFFSET);
  604. return (comp_desc & HAL_TX_COMP_SW_PEER_ID_MASK) >>
  605. HAL_TX_COMP_SW_PEER_ID_LSB;
  606. }
  607. /**
  608. * hal_tx_comp_get_tx_status() - Get tx transmission status()
  609. * @hal_desc: completion ring descriptor pointer
  610. *
  611. * This function will get transmit status value from Tx completion descriptor
  612. *
  613. * Return: buffer release source
  614. */
  615. static inline uint8_t hal_tx_comp_get_tx_status(void *hal_desc)
  616. {
  617. uint32_t comp_desc =
  618. *(uint32_t *)(((uint8_t *)hal_desc) +
  619. HAL_TX_COMP_TQM_RELEASE_REASON_OFFSET);
  620. return (comp_desc & HAL_TX_COMP_TQM_RELEASE_REASON_MASK) >>
  621. HAL_TX_COMP_TQM_RELEASE_REASON_LSB;
  622. }
  623. /**
  624. * hal_tx_comp_desc_sync() - collect hardware descriptor contents
  625. * @hal_desc: hardware descriptor pointer
  626. * @comp: software descriptor pointer
  627. * @read_status: 0 - Do not read status words from descriptors
  628. * 1 - Enable reading of status words from descriptor
  629. *
  630. * This function will collect hardware release ring element contents and
  631. * translate to software descriptor content
  632. *
  633. * Return: none
  634. */
  635. static inline void hal_tx_comp_desc_sync(void *hw_desc,
  636. struct hal_tx_desc_comp_s *comp,
  637. bool read_status)
  638. {
  639. if (!read_status)
  640. qdf_mem_copy(comp, hw_desc, HAL_TX_COMPLETION_DESC_BASE_LEN);
  641. else
  642. qdf_mem_copy(comp, hw_desc, HAL_TX_COMPLETION_DESC_LEN_BYTES);
  643. }
  644. /**
  645. * hal_dump_comp_desc() - dump tx completion descriptor
  646. * @hal_desc: hardware descriptor pointer
  647. *
  648. * This function will print tx completion descriptor
  649. *
  650. * Return: none
  651. */
  652. static inline void hal_dump_comp_desc(void *hw_desc)
  653. {
  654. struct hal_tx_desc_comp_s *comp =
  655. (struct hal_tx_desc_comp_s *)hw_desc;
  656. uint32_t i;
  657. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  658. "Current tx completion descriptor is");
  659. for (i = 0; i < HAL_TX_COMPLETION_DESC_LEN_DWORDS; i++) {
  660. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  661. "DWORD[i] = 0x%x", comp->desc[i]);
  662. }
  663. }
  664. /**
  665. * hal_tx_comp_get_htt_desc() - Read the HTT portion of WBM Descriptor
  666. * @hal_desc: Hardware (WBM) descriptor pointer
  667. * @htt_desc: Software HTT descriptor pointer
  668. *
  669. * This function will read the HTT structure overlaid on WBM descriptor
  670. * into a cached software descriptor
  671. *
  672. */
  673. static inline void hal_tx_comp_get_htt_desc(void *hw_desc, uint8_t *htt_desc)
  674. {
  675. uint8_t *desc = hw_desc + HAL_TX_COMP_HTT_STATUS_OFFSET;
  676. qdf_mem_copy(htt_desc, desc, HAL_TX_COMP_HTT_STATUS_LEN);
  677. }
  678. /**
  679. * hal_tx_init_data_ring() - Initialize all the TCL Descriptors in SRNG
  680. * @hal_soc_hdl: Handle to HAL SoC structure
  681. * @hal_srng: Handle to HAL SRNG structure
  682. *
  683. * Return: none
  684. */
  685. static inline void hal_tx_init_data_ring(hal_soc_handle_t hal_soc_hdl,
  686. hal_ring_handle_t hal_ring_hdl)
  687. {
  688. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  689. hal_soc->ops->hal_tx_init_data_ring(hal_soc_hdl, hal_ring_hdl);
  690. }
  691. /**
  692. * hal_tx_set_dscp_tid_map_default() - Configure default DSCP to TID map table
  693. *
  694. * @soc: HAL SoC context
  695. * @map: DSCP-TID mapping table
  696. * @id: mapping table ID - 0,1
  697. *
  698. * Return: void
  699. */
  700. static inline void hal_tx_set_dscp_tid_map(hal_soc_handle_t hal_soc_hdl,
  701. uint8_t *map, uint8_t id)
  702. {
  703. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  704. hal_soc->ops->hal_tx_set_dscp_tid_map(hal_soc, map, id);
  705. }
  706. /**
  707. * hal_tx_update_dscp_tid() - Update the dscp tid map table as updated by user
  708. *
  709. * @soc: HAL SoC context
  710. * @map: DSCP-TID mapping table
  711. * @id : MAP ID
  712. * @dscp: DSCP_TID map index
  713. *
  714. * Return: void
  715. */
  716. static inline
  717. void hal_tx_update_dscp_tid(hal_soc_handle_t hal_soc_hdl, uint8_t tid,
  718. uint8_t id, uint8_t dscp)
  719. {
  720. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  721. hal_soc->ops->hal_tx_update_dscp_tid(hal_soc, tid, id, dscp);
  722. }
  723. /**
  724. * hal_tx_comp_get_status() - TQM Release reason
  725. * @hal_desc: completion ring Tx status
  726. *
  727. * This function will parse the WBM completion descriptor and populate in
  728. * HAL structure
  729. *
  730. * Return: none
  731. */
  732. static inline void hal_tx_comp_get_status(void *desc, void *ts,
  733. hal_soc_handle_t hal_soc_hdl)
  734. {
  735. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  736. hal_soc->ops->hal_tx_comp_get_status(desc, ts, hal_soc);
  737. }
  738. /**
  739. * hal_tx_set_pcp_tid_map_default() - Configure default PCP to TID map table
  740. *
  741. * @soc: HAL SoC context
  742. * @map: PCP-TID mapping table
  743. *
  744. * Return: void
  745. */
  746. static inline void hal_tx_set_pcp_tid_map_default(hal_soc_handle_t hal_soc_hdl,
  747. uint8_t *map)
  748. {
  749. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  750. hal_soc->ops->hal_tx_set_pcp_tid_map(hal_soc, map);
  751. }
  752. /**
  753. * hal_tx_update_pcp_tid_map() - Update PCP to TID map table
  754. *
  755. * @soc: HAL SoC context
  756. * @pcp: pcp value
  757. * @tid: tid no
  758. *
  759. * Return: void
  760. */
  761. static inline void hal_tx_update_pcp_tid_map(hal_soc_handle_t hal_soc_hdl,
  762. uint8_t pcp, uint8_t tid)
  763. {
  764. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  765. hal_soc->ops->hal_tx_update_pcp_tid_map(hal_soc, pcp, tid);
  766. }
  767. /**
  768. * hal_tx_set_tidmap_prty() - Configure TIDmap priority
  769. *
  770. * @soc: HAL SoC context
  771. * @val: priority value
  772. *
  773. * Return: void
  774. */
  775. static inline
  776. void hal_tx_set_tidmap_prty(hal_soc_handle_t hal_soc_hdl, uint8_t val)
  777. {
  778. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  779. hal_soc->ops->hal_tx_set_tidmap_prty(hal_soc, val);
  780. }
  781. /**
  782. * hal_get_wbm_internal_error() - wbm internal error
  783. * @hal_desc: completion ring descriptor pointer
  784. *
  785. * This function will return the type of pointer - buffer or descriptor
  786. *
  787. * Return: buffer type
  788. */
  789. static inline
  790. uint8_t hal_get_wbm_internal_error(hal_soc_handle_t hal_soc_hdl, void *hal_desc)
  791. {
  792. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  793. return hal_soc->ops->hal_get_wbm_internal_error(hal_desc);
  794. }
  795. #endif /* HAL_TX_H */