sde_encoder.c 157 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783
  1. /*
  2. * Copyright (c) 2021-2022, Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include "sde_hwio.h"
  30. #include "sde_hw_catalog.h"
  31. #include "sde_hw_intf.h"
  32. #include "sde_hw_ctl.h"
  33. #include "sde_formats.h"
  34. #include "sde_encoder.h"
  35. #include "sde_encoder_phys.h"
  36. #include "sde_hw_dsc.h"
  37. #include "sde_crtc.h"
  38. #include "sde_trace.h"
  39. #include "sde_core_irq.h"
  40. #include "sde_hw_top.h"
  41. #include "sde_hw_qdss.h"
  42. #include "sde_encoder_dce.h"
  43. #include "sde_vm.h"
  44. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  47. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  48. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  49. (p) ? (p)->parent->base.id : -1, \
  50. (p) ? (p)->intf_idx - INTF_0 : -1, \
  51. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  52. ##__VA_ARGS__)
  53. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  54. (p) ? (p)->parent->base.id : -1, \
  55. (p) ? (p)->intf_idx - INTF_0 : -1, \
  56. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  57. ##__VA_ARGS__)
  58. #define SEC_TO_MILLI_SEC 1000
  59. #define MISR_BUFF_SIZE 256
  60. #define IDLE_SHORT_TIMEOUT 1
  61. #define EVT_TIME_OUT_SPLIT 2
  62. /* worst case poll time for delay_kickoff to be cleared */
  63. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  64. /* Maximum number of VSYNC wait attempts for RSC state transition */
  65. #define MAX_RSC_WAIT 5
  66. /**
  67. * enum sde_enc_rc_events - events for resource control state machine
  68. * @SDE_ENC_RC_EVENT_KICKOFF:
  69. * This event happens at NORMAL priority.
  70. * Event that signals the start of the transfer. When this event is
  71. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  72. * Regardless of the previous state, the resource should be in ON state
  73. * at the end of this event. At the end of this event, a delayed work is
  74. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  75. * ktime.
  76. * @SDE_ENC_RC_EVENT_PRE_STOP:
  77. * This event happens at NORMAL priority.
  78. * This event, when received during the ON state, set RSC to IDLE, and
  79. * and leave the RC STATE in the PRE_OFF state.
  80. * It should be followed by the STOP event as part of encoder disable.
  81. * If received during IDLE or OFF states, it will do nothing.
  82. * @SDE_ENC_RC_EVENT_STOP:
  83. * This event happens at NORMAL priority.
  84. * When this event is received, disable all the MDP/DSI core clocks, and
  85. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  86. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  87. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  88. * Resource state should be in OFF at the end of the event.
  89. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  90. * This event happens at NORMAL priority from a work item.
  91. * Event signals that there is a seamless mode switch is in prgoress. A
  92. * client needs to leave clocks ON to reduce the mode switch latency.
  93. * @SDE_ENC_RC_EVENT_POST_MODESET:
  94. * This event happens at NORMAL priority from a work item.
  95. * Event signals that seamless mode switch is complete and resources are
  96. * acquired. Clients wants to update the rsc with new vtotal and update
  97. * pm_qos vote.
  98. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  99. * This event happens at NORMAL priority from a work item.
  100. * Event signals that there were no frame updates for
  101. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  102. * and request RSC with IDLE state and change the resource state to IDLE.
  103. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  104. * This event is triggered from the input event thread when touch event is
  105. * received from the input device. On receiving this event,
  106. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  107. clocks and enable RSC.
  108. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  109. * off work since a new commit is imminent.
  110. */
  111. enum sde_enc_rc_events {
  112. SDE_ENC_RC_EVENT_KICKOFF = 1,
  113. SDE_ENC_RC_EVENT_PRE_STOP,
  114. SDE_ENC_RC_EVENT_STOP,
  115. SDE_ENC_RC_EVENT_PRE_MODESET,
  116. SDE_ENC_RC_EVENT_POST_MODESET,
  117. SDE_ENC_RC_EVENT_ENTER_IDLE,
  118. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  119. };
  120. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  121. {
  122. struct sde_encoder_virt *sde_enc;
  123. int i;
  124. sde_enc = to_sde_encoder_virt(drm_enc);
  125. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  126. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  127. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  128. if (enable)
  129. SDE_EVT32(DRMID(drm_enc), enable);
  130. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  131. }
  132. }
  133. }
  134. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  135. {
  136. struct sde_encoder_virt *sde_enc;
  137. struct sde_encoder_phys *cur_master;
  138. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  139. ktime_t tvblank, cur_time;
  140. struct intf_status intf_status = {0};
  141. u32 fps;
  142. sde_enc = to_sde_encoder_virt(drm_enc);
  143. cur_master = sde_enc->cur_master;
  144. fps = sde_encoder_get_fps(drm_enc);
  145. if (!cur_master || !cur_master->hw_intf || !fps
  146. || !cur_master->hw_intf->ops.get_vsync_timestamp
  147. || (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)
  148. && !sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  149. return 0;
  150. /*
  151. * avoid calculation and rely on ktime_get, if programmable fetch is enabled
  152. * as the HW VSYNC timestamp will be updated at panel vsync and not at MDP VSYNC
  153. */
  154. if (cur_master->hw_intf->ops.get_status) {
  155. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  156. if (intf_status.is_prog_fetch_en)
  157. return 0;
  158. }
  159. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf);
  160. qtmr_counter = arch_timer_read_counter();
  161. cur_time = ktime_get_ns();
  162. /* check for counter rollover between the two timestamps [56 bits] */
  163. if (qtmr_counter < vsync_counter) {
  164. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  165. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  166. qtmr_counter >> 32, qtmr_counter, hw_diff,
  167. fps, SDE_EVTLOG_FUNC_CASE1);
  168. } else {
  169. hw_diff = qtmr_counter - vsync_counter;
  170. }
  171. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  172. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  173. /* avoid setting timestamp, if diff is more than one vsync */
  174. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  175. tvblank = 0;
  176. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  177. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  178. fps, SDE_EVTLOG_ERROR);
  179. } else {
  180. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  181. }
  182. SDE_DEBUG_ENC(sde_enc,
  183. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  184. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  185. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  186. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  187. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  188. return tvblank;
  189. }
  190. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  191. {
  192. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  193. struct msm_drm_private *priv;
  194. struct sde_kms *sde_kms;
  195. struct device *cpu_dev;
  196. struct cpumask *cpu_mask = NULL;
  197. int cpu = 0;
  198. u32 cpu_dma_latency;
  199. priv = drm_enc->dev->dev_private;
  200. sde_kms = to_sde_kms(priv->kms);
  201. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  202. return;
  203. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  204. cpumask_clear(&sde_enc->valid_cpu_mask);
  205. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  206. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  207. if (!cpu_mask &&
  208. sde_encoder_check_curr_mode(drm_enc,
  209. MSM_DISPLAY_CMD_MODE))
  210. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  211. if (!cpu_mask)
  212. return;
  213. for_each_cpu(cpu, cpu_mask) {
  214. cpu_dev = get_cpu_device(cpu);
  215. if (!cpu_dev) {
  216. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  217. cpu);
  218. return;
  219. }
  220. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  221. dev_pm_qos_add_request(cpu_dev,
  222. &sde_enc->pm_qos_cpu_req[cpu],
  223. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  224. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  225. }
  226. }
  227. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  228. {
  229. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  230. struct device *cpu_dev;
  231. int cpu = 0;
  232. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  233. cpu_dev = get_cpu_device(cpu);
  234. if (!cpu_dev) {
  235. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  236. cpu);
  237. continue;
  238. }
  239. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  240. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  241. }
  242. cpumask_clear(&sde_enc->valid_cpu_mask);
  243. }
  244. static bool _sde_encoder_is_autorefresh_enabled(
  245. struct sde_encoder_virt *sde_enc)
  246. {
  247. struct drm_connector *drm_conn;
  248. if (!sde_enc->cur_master ||
  249. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  250. return false;
  251. drm_conn = sde_enc->cur_master->connector;
  252. if (!drm_conn || !drm_conn->state)
  253. return false;
  254. return sde_connector_get_property(drm_conn->state,
  255. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  256. }
  257. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  258. struct sde_hw_qdss *hw_qdss,
  259. struct sde_encoder_phys *phys, bool enable)
  260. {
  261. if (sde_enc->qdss_status == enable)
  262. return;
  263. sde_enc->qdss_status = enable;
  264. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  265. sde_enc->qdss_status);
  266. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  267. }
  268. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  269. s64 timeout_ms, struct sde_encoder_wait_info *info)
  270. {
  271. int rc = 0;
  272. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  273. ktime_t cur_ktime;
  274. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  275. do {
  276. rc = wait_event_timeout(*(info->wq),
  277. atomic_read(info->atomic_cnt) == info->count_check,
  278. wait_time_jiffies);
  279. cur_ktime = ktime_get();
  280. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  281. timeout_ms, atomic_read(info->atomic_cnt),
  282. info->count_check);
  283. /* If we timed out, counter is valid and time is less, wait again */
  284. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  285. (rc == 0) &&
  286. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  287. return rc;
  288. }
  289. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  290. {
  291. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  292. return sde_enc &&
  293. (sde_enc->disp_info.display_type ==
  294. SDE_CONNECTOR_PRIMARY);
  295. }
  296. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  297. {
  298. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  299. return sde_enc &&
  300. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  301. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  302. }
  303. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  304. {
  305. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  306. return sde_enc &&
  307. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  308. }
  309. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  310. {
  311. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  312. return sde_enc && sde_enc->cur_master &&
  313. sde_enc->cur_master->cont_splash_enabled;
  314. }
  315. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  316. enum sde_intr_idx intr_idx)
  317. {
  318. SDE_EVT32(DRMID(phys_enc->parent),
  319. phys_enc->intf_idx - INTF_0,
  320. phys_enc->hw_pp->idx - PINGPONG_0,
  321. intr_idx);
  322. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  323. if (phys_enc->parent_ops.handle_frame_done)
  324. phys_enc->parent_ops.handle_frame_done(
  325. phys_enc->parent, phys_enc,
  326. SDE_ENCODER_FRAME_EVENT_ERROR);
  327. }
  328. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  329. enum sde_intr_idx intr_idx,
  330. struct sde_encoder_wait_info *wait_info)
  331. {
  332. struct sde_encoder_irq *irq;
  333. u32 irq_status;
  334. int ret, i;
  335. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  336. SDE_ERROR("invalid params\n");
  337. return -EINVAL;
  338. }
  339. irq = &phys_enc->irq[intr_idx];
  340. /* note: do master / slave checking outside */
  341. /* return EWOULDBLOCK since we know the wait isn't necessary */
  342. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  343. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  344. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  345. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  346. return -EWOULDBLOCK;
  347. }
  348. if (irq->irq_idx < 0) {
  349. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  350. irq->name, irq->hw_idx);
  351. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  352. irq->irq_idx);
  353. return 0;
  354. }
  355. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  356. atomic_read(wait_info->atomic_cnt));
  357. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  358. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  359. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  360. /*
  361. * Some module X may disable interrupt for longer duration
  362. * and it may trigger all interrupts including timer interrupt
  363. * when module X again enable the interrupt.
  364. * That may cause interrupt wait timeout API in this API.
  365. * It is handled by split the wait timer in two halves.
  366. */
  367. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  368. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  369. irq->hw_idx,
  370. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  371. wait_info);
  372. if (ret)
  373. break;
  374. }
  375. if (ret <= 0) {
  376. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  377. irq->irq_idx, true);
  378. if (irq_status) {
  379. unsigned long flags;
  380. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  381. irq->hw_idx, irq->irq_idx,
  382. phys_enc->hw_pp->idx - PINGPONG_0,
  383. atomic_read(wait_info->atomic_cnt));
  384. SDE_DEBUG_PHYS(phys_enc,
  385. "done but irq %d not triggered\n",
  386. irq->irq_idx);
  387. local_irq_save(flags);
  388. irq->cb.func(phys_enc, irq->irq_idx);
  389. local_irq_restore(flags);
  390. ret = 0;
  391. } else {
  392. ret = -ETIMEDOUT;
  393. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  394. irq->hw_idx, irq->irq_idx,
  395. phys_enc->hw_pp->idx - PINGPONG_0,
  396. atomic_read(wait_info->atomic_cnt), irq_status,
  397. SDE_EVTLOG_ERROR);
  398. }
  399. } else {
  400. ret = 0;
  401. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  402. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  403. atomic_read(wait_info->atomic_cnt));
  404. }
  405. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  406. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  407. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  408. return ret;
  409. }
  410. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  411. enum sde_intr_idx intr_idx)
  412. {
  413. struct sde_encoder_irq *irq;
  414. int ret = 0;
  415. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  416. SDE_ERROR("invalid params\n");
  417. return -EINVAL;
  418. }
  419. irq = &phys_enc->irq[intr_idx];
  420. if (irq->irq_idx >= 0) {
  421. SDE_DEBUG_PHYS(phys_enc,
  422. "skipping already registered irq %s type %d\n",
  423. irq->name, irq->intr_type);
  424. return 0;
  425. }
  426. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  427. irq->intr_type, irq->hw_idx);
  428. if (irq->irq_idx < 0) {
  429. SDE_ERROR_PHYS(phys_enc,
  430. "failed to lookup IRQ index for %s type:%d\n",
  431. irq->name, irq->intr_type);
  432. return -EINVAL;
  433. }
  434. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  435. &irq->cb);
  436. if (ret) {
  437. SDE_ERROR_PHYS(phys_enc,
  438. "failed to register IRQ callback for %s\n",
  439. irq->name);
  440. irq->irq_idx = -EINVAL;
  441. return ret;
  442. }
  443. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  444. if (ret) {
  445. SDE_ERROR_PHYS(phys_enc,
  446. "enable IRQ for intr:%s failed, irq_idx %d\n",
  447. irq->name, irq->irq_idx);
  448. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  449. irq->irq_idx, &irq->cb);
  450. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  451. irq->irq_idx, SDE_EVTLOG_ERROR);
  452. irq->irq_idx = -EINVAL;
  453. return ret;
  454. }
  455. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  456. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  457. irq->name, irq->irq_idx);
  458. return ret;
  459. }
  460. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  461. enum sde_intr_idx intr_idx)
  462. {
  463. struct sde_encoder_irq *irq;
  464. int ret;
  465. if (!phys_enc) {
  466. SDE_ERROR("invalid encoder\n");
  467. return -EINVAL;
  468. }
  469. irq = &phys_enc->irq[intr_idx];
  470. /* silently skip irqs that weren't registered */
  471. if (irq->irq_idx < 0) {
  472. SDE_ERROR(
  473. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  474. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  475. irq->irq_idx);
  476. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  477. irq->irq_idx, SDE_EVTLOG_ERROR);
  478. return 0;
  479. }
  480. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  481. if (ret)
  482. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  483. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  484. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  485. &irq->cb);
  486. if (ret)
  487. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  488. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  489. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  490. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  491. irq->irq_idx = -EINVAL;
  492. return 0;
  493. }
  494. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  495. struct sde_encoder_hw_resources *hw_res,
  496. struct drm_connector_state *conn_state)
  497. {
  498. struct sde_encoder_virt *sde_enc = NULL;
  499. int ret, i = 0;
  500. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  501. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  502. -EINVAL, !drm_enc, !hw_res, !conn_state,
  503. hw_res ? !hw_res->comp_info : 0);
  504. return;
  505. }
  506. sde_enc = to_sde_encoder_virt(drm_enc);
  507. SDE_DEBUG_ENC(sde_enc, "\n");
  508. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  509. hw_res->display_type = sde_enc->disp_info.display_type;
  510. /* Query resources used by phys encs, expected to be without overlap */
  511. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  512. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  513. if (phys && phys->ops.get_hw_resources)
  514. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  515. }
  516. /*
  517. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  518. * called from atomic_check phase. Use the below API to get mode
  519. * information of the temporary conn_state passed
  520. */
  521. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  522. if (ret)
  523. SDE_ERROR("failed to get topology ret %d\n", ret);
  524. ret = sde_connector_state_get_compression_info(conn_state,
  525. hw_res->comp_info);
  526. if (ret)
  527. SDE_ERROR("failed to get compression info ret %d\n", ret);
  528. }
  529. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  530. {
  531. struct sde_encoder_virt *sde_enc = NULL;
  532. int i = 0;
  533. unsigned int num_encs;
  534. if (!drm_enc) {
  535. SDE_ERROR("invalid encoder\n");
  536. return;
  537. }
  538. sde_enc = to_sde_encoder_virt(drm_enc);
  539. SDE_DEBUG_ENC(sde_enc, "\n");
  540. num_encs = sde_enc->num_phys_encs;
  541. mutex_lock(&sde_enc->enc_lock);
  542. sde_rsc_client_destroy(sde_enc->rsc_client);
  543. for (i = 0; i < num_encs; i++) {
  544. struct sde_encoder_phys *phys;
  545. phys = sde_enc->phys_vid_encs[i];
  546. if (phys && phys->ops.destroy) {
  547. phys->ops.destroy(phys);
  548. --sde_enc->num_phys_encs;
  549. sde_enc->phys_vid_encs[i] = NULL;
  550. }
  551. phys = sde_enc->phys_cmd_encs[i];
  552. if (phys && phys->ops.destroy) {
  553. phys->ops.destroy(phys);
  554. --sde_enc->num_phys_encs;
  555. sde_enc->phys_cmd_encs[i] = NULL;
  556. }
  557. phys = sde_enc->phys_encs[i];
  558. if (phys && phys->ops.destroy) {
  559. phys->ops.destroy(phys);
  560. --sde_enc->num_phys_encs;
  561. sde_enc->phys_encs[i] = NULL;
  562. }
  563. }
  564. if (sde_enc->num_phys_encs)
  565. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  566. sde_enc->num_phys_encs);
  567. sde_enc->num_phys_encs = 0;
  568. mutex_unlock(&sde_enc->enc_lock);
  569. drm_encoder_cleanup(drm_enc);
  570. mutex_destroy(&sde_enc->enc_lock);
  571. kfree(sde_enc->input_handler);
  572. sde_enc->input_handler = NULL;
  573. kfree(sde_enc);
  574. }
  575. void sde_encoder_helper_update_intf_cfg(
  576. struct sde_encoder_phys *phys_enc)
  577. {
  578. struct sde_encoder_virt *sde_enc;
  579. struct sde_hw_intf_cfg_v1 *intf_cfg;
  580. enum sde_3d_blend_mode mode_3d;
  581. if (!phys_enc || !phys_enc->hw_pp) {
  582. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  583. return;
  584. }
  585. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  586. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  587. SDE_DEBUG_ENC(sde_enc,
  588. "intf_cfg updated for %d at idx %d\n",
  589. phys_enc->intf_idx,
  590. intf_cfg->intf_count);
  591. /* setup interface configuration */
  592. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  593. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  594. return;
  595. }
  596. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  597. if (phys_enc == sde_enc->cur_master) {
  598. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  599. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  600. else
  601. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  602. }
  603. /* configure this interface as master for split display */
  604. if (phys_enc->split_role == ENC_ROLE_MASTER)
  605. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  606. /* setup which pp blk will connect to this intf */
  607. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  608. phys_enc->hw_intf->ops.bind_pingpong_blk(
  609. phys_enc->hw_intf,
  610. true,
  611. phys_enc->hw_pp->idx);
  612. /*setup merge_3d configuration */
  613. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  614. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  615. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  616. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  617. phys_enc->hw_pp->merge_3d->idx;
  618. if (phys_enc->hw_pp->ops.setup_3d_mode)
  619. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  620. mode_3d);
  621. }
  622. void sde_encoder_helper_split_config(
  623. struct sde_encoder_phys *phys_enc,
  624. enum sde_intf interface)
  625. {
  626. struct sde_encoder_virt *sde_enc;
  627. struct split_pipe_cfg *cfg;
  628. struct sde_hw_mdp *hw_mdptop;
  629. enum sde_rm_topology_name topology;
  630. struct msm_display_info *disp_info;
  631. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  632. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  633. return;
  634. }
  635. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  636. hw_mdptop = phys_enc->hw_mdptop;
  637. disp_info = &sde_enc->disp_info;
  638. cfg = &phys_enc->hw_intf->cfg;
  639. memset(cfg, 0, sizeof(*cfg));
  640. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  641. return;
  642. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  643. cfg->split_link_en = true;
  644. /**
  645. * disable split modes since encoder will be operating in as the only
  646. * encoder, either for the entire use case in the case of, for example,
  647. * single DSI, or for this frame in the case of left/right only partial
  648. * update.
  649. */
  650. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  651. if (hw_mdptop->ops.setup_split_pipe)
  652. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  653. if (hw_mdptop->ops.setup_pp_split)
  654. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  655. return;
  656. }
  657. cfg->en = true;
  658. cfg->mode = phys_enc->intf_mode;
  659. cfg->intf = interface;
  660. if (cfg->en && phys_enc->ops.needs_single_flush &&
  661. phys_enc->ops.needs_single_flush(phys_enc))
  662. cfg->split_flush_en = true;
  663. topology = sde_connector_get_topology_name(phys_enc->connector);
  664. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  665. cfg->pp_split_slave = cfg->intf;
  666. else
  667. cfg->pp_split_slave = INTF_MAX;
  668. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  669. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  670. if (hw_mdptop->ops.setup_split_pipe)
  671. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  672. } else if (sde_enc->hw_pp[0]) {
  673. /*
  674. * slave encoder
  675. * - determine split index from master index,
  676. * assume master is first pp
  677. */
  678. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  679. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  680. cfg->pp_split_index);
  681. if (hw_mdptop->ops.setup_pp_split)
  682. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  683. }
  684. }
  685. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  686. {
  687. struct sde_encoder_virt *sde_enc;
  688. int i = 0;
  689. if (!drm_enc)
  690. return false;
  691. sde_enc = to_sde_encoder_virt(drm_enc);
  692. if (!sde_enc)
  693. return false;
  694. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  695. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  696. if (phys && phys->in_clone_mode)
  697. return true;
  698. }
  699. return false;
  700. }
  701. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  702. struct drm_crtc *crtc)
  703. {
  704. struct sde_encoder_virt *sde_enc;
  705. int i;
  706. if (!drm_enc)
  707. return false;
  708. sde_enc = to_sde_encoder_virt(drm_enc);
  709. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  710. return false;
  711. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  712. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  713. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  714. return true;
  715. }
  716. return false;
  717. }
  718. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  719. struct drm_crtc_state *crtc_state)
  720. {
  721. struct sde_encoder_virt *sde_enc;
  722. struct sde_crtc_state *sde_crtc_state;
  723. int i = 0;
  724. if (!drm_enc || !crtc_state) {
  725. SDE_DEBUG("invalid params\n");
  726. return;
  727. }
  728. sde_enc = to_sde_encoder_virt(drm_enc);
  729. sde_crtc_state = to_sde_crtc_state(crtc_state);
  730. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  731. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  732. return;
  733. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  734. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  735. if (phys) {
  736. phys->in_clone_mode = true;
  737. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  738. }
  739. }
  740. sde_crtc_state->cwb_enc_mask = 0;
  741. }
  742. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  743. struct drm_crtc_state *crtc_state,
  744. struct drm_connector_state *conn_state)
  745. {
  746. const struct drm_display_mode *mode;
  747. struct drm_display_mode *adj_mode;
  748. int i = 0;
  749. int ret = 0;
  750. mode = &crtc_state->mode;
  751. adj_mode = &crtc_state->adjusted_mode;
  752. /* perform atomic check on the first physical encoder (master) */
  753. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  754. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  755. if (phys && phys->ops.atomic_check)
  756. ret = phys->ops.atomic_check(phys, crtc_state,
  757. conn_state);
  758. else if (phys && phys->ops.mode_fixup)
  759. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  760. ret = -EINVAL;
  761. if (ret) {
  762. SDE_ERROR_ENC(sde_enc,
  763. "mode unsupported, phys idx %d\n", i);
  764. break;
  765. }
  766. }
  767. return ret;
  768. }
  769. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  770. struct drm_crtc_state *crtc_state,
  771. struct drm_connector_state *conn_state,
  772. struct sde_connector_state *sde_conn_state,
  773. struct sde_crtc_state *sde_crtc_state)
  774. {
  775. int ret = 0;
  776. if (crtc_state->mode_changed || crtc_state->active_changed) {
  777. struct sde_rect mode_roi, roi;
  778. mode_roi.x = 0;
  779. mode_roi.y = 0;
  780. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  781. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  782. if (sde_conn_state->rois.num_rects) {
  783. sde_kms_rect_merge_rectangles(
  784. &sde_conn_state->rois, &roi);
  785. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  786. SDE_ERROR_ENC(sde_enc,
  787. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  788. roi.x, roi.y, roi.w, roi.h);
  789. ret = -EINVAL;
  790. }
  791. }
  792. if (sde_crtc_state->user_roi_list.num_rects) {
  793. sde_kms_rect_merge_rectangles(
  794. &sde_crtc_state->user_roi_list, &roi);
  795. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  796. SDE_ERROR_ENC(sde_enc,
  797. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  798. roi.x, roi.y, roi.w, roi.h);
  799. ret = -EINVAL;
  800. }
  801. }
  802. }
  803. return ret;
  804. }
  805. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  806. struct drm_crtc_state *crtc_state,
  807. struct drm_connector_state *conn_state,
  808. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  809. struct sde_connector *sde_conn,
  810. struct sde_connector_state *sde_conn_state)
  811. {
  812. int ret = 0;
  813. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  814. struct msm_sub_mode sub_mode;
  815. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  816. struct msm_display_topology *topology = NULL;
  817. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  818. CONNECTOR_PROP_DSC_MODE);
  819. ret = sde_connector_get_mode_info(&sde_conn->base,
  820. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  821. if (ret) {
  822. SDE_ERROR_ENC(sde_enc,
  823. "failed to get mode info, rc = %d\n", ret);
  824. return ret;
  825. }
  826. if (sde_conn_state->mode_info.comp_info.comp_type &&
  827. sde_conn_state->mode_info.comp_info.comp_ratio >=
  828. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  829. SDE_ERROR_ENC(sde_enc,
  830. "invalid compression ratio: %d\n",
  831. sde_conn_state->mode_info.comp_info.comp_ratio);
  832. ret = -EINVAL;
  833. return ret;
  834. }
  835. /* Reserve dynamic resources, indicating atomic_check phase */
  836. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  837. conn_state, true);
  838. if (ret) {
  839. if (ret != -EAGAIN)
  840. SDE_ERROR_ENC(sde_enc,
  841. "RM failed to reserve resources, rc = %d\n", ret);
  842. return ret;
  843. }
  844. /**
  845. * Update connector state with the topology selected for the
  846. * resource set validated. Reset the topology if we are
  847. * de-activating crtc.
  848. */
  849. if (crtc_state->active) {
  850. topology = &sde_conn_state->mode_info.topology;
  851. ret = sde_rm_update_topology(&sde_kms->rm,
  852. conn_state, topology);
  853. if (ret) {
  854. SDE_ERROR_ENC(sde_enc,
  855. "RM failed to update topology, rc: %d\n", ret);
  856. return ret;
  857. }
  858. }
  859. ret = sde_connector_set_blob_data(conn_state->connector,
  860. conn_state,
  861. CONNECTOR_PROP_SDE_INFO);
  862. if (ret) {
  863. SDE_ERROR_ENC(sde_enc,
  864. "connector failed to update info, rc: %d\n",
  865. ret);
  866. return ret;
  867. }
  868. }
  869. return ret;
  870. }
  871. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  872. u32 *qsync_fps, struct drm_connector_state *conn_state)
  873. {
  874. struct sde_encoder_virt *sde_enc;
  875. int rc = 0;
  876. struct sde_connector *sde_conn;
  877. if (!qsync_fps)
  878. return;
  879. *qsync_fps = 0;
  880. if (!drm_enc) {
  881. SDE_ERROR("invalid drm encoder\n");
  882. return;
  883. }
  884. sde_enc = to_sde_encoder_virt(drm_enc);
  885. if (!sde_enc->cur_master) {
  886. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  887. return;
  888. }
  889. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  890. if (sde_conn->ops.get_qsync_min_fps)
  891. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  892. if (rc < 0) {
  893. SDE_ERROR("invalid qsync min fps %d\n", rc);
  894. return;
  895. }
  896. *qsync_fps = rc;
  897. }
  898. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  899. struct sde_connector_state *sde_conn_state, u32 step)
  900. {
  901. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  902. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  903. u32 min_fps, req_fps = 0;
  904. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  905. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  906. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  907. CONNECTOR_PROP_QSYNC_MODE);
  908. if (has_panel_req) {
  909. if (!sde_conn->ops.get_avr_step_req) {
  910. SDE_ERROR("unable to retrieve required step rate\n");
  911. return -EINVAL;
  912. }
  913. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  914. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  915. if (qsync_mode && req_fps != step) {
  916. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  917. step, req_fps, nom_fps);
  918. return -EINVAL;
  919. }
  920. }
  921. if (!step)
  922. return 0;
  923. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  924. &sde_conn_state->base);
  925. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  926. (vtotal * nom_fps) % step) {
  927. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  928. min_fps, step, vtotal);
  929. return -EINVAL;
  930. }
  931. return 0;
  932. }
  933. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  934. struct sde_connector_state *sde_conn_state)
  935. {
  936. int rc = 0;
  937. u32 avr_step;
  938. bool qsync_dirty, has_modeset;
  939. struct drm_connector_state *conn_state = &sde_conn_state->base;
  940. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  941. CONNECTOR_PROP_QSYNC_MODE);
  942. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  943. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  944. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  945. if (has_modeset && qsync_dirty && (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  946. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  947. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  948. sde_conn_state->msm_mode.private_flags);
  949. return -EINVAL;
  950. }
  951. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  952. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  953. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  954. return rc;
  955. }
  956. static int sde_encoder_virt_atomic_check(
  957. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  958. struct drm_connector_state *conn_state)
  959. {
  960. struct sde_encoder_virt *sde_enc;
  961. struct sde_kms *sde_kms;
  962. const struct drm_display_mode *mode;
  963. struct drm_display_mode *adj_mode;
  964. struct sde_connector *sde_conn = NULL;
  965. struct sde_connector_state *sde_conn_state = NULL;
  966. struct sde_crtc_state *sde_crtc_state = NULL;
  967. enum sde_rm_topology_name old_top;
  968. enum sde_rm_topology_name top_name;
  969. struct msm_display_info *disp_info;
  970. int ret = 0;
  971. if (!drm_enc || !crtc_state || !conn_state) {
  972. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  973. !drm_enc, !crtc_state, !conn_state);
  974. return -EINVAL;
  975. }
  976. sde_enc = to_sde_encoder_virt(drm_enc);
  977. disp_info = &sde_enc->disp_info;
  978. SDE_DEBUG_ENC(sde_enc, "\n");
  979. sde_kms = sde_encoder_get_kms(drm_enc);
  980. if (!sde_kms)
  981. return -EINVAL;
  982. mode = &crtc_state->mode;
  983. adj_mode = &crtc_state->adjusted_mode;
  984. sde_conn = to_sde_connector(conn_state->connector);
  985. sde_conn_state = to_sde_connector_state(conn_state);
  986. sde_crtc_state = to_sde_crtc_state(crtc_state);
  987. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  988. if (ret)
  989. return ret;
  990. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  991. crtc_state->active_changed, crtc_state->connectors_changed);
  992. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  993. conn_state);
  994. if (ret)
  995. return ret;
  996. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  997. conn_state, sde_conn_state, sde_crtc_state);
  998. if (ret)
  999. return ret;
  1000. /**
  1001. * record topology in previous atomic state to be able to handle
  1002. * topology transitions correctly.
  1003. */
  1004. old_top = sde_connector_get_property(conn_state,
  1005. CONNECTOR_PROP_TOPOLOGY_NAME);
  1006. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1007. if (ret)
  1008. return ret;
  1009. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1010. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1011. if (ret)
  1012. return ret;
  1013. top_name = sde_connector_get_property(conn_state,
  1014. CONNECTOR_PROP_TOPOLOGY_NAME);
  1015. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1016. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1017. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1018. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1019. top_name);
  1020. return -EINVAL;
  1021. }
  1022. }
  1023. ret = sde_connector_roi_v1_check_roi(conn_state);
  1024. if (ret) {
  1025. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1026. ret);
  1027. return ret;
  1028. }
  1029. drm_mode_set_crtcinfo(adj_mode, 0);
  1030. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1031. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1032. sde_conn_state->msm_mode.private_flags,
  1033. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1034. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1035. return ret;
  1036. }
  1037. static void _sde_encoder_get_connector_roi(
  1038. struct sde_encoder_virt *sde_enc,
  1039. struct sde_rect *merged_conn_roi)
  1040. {
  1041. struct drm_connector *drm_conn;
  1042. struct sde_connector_state *c_state;
  1043. if (!sde_enc || !merged_conn_roi)
  1044. return;
  1045. drm_conn = sde_enc->phys_encs[0]->connector;
  1046. if (!drm_conn || !drm_conn->state)
  1047. return;
  1048. c_state = to_sde_connector_state(drm_conn->state);
  1049. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1050. }
  1051. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1052. {
  1053. struct sde_encoder_virt *sde_enc;
  1054. struct drm_connector *drm_conn;
  1055. struct drm_display_mode *adj_mode;
  1056. struct sde_rect roi;
  1057. if (!drm_enc) {
  1058. SDE_ERROR("invalid encoder parameter\n");
  1059. return -EINVAL;
  1060. }
  1061. sde_enc = to_sde_encoder_virt(drm_enc);
  1062. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1063. SDE_ERROR("invalid crtc parameter\n");
  1064. return -EINVAL;
  1065. }
  1066. if (!sde_enc->cur_master) {
  1067. SDE_ERROR("invalid cur_master parameter\n");
  1068. return -EINVAL;
  1069. }
  1070. adj_mode = &sde_enc->cur_master->cached_mode;
  1071. drm_conn = sde_enc->cur_master->connector;
  1072. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1073. if (sde_kms_rect_is_null(&roi)) {
  1074. roi.w = adj_mode->hdisplay;
  1075. roi.h = adj_mode->vdisplay;
  1076. }
  1077. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1078. sizeof(sde_enc->prv_conn_roi));
  1079. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1080. return 0;
  1081. }
  1082. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1083. {
  1084. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1085. struct sde_kms *sde_kms;
  1086. struct sde_hw_mdp *hw_mdptop;
  1087. struct sde_encoder_virt *sde_enc;
  1088. int i;
  1089. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1090. if (!sde_enc) {
  1091. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1092. return;
  1093. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1094. SDE_ERROR("invalid num phys enc %d/%d\n",
  1095. sde_enc->num_phys_encs,
  1096. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1097. return;
  1098. }
  1099. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1100. if (!sde_kms) {
  1101. SDE_ERROR("invalid sde_kms\n");
  1102. return;
  1103. }
  1104. hw_mdptop = sde_kms->hw_mdp;
  1105. if (!hw_mdptop) {
  1106. SDE_ERROR("invalid mdptop\n");
  1107. return;
  1108. }
  1109. if (hw_mdptop->ops.setup_vsync_source) {
  1110. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1111. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1112. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1113. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1114. vsync_cfg.vsync_source = vsync_source;
  1115. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1116. }
  1117. }
  1118. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1119. struct msm_display_info *disp_info)
  1120. {
  1121. struct sde_encoder_phys *phys;
  1122. struct sde_connector *sde_conn;
  1123. int i;
  1124. u32 vsync_source;
  1125. if (!sde_enc || !disp_info) {
  1126. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1127. sde_enc != NULL, disp_info != NULL);
  1128. return;
  1129. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1130. SDE_ERROR("invalid num phys enc %d/%d\n",
  1131. sde_enc->num_phys_encs,
  1132. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1133. return;
  1134. }
  1135. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1136. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1137. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1138. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1139. else
  1140. vsync_source = sde_enc->te_source;
  1141. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1142. disp_info->is_te_using_watchdog_timer);
  1143. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1144. phys = sde_enc->phys_encs[i];
  1145. if (phys && phys->ops.setup_vsync_source)
  1146. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1147. }
  1148. }
  1149. }
  1150. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1151. bool watchdog_te)
  1152. {
  1153. struct sde_encoder_virt *sde_enc;
  1154. struct msm_display_info disp_info;
  1155. if (!drm_enc) {
  1156. pr_err("invalid drm encoder\n");
  1157. return -EINVAL;
  1158. }
  1159. sde_enc = to_sde_encoder_virt(drm_enc);
  1160. sde_encoder_control_te(drm_enc, false);
  1161. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1162. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1163. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1164. sde_encoder_control_te(drm_enc, true);
  1165. return 0;
  1166. }
  1167. static int _sde_encoder_rsc_client_update_vsync_wait(
  1168. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1169. int wait_vblank_crtc_id)
  1170. {
  1171. int wait_refcount = 0, ret = 0;
  1172. int pipe = -1;
  1173. int wait_count = 0;
  1174. struct drm_crtc *primary_crtc;
  1175. struct drm_crtc *crtc;
  1176. crtc = sde_enc->crtc;
  1177. if (wait_vblank_crtc_id)
  1178. wait_refcount =
  1179. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1180. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1181. SDE_EVTLOG_FUNC_ENTRY);
  1182. if (crtc->base.id != wait_vblank_crtc_id) {
  1183. primary_crtc = drm_crtc_find(drm_enc->dev,
  1184. NULL, wait_vblank_crtc_id);
  1185. if (!primary_crtc) {
  1186. SDE_ERROR_ENC(sde_enc,
  1187. "failed to find primary crtc id %d\n",
  1188. wait_vblank_crtc_id);
  1189. return -EINVAL;
  1190. }
  1191. pipe = drm_crtc_index(primary_crtc);
  1192. }
  1193. /**
  1194. * note: VBLANK is expected to be enabled at this point in
  1195. * resource control state machine if on primary CRTC
  1196. */
  1197. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1198. if (sde_rsc_client_is_state_update_complete(
  1199. sde_enc->rsc_client))
  1200. break;
  1201. if (crtc->base.id == wait_vblank_crtc_id)
  1202. ret = sde_encoder_wait_for_event(drm_enc,
  1203. MSM_ENC_VBLANK);
  1204. else
  1205. drm_wait_one_vblank(drm_enc->dev, pipe);
  1206. if (ret) {
  1207. SDE_ERROR_ENC(sde_enc,
  1208. "wait for vblank failed ret:%d\n", ret);
  1209. /**
  1210. * rsc hardware may hang without vsync. avoid rsc hang
  1211. * by generating the vsync from watchdog timer.
  1212. */
  1213. if (crtc->base.id == wait_vblank_crtc_id)
  1214. sde_encoder_helper_switch_vsync(drm_enc, true);
  1215. }
  1216. }
  1217. if (wait_count >= MAX_RSC_WAIT)
  1218. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1219. SDE_EVTLOG_ERROR);
  1220. if (wait_refcount)
  1221. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1222. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1223. SDE_EVTLOG_FUNC_EXIT);
  1224. return ret;
  1225. }
  1226. static int _sde_encoder_update_rsc_client(
  1227. struct drm_encoder *drm_enc, bool enable)
  1228. {
  1229. struct sde_encoder_virt *sde_enc;
  1230. struct drm_crtc *crtc;
  1231. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1232. struct sde_rsc_cmd_config *rsc_config;
  1233. int ret;
  1234. struct msm_display_info *disp_info;
  1235. struct msm_mode_info *mode_info;
  1236. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1237. u32 qsync_mode = 0, v_front_porch;
  1238. struct drm_display_mode *mode;
  1239. bool is_vid_mode;
  1240. struct drm_encoder *enc;
  1241. if (!drm_enc || !drm_enc->dev) {
  1242. SDE_ERROR("invalid encoder arguments\n");
  1243. return -EINVAL;
  1244. }
  1245. sde_enc = to_sde_encoder_virt(drm_enc);
  1246. mode_info = &sde_enc->mode_info;
  1247. crtc = sde_enc->crtc;
  1248. if (!sde_enc->crtc) {
  1249. SDE_ERROR("invalid crtc parameter\n");
  1250. return -EINVAL;
  1251. }
  1252. disp_info = &sde_enc->disp_info;
  1253. rsc_config = &sde_enc->rsc_config;
  1254. if (!sde_enc->rsc_client) {
  1255. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1256. return 0;
  1257. }
  1258. /**
  1259. * only primary command mode panel without Qsync can request CMD state.
  1260. * all other panels/displays can request for VID state including
  1261. * secondary command mode panel.
  1262. * Clone mode encoder can request CLK STATE only.
  1263. */
  1264. if (sde_enc->cur_master) {
  1265. qsync_mode = sde_connector_get_qsync_mode(
  1266. sde_enc->cur_master->connector);
  1267. sde_enc->autorefresh_solver_disable =
  1268. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1269. }
  1270. /* left primary encoder keep vote */
  1271. if (sde_encoder_in_clone_mode(drm_enc)) {
  1272. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1273. return 0;
  1274. }
  1275. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1276. (disp_info->display_type && qsync_mode) ||
  1277. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1278. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1279. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1280. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1281. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1282. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1283. drm_for_each_encoder(enc, drm_enc->dev) {
  1284. if (enc->base.id != drm_enc->base.id &&
  1285. sde_encoder_in_cont_splash(enc))
  1286. rsc_state = SDE_RSC_CLK_STATE;
  1287. }
  1288. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1289. MSM_DISPLAY_VIDEO_MODE);
  1290. mode = &sde_enc->crtc->state->mode;
  1291. v_front_porch = mode->vsync_start - mode->vdisplay;
  1292. /* compare specific items and reconfigure the rsc */
  1293. if ((rsc_config->fps != mode_info->frame_rate) ||
  1294. (rsc_config->vtotal != mode_info->vtotal) ||
  1295. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1296. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1297. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1298. rsc_config->fps = mode_info->frame_rate;
  1299. rsc_config->vtotal = mode_info->vtotal;
  1300. rsc_config->prefill_lines = mode_info->prefill_lines;
  1301. rsc_config->jitter_numer = mode_info->jitter_numer;
  1302. rsc_config->jitter_denom = mode_info->jitter_denom;
  1303. sde_enc->rsc_state_init = false;
  1304. }
  1305. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1306. rsc_config->fps, sde_enc->rsc_state_init);
  1307. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1308. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1309. /* update it only once */
  1310. sde_enc->rsc_state_init = true;
  1311. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1312. rsc_state, rsc_config, crtc->base.id,
  1313. &wait_vblank_crtc_id);
  1314. } else {
  1315. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1316. rsc_state, NULL, crtc->base.id,
  1317. &wait_vblank_crtc_id);
  1318. }
  1319. /**
  1320. * if RSC performed a state change that requires a VBLANK wait, it will
  1321. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1322. *
  1323. * if we are the primary display, we will need to enable and wait
  1324. * locally since we hold the commit thread
  1325. *
  1326. * if we are an external display, we must send a signal to the primary
  1327. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1328. * by the primary panel's VBLANK signals
  1329. */
  1330. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1331. if (ret) {
  1332. SDE_ERROR_ENC(sde_enc,
  1333. "sde rsc client update failed ret:%d\n", ret);
  1334. return ret;
  1335. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1336. return ret;
  1337. }
  1338. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1339. sde_enc, wait_vblank_crtc_id);
  1340. return ret;
  1341. }
  1342. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1343. {
  1344. struct sde_encoder_virt *sde_enc;
  1345. int i;
  1346. if (!drm_enc) {
  1347. SDE_ERROR("invalid encoder\n");
  1348. return;
  1349. }
  1350. sde_enc = to_sde_encoder_virt(drm_enc);
  1351. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1352. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1353. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1354. if (phys && phys->ops.irq_control)
  1355. phys->ops.irq_control(phys, enable);
  1356. }
  1357. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1358. }
  1359. /* keep track of the userspace vblank during modeset */
  1360. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1361. u32 sw_event)
  1362. {
  1363. struct sde_encoder_virt *sde_enc;
  1364. bool enable;
  1365. int i;
  1366. if (!drm_enc) {
  1367. SDE_ERROR("invalid encoder\n");
  1368. return;
  1369. }
  1370. sde_enc = to_sde_encoder_virt(drm_enc);
  1371. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1372. sw_event, sde_enc->vblank_enabled);
  1373. /* nothing to do if vblank not enabled by userspace */
  1374. if (!sde_enc->vblank_enabled)
  1375. return;
  1376. /* disable vblank on pre_modeset */
  1377. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1378. enable = false;
  1379. /* enable vblank on post_modeset */
  1380. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1381. enable = true;
  1382. else
  1383. return;
  1384. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1385. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1386. if (phys && phys->ops.control_vblank_irq)
  1387. phys->ops.control_vblank_irq(phys, enable);
  1388. }
  1389. }
  1390. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1391. {
  1392. struct sde_encoder_virt *sde_enc;
  1393. if (!drm_enc)
  1394. return NULL;
  1395. sde_enc = to_sde_encoder_virt(drm_enc);
  1396. return sde_enc->rsc_client;
  1397. }
  1398. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1399. bool enable)
  1400. {
  1401. struct sde_kms *sde_kms;
  1402. struct sde_encoder_virt *sde_enc;
  1403. int rc;
  1404. sde_enc = to_sde_encoder_virt(drm_enc);
  1405. sde_kms = sde_encoder_get_kms(drm_enc);
  1406. if (!sde_kms)
  1407. return -EINVAL;
  1408. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1409. SDE_EVT32(DRMID(drm_enc), enable);
  1410. if (!sde_enc->cur_master) {
  1411. SDE_ERROR("encoder master not set\n");
  1412. return -EINVAL;
  1413. }
  1414. if (enable) {
  1415. /* enable SDE core clks */
  1416. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1417. if (rc < 0) {
  1418. SDE_ERROR("failed to enable power resource %d\n", rc);
  1419. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1420. return rc;
  1421. }
  1422. sde_enc->elevated_ahb_vote = true;
  1423. /* enable DSI clks */
  1424. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1425. true);
  1426. if (rc) {
  1427. SDE_ERROR("failed to enable clk control %d\n", rc);
  1428. pm_runtime_put_sync(drm_enc->dev->dev);
  1429. return rc;
  1430. }
  1431. /* enable all the irq */
  1432. sde_encoder_irq_control(drm_enc, true);
  1433. _sde_encoder_pm_qos_add_request(drm_enc);
  1434. } else {
  1435. _sde_encoder_pm_qos_remove_request(drm_enc);
  1436. /* disable all the irq */
  1437. sde_encoder_irq_control(drm_enc, false);
  1438. /* disable DSI clks */
  1439. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1440. /* disable SDE core clks */
  1441. pm_runtime_put_sync(drm_enc->dev->dev);
  1442. }
  1443. return 0;
  1444. }
  1445. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1446. bool enable, u32 frame_count)
  1447. {
  1448. struct sde_encoder_virt *sde_enc;
  1449. int i;
  1450. if (!drm_enc) {
  1451. SDE_ERROR("invalid encoder\n");
  1452. return;
  1453. }
  1454. sde_enc = to_sde_encoder_virt(drm_enc);
  1455. if (!sde_enc->misr_reconfigure)
  1456. return;
  1457. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1458. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1459. if (!phys || !phys->ops.setup_misr)
  1460. continue;
  1461. phys->ops.setup_misr(phys, enable, frame_count);
  1462. }
  1463. sde_enc->misr_reconfigure = false;
  1464. }
  1465. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1466. unsigned int type, unsigned int code, int value)
  1467. {
  1468. struct drm_encoder *drm_enc = NULL;
  1469. struct sde_encoder_virt *sde_enc = NULL;
  1470. struct msm_drm_thread *disp_thread = NULL;
  1471. struct msm_drm_private *priv = NULL;
  1472. if (!handle || !handle->handler || !handle->handler->private) {
  1473. SDE_ERROR("invalid encoder for the input event\n");
  1474. return;
  1475. }
  1476. drm_enc = (struct drm_encoder *)handle->handler->private;
  1477. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1478. SDE_ERROR("invalid parameters\n");
  1479. return;
  1480. }
  1481. priv = drm_enc->dev->dev_private;
  1482. sde_enc = to_sde_encoder_virt(drm_enc);
  1483. if (!sde_enc->crtc || (sde_enc->crtc->index
  1484. >= ARRAY_SIZE(priv->disp_thread))) {
  1485. SDE_DEBUG_ENC(sde_enc,
  1486. "invalid cached CRTC: %d or crtc index: %d\n",
  1487. sde_enc->crtc == NULL,
  1488. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1489. return;
  1490. }
  1491. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1492. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1493. kthread_queue_work(&disp_thread->worker,
  1494. &sde_enc->input_event_work);
  1495. }
  1496. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1497. {
  1498. struct sde_encoder_virt *sde_enc;
  1499. if (!drm_enc) {
  1500. SDE_ERROR("invalid encoder\n");
  1501. return;
  1502. }
  1503. sde_enc = to_sde_encoder_virt(drm_enc);
  1504. /* return early if there is no state change */
  1505. if (sde_enc->idle_pc_enabled == enable)
  1506. return;
  1507. sde_enc->idle_pc_enabled = enable;
  1508. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1509. SDE_EVT32(sde_enc->idle_pc_enabled);
  1510. }
  1511. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1512. u32 sw_event)
  1513. {
  1514. struct drm_encoder *drm_enc = &sde_enc->base;
  1515. struct msm_drm_private *priv;
  1516. unsigned int lp, idle_pc_duration;
  1517. struct msm_drm_thread *disp_thread;
  1518. /* return early if called from esd thread */
  1519. if (sde_enc->delay_kickoff)
  1520. return;
  1521. /* set idle timeout based on master connector's lp value */
  1522. if (sde_enc->cur_master)
  1523. lp = sde_connector_get_lp(
  1524. sde_enc->cur_master->connector);
  1525. else
  1526. lp = SDE_MODE_DPMS_ON;
  1527. if (lp == SDE_MODE_DPMS_LP2)
  1528. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1529. else
  1530. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1531. priv = drm_enc->dev->dev_private;
  1532. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1533. kthread_mod_delayed_work(
  1534. &disp_thread->worker,
  1535. &sde_enc->delayed_off_work,
  1536. msecs_to_jiffies(idle_pc_duration));
  1537. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1538. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1539. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1540. sw_event);
  1541. }
  1542. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1543. u32 sw_event)
  1544. {
  1545. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1546. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1547. sw_event);
  1548. }
  1549. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1550. {
  1551. struct sde_encoder_virt *sde_enc;
  1552. if (!encoder)
  1553. return;
  1554. sde_enc = to_sde_encoder_virt(encoder);
  1555. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1556. }
  1557. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1558. u32 sw_event)
  1559. {
  1560. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1561. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1562. else
  1563. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1564. }
  1565. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1566. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1567. {
  1568. int ret = 0;
  1569. mutex_lock(&sde_enc->rc_lock);
  1570. /* return if the resource control is already in ON state */
  1571. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1572. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1573. sw_event);
  1574. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1575. SDE_EVTLOG_FUNC_CASE1);
  1576. goto end;
  1577. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1578. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1579. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1580. sw_event, sde_enc->rc_state);
  1581. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1582. SDE_EVTLOG_ERROR);
  1583. goto end;
  1584. }
  1585. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1586. sde_encoder_irq_control(drm_enc, true);
  1587. _sde_encoder_pm_qos_add_request(drm_enc);
  1588. } else {
  1589. /* enable all the clks and resources */
  1590. ret = _sde_encoder_resource_control_helper(drm_enc,
  1591. true);
  1592. if (ret) {
  1593. SDE_ERROR_ENC(sde_enc,
  1594. "sw_event:%d, rc in state %d\n",
  1595. sw_event, sde_enc->rc_state);
  1596. SDE_EVT32(DRMID(drm_enc), sw_event,
  1597. sde_enc->rc_state,
  1598. SDE_EVTLOG_ERROR);
  1599. goto end;
  1600. }
  1601. _sde_encoder_update_rsc_client(drm_enc, true);
  1602. }
  1603. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1604. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1605. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1606. end:
  1607. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1608. mutex_unlock(&sde_enc->rc_lock);
  1609. return ret;
  1610. }
  1611. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1612. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1613. {
  1614. /* cancel delayed off work, if any */
  1615. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1616. mutex_lock(&sde_enc->rc_lock);
  1617. if (is_vid_mode &&
  1618. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1619. sde_encoder_irq_control(drm_enc, true);
  1620. }
  1621. /* skip if is already OFF or IDLE, resources are off already */
  1622. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1623. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1624. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1625. sw_event, sde_enc->rc_state);
  1626. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1627. SDE_EVTLOG_FUNC_CASE3);
  1628. goto end;
  1629. }
  1630. /**
  1631. * IRQs are still enabled currently, which allows wait for
  1632. * VBLANK which RSC may require to correctly transition to OFF
  1633. */
  1634. _sde_encoder_update_rsc_client(drm_enc, false);
  1635. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1636. SDE_ENC_RC_STATE_PRE_OFF,
  1637. SDE_EVTLOG_FUNC_CASE3);
  1638. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1639. end:
  1640. mutex_unlock(&sde_enc->rc_lock);
  1641. return 0;
  1642. }
  1643. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1644. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1645. {
  1646. int ret = 0;
  1647. mutex_lock(&sde_enc->rc_lock);
  1648. /* return if the resource control is already in OFF state */
  1649. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1650. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1651. sw_event);
  1652. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1653. SDE_EVTLOG_FUNC_CASE4);
  1654. goto end;
  1655. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1656. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1657. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1658. sw_event, sde_enc->rc_state);
  1659. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1660. SDE_EVTLOG_ERROR);
  1661. ret = -EINVAL;
  1662. goto end;
  1663. }
  1664. /**
  1665. * expect to arrive here only if in either idle state or pre-off
  1666. * and in IDLE state the resources are already disabled
  1667. */
  1668. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1669. _sde_encoder_resource_control_helper(drm_enc, false);
  1670. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1671. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1672. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1673. end:
  1674. mutex_unlock(&sde_enc->rc_lock);
  1675. return ret;
  1676. }
  1677. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1678. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1679. {
  1680. int ret = 0;
  1681. mutex_lock(&sde_enc->rc_lock);
  1682. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1683. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1684. sw_event);
  1685. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1686. SDE_EVTLOG_FUNC_CASE5);
  1687. goto end;
  1688. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1689. /* enable all the clks and resources */
  1690. ret = _sde_encoder_resource_control_helper(drm_enc,
  1691. true);
  1692. if (ret) {
  1693. SDE_ERROR_ENC(sde_enc,
  1694. "sw_event:%d, rc in state %d\n",
  1695. sw_event, sde_enc->rc_state);
  1696. SDE_EVT32(DRMID(drm_enc), sw_event,
  1697. sde_enc->rc_state,
  1698. SDE_EVTLOG_ERROR);
  1699. goto end;
  1700. }
  1701. _sde_encoder_update_rsc_client(drm_enc, true);
  1702. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1703. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1704. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1705. }
  1706. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1707. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1708. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1709. _sde_encoder_pm_qos_remove_request(drm_enc);
  1710. end:
  1711. mutex_unlock(&sde_enc->rc_lock);
  1712. return ret;
  1713. }
  1714. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1715. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1716. {
  1717. int ret = 0;
  1718. mutex_lock(&sde_enc->rc_lock);
  1719. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1720. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1721. sw_event);
  1722. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1723. SDE_EVTLOG_FUNC_CASE5);
  1724. goto end;
  1725. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1726. SDE_ERROR_ENC(sde_enc,
  1727. "sw_event:%d, rc:%d !MODESET state\n",
  1728. sw_event, sde_enc->rc_state);
  1729. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1730. SDE_EVTLOG_ERROR);
  1731. ret = -EINVAL;
  1732. goto end;
  1733. }
  1734. _sde_encoder_update_rsc_client(drm_enc, true);
  1735. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1736. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1737. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1738. _sde_encoder_pm_qos_add_request(drm_enc);
  1739. end:
  1740. mutex_unlock(&sde_enc->rc_lock);
  1741. return ret;
  1742. }
  1743. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1744. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1745. {
  1746. struct msm_drm_private *priv;
  1747. struct sde_kms *sde_kms;
  1748. struct drm_crtc *crtc = drm_enc->crtc;
  1749. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1750. struct sde_connector *sde_conn;
  1751. priv = drm_enc->dev->dev_private;
  1752. sde_kms = to_sde_kms(priv->kms);
  1753. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1754. mutex_lock(&sde_enc->rc_lock);
  1755. if (sde_conn->panel_dead) {
  1756. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1757. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1758. goto end;
  1759. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1760. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1761. sw_event, sde_enc->rc_state);
  1762. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1763. goto end;
  1764. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1765. sde_crtc->kickoff_in_progress) {
  1766. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1767. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1768. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1769. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1770. goto end;
  1771. }
  1772. if (is_vid_mode) {
  1773. sde_encoder_irq_control(drm_enc, false);
  1774. _sde_encoder_pm_qos_remove_request(drm_enc);
  1775. } else {
  1776. /* disable all the clks and resources */
  1777. _sde_encoder_update_rsc_client(drm_enc, false);
  1778. _sde_encoder_resource_control_helper(drm_enc, false);
  1779. if (!sde_kms->perf.bw_vote_mode)
  1780. memset(&sde_crtc->cur_perf, 0,
  1781. sizeof(struct sde_core_perf_params));
  1782. }
  1783. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1784. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1785. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1786. end:
  1787. mutex_unlock(&sde_enc->rc_lock);
  1788. return 0;
  1789. }
  1790. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1791. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1792. struct msm_drm_private *priv, bool is_vid_mode)
  1793. {
  1794. bool autorefresh_enabled = false;
  1795. struct msm_drm_thread *disp_thread;
  1796. int ret = 0;
  1797. if (!sde_enc->crtc ||
  1798. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1799. SDE_DEBUG_ENC(sde_enc,
  1800. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1801. sde_enc->crtc == NULL,
  1802. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1803. sw_event);
  1804. return -EINVAL;
  1805. }
  1806. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1807. mutex_lock(&sde_enc->rc_lock);
  1808. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1809. if (sde_enc->cur_master &&
  1810. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1811. autorefresh_enabled =
  1812. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1813. sde_enc->cur_master);
  1814. if (autorefresh_enabled) {
  1815. SDE_DEBUG_ENC(sde_enc,
  1816. "not handling early wakeup since auto refresh is enabled\n");
  1817. goto end;
  1818. }
  1819. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1820. kthread_mod_delayed_work(&disp_thread->worker,
  1821. &sde_enc->delayed_off_work,
  1822. msecs_to_jiffies(
  1823. IDLE_POWERCOLLAPSE_DURATION));
  1824. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1825. /* enable all the clks and resources */
  1826. ret = _sde_encoder_resource_control_helper(drm_enc,
  1827. true);
  1828. if (ret) {
  1829. SDE_ERROR_ENC(sde_enc,
  1830. "sw_event:%d, rc in state %d\n",
  1831. sw_event, sde_enc->rc_state);
  1832. SDE_EVT32(DRMID(drm_enc), sw_event,
  1833. sde_enc->rc_state,
  1834. SDE_EVTLOG_ERROR);
  1835. goto end;
  1836. }
  1837. _sde_encoder_update_rsc_client(drm_enc, true);
  1838. /*
  1839. * In some cases, commit comes with slight delay
  1840. * (> 80 ms)after early wake up, prevent clock switch
  1841. * off to avoid jank in next update. So, increase the
  1842. * command mode idle timeout sufficiently to prevent
  1843. * such case.
  1844. */
  1845. kthread_mod_delayed_work(&disp_thread->worker,
  1846. &sde_enc->delayed_off_work,
  1847. msecs_to_jiffies(
  1848. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1849. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1850. }
  1851. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1852. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1853. end:
  1854. mutex_unlock(&sde_enc->rc_lock);
  1855. return ret;
  1856. }
  1857. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1858. u32 sw_event)
  1859. {
  1860. struct sde_encoder_virt *sde_enc;
  1861. struct msm_drm_private *priv;
  1862. int ret = 0;
  1863. bool is_vid_mode = false;
  1864. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1865. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1866. sw_event);
  1867. return -EINVAL;
  1868. }
  1869. sde_enc = to_sde_encoder_virt(drm_enc);
  1870. priv = drm_enc->dev->dev_private;
  1871. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1872. is_vid_mode = true;
  1873. /*
  1874. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1875. * events and return early for other events (ie wb display).
  1876. */
  1877. if (!sde_enc->idle_pc_enabled &&
  1878. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1879. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1880. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1881. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1882. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1883. return 0;
  1884. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1885. sw_event, sde_enc->idle_pc_enabled);
  1886. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1887. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1888. switch (sw_event) {
  1889. case SDE_ENC_RC_EVENT_KICKOFF:
  1890. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1891. is_vid_mode);
  1892. break;
  1893. case SDE_ENC_RC_EVENT_PRE_STOP:
  1894. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1895. is_vid_mode);
  1896. break;
  1897. case SDE_ENC_RC_EVENT_STOP:
  1898. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1899. break;
  1900. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1901. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1902. break;
  1903. case SDE_ENC_RC_EVENT_POST_MODESET:
  1904. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1905. break;
  1906. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1907. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1908. is_vid_mode);
  1909. break;
  1910. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1911. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1912. priv, is_vid_mode);
  1913. break;
  1914. default:
  1915. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1916. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1917. break;
  1918. }
  1919. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1920. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1921. return ret;
  1922. }
  1923. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1924. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  1925. {
  1926. int i = 0;
  1927. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1928. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  1929. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  1930. if (poms_to_vid)
  1931. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1932. else if (poms_to_cmd)
  1933. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1934. _sde_encoder_update_rsc_client(drm_enc, true);
  1935. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  1936. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1937. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1938. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1939. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1940. SDE_EVTLOG_FUNC_CASE1);
  1941. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  1942. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1943. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1944. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1945. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1946. SDE_EVTLOG_FUNC_CASE2);
  1947. }
  1948. }
  1949. struct drm_connector *sde_encoder_get_connector(
  1950. struct drm_device *dev, struct drm_encoder *drm_enc)
  1951. {
  1952. struct drm_connector_list_iter conn_iter;
  1953. struct drm_connector *conn = NULL, *conn_search;
  1954. drm_connector_list_iter_begin(dev, &conn_iter);
  1955. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1956. if (conn_search->encoder == drm_enc) {
  1957. conn = conn_search;
  1958. break;
  1959. }
  1960. }
  1961. drm_connector_list_iter_end(&conn_iter);
  1962. return conn;
  1963. }
  1964. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1965. {
  1966. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1967. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1968. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1969. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1970. struct sde_rm_hw_request request_hw;
  1971. int i, j;
  1972. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1973. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1974. sde_enc->hw_pp[i] = NULL;
  1975. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1976. break;
  1977. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1978. }
  1979. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1980. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1981. if (phys) {
  1982. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1983. SDE_HW_BLK_QDSS);
  1984. for (j = 0; j < QDSS_MAX; j++) {
  1985. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1986. phys->hw_qdss =
  1987. (struct sde_hw_qdss *)qdss_iter.hw;
  1988. break;
  1989. }
  1990. }
  1991. }
  1992. }
  1993. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1994. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1995. sde_enc->hw_dsc[i] = NULL;
  1996. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1997. break;
  1998. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1999. }
  2000. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2001. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2002. sde_enc->hw_vdc[i] = NULL;
  2003. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2004. break;
  2005. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  2006. }
  2007. /* Get PP for DSC configuration */
  2008. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2009. struct sde_hw_pingpong *pp = NULL;
  2010. unsigned long features = 0;
  2011. if (!sde_enc->hw_dsc[i])
  2012. continue;
  2013. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  2014. request_hw.type = SDE_HW_BLK_PINGPONG;
  2015. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2016. break;
  2017. pp = (struct sde_hw_pingpong *) request_hw.hw;
  2018. features = pp->ops.get_hw_caps(pp);
  2019. if (test_bit(SDE_PINGPONG_DSC, &features))
  2020. sde_enc->hw_dsc_pp[i] = pp;
  2021. else
  2022. sde_enc->hw_dsc_pp[i] = NULL;
  2023. }
  2024. }
  2025. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2026. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2027. {
  2028. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2029. enum sde_intf_mode intf_mode;
  2030. struct drm_display_mode *old_adj_mode = NULL;
  2031. int ret;
  2032. bool is_cmd_mode = false, res_switch = false;
  2033. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2034. is_cmd_mode = true;
  2035. if (pre_modeset) {
  2036. if (sde_enc->cur_master)
  2037. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2038. if (old_adj_mode && is_cmd_mode)
  2039. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2040. DRM_MODE_MATCH_TIMINGS);
  2041. if (res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) {
  2042. /*
  2043. * add tx wait for sim panel to avoid wd timer getting
  2044. * updated in middle of frame to avoid early vsync
  2045. */
  2046. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2047. if (ret && ret != -EWOULDBLOCK) {
  2048. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2049. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2050. return ret;
  2051. }
  2052. }
  2053. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2054. if (msm_is_mode_seamless_dms(msm_mode) ||
  2055. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2056. is_cmd_mode)) {
  2057. /* restore resource state before releasing them */
  2058. ret = sde_encoder_resource_control(drm_enc,
  2059. SDE_ENC_RC_EVENT_PRE_MODESET);
  2060. if (ret) {
  2061. SDE_ERROR_ENC(sde_enc,
  2062. "sde resource control failed: %d\n",
  2063. ret);
  2064. return ret;
  2065. }
  2066. /*
  2067. * Disable dce before switching the mode and after pre-
  2068. * modeset to guarantee previous kickoff has finished.
  2069. */
  2070. sde_encoder_dce_disable(sde_enc);
  2071. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2072. _sde_encoder_modeset_helper_locked(drm_enc,
  2073. SDE_ENC_RC_EVENT_PRE_MODESET);
  2074. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2075. msm_mode);
  2076. }
  2077. } else {
  2078. if (msm_is_mode_seamless_dms(msm_mode) ||
  2079. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2080. is_cmd_mode))
  2081. sde_encoder_resource_control(&sde_enc->base,
  2082. SDE_ENC_RC_EVENT_POST_MODESET);
  2083. else if (msm_is_mode_seamless_poms(msm_mode))
  2084. _sde_encoder_modeset_helper_locked(drm_enc,
  2085. SDE_ENC_RC_EVENT_POST_MODESET);
  2086. }
  2087. return 0;
  2088. }
  2089. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2090. struct drm_display_mode *mode,
  2091. struct drm_display_mode *adj_mode)
  2092. {
  2093. struct sde_encoder_virt *sde_enc;
  2094. struct sde_kms *sde_kms;
  2095. struct drm_connector *conn;
  2096. struct sde_connector_state *c_state;
  2097. struct msm_display_mode *msm_mode;
  2098. struct sde_crtc *sde_crtc;
  2099. int i = 0, ret;
  2100. int num_lm, num_intf, num_pp_per_intf;
  2101. if (!drm_enc) {
  2102. SDE_ERROR("invalid encoder\n");
  2103. return;
  2104. }
  2105. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2106. SDE_ERROR("power resource is not enabled\n");
  2107. return;
  2108. }
  2109. sde_kms = sde_encoder_get_kms(drm_enc);
  2110. if (!sde_kms)
  2111. return;
  2112. sde_enc = to_sde_encoder_virt(drm_enc);
  2113. SDE_DEBUG_ENC(sde_enc, "\n");
  2114. SDE_EVT32(DRMID(drm_enc));
  2115. /*
  2116. * cache the crtc in sde_enc on enable for duration of use case
  2117. * for correctly servicing asynchronous irq events and timers
  2118. */
  2119. if (!drm_enc->crtc) {
  2120. SDE_ERROR("invalid crtc\n");
  2121. return;
  2122. }
  2123. sde_enc->crtc = drm_enc->crtc;
  2124. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2125. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2126. /* get and store the mode_info */
  2127. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2128. if (!conn) {
  2129. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2130. return;
  2131. } else if (!conn->state) {
  2132. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2133. return;
  2134. }
  2135. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2136. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2137. c_state = to_sde_connector_state(conn->state);
  2138. if (!c_state) {
  2139. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2140. return;
  2141. }
  2142. /* cancel delayed off work, if any */
  2143. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2144. /* release resources before seamless mode change */
  2145. msm_mode = &c_state->msm_mode;
  2146. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2147. if (ret)
  2148. return;
  2149. /* reserve dynamic resources now, indicating non test-only */
  2150. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2151. if (ret) {
  2152. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2153. return;
  2154. }
  2155. /* assign the reserved HW blocks to this encoder */
  2156. _sde_encoder_virt_populate_hw_res(drm_enc);
  2157. /* determine left HW PP block to map to INTF */
  2158. num_lm = sde_enc->mode_info.topology.num_lm;
  2159. num_intf = sde_enc->mode_info.topology.num_intf;
  2160. num_pp_per_intf = num_lm / num_intf;
  2161. if (!num_pp_per_intf)
  2162. num_pp_per_intf = 1;
  2163. /* perform mode_set on phys_encs */
  2164. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2165. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2166. if (phys) {
  2167. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2168. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2169. i, num_pp_per_intf);
  2170. return;
  2171. }
  2172. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2173. phys->connector = conn;
  2174. if (phys->ops.mode_set)
  2175. phys->ops.mode_set(phys, mode, adj_mode,
  2176. &sde_crtc->reinit_crtc_mixers);
  2177. }
  2178. }
  2179. /* update resources after seamless mode change */
  2180. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2181. }
  2182. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2183. {
  2184. struct sde_encoder_virt *sde_enc;
  2185. struct sde_encoder_phys *phys;
  2186. int i;
  2187. if (!drm_enc) {
  2188. SDE_ERROR("invalid parameters\n");
  2189. return;
  2190. }
  2191. sde_enc = to_sde_encoder_virt(drm_enc);
  2192. if (!sde_enc) {
  2193. SDE_ERROR("invalid sde encoder\n");
  2194. return;
  2195. }
  2196. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2197. phys = sde_enc->phys_encs[i];
  2198. if (phys && phys->ops.control_te)
  2199. phys->ops.control_te(phys, enable);
  2200. }
  2201. }
  2202. static int _sde_encoder_input_connect(struct input_handler *handler,
  2203. struct input_dev *dev, const struct input_device_id *id)
  2204. {
  2205. struct input_handle *handle;
  2206. int rc = 0;
  2207. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2208. if (!handle)
  2209. return -ENOMEM;
  2210. handle->dev = dev;
  2211. handle->handler = handler;
  2212. handle->name = handler->name;
  2213. rc = input_register_handle(handle);
  2214. if (rc) {
  2215. pr_err("failed to register input handle\n");
  2216. goto error;
  2217. }
  2218. rc = input_open_device(handle);
  2219. if (rc) {
  2220. pr_err("failed to open input device\n");
  2221. goto error_unregister;
  2222. }
  2223. return 0;
  2224. error_unregister:
  2225. input_unregister_handle(handle);
  2226. error:
  2227. kfree(handle);
  2228. return rc;
  2229. }
  2230. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2231. {
  2232. input_close_device(handle);
  2233. input_unregister_handle(handle);
  2234. kfree(handle);
  2235. }
  2236. /**
  2237. * Structure for specifying event parameters on which to receive callbacks.
  2238. * This structure will trigger a callback in case of a touch event (specified by
  2239. * EV_ABS) where there is a change in X and Y coordinates,
  2240. */
  2241. static const struct input_device_id sde_input_ids[] = {
  2242. {
  2243. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2244. .evbit = { BIT_MASK(EV_ABS) },
  2245. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2246. BIT_MASK(ABS_MT_POSITION_X) |
  2247. BIT_MASK(ABS_MT_POSITION_Y) },
  2248. },
  2249. { },
  2250. };
  2251. static void _sde_encoder_input_handler_register(
  2252. struct drm_encoder *drm_enc)
  2253. {
  2254. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2255. int rc;
  2256. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2257. !sde_enc->input_event_enabled)
  2258. return;
  2259. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2260. sde_enc->input_handler->private = sde_enc;
  2261. /* register input handler if not already registered */
  2262. rc = input_register_handler(sde_enc->input_handler);
  2263. if (rc) {
  2264. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2265. rc);
  2266. kfree(sde_enc->input_handler);
  2267. }
  2268. }
  2269. }
  2270. static void _sde_encoder_input_handler_unregister(
  2271. struct drm_encoder *drm_enc)
  2272. {
  2273. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2274. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2275. !sde_enc->input_event_enabled)
  2276. return;
  2277. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2278. input_unregister_handler(sde_enc->input_handler);
  2279. sde_enc->input_handler->private = NULL;
  2280. }
  2281. }
  2282. static int _sde_encoder_input_handler(
  2283. struct sde_encoder_virt *sde_enc)
  2284. {
  2285. struct input_handler *input_handler = NULL;
  2286. int rc = 0;
  2287. if (sde_enc->input_handler) {
  2288. SDE_ERROR_ENC(sde_enc,
  2289. "input_handle is active. unexpected\n");
  2290. return -EINVAL;
  2291. }
  2292. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2293. if (!input_handler)
  2294. return -ENOMEM;
  2295. input_handler->event = sde_encoder_input_event_handler;
  2296. input_handler->connect = _sde_encoder_input_connect;
  2297. input_handler->disconnect = _sde_encoder_input_disconnect;
  2298. input_handler->name = "sde";
  2299. input_handler->id_table = sde_input_ids;
  2300. sde_enc->input_handler = input_handler;
  2301. return rc;
  2302. }
  2303. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2304. {
  2305. struct sde_encoder_virt *sde_enc = NULL;
  2306. struct sde_kms *sde_kms;
  2307. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2308. SDE_ERROR("invalid parameters\n");
  2309. return;
  2310. }
  2311. sde_kms = sde_encoder_get_kms(drm_enc);
  2312. if (!sde_kms)
  2313. return;
  2314. sde_enc = to_sde_encoder_virt(drm_enc);
  2315. if (!sde_enc || !sde_enc->cur_master) {
  2316. SDE_DEBUG("invalid sde encoder/master\n");
  2317. return;
  2318. }
  2319. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2320. sde_enc->cur_master->hw_mdptop &&
  2321. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2322. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2323. sde_enc->cur_master->hw_mdptop);
  2324. if (sde_enc->cur_master->hw_mdptop &&
  2325. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2326. !sde_in_trusted_vm(sde_kms))
  2327. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2328. sde_enc->cur_master->hw_mdptop,
  2329. sde_kms->catalog);
  2330. if (sde_enc->cur_master->hw_ctl &&
  2331. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2332. !sde_enc->cur_master->cont_splash_enabled)
  2333. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2334. sde_enc->cur_master->hw_ctl,
  2335. &sde_enc->cur_master->intf_cfg_v1);
  2336. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2337. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2338. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2339. }
  2340. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2341. {
  2342. struct sde_kms *sde_kms;
  2343. void *dither_cfg = NULL;
  2344. int ret = 0, i = 0;
  2345. size_t len = 0;
  2346. enum sde_rm_topology_name topology;
  2347. struct drm_encoder *drm_enc;
  2348. struct msm_display_dsc_info *dsc = NULL;
  2349. struct sde_encoder_virt *sde_enc;
  2350. struct sde_hw_pingpong *hw_pp;
  2351. u32 bpp, bpc;
  2352. int num_lm;
  2353. if (!phys || !phys->connector || !phys->hw_pp ||
  2354. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2355. return;
  2356. sde_kms = sde_encoder_get_kms(phys->parent);
  2357. if (!sde_kms)
  2358. return;
  2359. topology = sde_connector_get_topology_name(phys->connector);
  2360. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2361. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2362. (phys->split_role == ENC_ROLE_SLAVE)))
  2363. return;
  2364. drm_enc = phys->parent;
  2365. sde_enc = to_sde_encoder_virt(drm_enc);
  2366. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2367. bpc = dsc->config.bits_per_component;
  2368. bpp = dsc->config.bits_per_pixel;
  2369. /* disable dither for 10 bpp or 10bpc dsc config */
  2370. if (bpp == 10 || bpc == 10) {
  2371. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2372. return;
  2373. }
  2374. ret = sde_connector_get_dither_cfg(phys->connector,
  2375. phys->connector->state, &dither_cfg,
  2376. &len, sde_enc->idle_pc_restore);
  2377. /* skip reg writes when return values are invalid or no data */
  2378. if (ret && ret == -ENODATA)
  2379. return;
  2380. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2381. for (i = 0; i < num_lm; i++) {
  2382. hw_pp = sde_enc->hw_pp[i];
  2383. phys->hw_pp->ops.setup_dither(hw_pp,
  2384. dither_cfg, len);
  2385. }
  2386. }
  2387. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2388. {
  2389. struct sde_encoder_virt *sde_enc = NULL;
  2390. int i;
  2391. if (!drm_enc) {
  2392. SDE_ERROR("invalid encoder\n");
  2393. return;
  2394. }
  2395. sde_enc = to_sde_encoder_virt(drm_enc);
  2396. if (!sde_enc->cur_master) {
  2397. SDE_DEBUG("virt encoder has no master\n");
  2398. return;
  2399. }
  2400. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2401. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2402. sde_enc->idle_pc_restore = true;
  2403. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2404. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2405. if (!phys)
  2406. continue;
  2407. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2408. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2409. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2410. phys->ops.restore(phys);
  2411. _sde_encoder_setup_dither(phys);
  2412. }
  2413. if (sde_enc->cur_master->ops.restore)
  2414. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2415. _sde_encoder_virt_enable_helper(drm_enc);
  2416. sde_encoder_control_te(drm_enc, true);
  2417. }
  2418. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2419. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2420. {
  2421. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2422. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2423. int i;
  2424. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2425. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2426. if (!phys)
  2427. continue;
  2428. phys->comp_type = comp_info->comp_type;
  2429. phys->comp_ratio = comp_info->comp_ratio;
  2430. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2431. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2432. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2433. phys->dsc_extra_pclk_cycle_cnt =
  2434. comp_info->dsc_info.pclk_per_line;
  2435. phys->dsc_extra_disp_width =
  2436. comp_info->dsc_info.extra_width;
  2437. phys->dce_bytes_per_line =
  2438. comp_info->dsc_info.bytes_per_pkt *
  2439. comp_info->dsc_info.pkt_per_line;
  2440. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2441. phys->dce_bytes_per_line =
  2442. comp_info->vdc_info.bytes_per_pkt *
  2443. comp_info->vdc_info.pkt_per_line;
  2444. }
  2445. if (phys != sde_enc->cur_master) {
  2446. /**
  2447. * on DMS request, the encoder will be enabled
  2448. * already. Invoke restore to reconfigure the
  2449. * new mode.
  2450. */
  2451. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2452. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2453. phys->ops.restore)
  2454. phys->ops.restore(phys);
  2455. else if (phys->ops.enable)
  2456. phys->ops.enable(phys);
  2457. }
  2458. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2459. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2460. phys->ops.setup_misr(phys, true,
  2461. sde_enc->misr_frame_count);
  2462. }
  2463. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2464. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2465. sde_enc->cur_master->ops.restore)
  2466. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2467. else if (sde_enc->cur_master->ops.enable)
  2468. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2469. }
  2470. static void sde_encoder_off_work(struct kthread_work *work)
  2471. {
  2472. struct sde_encoder_virt *sde_enc = container_of(work,
  2473. struct sde_encoder_virt, delayed_off_work.work);
  2474. struct drm_encoder *drm_enc;
  2475. if (!sde_enc) {
  2476. SDE_ERROR("invalid sde encoder\n");
  2477. return;
  2478. }
  2479. drm_enc = &sde_enc->base;
  2480. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2481. sde_encoder_idle_request(drm_enc);
  2482. SDE_ATRACE_END("sde_encoder_off_work");
  2483. }
  2484. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2485. {
  2486. struct sde_encoder_virt *sde_enc = NULL;
  2487. bool has_master_enc = false;
  2488. int i, ret = 0;
  2489. struct sde_connector_state *c_state;
  2490. struct drm_display_mode *cur_mode = NULL;
  2491. struct msm_display_mode *msm_mode;
  2492. if (!drm_enc || !drm_enc->crtc) {
  2493. SDE_ERROR("invalid encoder\n");
  2494. return;
  2495. }
  2496. sde_enc = to_sde_encoder_virt(drm_enc);
  2497. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2498. SDE_ERROR("power resource is not enabled\n");
  2499. return;
  2500. }
  2501. if (!sde_enc->crtc)
  2502. sde_enc->crtc = drm_enc->crtc;
  2503. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2504. SDE_DEBUG_ENC(sde_enc, "\n");
  2505. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2506. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2507. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2508. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2509. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2510. sde_enc->cur_master = phys;
  2511. has_master_enc = true;
  2512. break;
  2513. }
  2514. }
  2515. if (!has_master_enc) {
  2516. sde_enc->cur_master = NULL;
  2517. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2518. return;
  2519. }
  2520. _sde_encoder_input_handler_register(drm_enc);
  2521. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2522. if (!c_state) {
  2523. SDE_ERROR("invalid connector state\n");
  2524. return;
  2525. }
  2526. msm_mode = &c_state->msm_mode;
  2527. if ((drm_enc->crtc->state->connectors_changed &&
  2528. sde_encoder_in_clone_mode(drm_enc)) ||
  2529. !(msm_is_mode_seamless_vrr(msm_mode)
  2530. || msm_is_mode_seamless_dms(msm_mode)
  2531. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2532. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2533. sde_encoder_off_work);
  2534. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2535. if (ret) {
  2536. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2537. ret);
  2538. return;
  2539. }
  2540. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2541. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2542. /* turn off vsync_in to update tear check configuration */
  2543. sde_encoder_control_te(drm_enc, false);
  2544. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2545. _sde_encoder_virt_enable_helper(drm_enc);
  2546. sde_encoder_control_te(drm_enc, true);
  2547. }
  2548. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2549. {
  2550. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2551. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2552. int i = 0;
  2553. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2554. if (sde_enc->phys_encs[i]) {
  2555. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2556. sde_enc->phys_encs[i]->connector = NULL;
  2557. }
  2558. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2559. }
  2560. sde_enc->cur_master = NULL;
  2561. /*
  2562. * clear the cached crtc in sde_enc on use case finish, after all the
  2563. * outstanding events and timers have been completed
  2564. */
  2565. sde_enc->crtc = NULL;
  2566. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2567. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2568. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2569. }
  2570. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2571. {
  2572. struct sde_encoder_virt *sde_enc = NULL;
  2573. struct sde_connector *sde_conn;
  2574. struct sde_kms *sde_kms;
  2575. enum sde_intf_mode intf_mode;
  2576. int ret, i = 0;
  2577. if (!drm_enc) {
  2578. SDE_ERROR("invalid encoder\n");
  2579. return;
  2580. } else if (!drm_enc->dev) {
  2581. SDE_ERROR("invalid dev\n");
  2582. return;
  2583. } else if (!drm_enc->dev->dev_private) {
  2584. SDE_ERROR("invalid dev_private\n");
  2585. return;
  2586. }
  2587. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2588. SDE_ERROR("power resource is not enabled\n");
  2589. return;
  2590. }
  2591. sde_enc = to_sde_encoder_virt(drm_enc);
  2592. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2593. SDE_DEBUG_ENC(sde_enc, "\n");
  2594. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2595. if (!sde_kms)
  2596. return;
  2597. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2598. SDE_EVT32(DRMID(drm_enc));
  2599. /* wait for idle */
  2600. if (!sde_encoder_in_clone_mode(drm_enc))
  2601. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2602. _sde_encoder_input_handler_unregister(drm_enc);
  2603. flush_delayed_work(&sde_conn->status_work);
  2604. /*
  2605. * For primary command mode and video mode encoders, execute the
  2606. * resource control pre-stop operations before the physical encoders
  2607. * are disabled, to allow the rsc to transition its states properly.
  2608. *
  2609. * For other encoder types, rsc should not be enabled until after
  2610. * they have been fully disabled, so delay the pre-stop operations
  2611. * until after the physical disable calls have returned.
  2612. */
  2613. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2614. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2615. sde_encoder_resource_control(drm_enc,
  2616. SDE_ENC_RC_EVENT_PRE_STOP);
  2617. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2618. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2619. if (phys && phys->ops.disable)
  2620. phys->ops.disable(phys);
  2621. }
  2622. } else {
  2623. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2624. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2625. if (phys && phys->ops.disable)
  2626. phys->ops.disable(phys);
  2627. }
  2628. sde_encoder_resource_control(drm_enc,
  2629. SDE_ENC_RC_EVENT_PRE_STOP);
  2630. }
  2631. /*
  2632. * disable dce after the transfer is complete (for command mode)
  2633. * and after physical encoder is disabled, to make sure timing
  2634. * engine is already disabled (for video mode).
  2635. */
  2636. if (!sde_in_trusted_vm(sde_kms))
  2637. sde_encoder_dce_disable(sde_enc);
  2638. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2639. /* reset connector topology name property */
  2640. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2641. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2642. ret = sde_rm_update_topology(&sde_kms->rm,
  2643. sde_enc->cur_master->connector->state, NULL);
  2644. if (ret) {
  2645. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2646. return;
  2647. }
  2648. }
  2649. if (!sde_encoder_in_clone_mode(drm_enc))
  2650. sde_encoder_virt_reset(drm_enc);
  2651. }
  2652. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2653. struct sde_encoder_phys_wb *wb_enc)
  2654. {
  2655. struct sde_encoder_virt *sde_enc;
  2656. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2657. struct sde_ctl_flush_cfg cfg;
  2658. struct sde_hw_dsc *hw_dsc = NULL;
  2659. int i;
  2660. ctl->ops.reset(ctl);
  2661. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2662. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2663. if (wb_enc) {
  2664. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2665. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2666. false, phys_enc->hw_pp->idx);
  2667. if (ctl->ops.update_bitmask)
  2668. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2669. wb_enc->hw_wb->idx, true);
  2670. }
  2671. } else {
  2672. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2673. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2674. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2675. sde_enc->phys_encs[i]->hw_intf, false,
  2676. sde_enc->phys_encs[i]->hw_pp->idx);
  2677. if (ctl->ops.update_bitmask)
  2678. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2679. sde_enc->phys_encs[i]->hw_intf->idx, true);
  2680. }
  2681. }
  2682. }
  2683. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2684. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2685. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2686. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2687. phys_enc->hw_pp->merge_3d->idx, true);
  2688. }
  2689. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2690. phys_enc->hw_pp) {
  2691. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2692. false, phys_enc->hw_pp->idx);
  2693. if (ctl->ops.update_bitmask)
  2694. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2695. phys_enc->hw_cdm->idx, true);
  2696. }
  2697. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2698. ctl->ops.reset_post_disable)
  2699. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2700. phys_enc->hw_pp->merge_3d ?
  2701. phys_enc->hw_pp->merge_3d->idx : 0);
  2702. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2703. hw_dsc = sde_enc->hw_dsc[i];
  2704. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  2705. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  2706. if (ctl->ops.update_bitmask)
  2707. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  2708. }
  2709. }
  2710. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2711. ctl->ops.get_pending_flush(ctl, &cfg);
  2712. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2713. ctl->ops.trigger_flush(ctl);
  2714. ctl->ops.trigger_start(ctl);
  2715. ctl->ops.clear_pending_flush(ctl);
  2716. }
  2717. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  2718. {
  2719. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2720. struct sde_ctl_flush_cfg cfg;
  2721. ctl->ops.reset(ctl);
  2722. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2723. ctl->ops.get_pending_flush(ctl, &cfg);
  2724. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2725. ctl->ops.trigger_flush(ctl);
  2726. ctl->ops.trigger_start(ctl);
  2727. }
  2728. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2729. enum sde_intf_type type, u32 controller_id)
  2730. {
  2731. int i = 0;
  2732. for (i = 0; i < catalog->intf_count; i++) {
  2733. if (catalog->intf[i].type == type
  2734. && catalog->intf[i].controller_id == controller_id) {
  2735. return catalog->intf[i].id;
  2736. }
  2737. }
  2738. return INTF_MAX;
  2739. }
  2740. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2741. enum sde_intf_type type, u32 controller_id)
  2742. {
  2743. if (controller_id < catalog->wb_count)
  2744. return catalog->wb[controller_id].id;
  2745. return WB_MAX;
  2746. }
  2747. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2748. struct drm_crtc *crtc)
  2749. {
  2750. struct sde_hw_uidle *uidle;
  2751. struct sde_uidle_cntr cntr;
  2752. struct sde_uidle_status status;
  2753. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2754. pr_err("invalid params %d %d\n",
  2755. !sde_kms, !crtc);
  2756. return;
  2757. }
  2758. /* check if perf counters are enabled and setup */
  2759. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2760. return;
  2761. uidle = sde_kms->hw_uidle;
  2762. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2763. && uidle->ops.uidle_get_status) {
  2764. uidle->ops.uidle_get_status(uidle, &status);
  2765. trace_sde_perf_uidle_status(
  2766. crtc->base.id,
  2767. status.uidle_danger_status_0,
  2768. status.uidle_danger_status_1,
  2769. status.uidle_safe_status_0,
  2770. status.uidle_safe_status_1,
  2771. status.uidle_idle_status_0,
  2772. status.uidle_idle_status_1,
  2773. status.uidle_fal_status_0,
  2774. status.uidle_fal_status_1,
  2775. status.uidle_status,
  2776. status.uidle_en_fal10);
  2777. }
  2778. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2779. && uidle->ops.uidle_get_cntr) {
  2780. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2781. trace_sde_perf_uidle_cntr(
  2782. crtc->base.id,
  2783. cntr.fal1_gate_cntr,
  2784. cntr.fal10_gate_cntr,
  2785. cntr.fal_wait_gate_cntr,
  2786. cntr.fal1_num_transitions_cntr,
  2787. cntr.fal10_num_transitions_cntr,
  2788. cntr.min_gate_cntr,
  2789. cntr.max_gate_cntr);
  2790. }
  2791. }
  2792. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2793. struct sde_encoder_phys *phy_enc)
  2794. {
  2795. struct sde_encoder_virt *sde_enc = NULL;
  2796. unsigned long lock_flags;
  2797. ktime_t ts = 0;
  2798. if (!drm_enc || !phy_enc)
  2799. return;
  2800. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2801. sde_enc = to_sde_encoder_virt(drm_enc);
  2802. /*
  2803. * calculate accurate vsync timestamp when available
  2804. * set current time otherwise
  2805. */
  2806. if (phy_enc->sde_kms && phy_enc->sde_kms->catalog->has_precise_vsync_ts)
  2807. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2808. if (!ts)
  2809. ts = ktime_get();
  2810. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2811. phy_enc->last_vsync_timestamp = ts;
  2812. atomic_inc(&phy_enc->vsync_cnt);
  2813. if (sde_enc->crtc_vblank_cb)
  2814. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2815. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2816. if (phy_enc->sde_kms &&
  2817. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2818. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2819. SDE_ATRACE_END("encoder_vblank_callback");
  2820. }
  2821. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2822. struct sde_encoder_phys *phy_enc)
  2823. {
  2824. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2825. if (!phy_enc)
  2826. return;
  2827. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2828. atomic_inc(&phy_enc->underrun_cnt);
  2829. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2830. if (sde_enc->cur_master &&
  2831. sde_enc->cur_master->ops.get_underrun_line_count)
  2832. sde_enc->cur_master->ops.get_underrun_line_count(
  2833. sde_enc->cur_master);
  2834. trace_sde_encoder_underrun(DRMID(drm_enc),
  2835. atomic_read(&phy_enc->underrun_cnt));
  2836. if (phy_enc->sde_kms &&
  2837. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2838. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2839. SDE_DBG_CTRL("stop_ftrace");
  2840. SDE_DBG_CTRL("panic_underrun");
  2841. SDE_ATRACE_END("encoder_underrun_callback");
  2842. }
  2843. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2844. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2845. {
  2846. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2847. unsigned long lock_flags;
  2848. bool enable;
  2849. int i;
  2850. enable = vbl_cb ? true : false;
  2851. if (!drm_enc) {
  2852. SDE_ERROR("invalid encoder\n");
  2853. return;
  2854. }
  2855. SDE_DEBUG_ENC(sde_enc, "\n");
  2856. SDE_EVT32(DRMID(drm_enc), enable);
  2857. if (sde_encoder_in_clone_mode(drm_enc)) {
  2858. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  2859. return;
  2860. }
  2861. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2862. sde_enc->crtc_vblank_cb = vbl_cb;
  2863. sde_enc->crtc_vblank_cb_data = vbl_data;
  2864. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2865. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2866. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2867. if (phys && phys->ops.control_vblank_irq)
  2868. phys->ops.control_vblank_irq(phys, enable);
  2869. }
  2870. sde_enc->vblank_enabled = enable;
  2871. }
  2872. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2873. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  2874. struct drm_crtc *crtc)
  2875. {
  2876. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2877. unsigned long lock_flags;
  2878. bool enable;
  2879. enable = frame_event_cb ? true : false;
  2880. if (!drm_enc) {
  2881. SDE_ERROR("invalid encoder\n");
  2882. return;
  2883. }
  2884. SDE_DEBUG_ENC(sde_enc, "\n");
  2885. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2886. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2887. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2888. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2889. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2890. }
  2891. static void sde_encoder_frame_done_callback(
  2892. struct drm_encoder *drm_enc,
  2893. struct sde_encoder_phys *ready_phys, u32 event)
  2894. {
  2895. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2896. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2897. unsigned int i;
  2898. bool trigger = true;
  2899. bool is_cmd_mode = false;
  2900. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2901. ktime_t ts = 0;
  2902. if (!sde_kms || !sde_enc->cur_master) {
  2903. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  2904. sde_kms, sde_enc->cur_master);
  2905. return;
  2906. }
  2907. sde_enc->crtc_frame_event_cb_data.connector =
  2908. sde_enc->cur_master->connector;
  2909. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2910. is_cmd_mode = true;
  2911. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  2912. if (sde_kms->catalog->has_precise_vsync_ts
  2913. && (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2914. && (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  2915. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2916. /*
  2917. * get current ktime for other events and when precise timestamp is not
  2918. * available for retire-fence
  2919. */
  2920. if (!ts)
  2921. ts = ktime_get();
  2922. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2923. | SDE_ENCODER_FRAME_EVENT_ERROR
  2924. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2925. if (ready_phys->connector)
  2926. topology = sde_connector_get_topology_name(
  2927. ready_phys->connector);
  2928. /* One of the physical encoders has become idle */
  2929. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2930. if (sde_enc->phys_encs[i] == ready_phys) {
  2931. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2932. atomic_read(&sde_enc->frame_done_cnt[i]));
  2933. if (!atomic_add_unless(
  2934. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2935. SDE_EVT32(DRMID(drm_enc), event,
  2936. ready_phys->intf_idx,
  2937. SDE_EVTLOG_ERROR);
  2938. SDE_ERROR_ENC(sde_enc,
  2939. "intf idx:%d, event:%d\n",
  2940. ready_phys->intf_idx, event);
  2941. return;
  2942. }
  2943. }
  2944. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2945. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2946. trigger = false;
  2947. }
  2948. if (trigger) {
  2949. if (sde_enc->crtc_frame_event_cb)
  2950. sde_enc->crtc_frame_event_cb(
  2951. &sde_enc->crtc_frame_event_cb_data, event, ts);
  2952. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2953. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2954. -1, 0);
  2955. }
  2956. } else if (sde_enc->crtc_frame_event_cb) {
  2957. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  2958. }
  2959. }
  2960. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2961. {
  2962. struct sde_encoder_virt *sde_enc;
  2963. if (!drm_enc) {
  2964. SDE_ERROR("invalid drm encoder\n");
  2965. return -EINVAL;
  2966. }
  2967. sde_enc = to_sde_encoder_virt(drm_enc);
  2968. sde_encoder_resource_control(&sde_enc->base,
  2969. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2970. return 0;
  2971. }
  2972. /**
  2973. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2974. * drm_enc: Pointer to drm encoder structure
  2975. * phys: Pointer to physical encoder structure
  2976. * extra_flush: Additional bit mask to include in flush trigger
  2977. * config_changed: if true new config is applied, avoid increment of retire
  2978. * count if false
  2979. */
  2980. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2981. struct sde_encoder_phys *phys,
  2982. struct sde_ctl_flush_cfg *extra_flush,
  2983. bool config_changed)
  2984. {
  2985. struct sde_hw_ctl *ctl;
  2986. unsigned long lock_flags;
  2987. struct sde_encoder_virt *sde_enc;
  2988. int pend_ret_fence_cnt;
  2989. struct sde_connector *c_conn;
  2990. if (!drm_enc || !phys) {
  2991. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2992. !drm_enc, !phys);
  2993. return;
  2994. }
  2995. sde_enc = to_sde_encoder_virt(drm_enc);
  2996. c_conn = to_sde_connector(phys->connector);
  2997. if (!phys->hw_pp) {
  2998. SDE_ERROR("invalid pingpong hw\n");
  2999. return;
  3000. }
  3001. ctl = phys->hw_ctl;
  3002. if (!ctl || !phys->ops.trigger_flush) {
  3003. SDE_ERROR("missing ctl/trigger cb\n");
  3004. return;
  3005. }
  3006. if (phys->split_role == ENC_ROLE_SKIP) {
  3007. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3008. "skip flush pp%d ctl%d\n",
  3009. phys->hw_pp->idx - PINGPONG_0,
  3010. ctl->idx - CTL_0);
  3011. return;
  3012. }
  3013. /* update pending counts and trigger kickoff ctl flush atomically */
  3014. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3015. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed)
  3016. atomic_inc(&phys->pending_retire_fence_cnt);
  3017. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3018. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3019. ctl->ops.update_bitmask) {
  3020. /* perform peripheral flush on every frame update for dp dsc */
  3021. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3022. phys->comp_ratio && c_conn->ops.update_pps) {
  3023. c_conn->ops.update_pps(phys->connector, NULL,
  3024. c_conn->display);
  3025. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3026. phys->hw_intf->idx, 1);
  3027. }
  3028. if (sde_enc->dynamic_hdr_updated)
  3029. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3030. phys->hw_intf->idx, 1);
  3031. }
  3032. if ((extra_flush && extra_flush->pending_flush_mask)
  3033. && ctl->ops.update_pending_flush)
  3034. ctl->ops.update_pending_flush(ctl, extra_flush);
  3035. phys->ops.trigger_flush(phys);
  3036. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3037. if (ctl->ops.get_pending_flush) {
  3038. struct sde_ctl_flush_cfg pending_flush = {0,};
  3039. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3040. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3041. ctl->idx - CTL_0,
  3042. pending_flush.pending_flush_mask,
  3043. pend_ret_fence_cnt);
  3044. } else {
  3045. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3046. ctl->idx - CTL_0,
  3047. pend_ret_fence_cnt);
  3048. }
  3049. }
  3050. /**
  3051. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3052. * phys: Pointer to physical encoder structure
  3053. */
  3054. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3055. {
  3056. struct sde_hw_ctl *ctl;
  3057. struct sde_encoder_virt *sde_enc;
  3058. if (!phys) {
  3059. SDE_ERROR("invalid argument(s)\n");
  3060. return;
  3061. }
  3062. if (!phys->hw_pp) {
  3063. SDE_ERROR("invalid pingpong hw\n");
  3064. return;
  3065. }
  3066. if (!phys->parent) {
  3067. SDE_ERROR("invalid parent\n");
  3068. return;
  3069. }
  3070. /* avoid ctrl start for encoder in clone mode */
  3071. if (phys->in_clone_mode)
  3072. return;
  3073. ctl = phys->hw_ctl;
  3074. sde_enc = to_sde_encoder_virt(phys->parent);
  3075. if (phys->split_role == ENC_ROLE_SKIP) {
  3076. SDE_DEBUG_ENC(sde_enc,
  3077. "skip start pp%d ctl%d\n",
  3078. phys->hw_pp->idx - PINGPONG_0,
  3079. ctl->idx - CTL_0);
  3080. return;
  3081. }
  3082. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3083. phys->ops.trigger_start(phys);
  3084. }
  3085. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3086. {
  3087. struct sde_hw_ctl *ctl;
  3088. if (!phys_enc) {
  3089. SDE_ERROR("invalid encoder\n");
  3090. return;
  3091. }
  3092. ctl = phys_enc->hw_ctl;
  3093. if (ctl && ctl->ops.trigger_flush)
  3094. ctl->ops.trigger_flush(ctl);
  3095. }
  3096. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3097. {
  3098. struct sde_hw_ctl *ctl;
  3099. if (!phys_enc) {
  3100. SDE_ERROR("invalid encoder\n");
  3101. return;
  3102. }
  3103. ctl = phys_enc->hw_ctl;
  3104. if (ctl && ctl->ops.trigger_start) {
  3105. ctl->ops.trigger_start(ctl);
  3106. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3107. }
  3108. }
  3109. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3110. {
  3111. struct sde_encoder_virt *sde_enc;
  3112. struct sde_connector *sde_con;
  3113. void *sde_con_disp;
  3114. struct sde_hw_ctl *ctl;
  3115. int rc;
  3116. if (!phys_enc) {
  3117. SDE_ERROR("invalid encoder\n");
  3118. return;
  3119. }
  3120. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3121. ctl = phys_enc->hw_ctl;
  3122. if (!ctl || !ctl->ops.reset)
  3123. return;
  3124. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3125. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3126. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3127. phys_enc->connector) {
  3128. sde_con = to_sde_connector(phys_enc->connector);
  3129. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3130. if (sde_con->ops.soft_reset) {
  3131. rc = sde_con->ops.soft_reset(sde_con_disp);
  3132. if (rc) {
  3133. SDE_ERROR_ENC(sde_enc,
  3134. "connector soft reset failure\n");
  3135. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3136. }
  3137. }
  3138. }
  3139. phys_enc->enable_state = SDE_ENC_ENABLED;
  3140. }
  3141. /**
  3142. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3143. * Iterate through the physical encoders and perform consolidated flush
  3144. * and/or control start triggering as needed. This is done in the virtual
  3145. * encoder rather than the individual physical ones in order to handle
  3146. * use cases that require visibility into multiple physical encoders at
  3147. * a time.
  3148. * sde_enc: Pointer to virtual encoder structure
  3149. * config_changed: if true new config is applied. Avoid regdma_flush and
  3150. * incrementing the retire count if false.
  3151. */
  3152. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3153. bool config_changed)
  3154. {
  3155. struct sde_hw_ctl *ctl;
  3156. uint32_t i;
  3157. struct sde_ctl_flush_cfg pending_flush = {0,};
  3158. u32 pending_kickoff_cnt;
  3159. struct msm_drm_private *priv = NULL;
  3160. struct sde_kms *sde_kms = NULL;
  3161. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3162. bool is_regdma_blocking = false, is_vid_mode = false;
  3163. struct sde_crtc *sde_crtc;
  3164. if (!sde_enc) {
  3165. SDE_ERROR("invalid encoder\n");
  3166. return;
  3167. }
  3168. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3169. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3170. is_vid_mode = true;
  3171. is_regdma_blocking = (is_vid_mode ||
  3172. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3173. /* don't perform flush/start operations for slave encoders */
  3174. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3175. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3176. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3177. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3178. continue;
  3179. ctl = phys->hw_ctl;
  3180. if (!ctl)
  3181. continue;
  3182. if (phys->connector)
  3183. topology = sde_connector_get_topology_name(
  3184. phys->connector);
  3185. if (!phys->ops.needs_single_flush ||
  3186. !phys->ops.needs_single_flush(phys)) {
  3187. if (config_changed && ctl->ops.reg_dma_flush)
  3188. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3189. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3190. config_changed);
  3191. } else if (ctl->ops.get_pending_flush) {
  3192. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3193. }
  3194. }
  3195. /* for split flush, combine pending flush masks and send to master */
  3196. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3197. ctl = sde_enc->cur_master->hw_ctl;
  3198. if (config_changed && ctl->ops.reg_dma_flush)
  3199. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3200. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3201. &pending_flush,
  3202. config_changed);
  3203. }
  3204. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3205. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3206. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3207. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3208. continue;
  3209. if (!phys->ops.needs_single_flush ||
  3210. !phys->ops.needs_single_flush(phys)) {
  3211. pending_kickoff_cnt =
  3212. sde_encoder_phys_inc_pending(phys);
  3213. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3214. } else {
  3215. pending_kickoff_cnt =
  3216. sde_encoder_phys_inc_pending(phys);
  3217. SDE_EVT32(pending_kickoff_cnt,
  3218. pending_flush.pending_flush_mask,
  3219. SDE_EVTLOG_FUNC_CASE2);
  3220. }
  3221. }
  3222. if (sde_enc->misr_enable)
  3223. sde_encoder_misr_configure(&sde_enc->base, true,
  3224. sde_enc->misr_frame_count);
  3225. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3226. if (crtc_misr_info.misr_enable && sde_crtc &&
  3227. sde_crtc->misr_reconfigure) {
  3228. sde_crtc_misr_setup(sde_enc->crtc, true,
  3229. crtc_misr_info.misr_frame_count);
  3230. sde_crtc->misr_reconfigure = false;
  3231. }
  3232. _sde_encoder_trigger_start(sde_enc->cur_master);
  3233. if (sde_enc->elevated_ahb_vote) {
  3234. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3235. priv = sde_enc->base.dev->dev_private;
  3236. if (sde_kms != NULL) {
  3237. sde_power_scale_reg_bus(&priv->phandle,
  3238. VOTE_INDEX_LOW,
  3239. false);
  3240. }
  3241. sde_enc->elevated_ahb_vote = false;
  3242. }
  3243. }
  3244. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3245. struct drm_encoder *drm_enc,
  3246. unsigned long *affected_displays,
  3247. int num_active_phys)
  3248. {
  3249. struct sde_encoder_virt *sde_enc;
  3250. struct sde_encoder_phys *master;
  3251. enum sde_rm_topology_name topology;
  3252. bool is_right_only;
  3253. if (!drm_enc || !affected_displays)
  3254. return;
  3255. sde_enc = to_sde_encoder_virt(drm_enc);
  3256. master = sde_enc->cur_master;
  3257. if (!master || !master->connector)
  3258. return;
  3259. topology = sde_connector_get_topology_name(master->connector);
  3260. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3261. return;
  3262. /*
  3263. * For pingpong split, the slave pingpong won't generate IRQs. For
  3264. * right-only updates, we can't swap pingpongs, or simply swap the
  3265. * master/slave assignment, we actually have to swap the interfaces
  3266. * so that the master physical encoder will use a pingpong/interface
  3267. * that generates irqs on which to wait.
  3268. */
  3269. is_right_only = !test_bit(0, affected_displays) &&
  3270. test_bit(1, affected_displays);
  3271. if (is_right_only && !sde_enc->intfs_swapped) {
  3272. /* right-only update swap interfaces */
  3273. swap(sde_enc->phys_encs[0]->intf_idx,
  3274. sde_enc->phys_encs[1]->intf_idx);
  3275. sde_enc->intfs_swapped = true;
  3276. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3277. /* left-only or full update, swap back */
  3278. swap(sde_enc->phys_encs[0]->intf_idx,
  3279. sde_enc->phys_encs[1]->intf_idx);
  3280. sde_enc->intfs_swapped = false;
  3281. }
  3282. SDE_DEBUG_ENC(sde_enc,
  3283. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3284. is_right_only, sde_enc->intfs_swapped,
  3285. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3286. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3287. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3288. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3289. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3290. *affected_displays);
  3291. /* ppsplit always uses master since ppslave invalid for irqs*/
  3292. if (num_active_phys == 1)
  3293. *affected_displays = BIT(0);
  3294. }
  3295. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3296. struct sde_encoder_kickoff_params *params)
  3297. {
  3298. struct sde_encoder_virt *sde_enc;
  3299. struct sde_encoder_phys *phys;
  3300. int i, num_active_phys;
  3301. bool master_assigned = false;
  3302. if (!drm_enc || !params)
  3303. return;
  3304. sde_enc = to_sde_encoder_virt(drm_enc);
  3305. if (sde_enc->num_phys_encs <= 1)
  3306. return;
  3307. /* count bits set */
  3308. num_active_phys = hweight_long(params->affected_displays);
  3309. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3310. params->affected_displays, num_active_phys);
  3311. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3312. num_active_phys);
  3313. /* for left/right only update, ppsplit master switches interface */
  3314. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3315. &params->affected_displays, num_active_phys);
  3316. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3317. enum sde_enc_split_role prv_role, new_role;
  3318. bool active = false;
  3319. phys = sde_enc->phys_encs[i];
  3320. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3321. continue;
  3322. active = test_bit(i, &params->affected_displays);
  3323. prv_role = phys->split_role;
  3324. if (active && num_active_phys == 1)
  3325. new_role = ENC_ROLE_SOLO;
  3326. else if (active && !master_assigned)
  3327. new_role = ENC_ROLE_MASTER;
  3328. else if (active)
  3329. new_role = ENC_ROLE_SLAVE;
  3330. else
  3331. new_role = ENC_ROLE_SKIP;
  3332. phys->ops.update_split_role(phys, new_role);
  3333. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3334. sde_enc->cur_master = phys;
  3335. master_assigned = true;
  3336. }
  3337. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3338. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3339. phys->split_role, active);
  3340. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3341. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3342. phys->split_role, active, num_active_phys);
  3343. }
  3344. }
  3345. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3346. {
  3347. struct sde_encoder_virt *sde_enc;
  3348. struct msm_display_info *disp_info;
  3349. if (!drm_enc) {
  3350. SDE_ERROR("invalid encoder\n");
  3351. return false;
  3352. }
  3353. sde_enc = to_sde_encoder_virt(drm_enc);
  3354. disp_info = &sde_enc->disp_info;
  3355. return (disp_info->curr_panel_mode == mode);
  3356. }
  3357. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3358. {
  3359. struct sde_encoder_virt *sde_enc;
  3360. struct sde_encoder_phys *phys;
  3361. unsigned int i;
  3362. struct sde_hw_ctl *ctl;
  3363. if (!drm_enc) {
  3364. SDE_ERROR("invalid encoder\n");
  3365. return;
  3366. }
  3367. sde_enc = to_sde_encoder_virt(drm_enc);
  3368. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3369. phys = sde_enc->phys_encs[i];
  3370. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3371. sde_encoder_check_curr_mode(drm_enc,
  3372. MSM_DISPLAY_CMD_MODE)) {
  3373. ctl = phys->hw_ctl;
  3374. if (ctl->ops.trigger_pending)
  3375. /* update only for command mode primary ctl */
  3376. ctl->ops.trigger_pending(ctl);
  3377. }
  3378. }
  3379. sde_enc->idle_pc_restore = false;
  3380. }
  3381. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3382. {
  3383. struct sde_encoder_virt *sde_enc = container_of(work,
  3384. struct sde_encoder_virt, esd_trigger_work);
  3385. if (!sde_enc) {
  3386. SDE_ERROR("invalid sde encoder\n");
  3387. return;
  3388. }
  3389. sde_encoder_resource_control(&sde_enc->base,
  3390. SDE_ENC_RC_EVENT_KICKOFF);
  3391. }
  3392. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3393. {
  3394. struct sde_encoder_virt *sde_enc = container_of(work,
  3395. struct sde_encoder_virt, input_event_work);
  3396. if (!sde_enc) {
  3397. SDE_ERROR("invalid sde encoder\n");
  3398. return;
  3399. }
  3400. sde_encoder_resource_control(&sde_enc->base,
  3401. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3402. }
  3403. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3404. {
  3405. struct sde_encoder_virt *sde_enc = container_of(work,
  3406. struct sde_encoder_virt, early_wakeup_work);
  3407. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3408. sde_vm_lock(sde_kms);
  3409. if (!sde_vm_owns_hw(sde_kms)) {
  3410. sde_vm_unlock(sde_kms);
  3411. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3412. DRMID(&sde_enc->base));
  3413. return;
  3414. }
  3415. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3416. sde_encoder_resource_control(&sde_enc->base,
  3417. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3418. SDE_ATRACE_END("encoder_early_wakeup");
  3419. sde_vm_unlock(sde_kms);
  3420. }
  3421. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3422. {
  3423. struct sde_encoder_virt *sde_enc = NULL;
  3424. struct msm_drm_thread *disp_thread = NULL;
  3425. struct msm_drm_private *priv = NULL;
  3426. priv = drm_enc->dev->dev_private;
  3427. sde_enc = to_sde_encoder_virt(drm_enc);
  3428. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3429. SDE_DEBUG_ENC(sde_enc,
  3430. "should only early wake up command mode display\n");
  3431. return;
  3432. }
  3433. if (!sde_enc->crtc || (sde_enc->crtc->index
  3434. >= ARRAY_SIZE(priv->event_thread))) {
  3435. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3436. sde_enc->crtc == NULL,
  3437. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3438. return;
  3439. }
  3440. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3441. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3442. kthread_queue_work(&disp_thread->worker,
  3443. &sde_enc->early_wakeup_work);
  3444. SDE_ATRACE_END("queue_early_wakeup_work");
  3445. }
  3446. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3447. {
  3448. static const uint64_t timeout_us = 50000;
  3449. static const uint64_t sleep_us = 20;
  3450. struct sde_encoder_virt *sde_enc;
  3451. ktime_t cur_ktime, exp_ktime;
  3452. uint32_t line_count, tmp, i;
  3453. if (!drm_enc) {
  3454. SDE_ERROR("invalid encoder\n");
  3455. return -EINVAL;
  3456. }
  3457. sde_enc = to_sde_encoder_virt(drm_enc);
  3458. if (!sde_enc->cur_master ||
  3459. !sde_enc->cur_master->ops.get_line_count) {
  3460. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3461. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3462. return -EINVAL;
  3463. }
  3464. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3465. line_count = sde_enc->cur_master->ops.get_line_count(
  3466. sde_enc->cur_master);
  3467. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3468. tmp = line_count;
  3469. line_count = sde_enc->cur_master->ops.get_line_count(
  3470. sde_enc->cur_master);
  3471. if (line_count < tmp) {
  3472. SDE_EVT32(DRMID(drm_enc), line_count);
  3473. return 0;
  3474. }
  3475. cur_ktime = ktime_get();
  3476. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3477. break;
  3478. usleep_range(sleep_us / 2, sleep_us);
  3479. }
  3480. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3481. return -ETIMEDOUT;
  3482. }
  3483. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3484. {
  3485. struct drm_encoder *drm_enc;
  3486. struct sde_rm_hw_iter rm_iter;
  3487. bool lm_valid = false;
  3488. bool intf_valid = false;
  3489. if (!phys_enc || !phys_enc->parent) {
  3490. SDE_ERROR("invalid encoder\n");
  3491. return -EINVAL;
  3492. }
  3493. drm_enc = phys_enc->parent;
  3494. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3495. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3496. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3497. phys_enc->has_intf_te)) {
  3498. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3499. SDE_HW_BLK_INTF);
  3500. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3501. struct sde_hw_intf *hw_intf =
  3502. (struct sde_hw_intf *)rm_iter.hw;
  3503. if (!hw_intf)
  3504. continue;
  3505. if (phys_enc->hw_ctl->ops.update_bitmask)
  3506. phys_enc->hw_ctl->ops.update_bitmask(
  3507. phys_enc->hw_ctl,
  3508. SDE_HW_FLUSH_INTF,
  3509. hw_intf->idx, 1);
  3510. intf_valid = true;
  3511. }
  3512. if (!intf_valid) {
  3513. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3514. "intf not found to flush\n");
  3515. return -EFAULT;
  3516. }
  3517. } else {
  3518. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3519. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3520. struct sde_hw_mixer *hw_lm =
  3521. (struct sde_hw_mixer *)rm_iter.hw;
  3522. if (!hw_lm)
  3523. continue;
  3524. /* update LM flush for HW without INTF TE */
  3525. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3526. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3527. phys_enc->hw_ctl,
  3528. hw_lm->idx, 1);
  3529. lm_valid = true;
  3530. }
  3531. if (!lm_valid) {
  3532. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3533. "lm not found to flush\n");
  3534. return -EFAULT;
  3535. }
  3536. }
  3537. return 0;
  3538. }
  3539. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3540. struct sde_encoder_virt *sde_enc)
  3541. {
  3542. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3543. struct sde_hw_mdp *mdptop = NULL;
  3544. sde_enc->dynamic_hdr_updated = false;
  3545. if (sde_enc->cur_master) {
  3546. mdptop = sde_enc->cur_master->hw_mdptop;
  3547. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3548. sde_enc->cur_master->connector);
  3549. }
  3550. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3551. return;
  3552. if (mdptop->ops.set_hdr_plus_metadata) {
  3553. sde_enc->dynamic_hdr_updated = true;
  3554. mdptop->ops.set_hdr_plus_metadata(
  3555. mdptop, dhdr_meta->dynamic_hdr_payload,
  3556. dhdr_meta->dynamic_hdr_payload_size,
  3557. sde_enc->cur_master->intf_idx == INTF_0 ?
  3558. 0 : 1);
  3559. }
  3560. }
  3561. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3562. {
  3563. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3564. struct sde_encoder_phys *phys;
  3565. int i;
  3566. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3567. phys = sde_enc->phys_encs[i];
  3568. if (phys && phys->ops.hw_reset)
  3569. phys->ops.hw_reset(phys);
  3570. }
  3571. }
  3572. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3573. struct sde_encoder_kickoff_params *params)
  3574. {
  3575. struct sde_encoder_virt *sde_enc;
  3576. struct sde_encoder_phys *phys;
  3577. struct sde_kms *sde_kms = NULL;
  3578. struct sde_crtc *sde_crtc;
  3579. bool needs_hw_reset = false, is_cmd_mode;
  3580. int i, rc, ret = 0;
  3581. struct msm_display_info *disp_info;
  3582. if (!drm_enc || !params || !drm_enc->dev ||
  3583. !drm_enc->dev->dev_private) {
  3584. SDE_ERROR("invalid args\n");
  3585. return -EINVAL;
  3586. }
  3587. sde_enc = to_sde_encoder_virt(drm_enc);
  3588. sde_kms = sde_encoder_get_kms(drm_enc);
  3589. if (!sde_kms)
  3590. return -EINVAL;
  3591. disp_info = &sde_enc->disp_info;
  3592. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3593. SDE_DEBUG_ENC(sde_enc, "\n");
  3594. SDE_EVT32(DRMID(drm_enc));
  3595. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3596. MSM_DISPLAY_CMD_MODE);
  3597. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3598. && is_cmd_mode)
  3599. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3600. sde_enc->cur_master->connector->state,
  3601. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3602. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3603. /* prepare for next kickoff, may include waiting on previous kickoff */
  3604. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3605. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3606. phys = sde_enc->phys_encs[i];
  3607. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3608. params->recovery_events_enabled =
  3609. sde_enc->recovery_events_enabled;
  3610. if (phys) {
  3611. if (phys->ops.prepare_for_kickoff) {
  3612. rc = phys->ops.prepare_for_kickoff(
  3613. phys, params);
  3614. if (rc)
  3615. ret = rc;
  3616. }
  3617. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3618. needs_hw_reset = true;
  3619. _sde_encoder_setup_dither(phys);
  3620. if (sde_enc->cur_master &&
  3621. sde_connector_is_qsync_updated(
  3622. sde_enc->cur_master->connector))
  3623. _helper_flush_qsync(phys);
  3624. }
  3625. }
  3626. if (is_cmd_mode && sde_enc->cur_master &&
  3627. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3628. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3629. _sde_encoder_update_rsc_client(drm_enc, true);
  3630. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3631. if (rc) {
  3632. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3633. ret = rc;
  3634. goto end;
  3635. }
  3636. /* if any phys needs reset, reset all phys, in-order */
  3637. if (needs_hw_reset)
  3638. sde_encoder_needs_hw_reset(drm_enc);
  3639. _sde_encoder_update_master(drm_enc, params);
  3640. _sde_encoder_update_roi(drm_enc);
  3641. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3642. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3643. if (rc) {
  3644. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3645. sde_enc->cur_master->connector->base.id,
  3646. rc);
  3647. ret = rc;
  3648. }
  3649. }
  3650. if (sde_enc->cur_master &&
  3651. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3652. !sde_enc->cur_master->cont_splash_enabled)) {
  3653. rc = sde_encoder_dce_setup(sde_enc, params);
  3654. if (rc) {
  3655. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3656. ret = rc;
  3657. }
  3658. }
  3659. sde_encoder_dce_flush(sde_enc);
  3660. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3661. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3662. sde_enc->cur_master, sde_kms->qdss_enabled);
  3663. end:
  3664. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3665. return ret;
  3666. }
  3667. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  3668. {
  3669. struct sde_encoder_virt *sde_enc;
  3670. struct sde_encoder_phys *phys;
  3671. unsigned int i;
  3672. if (!drm_enc) {
  3673. SDE_ERROR("invalid encoder\n");
  3674. return;
  3675. }
  3676. SDE_ATRACE_BEGIN("encoder_kickoff");
  3677. sde_enc = to_sde_encoder_virt(drm_enc);
  3678. SDE_DEBUG_ENC(sde_enc, "\n");
  3679. if (sde_enc->delay_kickoff) {
  3680. u32 loop_count = 20;
  3681. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3682. for (i = 0; i < loop_count; i++) {
  3683. usleep_range(sleep, sleep * 2);
  3684. if (!sde_enc->delay_kickoff)
  3685. break;
  3686. }
  3687. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3688. }
  3689. /* All phys encs are ready to go, trigger the kickoff */
  3690. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3691. /* allow phys encs to handle any post-kickoff business */
  3692. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3693. phys = sde_enc->phys_encs[i];
  3694. if (phys && phys->ops.handle_post_kickoff)
  3695. phys->ops.handle_post_kickoff(phys);
  3696. }
  3697. if (sde_enc->autorefresh_solver_disable &&
  3698. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3699. _sde_encoder_update_rsc_client(drm_enc, true);
  3700. SDE_ATRACE_END("encoder_kickoff");
  3701. }
  3702. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3703. struct sde_hw_pp_vsync_info *info)
  3704. {
  3705. struct sde_encoder_virt *sde_enc;
  3706. struct sde_encoder_phys *phys;
  3707. int i, ret;
  3708. if (!drm_enc || !info)
  3709. return;
  3710. sde_enc = to_sde_encoder_virt(drm_enc);
  3711. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3712. phys = sde_enc->phys_encs[i];
  3713. if (phys && phys->hw_intf && phys->hw_pp
  3714. && phys->hw_intf->ops.get_vsync_info) {
  3715. ret = phys->hw_intf->ops.get_vsync_info(
  3716. phys->hw_intf, &info[i]);
  3717. if (!ret) {
  3718. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3719. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3720. }
  3721. }
  3722. }
  3723. }
  3724. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3725. u32 *transfer_time_us)
  3726. {
  3727. struct sde_encoder_virt *sde_enc;
  3728. struct msm_mode_info *info;
  3729. if (!drm_enc || !transfer_time_us) {
  3730. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3731. !transfer_time_us);
  3732. return;
  3733. }
  3734. sde_enc = to_sde_encoder_virt(drm_enc);
  3735. info = &sde_enc->mode_info;
  3736. *transfer_time_us = info->mdp_transfer_time_us;
  3737. }
  3738. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  3739. {
  3740. struct drm_encoder *src_enc = drm_enc;
  3741. struct sde_encoder_virt *sde_enc;
  3742. u32 fps;
  3743. if (!drm_enc) {
  3744. SDE_ERROR("invalid encoder\n");
  3745. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3746. }
  3747. if (sde_encoder_in_clone_mode(drm_enc))
  3748. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  3749. if (!src_enc)
  3750. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3751. sde_enc = to_sde_encoder_virt(src_enc);
  3752. fps = sde_enc->mode_info.frame_rate;
  3753. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  3754. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3755. else
  3756. return (SEC_TO_MILLI_SEC / fps) * 2;
  3757. }
  3758. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3759. {
  3760. struct sde_encoder_virt *sde_enc;
  3761. struct sde_encoder_phys *master;
  3762. bool is_vid_mode;
  3763. if (!drm_enc)
  3764. return -EINVAL;
  3765. sde_enc = to_sde_encoder_virt(drm_enc);
  3766. master = sde_enc->cur_master;
  3767. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3768. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3769. return -ENODATA;
  3770. if (!master->hw_intf->ops.get_avr_status)
  3771. return -EOPNOTSUPP;
  3772. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3773. }
  3774. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3775. struct drm_framebuffer *fb)
  3776. {
  3777. struct drm_encoder *drm_enc;
  3778. struct sde_hw_mixer_cfg mixer;
  3779. struct sde_rm_hw_iter lm_iter;
  3780. bool lm_valid = false;
  3781. if (!phys_enc || !phys_enc->parent) {
  3782. SDE_ERROR("invalid encoder\n");
  3783. return -EINVAL;
  3784. }
  3785. drm_enc = phys_enc->parent;
  3786. memset(&mixer, 0, sizeof(mixer));
  3787. /* reset associated CTL/LMs */
  3788. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3789. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3790. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3791. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3792. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3793. if (!hw_lm)
  3794. continue;
  3795. /* need to flush LM to remove it */
  3796. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3797. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3798. phys_enc->hw_ctl,
  3799. hw_lm->idx, 1);
  3800. if (fb) {
  3801. /* assume a single LM if targeting a frame buffer */
  3802. if (lm_valid)
  3803. continue;
  3804. mixer.out_height = fb->height;
  3805. mixer.out_width = fb->width;
  3806. if (hw_lm->ops.setup_mixer_out)
  3807. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3808. }
  3809. lm_valid = true;
  3810. /* only enable border color on LM */
  3811. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3812. phys_enc->hw_ctl->ops.setup_blendstage(
  3813. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3814. }
  3815. if (!lm_valid) {
  3816. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3817. return -EFAULT;
  3818. }
  3819. return 0;
  3820. }
  3821. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3822. {
  3823. struct sde_encoder_virt *sde_enc;
  3824. struct sde_encoder_phys *phys;
  3825. int i, rc = 0, ret = 0;
  3826. struct sde_hw_ctl *ctl;
  3827. if (!drm_enc) {
  3828. SDE_ERROR("invalid encoder\n");
  3829. return -EINVAL;
  3830. }
  3831. sde_enc = to_sde_encoder_virt(drm_enc);
  3832. /* update the qsync parameters for the current frame */
  3833. if (sde_enc->cur_master)
  3834. sde_connector_set_qsync_params(
  3835. sde_enc->cur_master->connector);
  3836. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3837. phys = sde_enc->phys_encs[i];
  3838. if (phys && phys->ops.prepare_commit)
  3839. phys->ops.prepare_commit(phys);
  3840. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3841. ret = -ETIMEDOUT;
  3842. if (phys && phys->hw_ctl) {
  3843. ctl = phys->hw_ctl;
  3844. /*
  3845. * avoid clearing the pending flush during the first
  3846. * frame update after idle power collpase as the
  3847. * restore path would have updated the pending flush
  3848. */
  3849. if (!sde_enc->idle_pc_restore &&
  3850. ctl->ops.clear_pending_flush)
  3851. ctl->ops.clear_pending_flush(ctl);
  3852. }
  3853. }
  3854. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3855. rc = sde_connector_prepare_commit(
  3856. sde_enc->cur_master->connector);
  3857. if (rc)
  3858. SDE_ERROR_ENC(sde_enc,
  3859. "prepare commit failed conn %d rc %d\n",
  3860. sde_enc->cur_master->connector->base.id,
  3861. rc);
  3862. }
  3863. return ret;
  3864. }
  3865. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3866. bool enable, u32 frame_count)
  3867. {
  3868. if (!phys_enc)
  3869. return;
  3870. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3871. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3872. enable, frame_count);
  3873. }
  3874. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3875. bool nonblock, u32 *misr_value)
  3876. {
  3877. if (!phys_enc)
  3878. return -EINVAL;
  3879. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3880. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3881. nonblock, misr_value) : -ENOTSUPP;
  3882. }
  3883. #ifdef CONFIG_DEBUG_FS
  3884. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3885. {
  3886. struct sde_encoder_virt *sde_enc;
  3887. int i;
  3888. if (!s || !s->private)
  3889. return -EINVAL;
  3890. sde_enc = s->private;
  3891. mutex_lock(&sde_enc->enc_lock);
  3892. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3893. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3894. if (!phys)
  3895. continue;
  3896. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3897. phys->intf_idx - INTF_0,
  3898. atomic_read(&phys->vsync_cnt),
  3899. atomic_read(&phys->underrun_cnt));
  3900. switch (phys->intf_mode) {
  3901. case INTF_MODE_VIDEO:
  3902. seq_puts(s, "mode: video\n");
  3903. break;
  3904. case INTF_MODE_CMD:
  3905. seq_puts(s, "mode: command\n");
  3906. break;
  3907. case INTF_MODE_WB_BLOCK:
  3908. seq_puts(s, "mode: wb block\n");
  3909. break;
  3910. case INTF_MODE_WB_LINE:
  3911. seq_puts(s, "mode: wb line\n");
  3912. break;
  3913. default:
  3914. seq_puts(s, "mode: ???\n");
  3915. break;
  3916. }
  3917. }
  3918. mutex_unlock(&sde_enc->enc_lock);
  3919. return 0;
  3920. }
  3921. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3922. struct file *file)
  3923. {
  3924. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3925. }
  3926. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3927. const char __user *user_buf, size_t count, loff_t *ppos)
  3928. {
  3929. struct sde_encoder_virt *sde_enc;
  3930. char buf[MISR_BUFF_SIZE + 1];
  3931. size_t buff_copy;
  3932. u32 frame_count, enable;
  3933. struct sde_kms *sde_kms = NULL;
  3934. struct drm_encoder *drm_enc;
  3935. if (!file || !file->private_data)
  3936. return -EINVAL;
  3937. sde_enc = file->private_data;
  3938. if (!sde_enc)
  3939. return -EINVAL;
  3940. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3941. if (!sde_kms)
  3942. return -EINVAL;
  3943. drm_enc = &sde_enc->base;
  3944. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3945. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3946. return -ENOTSUPP;
  3947. }
  3948. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3949. if (copy_from_user(buf, user_buf, buff_copy))
  3950. return -EINVAL;
  3951. buf[buff_copy] = 0; /* end of string */
  3952. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3953. return -EINVAL;
  3954. sde_enc->misr_enable = enable;
  3955. sde_enc->misr_reconfigure = true;
  3956. sde_enc->misr_frame_count = frame_count;
  3957. return count;
  3958. }
  3959. static ssize_t _sde_encoder_misr_read(struct file *file,
  3960. char __user *user_buff, size_t count, loff_t *ppos)
  3961. {
  3962. struct sde_encoder_virt *sde_enc;
  3963. struct sde_kms *sde_kms = NULL;
  3964. struct drm_encoder *drm_enc;
  3965. int i = 0, len = 0;
  3966. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3967. int rc;
  3968. if (*ppos)
  3969. return 0;
  3970. if (!file || !file->private_data)
  3971. return -EINVAL;
  3972. sde_enc = file->private_data;
  3973. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3974. if (!sde_kms)
  3975. return -EINVAL;
  3976. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3977. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3978. return -ENOTSUPP;
  3979. }
  3980. drm_enc = &sde_enc->base;
  3981. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3982. if (rc < 0)
  3983. return rc;
  3984. sde_vm_lock(sde_kms);
  3985. if (!sde_vm_owns_hw(sde_kms)) {
  3986. SDE_DEBUG("op not supported due to HW unavailablity\n");
  3987. rc = -EOPNOTSUPP;
  3988. goto end;
  3989. }
  3990. if (!sde_enc->misr_enable) {
  3991. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3992. "disabled\n");
  3993. goto buff_check;
  3994. }
  3995. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3996. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3997. u32 misr_value = 0;
  3998. if (!phys || !phys->ops.collect_misr) {
  3999. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4000. "invalid\n");
  4001. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4002. continue;
  4003. }
  4004. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4005. if (rc) {
  4006. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4007. "invalid\n");
  4008. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4009. rc);
  4010. continue;
  4011. } else {
  4012. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4013. "Intf idx:%d\n",
  4014. phys->intf_idx - INTF_0);
  4015. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4016. "0x%x\n", misr_value);
  4017. }
  4018. }
  4019. buff_check:
  4020. if (count <= len) {
  4021. len = 0;
  4022. goto end;
  4023. }
  4024. if (copy_to_user(user_buff, buf, len)) {
  4025. len = -EFAULT;
  4026. goto end;
  4027. }
  4028. *ppos += len; /* increase offset */
  4029. end:
  4030. sde_vm_unlock(sde_kms);
  4031. pm_runtime_put_sync(drm_enc->dev->dev);
  4032. return len;
  4033. }
  4034. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4035. {
  4036. struct sde_encoder_virt *sde_enc;
  4037. struct sde_kms *sde_kms;
  4038. int i;
  4039. static const struct file_operations debugfs_status_fops = {
  4040. .open = _sde_encoder_debugfs_status_open,
  4041. .read = seq_read,
  4042. .llseek = seq_lseek,
  4043. .release = single_release,
  4044. };
  4045. static const struct file_operations debugfs_misr_fops = {
  4046. .open = simple_open,
  4047. .read = _sde_encoder_misr_read,
  4048. .write = _sde_encoder_misr_setup,
  4049. };
  4050. char name[SDE_NAME_SIZE];
  4051. if (!drm_enc) {
  4052. SDE_ERROR("invalid encoder\n");
  4053. return -EINVAL;
  4054. }
  4055. sde_enc = to_sde_encoder_virt(drm_enc);
  4056. sde_kms = sde_encoder_get_kms(drm_enc);
  4057. if (!sde_kms) {
  4058. SDE_ERROR("invalid sde_kms\n");
  4059. return -EINVAL;
  4060. }
  4061. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4062. /* create overall sub-directory for the encoder */
  4063. sde_enc->debugfs_root = debugfs_create_dir(name,
  4064. drm_enc->dev->primary->debugfs_root);
  4065. if (!sde_enc->debugfs_root)
  4066. return -ENOMEM;
  4067. /* don't error check these */
  4068. debugfs_create_file("status", 0400,
  4069. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4070. debugfs_create_file("misr_data", 0600,
  4071. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4072. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4073. &sde_enc->idle_pc_enabled);
  4074. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4075. &sde_enc->frame_trigger_mode);
  4076. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4077. if (sde_enc->phys_encs[i] &&
  4078. sde_enc->phys_encs[i]->ops.late_register)
  4079. sde_enc->phys_encs[i]->ops.late_register(
  4080. sde_enc->phys_encs[i],
  4081. sde_enc->debugfs_root);
  4082. return 0;
  4083. }
  4084. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4085. {
  4086. struct sde_encoder_virt *sde_enc;
  4087. if (!drm_enc)
  4088. return;
  4089. sde_enc = to_sde_encoder_virt(drm_enc);
  4090. debugfs_remove_recursive(sde_enc->debugfs_root);
  4091. }
  4092. #else
  4093. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4094. {
  4095. return 0;
  4096. }
  4097. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4098. {
  4099. }
  4100. #endif
  4101. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4102. {
  4103. return _sde_encoder_init_debugfs(encoder);
  4104. }
  4105. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4106. {
  4107. _sde_encoder_destroy_debugfs(encoder);
  4108. }
  4109. static int sde_encoder_virt_add_phys_encs(
  4110. struct msm_display_info *disp_info,
  4111. struct sde_encoder_virt *sde_enc,
  4112. struct sde_enc_phys_init_params *params)
  4113. {
  4114. struct sde_encoder_phys *enc = NULL;
  4115. u32 display_caps = disp_info->capabilities;
  4116. SDE_DEBUG_ENC(sde_enc, "\n");
  4117. /*
  4118. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4119. * in this function, check up-front.
  4120. */
  4121. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4122. ARRAY_SIZE(sde_enc->phys_encs)) {
  4123. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4124. sde_enc->num_phys_encs);
  4125. return -EINVAL;
  4126. }
  4127. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4128. enc = sde_encoder_phys_vid_init(params);
  4129. if (IS_ERR_OR_NULL(enc)) {
  4130. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4131. PTR_ERR(enc));
  4132. return !enc ? -EINVAL : PTR_ERR(enc);
  4133. }
  4134. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4135. }
  4136. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4137. enc = sde_encoder_phys_cmd_init(params);
  4138. if (IS_ERR_OR_NULL(enc)) {
  4139. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4140. PTR_ERR(enc));
  4141. return !enc ? -EINVAL : PTR_ERR(enc);
  4142. }
  4143. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4144. }
  4145. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4146. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4147. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4148. else
  4149. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4150. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4151. ++sde_enc->num_phys_encs;
  4152. return 0;
  4153. }
  4154. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4155. struct sde_enc_phys_init_params *params)
  4156. {
  4157. struct sde_encoder_phys *enc = NULL;
  4158. if (!sde_enc) {
  4159. SDE_ERROR("invalid encoder\n");
  4160. return -EINVAL;
  4161. }
  4162. SDE_DEBUG_ENC(sde_enc, "\n");
  4163. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4164. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4165. sde_enc->num_phys_encs);
  4166. return -EINVAL;
  4167. }
  4168. enc = sde_encoder_phys_wb_init(params);
  4169. if (IS_ERR_OR_NULL(enc)) {
  4170. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4171. PTR_ERR(enc));
  4172. return !enc ? -EINVAL : PTR_ERR(enc);
  4173. }
  4174. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4175. ++sde_enc->num_phys_encs;
  4176. return 0;
  4177. }
  4178. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4179. struct sde_kms *sde_kms,
  4180. struct msm_display_info *disp_info,
  4181. int *drm_enc_mode)
  4182. {
  4183. int ret = 0;
  4184. int i = 0;
  4185. enum sde_intf_type intf_type;
  4186. struct sde_encoder_virt_ops parent_ops = {
  4187. sde_encoder_vblank_callback,
  4188. sde_encoder_underrun_callback,
  4189. sde_encoder_frame_done_callback,
  4190. _sde_encoder_get_qsync_fps_callback,
  4191. };
  4192. struct sde_enc_phys_init_params phys_params;
  4193. if (!sde_enc || !sde_kms) {
  4194. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4195. !sde_enc, !sde_kms);
  4196. return -EINVAL;
  4197. }
  4198. memset(&phys_params, 0, sizeof(phys_params));
  4199. phys_params.sde_kms = sde_kms;
  4200. phys_params.parent = &sde_enc->base;
  4201. phys_params.parent_ops = parent_ops;
  4202. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4203. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4204. SDE_DEBUG("\n");
  4205. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4206. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4207. intf_type = INTF_DSI;
  4208. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4209. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4210. intf_type = INTF_HDMI;
  4211. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4212. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4213. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4214. else
  4215. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4216. intf_type = INTF_DP;
  4217. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4218. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4219. intf_type = INTF_WB;
  4220. } else {
  4221. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4222. return -EINVAL;
  4223. }
  4224. WARN_ON(disp_info->num_of_h_tiles < 1);
  4225. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4226. sde_enc->te_source = disp_info->te_source;
  4227. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4228. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4229. sde_enc->input_event_enabled = sde_kms->catalog->wakeup_with_touch;
  4230. mutex_lock(&sde_enc->enc_lock);
  4231. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4232. /*
  4233. * Left-most tile is at index 0, content is controller id
  4234. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4235. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4236. */
  4237. u32 controller_id = disp_info->h_tile_instance[i];
  4238. if (disp_info->num_of_h_tiles > 1) {
  4239. if (i == 0)
  4240. phys_params.split_role = ENC_ROLE_MASTER;
  4241. else
  4242. phys_params.split_role = ENC_ROLE_SLAVE;
  4243. } else {
  4244. phys_params.split_role = ENC_ROLE_SOLO;
  4245. }
  4246. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4247. i, controller_id, phys_params.split_role);
  4248. if (intf_type == INTF_WB) {
  4249. phys_params.intf_idx = INTF_MAX;
  4250. phys_params.wb_idx = sde_encoder_get_wb(
  4251. sde_kms->catalog,
  4252. intf_type, controller_id);
  4253. if (phys_params.wb_idx == WB_MAX) {
  4254. SDE_ERROR_ENC(sde_enc,
  4255. "could not get wb: type %d, id %d\n",
  4256. intf_type, controller_id);
  4257. ret = -EINVAL;
  4258. }
  4259. } else {
  4260. phys_params.wb_idx = WB_MAX;
  4261. phys_params.intf_idx = sde_encoder_get_intf(
  4262. sde_kms->catalog, intf_type,
  4263. controller_id);
  4264. if (phys_params.intf_idx == INTF_MAX) {
  4265. SDE_ERROR_ENC(sde_enc,
  4266. "could not get wb: type %d, id %d\n",
  4267. intf_type, controller_id);
  4268. ret = -EINVAL;
  4269. }
  4270. }
  4271. if (!ret) {
  4272. if (intf_type == INTF_WB)
  4273. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4274. &phys_params);
  4275. else
  4276. ret = sde_encoder_virt_add_phys_encs(
  4277. disp_info,
  4278. sde_enc,
  4279. &phys_params);
  4280. if (ret)
  4281. SDE_ERROR_ENC(sde_enc,
  4282. "failed to add phys encs\n");
  4283. }
  4284. }
  4285. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4286. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4287. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4288. if (vid_phys) {
  4289. atomic_set(&vid_phys->vsync_cnt, 0);
  4290. atomic_set(&vid_phys->underrun_cnt, 0);
  4291. }
  4292. if (cmd_phys) {
  4293. atomic_set(&cmd_phys->vsync_cnt, 0);
  4294. atomic_set(&cmd_phys->underrun_cnt, 0);
  4295. }
  4296. }
  4297. mutex_unlock(&sde_enc->enc_lock);
  4298. return ret;
  4299. }
  4300. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4301. .mode_set = sde_encoder_virt_mode_set,
  4302. .disable = sde_encoder_virt_disable,
  4303. .enable = sde_encoder_virt_enable,
  4304. .atomic_check = sde_encoder_virt_atomic_check,
  4305. };
  4306. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4307. .destroy = sde_encoder_destroy,
  4308. .late_register = sde_encoder_late_register,
  4309. .early_unregister = sde_encoder_early_unregister,
  4310. };
  4311. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4312. {
  4313. struct msm_drm_private *priv = dev->dev_private;
  4314. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4315. struct drm_encoder *drm_enc = NULL;
  4316. struct sde_encoder_virt *sde_enc = NULL;
  4317. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4318. char name[SDE_NAME_SIZE];
  4319. int ret = 0, i, intf_index = INTF_MAX;
  4320. struct sde_encoder_phys *phys = NULL;
  4321. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4322. if (!sde_enc) {
  4323. ret = -ENOMEM;
  4324. goto fail;
  4325. }
  4326. mutex_init(&sde_enc->enc_lock);
  4327. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4328. &drm_enc_mode);
  4329. if (ret)
  4330. goto fail;
  4331. sde_enc->cur_master = NULL;
  4332. spin_lock_init(&sde_enc->enc_spinlock);
  4333. mutex_init(&sde_enc->vblank_ctl_lock);
  4334. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4335. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4336. drm_enc = &sde_enc->base;
  4337. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4338. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4339. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4340. phys = sde_enc->phys_encs[i];
  4341. if (!phys)
  4342. continue;
  4343. if (phys->ops.is_master && phys->ops.is_master(phys))
  4344. intf_index = phys->intf_idx - INTF_0;
  4345. }
  4346. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4347. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4348. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4349. SDE_RSC_PRIMARY_DISP_CLIENT :
  4350. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4351. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4352. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4353. PTR_ERR(sde_enc->rsc_client));
  4354. sde_enc->rsc_client = NULL;
  4355. }
  4356. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4357. sde_enc->input_event_enabled) {
  4358. ret = _sde_encoder_input_handler(sde_enc);
  4359. if (ret)
  4360. SDE_ERROR(
  4361. "input handler registration failed, rc = %d\n", ret);
  4362. }
  4363. mutex_init(&sde_enc->rc_lock);
  4364. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4365. sde_encoder_off_work);
  4366. sde_enc->vblank_enabled = false;
  4367. sde_enc->qdss_status = false;
  4368. kthread_init_work(&sde_enc->input_event_work,
  4369. sde_encoder_input_event_work_handler);
  4370. kthread_init_work(&sde_enc->early_wakeup_work,
  4371. sde_encoder_early_wakeup_work_handler);
  4372. kthread_init_work(&sde_enc->esd_trigger_work,
  4373. sde_encoder_esd_trigger_work_handler);
  4374. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4375. SDE_DEBUG_ENC(sde_enc, "created\n");
  4376. return drm_enc;
  4377. fail:
  4378. SDE_ERROR("failed to create encoder\n");
  4379. if (drm_enc)
  4380. sde_encoder_destroy(drm_enc);
  4381. return ERR_PTR(ret);
  4382. }
  4383. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4384. enum msm_event_wait event)
  4385. {
  4386. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4387. struct sde_encoder_virt *sde_enc = NULL;
  4388. int i, ret = 0;
  4389. char atrace_buf[32];
  4390. if (!drm_enc) {
  4391. SDE_ERROR("invalid encoder\n");
  4392. return -EINVAL;
  4393. }
  4394. sde_enc = to_sde_encoder_virt(drm_enc);
  4395. SDE_DEBUG_ENC(sde_enc, "\n");
  4396. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4397. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4398. switch (event) {
  4399. case MSM_ENC_COMMIT_DONE:
  4400. fn_wait = phys->ops.wait_for_commit_done;
  4401. break;
  4402. case MSM_ENC_TX_COMPLETE:
  4403. fn_wait = phys->ops.wait_for_tx_complete;
  4404. break;
  4405. case MSM_ENC_VBLANK:
  4406. fn_wait = phys->ops.wait_for_vblank;
  4407. break;
  4408. case MSM_ENC_ACTIVE_REGION:
  4409. fn_wait = phys->ops.wait_for_active;
  4410. break;
  4411. default:
  4412. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4413. event);
  4414. return -EINVAL;
  4415. }
  4416. if (phys && fn_wait) {
  4417. snprintf(atrace_buf, sizeof(atrace_buf),
  4418. "wait_completion_event_%d", event);
  4419. SDE_ATRACE_BEGIN(atrace_buf);
  4420. ret = fn_wait(phys);
  4421. SDE_ATRACE_END(atrace_buf);
  4422. if (ret)
  4423. return ret;
  4424. }
  4425. }
  4426. return ret;
  4427. }
  4428. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4429. u64 *l_bound, u64 *u_bound)
  4430. {
  4431. struct sde_encoder_virt *sde_enc;
  4432. u64 jitter_ns, frametime_ns;
  4433. struct msm_mode_info *info;
  4434. if (!drm_enc) {
  4435. SDE_ERROR("invalid encoder\n");
  4436. return;
  4437. }
  4438. sde_enc = to_sde_encoder_virt(drm_enc);
  4439. info = &sde_enc->mode_info;
  4440. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4441. jitter_ns = info->jitter_numer * frametime_ns;
  4442. do_div(jitter_ns, info->jitter_denom * 100);
  4443. *l_bound = frametime_ns - jitter_ns;
  4444. *u_bound = frametime_ns + jitter_ns;
  4445. }
  4446. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4447. {
  4448. struct sde_encoder_virt *sde_enc;
  4449. if (!drm_enc) {
  4450. SDE_ERROR("invalid encoder\n");
  4451. return 0;
  4452. }
  4453. sde_enc = to_sde_encoder_virt(drm_enc);
  4454. return sde_enc->mode_info.frame_rate;
  4455. }
  4456. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4457. {
  4458. struct sde_encoder_virt *sde_enc = NULL;
  4459. int i;
  4460. if (!encoder) {
  4461. SDE_ERROR("invalid encoder\n");
  4462. return INTF_MODE_NONE;
  4463. }
  4464. sde_enc = to_sde_encoder_virt(encoder);
  4465. if (sde_enc->cur_master)
  4466. return sde_enc->cur_master->intf_mode;
  4467. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4468. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4469. if (phys)
  4470. return phys->intf_mode;
  4471. }
  4472. return INTF_MODE_NONE;
  4473. }
  4474. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4475. {
  4476. struct sde_encoder_virt *sde_enc = NULL;
  4477. struct sde_encoder_phys *phys;
  4478. if (!encoder) {
  4479. SDE_ERROR("invalid encoder\n");
  4480. return 0;
  4481. }
  4482. sde_enc = to_sde_encoder_virt(encoder);
  4483. phys = sde_enc->cur_master;
  4484. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4485. }
  4486. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4487. ktime_t *tvblank)
  4488. {
  4489. struct sde_encoder_virt *sde_enc = NULL;
  4490. struct sde_encoder_phys *phys;
  4491. if (!encoder) {
  4492. SDE_ERROR("invalid encoder\n");
  4493. return false;
  4494. }
  4495. sde_enc = to_sde_encoder_virt(encoder);
  4496. phys = sde_enc->cur_master;
  4497. if (!phys)
  4498. return false;
  4499. *tvblank = phys->last_vsync_timestamp;
  4500. return *tvblank ? true : false;
  4501. }
  4502. static void _sde_encoder_cache_hw_res_cont_splash(
  4503. struct drm_encoder *encoder,
  4504. struct sde_kms *sde_kms)
  4505. {
  4506. int i, idx;
  4507. struct sde_encoder_virt *sde_enc;
  4508. struct sde_encoder_phys *phys_enc;
  4509. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4510. sde_enc = to_sde_encoder_virt(encoder);
  4511. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4512. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4513. sde_enc->hw_pp[i] = NULL;
  4514. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4515. break;
  4516. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4517. }
  4518. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4519. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4520. sde_enc->hw_dsc[i] = NULL;
  4521. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4522. break;
  4523. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4524. }
  4525. /*
  4526. * If we have multiple phys encoders with one controller, make
  4527. * sure to populate the controller pointer in both phys encoders.
  4528. */
  4529. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4530. phys_enc = sde_enc->phys_encs[idx];
  4531. phys_enc->hw_ctl = NULL;
  4532. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4533. SDE_HW_BLK_CTL);
  4534. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4535. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4536. phys_enc->hw_ctl =
  4537. (struct sde_hw_ctl *) ctl_iter.hw;
  4538. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4539. phys_enc->intf_idx, phys_enc->hw_ctl);
  4540. }
  4541. }
  4542. }
  4543. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4544. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4545. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4546. phys->hw_intf = NULL;
  4547. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4548. break;
  4549. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4550. }
  4551. }
  4552. /**
  4553. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4554. * device bootup when cont_splash is enabled
  4555. * @drm_enc: Pointer to drm encoder structure
  4556. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4557. * @enable: boolean indicates enable or displae state of splash
  4558. * @Return: true if successful in updating the encoder structure
  4559. */
  4560. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4561. struct sde_splash_display *splash_display, bool enable)
  4562. {
  4563. struct sde_encoder_virt *sde_enc;
  4564. struct msm_drm_private *priv;
  4565. struct sde_kms *sde_kms;
  4566. struct drm_connector *conn = NULL;
  4567. struct sde_connector *sde_conn = NULL;
  4568. struct sde_connector_state *sde_conn_state = NULL;
  4569. struct drm_display_mode *drm_mode = NULL;
  4570. struct sde_encoder_phys *phys_enc;
  4571. struct drm_bridge *bridge;
  4572. int ret = 0, i;
  4573. struct msm_sub_mode sub_mode;
  4574. if (!encoder) {
  4575. SDE_ERROR("invalid drm enc\n");
  4576. return -EINVAL;
  4577. }
  4578. sde_enc = to_sde_encoder_virt(encoder);
  4579. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4580. if (!sde_kms) {
  4581. SDE_ERROR("invalid sde_kms\n");
  4582. return -EINVAL;
  4583. }
  4584. priv = encoder->dev->dev_private;
  4585. if (!priv->num_connectors) {
  4586. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4587. return -EINVAL;
  4588. }
  4589. SDE_DEBUG_ENC(sde_enc,
  4590. "num of connectors: %d\n", priv->num_connectors);
  4591. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4592. if (!enable) {
  4593. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4594. phys_enc = sde_enc->phys_encs[i];
  4595. if (phys_enc)
  4596. phys_enc->cont_splash_enabled = false;
  4597. }
  4598. return ret;
  4599. }
  4600. if (!splash_display) {
  4601. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4602. return -EINVAL;
  4603. }
  4604. for (i = 0; i < priv->num_connectors; i++) {
  4605. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4606. priv->connectors[i]->base.id);
  4607. sde_conn = to_sde_connector(priv->connectors[i]);
  4608. if (!sde_conn->encoder) {
  4609. SDE_DEBUG_ENC(sde_enc,
  4610. "encoder not attached to connector\n");
  4611. continue;
  4612. }
  4613. if (sde_conn->encoder->base.id
  4614. == encoder->base.id) {
  4615. conn = (priv->connectors[i]);
  4616. break;
  4617. }
  4618. }
  4619. if (!conn || !conn->state) {
  4620. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4621. return -EINVAL;
  4622. }
  4623. sde_conn_state = to_sde_connector_state(conn->state);
  4624. if (!sde_conn->ops.get_mode_info) {
  4625. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4626. return -EINVAL;
  4627. }
  4628. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4629. MSM_DISPLAY_DSC_MODE_DISABLED;
  4630. drm_mode = &encoder->crtc->state->adjusted_mode;
  4631. ret = sde_connector_get_mode_info(&sde_conn->base,
  4632. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4633. if (ret) {
  4634. SDE_ERROR_ENC(sde_enc,
  4635. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4636. return ret;
  4637. }
  4638. if (sde_conn->encoder) {
  4639. conn->state->best_encoder = sde_conn->encoder;
  4640. SDE_DEBUG_ENC(sde_enc,
  4641. "configured cstate->best_encoder to ID = %d\n",
  4642. conn->state->best_encoder->base.id);
  4643. } else {
  4644. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4645. conn->base.id);
  4646. }
  4647. sde_enc->crtc = encoder->crtc;
  4648. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4649. conn->state, false);
  4650. if (ret) {
  4651. SDE_ERROR_ENC(sde_enc,
  4652. "failed to reserve hw resources, %d\n", ret);
  4653. return ret;
  4654. }
  4655. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4656. sde_connector_get_topology_name(conn));
  4657. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4658. drm_mode->hdisplay, drm_mode->vdisplay);
  4659. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4660. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4661. if (bridge) {
  4662. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4663. /*
  4664. * For cont-splash use case, we update the mode
  4665. * configurations manually. This will skip the
  4666. * usually mode set call when actual frame is
  4667. * pushed from framework. The bridge needs to
  4668. * be updated with the current drm mode by
  4669. * calling the bridge mode set ops.
  4670. */
  4671. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4672. } else {
  4673. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4674. }
  4675. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4676. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4677. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4678. if (!phys) {
  4679. SDE_ERROR_ENC(sde_enc,
  4680. "phys encoders not initialized\n");
  4681. return -EINVAL;
  4682. }
  4683. /* update connector for master and slave phys encoders */
  4684. phys->connector = conn;
  4685. phys->cont_splash_enabled = true;
  4686. phys->hw_pp = sde_enc->hw_pp[i];
  4687. if (phys->ops.cont_splash_mode_set)
  4688. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4689. if (phys->ops.is_master && phys->ops.is_master(phys))
  4690. sde_enc->cur_master = phys;
  4691. }
  4692. return ret;
  4693. }
  4694. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4695. bool skip_pre_kickoff)
  4696. {
  4697. struct msm_drm_thread *event_thread = NULL;
  4698. struct msm_drm_private *priv = NULL;
  4699. struct sde_encoder_virt *sde_enc = NULL;
  4700. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4701. SDE_ERROR("invalid parameters\n");
  4702. return -EINVAL;
  4703. }
  4704. priv = enc->dev->dev_private;
  4705. sde_enc = to_sde_encoder_virt(enc);
  4706. if (!sde_enc->crtc || (sde_enc->crtc->index
  4707. >= ARRAY_SIZE(priv->event_thread))) {
  4708. SDE_DEBUG_ENC(sde_enc,
  4709. "invalid cached CRTC: %d or crtc index: %d\n",
  4710. sde_enc->crtc == NULL,
  4711. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4712. return -EINVAL;
  4713. }
  4714. SDE_EVT32_VERBOSE(DRMID(enc));
  4715. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4716. if (!skip_pre_kickoff) {
  4717. sde_enc->delay_kickoff = true;
  4718. kthread_queue_work(&event_thread->worker,
  4719. &sde_enc->esd_trigger_work);
  4720. kthread_flush_work(&sde_enc->esd_trigger_work);
  4721. }
  4722. /*
  4723. * panel may stop generating te signal (vsync) during esd failure. rsc
  4724. * hardware may hang without vsync. Avoid rsc hang by generating the
  4725. * vsync from watchdog timer instead of panel.
  4726. */
  4727. sde_encoder_helper_switch_vsync(enc, true);
  4728. if (!skip_pre_kickoff) {
  4729. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4730. sde_enc->delay_kickoff = false;
  4731. }
  4732. return 0;
  4733. }
  4734. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4735. {
  4736. struct sde_encoder_virt *sde_enc;
  4737. if (!encoder) {
  4738. SDE_ERROR("invalid drm enc\n");
  4739. return false;
  4740. }
  4741. sde_enc = to_sde_encoder_virt(encoder);
  4742. return sde_enc->recovery_events_enabled;
  4743. }
  4744. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4745. {
  4746. struct sde_encoder_virt *sde_enc;
  4747. if (!encoder) {
  4748. SDE_ERROR("invalid drm enc\n");
  4749. return;
  4750. }
  4751. sde_enc = to_sde_encoder_virt(encoder);
  4752. sde_enc->recovery_events_enabled = true;
  4753. }
  4754. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4755. {
  4756. struct sde_kms *sde_kms;
  4757. struct drm_connector *conn;
  4758. struct sde_connector_state *conn_state;
  4759. if (!drm_enc)
  4760. return false;
  4761. sde_kms = sde_encoder_get_kms(drm_enc);
  4762. if (!sde_kms)
  4763. return false;
  4764. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  4765. if (!conn || !conn->state)
  4766. return false;
  4767. conn_state = to_sde_connector_state(conn->state);
  4768. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  4769. }
  4770. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  4771. {
  4772. struct sde_encoder_virt *sde_enc;
  4773. struct sde_encoder_phys *phys_enc;
  4774. u32 i;
  4775. sde_enc = to_sde_encoder_virt(drm_enc);
  4776. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4777. {
  4778. phys_enc = sde_enc->phys_encs[i];
  4779. if(phys_enc && phys_enc->ops.add_to_minidump)
  4780. phys_enc->ops.add_to_minidump(phys_enc);
  4781. phys_enc = sde_enc->phys_cmd_encs[i];
  4782. if(phys_enc && phys_enc->ops.add_to_minidump)
  4783. phys_enc->ops.add_to_minidump(phys_enc);
  4784. phys_enc = sde_enc->phys_vid_encs[i];
  4785. if(phys_enc && phys_enc->ops.add_to_minidump)
  4786. phys_enc->ops.add_to_minidump(phys_enc);
  4787. }
  4788. }