cfg_dp.h 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607
  1. /*
  2. * Copyright (c) 2018-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. /**
  20. * DOC: This file contains definitions of Data Path configuration.
  21. */
  22. #ifndef _CFG_DP_H_
  23. #define _CFG_DP_H_
  24. #include "cfg_define.h"
  25. #include "wlan_init_cfg.h"
  26. #define WLAN_CFG_MAX_CLIENTS 64
  27. #define WLAN_CFG_MAX_CLIENTS_MIN 8
  28. #define WLAN_CFG_MAX_CLIENTS_MAX 64
  29. /* Change this to a lower value to enforce scattered idle list mode */
  30. #define WLAN_CFG_MAX_ALLOC_SIZE 0x200000
  31. #define WLAN_CFG_MAX_ALLOC_SIZE_MIN 0x80000
  32. #define WLAN_CFG_MAX_ALLOC_SIZE_MAX 0x200000
  33. #if defined(QCA_LL_TX_FLOW_CONTROL_V2) || \
  34. defined(QCA_LL_PDEV_TX_FLOW_CONTROL)
  35. #define WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET 10
  36. #define WLAN_CFG_TX_FLOW_STOP_QUEUE_TH 15
  37. #else
  38. #define WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET 0
  39. #define WLAN_CFG_TX_FLOW_STOP_QUEUE_TH 0
  40. #endif
  41. #define WLAN_CFG_PER_PDEV_TX_RING_MIN 0
  42. #define WLAN_CFG_PER_PDEV_TX_RING_MAX 1
  43. #ifdef IPA_OFFLOAD
  44. /* Size of TCL TX Ring */
  45. #if defined(TX_TO_NPEERS_INC_TX_DESCS)
  46. #define WLAN_CFG_TX_RING_SIZE 2048
  47. #else
  48. #define WLAN_CFG_TX_RING_SIZE 1024
  49. #endif
  50. #define WLAN_CFG_IPA_TX_RING_SIZE_MIN 1024
  51. #define WLAN_CFG_IPA_TX_RING_SIZE 1024
  52. #define WLAN_CFG_IPA_TX_RING_SIZE_MAX 8096
  53. #define WLAN_CFG_IPA_TX_COMP_RING_SIZE_MIN 1024
  54. #define WLAN_CFG_IPA_TX_COMP_RING_SIZE 1024
  55. #define WLAN_CFG_IPA_TX_COMP_RING_SIZE_MAX 8096
  56. #ifdef IPA_WDI3_TX_TWO_PIPES
  57. #define WLAN_CFG_IPA_TX_ALT_RING_SIZE_MIN 1024
  58. #define WLAN_CFG_IPA_TX_ALT_RING_SIZE 1024
  59. #define WLAN_CFG_IPA_TX_ALT_RING_SIZE_MAX 8096
  60. #define WLAN_CFG_IPA_TX_ALT_COMP_RING_SIZE_MIN 1024
  61. #define WLAN_CFG_IPA_TX_ALT_COMP_RING_SIZE 1024
  62. #define WLAN_CFG_IPA_TX_ALT_COMP_RING_SIZE_MAX 8096
  63. #endif
  64. #define WLAN_CFG_PER_PDEV_TX_RING 0
  65. #define WLAN_CFG_IPA_UC_TX_BUF_SIZE 2048
  66. #define WLAN_CFG_IPA_UC_TX_PARTITION_BASE 3000
  67. #define WLAN_CFG_IPA_UC_RX_IND_RING_COUNT 1024
  68. #else
  69. #define WLAN_CFG_TX_RING_SIZE 512
  70. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  71. #define WLAN_CFG_PER_PDEV_TX_RING 1
  72. #else
  73. #define WLAN_CFG_PER_PDEV_TX_RING 0
  74. #endif
  75. #define WLAN_CFG_IPA_UC_TX_BUF_SIZE 0
  76. #define WLAN_CFG_IPA_UC_TX_PARTITION_BASE 0
  77. #define WLAN_CFG_IPA_UC_RX_IND_RING_COUNT 0
  78. #endif /* IPA_OFFLOAD */
  79. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  80. #define WLAN_CFG_PER_PDEV_RX_RING 0
  81. #define WLAN_CFG_PER_PDEV_LMAC_RING 0
  82. #define WLAN_LRO_ENABLE 0
  83. #ifdef QCA_WIFI_QCA6750
  84. #define WLAN_CFG_MAC_PER_TARGET 1
  85. #else
  86. #define WLAN_CFG_MAC_PER_TARGET 2
  87. #endif
  88. #if defined(TX_TO_NPEERS_INC_TX_DESCS)
  89. #define WLAN_CFG_TX_COMP_RING_SIZE 4096
  90. /* Tx Descriptor and Tx Extension Descriptor pool sizes */
  91. #define WLAN_CFG_NUM_TX_DESC 4096
  92. #define WLAN_CFG_NUM_TX_EXT_DESC 4096
  93. #else
  94. #define WLAN_CFG_TX_COMP_RING_SIZE 1024
  95. /* Tx Descriptor and Tx Extension Descriptor pool sizes */
  96. #define WLAN_CFG_NUM_TX_DESC 1024
  97. #define WLAN_CFG_NUM_TX_EXT_DESC 1024
  98. #endif
  99. /* Interrupt Mitigation - Batch threshold in terms of number of frames */
  100. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX 1
  101. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER 1
  102. /* Interrupt Mitigation - Timer threshold in us */
  103. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX 8
  104. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER 8
  105. #ifdef WLAN_DP_PER_RING_TYPE_CONFIG
  106. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX \
  107. WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING
  108. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX \
  109. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING
  110. #else
  111. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX 1
  112. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX 8
  113. #endif
  114. #endif /* WLAN_MAX_PDEVS */
  115. #ifdef NBUF_MEMORY_DEBUG
  116. #define WLAN_CFG_RX_PENDING_THRESHOLD_DEFAULT 0xFFFF
  117. #else
  118. #define WLAN_CFG_RX_PENDING_THRESHOLD_DEFAULT 0x1FFFF
  119. #endif
  120. #define WLAN_CFG_RX_PENDING_HL_THRESHOLD \
  121. WLAN_CFG_RX_PENDING_THRESHOLD_DEFAULT
  122. #define WLAN_CFG_RX_PENDING_HL_THRESHOLD_MIN 0
  123. #define WLAN_CFG_RX_PENDING_HL_THRESHOLD_MAX 0x200000
  124. #define WLAN_CFG_RX_PENDING_LO_THRESHOLD \
  125. WLAN_CFG_RX_PENDING_THRESHOLD_DEFAULT
  126. #define WLAN_CFG_RX_PENDING_LO_THRESHOLD_MIN 100
  127. #define WLAN_CFG_RX_PENDING_LO_THRESHOLD_MAX 0x200000
  128. #define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING 256
  129. #define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING 512
  130. #define WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING 0
  131. #define WLAN_CFG_PER_PDEV_RX_RING_MIN 0
  132. #define WLAN_CFG_PER_PDEV_RX_RING_MAX 0
  133. #define WLAN_CFG_PER_PDEV_LMAC_RING_MIN 0
  134. #define WLAN_CFG_PER_PDEV_LMAC_RING_MAX 1
  135. #define WLAN_CFG_TX_RING_SIZE_MIN 512
  136. #define WLAN_CFG_TX_RING_SIZE_MAX 0x80000
  137. #define WLAN_CFG_TX_COMP_RING_SIZE_MIN 512
  138. #define WLAN_CFG_TX_COMP_RING_SIZE_MAX 0x80000
  139. #define WLAN_CFG_NUM_TX_DESC_MIN 16
  140. #define WLAN_CFG_NUM_TX_DESC_MAX 32768
  141. #define WLAN_CFG_NUM_TX_EXT_DESC_MIN 16
  142. #define WLAN_CFG_NUM_TX_EXT_DESC_MAX 0x80000
  143. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX_MIN 1
  144. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX_MAX 256
  145. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX_MIN 0
  146. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX_MAX 128
  147. #define WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING_MIN 1
  148. #define WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING_MAX 128
  149. #define WLAN_CFG_INT_BATCH_THRESHOLD_WBM_RELEASE_RING_MIN 1
  150. #define WLAN_CFG_INT_BATCH_THRESHOLD_WBM_RELEASE_RING_MAX 128
  151. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MIN 1
  152. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MAX 1
  153. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX_MIN 8
  154. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX_MAX 1000
  155. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX_MIN 8
  156. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX_MAX 500
  157. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MIN 8
  158. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MAX 1000
  159. #define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MIN 8
  160. #define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MAX 512
  161. #define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MIN 8
  162. #define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MAX 500
  163. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE 0x2000
  164. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE_MIN 0x2000
  165. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE_MAX 0xc000
  166. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  167. /* Per vdev pools */
  168. #define WLAN_CFG_NUM_TX_DESC_POOL 3
  169. #define WLAN_CFG_NUM_TXEXT_DESC_POOL 3
  170. #else /* QCA_LL_TX_FLOW_CONTROL_V2 */
  171. #ifdef TX_PER_PDEV_DESC_POOL
  172. #define WLAN_CFG_NUM_TX_DESC_POOL MAX_PDEV_CNT
  173. #define WLAN_CFG_NUM_TXEXT_DESC_POOL MAX_PDEV_CNT
  174. #else /* TX_PER_PDEV_DESC_POOL */
  175. #define WLAN_CFG_NUM_TX_DESC_POOL 3
  176. #define WLAN_CFG_NUM_TXEXT_DESC_POOL 3
  177. #endif /* TX_PER_PDEV_DESC_POOL */
  178. #endif /* QCA_LL_TX_FLOW_CONTROL_V2 */
  179. #define WLAN_CFG_NUM_TXEXT_DESC_POOL_MIN 1
  180. #define WLAN_CFG_NUM_TXEXT_DESC_POOL_MAX 4
  181. #define WLAN_CFG_HTT_PKT_TYPE 2
  182. #define WLAN_CFG_HTT_PKT_TYPE_MIN 2
  183. #define WLAN_CFG_HTT_PKT_TYPE_MAX 2
  184. #define WLAN_CFG_MAX_PEER_ID 64
  185. #define WLAN_CFG_MAX_PEER_ID_MIN 64
  186. #define WLAN_CFG_MAX_PEER_ID_MAX 64
  187. #define WLAN_CFG_RX_DEFRAG_TIMEOUT 100
  188. #define WLAN_CFG_RX_DEFRAG_TIMEOUT_MIN 100
  189. #define WLAN_CFG_RX_DEFRAG_TIMEOUT_MAX 100
  190. #define WLAN_CFG_NUM_TCL_DATA_RINGS 3
  191. #define WLAN_CFG_NUM_TCL_DATA_RINGS_MIN 1
  192. #define WLAN_CFG_NUM_TCL_DATA_RINGS_MAX MAX_TCL_DATA_RINGS
  193. #define WLAN_CFG_NUM_TX_COMP_RINGS WLAN_CFG_NUM_TCL_DATA_RINGS
  194. #define WLAN_CFG_NUM_TX_COMP_RINGS_MIN WLAN_CFG_NUM_TCL_DATA_RINGS_MIN
  195. #define WLAN_CFG_NUM_TX_COMP_RINGS_MAX WLAN_CFG_NUM_TCL_DATA_RINGS_MAX
  196. #if defined(CONFIG_BERYLLIUM)
  197. #define WLAN_CFG_NUM_REO_DEST_RING 8
  198. #else
  199. #define WLAN_CFG_NUM_REO_DEST_RING 4
  200. #endif
  201. #define WLAN_CFG_NUM_REO_DEST_RING_MIN 4
  202. #define WLAN_CFG_NUM_REO_DEST_RING_MAX MAX_REO_DEST_RINGS
  203. #define WLAN_CFG_NSS_NUM_TCL_DATA_RINGS 2
  204. #define WLAN_CFG_NSS_NUM_TCL_DATA_RINGS_MIN 1
  205. #define WLAN_CFG_NSS_NUM_TCL_DATA_RINGS_MAX 3
  206. #define WLAN_CFG_NSS_NUM_REO_DEST_RING 2
  207. #define WLAN_CFG_NSS_NUM_REO_DEST_RING_MIN 1
  208. #define WLAN_CFG_NSS_NUM_REO_DEST_RING_MAX 3
  209. #define WLAN_CFG_WBM_RELEASE_RING_SIZE 1024
  210. #define WLAN_CFG_WBM_RELEASE_RING_SIZE_MIN 64
  211. #define WLAN_CFG_WBM_RELEASE_RING_SIZE_MAX 1024
  212. #define WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE 512
  213. #define WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MIN 32
  214. #define WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MAX 512
  215. #define WLAN_CFG_TCL_STATUS_RING_SIZE 32
  216. #define WLAN_CFG_TCL_STATUS_RING_SIZE_MIN 32
  217. #define WLAN_CFG_TCL_STATUS_RING_SIZE_MAX 32
  218. #if defined(QCA_WIFI_QCA6290)
  219. #define WLAN_CFG_REO_DST_RING_SIZE 1024
  220. #else
  221. #define WLAN_CFG_REO_DST_RING_SIZE 2048
  222. #endif
  223. #define WLAN_CFG_REO_DST_RING_SIZE_MIN 8
  224. #define WLAN_CFG_REO_DST_RING_SIZE_MAX 8192
  225. #define WLAN_CFG_REO_REINJECT_RING_SIZE 128
  226. #define WLAN_CFG_REO_REINJECT_RING_SIZE_MIN 32
  227. #define WLAN_CFG_REO_REINJECT_RING_SIZE_MAX 128
  228. #define WLAN_CFG_RX_RELEASE_RING_SIZE 1024
  229. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MIN 8
  230. #if defined(QCA_WIFI_QCA6390) || defined(QCA_WIFI_QCA6490) || \
  231. defined(QCA_WIFI_QCA6750) || defined(QCA_WIFI_KIWI)
  232. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MAX 1024
  233. #else
  234. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MAX 8192
  235. #endif
  236. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE 256
  237. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE_MIN 128
  238. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE_MAX 512
  239. #define WLAN_CFG_REO_CMD_RING_SIZE 128
  240. #define WLAN_CFG_REO_CMD_RING_SIZE_MIN 64
  241. #define WLAN_CFG_REO_CMD_RING_SIZE_MAX 128
  242. #define WLAN_CFG_REO_STATUS_RING_SIZE 256
  243. #define WLAN_CFG_REO_STATUS_RING_SIZE_MIN 128
  244. #define WLAN_CFG_REO_STATUS_RING_SIZE_MAX 2048
  245. #define WLAN_CFG_RXDMA_BUF_RING_SIZE 1024
  246. #define WLAN_CFG_RXDMA_BUF_RING_SIZE_MIN 1024
  247. #define WLAN_CFG_RXDMA_BUF_RING_SIZE_MAX 1024
  248. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE 4096
  249. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE_MIN 16
  250. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE_MAX 4096
  251. #define WLAN_CFG_TX_DESC_LIMIT_0 0
  252. #define WLAN_CFG_TX_DESC_LIMIT_0_MIN 4096
  253. #define WLAN_CFG_TX_DESC_LIMIT_0_MAX 32768
  254. #define WLAN_CFG_TX_DESC_LIMIT_1 0
  255. #define WLAN_CFG_TX_DESC_LIMIT_1_MIN 4096
  256. #define WLAN_CFG_TX_DESC_LIMIT_1_MAX 32768
  257. #define WLAN_CFG_TX_DESC_LIMIT_2 0
  258. #define WLAN_CFG_TX_DESC_LIMIT_2_MIN 4096
  259. #define WLAN_CFG_TX_DESC_LIMIT_2_MAX 32768
  260. #define WLAN_CFG_TX_DEVICE_LIMIT 65536
  261. #define WLAN_CFG_TX_DEVICE_LIMIT_MIN 16384
  262. #define WLAN_CFG_TX_DEVICE_LIMIT_MAX 65536
  263. #define WLAN_CFG_TX_SW_INTERNODE_QUEUE 1024
  264. #define WLAN_CFG_TX_SW_INTERNODE_QUEUE_MIN 128
  265. #define WLAN_CFG_TX_SW_INTERNODE_QUEUE_MAX 1024
  266. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE 4096
  267. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MIN 16
  268. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MAX 8192
  269. #define WLAN_CFG_TX_MONITOR_BUF_RING_SIZE 8192
  270. #define WLAN_CFG_TX_MONITOR_BUF_RING_SIZE_MIN 16
  271. #define WLAN_CFG_TX_MONITOR_BUF_RING_SIZE_MAX 8192
  272. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE 2048
  273. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MIN 48
  274. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MAX 8192
  275. #define WLAN_CFG_TX_MONITOR_DST_RING_SIZE 2048
  276. #define WLAN_CFG_TX_MONITOR_DST_RING_SIZE_MIN 48
  277. #define WLAN_CFG_TX_MONITOR_DST_RING_SIZE_MAX 4096
  278. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE 1024
  279. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MIN 16
  280. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MAX 8192
  281. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE 4096
  282. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MIN 4096
  283. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MAX 16384
  284. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE 1024
  285. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MIN 1024
  286. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MAX 8192
  287. #define WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE 32
  288. #define WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MIN 0
  289. #define WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MAX 256
  290. /**
  291. * Allocate as many RX descriptors as buffers in the SW2RXDMA
  292. * ring. This value may need to be tuned later.
  293. */
  294. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  295. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 1
  296. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
  297. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 1
  298. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE 4096
  299. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN 1024
  300. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX 4096
  301. /**
  302. * For low memory AP cases using 1 will reduce the rx descriptors memory req
  303. */
  304. #elif defined(QCA_LOWMEM_CONFIG) || defined(QCA_512M_CONFIG)
  305. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 1
  306. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
  307. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 3
  308. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE 4096
  309. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN 1024
  310. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX 12288
  311. /**
  312. * AP use cases need to allocate more RX Descriptors than the number of
  313. * entries avaialable in the SW2RXDMA buffer replenish ring. This is to account
  314. * for frames sitting in REO queues, HW-HW DMA rings etc. Hence using a
  315. * multiplication factor of 3, to allocate three times as many RX descriptors
  316. * as RX buffers.
  317. */
  318. #else
  319. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 3
  320. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
  321. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 3
  322. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE 12288
  323. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN 4096
  324. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX 12288
  325. #endif
  326. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE 16384
  327. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MIN 1
  328. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MAX 16384
  329. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_DEFAULT 128
  330. #define WLAN_CFG_PKTLOG_BUFFER_SIZE 10
  331. #define WLAN_CFG_PKTLOG_MIN_BUFFER_SIZE 1
  332. #define WLAN_CFG_PKTLOG_MAX_BUFFER_SIZE 10
  333. #ifdef QCA_WIFI_KIWI
  334. #define WLAN_CFG_NUM_REO_RINGS_MAP 0x7
  335. #else
  336. #define WLAN_CFG_NUM_REO_RINGS_MAP 0xF
  337. #endif
  338. #define WLAN_CFG_NUM_REO_RINGS_MAP_MIN 0x1
  339. #define WLAN_CFG_NUM_REO_RINGS_MAP_MAX 0xF
  340. #define WLAN_CFG_RADIO_0_DEFAULT_REO 0x1
  341. #define WLAN_CFG_RADIO_1_DEFAULT_REO 0x2
  342. #define WLAN_CFG_RADIO_2_DEFAULT_REO 0x3
  343. #define WLAN_CFG_RADIO_DEFAULT_REO_MIN 0x1
  344. #define WLAN_CFG_RADIO_DEFAULT_REO_MAX 0x4
  345. #define WLAN_CFG_REO2PPE_RING_SIZE 1024
  346. #define WLAN_CFG_REO2PPE_RING_SIZE_MIN 64
  347. #define WLAN_CFG_REO2PPE_RING_SIZE_MAX 1024
  348. #define WLAN_CFG_PPE2TCL_RING_SIZE 1024
  349. #define WLAN_CFG_PPE2TCL_RING_SIZE_MIN 64
  350. #define WLAN_CFG_PPE2TCL_RING_SIZE_MAX 1024
  351. #define WLAN_CFG_PPE_RELEASE_RING_SIZE 1024
  352. #define WLAN_CFG_PPE_RELEASE_RING_SIZE_MIN 64
  353. #define WLAN_CFG_PPE_RELEASE_RING_SIZE_MAX 1024
  354. #if defined(WLAN_FEATURE_11BE_MLO) && defined(WLAN_MLO_MULTI_CHIP)
  355. #define WLAN_CFG_MLO_RX_RING_MAP 0xF
  356. #define WLAN_CFG_MLO_RX_RING_MAP_MIN 0x0
  357. #define WLAN_CFG_MLO_RX_RING_MAP_MAX 0xFF
  358. #endif
  359. #define WLAN_CFG_TX_CAPT_MAX_MEM_MIN 0
  360. #define WLAN_CFG_TX_CAPT_MAX_MEM_MAX 512
  361. #define WLAN_CFG_TX_CAPT_MAX_MEM_DEFAULT 0
  362. /*
  363. * <ini>
  364. * "dp_tx_capt_max_mem_mb"- maximum memory used by Tx capture
  365. * @Min: 0
  366. * @Max: 512 MB
  367. * @Default: 0 (disabled)
  368. *
  369. * This ini entry is used to set a max limit beyond which frames
  370. * are dropped by Tx capture. User needs to set a non-zero value
  371. * to enable it.
  372. *
  373. * Usage: External
  374. *
  375. * </ini>
  376. */
  377. #define CFG_DP_TX_CAPT_MAX_MEM_MB \
  378. CFG_INI_UINT("dp_tx_capt_max_mem_mb", \
  379. WLAN_CFG_TX_CAPT_MAX_MEM_MIN, \
  380. WLAN_CFG_TX_CAPT_MAX_MEM_MAX, \
  381. WLAN_CFG_TX_CAPT_MAX_MEM_DEFAULT, \
  382. CFG_VALUE_OR_DEFAULT, "Max Memory (in MB) used by Tx Capture")
  383. /* DP INI Declarations */
  384. #define CFG_DP_HTT_PACKET_TYPE \
  385. CFG_INI_UINT("dp_htt_packet_type", \
  386. WLAN_CFG_HTT_PKT_TYPE_MIN, \
  387. WLAN_CFG_HTT_PKT_TYPE_MAX, \
  388. WLAN_CFG_HTT_PKT_TYPE, \
  389. CFG_VALUE_OR_DEFAULT, "DP HTT packet type")
  390. #define CFG_DP_INT_BATCH_THRESHOLD_OTHER \
  391. CFG_INI_UINT("dp_int_batch_threshold_other", \
  392. WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MIN, \
  393. WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MAX, \
  394. WLAN_CFG_INT_BATCH_THRESHOLD_OTHER, \
  395. CFG_VALUE_OR_DEFAULT, "DP INT batch threshold Other")
  396. #define CFG_DP_INT_BATCH_THRESHOLD_RX \
  397. CFG_INI_UINT("dp_int_batch_threshold_rx", \
  398. WLAN_CFG_INT_BATCH_THRESHOLD_RX_MIN, \
  399. WLAN_CFG_INT_BATCH_THRESHOLD_RX_MAX, \
  400. WLAN_CFG_INT_BATCH_THRESHOLD_RX, \
  401. CFG_VALUE_OR_DEFAULT, "DP INT batch threshold Rx")
  402. #define CFG_DP_INT_BATCH_THRESHOLD_TX \
  403. CFG_INI_UINT("dp_int_batch_threshold_tx", \
  404. WLAN_CFG_INT_BATCH_THRESHOLD_TX_MIN, \
  405. WLAN_CFG_INT_BATCH_THRESHOLD_TX_MAX, \
  406. WLAN_CFG_INT_BATCH_THRESHOLD_TX, \
  407. CFG_VALUE_OR_DEFAULT, "DP INT threshold Tx")
  408. #define CFG_DP_INT_TIMER_THRESHOLD_OTHER \
  409. CFG_INI_UINT("dp_int_timer_threshold_other", \
  410. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MIN, \
  411. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MAX, \
  412. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER, \
  413. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Other")
  414. #define CFG_DP_INT_TIMER_THRESHOLD_RX \
  415. CFG_INI_UINT("dp_int_timer_threshold_rx", \
  416. WLAN_CFG_INT_TIMER_THRESHOLD_RX_MIN, \
  417. WLAN_CFG_INT_TIMER_THRESHOLD_RX_MAX, \
  418. WLAN_CFG_INT_TIMER_THRESHOLD_RX, \
  419. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Rx")
  420. #define CFG_DP_INT_TIMER_THRESHOLD_REO_RING \
  421. CFG_INI_UINT("dp_int_timer_threshold_reo_ring", \
  422. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MIN, \
  423. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MAX, \
  424. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING, \
  425. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Reo ring")
  426. #define CFG_DP_INT_TIMER_THRESHOLD_WBM_RELEASE_RING \
  427. CFG_INI_UINT("dp_int_timer_threshold_wbm_release_ring", \
  428. WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MIN, \
  429. WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MAX, \
  430. WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING, \
  431. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold wbm release ring")
  432. #define CFG_DP_INT_TIMER_THRESHOLD_TX \
  433. CFG_INI_UINT("dp_int_timer_threshold_tx", \
  434. WLAN_CFG_INT_TIMER_THRESHOLD_TX_MIN, \
  435. WLAN_CFG_INT_TIMER_THRESHOLD_TX_MAX, \
  436. WLAN_CFG_INT_TIMER_THRESHOLD_TX, \
  437. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Tx")
  438. #define CFG_DP_MAX_ALLOC_SIZE \
  439. CFG_INI_UINT("dp_max_alloc_size", \
  440. WLAN_CFG_MAX_ALLOC_SIZE_MIN, \
  441. WLAN_CFG_MAX_ALLOC_SIZE_MAX, \
  442. WLAN_CFG_MAX_ALLOC_SIZE, \
  443. CFG_VALUE_OR_DEFAULT, "DP Max Alloc Size")
  444. #define CFG_DP_MAX_CLIENTS \
  445. CFG_INI_UINT("dp_max_clients", \
  446. WLAN_CFG_MAX_CLIENTS_MIN, \
  447. WLAN_CFG_MAX_CLIENTS_MAX, \
  448. WLAN_CFG_MAX_CLIENTS, \
  449. CFG_VALUE_OR_DEFAULT, "DP Max Clients")
  450. #define CFG_DP_MAX_PEER_ID \
  451. CFG_INI_UINT("dp_max_peer_id", \
  452. WLAN_CFG_MAX_PEER_ID_MIN, \
  453. WLAN_CFG_MAX_PEER_ID_MAX, \
  454. WLAN_CFG_MAX_PEER_ID, \
  455. CFG_VALUE_OR_DEFAULT, "DP Max Peer ID")
  456. #define CFG_DP_REO_DEST_RINGS \
  457. CFG_INI_UINT("dp_reo_dest_rings", \
  458. WLAN_CFG_NUM_REO_DEST_RING_MIN, \
  459. WLAN_CFG_NUM_REO_DEST_RING_MAX, \
  460. WLAN_CFG_NUM_REO_DEST_RING, \
  461. CFG_VALUE_OR_DEFAULT, "DP REO Destination Rings")
  462. #define CFG_DP_TX_COMP_RINGS \
  463. CFG_INI_UINT("dp_tx_comp_rings", \
  464. WLAN_CFG_NUM_TX_COMP_RINGS_MIN, \
  465. WLAN_CFG_NUM_TX_COMP_RINGS_MAX, \
  466. WLAN_CFG_NUM_TX_COMP_RINGS, \
  467. CFG_VALUE_OR_DEFAULT, "DP Tx Comp Rings")
  468. #define CFG_DP_TCL_DATA_RINGS \
  469. CFG_INI_UINT("dp_tcl_data_rings", \
  470. WLAN_CFG_NUM_TCL_DATA_RINGS_MIN, \
  471. WLAN_CFG_NUM_TCL_DATA_RINGS_MAX, \
  472. WLAN_CFG_NUM_TCL_DATA_RINGS, \
  473. CFG_VALUE_OR_DEFAULT, "DP TCL Data Rings")
  474. #define CFG_DP_NSS_REO_DEST_RINGS \
  475. CFG_INI_UINT("dp_nss_reo_dest_rings", \
  476. WLAN_CFG_NSS_NUM_REO_DEST_RING_MIN, \
  477. WLAN_CFG_NSS_NUM_REO_DEST_RING_MAX, \
  478. WLAN_CFG_NSS_NUM_REO_DEST_RING, \
  479. CFG_VALUE_OR_DEFAULT, "DP NSS REO Destination Rings")
  480. #define CFG_DP_NSS_TCL_DATA_RINGS \
  481. CFG_INI_UINT("dp_nss_tcl_data_rings", \
  482. WLAN_CFG_NSS_NUM_TCL_DATA_RINGS_MIN, \
  483. WLAN_CFG_NSS_NUM_TCL_DATA_RINGS_MAX, \
  484. WLAN_CFG_NSS_NUM_TCL_DATA_RINGS, \
  485. CFG_VALUE_OR_DEFAULT, "DP NSS TCL Data Rings")
  486. #define CFG_DP_TX_DESC \
  487. CFG_INI_UINT("dp_tx_desc", \
  488. WLAN_CFG_NUM_TX_DESC_MIN, \
  489. WLAN_CFG_NUM_TX_DESC_MAX, \
  490. WLAN_CFG_NUM_TX_DESC, \
  491. CFG_VALUE_OR_DEFAULT, "DP Tx Descriptors")
  492. #define CFG_DP_TX_EXT_DESC \
  493. CFG_INI_UINT("dp_tx_ext_desc", \
  494. WLAN_CFG_NUM_TX_EXT_DESC_MIN, \
  495. WLAN_CFG_NUM_TX_EXT_DESC_MAX, \
  496. WLAN_CFG_NUM_TX_EXT_DESC, \
  497. CFG_VALUE_OR_DEFAULT, "DP Tx Ext Descriptors")
  498. #define CFG_DP_TX_EXT_DESC_POOLS \
  499. CFG_INI_UINT("dp_tx_ext_desc_pool", \
  500. WLAN_CFG_NUM_TXEXT_DESC_POOL_MIN, \
  501. WLAN_CFG_NUM_TXEXT_DESC_POOL_MAX, \
  502. WLAN_CFG_NUM_TXEXT_DESC_POOL, \
  503. CFG_VALUE_OR_DEFAULT, "DP Tx Ext Descriptors Pool")
  504. #define CFG_DP_PDEV_RX_RING \
  505. CFG_INI_UINT("dp_pdev_rx_ring", \
  506. WLAN_CFG_PER_PDEV_RX_RING_MIN, \
  507. WLAN_CFG_PER_PDEV_RX_RING_MAX, \
  508. WLAN_CFG_PER_PDEV_RX_RING, \
  509. CFG_VALUE_OR_DEFAULT, "DP PDEV Rx Ring")
  510. #define CFG_DP_PDEV_TX_RING \
  511. CFG_INI_UINT("dp_pdev_tx_ring", \
  512. WLAN_CFG_PER_PDEV_TX_RING_MIN, \
  513. WLAN_CFG_PER_PDEV_TX_RING_MAX, \
  514. WLAN_CFG_PER_PDEV_TX_RING, \
  515. CFG_VALUE_OR_DEFAULT, \
  516. "DP PDEV Tx Ring")
  517. #define CFG_DP_RX_DEFRAG_TIMEOUT \
  518. CFG_INI_UINT("dp_rx_defrag_timeout", \
  519. WLAN_CFG_RX_DEFRAG_TIMEOUT_MIN, \
  520. WLAN_CFG_RX_DEFRAG_TIMEOUT_MAX, \
  521. WLAN_CFG_RX_DEFRAG_TIMEOUT, \
  522. CFG_VALUE_OR_DEFAULT, "DP Rx Defrag Timeout")
  523. #define CFG_DP_TX_COMPL_RING_SIZE \
  524. CFG_INI_UINT("dp_tx_compl_ring_size", \
  525. WLAN_CFG_TX_COMP_RING_SIZE_MIN, \
  526. WLAN_CFG_TX_COMP_RING_SIZE_MAX, \
  527. WLAN_CFG_TX_COMP_RING_SIZE, \
  528. CFG_VALUE_OR_DEFAULT, "DP Tx Completion Ring Size")
  529. #define CFG_DP_TX_RING_SIZE \
  530. CFG_INI_UINT("dp_tx_ring_size", \
  531. WLAN_CFG_TX_RING_SIZE_MIN,\
  532. WLAN_CFG_TX_RING_SIZE_MAX,\
  533. WLAN_CFG_TX_RING_SIZE,\
  534. CFG_VALUE_OR_DEFAULT, "DP Tx Ring Size")
  535. #define CFG_DP_NSS_COMP_RING_SIZE \
  536. CFG_INI_UINT("dp_nss_comp_ring_size", \
  537. WLAN_CFG_NSS_TX_COMP_RING_SIZE_MIN, \
  538. WLAN_CFG_NSS_TX_COMP_RING_SIZE_MAX, \
  539. WLAN_CFG_NSS_TX_COMP_RING_SIZE, \
  540. CFG_VALUE_OR_DEFAULT, "DP NSS completion Ring Size")
  541. #define CFG_DP_PDEV_LMAC_RING \
  542. CFG_INI_UINT("dp_pdev_lmac_ring", \
  543. WLAN_CFG_PER_PDEV_LMAC_RING_MIN, \
  544. WLAN_CFG_PER_PDEV_LMAC_RING_MAX, \
  545. WLAN_CFG_PER_PDEV_LMAC_RING, \
  546. CFG_VALUE_OR_DEFAULT, "DP pdev LMAC ring")
  547. /*
  548. * <ini>
  549. * dp_rx_pending_hl_threshold - High threshold of frame number to start
  550. * frame dropping scheme
  551. * @Min: 0
  552. * @Max: 524288
  553. * @Default: 393216
  554. *
  555. * This ini entry is used to set a high limit threshold to start frame
  556. * dropping scheme
  557. *
  558. * Usage: External
  559. *
  560. * </ini>
  561. */
  562. #define CFG_DP_RX_PENDING_HL_THRESHOLD \
  563. CFG_INI_UINT("dp_rx_pending_hl_threshold", \
  564. WLAN_CFG_RX_PENDING_HL_THRESHOLD_MIN, \
  565. WLAN_CFG_RX_PENDING_HL_THRESHOLD_MAX, \
  566. WLAN_CFG_RX_PENDING_HL_THRESHOLD, \
  567. CFG_VALUE_OR_DEFAULT, "DP rx pending hl threshold")
  568. /*
  569. * <ini>
  570. * dp_rx_pending_lo_threshold - Low threshold of frame number to stop
  571. * frame dropping scheme
  572. * @Min: 100
  573. * @Max: 524288
  574. * @Default: 393216
  575. *
  576. * This ini entry is used to set a low limit threshold to stop frame
  577. * dropping scheme
  578. *
  579. * Usage: External
  580. *
  581. * </ini>
  582. */
  583. #define CFG_DP_RX_PENDING_LO_THRESHOLD \
  584. CFG_INI_UINT("dp_rx_pending_lo_threshold", \
  585. WLAN_CFG_RX_PENDING_LO_THRESHOLD_MIN, \
  586. WLAN_CFG_RX_PENDING_LO_THRESHOLD_MAX, \
  587. WLAN_CFG_RX_PENDING_LO_THRESHOLD, \
  588. CFG_VALUE_OR_DEFAULT, "DP rx pending lo threshold")
  589. #define CFG_DP_BASE_HW_MAC_ID \
  590. CFG_INI_UINT("dp_base_hw_macid", \
  591. 0, 1, 1, \
  592. CFG_VALUE_OR_DEFAULT, "DP Base HW Mac ID")
  593. #define CFG_DP_RX_HASH \
  594. CFG_INI_BOOL("dp_rx_hash", true, \
  595. "DP Rx Hash")
  596. #define CFG_DP_TSO \
  597. CFG_INI_BOOL("TSOEnable", false, \
  598. "DP TSO Enabled")
  599. #define CFG_DP_LRO \
  600. CFG_INI_BOOL("LROEnable", WLAN_LRO_ENABLE, \
  601. "DP LRO Enable")
  602. /*
  603. * <ini>
  604. * CFG_DP_SG - Enable the SG feature standalonely
  605. * @Min: 0
  606. * @Max: 1
  607. * @Default: 1
  608. *
  609. * This ini entry is used to enable/disable SG feature standalonely.
  610. * Also does Rome support SG on TX, lithium does not.
  611. * For example the lithium does not support SG on UDP frames.
  612. * Which is able to handle SG only for TSO frames(in case TSO is enabled).
  613. *
  614. * Usage: External
  615. *
  616. * </ini>
  617. */
  618. #define CFG_DP_SG \
  619. CFG_INI_BOOL("dp_sg_support", false, \
  620. "DP SG Enable")
  621. #define WLAN_CFG_GRO_ENABLE_MIN 0
  622. #define WLAN_CFG_GRO_ENABLE_MAX 3
  623. #define WLAN_CFG_GRO_ENABLE_DEFAULT 0
  624. #define DP_GRO_ENABLE_BIT_SET BIT(0)
  625. #define DP_FORCE_USE_GRO_BIT_SET BIT(1)
  626. /*
  627. * <ini>
  628. * CFG_DP_GRO - Enable the GRO feature standalonely
  629. * @Min: 0
  630. * @Max: 3
  631. * @Default: 0
  632. *
  633. * This ini entry is used to enable/disable GRO feature standalonely.
  634. * Value 0: Disable GRO feature
  635. * Value 1: Enable Dynamic GRO feature, TC rule can control GRO
  636. * behavior of STA mode
  637. * Value 3: Enable GRO feature forcibly
  638. *
  639. * Usage: External
  640. *
  641. * </ini>
  642. */
  643. #define CFG_DP_GRO \
  644. CFG_INI_UINT("GROEnable", \
  645. WLAN_CFG_GRO_ENABLE_MIN, \
  646. WLAN_CFG_GRO_ENABLE_MAX, \
  647. WLAN_CFG_GRO_ENABLE_DEFAULT, \
  648. CFG_VALUE_OR_DEFAULT, "DP GRO Enable")
  649. #define CFG_DP_OL_TX_CSUM \
  650. CFG_INI_BOOL("dp_offload_tx_csum_support", false, \
  651. "DP tx csum Enable")
  652. #define CFG_DP_OL_RX_CSUM \
  653. CFG_INI_BOOL("dp_offload_rx_csum_support", false, \
  654. "DP rx csum Enable")
  655. #define CFG_DP_RAWMODE \
  656. CFG_INI_BOOL("dp_rawmode_support", false, \
  657. "DP rawmode Enable")
  658. #define CFG_DP_PEER_FLOW_CTRL \
  659. CFG_INI_BOOL("dp_peer_flow_control_support", false, \
  660. "DP peer flow ctrl Enable")
  661. #define CFG_DP_NAPI \
  662. CFG_INI_BOOL("dp_napi_enabled", PLATFORM_VALUE(true, false), \
  663. "DP Napi Enabled")
  664. /*
  665. * <ini>
  666. * gEnableP2pIpTcpUdpChecksumOffload - Enable checksum offload for P2P mode
  667. * @Min: 0
  668. * @Max: 1
  669. * @Default: 1
  670. *
  671. * This ini entry is used to enable/disable TX checksum(UDP/TCP) for P2P modes.
  672. * This includes P2P device mode, P2P client mode and P2P GO mode.
  673. * The feature is enabled by default. To disable TX checksum for P2P, add the
  674. * following entry in ini file:
  675. * gEnableP2pIpTcpUdpChecksumOffload=0
  676. *
  677. * Usage: External
  678. *
  679. * </ini>
  680. */
  681. #define CFG_DP_P2P_TCP_UDP_CKSUM_OFFLOAD \
  682. CFG_INI_BOOL("gEnableP2pIpTcpUdpChecksumOffload", true, \
  683. "DP TCP UDP Checksum Offload for P2P mode (device/cli/go)")
  684. /*
  685. * <ini>
  686. * gEnableNanIpTcpUdpChecksumOffload - Enable checksum offload for NAN mode
  687. * @Min: 0
  688. * @Max: 1
  689. * @Default: 1
  690. *
  691. * Usage: External
  692. *
  693. * </ini>
  694. */
  695. #define CFG_DP_NAN_TCP_UDP_CKSUM_OFFLOAD \
  696. CFG_INI_BOOL("gEnableNanIpTcpUdpChecksumOffload", true, \
  697. "DP TCP UDP Checksum Offload for NAN mode")
  698. /*
  699. * <ini>
  700. * gEnableIpTcpUdpChecksumOffload - Enable checksum offload
  701. * @Min: 0
  702. * @Max: 1
  703. * @Default: 1
  704. *
  705. * Usage: External
  706. *
  707. * </ini>
  708. */
  709. #define CFG_DP_TCP_UDP_CKSUM_OFFLOAD \
  710. CFG_INI_BOOL("gEnableIpTcpUdpChecksumOffload", true, \
  711. "DP TCP UDP Checksum Offload")
  712. #define CFG_DP_DEFRAG_TIMEOUT_CHECK \
  713. CFG_INI_BOOL("dp_defrag_timeout_check", true, \
  714. "DP Defrag Timeout Check")
  715. #define CFG_DP_WBM_RELEASE_RING \
  716. CFG_INI_UINT("dp_wbm_release_ring", \
  717. WLAN_CFG_WBM_RELEASE_RING_SIZE_MIN, \
  718. WLAN_CFG_WBM_RELEASE_RING_SIZE_MAX, \
  719. WLAN_CFG_WBM_RELEASE_RING_SIZE, \
  720. CFG_VALUE_OR_DEFAULT, "DP WBM Release Ring")
  721. #define CFG_DP_TCL_CMD_CREDIT_RING \
  722. CFG_INI_UINT("dp_tcl_cmd_credit_ring", \
  723. WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MIN, \
  724. WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MAX, \
  725. WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE, \
  726. CFG_VALUE_OR_DEFAULT, "DP TCL Cmd_Credit ring")
  727. #define CFG_DP_TCL_STATUS_RING \
  728. CFG_INI_UINT("dp_tcl_status_ring",\
  729. WLAN_CFG_TCL_STATUS_RING_SIZE_MIN, \
  730. WLAN_CFG_TCL_STATUS_RING_SIZE_MAX, \
  731. WLAN_CFG_TCL_STATUS_RING_SIZE, \
  732. CFG_VALUE_OR_DEFAULT, "DP TCL status ring")
  733. #define CFG_DP_REO_REINJECT_RING \
  734. CFG_INI_UINT("dp_reo_reinject_ring", \
  735. WLAN_CFG_REO_REINJECT_RING_SIZE_MIN, \
  736. WLAN_CFG_REO_REINJECT_RING_SIZE_MAX, \
  737. WLAN_CFG_REO_REINJECT_RING_SIZE, \
  738. CFG_VALUE_OR_DEFAULT, "DP REO reinject ring")
  739. #define CFG_DP_RX_RELEASE_RING \
  740. CFG_INI_UINT("dp_rx_release_ring", \
  741. WLAN_CFG_RX_RELEASE_RING_SIZE_MIN, \
  742. WLAN_CFG_RX_RELEASE_RING_SIZE_MAX, \
  743. WLAN_CFG_RX_RELEASE_RING_SIZE, \
  744. CFG_VALUE_OR_DEFAULT, "DP Rx release ring")
  745. #define CFG_DP_RX_DESTINATION_RING \
  746. CFG_INI_UINT("dp_reo_dst_ring", \
  747. WLAN_CFG_REO_DST_RING_SIZE_MIN, \
  748. WLAN_CFG_REO_DST_RING_SIZE_MAX, \
  749. WLAN_CFG_REO_DST_RING_SIZE, \
  750. CFG_VALUE_OR_DEFAULT, "DP REO destination ring")
  751. #define CFG_DP_REO_EXCEPTION_RING \
  752. CFG_INI_UINT("dp_reo_exception_ring", \
  753. WLAN_CFG_REO_EXCEPTION_RING_SIZE_MIN, \
  754. WLAN_CFG_REO_EXCEPTION_RING_SIZE_MAX, \
  755. WLAN_CFG_REO_EXCEPTION_RING_SIZE, \
  756. CFG_VALUE_OR_DEFAULT, "DP REO exception ring")
  757. #define CFG_DP_REO_CMD_RING \
  758. CFG_INI_UINT("dp_reo_cmd_ring", \
  759. WLAN_CFG_REO_CMD_RING_SIZE_MIN, \
  760. WLAN_CFG_REO_CMD_RING_SIZE_MAX, \
  761. WLAN_CFG_REO_CMD_RING_SIZE, \
  762. CFG_VALUE_OR_DEFAULT, "DP REO command ring")
  763. #define CFG_DP_REO_STATUS_RING \
  764. CFG_INI_UINT("dp_reo_status_ring", \
  765. WLAN_CFG_REO_STATUS_RING_SIZE_MIN, \
  766. WLAN_CFG_REO_STATUS_RING_SIZE_MAX, \
  767. WLAN_CFG_REO_STATUS_RING_SIZE, \
  768. CFG_VALUE_OR_DEFAULT, "DP REO status ring")
  769. #define CFG_DP_RXDMA_BUF_RING \
  770. CFG_INI_UINT("dp_rxdma_buf_ring", \
  771. WLAN_CFG_RXDMA_BUF_RING_SIZE_MIN, \
  772. WLAN_CFG_RXDMA_BUF_RING_SIZE_MAX, \
  773. WLAN_CFG_RXDMA_BUF_RING_SIZE, \
  774. CFG_VALUE_OR_DEFAULT, "DP RXDMA buffer ring")
  775. #define CFG_DP_RXDMA_REFILL_RING \
  776. CFG_INI_UINT("dp_rxdma_refill_ring", \
  777. WLAN_CFG_RXDMA_REFILL_RING_SIZE_MIN, \
  778. WLAN_CFG_RXDMA_REFILL_RING_SIZE_MAX, \
  779. WLAN_CFG_RXDMA_REFILL_RING_SIZE, \
  780. CFG_VALUE_OR_DEFAULT, "DP RXDMA refilll ring")
  781. #define CFG_DP_TX_DESC_LIMIT_0 \
  782. CFG_INI_UINT("dp_tx_desc_limit_0", \
  783. WLAN_CFG_TX_DESC_LIMIT_0_MIN, \
  784. WLAN_CFG_TX_DESC_LIMIT_0_MAX, \
  785. WLAN_CFG_TX_DESC_LIMIT_0, \
  786. CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 0")
  787. #define CFG_DP_TX_DESC_LIMIT_1 \
  788. CFG_INI_UINT("dp_tx_desc_limit_1", \
  789. WLAN_CFG_TX_DESC_LIMIT_1_MIN, \
  790. WLAN_CFG_TX_DESC_LIMIT_1_MAX, \
  791. WLAN_CFG_TX_DESC_LIMIT_1, \
  792. CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 1")
  793. #define CFG_DP_TX_DESC_LIMIT_2 \
  794. CFG_INI_UINT("dp_tx_desc_limit_2", \
  795. WLAN_CFG_TX_DESC_LIMIT_2_MIN, \
  796. WLAN_CFG_TX_DESC_LIMIT_2_MAX, \
  797. WLAN_CFG_TX_DESC_LIMIT_2, \
  798. CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 2")
  799. #define CFG_DP_TX_DEVICE_LIMIT \
  800. CFG_INI_UINT("dp_tx_device_limit", \
  801. WLAN_CFG_TX_DEVICE_LIMIT_MIN, \
  802. WLAN_CFG_TX_DEVICE_LIMIT_MAX, \
  803. WLAN_CFG_TX_DEVICE_LIMIT, \
  804. CFG_VALUE_OR_DEFAULT, "DP TX DEVICE limit")
  805. #define CFG_DP_TX_SW_INTERNODE_QUEUE \
  806. CFG_INI_UINT("dp_tx_sw_internode_queue", \
  807. WLAN_CFG_TX_SW_INTERNODE_QUEUE_MIN, \
  808. WLAN_CFG_TX_SW_INTERNODE_QUEUE_MAX, \
  809. WLAN_CFG_TX_SW_INTERNODE_QUEUE, \
  810. CFG_VALUE_OR_DEFAULT, "DP TX SW internode queue")
  811. #define CFG_DP_RXDMA_MONITOR_BUF_RING \
  812. CFG_INI_UINT("dp_rxdma_monitor_buf_ring", \
  813. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MIN, \
  814. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MAX, \
  815. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE, \
  816. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor buffer ring")
  817. #define CFG_DP_TX_MONITOR_BUF_RING \
  818. CFG_INI_UINT("dp_tx_monitor_buf_ring", \
  819. WLAN_CFG_TX_MONITOR_BUF_RING_SIZE_MIN, \
  820. WLAN_CFG_TX_MONITOR_BUF_RING_SIZE_MAX, \
  821. WLAN_CFG_TX_MONITOR_BUF_RING_SIZE, \
  822. CFG_VALUE_OR_DEFAULT, "DP TX monitor buffer ring")
  823. #define CFG_DP_RXDMA_MONITOR_DST_RING \
  824. CFG_INI_UINT("dp_rxdma_monitor_dst_ring", \
  825. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MIN, \
  826. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MAX, \
  827. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE, \
  828. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor destination ring")
  829. #define CFG_DP_TX_MONITOR_DST_RING \
  830. CFG_INI_UINT("dp_tx_monitor_dst_ring", \
  831. WLAN_CFG_TX_MONITOR_DST_RING_SIZE_MIN, \
  832. WLAN_CFG_TX_MONITOR_DST_RING_SIZE_MAX, \
  833. WLAN_CFG_TX_MONITOR_DST_RING_SIZE, \
  834. CFG_VALUE_OR_DEFAULT, "DP TX monitor destination ring")
  835. #define CFG_DP_RXDMA_MONITOR_STATUS_RING \
  836. CFG_INI_UINT("dp_rxdma_monitor_status_ring", \
  837. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MIN, \
  838. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MAX, \
  839. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE, \
  840. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor status ring")
  841. #define CFG_DP_RXDMA_MONITOR_DESC_RING \
  842. CFG_INI_UINT("dp_rxdma_monitor_desc_ring", \
  843. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MIN, \
  844. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MAX, \
  845. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE, \
  846. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor destination ring")
  847. #define CFG_DP_RXDMA_ERR_DST_RING \
  848. CFG_INI_UINT("dp_rxdma_err_dst_ring", \
  849. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MIN, \
  850. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MAX, \
  851. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE, \
  852. CFG_VALUE_OR_DEFAULT, "RXDMA err destination ring")
  853. #define CFG_DP_PER_PKT_LOGGING \
  854. CFG_INI_UINT("enable_verbose_debug", \
  855. 0, 0xffff, 0, \
  856. CFG_VALUE_OR_DEFAULT, "Enable excessive per packet logging")
  857. #define CFG_DP_TX_FLOW_START_QUEUE_OFFSET \
  858. CFG_INI_UINT("TxFlowStartQueueOffset", \
  859. 0, 30, WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET, \
  860. CFG_VALUE_OR_DEFAULT, "Start queue offset")
  861. #define CFG_DP_TX_FLOW_STOP_QUEUE_TH \
  862. CFG_INI_UINT("TxFlowStopQueueThreshold", \
  863. 0, 50, 15, \
  864. CFG_VALUE_OR_DEFAULT, "Stop queue Threshold")
  865. #define CFG_DP_IPA_UC_TX_BUF_SIZE \
  866. CFG_INI_UINT("IpaUcTxBufSize", \
  867. 0, 4096, WLAN_CFG_IPA_UC_TX_BUF_SIZE, \
  868. CFG_VALUE_OR_DEFAULT, "IPA tx buffer size")
  869. #define CFG_DP_IPA_UC_TX_PARTITION_BASE \
  870. CFG_INI_UINT("IpaUcTxPartitionBase", \
  871. 0, 9000, WLAN_CFG_IPA_UC_TX_PARTITION_BASE, \
  872. CFG_VALUE_OR_DEFAULT, "IPA tx partition base")
  873. #define CFG_DP_IPA_UC_RX_IND_RING_COUNT \
  874. CFG_INI_UINT("IpaUcRxIndRingCount", \
  875. 0, 2048, WLAN_CFG_IPA_UC_RX_IND_RING_COUNT, \
  876. CFG_VALUE_OR_DEFAULT, "IPA rx indication ring count")
  877. #define CFG_DP_AP_STA_SECURITY_SEPERATION \
  878. CFG_INI_BOOL("gDisableIntraBssFwd", \
  879. false, "Disable intrs BSS Rx packets")
  880. #define CFG_DP_ENABLE_DATA_STALL_DETECTION \
  881. CFG_INI_BOOL("gEnableDataStallDetection", \
  882. true, "Enable/Disable Data stall detection")
  883. #define CFG_DP_RX_SW_DESC_WEIGHT \
  884. CFG_INI_UINT("dp_rx_sw_desc_weight", \
  885. WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN, \
  886. WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX, \
  887. WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE, \
  888. CFG_VALUE_OR_DEFAULT, "DP RX SW DESC weight")
  889. #define CFG_DP_RX_SW_DESC_NUM \
  890. CFG_INI_UINT("dp_rx_sw_desc_num", \
  891. WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN, \
  892. WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX, \
  893. WLAN_CFG_RX_SW_DESC_NUM_SIZE, \
  894. CFG_VALUE_OR_DEFAULT, "DP RX SW DESC num")
  895. #define CFG_DP_RX_FLOW_SEARCH_TABLE_SIZE \
  896. CFG_INI_UINT("dp_rx_flow_search_table_size", \
  897. WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MIN, \
  898. WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MAX, \
  899. WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_DEFAULT, \
  900. CFG_VALUE_OR_DEFAULT, \
  901. "DP Rx Flow Search Table Size in number of entries")
  902. #define CFG_DP_RX_FLOW_TAG_ENABLE \
  903. CFG_INI_BOOL("dp_rx_flow_tag_enable", false, \
  904. "Enable/Disable DP Rx Flow Tag")
  905. #define CFG_DP_RX_FLOW_SEARCH_TABLE_PER_PDEV \
  906. CFG_INI_BOOL("dp_rx_per_pdev_flow_search", false, \
  907. "DP Rx Flow Search Table Is Per PDev")
  908. #define CFG_DP_RX_MON_PROTOCOL_FLOW_TAG_ENABLE \
  909. CFG_INI_BOOL("dp_rx_monitor_protocol_flow_tag_enable", true, \
  910. "Enable/Disable Rx Protocol & Flow tags in Monitor mode")
  911. #define CFG_DP_TX_PER_PKT_VDEV_ID_CHECK \
  912. CFG_INI_BOOL("dp_tx_allow_per_pkt_vdev_id_check", false, \
  913. "Enable/Disable tx Per Pkt vdev id check")
  914. /*
  915. * <ini>
  916. * dp_rx_fisa_enable - Control Rx datapath FISA
  917. * @Min: 0
  918. * @Max: 1
  919. * @Default: 1
  920. *
  921. * This ini is used to enable DP Rx FISA feature
  922. *
  923. * Related: dp_rx_flow_search_table_size
  924. *
  925. * Supported Feature: STA,P2P and SAP IPA disabled terminating
  926. *
  927. * Usage: Internal
  928. *
  929. * </ini>
  930. */
  931. #define CFG_DP_RX_FISA_ENABLE \
  932. CFG_INI_BOOL("dp_rx_fisa_enable", true, \
  933. "Enable/Disable DP Rx FISA")
  934. #define CFG_DP_RXDMA_MONITOR_RX_DROP_THRESHOLD \
  935. CFG_INI_UINT("mon_drop_thresh", \
  936. WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MIN, \
  937. WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MAX, \
  938. WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE, \
  939. CFG_VALUE_OR_DEFAULT, "RXDMA monitor rx drop theshold")
  940. #define CFG_DP_PKTLOG_BUFFER_SIZE \
  941. CFG_INI_UINT("PktlogBufSize", \
  942. WLAN_CFG_PKTLOG_MIN_BUFFER_SIZE, \
  943. WLAN_CFG_PKTLOG_MAX_BUFFER_SIZE, \
  944. WLAN_CFG_PKTLOG_BUFFER_SIZE, \
  945. CFG_VALUE_OR_DEFAULT, "Packet Log buffer size")
  946. #define CFG_DP_FULL_MON_MODE \
  947. CFG_INI_BOOL("full_mon_mode", \
  948. false, "Full Monitor mode support")
  949. #define CFG_DP_REO_RINGS_MAP \
  950. CFG_INI_UINT("dp_reo_rings_map", \
  951. WLAN_CFG_NUM_REO_RINGS_MAP_MIN, \
  952. WLAN_CFG_NUM_REO_RINGS_MAP_MAX, \
  953. WLAN_CFG_NUM_REO_RINGS_MAP, \
  954. CFG_VALUE_OR_DEFAULT, "REO Destination Rings Mapping")
  955. #define CFG_DP_RX_RADIO_0_DEFAULT_REO \
  956. CFG_INI_UINT("dp_rx_radio0_default_reo", \
  957. WLAN_CFG_RADIO_DEFAULT_REO_MIN, \
  958. WLAN_CFG_RADIO_DEFAULT_REO_MAX, \
  959. WLAN_CFG_RADIO_0_DEFAULT_REO, \
  960. CFG_VALUE_OR_DEFAULT, "Radio0 to REO destination default mapping")
  961. #define CFG_DP_RX_RADIO_1_DEFAULT_REO \
  962. CFG_INI_UINT("dp_rx_radio1_default_reo", \
  963. WLAN_CFG_RADIO_DEFAULT_REO_MIN, \
  964. WLAN_CFG_RADIO_DEFAULT_REO_MAX, \
  965. WLAN_CFG_RADIO_1_DEFAULT_REO, \
  966. CFG_VALUE_OR_DEFAULT, "Radio1 to REO destination default mapping")
  967. #define CFG_DP_RX_RADIO_2_DEFAULT_REO \
  968. CFG_INI_UINT("dp_rx_radio2_default_reo", \
  969. WLAN_CFG_RADIO_DEFAULT_REO_MIN, \
  970. WLAN_CFG_RADIO_DEFAULT_REO_MAX, \
  971. WLAN_CFG_RADIO_2_DEFAULT_REO, \
  972. CFG_VALUE_OR_DEFAULT, "Radio2 to REO destination default mapping")
  973. #define CFG_DP_PEER_EXT_STATS \
  974. CFG_INI_BOOL("peer_ext_stats", \
  975. false, "Peer extended stats")
  976. /*
  977. * <ini>
  978. * legacy_mode_csum_disable - Disable csum offload for legacy 802.11abg modes
  979. * @Min: 0
  980. * @Max: 1
  981. * @Default: Default value indicating if checksum should be disabled for
  982. * legacy WLAN modes
  983. *
  984. * This ini is used to disable HW checksum offload capability for legacy
  985. * connections
  986. *
  987. * Related: gEnableIpTcpUdpChecksumOffload should be enabled
  988. *
  989. * Usage: Internal
  990. *
  991. * </ini>
  992. */
  993. #ifndef DP_LEGACY_MODE_CSM_DEFAULT_DISABLE
  994. #define DP_LEGACY_MODE_CSM_DEFAULT_DISABLE 1
  995. #endif
  996. #define CFG_DP_LEGACY_MODE_CSUM_DISABLE \
  997. CFG_INI_BOOL("legacy_mode_csum_disable", \
  998. DP_LEGACY_MODE_CSM_DEFAULT_DISABLE, \
  999. "Enable/Disable legacy mode checksum")
  1000. #define CFG_DP_RX_BUFF_POOL_ENABLE \
  1001. CFG_INI_BOOL("dp_rx_buff_prealloc_pool", false, \
  1002. "Enable/Disable DP RX emergency buffer pool support")
  1003. #define CFG_DP_RX_REFILL_BUFF_POOL_ENABLE \
  1004. CFG_INI_BOOL("dp_rx_refill_buff_pool", false, \
  1005. "Enable/Disable DP RX refill buffer pool support")
  1006. #define CFG_DP_POLL_MODE_ENABLE \
  1007. CFG_INI_BOOL("dp_poll_mode_enable", false, \
  1008. "Enable/Disable Polling mode for data path")
  1009. #define CFG_DP_RX_FST_IN_CMEM \
  1010. CFG_INI_BOOL("dp_rx_fst_in_cmem", false, \
  1011. "Enable/Disable flow search table in CMEM")
  1012. /*
  1013. * <ini>
  1014. * gEnableSWLM - Control DP Software latency manager
  1015. * @Min: 0
  1016. * @Max: 1
  1017. * @Default: 0
  1018. *
  1019. * This ini is used to enable DP Software latency Manager
  1020. *
  1021. * Supported Feature: STA,P2P and SAP IPA disabled terminating
  1022. *
  1023. * Usage: Internal
  1024. *
  1025. * </ini>
  1026. */
  1027. #define CFG_DP_SWLM_ENABLE \
  1028. CFG_INI_BOOL("gEnableSWLM", false, \
  1029. "Enable/Disable DP SWLM")
  1030. /*
  1031. * <ini>
  1032. * wow_check_rx_pending_enable - control to check RX frames pending in Wow
  1033. * @Min: 0
  1034. * @Max: 1
  1035. * @Default: 0
  1036. *
  1037. * This ini is used to control DP Software to perform RX pending check
  1038. * before entering WoW mode
  1039. *
  1040. * Usage: Internal
  1041. *
  1042. * </ini>
  1043. */
  1044. #define CFG_DP_WOW_CHECK_RX_PENDING \
  1045. CFG_INI_BOOL("wow_check_rx_pending_enable", \
  1046. false, \
  1047. "enable rx frame pending check in WoW mode")
  1048. #define CFG_DP_DELAY_MON_REPLENISH \
  1049. CFG_INI_BOOL("delay_mon_replenish", \
  1050. true, "Delay Monitor Replenish")
  1051. #ifdef QCA_VDEV_STATS_HW_OFFLOAD_SUPPORT
  1052. #define WLAN_CFG_INT_VDEV_STATS_HW_OFFLOAD_TIMER_MIN 500
  1053. #define WLAN_CFG_INT_VDEV_STATS_HW_OFFLOAD_TIMER_MAX 2000
  1054. #define WLAN_CFG_INT_VDEV_STATS_HW_OFFLOAD_TIMER 500
  1055. #define CFG_DP_VDEV_STATS_HW_OFFLOAD_CONFIG \
  1056. CFG_INI_BOOL("vdev_stats_hw_offload_config", \
  1057. false, "Offload vdev stats to HW")
  1058. #define CFG_DP_VDEV_STATS_HW_OFFLOAD_TIMER \
  1059. CFG_INI_UINT("vdev_stats_hw_offload_timer", \
  1060. WLAN_CFG_INT_VDEV_STATS_HW_OFFLOAD_TIMER_MIN, \
  1061. WLAN_CFG_INT_VDEV_STATS_HW_OFFLOAD_TIMER_MAX, \
  1062. WLAN_CFG_INT_VDEV_STATS_HW_OFFLOAD_TIMER, \
  1063. CFG_VALUE_OR_DEFAULT, \
  1064. "vdev stats hw offload timer duration")
  1065. #define CFG_DP_VDEV_STATS_HW_OFFLOAD \
  1066. CFG(CFG_DP_VDEV_STATS_HW_OFFLOAD_CONFIG) \
  1067. CFG(CFG_DP_VDEV_STATS_HW_OFFLOAD_TIMER)
  1068. #else
  1069. #define CFG_DP_VDEV_STATS_HW_OFFLOAD
  1070. #endif
  1071. /*
  1072. * <ini>
  1073. * ghw_cc_enable - enable HW cookie conversion by register
  1074. * @Min: 0
  1075. * @Max: 1
  1076. * @Default: 1
  1077. *
  1078. * This ini is used to control HW based 20 bits cookie to 64 bits
  1079. * Desc virtual address conversion
  1080. *
  1081. * Usage: Internal
  1082. *
  1083. * </ini>
  1084. */
  1085. #define CFG_DP_HW_CC_ENABLE \
  1086. CFG_INI_BOOL("ghw_cc_enable", \
  1087. true, "Enable/Disable HW cookie conversion")
  1088. #ifdef IPA_OFFLOAD
  1089. /*
  1090. * <ini>
  1091. * dp_ipa_tx_ring_size - Set tcl ring size for IPA
  1092. * @Min: 1024
  1093. * @Max: 8096
  1094. * @Default: 1024
  1095. *
  1096. * This ini sets the tcl ring size for IPA
  1097. *
  1098. * Related: N/A
  1099. *
  1100. * Supported Feature: IPA
  1101. *
  1102. * Usage: Internal
  1103. *
  1104. * </ini>
  1105. */
  1106. #define CFG_DP_IPA_TX_RING_SIZE \
  1107. CFG_INI_UINT("dp_ipa_tx_ring_size", \
  1108. WLAN_CFG_IPA_TX_RING_SIZE_MIN, \
  1109. WLAN_CFG_IPA_TX_RING_SIZE_MAX, \
  1110. WLAN_CFG_IPA_TX_RING_SIZE, \
  1111. CFG_VALUE_OR_DEFAULT, "IPA TCL ring size")
  1112. /*
  1113. * <ini>
  1114. * dp_ipa_tx_comp_ring_size - Set tx comp ring size for IPA
  1115. * @Min: 1024
  1116. * @Max: 8096
  1117. * @Default: 1024
  1118. *
  1119. * This ini sets the tx comp ring size for IPA
  1120. *
  1121. * Related: N/A
  1122. *
  1123. * Supported Feature: IPA
  1124. *
  1125. * Usage: Internal
  1126. *
  1127. * </ini>
  1128. */
  1129. #define CFG_DP_IPA_TX_COMP_RING_SIZE \
  1130. CFG_INI_UINT("dp_ipa_tx_comp_ring_size", \
  1131. WLAN_CFG_IPA_TX_COMP_RING_SIZE_MIN, \
  1132. WLAN_CFG_IPA_TX_COMP_RING_SIZE_MAX, \
  1133. WLAN_CFG_IPA_TX_COMP_RING_SIZE, \
  1134. CFG_VALUE_OR_DEFAULT, "IPA tx comp ring size")
  1135. #ifdef IPA_WDI3_TX_TWO_PIPES
  1136. /*
  1137. * <ini>
  1138. * dp_ipa_tx_alt_ring_size - Set alt tcl ring size for IPA
  1139. * @Min: 1024
  1140. * @Max: 8096
  1141. * @Default: 1024
  1142. *
  1143. * This ini sets the alt tcl ring size for IPA
  1144. *
  1145. * Related: N/A
  1146. *
  1147. * Supported Feature: IPA
  1148. *
  1149. * Usage: Internal
  1150. *
  1151. * </ini>
  1152. */
  1153. #define CFG_DP_IPA_TX_ALT_RING_SIZE \
  1154. CFG_INI_UINT("dp_ipa_tx_alt_ring_size", \
  1155. WLAN_CFG_IPA_TX_ALT_RING_SIZE_MIN, \
  1156. WLAN_CFG_IPA_TX_ALT_RING_SIZE_MAX, \
  1157. WLAN_CFG_IPA_TX_ALT_RING_SIZE, \
  1158. CFG_VALUE_OR_DEFAULT, \
  1159. "DP IPA TX Alternative Ring Size")
  1160. /*
  1161. * <ini>
  1162. * dp_ipa_tx_alt_comp_ring_size - Set tx alt comp ring size for IPA
  1163. * @Min: 1024
  1164. * @Max: 8096
  1165. * @Default: 1024
  1166. *
  1167. * This ini sets the tx alt comp ring size for IPA
  1168. *
  1169. * Related: N/A
  1170. *
  1171. * Supported Feature: IPA
  1172. *
  1173. * Usage: Internal
  1174. *
  1175. * </ini>
  1176. */
  1177. #define CFG_DP_IPA_TX_ALT_COMP_RING_SIZE \
  1178. CFG_INI_UINT("dp_ipa_tx_alt_comp_ring_size", \
  1179. WLAN_CFG_IPA_TX_ALT_COMP_RING_SIZE_MIN, \
  1180. WLAN_CFG_IPA_TX_ALT_COMP_RING_SIZE_MAX, \
  1181. WLAN_CFG_IPA_TX_ALT_COMP_RING_SIZE, \
  1182. CFG_VALUE_OR_DEFAULT, \
  1183. "DP IPA TX Alternative Completion Ring Size")
  1184. #define CFG_DP_IPA_TX_ALT_RING_CFG \
  1185. CFG(CFG_DP_IPA_TX_ALT_RING_SIZE) \
  1186. CFG(CFG_DP_IPA_TX_ALT_COMP_RING_SIZE)
  1187. #else
  1188. #define CFG_DP_IPA_TX_ALT_RING_CFG
  1189. #endif
  1190. #define CFG_DP_IPA_TX_RING_CFG \
  1191. CFG(CFG_DP_IPA_TX_RING_SIZE) \
  1192. CFG(CFG_DP_IPA_TX_COMP_RING_SIZE)
  1193. #else
  1194. #define CFG_DP_IPA_TX_RING_CFG
  1195. #define CFG_DP_IPA_TX_ALT_RING_CFG
  1196. #endif
  1197. #ifdef WLAN_SUPPORT_PPEDS
  1198. #define CFG_DP_PPE_ENABLE \
  1199. CFG_INI_BOOL("ppe_enable", false, \
  1200. "DP ppe enable flag")
  1201. #define CFG_DP_REO2PPE_RING \
  1202. CFG_INI_UINT("dp_reo2ppe_ring", \
  1203. WLAN_CFG_REO2PPE_RING_SIZE_MIN, \
  1204. WLAN_CFG_REO2PPE_RING_SIZE_MAX, \
  1205. WLAN_CFG_REO2PPE_RING_SIZE, \
  1206. CFG_VALUE_OR_DEFAULT, "DP REO2PPE ring")
  1207. #define CFG_DP_PPE2TCL_RING \
  1208. CFG_INI_UINT("dp_ppe2tcl_ring", \
  1209. WLAN_CFG_PPE2TCL_RING_SIZE_MIN, \
  1210. WLAN_CFG_PPE2TCL_RING_SIZE_MAX, \
  1211. WLAN_CFG_PPE2TCL_RING_SIZE, \
  1212. CFG_VALUE_OR_DEFAULT, "DP PPE2TCL rings")
  1213. #define CFG_DP_PPE_RELEASE_RING \
  1214. CFG_INI_UINT("dp_ppe_release_ring", \
  1215. WLAN_CFG_PPE_RELEASE_RING_SIZE_MIN, \
  1216. WLAN_CFG_PPE_RELEASE_RING_SIZE_MAX, \
  1217. WLAN_CFG_PPE_RELEASE_RING_SIZE, \
  1218. CFG_VALUE_OR_DEFAULT, "DP PPE Release Ring")
  1219. #define CFG_DP_PPE_CONFIG \
  1220. CFG(CFG_DP_PPE_ENABLE) \
  1221. CFG(CFG_DP_REO2PPE_RING) \
  1222. CFG(CFG_DP_PPE2TCL_RING) \
  1223. CFG(CFG_DP_PPE_RELEASE_RING)
  1224. #else
  1225. #define CFG_DP_PPE_CONFIG
  1226. #endif
  1227. #if defined(WLAN_FEATURE_11BE_MLO) && defined(WLAN_MLO_MULTI_CHIP)
  1228. /*
  1229. * <ini>
  1230. * dp_chip0_rx_ring_map - Set Rx ring map for CHIP 0
  1231. * @Min: 0x0
  1232. * @Max: 0xFF
  1233. * @Default: 0xF
  1234. *
  1235. * This ini sets Rx ring map for CHIP 0
  1236. *
  1237. * Usage: Internal
  1238. *
  1239. * </ini>
  1240. */
  1241. #define CFG_DP_MLO_CHIP0_RX_RING_MAP \
  1242. CFG_INI_UINT("dp_chip0_rx_ring_map", \
  1243. WLAN_CFG_MLO_RX_RING_MAP_MIN, \
  1244. WLAN_CFG_MLO_RX_RING_MAP_MAX, \
  1245. WLAN_CFG_MLO_RX_RING_MAP, \
  1246. CFG_VALUE_OR_DEFAULT, "DP Rx ring map chip0")
  1247. /*
  1248. * <ini>
  1249. * dp_chip1_rx_ring_map - Set Rx ring map for CHIP 1
  1250. * @Min: 0x0
  1251. * @Max: 0xFF
  1252. * @Default: 0xF
  1253. *
  1254. * This ini sets Rx ring map for CHIP 1
  1255. *
  1256. * Usage: Internal
  1257. *
  1258. * </ini>
  1259. */
  1260. #define CFG_DP_MLO_CHIP1_RX_RING_MAP \
  1261. CFG_INI_UINT("dp_chip1_rx_ring_map", \
  1262. WLAN_CFG_MLO_RX_RING_MAP_MIN, \
  1263. WLAN_CFG_MLO_RX_RING_MAP_MAX, \
  1264. WLAN_CFG_MLO_RX_RING_MAP, \
  1265. CFG_VALUE_OR_DEFAULT, "DP Rx ring map chip1")
  1266. /*
  1267. * <ini>
  1268. * dp_chip2_rx_ring_map - Set Rx ring map for CHIP 2
  1269. * @Min: 0x0
  1270. * @Max: 0xFF
  1271. * @Default: 0xF
  1272. *
  1273. * This ini sets Rx ring map for CHIP 2
  1274. *
  1275. * Usage: Internal
  1276. *
  1277. * </ini>
  1278. */
  1279. #define CFG_DP_MLO_CHIP2_RX_RING_MAP \
  1280. CFG_INI_UINT("dp_chip2_rx_ring_map", \
  1281. WLAN_CFG_MLO_RX_RING_MAP_MIN, \
  1282. WLAN_CFG_MLO_RX_RING_MAP_MAX, \
  1283. WLAN_CFG_MLO_RX_RING_MAP, \
  1284. CFG_VALUE_OR_DEFAULT, "DP Rx ring map chip2")
  1285. #define CFG_DP_MLO_CONFIG \
  1286. CFG(CFG_DP_MLO_CHIP0_RX_RING_MAP) \
  1287. CFG(CFG_DP_MLO_CHIP1_RX_RING_MAP) \
  1288. CFG(CFG_DP_MLO_CHIP2_RX_RING_MAP)
  1289. #else
  1290. #define CFG_DP_MLO_CONFIG
  1291. #endif
  1292. #define CFG_DP \
  1293. CFG(CFG_DP_HTT_PACKET_TYPE) \
  1294. CFG(CFG_DP_INT_BATCH_THRESHOLD_OTHER) \
  1295. CFG(CFG_DP_INT_BATCH_THRESHOLD_RX) \
  1296. CFG(CFG_DP_INT_BATCH_THRESHOLD_TX) \
  1297. CFG(CFG_DP_INT_TIMER_THRESHOLD_OTHER) \
  1298. CFG(CFG_DP_INT_TIMER_THRESHOLD_RX) \
  1299. CFG(CFG_DP_INT_TIMER_THRESHOLD_TX) \
  1300. CFG(CFG_DP_MAX_ALLOC_SIZE) \
  1301. CFG(CFG_DP_MAX_CLIENTS) \
  1302. CFG(CFG_DP_MAX_PEER_ID) \
  1303. CFG(CFG_DP_REO_DEST_RINGS) \
  1304. CFG(CFG_DP_TX_COMP_RINGS) \
  1305. CFG(CFG_DP_TCL_DATA_RINGS) \
  1306. CFG(CFG_DP_NSS_REO_DEST_RINGS) \
  1307. CFG(CFG_DP_NSS_TCL_DATA_RINGS) \
  1308. CFG(CFG_DP_TX_DESC) \
  1309. CFG(CFG_DP_TX_EXT_DESC) \
  1310. CFG(CFG_DP_TX_EXT_DESC_POOLS) \
  1311. CFG(CFG_DP_PDEV_RX_RING) \
  1312. CFG(CFG_DP_PDEV_TX_RING) \
  1313. CFG(CFG_DP_RX_DEFRAG_TIMEOUT) \
  1314. CFG(CFG_DP_TX_COMPL_RING_SIZE) \
  1315. CFG(CFG_DP_TX_RING_SIZE) \
  1316. CFG(CFG_DP_NSS_COMP_RING_SIZE) \
  1317. CFG(CFG_DP_PDEV_LMAC_RING) \
  1318. CFG(CFG_DP_BASE_HW_MAC_ID) \
  1319. CFG(CFG_DP_RX_HASH) \
  1320. CFG(CFG_DP_TSO) \
  1321. CFG(CFG_DP_LRO) \
  1322. CFG(CFG_DP_SG) \
  1323. CFG(CFG_DP_GRO) \
  1324. CFG(CFG_DP_OL_TX_CSUM) \
  1325. CFG(CFG_DP_OL_RX_CSUM) \
  1326. CFG(CFG_DP_RAWMODE) \
  1327. CFG(CFG_DP_PEER_FLOW_CTRL) \
  1328. CFG(CFG_DP_NAPI) \
  1329. CFG(CFG_DP_TCP_UDP_CKSUM_OFFLOAD) \
  1330. CFG(CFG_DP_NAN_TCP_UDP_CKSUM_OFFLOAD) \
  1331. CFG(CFG_DP_P2P_TCP_UDP_CKSUM_OFFLOAD) \
  1332. CFG(CFG_DP_DEFRAG_TIMEOUT_CHECK) \
  1333. CFG(CFG_DP_WBM_RELEASE_RING) \
  1334. CFG(CFG_DP_TCL_CMD_CREDIT_RING) \
  1335. CFG(CFG_DP_TCL_STATUS_RING) \
  1336. CFG(CFG_DP_REO_REINJECT_RING) \
  1337. CFG(CFG_DP_RX_RELEASE_RING) \
  1338. CFG(CFG_DP_REO_EXCEPTION_RING) \
  1339. CFG(CFG_DP_RX_DESTINATION_RING) \
  1340. CFG(CFG_DP_REO_CMD_RING) \
  1341. CFG(CFG_DP_REO_STATUS_RING) \
  1342. CFG(CFG_DP_RXDMA_BUF_RING) \
  1343. CFG(CFG_DP_RXDMA_REFILL_RING) \
  1344. CFG(CFG_DP_TX_DESC_LIMIT_0) \
  1345. CFG(CFG_DP_TX_DESC_LIMIT_1) \
  1346. CFG(CFG_DP_TX_DESC_LIMIT_2) \
  1347. CFG(CFG_DP_TX_DEVICE_LIMIT) \
  1348. CFG(CFG_DP_TX_SW_INTERNODE_QUEUE) \
  1349. CFG(CFG_DP_RXDMA_MONITOR_BUF_RING) \
  1350. CFG(CFG_DP_RXDMA_MONITOR_DST_RING) \
  1351. CFG(CFG_DP_RXDMA_MONITOR_STATUS_RING) \
  1352. CFG(CFG_DP_RXDMA_MONITOR_DESC_RING) \
  1353. CFG(CFG_DP_RXDMA_ERR_DST_RING) \
  1354. CFG(CFG_DP_PER_PKT_LOGGING) \
  1355. CFG(CFG_DP_TX_FLOW_START_QUEUE_OFFSET) \
  1356. CFG(CFG_DP_TX_FLOW_STOP_QUEUE_TH) \
  1357. CFG(CFG_DP_IPA_UC_TX_BUF_SIZE) \
  1358. CFG(CFG_DP_IPA_UC_TX_PARTITION_BASE) \
  1359. CFG(CFG_DP_IPA_UC_RX_IND_RING_COUNT) \
  1360. CFG(CFG_DP_AP_STA_SECURITY_SEPERATION) \
  1361. CFG(CFG_DP_ENABLE_DATA_STALL_DETECTION) \
  1362. CFG(CFG_DP_RX_SW_DESC_WEIGHT) \
  1363. CFG(CFG_DP_RX_SW_DESC_NUM) \
  1364. CFG(CFG_DP_RX_FLOW_SEARCH_TABLE_SIZE) \
  1365. CFG(CFG_DP_RX_FLOW_TAG_ENABLE) \
  1366. CFG(CFG_DP_RX_FLOW_SEARCH_TABLE_PER_PDEV) \
  1367. CFG(CFG_DP_RX_MON_PROTOCOL_FLOW_TAG_ENABLE) \
  1368. CFG(CFG_DP_RXDMA_MONITOR_RX_DROP_THRESHOLD) \
  1369. CFG(CFG_DP_PKTLOG_BUFFER_SIZE) \
  1370. CFG(CFG_DP_RX_FISA_ENABLE) \
  1371. CFG(CFG_DP_FULL_MON_MODE) \
  1372. CFG(CFG_DP_REO_RINGS_MAP) \
  1373. CFG(CFG_DP_PEER_EXT_STATS) \
  1374. CFG(CFG_DP_RX_BUFF_POOL_ENABLE) \
  1375. CFG(CFG_DP_RX_REFILL_BUFF_POOL_ENABLE) \
  1376. CFG(CFG_DP_RX_PENDING_HL_THRESHOLD) \
  1377. CFG(CFG_DP_RX_PENDING_LO_THRESHOLD) \
  1378. CFG(CFG_DP_LEGACY_MODE_CSUM_DISABLE) \
  1379. CFG(CFG_DP_POLL_MODE_ENABLE) \
  1380. CFG(CFG_DP_SWLM_ENABLE) \
  1381. CFG(CFG_DP_TX_PER_PKT_VDEV_ID_CHECK) \
  1382. CFG(CFG_DP_RX_FST_IN_CMEM) \
  1383. CFG(CFG_DP_RX_RADIO_0_DEFAULT_REO) \
  1384. CFG(CFG_DP_RX_RADIO_1_DEFAULT_REO) \
  1385. CFG(CFG_DP_RX_RADIO_2_DEFAULT_REO) \
  1386. CFG(CFG_DP_WOW_CHECK_RX_PENDING) \
  1387. CFG(CFG_DP_HW_CC_ENABLE) \
  1388. CFG(CFG_DP_DELAY_MON_REPLENISH) \
  1389. CFG(CFG_DP_TX_MONITOR_BUF_RING) \
  1390. CFG(CFG_DP_TX_MONITOR_DST_RING) \
  1391. CFG_DP_IPA_TX_RING_CFG \
  1392. CFG_DP_PPE_CONFIG \
  1393. CFG_DP_IPA_TX_ALT_RING_CFG \
  1394. CFG_DP_MLO_CONFIG \
  1395. CFG_DP_VDEV_STATS_HW_OFFLOAD \
  1396. CFG(CFG_DP_TX_CAPT_MAX_MEM_MB)
  1397. #endif /* _CFG_DP_H_ */