msm-dai-q6-v2.c 328 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2012-2019, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/init.h>
  5. #include <linux/module.h>
  6. #include <linux/device.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/bitops.h>
  9. #include <linux/slab.h>
  10. #include <linux/clk.h>
  11. #include <linux/of_device.h>
  12. #include <sound/core.h>
  13. #include <sound/pcm.h>
  14. #include <sound/soc.h>
  15. #include <sound/pcm_params.h>
  16. #include <dsp/apr_audio-v2.h>
  17. #include <dsp/q6afe-v2.h>
  18. #include <dsp/q6core.h>
  19. #include "msm-dai-q6-v2.h"
  20. #include <asoc/core.h>
  21. #define MSM_DAI_PRI_AUXPCM_DT_DEV_ID 1
  22. #define MSM_DAI_SEC_AUXPCM_DT_DEV_ID 2
  23. #define MSM_DAI_TERT_AUXPCM_DT_DEV_ID 3
  24. #define MSM_DAI_QUAT_AUXPCM_DT_DEV_ID 4
  25. #define MSM_DAI_QUIN_AUXPCM_DT_DEV_ID 5
  26. #define MSM_DAI_TWS_CHANNEL_MODE_ONE 1
  27. #define MSM_DAI_TWS_CHANNEL_MODE_TWO 2
  28. #define spdif_clock_value(rate) (2*rate*32*2)
  29. #define CHANNEL_STATUS_SIZE 24
  30. #define CHANNEL_STATUS_MASK_INIT 0x0
  31. #define CHANNEL_STATUS_MASK 0x4
  32. #define AFE_API_VERSION_CLOCK_SET 1
  33. #define MSM_DAI_SYSFS_ENTRY_MAX_LEN 64
  34. #define DAI_FORMATS_S16_S24_S32_LE (SNDRV_PCM_FMTBIT_S16_LE | \
  35. SNDRV_PCM_FMTBIT_S24_LE | \
  36. SNDRV_PCM_FMTBIT_S32_LE)
  37. static int msm_mi2s_get_port_id(u32 mi2s_id, int stream, u16 *port_id);
  38. enum {
  39. ENC_FMT_NONE,
  40. DEC_FMT_NONE = ENC_FMT_NONE,
  41. ENC_FMT_SBC = ASM_MEDIA_FMT_SBC,
  42. DEC_FMT_SBC = ASM_MEDIA_FMT_SBC,
  43. ENC_FMT_AAC_V2 = ASM_MEDIA_FMT_AAC_V2,
  44. DEC_FMT_AAC_V2 = ASM_MEDIA_FMT_AAC_V2,
  45. ENC_FMT_APTX = ASM_MEDIA_FMT_APTX,
  46. ENC_FMT_APTX_HD = ASM_MEDIA_FMT_APTX_HD,
  47. ENC_FMT_CELT = ASM_MEDIA_FMT_CELT,
  48. ENC_FMT_LDAC = ASM_MEDIA_FMT_LDAC,
  49. ENC_FMT_APTX_ADAPTIVE = ASM_MEDIA_FMT_APTX_ADAPTIVE,
  50. DEC_FMT_APTX_ADAPTIVE = ASM_MEDIA_FMT_APTX_ADAPTIVE,
  51. DEC_FMT_MP3 = ASM_MEDIA_FMT_MP3,
  52. };
  53. enum {
  54. SPKR_1,
  55. SPKR_2,
  56. };
  57. static const struct afe_clk_set lpass_clk_set_default = {
  58. AFE_API_VERSION_CLOCK_SET,
  59. Q6AFE_LPASS_CLK_ID_PRI_PCM_IBIT,
  60. Q6AFE_LPASS_OSR_CLK_2_P048_MHZ,
  61. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  62. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  63. 0,
  64. };
  65. static const struct afe_clk_cfg lpass_clk_cfg_default = {
  66. AFE_API_VERSION_I2S_CONFIG,
  67. Q6AFE_LPASS_OSR_CLK_2_P048_MHZ,
  68. 0,
  69. Q6AFE_LPASS_CLK_SRC_INTERNAL,
  70. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  71. Q6AFE_LPASS_MODE_CLK1_VALID,
  72. 0,
  73. };
  74. enum {
  75. STATUS_PORT_STARTED, /* track if AFE port has started */
  76. /* track AFE Tx port status for bi-directional transfers */
  77. STATUS_TX_PORT,
  78. /* track AFE Rx port status for bi-directional transfers */
  79. STATUS_RX_PORT,
  80. STATUS_MAX
  81. };
  82. enum {
  83. RATE_8KHZ,
  84. RATE_16KHZ,
  85. RATE_MAX_NUM_OF_AUX_PCM_RATES,
  86. };
  87. enum {
  88. IDX_PRIMARY_TDM_RX_0,
  89. IDX_PRIMARY_TDM_RX_1,
  90. IDX_PRIMARY_TDM_RX_2,
  91. IDX_PRIMARY_TDM_RX_3,
  92. IDX_PRIMARY_TDM_RX_4,
  93. IDX_PRIMARY_TDM_RX_5,
  94. IDX_PRIMARY_TDM_RX_6,
  95. IDX_PRIMARY_TDM_RX_7,
  96. IDX_PRIMARY_TDM_TX_0,
  97. IDX_PRIMARY_TDM_TX_1,
  98. IDX_PRIMARY_TDM_TX_2,
  99. IDX_PRIMARY_TDM_TX_3,
  100. IDX_PRIMARY_TDM_TX_4,
  101. IDX_PRIMARY_TDM_TX_5,
  102. IDX_PRIMARY_TDM_TX_6,
  103. IDX_PRIMARY_TDM_TX_7,
  104. IDX_SECONDARY_TDM_RX_0,
  105. IDX_SECONDARY_TDM_RX_1,
  106. IDX_SECONDARY_TDM_RX_2,
  107. IDX_SECONDARY_TDM_RX_3,
  108. IDX_SECONDARY_TDM_RX_4,
  109. IDX_SECONDARY_TDM_RX_5,
  110. IDX_SECONDARY_TDM_RX_6,
  111. IDX_SECONDARY_TDM_RX_7,
  112. IDX_SECONDARY_TDM_TX_0,
  113. IDX_SECONDARY_TDM_TX_1,
  114. IDX_SECONDARY_TDM_TX_2,
  115. IDX_SECONDARY_TDM_TX_3,
  116. IDX_SECONDARY_TDM_TX_4,
  117. IDX_SECONDARY_TDM_TX_5,
  118. IDX_SECONDARY_TDM_TX_6,
  119. IDX_SECONDARY_TDM_TX_7,
  120. IDX_TERTIARY_TDM_RX_0,
  121. IDX_TERTIARY_TDM_RX_1,
  122. IDX_TERTIARY_TDM_RX_2,
  123. IDX_TERTIARY_TDM_RX_3,
  124. IDX_TERTIARY_TDM_RX_4,
  125. IDX_TERTIARY_TDM_RX_5,
  126. IDX_TERTIARY_TDM_RX_6,
  127. IDX_TERTIARY_TDM_RX_7,
  128. IDX_TERTIARY_TDM_TX_0,
  129. IDX_TERTIARY_TDM_TX_1,
  130. IDX_TERTIARY_TDM_TX_2,
  131. IDX_TERTIARY_TDM_TX_3,
  132. IDX_TERTIARY_TDM_TX_4,
  133. IDX_TERTIARY_TDM_TX_5,
  134. IDX_TERTIARY_TDM_TX_6,
  135. IDX_TERTIARY_TDM_TX_7,
  136. IDX_QUATERNARY_TDM_RX_0,
  137. IDX_QUATERNARY_TDM_RX_1,
  138. IDX_QUATERNARY_TDM_RX_2,
  139. IDX_QUATERNARY_TDM_RX_3,
  140. IDX_QUATERNARY_TDM_RX_4,
  141. IDX_QUATERNARY_TDM_RX_5,
  142. IDX_QUATERNARY_TDM_RX_6,
  143. IDX_QUATERNARY_TDM_RX_7,
  144. IDX_QUATERNARY_TDM_TX_0,
  145. IDX_QUATERNARY_TDM_TX_1,
  146. IDX_QUATERNARY_TDM_TX_2,
  147. IDX_QUATERNARY_TDM_TX_3,
  148. IDX_QUATERNARY_TDM_TX_4,
  149. IDX_QUATERNARY_TDM_TX_5,
  150. IDX_QUATERNARY_TDM_TX_6,
  151. IDX_QUATERNARY_TDM_TX_7,
  152. IDX_QUINARY_TDM_RX_0,
  153. IDX_QUINARY_TDM_RX_1,
  154. IDX_QUINARY_TDM_RX_2,
  155. IDX_QUINARY_TDM_RX_3,
  156. IDX_QUINARY_TDM_RX_4,
  157. IDX_QUINARY_TDM_RX_5,
  158. IDX_QUINARY_TDM_RX_6,
  159. IDX_QUINARY_TDM_RX_7,
  160. IDX_QUINARY_TDM_TX_0,
  161. IDX_QUINARY_TDM_TX_1,
  162. IDX_QUINARY_TDM_TX_2,
  163. IDX_QUINARY_TDM_TX_3,
  164. IDX_QUINARY_TDM_TX_4,
  165. IDX_QUINARY_TDM_TX_5,
  166. IDX_QUINARY_TDM_TX_6,
  167. IDX_QUINARY_TDM_TX_7,
  168. IDX_TDM_MAX,
  169. };
  170. enum {
  171. IDX_GROUP_PRIMARY_TDM_RX,
  172. IDX_GROUP_PRIMARY_TDM_TX,
  173. IDX_GROUP_SECONDARY_TDM_RX,
  174. IDX_GROUP_SECONDARY_TDM_TX,
  175. IDX_GROUP_TERTIARY_TDM_RX,
  176. IDX_GROUP_TERTIARY_TDM_TX,
  177. IDX_GROUP_QUATERNARY_TDM_RX,
  178. IDX_GROUP_QUATERNARY_TDM_TX,
  179. IDX_GROUP_QUINARY_TDM_RX,
  180. IDX_GROUP_QUINARY_TDM_TX,
  181. IDX_GROUP_TDM_MAX,
  182. };
  183. struct msm_dai_q6_dai_data {
  184. DECLARE_BITMAP(status_mask, STATUS_MAX);
  185. DECLARE_BITMAP(hwfree_status, STATUS_MAX);
  186. u32 rate;
  187. u32 channels;
  188. u32 bitwidth;
  189. u32 cal_mode;
  190. u32 afe_rx_in_channels;
  191. u16 afe_rx_in_bitformat;
  192. u32 afe_tx_out_channels;
  193. u16 afe_tx_out_bitformat;
  194. struct afe_enc_config enc_config;
  195. struct afe_dec_config dec_config;
  196. union afe_port_config port_config;
  197. u16 vi_feed_mono;
  198. };
  199. struct msm_dai_q6_spdif_dai_data {
  200. DECLARE_BITMAP(status_mask, STATUS_MAX);
  201. u32 rate;
  202. u32 channels;
  203. u32 bitwidth;
  204. u16 port_id;
  205. struct afe_spdif_port_config spdif_port;
  206. struct afe_event_fmt_update fmt_event;
  207. struct kobject *kobj;
  208. };
  209. struct msm_dai_q6_spdif_event_msg {
  210. struct afe_port_mod_evt_rsp_hdr evt_hdr;
  211. struct afe_event_fmt_update fmt_event;
  212. };
  213. struct msm_dai_q6_mi2s_dai_config {
  214. u16 pdata_mi2s_lines;
  215. struct msm_dai_q6_dai_data mi2s_dai_data;
  216. };
  217. struct msm_dai_q6_mi2s_dai_data {
  218. u32 is_island_dai;
  219. struct msm_dai_q6_mi2s_dai_config tx_dai;
  220. struct msm_dai_q6_mi2s_dai_config rx_dai;
  221. };
  222. struct msm_dai_q6_cdc_dma_dai_data {
  223. DECLARE_BITMAP(status_mask, STATUS_MAX);
  224. DECLARE_BITMAP(hwfree_status, STATUS_MAX);
  225. u32 rate;
  226. u32 channels;
  227. u32 bitwidth;
  228. u32 is_island_dai;
  229. union afe_port_config port_config;
  230. };
  231. struct msm_dai_q6_auxpcm_dai_data {
  232. /* BITMAP to track Rx and Tx port usage count */
  233. DECLARE_BITMAP(auxpcm_port_status, STATUS_MAX);
  234. struct mutex rlock; /* auxpcm dev resource lock */
  235. u16 rx_pid; /* AUXPCM RX AFE port ID */
  236. u16 tx_pid; /* AUXPCM TX AFE port ID */
  237. u16 afe_clk_ver;
  238. u32 is_island_dai;
  239. struct afe_clk_cfg clk_cfg; /* hold LPASS clock configuration */
  240. struct afe_clk_set clk_set; /* hold LPASS clock configuration */
  241. struct msm_dai_q6_dai_data bdai_data; /* incoporate base DAI data */
  242. };
  243. struct msm_dai_q6_tdm_dai_data {
  244. DECLARE_BITMAP(status_mask, STATUS_MAX);
  245. u32 rate;
  246. u32 channels;
  247. u32 bitwidth;
  248. u32 num_group_ports;
  249. u32 is_island_dai;
  250. struct afe_clk_set clk_set; /* hold LPASS clock config. */
  251. union afe_port_group_config group_cfg; /* hold tdm group config */
  252. struct afe_tdm_port_config port_cfg; /* hold tdm config */
  253. };
  254. /* MI2S format field for AFE_PORT_CMD_I2S_CONFIG command
  255. * 0: linear PCM
  256. * 1: non-linear PCM
  257. * 2: PCM data in IEC 60968 container
  258. * 3: compressed data in IEC 60958 container
  259. */
  260. static const char *const mi2s_format[] = {
  261. "LPCM",
  262. "Compr",
  263. "LPCM-60958",
  264. "Compr-60958"
  265. };
  266. static const char *const mi2s_vi_feed_mono[] = {
  267. "Left",
  268. "Right",
  269. };
  270. static const struct soc_enum mi2s_config_enum[] = {
  271. SOC_ENUM_SINGLE_EXT(4, mi2s_format),
  272. SOC_ENUM_SINGLE_EXT(2, mi2s_vi_feed_mono),
  273. };
  274. static const char *const cdc_dma_format[] = {
  275. "UNPACKED",
  276. "PACKED_16B",
  277. };
  278. static const struct soc_enum cdc_dma_config_enum[] = {
  279. SOC_ENUM_SINGLE_EXT(2, cdc_dma_format),
  280. };
  281. static const char *const sb_format[] = {
  282. "UNPACKED",
  283. "PACKED_16B",
  284. "DSD_DOP",
  285. };
  286. static const struct soc_enum sb_config_enum[] = {
  287. SOC_ENUM_SINGLE_EXT(3, sb_format),
  288. };
  289. static const char *const tdm_data_format[] = {
  290. "LPCM",
  291. "Compr",
  292. "Gen Compr"
  293. };
  294. static const char *const tdm_header_type[] = {
  295. "Invalid",
  296. "Default",
  297. "Entertainment",
  298. };
  299. static const struct soc_enum tdm_config_enum[] = {
  300. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tdm_data_format), tdm_data_format),
  301. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tdm_header_type), tdm_header_type),
  302. };
  303. static DEFINE_MUTEX(tdm_mutex);
  304. static atomic_t tdm_group_ref[IDX_GROUP_TDM_MAX];
  305. /* cache of group cfg per parent node */
  306. static struct afe_param_id_group_device_tdm_cfg tdm_group_cfg = {
  307. AFE_API_VERSION_GROUP_DEVICE_TDM_CONFIG,
  308. AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_RX,
  309. 0,
  310. {AFE_PORT_ID_QUATERNARY_TDM_RX,
  311. AFE_PORT_ID_QUATERNARY_TDM_RX_1,
  312. AFE_PORT_ID_QUATERNARY_TDM_RX_2,
  313. AFE_PORT_ID_QUATERNARY_TDM_RX_3,
  314. AFE_PORT_ID_QUATERNARY_TDM_RX_4,
  315. AFE_PORT_ID_QUATERNARY_TDM_RX_5,
  316. AFE_PORT_ID_QUATERNARY_TDM_RX_6,
  317. AFE_PORT_ID_QUATERNARY_TDM_RX_7},
  318. 8,
  319. 48000,
  320. 32,
  321. 8,
  322. 32,
  323. 0xFF,
  324. };
  325. static u32 num_tdm_group_ports;
  326. static struct afe_clk_set tdm_clk_set = {
  327. AFE_API_VERSION_CLOCK_SET,
  328. Q6AFE_LPASS_CLK_ID_QUAD_TDM_EBIT,
  329. Q6AFE_LPASS_IBIT_CLK_DISABLE,
  330. Q6AFE_LPASS_CLK_ATTRIBUTE_INVERT_COUPLE_NO,
  331. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  332. 0,
  333. };
  334. static int msm_dai_q6_get_tdm_clk_ref(u16 id)
  335. {
  336. switch (id) {
  337. case IDX_GROUP_PRIMARY_TDM_RX:
  338. case IDX_GROUP_PRIMARY_TDM_TX:
  339. return atomic_read(&tdm_group_ref[IDX_GROUP_PRIMARY_TDM_RX]) +
  340. atomic_read(&tdm_group_ref[IDX_GROUP_PRIMARY_TDM_TX]);
  341. case IDX_GROUP_SECONDARY_TDM_RX:
  342. case IDX_GROUP_SECONDARY_TDM_TX:
  343. return atomic_read(&tdm_group_ref[IDX_GROUP_SECONDARY_TDM_RX]) +
  344. atomic_read(&tdm_group_ref[IDX_GROUP_SECONDARY_TDM_TX]);
  345. case IDX_GROUP_TERTIARY_TDM_RX:
  346. case IDX_GROUP_TERTIARY_TDM_TX:
  347. return atomic_read(&tdm_group_ref[IDX_GROUP_TERTIARY_TDM_RX]) +
  348. atomic_read(&tdm_group_ref[IDX_GROUP_TERTIARY_TDM_TX]);
  349. case IDX_GROUP_QUATERNARY_TDM_RX:
  350. case IDX_GROUP_QUATERNARY_TDM_TX:
  351. return atomic_read(&tdm_group_ref[IDX_GROUP_QUATERNARY_TDM_RX]) +
  352. atomic_read(&tdm_group_ref[IDX_GROUP_QUATERNARY_TDM_TX]);
  353. case IDX_GROUP_QUINARY_TDM_RX:
  354. case IDX_GROUP_QUINARY_TDM_TX:
  355. return atomic_read(&tdm_group_ref[IDX_GROUP_QUINARY_TDM_RX]) +
  356. atomic_read(&tdm_group_ref[IDX_GROUP_QUINARY_TDM_TX]);
  357. default: return -EINVAL;
  358. }
  359. }
  360. int msm_dai_q6_get_group_idx(u16 id)
  361. {
  362. switch (id) {
  363. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_RX:
  364. case AFE_PORT_ID_PRIMARY_TDM_RX:
  365. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  366. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  367. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  368. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  369. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  370. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  371. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  372. return IDX_GROUP_PRIMARY_TDM_RX;
  373. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_TX:
  374. case AFE_PORT_ID_PRIMARY_TDM_TX:
  375. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  376. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  377. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  378. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  379. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  380. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  381. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  382. return IDX_GROUP_PRIMARY_TDM_TX;
  383. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_RX:
  384. case AFE_PORT_ID_SECONDARY_TDM_RX:
  385. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  386. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  387. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  388. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  389. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  390. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  391. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  392. return IDX_GROUP_SECONDARY_TDM_RX;
  393. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_TX:
  394. case AFE_PORT_ID_SECONDARY_TDM_TX:
  395. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  396. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  397. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  398. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  399. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  400. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  401. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  402. return IDX_GROUP_SECONDARY_TDM_TX;
  403. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_RX:
  404. case AFE_PORT_ID_TERTIARY_TDM_RX:
  405. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  406. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  407. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  408. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  409. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  410. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  411. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  412. return IDX_GROUP_TERTIARY_TDM_RX;
  413. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_TX:
  414. case AFE_PORT_ID_TERTIARY_TDM_TX:
  415. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  416. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  417. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  418. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  419. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  420. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  421. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  422. return IDX_GROUP_TERTIARY_TDM_TX;
  423. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_RX:
  424. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  425. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  426. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  427. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  428. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  429. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  430. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  431. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  432. return IDX_GROUP_QUATERNARY_TDM_RX;
  433. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_TX:
  434. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  435. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  436. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  437. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  438. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  439. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  440. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  441. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  442. return IDX_GROUP_QUATERNARY_TDM_TX;
  443. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_RX:
  444. case AFE_PORT_ID_QUINARY_TDM_RX:
  445. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  446. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  447. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  448. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  449. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  450. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  451. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  452. return IDX_GROUP_QUINARY_TDM_RX;
  453. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_TX:
  454. case AFE_PORT_ID_QUINARY_TDM_TX:
  455. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  456. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  457. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  458. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  459. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  460. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  461. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  462. return IDX_GROUP_QUINARY_TDM_TX;
  463. default: return -EINVAL;
  464. }
  465. }
  466. int msm_dai_q6_get_port_idx(u16 id)
  467. {
  468. switch (id) {
  469. case AFE_PORT_ID_PRIMARY_TDM_RX:
  470. return IDX_PRIMARY_TDM_RX_0;
  471. case AFE_PORT_ID_PRIMARY_TDM_TX:
  472. return IDX_PRIMARY_TDM_TX_0;
  473. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  474. return IDX_PRIMARY_TDM_RX_1;
  475. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  476. return IDX_PRIMARY_TDM_TX_1;
  477. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  478. return IDX_PRIMARY_TDM_RX_2;
  479. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  480. return IDX_PRIMARY_TDM_TX_2;
  481. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  482. return IDX_PRIMARY_TDM_RX_3;
  483. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  484. return IDX_PRIMARY_TDM_TX_3;
  485. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  486. return IDX_PRIMARY_TDM_RX_4;
  487. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  488. return IDX_PRIMARY_TDM_TX_4;
  489. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  490. return IDX_PRIMARY_TDM_RX_5;
  491. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  492. return IDX_PRIMARY_TDM_TX_5;
  493. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  494. return IDX_PRIMARY_TDM_RX_6;
  495. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  496. return IDX_PRIMARY_TDM_TX_6;
  497. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  498. return IDX_PRIMARY_TDM_RX_7;
  499. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  500. return IDX_PRIMARY_TDM_TX_7;
  501. case AFE_PORT_ID_SECONDARY_TDM_RX:
  502. return IDX_SECONDARY_TDM_RX_0;
  503. case AFE_PORT_ID_SECONDARY_TDM_TX:
  504. return IDX_SECONDARY_TDM_TX_0;
  505. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  506. return IDX_SECONDARY_TDM_RX_1;
  507. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  508. return IDX_SECONDARY_TDM_TX_1;
  509. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  510. return IDX_SECONDARY_TDM_RX_2;
  511. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  512. return IDX_SECONDARY_TDM_TX_2;
  513. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  514. return IDX_SECONDARY_TDM_RX_3;
  515. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  516. return IDX_SECONDARY_TDM_TX_3;
  517. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  518. return IDX_SECONDARY_TDM_RX_4;
  519. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  520. return IDX_SECONDARY_TDM_TX_4;
  521. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  522. return IDX_SECONDARY_TDM_RX_5;
  523. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  524. return IDX_SECONDARY_TDM_TX_5;
  525. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  526. return IDX_SECONDARY_TDM_RX_6;
  527. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  528. return IDX_SECONDARY_TDM_TX_6;
  529. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  530. return IDX_SECONDARY_TDM_RX_7;
  531. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  532. return IDX_SECONDARY_TDM_TX_7;
  533. case AFE_PORT_ID_TERTIARY_TDM_RX:
  534. return IDX_TERTIARY_TDM_RX_0;
  535. case AFE_PORT_ID_TERTIARY_TDM_TX:
  536. return IDX_TERTIARY_TDM_TX_0;
  537. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  538. return IDX_TERTIARY_TDM_RX_1;
  539. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  540. return IDX_TERTIARY_TDM_TX_1;
  541. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  542. return IDX_TERTIARY_TDM_RX_2;
  543. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  544. return IDX_TERTIARY_TDM_TX_2;
  545. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  546. return IDX_TERTIARY_TDM_RX_3;
  547. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  548. return IDX_TERTIARY_TDM_TX_3;
  549. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  550. return IDX_TERTIARY_TDM_RX_4;
  551. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  552. return IDX_TERTIARY_TDM_TX_4;
  553. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  554. return IDX_TERTIARY_TDM_RX_5;
  555. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  556. return IDX_TERTIARY_TDM_TX_5;
  557. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  558. return IDX_TERTIARY_TDM_RX_6;
  559. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  560. return IDX_TERTIARY_TDM_TX_6;
  561. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  562. return IDX_TERTIARY_TDM_RX_7;
  563. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  564. return IDX_TERTIARY_TDM_TX_7;
  565. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  566. return IDX_QUATERNARY_TDM_RX_0;
  567. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  568. return IDX_QUATERNARY_TDM_TX_0;
  569. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  570. return IDX_QUATERNARY_TDM_RX_1;
  571. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  572. return IDX_QUATERNARY_TDM_TX_1;
  573. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  574. return IDX_QUATERNARY_TDM_RX_2;
  575. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  576. return IDX_QUATERNARY_TDM_TX_2;
  577. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  578. return IDX_QUATERNARY_TDM_RX_3;
  579. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  580. return IDX_QUATERNARY_TDM_TX_3;
  581. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  582. return IDX_QUATERNARY_TDM_RX_4;
  583. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  584. return IDX_QUATERNARY_TDM_TX_4;
  585. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  586. return IDX_QUATERNARY_TDM_RX_5;
  587. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  588. return IDX_QUATERNARY_TDM_TX_5;
  589. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  590. return IDX_QUATERNARY_TDM_RX_6;
  591. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  592. return IDX_QUATERNARY_TDM_TX_6;
  593. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  594. return IDX_QUATERNARY_TDM_RX_7;
  595. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  596. return IDX_QUATERNARY_TDM_TX_7;
  597. case AFE_PORT_ID_QUINARY_TDM_RX:
  598. return IDX_QUINARY_TDM_RX_0;
  599. case AFE_PORT_ID_QUINARY_TDM_TX:
  600. return IDX_QUINARY_TDM_TX_0;
  601. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  602. return IDX_QUINARY_TDM_RX_1;
  603. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  604. return IDX_QUINARY_TDM_TX_1;
  605. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  606. return IDX_QUINARY_TDM_RX_2;
  607. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  608. return IDX_QUINARY_TDM_TX_2;
  609. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  610. return IDX_QUINARY_TDM_RX_3;
  611. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  612. return IDX_QUINARY_TDM_TX_3;
  613. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  614. return IDX_QUINARY_TDM_RX_4;
  615. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  616. return IDX_QUINARY_TDM_TX_4;
  617. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  618. return IDX_QUINARY_TDM_RX_5;
  619. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  620. return IDX_QUINARY_TDM_TX_5;
  621. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  622. return IDX_QUINARY_TDM_RX_6;
  623. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  624. return IDX_QUINARY_TDM_TX_6;
  625. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  626. return IDX_QUINARY_TDM_RX_7;
  627. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  628. return IDX_QUINARY_TDM_TX_7;
  629. default: return -EINVAL;
  630. }
  631. }
  632. static u16 msm_dai_q6_max_num_slot(int frame_rate)
  633. {
  634. /* Max num of slots is bits per frame divided
  635. * by bits per sample which is 16
  636. */
  637. switch (frame_rate) {
  638. case AFE_PORT_PCM_BITS_PER_FRAME_8:
  639. return 0;
  640. case AFE_PORT_PCM_BITS_PER_FRAME_16:
  641. return 1;
  642. case AFE_PORT_PCM_BITS_PER_FRAME_32:
  643. return 2;
  644. case AFE_PORT_PCM_BITS_PER_FRAME_64:
  645. return 4;
  646. case AFE_PORT_PCM_BITS_PER_FRAME_128:
  647. return 8;
  648. case AFE_PORT_PCM_BITS_PER_FRAME_256:
  649. return 16;
  650. default:
  651. pr_err("%s Invalid bits per frame %d\n",
  652. __func__, frame_rate);
  653. return 0;
  654. }
  655. }
  656. static int msm_dai_q6_dai_add_route(struct snd_soc_dai *dai)
  657. {
  658. struct snd_soc_dapm_route intercon;
  659. struct snd_soc_dapm_context *dapm;
  660. if (!dai) {
  661. pr_err("%s: Invalid params dai\n", __func__);
  662. return -EINVAL;
  663. }
  664. if (!dai->driver) {
  665. pr_err("%s: Invalid params dai driver\n", __func__);
  666. return -EINVAL;
  667. }
  668. dapm = snd_soc_component_get_dapm(dai->component);
  669. memset(&intercon, 0, sizeof(intercon));
  670. if (dai->driver->playback.stream_name &&
  671. dai->driver->playback.aif_name) {
  672. dev_dbg(dai->dev, "%s: add route for widget %s",
  673. __func__, dai->driver->playback.stream_name);
  674. intercon.source = dai->driver->playback.aif_name;
  675. intercon.sink = dai->driver->playback.stream_name;
  676. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  677. __func__, intercon.source, intercon.sink);
  678. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  679. }
  680. if (dai->driver->capture.stream_name &&
  681. dai->driver->capture.aif_name) {
  682. dev_dbg(dai->dev, "%s: add route for widget %s",
  683. __func__, dai->driver->capture.stream_name);
  684. intercon.sink = dai->driver->capture.aif_name;
  685. intercon.source = dai->driver->capture.stream_name;
  686. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  687. __func__, intercon.source, intercon.sink);
  688. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  689. }
  690. return 0;
  691. }
  692. static int msm_dai_q6_auxpcm_hw_params(
  693. struct snd_pcm_substream *substream,
  694. struct snd_pcm_hw_params *params,
  695. struct snd_soc_dai *dai)
  696. {
  697. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data =
  698. dev_get_drvdata(dai->dev);
  699. struct msm_dai_q6_dai_data *dai_data = &aux_dai_data->bdai_data;
  700. struct msm_dai_auxpcm_pdata *auxpcm_pdata =
  701. (struct msm_dai_auxpcm_pdata *) dai->dev->platform_data;
  702. int rc = 0, slot_mapping_copy_len = 0;
  703. if (params_channels(params) != 1 || (params_rate(params) != 8000 &&
  704. params_rate(params) != 16000)) {
  705. dev_err(dai->dev, "%s: invalid param chan %d rate %d\n",
  706. __func__, params_channels(params), params_rate(params));
  707. return -EINVAL;
  708. }
  709. mutex_lock(&aux_dai_data->rlock);
  710. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  711. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  712. /* AUXPCM DAI in use */
  713. if (dai_data->rate != params_rate(params)) {
  714. dev_err(dai->dev, "%s: rate mismatch of running DAI\n",
  715. __func__);
  716. rc = -EINVAL;
  717. }
  718. mutex_unlock(&aux_dai_data->rlock);
  719. return rc;
  720. }
  721. dai_data->channels = params_channels(params);
  722. dai_data->rate = params_rate(params);
  723. if (dai_data->rate == 8000) {
  724. dai_data->port_config.pcm.pcm_cfg_minor_version =
  725. AFE_API_VERSION_PCM_CONFIG;
  726. dai_data->port_config.pcm.aux_mode = auxpcm_pdata->mode_8k.mode;
  727. dai_data->port_config.pcm.sync_src = auxpcm_pdata->mode_8k.sync;
  728. dai_data->port_config.pcm.frame_setting =
  729. auxpcm_pdata->mode_8k.frame;
  730. dai_data->port_config.pcm.quantype =
  731. auxpcm_pdata->mode_8k.quant;
  732. dai_data->port_config.pcm.ctrl_data_out_enable =
  733. auxpcm_pdata->mode_8k.data;
  734. dai_data->port_config.pcm.sample_rate = dai_data->rate;
  735. dai_data->port_config.pcm.num_channels = dai_data->channels;
  736. dai_data->port_config.pcm.bit_width = 16;
  737. if (ARRAY_SIZE(dai_data->port_config.pcm.slot_number_mapping) <=
  738. auxpcm_pdata->mode_8k.num_slots)
  739. slot_mapping_copy_len =
  740. ARRAY_SIZE(
  741. dai_data->port_config.pcm.slot_number_mapping)
  742. * sizeof(uint16_t);
  743. else
  744. slot_mapping_copy_len = auxpcm_pdata->mode_8k.num_slots
  745. * sizeof(uint16_t);
  746. if (auxpcm_pdata->mode_8k.slot_mapping) {
  747. memcpy(dai_data->port_config.pcm.slot_number_mapping,
  748. auxpcm_pdata->mode_8k.slot_mapping,
  749. slot_mapping_copy_len);
  750. } else {
  751. dev_err(dai->dev, "%s 8khz slot mapping is NULL\n",
  752. __func__);
  753. mutex_unlock(&aux_dai_data->rlock);
  754. return -EINVAL;
  755. }
  756. } else {
  757. dai_data->port_config.pcm.pcm_cfg_minor_version =
  758. AFE_API_VERSION_PCM_CONFIG;
  759. dai_data->port_config.pcm.aux_mode =
  760. auxpcm_pdata->mode_16k.mode;
  761. dai_data->port_config.pcm.sync_src =
  762. auxpcm_pdata->mode_16k.sync;
  763. dai_data->port_config.pcm.frame_setting =
  764. auxpcm_pdata->mode_16k.frame;
  765. dai_data->port_config.pcm.quantype =
  766. auxpcm_pdata->mode_16k.quant;
  767. dai_data->port_config.pcm.ctrl_data_out_enable =
  768. auxpcm_pdata->mode_16k.data;
  769. dai_data->port_config.pcm.sample_rate = dai_data->rate;
  770. dai_data->port_config.pcm.num_channels = dai_data->channels;
  771. dai_data->port_config.pcm.bit_width = 16;
  772. if (ARRAY_SIZE(dai_data->port_config.pcm.slot_number_mapping) <=
  773. auxpcm_pdata->mode_16k.num_slots)
  774. slot_mapping_copy_len =
  775. ARRAY_SIZE(
  776. dai_data->port_config.pcm.slot_number_mapping)
  777. * sizeof(uint16_t);
  778. else
  779. slot_mapping_copy_len = auxpcm_pdata->mode_16k.num_slots
  780. * sizeof(uint16_t);
  781. if (auxpcm_pdata->mode_16k.slot_mapping) {
  782. memcpy(dai_data->port_config.pcm.slot_number_mapping,
  783. auxpcm_pdata->mode_16k.slot_mapping,
  784. slot_mapping_copy_len);
  785. } else {
  786. dev_err(dai->dev, "%s 16khz slot mapping is NULL\n",
  787. __func__);
  788. mutex_unlock(&aux_dai_data->rlock);
  789. return -EINVAL;
  790. }
  791. }
  792. dev_dbg(dai->dev, "%s: aux_mode 0x%x sync_src 0x%x frame_setting 0x%x\n",
  793. __func__, dai_data->port_config.pcm.aux_mode,
  794. dai_data->port_config.pcm.sync_src,
  795. dai_data->port_config.pcm.frame_setting);
  796. dev_dbg(dai->dev, "%s: qtype 0x%x dout 0x%x num_map[0] 0x%x\n"
  797. "num_map[1] 0x%x num_map[2] 0x%x num_map[3] 0x%x\n",
  798. __func__, dai_data->port_config.pcm.quantype,
  799. dai_data->port_config.pcm.ctrl_data_out_enable,
  800. dai_data->port_config.pcm.slot_number_mapping[0],
  801. dai_data->port_config.pcm.slot_number_mapping[1],
  802. dai_data->port_config.pcm.slot_number_mapping[2],
  803. dai_data->port_config.pcm.slot_number_mapping[3]);
  804. mutex_unlock(&aux_dai_data->rlock);
  805. return rc;
  806. }
  807. static int msm_dai_q6_auxpcm_set_clk(
  808. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data,
  809. u16 port_id, bool enable)
  810. {
  811. int rc;
  812. pr_debug("%s: afe_clk_ver: %d, port_id: %d, enable: %d\n", __func__,
  813. aux_dai_data->afe_clk_ver, port_id, enable);
  814. if (aux_dai_data->afe_clk_ver == AFE_CLK_VERSION_V2) {
  815. aux_dai_data->clk_set.enable = enable;
  816. rc = afe_set_lpass_clock_v2(port_id,
  817. &aux_dai_data->clk_set);
  818. } else {
  819. if (!enable)
  820. aux_dai_data->clk_cfg.clk_val1 = 0;
  821. rc = afe_set_lpass_clock(port_id,
  822. &aux_dai_data->clk_cfg);
  823. }
  824. return rc;
  825. }
  826. static void msm_dai_q6_auxpcm_shutdown(struct snd_pcm_substream *substream,
  827. struct snd_soc_dai *dai)
  828. {
  829. int rc = 0;
  830. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data =
  831. dev_get_drvdata(dai->dev);
  832. mutex_lock(&aux_dai_data->rlock);
  833. if (!(test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  834. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status))) {
  835. dev_dbg(dai->dev, "%s(): dai->id %d PCM ports already closed\n",
  836. __func__, dai->id);
  837. goto exit;
  838. }
  839. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  840. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status))
  841. clear_bit(STATUS_TX_PORT,
  842. aux_dai_data->auxpcm_port_status);
  843. else {
  844. dev_dbg(dai->dev, "%s: PCM_TX port already closed\n",
  845. __func__);
  846. goto exit;
  847. }
  848. } else if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  849. if (test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status))
  850. clear_bit(STATUS_RX_PORT,
  851. aux_dai_data->auxpcm_port_status);
  852. else {
  853. dev_dbg(dai->dev, "%s: PCM_RX port already closed\n",
  854. __func__);
  855. goto exit;
  856. }
  857. }
  858. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  859. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  860. dev_dbg(dai->dev, "%s: cannot shutdown PCM ports\n",
  861. __func__);
  862. goto exit;
  863. }
  864. dev_dbg(dai->dev, "%s: dai->id = %d closing PCM AFE ports\n",
  865. __func__, dai->id);
  866. rc = afe_close(aux_dai_data->rx_pid); /* can block */
  867. if (rc < 0)
  868. dev_err(dai->dev, "fail to close PCM_RX AFE port\n");
  869. rc = afe_close(aux_dai_data->tx_pid);
  870. if (rc < 0)
  871. dev_err(dai->dev, "fail to close AUX PCM TX port\n");
  872. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->rx_pid, false);
  873. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->tx_pid, false);
  874. exit:
  875. mutex_unlock(&aux_dai_data->rlock);
  876. }
  877. static int msm_dai_q6_auxpcm_prepare(struct snd_pcm_substream *substream,
  878. struct snd_soc_dai *dai)
  879. {
  880. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data =
  881. dev_get_drvdata(dai->dev);
  882. struct msm_dai_q6_dai_data *dai_data = &aux_dai_data->bdai_data;
  883. struct msm_dai_auxpcm_pdata *auxpcm_pdata = NULL;
  884. int rc = 0;
  885. u32 pcm_clk_rate;
  886. auxpcm_pdata = dai->dev->platform_data;
  887. mutex_lock(&aux_dai_data->rlock);
  888. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  889. if (test_bit(STATUS_TX_PORT,
  890. aux_dai_data->auxpcm_port_status)) {
  891. dev_dbg(dai->dev, "%s: PCM_TX port already ON\n",
  892. __func__);
  893. goto exit;
  894. } else
  895. set_bit(STATUS_TX_PORT,
  896. aux_dai_data->auxpcm_port_status);
  897. } else if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  898. if (test_bit(STATUS_RX_PORT,
  899. aux_dai_data->auxpcm_port_status)) {
  900. dev_dbg(dai->dev, "%s: PCM_RX port already ON\n",
  901. __func__);
  902. goto exit;
  903. } else
  904. set_bit(STATUS_RX_PORT,
  905. aux_dai_data->auxpcm_port_status);
  906. }
  907. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) &&
  908. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  909. dev_dbg(dai->dev, "%s: PCM ports already set\n", __func__);
  910. goto exit;
  911. }
  912. dev_dbg(dai->dev, "%s: dai->id:%d opening afe ports\n",
  913. __func__, dai->id);
  914. rc = afe_q6_interface_prepare();
  915. if (rc < 0) {
  916. dev_err(dai->dev, "fail to open AFE APR\n");
  917. goto fail;
  918. }
  919. /*
  920. * For AUX PCM Interface the below sequence of clk
  921. * settings and afe_open is a strict requirement.
  922. *
  923. * Also using afe_open instead of afe_port_start_nowait
  924. * to make sure the port is open before deasserting the
  925. * clock line. This is required because pcm register is
  926. * not written before clock deassert. Hence the hw does
  927. * not get updated with new setting if the below clock
  928. * assert/deasset and afe_open sequence is not followed.
  929. */
  930. if (dai_data->rate == 8000) {
  931. pcm_clk_rate = auxpcm_pdata->mode_8k.pcm_clk_rate;
  932. } else if (dai_data->rate == 16000) {
  933. pcm_clk_rate = (auxpcm_pdata->mode_16k.pcm_clk_rate);
  934. } else {
  935. dev_err(dai->dev, "%s: Invalid AUX PCM rate %d\n", __func__,
  936. dai_data->rate);
  937. rc = -EINVAL;
  938. goto fail;
  939. }
  940. if (aux_dai_data->afe_clk_ver == AFE_CLK_VERSION_V2) {
  941. memcpy(&aux_dai_data->clk_set, &lpass_clk_set_default,
  942. sizeof(struct afe_clk_set));
  943. aux_dai_data->clk_set.clk_freq_in_hz = pcm_clk_rate;
  944. switch (dai->id) {
  945. case MSM_DAI_PRI_AUXPCM_DT_DEV_ID:
  946. if (pcm_clk_rate)
  947. aux_dai_data->clk_set.clk_id =
  948. Q6AFE_LPASS_CLK_ID_PRI_PCM_IBIT;
  949. else
  950. aux_dai_data->clk_set.clk_id =
  951. Q6AFE_LPASS_CLK_ID_PRI_PCM_EBIT;
  952. break;
  953. case MSM_DAI_SEC_AUXPCM_DT_DEV_ID:
  954. if (pcm_clk_rate)
  955. aux_dai_data->clk_set.clk_id =
  956. Q6AFE_LPASS_CLK_ID_SEC_PCM_IBIT;
  957. else
  958. aux_dai_data->clk_set.clk_id =
  959. Q6AFE_LPASS_CLK_ID_SEC_PCM_EBIT;
  960. break;
  961. case MSM_DAI_TERT_AUXPCM_DT_DEV_ID:
  962. if (pcm_clk_rate)
  963. aux_dai_data->clk_set.clk_id =
  964. Q6AFE_LPASS_CLK_ID_TER_PCM_IBIT;
  965. else
  966. aux_dai_data->clk_set.clk_id =
  967. Q6AFE_LPASS_CLK_ID_TER_PCM_EBIT;
  968. break;
  969. case MSM_DAI_QUAT_AUXPCM_DT_DEV_ID:
  970. if (pcm_clk_rate)
  971. aux_dai_data->clk_set.clk_id =
  972. Q6AFE_LPASS_CLK_ID_QUAD_PCM_IBIT;
  973. else
  974. aux_dai_data->clk_set.clk_id =
  975. Q6AFE_LPASS_CLK_ID_QUAD_PCM_EBIT;
  976. break;
  977. case MSM_DAI_QUIN_AUXPCM_DT_DEV_ID:
  978. if (pcm_clk_rate)
  979. aux_dai_data->clk_set.clk_id =
  980. Q6AFE_LPASS_CLK_ID_QUIN_PCM_IBIT;
  981. else
  982. aux_dai_data->clk_set.clk_id =
  983. Q6AFE_LPASS_CLK_ID_QUIN_PCM_EBIT;
  984. break;
  985. default:
  986. dev_err(dai->dev, "%s: AUXPCM id: %d not supported\n",
  987. __func__, dai->id);
  988. break;
  989. }
  990. } else {
  991. memcpy(&aux_dai_data->clk_cfg, &lpass_clk_cfg_default,
  992. sizeof(struct afe_clk_cfg));
  993. aux_dai_data->clk_cfg.clk_val1 = pcm_clk_rate;
  994. }
  995. rc = msm_dai_q6_auxpcm_set_clk(aux_dai_data,
  996. aux_dai_data->rx_pid, true);
  997. if (rc < 0) {
  998. dev_err(dai->dev,
  999. "%s:afe_set_lpass_clock on RX pcm_src_clk failed\n",
  1000. __func__);
  1001. goto fail;
  1002. }
  1003. rc = msm_dai_q6_auxpcm_set_clk(aux_dai_data,
  1004. aux_dai_data->tx_pid, true);
  1005. if (rc < 0) {
  1006. dev_err(dai->dev,
  1007. "%s:afe_set_lpass_clock on TX pcm_src_clk failed\n",
  1008. __func__);
  1009. goto fail;
  1010. }
  1011. afe_open(aux_dai_data->rx_pid, &dai_data->port_config, dai_data->rate);
  1012. if (q6core_get_avcs_api_version_per_service(
  1013. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V4) {
  1014. /*
  1015. * send island mode config
  1016. * This should be the first configuration
  1017. */
  1018. rc = afe_send_port_island_mode(aux_dai_data->tx_pid);
  1019. if (rc)
  1020. dev_err(dai->dev, "%s: afe send island mode failed %d\n",
  1021. __func__, rc);
  1022. }
  1023. afe_open(aux_dai_data->tx_pid, &dai_data->port_config, dai_data->rate);
  1024. goto exit;
  1025. fail:
  1026. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  1027. clear_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status);
  1028. else if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1029. clear_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status);
  1030. exit:
  1031. mutex_unlock(&aux_dai_data->rlock);
  1032. return rc;
  1033. }
  1034. static int msm_dai_q6_auxpcm_trigger(struct snd_pcm_substream *substream,
  1035. int cmd, struct snd_soc_dai *dai)
  1036. {
  1037. int rc = 0;
  1038. pr_debug("%s:port:%d cmd:%d\n",
  1039. __func__, dai->id, cmd);
  1040. switch (cmd) {
  1041. case SNDRV_PCM_TRIGGER_START:
  1042. case SNDRV_PCM_TRIGGER_RESUME:
  1043. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1044. /* afe_open will be called from prepare */
  1045. return 0;
  1046. case SNDRV_PCM_TRIGGER_STOP:
  1047. case SNDRV_PCM_TRIGGER_SUSPEND:
  1048. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1049. return 0;
  1050. default:
  1051. pr_err("%s: cmd %d\n", __func__, cmd);
  1052. rc = -EINVAL;
  1053. }
  1054. return rc;
  1055. }
  1056. static int msm_dai_q6_dai_auxpcm_remove(struct snd_soc_dai *dai)
  1057. {
  1058. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data;
  1059. int rc;
  1060. aux_dai_data = dev_get_drvdata(dai->dev);
  1061. dev_dbg(dai->dev, "%s: dai->id %d closing afe\n",
  1062. __func__, dai->id);
  1063. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  1064. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  1065. rc = afe_close(aux_dai_data->rx_pid); /* can block */
  1066. if (rc < 0)
  1067. dev_err(dai->dev, "fail to close AUXPCM RX AFE port\n");
  1068. rc = afe_close(aux_dai_data->tx_pid);
  1069. if (rc < 0)
  1070. dev_err(dai->dev, "fail to close AUXPCM TX AFE port\n");
  1071. clear_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status);
  1072. clear_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status);
  1073. }
  1074. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->rx_pid, false);
  1075. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->tx_pid, false);
  1076. return 0;
  1077. }
  1078. static int msm_dai_q6_island_mode_put(struct snd_kcontrol *kcontrol,
  1079. struct snd_ctl_elem_value *ucontrol)
  1080. {
  1081. int value = ucontrol->value.integer.value[0];
  1082. u16 port_id = (u16)kcontrol->private_value;
  1083. pr_debug("%s: island mode = %d\n", __func__, value);
  1084. afe_set_island_mode_cfg(port_id, value);
  1085. return 0;
  1086. }
  1087. static int msm_dai_q6_island_mode_get(struct snd_kcontrol *kcontrol,
  1088. struct snd_ctl_elem_value *ucontrol)
  1089. {
  1090. int value;
  1091. u16 port_id = (u16)kcontrol->private_value;
  1092. afe_get_island_mode_cfg(port_id, &value);
  1093. ucontrol->value.integer.value[0] = value;
  1094. return 0;
  1095. }
  1096. static void island_mx_ctl_private_free(struct snd_kcontrol *kcontrol)
  1097. {
  1098. struct snd_kcontrol_new *knew = snd_kcontrol_chip(kcontrol);
  1099. kfree(knew);
  1100. }
  1101. static int msm_dai_q6_add_island_mx_ctls(struct snd_card *card,
  1102. const char *dai_name,
  1103. int dai_id, void *dai_data)
  1104. {
  1105. const char *mx_ctl_name = "TX island";
  1106. char *mixer_str = NULL;
  1107. int dai_str_len = 0, ctl_len = 0;
  1108. int rc = 0;
  1109. struct snd_kcontrol_new *knew = NULL;
  1110. struct snd_kcontrol *kctl = NULL;
  1111. dai_str_len = strlen(dai_name) + 1;
  1112. /* Add island related mixer controls */
  1113. ctl_len = dai_str_len + strlen(mx_ctl_name) + 1;
  1114. mixer_str = kzalloc(ctl_len, GFP_KERNEL);
  1115. if (!mixer_str)
  1116. return -ENOMEM;
  1117. snprintf(mixer_str, ctl_len, "%s %s", dai_name, mx_ctl_name);
  1118. knew = kzalloc(sizeof(struct snd_kcontrol_new), GFP_KERNEL);
  1119. if (!knew) {
  1120. kfree(mixer_str);
  1121. return -ENOMEM;
  1122. }
  1123. knew->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  1124. knew->info = snd_ctl_boolean_mono_info;
  1125. knew->get = msm_dai_q6_island_mode_get;
  1126. knew->put = msm_dai_q6_island_mode_put;
  1127. knew->name = mixer_str;
  1128. knew->private_value = dai_id;
  1129. kctl = snd_ctl_new1(knew, knew);
  1130. if (!kctl) {
  1131. kfree(knew);
  1132. kfree(mixer_str);
  1133. return -ENOMEM;
  1134. }
  1135. kctl->private_free = island_mx_ctl_private_free;
  1136. rc = snd_ctl_add(card, kctl);
  1137. if (rc < 0)
  1138. pr_err("%s: err add config ctl, DAI = %s\n",
  1139. __func__, dai_name);
  1140. kfree(mixer_str);
  1141. return rc;
  1142. }
  1143. /*
  1144. * For single CPU DAI registration, the dai id needs to be
  1145. * set explicitly in the dai probe as ASoC does not read
  1146. * the cpu->driver->id field rather it assigns the dai id
  1147. * from the device name that is in the form %s.%d. This dai
  1148. * id should be assigned to back-end AFE port id and used
  1149. * during dai prepare. For multiple dai registration, it
  1150. * is not required to call this function, however the dai->
  1151. * driver->id field must be defined and set to corresponding
  1152. * AFE Port id.
  1153. */
  1154. static inline void msm_dai_q6_set_dai_id(struct snd_soc_dai *dai)
  1155. {
  1156. if (!dai->driver) {
  1157. dev_err(dai->dev, "DAI driver is not set\n");
  1158. return;
  1159. }
  1160. if (!dai->driver->id) {
  1161. dev_dbg(dai->dev, "DAI driver id is not set\n");
  1162. return;
  1163. }
  1164. dai->id = dai->driver->id;
  1165. }
  1166. static int msm_dai_q6_aux_pcm_probe(struct snd_soc_dai *dai)
  1167. {
  1168. int rc = 0;
  1169. struct msm_dai_q6_auxpcm_dai_data *dai_data = NULL;
  1170. if (!dai) {
  1171. pr_err("%s: Invalid params dai\n", __func__);
  1172. return -EINVAL;
  1173. }
  1174. if (!dai->dev) {
  1175. pr_err("%s: Invalid params dai dev\n", __func__);
  1176. return -EINVAL;
  1177. }
  1178. msm_dai_q6_set_dai_id(dai);
  1179. dai_data = dev_get_drvdata(dai->dev);
  1180. if (dai_data->is_island_dai)
  1181. rc = msm_dai_q6_add_island_mx_ctls(
  1182. dai->component->card->snd_card,
  1183. dai->name, dai_data->tx_pid,
  1184. (void *)dai_data);
  1185. rc = msm_dai_q6_dai_add_route(dai);
  1186. return rc;
  1187. }
  1188. static struct snd_soc_dai_ops msm_dai_q6_auxpcm_ops = {
  1189. .prepare = msm_dai_q6_auxpcm_prepare,
  1190. .trigger = msm_dai_q6_auxpcm_trigger,
  1191. .hw_params = msm_dai_q6_auxpcm_hw_params,
  1192. .shutdown = msm_dai_q6_auxpcm_shutdown,
  1193. };
  1194. static const struct snd_soc_component_driver
  1195. msm_dai_q6_aux_pcm_dai_component = {
  1196. .name = "msm-auxpcm-dev",
  1197. };
  1198. static struct snd_soc_dai_driver msm_dai_q6_aux_pcm_dai[] = {
  1199. {
  1200. .playback = {
  1201. .stream_name = "AUX PCM Playback",
  1202. .aif_name = "AUX_PCM_RX",
  1203. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1204. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1205. .channels_min = 1,
  1206. .channels_max = 1,
  1207. .rate_max = 16000,
  1208. .rate_min = 8000,
  1209. },
  1210. .capture = {
  1211. .stream_name = "AUX PCM Capture",
  1212. .aif_name = "AUX_PCM_TX",
  1213. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1214. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1215. .channels_min = 1,
  1216. .channels_max = 1,
  1217. .rate_max = 16000,
  1218. .rate_min = 8000,
  1219. },
  1220. .id = MSM_DAI_PRI_AUXPCM_DT_DEV_ID,
  1221. .name = "Pri AUX PCM",
  1222. .ops = &msm_dai_q6_auxpcm_ops,
  1223. .probe = msm_dai_q6_aux_pcm_probe,
  1224. .remove = msm_dai_q6_dai_auxpcm_remove,
  1225. },
  1226. {
  1227. .playback = {
  1228. .stream_name = "Sec AUX PCM Playback",
  1229. .aif_name = "SEC_AUX_PCM_RX",
  1230. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1231. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1232. .channels_min = 1,
  1233. .channels_max = 1,
  1234. .rate_max = 16000,
  1235. .rate_min = 8000,
  1236. },
  1237. .capture = {
  1238. .stream_name = "Sec AUX PCM Capture",
  1239. .aif_name = "SEC_AUX_PCM_TX",
  1240. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1241. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1242. .channels_min = 1,
  1243. .channels_max = 1,
  1244. .rate_max = 16000,
  1245. .rate_min = 8000,
  1246. },
  1247. .id = MSM_DAI_SEC_AUXPCM_DT_DEV_ID,
  1248. .name = "Sec AUX PCM",
  1249. .ops = &msm_dai_q6_auxpcm_ops,
  1250. .probe = msm_dai_q6_aux_pcm_probe,
  1251. .remove = msm_dai_q6_dai_auxpcm_remove,
  1252. },
  1253. {
  1254. .playback = {
  1255. .stream_name = "Tert AUX PCM Playback",
  1256. .aif_name = "TERT_AUX_PCM_RX",
  1257. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1258. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1259. .channels_min = 1,
  1260. .channels_max = 1,
  1261. .rate_max = 16000,
  1262. .rate_min = 8000,
  1263. },
  1264. .capture = {
  1265. .stream_name = "Tert AUX PCM Capture",
  1266. .aif_name = "TERT_AUX_PCM_TX",
  1267. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1268. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1269. .channels_min = 1,
  1270. .channels_max = 1,
  1271. .rate_max = 16000,
  1272. .rate_min = 8000,
  1273. },
  1274. .id = MSM_DAI_TERT_AUXPCM_DT_DEV_ID,
  1275. .name = "Tert AUX PCM",
  1276. .ops = &msm_dai_q6_auxpcm_ops,
  1277. .probe = msm_dai_q6_aux_pcm_probe,
  1278. .remove = msm_dai_q6_dai_auxpcm_remove,
  1279. },
  1280. {
  1281. .playback = {
  1282. .stream_name = "Quat AUX PCM Playback",
  1283. .aif_name = "QUAT_AUX_PCM_RX",
  1284. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1285. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1286. .channels_min = 1,
  1287. .channels_max = 1,
  1288. .rate_max = 16000,
  1289. .rate_min = 8000,
  1290. },
  1291. .capture = {
  1292. .stream_name = "Quat AUX PCM Capture",
  1293. .aif_name = "QUAT_AUX_PCM_TX",
  1294. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1295. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1296. .channels_min = 1,
  1297. .channels_max = 1,
  1298. .rate_max = 16000,
  1299. .rate_min = 8000,
  1300. },
  1301. .id = MSM_DAI_QUAT_AUXPCM_DT_DEV_ID,
  1302. .name = "Quat AUX PCM",
  1303. .ops = &msm_dai_q6_auxpcm_ops,
  1304. .probe = msm_dai_q6_aux_pcm_probe,
  1305. .remove = msm_dai_q6_dai_auxpcm_remove,
  1306. },
  1307. {
  1308. .playback = {
  1309. .stream_name = "Quin AUX PCM Playback",
  1310. .aif_name = "QUIN_AUX_PCM_RX",
  1311. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1312. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1313. .channels_min = 1,
  1314. .channels_max = 1,
  1315. .rate_max = 16000,
  1316. .rate_min = 8000,
  1317. },
  1318. .capture = {
  1319. .stream_name = "Quin AUX PCM Capture",
  1320. .aif_name = "QUIN_AUX_PCM_TX",
  1321. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1322. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1323. .channels_min = 1,
  1324. .channels_max = 1,
  1325. .rate_max = 16000,
  1326. .rate_min = 8000,
  1327. },
  1328. .id = MSM_DAI_QUIN_AUXPCM_DT_DEV_ID,
  1329. .name = "Quin AUX PCM",
  1330. .ops = &msm_dai_q6_auxpcm_ops,
  1331. .probe = msm_dai_q6_aux_pcm_probe,
  1332. .remove = msm_dai_q6_dai_auxpcm_remove,
  1333. },
  1334. };
  1335. static int msm_dai_q6_spdif_format_put(struct snd_kcontrol *kcontrol,
  1336. struct snd_ctl_elem_value *ucontrol)
  1337. {
  1338. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1339. int value = ucontrol->value.integer.value[0];
  1340. dai_data->spdif_port.cfg.data_format = value;
  1341. pr_debug("%s: value = %d\n", __func__, value);
  1342. return 0;
  1343. }
  1344. static int msm_dai_q6_spdif_format_get(struct snd_kcontrol *kcontrol,
  1345. struct snd_ctl_elem_value *ucontrol)
  1346. {
  1347. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1348. ucontrol->value.integer.value[0] =
  1349. dai_data->spdif_port.cfg.data_format;
  1350. return 0;
  1351. }
  1352. static int msm_dai_q6_spdif_source_put(struct snd_kcontrol *kcontrol,
  1353. struct snd_ctl_elem_value *ucontrol)
  1354. {
  1355. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1356. int value = ucontrol->value.integer.value[0];
  1357. dai_data->spdif_port.cfg.src_sel = value;
  1358. pr_debug("%s: value = %d\n", __func__, value);
  1359. return 0;
  1360. }
  1361. static int msm_dai_q6_spdif_source_get(struct snd_kcontrol *kcontrol,
  1362. struct snd_ctl_elem_value *ucontrol)
  1363. {
  1364. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1365. ucontrol->value.integer.value[0] =
  1366. dai_data->spdif_port.cfg.src_sel;
  1367. return 0;
  1368. }
  1369. static const char * const spdif_format[] = {
  1370. "LPCM",
  1371. "Compr"
  1372. };
  1373. static const char * const spdif_source[] = {
  1374. "Optical", "EXT-ARC", "Coaxial", "VT-ARC"
  1375. };
  1376. static const struct soc_enum spdif_rx_config_enum[] = {
  1377. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(spdif_format), spdif_format),
  1378. };
  1379. static const struct soc_enum spdif_tx_config_enum[] = {
  1380. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(spdif_source), spdif_source),
  1381. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(spdif_format), spdif_format),
  1382. };
  1383. static int msm_dai_q6_spdif_chstatus_put(struct snd_kcontrol *kcontrol,
  1384. struct snd_ctl_elem_value *ucontrol)
  1385. {
  1386. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1387. int ret = 0;
  1388. dai_data->spdif_port.ch_status.status_type =
  1389. AFE_API_VERSION_SPDIF_CH_STATUS_CONFIG;
  1390. memset(dai_data->spdif_port.ch_status.status_mask,
  1391. CHANNEL_STATUS_MASK_INIT, CHANNEL_STATUS_SIZE);
  1392. dai_data->spdif_port.ch_status.status_mask[0] =
  1393. CHANNEL_STATUS_MASK;
  1394. memcpy(dai_data->spdif_port.ch_status.status_bits,
  1395. ucontrol->value.iec958.status, CHANNEL_STATUS_SIZE);
  1396. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1397. pr_debug("%s: Port already started. Dynamic update\n",
  1398. __func__);
  1399. ret = afe_send_spdif_ch_status_cfg(
  1400. &dai_data->spdif_port.ch_status,
  1401. dai_data->port_id);
  1402. }
  1403. return ret;
  1404. }
  1405. static int msm_dai_q6_spdif_chstatus_get(struct snd_kcontrol *kcontrol,
  1406. struct snd_ctl_elem_value *ucontrol)
  1407. {
  1408. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1409. memcpy(ucontrol->value.iec958.status,
  1410. dai_data->spdif_port.ch_status.status_bits,
  1411. CHANNEL_STATUS_SIZE);
  1412. return 0;
  1413. }
  1414. static int msm_dai_q6_spdif_chstatus_info(struct snd_kcontrol *kcontrol,
  1415. struct snd_ctl_elem_info *uinfo)
  1416. {
  1417. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1418. uinfo->count = 1;
  1419. return 0;
  1420. }
  1421. static const struct snd_kcontrol_new spdif_rx_config_controls[] = {
  1422. /* Primary SPDIF output */
  1423. {
  1424. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  1425. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  1426. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  1427. .name = SNDRV_CTL_NAME_IEC958("", PLAYBACK, PCM_STREAM),
  1428. .info = msm_dai_q6_spdif_chstatus_info,
  1429. .get = msm_dai_q6_spdif_chstatus_get,
  1430. .put = msm_dai_q6_spdif_chstatus_put,
  1431. },
  1432. SOC_ENUM_EXT("PRI SPDIF RX Format", spdif_rx_config_enum[0],
  1433. msm_dai_q6_spdif_format_get,
  1434. msm_dai_q6_spdif_format_put),
  1435. /* Secondary SPDIF output */
  1436. {
  1437. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  1438. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  1439. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  1440. .name = SNDRV_CTL_NAME_IEC958("SEC", PLAYBACK, PCM_STREAM),
  1441. .info = msm_dai_q6_spdif_chstatus_info,
  1442. .get = msm_dai_q6_spdif_chstatus_get,
  1443. .put = msm_dai_q6_spdif_chstatus_put,
  1444. },
  1445. SOC_ENUM_EXT("SEC SPDIF RX Format", spdif_rx_config_enum[0],
  1446. msm_dai_q6_spdif_format_get,
  1447. msm_dai_q6_spdif_format_put)
  1448. };
  1449. static const struct snd_kcontrol_new spdif_tx_config_controls[] = {
  1450. SOC_ENUM_EXT("PRI SPDIF TX Source", spdif_tx_config_enum[0],
  1451. msm_dai_q6_spdif_source_get,
  1452. msm_dai_q6_spdif_source_put),
  1453. SOC_ENUM_EXT("PRI SPDIF TX Format", spdif_tx_config_enum[1],
  1454. msm_dai_q6_spdif_format_get,
  1455. msm_dai_q6_spdif_format_put),
  1456. SOC_ENUM_EXT("SEC SPDIF TX Source", spdif_tx_config_enum[0],
  1457. msm_dai_q6_spdif_source_get,
  1458. msm_dai_q6_spdif_source_put),
  1459. SOC_ENUM_EXT("SEC SPDIF TX Format", spdif_tx_config_enum[1],
  1460. msm_dai_q6_spdif_format_get,
  1461. msm_dai_q6_spdif_format_put)
  1462. };
  1463. static void msm_dai_q6_spdif_process_event(uint32_t opcode, uint32_t token,
  1464. uint32_t *payload, void *private_data)
  1465. {
  1466. struct msm_dai_q6_spdif_event_msg *evt;
  1467. struct msm_dai_q6_spdif_dai_data *dai_data;
  1468. evt = (struct msm_dai_q6_spdif_event_msg *)payload;
  1469. dai_data = (struct msm_dai_q6_spdif_dai_data *)private_data;
  1470. pr_debug("%s: old state %d, fmt %d, rate %d\n",
  1471. __func__, dai_data->fmt_event.status,
  1472. dai_data->fmt_event.data_format,
  1473. dai_data->fmt_event.sample_rate);
  1474. pr_debug("%s: new state %d, fmt %d, rate %d\n",
  1475. __func__, evt->fmt_event.status,
  1476. evt->fmt_event.data_format,
  1477. evt->fmt_event.sample_rate);
  1478. dai_data->fmt_event.status = evt->fmt_event.status;
  1479. dai_data->fmt_event.data_format = evt->fmt_event.data_format;
  1480. dai_data->fmt_event.sample_rate = evt->fmt_event.sample_rate;
  1481. }
  1482. static int msm_dai_q6_spdif_hw_params(struct snd_pcm_substream *substream,
  1483. struct snd_pcm_hw_params *params,
  1484. struct snd_soc_dai *dai)
  1485. {
  1486. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1487. dai_data->channels = params_channels(params);
  1488. dai_data->spdif_port.cfg.num_channels = dai_data->channels;
  1489. switch (params_format(params)) {
  1490. case SNDRV_PCM_FORMAT_S16_LE:
  1491. dai_data->spdif_port.cfg.bit_width = 16;
  1492. break;
  1493. case SNDRV_PCM_FORMAT_S24_LE:
  1494. case SNDRV_PCM_FORMAT_S24_3LE:
  1495. dai_data->spdif_port.cfg.bit_width = 24;
  1496. break;
  1497. default:
  1498. pr_err("%s: format %d\n",
  1499. __func__, params_format(params));
  1500. return -EINVAL;
  1501. }
  1502. dai_data->rate = params_rate(params);
  1503. dai_data->bitwidth = dai_data->spdif_port.cfg.bit_width;
  1504. dai_data->spdif_port.cfg.sample_rate = dai_data->rate;
  1505. dai_data->spdif_port.cfg.spdif_cfg_minor_version =
  1506. AFE_API_VERSION_SPDIF_CONFIG_V2;
  1507. dev_dbg(dai->dev, " channel %d sample rate %d bit width %d\n",
  1508. dai_data->channels, dai_data->rate,
  1509. dai_data->spdif_port.cfg.bit_width);
  1510. dai_data->spdif_port.cfg.reserved = 0;
  1511. return 0;
  1512. }
  1513. static void msm_dai_q6_spdif_shutdown(struct snd_pcm_substream *substream,
  1514. struct snd_soc_dai *dai)
  1515. {
  1516. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1517. int rc = 0;
  1518. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1519. pr_info("%s: afe port not started. dai_data->status_mask = %ld\n",
  1520. __func__, *dai_data->status_mask);
  1521. return;
  1522. }
  1523. rc = afe_close(dai->id);
  1524. if (rc < 0)
  1525. dev_err(dai->dev, "fail to close AFE port\n");
  1526. dai_data->fmt_event.status = 0; /* report invalid line state */
  1527. pr_debug("%s: dai_data->status_mask = %ld\n", __func__,
  1528. *dai_data->status_mask);
  1529. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  1530. }
  1531. static int msm_dai_q6_spdif_prepare(struct snd_pcm_substream *substream,
  1532. struct snd_soc_dai *dai)
  1533. {
  1534. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1535. int rc = 0;
  1536. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1537. rc = afe_spdif_reg_event_cfg(dai->id,
  1538. AFE_MODULE_REGISTER_EVENT_FLAG,
  1539. msm_dai_q6_spdif_process_event,
  1540. dai_data);
  1541. if (rc < 0)
  1542. dev_err(dai->dev,
  1543. "fail to register event for port 0x%x\n",
  1544. dai->id);
  1545. rc = afe_spdif_port_start(dai->id, &dai_data->spdif_port,
  1546. dai_data->rate);
  1547. if (rc < 0)
  1548. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  1549. dai->id);
  1550. else
  1551. set_bit(STATUS_PORT_STARTED,
  1552. dai_data->status_mask);
  1553. }
  1554. return rc;
  1555. }
  1556. static ssize_t msm_dai_q6_spdif_sysfs_rda_audio_state(struct device *dev,
  1557. struct device_attribute *attr, char *buf)
  1558. {
  1559. ssize_t ret;
  1560. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dev);
  1561. if (!dai_data) {
  1562. pr_err("%s: invalid input\n", __func__);
  1563. return -EINVAL;
  1564. }
  1565. ret = snprintf(buf, MSM_DAI_SYSFS_ENTRY_MAX_LEN, "%d\n",
  1566. dai_data->fmt_event.status);
  1567. pr_debug("%s: '%d'\n", __func__, dai_data->fmt_event.status);
  1568. return ret;
  1569. }
  1570. static ssize_t msm_dai_q6_spdif_sysfs_rda_audio_format(struct device *dev,
  1571. struct device_attribute *attr, char *buf)
  1572. {
  1573. ssize_t ret;
  1574. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dev);
  1575. if (!dai_data) {
  1576. pr_err("%s: invalid input\n", __func__);
  1577. return -EINVAL;
  1578. }
  1579. ret = snprintf(buf, MSM_DAI_SYSFS_ENTRY_MAX_LEN, "%d\n",
  1580. dai_data->fmt_event.data_format);
  1581. pr_debug("%s: '%d'\n", __func__, dai_data->fmt_event.data_format);
  1582. return ret;
  1583. }
  1584. static ssize_t msm_dai_q6_spdif_sysfs_rda_audio_rate(struct device *dev,
  1585. struct device_attribute *attr, char *buf)
  1586. {
  1587. ssize_t ret;
  1588. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dev);
  1589. if (!dai_data) {
  1590. pr_err("%s: invalid input\n", __func__);
  1591. return -EINVAL;
  1592. }
  1593. ret = snprintf(buf, MSM_DAI_SYSFS_ENTRY_MAX_LEN, "%d\n",
  1594. dai_data->fmt_event.sample_rate);
  1595. pr_debug("%s: '%d'\n", __func__, dai_data->fmt_event.sample_rate);
  1596. return ret;
  1597. }
  1598. static DEVICE_ATTR(audio_state, 0444, msm_dai_q6_spdif_sysfs_rda_audio_state,
  1599. NULL);
  1600. static DEVICE_ATTR(audio_format, 0444, msm_dai_q6_spdif_sysfs_rda_audio_format,
  1601. NULL);
  1602. static DEVICE_ATTR(audio_rate, 0444, msm_dai_q6_spdif_sysfs_rda_audio_rate,
  1603. NULL);
  1604. static struct attribute *msm_dai_q6_spdif_fs_attrs[] = {
  1605. &dev_attr_audio_state.attr,
  1606. &dev_attr_audio_format.attr,
  1607. &dev_attr_audio_rate.attr,
  1608. NULL,
  1609. };
  1610. static struct attribute_group msm_dai_q6_spdif_fs_attrs_group = {
  1611. .attrs = msm_dai_q6_spdif_fs_attrs,
  1612. };
  1613. static int msm_dai_q6_spdif_sysfs_create(struct snd_soc_dai *dai,
  1614. struct msm_dai_q6_spdif_dai_data *dai_data)
  1615. {
  1616. int rc;
  1617. rc = sysfs_create_group(&dai->dev->kobj,
  1618. &msm_dai_q6_spdif_fs_attrs_group);
  1619. if (rc) {
  1620. pr_err("%s: failed, rc=%d\n", __func__, rc);
  1621. return rc;
  1622. }
  1623. dai_data->kobj = &dai->dev->kobj;
  1624. return 0;
  1625. }
  1626. static void msm_dai_q6_spdif_sysfs_remove(struct snd_soc_dai *dai,
  1627. struct msm_dai_q6_spdif_dai_data *dai_data)
  1628. {
  1629. if (dai_data->kobj)
  1630. sysfs_remove_group(dai_data->kobj,
  1631. &msm_dai_q6_spdif_fs_attrs_group);
  1632. dai_data->kobj = NULL;
  1633. }
  1634. static int msm_dai_q6_spdif_dai_probe(struct snd_soc_dai *dai)
  1635. {
  1636. struct msm_dai_q6_spdif_dai_data *dai_data;
  1637. int rc = 0;
  1638. struct snd_soc_dapm_route intercon;
  1639. struct snd_soc_dapm_context *dapm;
  1640. if (!dai) {
  1641. pr_err("%s: dai not found!!\n", __func__);
  1642. return -EINVAL;
  1643. }
  1644. if (!dai->dev) {
  1645. pr_err("%s: Invalid params dai dev\n", __func__);
  1646. return -EINVAL;
  1647. }
  1648. dai_data = kzalloc(sizeof(struct msm_dai_q6_spdif_dai_data),
  1649. GFP_KERNEL);
  1650. if (!dai_data)
  1651. return -ENOMEM;
  1652. else
  1653. dev_set_drvdata(dai->dev, dai_data);
  1654. msm_dai_q6_set_dai_id(dai);
  1655. dai_data->port_id = dai->id;
  1656. switch (dai->id) {
  1657. case AFE_PORT_ID_PRIMARY_SPDIF_RX:
  1658. rc = snd_ctl_add(dai->component->card->snd_card,
  1659. snd_ctl_new1(&spdif_rx_config_controls[1],
  1660. dai_data));
  1661. break;
  1662. case AFE_PORT_ID_SECONDARY_SPDIF_RX:
  1663. rc = snd_ctl_add(dai->component->card->snd_card,
  1664. snd_ctl_new1(&spdif_rx_config_controls[3],
  1665. dai_data));
  1666. break;
  1667. case AFE_PORT_ID_PRIMARY_SPDIF_TX:
  1668. rc = msm_dai_q6_spdif_sysfs_create(dai, dai_data);
  1669. rc = snd_ctl_add(dai->component->card->snd_card,
  1670. snd_ctl_new1(&spdif_tx_config_controls[0],
  1671. dai_data));
  1672. rc = snd_ctl_add(dai->component->card->snd_card,
  1673. snd_ctl_new1(&spdif_tx_config_controls[1],
  1674. dai_data));
  1675. break;
  1676. case AFE_PORT_ID_SECONDARY_SPDIF_TX:
  1677. rc = msm_dai_q6_spdif_sysfs_create(dai, dai_data);
  1678. rc = snd_ctl_add(dai->component->card->snd_card,
  1679. snd_ctl_new1(&spdif_tx_config_controls[2],
  1680. dai_data));
  1681. rc = snd_ctl_add(dai->component->card->snd_card,
  1682. snd_ctl_new1(&spdif_tx_config_controls[3],
  1683. dai_data));
  1684. break;
  1685. }
  1686. if (rc < 0)
  1687. dev_err(dai->dev,
  1688. "%s: err add config ctl, DAI = %s\n",
  1689. __func__, dai->name);
  1690. dapm = snd_soc_component_get_dapm(dai->component);
  1691. memset(&intercon, 0, sizeof(intercon));
  1692. if (!rc && dai && dai->driver) {
  1693. if (dai->driver->playback.stream_name &&
  1694. dai->driver->playback.aif_name) {
  1695. dev_dbg(dai->dev, "%s: add route for widget %s",
  1696. __func__, dai->driver->playback.stream_name);
  1697. intercon.source = dai->driver->playback.aif_name;
  1698. intercon.sink = dai->driver->playback.stream_name;
  1699. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  1700. __func__, intercon.source, intercon.sink);
  1701. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  1702. }
  1703. if (dai->driver->capture.stream_name &&
  1704. dai->driver->capture.aif_name) {
  1705. dev_dbg(dai->dev, "%s: add route for widget %s",
  1706. __func__, dai->driver->capture.stream_name);
  1707. intercon.sink = dai->driver->capture.aif_name;
  1708. intercon.source = dai->driver->capture.stream_name;
  1709. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  1710. __func__, intercon.source, intercon.sink);
  1711. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  1712. }
  1713. }
  1714. return rc;
  1715. }
  1716. static int msm_dai_q6_spdif_dai_remove(struct snd_soc_dai *dai)
  1717. {
  1718. struct msm_dai_q6_spdif_dai_data *dai_data;
  1719. int rc;
  1720. dai_data = dev_get_drvdata(dai->dev);
  1721. /* If AFE port is still up, close it */
  1722. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1723. rc = afe_spdif_reg_event_cfg(dai->id,
  1724. AFE_MODULE_DEREGISTER_EVENT_FLAG,
  1725. NULL,
  1726. dai_data);
  1727. if (rc < 0)
  1728. dev_err(dai->dev,
  1729. "fail to deregister event for port 0x%x\n",
  1730. dai->id);
  1731. rc = afe_close(dai->id); /* can block */
  1732. if (rc < 0)
  1733. dev_err(dai->dev, "fail to close AFE port\n");
  1734. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  1735. }
  1736. msm_dai_q6_spdif_sysfs_remove(dai, dai_data);
  1737. kfree(dai_data);
  1738. return 0;
  1739. }
  1740. static struct snd_soc_dai_ops msm_dai_q6_spdif_ops = {
  1741. .prepare = msm_dai_q6_spdif_prepare,
  1742. .hw_params = msm_dai_q6_spdif_hw_params,
  1743. .shutdown = msm_dai_q6_spdif_shutdown,
  1744. };
  1745. static struct snd_soc_dai_driver msm_dai_q6_spdif_spdif_rx_dai[] = {
  1746. {
  1747. .playback = {
  1748. .stream_name = "Primary SPDIF Playback",
  1749. .aif_name = "PRI_SPDIF_RX",
  1750. .rates = SNDRV_PCM_RATE_32000 |
  1751. SNDRV_PCM_RATE_44100 |
  1752. SNDRV_PCM_RATE_48000 |
  1753. SNDRV_PCM_RATE_88200 |
  1754. SNDRV_PCM_RATE_96000 |
  1755. SNDRV_PCM_RATE_176400 |
  1756. SNDRV_PCM_RATE_192000,
  1757. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1758. SNDRV_PCM_FMTBIT_S24_LE,
  1759. .channels_min = 1,
  1760. .channels_max = 2,
  1761. .rate_min = 32000,
  1762. .rate_max = 192000,
  1763. },
  1764. .name = "PRI_SPDIF_RX",
  1765. .ops = &msm_dai_q6_spdif_ops,
  1766. .id = AFE_PORT_ID_PRIMARY_SPDIF_RX,
  1767. .probe = msm_dai_q6_spdif_dai_probe,
  1768. .remove = msm_dai_q6_spdif_dai_remove,
  1769. },
  1770. {
  1771. .playback = {
  1772. .stream_name = "Secondary SPDIF Playback",
  1773. .aif_name = "SEC_SPDIF_RX",
  1774. .rates = SNDRV_PCM_RATE_32000 |
  1775. SNDRV_PCM_RATE_44100 |
  1776. SNDRV_PCM_RATE_48000 |
  1777. SNDRV_PCM_RATE_88200 |
  1778. SNDRV_PCM_RATE_96000 |
  1779. SNDRV_PCM_RATE_176400 |
  1780. SNDRV_PCM_RATE_192000,
  1781. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1782. SNDRV_PCM_FMTBIT_S24_LE,
  1783. .channels_min = 1,
  1784. .channels_max = 2,
  1785. .rate_min = 32000,
  1786. .rate_max = 192000,
  1787. },
  1788. .name = "SEC_SPDIF_RX",
  1789. .ops = &msm_dai_q6_spdif_ops,
  1790. .id = AFE_PORT_ID_SECONDARY_SPDIF_RX,
  1791. .probe = msm_dai_q6_spdif_dai_probe,
  1792. .remove = msm_dai_q6_spdif_dai_remove,
  1793. },
  1794. };
  1795. static struct snd_soc_dai_driver msm_dai_q6_spdif_spdif_tx_dai[] = {
  1796. {
  1797. .capture = {
  1798. .stream_name = "Primary SPDIF Capture",
  1799. .aif_name = "PRI_SPDIF_TX",
  1800. .rates = SNDRV_PCM_RATE_32000 |
  1801. SNDRV_PCM_RATE_44100 |
  1802. SNDRV_PCM_RATE_48000 |
  1803. SNDRV_PCM_RATE_88200 |
  1804. SNDRV_PCM_RATE_96000 |
  1805. SNDRV_PCM_RATE_176400 |
  1806. SNDRV_PCM_RATE_192000,
  1807. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1808. SNDRV_PCM_FMTBIT_S24_LE,
  1809. .channels_min = 1,
  1810. .channels_max = 2,
  1811. .rate_min = 32000,
  1812. .rate_max = 192000,
  1813. },
  1814. .name = "PRI_SPDIF_TX",
  1815. .ops = &msm_dai_q6_spdif_ops,
  1816. .id = AFE_PORT_ID_PRIMARY_SPDIF_TX,
  1817. .probe = msm_dai_q6_spdif_dai_probe,
  1818. .remove = msm_dai_q6_spdif_dai_remove,
  1819. },
  1820. {
  1821. .capture = {
  1822. .stream_name = "Secondary SPDIF Capture",
  1823. .aif_name = "SEC_SPDIF_TX",
  1824. .rates = SNDRV_PCM_RATE_32000 |
  1825. SNDRV_PCM_RATE_44100 |
  1826. SNDRV_PCM_RATE_48000 |
  1827. SNDRV_PCM_RATE_88200 |
  1828. SNDRV_PCM_RATE_96000 |
  1829. SNDRV_PCM_RATE_176400 |
  1830. SNDRV_PCM_RATE_192000,
  1831. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1832. SNDRV_PCM_FMTBIT_S24_LE,
  1833. .channels_min = 1,
  1834. .channels_max = 2,
  1835. .rate_min = 32000,
  1836. .rate_max = 192000,
  1837. },
  1838. .name = "SEC_SPDIF_TX",
  1839. .ops = &msm_dai_q6_spdif_ops,
  1840. .id = AFE_PORT_ID_SECONDARY_SPDIF_TX,
  1841. .probe = msm_dai_q6_spdif_dai_probe,
  1842. .remove = msm_dai_q6_spdif_dai_remove,
  1843. },
  1844. };
  1845. static const struct snd_soc_component_driver msm_dai_spdif_q6_component = {
  1846. .name = "msm-dai-q6-spdif",
  1847. };
  1848. static int msm_dai_q6_prepare(struct snd_pcm_substream *substream,
  1849. struct snd_soc_dai *dai)
  1850. {
  1851. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1852. int rc = 0;
  1853. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1854. if (dai_data->enc_config.format != ENC_FMT_NONE) {
  1855. int bitwidth = 0;
  1856. switch (dai_data->afe_rx_in_bitformat) {
  1857. case SNDRV_PCM_FORMAT_S32_LE:
  1858. bitwidth = 32;
  1859. break;
  1860. case SNDRV_PCM_FORMAT_S24_LE:
  1861. bitwidth = 24;
  1862. break;
  1863. case SNDRV_PCM_FORMAT_S16_LE:
  1864. default:
  1865. bitwidth = 16;
  1866. break;
  1867. }
  1868. pr_debug("%s: calling AFE_PORT_START_V2 with enc_format: %d\n",
  1869. __func__, dai_data->enc_config.format);
  1870. rc = afe_port_start_v2(dai->id, &dai_data->port_config,
  1871. dai_data->rate,
  1872. dai_data->afe_rx_in_channels,
  1873. bitwidth,
  1874. &dai_data->enc_config, NULL);
  1875. if (rc < 0)
  1876. pr_err("%s: afe_port_start_v2 failed error: %d\n",
  1877. __func__, rc);
  1878. } else if (dai_data->dec_config.format != DEC_FMT_NONE) {
  1879. int bitwidth = 0;
  1880. /*
  1881. * If bitwidth is not configured set default value to
  1882. * zero, so that decoder port config uses slim device
  1883. * bit width value in afe decoder config.
  1884. */
  1885. switch (dai_data->afe_tx_out_bitformat) {
  1886. case SNDRV_PCM_FORMAT_S32_LE:
  1887. bitwidth = 32;
  1888. break;
  1889. case SNDRV_PCM_FORMAT_S24_LE:
  1890. bitwidth = 24;
  1891. break;
  1892. case SNDRV_PCM_FORMAT_S16_LE:
  1893. bitwidth = 16;
  1894. break;
  1895. default:
  1896. bitwidth = 0;
  1897. break;
  1898. }
  1899. pr_debug("%s: calling AFE_PORT_START_V2 with dec format: %d\n",
  1900. __func__, dai_data->dec_config.format);
  1901. rc = afe_port_start_v2(dai->id, &dai_data->port_config,
  1902. dai_data->rate,
  1903. dai_data->afe_tx_out_channels,
  1904. bitwidth,
  1905. NULL, &dai_data->dec_config);
  1906. if (rc < 0) {
  1907. pr_err("%s: fail to open AFE port 0x%x\n",
  1908. __func__, dai->id);
  1909. }
  1910. } else {
  1911. rc = afe_port_start(dai->id, &dai_data->port_config,
  1912. dai_data->rate);
  1913. }
  1914. if (rc < 0)
  1915. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  1916. dai->id);
  1917. else
  1918. set_bit(STATUS_PORT_STARTED,
  1919. dai_data->status_mask);
  1920. }
  1921. return rc;
  1922. }
  1923. static int msm_dai_q6_cdc_hw_params(struct snd_pcm_hw_params *params,
  1924. struct snd_soc_dai *dai, int stream)
  1925. {
  1926. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1927. dai_data->channels = params_channels(params);
  1928. switch (dai_data->channels) {
  1929. case 2:
  1930. dai_data->port_config.i2s.mono_stereo = MSM_AFE_STEREO;
  1931. break;
  1932. case 1:
  1933. dai_data->port_config.i2s.mono_stereo = MSM_AFE_MONO;
  1934. break;
  1935. default:
  1936. return -EINVAL;
  1937. pr_err("%s: err channels %d\n",
  1938. __func__, dai_data->channels);
  1939. break;
  1940. }
  1941. switch (params_format(params)) {
  1942. case SNDRV_PCM_FORMAT_S16_LE:
  1943. case SNDRV_PCM_FORMAT_SPECIAL:
  1944. dai_data->port_config.i2s.bit_width = 16;
  1945. break;
  1946. case SNDRV_PCM_FORMAT_S24_LE:
  1947. case SNDRV_PCM_FORMAT_S24_3LE:
  1948. dai_data->port_config.i2s.bit_width = 24;
  1949. break;
  1950. default:
  1951. pr_err("%s: format %d\n",
  1952. __func__, params_format(params));
  1953. return -EINVAL;
  1954. }
  1955. dai_data->rate = params_rate(params);
  1956. dai_data->port_config.i2s.sample_rate = dai_data->rate;
  1957. dai_data->port_config.i2s.i2s_cfg_minor_version =
  1958. AFE_API_VERSION_I2S_CONFIG;
  1959. dai_data->port_config.i2s.data_format = AFE_LINEAR_PCM_DATA;
  1960. dev_dbg(dai->dev, " channel %d sample rate %d entered\n",
  1961. dai_data->channels, dai_data->rate);
  1962. dai_data->port_config.i2s.channel_mode = 1;
  1963. return 0;
  1964. }
  1965. static u16 num_of_bits_set(u16 sd_line_mask)
  1966. {
  1967. u8 num_bits_set = 0;
  1968. while (sd_line_mask) {
  1969. num_bits_set++;
  1970. sd_line_mask = sd_line_mask & (sd_line_mask - 1);
  1971. }
  1972. return num_bits_set;
  1973. }
  1974. static int msm_dai_q6_i2s_hw_params(struct snd_pcm_hw_params *params,
  1975. struct snd_soc_dai *dai, int stream)
  1976. {
  1977. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1978. struct msm_i2s_data *i2s_pdata =
  1979. (struct msm_i2s_data *) dai->dev->platform_data;
  1980. dai_data->channels = params_channels(params);
  1981. if (num_of_bits_set(i2s_pdata->sd_lines) == 1) {
  1982. switch (dai_data->channels) {
  1983. case 2:
  1984. dai_data->port_config.i2s.mono_stereo = MSM_AFE_STEREO;
  1985. break;
  1986. case 1:
  1987. dai_data->port_config.i2s.mono_stereo = MSM_AFE_MONO;
  1988. break;
  1989. default:
  1990. pr_warn("%s: greater than stereo has not been validated %d",
  1991. __func__, dai_data->channels);
  1992. break;
  1993. }
  1994. }
  1995. dai_data->rate = params_rate(params);
  1996. dai_data->port_config.i2s.sample_rate = dai_data->rate;
  1997. dai_data->port_config.i2s.i2s_cfg_minor_version =
  1998. AFE_API_VERSION_I2S_CONFIG;
  1999. dai_data->port_config.i2s.data_format = AFE_LINEAR_PCM_DATA;
  2000. /* Q6 only supports 16 as now */
  2001. dai_data->port_config.i2s.bit_width = 16;
  2002. dai_data->port_config.i2s.channel_mode = 1;
  2003. return 0;
  2004. }
  2005. static int msm_dai_q6_slim_bus_hw_params(struct snd_pcm_hw_params *params,
  2006. struct snd_soc_dai *dai, int stream)
  2007. {
  2008. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2009. dai_data->channels = params_channels(params);
  2010. dai_data->rate = params_rate(params);
  2011. switch (params_format(params)) {
  2012. case SNDRV_PCM_FORMAT_S16_LE:
  2013. case SNDRV_PCM_FORMAT_SPECIAL:
  2014. dai_data->port_config.slim_sch.bit_width = 16;
  2015. break;
  2016. case SNDRV_PCM_FORMAT_S24_LE:
  2017. case SNDRV_PCM_FORMAT_S24_3LE:
  2018. dai_data->port_config.slim_sch.bit_width = 24;
  2019. break;
  2020. case SNDRV_PCM_FORMAT_S32_LE:
  2021. dai_data->port_config.slim_sch.bit_width = 32;
  2022. break;
  2023. default:
  2024. pr_err("%s: format %d\n",
  2025. __func__, params_format(params));
  2026. return -EINVAL;
  2027. }
  2028. dai_data->port_config.slim_sch.sb_cfg_minor_version =
  2029. AFE_API_VERSION_SLIMBUS_CONFIG;
  2030. dai_data->port_config.slim_sch.sample_rate = dai_data->rate;
  2031. dai_data->port_config.slim_sch.num_channels = dai_data->channels;
  2032. dev_dbg(dai->dev, "%s:slimbus_dev_id[%hu] bit_wd[%hu] format[%hu]\n"
  2033. "num_channel %hu shared_ch_mapping[0] %hu\n"
  2034. "slave_port_mapping[1] %hu slave_port_mapping[2] %hu\n"
  2035. "sample_rate %d\n", __func__,
  2036. dai_data->port_config.slim_sch.slimbus_dev_id,
  2037. dai_data->port_config.slim_sch.bit_width,
  2038. dai_data->port_config.slim_sch.data_format,
  2039. dai_data->port_config.slim_sch.num_channels,
  2040. dai_data->port_config.slim_sch.shared_ch_mapping[0],
  2041. dai_data->port_config.slim_sch.shared_ch_mapping[1],
  2042. dai_data->port_config.slim_sch.shared_ch_mapping[2],
  2043. dai_data->rate);
  2044. return 0;
  2045. }
  2046. static int msm_dai_q6_usb_audio_hw_params(struct snd_pcm_hw_params *params,
  2047. struct snd_soc_dai *dai, int stream)
  2048. {
  2049. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2050. dai_data->channels = params_channels(params);
  2051. dai_data->rate = params_rate(params);
  2052. switch (params_format(params)) {
  2053. case SNDRV_PCM_FORMAT_S16_LE:
  2054. case SNDRV_PCM_FORMAT_SPECIAL:
  2055. dai_data->port_config.usb_audio.bit_width = 16;
  2056. break;
  2057. case SNDRV_PCM_FORMAT_S24_LE:
  2058. case SNDRV_PCM_FORMAT_S24_3LE:
  2059. dai_data->port_config.usb_audio.bit_width = 24;
  2060. break;
  2061. case SNDRV_PCM_FORMAT_S32_LE:
  2062. dai_data->port_config.usb_audio.bit_width = 32;
  2063. break;
  2064. default:
  2065. dev_err(dai->dev, "%s: invalid format %d\n",
  2066. __func__, params_format(params));
  2067. return -EINVAL;
  2068. }
  2069. dai_data->port_config.usb_audio.cfg_minor_version =
  2070. AFE_API_MINOR_VERSION_USB_AUDIO_CONFIG;
  2071. dai_data->port_config.usb_audio.num_channels = dai_data->channels;
  2072. dai_data->port_config.usb_audio.sample_rate = dai_data->rate;
  2073. dev_dbg(dai->dev, "%s: dev_id[0x%x] bit_wd[%hu] format[%hu]\n"
  2074. "num_channel %hu sample_rate %d\n", __func__,
  2075. dai_data->port_config.usb_audio.dev_token,
  2076. dai_data->port_config.usb_audio.bit_width,
  2077. dai_data->port_config.usb_audio.data_format,
  2078. dai_data->port_config.usb_audio.num_channels,
  2079. dai_data->port_config.usb_audio.sample_rate);
  2080. return 0;
  2081. }
  2082. static int msm_dai_q6_bt_fm_hw_params(struct snd_pcm_hw_params *params,
  2083. struct snd_soc_dai *dai, int stream)
  2084. {
  2085. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2086. dai_data->channels = params_channels(params);
  2087. dai_data->rate = params_rate(params);
  2088. dev_dbg(dai->dev, "channels %d sample rate %d entered\n",
  2089. dai_data->channels, dai_data->rate);
  2090. memset(&dai_data->port_config, 0, sizeof(dai_data->port_config));
  2091. pr_debug("%s: setting bt_fm parameters\n", __func__);
  2092. dai_data->port_config.int_bt_fm.bt_fm_cfg_minor_version =
  2093. AFE_API_VERSION_INTERNAL_BT_FM_CONFIG;
  2094. dai_data->port_config.int_bt_fm.num_channels = dai_data->channels;
  2095. dai_data->port_config.int_bt_fm.sample_rate = dai_data->rate;
  2096. dai_data->port_config.int_bt_fm.bit_width = 16;
  2097. return 0;
  2098. }
  2099. static int msm_dai_q6_afe_rtproxy_hw_params(struct snd_pcm_hw_params *params,
  2100. struct snd_soc_dai *dai)
  2101. {
  2102. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2103. dai_data->rate = params_rate(params);
  2104. dai_data->port_config.rtproxy.num_channels = params_channels(params);
  2105. dai_data->port_config.rtproxy.sample_rate = params_rate(params);
  2106. pr_debug("channel %d entered,dai_id: %d,rate: %d\n",
  2107. dai_data->port_config.rtproxy.num_channels, dai->id, dai_data->rate);
  2108. dai_data->port_config.rtproxy.rt_proxy_cfg_minor_version =
  2109. AFE_API_VERSION_RT_PROXY_CONFIG;
  2110. dai_data->port_config.rtproxy.bit_width = 16; /* Q6 only supports 16 */
  2111. dai_data->port_config.rtproxy.interleaved = 1;
  2112. dai_data->port_config.rtproxy.frame_size = params_period_bytes(params);
  2113. dai_data->port_config.rtproxy.jitter_allowance =
  2114. dai_data->port_config.rtproxy.frame_size/2;
  2115. dai_data->port_config.rtproxy.low_water_mark = 0;
  2116. dai_data->port_config.rtproxy.high_water_mark = 0;
  2117. return 0;
  2118. }
  2119. static int msm_dai_q6_pseudo_port_hw_params(struct snd_pcm_hw_params *params,
  2120. struct snd_soc_dai *dai, int stream)
  2121. {
  2122. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2123. dai_data->channels = params_channels(params);
  2124. dai_data->rate = params_rate(params);
  2125. /* Q6 only supports 16 as now */
  2126. dai_data->port_config.pseudo_port.pseud_port_cfg_minor_version =
  2127. AFE_API_VERSION_PSEUDO_PORT_CONFIG;
  2128. dai_data->port_config.pseudo_port.num_channels =
  2129. params_channels(params);
  2130. dai_data->port_config.pseudo_port.bit_width = 16;
  2131. dai_data->port_config.pseudo_port.data_format = 0;
  2132. dai_data->port_config.pseudo_port.timing_mode =
  2133. AFE_PSEUDOPORT_TIMING_MODE_TIMER;
  2134. dai_data->port_config.pseudo_port.sample_rate = params_rate(params);
  2135. dev_dbg(dai->dev, "%s: bit_wd[%hu] num_channels [%hu] format[%hu]\n"
  2136. "timing Mode %hu sample_rate %d\n", __func__,
  2137. dai_data->port_config.pseudo_port.bit_width,
  2138. dai_data->port_config.pseudo_port.num_channels,
  2139. dai_data->port_config.pseudo_port.data_format,
  2140. dai_data->port_config.pseudo_port.timing_mode,
  2141. dai_data->port_config.pseudo_port.sample_rate);
  2142. return 0;
  2143. }
  2144. /* Current implementation assumes hw_param is called once
  2145. * This may not be the case but what to do when ADM and AFE
  2146. * port are already opened and parameter changes
  2147. */
  2148. static int msm_dai_q6_hw_params(struct snd_pcm_substream *substream,
  2149. struct snd_pcm_hw_params *params,
  2150. struct snd_soc_dai *dai)
  2151. {
  2152. int rc = 0;
  2153. switch (dai->id) {
  2154. case PRIMARY_I2S_TX:
  2155. case PRIMARY_I2S_RX:
  2156. case SECONDARY_I2S_RX:
  2157. rc = msm_dai_q6_cdc_hw_params(params, dai, substream->stream);
  2158. break;
  2159. case MI2S_RX:
  2160. rc = msm_dai_q6_i2s_hw_params(params, dai, substream->stream);
  2161. break;
  2162. case SLIMBUS_0_RX:
  2163. case SLIMBUS_1_RX:
  2164. case SLIMBUS_2_RX:
  2165. case SLIMBUS_3_RX:
  2166. case SLIMBUS_4_RX:
  2167. case SLIMBUS_5_RX:
  2168. case SLIMBUS_6_RX:
  2169. case SLIMBUS_7_RX:
  2170. case SLIMBUS_8_RX:
  2171. case SLIMBUS_9_RX:
  2172. case SLIMBUS_0_TX:
  2173. case SLIMBUS_1_TX:
  2174. case SLIMBUS_2_TX:
  2175. case SLIMBUS_3_TX:
  2176. case SLIMBUS_4_TX:
  2177. case SLIMBUS_5_TX:
  2178. case SLIMBUS_6_TX:
  2179. case SLIMBUS_7_TX:
  2180. case SLIMBUS_8_TX:
  2181. case SLIMBUS_9_TX:
  2182. rc = msm_dai_q6_slim_bus_hw_params(params, dai,
  2183. substream->stream);
  2184. break;
  2185. case INT_BT_SCO_RX:
  2186. case INT_BT_SCO_TX:
  2187. case INT_BT_A2DP_RX:
  2188. case INT_FM_RX:
  2189. case INT_FM_TX:
  2190. rc = msm_dai_q6_bt_fm_hw_params(params, dai, substream->stream);
  2191. break;
  2192. case AFE_PORT_ID_USB_RX:
  2193. case AFE_PORT_ID_USB_TX:
  2194. rc = msm_dai_q6_usb_audio_hw_params(params, dai,
  2195. substream->stream);
  2196. break;
  2197. case RT_PROXY_DAI_001_TX:
  2198. case RT_PROXY_DAI_001_RX:
  2199. case RT_PROXY_DAI_002_TX:
  2200. case RT_PROXY_DAI_002_RX:
  2201. rc = msm_dai_q6_afe_rtproxy_hw_params(params, dai);
  2202. break;
  2203. case VOICE_PLAYBACK_TX:
  2204. case VOICE2_PLAYBACK_TX:
  2205. case VOICE_RECORD_RX:
  2206. case VOICE_RECORD_TX:
  2207. rc = msm_dai_q6_pseudo_port_hw_params(params,
  2208. dai, substream->stream);
  2209. break;
  2210. default:
  2211. dev_err(dai->dev, "invalid AFE port ID 0x%x\n", dai->id);
  2212. rc = -EINVAL;
  2213. break;
  2214. }
  2215. return rc;
  2216. }
  2217. static void msm_dai_q6_shutdown(struct snd_pcm_substream *substream,
  2218. struct snd_soc_dai *dai)
  2219. {
  2220. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2221. int rc = 0;
  2222. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  2223. pr_debug("%s: stop pseudo port:%d\n", __func__, dai->id);
  2224. rc = afe_close(dai->id); /* can block */
  2225. if (rc < 0)
  2226. dev_err(dai->dev, "fail to close AFE port\n");
  2227. pr_debug("%s: dai_data->status_mask = %ld\n", __func__,
  2228. *dai_data->status_mask);
  2229. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  2230. }
  2231. }
  2232. static int msm_dai_q6_cdc_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2233. {
  2234. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2235. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  2236. case SND_SOC_DAIFMT_CBS_CFS:
  2237. dai_data->port_config.i2s.ws_src = 1; /* CPU is master */
  2238. break;
  2239. case SND_SOC_DAIFMT_CBM_CFM:
  2240. dai_data->port_config.i2s.ws_src = 0; /* CPU is slave */
  2241. break;
  2242. default:
  2243. pr_err("%s: fmt 0x%x\n",
  2244. __func__, fmt & SND_SOC_DAIFMT_MASTER_MASK);
  2245. return -EINVAL;
  2246. }
  2247. return 0;
  2248. }
  2249. static int msm_dai_q6_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2250. {
  2251. int rc = 0;
  2252. dev_dbg(dai->dev, "%s: id = %d fmt[%d]\n", __func__,
  2253. dai->id, fmt);
  2254. switch (dai->id) {
  2255. case PRIMARY_I2S_TX:
  2256. case PRIMARY_I2S_RX:
  2257. case MI2S_RX:
  2258. case SECONDARY_I2S_RX:
  2259. rc = msm_dai_q6_cdc_set_fmt(dai, fmt);
  2260. break;
  2261. default:
  2262. dev_err(dai->dev, "invalid cpu_dai id 0x%x\n", dai->id);
  2263. rc = -EINVAL;
  2264. break;
  2265. }
  2266. return rc;
  2267. }
  2268. static int msm_dai_q6_set_channel_map(struct snd_soc_dai *dai,
  2269. unsigned int tx_num, unsigned int *tx_slot,
  2270. unsigned int rx_num, unsigned int *rx_slot)
  2271. {
  2272. int rc = 0;
  2273. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2274. unsigned int i = 0;
  2275. dev_dbg(dai->dev, "%s: id = %d\n", __func__, dai->id);
  2276. switch (dai->id) {
  2277. case SLIMBUS_0_RX:
  2278. case SLIMBUS_1_RX:
  2279. case SLIMBUS_2_RX:
  2280. case SLIMBUS_3_RX:
  2281. case SLIMBUS_4_RX:
  2282. case SLIMBUS_5_RX:
  2283. case SLIMBUS_6_RX:
  2284. case SLIMBUS_7_RX:
  2285. case SLIMBUS_8_RX:
  2286. case SLIMBUS_9_RX:
  2287. /*
  2288. * channel number to be between 128 and 255.
  2289. * For RX port use channel numbers
  2290. * from 138 to 144 for pre-Taiko
  2291. * from 144 to 159 for Taiko
  2292. */
  2293. if (!rx_slot) {
  2294. pr_err("%s: rx slot not found\n", __func__);
  2295. return -EINVAL;
  2296. }
  2297. if (rx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  2298. pr_err("%s: invalid rx num %d\n", __func__, rx_num);
  2299. return -EINVAL;
  2300. }
  2301. for (i = 0; i < rx_num; i++) {
  2302. dai_data->port_config.slim_sch.shared_ch_mapping[i] =
  2303. rx_slot[i];
  2304. pr_debug("%s: find number of channels[%d] ch[%d]\n",
  2305. __func__, i, rx_slot[i]);
  2306. }
  2307. dai_data->port_config.slim_sch.num_channels = rx_num;
  2308. pr_debug("%s: SLIMBUS_%d_RX cnt[%d] ch[%d %d]\n", __func__,
  2309. (dai->id - SLIMBUS_0_RX) / 2, rx_num,
  2310. dai_data->port_config.slim_sch.shared_ch_mapping[0],
  2311. dai_data->port_config.slim_sch.shared_ch_mapping[1]);
  2312. break;
  2313. case SLIMBUS_0_TX:
  2314. case SLIMBUS_1_TX:
  2315. case SLIMBUS_2_TX:
  2316. case SLIMBUS_3_TX:
  2317. case SLIMBUS_4_TX:
  2318. case SLIMBUS_5_TX:
  2319. case SLIMBUS_6_TX:
  2320. case SLIMBUS_7_TX:
  2321. case SLIMBUS_8_TX:
  2322. case SLIMBUS_9_TX:
  2323. /*
  2324. * channel number to be between 128 and 255.
  2325. * For TX port use channel numbers
  2326. * from 128 to 137 for pre-Taiko
  2327. * from 128 to 143 for Taiko
  2328. */
  2329. if (!tx_slot) {
  2330. pr_err("%s: tx slot not found\n", __func__);
  2331. return -EINVAL;
  2332. }
  2333. if (tx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  2334. pr_err("%s: invalid tx num %d\n", __func__, tx_num);
  2335. return -EINVAL;
  2336. }
  2337. for (i = 0; i < tx_num; i++) {
  2338. dai_data->port_config.slim_sch.shared_ch_mapping[i] =
  2339. tx_slot[i];
  2340. pr_debug("%s: find number of channels[%d] ch[%d]\n",
  2341. __func__, i, tx_slot[i]);
  2342. }
  2343. dai_data->port_config.slim_sch.num_channels = tx_num;
  2344. pr_debug("%s:SLIMBUS_%d_TX cnt[%d] ch[%d %d]\n", __func__,
  2345. (dai->id - SLIMBUS_0_TX) / 2, tx_num,
  2346. dai_data->port_config.slim_sch.shared_ch_mapping[0],
  2347. dai_data->port_config.slim_sch.shared_ch_mapping[1]);
  2348. break;
  2349. default:
  2350. dev_err(dai->dev, "invalid cpu_dai id 0x%x\n", dai->id);
  2351. rc = -EINVAL;
  2352. break;
  2353. }
  2354. return rc;
  2355. }
  2356. static struct snd_soc_dai_ops msm_dai_q6_ops = {
  2357. .prepare = msm_dai_q6_prepare,
  2358. .hw_params = msm_dai_q6_hw_params,
  2359. .shutdown = msm_dai_q6_shutdown,
  2360. .set_fmt = msm_dai_q6_set_fmt,
  2361. .set_channel_map = msm_dai_q6_set_channel_map,
  2362. };
  2363. static int msm_dai_q6_cal_info_put(struct snd_kcontrol *kcontrol,
  2364. struct snd_ctl_elem_value *ucontrol)
  2365. {
  2366. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2367. u16 port_id = ((struct soc_enum *)
  2368. kcontrol->private_value)->reg;
  2369. dai_data->cal_mode = ucontrol->value.integer.value[0];
  2370. pr_debug("%s: setting cal_mode to %d\n",
  2371. __func__, dai_data->cal_mode);
  2372. afe_set_cal_mode(port_id, dai_data->cal_mode);
  2373. return 0;
  2374. }
  2375. static int msm_dai_q6_cal_info_get(struct snd_kcontrol *kcontrol,
  2376. struct snd_ctl_elem_value *ucontrol)
  2377. {
  2378. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2379. ucontrol->value.integer.value[0] = dai_data->cal_mode;
  2380. return 0;
  2381. }
  2382. static int msm_dai_q6_sb_format_put(struct snd_kcontrol *kcontrol,
  2383. struct snd_ctl_elem_value *ucontrol)
  2384. {
  2385. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2386. int value = ucontrol->value.integer.value[0];
  2387. if (dai_data) {
  2388. dai_data->port_config.slim_sch.data_format = value;
  2389. pr_debug("%s: format = %d\n", __func__, value);
  2390. }
  2391. return 0;
  2392. }
  2393. static int msm_dai_q6_sb_format_get(struct snd_kcontrol *kcontrol,
  2394. struct snd_ctl_elem_value *ucontrol)
  2395. {
  2396. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2397. if (dai_data)
  2398. ucontrol->value.integer.value[0] =
  2399. dai_data->port_config.slim_sch.data_format;
  2400. return 0;
  2401. }
  2402. static int msm_dai_q6_usb_audio_cfg_put(struct snd_kcontrol *kcontrol,
  2403. struct snd_ctl_elem_value *ucontrol)
  2404. {
  2405. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2406. u32 val = ucontrol->value.integer.value[0];
  2407. if (dai_data) {
  2408. dai_data->port_config.usb_audio.dev_token = val;
  2409. pr_debug("%s: dev_token = 0x%x\n", __func__,
  2410. dai_data->port_config.usb_audio.dev_token);
  2411. } else {
  2412. pr_err("%s: dai_data is NULL\n", __func__);
  2413. }
  2414. return 0;
  2415. }
  2416. static int msm_dai_q6_usb_audio_cfg_get(struct snd_kcontrol *kcontrol,
  2417. struct snd_ctl_elem_value *ucontrol)
  2418. {
  2419. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2420. if (dai_data) {
  2421. ucontrol->value.integer.value[0] =
  2422. dai_data->port_config.usb_audio.dev_token;
  2423. pr_debug("%s: dev_token = 0x%x\n", __func__,
  2424. dai_data->port_config.usb_audio.dev_token);
  2425. } else {
  2426. pr_err("%s: dai_data is NULL\n", __func__);
  2427. }
  2428. return 0;
  2429. }
  2430. static int msm_dai_q6_usb_audio_endian_cfg_put(struct snd_kcontrol *kcontrol,
  2431. struct snd_ctl_elem_value *ucontrol)
  2432. {
  2433. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2434. u32 val = ucontrol->value.integer.value[0];
  2435. if (dai_data) {
  2436. dai_data->port_config.usb_audio.endian = val;
  2437. pr_debug("%s: endian = 0x%x\n", __func__,
  2438. dai_data->port_config.usb_audio.endian);
  2439. } else {
  2440. pr_err("%s: dai_data is NULL\n", __func__);
  2441. return -EINVAL;
  2442. }
  2443. return 0;
  2444. }
  2445. static int msm_dai_q6_usb_audio_endian_cfg_get(struct snd_kcontrol *kcontrol,
  2446. struct snd_ctl_elem_value *ucontrol)
  2447. {
  2448. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2449. if (dai_data) {
  2450. ucontrol->value.integer.value[0] =
  2451. dai_data->port_config.usb_audio.endian;
  2452. pr_debug("%s: endian = 0x%x\n", __func__,
  2453. dai_data->port_config.usb_audio.endian);
  2454. } else {
  2455. pr_err("%s: dai_data is NULL\n", __func__);
  2456. return -EINVAL;
  2457. }
  2458. return 0;
  2459. }
  2460. static int msm_dai_q6_usb_audio_svc_interval_put(struct snd_kcontrol *kcontrol,
  2461. struct snd_ctl_elem_value *ucontrol)
  2462. {
  2463. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2464. u32 val = ucontrol->value.integer.value[0];
  2465. if (!dai_data) {
  2466. pr_err("%s: dai_data is NULL\n", __func__);
  2467. return -EINVAL;
  2468. }
  2469. dai_data->port_config.usb_audio.service_interval = val;
  2470. pr_debug("%s: new service interval = %u\n", __func__,
  2471. dai_data->port_config.usb_audio.service_interval);
  2472. return 0;
  2473. }
  2474. static int msm_dai_q6_usb_audio_svc_interval_get(struct snd_kcontrol *kcontrol,
  2475. struct snd_ctl_elem_value *ucontrol)
  2476. {
  2477. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2478. if (!dai_data) {
  2479. pr_err("%s: dai_data is NULL\n", __func__);
  2480. return -EINVAL;
  2481. }
  2482. ucontrol->value.integer.value[0] =
  2483. dai_data->port_config.usb_audio.service_interval;
  2484. pr_debug("%s: service interval = %d\n", __func__,
  2485. dai_data->port_config.usb_audio.service_interval);
  2486. return 0;
  2487. }
  2488. static int msm_dai_q6_afe_enc_cfg_info(struct snd_kcontrol *kcontrol,
  2489. struct snd_ctl_elem_info *uinfo)
  2490. {
  2491. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  2492. uinfo->count = sizeof(struct afe_enc_config);
  2493. return 0;
  2494. }
  2495. static int msm_dai_q6_afe_enc_cfg_get(struct snd_kcontrol *kcontrol,
  2496. struct snd_ctl_elem_value *ucontrol)
  2497. {
  2498. int ret = 0;
  2499. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2500. if (dai_data) {
  2501. int format_size = sizeof(dai_data->enc_config.format);
  2502. pr_debug("%s: encoder config for %d format\n",
  2503. __func__, dai_data->enc_config.format);
  2504. memcpy(ucontrol->value.bytes.data,
  2505. &dai_data->enc_config.format,
  2506. format_size);
  2507. switch (dai_data->enc_config.format) {
  2508. case ENC_FMT_SBC:
  2509. memcpy(ucontrol->value.bytes.data + format_size,
  2510. &dai_data->enc_config.data,
  2511. sizeof(struct asm_sbc_enc_cfg_t));
  2512. break;
  2513. case ENC_FMT_AAC_V2:
  2514. memcpy(ucontrol->value.bytes.data + format_size,
  2515. &dai_data->enc_config.data,
  2516. sizeof(struct asm_aac_enc_cfg_t));
  2517. break;
  2518. case ENC_FMT_APTX:
  2519. memcpy(ucontrol->value.bytes.data + format_size,
  2520. &dai_data->enc_config.data,
  2521. sizeof(struct asm_aptx_enc_cfg_t));
  2522. break;
  2523. case ENC_FMT_APTX_HD:
  2524. memcpy(ucontrol->value.bytes.data + format_size,
  2525. &dai_data->enc_config.data,
  2526. sizeof(struct asm_custom_enc_cfg_t));
  2527. break;
  2528. case ENC_FMT_CELT:
  2529. memcpy(ucontrol->value.bytes.data + format_size,
  2530. &dai_data->enc_config.data,
  2531. sizeof(struct asm_celt_enc_cfg_t));
  2532. break;
  2533. case ENC_FMT_LDAC:
  2534. memcpy(ucontrol->value.bytes.data + format_size,
  2535. &dai_data->enc_config.data,
  2536. sizeof(struct asm_ldac_enc_cfg_t));
  2537. break;
  2538. case ENC_FMT_APTX_ADAPTIVE:
  2539. memcpy(ucontrol->value.bytes.data + format_size,
  2540. &dai_data->enc_config.data,
  2541. sizeof(struct asm_aptx_ad_enc_cfg_t));
  2542. break;
  2543. default:
  2544. pr_debug("%s: unknown format = %d\n",
  2545. __func__, dai_data->enc_config.format);
  2546. ret = -EINVAL;
  2547. break;
  2548. }
  2549. }
  2550. return ret;
  2551. }
  2552. static int msm_dai_q6_afe_enc_cfg_put(struct snd_kcontrol *kcontrol,
  2553. struct snd_ctl_elem_value *ucontrol)
  2554. {
  2555. int ret = 0;
  2556. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2557. if (dai_data) {
  2558. int format_size = sizeof(dai_data->enc_config.format);
  2559. memset(&dai_data->enc_config, 0x0,
  2560. sizeof(struct afe_enc_config));
  2561. memcpy(&dai_data->enc_config.format,
  2562. ucontrol->value.bytes.data,
  2563. format_size);
  2564. pr_debug("%s: Received encoder config for %d format\n",
  2565. __func__, dai_data->enc_config.format);
  2566. switch (dai_data->enc_config.format) {
  2567. case ENC_FMT_SBC:
  2568. memcpy(&dai_data->enc_config.data,
  2569. ucontrol->value.bytes.data + format_size,
  2570. sizeof(struct asm_sbc_enc_cfg_t));
  2571. break;
  2572. case ENC_FMT_AAC_V2:
  2573. memcpy(&dai_data->enc_config.data,
  2574. ucontrol->value.bytes.data + format_size,
  2575. sizeof(struct asm_aac_enc_cfg_t));
  2576. break;
  2577. case ENC_FMT_APTX:
  2578. memcpy(&dai_data->enc_config.data,
  2579. ucontrol->value.bytes.data + format_size,
  2580. sizeof(struct asm_aptx_enc_cfg_t));
  2581. break;
  2582. case ENC_FMT_APTX_HD:
  2583. memcpy(&dai_data->enc_config.data,
  2584. ucontrol->value.bytes.data + format_size,
  2585. sizeof(struct asm_custom_enc_cfg_t));
  2586. break;
  2587. case ENC_FMT_CELT:
  2588. memcpy(&dai_data->enc_config.data,
  2589. ucontrol->value.bytes.data + format_size,
  2590. sizeof(struct asm_celt_enc_cfg_t));
  2591. break;
  2592. case ENC_FMT_LDAC:
  2593. memcpy(&dai_data->enc_config.data,
  2594. ucontrol->value.bytes.data + format_size,
  2595. sizeof(struct asm_ldac_enc_cfg_t));
  2596. break;
  2597. case ENC_FMT_APTX_ADAPTIVE:
  2598. memcpy(&dai_data->enc_config.data,
  2599. ucontrol->value.bytes.data + format_size,
  2600. sizeof(struct asm_aptx_ad_enc_cfg_t));
  2601. break;
  2602. default:
  2603. pr_debug("%s: Ignore enc config for unknown format = %d\n",
  2604. __func__, dai_data->enc_config.format);
  2605. ret = -EINVAL;
  2606. break;
  2607. }
  2608. } else
  2609. ret = -EINVAL;
  2610. return ret;
  2611. }
  2612. static const char *const afe_chs_text[] = {"Zero", "One", "Two"};
  2613. static const struct soc_enum afe_chs_enum[] = {
  2614. SOC_ENUM_SINGLE_EXT(3, afe_chs_text),
  2615. };
  2616. static const char *const afe_bit_format_text[] = {"S16_LE", "S24_LE",
  2617. "S32_LE"};
  2618. static const struct soc_enum afe_bit_format_enum[] = {
  2619. SOC_ENUM_SINGLE_EXT(3, afe_bit_format_text),
  2620. };
  2621. static const char *const tws_chs_mode_text[] = {"Zero", "One", "Two"};
  2622. static const struct soc_enum tws_chs_mode_enum[] = {
  2623. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tws_chs_mode_text), tws_chs_mode_text),
  2624. };
  2625. static int msm_dai_q6_afe_input_channel_get(struct snd_kcontrol *kcontrol,
  2626. struct snd_ctl_elem_value *ucontrol)
  2627. {
  2628. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2629. if (dai_data) {
  2630. ucontrol->value.integer.value[0] = dai_data->afe_rx_in_channels;
  2631. pr_debug("%s:afe input channel = %d\n",
  2632. __func__, dai_data->afe_rx_in_channels);
  2633. }
  2634. return 0;
  2635. }
  2636. static int msm_dai_q6_afe_input_channel_put(struct snd_kcontrol *kcontrol,
  2637. struct snd_ctl_elem_value *ucontrol)
  2638. {
  2639. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2640. if (dai_data) {
  2641. dai_data->afe_rx_in_channels = ucontrol->value.integer.value[0];
  2642. pr_debug("%s: updating afe input channel : %d\n",
  2643. __func__, dai_data->afe_rx_in_channels);
  2644. }
  2645. return 0;
  2646. }
  2647. static int msm_dai_q6_tws_channel_mode_get(struct snd_kcontrol *kcontrol,
  2648. struct snd_ctl_elem_value *ucontrol)
  2649. {
  2650. struct snd_soc_dai *dai = kcontrol->private_data;
  2651. struct msm_dai_q6_dai_data *dai_data = NULL;
  2652. if (dai)
  2653. dai_data = dev_get_drvdata(dai->dev);
  2654. if (dai_data) {
  2655. ucontrol->value.integer.value[0] =
  2656. dai_data->enc_config.mono_mode;
  2657. pr_debug("%s:tws channel mode = %d\n",
  2658. __func__, dai_data->enc_config.mono_mode);
  2659. }
  2660. return 0;
  2661. }
  2662. static int msm_dai_q6_tws_channel_mode_put(struct snd_kcontrol *kcontrol,
  2663. struct snd_ctl_elem_value *ucontrol)
  2664. {
  2665. struct snd_soc_dai *dai = kcontrol->private_data;
  2666. struct msm_dai_q6_dai_data *dai_data = NULL;
  2667. int ret = 0;
  2668. if (dai)
  2669. dai_data = dev_get_drvdata(dai->dev);
  2670. if (dai_data && (dai_data->enc_config.format == ENC_FMT_APTX)) {
  2671. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  2672. ret = afe_set_tws_channel_mode(dai->id,
  2673. ucontrol->value.integer.value[0]);
  2674. if (ret < 0) {
  2675. pr_err("%s: channel mode setting failed for TWS\n",
  2676. __func__);
  2677. goto exit;
  2678. } else {
  2679. pr_debug("%s: updating tws channel mode : %d\n",
  2680. __func__, dai_data->enc_config.mono_mode);
  2681. }
  2682. }
  2683. if (ucontrol->value.integer.value[0] ==
  2684. MSM_DAI_TWS_CHANNEL_MODE_ONE ||
  2685. ucontrol->value.integer.value[0] ==
  2686. MSM_DAI_TWS_CHANNEL_MODE_TWO)
  2687. dai_data->enc_config.mono_mode =
  2688. ucontrol->value.integer.value[0];
  2689. else
  2690. return -EINVAL;
  2691. }
  2692. exit:
  2693. return ret;
  2694. }
  2695. static int msm_dai_q6_afe_input_bit_format_get(
  2696. struct snd_kcontrol *kcontrol,
  2697. struct snd_ctl_elem_value *ucontrol)
  2698. {
  2699. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2700. if (!dai_data) {
  2701. pr_err("%s: Invalid dai data\n", __func__);
  2702. return -EINVAL;
  2703. }
  2704. switch (dai_data->afe_rx_in_bitformat) {
  2705. case SNDRV_PCM_FORMAT_S32_LE:
  2706. ucontrol->value.integer.value[0] = 2;
  2707. break;
  2708. case SNDRV_PCM_FORMAT_S24_LE:
  2709. ucontrol->value.integer.value[0] = 1;
  2710. break;
  2711. case SNDRV_PCM_FORMAT_S16_LE:
  2712. default:
  2713. ucontrol->value.integer.value[0] = 0;
  2714. break;
  2715. }
  2716. pr_debug("%s: afe input bit format : %ld\n",
  2717. __func__, ucontrol->value.integer.value[0]);
  2718. return 0;
  2719. }
  2720. static int msm_dai_q6_afe_input_bit_format_put(
  2721. struct snd_kcontrol *kcontrol,
  2722. struct snd_ctl_elem_value *ucontrol)
  2723. {
  2724. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2725. if (!dai_data) {
  2726. pr_err("%s: Invalid dai data\n", __func__);
  2727. return -EINVAL;
  2728. }
  2729. switch (ucontrol->value.integer.value[0]) {
  2730. case 2:
  2731. dai_data->afe_rx_in_bitformat = SNDRV_PCM_FORMAT_S32_LE;
  2732. break;
  2733. case 1:
  2734. dai_data->afe_rx_in_bitformat = SNDRV_PCM_FORMAT_S24_LE;
  2735. break;
  2736. case 0:
  2737. default:
  2738. dai_data->afe_rx_in_bitformat = SNDRV_PCM_FORMAT_S16_LE;
  2739. break;
  2740. }
  2741. pr_debug("%s: updating afe input bit format : %d\n",
  2742. __func__, dai_data->afe_rx_in_bitformat);
  2743. return 0;
  2744. }
  2745. static int msm_dai_q6_afe_output_bit_format_get(
  2746. struct snd_kcontrol *kcontrol,
  2747. struct snd_ctl_elem_value *ucontrol)
  2748. {
  2749. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2750. if (!dai_data) {
  2751. pr_err("%s: Invalid dai data\n", __func__);
  2752. return -EINVAL;
  2753. }
  2754. switch (dai_data->afe_tx_out_bitformat) {
  2755. case SNDRV_PCM_FORMAT_S32_LE:
  2756. ucontrol->value.integer.value[0] = 2;
  2757. break;
  2758. case SNDRV_PCM_FORMAT_S24_LE:
  2759. ucontrol->value.integer.value[0] = 1;
  2760. break;
  2761. case SNDRV_PCM_FORMAT_S16_LE:
  2762. default:
  2763. ucontrol->value.integer.value[0] = 0;
  2764. break;
  2765. }
  2766. pr_debug("%s: afe output bit format : %ld\n",
  2767. __func__, ucontrol->value.integer.value[0]);
  2768. return 0;
  2769. }
  2770. static int msm_dai_q6_afe_output_bit_format_put(
  2771. struct snd_kcontrol *kcontrol,
  2772. struct snd_ctl_elem_value *ucontrol)
  2773. {
  2774. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2775. if (!dai_data) {
  2776. pr_err("%s: Invalid dai data\n", __func__);
  2777. return -EINVAL;
  2778. }
  2779. switch (ucontrol->value.integer.value[0]) {
  2780. case 2:
  2781. dai_data->afe_tx_out_bitformat = SNDRV_PCM_FORMAT_S32_LE;
  2782. break;
  2783. case 1:
  2784. dai_data->afe_tx_out_bitformat = SNDRV_PCM_FORMAT_S24_LE;
  2785. break;
  2786. case 0:
  2787. default:
  2788. dai_data->afe_tx_out_bitformat = SNDRV_PCM_FORMAT_S16_LE;
  2789. break;
  2790. }
  2791. pr_debug("%s: updating afe output bit format : %d\n",
  2792. __func__, dai_data->afe_tx_out_bitformat);
  2793. return 0;
  2794. }
  2795. static int msm_dai_q6_afe_output_channel_get(struct snd_kcontrol *kcontrol,
  2796. struct snd_ctl_elem_value *ucontrol)
  2797. {
  2798. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2799. if (dai_data) {
  2800. ucontrol->value.integer.value[0] =
  2801. dai_data->afe_tx_out_channels;
  2802. pr_debug("%s:afe output channel = %d\n",
  2803. __func__, dai_data->afe_tx_out_channels);
  2804. }
  2805. return 0;
  2806. }
  2807. static int msm_dai_q6_afe_output_channel_put(struct snd_kcontrol *kcontrol,
  2808. struct snd_ctl_elem_value *ucontrol)
  2809. {
  2810. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2811. if (dai_data) {
  2812. dai_data->afe_tx_out_channels =
  2813. ucontrol->value.integer.value[0];
  2814. pr_debug("%s: updating afe output channel : %d\n",
  2815. __func__, dai_data->afe_tx_out_channels);
  2816. }
  2817. return 0;
  2818. }
  2819. static int msm_dai_q6_afe_scrambler_mode_get(
  2820. struct snd_kcontrol *kcontrol,
  2821. struct snd_ctl_elem_value *ucontrol)
  2822. {
  2823. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2824. if (!dai_data) {
  2825. pr_err("%s: Invalid dai data\n", __func__);
  2826. return -EINVAL;
  2827. }
  2828. ucontrol->value.integer.value[0] = dai_data->enc_config.scrambler_mode;
  2829. return 0;
  2830. }
  2831. static int msm_dai_q6_afe_scrambler_mode_put(
  2832. struct snd_kcontrol *kcontrol,
  2833. struct snd_ctl_elem_value *ucontrol)
  2834. {
  2835. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2836. if (!dai_data) {
  2837. pr_err("%s: Invalid dai data\n", __func__);
  2838. return -EINVAL;
  2839. }
  2840. dai_data->enc_config.scrambler_mode = ucontrol->value.integer.value[0];
  2841. pr_debug("%s: afe scrambler mode : %d\n",
  2842. __func__, dai_data->enc_config.scrambler_mode);
  2843. return 0;
  2844. }
  2845. static const struct snd_kcontrol_new afe_enc_config_controls[] = {
  2846. {
  2847. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  2848. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  2849. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2850. .name = "SLIM_7_RX Encoder Config",
  2851. .info = msm_dai_q6_afe_enc_cfg_info,
  2852. .get = msm_dai_q6_afe_enc_cfg_get,
  2853. .put = msm_dai_q6_afe_enc_cfg_put,
  2854. },
  2855. SOC_ENUM_EXT("AFE Input Channels", afe_chs_enum[0],
  2856. msm_dai_q6_afe_input_channel_get,
  2857. msm_dai_q6_afe_input_channel_put),
  2858. SOC_ENUM_EXT("AFE Input Bit Format", afe_bit_format_enum[0],
  2859. msm_dai_q6_afe_input_bit_format_get,
  2860. msm_dai_q6_afe_input_bit_format_put),
  2861. SOC_SINGLE_EXT("AFE Scrambler Mode",
  2862. 0, 0, 1, 0,
  2863. msm_dai_q6_afe_scrambler_mode_get,
  2864. msm_dai_q6_afe_scrambler_mode_put),
  2865. SOC_ENUM_EXT("TWS Channel Mode", tws_chs_mode_enum[0],
  2866. msm_dai_q6_tws_channel_mode_get,
  2867. msm_dai_q6_tws_channel_mode_put)
  2868. };
  2869. static int msm_dai_q6_afe_dec_cfg_info(struct snd_kcontrol *kcontrol,
  2870. struct snd_ctl_elem_info *uinfo)
  2871. {
  2872. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  2873. uinfo->count = sizeof(struct afe_dec_config);
  2874. return 0;
  2875. }
  2876. static int msm_dai_q6_afe_feedback_dec_cfg_get(struct snd_kcontrol *kcontrol,
  2877. struct snd_ctl_elem_value *ucontrol)
  2878. {
  2879. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2880. u32 format_size = 0;
  2881. if (!dai_data) {
  2882. pr_err("%s: Invalid dai data\n", __func__);
  2883. return -EINVAL;
  2884. }
  2885. format_size = sizeof(dai_data->dec_config.format);
  2886. memcpy(ucontrol->value.bytes.data,
  2887. &dai_data->dec_config.format,
  2888. format_size);
  2889. pr_debug("%s: abr_dec_cfg for %d format\n",
  2890. __func__, dai_data->dec_config.format);
  2891. memcpy(ucontrol->value.bytes.data + format_size,
  2892. &dai_data->dec_config.abr_dec_cfg,
  2893. sizeof(struct afe_imc_dec_enc_info));
  2894. return 0;
  2895. }
  2896. static int msm_dai_q6_afe_feedback_dec_cfg_put(struct snd_kcontrol *kcontrol,
  2897. struct snd_ctl_elem_value *ucontrol)
  2898. {
  2899. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2900. u32 format_size = 0;
  2901. if (!dai_data) {
  2902. pr_err("%s: Invalid dai data\n", __func__);
  2903. return -EINVAL;
  2904. }
  2905. memset(&dai_data->dec_config, 0x0,
  2906. sizeof(struct afe_dec_config));
  2907. format_size = sizeof(dai_data->dec_config.format);
  2908. memcpy(&dai_data->dec_config.format,
  2909. ucontrol->value.bytes.data,
  2910. format_size);
  2911. pr_debug("%s: abr_dec_cfg for %d format\n",
  2912. __func__, dai_data->dec_config.format);
  2913. memcpy(&dai_data->dec_config.abr_dec_cfg,
  2914. ucontrol->value.bytes.data + format_size,
  2915. sizeof(struct afe_imc_dec_enc_info));
  2916. dai_data->dec_config.abr_dec_cfg.is_abr_enabled = true;
  2917. return 0;
  2918. }
  2919. static int msm_dai_q6_afe_dec_cfg_get(struct snd_kcontrol *kcontrol,
  2920. struct snd_ctl_elem_value *ucontrol)
  2921. {
  2922. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2923. u32 format_size = 0;
  2924. int ret = 0;
  2925. if (!dai_data) {
  2926. pr_err("%s: Invalid dai data\n", __func__);
  2927. return -EINVAL;
  2928. }
  2929. format_size = sizeof(dai_data->dec_config.format);
  2930. memcpy(ucontrol->value.bytes.data,
  2931. &dai_data->dec_config.format,
  2932. format_size);
  2933. switch (dai_data->dec_config.format) {
  2934. case DEC_FMT_AAC_V2:
  2935. memcpy(ucontrol->value.bytes.data + format_size,
  2936. &dai_data->dec_config.data,
  2937. sizeof(struct asm_aac_dec_cfg_v2_t));
  2938. break;
  2939. case DEC_FMT_APTX_ADAPTIVE:
  2940. memcpy(ucontrol->value.bytes.data + format_size,
  2941. &dai_data->dec_config.data,
  2942. sizeof(struct asm_aptx_ad_dec_cfg_t));
  2943. break;
  2944. case DEC_FMT_SBC:
  2945. case DEC_FMT_MP3:
  2946. /* No decoder specific data available */
  2947. break;
  2948. default:
  2949. pr_err("%s: Invalid format %d\n",
  2950. __func__, dai_data->dec_config.format);
  2951. ret = -EINVAL;
  2952. break;
  2953. }
  2954. return ret;
  2955. }
  2956. static int msm_dai_q6_afe_dec_cfg_put(struct snd_kcontrol *kcontrol,
  2957. struct snd_ctl_elem_value *ucontrol)
  2958. {
  2959. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2960. u32 format_size = 0;
  2961. int ret = 0;
  2962. if (!dai_data) {
  2963. pr_err("%s: Invalid dai data\n", __func__);
  2964. return -EINVAL;
  2965. }
  2966. memset(&dai_data->dec_config, 0x0,
  2967. sizeof(struct afe_dec_config));
  2968. format_size = sizeof(dai_data->dec_config.format);
  2969. memcpy(&dai_data->dec_config.format,
  2970. ucontrol->value.bytes.data,
  2971. format_size);
  2972. pr_debug("%s: Received decoder config for %d format\n",
  2973. __func__, dai_data->dec_config.format);
  2974. switch (dai_data->dec_config.format) {
  2975. case DEC_FMT_AAC_V2:
  2976. memcpy(&dai_data->dec_config.data,
  2977. ucontrol->value.bytes.data + format_size,
  2978. sizeof(struct asm_aac_dec_cfg_v2_t));
  2979. break;
  2980. case DEC_FMT_SBC:
  2981. memcpy(&dai_data->dec_config.data,
  2982. ucontrol->value.bytes.data + format_size,
  2983. sizeof(struct asm_sbc_dec_cfg_t));
  2984. break;
  2985. case DEC_FMT_APTX_ADAPTIVE:
  2986. memcpy(&dai_data->dec_config.data,
  2987. ucontrol->value.bytes.data + format_size,
  2988. sizeof(struct asm_aptx_ad_dec_cfg_t));
  2989. break;
  2990. default:
  2991. pr_err("%s: Invalid format %d\n",
  2992. __func__, dai_data->dec_config.format);
  2993. ret = -EINVAL;
  2994. break;
  2995. }
  2996. return ret;
  2997. }
  2998. static const struct snd_kcontrol_new afe_dec_config_controls[] = {
  2999. {
  3000. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  3001. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  3002. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3003. .name = "SLIM_7_TX Decoder Config",
  3004. .info = msm_dai_q6_afe_dec_cfg_info,
  3005. .get = msm_dai_q6_afe_feedback_dec_cfg_get,
  3006. .put = msm_dai_q6_afe_feedback_dec_cfg_put,
  3007. },
  3008. {
  3009. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  3010. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  3011. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3012. .name = "SLIM_9_TX Decoder Config",
  3013. .info = msm_dai_q6_afe_dec_cfg_info,
  3014. .get = msm_dai_q6_afe_dec_cfg_get,
  3015. .put = msm_dai_q6_afe_dec_cfg_put,
  3016. },
  3017. SOC_ENUM_EXT("AFE Output Channels", afe_chs_enum[0],
  3018. msm_dai_q6_afe_output_channel_get,
  3019. msm_dai_q6_afe_output_channel_put),
  3020. SOC_ENUM_EXT("AFE Output Bit Format", afe_bit_format_enum[0],
  3021. msm_dai_q6_afe_output_bit_format_get,
  3022. msm_dai_q6_afe_output_bit_format_put),
  3023. };
  3024. static int msm_dai_q6_slim_rx_drift_info(struct snd_kcontrol *kcontrol,
  3025. struct snd_ctl_elem_info *uinfo)
  3026. {
  3027. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  3028. uinfo->count = sizeof(struct afe_param_id_dev_timing_stats);
  3029. return 0;
  3030. }
  3031. static int msm_dai_q6_slim_rx_drift_get(struct snd_kcontrol *kcontrol,
  3032. struct snd_ctl_elem_value *ucontrol)
  3033. {
  3034. int ret = -EINVAL;
  3035. struct afe_param_id_dev_timing_stats timing_stats;
  3036. struct snd_soc_dai *dai = kcontrol->private_data;
  3037. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  3038. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  3039. pr_debug("%s: afe port not started. dai_data->status_mask = %ld\n",
  3040. __func__, *dai_data->status_mask);
  3041. goto done;
  3042. }
  3043. memset(&timing_stats, 0, sizeof(struct afe_param_id_dev_timing_stats));
  3044. ret = afe_get_av_dev_drift(&timing_stats, dai->id);
  3045. if (ret) {
  3046. pr_err("%s: Error getting AFE Drift for port %d, err=%d\n",
  3047. __func__, dai->id, ret);
  3048. goto done;
  3049. }
  3050. memcpy(ucontrol->value.bytes.data, (void *)&timing_stats,
  3051. sizeof(struct afe_param_id_dev_timing_stats));
  3052. done:
  3053. return ret;
  3054. }
  3055. static const char * const afe_cal_mode_text[] = {
  3056. "CAL_MODE_DEFAULT", "CAL_MODE_NONE"
  3057. };
  3058. static const struct soc_enum slim_2_rx_enum =
  3059. SOC_ENUM_SINGLE(SLIMBUS_2_RX, 0, ARRAY_SIZE(afe_cal_mode_text),
  3060. afe_cal_mode_text);
  3061. static const struct soc_enum rt_proxy_1_rx_enum =
  3062. SOC_ENUM_SINGLE(RT_PROXY_PORT_001_RX, 0, ARRAY_SIZE(afe_cal_mode_text),
  3063. afe_cal_mode_text);
  3064. static const struct soc_enum rt_proxy_1_tx_enum =
  3065. SOC_ENUM_SINGLE(RT_PROXY_PORT_001_TX, 0, ARRAY_SIZE(afe_cal_mode_text),
  3066. afe_cal_mode_text);
  3067. static const struct snd_kcontrol_new sb_config_controls[] = {
  3068. SOC_ENUM_EXT("SLIM_4_TX Format", sb_config_enum[0],
  3069. msm_dai_q6_sb_format_get,
  3070. msm_dai_q6_sb_format_put),
  3071. SOC_ENUM_EXT("SLIM_2_RX SetCalMode", slim_2_rx_enum,
  3072. msm_dai_q6_cal_info_get,
  3073. msm_dai_q6_cal_info_put),
  3074. SOC_ENUM_EXT("SLIM_2_RX Format", sb_config_enum[0],
  3075. msm_dai_q6_sb_format_get,
  3076. msm_dai_q6_sb_format_put)
  3077. };
  3078. static const struct snd_kcontrol_new rt_proxy_config_controls[] = {
  3079. SOC_ENUM_EXT("RT_PROXY_1_RX SetCalMode", rt_proxy_1_rx_enum,
  3080. msm_dai_q6_cal_info_get,
  3081. msm_dai_q6_cal_info_put),
  3082. SOC_ENUM_EXT("RT_PROXY_1_TX SetCalMode", rt_proxy_1_tx_enum,
  3083. msm_dai_q6_cal_info_get,
  3084. msm_dai_q6_cal_info_put),
  3085. };
  3086. static const struct snd_kcontrol_new usb_audio_cfg_controls[] = {
  3087. SOC_SINGLE_EXT("USB_AUDIO_RX dev_token", 0, 0, UINT_MAX, 0,
  3088. msm_dai_q6_usb_audio_cfg_get,
  3089. msm_dai_q6_usb_audio_cfg_put),
  3090. SOC_SINGLE_EXT("USB_AUDIO_RX endian", 0, 0, 1, 0,
  3091. msm_dai_q6_usb_audio_endian_cfg_get,
  3092. msm_dai_q6_usb_audio_endian_cfg_put),
  3093. SOC_SINGLE_EXT("USB_AUDIO_TX dev_token", 0, 0, UINT_MAX, 0,
  3094. msm_dai_q6_usb_audio_cfg_get,
  3095. msm_dai_q6_usb_audio_cfg_put),
  3096. SOC_SINGLE_EXT("USB_AUDIO_TX endian", 0, 0, 1, 0,
  3097. msm_dai_q6_usb_audio_endian_cfg_get,
  3098. msm_dai_q6_usb_audio_endian_cfg_put),
  3099. SOC_SINGLE_EXT("USB_AUDIO_RX service_interval", SND_SOC_NOPM, 0,
  3100. UINT_MAX, 0,
  3101. msm_dai_q6_usb_audio_svc_interval_get,
  3102. msm_dai_q6_usb_audio_svc_interval_put),
  3103. };
  3104. static const struct snd_kcontrol_new avd_drift_config_controls[] = {
  3105. {
  3106. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  3107. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3108. .name = "SLIMBUS_0_RX DRIFT",
  3109. .info = msm_dai_q6_slim_rx_drift_info,
  3110. .get = msm_dai_q6_slim_rx_drift_get,
  3111. },
  3112. {
  3113. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  3114. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3115. .name = "SLIMBUS_6_RX DRIFT",
  3116. .info = msm_dai_q6_slim_rx_drift_info,
  3117. .get = msm_dai_q6_slim_rx_drift_get,
  3118. },
  3119. {
  3120. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  3121. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3122. .name = "SLIMBUS_7_RX DRIFT",
  3123. .info = msm_dai_q6_slim_rx_drift_info,
  3124. .get = msm_dai_q6_slim_rx_drift_get,
  3125. },
  3126. };
  3127. static inline void msm_dai_q6_set_slim_dev_id(struct snd_soc_dai *dai)
  3128. {
  3129. int rc = 0;
  3130. int slim_dev_id = 0;
  3131. const char *q6_slim_dev_id = "qcom,msm-dai-q6-slim-dev-id";
  3132. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  3133. dai_data->port_config.slim_sch.slimbus_dev_id = AFE_SLIMBUS_DEVICE_1;
  3134. rc = of_property_read_u32(dai->dev->of_node, q6_slim_dev_id,
  3135. &slim_dev_id);
  3136. if (rc) {
  3137. dev_dbg(dai->dev,
  3138. "%s: missing %s in dt node\n", __func__, q6_slim_dev_id);
  3139. return;
  3140. }
  3141. dev_dbg(dai->dev, "%s: slim_dev_id = %d\n", __func__, slim_dev_id);
  3142. if (slim_dev_id >= AFE_SLIMBUS_DEVICE_1 &&
  3143. slim_dev_id <= AFE_SLIMBUS_DEVICE_2)
  3144. dai_data->port_config.slim_sch.slimbus_dev_id = slim_dev_id;
  3145. }
  3146. static int msm_dai_q6_dai_probe(struct snd_soc_dai *dai)
  3147. {
  3148. struct msm_dai_q6_dai_data *dai_data;
  3149. int rc = 0;
  3150. if (!dai) {
  3151. pr_err("%s: Invalid params dai\n", __func__);
  3152. return -EINVAL;
  3153. }
  3154. if (!dai->dev) {
  3155. pr_err("%s: Invalid params dai dev\n", __func__);
  3156. return -EINVAL;
  3157. }
  3158. dai_data = kzalloc(sizeof(struct msm_dai_q6_dai_data), GFP_KERNEL);
  3159. if (!dai_data)
  3160. return -ENOMEM;
  3161. else
  3162. dev_set_drvdata(dai->dev, dai_data);
  3163. msm_dai_q6_set_dai_id(dai);
  3164. if ((dai->id >= SLIMBUS_0_RX) && (dai->id <= SLIMBUS_9_TX))
  3165. msm_dai_q6_set_slim_dev_id(dai);
  3166. switch (dai->id) {
  3167. case SLIMBUS_4_TX:
  3168. rc = snd_ctl_add(dai->component->card->snd_card,
  3169. snd_ctl_new1(&sb_config_controls[0],
  3170. dai_data));
  3171. break;
  3172. case SLIMBUS_2_RX:
  3173. rc = snd_ctl_add(dai->component->card->snd_card,
  3174. snd_ctl_new1(&sb_config_controls[1],
  3175. dai_data));
  3176. rc = snd_ctl_add(dai->component->card->snd_card,
  3177. snd_ctl_new1(&sb_config_controls[2],
  3178. dai_data));
  3179. break;
  3180. case SLIMBUS_7_RX:
  3181. rc = snd_ctl_add(dai->component->card->snd_card,
  3182. snd_ctl_new1(&afe_enc_config_controls[0],
  3183. dai_data));
  3184. rc = snd_ctl_add(dai->component->card->snd_card,
  3185. snd_ctl_new1(&afe_enc_config_controls[1],
  3186. dai_data));
  3187. rc = snd_ctl_add(dai->component->card->snd_card,
  3188. snd_ctl_new1(&afe_enc_config_controls[2],
  3189. dai_data));
  3190. rc = snd_ctl_add(dai->component->card->snd_card,
  3191. snd_ctl_new1(&afe_enc_config_controls[3],
  3192. dai_data));
  3193. rc = snd_ctl_add(dai->component->card->snd_card,
  3194. snd_ctl_new1(&afe_enc_config_controls[4],
  3195. dai));
  3196. rc = snd_ctl_add(dai->component->card->snd_card,
  3197. snd_ctl_new1(&avd_drift_config_controls[2],
  3198. dai));
  3199. break;
  3200. case SLIMBUS_7_TX:
  3201. rc = snd_ctl_add(dai->component->card->snd_card,
  3202. snd_ctl_new1(&afe_dec_config_controls[0],
  3203. dai_data));
  3204. break;
  3205. case SLIMBUS_9_TX:
  3206. rc = snd_ctl_add(dai->component->card->snd_card,
  3207. snd_ctl_new1(&afe_dec_config_controls[1],
  3208. dai_data));
  3209. rc = snd_ctl_add(dai->component->card->snd_card,
  3210. snd_ctl_new1(&afe_dec_config_controls[2],
  3211. dai_data));
  3212. rc = snd_ctl_add(dai->component->card->snd_card,
  3213. snd_ctl_new1(&afe_dec_config_controls[3],
  3214. dai_data));
  3215. break;
  3216. case RT_PROXY_DAI_001_RX:
  3217. rc = snd_ctl_add(dai->component->card->snd_card,
  3218. snd_ctl_new1(&rt_proxy_config_controls[0],
  3219. dai_data));
  3220. break;
  3221. case RT_PROXY_DAI_001_TX:
  3222. rc = snd_ctl_add(dai->component->card->snd_card,
  3223. snd_ctl_new1(&rt_proxy_config_controls[1],
  3224. dai_data));
  3225. break;
  3226. case AFE_PORT_ID_USB_RX:
  3227. rc = snd_ctl_add(dai->component->card->snd_card,
  3228. snd_ctl_new1(&usb_audio_cfg_controls[0],
  3229. dai_data));
  3230. rc = snd_ctl_add(dai->component->card->snd_card,
  3231. snd_ctl_new1(&usb_audio_cfg_controls[1],
  3232. dai_data));
  3233. rc = snd_ctl_add(dai->component->card->snd_card,
  3234. snd_ctl_new1(&usb_audio_cfg_controls[4],
  3235. dai_data));
  3236. break;
  3237. case AFE_PORT_ID_USB_TX:
  3238. rc = snd_ctl_add(dai->component->card->snd_card,
  3239. snd_ctl_new1(&usb_audio_cfg_controls[2],
  3240. dai_data));
  3241. rc = snd_ctl_add(dai->component->card->snd_card,
  3242. snd_ctl_new1(&usb_audio_cfg_controls[3],
  3243. dai_data));
  3244. break;
  3245. case SLIMBUS_0_RX:
  3246. rc = snd_ctl_add(dai->component->card->snd_card,
  3247. snd_ctl_new1(&avd_drift_config_controls[0],
  3248. dai));
  3249. break;
  3250. case SLIMBUS_6_RX:
  3251. rc = snd_ctl_add(dai->component->card->snd_card,
  3252. snd_ctl_new1(&avd_drift_config_controls[1],
  3253. dai));
  3254. break;
  3255. }
  3256. if (rc < 0)
  3257. dev_err(dai->dev, "%s: err add config ctl, DAI = %s\n",
  3258. __func__, dai->name);
  3259. rc = msm_dai_q6_dai_add_route(dai);
  3260. return rc;
  3261. }
  3262. static int msm_dai_q6_dai_remove(struct snd_soc_dai *dai)
  3263. {
  3264. struct msm_dai_q6_dai_data *dai_data;
  3265. int rc;
  3266. dai_data = dev_get_drvdata(dai->dev);
  3267. /* If AFE port is still up, close it */
  3268. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  3269. pr_debug("%s: stop pseudo port:%d\n", __func__, dai->id);
  3270. rc = afe_close(dai->id); /* can block */
  3271. if (rc < 0)
  3272. dev_err(dai->dev, "fail to close AFE port\n");
  3273. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  3274. }
  3275. kfree(dai_data);
  3276. return 0;
  3277. }
  3278. static struct snd_soc_dai_driver msm_dai_q6_afe_rx_dai[] = {
  3279. {
  3280. .playback = {
  3281. .stream_name = "AFE Playback",
  3282. .aif_name = "PCM_RX",
  3283. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3284. SNDRV_PCM_RATE_16000,
  3285. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3286. SNDRV_PCM_FMTBIT_S24_LE,
  3287. .channels_min = 1,
  3288. .channels_max = 2,
  3289. .rate_min = 8000,
  3290. .rate_max = 48000,
  3291. },
  3292. .ops = &msm_dai_q6_ops,
  3293. .id = RT_PROXY_DAI_001_RX,
  3294. .probe = msm_dai_q6_dai_probe,
  3295. .remove = msm_dai_q6_dai_remove,
  3296. },
  3297. {
  3298. .playback = {
  3299. .stream_name = "AFE-PROXY RX",
  3300. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3301. SNDRV_PCM_RATE_16000,
  3302. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3303. SNDRV_PCM_FMTBIT_S24_LE,
  3304. .channels_min = 1,
  3305. .channels_max = 2,
  3306. .rate_min = 8000,
  3307. .rate_max = 48000,
  3308. },
  3309. .ops = &msm_dai_q6_ops,
  3310. .id = RT_PROXY_DAI_002_RX,
  3311. .probe = msm_dai_q6_dai_probe,
  3312. .remove = msm_dai_q6_dai_remove,
  3313. },
  3314. };
  3315. static struct snd_soc_dai_driver msm_dai_q6_afe_lb_tx_dai[] = {
  3316. {
  3317. .capture = {
  3318. .stream_name = "AFE Loopback Capture",
  3319. .aif_name = "AFE_LOOPBACK_TX",
  3320. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  3321. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  3322. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  3323. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  3324. SNDRV_PCM_RATE_192000,
  3325. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  3326. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S24_3LE |
  3327. SNDRV_PCM_FMTBIT_S32_LE ),
  3328. .channels_min = 1,
  3329. .channels_max = 8,
  3330. .rate_min = 8000,
  3331. .rate_max = 192000,
  3332. },
  3333. .id = AFE_LOOPBACK_TX,
  3334. .probe = msm_dai_q6_dai_probe,
  3335. .remove = msm_dai_q6_dai_remove,
  3336. },
  3337. };
  3338. static struct snd_soc_dai_driver msm_dai_q6_afe_tx_dai[] = {
  3339. {
  3340. .capture = {
  3341. .stream_name = "AFE Capture",
  3342. .aif_name = "PCM_TX",
  3343. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3344. SNDRV_PCM_RATE_16000,
  3345. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3346. .channels_min = 1,
  3347. .channels_max = 8,
  3348. .rate_min = 8000,
  3349. .rate_max = 48000,
  3350. },
  3351. .ops = &msm_dai_q6_ops,
  3352. .id = RT_PROXY_DAI_002_TX,
  3353. .probe = msm_dai_q6_dai_probe,
  3354. .remove = msm_dai_q6_dai_remove,
  3355. },
  3356. {
  3357. .capture = {
  3358. .stream_name = "AFE-PROXY TX",
  3359. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3360. SNDRV_PCM_RATE_16000,
  3361. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3362. .channels_min = 1,
  3363. .channels_max = 8,
  3364. .rate_min = 8000,
  3365. .rate_max = 48000,
  3366. },
  3367. .ops = &msm_dai_q6_ops,
  3368. .id = RT_PROXY_DAI_001_TX,
  3369. .probe = msm_dai_q6_dai_probe,
  3370. .remove = msm_dai_q6_dai_remove,
  3371. },
  3372. };
  3373. static struct snd_soc_dai_driver msm_dai_q6_bt_sco_rx_dai = {
  3374. .playback = {
  3375. .stream_name = "Internal BT-SCO Playback",
  3376. .aif_name = "INT_BT_SCO_RX",
  3377. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  3378. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3379. .channels_min = 1,
  3380. .channels_max = 1,
  3381. .rate_max = 16000,
  3382. .rate_min = 8000,
  3383. },
  3384. .ops = &msm_dai_q6_ops,
  3385. .id = INT_BT_SCO_RX,
  3386. .probe = msm_dai_q6_dai_probe,
  3387. .remove = msm_dai_q6_dai_remove,
  3388. };
  3389. static struct snd_soc_dai_driver msm_dai_q6_bt_a2dp_rx_dai = {
  3390. .playback = {
  3391. .stream_name = "Internal BT-A2DP Playback",
  3392. .aif_name = "INT_BT_A2DP_RX",
  3393. .rates = SNDRV_PCM_RATE_48000,
  3394. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3395. .channels_min = 1,
  3396. .channels_max = 2,
  3397. .rate_max = 48000,
  3398. .rate_min = 48000,
  3399. },
  3400. .ops = &msm_dai_q6_ops,
  3401. .id = INT_BT_A2DP_RX,
  3402. .probe = msm_dai_q6_dai_probe,
  3403. .remove = msm_dai_q6_dai_remove,
  3404. };
  3405. static struct snd_soc_dai_driver msm_dai_q6_bt_sco_tx_dai = {
  3406. .capture = {
  3407. .stream_name = "Internal BT-SCO Capture",
  3408. .aif_name = "INT_BT_SCO_TX",
  3409. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  3410. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3411. .channels_min = 1,
  3412. .channels_max = 1,
  3413. .rate_max = 16000,
  3414. .rate_min = 8000,
  3415. },
  3416. .ops = &msm_dai_q6_ops,
  3417. .id = INT_BT_SCO_TX,
  3418. .probe = msm_dai_q6_dai_probe,
  3419. .remove = msm_dai_q6_dai_remove,
  3420. };
  3421. static struct snd_soc_dai_driver msm_dai_q6_fm_rx_dai = {
  3422. .playback = {
  3423. .stream_name = "Internal FM Playback",
  3424. .aif_name = "INT_FM_RX",
  3425. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3426. SNDRV_PCM_RATE_16000,
  3427. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3428. .channels_min = 2,
  3429. .channels_max = 2,
  3430. .rate_max = 48000,
  3431. .rate_min = 8000,
  3432. },
  3433. .ops = &msm_dai_q6_ops,
  3434. .id = INT_FM_RX,
  3435. .probe = msm_dai_q6_dai_probe,
  3436. .remove = msm_dai_q6_dai_remove,
  3437. };
  3438. static struct snd_soc_dai_driver msm_dai_q6_fm_tx_dai = {
  3439. .capture = {
  3440. .stream_name = "Internal FM Capture",
  3441. .aif_name = "INT_FM_TX",
  3442. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3443. SNDRV_PCM_RATE_16000,
  3444. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3445. .channels_min = 2,
  3446. .channels_max = 2,
  3447. .rate_max = 48000,
  3448. .rate_min = 8000,
  3449. },
  3450. .ops = &msm_dai_q6_ops,
  3451. .id = INT_FM_TX,
  3452. .probe = msm_dai_q6_dai_probe,
  3453. .remove = msm_dai_q6_dai_remove,
  3454. };
  3455. static struct snd_soc_dai_driver msm_dai_q6_voc_playback_dai[] = {
  3456. {
  3457. .playback = {
  3458. .stream_name = "Voice Farend Playback",
  3459. .aif_name = "VOICE_PLAYBACK_TX",
  3460. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3461. SNDRV_PCM_RATE_16000,
  3462. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3463. .channels_min = 1,
  3464. .channels_max = 2,
  3465. .rate_min = 8000,
  3466. .rate_max = 48000,
  3467. },
  3468. .ops = &msm_dai_q6_ops,
  3469. .id = VOICE_PLAYBACK_TX,
  3470. .probe = msm_dai_q6_dai_probe,
  3471. .remove = msm_dai_q6_dai_remove,
  3472. },
  3473. {
  3474. .playback = {
  3475. .stream_name = "Voice2 Farend Playback",
  3476. .aif_name = "VOICE2_PLAYBACK_TX",
  3477. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3478. SNDRV_PCM_RATE_16000,
  3479. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3480. .channels_min = 1,
  3481. .channels_max = 2,
  3482. .rate_min = 8000,
  3483. .rate_max = 48000,
  3484. },
  3485. .ops = &msm_dai_q6_ops,
  3486. .id = VOICE2_PLAYBACK_TX,
  3487. .probe = msm_dai_q6_dai_probe,
  3488. .remove = msm_dai_q6_dai_remove,
  3489. },
  3490. };
  3491. static struct snd_soc_dai_driver msm_dai_q6_incall_record_dai[] = {
  3492. {
  3493. .capture = {
  3494. .stream_name = "Voice Uplink Capture",
  3495. .aif_name = "INCALL_RECORD_TX",
  3496. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3497. SNDRV_PCM_RATE_16000,
  3498. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3499. .channels_min = 1,
  3500. .channels_max = 2,
  3501. .rate_min = 8000,
  3502. .rate_max = 48000,
  3503. },
  3504. .ops = &msm_dai_q6_ops,
  3505. .id = VOICE_RECORD_TX,
  3506. .probe = msm_dai_q6_dai_probe,
  3507. .remove = msm_dai_q6_dai_remove,
  3508. },
  3509. {
  3510. .capture = {
  3511. .stream_name = "Voice Downlink Capture",
  3512. .aif_name = "INCALL_RECORD_RX",
  3513. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3514. SNDRV_PCM_RATE_16000,
  3515. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3516. .channels_min = 1,
  3517. .channels_max = 2,
  3518. .rate_min = 8000,
  3519. .rate_max = 48000,
  3520. },
  3521. .ops = &msm_dai_q6_ops,
  3522. .id = VOICE_RECORD_RX,
  3523. .probe = msm_dai_q6_dai_probe,
  3524. .remove = msm_dai_q6_dai_remove,
  3525. },
  3526. };
  3527. static struct snd_soc_dai_driver msm_dai_q6_usb_rx_dai = {
  3528. .playback = {
  3529. .stream_name = "USB Audio Playback",
  3530. .aif_name = "USB_AUDIO_RX",
  3531. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  3532. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  3533. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  3534. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  3535. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  3536. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  3537. SNDRV_PCM_RATE_384000,
  3538. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
  3539. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE,
  3540. .channels_min = 1,
  3541. .channels_max = 8,
  3542. .rate_max = 384000,
  3543. .rate_min = 8000,
  3544. },
  3545. .ops = &msm_dai_q6_ops,
  3546. .id = AFE_PORT_ID_USB_RX,
  3547. .probe = msm_dai_q6_dai_probe,
  3548. .remove = msm_dai_q6_dai_remove,
  3549. };
  3550. static struct snd_soc_dai_driver msm_dai_q6_usb_tx_dai = {
  3551. .capture = {
  3552. .stream_name = "USB Audio Capture",
  3553. .aif_name = "USB_AUDIO_TX",
  3554. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  3555. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  3556. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  3557. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  3558. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  3559. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  3560. SNDRV_PCM_RATE_384000,
  3561. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
  3562. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE,
  3563. .channels_min = 1,
  3564. .channels_max = 8,
  3565. .rate_max = 384000,
  3566. .rate_min = 8000,
  3567. },
  3568. .ops = &msm_dai_q6_ops,
  3569. .id = AFE_PORT_ID_USB_TX,
  3570. .probe = msm_dai_q6_dai_probe,
  3571. .remove = msm_dai_q6_dai_remove,
  3572. };
  3573. static int msm_auxpcm_dev_probe(struct platform_device *pdev)
  3574. {
  3575. struct msm_dai_q6_auxpcm_dai_data *dai_data;
  3576. struct msm_dai_auxpcm_pdata *auxpcm_pdata;
  3577. uint32_t val_array[RATE_MAX_NUM_OF_AUX_PCM_RATES];
  3578. uint32_t val = 0;
  3579. const char *intf_name;
  3580. int rc = 0, i = 0, len = 0;
  3581. const uint32_t *slot_mapping_array = NULL;
  3582. u32 array_length = 0;
  3583. dai_data = kzalloc(sizeof(struct msm_dai_q6_auxpcm_dai_data),
  3584. GFP_KERNEL);
  3585. if (!dai_data)
  3586. return -ENOMEM;
  3587. rc = of_property_read_u32(pdev->dev.of_node,
  3588. "qcom,msm-dai-is-island-supported",
  3589. &dai_data->is_island_dai);
  3590. if (rc)
  3591. dev_dbg(&pdev->dev, "island supported entry not found\n");
  3592. auxpcm_pdata = kzalloc(sizeof(struct msm_dai_auxpcm_pdata),
  3593. GFP_KERNEL);
  3594. if (!auxpcm_pdata) {
  3595. dev_err(&pdev->dev, "Failed to allocate memory for platform data\n");
  3596. goto fail_pdata_nomem;
  3597. }
  3598. dev_dbg(&pdev->dev, "%s: dev %pK, dai_data %pK, auxpcm_pdata %pK\n",
  3599. __func__, &pdev->dev, dai_data, auxpcm_pdata);
  3600. rc = of_property_read_u32_array(pdev->dev.of_node,
  3601. "qcom,msm-cpudai-auxpcm-mode",
  3602. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3603. if (rc) {
  3604. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-mode missing in DT node\n",
  3605. __func__);
  3606. goto fail_invalid_dt;
  3607. }
  3608. auxpcm_pdata->mode_8k.mode = (u16)val_array[RATE_8KHZ];
  3609. auxpcm_pdata->mode_16k.mode = (u16)val_array[RATE_16KHZ];
  3610. rc = of_property_read_u32_array(pdev->dev.of_node,
  3611. "qcom,msm-cpudai-auxpcm-sync",
  3612. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3613. if (rc) {
  3614. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-sync missing in DT node\n",
  3615. __func__);
  3616. goto fail_invalid_dt;
  3617. }
  3618. auxpcm_pdata->mode_8k.sync = (u16)val_array[RATE_8KHZ];
  3619. auxpcm_pdata->mode_16k.sync = (u16)val_array[RATE_16KHZ];
  3620. rc = of_property_read_u32_array(pdev->dev.of_node,
  3621. "qcom,msm-cpudai-auxpcm-frame",
  3622. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3623. if (rc) {
  3624. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-frame missing in DT node\n",
  3625. __func__);
  3626. goto fail_invalid_dt;
  3627. }
  3628. auxpcm_pdata->mode_8k.frame = (u16)val_array[RATE_8KHZ];
  3629. auxpcm_pdata->mode_16k.frame = (u16)val_array[RATE_16KHZ];
  3630. rc = of_property_read_u32_array(pdev->dev.of_node,
  3631. "qcom,msm-cpudai-auxpcm-quant",
  3632. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3633. if (rc) {
  3634. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-quant missing in DT node\n",
  3635. __func__);
  3636. goto fail_invalid_dt;
  3637. }
  3638. auxpcm_pdata->mode_8k.quant = (u16)val_array[RATE_8KHZ];
  3639. auxpcm_pdata->mode_16k.quant = (u16)val_array[RATE_16KHZ];
  3640. rc = of_property_read_u32_array(pdev->dev.of_node,
  3641. "qcom,msm-cpudai-auxpcm-num-slots",
  3642. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3643. if (rc) {
  3644. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-num-slots missing in DT node\n",
  3645. __func__);
  3646. goto fail_invalid_dt;
  3647. }
  3648. auxpcm_pdata->mode_8k.num_slots = (u16)val_array[RATE_8KHZ];
  3649. if (auxpcm_pdata->mode_8k.num_slots >
  3650. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_8k.frame)) {
  3651. dev_err(&pdev->dev, "%s Max slots %d greater than DT node %d\n",
  3652. __func__,
  3653. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_8k.frame),
  3654. auxpcm_pdata->mode_8k.num_slots);
  3655. rc = -EINVAL;
  3656. goto fail_invalid_dt;
  3657. }
  3658. auxpcm_pdata->mode_16k.num_slots = (u16)val_array[RATE_16KHZ];
  3659. if (auxpcm_pdata->mode_16k.num_slots >
  3660. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_16k.frame)) {
  3661. dev_err(&pdev->dev, "%s Max slots %d greater than DT node %d\n",
  3662. __func__,
  3663. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_16k.frame),
  3664. auxpcm_pdata->mode_16k.num_slots);
  3665. rc = -EINVAL;
  3666. goto fail_invalid_dt;
  3667. }
  3668. slot_mapping_array = of_get_property(pdev->dev.of_node,
  3669. "qcom,msm-cpudai-auxpcm-slot-mapping", &len);
  3670. if (slot_mapping_array == NULL) {
  3671. dev_err(&pdev->dev, "%s slot_mapping_array is not valid\n",
  3672. __func__);
  3673. rc = -EINVAL;
  3674. goto fail_invalid_dt;
  3675. }
  3676. array_length = auxpcm_pdata->mode_8k.num_slots +
  3677. auxpcm_pdata->mode_16k.num_slots;
  3678. if (len != sizeof(uint32_t) * array_length) {
  3679. dev_err(&pdev->dev, "%s Length is %d and expected is %zd\n",
  3680. __func__, len, sizeof(uint32_t) * array_length);
  3681. rc = -EINVAL;
  3682. goto fail_invalid_dt;
  3683. }
  3684. auxpcm_pdata->mode_8k.slot_mapping =
  3685. kzalloc(sizeof(uint16_t) *
  3686. auxpcm_pdata->mode_8k.num_slots,
  3687. GFP_KERNEL);
  3688. if (!auxpcm_pdata->mode_8k.slot_mapping) {
  3689. dev_err(&pdev->dev, "%s No mem for mode_8k slot mapping\n",
  3690. __func__);
  3691. rc = -ENOMEM;
  3692. goto fail_invalid_dt;
  3693. }
  3694. for (i = 0; i < auxpcm_pdata->mode_8k.num_slots; i++)
  3695. auxpcm_pdata->mode_8k.slot_mapping[i] =
  3696. (u16)be32_to_cpu(slot_mapping_array[i]);
  3697. auxpcm_pdata->mode_16k.slot_mapping =
  3698. kzalloc(sizeof(uint16_t) *
  3699. auxpcm_pdata->mode_16k.num_slots,
  3700. GFP_KERNEL);
  3701. if (!auxpcm_pdata->mode_16k.slot_mapping) {
  3702. dev_err(&pdev->dev, "%s No mem for mode_16k slot mapping\n",
  3703. __func__);
  3704. rc = -ENOMEM;
  3705. goto fail_invalid_16k_slot_mapping;
  3706. }
  3707. for (i = 0; i < auxpcm_pdata->mode_16k.num_slots; i++)
  3708. auxpcm_pdata->mode_16k.slot_mapping[i] =
  3709. (u16)be32_to_cpu(slot_mapping_array[i +
  3710. auxpcm_pdata->mode_8k.num_slots]);
  3711. rc = of_property_read_u32_array(pdev->dev.of_node,
  3712. "qcom,msm-cpudai-auxpcm-data",
  3713. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3714. if (rc) {
  3715. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-data missing in DT node\n",
  3716. __func__);
  3717. goto fail_invalid_dt1;
  3718. }
  3719. auxpcm_pdata->mode_8k.data = (u16)val_array[RATE_8KHZ];
  3720. auxpcm_pdata->mode_16k.data = (u16)val_array[RATE_16KHZ];
  3721. rc = of_property_read_u32_array(pdev->dev.of_node,
  3722. "qcom,msm-cpudai-auxpcm-pcm-clk-rate",
  3723. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  3724. if (rc) {
  3725. dev_err(&pdev->dev,
  3726. "%s: qcom,msm-cpudai-auxpcm-pcm-clk-rate missing in DT\n",
  3727. __func__);
  3728. goto fail_invalid_dt1;
  3729. }
  3730. auxpcm_pdata->mode_8k.pcm_clk_rate = (int)val_array[RATE_8KHZ];
  3731. auxpcm_pdata->mode_16k.pcm_clk_rate = (int)val_array[RATE_16KHZ];
  3732. rc = of_property_read_string(pdev->dev.of_node,
  3733. "qcom,msm-auxpcm-interface", &intf_name);
  3734. if (rc) {
  3735. dev_err(&pdev->dev,
  3736. "%s: qcom,msm-auxpcm-interface missing in DT node\n",
  3737. __func__);
  3738. goto fail_nodev_intf;
  3739. }
  3740. if (!strcmp(intf_name, "primary")) {
  3741. dai_data->rx_pid = AFE_PORT_ID_PRIMARY_PCM_RX;
  3742. dai_data->tx_pid = AFE_PORT_ID_PRIMARY_PCM_TX;
  3743. pdev->id = MSM_DAI_PRI_AUXPCM_DT_DEV_ID;
  3744. i = 0;
  3745. } else if (!strcmp(intf_name, "secondary")) {
  3746. dai_data->rx_pid = AFE_PORT_ID_SECONDARY_PCM_RX;
  3747. dai_data->tx_pid = AFE_PORT_ID_SECONDARY_PCM_TX;
  3748. pdev->id = MSM_DAI_SEC_AUXPCM_DT_DEV_ID;
  3749. i = 1;
  3750. } else if (!strcmp(intf_name, "tertiary")) {
  3751. dai_data->rx_pid = AFE_PORT_ID_TERTIARY_PCM_RX;
  3752. dai_data->tx_pid = AFE_PORT_ID_TERTIARY_PCM_TX;
  3753. pdev->id = MSM_DAI_TERT_AUXPCM_DT_DEV_ID;
  3754. i = 2;
  3755. } else if (!strcmp(intf_name, "quaternary")) {
  3756. dai_data->rx_pid = AFE_PORT_ID_QUATERNARY_PCM_RX;
  3757. dai_data->tx_pid = AFE_PORT_ID_QUATERNARY_PCM_TX;
  3758. pdev->id = MSM_DAI_QUAT_AUXPCM_DT_DEV_ID;
  3759. i = 3;
  3760. } else if (!strcmp(intf_name, "quinary")) {
  3761. dai_data->rx_pid = AFE_PORT_ID_QUINARY_PCM_RX;
  3762. dai_data->tx_pid = AFE_PORT_ID_QUINARY_PCM_TX;
  3763. pdev->id = MSM_DAI_QUIN_AUXPCM_DT_DEV_ID;
  3764. i = 4;
  3765. } else {
  3766. dev_err(&pdev->dev, "%s: invalid DT intf name %s\n",
  3767. __func__, intf_name);
  3768. goto fail_invalid_intf;
  3769. }
  3770. rc = of_property_read_u32(pdev->dev.of_node,
  3771. "qcom,msm-cpudai-afe-clk-ver", &val);
  3772. if (rc)
  3773. dai_data->afe_clk_ver = AFE_CLK_VERSION_V1;
  3774. else
  3775. dai_data->afe_clk_ver = val;
  3776. mutex_init(&dai_data->rlock);
  3777. dev_dbg(&pdev->dev, "dev name %s\n", dev_name(&pdev->dev));
  3778. dev_set_drvdata(&pdev->dev, dai_data);
  3779. pdev->dev.platform_data = (void *) auxpcm_pdata;
  3780. rc = snd_soc_register_component(&pdev->dev,
  3781. &msm_dai_q6_aux_pcm_dai_component,
  3782. &msm_dai_q6_aux_pcm_dai[i], 1);
  3783. if (rc) {
  3784. dev_err(&pdev->dev, "%s: auxpcm dai reg failed, rc=%d\n",
  3785. __func__, rc);
  3786. goto fail_reg_dai;
  3787. }
  3788. return rc;
  3789. fail_reg_dai:
  3790. fail_invalid_intf:
  3791. fail_nodev_intf:
  3792. fail_invalid_dt1:
  3793. kfree(auxpcm_pdata->mode_16k.slot_mapping);
  3794. fail_invalid_16k_slot_mapping:
  3795. kfree(auxpcm_pdata->mode_8k.slot_mapping);
  3796. fail_invalid_dt:
  3797. kfree(auxpcm_pdata);
  3798. fail_pdata_nomem:
  3799. kfree(dai_data);
  3800. return rc;
  3801. }
  3802. static int msm_auxpcm_dev_remove(struct platform_device *pdev)
  3803. {
  3804. struct msm_dai_q6_auxpcm_dai_data *dai_data;
  3805. dai_data = dev_get_drvdata(&pdev->dev);
  3806. snd_soc_unregister_component(&pdev->dev);
  3807. mutex_destroy(&dai_data->rlock);
  3808. kfree(dai_data);
  3809. kfree(pdev->dev.platform_data);
  3810. return 0;
  3811. }
  3812. static const struct of_device_id msm_auxpcm_dev_dt_match[] = {
  3813. { .compatible = "qcom,msm-auxpcm-dev", },
  3814. {}
  3815. };
  3816. static struct platform_driver msm_auxpcm_dev_driver = {
  3817. .probe = msm_auxpcm_dev_probe,
  3818. .remove = msm_auxpcm_dev_remove,
  3819. .driver = {
  3820. .name = "msm-auxpcm-dev",
  3821. .owner = THIS_MODULE,
  3822. .of_match_table = msm_auxpcm_dev_dt_match,
  3823. },
  3824. };
  3825. static struct snd_soc_dai_driver msm_dai_q6_slimbus_rx_dai[] = {
  3826. {
  3827. .playback = {
  3828. .stream_name = "Slimbus Playback",
  3829. .aif_name = "SLIMBUS_0_RX",
  3830. .rates = SNDRV_PCM_RATE_8000_384000,
  3831. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3832. .channels_min = 1,
  3833. .channels_max = 8,
  3834. .rate_min = 8000,
  3835. .rate_max = 384000,
  3836. },
  3837. .ops = &msm_dai_q6_ops,
  3838. .id = SLIMBUS_0_RX,
  3839. .probe = msm_dai_q6_dai_probe,
  3840. .remove = msm_dai_q6_dai_remove,
  3841. },
  3842. {
  3843. .playback = {
  3844. .stream_name = "Slimbus1 Playback",
  3845. .aif_name = "SLIMBUS_1_RX",
  3846. .rates = SNDRV_PCM_RATE_8000_384000,
  3847. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3848. .channels_min = 1,
  3849. .channels_max = 2,
  3850. .rate_min = 8000,
  3851. .rate_max = 384000,
  3852. },
  3853. .ops = &msm_dai_q6_ops,
  3854. .id = SLIMBUS_1_RX,
  3855. .probe = msm_dai_q6_dai_probe,
  3856. .remove = msm_dai_q6_dai_remove,
  3857. },
  3858. {
  3859. .playback = {
  3860. .stream_name = "Slimbus2 Playback",
  3861. .aif_name = "SLIMBUS_2_RX",
  3862. .rates = SNDRV_PCM_RATE_8000_384000,
  3863. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3864. .channels_min = 1,
  3865. .channels_max = 8,
  3866. .rate_min = 8000,
  3867. .rate_max = 384000,
  3868. },
  3869. .ops = &msm_dai_q6_ops,
  3870. .id = SLIMBUS_2_RX,
  3871. .probe = msm_dai_q6_dai_probe,
  3872. .remove = msm_dai_q6_dai_remove,
  3873. },
  3874. {
  3875. .playback = {
  3876. .stream_name = "Slimbus3 Playback",
  3877. .aif_name = "SLIMBUS_3_RX",
  3878. .rates = SNDRV_PCM_RATE_8000_384000,
  3879. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3880. .channels_min = 1,
  3881. .channels_max = 2,
  3882. .rate_min = 8000,
  3883. .rate_max = 384000,
  3884. },
  3885. .ops = &msm_dai_q6_ops,
  3886. .id = SLIMBUS_3_RX,
  3887. .probe = msm_dai_q6_dai_probe,
  3888. .remove = msm_dai_q6_dai_remove,
  3889. },
  3890. {
  3891. .playback = {
  3892. .stream_name = "Slimbus4 Playback",
  3893. .aif_name = "SLIMBUS_4_RX",
  3894. .rates = SNDRV_PCM_RATE_8000_384000,
  3895. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3896. .channels_min = 1,
  3897. .channels_max = 2,
  3898. .rate_min = 8000,
  3899. .rate_max = 384000,
  3900. },
  3901. .ops = &msm_dai_q6_ops,
  3902. .id = SLIMBUS_4_RX,
  3903. .probe = msm_dai_q6_dai_probe,
  3904. .remove = msm_dai_q6_dai_remove,
  3905. },
  3906. {
  3907. .playback = {
  3908. .stream_name = "Slimbus6 Playback",
  3909. .aif_name = "SLIMBUS_6_RX",
  3910. .rates = SNDRV_PCM_RATE_8000_384000,
  3911. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3912. .channels_min = 1,
  3913. .channels_max = 2,
  3914. .rate_min = 8000,
  3915. .rate_max = 384000,
  3916. },
  3917. .ops = &msm_dai_q6_ops,
  3918. .id = SLIMBUS_6_RX,
  3919. .probe = msm_dai_q6_dai_probe,
  3920. .remove = msm_dai_q6_dai_remove,
  3921. },
  3922. {
  3923. .playback = {
  3924. .stream_name = "Slimbus5 Playback",
  3925. .aif_name = "SLIMBUS_5_RX",
  3926. .rates = SNDRV_PCM_RATE_8000_384000,
  3927. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3928. .channels_min = 1,
  3929. .channels_max = 2,
  3930. .rate_min = 8000,
  3931. .rate_max = 384000,
  3932. },
  3933. .ops = &msm_dai_q6_ops,
  3934. .id = SLIMBUS_5_RX,
  3935. .probe = msm_dai_q6_dai_probe,
  3936. .remove = msm_dai_q6_dai_remove,
  3937. },
  3938. {
  3939. .playback = {
  3940. .stream_name = "Slimbus7 Playback",
  3941. .aif_name = "SLIMBUS_7_RX",
  3942. .rates = SNDRV_PCM_RATE_8000_384000,
  3943. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3944. .channels_min = 1,
  3945. .channels_max = 8,
  3946. .rate_min = 8000,
  3947. .rate_max = 384000,
  3948. },
  3949. .ops = &msm_dai_q6_ops,
  3950. .id = SLIMBUS_7_RX,
  3951. .probe = msm_dai_q6_dai_probe,
  3952. .remove = msm_dai_q6_dai_remove,
  3953. },
  3954. {
  3955. .playback = {
  3956. .stream_name = "Slimbus8 Playback",
  3957. .aif_name = "SLIMBUS_8_RX",
  3958. .rates = SNDRV_PCM_RATE_8000_384000,
  3959. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3960. .channels_min = 1,
  3961. .channels_max = 8,
  3962. .rate_min = 8000,
  3963. .rate_max = 384000,
  3964. },
  3965. .ops = &msm_dai_q6_ops,
  3966. .id = SLIMBUS_8_RX,
  3967. .probe = msm_dai_q6_dai_probe,
  3968. .remove = msm_dai_q6_dai_remove,
  3969. },
  3970. {
  3971. .playback = {
  3972. .stream_name = "Slimbus9 Playback",
  3973. .aif_name = "SLIMBUS_9_RX",
  3974. .rates = SNDRV_PCM_RATE_8000_384000,
  3975. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3976. .channels_min = 1,
  3977. .channels_max = 8,
  3978. .rate_min = 8000,
  3979. .rate_max = 384000,
  3980. },
  3981. .ops = &msm_dai_q6_ops,
  3982. .id = SLIMBUS_9_RX,
  3983. .probe = msm_dai_q6_dai_probe,
  3984. .remove = msm_dai_q6_dai_remove,
  3985. },
  3986. };
  3987. static struct snd_soc_dai_driver msm_dai_q6_slimbus_tx_dai[] = {
  3988. {
  3989. .capture = {
  3990. .stream_name = "Slimbus Capture",
  3991. .aif_name = "SLIMBUS_0_TX",
  3992. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3993. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  3994. SNDRV_PCM_RATE_192000,
  3995. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3996. SNDRV_PCM_FMTBIT_S24_LE |
  3997. SNDRV_PCM_FMTBIT_S24_3LE,
  3998. .channels_min = 1,
  3999. .channels_max = 8,
  4000. .rate_min = 8000,
  4001. .rate_max = 192000,
  4002. },
  4003. .ops = &msm_dai_q6_ops,
  4004. .id = SLIMBUS_0_TX,
  4005. .probe = msm_dai_q6_dai_probe,
  4006. .remove = msm_dai_q6_dai_remove,
  4007. },
  4008. {
  4009. .capture = {
  4010. .stream_name = "Slimbus1 Capture",
  4011. .aif_name = "SLIMBUS_1_TX",
  4012. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4013. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4014. SNDRV_PCM_RATE_192000,
  4015. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4016. SNDRV_PCM_FMTBIT_S24_LE |
  4017. SNDRV_PCM_FMTBIT_S24_3LE,
  4018. .channels_min = 1,
  4019. .channels_max = 2,
  4020. .rate_min = 8000,
  4021. .rate_max = 192000,
  4022. },
  4023. .ops = &msm_dai_q6_ops,
  4024. .id = SLIMBUS_1_TX,
  4025. .probe = msm_dai_q6_dai_probe,
  4026. .remove = msm_dai_q6_dai_remove,
  4027. },
  4028. {
  4029. .capture = {
  4030. .stream_name = "Slimbus2 Capture",
  4031. .aif_name = "SLIMBUS_2_TX",
  4032. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4033. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  4034. SNDRV_PCM_RATE_192000,
  4035. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4036. SNDRV_PCM_FMTBIT_S24_LE,
  4037. .channels_min = 1,
  4038. .channels_max = 8,
  4039. .rate_min = 8000,
  4040. .rate_max = 192000,
  4041. },
  4042. .ops = &msm_dai_q6_ops,
  4043. .id = SLIMBUS_2_TX,
  4044. .probe = msm_dai_q6_dai_probe,
  4045. .remove = msm_dai_q6_dai_remove,
  4046. },
  4047. {
  4048. .capture = {
  4049. .stream_name = "Slimbus3 Capture",
  4050. .aif_name = "SLIMBUS_3_TX",
  4051. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4052. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4053. SNDRV_PCM_RATE_192000,
  4054. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4055. SNDRV_PCM_FMTBIT_S24_LE,
  4056. .channels_min = 2,
  4057. .channels_max = 4,
  4058. .rate_min = 8000,
  4059. .rate_max = 192000,
  4060. },
  4061. .ops = &msm_dai_q6_ops,
  4062. .id = SLIMBUS_3_TX,
  4063. .probe = msm_dai_q6_dai_probe,
  4064. .remove = msm_dai_q6_dai_remove,
  4065. },
  4066. {
  4067. .capture = {
  4068. .stream_name = "Slimbus4 Capture",
  4069. .aif_name = "SLIMBUS_4_TX",
  4070. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4071. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4072. SNDRV_PCM_RATE_192000,
  4073. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4074. SNDRV_PCM_FMTBIT_S24_LE |
  4075. SNDRV_PCM_FMTBIT_S32_LE,
  4076. .channels_min = 2,
  4077. .channels_max = 4,
  4078. .rate_min = 8000,
  4079. .rate_max = 192000,
  4080. },
  4081. .ops = &msm_dai_q6_ops,
  4082. .id = SLIMBUS_4_TX,
  4083. .probe = msm_dai_q6_dai_probe,
  4084. .remove = msm_dai_q6_dai_remove,
  4085. },
  4086. {
  4087. .capture = {
  4088. .stream_name = "Slimbus5 Capture",
  4089. .aif_name = "SLIMBUS_5_TX",
  4090. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4091. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  4092. SNDRV_PCM_RATE_192000,
  4093. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4094. SNDRV_PCM_FMTBIT_S24_LE,
  4095. .channels_min = 1,
  4096. .channels_max = 8,
  4097. .rate_min = 8000,
  4098. .rate_max = 192000,
  4099. },
  4100. .ops = &msm_dai_q6_ops,
  4101. .id = SLIMBUS_5_TX,
  4102. .probe = msm_dai_q6_dai_probe,
  4103. .remove = msm_dai_q6_dai_remove,
  4104. },
  4105. {
  4106. .capture = {
  4107. .stream_name = "Slimbus6 Capture",
  4108. .aif_name = "SLIMBUS_6_TX",
  4109. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4110. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4111. SNDRV_PCM_RATE_192000,
  4112. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4113. SNDRV_PCM_FMTBIT_S24_LE,
  4114. .channels_min = 1,
  4115. .channels_max = 2,
  4116. .rate_min = 8000,
  4117. .rate_max = 192000,
  4118. },
  4119. .ops = &msm_dai_q6_ops,
  4120. .id = SLIMBUS_6_TX,
  4121. .probe = msm_dai_q6_dai_probe,
  4122. .remove = msm_dai_q6_dai_remove,
  4123. },
  4124. {
  4125. .capture = {
  4126. .stream_name = "Slimbus7 Capture",
  4127. .aif_name = "SLIMBUS_7_TX",
  4128. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4129. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4130. SNDRV_PCM_RATE_192000,
  4131. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4132. SNDRV_PCM_FMTBIT_S24_LE |
  4133. SNDRV_PCM_FMTBIT_S32_LE,
  4134. .channels_min = 1,
  4135. .channels_max = 8,
  4136. .rate_min = 8000,
  4137. .rate_max = 192000,
  4138. },
  4139. .ops = &msm_dai_q6_ops,
  4140. .id = SLIMBUS_7_TX,
  4141. .probe = msm_dai_q6_dai_probe,
  4142. .remove = msm_dai_q6_dai_remove,
  4143. },
  4144. {
  4145. .capture = {
  4146. .stream_name = "Slimbus8 Capture",
  4147. .aif_name = "SLIMBUS_8_TX",
  4148. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4149. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4150. SNDRV_PCM_RATE_192000,
  4151. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4152. SNDRV_PCM_FMTBIT_S24_LE |
  4153. SNDRV_PCM_FMTBIT_S32_LE,
  4154. .channels_min = 1,
  4155. .channels_max = 8,
  4156. .rate_min = 8000,
  4157. .rate_max = 192000,
  4158. },
  4159. .ops = &msm_dai_q6_ops,
  4160. .id = SLIMBUS_8_TX,
  4161. .probe = msm_dai_q6_dai_probe,
  4162. .remove = msm_dai_q6_dai_remove,
  4163. },
  4164. {
  4165. .capture = {
  4166. .stream_name = "Slimbus9 Capture",
  4167. .aif_name = "SLIMBUS_9_TX",
  4168. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4169. SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 |
  4170. SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 |
  4171. SNDRV_PCM_RATE_192000,
  4172. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4173. SNDRV_PCM_FMTBIT_S24_LE |
  4174. SNDRV_PCM_FMTBIT_S32_LE,
  4175. .channels_min = 1,
  4176. .channels_max = 8,
  4177. .rate_min = 8000,
  4178. .rate_max = 192000,
  4179. },
  4180. .ops = &msm_dai_q6_ops,
  4181. .id = SLIMBUS_9_TX,
  4182. .probe = msm_dai_q6_dai_probe,
  4183. .remove = msm_dai_q6_dai_remove,
  4184. },
  4185. };
  4186. static int msm_dai_q6_mi2s_format_put(struct snd_kcontrol *kcontrol,
  4187. struct snd_ctl_elem_value *ucontrol)
  4188. {
  4189. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  4190. int value = ucontrol->value.integer.value[0];
  4191. dai_data->port_config.i2s.data_format = value;
  4192. pr_debug("%s: value = %d, channel = %d, line = %d\n",
  4193. __func__, value, dai_data->port_config.i2s.mono_stereo,
  4194. dai_data->port_config.i2s.channel_mode);
  4195. return 0;
  4196. }
  4197. static int msm_dai_q6_mi2s_format_get(struct snd_kcontrol *kcontrol,
  4198. struct snd_ctl_elem_value *ucontrol)
  4199. {
  4200. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  4201. ucontrol->value.integer.value[0] =
  4202. dai_data->port_config.i2s.data_format;
  4203. return 0;
  4204. }
  4205. static int msm_dai_q6_mi2s_vi_feed_mono_put(struct snd_kcontrol *kcontrol,
  4206. struct snd_ctl_elem_value *ucontrol)
  4207. {
  4208. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  4209. int value = ucontrol->value.integer.value[0];
  4210. dai_data->vi_feed_mono = value;
  4211. pr_debug("%s: value = %d\n", __func__, value);
  4212. return 0;
  4213. }
  4214. static int msm_dai_q6_mi2s_vi_feed_mono_get(struct snd_kcontrol *kcontrol,
  4215. struct snd_ctl_elem_value *ucontrol)
  4216. {
  4217. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  4218. ucontrol->value.integer.value[0] = dai_data->vi_feed_mono;
  4219. return 0;
  4220. }
  4221. static const struct snd_kcontrol_new mi2s_config_controls[] = {
  4222. SOC_ENUM_EXT("PRI MI2S RX Format", mi2s_config_enum[0],
  4223. msm_dai_q6_mi2s_format_get,
  4224. msm_dai_q6_mi2s_format_put),
  4225. SOC_ENUM_EXT("SEC MI2S RX Format", mi2s_config_enum[0],
  4226. msm_dai_q6_mi2s_format_get,
  4227. msm_dai_q6_mi2s_format_put),
  4228. SOC_ENUM_EXT("TERT MI2S RX Format", mi2s_config_enum[0],
  4229. msm_dai_q6_mi2s_format_get,
  4230. msm_dai_q6_mi2s_format_put),
  4231. SOC_ENUM_EXT("QUAT MI2S RX Format", mi2s_config_enum[0],
  4232. msm_dai_q6_mi2s_format_get,
  4233. msm_dai_q6_mi2s_format_put),
  4234. SOC_ENUM_EXT("QUIN MI2S RX Format", mi2s_config_enum[0],
  4235. msm_dai_q6_mi2s_format_get,
  4236. msm_dai_q6_mi2s_format_put),
  4237. SOC_ENUM_EXT("PRI MI2S TX Format", mi2s_config_enum[0],
  4238. msm_dai_q6_mi2s_format_get,
  4239. msm_dai_q6_mi2s_format_put),
  4240. SOC_ENUM_EXT("SEC MI2S TX Format", mi2s_config_enum[0],
  4241. msm_dai_q6_mi2s_format_get,
  4242. msm_dai_q6_mi2s_format_put),
  4243. SOC_ENUM_EXT("TERT MI2S TX Format", mi2s_config_enum[0],
  4244. msm_dai_q6_mi2s_format_get,
  4245. msm_dai_q6_mi2s_format_put),
  4246. SOC_ENUM_EXT("QUAT MI2S TX Format", mi2s_config_enum[0],
  4247. msm_dai_q6_mi2s_format_get,
  4248. msm_dai_q6_mi2s_format_put),
  4249. SOC_ENUM_EXT("QUIN MI2S TX Format", mi2s_config_enum[0],
  4250. msm_dai_q6_mi2s_format_get,
  4251. msm_dai_q6_mi2s_format_put),
  4252. SOC_ENUM_EXT("SENARY MI2S TX Format", mi2s_config_enum[0],
  4253. msm_dai_q6_mi2s_format_get,
  4254. msm_dai_q6_mi2s_format_put),
  4255. SOC_ENUM_EXT("INT5 MI2S TX Format", mi2s_config_enum[0],
  4256. msm_dai_q6_mi2s_format_get,
  4257. msm_dai_q6_mi2s_format_put),
  4258. };
  4259. static const struct snd_kcontrol_new mi2s_vi_feed_controls[] = {
  4260. SOC_ENUM_EXT("INT5 MI2S VI MONO", mi2s_config_enum[1],
  4261. msm_dai_q6_mi2s_vi_feed_mono_get,
  4262. msm_dai_q6_mi2s_vi_feed_mono_put),
  4263. };
  4264. static int msm_dai_q6_dai_mi2s_probe(struct snd_soc_dai *dai)
  4265. {
  4266. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4267. dev_get_drvdata(dai->dev);
  4268. struct msm_mi2s_pdata *mi2s_pdata =
  4269. (struct msm_mi2s_pdata *) dai->dev->platform_data;
  4270. struct snd_kcontrol *kcontrol = NULL;
  4271. int rc = 0;
  4272. const struct snd_kcontrol_new *ctrl = NULL;
  4273. const struct snd_kcontrol_new *vi_feed_ctrl = NULL;
  4274. u16 dai_id = 0;
  4275. dai->id = mi2s_pdata->intf_id;
  4276. if (mi2s_dai_data->rx_dai.mi2s_dai_data.port_config.i2s.channel_mode) {
  4277. if (dai->id == MSM_PRIM_MI2S)
  4278. ctrl = &mi2s_config_controls[0];
  4279. if (dai->id == MSM_SEC_MI2S)
  4280. ctrl = &mi2s_config_controls[1];
  4281. if (dai->id == MSM_TERT_MI2S)
  4282. ctrl = &mi2s_config_controls[2];
  4283. if (dai->id == MSM_QUAT_MI2S)
  4284. ctrl = &mi2s_config_controls[3];
  4285. if (dai->id == MSM_QUIN_MI2S)
  4286. ctrl = &mi2s_config_controls[4];
  4287. }
  4288. if (ctrl) {
  4289. kcontrol = snd_ctl_new1(ctrl,
  4290. &mi2s_dai_data->rx_dai.mi2s_dai_data);
  4291. rc = snd_ctl_add(dai->component->card->snd_card, kcontrol);
  4292. if (rc < 0) {
  4293. dev_err(dai->dev, "%s: err add RX fmt ctl DAI = %s\n",
  4294. __func__, dai->name);
  4295. goto rtn;
  4296. }
  4297. }
  4298. ctrl = NULL;
  4299. if (mi2s_dai_data->tx_dai.mi2s_dai_data.port_config.i2s.channel_mode) {
  4300. if (dai->id == MSM_PRIM_MI2S)
  4301. ctrl = &mi2s_config_controls[5];
  4302. if (dai->id == MSM_SEC_MI2S)
  4303. ctrl = &mi2s_config_controls[6];
  4304. if (dai->id == MSM_TERT_MI2S)
  4305. ctrl = &mi2s_config_controls[7];
  4306. if (dai->id == MSM_QUAT_MI2S)
  4307. ctrl = &mi2s_config_controls[8];
  4308. if (dai->id == MSM_QUIN_MI2S)
  4309. ctrl = &mi2s_config_controls[9];
  4310. if (dai->id == MSM_SENARY_MI2S)
  4311. ctrl = &mi2s_config_controls[10];
  4312. if (dai->id == MSM_INT5_MI2S)
  4313. ctrl = &mi2s_config_controls[11];
  4314. }
  4315. if (ctrl) {
  4316. rc = snd_ctl_add(dai->component->card->snd_card,
  4317. snd_ctl_new1(ctrl,
  4318. &mi2s_dai_data->tx_dai.mi2s_dai_data));
  4319. if (rc < 0) {
  4320. if (kcontrol)
  4321. snd_ctl_remove(dai->component->card->snd_card,
  4322. kcontrol);
  4323. dev_err(dai->dev, "%s: err add TX fmt ctl DAI = %s\n",
  4324. __func__, dai->name);
  4325. }
  4326. }
  4327. if (dai->id == MSM_INT5_MI2S)
  4328. vi_feed_ctrl = &mi2s_vi_feed_controls[0];
  4329. if (vi_feed_ctrl) {
  4330. rc = snd_ctl_add(dai->component->card->snd_card,
  4331. snd_ctl_new1(vi_feed_ctrl,
  4332. &mi2s_dai_data->tx_dai.mi2s_dai_data));
  4333. if (rc < 0) {
  4334. dev_err(dai->dev, "%s: err add TX vi feed channel ctl DAI = %s\n",
  4335. __func__, dai->name);
  4336. }
  4337. }
  4338. if (mi2s_dai_data->is_island_dai) {
  4339. msm_mi2s_get_port_id(dai->id, SNDRV_PCM_STREAM_CAPTURE,
  4340. &dai_id);
  4341. rc = msm_dai_q6_add_island_mx_ctls(
  4342. dai->component->card->snd_card,
  4343. dai->name, dai_id,
  4344. (void *)mi2s_dai_data);
  4345. }
  4346. rc = msm_dai_q6_dai_add_route(dai);
  4347. rtn:
  4348. return rc;
  4349. }
  4350. static int msm_dai_q6_dai_mi2s_remove(struct snd_soc_dai *dai)
  4351. {
  4352. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4353. dev_get_drvdata(dai->dev);
  4354. int rc;
  4355. /* If AFE port is still up, close it */
  4356. if (test_bit(STATUS_PORT_STARTED,
  4357. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask)) {
  4358. rc = afe_close(MI2S_RX); /* can block */
  4359. if (rc < 0)
  4360. dev_err(dai->dev, "fail to close MI2S_RX port\n");
  4361. clear_bit(STATUS_PORT_STARTED,
  4362. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask);
  4363. }
  4364. if (test_bit(STATUS_PORT_STARTED,
  4365. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask)) {
  4366. rc = afe_close(MI2S_TX); /* can block */
  4367. if (rc < 0)
  4368. dev_err(dai->dev, "fail to close MI2S_TX port\n");
  4369. clear_bit(STATUS_PORT_STARTED,
  4370. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask);
  4371. }
  4372. return 0;
  4373. }
  4374. static int msm_dai_q6_mi2s_startup(struct snd_pcm_substream *substream,
  4375. struct snd_soc_dai *dai)
  4376. {
  4377. return 0;
  4378. }
  4379. static int msm_mi2s_get_port_id(u32 mi2s_id, int stream, u16 *port_id)
  4380. {
  4381. int ret = 0;
  4382. switch (stream) {
  4383. case SNDRV_PCM_STREAM_PLAYBACK:
  4384. switch (mi2s_id) {
  4385. case MSM_PRIM_MI2S:
  4386. *port_id = AFE_PORT_ID_PRIMARY_MI2S_RX;
  4387. break;
  4388. case MSM_SEC_MI2S:
  4389. *port_id = AFE_PORT_ID_SECONDARY_MI2S_RX;
  4390. break;
  4391. case MSM_TERT_MI2S:
  4392. *port_id = AFE_PORT_ID_TERTIARY_MI2S_RX;
  4393. break;
  4394. case MSM_QUAT_MI2S:
  4395. *port_id = AFE_PORT_ID_QUATERNARY_MI2S_RX;
  4396. break;
  4397. case MSM_SEC_MI2S_SD1:
  4398. *port_id = AFE_PORT_ID_SECONDARY_MI2S_RX_SD1;
  4399. break;
  4400. case MSM_QUIN_MI2S:
  4401. *port_id = AFE_PORT_ID_QUINARY_MI2S_RX;
  4402. break;
  4403. case MSM_INT0_MI2S:
  4404. *port_id = AFE_PORT_ID_INT0_MI2S_RX;
  4405. break;
  4406. case MSM_INT1_MI2S:
  4407. *port_id = AFE_PORT_ID_INT1_MI2S_RX;
  4408. break;
  4409. case MSM_INT2_MI2S:
  4410. *port_id = AFE_PORT_ID_INT2_MI2S_RX;
  4411. break;
  4412. case MSM_INT3_MI2S:
  4413. *port_id = AFE_PORT_ID_INT3_MI2S_RX;
  4414. break;
  4415. case MSM_INT4_MI2S:
  4416. *port_id = AFE_PORT_ID_INT4_MI2S_RX;
  4417. break;
  4418. case MSM_INT5_MI2S:
  4419. *port_id = AFE_PORT_ID_INT5_MI2S_RX;
  4420. break;
  4421. case MSM_INT6_MI2S:
  4422. *port_id = AFE_PORT_ID_INT6_MI2S_RX;
  4423. break;
  4424. default:
  4425. pr_err("%s: playback err id 0x%x\n",
  4426. __func__, mi2s_id);
  4427. ret = -1;
  4428. break;
  4429. }
  4430. break;
  4431. case SNDRV_PCM_STREAM_CAPTURE:
  4432. switch (mi2s_id) {
  4433. case MSM_PRIM_MI2S:
  4434. *port_id = AFE_PORT_ID_PRIMARY_MI2S_TX;
  4435. break;
  4436. case MSM_SEC_MI2S:
  4437. *port_id = AFE_PORT_ID_SECONDARY_MI2S_TX;
  4438. break;
  4439. case MSM_TERT_MI2S:
  4440. *port_id = AFE_PORT_ID_TERTIARY_MI2S_TX;
  4441. break;
  4442. case MSM_QUAT_MI2S:
  4443. *port_id = AFE_PORT_ID_QUATERNARY_MI2S_TX;
  4444. break;
  4445. case MSM_QUIN_MI2S:
  4446. *port_id = AFE_PORT_ID_QUINARY_MI2S_TX;
  4447. break;
  4448. case MSM_SENARY_MI2S:
  4449. *port_id = AFE_PORT_ID_SENARY_MI2S_TX;
  4450. break;
  4451. case MSM_INT0_MI2S:
  4452. *port_id = AFE_PORT_ID_INT0_MI2S_TX;
  4453. break;
  4454. case MSM_INT1_MI2S:
  4455. *port_id = AFE_PORT_ID_INT1_MI2S_TX;
  4456. break;
  4457. case MSM_INT2_MI2S:
  4458. *port_id = AFE_PORT_ID_INT2_MI2S_TX;
  4459. break;
  4460. case MSM_INT3_MI2S:
  4461. *port_id = AFE_PORT_ID_INT3_MI2S_TX;
  4462. break;
  4463. case MSM_INT4_MI2S:
  4464. *port_id = AFE_PORT_ID_INT4_MI2S_TX;
  4465. break;
  4466. case MSM_INT5_MI2S:
  4467. *port_id = AFE_PORT_ID_INT5_MI2S_TX;
  4468. break;
  4469. case MSM_INT6_MI2S:
  4470. *port_id = AFE_PORT_ID_INT6_MI2S_TX;
  4471. break;
  4472. default:
  4473. pr_err("%s: capture err id 0x%x\n", __func__, mi2s_id);
  4474. ret = -1;
  4475. break;
  4476. }
  4477. break;
  4478. default:
  4479. pr_err("%s: default err %d\n", __func__, stream);
  4480. ret = -1;
  4481. break;
  4482. }
  4483. pr_debug("%s: port_id = 0x%x\n", __func__, *port_id);
  4484. return ret;
  4485. }
  4486. static int msm_dai_q6_mi2s_prepare(struct snd_pcm_substream *substream,
  4487. struct snd_soc_dai *dai)
  4488. {
  4489. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4490. dev_get_drvdata(dai->dev);
  4491. struct msm_dai_q6_dai_data *dai_data =
  4492. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  4493. &mi2s_dai_data->rx_dai.mi2s_dai_data :
  4494. &mi2s_dai_data->tx_dai.mi2s_dai_data);
  4495. u16 port_id = 0;
  4496. int rc = 0;
  4497. if (msm_mi2s_get_port_id(dai->id, substream->stream,
  4498. &port_id) != 0) {
  4499. dev_err(dai->dev, "%s: Invalid Port ID 0x%x\n",
  4500. __func__, port_id);
  4501. return -EINVAL;
  4502. }
  4503. dev_dbg(dai->dev, "%s: dai id %d, afe port id = 0x%x\n"
  4504. "dai_data->channels = %u sample_rate = %u\n", __func__,
  4505. dai->id, port_id, dai_data->channels, dai_data->rate);
  4506. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  4507. if (q6core_get_avcs_api_version_per_service(
  4508. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V4) {
  4509. /*
  4510. * send island mode config.
  4511. * This should be the first configuration
  4512. */
  4513. rc = afe_send_port_island_mode(port_id);
  4514. if (rc)
  4515. dev_err(dai->dev, "%s: afe send island mode failed %d\n",
  4516. __func__, rc);
  4517. }
  4518. /* PORT START should be set if prepare called
  4519. * in active state.
  4520. */
  4521. rc = afe_port_start(port_id, &dai_data->port_config,
  4522. dai_data->rate);
  4523. if (rc < 0)
  4524. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  4525. dai->id);
  4526. else
  4527. set_bit(STATUS_PORT_STARTED,
  4528. dai_data->status_mask);
  4529. }
  4530. if (!test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status)) {
  4531. set_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  4532. dev_dbg(dai->dev, "%s: set hwfree_status to started\n",
  4533. __func__);
  4534. }
  4535. return rc;
  4536. }
  4537. static int msm_dai_q6_mi2s_hw_params(struct snd_pcm_substream *substream,
  4538. struct snd_pcm_hw_params *params,
  4539. struct snd_soc_dai *dai)
  4540. {
  4541. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4542. dev_get_drvdata(dai->dev);
  4543. struct msm_dai_q6_mi2s_dai_config *mi2s_dai_config =
  4544. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  4545. &mi2s_dai_data->rx_dai : &mi2s_dai_data->tx_dai);
  4546. struct msm_dai_q6_dai_data *dai_data = &mi2s_dai_config->mi2s_dai_data;
  4547. struct afe_param_id_i2s_cfg *i2s = &dai_data->port_config.i2s;
  4548. dai_data->channels = params_channels(params);
  4549. switch (dai_data->channels) {
  4550. case 15:
  4551. case 16:
  4552. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4553. case AFE_PORT_I2S_16CHS:
  4554. dai_data->port_config.i2s.channel_mode
  4555. = AFE_PORT_I2S_16CHS;
  4556. break;
  4557. default:
  4558. goto error_invalid_data;
  4559. };
  4560. break;
  4561. case 13:
  4562. case 14:
  4563. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4564. case AFE_PORT_I2S_14CHS:
  4565. case AFE_PORT_I2S_16CHS:
  4566. dai_data->port_config.i2s.channel_mode
  4567. = AFE_PORT_I2S_14CHS;
  4568. break;
  4569. default:
  4570. goto error_invalid_data;
  4571. };
  4572. break;
  4573. case 11:
  4574. case 12:
  4575. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4576. case AFE_PORT_I2S_12CHS:
  4577. case AFE_PORT_I2S_14CHS:
  4578. case AFE_PORT_I2S_16CHS:
  4579. dai_data->port_config.i2s.channel_mode
  4580. = AFE_PORT_I2S_12CHS;
  4581. break;
  4582. default:
  4583. goto error_invalid_data;
  4584. };
  4585. break;
  4586. case 9:
  4587. case 10:
  4588. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4589. case AFE_PORT_I2S_10CHS:
  4590. case AFE_PORT_I2S_12CHS:
  4591. case AFE_PORT_I2S_14CHS:
  4592. case AFE_PORT_I2S_16CHS:
  4593. dai_data->port_config.i2s.channel_mode
  4594. = AFE_PORT_I2S_10CHS;
  4595. break;
  4596. default:
  4597. goto error_invalid_data;
  4598. };
  4599. break;
  4600. case 8:
  4601. case 7:
  4602. if (mi2s_dai_config->pdata_mi2s_lines < AFE_PORT_I2S_8CHS)
  4603. goto error_invalid_data;
  4604. else
  4605. if (mi2s_dai_config->pdata_mi2s_lines
  4606. == AFE_PORT_I2S_8CHS_2)
  4607. dai_data->port_config.i2s.channel_mode =
  4608. AFE_PORT_I2S_8CHS_2;
  4609. else
  4610. dai_data->port_config.i2s.channel_mode =
  4611. AFE_PORT_I2S_8CHS;
  4612. break;
  4613. case 6:
  4614. case 5:
  4615. if (mi2s_dai_config->pdata_mi2s_lines < AFE_PORT_I2S_6CHS)
  4616. goto error_invalid_data;
  4617. dai_data->port_config.i2s.channel_mode = AFE_PORT_I2S_6CHS;
  4618. break;
  4619. case 4:
  4620. case 3:
  4621. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4622. case AFE_PORT_I2S_SD0:
  4623. case AFE_PORT_I2S_SD1:
  4624. case AFE_PORT_I2S_SD2:
  4625. case AFE_PORT_I2S_SD3:
  4626. case AFE_PORT_I2S_SD4:
  4627. case AFE_PORT_I2S_SD5:
  4628. case AFE_PORT_I2S_SD6:
  4629. case AFE_PORT_I2S_SD7:
  4630. goto error_invalid_data;
  4631. break;
  4632. case AFE_PORT_I2S_QUAD01:
  4633. case AFE_PORT_I2S_QUAD23:
  4634. case AFE_PORT_I2S_QUAD45:
  4635. case AFE_PORT_I2S_QUAD67:
  4636. dai_data->port_config.i2s.channel_mode =
  4637. mi2s_dai_config->pdata_mi2s_lines;
  4638. break;
  4639. case AFE_PORT_I2S_8CHS_2:
  4640. dai_data->port_config.i2s.channel_mode =
  4641. AFE_PORT_I2S_QUAD45;
  4642. break;
  4643. default:
  4644. dai_data->port_config.i2s.channel_mode =
  4645. AFE_PORT_I2S_QUAD01;
  4646. break;
  4647. };
  4648. break;
  4649. case 2:
  4650. case 1:
  4651. if (mi2s_dai_config->pdata_mi2s_lines < AFE_PORT_I2S_SD0)
  4652. goto error_invalid_data;
  4653. switch (mi2s_dai_config->pdata_mi2s_lines) {
  4654. case AFE_PORT_I2S_SD0:
  4655. case AFE_PORT_I2S_SD1:
  4656. case AFE_PORT_I2S_SD2:
  4657. case AFE_PORT_I2S_SD3:
  4658. case AFE_PORT_I2S_SD4:
  4659. case AFE_PORT_I2S_SD5:
  4660. case AFE_PORT_I2S_SD6:
  4661. case AFE_PORT_I2S_SD7:
  4662. dai_data->port_config.i2s.channel_mode =
  4663. mi2s_dai_config->pdata_mi2s_lines;
  4664. break;
  4665. case AFE_PORT_I2S_QUAD01:
  4666. case AFE_PORT_I2S_6CHS:
  4667. case AFE_PORT_I2S_8CHS:
  4668. case AFE_PORT_I2S_10CHS:
  4669. case AFE_PORT_I2S_12CHS:
  4670. case AFE_PORT_I2S_14CHS:
  4671. case AFE_PORT_I2S_16CHS:
  4672. if (dai_data->vi_feed_mono == SPKR_1)
  4673. dai_data->port_config.i2s.channel_mode =
  4674. AFE_PORT_I2S_SD0;
  4675. else
  4676. dai_data->port_config.i2s.channel_mode =
  4677. AFE_PORT_I2S_SD1;
  4678. break;
  4679. case AFE_PORT_I2S_QUAD23:
  4680. dai_data->port_config.i2s.channel_mode =
  4681. AFE_PORT_I2S_SD2;
  4682. break;
  4683. case AFE_PORT_I2S_QUAD45:
  4684. dai_data->port_config.i2s.channel_mode =
  4685. AFE_PORT_I2S_SD4;
  4686. break;
  4687. case AFE_PORT_I2S_QUAD67:
  4688. dai_data->port_config.i2s.channel_mode =
  4689. AFE_PORT_I2S_SD6;
  4690. break;
  4691. }
  4692. if (dai_data->channels == 2)
  4693. dai_data->port_config.i2s.mono_stereo =
  4694. MSM_AFE_CH_STEREO;
  4695. else
  4696. dai_data->port_config.i2s.mono_stereo = MSM_AFE_MONO;
  4697. break;
  4698. default:
  4699. pr_err("%s: default err channels %d\n",
  4700. __func__, dai_data->channels);
  4701. goto error_invalid_data;
  4702. }
  4703. dai_data->rate = params_rate(params);
  4704. switch (params_format(params)) {
  4705. case SNDRV_PCM_FORMAT_S16_LE:
  4706. case SNDRV_PCM_FORMAT_SPECIAL:
  4707. dai_data->port_config.i2s.bit_width = 16;
  4708. dai_data->bitwidth = 16;
  4709. break;
  4710. case SNDRV_PCM_FORMAT_S24_LE:
  4711. case SNDRV_PCM_FORMAT_S24_3LE:
  4712. dai_data->port_config.i2s.bit_width = 24;
  4713. dai_data->bitwidth = 24;
  4714. break;
  4715. default:
  4716. pr_err("%s: format %d\n",
  4717. __func__, params_format(params));
  4718. return -EINVAL;
  4719. }
  4720. dai_data->port_config.i2s.i2s_cfg_minor_version =
  4721. AFE_API_VERSION_I2S_CONFIG;
  4722. dai_data->port_config.i2s.sample_rate = dai_data->rate;
  4723. if ((test_bit(STATUS_PORT_STARTED,
  4724. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask) &&
  4725. test_bit(STATUS_PORT_STARTED,
  4726. mi2s_dai_data->rx_dai.mi2s_dai_data.hwfree_status)) ||
  4727. (test_bit(STATUS_PORT_STARTED,
  4728. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask) &&
  4729. test_bit(STATUS_PORT_STARTED,
  4730. mi2s_dai_data->tx_dai.mi2s_dai_data.hwfree_status))) {
  4731. if ((mi2s_dai_data->tx_dai.mi2s_dai_data.rate !=
  4732. mi2s_dai_data->rx_dai.mi2s_dai_data.rate) ||
  4733. (mi2s_dai_data->rx_dai.mi2s_dai_data.bitwidth !=
  4734. mi2s_dai_data->tx_dai.mi2s_dai_data.bitwidth)) {
  4735. dev_err(dai->dev, "%s: Error mismatch in HW params\n"
  4736. "Tx sample_rate = %u bit_width = %hu\n"
  4737. "Rx sample_rate = %u bit_width = %hu\n"
  4738. , __func__,
  4739. mi2s_dai_data->tx_dai.mi2s_dai_data.rate,
  4740. mi2s_dai_data->tx_dai.mi2s_dai_data.bitwidth,
  4741. mi2s_dai_data->rx_dai.mi2s_dai_data.rate,
  4742. mi2s_dai_data->rx_dai.mi2s_dai_data.bitwidth);
  4743. return -EINVAL;
  4744. }
  4745. }
  4746. dev_dbg(dai->dev, "%s: dai id %d dai_data->channels = %d\n"
  4747. "sample_rate = %u i2s_cfg_minor_version = 0x%x\n"
  4748. "bit_width = %hu channel_mode = 0x%x mono_stereo = %#x\n"
  4749. "ws_src = 0x%x sample_rate = %u data_format = 0x%x\n"
  4750. "reserved = %u\n", __func__, dai->id, dai_data->channels,
  4751. dai_data->rate, i2s->i2s_cfg_minor_version, i2s->bit_width,
  4752. i2s->channel_mode, i2s->mono_stereo, i2s->ws_src,
  4753. i2s->sample_rate, i2s->data_format, i2s->reserved);
  4754. return 0;
  4755. error_invalid_data:
  4756. pr_err("%s: dai_data->channels = %d channel_mode = %d\n", __func__,
  4757. dai_data->channels, dai_data->port_config.i2s.channel_mode);
  4758. return -EINVAL;
  4759. }
  4760. static int msm_dai_q6_mi2s_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  4761. {
  4762. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4763. dev_get_drvdata(dai->dev);
  4764. if (test_bit(STATUS_PORT_STARTED,
  4765. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask) ||
  4766. test_bit(STATUS_PORT_STARTED,
  4767. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask)) {
  4768. dev_err(dai->dev, "%s: err chg i2s mode while dai running",
  4769. __func__);
  4770. return -EPERM;
  4771. }
  4772. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  4773. case SND_SOC_DAIFMT_CBS_CFS:
  4774. mi2s_dai_data->rx_dai.mi2s_dai_data.port_config.i2s.ws_src = 1;
  4775. mi2s_dai_data->tx_dai.mi2s_dai_data.port_config.i2s.ws_src = 1;
  4776. break;
  4777. case SND_SOC_DAIFMT_CBM_CFM:
  4778. mi2s_dai_data->rx_dai.mi2s_dai_data.port_config.i2s.ws_src = 0;
  4779. mi2s_dai_data->tx_dai.mi2s_dai_data.port_config.i2s.ws_src = 0;
  4780. break;
  4781. default:
  4782. pr_err("%s: fmt %d\n",
  4783. __func__, fmt & SND_SOC_DAIFMT_MASTER_MASK);
  4784. return -EINVAL;
  4785. }
  4786. return 0;
  4787. }
  4788. static int msm_dai_q6_mi2s_hw_free(struct snd_pcm_substream *substream,
  4789. struct snd_soc_dai *dai)
  4790. {
  4791. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4792. dev_get_drvdata(dai->dev);
  4793. struct msm_dai_q6_dai_data *dai_data =
  4794. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  4795. &mi2s_dai_data->rx_dai.mi2s_dai_data :
  4796. &mi2s_dai_data->tx_dai.mi2s_dai_data);
  4797. if (test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status)) {
  4798. clear_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  4799. dev_dbg(dai->dev, "%s: clear hwfree_status\n", __func__);
  4800. }
  4801. return 0;
  4802. }
  4803. static void msm_dai_q6_mi2s_shutdown(struct snd_pcm_substream *substream,
  4804. struct snd_soc_dai *dai)
  4805. {
  4806. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4807. dev_get_drvdata(dai->dev);
  4808. struct msm_dai_q6_dai_data *dai_data =
  4809. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  4810. &mi2s_dai_data->rx_dai.mi2s_dai_data :
  4811. &mi2s_dai_data->tx_dai.mi2s_dai_data);
  4812. u16 port_id = 0;
  4813. int rc = 0;
  4814. if (msm_mi2s_get_port_id(dai->id, substream->stream,
  4815. &port_id) != 0) {
  4816. dev_err(dai->dev, "%s: Invalid Port ID 0x%x\n",
  4817. __func__, port_id);
  4818. }
  4819. dev_dbg(dai->dev, "%s: closing afe port id = 0x%x\n",
  4820. __func__, port_id);
  4821. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  4822. rc = afe_close(port_id);
  4823. if (rc < 0)
  4824. dev_err(dai->dev, "fail to close AFE port\n");
  4825. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  4826. }
  4827. if (test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status))
  4828. clear_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  4829. }
  4830. static struct snd_soc_dai_ops msm_dai_q6_mi2s_ops = {
  4831. .startup = msm_dai_q6_mi2s_startup,
  4832. .prepare = msm_dai_q6_mi2s_prepare,
  4833. .hw_params = msm_dai_q6_mi2s_hw_params,
  4834. .hw_free = msm_dai_q6_mi2s_hw_free,
  4835. .set_fmt = msm_dai_q6_mi2s_set_fmt,
  4836. .shutdown = msm_dai_q6_mi2s_shutdown,
  4837. };
  4838. /* Channel min and max are initialized base on platform data */
  4839. static struct snd_soc_dai_driver msm_dai_q6_mi2s_dai[] = {
  4840. {
  4841. .playback = {
  4842. .stream_name = "Primary MI2S Playback",
  4843. .aif_name = "PRI_MI2S_RX",
  4844. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  4845. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  4846. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  4847. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  4848. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  4849. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  4850. SNDRV_PCM_RATE_384000,
  4851. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4852. SNDRV_PCM_FMTBIT_S24_LE |
  4853. SNDRV_PCM_FMTBIT_S24_3LE,
  4854. .rate_min = 8000,
  4855. .rate_max = 384000,
  4856. },
  4857. .capture = {
  4858. .stream_name = "Primary MI2S Capture",
  4859. .aif_name = "PRI_MI2S_TX",
  4860. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  4861. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  4862. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  4863. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4864. SNDRV_PCM_RATE_192000,
  4865. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4866. .rate_min = 8000,
  4867. .rate_max = 192000,
  4868. },
  4869. .ops = &msm_dai_q6_mi2s_ops,
  4870. .name = "Primary MI2S",
  4871. .id = MSM_PRIM_MI2S,
  4872. .probe = msm_dai_q6_dai_mi2s_probe,
  4873. .remove = msm_dai_q6_dai_mi2s_remove,
  4874. },
  4875. {
  4876. .playback = {
  4877. .stream_name = "Secondary MI2S Playback",
  4878. .aif_name = "SEC_MI2S_RX",
  4879. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  4880. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  4881. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  4882. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4883. SNDRV_PCM_RATE_192000,
  4884. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4885. .rate_min = 8000,
  4886. .rate_max = 192000,
  4887. },
  4888. .capture = {
  4889. .stream_name = "Secondary MI2S Capture",
  4890. .aif_name = "SEC_MI2S_TX",
  4891. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  4892. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  4893. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  4894. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4895. SNDRV_PCM_RATE_192000,
  4896. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4897. .rate_min = 8000,
  4898. .rate_max = 192000,
  4899. },
  4900. .ops = &msm_dai_q6_mi2s_ops,
  4901. .name = "Secondary MI2S",
  4902. .id = MSM_SEC_MI2S,
  4903. .probe = msm_dai_q6_dai_mi2s_probe,
  4904. .remove = msm_dai_q6_dai_mi2s_remove,
  4905. },
  4906. {
  4907. .playback = {
  4908. .stream_name = "Tertiary MI2S Playback",
  4909. .aif_name = "TERT_MI2S_RX",
  4910. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  4911. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  4912. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  4913. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4914. SNDRV_PCM_RATE_192000,
  4915. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4916. .rate_min = 8000,
  4917. .rate_max = 192000,
  4918. },
  4919. .capture = {
  4920. .stream_name = "Tertiary MI2S Capture",
  4921. .aif_name = "TERT_MI2S_TX",
  4922. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  4923. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  4924. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  4925. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4926. SNDRV_PCM_RATE_192000,
  4927. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4928. .rate_min = 8000,
  4929. .rate_max = 192000,
  4930. },
  4931. .ops = &msm_dai_q6_mi2s_ops,
  4932. .name = "Tertiary MI2S",
  4933. .id = MSM_TERT_MI2S,
  4934. .probe = msm_dai_q6_dai_mi2s_probe,
  4935. .remove = msm_dai_q6_dai_mi2s_remove,
  4936. },
  4937. {
  4938. .playback = {
  4939. .stream_name = "Quaternary MI2S Playback",
  4940. .aif_name = "QUAT_MI2S_RX",
  4941. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  4942. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  4943. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  4944. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4945. SNDRV_PCM_RATE_192000,
  4946. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4947. .rate_min = 8000,
  4948. .rate_max = 192000,
  4949. },
  4950. .capture = {
  4951. .stream_name = "Quaternary MI2S Capture",
  4952. .aif_name = "QUAT_MI2S_TX",
  4953. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  4954. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  4955. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  4956. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4957. SNDRV_PCM_RATE_192000,
  4958. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4959. .rate_min = 8000,
  4960. .rate_max = 192000,
  4961. },
  4962. .ops = &msm_dai_q6_mi2s_ops,
  4963. .name = "Quaternary MI2S",
  4964. .id = MSM_QUAT_MI2S,
  4965. .probe = msm_dai_q6_dai_mi2s_probe,
  4966. .remove = msm_dai_q6_dai_mi2s_remove,
  4967. },
  4968. {
  4969. .playback = {
  4970. .stream_name = "Quinary MI2S Playback",
  4971. .aif_name = "QUIN_MI2S_RX",
  4972. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4973. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  4974. SNDRV_PCM_RATE_192000,
  4975. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4976. .rate_min = 8000,
  4977. .rate_max = 192000,
  4978. },
  4979. .capture = {
  4980. .stream_name = "Quinary MI2S Capture",
  4981. .aif_name = "QUIN_MI2S_TX",
  4982. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4983. SNDRV_PCM_RATE_16000,
  4984. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4985. .rate_min = 8000,
  4986. .rate_max = 48000,
  4987. },
  4988. .ops = &msm_dai_q6_mi2s_ops,
  4989. .name = "Quinary MI2S",
  4990. .id = MSM_QUIN_MI2S,
  4991. .probe = msm_dai_q6_dai_mi2s_probe,
  4992. .remove = msm_dai_q6_dai_mi2s_remove,
  4993. },
  4994. {
  4995. .playback = {
  4996. .stream_name = "Secondary MI2S Playback SD1",
  4997. .aif_name = "SEC_MI2S_RX_SD1",
  4998. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4999. SNDRV_PCM_RATE_16000,
  5000. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5001. .rate_min = 8000,
  5002. .rate_max = 48000,
  5003. },
  5004. .id = MSM_SEC_MI2S_SD1,
  5005. },
  5006. {
  5007. .capture = {
  5008. .stream_name = "Senary_mi2s Capture",
  5009. .aif_name = "SENARY_TX",
  5010. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5011. SNDRV_PCM_RATE_16000,
  5012. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5013. .rate_min = 8000,
  5014. .rate_max = 48000,
  5015. },
  5016. .ops = &msm_dai_q6_mi2s_ops,
  5017. .name = "Senary MI2S",
  5018. .id = MSM_SENARY_MI2S,
  5019. .probe = msm_dai_q6_dai_mi2s_probe,
  5020. .remove = msm_dai_q6_dai_mi2s_remove,
  5021. },
  5022. {
  5023. .playback = {
  5024. .stream_name = "INT0 MI2S Playback",
  5025. .aif_name = "INT0_MI2S_RX",
  5026. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5027. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_44100 |
  5028. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000,
  5029. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5030. SNDRV_PCM_FMTBIT_S24_LE |
  5031. SNDRV_PCM_FMTBIT_S24_3LE,
  5032. .rate_min = 8000,
  5033. .rate_max = 192000,
  5034. },
  5035. .capture = {
  5036. .stream_name = "INT0 MI2S Capture",
  5037. .aif_name = "INT0_MI2S_TX",
  5038. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5039. SNDRV_PCM_RATE_16000,
  5040. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5041. .rate_min = 8000,
  5042. .rate_max = 48000,
  5043. },
  5044. .ops = &msm_dai_q6_mi2s_ops,
  5045. .name = "INT0 MI2S",
  5046. .id = MSM_INT0_MI2S,
  5047. .probe = msm_dai_q6_dai_mi2s_probe,
  5048. .remove = msm_dai_q6_dai_mi2s_remove,
  5049. },
  5050. {
  5051. .playback = {
  5052. .stream_name = "INT1 MI2S Playback",
  5053. .aif_name = "INT1_MI2S_RX",
  5054. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5055. SNDRV_PCM_RATE_16000,
  5056. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5057. SNDRV_PCM_FMTBIT_S24_LE |
  5058. SNDRV_PCM_FMTBIT_S24_3LE,
  5059. .rate_min = 8000,
  5060. .rate_max = 48000,
  5061. },
  5062. .capture = {
  5063. .stream_name = "INT1 MI2S Capture",
  5064. .aif_name = "INT1_MI2S_TX",
  5065. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5066. SNDRV_PCM_RATE_16000,
  5067. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5068. .rate_min = 8000,
  5069. .rate_max = 48000,
  5070. },
  5071. .ops = &msm_dai_q6_mi2s_ops,
  5072. .name = "INT1 MI2S",
  5073. .id = MSM_INT1_MI2S,
  5074. .probe = msm_dai_q6_dai_mi2s_probe,
  5075. .remove = msm_dai_q6_dai_mi2s_remove,
  5076. },
  5077. {
  5078. .playback = {
  5079. .stream_name = "INT2 MI2S Playback",
  5080. .aif_name = "INT2_MI2S_RX",
  5081. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5082. SNDRV_PCM_RATE_16000,
  5083. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5084. SNDRV_PCM_FMTBIT_S24_LE |
  5085. SNDRV_PCM_FMTBIT_S24_3LE,
  5086. .rate_min = 8000,
  5087. .rate_max = 48000,
  5088. },
  5089. .capture = {
  5090. .stream_name = "INT2 MI2S Capture",
  5091. .aif_name = "INT2_MI2S_TX",
  5092. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5093. SNDRV_PCM_RATE_16000,
  5094. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5095. .rate_min = 8000,
  5096. .rate_max = 48000,
  5097. },
  5098. .ops = &msm_dai_q6_mi2s_ops,
  5099. .name = "INT2 MI2S",
  5100. .id = MSM_INT2_MI2S,
  5101. .probe = msm_dai_q6_dai_mi2s_probe,
  5102. .remove = msm_dai_q6_dai_mi2s_remove,
  5103. },
  5104. {
  5105. .playback = {
  5106. .stream_name = "INT3 MI2S Playback",
  5107. .aif_name = "INT3_MI2S_RX",
  5108. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5109. SNDRV_PCM_RATE_16000,
  5110. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5111. SNDRV_PCM_FMTBIT_S24_LE |
  5112. SNDRV_PCM_FMTBIT_S24_3LE,
  5113. .rate_min = 8000,
  5114. .rate_max = 48000,
  5115. },
  5116. .capture = {
  5117. .stream_name = "INT3 MI2S Capture",
  5118. .aif_name = "INT3_MI2S_TX",
  5119. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5120. SNDRV_PCM_RATE_16000,
  5121. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5122. .rate_min = 8000,
  5123. .rate_max = 48000,
  5124. },
  5125. .ops = &msm_dai_q6_mi2s_ops,
  5126. .name = "INT3 MI2S",
  5127. .id = MSM_INT3_MI2S,
  5128. .probe = msm_dai_q6_dai_mi2s_probe,
  5129. .remove = msm_dai_q6_dai_mi2s_remove,
  5130. },
  5131. {
  5132. .playback = {
  5133. .stream_name = "INT4 MI2S Playback",
  5134. .aif_name = "INT4_MI2S_RX",
  5135. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5136. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  5137. SNDRV_PCM_RATE_192000,
  5138. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5139. SNDRV_PCM_FMTBIT_S24_LE |
  5140. SNDRV_PCM_FMTBIT_S24_3LE,
  5141. .rate_min = 8000,
  5142. .rate_max = 192000,
  5143. },
  5144. .capture = {
  5145. .stream_name = "INT4 MI2S Capture",
  5146. .aif_name = "INT4_MI2S_TX",
  5147. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5148. SNDRV_PCM_RATE_16000,
  5149. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5150. .rate_min = 8000,
  5151. .rate_max = 48000,
  5152. },
  5153. .ops = &msm_dai_q6_mi2s_ops,
  5154. .name = "INT4 MI2S",
  5155. .id = MSM_INT4_MI2S,
  5156. .probe = msm_dai_q6_dai_mi2s_probe,
  5157. .remove = msm_dai_q6_dai_mi2s_remove,
  5158. },
  5159. {
  5160. .playback = {
  5161. .stream_name = "INT5 MI2S Playback",
  5162. .aif_name = "INT5_MI2S_RX",
  5163. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5164. SNDRV_PCM_RATE_16000,
  5165. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5166. SNDRV_PCM_FMTBIT_S24_LE |
  5167. SNDRV_PCM_FMTBIT_S24_3LE,
  5168. .rate_min = 8000,
  5169. .rate_max = 48000,
  5170. },
  5171. .capture = {
  5172. .stream_name = "INT5 MI2S Capture",
  5173. .aif_name = "INT5_MI2S_TX",
  5174. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5175. SNDRV_PCM_RATE_16000,
  5176. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5177. .rate_min = 8000,
  5178. .rate_max = 48000,
  5179. },
  5180. .ops = &msm_dai_q6_mi2s_ops,
  5181. .name = "INT5 MI2S",
  5182. .id = MSM_INT5_MI2S,
  5183. .probe = msm_dai_q6_dai_mi2s_probe,
  5184. .remove = msm_dai_q6_dai_mi2s_remove,
  5185. },
  5186. {
  5187. .playback = {
  5188. .stream_name = "INT6 MI2S Playback",
  5189. .aif_name = "INT6_MI2S_RX",
  5190. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5191. SNDRV_PCM_RATE_16000,
  5192. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5193. SNDRV_PCM_FMTBIT_S24_LE |
  5194. SNDRV_PCM_FMTBIT_S24_3LE,
  5195. .rate_min = 8000,
  5196. .rate_max = 48000,
  5197. },
  5198. .capture = {
  5199. .stream_name = "INT6 MI2S Capture",
  5200. .aif_name = "INT6_MI2S_TX",
  5201. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5202. SNDRV_PCM_RATE_16000,
  5203. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5204. .rate_min = 8000,
  5205. .rate_max = 48000,
  5206. },
  5207. .ops = &msm_dai_q6_mi2s_ops,
  5208. .name = "INT6 MI2S",
  5209. .id = MSM_INT6_MI2S,
  5210. .probe = msm_dai_q6_dai_mi2s_probe,
  5211. .remove = msm_dai_q6_dai_mi2s_remove,
  5212. },
  5213. };
  5214. static int msm_dai_q6_mi2s_get_lineconfig(u16 sd_lines, u16 *config_ptr,
  5215. unsigned int *ch_cnt)
  5216. {
  5217. u8 num_of_sd_lines;
  5218. num_of_sd_lines = num_of_bits_set(sd_lines);
  5219. switch (num_of_sd_lines) {
  5220. case 0:
  5221. pr_debug("%s: no line is assigned\n", __func__);
  5222. break;
  5223. case 1:
  5224. switch (sd_lines) {
  5225. case MSM_MI2S_SD0:
  5226. *config_ptr = AFE_PORT_I2S_SD0;
  5227. break;
  5228. case MSM_MI2S_SD1:
  5229. *config_ptr = AFE_PORT_I2S_SD1;
  5230. break;
  5231. case MSM_MI2S_SD2:
  5232. *config_ptr = AFE_PORT_I2S_SD2;
  5233. break;
  5234. case MSM_MI2S_SD3:
  5235. *config_ptr = AFE_PORT_I2S_SD3;
  5236. break;
  5237. case MSM_MI2S_SD4:
  5238. *config_ptr = AFE_PORT_I2S_SD4;
  5239. break;
  5240. case MSM_MI2S_SD5:
  5241. *config_ptr = AFE_PORT_I2S_SD5;
  5242. break;
  5243. case MSM_MI2S_SD6:
  5244. *config_ptr = AFE_PORT_I2S_SD6;
  5245. break;
  5246. case MSM_MI2S_SD7:
  5247. *config_ptr = AFE_PORT_I2S_SD7;
  5248. break;
  5249. default:
  5250. pr_err("%s: invalid SD lines %d\n",
  5251. __func__, sd_lines);
  5252. goto error_invalid_data;
  5253. }
  5254. break;
  5255. case 2:
  5256. switch (sd_lines) {
  5257. case MSM_MI2S_SD0 | MSM_MI2S_SD1:
  5258. *config_ptr = AFE_PORT_I2S_QUAD01;
  5259. break;
  5260. case MSM_MI2S_SD2 | MSM_MI2S_SD3:
  5261. *config_ptr = AFE_PORT_I2S_QUAD23;
  5262. break;
  5263. case MSM_MI2S_SD4 | MSM_MI2S_SD5:
  5264. *config_ptr = AFE_PORT_I2S_QUAD45;
  5265. break;
  5266. case MSM_MI2S_SD6 | MSM_MI2S_SD7:
  5267. *config_ptr = AFE_PORT_I2S_QUAD67;
  5268. break;
  5269. default:
  5270. pr_err("%s: invalid SD lines %d\n",
  5271. __func__, sd_lines);
  5272. goto error_invalid_data;
  5273. }
  5274. break;
  5275. case 3:
  5276. switch (sd_lines) {
  5277. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2:
  5278. *config_ptr = AFE_PORT_I2S_6CHS;
  5279. break;
  5280. default:
  5281. pr_err("%s: invalid SD lines %d\n",
  5282. __func__, sd_lines);
  5283. goto error_invalid_data;
  5284. }
  5285. break;
  5286. case 4:
  5287. switch (sd_lines) {
  5288. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 | MSM_MI2S_SD3:
  5289. *config_ptr = AFE_PORT_I2S_8CHS;
  5290. break;
  5291. case MSM_MI2S_SD4 | MSM_MI2S_SD5 | MSM_MI2S_SD6 | MSM_MI2S_SD7:
  5292. *config_ptr = AFE_PORT_I2S_8CHS_2;
  5293. break;
  5294. default:
  5295. pr_err("%s: invalid SD lines %d\n",
  5296. __func__, sd_lines);
  5297. goto error_invalid_data;
  5298. }
  5299. break;
  5300. case 5:
  5301. switch (sd_lines) {
  5302. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2
  5303. | MSM_MI2S_SD3 | MSM_MI2S_SD4:
  5304. *config_ptr = AFE_PORT_I2S_10CHS;
  5305. break;
  5306. default:
  5307. pr_err("%s: invalid SD lines %d\n",
  5308. __func__, sd_lines);
  5309. goto error_invalid_data;
  5310. }
  5311. break;
  5312. case 6:
  5313. switch (sd_lines) {
  5314. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2
  5315. | MSM_MI2S_SD3 | MSM_MI2S_SD4 | MSM_MI2S_SD5:
  5316. *config_ptr = AFE_PORT_I2S_12CHS;
  5317. break;
  5318. default:
  5319. pr_err("%s: invalid SD lines %d\n",
  5320. __func__, sd_lines);
  5321. goto error_invalid_data;
  5322. }
  5323. break;
  5324. case 7:
  5325. switch (sd_lines) {
  5326. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 | MSM_MI2S_SD3
  5327. | MSM_MI2S_SD4 | MSM_MI2S_SD5 | MSM_MI2S_SD6:
  5328. *config_ptr = AFE_PORT_I2S_14CHS;
  5329. break;
  5330. default:
  5331. pr_err("%s: invalid SD lines %d\n",
  5332. __func__, sd_lines);
  5333. goto error_invalid_data;
  5334. }
  5335. break;
  5336. case 8:
  5337. switch (sd_lines) {
  5338. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 | MSM_MI2S_SD3
  5339. | MSM_MI2S_SD4 | MSM_MI2S_SD5 | MSM_MI2S_SD6 | MSM_MI2S_SD7:
  5340. *config_ptr = AFE_PORT_I2S_16CHS;
  5341. break;
  5342. default:
  5343. pr_err("%s: invalid SD lines %d\n",
  5344. __func__, sd_lines);
  5345. goto error_invalid_data;
  5346. }
  5347. break;
  5348. default:
  5349. pr_err("%s: invalid SD lines %d\n", __func__, num_of_sd_lines);
  5350. goto error_invalid_data;
  5351. }
  5352. *ch_cnt = num_of_sd_lines;
  5353. return 0;
  5354. error_invalid_data:
  5355. pr_err("%s: invalid data\n", __func__);
  5356. return -EINVAL;
  5357. }
  5358. static int msm_dai_q6_mi2s_platform_data_validation(
  5359. struct platform_device *pdev, struct snd_soc_dai_driver *dai_driver)
  5360. {
  5361. struct msm_dai_q6_mi2s_dai_data *dai_data = dev_get_drvdata(&pdev->dev);
  5362. struct msm_mi2s_pdata *mi2s_pdata =
  5363. (struct msm_mi2s_pdata *) pdev->dev.platform_data;
  5364. unsigned int ch_cnt;
  5365. int rc = 0;
  5366. u16 sd_line;
  5367. if (mi2s_pdata == NULL) {
  5368. pr_err("%s: mi2s_pdata NULL", __func__);
  5369. return -EINVAL;
  5370. }
  5371. rc = msm_dai_q6_mi2s_get_lineconfig(mi2s_pdata->rx_sd_lines,
  5372. &sd_line, &ch_cnt);
  5373. if (rc < 0) {
  5374. dev_err(&pdev->dev, "invalid MI2S RX sd line config\n");
  5375. goto rtn;
  5376. }
  5377. if (ch_cnt) {
  5378. dai_data->rx_dai.mi2s_dai_data.port_config.i2s.channel_mode =
  5379. sd_line;
  5380. dai_data->rx_dai.pdata_mi2s_lines = sd_line;
  5381. dai_driver->playback.channels_min = 1;
  5382. dai_driver->playback.channels_max = ch_cnt << 1;
  5383. } else {
  5384. dai_driver->playback.channels_min = 0;
  5385. dai_driver->playback.channels_max = 0;
  5386. }
  5387. rc = msm_dai_q6_mi2s_get_lineconfig(mi2s_pdata->tx_sd_lines,
  5388. &sd_line, &ch_cnt);
  5389. if (rc < 0) {
  5390. dev_err(&pdev->dev, "invalid MI2S TX sd line config\n");
  5391. goto rtn;
  5392. }
  5393. if (ch_cnt) {
  5394. dai_data->tx_dai.mi2s_dai_data.port_config.i2s.channel_mode =
  5395. sd_line;
  5396. dai_data->tx_dai.pdata_mi2s_lines = sd_line;
  5397. dai_driver->capture.channels_min = 1;
  5398. dai_driver->capture.channels_max = ch_cnt << 1;
  5399. } else {
  5400. dai_driver->capture.channels_min = 0;
  5401. dai_driver->capture.channels_max = 0;
  5402. }
  5403. dev_dbg(&pdev->dev, "%s: playback sdline 0x%x capture sdline 0x%x\n",
  5404. __func__, dai_data->rx_dai.pdata_mi2s_lines,
  5405. dai_data->tx_dai.pdata_mi2s_lines);
  5406. dev_dbg(&pdev->dev, "%s: playback ch_max %d capture ch_mx %d\n",
  5407. __func__, dai_driver->playback.channels_max,
  5408. dai_driver->capture.channels_max);
  5409. rtn:
  5410. return rc;
  5411. }
  5412. static const struct snd_soc_component_driver msm_q6_mi2s_dai_component = {
  5413. .name = "msm-dai-q6-mi2s",
  5414. };
  5415. static int msm_dai_q6_mi2s_dev_probe(struct platform_device *pdev)
  5416. {
  5417. struct msm_dai_q6_mi2s_dai_data *dai_data;
  5418. const char *q6_mi2s_dev_id = "qcom,msm-dai-q6-mi2s-dev-id";
  5419. u32 tx_line = 0;
  5420. u32 rx_line = 0;
  5421. u32 mi2s_intf = 0;
  5422. struct msm_mi2s_pdata *mi2s_pdata;
  5423. int rc;
  5424. rc = of_property_read_u32(pdev->dev.of_node, q6_mi2s_dev_id,
  5425. &mi2s_intf);
  5426. if (rc) {
  5427. dev_err(&pdev->dev,
  5428. "%s: missing 0x%x in dt node\n", __func__, mi2s_intf);
  5429. goto rtn;
  5430. }
  5431. dev_dbg(&pdev->dev, "dev name %s dev id 0x%x\n", dev_name(&pdev->dev),
  5432. mi2s_intf);
  5433. if ((mi2s_intf < MSM_MI2S_MIN || mi2s_intf > MSM_MI2S_MAX)
  5434. || (mi2s_intf >= ARRAY_SIZE(msm_dai_q6_mi2s_dai))) {
  5435. dev_err(&pdev->dev,
  5436. "%s: Invalid MI2S ID %u from Device Tree\n",
  5437. __func__, mi2s_intf);
  5438. rc = -ENXIO;
  5439. goto rtn;
  5440. }
  5441. pdev->id = mi2s_intf;
  5442. mi2s_pdata = kzalloc(sizeof(struct msm_mi2s_pdata), GFP_KERNEL);
  5443. if (!mi2s_pdata) {
  5444. rc = -ENOMEM;
  5445. goto rtn;
  5446. }
  5447. rc = of_property_read_u32(pdev->dev.of_node, "qcom,msm-mi2s-rx-lines",
  5448. &rx_line);
  5449. if (rc) {
  5450. dev_err(&pdev->dev, "%s: Rx line from DT file %s\n", __func__,
  5451. "qcom,msm-mi2s-rx-lines");
  5452. goto free_pdata;
  5453. }
  5454. rc = of_property_read_u32(pdev->dev.of_node, "qcom,msm-mi2s-tx-lines",
  5455. &tx_line);
  5456. if (rc) {
  5457. dev_err(&pdev->dev, "%s: Tx line from DT file %s\n", __func__,
  5458. "qcom,msm-mi2s-tx-lines");
  5459. goto free_pdata;
  5460. }
  5461. dev_dbg(&pdev->dev, "dev name %s Rx line 0x%x , Tx ine 0x%x\n",
  5462. dev_name(&pdev->dev), rx_line, tx_line);
  5463. mi2s_pdata->rx_sd_lines = rx_line;
  5464. mi2s_pdata->tx_sd_lines = tx_line;
  5465. mi2s_pdata->intf_id = mi2s_intf;
  5466. dai_data = kzalloc(sizeof(struct msm_dai_q6_mi2s_dai_data),
  5467. GFP_KERNEL);
  5468. if (!dai_data) {
  5469. rc = -ENOMEM;
  5470. goto free_pdata;
  5471. } else
  5472. dev_set_drvdata(&pdev->dev, dai_data);
  5473. rc = of_property_read_u32(pdev->dev.of_node,
  5474. "qcom,msm-dai-is-island-supported",
  5475. &dai_data->is_island_dai);
  5476. if (rc)
  5477. dev_dbg(&pdev->dev, "island supported entry not found\n");
  5478. pdev->dev.platform_data = mi2s_pdata;
  5479. rc = msm_dai_q6_mi2s_platform_data_validation(pdev,
  5480. &msm_dai_q6_mi2s_dai[mi2s_intf]);
  5481. if (rc < 0)
  5482. goto free_dai_data;
  5483. rc = snd_soc_register_component(&pdev->dev, &msm_q6_mi2s_dai_component,
  5484. &msm_dai_q6_mi2s_dai[mi2s_intf], 1);
  5485. if (rc < 0)
  5486. goto err_register;
  5487. return 0;
  5488. err_register:
  5489. dev_err(&pdev->dev, "fail to msm_dai_q6_mi2s_dev_probe\n");
  5490. free_dai_data:
  5491. kfree(dai_data);
  5492. free_pdata:
  5493. kfree(mi2s_pdata);
  5494. rtn:
  5495. return rc;
  5496. }
  5497. static int msm_dai_q6_mi2s_dev_remove(struct platform_device *pdev)
  5498. {
  5499. snd_soc_unregister_component(&pdev->dev);
  5500. return 0;
  5501. }
  5502. static const struct snd_soc_component_driver msm_dai_q6_component = {
  5503. .name = "msm-dai-q6-dev",
  5504. };
  5505. static int msm_dai_q6_dev_probe(struct platform_device *pdev)
  5506. {
  5507. int rc, id, i, len;
  5508. const char *q6_dev_id = "qcom,msm-dai-q6-dev-id";
  5509. char stream_name[80];
  5510. rc = of_property_read_u32(pdev->dev.of_node, q6_dev_id, &id);
  5511. if (rc) {
  5512. dev_err(&pdev->dev,
  5513. "%s: missing %s in dt node\n", __func__, q6_dev_id);
  5514. return rc;
  5515. }
  5516. pdev->id = id;
  5517. pr_debug("%s: dev name %s, id:%d\n", __func__,
  5518. dev_name(&pdev->dev), pdev->id);
  5519. switch (id) {
  5520. case SLIMBUS_0_RX:
  5521. strlcpy(stream_name, "Slimbus Playback", 80);
  5522. goto register_slim_playback;
  5523. case SLIMBUS_2_RX:
  5524. strlcpy(stream_name, "Slimbus2 Playback", 80);
  5525. goto register_slim_playback;
  5526. case SLIMBUS_1_RX:
  5527. strlcpy(stream_name, "Slimbus1 Playback", 80);
  5528. goto register_slim_playback;
  5529. case SLIMBUS_3_RX:
  5530. strlcpy(stream_name, "Slimbus3 Playback", 80);
  5531. goto register_slim_playback;
  5532. case SLIMBUS_4_RX:
  5533. strlcpy(stream_name, "Slimbus4 Playback", 80);
  5534. goto register_slim_playback;
  5535. case SLIMBUS_5_RX:
  5536. strlcpy(stream_name, "Slimbus5 Playback", 80);
  5537. goto register_slim_playback;
  5538. case SLIMBUS_6_RX:
  5539. strlcpy(stream_name, "Slimbus6 Playback", 80);
  5540. goto register_slim_playback;
  5541. case SLIMBUS_7_RX:
  5542. strlcpy(stream_name, "Slimbus7 Playback", sizeof(stream_name));
  5543. goto register_slim_playback;
  5544. case SLIMBUS_8_RX:
  5545. strlcpy(stream_name, "Slimbus8 Playback", sizeof(stream_name));
  5546. goto register_slim_playback;
  5547. case SLIMBUS_9_RX:
  5548. strlcpy(stream_name, "Slimbus9 Playback", sizeof(stream_name));
  5549. goto register_slim_playback;
  5550. register_slim_playback:
  5551. rc = -ENODEV;
  5552. len = strnlen(stream_name, 80);
  5553. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_slimbus_rx_dai); i++) {
  5554. if (msm_dai_q6_slimbus_rx_dai[i].playback.stream_name &&
  5555. !strcmp(stream_name,
  5556. msm_dai_q6_slimbus_rx_dai[i]
  5557. .playback.stream_name)) {
  5558. rc = snd_soc_register_component(&pdev->dev,
  5559. &msm_dai_q6_component,
  5560. &msm_dai_q6_slimbus_rx_dai[i], 1);
  5561. break;
  5562. }
  5563. }
  5564. if (rc)
  5565. pr_err("%s: Device not found stream name %s\n",
  5566. __func__, stream_name);
  5567. break;
  5568. case SLIMBUS_0_TX:
  5569. strlcpy(stream_name, "Slimbus Capture", 80);
  5570. goto register_slim_capture;
  5571. case SLIMBUS_1_TX:
  5572. strlcpy(stream_name, "Slimbus1 Capture", 80);
  5573. goto register_slim_capture;
  5574. case SLIMBUS_2_TX:
  5575. strlcpy(stream_name, "Slimbus2 Capture", 80);
  5576. goto register_slim_capture;
  5577. case SLIMBUS_3_TX:
  5578. strlcpy(stream_name, "Slimbus3 Capture", 80);
  5579. goto register_slim_capture;
  5580. case SLIMBUS_4_TX:
  5581. strlcpy(stream_name, "Slimbus4 Capture", 80);
  5582. goto register_slim_capture;
  5583. case SLIMBUS_5_TX:
  5584. strlcpy(stream_name, "Slimbus5 Capture", 80);
  5585. goto register_slim_capture;
  5586. case SLIMBUS_6_TX:
  5587. strlcpy(stream_name, "Slimbus6 Capture", 80);
  5588. goto register_slim_capture;
  5589. case SLIMBUS_7_TX:
  5590. strlcpy(stream_name, "Slimbus7 Capture", sizeof(stream_name));
  5591. goto register_slim_capture;
  5592. case SLIMBUS_8_TX:
  5593. strlcpy(stream_name, "Slimbus8 Capture", sizeof(stream_name));
  5594. goto register_slim_capture;
  5595. case SLIMBUS_9_TX:
  5596. strlcpy(stream_name, "Slimbus9 Capture", sizeof(stream_name));
  5597. goto register_slim_capture;
  5598. register_slim_capture:
  5599. rc = -ENODEV;
  5600. len = strnlen(stream_name, 80);
  5601. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_slimbus_tx_dai); i++) {
  5602. if (msm_dai_q6_slimbus_tx_dai[i].capture.stream_name &&
  5603. !strcmp(stream_name,
  5604. msm_dai_q6_slimbus_tx_dai[i]
  5605. .capture.stream_name)) {
  5606. rc = snd_soc_register_component(&pdev->dev,
  5607. &msm_dai_q6_component,
  5608. &msm_dai_q6_slimbus_tx_dai[i], 1);
  5609. break;
  5610. }
  5611. }
  5612. if (rc)
  5613. pr_err("%s: Device not found stream name %s\n",
  5614. __func__, stream_name);
  5615. break;
  5616. case AFE_LOOPBACK_TX:
  5617. rc = snd_soc_register_component(&pdev->dev,
  5618. &msm_dai_q6_component,
  5619. &msm_dai_q6_afe_lb_tx_dai[0],
  5620. 1);
  5621. break;
  5622. case INT_BT_SCO_RX:
  5623. rc = snd_soc_register_component(&pdev->dev,
  5624. &msm_dai_q6_component, &msm_dai_q6_bt_sco_rx_dai, 1);
  5625. break;
  5626. case INT_BT_SCO_TX:
  5627. rc = snd_soc_register_component(&pdev->dev,
  5628. &msm_dai_q6_component, &msm_dai_q6_bt_sco_tx_dai, 1);
  5629. break;
  5630. case INT_BT_A2DP_RX:
  5631. rc = snd_soc_register_component(&pdev->dev,
  5632. &msm_dai_q6_component, &msm_dai_q6_bt_a2dp_rx_dai, 1);
  5633. break;
  5634. case INT_FM_RX:
  5635. rc = snd_soc_register_component(&pdev->dev,
  5636. &msm_dai_q6_component, &msm_dai_q6_fm_rx_dai, 1);
  5637. break;
  5638. case INT_FM_TX:
  5639. rc = snd_soc_register_component(&pdev->dev,
  5640. &msm_dai_q6_component, &msm_dai_q6_fm_tx_dai, 1);
  5641. break;
  5642. case AFE_PORT_ID_USB_RX:
  5643. rc = snd_soc_register_component(&pdev->dev,
  5644. &msm_dai_q6_component, &msm_dai_q6_usb_rx_dai, 1);
  5645. break;
  5646. case AFE_PORT_ID_USB_TX:
  5647. rc = snd_soc_register_component(&pdev->dev,
  5648. &msm_dai_q6_component, &msm_dai_q6_usb_tx_dai, 1);
  5649. break;
  5650. case RT_PROXY_DAI_001_RX:
  5651. strlcpy(stream_name, "AFE Playback", 80);
  5652. goto register_afe_playback;
  5653. case RT_PROXY_DAI_002_RX:
  5654. strlcpy(stream_name, "AFE-PROXY RX", 80);
  5655. register_afe_playback:
  5656. rc = -ENODEV;
  5657. len = strnlen(stream_name, 80);
  5658. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_afe_rx_dai); i++) {
  5659. if (msm_dai_q6_afe_rx_dai[i].playback.stream_name &&
  5660. !strcmp(stream_name,
  5661. msm_dai_q6_afe_rx_dai[i].playback.stream_name)) {
  5662. rc = snd_soc_register_component(&pdev->dev,
  5663. &msm_dai_q6_component,
  5664. &msm_dai_q6_afe_rx_dai[i], 1);
  5665. break;
  5666. }
  5667. }
  5668. if (rc)
  5669. pr_err("%s: Device not found stream name %s\n",
  5670. __func__, stream_name);
  5671. break;
  5672. case RT_PROXY_DAI_001_TX:
  5673. strlcpy(stream_name, "AFE-PROXY TX", 80);
  5674. goto register_afe_capture;
  5675. case RT_PROXY_DAI_002_TX:
  5676. strlcpy(stream_name, "AFE Capture", 80);
  5677. register_afe_capture:
  5678. rc = -ENODEV;
  5679. len = strnlen(stream_name, 80);
  5680. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_afe_tx_dai); i++) {
  5681. if (msm_dai_q6_afe_tx_dai[i].capture.stream_name &&
  5682. !strcmp(stream_name,
  5683. msm_dai_q6_afe_tx_dai[i].capture.stream_name)) {
  5684. rc = snd_soc_register_component(&pdev->dev,
  5685. &msm_dai_q6_component,
  5686. &msm_dai_q6_afe_tx_dai[i], 1);
  5687. break;
  5688. }
  5689. }
  5690. if (rc)
  5691. pr_err("%s: Device not found stream name %s\n",
  5692. __func__, stream_name);
  5693. break;
  5694. case VOICE_PLAYBACK_TX:
  5695. strlcpy(stream_name, "Voice Farend Playback", 80);
  5696. goto register_voice_playback;
  5697. case VOICE2_PLAYBACK_TX:
  5698. strlcpy(stream_name, "Voice2 Farend Playback", 80);
  5699. register_voice_playback:
  5700. rc = -ENODEV;
  5701. len = strnlen(stream_name, 80);
  5702. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_voc_playback_dai); i++) {
  5703. if (msm_dai_q6_voc_playback_dai[i].playback.stream_name
  5704. && !strcmp(stream_name,
  5705. msm_dai_q6_voc_playback_dai[i].playback.stream_name)) {
  5706. rc = snd_soc_register_component(&pdev->dev,
  5707. &msm_dai_q6_component,
  5708. &msm_dai_q6_voc_playback_dai[i], 1);
  5709. break;
  5710. }
  5711. }
  5712. if (rc)
  5713. pr_err("%s Device not found stream name %s\n",
  5714. __func__, stream_name);
  5715. break;
  5716. case VOICE_RECORD_RX:
  5717. strlcpy(stream_name, "Voice Downlink Capture", 80);
  5718. goto register_uplink_capture;
  5719. case VOICE_RECORD_TX:
  5720. strlcpy(stream_name, "Voice Uplink Capture", 80);
  5721. register_uplink_capture:
  5722. rc = -ENODEV;
  5723. len = strnlen(stream_name, 80);
  5724. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_incall_record_dai); i++) {
  5725. if (msm_dai_q6_incall_record_dai[i].capture.stream_name
  5726. && !strcmp(stream_name,
  5727. msm_dai_q6_incall_record_dai[i].
  5728. capture.stream_name)) {
  5729. rc = snd_soc_register_component(&pdev->dev,
  5730. &msm_dai_q6_component,
  5731. &msm_dai_q6_incall_record_dai[i], 1);
  5732. break;
  5733. }
  5734. }
  5735. if (rc)
  5736. pr_err("%s: Device not found stream name %s\n",
  5737. __func__, stream_name);
  5738. break;
  5739. default:
  5740. rc = -ENODEV;
  5741. break;
  5742. }
  5743. return rc;
  5744. }
  5745. static int msm_dai_q6_dev_remove(struct platform_device *pdev)
  5746. {
  5747. snd_soc_unregister_component(&pdev->dev);
  5748. return 0;
  5749. }
  5750. static const struct of_device_id msm_dai_q6_dev_dt_match[] = {
  5751. { .compatible = "qcom,msm-dai-q6-dev", },
  5752. { }
  5753. };
  5754. MODULE_DEVICE_TABLE(of, msm_dai_q6_dev_dt_match);
  5755. static struct platform_driver msm_dai_q6_dev = {
  5756. .probe = msm_dai_q6_dev_probe,
  5757. .remove = msm_dai_q6_dev_remove,
  5758. .driver = {
  5759. .name = "msm-dai-q6-dev",
  5760. .owner = THIS_MODULE,
  5761. .of_match_table = msm_dai_q6_dev_dt_match,
  5762. },
  5763. };
  5764. static int msm_dai_q6_probe(struct platform_device *pdev)
  5765. {
  5766. int rc;
  5767. pr_debug("%s: dev name %s, id:%d\n", __func__,
  5768. dev_name(&pdev->dev), pdev->id);
  5769. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  5770. if (rc) {
  5771. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  5772. __func__, rc);
  5773. } else
  5774. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  5775. return rc;
  5776. }
  5777. static int msm_dai_q6_remove(struct platform_device *pdev)
  5778. {
  5779. of_platform_depopulate(&pdev->dev);
  5780. return 0;
  5781. }
  5782. static const struct of_device_id msm_dai_q6_dt_match[] = {
  5783. { .compatible = "qcom,msm-dai-q6", },
  5784. { }
  5785. };
  5786. MODULE_DEVICE_TABLE(of, msm_dai_q6_dt_match);
  5787. static struct platform_driver msm_dai_q6 = {
  5788. .probe = msm_dai_q6_probe,
  5789. .remove = msm_dai_q6_remove,
  5790. .driver = {
  5791. .name = "msm-dai-q6",
  5792. .owner = THIS_MODULE,
  5793. .of_match_table = msm_dai_q6_dt_match,
  5794. },
  5795. };
  5796. static int msm_dai_mi2s_q6_probe(struct platform_device *pdev)
  5797. {
  5798. int rc;
  5799. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  5800. if (rc) {
  5801. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  5802. __func__, rc);
  5803. } else
  5804. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  5805. return rc;
  5806. }
  5807. static int msm_dai_mi2s_q6_remove(struct platform_device *pdev)
  5808. {
  5809. return 0;
  5810. }
  5811. static const struct of_device_id msm_dai_mi2s_dt_match[] = {
  5812. { .compatible = "qcom,msm-dai-mi2s", },
  5813. { }
  5814. };
  5815. MODULE_DEVICE_TABLE(of, msm_dai_mi2s_dt_match);
  5816. static struct platform_driver msm_dai_mi2s_q6 = {
  5817. .probe = msm_dai_mi2s_q6_probe,
  5818. .remove = msm_dai_mi2s_q6_remove,
  5819. .driver = {
  5820. .name = "msm-dai-mi2s",
  5821. .owner = THIS_MODULE,
  5822. .of_match_table = msm_dai_mi2s_dt_match,
  5823. },
  5824. };
  5825. static const struct of_device_id msm_dai_q6_mi2s_dev_dt_match[] = {
  5826. { .compatible = "qcom,msm-dai-q6-mi2s", },
  5827. { }
  5828. };
  5829. MODULE_DEVICE_TABLE(of, msm_dai_q6_mi2s_dev_dt_match);
  5830. static struct platform_driver msm_dai_q6_mi2s_driver = {
  5831. .probe = msm_dai_q6_mi2s_dev_probe,
  5832. .remove = msm_dai_q6_mi2s_dev_remove,
  5833. .driver = {
  5834. .name = "msm-dai-q6-mi2s",
  5835. .owner = THIS_MODULE,
  5836. .of_match_table = msm_dai_q6_mi2s_dev_dt_match,
  5837. },
  5838. };
  5839. static int msm_dai_q6_spdif_dev_probe(struct platform_device *pdev)
  5840. {
  5841. int rc, id;
  5842. const char *q6_dev_id = "qcom,msm-dai-q6-dev-id";
  5843. rc = of_property_read_u32(pdev->dev.of_node, q6_dev_id, &id);
  5844. if (rc) {
  5845. dev_err(&pdev->dev,
  5846. "%s: missing %s in dt node\n", __func__, q6_dev_id);
  5847. return rc;
  5848. }
  5849. pdev->id = id;
  5850. pr_debug("%s: dev name %s, id:%d\n", __func__,
  5851. dev_name(&pdev->dev), pdev->id);
  5852. switch (pdev->id) {
  5853. case AFE_PORT_ID_PRIMARY_SPDIF_RX:
  5854. rc = snd_soc_register_component(&pdev->dev,
  5855. &msm_dai_spdif_q6_component,
  5856. &msm_dai_q6_spdif_spdif_rx_dai[0], 1);
  5857. break;
  5858. case AFE_PORT_ID_SECONDARY_SPDIF_RX:
  5859. rc = snd_soc_register_component(&pdev->dev,
  5860. &msm_dai_spdif_q6_component,
  5861. &msm_dai_q6_spdif_spdif_rx_dai[1], 1);
  5862. break;
  5863. case AFE_PORT_ID_PRIMARY_SPDIF_TX:
  5864. rc = snd_soc_register_component(&pdev->dev,
  5865. &msm_dai_spdif_q6_component,
  5866. &msm_dai_q6_spdif_spdif_tx_dai[0], 1);
  5867. break;
  5868. case AFE_PORT_ID_SECONDARY_SPDIF_TX:
  5869. rc = snd_soc_register_component(&pdev->dev,
  5870. &msm_dai_spdif_q6_component,
  5871. &msm_dai_q6_spdif_spdif_tx_dai[1], 1);
  5872. break;
  5873. default:
  5874. dev_err(&pdev->dev, "invalid device ID %d\n", pdev->id);
  5875. rc = -ENODEV;
  5876. break;
  5877. }
  5878. return rc;
  5879. }
  5880. static int msm_dai_q6_spdif_dev_remove(struct platform_device *pdev)
  5881. {
  5882. snd_soc_unregister_component(&pdev->dev);
  5883. return 0;
  5884. }
  5885. static const struct of_device_id msm_dai_q6_spdif_dt_match[] = {
  5886. {.compatible = "qcom,msm-dai-q6-spdif"},
  5887. {}
  5888. };
  5889. MODULE_DEVICE_TABLE(of, msm_dai_q6_spdif_dt_match);
  5890. static struct platform_driver msm_dai_q6_spdif_driver = {
  5891. .probe = msm_dai_q6_spdif_dev_probe,
  5892. .remove = msm_dai_q6_spdif_dev_remove,
  5893. .driver = {
  5894. .name = "msm-dai-q6-spdif",
  5895. .owner = THIS_MODULE,
  5896. .of_match_table = msm_dai_q6_spdif_dt_match,
  5897. },
  5898. };
  5899. static int msm_dai_q6_tdm_set_clk_param(u32 group_id,
  5900. struct afe_clk_set *clk_set, u32 mode)
  5901. {
  5902. switch (group_id) {
  5903. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_RX:
  5904. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_TX:
  5905. if (mode)
  5906. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_PRI_TDM_IBIT;
  5907. else
  5908. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_PRI_TDM_EBIT;
  5909. break;
  5910. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_RX:
  5911. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_TX:
  5912. if (mode)
  5913. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_SEC_TDM_IBIT;
  5914. else
  5915. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_SEC_TDM_EBIT;
  5916. break;
  5917. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_RX:
  5918. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_TX:
  5919. if (mode)
  5920. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_TER_TDM_IBIT;
  5921. else
  5922. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_TER_TDM_EBIT;
  5923. break;
  5924. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_RX:
  5925. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_TX:
  5926. if (mode)
  5927. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUAD_TDM_IBIT;
  5928. else
  5929. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUAD_TDM_EBIT;
  5930. break;
  5931. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_RX:
  5932. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_TX:
  5933. if (mode)
  5934. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUIN_TDM_IBIT;
  5935. else
  5936. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUIN_TDM_EBIT;
  5937. break;
  5938. default:
  5939. return -EINVAL;
  5940. }
  5941. return 0;
  5942. }
  5943. static int msm_dai_tdm_q6_probe(struct platform_device *pdev)
  5944. {
  5945. int rc = 0;
  5946. const uint32_t *port_id_array = NULL;
  5947. uint32_t array_length = 0;
  5948. int i = 0;
  5949. int group_idx = 0;
  5950. u32 clk_mode = 0;
  5951. /* extract tdm group info into static */
  5952. rc = of_property_read_u32(pdev->dev.of_node,
  5953. "qcom,msm-cpudai-tdm-group-id",
  5954. (u32 *)&tdm_group_cfg.group_id);
  5955. if (rc) {
  5956. dev_err(&pdev->dev, "%s: Group ID from DT file %s\n",
  5957. __func__, "qcom,msm-cpudai-tdm-group-id");
  5958. goto rtn;
  5959. }
  5960. dev_dbg(&pdev->dev, "%s: Group ID from DT file 0x%x\n",
  5961. __func__, tdm_group_cfg.group_id);
  5962. rc = of_property_read_u32(pdev->dev.of_node,
  5963. "qcom,msm-cpudai-tdm-group-num-ports",
  5964. &num_tdm_group_ports);
  5965. if (rc) {
  5966. dev_err(&pdev->dev, "%s: Group Num Ports from DT file %s\n",
  5967. __func__, "qcom,msm-cpudai-tdm-group-num-ports");
  5968. goto rtn;
  5969. }
  5970. dev_dbg(&pdev->dev, "%s: Group Num Ports from DT file 0x%x\n",
  5971. __func__, num_tdm_group_ports);
  5972. if (num_tdm_group_ports > AFE_GROUP_DEVICE_NUM_PORTS) {
  5973. dev_err(&pdev->dev, "%s Group Num Ports %d greater than Max %d\n",
  5974. __func__, num_tdm_group_ports,
  5975. AFE_GROUP_DEVICE_NUM_PORTS);
  5976. rc = -EINVAL;
  5977. goto rtn;
  5978. }
  5979. port_id_array = of_get_property(pdev->dev.of_node,
  5980. "qcom,msm-cpudai-tdm-group-port-id",
  5981. &array_length);
  5982. if (port_id_array == NULL) {
  5983. dev_err(&pdev->dev, "%s port_id_array is not valid\n",
  5984. __func__);
  5985. rc = -EINVAL;
  5986. goto rtn;
  5987. }
  5988. if (array_length != sizeof(uint32_t) * num_tdm_group_ports) {
  5989. dev_err(&pdev->dev, "%s array_length is %d, expected is %zd\n",
  5990. __func__, array_length,
  5991. sizeof(uint32_t) * num_tdm_group_ports);
  5992. rc = -EINVAL;
  5993. goto rtn;
  5994. }
  5995. for (i = 0; i < num_tdm_group_ports; i++)
  5996. tdm_group_cfg.port_id[i] =
  5997. (u16)be32_to_cpu(port_id_array[i]);
  5998. /* Unused index should be filled with 0 or AFE_PORT_INVALID */
  5999. for (i = num_tdm_group_ports; i < AFE_GROUP_DEVICE_NUM_PORTS; i++)
  6000. tdm_group_cfg.port_id[i] =
  6001. AFE_PORT_INVALID;
  6002. /* extract tdm clk info into static */
  6003. rc = of_property_read_u32(pdev->dev.of_node,
  6004. "qcom,msm-cpudai-tdm-clk-rate",
  6005. &tdm_clk_set.clk_freq_in_hz);
  6006. if (rc) {
  6007. dev_err(&pdev->dev, "%s: Clk Rate from DT file %s\n",
  6008. __func__, "qcom,msm-cpudai-tdm-clk-rate");
  6009. goto rtn;
  6010. }
  6011. dev_dbg(&pdev->dev, "%s: Clk Rate from DT file %d\n",
  6012. __func__, tdm_clk_set.clk_freq_in_hz);
  6013. /* initialize static tdm clk attribute to default value */
  6014. tdm_clk_set.clk_attri = Q6AFE_LPASS_CLK_ATTRIBUTE_INVERT_COUPLE_NO;
  6015. /* extract tdm clk attribute into static */
  6016. if (of_find_property(pdev->dev.of_node,
  6017. "qcom,msm-cpudai-tdm-clk-attribute", NULL)) {
  6018. rc = of_property_read_u16(pdev->dev.of_node,
  6019. "qcom,msm-cpudai-tdm-clk-attribute",
  6020. &tdm_clk_set.clk_attri);
  6021. if (rc) {
  6022. dev_err(&pdev->dev, "%s: value for clk attribute not found %s\n",
  6023. __func__, "qcom,msm-cpudai-tdm-clk-attribute");
  6024. goto rtn;
  6025. }
  6026. dev_dbg(&pdev->dev, "%s: clk attribute from DT file %d\n",
  6027. __func__, tdm_clk_set.clk_attri);
  6028. } else
  6029. dev_dbg(&pdev->dev, "%s: clk attribute not found\n", __func__);
  6030. /* extract tdm clk src master/slave info into static */
  6031. rc = of_property_read_u32(pdev->dev.of_node,
  6032. "qcom,msm-cpudai-tdm-clk-internal",
  6033. &clk_mode);
  6034. if (rc) {
  6035. dev_err(&pdev->dev, "%s: Clk id from DT file %s\n",
  6036. __func__, "qcom,msm-cpudai-tdm-clk-internal");
  6037. goto rtn;
  6038. }
  6039. dev_dbg(&pdev->dev, "%s: Clk id from DT file %d\n",
  6040. __func__, clk_mode);
  6041. rc = msm_dai_q6_tdm_set_clk_param(tdm_group_cfg.group_id,
  6042. &tdm_clk_set, clk_mode);
  6043. if (rc) {
  6044. dev_err(&pdev->dev, "%s: group id not supported 0x%x\n",
  6045. __func__, tdm_group_cfg.group_id);
  6046. goto rtn;
  6047. }
  6048. /* other initializations within device group */
  6049. group_idx = msm_dai_q6_get_group_idx(tdm_group_cfg.group_id);
  6050. if (group_idx < 0) {
  6051. dev_err(&pdev->dev, "%s: group id 0x%x not supported\n",
  6052. __func__, tdm_group_cfg.group_id);
  6053. rc = -EINVAL;
  6054. goto rtn;
  6055. }
  6056. atomic_set(&tdm_group_ref[group_idx], 0);
  6057. /* probe child node info */
  6058. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  6059. if (rc) {
  6060. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  6061. __func__, rc);
  6062. goto rtn;
  6063. } else
  6064. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  6065. rtn:
  6066. return rc;
  6067. }
  6068. static int msm_dai_tdm_q6_remove(struct platform_device *pdev)
  6069. {
  6070. return 0;
  6071. }
  6072. static const struct of_device_id msm_dai_tdm_dt_match[] = {
  6073. { .compatible = "qcom,msm-dai-tdm", },
  6074. {}
  6075. };
  6076. MODULE_DEVICE_TABLE(of, msm_dai_tdm_dt_match);
  6077. static struct platform_driver msm_dai_tdm_q6 = {
  6078. .probe = msm_dai_tdm_q6_probe,
  6079. .remove = msm_dai_tdm_q6_remove,
  6080. .driver = {
  6081. .name = "msm-dai-tdm",
  6082. .owner = THIS_MODULE,
  6083. .of_match_table = msm_dai_tdm_dt_match,
  6084. },
  6085. };
  6086. static int msm_dai_q6_tdm_data_format_put(struct snd_kcontrol *kcontrol,
  6087. struct snd_ctl_elem_value *ucontrol)
  6088. {
  6089. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  6090. int value = ucontrol->value.integer.value[0];
  6091. switch (value) {
  6092. case 0:
  6093. dai_data->port_cfg.tdm.data_format = AFE_LINEAR_PCM_DATA;
  6094. break;
  6095. case 1:
  6096. dai_data->port_cfg.tdm.data_format = AFE_NON_LINEAR_DATA;
  6097. break;
  6098. case 2:
  6099. dai_data->port_cfg.tdm.data_format = AFE_GENERIC_COMPRESSED;
  6100. break;
  6101. default:
  6102. pr_err("%s: data_format invalid\n", __func__);
  6103. break;
  6104. }
  6105. pr_debug("%s: data_format = %d\n",
  6106. __func__, dai_data->port_cfg.tdm.data_format);
  6107. return 0;
  6108. }
  6109. static int msm_dai_q6_tdm_data_format_get(struct snd_kcontrol *kcontrol,
  6110. struct snd_ctl_elem_value *ucontrol)
  6111. {
  6112. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  6113. ucontrol->value.integer.value[0] =
  6114. dai_data->port_cfg.tdm.data_format;
  6115. pr_debug("%s: data_format = %d\n",
  6116. __func__, dai_data->port_cfg.tdm.data_format);
  6117. return 0;
  6118. }
  6119. static int msm_dai_q6_tdm_header_type_put(struct snd_kcontrol *kcontrol,
  6120. struct snd_ctl_elem_value *ucontrol)
  6121. {
  6122. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  6123. int value = ucontrol->value.integer.value[0];
  6124. dai_data->port_cfg.custom_tdm_header.header_type = value;
  6125. pr_debug("%s: header_type = %d\n",
  6126. __func__,
  6127. dai_data->port_cfg.custom_tdm_header.header_type);
  6128. return 0;
  6129. }
  6130. static int msm_dai_q6_tdm_header_type_get(struct snd_kcontrol *kcontrol,
  6131. struct snd_ctl_elem_value *ucontrol)
  6132. {
  6133. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  6134. ucontrol->value.integer.value[0] =
  6135. dai_data->port_cfg.custom_tdm_header.header_type;
  6136. pr_debug("%s: header_type = %d\n",
  6137. __func__,
  6138. dai_data->port_cfg.custom_tdm_header.header_type);
  6139. return 0;
  6140. }
  6141. static int msm_dai_q6_tdm_header_put(struct snd_kcontrol *kcontrol,
  6142. struct snd_ctl_elem_value *ucontrol)
  6143. {
  6144. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  6145. int i = 0;
  6146. for (i = 0; i < AFE_CUSTOM_TDM_HEADER_MAX_CNT; i++) {
  6147. dai_data->port_cfg.custom_tdm_header.header[i] =
  6148. (u16)ucontrol->value.integer.value[i];
  6149. pr_debug("%s: header #%d = 0x%x\n",
  6150. __func__, i,
  6151. dai_data->port_cfg.custom_tdm_header.header[i]);
  6152. }
  6153. return 0;
  6154. }
  6155. static int msm_dai_q6_tdm_header_get(struct snd_kcontrol *kcontrol,
  6156. struct snd_ctl_elem_value *ucontrol)
  6157. {
  6158. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  6159. int i = 0;
  6160. for (i = 0; i < AFE_CUSTOM_TDM_HEADER_MAX_CNT; i++) {
  6161. ucontrol->value.integer.value[i] =
  6162. dai_data->port_cfg.custom_tdm_header.header[i];
  6163. pr_debug("%s: header #%d = 0x%x\n",
  6164. __func__, i,
  6165. dai_data->port_cfg.custom_tdm_header.header[i]);
  6166. }
  6167. return 0;
  6168. }
  6169. static const struct snd_kcontrol_new tdm_config_controls_data_format[] = {
  6170. SOC_ENUM_EXT("PRI_TDM_RX_0 Data Format", tdm_config_enum[0],
  6171. msm_dai_q6_tdm_data_format_get,
  6172. msm_dai_q6_tdm_data_format_put),
  6173. SOC_ENUM_EXT("PRI_TDM_RX_1 Data Format", tdm_config_enum[0],
  6174. msm_dai_q6_tdm_data_format_get,
  6175. msm_dai_q6_tdm_data_format_put),
  6176. SOC_ENUM_EXT("PRI_TDM_RX_2 Data Format", tdm_config_enum[0],
  6177. msm_dai_q6_tdm_data_format_get,
  6178. msm_dai_q6_tdm_data_format_put),
  6179. SOC_ENUM_EXT("PRI_TDM_RX_3 Data Format", tdm_config_enum[0],
  6180. msm_dai_q6_tdm_data_format_get,
  6181. msm_dai_q6_tdm_data_format_put),
  6182. SOC_ENUM_EXT("PRI_TDM_RX_4 Data Format", tdm_config_enum[0],
  6183. msm_dai_q6_tdm_data_format_get,
  6184. msm_dai_q6_tdm_data_format_put),
  6185. SOC_ENUM_EXT("PRI_TDM_RX_5 Data Format", tdm_config_enum[0],
  6186. msm_dai_q6_tdm_data_format_get,
  6187. msm_dai_q6_tdm_data_format_put),
  6188. SOC_ENUM_EXT("PRI_TDM_RX_6 Data Format", tdm_config_enum[0],
  6189. msm_dai_q6_tdm_data_format_get,
  6190. msm_dai_q6_tdm_data_format_put),
  6191. SOC_ENUM_EXT("PRI_TDM_RX_7 Data Format", tdm_config_enum[0],
  6192. msm_dai_q6_tdm_data_format_get,
  6193. msm_dai_q6_tdm_data_format_put),
  6194. SOC_ENUM_EXT("PRI_TDM_TX_0 Data Format", tdm_config_enum[0],
  6195. msm_dai_q6_tdm_data_format_get,
  6196. msm_dai_q6_tdm_data_format_put),
  6197. SOC_ENUM_EXT("PRI_TDM_TX_1 Data Format", tdm_config_enum[0],
  6198. msm_dai_q6_tdm_data_format_get,
  6199. msm_dai_q6_tdm_data_format_put),
  6200. SOC_ENUM_EXT("PRI_TDM_TX_2 Data Format", tdm_config_enum[0],
  6201. msm_dai_q6_tdm_data_format_get,
  6202. msm_dai_q6_tdm_data_format_put),
  6203. SOC_ENUM_EXT("PRI_TDM_TX_3 Data Format", tdm_config_enum[0],
  6204. msm_dai_q6_tdm_data_format_get,
  6205. msm_dai_q6_tdm_data_format_put),
  6206. SOC_ENUM_EXT("PRI_TDM_TX_4 Data Format", tdm_config_enum[0],
  6207. msm_dai_q6_tdm_data_format_get,
  6208. msm_dai_q6_tdm_data_format_put),
  6209. SOC_ENUM_EXT("PRI_TDM_TX_5 Data Format", tdm_config_enum[0],
  6210. msm_dai_q6_tdm_data_format_get,
  6211. msm_dai_q6_tdm_data_format_put),
  6212. SOC_ENUM_EXT("PRI_TDM_TX_6 Data Format", tdm_config_enum[0],
  6213. msm_dai_q6_tdm_data_format_get,
  6214. msm_dai_q6_tdm_data_format_put),
  6215. SOC_ENUM_EXT("PRI_TDM_TX_7 Data Format", tdm_config_enum[0],
  6216. msm_dai_q6_tdm_data_format_get,
  6217. msm_dai_q6_tdm_data_format_put),
  6218. SOC_ENUM_EXT("SEC_TDM_RX_0 Data Format", tdm_config_enum[0],
  6219. msm_dai_q6_tdm_data_format_get,
  6220. msm_dai_q6_tdm_data_format_put),
  6221. SOC_ENUM_EXT("SEC_TDM_RX_1 Data Format", tdm_config_enum[0],
  6222. msm_dai_q6_tdm_data_format_get,
  6223. msm_dai_q6_tdm_data_format_put),
  6224. SOC_ENUM_EXT("SEC_TDM_RX_2 Data Format", tdm_config_enum[0],
  6225. msm_dai_q6_tdm_data_format_get,
  6226. msm_dai_q6_tdm_data_format_put),
  6227. SOC_ENUM_EXT("SEC_TDM_RX_3 Data Format", tdm_config_enum[0],
  6228. msm_dai_q6_tdm_data_format_get,
  6229. msm_dai_q6_tdm_data_format_put),
  6230. SOC_ENUM_EXT("SEC_TDM_RX_4 Data Format", tdm_config_enum[0],
  6231. msm_dai_q6_tdm_data_format_get,
  6232. msm_dai_q6_tdm_data_format_put),
  6233. SOC_ENUM_EXT("SEC_TDM_RX_5 Data Format", tdm_config_enum[0],
  6234. msm_dai_q6_tdm_data_format_get,
  6235. msm_dai_q6_tdm_data_format_put),
  6236. SOC_ENUM_EXT("SEC_TDM_RX_6 Data Format", tdm_config_enum[0],
  6237. msm_dai_q6_tdm_data_format_get,
  6238. msm_dai_q6_tdm_data_format_put),
  6239. SOC_ENUM_EXT("SEC_TDM_RX_7 Data Format", tdm_config_enum[0],
  6240. msm_dai_q6_tdm_data_format_get,
  6241. msm_dai_q6_tdm_data_format_put),
  6242. SOC_ENUM_EXT("SEC_TDM_TX_0 Data Format", tdm_config_enum[0],
  6243. msm_dai_q6_tdm_data_format_get,
  6244. msm_dai_q6_tdm_data_format_put),
  6245. SOC_ENUM_EXT("SEC_TDM_TX_1 Data Format", tdm_config_enum[0],
  6246. msm_dai_q6_tdm_data_format_get,
  6247. msm_dai_q6_tdm_data_format_put),
  6248. SOC_ENUM_EXT("SEC_TDM_TX_2 Data Format", tdm_config_enum[0],
  6249. msm_dai_q6_tdm_data_format_get,
  6250. msm_dai_q6_tdm_data_format_put),
  6251. SOC_ENUM_EXT("SEC_TDM_TX_3 Data Format", tdm_config_enum[0],
  6252. msm_dai_q6_tdm_data_format_get,
  6253. msm_dai_q6_tdm_data_format_put),
  6254. SOC_ENUM_EXT("SEC_TDM_TX_4 Data Format", tdm_config_enum[0],
  6255. msm_dai_q6_tdm_data_format_get,
  6256. msm_dai_q6_tdm_data_format_put),
  6257. SOC_ENUM_EXT("SEC_TDM_TX_5 Data Format", tdm_config_enum[0],
  6258. msm_dai_q6_tdm_data_format_get,
  6259. msm_dai_q6_tdm_data_format_put),
  6260. SOC_ENUM_EXT("SEC_TDM_TX_6 Data Format", tdm_config_enum[0],
  6261. msm_dai_q6_tdm_data_format_get,
  6262. msm_dai_q6_tdm_data_format_put),
  6263. SOC_ENUM_EXT("SEC_TDM_TX_7 Data Format", tdm_config_enum[0],
  6264. msm_dai_q6_tdm_data_format_get,
  6265. msm_dai_q6_tdm_data_format_put),
  6266. SOC_ENUM_EXT("TERT_TDM_RX_0 Data Format", tdm_config_enum[0],
  6267. msm_dai_q6_tdm_data_format_get,
  6268. msm_dai_q6_tdm_data_format_put),
  6269. SOC_ENUM_EXT("TERT_TDM_RX_1 Data Format", tdm_config_enum[0],
  6270. msm_dai_q6_tdm_data_format_get,
  6271. msm_dai_q6_tdm_data_format_put),
  6272. SOC_ENUM_EXT("TERT_TDM_RX_2 Data Format", tdm_config_enum[0],
  6273. msm_dai_q6_tdm_data_format_get,
  6274. msm_dai_q6_tdm_data_format_put),
  6275. SOC_ENUM_EXT("TERT_TDM_RX_3 Data Format", tdm_config_enum[0],
  6276. msm_dai_q6_tdm_data_format_get,
  6277. msm_dai_q6_tdm_data_format_put),
  6278. SOC_ENUM_EXT("TERT_TDM_RX_4 Data Format", tdm_config_enum[0],
  6279. msm_dai_q6_tdm_data_format_get,
  6280. msm_dai_q6_tdm_data_format_put),
  6281. SOC_ENUM_EXT("TERT_TDM_RX_5 Data Format", tdm_config_enum[0],
  6282. msm_dai_q6_tdm_data_format_get,
  6283. msm_dai_q6_tdm_data_format_put),
  6284. SOC_ENUM_EXT("TERT_TDM_RX_6 Data Format", tdm_config_enum[0],
  6285. msm_dai_q6_tdm_data_format_get,
  6286. msm_dai_q6_tdm_data_format_put),
  6287. SOC_ENUM_EXT("TERT_TDM_RX_7 Data Format", tdm_config_enum[0],
  6288. msm_dai_q6_tdm_data_format_get,
  6289. msm_dai_q6_tdm_data_format_put),
  6290. SOC_ENUM_EXT("TERT_TDM_TX_0 Data Format", tdm_config_enum[0],
  6291. msm_dai_q6_tdm_data_format_get,
  6292. msm_dai_q6_tdm_data_format_put),
  6293. SOC_ENUM_EXT("TERT_TDM_TX_1 Data Format", tdm_config_enum[0],
  6294. msm_dai_q6_tdm_data_format_get,
  6295. msm_dai_q6_tdm_data_format_put),
  6296. SOC_ENUM_EXT("TERT_TDM_TX_2 Data Format", tdm_config_enum[0],
  6297. msm_dai_q6_tdm_data_format_get,
  6298. msm_dai_q6_tdm_data_format_put),
  6299. SOC_ENUM_EXT("TERT_TDM_TX_3 Data Format", tdm_config_enum[0],
  6300. msm_dai_q6_tdm_data_format_get,
  6301. msm_dai_q6_tdm_data_format_put),
  6302. SOC_ENUM_EXT("TERT_TDM_TX_4 Data Format", tdm_config_enum[0],
  6303. msm_dai_q6_tdm_data_format_get,
  6304. msm_dai_q6_tdm_data_format_put),
  6305. SOC_ENUM_EXT("TERT_TDM_TX_5 Data Format", tdm_config_enum[0],
  6306. msm_dai_q6_tdm_data_format_get,
  6307. msm_dai_q6_tdm_data_format_put),
  6308. SOC_ENUM_EXT("TERT_TDM_TX_6 Data Format", tdm_config_enum[0],
  6309. msm_dai_q6_tdm_data_format_get,
  6310. msm_dai_q6_tdm_data_format_put),
  6311. SOC_ENUM_EXT("TERT_TDM_TX_7 Data Format", tdm_config_enum[0],
  6312. msm_dai_q6_tdm_data_format_get,
  6313. msm_dai_q6_tdm_data_format_put),
  6314. SOC_ENUM_EXT("QUAT_TDM_RX_0 Data Format", tdm_config_enum[0],
  6315. msm_dai_q6_tdm_data_format_get,
  6316. msm_dai_q6_tdm_data_format_put),
  6317. SOC_ENUM_EXT("QUAT_TDM_RX_1 Data Format", tdm_config_enum[0],
  6318. msm_dai_q6_tdm_data_format_get,
  6319. msm_dai_q6_tdm_data_format_put),
  6320. SOC_ENUM_EXT("QUAT_TDM_RX_2 Data Format", tdm_config_enum[0],
  6321. msm_dai_q6_tdm_data_format_get,
  6322. msm_dai_q6_tdm_data_format_put),
  6323. SOC_ENUM_EXT("QUAT_TDM_RX_3 Data Format", tdm_config_enum[0],
  6324. msm_dai_q6_tdm_data_format_get,
  6325. msm_dai_q6_tdm_data_format_put),
  6326. SOC_ENUM_EXT("QUAT_TDM_RX_4 Data Format", tdm_config_enum[0],
  6327. msm_dai_q6_tdm_data_format_get,
  6328. msm_dai_q6_tdm_data_format_put),
  6329. SOC_ENUM_EXT("QUAT_TDM_RX_5 Data Format", tdm_config_enum[0],
  6330. msm_dai_q6_tdm_data_format_get,
  6331. msm_dai_q6_tdm_data_format_put),
  6332. SOC_ENUM_EXT("QUAT_TDM_RX_6 Data Format", tdm_config_enum[0],
  6333. msm_dai_q6_tdm_data_format_get,
  6334. msm_dai_q6_tdm_data_format_put),
  6335. SOC_ENUM_EXT("QUAT_TDM_RX_7 Data Format", tdm_config_enum[0],
  6336. msm_dai_q6_tdm_data_format_get,
  6337. msm_dai_q6_tdm_data_format_put),
  6338. SOC_ENUM_EXT("QUAT_TDM_TX_0 Data Format", tdm_config_enum[0],
  6339. msm_dai_q6_tdm_data_format_get,
  6340. msm_dai_q6_tdm_data_format_put),
  6341. SOC_ENUM_EXT("QUAT_TDM_TX_1 Data Format", tdm_config_enum[0],
  6342. msm_dai_q6_tdm_data_format_get,
  6343. msm_dai_q6_tdm_data_format_put),
  6344. SOC_ENUM_EXT("QUAT_TDM_TX_2 Data Format", tdm_config_enum[0],
  6345. msm_dai_q6_tdm_data_format_get,
  6346. msm_dai_q6_tdm_data_format_put),
  6347. SOC_ENUM_EXT("QUAT_TDM_TX_3 Data Format", tdm_config_enum[0],
  6348. msm_dai_q6_tdm_data_format_get,
  6349. msm_dai_q6_tdm_data_format_put),
  6350. SOC_ENUM_EXT("QUAT_TDM_TX_4 Data Format", tdm_config_enum[0],
  6351. msm_dai_q6_tdm_data_format_get,
  6352. msm_dai_q6_tdm_data_format_put),
  6353. SOC_ENUM_EXT("QUAT_TDM_TX_5 Data Format", tdm_config_enum[0],
  6354. msm_dai_q6_tdm_data_format_get,
  6355. msm_dai_q6_tdm_data_format_put),
  6356. SOC_ENUM_EXT("QUAT_TDM_TX_6 Data Format", tdm_config_enum[0],
  6357. msm_dai_q6_tdm_data_format_get,
  6358. msm_dai_q6_tdm_data_format_put),
  6359. SOC_ENUM_EXT("QUAT_TDM_TX_7 Data Format", tdm_config_enum[0],
  6360. msm_dai_q6_tdm_data_format_get,
  6361. msm_dai_q6_tdm_data_format_put),
  6362. SOC_ENUM_EXT("QUIN_TDM_RX_0 Data Format", tdm_config_enum[0],
  6363. msm_dai_q6_tdm_data_format_get,
  6364. msm_dai_q6_tdm_data_format_put),
  6365. SOC_ENUM_EXT("QUIN_TDM_RX_1 Data Format", tdm_config_enum[0],
  6366. msm_dai_q6_tdm_data_format_get,
  6367. msm_dai_q6_tdm_data_format_put),
  6368. SOC_ENUM_EXT("QUIN_TDM_RX_2 Data Format", tdm_config_enum[0],
  6369. msm_dai_q6_tdm_data_format_get,
  6370. msm_dai_q6_tdm_data_format_put),
  6371. SOC_ENUM_EXT("QUIN_TDM_RX_3 Data Format", tdm_config_enum[0],
  6372. msm_dai_q6_tdm_data_format_get,
  6373. msm_dai_q6_tdm_data_format_put),
  6374. SOC_ENUM_EXT("QUIN_TDM_RX_4 Data Format", tdm_config_enum[0],
  6375. msm_dai_q6_tdm_data_format_get,
  6376. msm_dai_q6_tdm_data_format_put),
  6377. SOC_ENUM_EXT("QUIN_TDM_RX_5 Data Format", tdm_config_enum[0],
  6378. msm_dai_q6_tdm_data_format_get,
  6379. msm_dai_q6_tdm_data_format_put),
  6380. SOC_ENUM_EXT("QUIN_TDM_RX_6 Data Format", tdm_config_enum[0],
  6381. msm_dai_q6_tdm_data_format_get,
  6382. msm_dai_q6_tdm_data_format_put),
  6383. SOC_ENUM_EXT("QUIN_TDM_RX_7 Data Format", tdm_config_enum[0],
  6384. msm_dai_q6_tdm_data_format_get,
  6385. msm_dai_q6_tdm_data_format_put),
  6386. SOC_ENUM_EXT("QUIN_TDM_TX_0 Data Format", tdm_config_enum[0],
  6387. msm_dai_q6_tdm_data_format_get,
  6388. msm_dai_q6_tdm_data_format_put),
  6389. SOC_ENUM_EXT("QUIN_TDM_TX_1 Data Format", tdm_config_enum[0],
  6390. msm_dai_q6_tdm_data_format_get,
  6391. msm_dai_q6_tdm_data_format_put),
  6392. SOC_ENUM_EXT("QUIN_TDM_TX_2 Data Format", tdm_config_enum[0],
  6393. msm_dai_q6_tdm_data_format_get,
  6394. msm_dai_q6_tdm_data_format_put),
  6395. SOC_ENUM_EXT("QUIN_TDM_TX_3 Data Format", tdm_config_enum[0],
  6396. msm_dai_q6_tdm_data_format_get,
  6397. msm_dai_q6_tdm_data_format_put),
  6398. SOC_ENUM_EXT("QUIN_TDM_TX_4 Data Format", tdm_config_enum[0],
  6399. msm_dai_q6_tdm_data_format_get,
  6400. msm_dai_q6_tdm_data_format_put),
  6401. SOC_ENUM_EXT("QUIN_TDM_TX_5 Data Format", tdm_config_enum[0],
  6402. msm_dai_q6_tdm_data_format_get,
  6403. msm_dai_q6_tdm_data_format_put),
  6404. SOC_ENUM_EXT("QUIN_TDM_TX_6 Data Format", tdm_config_enum[0],
  6405. msm_dai_q6_tdm_data_format_get,
  6406. msm_dai_q6_tdm_data_format_put),
  6407. SOC_ENUM_EXT("QUIN_TDM_TX_7 Data Format", tdm_config_enum[0],
  6408. msm_dai_q6_tdm_data_format_get,
  6409. msm_dai_q6_tdm_data_format_put),
  6410. };
  6411. static const struct snd_kcontrol_new tdm_config_controls_header_type[] = {
  6412. SOC_ENUM_EXT("PRI_TDM_RX_0 Header Type", tdm_config_enum[1],
  6413. msm_dai_q6_tdm_header_type_get,
  6414. msm_dai_q6_tdm_header_type_put),
  6415. SOC_ENUM_EXT("PRI_TDM_RX_1 Header Type", tdm_config_enum[1],
  6416. msm_dai_q6_tdm_header_type_get,
  6417. msm_dai_q6_tdm_header_type_put),
  6418. SOC_ENUM_EXT("PRI_TDM_RX_2 Header Type", tdm_config_enum[1],
  6419. msm_dai_q6_tdm_header_type_get,
  6420. msm_dai_q6_tdm_header_type_put),
  6421. SOC_ENUM_EXT("PRI_TDM_RX_3 Header Type", tdm_config_enum[1],
  6422. msm_dai_q6_tdm_header_type_get,
  6423. msm_dai_q6_tdm_header_type_put),
  6424. SOC_ENUM_EXT("PRI_TDM_RX_4 Header Type", tdm_config_enum[1],
  6425. msm_dai_q6_tdm_header_type_get,
  6426. msm_dai_q6_tdm_header_type_put),
  6427. SOC_ENUM_EXT("PRI_TDM_RX_5 Header Type", tdm_config_enum[1],
  6428. msm_dai_q6_tdm_header_type_get,
  6429. msm_dai_q6_tdm_header_type_put),
  6430. SOC_ENUM_EXT("PRI_TDM_RX_6 Header Type", tdm_config_enum[1],
  6431. msm_dai_q6_tdm_header_type_get,
  6432. msm_dai_q6_tdm_header_type_put),
  6433. SOC_ENUM_EXT("PRI_TDM_RX_7 Header Type", tdm_config_enum[1],
  6434. msm_dai_q6_tdm_header_type_get,
  6435. msm_dai_q6_tdm_header_type_put),
  6436. SOC_ENUM_EXT("PRI_TDM_TX_0 Header Type", tdm_config_enum[1],
  6437. msm_dai_q6_tdm_header_type_get,
  6438. msm_dai_q6_tdm_header_type_put),
  6439. SOC_ENUM_EXT("PRI_TDM_TX_1 Header Type", tdm_config_enum[1],
  6440. msm_dai_q6_tdm_header_type_get,
  6441. msm_dai_q6_tdm_header_type_put),
  6442. SOC_ENUM_EXT("PRI_TDM_TX_2 Header Type", tdm_config_enum[1],
  6443. msm_dai_q6_tdm_header_type_get,
  6444. msm_dai_q6_tdm_header_type_put),
  6445. SOC_ENUM_EXT("PRI_TDM_TX_3 Header Type", tdm_config_enum[1],
  6446. msm_dai_q6_tdm_header_type_get,
  6447. msm_dai_q6_tdm_header_type_put),
  6448. SOC_ENUM_EXT("PRI_TDM_TX_4 Header Type", tdm_config_enum[1],
  6449. msm_dai_q6_tdm_header_type_get,
  6450. msm_dai_q6_tdm_header_type_put),
  6451. SOC_ENUM_EXT("PRI_TDM_TX_5 Header Type", tdm_config_enum[1],
  6452. msm_dai_q6_tdm_header_type_get,
  6453. msm_dai_q6_tdm_header_type_put),
  6454. SOC_ENUM_EXT("PRI_TDM_TX_6 Header Type", tdm_config_enum[1],
  6455. msm_dai_q6_tdm_header_type_get,
  6456. msm_dai_q6_tdm_header_type_put),
  6457. SOC_ENUM_EXT("PRI_TDM_TX_7 Header Type", tdm_config_enum[1],
  6458. msm_dai_q6_tdm_header_type_get,
  6459. msm_dai_q6_tdm_header_type_put),
  6460. SOC_ENUM_EXT("SEC_TDM_RX_0 Header Type", tdm_config_enum[1],
  6461. msm_dai_q6_tdm_header_type_get,
  6462. msm_dai_q6_tdm_header_type_put),
  6463. SOC_ENUM_EXT("SEC_TDM_RX_1 Header Type", tdm_config_enum[1],
  6464. msm_dai_q6_tdm_header_type_get,
  6465. msm_dai_q6_tdm_header_type_put),
  6466. SOC_ENUM_EXT("SEC_TDM_RX_2 Header Type", tdm_config_enum[1],
  6467. msm_dai_q6_tdm_header_type_get,
  6468. msm_dai_q6_tdm_header_type_put),
  6469. SOC_ENUM_EXT("SEC_TDM_RX_3 Header Type", tdm_config_enum[1],
  6470. msm_dai_q6_tdm_header_type_get,
  6471. msm_dai_q6_tdm_header_type_put),
  6472. SOC_ENUM_EXT("SEC_TDM_RX_4 Header Type", tdm_config_enum[1],
  6473. msm_dai_q6_tdm_header_type_get,
  6474. msm_dai_q6_tdm_header_type_put),
  6475. SOC_ENUM_EXT("SEC_TDM_RX_5 Header Type", tdm_config_enum[1],
  6476. msm_dai_q6_tdm_header_type_get,
  6477. msm_dai_q6_tdm_header_type_put),
  6478. SOC_ENUM_EXT("SEC_TDM_RX_6 Header Type", tdm_config_enum[1],
  6479. msm_dai_q6_tdm_header_type_get,
  6480. msm_dai_q6_tdm_header_type_put),
  6481. SOC_ENUM_EXT("SEC_TDM_RX_7 Header Type", tdm_config_enum[1],
  6482. msm_dai_q6_tdm_header_type_get,
  6483. msm_dai_q6_tdm_header_type_put),
  6484. SOC_ENUM_EXT("SEC_TDM_TX_0 Header Type", tdm_config_enum[1],
  6485. msm_dai_q6_tdm_header_type_get,
  6486. msm_dai_q6_tdm_header_type_put),
  6487. SOC_ENUM_EXT("SEC_TDM_TX_1 Header Type", tdm_config_enum[1],
  6488. msm_dai_q6_tdm_header_type_get,
  6489. msm_dai_q6_tdm_header_type_put),
  6490. SOC_ENUM_EXT("SEC_TDM_TX_2 Header Type", tdm_config_enum[1],
  6491. msm_dai_q6_tdm_header_type_get,
  6492. msm_dai_q6_tdm_header_type_put),
  6493. SOC_ENUM_EXT("SEC_TDM_TX_3 Header Type", tdm_config_enum[1],
  6494. msm_dai_q6_tdm_header_type_get,
  6495. msm_dai_q6_tdm_header_type_put),
  6496. SOC_ENUM_EXT("SEC_TDM_TX_4 Header Type", tdm_config_enum[1],
  6497. msm_dai_q6_tdm_header_type_get,
  6498. msm_dai_q6_tdm_header_type_put),
  6499. SOC_ENUM_EXT("SEC_TDM_TX_5 Header Type", tdm_config_enum[1],
  6500. msm_dai_q6_tdm_header_type_get,
  6501. msm_dai_q6_tdm_header_type_put),
  6502. SOC_ENUM_EXT("SEC_TDM_TX_6 Header Type", tdm_config_enum[1],
  6503. msm_dai_q6_tdm_header_type_get,
  6504. msm_dai_q6_tdm_header_type_put),
  6505. SOC_ENUM_EXT("SEC_TDM_TX_7 Header Type", tdm_config_enum[1],
  6506. msm_dai_q6_tdm_header_type_get,
  6507. msm_dai_q6_tdm_header_type_put),
  6508. SOC_ENUM_EXT("TERT_TDM_RX_0 Header Type", tdm_config_enum[1],
  6509. msm_dai_q6_tdm_header_type_get,
  6510. msm_dai_q6_tdm_header_type_put),
  6511. SOC_ENUM_EXT("TERT_TDM_RX_1 Header Type", tdm_config_enum[1],
  6512. msm_dai_q6_tdm_header_type_get,
  6513. msm_dai_q6_tdm_header_type_put),
  6514. SOC_ENUM_EXT("TERT_TDM_RX_2 Header Type", tdm_config_enum[1],
  6515. msm_dai_q6_tdm_header_type_get,
  6516. msm_dai_q6_tdm_header_type_put),
  6517. SOC_ENUM_EXT("TERT_TDM_RX_3 Header Type", tdm_config_enum[1],
  6518. msm_dai_q6_tdm_header_type_get,
  6519. msm_dai_q6_tdm_header_type_put),
  6520. SOC_ENUM_EXT("TERT_TDM_RX_4 Header Type", tdm_config_enum[1],
  6521. msm_dai_q6_tdm_header_type_get,
  6522. msm_dai_q6_tdm_header_type_put),
  6523. SOC_ENUM_EXT("TERT_TDM_RX_5 Header Type", tdm_config_enum[1],
  6524. msm_dai_q6_tdm_header_type_get,
  6525. msm_dai_q6_tdm_header_type_put),
  6526. SOC_ENUM_EXT("TERT_TDM_RX_6 Header Type", tdm_config_enum[1],
  6527. msm_dai_q6_tdm_header_type_get,
  6528. msm_dai_q6_tdm_header_type_put),
  6529. SOC_ENUM_EXT("TERT_TDM_RX_7 Header Type", tdm_config_enum[1],
  6530. msm_dai_q6_tdm_header_type_get,
  6531. msm_dai_q6_tdm_header_type_put),
  6532. SOC_ENUM_EXT("TERT_TDM_TX_0 Header Type", tdm_config_enum[1],
  6533. msm_dai_q6_tdm_header_type_get,
  6534. msm_dai_q6_tdm_header_type_put),
  6535. SOC_ENUM_EXT("TERT_TDM_TX_1 Header Type", tdm_config_enum[1],
  6536. msm_dai_q6_tdm_header_type_get,
  6537. msm_dai_q6_tdm_header_type_put),
  6538. SOC_ENUM_EXT("TERT_TDM_TX_2 Header Type", tdm_config_enum[1],
  6539. msm_dai_q6_tdm_header_type_get,
  6540. msm_dai_q6_tdm_header_type_put),
  6541. SOC_ENUM_EXT("TERT_TDM_TX_3 Header Type", tdm_config_enum[1],
  6542. msm_dai_q6_tdm_header_type_get,
  6543. msm_dai_q6_tdm_header_type_put),
  6544. SOC_ENUM_EXT("TERT_TDM_TX_4 Header Type", tdm_config_enum[1],
  6545. msm_dai_q6_tdm_header_type_get,
  6546. msm_dai_q6_tdm_header_type_put),
  6547. SOC_ENUM_EXT("TERT_TDM_TX_5 Header Type", tdm_config_enum[1],
  6548. msm_dai_q6_tdm_header_type_get,
  6549. msm_dai_q6_tdm_header_type_put),
  6550. SOC_ENUM_EXT("TERT_TDM_TX_6 Header Type", tdm_config_enum[1],
  6551. msm_dai_q6_tdm_header_type_get,
  6552. msm_dai_q6_tdm_header_type_put),
  6553. SOC_ENUM_EXT("TERT_TDM_TX_7 Header Type", tdm_config_enum[1],
  6554. msm_dai_q6_tdm_header_type_get,
  6555. msm_dai_q6_tdm_header_type_put),
  6556. SOC_ENUM_EXT("QUAT_TDM_RX_0 Header Type", tdm_config_enum[1],
  6557. msm_dai_q6_tdm_header_type_get,
  6558. msm_dai_q6_tdm_header_type_put),
  6559. SOC_ENUM_EXT("QUAT_TDM_RX_1 Header Type", tdm_config_enum[1],
  6560. msm_dai_q6_tdm_header_type_get,
  6561. msm_dai_q6_tdm_header_type_put),
  6562. SOC_ENUM_EXT("QUAT_TDM_RX_2 Header Type", tdm_config_enum[1],
  6563. msm_dai_q6_tdm_header_type_get,
  6564. msm_dai_q6_tdm_header_type_put),
  6565. SOC_ENUM_EXT("QUAT_TDM_RX_3 Header Type", tdm_config_enum[1],
  6566. msm_dai_q6_tdm_header_type_get,
  6567. msm_dai_q6_tdm_header_type_put),
  6568. SOC_ENUM_EXT("QUAT_TDM_RX_4 Header Type", tdm_config_enum[1],
  6569. msm_dai_q6_tdm_header_type_get,
  6570. msm_dai_q6_tdm_header_type_put),
  6571. SOC_ENUM_EXT("QUAT_TDM_RX_5 Header Type", tdm_config_enum[1],
  6572. msm_dai_q6_tdm_header_type_get,
  6573. msm_dai_q6_tdm_header_type_put),
  6574. SOC_ENUM_EXT("QUAT_TDM_RX_6 Header Type", tdm_config_enum[1],
  6575. msm_dai_q6_tdm_header_type_get,
  6576. msm_dai_q6_tdm_header_type_put),
  6577. SOC_ENUM_EXT("QUAT_TDM_RX_7 Header Type", tdm_config_enum[1],
  6578. msm_dai_q6_tdm_header_type_get,
  6579. msm_dai_q6_tdm_header_type_put),
  6580. SOC_ENUM_EXT("QUAT_TDM_TX_0 Header Type", tdm_config_enum[1],
  6581. msm_dai_q6_tdm_header_type_get,
  6582. msm_dai_q6_tdm_header_type_put),
  6583. SOC_ENUM_EXT("QUAT_TDM_TX_1 Header Type", tdm_config_enum[1],
  6584. msm_dai_q6_tdm_header_type_get,
  6585. msm_dai_q6_tdm_header_type_put),
  6586. SOC_ENUM_EXT("QUAT_TDM_TX_2 Header Type", tdm_config_enum[1],
  6587. msm_dai_q6_tdm_header_type_get,
  6588. msm_dai_q6_tdm_header_type_put),
  6589. SOC_ENUM_EXT("QUAT_TDM_TX_3 Header Type", tdm_config_enum[1],
  6590. msm_dai_q6_tdm_header_type_get,
  6591. msm_dai_q6_tdm_header_type_put),
  6592. SOC_ENUM_EXT("QUAT_TDM_TX_4 Header Type", tdm_config_enum[1],
  6593. msm_dai_q6_tdm_header_type_get,
  6594. msm_dai_q6_tdm_header_type_put),
  6595. SOC_ENUM_EXT("QUAT_TDM_TX_5 Header Type", tdm_config_enum[1],
  6596. msm_dai_q6_tdm_header_type_get,
  6597. msm_dai_q6_tdm_header_type_put),
  6598. SOC_ENUM_EXT("QUAT_TDM_TX_6 Header Type", tdm_config_enum[1],
  6599. msm_dai_q6_tdm_header_type_get,
  6600. msm_dai_q6_tdm_header_type_put),
  6601. SOC_ENUM_EXT("QUAT_TDM_TX_7 Header Type", tdm_config_enum[1],
  6602. msm_dai_q6_tdm_header_type_get,
  6603. msm_dai_q6_tdm_header_type_put),
  6604. SOC_ENUM_EXT("QUIN_TDM_RX_0 Header Type", tdm_config_enum[1],
  6605. msm_dai_q6_tdm_header_type_get,
  6606. msm_dai_q6_tdm_header_type_put),
  6607. SOC_ENUM_EXT("QUIN_TDM_RX_1 Header Type", tdm_config_enum[1],
  6608. msm_dai_q6_tdm_header_type_get,
  6609. msm_dai_q6_tdm_header_type_put),
  6610. SOC_ENUM_EXT("QUIN_TDM_RX_2 Header Type", tdm_config_enum[1],
  6611. msm_dai_q6_tdm_header_type_get,
  6612. msm_dai_q6_tdm_header_type_put),
  6613. SOC_ENUM_EXT("QUIN_TDM_RX_3 Header Type", tdm_config_enum[1],
  6614. msm_dai_q6_tdm_header_type_get,
  6615. msm_dai_q6_tdm_header_type_put),
  6616. SOC_ENUM_EXT("QUIN_TDM_RX_4 Header Type", tdm_config_enum[1],
  6617. msm_dai_q6_tdm_header_type_get,
  6618. msm_dai_q6_tdm_header_type_put),
  6619. SOC_ENUM_EXT("QUIN_TDM_RX_5 Header Type", tdm_config_enum[1],
  6620. msm_dai_q6_tdm_header_type_get,
  6621. msm_dai_q6_tdm_header_type_put),
  6622. SOC_ENUM_EXT("QUIN_TDM_RX_6 Header Type", tdm_config_enum[1],
  6623. msm_dai_q6_tdm_header_type_get,
  6624. msm_dai_q6_tdm_header_type_put),
  6625. SOC_ENUM_EXT("QUIN_TDM_RX_7 Header Type", tdm_config_enum[1],
  6626. msm_dai_q6_tdm_header_type_get,
  6627. msm_dai_q6_tdm_header_type_put),
  6628. SOC_ENUM_EXT("QUIN_TDM_TX_0 Header Type", tdm_config_enum[1],
  6629. msm_dai_q6_tdm_header_type_get,
  6630. msm_dai_q6_tdm_header_type_put),
  6631. SOC_ENUM_EXT("QUIN_TDM_TX_1 Header Type", tdm_config_enum[1],
  6632. msm_dai_q6_tdm_header_type_get,
  6633. msm_dai_q6_tdm_header_type_put),
  6634. SOC_ENUM_EXT("QUIN_TDM_TX_2 Header Type", tdm_config_enum[1],
  6635. msm_dai_q6_tdm_header_type_get,
  6636. msm_dai_q6_tdm_header_type_put),
  6637. SOC_ENUM_EXT("QUIN_TDM_TX_3 Header Type", tdm_config_enum[1],
  6638. msm_dai_q6_tdm_header_type_get,
  6639. msm_dai_q6_tdm_header_type_put),
  6640. SOC_ENUM_EXT("QUIN_TDM_TX_4 Header Type", tdm_config_enum[1],
  6641. msm_dai_q6_tdm_header_type_get,
  6642. msm_dai_q6_tdm_header_type_put),
  6643. SOC_ENUM_EXT("QUIN_TDM_TX_5 Header Type", tdm_config_enum[1],
  6644. msm_dai_q6_tdm_header_type_get,
  6645. msm_dai_q6_tdm_header_type_put),
  6646. SOC_ENUM_EXT("QUIN_TDM_TX_6 Header Type", tdm_config_enum[1],
  6647. msm_dai_q6_tdm_header_type_get,
  6648. msm_dai_q6_tdm_header_type_put),
  6649. SOC_ENUM_EXT("QUIN_TDM_TX_7 Header Type", tdm_config_enum[1],
  6650. msm_dai_q6_tdm_header_type_get,
  6651. msm_dai_q6_tdm_header_type_put),
  6652. };
  6653. static const struct snd_kcontrol_new tdm_config_controls_header[] = {
  6654. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_0 Header",
  6655. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6656. msm_dai_q6_tdm_header_get,
  6657. msm_dai_q6_tdm_header_put),
  6658. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_1 Header",
  6659. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6660. msm_dai_q6_tdm_header_get,
  6661. msm_dai_q6_tdm_header_put),
  6662. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_2 Header",
  6663. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6664. msm_dai_q6_tdm_header_get,
  6665. msm_dai_q6_tdm_header_put),
  6666. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_3 Header",
  6667. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6668. msm_dai_q6_tdm_header_get,
  6669. msm_dai_q6_tdm_header_put),
  6670. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_4 Header",
  6671. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6672. msm_dai_q6_tdm_header_get,
  6673. msm_dai_q6_tdm_header_put),
  6674. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_5 Header",
  6675. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6676. msm_dai_q6_tdm_header_get,
  6677. msm_dai_q6_tdm_header_put),
  6678. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_6 Header",
  6679. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6680. msm_dai_q6_tdm_header_get,
  6681. msm_dai_q6_tdm_header_put),
  6682. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_7 Header",
  6683. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6684. msm_dai_q6_tdm_header_get,
  6685. msm_dai_q6_tdm_header_put),
  6686. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_0 Header",
  6687. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6688. msm_dai_q6_tdm_header_get,
  6689. msm_dai_q6_tdm_header_put),
  6690. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_1 Header",
  6691. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6692. msm_dai_q6_tdm_header_get,
  6693. msm_dai_q6_tdm_header_put),
  6694. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_2 Header",
  6695. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6696. msm_dai_q6_tdm_header_get,
  6697. msm_dai_q6_tdm_header_put),
  6698. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_3 Header",
  6699. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6700. msm_dai_q6_tdm_header_get,
  6701. msm_dai_q6_tdm_header_put),
  6702. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_4 Header",
  6703. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6704. msm_dai_q6_tdm_header_get,
  6705. msm_dai_q6_tdm_header_put),
  6706. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_5 Header",
  6707. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6708. msm_dai_q6_tdm_header_get,
  6709. msm_dai_q6_tdm_header_put),
  6710. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_6 Header",
  6711. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6712. msm_dai_q6_tdm_header_get,
  6713. msm_dai_q6_tdm_header_put),
  6714. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_7 Header",
  6715. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6716. msm_dai_q6_tdm_header_get,
  6717. msm_dai_q6_tdm_header_put),
  6718. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_0 Header",
  6719. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6720. msm_dai_q6_tdm_header_get,
  6721. msm_dai_q6_tdm_header_put),
  6722. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_1 Header",
  6723. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6724. msm_dai_q6_tdm_header_get,
  6725. msm_dai_q6_tdm_header_put),
  6726. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_2 Header",
  6727. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6728. msm_dai_q6_tdm_header_get,
  6729. msm_dai_q6_tdm_header_put),
  6730. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_3 Header",
  6731. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6732. msm_dai_q6_tdm_header_get,
  6733. msm_dai_q6_tdm_header_put),
  6734. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_4 Header",
  6735. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6736. msm_dai_q6_tdm_header_get,
  6737. msm_dai_q6_tdm_header_put),
  6738. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_5 Header",
  6739. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6740. msm_dai_q6_tdm_header_get,
  6741. msm_dai_q6_tdm_header_put),
  6742. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_6 Header",
  6743. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6744. msm_dai_q6_tdm_header_get,
  6745. msm_dai_q6_tdm_header_put),
  6746. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_7 Header",
  6747. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6748. msm_dai_q6_tdm_header_get,
  6749. msm_dai_q6_tdm_header_put),
  6750. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_0 Header",
  6751. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6752. msm_dai_q6_tdm_header_get,
  6753. msm_dai_q6_tdm_header_put),
  6754. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_1 Header",
  6755. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6756. msm_dai_q6_tdm_header_get,
  6757. msm_dai_q6_tdm_header_put),
  6758. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_2 Header",
  6759. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6760. msm_dai_q6_tdm_header_get,
  6761. msm_dai_q6_tdm_header_put),
  6762. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_3 Header",
  6763. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6764. msm_dai_q6_tdm_header_get,
  6765. msm_dai_q6_tdm_header_put),
  6766. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_4 Header",
  6767. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6768. msm_dai_q6_tdm_header_get,
  6769. msm_dai_q6_tdm_header_put),
  6770. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_5 Header",
  6771. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6772. msm_dai_q6_tdm_header_get,
  6773. msm_dai_q6_tdm_header_put),
  6774. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_6 Header",
  6775. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6776. msm_dai_q6_tdm_header_get,
  6777. msm_dai_q6_tdm_header_put),
  6778. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_7 Header",
  6779. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6780. msm_dai_q6_tdm_header_get,
  6781. msm_dai_q6_tdm_header_put),
  6782. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_0 Header",
  6783. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6784. msm_dai_q6_tdm_header_get,
  6785. msm_dai_q6_tdm_header_put),
  6786. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_1 Header",
  6787. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6788. msm_dai_q6_tdm_header_get,
  6789. msm_dai_q6_tdm_header_put),
  6790. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_2 Header",
  6791. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6792. msm_dai_q6_tdm_header_get,
  6793. msm_dai_q6_tdm_header_put),
  6794. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_3 Header",
  6795. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6796. msm_dai_q6_tdm_header_get,
  6797. msm_dai_q6_tdm_header_put),
  6798. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_4 Header",
  6799. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6800. msm_dai_q6_tdm_header_get,
  6801. msm_dai_q6_tdm_header_put),
  6802. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_5 Header",
  6803. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6804. msm_dai_q6_tdm_header_get,
  6805. msm_dai_q6_tdm_header_put),
  6806. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_6 Header",
  6807. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6808. msm_dai_q6_tdm_header_get,
  6809. msm_dai_q6_tdm_header_put),
  6810. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_7 Header",
  6811. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6812. msm_dai_q6_tdm_header_get,
  6813. msm_dai_q6_tdm_header_put),
  6814. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_0 Header",
  6815. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6816. msm_dai_q6_tdm_header_get,
  6817. msm_dai_q6_tdm_header_put),
  6818. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_1 Header",
  6819. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6820. msm_dai_q6_tdm_header_get,
  6821. msm_dai_q6_tdm_header_put),
  6822. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_2 Header",
  6823. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6824. msm_dai_q6_tdm_header_get,
  6825. msm_dai_q6_tdm_header_put),
  6826. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_3 Header",
  6827. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6828. msm_dai_q6_tdm_header_get,
  6829. msm_dai_q6_tdm_header_put),
  6830. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_4 Header",
  6831. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6832. msm_dai_q6_tdm_header_get,
  6833. msm_dai_q6_tdm_header_put),
  6834. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_5 Header",
  6835. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6836. msm_dai_q6_tdm_header_get,
  6837. msm_dai_q6_tdm_header_put),
  6838. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_6 Header",
  6839. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6840. msm_dai_q6_tdm_header_get,
  6841. msm_dai_q6_tdm_header_put),
  6842. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_7 Header",
  6843. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6844. msm_dai_q6_tdm_header_get,
  6845. msm_dai_q6_tdm_header_put),
  6846. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_0 Header",
  6847. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6848. msm_dai_q6_tdm_header_get,
  6849. msm_dai_q6_tdm_header_put),
  6850. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_1 Header",
  6851. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6852. msm_dai_q6_tdm_header_get,
  6853. msm_dai_q6_tdm_header_put),
  6854. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_2 Header",
  6855. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6856. msm_dai_q6_tdm_header_get,
  6857. msm_dai_q6_tdm_header_put),
  6858. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_3 Header",
  6859. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6860. msm_dai_q6_tdm_header_get,
  6861. msm_dai_q6_tdm_header_put),
  6862. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_4 Header",
  6863. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6864. msm_dai_q6_tdm_header_get,
  6865. msm_dai_q6_tdm_header_put),
  6866. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_5 Header",
  6867. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6868. msm_dai_q6_tdm_header_get,
  6869. msm_dai_q6_tdm_header_put),
  6870. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_6 Header",
  6871. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6872. msm_dai_q6_tdm_header_get,
  6873. msm_dai_q6_tdm_header_put),
  6874. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_7 Header",
  6875. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6876. msm_dai_q6_tdm_header_get,
  6877. msm_dai_q6_tdm_header_put),
  6878. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_0 Header",
  6879. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6880. msm_dai_q6_tdm_header_get,
  6881. msm_dai_q6_tdm_header_put),
  6882. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_1 Header",
  6883. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6884. msm_dai_q6_tdm_header_get,
  6885. msm_dai_q6_tdm_header_put),
  6886. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_2 Header",
  6887. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6888. msm_dai_q6_tdm_header_get,
  6889. msm_dai_q6_tdm_header_put),
  6890. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_3 Header",
  6891. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6892. msm_dai_q6_tdm_header_get,
  6893. msm_dai_q6_tdm_header_put),
  6894. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_4 Header",
  6895. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6896. msm_dai_q6_tdm_header_get,
  6897. msm_dai_q6_tdm_header_put),
  6898. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_5 Header",
  6899. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6900. msm_dai_q6_tdm_header_get,
  6901. msm_dai_q6_tdm_header_put),
  6902. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_6 Header",
  6903. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6904. msm_dai_q6_tdm_header_get,
  6905. msm_dai_q6_tdm_header_put),
  6906. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_7 Header",
  6907. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6908. msm_dai_q6_tdm_header_get,
  6909. msm_dai_q6_tdm_header_put),
  6910. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_0 Header",
  6911. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6912. msm_dai_q6_tdm_header_get,
  6913. msm_dai_q6_tdm_header_put),
  6914. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_1 Header",
  6915. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6916. msm_dai_q6_tdm_header_get,
  6917. msm_dai_q6_tdm_header_put),
  6918. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_2 Header",
  6919. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6920. msm_dai_q6_tdm_header_get,
  6921. msm_dai_q6_tdm_header_put),
  6922. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_3 Header",
  6923. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6924. msm_dai_q6_tdm_header_get,
  6925. msm_dai_q6_tdm_header_put),
  6926. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_4 Header",
  6927. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6928. msm_dai_q6_tdm_header_get,
  6929. msm_dai_q6_tdm_header_put),
  6930. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_5 Header",
  6931. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6932. msm_dai_q6_tdm_header_get,
  6933. msm_dai_q6_tdm_header_put),
  6934. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_6 Header",
  6935. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6936. msm_dai_q6_tdm_header_get,
  6937. msm_dai_q6_tdm_header_put),
  6938. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_7 Header",
  6939. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6940. msm_dai_q6_tdm_header_get,
  6941. msm_dai_q6_tdm_header_put),
  6942. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_0 Header",
  6943. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6944. msm_dai_q6_tdm_header_get,
  6945. msm_dai_q6_tdm_header_put),
  6946. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_1 Header",
  6947. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6948. msm_dai_q6_tdm_header_get,
  6949. msm_dai_q6_tdm_header_put),
  6950. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_2 Header",
  6951. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6952. msm_dai_q6_tdm_header_get,
  6953. msm_dai_q6_tdm_header_put),
  6954. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_3 Header",
  6955. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6956. msm_dai_q6_tdm_header_get,
  6957. msm_dai_q6_tdm_header_put),
  6958. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_4 Header",
  6959. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6960. msm_dai_q6_tdm_header_get,
  6961. msm_dai_q6_tdm_header_put),
  6962. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_5 Header",
  6963. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6964. msm_dai_q6_tdm_header_get,
  6965. msm_dai_q6_tdm_header_put),
  6966. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_6 Header",
  6967. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6968. msm_dai_q6_tdm_header_get,
  6969. msm_dai_q6_tdm_header_put),
  6970. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_7 Header",
  6971. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  6972. msm_dai_q6_tdm_header_get,
  6973. msm_dai_q6_tdm_header_put),
  6974. };
  6975. static int msm_dai_q6_tdm_set_clk(
  6976. struct msm_dai_q6_tdm_dai_data *dai_data,
  6977. u16 port_id, bool enable)
  6978. {
  6979. int rc = 0;
  6980. dai_data->clk_set.enable = enable;
  6981. rc = afe_set_lpass_clock_v2(port_id,
  6982. &dai_data->clk_set);
  6983. if (rc < 0)
  6984. pr_err("%s: afe lpass clock failed, err:%d\n",
  6985. __func__, rc);
  6986. return rc;
  6987. }
  6988. static int msm_dai_q6_dai_tdm_probe(struct snd_soc_dai *dai)
  6989. {
  6990. int rc = 0;
  6991. struct msm_dai_q6_tdm_dai_data *tdm_dai_data = NULL;
  6992. struct snd_kcontrol *data_format_kcontrol = NULL;
  6993. struct snd_kcontrol *header_type_kcontrol = NULL;
  6994. struct snd_kcontrol *header_kcontrol = NULL;
  6995. int port_idx = 0;
  6996. const struct snd_kcontrol_new *data_format_ctrl = NULL;
  6997. const struct snd_kcontrol_new *header_type_ctrl = NULL;
  6998. const struct snd_kcontrol_new *header_ctrl = NULL;
  6999. tdm_dai_data = dev_get_drvdata(dai->dev);
  7000. msm_dai_q6_set_dai_id(dai);
  7001. port_idx = msm_dai_q6_get_port_idx(dai->id);
  7002. if (port_idx < 0) {
  7003. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  7004. __func__, dai->id);
  7005. rc = -EINVAL;
  7006. goto rtn;
  7007. }
  7008. data_format_ctrl =
  7009. &tdm_config_controls_data_format[port_idx];
  7010. header_type_ctrl =
  7011. &tdm_config_controls_header_type[port_idx];
  7012. header_ctrl =
  7013. &tdm_config_controls_header[port_idx];
  7014. if (data_format_ctrl) {
  7015. data_format_kcontrol = snd_ctl_new1(data_format_ctrl,
  7016. tdm_dai_data);
  7017. rc = snd_ctl_add(dai->component->card->snd_card,
  7018. data_format_kcontrol);
  7019. if (rc < 0) {
  7020. dev_err(dai->dev, "%s: err add data format ctrl DAI = %s\n",
  7021. __func__, dai->name);
  7022. goto rtn;
  7023. }
  7024. }
  7025. if (header_type_ctrl) {
  7026. header_type_kcontrol = snd_ctl_new1(header_type_ctrl,
  7027. tdm_dai_data);
  7028. rc = snd_ctl_add(dai->component->card->snd_card,
  7029. header_type_kcontrol);
  7030. if (rc < 0) {
  7031. if (data_format_kcontrol)
  7032. snd_ctl_remove(dai->component->card->snd_card,
  7033. data_format_kcontrol);
  7034. dev_err(dai->dev, "%s: err add header type ctrl DAI = %s\n",
  7035. __func__, dai->name);
  7036. goto rtn;
  7037. }
  7038. }
  7039. if (header_ctrl) {
  7040. header_kcontrol = snd_ctl_new1(header_ctrl,
  7041. tdm_dai_data);
  7042. rc = snd_ctl_add(dai->component->card->snd_card,
  7043. header_kcontrol);
  7044. if (rc < 0) {
  7045. if (header_type_kcontrol)
  7046. snd_ctl_remove(dai->component->card->snd_card,
  7047. header_type_kcontrol);
  7048. if (data_format_kcontrol)
  7049. snd_ctl_remove(dai->component->card->snd_card,
  7050. data_format_kcontrol);
  7051. dev_err(dai->dev, "%s: err add header ctrl DAI = %s\n",
  7052. __func__, dai->name);
  7053. goto rtn;
  7054. }
  7055. }
  7056. if (tdm_dai_data->is_island_dai)
  7057. rc = msm_dai_q6_add_island_mx_ctls(
  7058. dai->component->card->snd_card,
  7059. dai->name,
  7060. dai->id, (void *)tdm_dai_data);
  7061. rc = msm_dai_q6_dai_add_route(dai);
  7062. rtn:
  7063. return rc;
  7064. }
  7065. static int msm_dai_q6_dai_tdm_remove(struct snd_soc_dai *dai)
  7066. {
  7067. int rc = 0;
  7068. struct msm_dai_q6_tdm_dai_data *tdm_dai_data =
  7069. dev_get_drvdata(dai->dev);
  7070. u16 group_id = tdm_dai_data->group_cfg.tdm_cfg.group_id;
  7071. int group_idx = 0;
  7072. atomic_t *group_ref = NULL;
  7073. group_idx = msm_dai_q6_get_group_idx(dai->id);
  7074. if (group_idx < 0) {
  7075. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  7076. __func__, dai->id);
  7077. return -EINVAL;
  7078. }
  7079. group_ref = &tdm_group_ref[group_idx];
  7080. /* If AFE port is still up, close it */
  7081. if (test_bit(STATUS_PORT_STARTED, tdm_dai_data->status_mask)) {
  7082. rc = afe_close(dai->id); /* can block */
  7083. if (rc < 0) {
  7084. dev_err(dai->dev, "%s: fail to close AFE port 0x%x\n",
  7085. __func__, dai->id);
  7086. }
  7087. atomic_dec(group_ref);
  7088. clear_bit(STATUS_PORT_STARTED,
  7089. tdm_dai_data->status_mask);
  7090. if (atomic_read(group_ref) == 0) {
  7091. rc = afe_port_group_enable(group_id,
  7092. NULL, false);
  7093. if (rc < 0) {
  7094. dev_err(dai->dev, "fail to disable AFE group 0x%x\n",
  7095. group_id);
  7096. }
  7097. }
  7098. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  7099. rc = msm_dai_q6_tdm_set_clk(tdm_dai_data,
  7100. dai->id, false);
  7101. if (rc < 0) {
  7102. dev_err(dai->dev, "%s: fail to disable AFE clk 0x%x\n",
  7103. __func__, dai->id);
  7104. }
  7105. }
  7106. }
  7107. return 0;
  7108. }
  7109. static int msm_dai_q6_tdm_set_tdm_slot(struct snd_soc_dai *dai,
  7110. unsigned int tx_mask,
  7111. unsigned int rx_mask,
  7112. int slots, int slot_width)
  7113. {
  7114. int rc = 0;
  7115. struct msm_dai_q6_tdm_dai_data *dai_data =
  7116. dev_get_drvdata(dai->dev);
  7117. struct afe_param_id_group_device_tdm_cfg *tdm_group =
  7118. &dai_data->group_cfg.tdm_cfg;
  7119. unsigned int cap_mask;
  7120. dev_dbg(dai->dev, "%s: dai id = 0x%x\n", __func__, dai->id);
  7121. /* HW only supports 16 and 32 bit slot width configuration */
  7122. if ((slot_width != 16) && (slot_width != 32)) {
  7123. dev_err(dai->dev, "%s: invalid slot_width %d\n",
  7124. __func__, slot_width);
  7125. return -EINVAL;
  7126. }
  7127. /* HW supports 1-32 slots configuration. Typical: 1, 2, 4, 8, 16, 32 */
  7128. switch (slots) {
  7129. case 1:
  7130. cap_mask = 0x01;
  7131. break;
  7132. case 2:
  7133. cap_mask = 0x03;
  7134. break;
  7135. case 4:
  7136. cap_mask = 0x0F;
  7137. break;
  7138. case 8:
  7139. cap_mask = 0xFF;
  7140. break;
  7141. case 16:
  7142. cap_mask = 0xFFFF;
  7143. break;
  7144. default:
  7145. dev_err(dai->dev, "%s: invalid slots %d\n",
  7146. __func__, slots);
  7147. return -EINVAL;
  7148. }
  7149. switch (dai->id) {
  7150. case AFE_PORT_ID_PRIMARY_TDM_RX:
  7151. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  7152. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  7153. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  7154. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  7155. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  7156. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  7157. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  7158. case AFE_PORT_ID_SECONDARY_TDM_RX:
  7159. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  7160. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  7161. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  7162. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  7163. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  7164. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  7165. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  7166. case AFE_PORT_ID_TERTIARY_TDM_RX:
  7167. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  7168. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  7169. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  7170. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  7171. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  7172. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  7173. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  7174. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  7175. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  7176. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  7177. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  7178. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  7179. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  7180. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  7181. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  7182. case AFE_PORT_ID_QUINARY_TDM_RX:
  7183. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  7184. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  7185. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  7186. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  7187. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  7188. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  7189. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  7190. tdm_group->nslots_per_frame = slots;
  7191. tdm_group->slot_width = slot_width;
  7192. tdm_group->slot_mask = rx_mask & cap_mask;
  7193. break;
  7194. case AFE_PORT_ID_PRIMARY_TDM_TX:
  7195. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  7196. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  7197. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  7198. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  7199. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  7200. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  7201. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  7202. case AFE_PORT_ID_SECONDARY_TDM_TX:
  7203. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  7204. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  7205. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  7206. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  7207. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  7208. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  7209. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  7210. case AFE_PORT_ID_TERTIARY_TDM_TX:
  7211. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  7212. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  7213. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  7214. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  7215. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  7216. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  7217. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  7218. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  7219. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  7220. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  7221. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  7222. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  7223. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  7224. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  7225. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  7226. case AFE_PORT_ID_QUINARY_TDM_TX:
  7227. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  7228. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  7229. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  7230. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  7231. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  7232. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  7233. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  7234. tdm_group->nslots_per_frame = slots;
  7235. tdm_group->slot_width = slot_width;
  7236. tdm_group->slot_mask = tx_mask & cap_mask;
  7237. break;
  7238. default:
  7239. dev_err(dai->dev, "%s: invalid dai id 0x%x\n",
  7240. __func__, dai->id);
  7241. return -EINVAL;
  7242. }
  7243. return rc;
  7244. }
  7245. static int msm_dai_q6_tdm_set_sysclk(struct snd_soc_dai *dai,
  7246. int clk_id, unsigned int freq, int dir)
  7247. {
  7248. struct msm_dai_q6_tdm_dai_data *dai_data =
  7249. dev_get_drvdata(dai->dev);
  7250. if ((dai->id >= AFE_PORT_ID_PRIMARY_TDM_RX) &&
  7251. (dai->id <= AFE_PORT_ID_QUINARY_TDM_TX_7)) {
  7252. dai_data->clk_set.clk_freq_in_hz = freq;
  7253. } else {
  7254. dev_err(dai->dev, "%s: invalid dai id 0x%x\n",
  7255. __func__, dai->id);
  7256. return -EINVAL;
  7257. }
  7258. dev_dbg(dai->dev, "%s: dai id = 0x%x, group clk_freq = %d\n",
  7259. __func__, dai->id, freq);
  7260. return 0;
  7261. }
  7262. static int msm_dai_q6_tdm_set_channel_map(struct snd_soc_dai *dai,
  7263. unsigned int tx_num, unsigned int *tx_slot,
  7264. unsigned int rx_num, unsigned int *rx_slot)
  7265. {
  7266. int rc = 0;
  7267. struct msm_dai_q6_tdm_dai_data *dai_data =
  7268. dev_get_drvdata(dai->dev);
  7269. struct afe_param_id_slot_mapping_cfg *slot_mapping =
  7270. &dai_data->port_cfg.slot_mapping;
  7271. int i = 0;
  7272. dev_dbg(dai->dev, "%s: dai id = 0x%x\n", __func__, dai->id);
  7273. switch (dai->id) {
  7274. case AFE_PORT_ID_PRIMARY_TDM_RX:
  7275. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  7276. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  7277. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  7278. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  7279. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  7280. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  7281. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  7282. case AFE_PORT_ID_SECONDARY_TDM_RX:
  7283. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  7284. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  7285. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  7286. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  7287. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  7288. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  7289. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  7290. case AFE_PORT_ID_TERTIARY_TDM_RX:
  7291. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  7292. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  7293. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  7294. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  7295. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  7296. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  7297. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  7298. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  7299. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  7300. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  7301. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  7302. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  7303. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  7304. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  7305. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  7306. case AFE_PORT_ID_QUINARY_TDM_RX:
  7307. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  7308. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  7309. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  7310. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  7311. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  7312. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  7313. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  7314. if (!rx_slot) {
  7315. dev_err(dai->dev, "%s: rx slot not found\n", __func__);
  7316. return -EINVAL;
  7317. }
  7318. if (rx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  7319. dev_err(dai->dev, "%s: invalid rx num %d\n", __func__,
  7320. rx_num);
  7321. return -EINVAL;
  7322. }
  7323. for (i = 0; i < rx_num; i++)
  7324. slot_mapping->offset[i] = rx_slot[i];
  7325. for (i = rx_num; i < AFE_PORT_MAX_AUDIO_CHAN_CNT; i++)
  7326. slot_mapping->offset[i] =
  7327. AFE_SLOT_MAPPING_OFFSET_INVALID;
  7328. slot_mapping->num_channel = rx_num;
  7329. break;
  7330. case AFE_PORT_ID_PRIMARY_TDM_TX:
  7331. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  7332. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  7333. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  7334. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  7335. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  7336. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  7337. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  7338. case AFE_PORT_ID_SECONDARY_TDM_TX:
  7339. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  7340. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  7341. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  7342. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  7343. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  7344. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  7345. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  7346. case AFE_PORT_ID_TERTIARY_TDM_TX:
  7347. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  7348. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  7349. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  7350. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  7351. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  7352. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  7353. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  7354. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  7355. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  7356. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  7357. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  7358. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  7359. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  7360. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  7361. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  7362. case AFE_PORT_ID_QUINARY_TDM_TX:
  7363. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  7364. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  7365. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  7366. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  7367. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  7368. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  7369. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  7370. if (!tx_slot) {
  7371. dev_err(dai->dev, "%s: tx slot not found\n", __func__);
  7372. return -EINVAL;
  7373. }
  7374. if (tx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  7375. dev_err(dai->dev, "%s: invalid tx num %d\n", __func__,
  7376. tx_num);
  7377. return -EINVAL;
  7378. }
  7379. for (i = 0; i < tx_num; i++)
  7380. slot_mapping->offset[i] = tx_slot[i];
  7381. for (i = tx_num; i < AFE_PORT_MAX_AUDIO_CHAN_CNT; i++)
  7382. slot_mapping->offset[i] =
  7383. AFE_SLOT_MAPPING_OFFSET_INVALID;
  7384. slot_mapping->num_channel = tx_num;
  7385. break;
  7386. default:
  7387. dev_err(dai->dev, "%s: invalid dai id 0x%x\n",
  7388. __func__, dai->id);
  7389. return -EINVAL;
  7390. }
  7391. return rc;
  7392. }
  7393. static int msm_dai_q6_tdm_hw_params(struct snd_pcm_substream *substream,
  7394. struct snd_pcm_hw_params *params,
  7395. struct snd_soc_dai *dai)
  7396. {
  7397. struct msm_dai_q6_tdm_dai_data *dai_data =
  7398. dev_get_drvdata(dai->dev);
  7399. struct afe_param_id_group_device_tdm_cfg *tdm_group =
  7400. &dai_data->group_cfg.tdm_cfg;
  7401. struct afe_param_id_tdm_cfg *tdm =
  7402. &dai_data->port_cfg.tdm;
  7403. struct afe_param_id_slot_mapping_cfg *slot_mapping =
  7404. &dai_data->port_cfg.slot_mapping;
  7405. struct afe_param_id_custom_tdm_header_cfg *custom_tdm_header =
  7406. &dai_data->port_cfg.custom_tdm_header;
  7407. pr_debug("%s: dev_name: %s\n",
  7408. __func__, dev_name(dai->dev));
  7409. if ((params_channels(params) == 0) ||
  7410. (params_channels(params) > 8)) {
  7411. dev_err(dai->dev, "%s: invalid param channels %d\n",
  7412. __func__, params_channels(params));
  7413. return -EINVAL;
  7414. }
  7415. switch (params_format(params)) {
  7416. case SNDRV_PCM_FORMAT_S16_LE:
  7417. dai_data->bitwidth = 16;
  7418. break;
  7419. case SNDRV_PCM_FORMAT_S24_LE:
  7420. case SNDRV_PCM_FORMAT_S24_3LE:
  7421. dai_data->bitwidth = 24;
  7422. break;
  7423. case SNDRV_PCM_FORMAT_S32_LE:
  7424. dai_data->bitwidth = 32;
  7425. break;
  7426. default:
  7427. dev_err(dai->dev, "%s: invalid param format 0x%x\n",
  7428. __func__, params_format(params));
  7429. return -EINVAL;
  7430. }
  7431. dai_data->channels = params_channels(params);
  7432. dai_data->rate = params_rate(params);
  7433. /*
  7434. * update tdm group config param
  7435. * NOTE: group config is set to the same as slot config.
  7436. */
  7437. tdm_group->bit_width = tdm_group->slot_width;
  7438. tdm_group->num_channels = tdm_group->nslots_per_frame;
  7439. tdm_group->sample_rate = dai_data->rate;
  7440. pr_debug("%s: TDM GROUP:\n"
  7441. "num_channels=%d sample_rate=%d bit_width=%d\n"
  7442. "nslots_per_frame=%d slot_width=%d slot_mask=0x%x\n",
  7443. __func__,
  7444. tdm_group->num_channels,
  7445. tdm_group->sample_rate,
  7446. tdm_group->bit_width,
  7447. tdm_group->nslots_per_frame,
  7448. tdm_group->slot_width,
  7449. tdm_group->slot_mask);
  7450. pr_debug("%s: TDM GROUP:\n"
  7451. "port_id[0]=0x%x port_id[1]=0x%x port_id[2]=0x%x port_id[3]=0x%x\n"
  7452. "port_id[4]=0x%x port_id[5]=0x%x port_id[6]=0x%x port_id[7]=0x%x\n",
  7453. __func__,
  7454. tdm_group->port_id[0],
  7455. tdm_group->port_id[1],
  7456. tdm_group->port_id[2],
  7457. tdm_group->port_id[3],
  7458. tdm_group->port_id[4],
  7459. tdm_group->port_id[5],
  7460. tdm_group->port_id[6],
  7461. tdm_group->port_id[7]);
  7462. /*
  7463. * update tdm config param
  7464. * NOTE: channels/rate/bitwidth are per stream property
  7465. */
  7466. tdm->num_channels = dai_data->channels;
  7467. tdm->sample_rate = dai_data->rate;
  7468. tdm->bit_width = dai_data->bitwidth;
  7469. /*
  7470. * port slot config is the same as group slot config
  7471. * port slot mask should be set according to offset
  7472. */
  7473. tdm->nslots_per_frame = tdm_group->nslots_per_frame;
  7474. tdm->slot_width = tdm_group->slot_width;
  7475. tdm->slot_mask = tdm_group->slot_mask;
  7476. pr_debug("%s: TDM:\n"
  7477. "num_channels=%d sample_rate=%d bit_width=%d\n"
  7478. "nslots_per_frame=%d slot_width=%d slot_mask=0x%x\n"
  7479. "data_format=0x%x sync_mode=0x%x sync_src=0x%x\n"
  7480. "data_out=0x%x invert_sync=0x%x data_delay=0x%x\n",
  7481. __func__,
  7482. tdm->num_channels,
  7483. tdm->sample_rate,
  7484. tdm->bit_width,
  7485. tdm->nslots_per_frame,
  7486. tdm->slot_width,
  7487. tdm->slot_mask,
  7488. tdm->data_format,
  7489. tdm->sync_mode,
  7490. tdm->sync_src,
  7491. tdm->ctrl_data_out_enable,
  7492. tdm->ctrl_invert_sync_pulse,
  7493. tdm->ctrl_sync_data_delay);
  7494. /*
  7495. * update slot mapping config param
  7496. * NOTE: channels/rate/bitwidth are per stream property
  7497. */
  7498. slot_mapping->bitwidth = dai_data->bitwidth;
  7499. pr_debug("%s: SLOT MAPPING:\n"
  7500. "num_channel=%d bitwidth=%d data_align=0x%x\n",
  7501. __func__,
  7502. slot_mapping->num_channel,
  7503. slot_mapping->bitwidth,
  7504. slot_mapping->data_align_type);
  7505. pr_debug("%s: SLOT MAPPING:\n"
  7506. "offset[0]=0x%x offset[1]=0x%x offset[2]=0x%x offset[3]=0x%x\n"
  7507. "offset[4]=0x%x offset[5]=0x%x offset[6]=0x%x offset[7]=0x%x\n",
  7508. __func__,
  7509. slot_mapping->offset[0],
  7510. slot_mapping->offset[1],
  7511. slot_mapping->offset[2],
  7512. slot_mapping->offset[3],
  7513. slot_mapping->offset[4],
  7514. slot_mapping->offset[5],
  7515. slot_mapping->offset[6],
  7516. slot_mapping->offset[7]);
  7517. /*
  7518. * update custom header config param
  7519. * NOTE: channels/rate/bitwidth are per playback stream property.
  7520. * custom tdm header only applicable to playback stream.
  7521. */
  7522. if (custom_tdm_header->header_type !=
  7523. AFE_CUSTOM_TDM_HEADER_TYPE_INVALID) {
  7524. pr_debug("%s: CUSTOM TDM HEADER:\n"
  7525. "start_offset=0x%x header_width=%d\n"
  7526. "num_frame_repeat=%d header_type=0x%x\n",
  7527. __func__,
  7528. custom_tdm_header->start_offset,
  7529. custom_tdm_header->header_width,
  7530. custom_tdm_header->num_frame_repeat,
  7531. custom_tdm_header->header_type);
  7532. pr_debug("%s: CUSTOM TDM HEADER:\n"
  7533. "header[0]=0x%x header[1]=0x%x header[2]=0x%x header[3]=0x%x\n"
  7534. "header[4]=0x%x header[5]=0x%x header[6]=0x%x header[7]=0x%x\n",
  7535. __func__,
  7536. custom_tdm_header->header[0],
  7537. custom_tdm_header->header[1],
  7538. custom_tdm_header->header[2],
  7539. custom_tdm_header->header[3],
  7540. custom_tdm_header->header[4],
  7541. custom_tdm_header->header[5],
  7542. custom_tdm_header->header[6],
  7543. custom_tdm_header->header[7]);
  7544. }
  7545. return 0;
  7546. }
  7547. static int msm_dai_q6_tdm_prepare(struct snd_pcm_substream *substream,
  7548. struct snd_soc_dai *dai)
  7549. {
  7550. int rc = 0;
  7551. struct msm_dai_q6_tdm_dai_data *dai_data =
  7552. dev_get_drvdata(dai->dev);
  7553. u16 group_id = dai_data->group_cfg.tdm_cfg.group_id;
  7554. int group_idx = 0;
  7555. atomic_t *group_ref = NULL;
  7556. dev_dbg(dai->dev, "%s: dev_name: %s dev_id: 0x%x group_id: 0x%x\n",
  7557. __func__, dev_name(dai->dev), dai->dev->id, group_id);
  7558. if (dai_data->port_cfg.custom_tdm_header.minor_version == 0)
  7559. dev_dbg(dai->dev,
  7560. "%s: Custom tdm header not supported\n", __func__);
  7561. group_idx = msm_dai_q6_get_group_idx(dai->id);
  7562. if (group_idx < 0) {
  7563. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  7564. __func__, dai->id);
  7565. return -EINVAL;
  7566. }
  7567. mutex_lock(&tdm_mutex);
  7568. group_ref = &tdm_group_ref[group_idx];
  7569. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  7570. if (q6core_get_avcs_api_version_per_service(
  7571. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V4) {
  7572. /*
  7573. * send island mode config.
  7574. * This should be the first configuration
  7575. */
  7576. rc = afe_send_port_island_mode(dai->id);
  7577. if (rc)
  7578. dev_err(dai->dev, "%s: afe send island mode failed %d\n",
  7579. __func__, rc);
  7580. }
  7581. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  7582. /* TX and RX share the same clk. So enable the clk
  7583. * per TDM interface. */
  7584. rc = msm_dai_q6_tdm_set_clk(dai_data,
  7585. dai->id, true);
  7586. if (rc < 0) {
  7587. dev_err(dai->dev, "%s: fail to enable AFE clk 0x%x\n",
  7588. __func__, dai->id);
  7589. goto rtn;
  7590. }
  7591. }
  7592. /* PORT START should be set if prepare called
  7593. * in active state.
  7594. */
  7595. if (atomic_read(group_ref) == 0) {
  7596. /*
  7597. * if only one port, don't do group enable as there
  7598. * is no group need for only one port
  7599. */
  7600. if (dai_data->num_group_ports > 1) {
  7601. rc = afe_port_group_enable(group_id,
  7602. &dai_data->group_cfg, true);
  7603. if (rc < 0) {
  7604. dev_err(dai->dev,
  7605. "%s: fail to enable AFE group 0x%x\n",
  7606. __func__, group_id);
  7607. goto rtn;
  7608. }
  7609. }
  7610. }
  7611. rc = afe_tdm_port_start(dai->id, &dai_data->port_cfg,
  7612. dai_data->rate, dai_data->num_group_ports);
  7613. if (rc < 0) {
  7614. if (atomic_read(group_ref) == 0) {
  7615. afe_port_group_enable(group_id,
  7616. NULL, false);
  7617. }
  7618. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  7619. msm_dai_q6_tdm_set_clk(dai_data,
  7620. dai->id, false);
  7621. }
  7622. dev_err(dai->dev, "%s: fail to open AFE port 0x%x\n",
  7623. __func__, dai->id);
  7624. } else {
  7625. set_bit(STATUS_PORT_STARTED,
  7626. dai_data->status_mask);
  7627. atomic_inc(group_ref);
  7628. }
  7629. /* TODO: need to monitor PCM/MI2S/TDM HW status */
  7630. /* NOTE: AFE should error out if HW resource contention */
  7631. }
  7632. rtn:
  7633. mutex_unlock(&tdm_mutex);
  7634. return rc;
  7635. }
  7636. static void msm_dai_q6_tdm_shutdown(struct snd_pcm_substream *substream,
  7637. struct snd_soc_dai *dai)
  7638. {
  7639. int rc = 0;
  7640. struct msm_dai_q6_tdm_dai_data *dai_data =
  7641. dev_get_drvdata(dai->dev);
  7642. u16 group_id = dai_data->group_cfg.tdm_cfg.group_id;
  7643. int group_idx = 0;
  7644. atomic_t *group_ref = NULL;
  7645. group_idx = msm_dai_q6_get_group_idx(dai->id);
  7646. if (group_idx < 0) {
  7647. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  7648. __func__, dai->id);
  7649. return;
  7650. }
  7651. mutex_lock(&tdm_mutex);
  7652. group_ref = &tdm_group_ref[group_idx];
  7653. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  7654. rc = afe_close(dai->id);
  7655. if (rc < 0) {
  7656. dev_err(dai->dev, "%s: fail to close AFE port 0x%x\n",
  7657. __func__, dai->id);
  7658. }
  7659. atomic_dec(group_ref);
  7660. clear_bit(STATUS_PORT_STARTED,
  7661. dai_data->status_mask);
  7662. if (atomic_read(group_ref) == 0) {
  7663. rc = afe_port_group_enable(group_id,
  7664. NULL, false);
  7665. if (rc < 0) {
  7666. dev_err(dai->dev, "%s: fail to disable AFE group 0x%x\n",
  7667. __func__, group_id);
  7668. }
  7669. }
  7670. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  7671. rc = msm_dai_q6_tdm_set_clk(dai_data,
  7672. dai->id, false);
  7673. if (rc < 0) {
  7674. dev_err(dai->dev, "%s: fail to disable AFE clk 0x%x\n",
  7675. __func__, dai->id);
  7676. }
  7677. }
  7678. /* TODO: need to monitor PCM/MI2S/TDM HW status */
  7679. /* NOTE: AFE should error out if HW resource contention */
  7680. }
  7681. mutex_unlock(&tdm_mutex);
  7682. }
  7683. static struct snd_soc_dai_ops msm_dai_q6_tdm_ops = {
  7684. .prepare = msm_dai_q6_tdm_prepare,
  7685. .hw_params = msm_dai_q6_tdm_hw_params,
  7686. .set_tdm_slot = msm_dai_q6_tdm_set_tdm_slot,
  7687. .set_channel_map = msm_dai_q6_tdm_set_channel_map,
  7688. .set_sysclk = msm_dai_q6_tdm_set_sysclk,
  7689. .shutdown = msm_dai_q6_tdm_shutdown,
  7690. };
  7691. static struct snd_soc_dai_driver msm_dai_q6_tdm_dai[] = {
  7692. {
  7693. .playback = {
  7694. .stream_name = "Primary TDM0 Playback",
  7695. .aif_name = "PRI_TDM_RX_0",
  7696. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7697. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7698. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7699. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7700. SNDRV_PCM_FMTBIT_S24_LE |
  7701. SNDRV_PCM_FMTBIT_S32_LE,
  7702. .channels_min = 1,
  7703. .channels_max = 8,
  7704. .rate_min = 8000,
  7705. .rate_max = 352800,
  7706. },
  7707. .name = "PRI_TDM_RX_0",
  7708. .ops = &msm_dai_q6_tdm_ops,
  7709. .id = AFE_PORT_ID_PRIMARY_TDM_RX,
  7710. .probe = msm_dai_q6_dai_tdm_probe,
  7711. .remove = msm_dai_q6_dai_tdm_remove,
  7712. },
  7713. {
  7714. .playback = {
  7715. .stream_name = "Primary TDM1 Playback",
  7716. .aif_name = "PRI_TDM_RX_1",
  7717. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7718. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7719. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7720. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7721. SNDRV_PCM_FMTBIT_S24_LE |
  7722. SNDRV_PCM_FMTBIT_S32_LE,
  7723. .channels_min = 1,
  7724. .channels_max = 8,
  7725. .rate_min = 8000,
  7726. .rate_max = 352800,
  7727. },
  7728. .name = "PRI_TDM_RX_1",
  7729. .ops = &msm_dai_q6_tdm_ops,
  7730. .id = AFE_PORT_ID_PRIMARY_TDM_RX_1,
  7731. .probe = msm_dai_q6_dai_tdm_probe,
  7732. .remove = msm_dai_q6_dai_tdm_remove,
  7733. },
  7734. {
  7735. .playback = {
  7736. .stream_name = "Primary TDM2 Playback",
  7737. .aif_name = "PRI_TDM_RX_2",
  7738. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7739. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7740. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7741. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7742. SNDRV_PCM_FMTBIT_S24_LE |
  7743. SNDRV_PCM_FMTBIT_S32_LE,
  7744. .channels_min = 1,
  7745. .channels_max = 8,
  7746. .rate_min = 8000,
  7747. .rate_max = 352800,
  7748. },
  7749. .name = "PRI_TDM_RX_2",
  7750. .ops = &msm_dai_q6_tdm_ops,
  7751. .id = AFE_PORT_ID_PRIMARY_TDM_RX_2,
  7752. .probe = msm_dai_q6_dai_tdm_probe,
  7753. .remove = msm_dai_q6_dai_tdm_remove,
  7754. },
  7755. {
  7756. .playback = {
  7757. .stream_name = "Primary TDM3 Playback",
  7758. .aif_name = "PRI_TDM_RX_3",
  7759. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7760. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7761. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7762. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7763. SNDRV_PCM_FMTBIT_S24_LE |
  7764. SNDRV_PCM_FMTBIT_S32_LE,
  7765. .channels_min = 1,
  7766. .channels_max = 8,
  7767. .rate_min = 8000,
  7768. .rate_max = 352800,
  7769. },
  7770. .name = "PRI_TDM_RX_3",
  7771. .ops = &msm_dai_q6_tdm_ops,
  7772. .id = AFE_PORT_ID_PRIMARY_TDM_RX_3,
  7773. .probe = msm_dai_q6_dai_tdm_probe,
  7774. .remove = msm_dai_q6_dai_tdm_remove,
  7775. },
  7776. {
  7777. .playback = {
  7778. .stream_name = "Primary TDM4 Playback",
  7779. .aif_name = "PRI_TDM_RX_4",
  7780. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7781. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7782. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7783. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7784. SNDRV_PCM_FMTBIT_S24_LE |
  7785. SNDRV_PCM_FMTBIT_S32_LE,
  7786. .channels_min = 1,
  7787. .channels_max = 8,
  7788. .rate_min = 8000,
  7789. .rate_max = 352800,
  7790. },
  7791. .name = "PRI_TDM_RX_4",
  7792. .ops = &msm_dai_q6_tdm_ops,
  7793. .id = AFE_PORT_ID_PRIMARY_TDM_RX_4,
  7794. .probe = msm_dai_q6_dai_tdm_probe,
  7795. .remove = msm_dai_q6_dai_tdm_remove,
  7796. },
  7797. {
  7798. .playback = {
  7799. .stream_name = "Primary TDM5 Playback",
  7800. .aif_name = "PRI_TDM_RX_5",
  7801. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7802. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7803. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7804. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7805. SNDRV_PCM_FMTBIT_S24_LE |
  7806. SNDRV_PCM_FMTBIT_S32_LE,
  7807. .channels_min = 1,
  7808. .channels_max = 8,
  7809. .rate_min = 8000,
  7810. .rate_max = 352800,
  7811. },
  7812. .name = "PRI_TDM_RX_5",
  7813. .ops = &msm_dai_q6_tdm_ops,
  7814. .id = AFE_PORT_ID_PRIMARY_TDM_RX_5,
  7815. .probe = msm_dai_q6_dai_tdm_probe,
  7816. .remove = msm_dai_q6_dai_tdm_remove,
  7817. },
  7818. {
  7819. .playback = {
  7820. .stream_name = "Primary TDM6 Playback",
  7821. .aif_name = "PRI_TDM_RX_6",
  7822. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7823. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7824. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7825. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7826. SNDRV_PCM_FMTBIT_S24_LE |
  7827. SNDRV_PCM_FMTBIT_S32_LE,
  7828. .channels_min = 1,
  7829. .channels_max = 8,
  7830. .rate_min = 8000,
  7831. .rate_max = 352800,
  7832. },
  7833. .name = "PRI_TDM_RX_6",
  7834. .ops = &msm_dai_q6_tdm_ops,
  7835. .id = AFE_PORT_ID_PRIMARY_TDM_RX_6,
  7836. .probe = msm_dai_q6_dai_tdm_probe,
  7837. .remove = msm_dai_q6_dai_tdm_remove,
  7838. },
  7839. {
  7840. .playback = {
  7841. .stream_name = "Primary TDM7 Playback",
  7842. .aif_name = "PRI_TDM_RX_7",
  7843. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7844. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7845. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7846. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7847. SNDRV_PCM_FMTBIT_S24_LE |
  7848. SNDRV_PCM_FMTBIT_S32_LE,
  7849. .channels_min = 1,
  7850. .channels_max = 8,
  7851. .rate_min = 8000,
  7852. .rate_max = 352800,
  7853. },
  7854. .name = "PRI_TDM_RX_7",
  7855. .ops = &msm_dai_q6_tdm_ops,
  7856. .id = AFE_PORT_ID_PRIMARY_TDM_RX_7,
  7857. .probe = msm_dai_q6_dai_tdm_probe,
  7858. .remove = msm_dai_q6_dai_tdm_remove,
  7859. },
  7860. {
  7861. .capture = {
  7862. .stream_name = "Primary TDM0 Capture",
  7863. .aif_name = "PRI_TDM_TX_0",
  7864. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7865. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7866. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7867. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7868. SNDRV_PCM_FMTBIT_S24_LE |
  7869. SNDRV_PCM_FMTBIT_S32_LE,
  7870. .channels_min = 1,
  7871. .channels_max = 8,
  7872. .rate_min = 8000,
  7873. .rate_max = 352800,
  7874. },
  7875. .name = "PRI_TDM_TX_0",
  7876. .ops = &msm_dai_q6_tdm_ops,
  7877. .id = AFE_PORT_ID_PRIMARY_TDM_TX,
  7878. .probe = msm_dai_q6_dai_tdm_probe,
  7879. .remove = msm_dai_q6_dai_tdm_remove,
  7880. },
  7881. {
  7882. .capture = {
  7883. .stream_name = "Primary TDM1 Capture",
  7884. .aif_name = "PRI_TDM_TX_1",
  7885. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7886. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7887. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7888. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7889. SNDRV_PCM_FMTBIT_S24_LE |
  7890. SNDRV_PCM_FMTBIT_S32_LE,
  7891. .channels_min = 1,
  7892. .channels_max = 8,
  7893. .rate_min = 8000,
  7894. .rate_max = 352800,
  7895. },
  7896. .name = "PRI_TDM_TX_1",
  7897. .ops = &msm_dai_q6_tdm_ops,
  7898. .id = AFE_PORT_ID_PRIMARY_TDM_TX_1,
  7899. .probe = msm_dai_q6_dai_tdm_probe,
  7900. .remove = msm_dai_q6_dai_tdm_remove,
  7901. },
  7902. {
  7903. .capture = {
  7904. .stream_name = "Primary TDM2 Capture",
  7905. .aif_name = "PRI_TDM_TX_2",
  7906. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7907. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7908. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7909. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7910. SNDRV_PCM_FMTBIT_S24_LE |
  7911. SNDRV_PCM_FMTBIT_S32_LE,
  7912. .channels_min = 1,
  7913. .channels_max = 8,
  7914. .rate_min = 8000,
  7915. .rate_max = 352800,
  7916. },
  7917. .name = "PRI_TDM_TX_2",
  7918. .ops = &msm_dai_q6_tdm_ops,
  7919. .id = AFE_PORT_ID_PRIMARY_TDM_TX_2,
  7920. .probe = msm_dai_q6_dai_tdm_probe,
  7921. .remove = msm_dai_q6_dai_tdm_remove,
  7922. },
  7923. {
  7924. .capture = {
  7925. .stream_name = "Primary TDM3 Capture",
  7926. .aif_name = "PRI_TDM_TX_3",
  7927. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7928. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7929. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7930. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7931. SNDRV_PCM_FMTBIT_S24_LE |
  7932. SNDRV_PCM_FMTBIT_S32_LE,
  7933. .channels_min = 1,
  7934. .channels_max = 8,
  7935. .rate_min = 8000,
  7936. .rate_max = 352800,
  7937. },
  7938. .name = "PRI_TDM_TX_3",
  7939. .ops = &msm_dai_q6_tdm_ops,
  7940. .id = AFE_PORT_ID_PRIMARY_TDM_TX_3,
  7941. .probe = msm_dai_q6_dai_tdm_probe,
  7942. .remove = msm_dai_q6_dai_tdm_remove,
  7943. },
  7944. {
  7945. .capture = {
  7946. .stream_name = "Primary TDM4 Capture",
  7947. .aif_name = "PRI_TDM_TX_4",
  7948. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7949. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7950. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7951. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7952. SNDRV_PCM_FMTBIT_S24_LE |
  7953. SNDRV_PCM_FMTBIT_S32_LE,
  7954. .channels_min = 1,
  7955. .channels_max = 8,
  7956. .rate_min = 8000,
  7957. .rate_max = 352800,
  7958. },
  7959. .name = "PRI_TDM_TX_4",
  7960. .ops = &msm_dai_q6_tdm_ops,
  7961. .id = AFE_PORT_ID_PRIMARY_TDM_TX_4,
  7962. .probe = msm_dai_q6_dai_tdm_probe,
  7963. .remove = msm_dai_q6_dai_tdm_remove,
  7964. },
  7965. {
  7966. .capture = {
  7967. .stream_name = "Primary TDM5 Capture",
  7968. .aif_name = "PRI_TDM_TX_5",
  7969. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7970. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7971. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7972. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7973. SNDRV_PCM_FMTBIT_S24_LE |
  7974. SNDRV_PCM_FMTBIT_S32_LE,
  7975. .channels_min = 1,
  7976. .channels_max = 8,
  7977. .rate_min = 8000,
  7978. .rate_max = 352800,
  7979. },
  7980. .name = "PRI_TDM_TX_5",
  7981. .ops = &msm_dai_q6_tdm_ops,
  7982. .id = AFE_PORT_ID_PRIMARY_TDM_TX_5,
  7983. .probe = msm_dai_q6_dai_tdm_probe,
  7984. .remove = msm_dai_q6_dai_tdm_remove,
  7985. },
  7986. {
  7987. .capture = {
  7988. .stream_name = "Primary TDM6 Capture",
  7989. .aif_name = "PRI_TDM_TX_6",
  7990. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7991. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7992. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7993. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7994. SNDRV_PCM_FMTBIT_S24_LE |
  7995. SNDRV_PCM_FMTBIT_S32_LE,
  7996. .channels_min = 1,
  7997. .channels_max = 8,
  7998. .rate_min = 8000,
  7999. .rate_max = 352800,
  8000. },
  8001. .name = "PRI_TDM_TX_6",
  8002. .ops = &msm_dai_q6_tdm_ops,
  8003. .id = AFE_PORT_ID_PRIMARY_TDM_TX_6,
  8004. .probe = msm_dai_q6_dai_tdm_probe,
  8005. .remove = msm_dai_q6_dai_tdm_remove,
  8006. },
  8007. {
  8008. .capture = {
  8009. .stream_name = "Primary TDM7 Capture",
  8010. .aif_name = "PRI_TDM_TX_7",
  8011. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8012. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8013. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8014. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8015. SNDRV_PCM_FMTBIT_S24_LE |
  8016. SNDRV_PCM_FMTBIT_S32_LE,
  8017. .channels_min = 1,
  8018. .channels_max = 8,
  8019. .rate_min = 8000,
  8020. .rate_max = 352800,
  8021. },
  8022. .name = "PRI_TDM_TX_7",
  8023. .ops = &msm_dai_q6_tdm_ops,
  8024. .id = AFE_PORT_ID_PRIMARY_TDM_TX_7,
  8025. .probe = msm_dai_q6_dai_tdm_probe,
  8026. .remove = msm_dai_q6_dai_tdm_remove,
  8027. },
  8028. {
  8029. .playback = {
  8030. .stream_name = "Secondary TDM0 Playback",
  8031. .aif_name = "SEC_TDM_RX_0",
  8032. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8033. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8034. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8035. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8036. SNDRV_PCM_FMTBIT_S24_LE |
  8037. SNDRV_PCM_FMTBIT_S32_LE,
  8038. .channels_min = 1,
  8039. .channels_max = 8,
  8040. .rate_min = 8000,
  8041. .rate_max = 352800,
  8042. },
  8043. .name = "SEC_TDM_RX_0",
  8044. .ops = &msm_dai_q6_tdm_ops,
  8045. .id = AFE_PORT_ID_SECONDARY_TDM_RX,
  8046. .probe = msm_dai_q6_dai_tdm_probe,
  8047. .remove = msm_dai_q6_dai_tdm_remove,
  8048. },
  8049. {
  8050. .playback = {
  8051. .stream_name = "Secondary TDM1 Playback",
  8052. .aif_name = "SEC_TDM_RX_1",
  8053. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8054. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8055. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8056. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8057. SNDRV_PCM_FMTBIT_S24_LE |
  8058. SNDRV_PCM_FMTBIT_S32_LE,
  8059. .channels_min = 1,
  8060. .channels_max = 8,
  8061. .rate_min = 8000,
  8062. .rate_max = 352800,
  8063. },
  8064. .name = "SEC_TDM_RX_1",
  8065. .ops = &msm_dai_q6_tdm_ops,
  8066. .id = AFE_PORT_ID_SECONDARY_TDM_RX_1,
  8067. .probe = msm_dai_q6_dai_tdm_probe,
  8068. .remove = msm_dai_q6_dai_tdm_remove,
  8069. },
  8070. {
  8071. .playback = {
  8072. .stream_name = "Secondary TDM2 Playback",
  8073. .aif_name = "SEC_TDM_RX_2",
  8074. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8075. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8076. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8077. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8078. SNDRV_PCM_FMTBIT_S24_LE |
  8079. SNDRV_PCM_FMTBIT_S32_LE,
  8080. .channels_min = 1,
  8081. .channels_max = 8,
  8082. .rate_min = 8000,
  8083. .rate_max = 352800,
  8084. },
  8085. .name = "SEC_TDM_RX_2",
  8086. .ops = &msm_dai_q6_tdm_ops,
  8087. .id = AFE_PORT_ID_SECONDARY_TDM_RX_2,
  8088. .probe = msm_dai_q6_dai_tdm_probe,
  8089. .remove = msm_dai_q6_dai_tdm_remove,
  8090. },
  8091. {
  8092. .playback = {
  8093. .stream_name = "Secondary TDM3 Playback",
  8094. .aif_name = "SEC_TDM_RX_3",
  8095. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8096. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8097. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8098. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8099. SNDRV_PCM_FMTBIT_S24_LE |
  8100. SNDRV_PCM_FMTBIT_S32_LE,
  8101. .channels_min = 1,
  8102. .channels_max = 8,
  8103. .rate_min = 8000,
  8104. .rate_max = 352800,
  8105. },
  8106. .name = "SEC_TDM_RX_3",
  8107. .ops = &msm_dai_q6_tdm_ops,
  8108. .id = AFE_PORT_ID_SECONDARY_TDM_RX_3,
  8109. .probe = msm_dai_q6_dai_tdm_probe,
  8110. .remove = msm_dai_q6_dai_tdm_remove,
  8111. },
  8112. {
  8113. .playback = {
  8114. .stream_name = "Secondary TDM4 Playback",
  8115. .aif_name = "SEC_TDM_RX_4",
  8116. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8117. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8118. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8119. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8120. SNDRV_PCM_FMTBIT_S24_LE |
  8121. SNDRV_PCM_FMTBIT_S32_LE,
  8122. .channels_min = 1,
  8123. .channels_max = 8,
  8124. .rate_min = 8000,
  8125. .rate_max = 352800,
  8126. },
  8127. .name = "SEC_TDM_RX_4",
  8128. .ops = &msm_dai_q6_tdm_ops,
  8129. .id = AFE_PORT_ID_SECONDARY_TDM_RX_4,
  8130. .probe = msm_dai_q6_dai_tdm_probe,
  8131. .remove = msm_dai_q6_dai_tdm_remove,
  8132. },
  8133. {
  8134. .playback = {
  8135. .stream_name = "Secondary TDM5 Playback",
  8136. .aif_name = "SEC_TDM_RX_5",
  8137. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8138. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8139. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8140. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8141. SNDRV_PCM_FMTBIT_S24_LE |
  8142. SNDRV_PCM_FMTBIT_S32_LE,
  8143. .channels_min = 1,
  8144. .channels_max = 8,
  8145. .rate_min = 8000,
  8146. .rate_max = 352800,
  8147. },
  8148. .name = "SEC_TDM_RX_5",
  8149. .ops = &msm_dai_q6_tdm_ops,
  8150. .id = AFE_PORT_ID_SECONDARY_TDM_RX_5,
  8151. .probe = msm_dai_q6_dai_tdm_probe,
  8152. .remove = msm_dai_q6_dai_tdm_remove,
  8153. },
  8154. {
  8155. .playback = {
  8156. .stream_name = "Secondary TDM6 Playback",
  8157. .aif_name = "SEC_TDM_RX_6",
  8158. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8159. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8160. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8161. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8162. SNDRV_PCM_FMTBIT_S24_LE |
  8163. SNDRV_PCM_FMTBIT_S32_LE,
  8164. .channels_min = 1,
  8165. .channels_max = 8,
  8166. .rate_min = 8000,
  8167. .rate_max = 352800,
  8168. },
  8169. .name = "SEC_TDM_RX_6",
  8170. .ops = &msm_dai_q6_tdm_ops,
  8171. .id = AFE_PORT_ID_SECONDARY_TDM_RX_6,
  8172. .probe = msm_dai_q6_dai_tdm_probe,
  8173. .remove = msm_dai_q6_dai_tdm_remove,
  8174. },
  8175. {
  8176. .playback = {
  8177. .stream_name = "Secondary TDM7 Playback",
  8178. .aif_name = "SEC_TDM_RX_7",
  8179. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8180. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8181. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8182. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8183. SNDRV_PCM_FMTBIT_S24_LE |
  8184. SNDRV_PCM_FMTBIT_S32_LE,
  8185. .channels_min = 1,
  8186. .channels_max = 8,
  8187. .rate_min = 8000,
  8188. .rate_max = 352800,
  8189. },
  8190. .name = "SEC_TDM_RX_7",
  8191. .ops = &msm_dai_q6_tdm_ops,
  8192. .id = AFE_PORT_ID_SECONDARY_TDM_RX_7,
  8193. .probe = msm_dai_q6_dai_tdm_probe,
  8194. .remove = msm_dai_q6_dai_tdm_remove,
  8195. },
  8196. {
  8197. .capture = {
  8198. .stream_name = "Secondary TDM0 Capture",
  8199. .aif_name = "SEC_TDM_TX_0",
  8200. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8201. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8202. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8203. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8204. SNDRV_PCM_FMTBIT_S24_LE |
  8205. SNDRV_PCM_FMTBIT_S32_LE,
  8206. .channels_min = 1,
  8207. .channels_max = 8,
  8208. .rate_min = 8000,
  8209. .rate_max = 352800,
  8210. },
  8211. .name = "SEC_TDM_TX_0",
  8212. .ops = &msm_dai_q6_tdm_ops,
  8213. .id = AFE_PORT_ID_SECONDARY_TDM_TX,
  8214. .probe = msm_dai_q6_dai_tdm_probe,
  8215. .remove = msm_dai_q6_dai_tdm_remove,
  8216. },
  8217. {
  8218. .capture = {
  8219. .stream_name = "Secondary TDM1 Capture",
  8220. .aif_name = "SEC_TDM_TX_1",
  8221. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8222. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8223. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8224. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8225. SNDRV_PCM_FMTBIT_S24_LE |
  8226. SNDRV_PCM_FMTBIT_S32_LE,
  8227. .channels_min = 1,
  8228. .channels_max = 8,
  8229. .rate_min = 8000,
  8230. .rate_max = 352800,
  8231. },
  8232. .name = "SEC_TDM_TX_1",
  8233. .ops = &msm_dai_q6_tdm_ops,
  8234. .id = AFE_PORT_ID_SECONDARY_TDM_TX_1,
  8235. .probe = msm_dai_q6_dai_tdm_probe,
  8236. .remove = msm_dai_q6_dai_tdm_remove,
  8237. },
  8238. {
  8239. .capture = {
  8240. .stream_name = "Secondary TDM2 Capture",
  8241. .aif_name = "SEC_TDM_TX_2",
  8242. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8243. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8244. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8245. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8246. SNDRV_PCM_FMTBIT_S24_LE |
  8247. SNDRV_PCM_FMTBIT_S32_LE,
  8248. .channels_min = 1,
  8249. .channels_max = 8,
  8250. .rate_min = 8000,
  8251. .rate_max = 352800,
  8252. },
  8253. .name = "SEC_TDM_TX_2",
  8254. .ops = &msm_dai_q6_tdm_ops,
  8255. .id = AFE_PORT_ID_SECONDARY_TDM_TX_2,
  8256. .probe = msm_dai_q6_dai_tdm_probe,
  8257. .remove = msm_dai_q6_dai_tdm_remove,
  8258. },
  8259. {
  8260. .capture = {
  8261. .stream_name = "Secondary TDM3 Capture",
  8262. .aif_name = "SEC_TDM_TX_3",
  8263. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8264. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8265. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8266. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8267. SNDRV_PCM_FMTBIT_S24_LE |
  8268. SNDRV_PCM_FMTBIT_S32_LE,
  8269. .channels_min = 1,
  8270. .channels_max = 8,
  8271. .rate_min = 8000,
  8272. .rate_max = 352800,
  8273. },
  8274. .name = "SEC_TDM_TX_3",
  8275. .ops = &msm_dai_q6_tdm_ops,
  8276. .id = AFE_PORT_ID_SECONDARY_TDM_TX_3,
  8277. .probe = msm_dai_q6_dai_tdm_probe,
  8278. .remove = msm_dai_q6_dai_tdm_remove,
  8279. },
  8280. {
  8281. .capture = {
  8282. .stream_name = "Secondary TDM4 Capture",
  8283. .aif_name = "SEC_TDM_TX_4",
  8284. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8285. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8286. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8287. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8288. SNDRV_PCM_FMTBIT_S24_LE |
  8289. SNDRV_PCM_FMTBIT_S32_LE,
  8290. .channels_min = 1,
  8291. .channels_max = 8,
  8292. .rate_min = 8000,
  8293. .rate_max = 352800,
  8294. },
  8295. .name = "SEC_TDM_TX_4",
  8296. .ops = &msm_dai_q6_tdm_ops,
  8297. .id = AFE_PORT_ID_SECONDARY_TDM_TX_4,
  8298. .probe = msm_dai_q6_dai_tdm_probe,
  8299. .remove = msm_dai_q6_dai_tdm_remove,
  8300. },
  8301. {
  8302. .capture = {
  8303. .stream_name = "Secondary TDM5 Capture",
  8304. .aif_name = "SEC_TDM_TX_5",
  8305. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8306. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8307. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8308. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8309. SNDRV_PCM_FMTBIT_S24_LE |
  8310. SNDRV_PCM_FMTBIT_S32_LE,
  8311. .channels_min = 1,
  8312. .channels_max = 8,
  8313. .rate_min = 8000,
  8314. .rate_max = 352800,
  8315. },
  8316. .name = "SEC_TDM_TX_5",
  8317. .ops = &msm_dai_q6_tdm_ops,
  8318. .id = AFE_PORT_ID_SECONDARY_TDM_TX_5,
  8319. .probe = msm_dai_q6_dai_tdm_probe,
  8320. .remove = msm_dai_q6_dai_tdm_remove,
  8321. },
  8322. {
  8323. .capture = {
  8324. .stream_name = "Secondary TDM6 Capture",
  8325. .aif_name = "SEC_TDM_TX_6",
  8326. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8327. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8328. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8329. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8330. SNDRV_PCM_FMTBIT_S24_LE |
  8331. SNDRV_PCM_FMTBIT_S32_LE,
  8332. .channels_min = 1,
  8333. .channels_max = 8,
  8334. .rate_min = 8000,
  8335. .rate_max = 352800,
  8336. },
  8337. .name = "SEC_TDM_TX_6",
  8338. .ops = &msm_dai_q6_tdm_ops,
  8339. .id = AFE_PORT_ID_SECONDARY_TDM_TX_6,
  8340. .probe = msm_dai_q6_dai_tdm_probe,
  8341. .remove = msm_dai_q6_dai_tdm_remove,
  8342. },
  8343. {
  8344. .capture = {
  8345. .stream_name = "Secondary TDM7 Capture",
  8346. .aif_name = "SEC_TDM_TX_7",
  8347. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8348. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8349. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8350. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8351. SNDRV_PCM_FMTBIT_S24_LE |
  8352. SNDRV_PCM_FMTBIT_S32_LE,
  8353. .channels_min = 1,
  8354. .channels_max = 8,
  8355. .rate_min = 8000,
  8356. .rate_max = 352800,
  8357. },
  8358. .name = "SEC_TDM_TX_7",
  8359. .ops = &msm_dai_q6_tdm_ops,
  8360. .id = AFE_PORT_ID_SECONDARY_TDM_TX_7,
  8361. .probe = msm_dai_q6_dai_tdm_probe,
  8362. .remove = msm_dai_q6_dai_tdm_remove,
  8363. },
  8364. {
  8365. .playback = {
  8366. .stream_name = "Tertiary TDM0 Playback",
  8367. .aif_name = "TERT_TDM_RX_0",
  8368. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8369. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8370. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8371. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8372. SNDRV_PCM_FMTBIT_S24_LE |
  8373. SNDRV_PCM_FMTBIT_S32_LE,
  8374. .channels_min = 1,
  8375. .channels_max = 8,
  8376. .rate_min = 8000,
  8377. .rate_max = 352800,
  8378. },
  8379. .name = "TERT_TDM_RX_0",
  8380. .ops = &msm_dai_q6_tdm_ops,
  8381. .id = AFE_PORT_ID_TERTIARY_TDM_RX,
  8382. .probe = msm_dai_q6_dai_tdm_probe,
  8383. .remove = msm_dai_q6_dai_tdm_remove,
  8384. },
  8385. {
  8386. .playback = {
  8387. .stream_name = "Tertiary TDM1 Playback",
  8388. .aif_name = "TERT_TDM_RX_1",
  8389. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8390. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8391. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8392. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8393. SNDRV_PCM_FMTBIT_S24_LE |
  8394. SNDRV_PCM_FMTBIT_S32_LE,
  8395. .channels_min = 1,
  8396. .channels_max = 8,
  8397. .rate_min = 8000,
  8398. .rate_max = 352800,
  8399. },
  8400. .name = "TERT_TDM_RX_1",
  8401. .ops = &msm_dai_q6_tdm_ops,
  8402. .id = AFE_PORT_ID_TERTIARY_TDM_RX_1,
  8403. .probe = msm_dai_q6_dai_tdm_probe,
  8404. .remove = msm_dai_q6_dai_tdm_remove,
  8405. },
  8406. {
  8407. .playback = {
  8408. .stream_name = "Tertiary TDM2 Playback",
  8409. .aif_name = "TERT_TDM_RX_2",
  8410. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8411. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8412. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8413. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8414. SNDRV_PCM_FMTBIT_S24_LE |
  8415. SNDRV_PCM_FMTBIT_S32_LE,
  8416. .channels_min = 1,
  8417. .channels_max = 8,
  8418. .rate_min = 8000,
  8419. .rate_max = 352800,
  8420. },
  8421. .name = "TERT_TDM_RX_2",
  8422. .ops = &msm_dai_q6_tdm_ops,
  8423. .id = AFE_PORT_ID_TERTIARY_TDM_RX_2,
  8424. .probe = msm_dai_q6_dai_tdm_probe,
  8425. .remove = msm_dai_q6_dai_tdm_remove,
  8426. },
  8427. {
  8428. .playback = {
  8429. .stream_name = "Tertiary TDM3 Playback",
  8430. .aif_name = "TERT_TDM_RX_3",
  8431. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8432. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8433. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8434. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8435. SNDRV_PCM_FMTBIT_S24_LE |
  8436. SNDRV_PCM_FMTBIT_S32_LE,
  8437. .channels_min = 1,
  8438. .channels_max = 8,
  8439. .rate_min = 8000,
  8440. .rate_max = 352800,
  8441. },
  8442. .name = "TERT_TDM_RX_3",
  8443. .ops = &msm_dai_q6_tdm_ops,
  8444. .id = AFE_PORT_ID_TERTIARY_TDM_RX_3,
  8445. .probe = msm_dai_q6_dai_tdm_probe,
  8446. .remove = msm_dai_q6_dai_tdm_remove,
  8447. },
  8448. {
  8449. .playback = {
  8450. .stream_name = "Tertiary TDM4 Playback",
  8451. .aif_name = "TERT_TDM_RX_4",
  8452. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8453. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8454. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8455. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8456. SNDRV_PCM_FMTBIT_S24_LE |
  8457. SNDRV_PCM_FMTBIT_S32_LE,
  8458. .channels_min = 1,
  8459. .channels_max = 8,
  8460. .rate_min = 8000,
  8461. .rate_max = 352800,
  8462. },
  8463. .name = "TERT_TDM_RX_4",
  8464. .ops = &msm_dai_q6_tdm_ops,
  8465. .id = AFE_PORT_ID_TERTIARY_TDM_RX_4,
  8466. .probe = msm_dai_q6_dai_tdm_probe,
  8467. .remove = msm_dai_q6_dai_tdm_remove,
  8468. },
  8469. {
  8470. .playback = {
  8471. .stream_name = "Tertiary TDM5 Playback",
  8472. .aif_name = "TERT_TDM_RX_5",
  8473. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8474. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8475. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8476. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8477. SNDRV_PCM_FMTBIT_S24_LE |
  8478. SNDRV_PCM_FMTBIT_S32_LE,
  8479. .channels_min = 1,
  8480. .channels_max = 8,
  8481. .rate_min = 8000,
  8482. .rate_max = 352800,
  8483. },
  8484. .name = "TERT_TDM_RX_5",
  8485. .ops = &msm_dai_q6_tdm_ops,
  8486. .id = AFE_PORT_ID_TERTIARY_TDM_RX_5,
  8487. .probe = msm_dai_q6_dai_tdm_probe,
  8488. .remove = msm_dai_q6_dai_tdm_remove,
  8489. },
  8490. {
  8491. .playback = {
  8492. .stream_name = "Tertiary TDM6 Playback",
  8493. .aif_name = "TERT_TDM_RX_6",
  8494. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8495. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8496. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8497. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8498. SNDRV_PCM_FMTBIT_S24_LE |
  8499. SNDRV_PCM_FMTBIT_S32_LE,
  8500. .channels_min = 1,
  8501. .channels_max = 8,
  8502. .rate_min = 8000,
  8503. .rate_max = 352800,
  8504. },
  8505. .name = "TERT_TDM_RX_6",
  8506. .ops = &msm_dai_q6_tdm_ops,
  8507. .id = AFE_PORT_ID_TERTIARY_TDM_RX_6,
  8508. .probe = msm_dai_q6_dai_tdm_probe,
  8509. .remove = msm_dai_q6_dai_tdm_remove,
  8510. },
  8511. {
  8512. .playback = {
  8513. .stream_name = "Tertiary TDM7 Playback",
  8514. .aif_name = "TERT_TDM_RX_7",
  8515. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8516. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8517. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8518. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8519. SNDRV_PCM_FMTBIT_S24_LE |
  8520. SNDRV_PCM_FMTBIT_S32_LE,
  8521. .channels_min = 1,
  8522. .channels_max = 8,
  8523. .rate_min = 8000,
  8524. .rate_max = 352800,
  8525. },
  8526. .name = "TERT_TDM_RX_7",
  8527. .ops = &msm_dai_q6_tdm_ops,
  8528. .id = AFE_PORT_ID_TERTIARY_TDM_RX_7,
  8529. .probe = msm_dai_q6_dai_tdm_probe,
  8530. .remove = msm_dai_q6_dai_tdm_remove,
  8531. },
  8532. {
  8533. .capture = {
  8534. .stream_name = "Tertiary TDM0 Capture",
  8535. .aif_name = "TERT_TDM_TX_0",
  8536. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8537. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8538. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8539. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8540. SNDRV_PCM_FMTBIT_S24_LE |
  8541. SNDRV_PCM_FMTBIT_S32_LE,
  8542. .channels_min = 1,
  8543. .channels_max = 8,
  8544. .rate_min = 8000,
  8545. .rate_max = 352800,
  8546. },
  8547. .name = "TERT_TDM_TX_0",
  8548. .ops = &msm_dai_q6_tdm_ops,
  8549. .id = AFE_PORT_ID_TERTIARY_TDM_TX,
  8550. .probe = msm_dai_q6_dai_tdm_probe,
  8551. .remove = msm_dai_q6_dai_tdm_remove,
  8552. },
  8553. {
  8554. .capture = {
  8555. .stream_name = "Tertiary TDM1 Capture",
  8556. .aif_name = "TERT_TDM_TX_1",
  8557. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8558. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8559. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8560. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8561. SNDRV_PCM_FMTBIT_S24_LE |
  8562. SNDRV_PCM_FMTBIT_S32_LE,
  8563. .channels_min = 1,
  8564. .channels_max = 8,
  8565. .rate_min = 8000,
  8566. .rate_max = 352800,
  8567. },
  8568. .name = "TERT_TDM_TX_1",
  8569. .ops = &msm_dai_q6_tdm_ops,
  8570. .id = AFE_PORT_ID_TERTIARY_TDM_TX_1,
  8571. .probe = msm_dai_q6_dai_tdm_probe,
  8572. .remove = msm_dai_q6_dai_tdm_remove,
  8573. },
  8574. {
  8575. .capture = {
  8576. .stream_name = "Tertiary TDM2 Capture",
  8577. .aif_name = "TERT_TDM_TX_2",
  8578. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8579. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8580. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8581. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8582. SNDRV_PCM_FMTBIT_S24_LE |
  8583. SNDRV_PCM_FMTBIT_S32_LE,
  8584. .channels_min = 1,
  8585. .channels_max = 8,
  8586. .rate_min = 8000,
  8587. .rate_max = 352800,
  8588. },
  8589. .name = "TERT_TDM_TX_2",
  8590. .ops = &msm_dai_q6_tdm_ops,
  8591. .id = AFE_PORT_ID_TERTIARY_TDM_TX_2,
  8592. .probe = msm_dai_q6_dai_tdm_probe,
  8593. .remove = msm_dai_q6_dai_tdm_remove,
  8594. },
  8595. {
  8596. .capture = {
  8597. .stream_name = "Tertiary TDM3 Capture",
  8598. .aif_name = "TERT_TDM_TX_3",
  8599. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8600. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8601. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8602. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8603. SNDRV_PCM_FMTBIT_S24_LE |
  8604. SNDRV_PCM_FMTBIT_S32_LE,
  8605. .channels_min = 1,
  8606. .channels_max = 8,
  8607. .rate_min = 8000,
  8608. .rate_max = 352800,
  8609. },
  8610. .name = "TERT_TDM_TX_3",
  8611. .ops = &msm_dai_q6_tdm_ops,
  8612. .id = AFE_PORT_ID_TERTIARY_TDM_TX_3,
  8613. .probe = msm_dai_q6_dai_tdm_probe,
  8614. .remove = msm_dai_q6_dai_tdm_remove,
  8615. },
  8616. {
  8617. .capture = {
  8618. .stream_name = "Tertiary TDM4 Capture",
  8619. .aif_name = "TERT_TDM_TX_4",
  8620. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8621. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8622. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8623. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8624. SNDRV_PCM_FMTBIT_S24_LE |
  8625. SNDRV_PCM_FMTBIT_S32_LE,
  8626. .channels_min = 1,
  8627. .channels_max = 8,
  8628. .rate_min = 8000,
  8629. .rate_max = 352800,
  8630. },
  8631. .name = "TERT_TDM_TX_4",
  8632. .ops = &msm_dai_q6_tdm_ops,
  8633. .id = AFE_PORT_ID_TERTIARY_TDM_TX_4,
  8634. .probe = msm_dai_q6_dai_tdm_probe,
  8635. .remove = msm_dai_q6_dai_tdm_remove,
  8636. },
  8637. {
  8638. .capture = {
  8639. .stream_name = "Tertiary TDM5 Capture",
  8640. .aif_name = "TERT_TDM_TX_5",
  8641. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8642. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8643. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8644. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8645. SNDRV_PCM_FMTBIT_S24_LE |
  8646. SNDRV_PCM_FMTBIT_S32_LE,
  8647. .channels_min = 1,
  8648. .channels_max = 8,
  8649. .rate_min = 8000,
  8650. .rate_max = 352800,
  8651. },
  8652. .name = "TERT_TDM_TX_5",
  8653. .ops = &msm_dai_q6_tdm_ops,
  8654. .id = AFE_PORT_ID_TERTIARY_TDM_TX_5,
  8655. .probe = msm_dai_q6_dai_tdm_probe,
  8656. .remove = msm_dai_q6_dai_tdm_remove,
  8657. },
  8658. {
  8659. .capture = {
  8660. .stream_name = "Tertiary TDM6 Capture",
  8661. .aif_name = "TERT_TDM_TX_6",
  8662. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8663. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8664. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8665. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8666. SNDRV_PCM_FMTBIT_S24_LE |
  8667. SNDRV_PCM_FMTBIT_S32_LE,
  8668. .channels_min = 1,
  8669. .channels_max = 8,
  8670. .rate_min = 8000,
  8671. .rate_max = 352800,
  8672. },
  8673. .name = "TERT_TDM_TX_6",
  8674. .ops = &msm_dai_q6_tdm_ops,
  8675. .id = AFE_PORT_ID_TERTIARY_TDM_TX_6,
  8676. .probe = msm_dai_q6_dai_tdm_probe,
  8677. .remove = msm_dai_q6_dai_tdm_remove,
  8678. },
  8679. {
  8680. .capture = {
  8681. .stream_name = "Tertiary TDM7 Capture",
  8682. .aif_name = "TERT_TDM_TX_7",
  8683. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8684. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8685. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8686. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8687. SNDRV_PCM_FMTBIT_S24_LE |
  8688. SNDRV_PCM_FMTBIT_S32_LE,
  8689. .channels_min = 1,
  8690. .channels_max = 8,
  8691. .rate_min = 8000,
  8692. .rate_max = 352800,
  8693. },
  8694. .name = "TERT_TDM_TX_7",
  8695. .ops = &msm_dai_q6_tdm_ops,
  8696. .id = AFE_PORT_ID_TERTIARY_TDM_TX_7,
  8697. .probe = msm_dai_q6_dai_tdm_probe,
  8698. .remove = msm_dai_q6_dai_tdm_remove,
  8699. },
  8700. {
  8701. .playback = {
  8702. .stream_name = "Quaternary TDM0 Playback",
  8703. .aif_name = "QUAT_TDM_RX_0",
  8704. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  8705. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  8706. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8707. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8708. SNDRV_PCM_FMTBIT_S24_LE |
  8709. SNDRV_PCM_FMTBIT_S32_LE,
  8710. .channels_min = 1,
  8711. .channels_max = 8,
  8712. .rate_min = 8000,
  8713. .rate_max = 352800,
  8714. },
  8715. .name = "QUAT_TDM_RX_0",
  8716. .ops = &msm_dai_q6_tdm_ops,
  8717. .id = AFE_PORT_ID_QUATERNARY_TDM_RX,
  8718. .probe = msm_dai_q6_dai_tdm_probe,
  8719. .remove = msm_dai_q6_dai_tdm_remove,
  8720. },
  8721. {
  8722. .playback = {
  8723. .stream_name = "Quaternary TDM1 Playback",
  8724. .aif_name = "QUAT_TDM_RX_1",
  8725. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8726. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8727. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8728. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8729. SNDRV_PCM_FMTBIT_S24_LE |
  8730. SNDRV_PCM_FMTBIT_S32_LE,
  8731. .channels_min = 1,
  8732. .channels_max = 8,
  8733. .rate_min = 8000,
  8734. .rate_max = 352800,
  8735. },
  8736. .name = "QUAT_TDM_RX_1",
  8737. .ops = &msm_dai_q6_tdm_ops,
  8738. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_1,
  8739. .probe = msm_dai_q6_dai_tdm_probe,
  8740. .remove = msm_dai_q6_dai_tdm_remove,
  8741. },
  8742. {
  8743. .playback = {
  8744. .stream_name = "Quaternary TDM2 Playback",
  8745. .aif_name = "QUAT_TDM_RX_2",
  8746. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8747. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8748. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8749. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8750. SNDRV_PCM_FMTBIT_S24_LE |
  8751. SNDRV_PCM_FMTBIT_S32_LE,
  8752. .channels_min = 1,
  8753. .channels_max = 8,
  8754. .rate_min = 8000,
  8755. .rate_max = 352800,
  8756. },
  8757. .name = "QUAT_TDM_RX_2",
  8758. .ops = &msm_dai_q6_tdm_ops,
  8759. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_2,
  8760. .probe = msm_dai_q6_dai_tdm_probe,
  8761. .remove = msm_dai_q6_dai_tdm_remove,
  8762. },
  8763. {
  8764. .playback = {
  8765. .stream_name = "Quaternary TDM3 Playback",
  8766. .aif_name = "QUAT_TDM_RX_3",
  8767. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8768. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8769. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8770. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8771. SNDRV_PCM_FMTBIT_S24_LE |
  8772. SNDRV_PCM_FMTBIT_S32_LE,
  8773. .channels_min = 1,
  8774. .channels_max = 8,
  8775. .rate_min = 8000,
  8776. .rate_max = 352800,
  8777. },
  8778. .name = "QUAT_TDM_RX_3",
  8779. .ops = &msm_dai_q6_tdm_ops,
  8780. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_3,
  8781. .probe = msm_dai_q6_dai_tdm_probe,
  8782. .remove = msm_dai_q6_dai_tdm_remove,
  8783. },
  8784. {
  8785. .playback = {
  8786. .stream_name = "Quaternary TDM4 Playback",
  8787. .aif_name = "QUAT_TDM_RX_4",
  8788. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8789. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8790. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8791. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8792. SNDRV_PCM_FMTBIT_S24_LE |
  8793. SNDRV_PCM_FMTBIT_S32_LE,
  8794. .channels_min = 1,
  8795. .channels_max = 8,
  8796. .rate_min = 8000,
  8797. .rate_max = 352800,
  8798. },
  8799. .name = "QUAT_TDM_RX_4",
  8800. .ops = &msm_dai_q6_tdm_ops,
  8801. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_4,
  8802. .probe = msm_dai_q6_dai_tdm_probe,
  8803. .remove = msm_dai_q6_dai_tdm_remove,
  8804. },
  8805. {
  8806. .playback = {
  8807. .stream_name = "Quaternary TDM5 Playback",
  8808. .aif_name = "QUAT_TDM_RX_5",
  8809. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8810. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8811. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8812. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8813. SNDRV_PCM_FMTBIT_S24_LE |
  8814. SNDRV_PCM_FMTBIT_S32_LE,
  8815. .channels_min = 1,
  8816. .channels_max = 8,
  8817. .rate_min = 8000,
  8818. .rate_max = 352800,
  8819. },
  8820. .name = "QUAT_TDM_RX_5",
  8821. .ops = &msm_dai_q6_tdm_ops,
  8822. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_5,
  8823. .probe = msm_dai_q6_dai_tdm_probe,
  8824. .remove = msm_dai_q6_dai_tdm_remove,
  8825. },
  8826. {
  8827. .playback = {
  8828. .stream_name = "Quaternary TDM6 Playback",
  8829. .aif_name = "QUAT_TDM_RX_6",
  8830. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8831. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8832. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8833. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8834. SNDRV_PCM_FMTBIT_S24_LE |
  8835. SNDRV_PCM_FMTBIT_S32_LE,
  8836. .channels_min = 1,
  8837. .channels_max = 8,
  8838. .rate_min = 8000,
  8839. .rate_max = 352800,
  8840. },
  8841. .name = "QUAT_TDM_RX_6",
  8842. .ops = &msm_dai_q6_tdm_ops,
  8843. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_6,
  8844. .probe = msm_dai_q6_dai_tdm_probe,
  8845. .remove = msm_dai_q6_dai_tdm_remove,
  8846. },
  8847. {
  8848. .playback = {
  8849. .stream_name = "Quaternary TDM7 Playback",
  8850. .aif_name = "QUAT_TDM_RX_7",
  8851. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8852. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8853. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8854. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8855. SNDRV_PCM_FMTBIT_S24_LE |
  8856. SNDRV_PCM_FMTBIT_S32_LE,
  8857. .channels_min = 1,
  8858. .channels_max = 8,
  8859. .rate_min = 8000,
  8860. .rate_max = 352800,
  8861. },
  8862. .name = "QUAT_TDM_RX_7",
  8863. .ops = &msm_dai_q6_tdm_ops,
  8864. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_7,
  8865. .probe = msm_dai_q6_dai_tdm_probe,
  8866. .remove = msm_dai_q6_dai_tdm_remove,
  8867. },
  8868. {
  8869. .capture = {
  8870. .stream_name = "Quaternary TDM0 Capture",
  8871. .aif_name = "QUAT_TDM_TX_0",
  8872. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8873. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8874. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8875. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8876. SNDRV_PCM_FMTBIT_S24_LE |
  8877. SNDRV_PCM_FMTBIT_S32_LE,
  8878. .channels_min = 1,
  8879. .channels_max = 8,
  8880. .rate_min = 8000,
  8881. .rate_max = 352800,
  8882. },
  8883. .name = "QUAT_TDM_TX_0",
  8884. .ops = &msm_dai_q6_tdm_ops,
  8885. .id = AFE_PORT_ID_QUATERNARY_TDM_TX,
  8886. .probe = msm_dai_q6_dai_tdm_probe,
  8887. .remove = msm_dai_q6_dai_tdm_remove,
  8888. },
  8889. {
  8890. .capture = {
  8891. .stream_name = "Quaternary TDM1 Capture",
  8892. .aif_name = "QUAT_TDM_TX_1",
  8893. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8894. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8895. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8896. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8897. SNDRV_PCM_FMTBIT_S24_LE |
  8898. SNDRV_PCM_FMTBIT_S32_LE,
  8899. .channels_min = 1,
  8900. .channels_max = 8,
  8901. .rate_min = 8000,
  8902. .rate_max = 352800,
  8903. },
  8904. .name = "QUAT_TDM_TX_1",
  8905. .ops = &msm_dai_q6_tdm_ops,
  8906. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_1,
  8907. .probe = msm_dai_q6_dai_tdm_probe,
  8908. .remove = msm_dai_q6_dai_tdm_remove,
  8909. },
  8910. {
  8911. .capture = {
  8912. .stream_name = "Quaternary TDM2 Capture",
  8913. .aif_name = "QUAT_TDM_TX_2",
  8914. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8915. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8916. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8917. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8918. SNDRV_PCM_FMTBIT_S24_LE |
  8919. SNDRV_PCM_FMTBIT_S32_LE,
  8920. .channels_min = 1,
  8921. .channels_max = 8,
  8922. .rate_min = 8000,
  8923. .rate_max = 352800,
  8924. },
  8925. .name = "QUAT_TDM_TX_2",
  8926. .ops = &msm_dai_q6_tdm_ops,
  8927. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_2,
  8928. .probe = msm_dai_q6_dai_tdm_probe,
  8929. .remove = msm_dai_q6_dai_tdm_remove,
  8930. },
  8931. {
  8932. .capture = {
  8933. .stream_name = "Quaternary TDM3 Capture",
  8934. .aif_name = "QUAT_TDM_TX_3",
  8935. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8936. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8937. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8938. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8939. SNDRV_PCM_FMTBIT_S24_LE |
  8940. SNDRV_PCM_FMTBIT_S32_LE,
  8941. .channels_min = 1,
  8942. .channels_max = 8,
  8943. .rate_min = 8000,
  8944. .rate_max = 352800,
  8945. },
  8946. .name = "QUAT_TDM_TX_3",
  8947. .ops = &msm_dai_q6_tdm_ops,
  8948. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_3,
  8949. .probe = msm_dai_q6_dai_tdm_probe,
  8950. .remove = msm_dai_q6_dai_tdm_remove,
  8951. },
  8952. {
  8953. .capture = {
  8954. .stream_name = "Quaternary TDM4 Capture",
  8955. .aif_name = "QUAT_TDM_TX_4",
  8956. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8957. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8958. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8959. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8960. SNDRV_PCM_FMTBIT_S24_LE |
  8961. SNDRV_PCM_FMTBIT_S32_LE,
  8962. .channels_min = 1,
  8963. .channels_max = 8,
  8964. .rate_min = 8000,
  8965. .rate_max = 352800,
  8966. },
  8967. .name = "QUAT_TDM_TX_4",
  8968. .ops = &msm_dai_q6_tdm_ops,
  8969. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_4,
  8970. .probe = msm_dai_q6_dai_tdm_probe,
  8971. .remove = msm_dai_q6_dai_tdm_remove,
  8972. },
  8973. {
  8974. .capture = {
  8975. .stream_name = "Quaternary TDM5 Capture",
  8976. .aif_name = "QUAT_TDM_TX_5",
  8977. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8978. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8979. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8980. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8981. SNDRV_PCM_FMTBIT_S24_LE |
  8982. SNDRV_PCM_FMTBIT_S32_LE,
  8983. .channels_min = 1,
  8984. .channels_max = 8,
  8985. .rate_min = 8000,
  8986. .rate_max = 352800,
  8987. },
  8988. .name = "QUAT_TDM_TX_5",
  8989. .ops = &msm_dai_q6_tdm_ops,
  8990. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_5,
  8991. .probe = msm_dai_q6_dai_tdm_probe,
  8992. .remove = msm_dai_q6_dai_tdm_remove,
  8993. },
  8994. {
  8995. .capture = {
  8996. .stream_name = "Quaternary TDM6 Capture",
  8997. .aif_name = "QUAT_TDM_TX_6",
  8998. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8999. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9000. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9001. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9002. SNDRV_PCM_FMTBIT_S24_LE |
  9003. SNDRV_PCM_FMTBIT_S32_LE,
  9004. .channels_min = 1,
  9005. .channels_max = 8,
  9006. .rate_min = 8000,
  9007. .rate_max = 352800,
  9008. },
  9009. .name = "QUAT_TDM_TX_6",
  9010. .ops = &msm_dai_q6_tdm_ops,
  9011. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_6,
  9012. .probe = msm_dai_q6_dai_tdm_probe,
  9013. .remove = msm_dai_q6_dai_tdm_remove,
  9014. },
  9015. {
  9016. .capture = {
  9017. .stream_name = "Quaternary TDM7 Capture",
  9018. .aif_name = "QUAT_TDM_TX_7",
  9019. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9020. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9021. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9022. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9023. SNDRV_PCM_FMTBIT_S24_LE |
  9024. SNDRV_PCM_FMTBIT_S32_LE,
  9025. .channels_min = 1,
  9026. .channels_max = 8,
  9027. .rate_min = 8000,
  9028. .rate_max = 352800,
  9029. },
  9030. .name = "QUAT_TDM_TX_7",
  9031. .ops = &msm_dai_q6_tdm_ops,
  9032. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_7,
  9033. .probe = msm_dai_q6_dai_tdm_probe,
  9034. .remove = msm_dai_q6_dai_tdm_remove,
  9035. },
  9036. {
  9037. .playback = {
  9038. .stream_name = "Quinary TDM0 Playback",
  9039. .aif_name = "QUIN_TDM_RX_0",
  9040. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9041. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9042. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9043. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9044. SNDRV_PCM_FMTBIT_S24_LE |
  9045. SNDRV_PCM_FMTBIT_S32_LE,
  9046. .channels_min = 1,
  9047. .channels_max = 8,
  9048. .rate_min = 8000,
  9049. .rate_max = 352800,
  9050. },
  9051. .name = "QUIN_TDM_RX_0",
  9052. .ops = &msm_dai_q6_tdm_ops,
  9053. .id = AFE_PORT_ID_QUINARY_TDM_RX,
  9054. .probe = msm_dai_q6_dai_tdm_probe,
  9055. .remove = msm_dai_q6_dai_tdm_remove,
  9056. },
  9057. {
  9058. .playback = {
  9059. .stream_name = "Quinary TDM1 Playback",
  9060. .aif_name = "QUIN_TDM_RX_1",
  9061. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9062. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9063. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9064. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9065. SNDRV_PCM_FMTBIT_S24_LE |
  9066. SNDRV_PCM_FMTBIT_S32_LE,
  9067. .channels_min = 1,
  9068. .channels_max = 8,
  9069. .rate_min = 8000,
  9070. .rate_max = 352800,
  9071. },
  9072. .name = "QUIN_TDM_RX_1",
  9073. .ops = &msm_dai_q6_tdm_ops,
  9074. .id = AFE_PORT_ID_QUINARY_TDM_RX_1,
  9075. .probe = msm_dai_q6_dai_tdm_probe,
  9076. .remove = msm_dai_q6_dai_tdm_remove,
  9077. },
  9078. {
  9079. .playback = {
  9080. .stream_name = "Quinary TDM2 Playback",
  9081. .aif_name = "QUIN_TDM_RX_2",
  9082. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9083. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9084. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9085. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9086. SNDRV_PCM_FMTBIT_S24_LE |
  9087. SNDRV_PCM_FMTBIT_S32_LE,
  9088. .channels_min = 1,
  9089. .channels_max = 8,
  9090. .rate_min = 8000,
  9091. .rate_max = 352800,
  9092. },
  9093. .name = "QUIN_TDM_RX_2",
  9094. .ops = &msm_dai_q6_tdm_ops,
  9095. .id = AFE_PORT_ID_QUINARY_TDM_RX_2,
  9096. .probe = msm_dai_q6_dai_tdm_probe,
  9097. .remove = msm_dai_q6_dai_tdm_remove,
  9098. },
  9099. {
  9100. .playback = {
  9101. .stream_name = "Quinary TDM3 Playback",
  9102. .aif_name = "QUIN_TDM_RX_3",
  9103. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9104. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9105. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9106. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9107. SNDRV_PCM_FMTBIT_S24_LE |
  9108. SNDRV_PCM_FMTBIT_S32_LE,
  9109. .channels_min = 1,
  9110. .channels_max = 8,
  9111. .rate_min = 8000,
  9112. .rate_max = 352800,
  9113. },
  9114. .name = "QUIN_TDM_RX_3",
  9115. .ops = &msm_dai_q6_tdm_ops,
  9116. .id = AFE_PORT_ID_QUINARY_TDM_RX_3,
  9117. .probe = msm_dai_q6_dai_tdm_probe,
  9118. .remove = msm_dai_q6_dai_tdm_remove,
  9119. },
  9120. {
  9121. .playback = {
  9122. .stream_name = "Quinary TDM4 Playback",
  9123. .aif_name = "QUIN_TDM_RX_4",
  9124. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9125. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9126. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9127. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9128. SNDRV_PCM_FMTBIT_S24_LE |
  9129. SNDRV_PCM_FMTBIT_S32_LE,
  9130. .channels_min = 1,
  9131. .channels_max = 8,
  9132. .rate_min = 8000,
  9133. .rate_max = 352800,
  9134. },
  9135. .name = "QUIN_TDM_RX_4",
  9136. .ops = &msm_dai_q6_tdm_ops,
  9137. .id = AFE_PORT_ID_QUINARY_TDM_RX_4,
  9138. .probe = msm_dai_q6_dai_tdm_probe,
  9139. .remove = msm_dai_q6_dai_tdm_remove,
  9140. },
  9141. {
  9142. .playback = {
  9143. .stream_name = "Quinary TDM5 Playback",
  9144. .aif_name = "QUIN_TDM_RX_5",
  9145. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9146. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9147. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9148. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9149. SNDRV_PCM_FMTBIT_S24_LE |
  9150. SNDRV_PCM_FMTBIT_S32_LE,
  9151. .channels_min = 1,
  9152. .channels_max = 8,
  9153. .rate_min = 8000,
  9154. .rate_max = 352800,
  9155. },
  9156. .name = "QUIN_TDM_RX_5",
  9157. .ops = &msm_dai_q6_tdm_ops,
  9158. .id = AFE_PORT_ID_QUINARY_TDM_RX_5,
  9159. .probe = msm_dai_q6_dai_tdm_probe,
  9160. .remove = msm_dai_q6_dai_tdm_remove,
  9161. },
  9162. {
  9163. .playback = {
  9164. .stream_name = "Quinary TDM6 Playback",
  9165. .aif_name = "QUIN_TDM_RX_6",
  9166. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9167. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9168. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9169. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9170. SNDRV_PCM_FMTBIT_S24_LE |
  9171. SNDRV_PCM_FMTBIT_S32_LE,
  9172. .channels_min = 1,
  9173. .channels_max = 8,
  9174. .rate_min = 8000,
  9175. .rate_max = 352800,
  9176. },
  9177. .name = "QUIN_TDM_RX_6",
  9178. .ops = &msm_dai_q6_tdm_ops,
  9179. .id = AFE_PORT_ID_QUINARY_TDM_RX_6,
  9180. .probe = msm_dai_q6_dai_tdm_probe,
  9181. .remove = msm_dai_q6_dai_tdm_remove,
  9182. },
  9183. {
  9184. .playback = {
  9185. .stream_name = "Quinary TDM7 Playback",
  9186. .aif_name = "QUIN_TDM_RX_7",
  9187. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  9188. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  9189. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9190. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9191. SNDRV_PCM_FMTBIT_S24_LE |
  9192. SNDRV_PCM_FMTBIT_S32_LE,
  9193. .channels_min = 1,
  9194. .channels_max = 8,
  9195. .rate_min = 8000,
  9196. .rate_max = 352800,
  9197. },
  9198. .name = "QUIN_TDM_RX_7",
  9199. .ops = &msm_dai_q6_tdm_ops,
  9200. .id = AFE_PORT_ID_QUINARY_TDM_RX_7,
  9201. .probe = msm_dai_q6_dai_tdm_probe,
  9202. .remove = msm_dai_q6_dai_tdm_remove,
  9203. },
  9204. {
  9205. .capture = {
  9206. .stream_name = "Quinary TDM0 Capture",
  9207. .aif_name = "QUIN_TDM_TX_0",
  9208. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9209. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9210. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9211. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9212. SNDRV_PCM_FMTBIT_S24_LE |
  9213. SNDRV_PCM_FMTBIT_S32_LE,
  9214. .channels_min = 1,
  9215. .channels_max = 8,
  9216. .rate_min = 8000,
  9217. .rate_max = 352800,
  9218. },
  9219. .name = "QUIN_TDM_TX_0",
  9220. .ops = &msm_dai_q6_tdm_ops,
  9221. .id = AFE_PORT_ID_QUINARY_TDM_TX,
  9222. .probe = msm_dai_q6_dai_tdm_probe,
  9223. .remove = msm_dai_q6_dai_tdm_remove,
  9224. },
  9225. {
  9226. .capture = {
  9227. .stream_name = "Quinary TDM1 Capture",
  9228. .aif_name = "QUIN_TDM_TX_1",
  9229. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9230. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9231. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9232. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9233. SNDRV_PCM_FMTBIT_S24_LE |
  9234. SNDRV_PCM_FMTBIT_S32_LE,
  9235. .channels_min = 1,
  9236. .channels_max = 8,
  9237. .rate_min = 8000,
  9238. .rate_max = 352800,
  9239. },
  9240. .name = "QUIN_TDM_TX_1",
  9241. .ops = &msm_dai_q6_tdm_ops,
  9242. .id = AFE_PORT_ID_QUINARY_TDM_TX_1,
  9243. .probe = msm_dai_q6_dai_tdm_probe,
  9244. .remove = msm_dai_q6_dai_tdm_remove,
  9245. },
  9246. {
  9247. .capture = {
  9248. .stream_name = "Quinary TDM2 Capture",
  9249. .aif_name = "QUIN_TDM_TX_2",
  9250. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9251. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9252. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9253. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9254. SNDRV_PCM_FMTBIT_S24_LE |
  9255. SNDRV_PCM_FMTBIT_S32_LE,
  9256. .channels_min = 1,
  9257. .channels_max = 8,
  9258. .rate_min = 8000,
  9259. .rate_max = 352800,
  9260. },
  9261. .name = "QUIN_TDM_TX_2",
  9262. .ops = &msm_dai_q6_tdm_ops,
  9263. .id = AFE_PORT_ID_QUINARY_TDM_TX_2,
  9264. .probe = msm_dai_q6_dai_tdm_probe,
  9265. .remove = msm_dai_q6_dai_tdm_remove,
  9266. },
  9267. {
  9268. .capture = {
  9269. .stream_name = "Quinary TDM3 Capture",
  9270. .aif_name = "QUIN_TDM_TX_3",
  9271. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9272. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9273. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9274. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9275. SNDRV_PCM_FMTBIT_S24_LE |
  9276. SNDRV_PCM_FMTBIT_S32_LE,
  9277. .channels_min = 1,
  9278. .channels_max = 8,
  9279. .rate_min = 8000,
  9280. .rate_max = 352800,
  9281. },
  9282. .name = "QUIN_TDM_TX_3",
  9283. .ops = &msm_dai_q6_tdm_ops,
  9284. .id = AFE_PORT_ID_QUINARY_TDM_TX_3,
  9285. .probe = msm_dai_q6_dai_tdm_probe,
  9286. .remove = msm_dai_q6_dai_tdm_remove,
  9287. },
  9288. {
  9289. .capture = {
  9290. .stream_name = "Quinary TDM4 Capture",
  9291. .aif_name = "QUIN_TDM_TX_4",
  9292. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9293. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9294. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9295. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9296. SNDRV_PCM_FMTBIT_S24_LE |
  9297. SNDRV_PCM_FMTBIT_S32_LE,
  9298. .channels_min = 1,
  9299. .channels_max = 8,
  9300. .rate_min = 8000,
  9301. .rate_max = 352800,
  9302. },
  9303. .name = "QUIN_TDM_TX_4",
  9304. .ops = &msm_dai_q6_tdm_ops,
  9305. .id = AFE_PORT_ID_QUINARY_TDM_TX_4,
  9306. .probe = msm_dai_q6_dai_tdm_probe,
  9307. .remove = msm_dai_q6_dai_tdm_remove,
  9308. },
  9309. {
  9310. .capture = {
  9311. .stream_name = "Quinary TDM5 Capture",
  9312. .aif_name = "QUIN_TDM_TX_5",
  9313. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9314. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9315. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9316. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9317. SNDRV_PCM_FMTBIT_S24_LE |
  9318. SNDRV_PCM_FMTBIT_S32_LE,
  9319. .channels_min = 1,
  9320. .channels_max = 8,
  9321. .rate_min = 8000,
  9322. .rate_max = 352800,
  9323. },
  9324. .name = "QUIN_TDM_TX_5",
  9325. .ops = &msm_dai_q6_tdm_ops,
  9326. .id = AFE_PORT_ID_QUINARY_TDM_TX_5,
  9327. .probe = msm_dai_q6_dai_tdm_probe,
  9328. .remove = msm_dai_q6_dai_tdm_remove,
  9329. },
  9330. {
  9331. .capture = {
  9332. .stream_name = "Quinary TDM6 Capture",
  9333. .aif_name = "QUIN_TDM_TX_6",
  9334. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9335. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9336. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9337. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9338. SNDRV_PCM_FMTBIT_S24_LE |
  9339. SNDRV_PCM_FMTBIT_S32_LE,
  9340. .channels_min = 1,
  9341. .channels_max = 8,
  9342. .rate_min = 8000,
  9343. .rate_max = 352800,
  9344. },
  9345. .name = "QUIN_TDM_TX_6",
  9346. .ops = &msm_dai_q6_tdm_ops,
  9347. .id = AFE_PORT_ID_QUINARY_TDM_TX_6,
  9348. .probe = msm_dai_q6_dai_tdm_probe,
  9349. .remove = msm_dai_q6_dai_tdm_remove,
  9350. },
  9351. {
  9352. .capture = {
  9353. .stream_name = "Quinary TDM7 Capture",
  9354. .aif_name = "QUIN_TDM_TX_7",
  9355. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9356. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9357. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9358. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9359. SNDRV_PCM_FMTBIT_S24_LE |
  9360. SNDRV_PCM_FMTBIT_S32_LE,
  9361. .channels_min = 1,
  9362. .channels_max = 8,
  9363. .rate_min = 8000,
  9364. .rate_max = 352800,
  9365. },
  9366. .name = "QUIN_TDM_TX_7",
  9367. .ops = &msm_dai_q6_tdm_ops,
  9368. .id = AFE_PORT_ID_QUINARY_TDM_TX_7,
  9369. .probe = msm_dai_q6_dai_tdm_probe,
  9370. .remove = msm_dai_q6_dai_tdm_remove,
  9371. },
  9372. };
  9373. static const struct snd_soc_component_driver msm_q6_tdm_dai_component = {
  9374. .name = "msm-dai-q6-tdm",
  9375. };
  9376. static int msm_dai_q6_tdm_dev_probe(struct platform_device *pdev)
  9377. {
  9378. struct msm_dai_q6_tdm_dai_data *dai_data = NULL;
  9379. struct afe_param_id_custom_tdm_header_cfg *custom_tdm_header = NULL;
  9380. int rc = 0;
  9381. u32 tdm_dev_id = 0;
  9382. int port_idx = 0;
  9383. struct device_node *tdm_parent_node = NULL;
  9384. /* retrieve device/afe id */
  9385. rc = of_property_read_u32(pdev->dev.of_node,
  9386. "qcom,msm-cpudai-tdm-dev-id",
  9387. &tdm_dev_id);
  9388. if (rc) {
  9389. dev_err(&pdev->dev, "%s: Device ID missing in DT file\n",
  9390. __func__);
  9391. goto rtn;
  9392. }
  9393. if ((tdm_dev_id < AFE_PORT_ID_TDM_PORT_RANGE_START) ||
  9394. (tdm_dev_id > AFE_PORT_ID_TDM_PORT_RANGE_END)) {
  9395. dev_err(&pdev->dev, "%s: Invalid TDM Device ID 0x%x in DT file\n",
  9396. __func__, tdm_dev_id);
  9397. rc = -ENXIO;
  9398. goto rtn;
  9399. }
  9400. pdev->id = tdm_dev_id;
  9401. dai_data = kzalloc(sizeof(struct msm_dai_q6_tdm_dai_data),
  9402. GFP_KERNEL);
  9403. if (!dai_data) {
  9404. rc = -ENOMEM;
  9405. dev_err(&pdev->dev,
  9406. "%s Failed to allocate memory for tdm dai_data\n",
  9407. __func__);
  9408. goto rtn;
  9409. }
  9410. memset(dai_data, 0, sizeof(*dai_data));
  9411. rc = of_property_read_u32(pdev->dev.of_node,
  9412. "qcom,msm-dai-is-island-supported",
  9413. &dai_data->is_island_dai);
  9414. if (rc)
  9415. dev_dbg(&pdev->dev, "island supported entry not found\n");
  9416. /* TDM CFG */
  9417. tdm_parent_node = of_get_parent(pdev->dev.of_node);
  9418. rc = of_property_read_u32(tdm_parent_node,
  9419. "qcom,msm-cpudai-tdm-sync-mode",
  9420. (u32 *)&dai_data->port_cfg.tdm.sync_mode);
  9421. if (rc) {
  9422. dev_err(&pdev->dev, "%s: Sync Mode from DT file %s\n",
  9423. __func__, "qcom,msm-cpudai-tdm-sync-mode");
  9424. goto free_dai_data;
  9425. }
  9426. dev_dbg(&pdev->dev, "%s: Sync Mode from DT file 0x%x\n",
  9427. __func__, dai_data->port_cfg.tdm.sync_mode);
  9428. rc = of_property_read_u32(tdm_parent_node,
  9429. "qcom,msm-cpudai-tdm-sync-src",
  9430. (u32 *)&dai_data->port_cfg.tdm.sync_src);
  9431. if (rc) {
  9432. dev_err(&pdev->dev, "%s: Sync Src from DT file %s\n",
  9433. __func__, "qcom,msm-cpudai-tdm-sync-src");
  9434. goto free_dai_data;
  9435. }
  9436. dev_dbg(&pdev->dev, "%s: Sync Src from DT file 0x%x\n",
  9437. __func__, dai_data->port_cfg.tdm.sync_src);
  9438. rc = of_property_read_u32(tdm_parent_node,
  9439. "qcom,msm-cpudai-tdm-data-out",
  9440. (u32 *)&dai_data->port_cfg.tdm.ctrl_data_out_enable);
  9441. if (rc) {
  9442. dev_err(&pdev->dev, "%s: Data Out from DT file %s\n",
  9443. __func__, "qcom,msm-cpudai-tdm-data-out");
  9444. goto free_dai_data;
  9445. }
  9446. dev_dbg(&pdev->dev, "%s: Data Out from DT file 0x%x\n",
  9447. __func__, dai_data->port_cfg.tdm.ctrl_data_out_enable);
  9448. rc = of_property_read_u32(tdm_parent_node,
  9449. "qcom,msm-cpudai-tdm-invert-sync",
  9450. (u32 *)&dai_data->port_cfg.tdm.ctrl_invert_sync_pulse);
  9451. if (rc) {
  9452. dev_err(&pdev->dev, "%s: Invert Sync from DT file %s\n",
  9453. __func__, "qcom,msm-cpudai-tdm-invert-sync");
  9454. goto free_dai_data;
  9455. }
  9456. dev_dbg(&pdev->dev, "%s: Invert Sync from DT file 0x%x\n",
  9457. __func__, dai_data->port_cfg.tdm.ctrl_invert_sync_pulse);
  9458. rc = of_property_read_u32(tdm_parent_node,
  9459. "qcom,msm-cpudai-tdm-data-delay",
  9460. (u32 *)&dai_data->port_cfg.tdm.ctrl_sync_data_delay);
  9461. if (rc) {
  9462. dev_err(&pdev->dev, "%s: Data Delay from DT file %s\n",
  9463. __func__, "qcom,msm-cpudai-tdm-data-delay");
  9464. goto free_dai_data;
  9465. }
  9466. dev_dbg(&pdev->dev, "%s: Data Delay from DT file 0x%x\n",
  9467. __func__, dai_data->port_cfg.tdm.ctrl_sync_data_delay);
  9468. /* TDM CFG -- set default */
  9469. dai_data->port_cfg.tdm.data_format = AFE_LINEAR_PCM_DATA;
  9470. dai_data->port_cfg.tdm.tdm_cfg_minor_version =
  9471. AFE_API_VERSION_TDM_CONFIG;
  9472. /* TDM SLOT MAPPING CFG */
  9473. rc = of_property_read_u32(pdev->dev.of_node,
  9474. "qcom,msm-cpudai-tdm-data-align",
  9475. &dai_data->port_cfg.slot_mapping.data_align_type);
  9476. if (rc) {
  9477. dev_err(&pdev->dev, "%s: Data Align from DT file %s\n",
  9478. __func__,
  9479. "qcom,msm-cpudai-tdm-data-align");
  9480. goto free_dai_data;
  9481. }
  9482. dev_dbg(&pdev->dev, "%s: Data Align from DT file 0x%x\n",
  9483. __func__, dai_data->port_cfg.slot_mapping.data_align_type);
  9484. /* TDM SLOT MAPPING CFG -- set default */
  9485. dai_data->port_cfg.slot_mapping.minor_version =
  9486. AFE_API_VERSION_SLOT_MAPPING_CONFIG;
  9487. /* CUSTOM TDM HEADER CFG */
  9488. custom_tdm_header = &dai_data->port_cfg.custom_tdm_header;
  9489. if (of_find_property(pdev->dev.of_node,
  9490. "qcom,msm-cpudai-tdm-header-start-offset", NULL) &&
  9491. of_find_property(pdev->dev.of_node,
  9492. "qcom,msm-cpudai-tdm-header-width", NULL) &&
  9493. of_find_property(pdev->dev.of_node,
  9494. "qcom,msm-cpudai-tdm-header-num-frame-repeat", NULL)) {
  9495. /* if the property exist */
  9496. rc = of_property_read_u32(pdev->dev.of_node,
  9497. "qcom,msm-cpudai-tdm-header-start-offset",
  9498. (u32 *)&custom_tdm_header->start_offset);
  9499. if (rc) {
  9500. dev_err(&pdev->dev, "%s: Header Start Offset from DT file %s\n",
  9501. __func__,
  9502. "qcom,msm-cpudai-tdm-header-start-offset");
  9503. goto free_dai_data;
  9504. }
  9505. dev_dbg(&pdev->dev, "%s: Header Start Offset from DT file 0x%x\n",
  9506. __func__, custom_tdm_header->start_offset);
  9507. rc = of_property_read_u32(pdev->dev.of_node,
  9508. "qcom,msm-cpudai-tdm-header-width",
  9509. (u32 *)&custom_tdm_header->header_width);
  9510. if (rc) {
  9511. dev_err(&pdev->dev, "%s: Header Width from DT file %s\n",
  9512. __func__, "qcom,msm-cpudai-tdm-header-width");
  9513. goto free_dai_data;
  9514. }
  9515. dev_dbg(&pdev->dev, "%s: Header Width from DT file 0x%x\n",
  9516. __func__, custom_tdm_header->header_width);
  9517. rc = of_property_read_u32(pdev->dev.of_node,
  9518. "qcom,msm-cpudai-tdm-header-num-frame-repeat",
  9519. (u32 *)&custom_tdm_header->num_frame_repeat);
  9520. if (rc) {
  9521. dev_err(&pdev->dev, "%s: Header Num Frame Repeat from DT file %s\n",
  9522. __func__,
  9523. "qcom,msm-cpudai-tdm-header-num-frame-repeat");
  9524. goto free_dai_data;
  9525. }
  9526. dev_dbg(&pdev->dev, "%s: Header Num Frame Repeat from DT file 0x%x\n",
  9527. __func__, custom_tdm_header->num_frame_repeat);
  9528. /* CUSTOM TDM HEADER CFG -- set default */
  9529. custom_tdm_header->minor_version =
  9530. AFE_API_VERSION_CUSTOM_TDM_HEADER_CONFIG;
  9531. custom_tdm_header->header_type =
  9532. AFE_CUSTOM_TDM_HEADER_TYPE_INVALID;
  9533. } else {
  9534. /* CUSTOM TDM HEADER CFG -- set default */
  9535. custom_tdm_header->header_type =
  9536. AFE_CUSTOM_TDM_HEADER_TYPE_INVALID;
  9537. /* proceed with probe */
  9538. }
  9539. /* copy static clk per parent node */
  9540. dai_data->clk_set = tdm_clk_set;
  9541. /* copy static group cfg per parent node */
  9542. dai_data->group_cfg.tdm_cfg = tdm_group_cfg;
  9543. /* copy static num group ports per parent node */
  9544. dai_data->num_group_ports = num_tdm_group_ports;
  9545. dev_set_drvdata(&pdev->dev, dai_data);
  9546. port_idx = msm_dai_q6_get_port_idx(tdm_dev_id);
  9547. if (port_idx < 0) {
  9548. dev_err(&pdev->dev, "%s Port id 0x%x not supported\n",
  9549. __func__, tdm_dev_id);
  9550. rc = -EINVAL;
  9551. goto free_dai_data;
  9552. }
  9553. rc = snd_soc_register_component(&pdev->dev,
  9554. &msm_q6_tdm_dai_component,
  9555. &msm_dai_q6_tdm_dai[port_idx], 1);
  9556. if (rc) {
  9557. dev_err(&pdev->dev, "%s: TDM dai 0x%x register failed, rc=%d\n",
  9558. __func__, tdm_dev_id, rc);
  9559. goto err_register;
  9560. }
  9561. return 0;
  9562. err_register:
  9563. free_dai_data:
  9564. kfree(dai_data);
  9565. rtn:
  9566. return rc;
  9567. }
  9568. static int msm_dai_q6_tdm_dev_remove(struct platform_device *pdev)
  9569. {
  9570. struct msm_dai_q6_tdm_dai_data *dai_data =
  9571. dev_get_drvdata(&pdev->dev);
  9572. snd_soc_unregister_component(&pdev->dev);
  9573. kfree(dai_data);
  9574. return 0;
  9575. }
  9576. static const struct of_device_id msm_dai_q6_tdm_dev_dt_match[] = {
  9577. { .compatible = "qcom,msm-dai-q6-tdm", },
  9578. {}
  9579. };
  9580. MODULE_DEVICE_TABLE(of, msm_dai_q6_tdm_dev_dt_match);
  9581. static struct platform_driver msm_dai_q6_tdm_driver = {
  9582. .probe = msm_dai_q6_tdm_dev_probe,
  9583. .remove = msm_dai_q6_tdm_dev_remove,
  9584. .driver = {
  9585. .name = "msm-dai-q6-tdm",
  9586. .owner = THIS_MODULE,
  9587. .of_match_table = msm_dai_q6_tdm_dev_dt_match,
  9588. },
  9589. };
  9590. static int msm_dai_q6_cdc_dma_format_put(struct snd_kcontrol *kcontrol,
  9591. struct snd_ctl_elem_value *ucontrol)
  9592. {
  9593. struct msm_dai_q6_cdc_dma_dai_data *dai_data = kcontrol->private_data;
  9594. int value = ucontrol->value.integer.value[0];
  9595. dai_data->port_config.cdc_dma.data_format = value;
  9596. pr_debug("%s: format = %d\n", __func__, value);
  9597. return 0;
  9598. }
  9599. static int msm_dai_q6_cdc_dma_format_get(struct snd_kcontrol *kcontrol,
  9600. struct snd_ctl_elem_value *ucontrol)
  9601. {
  9602. struct msm_dai_q6_cdc_dma_dai_data *dai_data = kcontrol->private_data;
  9603. ucontrol->value.integer.value[0] =
  9604. dai_data->port_config.cdc_dma.data_format;
  9605. return 0;
  9606. }
  9607. static const struct snd_kcontrol_new cdc_dma_config_controls[] = {
  9608. SOC_ENUM_EXT("WSA_CDC_DMA_0 TX Format", cdc_dma_config_enum[0],
  9609. msm_dai_q6_cdc_dma_format_get,
  9610. msm_dai_q6_cdc_dma_format_put),
  9611. };
  9612. /* SOC probe for codec DMA interface */
  9613. static int msm_dai_q6_dai_cdc_dma_probe(struct snd_soc_dai *dai)
  9614. {
  9615. struct msm_dai_q6_cdc_dma_dai_data *dai_data = NULL;
  9616. int rc = 0;
  9617. if (!dai) {
  9618. pr_err("%s: Invalid params dai\n", __func__);
  9619. return -EINVAL;
  9620. }
  9621. if (!dai->dev) {
  9622. pr_err("%s: Invalid params dai dev\n", __func__);
  9623. return -EINVAL;
  9624. }
  9625. msm_dai_q6_set_dai_id(dai);
  9626. dai_data = dev_get_drvdata(dai->dev);
  9627. switch (dai->id) {
  9628. case AFE_PORT_ID_WSA_CODEC_DMA_TX_0:
  9629. rc = snd_ctl_add(dai->component->card->snd_card,
  9630. snd_ctl_new1(&cdc_dma_config_controls[0],
  9631. dai_data));
  9632. break;
  9633. default:
  9634. break;
  9635. }
  9636. if (rc < 0)
  9637. dev_err(dai->dev, "%s: err add config ctl, DAI = %s\n",
  9638. __func__, dai->name);
  9639. if (dai_data->is_island_dai)
  9640. rc = msm_dai_q6_add_island_mx_ctls(
  9641. dai->component->card->snd_card,
  9642. dai->name, dai->id,
  9643. (void *)dai_data);
  9644. rc = msm_dai_q6_dai_add_route(dai);
  9645. return rc;
  9646. }
  9647. static int msm_dai_q6_dai_cdc_dma_remove(struct snd_soc_dai *dai)
  9648. {
  9649. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  9650. dev_get_drvdata(dai->dev);
  9651. int rc = 0;
  9652. /* If AFE port is still up, close it */
  9653. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  9654. dev_dbg(dai->dev, "%s: stop codec dma port:%d\n", __func__,
  9655. dai->id);
  9656. rc = afe_close(dai->id); /* can block */
  9657. if (rc < 0)
  9658. dev_err(dai->dev, "fail to close AFE port\n");
  9659. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  9660. }
  9661. return rc;
  9662. }
  9663. static int msm_dai_q6_cdc_dma_set_channel_map(struct snd_soc_dai *dai,
  9664. unsigned int tx_num_ch, unsigned int *tx_ch_mask,
  9665. unsigned int rx_num_ch, unsigned int *rx_ch_mask)
  9666. {
  9667. int rc = 0;
  9668. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  9669. dev_get_drvdata(dai->dev);
  9670. unsigned int ch_mask = 0, ch_num = 0;
  9671. dev_dbg(dai->dev, "%s: id = %d\n", __func__, dai->id);
  9672. switch (dai->id) {
  9673. case AFE_PORT_ID_WSA_CODEC_DMA_RX_0:
  9674. case AFE_PORT_ID_WSA_CODEC_DMA_RX_1:
  9675. case AFE_PORT_ID_RX_CODEC_DMA_RX_0:
  9676. case AFE_PORT_ID_RX_CODEC_DMA_RX_1:
  9677. case AFE_PORT_ID_RX_CODEC_DMA_RX_2:
  9678. case AFE_PORT_ID_RX_CODEC_DMA_RX_3:
  9679. case AFE_PORT_ID_RX_CODEC_DMA_RX_4:
  9680. case AFE_PORT_ID_RX_CODEC_DMA_RX_5:
  9681. case AFE_PORT_ID_RX_CODEC_DMA_RX_6:
  9682. case AFE_PORT_ID_RX_CODEC_DMA_RX_7:
  9683. if (!rx_ch_mask) {
  9684. dev_err(dai->dev, "%s: invalid rx ch mask\n", __func__);
  9685. return -EINVAL;
  9686. }
  9687. if (rx_num_ch > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  9688. dev_err(dai->dev, "%s: invalid rx_num_ch %d\n",
  9689. __func__, rx_num_ch);
  9690. return -EINVAL;
  9691. }
  9692. ch_mask = *rx_ch_mask;
  9693. ch_num = rx_num_ch;
  9694. break;
  9695. case AFE_PORT_ID_WSA_CODEC_DMA_TX_0:
  9696. case AFE_PORT_ID_WSA_CODEC_DMA_TX_1:
  9697. case AFE_PORT_ID_WSA_CODEC_DMA_TX_2:
  9698. case AFE_PORT_ID_VA_CODEC_DMA_TX_0:
  9699. case AFE_PORT_ID_VA_CODEC_DMA_TX_1:
  9700. case AFE_PORT_ID_TX_CODEC_DMA_TX_0:
  9701. case AFE_PORT_ID_TX_CODEC_DMA_TX_1:
  9702. case AFE_PORT_ID_TX_CODEC_DMA_TX_2:
  9703. case AFE_PORT_ID_TX_CODEC_DMA_TX_3:
  9704. case AFE_PORT_ID_TX_CODEC_DMA_TX_4:
  9705. case AFE_PORT_ID_TX_CODEC_DMA_TX_5:
  9706. if (!tx_ch_mask) {
  9707. dev_err(dai->dev, "%s: invalid tx ch mask\n", __func__);
  9708. return -EINVAL;
  9709. }
  9710. if (tx_num_ch > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  9711. dev_err(dai->dev, "%s: invalid tx_num_ch %d\n",
  9712. __func__, tx_num_ch);
  9713. return -EINVAL;
  9714. }
  9715. ch_mask = *tx_ch_mask;
  9716. ch_num = tx_num_ch;
  9717. break;
  9718. default:
  9719. dev_err(dai->dev, "%s: invalid dai id %d\n", __func__, dai->id);
  9720. return -EINVAL;
  9721. }
  9722. dai_data->port_config.cdc_dma.active_channels_mask = ch_mask;
  9723. dev_dbg(dai->dev, "%s: CDC_DMA_%d_ch cnt[%d] ch mask[0x%x]\n", __func__,
  9724. dai->id, ch_num, ch_mask);
  9725. return rc;
  9726. }
  9727. static int msm_dai_q6_cdc_dma_hw_params(
  9728. struct snd_pcm_substream *substream,
  9729. struct snd_pcm_hw_params *params,
  9730. struct snd_soc_dai *dai)
  9731. {
  9732. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  9733. dev_get_drvdata(dai->dev);
  9734. switch (params_format(params)) {
  9735. case SNDRV_PCM_FORMAT_S16_LE:
  9736. case SNDRV_PCM_FORMAT_SPECIAL:
  9737. dai_data->port_config.cdc_dma.bit_width = 16;
  9738. break;
  9739. case SNDRV_PCM_FORMAT_S24_LE:
  9740. case SNDRV_PCM_FORMAT_S24_3LE:
  9741. dai_data->port_config.cdc_dma.bit_width = 24;
  9742. break;
  9743. case SNDRV_PCM_FORMAT_S32_LE:
  9744. dai_data->port_config.cdc_dma.bit_width = 32;
  9745. break;
  9746. default:
  9747. dev_err(dai->dev, "%s: format %d\n",
  9748. __func__, params_format(params));
  9749. return -EINVAL;
  9750. }
  9751. dai_data->rate = params_rate(params);
  9752. dai_data->channels = params_channels(params);
  9753. dai_data->port_config.cdc_dma.cdc_dma_cfg_minor_version =
  9754. AFE_API_VERSION_CODEC_DMA_CONFIG;
  9755. dai_data->port_config.cdc_dma.sample_rate = dai_data->rate;
  9756. dai_data->port_config.cdc_dma.num_channels = dai_data->channels;
  9757. dev_dbg(dai->dev, "%s: bit_wd[%hu] format[%hu]\n"
  9758. "num_channel %hu sample_rate %d\n", __func__,
  9759. dai_data->port_config.cdc_dma.bit_width,
  9760. dai_data->port_config.cdc_dma.data_format,
  9761. dai_data->port_config.cdc_dma.num_channels,
  9762. dai_data->rate);
  9763. return 0;
  9764. }
  9765. static int msm_dai_q6_cdc_dma_prepare(struct snd_pcm_substream *substream,
  9766. struct snd_soc_dai *dai)
  9767. {
  9768. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  9769. dev_get_drvdata(dai->dev);
  9770. int rc = 0;
  9771. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  9772. if (q6core_get_avcs_api_version_per_service(
  9773. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V4) {
  9774. /*
  9775. * send island mode config.
  9776. * This should be the first configuration
  9777. */
  9778. rc = afe_send_port_island_mode(dai->id);
  9779. if (rc)
  9780. pr_err("%s: afe send island mode failed %d\n",
  9781. __func__, rc);
  9782. }
  9783. if ((dai->id == AFE_PORT_ID_WSA_CODEC_DMA_TX_0) &&
  9784. (dai_data->port_config.cdc_dma.data_format == 1))
  9785. dai_data->port_config.cdc_dma.data_format =
  9786. AFE_LINEAR_PCM_DATA_PACKED_16BIT;
  9787. rc = afe_port_start(dai->id, &dai_data->port_config,
  9788. dai_data->rate);
  9789. if (rc < 0)
  9790. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  9791. dai->id);
  9792. else
  9793. set_bit(STATUS_PORT_STARTED,
  9794. dai_data->status_mask);
  9795. }
  9796. return rc;
  9797. }
  9798. static void msm_dai_q6_cdc_dma_shutdown(struct snd_pcm_substream *substream,
  9799. struct snd_soc_dai *dai)
  9800. {
  9801. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  9802. int rc = 0;
  9803. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  9804. dev_dbg(dai->dev, "%s: stop AFE port:%d\n", __func__,
  9805. dai->id);
  9806. rc = afe_close(dai->id); /* can block */
  9807. if (rc < 0)
  9808. dev_err(dai->dev, "fail to close AFE port\n");
  9809. dev_dbg(dai->dev, "%s: dai_data->status_mask = %ld\n", __func__,
  9810. *dai_data->status_mask);
  9811. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  9812. }
  9813. if (test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status))
  9814. clear_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  9815. }
  9816. static struct snd_soc_dai_ops msm_dai_q6_cdc_dma_ops = {
  9817. .prepare = msm_dai_q6_cdc_dma_prepare,
  9818. .hw_params = msm_dai_q6_cdc_dma_hw_params,
  9819. .shutdown = msm_dai_q6_cdc_dma_shutdown,
  9820. .set_channel_map = msm_dai_q6_cdc_dma_set_channel_map,
  9821. };
  9822. static struct snd_soc_dai_driver msm_dai_q6_cdc_dma_dai[] = {
  9823. {
  9824. .playback = {
  9825. .stream_name = "WSA CDC DMA0 Playback",
  9826. .aif_name = "WSA_CDC_DMA_RX_0",
  9827. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  9828. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  9829. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  9830. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  9831. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  9832. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  9833. SNDRV_PCM_RATE_384000,
  9834. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9835. SNDRV_PCM_FMTBIT_S24_LE |
  9836. SNDRV_PCM_FMTBIT_S24_3LE |
  9837. SNDRV_PCM_FMTBIT_S32_LE,
  9838. .channels_min = 1,
  9839. .channels_max = 4,
  9840. .rate_min = 8000,
  9841. .rate_max = 384000,
  9842. },
  9843. .name = "WSA_CDC_DMA_RX_0",
  9844. .ops = &msm_dai_q6_cdc_dma_ops,
  9845. .id = AFE_PORT_ID_WSA_CODEC_DMA_RX_0,
  9846. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9847. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9848. },
  9849. {
  9850. .capture = {
  9851. .stream_name = "WSA CDC DMA0 Capture",
  9852. .aif_name = "WSA_CDC_DMA_TX_0",
  9853. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  9854. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  9855. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  9856. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  9857. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  9858. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  9859. SNDRV_PCM_RATE_384000,
  9860. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9861. SNDRV_PCM_FMTBIT_S24_LE |
  9862. SNDRV_PCM_FMTBIT_S24_3LE |
  9863. SNDRV_PCM_FMTBIT_S32_LE,
  9864. .channels_min = 1,
  9865. .channels_max = 4,
  9866. .rate_min = 8000,
  9867. .rate_max = 384000,
  9868. },
  9869. .name = "WSA_CDC_DMA_TX_0",
  9870. .ops = &msm_dai_q6_cdc_dma_ops,
  9871. .id = AFE_PORT_ID_WSA_CODEC_DMA_TX_0,
  9872. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9873. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9874. },
  9875. {
  9876. .playback = {
  9877. .stream_name = "WSA CDC DMA1 Playback",
  9878. .aif_name = "WSA_CDC_DMA_RX_1",
  9879. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  9880. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  9881. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  9882. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  9883. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  9884. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  9885. SNDRV_PCM_RATE_384000,
  9886. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9887. SNDRV_PCM_FMTBIT_S24_LE |
  9888. SNDRV_PCM_FMTBIT_S24_3LE |
  9889. SNDRV_PCM_FMTBIT_S32_LE,
  9890. .channels_min = 1,
  9891. .channels_max = 2,
  9892. .rate_min = 8000,
  9893. .rate_max = 384000,
  9894. },
  9895. .name = "WSA_CDC_DMA_RX_1",
  9896. .ops = &msm_dai_q6_cdc_dma_ops,
  9897. .id = AFE_PORT_ID_WSA_CODEC_DMA_RX_1,
  9898. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9899. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9900. },
  9901. {
  9902. .capture = {
  9903. .stream_name = "WSA CDC DMA1 Capture",
  9904. .aif_name = "WSA_CDC_DMA_TX_1",
  9905. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  9906. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  9907. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  9908. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  9909. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  9910. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  9911. SNDRV_PCM_RATE_384000,
  9912. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9913. SNDRV_PCM_FMTBIT_S24_LE |
  9914. SNDRV_PCM_FMTBIT_S24_3LE |
  9915. SNDRV_PCM_FMTBIT_S32_LE,
  9916. .channels_min = 1,
  9917. .channels_max = 2,
  9918. .rate_min = 8000,
  9919. .rate_max = 384000,
  9920. },
  9921. .name = "WSA_CDC_DMA_TX_1",
  9922. .ops = &msm_dai_q6_cdc_dma_ops,
  9923. .id = AFE_PORT_ID_WSA_CODEC_DMA_TX_1,
  9924. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9925. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9926. },
  9927. {
  9928. .capture = {
  9929. .stream_name = "WSA CDC DMA2 Capture",
  9930. .aif_name = "WSA_CDC_DMA_TX_2",
  9931. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  9932. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  9933. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  9934. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  9935. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  9936. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  9937. SNDRV_PCM_RATE_384000,
  9938. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9939. SNDRV_PCM_FMTBIT_S24_LE |
  9940. SNDRV_PCM_FMTBIT_S24_3LE |
  9941. SNDRV_PCM_FMTBIT_S32_LE,
  9942. .channels_min = 1,
  9943. .channels_max = 1,
  9944. .rate_min = 8000,
  9945. .rate_max = 384000,
  9946. },
  9947. .name = "WSA_CDC_DMA_TX_2",
  9948. .ops = &msm_dai_q6_cdc_dma_ops,
  9949. .id = AFE_PORT_ID_WSA_CODEC_DMA_TX_2,
  9950. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9951. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9952. },
  9953. {
  9954. .capture = {
  9955. .stream_name = "VA CDC DMA0 Capture",
  9956. .aif_name = "VA_CDC_DMA_TX_0",
  9957. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  9958. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  9959. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  9960. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  9961. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  9962. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  9963. SNDRV_PCM_RATE_384000,
  9964. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9965. SNDRV_PCM_FMTBIT_S24_LE |
  9966. SNDRV_PCM_FMTBIT_S24_3LE,
  9967. .channels_min = 1,
  9968. .channels_max = 8,
  9969. .rate_min = 8000,
  9970. .rate_max = 384000,
  9971. },
  9972. .name = "VA_CDC_DMA_TX_0",
  9973. .ops = &msm_dai_q6_cdc_dma_ops,
  9974. .id = AFE_PORT_ID_VA_CODEC_DMA_TX_0,
  9975. .probe = msm_dai_q6_dai_cdc_dma_probe,
  9976. .remove = msm_dai_q6_dai_cdc_dma_remove,
  9977. },
  9978. {
  9979. .capture = {
  9980. .stream_name = "VA CDC DMA1 Capture",
  9981. .aif_name = "VA_CDC_DMA_TX_1",
  9982. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  9983. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  9984. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  9985. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  9986. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  9987. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  9988. SNDRV_PCM_RATE_384000,
  9989. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9990. SNDRV_PCM_FMTBIT_S24_LE |
  9991. SNDRV_PCM_FMTBIT_S24_3LE,
  9992. .channels_min = 1,
  9993. .channels_max = 8,
  9994. .rate_min = 8000,
  9995. .rate_max = 384000,
  9996. },
  9997. .name = "VA_CDC_DMA_TX_1",
  9998. .ops = &msm_dai_q6_cdc_dma_ops,
  9999. .id = AFE_PORT_ID_VA_CODEC_DMA_TX_1,
  10000. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10001. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10002. },
  10003. {
  10004. .capture = {
  10005. .stream_name = "VA CDC DMA2 Capture",
  10006. .aif_name = "VA_CDC_DMA_TX_2",
  10007. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10008. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10009. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10010. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10011. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10012. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10013. SNDRV_PCM_RATE_384000,
  10014. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10015. SNDRV_PCM_FMTBIT_S24_LE |
  10016. SNDRV_PCM_FMTBIT_S24_3LE,
  10017. .channels_min = 1,
  10018. .channels_max = 8,
  10019. .rate_min = 8000,
  10020. .rate_max = 384000,
  10021. },
  10022. .name = "VA_CDC_DMA_TX_2",
  10023. .ops = &msm_dai_q6_cdc_dma_ops,
  10024. .id = AFE_PORT_ID_VA_CODEC_DMA_TX_2,
  10025. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10026. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10027. },
  10028. {
  10029. .playback = {
  10030. .stream_name = "RX CDC DMA0 Playback",
  10031. .aif_name = "RX_CDC_DMA_RX_0",
  10032. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10033. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10034. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10035. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10036. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10037. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10038. SNDRV_PCM_RATE_384000,
  10039. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10040. SNDRV_PCM_FMTBIT_S24_LE |
  10041. SNDRV_PCM_FMTBIT_S24_3LE |
  10042. SNDRV_PCM_FMTBIT_S32_LE,
  10043. .channels_min = 1,
  10044. .channels_max = 2,
  10045. .rate_min = 8000,
  10046. .rate_max = 384000,
  10047. },
  10048. .ops = &msm_dai_q6_cdc_dma_ops,
  10049. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_0,
  10050. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10051. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10052. },
  10053. {
  10054. .capture = {
  10055. .stream_name = "TX CDC DMA0 Capture",
  10056. .aif_name = "TX_CDC_DMA_TX_0",
  10057. .rates = SNDRV_PCM_RATE_8000 |
  10058. SNDRV_PCM_RATE_16000 |
  10059. SNDRV_PCM_RATE_32000 |
  10060. SNDRV_PCM_RATE_48000 |
  10061. SNDRV_PCM_RATE_96000 |
  10062. SNDRV_PCM_RATE_192000 |
  10063. SNDRV_PCM_RATE_384000,
  10064. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10065. SNDRV_PCM_FMTBIT_S24_LE |
  10066. SNDRV_PCM_FMTBIT_S24_3LE |
  10067. SNDRV_PCM_FMTBIT_S32_LE,
  10068. .channels_min = 1,
  10069. .channels_max = 3,
  10070. .rate_min = 8000,
  10071. .rate_max = 384000,
  10072. },
  10073. .ops = &msm_dai_q6_cdc_dma_ops,
  10074. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_0,
  10075. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10076. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10077. },
  10078. {
  10079. .playback = {
  10080. .stream_name = "RX CDC DMA1 Playback",
  10081. .aif_name = "RX_CDC_DMA_RX_1",
  10082. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10083. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10084. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10085. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10086. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10087. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10088. SNDRV_PCM_RATE_384000,
  10089. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10090. SNDRV_PCM_FMTBIT_S24_LE |
  10091. SNDRV_PCM_FMTBIT_S24_3LE |
  10092. SNDRV_PCM_FMTBIT_S32_LE,
  10093. .channels_min = 1,
  10094. .channels_max = 2,
  10095. .rate_min = 8000,
  10096. .rate_max = 384000,
  10097. },
  10098. .ops = &msm_dai_q6_cdc_dma_ops,
  10099. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_1,
  10100. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10101. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10102. },
  10103. {
  10104. .capture = {
  10105. .stream_name = "TX CDC DMA1 Capture",
  10106. .aif_name = "TX_CDC_DMA_TX_1",
  10107. .rates = SNDRV_PCM_RATE_8000 |
  10108. SNDRV_PCM_RATE_16000 |
  10109. SNDRV_PCM_RATE_32000 |
  10110. SNDRV_PCM_RATE_48000 |
  10111. SNDRV_PCM_RATE_96000 |
  10112. SNDRV_PCM_RATE_192000 |
  10113. SNDRV_PCM_RATE_384000,
  10114. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10115. SNDRV_PCM_FMTBIT_S24_LE |
  10116. SNDRV_PCM_FMTBIT_S24_3LE |
  10117. SNDRV_PCM_FMTBIT_S32_LE,
  10118. .channels_min = 1,
  10119. .channels_max = 3,
  10120. .rate_min = 8000,
  10121. .rate_max = 384000,
  10122. },
  10123. .ops = &msm_dai_q6_cdc_dma_ops,
  10124. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_1,
  10125. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10126. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10127. },
  10128. {
  10129. .playback = {
  10130. .stream_name = "RX CDC DMA2 Playback",
  10131. .aif_name = "RX_CDC_DMA_RX_2",
  10132. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10133. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10134. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10135. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10136. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10137. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10138. SNDRV_PCM_RATE_384000,
  10139. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10140. SNDRV_PCM_FMTBIT_S24_LE |
  10141. SNDRV_PCM_FMTBIT_S24_3LE |
  10142. SNDRV_PCM_FMTBIT_S32_LE,
  10143. .channels_min = 1,
  10144. .channels_max = 1,
  10145. .rate_min = 8000,
  10146. .rate_max = 384000,
  10147. },
  10148. .ops = &msm_dai_q6_cdc_dma_ops,
  10149. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_2,
  10150. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10151. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10152. },
  10153. {
  10154. .capture = {
  10155. .stream_name = "TX CDC DMA2 Capture",
  10156. .aif_name = "TX_CDC_DMA_TX_2",
  10157. .rates = SNDRV_PCM_RATE_8000 |
  10158. SNDRV_PCM_RATE_16000 |
  10159. SNDRV_PCM_RATE_32000 |
  10160. SNDRV_PCM_RATE_48000 |
  10161. SNDRV_PCM_RATE_96000 |
  10162. SNDRV_PCM_RATE_192000 |
  10163. SNDRV_PCM_RATE_384000,
  10164. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10165. SNDRV_PCM_FMTBIT_S24_LE |
  10166. SNDRV_PCM_FMTBIT_S24_3LE |
  10167. SNDRV_PCM_FMTBIT_S32_LE,
  10168. .channels_min = 1,
  10169. .channels_max = 4,
  10170. .rate_min = 8000,
  10171. .rate_max = 384000,
  10172. },
  10173. .ops = &msm_dai_q6_cdc_dma_ops,
  10174. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_2,
  10175. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10176. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10177. }, {
  10178. .playback = {
  10179. .stream_name = "RX CDC DMA3 Playback",
  10180. .aif_name = "RX_CDC_DMA_RX_3",
  10181. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10182. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10183. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10184. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10185. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10186. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10187. SNDRV_PCM_RATE_384000,
  10188. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10189. SNDRV_PCM_FMTBIT_S24_LE |
  10190. SNDRV_PCM_FMTBIT_S24_3LE |
  10191. SNDRV_PCM_FMTBIT_S32_LE,
  10192. .channels_min = 1,
  10193. .channels_max = 1,
  10194. .rate_min = 8000,
  10195. .rate_max = 384000,
  10196. },
  10197. .ops = &msm_dai_q6_cdc_dma_ops,
  10198. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_3,
  10199. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10200. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10201. },
  10202. {
  10203. .capture = {
  10204. .stream_name = "TX CDC DMA3 Capture",
  10205. .aif_name = "TX_CDC_DMA_TX_3",
  10206. .rates = SNDRV_PCM_RATE_8000 |
  10207. SNDRV_PCM_RATE_16000 |
  10208. SNDRV_PCM_RATE_32000 |
  10209. SNDRV_PCM_RATE_48000 |
  10210. SNDRV_PCM_RATE_96000 |
  10211. SNDRV_PCM_RATE_192000 |
  10212. SNDRV_PCM_RATE_384000,
  10213. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10214. SNDRV_PCM_FMTBIT_S24_LE |
  10215. SNDRV_PCM_FMTBIT_S24_3LE |
  10216. SNDRV_PCM_FMTBIT_S32_LE,
  10217. .channels_min = 1,
  10218. .channels_max = 8,
  10219. .rate_min = 8000,
  10220. .rate_max = 384000,
  10221. },
  10222. .ops = &msm_dai_q6_cdc_dma_ops,
  10223. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_3,
  10224. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10225. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10226. },
  10227. {
  10228. .playback = {
  10229. .stream_name = "RX CDC DMA4 Playback",
  10230. .aif_name = "RX_CDC_DMA_RX_4",
  10231. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10232. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10233. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10234. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10235. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10236. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10237. SNDRV_PCM_RATE_384000,
  10238. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10239. SNDRV_PCM_FMTBIT_S24_LE |
  10240. SNDRV_PCM_FMTBIT_S24_3LE |
  10241. SNDRV_PCM_FMTBIT_S32_LE,
  10242. .channels_min = 1,
  10243. .channels_max = 6,
  10244. .rate_min = 8000,
  10245. .rate_max = 384000,
  10246. },
  10247. .ops = &msm_dai_q6_cdc_dma_ops,
  10248. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_4,
  10249. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10250. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10251. },
  10252. {
  10253. .capture = {
  10254. .stream_name = "TX CDC DMA4 Capture",
  10255. .aif_name = "TX_CDC_DMA_TX_4",
  10256. .rates = SNDRV_PCM_RATE_8000 |
  10257. SNDRV_PCM_RATE_16000 |
  10258. SNDRV_PCM_RATE_32000 |
  10259. SNDRV_PCM_RATE_48000 |
  10260. SNDRV_PCM_RATE_96000 |
  10261. SNDRV_PCM_RATE_192000 |
  10262. SNDRV_PCM_RATE_384000,
  10263. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10264. SNDRV_PCM_FMTBIT_S24_LE |
  10265. SNDRV_PCM_FMTBIT_S24_3LE |
  10266. SNDRV_PCM_FMTBIT_S32_LE,
  10267. .channels_min = 1,
  10268. .channels_max = 8,
  10269. .rate_min = 8000,
  10270. .rate_max = 384000,
  10271. },
  10272. .ops = &msm_dai_q6_cdc_dma_ops,
  10273. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_4,
  10274. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10275. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10276. },
  10277. {
  10278. .playback = {
  10279. .stream_name = "RX CDC DMA5 Playback",
  10280. .aif_name = "RX_CDC_DMA_RX_5",
  10281. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10282. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10283. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10284. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10285. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10286. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10287. SNDRV_PCM_RATE_384000,
  10288. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10289. SNDRV_PCM_FMTBIT_S24_LE |
  10290. SNDRV_PCM_FMTBIT_S24_3LE |
  10291. SNDRV_PCM_FMTBIT_S32_LE,
  10292. .channels_min = 1,
  10293. .channels_max = 1,
  10294. .rate_min = 8000,
  10295. .rate_max = 384000,
  10296. },
  10297. .ops = &msm_dai_q6_cdc_dma_ops,
  10298. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_5,
  10299. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10300. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10301. },
  10302. {
  10303. .capture = {
  10304. .stream_name = "TX CDC DMA5 Capture",
  10305. .aif_name = "TX_CDC_DMA_TX_5",
  10306. .rates = SNDRV_PCM_RATE_8000 |
  10307. SNDRV_PCM_RATE_16000 |
  10308. SNDRV_PCM_RATE_32000 |
  10309. SNDRV_PCM_RATE_48000 |
  10310. SNDRV_PCM_RATE_96000 |
  10311. SNDRV_PCM_RATE_192000 |
  10312. SNDRV_PCM_RATE_384000,
  10313. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10314. SNDRV_PCM_FMTBIT_S24_LE |
  10315. SNDRV_PCM_FMTBIT_S24_3LE |
  10316. SNDRV_PCM_FMTBIT_S32_LE,
  10317. .channels_min = 1,
  10318. .channels_max = 4,
  10319. .rate_min = 8000,
  10320. .rate_max = 384000,
  10321. },
  10322. .ops = &msm_dai_q6_cdc_dma_ops,
  10323. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_5,
  10324. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10325. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10326. },
  10327. {
  10328. .playback = {
  10329. .stream_name = "RX CDC DMA6 Playback",
  10330. .aif_name = "RX_CDC_DMA_RX_6",
  10331. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10332. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10333. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10334. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10335. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10336. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10337. SNDRV_PCM_RATE_384000,
  10338. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10339. SNDRV_PCM_FMTBIT_S24_LE |
  10340. SNDRV_PCM_FMTBIT_S24_3LE |
  10341. SNDRV_PCM_FMTBIT_S32_LE,
  10342. .channels_min = 1,
  10343. .channels_max = 4,
  10344. .rate_min = 8000,
  10345. .rate_max = 384000,
  10346. },
  10347. .ops = &msm_dai_q6_cdc_dma_ops,
  10348. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_6,
  10349. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10350. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10351. },
  10352. {
  10353. .playback = {
  10354. .stream_name = "RX CDC DMA7 Playback",
  10355. .aif_name = "RX_CDC_DMA_RX_7",
  10356. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  10357. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  10358. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  10359. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  10360. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  10361. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  10362. SNDRV_PCM_RATE_384000,
  10363. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10364. SNDRV_PCM_FMTBIT_S24_LE |
  10365. SNDRV_PCM_FMTBIT_S24_3LE |
  10366. SNDRV_PCM_FMTBIT_S32_LE,
  10367. .channels_min = 1,
  10368. .channels_max = 2,
  10369. .rate_min = 8000,
  10370. .rate_max = 384000,
  10371. },
  10372. .ops = &msm_dai_q6_cdc_dma_ops,
  10373. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_7,
  10374. .probe = msm_dai_q6_dai_cdc_dma_probe,
  10375. .remove = msm_dai_q6_dai_cdc_dma_remove,
  10376. },
  10377. };
  10378. static const struct snd_soc_component_driver msm_q6_cdc_dma_dai_component = {
  10379. .name = "msm-dai-cdc-dma-dev",
  10380. };
  10381. /* DT related probe for each codec DMA interface device */
  10382. static int msm_dai_q6_cdc_dma_dev_probe(struct platform_device *pdev)
  10383. {
  10384. const char *q6_cdc_dma_dev_id = "qcom,msm-dai-cdc-dma-dev-id";
  10385. u32 cdc_dma_id = 0;
  10386. int i;
  10387. int rc = 0;
  10388. struct msm_dai_q6_cdc_dma_dai_data *dai_data = NULL;
  10389. rc = of_property_read_u32(pdev->dev.of_node, q6_cdc_dma_dev_id,
  10390. &cdc_dma_id);
  10391. if (rc) {
  10392. dev_err(&pdev->dev,
  10393. "%s: missing 0x%x in dt node\n", __func__, cdc_dma_id);
  10394. return rc;
  10395. }
  10396. dev_dbg(&pdev->dev, "%s: dev name %s dev id 0x%x\n", __func__,
  10397. dev_name(&pdev->dev), cdc_dma_id);
  10398. pdev->id = cdc_dma_id;
  10399. dai_data = devm_kzalloc(&pdev->dev,
  10400. sizeof(struct msm_dai_q6_cdc_dma_dai_data),
  10401. GFP_KERNEL);
  10402. if (!dai_data)
  10403. return -ENOMEM;
  10404. rc = of_property_read_u32(pdev->dev.of_node,
  10405. "qcom,msm-dai-is-island-supported",
  10406. &dai_data->is_island_dai);
  10407. if (rc)
  10408. dev_dbg(&pdev->dev, "island supported entry not found\n");
  10409. dev_set_drvdata(&pdev->dev, dai_data);
  10410. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_cdc_dma_dai); i++) {
  10411. if (msm_dai_q6_cdc_dma_dai[i].id == cdc_dma_id) {
  10412. return snd_soc_register_component(&pdev->dev,
  10413. &msm_q6_cdc_dma_dai_component,
  10414. &msm_dai_q6_cdc_dma_dai[i], 1);
  10415. }
  10416. }
  10417. return -ENODEV;
  10418. }
  10419. static int msm_dai_q6_cdc_dma_dev_remove(struct platform_device *pdev)
  10420. {
  10421. snd_soc_unregister_component(&pdev->dev);
  10422. return 0;
  10423. }
  10424. static const struct of_device_id msm_dai_q6_cdc_dma_dev_dt_match[] = {
  10425. { .compatible = "qcom,msm-dai-cdc-dma-dev", },
  10426. { }
  10427. };
  10428. MODULE_DEVICE_TABLE(of, msm_dai_q6_cdc_dma_dev_dt_match);
  10429. static struct platform_driver msm_dai_q6_cdc_dma_driver = {
  10430. .probe = msm_dai_q6_cdc_dma_dev_probe,
  10431. .remove = msm_dai_q6_cdc_dma_dev_remove,
  10432. .driver = {
  10433. .name = "msm-dai-cdc-dma-dev",
  10434. .owner = THIS_MODULE,
  10435. .of_match_table = msm_dai_q6_cdc_dma_dev_dt_match,
  10436. },
  10437. };
  10438. /* DT related probe for codec DMA interface device group */
  10439. static int msm_dai_cdc_dma_q6_probe(struct platform_device *pdev)
  10440. {
  10441. int rc;
  10442. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  10443. if (rc) {
  10444. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  10445. __func__, rc);
  10446. } else
  10447. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  10448. return rc;
  10449. }
  10450. static int msm_dai_cdc_dma_q6_remove(struct platform_device *pdev)
  10451. {
  10452. of_platform_depopulate(&pdev->dev);
  10453. return 0;
  10454. }
  10455. static const struct of_device_id msm_dai_cdc_dma_dt_match[] = {
  10456. { .compatible = "qcom,msm-dai-cdc-dma", },
  10457. { }
  10458. };
  10459. MODULE_DEVICE_TABLE(of, msm_dai_cdc_dma_dt_match);
  10460. static struct platform_driver msm_dai_cdc_dma_q6 = {
  10461. .probe = msm_dai_cdc_dma_q6_probe,
  10462. .remove = msm_dai_cdc_dma_q6_remove,
  10463. .driver = {
  10464. .name = "msm-dai-cdc-dma",
  10465. .owner = THIS_MODULE,
  10466. .of_match_table = msm_dai_cdc_dma_dt_match,
  10467. },
  10468. };
  10469. int __init msm_dai_q6_init(void)
  10470. {
  10471. int rc;
  10472. rc = platform_driver_register(&msm_auxpcm_dev_driver);
  10473. if (rc) {
  10474. pr_err("%s: fail to register auxpcm dev driver", __func__);
  10475. goto fail;
  10476. }
  10477. rc = platform_driver_register(&msm_dai_q6);
  10478. if (rc) {
  10479. pr_err("%s: fail to register dai q6 driver", __func__);
  10480. goto dai_q6_fail;
  10481. }
  10482. rc = platform_driver_register(&msm_dai_q6_dev);
  10483. if (rc) {
  10484. pr_err("%s: fail to register dai q6 dev driver", __func__);
  10485. goto dai_q6_dev_fail;
  10486. }
  10487. rc = platform_driver_register(&msm_dai_q6_mi2s_driver);
  10488. if (rc) {
  10489. pr_err("%s: fail to register dai MI2S dev drv\n", __func__);
  10490. goto dai_q6_mi2s_drv_fail;
  10491. }
  10492. rc = platform_driver_register(&msm_dai_mi2s_q6);
  10493. if (rc) {
  10494. pr_err("%s: fail to register dai MI2S\n", __func__);
  10495. goto dai_mi2s_q6_fail;
  10496. }
  10497. rc = platform_driver_register(&msm_dai_q6_spdif_driver);
  10498. if (rc) {
  10499. pr_err("%s: fail to register dai SPDIF\n", __func__);
  10500. goto dai_spdif_q6_fail;
  10501. }
  10502. rc = platform_driver_register(&msm_dai_q6_tdm_driver);
  10503. if (rc) {
  10504. pr_err("%s: fail to register dai TDM dev drv\n", __func__);
  10505. goto dai_q6_tdm_drv_fail;
  10506. }
  10507. rc = platform_driver_register(&msm_dai_tdm_q6);
  10508. if (rc) {
  10509. pr_err("%s: fail to register dai TDM\n", __func__);
  10510. goto dai_tdm_q6_fail;
  10511. }
  10512. rc = platform_driver_register(&msm_dai_q6_cdc_dma_driver);
  10513. if (rc) {
  10514. pr_err("%s: fail to register dai CDC DMA dev\n", __func__);
  10515. goto dai_cdc_dma_q6_dev_fail;
  10516. }
  10517. rc = platform_driver_register(&msm_dai_cdc_dma_q6);
  10518. if (rc) {
  10519. pr_err("%s: fail to register dai CDC DMA\n", __func__);
  10520. goto dai_cdc_dma_q6_fail;
  10521. }
  10522. return rc;
  10523. dai_cdc_dma_q6_fail:
  10524. platform_driver_unregister(&msm_dai_q6_cdc_dma_driver);
  10525. dai_cdc_dma_q6_dev_fail:
  10526. platform_driver_unregister(&msm_dai_tdm_q6);
  10527. dai_tdm_q6_fail:
  10528. platform_driver_unregister(&msm_dai_q6_tdm_driver);
  10529. dai_q6_tdm_drv_fail:
  10530. platform_driver_unregister(&msm_dai_q6_spdif_driver);
  10531. dai_spdif_q6_fail:
  10532. platform_driver_unregister(&msm_dai_mi2s_q6);
  10533. dai_mi2s_q6_fail:
  10534. platform_driver_unregister(&msm_dai_q6_mi2s_driver);
  10535. dai_q6_mi2s_drv_fail:
  10536. platform_driver_unregister(&msm_dai_q6_dev);
  10537. dai_q6_dev_fail:
  10538. platform_driver_unregister(&msm_dai_q6);
  10539. dai_q6_fail:
  10540. platform_driver_unregister(&msm_auxpcm_dev_driver);
  10541. fail:
  10542. return rc;
  10543. }
  10544. void msm_dai_q6_exit(void)
  10545. {
  10546. platform_driver_unregister(&msm_dai_cdc_dma_q6);
  10547. platform_driver_unregister(&msm_dai_q6_cdc_dma_driver);
  10548. platform_driver_unregister(&msm_dai_tdm_q6);
  10549. platform_driver_unregister(&msm_dai_q6_tdm_driver);
  10550. platform_driver_unregister(&msm_dai_q6_spdif_driver);
  10551. platform_driver_unregister(&msm_dai_mi2s_q6);
  10552. platform_driver_unregister(&msm_dai_q6_mi2s_driver);
  10553. platform_driver_unregister(&msm_dai_q6_dev);
  10554. platform_driver_unregister(&msm_dai_q6);
  10555. platform_driver_unregister(&msm_auxpcm_dev_driver);
  10556. }
  10557. /* Module information */
  10558. MODULE_DESCRIPTION("MSM DSP DAI driver");
  10559. MODULE_LICENSE("GPL v2");