hal_rx.h 100 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349
  1. /*
  2. * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_RX_H_
  19. #define _HAL_RX_H_
  20. #include <hal_internal.h>
  21. #define HAL_RX_OFFSET(block, field) block##_##field##_OFFSET
  22. #define HAL_RX_LSB(block, field) block##_##field##_LSB
  23. #define HAL_RX_MASk(block, field) block##_##field##_MASK
  24. #define HAL_RX_GET(_ptr, block, field) \
  25. (((*((volatile uint32_t *)_ptr + (HAL_RX_OFFSET(block, field)>>2))) & \
  26. HAL_RX_MASk(block, field)) >> \
  27. HAL_RX_LSB(block, field))
  28. #ifdef NO_RX_PKT_HDR_TLV
  29. /* RX_BUFFER_SIZE = 1536 data bytes + 256 RX TLV bytes. We are avoiding
  30. * 128 bytes of RX_PKT_HEADER_TLV.
  31. */
  32. #define RX_BUFFER_SIZE 1792
  33. #else
  34. /* RX_BUFFER_SIZE = 1536 data bytes + 384 RX TLV bytes + some spare bytes */
  35. #define RX_BUFFER_SIZE 2048
  36. #endif
  37. enum {
  38. HAL_HW_RX_DECAP_FORMAT_RAW = 0,
  39. HAL_HW_RX_DECAP_FORMAT_NWIFI,
  40. HAL_HW_RX_DECAP_FORMAT_ETH2,
  41. HAL_HW_RX_DECAP_FORMAT_8023,
  42. };
  43. /**
  44. * struct hal_wbm_err_desc_info: structure to hold wbm error codes and reasons
  45. *
  46. * @reo_psh_rsn: REO push reason
  47. * @reo_err_code: REO Error code
  48. * @rxdma_psh_rsn: RXDMA push reason
  49. * @rxdma_err_code: RXDMA Error code
  50. * @reserved_1: Reserved bits
  51. * @wbm_err_src: WBM error source
  52. * @pool_id: pool ID, indicates which rxdma pool
  53. * @reserved_2: Reserved bits
  54. */
  55. struct hal_wbm_err_desc_info {
  56. uint16_t reo_psh_rsn:2,
  57. reo_err_code:5,
  58. rxdma_psh_rsn:2,
  59. rxdma_err_code:5,
  60. reserved_1:2;
  61. uint8_t wbm_err_src:3,
  62. pool_id:2,
  63. reserved_2:3;
  64. };
  65. /**
  66. * enum hal_reo_error_code: Enum which encapsulates "reo_push_reason"
  67. *
  68. * @ HAL_REO_ERROR_DETECTED: Packets arrived because of an error detected
  69. * @ HAL_REO_ROUTING_INSTRUCTION: Packets arrived because of REO routing
  70. */
  71. enum hal_reo_error_status {
  72. HAL_REO_ERROR_DETECTED = 0,
  73. HAL_REO_ROUTING_INSTRUCTION = 1,
  74. };
  75. /**
  76. * @msdu_flags: [0] first_msdu_in_mpdu
  77. * [1] last_msdu_in_mpdu
  78. * [2] msdu_continuation - MSDU spread across buffers
  79. * [23] sa_is_valid - SA match in peer table
  80. * [24] sa_idx_timeout - Timeout while searching for SA match
  81. * [25] da_is_valid - Used to identtify intra-bss forwarding
  82. * [26] da_is_MCBC
  83. * [27] da_idx_timeout - Timeout while searching for DA match
  84. *
  85. */
  86. struct hal_rx_msdu_desc_info {
  87. uint32_t msdu_flags;
  88. uint16_t msdu_len; /* 14 bits for length */
  89. };
  90. /**
  91. * enum hal_rx_msdu_desc_flags: Enum for flags in MSDU_DESC_INFO
  92. *
  93. * @ HAL_MSDU_F_FIRST_MSDU_IN_MPDU: First MSDU in MPDU
  94. * @ HAL_MSDU_F_LAST_MSDU_IN_MPDU: Last MSDU in MPDU
  95. * @ HAL_MSDU_F_MSDU_CONTINUATION: MSDU continuation
  96. * @ HAL_MSDU_F_SA_IS_VALID: Found match for SA in AST
  97. * @ HAL_MSDU_F_SA_IDX_TIMEOUT: AST search for SA timed out
  98. * @ HAL_MSDU_F_DA_IS_VALID: Found match for DA in AST
  99. * @ HAL_MSDU_F_DA_IS_MCBC: DA is MC/BC address
  100. * @ HAL_MSDU_F_DA_IDX_TIMEOUT: AST search for DA timed out
  101. */
  102. enum hal_rx_msdu_desc_flags {
  103. HAL_MSDU_F_FIRST_MSDU_IN_MPDU = (0x1 << 0),
  104. HAL_MSDU_F_LAST_MSDU_IN_MPDU = (0x1 << 1),
  105. HAL_MSDU_F_MSDU_CONTINUATION = (0x1 << 2),
  106. HAL_MSDU_F_SA_IS_VALID = (0x1 << 23),
  107. HAL_MSDU_F_SA_IDX_TIMEOUT = (0x1 << 24),
  108. HAL_MSDU_F_DA_IS_VALID = (0x1 << 25),
  109. HAL_MSDU_F_DA_IS_MCBC = (0x1 << 26),
  110. HAL_MSDU_F_DA_IDX_TIMEOUT = (0x1 << 27)
  111. };
  112. /*
  113. * @msdu_count: no. of msdus in the MPDU
  114. * @mpdu_seq: MPDU sequence number
  115. * @mpdu_flags [0] Fragment flag
  116. * [1] MPDU_retry_bit
  117. * [2] AMPDU flag
  118. * [3] raw_ampdu
  119. * @peer_meta_data: Upper bits containing peer id, vdev id
  120. */
  121. struct hal_rx_mpdu_desc_info {
  122. uint16_t msdu_count;
  123. uint16_t mpdu_seq; /* 12 bits for length */
  124. uint32_t mpdu_flags;
  125. uint32_t peer_meta_data; /* sw progamed meta-data:MAC Id & peer Id */
  126. };
  127. /**
  128. * enum hal_rx_mpdu_desc_flags: Enum for flags in MPDU_DESC_INFO
  129. *
  130. * @ HAL_MPDU_F_FRAGMENT: Fragmented MPDU (802.11 fragemtation)
  131. * @ HAL_MPDU_F_RETRY_BIT: Retry bit is set in FC of MPDU
  132. * @ HAL_MPDU_F_AMPDU_FLAG: MPDU received as part of A-MPDU
  133. * @ HAL_MPDU_F_RAW_AMPDU: MPDU is a Raw MDPU
  134. */
  135. enum hal_rx_mpdu_desc_flags {
  136. HAL_MPDU_F_FRAGMENT = (0x1 << 20),
  137. HAL_MPDU_F_RETRY_BIT = (0x1 << 21),
  138. HAL_MPDU_F_AMPDU_FLAG = (0x1 << 22),
  139. HAL_MPDU_F_RAW_AMPDU = (0x1 << 30)
  140. };
  141. /**
  142. * enum hal_rx_ret_buf_manager: Enum for return_buffer_manager field in
  143. * BUFFER_ADDR_INFO structure
  144. *
  145. * @ HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
  146. * @ HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
  147. * descriptor list
  148. * @ HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
  149. * @ HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
  150. * @ HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
  151. * @ HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
  152. * @ HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
  153. */
  154. enum hal_rx_ret_buf_manager {
  155. HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST = 0,
  156. HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST = 1,
  157. HAL_RX_BUF_RBM_FW_BM = 2,
  158. HAL_RX_BUF_RBM_SW0_BM = 3,
  159. HAL_RX_BUF_RBM_SW1_BM = 4,
  160. HAL_RX_BUF_RBM_SW2_BM = 5,
  161. HAL_RX_BUF_RBM_SW3_BM = 6,
  162. };
  163. /*
  164. * Given the offset of a field in bytes, returns uint8_t *
  165. */
  166. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  167. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  168. /*
  169. * Given the offset of a field in bytes, returns uint32_t *
  170. */
  171. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  172. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  173. #define _HAL_MS(_word, _mask, _shift) \
  174. (((_word) & (_mask)) >> (_shift))
  175. /*
  176. * macro to set the LSW of the nbuf data physical address
  177. * to the rxdma ring entry
  178. */
  179. #define HAL_RXDMA_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  180. ((*(((unsigned int *) buff_addr_info) + \
  181. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  182. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  183. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  184. /*
  185. * macro to set the LSB of MSW of the nbuf data physical address
  186. * to the rxdma ring entry
  187. */
  188. #define HAL_RXDMA_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  189. ((*(((unsigned int *) buff_addr_info) + \
  190. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  191. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  192. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  193. /*
  194. * macro to set the cookie into the rxdma ring entry
  195. */
  196. #define HAL_RXDMA_COOKIE_SET(buff_addr_info, cookie) \
  197. ((*(((unsigned int *) buff_addr_info) + \
  198. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) &= \
  199. ~BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK); \
  200. ((*(((unsigned int *) buff_addr_info) + \
  201. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  202. (cookie << BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB) & \
  203. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK)
  204. /*
  205. * macro to set the manager into the rxdma ring entry
  206. */
  207. #define HAL_RXDMA_MANAGER_SET(buff_addr_info, manager) \
  208. ((*(((unsigned int *) buff_addr_info) + \
  209. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) &= \
  210. ~BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK); \
  211. ((*(((unsigned int *) buff_addr_info) + \
  212. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) |= \
  213. (manager << BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB) & \
  214. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK)
  215. #define HAL_RX_ERROR_STATUS_GET(reo_desc) \
  216. (_HAL_MS((*_OFFSET_TO_WORD_PTR(reo_desc, \
  217. REO_DESTINATION_RING_7_REO_PUSH_REASON_OFFSET)),\
  218. REO_DESTINATION_RING_7_REO_PUSH_REASON_MASK, \
  219. REO_DESTINATION_RING_7_REO_PUSH_REASON_LSB))
  220. #define HAL_RX_BUF_COOKIE_GET(buff_addr_info) \
  221. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  222. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET)), \
  223. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK, \
  224. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB))
  225. #define HAL_RX_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  226. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  227. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET)), \
  228. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK, \
  229. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB))
  230. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  231. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  232. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  233. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  234. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  235. #define HAL_RX_BUF_RBM_GET(buff_addr_info) \
  236. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  237. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET)),\
  238. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK, \
  239. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB))
  240. /* TODO: Convert the following structure fields accesseses to offsets */
  241. #define HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_desc) \
  242. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  243. (((struct reo_destination_ring *) \
  244. reo_desc)->buf_or_link_desc_addr_info)))
  245. #define HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_desc) \
  246. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  247. (((struct reo_destination_ring *) \
  248. reo_desc)->buf_or_link_desc_addr_info)))
  249. #define HAL_RX_REO_BUF_COOKIE_GET(reo_desc) \
  250. (HAL_RX_BUF_COOKIE_GET(& \
  251. (((struct reo_destination_ring *) \
  252. reo_desc)->buf_or_link_desc_addr_info)))
  253. #define HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info_ptr) \
  254. ((mpdu_info_ptr \
  255. [RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_OFFSET >> 2] & \
  256. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_MASK) >> \
  257. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_LSB)
  258. #define HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info_ptr) \
  259. ((mpdu_info_ptr \
  260. [RX_MPDU_DESC_INFO_1_PEER_META_DATA_OFFSET >> 2] & \
  261. RX_MPDU_DESC_INFO_1_PEER_META_DATA_MASK) >> \
  262. RX_MPDU_DESC_INFO_1_PEER_META_DATA_LSB)
  263. #define HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info_ptr) \
  264. ((mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MSDU_COUNT_OFFSET >> 2] & \
  265. RX_MPDU_DESC_INFO_0_MSDU_COUNT_MASK) >> \
  266. RX_MPDU_DESC_INFO_0_MSDU_COUNT_LSB)
  267. #define HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) \
  268. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_OFFSET >> 2] & \
  269. RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_MASK)
  270. #define HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) \
  271. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_OFFSET >> 2] & \
  272. RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_MASK)
  273. #define HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) \
  274. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_AMPDU_FLAG_OFFSET >> 2] & \
  275. RX_MPDU_DESC_INFO_0_AMPDU_FLAG_MASK)
  276. #define HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr) \
  277. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_RAW_MPDU_OFFSET >> 2] & \
  278. RX_MPDU_DESC_INFO_0_RAW_MPDU_MASK)
  279. #define HAL_RX_MPDU_FLAGS_GET(mpdu_info_ptr) \
  280. (HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) | \
  281. HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) | \
  282. HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) | \
  283. HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr))
  284. #define HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info_ptr) \
  285. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  286. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_OFFSET)), \
  287. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_MASK, \
  288. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_LSB))
  289. /*
  290. * NOTE: None of the following _GET macros need a right
  291. * shift by the corresponding _LSB. This is because, they are
  292. * finally taken and "OR'ed" into a single word again.
  293. */
  294. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  295. ((*(((uint32_t *)msdu_info_ptr) + \
  296. (RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  297. (val << RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_LSB) & \
  298. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  299. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  300. ((*(((uint32_t *)msdu_info_ptr) + \
  301. (RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  302. (val << RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_LSB) & \
  303. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  304. #define HAL_RX_MSDU_CONTINUATION_FLAG_SET(msdu_info_ptr, val) \
  305. ((*(((uint32_t *)msdu_info_ptr) + \
  306. (RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET >> 2))) |= \
  307. (val << RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_LSB) & \
  308. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  309. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  310. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  311. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  312. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  313. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  314. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  315. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  316. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  317. #define HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) \
  318. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  319. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET)) & \
  320. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  321. #define HAL_RX_MSDU_REO_DST_IND_GET(msdu_info_ptr) \
  322. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  323. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_OFFSET)), \
  324. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_MASK, \
  325. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_LSB))
  326. #define HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  327. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  328. RX_MSDU_DESC_INFO_0_SA_IS_VALID_OFFSET)) & \
  329. RX_MSDU_DESC_INFO_0_SA_IS_VALID_MASK)
  330. #define HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  331. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  332. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_OFFSET)) & \
  333. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_MASK)
  334. #define HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  335. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  336. RX_MSDU_DESC_INFO_0_DA_IS_VALID_OFFSET)) & \
  337. RX_MSDU_DESC_INFO_0_DA_IS_VALID_MASK)
  338. #define HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) \
  339. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  340. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_OFFSET)) & \
  341. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_MASK)
  342. #define HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  343. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  344. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_OFFSET)) & \
  345. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_MASK)
  346. #define HAL_RX_MSDU_FLAGS_GET(msdu_info_ptr) \
  347. (HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  348. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  349. HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) | \
  350. HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  351. HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) | \
  352. HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  353. HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) | \
  354. HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr))
  355. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  356. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  357. RX_MPDU_INFO_4_PN_31_0_OFFSET)), \
  358. RX_MPDU_INFO_4_PN_31_0_MASK, \
  359. RX_MPDU_INFO_4_PN_31_0_LSB))
  360. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  361. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  362. RX_MPDU_INFO_5_PN_63_32_OFFSET)), \
  363. RX_MPDU_INFO_5_PN_63_32_MASK, \
  364. RX_MPDU_INFO_5_PN_63_32_LSB))
  365. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  366. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  367. RX_MPDU_INFO_6_PN_95_64_OFFSET)), \
  368. RX_MPDU_INFO_6_PN_95_64_MASK, \
  369. RX_MPDU_INFO_6_PN_95_64_LSB))
  370. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  371. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  372. RX_MPDU_INFO_7_PN_127_96_OFFSET)), \
  373. RX_MPDU_INFO_7_PN_127_96_MASK, \
  374. RX_MPDU_INFO_7_PN_127_96_LSB))
  375. #define HAL_RX_MPDU_ENCRYPT_TYPE_GET(_rx_mpdu_info) \
  376. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  377. RX_MPDU_INFO_3_ENCRYPT_TYPE_OFFSET)), \
  378. RX_MPDU_INFO_3_ENCRYPT_TYPE_MASK, \
  379. RX_MPDU_INFO_3_ENCRYPT_TYPE_LSB))
  380. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  381. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  382. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  383. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  384. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_LSB))
  385. #define HAL_RX_FLD_SET(_ptr, _wrd, _field, _val) \
  386. (*(uint32_t *)(((uint8_t *)_ptr) + \
  387. _wrd ## _ ## _field ## _OFFSET) |= \
  388. ((_val << _wrd ## _ ## _field ## _LSB) & \
  389. _wrd ## _ ## _field ## _MASK))
  390. #define HAL_RX_UNIFORM_HDR_SET(_rx_msdu_link, _field, _val) \
  391. HAL_RX_FLD_SET(_rx_msdu_link, UNIFORM_DESCRIPTOR_HEADER_0, \
  392. _field, _val)
  393. #define HAL_RX_MSDU_DESC_INFO_SET(_msdu_info_ptr, _field, _val) \
  394. HAL_RX_FLD_SET(_msdu_info_ptr, RX_MSDU_DESC_INFO_0, \
  395. _field, _val)
  396. #define HAL_RX_MPDU_DESC_INFO_SET(_mpdu_info_ptr, _field, _val) \
  397. HAL_RX_FLD_SET(_mpdu_info_ptr, RX_MPDU_DESC_INFO_0, \
  398. _field, _val)
  399. static inline void hal_rx_mpdu_desc_info_get(void *desc_addr,
  400. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  401. {
  402. struct reo_destination_ring *reo_dst_ring;
  403. uint32_t *mpdu_info;
  404. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  405. mpdu_info = (uint32_t *)&reo_dst_ring->rx_mpdu_desc_info_details;
  406. mpdu_desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  407. mpdu_desc_info->mpdu_seq = HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info);
  408. mpdu_desc_info->mpdu_flags = HAL_RX_MPDU_FLAGS_GET(mpdu_info);
  409. mpdu_desc_info->peer_meta_data =
  410. HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info);
  411. }
  412. /*
  413. * @ hal_rx_msdu_desc_info_get: Gets the flags related to MSDU desciptor.
  414. * @ Specifically flags needed are:
  415. * @ first_msdu_in_mpdu, last_msdu_in_mpdu,
  416. * @ msdu_continuation, sa_is_valid,
  417. * @ sa_idx_timeout, da_is_valid, da_idx_timeout,
  418. * @ da_is_MCBC
  419. *
  420. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to the current
  421. * @ descriptor
  422. * @ msdu_desc_info: Holds MSDU descriptor info from HAL Rx descriptor
  423. * @ Return: void
  424. */
  425. static inline void hal_rx_msdu_desc_info_get(void *desc_addr,
  426. struct hal_rx_msdu_desc_info *msdu_desc_info)
  427. {
  428. struct reo_destination_ring *reo_dst_ring;
  429. uint32_t *msdu_info;
  430. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  431. msdu_info = (uint32_t *)&reo_dst_ring->rx_msdu_desc_info_details;
  432. msdu_desc_info->msdu_flags = HAL_RX_MSDU_FLAGS_GET(msdu_info);
  433. msdu_desc_info->msdu_len = HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info);
  434. }
  435. /*
  436. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  437. * rxdma ring entry.
  438. * @rxdma_entry: descriptor entry
  439. * @paddr: physical address of nbuf data pointer.
  440. * @cookie: SW cookie used as a index to SW rx desc.
  441. * @manager: who owns the nbuf (host, NSS, etc...).
  442. *
  443. */
  444. static inline void hal_rxdma_buff_addr_info_set(void *rxdma_entry,
  445. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  446. {
  447. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  448. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  449. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  450. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  451. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  452. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  453. }
  454. /*
  455. * Structures & Macros to obtain fields from the TLV's in the Rx packet
  456. * pre-header.
  457. */
  458. /*
  459. * Every Rx packet starts at an offset from the top of the buffer.
  460. * If the host hasn't subscribed to any specific TLV, there is
  461. * still space reserved for the following TLV's from the start of
  462. * the buffer:
  463. * -- RX ATTENTION
  464. * -- RX MPDU START
  465. * -- RX MSDU START
  466. * -- RX MSDU END
  467. * -- RX MPDU END
  468. * -- RX PACKET HEADER (802.11)
  469. * If the host subscribes to any of the TLV's above, that TLV
  470. * if populated by the HW
  471. */
  472. #define NUM_DWORDS_TAG 1
  473. /* By default the packet header TLV is 128 bytes */
  474. #define NUM_OF_BYTES_RX_802_11_HDR_TLV 128
  475. #define NUM_OF_DWORDS_RX_802_11_HDR_TLV \
  476. (NUM_OF_BYTES_RX_802_11_HDR_TLV >> 2)
  477. #define RX_PKT_OFFSET_WORDS \
  478. ( \
  479. NUM_OF_DWORDS_RX_ATTENTION + NUM_DWORDS_TAG \
  480. NUM_OF_DWORDS_RX_MPDU_START + NUM_DWORDS_TAG \
  481. NUM_OF_DWORDS_RX_MSDU_START + NUM_DWORDS_TAG \
  482. NUM_OF_DWORDS_RX_MSDU_END + NUM_DWORDS_TAG \
  483. NUM_OF_DWORDS_RX_MPDU_END + NUM_DWORDS_TAG \
  484. NUM_OF_DWORDS_RX_802_11_HDR_TLV + NUM_DWORDS_TAG \
  485. )
  486. #define RX_PKT_OFFSET_BYTES \
  487. (RX_PKT_OFFSET_WORDS << 2)
  488. #define RX_PKT_HDR_TLV_LEN 120
  489. /*
  490. * Each RX descriptor TLV is preceded by 1 DWORD "tag"
  491. */
  492. struct rx_attention_tlv {
  493. uint32_t tag;
  494. struct rx_attention rx_attn;
  495. };
  496. struct rx_mpdu_start_tlv {
  497. uint32_t tag;
  498. struct rx_mpdu_start rx_mpdu_start;
  499. };
  500. struct rx_msdu_start_tlv {
  501. uint32_t tag;
  502. struct rx_msdu_start rx_msdu_start;
  503. };
  504. struct rx_msdu_end_tlv {
  505. uint32_t tag;
  506. struct rx_msdu_end rx_msdu_end;
  507. };
  508. struct rx_mpdu_end_tlv {
  509. uint32_t tag;
  510. struct rx_mpdu_end rx_mpdu_end;
  511. };
  512. struct rx_pkt_hdr_tlv {
  513. uint32_t tag; /* 4 B */
  514. uint32_t phy_ppdu_id; /* 4 B */
  515. char rx_pkt_hdr[RX_PKT_HDR_TLV_LEN]; /* 120 B */
  516. };
  517. #define RXDMA_OPTIMIZATION
  518. #ifdef RXDMA_OPTIMIZATION
  519. /*
  520. * The RX_PADDING_BYTES is required so that the TLV's don't
  521. * spread across the 128 byte boundary
  522. * RXDMA optimization requires:
  523. * 1) MSDU_END & ATTENTION TLV's follow in that order
  524. * 2) TLV's don't span across 128 byte lines
  525. * 3) Rx Buffer is nicely aligned on the 128 byte boundary
  526. */
  527. #define RX_PADDING0_BYTES 4
  528. #define RX_PADDING1_BYTES 16
  529. struct rx_pkt_tlvs {
  530. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  531. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  532. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  533. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  534. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  535. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  536. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  537. #ifndef NO_RX_PKT_HDR_TLV
  538. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  539. #endif
  540. };
  541. #else /* RXDMA_OPTIMIZATION */
  542. struct rx_pkt_tlvs {
  543. struct rx_attention_tlv attn_tlv;
  544. struct rx_mpdu_start_tlv mpdu_start_tlv;
  545. struct rx_msdu_start_tlv msdu_start_tlv;
  546. struct rx_msdu_end_tlv msdu_end_tlv;
  547. struct rx_mpdu_end_tlv mpdu_end_tlv;
  548. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  549. };
  550. #endif /* RXDMA_OPTIMIZATION */
  551. #define RX_PKT_TLVS_LEN (sizeof(struct rx_pkt_tlvs))
  552. #ifdef NO_RX_PKT_HDR_TLV
  553. static inline uint8_t
  554. *hal_rx_pkt_hdr_get(uint8_t *buf)
  555. {
  556. return buf + RX_PKT_TLVS_LEN;
  557. }
  558. #else
  559. static inline uint8_t
  560. *hal_rx_pkt_hdr_get(uint8_t *buf)
  561. {
  562. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  563. return pkt_tlvs->pkt_hdr_tlv.rx_pkt_hdr;
  564. }
  565. #endif
  566. #define RX_PKT_TLV_OFFSET(field) qdf_offsetof(struct rx_pkt_tlvs, field)
  567. #define HAL_RX_PKT_TLV_MPDU_START_OFFSET(hal_soc) \
  568. RX_PKT_TLV_OFFSET(mpdu_start_tlv)
  569. #define HAL_RX_PKT_TLV_MPDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(mpdu_end_tlv)
  570. #define HAL_RX_PKT_TLV_MSDU_START_OFFSET(hal_soc) \
  571. RX_PKT_TLV_OFFSET(msdu_start_tlv)
  572. #define HAL_RX_PKT_TLV_MSDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(msdu_end_tlv)
  573. #define HAL_RX_PKT_TLV_ATTN_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(attn_tlv)
  574. #define HAL_RX_PKT_TLV_PKT_HDR_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(pkt_hdr_tlv)
  575. static inline uint8_t
  576. *hal_rx_padding0_get(uint8_t *buf)
  577. {
  578. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  579. return pkt_tlvs->rx_padding0;
  580. }
  581. /*
  582. * @ hal_rx_encryption_info_valid: Returns encryption type.
  583. *
  584. * @ buf: rx_tlv_hdr of the received packet
  585. * @ Return: encryption type
  586. */
  587. static inline uint32_t
  588. hal_rx_encryption_info_valid(uint8_t *buf)
  589. {
  590. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  591. struct rx_mpdu_start *mpdu_start =
  592. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  593. struct rx_mpdu_info *mpdu_info = &(mpdu_start->rx_mpdu_info_details);
  594. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  595. return encryption_info;
  596. }
  597. /*
  598. * @ hal_rx_print_pn: Prints the PN of rx packet.
  599. *
  600. * @ buf: rx_tlv_hdr of the received packet
  601. * @ Return: void
  602. */
  603. static inline void
  604. hal_rx_print_pn(uint8_t *buf)
  605. {
  606. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  607. struct rx_mpdu_start *mpdu_start =
  608. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  609. struct rx_mpdu_info *mpdu_info = &(mpdu_start->rx_mpdu_info_details);
  610. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  611. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  612. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  613. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  614. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  615. "PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  616. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  617. }
  618. /*
  619. * Get msdu_done bit from the RX_ATTENTION TLV
  620. */
  621. #define HAL_RX_ATTN_MSDU_DONE_GET(_rx_attn) \
  622. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  623. RX_ATTENTION_2_MSDU_DONE_OFFSET)), \
  624. RX_ATTENTION_2_MSDU_DONE_MASK, \
  625. RX_ATTENTION_2_MSDU_DONE_LSB))
  626. static inline uint32_t
  627. hal_rx_attn_msdu_done_get(uint8_t *buf)
  628. {
  629. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  630. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  631. uint32_t msdu_done;
  632. msdu_done = HAL_RX_ATTN_MSDU_DONE_GET(rx_attn);
  633. return msdu_done;
  634. }
  635. #define HAL_RX_ATTN_FIRST_MPDU_GET(_rx_attn) \
  636. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  637. RX_ATTENTION_1_FIRST_MPDU_OFFSET)), \
  638. RX_ATTENTION_1_FIRST_MPDU_MASK, \
  639. RX_ATTENTION_1_FIRST_MPDU_LSB))
  640. /*
  641. * hal_rx_attn_first_mpdu_get(): get fist_mpdu bit from rx attention
  642. * @buf: pointer to rx_pkt_tlvs
  643. *
  644. * reutm: uint32_t(first_msdu)
  645. */
  646. static inline uint32_t
  647. hal_rx_attn_first_mpdu_get(uint8_t *buf)
  648. {
  649. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  650. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  651. uint32_t first_mpdu;
  652. first_mpdu = HAL_RX_ATTN_FIRST_MPDU_GET(rx_attn);
  653. return first_mpdu;
  654. }
  655. #define HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(_rx_attn) \
  656. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  657. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_OFFSET)), \
  658. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_MASK, \
  659. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_LSB))
  660. /*
  661. * hal_rx_attn_tcp_udp_cksum_fail_get(): get tcp_udp cksum fail bit
  662. * from rx attention
  663. * @buf: pointer to rx_pkt_tlvs
  664. *
  665. * Return: tcp_udp_cksum_fail
  666. */
  667. static inline bool
  668. hal_rx_attn_tcp_udp_cksum_fail_get(uint8_t *buf)
  669. {
  670. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  671. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  672. bool tcp_udp_cksum_fail;
  673. tcp_udp_cksum_fail = HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(rx_attn);
  674. return tcp_udp_cksum_fail;
  675. }
  676. #define HAL_RX_ATTN_IP_CKSUM_FAIL_GET(_rx_attn) \
  677. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  678. RX_ATTENTION_1_IP_CHKSUM_FAIL_OFFSET)), \
  679. RX_ATTENTION_1_IP_CHKSUM_FAIL_MASK, \
  680. RX_ATTENTION_1_IP_CHKSUM_FAIL_LSB))
  681. /*
  682. * hal_rx_attn_ip_cksum_fail_get(): get ip cksum fail bit
  683. * from rx attention
  684. * @buf: pointer to rx_pkt_tlvs
  685. *
  686. * Return: ip_cksum_fail
  687. */
  688. static inline bool
  689. hal_rx_attn_ip_cksum_fail_get(uint8_t *buf)
  690. {
  691. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  692. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  693. bool ip_cksum_fail;
  694. ip_cksum_fail = HAL_RX_ATTN_IP_CKSUM_FAIL_GET(rx_attn);
  695. return ip_cksum_fail;
  696. }
  697. #define HAL_RX_ATTN_PHY_PPDU_ID_GET(_rx_attn) \
  698. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  699. RX_ATTENTION_0_PHY_PPDU_ID_OFFSET)), \
  700. RX_ATTENTION_0_PHY_PPDU_ID_MASK, \
  701. RX_ATTENTION_0_PHY_PPDU_ID_LSB))
  702. /*
  703. * hal_rx_attn_phy_ppdu_id_get(): get phy_ppdu_id value
  704. * from rx attention
  705. * @buf: pointer to rx_pkt_tlvs
  706. *
  707. * Return: phy_ppdu_id
  708. */
  709. static inline uint16_t
  710. hal_rx_attn_phy_ppdu_id_get(uint8_t *buf)
  711. {
  712. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  713. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  714. uint16_t phy_ppdu_id;
  715. phy_ppdu_id = HAL_RX_ATTN_PHY_PPDU_ID_GET(rx_attn);
  716. return phy_ppdu_id;
  717. }
  718. #define HAL_RX_ATTN_CCE_MATCH_GET(_rx_attn) \
  719. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  720. RX_ATTENTION_1_CCE_MATCH_OFFSET)), \
  721. RX_ATTENTION_1_CCE_MATCH_MASK, \
  722. RX_ATTENTION_1_CCE_MATCH_LSB))
  723. /*
  724. * hal_rx_msdu_cce_match_get(): get CCE match bit
  725. * from rx attention
  726. * @buf: pointer to rx_pkt_tlvs
  727. * Return: CCE match value
  728. */
  729. static inline bool
  730. hal_rx_msdu_cce_match_get(uint8_t *buf)
  731. {
  732. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  733. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  734. bool cce_match_val;
  735. cce_match_val = HAL_RX_ATTN_CCE_MATCH_GET(rx_attn);
  736. return cce_match_val;
  737. }
  738. /*
  739. * Get peer_meta_data from RX_MPDU_INFO within RX_MPDU_START
  740. */
  741. #define HAL_RX_MPDU_PEER_META_DATA_GET(_rx_mpdu_info) \
  742. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  743. RX_MPDU_INFO_8_PEER_META_DATA_OFFSET)), \
  744. RX_MPDU_INFO_8_PEER_META_DATA_MASK, \
  745. RX_MPDU_INFO_8_PEER_META_DATA_LSB))
  746. static inline uint32_t
  747. hal_rx_mpdu_peer_meta_data_get(uint8_t *buf)
  748. {
  749. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  750. struct rx_mpdu_start *mpdu_start =
  751. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  752. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  753. uint32_t peer_meta_data;
  754. peer_meta_data = HAL_RX_MPDU_PEER_META_DATA_GET(mpdu_info);
  755. return peer_meta_data;
  756. }
  757. #define HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(_rx_mpdu_info) \
  758. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  759. RX_MPDU_INFO_12_AMPDU_FLAG_OFFSET)), \
  760. RX_MPDU_INFO_12_AMPDU_FLAG_MASK, \
  761. RX_MPDU_INFO_12_AMPDU_FLAG_LSB))
  762. /**
  763. * hal_rx_mpdu_info_ampdu_flag_get(): get ampdu flag bit
  764. * from rx mpdu info
  765. * @buf: pointer to rx_pkt_tlvs
  766. *
  767. * Return: ampdu flag
  768. */
  769. static inline bool
  770. hal_rx_mpdu_info_ampdu_flag_get(uint8_t *buf)
  771. {
  772. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  773. struct rx_mpdu_start *mpdu_start =
  774. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  775. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  776. bool ampdu_flag;
  777. ampdu_flag = HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(mpdu_info);
  778. return ampdu_flag;
  779. }
  780. #define HAL_RX_MPDU_PEER_META_DATA_SET(_rx_mpdu_info, peer_mdata) \
  781. ((*(((uint32_t *)_rx_mpdu_info) + \
  782. (RX_MPDU_INFO_8_PEER_META_DATA_OFFSET >> 2))) = \
  783. (peer_mdata << RX_MPDU_INFO_8_PEER_META_DATA_LSB) & \
  784. RX_MPDU_INFO_8_PEER_META_DATA_MASK)
  785. /*
  786. * @ hal_rx_mpdu_peer_meta_data_set: set peer meta data in RX mpdu start tlv
  787. *
  788. * @ buf: rx_tlv_hdr of the received packet
  789. * @ peer_mdata: peer meta data to be set.
  790. * @ Return: void
  791. */
  792. static inline void
  793. hal_rx_mpdu_peer_meta_data_set(uint8_t *buf, uint32_t peer_mdata)
  794. {
  795. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  796. struct rx_mpdu_start *mpdu_start =
  797. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  798. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  799. HAL_RX_MPDU_PEER_META_DATA_SET(mpdu_info, peer_mdata);
  800. }
  801. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  802. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  803. RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \
  804. RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \
  805. RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
  806. /**
  807. * LRO information needed from the TLVs
  808. */
  809. #define HAL_RX_TLV_GET_LRO_ELIGIBLE(buf) \
  810. (_HAL_MS( \
  811. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  812. msdu_end_tlv.rx_msdu_end), \
  813. RX_MSDU_END_9_LRO_ELIGIBLE_OFFSET)), \
  814. RX_MSDU_END_9_LRO_ELIGIBLE_MASK, \
  815. RX_MSDU_END_9_LRO_ELIGIBLE_LSB))
  816. #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \
  817. (_HAL_MS( \
  818. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  819. msdu_end_tlv.rx_msdu_end), \
  820. RX_MSDU_END_1_TCP_UDP_CHKSUM_OFFSET)), \
  821. RX_MSDU_END_1_TCP_UDP_CHKSUM_MASK, \
  822. RX_MSDU_END_1_TCP_UDP_CHKSUM_LSB))
  823. #define HAL_RX_TLV_GET_TCP_ACK(buf) \
  824. (_HAL_MS( \
  825. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  826. msdu_end_tlv.rx_msdu_end), \
  827. RX_MSDU_END_8_TCP_ACK_NUMBER_OFFSET)), \
  828. RX_MSDU_END_8_TCP_ACK_NUMBER_MASK, \
  829. RX_MSDU_END_8_TCP_ACK_NUMBER_LSB))
  830. #define HAL_RX_TLV_GET_TCP_SEQ(buf) \
  831. (_HAL_MS( \
  832. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  833. msdu_end_tlv.rx_msdu_end), \
  834. RX_MSDU_END_7_TCP_SEQ_NUMBER_OFFSET)), \
  835. RX_MSDU_END_7_TCP_SEQ_NUMBER_MASK, \
  836. RX_MSDU_END_7_TCP_SEQ_NUMBER_LSB))
  837. #define HAL_RX_TLV_GET_TCP_WIN(buf) \
  838. (_HAL_MS( \
  839. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  840. msdu_end_tlv.rx_msdu_end), \
  841. RX_MSDU_END_9_WINDOW_SIZE_OFFSET)), \
  842. RX_MSDU_END_9_WINDOW_SIZE_MASK, \
  843. RX_MSDU_END_9_WINDOW_SIZE_LSB))
  844. #define HAL_RX_TLV_GET_TCP_PURE_ACK(buf) \
  845. (_HAL_MS( \
  846. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  847. msdu_start_tlv.rx_msdu_start), \
  848. RX_MSDU_START_2_TCP_ONLY_ACK_OFFSET)), \
  849. RX_MSDU_START_2_TCP_ONLY_ACK_MASK, \
  850. RX_MSDU_START_2_TCP_ONLY_ACK_LSB))
  851. #define HAL_RX_TLV_GET_TCP_PROTO(buf) \
  852. (_HAL_MS( \
  853. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  854. msdu_start_tlv.rx_msdu_start), \
  855. RX_MSDU_START_2_TCP_PROTO_OFFSET)), \
  856. RX_MSDU_START_2_TCP_PROTO_MASK, \
  857. RX_MSDU_START_2_TCP_PROTO_LSB))
  858. #define HAL_RX_TLV_GET_IPV6(buf) \
  859. (_HAL_MS( \
  860. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  861. msdu_start_tlv.rx_msdu_start), \
  862. RX_MSDU_START_2_IPV6_PROTO_OFFSET)), \
  863. RX_MSDU_START_2_IPV6_PROTO_MASK, \
  864. RX_MSDU_START_2_IPV6_PROTO_LSB))
  865. #define HAL_RX_TLV_GET_IP_OFFSET(buf) \
  866. (_HAL_MS( \
  867. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  868. msdu_start_tlv.rx_msdu_start), \
  869. RX_MSDU_START_1_L3_OFFSET_OFFSET)), \
  870. RX_MSDU_START_1_L3_OFFSET_MASK, \
  871. RX_MSDU_START_1_L3_OFFSET_LSB))
  872. #define HAL_RX_TLV_GET_TCP_OFFSET(buf) \
  873. (_HAL_MS( \
  874. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  875. msdu_start_tlv.rx_msdu_start), \
  876. RX_MSDU_START_1_L4_OFFSET_OFFSET)), \
  877. RX_MSDU_START_1_L4_OFFSET_MASK, \
  878. RX_MSDU_START_1_L4_OFFSET_LSB))
  879. #define HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(buf) \
  880. (_HAL_MS( \
  881. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  882. msdu_start_tlv.rx_msdu_start), \
  883. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  884. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  885. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  886. /**
  887. * hal_rx_msdu_end_l3_hdr_padding_get(): API to get the
  888. * l3_header padding from rx_msdu_end TLV
  889. *
  890. * @ buf: pointer to the start of RX PKT TLV headers
  891. * Return: number of l3 header padding bytes
  892. */
  893. static inline uint32_t
  894. hal_rx_msdu_end_l3_hdr_padding_get(uint8_t *buf)
  895. {
  896. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  897. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  898. uint32_t l3_header_padding;
  899. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  900. return l3_header_padding;
  901. }
  902. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  903. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  904. RX_MSDU_END_13_SA_IDX_OFFSET)), \
  905. RX_MSDU_END_13_SA_IDX_MASK, \
  906. RX_MSDU_END_13_SA_IDX_LSB))
  907. /**
  908. * hal_rx_msdu_end_sa_idx_get(): API to get the
  909. * sa_idx from rx_msdu_end TLV
  910. *
  911. * @ buf: pointer to the start of RX PKT TLV headers
  912. * Return: sa_idx (SA AST index)
  913. */
  914. static inline uint16_t
  915. hal_rx_msdu_end_sa_idx_get(uint8_t *buf)
  916. {
  917. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  918. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  919. uint16_t sa_idx;
  920. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  921. return sa_idx;
  922. }
  923. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  924. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  925. RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \
  926. RX_MSDU_END_5_SA_IS_VALID_MASK, \
  927. RX_MSDU_END_5_SA_IS_VALID_LSB))
  928. /**
  929. * hal_rx_msdu_end_sa_is_valid_get(): API to get the
  930. * sa_is_valid bit from rx_msdu_end TLV
  931. *
  932. * @ buf: pointer to the start of RX PKT TLV headers
  933. * Return: sa_is_valid bit
  934. */
  935. static inline uint8_t
  936. hal_rx_msdu_end_sa_is_valid_get(uint8_t *buf)
  937. {
  938. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  939. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  940. uint8_t sa_is_valid;
  941. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  942. return sa_is_valid;
  943. }
  944. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  945. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  946. RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET)), \
  947. RX_MSDU_END_16_SA_SW_PEER_ID_MASK, \
  948. RX_MSDU_END_16_SA_SW_PEER_ID_LSB))
  949. /**
  950. * hal_rx_msdu_end_sa_sw_peer_id_get(): API to get the
  951. * sa_sw_peer_id from rx_msdu_end TLV
  952. *
  953. * @ buf: pointer to the start of RX PKT TLV headers
  954. * Return: sa_sw_peer_id index
  955. */
  956. static inline uint32_t
  957. hal_rx_msdu_end_sa_sw_peer_id_get(uint8_t *buf)
  958. {
  959. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  960. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  961. uint32_t sa_sw_peer_id;
  962. sa_sw_peer_id = HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  963. return sa_sw_peer_id;
  964. }
  965. #define HAL_RX_MSDU_START_MSDU_LEN_GET(_rx_msdu_start) \
  966. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  967. RX_MSDU_START_1_MSDU_LENGTH_OFFSET)), \
  968. RX_MSDU_START_1_MSDU_LENGTH_MASK, \
  969. RX_MSDU_START_1_MSDU_LENGTH_LSB))
  970. /**
  971. * hal_rx_msdu_start_msdu_len_get(): API to get the MSDU length
  972. * from rx_msdu_start TLV
  973. *
  974. * @ buf: pointer to the start of RX PKT TLV headers
  975. * Return: msdu length
  976. */
  977. static inline uint32_t
  978. hal_rx_msdu_start_msdu_len_get(uint8_t *buf)
  979. {
  980. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  981. struct rx_msdu_start *msdu_start =
  982. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  983. uint32_t msdu_len;
  984. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  985. return msdu_len;
  986. }
  987. /**
  988. * hal_rx_msdu_start_msdu_len_set(): API to set the MSDU length
  989. * from rx_msdu_start TLV
  990. *
  991. * @buf: pointer to the start of RX PKT TLV headers
  992. * @len: msdu length
  993. *
  994. * Return: none
  995. */
  996. static inline void
  997. hal_rx_msdu_start_msdu_len_set(uint8_t *buf, uint32_t len)
  998. {
  999. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1000. struct rx_msdu_start *msdu_start =
  1001. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1002. void *wrd1;
  1003. wrd1 = (uint8_t *)msdu_start + RX_MSDU_START_1_MSDU_LENGTH_OFFSET;
  1004. *(uint32_t *)wrd1 &= (~RX_MSDU_START_1_MSDU_LENGTH_MASK);
  1005. *(uint32_t *)wrd1 |= len;
  1006. }
  1007. #define HAL_RX_MSDU_START_BW_GET(_rx_msdu_start) \
  1008. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1009. RX_MSDU_START_5_RECEIVE_BANDWIDTH_OFFSET)), \
  1010. RX_MSDU_START_5_RECEIVE_BANDWIDTH_MASK, \
  1011. RX_MSDU_START_5_RECEIVE_BANDWIDTH_LSB))
  1012. /*
  1013. * hal_rx_msdu_start_bw_get(): API to get the Bandwidth
  1014. * Interval from rx_msdu_start
  1015. *
  1016. * @buf: pointer to the start of RX PKT TLV header
  1017. * Return: uint32_t(bw)
  1018. */
  1019. static inline uint32_t
  1020. hal_rx_msdu_start_bw_get(uint8_t *buf)
  1021. {
  1022. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1023. struct rx_msdu_start *msdu_start =
  1024. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1025. uint32_t bw;
  1026. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  1027. return bw;
  1028. }
  1029. #define HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(_rx_msdu_start) \
  1030. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1031. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  1032. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  1033. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  1034. /**
  1035. * hal_rx_msdu_start_toeplitz_get: API to get the toeplitz hash
  1036. * from rx_msdu_start TLV
  1037. *
  1038. * @ buf: pointer to the start of RX PKT TLV headers
  1039. * Return: toeplitz hash
  1040. */
  1041. static inline uint32_t
  1042. hal_rx_msdu_start_toeplitz_get(uint8_t *buf)
  1043. {
  1044. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1045. struct rx_msdu_start *msdu_start =
  1046. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1047. return HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(msdu_start);
  1048. }
  1049. /*
  1050. * Get qos_control_valid from RX_MPDU_START
  1051. */
  1052. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  1053. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  1054. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  1055. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  1056. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  1057. static inline uint32_t
  1058. hal_rx_mpdu_start_mpdu_qos_control_valid_get(uint8_t *buf)
  1059. {
  1060. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1061. struct rx_mpdu_start *mpdu_start =
  1062. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1063. uint32_t qos_control_valid;
  1064. qos_control_valid = HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  1065. &(mpdu_start->rx_mpdu_info_details));
  1066. return qos_control_valid;
  1067. }
  1068. /*
  1069. * Get SW peer id from RX_MPDU_START
  1070. */
  1071. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  1072. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  1073. RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)), \
  1074. RX_MPDU_INFO_1_SW_PEER_ID_MASK, \
  1075. RX_MPDU_INFO_1_SW_PEER_ID_LSB))
  1076. static inline uint32_t
  1077. hal_rx_mpdu_start_sw_peer_id_get(uint8_t *buf)
  1078. {
  1079. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1080. struct rx_mpdu_start *mpdu_start =
  1081. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1082. uint32_t sw_peer_id;
  1083. sw_peer_id = HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  1084. &(mpdu_start->rx_mpdu_info_details));
  1085. return sw_peer_id;
  1086. }
  1087. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  1088. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1089. RX_MSDU_START_5_SGI_OFFSET)), \
  1090. RX_MSDU_START_5_SGI_MASK, \
  1091. RX_MSDU_START_5_SGI_LSB))
  1092. /**
  1093. * hal_rx_msdu_start_msdu_sgi_get(): API to get the Short Gaurd
  1094. * Interval from rx_msdu_start TLV
  1095. *
  1096. * @buf: pointer to the start of RX PKT TLV headers
  1097. * Return: uint32_t(sgi)
  1098. */
  1099. static inline uint32_t
  1100. hal_rx_msdu_start_sgi_get(uint8_t *buf)
  1101. {
  1102. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1103. struct rx_msdu_start *msdu_start =
  1104. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1105. uint32_t sgi;
  1106. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  1107. return sgi;
  1108. }
  1109. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  1110. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1111. RX_MSDU_START_5_RATE_MCS_OFFSET)), \
  1112. RX_MSDU_START_5_RATE_MCS_MASK, \
  1113. RX_MSDU_START_5_RATE_MCS_LSB))
  1114. /**
  1115. * hal_rx_msdu_start_msdu_rate_mcs_get(): API to get the MCS rate
  1116. * from rx_msdu_start TLV
  1117. *
  1118. * @buf: pointer to the start of RX PKT TLV headers
  1119. * Return: uint32_t(rate_mcs)
  1120. */
  1121. static inline uint32_t
  1122. hal_rx_msdu_start_rate_mcs_get(uint8_t *buf)
  1123. {
  1124. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1125. struct rx_msdu_start *msdu_start =
  1126. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1127. uint32_t rate_mcs;
  1128. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  1129. return rate_mcs;
  1130. }
  1131. #define HAL_RX_ATTN_DECRYPT_STATUS_GET(_rx_attn) \
  1132. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  1133. RX_ATTENTION_2_DECRYPT_STATUS_CODE_OFFSET)), \
  1134. RX_ATTENTION_2_DECRYPT_STATUS_CODE_MASK, \
  1135. RX_ATTENTION_2_DECRYPT_STATUS_CODE_LSB))
  1136. /*
  1137. * hal_rx_attn_msdu_get_is_decrypted(): API to get the decrypt status of the
  1138. * packet from rx_attention
  1139. *
  1140. * @buf: pointer to the start of RX PKT TLV header
  1141. * Return: uint32_t(decryt status)
  1142. */
  1143. static inline uint32_t
  1144. hal_rx_attn_msdu_get_is_decrypted(uint8_t *buf)
  1145. {
  1146. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1147. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  1148. uint32_t is_decrypt = 0;
  1149. uint32_t decrypt_status;
  1150. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  1151. if (!decrypt_status)
  1152. is_decrypt = 1;
  1153. return is_decrypt;
  1154. }
  1155. /*
  1156. * Get key index from RX_MSDU_END
  1157. */
  1158. #define HAL_RX_MSDU_END_KEYID_OCTET_GET(_rx_msdu_end) \
  1159. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1160. RX_MSDU_END_2_KEY_ID_OCTET_OFFSET)), \
  1161. RX_MSDU_END_2_KEY_ID_OCTET_MASK, \
  1162. RX_MSDU_END_2_KEY_ID_OCTET_LSB))
  1163. /*
  1164. * hal_rx_msdu_get_keyid(): API to get the key id if the decrypted packet
  1165. * from rx_msdu_end
  1166. *
  1167. * @buf: pointer to the start of RX PKT TLV header
  1168. * Return: uint32_t(key id)
  1169. */
  1170. static inline uint32_t
  1171. hal_rx_msdu_get_keyid(uint8_t *buf)
  1172. {
  1173. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1174. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1175. uint32_t keyid_octet;
  1176. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  1177. return keyid_octet & 0x3;
  1178. }
  1179. #define HAL_RX_MSDU_START_RSSI_GET(_rx_msdu_start) \
  1180. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1181. RX_MSDU_START_5_USER_RSSI_OFFSET)), \
  1182. RX_MSDU_START_5_USER_RSSI_MASK, \
  1183. RX_MSDU_START_5_USER_RSSI_LSB))
  1184. /*
  1185. * hal_rx_msdu_start_get_rssi(): API to get the rssi of received pkt
  1186. * from rx_msdu_start
  1187. *
  1188. * @buf: pointer to the start of RX PKT TLV header
  1189. * Return: uint32_t(rssi)
  1190. */
  1191. static inline uint32_t
  1192. hal_rx_msdu_start_get_rssi(uint8_t *buf)
  1193. {
  1194. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1195. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1196. uint32_t rssi;
  1197. rssi = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  1198. return rssi;
  1199. }
  1200. #define HAL_RX_MSDU_START_FREQ_GET(_rx_msdu_start) \
  1201. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1202. RX_MSDU_START_7_SW_PHY_META_DATA_OFFSET)), \
  1203. RX_MSDU_START_7_SW_PHY_META_DATA_MASK, \
  1204. RX_MSDU_START_7_SW_PHY_META_DATA_LSB))
  1205. /*
  1206. * hal_rx_msdu_start_get_freq(): API to get the frequency of operating channel
  1207. * from rx_msdu_start
  1208. *
  1209. * @buf: pointer to the start of RX PKT TLV header
  1210. * Return: uint32_t(frequency)
  1211. */
  1212. static inline uint32_t
  1213. hal_rx_msdu_start_get_freq(uint8_t *buf)
  1214. {
  1215. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1216. struct rx_msdu_start *msdu_start =
  1217. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1218. uint32_t freq;
  1219. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  1220. return freq;
  1221. }
  1222. #define HAL_RX_MSDU_START_PKT_TYPE_GET(_rx_msdu_start) \
  1223. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1224. RX_MSDU_START_5_PKT_TYPE_OFFSET)), \
  1225. RX_MSDU_START_5_PKT_TYPE_MASK, \
  1226. RX_MSDU_START_5_PKT_TYPE_LSB))
  1227. /*
  1228. * hal_rx_msdu_start_get_pkt_type(): API to get the pkt type
  1229. * from rx_msdu_start
  1230. *
  1231. * @buf: pointer to the start of RX PKT TLV header
  1232. * Return: uint32_t(pkt type)
  1233. */
  1234. static inline uint32_t
  1235. hal_rx_msdu_start_get_pkt_type(uint8_t *buf)
  1236. {
  1237. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1238. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1239. uint32_t pkt_type;
  1240. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  1241. return pkt_type;
  1242. }
  1243. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  1244. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1245. RX_MPDU_INFO_2_TO_DS_OFFSET)), \
  1246. RX_MPDU_INFO_2_TO_DS_MASK, \
  1247. RX_MPDU_INFO_2_TO_DS_LSB))
  1248. /*
  1249. * hal_rx_mpdu_get_tods(): API to get the tods info
  1250. * from rx_mpdu_start
  1251. *
  1252. * @buf: pointer to the start of RX PKT TLV header
  1253. * Return: uint32_t(to_ds)
  1254. */
  1255. static inline uint32_t
  1256. hal_rx_mpdu_get_to_ds(uint8_t *buf)
  1257. {
  1258. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1259. struct rx_mpdu_start *mpdu_start =
  1260. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1261. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1262. uint32_t to_ds;
  1263. to_ds = HAL_RX_MPDU_GET_TODS(mpdu_info);
  1264. return to_ds;
  1265. }
  1266. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  1267. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1268. RX_MPDU_INFO_2_FR_DS_OFFSET)), \
  1269. RX_MPDU_INFO_2_FR_DS_MASK, \
  1270. RX_MPDU_INFO_2_FR_DS_LSB))
  1271. /*
  1272. * hal_rx_mpdu_get_fr_ds(): API to get the from ds info
  1273. * from rx_mpdu_start
  1274. *
  1275. * @buf: pointer to the start of RX PKT TLV header
  1276. * Return: uint32_t(fr_ds)
  1277. */
  1278. static inline uint32_t
  1279. hal_rx_mpdu_get_fr_ds(uint8_t *buf)
  1280. {
  1281. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1282. struct rx_mpdu_start *mpdu_start =
  1283. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1284. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1285. uint32_t fr_ds;
  1286. fr_ds = HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  1287. return fr_ds;
  1288. }
  1289. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  1290. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1291. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \
  1292. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK, \
  1293. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB))
  1294. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  1295. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1296. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \
  1297. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK, \
  1298. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB))
  1299. #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \
  1300. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1301. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_OFFSET)), \
  1302. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_MASK, \
  1303. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_LSB))
  1304. #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \
  1305. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1306. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  1307. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  1308. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  1309. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  1310. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1311. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  1312. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  1313. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  1314. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  1315. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1316. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  1317. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  1318. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  1319. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  1320. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1321. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  1322. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  1323. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  1324. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  1325. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1326. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  1327. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  1328. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  1329. #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info) \
  1330. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1331. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \
  1332. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK, \
  1333. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB))
  1334. #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info) \
  1335. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1336. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \
  1337. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK, \
  1338. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB))
  1339. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  1340. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1341. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  1342. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  1343. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  1344. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  1345. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1346. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  1347. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  1348. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  1349. /*
  1350. * hal_rx_mpdu_get_addr1(): API to check get address1 of the mpdu
  1351. *
  1352. * @buf: pointer to the start of RX PKT TLV headera
  1353. * @mac_addr: pointer to mac address
  1354. * Return: success/failure
  1355. */
  1356. static inline
  1357. QDF_STATUS hal_rx_mpdu_get_addr1(uint8_t *buf, uint8_t *mac_addr)
  1358. {
  1359. struct __attribute__((__packed__)) hal_addr1 {
  1360. uint32_t ad1_31_0;
  1361. uint16_t ad1_47_32;
  1362. };
  1363. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1364. struct rx_mpdu_start *mpdu_start =
  1365. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1366. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1367. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  1368. uint32_t mac_addr_ad1_valid;
  1369. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  1370. if (mac_addr_ad1_valid) {
  1371. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  1372. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  1373. return QDF_STATUS_SUCCESS;
  1374. }
  1375. return QDF_STATUS_E_FAILURE;
  1376. }
  1377. /*
  1378. * hal_rx_mpdu_get_addr2(): API to check get address2 of the mpdu
  1379. * in the packet
  1380. *
  1381. * @buf: pointer to the start of RX PKT TLV header
  1382. * @mac_addr: pointer to mac address
  1383. * Return: success/failure
  1384. */
  1385. static inline
  1386. QDF_STATUS hal_rx_mpdu_get_addr2(uint8_t *buf, uint8_t *mac_addr)
  1387. {
  1388. struct __attribute__((__packed__)) hal_addr2 {
  1389. uint16_t ad2_15_0;
  1390. uint32_t ad2_47_16;
  1391. };
  1392. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1393. struct rx_mpdu_start *mpdu_start =
  1394. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1395. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1396. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  1397. uint32_t mac_addr_ad2_valid;
  1398. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  1399. if (mac_addr_ad2_valid) {
  1400. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  1401. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  1402. return QDF_STATUS_SUCCESS;
  1403. }
  1404. return QDF_STATUS_E_FAILURE;
  1405. }
  1406. /*
  1407. * hal_rx_mpdu_get_addr3(): API to get address3 of the mpdu
  1408. * in the packet
  1409. *
  1410. * @buf: pointer to the start of RX PKT TLV header
  1411. * @mac_addr: pointer to mac address
  1412. * Return: success/failure
  1413. */
  1414. static inline
  1415. QDF_STATUS hal_rx_mpdu_get_addr3(uint8_t *buf, uint8_t *mac_addr)
  1416. {
  1417. struct __attribute__((__packed__)) hal_addr3 {
  1418. uint32_t ad3_31_0;
  1419. uint16_t ad3_47_32;
  1420. };
  1421. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1422. struct rx_mpdu_start *mpdu_start =
  1423. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1424. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1425. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  1426. uint32_t mac_addr_ad3_valid;
  1427. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  1428. if (mac_addr_ad3_valid) {
  1429. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  1430. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  1431. return QDF_STATUS_SUCCESS;
  1432. }
  1433. return QDF_STATUS_E_FAILURE;
  1434. }
  1435. /*
  1436. * hal_rx_mpdu_get_addr4(): API to get address4 of the mpdu
  1437. * in the packet
  1438. *
  1439. * @buf: pointer to the start of RX PKT TLV header
  1440. * @mac_addr: pointer to mac address
  1441. * Return: success/failure
  1442. */
  1443. static inline
  1444. QDF_STATUS hal_rx_mpdu_get_addr4(uint8_t *buf, uint8_t *mac_addr)
  1445. {
  1446. struct __attribute__((__packed__)) hal_addr4 {
  1447. uint32_t ad4_31_0;
  1448. uint16_t ad4_47_32;
  1449. };
  1450. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1451. struct rx_mpdu_start *mpdu_start =
  1452. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1453. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1454. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  1455. uint32_t mac_addr_ad4_valid;
  1456. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  1457. if (mac_addr_ad4_valid) {
  1458. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  1459. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  1460. return QDF_STATUS_SUCCESS;
  1461. }
  1462. return QDF_STATUS_E_FAILURE;
  1463. }
  1464. /**
  1465. * hal_rx_msdu_end_da_idx_get: API to get da_idx
  1466. * from rx_msdu_end TLV
  1467. *
  1468. * @ buf: pointer to the start of RX PKT TLV headers
  1469. * Return: da index
  1470. */
  1471. static inline uint16_t
  1472. hal_rx_msdu_end_da_idx_get(struct hal_soc *hal_soc, uint8_t *buf)
  1473. {
  1474. return hal_soc->ops->hal_rx_msdu_end_da_idx_get(buf);
  1475. }
  1476. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  1477. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1478. RX_MSDU_END_5_DA_IS_VALID_OFFSET)), \
  1479. RX_MSDU_END_5_DA_IS_VALID_MASK, \
  1480. RX_MSDU_END_5_DA_IS_VALID_LSB))
  1481. /**
  1482. * hal_rx_msdu_end_da_is_valid_get: API to check if da is valid
  1483. * from rx_msdu_end TLV
  1484. *
  1485. * @ buf: pointer to the start of RX PKT TLV headers
  1486. * Return: da_is_valid
  1487. */
  1488. static inline uint8_t
  1489. hal_rx_msdu_end_da_is_valid_get(uint8_t *buf)
  1490. {
  1491. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1492. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1493. uint8_t da_is_valid;
  1494. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  1495. return da_is_valid;
  1496. }
  1497. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  1498. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1499. RX_MSDU_END_5_DA_IS_MCBC_OFFSET)), \
  1500. RX_MSDU_END_5_DA_IS_MCBC_MASK, \
  1501. RX_MSDU_END_5_DA_IS_MCBC_LSB))
  1502. /**
  1503. * hal_rx_msdu_end_da_is_mcbc_get: API to check if pkt is MCBC
  1504. * from rx_msdu_end TLV
  1505. *
  1506. * @ buf: pointer to the start of RX PKT TLV headers
  1507. * Return: da_is_mcbc
  1508. */
  1509. static inline uint8_t
  1510. hal_rx_msdu_end_da_is_mcbc_get(uint8_t *buf)
  1511. {
  1512. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1513. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1514. uint8_t da_is_mcbc;
  1515. da_is_mcbc = HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  1516. return da_is_mcbc;
  1517. }
  1518. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  1519. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1520. RX_MSDU_END_5_FIRST_MSDU_OFFSET)), \
  1521. RX_MSDU_END_5_FIRST_MSDU_MASK, \
  1522. RX_MSDU_END_5_FIRST_MSDU_LSB))
  1523. /**
  1524. * hal_rx_msdu_end_first_msdu_get: API to get first msdu status
  1525. * from rx_msdu_end TLV
  1526. *
  1527. * @ buf: pointer to the start of RX PKT TLV headers
  1528. * Return: first_msdu
  1529. */
  1530. static inline uint8_t
  1531. hal_rx_msdu_end_first_msdu_get(uint8_t *buf)
  1532. {
  1533. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1534. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1535. uint8_t first_msdu;
  1536. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  1537. return first_msdu;
  1538. }
  1539. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  1540. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1541. RX_MSDU_END_5_LAST_MSDU_OFFSET)), \
  1542. RX_MSDU_END_5_LAST_MSDU_MASK, \
  1543. RX_MSDU_END_5_LAST_MSDU_LSB))
  1544. /**
  1545. * hal_rx_msdu_end_last_msdu_get: API to get last msdu status
  1546. * from rx_msdu_end TLV
  1547. *
  1548. * @ buf: pointer to the start of RX PKT TLV headers
  1549. * Return: last_msdu
  1550. */
  1551. static inline uint8_t
  1552. hal_rx_msdu_end_last_msdu_get(uint8_t *buf)
  1553. {
  1554. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1555. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1556. uint8_t last_msdu;
  1557. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  1558. return last_msdu;
  1559. }
  1560. #define HAL_RX_MSDU_END_CCE_METADATA_GET(_rx_msdu_end) \
  1561. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1562. RX_MSDU_END_16_CCE_METADATA_OFFSET)), \
  1563. RX_MSDU_END_16_CCE_METADATA_MASK, \
  1564. RX_MSDU_END_16_CCE_METADATA_LSB))
  1565. /**
  1566. * hal_rx_msdu_cce_metadata_get: API to get CCE metadata
  1567. * from rx_msdu_end TLV
  1568. * @ buf: pointer to the start of RX PKT TLV headers
  1569. * Return: last_msdu
  1570. */
  1571. static inline uint32_t
  1572. hal_rx_msdu_cce_metadata_get(uint8_t *buf)
  1573. {
  1574. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1575. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1576. uint32_t cce_metadata;
  1577. cce_metadata = HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1578. return cce_metadata;
  1579. }
  1580. /*******************************************************************************
  1581. * RX ERROR APIS
  1582. ******************************************************************************/
  1583. #define HAL_RX_MPDU_END_DECRYPT_ERR_GET(_rx_mpdu_end) \
  1584. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1585. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_OFFSET)), \
  1586. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_MASK, \
  1587. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_LSB))
  1588. /**
  1589. * hal_rx_mpdu_end_decrypt_err_get(): API to get the Decrypt ERR
  1590. * from rx_mpdu_end TLV
  1591. *
  1592. * @buf: pointer to the start of RX PKT TLV headers
  1593. * Return: uint32_t(decrypt_err)
  1594. */
  1595. static inline uint32_t
  1596. hal_rx_mpdu_end_decrypt_err_get(uint8_t *buf)
  1597. {
  1598. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1599. struct rx_mpdu_end *mpdu_end =
  1600. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1601. uint32_t decrypt_err;
  1602. decrypt_err = HAL_RX_MPDU_END_DECRYPT_ERR_GET(mpdu_end);
  1603. return decrypt_err;
  1604. }
  1605. #define HAL_RX_MPDU_END_MIC_ERR_GET(_rx_mpdu_end) \
  1606. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1607. RX_MPDU_END_1_TKIP_MIC_ERR_OFFSET)), \
  1608. RX_MPDU_END_1_TKIP_MIC_ERR_MASK, \
  1609. RX_MPDU_END_1_TKIP_MIC_ERR_LSB))
  1610. /**
  1611. * hal_rx_mpdu_end_mic_err_get(): API to get the MIC ERR
  1612. * from rx_mpdu_end TLV
  1613. *
  1614. * @buf: pointer to the start of RX PKT TLV headers
  1615. * Return: uint32_t(mic_err)
  1616. */
  1617. static inline uint32_t
  1618. hal_rx_mpdu_end_mic_err_get(uint8_t *buf)
  1619. {
  1620. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1621. struct rx_mpdu_end *mpdu_end =
  1622. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1623. uint32_t mic_err;
  1624. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  1625. return mic_err;
  1626. }
  1627. /*******************************************************************************
  1628. * RX REO ERROR APIS
  1629. ******************************************************************************/
  1630. #define HAL_RX_NUM_MSDU_DESC 6
  1631. #define HAL_RX_MAX_SAVED_RING_DESC 16
  1632. /* TODO: rework the structure */
  1633. struct hal_rx_msdu_list {
  1634. struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
  1635. uint32_t sw_cookie[HAL_RX_NUM_MSDU_DESC];
  1636. uint8_t rbm[HAL_RX_NUM_MSDU_DESC];
  1637. /* physical address of the msdu */
  1638. uint64_t paddr[HAL_RX_NUM_MSDU_DESC];
  1639. };
  1640. struct hal_buf_info {
  1641. uint64_t paddr;
  1642. uint32_t sw_cookie;
  1643. };
  1644. /**
  1645. * hal_rx_link_desc_msdu0_ptr - Get pointer to rx_msdu details
  1646. * @msdu_link_ptr - msdu link ptr
  1647. * @hal - pointer to hal_soc
  1648. * Return - Pointer to rx_msdu_details structure
  1649. *
  1650. */
  1651. static inline void *hal_rx_link_desc_msdu0_ptr(void *msdu_link_ptr, void *hal)
  1652. {
  1653. struct hal_soc *hal_soc = (struct hal_soc *)hal;
  1654. return hal_soc->ops->hal_rx_link_desc_msdu0_ptr(msdu_link_ptr);
  1655. }
  1656. /**
  1657. * hal_rx_msdu_desc_info_get_ptr() - Get msdu desc info ptr
  1658. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1659. * @hal - pointer to hal_soc
  1660. * Return - Pointer to rx_msdu_desc_info structure.
  1661. *
  1662. */
  1663. static inline void *hal_rx_msdu_desc_info_get_ptr(void *msdu_details_ptr, void *hal)
  1664. {
  1665. struct hal_soc *hal_soc = (struct hal_soc *)hal;
  1666. return hal_soc->ops->hal_rx_msdu_desc_info_get_ptr(msdu_details_ptr);
  1667. }
  1668. /* This special cookie value will be used to indicate FW allocated buffers
  1669. * received through RXDMA2SW ring for RXDMA WARs
  1670. */
  1671. #define HAL_RX_COOKIE_SPECIAL 0x1fffff
  1672. /**
  1673. * hal_rx_msdu_link_desc_get(): API to get the MSDU information
  1674. * from the MSDU link descriptor
  1675. *
  1676. * @msdu_link_desc: Opaque pointer used by HAL to get to the
  1677. * MSDU link descriptor (struct rx_msdu_link)
  1678. *
  1679. * @msdu_list: Return the list of MSDUs contained in this link descriptor
  1680. *
  1681. * @num_msdus: Number of MSDUs in the MPDU
  1682. *
  1683. * Return: void
  1684. */
  1685. static inline void hal_rx_msdu_list_get(struct hal_soc *hal_soc,
  1686. void *msdu_link_desc,
  1687. struct hal_rx_msdu_list *msdu_list,
  1688. uint16_t *num_msdus)
  1689. {
  1690. struct rx_msdu_details *msdu_details;
  1691. struct rx_msdu_desc_info *msdu_desc_info;
  1692. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1693. int i;
  1694. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1695. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1696. "[%s][%d] msdu_link=%pK msdu_details=%pK",
  1697. __func__, __LINE__, msdu_link, msdu_details);
  1698. for (i = 0; i < HAL_RX_NUM_MSDU_DESC; i++) {
  1699. /* num_msdus received in mpdu descriptor may be incorrect
  1700. * sometimes due to HW issue. Check msdu buffer address also
  1701. */
  1702. if (HAL_RX_BUFFER_ADDR_31_0_GET(
  1703. &msdu_details[i].buffer_addr_info_details) == 0) {
  1704. /* set the last msdu bit in the prev msdu_desc_info */
  1705. msdu_desc_info =
  1706. hal_rx_msdu_desc_info_get_ptr(&msdu_details[i - 1], hal_soc);
  1707. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1708. break;
  1709. }
  1710. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[i],
  1711. hal_soc);
  1712. /* set first MSDU bit or the last MSDU bit */
  1713. if (!i)
  1714. HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1715. else if (i == (HAL_RX_NUM_MSDU_DESC - 1))
  1716. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1717. msdu_list->msdu_info[i].msdu_flags =
  1718. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  1719. msdu_list->msdu_info[i].msdu_len =
  1720. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  1721. msdu_list->sw_cookie[i] =
  1722. HAL_RX_BUF_COOKIE_GET(
  1723. &msdu_details[i].buffer_addr_info_details);
  1724. msdu_list->rbm[i] = HAL_RX_BUF_RBM_GET(
  1725. &msdu_details[i].buffer_addr_info_details);
  1726. msdu_list->paddr[i] = HAL_RX_BUFFER_ADDR_31_0_GET(
  1727. &msdu_details[i].buffer_addr_info_details) |
  1728. (uint64_t)HAL_RX_BUFFER_ADDR_39_32_GET(
  1729. &msdu_details[i].buffer_addr_info_details) << 32;
  1730. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1731. "[%s][%d] i=%d sw_cookie=%d",
  1732. __func__, __LINE__, i, msdu_list->sw_cookie[i]);
  1733. }
  1734. *num_msdus = i;
  1735. }
  1736. /**
  1737. * hal_rx_msdu_reo_dst_ind_get: Gets the REO
  1738. * destination ring ID from the msdu desc info
  1739. *
  1740. * @msdu_link_desc : Opaque cookie pointer used by HAL to get to
  1741. * the current descriptor
  1742. *
  1743. * Return: dst_ind (REO destination ring ID)
  1744. */
  1745. static inline uint32_t
  1746. hal_rx_msdu_reo_dst_ind_get(struct hal_soc *hal_soc, void *msdu_link_desc)
  1747. {
  1748. struct rx_msdu_details *msdu_details;
  1749. struct rx_msdu_desc_info *msdu_desc_info;
  1750. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1751. uint32_t dst_ind;
  1752. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1753. /* The first msdu in the link should exsist */
  1754. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[0],
  1755. hal_soc);
  1756. dst_ind = HAL_RX_MSDU_REO_DST_IND_GET(msdu_desc_info);
  1757. return dst_ind;
  1758. }
  1759. /**
  1760. * hal_rx_reo_buf_paddr_get: Gets the physical address and
  1761. * cookie from the REO destination ring element
  1762. *
  1763. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  1764. * the current descriptor
  1765. * @ buf_info: structure to return the buffer information
  1766. * Return: void
  1767. */
  1768. static inline void hal_rx_reo_buf_paddr_get(void *rx_desc,
  1769. struct hal_buf_info *buf_info)
  1770. {
  1771. struct reo_destination_ring *reo_ring =
  1772. (struct reo_destination_ring *)rx_desc;
  1773. buf_info->paddr =
  1774. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  1775. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  1776. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  1777. }
  1778. /**
  1779. * enum hal_reo_error_code: Indicates that type of buffer or descriptor
  1780. *
  1781. * @ HAL_RX_MSDU_BUF_ADDR_TYPE : Reo buffer address points to the MSDU buffer
  1782. * @ HAL_RX_MSDU_LINK_DESC_TYPE: Reo buffer address points to the link
  1783. * descriptor
  1784. */
  1785. enum hal_rx_reo_buf_type {
  1786. HAL_RX_REO_MSDU_BUF_ADDR_TYPE = 0,
  1787. HAL_RX_REO_MSDU_LINK_DESC_TYPE,
  1788. };
  1789. #define HAL_RX_REO_BUF_TYPE_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1790. (REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_OFFSET >> 2))) & \
  1791. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_MASK) >> \
  1792. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_LSB)
  1793. #define HAL_RX_REO_QUEUE_NUMBER_GET(reo_desc) (((*(((uint32_t *)reo_desc) + \
  1794. (REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_OFFSET >> 2))) & \
  1795. REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_MASK) >> \
  1796. REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_LSB)
  1797. /**
  1798. * enum hal_reo_error_code: Error code describing the type of error detected
  1799. *
  1800. * @ HAL_REO_ERR_QUEUE_DESC_ADDR_0 : Reo queue descriptor provided in the
  1801. * REO_ENTRANCE ring is set to 0
  1802. * @ HAL_REO_ERR_QUEUE_DESC_INVALID: Reo queue descriptor valid bit is NOT set
  1803. * @ HAL_REO_ERR_AMPDU_IN_NON_BA : AMPDU frame received without BA session
  1804. * having been setup
  1805. * @ HAL_REO_ERR_NON_BA_DUPLICATE : Non-BA session, SN equal to SSN,
  1806. * Retry bit set: duplicate frame
  1807. * @ HAL_REO_ERR_BA_DUPLICATE : BA session, duplicate frame
  1808. * @ HAL_REO_ERR_REGULAR_FRAME_2K_JUMP : A normal (management/data frame)
  1809. * received with 2K jump in SN
  1810. * @ HAL_REO_ERR_BAR_FRAME_2K_JUMP : A bar received with 2K jump in SSN
  1811. * @ HAL_REO_ERR_REGULAR_FRAME_OOR : A normal (management/data frame) received
  1812. * with SN falling within the OOR window
  1813. * @ HAL_REO_ERR_BAR_FRAME_OOR : A bar received with SSN falling within the
  1814. * OOR window
  1815. * @ HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION : A bar received without a BA session
  1816. * @ HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN : A bar received with SSN equal to SN
  1817. * @ HAL_REO_ERR_PN_CHECK_FAILED : PN Check Failed packet
  1818. * @ HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1819. * of the Seq_2k_error_detected_flag been set in the REO Queue descriptor
  1820. * @ HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1821. * of the pn_error_detected_flag been set in the REO Queue descriptor
  1822. * @ HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET : Frame is forwarded as a result of
  1823. * the queue descriptor(address) being blocked as SW/FW seems to be currently
  1824. * in the process of making updates to this descriptor
  1825. */
  1826. enum hal_reo_error_code {
  1827. HAL_REO_ERR_QUEUE_DESC_ADDR_0 = 0,
  1828. HAL_REO_ERR_QUEUE_DESC_INVALID,
  1829. HAL_REO_ERR_AMPDU_IN_NON_BA,
  1830. HAL_REO_ERR_NON_BA_DUPLICATE,
  1831. HAL_REO_ERR_BA_DUPLICATE,
  1832. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP,
  1833. HAL_REO_ERR_BAR_FRAME_2K_JUMP,
  1834. HAL_REO_ERR_REGULAR_FRAME_OOR,
  1835. HAL_REO_ERR_BAR_FRAME_OOR,
  1836. HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION,
  1837. HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN,
  1838. HAL_REO_ERR_PN_CHECK_FAILED,
  1839. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET,
  1840. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET,
  1841. HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET,
  1842. HAL_REO_ERR_MAX
  1843. };
  1844. /**
  1845. * enum hal_rxdma_error_code: Code describing the type of RxDMA error detected
  1846. *
  1847. * @HAL_RXDMA_ERR_OVERFLOW: MPDU frame is not complete due to a FIFO overflow
  1848. * @ HAL_RXDMA_ERR_OVERFLOW : MPDU frame is not complete due to a FIFO
  1849. * overflow
  1850. * @ HAL_RXDMA_ERR_MPDU_LENGTH : MPDU frame is not complete due to receiving
  1851. * incomplete
  1852. * MPDU from the PHY
  1853. * @ HAL_RXDMA_ERR_FCS : FCS check on the MPDU frame failed
  1854. * @ HAL_RXDMA_ERR_DECRYPT : Decryption error
  1855. * @ HAL_RXDMA_ERR_TKIP_MIC : TKIP MIC error
  1856. * @ HAL_RXDMA_ERR_UNENCRYPTED : Received a frame that was expected to be
  1857. * encrypted but wasn’t
  1858. * @ HAL_RXDMA_ERR_MSDU_LEN : MSDU related length error
  1859. * @ HAL_RXDMA_ERR_MSDU_LIMIT : Number of MSDUs in the MPDUs exceeded
  1860. * the max allowed
  1861. * @ HAL_RXDMA_ERR_WIFI_PARSE : wifi parsing error
  1862. * @ HAL_RXDMA_ERR_AMSDU_PARSE : Amsdu parsing error
  1863. * @ HAL_RXDMA_ERR_SA_TIMEOUT : Source Address search timeout
  1864. * @ HAL_RXDMA_ERR_DA_TIMEOUT : Destination Address search timeout
  1865. * @ HAL_RXDMA_ERR_FLOW_TIMEOUT : Flow Search Timeout
  1866. * @ HAL_RXDMA_ERR_FLUSH_REQUEST : RxDMA FIFO Flush request
  1867. * @ HAL_RXDMA_ERR_WAR : RxDMA WAR dummy errors
  1868. */
  1869. enum hal_rxdma_error_code {
  1870. HAL_RXDMA_ERR_OVERFLOW = 0,
  1871. HAL_RXDMA_ERR_MPDU_LENGTH,
  1872. HAL_RXDMA_ERR_FCS,
  1873. HAL_RXDMA_ERR_DECRYPT,
  1874. HAL_RXDMA_ERR_TKIP_MIC,
  1875. HAL_RXDMA_ERR_UNENCRYPTED,
  1876. HAL_RXDMA_ERR_MSDU_LEN,
  1877. HAL_RXDMA_ERR_MSDU_LIMIT,
  1878. HAL_RXDMA_ERR_WIFI_PARSE,
  1879. HAL_RXDMA_ERR_AMSDU_PARSE,
  1880. HAL_RXDMA_ERR_SA_TIMEOUT,
  1881. HAL_RXDMA_ERR_DA_TIMEOUT,
  1882. HAL_RXDMA_ERR_FLOW_TIMEOUT,
  1883. HAL_RXDMA_ERR_FLUSH_REQUEST,
  1884. HAL_RXDMA_ERR_WAR = 31,
  1885. HAL_RXDMA_ERR_MAX
  1886. };
  1887. /**
  1888. * HW BM action settings in WBM release ring
  1889. */
  1890. #define HAL_BM_ACTION_PUT_IN_IDLE_LIST 0
  1891. #define HAL_BM_ACTION_RELEASE_MSDU_LIST 1
  1892. /**
  1893. * enum hal_rx_wbm_error_source: Indicates which module initiated the
  1894. * release of this buffer or descriptor
  1895. *
  1896. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1897. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1898. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1899. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1900. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1901. */
  1902. enum hal_rx_wbm_error_source {
  1903. HAL_RX_WBM_ERR_SRC_TQM = 0,
  1904. HAL_RX_WBM_ERR_SRC_RXDMA,
  1905. HAL_RX_WBM_ERR_SRC_REO,
  1906. HAL_RX_WBM_ERR_SRC_FW,
  1907. HAL_RX_WBM_ERR_SRC_SW,
  1908. };
  1909. /**
  1910. * enum hal_rx_wbm_buf_type: Indicates that type of buffer or descriptor
  1911. * released
  1912. *
  1913. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1914. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1915. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1916. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1917. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1918. */
  1919. enum hal_rx_wbm_buf_type {
  1920. HAL_RX_WBM_BUF_TYPE_REL_BUF = 0,
  1921. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC,
  1922. HAL_RX_WBM_BUF_TYPE_MPDU_LINK_DESC,
  1923. HAL_RX_WBM_BUF_TYPE_MSDU_EXT_DESC,
  1924. HAL_RX_WBM_BUF_TYPE_Q_EXT_DESC,
  1925. };
  1926. #define HAL_RX_REO_ERROR_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1927. (REO_DESTINATION_RING_7_REO_ERROR_CODE_OFFSET >> 2))) & \
  1928. REO_DESTINATION_RING_7_REO_ERROR_CODE_MASK) >> \
  1929. REO_DESTINATION_RING_7_REO_ERROR_CODE_LSB)
  1930. /**
  1931. * hal_rx_is_pn_error() - Indicate if this error was caused by a
  1932. * PN check failure
  1933. *
  1934. * @reo_desc: opaque pointer used by HAL to get the REO destination entry
  1935. *
  1936. * Return: true: error caused by PN check, false: other error
  1937. */
  1938. static inline bool hal_rx_reo_is_pn_error(void *rx_desc)
  1939. {
  1940. struct reo_destination_ring *reo_desc =
  1941. (struct reo_destination_ring *)rx_desc;
  1942. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1943. HAL_REO_ERR_PN_CHECK_FAILED) |
  1944. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1945. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET)) ?
  1946. true : false;
  1947. }
  1948. /**
  1949. * hal_rx_is_2k_jump() - Indicate if this error was caused by a 2K jump in
  1950. * the sequence number
  1951. *
  1952. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1953. *
  1954. * Return: true: error caused by 2K jump, false: other error
  1955. */
  1956. static inline bool hal_rx_reo_is_2k_jump(void *rx_desc)
  1957. {
  1958. struct reo_destination_ring *reo_desc =
  1959. (struct reo_destination_ring *)rx_desc;
  1960. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1961. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP) |
  1962. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1963. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET)) ?
  1964. true : false;
  1965. }
  1966. /**
  1967. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  1968. *
  1969. * @ soc : HAL version of the SOC pointer
  1970. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  1971. * @ buf_addr_info : void pointer to the buffer_addr_info
  1972. * @ bm_action : put in IDLE list or release to MSDU_LIST
  1973. *
  1974. * Return: void
  1975. */
  1976. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  1977. static inline void hal_rx_msdu_link_desc_set(struct hal_soc *soc,
  1978. void *src_srng_desc, void *buf_addr_info,
  1979. uint8_t bm_action)
  1980. {
  1981. struct wbm_release_ring *wbm_rel_srng =
  1982. (struct wbm_release_ring *)src_srng_desc;
  1983. /* Structure copy !!! */
  1984. wbm_rel_srng->released_buff_or_desc_addr_info =
  1985. *((struct buffer_addr_info *)buf_addr_info);
  1986. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1987. RELEASE_SOURCE_MODULE, HAL_RX_WBM_ERR_SRC_SW);
  1988. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2, BM_ACTION,
  1989. bm_action);
  1990. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1991. BUFFER_OR_DESC_TYPE, HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC);
  1992. }
  1993. /*
  1994. * hal_rx_msdu_link_desc_reinject: Re-injects the MSDU link descriptor to
  1995. * REO entrance ring
  1996. *
  1997. * @ soc: HAL version of the SOC pointer
  1998. * @ pa: Physical address of the MSDU Link Descriptor
  1999. * @ cookie: SW cookie to get to the virtual address
  2000. * @ error_enabled_reo_q: Argument to determine whether this needs to go
  2001. * to the error enabled REO queue
  2002. *
  2003. * Return: void
  2004. */
  2005. static inline void hal_rx_msdu_link_desc_reinject(struct hal_soc *soc,
  2006. uint64_t pa, uint32_t cookie, bool error_enabled_reo_q)
  2007. {
  2008. /* TODO */
  2009. }
  2010. /**
  2011. * HAL_RX_BUF_ADDR_INFO_GET: Returns the address of the
  2012. * BUFFER_ADDR_INFO, give the RX descriptor
  2013. * (Assumption -- BUFFER_ADDR_INFO is the
  2014. * first field in the descriptor structure)
  2015. */
  2016. #define HAL_RX_BUF_ADDR_INFO_GET(ring_desc) ((void *)(ring_desc))
  2017. #define HAL_RX_REO_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  2018. #define HAL_RX_WBM_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  2019. /**
  2020. * hal_rx_ret_buf_manager_get: Returns the "return_buffer_manager"
  2021. * from the BUFFER_ADDR_INFO structure
  2022. * given a REO destination ring descriptor.
  2023. * @ ring_desc: RX(REO/WBM release) destination ring descriptor
  2024. *
  2025. * Return: uint8_t (value of the return_buffer_manager)
  2026. */
  2027. static inline
  2028. uint8_t hal_rx_ret_buf_manager_get(void *ring_desc)
  2029. {
  2030. /*
  2031. * The following macro takes buf_addr_info as argument,
  2032. * but since buf_addr_info is the first field in ring_desc
  2033. * Hence the following call is OK
  2034. */
  2035. return HAL_RX_BUF_RBM_GET(ring_desc);
  2036. }
  2037. /*******************************************************************************
  2038. * RX WBM ERROR APIS
  2039. ******************************************************************************/
  2040. #define HAL_RX_WBM_BUF_TYPE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  2041. (WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_OFFSET >> 2))) & \
  2042. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_MASK) >> \
  2043. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_LSB)
  2044. /**
  2045. * enum - hal_rx_wbm_reo_push_reason: Indicates why REO pushed
  2046. * the frame to this release ring
  2047. *
  2048. * @ HAL_RX_WBM_REO_PSH_RSN_ERROR : Reo detected an error and pushed this
  2049. * frame to this queue
  2050. * @ HAL_RX_WBM_REO_PSH_RSN_ROUTE: Reo pushed the frame to this queue per
  2051. * received routing instructions. No error within REO was detected
  2052. */
  2053. enum hal_rx_wbm_reo_push_reason {
  2054. HAL_RX_WBM_REO_PSH_RSN_ERROR = 0,
  2055. HAL_RX_WBM_REO_PSH_RSN_ROUTE,
  2056. };
  2057. /**
  2058. * enum hal_rx_wbm_rxdma_push_reason: Indicates why REO pushed the frame to
  2059. * this release ring
  2060. *
  2061. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ERROR : RXDMA detected an error and pushed
  2062. * this frame to this queue
  2063. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE: RXDMA pushed the frame to this queue
  2064. * per received routing instructions. No error within RXDMA was detected
  2065. */
  2066. enum hal_rx_wbm_rxdma_push_reason {
  2067. HAL_RX_WBM_RXDMA_PSH_RSN_ERROR = 0,
  2068. HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE,
  2069. };
  2070. #define HAL_RX_WBM_FIRST_MSDU_GET(wbm_desc) \
  2071. (((*(((uint32_t *) wbm_desc) + \
  2072. (WBM_RELEASE_RING_4_FIRST_MSDU_OFFSET >> 2))) & \
  2073. WBM_RELEASE_RING_4_FIRST_MSDU_MASK) >> \
  2074. WBM_RELEASE_RING_4_FIRST_MSDU_LSB)
  2075. #define HAL_RX_WBM_LAST_MSDU_GET(wbm_desc) \
  2076. (((*(((uint32_t *) wbm_desc) + \
  2077. (WBM_RELEASE_RING_4_LAST_MSDU_OFFSET >> 2))) & \
  2078. WBM_RELEASE_RING_4_LAST_MSDU_MASK) >> \
  2079. WBM_RELEASE_RING_4_LAST_MSDU_LSB)
  2080. #define HAL_RX_WBM_BUF_COOKIE_GET(wbm_desc) \
  2081. HAL_RX_BUF_COOKIE_GET(&((struct wbm_release_ring *) \
  2082. wbm_desc)->released_buff_or_desc_addr_info)
  2083. /**
  2084. * hal_rx_dump_rx_attention_tlv: dump RX attention TLV in structured
  2085. * humman readable format.
  2086. * @ rx_attn: pointer the rx_attention TLV in pkt.
  2087. * @ dbg_level: log level.
  2088. *
  2089. * Return: void
  2090. */
  2091. static inline void hal_rx_dump_rx_attention_tlv(struct rx_attention *rx_attn,
  2092. uint8_t dbg_level)
  2093. {
  2094. hal_verbose_debug(
  2095. "rx_attention tlv (1/2) - "
  2096. "rxpcu_mpdu_filter_in_category: %x "
  2097. "sw_frame_group_id: %x "
  2098. "reserved_0: %x "
  2099. "phy_ppdu_id: %x "
  2100. "first_mpdu : %x "
  2101. "reserved_1a: %x "
  2102. "mcast_bcast: %x "
  2103. "ast_index_not_found: %x "
  2104. "ast_index_timeout: %x "
  2105. "power_mgmt: %x "
  2106. "non_qos: %x "
  2107. "null_data: %x "
  2108. "mgmt_type: %x "
  2109. "ctrl_type: %x "
  2110. "more_data: %x "
  2111. "eosp: %x "
  2112. "a_msdu_error: %x "
  2113. "fragment_flag: %x "
  2114. "order: %x "
  2115. "cce_match: %x "
  2116. "overflow_err: %x "
  2117. "msdu_length_err: %x "
  2118. "tcp_udp_chksum_fail: %x "
  2119. "ip_chksum_fail: %x "
  2120. "sa_idx_invalid: %x "
  2121. "da_idx_invalid: %x "
  2122. "reserved_1b: %x "
  2123. "rx_in_tx_decrypt_byp: %x ",
  2124. rx_attn->rxpcu_mpdu_filter_in_category,
  2125. rx_attn->sw_frame_group_id,
  2126. rx_attn->reserved_0,
  2127. rx_attn->phy_ppdu_id,
  2128. rx_attn->first_mpdu,
  2129. rx_attn->reserved_1a,
  2130. rx_attn->mcast_bcast,
  2131. rx_attn->ast_index_not_found,
  2132. rx_attn->ast_index_timeout,
  2133. rx_attn->power_mgmt,
  2134. rx_attn->non_qos,
  2135. rx_attn->null_data,
  2136. rx_attn->mgmt_type,
  2137. rx_attn->ctrl_type,
  2138. rx_attn->more_data,
  2139. rx_attn->eosp,
  2140. rx_attn->a_msdu_error,
  2141. rx_attn->fragment_flag,
  2142. rx_attn->order,
  2143. rx_attn->cce_match,
  2144. rx_attn->overflow_err,
  2145. rx_attn->msdu_length_err,
  2146. rx_attn->tcp_udp_chksum_fail,
  2147. rx_attn->ip_chksum_fail,
  2148. rx_attn->sa_idx_invalid,
  2149. rx_attn->da_idx_invalid,
  2150. rx_attn->reserved_1b,
  2151. rx_attn->rx_in_tx_decrypt_byp);
  2152. hal_verbose_debug(
  2153. "rx_attention tlv (2/2) - "
  2154. "encrypt_required: %x "
  2155. "directed: %x "
  2156. "buffer_fragment: %x "
  2157. "mpdu_length_err: %x "
  2158. "tkip_mic_err: %x "
  2159. "decrypt_err: %x "
  2160. "unencrypted_frame_err: %x "
  2161. "fcs_err: %x "
  2162. "flow_idx_timeout: %x "
  2163. "flow_idx_invalid: %x "
  2164. "wifi_parser_error: %x "
  2165. "amsdu_parser_error: %x "
  2166. "sa_idx_timeout: %x "
  2167. "da_idx_timeout: %x "
  2168. "msdu_limit_error: %x "
  2169. "da_is_valid: %x "
  2170. "da_is_mcbc: %x "
  2171. "sa_is_valid: %x "
  2172. "decrypt_status_code: %x "
  2173. "rx_bitmap_not_updated: %x "
  2174. "reserved_2: %x "
  2175. "msdu_done: %x ",
  2176. rx_attn->encrypt_required,
  2177. rx_attn->directed,
  2178. rx_attn->buffer_fragment,
  2179. rx_attn->mpdu_length_err,
  2180. rx_attn->tkip_mic_err,
  2181. rx_attn->decrypt_err,
  2182. rx_attn->unencrypted_frame_err,
  2183. rx_attn->fcs_err,
  2184. rx_attn->flow_idx_timeout,
  2185. rx_attn->flow_idx_invalid,
  2186. rx_attn->wifi_parser_error,
  2187. rx_attn->amsdu_parser_error,
  2188. rx_attn->sa_idx_timeout,
  2189. rx_attn->da_idx_timeout,
  2190. rx_attn->msdu_limit_error,
  2191. rx_attn->da_is_valid,
  2192. rx_attn->da_is_mcbc,
  2193. rx_attn->sa_is_valid,
  2194. rx_attn->decrypt_status_code,
  2195. rx_attn->rx_bitmap_not_updated,
  2196. rx_attn->reserved_2,
  2197. rx_attn->msdu_done);
  2198. }
  2199. static inline void hal_rx_dump_mpdu_start_tlv(struct rx_mpdu_start *mpdu_start,
  2200. uint8_t dbg_level,
  2201. struct hal_soc *hal)
  2202. {
  2203. hal->ops->hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level);
  2204. }
  2205. /**
  2206. * hal_rx_dump_msdu_end_tlv: dump RX msdu_end TLV in structured
  2207. * human readable format.
  2208. * @ msdu_end: pointer the msdu_end TLV in pkt.
  2209. * @ dbg_level: log level.
  2210. *
  2211. * Return: void
  2212. */
  2213. static inline void hal_rx_dump_msdu_end_tlv(struct hal_soc *hal_soc,
  2214. struct rx_msdu_end *msdu_end,
  2215. uint8_t dbg_level)
  2216. {
  2217. hal_soc->ops->hal_rx_dump_msdu_end_tlv(msdu_end, dbg_level);
  2218. }
  2219. /**
  2220. * hal_rx_dump_mpdu_end_tlv: dump RX mpdu_end TLV in structured
  2221. * human readable format.
  2222. * @ mpdu_end: pointer the mpdu_end TLV in pkt.
  2223. * @ dbg_level: log level.
  2224. *
  2225. * Return: void
  2226. */
  2227. static inline void hal_rx_dump_mpdu_end_tlv(struct rx_mpdu_end *mpdu_end,
  2228. uint8_t dbg_level)
  2229. {
  2230. hal_verbose_debug(
  2231. "rx_mpdu_end tlv - "
  2232. "rxpcu_mpdu_filter_in_category: %x "
  2233. "sw_frame_group_id: %x "
  2234. "phy_ppdu_id: %x "
  2235. "unsup_ktype_short_frame: %x "
  2236. "rx_in_tx_decrypt_byp: %x "
  2237. "overflow_err: %x "
  2238. "mpdu_length_err: %x "
  2239. "tkip_mic_err: %x "
  2240. "decrypt_err: %x "
  2241. "unencrypted_frame_err: %x "
  2242. "pn_fields_contain_valid_info: %x "
  2243. "fcs_err: %x "
  2244. "msdu_length_err: %x "
  2245. "rxdma0_destination_ring: %x "
  2246. "rxdma1_destination_ring: %x "
  2247. "decrypt_status_code: %x "
  2248. "rx_bitmap_not_updated: %x ",
  2249. mpdu_end->rxpcu_mpdu_filter_in_category,
  2250. mpdu_end->sw_frame_group_id,
  2251. mpdu_end->phy_ppdu_id,
  2252. mpdu_end->unsup_ktype_short_frame,
  2253. mpdu_end->rx_in_tx_decrypt_byp,
  2254. mpdu_end->overflow_err,
  2255. mpdu_end->mpdu_length_err,
  2256. mpdu_end->tkip_mic_err,
  2257. mpdu_end->decrypt_err,
  2258. mpdu_end->unencrypted_frame_err,
  2259. mpdu_end->pn_fields_contain_valid_info,
  2260. mpdu_end->fcs_err,
  2261. mpdu_end->msdu_length_err,
  2262. mpdu_end->rxdma0_destination_ring,
  2263. mpdu_end->rxdma1_destination_ring,
  2264. mpdu_end->decrypt_status_code,
  2265. mpdu_end->rx_bitmap_not_updated);
  2266. }
  2267. #ifdef NO_RX_PKT_HDR_TLV
  2268. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2269. uint8_t dbg_level)
  2270. {
  2271. }
  2272. #else
  2273. /**
  2274. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  2275. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  2276. * @ dbg_level: log level.
  2277. *
  2278. * Return: void
  2279. */
  2280. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2281. uint8_t dbg_level)
  2282. {
  2283. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  2284. hal_verbose_debug(
  2285. "\n---------------\n"
  2286. "rx_pkt_hdr_tlv \n"
  2287. "---------------\n"
  2288. "phy_ppdu_id %d ",
  2289. pkt_hdr_tlv->phy_ppdu_id);
  2290. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr, 128);
  2291. }
  2292. #endif
  2293. /**
  2294. * hal_srng_ring_id_get: API to retrieve ring id from hal ring
  2295. * structure
  2296. * @hal_ring: pointer to hal_srng structure
  2297. *
  2298. * Return: ring_id
  2299. */
  2300. static inline uint8_t hal_srng_ring_id_get(void *hal_ring)
  2301. {
  2302. return ((struct hal_srng *)hal_ring)->ring_id;
  2303. }
  2304. /* Rx MSDU link pointer info */
  2305. struct hal_rx_msdu_link_ptr_info {
  2306. struct rx_msdu_link msdu_link;
  2307. struct hal_buf_info msdu_link_buf_info;
  2308. };
  2309. /**
  2310. * hal_rx_get_pkt_tlvs(): Function to retrieve pkt tlvs from nbuf
  2311. *
  2312. * @nbuf: Pointer to data buffer field
  2313. * Returns: pointer to rx_pkt_tlvs
  2314. */
  2315. static inline
  2316. struct rx_pkt_tlvs *hal_rx_get_pkt_tlvs(uint8_t *rx_buf_start)
  2317. {
  2318. return (struct rx_pkt_tlvs *)rx_buf_start;
  2319. }
  2320. /**
  2321. * hal_rx_get_mpdu_info(): Function to retrieve mpdu info from pkt tlvs
  2322. *
  2323. * @pkt_tlvs: Pointer to pkt_tlvs
  2324. * Returns: pointer to rx_mpdu_info structure
  2325. */
  2326. static inline
  2327. struct rx_mpdu_info *hal_rx_get_mpdu_info(struct rx_pkt_tlvs *pkt_tlvs)
  2328. {
  2329. return &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  2330. }
  2331. /**
  2332. * hal_rx_get_rx_sequence(): Function to retrieve rx sequence number
  2333. *
  2334. * @nbuf: Network buffer
  2335. * Returns: rx sequence number
  2336. */
  2337. #define DOT11_SEQ_FRAG_MASK 0x000f
  2338. #define DOT11_FC1_MORE_FRAG_OFFSET 0x04
  2339. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  2340. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2341. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  2342. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK, \
  2343. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB))
  2344. static inline
  2345. uint16_t hal_rx_get_rx_sequence(uint8_t *buf)
  2346. {
  2347. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2348. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2349. uint16_t seq_number = 0;
  2350. seq_number = HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  2351. return seq_number;
  2352. }
  2353. /**
  2354. * hal_rx_get_rx_fragment_number(): Function to retrieve rx fragment number
  2355. *
  2356. * @nbuf: Network buffer
  2357. * Returns: rx fragment number
  2358. */
  2359. static inline
  2360. uint8_t hal_rx_get_rx_fragment_number(uint8_t *buf)
  2361. {
  2362. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2363. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2364. uint8_t frag_number = 0;
  2365. frag_number = HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  2366. DOT11_SEQ_FRAG_MASK;
  2367. /* Return first 4 bits as fragment number */
  2368. return frag_number;
  2369. }
  2370. #define HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(_rx_mpdu_info) \
  2371. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2372. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_OFFSET)), \
  2373. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_MASK, \
  2374. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_LSB))
  2375. /**
  2376. * hal_rx_get_rx_more_frag_bit(): Function to retrieve more fragment bit
  2377. *
  2378. * @nbuf: Network buffer
  2379. * Returns: rx more fragment bit
  2380. */
  2381. static inline
  2382. uint8_t hal_rx_get_rx_more_frag_bit(uint8_t *buf)
  2383. {
  2384. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2385. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2386. uint16_t frame_ctrl = 0;
  2387. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info) >>
  2388. DOT11_FC1_MORE_FRAG_OFFSET;
  2389. /* more fragment bit if at offset bit 4 */
  2390. return frame_ctrl;
  2391. }
  2392. /**
  2393. * hal_rx_get_frame_ctrl_field(): Function to retrieve frame control field
  2394. *
  2395. * @nbuf: Network buffer
  2396. * Returns: rx more fragment bit
  2397. *
  2398. */
  2399. static inline
  2400. uint16_t hal_rx_get_frame_ctrl_field(uint8_t *buf)
  2401. {
  2402. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2403. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2404. uint16_t frame_ctrl = 0;
  2405. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  2406. return frame_ctrl;
  2407. }
  2408. /*
  2409. * hal_rx_msdu_is_wlan_mcast(): Check if the buffer is for multicast address
  2410. *
  2411. * @nbuf: Network buffer
  2412. * Returns: flag to indicate whether the nbuf has MC/BC address
  2413. */
  2414. static inline
  2415. uint32_t hal_rx_msdu_is_wlan_mcast(qdf_nbuf_t nbuf)
  2416. {
  2417. uint8 *buf = qdf_nbuf_data(nbuf);
  2418. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2419. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2420. return rx_attn->mcast_bcast;
  2421. }
  2422. #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
  2423. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2424. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  2425. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  2426. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  2427. /*
  2428. * hal_rx_get_mpdu_sequence_control_valid(): Get mpdu sequence control valid
  2429. *
  2430. * @nbuf: Network buffer
  2431. * Returns: value of sequence control valid field
  2432. */
  2433. static inline
  2434. uint8_t hal_rx_get_mpdu_sequence_control_valid(uint8_t *buf)
  2435. {
  2436. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2437. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2438. uint8_t seq_ctrl_valid = 0;
  2439. seq_ctrl_valid =
  2440. HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  2441. return seq_ctrl_valid;
  2442. }
  2443. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  2444. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2445. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  2446. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_MASK, \
  2447. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_LSB))
  2448. /*
  2449. * hal_rx_get_mpdu_frame_control_valid(): Retrieves mpdu frame control valid
  2450. *
  2451. * @nbuf: Network buffer
  2452. * Returns: value of frame control valid field
  2453. */
  2454. static inline
  2455. uint8_t hal_rx_get_mpdu_frame_control_valid(uint8_t *buf)
  2456. {
  2457. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2458. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2459. uint8_t frm_ctrl_valid = 0;
  2460. frm_ctrl_valid =
  2461. HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  2462. return frm_ctrl_valid;
  2463. }
  2464. #define HAL_RX_MPDU_GET_MAC_AD4_VALID(_rx_mpdu_info) \
  2465. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2466. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  2467. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  2468. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  2469. /*
  2470. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  2471. *
  2472. * @nbuf: Network buffer
  2473. * Returns: value of mpdu 4th address valid field
  2474. */
  2475. static inline
  2476. bool hal_rx_get_mpdu_mac_ad4_valid(uint8_t *buf)
  2477. {
  2478. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2479. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2480. bool ad4_valid = 0;
  2481. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  2482. return ad4_valid;
  2483. }
  2484. /*
  2485. * hal_rx_clear_mpdu_desc_info(): Clears mpdu_desc_info
  2486. *
  2487. * @rx_mpdu_desc_info: HAL view of rx mpdu desc info
  2488. * Returns: None
  2489. */
  2490. static inline
  2491. void hal_rx_clear_mpdu_desc_info(
  2492. struct hal_rx_mpdu_desc_info *rx_mpdu_desc_info)
  2493. {
  2494. qdf_mem_zero(rx_mpdu_desc_info,
  2495. sizeof(*rx_mpdu_desc_info));
  2496. }
  2497. /*
  2498. * hal_rx_clear_msdu_link_ptr(): Clears msdu_link_ptr
  2499. *
  2500. * @msdu_link_ptr: HAL view of msdu link ptr
  2501. * @size: number of msdu link pointers
  2502. * Returns: None
  2503. */
  2504. static inline
  2505. void hal_rx_clear_msdu_link_ptr(struct hal_rx_msdu_link_ptr_info *msdu_link_ptr,
  2506. int size)
  2507. {
  2508. qdf_mem_zero(msdu_link_ptr,
  2509. (sizeof(*msdu_link_ptr) * size));
  2510. }
  2511. /*
  2512. * hal_rx_chain_msdu_links() - Chains msdu link pointers
  2513. * @msdu_link_ptr: msdu link pointer
  2514. * @mpdu_desc_info: mpdu descriptor info
  2515. *
  2516. * Build a list of msdus using msdu link pointer. If the
  2517. * number of msdus are more, chain them together
  2518. *
  2519. * Returns: Number of processed msdus
  2520. */
  2521. static inline
  2522. int hal_rx_chain_msdu_links(struct hal_soc *hal_soc, qdf_nbuf_t msdu,
  2523. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2524. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  2525. {
  2526. int j;
  2527. struct rx_msdu_link *msdu_link_ptr =
  2528. &msdu_link_ptr_info->msdu_link;
  2529. struct rx_msdu_link *prev_msdu_link_ptr = NULL;
  2530. struct rx_msdu_details *msdu_details =
  2531. hal_rx_link_desc_msdu0_ptr(msdu_link_ptr, hal_soc);
  2532. uint8_t num_msdus = mpdu_desc_info->msdu_count;
  2533. struct rx_msdu_desc_info *msdu_desc_info;
  2534. uint8_t fragno, more_frag;
  2535. uint8_t *rx_desc_info;
  2536. struct hal_rx_msdu_list msdu_list;
  2537. for (j = 0; j < num_msdus; j++) {
  2538. msdu_desc_info =
  2539. hal_rx_msdu_desc_info_get_ptr(&msdu_details[j],
  2540. hal_soc);
  2541. msdu_list.msdu_info[j].msdu_flags =
  2542. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  2543. msdu_list.msdu_info[j].msdu_len =
  2544. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  2545. msdu_list.sw_cookie[j] = HAL_RX_BUF_COOKIE_GET(
  2546. &msdu_details[j].buffer_addr_info_details);
  2547. }
  2548. /* Chain msdu links together */
  2549. if (prev_msdu_link_ptr) {
  2550. /* 31-0 bits of the physical address */
  2551. prev_msdu_link_ptr->
  2552. next_msdu_link_desc_addr_info.buffer_addr_31_0 =
  2553. msdu_link_ptr_info->msdu_link_buf_info.paddr &
  2554. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK;
  2555. /* 39-32 bits of the physical address */
  2556. prev_msdu_link_ptr->
  2557. next_msdu_link_desc_addr_info.buffer_addr_39_32
  2558. = ((msdu_link_ptr_info->msdu_link_buf_info.paddr
  2559. >> 32) &
  2560. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK);
  2561. prev_msdu_link_ptr->
  2562. next_msdu_link_desc_addr_info.sw_buffer_cookie =
  2563. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie;
  2564. }
  2565. /* There is space for only 6 MSDUs in a MSDU link descriptor */
  2566. if (num_msdus < HAL_RX_NUM_MSDU_DESC) {
  2567. /* mark first and last MSDUs */
  2568. rx_desc_info = qdf_nbuf_data(msdu);
  2569. fragno = hal_rx_get_rx_fragment_number(rx_desc_info);
  2570. more_frag = hal_rx_get_rx_more_frag_bit(rx_desc_info);
  2571. /* TODO: create skb->fragslist[] */
  2572. if (more_frag == 0) {
  2573. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2574. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK;
  2575. } else if (fragno == 1) {
  2576. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2577. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK;
  2578. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2579. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK;
  2580. }
  2581. num_msdus++;
  2582. /* Number of MSDUs per mpdu descriptor is updated */
  2583. mpdu_desc_info->msdu_count += num_msdus;
  2584. } else {
  2585. num_msdus = 0;
  2586. prev_msdu_link_ptr = msdu_link_ptr;
  2587. }
  2588. return num_msdus;
  2589. }
  2590. /*
  2591. * hal_rx_defrag_update_src_ring_desc(): updates reo src ring desc
  2592. *
  2593. * @ring_desc: HAL view of ring descriptor
  2594. * @mpdu_des_info: saved mpdu desc info
  2595. * @msdu_link_ptr: saved msdu link ptr
  2596. *
  2597. * API used explicitly for rx defrag to update ring desc with
  2598. * mpdu desc info and msdu link ptr before reinjecting the
  2599. * packet back to REO
  2600. *
  2601. * Returns: None
  2602. */
  2603. static inline
  2604. void hal_rx_defrag_update_src_ring_desc(void *ring_desc,
  2605. void *saved_mpdu_desc_info,
  2606. struct hal_rx_msdu_link_ptr_info *saved_msdu_link_ptr)
  2607. {
  2608. struct reo_entrance_ring *reo_ent_ring;
  2609. struct rx_mpdu_desc_info *reo_ring_mpdu_desc_info;
  2610. struct hal_buf_info buf_info;
  2611. reo_ent_ring = (struct reo_entrance_ring *)ring_desc;
  2612. reo_ring_mpdu_desc_info = &reo_ent_ring->
  2613. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  2614. qdf_mem_copy(&reo_ring_mpdu_desc_info, saved_mpdu_desc_info,
  2615. sizeof(*reo_ring_mpdu_desc_info));
  2616. /*
  2617. * TODO: Check for additional fields that need configuration in
  2618. * reo_ring_mpdu_desc_info
  2619. */
  2620. /* Update msdu_link_ptr in the reo entrance ring */
  2621. hal_rx_reo_buf_paddr_get(ring_desc, &buf_info);
  2622. buf_info.paddr = saved_msdu_link_ptr->msdu_link_buf_info.paddr;
  2623. buf_info.sw_cookie =
  2624. saved_msdu_link_ptr->msdu_link_buf_info.sw_cookie;
  2625. }
  2626. /*
  2627. * hal_rx_defrag_save_info_from_ring_desc(): Saves info from ring desc
  2628. *
  2629. * @msdu_link_desc_va: msdu link descriptor handle
  2630. * @msdu_link_ptr_info: HAL view of msdu link pointer info
  2631. *
  2632. * API used to save msdu link information along with physical
  2633. * address. The API also copues the sw cookie.
  2634. *
  2635. * Returns: None
  2636. */
  2637. static inline
  2638. void hal_rx_defrag_save_info_from_ring_desc(void *msdu_link_desc_va,
  2639. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2640. struct hal_buf_info *hbi)
  2641. {
  2642. struct rx_msdu_link *msdu_link_ptr =
  2643. (struct rx_msdu_link *)msdu_link_desc_va;
  2644. qdf_mem_copy(&msdu_link_ptr_info->msdu_link, msdu_link_ptr,
  2645. sizeof(struct rx_msdu_link));
  2646. msdu_link_ptr_info->msdu_link_buf_info.paddr = hbi->paddr;
  2647. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie = hbi->sw_cookie;
  2648. }
  2649. /*
  2650. * hal_rx_get_desc_len(): Returns rx descriptor length
  2651. *
  2652. * Returns the size of rx_pkt_tlvs which follows the
  2653. * data in the nbuf
  2654. *
  2655. * Returns: Length of rx descriptor
  2656. */
  2657. static inline
  2658. uint16_t hal_rx_get_desc_len(void)
  2659. {
  2660. return sizeof(struct rx_pkt_tlvs);
  2661. }
  2662. /*
  2663. * hal_rx_reo_ent_rxdma_push_reason_get(): Retrieves RXDMA push reason from
  2664. * reo_entrance_ring descriptor
  2665. *
  2666. * @reo_ent_desc: reo_entrance_ring descriptor
  2667. * Returns: value of rxdma_push_reason
  2668. */
  2669. static inline
  2670. uint8_t hal_rx_reo_ent_rxdma_push_reason_get(void *reo_ent_desc)
  2671. {
  2672. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2673. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_OFFSET)),
  2674. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_MASK,
  2675. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_LSB);
  2676. }
  2677. /**
  2678. * hal_rx_reo_ent_rxdma_error_code_get(): Retrieves RXDMA error code from
  2679. * reo_entrance_ring descriptor
  2680. * @reo_ent_desc: reo_entrance_ring descriptor
  2681. * Return: value of rxdma_error_code
  2682. */
  2683. static inline
  2684. uint8_t hal_rx_reo_ent_rxdma_error_code_get(void *reo_ent_desc)
  2685. {
  2686. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2687. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_OFFSET)),
  2688. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_MASK,
  2689. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_LSB);
  2690. }
  2691. /**
  2692. * hal_rx_wbm_err_info_get(): Retrieves WBM error code and reason and
  2693. * save it to hal_wbm_err_desc_info structure passed by caller
  2694. * @wbm_desc: wbm ring descriptor
  2695. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2696. * Return: void
  2697. */
  2698. static inline void hal_rx_wbm_err_info_get(void *wbm_desc,
  2699. struct hal_wbm_err_desc_info *wbm_er_info,
  2700. struct hal_soc *hal_soc)
  2701. {
  2702. hal_soc->ops->hal_rx_wbm_err_info_get(wbm_desc, (void *)wbm_er_info);
  2703. }
  2704. /**
  2705. * hal_rx_wbm_err_info_set_in_tlv(): Save the wbm error codes and reason to
  2706. * the reserved bytes of rx_tlv_hdr
  2707. * @buf: start of rx_tlv_hdr
  2708. * @wbm_er_info: hal_wbm_err_desc_info structure
  2709. * Return: void
  2710. */
  2711. static inline void hal_rx_wbm_err_info_set_in_tlv(uint8_t *buf,
  2712. struct hal_wbm_err_desc_info *wbm_er_info)
  2713. {
  2714. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2715. qdf_mem_copy(pkt_tlvs->rx_padding0, wbm_er_info,
  2716. sizeof(struct hal_wbm_err_desc_info));
  2717. }
  2718. /**
  2719. * hal_rx_wbm_err_info_get_from_tlv(): retrieve wbm error codes and reason from
  2720. * the reserved bytes of rx_tlv_hdr.
  2721. * @buf: start of rx_tlv_hdr
  2722. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2723. * Return: void
  2724. */
  2725. static inline void hal_rx_wbm_err_info_get_from_tlv(uint8_t *buf,
  2726. struct hal_wbm_err_desc_info *wbm_er_info)
  2727. {
  2728. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2729. qdf_mem_copy(wbm_er_info, pkt_tlvs->rx_padding0,
  2730. sizeof(struct hal_wbm_err_desc_info));
  2731. }
  2732. #define HAL_RX_MSDU_START_NSS_GET(_rx_msdu_start) \
  2733. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  2734. RX_MSDU_START_5_NSS_OFFSET)), \
  2735. RX_MSDU_START_5_NSS_MASK, \
  2736. RX_MSDU_START_5_NSS_LSB))
  2737. /**
  2738. * hal_rx_mon_hw_desc_get_mpdu_status: Retrieve MPDU status
  2739. *
  2740. * @ hal_soc: HAL version of the SOC pointer
  2741. * @ hw_desc_addr: Start address of Rx HW TLVs
  2742. * @ rs: Status for monitor mode
  2743. *
  2744. * Return: void
  2745. */
  2746. static inline void hal_rx_mon_hw_desc_get_mpdu_status(struct hal_soc *hal_soc,
  2747. void *hw_desc_addr,
  2748. struct mon_rx_status *rs)
  2749. {
  2750. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status(hw_desc_addr, rs);
  2751. }
  2752. /*
  2753. * hal_rx_get_tlv(): API to get the tlv
  2754. *
  2755. * @hal_soc: HAL version of the SOC pointer
  2756. * @rx_tlv: TLV data extracted from the rx packet
  2757. * Return: uint8_t
  2758. */
  2759. static inline uint8_t hal_rx_get_tlv(struct hal_soc *hal_soc, void *rx_tlv)
  2760. {
  2761. return hal_soc->ops->hal_rx_get_tlv(rx_tlv);
  2762. }
  2763. /*
  2764. * hal_rx_msdu_start_nss_get(): API to get the NSS
  2765. * Interval from rx_msdu_start
  2766. *
  2767. * @hal_soc: HAL version of the SOC pointer
  2768. * @buf: pointer to the start of RX PKT TLV header
  2769. * Return: uint32_t(nss)
  2770. */
  2771. static inline uint32_t hal_rx_msdu_start_nss_get(struct hal_soc *hal_soc,
  2772. uint8_t *buf)
  2773. {
  2774. return hal_soc->ops->hal_rx_msdu_start_nss_get(buf);
  2775. }
  2776. /**
  2777. * hal_rx_dump_msdu_start_tlv: dump RX msdu_start TLV in structured
  2778. * human readable format.
  2779. * @ msdu_start: pointer the msdu_start TLV in pkt.
  2780. * @ dbg_level: log level.
  2781. *
  2782. * Return: void
  2783. */
  2784. static inline void hal_rx_dump_msdu_start_tlv(struct hal_soc *hal_soc,
  2785. struct rx_msdu_start *msdu_start,
  2786. uint8_t dbg_level)
  2787. {
  2788. hal_soc->ops->hal_rx_dump_msdu_start_tlv(msdu_start, dbg_level);
  2789. }
  2790. /**
  2791. * hal_rx_mpdu_start_tid_get - Return tid info from the rx mpdu start
  2792. * info details
  2793. *
  2794. * @ buf - Pointer to buffer containing rx pkt tlvs.
  2795. *
  2796. *
  2797. */
  2798. static inline uint32_t hal_rx_mpdu_start_tid_get(struct hal_soc *hal_soc,
  2799. uint8_t *buf)
  2800. {
  2801. return hal_soc->ops->hal_rx_mpdu_start_tid_get(buf);
  2802. }
  2803. /*
  2804. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  2805. * Interval from rx_msdu_start
  2806. *
  2807. * @buf: pointer to the start of RX PKT TLV header
  2808. * Return: uint32_t(reception_type)
  2809. */
  2810. static inline
  2811. uint32_t hal_rx_msdu_start_reception_type_get(struct hal_soc *hal_soc,
  2812. uint8_t *buf)
  2813. {
  2814. return hal_soc->ops->hal_rx_msdu_start_reception_type_get(buf);
  2815. }
  2816. /**
  2817. * hal_rx_dump_pkt_tlvs: API to print all member elements of
  2818. * RX TLVs
  2819. * @ buf: pointer the pkt buffer.
  2820. * @ dbg_level: log level.
  2821. *
  2822. * Return: void
  2823. */
  2824. static inline void hal_rx_dump_pkt_tlvs(struct hal_soc *hal_soc,
  2825. uint8_t *buf, uint8_t dbg_level)
  2826. {
  2827. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2828. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2829. struct rx_mpdu_start *mpdu_start =
  2830. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  2831. struct rx_msdu_start *msdu_start =
  2832. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  2833. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  2834. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  2835. hal_rx_dump_rx_attention_tlv(rx_attn, dbg_level);
  2836. hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level, hal_soc);
  2837. hal_rx_dump_msdu_start_tlv(hal_soc, msdu_start, dbg_level);
  2838. hal_rx_dump_mpdu_end_tlv(mpdu_end, dbg_level);
  2839. hal_rx_dump_msdu_end_tlv(hal_soc, msdu_end, dbg_level);
  2840. hal_rx_dump_pkt_hdr_tlv(pkt_tlvs, dbg_level);
  2841. }
  2842. /**
  2843. * hal_reo_status_get_header_generic - Process reo desc info
  2844. * @d - Pointer to reo descriptior
  2845. * @b - tlv type info
  2846. * @h - Pointer to hal_reo_status_header where info to be stored
  2847. * @hal- pointer to hal_soc structure
  2848. * Return - none.
  2849. *
  2850. */
  2851. static inline void hal_reo_status_get_header(uint32_t *d, int b,
  2852. void *h, void *hal)
  2853. {
  2854. struct hal_soc *hal_soc = (struct hal_soc *)hal;
  2855. hal_soc->ops->hal_reo_status_get_header(d, b, h);
  2856. }
  2857. static inline
  2858. uint32_t hal_rx_desc_is_first_msdu(void *hw_desc_addr)
  2859. {
  2860. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  2861. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  2862. return HAL_RX_GET(msdu_end, RX_MSDU_END_5, FIRST_MSDU);
  2863. }
  2864. static inline
  2865. uint32_t
  2866. HAL_RX_DESC_GET_DECAP_FORMAT(void *hw_desc_addr) {
  2867. struct rx_msdu_start *rx_msdu_start;
  2868. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2869. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  2870. return HAL_RX_GET(rx_msdu_start, RX_MSDU_START_2, DECAP_FORMAT);
  2871. }
  2872. #ifdef NO_RX_PKT_HDR_TLV
  2873. static inline
  2874. uint8_t *
  2875. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2876. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2877. "[%s][%d] decap format not raw", __func__, __LINE__);
  2878. QDF_ASSERT(0);
  2879. return 0;
  2880. }
  2881. #else
  2882. static inline
  2883. uint8_t *
  2884. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2885. uint8_t *rx_pkt_hdr;
  2886. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2887. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  2888. return rx_pkt_hdr;
  2889. }
  2890. #endif
  2891. #ifdef NO_RX_PKT_HDR_TLV
  2892. static inline
  2893. bool HAL_IS_DECAP_FORMAT_RAW(uint8_t *rx_tlv_hdr)
  2894. {
  2895. uint8_t decap_format;
  2896. if (hal_rx_desc_is_first_msdu(rx_tlv_hdr)) {
  2897. decap_format = HAL_RX_DESC_GET_DECAP_FORMAT(rx_tlv_hdr);
  2898. if (decap_format == HAL_HW_RX_DECAP_FORMAT_RAW)
  2899. return true;
  2900. }
  2901. return false;
  2902. }
  2903. #else
  2904. static inline
  2905. bool HAL_IS_DECAP_FORMAT_RAW(uint8_t *rx_tlv_hdr)
  2906. {
  2907. return true;
  2908. }
  2909. #endif
  2910. #endif /* _HAL_RX_H */