va-macro.c 90 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/regulator/consumer.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <linux/pm_runtime.h>
  15. #include <asoc/msm-cdc-pinctrl.h>
  16. #include <soc/swr-common.h>
  17. #include <soc/swr-wcd.h>
  18. #include "bolero-cdc.h"
  19. #include "bolero-cdc-registers.h"
  20. #include "bolero-clk-rsc.h"
  21. /* pm runtime auto suspend timer in msecs */
  22. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  23. #define VA_MACRO_MAX_OFFSET 0x1000
  24. #define VA_MACRO_NUM_DECIMATORS 8
  25. #define VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  26. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  27. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  28. #define VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  29. SNDRV_PCM_FMTBIT_S24_LE |\
  30. SNDRV_PCM_FMTBIT_S24_3LE)
  31. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  32. #define CF_MIN_3DB_4HZ 0x0
  33. #define CF_MIN_3DB_75HZ 0x1
  34. #define CF_MIN_3DB_150HZ 0x2
  35. #define VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  36. #define VA_MACRO_MCLK_FREQ 9600000
  37. #define VA_MACRO_TX_PATH_OFFSET 0x80
  38. #define VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  39. #define VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  40. #define VA_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  41. #define VA_MACRO_ADC_MUX_CFG_OFFSET 0x8
  42. #define BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS 40
  43. #define BOLERO_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS 100
  44. #define BOLERO_CDC_VA_TX_DMIC_HPF_DELAY_MS 300
  45. #define BOLERO_CDC_VA_TX_AMIC_HPF_DELAY_MS 300
  46. #define MAX_RETRY_ATTEMPTS 500
  47. #define VA_MACRO_SWR_STRING_LEN 80
  48. #define VA_MACRO_CHILD_DEVICES_MAX 3
  49. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  50. static int va_tx_unmute_delay = BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  51. module_param(va_tx_unmute_delay, int, 0664);
  52. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  53. enum {
  54. VA_MACRO_AIF_INVALID = 0,
  55. VA_MACRO_AIF1_CAP,
  56. VA_MACRO_AIF2_CAP,
  57. VA_MACRO_AIF3_CAP,
  58. VA_MACRO_MAX_DAIS,
  59. };
  60. enum {
  61. VA_MACRO_DEC0,
  62. VA_MACRO_DEC1,
  63. VA_MACRO_DEC2,
  64. VA_MACRO_DEC3,
  65. VA_MACRO_DEC4,
  66. VA_MACRO_DEC5,
  67. VA_MACRO_DEC6,
  68. VA_MACRO_DEC7,
  69. VA_MACRO_DEC_MAX,
  70. };
  71. enum {
  72. VA_MACRO_CLK_DIV_2,
  73. VA_MACRO_CLK_DIV_3,
  74. VA_MACRO_CLK_DIV_4,
  75. VA_MACRO_CLK_DIV_6,
  76. VA_MACRO_CLK_DIV_8,
  77. VA_MACRO_CLK_DIV_16,
  78. };
  79. enum {
  80. MSM_DMIC,
  81. SWR_MIC,
  82. };
  83. enum {
  84. TX_MCLK,
  85. VA_MCLK,
  86. };
  87. struct va_mute_work {
  88. struct va_macro_priv *va_priv;
  89. u32 decimator;
  90. struct delayed_work dwork;
  91. };
  92. struct hpf_work {
  93. struct va_macro_priv *va_priv;
  94. u8 decimator;
  95. u8 hpf_cut_off_freq;
  96. struct delayed_work dwork;
  97. };
  98. /* Hold instance to soundwire platform device */
  99. struct va_macro_swr_ctrl_data {
  100. struct platform_device *va_swr_pdev;
  101. };
  102. struct va_macro_swr_ctrl_platform_data {
  103. void *handle; /* holds codec private data */
  104. int (*read)(void *handle, int reg);
  105. int (*write)(void *handle, int reg, int val);
  106. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  107. int (*clk)(void *handle, bool enable);
  108. int (*core_vote)(void *handle, bool enable);
  109. int (*handle_irq)(void *handle,
  110. irqreturn_t (*swrm_irq_handler)(int irq,
  111. void *data),
  112. void *swrm_handle,
  113. int action);
  114. };
  115. struct va_macro_priv {
  116. struct device *dev;
  117. bool dec_active[VA_MACRO_NUM_DECIMATORS];
  118. bool va_without_decimation;
  119. struct clk *lpass_audio_hw_vote;
  120. struct mutex mclk_lock;
  121. struct mutex swr_clk_lock;
  122. struct snd_soc_component *component;
  123. struct hpf_work va_hpf_work[VA_MACRO_NUM_DECIMATORS];
  124. struct va_mute_work va_mute_dwork[VA_MACRO_NUM_DECIMATORS];
  125. unsigned long active_ch_mask[VA_MACRO_MAX_DAIS];
  126. unsigned long active_ch_cnt[VA_MACRO_MAX_DAIS];
  127. u16 dmic_clk_div;
  128. u16 va_mclk_users;
  129. int swr_clk_users;
  130. bool reset_swr;
  131. struct device_node *va_swr_gpio_p;
  132. struct va_macro_swr_ctrl_data *swr_ctrl_data;
  133. struct va_macro_swr_ctrl_platform_data swr_plat_data;
  134. struct work_struct va_macro_add_child_devices_work;
  135. int child_count;
  136. u16 mclk_mux_sel;
  137. char __iomem *va_io_base;
  138. char __iomem *va_island_mode_muxsel;
  139. struct platform_device *pdev_child_devices
  140. [VA_MACRO_CHILD_DEVICES_MAX];
  141. struct regulator *micb_supply;
  142. u32 micb_voltage;
  143. u32 micb_current;
  144. u32 version;
  145. u32 is_used_va_swr_gpio;
  146. int micb_users;
  147. u16 default_clk_id;
  148. u16 clk_id;
  149. int tx_swr_clk_cnt;
  150. int va_swr_clk_cnt;
  151. int va_clk_status;
  152. int tx_clk_status;
  153. bool lpi_enable;
  154. bool register_event_listener;
  155. };
  156. static bool va_macro_get_data(struct snd_soc_component *component,
  157. struct device **va_dev,
  158. struct va_macro_priv **va_priv,
  159. const char *func_name)
  160. {
  161. *va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  162. if (!(*va_dev)) {
  163. dev_err(component->dev,
  164. "%s: null device for macro!\n", func_name);
  165. return false;
  166. }
  167. *va_priv = dev_get_drvdata((*va_dev));
  168. if (!(*va_priv) || !(*va_priv)->component) {
  169. dev_err(component->dev,
  170. "%s: priv is null for macro!\n", func_name);
  171. return false;
  172. }
  173. return true;
  174. }
  175. static int va_macro_clk_div_get(struct snd_soc_component *component)
  176. {
  177. struct device *va_dev = NULL;
  178. struct va_macro_priv *va_priv = NULL;
  179. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  180. return -EINVAL;
  181. return va_priv->dmic_clk_div;
  182. }
  183. static int va_macro_mclk_enable(struct va_macro_priv *va_priv,
  184. bool mclk_enable, bool dapm)
  185. {
  186. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  187. int ret = 0;
  188. if (regmap == NULL) {
  189. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  190. return -EINVAL;
  191. }
  192. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  193. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  194. mutex_lock(&va_priv->mclk_lock);
  195. if (mclk_enable) {
  196. if (va_priv->va_mclk_users == 0) {
  197. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  198. va_priv->default_clk_id,
  199. va_priv->clk_id,
  200. true);
  201. if (ret < 0) {
  202. dev_err(va_priv->dev,
  203. "%s: va request clock en failed\n",
  204. __func__);
  205. goto exit;
  206. }
  207. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  208. true);
  209. regcache_mark_dirty(regmap);
  210. regcache_sync_region(regmap,
  211. VA_START_OFFSET,
  212. VA_MAX_OFFSET);
  213. }
  214. va_priv->va_mclk_users++;
  215. } else {
  216. if (va_priv->va_mclk_users <= 0) {
  217. dev_err(va_priv->dev, "%s: clock already disabled\n",
  218. __func__);
  219. va_priv->va_mclk_users = 0;
  220. goto exit;
  221. }
  222. va_priv->va_mclk_users--;
  223. if (va_priv->va_mclk_users == 0) {
  224. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  225. false);
  226. bolero_clk_rsc_request_clock(va_priv->dev,
  227. va_priv->default_clk_id,
  228. va_priv->clk_id,
  229. false);
  230. }
  231. }
  232. exit:
  233. mutex_unlock(&va_priv->mclk_lock);
  234. return ret;
  235. }
  236. static int va_macro_event_handler(struct snd_soc_component *component,
  237. u16 event, u32 data)
  238. {
  239. struct device *va_dev = NULL;
  240. struct va_macro_priv *va_priv = NULL;
  241. int retry_cnt = MAX_RETRY_ATTEMPTS;
  242. int ret = 0;
  243. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  244. return -EINVAL;
  245. switch (event) {
  246. case BOLERO_MACRO_EVT_WAIT_VA_CLK_RESET:
  247. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  248. dev_dbg_ratelimited(va_dev, "%s:retry_cnt: %d\n",
  249. __func__, retry_cnt);
  250. /*
  251. * Userspace takes 10 seconds to close
  252. * the session when pcm_start fails due to concurrency
  253. * with PDR/SSR. Loop and check every 20ms till 10
  254. * seconds for va_mclk user count to get reset to 0
  255. * which ensures userspace teardown is done and SSR
  256. * powerup seq can proceed.
  257. */
  258. msleep(20);
  259. retry_cnt--;
  260. }
  261. if (retry_cnt == 0)
  262. dev_err(va_dev,
  263. "%s: va_mclk_users is non-zero still, audio SSR fail!!\n",
  264. __func__);
  265. break;
  266. case BOLERO_MACRO_EVT_SSR_UP:
  267. /* enable&disable VA_CORE_CLK to reset GFMUX reg */
  268. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  269. va_priv->default_clk_id,
  270. VA_CORE_CLK, true);
  271. if (ret < 0)
  272. dev_err_ratelimited(va_priv->dev,
  273. "%s, failed to enable clk, ret:%d\n",
  274. __func__, ret);
  275. else
  276. bolero_clk_rsc_request_clock(va_priv->dev,
  277. va_priv->default_clk_id,
  278. VA_CORE_CLK, false);
  279. /* reset swr after ssr/pdr */
  280. va_priv->reset_swr = true;
  281. if (va_priv->swr_ctrl_data)
  282. swrm_wcd_notify(
  283. va_priv->swr_ctrl_data[0].va_swr_pdev,
  284. SWR_DEVICE_SSR_UP, NULL);
  285. break;
  286. case BOLERO_MACRO_EVT_CLK_RESET:
  287. bolero_rsc_clk_reset(va_dev, VA_CORE_CLK);
  288. break;
  289. case BOLERO_MACRO_EVT_SSR_DOWN:
  290. if (va_priv->swr_ctrl_data) {
  291. swrm_wcd_notify(
  292. va_priv->swr_ctrl_data[0].va_swr_pdev,
  293. SWR_DEVICE_DOWN, NULL);
  294. swrm_wcd_notify(
  295. va_priv->swr_ctrl_data[0].va_swr_pdev,
  296. SWR_DEVICE_SSR_DOWN, NULL);
  297. }
  298. if ((!pm_runtime_enabled(va_dev) ||
  299. !pm_runtime_suspended(va_dev))) {
  300. ret = bolero_runtime_suspend(va_dev);
  301. if (!ret) {
  302. pm_runtime_disable(va_dev);
  303. pm_runtime_set_suspended(va_dev);
  304. pm_runtime_enable(va_dev);
  305. }
  306. }
  307. break;
  308. default:
  309. break;
  310. }
  311. return 0;
  312. }
  313. static int va_macro_swr_pwr_event_v2(struct snd_soc_dapm_widget *w,
  314. struct snd_kcontrol *kcontrol, int event)
  315. {
  316. struct snd_soc_component *component =
  317. snd_soc_dapm_to_component(w->dapm);
  318. int ret = 0;
  319. struct device *va_dev = NULL;
  320. struct va_macro_priv *va_priv = NULL;
  321. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  322. return -EINVAL;
  323. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  324. switch (event) {
  325. case SND_SOC_DAPM_PRE_PMU:
  326. va_priv->va_swr_clk_cnt++;
  327. if (va_priv->swr_ctrl_data) {
  328. ret = swrm_wcd_notify(
  329. va_priv->swr_ctrl_data[0].va_swr_pdev,
  330. SWR_REQ_CLK_SWITCH, NULL);
  331. if (ret)
  332. dev_dbg(va_dev, "%s: clock switch failed\n",
  333. __func__);
  334. }
  335. msm_cdc_pinctrl_set_wakeup_capable(
  336. va_priv->va_swr_gpio_p, false);
  337. break;
  338. case SND_SOC_DAPM_POST_PMD:
  339. msm_cdc_pinctrl_set_wakeup_capable(
  340. va_priv->va_swr_gpio_p, true);
  341. if (va_priv->swr_ctrl_data) {
  342. ret = swrm_wcd_notify(
  343. va_priv->swr_ctrl_data[0].va_swr_pdev,
  344. SWR_REQ_CLK_SWITCH, NULL);
  345. if (ret)
  346. dev_dbg(va_dev, "%s: clock switch failed\n",
  347. __func__);
  348. }
  349. va_priv->va_swr_clk_cnt--;
  350. break;
  351. default:
  352. dev_err(va_priv->dev,
  353. "%s: invalid DAPM event %d\n", __func__, event);
  354. ret = -EINVAL;
  355. }
  356. return ret;
  357. }
  358. static int va_macro_swr_pwr_event(struct snd_soc_dapm_widget *w,
  359. struct snd_kcontrol *kcontrol, int event)
  360. {
  361. struct snd_soc_component *component =
  362. snd_soc_dapm_to_component(w->dapm);
  363. int ret = 0;
  364. struct device *va_dev = NULL;
  365. struct va_macro_priv *va_priv = NULL;
  366. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  367. return -EINVAL;
  368. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  369. switch (event) {
  370. case SND_SOC_DAPM_PRE_PMU:
  371. if (va_priv->lpass_audio_hw_vote) {
  372. ret = clk_prepare_enable(va_priv->lpass_audio_hw_vote);
  373. if (ret)
  374. dev_err(va_dev,
  375. "%s: lpass audio hw enable failed\n",
  376. __func__);
  377. }
  378. if (!ret)
  379. if (bolero_tx_clk_switch(component))
  380. dev_dbg(va_dev, "%s: clock switch failed\n",
  381. __func__);
  382. if (va_priv->lpi_enable) {
  383. bolero_register_event_listener(component, true);
  384. va_priv->register_event_listener = true;
  385. }
  386. break;
  387. case SND_SOC_DAPM_POST_PMD:
  388. if (va_priv->register_event_listener) {
  389. va_priv->register_event_listener = false;
  390. bolero_register_event_listener(component, false);
  391. }
  392. if (bolero_tx_clk_switch(component))
  393. dev_dbg(va_dev, "%s: clock switch failed\n",__func__);
  394. if (va_priv->lpass_audio_hw_vote)
  395. clk_disable_unprepare(va_priv->lpass_audio_hw_vote);
  396. break;
  397. default:
  398. dev_err(va_priv->dev,
  399. "%s: invalid DAPM event %d\n", __func__, event);
  400. ret = -EINVAL;
  401. }
  402. return ret;
  403. }
  404. static int va_macro_tx_swr_clk_event_v2(struct snd_soc_dapm_widget *w,
  405. struct snd_kcontrol *kcontrol, int event)
  406. {
  407. struct device *va_dev = NULL;
  408. struct va_macro_priv *va_priv = NULL;
  409. struct snd_soc_component *component =
  410. snd_soc_dapm_to_component(w->dapm);
  411. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  412. return -EINVAL;
  413. if (SND_SOC_DAPM_EVENT_ON(event))
  414. ++va_priv->tx_swr_clk_cnt;
  415. if (SND_SOC_DAPM_EVENT_OFF(event))
  416. --va_priv->tx_swr_clk_cnt;
  417. return 0;
  418. }
  419. static int va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  420. struct snd_kcontrol *kcontrol, int event)
  421. {
  422. struct snd_soc_component *component =
  423. snd_soc_dapm_to_component(w->dapm);
  424. int ret = 0;
  425. struct device *va_dev = NULL;
  426. struct va_macro_priv *va_priv = NULL;
  427. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  428. return -EINVAL;
  429. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  430. switch (event) {
  431. case SND_SOC_DAPM_PRE_PMU:
  432. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  433. va_priv->default_clk_id,
  434. TX_CORE_CLK,
  435. true);
  436. if (!ret)
  437. va_priv->tx_clk_status++;
  438. ret = va_macro_mclk_enable(va_priv, 1, true);
  439. break;
  440. case SND_SOC_DAPM_POST_PMD:
  441. if (bolero_tx_clk_switch(component))
  442. dev_dbg(va_dev, "%s: clock switch failed\n",__func__);
  443. va_macro_mclk_enable(va_priv, 0, true);
  444. if (va_priv->tx_clk_status > 0) {
  445. bolero_clk_rsc_request_clock(va_priv->dev,
  446. va_priv->default_clk_id,
  447. TX_CORE_CLK,
  448. false);
  449. va_priv->tx_clk_status--;
  450. }
  451. break;
  452. default:
  453. dev_err(va_priv->dev,
  454. "%s: invalid DAPM event %d\n", __func__, event);
  455. ret = -EINVAL;
  456. }
  457. return ret;
  458. }
  459. static int va_macro_tx_va_mclk_enable(struct va_macro_priv *va_priv,
  460. struct regmap *regmap, int clk_type,
  461. bool enable)
  462. {
  463. int ret = 0, clk_tx_ret = 0;
  464. dev_dbg(va_priv->dev,
  465. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  466. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  467. (enable ? "enable" : "disable"), va_priv->va_mclk_users);
  468. if (enable) {
  469. if (va_priv->swr_clk_users == 0)
  470. msm_cdc_pinctrl_select_active_state(
  471. va_priv->va_swr_gpio_p);
  472. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  473. TX_CORE_CLK,
  474. TX_CORE_CLK,
  475. true);
  476. if (clk_type == TX_MCLK) {
  477. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  478. TX_CORE_CLK,
  479. TX_CORE_CLK,
  480. true);
  481. if (ret < 0) {
  482. if (va_priv->swr_clk_users == 0)
  483. msm_cdc_pinctrl_select_sleep_state(
  484. va_priv->va_swr_gpio_p);
  485. dev_err_ratelimited(va_priv->dev,
  486. "%s: swr request clk failed\n",
  487. __func__);
  488. goto done;
  489. }
  490. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  491. true);
  492. }
  493. if (clk_type == VA_MCLK) {
  494. ret = va_macro_mclk_enable(va_priv, 1, true);
  495. if (ret < 0) {
  496. if (va_priv->swr_clk_users == 0)
  497. msm_cdc_pinctrl_select_sleep_state(
  498. va_priv->va_swr_gpio_p);
  499. dev_err_ratelimited(va_priv->dev,
  500. "%s: request clock enable failed\n",
  501. __func__);
  502. goto done;
  503. }
  504. }
  505. if (va_priv->swr_clk_users == 0) {
  506. dev_dbg(va_priv->dev, "%s: reset_swr: %d\n",
  507. __func__, va_priv->reset_swr);
  508. if (va_priv->reset_swr)
  509. regmap_update_bits(regmap,
  510. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  511. 0x02, 0x02);
  512. regmap_update_bits(regmap,
  513. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  514. 0x01, 0x01);
  515. if (va_priv->reset_swr)
  516. regmap_update_bits(regmap,
  517. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  518. 0x02, 0x00);
  519. va_priv->reset_swr = false;
  520. }
  521. if (!clk_tx_ret)
  522. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  523. TX_CORE_CLK,
  524. TX_CORE_CLK,
  525. false);
  526. va_priv->swr_clk_users++;
  527. } else {
  528. if (va_priv->swr_clk_users <= 0) {
  529. dev_err_ratelimited(va_priv->dev,
  530. "va swrm clock users already 0\n");
  531. va_priv->swr_clk_users = 0;
  532. return 0;
  533. }
  534. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  535. TX_CORE_CLK,
  536. TX_CORE_CLK,
  537. true);
  538. va_priv->swr_clk_users--;
  539. if (va_priv->swr_clk_users == 0)
  540. regmap_update_bits(regmap,
  541. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  542. 0x01, 0x00);
  543. if (clk_type == VA_MCLK)
  544. va_macro_mclk_enable(va_priv, 0, true);
  545. if (clk_type == TX_MCLK) {
  546. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  547. false);
  548. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  549. TX_CORE_CLK,
  550. TX_CORE_CLK,
  551. false);
  552. if (ret < 0) {
  553. dev_err_ratelimited(va_priv->dev,
  554. "%s: swr request clk failed\n",
  555. __func__);
  556. goto done;
  557. }
  558. }
  559. if (!clk_tx_ret)
  560. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  561. TX_CORE_CLK,
  562. TX_CORE_CLK,
  563. false);
  564. if (va_priv->swr_clk_users == 0)
  565. msm_cdc_pinctrl_select_sleep_state(
  566. va_priv->va_swr_gpio_p);
  567. }
  568. return 0;
  569. done:
  570. if (!clk_tx_ret)
  571. bolero_clk_rsc_request_clock(va_priv->dev,
  572. TX_CORE_CLK,
  573. TX_CORE_CLK,
  574. false);
  575. return ret;
  576. }
  577. static int va_macro_core_vote(void *handle, bool enable)
  578. {
  579. struct va_macro_priv *va_priv = (struct va_macro_priv *) handle;
  580. if (va_priv == NULL) {
  581. pr_err("%s: va priv data is NULL\n", __func__);
  582. return -EINVAL;
  583. }
  584. if (enable) {
  585. pm_runtime_get_sync(va_priv->dev);
  586. pm_runtime_put_autosuspend(va_priv->dev);
  587. pm_runtime_mark_last_busy(va_priv->dev);
  588. }
  589. if (bolero_check_core_votes(va_priv->dev))
  590. return 0;
  591. else
  592. return -EINVAL;
  593. }
  594. static int va_macro_swrm_clock(void *handle, bool enable)
  595. {
  596. struct va_macro_priv *va_priv = (struct va_macro_priv *) handle;
  597. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  598. int ret = 0;
  599. if (regmap == NULL) {
  600. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  601. return -EINVAL;
  602. }
  603. mutex_lock(&va_priv->swr_clk_lock);
  604. dev_dbg(va_priv->dev,
  605. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  606. __func__, (enable ? "enable" : "disable"),
  607. va_priv->tx_swr_clk_cnt, va_priv->va_swr_clk_cnt);
  608. if (enable) {
  609. pm_runtime_get_sync(va_priv->dev);
  610. if (va_priv->va_swr_clk_cnt && !va_priv->tx_swr_clk_cnt) {
  611. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  612. VA_MCLK, enable);
  613. if (ret)
  614. goto done;
  615. va_priv->va_clk_status++;
  616. } else {
  617. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  618. TX_MCLK, enable);
  619. if (ret)
  620. goto done;
  621. va_priv->tx_clk_status++;
  622. }
  623. pm_runtime_mark_last_busy(va_priv->dev);
  624. pm_runtime_put_autosuspend(va_priv->dev);
  625. } else {
  626. if (va_priv->va_clk_status && !va_priv->tx_clk_status) {
  627. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  628. VA_MCLK, enable);
  629. if (ret)
  630. goto done;
  631. --va_priv->va_clk_status;
  632. } else if (!va_priv->va_clk_status && va_priv->tx_clk_status) {
  633. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  634. TX_MCLK, enable);
  635. if (ret)
  636. goto done;
  637. --va_priv->tx_clk_status;
  638. } else if (va_priv->va_clk_status && va_priv->tx_clk_status) {
  639. if (!va_priv->va_swr_clk_cnt && va_priv->tx_swr_clk_cnt) {
  640. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  641. VA_MCLK, enable);
  642. if (ret)
  643. goto done;
  644. --va_priv->va_clk_status;
  645. } else {
  646. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  647. TX_MCLK, enable);
  648. if (ret)
  649. goto done;
  650. --va_priv->tx_clk_status;
  651. }
  652. } else {
  653. dev_dbg(va_priv->dev,
  654. "%s: Both clocks are disabled\n", __func__);
  655. }
  656. }
  657. dev_dbg(va_priv->dev,
  658. "%s: swrm clock users %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  659. __func__, va_priv->swr_clk_users, va_priv->tx_clk_status,
  660. va_priv->va_clk_status);
  661. done:
  662. mutex_unlock(&va_priv->swr_clk_lock);
  663. return ret;
  664. }
  665. static int is_amic_enabled(struct snd_soc_component *component, int decimator)
  666. {
  667. u16 adc_mux_reg = 0, adc_reg = 0;
  668. u16 adc_n = BOLERO_ADC_MAX;
  669. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  670. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  671. if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
  672. adc_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  673. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  674. adc_n = snd_soc_component_read32(component, adc_reg) &
  675. VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  676. if (adc_n >= BOLERO_ADC_MAX)
  677. adc_n = BOLERO_ADC_MAX;
  678. }
  679. return adc_n;
  680. }
  681. static void va_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  682. {
  683. struct delayed_work *hpf_delayed_work;
  684. struct hpf_work *hpf_work;
  685. struct va_macro_priv *va_priv;
  686. struct snd_soc_component *component;
  687. u16 dec_cfg_reg, hpf_gate_reg;
  688. u8 hpf_cut_off_freq;
  689. u16 adc_n = 0;
  690. hpf_delayed_work = to_delayed_work(work);
  691. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  692. va_priv = hpf_work->va_priv;
  693. component = va_priv->component;
  694. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  695. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  696. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  697. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  698. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  699. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  700. __func__, hpf_work->decimator, hpf_cut_off_freq);
  701. adc_n = is_amic_enabled(component, hpf_work->decimator);
  702. if (adc_n < BOLERO_ADC_MAX) {
  703. /* analog mic clear TX hold */
  704. bolero_clear_amic_tx_hold(component->dev, adc_n);
  705. snd_soc_component_update_bits(component,
  706. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  707. hpf_cut_off_freq << 5);
  708. snd_soc_component_update_bits(component, hpf_gate_reg,
  709. 0x03, 0x02);
  710. /* Minimum 1 clk cycle delay is required as per HW spec */
  711. usleep_range(1000, 1010);
  712. snd_soc_component_update_bits(component, hpf_gate_reg,
  713. 0x03, 0x01);
  714. } else {
  715. snd_soc_component_update_bits(component,
  716. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  717. hpf_cut_off_freq << 5);
  718. snd_soc_component_update_bits(component, hpf_gate_reg,
  719. 0x02, 0x02);
  720. /* Minimum 1 clk cycle delay is required as per HW spec */
  721. usleep_range(1000, 1010);
  722. snd_soc_component_update_bits(component, hpf_gate_reg,
  723. 0x02, 0x00);
  724. }
  725. }
  726. static void va_macro_mute_update_callback(struct work_struct *work)
  727. {
  728. struct va_mute_work *va_mute_dwork;
  729. struct snd_soc_component *component = NULL;
  730. struct va_macro_priv *va_priv;
  731. struct delayed_work *delayed_work;
  732. u16 tx_vol_ctl_reg, decimator;
  733. delayed_work = to_delayed_work(work);
  734. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  735. va_priv = va_mute_dwork->va_priv;
  736. component = va_priv->component;
  737. decimator = va_mute_dwork->decimator;
  738. tx_vol_ctl_reg =
  739. BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  740. VA_MACRO_TX_PATH_OFFSET * decimator;
  741. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  742. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  743. __func__, decimator);
  744. }
  745. static int va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  746. struct snd_ctl_elem_value *ucontrol)
  747. {
  748. struct snd_soc_dapm_widget *widget =
  749. snd_soc_dapm_kcontrol_widget(kcontrol);
  750. struct snd_soc_component *component =
  751. snd_soc_dapm_to_component(widget->dapm);
  752. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  753. unsigned int val;
  754. u16 mic_sel_reg, dmic_clk_reg;
  755. struct device *va_dev = NULL;
  756. struct va_macro_priv *va_priv = NULL;
  757. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  758. return -EINVAL;
  759. val = ucontrol->value.enumerated.item[0];
  760. if (val > e->items - 1)
  761. return -EINVAL;
  762. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  763. widget->name, val);
  764. switch (e->reg) {
  765. case BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  766. mic_sel_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0;
  767. break;
  768. case BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  769. mic_sel_reg = BOLERO_CDC_VA_TX1_TX_PATH_CFG0;
  770. break;
  771. case BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  772. mic_sel_reg = BOLERO_CDC_VA_TX2_TX_PATH_CFG0;
  773. break;
  774. case BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  775. mic_sel_reg = BOLERO_CDC_VA_TX3_TX_PATH_CFG0;
  776. break;
  777. case BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0:
  778. mic_sel_reg = BOLERO_CDC_VA_TX4_TX_PATH_CFG0;
  779. break;
  780. case BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0:
  781. mic_sel_reg = BOLERO_CDC_VA_TX5_TX_PATH_CFG0;
  782. break;
  783. case BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0:
  784. mic_sel_reg = BOLERO_CDC_VA_TX6_TX_PATH_CFG0;
  785. break;
  786. case BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0:
  787. mic_sel_reg = BOLERO_CDC_VA_TX7_TX_PATH_CFG0;
  788. break;
  789. default:
  790. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  791. __func__, e->reg);
  792. return -EINVAL;
  793. }
  794. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  795. if (val != 0) {
  796. if (val < 5) {
  797. snd_soc_component_update_bits(component,
  798. mic_sel_reg,
  799. 1 << 7, 0x0 << 7);
  800. } else {
  801. snd_soc_component_update_bits(component,
  802. mic_sel_reg,
  803. 1 << 7, 0x1 << 7);
  804. snd_soc_component_update_bits(component,
  805. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  806. 0x80, 0x00);
  807. dmic_clk_reg =
  808. BOLERO_CDC_TX_TOP_CSR_SWR_DMIC0_CTL +
  809. ((val - 5)/2) * 4;
  810. snd_soc_component_update_bits(component,
  811. dmic_clk_reg,
  812. 0x0E, va_priv->dmic_clk_div << 0x1);
  813. }
  814. }
  815. } else {
  816. /* DMIC selected */
  817. if (val != 0)
  818. snd_soc_component_update_bits(component, mic_sel_reg,
  819. 1 << 7, 1 << 7);
  820. }
  821. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  822. }
  823. static int va_macro_lpi_get(struct snd_kcontrol *kcontrol,
  824. struct snd_ctl_elem_value *ucontrol)
  825. {
  826. struct snd_soc_component *component =
  827. snd_soc_kcontrol_component(kcontrol);
  828. struct device *va_dev = NULL;
  829. struct va_macro_priv *va_priv = NULL;
  830. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  831. return -EINVAL;
  832. ucontrol->value.integer.value[0] = va_priv->lpi_enable;
  833. return 0;
  834. }
  835. static int va_macro_lpi_put(struct snd_kcontrol *kcontrol,
  836. struct snd_ctl_elem_value *ucontrol)
  837. {
  838. struct snd_soc_component *component =
  839. snd_soc_kcontrol_component(kcontrol);
  840. struct device *va_dev = NULL;
  841. struct va_macro_priv *va_priv = NULL;
  842. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  843. return -EINVAL;
  844. va_priv->lpi_enable = ucontrol->value.integer.value[0];
  845. return 0;
  846. }
  847. static int va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  848. struct snd_ctl_elem_value *ucontrol)
  849. {
  850. struct snd_soc_dapm_widget *widget =
  851. snd_soc_dapm_kcontrol_widget(kcontrol);
  852. struct snd_soc_component *component =
  853. snd_soc_dapm_to_component(widget->dapm);
  854. struct soc_multi_mixer_control *mixer =
  855. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  856. u32 dai_id = widget->shift;
  857. u32 dec_id = mixer->shift;
  858. struct device *va_dev = NULL;
  859. struct va_macro_priv *va_priv = NULL;
  860. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  861. return -EINVAL;
  862. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  863. ucontrol->value.integer.value[0] = 1;
  864. else
  865. ucontrol->value.integer.value[0] = 0;
  866. return 0;
  867. }
  868. static int va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  869. struct snd_ctl_elem_value *ucontrol)
  870. {
  871. struct snd_soc_dapm_widget *widget =
  872. snd_soc_dapm_kcontrol_widget(kcontrol);
  873. struct snd_soc_component *component =
  874. snd_soc_dapm_to_component(widget->dapm);
  875. struct snd_soc_dapm_update *update = NULL;
  876. struct soc_multi_mixer_control *mixer =
  877. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  878. u32 dai_id = widget->shift;
  879. u32 dec_id = mixer->shift;
  880. u32 enable = ucontrol->value.integer.value[0];
  881. struct device *va_dev = NULL;
  882. struct va_macro_priv *va_priv = NULL;
  883. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  884. return -EINVAL;
  885. if (enable) {
  886. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  887. va_priv->active_ch_cnt[dai_id]++;
  888. } else {
  889. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  890. va_priv->active_ch_cnt[dai_id]--;
  891. }
  892. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  893. return 0;
  894. }
  895. static int va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  896. struct snd_kcontrol *kcontrol, int event)
  897. {
  898. struct snd_soc_component *component =
  899. snd_soc_dapm_to_component(w->dapm);
  900. unsigned int dmic = 0;
  901. int ret = 0;
  902. char *wname;
  903. wname = strpbrk(w->name, "01234567");
  904. if (!wname) {
  905. dev_err(component->dev, "%s: widget not found\n", __func__);
  906. return -EINVAL;
  907. }
  908. ret = kstrtouint(wname, 10, &dmic);
  909. if (ret < 0) {
  910. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  911. __func__);
  912. return -EINVAL;
  913. }
  914. dev_dbg(component->dev, "%s: event %d DMIC%d\n",
  915. __func__, event, dmic);
  916. switch (event) {
  917. case SND_SOC_DAPM_PRE_PMU:
  918. bolero_dmic_clk_enable(component, dmic, DMIC_VA, true);
  919. break;
  920. case SND_SOC_DAPM_POST_PMD:
  921. bolero_dmic_clk_enable(component, dmic, DMIC_VA, false);
  922. break;
  923. }
  924. return 0;
  925. }
  926. static int va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  927. struct snd_kcontrol *kcontrol, int event)
  928. {
  929. struct snd_soc_component *component =
  930. snd_soc_dapm_to_component(w->dapm);
  931. unsigned int decimator;
  932. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  933. u16 tx_gain_ctl_reg;
  934. u8 hpf_cut_off_freq;
  935. struct device *va_dev = NULL;
  936. struct va_macro_priv *va_priv = NULL;
  937. int hpf_delay = BOLERO_CDC_VA_TX_DMIC_HPF_DELAY_MS;
  938. int unmute_delay = BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  939. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  940. return -EINVAL;
  941. decimator = w->shift;
  942. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  943. w->name, decimator);
  944. tx_vol_ctl_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  945. VA_MACRO_TX_PATH_OFFSET * decimator;
  946. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  947. VA_MACRO_TX_PATH_OFFSET * decimator;
  948. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  949. VA_MACRO_TX_PATH_OFFSET * decimator;
  950. tx_gain_ctl_reg = BOLERO_CDC_VA_TX0_TX_VOL_CTL +
  951. VA_MACRO_TX_PATH_OFFSET * decimator;
  952. switch (event) {
  953. case SND_SOC_DAPM_PRE_PMU:
  954. /* Enable TX PGA Mute */
  955. snd_soc_component_update_bits(component,
  956. tx_vol_ctl_reg, 0x10, 0x10);
  957. break;
  958. case SND_SOC_DAPM_POST_PMU:
  959. /* Enable TX CLK */
  960. snd_soc_component_update_bits(component,
  961. tx_vol_ctl_reg, 0x20, 0x20);
  962. snd_soc_component_update_bits(component,
  963. hpf_gate_reg, 0x01, 0x00);
  964. /*
  965. * Minimum 1 clk cycle delay is required as per HW spec
  966. */
  967. usleep_range(1000, 1010);
  968. hpf_cut_off_freq = (snd_soc_component_read32(
  969. component, dec_cfg_reg) &
  970. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  971. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  972. hpf_cut_off_freq;
  973. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  974. snd_soc_component_update_bits(component, dec_cfg_reg,
  975. TX_HPF_CUT_OFF_FREQ_MASK,
  976. CF_MIN_3DB_150HZ << 5);
  977. }
  978. if (is_amic_enabled(component, decimator) < BOLERO_ADC_MAX) {
  979. hpf_delay = BOLERO_CDC_VA_TX_AMIC_HPF_DELAY_MS;
  980. unmute_delay = BOLERO_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS;
  981. if (va_tx_unmute_delay < unmute_delay)
  982. va_tx_unmute_delay = unmute_delay;
  983. }
  984. snd_soc_component_update_bits(component,
  985. hpf_gate_reg, 0x03, 0x03);
  986. /*
  987. * Minimum 1 clk cycle delay is required as per HW spec
  988. */
  989. usleep_range(1000, 1010);
  990. snd_soc_component_update_bits(component,
  991. hpf_gate_reg, 0x02, 0x00);
  992. snd_soc_component_update_bits(component,
  993. hpf_gate_reg, 0x01, 0x01);
  994. /*
  995. * 6ms delay is required as per HW spec
  996. */
  997. usleep_range(6000, 6010);
  998. /* schedule work queue to Remove Mute */
  999. schedule_delayed_work(&va_priv->va_mute_dwork[decimator].dwork,
  1000. msecs_to_jiffies(va_tx_unmute_delay));
  1001. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  1002. CF_MIN_3DB_150HZ)
  1003. schedule_delayed_work(
  1004. &va_priv->va_hpf_work[decimator].dwork,
  1005. msecs_to_jiffies(hpf_delay));
  1006. /* apply gain after decimator is enabled */
  1007. snd_soc_component_write(component, tx_gain_ctl_reg,
  1008. snd_soc_component_read32(component, tx_gain_ctl_reg));
  1009. break;
  1010. case SND_SOC_DAPM_PRE_PMD:
  1011. hpf_cut_off_freq =
  1012. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  1013. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1014. 0x10, 0x10);
  1015. if (cancel_delayed_work_sync(
  1016. &va_priv->va_hpf_work[decimator].dwork)) {
  1017. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1018. snd_soc_component_update_bits(component,
  1019. dec_cfg_reg,
  1020. TX_HPF_CUT_OFF_FREQ_MASK,
  1021. hpf_cut_off_freq << 5);
  1022. snd_soc_component_update_bits(component,
  1023. hpf_gate_reg,
  1024. 0x02, 0x02);
  1025. /*
  1026. * Minimum 1 clk cycle delay is required
  1027. * as per HW spec
  1028. */
  1029. usleep_range(1000, 1010);
  1030. snd_soc_component_update_bits(component,
  1031. hpf_gate_reg,
  1032. 0x02, 0x00);
  1033. }
  1034. }
  1035. cancel_delayed_work_sync(
  1036. &va_priv->va_mute_dwork[decimator].dwork);
  1037. break;
  1038. case SND_SOC_DAPM_POST_PMD:
  1039. /* Disable TX CLK */
  1040. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1041. 0x20, 0x00);
  1042. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1043. 0x10, 0x00);
  1044. break;
  1045. }
  1046. return 0;
  1047. }
  1048. static int va_macro_enable_tx(struct snd_soc_dapm_widget *w,
  1049. struct snd_kcontrol *kcontrol, int event)
  1050. {
  1051. struct snd_soc_component *component =
  1052. snd_soc_dapm_to_component(w->dapm);
  1053. struct device *va_dev = NULL;
  1054. struct va_macro_priv *va_priv = NULL;
  1055. int ret = 0;
  1056. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1057. return -EINVAL;
  1058. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  1059. switch (event) {
  1060. case SND_SOC_DAPM_POST_PMU:
  1061. if (bolero_tx_clk_switch(component))
  1062. dev_dbg(va_dev, "%s: clock switch failed\n",__func__);
  1063. if (va_priv->tx_clk_status > 0) {
  1064. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1065. va_priv->default_clk_id,
  1066. TX_CORE_CLK,
  1067. false);
  1068. va_priv->tx_clk_status--;
  1069. }
  1070. break;
  1071. case SND_SOC_DAPM_PRE_PMD:
  1072. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1073. va_priv->default_clk_id,
  1074. TX_CORE_CLK,
  1075. true);
  1076. if (!ret)
  1077. va_priv->tx_clk_status++;
  1078. break;
  1079. default:
  1080. dev_err(va_priv->dev,
  1081. "%s: invalid DAPM event %d\n", __func__, event);
  1082. ret = -EINVAL;
  1083. break;
  1084. }
  1085. return ret;
  1086. }
  1087. static int va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  1088. struct snd_kcontrol *kcontrol, int event)
  1089. {
  1090. struct snd_soc_component *component =
  1091. snd_soc_dapm_to_component(w->dapm);
  1092. struct device *va_dev = NULL;
  1093. struct va_macro_priv *va_priv = NULL;
  1094. int ret = 0;
  1095. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1096. return -EINVAL;
  1097. if (!va_priv->micb_supply) {
  1098. dev_err(va_dev,
  1099. "%s:regulator not provided in dtsi\n", __func__);
  1100. return -EINVAL;
  1101. }
  1102. switch (event) {
  1103. case SND_SOC_DAPM_PRE_PMU:
  1104. if (va_priv->micb_users++ > 0)
  1105. return 0;
  1106. ret = regulator_set_voltage(va_priv->micb_supply,
  1107. va_priv->micb_voltage,
  1108. va_priv->micb_voltage);
  1109. if (ret) {
  1110. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  1111. __func__, ret);
  1112. return ret;
  1113. }
  1114. ret = regulator_set_load(va_priv->micb_supply,
  1115. va_priv->micb_current);
  1116. if (ret) {
  1117. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  1118. __func__, ret);
  1119. return ret;
  1120. }
  1121. ret = regulator_enable(va_priv->micb_supply);
  1122. if (ret) {
  1123. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  1124. __func__, ret);
  1125. return ret;
  1126. }
  1127. break;
  1128. case SND_SOC_DAPM_POST_PMD:
  1129. if (--va_priv->micb_users > 0)
  1130. return 0;
  1131. if (va_priv->micb_users < 0) {
  1132. va_priv->micb_users = 0;
  1133. dev_dbg(va_dev, "%s: regulator already disabled\n",
  1134. __func__);
  1135. return 0;
  1136. }
  1137. ret = regulator_disable(va_priv->micb_supply);
  1138. if (ret) {
  1139. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  1140. __func__, ret);
  1141. return ret;
  1142. }
  1143. regulator_set_voltage(va_priv->micb_supply, 0,
  1144. va_priv->micb_voltage);
  1145. regulator_set_load(va_priv->micb_supply, 0);
  1146. break;
  1147. }
  1148. return 0;
  1149. }
  1150. static int va_macro_hw_params(struct snd_pcm_substream *substream,
  1151. struct snd_pcm_hw_params *params,
  1152. struct snd_soc_dai *dai)
  1153. {
  1154. int tx_fs_rate = -EINVAL;
  1155. struct snd_soc_component *component = dai->component;
  1156. u32 decimator, sample_rate;
  1157. u16 tx_fs_reg = 0;
  1158. struct device *va_dev = NULL;
  1159. struct va_macro_priv *va_priv = NULL;
  1160. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1161. return -EINVAL;
  1162. dev_dbg(va_dev,
  1163. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  1164. dai->name, dai->id, params_rate(params),
  1165. params_channels(params));
  1166. sample_rate = params_rate(params);
  1167. switch (sample_rate) {
  1168. case 8000:
  1169. tx_fs_rate = 0;
  1170. break;
  1171. case 16000:
  1172. tx_fs_rate = 1;
  1173. break;
  1174. case 32000:
  1175. tx_fs_rate = 3;
  1176. break;
  1177. case 48000:
  1178. tx_fs_rate = 4;
  1179. break;
  1180. case 96000:
  1181. tx_fs_rate = 5;
  1182. break;
  1183. case 192000:
  1184. tx_fs_rate = 6;
  1185. break;
  1186. case 384000:
  1187. tx_fs_rate = 7;
  1188. break;
  1189. default:
  1190. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  1191. __func__, params_rate(params));
  1192. return -EINVAL;
  1193. }
  1194. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  1195. VA_MACRO_DEC_MAX) {
  1196. if (decimator >= 0) {
  1197. tx_fs_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  1198. VA_MACRO_TX_PATH_OFFSET * decimator;
  1199. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  1200. __func__, decimator, sample_rate);
  1201. snd_soc_component_update_bits(component, tx_fs_reg,
  1202. 0x0F, tx_fs_rate);
  1203. } else {
  1204. dev_err(va_dev,
  1205. "%s: ERROR: Invalid decimator: %d\n",
  1206. __func__, decimator);
  1207. return -EINVAL;
  1208. }
  1209. }
  1210. return 0;
  1211. }
  1212. static int va_macro_get_channel_map(struct snd_soc_dai *dai,
  1213. unsigned int *tx_num, unsigned int *tx_slot,
  1214. unsigned int *rx_num, unsigned int *rx_slot)
  1215. {
  1216. struct snd_soc_component *component = dai->component;
  1217. struct device *va_dev = NULL;
  1218. struct va_macro_priv *va_priv = NULL;
  1219. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1220. return -EINVAL;
  1221. switch (dai->id) {
  1222. case VA_MACRO_AIF1_CAP:
  1223. case VA_MACRO_AIF2_CAP:
  1224. case VA_MACRO_AIF3_CAP:
  1225. *tx_slot = va_priv->active_ch_mask[dai->id];
  1226. *tx_num = va_priv->active_ch_cnt[dai->id];
  1227. break;
  1228. default:
  1229. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  1230. break;
  1231. }
  1232. return 0;
  1233. }
  1234. static struct snd_soc_dai_ops va_macro_dai_ops = {
  1235. .hw_params = va_macro_hw_params,
  1236. .get_channel_map = va_macro_get_channel_map,
  1237. };
  1238. static struct snd_soc_dai_driver va_macro_dai[] = {
  1239. {
  1240. .name = "va_macro_tx1",
  1241. .id = VA_MACRO_AIF1_CAP,
  1242. .capture = {
  1243. .stream_name = "VA_AIF1 Capture",
  1244. .rates = VA_MACRO_RATES,
  1245. .formats = VA_MACRO_FORMATS,
  1246. .rate_max = 192000,
  1247. .rate_min = 8000,
  1248. .channels_min = 1,
  1249. .channels_max = 8,
  1250. },
  1251. .ops = &va_macro_dai_ops,
  1252. },
  1253. {
  1254. .name = "va_macro_tx2",
  1255. .id = VA_MACRO_AIF2_CAP,
  1256. .capture = {
  1257. .stream_name = "VA_AIF2 Capture",
  1258. .rates = VA_MACRO_RATES,
  1259. .formats = VA_MACRO_FORMATS,
  1260. .rate_max = 192000,
  1261. .rate_min = 8000,
  1262. .channels_min = 1,
  1263. .channels_max = 8,
  1264. },
  1265. .ops = &va_macro_dai_ops,
  1266. },
  1267. {
  1268. .name = "va_macro_tx3",
  1269. .id = VA_MACRO_AIF3_CAP,
  1270. .capture = {
  1271. .stream_name = "VA_AIF3 Capture",
  1272. .rates = VA_MACRO_RATES,
  1273. .formats = VA_MACRO_FORMATS,
  1274. .rate_max = 192000,
  1275. .rate_min = 8000,
  1276. .channels_min = 1,
  1277. .channels_max = 8,
  1278. },
  1279. .ops = &va_macro_dai_ops,
  1280. },
  1281. };
  1282. #define STRING(name) #name
  1283. #define VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1284. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1285. static const struct snd_kcontrol_new name##_mux = \
  1286. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1287. #define VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1288. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1289. static const struct snd_kcontrol_new name##_mux = \
  1290. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1291. #define VA_MACRO_DAPM_MUX(name, shift, kctl) \
  1292. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1293. static const char * const adc_mux_text[] = {
  1294. "MSM_DMIC", "SWR_MIC"
  1295. };
  1296. VA_MACRO_DAPM_ENUM(va_dec0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  1297. 0, adc_mux_text);
  1298. VA_MACRO_DAPM_ENUM(va_dec1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  1299. 0, adc_mux_text);
  1300. VA_MACRO_DAPM_ENUM(va_dec2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  1301. 0, adc_mux_text);
  1302. VA_MACRO_DAPM_ENUM(va_dec3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  1303. 0, adc_mux_text);
  1304. VA_MACRO_DAPM_ENUM(va_dec4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG1,
  1305. 0, adc_mux_text);
  1306. VA_MACRO_DAPM_ENUM(va_dec5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG1,
  1307. 0, adc_mux_text);
  1308. VA_MACRO_DAPM_ENUM(va_dec6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG1,
  1309. 0, adc_mux_text);
  1310. VA_MACRO_DAPM_ENUM(va_dec7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG1,
  1311. 0, adc_mux_text);
  1312. static const char * const dmic_mux_text[] = {
  1313. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1314. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1315. };
  1316. VA_MACRO_DAPM_ENUM_EXT(va_dmic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1317. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1318. va_macro_put_dec_enum);
  1319. VA_MACRO_DAPM_ENUM_EXT(va_dmic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1320. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1321. va_macro_put_dec_enum);
  1322. VA_MACRO_DAPM_ENUM_EXT(va_dmic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1323. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1324. va_macro_put_dec_enum);
  1325. VA_MACRO_DAPM_ENUM_EXT(va_dmic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1326. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1327. va_macro_put_dec_enum);
  1328. VA_MACRO_DAPM_ENUM_EXT(va_dmic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1329. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1330. va_macro_put_dec_enum);
  1331. VA_MACRO_DAPM_ENUM_EXT(va_dmic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1332. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1333. va_macro_put_dec_enum);
  1334. VA_MACRO_DAPM_ENUM_EXT(va_dmic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1335. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1336. va_macro_put_dec_enum);
  1337. VA_MACRO_DAPM_ENUM_EXT(va_dmic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1338. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1339. va_macro_put_dec_enum);
  1340. static const char * const smic_mux_text[] = {
  1341. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3",
  1342. "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
  1343. "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  1344. };
  1345. VA_MACRO_DAPM_ENUM_EXT(va_smic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1346. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1347. va_macro_put_dec_enum);
  1348. VA_MACRO_DAPM_ENUM_EXT(va_smic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1349. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1350. va_macro_put_dec_enum);
  1351. VA_MACRO_DAPM_ENUM_EXT(va_smic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1352. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1353. va_macro_put_dec_enum);
  1354. VA_MACRO_DAPM_ENUM_EXT(va_smic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1355. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1356. va_macro_put_dec_enum);
  1357. VA_MACRO_DAPM_ENUM_EXT(va_smic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1358. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1359. va_macro_put_dec_enum);
  1360. VA_MACRO_DAPM_ENUM_EXT(va_smic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1361. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1362. va_macro_put_dec_enum);
  1363. VA_MACRO_DAPM_ENUM_EXT(va_smic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1364. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1365. va_macro_put_dec_enum);
  1366. VA_MACRO_DAPM_ENUM_EXT(va_smic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1367. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1368. va_macro_put_dec_enum);
  1369. static const char * const smic_mux_text_v2[] = {
  1370. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1371. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1372. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1373. };
  1374. VA_MACRO_DAPM_ENUM_EXT(va_smic0_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1375. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1376. va_macro_put_dec_enum);
  1377. VA_MACRO_DAPM_ENUM_EXT(va_smic1_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1378. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1379. va_macro_put_dec_enum);
  1380. VA_MACRO_DAPM_ENUM_EXT(va_smic2_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1381. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1382. va_macro_put_dec_enum);
  1383. VA_MACRO_DAPM_ENUM_EXT(va_smic3_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1384. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1385. va_macro_put_dec_enum);
  1386. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  1387. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1388. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1389. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1390. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1391. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1392. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1393. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1394. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1395. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1396. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1397. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1398. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1399. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1400. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1401. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1402. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1403. };
  1404. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  1405. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1406. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1407. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1408. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1409. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1410. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1411. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1412. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1413. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1414. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1415. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1416. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1417. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1418. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1419. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1420. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1421. };
  1422. static const struct snd_kcontrol_new va_aif3_cap_mixer[] = {
  1423. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1424. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1425. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1426. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1427. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1428. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1429. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1430. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1431. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1432. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1433. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1434. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1435. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1436. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1437. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1438. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1439. };
  1440. static const struct snd_kcontrol_new va_aif1_cap_mixer_v2[] = {
  1441. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1442. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1443. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1444. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1445. };
  1446. static const struct snd_kcontrol_new va_aif2_cap_mixer_v2[] = {
  1447. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1448. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1449. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1450. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1451. };
  1452. static const struct snd_kcontrol_new va_aif3_cap_mixer_v2[] = {
  1453. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1454. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1455. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1456. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1457. };
  1458. static const struct snd_kcontrol_new va_aif1_cap_mixer_v3[] = {
  1459. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1460. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1461. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1462. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1463. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1464. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1465. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1466. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1467. };
  1468. static const struct snd_kcontrol_new va_aif2_cap_mixer_v3[] = {
  1469. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1470. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1471. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1472. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1473. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1474. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1475. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1476. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1477. };
  1478. static const struct snd_kcontrol_new va_aif3_cap_mixer_v3[] = {
  1479. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1480. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1481. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1482. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1483. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1484. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1485. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1486. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1487. };
  1488. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_common[] = {
  1489. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1490. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1491. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1492. SND_SOC_DAPM_PRE_PMD),
  1493. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1494. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1495. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1496. SND_SOC_DAPM_PRE_PMD),
  1497. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1498. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1499. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1500. SND_SOC_DAPM_PRE_PMD),
  1501. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1502. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1503. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0_v2),
  1504. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1_v2),
  1505. SND_SOC_DAPM_INPUT("VA SWR_INPUT"),
  1506. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1507. va_macro_enable_micbias,
  1508. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1509. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1510. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1511. SND_SOC_DAPM_POST_PMD),
  1512. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1513. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1514. SND_SOC_DAPM_POST_PMD),
  1515. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1516. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1517. SND_SOC_DAPM_POST_PMD),
  1518. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1519. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1520. SND_SOC_DAPM_POST_PMD),
  1521. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1522. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1523. SND_SOC_DAPM_POST_PMD),
  1524. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1525. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1526. SND_SOC_DAPM_POST_PMD),
  1527. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1528. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1529. SND_SOC_DAPM_POST_PMD),
  1530. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1531. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1532. SND_SOC_DAPM_POST_PMD),
  1533. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1534. &va_dec0_mux, va_macro_enable_dec,
  1535. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1536. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1537. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1538. &va_dec1_mux, va_macro_enable_dec,
  1539. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1540. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1541. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1542. va_macro_mclk_event,
  1543. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1544. };
  1545. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v2[] = {
  1546. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1547. VA_MACRO_AIF1_CAP, 0,
  1548. va_aif1_cap_mixer_v2, ARRAY_SIZE(va_aif1_cap_mixer_v2)),
  1549. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1550. VA_MACRO_AIF2_CAP, 0,
  1551. va_aif2_cap_mixer_v2, ARRAY_SIZE(va_aif2_cap_mixer_v2)),
  1552. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1553. VA_MACRO_AIF3_CAP, 0,
  1554. va_aif3_cap_mixer_v2, ARRAY_SIZE(va_aif3_cap_mixer_v2)),
  1555. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1556. va_macro_swr_pwr_event_v2,
  1557. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1558. SND_SOC_DAPM_SUPPLY_S("VA_TX_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1559. va_macro_tx_swr_clk_event_v2,
  1560. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1561. };
  1562. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v3[] = {
  1563. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1564. VA_MACRO_AIF1_CAP, 0,
  1565. va_aif1_cap_mixer_v3, ARRAY_SIZE(va_aif1_cap_mixer_v3)),
  1566. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1567. VA_MACRO_AIF2_CAP, 0,
  1568. va_aif2_cap_mixer_v3, ARRAY_SIZE(va_aif2_cap_mixer_v3)),
  1569. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1570. VA_MACRO_AIF3_CAP, 0,
  1571. va_aif3_cap_mixer_v3, ARRAY_SIZE(va_aif3_cap_mixer_v3)),
  1572. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1573. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1574. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2_v3),
  1575. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3_v3),
  1576. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1577. &va_dec2_mux, va_macro_enable_dec,
  1578. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1579. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1580. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1581. &va_dec3_mux, va_macro_enable_dec,
  1582. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1583. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1584. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1585. va_macro_swr_pwr_event,
  1586. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1587. };
  1588. static const struct snd_soc_dapm_widget va_macro_dapm_widgets[] = {
  1589. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1590. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1591. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1592. SND_SOC_DAPM_PRE_PMD),
  1593. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1594. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1595. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1596. SND_SOC_DAPM_PRE_PMD),
  1597. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1598. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1599. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1600. SND_SOC_DAPM_PRE_PMD),
  1601. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1602. VA_MACRO_AIF1_CAP, 0,
  1603. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  1604. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1605. VA_MACRO_AIF2_CAP, 0,
  1606. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  1607. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1608. VA_MACRO_AIF3_CAP, 0,
  1609. va_aif3_cap_mixer, ARRAY_SIZE(va_aif3_cap_mixer)),
  1610. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1611. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1612. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1613. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1614. VA_MACRO_DAPM_MUX("VA DMIC MUX4", 0, va_dmic4),
  1615. VA_MACRO_DAPM_MUX("VA DMIC MUX5", 0, va_dmic5),
  1616. VA_MACRO_DAPM_MUX("VA DMIC MUX6", 0, va_dmic6),
  1617. VA_MACRO_DAPM_MUX("VA DMIC MUX7", 0, va_dmic7),
  1618. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  1619. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  1620. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  1621. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  1622. VA_MACRO_DAPM_MUX("VA SMIC MUX4", 0, va_smic4),
  1623. VA_MACRO_DAPM_MUX("VA SMIC MUX5", 0, va_smic5),
  1624. VA_MACRO_DAPM_MUX("VA SMIC MUX6", 0, va_smic6),
  1625. VA_MACRO_DAPM_MUX("VA SMIC MUX7", 0, va_smic7),
  1626. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1627. va_macro_enable_micbias,
  1628. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1629. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1630. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1631. SND_SOC_DAPM_POST_PMD),
  1632. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1633. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1634. SND_SOC_DAPM_POST_PMD),
  1635. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1636. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1637. SND_SOC_DAPM_POST_PMD),
  1638. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1639. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1640. SND_SOC_DAPM_POST_PMD),
  1641. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1642. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1643. SND_SOC_DAPM_POST_PMD),
  1644. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1645. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1646. SND_SOC_DAPM_POST_PMD),
  1647. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1648. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1649. SND_SOC_DAPM_POST_PMD),
  1650. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1651. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1652. SND_SOC_DAPM_POST_PMD),
  1653. SND_SOC_DAPM_INPUT("VA SWR_ADC0"),
  1654. SND_SOC_DAPM_INPUT("VA SWR_ADC1"),
  1655. SND_SOC_DAPM_INPUT("VA SWR_ADC2"),
  1656. SND_SOC_DAPM_INPUT("VA SWR_ADC3"),
  1657. SND_SOC_DAPM_INPUT("VA SWR_MIC0"),
  1658. SND_SOC_DAPM_INPUT("VA SWR_MIC1"),
  1659. SND_SOC_DAPM_INPUT("VA SWR_MIC2"),
  1660. SND_SOC_DAPM_INPUT("VA SWR_MIC3"),
  1661. SND_SOC_DAPM_INPUT("VA SWR_MIC4"),
  1662. SND_SOC_DAPM_INPUT("VA SWR_MIC5"),
  1663. SND_SOC_DAPM_INPUT("VA SWR_MIC6"),
  1664. SND_SOC_DAPM_INPUT("VA SWR_MIC7"),
  1665. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1666. &va_dec0_mux, va_macro_enable_dec,
  1667. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1668. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1669. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1670. &va_dec1_mux, va_macro_enable_dec,
  1671. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1672. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1673. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1674. &va_dec2_mux, va_macro_enable_dec,
  1675. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1676. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1677. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1678. &va_dec3_mux, va_macro_enable_dec,
  1679. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1680. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1681. SND_SOC_DAPM_MUX_E("VA DEC4 MUX", SND_SOC_NOPM, VA_MACRO_DEC4, 0,
  1682. &va_dec4_mux, va_macro_enable_dec,
  1683. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1684. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1685. SND_SOC_DAPM_MUX_E("VA DEC5 MUX", SND_SOC_NOPM, VA_MACRO_DEC5, 0,
  1686. &va_dec5_mux, va_macro_enable_dec,
  1687. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1688. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1689. SND_SOC_DAPM_MUX_E("VA DEC6 MUX", SND_SOC_NOPM, VA_MACRO_DEC6, 0,
  1690. &va_dec6_mux, va_macro_enable_dec,
  1691. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1692. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1693. SND_SOC_DAPM_MUX_E("VA DEC7 MUX", SND_SOC_NOPM, VA_MACRO_DEC7, 0,
  1694. &va_dec7_mux, va_macro_enable_dec,
  1695. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1696. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1697. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1698. va_macro_swr_pwr_event,
  1699. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1700. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1701. va_macro_mclk_event,
  1702. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1703. };
  1704. static const struct snd_soc_dapm_widget va_macro_wod_dapm_widgets[] = {
  1705. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1706. va_macro_mclk_event,
  1707. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1708. };
  1709. static const struct snd_soc_dapm_route va_audio_map_common[] = {
  1710. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1711. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1712. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1713. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1714. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1715. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1716. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1717. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1718. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1719. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1720. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1721. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1722. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1723. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1724. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1725. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1726. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1727. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1728. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1729. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1730. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1731. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1732. {"VA SMIC MUX0", "SWR_MIC0", "VA SWR_INPUT"},
  1733. {"VA SMIC MUX0", "SWR_MIC1", "VA SWR_INPUT"},
  1734. {"VA SMIC MUX0", "SWR_MIC2", "VA SWR_INPUT"},
  1735. {"VA SMIC MUX0", "SWR_MIC3", "VA SWR_INPUT"},
  1736. {"VA SMIC MUX0", "SWR_MIC4", "VA SWR_INPUT"},
  1737. {"VA SMIC MUX0", "SWR_MIC5", "VA SWR_INPUT"},
  1738. {"VA SMIC MUX0", "SWR_MIC6", "VA SWR_INPUT"},
  1739. {"VA SMIC MUX0", "SWR_MIC7", "VA SWR_INPUT"},
  1740. {"VA SMIC MUX0", "SWR_MIC8", "VA SWR_INPUT"},
  1741. {"VA SMIC MUX0", "SWR_MIC9", "VA SWR_INPUT"},
  1742. {"VA SMIC MUX0", "SWR_MIC10", "VA SWR_INPUT"},
  1743. {"VA SMIC MUX0", "SWR_MIC11", "VA SWR_INPUT"},
  1744. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1745. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1746. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1747. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1748. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1749. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1750. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1751. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1752. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1753. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1754. {"VA SMIC MUX1", "SWR_MIC0", "VA SWR_INPUT"},
  1755. {"VA SMIC MUX1", "SWR_MIC1", "VA SWR_INPUT"},
  1756. {"VA SMIC MUX1", "SWR_MIC2", "VA SWR_INPUT"},
  1757. {"VA SMIC MUX1", "SWR_MIC3", "VA SWR_INPUT"},
  1758. {"VA SMIC MUX1", "SWR_MIC4", "VA SWR_INPUT"},
  1759. {"VA SMIC MUX1", "SWR_MIC5", "VA SWR_INPUT"},
  1760. {"VA SMIC MUX1", "SWR_MIC6", "VA SWR_INPUT"},
  1761. {"VA SMIC MUX1", "SWR_MIC7", "VA SWR_INPUT"},
  1762. {"VA SMIC MUX1", "SWR_MIC8", "VA SWR_INPUT"},
  1763. {"VA SMIC MUX1", "SWR_MIC9", "VA SWR_INPUT"},
  1764. {"VA SMIC MUX1", "SWR_MIC10", "VA SWR_INPUT"},
  1765. {"VA SMIC MUX1", "SWR_MIC11", "VA SWR_INPUT"},
  1766. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1767. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1768. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1769. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1770. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1771. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1772. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1773. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1774. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1775. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1776. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1777. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1778. };
  1779. static const struct snd_soc_dapm_route va_audio_map_v3[] = {
  1780. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1781. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1782. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1783. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1784. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1785. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1786. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1787. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1788. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1789. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1790. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1791. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1792. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1793. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1794. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1795. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1796. {"VA SMIC MUX2", "SWR_MIC0", "VA SWR_INPUT"},
  1797. {"VA SMIC MUX2", "SWR_MIC1", "VA SWR_INPUT"},
  1798. {"VA SMIC MUX2", "SWR_MIC2", "VA SWR_INPUT"},
  1799. {"VA SMIC MUX2", "SWR_MIC3", "VA SWR_INPUT"},
  1800. {"VA SMIC MUX2", "SWR_MIC4", "VA SWR_INPUT"},
  1801. {"VA SMIC MUX2", "SWR_MIC5", "VA SWR_INPUT"},
  1802. {"VA SMIC MUX2", "SWR_MIC6", "VA SWR_INPUT"},
  1803. {"VA SMIC MUX2", "SWR_MIC7", "VA SWR_INPUT"},
  1804. {"VA SMIC MUX2", "SWR_MIC8", "VA SWR_INPUT"},
  1805. {"VA SMIC MUX2", "SWR_MIC9", "VA SWR_INPUT"},
  1806. {"VA SMIC MUX2", "SWR_MIC10", "VA SWR_INPUT"},
  1807. {"VA SMIC MUX2", "SWR_MIC11", "VA SWR_INPUT"},
  1808. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1809. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1810. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  1811. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  1812. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  1813. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  1814. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  1815. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  1816. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  1817. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  1818. {"VA SMIC MUX3", "SWR_MIC0", "VA SWR_INPUT"},
  1819. {"VA SMIC MUX3", "SWR_MIC1", "VA SWR_INPUT"},
  1820. {"VA SMIC MUX3", "SWR_MIC2", "VA SWR_INPUT"},
  1821. {"VA SMIC MUX3", "SWR_MIC3", "VA SWR_INPUT"},
  1822. {"VA SMIC MUX3", "SWR_MIC4", "VA SWR_INPUT"},
  1823. {"VA SMIC MUX3", "SWR_MIC5", "VA SWR_INPUT"},
  1824. {"VA SMIC MUX3", "SWR_MIC6", "VA SWR_INPUT"},
  1825. {"VA SMIC MUX3", "SWR_MIC7", "VA SWR_INPUT"},
  1826. {"VA SMIC MUX3", "SWR_MIC8", "VA SWR_INPUT"},
  1827. {"VA SMIC MUX3", "SWR_MIC9", "VA SWR_INPUT"},
  1828. {"VA SMIC MUX3", "SWR_MIC10", "VA SWR_INPUT"},
  1829. {"VA SMIC MUX3", "SWR_MIC11", "VA SWR_INPUT"},
  1830. };
  1831. static const struct snd_soc_dapm_route va_audio_map[] = {
  1832. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1833. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1834. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1835. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1836. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1837. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1838. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1839. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1840. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1841. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1842. {"VA_AIF1_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1843. {"VA_AIF1_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1844. {"VA_AIF1_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1845. {"VA_AIF1_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1846. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1847. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1848. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1849. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1850. {"VA_AIF2_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1851. {"VA_AIF2_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1852. {"VA_AIF2_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1853. {"VA_AIF2_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1854. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1855. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1856. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1857. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1858. {"VA_AIF3_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1859. {"VA_AIF3_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1860. {"VA_AIF3_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1861. {"VA_AIF3_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1862. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1863. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1864. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1865. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1866. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1867. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1868. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1869. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1870. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1871. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1872. {"VA SMIC MUX0", "ADC0", "VA SWR_ADC0"},
  1873. {"VA SMIC MUX0", "ADC1", "VA SWR_ADC1"},
  1874. {"VA SMIC MUX0", "ADC2", "VA SWR_ADC2"},
  1875. {"VA SMIC MUX0", "ADC3", "VA SWR_ADC3"},
  1876. {"VA SMIC MUX0", "SWR_DMIC0", "VA SWR_MIC0"},
  1877. {"VA SMIC MUX0", "SWR_DMIC1", "VA SWR_MIC1"},
  1878. {"VA SMIC MUX0", "SWR_DMIC2", "VA SWR_MIC2"},
  1879. {"VA SMIC MUX0", "SWR_DMIC3", "VA SWR_MIC3"},
  1880. {"VA SMIC MUX0", "SWR_DMIC4", "VA SWR_MIC4"},
  1881. {"VA SMIC MUX0", "SWR_DMIC5", "VA SWR_MIC5"},
  1882. {"VA SMIC MUX0", "SWR_DMIC6", "VA SWR_MIC6"},
  1883. {"VA SMIC MUX0", "SWR_DMIC7", "VA SWR_MIC7"},
  1884. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1885. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1886. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1887. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1888. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1889. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1890. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1891. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1892. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1893. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1894. {"VA SMIC MUX1", "ADC0", "VA SWR_ADC0"},
  1895. {"VA SMIC MUX1", "ADC1", "VA SWR_ADC1"},
  1896. {"VA SMIC MUX1", "ADC2", "VA SWR_ADC2"},
  1897. {"VA SMIC MUX1", "ADC3", "VA SWR_ADC3"},
  1898. {"VA SMIC MUX1", "SWR_DMIC0", "VA SWR_MIC0"},
  1899. {"VA SMIC MUX1", "SWR_DMIC1", "VA SWR_MIC1"},
  1900. {"VA SMIC MUX1", "SWR_DMIC2", "VA SWR_MIC2"},
  1901. {"VA SMIC MUX1", "SWR_DMIC3", "VA SWR_MIC3"},
  1902. {"VA SMIC MUX1", "SWR_DMIC4", "VA SWR_MIC4"},
  1903. {"VA SMIC MUX1", "SWR_DMIC5", "VA SWR_MIC5"},
  1904. {"VA SMIC MUX1", "SWR_DMIC6", "VA SWR_MIC6"},
  1905. {"VA SMIC MUX1", "SWR_DMIC7", "VA SWR_MIC7"},
  1906. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1907. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1908. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1909. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1910. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1911. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1912. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1913. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1914. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1915. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1916. {"VA SMIC MUX2", "ADC0", "VA SWR_ADC0"},
  1917. {"VA SMIC MUX2", "ADC1", "VA SWR_ADC1"},
  1918. {"VA SMIC MUX2", "ADC2", "VA SWR_ADC2"},
  1919. {"VA SMIC MUX2", "ADC3", "VA SWR_ADC3"},
  1920. {"VA SMIC MUX2", "SWR_DMIC0", "VA SWR_MIC0"},
  1921. {"VA SMIC MUX2", "SWR_DMIC1", "VA SWR_MIC1"},
  1922. {"VA SMIC MUX2", "SWR_DMIC2", "VA SWR_MIC2"},
  1923. {"VA SMIC MUX2", "SWR_DMIC3", "VA SWR_MIC3"},
  1924. {"VA SMIC MUX2", "SWR_DMIC4", "VA SWR_MIC4"},
  1925. {"VA SMIC MUX2", "SWR_DMIC5", "VA SWR_MIC5"},
  1926. {"VA SMIC MUX2", "SWR_DMIC6", "VA SWR_MIC6"},
  1927. {"VA SMIC MUX2", "SWR_DMIC7", "VA SWR_MIC7"},
  1928. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1929. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1930. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  1931. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  1932. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  1933. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  1934. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  1935. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  1936. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  1937. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  1938. {"VA SMIC MUX3", "ADC0", "VA SWR_ADC0"},
  1939. {"VA SMIC MUX3", "ADC1", "VA SWR_ADC1"},
  1940. {"VA SMIC MUX3", "ADC2", "VA SWR_ADC2"},
  1941. {"VA SMIC MUX3", "ADC3", "VA SWR_ADC3"},
  1942. {"VA SMIC MUX3", "SWR_DMIC0", "VA SWR_MIC0"},
  1943. {"VA SMIC MUX3", "SWR_DMIC1", "VA SWR_MIC1"},
  1944. {"VA SMIC MUX3", "SWR_DMIC2", "VA SWR_MIC2"},
  1945. {"VA SMIC MUX3", "SWR_DMIC3", "VA SWR_MIC3"},
  1946. {"VA SMIC MUX3", "SWR_DMIC4", "VA SWR_MIC4"},
  1947. {"VA SMIC MUX3", "SWR_DMIC5", "VA SWR_MIC5"},
  1948. {"VA SMIC MUX3", "SWR_DMIC6", "VA SWR_MIC6"},
  1949. {"VA SMIC MUX3", "SWR_DMIC7", "VA SWR_MIC7"},
  1950. {"VA DEC4 MUX", "MSM_DMIC", "VA DMIC MUX4"},
  1951. {"VA DMIC MUX4", "DMIC0", "VA DMIC0"},
  1952. {"VA DMIC MUX4", "DMIC1", "VA DMIC1"},
  1953. {"VA DMIC MUX4", "DMIC2", "VA DMIC2"},
  1954. {"VA DMIC MUX4", "DMIC3", "VA DMIC3"},
  1955. {"VA DMIC MUX4", "DMIC4", "VA DMIC4"},
  1956. {"VA DMIC MUX4", "DMIC5", "VA DMIC5"},
  1957. {"VA DMIC MUX4", "DMIC6", "VA DMIC6"},
  1958. {"VA DMIC MUX4", "DMIC7", "VA DMIC7"},
  1959. {"VA DEC4 MUX", "SWR_MIC", "VA SMIC MUX4"},
  1960. {"VA SMIC MUX4", "ADC0", "VA SWR_ADC0"},
  1961. {"VA SMIC MUX4", "ADC1", "VA SWR_ADC1"},
  1962. {"VA SMIC MUX4", "ADC2", "VA SWR_ADC2"},
  1963. {"VA SMIC MUX4", "ADC3", "VA SWR_ADC3"},
  1964. {"VA SMIC MUX4", "SWR_DMIC0", "VA SWR_MIC0"},
  1965. {"VA SMIC MUX4", "SWR_DMIC1", "VA SWR_MIC1"},
  1966. {"VA SMIC MUX4", "SWR_DMIC2", "VA SWR_MIC2"},
  1967. {"VA SMIC MUX4", "SWR_DMIC3", "VA SWR_MIC3"},
  1968. {"VA SMIC MUX4", "SWR_DMIC4", "VA SWR_MIC4"},
  1969. {"VA SMIC MUX4", "SWR_DMIC5", "VA SWR_MIC5"},
  1970. {"VA SMIC MUX4", "SWR_DMIC6", "VA SWR_MIC6"},
  1971. {"VA SMIC MUX4", "SWR_DMIC7", "VA SWR_MIC7"},
  1972. {"VA DEC5 MUX", "MSM_DMIC", "VA DMIC MUX5"},
  1973. {"VA DMIC MUX5", "DMIC0", "VA DMIC0"},
  1974. {"VA DMIC MUX5", "DMIC1", "VA DMIC1"},
  1975. {"VA DMIC MUX5", "DMIC2", "VA DMIC2"},
  1976. {"VA DMIC MUX5", "DMIC3", "VA DMIC3"},
  1977. {"VA DMIC MUX5", "DMIC4", "VA DMIC4"},
  1978. {"VA DMIC MUX5", "DMIC5", "VA DMIC5"},
  1979. {"VA DMIC MUX5", "DMIC6", "VA DMIC6"},
  1980. {"VA DMIC MUX5", "DMIC7", "VA DMIC7"},
  1981. {"VA DEC5 MUX", "SWR_MIC", "VA SMIC MUX5"},
  1982. {"VA SMIC MUX5", "ADC0", "VA SWR_ADC0"},
  1983. {"VA SMIC MUX5", "ADC1", "VA SWR_ADC1"},
  1984. {"VA SMIC MUX5", "ADC2", "VA SWR_ADC2"},
  1985. {"VA SMIC MUX5", "ADC3", "VA SWR_ADC3"},
  1986. {"VA SMIC MUX5", "SWR_DMIC0", "VA SWR_MIC0"},
  1987. {"VA SMIC MUX5", "SWR_DMIC1", "VA SWR_MIC1"},
  1988. {"VA SMIC MUX5", "SWR_DMIC2", "VA SWR_MIC2"},
  1989. {"VA SMIC MUX5", "SWR_DMIC3", "VA SWR_MIC3"},
  1990. {"VA SMIC MUX5", "SWR_DMIC4", "VA SWR_MIC4"},
  1991. {"VA SMIC MUX5", "SWR_DMIC5", "VA SWR_MIC5"},
  1992. {"VA SMIC MUX5", "SWR_DMIC6", "VA SWR_MIC6"},
  1993. {"VA SMIC MUX5", "SWR_DMIC7", "VA SWR_MIC7"},
  1994. {"VA DEC6 MUX", "MSM_DMIC", "VA DMIC MUX6"},
  1995. {"VA DMIC MUX6", "DMIC0", "VA DMIC0"},
  1996. {"VA DMIC MUX6", "DMIC1", "VA DMIC1"},
  1997. {"VA DMIC MUX6", "DMIC2", "VA DMIC2"},
  1998. {"VA DMIC MUX6", "DMIC3", "VA DMIC3"},
  1999. {"VA DMIC MUX6", "DMIC4", "VA DMIC4"},
  2000. {"VA DMIC MUX6", "DMIC5", "VA DMIC5"},
  2001. {"VA DMIC MUX6", "DMIC6", "VA DMIC6"},
  2002. {"VA DMIC MUX6", "DMIC7", "VA DMIC7"},
  2003. {"VA DEC6 MUX", "SWR_MIC", "VA SMIC MUX6"},
  2004. {"VA SMIC MUX6", "ADC0", "VA SWR_ADC0"},
  2005. {"VA SMIC MUX6", "ADC1", "VA SWR_ADC1"},
  2006. {"VA SMIC MUX6", "ADC2", "VA SWR_ADC2"},
  2007. {"VA SMIC MUX6", "ADC3", "VA SWR_ADC3"},
  2008. {"VA SMIC MUX6", "SWR_DMIC0", "VA SWR_MIC0"},
  2009. {"VA SMIC MUX6", "SWR_DMIC1", "VA SWR_MIC1"},
  2010. {"VA SMIC MUX6", "SWR_DMIC2", "VA SWR_MIC2"},
  2011. {"VA SMIC MUX6", "SWR_DMIC3", "VA SWR_MIC3"},
  2012. {"VA SMIC MUX6", "SWR_DMIC4", "VA SWR_MIC4"},
  2013. {"VA SMIC MUX6", "SWR_DMIC5", "VA SWR_MIC5"},
  2014. {"VA SMIC MUX6", "SWR_DMIC6", "VA SWR_MIC6"},
  2015. {"VA SMIC MUX6", "SWR_DMIC7", "VA SWR_MIC7"},
  2016. {"VA DEC7 MUX", "MSM_DMIC", "VA DMIC MUX7"},
  2017. {"VA DMIC MUX7", "DMIC0", "VA DMIC0"},
  2018. {"VA DMIC MUX7", "DMIC1", "VA DMIC1"},
  2019. {"VA DMIC MUX7", "DMIC2", "VA DMIC2"},
  2020. {"VA DMIC MUX7", "DMIC3", "VA DMIC3"},
  2021. {"VA DMIC MUX7", "DMIC4", "VA DMIC4"},
  2022. {"VA DMIC MUX7", "DMIC5", "VA DMIC5"},
  2023. {"VA DMIC MUX7", "DMIC6", "VA DMIC6"},
  2024. {"VA DMIC MUX7", "DMIC7", "VA DMIC7"},
  2025. {"VA DEC7 MUX", "SWR_MIC", "VA SMIC MUX7"},
  2026. {"VA SMIC MUX7", "ADC0", "VA SWR_ADC0"},
  2027. {"VA SMIC MUX7", "ADC1", "VA SWR_ADC1"},
  2028. {"VA SMIC MUX7", "ADC2", "VA SWR_ADC2"},
  2029. {"VA SMIC MUX7", "ADC3", "VA SWR_ADC3"},
  2030. {"VA SMIC MUX7", "SWR_DMIC0", "VA SWR_MIC0"},
  2031. {"VA SMIC MUX7", "SWR_DMIC1", "VA SWR_MIC1"},
  2032. {"VA SMIC MUX7", "SWR_DMIC2", "VA SWR_MIC2"},
  2033. {"VA SMIC MUX7", "SWR_DMIC3", "VA SWR_MIC3"},
  2034. {"VA SMIC MUX7", "SWR_DMIC4", "VA SWR_MIC4"},
  2035. {"VA SMIC MUX7", "SWR_DMIC5", "VA SWR_MIC5"},
  2036. {"VA SMIC MUX7", "SWR_DMIC6", "VA SWR_MIC6"},
  2037. {"VA SMIC MUX7", "SWR_DMIC7", "VA SWR_MIC7"},
  2038. {"VA SWR_ADC0", NULL, "VA_SWR_PWR"},
  2039. {"VA SWR_ADC1", NULL, "VA_SWR_PWR"},
  2040. {"VA SWR_ADC2", NULL, "VA_SWR_PWR"},
  2041. {"VA SWR_ADC3", NULL, "VA_SWR_PWR"},
  2042. };
  2043. static const struct snd_kcontrol_new va_macro_snd_controls[] = {
  2044. SOC_SINGLE_SX_TLV("VA_DEC0 Volume",
  2045. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2046. 0, -84, 40, digital_gain),
  2047. SOC_SINGLE_SX_TLV("VA_DEC1 Volume",
  2048. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2049. 0, -84, 40, digital_gain),
  2050. SOC_SINGLE_SX_TLV("VA_DEC2 Volume",
  2051. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2052. 0, -84, 40, digital_gain),
  2053. SOC_SINGLE_SX_TLV("VA_DEC3 Volume",
  2054. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2055. 0, -84, 40, digital_gain),
  2056. SOC_SINGLE_SX_TLV("VA_DEC4 Volume",
  2057. BOLERO_CDC_VA_TX4_TX_VOL_CTL,
  2058. 0, -84, 40, digital_gain),
  2059. SOC_SINGLE_SX_TLV("VA_DEC5 Volume",
  2060. BOLERO_CDC_VA_TX5_TX_VOL_CTL,
  2061. 0, -84, 40, digital_gain),
  2062. SOC_SINGLE_SX_TLV("VA_DEC6 Volume",
  2063. BOLERO_CDC_VA_TX6_TX_VOL_CTL,
  2064. 0, -84, 40, digital_gain),
  2065. SOC_SINGLE_SX_TLV("VA_DEC7 Volume",
  2066. BOLERO_CDC_VA_TX7_TX_VOL_CTL,
  2067. 0, -84, 40, digital_gain),
  2068. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  2069. va_macro_lpi_get, va_macro_lpi_put),
  2070. };
  2071. static const struct snd_kcontrol_new va_macro_snd_controls_common[] = {
  2072. SOC_SINGLE_SX_TLV("VA_DEC0 Volume",
  2073. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2074. 0, -84, 40, digital_gain),
  2075. SOC_SINGLE_SX_TLV("VA_DEC1 Volume",
  2076. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2077. 0, -84, 40, digital_gain),
  2078. };
  2079. static const struct snd_kcontrol_new va_macro_snd_controls_v3[] = {
  2080. SOC_SINGLE_SX_TLV("VA_DEC2 Volume",
  2081. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2082. 0, -84, 40, digital_gain),
  2083. SOC_SINGLE_SX_TLV("VA_DEC3 Volume",
  2084. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2085. 0, -84, 40, digital_gain),
  2086. };
  2087. static int va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  2088. struct va_macro_priv *va_priv)
  2089. {
  2090. u32 div_factor;
  2091. u32 mclk_rate = VA_MACRO_MCLK_FREQ;
  2092. if (dmic_sample_rate == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  2093. mclk_rate % dmic_sample_rate != 0)
  2094. goto undefined_rate;
  2095. div_factor = mclk_rate / dmic_sample_rate;
  2096. switch (div_factor) {
  2097. case 2:
  2098. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2099. break;
  2100. case 3:
  2101. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_3;
  2102. break;
  2103. case 4:
  2104. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_4;
  2105. break;
  2106. case 6:
  2107. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_6;
  2108. break;
  2109. case 8:
  2110. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_8;
  2111. break;
  2112. case 16:
  2113. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_16;
  2114. break;
  2115. default:
  2116. /* Any other DIV factor is invalid */
  2117. goto undefined_rate;
  2118. }
  2119. /* Valid dmic DIV factors */
  2120. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  2121. __func__, div_factor, mclk_rate);
  2122. return dmic_sample_rate;
  2123. undefined_rate:
  2124. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  2125. __func__, dmic_sample_rate, mclk_rate);
  2126. dmic_sample_rate = VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  2127. return dmic_sample_rate;
  2128. }
  2129. static int va_macro_init(struct snd_soc_component *component)
  2130. {
  2131. struct snd_soc_dapm_context *dapm =
  2132. snd_soc_component_get_dapm(component);
  2133. int ret, i;
  2134. struct device *va_dev = NULL;
  2135. struct va_macro_priv *va_priv = NULL;
  2136. va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  2137. if (!va_dev) {
  2138. dev_err(component->dev,
  2139. "%s: null device for macro!\n", __func__);
  2140. return -EINVAL;
  2141. }
  2142. va_priv = dev_get_drvdata(va_dev);
  2143. if (!va_priv) {
  2144. dev_err(component->dev,
  2145. "%s: priv is null for macro!\n", __func__);
  2146. return -EINVAL;
  2147. }
  2148. va_priv->lpi_enable = false;
  2149. va_priv->register_event_listener = false;
  2150. if (va_priv->va_without_decimation) {
  2151. ret = snd_soc_dapm_new_controls(dapm, va_macro_wod_dapm_widgets,
  2152. ARRAY_SIZE(va_macro_wod_dapm_widgets));
  2153. if (ret < 0) {
  2154. dev_err(va_dev,
  2155. "%s: Failed to add without dec controls\n",
  2156. __func__);
  2157. return ret;
  2158. }
  2159. va_priv->component = component;
  2160. return 0;
  2161. }
  2162. va_priv->version = bolero_get_version(va_dev);
  2163. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2164. ret = snd_soc_dapm_new_controls(dapm,
  2165. va_macro_dapm_widgets_common,
  2166. ARRAY_SIZE(va_macro_dapm_widgets_common));
  2167. if (ret < 0) {
  2168. dev_err(va_dev, "%s: Failed to add controls\n",
  2169. __func__);
  2170. return ret;
  2171. }
  2172. if (va_priv->version == BOLERO_VERSION_2_1)
  2173. ret = snd_soc_dapm_new_controls(dapm,
  2174. va_macro_dapm_widgets_v2,
  2175. ARRAY_SIZE(va_macro_dapm_widgets_v2));
  2176. else if (va_priv->version == BOLERO_VERSION_2_0)
  2177. ret = snd_soc_dapm_new_controls(dapm,
  2178. va_macro_dapm_widgets_v3,
  2179. ARRAY_SIZE(va_macro_dapm_widgets_v3));
  2180. if (ret < 0) {
  2181. dev_err(va_dev, "%s: Failed to add controls\n",
  2182. __func__);
  2183. return ret;
  2184. }
  2185. } else {
  2186. ret = snd_soc_dapm_new_controls(dapm, va_macro_dapm_widgets,
  2187. ARRAY_SIZE(va_macro_dapm_widgets));
  2188. if (ret < 0) {
  2189. dev_err(va_dev, "%s: Failed to add controls\n",
  2190. __func__);
  2191. return ret;
  2192. }
  2193. }
  2194. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2195. ret = snd_soc_dapm_add_routes(dapm,
  2196. va_audio_map_common,
  2197. ARRAY_SIZE(va_audio_map_common));
  2198. if (ret < 0) {
  2199. dev_err(va_dev, "%s: Failed to add routes\n",
  2200. __func__);
  2201. return ret;
  2202. }
  2203. if (va_priv->version == BOLERO_VERSION_2_0)
  2204. ret = snd_soc_dapm_add_routes(dapm,
  2205. va_audio_map_v3,
  2206. ARRAY_SIZE(va_audio_map_v3));
  2207. if (ret < 0) {
  2208. dev_err(va_dev, "%s: Failed to add routes\n",
  2209. __func__);
  2210. return ret;
  2211. }
  2212. } else {
  2213. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  2214. ARRAY_SIZE(va_audio_map));
  2215. if (ret < 0) {
  2216. dev_err(va_dev, "%s: Failed to add routes\n",
  2217. __func__);
  2218. return ret;
  2219. }
  2220. }
  2221. ret = snd_soc_dapm_new_widgets(dapm->card);
  2222. if (ret < 0) {
  2223. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  2224. return ret;
  2225. }
  2226. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2227. ret = snd_soc_add_component_controls(component,
  2228. va_macro_snd_controls_common,
  2229. ARRAY_SIZE(va_macro_snd_controls_common));
  2230. if (ret < 0) {
  2231. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2232. __func__);
  2233. return ret;
  2234. }
  2235. if (va_priv->version == BOLERO_VERSION_2_0)
  2236. ret = snd_soc_add_component_controls(component,
  2237. va_macro_snd_controls_v3,
  2238. ARRAY_SIZE(va_macro_snd_controls_v3));
  2239. if (ret < 0) {
  2240. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2241. __func__);
  2242. return ret;
  2243. }
  2244. } else {
  2245. ret = snd_soc_add_component_controls(component,
  2246. va_macro_snd_controls,
  2247. ARRAY_SIZE(va_macro_snd_controls));
  2248. if (ret < 0) {
  2249. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2250. __func__);
  2251. return ret;
  2252. }
  2253. }
  2254. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  2255. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  2256. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF3 Capture");
  2257. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2258. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_INPUT");
  2259. } else {
  2260. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC0");
  2261. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC1");
  2262. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC2");
  2263. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC3");
  2264. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC0");
  2265. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC1");
  2266. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC2");
  2267. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC3");
  2268. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC4");
  2269. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC5");
  2270. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC6");
  2271. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC7");
  2272. }
  2273. snd_soc_dapm_sync(dapm);
  2274. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2275. va_priv->va_hpf_work[i].va_priv = va_priv;
  2276. va_priv->va_hpf_work[i].decimator = i;
  2277. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  2278. va_macro_tx_hpf_corner_freq_callback);
  2279. }
  2280. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2281. va_priv->va_mute_dwork[i].va_priv = va_priv;
  2282. va_priv->va_mute_dwork[i].decimator = i;
  2283. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  2284. va_macro_mute_update_callback);
  2285. }
  2286. va_priv->component = component;
  2287. if (va_priv->version == BOLERO_VERSION_2_1) {
  2288. snd_soc_component_update_bits(component,
  2289. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL0, 0xEE, 0xCC);
  2290. snd_soc_component_update_bits(component,
  2291. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL1, 0xEE, 0xCC);
  2292. snd_soc_component_update_bits(component,
  2293. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL2, 0xEE, 0xCC);
  2294. }
  2295. return 0;
  2296. }
  2297. static int va_macro_deinit(struct snd_soc_component *component)
  2298. {
  2299. struct device *va_dev = NULL;
  2300. struct va_macro_priv *va_priv = NULL;
  2301. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2302. return -EINVAL;
  2303. va_priv->component = NULL;
  2304. return 0;
  2305. }
  2306. static void va_macro_add_child_devices(struct work_struct *work)
  2307. {
  2308. struct va_macro_priv *va_priv = NULL;
  2309. struct platform_device *pdev = NULL;
  2310. struct device_node *node = NULL;
  2311. struct va_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  2312. int ret = 0;
  2313. u16 count = 0, ctrl_num = 0;
  2314. struct va_macro_swr_ctrl_platform_data *platdata = NULL;
  2315. char plat_dev_name[VA_MACRO_SWR_STRING_LEN] = "";
  2316. bool va_swr_master_node = false;
  2317. va_priv = container_of(work, struct va_macro_priv,
  2318. va_macro_add_child_devices_work);
  2319. if (!va_priv) {
  2320. pr_err("%s: Memory for va_priv does not exist\n",
  2321. __func__);
  2322. return;
  2323. }
  2324. if (!va_priv->dev) {
  2325. pr_err("%s: VA dev does not exist\n", __func__);
  2326. return;
  2327. }
  2328. if (!va_priv->dev->of_node) {
  2329. dev_err(va_priv->dev,
  2330. "%s: DT node for va_priv does not exist\n", __func__);
  2331. return;
  2332. }
  2333. platdata = &va_priv->swr_plat_data;
  2334. va_priv->child_count = 0;
  2335. for_each_available_child_of_node(va_priv->dev->of_node, node) {
  2336. va_swr_master_node = false;
  2337. if (strnstr(node->name, "va_swr_master",
  2338. strlen("va_swr_master")) != NULL)
  2339. va_swr_master_node = true;
  2340. if (va_swr_master_node)
  2341. strlcpy(plat_dev_name, "va_swr_ctrl",
  2342. (VA_MACRO_SWR_STRING_LEN - 1));
  2343. else
  2344. strlcpy(plat_dev_name, node->name,
  2345. (VA_MACRO_SWR_STRING_LEN - 1));
  2346. pdev = platform_device_alloc(plat_dev_name, -1);
  2347. if (!pdev) {
  2348. dev_err(va_priv->dev, "%s: pdev memory alloc failed\n",
  2349. __func__);
  2350. ret = -ENOMEM;
  2351. goto err;
  2352. }
  2353. pdev->dev.parent = va_priv->dev;
  2354. pdev->dev.of_node = node;
  2355. if (va_swr_master_node) {
  2356. ret = platform_device_add_data(pdev, platdata,
  2357. sizeof(*platdata));
  2358. if (ret) {
  2359. dev_err(&pdev->dev,
  2360. "%s: cannot add plat data ctrl:%d\n",
  2361. __func__, ctrl_num);
  2362. goto fail_pdev_add;
  2363. }
  2364. }
  2365. ret = platform_device_add(pdev);
  2366. if (ret) {
  2367. dev_err(&pdev->dev,
  2368. "%s: Cannot add platform device\n",
  2369. __func__);
  2370. goto fail_pdev_add;
  2371. }
  2372. if (va_swr_master_node) {
  2373. temp = krealloc(swr_ctrl_data,
  2374. (ctrl_num + 1) * sizeof(
  2375. struct va_macro_swr_ctrl_data),
  2376. GFP_KERNEL);
  2377. if (!temp) {
  2378. ret = -ENOMEM;
  2379. goto fail_pdev_add;
  2380. }
  2381. swr_ctrl_data = temp;
  2382. swr_ctrl_data[ctrl_num].va_swr_pdev = pdev;
  2383. ctrl_num++;
  2384. dev_dbg(&pdev->dev,
  2385. "%s: Added soundwire ctrl device(s)\n",
  2386. __func__);
  2387. va_priv->swr_ctrl_data = swr_ctrl_data;
  2388. }
  2389. if (va_priv->child_count < VA_MACRO_CHILD_DEVICES_MAX)
  2390. va_priv->pdev_child_devices[
  2391. va_priv->child_count++] = pdev;
  2392. else
  2393. goto err;
  2394. }
  2395. return;
  2396. fail_pdev_add:
  2397. for (count = 0; count < va_priv->child_count; count++)
  2398. platform_device_put(va_priv->pdev_child_devices[count]);
  2399. err:
  2400. return;
  2401. }
  2402. static int va_macro_set_port_map(struct snd_soc_component *component,
  2403. u32 usecase, u32 size, void *data)
  2404. {
  2405. struct device *va_dev = NULL;
  2406. struct va_macro_priv *va_priv = NULL;
  2407. struct swrm_port_config port_cfg;
  2408. int ret = 0;
  2409. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2410. return -EINVAL;
  2411. memset(&port_cfg, 0, sizeof(port_cfg));
  2412. port_cfg.uc = usecase;
  2413. port_cfg.size = size;
  2414. port_cfg.params = data;
  2415. if (va_priv->swr_ctrl_data)
  2416. ret = swrm_wcd_notify(
  2417. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2418. SWR_SET_PORT_MAP, &port_cfg);
  2419. return ret;
  2420. }
  2421. static int va_macro_reg_wake_irq(struct snd_soc_component *component,
  2422. u32 data)
  2423. {
  2424. struct device *va_dev = NULL;
  2425. struct va_macro_priv *va_priv = NULL;
  2426. u32 ipc_wakeup = data;
  2427. int ret = 0;
  2428. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2429. return -EINVAL;
  2430. if (va_priv->swr_ctrl_data)
  2431. ret = swrm_wcd_notify(
  2432. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2433. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  2434. return ret;
  2435. }
  2436. static void va_macro_init_ops(struct macro_ops *ops,
  2437. char __iomem *va_io_base,
  2438. bool va_without_decimation)
  2439. {
  2440. memset(ops, 0, sizeof(struct macro_ops));
  2441. if (!va_without_decimation) {
  2442. ops->dai_ptr = va_macro_dai;
  2443. ops->num_dais = ARRAY_SIZE(va_macro_dai);
  2444. } else {
  2445. ops->dai_ptr = NULL;
  2446. ops->num_dais = 0;
  2447. }
  2448. ops->init = va_macro_init;
  2449. ops->exit = va_macro_deinit;
  2450. ops->io_base = va_io_base;
  2451. ops->event_handler = va_macro_event_handler;
  2452. ops->set_port_map = va_macro_set_port_map;
  2453. ops->reg_wake_irq = va_macro_reg_wake_irq;
  2454. ops->clk_div_get = va_macro_clk_div_get;
  2455. }
  2456. static int va_macro_probe(struct platform_device *pdev)
  2457. {
  2458. struct macro_ops ops;
  2459. struct va_macro_priv *va_priv;
  2460. u32 va_base_addr, sample_rate = 0;
  2461. char __iomem *va_io_base;
  2462. bool va_without_decimation = false;
  2463. const char *micb_supply_str = "va-vdd-micb-supply";
  2464. const char *micb_supply_str1 = "va-vdd-micb";
  2465. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  2466. const char *micb_current_str = "qcom,va-vdd-micb-current";
  2467. int ret = 0;
  2468. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  2469. u32 default_clk_id = 0;
  2470. struct clk *lpass_audio_hw_vote = NULL;
  2471. u32 is_used_va_swr_gpio = 0;
  2472. const char *is_used_va_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2473. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct va_macro_priv),
  2474. GFP_KERNEL);
  2475. if (!va_priv)
  2476. return -ENOMEM;
  2477. va_priv->dev = &pdev->dev;
  2478. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2479. &va_base_addr);
  2480. if (ret) {
  2481. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2482. __func__, "reg");
  2483. return ret;
  2484. }
  2485. va_without_decimation = of_property_read_bool(pdev->dev.parent->of_node,
  2486. "qcom,va-without-decimation");
  2487. va_priv->va_without_decimation = va_without_decimation;
  2488. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  2489. &sample_rate);
  2490. if (ret) {
  2491. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  2492. __func__, sample_rate);
  2493. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2494. } else {
  2495. if (va_macro_validate_dmic_sample_rate(
  2496. sample_rate, va_priv) == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  2497. return -EINVAL;
  2498. }
  2499. if (of_find_property(pdev->dev.of_node, is_used_va_swr_gpio_dt,
  2500. NULL)) {
  2501. ret = of_property_read_u32(pdev->dev.of_node,
  2502. is_used_va_swr_gpio_dt,
  2503. &is_used_va_swr_gpio);
  2504. if (ret) {
  2505. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2506. __func__, is_used_va_swr_gpio_dt);
  2507. is_used_va_swr_gpio = 0;
  2508. }
  2509. }
  2510. va_priv->va_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2511. "qcom,va-swr-gpios", 0);
  2512. if (!va_priv->va_swr_gpio_p && is_used_va_swr_gpio) {
  2513. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2514. __func__);
  2515. return -EINVAL;
  2516. }
  2517. if ((msm_cdc_pinctrl_get_state(va_priv->va_swr_gpio_p) < 0) &&
  2518. is_used_va_swr_gpio) {
  2519. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2520. __func__);
  2521. return -EPROBE_DEFER;
  2522. }
  2523. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  2524. VA_MACRO_MAX_OFFSET);
  2525. if (!va_io_base) {
  2526. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2527. return -EINVAL;
  2528. }
  2529. va_priv->va_io_base = va_io_base;
  2530. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2531. if (IS_ERR(lpass_audio_hw_vote)) {
  2532. ret = PTR_ERR(lpass_audio_hw_vote);
  2533. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2534. __func__, "lpass_audio_hw_vote", ret);
  2535. lpass_audio_hw_vote = NULL;
  2536. ret = 0;
  2537. }
  2538. va_priv->lpass_audio_hw_vote = lpass_audio_hw_vote;
  2539. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  2540. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  2541. micb_supply_str1);
  2542. if (IS_ERR(va_priv->micb_supply)) {
  2543. ret = PTR_ERR(va_priv->micb_supply);
  2544. dev_err(&pdev->dev,
  2545. "%s:Failed to get micbias supply for VA Mic %d\n",
  2546. __func__, ret);
  2547. return ret;
  2548. }
  2549. ret = of_property_read_u32(pdev->dev.of_node,
  2550. micb_voltage_str,
  2551. &va_priv->micb_voltage);
  2552. if (ret) {
  2553. dev_err(&pdev->dev,
  2554. "%s:Looking up %s property in node %s failed\n",
  2555. __func__, micb_voltage_str,
  2556. pdev->dev.of_node->full_name);
  2557. return ret;
  2558. }
  2559. ret = of_property_read_u32(pdev->dev.of_node,
  2560. micb_current_str,
  2561. &va_priv->micb_current);
  2562. if (ret) {
  2563. dev_err(&pdev->dev,
  2564. "%s:Looking up %s property in node %s failed\n",
  2565. __func__, micb_current_str,
  2566. pdev->dev.of_node->full_name);
  2567. return ret;
  2568. }
  2569. }
  2570. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2571. &default_clk_id);
  2572. if (ret) {
  2573. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2574. __func__, "qcom,default-clk-id");
  2575. default_clk_id = VA_CORE_CLK;
  2576. }
  2577. va_priv->clk_id = VA_CORE_CLK;
  2578. va_priv->default_clk_id = default_clk_id;
  2579. if (is_used_va_swr_gpio) {
  2580. va_priv->reset_swr = true;
  2581. INIT_WORK(&va_priv->va_macro_add_child_devices_work,
  2582. va_macro_add_child_devices);
  2583. va_priv->swr_plat_data.handle = (void *) va_priv;
  2584. va_priv->swr_plat_data.read = NULL;
  2585. va_priv->swr_plat_data.write = NULL;
  2586. va_priv->swr_plat_data.bulk_write = NULL;
  2587. va_priv->swr_plat_data.clk = va_macro_swrm_clock;
  2588. va_priv->swr_plat_data.core_vote = va_macro_core_vote;
  2589. va_priv->swr_plat_data.handle_irq = NULL;
  2590. mutex_init(&va_priv->swr_clk_lock);
  2591. }
  2592. va_priv->is_used_va_swr_gpio = is_used_va_swr_gpio;
  2593. mutex_init(&va_priv->mclk_lock);
  2594. dev_set_drvdata(&pdev->dev, va_priv);
  2595. va_macro_init_ops(&ops, va_io_base, va_without_decimation);
  2596. ops.clk_id_req = va_priv->default_clk_id;
  2597. ops.default_clk_id = va_priv->default_clk_id;
  2598. ret = bolero_register_macro(&pdev->dev, VA_MACRO, &ops);
  2599. if (ret < 0) {
  2600. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2601. goto reg_macro_fail;
  2602. }
  2603. if (is_used_va_swr_gpio)
  2604. schedule_work(&va_priv->va_macro_add_child_devices_work);
  2605. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  2606. pm_runtime_use_autosuspend(&pdev->dev);
  2607. pm_runtime_set_suspended(&pdev->dev);
  2608. pm_suspend_ignore_children(&pdev->dev, true);
  2609. pm_runtime_enable(&pdev->dev);
  2610. return ret;
  2611. reg_macro_fail:
  2612. mutex_destroy(&va_priv->mclk_lock);
  2613. if (is_used_va_swr_gpio)
  2614. mutex_destroy(&va_priv->swr_clk_lock);
  2615. return ret;
  2616. }
  2617. static int va_macro_remove(struct platform_device *pdev)
  2618. {
  2619. struct va_macro_priv *va_priv;
  2620. int count = 0;
  2621. va_priv = dev_get_drvdata(&pdev->dev);
  2622. if (!va_priv)
  2623. return -EINVAL;
  2624. if (va_priv->is_used_va_swr_gpio) {
  2625. if (va_priv->swr_ctrl_data)
  2626. kfree(va_priv->swr_ctrl_data);
  2627. for (count = 0; count < va_priv->child_count &&
  2628. count < VA_MACRO_CHILD_DEVICES_MAX; count++)
  2629. platform_device_unregister(
  2630. va_priv->pdev_child_devices[count]);
  2631. }
  2632. pm_runtime_disable(&pdev->dev);
  2633. pm_runtime_set_suspended(&pdev->dev);
  2634. bolero_unregister_macro(&pdev->dev, VA_MACRO);
  2635. mutex_destroy(&va_priv->mclk_lock);
  2636. if (va_priv->is_used_va_swr_gpio)
  2637. mutex_destroy(&va_priv->swr_clk_lock);
  2638. return 0;
  2639. }
  2640. static const struct of_device_id va_macro_dt_match[] = {
  2641. {.compatible = "qcom,va-macro"},
  2642. {}
  2643. };
  2644. static const struct dev_pm_ops bolero_dev_pm_ops = {
  2645. SET_RUNTIME_PM_OPS(
  2646. bolero_runtime_suspend,
  2647. bolero_runtime_resume,
  2648. NULL
  2649. )
  2650. };
  2651. static struct platform_driver va_macro_driver = {
  2652. .driver = {
  2653. .name = "va_macro",
  2654. .owner = THIS_MODULE,
  2655. .pm = &bolero_dev_pm_ops,
  2656. .of_match_table = va_macro_dt_match,
  2657. .suppress_bind_attrs = true,
  2658. },
  2659. .probe = va_macro_probe,
  2660. .remove = va_macro_remove,
  2661. };
  2662. module_platform_driver(va_macro_driver);
  2663. MODULE_DESCRIPTION("VA macro driver");
  2664. MODULE_LICENSE("GPL v2");