sde_encoder.c 199 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136
  1. /*
  2. * Copyright (c) 2021-2024 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include <drm/drm_edid.h>
  30. #include "sde_hwio.h"
  31. #include "sde_hw_catalog.h"
  32. #include "sde_hw_intf.h"
  33. #include "sde_hw_ctl.h"
  34. #include "sde_formats.h"
  35. #include "sde_encoder.h"
  36. #include "sde_encoder_phys.h"
  37. #include "sde_hw_dsc.h"
  38. #include "sde_hw_vdc.h"
  39. #include "sde_crtc.h"
  40. #include "sde_trace.h"
  41. #include "sde_core_irq.h"
  42. #include "sde_hw_top.h"
  43. #include "sde_hw_qdss.h"
  44. #include "sde_encoder_dce.h"
  45. #include "sde_vm.h"
  46. #include "sde_fence.h"
  47. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  48. #include <linux/interrupt.h>
  49. #include "ss_dsi_panel_common.h"
  50. #endif
  51. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  52. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  53. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  54. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  55. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  56. (p) ? (p)->parent->base.id : -1, \
  57. (p) ? (p)->intf_idx - INTF_0 : -1, \
  58. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  59. ##__VA_ARGS__)
  60. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  61. (p) ? (p)->parent->base.id : -1, \
  62. (p) ? (p)->intf_idx - INTF_0 : -1, \
  63. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  64. ##__VA_ARGS__)
  65. #define SEC_TO_MILLI_SEC 1000
  66. #define MISR_BUFF_SIZE 256
  67. #define IDLE_SHORT_TIMEOUT 1
  68. #define EVT_TIME_OUT_SPLIT 2
  69. /* worst case poll time for delay_kickoff to be cleared */
  70. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  71. /* Maximum number of VSYNC wait attempts for RSC state transition */
  72. #define MAX_RSC_WAIT 5
  73. /* Worst case time required for trigger the frame after the EPT wait */
  74. #define EPT_BACKOFF_THRESHOLD (3 * NSEC_PER_MSEC)
  75. #define MAX_EPT_TIMEOUT_US (10 * USEC_PER_SEC)
  76. #define IS_ROI_UPDATED(a, b) (a.x1 != b.x1 || a.x2 != b.x2 || \
  77. a.y1 != b.y1 || a.y2 != b.y2)
  78. /**
  79. * enum sde_enc_rc_events - events for resource control state machine
  80. * @SDE_ENC_RC_EVENT_KICKOFF:
  81. * This event happens at NORMAL priority.
  82. * Event that signals the start of the transfer. When this event is
  83. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  84. * Regardless of the previous state, the resource should be in ON state
  85. * at the end of this event. At the end of this event, a delayed work is
  86. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  87. * ktime.
  88. * @SDE_ENC_RC_EVENT_PRE_STOP:
  89. * This event happens at NORMAL priority.
  90. * This event, when received during the ON state, set RSC to IDLE, and
  91. * and leave the RC STATE in the PRE_OFF state.
  92. * It should be followed by the STOP event as part of encoder disable.
  93. * If received during IDLE or OFF states, it will do nothing.
  94. * @SDE_ENC_RC_EVENT_STOP:
  95. * This event happens at NORMAL priority.
  96. * When this event is received, disable all the MDP/DSI core clocks, and
  97. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  98. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  99. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  100. * Resource state should be in OFF at the end of the event.
  101. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  102. * This event happens at NORMAL priority from a work item.
  103. * Event signals that there is a seamless mode switch is in prgoress. A
  104. * client needs to leave clocks ON to reduce the mode switch latency.
  105. * @SDE_ENC_RC_EVENT_POST_MODESET:
  106. * This event happens at NORMAL priority from a work item.
  107. * Event signals that seamless mode switch is complete and resources are
  108. * acquired. Clients wants to update the rsc with new vtotal and update
  109. * pm_qos vote.
  110. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  111. * This event happens at NORMAL priority from a work item.
  112. * Event signals that there were no frame updates for
  113. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  114. * and request RSC with IDLE state and change the resource state to IDLE.
  115. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  116. * This event is triggered from the input event thread when touch event is
  117. * received from the input device. On receiving this event,
  118. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  119. clocks and enable RSC.
  120. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  121. * off work since a new commit is imminent.
  122. */
  123. enum sde_enc_rc_events {
  124. SDE_ENC_RC_EVENT_KICKOFF = 1,
  125. SDE_ENC_RC_EVENT_PRE_STOP,
  126. SDE_ENC_RC_EVENT_STOP,
  127. SDE_ENC_RC_EVENT_PRE_MODESET,
  128. SDE_ENC_RC_EVENT_POST_MODESET,
  129. SDE_ENC_RC_EVENT_ENTER_IDLE,
  130. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  131. };
  132. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  133. {
  134. struct sde_encoder_virt *sde_enc;
  135. int i;
  136. sde_enc = to_sde_encoder_virt(drm_enc);
  137. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  138. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  139. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable &&
  140. phys->split_role != ENC_ROLE_SLAVE) {
  141. if (enable)
  142. SDE_EVT32(DRMID(drm_enc), enable);
  143. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  144. }
  145. }
  146. }
  147. u32 sde_encoder_get_programmed_fetch_time(struct drm_encoder *drm_enc)
  148. {
  149. struct sde_encoder_virt *sde_enc;
  150. struct sde_encoder_phys *phys;
  151. bool is_vid;
  152. sde_enc = to_sde_encoder_virt(drm_enc);
  153. if (!sde_enc || !sde_enc->phys_encs[0]) {
  154. SDE_ERROR("invalid params\n");
  155. return U32_MAX;
  156. }
  157. phys = sde_enc->phys_encs[0];
  158. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  159. return is_vid ? phys->pf_time_in_us : 0;
  160. }
  161. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  162. {
  163. struct sde_encoder_virt *sde_enc;
  164. struct sde_encoder_phys *cur_master;
  165. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  166. ktime_t tvblank, cur_time;
  167. struct intf_status intf_status = {0};
  168. unsigned long features;
  169. u32 fps;
  170. bool is_cmd, is_vid;
  171. sde_enc = to_sde_encoder_virt(drm_enc);
  172. cur_master = sde_enc->cur_master;
  173. fps = sde_encoder_get_fps(drm_enc);
  174. is_cmd = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  175. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  176. if (!cur_master || !cur_master->hw_intf || !fps
  177. || !cur_master->hw_intf->ops.get_vsync_timestamp || (!is_cmd && !is_vid))
  178. return 0;
  179. features = cur_master->hw_intf->cap->features;
  180. /*
  181. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  182. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  183. * at panel vsync and not at MDP VSYNC
  184. */
  185. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  186. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  187. if (intf_status.is_prog_fetch_en)
  188. return 0;
  189. }
  190. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf, is_vid);
  191. qtmr_counter = arch_timer_read_counter();
  192. cur_time = ktime_get_ns();
  193. /* check for counter rollover between the two timestamps [56 bits] */
  194. if (qtmr_counter < vsync_counter) {
  195. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  196. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  197. qtmr_counter >> 32, qtmr_counter, hw_diff,
  198. fps, SDE_EVTLOG_FUNC_CASE1);
  199. } else {
  200. hw_diff = qtmr_counter - vsync_counter;
  201. }
  202. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  203. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  204. /* avoid setting timestamp, if diff is more than one vsync */
  205. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  206. tvblank = 0;
  207. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  208. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  209. fps, SDE_EVTLOG_ERROR);
  210. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  211. /* case 06040596 : add log to check tearing problem due to vsync count */
  212. /* ksj TODO: restore log level: debug -> error, after bringup */
  213. if (!vsync_counter)
  214. SDE_DEBUG_ENC(sde_enc, "Vsync counter is zero!!\n");
  215. #endif
  216. } else {
  217. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  218. }
  219. SDE_DEBUG_ENC(sde_enc,
  220. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  221. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  222. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  223. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  224. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  225. return tvblank;
  226. }
  227. static void _sde_encoder_control_fal10_veto(struct drm_encoder *drm_enc, bool veto)
  228. {
  229. bool clone_mode;
  230. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  231. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  232. if (!sde_kms || !sde_kms->hw_uidle || !sde_kms->hw_uidle->ops.uidle_fal10_override)
  233. return;
  234. if (test_bit(SDE_UIDLE_WB_FAL_STATUS, &sde_kms->catalog->uidle_cfg.features))
  235. return;
  236. /*
  237. * clone mode is the only scenario where we want to enable software override
  238. * of fal10 veto.
  239. */
  240. clone_mode = sde_encoder_in_clone_mode(drm_enc);
  241. SDE_EVT32(DRMID(drm_enc), clone_mode, veto);
  242. if (clone_mode && veto) {
  243. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  244. sde_enc->fal10_veto_override = true;
  245. } else if (sde_enc->fal10_veto_override && !veto) {
  246. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  247. sde_enc->fal10_veto_override = false;
  248. }
  249. }
  250. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  251. {
  252. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  253. struct msm_drm_private *priv;
  254. struct sde_kms *sde_kms;
  255. struct device *cpu_dev;
  256. struct cpumask *cpu_mask = NULL;
  257. int cpu = 0;
  258. u32 cpu_dma_latency;
  259. priv = drm_enc->dev->dev_private;
  260. sde_kms = to_sde_kms(priv->kms);
  261. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  262. return;
  263. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  264. cpumask_clear(&sde_enc->valid_cpu_mask);
  265. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  266. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  267. if (!cpu_mask &&
  268. sde_encoder_check_curr_mode(drm_enc,
  269. MSM_DISPLAY_CMD_MODE))
  270. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  271. if (!cpu_mask)
  272. return;
  273. for_each_cpu(cpu, cpu_mask) {
  274. cpu_dev = get_cpu_device(cpu);
  275. if (!cpu_dev) {
  276. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  277. cpu);
  278. return;
  279. }
  280. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  281. dev_pm_qos_add_request(cpu_dev,
  282. &sde_enc->pm_qos_cpu_req[cpu],
  283. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  284. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  285. }
  286. }
  287. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  288. {
  289. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  290. struct device *cpu_dev;
  291. int cpu = 0;
  292. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  293. cpu_dev = get_cpu_device(cpu);
  294. if (!cpu_dev) {
  295. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  296. cpu);
  297. continue;
  298. }
  299. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  300. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  301. }
  302. cpumask_clear(&sde_enc->valid_cpu_mask);
  303. }
  304. static bool _sde_encoder_is_autorefresh_enabled(
  305. struct sde_encoder_virt *sde_enc)
  306. {
  307. struct drm_connector *drm_conn;
  308. if (!sde_enc->cur_master ||
  309. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  310. return false;
  311. drm_conn = sde_enc->cur_master->connector;
  312. if (!drm_conn || !drm_conn->state)
  313. return false;
  314. return sde_connector_get_property(drm_conn->state,
  315. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  316. }
  317. static bool _sde_encoder_is_autorefresh_status_busy(struct sde_encoder_virt *sde_enc)
  318. {
  319. if (!sde_enc->cur_master || !sde_enc->cur_master->hw_intf ||
  320. !sde_enc->cur_master->hw_intf->ops.get_autorefresh_status)
  321. return false;
  322. return sde_enc->cur_master->hw_intf->ops.get_autorefresh_status(
  323. sde_enc->cur_master->hw_intf);
  324. }
  325. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  326. struct sde_hw_qdss *hw_qdss,
  327. struct sde_encoder_phys *phys, bool enable)
  328. {
  329. if (sde_enc->qdss_status == enable)
  330. return;
  331. sde_enc->qdss_status = enable;
  332. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  333. sde_enc->qdss_status);
  334. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  335. }
  336. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  337. s64 timeout_ms, struct sde_encoder_wait_info *info)
  338. {
  339. int rc = 0;
  340. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  341. ktime_t cur_ktime;
  342. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  343. u32 curr_atomic_cnt = atomic_read(info->atomic_cnt);
  344. do {
  345. rc = wait_event_timeout(*(info->wq),
  346. atomic_read(info->atomic_cnt) == info->count_check,
  347. wait_time_jiffies);
  348. cur_ktime = ktime_get();
  349. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  350. timeout_ms, atomic_read(info->atomic_cnt),
  351. info->count_check);
  352. /* Make an early exit if the condition is already satisfied */
  353. if ((atomic_read(info->atomic_cnt) < info->count_check) &&
  354. (info->count_check < curr_atomic_cnt)) {
  355. rc = true;
  356. break;
  357. }
  358. /* If we timed out, counter is valid and time is less, wait again */
  359. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  360. (rc == 0) &&
  361. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  362. return rc;
  363. }
  364. int sde_encoder_helper_hw_fence_extended_wait(struct sde_encoder_phys *phys_enc,
  365. struct sde_hw_ctl *ctl, struct sde_encoder_wait_info *wait_info, int wait_type)
  366. {
  367. int ret = -ETIMEDOUT;
  368. s64 standard_kickoff_timeout_ms = wait_info->timeout_ms;
  369. int timeout_iters = EXTENDED_KICKOFF_TIMEOUT_ITERS;
  370. wait_info->timeout_ms = EXTENDED_KICKOFF_TIMEOUT_MS;
  371. while (ret == -ETIMEDOUT && timeout_iters--) {
  372. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type, wait_info);
  373. if (ret == -ETIMEDOUT) {
  374. /* if dma_fence is not signaled, keep waiting */
  375. if (!sde_crtc_is_fence_signaled(phys_enc->parent->crtc))
  376. continue;
  377. /* timed-out waiting and no sw-override support for hw-fences */
  378. if (!ctl || !ctl->ops.hw_fence_trigger_sw_override) {
  379. SDE_ERROR("invalid argument(s)\n");
  380. break;
  381. }
  382. /*
  383. * In case the sw and hw fences were triggered at the same time,
  384. * wait the standard kickoff time one more time. Only override if
  385. * we timeout again.
  386. */
  387. wait_info->timeout_ms = standard_kickoff_timeout_ms;
  388. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type, wait_info);
  389. if (ret == -ETIMEDOUT) {
  390. sde_encoder_helper_hw_fence_sw_override(phys_enc, ctl);
  391. /*
  392. * wait the original timeout time again if we
  393. * did sw override due to fence being signaled
  394. */
  395. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type,
  396. wait_info);
  397. }
  398. break;
  399. }
  400. }
  401. /* reset the timeout value */
  402. wait_info->timeout_ms = standard_kickoff_timeout_ms;
  403. return ret;
  404. }
  405. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  406. {
  407. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  408. return sde_enc &&
  409. (sde_enc->disp_info.display_type ==
  410. SDE_CONNECTOR_PRIMARY);
  411. }
  412. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  413. {
  414. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  415. return sde_enc &&
  416. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  417. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  418. }
  419. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  420. {
  421. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  422. return sde_enc &&
  423. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  424. }
  425. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  426. {
  427. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  428. return sde_enc && sde_enc->cur_master &&
  429. sde_enc->cur_master->cont_splash_enabled;
  430. }
  431. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  432. enum sde_intr_idx intr_idx)
  433. {
  434. SDE_EVT32(DRMID(phys_enc->parent),
  435. phys_enc->intf_idx - INTF_0,
  436. phys_enc->hw_pp->idx - PINGPONG_0,
  437. intr_idx);
  438. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  439. if (phys_enc->parent_ops.handle_frame_done)
  440. phys_enc->parent_ops.handle_frame_done(
  441. phys_enc->parent, phys_enc,
  442. SDE_ENCODER_FRAME_EVENT_ERROR);
  443. }
  444. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  445. enum sde_intr_idx intr_idx,
  446. struct sde_encoder_wait_info *wait_info)
  447. {
  448. struct sde_encoder_irq *irq;
  449. u32 irq_status;
  450. int ret, i;
  451. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  452. SDE_ERROR("invalid params\n");
  453. return -EINVAL;
  454. }
  455. irq = &phys_enc->irq[intr_idx];
  456. /* note: do master / slave checking outside */
  457. /* return EWOULDBLOCK since we know the wait isn't necessary */
  458. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  459. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  460. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  461. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  462. return -EWOULDBLOCK;
  463. }
  464. if (irq->irq_idx < 0) {
  465. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  466. irq->name, irq->hw_idx);
  467. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  468. irq->irq_idx);
  469. return 0;
  470. }
  471. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  472. atomic_read(wait_info->atomic_cnt));
  473. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  474. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  475. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  476. /*
  477. * Some module X may disable interrupt for longer duration
  478. * and it may trigger all interrupts including timer interrupt
  479. * when module X again enable the interrupt.
  480. * That may cause interrupt wait timeout API in this API.
  481. * It is handled by split the wait timer in two halves.
  482. */
  483. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  484. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  485. irq->hw_idx,
  486. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  487. wait_info);
  488. if (ret)
  489. break;
  490. }
  491. if (ret <= 0) {
  492. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  493. irq->irq_idx, true);
  494. if (irq_status) {
  495. unsigned long flags;
  496. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  497. irq->hw_idx, irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  498. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE1);
  499. SDE_DEBUG_PHYS(phys_enc, "done but irq %d not triggered\n", irq->irq_idx);
  500. local_irq_save(flags);
  501. irq->cb.func(phys_enc, irq->irq_idx);
  502. local_irq_restore(flags);
  503. ret = 0;
  504. } else {
  505. ret = -ETIMEDOUT;
  506. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  507. irq->hw_idx, irq->irq_idx,
  508. phys_enc->hw_pp->idx - PINGPONG_0,
  509. atomic_read(wait_info->atomic_cnt), irq_status,
  510. SDE_EVTLOG_ERROR);
  511. }
  512. } else {
  513. ret = 0;
  514. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  515. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  516. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE2);
  517. }
  518. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  519. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  520. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  521. return ret;
  522. }
  523. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  524. enum sde_intr_idx intr_idx)
  525. {
  526. struct sde_encoder_irq *irq;
  527. int ret = 0;
  528. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  529. SDE_ERROR("invalid params\n");
  530. return -EINVAL;
  531. }
  532. irq = &phys_enc->irq[intr_idx];
  533. if (irq->irq_idx >= 0) {
  534. SDE_DEBUG_PHYS(phys_enc,
  535. "skipping already registered irq %s type %d\n",
  536. irq->name, irq->intr_type);
  537. return 0;
  538. }
  539. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  540. irq->intr_type, irq->hw_idx);
  541. if (irq->irq_idx < 0) {
  542. SDE_ERROR_PHYS(phys_enc,
  543. "failed to lookup IRQ index for %s type:%d\n",
  544. irq->name, irq->intr_type);
  545. return -EINVAL;
  546. }
  547. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  548. &irq->cb);
  549. if (ret) {
  550. SDE_ERROR_PHYS(phys_enc,
  551. "failed to register IRQ callback for %s\n",
  552. irq->name);
  553. irq->irq_idx = -EINVAL;
  554. return ret;
  555. }
  556. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  557. if (ret) {
  558. SDE_ERROR_PHYS(phys_enc,
  559. "enable IRQ for intr:%s failed, irq_idx %d\n",
  560. irq->name, irq->irq_idx);
  561. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  562. irq->irq_idx, &irq->cb);
  563. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  564. irq->irq_idx, SDE_EVTLOG_ERROR);
  565. irq->irq_idx = -EINVAL;
  566. return ret;
  567. }
  568. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  569. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  570. irq->name, irq->irq_idx);
  571. return ret;
  572. }
  573. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  574. enum sde_intr_idx intr_idx)
  575. {
  576. struct sde_encoder_irq *irq;
  577. int ret;
  578. if (!phys_enc) {
  579. SDE_ERROR("invalid encoder\n");
  580. return -EINVAL;
  581. }
  582. irq = &phys_enc->irq[intr_idx];
  583. /* silently skip irqs that weren't registered */
  584. if (irq->irq_idx < 0) {
  585. SDE_ERROR(
  586. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  587. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  588. irq->irq_idx);
  589. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  590. irq->irq_idx, SDE_EVTLOG_ERROR);
  591. return 0;
  592. }
  593. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  594. if (ret)
  595. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  596. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  597. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  598. &irq->cb);
  599. if (ret)
  600. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  601. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  602. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  603. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  604. irq->irq_idx = -EINVAL;
  605. return 0;
  606. }
  607. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  608. struct sde_encoder_hw_resources *hw_res,
  609. struct drm_connector_state *conn_state)
  610. {
  611. struct sde_encoder_virt *sde_enc = NULL;
  612. int ret, i = 0;
  613. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  614. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  615. -EINVAL, !drm_enc, !hw_res, !conn_state,
  616. hw_res ? !hw_res->comp_info : 0);
  617. return;
  618. }
  619. sde_enc = to_sde_encoder_virt(drm_enc);
  620. SDE_DEBUG_ENC(sde_enc, "\n");
  621. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  622. hw_res->display_type = sde_enc->disp_info.display_type;
  623. /* Query resources used by phys encs, expected to be without overlap */
  624. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  625. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  626. if (phys && phys->ops.get_hw_resources)
  627. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  628. }
  629. /*
  630. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  631. * called from atomic_check phase. Use the below API to get mode
  632. * information of the temporary conn_state passed
  633. */
  634. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  635. if (ret)
  636. SDE_ERROR("failed to get topology ret %d\n", ret);
  637. ret = sde_connector_state_get_compression_info(conn_state,
  638. hw_res->comp_info);
  639. if (ret)
  640. SDE_ERROR("failed to get compression info ret %d\n", ret);
  641. }
  642. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  643. {
  644. struct sde_encoder_virt *sde_enc = NULL;
  645. int i = 0;
  646. unsigned int num_encs;
  647. if (!drm_enc) {
  648. SDE_ERROR("invalid encoder\n");
  649. return;
  650. }
  651. sde_enc = to_sde_encoder_virt(drm_enc);
  652. SDE_DEBUG_ENC(sde_enc, "\n");
  653. num_encs = sde_enc->num_phys_encs;
  654. mutex_lock(&sde_enc->enc_lock);
  655. sde_rsc_client_destroy(sde_enc->rsc_client);
  656. for (i = 0; i < num_encs; i++) {
  657. struct sde_encoder_phys *phys;
  658. phys = sde_enc->phys_vid_encs[i];
  659. if (phys && phys->ops.destroy) {
  660. phys->ops.destroy(phys);
  661. --sde_enc->num_phys_encs;
  662. sde_enc->phys_vid_encs[i] = NULL;
  663. sde_enc->phys_encs[i] = NULL;
  664. }
  665. phys = sde_enc->phys_cmd_encs[i];
  666. if (phys && phys->ops.destroy) {
  667. phys->ops.destroy(phys);
  668. --sde_enc->num_phys_encs;
  669. sde_enc->phys_cmd_encs[i] = NULL;
  670. sde_enc->phys_encs[i] = NULL;
  671. }
  672. phys = sde_enc->phys_encs[i];
  673. if (phys && phys->ops.destroy) {
  674. phys->ops.destroy(phys);
  675. --sde_enc->num_phys_encs;
  676. sde_enc->phys_encs[i] = NULL;
  677. }
  678. }
  679. if (sde_enc->num_phys_encs)
  680. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  681. sde_enc->num_phys_encs);
  682. sde_enc->num_phys_encs = 0;
  683. mutex_unlock(&sde_enc->enc_lock);
  684. drm_encoder_cleanup(drm_enc);
  685. mutex_destroy(&sde_enc->enc_lock);
  686. kfree(sde_enc->input_handler);
  687. sde_enc->input_handler = NULL;
  688. kfree(sde_enc);
  689. }
  690. void sde_encoder_helper_update_intf_cfg(
  691. struct sde_encoder_phys *phys_enc)
  692. {
  693. struct sde_encoder_virt *sde_enc;
  694. struct sde_hw_intf_cfg_v1 *intf_cfg;
  695. enum sde_3d_blend_mode mode_3d;
  696. if (!phys_enc || !phys_enc->hw_pp) {
  697. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  698. return;
  699. }
  700. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  701. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  702. SDE_DEBUG_ENC(sde_enc,
  703. "intf_cfg updated for %d at idx %d\n",
  704. phys_enc->intf_idx,
  705. intf_cfg->intf_count);
  706. /* setup interface configuration */
  707. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  708. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  709. return;
  710. }
  711. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  712. if (phys_enc == sde_enc->cur_master) {
  713. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  714. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  715. else
  716. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  717. }
  718. /* configure this interface as master for split display */
  719. if (phys_enc->split_role == ENC_ROLE_MASTER)
  720. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  721. /* setup which pp blk will connect to this intf */
  722. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  723. phys_enc->hw_intf->ops.bind_pingpong_blk(
  724. phys_enc->hw_intf,
  725. true,
  726. phys_enc->hw_pp->idx);
  727. /*setup merge_3d configuration */
  728. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  729. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  730. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  731. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  732. phys_enc->hw_pp->merge_3d->idx;
  733. if (phys_enc->hw_pp->ops.setup_3d_mode)
  734. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  735. mode_3d);
  736. }
  737. void sde_encoder_helper_split_config(
  738. struct sde_encoder_phys *phys_enc,
  739. enum sde_intf interface)
  740. {
  741. struct sde_encoder_virt *sde_enc;
  742. struct split_pipe_cfg *cfg;
  743. struct sde_hw_mdp *hw_mdptop;
  744. enum sde_rm_topology_name topology;
  745. struct msm_display_info *disp_info;
  746. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  747. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  748. return;
  749. }
  750. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  751. hw_mdptop = phys_enc->hw_mdptop;
  752. disp_info = &sde_enc->disp_info;
  753. cfg = &phys_enc->hw_intf->cfg;
  754. memset(cfg, 0, sizeof(*cfg));
  755. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  756. return;
  757. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  758. cfg->split_link_en = true;
  759. /**
  760. * disable split modes since encoder will be operating in as the only
  761. * encoder, either for the entire use case in the case of, for example,
  762. * single DSI, or for this frame in the case of left/right only partial
  763. * update.
  764. */
  765. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  766. if (hw_mdptop->ops.setup_split_pipe)
  767. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  768. if (hw_mdptop->ops.setup_pp_split)
  769. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  770. return;
  771. }
  772. cfg->en = true;
  773. cfg->mode = phys_enc->intf_mode;
  774. cfg->intf = interface;
  775. if (cfg->en && phys_enc->ops.needs_single_flush &&
  776. phys_enc->ops.needs_single_flush(phys_enc))
  777. cfg->split_flush_en = true;
  778. topology = sde_connector_get_topology_name(phys_enc->connector);
  779. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  780. cfg->pp_split_slave = cfg->intf;
  781. else
  782. cfg->pp_split_slave = INTF_MAX;
  783. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  784. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  785. if (hw_mdptop->ops.setup_split_pipe)
  786. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  787. } else if (sde_enc->hw_pp[0]) {
  788. /*
  789. * slave encoder
  790. * - determine split index from master index,
  791. * assume master is first pp
  792. */
  793. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  794. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  795. cfg->pp_split_index);
  796. if (hw_mdptop->ops.setup_pp_split)
  797. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  798. }
  799. }
  800. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  801. {
  802. struct sde_encoder_virt *sde_enc;
  803. int i = 0;
  804. if (!drm_enc)
  805. return false;
  806. sde_enc = to_sde_encoder_virt(drm_enc);
  807. if (!sde_enc)
  808. return false;
  809. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  810. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  811. if (phys && phys->in_clone_mode)
  812. return true;
  813. }
  814. return false;
  815. }
  816. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  817. struct drm_crtc *crtc)
  818. {
  819. struct sde_encoder_virt *sde_enc;
  820. int i;
  821. if (!drm_enc)
  822. return false;
  823. sde_enc = to_sde_encoder_virt(drm_enc);
  824. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  825. return false;
  826. if (sde_enc->crtc != crtc)
  827. return false;
  828. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  829. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  830. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  831. return true;
  832. }
  833. return false;
  834. }
  835. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  836. struct drm_crtc_state *crtc_state)
  837. {
  838. struct sde_encoder_virt *sde_enc;
  839. struct sde_crtc_state *sde_crtc_state;
  840. int i = 0;
  841. if (!drm_enc || !crtc_state) {
  842. SDE_DEBUG("invalid params\n");
  843. return;
  844. }
  845. sde_enc = to_sde_encoder_virt(drm_enc);
  846. sde_crtc_state = to_sde_crtc_state(crtc_state);
  847. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  848. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  849. return;
  850. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  851. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  852. if (phys) {
  853. phys->in_clone_mode = true;
  854. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  855. }
  856. }
  857. sde_crtc_state->cached_cwb_enc_mask = sde_crtc_state->cwb_enc_mask;
  858. sde_crtc_state->cwb_enc_mask = 0;
  859. }
  860. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  861. struct drm_crtc_state *crtc_state,
  862. struct drm_connector_state *conn_state)
  863. {
  864. const struct drm_display_mode *mode;
  865. struct drm_display_mode *adj_mode;
  866. int i = 0;
  867. int ret = 0;
  868. mode = &crtc_state->mode;
  869. adj_mode = &crtc_state->adjusted_mode;
  870. /* perform atomic check on the first physical encoder (master) */
  871. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  872. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  873. if (phys && phys->ops.atomic_check)
  874. ret = phys->ops.atomic_check(phys, crtc_state,
  875. conn_state);
  876. else if (phys && phys->ops.mode_fixup)
  877. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  878. ret = -EINVAL;
  879. if (ret) {
  880. SDE_ERROR_ENC(sde_enc,
  881. "mode unsupported, phys idx %d\n", i);
  882. break;
  883. }
  884. }
  885. return ret;
  886. }
  887. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  888. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  889. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  890. {
  891. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  892. int ret = 0;
  893. if (crtc_state->mode_changed || crtc_state->active_changed) {
  894. struct sde_rect mode_roi, roi;
  895. u32 width, height;
  896. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  897. mode_roi.x = 0;
  898. mode_roi.y = 0;
  899. mode_roi.w = width;
  900. mode_roi.h = height;
  901. if (sde_conn_state->rois.num_rects) {
  902. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  903. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  904. SDE_ERROR_ENC(sde_enc,
  905. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  906. roi.x, roi.y, roi.w, roi.h);
  907. ret = -EINVAL;
  908. }
  909. }
  910. if (sde_crtc_state->user_roi_list.num_rects) {
  911. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  912. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  913. SDE_ERROR_ENC(sde_enc,
  914. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  915. roi.x, roi.y, roi.w, roi.h);
  916. ret = -EINVAL;
  917. }
  918. }
  919. }
  920. return ret;
  921. }
  922. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  923. struct drm_crtc_state *crtc_state,
  924. struct drm_connector_state *conn_state,
  925. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  926. struct sde_connector *sde_conn,
  927. struct sde_connector_state *sde_conn_state)
  928. {
  929. int ret = 0;
  930. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  931. struct msm_sub_mode sub_mode;
  932. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  933. struct msm_display_topology *topology = NULL;
  934. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  935. CONNECTOR_PROP_DSC_MODE);
  936. sub_mode.pixel_format_mode = sde_connector_get_property(conn_state,
  937. CONNECTOR_PROP_BPP_MODE);
  938. ret = sde_connector_get_mode_info(&sde_conn->base,
  939. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  940. if (ret) {
  941. SDE_ERROR_ENC(sde_enc,
  942. "failed to get mode info, rc = %d\n", ret);
  943. return ret;
  944. }
  945. if (sde_conn_state->mode_info.comp_info.comp_type &&
  946. sde_conn_state->mode_info.comp_info.comp_ratio >=
  947. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  948. SDE_ERROR_ENC(sde_enc,
  949. "invalid compression ratio: %d\n",
  950. sde_conn_state->mode_info.comp_info.comp_ratio);
  951. ret = -EINVAL;
  952. return ret;
  953. }
  954. /* Skip RM allocation for Primary during CWB usecase */
  955. if ((!crtc_state->mode_changed && !crtc_state->active_changed &&
  956. crtc_state->connectors_changed &&
  957. !msm_is_private_mode_changed(conn_state) && (conn_state->crtc ==
  958. conn_state->connector->state->crtc)) ||
  959. (crtc_state->active_changed && !crtc_state->active))
  960. goto skip_reserve;
  961. /* Reserve dynamic resources, indicating atomic_check phase */
  962. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  963. conn_state, true);
  964. if (ret) {
  965. if (ret != -EAGAIN)
  966. SDE_ERROR_ENC(sde_enc,
  967. "RM failed to reserve resources, rc = %d\n", ret);
  968. return ret;
  969. }
  970. skip_reserve:
  971. /**
  972. * Update connector state with the topology selected for the
  973. * resource set validated. Reset the topology if we are
  974. * de-activating crtc.
  975. */
  976. if (crtc_state->active) {
  977. topology = &sde_conn_state->mode_info.topology;
  978. ret = sde_rm_update_topology(&sde_kms->rm,
  979. conn_state, topology);
  980. if (ret) {
  981. SDE_ERROR_ENC(sde_enc,
  982. "RM failed to update topology, rc: %d\n", ret);
  983. return ret;
  984. }
  985. }
  986. ret = sde_connector_set_blob_data(conn_state->connector,
  987. conn_state,
  988. CONNECTOR_PROP_SDE_INFO);
  989. if (ret) {
  990. SDE_ERROR_ENC(sde_enc,
  991. "connector failed to update info, rc: %d\n",
  992. ret);
  993. return ret;
  994. }
  995. }
  996. return ret;
  997. }
  998. bool sde_encoder_is_line_insertion_supported(struct drm_encoder *drm_enc)
  999. {
  1000. struct sde_connector *sde_conn = NULL;
  1001. struct sde_kms *sde_kms = NULL;
  1002. struct drm_connector *conn = NULL;
  1003. if (!drm_enc) {
  1004. SDE_ERROR("invalid drm encoder\n");
  1005. return false;
  1006. }
  1007. sde_kms = sde_encoder_get_kms(drm_enc);
  1008. if (!sde_kms)
  1009. return false;
  1010. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  1011. if (!conn || !conn->state)
  1012. return false;
  1013. sde_conn = to_sde_connector(conn);
  1014. if (!sde_conn)
  1015. return false;
  1016. return sde_connector_is_line_insertion_supported(sde_conn);
  1017. }
  1018. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  1019. u32 *qsync_fps, struct drm_connector_state *conn_state)
  1020. {
  1021. struct sde_encoder_virt *sde_enc;
  1022. int rc = 0;
  1023. struct sde_connector *sde_conn;
  1024. if (!qsync_fps)
  1025. return;
  1026. *qsync_fps = 0;
  1027. if (!drm_enc) {
  1028. SDE_ERROR("invalid drm encoder\n");
  1029. return;
  1030. }
  1031. sde_enc = to_sde_encoder_virt(drm_enc);
  1032. if (!sde_enc->cur_master) {
  1033. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  1034. return;
  1035. }
  1036. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1037. if (sde_conn->ops.get_qsync_min_fps)
  1038. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  1039. if (rc < 0) {
  1040. SDE_ERROR("invalid qsync min fps %d\n", rc);
  1041. return;
  1042. }
  1043. *qsync_fps = rc;
  1044. }
  1045. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  1046. struct sde_connector_state *sde_conn_state)
  1047. {
  1048. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  1049. u32 min_fps, step_fps = 0;
  1050. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  1051. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  1052. CONNECTOR_PROP_QSYNC_MODE);
  1053. u32 avr_step_state = sde_connector_get_property(&sde_conn_state->base,
  1054. CONNECTOR_PROP_AVR_STEP_STATE);
  1055. if ((avr_step_state == AVR_STEP_NONE) || !sde_conn->ops.get_avr_step_fps)
  1056. return 0;
  1057. if (!qsync_mode && avr_step_state) {
  1058. SDE_ERROR("invalid config: avr-step enabled without qsync\n");
  1059. return -EINVAL;
  1060. }
  1061. step_fps = sde_conn->ops.get_avr_step_fps(&sde_conn_state->base);
  1062. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  1063. &sde_conn_state->base);
  1064. if (!min_fps || !nom_fps || step_fps % nom_fps || step_fps % min_fps
  1065. || step_fps < nom_fps || (vtotal * nom_fps) % step_fps) {
  1066. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  1067. min_fps, step_fps, vtotal);
  1068. return -EINVAL;
  1069. }
  1070. return 0;
  1071. }
  1072. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  1073. struct sde_connector_state *sde_conn_state)
  1074. {
  1075. int rc = 0;
  1076. bool qsync_dirty, has_modeset, ept;
  1077. struct drm_connector_state *conn_state = &sde_conn_state->base;
  1078. u32 qsync_mode;
  1079. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  1080. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  1081. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  1082. ept = msm_property_is_dirty(&sde_conn->property_info,
  1083. &sde_conn_state->property_state, CONNECTOR_PROP_EPT);
  1084. if (has_modeset && qsync_dirty &&
  1085. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  1086. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  1087. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  1088. sde_conn_state->msm_mode.private_flags);
  1089. return -EINVAL;
  1090. }
  1091. qsync_mode = sde_connector_get_property(conn_state, CONNECTOR_PROP_QSYNC_MODE);
  1092. if (qsync_dirty || (qsync_mode && has_modeset))
  1093. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state);
  1094. return rc;
  1095. }
  1096. static int sde_encoder_virt_atomic_check(
  1097. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  1098. struct drm_connector_state *conn_state)
  1099. {
  1100. struct sde_encoder_virt *sde_enc;
  1101. struct sde_kms *sde_kms;
  1102. const struct drm_display_mode *mode;
  1103. struct drm_display_mode *adj_mode;
  1104. struct sde_connector *sde_conn = NULL;
  1105. struct sde_connector_state *sde_conn_state = NULL;
  1106. struct sde_crtc_state *sde_crtc_state = NULL;
  1107. enum sde_rm_topology_name old_top;
  1108. enum sde_rm_topology_name top_name;
  1109. struct msm_display_info *disp_info;
  1110. int ret = 0;
  1111. if (!drm_enc || !crtc_state || !conn_state) {
  1112. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  1113. !drm_enc, !crtc_state, !conn_state);
  1114. return -EINVAL;
  1115. }
  1116. sde_enc = to_sde_encoder_virt(drm_enc);
  1117. disp_info = &sde_enc->disp_info;
  1118. SDE_DEBUG_ENC(sde_enc, "\n");
  1119. sde_kms = sde_encoder_get_kms(drm_enc);
  1120. if (!sde_kms)
  1121. return -EINVAL;
  1122. mode = &crtc_state->mode;
  1123. adj_mode = &crtc_state->adjusted_mode;
  1124. sde_conn = to_sde_connector(conn_state->connector);
  1125. sde_conn_state = to_sde_connector_state(conn_state);
  1126. sde_crtc_state = to_sde_crtc_state(crtc_state);
  1127. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  1128. if (ret)
  1129. return ret;
  1130. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  1131. crtc_state->active_changed, crtc_state->connectors_changed);
  1132. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  1133. conn_state);
  1134. if (ret)
  1135. return ret;
  1136. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1137. conn_state, sde_conn_state, sde_crtc_state);
  1138. if (ret)
  1139. return ret;
  1140. /**
  1141. * record topology in previous atomic state to be able to handle
  1142. * topology transitions correctly.
  1143. */
  1144. old_top = sde_connector_get_property(conn_state,
  1145. CONNECTOR_PROP_TOPOLOGY_NAME);
  1146. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1147. if (ret)
  1148. return ret;
  1149. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1150. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1151. if (ret)
  1152. return ret;
  1153. top_name = sde_connector_get_property(conn_state,
  1154. CONNECTOR_PROP_TOPOLOGY_NAME);
  1155. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1156. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1157. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1158. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1159. top_name);
  1160. return -EINVAL;
  1161. }
  1162. }
  1163. ret = sde_connector_roi_v1_check_roi(conn_state);
  1164. if (ret) {
  1165. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1166. ret);
  1167. return ret;
  1168. }
  1169. drm_mode_set_crtcinfo(adj_mode, 0);
  1170. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1171. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1172. sde_conn_state->msm_mode.private_flags,
  1173. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1174. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1175. return ret;
  1176. }
  1177. static void _sde_encoder_get_connector_roi(
  1178. struct sde_encoder_virt *sde_enc,
  1179. struct sde_rect *merged_conn_roi)
  1180. {
  1181. struct drm_connector *drm_conn;
  1182. struct sde_connector_state *c_state;
  1183. if (!sde_enc || !merged_conn_roi)
  1184. return;
  1185. drm_conn = sde_enc->phys_encs[0]->connector;
  1186. if (!drm_conn || !drm_conn->state)
  1187. return;
  1188. c_state = to_sde_connector_state(drm_conn->state);
  1189. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1190. }
  1191. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1192. {
  1193. struct sde_encoder_virt *sde_enc;
  1194. struct drm_connector *drm_conn;
  1195. struct drm_display_mode *adj_mode;
  1196. struct sde_rect roi;
  1197. if (!drm_enc) {
  1198. SDE_ERROR("invalid encoder parameter\n");
  1199. return -EINVAL;
  1200. }
  1201. sde_enc = to_sde_encoder_virt(drm_enc);
  1202. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1203. SDE_ERROR("invalid crtc parameter\n");
  1204. return -EINVAL;
  1205. }
  1206. if (!sde_enc->cur_master) {
  1207. SDE_ERROR("invalid cur_master parameter\n");
  1208. return -EINVAL;
  1209. }
  1210. adj_mode = &sde_enc->cur_master->cached_mode;
  1211. drm_conn = sde_enc->cur_master->connector;
  1212. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1213. if (sde_kms_rect_is_null(&roi)) {
  1214. roi.w = adj_mode->hdisplay;
  1215. roi.h = adj_mode->vdisplay;
  1216. }
  1217. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1218. sizeof(sde_enc->prv_conn_roi));
  1219. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1220. return 0;
  1221. }
  1222. static void _sde_encoder_update_ppb_size(struct drm_encoder *drm_enc)
  1223. {
  1224. struct sde_kms *sde_kms;
  1225. struct sde_hw_mdp *hw_mdp;
  1226. struct drm_display_mode *mode;
  1227. struct sde_encoder_virt *sde_enc;
  1228. u32 pixels_per_pp, num_lm_or_pp, latency_lines;
  1229. int i;
  1230. if (!drm_enc) {
  1231. SDE_ERROR("invalid encoder parameter\n");
  1232. return;
  1233. }
  1234. sde_enc = to_sde_encoder_virt(drm_enc);
  1235. if (!sde_enc->cur_master || !sde_enc->cur_master->connector) {
  1236. SDE_ERROR_ENC(sde_enc, "invalid master or conn\n");
  1237. return;
  1238. }
  1239. /* program only for realtime displays */
  1240. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL)
  1241. return;
  1242. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1243. if (!sde_kms) {
  1244. SDE_ERROR_ENC(sde_enc, "invalid sde_kms\n");
  1245. return;
  1246. }
  1247. /* check if hw support is available, early return if not available */
  1248. if (sde_kms->catalog->ppb_sz_program == SDE_PPB_SIZE_THRU_NONE)
  1249. return;
  1250. hw_mdp = sde_kms->hw_mdp;
  1251. if (!hw_mdp) {
  1252. SDE_ERROR_ENC(sde_enc, "invalid mdp top\n");
  1253. return;
  1254. }
  1255. mode = &drm_enc->crtc->state->adjusted_mode;
  1256. num_lm_or_pp = sde_enc->cur_channel_cnt;
  1257. latency_lines = sde_kms->catalog->ppb_buf_max_lines;
  1258. for (i = 0; i < num_lm_or_pp; i++) {
  1259. struct sde_hw_pingpong *hw_pp = sde_enc->hw_pp[i];
  1260. if (!hw_pp) {
  1261. SDE_ERROR_ENC(sde_enc, "invalid hw_pp i:%d pp_cnt:%d\n", i, num_lm_or_pp);
  1262. return;
  1263. }
  1264. if (hw_pp->ops.set_ppb_fifo_size) {
  1265. pixels_per_pp = mult_frac(mode->hdisplay, latency_lines, num_lm_or_pp);
  1266. hw_pp->ops.set_ppb_fifo_size(hw_pp, pixels_per_pp);
  1267. SDE_EVT32(DRMID(drm_enc), i, hw_pp->idx, mode->hdisplay, pixels_per_pp,
  1268. sde_kms->catalog->ppb_sz_program, SDE_EVTLOG_FUNC_CASE1);
  1269. SDE_DEBUG_ENC(sde_enc, "hw-pp i:%d pp_cnt:%d pixels_per_pp:%d\n",
  1270. i, num_lm_or_pp, pixels_per_pp);
  1271. } else if (hw_mdp->ops.set_ppb_fifo_size) {
  1272. struct sde_connector *sde_conn =
  1273. to_sde_connector(sde_enc->cur_master->connector);
  1274. if (!sde_conn || !sde_conn->max_mode_width) {
  1275. SDE_DEBUG_ENC(sde_enc, "failed to get max horizantal resolution\n");
  1276. return;
  1277. }
  1278. pixels_per_pp = mult_frac(sde_conn->max_mode_width,
  1279. latency_lines, num_lm_or_pp);
  1280. hw_mdp->ops.set_ppb_fifo_size(hw_mdp, hw_pp->idx, pixels_per_pp);
  1281. SDE_EVT32(DRMID(drm_enc), i, hw_pp->idx, sde_conn->max_mode_width,
  1282. pixels_per_pp, sde_kms->catalog->ppb_sz_program,
  1283. SDE_EVTLOG_FUNC_CASE2);
  1284. SDE_DEBUG_ENC(sde_enc, "hw-pp i:%d pp_cnt:%d pixels_per_pp:%d\n",
  1285. i, num_lm_or_pp, pixels_per_pp);
  1286. } else {
  1287. SDE_ERROR_ENC(sde_enc, "invalid - ppb fifo size support is partial\n");
  1288. }
  1289. }
  1290. }
  1291. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1292. {
  1293. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1294. struct sde_kms *sde_kms;
  1295. struct sde_hw_mdp *hw_mdptop;
  1296. struct sde_encoder_virt *sde_enc;
  1297. int i;
  1298. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1299. if (!sde_enc) {
  1300. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1301. return;
  1302. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1303. SDE_ERROR("invalid num phys enc %d/%d\n",
  1304. sde_enc->num_phys_encs,
  1305. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1306. return;
  1307. }
  1308. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1309. if (!sde_kms) {
  1310. SDE_ERROR("invalid sde_kms\n");
  1311. return;
  1312. }
  1313. hw_mdptop = sde_kms->hw_mdp;
  1314. if (!hw_mdptop) {
  1315. SDE_ERROR("invalid mdptop\n");
  1316. return;
  1317. }
  1318. if (hw_mdptop->ops.setup_vsync_source) {
  1319. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1320. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1321. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1322. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1323. vsync_cfg.vsync_source = vsync_source;
  1324. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1325. }
  1326. }
  1327. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1328. struct msm_display_info *disp_info)
  1329. {
  1330. struct sde_encoder_phys *phys;
  1331. struct sde_connector *sde_conn;
  1332. int i;
  1333. u32 vsync_source;
  1334. if (!sde_enc || !disp_info) {
  1335. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1336. sde_enc != NULL, disp_info != NULL);
  1337. return;
  1338. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1339. SDE_ERROR("invalid num phys enc %d/%d\n",
  1340. sde_enc->num_phys_encs,
  1341. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1342. return;
  1343. }
  1344. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1345. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1346. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1347. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1348. else
  1349. vsync_source = sde_enc->te_source;
  1350. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1351. disp_info->is_te_using_watchdog_timer);
  1352. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1353. phys = sde_enc->phys_encs[i];
  1354. if (phys && phys->ops.setup_vsync_source)
  1355. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1356. }
  1357. }
  1358. }
  1359. static void sde_encoder_control_te(struct sde_encoder_virt *sde_enc, bool enable)
  1360. {
  1361. struct sde_encoder_phys *phys;
  1362. int i;
  1363. if (!sde_enc) {
  1364. SDE_ERROR("invalid sde encoder\n");
  1365. return;
  1366. }
  1367. for (i = 0; i < sde_enc->num_phys_encs && i < ARRAY_SIZE(sde_enc->phys_encs); i++) {
  1368. phys = sde_enc->phys_encs[i];
  1369. if (phys && phys->ops.control_te)
  1370. phys->ops.control_te(phys, enable);
  1371. }
  1372. }
  1373. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1374. bool watchdog_te)
  1375. {
  1376. struct sde_encoder_virt *sde_enc;
  1377. struct msm_display_info disp_info;
  1378. if (!drm_enc) {
  1379. pr_err("invalid drm encoder\n");
  1380. return -EINVAL;
  1381. }
  1382. sde_enc = to_sde_encoder_virt(drm_enc);
  1383. sde_encoder_control_te(sde_enc, false);
  1384. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1385. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1386. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1387. sde_encoder_control_te(sde_enc, true);
  1388. return 0;
  1389. }
  1390. static int _sde_encoder_rsc_client_update_vsync_wait(
  1391. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1392. int wait_vblank_crtc_id)
  1393. {
  1394. int wait_refcount = 0, ret = 0;
  1395. int pipe = -1;
  1396. int wait_count = 0;
  1397. struct drm_crtc *primary_crtc;
  1398. struct drm_crtc *crtc;
  1399. crtc = sde_enc->crtc;
  1400. if (wait_vblank_crtc_id)
  1401. wait_refcount =
  1402. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1403. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1404. SDE_EVTLOG_FUNC_ENTRY);
  1405. if (crtc->base.id != wait_vblank_crtc_id) {
  1406. primary_crtc = drm_crtc_find(drm_enc->dev,
  1407. NULL, wait_vblank_crtc_id);
  1408. if (!primary_crtc) {
  1409. SDE_ERROR_ENC(sde_enc,
  1410. "failed to find primary crtc id %d\n",
  1411. wait_vblank_crtc_id);
  1412. return -EINVAL;
  1413. }
  1414. pipe = drm_crtc_index(primary_crtc);
  1415. }
  1416. /**
  1417. * note: VBLANK is expected to be enabled at this point in
  1418. * resource control state machine if on primary CRTC
  1419. */
  1420. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1421. if (sde_rsc_client_is_state_update_complete(
  1422. sde_enc->rsc_client))
  1423. break;
  1424. if (crtc->base.id == wait_vblank_crtc_id)
  1425. ret = sde_encoder_wait_for_event(drm_enc,
  1426. MSM_ENC_VBLANK);
  1427. else
  1428. drm_wait_one_vblank(drm_enc->dev, pipe);
  1429. if (ret) {
  1430. SDE_ERROR_ENC(sde_enc,
  1431. "wait for vblank failed ret:%d\n", ret);
  1432. /**
  1433. * rsc hardware may hang without vsync. avoid rsc hang
  1434. * by generating the vsync from watchdog timer.
  1435. */
  1436. if (crtc->base.id == wait_vblank_crtc_id)
  1437. sde_encoder_helper_switch_vsync(drm_enc, true);
  1438. }
  1439. }
  1440. if (wait_count >= MAX_RSC_WAIT)
  1441. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1442. SDE_EVTLOG_ERROR);
  1443. if (wait_refcount)
  1444. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1445. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1446. SDE_EVTLOG_FUNC_EXIT);
  1447. return ret;
  1448. }
  1449. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1450. {
  1451. struct sde_encoder_virt *sde_enc;
  1452. struct msm_display_info *disp_info;
  1453. struct sde_rsc_cmd_config *rsc_config;
  1454. struct drm_crtc *crtc;
  1455. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1456. int ret;
  1457. /**
  1458. * Already checked drm_enc, sde_enc is valid in function
  1459. * _sde_encoder_update_rsc_client() which pass the parameters
  1460. * to this function.
  1461. */
  1462. sde_enc = to_sde_encoder_virt(drm_enc);
  1463. crtc = sde_enc->crtc;
  1464. disp_info = &sde_enc->disp_info;
  1465. rsc_config = &sde_enc->rsc_config;
  1466. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1467. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1468. /* update it only once */
  1469. sde_enc->rsc_state_init = true;
  1470. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1471. rsc_state, rsc_config, crtc->base.id,
  1472. &wait_vblank_crtc_id);
  1473. } else {
  1474. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1475. rsc_state, NULL, crtc->base.id,
  1476. &wait_vblank_crtc_id);
  1477. }
  1478. /**
  1479. * if RSC performed a state change that requires a VBLANK wait, it will
  1480. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1481. *
  1482. * if we are the primary display, we will need to enable and wait
  1483. * locally since we hold the commit thread
  1484. *
  1485. * if we are an external display, we must send a signal to the primary
  1486. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1487. * by the primary panel's VBLANK signals
  1488. */
  1489. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1490. if (ret) {
  1491. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1492. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1493. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1494. sde_enc, wait_vblank_crtc_id);
  1495. }
  1496. return ret;
  1497. }
  1498. static int _sde_encoder_update_rsc_client(
  1499. struct drm_encoder *drm_enc, bool enable)
  1500. {
  1501. struct sde_encoder_virt *sde_enc;
  1502. struct drm_crtc *crtc;
  1503. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1504. struct sde_rsc_cmd_config *rsc_config;
  1505. int ret;
  1506. struct msm_display_info *disp_info;
  1507. struct msm_mode_info *mode_info;
  1508. u32 qsync_mode = 0, v_front_porch;
  1509. struct drm_display_mode *mode;
  1510. bool is_vid_mode;
  1511. struct drm_encoder *enc;
  1512. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  1513. struct samsung_display_driver_data *vdd;
  1514. #endif
  1515. if (!drm_enc || !drm_enc->dev) {
  1516. SDE_ERROR("invalid encoder arguments\n");
  1517. return -EINVAL;
  1518. }
  1519. sde_enc = to_sde_encoder_virt(drm_enc);
  1520. mode_info = &sde_enc->mode_info;
  1521. crtc = sde_enc->crtc;
  1522. if (!sde_enc->crtc) {
  1523. SDE_ERROR("invalid crtc parameter\n");
  1524. return -EINVAL;
  1525. }
  1526. disp_info = &sde_enc->disp_info;
  1527. rsc_config = &sde_enc->rsc_config;
  1528. if (!sde_enc->rsc_client) {
  1529. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1530. return 0;
  1531. }
  1532. /**
  1533. * only primary command mode panel without Qsync can request CMD state.
  1534. * all other panels/displays can request for VID state including
  1535. * secondary command mode panel.
  1536. * Clone mode encoder can request CLK STATE only.
  1537. */
  1538. if (sde_enc->cur_master) {
  1539. qsync_mode = sde_connector_get_qsync_mode(
  1540. sde_enc->cur_master->connector);
  1541. sde_enc->autorefresh_solver_disable =
  1542. _sde_encoder_is_autorefresh_status_busy(sde_enc) ||
  1543. _sde_encoder_is_autorefresh_enabled(sde_enc);
  1544. if (sde_enc->cur_master->ops.is_autoref_disable_pending)
  1545. sde_enc->autorefresh_solver_disable =
  1546. (sde_enc->autorefresh_solver_disable ||
  1547. sde_enc->cur_master->ops.is_autoref_disable_pending(
  1548. sde_enc->cur_master));
  1549. }
  1550. /* left primary encoder keep vote */
  1551. if (sde_encoder_in_clone_mode(drm_enc)) {
  1552. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1553. return 0;
  1554. }
  1555. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1556. (disp_info->display_type && qsync_mode) ||
  1557. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1558. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1559. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1560. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1561. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1562. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1563. drm_for_each_encoder(enc, drm_enc->dev) {
  1564. if (enc->base.id != drm_enc->base.id &&
  1565. sde_encoder_in_cont_splash(enc))
  1566. rsc_state = SDE_RSC_CLK_STATE;
  1567. }
  1568. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  1569. if (!sde_enc->crtc) {
  1570. SDE_DEBUG("invalid crtc\n");
  1571. return 0;
  1572. }
  1573. SDE_DEBUG("sde_enc->crtc->index %d \n", sde_enc->crtc->index);
  1574. vdd = ss_get_vdd(sde_enc->crtc->index);
  1575. if (!vdd)
  1576. vdd = ss_get_vdd(PRIMARY_DISPLAY_NDX);
  1577. if (vdd->rsc_4_frame_idle && rsc_state == SDE_RSC_CMD_STATE)
  1578. rsc_state = SDE_RSC_CLK_STATE;
  1579. if (vdd->vrr.support_vrr_based_bl) {
  1580. if ((vdd->vrr.running_vrr_mdp || vdd->vrr.running_vrr) &&
  1581. (mode_info->frame_rate < 120)) {
  1582. LCD_DEBUG(vdd, "During VRR (%d|%d): set max frame_rate: %d --> 120\n",
  1583. vdd->vrr.running_vrr_mdp,
  1584. vdd->vrr.running_vrr,
  1585. mode_info->frame_rate);
  1586. /* set maximum 120hz rsc fps */
  1587. mode_info->frame_rate = 120;
  1588. vdd->vrr.keep_max_rsc_fps = true;
  1589. } else if (!vdd->vrr.keep_max_rsc_fps &&
  1590. mode_info->frame_rate != mode_info->frame_rate_org) {
  1591. LCD_DEBUG(vdd, "VRR fin(%d|%d): restore mode frame_rate: %d -> %d\n",
  1592. vdd->vrr.running_vrr_mdp,
  1593. vdd->vrr.running_vrr,
  1594. mode_info->frame_rate,
  1595. mode_info->frame_rate_org);
  1596. mode_info->frame_rate = mode_info->frame_rate_org;
  1597. }
  1598. }
  1599. #endif
  1600. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1601. MSM_DISPLAY_VIDEO_MODE);
  1602. mode = &sde_enc->crtc->state->mode;
  1603. v_front_porch = mode->vsync_start - mode->vdisplay;
  1604. /* compare specific items and reconfigure the rsc */
  1605. if ((rsc_config->fps != mode_info->frame_rate) ||
  1606. (rsc_config->vtotal != mode_info->vtotal) ||
  1607. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1608. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1609. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1610. rsc_config->fps = mode_info->frame_rate;
  1611. rsc_config->vtotal = mode_info->vtotal;
  1612. rsc_config->prefill_lines = mode_info->prefill_lines;
  1613. rsc_config->jitter_numer = mode_info->jitter_numer;
  1614. rsc_config->jitter_denom = mode_info->jitter_denom;
  1615. sde_enc->rsc_state_init = false;
  1616. }
  1617. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1618. rsc_config->fps, sde_enc->rsc_state_init);
  1619. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1620. return ret;
  1621. }
  1622. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1623. {
  1624. struct sde_encoder_virt *sde_enc;
  1625. int i;
  1626. if (!drm_enc) {
  1627. SDE_ERROR("invalid encoder\n");
  1628. return;
  1629. }
  1630. sde_enc = to_sde_encoder_virt(drm_enc);
  1631. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1632. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1633. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1634. if (phys && phys->ops.irq_control)
  1635. phys->ops.irq_control(phys, enable);
  1636. if (phys && phys->ops.dynamic_irq_control)
  1637. phys->ops.dynamic_irq_control(phys, enable);
  1638. }
  1639. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1640. }
  1641. /* keep track of the userspace vblank during modeset */
  1642. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1643. u32 sw_event)
  1644. {
  1645. struct sde_encoder_virt *sde_enc;
  1646. bool enable;
  1647. int i;
  1648. if (!drm_enc) {
  1649. SDE_ERROR("invalid encoder\n");
  1650. return;
  1651. }
  1652. sde_enc = to_sde_encoder_virt(drm_enc);
  1653. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1654. sw_event, sde_enc->vblank_enabled);
  1655. /* nothing to do if vblank not enabled by userspace */
  1656. if (!sde_enc->vblank_enabled)
  1657. return;
  1658. /* disable vblank on pre_modeset */
  1659. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1660. enable = false;
  1661. /* enable vblank on post_modeset */
  1662. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1663. enable = true;
  1664. else
  1665. return;
  1666. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1667. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1668. if (phys && phys->ops.control_vblank_irq)
  1669. phys->ops.control_vblank_irq(phys, enable);
  1670. }
  1671. }
  1672. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1673. {
  1674. struct sde_encoder_virt *sde_enc;
  1675. if (!drm_enc)
  1676. return NULL;
  1677. sde_enc = to_sde_encoder_virt(drm_enc);
  1678. return sde_enc->rsc_client;
  1679. }
  1680. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1681. bool enable)
  1682. {
  1683. struct sde_kms *sde_kms;
  1684. struct sde_encoder_virt *sde_enc;
  1685. int rc;
  1686. sde_enc = to_sde_encoder_virt(drm_enc);
  1687. sde_kms = sde_encoder_get_kms(drm_enc);
  1688. if (!sde_kms)
  1689. return -EINVAL;
  1690. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1691. SDE_EVT32(DRMID(drm_enc), enable);
  1692. if (!sde_enc->cur_master) {
  1693. SDE_ERROR("encoder master not set\n");
  1694. return -EINVAL;
  1695. }
  1696. if (enable) {
  1697. /* enable SDE core clks */
  1698. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1699. if (rc < 0) {
  1700. SDE_ERROR("failed to enable power resource %d\n", rc);
  1701. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1702. return rc;
  1703. }
  1704. sde_enc->elevated_ahb_vote = true;
  1705. /* enable DSI clks */
  1706. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1707. true);
  1708. if (rc) {
  1709. SDE_ERROR("failed to enable clk control %d\n", rc);
  1710. pm_runtime_put_sync(drm_enc->dev->dev);
  1711. return rc;
  1712. }
  1713. /* enable all the irq */
  1714. sde_encoder_irq_control(drm_enc, true);
  1715. _sde_encoder_pm_qos_add_request(drm_enc);
  1716. } else {
  1717. _sde_encoder_pm_qos_remove_request(drm_enc);
  1718. /* disable all the irq */
  1719. sde_encoder_irq_control(drm_enc, false);
  1720. /* disable DSI clks */
  1721. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1722. /* disable SDE core clks */
  1723. pm_runtime_put_sync(drm_enc->dev->dev);
  1724. }
  1725. return 0;
  1726. }
  1727. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1728. bool enable, u32 frame_count)
  1729. {
  1730. struct sde_encoder_virt *sde_enc;
  1731. int i;
  1732. if (!drm_enc) {
  1733. SDE_ERROR("invalid encoder\n");
  1734. return;
  1735. }
  1736. sde_enc = to_sde_encoder_virt(drm_enc);
  1737. if (!sde_enc->misr_reconfigure)
  1738. return;
  1739. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1740. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1741. if (!phys || !phys->ops.setup_misr)
  1742. continue;
  1743. phys->ops.setup_misr(phys, enable, frame_count);
  1744. }
  1745. sde_enc->misr_reconfigure = false;
  1746. }
  1747. void sde_encoder_clear_fence_error_in_progress(struct sde_encoder_phys *phys_enc)
  1748. {
  1749. struct sde_crtc *sde_crtc;
  1750. if (!phys_enc || !phys_enc->parent || !phys_enc->parent->crtc) {
  1751. SDE_DEBUG("invalid sde_encoder_phys.\n");
  1752. return;
  1753. }
  1754. sde_crtc = to_sde_crtc(phys_enc->parent->crtc);
  1755. if ((!phys_enc->sde_hw_fence_error_status) && (!sde_crtc->input_fence_status) &&
  1756. phys_enc->fence_error_handle_in_progress) {
  1757. phys_enc->fence_error_handle_in_progress = false;
  1758. SDE_EVT32(DRMID(phys_enc->parent), phys_enc->fence_error_handle_in_progress);
  1759. }
  1760. }
  1761. static int sde_encoder_hw_fence_signal(struct sde_encoder_phys *phys_enc)
  1762. {
  1763. struct sde_hw_ctl *hw_ctl;
  1764. struct sde_hw_fence_data *hwfence_data;
  1765. int pending_kickoff_cnt = -1;
  1766. int rc = 0;
  1767. if (!phys_enc || !phys_enc->parent || !phys_enc->hw_ctl) {
  1768. SDE_DEBUG("invalid parameters\n");
  1769. SDE_EVT32(SDE_EVTLOG_ERROR);
  1770. return -EINVAL;
  1771. }
  1772. hw_ctl = phys_enc->hw_ctl;
  1773. hwfence_data = &hw_ctl->hwfence_data;
  1774. pending_kickoff_cnt = atomic_read(&phys_enc->pending_kickoff_cnt);
  1775. /* out of order hw fence error signal is needed for video panel. */
  1776. if (sde_encoder_check_curr_mode(phys_enc->parent, MSM_DISPLAY_VIDEO_MODE)) {
  1777. /* out of order hw fence error signal */
  1778. rc = msm_hw_fence_update_txq_error(hwfence_data->hw_fence_handle,
  1779. phys_enc->sde_hw_fence_handle, phys_enc->sde_hw_fence_error_value,
  1780. MSM_HW_FENCE_UPDATE_ERROR_WITH_MOVE);
  1781. if (rc) {
  1782. SDE_ERROR("msm_hw_fence_update_txq_error failed, rc = %d\n", rc);
  1783. SDE_EVT32(DRMID(phys_enc->parent), rc, SDE_EVTLOG_ERROR);
  1784. }
  1785. /* wait for frame done to avoid out of order signalling for cmd mode. */
  1786. } else if (pending_kickoff_cnt) {
  1787. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_CASE1);
  1788. rc = sde_encoder_wait_for_event(phys_enc->parent, MSM_ENC_TX_COMPLETE);
  1789. if (rc && rc != -EWOULDBLOCK) {
  1790. SDE_DEBUG("wait for frame done failed %d\n", rc);
  1791. SDE_EVT32(DRMID(phys_enc->parent), rc, pending_kickoff_cnt,
  1792. SDE_EVTLOG_ERROR);
  1793. }
  1794. }
  1795. /* HW o/p fence override register */
  1796. if (hw_ctl->ops.trigger_output_fence_override) {
  1797. hw_ctl->ops.trigger_output_fence_override(hw_ctl);
  1798. SDE_DEBUG("trigger_output_fence_override executed.\n");
  1799. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_CASE2);
  1800. }
  1801. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_EXIT);
  1802. return rc;
  1803. }
  1804. int sde_encoder_handle_dma_fence_out_of_order(struct drm_encoder *drm_enc)
  1805. {
  1806. struct drm_crtc *crtc;
  1807. struct sde_crtc *sde_crtc;
  1808. struct sde_crtc_state *cstate;
  1809. struct sde_encoder_virt *sde_enc;
  1810. struct sde_encoder_phys *phys_enc;
  1811. struct sde_fence_context *ctx;
  1812. struct drm_connector *conn;
  1813. bool is_vid;
  1814. int i, fence_status = 0, pending_kickoff_cnt = 0, rc = 0;
  1815. ktime_t time_stamp;
  1816. if (!drm_enc) {
  1817. SDE_ERROR("invalid encoder\n");
  1818. return false;
  1819. }
  1820. crtc = drm_enc->crtc;
  1821. sde_crtc = to_sde_crtc(crtc);
  1822. cstate = to_sde_crtc_state(crtc->state);
  1823. sde_enc = to_sde_encoder_virt(drm_enc);
  1824. if (!sde_enc || !sde_enc->phys_encs[0]) {
  1825. SDE_ERROR("invalid params\n");
  1826. return -EINVAL;
  1827. }
  1828. phys_enc = sde_enc->phys_encs[0];
  1829. ctx = sde_crtc->output_fence;
  1830. time_stamp = ktime_get();
  1831. /* out of order sw fence error signal for video panel.
  1832. * Hold the last good frame for video mode panel.
  1833. */
  1834. if (phys_enc->sde_hw_fence_error_value) {
  1835. fence_status = phys_enc->sde_hw_fence_error_value;
  1836. phys_enc->sde_hw_fence_error_value = 0;
  1837. } else {
  1838. fence_status = sde_crtc->input_fence_status;
  1839. }
  1840. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  1841. SDE_EVT32(is_vid, fence_status, phys_enc->fence_error_handle_in_progress);
  1842. if (is_vid) {
  1843. /* update last_good_frame_fence_seqno after at least one good frame */
  1844. if (!phys_enc->fence_error_handle_in_progress) {
  1845. ctx->sde_fence_error_ctx.last_good_frame_fence_seqno =
  1846. ctx->sde_fence_error_ctx.curr_frame_fence_seqno - 1;
  1847. phys_enc->fence_error_handle_in_progress = true;
  1848. }
  1849. /* signal release fence for vid panel */
  1850. sde_fence_error_ctx_update(ctx, fence_status, HANDLE_OUT_OF_ORDER);
  1851. } else {
  1852. /*
  1853. * out of order sw fence error signal for CMD panel.
  1854. * always wait frame done for cmd panel.
  1855. * signal the sw fence error release fence for CMD panel.
  1856. */
  1857. pending_kickoff_cnt = atomic_read(&phys_enc->pending_kickoff_cnt);
  1858. if (pending_kickoff_cnt) {
  1859. SDE_EVT32(DRMID(drm_enc), pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  1860. rc = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1861. if (rc && rc != -EWOULDBLOCK) {
  1862. SDE_DEBUG("wait for frame done failed %d\n", rc);
  1863. SDE_EVT32(DRMID(drm_enc), rc, pending_kickoff_cnt,
  1864. SDE_EVTLOG_ERROR);
  1865. }
  1866. }
  1867. /* update fence error context for cmd panel */
  1868. sde_fence_error_ctx_update(ctx, fence_status, SET_ERROR_ONLY_CMD_RELEASE);
  1869. }
  1870. sde_fence_signal(ctx, time_stamp, SDE_FENCE_SIGNAL, NULL);
  1871. /**
  1872. * clear flag in sde_fence_error_ctx after fence signal,
  1873. * the last_good_frame_fence_seqno is supposed to be updated or cleared after
  1874. * at least one good frame in case of constant fence error
  1875. */
  1876. sde_fence_error_ctx_update(ctx, 0, NO_ERROR);
  1877. /* signal retire fence */
  1878. for (i = 0; i < cstate->num_connectors; ++i) {
  1879. conn = cstate->connectors[i];
  1880. sde_connector_fence_error_ctx_signal(conn, fence_status, is_vid);
  1881. }
  1882. SDE_EVT32(ctx->sde_fence_error_ctx.fence_error_status,
  1883. ctx->sde_fence_error_ctx.fence_error_state,
  1884. ctx->sde_fence_error_ctx.last_good_frame_fence_seqno, pending_kickoff_cnt);
  1885. return rc;
  1886. }
  1887. int sde_encoder_hw_fence_error_handle(struct drm_encoder *drm_enc)
  1888. {
  1889. struct sde_encoder_virt *sde_enc;
  1890. struct sde_encoder_phys *phys_enc;
  1891. struct msm_drm_private *priv;
  1892. struct msm_fence_error_client_entry *entry;
  1893. int rc = 0;
  1894. sde_enc = to_sde_encoder_virt(drm_enc);
  1895. if (!sde_enc || !sde_enc->phys_encs[0] ||
  1896. !sde_enc->phys_encs[0]->sde_hw_fence_error_status)
  1897. return 0;
  1898. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_ENTRY);
  1899. phys_enc = sde_enc->phys_encs[0];
  1900. rc = sde_encoder_hw_fence_signal(phys_enc);
  1901. if (rc) {
  1902. SDE_DEBUG("sde_encoder_hw_fence_signal error, rc = %d.\n", rc);
  1903. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  1904. }
  1905. rc = sde_encoder_handle_dma_fence_out_of_order(phys_enc->parent);
  1906. if (rc) {
  1907. SDE_DEBUG("sde_encoder_handle_dma_fence_out_of_order failed, rc = %d\n", rc);
  1908. SDE_EVT32(DRMID(phys_enc->parent), rc, SDE_EVTLOG_ERROR);
  1909. }
  1910. if (!phys_enc->sde_kms || !phys_enc->sde_kms->dev || !phys_enc->sde_kms->dev->dev_private) {
  1911. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  1912. return -EINVAL;
  1913. }
  1914. priv = phys_enc->sde_kms->dev->dev_private;
  1915. list_for_each_entry(entry, &priv->fence_error_client_list, list) {
  1916. if (!entry->ops.fence_error_handle_submodule)
  1917. continue;
  1918. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_CASE1);
  1919. rc = entry->ops.fence_error_handle_submodule(phys_enc->hw_ctl, entry->data);
  1920. if (rc) {
  1921. SDE_ERROR("fence_error_handle_submodule failed for device: %d\n",
  1922. entry->dev->id);
  1923. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  1924. }
  1925. }
  1926. if (phys_enc->hw_ctl->ops.clear_flush_mask) {
  1927. phys_enc->hw_ctl->ops.clear_flush_mask(phys_enc->hw_ctl, true);
  1928. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_CASE2);
  1929. }
  1930. phys_enc->sde_hw_fence_error_status = false;
  1931. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_EXIT);
  1932. return rc;
  1933. }
  1934. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1935. unsigned int type, unsigned int code, int value)
  1936. {
  1937. struct drm_encoder *drm_enc = NULL;
  1938. struct sde_encoder_virt *sde_enc = NULL;
  1939. struct msm_drm_thread *disp_thread = NULL;
  1940. struct msm_drm_private *priv = NULL;
  1941. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  1942. struct samsung_display_driver_data *vdd = NULL;
  1943. #endif
  1944. if (!handle || !handle->handler || !handle->handler->private) {
  1945. SDE_ERROR("invalid encoder for the input event\n");
  1946. return;
  1947. }
  1948. drm_enc = (struct drm_encoder *)handle->handler->private;
  1949. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1950. SDE_ERROR("invalid parameters\n");
  1951. return;
  1952. }
  1953. priv = drm_enc->dev->dev_private;
  1954. sde_enc = to_sde_encoder_virt(drm_enc);
  1955. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  1956. if (!sde_enc->crtc) {
  1957. SDE_DEBUG("invalid crtc\n");
  1958. return;
  1959. }
  1960. SDE_DEBUG("sde_enc->crtc->index %d\n", sde_enc->crtc->index);
  1961. vdd = ss_get_vdd(sde_enc->crtc->index);
  1962. if (!vdd)
  1963. vdd = ss_get_vdd(PRIMARY_DISPLAY_NDX);
  1964. if (ss_is_panel_off(vdd)) {
  1965. SDE_DEBUG("invalid call during power off, idx %d\n", sde_enc->crtc->index);
  1966. return;
  1967. }
  1968. #endif
  1969. if (!sde_enc->crtc || (sde_enc->crtc->index
  1970. >= ARRAY_SIZE(priv->disp_thread))) {
  1971. SDE_DEBUG_ENC(sde_enc,
  1972. "invalid cached CRTC: %d or crtc index: %d\n",
  1973. sde_enc->crtc == NULL,
  1974. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1975. return;
  1976. }
  1977. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1978. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1979. kthread_queue_work(&disp_thread->worker,
  1980. &sde_enc->input_event_work);
  1981. }
  1982. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1983. {
  1984. struct sde_encoder_virt *sde_enc;
  1985. if (!drm_enc) {
  1986. SDE_ERROR("invalid encoder\n");
  1987. return;
  1988. }
  1989. sde_enc = to_sde_encoder_virt(drm_enc);
  1990. /* return early if there is no state change */
  1991. if (sde_enc->idle_pc_enabled == enable)
  1992. return;
  1993. sde_enc->idle_pc_enabled = enable;
  1994. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1995. SDE_EVT32(sde_enc->idle_pc_enabled);
  1996. }
  1997. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1998. u32 sw_event)
  1999. {
  2000. struct drm_encoder *drm_enc = &sde_enc->base;
  2001. struct msm_drm_private *priv;
  2002. unsigned int lp, idle_pc_duration, frame_time_ms, fps;
  2003. struct msm_drm_thread *disp_thread;
  2004. unsigned int min_duration = IDLE_POWERCOLLAPSE_DURATION;
  2005. unsigned int max_duration = IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP;
  2006. /* return early if called from esd thread */
  2007. if (sde_enc->delay_kickoff)
  2008. return;
  2009. /* set idle timeout based on master connector's lp value */
  2010. if (sde_enc->cur_master)
  2011. lp = sde_connector_get_lp(
  2012. sde_enc->cur_master->connector);
  2013. else
  2014. lp = SDE_MODE_DPMS_ON;
  2015. fps = sde_enc->mode_info.frame_rate;
  2016. if ((lp == SDE_MODE_DPMS_LP1) || (lp == SDE_MODE_DPMS_LP2))
  2017. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  2018. else {
  2019. frame_time_ms = 1000;
  2020. do_div(frame_time_ms, fps);
  2021. idle_pc_duration = max(4 * frame_time_ms, min_duration);
  2022. idle_pc_duration = min(idle_pc_duration, max_duration);
  2023. }
  2024. priv = drm_enc->dev->dev_private;
  2025. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  2026. kthread_mod_delayed_work(
  2027. &disp_thread->worker,
  2028. &sde_enc->delayed_off_work,
  2029. msecs_to_jiffies(idle_pc_duration));
  2030. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2031. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  2032. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  2033. sw_event);
  2034. }
  2035. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  2036. u32 sw_event)
  2037. {
  2038. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  2039. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  2040. sw_event);
  2041. }
  2042. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  2043. {
  2044. struct sde_encoder_virt *sde_enc;
  2045. if (!encoder)
  2046. return;
  2047. sde_enc = to_sde_encoder_virt(encoder);
  2048. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  2049. }
  2050. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  2051. u32 sw_event)
  2052. {
  2053. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  2054. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  2055. else
  2056. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  2057. }
  2058. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  2059. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2060. {
  2061. int ret = 0;
  2062. mutex_lock(&sde_enc->rc_lock);
  2063. /* return if the resource control is already in ON state */
  2064. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2065. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  2066. struct samsung_display_driver_data *vdd;
  2067. if (!sde_enc->crtc) {
  2068. SDE_DEBUG("invalid crtc\n");
  2069. } else {
  2070. SDE_DEBUG("sde_enc->crtc->index %d \n", sde_enc->crtc->index);
  2071. vdd = ss_get_vdd(sde_enc->crtc->index);
  2072. if (!vdd)
  2073. vdd = ss_get_vdd(PRIMARY_DISPLAY_NDX);
  2074. if (vdd->vrr.support_vrr_based_bl) {
  2075. if (vdd->vrr.keep_max_rsc_fps &&
  2076. !vdd->vrr.running_vrr_mdp &&
  2077. !vdd->vrr.running_vrr) {
  2078. LCD_DEBUG(vdd, "VRR done, trigger rsc update to restore original rsc fps\n");
  2079. vdd->vrr.keep_max_rsc_fps = false;
  2080. _sde_encoder_update_rsc_client(drm_enc, true);
  2081. }
  2082. }
  2083. }
  2084. #endif
  2085. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  2086. sw_event);
  2087. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2088. SDE_EVTLOG_FUNC_CASE1);
  2089. goto end;
  2090. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  2091. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  2092. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  2093. sw_event, sde_enc->rc_state);
  2094. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2095. SDE_EVTLOG_ERROR);
  2096. goto end;
  2097. }
  2098. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2099. sde_encoder_irq_control(drm_enc, true);
  2100. _sde_encoder_pm_qos_add_request(drm_enc);
  2101. } else {
  2102. /* enable all the clks and resources */
  2103. ret = _sde_encoder_resource_control_helper(drm_enc,
  2104. true);
  2105. if (ret) {
  2106. SDE_ERROR_ENC(sde_enc,
  2107. "sw_event:%d, rc in state %d\n",
  2108. sw_event, sde_enc->rc_state);
  2109. SDE_EVT32(DRMID(drm_enc), sw_event,
  2110. sde_enc->rc_state,
  2111. SDE_EVTLOG_ERROR);
  2112. goto end;
  2113. }
  2114. _sde_encoder_update_rsc_client(drm_enc, true);
  2115. }
  2116. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2117. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  2118. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2119. end:
  2120. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  2121. mutex_unlock(&sde_enc->rc_lock);
  2122. return ret;
  2123. }
  2124. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  2125. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2126. {
  2127. /* cancel delayed off work, if any */
  2128. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  2129. mutex_lock(&sde_enc->rc_lock);
  2130. if (is_vid_mode &&
  2131. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2132. sde_encoder_irq_control(drm_enc, true);
  2133. }
  2134. /* skip if is already OFF or IDLE, resources are off already */
  2135. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  2136. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2137. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  2138. sw_event, sde_enc->rc_state);
  2139. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2140. SDE_EVTLOG_FUNC_CASE3);
  2141. goto end;
  2142. }
  2143. /**
  2144. * IRQs are still enabled currently, which allows wait for
  2145. * VBLANK which RSC may require to correctly transition to OFF
  2146. */
  2147. _sde_encoder_update_rsc_client(drm_enc, false);
  2148. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2149. SDE_ENC_RC_STATE_PRE_OFF,
  2150. SDE_EVTLOG_FUNC_CASE3);
  2151. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  2152. end:
  2153. mutex_unlock(&sde_enc->rc_lock);
  2154. return 0;
  2155. }
  2156. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  2157. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2158. {
  2159. int ret = 0;
  2160. mutex_lock(&sde_enc->rc_lock);
  2161. /* return if the resource control is already in OFF state */
  2162. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2163. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2164. sw_event);
  2165. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2166. SDE_EVTLOG_FUNC_CASE4);
  2167. goto end;
  2168. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  2169. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  2170. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  2171. sw_event, sde_enc->rc_state);
  2172. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2173. SDE_EVTLOG_ERROR);
  2174. ret = -EINVAL;
  2175. goto end;
  2176. }
  2177. /**
  2178. * expect to arrive here only if in either idle state or pre-off
  2179. * and in IDLE state the resources are already disabled
  2180. */
  2181. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  2182. _sde_encoder_resource_control_helper(drm_enc, false);
  2183. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2184. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  2185. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  2186. end:
  2187. mutex_unlock(&sde_enc->rc_lock);
  2188. return ret;
  2189. }
  2190. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  2191. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2192. {
  2193. int ret = 0;
  2194. mutex_lock(&sde_enc->rc_lock);
  2195. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2196. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2197. sw_event);
  2198. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2199. SDE_EVTLOG_FUNC_CASE5);
  2200. goto end;
  2201. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2202. /* enable all the clks and resources */
  2203. ret = _sde_encoder_resource_control_helper(drm_enc,
  2204. true);
  2205. if (ret) {
  2206. SDE_ERROR_ENC(sde_enc,
  2207. "sw_event:%d, rc in state %d\n",
  2208. sw_event, sde_enc->rc_state);
  2209. SDE_EVT32(DRMID(drm_enc), sw_event,
  2210. sde_enc->rc_state,
  2211. SDE_EVTLOG_ERROR);
  2212. goto end;
  2213. }
  2214. _sde_encoder_update_rsc_client(drm_enc, true);
  2215. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2216. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  2217. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2218. }
  2219. if (sde_encoder_has_dsc_hw_rev_2(sde_enc))
  2220. goto skip_wait;
  2221. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2222. if (ret && ret != -EWOULDBLOCK) {
  2223. SDE_ERROR_ENC(sde_enc, "wait for commit done returned %d\n", ret);
  2224. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, ret, SDE_EVTLOG_ERROR);
  2225. ret = -EINVAL;
  2226. goto end;
  2227. }
  2228. skip_wait:
  2229. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2230. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  2231. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  2232. _sde_encoder_pm_qos_remove_request(drm_enc);
  2233. end:
  2234. mutex_unlock(&sde_enc->rc_lock);
  2235. return ret;
  2236. }
  2237. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  2238. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2239. {
  2240. int ret = 0;
  2241. mutex_lock(&sde_enc->rc_lock);
  2242. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2243. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2244. sw_event);
  2245. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2246. SDE_EVTLOG_FUNC_CASE5);
  2247. goto end;
  2248. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  2249. SDE_ERROR_ENC(sde_enc,
  2250. "sw_event:%d, rc:%d !MODESET state\n",
  2251. sw_event, sde_enc->rc_state);
  2252. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2253. SDE_EVTLOG_ERROR);
  2254. ret = -EINVAL;
  2255. goto end;
  2256. }
  2257. /* toggle te bit to update vsync source for sim cmd mode panels */
  2258. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)
  2259. && sde_enc->disp_info.is_te_using_watchdog_timer) {
  2260. sde_encoder_control_te(sde_enc, false);
  2261. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2262. sde_encoder_control_te(sde_enc, true);
  2263. }
  2264. _sde_encoder_update_rsc_client(drm_enc, true);
  2265. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2266. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  2267. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2268. _sde_encoder_pm_qos_add_request(drm_enc);
  2269. end:
  2270. mutex_unlock(&sde_enc->rc_lock);
  2271. return ret;
  2272. }
  2273. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  2274. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2275. {
  2276. struct msm_drm_private *priv;
  2277. struct sde_kms *sde_kms;
  2278. struct drm_crtc *crtc = drm_enc->crtc;
  2279. struct sde_crtc *sde_crtc;
  2280. struct sde_connector *sde_conn;
  2281. int crtc_id = 0;
  2282. priv = drm_enc->dev->dev_private;
  2283. if (!crtc || !sde_enc->cur_master || !priv->kms) {
  2284. SDE_ERROR("invalid args crtc:%d master:%d\n", !crtc, !sde_enc->cur_master);
  2285. return -EINVAL;
  2286. }
  2287. sde_crtc = to_sde_crtc(crtc);
  2288. sde_kms = to_sde_kms(priv->kms);
  2289. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2290. mutex_lock(&sde_enc->rc_lock);
  2291. if (sde_conn->panel_dead) {
  2292. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  2293. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  2294. goto end;
  2295. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2296. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  2297. sw_event, sde_enc->rc_state);
  2298. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  2299. goto end;
  2300. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  2301. sde_crtc->kickoff_in_progress) {
  2302. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  2303. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2304. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  2305. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  2306. goto end;
  2307. }
  2308. crtc_id = drm_crtc_index(crtc);
  2309. /*
  2310. * Avoid power collapse entry for writeback crtc since HAL does not repopulate
  2311. * crtc, plane properties like luts for idlepc exit commit. Here is_vid_mode will
  2312. * represents video mode panels and wfd baring CWB.
  2313. */
  2314. if (is_vid_mode) {
  2315. sde_encoder_irq_control(drm_enc, false);
  2316. _sde_encoder_pm_qos_remove_request(drm_enc);
  2317. } else {
  2318. if (priv->event_thread[crtc_id].thread)
  2319. kthread_flush_worker(&priv->event_thread[crtc_id].worker);
  2320. /* disable all the clks and resources */
  2321. _sde_encoder_update_rsc_client(drm_enc, false);
  2322. _sde_encoder_resource_control_helper(drm_enc, false);
  2323. if (!sde_kms->perf.bw_vote_mode)
  2324. memset(&sde_crtc->cur_perf, 0,
  2325. sizeof(struct sde_core_perf_params));
  2326. }
  2327. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2328. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  2329. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  2330. end:
  2331. mutex_unlock(&sde_enc->rc_lock);
  2332. return 0;
  2333. }
  2334. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  2335. u32 sw_event, struct sde_encoder_virt *sde_enc,
  2336. struct msm_drm_private *priv, bool is_vid_mode)
  2337. {
  2338. bool autorefresh_enabled = false;
  2339. struct msm_drm_thread *disp_thread;
  2340. int ret = 0, idle_pc_duration = 0;
  2341. if (!sde_enc->crtc ||
  2342. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  2343. SDE_DEBUG_ENC(sde_enc,
  2344. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  2345. sde_enc->crtc == NULL,
  2346. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  2347. sw_event);
  2348. return -EINVAL;
  2349. }
  2350. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  2351. mutex_lock(&sde_enc->rc_lock);
  2352. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2353. if (sde_enc->cur_master &&
  2354. sde_enc->cur_master->ops.is_autorefresh_enabled)
  2355. autorefresh_enabled =
  2356. sde_enc->cur_master->ops.is_autorefresh_enabled(
  2357. sde_enc->cur_master);
  2358. if (autorefresh_enabled) {
  2359. SDE_DEBUG_ENC(sde_enc,
  2360. "not handling early wakeup since auto refresh is enabled\n");
  2361. goto end;
  2362. }
  2363. if (!sde_crtc_frame_pending(sde_enc->crtc)) {
  2364. kthread_mod_delayed_work(&disp_thread->worker,
  2365. &sde_enc->delayed_off_work,
  2366. msecs_to_jiffies(
  2367. IDLE_POWERCOLLAPSE_DURATION));
  2368. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  2369. }
  2370. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2371. /* enable all the clks and resources */
  2372. ret = _sde_encoder_resource_control_helper(drm_enc,
  2373. true);
  2374. if (ret) {
  2375. SDE_ERROR_ENC(sde_enc,
  2376. "sw_event:%d, rc in state %d\n",
  2377. sw_event, sde_enc->rc_state);
  2378. SDE_EVT32(DRMID(drm_enc), sw_event,
  2379. sde_enc->rc_state,
  2380. SDE_EVTLOG_ERROR);
  2381. goto end;
  2382. }
  2383. _sde_encoder_update_rsc_client(drm_enc, true);
  2384. /*
  2385. * In some cases, commit comes with slight delay
  2386. * (> 80 ms)after early wake up, prevent clock switch
  2387. * off to avoid jank in next update. So, increase the
  2388. * command mode idle timeout sufficiently to prevent
  2389. * such case.
  2390. */
  2391. kthread_mod_delayed_work(&disp_thread->worker,
  2392. &sde_enc->delayed_off_work,
  2393. msecs_to_jiffies(
  2394. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  2395. idle_pc_duration = IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP;
  2396. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2397. }
  2398. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_ENC_RC_STATE_ON,
  2399. idle_pc_duration, SDE_EVTLOG_FUNC_CASE8);
  2400. end:
  2401. mutex_unlock(&sde_enc->rc_lock);
  2402. return ret;
  2403. }
  2404. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  2405. u32 sw_event)
  2406. {
  2407. struct sde_encoder_virt *sde_enc;
  2408. struct msm_drm_private *priv;
  2409. int ret = 0;
  2410. bool is_vid_mode = false;
  2411. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2412. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  2413. sw_event);
  2414. return -EINVAL;
  2415. }
  2416. sde_enc = to_sde_encoder_virt(drm_enc);
  2417. priv = drm_enc->dev->dev_private;
  2418. /* is_vid_mode represents vid mode panel and WFD for clocks and irq control. */
  2419. is_vid_mode = !((sde_encoder_get_intf_mode(drm_enc) == INTF_MODE_CMD) ||
  2420. sde_encoder_in_clone_mode(drm_enc));
  2421. /*
  2422. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  2423. * events and return early for other events (ie wb display).
  2424. */
  2425. if (!sde_enc->idle_pc_enabled &&
  2426. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  2427. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  2428. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  2429. sw_event != SDE_ENC_RC_EVENT_STOP &&
  2430. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  2431. return 0;
  2432. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  2433. sw_event, sde_enc->idle_pc_enabled);
  2434. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2435. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  2436. switch (sw_event) {
  2437. case SDE_ENC_RC_EVENT_KICKOFF:
  2438. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  2439. is_vid_mode);
  2440. break;
  2441. case SDE_ENC_RC_EVENT_PRE_STOP:
  2442. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  2443. is_vid_mode);
  2444. break;
  2445. case SDE_ENC_RC_EVENT_STOP:
  2446. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2447. break;
  2448. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2449. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2450. break;
  2451. case SDE_ENC_RC_EVENT_POST_MODESET:
  2452. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2453. break;
  2454. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2455. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2456. is_vid_mode);
  2457. break;
  2458. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2459. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2460. priv, is_vid_mode);
  2461. break;
  2462. default:
  2463. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2464. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2465. break;
  2466. }
  2467. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2468. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2469. return ret;
  2470. }
  2471. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2472. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  2473. {
  2474. int i = 0;
  2475. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2476. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  2477. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  2478. if (poms_to_vid)
  2479. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2480. else if (poms_to_cmd)
  2481. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2482. _sde_encoder_update_rsc_client(drm_enc, true);
  2483. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  2484. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2485. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2486. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2487. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2488. SDE_EVTLOG_FUNC_CASE1);
  2489. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  2490. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2491. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2492. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2493. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2494. SDE_EVTLOG_FUNC_CASE2);
  2495. }
  2496. }
  2497. struct drm_connector *sde_encoder_get_connector(
  2498. struct drm_device *dev, struct drm_encoder *drm_enc)
  2499. {
  2500. struct drm_connector_list_iter conn_iter;
  2501. struct drm_connector *conn = NULL, *conn_search;
  2502. drm_connector_list_iter_begin(dev, &conn_iter);
  2503. drm_for_each_connector_iter(conn_search, &conn_iter) {
  2504. if (conn_search->encoder == drm_enc) {
  2505. conn = conn_search;
  2506. break;
  2507. }
  2508. }
  2509. drm_connector_list_iter_end(&conn_iter);
  2510. return conn;
  2511. }
  2512. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  2513. {
  2514. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2515. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2516. struct sde_rm_hw_iter pp_iter, qdss_iter;
  2517. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  2518. struct sde_rm_hw_request request_hw;
  2519. int i, j;
  2520. sde_enc->cur_channel_cnt = 0;
  2521. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2522. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2523. sde_enc->hw_pp[i] = NULL;
  2524. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2525. break;
  2526. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  2527. sde_enc->cur_channel_cnt++;
  2528. }
  2529. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2530. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2531. if (phys) {
  2532. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2533. SDE_HW_BLK_QDSS);
  2534. for (j = 0; j < QDSS_MAX; j++) {
  2535. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2536. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2537. break;
  2538. }
  2539. }
  2540. }
  2541. }
  2542. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2543. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2544. sde_enc->hw_dsc[i] = NULL;
  2545. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2546. continue;
  2547. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2548. }
  2549. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2550. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2551. sde_enc->hw_vdc[i] = NULL;
  2552. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2553. continue;
  2554. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2555. }
  2556. /* Get PP for DSC configuration */
  2557. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2558. struct sde_hw_pingpong *pp = NULL;
  2559. unsigned long features = 0;
  2560. if (!sde_enc->hw_dsc[i])
  2561. continue;
  2562. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2563. request_hw.type = SDE_HW_BLK_PINGPONG;
  2564. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2565. break;
  2566. pp = to_sde_hw_pingpong(request_hw.hw);
  2567. features = pp->ops.get_hw_caps(pp);
  2568. if (test_bit(SDE_PINGPONG_DSC, &features))
  2569. sde_enc->hw_dsc_pp[i] = pp;
  2570. else
  2571. sde_enc->hw_dsc_pp[i] = NULL;
  2572. }
  2573. }
  2574. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2575. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2576. {
  2577. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2578. enum sde_intf_mode intf_mode;
  2579. struct drm_display_mode *old_adj_mode = NULL;
  2580. int ret;
  2581. bool is_cmd_mode = false, res_switch = false;
  2582. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2583. is_cmd_mode = true;
  2584. if (pre_modeset) {
  2585. if (sde_enc->cur_master)
  2586. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2587. if (old_adj_mode && is_cmd_mode)
  2588. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2589. DRM_MODE_MATCH_TIMINGS);
  2590. if ((res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) ||
  2591. sde_encoder_is_cwb_disabling(drm_enc, drm_enc->crtc)) {
  2592. /*
  2593. * add tx wait for sim panel to avoid wd timer getting
  2594. * updated in middle of frame to avoid early vsync
  2595. */
  2596. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2597. if (ret && ret != -EWOULDBLOCK) {
  2598. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2599. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2600. return ret;
  2601. }
  2602. }
  2603. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2604. if (msm_is_mode_seamless_dms(msm_mode) ||
  2605. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2606. is_cmd_mode)) {
  2607. /* restore resource state before releasing them */
  2608. ret = sde_encoder_resource_control(drm_enc,
  2609. SDE_ENC_RC_EVENT_PRE_MODESET);
  2610. if (ret) {
  2611. SDE_ERROR_ENC(sde_enc,
  2612. "sde resource control failed: %d\n",
  2613. ret);
  2614. return ret;
  2615. }
  2616. /*
  2617. * Disable dce before switching the mode and after pre-
  2618. * modeset to guarantee previous kickoff has finished.
  2619. */
  2620. sde_encoder_dce_disable(sde_enc);
  2621. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2622. _sde_encoder_modeset_helper_locked(drm_enc,
  2623. SDE_ENC_RC_EVENT_PRE_MODESET);
  2624. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2625. msm_mode);
  2626. }
  2627. } else {
  2628. if (msm_is_mode_seamless_dms(msm_mode) ||
  2629. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2630. is_cmd_mode))
  2631. sde_encoder_resource_control(&sde_enc->base,
  2632. SDE_ENC_RC_EVENT_POST_MODESET);
  2633. else if (msm_is_mode_seamless_poms(msm_mode))
  2634. _sde_encoder_modeset_helper_locked(drm_enc,
  2635. SDE_ENC_RC_EVENT_POST_MODESET);
  2636. }
  2637. return 0;
  2638. }
  2639. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2640. struct drm_display_mode *mode,
  2641. struct drm_display_mode *adj_mode)
  2642. {
  2643. struct sde_encoder_virt *sde_enc;
  2644. struct sde_kms *sde_kms;
  2645. struct drm_connector *conn;
  2646. struct drm_crtc_state *crtc_state;
  2647. struct sde_crtc_state *sde_crtc_state;
  2648. struct sde_connector_state *c_state;
  2649. struct msm_display_mode *msm_mode;
  2650. struct sde_crtc *sde_crtc;
  2651. int i = 0, ret;
  2652. int num_lm, num_intf, num_pp_per_intf;
  2653. if (!drm_enc) {
  2654. SDE_ERROR("invalid encoder\n");
  2655. return;
  2656. }
  2657. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2658. SDE_ERROR("power resource is not enabled\n");
  2659. return;
  2660. }
  2661. sde_kms = sde_encoder_get_kms(drm_enc);
  2662. if (!sde_kms)
  2663. return;
  2664. sde_enc = to_sde_encoder_virt(drm_enc);
  2665. SDE_DEBUG_ENC(sde_enc, "\n");
  2666. SDE_EVT32(DRMID(drm_enc));
  2667. /*
  2668. * cache the crtc in sde_enc on enable for duration of use case
  2669. * for correctly servicing asynchronous irq events and timers
  2670. */
  2671. if (!drm_enc->crtc) {
  2672. SDE_ERROR("invalid crtc\n");
  2673. return;
  2674. }
  2675. sde_enc->crtc = drm_enc->crtc;
  2676. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2677. crtc_state = sde_crtc->base.state;
  2678. sde_crtc_state = to_sde_crtc_state(crtc_state);
  2679. if (!((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2680. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))))
  2681. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2682. /* get and store the mode_info */
  2683. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2684. if (!conn) {
  2685. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2686. return;
  2687. } else if (!conn->state) {
  2688. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2689. return;
  2690. }
  2691. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2692. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2693. c_state = to_sde_connector_state(conn->state);
  2694. if (!c_state) {
  2695. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2696. return;
  2697. }
  2698. /* cancel delayed off work, if any */
  2699. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2700. /* release resources before seamless mode change */
  2701. msm_mode = &c_state->msm_mode;
  2702. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2703. if (ret)
  2704. return;
  2705. if ((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2706. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))) {
  2707. SDE_EVT32(DRMID(drm_enc), sde_crtc_state->cwb_enc_mask,
  2708. sde_crtc_state->cached_cwb_enc_mask);
  2709. sde_crtc_state->cwb_enc_mask = sde_crtc_state->cached_cwb_enc_mask;
  2710. sde_encoder_set_clone_mode(drm_enc, crtc_state);
  2711. sde_crtc->cached_encoder_mask |= drm_encoder_mask(drm_enc);
  2712. }
  2713. /* reserve dynamic resources now, indicating non test-only */
  2714. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2715. if (ret) {
  2716. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2717. return;
  2718. }
  2719. /* assign the reserved HW blocks to this encoder */
  2720. _sde_encoder_virt_populate_hw_res(drm_enc);
  2721. /* determine left HW PP block to map to INTF */
  2722. num_lm = sde_enc->mode_info.topology.num_lm;
  2723. num_intf = sde_enc->mode_info.topology.num_intf;
  2724. num_pp_per_intf = num_lm / num_intf;
  2725. if (!num_pp_per_intf)
  2726. num_pp_per_intf = 1;
  2727. /* perform mode_set on phys_encs */
  2728. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2729. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2730. if (phys) {
  2731. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2732. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2733. i, num_pp_per_intf);
  2734. return;
  2735. }
  2736. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2737. phys->connector = conn;
  2738. if (phys->ops.mode_set)
  2739. phys->ops.mode_set(phys, mode, adj_mode,
  2740. &sde_crtc->reinit_crtc_mixers);
  2741. }
  2742. }
  2743. /* update resources after seamless mode change */
  2744. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2745. }
  2746. void sde_encoder_idle_pc_enter(struct drm_encoder *drm_enc)
  2747. {
  2748. struct sde_encoder_virt *sde_enc = NULL;
  2749. if (!drm_enc) {
  2750. SDE_ERROR("invalid encoder\n");
  2751. return;
  2752. }
  2753. sde_enc = to_sde_encoder_virt(drm_enc);
  2754. /*
  2755. * disable the vsync source after updating the
  2756. * rsc state. rsc state update might have vsync wait
  2757. * and vsync source must be disabled after it.
  2758. * It will avoid generating any vsync from this point
  2759. * till mode-2 entry. It is SW workaround for HW
  2760. * limitation and should not be removed without
  2761. * checking the updated design.
  2762. */
  2763. sde_encoder_control_te(sde_enc, false);
  2764. if (sde_enc->cur_master && sde_enc->cur_master->ops.idle_pc_cache_display_status)
  2765. sde_enc->cur_master->ops.idle_pc_cache_display_status(sde_enc->cur_master);
  2766. }
  2767. static int _sde_encoder_input_connect(struct input_handler *handler,
  2768. struct input_dev *dev, const struct input_device_id *id)
  2769. {
  2770. struct input_handle *handle;
  2771. int rc = 0;
  2772. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2773. if (!handle)
  2774. return -ENOMEM;
  2775. handle->dev = dev;
  2776. handle->handler = handler;
  2777. handle->name = handler->name;
  2778. rc = input_register_handle(handle);
  2779. if (rc) {
  2780. pr_err("failed to register input handle\n");
  2781. goto error;
  2782. }
  2783. rc = input_open_device(handle);
  2784. if (rc) {
  2785. pr_err("failed to open input device\n");
  2786. goto error_unregister;
  2787. }
  2788. return 0;
  2789. error_unregister:
  2790. input_unregister_handle(handle);
  2791. error:
  2792. kfree(handle);
  2793. return rc;
  2794. }
  2795. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2796. {
  2797. input_close_device(handle);
  2798. input_unregister_handle(handle);
  2799. kfree(handle);
  2800. }
  2801. /**
  2802. * Structure for specifying event parameters on which to receive callbacks.
  2803. * This structure will trigger a callback in case of a touch event (specified by
  2804. * EV_ABS) where there is a change in X and Y coordinates,
  2805. */
  2806. static const struct input_device_id sde_input_ids[] = {
  2807. {
  2808. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2809. .evbit = { BIT_MASK(EV_ABS) },
  2810. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2811. BIT_MASK(ABS_MT_POSITION_X) |
  2812. BIT_MASK(ABS_MT_POSITION_Y) },
  2813. },
  2814. { },
  2815. };
  2816. static void _sde_encoder_input_handler_register(
  2817. struct drm_encoder *drm_enc)
  2818. {
  2819. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2820. int rc;
  2821. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  2822. static bool input_handler_registered = false;
  2823. if (!input_handler_registered)
  2824. input_handler_registered = true;
  2825. else
  2826. return;
  2827. #endif
  2828. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2829. !sde_enc->input_event_enabled)
  2830. return;
  2831. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2832. sde_enc->input_handler->private = sde_enc;
  2833. /* register input handler if not already registered */
  2834. rc = input_register_handler(sde_enc->input_handler);
  2835. if (rc) {
  2836. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2837. rc);
  2838. kfree(sde_enc->input_handler);
  2839. }
  2840. }
  2841. }
  2842. #if !IS_ENABLED(CONFIG_DISPLAY_SAMSUNG) /* CL 16617782 : Excessive delay in setPowerMode because of pending display off */
  2843. static void _sde_encoder_input_handler_unregister(
  2844. struct drm_encoder *drm_enc)
  2845. {
  2846. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2847. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2848. !sde_enc->input_event_enabled)
  2849. return;
  2850. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2851. input_unregister_handler(sde_enc->input_handler);
  2852. sde_enc->input_handler->private = NULL;
  2853. }
  2854. }
  2855. #endif
  2856. static int _sde_encoder_input_handler(
  2857. struct sde_encoder_virt *sde_enc)
  2858. {
  2859. struct input_handler *input_handler = NULL;
  2860. int rc = 0;
  2861. if (sde_enc->input_handler) {
  2862. SDE_ERROR_ENC(sde_enc,
  2863. "input_handle is active. unexpected\n");
  2864. return -EINVAL;
  2865. }
  2866. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2867. if (!input_handler)
  2868. return -ENOMEM;
  2869. input_handler->event = sde_encoder_input_event_handler;
  2870. input_handler->connect = _sde_encoder_input_connect;
  2871. input_handler->disconnect = _sde_encoder_input_disconnect;
  2872. input_handler->name = "sde";
  2873. input_handler->id_table = sde_input_ids;
  2874. sde_enc->input_handler = input_handler;
  2875. return rc;
  2876. }
  2877. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2878. {
  2879. struct sde_encoder_virt *sde_enc = NULL;
  2880. struct sde_kms *sde_kms;
  2881. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2882. SDE_ERROR("invalid parameters\n");
  2883. return;
  2884. }
  2885. sde_kms = sde_encoder_get_kms(drm_enc);
  2886. if (!sde_kms)
  2887. return;
  2888. sde_enc = to_sde_encoder_virt(drm_enc);
  2889. if (!sde_enc || !sde_enc->cur_master) {
  2890. SDE_DEBUG("invalid sde encoder/master\n");
  2891. return;
  2892. }
  2893. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2894. sde_enc->cur_master->hw_mdptop &&
  2895. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2896. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2897. sde_enc->cur_master->hw_mdptop);
  2898. if (sde_enc->cur_master->hw_mdptop &&
  2899. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2900. !sde_in_trusted_vm(sde_kms))
  2901. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2902. sde_enc->cur_master->hw_mdptop,
  2903. sde_kms->catalog);
  2904. if (sde_enc->cur_master->hw_ctl &&
  2905. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2906. !sde_enc->cur_master->cont_splash_enabled)
  2907. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2908. sde_enc->cur_master->hw_ctl,
  2909. &sde_enc->cur_master->intf_cfg_v1);
  2910. if (sde_enc->cur_master->hw_ctl)
  2911. sde_fence_output_hw_fence_dir_write_init(sde_enc->cur_master->hw_ctl);
  2912. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2913. if (!sde_encoder_in_cont_splash(drm_enc))
  2914. _sde_encoder_update_ppb_size(drm_enc);
  2915. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2916. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2917. _sde_encoder_control_fal10_veto(drm_enc, true);
  2918. }
  2919. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2920. {
  2921. struct sde_kms *sde_kms;
  2922. void *dither_cfg = NULL;
  2923. int ret = 0, i = 0;
  2924. size_t len = 0;
  2925. enum sde_rm_topology_name topology;
  2926. struct drm_encoder *drm_enc;
  2927. struct msm_display_dsc_info *dsc = NULL;
  2928. struct sde_encoder_virt *sde_enc;
  2929. struct sde_hw_pingpong *hw_pp;
  2930. u32 bpp, bpc;
  2931. int num_lm;
  2932. if (!phys || !phys->connector || !phys->hw_pp ||
  2933. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2934. return;
  2935. sde_kms = sde_encoder_get_kms(phys->parent);
  2936. if (!sde_kms)
  2937. return;
  2938. topology = sde_connector_get_topology_name(phys->connector);
  2939. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2940. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2941. (phys->split_role == ENC_ROLE_SLAVE)))
  2942. return;
  2943. drm_enc = phys->parent;
  2944. sde_enc = to_sde_encoder_virt(drm_enc);
  2945. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2946. bpc = dsc->config.bits_per_component;
  2947. bpp = dsc->config.bits_per_pixel;
  2948. /* disable dither for 10 bpp or 10bpc dsc config or 30bpp without dsc */
  2949. if (bpp == 10 || bpc == 10 || sde_enc->mode_info.bpp == 30) {
  2950. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2951. return;
  2952. }
  2953. ret = sde_connector_get_dither_cfg(phys->connector,
  2954. phys->connector->state, &dither_cfg,
  2955. &len, sde_enc->idle_pc_restore);
  2956. /* skip reg writes when return values are invalid or no data */
  2957. if (ret && ret == -ENODATA)
  2958. return;
  2959. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2960. for (i = 0; i < num_lm; i++) {
  2961. hw_pp = sde_enc->hw_pp[i];
  2962. phys->hw_pp->ops.setup_dither(hw_pp,
  2963. dither_cfg, len);
  2964. }
  2965. }
  2966. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2967. {
  2968. struct sde_encoder_virt *sde_enc = NULL;
  2969. int i;
  2970. if (!drm_enc) {
  2971. SDE_ERROR("invalid encoder\n");
  2972. return;
  2973. }
  2974. sde_enc = to_sde_encoder_virt(drm_enc);
  2975. if (!sde_enc->cur_master) {
  2976. SDE_DEBUG("virt encoder has no master\n");
  2977. return;
  2978. }
  2979. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2980. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2981. sde_enc->idle_pc_restore = true;
  2982. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2983. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2984. if (!phys)
  2985. continue;
  2986. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2987. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2988. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2989. phys->ops.restore(phys);
  2990. _sde_encoder_setup_dither(phys);
  2991. }
  2992. if (sde_enc->cur_master->ops.restore)
  2993. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2994. _sde_encoder_virt_enable_helper(drm_enc);
  2995. sde_encoder_control_te(sde_enc, true);
  2996. /*
  2997. * During IPC misr ctl register is reset.
  2998. * Need to reconfigure misr after every IPC.
  2999. */
  3000. if (atomic_read(&sde_enc->misr_enable))
  3001. sde_enc->misr_reconfigure = true;
  3002. }
  3003. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  3004. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  3005. {
  3006. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  3007. struct msm_display_info *disp_info = &sde_enc->disp_info;
  3008. int i;
  3009. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3010. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3011. if (!phys)
  3012. continue;
  3013. phys->comp_type = comp_info->comp_type;
  3014. phys->comp_ratio = comp_info->comp_ratio;
  3015. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3016. phys->poms_align_vsync = disp_info->poms_align_vsync;
  3017. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  3018. phys->dsc_extra_pclk_cycle_cnt =
  3019. comp_info->dsc_info.pclk_per_line;
  3020. phys->dsc_extra_disp_width =
  3021. comp_info->dsc_info.extra_width;
  3022. phys->dce_bytes_per_line =
  3023. comp_info->dsc_info.bytes_per_pkt *
  3024. comp_info->dsc_info.pkt_per_line;
  3025. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  3026. phys->dce_bytes_per_line =
  3027. comp_info->vdc_info.bytes_per_pkt *
  3028. comp_info->vdc_info.pkt_per_line;
  3029. }
  3030. if (phys != sde_enc->cur_master) {
  3031. /**
  3032. * on DMS request, the encoder will be enabled
  3033. * already. Invoke restore to reconfigure the
  3034. * new mode.
  3035. */
  3036. if ((msm_is_mode_seamless_dms(msm_mode) ||
  3037. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  3038. phys->ops.restore)
  3039. phys->ops.restore(phys);
  3040. else if (phys->ops.enable)
  3041. phys->ops.enable(phys);
  3042. }
  3043. if (atomic_read(&sde_enc->misr_enable) && phys->ops.setup_misr &&
  3044. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  3045. phys->ops.setup_misr(phys, true,
  3046. sde_enc->misr_frame_count);
  3047. }
  3048. if ((msm_is_mode_seamless_dms(msm_mode) ||
  3049. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  3050. sde_enc->cur_master->ops.restore)
  3051. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  3052. else if (sde_enc->cur_master->ops.enable)
  3053. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  3054. }
  3055. static void sde_encoder_off_work(struct kthread_work *work)
  3056. {
  3057. struct sde_encoder_virt *sde_enc = container_of(work,
  3058. struct sde_encoder_virt, delayed_off_work.work);
  3059. struct drm_encoder *drm_enc;
  3060. if (!sde_enc) {
  3061. SDE_ERROR("invalid sde encoder\n");
  3062. return;
  3063. }
  3064. drm_enc = &sde_enc->base;
  3065. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  3066. sde_encoder_idle_request(drm_enc);
  3067. SDE_ATRACE_END("sde_encoder_off_work");
  3068. }
  3069. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  3070. {
  3071. struct sde_encoder_virt *sde_enc = NULL;
  3072. bool has_master_enc = false;
  3073. int i, ret = 0;
  3074. struct sde_connector_state *c_state;
  3075. struct drm_display_mode *cur_mode = NULL;
  3076. struct msm_display_mode *msm_mode;
  3077. if (!drm_enc || !drm_enc->crtc) {
  3078. SDE_ERROR("invalid encoder\n");
  3079. return;
  3080. }
  3081. sde_enc = to_sde_encoder_virt(drm_enc);
  3082. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  3083. SDE_ERROR("power resource is not enabled\n");
  3084. return;
  3085. }
  3086. if (!sde_enc->crtc)
  3087. sde_enc->crtc = drm_enc->crtc;
  3088. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  3089. SDE_DEBUG_ENC(sde_enc, "\n");
  3090. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  3091. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3092. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3093. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  3094. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  3095. sde_enc->cur_master = phys;
  3096. has_master_enc = true;
  3097. break;
  3098. }
  3099. }
  3100. if (!has_master_enc) {
  3101. sde_enc->cur_master = NULL;
  3102. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  3103. return;
  3104. }
  3105. _sde_encoder_input_handler_register(drm_enc);
  3106. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  3107. if (!c_state) {
  3108. SDE_ERROR("invalid connector state\n");
  3109. return;
  3110. }
  3111. msm_mode = &c_state->msm_mode;
  3112. if ((drm_enc->crtc->state->connectors_changed &&
  3113. sde_encoder_in_clone_mode(drm_enc)) ||
  3114. !(msm_is_mode_seamless_vrr(msm_mode)
  3115. || msm_is_mode_seamless_dms(msm_mode)
  3116. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  3117. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  3118. sde_encoder_off_work);
  3119. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3120. if (ret) {
  3121. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  3122. ret);
  3123. return;
  3124. }
  3125. if (sde_encoder_is_built_in_display(drm_enc) &&
  3126. msm_is_mode_seamless_poms(&c_state->msm_mode))
  3127. drm_crtc_vblank_put(sde_enc->crtc);
  3128. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  3129. sizeof(sde_enc->cur_master->intf_cfg_v1));
  3130. /* turn off vsync_in to update tear check configuration */
  3131. sde_encoder_control_te(sde_enc, false);
  3132. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  3133. _sde_encoder_virt_enable_helper(drm_enc);
  3134. sde_encoder_control_te(sde_enc, true);
  3135. }
  3136. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  3137. {
  3138. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3139. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  3140. int i = 0;
  3141. _sde_encoder_control_fal10_veto(drm_enc, false);
  3142. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3143. if (sde_enc->phys_encs[i]) {
  3144. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  3145. sde_enc->phys_encs[i]->connector = NULL;
  3146. sde_enc->phys_encs[i]->hw_ctl = NULL;
  3147. }
  3148. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3149. }
  3150. sde_enc->cur_master = NULL;
  3151. /*
  3152. * clear the cached crtc in sde_enc on use case finish, after all the
  3153. * outstanding events and timers have been completed
  3154. */
  3155. sde_enc->crtc = NULL;
  3156. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  3157. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  3158. sde_rm_release(&sde_kms->rm, drm_enc, false);
  3159. }
  3160. static void sde_encoder_wait_for_vsync_event_complete(struct sde_encoder_virt *sde_enc)
  3161. {
  3162. u32 timeout_ms = DEFAULT_KICKOFF_TIMEOUT_MS;
  3163. int i, ret;
  3164. if (sde_enc->cur_master)
  3165. timeout_ms = sde_enc->cur_master->kickoff_timeout_ms;
  3166. ret = wait_event_timeout(sde_enc->vsync_event_wq,
  3167. !sde_enc->vblank_enabled,
  3168. msecs_to_jiffies(timeout_ms));
  3169. SDE_EVT32(timeout_ms, ret);
  3170. if (!ret) {
  3171. SDE_ERROR("vsync event complete timed out %d\n", ret);
  3172. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  3173. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3174. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3175. if (phys && phys->ops.control_vblank_irq)
  3176. phys->ops.control_vblank_irq(phys, false);
  3177. }
  3178. }
  3179. }
  3180. static void _sde_encoder_helper_virt_disable(struct drm_encoder *drm_enc)
  3181. {
  3182. int i;
  3183. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3184. if (!sde_encoder_in_clone_mode(drm_enc)) {
  3185. /* disable autorefresh */
  3186. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3187. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3188. if (phys && phys->ops.disable_autorefresh &&
  3189. phys->ops.wait_for_vsync_on_autorefresh_busy) {
  3190. phys->ops.disable_autorefresh(phys);
  3191. phys->ops.wait_for_vsync_on_autorefresh_busy(phys);
  3192. }
  3193. }
  3194. /* wait for idle */
  3195. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  3196. }
  3197. }
  3198. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  3199. {
  3200. struct sde_encoder_virt *sde_enc = NULL;
  3201. struct sde_connector *sde_conn;
  3202. struct sde_kms *sde_kms;
  3203. struct sde_connector_state *c_state = NULL;
  3204. enum sde_intf_mode intf_mode;
  3205. int ret, i = 0;
  3206. if (!drm_enc) {
  3207. SDE_ERROR("invalid encoder\n");
  3208. return;
  3209. } else if (!drm_enc->dev) {
  3210. SDE_ERROR("invalid dev\n");
  3211. return;
  3212. } else if (!drm_enc->dev->dev_private) {
  3213. SDE_ERROR("invalid dev_private\n");
  3214. return;
  3215. }
  3216. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  3217. SDE_ERROR("power resource is not enabled\n");
  3218. return;
  3219. }
  3220. sde_enc = to_sde_encoder_virt(drm_enc);
  3221. if (!sde_enc->cur_master) {
  3222. SDE_ERROR("Invalid cur_master\n");
  3223. return;
  3224. }
  3225. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  3226. SDE_DEBUG_ENC(sde_enc, "\n");
  3227. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3228. if (!sde_kms)
  3229. return;
  3230. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  3231. if (!c_state) {
  3232. SDE_ERROR("invalid connector state\n");
  3233. return;
  3234. }
  3235. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  3236. SDE_EVT32(DRMID(drm_enc));
  3237. _sde_encoder_helper_virt_disable(drm_enc);
  3238. #if !IS_ENABLED(CONFIG_DISPLAY_SAMSUNG) /* CL 16617782 : Excessive delay in setPowerMode because of pending display off */
  3239. _sde_encoder_input_handler_unregister(drm_enc);
  3240. #endif
  3241. flush_delayed_work(&sde_conn->status_work);
  3242. if (sde_encoder_is_built_in_display(drm_enc) &&
  3243. msm_is_mode_seamless_poms(&c_state->msm_mode))
  3244. drm_crtc_vblank_get(sde_enc->crtc);
  3245. /*
  3246. * For primary command mode and video mode encoders, execute the
  3247. * resource control pre-stop operations before the physical encoders
  3248. * are disabled, to allow the rsc to transition its states properly.
  3249. *
  3250. * For other encoder types, rsc should not be enabled until after
  3251. * they have been fully disabled, so delay the pre-stop operations
  3252. * until after the physical disable calls have returned.
  3253. */
  3254. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  3255. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  3256. sde_encoder_resource_control(drm_enc,
  3257. SDE_ENC_RC_EVENT_PRE_STOP);
  3258. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3259. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3260. if (phys && phys->ops.disable)
  3261. phys->ops.disable(phys);
  3262. }
  3263. } else {
  3264. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3265. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3266. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3267. if (phys && phys->ops.disable)
  3268. phys->ops.disable(phys);
  3269. }
  3270. sde_encoder_resource_control(drm_enc,
  3271. SDE_ENC_RC_EVENT_PRE_STOP);
  3272. }
  3273. /*
  3274. * wait for any pending vsync timestamp event to sf
  3275. * to ensure vbalnk irq is disabled.
  3276. */
  3277. if (sde_enc->vblank_enabled &&
  3278. !msm_is_mode_seamless_poms(&c_state->msm_mode))
  3279. sde_encoder_wait_for_vsync_event_complete(sde_enc);
  3280. /*
  3281. * disable dce after the transfer is complete (for command mode)
  3282. * and after physical encoder is disabled, to make sure timing
  3283. * engine is already disabled (for video mode).
  3284. */
  3285. if (!sde_in_trusted_vm(sde_kms))
  3286. sde_encoder_dce_disable(sde_enc);
  3287. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  3288. /* reset connector topology name property */
  3289. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  3290. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  3291. ret = sde_rm_update_topology(&sde_kms->rm,
  3292. sde_enc->cur_master->connector->state, NULL);
  3293. if (ret) {
  3294. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  3295. return;
  3296. }
  3297. }
  3298. if (!sde_encoder_in_clone_mode(drm_enc))
  3299. sde_encoder_virt_reset(drm_enc);
  3300. }
  3301. static void _trigger_encoder_hw_fences_override(struct sde_kms *sde_kms, struct sde_hw_ctl *ctl)
  3302. {
  3303. /* trigger hw-fences override signal */
  3304. if (sde_kms && sde_kms->catalog->hw_fence_rev && ctl->ops.hw_fence_trigger_sw_override)
  3305. ctl->ops.hw_fence_trigger_sw_override(ctl);
  3306. }
  3307. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  3308. struct sde_encoder_phys_wb *wb_enc)
  3309. {
  3310. struct sde_encoder_virt *sde_enc;
  3311. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  3312. struct sde_ctl_flush_cfg cfg;
  3313. struct sde_hw_dsc *hw_dsc = NULL;
  3314. int i;
  3315. bool is_regdma_blocking = false, is_vid_mode = false;
  3316. ctl->ops.reset(ctl);
  3317. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  3318. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3319. if (wb_enc) {
  3320. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  3321. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  3322. false, phys_enc->hw_pp->idx);
  3323. if (ctl->ops.update_bitmask)
  3324. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  3325. wb_enc->hw_wb->idx, true);
  3326. }
  3327. } else {
  3328. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3329. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  3330. phys_enc->hw_intf->ops.bind_pingpong_blk(
  3331. sde_enc->phys_encs[i]->hw_intf, false,
  3332. sde_enc->phys_encs[i]->hw_pp->idx);
  3333. if (ctl->ops.update_bitmask)
  3334. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  3335. sde_enc->phys_encs[i]->hw_intf->idx, true);
  3336. }
  3337. }
  3338. }
  3339. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  3340. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  3341. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  3342. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  3343. phys_enc->hw_pp->merge_3d->idx, true);
  3344. }
  3345. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  3346. phys_enc->hw_pp) {
  3347. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  3348. false, phys_enc->hw_pp->idx);
  3349. if (ctl->ops.update_bitmask)
  3350. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  3351. phys_enc->hw_cdm->idx, true);
  3352. }
  3353. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  3354. phys_enc->hw_pp) {
  3355. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  3356. false, phys_enc->hw_pp->idx, phys_enc->in_clone_mode);
  3357. if (ctl->ops.update_dnsc_blur_bitmask)
  3358. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  3359. }
  3360. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  3361. ctl->ops.reset_post_disable)
  3362. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  3363. phys_enc->hw_pp->merge_3d ?
  3364. phys_enc->hw_pp->merge_3d->idx : 0);
  3365. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3366. hw_dsc = sde_enc->hw_dsc[i];
  3367. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  3368. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  3369. if (ctl->ops.update_bitmask)
  3370. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  3371. }
  3372. }
  3373. _trigger_encoder_hw_fences_override(phys_enc->sde_kms, ctl);
  3374. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  3375. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3376. is_vid_mode = true;
  3377. is_regdma_blocking = (is_vid_mode ||
  3378. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3379. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3380. ctl->ops.get_pending_flush(ctl, &cfg);
  3381. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  3382. ctl->ops.trigger_flush(ctl);
  3383. ctl->ops.trigger_start(ctl);
  3384. ctl->ops.clear_pending_flush(ctl);
  3385. }
  3386. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  3387. {
  3388. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  3389. struct sde_ctl_flush_cfg cfg;
  3390. ctl->ops.reset(ctl);
  3391. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  3392. ctl->ops.get_pending_flush(ctl, &cfg);
  3393. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  3394. ctl->ops.trigger_flush(ctl);
  3395. ctl->ops.trigger_start(ctl);
  3396. }
  3397. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  3398. enum sde_intf_type type, u32 controller_id)
  3399. {
  3400. int i = 0;
  3401. for (i = 0; i < catalog->intf_count; i++) {
  3402. if (catalog->intf[i].type == type
  3403. && catalog->intf[i].controller_id == controller_id) {
  3404. return catalog->intf[i].id;
  3405. }
  3406. }
  3407. return INTF_MAX;
  3408. }
  3409. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  3410. enum sde_intf_type type, u32 controller_id)
  3411. {
  3412. if (controller_id < catalog->wb_count)
  3413. return catalog->wb[controller_id].id;
  3414. return WB_MAX;
  3415. }
  3416. void sde_encoder_hw_fence_status(struct sde_kms *sde_kms,
  3417. struct drm_crtc *crtc, struct sde_hw_ctl *hw_ctl)
  3418. {
  3419. u64 start_timestamp, end_timestamp;
  3420. if (!sde_kms || !hw_ctl || !sde_kms->hw_mdp) {
  3421. SDE_ERROR("invalid inputs\n");
  3422. return;
  3423. }
  3424. if ((sde_kms->debugfs_hw_fence & SDE_INPUT_HW_FENCE_TIMESTAMP)
  3425. && sde_kms->hw_mdp->ops.hw_fence_input_status) {
  3426. sde_kms->hw_mdp->ops.hw_fence_input_status(sde_kms->hw_mdp,
  3427. &start_timestamp, &end_timestamp);
  3428. trace_sde_hw_fence_status(crtc->base.id, "input",
  3429. start_timestamp, end_timestamp);
  3430. }
  3431. if ((sde_kms->debugfs_hw_fence & SDE_OUTPUT_HW_FENCE_TIMESTAMP)
  3432. && hw_ctl->ops.hw_fence_output_status) {
  3433. hw_ctl->ops.hw_fence_output_status(hw_ctl,
  3434. &start_timestamp, &end_timestamp);
  3435. trace_sde_hw_fence_status(crtc->base.id, "output",
  3436. start_timestamp, end_timestamp);
  3437. }
  3438. }
  3439. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  3440. struct drm_crtc *crtc)
  3441. {
  3442. struct sde_hw_uidle *uidle;
  3443. struct sde_uidle_cntr cntr;
  3444. struct sde_uidle_status status;
  3445. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  3446. pr_err("invalid params %d %d\n",
  3447. !sde_kms, !crtc);
  3448. return;
  3449. }
  3450. /* check if perf counters are enabled and setup */
  3451. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  3452. return;
  3453. uidle = sde_kms->hw_uidle;
  3454. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  3455. && uidle->ops.uidle_get_status) {
  3456. uidle->ops.uidle_get_status(uidle, &status);
  3457. trace_sde_perf_uidle_status(
  3458. crtc->base.id,
  3459. status.uidle_danger_status_0,
  3460. status.uidle_danger_status_1,
  3461. status.uidle_safe_status_0,
  3462. status.uidle_safe_status_1,
  3463. status.uidle_idle_status_0,
  3464. status.uidle_idle_status_1,
  3465. status.uidle_fal_status_0,
  3466. status.uidle_fal_status_1,
  3467. status.uidle_status,
  3468. status.uidle_en_fal10);
  3469. }
  3470. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  3471. && uidle->ops.uidle_get_cntr) {
  3472. uidle->ops.uidle_get_cntr(uidle, &cntr);
  3473. trace_sde_perf_uidle_cntr(
  3474. crtc->base.id,
  3475. cntr.fal1_gate_cntr,
  3476. cntr.fal10_gate_cntr,
  3477. cntr.fal_wait_gate_cntr,
  3478. cntr.fal1_num_transitions_cntr,
  3479. cntr.fal10_num_transitions_cntr,
  3480. cntr.min_gate_cntr,
  3481. cntr.max_gate_cntr);
  3482. }
  3483. }
  3484. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  3485. struct sde_encoder_phys *phy_enc)
  3486. {
  3487. struct sde_encoder_virt *sde_enc = NULL;
  3488. unsigned long lock_flags;
  3489. ktime_t ts = 0;
  3490. if (!drm_enc || !phy_enc || !phy_enc->sde_kms)
  3491. return;
  3492. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  3493. sde_enc = to_sde_encoder_virt(drm_enc);
  3494. /*
  3495. * calculate accurate vsync timestamp when available
  3496. * set current time otherwise
  3497. */
  3498. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, phy_enc->sde_kms->catalog->features))
  3499. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3500. if (!ts)
  3501. ts = ktime_get();
  3502. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3503. phy_enc->last_vsync_timestamp = ts;
  3504. if (phy_enc->ops.is_master && phy_enc->ops.is_master(phy_enc))
  3505. atomic_inc(&sde_enc->vsync_cnt);
  3506. /* update count for debugfs */
  3507. atomic_inc(&phy_enc->vsync_cnt);
  3508. if (sde_enc->crtc_vblank_cb)
  3509. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  3510. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3511. if (phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  3512. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  3513. if (phy_enc->sde_kms->debugfs_hw_fence)
  3514. sde_encoder_hw_fence_status(phy_enc->sde_kms, sde_enc->crtc, phy_enc->hw_ctl);
  3515. SDE_EVT32(DRMID(drm_enc), ktime_to_us(ts), atomic_read(&sde_enc->vsync_cnt));
  3516. SDE_ATRACE_END("encoder_vblank_callback");
  3517. }
  3518. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  3519. struct sde_encoder_phys *phy_enc)
  3520. {
  3521. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3522. if (!phy_enc)
  3523. return;
  3524. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  3525. atomic_inc(&phy_enc->underrun_cnt);
  3526. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  3527. if (sde_enc->cur_master &&
  3528. sde_enc->cur_master->ops.get_underrun_line_count)
  3529. sde_enc->cur_master->ops.get_underrun_line_count(
  3530. sde_enc->cur_master);
  3531. trace_sde_encoder_underrun(DRMID(drm_enc),
  3532. atomic_read(&phy_enc->underrun_cnt));
  3533. if (phy_enc->sde_kms &&
  3534. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  3535. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  3536. SDE_DBG_CTRL("stop_ftrace");
  3537. SDE_DBG_CTRL("panic_underrun");
  3538. SDE_ATRACE_END("encoder_underrun_callback");
  3539. }
  3540. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  3541. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  3542. {
  3543. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3544. unsigned long lock_flags;
  3545. bool enable;
  3546. int i;
  3547. enable = vbl_cb ? true : false;
  3548. if (!drm_enc) {
  3549. SDE_ERROR("invalid encoder\n");
  3550. return;
  3551. }
  3552. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  3553. SDE_EVT32(DRMID(drm_enc), enable);
  3554. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3555. sde_enc->crtc_vblank_cb = vbl_cb;
  3556. sde_enc->crtc_vblank_cb_data = vbl_data;
  3557. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3558. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3559. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3560. if (phys && phys->ops.control_vblank_irq)
  3561. phys->ops.control_vblank_irq(phys, enable);
  3562. }
  3563. sde_enc->vblank_enabled = enable;
  3564. if (!enable)
  3565. wake_up_all(&sde_enc->vsync_event_wq);
  3566. }
  3567. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3568. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  3569. struct drm_crtc *crtc)
  3570. {
  3571. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3572. unsigned long lock_flags;
  3573. bool enable;
  3574. enable = frame_event_cb ? true : false;
  3575. if (!drm_enc) {
  3576. SDE_ERROR("invalid encoder\n");
  3577. return;
  3578. }
  3579. SDE_DEBUG_ENC(sde_enc, "\n");
  3580. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3581. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3582. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3583. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3584. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3585. }
  3586. static void sde_encoder_frame_done_callback(
  3587. struct drm_encoder *drm_enc,
  3588. struct sde_encoder_phys *ready_phys, u32 event)
  3589. {
  3590. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3591. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3592. unsigned int i;
  3593. bool trigger = true;
  3594. bool is_cmd_mode = false;
  3595. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3596. ktime_t ts = 0;
  3597. if (!sde_kms || !sde_enc->cur_master) {
  3598. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  3599. sde_kms, sde_enc->cur_master);
  3600. return;
  3601. }
  3602. sde_enc->crtc_frame_event_cb_data.connector =
  3603. sde_enc->cur_master->connector;
  3604. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3605. is_cmd_mode = true;
  3606. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  3607. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  3608. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  3609. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  3610. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3611. /*
  3612. * get current ktime for other events and when precise timestamp is not
  3613. * available for retire-fence
  3614. */
  3615. if (!ts)
  3616. ts = ktime_get();
  3617. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3618. | SDE_ENCODER_FRAME_EVENT_ERROR
  3619. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  3620. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  3621. if (ready_phys->connector)
  3622. topology = sde_connector_get_topology_name(
  3623. ready_phys->connector);
  3624. /* One of the physical encoders has become idle */
  3625. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3626. if (sde_enc->phys_encs[i] == ready_phys) {
  3627. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3628. atomic_read(&sde_enc->frame_done_cnt[i]));
  3629. if (!atomic_add_unless(
  3630. &sde_enc->frame_done_cnt[i], 1, 2)) {
  3631. SDE_EVT32(DRMID(drm_enc), event,
  3632. ready_phys->intf_idx,
  3633. SDE_EVTLOG_ERROR);
  3634. SDE_ERROR_ENC(sde_enc,
  3635. "intf idx:%d, event:%d\n",
  3636. ready_phys->intf_idx, event);
  3637. return;
  3638. }
  3639. }
  3640. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3641. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  3642. trigger = false;
  3643. }
  3644. if (trigger) {
  3645. if (sde_enc->crtc_frame_event_cb)
  3646. sde_enc->crtc_frame_event_cb(
  3647. &sde_enc->crtc_frame_event_cb_data, event, ts);
  3648. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3649. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  3650. -1, 0);
  3651. }
  3652. } else if (sde_enc->crtc_frame_event_cb) {
  3653. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  3654. }
  3655. }
  3656. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3657. {
  3658. struct sde_encoder_virt *sde_enc;
  3659. if (!drm_enc) {
  3660. SDE_ERROR("invalid drm encoder\n");
  3661. return -EINVAL;
  3662. }
  3663. sde_enc = to_sde_encoder_virt(drm_enc);
  3664. sde_encoder_resource_control(&sde_enc->base,
  3665. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3666. return 0;
  3667. }
  3668. /**
  3669. * _sde_encoder_update_retire_txq - update tx queue for a retire hw fence
  3670. * phys: Pointer to physical encoder structure
  3671. *
  3672. */
  3673. static inline void _sde_encoder_update_retire_txq(struct sde_encoder_phys *phys,
  3674. struct sde_kms *sde_kms)
  3675. {
  3676. struct sde_connector *c_conn;
  3677. int line_count;
  3678. c_conn = to_sde_connector(phys->connector);
  3679. if (!c_conn) {
  3680. SDE_ERROR("invalid connector");
  3681. return;
  3682. }
  3683. line_count = sde_connector_get_property(phys->connector->state,
  3684. CONNECTOR_PROP_EARLY_FENCE_LINE);
  3685. if (c_conn->hwfence_wb_retire_fences_enable)
  3686. sde_fence_update_hw_fences_txq(c_conn->retire_fence, false, line_count,
  3687. sde_kms->debugfs_hw_fence);
  3688. }
  3689. /**
  3690. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3691. * drm_enc: Pointer to drm encoder structure
  3692. * phys: Pointer to physical encoder structure
  3693. * extra_flush: Additional bit mask to include in flush trigger
  3694. * config_changed: if true new config is applied, avoid increment of retire
  3695. * count if false
  3696. */
  3697. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3698. struct sde_encoder_phys *phys,
  3699. struct sde_ctl_flush_cfg *extra_flush,
  3700. bool config_changed)
  3701. {
  3702. struct sde_hw_ctl *ctl;
  3703. unsigned long lock_flags;
  3704. struct sde_encoder_virt *sde_enc;
  3705. int pend_ret_fence_cnt;
  3706. struct sde_connector *c_conn;
  3707. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  3708. struct samsung_display_driver_data *vdd = NULL;
  3709. #endif
  3710. if (!drm_enc || !phys) {
  3711. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3712. !drm_enc, !phys);
  3713. return;
  3714. }
  3715. sde_enc = to_sde_encoder_virt(drm_enc);
  3716. c_conn = to_sde_connector(phys->connector);
  3717. if (!phys->hw_pp) {
  3718. SDE_ERROR("invalid pingpong hw\n");
  3719. return;
  3720. }
  3721. ctl = phys->hw_ctl;
  3722. if (!ctl || !phys->ops.trigger_flush) {
  3723. SDE_ERROR("missing ctl/trigger cb\n");
  3724. return;
  3725. }
  3726. if (phys->split_role == ENC_ROLE_SKIP) {
  3727. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3728. "skip flush pp%d ctl%d\n",
  3729. phys->hw_pp->idx - PINGPONG_0,
  3730. ctl->idx - CTL_0);
  3731. return;
  3732. }
  3733. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  3734. if (sde_enc->crtc)
  3735. vdd = ss_get_vdd(sde_enc->crtc->index);
  3736. else
  3737. SDE_DEBUG("invalid crtc\n");
  3738. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)
  3739. && sde_enc->crtc && vdd) {
  3740. /* If video mode, opt, fingermask off */
  3741. if (vdd->support_optical_fingerprint &&
  3742. vdd->finger_mask_updated && !vdd->finger_mask) {
  3743. SDE_INFO("[FINGER MASK] mask state:%d updated:%d\n",
  3744. vdd->finger_mask, vdd->finger_mask_updated);
  3745. /* block frame update which causes blink shot */
  3746. atomic_inc(&vdd->block_commit_cnt);
  3747. ss_wait_for_vsync(vdd, 1, 0);
  3748. }
  3749. }
  3750. #endif
  3751. /* update pending counts and trigger kickoff ctl flush atomically */
  3752. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3753. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3754. atomic_inc(&phys->pending_retire_fence_cnt);
  3755. atomic_inc(&phys->pending_ctl_start_cnt);
  3756. }
  3757. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3758. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3759. ctl->ops.update_bitmask) {
  3760. /* perform peripheral flush on every frame update for dp dsc */
  3761. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3762. phys->comp_ratio && c_conn->ops.update_pps)
  3763. c_conn->ops.update_pps(phys->connector, NULL, c_conn->display);
  3764. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH, phys->hw_intf->idx, 1);
  3765. }
  3766. /* update flush mask to ignore fence error frame commit */
  3767. if (ctl->ops.clear_flush_mask && phys->fence_error_handle_in_progress) {
  3768. ctl->ops.clear_flush_mask(ctl, false);
  3769. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_CASE1);
  3770. }
  3771. if ((extra_flush && extra_flush->pending_flush_mask)
  3772. && ctl->ops.update_pending_flush)
  3773. ctl->ops.update_pending_flush(ctl, extra_flush);
  3774. phys->ops.trigger_flush(phys);
  3775. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3776. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  3777. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)
  3778. && sde_enc->crtc && vdd) {
  3779. SDE_DEBUG("[FINGER MASK]mask state:%d updated:%d\n",
  3780. vdd->finger_mask, vdd->finger_mask_updated);
  3781. /* If video mode, opt, fingermask off */
  3782. if (vdd->support_optical_fingerprint &&
  3783. vdd->finger_mask_updated && !vdd->finger_mask) {
  3784. ss_brightness_dcs(vdd, 0, BACKLIGHT_FINGERMASK_OFF);
  3785. /* allow frame update */
  3786. atomic_add_unless(&vdd->block_commit_cnt, -1, 0);
  3787. wake_up_all(&vdd->block_commit_wq);
  3788. }
  3789. }
  3790. #endif
  3791. if (ctl->ops.get_pending_flush) {
  3792. struct sde_ctl_flush_cfg pending_flush = {0,};
  3793. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3794. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3795. ctl->idx - CTL_0,
  3796. pending_flush.pending_flush_mask,
  3797. pend_ret_fence_cnt);
  3798. } else {
  3799. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3800. ctl->idx - CTL_0,
  3801. pend_ret_fence_cnt);
  3802. }
  3803. }
  3804. /**
  3805. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3806. * phys: Pointer to physical encoder structure
  3807. */
  3808. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3809. {
  3810. struct sde_hw_ctl *ctl;
  3811. struct sde_encoder_virt *sde_enc;
  3812. if (!phys) {
  3813. SDE_ERROR("invalid argument(s)\n");
  3814. return;
  3815. }
  3816. if (!phys->hw_pp) {
  3817. SDE_ERROR("invalid pingpong hw\n");
  3818. return;
  3819. }
  3820. if (!phys->parent) {
  3821. SDE_ERROR("invalid parent\n");
  3822. return;
  3823. }
  3824. /* avoid ctrl start for encoder in clone mode */
  3825. if (phys->in_clone_mode)
  3826. return;
  3827. ctl = phys->hw_ctl;
  3828. sde_enc = to_sde_encoder_virt(phys->parent);
  3829. if (phys->split_role == ENC_ROLE_SKIP) {
  3830. SDE_DEBUG_ENC(sde_enc,
  3831. "skip start pp%d ctl%d\n",
  3832. phys->hw_pp->idx - PINGPONG_0,
  3833. ctl->idx - CTL_0);
  3834. return;
  3835. }
  3836. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3837. phys->ops.trigger_start(phys);
  3838. }
  3839. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3840. {
  3841. struct sde_hw_ctl *ctl;
  3842. if (!phys_enc) {
  3843. SDE_ERROR("invalid encoder\n");
  3844. return;
  3845. }
  3846. ctl = phys_enc->hw_ctl;
  3847. if (ctl && ctl->ops.trigger_flush)
  3848. ctl->ops.trigger_flush(ctl);
  3849. }
  3850. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3851. {
  3852. struct sde_hw_ctl *ctl;
  3853. if (!phys_enc) {
  3854. SDE_ERROR("invalid encoder\n");
  3855. return;
  3856. }
  3857. ctl = phys_enc->hw_ctl;
  3858. if (ctl && ctl->ops.trigger_start) {
  3859. ctl->ops.trigger_start(ctl);
  3860. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3861. }
  3862. }
  3863. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3864. {
  3865. struct sde_encoder_virt *sde_enc;
  3866. struct sde_connector *sde_con;
  3867. void *sde_con_disp;
  3868. struct sde_hw_ctl *ctl;
  3869. int rc;
  3870. if (!phys_enc) {
  3871. SDE_ERROR("invalid encoder\n");
  3872. return;
  3873. }
  3874. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3875. ctl = phys_enc->hw_ctl;
  3876. if (!ctl || !ctl->ops.reset)
  3877. return;
  3878. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3879. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3880. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3881. phys_enc->connector) {
  3882. sde_con = to_sde_connector(phys_enc->connector);
  3883. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3884. if (sde_con->ops.soft_reset) {
  3885. rc = sde_con->ops.soft_reset(sde_con_disp);
  3886. if (rc) {
  3887. SDE_ERROR_ENC(sde_enc,
  3888. "connector soft reset failure\n");
  3889. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3890. }
  3891. }
  3892. }
  3893. phys_enc->enable_state = SDE_ENC_ENABLED;
  3894. }
  3895. void sde_encoder_helper_update_out_fence_txq(struct sde_encoder_virt *sde_enc, bool is_vid)
  3896. {
  3897. struct sde_crtc *sde_crtc;
  3898. struct sde_kms *sde_kms = NULL;
  3899. if (!sde_enc || !sde_enc->crtc) {
  3900. SDE_ERROR("invalid encoder %d\n", !sde_enc);
  3901. return;
  3902. }
  3903. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3904. if (!sde_kms) {
  3905. SDE_ERROR("invalid kms\n");
  3906. return;
  3907. }
  3908. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3909. SDE_EVT32(DRMID(sde_enc->crtc), is_vid);
  3910. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, is_vid, 0, sde_kms ?
  3911. sde_kms->debugfs_hw_fence : 0);
  3912. }
  3913. /**
  3914. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3915. * Iterate through the physical encoders and perform consolidated flush
  3916. * and/or control start triggering as needed. This is done in the virtual
  3917. * encoder rather than the individual physical ones in order to handle
  3918. * use cases that require visibility into multiple physical encoders at
  3919. * a time.
  3920. * sde_enc: Pointer to virtual encoder structure
  3921. * config_changed: if true new config is applied. Avoid regdma_flush and
  3922. * incrementing the retire count if false.
  3923. */
  3924. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3925. bool config_changed)
  3926. {
  3927. struct sde_hw_ctl *ctl;
  3928. uint32_t i;
  3929. struct sde_ctl_flush_cfg pending_flush = {0,};
  3930. u32 pending_kickoff_cnt;
  3931. struct msm_drm_private *priv = NULL;
  3932. struct sde_kms *sde_kms = NULL;
  3933. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3934. bool is_regdma_blocking = false, is_vid_mode = false;
  3935. struct sde_crtc *sde_crtc;
  3936. if (!sde_enc) {
  3937. SDE_ERROR("invalid encoder\n");
  3938. return;
  3939. }
  3940. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3941. /* reset input fence status and skip flush for fence error case. */
  3942. if (sde_crtc && sde_crtc->input_fence_status < 0) {
  3943. if (!sde_encoder_in_clone_mode(&sde_enc->base))
  3944. sde_crtc->input_fence_status = 0;
  3945. SDE_EVT32(DRMID(&sde_enc->base), sde_encoder_in_clone_mode(&sde_enc->base),
  3946. sde_crtc->input_fence_status);
  3947. goto handle_elevated_ahb_vote;
  3948. }
  3949. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3950. is_vid_mode = true;
  3951. is_regdma_blocking = (is_vid_mode ||
  3952. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3953. /* don't perform flush/start operations for slave encoders */
  3954. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3955. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3956. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3957. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3958. continue;
  3959. ctl = phys->hw_ctl;
  3960. if (!ctl)
  3961. continue;
  3962. if (phys->connector)
  3963. topology = sde_connector_get_topology_name(
  3964. phys->connector);
  3965. if (!phys->ops.needs_single_flush ||
  3966. !phys->ops.needs_single_flush(phys)) {
  3967. if (config_changed && ctl->ops.reg_dma_flush)
  3968. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3969. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3970. config_changed);
  3971. } else if (ctl->ops.get_pending_flush) {
  3972. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3973. }
  3974. }
  3975. /* for split flush, combine pending flush masks and send to master */
  3976. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3977. ctl = sde_enc->cur_master->hw_ctl;
  3978. if (config_changed && ctl->ops.reg_dma_flush)
  3979. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3980. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3981. &pending_flush,
  3982. config_changed);
  3983. }
  3984. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3985. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3986. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3987. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3988. continue;
  3989. if (!phys->ops.needs_single_flush ||
  3990. !phys->ops.needs_single_flush(phys)) {
  3991. pending_kickoff_cnt =
  3992. sde_encoder_phys_inc_pending(phys);
  3993. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3994. } else {
  3995. pending_kickoff_cnt =
  3996. sde_encoder_phys_inc_pending(phys);
  3997. SDE_EVT32(pending_kickoff_cnt,
  3998. pending_flush.pending_flush_mask, SDE_EVTLOG_FUNC_CASE2);
  3999. }
  4000. }
  4001. if (atomic_read(&sde_enc->misr_enable))
  4002. sde_encoder_misr_configure(&sde_enc->base, true,
  4003. sde_enc->misr_frame_count);
  4004. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  4005. if (crtc_misr_info.misr_enable && sde_crtc &&
  4006. sde_crtc->misr_reconfigure) {
  4007. sde_crtc_misr_setup(sde_enc->crtc, true,
  4008. crtc_misr_info.misr_frame_count);
  4009. sde_crtc->misr_reconfigure = false;
  4010. }
  4011. _sde_encoder_trigger_start(sde_enc->cur_master);
  4012. handle_elevated_ahb_vote:
  4013. if (sde_enc->elevated_ahb_vote) {
  4014. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4015. priv = sde_enc->base.dev->dev_private;
  4016. if (sde_kms != NULL) {
  4017. sde_power_scale_reg_bus(&priv->phandle,
  4018. VOTE_INDEX_LOW,
  4019. false);
  4020. }
  4021. sde_enc->elevated_ahb_vote = false;
  4022. }
  4023. }
  4024. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  4025. struct drm_encoder *drm_enc,
  4026. unsigned long *affected_displays,
  4027. int num_active_phys)
  4028. {
  4029. struct sde_encoder_virt *sde_enc;
  4030. struct sde_encoder_phys *master;
  4031. enum sde_rm_topology_name topology;
  4032. bool is_right_only;
  4033. if (!drm_enc || !affected_displays)
  4034. return;
  4035. sde_enc = to_sde_encoder_virt(drm_enc);
  4036. master = sde_enc->cur_master;
  4037. if (!master || !master->connector)
  4038. return;
  4039. topology = sde_connector_get_topology_name(master->connector);
  4040. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  4041. return;
  4042. /*
  4043. * For pingpong split, the slave pingpong won't generate IRQs. For
  4044. * right-only updates, we can't swap pingpongs, or simply swap the
  4045. * master/slave assignment, we actually have to swap the interfaces
  4046. * so that the master physical encoder will use a pingpong/interface
  4047. * that generates irqs on which to wait.
  4048. */
  4049. is_right_only = !test_bit(0, affected_displays) &&
  4050. test_bit(1, affected_displays);
  4051. if (is_right_only && !sde_enc->intfs_swapped) {
  4052. /* right-only update swap interfaces */
  4053. swap(sde_enc->phys_encs[0]->intf_idx,
  4054. sde_enc->phys_encs[1]->intf_idx);
  4055. sde_enc->intfs_swapped = true;
  4056. } else if (!is_right_only && sde_enc->intfs_swapped) {
  4057. /* left-only or full update, swap back */
  4058. swap(sde_enc->phys_encs[0]->intf_idx,
  4059. sde_enc->phys_encs[1]->intf_idx);
  4060. sde_enc->intfs_swapped = false;
  4061. }
  4062. SDE_DEBUG_ENC(sde_enc,
  4063. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  4064. is_right_only, sde_enc->intfs_swapped,
  4065. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  4066. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  4067. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  4068. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  4069. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  4070. *affected_displays);
  4071. /* ppsplit always uses master since ppslave invalid for irqs*/
  4072. if (num_active_phys == 1)
  4073. *affected_displays = BIT(0);
  4074. }
  4075. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  4076. struct sde_encoder_kickoff_params *params)
  4077. {
  4078. struct sde_encoder_virt *sde_enc;
  4079. struct sde_encoder_phys *phys;
  4080. int i, num_active_phys;
  4081. bool master_assigned = false;
  4082. if (!drm_enc || !params)
  4083. return;
  4084. sde_enc = to_sde_encoder_virt(drm_enc);
  4085. if (sde_enc->num_phys_encs <= 1)
  4086. return;
  4087. /* count bits set */
  4088. num_active_phys = hweight_long(params->affected_displays);
  4089. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  4090. params->affected_displays, num_active_phys);
  4091. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  4092. num_active_phys);
  4093. /* for left/right only update, ppsplit master switches interface */
  4094. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  4095. &params->affected_displays, num_active_phys);
  4096. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4097. enum sde_enc_split_role prv_role, new_role;
  4098. bool active = false;
  4099. phys = sde_enc->phys_encs[i];
  4100. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  4101. continue;
  4102. active = test_bit(i, &params->affected_displays);
  4103. prv_role = phys->split_role;
  4104. if (active && num_active_phys == 1)
  4105. new_role = ENC_ROLE_SOLO;
  4106. else if (active && !master_assigned)
  4107. new_role = ENC_ROLE_MASTER;
  4108. else if (active)
  4109. new_role = ENC_ROLE_SLAVE;
  4110. else
  4111. new_role = ENC_ROLE_SKIP;
  4112. phys->ops.update_split_role(phys, new_role);
  4113. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  4114. sde_enc->cur_master = phys;
  4115. master_assigned = true;
  4116. }
  4117. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  4118. phys->hw_pp->idx - PINGPONG_0, prv_role,
  4119. phys->split_role, active);
  4120. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  4121. phys->hw_pp->idx - PINGPONG_0, prv_role,
  4122. phys->split_role, active, num_active_phys);
  4123. }
  4124. }
  4125. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  4126. {
  4127. struct sde_encoder_virt *sde_enc;
  4128. struct msm_display_info *disp_info;
  4129. if (!drm_enc) {
  4130. SDE_ERROR("invalid encoder\n");
  4131. return false;
  4132. }
  4133. sde_enc = to_sde_encoder_virt(drm_enc);
  4134. disp_info = &sde_enc->disp_info;
  4135. return (disp_info->curr_panel_mode == mode);
  4136. }
  4137. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  4138. {
  4139. struct sde_encoder_virt *sde_enc;
  4140. struct sde_encoder_phys *phys;
  4141. unsigned int i;
  4142. struct sde_hw_ctl *ctl;
  4143. if (!drm_enc) {
  4144. SDE_ERROR("invalid encoder\n");
  4145. return;
  4146. }
  4147. sde_enc = to_sde_encoder_virt(drm_enc);
  4148. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4149. phys = sde_enc->phys_encs[i];
  4150. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  4151. sde_encoder_check_curr_mode(drm_enc,
  4152. MSM_DISPLAY_CMD_MODE)) {
  4153. ctl = phys->hw_ctl;
  4154. if (ctl->ops.trigger_pending)
  4155. /* update only for command mode primary ctl */
  4156. ctl->ops.trigger_pending(ctl);
  4157. }
  4158. }
  4159. sde_enc->idle_pc_restore = false;
  4160. }
  4161. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  4162. {
  4163. struct sde_encoder_virt *sde_enc = container_of(work,
  4164. struct sde_encoder_virt, esd_trigger_work);
  4165. if (!sde_enc) {
  4166. SDE_ERROR("invalid sde encoder\n");
  4167. return;
  4168. }
  4169. sde_encoder_resource_control(&sde_enc->base,
  4170. SDE_ENC_RC_EVENT_KICKOFF);
  4171. }
  4172. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  4173. {
  4174. struct sde_encoder_virt *sde_enc = container_of(work,
  4175. struct sde_encoder_virt, input_event_work);
  4176. if (!sde_enc || !sde_enc->input_handler) {
  4177. SDE_ERROR("invalid args sde encoder\n");
  4178. return;
  4179. }
  4180. if (!sde_enc->input_handler->private) {
  4181. SDE_DEBUG_ENC(sde_enc, "input handler is unregistered\n");
  4182. return;
  4183. }
  4184. sde_encoder_resource_control(&sde_enc->base,
  4185. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  4186. }
  4187. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  4188. {
  4189. struct sde_encoder_virt *sde_enc = container_of(work,
  4190. struct sde_encoder_virt, early_wakeup_work);
  4191. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  4192. if (!sde_kms)
  4193. return;
  4194. sde_vm_lock(sde_kms);
  4195. if (!sde_vm_owns_hw(sde_kms)) {
  4196. sde_vm_unlock(sde_kms);
  4197. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  4198. DRMID(&sde_enc->base));
  4199. return;
  4200. }
  4201. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  4202. sde_encoder_resource_control(&sde_enc->base,
  4203. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  4204. SDE_ATRACE_END("encoder_early_wakeup");
  4205. sde_vm_unlock(sde_kms);
  4206. }
  4207. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  4208. {
  4209. struct sde_encoder_virt *sde_enc = NULL;
  4210. struct msm_drm_thread *disp_thread = NULL;
  4211. struct msm_drm_private *priv = NULL;
  4212. priv = drm_enc->dev->dev_private;
  4213. sde_enc = to_sde_encoder_virt(drm_enc);
  4214. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  4215. SDE_DEBUG_ENC(sde_enc,
  4216. "should only early wake up command mode display\n");
  4217. return;
  4218. }
  4219. if (!sde_enc->crtc || (sde_enc->crtc->index
  4220. >= ARRAY_SIZE(priv->event_thread))) {
  4221. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  4222. sde_enc->crtc == NULL,
  4223. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4224. return;
  4225. }
  4226. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  4227. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  4228. kthread_queue_work(&disp_thread->worker,
  4229. &sde_enc->early_wakeup_work);
  4230. SDE_ATRACE_END("queue_early_wakeup_work");
  4231. }
  4232. void sde_encoder_handle_hw_fence_error(int ctl_idx, struct sde_kms *sde_kms, u32 handle, int error)
  4233. {
  4234. struct drm_encoder *drm_enc;
  4235. struct sde_encoder_virt *sde_enc;
  4236. struct sde_encoder_phys *cur_master;
  4237. struct sde_crtc *sde_crtc;
  4238. struct sde_crtc_state *sde_crtc_state;
  4239. bool encoder_detected = false;
  4240. bool handle_fence_error;
  4241. SDE_EVT32(ctl_idx, handle, error, SDE_EVTLOG_FUNC_ENTRY);
  4242. if (!sde_kms || !sde_kms->dev) {
  4243. SDE_ERROR("Invalid sde_kms or sde_kms->dev\n");
  4244. return;
  4245. }
  4246. drm_for_each_encoder(drm_enc, sde_kms->dev) {
  4247. sde_enc = to_sde_encoder_virt(drm_enc);
  4248. if (sde_enc && sde_enc->phys_encs[0] && sde_enc->phys_encs[0]->hw_ctl &&
  4249. sde_enc->phys_encs[0]->hw_ctl->idx == ctl_idx) {
  4250. encoder_detected = true;
  4251. cur_master = sde_enc->phys_encs[0];
  4252. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE1);
  4253. break;
  4254. }
  4255. }
  4256. if (!encoder_detected) {
  4257. SDE_DEBUG("failed to get the sde_encoder_phys.\n");
  4258. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE2, SDE_EVTLOG_ERROR);
  4259. return;
  4260. }
  4261. if (!cur_master->parent || !cur_master->parent->crtc || !cur_master->parent->crtc->state) {
  4262. SDE_DEBUG("unexpected null pointer in cur_master.\n");
  4263. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE3, SDE_EVTLOG_ERROR);
  4264. return;
  4265. }
  4266. sde_crtc = to_sde_crtc(cur_master->parent->crtc);
  4267. sde_crtc_state = to_sde_crtc_state(cur_master->parent->crtc->state);
  4268. handle_fence_error = sde_crtc_get_property(sde_crtc_state, CRTC_PROP_HANDLE_FENCE_ERROR);
  4269. if (!handle_fence_error) {
  4270. SDE_DEBUG("userspace not enabled handle fence error in kernel.\n");
  4271. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE4);
  4272. return;
  4273. }
  4274. cur_master->sde_hw_fence_handle = handle;
  4275. if (error) {
  4276. sde_crtc->handle_fence_error_bw_update = true;
  4277. cur_master->sde_hw_fence_error_status = true;
  4278. cur_master->sde_hw_fence_error_value = error;
  4279. }
  4280. atomic_add_unless(&cur_master->pending_retire_fence_cnt, -1, 0);
  4281. wake_up_all(&cur_master->pending_kickoff_wq);
  4282. SDE_EVT32(ctl_idx, error, SDE_EVTLOG_FUNC_EXIT);
  4283. }
  4284. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  4285. {
  4286. static const uint64_t timeout_us = 50000;
  4287. static const uint64_t sleep_us = 20;
  4288. struct sde_encoder_virt *sde_enc;
  4289. ktime_t cur_ktime, exp_ktime;
  4290. uint32_t line_count, tmp, i;
  4291. if (!drm_enc) {
  4292. SDE_ERROR("invalid encoder\n");
  4293. return -EINVAL;
  4294. }
  4295. sde_enc = to_sde_encoder_virt(drm_enc);
  4296. if (!sde_enc->cur_master ||
  4297. !sde_enc->cur_master->ops.get_line_count) {
  4298. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  4299. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  4300. return -EINVAL;
  4301. }
  4302. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  4303. line_count = sde_enc->cur_master->ops.get_line_count(
  4304. sde_enc->cur_master);
  4305. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  4306. tmp = line_count;
  4307. line_count = sde_enc->cur_master->ops.get_line_count(
  4308. sde_enc->cur_master);
  4309. if (line_count < tmp) {
  4310. SDE_EVT32(DRMID(drm_enc), line_count);
  4311. return 0;
  4312. }
  4313. cur_ktime = ktime_get();
  4314. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  4315. break;
  4316. usleep_range(sleep_us / 2, sleep_us);
  4317. }
  4318. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  4319. return -ETIMEDOUT;
  4320. }
  4321. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  4322. {
  4323. struct drm_encoder *drm_enc;
  4324. struct sde_rm_hw_iter rm_iter;
  4325. bool lm_valid = false;
  4326. bool intf_valid = false;
  4327. if (!phys_enc || !phys_enc->parent) {
  4328. SDE_ERROR("invalid encoder\n");
  4329. return -EINVAL;
  4330. }
  4331. drm_enc = phys_enc->parent;
  4332. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  4333. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  4334. (phys_enc->intf_mode == INTF_MODE_CMD &&
  4335. phys_enc->has_intf_te)) {
  4336. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  4337. SDE_HW_BLK_INTF);
  4338. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  4339. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  4340. if (!hw_intf)
  4341. continue;
  4342. if (phys_enc->hw_ctl->ops.update_bitmask)
  4343. phys_enc->hw_ctl->ops.update_bitmask(
  4344. phys_enc->hw_ctl,
  4345. SDE_HW_FLUSH_INTF,
  4346. hw_intf->idx, 1);
  4347. intf_valid = true;
  4348. }
  4349. if (!intf_valid) {
  4350. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  4351. "intf not found to flush\n");
  4352. return -EFAULT;
  4353. }
  4354. } else {
  4355. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4356. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  4357. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  4358. if (!hw_lm)
  4359. continue;
  4360. /* update LM flush for HW without INTF TE */
  4361. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4362. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4363. phys_enc->hw_ctl,
  4364. hw_lm->idx, 1);
  4365. lm_valid = true;
  4366. }
  4367. if (!lm_valid) {
  4368. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  4369. "lm not found to flush\n");
  4370. return -EFAULT;
  4371. }
  4372. }
  4373. return 0;
  4374. }
  4375. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  4376. #include <drm/drm_encoder.h>
  4377. int ss_get_vdd_ndx_from_state(struct drm_atomic_state *old_state)
  4378. {
  4379. struct drm_crtc *crtc;
  4380. struct drm_crtc_state *old_crtc_state;
  4381. int i;
  4382. struct drm_encoder *encoder;
  4383. struct drm_device *dev;
  4384. struct sde_encoder_virt *sde_enc = NULL;
  4385. struct sde_encoder_phys *phys;
  4386. struct sde_connector *c_conn;
  4387. struct dsi_display *display;
  4388. struct samsung_display_driver_data *vdd;
  4389. int ndx = -EINVAL;
  4390. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  4391. if (crtc->state->active) {
  4392. dev = crtc->dev;
  4393. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  4394. if (encoder->crtc == crtc)
  4395. sde_enc = to_sde_encoder_virt(encoder);
  4396. }
  4397. }
  4398. }
  4399. if (!sde_enc)
  4400. return -ENODEV;
  4401. /* TOOD: remove below W/A and debug why panic occurs in video mode (DP) or writeback case */
  4402. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_DSI)
  4403. return MAX_DISPLAY_NDX;
  4404. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4405. phys = sde_enc->phys_encs[i];
  4406. if (phys) {
  4407. c_conn = to_sde_connector(phys->connector);
  4408. if (!c_conn)
  4409. return -ENODEV;
  4410. display = c_conn->display;
  4411. if (!display)
  4412. return -ENODEV;
  4413. vdd = display->panel->panel_private;
  4414. ndx = vdd->ndx;
  4415. }
  4416. }
  4417. return ndx;
  4418. }
  4419. #endif
  4420. static void _sde_encoder_helper_hdr_plus_mempool_update(
  4421. struct sde_encoder_virt *sde_enc)
  4422. {
  4423. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  4424. struct sde_hw_mdp *mdptop = NULL;
  4425. sde_enc->dynamic_hdr_updated = false;
  4426. if (sde_enc->cur_master) {
  4427. mdptop = sde_enc->cur_master->hw_mdptop;
  4428. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  4429. sde_enc->cur_master->connector);
  4430. }
  4431. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  4432. return;
  4433. if (mdptop->ops.set_hdr_plus_metadata) {
  4434. sde_enc->dynamic_hdr_updated = true;
  4435. mdptop->ops.set_hdr_plus_metadata(
  4436. mdptop, dhdr_meta->dynamic_hdr_payload,
  4437. dhdr_meta->dynamic_hdr_payload_size,
  4438. sde_enc->cur_master->intf_idx == INTF_0 ?
  4439. 0 : 1);
  4440. }
  4441. }
  4442. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  4443. {
  4444. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  4445. struct sde_encoder_phys *phys;
  4446. int i;
  4447. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4448. phys = sde_enc->phys_encs[i];
  4449. if (phys && phys->ops.hw_reset)
  4450. phys->ops.hw_reset(phys);
  4451. }
  4452. }
  4453. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  4454. struct sde_encoder_kickoff_params *params,
  4455. struct sde_encoder_virt *sde_enc,
  4456. struct sde_kms *sde_kms,
  4457. bool needs_hw_reset, bool is_cmd_mode)
  4458. {
  4459. int rc, ret = 0;
  4460. /* if any phys needs reset, reset all phys, in-order */
  4461. if (needs_hw_reset)
  4462. sde_encoder_needs_hw_reset(drm_enc);
  4463. _sde_encoder_update_master(drm_enc, params);
  4464. _sde_encoder_update_roi(drm_enc);
  4465. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4466. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  4467. if (rc) {
  4468. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  4469. sde_enc->cur_master->connector->base.id, rc);
  4470. ret = rc;
  4471. }
  4472. }
  4473. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  4474. /* QC display driver prevent DMS before without first frame update (commit).
  4475. * In above case, it returns error for DMS and it causes kernel panic, in result.
  4476. * To prevent the limitation, allow DMS before first frame update, and sets proper DSC setting.
  4477. */
  4478. if (sde_enc->cur_master) {
  4479. #else
  4480. if (sde_enc->cur_master &&
  4481. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  4482. !sde_enc->cur_master->cont_splash_enabled)) {
  4483. #endif
  4484. rc = sde_encoder_dce_setup(sde_enc, params);
  4485. if (rc) {
  4486. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  4487. ret = rc;
  4488. }
  4489. }
  4490. sde_encoder_dce_flush(sde_enc);
  4491. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  4492. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  4493. sde_enc->cur_master, sde_kms->qdss_enabled);
  4494. return ret;
  4495. }
  4496. void _sde_encoder_delay_kickoff_processing(struct sde_encoder_virt *sde_enc)
  4497. {
  4498. ktime_t current_ts, ept_ts;
  4499. u32 avr_step_fps, min_fps = 0, qsync_mode, fps;
  4500. u64 timeout_us = 0, ept, next_vsync_time_ns;
  4501. bool is_cmd_mode;
  4502. char atrace_buf[64];
  4503. struct drm_connector *drm_conn;
  4504. struct msm_mode_info *info = &sde_enc->mode_info;
  4505. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4506. struct sde_encoder_phys *phy_enc = sde_enc->cur_master;
  4507. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  4508. return;
  4509. #endif
  4510. if (!sde_enc->cur_master || !sde_enc->cur_master->connector || !sde_kms)
  4511. return;
  4512. drm_conn = sde_enc->cur_master->connector;
  4513. ept = sde_connector_get_property(drm_conn->state, CONNECTOR_PROP_EPT);
  4514. if (!ept)
  4515. return;
  4516. qsync_mode = sde_connector_get_property(drm_conn->state, CONNECTOR_PROP_QSYNC_MODE);
  4517. if (qsync_mode)
  4518. _sde_encoder_get_qsync_fps_callback(&sde_enc->base, &min_fps, drm_conn->state);
  4519. /* use min qsync fps, if feature is enabled; otherwise min default fps */
  4520. min_fps = min_fps ? min_fps : DEFAULT_MIN_FPS;
  4521. fps = sde_encoder_get_fps(&sde_enc->base);
  4522. min_fps = min(min_fps, fps);
  4523. is_cmd_mode = sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE);
  4524. /* for cmd mode with qsync - EPT_FPS will be used to delay the processing */
  4525. if (test_bit(SDE_FEATURE_EPT_FPS, sde_kms->catalog->features)
  4526. && is_cmd_mode && qsync_mode) {
  4527. SDE_DEBUG("enc:%d, ept:%llu not applicable for cmd mode with qsync enabled",
  4528. DRMID(&sde_enc->base), ept);
  4529. return;
  4530. }
  4531. avr_step_fps = info->avr_step_fps;
  4532. current_ts = ktime_get_ns();
  4533. /* ept is in ns and avr_step is mulitple of refresh rate */
  4534. ept_ts = avr_step_fps ? ept - DIV_ROUND_UP(NSEC_PER_SEC, avr_step_fps) + NSEC_PER_MSEC
  4535. : ept - EPT_BACKOFF_THRESHOLD;
  4536. /* ept time already elapsed */
  4537. if (ept_ts <= current_ts) {
  4538. SDE_DEBUG("enc:%d, ept elapsed; ept:%llu, ept_ts:%llu, current_ts:%llu\n",
  4539. DRMID(&sde_enc->base), ept, ept_ts, current_ts);
  4540. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps, min_fps, fps,
  4541. ktime_to_us(current_ts), ktime_to_us(ept_ts), SDE_EVTLOG_FUNC_CASE1);
  4542. return;
  4543. }
  4544. next_vsync_time_ns = DIV_ROUND_UP(NSEC_PER_SEC, fps) + phy_enc->last_vsync_timestamp;
  4545. /* ept time is within last & next vsync expected with current fps */
  4546. if (!qsync_mode && (ept_ts < next_vsync_time_ns)) {
  4547. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps, min_fps, fps,
  4548. ktime_to_us(current_ts), ktime_to_us(ept), ktime_to_us(ept_ts),
  4549. ktime_to_us(next_vsync_time_ns), is_cmd_mode, SDE_EVTLOG_FUNC_CASE2);
  4550. return;
  4551. }
  4552. timeout_us = DIV_ROUND_UP((ept_ts - current_ts), 1000);
  4553. /* validate timeout is not beyond 10 seconds */
  4554. if (timeout_us > MAX_EPT_TIMEOUT_US) {
  4555. pr_err_ratelimited(
  4556. "enc:%d, invalid timeout_us:%llu; ept:%llu, ept_ts:%llu, cur_ts:%llu min_fps:%d, fps:%d, qsync_mode:%d, avr_step_fps:%d\n",
  4557. DRMID(&sde_enc->base), timeout_us, ept, ept_ts, current_ts,
  4558. min_fps, fps, qsync_mode, avr_step_fps);
  4559. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps,
  4560. min_fps, fps, ktime_to_us(current_ts),
  4561. ktime_to_us(ept_ts), timeout_us, SDE_EVTLOG_ERROR);
  4562. return;
  4563. }
  4564. snprintf(atrace_buf, sizeof(atrace_buf), "schedule_timeout_%llu", ept);
  4565. SDE_ATRACE_BEGIN(atrace_buf);
  4566. usleep_range((timeout_us - USEC_PER_MSEC), timeout_us);
  4567. SDE_ATRACE_END(atrace_buf);
  4568. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps, min_fps, fps,
  4569. ktime_to_us(current_ts), ktime_to_us(ept_ts), timeout_us, SDE_EVTLOG_FUNC_CASE3);
  4570. }
  4571. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  4572. struct sde_encoder_kickoff_params *params)
  4573. {
  4574. struct sde_encoder_virt *sde_enc;
  4575. struct sde_encoder_phys *phys, *cur_master;
  4576. struct sde_kms *sde_kms = NULL;
  4577. struct sde_crtc *sde_crtc;
  4578. bool needs_hw_reset = false, is_cmd_mode;
  4579. int i, rc, ret = 0;
  4580. struct msm_display_info *disp_info;
  4581. if (!drm_enc || !params || !drm_enc->dev ||
  4582. !drm_enc->dev->dev_private) {
  4583. SDE_ERROR("invalid args\n");
  4584. return -EINVAL;
  4585. }
  4586. sde_enc = to_sde_encoder_virt(drm_enc);
  4587. sde_kms = sde_encoder_get_kms(drm_enc);
  4588. if (!sde_kms)
  4589. return -EINVAL;
  4590. disp_info = &sde_enc->disp_info;
  4591. sde_crtc = to_sde_crtc(sde_enc->crtc);
  4592. SDE_DEBUG_ENC(sde_enc, "\n");
  4593. SDE_EVT32(DRMID(drm_enc));
  4594. cur_master = sde_enc->cur_master;
  4595. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  4596. if (cur_master && cur_master->connector)
  4597. sde_enc->frame_trigger_mode =
  4598. sde_connector_get_property(cur_master->connector->state,
  4599. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  4600. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  4601. /* prepare for next kickoff, may include waiting on previous kickoff */
  4602. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  4603. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4604. phys = sde_enc->phys_encs[i];
  4605. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  4606. params->recovery_events_enabled =
  4607. sde_enc->recovery_events_enabled;
  4608. if (phys) {
  4609. if (phys->ops.prepare_for_kickoff) {
  4610. rc = phys->ops.prepare_for_kickoff(
  4611. phys, params);
  4612. if (rc)
  4613. ret = rc;
  4614. }
  4615. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4616. needs_hw_reset = true;
  4617. _sde_encoder_setup_dither(phys);
  4618. if (sde_enc->cur_master &&
  4619. sde_connector_is_qsync_updated(
  4620. sde_enc->cur_master->connector))
  4621. _helper_flush_qsync(phys);
  4622. }
  4623. }
  4624. if (is_cmd_mode && sde_enc->cur_master &&
  4625. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  4626. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  4627. _sde_encoder_update_rsc_client(drm_enc, true);
  4628. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  4629. if (rc) {
  4630. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  4631. ret = rc;
  4632. goto end;
  4633. }
  4634. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  4635. needs_hw_reset, is_cmd_mode);
  4636. end:
  4637. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  4638. return ret;
  4639. }
  4640. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  4641. {
  4642. struct sde_encoder_virt *sde_enc;
  4643. struct sde_encoder_phys *phys;
  4644. struct sde_kms *sde_kms;
  4645. unsigned int i;
  4646. if (!drm_enc) {
  4647. SDE_ERROR("invalid encoder\n");
  4648. return;
  4649. }
  4650. SDE_ATRACE_BEGIN("encoder_kickoff");
  4651. sde_enc = to_sde_encoder_virt(drm_enc);
  4652. SDE_DEBUG_ENC(sde_enc, "\n");
  4653. if (sde_enc->delay_kickoff) {
  4654. u32 loop_count = 20;
  4655. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  4656. for (i = 0; i < loop_count; i++) {
  4657. usleep_range(sleep, sleep * 2);
  4658. if (!sde_enc->delay_kickoff)
  4659. break;
  4660. }
  4661. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  4662. }
  4663. /* update txq for any output retire hw-fence (wb-path) */
  4664. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4665. if (!sde_kms) {
  4666. SDE_ERROR("invalid sde_kms\n");
  4667. return;
  4668. }
  4669. if (sde_enc->cur_master)
  4670. _sde_encoder_update_retire_txq(sde_enc->cur_master, sde_kms);
  4671. /* delay frame kickoff based on expected present time */
  4672. _sde_encoder_delay_kickoff_processing(sde_enc);
  4673. /* All phys encs are ready to go, trigger the kickoff */
  4674. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  4675. /* allow phys encs to handle any post-kickoff business */
  4676. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4677. phys = sde_enc->phys_encs[i];
  4678. if (phys && phys->ops.handle_post_kickoff)
  4679. phys->ops.handle_post_kickoff(phys);
  4680. }
  4681. if (sde_enc->autorefresh_solver_disable &&
  4682. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  4683. _sde_encoder_update_rsc_client(drm_enc, true);
  4684. SDE_ATRACE_END("encoder_kickoff");
  4685. }
  4686. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  4687. struct sde_hw_pp_vsync_info *info)
  4688. {
  4689. struct sde_encoder_virt *sde_enc;
  4690. struct sde_encoder_phys *phys;
  4691. int i, ret;
  4692. if (!drm_enc || !info)
  4693. return;
  4694. sde_enc = to_sde_encoder_virt(drm_enc);
  4695. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4696. phys = sde_enc->phys_encs[i];
  4697. if (phys && phys->hw_intf && phys->hw_pp
  4698. && phys->hw_intf->ops.get_vsync_info) {
  4699. ret = phys->hw_intf->ops.get_vsync_info(
  4700. phys->hw_intf, &info[i]);
  4701. if (!ret) {
  4702. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  4703. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  4704. }
  4705. }
  4706. }
  4707. }
  4708. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  4709. u32 *transfer_time_us)
  4710. {
  4711. struct sde_encoder_virt *sde_enc;
  4712. struct msm_mode_info *info;
  4713. if (!drm_enc || !transfer_time_us) {
  4714. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  4715. !transfer_time_us);
  4716. return;
  4717. }
  4718. sde_enc = to_sde_encoder_virt(drm_enc);
  4719. info = &sde_enc->mode_info;
  4720. *transfer_time_us = info->mdp_transfer_time_us;
  4721. }
  4722. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  4723. {
  4724. struct drm_encoder *src_enc = drm_enc;
  4725. struct sde_encoder_virt *sde_enc;
  4726. struct sde_kms *sde_kms;
  4727. u32 qsync_mode = 0, qsync_min_fps = 0;
  4728. u32 fps;
  4729. if (!drm_enc) {
  4730. SDE_ERROR("invalid encoder\n");
  4731. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4732. }
  4733. sde_kms = sde_encoder_get_kms(drm_enc);
  4734. if (!sde_kms)
  4735. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4736. if (sde_encoder_in_clone_mode(drm_enc))
  4737. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  4738. if (!src_enc)
  4739. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4740. if (test_bit(SDE_FEATURE_EMULATED_ENV, sde_kms->catalog->features))
  4741. return MAX_KICKOFF_TIMEOUT_MS;
  4742. sde_enc = to_sde_encoder_virt(src_enc);
  4743. fps = sde_enc->mode_info.frame_rate;
  4744. if (sde_enc->cur_master)
  4745. qsync_mode = sde_connector_get_qsync_mode(sde_enc->cur_master->connector);
  4746. qsync_min_fps = sde_enc->mode_info.qsync_min_fps;
  4747. if (qsync_mode && qsync_min_fps)
  4748. fps = min(fps, qsync_min_fps);
  4749. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  4750. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4751. else
  4752. return (SEC_TO_MILLI_SEC / fps) * 2;
  4753. }
  4754. void sde_encoder_reset_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  4755. {
  4756. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  4757. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  4758. return;
  4759. for (int i = 0; i < sde_enc->num_phys_encs; i++) {
  4760. if (sde_enc->phys_encs[i])
  4761. sde_enc->phys_encs[i]->kickoff_timeout_ms =
  4762. sde_encoder_helper_get_kickoff_timeout_ms(drm_enc);
  4763. }
  4764. }
  4765. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  4766. {
  4767. struct sde_encoder_virt *sde_enc;
  4768. struct sde_encoder_phys *master;
  4769. bool is_vid_mode;
  4770. if (!drm_enc)
  4771. return -EINVAL;
  4772. sde_enc = to_sde_encoder_virt(drm_enc);
  4773. master = sde_enc->cur_master;
  4774. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  4775. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  4776. return -ENODATA;
  4777. if (!master->hw_intf->ops.get_avr_status)
  4778. return -EOPNOTSUPP;
  4779. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  4780. }
  4781. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  4782. struct drm_framebuffer *fb)
  4783. {
  4784. struct drm_encoder *drm_enc;
  4785. struct sde_hw_mixer_cfg mixer;
  4786. struct sde_rm_hw_iter lm_iter;
  4787. bool lm_valid = false;
  4788. if (!phys_enc || !phys_enc->parent) {
  4789. SDE_ERROR("invalid encoder\n");
  4790. return -EINVAL;
  4791. }
  4792. drm_enc = phys_enc->parent;
  4793. memset(&mixer, 0, sizeof(mixer));
  4794. /* reset associated CTL/LMs */
  4795. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4796. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4797. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4798. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4799. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  4800. if (!hw_lm)
  4801. continue;
  4802. /* need to flush LM to remove it */
  4803. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4804. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4805. phys_enc->hw_ctl,
  4806. hw_lm->idx, 1);
  4807. if (fb) {
  4808. /* assume a single LM if targeting a frame buffer */
  4809. if (lm_valid)
  4810. continue;
  4811. mixer.out_height = fb->height;
  4812. mixer.out_width = fb->width;
  4813. if (hw_lm->ops.setup_mixer_out)
  4814. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4815. }
  4816. lm_valid = true;
  4817. /* only enable border color on LM */
  4818. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4819. phys_enc->hw_ctl->ops.setup_blendstage(
  4820. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  4821. }
  4822. if (!lm_valid) {
  4823. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4824. return -EFAULT;
  4825. }
  4826. return 0;
  4827. }
  4828. void sde_encoder_helper_hw_fence_sw_override(struct sde_encoder_phys *phys_enc,
  4829. struct sde_hw_ctl *ctl)
  4830. {
  4831. if (!ctl || !ctl->ops.hw_fence_trigger_sw_override)
  4832. return;
  4833. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx, ctl->ops.get_hw_fence_status ?
  4834. ctl->ops.get_hw_fence_status(ctl) : SDE_EVTLOG_ERROR);
  4835. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  4836. ctl->ops.hw_fence_trigger_sw_override(ctl);
  4837. }
  4838. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4839. {
  4840. struct sde_encoder_virt *sde_enc;
  4841. struct sde_encoder_phys *phys;
  4842. int i, rc = 0, ret = 0;
  4843. struct sde_hw_ctl *ctl;
  4844. if (!drm_enc) {
  4845. SDE_ERROR("invalid encoder\n");
  4846. return -EINVAL;
  4847. }
  4848. sde_enc = to_sde_encoder_virt(drm_enc);
  4849. /* update the qsync parameters for the current frame */
  4850. if (sde_enc->cur_master)
  4851. sde_connector_set_qsync_params(
  4852. sde_enc->cur_master->connector);
  4853. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4854. phys = sde_enc->phys_encs[i];
  4855. if (phys && phys->ops.prepare_commit)
  4856. phys->ops.prepare_commit(phys);
  4857. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4858. ret = -ETIMEDOUT;
  4859. if (phys && phys->hw_ctl) {
  4860. ctl = phys->hw_ctl;
  4861. /*
  4862. * avoid clearing the pending flush during the first
  4863. * frame update after idle power collpase as the
  4864. * restore path would have updated the pending flush
  4865. */
  4866. if (!sde_enc->idle_pc_restore &&
  4867. ctl->ops.clear_pending_flush)
  4868. ctl->ops.clear_pending_flush(ctl);
  4869. }
  4870. }
  4871. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4872. rc = sde_connector_prepare_commit(
  4873. sde_enc->cur_master->connector);
  4874. if (rc)
  4875. SDE_ERROR_ENC(sde_enc,
  4876. "prepare commit failed conn %d rc %d\n",
  4877. sde_enc->cur_master->connector->base.id,
  4878. rc);
  4879. }
  4880. return ret;
  4881. }
  4882. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4883. bool enable, u32 frame_count)
  4884. {
  4885. if (!phys_enc)
  4886. return;
  4887. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4888. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4889. enable, frame_count);
  4890. }
  4891. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4892. bool nonblock, u32 *misr_value)
  4893. {
  4894. if (!phys_enc)
  4895. return -EINVAL;
  4896. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4897. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4898. nonblock, misr_value) : -ENOTSUPP;
  4899. }
  4900. #if IS_ENABLED(CONFIG_DEBUG_FS)
  4901. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4902. {
  4903. struct sde_encoder_virt *sde_enc;
  4904. int i;
  4905. if (!s || !s->private)
  4906. return -EINVAL;
  4907. sde_enc = s->private;
  4908. mutex_lock(&sde_enc->enc_lock);
  4909. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4910. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4911. if (!phys)
  4912. continue;
  4913. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4914. phys->intf_idx - INTF_0,
  4915. atomic_read(&phys->vsync_cnt),
  4916. atomic_read(&phys->underrun_cnt));
  4917. switch (phys->intf_mode) {
  4918. case INTF_MODE_VIDEO:
  4919. seq_puts(s, "mode: video\n");
  4920. break;
  4921. case INTF_MODE_CMD:
  4922. seq_puts(s, "mode: command\n");
  4923. break;
  4924. case INTF_MODE_WB_BLOCK:
  4925. seq_puts(s, "mode: wb block\n");
  4926. break;
  4927. case INTF_MODE_WB_LINE:
  4928. seq_puts(s, "mode: wb line\n");
  4929. break;
  4930. default:
  4931. seq_puts(s, "mode: ???\n");
  4932. break;
  4933. }
  4934. }
  4935. mutex_unlock(&sde_enc->enc_lock);
  4936. return 0;
  4937. }
  4938. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4939. struct file *file)
  4940. {
  4941. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4942. }
  4943. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4944. const char __user *user_buf, size_t count, loff_t *ppos)
  4945. {
  4946. struct sde_encoder_virt *sde_enc;
  4947. char buf[MISR_BUFF_SIZE + 1];
  4948. size_t buff_copy;
  4949. u32 frame_count, enable;
  4950. struct sde_kms *sde_kms = NULL;
  4951. struct drm_encoder *drm_enc;
  4952. if (!file || !file->private_data)
  4953. return -EINVAL;
  4954. sde_enc = file->private_data;
  4955. if (!sde_enc)
  4956. return -EINVAL;
  4957. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4958. if (!sde_kms)
  4959. return -EINVAL;
  4960. drm_enc = &sde_enc->base;
  4961. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4962. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4963. return -ENOTSUPP;
  4964. }
  4965. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4966. if (copy_from_user(buf, user_buf, buff_copy))
  4967. return -EINVAL;
  4968. buf[buff_copy] = 0; /* end of string */
  4969. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4970. return -EINVAL;
  4971. atomic_set(&sde_enc->misr_enable, enable);
  4972. sde_enc->misr_reconfigure = true;
  4973. sde_enc->misr_frame_count = frame_count;
  4974. return count;
  4975. }
  4976. static ssize_t _sde_encoder_misr_read(struct file *file,
  4977. char __user *user_buff, size_t count, loff_t *ppos)
  4978. {
  4979. struct sde_encoder_virt *sde_enc;
  4980. struct sde_kms *sde_kms = NULL;
  4981. struct drm_encoder *drm_enc;
  4982. int i = 0, len = 0;
  4983. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4984. int rc;
  4985. if (*ppos)
  4986. return 0;
  4987. if (!file || !file->private_data)
  4988. return -EINVAL;
  4989. sde_enc = file->private_data;
  4990. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4991. if (!sde_kms)
  4992. return -EINVAL;
  4993. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4994. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4995. return -ENOTSUPP;
  4996. }
  4997. drm_enc = &sde_enc->base;
  4998. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  4999. if (rc < 0) {
  5000. SDE_ERROR("failed to enable power resource %d\n", rc);
  5001. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  5002. return rc;
  5003. }
  5004. sde_vm_lock(sde_kms);
  5005. if (!sde_vm_owns_hw(sde_kms)) {
  5006. SDE_DEBUG("op not supported due to HW unavailablity\n");
  5007. rc = -EOPNOTSUPP;
  5008. goto end;
  5009. }
  5010. if (!atomic_read(&sde_enc->misr_enable)) {
  5011. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5012. "disabled\n");
  5013. goto buff_check;
  5014. }
  5015. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5016. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5017. u32 misr_value = 0;
  5018. if (!phys || !phys->ops.collect_misr) {
  5019. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5020. "invalid\n");
  5021. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  5022. continue;
  5023. }
  5024. rc = phys->ops.collect_misr(phys, false, &misr_value);
  5025. if (rc) {
  5026. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5027. "invalid\n");
  5028. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  5029. rc);
  5030. continue;
  5031. } else {
  5032. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5033. "Intf idx:%d\n",
  5034. phys->intf_idx - INTF_0);
  5035. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5036. "0x%x\n", misr_value);
  5037. }
  5038. }
  5039. buff_check:
  5040. if (count <= len) {
  5041. len = 0;
  5042. goto end;
  5043. }
  5044. if (copy_to_user(user_buff, buf, len)) {
  5045. len = -EFAULT;
  5046. goto end;
  5047. }
  5048. *ppos += len; /* increase offset */
  5049. end:
  5050. sde_vm_unlock(sde_kms);
  5051. pm_runtime_put_sync(drm_enc->dev->dev);
  5052. return len;
  5053. }
  5054. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  5055. {
  5056. struct sde_encoder_virt *sde_enc;
  5057. struct sde_kms *sde_kms;
  5058. int i;
  5059. static const struct file_operations debugfs_status_fops = {
  5060. .open = _sde_encoder_debugfs_status_open,
  5061. .read = seq_read,
  5062. .llseek = seq_lseek,
  5063. .release = single_release,
  5064. };
  5065. static const struct file_operations debugfs_misr_fops = {
  5066. .open = simple_open,
  5067. .read = _sde_encoder_misr_read,
  5068. .write = _sde_encoder_misr_setup,
  5069. };
  5070. char name[SDE_NAME_SIZE];
  5071. if (!drm_enc) {
  5072. SDE_ERROR("invalid encoder\n");
  5073. return -EINVAL;
  5074. }
  5075. sde_enc = to_sde_encoder_virt(drm_enc);
  5076. sde_kms = sde_encoder_get_kms(drm_enc);
  5077. if (!sde_kms) {
  5078. SDE_ERROR("invalid sde_kms\n");
  5079. return -EINVAL;
  5080. }
  5081. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  5082. /* create overall sub-directory for the encoder */
  5083. sde_enc->debugfs_root = debugfs_create_dir(name,
  5084. drm_enc->dev->primary->debugfs_root);
  5085. if (!sde_enc->debugfs_root)
  5086. return -ENOMEM;
  5087. /* don't error check these */
  5088. debugfs_create_file("status", 0400,
  5089. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  5090. debugfs_create_file("misr_data", 0600,
  5091. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  5092. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  5093. &sde_enc->idle_pc_enabled);
  5094. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  5095. &sde_enc->frame_trigger_mode);
  5096. debugfs_create_x32("dynamic_irqs_config", 0600, sde_enc->debugfs_root,
  5097. (u32 *)&sde_enc->dynamic_irqs_config);
  5098. for (i = 0; i < sde_enc->num_phys_encs; i++)
  5099. if (sde_enc->phys_encs[i] &&
  5100. sde_enc->phys_encs[i]->ops.late_register)
  5101. sde_enc->phys_encs[i]->ops.late_register(
  5102. sde_enc->phys_encs[i],
  5103. sde_enc->debugfs_root);
  5104. return 0;
  5105. }
  5106. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  5107. {
  5108. struct sde_encoder_virt *sde_enc;
  5109. if (!drm_enc)
  5110. return;
  5111. sde_enc = to_sde_encoder_virt(drm_enc);
  5112. debugfs_remove_recursive(sde_enc->debugfs_root);
  5113. }
  5114. #else
  5115. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  5116. {
  5117. return 0;
  5118. }
  5119. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  5120. {
  5121. }
  5122. #endif /* CONFIG_DEBUG_FS */
  5123. static int sde_encoder_late_register(struct drm_encoder *encoder)
  5124. {
  5125. return _sde_encoder_init_debugfs(encoder);
  5126. }
  5127. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  5128. {
  5129. _sde_encoder_destroy_debugfs(encoder);
  5130. }
  5131. static int sde_encoder_virt_add_phys_encs(
  5132. struct msm_display_info *disp_info,
  5133. struct sde_encoder_virt *sde_enc,
  5134. struct sde_enc_phys_init_params *params)
  5135. {
  5136. struct sde_encoder_phys *enc = NULL;
  5137. u32 display_caps = disp_info->capabilities;
  5138. SDE_DEBUG_ENC(sde_enc, "\n");
  5139. /*
  5140. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  5141. * in this function, check up-front.
  5142. */
  5143. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  5144. ARRAY_SIZE(sde_enc->phys_encs)) {
  5145. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  5146. sde_enc->num_phys_encs);
  5147. return -EINVAL;
  5148. }
  5149. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  5150. enc = sde_encoder_phys_vid_init(params);
  5151. if (IS_ERR_OR_NULL(enc)) {
  5152. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  5153. PTR_ERR(enc));
  5154. return !enc ? -EINVAL : PTR_ERR(enc);
  5155. }
  5156. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  5157. }
  5158. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  5159. enc = sde_encoder_phys_cmd_init(params);
  5160. if (IS_ERR_OR_NULL(enc)) {
  5161. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  5162. PTR_ERR(enc));
  5163. return !enc ? -EINVAL : PTR_ERR(enc);
  5164. }
  5165. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  5166. }
  5167. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  5168. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  5169. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  5170. else
  5171. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  5172. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  5173. ++sde_enc->num_phys_encs;
  5174. return 0;
  5175. }
  5176. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  5177. struct sde_enc_phys_init_params *params)
  5178. {
  5179. struct sde_encoder_phys *enc = NULL;
  5180. if (!sde_enc) {
  5181. SDE_ERROR("invalid encoder\n");
  5182. return -EINVAL;
  5183. }
  5184. SDE_DEBUG_ENC(sde_enc, "\n");
  5185. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  5186. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  5187. sde_enc->num_phys_encs);
  5188. return -EINVAL;
  5189. }
  5190. enc = sde_encoder_phys_wb_init(params);
  5191. if (IS_ERR_OR_NULL(enc)) {
  5192. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  5193. PTR_ERR(enc));
  5194. return !enc ? -EINVAL : PTR_ERR(enc);
  5195. }
  5196. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  5197. ++sde_enc->num_phys_encs;
  5198. return 0;
  5199. }
  5200. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  5201. struct sde_kms *sde_kms,
  5202. struct msm_display_info *disp_info,
  5203. int *drm_enc_mode)
  5204. {
  5205. int ret = 0;
  5206. int i = 0;
  5207. enum sde_intf_type intf_type;
  5208. struct sde_encoder_virt_ops parent_ops = {
  5209. sde_encoder_vblank_callback,
  5210. sde_encoder_underrun_callback,
  5211. sde_encoder_frame_done_callback,
  5212. _sde_encoder_get_qsync_fps_callback,
  5213. };
  5214. struct sde_enc_phys_init_params phys_params;
  5215. if (!sde_enc || !sde_kms) {
  5216. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  5217. !sde_enc, !sde_kms);
  5218. return -EINVAL;
  5219. }
  5220. memset(&phys_params, 0, sizeof(phys_params));
  5221. phys_params.sde_kms = sde_kms;
  5222. phys_params.parent = &sde_enc->base;
  5223. phys_params.parent_ops = parent_ops;
  5224. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  5225. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  5226. atomic_set(&sde_enc->vsync_cnt, 0);
  5227. SDE_DEBUG("\n");
  5228. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  5229. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  5230. intf_type = INTF_DSI;
  5231. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  5232. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  5233. intf_type = INTF_HDMI;
  5234. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  5235. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  5236. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  5237. else
  5238. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  5239. intf_type = INTF_DP;
  5240. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  5241. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  5242. intf_type = INTF_WB;
  5243. } else {
  5244. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  5245. return -EINVAL;
  5246. }
  5247. WARN_ON(disp_info->num_of_h_tiles < 1);
  5248. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  5249. sde_enc->te_source = disp_info->te_source;
  5250. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  5251. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  5252. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  5253. sde_kms->catalog->features);
  5254. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  5255. sde_enc->input_event_enabled = true;
  5256. SDE_INFO("input_event_enabled %d\n", sde_enc->input_event_enabled);
  5257. #endif
  5258. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  5259. sde_kms->catalog->features);
  5260. mutex_lock(&sde_enc->enc_lock);
  5261. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  5262. /*
  5263. * Left-most tile is at index 0, content is controller id
  5264. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  5265. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  5266. */
  5267. u32 controller_id = disp_info->h_tile_instance[i];
  5268. if (disp_info->num_of_h_tiles > 1) {
  5269. if (i == 0)
  5270. phys_params.split_role = ENC_ROLE_MASTER;
  5271. else
  5272. phys_params.split_role = ENC_ROLE_SLAVE;
  5273. } else {
  5274. phys_params.split_role = ENC_ROLE_SOLO;
  5275. }
  5276. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  5277. i, controller_id, phys_params.split_role);
  5278. if (intf_type == INTF_WB) {
  5279. phys_params.intf_idx = INTF_MAX;
  5280. phys_params.wb_idx = sde_encoder_get_wb(
  5281. sde_kms->catalog,
  5282. intf_type, controller_id);
  5283. if (phys_params.wb_idx == WB_MAX) {
  5284. SDE_ERROR_ENC(sde_enc,
  5285. "could not get wb: type %d, id %d\n",
  5286. intf_type, controller_id);
  5287. ret = -EINVAL;
  5288. }
  5289. } else {
  5290. phys_params.wb_idx = WB_MAX;
  5291. phys_params.intf_idx = sde_encoder_get_intf(
  5292. sde_kms->catalog, intf_type,
  5293. controller_id);
  5294. if (phys_params.intf_idx == INTF_MAX) {
  5295. SDE_ERROR_ENC(sde_enc,
  5296. "could not get wb: type %d, id %d\n",
  5297. intf_type, controller_id);
  5298. ret = -EINVAL;
  5299. }
  5300. }
  5301. if (!ret) {
  5302. if (intf_type == INTF_WB)
  5303. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  5304. &phys_params);
  5305. else
  5306. ret = sde_encoder_virt_add_phys_encs(
  5307. disp_info,
  5308. sde_enc,
  5309. &phys_params);
  5310. if (ret)
  5311. SDE_ERROR_ENC(sde_enc,
  5312. "failed to add phys encs\n");
  5313. }
  5314. }
  5315. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5316. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  5317. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  5318. if (vid_phys) {
  5319. atomic_set(&vid_phys->vsync_cnt, 0);
  5320. atomic_set(&vid_phys->underrun_cnt, 0);
  5321. }
  5322. if (cmd_phys) {
  5323. atomic_set(&cmd_phys->vsync_cnt, 0);
  5324. atomic_set(&cmd_phys->underrun_cnt, 0);
  5325. }
  5326. }
  5327. mutex_unlock(&sde_enc->enc_lock);
  5328. return ret;
  5329. }
  5330. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  5331. .mode_set = sde_encoder_virt_mode_set,
  5332. .disable = sde_encoder_virt_disable,
  5333. .enable = sde_encoder_virt_enable,
  5334. .atomic_check = sde_encoder_virt_atomic_check,
  5335. };
  5336. static const struct drm_encoder_funcs sde_encoder_funcs = {
  5337. .destroy = sde_encoder_destroy,
  5338. .late_register = sde_encoder_late_register,
  5339. .early_unregister = sde_encoder_early_unregister,
  5340. };
  5341. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  5342. {
  5343. struct msm_drm_private *priv = dev->dev_private;
  5344. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  5345. struct drm_encoder *drm_enc = NULL;
  5346. struct sde_encoder_virt *sde_enc = NULL;
  5347. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  5348. char name[SDE_NAME_SIZE];
  5349. int ret = 0, i, intf_index = INTF_MAX;
  5350. struct sde_encoder_phys *phys = NULL;
  5351. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  5352. if (!sde_enc) {
  5353. ret = -ENOMEM;
  5354. goto fail;
  5355. }
  5356. mutex_init(&sde_enc->enc_lock);
  5357. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  5358. &drm_enc_mode);
  5359. if (ret)
  5360. goto fail;
  5361. sde_enc->cur_master = NULL;
  5362. spin_lock_init(&sde_enc->enc_spinlock);
  5363. mutex_init(&sde_enc->vblank_ctl_lock);
  5364. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5365. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  5366. drm_enc = &sde_enc->base;
  5367. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  5368. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  5369. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5370. phys = sde_enc->phys_encs[i];
  5371. if (!phys)
  5372. continue;
  5373. if (phys->ops.is_master && phys->ops.is_master(phys))
  5374. intf_index = phys->intf_idx - INTF_0;
  5375. }
  5376. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  5377. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  5378. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  5379. SDE_RSC_PRIMARY_DISP_CLIENT :
  5380. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  5381. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  5382. SDE_DEBUG("sde rsc client create failed :%ld\n",
  5383. PTR_ERR(sde_enc->rsc_client));
  5384. sde_enc->rsc_client = NULL;
  5385. }
  5386. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  5387. sde_enc->input_event_enabled) {
  5388. ret = _sde_encoder_input_handler(sde_enc);
  5389. if (ret)
  5390. SDE_ERROR(
  5391. "input handler registration failed, rc = %d\n", ret);
  5392. }
  5393. /* Keep posted start as default configuration in driver
  5394. if SBLUT is supported on target. Do not allow HAL to
  5395. override driver's default frame trigger mode.
  5396. */
  5397. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  5398. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  5399. mutex_init(&sde_enc->rc_lock);
  5400. init_waitqueue_head(&sde_enc->vsync_event_wq);
  5401. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  5402. sde_encoder_off_work);
  5403. sde_enc->vblank_enabled = false;
  5404. sde_enc->qdss_status = false;
  5405. kthread_init_work(&sde_enc->input_event_work,
  5406. sde_encoder_input_event_work_handler);
  5407. kthread_init_work(&sde_enc->early_wakeup_work,
  5408. sde_encoder_early_wakeup_work_handler);
  5409. kthread_init_work(&sde_enc->esd_trigger_work,
  5410. sde_encoder_esd_trigger_work_handler);
  5411. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  5412. SDE_DEBUG_ENC(sde_enc, "created\n");
  5413. return drm_enc;
  5414. fail:
  5415. SDE_ERROR("failed to create encoder\n");
  5416. if (drm_enc)
  5417. sde_encoder_destroy(drm_enc);
  5418. return ERR_PTR(ret);
  5419. }
  5420. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  5421. enum msm_event_wait event)
  5422. {
  5423. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  5424. struct sde_encoder_virt *sde_enc = NULL;
  5425. int i, ret = 0;
  5426. char atrace_buf[32];
  5427. if (!drm_enc) {
  5428. SDE_ERROR("invalid encoder\n");
  5429. return -EINVAL;
  5430. }
  5431. sde_enc = to_sde_encoder_virt(drm_enc);
  5432. SDE_DEBUG_ENC(sde_enc, "\n");
  5433. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5434. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5435. switch (event) {
  5436. case MSM_ENC_COMMIT_DONE:
  5437. fn_wait = phys->ops.wait_for_commit_done;
  5438. break;
  5439. case MSM_ENC_TX_COMPLETE:
  5440. fn_wait = phys->ops.wait_for_tx_complete;
  5441. break;
  5442. case MSM_ENC_VBLANK:
  5443. fn_wait = phys->ops.wait_for_vblank;
  5444. break;
  5445. case MSM_ENC_ACTIVE_REGION:
  5446. fn_wait = phys->ops.wait_for_active;
  5447. break;
  5448. default:
  5449. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  5450. event);
  5451. return -EINVAL;
  5452. }
  5453. if (phys && fn_wait) {
  5454. snprintf(atrace_buf, sizeof(atrace_buf),
  5455. "wait_completion_event_%d", event);
  5456. SDE_ATRACE_BEGIN(atrace_buf);
  5457. ret = fn_wait(phys);
  5458. SDE_ATRACE_END(atrace_buf);
  5459. if (ret) {
  5460. SDE_ERROR_ENC(sde_enc, "intf_type:%d, event:%d i:%d, failed:%d\n",
  5461. sde_enc->disp_info.intf_type, event, i, ret);
  5462. SDE_EVT32(DRMID(drm_enc), sde_enc->disp_info.intf_type, event,
  5463. i, ret, SDE_EVTLOG_ERROR);
  5464. return ret;
  5465. }
  5466. }
  5467. }
  5468. return ret;
  5469. }
  5470. void sde_encoder_helper_get_jitter_bounds_ns(u32 frame_rate,
  5471. u32 jitter_num, u32 jitter_denom,
  5472. ktime_t *l_bound, ktime_t *u_bound)
  5473. {
  5474. ktime_t jitter_ns, frametime_ns;
  5475. frametime_ns = (1 * 1000000000) / frame_rate;
  5476. jitter_ns = jitter_num * frametime_ns;
  5477. do_div(jitter_ns, jitter_denom * 100);
  5478. *l_bound = frametime_ns - jitter_ns;
  5479. *u_bound = frametime_ns + jitter_ns;
  5480. }
  5481. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  5482. {
  5483. struct sde_encoder_virt *sde_enc;
  5484. if (!drm_enc) {
  5485. SDE_ERROR("invalid encoder\n");
  5486. return 0;
  5487. }
  5488. sde_enc = to_sde_encoder_virt(drm_enc);
  5489. return sde_enc->mode_info.frame_rate;
  5490. }
  5491. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  5492. {
  5493. struct sde_encoder_virt *sde_enc = NULL;
  5494. int i;
  5495. if (!encoder) {
  5496. SDE_ERROR("invalid encoder\n");
  5497. return INTF_MODE_NONE;
  5498. }
  5499. sde_enc = to_sde_encoder_virt(encoder);
  5500. if (sde_enc->cur_master)
  5501. return sde_enc->cur_master->intf_mode;
  5502. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5503. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5504. if (phys)
  5505. return phys->intf_mode;
  5506. }
  5507. return INTF_MODE_NONE;
  5508. }
  5509. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  5510. {
  5511. struct sde_encoder_virt *sde_enc = NULL;
  5512. if (!encoder) {
  5513. SDE_ERROR("invalid encoder\n");
  5514. return 0;
  5515. }
  5516. sde_enc = to_sde_encoder_virt(encoder);
  5517. return atomic_read(&sde_enc->vsync_cnt);
  5518. }
  5519. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  5520. ktime_t *tvblank)
  5521. {
  5522. struct sde_encoder_virt *sde_enc = NULL;
  5523. struct sde_encoder_phys *phys;
  5524. if (!encoder) {
  5525. SDE_ERROR("invalid encoder\n");
  5526. return false;
  5527. }
  5528. sde_enc = to_sde_encoder_virt(encoder);
  5529. phys = sde_enc->cur_master;
  5530. if (!phys)
  5531. return false;
  5532. *tvblank = phys->last_vsync_timestamp;
  5533. return *tvblank ? true : false;
  5534. }
  5535. static void _sde_encoder_cache_hw_res_cont_splash(
  5536. struct drm_encoder *encoder,
  5537. struct sde_kms *sde_kms)
  5538. {
  5539. int i, idx;
  5540. struct sde_encoder_virt *sde_enc;
  5541. struct sde_encoder_phys *phys_enc;
  5542. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  5543. sde_enc = to_sde_encoder_virt(encoder);
  5544. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  5545. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  5546. sde_enc->hw_pp[i] = NULL;
  5547. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  5548. break;
  5549. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  5550. }
  5551. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  5552. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  5553. sde_enc->hw_dsc[i] = NULL;
  5554. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  5555. break;
  5556. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  5557. }
  5558. /*
  5559. * If we have multiple phys encoders with one controller, make
  5560. * sure to populate the controller pointer in both phys encoders.
  5561. */
  5562. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  5563. phys_enc = sde_enc->phys_encs[idx];
  5564. phys_enc->hw_ctl = NULL;
  5565. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  5566. SDE_HW_BLK_CTL);
  5567. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5568. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  5569. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  5570. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  5571. phys_enc->intf_idx, phys_enc->hw_ctl);
  5572. }
  5573. }
  5574. }
  5575. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  5576. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5577. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5578. phys->hw_intf = NULL;
  5579. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  5580. break;
  5581. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  5582. }
  5583. }
  5584. /**
  5585. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  5586. * device bootup when cont_splash is enabled
  5587. * @drm_enc: Pointer to drm encoder structure
  5588. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  5589. * @enable: boolean indicates enable or displae state of splash
  5590. * @Return: true if successful in updating the encoder structure
  5591. */
  5592. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  5593. struct sde_splash_display *splash_display, bool enable)
  5594. {
  5595. struct sde_encoder_virt *sde_enc;
  5596. struct msm_drm_private *priv;
  5597. struct sde_kms *sde_kms;
  5598. struct drm_connector *conn = NULL;
  5599. struct sde_connector *sde_conn = NULL;
  5600. struct sde_connector_state *sde_conn_state = NULL;
  5601. struct drm_display_mode *drm_mode = NULL;
  5602. struct sde_encoder_phys *phys_enc;
  5603. struct drm_bridge *bridge;
  5604. int ret = 0, i;
  5605. struct msm_sub_mode sub_mode;
  5606. if (!encoder) {
  5607. SDE_ERROR("invalid drm enc\n");
  5608. return -EINVAL;
  5609. }
  5610. sde_enc = to_sde_encoder_virt(encoder);
  5611. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  5612. if (!sde_kms) {
  5613. SDE_ERROR("invalid sde_kms\n");
  5614. return -EINVAL;
  5615. }
  5616. priv = encoder->dev->dev_private;
  5617. if (!priv->num_connectors) {
  5618. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  5619. return -EINVAL;
  5620. }
  5621. SDE_DEBUG_ENC(sde_enc,
  5622. "num of connectors: %d\n", priv->num_connectors);
  5623. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  5624. if (!enable) {
  5625. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5626. phys_enc = sde_enc->phys_encs[i];
  5627. if (phys_enc)
  5628. phys_enc->cont_splash_enabled = false;
  5629. }
  5630. return ret;
  5631. }
  5632. if (!splash_display) {
  5633. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  5634. return -EINVAL;
  5635. }
  5636. for (i = 0; i < priv->num_connectors; i++) {
  5637. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  5638. priv->connectors[i]->base.id);
  5639. sde_conn = to_sde_connector(priv->connectors[i]);
  5640. if (!sde_conn->encoder) {
  5641. SDE_DEBUG_ENC(sde_enc,
  5642. "encoder not attached to connector\n");
  5643. continue;
  5644. }
  5645. if (sde_conn->encoder->base.id
  5646. == encoder->base.id) {
  5647. conn = (priv->connectors[i]);
  5648. break;
  5649. }
  5650. }
  5651. if (!conn || !conn->state) {
  5652. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  5653. return -EINVAL;
  5654. }
  5655. sde_conn_state = to_sde_connector_state(conn->state);
  5656. if (!sde_conn->ops.get_mode_info) {
  5657. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  5658. return -EINVAL;
  5659. }
  5660. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  5661. MSM_DISPLAY_DSC_MODE_DISABLED;
  5662. drm_mode = &encoder->crtc->state->adjusted_mode;
  5663. ret = sde_connector_get_mode_info(&sde_conn->base,
  5664. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  5665. if (ret) {
  5666. SDE_ERROR_ENC(sde_enc,
  5667. "conn: ->get_mode_info failed. ret=%d\n", ret);
  5668. return ret;
  5669. }
  5670. if (sde_conn->encoder) {
  5671. conn->state->best_encoder = sde_conn->encoder;
  5672. SDE_DEBUG_ENC(sde_enc,
  5673. "configured cstate->best_encoder to ID = %d\n",
  5674. conn->state->best_encoder->base.id);
  5675. } else {
  5676. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  5677. conn->base.id);
  5678. }
  5679. sde_enc->crtc = encoder->crtc;
  5680. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  5681. conn->state, false);
  5682. if (ret) {
  5683. SDE_ERROR_ENC(sde_enc,
  5684. "failed to reserve hw resources, %d\n", ret);
  5685. return ret;
  5686. }
  5687. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  5688. sde_connector_get_topology_name(conn));
  5689. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  5690. drm_mode->hdisplay, drm_mode->vdisplay);
  5691. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  5692. bridge = drm_bridge_chain_get_first_bridge(encoder);
  5693. if (bridge) {
  5694. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  5695. /*
  5696. * For cont-splash use case, we update the mode
  5697. * configurations manually. This will skip the
  5698. * usually mode set call when actual frame is
  5699. * pushed from framework. The bridge needs to
  5700. * be updated with the current drm mode by
  5701. * calling the bridge mode set ops.
  5702. */
  5703. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  5704. } else {
  5705. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  5706. }
  5707. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  5708. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5709. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5710. if (!phys) {
  5711. SDE_ERROR_ENC(sde_enc,
  5712. "phys encoders not initialized\n");
  5713. return -EINVAL;
  5714. }
  5715. /* update connector for master and slave phys encoders */
  5716. phys->connector = conn;
  5717. phys->cont_splash_enabled = true;
  5718. phys->hw_pp = sde_enc->hw_pp[i];
  5719. if (phys->ops.cont_splash_mode_set)
  5720. phys->ops.cont_splash_mode_set(phys, drm_mode);
  5721. if (phys->ops.is_master && phys->ops.is_master(phys))
  5722. sde_enc->cur_master = phys;
  5723. }
  5724. return ret;
  5725. }
  5726. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  5727. bool skip_pre_kickoff)
  5728. {
  5729. struct msm_drm_thread *event_thread = NULL;
  5730. struct msm_drm_private *priv = NULL;
  5731. struct sde_encoder_virt *sde_enc = NULL;
  5732. if (!enc || !enc->dev || !enc->dev->dev_private) {
  5733. SDE_ERROR("invalid parameters\n");
  5734. return -EINVAL;
  5735. }
  5736. priv = enc->dev->dev_private;
  5737. sde_enc = to_sde_encoder_virt(enc);
  5738. if (!sde_enc->crtc || (sde_enc->crtc->index
  5739. >= ARRAY_SIZE(priv->event_thread))) {
  5740. SDE_DEBUG_ENC(sde_enc,
  5741. "invalid cached CRTC: %d or crtc index: %d\n",
  5742. sde_enc->crtc == NULL,
  5743. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  5744. return -EINVAL;
  5745. }
  5746. SDE_EVT32_VERBOSE(DRMID(enc));
  5747. event_thread = &priv->event_thread[sde_enc->crtc->index];
  5748. if (!skip_pre_kickoff) {
  5749. sde_enc->delay_kickoff = true;
  5750. kthread_queue_work(&event_thread->worker,
  5751. &sde_enc->esd_trigger_work);
  5752. kthread_flush_work(&sde_enc->esd_trigger_work);
  5753. }
  5754. /*
  5755. * panel may stop generating te signal (vsync) during esd failure. rsc
  5756. * hardware may hang without vsync. Avoid rsc hang by generating the
  5757. * vsync from watchdog timer instead of panel.
  5758. */
  5759. sde_encoder_helper_switch_vsync(enc, true);
  5760. if (!skip_pre_kickoff) {
  5761. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  5762. sde_enc->delay_kickoff = false;
  5763. }
  5764. return 0;
  5765. }
  5766. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  5767. {
  5768. struct sde_encoder_virt *sde_enc;
  5769. if (!encoder) {
  5770. SDE_ERROR("invalid drm enc\n");
  5771. return false;
  5772. }
  5773. sde_enc = to_sde_encoder_virt(encoder);
  5774. return sde_enc->recovery_events_enabled;
  5775. }
  5776. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  5777. {
  5778. struct sde_encoder_virt *sde_enc;
  5779. if (!encoder) {
  5780. SDE_ERROR("invalid drm enc\n");
  5781. return;
  5782. }
  5783. sde_enc = to_sde_encoder_virt(encoder);
  5784. sde_enc->recovery_events_enabled = true;
  5785. }
  5786. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  5787. {
  5788. struct sde_kms *sde_kms;
  5789. struct drm_connector *conn;
  5790. struct sde_connector_state *conn_state;
  5791. if (!drm_enc)
  5792. return false;
  5793. sde_kms = sde_encoder_get_kms(drm_enc);
  5794. if (!sde_kms)
  5795. return false;
  5796. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  5797. if (!conn || !conn->state)
  5798. return false;
  5799. conn_state = to_sde_connector_state(conn->state);
  5800. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  5801. }
  5802. struct sde_hw_ctl *sde_encoder_get_hw_ctl(struct sde_connector *c_conn)
  5803. {
  5804. struct drm_encoder *drm_enc;
  5805. struct sde_encoder_virt *sde_enc;
  5806. struct sde_encoder_phys *cur_master;
  5807. struct sde_hw_ctl *hw_ctl = NULL;
  5808. if (!c_conn || !c_conn->hwfence_wb_retire_fences_enable)
  5809. goto exit;
  5810. /* get encoder to find the hw_ctl for this connector */
  5811. drm_enc = c_conn->encoder;
  5812. if (!drm_enc)
  5813. goto exit;
  5814. sde_enc = to_sde_encoder_virt(drm_enc);
  5815. cur_master = sde_enc->phys_encs[0];
  5816. if (!cur_master || !cur_master->hw_ctl)
  5817. goto exit;
  5818. hw_ctl = cur_master->hw_ctl;
  5819. SDE_DEBUG("conn hw_ctl idx:%d intf_mode:%d\n", hw_ctl->idx, cur_master->intf_mode);
  5820. exit:
  5821. return hw_ctl;
  5822. }
  5823. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  5824. {
  5825. struct sde_encoder_virt *sde_enc;
  5826. struct sde_encoder_phys *phys_enc;
  5827. u32 i;
  5828. sde_enc = to_sde_encoder_virt(drm_enc);
  5829. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5830. {
  5831. phys_enc = sde_enc->phys_encs[i];
  5832. if(phys_enc && phys_enc->ops.add_to_minidump)
  5833. phys_enc->ops.add_to_minidump(phys_enc);
  5834. phys_enc = sde_enc->phys_cmd_encs[i];
  5835. if(phys_enc && phys_enc->ops.add_to_minidump)
  5836. phys_enc->ops.add_to_minidump(phys_enc);
  5837. phys_enc = sde_enc->phys_vid_encs[i];
  5838. if(phys_enc && phys_enc->ops.add_to_minidump)
  5839. phys_enc->ops.add_to_minidump(phys_enc);
  5840. }
  5841. }
  5842. void sde_encoder_misr_sign_event_notify(struct drm_encoder *drm_enc)
  5843. {
  5844. struct drm_event event;
  5845. struct drm_connector *connector;
  5846. struct sde_connector *c_conn = NULL;
  5847. struct sde_connector_state *c_state = NULL;
  5848. struct sde_encoder_virt *sde_enc = NULL;
  5849. struct sde_encoder_phys *phys = NULL;
  5850. u32 current_misr_value[MAX_DSI_DISPLAYS] = {0};
  5851. int rc = 0, i = 0;
  5852. bool misr_updated = false, roi_updated = false;
  5853. struct msm_roi_list *prev_roi, *c_state_roi;
  5854. if (!drm_enc)
  5855. return;
  5856. sde_enc = to_sde_encoder_virt(drm_enc);
  5857. if (!atomic_read(&sde_enc->misr_enable)) {
  5858. SDE_DEBUG("MISR is disabled\n");
  5859. return;
  5860. }
  5861. connector = sde_enc->cur_master->connector;
  5862. if (!connector)
  5863. return;
  5864. c_conn = to_sde_connector(connector);
  5865. c_state = to_sde_connector_state(connector->state);
  5866. atomic64_set(&c_conn->previous_misr_sign.num_valid_misr, 0);
  5867. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5868. phys = sde_enc->phys_encs[i];
  5869. if (!phys || !phys->ops.collect_misr) {
  5870. SDE_DEBUG("invalid misr ops idx:%d\n", i);
  5871. continue;
  5872. }
  5873. rc = phys->ops.collect_misr(phys, true, &current_misr_value[i]);
  5874. if (rc) {
  5875. SDE_ERROR("failed to collect misr %d\n", rc);
  5876. return;
  5877. }
  5878. atomic64_inc(&c_conn->previous_misr_sign.num_valid_misr);
  5879. }
  5880. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5881. if (current_misr_value[i] != c_conn->previous_misr_sign.misr_sign_value[i]) {
  5882. c_conn->previous_misr_sign.misr_sign_value[i] = current_misr_value[i];
  5883. misr_updated = true;
  5884. }
  5885. }
  5886. prev_roi = &c_conn->previous_misr_sign.roi_list;
  5887. c_state_roi = &c_state->rois;
  5888. if (prev_roi->num_rects != c_state_roi->num_rects) {
  5889. roi_updated = true;
  5890. } else {
  5891. for (i = 0; i < prev_roi->num_rects; i++) {
  5892. if (IS_ROI_UPDATED(prev_roi->roi[i], c_state_roi->roi[i]))
  5893. roi_updated = true;
  5894. }
  5895. }
  5896. if (roi_updated)
  5897. memcpy(&c_conn->previous_misr_sign.roi_list, &c_state->rois, sizeof(c_state->rois));
  5898. if (misr_updated || roi_updated) {
  5899. event.type = DRM_EVENT_MISR_SIGN;
  5900. event.length = sizeof(c_conn->previous_misr_sign);
  5901. msm_mode_object_event_notify(&connector->base, connector->dev, &event,
  5902. (u8 *)&c_conn->previous_misr_sign);
  5903. }
  5904. }