va-macro.c 98 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/regulator/consumer.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <linux/pm_runtime.h>
  15. #include <asoc/msm-cdc-pinctrl.h>
  16. #include <soc/swr-common.h>
  17. #include <soc/swr-wcd.h>
  18. #include <dsp/digital-cdc-rsc-mgr.h>
  19. #include "bolero-cdc.h"
  20. #include "bolero-cdc-registers.h"
  21. #include "bolero-clk-rsc.h"
  22. /* pm runtime auto suspend timer in msecs */
  23. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  24. #define VA_MACRO_MAX_OFFSET 0x1000
  25. #define VA_MACRO_NUM_DECIMATORS 8
  26. #define VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  27. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  29. #define VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  30. SNDRV_PCM_FMTBIT_S24_LE |\
  31. SNDRV_PCM_FMTBIT_S24_3LE)
  32. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  33. #define CF_MIN_3DB_4HZ 0x0
  34. #define CF_MIN_3DB_75HZ 0x1
  35. #define CF_MIN_3DB_150HZ 0x2
  36. #define VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  37. #define VA_MACRO_MCLK_FREQ 9600000
  38. #define VA_MACRO_TX_PATH_OFFSET 0x80
  39. #define VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  40. #define VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  41. #define VA_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  42. #define VA_MACRO_ADC_MUX_CFG_OFFSET 0x8
  43. #define VA_MACRO_ADC_MODE_CFG0_SHIFT 1
  44. #define BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS 40
  45. #define BOLERO_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS 100
  46. #define BOLERO_CDC_VA_TX_DMIC_HPF_DELAY_MS 300
  47. #define BOLERO_CDC_VA_TX_AMIC_HPF_DELAY_MS 300
  48. #define MAX_RETRY_ATTEMPTS 500
  49. #define VA_MACRO_SWR_STRING_LEN 80
  50. #define VA_MACRO_CHILD_DEVICES_MAX 3
  51. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  52. static int va_tx_unmute_delay = BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  53. module_param(va_tx_unmute_delay, int, 0664);
  54. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  55. enum {
  56. VA_MACRO_AIF_INVALID = 0,
  57. VA_MACRO_AIF1_CAP,
  58. VA_MACRO_AIF2_CAP,
  59. VA_MACRO_AIF3_CAP,
  60. VA_MACRO_MAX_DAIS,
  61. };
  62. enum {
  63. VA_MACRO_DEC0,
  64. VA_MACRO_DEC1,
  65. VA_MACRO_DEC2,
  66. VA_MACRO_DEC3,
  67. VA_MACRO_DEC4,
  68. VA_MACRO_DEC5,
  69. VA_MACRO_DEC6,
  70. VA_MACRO_DEC7,
  71. VA_MACRO_DEC_MAX,
  72. };
  73. enum {
  74. VA_MACRO_CLK_DIV_2,
  75. VA_MACRO_CLK_DIV_3,
  76. VA_MACRO_CLK_DIV_4,
  77. VA_MACRO_CLK_DIV_6,
  78. VA_MACRO_CLK_DIV_8,
  79. VA_MACRO_CLK_DIV_16,
  80. };
  81. enum {
  82. MSM_DMIC,
  83. SWR_MIC,
  84. };
  85. enum {
  86. TX_MCLK,
  87. VA_MCLK,
  88. };
  89. struct va_mute_work {
  90. struct va_macro_priv *va_priv;
  91. u32 decimator;
  92. struct delayed_work dwork;
  93. };
  94. struct hpf_work {
  95. struct va_macro_priv *va_priv;
  96. u8 decimator;
  97. u8 hpf_cut_off_freq;
  98. struct delayed_work dwork;
  99. };
  100. /* Hold instance to soundwire platform device */
  101. struct va_macro_swr_ctrl_data {
  102. struct platform_device *va_swr_pdev;
  103. };
  104. struct va_macro_swr_ctrl_platform_data {
  105. void *handle; /* holds codec private data */
  106. int (*read)(void *handle, int reg);
  107. int (*write)(void *handle, int reg, int val);
  108. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  109. int (*clk)(void *handle, bool enable);
  110. int (*core_vote)(void *handle, bool enable);
  111. int (*handle_irq)(void *handle,
  112. irqreturn_t (*swrm_irq_handler)(int irq,
  113. void *data),
  114. void *swrm_handle,
  115. int action);
  116. };
  117. struct va_macro_priv {
  118. struct device *dev;
  119. bool dec_active[VA_MACRO_NUM_DECIMATORS];
  120. bool va_without_decimation;
  121. struct clk *lpass_audio_hw_vote;
  122. struct mutex mclk_lock;
  123. struct mutex swr_clk_lock;
  124. struct snd_soc_component *component;
  125. struct hpf_work va_hpf_work[VA_MACRO_NUM_DECIMATORS];
  126. struct va_mute_work va_mute_dwork[VA_MACRO_NUM_DECIMATORS];
  127. unsigned long active_ch_mask[VA_MACRO_MAX_DAIS];
  128. unsigned long active_ch_cnt[VA_MACRO_MAX_DAIS];
  129. u16 dmic_clk_div;
  130. u16 va_mclk_users;
  131. int swr_clk_users;
  132. bool reset_swr;
  133. struct device_node *va_swr_gpio_p;
  134. struct va_macro_swr_ctrl_data *swr_ctrl_data;
  135. struct va_macro_swr_ctrl_platform_data swr_plat_data;
  136. struct work_struct va_macro_add_child_devices_work;
  137. int child_count;
  138. u16 mclk_mux_sel;
  139. char __iomem *va_io_base;
  140. char __iomem *va_island_mode_muxsel;
  141. struct platform_device *pdev_child_devices
  142. [VA_MACRO_CHILD_DEVICES_MAX];
  143. struct regulator *micb_supply;
  144. u32 micb_voltage;
  145. u32 micb_current;
  146. u32 version;
  147. u32 is_used_va_swr_gpio;
  148. int micb_users;
  149. u16 default_clk_id;
  150. u16 clk_id;
  151. int tx_swr_clk_cnt;
  152. int va_swr_clk_cnt;
  153. int va_clk_status;
  154. int tx_clk_status;
  155. bool lpi_enable;
  156. bool register_event_listener;
  157. int dec_mode[VA_MACRO_NUM_DECIMATORS];
  158. int disable_afe_wakeup_event_listener;
  159. };
  160. static bool va_macro_get_data(struct snd_soc_component *component,
  161. struct device **va_dev,
  162. struct va_macro_priv **va_priv,
  163. const char *func_name)
  164. {
  165. *va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  166. if (!(*va_dev)) {
  167. dev_err(component->dev,
  168. "%s: null device for macro!\n", func_name);
  169. return false;
  170. }
  171. *va_priv = dev_get_drvdata((*va_dev));
  172. if (!(*va_priv) || !(*va_priv)->component) {
  173. dev_err(component->dev,
  174. "%s: priv is null for macro!\n", func_name);
  175. return false;
  176. }
  177. return true;
  178. }
  179. static int va_macro_clk_div_get(struct snd_soc_component *component)
  180. {
  181. struct device *va_dev = NULL;
  182. struct va_macro_priv *va_priv = NULL;
  183. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  184. return -EINVAL;
  185. if ((va_priv->version >= BOLERO_VERSION_2_0)
  186. && !va_priv->lpi_enable
  187. && (va_priv->dmic_clk_div == VA_MACRO_CLK_DIV_16))
  188. return VA_MACRO_CLK_DIV_8;
  189. return va_priv->dmic_clk_div;
  190. }
  191. static int va_macro_mclk_enable(struct va_macro_priv *va_priv,
  192. bool mclk_enable, bool dapm)
  193. {
  194. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  195. int ret = 0;
  196. if (regmap == NULL) {
  197. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  198. return -EINVAL;
  199. }
  200. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  201. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  202. mutex_lock(&va_priv->mclk_lock);
  203. if (mclk_enable) {
  204. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  205. va_priv->default_clk_id,
  206. va_priv->clk_id,
  207. true);
  208. if (ret < 0) {
  209. dev_err(va_priv->dev,
  210. "%s: va request clock en failed\n",
  211. __func__);
  212. goto exit;
  213. }
  214. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  215. true);
  216. if (va_priv->va_mclk_users == 0) {
  217. regcache_mark_dirty(regmap);
  218. regcache_sync_region(regmap,
  219. VA_START_OFFSET,
  220. VA_MAX_OFFSET);
  221. }
  222. va_priv->va_mclk_users++;
  223. } else {
  224. if (va_priv->va_mclk_users <= 0) {
  225. dev_err(va_priv->dev, "%s: clock already disabled\n",
  226. __func__);
  227. va_priv->va_mclk_users = 0;
  228. goto exit;
  229. }
  230. va_priv->va_mclk_users--;
  231. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  232. false);
  233. bolero_clk_rsc_request_clock(va_priv->dev,
  234. va_priv->default_clk_id,
  235. va_priv->clk_id,
  236. false);
  237. }
  238. exit:
  239. mutex_unlock(&va_priv->mclk_lock);
  240. return ret;
  241. }
  242. static int va_macro_event_handler(struct snd_soc_component *component,
  243. u16 event, u32 data)
  244. {
  245. struct device *va_dev = NULL;
  246. struct va_macro_priv *va_priv = NULL;
  247. int retry_cnt = MAX_RETRY_ATTEMPTS;
  248. int ret = 0;
  249. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  250. return -EINVAL;
  251. switch (event) {
  252. case BOLERO_MACRO_EVT_WAIT_VA_CLK_RESET:
  253. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  254. dev_dbg_ratelimited(va_dev, "%s:retry_cnt: %d\n",
  255. __func__, retry_cnt);
  256. /*
  257. * Userspace takes 10 seconds to close
  258. * the session when pcm_start fails due to concurrency
  259. * with PDR/SSR. Loop and check every 20ms till 10
  260. * seconds for va_mclk user count to get reset to 0
  261. * which ensures userspace teardown is done and SSR
  262. * powerup seq can proceed.
  263. */
  264. msleep(20);
  265. retry_cnt--;
  266. }
  267. if (retry_cnt == 0)
  268. dev_err(va_dev,
  269. "%s: va_mclk_users is non-zero still, audio SSR fail!!\n",
  270. __func__);
  271. break;
  272. case BOLERO_MACRO_EVT_PRE_SSR_UP:
  273. /* enable&disable VA_CORE_CLK to reset GFMUX reg */
  274. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  275. va_priv->default_clk_id,
  276. VA_CORE_CLK, true);
  277. if (ret < 0)
  278. dev_err_ratelimited(va_priv->dev,
  279. "%s, failed to enable clk, ret:%d\n",
  280. __func__, ret);
  281. else
  282. bolero_clk_rsc_request_clock(va_priv->dev,
  283. va_priv->default_clk_id,
  284. VA_CORE_CLK, false);
  285. break;
  286. case BOLERO_MACRO_EVT_SSR_UP:
  287. trace_printk("%s, enter SSR up\n", __func__);
  288. /* reset swr after ssr/pdr */
  289. va_priv->reset_swr = true;
  290. if (va_priv->swr_ctrl_data)
  291. swrm_wcd_notify(
  292. va_priv->swr_ctrl_data[0].va_swr_pdev,
  293. SWR_DEVICE_SSR_UP, NULL);
  294. break;
  295. case BOLERO_MACRO_EVT_CLK_RESET:
  296. bolero_rsc_clk_reset(va_dev, VA_CORE_CLK);
  297. break;
  298. case BOLERO_MACRO_EVT_SSR_DOWN:
  299. if (va_priv->swr_ctrl_data) {
  300. swrm_wcd_notify(
  301. va_priv->swr_ctrl_data[0].va_swr_pdev,
  302. SWR_DEVICE_SSR_DOWN, NULL);
  303. }
  304. if ((!pm_runtime_enabled(va_dev) ||
  305. !pm_runtime_suspended(va_dev))) {
  306. ret = bolero_runtime_suspend(va_dev);
  307. if (!ret) {
  308. pm_runtime_disable(va_dev);
  309. pm_runtime_set_suspended(va_dev);
  310. pm_runtime_enable(va_dev);
  311. }
  312. }
  313. break;
  314. default:
  315. break;
  316. }
  317. return 0;
  318. }
  319. static int va_macro_swr_clk_event_v2(struct snd_soc_dapm_widget *w,
  320. struct snd_kcontrol *kcontrol, int event)
  321. {
  322. struct snd_soc_component *component =
  323. snd_soc_dapm_to_component(w->dapm);
  324. struct device *va_dev = NULL;
  325. struct va_macro_priv *va_priv = NULL;
  326. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  327. return -EINVAL;
  328. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  329. switch (event) {
  330. case SND_SOC_DAPM_PRE_PMU:
  331. va_priv->va_swr_clk_cnt++;
  332. break;
  333. case SND_SOC_DAPM_POST_PMD:
  334. va_priv->va_swr_clk_cnt--;
  335. break;
  336. default:
  337. break;
  338. }
  339. return 0;
  340. }
  341. static int va_macro_swr_pwr_event_v2(struct snd_soc_dapm_widget *w,
  342. struct snd_kcontrol *kcontrol, int event)
  343. {
  344. struct snd_soc_component *component =
  345. snd_soc_dapm_to_component(w->dapm);
  346. int ret = 0;
  347. struct device *va_dev = NULL;
  348. struct va_macro_priv *va_priv = NULL;
  349. int clk_src = 0;
  350. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  351. return -EINVAL;
  352. dev_dbg(va_dev, "%s: event = %d, lpi_enable = %d\n",
  353. __func__, event, va_priv->lpi_enable);
  354. if (!va_priv->lpi_enable)
  355. return ret;
  356. switch (event) {
  357. case SND_SOC_DAPM_PRE_PMU:
  358. if (va_priv->swr_ctrl_data) {
  359. clk_src = CLK_SRC_VA_RCG;
  360. ret = swrm_wcd_notify(
  361. va_priv->swr_ctrl_data[0].va_swr_pdev,
  362. SWR_REQ_CLK_SWITCH, &clk_src);
  363. if (ret)
  364. dev_dbg(va_dev, "%s: clock switch failed\n",
  365. __func__);
  366. }
  367. msm_cdc_pinctrl_set_wakeup_capable(
  368. va_priv->va_swr_gpio_p, false);
  369. break;
  370. case SND_SOC_DAPM_POST_PMD:
  371. msm_cdc_pinctrl_set_wakeup_capable(
  372. va_priv->va_swr_gpio_p, true);
  373. if (va_priv->swr_ctrl_data) {
  374. clk_src = CLK_SRC_TX_RCG;
  375. ret = swrm_wcd_notify(
  376. va_priv->swr_ctrl_data[0].va_swr_pdev,
  377. SWR_REQ_CLK_SWITCH, &clk_src);
  378. if (ret)
  379. dev_dbg(va_dev, "%s: clock switch failed\n",
  380. __func__);
  381. }
  382. break;
  383. default:
  384. dev_err(va_priv->dev,
  385. "%s: invalid DAPM event %d\n", __func__, event);
  386. ret = -EINVAL;
  387. }
  388. return ret;
  389. }
  390. static int va_macro_swr_pwr_event(struct snd_soc_dapm_widget *w,
  391. struct snd_kcontrol *kcontrol, int event)
  392. {
  393. struct snd_soc_component *component =
  394. snd_soc_dapm_to_component(w->dapm);
  395. int ret = 0;
  396. struct device *va_dev = NULL;
  397. struct va_macro_priv *va_priv = NULL;
  398. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  399. return -EINVAL;
  400. dev_dbg(va_dev, "%s: event = %d, lpi_enable = %d\n",
  401. __func__, event, va_priv->lpi_enable);
  402. if (!va_priv->lpi_enable)
  403. return ret;
  404. switch (event) {
  405. case SND_SOC_DAPM_PRE_PMU:
  406. if (va_priv->lpass_audio_hw_vote) {
  407. ret = digital_cdc_rsc_mgr_hw_vote_enable(
  408. va_priv->lpass_audio_hw_vote);
  409. if (ret)
  410. dev_err(va_dev,
  411. "%s: lpass audio hw enable failed\n",
  412. __func__);
  413. }
  414. if (!ret)
  415. if (bolero_tx_clk_switch(component, CLK_SRC_VA_RCG))
  416. dev_dbg(va_dev, "%s: clock switch failed\n",
  417. __func__);
  418. if (va_priv->lpi_enable &&
  419. !va_priv->disable_afe_wakeup_event_listener) {
  420. bolero_register_event_listener(component, true);
  421. va_priv->register_event_listener = true;
  422. }
  423. break;
  424. case SND_SOC_DAPM_POST_PMD:
  425. if (va_priv->register_event_listener) {
  426. va_priv->register_event_listener = false;
  427. bolero_register_event_listener(component, false);
  428. }
  429. if (bolero_tx_clk_switch(component, CLK_SRC_TX_RCG))
  430. dev_dbg(va_dev, "%s: clock switch failed\n",__func__);
  431. if (va_priv->lpass_audio_hw_vote)
  432. digital_cdc_rsc_mgr_hw_vote_disable(
  433. va_priv->lpass_audio_hw_vote);
  434. break;
  435. default:
  436. dev_err(va_priv->dev,
  437. "%s: invalid DAPM event %d\n", __func__, event);
  438. ret = -EINVAL;
  439. }
  440. return ret;
  441. }
  442. static int va_macro_tx_swr_clk_event_v2(struct snd_soc_dapm_widget *w,
  443. struct snd_kcontrol *kcontrol, int event)
  444. {
  445. struct device *va_dev = NULL;
  446. struct va_macro_priv *va_priv = NULL;
  447. struct snd_soc_component *component =
  448. snd_soc_dapm_to_component(w->dapm);
  449. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  450. return -EINVAL;
  451. if (SND_SOC_DAPM_EVENT_ON(event))
  452. ++va_priv->tx_swr_clk_cnt;
  453. if (SND_SOC_DAPM_EVENT_OFF(event))
  454. --va_priv->tx_swr_clk_cnt;
  455. return 0;
  456. }
  457. static int va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  458. struct snd_kcontrol *kcontrol, int event)
  459. {
  460. struct snd_soc_component *component =
  461. snd_soc_dapm_to_component(w->dapm);
  462. int ret = 0;
  463. struct device *va_dev = NULL;
  464. struct va_macro_priv *va_priv = NULL;
  465. int clk_src = 0;
  466. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  467. return -EINVAL;
  468. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  469. switch (event) {
  470. case SND_SOC_DAPM_PRE_PMU:
  471. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  472. va_priv->default_clk_id,
  473. TX_CORE_CLK,
  474. true);
  475. if (!ret)
  476. va_priv->tx_clk_status++;
  477. if (va_priv->lpi_enable)
  478. ret = va_macro_mclk_enable(va_priv, 1, true);
  479. else
  480. ret = bolero_tx_mclk_enable(component, 1);
  481. break;
  482. case SND_SOC_DAPM_POST_PMD:
  483. if (va_priv->lpi_enable) {
  484. if (va_priv->version == BOLERO_VERSION_2_1) {
  485. if (va_priv->swr_ctrl_data) {
  486. clk_src = CLK_SRC_TX_RCG;
  487. ret = swrm_wcd_notify(
  488. va_priv->swr_ctrl_data[0].va_swr_pdev,
  489. SWR_REQ_CLK_SWITCH, &clk_src);
  490. if (ret)
  491. dev_dbg(va_dev,
  492. "%s: clock switch failed\n",
  493. __func__);
  494. }
  495. } else if (bolero_tx_clk_switch(component,
  496. CLK_SRC_TX_RCG)) {
  497. dev_dbg(va_dev, "%s: clock switch failed\n",
  498. __func__);
  499. }
  500. va_macro_mclk_enable(va_priv, 0, true);
  501. } else {
  502. bolero_tx_mclk_enable(component, 0);
  503. }
  504. if (va_priv->tx_clk_status > 0) {
  505. bolero_clk_rsc_request_clock(va_priv->dev,
  506. va_priv->default_clk_id,
  507. TX_CORE_CLK,
  508. false);
  509. va_priv->tx_clk_status--;
  510. }
  511. break;
  512. default:
  513. dev_err(va_priv->dev,
  514. "%s: invalid DAPM event %d\n", __func__, event);
  515. ret = -EINVAL;
  516. }
  517. return ret;
  518. }
  519. static int va_macro_tx_va_mclk_enable(struct va_macro_priv *va_priv,
  520. struct regmap *regmap, int clk_type,
  521. bool enable)
  522. {
  523. int ret = 0, clk_tx_ret = 0;
  524. dev_dbg(va_priv->dev,
  525. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  526. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  527. (enable ? "enable" : "disable"), va_priv->va_mclk_users);
  528. if (enable) {
  529. if (va_priv->swr_clk_users == 0)
  530. msm_cdc_pinctrl_select_active_state(
  531. va_priv->va_swr_gpio_p);
  532. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  533. TX_CORE_CLK,
  534. TX_CORE_CLK,
  535. true);
  536. if (clk_type == TX_MCLK) {
  537. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  538. TX_CORE_CLK,
  539. TX_CORE_CLK,
  540. true);
  541. if (ret < 0) {
  542. if (va_priv->swr_clk_users == 0)
  543. msm_cdc_pinctrl_select_sleep_state(
  544. va_priv->va_swr_gpio_p);
  545. dev_err_ratelimited(va_priv->dev,
  546. "%s: swr request clk failed\n",
  547. __func__);
  548. goto done;
  549. }
  550. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  551. true);
  552. }
  553. if (clk_type == VA_MCLK) {
  554. ret = va_macro_mclk_enable(va_priv, 1, true);
  555. if (ret < 0) {
  556. if (va_priv->swr_clk_users == 0)
  557. msm_cdc_pinctrl_select_sleep_state(
  558. va_priv->va_swr_gpio_p);
  559. dev_err_ratelimited(va_priv->dev,
  560. "%s: request clock enable failed\n",
  561. __func__);
  562. goto done;
  563. }
  564. }
  565. if (va_priv->swr_clk_users == 0) {
  566. dev_dbg(va_priv->dev, "%s: reset_swr: %d\n",
  567. __func__, va_priv->reset_swr);
  568. if (va_priv->reset_swr)
  569. regmap_update_bits(regmap,
  570. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  571. 0x02, 0x02);
  572. regmap_update_bits(regmap,
  573. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  574. 0x01, 0x01);
  575. if (va_priv->reset_swr)
  576. regmap_update_bits(regmap,
  577. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  578. 0x02, 0x00);
  579. va_priv->reset_swr = false;
  580. }
  581. if (!clk_tx_ret)
  582. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  583. TX_CORE_CLK,
  584. TX_CORE_CLK,
  585. false);
  586. va_priv->swr_clk_users++;
  587. } else {
  588. if (va_priv->swr_clk_users <= 0) {
  589. dev_err_ratelimited(va_priv->dev,
  590. "va swrm clock users already 0\n");
  591. va_priv->swr_clk_users = 0;
  592. return 0;
  593. }
  594. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  595. TX_CORE_CLK,
  596. TX_CORE_CLK,
  597. true);
  598. va_priv->swr_clk_users--;
  599. if (va_priv->swr_clk_users == 0)
  600. regmap_update_bits(regmap,
  601. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  602. 0x01, 0x00);
  603. if (clk_type == VA_MCLK)
  604. va_macro_mclk_enable(va_priv, 0, true);
  605. if (clk_type == TX_MCLK) {
  606. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  607. false);
  608. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  609. TX_CORE_CLK,
  610. TX_CORE_CLK,
  611. false);
  612. if (ret < 0) {
  613. dev_err_ratelimited(va_priv->dev,
  614. "%s: swr request clk failed\n",
  615. __func__);
  616. goto done;
  617. }
  618. }
  619. if (!clk_tx_ret)
  620. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  621. TX_CORE_CLK,
  622. TX_CORE_CLK,
  623. false);
  624. if (va_priv->swr_clk_users == 0)
  625. msm_cdc_pinctrl_select_sleep_state(
  626. va_priv->va_swr_gpio_p);
  627. }
  628. return 0;
  629. done:
  630. if (!clk_tx_ret)
  631. bolero_clk_rsc_request_clock(va_priv->dev,
  632. TX_CORE_CLK,
  633. TX_CORE_CLK,
  634. false);
  635. return ret;
  636. }
  637. static int va_macro_core_vote(void *handle, bool enable)
  638. {
  639. struct va_macro_priv *va_priv = (struct va_macro_priv *) handle;
  640. if (va_priv == NULL) {
  641. pr_err("%s: va priv data is NULL\n", __func__);
  642. return -EINVAL;
  643. }
  644. if (enable) {
  645. pm_runtime_get_sync(va_priv->dev);
  646. pm_runtime_put_autosuspend(va_priv->dev);
  647. pm_runtime_mark_last_busy(va_priv->dev);
  648. }
  649. if (bolero_check_core_votes(va_priv->dev))
  650. return 0;
  651. else
  652. return -EINVAL;
  653. }
  654. static int va_macro_swrm_clock(void *handle, bool enable)
  655. {
  656. struct va_macro_priv *va_priv = (struct va_macro_priv *) handle;
  657. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  658. int ret = 0;
  659. if (regmap == NULL) {
  660. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  661. return -EINVAL;
  662. }
  663. mutex_lock(&va_priv->swr_clk_lock);
  664. dev_dbg(va_priv->dev,
  665. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  666. __func__, (enable ? "enable" : "disable"),
  667. va_priv->tx_swr_clk_cnt, va_priv->va_swr_clk_cnt);
  668. if (enable) {
  669. pm_runtime_get_sync(va_priv->dev);
  670. if (va_priv->va_swr_clk_cnt && !va_priv->tx_swr_clk_cnt) {
  671. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  672. VA_MCLK, enable);
  673. if (ret) {
  674. pm_runtime_mark_last_busy(va_priv->dev);
  675. pm_runtime_put_autosuspend(va_priv->dev);
  676. goto done;
  677. }
  678. va_priv->va_clk_status++;
  679. } else {
  680. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  681. TX_MCLK, enable);
  682. if (ret) {
  683. pm_runtime_mark_last_busy(va_priv->dev);
  684. pm_runtime_put_autosuspend(va_priv->dev);
  685. goto done;
  686. }
  687. va_priv->tx_clk_status++;
  688. }
  689. pm_runtime_mark_last_busy(va_priv->dev);
  690. pm_runtime_put_autosuspend(va_priv->dev);
  691. } else {
  692. if (va_priv->va_clk_status && !va_priv->tx_clk_status) {
  693. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  694. VA_MCLK, enable);
  695. if (ret)
  696. goto done;
  697. --va_priv->va_clk_status;
  698. } else if (!va_priv->va_clk_status && va_priv->tx_clk_status) {
  699. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  700. TX_MCLK, enable);
  701. if (ret)
  702. goto done;
  703. --va_priv->tx_clk_status;
  704. } else if (va_priv->va_clk_status && va_priv->tx_clk_status) {
  705. if (!va_priv->va_swr_clk_cnt && va_priv->tx_swr_clk_cnt) {
  706. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  707. VA_MCLK, enable);
  708. if (ret)
  709. goto done;
  710. --va_priv->va_clk_status;
  711. } else {
  712. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  713. TX_MCLK, enable);
  714. if (ret)
  715. goto done;
  716. --va_priv->tx_clk_status;
  717. }
  718. } else {
  719. dev_dbg(va_priv->dev,
  720. "%s: Both clocks are disabled\n", __func__);
  721. }
  722. }
  723. dev_dbg(va_priv->dev,
  724. "%s: swrm clock users %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  725. __func__, va_priv->swr_clk_users, va_priv->tx_clk_status,
  726. va_priv->va_clk_status);
  727. done:
  728. mutex_unlock(&va_priv->swr_clk_lock);
  729. return ret;
  730. }
  731. static bool is_amic_enabled(struct snd_soc_component *component, int decimator)
  732. {
  733. u16 adc_mux_reg = 0, adc_reg = 0;
  734. u16 adc_n = BOLERO_ADC_MAX;
  735. bool ret = false;
  736. struct device *va_dev = NULL;
  737. struct va_macro_priv *va_priv = NULL;
  738. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  739. return ret;
  740. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  741. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  742. if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
  743. if (va_priv->version == BOLERO_VERSION_2_1)
  744. return true;
  745. adc_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  746. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  747. adc_n = snd_soc_component_read32(component, adc_reg) &
  748. VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  749. if (adc_n < BOLERO_ADC_MAX)
  750. return true;
  751. }
  752. return ret;
  753. }
  754. static void va_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  755. {
  756. struct delayed_work *hpf_delayed_work;
  757. struct hpf_work *hpf_work;
  758. struct va_macro_priv *va_priv;
  759. struct snd_soc_component *component;
  760. u16 dec_cfg_reg, hpf_gate_reg;
  761. u8 hpf_cut_off_freq;
  762. u16 adc_reg = 0, adc_n = 0;
  763. hpf_delayed_work = to_delayed_work(work);
  764. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  765. va_priv = hpf_work->va_priv;
  766. component = va_priv->component;
  767. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  768. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  769. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  770. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  771. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  772. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  773. __func__, hpf_work->decimator, hpf_cut_off_freq);
  774. if (is_amic_enabled(component, hpf_work->decimator)) {
  775. adc_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  776. VA_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  777. adc_n = snd_soc_component_read32(component, adc_reg) &
  778. VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  779. /* analog mic clear TX hold */
  780. bolero_clear_amic_tx_hold(component->dev, adc_n);
  781. snd_soc_component_update_bits(component,
  782. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  783. hpf_cut_off_freq << 5);
  784. snd_soc_component_update_bits(component, hpf_gate_reg,
  785. 0x03, 0x02);
  786. /* Minimum 1 clk cycle delay is required as per HW spec */
  787. usleep_range(1000, 1010);
  788. snd_soc_component_update_bits(component, hpf_gate_reg,
  789. 0x03, 0x01);
  790. } else {
  791. snd_soc_component_update_bits(component,
  792. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  793. hpf_cut_off_freq << 5);
  794. snd_soc_component_update_bits(component, hpf_gate_reg,
  795. 0x02, 0x02);
  796. /* Minimum 1 clk cycle delay is required as per HW spec */
  797. usleep_range(1000, 1010);
  798. snd_soc_component_update_bits(component, hpf_gate_reg,
  799. 0x02, 0x00);
  800. }
  801. }
  802. static void va_macro_mute_update_callback(struct work_struct *work)
  803. {
  804. struct va_mute_work *va_mute_dwork;
  805. struct snd_soc_component *component = NULL;
  806. struct va_macro_priv *va_priv;
  807. struct delayed_work *delayed_work;
  808. u16 tx_vol_ctl_reg, decimator;
  809. delayed_work = to_delayed_work(work);
  810. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  811. va_priv = va_mute_dwork->va_priv;
  812. component = va_priv->component;
  813. decimator = va_mute_dwork->decimator;
  814. tx_vol_ctl_reg =
  815. BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  816. VA_MACRO_TX_PATH_OFFSET * decimator;
  817. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  818. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  819. __func__, decimator);
  820. }
  821. static int va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  822. struct snd_ctl_elem_value *ucontrol)
  823. {
  824. struct snd_soc_dapm_widget *widget =
  825. snd_soc_dapm_kcontrol_widget(kcontrol);
  826. struct snd_soc_component *component =
  827. snd_soc_dapm_to_component(widget->dapm);
  828. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  829. unsigned int val;
  830. u16 mic_sel_reg, dmic_clk_reg;
  831. struct device *va_dev = NULL;
  832. struct va_macro_priv *va_priv = NULL;
  833. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  834. return -EINVAL;
  835. val = ucontrol->value.enumerated.item[0];
  836. if (val > e->items - 1)
  837. return -EINVAL;
  838. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  839. widget->name, val);
  840. switch (e->reg) {
  841. case BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  842. mic_sel_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0;
  843. break;
  844. case BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  845. mic_sel_reg = BOLERO_CDC_VA_TX1_TX_PATH_CFG0;
  846. break;
  847. case BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  848. mic_sel_reg = BOLERO_CDC_VA_TX2_TX_PATH_CFG0;
  849. break;
  850. case BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  851. mic_sel_reg = BOLERO_CDC_VA_TX3_TX_PATH_CFG0;
  852. break;
  853. case BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0:
  854. mic_sel_reg = BOLERO_CDC_VA_TX4_TX_PATH_CFG0;
  855. break;
  856. case BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0:
  857. mic_sel_reg = BOLERO_CDC_VA_TX5_TX_PATH_CFG0;
  858. break;
  859. case BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0:
  860. mic_sel_reg = BOLERO_CDC_VA_TX6_TX_PATH_CFG0;
  861. break;
  862. case BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0:
  863. mic_sel_reg = BOLERO_CDC_VA_TX7_TX_PATH_CFG0;
  864. break;
  865. default:
  866. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  867. __func__, e->reg);
  868. return -EINVAL;
  869. }
  870. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  871. if (val != 0) {
  872. if (val < 5) {
  873. snd_soc_component_update_bits(component,
  874. mic_sel_reg,
  875. 1 << 7, 0x0 << 7);
  876. } else {
  877. snd_soc_component_update_bits(component,
  878. mic_sel_reg,
  879. 1 << 7, 0x1 << 7);
  880. snd_soc_component_update_bits(component,
  881. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  882. 0x80, 0x00);
  883. dmic_clk_reg =
  884. BOLERO_CDC_TX_TOP_CSR_SWR_DMIC0_CTL +
  885. ((val - 5)/2) * 4;
  886. snd_soc_component_update_bits(component,
  887. dmic_clk_reg,
  888. 0x0E, va_priv->dmic_clk_div << 0x1);
  889. }
  890. }
  891. } else {
  892. /* DMIC selected */
  893. if (val != 0)
  894. snd_soc_component_update_bits(component, mic_sel_reg,
  895. 1 << 7, 1 << 7);
  896. }
  897. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  898. }
  899. static int va_macro_lpi_get(struct snd_kcontrol *kcontrol,
  900. struct snd_ctl_elem_value *ucontrol)
  901. {
  902. struct snd_soc_component *component =
  903. snd_soc_kcontrol_component(kcontrol);
  904. struct device *va_dev = NULL;
  905. struct va_macro_priv *va_priv = NULL;
  906. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  907. return -EINVAL;
  908. ucontrol->value.integer.value[0] = va_priv->lpi_enable;
  909. return 0;
  910. }
  911. static int va_macro_lpi_put(struct snd_kcontrol *kcontrol,
  912. struct snd_ctl_elem_value *ucontrol)
  913. {
  914. struct snd_soc_component *component =
  915. snd_soc_kcontrol_component(kcontrol);
  916. struct device *va_dev = NULL;
  917. struct va_macro_priv *va_priv = NULL;
  918. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  919. return -EINVAL;
  920. va_priv->lpi_enable = ucontrol->value.integer.value[0];
  921. return 0;
  922. }
  923. static int va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  924. struct snd_ctl_elem_value *ucontrol)
  925. {
  926. struct snd_soc_dapm_widget *widget =
  927. snd_soc_dapm_kcontrol_widget(kcontrol);
  928. struct snd_soc_component *component =
  929. snd_soc_dapm_to_component(widget->dapm);
  930. struct soc_multi_mixer_control *mixer =
  931. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  932. u32 dai_id = widget->shift;
  933. u32 dec_id = mixer->shift;
  934. struct device *va_dev = NULL;
  935. struct va_macro_priv *va_priv = NULL;
  936. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  937. return -EINVAL;
  938. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  939. ucontrol->value.integer.value[0] = 1;
  940. else
  941. ucontrol->value.integer.value[0] = 0;
  942. return 0;
  943. }
  944. static int va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  945. struct snd_ctl_elem_value *ucontrol)
  946. {
  947. struct snd_soc_dapm_widget *widget =
  948. snd_soc_dapm_kcontrol_widget(kcontrol);
  949. struct snd_soc_component *component =
  950. snd_soc_dapm_to_component(widget->dapm);
  951. struct snd_soc_dapm_update *update = NULL;
  952. struct soc_multi_mixer_control *mixer =
  953. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  954. u32 dai_id = widget->shift;
  955. u32 dec_id = mixer->shift;
  956. u32 enable = ucontrol->value.integer.value[0];
  957. struct device *va_dev = NULL;
  958. struct va_macro_priv *va_priv = NULL;
  959. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  960. return -EINVAL;
  961. if (enable) {
  962. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  963. va_priv->active_ch_cnt[dai_id]++;
  964. } else {
  965. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  966. va_priv->active_ch_cnt[dai_id]--;
  967. }
  968. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  969. return 0;
  970. }
  971. static int va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  972. struct snd_kcontrol *kcontrol, int event)
  973. {
  974. struct snd_soc_component *component =
  975. snd_soc_dapm_to_component(w->dapm);
  976. unsigned int dmic = 0;
  977. int ret = 0;
  978. char *wname;
  979. wname = strpbrk(w->name, "01234567");
  980. if (!wname) {
  981. dev_err(component->dev, "%s: widget not found\n", __func__);
  982. return -EINVAL;
  983. }
  984. ret = kstrtouint(wname, 10, &dmic);
  985. if (ret < 0) {
  986. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  987. __func__);
  988. return -EINVAL;
  989. }
  990. dev_dbg(component->dev, "%s: event %d DMIC%d\n",
  991. __func__, event, dmic);
  992. switch (event) {
  993. case SND_SOC_DAPM_PRE_PMU:
  994. bolero_dmic_clk_enable(component, dmic, DMIC_VA, true);
  995. break;
  996. case SND_SOC_DAPM_POST_PMD:
  997. bolero_dmic_clk_enable(component, dmic, DMIC_VA, false);
  998. break;
  999. }
  1000. return 0;
  1001. }
  1002. static int va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  1003. struct snd_kcontrol *kcontrol, int event)
  1004. {
  1005. struct snd_soc_component *component =
  1006. snd_soc_dapm_to_component(w->dapm);
  1007. unsigned int decimator;
  1008. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  1009. u16 tx_gain_ctl_reg;
  1010. u8 hpf_cut_off_freq;
  1011. u16 adc_mux_reg = 0;
  1012. struct device *va_dev = NULL;
  1013. struct va_macro_priv *va_priv = NULL;
  1014. int hpf_delay = BOLERO_CDC_VA_TX_DMIC_HPF_DELAY_MS;
  1015. int unmute_delay = BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  1016. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1017. return -EINVAL;
  1018. decimator = w->shift;
  1019. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  1020. w->name, decimator);
  1021. tx_vol_ctl_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  1022. VA_MACRO_TX_PATH_OFFSET * decimator;
  1023. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  1024. VA_MACRO_TX_PATH_OFFSET * decimator;
  1025. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  1026. VA_MACRO_TX_PATH_OFFSET * decimator;
  1027. tx_gain_ctl_reg = BOLERO_CDC_VA_TX0_TX_VOL_CTL +
  1028. VA_MACRO_TX_PATH_OFFSET * decimator;
  1029. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  1030. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  1031. switch (event) {
  1032. case SND_SOC_DAPM_PRE_PMU:
  1033. snd_soc_component_update_bits(component,
  1034. dec_cfg_reg, 0x06, va_priv->dec_mode[decimator] <<
  1035. VA_MACRO_ADC_MODE_CFG0_SHIFT);
  1036. /* Enable TX PGA Mute */
  1037. snd_soc_component_update_bits(component,
  1038. tx_vol_ctl_reg, 0x10, 0x10);
  1039. break;
  1040. case SND_SOC_DAPM_POST_PMU:
  1041. /* Enable TX CLK */
  1042. snd_soc_component_update_bits(component,
  1043. tx_vol_ctl_reg, 0x20, 0x20);
  1044. if (!is_amic_enabled(component, decimator)) {
  1045. snd_soc_component_update_bits(component,
  1046. hpf_gate_reg, 0x01, 0x00);
  1047. /*
  1048. * Minimum 1 clk cycle delay is required as per HW spec
  1049. */
  1050. usleep_range(1000, 1010);
  1051. }
  1052. hpf_cut_off_freq = (snd_soc_component_read32(
  1053. component, dec_cfg_reg) &
  1054. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  1055. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  1056. hpf_cut_off_freq;
  1057. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1058. snd_soc_component_update_bits(component, dec_cfg_reg,
  1059. TX_HPF_CUT_OFF_FREQ_MASK,
  1060. CF_MIN_3DB_150HZ << 5);
  1061. }
  1062. if (is_amic_enabled(component, decimator) < BOLERO_ADC_MAX) {
  1063. hpf_delay = BOLERO_CDC_VA_TX_AMIC_HPF_DELAY_MS;
  1064. unmute_delay = BOLERO_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS;
  1065. if (va_tx_unmute_delay < unmute_delay)
  1066. va_tx_unmute_delay = unmute_delay;
  1067. }
  1068. snd_soc_component_update_bits(component,
  1069. hpf_gate_reg, 0x03, 0x02);
  1070. if (!is_amic_enabled(component, decimator))
  1071. snd_soc_component_update_bits(component,
  1072. hpf_gate_reg, 0x03, 0x00);
  1073. /*
  1074. * Minimum 1 clk cycle delay is required as per HW spec
  1075. */
  1076. usleep_range(1000, 1010);
  1077. snd_soc_component_update_bits(component,
  1078. hpf_gate_reg, 0x03, 0x01);
  1079. /*
  1080. * 6ms delay is required as per HW spec
  1081. */
  1082. usleep_range(6000, 6010);
  1083. /* schedule work queue to Remove Mute */
  1084. queue_delayed_work(system_freezable_wq,
  1085. &va_priv->va_mute_dwork[decimator].dwork,
  1086. msecs_to_jiffies(va_tx_unmute_delay));
  1087. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  1088. CF_MIN_3DB_150HZ)
  1089. queue_delayed_work(system_freezable_wq,
  1090. &va_priv->va_hpf_work[decimator].dwork,
  1091. msecs_to_jiffies(hpf_delay));
  1092. /* apply gain after decimator is enabled */
  1093. snd_soc_component_write(component, tx_gain_ctl_reg,
  1094. snd_soc_component_read32(component, tx_gain_ctl_reg));
  1095. if (va_priv->version == BOLERO_VERSION_2_0) {
  1096. if (snd_soc_component_read32(component, adc_mux_reg)
  1097. & SWR_MIC) {
  1098. snd_soc_component_update_bits(component,
  1099. BOLERO_CDC_TX_TOP_CSR_SWR_CTRL,
  1100. 0x01, 0x01);
  1101. snd_soc_component_update_bits(component,
  1102. BOLERO_CDC_TX_TOP_CSR_SWR_MIC0_CTL,
  1103. 0x0E, 0x0C);
  1104. snd_soc_component_update_bits(component,
  1105. BOLERO_CDC_TX_TOP_CSR_SWR_MIC1_CTL,
  1106. 0x0E, 0x0C);
  1107. snd_soc_component_update_bits(component,
  1108. BOLERO_CDC_TX_TOP_CSR_SWR_MIC2_CTL,
  1109. 0x0E, 0x00);
  1110. snd_soc_component_update_bits(component,
  1111. BOLERO_CDC_TX_TOP_CSR_SWR_MIC3_CTL,
  1112. 0x0E, 0x00);
  1113. snd_soc_component_update_bits(component,
  1114. BOLERO_CDC_TX_TOP_CSR_SWR_MIC4_CTL,
  1115. 0x0E, 0x00);
  1116. snd_soc_component_update_bits(component,
  1117. BOLERO_CDC_TX_TOP_CSR_SWR_MIC5_CTL,
  1118. 0x0E, 0x00);
  1119. }
  1120. }
  1121. break;
  1122. case SND_SOC_DAPM_PRE_PMD:
  1123. hpf_cut_off_freq =
  1124. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  1125. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1126. 0x10, 0x10);
  1127. if (cancel_delayed_work_sync(
  1128. &va_priv->va_hpf_work[decimator].dwork)) {
  1129. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1130. snd_soc_component_update_bits(component,
  1131. dec_cfg_reg,
  1132. TX_HPF_CUT_OFF_FREQ_MASK,
  1133. hpf_cut_off_freq << 5);
  1134. if (is_amic_enabled(component, decimator))
  1135. snd_soc_component_update_bits(component,
  1136. hpf_gate_reg,
  1137. 0x03, 0x02);
  1138. else
  1139. snd_soc_component_update_bits(component,
  1140. hpf_gate_reg,
  1141. 0x03, 0x03);
  1142. /*
  1143. * Minimum 1 clk cycle delay is required
  1144. * as per HW spec
  1145. */
  1146. usleep_range(1000, 1010);
  1147. snd_soc_component_update_bits(component,
  1148. hpf_gate_reg,
  1149. 0x03, 0x01);
  1150. }
  1151. }
  1152. cancel_delayed_work_sync(
  1153. &va_priv->va_mute_dwork[decimator].dwork);
  1154. if (va_priv->version == BOLERO_VERSION_2_0) {
  1155. if (snd_soc_component_read32(component, adc_mux_reg)
  1156. & SWR_MIC)
  1157. snd_soc_component_update_bits(component,
  1158. BOLERO_CDC_TX_TOP_CSR_SWR_CTRL,
  1159. 0x01, 0x00);
  1160. }
  1161. break;
  1162. case SND_SOC_DAPM_POST_PMD:
  1163. /* Disable TX CLK */
  1164. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1165. 0x20, 0x00);
  1166. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1167. 0x10, 0x00);
  1168. break;
  1169. }
  1170. return 0;
  1171. }
  1172. static int va_macro_enable_tx(struct snd_soc_dapm_widget *w,
  1173. struct snd_kcontrol *kcontrol, int event)
  1174. {
  1175. struct snd_soc_component *component =
  1176. snd_soc_dapm_to_component(w->dapm);
  1177. struct device *va_dev = NULL;
  1178. struct va_macro_priv *va_priv = NULL;
  1179. int ret = 0;
  1180. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1181. return -EINVAL;
  1182. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  1183. switch (event) {
  1184. case SND_SOC_DAPM_POST_PMU:
  1185. if (va_priv->tx_clk_status > 0) {
  1186. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1187. va_priv->default_clk_id,
  1188. TX_CORE_CLK,
  1189. false);
  1190. va_priv->tx_clk_status--;
  1191. }
  1192. break;
  1193. case SND_SOC_DAPM_PRE_PMD:
  1194. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1195. va_priv->default_clk_id,
  1196. TX_CORE_CLK,
  1197. true);
  1198. if (!ret)
  1199. va_priv->tx_clk_status++;
  1200. break;
  1201. default:
  1202. dev_err(va_priv->dev,
  1203. "%s: invalid DAPM event %d\n", __func__, event);
  1204. ret = -EINVAL;
  1205. break;
  1206. }
  1207. return ret;
  1208. }
  1209. static int va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  1210. struct snd_kcontrol *kcontrol, int event)
  1211. {
  1212. struct snd_soc_component *component =
  1213. snd_soc_dapm_to_component(w->dapm);
  1214. struct device *va_dev = NULL;
  1215. struct va_macro_priv *va_priv = NULL;
  1216. int ret = 0;
  1217. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1218. return -EINVAL;
  1219. if (!va_priv->micb_supply) {
  1220. dev_err(va_dev,
  1221. "%s:regulator not provided in dtsi\n", __func__);
  1222. return -EINVAL;
  1223. }
  1224. switch (event) {
  1225. case SND_SOC_DAPM_PRE_PMU:
  1226. if (va_priv->micb_users++ > 0)
  1227. return 0;
  1228. ret = regulator_set_voltage(va_priv->micb_supply,
  1229. va_priv->micb_voltage,
  1230. va_priv->micb_voltage);
  1231. if (ret) {
  1232. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  1233. __func__, ret);
  1234. return ret;
  1235. }
  1236. ret = regulator_set_load(va_priv->micb_supply,
  1237. va_priv->micb_current);
  1238. if (ret) {
  1239. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  1240. __func__, ret);
  1241. return ret;
  1242. }
  1243. ret = regulator_enable(va_priv->micb_supply);
  1244. if (ret) {
  1245. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  1246. __func__, ret);
  1247. return ret;
  1248. }
  1249. break;
  1250. case SND_SOC_DAPM_POST_PMD:
  1251. if (--va_priv->micb_users > 0)
  1252. return 0;
  1253. if (va_priv->micb_users < 0) {
  1254. va_priv->micb_users = 0;
  1255. dev_dbg(va_dev, "%s: regulator already disabled\n",
  1256. __func__);
  1257. return 0;
  1258. }
  1259. ret = regulator_disable(va_priv->micb_supply);
  1260. if (ret) {
  1261. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  1262. __func__, ret);
  1263. return ret;
  1264. }
  1265. regulator_set_voltage(va_priv->micb_supply, 0,
  1266. va_priv->micb_voltage);
  1267. regulator_set_load(va_priv->micb_supply, 0);
  1268. break;
  1269. }
  1270. return 0;
  1271. }
  1272. static inline int va_macro_path_get(const char *wname,
  1273. unsigned int *path_num)
  1274. {
  1275. int ret = 0;
  1276. char *widget_name = NULL;
  1277. char *w_name = NULL;
  1278. char *path_num_char = NULL;
  1279. char *path_name = NULL;
  1280. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  1281. if (!widget_name)
  1282. return -EINVAL;
  1283. w_name = widget_name;
  1284. path_name = strsep(&widget_name, " ");
  1285. if (!path_name) {
  1286. pr_err("%s: Invalid widget name = %s\n",
  1287. __func__, widget_name);
  1288. ret = -EINVAL;
  1289. goto err;
  1290. }
  1291. path_num_char = strpbrk(path_name, "01234567");
  1292. if (!path_num_char) {
  1293. pr_err("%s: va path index not found\n",
  1294. __func__);
  1295. ret = -EINVAL;
  1296. goto err;
  1297. }
  1298. ret = kstrtouint(path_num_char, 10, path_num);
  1299. if (ret < 0)
  1300. pr_err("%s: Invalid tx path = %s\n",
  1301. __func__, w_name);
  1302. err:
  1303. kfree(w_name);
  1304. return ret;
  1305. }
  1306. static int va_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  1307. struct snd_ctl_elem_value *ucontrol)
  1308. {
  1309. struct snd_soc_component *component =
  1310. snd_soc_kcontrol_component(kcontrol);
  1311. struct va_macro_priv *priv = NULL;
  1312. struct device *va_dev = NULL;
  1313. int ret = 0;
  1314. int path = 0;
  1315. if (!va_macro_get_data(component, &va_dev, &priv, __func__))
  1316. return -EINVAL;
  1317. ret = va_macro_path_get(kcontrol->id.name, &path);
  1318. if (ret)
  1319. return ret;
  1320. ucontrol->value.integer.value[0] = priv->dec_mode[path];
  1321. return 0;
  1322. }
  1323. static int va_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  1324. struct snd_ctl_elem_value *ucontrol)
  1325. {
  1326. struct snd_soc_component *component =
  1327. snd_soc_kcontrol_component(kcontrol);
  1328. struct va_macro_priv *priv = NULL;
  1329. struct device *va_dev = NULL;
  1330. int value = ucontrol->value.integer.value[0];
  1331. int ret = 0;
  1332. int path = 0;
  1333. if (!va_macro_get_data(component, &va_dev, &priv, __func__))
  1334. return -EINVAL;
  1335. ret = va_macro_path_get(kcontrol->id.name, &path);
  1336. if (ret)
  1337. return ret;
  1338. priv->dec_mode[path] = value;
  1339. return 0;
  1340. }
  1341. static int va_macro_hw_params(struct snd_pcm_substream *substream,
  1342. struct snd_pcm_hw_params *params,
  1343. struct snd_soc_dai *dai)
  1344. {
  1345. int tx_fs_rate = -EINVAL;
  1346. struct snd_soc_component *component = dai->component;
  1347. u32 decimator, sample_rate;
  1348. u16 tx_fs_reg = 0;
  1349. struct device *va_dev = NULL;
  1350. struct va_macro_priv *va_priv = NULL;
  1351. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1352. return -EINVAL;
  1353. dev_dbg(va_dev,
  1354. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  1355. dai->name, dai->id, params_rate(params),
  1356. params_channels(params));
  1357. sample_rate = params_rate(params);
  1358. switch (sample_rate) {
  1359. case 8000:
  1360. tx_fs_rate = 0;
  1361. break;
  1362. case 16000:
  1363. tx_fs_rate = 1;
  1364. break;
  1365. case 32000:
  1366. tx_fs_rate = 3;
  1367. break;
  1368. case 48000:
  1369. tx_fs_rate = 4;
  1370. break;
  1371. case 96000:
  1372. tx_fs_rate = 5;
  1373. break;
  1374. case 192000:
  1375. tx_fs_rate = 6;
  1376. break;
  1377. case 384000:
  1378. tx_fs_rate = 7;
  1379. break;
  1380. default:
  1381. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  1382. __func__, params_rate(params));
  1383. return -EINVAL;
  1384. }
  1385. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  1386. VA_MACRO_DEC_MAX) {
  1387. if (decimator >= 0) {
  1388. tx_fs_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  1389. VA_MACRO_TX_PATH_OFFSET * decimator;
  1390. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  1391. __func__, decimator, sample_rate);
  1392. snd_soc_component_update_bits(component, tx_fs_reg,
  1393. 0x0F, tx_fs_rate);
  1394. } else {
  1395. dev_err(va_dev,
  1396. "%s: ERROR: Invalid decimator: %d\n",
  1397. __func__, decimator);
  1398. return -EINVAL;
  1399. }
  1400. }
  1401. return 0;
  1402. }
  1403. static int va_macro_get_channel_map(struct snd_soc_dai *dai,
  1404. unsigned int *tx_num, unsigned int *tx_slot,
  1405. unsigned int *rx_num, unsigned int *rx_slot)
  1406. {
  1407. struct snd_soc_component *component = dai->component;
  1408. struct device *va_dev = NULL;
  1409. struct va_macro_priv *va_priv = NULL;
  1410. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1411. return -EINVAL;
  1412. switch (dai->id) {
  1413. case VA_MACRO_AIF1_CAP:
  1414. case VA_MACRO_AIF2_CAP:
  1415. case VA_MACRO_AIF3_CAP:
  1416. *tx_slot = va_priv->active_ch_mask[dai->id];
  1417. *tx_num = va_priv->active_ch_cnt[dai->id];
  1418. break;
  1419. default:
  1420. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  1421. break;
  1422. }
  1423. return 0;
  1424. }
  1425. static struct snd_soc_dai_ops va_macro_dai_ops = {
  1426. .hw_params = va_macro_hw_params,
  1427. .get_channel_map = va_macro_get_channel_map,
  1428. };
  1429. static struct snd_soc_dai_driver va_macro_dai[] = {
  1430. {
  1431. .name = "va_macro_tx1",
  1432. .id = VA_MACRO_AIF1_CAP,
  1433. .capture = {
  1434. .stream_name = "VA_AIF1 Capture",
  1435. .rates = VA_MACRO_RATES,
  1436. .formats = VA_MACRO_FORMATS,
  1437. .rate_max = 192000,
  1438. .rate_min = 8000,
  1439. .channels_min = 1,
  1440. .channels_max = 8,
  1441. },
  1442. .ops = &va_macro_dai_ops,
  1443. },
  1444. {
  1445. .name = "va_macro_tx2",
  1446. .id = VA_MACRO_AIF2_CAP,
  1447. .capture = {
  1448. .stream_name = "VA_AIF2 Capture",
  1449. .rates = VA_MACRO_RATES,
  1450. .formats = VA_MACRO_FORMATS,
  1451. .rate_max = 192000,
  1452. .rate_min = 8000,
  1453. .channels_min = 1,
  1454. .channels_max = 8,
  1455. },
  1456. .ops = &va_macro_dai_ops,
  1457. },
  1458. {
  1459. .name = "va_macro_tx3",
  1460. .id = VA_MACRO_AIF3_CAP,
  1461. .capture = {
  1462. .stream_name = "VA_AIF3 Capture",
  1463. .rates = VA_MACRO_RATES,
  1464. .formats = VA_MACRO_FORMATS,
  1465. .rate_max = 192000,
  1466. .rate_min = 8000,
  1467. .channels_min = 1,
  1468. .channels_max = 8,
  1469. },
  1470. .ops = &va_macro_dai_ops,
  1471. },
  1472. };
  1473. #define STRING(name) #name
  1474. #define VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1475. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1476. static const struct snd_kcontrol_new name##_mux = \
  1477. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1478. #define VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1479. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1480. static const struct snd_kcontrol_new name##_mux = \
  1481. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1482. #define VA_MACRO_DAPM_MUX(name, shift, kctl) \
  1483. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1484. static const char * const adc_mux_text[] = {
  1485. "MSM_DMIC", "SWR_MIC"
  1486. };
  1487. VA_MACRO_DAPM_ENUM(va_dec0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  1488. 0, adc_mux_text);
  1489. VA_MACRO_DAPM_ENUM(va_dec1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  1490. 0, adc_mux_text);
  1491. VA_MACRO_DAPM_ENUM(va_dec2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  1492. 0, adc_mux_text);
  1493. VA_MACRO_DAPM_ENUM(va_dec3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  1494. 0, adc_mux_text);
  1495. VA_MACRO_DAPM_ENUM(va_dec4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG1,
  1496. 0, adc_mux_text);
  1497. VA_MACRO_DAPM_ENUM(va_dec5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG1,
  1498. 0, adc_mux_text);
  1499. VA_MACRO_DAPM_ENUM(va_dec6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG1,
  1500. 0, adc_mux_text);
  1501. VA_MACRO_DAPM_ENUM(va_dec7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG1,
  1502. 0, adc_mux_text);
  1503. static const char * const dmic_mux_text[] = {
  1504. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1505. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1506. };
  1507. VA_MACRO_DAPM_ENUM_EXT(va_dmic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1508. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1509. va_macro_put_dec_enum);
  1510. VA_MACRO_DAPM_ENUM_EXT(va_dmic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1511. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1512. va_macro_put_dec_enum);
  1513. VA_MACRO_DAPM_ENUM_EXT(va_dmic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1514. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1515. va_macro_put_dec_enum);
  1516. VA_MACRO_DAPM_ENUM_EXT(va_dmic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1517. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1518. va_macro_put_dec_enum);
  1519. VA_MACRO_DAPM_ENUM_EXT(va_dmic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1520. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1521. va_macro_put_dec_enum);
  1522. VA_MACRO_DAPM_ENUM_EXT(va_dmic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1523. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1524. va_macro_put_dec_enum);
  1525. VA_MACRO_DAPM_ENUM_EXT(va_dmic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1526. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1527. va_macro_put_dec_enum);
  1528. VA_MACRO_DAPM_ENUM_EXT(va_dmic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1529. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1530. va_macro_put_dec_enum);
  1531. static const char * const smic_mux_text[] = {
  1532. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3",
  1533. "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
  1534. "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  1535. };
  1536. VA_MACRO_DAPM_ENUM_EXT(va_smic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1537. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1538. va_macro_put_dec_enum);
  1539. VA_MACRO_DAPM_ENUM_EXT(va_smic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1540. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1541. va_macro_put_dec_enum);
  1542. VA_MACRO_DAPM_ENUM_EXT(va_smic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1543. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1544. va_macro_put_dec_enum);
  1545. VA_MACRO_DAPM_ENUM_EXT(va_smic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1546. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1547. va_macro_put_dec_enum);
  1548. VA_MACRO_DAPM_ENUM_EXT(va_smic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1549. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1550. va_macro_put_dec_enum);
  1551. VA_MACRO_DAPM_ENUM_EXT(va_smic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1552. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1553. va_macro_put_dec_enum);
  1554. VA_MACRO_DAPM_ENUM_EXT(va_smic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1555. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1556. va_macro_put_dec_enum);
  1557. VA_MACRO_DAPM_ENUM_EXT(va_smic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1558. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1559. va_macro_put_dec_enum);
  1560. static const char * const smic_mux_text_v2[] = {
  1561. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1562. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1563. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1564. };
  1565. VA_MACRO_DAPM_ENUM_EXT(va_smic0_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1566. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1567. va_macro_put_dec_enum);
  1568. VA_MACRO_DAPM_ENUM_EXT(va_smic1_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1569. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1570. va_macro_put_dec_enum);
  1571. VA_MACRO_DAPM_ENUM_EXT(va_smic2_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1572. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1573. va_macro_put_dec_enum);
  1574. VA_MACRO_DAPM_ENUM_EXT(va_smic3_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1575. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1576. va_macro_put_dec_enum);
  1577. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  1578. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1579. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1580. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1581. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1582. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1583. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1584. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1585. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1586. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1587. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1588. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1589. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1590. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1591. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1592. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1593. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1594. };
  1595. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  1596. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1597. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1598. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1599. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1600. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1601. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1602. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1603. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1604. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1605. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1606. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1607. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1608. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1609. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1610. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1611. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1612. };
  1613. static const struct snd_kcontrol_new va_aif3_cap_mixer[] = {
  1614. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1615. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1616. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1617. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1618. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1619. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1620. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1621. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1622. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1623. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1624. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1625. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1626. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1627. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1628. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1629. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1630. };
  1631. static const struct snd_kcontrol_new va_aif1_cap_mixer_v2[] = {
  1632. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1633. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1634. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1635. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1636. };
  1637. static const struct snd_kcontrol_new va_aif2_cap_mixer_v2[] = {
  1638. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1639. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1640. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1641. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1642. };
  1643. static const struct snd_kcontrol_new va_aif3_cap_mixer_v2[] = {
  1644. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1645. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1646. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1647. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1648. };
  1649. static const struct snd_kcontrol_new va_aif1_cap_mixer_v3[] = {
  1650. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1651. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1652. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1653. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1654. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1655. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1656. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1657. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1658. };
  1659. static const struct snd_kcontrol_new va_aif2_cap_mixer_v3[] = {
  1660. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1661. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1662. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1663. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1664. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1665. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1666. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1667. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1668. };
  1669. static const struct snd_kcontrol_new va_aif3_cap_mixer_v3[] = {
  1670. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1671. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1672. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1673. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1674. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1675. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1676. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1677. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1678. };
  1679. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_common[] = {
  1680. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1681. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1682. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1683. SND_SOC_DAPM_PRE_PMD),
  1684. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1685. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1686. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1687. SND_SOC_DAPM_PRE_PMD),
  1688. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1689. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1690. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1691. SND_SOC_DAPM_PRE_PMD),
  1692. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1693. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1694. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0_v2),
  1695. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1_v2),
  1696. SND_SOC_DAPM_INPUT("VA SWR_INPUT"),
  1697. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1698. va_macro_enable_micbias,
  1699. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1700. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1701. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1702. SND_SOC_DAPM_POST_PMD),
  1703. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1704. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1705. SND_SOC_DAPM_POST_PMD),
  1706. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1707. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1708. SND_SOC_DAPM_POST_PMD),
  1709. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1710. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1711. SND_SOC_DAPM_POST_PMD),
  1712. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1713. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1714. SND_SOC_DAPM_POST_PMD),
  1715. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1716. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1717. SND_SOC_DAPM_POST_PMD),
  1718. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1719. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1720. SND_SOC_DAPM_POST_PMD),
  1721. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1722. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1723. SND_SOC_DAPM_POST_PMD),
  1724. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1725. &va_dec0_mux, va_macro_enable_dec,
  1726. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1727. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1728. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1729. &va_dec1_mux, va_macro_enable_dec,
  1730. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1731. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1732. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1733. va_macro_mclk_event,
  1734. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1735. };
  1736. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v2[] = {
  1737. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1738. VA_MACRO_AIF1_CAP, 0,
  1739. va_aif1_cap_mixer_v2, ARRAY_SIZE(va_aif1_cap_mixer_v2)),
  1740. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1741. VA_MACRO_AIF2_CAP, 0,
  1742. va_aif2_cap_mixer_v2, ARRAY_SIZE(va_aif2_cap_mixer_v2)),
  1743. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1744. VA_MACRO_AIF3_CAP, 0,
  1745. va_aif3_cap_mixer_v2, ARRAY_SIZE(va_aif3_cap_mixer_v2)),
  1746. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1747. va_macro_swr_pwr_event_v2,
  1748. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1749. SND_SOC_DAPM_SUPPLY_S("VA_TX_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1750. va_macro_tx_swr_clk_event_v2,
  1751. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1752. SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1753. va_macro_swr_clk_event_v2,
  1754. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1755. };
  1756. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v3[] = {
  1757. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1758. VA_MACRO_AIF1_CAP, 0,
  1759. va_aif1_cap_mixer_v3, ARRAY_SIZE(va_aif1_cap_mixer_v3)),
  1760. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1761. VA_MACRO_AIF2_CAP, 0,
  1762. va_aif2_cap_mixer_v3, ARRAY_SIZE(va_aif2_cap_mixer_v3)),
  1763. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1764. VA_MACRO_AIF3_CAP, 0,
  1765. va_aif3_cap_mixer_v3, ARRAY_SIZE(va_aif3_cap_mixer_v3)),
  1766. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1767. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1768. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2_v3),
  1769. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3_v3),
  1770. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1771. &va_dec2_mux, va_macro_enable_dec,
  1772. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1773. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1774. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1775. &va_dec3_mux, va_macro_enable_dec,
  1776. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1777. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1778. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1779. va_macro_swr_pwr_event,
  1780. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1781. };
  1782. static const struct snd_soc_dapm_widget va_macro_dapm_widgets[] = {
  1783. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1784. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1785. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1786. SND_SOC_DAPM_PRE_PMD),
  1787. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1788. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1789. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1790. SND_SOC_DAPM_PRE_PMD),
  1791. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1792. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1793. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1794. SND_SOC_DAPM_PRE_PMD),
  1795. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1796. VA_MACRO_AIF1_CAP, 0,
  1797. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  1798. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1799. VA_MACRO_AIF2_CAP, 0,
  1800. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  1801. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1802. VA_MACRO_AIF3_CAP, 0,
  1803. va_aif3_cap_mixer, ARRAY_SIZE(va_aif3_cap_mixer)),
  1804. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1805. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1806. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1807. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1808. VA_MACRO_DAPM_MUX("VA DMIC MUX4", 0, va_dmic4),
  1809. VA_MACRO_DAPM_MUX("VA DMIC MUX5", 0, va_dmic5),
  1810. VA_MACRO_DAPM_MUX("VA DMIC MUX6", 0, va_dmic6),
  1811. VA_MACRO_DAPM_MUX("VA DMIC MUX7", 0, va_dmic7),
  1812. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  1813. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  1814. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  1815. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  1816. VA_MACRO_DAPM_MUX("VA SMIC MUX4", 0, va_smic4),
  1817. VA_MACRO_DAPM_MUX("VA SMIC MUX5", 0, va_smic5),
  1818. VA_MACRO_DAPM_MUX("VA SMIC MUX6", 0, va_smic6),
  1819. VA_MACRO_DAPM_MUX("VA SMIC MUX7", 0, va_smic7),
  1820. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1821. va_macro_enable_micbias,
  1822. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1823. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1824. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1825. SND_SOC_DAPM_POST_PMD),
  1826. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1827. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1828. SND_SOC_DAPM_POST_PMD),
  1829. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1830. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1831. SND_SOC_DAPM_POST_PMD),
  1832. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1833. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1834. SND_SOC_DAPM_POST_PMD),
  1835. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1836. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1837. SND_SOC_DAPM_POST_PMD),
  1838. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1839. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1840. SND_SOC_DAPM_POST_PMD),
  1841. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1842. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1843. SND_SOC_DAPM_POST_PMD),
  1844. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1845. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1846. SND_SOC_DAPM_POST_PMD),
  1847. SND_SOC_DAPM_INPUT("VA SWR_ADC0"),
  1848. SND_SOC_DAPM_INPUT("VA SWR_ADC1"),
  1849. SND_SOC_DAPM_INPUT("VA SWR_ADC2"),
  1850. SND_SOC_DAPM_INPUT("VA SWR_ADC3"),
  1851. SND_SOC_DAPM_INPUT("VA SWR_MIC0"),
  1852. SND_SOC_DAPM_INPUT("VA SWR_MIC1"),
  1853. SND_SOC_DAPM_INPUT("VA SWR_MIC2"),
  1854. SND_SOC_DAPM_INPUT("VA SWR_MIC3"),
  1855. SND_SOC_DAPM_INPUT("VA SWR_MIC4"),
  1856. SND_SOC_DAPM_INPUT("VA SWR_MIC5"),
  1857. SND_SOC_DAPM_INPUT("VA SWR_MIC6"),
  1858. SND_SOC_DAPM_INPUT("VA SWR_MIC7"),
  1859. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1860. &va_dec0_mux, va_macro_enable_dec,
  1861. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1862. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1863. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1864. &va_dec1_mux, va_macro_enable_dec,
  1865. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1866. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1867. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1868. &va_dec2_mux, va_macro_enable_dec,
  1869. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1870. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1871. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1872. &va_dec3_mux, va_macro_enable_dec,
  1873. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1874. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1875. SND_SOC_DAPM_MUX_E("VA DEC4 MUX", SND_SOC_NOPM, VA_MACRO_DEC4, 0,
  1876. &va_dec4_mux, va_macro_enable_dec,
  1877. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1878. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1879. SND_SOC_DAPM_MUX_E("VA DEC5 MUX", SND_SOC_NOPM, VA_MACRO_DEC5, 0,
  1880. &va_dec5_mux, va_macro_enable_dec,
  1881. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1882. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1883. SND_SOC_DAPM_MUX_E("VA DEC6 MUX", SND_SOC_NOPM, VA_MACRO_DEC6, 0,
  1884. &va_dec6_mux, va_macro_enable_dec,
  1885. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1886. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1887. SND_SOC_DAPM_MUX_E("VA DEC7 MUX", SND_SOC_NOPM, VA_MACRO_DEC7, 0,
  1888. &va_dec7_mux, va_macro_enable_dec,
  1889. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1890. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1891. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1892. va_macro_swr_pwr_event,
  1893. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1894. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1895. va_macro_mclk_event,
  1896. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1897. };
  1898. static const struct snd_soc_dapm_widget va_macro_wod_dapm_widgets[] = {
  1899. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1900. va_macro_mclk_event,
  1901. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1902. };
  1903. static const struct snd_soc_dapm_route va_audio_map_common[] = {
  1904. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1905. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1906. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1907. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1908. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1909. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1910. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1911. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1912. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1913. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1914. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1915. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1916. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1917. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1918. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1919. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1920. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1921. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1922. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1923. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1924. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1925. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1926. {"VA SMIC MUX0", "SWR_MIC0", "VA SWR_INPUT"},
  1927. {"VA SMIC MUX0", "SWR_MIC1", "VA SWR_INPUT"},
  1928. {"VA SMIC MUX0", "SWR_MIC2", "VA SWR_INPUT"},
  1929. {"VA SMIC MUX0", "SWR_MIC3", "VA SWR_INPUT"},
  1930. {"VA SMIC MUX0", "SWR_MIC4", "VA SWR_INPUT"},
  1931. {"VA SMIC MUX0", "SWR_MIC5", "VA SWR_INPUT"},
  1932. {"VA SMIC MUX0", "SWR_MIC6", "VA SWR_INPUT"},
  1933. {"VA SMIC MUX0", "SWR_MIC7", "VA SWR_INPUT"},
  1934. {"VA SMIC MUX0", "SWR_MIC8", "VA SWR_INPUT"},
  1935. {"VA SMIC MUX0", "SWR_MIC9", "VA SWR_INPUT"},
  1936. {"VA SMIC MUX0", "SWR_MIC10", "VA SWR_INPUT"},
  1937. {"VA SMIC MUX0", "SWR_MIC11", "VA SWR_INPUT"},
  1938. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1939. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1940. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1941. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1942. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1943. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1944. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1945. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1946. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1947. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1948. {"VA SMIC MUX1", "SWR_MIC0", "VA SWR_INPUT"},
  1949. {"VA SMIC MUX1", "SWR_MIC1", "VA SWR_INPUT"},
  1950. {"VA SMIC MUX1", "SWR_MIC2", "VA SWR_INPUT"},
  1951. {"VA SMIC MUX1", "SWR_MIC3", "VA SWR_INPUT"},
  1952. {"VA SMIC MUX1", "SWR_MIC4", "VA SWR_INPUT"},
  1953. {"VA SMIC MUX1", "SWR_MIC5", "VA SWR_INPUT"},
  1954. {"VA SMIC MUX1", "SWR_MIC6", "VA SWR_INPUT"},
  1955. {"VA SMIC MUX1", "SWR_MIC7", "VA SWR_INPUT"},
  1956. {"VA SMIC MUX1", "SWR_MIC8", "VA SWR_INPUT"},
  1957. {"VA SMIC MUX1", "SWR_MIC9", "VA SWR_INPUT"},
  1958. {"VA SMIC MUX1", "SWR_MIC10", "VA SWR_INPUT"},
  1959. {"VA SMIC MUX1", "SWR_MIC11", "VA SWR_INPUT"},
  1960. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1961. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1962. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1963. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1964. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1965. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1966. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1967. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1968. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1969. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1970. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1971. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1972. };
  1973. static const struct snd_soc_dapm_route va_audio_map_v3[] = {
  1974. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1975. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1976. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1977. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1978. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1979. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1980. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1981. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1982. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1983. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1984. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1985. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1986. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1987. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1988. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1989. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1990. {"VA SMIC MUX2", "SWR_MIC0", "VA SWR_INPUT"},
  1991. {"VA SMIC MUX2", "SWR_MIC1", "VA SWR_INPUT"},
  1992. {"VA SMIC MUX2", "SWR_MIC2", "VA SWR_INPUT"},
  1993. {"VA SMIC MUX2", "SWR_MIC3", "VA SWR_INPUT"},
  1994. {"VA SMIC MUX2", "SWR_MIC4", "VA SWR_INPUT"},
  1995. {"VA SMIC MUX2", "SWR_MIC5", "VA SWR_INPUT"},
  1996. {"VA SMIC MUX2", "SWR_MIC6", "VA SWR_INPUT"},
  1997. {"VA SMIC MUX2", "SWR_MIC7", "VA SWR_INPUT"},
  1998. {"VA SMIC MUX2", "SWR_MIC8", "VA SWR_INPUT"},
  1999. {"VA SMIC MUX2", "SWR_MIC9", "VA SWR_INPUT"},
  2000. {"VA SMIC MUX2", "SWR_MIC10", "VA SWR_INPUT"},
  2001. {"VA SMIC MUX2", "SWR_MIC11", "VA SWR_INPUT"},
  2002. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  2003. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  2004. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  2005. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  2006. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  2007. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  2008. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  2009. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  2010. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  2011. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  2012. {"VA SMIC MUX3", "SWR_MIC0", "VA SWR_INPUT"},
  2013. {"VA SMIC MUX3", "SWR_MIC1", "VA SWR_INPUT"},
  2014. {"VA SMIC MUX3", "SWR_MIC2", "VA SWR_INPUT"},
  2015. {"VA SMIC MUX3", "SWR_MIC3", "VA SWR_INPUT"},
  2016. {"VA SMIC MUX3", "SWR_MIC4", "VA SWR_INPUT"},
  2017. {"VA SMIC MUX3", "SWR_MIC5", "VA SWR_INPUT"},
  2018. {"VA SMIC MUX3", "SWR_MIC6", "VA SWR_INPUT"},
  2019. {"VA SMIC MUX3", "SWR_MIC7", "VA SWR_INPUT"},
  2020. {"VA SMIC MUX3", "SWR_MIC8", "VA SWR_INPUT"},
  2021. {"VA SMIC MUX3", "SWR_MIC9", "VA SWR_INPUT"},
  2022. {"VA SMIC MUX3", "SWR_MIC10", "VA SWR_INPUT"},
  2023. {"VA SMIC MUX3", "SWR_MIC11", "VA SWR_INPUT"},
  2024. };
  2025. static const struct snd_soc_dapm_route va_audio_map_v2[] = {
  2026. {"VA_AIF1 CAP", NULL, "VA_SWR_CLK"},
  2027. {"VA_AIF2 CAP", NULL, "VA_SWR_CLK"},
  2028. {"VA_AIF3 CAP", NULL, "VA_SWR_CLK"},
  2029. };
  2030. static const struct snd_soc_dapm_route va_audio_map[] = {
  2031. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  2032. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  2033. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  2034. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  2035. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  2036. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  2037. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  2038. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  2039. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2040. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2041. {"VA_AIF1_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  2042. {"VA_AIF1_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  2043. {"VA_AIF1_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  2044. {"VA_AIF1_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  2045. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  2046. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  2047. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2048. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2049. {"VA_AIF2_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  2050. {"VA_AIF2_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  2051. {"VA_AIF2_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  2052. {"VA_AIF2_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  2053. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  2054. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  2055. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2056. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2057. {"VA_AIF3_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  2058. {"VA_AIF3_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  2059. {"VA_AIF3_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  2060. {"VA_AIF3_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  2061. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  2062. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  2063. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  2064. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  2065. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  2066. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  2067. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  2068. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  2069. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  2070. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  2071. {"VA SMIC MUX0", "ADC0", "VA SWR_ADC0"},
  2072. {"VA SMIC MUX0", "ADC1", "VA SWR_ADC1"},
  2073. {"VA SMIC MUX0", "ADC2", "VA SWR_ADC2"},
  2074. {"VA SMIC MUX0", "ADC3", "VA SWR_ADC3"},
  2075. {"VA SMIC MUX0", "SWR_DMIC0", "VA SWR_MIC0"},
  2076. {"VA SMIC MUX0", "SWR_DMIC1", "VA SWR_MIC1"},
  2077. {"VA SMIC MUX0", "SWR_DMIC2", "VA SWR_MIC2"},
  2078. {"VA SMIC MUX0", "SWR_DMIC3", "VA SWR_MIC3"},
  2079. {"VA SMIC MUX0", "SWR_DMIC4", "VA SWR_MIC4"},
  2080. {"VA SMIC MUX0", "SWR_DMIC5", "VA SWR_MIC5"},
  2081. {"VA SMIC MUX0", "SWR_DMIC6", "VA SWR_MIC6"},
  2082. {"VA SMIC MUX0", "SWR_DMIC7", "VA SWR_MIC7"},
  2083. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  2084. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  2085. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  2086. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  2087. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  2088. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  2089. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  2090. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  2091. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  2092. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  2093. {"VA SMIC MUX1", "ADC0", "VA SWR_ADC0"},
  2094. {"VA SMIC MUX1", "ADC1", "VA SWR_ADC1"},
  2095. {"VA SMIC MUX1", "ADC2", "VA SWR_ADC2"},
  2096. {"VA SMIC MUX1", "ADC3", "VA SWR_ADC3"},
  2097. {"VA SMIC MUX1", "SWR_DMIC0", "VA SWR_MIC0"},
  2098. {"VA SMIC MUX1", "SWR_DMIC1", "VA SWR_MIC1"},
  2099. {"VA SMIC MUX1", "SWR_DMIC2", "VA SWR_MIC2"},
  2100. {"VA SMIC MUX1", "SWR_DMIC3", "VA SWR_MIC3"},
  2101. {"VA SMIC MUX1", "SWR_DMIC4", "VA SWR_MIC4"},
  2102. {"VA SMIC MUX1", "SWR_DMIC5", "VA SWR_MIC5"},
  2103. {"VA SMIC MUX1", "SWR_DMIC6", "VA SWR_MIC6"},
  2104. {"VA SMIC MUX1", "SWR_DMIC7", "VA SWR_MIC7"},
  2105. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  2106. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  2107. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  2108. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  2109. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  2110. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  2111. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  2112. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  2113. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  2114. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  2115. {"VA SMIC MUX2", "ADC0", "VA SWR_ADC0"},
  2116. {"VA SMIC MUX2", "ADC1", "VA SWR_ADC1"},
  2117. {"VA SMIC MUX2", "ADC2", "VA SWR_ADC2"},
  2118. {"VA SMIC MUX2", "ADC3", "VA SWR_ADC3"},
  2119. {"VA SMIC MUX2", "SWR_DMIC0", "VA SWR_MIC0"},
  2120. {"VA SMIC MUX2", "SWR_DMIC1", "VA SWR_MIC1"},
  2121. {"VA SMIC MUX2", "SWR_DMIC2", "VA SWR_MIC2"},
  2122. {"VA SMIC MUX2", "SWR_DMIC3", "VA SWR_MIC3"},
  2123. {"VA SMIC MUX2", "SWR_DMIC4", "VA SWR_MIC4"},
  2124. {"VA SMIC MUX2", "SWR_DMIC5", "VA SWR_MIC5"},
  2125. {"VA SMIC MUX2", "SWR_DMIC6", "VA SWR_MIC6"},
  2126. {"VA SMIC MUX2", "SWR_DMIC7", "VA SWR_MIC7"},
  2127. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  2128. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  2129. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  2130. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  2131. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  2132. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  2133. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  2134. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  2135. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  2136. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  2137. {"VA SMIC MUX3", "ADC0", "VA SWR_ADC0"},
  2138. {"VA SMIC MUX3", "ADC1", "VA SWR_ADC1"},
  2139. {"VA SMIC MUX3", "ADC2", "VA SWR_ADC2"},
  2140. {"VA SMIC MUX3", "ADC3", "VA SWR_ADC3"},
  2141. {"VA SMIC MUX3", "SWR_DMIC0", "VA SWR_MIC0"},
  2142. {"VA SMIC MUX3", "SWR_DMIC1", "VA SWR_MIC1"},
  2143. {"VA SMIC MUX3", "SWR_DMIC2", "VA SWR_MIC2"},
  2144. {"VA SMIC MUX3", "SWR_DMIC3", "VA SWR_MIC3"},
  2145. {"VA SMIC MUX3", "SWR_DMIC4", "VA SWR_MIC4"},
  2146. {"VA SMIC MUX3", "SWR_DMIC5", "VA SWR_MIC5"},
  2147. {"VA SMIC MUX3", "SWR_DMIC6", "VA SWR_MIC6"},
  2148. {"VA SMIC MUX3", "SWR_DMIC7", "VA SWR_MIC7"},
  2149. {"VA DEC4 MUX", "MSM_DMIC", "VA DMIC MUX4"},
  2150. {"VA DMIC MUX4", "DMIC0", "VA DMIC0"},
  2151. {"VA DMIC MUX4", "DMIC1", "VA DMIC1"},
  2152. {"VA DMIC MUX4", "DMIC2", "VA DMIC2"},
  2153. {"VA DMIC MUX4", "DMIC3", "VA DMIC3"},
  2154. {"VA DMIC MUX4", "DMIC4", "VA DMIC4"},
  2155. {"VA DMIC MUX4", "DMIC5", "VA DMIC5"},
  2156. {"VA DMIC MUX4", "DMIC6", "VA DMIC6"},
  2157. {"VA DMIC MUX4", "DMIC7", "VA DMIC7"},
  2158. {"VA DEC4 MUX", "SWR_MIC", "VA SMIC MUX4"},
  2159. {"VA SMIC MUX4", "ADC0", "VA SWR_ADC0"},
  2160. {"VA SMIC MUX4", "ADC1", "VA SWR_ADC1"},
  2161. {"VA SMIC MUX4", "ADC2", "VA SWR_ADC2"},
  2162. {"VA SMIC MUX4", "ADC3", "VA SWR_ADC3"},
  2163. {"VA SMIC MUX4", "SWR_DMIC0", "VA SWR_MIC0"},
  2164. {"VA SMIC MUX4", "SWR_DMIC1", "VA SWR_MIC1"},
  2165. {"VA SMIC MUX4", "SWR_DMIC2", "VA SWR_MIC2"},
  2166. {"VA SMIC MUX4", "SWR_DMIC3", "VA SWR_MIC3"},
  2167. {"VA SMIC MUX4", "SWR_DMIC4", "VA SWR_MIC4"},
  2168. {"VA SMIC MUX4", "SWR_DMIC5", "VA SWR_MIC5"},
  2169. {"VA SMIC MUX4", "SWR_DMIC6", "VA SWR_MIC6"},
  2170. {"VA SMIC MUX4", "SWR_DMIC7", "VA SWR_MIC7"},
  2171. {"VA DEC5 MUX", "MSM_DMIC", "VA DMIC MUX5"},
  2172. {"VA DMIC MUX5", "DMIC0", "VA DMIC0"},
  2173. {"VA DMIC MUX5", "DMIC1", "VA DMIC1"},
  2174. {"VA DMIC MUX5", "DMIC2", "VA DMIC2"},
  2175. {"VA DMIC MUX5", "DMIC3", "VA DMIC3"},
  2176. {"VA DMIC MUX5", "DMIC4", "VA DMIC4"},
  2177. {"VA DMIC MUX5", "DMIC5", "VA DMIC5"},
  2178. {"VA DMIC MUX5", "DMIC6", "VA DMIC6"},
  2179. {"VA DMIC MUX5", "DMIC7", "VA DMIC7"},
  2180. {"VA DEC5 MUX", "SWR_MIC", "VA SMIC MUX5"},
  2181. {"VA SMIC MUX5", "ADC0", "VA SWR_ADC0"},
  2182. {"VA SMIC MUX5", "ADC1", "VA SWR_ADC1"},
  2183. {"VA SMIC MUX5", "ADC2", "VA SWR_ADC2"},
  2184. {"VA SMIC MUX5", "ADC3", "VA SWR_ADC3"},
  2185. {"VA SMIC MUX5", "SWR_DMIC0", "VA SWR_MIC0"},
  2186. {"VA SMIC MUX5", "SWR_DMIC1", "VA SWR_MIC1"},
  2187. {"VA SMIC MUX5", "SWR_DMIC2", "VA SWR_MIC2"},
  2188. {"VA SMIC MUX5", "SWR_DMIC3", "VA SWR_MIC3"},
  2189. {"VA SMIC MUX5", "SWR_DMIC4", "VA SWR_MIC4"},
  2190. {"VA SMIC MUX5", "SWR_DMIC5", "VA SWR_MIC5"},
  2191. {"VA SMIC MUX5", "SWR_DMIC6", "VA SWR_MIC6"},
  2192. {"VA SMIC MUX5", "SWR_DMIC7", "VA SWR_MIC7"},
  2193. {"VA DEC6 MUX", "MSM_DMIC", "VA DMIC MUX6"},
  2194. {"VA DMIC MUX6", "DMIC0", "VA DMIC0"},
  2195. {"VA DMIC MUX6", "DMIC1", "VA DMIC1"},
  2196. {"VA DMIC MUX6", "DMIC2", "VA DMIC2"},
  2197. {"VA DMIC MUX6", "DMIC3", "VA DMIC3"},
  2198. {"VA DMIC MUX6", "DMIC4", "VA DMIC4"},
  2199. {"VA DMIC MUX6", "DMIC5", "VA DMIC5"},
  2200. {"VA DMIC MUX6", "DMIC6", "VA DMIC6"},
  2201. {"VA DMIC MUX6", "DMIC7", "VA DMIC7"},
  2202. {"VA DEC6 MUX", "SWR_MIC", "VA SMIC MUX6"},
  2203. {"VA SMIC MUX6", "ADC0", "VA SWR_ADC0"},
  2204. {"VA SMIC MUX6", "ADC1", "VA SWR_ADC1"},
  2205. {"VA SMIC MUX6", "ADC2", "VA SWR_ADC2"},
  2206. {"VA SMIC MUX6", "ADC3", "VA SWR_ADC3"},
  2207. {"VA SMIC MUX6", "SWR_DMIC0", "VA SWR_MIC0"},
  2208. {"VA SMIC MUX6", "SWR_DMIC1", "VA SWR_MIC1"},
  2209. {"VA SMIC MUX6", "SWR_DMIC2", "VA SWR_MIC2"},
  2210. {"VA SMIC MUX6", "SWR_DMIC3", "VA SWR_MIC3"},
  2211. {"VA SMIC MUX6", "SWR_DMIC4", "VA SWR_MIC4"},
  2212. {"VA SMIC MUX6", "SWR_DMIC5", "VA SWR_MIC5"},
  2213. {"VA SMIC MUX6", "SWR_DMIC6", "VA SWR_MIC6"},
  2214. {"VA SMIC MUX6", "SWR_DMIC7", "VA SWR_MIC7"},
  2215. {"VA DEC7 MUX", "MSM_DMIC", "VA DMIC MUX7"},
  2216. {"VA DMIC MUX7", "DMIC0", "VA DMIC0"},
  2217. {"VA DMIC MUX7", "DMIC1", "VA DMIC1"},
  2218. {"VA DMIC MUX7", "DMIC2", "VA DMIC2"},
  2219. {"VA DMIC MUX7", "DMIC3", "VA DMIC3"},
  2220. {"VA DMIC MUX7", "DMIC4", "VA DMIC4"},
  2221. {"VA DMIC MUX7", "DMIC5", "VA DMIC5"},
  2222. {"VA DMIC MUX7", "DMIC6", "VA DMIC6"},
  2223. {"VA DMIC MUX7", "DMIC7", "VA DMIC7"},
  2224. {"VA DEC7 MUX", "SWR_MIC", "VA SMIC MUX7"},
  2225. {"VA SMIC MUX7", "ADC0", "VA SWR_ADC0"},
  2226. {"VA SMIC MUX7", "ADC1", "VA SWR_ADC1"},
  2227. {"VA SMIC MUX7", "ADC2", "VA SWR_ADC2"},
  2228. {"VA SMIC MUX7", "ADC3", "VA SWR_ADC3"},
  2229. {"VA SMIC MUX7", "SWR_DMIC0", "VA SWR_MIC0"},
  2230. {"VA SMIC MUX7", "SWR_DMIC1", "VA SWR_MIC1"},
  2231. {"VA SMIC MUX7", "SWR_DMIC2", "VA SWR_MIC2"},
  2232. {"VA SMIC MUX7", "SWR_DMIC3", "VA SWR_MIC3"},
  2233. {"VA SMIC MUX7", "SWR_DMIC4", "VA SWR_MIC4"},
  2234. {"VA SMIC MUX7", "SWR_DMIC5", "VA SWR_MIC5"},
  2235. {"VA SMIC MUX7", "SWR_DMIC6", "VA SWR_MIC6"},
  2236. {"VA SMIC MUX7", "SWR_DMIC7", "VA SWR_MIC7"},
  2237. {"VA SWR_ADC0", NULL, "VA_SWR_PWR"},
  2238. {"VA SWR_ADC1", NULL, "VA_SWR_PWR"},
  2239. {"VA SWR_ADC2", NULL, "VA_SWR_PWR"},
  2240. {"VA SWR_ADC3", NULL, "VA_SWR_PWR"},
  2241. {"VA SWR_MIC0", NULL, "VA_SWR_PWR"},
  2242. {"VA SWR_MIC1", NULL, "VA_SWR_PWR"},
  2243. {"VA SWR_MIC2", NULL, "VA_SWR_PWR"},
  2244. {"VA SWR_MIC3", NULL, "VA_SWR_PWR"},
  2245. {"VA SWR_MIC4", NULL, "VA_SWR_PWR"},
  2246. {"VA SWR_MIC5", NULL, "VA_SWR_PWR"},
  2247. {"VA SWR_MIC6", NULL, "VA_SWR_PWR"},
  2248. {"VA SWR_MIC7", NULL, "VA_SWR_PWR"},
  2249. };
  2250. static const char * const dec_mode_mux_text[] = {
  2251. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  2252. };
  2253. static const struct soc_enum dec_mode_mux_enum =
  2254. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  2255. dec_mode_mux_text);
  2256. static const struct snd_kcontrol_new va_macro_snd_controls[] = {
  2257. SOC_SINGLE_S8_TLV("VA_DEC0 Volume",
  2258. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2259. -84, 40, digital_gain),
  2260. SOC_SINGLE_S8_TLV("VA_DEC1 Volume",
  2261. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2262. -84, 40, digital_gain),
  2263. SOC_SINGLE_S8_TLV("VA_DEC2 Volume",
  2264. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2265. -84, 40, digital_gain),
  2266. SOC_SINGLE_S8_TLV("VA_DEC3 Volume",
  2267. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2268. -84, 40, digital_gain),
  2269. SOC_SINGLE_S8_TLV("VA_DEC4 Volume",
  2270. BOLERO_CDC_VA_TX4_TX_VOL_CTL,
  2271. -84, 40, digital_gain),
  2272. SOC_SINGLE_S8_TLV("VA_DEC5 Volume",
  2273. BOLERO_CDC_VA_TX5_TX_VOL_CTL,
  2274. -84, 40, digital_gain),
  2275. SOC_SINGLE_S8_TLV("VA_DEC6 Volume",
  2276. BOLERO_CDC_VA_TX6_TX_VOL_CTL,
  2277. -84, 40, digital_gain),
  2278. SOC_SINGLE_S8_TLV("VA_DEC7 Volume",
  2279. BOLERO_CDC_VA_TX7_TX_VOL_CTL,
  2280. -84, 40, digital_gain),
  2281. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  2282. va_macro_lpi_get, va_macro_lpi_put),
  2283. SOC_ENUM_EXT("VA_DEC0 MODE", dec_mode_mux_enum,
  2284. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2285. SOC_ENUM_EXT("VA_DEC1 MODE", dec_mode_mux_enum,
  2286. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2287. SOC_ENUM_EXT("VA_DEC2 MODE", dec_mode_mux_enum,
  2288. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2289. SOC_ENUM_EXT("VA_DEC3 MODE", dec_mode_mux_enum,
  2290. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2291. };
  2292. static const struct snd_kcontrol_new va_macro_snd_controls_common[] = {
  2293. SOC_SINGLE_S8_TLV("VA_DEC0 Volume",
  2294. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2295. -84, 40, digital_gain),
  2296. SOC_SINGLE_S8_TLV("VA_DEC1 Volume",
  2297. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2298. -84, 40, digital_gain),
  2299. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  2300. va_macro_lpi_get, va_macro_lpi_put),
  2301. };
  2302. static const struct snd_kcontrol_new va_macro_snd_controls_v3[] = {
  2303. SOC_SINGLE_S8_TLV("VA_DEC2 Volume",
  2304. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2305. -84, 40, digital_gain),
  2306. SOC_SINGLE_S8_TLV("VA_DEC3 Volume",
  2307. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2308. -84, 40, digital_gain),
  2309. };
  2310. static int va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  2311. struct va_macro_priv *va_priv)
  2312. {
  2313. u32 div_factor;
  2314. u32 mclk_rate = VA_MACRO_MCLK_FREQ;
  2315. if (dmic_sample_rate == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  2316. mclk_rate % dmic_sample_rate != 0)
  2317. goto undefined_rate;
  2318. div_factor = mclk_rate / dmic_sample_rate;
  2319. switch (div_factor) {
  2320. case 2:
  2321. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2322. break;
  2323. case 3:
  2324. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_3;
  2325. break;
  2326. case 4:
  2327. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_4;
  2328. break;
  2329. case 6:
  2330. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_6;
  2331. break;
  2332. case 8:
  2333. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_8;
  2334. break;
  2335. case 16:
  2336. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_16;
  2337. break;
  2338. default:
  2339. /* Any other DIV factor is invalid */
  2340. goto undefined_rate;
  2341. }
  2342. /* Valid dmic DIV factors */
  2343. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  2344. __func__, div_factor, mclk_rate);
  2345. return dmic_sample_rate;
  2346. undefined_rate:
  2347. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  2348. __func__, dmic_sample_rate, mclk_rate);
  2349. dmic_sample_rate = VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  2350. return dmic_sample_rate;
  2351. }
  2352. static int va_macro_init(struct snd_soc_component *component)
  2353. {
  2354. struct snd_soc_dapm_context *dapm =
  2355. snd_soc_component_get_dapm(component);
  2356. int ret, i;
  2357. struct device *va_dev = NULL;
  2358. struct va_macro_priv *va_priv = NULL;
  2359. va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  2360. if (!va_dev) {
  2361. dev_err(component->dev,
  2362. "%s: null device for macro!\n", __func__);
  2363. return -EINVAL;
  2364. }
  2365. va_priv = dev_get_drvdata(va_dev);
  2366. if (!va_priv) {
  2367. dev_err(component->dev,
  2368. "%s: priv is null for macro!\n", __func__);
  2369. return -EINVAL;
  2370. }
  2371. va_priv->lpi_enable = false;
  2372. va_priv->register_event_listener = false;
  2373. if (va_priv->va_without_decimation) {
  2374. ret = snd_soc_dapm_new_controls(dapm, va_macro_wod_dapm_widgets,
  2375. ARRAY_SIZE(va_macro_wod_dapm_widgets));
  2376. if (ret < 0) {
  2377. dev_err(va_dev,
  2378. "%s: Failed to add without dec controls\n",
  2379. __func__);
  2380. return ret;
  2381. }
  2382. va_priv->component = component;
  2383. return 0;
  2384. }
  2385. va_priv->version = bolero_get_version(va_dev);
  2386. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2387. ret = snd_soc_dapm_new_controls(dapm,
  2388. va_macro_dapm_widgets_common,
  2389. ARRAY_SIZE(va_macro_dapm_widgets_common));
  2390. if (ret < 0) {
  2391. dev_err(va_dev, "%s: Failed to add controls\n",
  2392. __func__);
  2393. return ret;
  2394. }
  2395. if (va_priv->version == BOLERO_VERSION_2_1)
  2396. ret = snd_soc_dapm_new_controls(dapm,
  2397. va_macro_dapm_widgets_v2,
  2398. ARRAY_SIZE(va_macro_dapm_widgets_v2));
  2399. else if (va_priv->version == BOLERO_VERSION_2_0)
  2400. ret = snd_soc_dapm_new_controls(dapm,
  2401. va_macro_dapm_widgets_v3,
  2402. ARRAY_SIZE(va_macro_dapm_widgets_v3));
  2403. if (ret < 0) {
  2404. dev_err(va_dev, "%s: Failed to add controls\n",
  2405. __func__);
  2406. return ret;
  2407. }
  2408. } else {
  2409. ret = snd_soc_dapm_new_controls(dapm, va_macro_dapm_widgets,
  2410. ARRAY_SIZE(va_macro_dapm_widgets));
  2411. if (ret < 0) {
  2412. dev_err(va_dev, "%s: Failed to add controls\n",
  2413. __func__);
  2414. return ret;
  2415. }
  2416. }
  2417. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2418. ret = snd_soc_dapm_add_routes(dapm,
  2419. va_audio_map_common,
  2420. ARRAY_SIZE(va_audio_map_common));
  2421. if (ret < 0) {
  2422. dev_err(va_dev, "%s: Failed to add routes\n",
  2423. __func__);
  2424. return ret;
  2425. }
  2426. if (va_priv->version == BOLERO_VERSION_2_0) {
  2427. ret = snd_soc_dapm_add_routes(dapm,
  2428. va_audio_map_v3,
  2429. ARRAY_SIZE(va_audio_map_v3));
  2430. if (ret < 0) {
  2431. dev_err(va_dev, "%s: Failed to add routes\n",
  2432. __func__);
  2433. return ret;
  2434. }
  2435. }
  2436. if (va_priv->version == BOLERO_VERSION_2_1) {
  2437. ret = snd_soc_dapm_add_routes(dapm,
  2438. va_audio_map_v2,
  2439. ARRAY_SIZE(va_audio_map_v2));
  2440. if (ret < 0) {
  2441. dev_err(va_dev, "%s: Failed to add routes\n",
  2442. __func__);
  2443. return ret;
  2444. }
  2445. }
  2446. } else {
  2447. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  2448. ARRAY_SIZE(va_audio_map));
  2449. if (ret < 0) {
  2450. dev_err(va_dev, "%s: Failed to add routes\n",
  2451. __func__);
  2452. return ret;
  2453. }
  2454. }
  2455. ret = snd_soc_dapm_new_widgets(dapm->card);
  2456. if (ret < 0) {
  2457. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  2458. return ret;
  2459. }
  2460. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2461. ret = snd_soc_add_component_controls(component,
  2462. va_macro_snd_controls_common,
  2463. ARRAY_SIZE(va_macro_snd_controls_common));
  2464. if (ret < 0) {
  2465. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2466. __func__);
  2467. return ret;
  2468. }
  2469. if (va_priv->version == BOLERO_VERSION_2_0)
  2470. ret = snd_soc_add_component_controls(component,
  2471. va_macro_snd_controls_v3,
  2472. ARRAY_SIZE(va_macro_snd_controls_v3));
  2473. if (ret < 0) {
  2474. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2475. __func__);
  2476. return ret;
  2477. }
  2478. } else {
  2479. ret = snd_soc_add_component_controls(component,
  2480. va_macro_snd_controls,
  2481. ARRAY_SIZE(va_macro_snd_controls));
  2482. if (ret < 0) {
  2483. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2484. __func__);
  2485. return ret;
  2486. }
  2487. }
  2488. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  2489. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  2490. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF3 Capture");
  2491. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2492. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_INPUT");
  2493. } else {
  2494. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC0");
  2495. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC1");
  2496. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC2");
  2497. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC3");
  2498. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC0");
  2499. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC1");
  2500. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC2");
  2501. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC3");
  2502. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC4");
  2503. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC5");
  2504. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC6");
  2505. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC7");
  2506. }
  2507. snd_soc_dapm_sync(dapm);
  2508. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2509. va_priv->va_hpf_work[i].va_priv = va_priv;
  2510. va_priv->va_hpf_work[i].decimator = i;
  2511. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  2512. va_macro_tx_hpf_corner_freq_callback);
  2513. }
  2514. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2515. va_priv->va_mute_dwork[i].va_priv = va_priv;
  2516. va_priv->va_mute_dwork[i].decimator = i;
  2517. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  2518. va_macro_mute_update_callback);
  2519. }
  2520. va_priv->component = component;
  2521. if (va_priv->version == BOLERO_VERSION_2_1) {
  2522. snd_soc_component_update_bits(component,
  2523. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL0, 0xEE, 0xCC);
  2524. snd_soc_component_update_bits(component,
  2525. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL1, 0xEE, 0xCC);
  2526. snd_soc_component_update_bits(component,
  2527. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL2, 0xEE, 0xCC);
  2528. }
  2529. return 0;
  2530. }
  2531. static int va_macro_deinit(struct snd_soc_component *component)
  2532. {
  2533. struct device *va_dev = NULL;
  2534. struct va_macro_priv *va_priv = NULL;
  2535. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2536. return -EINVAL;
  2537. va_priv->component = NULL;
  2538. return 0;
  2539. }
  2540. static void va_macro_add_child_devices(struct work_struct *work)
  2541. {
  2542. struct va_macro_priv *va_priv = NULL;
  2543. struct platform_device *pdev = NULL;
  2544. struct device_node *node = NULL;
  2545. struct va_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  2546. int ret = 0;
  2547. u16 count = 0, ctrl_num = 0;
  2548. struct va_macro_swr_ctrl_platform_data *platdata = NULL;
  2549. char plat_dev_name[VA_MACRO_SWR_STRING_LEN] = "";
  2550. bool va_swr_master_node = false;
  2551. va_priv = container_of(work, struct va_macro_priv,
  2552. va_macro_add_child_devices_work);
  2553. if (!va_priv) {
  2554. pr_err("%s: Memory for va_priv does not exist\n",
  2555. __func__);
  2556. return;
  2557. }
  2558. if (!va_priv->dev) {
  2559. pr_err("%s: VA dev does not exist\n", __func__);
  2560. return;
  2561. }
  2562. if (!va_priv->dev->of_node) {
  2563. dev_err(va_priv->dev,
  2564. "%s: DT node for va_priv does not exist\n", __func__);
  2565. return;
  2566. }
  2567. platdata = &va_priv->swr_plat_data;
  2568. va_priv->child_count = 0;
  2569. for_each_available_child_of_node(va_priv->dev->of_node, node) {
  2570. va_swr_master_node = false;
  2571. if (strnstr(node->name, "va_swr_master",
  2572. strlen("va_swr_master")) != NULL)
  2573. va_swr_master_node = true;
  2574. if (va_swr_master_node)
  2575. strlcpy(plat_dev_name, "va_swr_ctrl",
  2576. (VA_MACRO_SWR_STRING_LEN - 1));
  2577. else
  2578. strlcpy(plat_dev_name, node->name,
  2579. (VA_MACRO_SWR_STRING_LEN - 1));
  2580. pdev = platform_device_alloc(plat_dev_name, -1);
  2581. if (!pdev) {
  2582. dev_err(va_priv->dev, "%s: pdev memory alloc failed\n",
  2583. __func__);
  2584. ret = -ENOMEM;
  2585. goto err;
  2586. }
  2587. pdev->dev.parent = va_priv->dev;
  2588. pdev->dev.of_node = node;
  2589. if (va_swr_master_node) {
  2590. ret = platform_device_add_data(pdev, platdata,
  2591. sizeof(*platdata));
  2592. if (ret) {
  2593. dev_err(&pdev->dev,
  2594. "%s: cannot add plat data ctrl:%d\n",
  2595. __func__, ctrl_num);
  2596. goto fail_pdev_add;
  2597. }
  2598. }
  2599. ret = platform_device_add(pdev);
  2600. if (ret) {
  2601. dev_err(&pdev->dev,
  2602. "%s: Cannot add platform device\n",
  2603. __func__);
  2604. goto fail_pdev_add;
  2605. }
  2606. if (va_swr_master_node) {
  2607. temp = krealloc(swr_ctrl_data,
  2608. (ctrl_num + 1) * sizeof(
  2609. struct va_macro_swr_ctrl_data),
  2610. GFP_KERNEL);
  2611. if (!temp) {
  2612. ret = -ENOMEM;
  2613. goto fail_pdev_add;
  2614. }
  2615. swr_ctrl_data = temp;
  2616. swr_ctrl_data[ctrl_num].va_swr_pdev = pdev;
  2617. ctrl_num++;
  2618. dev_dbg(&pdev->dev,
  2619. "%s: Added soundwire ctrl device(s)\n",
  2620. __func__);
  2621. va_priv->swr_ctrl_data = swr_ctrl_data;
  2622. }
  2623. if (va_priv->child_count < VA_MACRO_CHILD_DEVICES_MAX)
  2624. va_priv->pdev_child_devices[
  2625. va_priv->child_count++] = pdev;
  2626. else
  2627. goto err;
  2628. }
  2629. return;
  2630. fail_pdev_add:
  2631. for (count = 0; count < va_priv->child_count; count++)
  2632. platform_device_put(va_priv->pdev_child_devices[count]);
  2633. err:
  2634. return;
  2635. }
  2636. static int va_macro_set_port_map(struct snd_soc_component *component,
  2637. u32 usecase, u32 size, void *data)
  2638. {
  2639. struct device *va_dev = NULL;
  2640. struct va_macro_priv *va_priv = NULL;
  2641. struct swrm_port_config port_cfg;
  2642. int ret = 0;
  2643. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2644. return -EINVAL;
  2645. memset(&port_cfg, 0, sizeof(port_cfg));
  2646. port_cfg.uc = usecase;
  2647. port_cfg.size = size;
  2648. port_cfg.params = data;
  2649. if (va_priv->swr_ctrl_data)
  2650. ret = swrm_wcd_notify(
  2651. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2652. SWR_SET_PORT_MAP, &port_cfg);
  2653. return ret;
  2654. }
  2655. static int va_macro_reg_wake_irq(struct snd_soc_component *component,
  2656. u32 data)
  2657. {
  2658. struct device *va_dev = NULL;
  2659. struct va_macro_priv *va_priv = NULL;
  2660. u32 ipc_wakeup = data;
  2661. int ret = 0;
  2662. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2663. return -EINVAL;
  2664. if (va_priv->swr_ctrl_data)
  2665. ret = swrm_wcd_notify(
  2666. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2667. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  2668. return ret;
  2669. }
  2670. static void va_macro_init_ops(struct macro_ops *ops,
  2671. char __iomem *va_io_base,
  2672. bool va_without_decimation)
  2673. {
  2674. memset(ops, 0, sizeof(struct macro_ops));
  2675. if (!va_without_decimation) {
  2676. ops->dai_ptr = va_macro_dai;
  2677. ops->num_dais = ARRAY_SIZE(va_macro_dai);
  2678. } else {
  2679. ops->dai_ptr = NULL;
  2680. ops->num_dais = 0;
  2681. }
  2682. ops->init = va_macro_init;
  2683. ops->exit = va_macro_deinit;
  2684. ops->io_base = va_io_base;
  2685. ops->event_handler = va_macro_event_handler;
  2686. ops->set_port_map = va_macro_set_port_map;
  2687. ops->reg_wake_irq = va_macro_reg_wake_irq;
  2688. ops->clk_div_get = va_macro_clk_div_get;
  2689. }
  2690. static int va_macro_probe(struct platform_device *pdev)
  2691. {
  2692. struct macro_ops ops;
  2693. struct va_macro_priv *va_priv;
  2694. u32 va_base_addr, sample_rate = 0;
  2695. char __iomem *va_io_base;
  2696. bool va_without_decimation = false;
  2697. const char *micb_supply_str = "va-vdd-micb-supply";
  2698. const char *micb_supply_str1 = "va-vdd-micb";
  2699. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  2700. const char *micb_current_str = "qcom,va-vdd-micb-current";
  2701. int ret = 0;
  2702. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  2703. u32 default_clk_id = 0;
  2704. struct clk *lpass_audio_hw_vote = NULL;
  2705. u32 is_used_va_swr_gpio = 0;
  2706. u32 disable_afe_wakeup_event_listener = 0;
  2707. const char *is_used_va_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2708. const char *disable_afe_wakeup_event_listener_dt =
  2709. "qcom,disable-afe-wakeup-event-listener";
  2710. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct va_macro_priv),
  2711. GFP_KERNEL);
  2712. if (!va_priv)
  2713. return -ENOMEM;
  2714. va_priv->dev = &pdev->dev;
  2715. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2716. &va_base_addr);
  2717. if (ret) {
  2718. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2719. __func__, "reg");
  2720. return ret;
  2721. }
  2722. va_without_decimation = of_property_read_bool(pdev->dev.parent->of_node,
  2723. "qcom,va-without-decimation");
  2724. va_priv->va_without_decimation = va_without_decimation;
  2725. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  2726. &sample_rate);
  2727. if (ret) {
  2728. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  2729. __func__, sample_rate);
  2730. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2731. } else {
  2732. if (va_macro_validate_dmic_sample_rate(
  2733. sample_rate, va_priv) == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  2734. return -EINVAL;
  2735. }
  2736. if (of_find_property(pdev->dev.of_node, is_used_va_swr_gpio_dt,
  2737. NULL)) {
  2738. ret = of_property_read_u32(pdev->dev.of_node,
  2739. is_used_va_swr_gpio_dt,
  2740. &is_used_va_swr_gpio);
  2741. if (ret) {
  2742. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2743. __func__, is_used_va_swr_gpio_dt);
  2744. is_used_va_swr_gpio = 0;
  2745. }
  2746. }
  2747. if (of_find_property(pdev->dev.of_node,
  2748. disable_afe_wakeup_event_listener_dt, NULL)) {
  2749. ret = of_property_read_u32(pdev->dev.of_node,
  2750. disable_afe_wakeup_event_listener_dt,
  2751. &disable_afe_wakeup_event_listener);
  2752. if (ret)
  2753. dev_dbg(&pdev->dev, "%s: error reading %s in dt\n",
  2754. __func__, disable_afe_wakeup_event_listener_dt);
  2755. }
  2756. va_priv->disable_afe_wakeup_event_listener =
  2757. disable_afe_wakeup_event_listener;
  2758. va_priv->va_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2759. "qcom,va-swr-gpios", 0);
  2760. if (!va_priv->va_swr_gpio_p && is_used_va_swr_gpio) {
  2761. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2762. __func__);
  2763. return -EINVAL;
  2764. }
  2765. if ((msm_cdc_pinctrl_get_state(va_priv->va_swr_gpio_p) < 0) &&
  2766. is_used_va_swr_gpio) {
  2767. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2768. __func__);
  2769. return -EPROBE_DEFER;
  2770. }
  2771. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  2772. VA_MACRO_MAX_OFFSET);
  2773. if (!va_io_base) {
  2774. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2775. return -EINVAL;
  2776. }
  2777. va_priv->va_io_base = va_io_base;
  2778. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2779. if (IS_ERR(lpass_audio_hw_vote)) {
  2780. ret = PTR_ERR(lpass_audio_hw_vote);
  2781. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2782. __func__, "lpass_audio_hw_vote", ret);
  2783. lpass_audio_hw_vote = NULL;
  2784. ret = 0;
  2785. }
  2786. va_priv->lpass_audio_hw_vote = lpass_audio_hw_vote;
  2787. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  2788. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  2789. micb_supply_str1);
  2790. if (IS_ERR(va_priv->micb_supply)) {
  2791. ret = PTR_ERR(va_priv->micb_supply);
  2792. dev_err(&pdev->dev,
  2793. "%s:Failed to get micbias supply for VA Mic %d\n",
  2794. __func__, ret);
  2795. return ret;
  2796. }
  2797. ret = of_property_read_u32(pdev->dev.of_node,
  2798. micb_voltage_str,
  2799. &va_priv->micb_voltage);
  2800. if (ret) {
  2801. dev_err(&pdev->dev,
  2802. "%s:Looking up %s property in node %s failed\n",
  2803. __func__, micb_voltage_str,
  2804. pdev->dev.of_node->full_name);
  2805. return ret;
  2806. }
  2807. ret = of_property_read_u32(pdev->dev.of_node,
  2808. micb_current_str,
  2809. &va_priv->micb_current);
  2810. if (ret) {
  2811. dev_err(&pdev->dev,
  2812. "%s:Looking up %s property in node %s failed\n",
  2813. __func__, micb_current_str,
  2814. pdev->dev.of_node->full_name);
  2815. return ret;
  2816. }
  2817. }
  2818. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2819. &default_clk_id);
  2820. if (ret) {
  2821. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2822. __func__, "qcom,default-clk-id");
  2823. default_clk_id = VA_CORE_CLK;
  2824. }
  2825. va_priv->clk_id = VA_CORE_CLK;
  2826. va_priv->default_clk_id = default_clk_id;
  2827. if (is_used_va_swr_gpio) {
  2828. va_priv->reset_swr = true;
  2829. INIT_WORK(&va_priv->va_macro_add_child_devices_work,
  2830. va_macro_add_child_devices);
  2831. va_priv->swr_plat_data.handle = (void *) va_priv;
  2832. va_priv->swr_plat_data.read = NULL;
  2833. va_priv->swr_plat_data.write = NULL;
  2834. va_priv->swr_plat_data.bulk_write = NULL;
  2835. va_priv->swr_plat_data.clk = va_macro_swrm_clock;
  2836. va_priv->swr_plat_data.core_vote = va_macro_core_vote;
  2837. va_priv->swr_plat_data.handle_irq = NULL;
  2838. mutex_init(&va_priv->swr_clk_lock);
  2839. }
  2840. va_priv->is_used_va_swr_gpio = is_used_va_swr_gpio;
  2841. mutex_init(&va_priv->mclk_lock);
  2842. dev_set_drvdata(&pdev->dev, va_priv);
  2843. va_macro_init_ops(&ops, va_io_base, va_without_decimation);
  2844. ops.clk_id_req = va_priv->default_clk_id;
  2845. ops.default_clk_id = va_priv->default_clk_id;
  2846. ret = bolero_register_macro(&pdev->dev, VA_MACRO, &ops);
  2847. if (ret < 0) {
  2848. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2849. goto reg_macro_fail;
  2850. }
  2851. if (is_used_va_swr_gpio)
  2852. schedule_work(&va_priv->va_macro_add_child_devices_work);
  2853. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  2854. pm_runtime_use_autosuspend(&pdev->dev);
  2855. pm_runtime_set_suspended(&pdev->dev);
  2856. pm_suspend_ignore_children(&pdev->dev, true);
  2857. pm_runtime_enable(&pdev->dev);
  2858. return ret;
  2859. reg_macro_fail:
  2860. mutex_destroy(&va_priv->mclk_lock);
  2861. if (is_used_va_swr_gpio)
  2862. mutex_destroy(&va_priv->swr_clk_lock);
  2863. return ret;
  2864. }
  2865. static int va_macro_remove(struct platform_device *pdev)
  2866. {
  2867. struct va_macro_priv *va_priv;
  2868. int count = 0;
  2869. va_priv = dev_get_drvdata(&pdev->dev);
  2870. if (!va_priv)
  2871. return -EINVAL;
  2872. if (va_priv->is_used_va_swr_gpio) {
  2873. if (va_priv->swr_ctrl_data)
  2874. kfree(va_priv->swr_ctrl_data);
  2875. for (count = 0; count < va_priv->child_count &&
  2876. count < VA_MACRO_CHILD_DEVICES_MAX; count++)
  2877. platform_device_unregister(
  2878. va_priv->pdev_child_devices[count]);
  2879. }
  2880. pm_runtime_disable(&pdev->dev);
  2881. pm_runtime_set_suspended(&pdev->dev);
  2882. bolero_unregister_macro(&pdev->dev, VA_MACRO);
  2883. mutex_destroy(&va_priv->mclk_lock);
  2884. if (va_priv->is_used_va_swr_gpio)
  2885. mutex_destroy(&va_priv->swr_clk_lock);
  2886. return 0;
  2887. }
  2888. static const struct of_device_id va_macro_dt_match[] = {
  2889. {.compatible = "qcom,va-macro"},
  2890. {}
  2891. };
  2892. static const struct dev_pm_ops bolero_dev_pm_ops = {
  2893. SET_SYSTEM_SLEEP_PM_OPS(
  2894. pm_runtime_force_suspend,
  2895. pm_runtime_force_resume
  2896. )
  2897. SET_RUNTIME_PM_OPS(
  2898. bolero_runtime_suspend,
  2899. bolero_runtime_resume,
  2900. NULL
  2901. )
  2902. };
  2903. static struct platform_driver va_macro_driver = {
  2904. .driver = {
  2905. .name = "va_macro",
  2906. .owner = THIS_MODULE,
  2907. .pm = &bolero_dev_pm_ops,
  2908. .of_match_table = va_macro_dt_match,
  2909. .suppress_bind_attrs = true,
  2910. },
  2911. .probe = va_macro_probe,
  2912. .remove = va_macro_remove,
  2913. };
  2914. module_platform_driver(va_macro_driver);
  2915. MODULE_DESCRIPTION("VA macro driver");
  2916. MODULE_LICENSE("GPL v2");