sde_encoder.c 192 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908
  1. /*
  2. * Copyright (c) 2021-2024 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include <drm/drm_edid.h>
  30. #include "sde_hwio.h"
  31. #include "sde_hw_catalog.h"
  32. #include "sde_hw_intf.h"
  33. #include "sde_hw_ctl.h"
  34. #include "sde_formats.h"
  35. #include "sde_encoder.h"
  36. #include "sde_encoder_phys.h"
  37. #include "sde_hw_dsc.h"
  38. #include "sde_hw_vdc.h"
  39. #include "sde_crtc.h"
  40. #include "sde_trace.h"
  41. #include "sde_core_irq.h"
  42. #include "sde_hw_top.h"
  43. #include "sde_hw_qdss.h"
  44. #include "sde_encoder_dce.h"
  45. #include "sde_vm.h"
  46. #include "sde_fence.h"
  47. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  48. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  49. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  50. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  51. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  57. (p) ? (p)->parent->base.id : -1, \
  58. (p) ? (p)->intf_idx - INTF_0 : -1, \
  59. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  60. ##__VA_ARGS__)
  61. #define SEC_TO_MILLI_SEC 1000
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* worst case poll time for delay_kickoff to be cleared */
  66. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  67. /* Maximum number of VSYNC wait attempts for RSC state transition */
  68. #define MAX_RSC_WAIT 5
  69. /* Worst case time required for trigger the frame after the EPT wait */
  70. #define EPT_BACKOFF_THRESHOLD (3 * NSEC_PER_MSEC)
  71. #define MAX_EPT_TIMEOUT_US (10 * USEC_PER_SEC)
  72. #define IS_ROI_UPDATED(a, b) (a.x1 != b.x1 || a.x2 != b.x2 || \
  73. a.y1 != b.y1 || a.y2 != b.y2)
  74. /**
  75. * enum sde_enc_rc_events - events for resource control state machine
  76. * @SDE_ENC_RC_EVENT_KICKOFF:
  77. * This event happens at NORMAL priority.
  78. * Event that signals the start of the transfer. When this event is
  79. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  80. * Regardless of the previous state, the resource should be in ON state
  81. * at the end of this event. At the end of this event, a delayed work is
  82. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  83. * ktime.
  84. * @SDE_ENC_RC_EVENT_PRE_STOP:
  85. * This event happens at NORMAL priority.
  86. * This event, when received during the ON state, set RSC to IDLE, and
  87. * and leave the RC STATE in the PRE_OFF state.
  88. * It should be followed by the STOP event as part of encoder disable.
  89. * If received during IDLE or OFF states, it will do nothing.
  90. * @SDE_ENC_RC_EVENT_STOP:
  91. * This event happens at NORMAL priority.
  92. * When this event is received, disable all the MDP/DSI core clocks, and
  93. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  94. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  95. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  96. * Resource state should be in OFF at the end of the event.
  97. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  98. * This event happens at NORMAL priority from a work item.
  99. * Event signals that there is a seamless mode switch is in prgoress. A
  100. * client needs to leave clocks ON to reduce the mode switch latency.
  101. * @SDE_ENC_RC_EVENT_POST_MODESET:
  102. * This event happens at NORMAL priority from a work item.
  103. * Event signals that seamless mode switch is complete and resources are
  104. * acquired. Clients wants to update the rsc with new vtotal and update
  105. * pm_qos vote.
  106. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  107. * This event happens at NORMAL priority from a work item.
  108. * Event signals that there were no frame updates for
  109. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  110. * and request RSC with IDLE state and change the resource state to IDLE.
  111. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  112. * This event is triggered from the input event thread when touch event is
  113. * received from the input device. On receiving this event,
  114. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  115. clocks and enable RSC.
  116. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  117. * off work since a new commit is imminent.
  118. */
  119. enum sde_enc_rc_events {
  120. SDE_ENC_RC_EVENT_KICKOFF = 1,
  121. SDE_ENC_RC_EVENT_PRE_STOP,
  122. SDE_ENC_RC_EVENT_STOP,
  123. SDE_ENC_RC_EVENT_PRE_MODESET,
  124. SDE_ENC_RC_EVENT_POST_MODESET,
  125. SDE_ENC_RC_EVENT_ENTER_IDLE,
  126. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  127. };
  128. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  129. {
  130. struct sde_encoder_virt *sde_enc;
  131. int i;
  132. sde_enc = to_sde_encoder_virt(drm_enc);
  133. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  134. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  135. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable &&
  136. phys->split_role != ENC_ROLE_SLAVE) {
  137. if (enable)
  138. SDE_EVT32(DRMID(drm_enc), enable);
  139. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  140. }
  141. }
  142. }
  143. u32 sde_encoder_get_programmed_fetch_time(struct drm_encoder *drm_enc)
  144. {
  145. struct sde_encoder_virt *sde_enc;
  146. struct sde_encoder_phys *phys;
  147. bool is_vid;
  148. sde_enc = to_sde_encoder_virt(drm_enc);
  149. if (!sde_enc || !sde_enc->phys_encs[0]) {
  150. SDE_ERROR("invalid params\n");
  151. return U32_MAX;
  152. }
  153. phys = sde_enc->phys_encs[0];
  154. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  155. return is_vid ? phys->pf_time_in_us : 0;
  156. }
  157. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  158. {
  159. struct sde_encoder_virt *sde_enc;
  160. struct sde_encoder_phys *cur_master;
  161. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  162. ktime_t tvblank, cur_time;
  163. struct intf_status intf_status = {0};
  164. unsigned long features;
  165. u32 fps;
  166. bool is_cmd, is_vid;
  167. sde_enc = to_sde_encoder_virt(drm_enc);
  168. cur_master = sde_enc->cur_master;
  169. fps = sde_encoder_get_fps(drm_enc);
  170. is_cmd = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  171. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  172. if (!cur_master || !cur_master->hw_intf || !fps
  173. || !cur_master->hw_intf->ops.get_vsync_timestamp || (!is_cmd && !is_vid))
  174. return 0;
  175. features = cur_master->hw_intf->cap->features;
  176. /*
  177. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  178. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  179. * at panel vsync and not at MDP VSYNC
  180. */
  181. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  182. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  183. if (intf_status.is_prog_fetch_en)
  184. return 0;
  185. }
  186. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf, is_vid);
  187. qtmr_counter = arch_timer_read_counter();
  188. cur_time = ktime_get_ns();
  189. /* check for counter rollover between the two timestamps [56 bits] */
  190. if (qtmr_counter < vsync_counter) {
  191. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  192. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  193. qtmr_counter >> 32, qtmr_counter, hw_diff,
  194. fps, SDE_EVTLOG_FUNC_CASE1);
  195. } else {
  196. hw_diff = qtmr_counter - vsync_counter;
  197. }
  198. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  199. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  200. /* avoid setting timestamp, if diff is more than one vsync */
  201. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  202. tvblank = 0;
  203. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  204. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  205. fps, SDE_EVTLOG_ERROR);
  206. } else {
  207. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  208. }
  209. SDE_DEBUG_ENC(sde_enc,
  210. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  211. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  212. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  213. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  214. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  215. return tvblank;
  216. }
  217. static void _sde_encoder_control_fal10_veto(struct drm_encoder *drm_enc, bool veto)
  218. {
  219. bool clone_mode;
  220. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  221. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  222. if (!sde_kms || !sde_kms->hw_uidle || !sde_kms->hw_uidle->ops.uidle_fal10_override)
  223. return;
  224. if (test_bit(SDE_UIDLE_WB_FAL_STATUS, &sde_kms->catalog->uidle_cfg.features))
  225. return;
  226. /*
  227. * clone mode is the only scenario where we want to enable software override
  228. * of fal10 veto.
  229. */
  230. clone_mode = sde_encoder_in_clone_mode(drm_enc);
  231. SDE_EVT32(DRMID(drm_enc), clone_mode, veto);
  232. if (clone_mode && veto) {
  233. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  234. sde_enc->fal10_veto_override = true;
  235. } else if (sde_enc->fal10_veto_override && !veto) {
  236. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  237. sde_enc->fal10_veto_override = false;
  238. }
  239. }
  240. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  241. {
  242. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  243. struct msm_drm_private *priv;
  244. struct sde_kms *sde_kms;
  245. struct device *cpu_dev;
  246. struct cpumask *cpu_mask = NULL;
  247. int cpu = 0;
  248. u32 cpu_dma_latency;
  249. priv = drm_enc->dev->dev_private;
  250. sde_kms = to_sde_kms(priv->kms);
  251. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  252. return;
  253. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  254. cpumask_clear(&sde_enc->valid_cpu_mask);
  255. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  256. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  257. if (!cpu_mask &&
  258. sde_encoder_check_curr_mode(drm_enc,
  259. MSM_DISPLAY_CMD_MODE))
  260. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  261. if (!cpu_mask)
  262. return;
  263. for_each_cpu(cpu, cpu_mask) {
  264. cpu_dev = get_cpu_device(cpu);
  265. if (!cpu_dev) {
  266. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  267. cpu);
  268. return;
  269. }
  270. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  271. dev_pm_qos_add_request(cpu_dev,
  272. &sde_enc->pm_qos_cpu_req[cpu],
  273. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  274. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  275. }
  276. }
  277. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  278. {
  279. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  280. struct device *cpu_dev;
  281. int cpu = 0;
  282. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  283. cpu_dev = get_cpu_device(cpu);
  284. if (!cpu_dev) {
  285. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  286. cpu);
  287. continue;
  288. }
  289. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  290. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  291. }
  292. cpumask_clear(&sde_enc->valid_cpu_mask);
  293. }
  294. static bool _sde_encoder_is_autorefresh_enabled(
  295. struct sde_encoder_virt *sde_enc)
  296. {
  297. struct drm_connector *drm_conn;
  298. if (!sde_enc->cur_master ||
  299. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  300. return false;
  301. drm_conn = sde_enc->cur_master->connector;
  302. if (!drm_conn || !drm_conn->state)
  303. return false;
  304. return sde_connector_get_property(drm_conn->state,
  305. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  306. }
  307. static bool _sde_encoder_is_autorefresh_status_busy(struct sde_encoder_virt *sde_enc)
  308. {
  309. if (!sde_enc->cur_master || !sde_enc->cur_master->hw_intf ||
  310. !sde_enc->cur_master->hw_intf->ops.get_autorefresh_status)
  311. return false;
  312. return sde_enc->cur_master->hw_intf->ops.get_autorefresh_status(
  313. sde_enc->cur_master->hw_intf);
  314. }
  315. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  316. struct sde_hw_qdss *hw_qdss,
  317. struct sde_encoder_phys *phys, bool enable)
  318. {
  319. if (sde_enc->qdss_status == enable)
  320. return;
  321. sde_enc->qdss_status = enable;
  322. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  323. sde_enc->qdss_status);
  324. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  325. }
  326. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  327. s64 timeout_ms, struct sde_encoder_wait_info *info)
  328. {
  329. int rc = 0;
  330. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  331. ktime_t cur_ktime;
  332. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  333. u32 curr_atomic_cnt = atomic_read(info->atomic_cnt);
  334. do {
  335. rc = wait_event_timeout(*(info->wq),
  336. atomic_read(info->atomic_cnt) == info->count_check,
  337. wait_time_jiffies);
  338. cur_ktime = ktime_get();
  339. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  340. timeout_ms, atomic_read(info->atomic_cnt),
  341. info->count_check);
  342. /* Make an early exit if the condition is already satisfied */
  343. if ((atomic_read(info->atomic_cnt) < info->count_check) &&
  344. (info->count_check < curr_atomic_cnt)) {
  345. rc = true;
  346. break;
  347. }
  348. /* If we timed out, counter is valid and time is less, wait again */
  349. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  350. (rc == 0) &&
  351. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  352. return rc;
  353. }
  354. int sde_encoder_helper_hw_fence_extended_wait(struct sde_encoder_phys *phys_enc,
  355. struct sde_hw_ctl *ctl, struct sde_encoder_wait_info *wait_info, int wait_type)
  356. {
  357. int ret = -ETIMEDOUT;
  358. s64 standard_kickoff_timeout_ms = wait_info->timeout_ms;
  359. int timeout_iters = EXTENDED_KICKOFF_TIMEOUT_ITERS;
  360. wait_info->timeout_ms = EXTENDED_KICKOFF_TIMEOUT_MS;
  361. while (ret == -ETIMEDOUT && timeout_iters--) {
  362. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type, wait_info);
  363. if (ret == -ETIMEDOUT) {
  364. /* if dma_fence is not signaled, keep waiting */
  365. if (!sde_crtc_is_fence_signaled(phys_enc->parent->crtc))
  366. continue;
  367. /* timed-out waiting and no sw-override support for hw-fences */
  368. if (!ctl || !ctl->ops.hw_fence_trigger_sw_override) {
  369. SDE_ERROR("invalid argument(s)\n");
  370. break;
  371. }
  372. /*
  373. * In case the sw and hw fences were triggered at the same time,
  374. * wait the standard kickoff time one more time. Only override if
  375. * we timeout again.
  376. */
  377. wait_info->timeout_ms = standard_kickoff_timeout_ms;
  378. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type, wait_info);
  379. if (ret == -ETIMEDOUT) {
  380. sde_encoder_helper_hw_fence_sw_override(phys_enc, ctl);
  381. /*
  382. * wait the original timeout time again if we
  383. * did sw override due to fence being signaled
  384. */
  385. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type,
  386. wait_info);
  387. }
  388. break;
  389. }
  390. }
  391. /* reset the timeout value */
  392. wait_info->timeout_ms = standard_kickoff_timeout_ms;
  393. return ret;
  394. }
  395. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  396. {
  397. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  398. return sde_enc &&
  399. (sde_enc->disp_info.display_type ==
  400. SDE_CONNECTOR_PRIMARY);
  401. }
  402. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  403. {
  404. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  405. return sde_enc &&
  406. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  407. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  408. }
  409. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  410. {
  411. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  412. return sde_enc &&
  413. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  414. }
  415. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  416. {
  417. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  418. return sde_enc && sde_enc->cur_master &&
  419. sde_enc->cur_master->cont_splash_enabled;
  420. }
  421. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  422. enum sde_intr_idx intr_idx)
  423. {
  424. SDE_EVT32(DRMID(phys_enc->parent),
  425. phys_enc->intf_idx - INTF_0,
  426. phys_enc->hw_pp->idx - PINGPONG_0,
  427. intr_idx);
  428. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  429. if (phys_enc->parent_ops.handle_frame_done)
  430. phys_enc->parent_ops.handle_frame_done(
  431. phys_enc->parent, phys_enc,
  432. SDE_ENCODER_FRAME_EVENT_ERROR);
  433. }
  434. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  435. enum sde_intr_idx intr_idx,
  436. struct sde_encoder_wait_info *wait_info)
  437. {
  438. struct sde_encoder_irq *irq;
  439. u32 irq_status;
  440. int ret, i;
  441. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  442. SDE_ERROR("invalid params\n");
  443. return -EINVAL;
  444. }
  445. irq = &phys_enc->irq[intr_idx];
  446. /* note: do master / slave checking outside */
  447. /* return EWOULDBLOCK since we know the wait isn't necessary */
  448. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  449. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  450. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  451. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  452. return -EWOULDBLOCK;
  453. }
  454. if (irq->irq_idx < 0) {
  455. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  456. irq->name, irq->hw_idx);
  457. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  458. irq->irq_idx);
  459. return 0;
  460. }
  461. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  462. atomic_read(wait_info->atomic_cnt));
  463. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  464. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  465. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  466. /*
  467. * Some module X may disable interrupt for longer duration
  468. * and it may trigger all interrupts including timer interrupt
  469. * when module X again enable the interrupt.
  470. * That may cause interrupt wait timeout API in this API.
  471. * It is handled by split the wait timer in two halves.
  472. */
  473. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  474. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  475. irq->hw_idx,
  476. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  477. wait_info);
  478. if (ret)
  479. break;
  480. }
  481. if (ret <= 0) {
  482. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  483. irq->irq_idx, true);
  484. if (irq_status) {
  485. unsigned long flags;
  486. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  487. irq->hw_idx, irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  488. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE1);
  489. SDE_DEBUG_PHYS(phys_enc, "done but irq %d not triggered\n", irq->irq_idx);
  490. local_irq_save(flags);
  491. irq->cb.func(phys_enc, irq->irq_idx);
  492. local_irq_restore(flags);
  493. ret = 0;
  494. } else {
  495. ret = -ETIMEDOUT;
  496. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  497. irq->hw_idx, irq->irq_idx,
  498. phys_enc->hw_pp->idx - PINGPONG_0,
  499. atomic_read(wait_info->atomic_cnt), irq_status,
  500. SDE_EVTLOG_ERROR);
  501. }
  502. } else {
  503. ret = 0;
  504. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  505. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  506. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE2);
  507. }
  508. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  509. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  510. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  511. return ret;
  512. }
  513. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  514. enum sde_intr_idx intr_idx)
  515. {
  516. struct sde_encoder_irq *irq;
  517. int ret = 0;
  518. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  519. SDE_ERROR("invalid params\n");
  520. return -EINVAL;
  521. }
  522. irq = &phys_enc->irq[intr_idx];
  523. if (irq->irq_idx >= 0) {
  524. SDE_DEBUG_PHYS(phys_enc,
  525. "skipping already registered irq %s type %d\n",
  526. irq->name, irq->intr_type);
  527. return 0;
  528. }
  529. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  530. irq->intr_type, irq->hw_idx);
  531. if (irq->irq_idx < 0) {
  532. SDE_ERROR_PHYS(phys_enc,
  533. "failed to lookup IRQ index for %s type:%d\n",
  534. irq->name, irq->intr_type);
  535. return -EINVAL;
  536. }
  537. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  538. &irq->cb);
  539. if (ret) {
  540. SDE_ERROR_PHYS(phys_enc,
  541. "failed to register IRQ callback for %s\n",
  542. irq->name);
  543. irq->irq_idx = -EINVAL;
  544. return ret;
  545. }
  546. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  547. if (ret) {
  548. SDE_ERROR_PHYS(phys_enc,
  549. "enable IRQ for intr:%s failed, irq_idx %d\n",
  550. irq->name, irq->irq_idx);
  551. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  552. irq->irq_idx, &irq->cb);
  553. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  554. irq->irq_idx, SDE_EVTLOG_ERROR);
  555. irq->irq_idx = -EINVAL;
  556. return ret;
  557. }
  558. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  559. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  560. irq->name, irq->irq_idx);
  561. return ret;
  562. }
  563. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  564. enum sde_intr_idx intr_idx)
  565. {
  566. struct sde_encoder_irq *irq;
  567. int ret;
  568. if (!phys_enc) {
  569. SDE_ERROR("invalid encoder\n");
  570. return -EINVAL;
  571. }
  572. irq = &phys_enc->irq[intr_idx];
  573. /* silently skip irqs that weren't registered */
  574. if (irq->irq_idx < 0) {
  575. SDE_ERROR(
  576. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  577. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  578. irq->irq_idx);
  579. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  580. irq->irq_idx, SDE_EVTLOG_ERROR);
  581. return 0;
  582. }
  583. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  584. if (ret)
  585. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  586. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  587. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  588. &irq->cb);
  589. if (ret)
  590. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  591. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  592. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  593. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  594. irq->irq_idx = -EINVAL;
  595. return 0;
  596. }
  597. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  598. struct sde_encoder_hw_resources *hw_res,
  599. struct drm_connector_state *conn_state)
  600. {
  601. struct sde_encoder_virt *sde_enc = NULL;
  602. int ret, i = 0;
  603. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  604. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  605. -EINVAL, !drm_enc, !hw_res, !conn_state,
  606. hw_res ? !hw_res->comp_info : 0);
  607. return;
  608. }
  609. sde_enc = to_sde_encoder_virt(drm_enc);
  610. SDE_DEBUG_ENC(sde_enc, "\n");
  611. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  612. hw_res->display_type = sde_enc->disp_info.display_type;
  613. /* Query resources used by phys encs, expected to be without overlap */
  614. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  615. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  616. if (phys && phys->ops.get_hw_resources)
  617. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  618. }
  619. /*
  620. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  621. * called from atomic_check phase. Use the below API to get mode
  622. * information of the temporary conn_state passed
  623. */
  624. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  625. if (ret)
  626. SDE_ERROR("failed to get topology ret %d\n", ret);
  627. ret = sde_connector_state_get_compression_info(conn_state,
  628. hw_res->comp_info);
  629. if (ret)
  630. SDE_ERROR("failed to get compression info ret %d\n", ret);
  631. }
  632. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  633. {
  634. struct sde_encoder_virt *sde_enc = NULL;
  635. int i = 0;
  636. unsigned int num_encs;
  637. if (!drm_enc) {
  638. SDE_ERROR("invalid encoder\n");
  639. return;
  640. }
  641. sde_enc = to_sde_encoder_virt(drm_enc);
  642. SDE_DEBUG_ENC(sde_enc, "\n");
  643. num_encs = sde_enc->num_phys_encs;
  644. mutex_lock(&sde_enc->enc_lock);
  645. sde_rsc_client_destroy(sde_enc->rsc_client);
  646. for (i = 0; i < num_encs; i++) {
  647. struct sde_encoder_phys *phys;
  648. phys = sde_enc->phys_vid_encs[i];
  649. if (phys && phys->ops.destroy) {
  650. phys->ops.destroy(phys);
  651. --sde_enc->num_phys_encs;
  652. sde_enc->phys_vid_encs[i] = NULL;
  653. sde_enc->phys_encs[i] = NULL;
  654. }
  655. phys = sde_enc->phys_cmd_encs[i];
  656. if (phys && phys->ops.destroy) {
  657. phys->ops.destroy(phys);
  658. --sde_enc->num_phys_encs;
  659. sde_enc->phys_cmd_encs[i] = NULL;
  660. sde_enc->phys_encs[i] = NULL;
  661. }
  662. phys = sde_enc->phys_encs[i];
  663. if (phys && phys->ops.destroy) {
  664. phys->ops.destroy(phys);
  665. --sde_enc->num_phys_encs;
  666. sde_enc->phys_encs[i] = NULL;
  667. }
  668. }
  669. if (sde_enc->num_phys_encs)
  670. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  671. sde_enc->num_phys_encs);
  672. sde_enc->num_phys_encs = 0;
  673. mutex_unlock(&sde_enc->enc_lock);
  674. drm_encoder_cleanup(drm_enc);
  675. mutex_destroy(&sde_enc->enc_lock);
  676. kfree(sde_enc->input_handler);
  677. sde_enc->input_handler = NULL;
  678. kfree(sde_enc);
  679. }
  680. void sde_encoder_helper_update_intf_cfg(
  681. struct sde_encoder_phys *phys_enc)
  682. {
  683. struct sde_encoder_virt *sde_enc;
  684. struct sde_hw_intf_cfg_v1 *intf_cfg;
  685. enum sde_3d_blend_mode mode_3d;
  686. if (!phys_enc || !phys_enc->hw_pp) {
  687. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  688. return;
  689. }
  690. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  691. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  692. SDE_DEBUG_ENC(sde_enc,
  693. "intf_cfg updated for %d at idx %d\n",
  694. phys_enc->intf_idx,
  695. intf_cfg->intf_count);
  696. /* setup interface configuration */
  697. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  698. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  699. return;
  700. }
  701. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  702. if (phys_enc == sde_enc->cur_master) {
  703. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  704. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  705. else
  706. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  707. }
  708. /* configure this interface as master for split display */
  709. if (phys_enc->split_role == ENC_ROLE_MASTER)
  710. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  711. /* setup which pp blk will connect to this intf */
  712. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  713. phys_enc->hw_intf->ops.bind_pingpong_blk(
  714. phys_enc->hw_intf,
  715. true,
  716. phys_enc->hw_pp->idx);
  717. /*setup merge_3d configuration */
  718. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  719. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  720. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  721. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  722. phys_enc->hw_pp->merge_3d->idx;
  723. if (phys_enc->hw_pp->ops.setup_3d_mode)
  724. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  725. mode_3d);
  726. }
  727. void sde_encoder_helper_split_config(
  728. struct sde_encoder_phys *phys_enc,
  729. enum sde_intf interface)
  730. {
  731. struct sde_encoder_virt *sde_enc;
  732. struct split_pipe_cfg *cfg;
  733. struct sde_hw_mdp *hw_mdptop;
  734. enum sde_rm_topology_name topology;
  735. struct msm_display_info *disp_info;
  736. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  737. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  738. return;
  739. }
  740. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  741. hw_mdptop = phys_enc->hw_mdptop;
  742. disp_info = &sde_enc->disp_info;
  743. cfg = &phys_enc->hw_intf->cfg;
  744. memset(cfg, 0, sizeof(*cfg));
  745. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  746. return;
  747. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  748. cfg->split_link_en = true;
  749. /**
  750. * disable split modes since encoder will be operating in as the only
  751. * encoder, either for the entire use case in the case of, for example,
  752. * single DSI, or for this frame in the case of left/right only partial
  753. * update.
  754. */
  755. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  756. if (hw_mdptop->ops.setup_split_pipe)
  757. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  758. if (hw_mdptop->ops.setup_pp_split)
  759. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  760. return;
  761. }
  762. cfg->en = true;
  763. cfg->mode = phys_enc->intf_mode;
  764. cfg->intf = interface;
  765. if (cfg->en && phys_enc->ops.needs_single_flush &&
  766. phys_enc->ops.needs_single_flush(phys_enc))
  767. cfg->split_flush_en = true;
  768. topology = sde_connector_get_topology_name(phys_enc->connector);
  769. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  770. cfg->pp_split_slave = cfg->intf;
  771. else
  772. cfg->pp_split_slave = INTF_MAX;
  773. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  774. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  775. if (hw_mdptop->ops.setup_split_pipe)
  776. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  777. } else if (sde_enc->hw_pp[0]) {
  778. /*
  779. * slave encoder
  780. * - determine split index from master index,
  781. * assume master is first pp
  782. */
  783. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  784. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  785. cfg->pp_split_index);
  786. if (hw_mdptop->ops.setup_pp_split)
  787. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  788. }
  789. }
  790. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  791. {
  792. struct sde_encoder_virt *sde_enc;
  793. int i = 0;
  794. if (!drm_enc)
  795. return false;
  796. sde_enc = to_sde_encoder_virt(drm_enc);
  797. if (!sde_enc)
  798. return false;
  799. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  800. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  801. if (phys && phys->in_clone_mode)
  802. return true;
  803. }
  804. return false;
  805. }
  806. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  807. struct drm_crtc *crtc)
  808. {
  809. struct sde_encoder_virt *sde_enc;
  810. int i;
  811. if (!drm_enc)
  812. return false;
  813. sde_enc = to_sde_encoder_virt(drm_enc);
  814. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  815. return false;
  816. if (sde_enc->crtc != crtc)
  817. return false;
  818. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  819. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  820. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  821. return true;
  822. }
  823. return false;
  824. }
  825. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  826. struct drm_crtc_state *crtc_state)
  827. {
  828. struct sde_encoder_virt *sde_enc;
  829. struct sde_crtc_state *sde_crtc_state;
  830. int i = 0;
  831. if (!drm_enc || !crtc_state) {
  832. SDE_DEBUG("invalid params\n");
  833. return;
  834. }
  835. sde_enc = to_sde_encoder_virt(drm_enc);
  836. sde_crtc_state = to_sde_crtc_state(crtc_state);
  837. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  838. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  839. return;
  840. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  841. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  842. if (phys) {
  843. phys->in_clone_mode = true;
  844. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  845. }
  846. }
  847. sde_crtc_state->cached_cwb_enc_mask = sde_crtc_state->cwb_enc_mask;
  848. sde_crtc_state->cwb_enc_mask = 0;
  849. }
  850. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  851. struct drm_crtc_state *crtc_state,
  852. struct drm_connector_state *conn_state)
  853. {
  854. const struct drm_display_mode *mode;
  855. struct drm_display_mode *adj_mode;
  856. int i = 0;
  857. int ret = 0;
  858. mode = &crtc_state->mode;
  859. adj_mode = &crtc_state->adjusted_mode;
  860. /* perform atomic check on the first physical encoder (master) */
  861. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  862. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  863. if (phys && phys->ops.atomic_check)
  864. ret = phys->ops.atomic_check(phys, crtc_state,
  865. conn_state);
  866. else if (phys && phys->ops.mode_fixup)
  867. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  868. ret = -EINVAL;
  869. if (ret) {
  870. SDE_ERROR_ENC(sde_enc,
  871. "mode unsupported, phys idx %d\n", i);
  872. break;
  873. }
  874. }
  875. return ret;
  876. }
  877. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  878. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  879. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  880. {
  881. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  882. int ret = 0;
  883. if (crtc_state->mode_changed || crtc_state->active_changed) {
  884. struct sde_rect mode_roi, roi;
  885. u32 width, height;
  886. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  887. mode_roi.x = 0;
  888. mode_roi.y = 0;
  889. mode_roi.w = width;
  890. mode_roi.h = height;
  891. if (sde_conn_state->rois.num_rects) {
  892. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  893. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  894. SDE_ERROR_ENC(sde_enc,
  895. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  896. roi.x, roi.y, roi.w, roi.h);
  897. ret = -EINVAL;
  898. }
  899. }
  900. if (sde_crtc_state->user_roi_list.num_rects) {
  901. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  902. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  903. SDE_ERROR_ENC(sde_enc,
  904. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  905. roi.x, roi.y, roi.w, roi.h);
  906. ret = -EINVAL;
  907. }
  908. }
  909. }
  910. return ret;
  911. }
  912. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  913. struct drm_crtc_state *crtc_state,
  914. struct drm_connector_state *conn_state,
  915. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  916. struct sde_connector *sde_conn,
  917. struct sde_connector_state *sde_conn_state)
  918. {
  919. int ret = 0;
  920. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  921. struct msm_sub_mode sub_mode;
  922. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  923. struct msm_display_topology *topology = NULL;
  924. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  925. CONNECTOR_PROP_DSC_MODE);
  926. sub_mode.pixel_format_mode = sde_connector_get_property(conn_state,
  927. CONNECTOR_PROP_BPP_MODE);
  928. ret = sde_connector_get_mode_info(&sde_conn->base,
  929. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  930. if (ret) {
  931. SDE_ERROR_ENC(sde_enc,
  932. "failed to get mode info, rc = %d\n", ret);
  933. return ret;
  934. }
  935. if (sde_conn_state->mode_info.comp_info.comp_type &&
  936. sde_conn_state->mode_info.comp_info.comp_ratio >=
  937. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  938. SDE_ERROR_ENC(sde_enc,
  939. "invalid compression ratio: %d\n",
  940. sde_conn_state->mode_info.comp_info.comp_ratio);
  941. ret = -EINVAL;
  942. return ret;
  943. }
  944. /* Skip RM allocation for Primary during CWB usecase */
  945. if ((!crtc_state->mode_changed && !crtc_state->active_changed &&
  946. crtc_state->connectors_changed &&
  947. !msm_is_private_mode_changed(conn_state) && (conn_state->crtc ==
  948. conn_state->connector->state->crtc)) ||
  949. (crtc_state->active_changed && !crtc_state->active))
  950. goto skip_reserve;
  951. /* Reserve dynamic resources, indicating atomic_check phase */
  952. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  953. conn_state, true);
  954. if (ret) {
  955. if (ret != -EAGAIN)
  956. SDE_ERROR_ENC(sde_enc,
  957. "RM failed to reserve resources, rc = %d\n", ret);
  958. return ret;
  959. }
  960. skip_reserve:
  961. /**
  962. * Update connector state with the topology selected for the
  963. * resource set validated. Reset the topology if we are
  964. * de-activating crtc.
  965. */
  966. if (crtc_state->active) {
  967. topology = &sde_conn_state->mode_info.topology;
  968. ret = sde_rm_update_topology(&sde_kms->rm,
  969. conn_state, topology);
  970. if (ret) {
  971. SDE_ERROR_ENC(sde_enc,
  972. "RM failed to update topology, rc: %d\n", ret);
  973. return ret;
  974. }
  975. }
  976. ret = sde_connector_set_blob_data(conn_state->connector,
  977. conn_state,
  978. CONNECTOR_PROP_SDE_INFO);
  979. if (ret) {
  980. SDE_ERROR_ENC(sde_enc,
  981. "connector failed to update info, rc: %d\n",
  982. ret);
  983. return ret;
  984. }
  985. }
  986. return ret;
  987. }
  988. bool sde_encoder_is_line_insertion_supported(struct drm_encoder *drm_enc)
  989. {
  990. struct sde_connector *sde_conn = NULL;
  991. struct sde_kms *sde_kms = NULL;
  992. struct drm_connector *conn = NULL;
  993. if (!drm_enc) {
  994. SDE_ERROR("invalid drm encoder\n");
  995. return false;
  996. }
  997. sde_kms = sde_encoder_get_kms(drm_enc);
  998. if (!sde_kms)
  999. return false;
  1000. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  1001. if (!conn || !conn->state)
  1002. return false;
  1003. sde_conn = to_sde_connector(conn);
  1004. if (!sde_conn)
  1005. return false;
  1006. return sde_connector_is_line_insertion_supported(sde_conn);
  1007. }
  1008. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  1009. u32 *qsync_fps, struct drm_connector_state *conn_state)
  1010. {
  1011. struct sde_encoder_virt *sde_enc;
  1012. int rc = 0;
  1013. struct sde_connector *sde_conn;
  1014. if (!qsync_fps)
  1015. return;
  1016. *qsync_fps = 0;
  1017. if (!drm_enc) {
  1018. SDE_ERROR("invalid drm encoder\n");
  1019. return;
  1020. }
  1021. sde_enc = to_sde_encoder_virt(drm_enc);
  1022. if (!sde_enc->cur_master) {
  1023. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  1024. return;
  1025. }
  1026. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1027. if (sde_conn->ops.get_qsync_min_fps)
  1028. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  1029. if (rc < 0) {
  1030. SDE_ERROR("invalid qsync min fps %d\n", rc);
  1031. return;
  1032. }
  1033. *qsync_fps = rc;
  1034. }
  1035. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  1036. struct sde_connector_state *sde_conn_state)
  1037. {
  1038. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  1039. u32 min_fps, step_fps = 0;
  1040. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  1041. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  1042. CONNECTOR_PROP_QSYNC_MODE);
  1043. u32 avr_step_state = sde_connector_get_property(&sde_conn_state->base,
  1044. CONNECTOR_PROP_AVR_STEP_STATE);
  1045. if ((avr_step_state == AVR_STEP_NONE) || !sde_conn->ops.get_avr_step_fps)
  1046. return 0;
  1047. if (!qsync_mode && avr_step_state) {
  1048. SDE_ERROR("invalid config: avr-step enabled without qsync\n");
  1049. return -EINVAL;
  1050. }
  1051. step_fps = sde_conn->ops.get_avr_step_fps(&sde_conn_state->base);
  1052. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  1053. &sde_conn_state->base);
  1054. if (!min_fps || !nom_fps || step_fps % nom_fps || step_fps % min_fps
  1055. || step_fps < nom_fps || (vtotal * nom_fps) % step_fps) {
  1056. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  1057. min_fps, step_fps, vtotal);
  1058. return -EINVAL;
  1059. }
  1060. return 0;
  1061. }
  1062. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  1063. struct sde_connector_state *sde_conn_state)
  1064. {
  1065. int rc = 0;
  1066. bool qsync_dirty, has_modeset, ept;
  1067. struct drm_connector_state *conn_state = &sde_conn_state->base;
  1068. u32 qsync_mode;
  1069. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  1070. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  1071. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  1072. ept = msm_property_is_dirty(&sde_conn->property_info,
  1073. &sde_conn_state->property_state, CONNECTOR_PROP_EPT);
  1074. if (has_modeset && qsync_dirty &&
  1075. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  1076. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  1077. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  1078. sde_conn_state->msm_mode.private_flags);
  1079. return -EINVAL;
  1080. }
  1081. qsync_mode = sde_connector_get_property(conn_state, CONNECTOR_PROP_QSYNC_MODE);
  1082. if (qsync_dirty || (qsync_mode && has_modeset))
  1083. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state);
  1084. return rc;
  1085. }
  1086. static int sde_encoder_virt_atomic_check(
  1087. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  1088. struct drm_connector_state *conn_state)
  1089. {
  1090. struct sde_encoder_virt *sde_enc;
  1091. struct sde_kms *sde_kms;
  1092. const struct drm_display_mode *mode;
  1093. struct drm_display_mode *adj_mode;
  1094. struct sde_connector *sde_conn = NULL;
  1095. struct sde_connector_state *sde_conn_state = NULL;
  1096. struct sde_crtc_state *sde_crtc_state = NULL;
  1097. enum sde_rm_topology_name old_top;
  1098. enum sde_rm_topology_name top_name;
  1099. struct msm_display_info *disp_info;
  1100. int ret = 0;
  1101. if (!drm_enc || !crtc_state || !conn_state) {
  1102. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  1103. !drm_enc, !crtc_state, !conn_state);
  1104. return -EINVAL;
  1105. }
  1106. sde_enc = to_sde_encoder_virt(drm_enc);
  1107. disp_info = &sde_enc->disp_info;
  1108. SDE_DEBUG_ENC(sde_enc, "\n");
  1109. sde_kms = sde_encoder_get_kms(drm_enc);
  1110. if (!sde_kms)
  1111. return -EINVAL;
  1112. mode = &crtc_state->mode;
  1113. adj_mode = &crtc_state->adjusted_mode;
  1114. sde_conn = to_sde_connector(conn_state->connector);
  1115. sde_conn_state = to_sde_connector_state(conn_state);
  1116. sde_crtc_state = to_sde_crtc_state(crtc_state);
  1117. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  1118. if (ret)
  1119. return ret;
  1120. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  1121. crtc_state->active_changed, crtc_state->connectors_changed);
  1122. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  1123. conn_state);
  1124. if (ret)
  1125. return ret;
  1126. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1127. conn_state, sde_conn_state, sde_crtc_state);
  1128. if (ret)
  1129. return ret;
  1130. /**
  1131. * record topology in previous atomic state to be able to handle
  1132. * topology transitions correctly.
  1133. */
  1134. old_top = sde_connector_get_property(conn_state,
  1135. CONNECTOR_PROP_TOPOLOGY_NAME);
  1136. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1137. if (ret)
  1138. return ret;
  1139. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1140. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1141. if (ret)
  1142. return ret;
  1143. top_name = sde_connector_get_property(conn_state,
  1144. CONNECTOR_PROP_TOPOLOGY_NAME);
  1145. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1146. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1147. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1148. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1149. top_name);
  1150. return -EINVAL;
  1151. }
  1152. }
  1153. ret = sde_connector_roi_v1_check_roi(conn_state);
  1154. if (ret) {
  1155. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1156. ret);
  1157. return ret;
  1158. }
  1159. drm_mode_set_crtcinfo(adj_mode, 0);
  1160. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1161. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1162. sde_conn_state->msm_mode.private_flags,
  1163. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1164. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1165. return ret;
  1166. }
  1167. static void _sde_encoder_get_connector_roi(
  1168. struct sde_encoder_virt *sde_enc,
  1169. struct sde_rect *merged_conn_roi)
  1170. {
  1171. struct drm_connector *drm_conn;
  1172. struct sde_connector_state *c_state;
  1173. if (!sde_enc || !merged_conn_roi)
  1174. return;
  1175. drm_conn = sde_enc->phys_encs[0]->connector;
  1176. if (!drm_conn || !drm_conn->state)
  1177. return;
  1178. c_state = to_sde_connector_state(drm_conn->state);
  1179. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1180. }
  1181. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1182. {
  1183. struct sde_encoder_virt *sde_enc;
  1184. struct drm_connector *drm_conn;
  1185. struct drm_display_mode *adj_mode;
  1186. struct sde_rect roi;
  1187. if (!drm_enc) {
  1188. SDE_ERROR("invalid encoder parameter\n");
  1189. return -EINVAL;
  1190. }
  1191. sde_enc = to_sde_encoder_virt(drm_enc);
  1192. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1193. SDE_ERROR("invalid crtc parameter\n");
  1194. return -EINVAL;
  1195. }
  1196. if (!sde_enc->cur_master) {
  1197. SDE_ERROR("invalid cur_master parameter\n");
  1198. return -EINVAL;
  1199. }
  1200. adj_mode = &sde_enc->cur_master->cached_mode;
  1201. drm_conn = sde_enc->cur_master->connector;
  1202. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1203. if (sde_kms_rect_is_null(&roi)) {
  1204. roi.w = adj_mode->hdisplay;
  1205. roi.h = adj_mode->vdisplay;
  1206. }
  1207. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1208. sizeof(sde_enc->prv_conn_roi));
  1209. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1210. return 0;
  1211. }
  1212. static void _sde_encoder_update_ppb_size(struct drm_encoder *drm_enc)
  1213. {
  1214. struct sde_kms *sde_kms;
  1215. struct sde_hw_mdp *hw_mdp;
  1216. struct drm_display_mode *mode;
  1217. struct sde_encoder_virt *sde_enc;
  1218. u32 pixels_per_pp, num_lm_or_pp, latency_lines;
  1219. int i;
  1220. if (!drm_enc) {
  1221. SDE_ERROR("invalid encoder parameter\n");
  1222. return;
  1223. }
  1224. sde_enc = to_sde_encoder_virt(drm_enc);
  1225. if (!sde_enc->cur_master || !sde_enc->cur_master->connector) {
  1226. SDE_ERROR_ENC(sde_enc, "invalid master or conn\n");
  1227. return;
  1228. }
  1229. /* program only for realtime displays */
  1230. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL)
  1231. return;
  1232. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1233. if (!sde_kms) {
  1234. SDE_ERROR_ENC(sde_enc, "invalid sde_kms\n");
  1235. return;
  1236. }
  1237. /* check if hw support is available, early return if not available */
  1238. if (sde_kms->catalog->ppb_sz_program == SDE_PPB_SIZE_THRU_NONE)
  1239. return;
  1240. hw_mdp = sde_kms->hw_mdp;
  1241. if (!hw_mdp) {
  1242. SDE_ERROR_ENC(sde_enc, "invalid mdp top\n");
  1243. return;
  1244. }
  1245. mode = &drm_enc->crtc->state->adjusted_mode;
  1246. num_lm_or_pp = sde_enc->cur_channel_cnt;
  1247. latency_lines = sde_kms->catalog->ppb_buf_max_lines;
  1248. for (i = 0; i < num_lm_or_pp; i++) {
  1249. struct sde_hw_pingpong *hw_pp = sde_enc->hw_pp[i];
  1250. if (!hw_pp) {
  1251. SDE_ERROR_ENC(sde_enc, "invalid hw_pp i:%d pp_cnt:%d\n", i, num_lm_or_pp);
  1252. return;
  1253. }
  1254. if (hw_pp->ops.set_ppb_fifo_size) {
  1255. pixels_per_pp = mult_frac(mode->hdisplay, latency_lines, num_lm_or_pp);
  1256. hw_pp->ops.set_ppb_fifo_size(hw_pp, pixels_per_pp);
  1257. SDE_EVT32(DRMID(drm_enc), i, hw_pp->idx, mode->hdisplay, pixels_per_pp,
  1258. sde_kms->catalog->ppb_sz_program, SDE_EVTLOG_FUNC_CASE1);
  1259. SDE_DEBUG_ENC(sde_enc, "hw-pp i:%d pp_cnt:%d pixels_per_pp:%d\n",
  1260. i, num_lm_or_pp, pixels_per_pp);
  1261. } else if (hw_mdp->ops.set_ppb_fifo_size) {
  1262. struct sde_connector *sde_conn =
  1263. to_sde_connector(sde_enc->cur_master->connector);
  1264. if (!sde_conn || !sde_conn->max_mode_width) {
  1265. SDE_DEBUG_ENC(sde_enc, "failed to get max horizantal resolution\n");
  1266. return;
  1267. }
  1268. pixels_per_pp = mult_frac(sde_conn->max_mode_width,
  1269. latency_lines, num_lm_or_pp);
  1270. hw_mdp->ops.set_ppb_fifo_size(hw_mdp, hw_pp->idx, pixels_per_pp);
  1271. SDE_EVT32(DRMID(drm_enc), i, hw_pp->idx, sde_conn->max_mode_width,
  1272. pixels_per_pp, sde_kms->catalog->ppb_sz_program,
  1273. SDE_EVTLOG_FUNC_CASE2);
  1274. SDE_DEBUG_ENC(sde_enc, "hw-pp i:%d pp_cnt:%d pixels_per_pp:%d\n",
  1275. i, num_lm_or_pp, pixels_per_pp);
  1276. } else {
  1277. SDE_ERROR_ENC(sde_enc, "invalid - ppb fifo size support is partial\n");
  1278. }
  1279. }
  1280. }
  1281. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1282. {
  1283. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1284. struct sde_kms *sde_kms;
  1285. struct sde_hw_mdp *hw_mdptop;
  1286. struct sde_encoder_virt *sde_enc;
  1287. int i;
  1288. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1289. if (!sde_enc) {
  1290. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1291. return;
  1292. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1293. SDE_ERROR("invalid num phys enc %d/%d\n",
  1294. sde_enc->num_phys_encs,
  1295. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1296. return;
  1297. }
  1298. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1299. if (!sde_kms) {
  1300. SDE_ERROR("invalid sde_kms\n");
  1301. return;
  1302. }
  1303. hw_mdptop = sde_kms->hw_mdp;
  1304. if (!hw_mdptop) {
  1305. SDE_ERROR("invalid mdptop\n");
  1306. return;
  1307. }
  1308. if (hw_mdptop->ops.setup_vsync_source) {
  1309. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1310. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1311. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1312. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1313. vsync_cfg.vsync_source = vsync_source;
  1314. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1315. }
  1316. }
  1317. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1318. struct msm_display_info *disp_info)
  1319. {
  1320. struct sde_encoder_phys *phys;
  1321. struct sde_connector *sde_conn;
  1322. int i;
  1323. u32 vsync_source;
  1324. if (!sde_enc || !disp_info) {
  1325. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1326. sde_enc != NULL, disp_info != NULL);
  1327. return;
  1328. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1329. SDE_ERROR("invalid num phys enc %d/%d\n",
  1330. sde_enc->num_phys_encs,
  1331. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1332. return;
  1333. }
  1334. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1335. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1336. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1337. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1338. else
  1339. vsync_source = sde_enc->te_source;
  1340. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1341. disp_info->is_te_using_watchdog_timer);
  1342. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1343. phys = sde_enc->phys_encs[i];
  1344. if (phys && phys->ops.setup_vsync_source)
  1345. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1346. }
  1347. }
  1348. }
  1349. static void sde_encoder_control_te(struct sde_encoder_virt *sde_enc, bool enable)
  1350. {
  1351. struct sde_encoder_phys *phys;
  1352. int i;
  1353. if (!sde_enc) {
  1354. SDE_ERROR("invalid sde encoder\n");
  1355. return;
  1356. }
  1357. for (i = 0; i < sde_enc->num_phys_encs && i < ARRAY_SIZE(sde_enc->phys_encs); i++) {
  1358. phys = sde_enc->phys_encs[i];
  1359. if (phys && phys->ops.control_te)
  1360. phys->ops.control_te(phys, enable);
  1361. }
  1362. }
  1363. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1364. bool watchdog_te)
  1365. {
  1366. struct sde_encoder_virt *sde_enc;
  1367. struct msm_display_info disp_info;
  1368. if (!drm_enc) {
  1369. pr_err("invalid drm encoder\n");
  1370. return -EINVAL;
  1371. }
  1372. sde_enc = to_sde_encoder_virt(drm_enc);
  1373. sde_encoder_control_te(sde_enc, false);
  1374. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1375. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1376. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1377. sde_encoder_control_te(sde_enc, true);
  1378. return 0;
  1379. }
  1380. static int _sde_encoder_rsc_client_update_vsync_wait(
  1381. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1382. int wait_vblank_crtc_id)
  1383. {
  1384. int wait_refcount = 0, ret = 0;
  1385. int pipe = -1;
  1386. int wait_count = 0;
  1387. struct drm_crtc *primary_crtc;
  1388. struct drm_crtc *crtc;
  1389. crtc = sde_enc->crtc;
  1390. if (wait_vblank_crtc_id)
  1391. wait_refcount =
  1392. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1393. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1394. SDE_EVTLOG_FUNC_ENTRY);
  1395. if (crtc->base.id != wait_vblank_crtc_id) {
  1396. primary_crtc = drm_crtc_find(drm_enc->dev,
  1397. NULL, wait_vblank_crtc_id);
  1398. if (!primary_crtc) {
  1399. SDE_ERROR_ENC(sde_enc,
  1400. "failed to find primary crtc id %d\n",
  1401. wait_vblank_crtc_id);
  1402. return -EINVAL;
  1403. }
  1404. pipe = drm_crtc_index(primary_crtc);
  1405. }
  1406. /**
  1407. * note: VBLANK is expected to be enabled at this point in
  1408. * resource control state machine if on primary CRTC
  1409. */
  1410. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1411. if (sde_rsc_client_is_state_update_complete(
  1412. sde_enc->rsc_client))
  1413. break;
  1414. if (crtc->base.id == wait_vblank_crtc_id)
  1415. ret = sde_encoder_wait_for_event(drm_enc,
  1416. MSM_ENC_VBLANK);
  1417. else
  1418. drm_wait_one_vblank(drm_enc->dev, pipe);
  1419. if (ret) {
  1420. SDE_ERROR_ENC(sde_enc,
  1421. "wait for vblank failed ret:%d\n", ret);
  1422. /**
  1423. * rsc hardware may hang without vsync. avoid rsc hang
  1424. * by generating the vsync from watchdog timer.
  1425. */
  1426. if (crtc->base.id == wait_vblank_crtc_id)
  1427. sde_encoder_helper_switch_vsync(drm_enc, true);
  1428. }
  1429. }
  1430. if (wait_count >= MAX_RSC_WAIT)
  1431. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1432. SDE_EVTLOG_ERROR);
  1433. if (wait_refcount)
  1434. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1435. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1436. SDE_EVTLOG_FUNC_EXIT);
  1437. return ret;
  1438. }
  1439. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1440. {
  1441. struct sde_encoder_virt *sde_enc;
  1442. struct msm_display_info *disp_info;
  1443. struct sde_rsc_cmd_config *rsc_config;
  1444. struct drm_crtc *crtc;
  1445. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1446. int ret;
  1447. /**
  1448. * Already checked drm_enc, sde_enc is valid in function
  1449. * _sde_encoder_update_rsc_client() which pass the parameters
  1450. * to this function.
  1451. */
  1452. sde_enc = to_sde_encoder_virt(drm_enc);
  1453. crtc = sde_enc->crtc;
  1454. disp_info = &sde_enc->disp_info;
  1455. rsc_config = &sde_enc->rsc_config;
  1456. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1457. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1458. /* update it only once */
  1459. sde_enc->rsc_state_init = true;
  1460. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1461. rsc_state, rsc_config, crtc->base.id,
  1462. &wait_vblank_crtc_id);
  1463. } else {
  1464. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1465. rsc_state, NULL, crtc->base.id,
  1466. &wait_vblank_crtc_id);
  1467. }
  1468. /**
  1469. * if RSC performed a state change that requires a VBLANK wait, it will
  1470. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1471. *
  1472. * if we are the primary display, we will need to enable and wait
  1473. * locally since we hold the commit thread
  1474. *
  1475. * if we are an external display, we must send a signal to the primary
  1476. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1477. * by the primary panel's VBLANK signals
  1478. */
  1479. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1480. if (ret) {
  1481. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1482. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1483. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1484. sde_enc, wait_vblank_crtc_id);
  1485. }
  1486. return ret;
  1487. }
  1488. static int _sde_encoder_update_rsc_client(
  1489. struct drm_encoder *drm_enc, bool enable)
  1490. {
  1491. struct sde_encoder_virt *sde_enc;
  1492. struct drm_crtc *crtc;
  1493. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1494. struct sde_rsc_cmd_config *rsc_config;
  1495. int ret;
  1496. struct msm_display_info *disp_info;
  1497. struct msm_mode_info *mode_info;
  1498. u32 qsync_mode = 0, v_front_porch;
  1499. struct drm_display_mode *mode;
  1500. bool is_vid_mode;
  1501. struct drm_encoder *enc;
  1502. if (!drm_enc || !drm_enc->dev) {
  1503. SDE_ERROR("invalid encoder arguments\n");
  1504. return -EINVAL;
  1505. }
  1506. sde_enc = to_sde_encoder_virt(drm_enc);
  1507. mode_info = &sde_enc->mode_info;
  1508. crtc = sde_enc->crtc;
  1509. if (!sde_enc->crtc) {
  1510. SDE_ERROR("invalid crtc parameter\n");
  1511. return -EINVAL;
  1512. }
  1513. disp_info = &sde_enc->disp_info;
  1514. rsc_config = &sde_enc->rsc_config;
  1515. if (!sde_enc->rsc_client) {
  1516. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1517. return 0;
  1518. }
  1519. /**
  1520. * only primary command mode panel without Qsync can request CMD state.
  1521. * all other panels/displays can request for VID state including
  1522. * secondary command mode panel.
  1523. * Clone mode encoder can request CLK STATE only.
  1524. */
  1525. if (sde_enc->cur_master) {
  1526. qsync_mode = sde_connector_get_qsync_mode(
  1527. sde_enc->cur_master->connector);
  1528. sde_enc->autorefresh_solver_disable =
  1529. _sde_encoder_is_autorefresh_status_busy(sde_enc) ||
  1530. _sde_encoder_is_autorefresh_enabled(sde_enc);
  1531. if (sde_enc->cur_master->ops.is_autoref_disable_pending)
  1532. sde_enc->autorefresh_solver_disable =
  1533. (sde_enc->autorefresh_solver_disable ||
  1534. sde_enc->cur_master->ops.is_autoref_disable_pending(
  1535. sde_enc->cur_master));
  1536. }
  1537. /* left primary encoder keep vote */
  1538. if (sde_encoder_in_clone_mode(drm_enc)) {
  1539. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1540. return 0;
  1541. }
  1542. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1543. (disp_info->display_type && qsync_mode) ||
  1544. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1545. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1546. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1547. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1548. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1549. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1550. drm_for_each_encoder(enc, drm_enc->dev) {
  1551. if (enc->base.id != drm_enc->base.id &&
  1552. sde_encoder_in_cont_splash(enc))
  1553. rsc_state = SDE_RSC_CLK_STATE;
  1554. }
  1555. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1556. MSM_DISPLAY_VIDEO_MODE);
  1557. mode = &sde_enc->crtc->state->mode;
  1558. v_front_porch = mode->vsync_start - mode->vdisplay;
  1559. /* compare specific items and reconfigure the rsc */
  1560. if ((rsc_config->fps != mode_info->frame_rate) ||
  1561. (rsc_config->vtotal != mode_info->vtotal) ||
  1562. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1563. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1564. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1565. rsc_config->fps = mode_info->frame_rate;
  1566. rsc_config->vtotal = mode_info->vtotal;
  1567. rsc_config->prefill_lines = mode_info->prefill_lines;
  1568. rsc_config->jitter_numer = mode_info->jitter_numer;
  1569. rsc_config->jitter_denom = mode_info->jitter_denom;
  1570. sde_enc->rsc_state_init = false;
  1571. }
  1572. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1573. rsc_config->fps, sde_enc->rsc_state_init);
  1574. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1575. return ret;
  1576. }
  1577. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1578. {
  1579. struct sde_encoder_virt *sde_enc;
  1580. int i;
  1581. if (!drm_enc) {
  1582. SDE_ERROR("invalid encoder\n");
  1583. return;
  1584. }
  1585. sde_enc = to_sde_encoder_virt(drm_enc);
  1586. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1587. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1588. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1589. if (phys && phys->ops.irq_control)
  1590. phys->ops.irq_control(phys, enable);
  1591. if (phys && phys->ops.dynamic_irq_control)
  1592. phys->ops.dynamic_irq_control(phys, enable);
  1593. }
  1594. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1595. }
  1596. /* keep track of the userspace vblank during modeset */
  1597. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1598. u32 sw_event)
  1599. {
  1600. struct sde_encoder_virt *sde_enc;
  1601. bool enable;
  1602. int i;
  1603. if (!drm_enc) {
  1604. SDE_ERROR("invalid encoder\n");
  1605. return;
  1606. }
  1607. sde_enc = to_sde_encoder_virt(drm_enc);
  1608. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1609. sw_event, sde_enc->vblank_enabled);
  1610. /* nothing to do if vblank not enabled by userspace */
  1611. if (!sde_enc->vblank_enabled)
  1612. return;
  1613. /* disable vblank on pre_modeset */
  1614. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1615. enable = false;
  1616. /* enable vblank on post_modeset */
  1617. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1618. enable = true;
  1619. else
  1620. return;
  1621. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1622. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1623. if (phys && phys->ops.control_vblank_irq)
  1624. phys->ops.control_vblank_irq(phys, enable);
  1625. }
  1626. }
  1627. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1628. {
  1629. struct sde_encoder_virt *sde_enc;
  1630. if (!drm_enc)
  1631. return NULL;
  1632. sde_enc = to_sde_encoder_virt(drm_enc);
  1633. return sde_enc->rsc_client;
  1634. }
  1635. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1636. bool enable)
  1637. {
  1638. struct sde_kms *sde_kms;
  1639. struct sde_encoder_virt *sde_enc;
  1640. int rc;
  1641. sde_enc = to_sde_encoder_virt(drm_enc);
  1642. sde_kms = sde_encoder_get_kms(drm_enc);
  1643. if (!sde_kms)
  1644. return -EINVAL;
  1645. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1646. SDE_EVT32(DRMID(drm_enc), enable);
  1647. if (!sde_enc->cur_master) {
  1648. SDE_ERROR("encoder master not set\n");
  1649. return -EINVAL;
  1650. }
  1651. if (enable) {
  1652. /* enable SDE core clks */
  1653. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1654. if (rc < 0) {
  1655. SDE_ERROR("failed to enable power resource %d\n", rc);
  1656. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1657. return rc;
  1658. }
  1659. sde_enc->elevated_ahb_vote = true;
  1660. /* enable DSI clks */
  1661. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1662. true);
  1663. if (rc) {
  1664. SDE_ERROR("failed to enable clk control %d\n", rc);
  1665. pm_runtime_put_sync(drm_enc->dev->dev);
  1666. return rc;
  1667. }
  1668. /* enable all the irq */
  1669. sde_encoder_irq_control(drm_enc, true);
  1670. _sde_encoder_pm_qos_add_request(drm_enc);
  1671. } else {
  1672. _sde_encoder_pm_qos_remove_request(drm_enc);
  1673. /* disable all the irq */
  1674. sde_encoder_irq_control(drm_enc, false);
  1675. /* disable DSI clks */
  1676. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1677. /* disable SDE core clks */
  1678. pm_runtime_put_sync(drm_enc->dev->dev);
  1679. }
  1680. return 0;
  1681. }
  1682. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1683. bool enable, u32 frame_count)
  1684. {
  1685. struct sde_encoder_virt *sde_enc;
  1686. int i;
  1687. if (!drm_enc) {
  1688. SDE_ERROR("invalid encoder\n");
  1689. return;
  1690. }
  1691. sde_enc = to_sde_encoder_virt(drm_enc);
  1692. if (!sde_enc->misr_reconfigure)
  1693. return;
  1694. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1695. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1696. if (!phys || !phys->ops.setup_misr)
  1697. continue;
  1698. phys->ops.setup_misr(phys, enable, frame_count);
  1699. }
  1700. sde_enc->misr_reconfigure = false;
  1701. }
  1702. void sde_encoder_clear_fence_error_in_progress(struct sde_encoder_phys *phys_enc)
  1703. {
  1704. struct sde_crtc *sde_crtc;
  1705. if (!phys_enc || !phys_enc->parent || !phys_enc->parent->crtc) {
  1706. SDE_DEBUG("invalid sde_encoder_phys.\n");
  1707. return;
  1708. }
  1709. sde_crtc = to_sde_crtc(phys_enc->parent->crtc);
  1710. if ((!phys_enc->sde_hw_fence_error_status) && (!sde_crtc->input_fence_status) &&
  1711. phys_enc->fence_error_handle_in_progress) {
  1712. phys_enc->fence_error_handle_in_progress = false;
  1713. SDE_EVT32(DRMID(phys_enc->parent), phys_enc->fence_error_handle_in_progress);
  1714. }
  1715. }
  1716. static int sde_encoder_hw_fence_signal(struct sde_encoder_phys *phys_enc)
  1717. {
  1718. struct sde_hw_ctl *hw_ctl;
  1719. struct sde_hw_fence_data *hwfence_data;
  1720. int pending_kickoff_cnt = -1;
  1721. int rc = 0;
  1722. if (!phys_enc || !phys_enc->parent || !phys_enc->hw_ctl) {
  1723. SDE_DEBUG("invalid parameters\n");
  1724. SDE_EVT32(SDE_EVTLOG_ERROR);
  1725. return -EINVAL;
  1726. }
  1727. hw_ctl = phys_enc->hw_ctl;
  1728. hwfence_data = &hw_ctl->hwfence_data;
  1729. pending_kickoff_cnt = atomic_read(&phys_enc->pending_kickoff_cnt);
  1730. /* out of order hw fence error signal is needed for video panel. */
  1731. if (sde_encoder_check_curr_mode(phys_enc->parent, MSM_DISPLAY_VIDEO_MODE)) {
  1732. /* out of order hw fence error signal */
  1733. rc = msm_hw_fence_update_txq_error(hwfence_data->hw_fence_handle,
  1734. phys_enc->sde_hw_fence_handle, phys_enc->sde_hw_fence_error_value,
  1735. MSM_HW_FENCE_UPDATE_ERROR_WITH_MOVE);
  1736. if (rc) {
  1737. SDE_ERROR("msm_hw_fence_update_txq_error failed, rc = %d\n", rc);
  1738. SDE_EVT32(DRMID(phys_enc->parent), rc, SDE_EVTLOG_ERROR);
  1739. }
  1740. /* wait for frame done to avoid out of order signalling for cmd mode. */
  1741. } else if (pending_kickoff_cnt) {
  1742. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_CASE1);
  1743. rc = sde_encoder_wait_for_event(phys_enc->parent, MSM_ENC_TX_COMPLETE);
  1744. if (rc && rc != -EWOULDBLOCK) {
  1745. SDE_DEBUG("wait for frame done failed %d\n", rc);
  1746. SDE_EVT32(DRMID(phys_enc->parent), rc, pending_kickoff_cnt,
  1747. SDE_EVTLOG_ERROR);
  1748. }
  1749. }
  1750. /* HW o/p fence override register */
  1751. if (hw_ctl->ops.trigger_output_fence_override) {
  1752. hw_ctl->ops.trigger_output_fence_override(hw_ctl);
  1753. SDE_DEBUG("trigger_output_fence_override executed.\n");
  1754. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_CASE2);
  1755. }
  1756. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_EXIT);
  1757. return rc;
  1758. }
  1759. int sde_encoder_handle_dma_fence_out_of_order(struct drm_encoder *drm_enc)
  1760. {
  1761. struct drm_crtc *crtc;
  1762. struct sde_crtc *sde_crtc;
  1763. struct sde_crtc_state *cstate;
  1764. struct sde_encoder_virt *sde_enc;
  1765. struct sde_encoder_phys *phys_enc;
  1766. struct sde_fence_context *ctx;
  1767. struct drm_connector *conn;
  1768. bool is_vid;
  1769. int i, fence_status = 0, pending_kickoff_cnt = 0, rc = 0;
  1770. ktime_t time_stamp;
  1771. if (!drm_enc) {
  1772. SDE_ERROR("invalid encoder\n");
  1773. return false;
  1774. }
  1775. crtc = drm_enc->crtc;
  1776. sde_crtc = to_sde_crtc(crtc);
  1777. cstate = to_sde_crtc_state(crtc->state);
  1778. sde_enc = to_sde_encoder_virt(drm_enc);
  1779. if (!sde_enc || !sde_enc->phys_encs[0]) {
  1780. SDE_ERROR("invalid params\n");
  1781. return -EINVAL;
  1782. }
  1783. phys_enc = sde_enc->phys_encs[0];
  1784. ctx = sde_crtc->output_fence;
  1785. time_stamp = ktime_get();
  1786. /* out of order sw fence error signal for video panel.
  1787. * Hold the last good frame for video mode panel.
  1788. */
  1789. if (phys_enc->sde_hw_fence_error_value) {
  1790. fence_status = phys_enc->sde_hw_fence_error_value;
  1791. phys_enc->sde_hw_fence_error_value = 0;
  1792. } else {
  1793. fence_status = sde_crtc->input_fence_status;
  1794. }
  1795. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  1796. SDE_EVT32(is_vid, fence_status, phys_enc->fence_error_handle_in_progress);
  1797. if (is_vid) {
  1798. /* update last_good_frame_fence_seqno after at least one good frame */
  1799. if (!phys_enc->fence_error_handle_in_progress) {
  1800. ctx->sde_fence_error_ctx.last_good_frame_fence_seqno =
  1801. ctx->sde_fence_error_ctx.curr_frame_fence_seqno - 1;
  1802. phys_enc->fence_error_handle_in_progress = true;
  1803. }
  1804. /* signal release fence for vid panel */
  1805. sde_fence_error_ctx_update(ctx, fence_status, HANDLE_OUT_OF_ORDER);
  1806. } else {
  1807. /*
  1808. * out of order sw fence error signal for CMD panel.
  1809. * always wait frame done for cmd panel.
  1810. * signal the sw fence error release fence for CMD panel.
  1811. */
  1812. pending_kickoff_cnt = atomic_read(&phys_enc->pending_kickoff_cnt);
  1813. if (pending_kickoff_cnt) {
  1814. SDE_EVT32(DRMID(drm_enc), pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  1815. rc = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1816. if (rc && rc != -EWOULDBLOCK) {
  1817. SDE_DEBUG("wait for frame done failed %d\n", rc);
  1818. SDE_EVT32(DRMID(drm_enc), rc, pending_kickoff_cnt,
  1819. SDE_EVTLOG_ERROR);
  1820. }
  1821. }
  1822. /* update fence error context for cmd panel */
  1823. sde_fence_error_ctx_update(ctx, fence_status, SET_ERROR_ONLY_CMD_RELEASE);
  1824. }
  1825. sde_fence_signal(ctx, time_stamp, SDE_FENCE_SIGNAL, NULL);
  1826. /**
  1827. * clear flag in sde_fence_error_ctx after fence signal,
  1828. * the last_good_frame_fence_seqno is supposed to be updated or cleared after
  1829. * at least one good frame in case of constant fence error
  1830. */
  1831. sde_fence_error_ctx_update(ctx, 0, NO_ERROR);
  1832. /* signal retire fence */
  1833. for (i = 0; i < cstate->num_connectors; ++i) {
  1834. conn = cstate->connectors[i];
  1835. sde_connector_fence_error_ctx_signal(conn, fence_status, is_vid);
  1836. }
  1837. SDE_EVT32(ctx->sde_fence_error_ctx.fence_error_status,
  1838. ctx->sde_fence_error_ctx.fence_error_state,
  1839. ctx->sde_fence_error_ctx.last_good_frame_fence_seqno, pending_kickoff_cnt);
  1840. return rc;
  1841. }
  1842. int sde_encoder_hw_fence_error_handle(struct drm_encoder *drm_enc)
  1843. {
  1844. struct sde_encoder_virt *sde_enc;
  1845. struct sde_encoder_phys *phys_enc;
  1846. struct msm_drm_private *priv;
  1847. struct msm_fence_error_client_entry *entry;
  1848. int rc = 0;
  1849. sde_enc = to_sde_encoder_virt(drm_enc);
  1850. if (!sde_enc || !sde_enc->phys_encs[0] ||
  1851. !sde_enc->phys_encs[0]->sde_hw_fence_error_status)
  1852. return 0;
  1853. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_ENTRY);
  1854. phys_enc = sde_enc->phys_encs[0];
  1855. rc = sde_encoder_hw_fence_signal(phys_enc);
  1856. if (rc) {
  1857. SDE_DEBUG("sde_encoder_hw_fence_signal error, rc = %d.\n", rc);
  1858. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  1859. }
  1860. rc = sde_encoder_handle_dma_fence_out_of_order(phys_enc->parent);
  1861. if (rc) {
  1862. SDE_DEBUG("sde_encoder_handle_dma_fence_out_of_order failed, rc = %d\n", rc);
  1863. SDE_EVT32(DRMID(phys_enc->parent), rc, SDE_EVTLOG_ERROR);
  1864. }
  1865. if (!phys_enc->sde_kms || !phys_enc->sde_kms->dev || !phys_enc->sde_kms->dev->dev_private) {
  1866. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  1867. return -EINVAL;
  1868. }
  1869. priv = phys_enc->sde_kms->dev->dev_private;
  1870. list_for_each_entry(entry, &priv->fence_error_client_list, list) {
  1871. if (!entry->ops.fence_error_handle_submodule)
  1872. continue;
  1873. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_CASE1);
  1874. rc = entry->ops.fence_error_handle_submodule(phys_enc->hw_ctl, entry->data);
  1875. if (rc) {
  1876. SDE_ERROR("fence_error_handle_submodule failed for device: %d\n",
  1877. entry->dev->id);
  1878. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  1879. }
  1880. }
  1881. if (phys_enc->hw_ctl->ops.clear_flush_mask) {
  1882. phys_enc->hw_ctl->ops.clear_flush_mask(phys_enc->hw_ctl, true);
  1883. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_CASE2);
  1884. }
  1885. phys_enc->sde_hw_fence_error_status = false;
  1886. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_EXIT);
  1887. return rc;
  1888. }
  1889. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1890. unsigned int type, unsigned int code, int value)
  1891. {
  1892. struct drm_encoder *drm_enc = NULL;
  1893. struct sde_encoder_virt *sde_enc = NULL;
  1894. struct msm_drm_thread *disp_thread = NULL;
  1895. struct msm_drm_private *priv = NULL;
  1896. if (!handle || !handle->handler || !handle->handler->private) {
  1897. SDE_ERROR("invalid encoder for the input event\n");
  1898. return;
  1899. }
  1900. drm_enc = (struct drm_encoder *)handle->handler->private;
  1901. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1902. SDE_ERROR("invalid parameters\n");
  1903. return;
  1904. }
  1905. priv = drm_enc->dev->dev_private;
  1906. sde_enc = to_sde_encoder_virt(drm_enc);
  1907. if (!sde_enc->crtc || (sde_enc->crtc->index
  1908. >= ARRAY_SIZE(priv->disp_thread))) {
  1909. SDE_DEBUG_ENC(sde_enc,
  1910. "invalid cached CRTC: %d or crtc index: %d\n",
  1911. sde_enc->crtc == NULL,
  1912. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1913. return;
  1914. }
  1915. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1916. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1917. kthread_queue_work(&disp_thread->worker,
  1918. &sde_enc->input_event_work);
  1919. }
  1920. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1921. {
  1922. struct sde_encoder_virt *sde_enc;
  1923. if (!drm_enc) {
  1924. SDE_ERROR("invalid encoder\n");
  1925. return;
  1926. }
  1927. sde_enc = to_sde_encoder_virt(drm_enc);
  1928. /* return early if there is no state change */
  1929. if (sde_enc->idle_pc_enabled == enable)
  1930. return;
  1931. sde_enc->idle_pc_enabled = enable;
  1932. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1933. SDE_EVT32(sde_enc->idle_pc_enabled);
  1934. }
  1935. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1936. u32 sw_event)
  1937. {
  1938. struct drm_encoder *drm_enc = &sde_enc->base;
  1939. struct msm_drm_private *priv;
  1940. unsigned int lp, idle_pc_duration, frame_time_ms, fps;
  1941. struct msm_drm_thread *disp_thread;
  1942. unsigned int min_duration = IDLE_POWERCOLLAPSE_DURATION;
  1943. unsigned int max_duration = IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP;
  1944. /* return early if called from esd thread */
  1945. if (sde_enc->delay_kickoff)
  1946. return;
  1947. /* set idle timeout based on master connector's lp value */
  1948. if (sde_enc->cur_master)
  1949. lp = sde_connector_get_lp(
  1950. sde_enc->cur_master->connector);
  1951. else
  1952. lp = SDE_MODE_DPMS_ON;
  1953. fps = sde_enc->mode_info.frame_rate;
  1954. if ((lp == SDE_MODE_DPMS_LP1) || (lp == SDE_MODE_DPMS_LP2))
  1955. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1956. else {
  1957. frame_time_ms = 1000;
  1958. do_div(frame_time_ms, fps);
  1959. idle_pc_duration = max(4 * frame_time_ms, min_duration);
  1960. idle_pc_duration = min(idle_pc_duration, max_duration);
  1961. }
  1962. priv = drm_enc->dev->dev_private;
  1963. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1964. kthread_mod_delayed_work(
  1965. &disp_thread->worker,
  1966. &sde_enc->delayed_off_work,
  1967. msecs_to_jiffies(idle_pc_duration));
  1968. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1969. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1970. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1971. sw_event);
  1972. }
  1973. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1974. u32 sw_event)
  1975. {
  1976. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1977. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1978. sw_event);
  1979. }
  1980. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1981. {
  1982. struct sde_encoder_virt *sde_enc;
  1983. if (!encoder)
  1984. return;
  1985. sde_enc = to_sde_encoder_virt(encoder);
  1986. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1987. }
  1988. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1989. u32 sw_event)
  1990. {
  1991. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1992. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1993. else
  1994. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1995. }
  1996. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1997. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1998. {
  1999. int ret = 0;
  2000. mutex_lock(&sde_enc->rc_lock);
  2001. /* return if the resource control is already in ON state */
  2002. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2003. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  2004. sw_event);
  2005. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2006. SDE_EVTLOG_FUNC_CASE1);
  2007. goto end;
  2008. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  2009. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  2010. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  2011. sw_event, sde_enc->rc_state);
  2012. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2013. SDE_EVTLOG_ERROR);
  2014. goto end;
  2015. }
  2016. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2017. sde_encoder_irq_control(drm_enc, true);
  2018. _sde_encoder_pm_qos_add_request(drm_enc);
  2019. } else {
  2020. /* enable all the clks and resources */
  2021. ret = _sde_encoder_resource_control_helper(drm_enc,
  2022. true);
  2023. if (ret) {
  2024. SDE_ERROR_ENC(sde_enc,
  2025. "sw_event:%d, rc in state %d\n",
  2026. sw_event, sde_enc->rc_state);
  2027. SDE_EVT32(DRMID(drm_enc), sw_event,
  2028. sde_enc->rc_state,
  2029. SDE_EVTLOG_ERROR);
  2030. goto end;
  2031. }
  2032. _sde_encoder_update_rsc_client(drm_enc, true);
  2033. }
  2034. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2035. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  2036. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2037. end:
  2038. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  2039. mutex_unlock(&sde_enc->rc_lock);
  2040. return ret;
  2041. }
  2042. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  2043. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2044. {
  2045. /* cancel delayed off work, if any */
  2046. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  2047. mutex_lock(&sde_enc->rc_lock);
  2048. if (is_vid_mode &&
  2049. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2050. sde_encoder_irq_control(drm_enc, true);
  2051. }
  2052. /* skip if is already OFF or IDLE, resources are off already */
  2053. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  2054. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2055. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  2056. sw_event, sde_enc->rc_state);
  2057. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2058. SDE_EVTLOG_FUNC_CASE3);
  2059. goto end;
  2060. }
  2061. /**
  2062. * IRQs are still enabled currently, which allows wait for
  2063. * VBLANK which RSC may require to correctly transition to OFF
  2064. */
  2065. _sde_encoder_update_rsc_client(drm_enc, false);
  2066. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2067. SDE_ENC_RC_STATE_PRE_OFF,
  2068. SDE_EVTLOG_FUNC_CASE3);
  2069. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  2070. end:
  2071. mutex_unlock(&sde_enc->rc_lock);
  2072. return 0;
  2073. }
  2074. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  2075. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2076. {
  2077. int ret = 0;
  2078. mutex_lock(&sde_enc->rc_lock);
  2079. /* return if the resource control is already in OFF state */
  2080. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2081. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2082. sw_event);
  2083. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2084. SDE_EVTLOG_FUNC_CASE4);
  2085. goto end;
  2086. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  2087. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  2088. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  2089. sw_event, sde_enc->rc_state);
  2090. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2091. SDE_EVTLOG_ERROR);
  2092. ret = -EINVAL;
  2093. goto end;
  2094. }
  2095. /**
  2096. * expect to arrive here only if in either idle state or pre-off
  2097. * and in IDLE state the resources are already disabled
  2098. */
  2099. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  2100. _sde_encoder_resource_control_helper(drm_enc, false);
  2101. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2102. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  2103. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  2104. end:
  2105. mutex_unlock(&sde_enc->rc_lock);
  2106. return ret;
  2107. }
  2108. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  2109. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2110. {
  2111. int ret = 0;
  2112. mutex_lock(&sde_enc->rc_lock);
  2113. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2114. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2115. sw_event);
  2116. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2117. SDE_EVTLOG_FUNC_CASE5);
  2118. goto end;
  2119. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2120. /* enable all the clks and resources */
  2121. ret = _sde_encoder_resource_control_helper(drm_enc,
  2122. true);
  2123. if (ret) {
  2124. SDE_ERROR_ENC(sde_enc,
  2125. "sw_event:%d, rc in state %d\n",
  2126. sw_event, sde_enc->rc_state);
  2127. SDE_EVT32(DRMID(drm_enc), sw_event,
  2128. sde_enc->rc_state,
  2129. SDE_EVTLOG_ERROR);
  2130. goto end;
  2131. }
  2132. _sde_encoder_update_rsc_client(drm_enc, true);
  2133. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2134. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  2135. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2136. }
  2137. if (sde_encoder_has_dsc_hw_rev_2(sde_enc))
  2138. goto skip_wait;
  2139. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2140. if (ret && ret != -EWOULDBLOCK) {
  2141. SDE_ERROR_ENC(sde_enc, "wait for commit done returned %d\n", ret);
  2142. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, ret, SDE_EVTLOG_ERROR);
  2143. ret = -EINVAL;
  2144. goto end;
  2145. }
  2146. skip_wait:
  2147. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2148. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  2149. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  2150. _sde_encoder_pm_qos_remove_request(drm_enc);
  2151. end:
  2152. mutex_unlock(&sde_enc->rc_lock);
  2153. return ret;
  2154. }
  2155. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  2156. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2157. {
  2158. int ret = 0;
  2159. mutex_lock(&sde_enc->rc_lock);
  2160. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2161. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2162. sw_event);
  2163. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2164. SDE_EVTLOG_FUNC_CASE5);
  2165. goto end;
  2166. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  2167. SDE_ERROR_ENC(sde_enc,
  2168. "sw_event:%d, rc:%d !MODESET state\n",
  2169. sw_event, sde_enc->rc_state);
  2170. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2171. SDE_EVTLOG_ERROR);
  2172. ret = -EINVAL;
  2173. goto end;
  2174. }
  2175. /* toggle te bit to update vsync source for sim cmd mode panels */
  2176. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)
  2177. && sde_enc->disp_info.is_te_using_watchdog_timer) {
  2178. sde_encoder_control_te(sde_enc, false);
  2179. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2180. sde_encoder_control_te(sde_enc, true);
  2181. }
  2182. _sde_encoder_update_rsc_client(drm_enc, true);
  2183. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2184. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  2185. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2186. _sde_encoder_pm_qos_add_request(drm_enc);
  2187. end:
  2188. mutex_unlock(&sde_enc->rc_lock);
  2189. return ret;
  2190. }
  2191. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  2192. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2193. {
  2194. struct msm_drm_private *priv;
  2195. struct sde_kms *sde_kms;
  2196. struct drm_crtc *crtc = drm_enc->crtc;
  2197. struct sde_crtc *sde_crtc;
  2198. struct sde_connector *sde_conn;
  2199. int crtc_id = 0;
  2200. priv = drm_enc->dev->dev_private;
  2201. if (!crtc || !sde_enc->cur_master || !priv->kms) {
  2202. SDE_ERROR("invalid args crtc:%d master:%d\n", !crtc, !sde_enc->cur_master);
  2203. return -EINVAL;
  2204. }
  2205. sde_crtc = to_sde_crtc(crtc);
  2206. sde_kms = to_sde_kms(priv->kms);
  2207. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2208. mutex_lock(&sde_enc->rc_lock);
  2209. if (sde_conn->panel_dead) {
  2210. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  2211. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  2212. goto end;
  2213. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2214. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  2215. sw_event, sde_enc->rc_state);
  2216. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  2217. goto end;
  2218. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  2219. sde_crtc->kickoff_in_progress) {
  2220. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  2221. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2222. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  2223. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  2224. goto end;
  2225. }
  2226. crtc_id = drm_crtc_index(crtc);
  2227. /*
  2228. * Avoid power collapse entry for writeback crtc since HAL does not repopulate
  2229. * crtc, plane properties like luts for idlepc exit commit. Here is_vid_mode will
  2230. * represents video mode panels and wfd baring CWB.
  2231. */
  2232. if (is_vid_mode) {
  2233. sde_encoder_irq_control(drm_enc, false);
  2234. _sde_encoder_pm_qos_remove_request(drm_enc);
  2235. } else {
  2236. if (priv->event_thread[crtc_id].thread)
  2237. kthread_flush_worker(&priv->event_thread[crtc_id].worker);
  2238. /* disable all the clks and resources */
  2239. _sde_encoder_update_rsc_client(drm_enc, false);
  2240. _sde_encoder_resource_control_helper(drm_enc, false);
  2241. if (!sde_kms->perf.bw_vote_mode)
  2242. memset(&sde_crtc->cur_perf, 0,
  2243. sizeof(struct sde_core_perf_params));
  2244. }
  2245. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2246. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  2247. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  2248. end:
  2249. mutex_unlock(&sde_enc->rc_lock);
  2250. return 0;
  2251. }
  2252. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  2253. u32 sw_event, struct sde_encoder_virt *sde_enc,
  2254. struct msm_drm_private *priv, bool is_vid_mode)
  2255. {
  2256. bool autorefresh_enabled = false;
  2257. struct msm_drm_thread *disp_thread;
  2258. int ret = 0, idle_pc_duration = 0;
  2259. if (!sde_enc->crtc ||
  2260. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  2261. SDE_DEBUG_ENC(sde_enc,
  2262. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  2263. sde_enc->crtc == NULL,
  2264. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  2265. sw_event);
  2266. return -EINVAL;
  2267. }
  2268. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  2269. mutex_lock(&sde_enc->rc_lock);
  2270. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2271. if (sde_enc->cur_master &&
  2272. sde_enc->cur_master->ops.is_autorefresh_enabled)
  2273. autorefresh_enabled =
  2274. sde_enc->cur_master->ops.is_autorefresh_enabled(
  2275. sde_enc->cur_master);
  2276. if (autorefresh_enabled) {
  2277. SDE_DEBUG_ENC(sde_enc,
  2278. "not handling early wakeup since auto refresh is enabled\n");
  2279. goto end;
  2280. }
  2281. if (!sde_crtc_frame_pending(sde_enc->crtc)) {
  2282. kthread_mod_delayed_work(&disp_thread->worker,
  2283. &sde_enc->delayed_off_work,
  2284. msecs_to_jiffies(
  2285. IDLE_POWERCOLLAPSE_DURATION));
  2286. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  2287. }
  2288. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2289. /* enable all the clks and resources */
  2290. ret = _sde_encoder_resource_control_helper(drm_enc,
  2291. true);
  2292. if (ret) {
  2293. SDE_ERROR_ENC(sde_enc,
  2294. "sw_event:%d, rc in state %d\n",
  2295. sw_event, sde_enc->rc_state);
  2296. SDE_EVT32(DRMID(drm_enc), sw_event,
  2297. sde_enc->rc_state,
  2298. SDE_EVTLOG_ERROR);
  2299. goto end;
  2300. }
  2301. _sde_encoder_update_rsc_client(drm_enc, true);
  2302. /*
  2303. * In some cases, commit comes with slight delay
  2304. * (> 80 ms)after early wake up, prevent clock switch
  2305. * off to avoid jank in next update. So, increase the
  2306. * command mode idle timeout sufficiently to prevent
  2307. * such case.
  2308. */
  2309. kthread_mod_delayed_work(&disp_thread->worker,
  2310. &sde_enc->delayed_off_work,
  2311. msecs_to_jiffies(
  2312. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  2313. idle_pc_duration = IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP;
  2314. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2315. }
  2316. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_ENC_RC_STATE_ON,
  2317. idle_pc_duration, SDE_EVTLOG_FUNC_CASE8);
  2318. end:
  2319. mutex_unlock(&sde_enc->rc_lock);
  2320. return ret;
  2321. }
  2322. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  2323. u32 sw_event)
  2324. {
  2325. struct sde_encoder_virt *sde_enc;
  2326. struct msm_drm_private *priv;
  2327. int ret = 0;
  2328. bool is_vid_mode = false;
  2329. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2330. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  2331. sw_event);
  2332. return -EINVAL;
  2333. }
  2334. sde_enc = to_sde_encoder_virt(drm_enc);
  2335. priv = drm_enc->dev->dev_private;
  2336. /* is_vid_mode represents vid mode panel and WFD for clocks and irq control. */
  2337. is_vid_mode = !((sde_encoder_get_intf_mode(drm_enc) == INTF_MODE_CMD) ||
  2338. sde_encoder_in_clone_mode(drm_enc));
  2339. /*
  2340. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  2341. * events and return early for other events (ie wb display).
  2342. */
  2343. if (!sde_enc->idle_pc_enabled &&
  2344. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  2345. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  2346. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  2347. sw_event != SDE_ENC_RC_EVENT_STOP &&
  2348. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  2349. return 0;
  2350. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  2351. sw_event, sde_enc->idle_pc_enabled);
  2352. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2353. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  2354. switch (sw_event) {
  2355. case SDE_ENC_RC_EVENT_KICKOFF:
  2356. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  2357. is_vid_mode);
  2358. break;
  2359. case SDE_ENC_RC_EVENT_PRE_STOP:
  2360. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  2361. is_vid_mode);
  2362. break;
  2363. case SDE_ENC_RC_EVENT_STOP:
  2364. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2365. break;
  2366. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2367. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2368. break;
  2369. case SDE_ENC_RC_EVENT_POST_MODESET:
  2370. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2371. break;
  2372. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2373. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2374. is_vid_mode);
  2375. break;
  2376. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2377. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2378. priv, is_vid_mode);
  2379. break;
  2380. default:
  2381. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2382. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2383. break;
  2384. }
  2385. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2386. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2387. return ret;
  2388. }
  2389. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2390. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  2391. {
  2392. int i = 0;
  2393. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2394. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  2395. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  2396. if (poms_to_vid)
  2397. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2398. else if (poms_to_cmd)
  2399. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2400. _sde_encoder_update_rsc_client(drm_enc, true);
  2401. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  2402. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2403. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2404. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2405. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2406. SDE_EVTLOG_FUNC_CASE1);
  2407. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  2408. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2409. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2410. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2411. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2412. SDE_EVTLOG_FUNC_CASE2);
  2413. }
  2414. }
  2415. struct drm_connector *sde_encoder_get_connector(
  2416. struct drm_device *dev, struct drm_encoder *drm_enc)
  2417. {
  2418. struct drm_connector_list_iter conn_iter;
  2419. struct drm_connector *conn = NULL, *conn_search;
  2420. drm_connector_list_iter_begin(dev, &conn_iter);
  2421. drm_for_each_connector_iter(conn_search, &conn_iter) {
  2422. if (conn_search->encoder == drm_enc) {
  2423. conn = conn_search;
  2424. break;
  2425. }
  2426. }
  2427. drm_connector_list_iter_end(&conn_iter);
  2428. return conn;
  2429. }
  2430. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  2431. {
  2432. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2433. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2434. struct sde_rm_hw_iter pp_iter, qdss_iter;
  2435. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  2436. struct sde_rm_hw_request request_hw;
  2437. int i, j;
  2438. sde_enc->cur_channel_cnt = 0;
  2439. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2440. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2441. sde_enc->hw_pp[i] = NULL;
  2442. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2443. break;
  2444. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  2445. sde_enc->cur_channel_cnt++;
  2446. }
  2447. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2448. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2449. if (phys) {
  2450. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2451. SDE_HW_BLK_QDSS);
  2452. for (j = 0; j < QDSS_MAX; j++) {
  2453. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2454. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2455. break;
  2456. }
  2457. }
  2458. }
  2459. }
  2460. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2461. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2462. sde_enc->hw_dsc[i] = NULL;
  2463. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2464. continue;
  2465. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2466. }
  2467. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2468. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2469. sde_enc->hw_vdc[i] = NULL;
  2470. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2471. continue;
  2472. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2473. }
  2474. /* Get PP for DSC configuration */
  2475. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2476. struct sde_hw_pingpong *pp = NULL;
  2477. unsigned long features = 0;
  2478. if (!sde_enc->hw_dsc[i])
  2479. continue;
  2480. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2481. request_hw.type = SDE_HW_BLK_PINGPONG;
  2482. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2483. break;
  2484. pp = to_sde_hw_pingpong(request_hw.hw);
  2485. features = pp->ops.get_hw_caps(pp);
  2486. if (test_bit(SDE_PINGPONG_DSC, &features))
  2487. sde_enc->hw_dsc_pp[i] = pp;
  2488. else
  2489. sde_enc->hw_dsc_pp[i] = NULL;
  2490. }
  2491. }
  2492. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2493. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2494. {
  2495. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2496. enum sde_intf_mode intf_mode;
  2497. struct drm_display_mode *old_adj_mode = NULL;
  2498. int ret;
  2499. bool is_cmd_mode = false, res_switch = false;
  2500. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2501. is_cmd_mode = true;
  2502. if (pre_modeset) {
  2503. if (sde_enc->cur_master)
  2504. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2505. if (old_adj_mode && is_cmd_mode)
  2506. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2507. DRM_MODE_MATCH_TIMINGS);
  2508. if ((res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) ||
  2509. sde_encoder_is_cwb_disabling(drm_enc, drm_enc->crtc)) {
  2510. /*
  2511. * add tx wait for sim panel to avoid wd timer getting
  2512. * updated in middle of frame to avoid early vsync
  2513. */
  2514. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2515. if (ret && ret != -EWOULDBLOCK) {
  2516. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2517. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2518. return ret;
  2519. }
  2520. }
  2521. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2522. if (msm_is_mode_seamless_dms(msm_mode) ||
  2523. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2524. is_cmd_mode)) {
  2525. /* restore resource state before releasing them */
  2526. ret = sde_encoder_resource_control(drm_enc,
  2527. SDE_ENC_RC_EVENT_PRE_MODESET);
  2528. if (ret) {
  2529. SDE_ERROR_ENC(sde_enc,
  2530. "sde resource control failed: %d\n",
  2531. ret);
  2532. return ret;
  2533. }
  2534. /*
  2535. * Disable dce before switching the mode and after pre-
  2536. * modeset to guarantee previous kickoff has finished.
  2537. */
  2538. sde_encoder_dce_disable(sde_enc);
  2539. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2540. _sde_encoder_modeset_helper_locked(drm_enc,
  2541. SDE_ENC_RC_EVENT_PRE_MODESET);
  2542. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2543. msm_mode);
  2544. }
  2545. } else {
  2546. if (msm_is_mode_seamless_dms(msm_mode) ||
  2547. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2548. is_cmd_mode))
  2549. sde_encoder_resource_control(&sde_enc->base,
  2550. SDE_ENC_RC_EVENT_POST_MODESET);
  2551. else if (msm_is_mode_seamless_poms(msm_mode))
  2552. _sde_encoder_modeset_helper_locked(drm_enc,
  2553. SDE_ENC_RC_EVENT_POST_MODESET);
  2554. }
  2555. return 0;
  2556. }
  2557. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2558. struct drm_display_mode *mode,
  2559. struct drm_display_mode *adj_mode)
  2560. {
  2561. struct sde_encoder_virt *sde_enc;
  2562. struct sde_kms *sde_kms;
  2563. struct drm_connector *conn;
  2564. struct drm_crtc_state *crtc_state;
  2565. struct sde_crtc_state *sde_crtc_state;
  2566. struct sde_connector_state *c_state;
  2567. struct msm_display_mode *msm_mode;
  2568. struct sde_crtc *sde_crtc;
  2569. int i = 0, ret;
  2570. int num_lm, num_intf, num_pp_per_intf;
  2571. if (!drm_enc) {
  2572. SDE_ERROR("invalid encoder\n");
  2573. return;
  2574. }
  2575. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2576. SDE_ERROR("power resource is not enabled\n");
  2577. return;
  2578. }
  2579. sde_kms = sde_encoder_get_kms(drm_enc);
  2580. if (!sde_kms)
  2581. return;
  2582. sde_enc = to_sde_encoder_virt(drm_enc);
  2583. SDE_DEBUG_ENC(sde_enc, "\n");
  2584. SDE_EVT32(DRMID(drm_enc));
  2585. /*
  2586. * cache the crtc in sde_enc on enable for duration of use case
  2587. * for correctly servicing asynchronous irq events and timers
  2588. */
  2589. if (!drm_enc->crtc) {
  2590. SDE_ERROR("invalid crtc\n");
  2591. return;
  2592. }
  2593. sde_enc->crtc = drm_enc->crtc;
  2594. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2595. crtc_state = sde_crtc->base.state;
  2596. sde_crtc_state = to_sde_crtc_state(crtc_state);
  2597. if (!((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2598. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))))
  2599. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2600. /* get and store the mode_info */
  2601. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2602. if (!conn) {
  2603. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2604. return;
  2605. } else if (!conn->state) {
  2606. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2607. return;
  2608. }
  2609. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2610. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2611. c_state = to_sde_connector_state(conn->state);
  2612. if (!c_state) {
  2613. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2614. return;
  2615. }
  2616. /* cancel delayed off work, if any */
  2617. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2618. /* release resources before seamless mode change */
  2619. msm_mode = &c_state->msm_mode;
  2620. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2621. if (ret)
  2622. return;
  2623. if ((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2624. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))) {
  2625. SDE_EVT32(DRMID(drm_enc), sde_crtc_state->cwb_enc_mask,
  2626. sde_crtc_state->cached_cwb_enc_mask);
  2627. sde_crtc_state->cwb_enc_mask = sde_crtc_state->cached_cwb_enc_mask;
  2628. sde_encoder_set_clone_mode(drm_enc, crtc_state);
  2629. sde_crtc->cached_encoder_mask |= drm_encoder_mask(drm_enc);
  2630. }
  2631. /* reserve dynamic resources now, indicating non test-only */
  2632. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2633. if (ret) {
  2634. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2635. return;
  2636. }
  2637. /* assign the reserved HW blocks to this encoder */
  2638. _sde_encoder_virt_populate_hw_res(drm_enc);
  2639. /* determine left HW PP block to map to INTF */
  2640. num_lm = sde_enc->mode_info.topology.num_lm;
  2641. num_intf = sde_enc->mode_info.topology.num_intf;
  2642. num_pp_per_intf = num_lm / num_intf;
  2643. if (!num_pp_per_intf)
  2644. num_pp_per_intf = 1;
  2645. /* perform mode_set on phys_encs */
  2646. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2647. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2648. if (phys) {
  2649. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2650. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2651. i, num_pp_per_intf);
  2652. return;
  2653. }
  2654. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2655. phys->connector = conn;
  2656. if (phys->ops.mode_set)
  2657. phys->ops.mode_set(phys, mode, adj_mode,
  2658. &sde_crtc->reinit_crtc_mixers);
  2659. }
  2660. }
  2661. /* update resources after seamless mode change */
  2662. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2663. }
  2664. void sde_encoder_idle_pc_enter(struct drm_encoder *drm_enc)
  2665. {
  2666. struct sde_encoder_virt *sde_enc = NULL;
  2667. if (!drm_enc) {
  2668. SDE_ERROR("invalid encoder\n");
  2669. return;
  2670. }
  2671. sde_enc = to_sde_encoder_virt(drm_enc);
  2672. /*
  2673. * disable the vsync source after updating the
  2674. * rsc state. rsc state update might have vsync wait
  2675. * and vsync source must be disabled after it.
  2676. * It will avoid generating any vsync from this point
  2677. * till mode-2 entry. It is SW workaround for HW
  2678. * limitation and should not be removed without
  2679. * checking the updated design.
  2680. */
  2681. sde_encoder_control_te(sde_enc, false);
  2682. if (sde_enc->cur_master && sde_enc->cur_master->ops.idle_pc_cache_display_status)
  2683. sde_enc->cur_master->ops.idle_pc_cache_display_status(sde_enc->cur_master);
  2684. }
  2685. static int _sde_encoder_input_connect(struct input_handler *handler,
  2686. struct input_dev *dev, const struct input_device_id *id)
  2687. {
  2688. struct input_handle *handle;
  2689. int rc = 0;
  2690. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2691. if (!handle)
  2692. return -ENOMEM;
  2693. handle->dev = dev;
  2694. handle->handler = handler;
  2695. handle->name = handler->name;
  2696. rc = input_register_handle(handle);
  2697. if (rc) {
  2698. pr_err("failed to register input handle\n");
  2699. goto error;
  2700. }
  2701. rc = input_open_device(handle);
  2702. if (rc) {
  2703. pr_err("failed to open input device\n");
  2704. goto error_unregister;
  2705. }
  2706. return 0;
  2707. error_unregister:
  2708. input_unregister_handle(handle);
  2709. error:
  2710. kfree(handle);
  2711. return rc;
  2712. }
  2713. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2714. {
  2715. input_close_device(handle);
  2716. input_unregister_handle(handle);
  2717. kfree(handle);
  2718. }
  2719. /**
  2720. * Structure for specifying event parameters on which to receive callbacks.
  2721. * This structure will trigger a callback in case of a touch event (specified by
  2722. * EV_ABS) where there is a change in X and Y coordinates,
  2723. */
  2724. static const struct input_device_id sde_input_ids[] = {
  2725. {
  2726. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2727. .evbit = { BIT_MASK(EV_ABS) },
  2728. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2729. BIT_MASK(ABS_MT_POSITION_X) |
  2730. BIT_MASK(ABS_MT_POSITION_Y) },
  2731. },
  2732. { },
  2733. };
  2734. static void _sde_encoder_input_handler_register(
  2735. struct drm_encoder *drm_enc)
  2736. {
  2737. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2738. int rc;
  2739. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2740. !sde_enc->input_event_enabled)
  2741. return;
  2742. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2743. sde_enc->input_handler->private = sde_enc;
  2744. /* register input handler if not already registered */
  2745. rc = input_register_handler(sde_enc->input_handler);
  2746. if (rc) {
  2747. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2748. rc);
  2749. kfree(sde_enc->input_handler);
  2750. }
  2751. }
  2752. }
  2753. static void _sde_encoder_input_handler_unregister(
  2754. struct drm_encoder *drm_enc)
  2755. {
  2756. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2757. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2758. !sde_enc->input_event_enabled)
  2759. return;
  2760. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2761. input_unregister_handler(sde_enc->input_handler);
  2762. sde_enc->input_handler->private = NULL;
  2763. }
  2764. }
  2765. static int _sde_encoder_input_handler(
  2766. struct sde_encoder_virt *sde_enc)
  2767. {
  2768. struct input_handler *input_handler = NULL;
  2769. int rc = 0;
  2770. if (sde_enc->input_handler) {
  2771. SDE_ERROR_ENC(sde_enc,
  2772. "input_handle is active. unexpected\n");
  2773. return -EINVAL;
  2774. }
  2775. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2776. if (!input_handler)
  2777. return -ENOMEM;
  2778. input_handler->event = sde_encoder_input_event_handler;
  2779. input_handler->connect = _sde_encoder_input_connect;
  2780. input_handler->disconnect = _sde_encoder_input_disconnect;
  2781. input_handler->name = "sde";
  2782. input_handler->id_table = sde_input_ids;
  2783. sde_enc->input_handler = input_handler;
  2784. return rc;
  2785. }
  2786. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2787. {
  2788. struct sde_encoder_virt *sde_enc = NULL;
  2789. struct sde_kms *sde_kms;
  2790. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2791. SDE_ERROR("invalid parameters\n");
  2792. return;
  2793. }
  2794. sde_kms = sde_encoder_get_kms(drm_enc);
  2795. if (!sde_kms)
  2796. return;
  2797. sde_enc = to_sde_encoder_virt(drm_enc);
  2798. if (!sde_enc || !sde_enc->cur_master) {
  2799. SDE_DEBUG("invalid sde encoder/master\n");
  2800. return;
  2801. }
  2802. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2803. sde_enc->cur_master->hw_mdptop &&
  2804. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2805. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2806. sde_enc->cur_master->hw_mdptop);
  2807. if (sde_enc->cur_master->hw_mdptop &&
  2808. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2809. !sde_in_trusted_vm(sde_kms))
  2810. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2811. sde_enc->cur_master->hw_mdptop,
  2812. sde_kms->catalog);
  2813. if (sde_enc->cur_master->hw_ctl &&
  2814. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2815. !sde_enc->cur_master->cont_splash_enabled)
  2816. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2817. sde_enc->cur_master->hw_ctl,
  2818. &sde_enc->cur_master->intf_cfg_v1);
  2819. if (sde_enc->cur_master->hw_ctl)
  2820. sde_fence_output_hw_fence_dir_write_init(sde_enc->cur_master->hw_ctl);
  2821. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2822. if (!sde_encoder_in_cont_splash(drm_enc))
  2823. _sde_encoder_update_ppb_size(drm_enc);
  2824. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2825. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2826. _sde_encoder_control_fal10_veto(drm_enc, true);
  2827. }
  2828. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2829. {
  2830. struct sde_kms *sde_kms;
  2831. void *dither_cfg = NULL;
  2832. int ret = 0, i = 0;
  2833. size_t len = 0;
  2834. enum sde_rm_topology_name topology;
  2835. struct drm_encoder *drm_enc;
  2836. struct msm_display_dsc_info *dsc = NULL;
  2837. struct sde_encoder_virt *sde_enc;
  2838. struct sde_hw_pingpong *hw_pp;
  2839. u32 bpp, bpc;
  2840. int num_lm;
  2841. if (!phys || !phys->connector || !phys->hw_pp ||
  2842. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2843. return;
  2844. sde_kms = sde_encoder_get_kms(phys->parent);
  2845. if (!sde_kms)
  2846. return;
  2847. topology = sde_connector_get_topology_name(phys->connector);
  2848. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2849. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2850. (phys->split_role == ENC_ROLE_SLAVE)))
  2851. return;
  2852. drm_enc = phys->parent;
  2853. sde_enc = to_sde_encoder_virt(drm_enc);
  2854. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2855. bpc = dsc->config.bits_per_component;
  2856. bpp = dsc->config.bits_per_pixel;
  2857. /* disable dither for 10 bpp or 10bpc dsc config or 30bpp without dsc */
  2858. if (bpp == 10 || bpc == 10 || sde_enc->mode_info.bpp == 30) {
  2859. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2860. return;
  2861. }
  2862. ret = sde_connector_get_dither_cfg(phys->connector,
  2863. phys->connector->state, &dither_cfg,
  2864. &len, sde_enc->idle_pc_restore);
  2865. /* skip reg writes when return values are invalid or no data */
  2866. if (ret && ret == -ENODATA)
  2867. return;
  2868. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2869. for (i = 0; i < num_lm; i++) {
  2870. hw_pp = sde_enc->hw_pp[i];
  2871. phys->hw_pp->ops.setup_dither(hw_pp,
  2872. dither_cfg, len);
  2873. }
  2874. }
  2875. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2876. {
  2877. struct sde_encoder_virt *sde_enc = NULL;
  2878. int i;
  2879. if (!drm_enc) {
  2880. SDE_ERROR("invalid encoder\n");
  2881. return;
  2882. }
  2883. sde_enc = to_sde_encoder_virt(drm_enc);
  2884. if (!sde_enc->cur_master) {
  2885. SDE_DEBUG("virt encoder has no master\n");
  2886. return;
  2887. }
  2888. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2889. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2890. sde_enc->idle_pc_restore = true;
  2891. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2892. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2893. if (!phys)
  2894. continue;
  2895. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2896. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2897. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2898. phys->ops.restore(phys);
  2899. _sde_encoder_setup_dither(phys);
  2900. }
  2901. if (sde_enc->cur_master->ops.restore)
  2902. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2903. _sde_encoder_virt_enable_helper(drm_enc);
  2904. sde_encoder_control_te(sde_enc, true);
  2905. /*
  2906. * During IPC misr ctl register is reset.
  2907. * Need to reconfigure misr after every IPC.
  2908. */
  2909. if (atomic_read(&sde_enc->misr_enable))
  2910. sde_enc->misr_reconfigure = true;
  2911. }
  2912. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2913. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2914. {
  2915. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2916. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2917. int i;
  2918. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2919. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2920. if (!phys)
  2921. continue;
  2922. phys->comp_type = comp_info->comp_type;
  2923. phys->comp_ratio = comp_info->comp_ratio;
  2924. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2925. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2926. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2927. phys->dsc_extra_pclk_cycle_cnt =
  2928. comp_info->dsc_info.pclk_per_line;
  2929. phys->dsc_extra_disp_width =
  2930. comp_info->dsc_info.extra_width;
  2931. phys->dce_bytes_per_line =
  2932. comp_info->dsc_info.bytes_per_pkt *
  2933. comp_info->dsc_info.pkt_per_line;
  2934. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2935. phys->dce_bytes_per_line =
  2936. comp_info->vdc_info.bytes_per_pkt *
  2937. comp_info->vdc_info.pkt_per_line;
  2938. }
  2939. if (phys != sde_enc->cur_master) {
  2940. /**
  2941. * on DMS request, the encoder will be enabled
  2942. * already. Invoke restore to reconfigure the
  2943. * new mode.
  2944. */
  2945. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2946. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2947. phys->ops.restore)
  2948. phys->ops.restore(phys);
  2949. else if (phys->ops.enable)
  2950. phys->ops.enable(phys);
  2951. }
  2952. if (atomic_read(&sde_enc->misr_enable) && phys->ops.setup_misr &&
  2953. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2954. phys->ops.setup_misr(phys, true,
  2955. sde_enc->misr_frame_count);
  2956. }
  2957. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2958. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2959. sde_enc->cur_master->ops.restore)
  2960. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2961. else if (sde_enc->cur_master->ops.enable)
  2962. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2963. }
  2964. static void sde_encoder_off_work(struct kthread_work *work)
  2965. {
  2966. struct sde_encoder_virt *sde_enc = container_of(work,
  2967. struct sde_encoder_virt, delayed_off_work.work);
  2968. struct drm_encoder *drm_enc;
  2969. if (!sde_enc) {
  2970. SDE_ERROR("invalid sde encoder\n");
  2971. return;
  2972. }
  2973. drm_enc = &sde_enc->base;
  2974. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2975. sde_encoder_idle_request(drm_enc);
  2976. SDE_ATRACE_END("sde_encoder_off_work");
  2977. }
  2978. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2979. {
  2980. struct sde_encoder_virt *sde_enc = NULL;
  2981. bool has_master_enc = false;
  2982. int i, ret = 0;
  2983. struct sde_connector_state *c_state;
  2984. struct drm_display_mode *cur_mode = NULL;
  2985. struct msm_display_mode *msm_mode;
  2986. if (!drm_enc || !drm_enc->crtc) {
  2987. SDE_ERROR("invalid encoder\n");
  2988. return;
  2989. }
  2990. sde_enc = to_sde_encoder_virt(drm_enc);
  2991. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2992. SDE_ERROR("power resource is not enabled\n");
  2993. return;
  2994. }
  2995. if (!sde_enc->crtc)
  2996. sde_enc->crtc = drm_enc->crtc;
  2997. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2998. SDE_DEBUG_ENC(sde_enc, "\n");
  2999. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  3000. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3001. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3002. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  3003. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  3004. sde_enc->cur_master = phys;
  3005. has_master_enc = true;
  3006. break;
  3007. }
  3008. }
  3009. if (!has_master_enc) {
  3010. sde_enc->cur_master = NULL;
  3011. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  3012. return;
  3013. }
  3014. _sde_encoder_input_handler_register(drm_enc);
  3015. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  3016. if (!c_state) {
  3017. SDE_ERROR("invalid connector state\n");
  3018. return;
  3019. }
  3020. msm_mode = &c_state->msm_mode;
  3021. if ((drm_enc->crtc->state->connectors_changed &&
  3022. sde_encoder_in_clone_mode(drm_enc)) ||
  3023. !(msm_is_mode_seamless_vrr(msm_mode)
  3024. || msm_is_mode_seamless_dms(msm_mode)
  3025. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  3026. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  3027. sde_encoder_off_work);
  3028. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3029. if (ret) {
  3030. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  3031. ret);
  3032. return;
  3033. }
  3034. if (sde_encoder_is_built_in_display(drm_enc) &&
  3035. msm_is_mode_seamless_poms(&c_state->msm_mode))
  3036. drm_crtc_vblank_put(sde_enc->crtc);
  3037. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  3038. sizeof(sde_enc->cur_master->intf_cfg_v1));
  3039. /* turn off vsync_in to update tear check configuration */
  3040. sde_encoder_control_te(sde_enc, false);
  3041. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  3042. _sde_encoder_virt_enable_helper(drm_enc);
  3043. sde_encoder_control_te(sde_enc, true);
  3044. }
  3045. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  3046. {
  3047. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3048. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  3049. int i = 0;
  3050. _sde_encoder_control_fal10_veto(drm_enc, false);
  3051. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3052. if (sde_enc->phys_encs[i]) {
  3053. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  3054. sde_enc->phys_encs[i]->connector = NULL;
  3055. sde_enc->phys_encs[i]->hw_ctl = NULL;
  3056. }
  3057. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3058. }
  3059. sde_enc->cur_master = NULL;
  3060. /*
  3061. * clear the cached crtc in sde_enc on use case finish, after all the
  3062. * outstanding events and timers have been completed
  3063. */
  3064. sde_enc->crtc = NULL;
  3065. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  3066. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  3067. sde_rm_release(&sde_kms->rm, drm_enc, false);
  3068. }
  3069. static void sde_encoder_wait_for_vsync_event_complete(struct sde_encoder_virt *sde_enc)
  3070. {
  3071. u32 timeout_ms = DEFAULT_KICKOFF_TIMEOUT_MS;
  3072. int i, ret;
  3073. if (sde_enc->cur_master)
  3074. timeout_ms = sde_enc->cur_master->kickoff_timeout_ms;
  3075. ret = wait_event_timeout(sde_enc->vsync_event_wq,
  3076. !sde_enc->vblank_enabled,
  3077. msecs_to_jiffies(timeout_ms));
  3078. SDE_EVT32(timeout_ms, ret);
  3079. if (!ret) {
  3080. SDE_ERROR("vsync event complete timed out %d\n", ret);
  3081. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  3082. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3083. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3084. if (phys && phys->ops.control_vblank_irq)
  3085. phys->ops.control_vblank_irq(phys, false);
  3086. }
  3087. }
  3088. }
  3089. static void _sde_encoder_helper_virt_disable(struct drm_encoder *drm_enc)
  3090. {
  3091. int i;
  3092. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3093. if (!sde_encoder_in_clone_mode(drm_enc)) {
  3094. /* disable autorefresh */
  3095. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3096. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3097. if (phys && phys->ops.disable_autorefresh &&
  3098. phys->ops.wait_for_vsync_on_autorefresh_busy) {
  3099. phys->ops.disable_autorefresh(phys);
  3100. phys->ops.wait_for_vsync_on_autorefresh_busy(phys);
  3101. }
  3102. }
  3103. /* wait for idle */
  3104. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  3105. }
  3106. }
  3107. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  3108. {
  3109. struct sde_encoder_virt *sde_enc = NULL;
  3110. struct sde_connector *sde_conn;
  3111. struct sde_kms *sde_kms;
  3112. struct sde_connector_state *c_state = NULL;
  3113. enum sde_intf_mode intf_mode;
  3114. int ret, i = 0;
  3115. if (!drm_enc) {
  3116. SDE_ERROR("invalid encoder\n");
  3117. return;
  3118. } else if (!drm_enc->dev) {
  3119. SDE_ERROR("invalid dev\n");
  3120. return;
  3121. } else if (!drm_enc->dev->dev_private) {
  3122. SDE_ERROR("invalid dev_private\n");
  3123. return;
  3124. }
  3125. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  3126. SDE_ERROR("power resource is not enabled\n");
  3127. return;
  3128. }
  3129. sde_enc = to_sde_encoder_virt(drm_enc);
  3130. if (!sde_enc->cur_master) {
  3131. SDE_ERROR("Invalid cur_master\n");
  3132. return;
  3133. }
  3134. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  3135. SDE_DEBUG_ENC(sde_enc, "\n");
  3136. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3137. if (!sde_kms)
  3138. return;
  3139. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  3140. if (!c_state) {
  3141. SDE_ERROR("invalid connector state\n");
  3142. return;
  3143. }
  3144. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  3145. SDE_EVT32(DRMID(drm_enc));
  3146. _sde_encoder_helper_virt_disable(drm_enc);
  3147. _sde_encoder_input_handler_unregister(drm_enc);
  3148. flush_delayed_work(&sde_conn->status_work);
  3149. if (sde_encoder_is_built_in_display(drm_enc) &&
  3150. msm_is_mode_seamless_poms(&c_state->msm_mode))
  3151. drm_crtc_vblank_get(sde_enc->crtc);
  3152. /*
  3153. * For primary command mode and video mode encoders, execute the
  3154. * resource control pre-stop operations before the physical encoders
  3155. * are disabled, to allow the rsc to transition its states properly.
  3156. *
  3157. * For other encoder types, rsc should not be enabled until after
  3158. * they have been fully disabled, so delay the pre-stop operations
  3159. * until after the physical disable calls have returned.
  3160. */
  3161. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  3162. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  3163. sde_encoder_resource_control(drm_enc,
  3164. SDE_ENC_RC_EVENT_PRE_STOP);
  3165. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3166. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3167. if (phys && phys->ops.disable)
  3168. phys->ops.disable(phys);
  3169. }
  3170. } else {
  3171. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3172. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3173. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3174. if (phys && phys->ops.disable)
  3175. phys->ops.disable(phys);
  3176. }
  3177. sde_encoder_resource_control(drm_enc,
  3178. SDE_ENC_RC_EVENT_PRE_STOP);
  3179. }
  3180. /*
  3181. * wait for any pending vsync timestamp event to sf
  3182. * to ensure vbalnk irq is disabled.
  3183. */
  3184. if (sde_enc->vblank_enabled &&
  3185. !msm_is_mode_seamless_poms(&c_state->msm_mode))
  3186. sde_encoder_wait_for_vsync_event_complete(sde_enc);
  3187. /*
  3188. * disable dce after the transfer is complete (for command mode)
  3189. * and after physical encoder is disabled, to make sure timing
  3190. * engine is already disabled (for video mode).
  3191. */
  3192. if (!sde_in_trusted_vm(sde_kms))
  3193. sde_encoder_dce_disable(sde_enc);
  3194. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  3195. /* reset connector topology name property */
  3196. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  3197. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  3198. ret = sde_rm_update_topology(&sde_kms->rm,
  3199. sde_enc->cur_master->connector->state, NULL);
  3200. if (ret) {
  3201. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  3202. return;
  3203. }
  3204. }
  3205. if (!sde_encoder_in_clone_mode(drm_enc))
  3206. sde_encoder_virt_reset(drm_enc);
  3207. }
  3208. static void _trigger_encoder_hw_fences_override(struct sde_kms *sde_kms, struct sde_hw_ctl *ctl)
  3209. {
  3210. /* trigger hw-fences override signal */
  3211. if (sde_kms && sde_kms->catalog->hw_fence_rev && ctl->ops.hw_fence_trigger_sw_override)
  3212. ctl->ops.hw_fence_trigger_sw_override(ctl);
  3213. }
  3214. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  3215. struct sde_encoder_phys_wb *wb_enc)
  3216. {
  3217. struct sde_encoder_virt *sde_enc;
  3218. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  3219. struct sde_ctl_flush_cfg cfg;
  3220. struct sde_hw_dsc *hw_dsc = NULL;
  3221. int i;
  3222. bool is_regdma_blocking = false, is_vid_mode = false;
  3223. ctl->ops.reset(ctl);
  3224. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  3225. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3226. if (wb_enc) {
  3227. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  3228. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  3229. false, phys_enc->hw_pp->idx);
  3230. if (ctl->ops.update_bitmask)
  3231. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  3232. wb_enc->hw_wb->idx, true);
  3233. }
  3234. } else {
  3235. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3236. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  3237. phys_enc->hw_intf->ops.bind_pingpong_blk(
  3238. sde_enc->phys_encs[i]->hw_intf, false,
  3239. sde_enc->phys_encs[i]->hw_pp->idx);
  3240. if (ctl->ops.update_bitmask)
  3241. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  3242. sde_enc->phys_encs[i]->hw_intf->idx, true);
  3243. }
  3244. }
  3245. }
  3246. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  3247. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  3248. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  3249. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  3250. phys_enc->hw_pp->merge_3d->idx, true);
  3251. }
  3252. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  3253. phys_enc->hw_pp) {
  3254. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  3255. false, phys_enc->hw_pp->idx);
  3256. if (ctl->ops.update_bitmask)
  3257. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  3258. phys_enc->hw_cdm->idx, true);
  3259. }
  3260. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  3261. phys_enc->hw_pp) {
  3262. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  3263. false, phys_enc->hw_pp->idx, phys_enc->in_clone_mode);
  3264. if (ctl->ops.update_dnsc_blur_bitmask)
  3265. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  3266. }
  3267. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  3268. ctl->ops.reset_post_disable)
  3269. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  3270. phys_enc->hw_pp->merge_3d ?
  3271. phys_enc->hw_pp->merge_3d->idx : 0);
  3272. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3273. hw_dsc = sde_enc->hw_dsc[i];
  3274. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  3275. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  3276. if (ctl->ops.update_bitmask)
  3277. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  3278. }
  3279. }
  3280. _trigger_encoder_hw_fences_override(phys_enc->sde_kms, ctl);
  3281. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  3282. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3283. is_vid_mode = true;
  3284. is_regdma_blocking = (is_vid_mode ||
  3285. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3286. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3287. ctl->ops.get_pending_flush(ctl, &cfg);
  3288. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  3289. ctl->ops.trigger_flush(ctl);
  3290. ctl->ops.trigger_start(ctl);
  3291. ctl->ops.clear_pending_flush(ctl);
  3292. }
  3293. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  3294. {
  3295. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  3296. struct sde_ctl_flush_cfg cfg;
  3297. ctl->ops.reset(ctl);
  3298. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  3299. ctl->ops.get_pending_flush(ctl, &cfg);
  3300. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  3301. ctl->ops.trigger_flush(ctl);
  3302. ctl->ops.trigger_start(ctl);
  3303. }
  3304. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  3305. enum sde_intf_type type, u32 controller_id)
  3306. {
  3307. int i = 0;
  3308. for (i = 0; i < catalog->intf_count; i++) {
  3309. if (catalog->intf[i].type == type
  3310. && catalog->intf[i].controller_id == controller_id) {
  3311. return catalog->intf[i].id;
  3312. }
  3313. }
  3314. return INTF_MAX;
  3315. }
  3316. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  3317. enum sde_intf_type type, u32 controller_id)
  3318. {
  3319. if (controller_id < catalog->wb_count)
  3320. return catalog->wb[controller_id].id;
  3321. return WB_MAX;
  3322. }
  3323. void sde_encoder_hw_fence_status(struct sde_kms *sde_kms,
  3324. struct drm_crtc *crtc, struct sde_hw_ctl *hw_ctl)
  3325. {
  3326. u64 start_timestamp, end_timestamp;
  3327. if (!sde_kms || !hw_ctl || !sde_kms->hw_mdp) {
  3328. SDE_ERROR("invalid inputs\n");
  3329. return;
  3330. }
  3331. if ((sde_kms->debugfs_hw_fence & SDE_INPUT_HW_FENCE_TIMESTAMP)
  3332. && sde_kms->hw_mdp->ops.hw_fence_input_status) {
  3333. sde_kms->hw_mdp->ops.hw_fence_input_status(sde_kms->hw_mdp,
  3334. &start_timestamp, &end_timestamp);
  3335. trace_sde_hw_fence_status(crtc->base.id, "input",
  3336. start_timestamp, end_timestamp);
  3337. }
  3338. if ((sde_kms->debugfs_hw_fence & SDE_OUTPUT_HW_FENCE_TIMESTAMP)
  3339. && hw_ctl->ops.hw_fence_output_status) {
  3340. hw_ctl->ops.hw_fence_output_status(hw_ctl,
  3341. &start_timestamp, &end_timestamp);
  3342. trace_sde_hw_fence_status(crtc->base.id, "output",
  3343. start_timestamp, end_timestamp);
  3344. }
  3345. }
  3346. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  3347. struct drm_crtc *crtc)
  3348. {
  3349. struct sde_hw_uidle *uidle;
  3350. struct sde_uidle_cntr cntr;
  3351. struct sde_uidle_status status;
  3352. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  3353. pr_err("invalid params %d %d\n",
  3354. !sde_kms, !crtc);
  3355. return;
  3356. }
  3357. /* check if perf counters are enabled and setup */
  3358. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  3359. return;
  3360. uidle = sde_kms->hw_uidle;
  3361. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  3362. && uidle->ops.uidle_get_status) {
  3363. uidle->ops.uidle_get_status(uidle, &status);
  3364. trace_sde_perf_uidle_status(
  3365. crtc->base.id,
  3366. status.uidle_danger_status_0,
  3367. status.uidle_danger_status_1,
  3368. status.uidle_safe_status_0,
  3369. status.uidle_safe_status_1,
  3370. status.uidle_idle_status_0,
  3371. status.uidle_idle_status_1,
  3372. status.uidle_fal_status_0,
  3373. status.uidle_fal_status_1,
  3374. status.uidle_status,
  3375. status.uidle_en_fal10);
  3376. }
  3377. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  3378. && uidle->ops.uidle_get_cntr) {
  3379. uidle->ops.uidle_get_cntr(uidle, &cntr);
  3380. trace_sde_perf_uidle_cntr(
  3381. crtc->base.id,
  3382. cntr.fal1_gate_cntr,
  3383. cntr.fal10_gate_cntr,
  3384. cntr.fal_wait_gate_cntr,
  3385. cntr.fal1_num_transitions_cntr,
  3386. cntr.fal10_num_transitions_cntr,
  3387. cntr.min_gate_cntr,
  3388. cntr.max_gate_cntr);
  3389. }
  3390. }
  3391. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  3392. struct sde_encoder_phys *phy_enc)
  3393. {
  3394. struct sde_encoder_virt *sde_enc = NULL;
  3395. unsigned long lock_flags;
  3396. ktime_t ts = 0;
  3397. if (!drm_enc || !phy_enc || !phy_enc->sde_kms)
  3398. return;
  3399. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  3400. sde_enc = to_sde_encoder_virt(drm_enc);
  3401. /*
  3402. * calculate accurate vsync timestamp when available
  3403. * set current time otherwise
  3404. */
  3405. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, phy_enc->sde_kms->catalog->features))
  3406. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3407. if (!ts)
  3408. ts = ktime_get();
  3409. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3410. phy_enc->last_vsync_timestamp = ts;
  3411. if (phy_enc->ops.is_master && phy_enc->ops.is_master(phy_enc))
  3412. atomic_inc(&sde_enc->vsync_cnt);
  3413. /* update count for debugfs */
  3414. atomic_inc(&phy_enc->vsync_cnt);
  3415. if (sde_enc->crtc_vblank_cb)
  3416. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  3417. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3418. if (phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  3419. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  3420. if (phy_enc->sde_kms->debugfs_hw_fence)
  3421. sde_encoder_hw_fence_status(phy_enc->sde_kms, sde_enc->crtc, phy_enc->hw_ctl);
  3422. SDE_EVT32(DRMID(drm_enc), ktime_to_us(ts), atomic_read(&sde_enc->vsync_cnt));
  3423. SDE_ATRACE_END("encoder_vblank_callback");
  3424. }
  3425. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  3426. struct sde_encoder_phys *phy_enc)
  3427. {
  3428. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3429. if (!phy_enc)
  3430. return;
  3431. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  3432. atomic_inc(&phy_enc->underrun_cnt);
  3433. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  3434. if (sde_enc->cur_master &&
  3435. sde_enc->cur_master->ops.get_underrun_line_count)
  3436. sde_enc->cur_master->ops.get_underrun_line_count(
  3437. sde_enc->cur_master);
  3438. trace_sde_encoder_underrun(DRMID(drm_enc),
  3439. atomic_read(&phy_enc->underrun_cnt));
  3440. if (phy_enc->sde_kms &&
  3441. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  3442. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  3443. SDE_DBG_CTRL("stop_ftrace");
  3444. SDE_DBG_CTRL("panic_underrun");
  3445. SDE_ATRACE_END("encoder_underrun_callback");
  3446. }
  3447. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  3448. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  3449. {
  3450. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3451. unsigned long lock_flags;
  3452. bool enable;
  3453. int i;
  3454. enable = vbl_cb ? true : false;
  3455. if (!drm_enc) {
  3456. SDE_ERROR("invalid encoder\n");
  3457. return;
  3458. }
  3459. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  3460. SDE_EVT32(DRMID(drm_enc), enable);
  3461. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3462. sde_enc->crtc_vblank_cb = vbl_cb;
  3463. sde_enc->crtc_vblank_cb_data = vbl_data;
  3464. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3465. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3466. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3467. if (phys && phys->ops.control_vblank_irq)
  3468. phys->ops.control_vblank_irq(phys, enable);
  3469. }
  3470. sde_enc->vblank_enabled = enable;
  3471. if (!enable)
  3472. wake_up_all(&sde_enc->vsync_event_wq);
  3473. }
  3474. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3475. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  3476. struct drm_crtc *crtc)
  3477. {
  3478. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3479. unsigned long lock_flags;
  3480. bool enable;
  3481. enable = frame_event_cb ? true : false;
  3482. if (!drm_enc) {
  3483. SDE_ERROR("invalid encoder\n");
  3484. return;
  3485. }
  3486. SDE_DEBUG_ENC(sde_enc, "\n");
  3487. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3488. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3489. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3490. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3491. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3492. }
  3493. static void sde_encoder_frame_done_callback(
  3494. struct drm_encoder *drm_enc,
  3495. struct sde_encoder_phys *ready_phys, u32 event)
  3496. {
  3497. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3498. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3499. unsigned int i;
  3500. bool trigger = true;
  3501. bool is_cmd_mode = false;
  3502. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3503. ktime_t ts = 0;
  3504. if (!sde_kms || !sde_enc->cur_master) {
  3505. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  3506. sde_kms, sde_enc->cur_master);
  3507. return;
  3508. }
  3509. sde_enc->crtc_frame_event_cb_data.connector =
  3510. sde_enc->cur_master->connector;
  3511. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3512. is_cmd_mode = true;
  3513. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  3514. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  3515. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  3516. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  3517. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3518. /*
  3519. * get current ktime for other events and when precise timestamp is not
  3520. * available for retire-fence
  3521. */
  3522. if (!ts)
  3523. ts = ktime_get();
  3524. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3525. | SDE_ENCODER_FRAME_EVENT_ERROR
  3526. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  3527. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  3528. if (ready_phys->connector)
  3529. topology = sde_connector_get_topology_name(
  3530. ready_phys->connector);
  3531. /* One of the physical encoders has become idle */
  3532. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3533. if (sde_enc->phys_encs[i] == ready_phys) {
  3534. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3535. atomic_read(&sde_enc->frame_done_cnt[i]));
  3536. if (!atomic_add_unless(
  3537. &sde_enc->frame_done_cnt[i], 1, 2)) {
  3538. SDE_EVT32(DRMID(drm_enc), event,
  3539. ready_phys->intf_idx,
  3540. SDE_EVTLOG_ERROR);
  3541. SDE_ERROR_ENC(sde_enc,
  3542. "intf idx:%d, event:%d\n",
  3543. ready_phys->intf_idx, event);
  3544. return;
  3545. }
  3546. }
  3547. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3548. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  3549. trigger = false;
  3550. }
  3551. if (trigger) {
  3552. if (sde_enc->crtc_frame_event_cb)
  3553. sde_enc->crtc_frame_event_cb(
  3554. &sde_enc->crtc_frame_event_cb_data, event, ts);
  3555. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3556. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  3557. -1, 0);
  3558. }
  3559. } else if (sde_enc->crtc_frame_event_cb) {
  3560. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  3561. }
  3562. }
  3563. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3564. {
  3565. struct sde_encoder_virt *sde_enc;
  3566. if (!drm_enc) {
  3567. SDE_ERROR("invalid drm encoder\n");
  3568. return -EINVAL;
  3569. }
  3570. sde_enc = to_sde_encoder_virt(drm_enc);
  3571. sde_encoder_resource_control(&sde_enc->base,
  3572. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3573. return 0;
  3574. }
  3575. /**
  3576. * _sde_encoder_update_retire_txq - update tx queue for a retire hw fence
  3577. * phys: Pointer to physical encoder structure
  3578. *
  3579. */
  3580. static inline void _sde_encoder_update_retire_txq(struct sde_encoder_phys *phys,
  3581. struct sde_kms *sde_kms)
  3582. {
  3583. struct sde_connector *c_conn;
  3584. int line_count;
  3585. c_conn = to_sde_connector(phys->connector);
  3586. if (!c_conn) {
  3587. SDE_ERROR("invalid connector");
  3588. return;
  3589. }
  3590. line_count = sde_connector_get_property(phys->connector->state,
  3591. CONNECTOR_PROP_EARLY_FENCE_LINE);
  3592. if (c_conn->hwfence_wb_retire_fences_enable)
  3593. sde_fence_update_hw_fences_txq(c_conn->retire_fence, false, line_count,
  3594. sde_kms->debugfs_hw_fence);
  3595. }
  3596. /**
  3597. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3598. * drm_enc: Pointer to drm encoder structure
  3599. * phys: Pointer to physical encoder structure
  3600. * extra_flush: Additional bit mask to include in flush trigger
  3601. * config_changed: if true new config is applied, avoid increment of retire
  3602. * count if false
  3603. */
  3604. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3605. struct sde_encoder_phys *phys,
  3606. struct sde_ctl_flush_cfg *extra_flush,
  3607. bool config_changed)
  3608. {
  3609. struct sde_hw_ctl *ctl;
  3610. unsigned long lock_flags;
  3611. struct sde_encoder_virt *sde_enc;
  3612. int pend_ret_fence_cnt;
  3613. struct sde_connector *c_conn;
  3614. if (!drm_enc || !phys) {
  3615. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3616. !drm_enc, !phys);
  3617. return;
  3618. }
  3619. sde_enc = to_sde_encoder_virt(drm_enc);
  3620. c_conn = to_sde_connector(phys->connector);
  3621. if (!phys->hw_pp) {
  3622. SDE_ERROR("invalid pingpong hw\n");
  3623. return;
  3624. }
  3625. ctl = phys->hw_ctl;
  3626. if (!ctl || !phys->ops.trigger_flush) {
  3627. SDE_ERROR("missing ctl/trigger cb\n");
  3628. return;
  3629. }
  3630. if (phys->split_role == ENC_ROLE_SKIP) {
  3631. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3632. "skip flush pp%d ctl%d\n",
  3633. phys->hw_pp->idx - PINGPONG_0,
  3634. ctl->idx - CTL_0);
  3635. return;
  3636. }
  3637. /* update pending counts and trigger kickoff ctl flush atomically */
  3638. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3639. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3640. atomic_inc(&phys->pending_retire_fence_cnt);
  3641. atomic_inc(&phys->pending_ctl_start_cnt);
  3642. }
  3643. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3644. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3645. ctl->ops.update_bitmask) {
  3646. /* perform peripheral flush on every frame update for dp dsc */
  3647. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3648. phys->comp_ratio && c_conn->ops.update_pps)
  3649. c_conn->ops.update_pps(phys->connector, NULL, c_conn->display);
  3650. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH, phys->hw_intf->idx, 1);
  3651. }
  3652. /* update flush mask to ignore fence error frame commit */
  3653. if (ctl->ops.clear_flush_mask && phys->fence_error_handle_in_progress) {
  3654. ctl->ops.clear_flush_mask(ctl, false);
  3655. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_CASE1);
  3656. }
  3657. if ((extra_flush && extra_flush->pending_flush_mask)
  3658. && ctl->ops.update_pending_flush)
  3659. ctl->ops.update_pending_flush(ctl, extra_flush);
  3660. phys->ops.trigger_flush(phys);
  3661. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3662. if (ctl->ops.get_pending_flush) {
  3663. struct sde_ctl_flush_cfg pending_flush = {0,};
  3664. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3665. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3666. ctl->idx - CTL_0,
  3667. pending_flush.pending_flush_mask,
  3668. pend_ret_fence_cnt);
  3669. } else {
  3670. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3671. ctl->idx - CTL_0,
  3672. pend_ret_fence_cnt);
  3673. }
  3674. }
  3675. /**
  3676. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3677. * phys: Pointer to physical encoder structure
  3678. */
  3679. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3680. {
  3681. struct sde_hw_ctl *ctl;
  3682. struct sde_encoder_virt *sde_enc;
  3683. if (!phys) {
  3684. SDE_ERROR("invalid argument(s)\n");
  3685. return;
  3686. }
  3687. if (!phys->hw_pp) {
  3688. SDE_ERROR("invalid pingpong hw\n");
  3689. return;
  3690. }
  3691. if (!phys->parent) {
  3692. SDE_ERROR("invalid parent\n");
  3693. return;
  3694. }
  3695. /* avoid ctrl start for encoder in clone mode */
  3696. if (phys->in_clone_mode)
  3697. return;
  3698. ctl = phys->hw_ctl;
  3699. sde_enc = to_sde_encoder_virt(phys->parent);
  3700. if (phys->split_role == ENC_ROLE_SKIP) {
  3701. SDE_DEBUG_ENC(sde_enc,
  3702. "skip start pp%d ctl%d\n",
  3703. phys->hw_pp->idx - PINGPONG_0,
  3704. ctl->idx - CTL_0);
  3705. return;
  3706. }
  3707. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3708. phys->ops.trigger_start(phys);
  3709. }
  3710. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3711. {
  3712. struct sde_hw_ctl *ctl;
  3713. if (!phys_enc) {
  3714. SDE_ERROR("invalid encoder\n");
  3715. return;
  3716. }
  3717. ctl = phys_enc->hw_ctl;
  3718. if (ctl && ctl->ops.trigger_flush)
  3719. ctl->ops.trigger_flush(ctl);
  3720. }
  3721. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3722. {
  3723. struct sde_hw_ctl *ctl;
  3724. if (!phys_enc) {
  3725. SDE_ERROR("invalid encoder\n");
  3726. return;
  3727. }
  3728. ctl = phys_enc->hw_ctl;
  3729. if (ctl && ctl->ops.trigger_start) {
  3730. ctl->ops.trigger_start(ctl);
  3731. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3732. }
  3733. }
  3734. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3735. {
  3736. struct sde_encoder_virt *sde_enc;
  3737. struct sde_connector *sde_con;
  3738. void *sde_con_disp;
  3739. struct sde_hw_ctl *ctl;
  3740. int rc;
  3741. if (!phys_enc) {
  3742. SDE_ERROR("invalid encoder\n");
  3743. return;
  3744. }
  3745. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3746. ctl = phys_enc->hw_ctl;
  3747. if (!ctl || !ctl->ops.reset)
  3748. return;
  3749. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3750. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3751. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3752. phys_enc->connector) {
  3753. sde_con = to_sde_connector(phys_enc->connector);
  3754. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3755. if (sde_con->ops.soft_reset) {
  3756. rc = sde_con->ops.soft_reset(sde_con_disp);
  3757. if (rc) {
  3758. SDE_ERROR_ENC(sde_enc,
  3759. "connector soft reset failure\n");
  3760. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3761. }
  3762. }
  3763. }
  3764. phys_enc->enable_state = SDE_ENC_ENABLED;
  3765. }
  3766. void sde_encoder_helper_update_out_fence_txq(struct sde_encoder_virt *sde_enc, bool is_vid)
  3767. {
  3768. struct sde_crtc *sde_crtc;
  3769. struct sde_kms *sde_kms = NULL;
  3770. if (!sde_enc || !sde_enc->crtc) {
  3771. SDE_ERROR("invalid encoder %d\n", !sde_enc);
  3772. return;
  3773. }
  3774. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3775. if (!sde_kms) {
  3776. SDE_ERROR("invalid kms\n");
  3777. return;
  3778. }
  3779. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3780. SDE_EVT32(DRMID(sde_enc->crtc), is_vid);
  3781. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, is_vid, 0, sde_kms ?
  3782. sde_kms->debugfs_hw_fence : 0);
  3783. }
  3784. /**
  3785. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3786. * Iterate through the physical encoders and perform consolidated flush
  3787. * and/or control start triggering as needed. This is done in the virtual
  3788. * encoder rather than the individual physical ones in order to handle
  3789. * use cases that require visibility into multiple physical encoders at
  3790. * a time.
  3791. * sde_enc: Pointer to virtual encoder structure
  3792. * config_changed: if true new config is applied. Avoid regdma_flush and
  3793. * incrementing the retire count if false.
  3794. */
  3795. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3796. bool config_changed)
  3797. {
  3798. struct sde_hw_ctl *ctl;
  3799. uint32_t i;
  3800. struct sde_ctl_flush_cfg pending_flush = {0,};
  3801. u32 pending_kickoff_cnt;
  3802. struct msm_drm_private *priv = NULL;
  3803. struct sde_kms *sde_kms = NULL;
  3804. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3805. bool is_regdma_blocking = false, is_vid_mode = false;
  3806. struct sde_crtc *sde_crtc;
  3807. if (!sde_enc) {
  3808. SDE_ERROR("invalid encoder\n");
  3809. return;
  3810. }
  3811. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3812. /* reset input fence status and skip flush for fence error case. */
  3813. if (sde_crtc && sde_crtc->input_fence_status < 0) {
  3814. if (!sde_encoder_in_clone_mode(&sde_enc->base))
  3815. sde_crtc->input_fence_status = 0;
  3816. SDE_EVT32(DRMID(&sde_enc->base), sde_encoder_in_clone_mode(&sde_enc->base),
  3817. sde_crtc->input_fence_status);
  3818. goto handle_elevated_ahb_vote;
  3819. }
  3820. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3821. is_vid_mode = true;
  3822. is_regdma_blocking = (is_vid_mode ||
  3823. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3824. /* don't perform flush/start operations for slave encoders */
  3825. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3826. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3827. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3828. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3829. continue;
  3830. ctl = phys->hw_ctl;
  3831. if (!ctl)
  3832. continue;
  3833. if (phys->connector)
  3834. topology = sde_connector_get_topology_name(
  3835. phys->connector);
  3836. if (!phys->ops.needs_single_flush ||
  3837. !phys->ops.needs_single_flush(phys)) {
  3838. if (config_changed && ctl->ops.reg_dma_flush)
  3839. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3840. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3841. config_changed);
  3842. } else if (ctl->ops.get_pending_flush) {
  3843. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3844. }
  3845. }
  3846. /* for split flush, combine pending flush masks and send to master */
  3847. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3848. ctl = sde_enc->cur_master->hw_ctl;
  3849. if (config_changed && ctl->ops.reg_dma_flush)
  3850. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3851. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3852. &pending_flush,
  3853. config_changed);
  3854. }
  3855. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3856. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3857. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3858. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3859. continue;
  3860. if (!phys->ops.needs_single_flush ||
  3861. !phys->ops.needs_single_flush(phys)) {
  3862. pending_kickoff_cnt =
  3863. sde_encoder_phys_inc_pending(phys);
  3864. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3865. } else {
  3866. pending_kickoff_cnt =
  3867. sde_encoder_phys_inc_pending(phys);
  3868. SDE_EVT32(pending_kickoff_cnt,
  3869. pending_flush.pending_flush_mask, SDE_EVTLOG_FUNC_CASE2);
  3870. }
  3871. }
  3872. if (atomic_read(&sde_enc->misr_enable))
  3873. sde_encoder_misr_configure(&sde_enc->base, true,
  3874. sde_enc->misr_frame_count);
  3875. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3876. if (crtc_misr_info.misr_enable && sde_crtc &&
  3877. sde_crtc->misr_reconfigure) {
  3878. sde_crtc_misr_setup(sde_enc->crtc, true,
  3879. crtc_misr_info.misr_frame_count);
  3880. sde_crtc->misr_reconfigure = false;
  3881. }
  3882. _sde_encoder_trigger_start(sde_enc->cur_master);
  3883. handle_elevated_ahb_vote:
  3884. if (sde_enc->elevated_ahb_vote) {
  3885. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3886. priv = sde_enc->base.dev->dev_private;
  3887. if (sde_kms != NULL) {
  3888. sde_power_scale_reg_bus(&priv->phandle,
  3889. VOTE_INDEX_LOW,
  3890. false);
  3891. }
  3892. sde_enc->elevated_ahb_vote = false;
  3893. }
  3894. }
  3895. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3896. struct drm_encoder *drm_enc,
  3897. unsigned long *affected_displays,
  3898. int num_active_phys)
  3899. {
  3900. struct sde_encoder_virt *sde_enc;
  3901. struct sde_encoder_phys *master;
  3902. enum sde_rm_topology_name topology;
  3903. bool is_right_only;
  3904. if (!drm_enc || !affected_displays)
  3905. return;
  3906. sde_enc = to_sde_encoder_virt(drm_enc);
  3907. master = sde_enc->cur_master;
  3908. if (!master || !master->connector)
  3909. return;
  3910. topology = sde_connector_get_topology_name(master->connector);
  3911. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3912. return;
  3913. /*
  3914. * For pingpong split, the slave pingpong won't generate IRQs. For
  3915. * right-only updates, we can't swap pingpongs, or simply swap the
  3916. * master/slave assignment, we actually have to swap the interfaces
  3917. * so that the master physical encoder will use a pingpong/interface
  3918. * that generates irqs on which to wait.
  3919. */
  3920. is_right_only = !test_bit(0, affected_displays) &&
  3921. test_bit(1, affected_displays);
  3922. if (is_right_only && !sde_enc->intfs_swapped) {
  3923. /* right-only update swap interfaces */
  3924. swap(sde_enc->phys_encs[0]->intf_idx,
  3925. sde_enc->phys_encs[1]->intf_idx);
  3926. sde_enc->intfs_swapped = true;
  3927. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3928. /* left-only or full update, swap back */
  3929. swap(sde_enc->phys_encs[0]->intf_idx,
  3930. sde_enc->phys_encs[1]->intf_idx);
  3931. sde_enc->intfs_swapped = false;
  3932. }
  3933. SDE_DEBUG_ENC(sde_enc,
  3934. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3935. is_right_only, sde_enc->intfs_swapped,
  3936. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3937. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3938. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3939. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3940. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3941. *affected_displays);
  3942. /* ppsplit always uses master since ppslave invalid for irqs*/
  3943. if (num_active_phys == 1)
  3944. *affected_displays = BIT(0);
  3945. }
  3946. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3947. struct sde_encoder_kickoff_params *params)
  3948. {
  3949. struct sde_encoder_virt *sde_enc;
  3950. struct sde_encoder_phys *phys;
  3951. int i, num_active_phys;
  3952. bool master_assigned = false;
  3953. if (!drm_enc || !params)
  3954. return;
  3955. sde_enc = to_sde_encoder_virt(drm_enc);
  3956. if (sde_enc->num_phys_encs <= 1)
  3957. return;
  3958. /* count bits set */
  3959. num_active_phys = hweight_long(params->affected_displays);
  3960. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3961. params->affected_displays, num_active_phys);
  3962. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3963. num_active_phys);
  3964. /* for left/right only update, ppsplit master switches interface */
  3965. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3966. &params->affected_displays, num_active_phys);
  3967. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3968. enum sde_enc_split_role prv_role, new_role;
  3969. bool active = false;
  3970. phys = sde_enc->phys_encs[i];
  3971. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3972. continue;
  3973. active = test_bit(i, &params->affected_displays);
  3974. prv_role = phys->split_role;
  3975. if (active && num_active_phys == 1)
  3976. new_role = ENC_ROLE_SOLO;
  3977. else if (active && !master_assigned)
  3978. new_role = ENC_ROLE_MASTER;
  3979. else if (active)
  3980. new_role = ENC_ROLE_SLAVE;
  3981. else
  3982. new_role = ENC_ROLE_SKIP;
  3983. phys->ops.update_split_role(phys, new_role);
  3984. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3985. sde_enc->cur_master = phys;
  3986. master_assigned = true;
  3987. }
  3988. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3989. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3990. phys->split_role, active);
  3991. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3992. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3993. phys->split_role, active, num_active_phys);
  3994. }
  3995. }
  3996. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3997. {
  3998. struct sde_encoder_virt *sde_enc;
  3999. struct msm_display_info *disp_info;
  4000. if (!drm_enc) {
  4001. SDE_ERROR("invalid encoder\n");
  4002. return false;
  4003. }
  4004. sde_enc = to_sde_encoder_virt(drm_enc);
  4005. disp_info = &sde_enc->disp_info;
  4006. return (disp_info->curr_panel_mode == mode);
  4007. }
  4008. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  4009. {
  4010. struct sde_encoder_virt *sde_enc;
  4011. struct sde_encoder_phys *phys;
  4012. unsigned int i;
  4013. struct sde_hw_ctl *ctl;
  4014. if (!drm_enc) {
  4015. SDE_ERROR("invalid encoder\n");
  4016. return;
  4017. }
  4018. sde_enc = to_sde_encoder_virt(drm_enc);
  4019. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4020. phys = sde_enc->phys_encs[i];
  4021. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  4022. sde_encoder_check_curr_mode(drm_enc,
  4023. MSM_DISPLAY_CMD_MODE)) {
  4024. ctl = phys->hw_ctl;
  4025. if (ctl->ops.trigger_pending)
  4026. /* update only for command mode primary ctl */
  4027. ctl->ops.trigger_pending(ctl);
  4028. }
  4029. }
  4030. sde_enc->idle_pc_restore = false;
  4031. }
  4032. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  4033. {
  4034. struct sde_encoder_virt *sde_enc = container_of(work,
  4035. struct sde_encoder_virt, esd_trigger_work);
  4036. if (!sde_enc) {
  4037. SDE_ERROR("invalid sde encoder\n");
  4038. return;
  4039. }
  4040. sde_encoder_resource_control(&sde_enc->base,
  4041. SDE_ENC_RC_EVENT_KICKOFF);
  4042. }
  4043. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  4044. {
  4045. struct sde_encoder_virt *sde_enc = container_of(work,
  4046. struct sde_encoder_virt, input_event_work);
  4047. if (!sde_enc || !sde_enc->input_handler) {
  4048. SDE_ERROR("invalid args sde encoder\n");
  4049. return;
  4050. }
  4051. if (!sde_enc->input_handler->private) {
  4052. SDE_DEBUG_ENC(sde_enc, "input handler is unregistered\n");
  4053. return;
  4054. }
  4055. sde_encoder_resource_control(&sde_enc->base,
  4056. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  4057. }
  4058. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  4059. {
  4060. struct sde_encoder_virt *sde_enc = container_of(work,
  4061. struct sde_encoder_virt, early_wakeup_work);
  4062. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  4063. if (!sde_kms)
  4064. return;
  4065. sde_vm_lock(sde_kms);
  4066. if (!sde_vm_owns_hw(sde_kms)) {
  4067. sde_vm_unlock(sde_kms);
  4068. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  4069. DRMID(&sde_enc->base));
  4070. return;
  4071. }
  4072. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  4073. sde_encoder_resource_control(&sde_enc->base,
  4074. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  4075. SDE_ATRACE_END("encoder_early_wakeup");
  4076. sde_vm_unlock(sde_kms);
  4077. }
  4078. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  4079. {
  4080. struct sde_encoder_virt *sde_enc = NULL;
  4081. struct msm_drm_thread *disp_thread = NULL;
  4082. struct msm_drm_private *priv = NULL;
  4083. priv = drm_enc->dev->dev_private;
  4084. sde_enc = to_sde_encoder_virt(drm_enc);
  4085. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  4086. SDE_DEBUG_ENC(sde_enc,
  4087. "should only early wake up command mode display\n");
  4088. return;
  4089. }
  4090. if (!sde_enc->crtc || (sde_enc->crtc->index
  4091. >= ARRAY_SIZE(priv->event_thread))) {
  4092. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  4093. sde_enc->crtc == NULL,
  4094. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4095. return;
  4096. }
  4097. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  4098. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  4099. kthread_queue_work(&disp_thread->worker,
  4100. &sde_enc->early_wakeup_work);
  4101. SDE_ATRACE_END("queue_early_wakeup_work");
  4102. }
  4103. void sde_encoder_handle_hw_fence_error(int ctl_idx, struct sde_kms *sde_kms, u32 handle, int error)
  4104. {
  4105. struct drm_encoder *drm_enc;
  4106. struct sde_encoder_virt *sde_enc;
  4107. struct sde_encoder_phys *cur_master;
  4108. struct sde_crtc *sde_crtc;
  4109. struct sde_crtc_state *sde_crtc_state;
  4110. bool encoder_detected = false;
  4111. bool handle_fence_error;
  4112. SDE_EVT32(ctl_idx, handle, error, SDE_EVTLOG_FUNC_ENTRY);
  4113. if (!sde_kms || !sde_kms->dev) {
  4114. SDE_ERROR("Invalid sde_kms or sde_kms->dev\n");
  4115. return;
  4116. }
  4117. drm_for_each_encoder(drm_enc, sde_kms->dev) {
  4118. sde_enc = to_sde_encoder_virt(drm_enc);
  4119. if (sde_enc && sde_enc->phys_encs[0] && sde_enc->phys_encs[0]->hw_ctl &&
  4120. sde_enc->phys_encs[0]->hw_ctl->idx == ctl_idx) {
  4121. encoder_detected = true;
  4122. cur_master = sde_enc->phys_encs[0];
  4123. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE1);
  4124. break;
  4125. }
  4126. }
  4127. if (!encoder_detected) {
  4128. SDE_DEBUG("failed to get the sde_encoder_phys.\n");
  4129. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE2, SDE_EVTLOG_ERROR);
  4130. return;
  4131. }
  4132. if (!cur_master->parent || !cur_master->parent->crtc || !cur_master->parent->crtc->state) {
  4133. SDE_DEBUG("unexpected null pointer in cur_master.\n");
  4134. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE3, SDE_EVTLOG_ERROR);
  4135. return;
  4136. }
  4137. sde_crtc = to_sde_crtc(cur_master->parent->crtc);
  4138. sde_crtc_state = to_sde_crtc_state(cur_master->parent->crtc->state);
  4139. handle_fence_error = sde_crtc_get_property(sde_crtc_state, CRTC_PROP_HANDLE_FENCE_ERROR);
  4140. if (!handle_fence_error) {
  4141. SDE_DEBUG("userspace not enabled handle fence error in kernel.\n");
  4142. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE4);
  4143. return;
  4144. }
  4145. cur_master->sde_hw_fence_handle = handle;
  4146. if (error) {
  4147. sde_crtc->handle_fence_error_bw_update = true;
  4148. cur_master->sde_hw_fence_error_status = true;
  4149. cur_master->sde_hw_fence_error_value = error;
  4150. }
  4151. atomic_add_unless(&cur_master->pending_retire_fence_cnt, -1, 0);
  4152. wake_up_all(&cur_master->pending_kickoff_wq);
  4153. SDE_EVT32(ctl_idx, error, SDE_EVTLOG_FUNC_EXIT);
  4154. }
  4155. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  4156. {
  4157. static const uint64_t timeout_us = 50000;
  4158. static const uint64_t sleep_us = 20;
  4159. struct sde_encoder_virt *sde_enc;
  4160. ktime_t cur_ktime, exp_ktime;
  4161. uint32_t line_count, tmp, i;
  4162. if (!drm_enc) {
  4163. SDE_ERROR("invalid encoder\n");
  4164. return -EINVAL;
  4165. }
  4166. sde_enc = to_sde_encoder_virt(drm_enc);
  4167. if (!sde_enc->cur_master ||
  4168. !sde_enc->cur_master->ops.get_line_count) {
  4169. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  4170. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  4171. return -EINVAL;
  4172. }
  4173. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  4174. line_count = sde_enc->cur_master->ops.get_line_count(
  4175. sde_enc->cur_master);
  4176. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  4177. tmp = line_count;
  4178. line_count = sde_enc->cur_master->ops.get_line_count(
  4179. sde_enc->cur_master);
  4180. if (line_count < tmp) {
  4181. SDE_EVT32(DRMID(drm_enc), line_count);
  4182. return 0;
  4183. }
  4184. cur_ktime = ktime_get();
  4185. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  4186. break;
  4187. usleep_range(sleep_us / 2, sleep_us);
  4188. }
  4189. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  4190. return -ETIMEDOUT;
  4191. }
  4192. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  4193. {
  4194. struct drm_encoder *drm_enc;
  4195. struct sde_rm_hw_iter rm_iter;
  4196. bool lm_valid = false;
  4197. bool intf_valid = false;
  4198. if (!phys_enc || !phys_enc->parent) {
  4199. SDE_ERROR("invalid encoder\n");
  4200. return -EINVAL;
  4201. }
  4202. drm_enc = phys_enc->parent;
  4203. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  4204. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  4205. (phys_enc->intf_mode == INTF_MODE_CMD &&
  4206. phys_enc->has_intf_te)) {
  4207. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  4208. SDE_HW_BLK_INTF);
  4209. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  4210. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  4211. if (!hw_intf)
  4212. continue;
  4213. if (phys_enc->hw_ctl->ops.update_bitmask)
  4214. phys_enc->hw_ctl->ops.update_bitmask(
  4215. phys_enc->hw_ctl,
  4216. SDE_HW_FLUSH_INTF,
  4217. hw_intf->idx, 1);
  4218. intf_valid = true;
  4219. }
  4220. if (!intf_valid) {
  4221. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  4222. "intf not found to flush\n");
  4223. return -EFAULT;
  4224. }
  4225. } else {
  4226. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4227. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  4228. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  4229. if (!hw_lm)
  4230. continue;
  4231. /* update LM flush for HW without INTF TE */
  4232. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4233. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4234. phys_enc->hw_ctl,
  4235. hw_lm->idx, 1);
  4236. lm_valid = true;
  4237. }
  4238. if (!lm_valid) {
  4239. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  4240. "lm not found to flush\n");
  4241. return -EFAULT;
  4242. }
  4243. }
  4244. return 0;
  4245. }
  4246. static void _sde_encoder_helper_hdr_plus_mempool_update(
  4247. struct sde_encoder_virt *sde_enc)
  4248. {
  4249. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  4250. struct sde_hw_mdp *mdptop = NULL;
  4251. sde_enc->dynamic_hdr_updated = false;
  4252. if (sde_enc->cur_master) {
  4253. mdptop = sde_enc->cur_master->hw_mdptop;
  4254. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  4255. sde_enc->cur_master->connector);
  4256. }
  4257. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  4258. return;
  4259. if (mdptop->ops.set_hdr_plus_metadata) {
  4260. sde_enc->dynamic_hdr_updated = true;
  4261. mdptop->ops.set_hdr_plus_metadata(
  4262. mdptop, dhdr_meta->dynamic_hdr_payload,
  4263. dhdr_meta->dynamic_hdr_payload_size,
  4264. sde_enc->cur_master->intf_idx == INTF_0 ?
  4265. 0 : 1);
  4266. }
  4267. }
  4268. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  4269. {
  4270. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  4271. struct sde_encoder_phys *phys;
  4272. int i;
  4273. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4274. phys = sde_enc->phys_encs[i];
  4275. if (phys && phys->ops.hw_reset)
  4276. phys->ops.hw_reset(phys);
  4277. }
  4278. }
  4279. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  4280. struct sde_encoder_kickoff_params *params,
  4281. struct sde_encoder_virt *sde_enc,
  4282. struct sde_kms *sde_kms,
  4283. bool needs_hw_reset, bool is_cmd_mode)
  4284. {
  4285. int rc, ret = 0;
  4286. /* if any phys needs reset, reset all phys, in-order */
  4287. if (needs_hw_reset)
  4288. sde_encoder_needs_hw_reset(drm_enc);
  4289. _sde_encoder_update_master(drm_enc, params);
  4290. _sde_encoder_update_roi(drm_enc);
  4291. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4292. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  4293. if (rc) {
  4294. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  4295. sde_enc->cur_master->connector->base.id, rc);
  4296. ret = rc;
  4297. }
  4298. }
  4299. if (sde_enc->cur_master &&
  4300. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  4301. !sde_enc->cur_master->cont_splash_enabled)) {
  4302. rc = sde_encoder_dce_setup(sde_enc, params);
  4303. if (rc) {
  4304. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  4305. ret = rc;
  4306. }
  4307. }
  4308. sde_encoder_dce_flush(sde_enc);
  4309. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  4310. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  4311. sde_enc->cur_master, sde_kms->qdss_enabled);
  4312. return ret;
  4313. }
  4314. void _sde_encoder_delay_kickoff_processing(struct sde_encoder_virt *sde_enc)
  4315. {
  4316. ktime_t current_ts, ept_ts;
  4317. u32 avr_step_fps, min_fps = 0, qsync_mode, fps;
  4318. u64 timeout_us = 0, ept, next_vsync_time_ns;
  4319. bool is_cmd_mode;
  4320. char atrace_buf[64];
  4321. struct drm_connector *drm_conn;
  4322. struct msm_mode_info *info = &sde_enc->mode_info;
  4323. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4324. struct sde_encoder_phys *phy_enc = sde_enc->cur_master;
  4325. if (!sde_enc->cur_master || !sde_enc->cur_master->connector || !sde_kms)
  4326. return;
  4327. drm_conn = sde_enc->cur_master->connector;
  4328. ept = sde_connector_get_property(drm_conn->state, CONNECTOR_PROP_EPT);
  4329. if (!ept)
  4330. return;
  4331. qsync_mode = sde_connector_get_property(drm_conn->state, CONNECTOR_PROP_QSYNC_MODE);
  4332. if (qsync_mode)
  4333. _sde_encoder_get_qsync_fps_callback(&sde_enc->base, &min_fps, drm_conn->state);
  4334. /* use min qsync fps, if feature is enabled; otherwise min default fps */
  4335. min_fps = min_fps ? min_fps : DEFAULT_MIN_FPS;
  4336. fps = sde_encoder_get_fps(&sde_enc->base);
  4337. min_fps = min(min_fps, fps);
  4338. is_cmd_mode = sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE);
  4339. /* for cmd mode with qsync - EPT_FPS will be used to delay the processing */
  4340. if (test_bit(SDE_FEATURE_EPT_FPS, sde_kms->catalog->features)
  4341. && is_cmd_mode && qsync_mode) {
  4342. SDE_DEBUG("enc:%d, ept:%llu not applicable for cmd mode with qsync enabled",
  4343. DRMID(&sde_enc->base), ept);
  4344. return;
  4345. }
  4346. avr_step_fps = info->avr_step_fps;
  4347. current_ts = ktime_get_ns();
  4348. /* ept is in ns and avr_step is mulitple of refresh rate */
  4349. ept_ts = avr_step_fps ? ept - DIV_ROUND_UP(NSEC_PER_SEC, avr_step_fps) + NSEC_PER_MSEC
  4350. : ept - EPT_BACKOFF_THRESHOLD;
  4351. /* ept time already elapsed */
  4352. if (ept_ts <= current_ts) {
  4353. SDE_DEBUG("enc:%d, ept elapsed; ept:%llu, ept_ts:%llu, current_ts:%llu\n",
  4354. DRMID(&sde_enc->base), ept, ept_ts, current_ts);
  4355. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps, min_fps, fps,
  4356. ktime_to_us(current_ts), ktime_to_us(ept_ts), SDE_EVTLOG_FUNC_CASE1);
  4357. return;
  4358. }
  4359. next_vsync_time_ns = DIV_ROUND_UP(NSEC_PER_SEC, fps) + phy_enc->last_vsync_timestamp;
  4360. /* ept time is within last & next vsync expected with current fps */
  4361. if (!qsync_mode && (ept_ts < next_vsync_time_ns)) {
  4362. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps, min_fps, fps,
  4363. ktime_to_us(current_ts), ktime_to_us(ept), ktime_to_us(ept_ts),
  4364. ktime_to_us(next_vsync_time_ns), is_cmd_mode, SDE_EVTLOG_FUNC_CASE2);
  4365. return;
  4366. }
  4367. timeout_us = DIV_ROUND_UP((ept_ts - current_ts), 1000);
  4368. /* validate timeout is not beyond 10 seconds */
  4369. if (timeout_us > MAX_EPT_TIMEOUT_US) {
  4370. pr_err_ratelimited(
  4371. "enc:%d, invalid timeout_us:%llu; ept:%llu, ept_ts:%llu, cur_ts:%llu min_fps:%d, fps:%d, qsync_mode:%d, avr_step_fps:%d\n",
  4372. DRMID(&sde_enc->base), timeout_us, ept, ept_ts, current_ts,
  4373. min_fps, fps, qsync_mode, avr_step_fps);
  4374. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps,
  4375. min_fps, fps, ktime_to_us(current_ts),
  4376. ktime_to_us(ept_ts), timeout_us, SDE_EVTLOG_ERROR);
  4377. return;
  4378. }
  4379. snprintf(atrace_buf, sizeof(atrace_buf), "schedule_timeout_%llu", ept);
  4380. SDE_ATRACE_BEGIN(atrace_buf);
  4381. usleep_range((timeout_us - USEC_PER_MSEC), timeout_us);
  4382. SDE_ATRACE_END(atrace_buf);
  4383. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps, min_fps, fps,
  4384. ktime_to_us(current_ts), ktime_to_us(ept_ts), timeout_us, SDE_EVTLOG_FUNC_CASE3);
  4385. }
  4386. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  4387. struct sde_encoder_kickoff_params *params)
  4388. {
  4389. struct sde_encoder_virt *sde_enc;
  4390. struct sde_encoder_phys *phys, *cur_master;
  4391. struct sde_kms *sde_kms = NULL;
  4392. struct sde_crtc *sde_crtc;
  4393. bool needs_hw_reset = false, is_cmd_mode;
  4394. int i, rc, ret = 0;
  4395. struct msm_display_info *disp_info;
  4396. if (!drm_enc || !params || !drm_enc->dev ||
  4397. !drm_enc->dev->dev_private) {
  4398. SDE_ERROR("invalid args\n");
  4399. return -EINVAL;
  4400. }
  4401. sde_enc = to_sde_encoder_virt(drm_enc);
  4402. sde_kms = sde_encoder_get_kms(drm_enc);
  4403. if (!sde_kms)
  4404. return -EINVAL;
  4405. disp_info = &sde_enc->disp_info;
  4406. sde_crtc = to_sde_crtc(sde_enc->crtc);
  4407. SDE_DEBUG_ENC(sde_enc, "\n");
  4408. SDE_EVT32(DRMID(drm_enc));
  4409. cur_master = sde_enc->cur_master;
  4410. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  4411. if (cur_master && cur_master->connector)
  4412. sde_enc->frame_trigger_mode =
  4413. sde_connector_get_property(cur_master->connector->state,
  4414. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  4415. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  4416. /* prepare for next kickoff, may include waiting on previous kickoff */
  4417. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  4418. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4419. phys = sde_enc->phys_encs[i];
  4420. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  4421. params->recovery_events_enabled =
  4422. sde_enc->recovery_events_enabled;
  4423. if (phys) {
  4424. if (phys->ops.prepare_for_kickoff) {
  4425. rc = phys->ops.prepare_for_kickoff(
  4426. phys, params);
  4427. if (rc)
  4428. ret = rc;
  4429. }
  4430. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4431. needs_hw_reset = true;
  4432. _sde_encoder_setup_dither(phys);
  4433. if (sde_enc->cur_master &&
  4434. sde_connector_is_qsync_updated(
  4435. sde_enc->cur_master->connector))
  4436. _helper_flush_qsync(phys);
  4437. }
  4438. }
  4439. if (is_cmd_mode && sde_enc->cur_master &&
  4440. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  4441. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  4442. _sde_encoder_update_rsc_client(drm_enc, true);
  4443. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  4444. if (rc) {
  4445. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  4446. ret = rc;
  4447. goto end;
  4448. }
  4449. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  4450. needs_hw_reset, is_cmd_mode);
  4451. end:
  4452. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  4453. return ret;
  4454. }
  4455. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  4456. {
  4457. struct sde_encoder_virt *sde_enc;
  4458. struct sde_encoder_phys *phys;
  4459. struct sde_kms *sde_kms;
  4460. unsigned int i;
  4461. if (!drm_enc) {
  4462. SDE_ERROR("invalid encoder\n");
  4463. return;
  4464. }
  4465. SDE_ATRACE_BEGIN("encoder_kickoff");
  4466. sde_enc = to_sde_encoder_virt(drm_enc);
  4467. SDE_DEBUG_ENC(sde_enc, "\n");
  4468. if (sde_enc->delay_kickoff) {
  4469. u32 loop_count = 20;
  4470. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  4471. for (i = 0; i < loop_count; i++) {
  4472. usleep_range(sleep, sleep * 2);
  4473. if (!sde_enc->delay_kickoff)
  4474. break;
  4475. }
  4476. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  4477. }
  4478. /* update txq for any output retire hw-fence (wb-path) */
  4479. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4480. if (!sde_kms) {
  4481. SDE_ERROR("invalid sde_kms\n");
  4482. return;
  4483. }
  4484. if (sde_enc->cur_master)
  4485. _sde_encoder_update_retire_txq(sde_enc->cur_master, sde_kms);
  4486. /* delay frame kickoff based on expected present time */
  4487. _sde_encoder_delay_kickoff_processing(sde_enc);
  4488. /* All phys encs are ready to go, trigger the kickoff */
  4489. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  4490. /* allow phys encs to handle any post-kickoff business */
  4491. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4492. phys = sde_enc->phys_encs[i];
  4493. if (phys && phys->ops.handle_post_kickoff)
  4494. phys->ops.handle_post_kickoff(phys);
  4495. }
  4496. if (sde_enc->autorefresh_solver_disable &&
  4497. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  4498. _sde_encoder_update_rsc_client(drm_enc, true);
  4499. SDE_ATRACE_END("encoder_kickoff");
  4500. }
  4501. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  4502. struct sde_hw_pp_vsync_info *info)
  4503. {
  4504. struct sde_encoder_virt *sde_enc;
  4505. struct sde_encoder_phys *phys;
  4506. int i, ret;
  4507. if (!drm_enc || !info)
  4508. return;
  4509. sde_enc = to_sde_encoder_virt(drm_enc);
  4510. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4511. phys = sde_enc->phys_encs[i];
  4512. if (phys && phys->hw_intf && phys->hw_pp
  4513. && phys->hw_intf->ops.get_vsync_info) {
  4514. ret = phys->hw_intf->ops.get_vsync_info(
  4515. phys->hw_intf, &info[i]);
  4516. if (!ret) {
  4517. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  4518. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  4519. }
  4520. }
  4521. }
  4522. }
  4523. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  4524. u32 *transfer_time_us)
  4525. {
  4526. struct sde_encoder_virt *sde_enc;
  4527. struct msm_mode_info *info;
  4528. if (!drm_enc || !transfer_time_us) {
  4529. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  4530. !transfer_time_us);
  4531. return;
  4532. }
  4533. sde_enc = to_sde_encoder_virt(drm_enc);
  4534. info = &sde_enc->mode_info;
  4535. *transfer_time_us = info->mdp_transfer_time_us;
  4536. }
  4537. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  4538. {
  4539. struct drm_encoder *src_enc = drm_enc;
  4540. struct sde_encoder_virt *sde_enc;
  4541. struct sde_kms *sde_kms;
  4542. u32 fps;
  4543. if (!drm_enc) {
  4544. SDE_ERROR("invalid encoder\n");
  4545. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4546. }
  4547. sde_kms = sde_encoder_get_kms(drm_enc);
  4548. if (!sde_kms)
  4549. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4550. if (sde_encoder_in_clone_mode(drm_enc))
  4551. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  4552. if (!src_enc)
  4553. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4554. if (test_bit(SDE_FEATURE_EMULATED_ENV, sde_kms->catalog->features))
  4555. return MAX_KICKOFF_TIMEOUT_MS;
  4556. sde_enc = to_sde_encoder_virt(src_enc);
  4557. fps = sde_enc->mode_info.frame_rate;
  4558. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  4559. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4560. else
  4561. return (SEC_TO_MILLI_SEC / fps) * 2;
  4562. }
  4563. void sde_encoder_reset_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  4564. {
  4565. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  4566. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  4567. return;
  4568. for (int i = 0; i < sde_enc->num_phys_encs; i++) {
  4569. if (sde_enc->phys_encs[i])
  4570. sde_enc->phys_encs[i]->kickoff_timeout_ms =
  4571. sde_encoder_helper_get_kickoff_timeout_ms(drm_enc);
  4572. }
  4573. }
  4574. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  4575. {
  4576. struct sde_encoder_virt *sde_enc;
  4577. struct sde_encoder_phys *master;
  4578. bool is_vid_mode;
  4579. if (!drm_enc)
  4580. return -EINVAL;
  4581. sde_enc = to_sde_encoder_virt(drm_enc);
  4582. master = sde_enc->cur_master;
  4583. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  4584. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  4585. return -ENODATA;
  4586. if (!master->hw_intf->ops.get_avr_status)
  4587. return -EOPNOTSUPP;
  4588. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  4589. }
  4590. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  4591. struct drm_framebuffer *fb)
  4592. {
  4593. struct drm_encoder *drm_enc;
  4594. struct sde_hw_mixer_cfg mixer;
  4595. struct sde_rm_hw_iter lm_iter;
  4596. bool lm_valid = false;
  4597. if (!phys_enc || !phys_enc->parent) {
  4598. SDE_ERROR("invalid encoder\n");
  4599. return -EINVAL;
  4600. }
  4601. drm_enc = phys_enc->parent;
  4602. memset(&mixer, 0, sizeof(mixer));
  4603. /* reset associated CTL/LMs */
  4604. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4605. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4606. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4607. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4608. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  4609. if (!hw_lm)
  4610. continue;
  4611. /* need to flush LM to remove it */
  4612. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4613. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4614. phys_enc->hw_ctl,
  4615. hw_lm->idx, 1);
  4616. if (fb) {
  4617. /* assume a single LM if targeting a frame buffer */
  4618. if (lm_valid)
  4619. continue;
  4620. mixer.out_height = fb->height;
  4621. mixer.out_width = fb->width;
  4622. if (hw_lm->ops.setup_mixer_out)
  4623. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4624. }
  4625. lm_valid = true;
  4626. /* only enable border color on LM */
  4627. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4628. phys_enc->hw_ctl->ops.setup_blendstage(
  4629. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  4630. }
  4631. if (!lm_valid) {
  4632. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4633. return -EFAULT;
  4634. }
  4635. return 0;
  4636. }
  4637. void sde_encoder_helper_hw_fence_sw_override(struct sde_encoder_phys *phys_enc,
  4638. struct sde_hw_ctl *ctl)
  4639. {
  4640. if (!ctl || !ctl->ops.hw_fence_trigger_sw_override)
  4641. return;
  4642. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx, ctl->ops.get_hw_fence_status ?
  4643. ctl->ops.get_hw_fence_status(ctl) : SDE_EVTLOG_ERROR);
  4644. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  4645. ctl->ops.hw_fence_trigger_sw_override(ctl);
  4646. }
  4647. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4648. {
  4649. struct sde_encoder_virt *sde_enc;
  4650. struct sde_encoder_phys *phys;
  4651. int i, rc = 0, ret = 0;
  4652. struct sde_hw_ctl *ctl;
  4653. if (!drm_enc) {
  4654. SDE_ERROR("invalid encoder\n");
  4655. return -EINVAL;
  4656. }
  4657. sde_enc = to_sde_encoder_virt(drm_enc);
  4658. /* update the qsync parameters for the current frame */
  4659. if (sde_enc->cur_master)
  4660. sde_connector_set_qsync_params(
  4661. sde_enc->cur_master->connector);
  4662. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4663. phys = sde_enc->phys_encs[i];
  4664. if (phys && phys->ops.prepare_commit)
  4665. phys->ops.prepare_commit(phys);
  4666. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4667. ret = -ETIMEDOUT;
  4668. if (phys && phys->hw_ctl) {
  4669. ctl = phys->hw_ctl;
  4670. /*
  4671. * avoid clearing the pending flush during the first
  4672. * frame update after idle power collpase as the
  4673. * restore path would have updated the pending flush
  4674. */
  4675. if (!sde_enc->idle_pc_restore &&
  4676. ctl->ops.clear_pending_flush)
  4677. ctl->ops.clear_pending_flush(ctl);
  4678. }
  4679. }
  4680. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4681. rc = sde_connector_prepare_commit(
  4682. sde_enc->cur_master->connector);
  4683. if (rc)
  4684. SDE_ERROR_ENC(sde_enc,
  4685. "prepare commit failed conn %d rc %d\n",
  4686. sde_enc->cur_master->connector->base.id,
  4687. rc);
  4688. }
  4689. return ret;
  4690. }
  4691. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4692. bool enable, u32 frame_count)
  4693. {
  4694. if (!phys_enc)
  4695. return;
  4696. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4697. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4698. enable, frame_count);
  4699. }
  4700. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4701. bool nonblock, u32 *misr_value)
  4702. {
  4703. if (!phys_enc)
  4704. return -EINVAL;
  4705. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4706. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4707. nonblock, misr_value) : -ENOTSUPP;
  4708. }
  4709. #if IS_ENABLED(CONFIG_DEBUG_FS)
  4710. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4711. {
  4712. struct sde_encoder_virt *sde_enc;
  4713. int i;
  4714. if (!s || !s->private)
  4715. return -EINVAL;
  4716. sde_enc = s->private;
  4717. mutex_lock(&sde_enc->enc_lock);
  4718. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4719. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4720. if (!phys)
  4721. continue;
  4722. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4723. phys->intf_idx - INTF_0,
  4724. atomic_read(&phys->vsync_cnt),
  4725. atomic_read(&phys->underrun_cnt));
  4726. switch (phys->intf_mode) {
  4727. case INTF_MODE_VIDEO:
  4728. seq_puts(s, "mode: video\n");
  4729. break;
  4730. case INTF_MODE_CMD:
  4731. seq_puts(s, "mode: command\n");
  4732. break;
  4733. case INTF_MODE_WB_BLOCK:
  4734. seq_puts(s, "mode: wb block\n");
  4735. break;
  4736. case INTF_MODE_WB_LINE:
  4737. seq_puts(s, "mode: wb line\n");
  4738. break;
  4739. default:
  4740. seq_puts(s, "mode: ???\n");
  4741. break;
  4742. }
  4743. }
  4744. mutex_unlock(&sde_enc->enc_lock);
  4745. return 0;
  4746. }
  4747. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4748. struct file *file)
  4749. {
  4750. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4751. }
  4752. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4753. const char __user *user_buf, size_t count, loff_t *ppos)
  4754. {
  4755. struct sde_encoder_virt *sde_enc;
  4756. char buf[MISR_BUFF_SIZE + 1];
  4757. size_t buff_copy;
  4758. u32 frame_count, enable;
  4759. struct sde_kms *sde_kms = NULL;
  4760. struct drm_encoder *drm_enc;
  4761. if (!file || !file->private_data)
  4762. return -EINVAL;
  4763. sde_enc = file->private_data;
  4764. if (!sde_enc)
  4765. return -EINVAL;
  4766. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4767. if (!sde_kms)
  4768. return -EINVAL;
  4769. drm_enc = &sde_enc->base;
  4770. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4771. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4772. return -ENOTSUPP;
  4773. }
  4774. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4775. if (copy_from_user(buf, user_buf, buff_copy))
  4776. return -EINVAL;
  4777. buf[buff_copy] = 0; /* end of string */
  4778. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4779. return -EINVAL;
  4780. atomic_set(&sde_enc->misr_enable, enable);
  4781. sde_enc->misr_reconfigure = true;
  4782. sde_enc->misr_frame_count = frame_count;
  4783. return count;
  4784. }
  4785. static ssize_t _sde_encoder_misr_read(struct file *file,
  4786. char __user *user_buff, size_t count, loff_t *ppos)
  4787. {
  4788. struct sde_encoder_virt *sde_enc;
  4789. struct sde_kms *sde_kms = NULL;
  4790. struct drm_encoder *drm_enc;
  4791. int i = 0, len = 0;
  4792. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4793. int rc;
  4794. if (*ppos)
  4795. return 0;
  4796. if (!file || !file->private_data)
  4797. return -EINVAL;
  4798. sde_enc = file->private_data;
  4799. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4800. if (!sde_kms)
  4801. return -EINVAL;
  4802. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4803. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4804. return -ENOTSUPP;
  4805. }
  4806. drm_enc = &sde_enc->base;
  4807. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  4808. if (rc < 0) {
  4809. SDE_ERROR("failed to enable power resource %d\n", rc);
  4810. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  4811. return rc;
  4812. }
  4813. sde_vm_lock(sde_kms);
  4814. if (!sde_vm_owns_hw(sde_kms)) {
  4815. SDE_DEBUG("op not supported due to HW unavailablity\n");
  4816. rc = -EOPNOTSUPP;
  4817. goto end;
  4818. }
  4819. if (!atomic_read(&sde_enc->misr_enable)) {
  4820. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4821. "disabled\n");
  4822. goto buff_check;
  4823. }
  4824. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4825. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4826. u32 misr_value = 0;
  4827. if (!phys || !phys->ops.collect_misr) {
  4828. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4829. "invalid\n");
  4830. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4831. continue;
  4832. }
  4833. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4834. if (rc) {
  4835. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4836. "invalid\n");
  4837. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4838. rc);
  4839. continue;
  4840. } else {
  4841. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4842. "Intf idx:%d\n",
  4843. phys->intf_idx - INTF_0);
  4844. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4845. "0x%x\n", misr_value);
  4846. }
  4847. }
  4848. buff_check:
  4849. if (count <= len) {
  4850. len = 0;
  4851. goto end;
  4852. }
  4853. if (copy_to_user(user_buff, buf, len)) {
  4854. len = -EFAULT;
  4855. goto end;
  4856. }
  4857. *ppos += len; /* increase offset */
  4858. end:
  4859. sde_vm_unlock(sde_kms);
  4860. pm_runtime_put_sync(drm_enc->dev->dev);
  4861. return len;
  4862. }
  4863. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4864. {
  4865. struct sde_encoder_virt *sde_enc;
  4866. struct sde_kms *sde_kms;
  4867. int i;
  4868. static const struct file_operations debugfs_status_fops = {
  4869. .open = _sde_encoder_debugfs_status_open,
  4870. .read = seq_read,
  4871. .llseek = seq_lseek,
  4872. .release = single_release,
  4873. };
  4874. static const struct file_operations debugfs_misr_fops = {
  4875. .open = simple_open,
  4876. .read = _sde_encoder_misr_read,
  4877. .write = _sde_encoder_misr_setup,
  4878. };
  4879. char name[SDE_NAME_SIZE];
  4880. if (!drm_enc) {
  4881. SDE_ERROR("invalid encoder\n");
  4882. return -EINVAL;
  4883. }
  4884. sde_enc = to_sde_encoder_virt(drm_enc);
  4885. sde_kms = sde_encoder_get_kms(drm_enc);
  4886. if (!sde_kms) {
  4887. SDE_ERROR("invalid sde_kms\n");
  4888. return -EINVAL;
  4889. }
  4890. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4891. /* create overall sub-directory for the encoder */
  4892. sde_enc->debugfs_root = debugfs_create_dir(name,
  4893. drm_enc->dev->primary->debugfs_root);
  4894. if (!sde_enc->debugfs_root)
  4895. return -ENOMEM;
  4896. /* don't error check these */
  4897. debugfs_create_file("status", 0400,
  4898. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4899. debugfs_create_file("misr_data", 0600,
  4900. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4901. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4902. &sde_enc->idle_pc_enabled);
  4903. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4904. &sde_enc->frame_trigger_mode);
  4905. debugfs_create_x32("dynamic_irqs_config", 0600, sde_enc->debugfs_root,
  4906. (u32 *)&sde_enc->dynamic_irqs_config);
  4907. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4908. if (sde_enc->phys_encs[i] &&
  4909. sde_enc->phys_encs[i]->ops.late_register)
  4910. sde_enc->phys_encs[i]->ops.late_register(
  4911. sde_enc->phys_encs[i],
  4912. sde_enc->debugfs_root);
  4913. return 0;
  4914. }
  4915. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4916. {
  4917. struct sde_encoder_virt *sde_enc;
  4918. if (!drm_enc)
  4919. return;
  4920. sde_enc = to_sde_encoder_virt(drm_enc);
  4921. debugfs_remove_recursive(sde_enc->debugfs_root);
  4922. }
  4923. #else
  4924. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4925. {
  4926. return 0;
  4927. }
  4928. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4929. {
  4930. }
  4931. #endif /* CONFIG_DEBUG_FS */
  4932. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4933. {
  4934. return _sde_encoder_init_debugfs(encoder);
  4935. }
  4936. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4937. {
  4938. _sde_encoder_destroy_debugfs(encoder);
  4939. }
  4940. static int sde_encoder_virt_add_phys_encs(
  4941. struct msm_display_info *disp_info,
  4942. struct sde_encoder_virt *sde_enc,
  4943. struct sde_enc_phys_init_params *params)
  4944. {
  4945. struct sde_encoder_phys *enc = NULL;
  4946. u32 display_caps = disp_info->capabilities;
  4947. SDE_DEBUG_ENC(sde_enc, "\n");
  4948. /*
  4949. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4950. * in this function, check up-front.
  4951. */
  4952. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4953. ARRAY_SIZE(sde_enc->phys_encs)) {
  4954. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4955. sde_enc->num_phys_encs);
  4956. return -EINVAL;
  4957. }
  4958. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4959. enc = sde_encoder_phys_vid_init(params);
  4960. if (IS_ERR_OR_NULL(enc)) {
  4961. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4962. PTR_ERR(enc));
  4963. return !enc ? -EINVAL : PTR_ERR(enc);
  4964. }
  4965. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4966. }
  4967. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4968. enc = sde_encoder_phys_cmd_init(params);
  4969. if (IS_ERR_OR_NULL(enc)) {
  4970. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4971. PTR_ERR(enc));
  4972. return !enc ? -EINVAL : PTR_ERR(enc);
  4973. }
  4974. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4975. }
  4976. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4977. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4978. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4979. else
  4980. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4981. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4982. ++sde_enc->num_phys_encs;
  4983. return 0;
  4984. }
  4985. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4986. struct sde_enc_phys_init_params *params)
  4987. {
  4988. struct sde_encoder_phys *enc = NULL;
  4989. if (!sde_enc) {
  4990. SDE_ERROR("invalid encoder\n");
  4991. return -EINVAL;
  4992. }
  4993. SDE_DEBUG_ENC(sde_enc, "\n");
  4994. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4995. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4996. sde_enc->num_phys_encs);
  4997. return -EINVAL;
  4998. }
  4999. enc = sde_encoder_phys_wb_init(params);
  5000. if (IS_ERR_OR_NULL(enc)) {
  5001. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  5002. PTR_ERR(enc));
  5003. return !enc ? -EINVAL : PTR_ERR(enc);
  5004. }
  5005. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  5006. ++sde_enc->num_phys_encs;
  5007. return 0;
  5008. }
  5009. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  5010. struct sde_kms *sde_kms,
  5011. struct msm_display_info *disp_info,
  5012. int *drm_enc_mode)
  5013. {
  5014. int ret = 0;
  5015. int i = 0;
  5016. enum sde_intf_type intf_type;
  5017. struct sde_encoder_virt_ops parent_ops = {
  5018. sde_encoder_vblank_callback,
  5019. sde_encoder_underrun_callback,
  5020. sde_encoder_frame_done_callback,
  5021. _sde_encoder_get_qsync_fps_callback,
  5022. };
  5023. struct sde_enc_phys_init_params phys_params;
  5024. if (!sde_enc || !sde_kms) {
  5025. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  5026. !sde_enc, !sde_kms);
  5027. return -EINVAL;
  5028. }
  5029. memset(&phys_params, 0, sizeof(phys_params));
  5030. phys_params.sde_kms = sde_kms;
  5031. phys_params.parent = &sde_enc->base;
  5032. phys_params.parent_ops = parent_ops;
  5033. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  5034. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  5035. atomic_set(&sde_enc->vsync_cnt, 0);
  5036. SDE_DEBUG("\n");
  5037. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  5038. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  5039. intf_type = INTF_DSI;
  5040. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  5041. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  5042. intf_type = INTF_HDMI;
  5043. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  5044. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  5045. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  5046. else
  5047. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  5048. intf_type = INTF_DP;
  5049. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  5050. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  5051. intf_type = INTF_WB;
  5052. } else {
  5053. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  5054. return -EINVAL;
  5055. }
  5056. WARN_ON(disp_info->num_of_h_tiles < 1);
  5057. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  5058. sde_enc->te_source = disp_info->te_source;
  5059. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  5060. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  5061. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  5062. sde_kms->catalog->features);
  5063. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  5064. sde_kms->catalog->features);
  5065. mutex_lock(&sde_enc->enc_lock);
  5066. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  5067. /*
  5068. * Left-most tile is at index 0, content is controller id
  5069. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  5070. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  5071. */
  5072. u32 controller_id = disp_info->h_tile_instance[i];
  5073. if (disp_info->num_of_h_tiles > 1) {
  5074. if (i == 0)
  5075. phys_params.split_role = ENC_ROLE_MASTER;
  5076. else
  5077. phys_params.split_role = ENC_ROLE_SLAVE;
  5078. } else {
  5079. phys_params.split_role = ENC_ROLE_SOLO;
  5080. }
  5081. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  5082. i, controller_id, phys_params.split_role);
  5083. if (intf_type == INTF_WB) {
  5084. phys_params.intf_idx = INTF_MAX;
  5085. phys_params.wb_idx = sde_encoder_get_wb(
  5086. sde_kms->catalog,
  5087. intf_type, controller_id);
  5088. if (phys_params.wb_idx == WB_MAX) {
  5089. SDE_ERROR_ENC(sde_enc,
  5090. "could not get wb: type %d, id %d\n",
  5091. intf_type, controller_id);
  5092. ret = -EINVAL;
  5093. }
  5094. } else {
  5095. phys_params.wb_idx = WB_MAX;
  5096. phys_params.intf_idx = sde_encoder_get_intf(
  5097. sde_kms->catalog, intf_type,
  5098. controller_id);
  5099. if (phys_params.intf_idx == INTF_MAX) {
  5100. SDE_ERROR_ENC(sde_enc,
  5101. "could not get wb: type %d, id %d\n",
  5102. intf_type, controller_id);
  5103. ret = -EINVAL;
  5104. }
  5105. }
  5106. if (!ret) {
  5107. if (intf_type == INTF_WB)
  5108. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  5109. &phys_params);
  5110. else
  5111. ret = sde_encoder_virt_add_phys_encs(
  5112. disp_info,
  5113. sde_enc,
  5114. &phys_params);
  5115. if (ret)
  5116. SDE_ERROR_ENC(sde_enc,
  5117. "failed to add phys encs\n");
  5118. }
  5119. }
  5120. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5121. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  5122. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  5123. if (vid_phys) {
  5124. atomic_set(&vid_phys->vsync_cnt, 0);
  5125. atomic_set(&vid_phys->underrun_cnt, 0);
  5126. }
  5127. if (cmd_phys) {
  5128. atomic_set(&cmd_phys->vsync_cnt, 0);
  5129. atomic_set(&cmd_phys->underrun_cnt, 0);
  5130. }
  5131. }
  5132. mutex_unlock(&sde_enc->enc_lock);
  5133. return ret;
  5134. }
  5135. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  5136. .mode_set = sde_encoder_virt_mode_set,
  5137. .disable = sde_encoder_virt_disable,
  5138. .enable = sde_encoder_virt_enable,
  5139. .atomic_check = sde_encoder_virt_atomic_check,
  5140. };
  5141. static const struct drm_encoder_funcs sde_encoder_funcs = {
  5142. .destroy = sde_encoder_destroy,
  5143. .late_register = sde_encoder_late_register,
  5144. .early_unregister = sde_encoder_early_unregister,
  5145. };
  5146. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  5147. {
  5148. struct msm_drm_private *priv = dev->dev_private;
  5149. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  5150. struct drm_encoder *drm_enc = NULL;
  5151. struct sde_encoder_virt *sde_enc = NULL;
  5152. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  5153. char name[SDE_NAME_SIZE];
  5154. int ret = 0, i, intf_index = INTF_MAX;
  5155. struct sde_encoder_phys *phys = NULL;
  5156. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  5157. if (!sde_enc) {
  5158. ret = -ENOMEM;
  5159. goto fail;
  5160. }
  5161. mutex_init(&sde_enc->enc_lock);
  5162. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  5163. &drm_enc_mode);
  5164. if (ret)
  5165. goto fail;
  5166. sde_enc->cur_master = NULL;
  5167. spin_lock_init(&sde_enc->enc_spinlock);
  5168. mutex_init(&sde_enc->vblank_ctl_lock);
  5169. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5170. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  5171. drm_enc = &sde_enc->base;
  5172. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  5173. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  5174. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5175. phys = sde_enc->phys_encs[i];
  5176. if (!phys)
  5177. continue;
  5178. if (phys->ops.is_master && phys->ops.is_master(phys))
  5179. intf_index = phys->intf_idx - INTF_0;
  5180. }
  5181. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  5182. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  5183. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  5184. SDE_RSC_PRIMARY_DISP_CLIENT :
  5185. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  5186. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  5187. SDE_DEBUG("sde rsc client create failed :%ld\n",
  5188. PTR_ERR(sde_enc->rsc_client));
  5189. sde_enc->rsc_client = NULL;
  5190. }
  5191. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  5192. sde_enc->input_event_enabled) {
  5193. ret = _sde_encoder_input_handler(sde_enc);
  5194. if (ret)
  5195. SDE_ERROR(
  5196. "input handler registration failed, rc = %d\n", ret);
  5197. }
  5198. /* Keep posted start as default configuration in driver
  5199. if SBLUT is supported on target. Do not allow HAL to
  5200. override driver's default frame trigger mode.
  5201. */
  5202. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  5203. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  5204. mutex_init(&sde_enc->rc_lock);
  5205. init_waitqueue_head(&sde_enc->vsync_event_wq);
  5206. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  5207. sde_encoder_off_work);
  5208. sde_enc->vblank_enabled = false;
  5209. sde_enc->qdss_status = false;
  5210. kthread_init_work(&sde_enc->input_event_work,
  5211. sde_encoder_input_event_work_handler);
  5212. kthread_init_work(&sde_enc->early_wakeup_work,
  5213. sde_encoder_early_wakeup_work_handler);
  5214. kthread_init_work(&sde_enc->esd_trigger_work,
  5215. sde_encoder_esd_trigger_work_handler);
  5216. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  5217. SDE_DEBUG_ENC(sde_enc, "created\n");
  5218. return drm_enc;
  5219. fail:
  5220. SDE_ERROR("failed to create encoder\n");
  5221. if (drm_enc)
  5222. sde_encoder_destroy(drm_enc);
  5223. return ERR_PTR(ret);
  5224. }
  5225. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  5226. enum msm_event_wait event)
  5227. {
  5228. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  5229. struct sde_encoder_virt *sde_enc = NULL;
  5230. int i, ret = 0;
  5231. char atrace_buf[32];
  5232. if (!drm_enc) {
  5233. SDE_ERROR("invalid encoder\n");
  5234. return -EINVAL;
  5235. }
  5236. sde_enc = to_sde_encoder_virt(drm_enc);
  5237. SDE_DEBUG_ENC(sde_enc, "\n");
  5238. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5239. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5240. switch (event) {
  5241. case MSM_ENC_COMMIT_DONE:
  5242. fn_wait = phys->ops.wait_for_commit_done;
  5243. break;
  5244. case MSM_ENC_TX_COMPLETE:
  5245. fn_wait = phys->ops.wait_for_tx_complete;
  5246. break;
  5247. case MSM_ENC_VBLANK:
  5248. fn_wait = phys->ops.wait_for_vblank;
  5249. break;
  5250. case MSM_ENC_ACTIVE_REGION:
  5251. fn_wait = phys->ops.wait_for_active;
  5252. break;
  5253. default:
  5254. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  5255. event);
  5256. return -EINVAL;
  5257. }
  5258. if (phys && fn_wait) {
  5259. snprintf(atrace_buf, sizeof(atrace_buf),
  5260. "wait_completion_event_%d", event);
  5261. SDE_ATRACE_BEGIN(atrace_buf);
  5262. ret = fn_wait(phys);
  5263. SDE_ATRACE_END(atrace_buf);
  5264. if (ret) {
  5265. SDE_ERROR_ENC(sde_enc, "intf_type:%d, event:%d i:%d, failed:%d\n",
  5266. sde_enc->disp_info.intf_type, event, i, ret);
  5267. SDE_EVT32(DRMID(drm_enc), sde_enc->disp_info.intf_type, event,
  5268. i, ret, SDE_EVTLOG_ERROR);
  5269. return ret;
  5270. }
  5271. }
  5272. }
  5273. return ret;
  5274. }
  5275. void sde_encoder_helper_get_jitter_bounds_ns(u32 frame_rate,
  5276. u32 jitter_num, u32 jitter_denom,
  5277. ktime_t *l_bound, ktime_t *u_bound)
  5278. {
  5279. ktime_t jitter_ns, frametime_ns;
  5280. frametime_ns = (1 * 1000000000) / frame_rate;
  5281. jitter_ns = jitter_num * frametime_ns;
  5282. do_div(jitter_ns, jitter_denom * 100);
  5283. *l_bound = frametime_ns - jitter_ns;
  5284. *u_bound = frametime_ns + jitter_ns;
  5285. }
  5286. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  5287. {
  5288. struct sde_encoder_virt *sde_enc;
  5289. if (!drm_enc) {
  5290. SDE_ERROR("invalid encoder\n");
  5291. return 0;
  5292. }
  5293. sde_enc = to_sde_encoder_virt(drm_enc);
  5294. return sde_enc->mode_info.frame_rate;
  5295. }
  5296. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  5297. {
  5298. struct sde_encoder_virt *sde_enc = NULL;
  5299. int i;
  5300. if (!encoder) {
  5301. SDE_ERROR("invalid encoder\n");
  5302. return INTF_MODE_NONE;
  5303. }
  5304. sde_enc = to_sde_encoder_virt(encoder);
  5305. if (sde_enc->cur_master)
  5306. return sde_enc->cur_master->intf_mode;
  5307. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5308. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5309. if (phys)
  5310. return phys->intf_mode;
  5311. }
  5312. return INTF_MODE_NONE;
  5313. }
  5314. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  5315. {
  5316. struct sde_encoder_virt *sde_enc = NULL;
  5317. if (!encoder) {
  5318. SDE_ERROR("invalid encoder\n");
  5319. return 0;
  5320. }
  5321. sde_enc = to_sde_encoder_virt(encoder);
  5322. return atomic_read(&sde_enc->vsync_cnt);
  5323. }
  5324. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  5325. ktime_t *tvblank)
  5326. {
  5327. struct sde_encoder_virt *sde_enc = NULL;
  5328. struct sde_encoder_phys *phys;
  5329. if (!encoder) {
  5330. SDE_ERROR("invalid encoder\n");
  5331. return false;
  5332. }
  5333. sde_enc = to_sde_encoder_virt(encoder);
  5334. phys = sde_enc->cur_master;
  5335. if (!phys)
  5336. return false;
  5337. *tvblank = phys->last_vsync_timestamp;
  5338. return *tvblank ? true : false;
  5339. }
  5340. static void _sde_encoder_cache_hw_res_cont_splash(
  5341. struct drm_encoder *encoder,
  5342. struct sde_kms *sde_kms)
  5343. {
  5344. int i, idx;
  5345. struct sde_encoder_virt *sde_enc;
  5346. struct sde_encoder_phys *phys_enc;
  5347. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  5348. sde_enc = to_sde_encoder_virt(encoder);
  5349. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  5350. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  5351. sde_enc->hw_pp[i] = NULL;
  5352. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  5353. break;
  5354. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  5355. }
  5356. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  5357. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  5358. sde_enc->hw_dsc[i] = NULL;
  5359. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  5360. break;
  5361. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  5362. }
  5363. /*
  5364. * If we have multiple phys encoders with one controller, make
  5365. * sure to populate the controller pointer in both phys encoders.
  5366. */
  5367. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  5368. phys_enc = sde_enc->phys_encs[idx];
  5369. phys_enc->hw_ctl = NULL;
  5370. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  5371. SDE_HW_BLK_CTL);
  5372. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5373. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  5374. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  5375. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  5376. phys_enc->intf_idx, phys_enc->hw_ctl);
  5377. }
  5378. }
  5379. }
  5380. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  5381. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5382. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5383. phys->hw_intf = NULL;
  5384. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  5385. break;
  5386. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  5387. }
  5388. }
  5389. /**
  5390. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  5391. * device bootup when cont_splash is enabled
  5392. * @drm_enc: Pointer to drm encoder structure
  5393. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  5394. * @enable: boolean indicates enable or displae state of splash
  5395. * @Return: true if successful in updating the encoder structure
  5396. */
  5397. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  5398. struct sde_splash_display *splash_display, bool enable)
  5399. {
  5400. struct sde_encoder_virt *sde_enc;
  5401. struct msm_drm_private *priv;
  5402. struct sde_kms *sde_kms;
  5403. struct drm_connector *conn = NULL;
  5404. struct sde_connector *sde_conn = NULL;
  5405. struct sde_connector_state *sde_conn_state = NULL;
  5406. struct drm_display_mode *drm_mode = NULL;
  5407. struct sde_encoder_phys *phys_enc;
  5408. struct drm_bridge *bridge;
  5409. int ret = 0, i;
  5410. struct msm_sub_mode sub_mode;
  5411. if (!encoder) {
  5412. SDE_ERROR("invalid drm enc\n");
  5413. return -EINVAL;
  5414. }
  5415. sde_enc = to_sde_encoder_virt(encoder);
  5416. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  5417. if (!sde_kms) {
  5418. SDE_ERROR("invalid sde_kms\n");
  5419. return -EINVAL;
  5420. }
  5421. priv = encoder->dev->dev_private;
  5422. if (!priv->num_connectors) {
  5423. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  5424. return -EINVAL;
  5425. }
  5426. SDE_DEBUG_ENC(sde_enc,
  5427. "num of connectors: %d\n", priv->num_connectors);
  5428. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  5429. if (!enable) {
  5430. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5431. phys_enc = sde_enc->phys_encs[i];
  5432. if (phys_enc)
  5433. phys_enc->cont_splash_enabled = false;
  5434. }
  5435. return ret;
  5436. }
  5437. if (!splash_display) {
  5438. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  5439. return -EINVAL;
  5440. }
  5441. for (i = 0; i < priv->num_connectors; i++) {
  5442. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  5443. priv->connectors[i]->base.id);
  5444. sde_conn = to_sde_connector(priv->connectors[i]);
  5445. if (!sde_conn->encoder) {
  5446. SDE_DEBUG_ENC(sde_enc,
  5447. "encoder not attached to connector\n");
  5448. continue;
  5449. }
  5450. if (sde_conn->encoder->base.id
  5451. == encoder->base.id) {
  5452. conn = (priv->connectors[i]);
  5453. break;
  5454. }
  5455. }
  5456. if (!conn || !conn->state) {
  5457. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  5458. return -EINVAL;
  5459. }
  5460. sde_conn_state = to_sde_connector_state(conn->state);
  5461. if (!sde_conn->ops.get_mode_info) {
  5462. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  5463. return -EINVAL;
  5464. }
  5465. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  5466. MSM_DISPLAY_DSC_MODE_DISABLED;
  5467. drm_mode = &encoder->crtc->state->adjusted_mode;
  5468. ret = sde_connector_get_mode_info(&sde_conn->base,
  5469. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  5470. if (ret) {
  5471. SDE_ERROR_ENC(sde_enc,
  5472. "conn: ->get_mode_info failed. ret=%d\n", ret);
  5473. return ret;
  5474. }
  5475. if (sde_conn->encoder) {
  5476. conn->state->best_encoder = sde_conn->encoder;
  5477. SDE_DEBUG_ENC(sde_enc,
  5478. "configured cstate->best_encoder to ID = %d\n",
  5479. conn->state->best_encoder->base.id);
  5480. } else {
  5481. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  5482. conn->base.id);
  5483. }
  5484. sde_enc->crtc = encoder->crtc;
  5485. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  5486. conn->state, false);
  5487. if (ret) {
  5488. SDE_ERROR_ENC(sde_enc,
  5489. "failed to reserve hw resources, %d\n", ret);
  5490. return ret;
  5491. }
  5492. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  5493. sde_connector_get_topology_name(conn));
  5494. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  5495. drm_mode->hdisplay, drm_mode->vdisplay);
  5496. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  5497. bridge = drm_bridge_chain_get_first_bridge(encoder);
  5498. if (bridge) {
  5499. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  5500. /*
  5501. * For cont-splash use case, we update the mode
  5502. * configurations manually. This will skip the
  5503. * usually mode set call when actual frame is
  5504. * pushed from framework. The bridge needs to
  5505. * be updated with the current drm mode by
  5506. * calling the bridge mode set ops.
  5507. */
  5508. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  5509. } else {
  5510. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  5511. }
  5512. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  5513. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5514. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5515. if (!phys) {
  5516. SDE_ERROR_ENC(sde_enc,
  5517. "phys encoders not initialized\n");
  5518. return -EINVAL;
  5519. }
  5520. /* update connector for master and slave phys encoders */
  5521. phys->connector = conn;
  5522. phys->cont_splash_enabled = true;
  5523. phys->hw_pp = sde_enc->hw_pp[i];
  5524. if (phys->ops.cont_splash_mode_set)
  5525. phys->ops.cont_splash_mode_set(phys, drm_mode);
  5526. if (phys->ops.is_master && phys->ops.is_master(phys))
  5527. sde_enc->cur_master = phys;
  5528. }
  5529. return ret;
  5530. }
  5531. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  5532. bool skip_pre_kickoff)
  5533. {
  5534. struct msm_drm_thread *event_thread = NULL;
  5535. struct msm_drm_private *priv = NULL;
  5536. struct sde_encoder_virt *sde_enc = NULL;
  5537. if (!enc || !enc->dev || !enc->dev->dev_private) {
  5538. SDE_ERROR("invalid parameters\n");
  5539. return -EINVAL;
  5540. }
  5541. priv = enc->dev->dev_private;
  5542. sde_enc = to_sde_encoder_virt(enc);
  5543. if (!sde_enc->crtc || (sde_enc->crtc->index
  5544. >= ARRAY_SIZE(priv->event_thread))) {
  5545. SDE_DEBUG_ENC(sde_enc,
  5546. "invalid cached CRTC: %d or crtc index: %d\n",
  5547. sde_enc->crtc == NULL,
  5548. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  5549. return -EINVAL;
  5550. }
  5551. SDE_EVT32_VERBOSE(DRMID(enc));
  5552. event_thread = &priv->event_thread[sde_enc->crtc->index];
  5553. if (!skip_pre_kickoff) {
  5554. sde_enc->delay_kickoff = true;
  5555. kthread_queue_work(&event_thread->worker,
  5556. &sde_enc->esd_trigger_work);
  5557. kthread_flush_work(&sde_enc->esd_trigger_work);
  5558. }
  5559. /*
  5560. * panel may stop generating te signal (vsync) during esd failure. rsc
  5561. * hardware may hang without vsync. Avoid rsc hang by generating the
  5562. * vsync from watchdog timer instead of panel.
  5563. */
  5564. sde_encoder_helper_switch_vsync(enc, true);
  5565. if (!skip_pre_kickoff) {
  5566. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  5567. sde_enc->delay_kickoff = false;
  5568. }
  5569. return 0;
  5570. }
  5571. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  5572. {
  5573. struct sde_encoder_virt *sde_enc;
  5574. if (!encoder) {
  5575. SDE_ERROR("invalid drm enc\n");
  5576. return false;
  5577. }
  5578. sde_enc = to_sde_encoder_virt(encoder);
  5579. return sde_enc->recovery_events_enabled;
  5580. }
  5581. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  5582. {
  5583. struct sde_encoder_virt *sde_enc;
  5584. if (!encoder) {
  5585. SDE_ERROR("invalid drm enc\n");
  5586. return;
  5587. }
  5588. sde_enc = to_sde_encoder_virt(encoder);
  5589. sde_enc->recovery_events_enabled = true;
  5590. }
  5591. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  5592. {
  5593. struct sde_kms *sde_kms;
  5594. struct drm_connector *conn;
  5595. struct sde_connector_state *conn_state;
  5596. if (!drm_enc)
  5597. return false;
  5598. sde_kms = sde_encoder_get_kms(drm_enc);
  5599. if (!sde_kms)
  5600. return false;
  5601. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  5602. if (!conn || !conn->state)
  5603. return false;
  5604. conn_state = to_sde_connector_state(conn->state);
  5605. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  5606. }
  5607. struct sde_hw_ctl *sde_encoder_get_hw_ctl(struct sde_connector *c_conn)
  5608. {
  5609. struct drm_encoder *drm_enc;
  5610. struct sde_encoder_virt *sde_enc;
  5611. struct sde_encoder_phys *cur_master;
  5612. struct sde_hw_ctl *hw_ctl = NULL;
  5613. if (!c_conn || !c_conn->hwfence_wb_retire_fences_enable)
  5614. goto exit;
  5615. /* get encoder to find the hw_ctl for this connector */
  5616. drm_enc = c_conn->encoder;
  5617. if (!drm_enc)
  5618. goto exit;
  5619. sde_enc = to_sde_encoder_virt(drm_enc);
  5620. cur_master = sde_enc->phys_encs[0];
  5621. if (!cur_master || !cur_master->hw_ctl)
  5622. goto exit;
  5623. hw_ctl = cur_master->hw_ctl;
  5624. SDE_DEBUG("conn hw_ctl idx:%d intf_mode:%d\n", hw_ctl->idx, cur_master->intf_mode);
  5625. exit:
  5626. return hw_ctl;
  5627. }
  5628. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  5629. {
  5630. struct sde_encoder_virt *sde_enc;
  5631. struct sde_encoder_phys *phys_enc;
  5632. u32 i;
  5633. sde_enc = to_sde_encoder_virt(drm_enc);
  5634. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5635. {
  5636. phys_enc = sde_enc->phys_encs[i];
  5637. if(phys_enc && phys_enc->ops.add_to_minidump)
  5638. phys_enc->ops.add_to_minidump(phys_enc);
  5639. phys_enc = sde_enc->phys_cmd_encs[i];
  5640. if(phys_enc && phys_enc->ops.add_to_minidump)
  5641. phys_enc->ops.add_to_minidump(phys_enc);
  5642. phys_enc = sde_enc->phys_vid_encs[i];
  5643. if(phys_enc && phys_enc->ops.add_to_minidump)
  5644. phys_enc->ops.add_to_minidump(phys_enc);
  5645. }
  5646. }
  5647. void sde_encoder_misr_sign_event_notify(struct drm_encoder *drm_enc)
  5648. {
  5649. struct drm_event event;
  5650. struct drm_connector *connector;
  5651. struct sde_connector *c_conn = NULL;
  5652. struct sde_connector_state *c_state = NULL;
  5653. struct sde_encoder_virt *sde_enc = NULL;
  5654. struct sde_encoder_phys *phys = NULL;
  5655. u32 current_misr_value[MAX_DSI_DISPLAYS] = {0};
  5656. int rc = 0, i = 0;
  5657. bool misr_updated = false, roi_updated = false;
  5658. struct msm_roi_list *prev_roi, *c_state_roi;
  5659. if (!drm_enc)
  5660. return;
  5661. sde_enc = to_sde_encoder_virt(drm_enc);
  5662. if (!atomic_read(&sde_enc->misr_enable)) {
  5663. SDE_DEBUG("MISR is disabled\n");
  5664. return;
  5665. }
  5666. connector = sde_enc->cur_master->connector;
  5667. if (!connector)
  5668. return;
  5669. c_conn = to_sde_connector(connector);
  5670. c_state = to_sde_connector_state(connector->state);
  5671. atomic64_set(&c_conn->previous_misr_sign.num_valid_misr, 0);
  5672. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5673. phys = sde_enc->phys_encs[i];
  5674. if (!phys || !phys->ops.collect_misr) {
  5675. SDE_DEBUG("invalid misr ops idx:%d\n", i);
  5676. continue;
  5677. }
  5678. rc = phys->ops.collect_misr(phys, true, &current_misr_value[i]);
  5679. if (rc) {
  5680. SDE_ERROR("failed to collect misr %d\n", rc);
  5681. return;
  5682. }
  5683. atomic64_inc(&c_conn->previous_misr_sign.num_valid_misr);
  5684. }
  5685. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5686. if (current_misr_value[i] != c_conn->previous_misr_sign.misr_sign_value[i]) {
  5687. c_conn->previous_misr_sign.misr_sign_value[i] = current_misr_value[i];
  5688. misr_updated = true;
  5689. }
  5690. }
  5691. prev_roi = &c_conn->previous_misr_sign.roi_list;
  5692. c_state_roi = &c_state->rois;
  5693. if (prev_roi->num_rects != c_state_roi->num_rects) {
  5694. roi_updated = true;
  5695. } else {
  5696. for (i = 0; i < prev_roi->num_rects; i++) {
  5697. if (IS_ROI_UPDATED(prev_roi->roi[i], c_state_roi->roi[i]))
  5698. roi_updated = true;
  5699. }
  5700. }
  5701. if (roi_updated)
  5702. memcpy(&c_conn->previous_misr_sign.roi_list, &c_state->rois, sizeof(c_state->rois));
  5703. if (misr_updated || roi_updated) {
  5704. event.type = DRM_EVENT_MISR_SIGN;
  5705. event.length = sizeof(c_conn->previous_misr_sign);
  5706. msm_mode_object_event_notify(&connector->base, connector->dev, &event,
  5707. (u8 *)&c_conn->previous_misr_sign);
  5708. }
  5709. }