msm-cdc-pinctrl.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2016-2020, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/kernel.h>
  5. #include <linux/init.h>
  6. #include <linux/io.h>
  7. #include <linux/err.h>
  8. #include <linux/module.h>
  9. #include <linux/of.h>
  10. #include <linux/of_device.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/gpio.h>
  13. #include <linux/of_gpio.h>
  14. #include <linux/pinctrl/qcom-pinctrl.h>
  15. #include <asoc/msm-cdc-pinctrl.h>
  16. #define MAX_GPIOS 16
  17. struct msm_cdc_pinctrl_info {
  18. struct pinctrl *pinctrl;
  19. struct pinctrl_state *pinctrl_active;
  20. struct pinctrl_state *pinctrl_sleep;
  21. struct pinctrl_state *pinctrl_alt_active;
  22. int gpio;
  23. bool state;
  24. u32 tlmm_gpio[MAX_GPIOS];
  25. char __iomem *chip_wakeup_register[MAX_GPIOS];
  26. u32 chip_wakeup_maskbit[MAX_GPIOS];
  27. u32 count;
  28. u32 wakeup_reg_count;
  29. bool wakeup_capable;
  30. bool chip_wakeup_reg;
  31. };
  32. static struct msm_cdc_pinctrl_info *msm_cdc_pinctrl_get_gpiodata(
  33. struct device_node *np)
  34. {
  35. struct platform_device *pdev;
  36. struct msm_cdc_pinctrl_info *gpio_data;
  37. if (!np) {
  38. pr_err_ratelimited("%s: device node is null\n", __func__);
  39. return NULL;
  40. }
  41. pdev = of_find_device_by_node(np);
  42. if (!pdev) {
  43. pr_err_ratelimited("%s: platform device not found!\n", __func__);
  44. return NULL;
  45. }
  46. gpio_data = dev_get_drvdata(&pdev->dev);
  47. if (!gpio_data)
  48. dev_err_ratelimited(&pdev->dev, "%s: cannot find cdc gpio info\n",
  49. __func__);
  50. return gpio_data;
  51. }
  52. /*
  53. * msm_cdc_get_gpio_state: select pinctrl sleep state
  54. * @np: pointer to struct device_node
  55. *
  56. * Returns error code for failure and GPIO value on success
  57. */
  58. int msm_cdc_get_gpio_state(struct device_node *np)
  59. {
  60. struct msm_cdc_pinctrl_info *gpio_data;
  61. int value = -EINVAL;
  62. gpio_data = msm_cdc_pinctrl_get_gpiodata(np);
  63. if (!gpio_data)
  64. return value;
  65. if (gpio_is_valid(gpio_data->gpio))
  66. value = gpio_get_value_cansleep(gpio_data->gpio);
  67. return value;
  68. }
  69. EXPORT_SYMBOL(msm_cdc_get_gpio_state);
  70. /*
  71. * msm_cdc_pinctrl_select_sleep_state: select pinctrl sleep state
  72. * @np: pointer to struct device_node
  73. *
  74. * Returns error code for failure
  75. */
  76. int msm_cdc_pinctrl_select_sleep_state(struct device_node *np)
  77. {
  78. struct msm_cdc_pinctrl_info *gpio_data;
  79. gpio_data = msm_cdc_pinctrl_get_gpiodata(np);
  80. if (!gpio_data)
  81. return -EINVAL;
  82. if (!gpio_data->pinctrl_sleep) {
  83. pr_err_ratelimited("%s: pinctrl sleep state is null\n", __func__);
  84. return -EINVAL;
  85. }
  86. gpio_data->state = false;
  87. return pinctrl_select_state(gpio_data->pinctrl,
  88. gpio_data->pinctrl_sleep);
  89. }
  90. EXPORT_SYMBOL(msm_cdc_pinctrl_select_sleep_state);
  91. /*
  92. * msm_cdc_pinctrl_select_alt_active_state: select pinctrl alt_active state
  93. * @np: pointer to struct device_node
  94. *
  95. * Returns error code for failure
  96. */
  97. int msm_cdc_pinctrl_select_alt_active_state(struct device_node *np)
  98. {
  99. struct msm_cdc_pinctrl_info *gpio_data;
  100. gpio_data = msm_cdc_pinctrl_get_gpiodata(np);
  101. if (!gpio_data)
  102. return -EINVAL;
  103. if (!gpio_data->pinctrl_alt_active) {
  104. pr_err_ratelimited("%s: pinctrl alt_active state is null\n", __func__);
  105. return -EINVAL;
  106. }
  107. gpio_data->state = true;
  108. return pinctrl_select_state(gpio_data->pinctrl,
  109. gpio_data->pinctrl_alt_active);
  110. }
  111. EXPORT_SYMBOL(msm_cdc_pinctrl_select_alt_active_state);
  112. /*
  113. * msm_cdc_pinctrl_select_active_state: select pinctrl active state
  114. * @np: pointer to struct device_node
  115. *
  116. * Returns error code for failure
  117. */
  118. int msm_cdc_pinctrl_select_active_state(struct device_node *np)
  119. {
  120. struct msm_cdc_pinctrl_info *gpio_data;
  121. gpio_data = msm_cdc_pinctrl_get_gpiodata(np);
  122. if (!gpio_data)
  123. return -EINVAL;
  124. if (!gpio_data->pinctrl_active) {
  125. pr_err_ratelimited("%s: pinctrl active state is null\n", __func__);
  126. return -EINVAL;
  127. }
  128. gpio_data->state = true;
  129. return pinctrl_select_state(gpio_data->pinctrl,
  130. gpio_data->pinctrl_active);
  131. }
  132. EXPORT_SYMBOL(msm_cdc_pinctrl_select_active_state);
  133. /*
  134. * msm_cdc_pinctrl_get_state: get curren pinctrl state
  135. * @np: pointer to struct device_node
  136. *
  137. * Returns 0 for sleep state, 1 for active state,
  138. * error code for failure
  139. */
  140. int msm_cdc_pinctrl_get_state(struct device_node *np)
  141. {
  142. struct msm_cdc_pinctrl_info *gpio_data;
  143. gpio_data = msm_cdc_pinctrl_get_gpiodata(np);
  144. if (!gpio_data)
  145. return -EINVAL;
  146. return gpio_data->state;
  147. }
  148. EXPORT_SYMBOL(msm_cdc_pinctrl_get_state);
  149. /*
  150. * msm_cdc_pinctrl_set_wakeup_capable: Set a pinctrl to wakeup capable
  151. * @np: pointer to struct device_node
  152. * @enable: wakeup capable when set to true
  153. *
  154. * Returns 0 for success and error code for failure
  155. */
  156. int msm_cdc_pinctrl_set_wakeup_capable(struct device_node *np, bool enable)
  157. {
  158. struct msm_cdc_pinctrl_info *gpio_data;
  159. int ret = 0;
  160. u32 i = 0, temp = 0;
  161. gpio_data = msm_cdc_pinctrl_get_gpiodata(np);
  162. if (!gpio_data)
  163. return -EINVAL;
  164. if (gpio_data->wakeup_capable) {
  165. for (i = 0; i < gpio_data->count; i++) {
  166. ret = msm_gpio_mpm_wake_set(gpio_data->tlmm_gpio[i],
  167. enable);
  168. if (ret < 0)
  169. goto exit;
  170. }
  171. }
  172. if (gpio_data->chip_wakeup_reg) {
  173. for (i = 0; i < gpio_data->wakeup_reg_count; i++) {
  174. temp = ioread32(gpio_data->chip_wakeup_register[i]);
  175. if (enable)
  176. temp |= (1 <<
  177. gpio_data->chip_wakeup_maskbit[i]);
  178. else
  179. temp &= ~(1 <<
  180. gpio_data->chip_wakeup_maskbit[i]);
  181. iowrite32(temp, gpio_data->chip_wakeup_register[i]);
  182. }
  183. }
  184. exit:
  185. return ret;
  186. }
  187. EXPORT_SYMBOL(msm_cdc_pinctrl_set_wakeup_capable);
  188. static int msm_cdc_pinctrl_probe(struct platform_device *pdev)
  189. {
  190. int ret = 0;
  191. struct msm_cdc_pinctrl_info *gpio_data;
  192. u32 tlmm_gpio[MAX_GPIOS] = {0};
  193. u32 chip_wakeup_reg[MAX_GPIOS] = {0};
  194. u32 chip_wakeup_default_val[MAX_GPIOS] = {0};
  195. u32 i = 0, temp = 0;
  196. int count = 0;
  197. gpio_data = devm_kzalloc(&pdev->dev,
  198. sizeof(struct msm_cdc_pinctrl_info),
  199. GFP_KERNEL);
  200. if (!gpio_data)
  201. return -ENOMEM;
  202. gpio_data->pinctrl = devm_pinctrl_get(&pdev->dev);
  203. if (IS_ERR_OR_NULL(gpio_data->pinctrl)) {
  204. dev_err(&pdev->dev, "%s: Cannot get cdc gpio pinctrl:%ld\n",
  205. __func__, PTR_ERR(gpio_data->pinctrl));
  206. ret = PTR_ERR(gpio_data->pinctrl);
  207. goto err_pctrl_get;
  208. }
  209. gpio_data->pinctrl_active = pinctrl_lookup_state(
  210. gpio_data->pinctrl, "aud_active");
  211. if (IS_ERR_OR_NULL(gpio_data->pinctrl_active)) {
  212. dev_err(&pdev->dev, "%s: Cannot get aud_active pinctrl state:%ld\n",
  213. __func__, PTR_ERR(gpio_data->pinctrl_active));
  214. ret = PTR_ERR(gpio_data->pinctrl_active);
  215. goto err_lookup_state;
  216. }
  217. gpio_data->pinctrl_sleep = pinctrl_lookup_state(
  218. gpio_data->pinctrl, "aud_sleep");
  219. if (IS_ERR_OR_NULL(gpio_data->pinctrl_sleep)) {
  220. dev_err(&pdev->dev, "%s: Cannot get aud_sleep pinctrl state:%ld\n",
  221. __func__, PTR_ERR(gpio_data->pinctrl_sleep));
  222. ret = PTR_ERR(gpio_data->pinctrl_sleep);
  223. goto err_lookup_state;
  224. }
  225. gpio_data->pinctrl_alt_active = pinctrl_lookup_state(
  226. gpio_data->pinctrl, "aud_alt_active");
  227. if (IS_ERR_OR_NULL(gpio_data->pinctrl_alt_active)) {
  228. dev_dbg(&pdev->dev, "%s: Cannot get aud_alt_active pinctrl state:%ld\n",
  229. __func__, PTR_ERR(gpio_data->pinctrl_alt_active));
  230. }
  231. /* skip setting to sleep state for LPI_TLMM GPIOs */
  232. if (!of_property_read_bool(pdev->dev.of_node, "qcom,lpi-gpios")) {
  233. /* Set pinctrl state to aud_sleep by default */
  234. ret = pinctrl_select_state(gpio_data->pinctrl,
  235. gpio_data->pinctrl_sleep);
  236. if (ret)
  237. dev_err(&pdev->dev, "%s: set cdc gpio sleep state fail: %d\n",
  238. __func__, ret);
  239. }
  240. count = of_property_count_u32_elems(pdev->dev.of_node, "qcom,chip-wakeup-reg");
  241. if (count <= 0)
  242. goto cdc_tlmm_gpio;
  243. if (!of_property_read_u32_array(pdev->dev.of_node, "qcom,chip-wakeup-reg",
  244. chip_wakeup_reg, count)) {
  245. if (of_property_read_u32_array(pdev->dev.of_node,
  246. "qcom,chip-wakeup-maskbit",
  247. gpio_data->chip_wakeup_maskbit, count)) {
  248. dev_err(&pdev->dev,
  249. "chip-wakeup-maskbit needed if chip-wakeup-reg is defined!\n");
  250. goto cdc_tlmm_gpio;
  251. }
  252. gpio_data->chip_wakeup_reg = true;
  253. for (i = 0; i < count; i++) {
  254. gpio_data->chip_wakeup_register[i] =
  255. devm_ioremap(&pdev->dev, chip_wakeup_reg[i], 0x4);
  256. }
  257. if (!of_property_read_u32_array(pdev->dev.of_node,
  258. "qcom,chip-wakeup-default-val",
  259. chip_wakeup_default_val, count)) {
  260. for (i = 0; i < count; i++) {
  261. temp = ioread32(gpio_data->chip_wakeup_register[i]);
  262. if (chip_wakeup_default_val[i])
  263. temp |= (1 <<
  264. gpio_data->chip_wakeup_maskbit[i]);
  265. else
  266. temp &= ~(1 <<
  267. gpio_data->chip_wakeup_maskbit[i]);
  268. iowrite32(temp, gpio_data->chip_wakeup_register[i]);
  269. }
  270. }
  271. gpio_data->wakeup_reg_count = count;
  272. }
  273. cdc_tlmm_gpio:
  274. count = of_property_count_u32_elems(pdev->dev.of_node, "qcom,tlmm-pins");
  275. if (count <= 0)
  276. goto cdc_rst;
  277. if (!of_property_read_u32_array(pdev->dev.of_node, "qcom,tlmm-pins",
  278. tlmm_gpio, count)) {
  279. gpio_data->wakeup_capable = true;
  280. for (i = 0; i < count; i++)
  281. gpio_data->tlmm_gpio[i] = tlmm_gpio[i];
  282. gpio_data->count = count;
  283. }
  284. cdc_rst:
  285. gpio_data->gpio = of_get_named_gpio(pdev->dev.of_node,
  286. "qcom,cdc-rst-n-gpio", 0);
  287. if (gpio_is_valid(gpio_data->gpio)) {
  288. ret = gpio_request(gpio_data->gpio, "MSM_CDC_RESET");
  289. if (ret) {
  290. dev_err(&pdev->dev, "%s: Failed to request gpio %d\n",
  291. __func__, gpio_data->gpio);
  292. goto err_lookup_state;
  293. }
  294. }
  295. dev_set_drvdata(&pdev->dev, gpio_data);
  296. return 0;
  297. err_lookup_state:
  298. devm_pinctrl_put(gpio_data->pinctrl);
  299. err_pctrl_get:
  300. devm_kfree(&pdev->dev, gpio_data);
  301. return ret;
  302. }
  303. static int msm_cdc_pinctrl_remove(struct platform_device *pdev)
  304. {
  305. struct msm_cdc_pinctrl_info *gpio_data;
  306. gpio_data = dev_get_drvdata(&pdev->dev);
  307. /* to free the requested gpio before exiting */
  308. if (gpio_data) {
  309. if (gpio_is_valid(gpio_data->gpio))
  310. gpio_free(gpio_data->gpio);
  311. if (gpio_data->pinctrl)
  312. devm_pinctrl_put(gpio_data->pinctrl);
  313. }
  314. devm_kfree(&pdev->dev, gpio_data);
  315. return 0;
  316. }
  317. static const struct of_device_id msm_cdc_pinctrl_match[] = {
  318. {.compatible = "qcom,msm-cdc-pinctrl"},
  319. {}
  320. };
  321. static struct platform_driver msm_cdc_pinctrl_driver = {
  322. .driver = {
  323. .name = "msm-cdc-pinctrl",
  324. .owner = THIS_MODULE,
  325. .of_match_table = msm_cdc_pinctrl_match,
  326. .suppress_bind_attrs = true,
  327. },
  328. .probe = msm_cdc_pinctrl_probe,
  329. .remove = msm_cdc_pinctrl_remove,
  330. };
  331. int msm_cdc_pinctrl_drv_init(void)
  332. {
  333. return platform_driver_register(&msm_cdc_pinctrl_driver);
  334. }
  335. void msm_cdc_pinctrl_drv_exit(void)
  336. {
  337. platform_driver_unregister(&msm_cdc_pinctrl_driver);
  338. }
  339. MODULE_DESCRIPTION("MSM CODEC pin control platform driver");
  340. MODULE_LICENSE("GPL v2");