lpass-cdc-rx-macro.c 156 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2022-2024, Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/module.h>
  6. #include <linux/init.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/clk.h>
  10. #include <linux/pm_runtime.h>
  11. #include <sound/soc.h>
  12. #include <sound/pcm.h>
  13. #include <sound/pcm_params.h>
  14. #include <sound/soc-dapm.h>
  15. #include <sound/tlv.h>
  16. #include <soc/swr-common.h>
  17. #include <soc/swr-wcd.h>
  18. #include <asoc/msm-cdc-pinctrl.h>
  19. #include "lpass-cdc.h"
  20. #include "lpass-cdc-comp.h"
  21. #include "lpass-cdc-registers.h"
  22. #include "lpass-cdc-clk-rsc.h"
  23. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  24. #define LPASS_CDC_RX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  25. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  26. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000 |\
  27. SNDRV_PCM_RATE_384000)
  28. /* Fractional Rates */
  29. #define LPASS_CDC_RX_MACRO_FRAC_RATES (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
  30. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800)
  31. #define LPASS_CDC_RX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  32. SNDRV_PCM_FMTBIT_S24_LE |\
  33. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  34. #define LPASS_CDC_RX_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  35. SNDRV_PCM_RATE_48000)
  36. #define LPASS_CDC_RX_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  37. SNDRV_PCM_FMTBIT_S24_LE |\
  38. SNDRV_PCM_FMTBIT_S24_3LE)
  39. #define SAMPLING_RATE_44P1KHZ 44100
  40. #define SAMPLING_RATE_88P2KHZ 88200
  41. #define SAMPLING_RATE_176P4KHZ 176400
  42. #define SAMPLING_RATE_352P8KHZ 352800
  43. #define LPASS_CDC_RX_MACRO_MAX_OFFSET 0x1000
  44. #define LPASS_CDC_RX_MACRO_MAX_DMA_CH_PER_PORT 2
  45. #define RX_SWR_STRING_LEN 80
  46. #define LPASS_CDC_RX_MACRO_CHILD_DEVICES_MAX 3
  47. #define LPASS_CDC_RX_MACRO_INTERP_MUX_NUM_INPUTS 3
  48. #define LPASS_CDC_RX_MACRO_SIDETONE_IIR_COEFF_MAX 5
  49. #ifdef CONFIG_BOLERO_VER_2P6
  50. #define LPASS_CDC_RX_MACRO_FIR_COEFF_MAX 100
  51. #define LPASS_CDC_RX_MACRO_FIR_COEFF_ARRAY_MAX \
  52. (LPASS_CDC_RX_MACRO_FIR_COEFF_MAX + 1)
  53. /* first value represent number of coefficients in each 100 integer group */
  54. #define LPASS_CDC_RX_MACRO_FIR_FILTER_BYTES \
  55. (sizeof(u32) * LPASS_CDC_RX_MACRO_FIR_COEFF_ARRAY_MAX)
  56. #endif
  57. #define STRING(name) #name
  58. #define LPASS_CDC_RX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  59. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  60. static const struct snd_kcontrol_new name##_mux = \
  61. SOC_DAPM_ENUM(STRING(name), name##_enum)
  62. #define LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  63. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  64. static const struct snd_kcontrol_new name##_mux = \
  65. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  66. #define LPASS_CDC_RX_MACRO_DAPM_MUX(name, shift, kctl) \
  67. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  68. #define LPASS_CDC_RX_MACRO_RX_PATH_OFFSET \
  69. (LPASS_CDC_RX_RX1_RX_PATH_CTL - LPASS_CDC_RX_RX0_RX_PATH_CTL)
  70. #define LPASS_CDC_RX_MACRO_COMP_OFFSET \
  71. (LPASS_CDC_RX_COMPANDER1_CTL0 - LPASS_CDC_RX_COMPANDER0_CTL0)
  72. #define MAX_IMPED_PARAMS 6
  73. #define LPASS_CDC_RX_MACRO_EC_MIX_TX0_MASK 0xf0
  74. #define LPASS_CDC_RX_MACRO_EC_MIX_TX1_MASK 0x0f
  75. #define LPASS_CDC_RX_MACRO_EC_MIX_TX2_MASK 0x0f
  76. #define LPASS_CDC_RX_MACRO_GAIN_MAX_VAL 0x28
  77. #define LPASS_CDC_RX_MACRO_GAIN_VAL_UNITY 0x0
  78. /* Define macros to increase PA Gain by half */
  79. #define LPASS_CDC_RX_MACRO_MOD_GAIN (LPASS_CDC_RX_MACRO_GAIN_VAL_UNITY + 6)
  80. #define COMP_MAX_COEFF 25
  81. struct wcd_imped_val {
  82. u32 imped_val;
  83. u8 index;
  84. };
  85. static const struct wcd_imped_val imped_index[] = {
  86. {4, 0},
  87. {5, 1},
  88. {6, 2},
  89. {7, 3},
  90. {8, 4},
  91. {9, 5},
  92. {10, 6},
  93. {11, 7},
  94. {12, 8},
  95. {13, 9},
  96. };
  97. enum {
  98. HPH_ULP,
  99. HPH_LOHIFI,
  100. HPH_MODE_MAX,
  101. };
  102. static struct comp_coeff_val
  103. comp_coeff_table [HPH_MODE_MAX][COMP_MAX_COEFF] = {
  104. {
  105. {0x40, 0x00},
  106. {0x4C, 0x00},
  107. {0x5A, 0x00},
  108. {0x6B, 0x00},
  109. {0x7F, 0x00},
  110. {0x97, 0x00},
  111. {0xB3, 0x00},
  112. {0xD5, 0x00},
  113. {0xFD, 0x00},
  114. {0x2D, 0x01},
  115. {0x66, 0x01},
  116. {0xA7, 0x01},
  117. {0xF8, 0x01},
  118. {0x57, 0x02},
  119. {0xC7, 0x02},
  120. {0x4B, 0x03},
  121. {0xE9, 0x03},
  122. {0xA3, 0x04},
  123. {0x7D, 0x05},
  124. {0x90, 0x06},
  125. {0xD1, 0x07},
  126. {0x49, 0x09},
  127. {0x00, 0x0B},
  128. {0x01, 0x0D},
  129. {0x59, 0x0F},
  130. },
  131. {
  132. {0x40, 0x00},
  133. {0x4C, 0x00},
  134. {0x5A, 0x00},
  135. {0x6B, 0x00},
  136. {0x80, 0x00},
  137. {0x98, 0x00},
  138. {0xB4, 0x00},
  139. {0xD5, 0x00},
  140. {0xFE, 0x00},
  141. {0x2E, 0x01},
  142. {0x66, 0x01},
  143. {0xA9, 0x01},
  144. {0xF8, 0x01},
  145. {0x56, 0x02},
  146. {0xC4, 0x02},
  147. {0x4F, 0x03},
  148. {0xF0, 0x03},
  149. {0xAE, 0x04},
  150. {0x8B, 0x05},
  151. {0x8E, 0x06},
  152. {0xBC, 0x07},
  153. {0x56, 0x09},
  154. {0x0F, 0x0B},
  155. {0x13, 0x0D},
  156. {0x6F, 0x0F},
  157. },
  158. };
  159. enum {
  160. RX_MODE_ULP,
  161. RX_MODE_LOHIFI,
  162. RX_MODE_EAR,
  163. RX_MODE_MAX
  164. };
  165. #ifdef CONFIG_BOLERO_VER_2P6
  166. static struct lpass_cdc_comp_setting comp_setting_table[RX_MODE_MAX] =
  167. {
  168. {12, -60, 12},
  169. {0, -60, 12},
  170. {12, -36, 12},
  171. };
  172. #endif
  173. struct lpass_cdc_rx_macro_reg_mask_val {
  174. u16 reg;
  175. u8 mask;
  176. u8 val;
  177. };
  178. static const struct lpass_cdc_rx_macro_reg_mask_val imped_table[][MAX_IMPED_PARAMS] = {
  179. {
  180. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf2},
  181. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf2},
  182. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  183. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf2},
  184. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf2},
  185. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  186. },
  187. {
  188. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf4},
  189. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf4},
  190. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  191. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf4},
  192. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf4},
  193. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  194. },
  195. {
  196. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf7},
  197. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf7},
  198. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x01},
  199. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf7},
  200. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf7},
  201. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x01},
  202. },
  203. {
  204. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf9},
  205. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf9},
  206. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  207. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf9},
  208. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf9},
  209. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  210. },
  211. {
  212. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfa},
  213. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfa},
  214. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  215. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfa},
  216. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfa},
  217. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  218. },
  219. {
  220. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfb},
  221. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfb},
  222. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  223. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfb},
  224. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfb},
  225. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  226. },
  227. {
  228. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfc},
  229. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfc},
  230. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  231. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfc},
  232. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfc},
  233. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  234. },
  235. {
  236. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfd},
  237. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfd},
  238. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  239. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfd},
  240. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfd},
  241. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  242. },
  243. {
  244. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfd},
  245. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfd},
  246. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x01},
  247. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfd},
  248. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfd},
  249. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x01},
  250. },
  251. };
  252. enum {
  253. INTERP_HPHL,
  254. INTERP_HPHR,
  255. INTERP_AUX,
  256. INTERP_MAX
  257. };
  258. enum {
  259. LPASS_CDC_RX_MACRO_RX0,
  260. LPASS_CDC_RX_MACRO_RX1,
  261. LPASS_CDC_RX_MACRO_RX2,
  262. LPASS_CDC_RX_MACRO_RX3,
  263. LPASS_CDC_RX_MACRO_RX4,
  264. LPASS_CDC_RX_MACRO_RX5,
  265. LPASS_CDC_RX_MACRO_PORTS_MAX
  266. };
  267. enum {
  268. LPASS_CDC_RX_MACRO_COMP1, /* HPH_L */
  269. LPASS_CDC_RX_MACRO_COMP2, /* HPH_R */
  270. LPASS_CDC_RX_MACRO_COMP_MAX
  271. };
  272. enum {
  273. LPASS_CDC_RX_MACRO_EC0_MUX = 0,
  274. LPASS_CDC_RX_MACRO_EC1_MUX,
  275. LPASS_CDC_RX_MACRO_EC2_MUX,
  276. LPASS_CDC_RX_MACRO_EC_MUX_MAX,
  277. };
  278. enum {
  279. INTn_1_INP_SEL_ZERO = 0,
  280. INTn_1_INP_SEL_DEC0,
  281. INTn_1_INP_SEL_DEC1,
  282. INTn_1_INP_SEL_IIR0,
  283. INTn_1_INP_SEL_IIR1,
  284. INTn_1_INP_SEL_RX0,
  285. INTn_1_INP_SEL_RX1,
  286. INTn_1_INP_SEL_RX2,
  287. INTn_1_INP_SEL_RX3,
  288. INTn_1_INP_SEL_RX4,
  289. INTn_1_INP_SEL_RX5,
  290. };
  291. enum {
  292. INTn_2_INP_SEL_ZERO = 0,
  293. INTn_2_INP_SEL_RX0,
  294. INTn_2_INP_SEL_RX1,
  295. INTn_2_INP_SEL_RX2,
  296. INTn_2_INP_SEL_RX3,
  297. INTn_2_INP_SEL_RX4,
  298. INTn_2_INP_SEL_RX5,
  299. };
  300. enum {
  301. INTERP_MAIN_PATH,
  302. INTERP_MIX_PATH,
  303. };
  304. /* Codec supports 2 IIR filters */
  305. enum {
  306. IIR0 = 0,
  307. IIR1,
  308. IIR_MAX,
  309. };
  310. /* Each IIR has 5 Filter Stages */
  311. enum {
  312. BAND1 = 0,
  313. BAND2,
  314. BAND3,
  315. BAND4,
  316. BAND5,
  317. BAND_MAX,
  318. };
  319. #define LPASS_CDC_RX_MACRO_IIR_FILTER_SIZE (sizeof(u32) * BAND_MAX)
  320. struct lpass_cdc_rx_macro_iir_filter_ctl {
  321. unsigned int iir_idx;
  322. unsigned int band_idx;
  323. struct soc_bytes_ext bytes_ext;
  324. };
  325. #define LPASS_CDC_RX_MACRO_IIR_FILTER_CTL(xname, iidx, bidx) \
  326. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  327. .info = lpass_cdc_rx_macro_iir_filter_info, \
  328. .get = lpass_cdc_rx_macro_iir_band_audio_mixer_get, \
  329. .put = lpass_cdc_rx_macro_iir_band_audio_mixer_put, \
  330. .private_value = (unsigned long)&(struct lpass_cdc_rx_macro_iir_filter_ctl) { \
  331. .iir_idx = iidx, \
  332. .band_idx = bidx, \
  333. .bytes_ext = {.max = LPASS_CDC_RX_MACRO_IIR_FILTER_SIZE, }, \
  334. } \
  335. }
  336. #ifdef CONFIG_BOLERO_VER_2P6
  337. /* Codec supports 2 FIR filters Path */
  338. enum {
  339. RX0_PATH = 0,
  340. RX1_PATH,
  341. FIR_PATH_MAX,
  342. };
  343. /* Each RX Path has 2 group of coefficients */
  344. enum {
  345. GRP0 = 0,
  346. GRP1,
  347. GRP_MAX,
  348. };
  349. struct lpass_cdc_rx_macro_fir_filter_ctl {
  350. unsigned int path_idx;
  351. unsigned int grp_idx;
  352. struct soc_bytes_ext bytes_ext;
  353. };
  354. #define LPASS_CDC_RX_MACRO_FIR_FILTER_CTL(xname, pidx, gidx) \
  355. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  356. .info = lpass_cdc_rx_macro_fir_filter_info, \
  357. .get = lpass_cdc_rx_macro_fir_audio_mixer_get, \
  358. .put = lpass_cdc_rx_macro_fir_audio_mixer_put, \
  359. .private_value = (unsigned long)&(struct lpass_cdc_rx_macro_fir_filter_ctl) { \
  360. .path_idx = pidx, \
  361. .grp_idx = gidx, \
  362. .bytes_ext = {.max = LPASS_CDC_RX_MACRO_FIR_FILTER_BYTES, }, \
  363. } \
  364. }
  365. #endif
  366. struct lpass_cdc_rx_macro_idle_detect_config {
  367. u8 hph_idle_thr;
  368. u8 hph_idle_detect_en;
  369. };
  370. struct interp_sample_rate {
  371. int sample_rate;
  372. int rate_val;
  373. };
  374. static struct interp_sample_rate sr_val_tbl[] = {
  375. {8000, 0x0}, {16000, 0x1}, {32000, 0x3}, {48000, 0x4}, {96000, 0x5},
  376. {192000, 0x6}, {384000, 0x7}, {44100, 0x9}, {88200, 0xA},
  377. {176400, 0xB}, {352800, 0xC},
  378. };
  379. struct lpass_cdc_rx_macro_bcl_pmic_params {
  380. u8 id;
  381. u8 sid;
  382. u8 ppid;
  383. };
  384. static int lpass_cdc_rx_macro_core_vote(void *handle, bool enable);
  385. static int lpass_cdc_rx_macro_hw_params(struct snd_pcm_substream *substream,
  386. struct snd_pcm_hw_params *params,
  387. struct snd_soc_dai *dai);
  388. static int lpass_cdc_rx_macro_get_channel_map(struct snd_soc_dai *dai,
  389. unsigned int *tx_num, unsigned int *tx_slot,
  390. unsigned int *rx_num, unsigned int *rx_slot);
  391. static int lpass_cdc_rx_macro_int_dem_inp_mux_put(struct snd_kcontrol *kcontrol,
  392. struct snd_ctl_elem_value *ucontrol);
  393. static int lpass_cdc_rx_macro_mux_get(struct snd_kcontrol *kcontrol,
  394. struct snd_ctl_elem_value *ucontrol);
  395. static int lpass_cdc_rx_macro_mux_put(struct snd_kcontrol *kcontrol,
  396. struct snd_ctl_elem_value *ucontrol);
  397. static int lpass_cdc_rx_macro_enable_interp_clk(struct snd_soc_component *component,
  398. int event, int interp_idx);
  399. /* Hold instance to soundwire platform device */
  400. struct rx_swr_ctrl_data {
  401. struct platform_device *rx_swr_pdev;
  402. };
  403. struct rx_swr_ctrl_platform_data {
  404. void *handle; /* holds codec private data */
  405. int (*read)(void *handle, int reg);
  406. int (*write)(void *handle, int reg, int val);
  407. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  408. int (*clk)(void *handle, bool enable);
  409. int (*core_vote)(void *handle, bool enable);
  410. int (*handle_irq)(void *handle,
  411. irqreturn_t (*swrm_irq_handler)(int irq,
  412. void *data),
  413. void *swrm_handle,
  414. int action);
  415. };
  416. enum {
  417. RX_MACRO_AIF_INVALID = 0,
  418. RX_MACRO_AIF1_PB,
  419. RX_MACRO_AIF2_PB,
  420. RX_MACRO_AIF3_PB,
  421. RX_MACRO_AIF4_PB,
  422. RX_MACRO_AIF_ECHO,
  423. RX_MACRO_AIF5_PB,
  424. RX_MACRO_AIF6_PB,
  425. LPASS_CDC_RX_MACRO_MAX_DAIS,
  426. };
  427. enum {
  428. RX_MACRO_AIF1_CAP = 0,
  429. RX_MACRO_AIF2_CAP,
  430. RX_MACRO_AIF3_CAP,
  431. LPASS_CDC_RX_MACRO_MAX_AIF_CAP_DAIS
  432. };
  433. /*
  434. * @dev: rx macro device pointer
  435. * @comp_enabled: compander enable mixer value set
  436. * @prim_int_users: Users of interpolator
  437. * @rx_mclk_users: RX MCLK users count
  438. * @vi_feed_value: VI sense mask
  439. * @swr_clk_lock: to lock swr master clock operations
  440. * @swr_ctrl_data: SoundWire data structure
  441. * @swr_plat_data: Soundwire platform data
  442. * @lpass_cdc_rx_macro_add_child_devices_work: work for adding child devices
  443. * @rx_swr_gpio_p: used by pinctrl API
  444. * @component: codec handle
  445. */
  446. struct lpass_cdc_rx_macro_priv {
  447. struct device *dev;
  448. int comp_enabled[LPASS_CDC_RX_MACRO_COMP_MAX];
  449. u8 is_pcm_enabled;
  450. /* Main path clock users count */
  451. int main_clk_users[INTERP_MAX];
  452. int rx_port_value[LPASS_CDC_RX_MACRO_PORTS_MAX];
  453. u16 prim_int_users[INTERP_MAX];
  454. int rx_mclk_users;
  455. int swr_clk_users;
  456. bool dapm_mclk_enable;
  457. bool reset_swr;
  458. int clsh_users;
  459. int rx_mclk_cnt;
  460. #ifdef CONFIG_BOLERO_VER_2P6
  461. u8 fir_total_coeff_num[FIR_PATH_MAX];
  462. bool is_fir_coeff_written[FIR_PATH_MAX][GRP_MAX];
  463. u32 fir_coeff_array[FIR_PATH_MAX][GRP_MAX]
  464. [LPASS_CDC_RX_MACRO_FIR_COEFF_MAX];
  465. u32 num_fir_coeff[FIR_PATH_MAX][GRP_MAX];
  466. #endif
  467. bool is_native_on;
  468. bool is_ear_mode_on;
  469. bool is_fir_filter_on;
  470. bool is_fir_capable;
  471. bool dev_up;
  472. bool pre_dev_up;
  473. bool hph_pwr_mode;
  474. bool hph_hd2_mode;
  475. struct mutex mclk_lock;
  476. struct mutex swr_clk_lock;
  477. struct rx_swr_ctrl_data *swr_ctrl_data;
  478. struct rx_swr_ctrl_platform_data swr_plat_data;
  479. struct work_struct lpass_cdc_rx_macro_add_child_devices_work;
  480. struct device_node *rx_swr_gpio_p;
  481. struct snd_soc_component *component;
  482. unsigned long active_ch_mask[LPASS_CDC_RX_MACRO_MAX_DAIS];
  483. unsigned long active_ch_cnt[LPASS_CDC_RX_MACRO_MAX_DAIS];
  484. u16 bit_width[LPASS_CDC_RX_MACRO_MAX_DAIS];
  485. char __iomem *rx_io_base;
  486. char __iomem *rx_mclk_mode_muxsel;
  487. struct lpass_cdc_rx_macro_idle_detect_config idle_det_cfg;
  488. u8 sidetone_coeff_array[IIR_MAX][BAND_MAX]
  489. [LPASS_CDC_RX_MACRO_SIDETONE_IIR_COEFF_MAX * 4];
  490. /* NOT designed to always reflect the actual hardware value */
  491. struct platform_device *pdev_child_devices
  492. [LPASS_CDC_RX_MACRO_CHILD_DEVICES_MAX];
  493. int child_count;
  494. int is_softclip_on;
  495. int is_aux_hpf_on;
  496. int softclip_clk_users;
  497. struct lpass_cdc_rx_macro_bcl_pmic_params bcl_pmic_params;
  498. u16 clk_id;
  499. u16 default_clk_id;
  500. struct clk *hifi_fir_clk;
  501. int8_t rx0_gain_val;
  502. int8_t rx1_gain_val;
  503. int pcm_select_users;
  504. };
  505. static struct snd_soc_dai_driver lpass_cdc_rx_macro_dai[];
  506. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  507. static const char * const rx_int_mix_mux_text[] = {
  508. "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5"
  509. };
  510. static const char * const rx_prim_mix_text[] = {
  511. "ZERO", "DEC0", "DEC1", "IIR0", "IIR1", "RX0", "RX1", "RX2",
  512. "RX3", "RX4", "RX5"
  513. };
  514. static const char * const rx_sidetone_mix_text[] = {
  515. "ZERO", "SRC0", "SRC1", "SRC_SUM"
  516. };
  517. static const char * const iir_inp_mux_text[] = {
  518. "ZERO", "DEC0", "DEC1", "DEC2", "DEC3",
  519. "RX0", "RX1", "RX2", "RX3", "RX4", "RX5"
  520. };
  521. static const char * const rx_int_dem_inp_mux_text[] = {
  522. "NORMAL_DSM_OUT", "CLSH_DSM_OUT",
  523. };
  524. static const char * const rx_int0_1_interp_mux_text[] = {
  525. "ZERO", "RX INT0_1 MIX1",
  526. };
  527. static const char * const rx_int1_1_interp_mux_text[] = {
  528. "ZERO", "RX INT1_1 MIX1",
  529. };
  530. static const char * const rx_int2_1_interp_mux_text[] = {
  531. "ZERO", "RX INT2_1 MIX1",
  532. };
  533. static const char * const rx_int0_2_interp_mux_text[] = {
  534. "ZERO", "RX INT0_2 MUX",
  535. };
  536. static const char * const rx_int1_2_interp_mux_text[] = {
  537. "ZERO", "RX INT1_2 MUX",
  538. };
  539. static const char * const rx_int2_2_interp_mux_text[] = {
  540. "ZERO", "RX INT2_2 MUX",
  541. };
  542. static const char *const lpass_cdc_rx_macro_mux_text[] = {
  543. "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB", "AIF4_PB"
  544. };
  545. static const char *const lpass_cdc_rx_macro_ear_mode_text[] = {"OFF", "ON"};
  546. static const struct soc_enum lpass_cdc_rx_macro_ear_mode_enum =
  547. SOC_ENUM_SINGLE_EXT(2, lpass_cdc_rx_macro_ear_mode_text);
  548. static const char *const lpass_cdc_rx_macro_hph_hd2_mode_text[] = {"OFF", "ON"};
  549. static const struct soc_enum lpass_cdc_rx_macro_hph_hd2_mode_enum =
  550. SOC_ENUM_SINGLE_EXT(2, lpass_cdc_rx_macro_hph_hd2_mode_text);
  551. static const char *const lpass_cdc_rx_macro_hph_pwr_mode_text[] = {"ULP", "LOHIFI"};
  552. static const struct soc_enum lpass_cdc_rx_macro_hph_pwr_mode_enum =
  553. SOC_ENUM_SINGLE_EXT(2, lpass_cdc_rx_macro_hph_pwr_mode_text);
  554. static const char * const lpass_cdc_rx_macro_vbat_bcl_gsm_mode_text[] = {"OFF", "ON"};
  555. static const struct soc_enum lpass_cdc_rx_macro_vbat_bcl_gsm_mode_enum =
  556. SOC_ENUM_SINGLE_EXT(2, lpass_cdc_rx_macro_vbat_bcl_gsm_mode_text);
  557. #ifdef CONFIG_BOLERO_VER_2P6
  558. static const char *const lpass_cdc_rx_macro_fir_filter_text[] = {"OFF", "ON"};
  559. static const struct soc_enum lpass_cdc_rx_macro_fir_filter_enum =
  560. SOC_ENUM_SINGLE_EXT(2, lpass_cdc_rx_macro_fir_filter_text);
  561. #endif
  562. static const struct snd_kcontrol_new rx_int2_1_vbat_mix_switch[] = {
  563. SOC_DAPM_SINGLE("RX AUX VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  564. };
  565. static const char * const hph_idle_detect_text[] = {"OFF", "ON"};
  566. static SOC_ENUM_SINGLE_EXT_DECL(hph_idle_detect_enum, hph_idle_detect_text);
  567. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_2, LPASS_CDC_RX_INP_MUX_RX_INT0_CFG1, 0,
  568. rx_int_mix_mux_text);
  569. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_2, LPASS_CDC_RX_INP_MUX_RX_INT1_CFG1, 0,
  570. rx_int_mix_mux_text);
  571. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_2, LPASS_CDC_RX_INP_MUX_RX_INT2_CFG1, 0,
  572. rx_int_mix_mux_text);
  573. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp0, LPASS_CDC_RX_INP_MUX_RX_INT0_CFG0, 0,
  574. rx_prim_mix_text);
  575. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp1, LPASS_CDC_RX_INP_MUX_RX_INT0_CFG0, 4,
  576. rx_prim_mix_text);
  577. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp2, LPASS_CDC_RX_INP_MUX_RX_INT0_CFG1, 4,
  578. rx_prim_mix_text);
  579. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp0, LPASS_CDC_RX_INP_MUX_RX_INT1_CFG0, 0,
  580. rx_prim_mix_text);
  581. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp1, LPASS_CDC_RX_INP_MUX_RX_INT1_CFG0, 4,
  582. rx_prim_mix_text);
  583. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp2, LPASS_CDC_RX_INP_MUX_RX_INT1_CFG1, 4,
  584. rx_prim_mix_text);
  585. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp0, LPASS_CDC_RX_INP_MUX_RX_INT2_CFG0, 0,
  586. rx_prim_mix_text);
  587. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp1, LPASS_CDC_RX_INP_MUX_RX_INT2_CFG0, 4,
  588. rx_prim_mix_text);
  589. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp2, LPASS_CDC_RX_INP_MUX_RX_INT2_CFG1, 4,
  590. rx_prim_mix_text);
  591. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_mix2_inp, LPASS_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 2,
  592. rx_sidetone_mix_text);
  593. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_mix2_inp, LPASS_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 4,
  594. rx_sidetone_mix_text);
  595. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_mix2_inp, LPASS_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 6,
  596. rx_sidetone_mix_text);
  597. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir0_inp0, LPASS_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG0, 0,
  598. iir_inp_mux_text);
  599. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir0_inp1, LPASS_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG1, 0,
  600. iir_inp_mux_text);
  601. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir0_inp2, LPASS_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG2, 0,
  602. iir_inp_mux_text);
  603. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir0_inp3, LPASS_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG3, 0,
  604. iir_inp_mux_text);
  605. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir1_inp0, LPASS_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG0, 0,
  606. iir_inp_mux_text);
  607. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir1_inp1, LPASS_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG1, 0,
  608. iir_inp_mux_text);
  609. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir1_inp2, LPASS_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG2, 0,
  610. iir_inp_mux_text);
  611. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir1_inp3, LPASS_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG3, 0,
  612. iir_inp_mux_text);
  613. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_1_interp, SND_SOC_NOPM, 0,
  614. rx_int0_1_interp_mux_text);
  615. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_1_interp, SND_SOC_NOPM, 0,
  616. rx_int1_1_interp_mux_text);
  617. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_1_interp, SND_SOC_NOPM, 0,
  618. rx_int2_1_interp_mux_text);
  619. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_2_interp, SND_SOC_NOPM, 0,
  620. rx_int0_2_interp_mux_text);
  621. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_2_interp, SND_SOC_NOPM, 0,
  622. rx_int1_2_interp_mux_text);
  623. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_2_interp, SND_SOC_NOPM, 0,
  624. rx_int2_2_interp_mux_text);
  625. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(rx_int0_dem_inp, LPASS_CDC_RX_RX0_RX_PATH_CFG1, 0,
  626. rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
  627. lpass_cdc_rx_macro_int_dem_inp_mux_put);
  628. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(rx_int1_dem_inp, LPASS_CDC_RX_RX1_RX_PATH_CFG1, 0,
  629. rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
  630. lpass_cdc_rx_macro_int_dem_inp_mux_put);
  631. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(lpass_cdc_rx_macro_rx0, SND_SOC_NOPM, 0, lpass_cdc_rx_macro_mux_text,
  632. lpass_cdc_rx_macro_mux_get, lpass_cdc_rx_macro_mux_put);
  633. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(lpass_cdc_rx_macro_rx1, SND_SOC_NOPM, 0, lpass_cdc_rx_macro_mux_text,
  634. lpass_cdc_rx_macro_mux_get, lpass_cdc_rx_macro_mux_put);
  635. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(lpass_cdc_rx_macro_rx2, SND_SOC_NOPM, 0, lpass_cdc_rx_macro_mux_text,
  636. lpass_cdc_rx_macro_mux_get, lpass_cdc_rx_macro_mux_put);
  637. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(lpass_cdc_rx_macro_rx3, SND_SOC_NOPM, 0, lpass_cdc_rx_macro_mux_text,
  638. lpass_cdc_rx_macro_mux_get, lpass_cdc_rx_macro_mux_put);
  639. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(lpass_cdc_rx_macro_rx4, SND_SOC_NOPM, 0, lpass_cdc_rx_macro_mux_text,
  640. lpass_cdc_rx_macro_mux_get, lpass_cdc_rx_macro_mux_put);
  641. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(lpass_cdc_rx_macro_rx5, SND_SOC_NOPM, 0, lpass_cdc_rx_macro_mux_text,
  642. lpass_cdc_rx_macro_mux_get, lpass_cdc_rx_macro_mux_put);
  643. static const char * const rx_echo_mux_text[] = {
  644. "ZERO", "RX_MIX0", "RX_MIX1", "RX_MIX2"
  645. };
  646. static const struct soc_enum rx_mix_tx2_mux_enum =
  647. SOC_ENUM_SINGLE(LPASS_CDC_RX_INP_MUX_RX_MIX_CFG5, 0, 4,
  648. rx_echo_mux_text);
  649. static const struct snd_kcontrol_new rx_mix_tx2_mux =
  650. SOC_DAPM_ENUM("RX MIX TX2_MUX Mux", rx_mix_tx2_mux_enum);
  651. static const struct soc_enum rx_mix_tx1_mux_enum =
  652. SOC_ENUM_SINGLE(LPASS_CDC_RX_INP_MUX_RX_MIX_CFG4, 0, 4,
  653. rx_echo_mux_text);
  654. static const struct snd_kcontrol_new rx_mix_tx1_mux =
  655. SOC_DAPM_ENUM("RX MIX TX1_MUX Mux", rx_mix_tx1_mux_enum);
  656. static const struct soc_enum rx_mix_tx0_mux_enum =
  657. SOC_ENUM_SINGLE(LPASS_CDC_RX_INP_MUX_RX_MIX_CFG4, 4, 4,
  658. rx_echo_mux_text);
  659. static const struct snd_kcontrol_new rx_mix_tx0_mux =
  660. SOC_DAPM_ENUM("RX MIX TX0_MUX Mux", rx_mix_tx0_mux_enum);
  661. static struct snd_soc_dai_ops lpass_cdc_rx_macro_dai_ops = {
  662. .hw_params = lpass_cdc_rx_macro_hw_params,
  663. .get_channel_map = lpass_cdc_rx_macro_get_channel_map,
  664. };
  665. static struct snd_soc_dai_driver lpass_cdc_rx_macro_dai[] = {
  666. {
  667. .name = "rx_macro_rx1",
  668. .id = RX_MACRO_AIF1_PB,
  669. .playback = {
  670. .stream_name = "RX_MACRO_AIF1 Playback",
  671. .rates = LPASS_CDC_RX_MACRO_RATES | LPASS_CDC_RX_MACRO_FRAC_RATES,
  672. .formats = LPASS_CDC_RX_MACRO_FORMATS,
  673. .rate_max = 384000,
  674. .rate_min = 8000,
  675. .channels_min = 1,
  676. .channels_max = 2,
  677. },
  678. .ops = &lpass_cdc_rx_macro_dai_ops,
  679. },
  680. {
  681. .name = "rx_macro_rx2",
  682. .id = RX_MACRO_AIF2_PB,
  683. .playback = {
  684. .stream_name = "RX_MACRO_AIF2 Playback",
  685. .rates = LPASS_CDC_RX_MACRO_RATES | LPASS_CDC_RX_MACRO_FRAC_RATES,
  686. .formats = LPASS_CDC_RX_MACRO_FORMATS,
  687. .rate_max = 384000,
  688. .rate_min = 8000,
  689. .channels_min = 1,
  690. .channels_max = 2,
  691. },
  692. .ops = &lpass_cdc_rx_macro_dai_ops,
  693. },
  694. {
  695. .name = "rx_macro_rx3",
  696. .id = RX_MACRO_AIF3_PB,
  697. .playback = {
  698. .stream_name = "RX_MACRO_AIF3 Playback",
  699. .rates = LPASS_CDC_RX_MACRO_RATES | LPASS_CDC_RX_MACRO_FRAC_RATES,
  700. .formats = LPASS_CDC_RX_MACRO_FORMATS,
  701. .rate_max = 384000,
  702. .rate_min = 8000,
  703. .channels_min = 1,
  704. .channels_max = 2,
  705. },
  706. .ops = &lpass_cdc_rx_macro_dai_ops,
  707. },
  708. {
  709. .name = "rx_macro_rx4",
  710. .id = RX_MACRO_AIF4_PB,
  711. .playback = {
  712. .stream_name = "RX_MACRO_AIF4 Playback",
  713. .rates = LPASS_CDC_RX_MACRO_RATES | LPASS_CDC_RX_MACRO_FRAC_RATES,
  714. .formats = LPASS_CDC_RX_MACRO_FORMATS,
  715. .rate_max = 384000,
  716. .rate_min = 8000,
  717. .channels_min = 1,
  718. .channels_max = 2,
  719. },
  720. .ops = &lpass_cdc_rx_macro_dai_ops,
  721. },
  722. {
  723. .name = "rx_macro_echo",
  724. .id = RX_MACRO_AIF_ECHO,
  725. .capture = {
  726. .stream_name = "RX_AIF_ECHO Capture",
  727. .rates = LPASS_CDC_RX_MACRO_ECHO_RATES,
  728. .formats = LPASS_CDC_RX_MACRO_ECHO_FORMATS,
  729. .rate_max = 48000,
  730. .rate_min = 8000,
  731. .channels_min = 1,
  732. .channels_max = 3,
  733. },
  734. .ops = &lpass_cdc_rx_macro_dai_ops,
  735. },
  736. {
  737. .name = "rx_macro_rx5",
  738. .id = RX_MACRO_AIF5_PB,
  739. .playback = {
  740. .stream_name = "RX_MACRO_AIF5 Playback",
  741. .rates = LPASS_CDC_RX_MACRO_RATES | LPASS_CDC_RX_MACRO_FRAC_RATES,
  742. .formats = LPASS_CDC_RX_MACRO_FORMATS,
  743. .rate_max = 384000,
  744. .rate_min = 8000,
  745. .channels_min = 1,
  746. .channels_max = 4,
  747. },
  748. .ops = &lpass_cdc_rx_macro_dai_ops,
  749. },
  750. {
  751. .name = "rx_macro_rx6",
  752. .id = RX_MACRO_AIF6_PB,
  753. .playback = {
  754. .stream_name = "RX_MACRO_AIF6 Playback",
  755. .rates = LPASS_CDC_RX_MACRO_RATES | LPASS_CDC_RX_MACRO_FRAC_RATES,
  756. .formats = LPASS_CDC_RX_MACRO_FORMATS,
  757. .rate_max = 384000,
  758. .rate_min = 8000,
  759. .channels_min = 1,
  760. .channels_max = 4,
  761. },
  762. .ops = &lpass_cdc_rx_macro_dai_ops,
  763. },
  764. };
  765. static int get_impedance_index(int imped)
  766. {
  767. int i = 0;
  768. if (imped < imped_index[i].imped_val) {
  769. pr_debug("%s, detected impedance is less than %d Ohm\n",
  770. __func__, imped_index[i].imped_val);
  771. i = 0;
  772. goto ret;
  773. }
  774. if (imped >= imped_index[ARRAY_SIZE(imped_index) - 1].imped_val) {
  775. pr_debug("%s, detected impedance is greater than %d Ohm\n",
  776. __func__,
  777. imped_index[ARRAY_SIZE(imped_index) - 1].imped_val);
  778. i = ARRAY_SIZE(imped_index) - 1;
  779. goto ret;
  780. }
  781. for (i = 0; i < ARRAY_SIZE(imped_index) - 1; i++) {
  782. if (imped >= imped_index[i].imped_val &&
  783. imped < imped_index[i + 1].imped_val)
  784. break;
  785. }
  786. ret:
  787. pr_debug("%s: selected impedance index = %d\n",
  788. __func__, imped_index[i].index);
  789. return imped_index[i].index;
  790. }
  791. /*
  792. * lpass_cdc_rx_macro_wcd_clsh_imped_config -
  793. * This function updates HPHL and HPHR gain settings
  794. * according to the impedance value.
  795. *
  796. * @component: codec pointer handle
  797. * @imped: impedance value of HPHL/R
  798. * @reset: bool variable to reset registers when teardown
  799. */
  800. static void lpass_cdc_rx_macro_wcd_clsh_imped_config(struct snd_soc_component *component,
  801. int imped, bool reset)
  802. {
  803. int i;
  804. int index = 0;
  805. int table_size;
  806. static const struct lpass_cdc_rx_macro_reg_mask_val
  807. (*imped_table_ptr)[MAX_IMPED_PARAMS];
  808. table_size = ARRAY_SIZE(imped_table);
  809. imped_table_ptr = imped_table;
  810. /* reset = 1, which means request is to reset the register values */
  811. if (reset) {
  812. for (i = 0; i < MAX_IMPED_PARAMS; i++)
  813. snd_soc_component_update_bits(component,
  814. imped_table_ptr[index][i].reg,
  815. imped_table_ptr[index][i].mask, 0);
  816. return;
  817. }
  818. index = get_impedance_index(imped);
  819. if (index >= (ARRAY_SIZE(imped_index) - 1)) {
  820. pr_debug("%s, impedance not in range = %d\n", __func__, imped);
  821. return;
  822. }
  823. if (index >= table_size) {
  824. pr_debug("%s, impedance index not in range = %d\n", __func__,
  825. index);
  826. return;
  827. }
  828. for (i = 0; i < MAX_IMPED_PARAMS; i++)
  829. snd_soc_component_update_bits(component,
  830. imped_table_ptr[index][i].reg,
  831. imped_table_ptr[index][i].mask,
  832. imped_table_ptr[index][i].val);
  833. }
  834. static bool lpass_cdc_rx_macro_get_data(struct snd_soc_component *component,
  835. struct device **rx_dev,
  836. struct lpass_cdc_rx_macro_priv **rx_priv,
  837. const char *func_name)
  838. {
  839. *rx_dev = lpass_cdc_get_device_ptr(component->dev, RX_MACRO);
  840. if (!(*rx_dev)) {
  841. dev_err_ratelimited(component->dev,
  842. "%s: null device for macro!\n", func_name);
  843. return false;
  844. }
  845. *rx_priv = dev_get_drvdata((*rx_dev));
  846. if (!(*rx_priv)) {
  847. dev_err_ratelimited(component->dev,
  848. "%s: priv is null for macro!\n", func_name);
  849. return false;
  850. }
  851. if (!(*rx_priv)->component) {
  852. dev_err_ratelimited(component->dev,
  853. "%s: rx_priv component is not initialized!\n", func_name);
  854. return false;
  855. }
  856. return true;
  857. }
  858. static int lpass_cdc_rx_macro_set_port_map(struct snd_soc_component *component,
  859. u32 usecase, u32 size, void *data)
  860. {
  861. struct device *rx_dev = NULL;
  862. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  863. struct swrm_port_config port_cfg;
  864. int ret = 0;
  865. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  866. return -EINVAL;
  867. memset(&port_cfg, 0, sizeof(port_cfg));
  868. port_cfg.uc = usecase;
  869. port_cfg.size = size;
  870. port_cfg.params = data;
  871. if (rx_priv->swr_ctrl_data)
  872. ret = swrm_wcd_notify(
  873. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  874. SWR_SET_PORT_MAP, &port_cfg);
  875. return ret;
  876. }
  877. static int lpass_cdc_rx_macro_int_dem_inp_mux_put(struct snd_kcontrol *kcontrol,
  878. struct snd_ctl_elem_value *ucontrol)
  879. {
  880. struct snd_soc_dapm_widget *widget =
  881. snd_soc_dapm_kcontrol_widget(kcontrol);
  882. struct snd_soc_component *component =
  883. snd_soc_dapm_to_component(widget->dapm);
  884. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  885. unsigned int val = 0;
  886. unsigned short look_ahead_dly_reg =
  887. LPASS_CDC_RX_RX0_RX_PATH_CFG0;
  888. val = ucontrol->value.enumerated.item[0];
  889. if (val >= e->items)
  890. return -EINVAL;
  891. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  892. widget->name, val);
  893. if (e->reg == LPASS_CDC_RX_RX0_RX_PATH_CFG1)
  894. look_ahead_dly_reg = LPASS_CDC_RX_RX0_RX_PATH_CFG0;
  895. else if (e->reg == LPASS_CDC_RX_RX1_RX_PATH_CFG1)
  896. look_ahead_dly_reg = LPASS_CDC_RX_RX1_RX_PATH_CFG0;
  897. /* Set Look Ahead Delay */
  898. snd_soc_component_update_bits(component, look_ahead_dly_reg,
  899. 0x08, (val ? 0x08 : 0x00));
  900. /* Set DEM INP Select */
  901. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  902. }
  903. static int lpass_cdc_rx_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  904. u8 rate_reg_val,
  905. u32 sample_rate)
  906. {
  907. u8 int_1_mix1_inp = 0;
  908. u32 j = 0, port = 0;
  909. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  910. u16 int_fs_reg = 0;
  911. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  912. u8 inp0_sel = 0, inp1_sel = 0, inp2_sel = 0;
  913. struct snd_soc_component *component = dai->component;
  914. struct device *rx_dev = NULL;
  915. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  916. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  917. return -EINVAL;
  918. for_each_set_bit(port, &rx_priv->active_ch_mask[dai->id],
  919. LPASS_CDC_RX_MACRO_PORTS_MAX) {
  920. int_1_mix1_inp = port;
  921. if ((int_1_mix1_inp < LPASS_CDC_RX_MACRO_RX0) ||
  922. (int_1_mix1_inp > LPASS_CDC_RX_MACRO_PORTS_MAX)) {
  923. pr_err_ratelimited("%s: Invalid RX port, Dai ID is %d\n",
  924. __func__, dai->id);
  925. return -EINVAL;
  926. }
  927. int_mux_cfg0 = LPASS_CDC_RX_INP_MUX_RX_INT0_CFG0;
  928. /*
  929. * Loop through all interpolator MUX inputs and find out
  930. * to which interpolator input, the rx port
  931. * is connected
  932. */
  933. for (j = 0; j < INTERP_MAX; j++) {
  934. int_mux_cfg1 = int_mux_cfg0 + 4;
  935. int_mux_cfg0_val = snd_soc_component_read(
  936. component, int_mux_cfg0);
  937. int_mux_cfg1_val = snd_soc_component_read(
  938. component, int_mux_cfg1);
  939. inp0_sel = int_mux_cfg0_val & 0x0F;
  940. inp1_sel = (int_mux_cfg0_val >> 4) & 0x0F;
  941. inp2_sel = (int_mux_cfg1_val >> 4) & 0x0F;
  942. if ((inp0_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  943. (inp1_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  944. (inp2_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0)) {
  945. int_fs_reg = LPASS_CDC_RX_RX0_RX_PATH_CTL +
  946. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET * j;
  947. pr_debug("%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  948. __func__, dai->id, j);
  949. pr_debug("%s: set INT%u_1 sample rate to %u\n",
  950. __func__, j, sample_rate);
  951. /* sample_rate is in Hz */
  952. snd_soc_component_update_bits(component,
  953. int_fs_reg,
  954. 0x0F, rate_reg_val);
  955. }
  956. int_mux_cfg0 += 8;
  957. }
  958. }
  959. return 0;
  960. }
  961. static int lpass_cdc_rx_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  962. u8 rate_reg_val,
  963. u32 sample_rate)
  964. {
  965. u8 int_2_inp = 0;
  966. u32 j = 0, port = 0;
  967. u16 int_mux_cfg1 = 0, int_fs_reg = 0;
  968. u8 int_mux_cfg1_val = 0;
  969. struct snd_soc_component *component = dai->component;
  970. struct device *rx_dev = NULL;
  971. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  972. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  973. return -EINVAL;
  974. for_each_set_bit(port, &rx_priv->active_ch_mask[dai->id],
  975. LPASS_CDC_RX_MACRO_PORTS_MAX) {
  976. int_2_inp = port;
  977. if ((int_2_inp < LPASS_CDC_RX_MACRO_RX0) ||
  978. (int_2_inp > LPASS_CDC_RX_MACRO_PORTS_MAX)) {
  979. pr_err_ratelimited("%s: Invalid RX port, Dai ID is %d\n",
  980. __func__, dai->id);
  981. return -EINVAL;
  982. }
  983. int_mux_cfg1 = LPASS_CDC_RX_INP_MUX_RX_INT0_CFG1;
  984. for (j = 0; j < INTERP_MAX; j++) {
  985. int_mux_cfg1_val = snd_soc_component_read(
  986. component, int_mux_cfg1) &
  987. 0x0F;
  988. if (int_mux_cfg1_val == int_2_inp +
  989. INTn_2_INP_SEL_RX0) {
  990. int_fs_reg = LPASS_CDC_RX_RX0_RX_PATH_MIX_CTL +
  991. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET * j;
  992. pr_debug("%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  993. __func__, dai->id, j);
  994. pr_debug("%s: set INT%u_2 sample rate to %u\n",
  995. __func__, j, sample_rate);
  996. snd_soc_component_update_bits(
  997. component, int_fs_reg,
  998. 0x0F, rate_reg_val);
  999. }
  1000. int_mux_cfg1 += 8;
  1001. }
  1002. }
  1003. return 0;
  1004. }
  1005. static bool lpass_cdc_rx_macro_is_fractional_sample_rate(u32 sample_rate)
  1006. {
  1007. switch (sample_rate) {
  1008. case SAMPLING_RATE_44P1KHZ:
  1009. case SAMPLING_RATE_88P2KHZ:
  1010. case SAMPLING_RATE_176P4KHZ:
  1011. case SAMPLING_RATE_352P8KHZ:
  1012. return true;
  1013. default:
  1014. return false;
  1015. }
  1016. return false;
  1017. }
  1018. static int lpass_cdc_rx_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  1019. u32 sample_rate)
  1020. {
  1021. struct snd_soc_component *component = dai->component;
  1022. int rate_val = 0;
  1023. int i = 0, ret = 0;
  1024. struct device *rx_dev = NULL;
  1025. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1026. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1027. return -EINVAL;
  1028. for (i = 0; i < ARRAY_SIZE(sr_val_tbl); i++) {
  1029. if (sample_rate == sr_val_tbl[i].sample_rate) {
  1030. rate_val = sr_val_tbl[i].rate_val;
  1031. if (lpass_cdc_rx_macro_is_fractional_sample_rate(sample_rate))
  1032. rx_priv->is_native_on = true;
  1033. else
  1034. rx_priv->is_native_on = false;
  1035. break;
  1036. }
  1037. }
  1038. if ((i == ARRAY_SIZE(sr_val_tbl)) || (rate_val < 0)) {
  1039. dev_err(component->dev, "%s: Unsupported sample rate: %d\n",
  1040. __func__, sample_rate);
  1041. return -EINVAL;
  1042. }
  1043. ret = lpass_cdc_rx_macro_set_prim_interpolator_rate(dai, (u8)rate_val, sample_rate);
  1044. if (ret)
  1045. return ret;
  1046. ret = lpass_cdc_rx_macro_set_mix_interpolator_rate(dai, (u8)rate_val, sample_rate);
  1047. if (ret)
  1048. return ret;
  1049. return ret;
  1050. }
  1051. static int lpass_cdc_rx_macro_hw_params(struct snd_pcm_substream *substream,
  1052. struct snd_pcm_hw_params *params,
  1053. struct snd_soc_dai *dai)
  1054. {
  1055. struct snd_soc_component *component = dai->component;
  1056. int ret = 0;
  1057. struct device *rx_dev = NULL;
  1058. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1059. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1060. return -EINVAL;
  1061. dev_dbg(component->dev,
  1062. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  1063. dai->name, dai->id, params_rate(params),
  1064. params_channels(params));
  1065. switch (substream->stream) {
  1066. case SNDRV_PCM_STREAM_PLAYBACK:
  1067. ret = lpass_cdc_rx_macro_set_interpolator_rate(dai, params_rate(params));
  1068. if (ret) {
  1069. pr_err_ratelimited("%s: cannot set sample rate: %u\n",
  1070. __func__, params_rate(params));
  1071. return ret;
  1072. }
  1073. rx_priv->bit_width[dai->id] = params_width(params);
  1074. break;
  1075. case SNDRV_PCM_STREAM_CAPTURE:
  1076. default:
  1077. break;
  1078. }
  1079. return 0;
  1080. }
  1081. static int lpass_cdc_rx_macro_get_channel_map(struct snd_soc_dai *dai,
  1082. unsigned int *tx_num, unsigned int *tx_slot,
  1083. unsigned int *rx_num, unsigned int *rx_slot)
  1084. {
  1085. struct snd_soc_component *component = dai->component;
  1086. struct device *rx_dev = NULL;
  1087. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1088. unsigned int temp = 0, ch_mask = 0;
  1089. u16 val = 0, mask = 0, cnt = 0, i = 0;
  1090. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1091. return -EINVAL;
  1092. switch (dai->id) {
  1093. case RX_MACRO_AIF1_PB:
  1094. case RX_MACRO_AIF2_PB:
  1095. case RX_MACRO_AIF3_PB:
  1096. case RX_MACRO_AIF4_PB:
  1097. for_each_set_bit(temp, &rx_priv->active_ch_mask[dai->id],
  1098. LPASS_CDC_RX_MACRO_PORTS_MAX) {
  1099. ch_mask |= (1 << temp);
  1100. if (++i == LPASS_CDC_RX_MACRO_MAX_DMA_CH_PER_PORT)
  1101. break;
  1102. }
  1103. /*
  1104. * CDC_DMA_RX_0 port drives RX0/RX1 -- ch_mask 0x1/0x2/0x3
  1105. * CDC_DMA_RX_1 port drives RX2/RX3 -- ch_mask 0x1/0x2/0x3
  1106. * CDC_DMA_RX_2 port drives RX4 -- ch_mask 0x1
  1107. * CDC_DMA_RX_3 port drives RX5 -- ch_mask 0x1
  1108. * AIFn can pair to any CDC_DMA_RX_n port.
  1109. * In general, below convention is used::
  1110. * CDC_DMA_RX_0(AIF1)/CDC_DMA_RX_1(AIF2)/
  1111. * CDC_DMA_RX_2(AIF3)/CDC_DMA_RX_3(AIF4)
  1112. * Above is reflected in machine driver BE dailink
  1113. */
  1114. if (ch_mask & 0x0C)
  1115. ch_mask = ch_mask >> 2;
  1116. if ((ch_mask & 0x10) || (ch_mask & 0x20))
  1117. ch_mask = 0x1;
  1118. *rx_slot = ch_mask;
  1119. *rx_num = rx_priv->active_ch_cnt[dai->id];
  1120. dev_dbg(rx_priv->dev,
  1121. "%s: dai->id:%d, ch_mask:0x%x, active_ch_cnt:%d active_mask: 0x%x\n",
  1122. __func__, dai->id, *rx_slot, *rx_num, rx_priv->active_ch_mask[dai->id]);
  1123. break;
  1124. case RX_MACRO_AIF5_PB:
  1125. *rx_slot = 0x1;
  1126. *rx_num = 0x01;
  1127. dev_dbg(rx_priv->dev,
  1128. "%s: dai->id:%d, ch_mask:0x%x, active_ch_cnt:%d\n",
  1129. __func__, dai->id, *rx_slot, *rx_num);
  1130. break;
  1131. case RX_MACRO_AIF6_PB:
  1132. *rx_slot = 0x1;
  1133. *rx_num = 0x01;
  1134. dev_dbg(rx_priv->dev,
  1135. "%s: dai->id:%d, ch_mask:0x%x, active_ch_cnt:%d\n",
  1136. __func__, dai->id, *rx_slot, *rx_num);
  1137. break;
  1138. case RX_MACRO_AIF_ECHO:
  1139. val = snd_soc_component_read(component,
  1140. LPASS_CDC_RX_INP_MUX_RX_MIX_CFG4);
  1141. if (val & LPASS_CDC_RX_MACRO_EC_MIX_TX0_MASK) {
  1142. mask |= 0x1;
  1143. cnt++;
  1144. }
  1145. if (val & LPASS_CDC_RX_MACRO_EC_MIX_TX1_MASK) {
  1146. mask |= 0x2;
  1147. cnt++;
  1148. }
  1149. val = snd_soc_component_read(component,
  1150. LPASS_CDC_RX_INP_MUX_RX_MIX_CFG5);
  1151. if (val & LPASS_CDC_RX_MACRO_EC_MIX_TX2_MASK) {
  1152. mask |= 0x4;
  1153. cnt++;
  1154. }
  1155. *tx_slot = mask;
  1156. *tx_num = cnt;
  1157. break;
  1158. default:
  1159. dev_err_ratelimited(rx_dev, "%s: Invalid AIF\n", __func__);
  1160. break;
  1161. }
  1162. return 0;
  1163. }
  1164. static int lpass_cdc_rx_macro_mclk_enable(
  1165. struct lpass_cdc_rx_macro_priv *rx_priv,
  1166. bool mclk_enable, bool dapm)
  1167. {
  1168. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  1169. int ret = 0;
  1170. if (regmap == NULL) {
  1171. dev_err_ratelimited(rx_priv->dev, "%s: regmap is NULL\n", __func__);
  1172. return -EINVAL;
  1173. }
  1174. dev_dbg(rx_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  1175. __func__, mclk_enable, dapm, rx_priv->rx_mclk_users);
  1176. mutex_lock(&rx_priv->mclk_lock);
  1177. if (mclk_enable) {
  1178. if (rx_priv->rx_mclk_users == 0) {
  1179. if (rx_priv->is_native_on)
  1180. rx_priv->clk_id = RX_CORE_CLK;
  1181. ret = lpass_cdc_rx_macro_core_vote(rx_priv, true);
  1182. if (ret < 0) {
  1183. dev_err_ratelimited(rx_priv->dev,
  1184. "%s: rx request core vote failed\n",
  1185. __func__);
  1186. goto exit;
  1187. }
  1188. ret = lpass_cdc_clk_rsc_request_clock(rx_priv->dev,
  1189. rx_priv->default_clk_id,
  1190. rx_priv->clk_id,
  1191. true);
  1192. lpass_cdc_rx_macro_core_vote(rx_priv, false);
  1193. if (ret < 0) {
  1194. dev_err_ratelimited(rx_priv->dev,
  1195. "%s: rx request clock enable failed\n",
  1196. __func__);
  1197. goto exit;
  1198. }
  1199. lpass_cdc_clk_rsc_fs_gen_request(rx_priv->dev,
  1200. true);
  1201. regcache_mark_dirty(regmap);
  1202. regcache_sync_region(regmap,
  1203. RX_START_OFFSET,
  1204. RX_MAX_OFFSET);
  1205. regmap_update_bits(regmap,
  1206. LPASS_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  1207. 0x01, 0x01);
  1208. regmap_update_bits(regmap,
  1209. LPASS_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  1210. 0x02, 0x02);
  1211. regmap_update_bits(regmap,
  1212. LPASS_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1213. 0x02, 0x00);
  1214. regmap_update_bits(regmap,
  1215. LPASS_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1216. 0x01, 0x01);
  1217. }
  1218. rx_priv->rx_mclk_users++;
  1219. } else {
  1220. if (rx_priv->rx_mclk_users <= 0) {
  1221. dev_err_ratelimited(rx_priv->dev, "%s: clock already disabled\n",
  1222. __func__);
  1223. rx_priv->rx_mclk_users = 0;
  1224. goto exit;
  1225. }
  1226. rx_priv->rx_mclk_users--;
  1227. if (rx_priv->rx_mclk_users == 0) {
  1228. regmap_update_bits(regmap,
  1229. LPASS_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1230. 0x01, 0x00);
  1231. regmap_update_bits(regmap,
  1232. LPASS_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1233. 0x02, 0x02);
  1234. regmap_update_bits(regmap,
  1235. LPASS_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  1236. 0x02, 0x00);
  1237. regmap_update_bits(regmap,
  1238. LPASS_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  1239. 0x01, 0x00);
  1240. lpass_cdc_clk_rsc_fs_gen_request(rx_priv->dev,
  1241. false);
  1242. ret = lpass_cdc_rx_macro_core_vote(rx_priv, true);
  1243. if (ret < 0) {
  1244. dev_err_ratelimited(rx_priv->dev,
  1245. "%s: rx request core vote failed\n",
  1246. __func__);
  1247. }
  1248. lpass_cdc_clk_rsc_request_clock(rx_priv->dev,
  1249. rx_priv->default_clk_id,
  1250. rx_priv->clk_id,
  1251. false);
  1252. if (!ret)
  1253. lpass_cdc_rx_macro_core_vote(rx_priv, false);
  1254. rx_priv->clk_id = rx_priv->default_clk_id;
  1255. }
  1256. }
  1257. exit:
  1258. mutex_unlock(&rx_priv->mclk_lock);
  1259. return ret;
  1260. }
  1261. static int lpass_cdc_rx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  1262. struct snd_kcontrol *kcontrol, int event)
  1263. {
  1264. struct snd_soc_component *component =
  1265. snd_soc_dapm_to_component(w->dapm);
  1266. int ret = 0;
  1267. struct device *rx_dev = NULL;
  1268. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1269. int mclk_freq = MCLK_FREQ;
  1270. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1271. return -EINVAL;
  1272. dev_dbg(rx_dev, "%s: event = %d\n", __func__, event);
  1273. switch (event) {
  1274. case SND_SOC_DAPM_PRE_PMU:
  1275. if (rx_priv->is_native_on)
  1276. mclk_freq = MCLK_FREQ_NATIVE;
  1277. if (rx_priv->swr_ctrl_data)
  1278. swrm_wcd_notify(
  1279. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1280. SWR_CLK_FREQ, &mclk_freq);
  1281. ret = lpass_cdc_rx_macro_mclk_enable(rx_priv, 1, true);
  1282. if (ret)
  1283. rx_priv->dapm_mclk_enable = false;
  1284. else
  1285. rx_priv->dapm_mclk_enable = true;
  1286. break;
  1287. case SND_SOC_DAPM_POST_PMD:
  1288. if (rx_priv->dapm_mclk_enable)
  1289. ret = lpass_cdc_rx_macro_mclk_enable(rx_priv, 0, true);
  1290. break;
  1291. default:
  1292. dev_err_ratelimited(rx_priv->dev,
  1293. "%s: invalid DAPM event %d\n", __func__, event);
  1294. ret = -EINVAL;
  1295. }
  1296. return ret;
  1297. }
  1298. static int lpass_cdc_rx_macro_event_handler(struct snd_soc_component *component,
  1299. u16 event, u32 data)
  1300. {
  1301. u16 reg = 0, reg_mix = 0, rx_idx = 0, mute = 0x0, val = 0;
  1302. struct device *rx_dev = NULL;
  1303. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1304. int ret = 0;
  1305. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1306. return -EINVAL;
  1307. switch (event) {
  1308. case LPASS_CDC_MACRO_EVT_RX_MUTE:
  1309. rx_idx = data >> 0x10;
  1310. mute = data & 0xffff;
  1311. val = mute ? 0x10 : 0x00;
  1312. reg = LPASS_CDC_RX_RX0_RX_PATH_CTL + (rx_idx *
  1313. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1314. reg_mix = LPASS_CDC_RX_RX0_RX_PATH_MIX_CTL + (rx_idx *
  1315. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1316. snd_soc_component_update_bits(component, reg,
  1317. 0x10, val);
  1318. snd_soc_component_update_bits(component, reg_mix,
  1319. 0x10, val);
  1320. break;
  1321. case LPASS_CDC_MACRO_EVT_RX_COMPANDER_SOFT_RST:
  1322. rx_idx = data >> 0x10;
  1323. if (rx_idx == INTERP_AUX)
  1324. goto done;
  1325. reg = LPASS_CDC_RX_COMPANDER0_CTL0 +
  1326. (rx_idx * LPASS_CDC_RX_MACRO_COMP_OFFSET);
  1327. snd_soc_component_write(component, reg,
  1328. snd_soc_component_read(component, reg));
  1329. break;
  1330. case LPASS_CDC_MACRO_EVT_IMPED_TRUE:
  1331. lpass_cdc_rx_macro_wcd_clsh_imped_config(component, data, true);
  1332. break;
  1333. case LPASS_CDC_MACRO_EVT_IMPED_FALSE:
  1334. lpass_cdc_rx_macro_wcd_clsh_imped_config(component, data, false);
  1335. break;
  1336. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  1337. rx_priv->pre_dev_up = false;
  1338. rx_priv->dev_up = false;
  1339. if (rx_priv->swr_ctrl_data) {
  1340. swrm_wcd_notify(
  1341. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1342. SWR_DEVICE_SSR_DOWN, NULL);
  1343. }
  1344. if ((!pm_runtime_enabled(rx_dev) ||
  1345. !pm_runtime_suspended(rx_dev))) {
  1346. ret = lpass_cdc_runtime_suspend(rx_dev);
  1347. if (!ret) {
  1348. pm_runtime_disable(rx_dev);
  1349. pm_runtime_set_suspended(rx_dev);
  1350. pm_runtime_enable(rx_dev);
  1351. }
  1352. }
  1353. break;
  1354. case LPASS_CDC_MACRO_EVT_PRE_SSR_UP:
  1355. rx_priv->pre_dev_up = true;
  1356. ret = lpass_cdc_rx_macro_core_vote(rx_priv, true);
  1357. if (ret < 0) {
  1358. dev_err_ratelimited(rx_priv->dev,
  1359. "%s: rx request core vote failed\n",
  1360. __func__);
  1361. break;
  1362. }
  1363. /* enable&disable RX_CORE_CLK to reset GFMUX reg */
  1364. ret = lpass_cdc_clk_rsc_request_clock(rx_priv->dev,
  1365. rx_priv->default_clk_id,
  1366. RX_CORE_CLK, true);
  1367. if (ret < 0)
  1368. dev_err_ratelimited(rx_priv->dev,
  1369. "%s, failed to enable clk, ret:%d\n",
  1370. __func__, ret);
  1371. else
  1372. lpass_cdc_clk_rsc_request_clock(rx_priv->dev,
  1373. rx_priv->default_clk_id,
  1374. RX_CORE_CLK, false);
  1375. lpass_cdc_rx_macro_core_vote(rx_priv, false);
  1376. break;
  1377. case LPASS_CDC_MACRO_EVT_SSR_UP:
  1378. rx_priv->dev_up = true;
  1379. /* reset swr after ssr/pdr */
  1380. rx_priv->reset_swr = true;
  1381. if (rx_priv->swr_ctrl_data)
  1382. swrm_wcd_notify(
  1383. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1384. SWR_DEVICE_SSR_UP, NULL);
  1385. break;
  1386. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  1387. lpass_cdc_rsc_clk_reset(rx_dev, RX_CORE_CLK);
  1388. lpass_cdc_rsc_clk_reset(rx_dev, RX_TX_CORE_CLK);
  1389. break;
  1390. case LPASS_CDC_MACRO_EVT_RX_PA_GAIN_UPDATE:
  1391. rx_priv->rx0_gain_val = snd_soc_component_read(component,
  1392. LPASS_CDC_RX_RX0_RX_VOL_CTL);
  1393. rx_priv->rx1_gain_val = snd_soc_component_read(component,
  1394. LPASS_CDC_RX_RX1_RX_VOL_CTL);
  1395. if (data) {
  1396. /* Reduce gain by half only if its greater than -6DB */
  1397. if ((rx_priv->rx0_gain_val >= LPASS_CDC_RX_MACRO_GAIN_VAL_UNITY)
  1398. && (rx_priv->rx0_gain_val <= LPASS_CDC_RX_MACRO_GAIN_MAX_VAL))
  1399. snd_soc_component_update_bits(component,
  1400. LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xFF,
  1401. (rx_priv->rx0_gain_val -
  1402. LPASS_CDC_RX_MACRO_MOD_GAIN));
  1403. if ((rx_priv->rx1_gain_val >= LPASS_CDC_RX_MACRO_GAIN_VAL_UNITY)
  1404. && (rx_priv->rx1_gain_val <= LPASS_CDC_RX_MACRO_GAIN_MAX_VAL))
  1405. snd_soc_component_update_bits(component,
  1406. LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xFF,
  1407. (rx_priv->rx1_gain_val -
  1408. LPASS_CDC_RX_MACRO_MOD_GAIN));
  1409. }
  1410. else {
  1411. /* Reset gain value to default */
  1412. if ((rx_priv->rx0_gain_val >=
  1413. (LPASS_CDC_RX_MACRO_GAIN_VAL_UNITY - LPASS_CDC_RX_MACRO_MOD_GAIN)) &&
  1414. (rx_priv->rx0_gain_val <= (LPASS_CDC_RX_MACRO_GAIN_MAX_VAL -
  1415. LPASS_CDC_RX_MACRO_MOD_GAIN)))
  1416. snd_soc_component_update_bits(component,
  1417. LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xFF,
  1418. (rx_priv->rx0_gain_val +
  1419. LPASS_CDC_RX_MACRO_MOD_GAIN));
  1420. if ((rx_priv->rx1_gain_val >=
  1421. (LPASS_CDC_RX_MACRO_GAIN_VAL_UNITY - LPASS_CDC_RX_MACRO_MOD_GAIN)) &&
  1422. (rx_priv->rx1_gain_val <= (LPASS_CDC_RX_MACRO_GAIN_MAX_VAL -
  1423. LPASS_CDC_RX_MACRO_MOD_GAIN)))
  1424. snd_soc_component_update_bits(component,
  1425. LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xFF,
  1426. (rx_priv->rx1_gain_val +
  1427. LPASS_CDC_RX_MACRO_MOD_GAIN));
  1428. }
  1429. break;
  1430. case LPASS_CDC_MACRO_EVT_HPHL_HD2_ENABLE:
  1431. /* Enable hd2 config for hphl*/
  1432. snd_soc_component_update_bits(component,
  1433. LPASS_CDC_RX_RX0_RX_PATH_CFG0, 0x04, data);
  1434. break;
  1435. case LPASS_CDC_MACRO_EVT_HPHR_HD2_ENABLE:
  1436. /* Enable hd2 config for hphr*/
  1437. snd_soc_component_update_bits(component,
  1438. LPASS_CDC_RX_RX1_RX_PATH_CFG0, 0x04, data);
  1439. break;
  1440. }
  1441. done:
  1442. return ret;
  1443. }
  1444. static int lpass_cdc_rx_macro_find_playback_dai_id_for_port(int port_id,
  1445. struct lpass_cdc_rx_macro_priv *rx_priv)
  1446. {
  1447. int i = 0;
  1448. for (i = RX_MACRO_AIF1_PB; i < LPASS_CDC_RX_MACRO_MAX_DAIS; i++) {
  1449. if (test_bit(port_id, &rx_priv->active_ch_mask[i]))
  1450. return i;
  1451. }
  1452. return -EINVAL;
  1453. }
  1454. static int lpass_cdc_rx_macro_set_idle_detect_thr(struct snd_soc_component *component,
  1455. struct lpass_cdc_rx_macro_priv *rx_priv,
  1456. int interp, int path_type)
  1457. {
  1458. int port_id[4] = { 0, 0, 0, 0 };
  1459. int *port_ptr = NULL;
  1460. int num_ports = 0;
  1461. int bit_width = 0, i = 0;
  1462. int mux_reg = 0, mux_reg_val = 0;
  1463. int dai_id = 0, idle_thr = 0;
  1464. if ((interp != INTERP_HPHL) && (interp != INTERP_HPHR))
  1465. return 0;
  1466. if (!rx_priv->idle_det_cfg.hph_idle_detect_en)
  1467. return 0;
  1468. port_ptr = &port_id[0];
  1469. num_ports = 0;
  1470. /*
  1471. * Read interpolator MUX input registers and find
  1472. * which cdc_dma port is connected and store the port
  1473. * numbers in port_id array.
  1474. */
  1475. if (path_type == INTERP_MIX_PATH) {
  1476. mux_reg = LPASS_CDC_RX_INP_MUX_RX_INT0_CFG1 +
  1477. 2 * interp;
  1478. mux_reg_val = snd_soc_component_read(component, mux_reg) &
  1479. 0x0f;
  1480. if ((mux_reg_val >= INTn_2_INP_SEL_RX0) &&
  1481. (mux_reg_val <= INTn_2_INP_SEL_RX5)) {
  1482. *port_ptr++ = mux_reg_val - 1;
  1483. num_ports++;
  1484. }
  1485. }
  1486. if (path_type == INTERP_MAIN_PATH) {
  1487. mux_reg = LPASS_CDC_RX_INP_MUX_RX_INT1_CFG0 +
  1488. 2 * (interp - 1);
  1489. mux_reg_val = snd_soc_component_read(component, mux_reg) &
  1490. 0x0f;
  1491. i = LPASS_CDC_RX_MACRO_INTERP_MUX_NUM_INPUTS;
  1492. while (i) {
  1493. if ((mux_reg_val >= INTn_1_INP_SEL_RX0) &&
  1494. (mux_reg_val <= INTn_1_INP_SEL_RX5)) {
  1495. *port_ptr++ = mux_reg_val -
  1496. INTn_1_INP_SEL_RX0;
  1497. num_ports++;
  1498. }
  1499. mux_reg_val =
  1500. (snd_soc_component_read(component, mux_reg) &
  1501. 0xf0) >> 4;
  1502. mux_reg += 1;
  1503. i--;
  1504. }
  1505. }
  1506. dev_dbg(component->dev, "%s: num_ports: %d, ports[%d %d %d %d]\n",
  1507. __func__, num_ports, port_id[0], port_id[1],
  1508. port_id[2], port_id[3]);
  1509. i = 0;
  1510. while (num_ports) {
  1511. dai_id = lpass_cdc_rx_macro_find_playback_dai_id_for_port(port_id[i++],
  1512. rx_priv);
  1513. if ((dai_id >= 0) && (dai_id < LPASS_CDC_RX_MACRO_MAX_DAIS)) {
  1514. dev_dbg(component->dev, "%s: dai_id: %d bit_width: %d\n",
  1515. __func__, dai_id,
  1516. rx_priv->bit_width[dai_id]);
  1517. if (rx_priv->bit_width[dai_id] > bit_width)
  1518. bit_width = rx_priv->bit_width[dai_id];
  1519. }
  1520. num_ports--;
  1521. }
  1522. switch (bit_width) {
  1523. case 16:
  1524. idle_thr = 0xff; /* F16 */
  1525. break;
  1526. case 24:
  1527. case 32:
  1528. idle_thr = 0x03; /* F22 */
  1529. break;
  1530. default:
  1531. idle_thr = 0x00;
  1532. break;
  1533. }
  1534. dev_dbg(component->dev, "%s: (new) idle_thr: %d, (cur) idle_thr: %d\n",
  1535. __func__, idle_thr, rx_priv->idle_det_cfg.hph_idle_thr);
  1536. if ((rx_priv->idle_det_cfg.hph_idle_thr == 0) ||
  1537. (idle_thr < rx_priv->idle_det_cfg.hph_idle_thr)) {
  1538. snd_soc_component_write(component,
  1539. LPASS_CDC_RX_IDLE_DETECT_CFG3, idle_thr);
  1540. rx_priv->idle_det_cfg.hph_idle_thr = idle_thr;
  1541. }
  1542. return 0;
  1543. }
  1544. static int lpass_cdc_rx_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  1545. struct snd_kcontrol *kcontrol, int event)
  1546. {
  1547. struct snd_soc_component *component =
  1548. snd_soc_dapm_to_component(w->dapm);
  1549. u16 gain_reg = 0, mix_reg = 0;
  1550. struct device *rx_dev = NULL;
  1551. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1552. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1553. return -EINVAL;
  1554. if (w->shift >= INTERP_MAX) {
  1555. dev_err_ratelimited(component->dev, "%s: Invalid Interpolator value %d for name %s\n",
  1556. __func__, w->shift, w->name);
  1557. return -EINVAL;
  1558. }
  1559. gain_reg = LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL +
  1560. (w->shift * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1561. mix_reg = LPASS_CDC_RX_RX0_RX_PATH_MIX_CTL +
  1562. (w->shift * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1563. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1564. switch (event) {
  1565. case SND_SOC_DAPM_PRE_PMU:
  1566. lpass_cdc_rx_macro_set_idle_detect_thr(component, rx_priv, w->shift,
  1567. INTERP_MIX_PATH);
  1568. lpass_cdc_rx_macro_enable_interp_clk(component, event, w->shift);
  1569. /* Clk Enable */
  1570. snd_soc_component_update_bits(component, mix_reg, 0x20, 0x20);
  1571. break;
  1572. case SND_SOC_DAPM_POST_PMU:
  1573. snd_soc_component_write(component, gain_reg,
  1574. snd_soc_component_read(component, gain_reg));
  1575. break;
  1576. case SND_SOC_DAPM_POST_PMD:
  1577. /* Clk Disable */
  1578. snd_soc_component_update_bits(component, mix_reg, 0x20, 0x00);
  1579. lpass_cdc_rx_macro_enable_interp_clk(component, event, w->shift);
  1580. /* Reset enable and disable */
  1581. snd_soc_component_update_bits(component, mix_reg, 0x40, 0x40);
  1582. snd_soc_component_update_bits(component, mix_reg, 0x40, 0x00);
  1583. break;
  1584. }
  1585. return 0;
  1586. }
  1587. static bool lpass_cdc_rx_macro_adie_lb(struct snd_soc_component *component,
  1588. int interp_idx)
  1589. {
  1590. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  1591. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  1592. u8 int_n_inp0 = 0, int_n_inp1 = 0, int_n_inp2 = 0;
  1593. int_mux_cfg0 = LPASS_CDC_RX_INP_MUX_RX_INT0_CFG0 + interp_idx * 8;
  1594. int_mux_cfg1 = int_mux_cfg0 + 4;
  1595. int_mux_cfg0_val = snd_soc_component_read(component, int_mux_cfg0);
  1596. int_mux_cfg1_val = snd_soc_component_read(component, int_mux_cfg1);
  1597. int_n_inp0 = int_mux_cfg0_val & 0x0F;
  1598. if (int_n_inp0 == INTn_1_INP_SEL_DEC0 ||
  1599. int_n_inp0 == INTn_1_INP_SEL_DEC1 ||
  1600. int_n_inp0 == INTn_1_INP_SEL_IIR0 ||
  1601. int_n_inp0 == INTn_1_INP_SEL_IIR1)
  1602. return true;
  1603. int_n_inp1 = int_mux_cfg0_val >> 4;
  1604. if (int_n_inp1 == INTn_1_INP_SEL_DEC0 ||
  1605. int_n_inp1 == INTn_1_INP_SEL_DEC1 ||
  1606. int_n_inp1 == INTn_1_INP_SEL_IIR0 ||
  1607. int_n_inp1 == INTn_1_INP_SEL_IIR1)
  1608. return true;
  1609. int_n_inp2 = int_mux_cfg1_val >> 4;
  1610. if (int_n_inp2 == INTn_1_INP_SEL_DEC0 ||
  1611. int_n_inp2 == INTn_1_INP_SEL_DEC1 ||
  1612. int_n_inp2 == INTn_1_INP_SEL_IIR0 ||
  1613. int_n_inp2 == INTn_1_INP_SEL_IIR1)
  1614. return true;
  1615. return false;
  1616. }
  1617. static int lpass_cdc_rx_macro_enable_main_path(struct snd_soc_dapm_widget *w,
  1618. struct snd_kcontrol *kcontrol,
  1619. int event)
  1620. {
  1621. struct snd_soc_component *component =
  1622. snd_soc_dapm_to_component(w->dapm);
  1623. u16 gain_reg = 0;
  1624. u16 reg = 0;
  1625. struct device *rx_dev = NULL;
  1626. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1627. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1628. return -EINVAL;
  1629. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1630. if (w->shift >= INTERP_MAX) {
  1631. dev_err_ratelimited(component->dev, "%s: Invalid Interpolator value %d for name %s\n",
  1632. __func__, w->shift, w->name);
  1633. return -EINVAL;
  1634. }
  1635. reg = LPASS_CDC_RX_RX0_RX_PATH_CTL + (w->shift *
  1636. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1637. gain_reg = LPASS_CDC_RX_RX0_RX_VOL_CTL + (w->shift *
  1638. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1639. switch (event) {
  1640. case SND_SOC_DAPM_PRE_PMU:
  1641. lpass_cdc_rx_macro_set_idle_detect_thr(component, rx_priv, w->shift,
  1642. INTERP_MAIN_PATH);
  1643. lpass_cdc_rx_macro_enable_interp_clk(component, event, w->shift);
  1644. if (lpass_cdc_rx_macro_adie_lb(component, w->shift))
  1645. snd_soc_component_update_bits(component,
  1646. reg, 0x20, 0x20);
  1647. break;
  1648. case SND_SOC_DAPM_POST_PMU:
  1649. snd_soc_component_write(component, gain_reg,
  1650. snd_soc_component_read(component, gain_reg));
  1651. break;
  1652. case SND_SOC_DAPM_POST_PMD:
  1653. lpass_cdc_rx_macro_enable_interp_clk(component, event, w->shift);
  1654. break;
  1655. }
  1656. return 0;
  1657. }
  1658. static void lpass_cdc_rx_macro_droop_setting(struct snd_soc_component *component,
  1659. struct lpass_cdc_rx_macro_priv *rx_priv,
  1660. int interp_n, int event)
  1661. {
  1662. u8 pcm_rate = 0, val = 0;
  1663. u16 rx0_path_ctl_reg = 0, rx_path_cfg3_reg = 0;
  1664. if (rx_priv->is_pcm_enabled)
  1665. return;
  1666. rx_path_cfg3_reg = LPASS_CDC_RX_RX0_RX_PATH_CFG3 +
  1667. (interp_n * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1668. rx0_path_ctl_reg = LPASS_CDC_RX_RX0_RX_PATH_CTL +
  1669. (interp_n * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1670. pcm_rate = (snd_soc_component_read(component, rx0_path_ctl_reg)
  1671. & 0x0F);
  1672. if (pcm_rate < 0x06)
  1673. val = 0x03;
  1674. else if (pcm_rate < 0x08)
  1675. val = 0x01;
  1676. else if (pcm_rate < 0x0B)
  1677. val = 0x02;
  1678. else
  1679. val = 0x00;
  1680. if (SND_SOC_DAPM_EVENT_ON(event))
  1681. snd_soc_component_update_bits(component, rx_path_cfg3_reg,
  1682. 0x03, val);
  1683. if (SND_SOC_DAPM_EVENT_OFF(event))
  1684. snd_soc_component_update_bits(component, rx_path_cfg3_reg,
  1685. 0x03, 0x03);
  1686. }
  1687. static int lpass_cdc_rx_macro_config_compander(struct snd_soc_component *component,
  1688. struct lpass_cdc_rx_macro_priv *rx_priv,
  1689. int interp_n, int event)
  1690. {
  1691. int comp = 0;
  1692. u16 comp_ctl0_reg = 0, rx_path_cfg0_reg = 0;
  1693. u16 comp_coeff_lsb_reg = 0, comp_coeff_msb_reg = 0;
  1694. u16 mode = rx_priv->hph_pwr_mode;
  1695. #ifdef CONFIG_BOLERO_VER_2P6
  1696. u16 comp_ctl8_reg = 0;
  1697. #endif
  1698. /* AUX does not have compander */
  1699. if (interp_n == INTERP_AUX)
  1700. return 0;
  1701. comp = interp_n;
  1702. if (!rx_priv->comp_enabled[comp])
  1703. return 0;
  1704. if (rx_priv->is_pcm_enabled)
  1705. return 0;
  1706. if (rx_priv->is_ear_mode_on && interp_n == INTERP_HPHL)
  1707. mode = RX_MODE_EAR;
  1708. if (interp_n == INTERP_HPHL) {
  1709. comp_coeff_lsb_reg = LPASS_CDC_RX_TOP_HPHL_COMP_WR_LSB;
  1710. comp_coeff_msb_reg = LPASS_CDC_RX_TOP_HPHL_COMP_WR_MSB;
  1711. } else if (interp_n == INTERP_HPHR) {
  1712. comp_coeff_lsb_reg = LPASS_CDC_RX_TOP_HPHR_COMP_WR_LSB;
  1713. comp_coeff_msb_reg = LPASS_CDC_RX_TOP_HPHR_COMP_WR_MSB;
  1714. } else {
  1715. /* compander coefficients are loaded only for hph path */
  1716. return 0;
  1717. }
  1718. comp_ctl0_reg = LPASS_CDC_RX_COMPANDER0_CTL0 +
  1719. (comp * LPASS_CDC_RX_MACRO_COMP_OFFSET);
  1720. #ifdef CONFIG_BOLERO_VER_2P6
  1721. comp_ctl8_reg = LPASS_CDC_RX_COMPANDER0_CTL8 +
  1722. (comp * LPASS_CDC_RX_MACRO_COMP_OFFSET);
  1723. #endif
  1724. rx_path_cfg0_reg = LPASS_CDC_RX_RX0_RX_PATH_CFG0 +
  1725. (comp * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1726. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1727. lpass_cdc_load_compander_coeff(component,
  1728. comp_coeff_lsb_reg, comp_coeff_msb_reg,
  1729. comp_coeff_table[rx_priv->hph_pwr_mode],
  1730. COMP_MAX_COEFF);
  1731. #ifdef CONFIG_BOLERO_VER_2P6
  1732. lpass_cdc_update_compander_setting(component,
  1733. comp_ctl8_reg,
  1734. &comp_setting_table[mode]);
  1735. #endif
  1736. /* Enable Compander Clock */
  1737. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1738. 0x01, 0x01);
  1739. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1740. 0x02, 0x02);
  1741. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1742. 0x02, 0x00);
  1743. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1744. 0x02, 0x02);
  1745. }
  1746. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1747. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1748. 0x04, 0x04);
  1749. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1750. 0x02, 0x00);
  1751. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1752. 0x01, 0x00);
  1753. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1754. 0x04, 0x00);
  1755. }
  1756. return 0;
  1757. }
  1758. static void lpass_cdc_rx_macro_enable_softclip_clk(struct snd_soc_component *component,
  1759. struct lpass_cdc_rx_macro_priv *rx_priv,
  1760. bool enable)
  1761. {
  1762. if (enable) {
  1763. if (rx_priv->softclip_clk_users == 0)
  1764. snd_soc_component_update_bits(component,
  1765. LPASS_CDC_RX_SOFTCLIP_CRC,
  1766. 0x01, 0x01);
  1767. rx_priv->softclip_clk_users++;
  1768. } else {
  1769. rx_priv->softclip_clk_users--;
  1770. if (rx_priv->softclip_clk_users == 0)
  1771. snd_soc_component_update_bits(component,
  1772. LPASS_CDC_RX_SOFTCLIP_CRC,
  1773. 0x01, 0x00);
  1774. }
  1775. }
  1776. static int lpass_cdc_rx_macro_config_softclip(struct snd_soc_component *component,
  1777. struct lpass_cdc_rx_macro_priv *rx_priv,
  1778. int event)
  1779. {
  1780. dev_dbg(component->dev, "%s: event %d, enabled %d\n",
  1781. __func__, event, rx_priv->is_softclip_on);
  1782. if (!rx_priv->is_softclip_on)
  1783. return 0;
  1784. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1785. /* Enable Softclip clock */
  1786. lpass_cdc_rx_macro_enable_softclip_clk(component, rx_priv, true);
  1787. /* Enable Softclip control */
  1788. snd_soc_component_update_bits(component,
  1789. LPASS_CDC_RX_SOFTCLIP_SOFTCLIP_CTRL, 0x01, 0x01);
  1790. }
  1791. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1792. snd_soc_component_update_bits(component,
  1793. LPASS_CDC_RX_SOFTCLIP_SOFTCLIP_CTRL, 0x01, 0x00);
  1794. lpass_cdc_rx_macro_enable_softclip_clk(component, rx_priv, false);
  1795. }
  1796. return 0;
  1797. }
  1798. static int lpass_cdc_rx_macro_config_aux_hpf(struct snd_soc_component *component,
  1799. struct lpass_cdc_rx_macro_priv *rx_priv,
  1800. int event)
  1801. {
  1802. dev_dbg(component->dev, "%s: event %d, enabled %d\n",
  1803. __func__, event, rx_priv->is_aux_hpf_on);
  1804. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1805. /* Update Aux HPF control */
  1806. if (!rx_priv->is_aux_hpf_on)
  1807. snd_soc_component_update_bits(component,
  1808. LPASS_CDC_RX_RX2_RX_PATH_CFG1, 0x04, 0x00);
  1809. }
  1810. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1811. /* Reset to default (HPF=ON) */
  1812. snd_soc_component_update_bits(component,
  1813. LPASS_CDC_RX_RX2_RX_PATH_CFG1, 0x04, 0x04);
  1814. }
  1815. return 0;
  1816. }
  1817. static inline void
  1818. lpass_cdc_rx_macro_enable_clsh_block(struct lpass_cdc_rx_macro_priv *rx_priv, bool enable)
  1819. {
  1820. if ((enable && ++rx_priv->clsh_users == 1) ||
  1821. (!enable && --rx_priv->clsh_users == 0))
  1822. snd_soc_component_update_bits(rx_priv->component,
  1823. LPASS_CDC_RX_CLSH_CRC, 0x01,
  1824. (u8) enable);
  1825. if (rx_priv->clsh_users < 0)
  1826. rx_priv->clsh_users = 0;
  1827. dev_dbg(rx_priv->dev, "%s: clsh_users %d, enable %d", __func__,
  1828. rx_priv->clsh_users, enable);
  1829. }
  1830. static int lpass_cdc_rx_macro_config_classh(struct snd_soc_component *component,
  1831. struct lpass_cdc_rx_macro_priv *rx_priv,
  1832. int interp_n, int event)
  1833. {
  1834. if (interp_n == INTERP_AUX)
  1835. return 0; /* AUX does not have Class-H */
  1836. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1837. lpass_cdc_rx_macro_enable_clsh_block(rx_priv, false);
  1838. return 0;
  1839. }
  1840. if (!SND_SOC_DAPM_EVENT_ON(event))
  1841. return 0;
  1842. lpass_cdc_rx_macro_enable_clsh_block(rx_priv, true);
  1843. if (interp_n == INTERP_HPHL ||
  1844. interp_n == INTERP_HPHR) {
  1845. /*
  1846. * These K1 values depend on the Headphone Impedance
  1847. * For now it is assumed to be 16 ohm
  1848. */
  1849. snd_soc_component_update_bits(component,
  1850. LPASS_CDC_RX_CLSH_K1_LSB,
  1851. 0xFF, 0xC0);
  1852. snd_soc_component_update_bits(component,
  1853. LPASS_CDC_RX_CLSH_K1_MSB,
  1854. 0x0F, 0x00);
  1855. }
  1856. switch (interp_n) {
  1857. case INTERP_HPHL:
  1858. if (rx_priv->is_ear_mode_on)
  1859. snd_soc_component_update_bits(component,
  1860. LPASS_CDC_RX_CLSH_HPH_V_PA,
  1861. 0x3F, 0x39);
  1862. else
  1863. snd_soc_component_update_bits(component,
  1864. LPASS_CDC_RX_CLSH_HPH_V_PA,
  1865. 0x3F, 0x1C);
  1866. snd_soc_component_update_bits(component,
  1867. LPASS_CDC_RX_CLSH_DECAY_CTRL,
  1868. 0x07, 0x00);
  1869. snd_soc_component_update_bits(component,
  1870. LPASS_CDC_RX_RX0_RX_PATH_CFG0,
  1871. 0x40, 0x40);
  1872. break;
  1873. case INTERP_HPHR:
  1874. if (rx_priv->is_ear_mode_on)
  1875. snd_soc_component_update_bits(component,
  1876. LPASS_CDC_RX_CLSH_HPH_V_PA,
  1877. 0x3F, 0x39);
  1878. else
  1879. snd_soc_component_update_bits(component,
  1880. LPASS_CDC_RX_CLSH_HPH_V_PA,
  1881. 0x3F, 0x1C);
  1882. snd_soc_component_update_bits(component,
  1883. LPASS_CDC_RX_CLSH_DECAY_CTRL,
  1884. 0x07, 0x00);
  1885. snd_soc_component_update_bits(component,
  1886. LPASS_CDC_RX_RX1_RX_PATH_CFG0,
  1887. 0x40, 0x40);
  1888. break;
  1889. case INTERP_AUX:
  1890. snd_soc_component_update_bits(component,
  1891. LPASS_CDC_RX_RX2_RX_PATH_CFG0,
  1892. 0x08, 0x08);
  1893. snd_soc_component_update_bits(component,
  1894. LPASS_CDC_RX_RX2_RX_PATH_CFG0,
  1895. 0x10, 0x10);
  1896. break;
  1897. }
  1898. return 0;
  1899. }
  1900. static void lpass_cdc_rx_macro_hd2_control(struct snd_soc_component *component,
  1901. struct lpass_cdc_rx_macro_priv *rx_priv,
  1902. u16 interp_idx, int event)
  1903. {
  1904. u16 hd2_scale_reg = 0;
  1905. u16 hd2_enable_reg = 0;
  1906. if (rx_priv->is_pcm_enabled)
  1907. return;
  1908. switch (interp_idx) {
  1909. case INTERP_HPHL:
  1910. hd2_scale_reg = LPASS_CDC_RX_RX0_RX_PATH_SEC3;
  1911. hd2_enable_reg = LPASS_CDC_RX_RX0_RX_PATH_CFG0;
  1912. break;
  1913. case INTERP_HPHR:
  1914. hd2_scale_reg = LPASS_CDC_RX_RX1_RX_PATH_SEC3;
  1915. hd2_enable_reg = LPASS_CDC_RX_RX1_RX_PATH_CFG0;
  1916. break;
  1917. }
  1918. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1919. snd_soc_component_update_bits(component, hd2_scale_reg,
  1920. 0x3C, 0x14);
  1921. snd_soc_component_update_bits(component, hd2_enable_reg,
  1922. 0x04, 0x04);
  1923. }
  1924. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1925. snd_soc_component_update_bits(component, hd2_enable_reg,
  1926. 0x04, 0x00);
  1927. snd_soc_component_update_bits(component, hd2_scale_reg,
  1928. 0x3C, 0x00);
  1929. }
  1930. }
  1931. static int lpass_cdc_rx_macro_hph_idle_detect_get(struct snd_kcontrol *kcontrol,
  1932. struct snd_ctl_elem_value *ucontrol)
  1933. {
  1934. struct snd_soc_component *component =
  1935. snd_soc_kcontrol_component(kcontrol);
  1936. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1937. struct device *rx_dev = NULL;
  1938. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1939. return -EINVAL;
  1940. ucontrol->value.integer.value[0] =
  1941. rx_priv->idle_det_cfg.hph_idle_detect_en;
  1942. return 0;
  1943. }
  1944. static int lpass_cdc_rx_macro_hph_idle_detect_put(struct snd_kcontrol *kcontrol,
  1945. struct snd_ctl_elem_value *ucontrol)
  1946. {
  1947. struct snd_soc_component *component =
  1948. snd_soc_kcontrol_component(kcontrol);
  1949. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1950. struct device *rx_dev = NULL;
  1951. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1952. return -EINVAL;
  1953. rx_priv->idle_det_cfg.hph_idle_detect_en =
  1954. ucontrol->value.integer.value[0];
  1955. return 0;
  1956. }
  1957. #ifdef CONFIG_BOLERO_VER_2P6
  1958. static int lpass_cdc_rx_macro_get_pcm_path(struct snd_kcontrol *kcontrol,
  1959. struct snd_ctl_elem_value *ucontrol)
  1960. {
  1961. struct snd_soc_component *component =
  1962. snd_soc_kcontrol_component(kcontrol);
  1963. struct device *rx_dev = NULL;
  1964. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1965. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1966. return -EINVAL;
  1967. ucontrol->value.integer.value[0] = rx_priv->is_pcm_enabled;
  1968. return 0;
  1969. }
  1970. static int lpass_cdc_rx_macro_put_pcm_path(struct snd_kcontrol *kcontrol,
  1971. struct snd_ctl_elem_value *ucontrol)
  1972. {
  1973. struct snd_soc_component *component =
  1974. snd_soc_kcontrol_component(kcontrol);
  1975. struct device *rx_dev = NULL;
  1976. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1977. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1978. return -EINVAL;
  1979. rx_priv->is_pcm_enabled = ucontrol->value.integer.value[0];
  1980. return 0;
  1981. }
  1982. #endif
  1983. static int lpass_cdc_rx_macro_get_compander(struct snd_kcontrol *kcontrol,
  1984. struct snd_ctl_elem_value *ucontrol)
  1985. {
  1986. struct snd_soc_component *component =
  1987. snd_soc_kcontrol_component(kcontrol);
  1988. int comp = ((struct soc_multi_mixer_control *)
  1989. kcontrol->private_value)->shift;
  1990. struct device *rx_dev = NULL;
  1991. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1992. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1993. return -EINVAL;
  1994. ucontrol->value.integer.value[0] = rx_priv->comp_enabled[comp];
  1995. return 0;
  1996. }
  1997. static int lpass_cdc_rx_macro_set_compander(struct snd_kcontrol *kcontrol,
  1998. struct snd_ctl_elem_value *ucontrol)
  1999. {
  2000. struct snd_soc_component *component =
  2001. snd_soc_kcontrol_component(kcontrol);
  2002. int comp = ((struct soc_multi_mixer_control *)
  2003. kcontrol->private_value)->shift;
  2004. int value = ucontrol->value.integer.value[0];
  2005. struct device *rx_dev = NULL;
  2006. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2007. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2008. return -EINVAL;
  2009. dev_dbg(component->dev, "%s: Compander %d enable current %d, new %d\n",
  2010. __func__, comp + 1, rx_priv->comp_enabled[comp], value);
  2011. rx_priv->comp_enabled[comp] = value;
  2012. return 0;
  2013. }
  2014. static int lpass_cdc_rx_macro_mux_get(struct snd_kcontrol *kcontrol,
  2015. struct snd_ctl_elem_value *ucontrol)
  2016. {
  2017. struct snd_soc_dapm_widget *widget =
  2018. snd_soc_dapm_kcontrol_widget(kcontrol);
  2019. struct snd_soc_component *component =
  2020. snd_soc_dapm_to_component(widget->dapm);
  2021. struct device *rx_dev = NULL;
  2022. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2023. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2024. return -EINVAL;
  2025. ucontrol->value.integer.value[0] =
  2026. rx_priv->rx_port_value[widget->shift];
  2027. return 0;
  2028. }
  2029. static int lpass_cdc_rx_macro_mux_put(struct snd_kcontrol *kcontrol,
  2030. struct snd_ctl_elem_value *ucontrol)
  2031. {
  2032. struct snd_soc_dapm_widget *widget =
  2033. snd_soc_dapm_kcontrol_widget(kcontrol);
  2034. struct snd_soc_component *component =
  2035. snd_soc_dapm_to_component(widget->dapm);
  2036. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  2037. struct snd_soc_dapm_update *update = NULL;
  2038. u32 rx_port_value = ucontrol->value.integer.value[0];
  2039. u32 aif_rst = 0;
  2040. struct device *rx_dev = NULL;
  2041. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2042. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2043. return -EINVAL;
  2044. aif_rst = rx_priv->rx_port_value[widget->shift];
  2045. if (!rx_port_value) {
  2046. if (aif_rst == 0) {
  2047. dev_err_ratelimited(rx_dev, "%s:AIF reset already\n", __func__);
  2048. return 0;
  2049. }
  2050. if (aif_rst > RX_MACRO_AIF4_PB) {
  2051. dev_err_ratelimited(rx_dev, "%s: Invalid AIF reset\n", __func__);
  2052. return 0;
  2053. }
  2054. }
  2055. rx_priv->rx_port_value[widget->shift] = rx_port_value;
  2056. dev_dbg(rx_dev, "%s: mux input: %d, mux output: %d, aif_rst: %d\n",
  2057. __func__, rx_port_value, widget->shift, aif_rst);
  2058. switch (rx_port_value) {
  2059. case 0:
  2060. if (rx_priv->active_ch_cnt[aif_rst]) {
  2061. clear_bit(widget->shift,
  2062. &rx_priv->active_ch_mask[aif_rst]);
  2063. rx_priv->active_ch_cnt[aif_rst]--;
  2064. }
  2065. break;
  2066. case 1:
  2067. case 2:
  2068. case 3:
  2069. case 4:
  2070. set_bit(widget->shift,
  2071. &rx_priv->active_ch_mask[rx_port_value]);
  2072. rx_priv->active_ch_cnt[rx_port_value]++;
  2073. break;
  2074. default:
  2075. dev_err_ratelimited(component->dev,
  2076. "%s:Invalid AIF_ID for LPASS_CDC_RX_MACRO MUX %d\n",
  2077. __func__, rx_port_value);
  2078. goto err;
  2079. }
  2080. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  2081. rx_port_value, e, update);
  2082. return 0;
  2083. err:
  2084. return -EINVAL;
  2085. }
  2086. static int lpass_cdc_rx_macro_get_ear_mode(struct snd_kcontrol *kcontrol,
  2087. struct snd_ctl_elem_value *ucontrol)
  2088. {
  2089. struct snd_soc_component *component =
  2090. snd_soc_kcontrol_component(kcontrol);
  2091. struct device *rx_dev = NULL;
  2092. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2093. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2094. return -EINVAL;
  2095. ucontrol->value.integer.value[0] = rx_priv->is_ear_mode_on;
  2096. return 0;
  2097. }
  2098. static int lpass_cdc_rx_macro_put_ear_mode(struct snd_kcontrol *kcontrol,
  2099. struct snd_ctl_elem_value *ucontrol)
  2100. {
  2101. struct snd_soc_component *component =
  2102. snd_soc_kcontrol_component(kcontrol);
  2103. struct device *rx_dev = NULL;
  2104. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2105. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2106. return -EINVAL;
  2107. rx_priv->is_ear_mode_on =
  2108. (!ucontrol->value.integer.value[0] ? false : true);
  2109. return 0;
  2110. }
  2111. static int lpass_cdc_rx_macro_get_hph_hd2_mode(struct snd_kcontrol *kcontrol,
  2112. struct snd_ctl_elem_value *ucontrol)
  2113. {
  2114. struct snd_soc_component *component =
  2115. snd_soc_kcontrol_component(kcontrol);
  2116. struct device *rx_dev = NULL;
  2117. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2118. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2119. return -EINVAL;
  2120. ucontrol->value.integer.value[0] = rx_priv->hph_hd2_mode;
  2121. return 0;
  2122. }
  2123. static int lpass_cdc_rx_macro_put_hph_hd2_mode(struct snd_kcontrol *kcontrol,
  2124. struct snd_ctl_elem_value *ucontrol)
  2125. {
  2126. struct snd_soc_component *component =
  2127. snd_soc_kcontrol_component(kcontrol);
  2128. struct device *rx_dev = NULL;
  2129. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2130. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2131. return -EINVAL;
  2132. rx_priv->hph_hd2_mode = ucontrol->value.integer.value[0];
  2133. return 0;
  2134. }
  2135. static int lpass_cdc_rx_macro_get_hph_pwr_mode(struct snd_kcontrol *kcontrol,
  2136. struct snd_ctl_elem_value *ucontrol)
  2137. {
  2138. struct snd_soc_component *component =
  2139. snd_soc_kcontrol_component(kcontrol);
  2140. struct device *rx_dev = NULL;
  2141. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2142. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2143. return -EINVAL;
  2144. ucontrol->value.integer.value[0] = rx_priv->hph_pwr_mode;
  2145. return 0;
  2146. }
  2147. static int lpass_cdc_rx_macro_put_hph_pwr_mode(struct snd_kcontrol *kcontrol,
  2148. struct snd_ctl_elem_value *ucontrol)
  2149. {
  2150. struct snd_soc_component *component =
  2151. snd_soc_kcontrol_component(kcontrol);
  2152. struct device *rx_dev = NULL;
  2153. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2154. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2155. return -EINVAL;
  2156. rx_priv->hph_pwr_mode = ucontrol->value.integer.value[0];
  2157. return 0;
  2158. }
  2159. static int lpass_cdc_rx_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  2160. struct snd_ctl_elem_value *ucontrol)
  2161. {
  2162. struct snd_soc_component *component =
  2163. snd_soc_kcontrol_component(kcontrol);
  2164. ucontrol->value.integer.value[0] =
  2165. ((snd_soc_component_read(
  2166. component, LPASS_CDC_RX_BCL_VBAT_CFG) & 0x04) ?
  2167. 1 : 0);
  2168. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  2169. ucontrol->value.integer.value[0]);
  2170. return 0;
  2171. }
  2172. static int lpass_cdc_rx_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  2173. struct snd_ctl_elem_value *ucontrol)
  2174. {
  2175. struct snd_soc_component *component =
  2176. snd_soc_kcontrol_component(kcontrol);
  2177. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  2178. ucontrol->value.integer.value[0]);
  2179. /* Set Vbat register configuration for GSM mode bit based on value */
  2180. if (ucontrol->value.integer.value[0])
  2181. snd_soc_component_update_bits(component,
  2182. LPASS_CDC_RX_BCL_VBAT_CFG,
  2183. 0x04, 0x04);
  2184. else
  2185. snd_soc_component_update_bits(component,
  2186. LPASS_CDC_RX_BCL_VBAT_CFG,
  2187. 0x04, 0x00);
  2188. return 0;
  2189. }
  2190. static int lpass_cdc_rx_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  2191. struct snd_ctl_elem_value *ucontrol)
  2192. {
  2193. struct snd_soc_component *component =
  2194. snd_soc_kcontrol_component(kcontrol);
  2195. struct device *rx_dev = NULL;
  2196. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2197. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2198. return -EINVAL;
  2199. ucontrol->value.integer.value[0] = rx_priv->is_softclip_on;
  2200. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2201. __func__, ucontrol->value.integer.value[0]);
  2202. return 0;
  2203. }
  2204. static int lpass_cdc_rx_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  2205. struct snd_ctl_elem_value *ucontrol)
  2206. {
  2207. struct snd_soc_component *component =
  2208. snd_soc_kcontrol_component(kcontrol);
  2209. struct device *rx_dev = NULL;
  2210. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2211. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2212. return -EINVAL;
  2213. rx_priv->is_softclip_on = ucontrol->value.integer.value[0];
  2214. dev_dbg(component->dev, "%s: soft clip enable = %d\n", __func__,
  2215. rx_priv->is_softclip_on);
  2216. return 0;
  2217. }
  2218. static int lpass_cdc_rx_macro_aux_hpf_mode_get(struct snd_kcontrol *kcontrol,
  2219. struct snd_ctl_elem_value *ucontrol)
  2220. {
  2221. struct snd_soc_component *component =
  2222. snd_soc_kcontrol_component(kcontrol);
  2223. struct device *rx_dev = NULL;
  2224. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2225. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2226. return -EINVAL;
  2227. ucontrol->value.integer.value[0] = rx_priv->is_aux_hpf_on;
  2228. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2229. __func__, ucontrol->value.integer.value[0]);
  2230. return 0;
  2231. }
  2232. static int lpass_cdc_rx_macro_aux_hpf_mode_put(struct snd_kcontrol *kcontrol,
  2233. struct snd_ctl_elem_value *ucontrol)
  2234. {
  2235. struct snd_soc_component *component =
  2236. snd_soc_kcontrol_component(kcontrol);
  2237. struct device *rx_dev = NULL;
  2238. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2239. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2240. return -EINVAL;
  2241. rx_priv->is_aux_hpf_on = ucontrol->value.integer.value[0];
  2242. dev_dbg(component->dev, "%s: aux hpf enable = %d\n", __func__,
  2243. rx_priv->is_aux_hpf_on);
  2244. return 0;
  2245. }
  2246. static int lpass_cdc_rx_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  2247. struct snd_kcontrol *kcontrol,
  2248. int event)
  2249. {
  2250. struct snd_soc_component *component =
  2251. snd_soc_dapm_to_component(w->dapm);
  2252. struct device *rx_dev = NULL;
  2253. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2254. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  2255. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2256. return -EINVAL;
  2257. switch (event) {
  2258. case SND_SOC_DAPM_PRE_PMU:
  2259. /* Enable clock for VBAT block */
  2260. snd_soc_component_update_bits(component,
  2261. LPASS_CDC_RX_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  2262. /* Enable VBAT block */
  2263. snd_soc_component_update_bits(component,
  2264. LPASS_CDC_RX_BCL_VBAT_CFG, 0x01, 0x01);
  2265. /* Update interpolator with 384K path */
  2266. snd_soc_component_update_bits(component,
  2267. LPASS_CDC_RX_RX2_RX_PATH_CFG1, 0x80, 0x80);
  2268. /* Update DSM FS rate */
  2269. snd_soc_component_update_bits(component,
  2270. LPASS_CDC_RX_RX2_RX_PATH_SEC7, 0x02, 0x02);
  2271. /* Use attenuation mode */
  2272. snd_soc_component_update_bits(component,
  2273. LPASS_CDC_RX_BCL_VBAT_CFG, 0x02, 0x00);
  2274. /* BCL block needs softclip clock to be enabled */
  2275. lpass_cdc_rx_macro_enable_softclip_clk(component, rx_priv, true);
  2276. /* Enable VBAT at channel level */
  2277. snd_soc_component_update_bits(component,
  2278. LPASS_CDC_RX_RX2_RX_PATH_CFG1, 0x02, 0x02);
  2279. /* Set the ATTK1 gain */
  2280. snd_soc_component_update_bits(component,
  2281. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD1,
  2282. 0xFF, 0xFF);
  2283. snd_soc_component_update_bits(component,
  2284. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD2,
  2285. 0xFF, 0x03);
  2286. snd_soc_component_update_bits(component,
  2287. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD3,
  2288. 0xFF, 0x00);
  2289. /* Set the ATTK2 gain */
  2290. snd_soc_component_update_bits(component,
  2291. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD4,
  2292. 0xFF, 0xFF);
  2293. snd_soc_component_update_bits(component,
  2294. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD5,
  2295. 0xFF, 0x03);
  2296. snd_soc_component_update_bits(component,
  2297. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD6,
  2298. 0xFF, 0x00);
  2299. /* Set the ATTK3 gain */
  2300. snd_soc_component_update_bits(component,
  2301. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD7,
  2302. 0xFF, 0xFF);
  2303. snd_soc_component_update_bits(component,
  2304. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD8,
  2305. 0xFF, 0x03);
  2306. snd_soc_component_update_bits(component,
  2307. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD9,
  2308. 0xFF, 0x00);
  2309. #ifdef CONFIG_BOLERO_VER_2P6
  2310. /* Enable CB decode block clock */
  2311. snd_soc_component_update_bits(component,
  2312. LPASS_CDC_RX_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x01);
  2313. /* Enable BCL path */
  2314. snd_soc_component_update_bits(component,
  2315. LPASS_CDC_RX_CB_DECODE_CB_DECODE_CTL2, 0x01, 0x01);
  2316. /* Request for BCL data */
  2317. snd_soc_component_update_bits(component,
  2318. LPASS_CDC_RX_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x01);
  2319. #endif
  2320. break;
  2321. case SND_SOC_DAPM_POST_PMD:
  2322. #ifdef CONFIG_BOLERO_VER_2P6
  2323. snd_soc_component_update_bits(component,
  2324. LPASS_CDC_RX_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x00);
  2325. snd_soc_component_update_bits(component,
  2326. LPASS_CDC_RX_CB_DECODE_CB_DECODE_CTL2, 0x01, 0x00);
  2327. snd_soc_component_update_bits(component,
  2328. LPASS_CDC_RX_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x00);
  2329. #endif
  2330. snd_soc_component_update_bits(component,
  2331. LPASS_CDC_RX_RX2_RX_PATH_CFG1,
  2332. 0x80, 0x00);
  2333. snd_soc_component_update_bits(component,
  2334. LPASS_CDC_RX_RX2_RX_PATH_SEC7,
  2335. 0x02, 0x00);
  2336. snd_soc_component_update_bits(component,
  2337. LPASS_CDC_RX_BCL_VBAT_CFG,
  2338. 0x02, 0x02);
  2339. snd_soc_component_update_bits(component,
  2340. LPASS_CDC_RX_RX2_RX_PATH_CFG1,
  2341. 0x02, 0x00);
  2342. snd_soc_component_update_bits(component,
  2343. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD1,
  2344. 0xFF, 0x00);
  2345. snd_soc_component_update_bits(component,
  2346. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD2,
  2347. 0xFF, 0x00);
  2348. snd_soc_component_update_bits(component,
  2349. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD3,
  2350. 0xFF, 0x00);
  2351. snd_soc_component_update_bits(component,
  2352. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD4,
  2353. 0xFF, 0x00);
  2354. snd_soc_component_update_bits(component,
  2355. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD5,
  2356. 0xFF, 0x00);
  2357. snd_soc_component_update_bits(component,
  2358. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD6,
  2359. 0xFF, 0x00);
  2360. snd_soc_component_update_bits(component,
  2361. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD7,
  2362. 0xFF, 0x00);
  2363. snd_soc_component_update_bits(component,
  2364. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD8,
  2365. 0xFF, 0x00);
  2366. snd_soc_component_update_bits(component,
  2367. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD9,
  2368. 0xFF, 0x00);
  2369. lpass_cdc_rx_macro_enable_softclip_clk(component, rx_priv, false);
  2370. snd_soc_component_update_bits(component,
  2371. LPASS_CDC_RX_BCL_VBAT_CFG, 0x01, 0x00);
  2372. snd_soc_component_update_bits(component,
  2373. LPASS_CDC_RX_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  2374. break;
  2375. default:
  2376. dev_err_ratelimited(rx_dev, "%s: Invalid event %d\n", __func__, event);
  2377. break;
  2378. }
  2379. return 0;
  2380. }
  2381. static void lpass_cdc_rx_macro_idle_detect_control(struct snd_soc_component *component,
  2382. struct lpass_cdc_rx_macro_priv *rx_priv,
  2383. int interp, int event)
  2384. {
  2385. int reg = 0, mask = 0, val = 0;
  2386. if (!rx_priv->idle_det_cfg.hph_idle_detect_en)
  2387. return;
  2388. if (!rx_priv->is_pcm_enabled)
  2389. return;
  2390. if (interp == INTERP_HPHL) {
  2391. reg = LPASS_CDC_RX_IDLE_DETECT_PATH_CTL;
  2392. mask = 0x01;
  2393. val = 0x01;
  2394. }
  2395. if (interp == INTERP_HPHR) {
  2396. reg = LPASS_CDC_RX_IDLE_DETECT_PATH_CTL;
  2397. mask = 0x02;
  2398. val = 0x02;
  2399. }
  2400. if (reg && SND_SOC_DAPM_EVENT_ON(event))
  2401. snd_soc_component_update_bits(component, reg, mask, val);
  2402. if (reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  2403. snd_soc_component_update_bits(component, reg, mask, 0x00);
  2404. rx_priv->idle_det_cfg.hph_idle_thr = 0;
  2405. snd_soc_component_write(component,
  2406. LPASS_CDC_RX_IDLE_DETECT_CFG3, 0x0);
  2407. }
  2408. }
  2409. static void lpass_cdc_rx_macro_hphdelay_lutbypass(struct snd_soc_component *component,
  2410. struct lpass_cdc_rx_macro_priv *rx_priv,
  2411. u16 interp_idx, int event)
  2412. {
  2413. u16 hph_lut_bypass_reg = 0;
  2414. u16 hph_comp_ctrl7 = 0;
  2415. if (rx_priv->is_pcm_enabled)
  2416. return;
  2417. switch (interp_idx) {
  2418. case INTERP_HPHL:
  2419. hph_lut_bypass_reg = LPASS_CDC_RX_TOP_HPHL_COMP_LUT;
  2420. hph_comp_ctrl7 = LPASS_CDC_RX_COMPANDER0_CTL7;
  2421. break;
  2422. case INTERP_HPHR:
  2423. hph_lut_bypass_reg = LPASS_CDC_RX_TOP_HPHR_COMP_LUT;
  2424. hph_comp_ctrl7 = LPASS_CDC_RX_COMPANDER1_CTL7;
  2425. break;
  2426. default:
  2427. break;
  2428. }
  2429. if (hph_lut_bypass_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  2430. if (interp_idx == INTERP_HPHL) {
  2431. if (rx_priv->is_ear_mode_on)
  2432. snd_soc_component_update_bits(component,
  2433. LPASS_CDC_RX_RX0_RX_PATH_CFG1,
  2434. 0x02, 0x02);
  2435. else
  2436. snd_soc_component_update_bits(component,
  2437. hph_lut_bypass_reg,
  2438. 0x80, 0x80);
  2439. } else {
  2440. snd_soc_component_update_bits(component,
  2441. hph_lut_bypass_reg,
  2442. 0x80, 0x80);
  2443. }
  2444. if (rx_priv->hph_pwr_mode)
  2445. snd_soc_component_update_bits(component,
  2446. hph_comp_ctrl7,
  2447. 0x20, 0x00);
  2448. }
  2449. if (hph_lut_bypass_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  2450. snd_soc_component_update_bits(component,
  2451. LPASS_CDC_RX_RX0_RX_PATH_CFG1,
  2452. 0x02, 0x00);
  2453. snd_soc_component_update_bits(component, hph_lut_bypass_reg,
  2454. 0x80, 0x00);
  2455. snd_soc_component_update_bits(component, hph_comp_ctrl7,
  2456. 0x20, 0x20);
  2457. }
  2458. }
  2459. static int lpass_cdc_rx_macro_enable_interp_clk(struct snd_soc_component *component,
  2460. int event, int interp_idx)
  2461. {
  2462. u16 main_reg = 0, dsm_reg = 0, rx_cfg2_reg = 0;
  2463. struct device *rx_dev = NULL;
  2464. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2465. if (!component) {
  2466. pr_err_ratelimited("%s: component is NULL\n", __func__);
  2467. return -EINVAL;
  2468. }
  2469. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2470. return -EINVAL;
  2471. main_reg = LPASS_CDC_RX_RX0_RX_PATH_CTL +
  2472. (interp_idx * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  2473. dsm_reg = LPASS_CDC_RX_RX0_RX_PATH_DSM_CTL +
  2474. (interp_idx * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  2475. if (interp_idx == INTERP_AUX)
  2476. dsm_reg = LPASS_CDC_RX_RX2_RX_PATH_DSM_CTL;
  2477. rx_cfg2_reg = LPASS_CDC_RX_RX0_RX_PATH_CFG2 +
  2478. (interp_idx * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  2479. if (SND_SOC_DAPM_EVENT_ON(event)) {
  2480. if (rx_priv->main_clk_users[interp_idx] == 0) {
  2481. /* Main path PGA mute enable */
  2482. snd_soc_component_update_bits(component, main_reg,
  2483. 0x10, 0x10);
  2484. snd_soc_component_update_bits(component, dsm_reg,
  2485. 0x01, 0x01);
  2486. /* Clk Enable */
  2487. snd_soc_component_update_bits(component, main_reg,
  2488. 0x20, 0x20);
  2489. snd_soc_component_update_bits(component, rx_cfg2_reg,
  2490. 0x03, 0x03);
  2491. lpass_cdc_rx_macro_idle_detect_control(component, rx_priv,
  2492. interp_idx, event);
  2493. if (rx_priv->hph_hd2_mode)
  2494. lpass_cdc_rx_macro_hd2_control(
  2495. component, rx_priv, interp_idx, event);
  2496. lpass_cdc_rx_macro_hphdelay_lutbypass(component, rx_priv,
  2497. interp_idx, event);
  2498. lpass_cdc_rx_macro_droop_setting(component,
  2499. rx_priv, interp_idx, event);
  2500. lpass_cdc_rx_macro_config_compander(component, rx_priv,
  2501. interp_idx, event);
  2502. if (interp_idx == INTERP_AUX) {
  2503. lpass_cdc_rx_macro_config_softclip(component, rx_priv,
  2504. event);
  2505. lpass_cdc_rx_macro_config_aux_hpf(component, rx_priv,
  2506. event);
  2507. }
  2508. lpass_cdc_rx_macro_config_classh(component, rx_priv,
  2509. interp_idx, event);
  2510. /*select PCM path and swr clk is 9.6MHz*/
  2511. if (rx_priv->is_pcm_enabled && !rx_priv->is_native_on &&
  2512. interp_idx != INTERP_AUX) {
  2513. if (rx_priv->pcm_select_users == 0)
  2514. snd_soc_component_update_bits(component,
  2515. LPASS_CDC_RX_TOP_SWR_CTRL, 0x02, 0x02);
  2516. ++rx_priv->pcm_select_users;
  2517. }
  2518. lpass_cdc_notify_wcd_rx_clk(rx_dev, rx_priv->is_native_on);
  2519. }
  2520. rx_priv->main_clk_users[interp_idx]++;
  2521. }
  2522. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  2523. rx_priv->main_clk_users[interp_idx]--;
  2524. if (rx_priv->main_clk_users[interp_idx] <= 0) {
  2525. rx_priv->main_clk_users[interp_idx] = 0;
  2526. /* Main path PGA mute enable */
  2527. snd_soc_component_update_bits(component, main_reg,
  2528. 0x10, 0x10);
  2529. /*Unselect PCM path*/
  2530. if (rx_priv->is_pcm_enabled && !rx_priv->is_native_on &&
  2531. interp_idx != INTERP_AUX) {
  2532. if (rx_priv->pcm_select_users == 1)
  2533. snd_soc_component_update_bits(component,
  2534. LPASS_CDC_RX_TOP_SWR_CTRL, 0x02, 0x00);
  2535. --rx_priv->pcm_select_users;
  2536. if (rx_priv->pcm_select_users < 0)
  2537. rx_priv->pcm_select_users = 0;
  2538. }
  2539. /* Clk Disable */
  2540. snd_soc_component_update_bits(component, dsm_reg,
  2541. 0x01, 0x00);
  2542. snd_soc_component_update_bits(component, main_reg,
  2543. 0x20, 0x00);
  2544. /* Reset enable and disable */
  2545. snd_soc_component_update_bits(component, main_reg,
  2546. 0x40, 0x40);
  2547. snd_soc_component_update_bits(component, main_reg,
  2548. 0x40, 0x00);
  2549. /* Reset rate to 48K*/
  2550. snd_soc_component_update_bits(component, main_reg,
  2551. 0x0F, 0x04);
  2552. snd_soc_component_update_bits(component, rx_cfg2_reg,
  2553. 0x03, 0x00);
  2554. lpass_cdc_rx_macro_config_classh(component, rx_priv,
  2555. interp_idx, event);
  2556. lpass_cdc_rx_macro_config_compander(component, rx_priv,
  2557. interp_idx, event);
  2558. if (interp_idx == INTERP_AUX) {
  2559. lpass_cdc_rx_macro_config_softclip(component, rx_priv,
  2560. event);
  2561. lpass_cdc_rx_macro_config_aux_hpf(component, rx_priv,
  2562. event);
  2563. }
  2564. lpass_cdc_rx_macro_hphdelay_lutbypass(component, rx_priv,
  2565. interp_idx, event);
  2566. if (rx_priv->hph_hd2_mode)
  2567. lpass_cdc_rx_macro_hd2_control(component,
  2568. rx_priv, interp_idx, event);
  2569. lpass_cdc_rx_macro_idle_detect_control(component, rx_priv,
  2570. interp_idx, event);
  2571. }
  2572. }
  2573. dev_dbg(component->dev, "%s event %d main_clk_users %d\n",
  2574. __func__, event, rx_priv->main_clk_users[interp_idx]);
  2575. return rx_priv->main_clk_users[interp_idx];
  2576. }
  2577. static int lpass_cdc_rx_macro_enable_rx_path_clk(struct snd_soc_dapm_widget *w,
  2578. struct snd_kcontrol *kcontrol, int event)
  2579. {
  2580. struct snd_soc_component *component =
  2581. snd_soc_dapm_to_component(w->dapm);
  2582. u16 sidetone_reg = 0, fs_reg = 0;
  2583. dev_dbg(component->dev, "%s %d %d\n", __func__, event, w->shift);
  2584. sidetone_reg = LPASS_CDC_RX_RX0_RX_PATH_CFG1 +
  2585. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET * (w->shift);
  2586. fs_reg = LPASS_CDC_RX_RX0_RX_PATH_CTL +
  2587. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET * (w->shift);
  2588. switch (event) {
  2589. case SND_SOC_DAPM_PRE_PMU:
  2590. lpass_cdc_rx_macro_enable_interp_clk(component, event, w->shift);
  2591. snd_soc_component_update_bits(component, sidetone_reg,
  2592. 0x10, 0x10);
  2593. snd_soc_component_update_bits(component, fs_reg,
  2594. 0x20, 0x20);
  2595. break;
  2596. case SND_SOC_DAPM_POST_PMD:
  2597. snd_soc_component_update_bits(component, sidetone_reg,
  2598. 0x10, 0x00);
  2599. lpass_cdc_rx_macro_enable_interp_clk(component, event, w->shift);
  2600. break;
  2601. default:
  2602. break;
  2603. };
  2604. return 0;
  2605. }
  2606. static void lpass_cdc_rx_macro_restore_iir_coeff(struct lpass_cdc_rx_macro_priv *rx_priv, int iir_idx,
  2607. int band_idx)
  2608. {
  2609. u16 reg_add = 0, coeff_idx = 0, idx = 0;
  2610. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  2611. if (regmap == NULL) {
  2612. dev_err_ratelimited(rx_priv->dev, "%s: regmap is NULL\n", __func__);
  2613. return;
  2614. }
  2615. regmap_write(regmap,
  2616. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2617. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  2618. reg_add = LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx;
  2619. /* 5 coefficients per band and 4 writes per coefficient */
  2620. for (coeff_idx = 0; coeff_idx < LPASS_CDC_RX_MACRO_SIDETONE_IIR_COEFF_MAX;
  2621. coeff_idx++) {
  2622. /* Four 8 bit values(one 32 bit) per coefficient */
  2623. regmap_write(regmap, reg_add,
  2624. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2625. regmap_write(regmap, reg_add,
  2626. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2627. regmap_write(regmap, reg_add,
  2628. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2629. regmap_write(regmap, reg_add,
  2630. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2631. }
  2632. }
  2633. static int lpass_cdc_rx_macro_iir_enable_audio_mixer_get(struct snd_kcontrol *kcontrol,
  2634. struct snd_ctl_elem_value *ucontrol)
  2635. {
  2636. struct snd_soc_component *component =
  2637. snd_soc_kcontrol_component(kcontrol);
  2638. int iir_idx = ((struct soc_multi_mixer_control *)
  2639. kcontrol->private_value)->reg;
  2640. int band_idx = ((struct soc_multi_mixer_control *)
  2641. kcontrol->private_value)->shift;
  2642. /* IIR filter band registers are at integer multiples of 0x80 */
  2643. u16 iir_reg = LPASS_CDC_RX_SIDETONE_IIR0_IIR_CTL + 0x80 * iir_idx;
  2644. ucontrol->value.integer.value[0] = (
  2645. snd_soc_component_read(component, iir_reg) &
  2646. (1 << band_idx)) != 0;
  2647. dev_dbg(component->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  2648. iir_idx, band_idx,
  2649. (uint32_t)ucontrol->value.integer.value[0]);
  2650. return 0;
  2651. }
  2652. static int lpass_cdc_rx_macro_iir_enable_audio_mixer_put(struct snd_kcontrol *kcontrol,
  2653. struct snd_ctl_elem_value *ucontrol)
  2654. {
  2655. struct snd_soc_component *component =
  2656. snd_soc_kcontrol_component(kcontrol);
  2657. int iir_idx = ((struct soc_multi_mixer_control *)
  2658. kcontrol->private_value)->reg;
  2659. int band_idx = ((struct soc_multi_mixer_control *)
  2660. kcontrol->private_value)->shift;
  2661. bool iir_band_en_status = 0;
  2662. int value = ucontrol->value.integer.value[0];
  2663. u16 iir_reg = LPASS_CDC_RX_SIDETONE_IIR0_IIR_CTL + 0x80 * iir_idx;
  2664. struct device *rx_dev = NULL;
  2665. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2666. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2667. return -EINVAL;
  2668. lpass_cdc_rx_macro_restore_iir_coeff(rx_priv, iir_idx, band_idx);
  2669. /* Mask first 5 bits, 6-8 are reserved */
  2670. snd_soc_component_update_bits(component, iir_reg, (1 << band_idx),
  2671. (value << band_idx));
  2672. iir_band_en_status = ((snd_soc_component_read(component, iir_reg) &
  2673. (1 << band_idx)) != 0);
  2674. dev_dbg(component->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  2675. iir_idx, band_idx, iir_band_en_status);
  2676. return 0;
  2677. }
  2678. static uint32_t get_iir_band_coeff(struct snd_soc_component *component,
  2679. int iir_idx, int band_idx,
  2680. int coeff_idx)
  2681. {
  2682. uint32_t value = 0;
  2683. /* Address does not automatically update if reading */
  2684. snd_soc_component_write(component,
  2685. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2686. ((band_idx * BAND_MAX + coeff_idx)
  2687. * sizeof(uint32_t)) & 0x7F);
  2688. value |= snd_soc_component_read(component,
  2689. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx));
  2690. snd_soc_component_write(component,
  2691. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2692. ((band_idx * BAND_MAX + coeff_idx)
  2693. * sizeof(uint32_t) + 1) & 0x7F);
  2694. value |= (snd_soc_component_read(component,
  2695. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2696. 0x80 * iir_idx)) << 8);
  2697. snd_soc_component_write(component,
  2698. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2699. ((band_idx * BAND_MAX + coeff_idx)
  2700. * sizeof(uint32_t) + 2) & 0x7F);
  2701. value |= (snd_soc_component_read(component,
  2702. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2703. 0x80 * iir_idx)) << 16);
  2704. snd_soc_component_write(component,
  2705. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2706. ((band_idx * BAND_MAX + coeff_idx)
  2707. * sizeof(uint32_t) + 3) & 0x7F);
  2708. /* Mask bits top 2 bits since they are reserved */
  2709. value |= ((snd_soc_component_read(component,
  2710. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2711. 0x80 * iir_idx)) & 0x3F) << 24);
  2712. return value;
  2713. }
  2714. static int lpass_cdc_rx_macro_iir_filter_info(struct snd_kcontrol *kcontrol,
  2715. struct snd_ctl_elem_info *ucontrol)
  2716. {
  2717. struct lpass_cdc_rx_macro_iir_filter_ctl *ctl =
  2718. (struct lpass_cdc_rx_macro_iir_filter_ctl *)kcontrol->private_value;
  2719. struct soc_bytes_ext *params = &ctl->bytes_ext;
  2720. ucontrol->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  2721. ucontrol->count = params->max;
  2722. return 0;
  2723. }
  2724. static int lpass_cdc_rx_macro_iir_band_audio_mixer_get(struct snd_kcontrol *kcontrol,
  2725. struct snd_ctl_elem_value *ucontrol)
  2726. {
  2727. struct snd_soc_component *component =
  2728. snd_soc_kcontrol_component(kcontrol);
  2729. struct lpass_cdc_rx_macro_iir_filter_ctl *ctl =
  2730. (struct lpass_cdc_rx_macro_iir_filter_ctl *)kcontrol->private_value;
  2731. struct soc_bytes_ext *params = &ctl->bytes_ext;
  2732. int iir_idx = ctl->iir_idx;
  2733. int band_idx = ctl->band_idx;
  2734. u32 coeff[BAND_MAX];
  2735. int coeff_idx = 0;
  2736. for (coeff_idx = 0; coeff_idx < LPASS_CDC_RX_MACRO_SIDETONE_IIR_COEFF_MAX;
  2737. coeff_idx++) {
  2738. coeff[coeff_idx] =
  2739. get_iir_band_coeff(component, iir_idx, band_idx, coeff_idx);
  2740. }
  2741. memcpy(ucontrol->value.bytes.data, &coeff[0], params->max);
  2742. dev_dbg(component->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
  2743. "%s: IIR #%d band #%d b1 = 0x%x\n"
  2744. "%s: IIR #%d band #%d b2 = 0x%x\n"
  2745. "%s: IIR #%d band #%d a1 = 0x%x\n"
  2746. "%s: IIR #%d band #%d a2 = 0x%x\n",
  2747. __func__, iir_idx, band_idx, coeff[0],
  2748. __func__, iir_idx, band_idx, coeff[1],
  2749. __func__, iir_idx, band_idx, coeff[2],
  2750. __func__, iir_idx, band_idx, coeff[3],
  2751. __func__, iir_idx, band_idx, coeff[4]);
  2752. return 0;
  2753. }
  2754. static void set_iir_band_coeff(struct snd_soc_component *component,
  2755. int iir_idx, int band_idx,
  2756. uint32_t value)
  2757. {
  2758. snd_soc_component_write(component,
  2759. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2760. (value & 0xFF));
  2761. snd_soc_component_write(component,
  2762. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2763. (value >> 8) & 0xFF);
  2764. snd_soc_component_write(component,
  2765. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2766. (value >> 16) & 0xFF);
  2767. /* Mask top 2 bits, 7-8 are reserved */
  2768. snd_soc_component_write(component,
  2769. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2770. (value >> 24) & 0x3F);
  2771. }
  2772. static int lpass_cdc_rx_macro_iir_band_audio_mixer_put(struct snd_kcontrol *kcontrol,
  2773. struct snd_ctl_elem_value *ucontrol)
  2774. {
  2775. struct snd_soc_component *component =
  2776. snd_soc_kcontrol_component(kcontrol);
  2777. struct lpass_cdc_rx_macro_iir_filter_ctl *ctl =
  2778. (struct lpass_cdc_rx_macro_iir_filter_ctl *)kcontrol->private_value;
  2779. struct soc_bytes_ext *params = &ctl->bytes_ext;
  2780. int iir_idx = ctl->iir_idx;
  2781. int band_idx = ctl->band_idx;
  2782. u32 coeff[BAND_MAX];
  2783. int coeff_idx, idx = 0;
  2784. struct device *rx_dev = NULL;
  2785. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2786. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2787. return -EINVAL;
  2788. memcpy(&coeff[0], ucontrol->value.bytes.data, params->max);
  2789. /*
  2790. * Mask top bit it is reserved
  2791. * Updates addr automatically for each B2 write
  2792. */
  2793. snd_soc_component_write(component,
  2794. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2795. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  2796. /* Store the coefficients in sidetone coeff array */
  2797. for (coeff_idx = 0; coeff_idx < LPASS_CDC_RX_MACRO_SIDETONE_IIR_COEFF_MAX;
  2798. coeff_idx++) {
  2799. uint32_t value = coeff[coeff_idx];
  2800. set_iir_band_coeff(component, iir_idx, band_idx, value);
  2801. /* Four 8 bit values(one 32 bit) per coefficient */
  2802. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2803. (value & 0xFF);
  2804. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2805. (value >> 8) & 0xFF;
  2806. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2807. (value >> 16) & 0xFF;
  2808. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2809. (value >> 24) & 0xFF;
  2810. }
  2811. pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
  2812. "%s: IIR #%d band #%d b1 = 0x%x\n"
  2813. "%s: IIR #%d band #%d b2 = 0x%x\n"
  2814. "%s: IIR #%d band #%d a1 = 0x%x\n"
  2815. "%s: IIR #%d band #%d a2 = 0x%x\n",
  2816. __func__, iir_idx, band_idx,
  2817. get_iir_band_coeff(component, iir_idx, band_idx, 0),
  2818. __func__, iir_idx, band_idx,
  2819. get_iir_band_coeff(component, iir_idx, band_idx, 1),
  2820. __func__, iir_idx, band_idx,
  2821. get_iir_band_coeff(component, iir_idx, band_idx, 2),
  2822. __func__, iir_idx, band_idx,
  2823. get_iir_band_coeff(component, iir_idx, band_idx, 3),
  2824. __func__, iir_idx, band_idx,
  2825. get_iir_band_coeff(component, iir_idx, band_idx, 4));
  2826. return 0;
  2827. }
  2828. static int lpass_cdc_rx_macro_set_iir_gain(struct snd_soc_dapm_widget *w,
  2829. struct snd_kcontrol *kcontrol, int event)
  2830. {
  2831. struct snd_soc_component *component =
  2832. snd_soc_dapm_to_component(w->dapm);
  2833. dev_dbg(component->dev, "%s: event = %d\n", __func__, event);
  2834. switch (event) {
  2835. case SND_SOC_DAPM_POST_PMU: /* fall through */
  2836. case SND_SOC_DAPM_PRE_PMD:
  2837. if (strnstr(w->name, "IIR0", sizeof("IIR0"))) {
  2838. snd_soc_component_write(component,
  2839. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL,
  2840. snd_soc_component_read(component,
  2841. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL));
  2842. snd_soc_component_write(component,
  2843. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL,
  2844. snd_soc_component_read(component,
  2845. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL));
  2846. snd_soc_component_write(component,
  2847. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL,
  2848. snd_soc_component_read(component,
  2849. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL));
  2850. snd_soc_component_write(component,
  2851. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL,
  2852. snd_soc_component_read(component,
  2853. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL));
  2854. } else {
  2855. snd_soc_component_write(component,
  2856. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL,
  2857. snd_soc_component_read(component,
  2858. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL));
  2859. snd_soc_component_write(component,
  2860. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL,
  2861. snd_soc_component_read(component,
  2862. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL));
  2863. snd_soc_component_write(component,
  2864. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL,
  2865. snd_soc_component_read(component,
  2866. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL));
  2867. snd_soc_component_write(component,
  2868. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL,
  2869. snd_soc_component_read(component,
  2870. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL));
  2871. }
  2872. break;
  2873. }
  2874. return 0;
  2875. }
  2876. #ifdef CONFIG_BOLERO_VER_2P6
  2877. static int lpass_cdc_rx_macro_fir_filter_enable_get(struct snd_kcontrol *kcontrol,
  2878. struct snd_ctl_elem_value *ucontrol)
  2879. {
  2880. struct snd_soc_component *component =
  2881. snd_soc_kcontrol_component(kcontrol);
  2882. struct device *rx_dev = NULL;
  2883. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2884. if (!component) {
  2885. pr_err_ratelimited("%s: component is NULL\n", __func__);
  2886. return -EINVAL;
  2887. }
  2888. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2889. return -EINVAL;
  2890. ucontrol->value.bytes.data[0] = (unsigned char)rx_priv->is_fir_filter_on;
  2891. return 0;
  2892. }
  2893. static int lpass_cdc_rx_macro_fir_filter_enable_put(struct snd_kcontrol *kcontrol,
  2894. struct snd_ctl_elem_value *ucontrol)
  2895. {
  2896. struct snd_soc_component *component =
  2897. snd_soc_kcontrol_component(kcontrol);
  2898. struct device *rx_dev = NULL;
  2899. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2900. int ret = 0;
  2901. if (!component) {
  2902. pr_err_ratelimited("%s: component is NULL\n", __func__);
  2903. return -EINVAL;
  2904. }
  2905. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2906. return -EINVAL;
  2907. if (!rx_priv->hifi_fir_clk) {
  2908. dev_dbg(rx_priv->dev, "%s: Undefined HIFI FIR Clock.\n",
  2909. __func__);
  2910. return 0;
  2911. }
  2912. if (!rx_priv->is_fir_capable) {
  2913. dev_dbg(rx_priv->dev, "%s: HIFI FIR is not supported.\n",
  2914. __func__);
  2915. return 0;
  2916. }
  2917. rx_priv->is_fir_filter_on =
  2918. (!ucontrol->value.bytes.data[0] ? false : true);
  2919. dev_dbg(rx_priv->dev, "%s:is_fir_filter_on=%d\n",
  2920. __func__, rx_priv->is_fir_filter_on);
  2921. if (rx_priv->is_fir_filter_on) {
  2922. ret = clk_prepare_enable(rx_priv->hifi_fir_clk);
  2923. if (ret < 0) {
  2924. dev_err_ratelimited(rx_priv->dev, "%s:hifi_fir_clk enable failed\n",
  2925. __func__);
  2926. return ret;
  2927. }
  2928. snd_soc_component_write(component, LPASS_CDC_RX_RX0_RX_FIR_CFG,
  2929. rx_priv->fir_total_coeff_num[RX0_PATH]);
  2930. dev_dbg(component->dev, "%s: HIFI FIR Path:%d total coefficients"
  2931. " number written: %d.\n",
  2932. __func__, RX0_PATH,
  2933. rx_priv->fir_total_coeff_num[RX0_PATH]);
  2934. snd_soc_component_write(component, LPASS_CDC_RX_RX1_RX_FIR_CFG,
  2935. rx_priv->fir_total_coeff_num[RX1_PATH]);
  2936. dev_dbg(component->dev, "%s: HIFI FIR Path:%d total coefficients"
  2937. " number written: %d.\n",
  2938. __func__, RX1_PATH,
  2939. rx_priv->fir_total_coeff_num[RX1_PATH]);
  2940. /* Enable HIFI_FEAT_EN bit */
  2941. snd_soc_component_update_bits(component, LPASS_CDC_RX_TOP_TOP_CFG1, 0x01, 0x01);
  2942. /* Enable FIR_CLK_EN */
  2943. snd_soc_component_update_bits(component, LPASS_CDC_RX_RX0_RX_PATH_CTL, 0x80, 0x80);
  2944. snd_soc_component_update_bits(component, LPASS_CDC_RX_RX1_RX_PATH_CTL, 0x80, 0x80);
  2945. /* Start the FIR filter */
  2946. snd_soc_component_update_bits(component, LPASS_CDC_RX_RX0_RX_FIR_CTL, 0x0D, 0x05);
  2947. snd_soc_component_update_bits(component, LPASS_CDC_RX_RX1_RX_FIR_CTL, 0x0D, 0x05);
  2948. } else {
  2949. /* Stop the FIR filter */
  2950. snd_soc_component_update_bits(component, LPASS_CDC_RX_RX0_RX_FIR_CTL, 0x0D, 0x00);
  2951. snd_soc_component_update_bits(component, LPASS_CDC_RX_RX1_RX_FIR_CTL, 0x0D, 0x00);
  2952. /* Disable FIR_CLK_EN */
  2953. snd_soc_component_update_bits(component, LPASS_CDC_RX_RX0_RX_PATH_CTL, 0x80, 0x00);
  2954. snd_soc_component_update_bits(component, LPASS_CDC_RX_RX1_RX_PATH_CTL, 0x80, 0x00);
  2955. /* Disable HIFI_FEAT_EN bit */
  2956. snd_soc_component_update_bits(component, LPASS_CDC_RX_TOP_TOP_CFG1, 0x01, 0x00);
  2957. clk_disable_unprepare(rx_priv->hifi_fir_clk);
  2958. }
  2959. return 0;
  2960. }
  2961. static int lpass_cdc_rx_macro_fir_filter_info(struct snd_kcontrol *kcontrol,
  2962. struct snd_ctl_elem_info *ucontrol)
  2963. {
  2964. struct lpass_cdc_rx_macro_fir_filter_ctl *ctl =
  2965. (struct lpass_cdc_rx_macro_fir_filter_ctl *)kcontrol->private_value;
  2966. struct soc_bytes_ext *params = &ctl->bytes_ext;
  2967. ucontrol->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  2968. ucontrol->count = params->max;
  2969. return 0;
  2970. }
  2971. static int lpass_cdc_rx_macro_fir_audio_mixer_get(struct snd_kcontrol *kcontrol,
  2972. struct snd_ctl_elem_value *ucontrol)
  2973. {
  2974. struct snd_soc_component *component =
  2975. snd_soc_kcontrol_component(kcontrol);
  2976. struct lpass_cdc_rx_macro_fir_filter_ctl *ctl =
  2977. (struct lpass_cdc_rx_macro_fir_filter_ctl *)kcontrol->private_value;
  2978. unsigned int path_idx = ctl->path_idx;
  2979. unsigned int grp_idx = ctl->grp_idx;
  2980. u32 num_coeff_grp = 0;
  2981. u32 readArray[LPASS_CDC_RX_MACRO_FIR_COEFF_ARRAY_MAX];
  2982. unsigned int coeff_idx = 0, array_idx = 0;
  2983. unsigned int copy_size;
  2984. struct device *rx_dev = NULL;
  2985. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2986. if (!component) {
  2987. pr_err_ratelimited("%s: component is NULL\n", __func__);
  2988. return -EINVAL;
  2989. }
  2990. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2991. return -EINVAL;
  2992. if (path_idx >= FIR_PATH_MAX) {
  2993. dev_err_ratelimited(rx_priv->dev, "%s: path_idx:%d is invalid\n",
  2994. __func__, path_idx);
  2995. return -EINVAL;
  2996. }
  2997. if (grp_idx >= GRP_MAX) {
  2998. dev_err_ratelimited(rx_priv->dev, "%s: grp_idx:%d is invalid\n",
  2999. __func__, grp_idx);
  3000. return -EINVAL;
  3001. }
  3002. num_coeff_grp = rx_priv->num_fir_coeff[path_idx][grp_idx];
  3003. readArray[array_idx++] = num_coeff_grp;
  3004. for (coeff_idx = 0; coeff_idx < num_coeff_grp; coeff_idx++) {
  3005. readArray[array_idx++] =
  3006. rx_priv->fir_coeff_array[path_idx][grp_idx][coeff_idx];
  3007. }
  3008. copy_size = array_idx;
  3009. memcpy(ucontrol->value.bytes.data, &readArray[0], sizeof(readArray[0]) * copy_size);
  3010. return 0;
  3011. }
  3012. static int set_fir_filter_coeff(struct snd_soc_component *component,
  3013. struct lpass_cdc_rx_macro_priv *rx_priv,
  3014. unsigned int path_idx)
  3015. {
  3016. int grp_idx = 0, coeff_idx = 0;
  3017. unsigned int ret = 0;
  3018. unsigned int max_coeff_num, num_coeff_grp;
  3019. unsigned int path_ctl_addr = 0, wdata0_addr = 0, coeff_addr = 0;
  3020. unsigned int fir_ctl_addr = 0;
  3021. bool all_coeff_written = true;
  3022. switch (path_idx) {
  3023. case RX0_PATH:
  3024. path_ctl_addr = LPASS_CDC_RX_RX0_RX_PATH_CTL;
  3025. wdata0_addr = LPASS_CDC_RX_RX0_RX_FIR_COEFF_WDATA0;
  3026. coeff_addr = LPASS_CDC_RX_RX0_RX_FIR_COEFF_ADDR;
  3027. fir_ctl_addr = LPASS_CDC_RX_RX0_RX_FIR_CTL;
  3028. break;
  3029. case RX1_PATH:
  3030. path_ctl_addr = LPASS_CDC_RX_RX1_RX_PATH_CTL;
  3031. wdata0_addr = LPASS_CDC_RX_RX1_RX_FIR_COEFF_WDATA0;
  3032. coeff_addr = LPASS_CDC_RX_RX1_RX_FIR_COEFF_ADDR;
  3033. fir_ctl_addr = LPASS_CDC_RX_RX1_RX_FIR_CTL;
  3034. break;
  3035. default:
  3036. dev_err_ratelimited(rx_priv->dev,
  3037. "%s: inavlid FIR ID: %d\n", __func__, path_idx);
  3038. ret = -EINVAL;
  3039. goto exit;
  3040. }
  3041. max_coeff_num = LPASS_CDC_RX_MACRO_FIR_COEFF_MAX;
  3042. for (grp_idx = 0; grp_idx < GRP_MAX; grp_idx++)
  3043. all_coeff_written = all_coeff_written &&
  3044. rx_priv->is_fir_coeff_written[path_idx][grp_idx];
  3045. if (all_coeff_written)
  3046. goto exit;
  3047. ret = lpass_cdc_rx_macro_mclk_enable(rx_priv, 1, false);
  3048. if (ret < 0) {
  3049. dev_err_ratelimited(rx_priv->dev, "%s:rx_macro_mclk enable failed\n",
  3050. __func__);
  3051. goto exit;
  3052. }
  3053. ret = clk_prepare_enable(rx_priv->hifi_fir_clk);
  3054. if (ret < 0) {
  3055. dev_err_ratelimited(rx_priv->dev, "%s:hifi_fir_clk enable failed\n",
  3056. __func__);
  3057. goto disable_mclk_block;
  3058. }
  3059. /* Enable HIFI_FEAT_EN bit */
  3060. snd_soc_component_update_bits(component, LPASS_CDC_RX_TOP_TOP_CFG1, 0x01, 0x01);
  3061. /* Enable FIR_CLK_EN, datapath reset */
  3062. snd_soc_component_update_bits(component, path_ctl_addr, 0xC0, 0xC0);
  3063. /* Enable FIR_CLK_EN, Release Reset */
  3064. snd_soc_component_update_bits(component, path_ctl_addr, 0xC0, 0x80);
  3065. /* wait for data ram initialization after enabling clock */
  3066. usleep_range(10, 11);
  3067. for (grp_idx = 0; grp_idx < GRP_MAX; grp_idx++) {
  3068. unsigned int coeff_idx_start = 0, array_idx = 0;
  3069. /* Skip if this group is written and no futher update */
  3070. if (rx_priv->is_fir_coeff_written[path_idx][grp_idx])
  3071. continue;
  3072. num_coeff_grp = rx_priv->num_fir_coeff[path_idx][grp_idx];
  3073. if (num_coeff_grp > max_coeff_num) {
  3074. dev_err_ratelimited(rx_priv->dev,
  3075. "%s: inavlid number of RX_FIR coefficients:%d"
  3076. " in path:%d, group:%d\n",
  3077. __func__, num_coeff_grp, path_idx, grp_idx);
  3078. ret = -EINVAL;
  3079. goto disable_FIR;
  3080. }
  3081. coeff_idx_start = grp_idx * max_coeff_num;
  3082. for (coeff_idx = coeff_idx_start;
  3083. coeff_idx < coeff_idx_start + num_coeff_grp / 2 * 2;
  3084. coeff_idx += 2) {
  3085. unsigned int addr_offset = coeff_idx / 2;
  3086. /* First coefficient in pair */
  3087. u32 value = rx_priv->fir_coeff_array[path_idx][grp_idx][array_idx++];
  3088. dev_dbg(rx_priv->dev, "%s: val of coeff_idx:%d, COEFF:0x%x\n",
  3089. __func__, coeff_idx, value);
  3090. snd_soc_component_write(component, wdata0_addr,
  3091. value & 0xFF);
  3092. snd_soc_component_write(component, wdata0_addr + 0x4,
  3093. (value >> 8) & 0xFF);
  3094. snd_soc_component_write(component, wdata0_addr + 0x8,
  3095. (value >> 16) & 0xFF);
  3096. snd_soc_component_write(component, wdata0_addr + 0xC,
  3097. (value >> 24) & 0xFF);
  3098. /* Second coefficient in pair */
  3099. value = rx_priv->fir_coeff_array[path_idx][grp_idx][array_idx++];
  3100. dev_dbg(rx_priv->dev, "%s: val of coeff_idx:%d, COEFF:0x%x\n",
  3101. __func__, coeff_idx, value);
  3102. snd_soc_component_write(component, wdata0_addr + 0x10,
  3103. value & 0xFF);
  3104. snd_soc_component_write(component, wdata0_addr + 0x14,
  3105. (value >> 8) & 0xFF);
  3106. snd_soc_component_write(component, wdata0_addr + 0x18,
  3107. (value >> 16) & 0xFF);
  3108. snd_soc_component_write(component, wdata0_addr + 0x1C,
  3109. (value >> 24) & 0xFF);
  3110. snd_soc_component_write(component, coeff_addr, addr_offset);
  3111. snd_soc_component_update_bits(component, fir_ctl_addr, 0x02, 0x02);
  3112. usleep_range(13, 15);
  3113. snd_soc_component_update_bits(component, fir_ctl_addr, 0x02, 0x00);
  3114. }
  3115. /* odd number of coefficients in this group, handle last one */
  3116. if (num_coeff_grp % 2 != 0) {
  3117. int addr_offset = coeff_idx / 2;
  3118. /* First coefficient in pair */
  3119. u32 value = rx_priv->fir_coeff_array[path_idx][grp_idx][array_idx++];
  3120. dev_dbg(rx_priv->dev, "%s: val of coeff_idx:%d, COEFF:0x%x\n",
  3121. __func__, coeff_idx, value);
  3122. snd_soc_component_write(component, wdata0_addr,
  3123. value & 0xFF);
  3124. snd_soc_component_write(component, wdata0_addr + 0x4,
  3125. (value >> 8) & 0xFF);
  3126. snd_soc_component_write(component, wdata0_addr + 0x8,
  3127. (value >> 16) & 0xFF);
  3128. snd_soc_component_write(component, wdata0_addr + 0xC,
  3129. (value >> 24) & 0xFF);
  3130. /* Second coefficient in pair */
  3131. dev_dbg(rx_priv->dev, "%s: val of coeff_idx:%d, COEFF:0x%x\n",
  3132. __func__, coeff_idx, 0x0);
  3133. snd_soc_component_write(component, wdata0_addr + 0x10, 0x0);
  3134. snd_soc_component_write(component, wdata0_addr + 0x14, 0x0);
  3135. snd_soc_component_write(component, wdata0_addr + 0x18, 0x0);
  3136. snd_soc_component_write(component, wdata0_addr + 0x1C, 0x0);
  3137. snd_soc_component_write(component, coeff_addr, addr_offset);
  3138. snd_soc_component_update_bits(component, fir_ctl_addr, 0x02, 0x02);
  3139. usleep_range(13, 15);
  3140. snd_soc_component_update_bits(component, fir_ctl_addr, 0x02, 0x00);
  3141. }
  3142. rx_priv->is_fir_coeff_written[path_idx][grp_idx] = true;
  3143. dev_dbg(component->dev, "%s: HIFI FIR Path:%d Group:%d coefficients"
  3144. " updated.\n",
  3145. __func__, path_idx, grp_idx);
  3146. }
  3147. disable_FIR:
  3148. /* disable FIR_CLK_EN */
  3149. snd_soc_component_update_bits(component, path_ctl_addr, 0x80, 0x00);
  3150. /* Disable HIFI_FEAT_EN bit */
  3151. snd_soc_component_update_bits(component, LPASS_CDC_RX_TOP_TOP_CFG1, 0x01, 0x00);
  3152. clk_disable_unprepare(rx_priv->hifi_fir_clk);
  3153. disable_mclk_block:
  3154. lpass_cdc_rx_macro_mclk_enable(rx_priv, 0, false);
  3155. exit:
  3156. return ret;
  3157. }
  3158. static int lpass_cdc_rx_macro_fir_audio_mixer_put(struct snd_kcontrol *kcontrol,
  3159. struct snd_ctl_elem_value *ucontrol)
  3160. {
  3161. struct snd_soc_component *component =
  3162. snd_soc_kcontrol_component(kcontrol);
  3163. struct lpass_cdc_rx_macro_fir_filter_ctl *ctl =
  3164. (struct lpass_cdc_rx_macro_fir_filter_ctl *)kcontrol->private_value;
  3165. unsigned int path_idx = ctl->path_idx;
  3166. unsigned int grp_idx = ctl->grp_idx;
  3167. u32 ele_size = 0, num_coeff_grp = 0;
  3168. u32 coeff[LPASS_CDC_RX_MACRO_FIR_COEFF_ARRAY_MAX];
  3169. int ret = 0;
  3170. unsigned int stored_total_num = 0;
  3171. unsigned int grp_iidx = 0, coeff_idx = 0, array_idx = 0;
  3172. struct device *rx_dev = NULL;
  3173. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  3174. if (!component) {
  3175. pr_err_ratelimited("%s: component is NULL\n", __func__);
  3176. return -EINVAL;
  3177. }
  3178. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  3179. return -EINVAL;
  3180. if (path_idx >= FIR_PATH_MAX) {
  3181. dev_err_ratelimited(rx_priv->dev, "%s: path_idx:%d is invalid\n",
  3182. __func__, path_idx);
  3183. return -EINVAL;
  3184. }
  3185. if (grp_idx >= GRP_MAX) {
  3186. dev_err_ratelimited(rx_priv->dev, "%s: grp_idx:%d is invalid\n",
  3187. __func__, grp_idx);
  3188. return -EINVAL;
  3189. }
  3190. if (!rx_priv->hifi_fir_clk) {
  3191. dev_dbg(rx_priv->dev, "%s: Undefined HIFI FIR Clock.\n",
  3192. __func__);
  3193. return 0;
  3194. }
  3195. if (!rx_priv->is_fir_capable) {
  3196. dev_dbg(rx_priv->dev, "%s: HIFI FIR is not supported.\n",
  3197. __func__);
  3198. return 0;
  3199. }
  3200. ele_size = sizeof(coeff[0]);
  3201. memcpy(&coeff[0], ucontrol->value.bytes.data, ele_size);
  3202. num_coeff_grp = coeff[0];
  3203. dev_dbg(rx_priv->dev, "%s: bytes.data: path:%d, grp:%d, num_coeff_grp:%d\n",
  3204. __func__, path_idx, grp_idx, num_coeff_grp);
  3205. if (num_coeff_grp > LPASS_CDC_RX_MACRO_FIR_COEFF_MAX) {
  3206. dev_err_ratelimited(rx_priv->dev,
  3207. "%s: inavlid number of RX_FIR coefficients:%d in path:%d, group:%d\n",
  3208. __func__, num_coeff_grp, path_idx, grp_idx);
  3209. rx_priv->num_fir_coeff[path_idx][grp_idx] = 0;
  3210. return -EINVAL;
  3211. } else {
  3212. rx_priv->num_fir_coeff[path_idx][grp_idx] = num_coeff_grp;
  3213. }
  3214. memcpy(&coeff[1], &(ucontrol->value.bytes.data[ele_size]), ele_size * num_coeff_grp);
  3215. /* Store the coefficients in FIR coeff array */
  3216. array_idx = 1;
  3217. for (coeff_idx = 0; coeff_idx < num_coeff_grp; coeff_idx++)
  3218. rx_priv->fir_coeff_array[path_idx][grp_idx][coeff_idx] = coeff[array_idx++];
  3219. /* Clear the written flag so this group is ready to be written */
  3220. rx_priv->is_fir_coeff_written[path_idx][grp_idx] = false;
  3221. stored_total_num = 0;
  3222. for (grp_iidx = 0; grp_iidx < GRP_MAX; grp_iidx++) {
  3223. stored_total_num += rx_priv->num_fir_coeff[path_idx][grp_iidx];
  3224. }
  3225. /* Only write coeffs if total num matches, otherwise delay the write */
  3226. if (rx_priv->fir_total_coeff_num[path_idx] == stored_total_num)
  3227. ret = set_fir_filter_coeff(component, rx_priv, path_idx);
  3228. return ret;
  3229. }
  3230. static int lpass_cdc_rx_macro_fir_coeff_num_get(struct snd_kcontrol *kcontrol,
  3231. struct snd_ctl_elem_value *ucontrol)
  3232. {
  3233. struct snd_soc_component *component =
  3234. snd_soc_kcontrol_component(kcontrol);
  3235. unsigned int path_idx = ((struct soc_multi_mixer_control *)
  3236. kcontrol->private_value)->shift;
  3237. struct device *rx_dev = NULL;
  3238. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  3239. if (!component) {
  3240. pr_err_ratelimited("%s: component is NULL\n", __func__);
  3241. return -EINVAL;
  3242. }
  3243. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  3244. return -EINVAL;
  3245. if (path_idx >= FIR_PATH_MAX) {
  3246. dev_err_ratelimited(rx_priv->dev, "%s: path_idx:%d is invalid\n",
  3247. __func__, path_idx);
  3248. return -EINVAL;
  3249. }
  3250. ucontrol->value.bytes.data[0] = rx_priv->fir_total_coeff_num[path_idx];
  3251. return 0;
  3252. }
  3253. static int lpass_cdc_rx_macro_fir_coeff_num_put(struct snd_kcontrol *kcontrol,
  3254. struct snd_ctl_elem_value *ucontrol)
  3255. {
  3256. struct snd_soc_component *component =
  3257. snd_soc_kcontrol_component(kcontrol);
  3258. unsigned int path_idx = ((struct soc_multi_mixer_control *)
  3259. kcontrol->private_value)->shift;
  3260. u8 fir_total_coeff_num = ucontrol->value.bytes.data[0];
  3261. struct device *rx_dev = NULL;
  3262. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  3263. unsigned int ret = 0;
  3264. unsigned int grp_idx, stored_total_num;
  3265. if (!component) {
  3266. pr_err_ratelimited("%s: component is NULL\n", __func__);
  3267. return -EINVAL;
  3268. }
  3269. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  3270. return -EINVAL;
  3271. if (fir_total_coeff_num > LPASS_CDC_RX_MACRO_FIR_COEFF_MAX * GRP_MAX) {
  3272. dev_err_ratelimited(rx_priv->dev,
  3273. "%s: inavlid total number of RX_FIR coefficients:%d"
  3274. " in path:%d\n",
  3275. __func__, fir_total_coeff_num, path_idx);
  3276. rx_priv->fir_total_coeff_num[path_idx] = 0;
  3277. return -EINVAL;
  3278. } else {
  3279. rx_priv->fir_total_coeff_num[path_idx] = fir_total_coeff_num;
  3280. }
  3281. dev_dbg(component->dev, "%s: HIFI FIR Path:%d total coefficients"
  3282. " number updated in private data: %d.\n",
  3283. __func__, path_idx, fir_total_coeff_num);
  3284. stored_total_num = 0;
  3285. for (grp_idx = 0; grp_idx < GRP_MAX; grp_idx++)
  3286. stored_total_num += rx_priv->num_fir_coeff[path_idx][grp_idx];
  3287. if (fir_total_coeff_num == stored_total_num)
  3288. ret = set_fir_filter_coeff(component, rx_priv, path_idx);
  3289. return ret;
  3290. }
  3291. #endif
  3292. static const struct snd_kcontrol_new lpass_cdc_rx_macro_snd_controls[] = {
  3293. SOC_SINGLE_S8_TLV("RX_RX0 Digital Volume",
  3294. LPASS_CDC_RX_RX0_RX_VOL_CTL,
  3295. -84, 40, digital_gain),
  3296. SOC_SINGLE_S8_TLV("RX_RX1 Digital Volume",
  3297. LPASS_CDC_RX_RX1_RX_VOL_CTL,
  3298. -84, 40, digital_gain),
  3299. SOC_SINGLE_S8_TLV("RX_RX2 Digital Volume",
  3300. LPASS_CDC_RX_RX2_RX_VOL_CTL,
  3301. -84, 40, digital_gain),
  3302. SOC_SINGLE_S8_TLV("RX_RX0 Mix Digital Volume",
  3303. LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL,
  3304. -84, 40, digital_gain),
  3305. SOC_SINGLE_S8_TLV("RX_RX1 Mix Digital Volume",
  3306. LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL,
  3307. -84, 40, digital_gain),
  3308. SOC_SINGLE_S8_TLV("RX_RX2 Mix Digital Volume",
  3309. LPASS_CDC_RX_RX2_RX_VOL_MIX_CTL,
  3310. -84, 40, digital_gain),
  3311. SOC_SINGLE_EXT("RX_COMP1 Switch", SND_SOC_NOPM, LPASS_CDC_RX_MACRO_COMP1, 1, 0,
  3312. lpass_cdc_rx_macro_get_compander, lpass_cdc_rx_macro_set_compander),
  3313. SOC_SINGLE_EXT("RX_COMP2 Switch", SND_SOC_NOPM, LPASS_CDC_RX_MACRO_COMP2, 1, 0,
  3314. lpass_cdc_rx_macro_get_compander, lpass_cdc_rx_macro_set_compander),
  3315. #ifdef CONFIG_BOLERO_VER_2P6
  3316. SOC_SINGLE_EXT("RX_HPH PCM", SND_SOC_NOPM, 0, 1, 0,
  3317. lpass_cdc_rx_macro_get_pcm_path, lpass_cdc_rx_macro_put_pcm_path),
  3318. SOC_SINGLE_EXT("RX0 FIR Coeff Num", SND_SOC_NOPM, RX0_PATH,
  3319. (LPASS_CDC_RX_MACRO_FIR_COEFF_MAX * GRP_MAX), 0,
  3320. lpass_cdc_rx_macro_fir_coeff_num_get, lpass_cdc_rx_macro_fir_coeff_num_put),
  3321. SOC_SINGLE_EXT("RX1 FIR Coeff Num", SND_SOC_NOPM, RX1_PATH,
  3322. (LPASS_CDC_RX_MACRO_FIR_COEFF_MAX * GRP_MAX), 0,
  3323. lpass_cdc_rx_macro_fir_coeff_num_get, lpass_cdc_rx_macro_fir_coeff_num_put),
  3324. SOC_ENUM_EXT("RX_FIR Filter", lpass_cdc_rx_macro_fir_filter_enum,
  3325. lpass_cdc_rx_macro_fir_filter_enable_get, lpass_cdc_rx_macro_fir_filter_enable_put),
  3326. #endif
  3327. SOC_ENUM_EXT("HPH Idle Detect", hph_idle_detect_enum,
  3328. lpass_cdc_rx_macro_hph_idle_detect_get, lpass_cdc_rx_macro_hph_idle_detect_put),
  3329. SOC_ENUM_EXT("RX_EAR Mode", lpass_cdc_rx_macro_ear_mode_enum,
  3330. lpass_cdc_rx_macro_get_ear_mode, lpass_cdc_rx_macro_put_ear_mode),
  3331. SOC_ENUM_EXT("RX_HPH HD2 Mode", lpass_cdc_rx_macro_hph_hd2_mode_enum,
  3332. lpass_cdc_rx_macro_get_hph_hd2_mode, lpass_cdc_rx_macro_put_hph_hd2_mode),
  3333. SOC_ENUM_EXT("RX_HPH_PWR_MODE", lpass_cdc_rx_macro_hph_pwr_mode_enum,
  3334. lpass_cdc_rx_macro_get_hph_pwr_mode, lpass_cdc_rx_macro_put_hph_pwr_mode),
  3335. SOC_ENUM_EXT("RX_GSM mode Enable", lpass_cdc_rx_macro_vbat_bcl_gsm_mode_enum,
  3336. lpass_cdc_rx_macro_vbat_bcl_gsm_mode_func_get,
  3337. lpass_cdc_rx_macro_vbat_bcl_gsm_mode_func_put),
  3338. SOC_SINGLE_EXT("RX_Softclip Enable", SND_SOC_NOPM, 0, 1, 0,
  3339. lpass_cdc_rx_macro_soft_clip_enable_get,
  3340. lpass_cdc_rx_macro_soft_clip_enable_put),
  3341. SOC_SINGLE_EXT("AUX_HPF Enable", SND_SOC_NOPM, 0, 1, 0,
  3342. lpass_cdc_rx_macro_aux_hpf_mode_get,
  3343. lpass_cdc_rx_macro_aux_hpf_mode_put),
  3344. SOC_SINGLE_S8_TLV("IIR0 INP0 Volume",
  3345. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL, -84, 40,
  3346. digital_gain),
  3347. SOC_SINGLE_S8_TLV("IIR0 INP1 Volume",
  3348. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL, -84, 40,
  3349. digital_gain),
  3350. SOC_SINGLE_S8_TLV("IIR0 INP2 Volume",
  3351. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL, -84, 40,
  3352. digital_gain),
  3353. SOC_SINGLE_S8_TLV("IIR0 INP3 Volume",
  3354. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL, -84, 40,
  3355. digital_gain),
  3356. SOC_SINGLE_S8_TLV("IIR1 INP0 Volume",
  3357. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL, -84, 40,
  3358. digital_gain),
  3359. SOC_SINGLE_S8_TLV("IIR1 INP1 Volume",
  3360. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL, -84, 40,
  3361. digital_gain),
  3362. SOC_SINGLE_S8_TLV("IIR1 INP2 Volume",
  3363. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL, -84, 40,
  3364. digital_gain),
  3365. SOC_SINGLE_S8_TLV("IIR1 INP3 Volume",
  3366. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL, -84, 40,
  3367. digital_gain),
  3368. SOC_SINGLE_EXT("IIR0 Enable Band1", IIR0, BAND1, 1, 0,
  3369. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  3370. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  3371. SOC_SINGLE_EXT("IIR0 Enable Band2", IIR0, BAND2, 1, 0,
  3372. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  3373. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  3374. SOC_SINGLE_EXT("IIR0 Enable Band3", IIR0, BAND3, 1, 0,
  3375. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  3376. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  3377. SOC_SINGLE_EXT("IIR0 Enable Band4", IIR0, BAND4, 1, 0,
  3378. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  3379. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  3380. SOC_SINGLE_EXT("IIR0 Enable Band5", IIR0, BAND5, 1, 0,
  3381. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  3382. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  3383. SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
  3384. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  3385. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  3386. SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
  3387. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  3388. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  3389. SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
  3390. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  3391. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  3392. SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
  3393. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  3394. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  3395. SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
  3396. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  3397. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  3398. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR0 Band1", IIR0, BAND1),
  3399. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR0 Band2", IIR0, BAND2),
  3400. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR0 Band3", IIR0, BAND3),
  3401. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR0 Band4", IIR0, BAND4),
  3402. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR0 Band5", IIR0, BAND5),
  3403. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR1 Band1", IIR1, BAND1),
  3404. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR1 Band2", IIR1, BAND2),
  3405. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR1 Band3", IIR1, BAND3),
  3406. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR1 Band4", IIR1, BAND4),
  3407. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR1 Band5", IIR1, BAND5),
  3408. #ifdef CONFIG_BOLERO_VER_2P6
  3409. LPASS_CDC_RX_MACRO_FIR_FILTER_CTL("RX0 FIR Coeff Group0", RX0_PATH, GRP0),
  3410. LPASS_CDC_RX_MACRO_FIR_FILTER_CTL("RX0 FIR Coeff Group1", RX0_PATH, GRP1),
  3411. LPASS_CDC_RX_MACRO_FIR_FILTER_CTL("RX1 FIR Coeff Group0", RX1_PATH, GRP0),
  3412. LPASS_CDC_RX_MACRO_FIR_FILTER_CTL("RX1 FIR Coeff Group1", RX1_PATH, GRP1),
  3413. #endif
  3414. };
  3415. static int lpass_cdc_rx_macro_enable_echo(struct snd_soc_dapm_widget *w,
  3416. struct snd_kcontrol *kcontrol,
  3417. int event)
  3418. {
  3419. struct snd_soc_component *component =
  3420. snd_soc_dapm_to_component(w->dapm);
  3421. struct device *rx_dev = NULL;
  3422. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  3423. u16 val = 0, ec_hq_reg = 0;
  3424. int ec_tx = 0;
  3425. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  3426. return -EINVAL;
  3427. dev_dbg(rx_dev, "%s %d %s\n", __func__, event, w->name);
  3428. val = snd_soc_component_read(component,
  3429. LPASS_CDC_RX_INP_MUX_RX_MIX_CFG4);
  3430. if (!(strcmp(w->name, "RX MIX TX0 MUX")))
  3431. ec_tx = ((val & 0xf0) >> 0x4) - 1;
  3432. else if (!(strcmp(w->name, "RX MIX TX1 MUX")))
  3433. ec_tx = (val & 0x0f) - 1;
  3434. val = snd_soc_component_read(component,
  3435. LPASS_CDC_RX_INP_MUX_RX_MIX_CFG5);
  3436. if (!(strcmp(w->name, "RX MIX TX2 MUX")))
  3437. ec_tx = (val & 0x0f) - 1;
  3438. if (ec_tx < 0 || (ec_tx >= LPASS_CDC_RX_MACRO_EC_MUX_MAX)) {
  3439. dev_err_ratelimited(rx_dev, "%s: EC mix control not set correctly\n",
  3440. __func__);
  3441. return -EINVAL;
  3442. }
  3443. ec_hq_reg = LPASS_CDC_RX_EC_REF_HQ0_EC_REF_HQ_PATH_CTL +
  3444. 0x40 * ec_tx;
  3445. snd_soc_component_update_bits(component, ec_hq_reg, 0x01, 0x01);
  3446. ec_hq_reg = LPASS_CDC_RX_EC_REF_HQ0_EC_REF_HQ_CFG0 +
  3447. 0x40 * ec_tx;
  3448. /* default set to 48k */
  3449. snd_soc_component_update_bits(component, ec_hq_reg, 0x1E, 0x08);
  3450. return 0;
  3451. }
  3452. static const struct snd_soc_dapm_widget lpass_cdc_rx_macro_dapm_widgets[] = {
  3453. SND_SOC_DAPM_AIF_IN("RX AIF1 PB", "RX_MACRO_AIF1 Playback", 0,
  3454. SND_SOC_NOPM, 0, 0),
  3455. SND_SOC_DAPM_AIF_IN("RX AIF2 PB", "RX_MACRO_AIF2 Playback", 0,
  3456. SND_SOC_NOPM, 0, 0),
  3457. SND_SOC_DAPM_AIF_IN("RX AIF3 PB", "RX_MACRO_AIF3 Playback", 0,
  3458. SND_SOC_NOPM, 0, 0),
  3459. SND_SOC_DAPM_AIF_IN("RX AIF4 PB", "RX_MACRO_AIF4 Playback", 0,
  3460. SND_SOC_NOPM, 0, 0),
  3461. SND_SOC_DAPM_AIF_OUT("RX AIF_ECHO", "RX_AIF_ECHO Capture", 0,
  3462. SND_SOC_NOPM, 0, 0),
  3463. SND_SOC_DAPM_AIF_IN("RX AIF5 PB", "RX_MACRO_AIF5 Playback", 0,
  3464. SND_SOC_NOPM, 0, 0),
  3465. SND_SOC_DAPM_AIF_IN("RX AIF6 PB", "RX_MACRO_AIF6 Playback", 0,
  3466. SND_SOC_NOPM, 0, 0),
  3467. LPASS_CDC_RX_MACRO_DAPM_MUX("RX_MACRO RX0 MUX", LPASS_CDC_RX_MACRO_RX0, lpass_cdc_rx_macro_rx0),
  3468. LPASS_CDC_RX_MACRO_DAPM_MUX("RX_MACRO RX1 MUX", LPASS_CDC_RX_MACRO_RX1, lpass_cdc_rx_macro_rx1),
  3469. LPASS_CDC_RX_MACRO_DAPM_MUX("RX_MACRO RX2 MUX", LPASS_CDC_RX_MACRO_RX2, lpass_cdc_rx_macro_rx2),
  3470. LPASS_CDC_RX_MACRO_DAPM_MUX("RX_MACRO RX3 MUX", LPASS_CDC_RX_MACRO_RX3, lpass_cdc_rx_macro_rx3),
  3471. LPASS_CDC_RX_MACRO_DAPM_MUX("RX_MACRO RX4 MUX", LPASS_CDC_RX_MACRO_RX4, lpass_cdc_rx_macro_rx4),
  3472. LPASS_CDC_RX_MACRO_DAPM_MUX("RX_MACRO RX5 MUX", LPASS_CDC_RX_MACRO_RX5, lpass_cdc_rx_macro_rx5),
  3473. SND_SOC_DAPM_MIXER("RX_RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  3474. SND_SOC_DAPM_MIXER("RX_RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  3475. SND_SOC_DAPM_MIXER("RX_RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  3476. SND_SOC_DAPM_MIXER("RX_RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
  3477. SND_SOC_DAPM_MIXER("RX_RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  3478. SND_SOC_DAPM_MIXER("RX_RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  3479. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR0 INP0 MUX", 0, iir0_inp0),
  3480. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR0 INP1 MUX", 0, iir0_inp1),
  3481. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR0 INP2 MUX", 0, iir0_inp2),
  3482. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR0 INP3 MUX", 0, iir0_inp3),
  3483. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR1 INP0 MUX", 0, iir1_inp0),
  3484. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR1 INP1 MUX", 0, iir1_inp1),
  3485. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR1 INP2 MUX", 0, iir1_inp2),
  3486. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR1 INP3 MUX", 0, iir1_inp3),
  3487. SND_SOC_DAPM_MUX_E("RX MIX TX0 MUX", SND_SOC_NOPM,
  3488. LPASS_CDC_RX_MACRO_EC0_MUX, 0,
  3489. &rx_mix_tx0_mux, lpass_cdc_rx_macro_enable_echo,
  3490. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3491. SND_SOC_DAPM_MUX_E("RX MIX TX1 MUX", SND_SOC_NOPM,
  3492. LPASS_CDC_RX_MACRO_EC1_MUX, 0,
  3493. &rx_mix_tx1_mux, lpass_cdc_rx_macro_enable_echo,
  3494. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3495. SND_SOC_DAPM_MUX_E("RX MIX TX2 MUX", SND_SOC_NOPM,
  3496. LPASS_CDC_RX_MACRO_EC2_MUX, 0,
  3497. &rx_mix_tx2_mux, lpass_cdc_rx_macro_enable_echo,
  3498. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3499. SND_SOC_DAPM_MIXER_E("IIR0", LPASS_CDC_RX_SIDETONE_IIR0_IIR_PATH_CTL,
  3500. 4, 0, NULL, 0, lpass_cdc_rx_macro_set_iir_gain,
  3501. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  3502. SND_SOC_DAPM_MIXER_E("IIR1", LPASS_CDC_RX_SIDETONE_IIR1_IIR_PATH_CTL,
  3503. 4, 0, NULL, 0, lpass_cdc_rx_macro_set_iir_gain,
  3504. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  3505. SND_SOC_DAPM_MIXER("SRC0", LPASS_CDC_RX_SIDETONE_SRC0_ST_SRC_PATH_CTL,
  3506. 4, 0, NULL, 0),
  3507. SND_SOC_DAPM_MIXER("SRC1", LPASS_CDC_RX_SIDETONE_SRC1_ST_SRC_PATH_CTL,
  3508. 4, 0, NULL, 0),
  3509. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT0 DEM MUX", 0, rx_int0_dem_inp),
  3510. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT1 DEM MUX", 0, rx_int1_dem_inp),
  3511. SND_SOC_DAPM_MUX_E("RX INT0_2 MUX", SND_SOC_NOPM, INTERP_HPHL, 0,
  3512. &rx_int0_2_mux, lpass_cdc_rx_macro_enable_mix_path,
  3513. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3514. SND_SOC_DAPM_POST_PMD),
  3515. SND_SOC_DAPM_MUX_E("RX INT1_2 MUX", SND_SOC_NOPM, INTERP_HPHR, 0,
  3516. &rx_int1_2_mux, lpass_cdc_rx_macro_enable_mix_path,
  3517. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3518. SND_SOC_DAPM_POST_PMD),
  3519. SND_SOC_DAPM_MUX_E("RX INT2_2 MUX", SND_SOC_NOPM, INTERP_AUX, 0,
  3520. &rx_int2_2_mux, lpass_cdc_rx_macro_enable_mix_path,
  3521. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3522. SND_SOC_DAPM_POST_PMD),
  3523. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP0", 0, rx_int0_1_mix_inp0),
  3524. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP1", 0, rx_int0_1_mix_inp1),
  3525. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP2", 0, rx_int0_1_mix_inp2),
  3526. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP0", 0, rx_int1_1_mix_inp0),
  3527. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP1", 0, rx_int1_1_mix_inp1),
  3528. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP2", 0, rx_int1_1_mix_inp2),
  3529. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP0", 0, rx_int2_1_mix_inp0),
  3530. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP1", 0, rx_int2_1_mix_inp1),
  3531. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP2", 0, rx_int2_1_mix_inp2),
  3532. SND_SOC_DAPM_MUX_E("RX INT0_1 INTERP", SND_SOC_NOPM, INTERP_HPHL, 0,
  3533. &rx_int0_1_interp_mux, lpass_cdc_rx_macro_enable_main_path,
  3534. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3535. SND_SOC_DAPM_POST_PMD),
  3536. SND_SOC_DAPM_MUX_E("RX INT1_1 INTERP", SND_SOC_NOPM, INTERP_HPHR, 0,
  3537. &rx_int1_1_interp_mux, lpass_cdc_rx_macro_enable_main_path,
  3538. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3539. SND_SOC_DAPM_POST_PMD),
  3540. SND_SOC_DAPM_MUX_E("RX INT2_1 INTERP", SND_SOC_NOPM, INTERP_AUX, 0,
  3541. &rx_int2_1_interp_mux, lpass_cdc_rx_macro_enable_main_path,
  3542. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3543. SND_SOC_DAPM_POST_PMD),
  3544. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT0_2 INTERP", 0, rx_int0_2_interp),
  3545. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT1_2 INTERP", 0, rx_int1_2_interp),
  3546. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT2_2 INTERP", 0, rx_int2_2_interp),
  3547. SND_SOC_DAPM_MIXER("RX INT0_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  3548. SND_SOC_DAPM_MIXER("RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  3549. SND_SOC_DAPM_MIXER("RX INT1_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  3550. SND_SOC_DAPM_MIXER("RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  3551. SND_SOC_DAPM_MIXER("RX INT2_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  3552. SND_SOC_DAPM_MIXER("RX INT2 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  3553. SND_SOC_DAPM_MUX_E("RX INT0 MIX2 INP", SND_SOC_NOPM, INTERP_HPHL,
  3554. 0, &rx_int0_mix2_inp_mux, lpass_cdc_rx_macro_enable_rx_path_clk,
  3555. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3556. SND_SOC_DAPM_MUX_E("RX INT1 MIX2 INP", SND_SOC_NOPM, INTERP_HPHR,
  3557. 0, &rx_int1_mix2_inp_mux, lpass_cdc_rx_macro_enable_rx_path_clk,
  3558. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3559. SND_SOC_DAPM_MUX_E("RX INT2 MIX2 INP", SND_SOC_NOPM, INTERP_AUX,
  3560. 0, &rx_int2_mix2_inp_mux, lpass_cdc_rx_macro_enable_rx_path_clk,
  3561. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3562. SND_SOC_DAPM_MIXER_E("RX INT2_1 VBAT", SND_SOC_NOPM,
  3563. 0, 0, rx_int2_1_vbat_mix_switch,
  3564. ARRAY_SIZE(rx_int2_1_vbat_mix_switch),
  3565. lpass_cdc_rx_macro_enable_vbat,
  3566. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3567. SND_SOC_DAPM_MIXER("RX INT0 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  3568. SND_SOC_DAPM_MIXER("RX INT1 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  3569. SND_SOC_DAPM_MIXER("RX INT2 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  3570. SND_SOC_DAPM_OUTPUT("HPHL_OUT"),
  3571. SND_SOC_DAPM_OUTPUT("HPHR_OUT"),
  3572. SND_SOC_DAPM_OUTPUT("AUX_OUT"),
  3573. SND_SOC_DAPM_OUTPUT("PCM_OUT"),
  3574. SND_SOC_DAPM_INPUT("RX_TX DEC0_INP"),
  3575. SND_SOC_DAPM_INPUT("RX_TX DEC1_INP"),
  3576. SND_SOC_DAPM_INPUT("RX_TX DEC2_INP"),
  3577. SND_SOC_DAPM_INPUT("RX_TX DEC3_INP"),
  3578. SND_SOC_DAPM_SUPPLY_S("RX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  3579. lpass_cdc_rx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3580. };
  3581. static const struct snd_soc_dapm_route rx_audio_map[] = {
  3582. {"RX AIF1 PB", NULL, "RX_MCLK"},
  3583. {"RX AIF2 PB", NULL, "RX_MCLK"},
  3584. {"RX AIF3 PB", NULL, "RX_MCLK"},
  3585. {"RX AIF4 PB", NULL, "RX_MCLK"},
  3586. {"RX AIF6 PB", NULL, "RX_MCLK"},
  3587. {"PCM_OUT", NULL, "RX AIF6 PB"},
  3588. {"RX_MACRO RX0 MUX", "AIF1_PB", "RX AIF1 PB"},
  3589. {"RX_MACRO RX1 MUX", "AIF1_PB", "RX AIF1 PB"},
  3590. {"RX_MACRO RX2 MUX", "AIF1_PB", "RX AIF1 PB"},
  3591. {"RX_MACRO RX3 MUX", "AIF1_PB", "RX AIF1 PB"},
  3592. {"RX_MACRO RX4 MUX", "AIF1_PB", "RX AIF1 PB"},
  3593. {"RX_MACRO RX5 MUX", "AIF1_PB", "RX AIF1 PB"},
  3594. {"RX_MACRO RX0 MUX", "AIF2_PB", "RX AIF2 PB"},
  3595. {"RX_MACRO RX1 MUX", "AIF2_PB", "RX AIF2 PB"},
  3596. {"RX_MACRO RX2 MUX", "AIF2_PB", "RX AIF2 PB"},
  3597. {"RX_MACRO RX3 MUX", "AIF2_PB", "RX AIF2 PB"},
  3598. {"RX_MACRO RX4 MUX", "AIF2_PB", "RX AIF2 PB"},
  3599. {"RX_MACRO RX5 MUX", "AIF2_PB", "RX AIF2 PB"},
  3600. {"RX_MACRO RX0 MUX", "AIF3_PB", "RX AIF3 PB"},
  3601. {"RX_MACRO RX1 MUX", "AIF3_PB", "RX AIF3 PB"},
  3602. {"RX_MACRO RX2 MUX", "AIF3_PB", "RX AIF3 PB"},
  3603. {"RX_MACRO RX3 MUX", "AIF3_PB", "RX AIF3 PB"},
  3604. {"RX_MACRO RX4 MUX", "AIF3_PB", "RX AIF3 PB"},
  3605. {"RX_MACRO RX5 MUX", "AIF3_PB", "RX AIF3 PB"},
  3606. {"RX_MACRO RX0 MUX", "AIF4_PB", "RX AIF4 PB"},
  3607. {"RX_MACRO RX1 MUX", "AIF4_PB", "RX AIF4 PB"},
  3608. {"RX_MACRO RX2 MUX", "AIF4_PB", "RX AIF4 PB"},
  3609. {"RX_MACRO RX3 MUX", "AIF4_PB", "RX AIF4 PB"},
  3610. {"RX_MACRO RX4 MUX", "AIF4_PB", "RX AIF4 PB"},
  3611. {"RX_MACRO RX5 MUX", "AIF4_PB", "RX AIF4 PB"},
  3612. {"RX_RX0", NULL, "RX_MACRO RX0 MUX"},
  3613. {"RX_RX1", NULL, "RX_MACRO RX1 MUX"},
  3614. {"RX_RX2", NULL, "RX_MACRO RX2 MUX"},
  3615. {"RX_RX3", NULL, "RX_MACRO RX3 MUX"},
  3616. {"RX_RX4", NULL, "RX_MACRO RX4 MUX"},
  3617. {"RX_RX5", NULL, "RX_MACRO RX5 MUX"},
  3618. {"RX INT0_1 MIX1 INP0", "RX0", "RX_RX0"},
  3619. {"RX INT0_1 MIX1 INP0", "RX1", "RX_RX1"},
  3620. {"RX INT0_1 MIX1 INP0", "RX2", "RX_RX2"},
  3621. {"RX INT0_1 MIX1 INP0", "RX3", "RX_RX3"},
  3622. {"RX INT0_1 MIX1 INP0", "RX4", "RX_RX4"},
  3623. {"RX INT0_1 MIX1 INP0", "RX5", "RX_RX5"},
  3624. {"RX INT0_1 MIX1 INP0", "IIR0", "IIR0"},
  3625. {"RX INT0_1 MIX1 INP0", "IIR1", "IIR1"},
  3626. {"RX INT0_1 MIX1 INP0", "DEC0", "RX_TX DEC0_INP"},
  3627. {"RX INT0_1 MIX1 INP0", "DEC1", "RX_TX DEC1_INP"},
  3628. {"RX INT0_1 MIX1 INP1", "RX0", "RX_RX0"},
  3629. {"RX INT0_1 MIX1 INP1", "RX1", "RX_RX1"},
  3630. {"RX INT0_1 MIX1 INP1", "RX2", "RX_RX2"},
  3631. {"RX INT0_1 MIX1 INP1", "RX3", "RX_RX3"},
  3632. {"RX INT0_1 MIX1 INP1", "RX4", "RX_RX4"},
  3633. {"RX INT0_1 MIX1 INP1", "RX5", "RX_RX5"},
  3634. {"RX INT0_1 MIX1 INP1", "IIR0", "IIR0"},
  3635. {"RX INT0_1 MIX1 INP1", "IIR1", "IIR1"},
  3636. {"RX INT0_1 MIX1 INP1", "DEC0", "RX_TX DEC0_INP"},
  3637. {"RX INT0_1 MIX1 INP1", "DEC1", "RX_TX DEC1_INP"},
  3638. {"RX INT0_1 MIX1 INP2", "RX0", "RX_RX0"},
  3639. {"RX INT0_1 MIX1 INP2", "RX1", "RX_RX1"},
  3640. {"RX INT0_1 MIX1 INP2", "RX2", "RX_RX2"},
  3641. {"RX INT0_1 MIX1 INP2", "RX3", "RX_RX3"},
  3642. {"RX INT0_1 MIX1 INP2", "RX4", "RX_RX4"},
  3643. {"RX INT0_1 MIX1 INP2", "RX5", "RX_RX5"},
  3644. {"RX INT0_1 MIX1 INP2", "IIR0", "IIR0"},
  3645. {"RX INT0_1 MIX1 INP2", "IIR1", "IIR1"},
  3646. {"RX INT0_1 MIX1 INP2", "DEC0", "RX_TX DEC0_INP"},
  3647. {"RX INT0_1 MIX1 INP2", "DEC1", "RX_TX DEC1_INP"},
  3648. {"RX INT1_1 MIX1 INP0", "RX0", "RX_RX0"},
  3649. {"RX INT1_1 MIX1 INP0", "RX1", "RX_RX1"},
  3650. {"RX INT1_1 MIX1 INP0", "RX2", "RX_RX2"},
  3651. {"RX INT1_1 MIX1 INP0", "RX3", "RX_RX3"},
  3652. {"RX INT1_1 MIX1 INP0", "RX4", "RX_RX4"},
  3653. {"RX INT1_1 MIX1 INP0", "RX5", "RX_RX5"},
  3654. {"RX INT1_1 MIX1 INP0", "IIR0", "IIR0"},
  3655. {"RX INT1_1 MIX1 INP0", "IIR1", "IIR1"},
  3656. {"RX INT1_1 MIX1 INP0", "DEC0", "RX_TX DEC0_INP"},
  3657. {"RX INT1_1 MIX1 INP0", "DEC1", "RX_TX DEC1_INP"},
  3658. {"RX INT1_1 MIX1 INP1", "RX0", "RX_RX0"},
  3659. {"RX INT1_1 MIX1 INP1", "RX1", "RX_RX1"},
  3660. {"RX INT1_1 MIX1 INP1", "RX2", "RX_RX2"},
  3661. {"RX INT1_1 MIX1 INP1", "RX3", "RX_RX3"},
  3662. {"RX INT1_1 MIX1 INP1", "RX4", "RX_RX4"},
  3663. {"RX INT1_1 MIX1 INP1", "RX5", "RX_RX5"},
  3664. {"RX INT1_1 MIX1 INP1", "IIR0", "IIR0"},
  3665. {"RX INT1_1 MIX1 INP1", "IIR1", "IIR1"},
  3666. {"RX INT1_1 MIX1 INP1", "DEC0", "RX_TX DEC0_INP"},
  3667. {"RX INT1_1 MIX1 INP1", "DEC1", "RX_TX DEC1_INP"},
  3668. {"RX INT1_1 MIX1 INP2", "RX0", "RX_RX0"},
  3669. {"RX INT1_1 MIX1 INP2", "RX1", "RX_RX1"},
  3670. {"RX INT1_1 MIX1 INP2", "RX2", "RX_RX2"},
  3671. {"RX INT1_1 MIX1 INP2", "RX3", "RX_RX3"},
  3672. {"RX INT1_1 MIX1 INP2", "RX4", "RX_RX4"},
  3673. {"RX INT1_1 MIX1 INP2", "RX5", "RX_RX5"},
  3674. {"RX INT1_1 MIX1 INP2", "IIR0", "IIR0"},
  3675. {"RX INT1_1 MIX1 INP2", "IIR1", "IIR1"},
  3676. {"RX INT1_1 MIX1 INP2", "DEC0", "RX_TX DEC0_INP"},
  3677. {"RX INT1_1 MIX1 INP2", "DEC1", "RX_TX DEC1_INP"},
  3678. {"RX INT2_1 MIX1 INP0", "RX0", "RX_RX0"},
  3679. {"RX INT2_1 MIX1 INP0", "RX1", "RX_RX1"},
  3680. {"RX INT2_1 MIX1 INP0", "RX2", "RX_RX2"},
  3681. {"RX INT2_1 MIX1 INP0", "RX3", "RX_RX3"},
  3682. {"RX INT2_1 MIX1 INP0", "RX4", "RX_RX4"},
  3683. {"RX INT2_1 MIX1 INP0", "RX5", "RX_RX5"},
  3684. {"RX INT2_1 MIX1 INP0", "IIR0", "IIR0"},
  3685. {"RX INT2_1 MIX1 INP0", "IIR1", "IIR1"},
  3686. {"RX INT2_1 MIX1 INP0", "DEC0", "RX_TX DEC0_INP"},
  3687. {"RX INT2_1 MIX1 INP0", "DEC1", "RX_TX DEC1_INP"},
  3688. {"RX INT2_1 MIX1 INP1", "RX0", "RX_RX0"},
  3689. {"RX INT2_1 MIX1 INP1", "RX1", "RX_RX1"},
  3690. {"RX INT2_1 MIX1 INP1", "RX2", "RX_RX2"},
  3691. {"RX INT2_1 MIX1 INP1", "RX3", "RX_RX3"},
  3692. {"RX INT2_1 MIX1 INP1", "RX4", "RX_RX4"},
  3693. {"RX INT2_1 MIX1 INP1", "RX5", "RX_RX5"},
  3694. {"RX INT2_1 MIX1 INP1", "IIR0", "IIR0"},
  3695. {"RX INT2_1 MIX1 INP1", "IIR1", "IIR1"},
  3696. {"RX INT2_1 MIX1 INP1", "DEC0", "RX_TX DEC0_INP"},
  3697. {"RX INT2_1 MIX1 INP1", "DEC1", "RX_TX DEC1_INP"},
  3698. {"RX INT2_1 MIX1 INP2", "RX0", "RX_RX0"},
  3699. {"RX INT2_1 MIX1 INP2", "RX1", "RX_RX1"},
  3700. {"RX INT2_1 MIX1 INP2", "RX2", "RX_RX2"},
  3701. {"RX INT2_1 MIX1 INP2", "RX3", "RX_RX3"},
  3702. {"RX INT2_1 MIX1 INP2", "RX4", "RX_RX4"},
  3703. {"RX INT2_1 MIX1 INP2", "RX5", "RX_RX5"},
  3704. {"RX INT2_1 MIX1 INP2", "IIR0", "IIR0"},
  3705. {"RX INT2_1 MIX1 INP2", "IIR1", "IIR1"},
  3706. {"RX INT2_1 MIX1 INP2", "DEC0", "RX_TX DEC0_INP"},
  3707. {"RX INT2_1 MIX1 INP2", "DEC1", "RX_TX DEC1_INP"},
  3708. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP0"},
  3709. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP1"},
  3710. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP2"},
  3711. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP0"},
  3712. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP1"},
  3713. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP2"},
  3714. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP0"},
  3715. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP1"},
  3716. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP2"},
  3717. {"RX MIX TX0 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  3718. {"RX MIX TX0 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  3719. {"RX MIX TX0 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  3720. {"RX MIX TX1 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  3721. {"RX MIX TX1 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  3722. {"RX MIX TX1 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  3723. {"RX MIX TX2 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  3724. {"RX MIX TX2 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  3725. {"RX MIX TX2 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  3726. {"RX AIF_ECHO", NULL, "RX MIX TX0 MUX"},
  3727. {"RX AIF_ECHO", NULL, "RX MIX TX1 MUX"},
  3728. {"RX AIF_ECHO", NULL, "RX MIX TX2 MUX"},
  3729. {"RX AIF_ECHO", NULL, "RX_MCLK"},
  3730. /* Mixing path INT0 */
  3731. {"RX INT0_2 MUX", "RX0", "RX_RX0"},
  3732. {"RX INT0_2 MUX", "RX1", "RX_RX1"},
  3733. {"RX INT0_2 MUX", "RX2", "RX_RX2"},
  3734. {"RX INT0_2 MUX", "RX3", "RX_RX3"},
  3735. {"RX INT0_2 MUX", "RX4", "RX_RX4"},
  3736. {"RX INT0_2 MUX", "RX5", "RX_RX5"},
  3737. {"RX INT0_2 INTERP", NULL, "RX INT0_2 MUX"},
  3738. {"RX INT0 SEC MIX", NULL, "RX INT0_2 INTERP"},
  3739. /* Mixing path INT1 */
  3740. {"RX INT1_2 MUX", "RX0", "RX_RX0"},
  3741. {"RX INT1_2 MUX", "RX1", "RX_RX1"},
  3742. {"RX INT1_2 MUX", "RX2", "RX_RX2"},
  3743. {"RX INT1_2 MUX", "RX3", "RX_RX3"},
  3744. {"RX INT1_2 MUX", "RX4", "RX_RX4"},
  3745. {"RX INT1_2 MUX", "RX5", "RX_RX5"},
  3746. {"RX INT1_2 INTERP", NULL, "RX INT1_2 MUX"},
  3747. {"RX INT1 SEC MIX", NULL, "RX INT1_2 INTERP"},
  3748. /* Mixing path INT2 */
  3749. {"RX INT2_2 MUX", "RX0", "RX_RX0"},
  3750. {"RX INT2_2 MUX", "RX1", "RX_RX1"},
  3751. {"RX INT2_2 MUX", "RX2", "RX_RX2"},
  3752. {"RX INT2_2 MUX", "RX3", "RX_RX3"},
  3753. {"RX INT2_2 MUX", "RX4", "RX_RX4"},
  3754. {"RX INT2_2 MUX", "RX5", "RX_RX5"},
  3755. {"RX INT2_2 INTERP", NULL, "RX INT2_2 MUX"},
  3756. {"RX INT2 SEC MIX", NULL, "RX INT2_2 INTERP"},
  3757. {"RX INT0_1 INTERP", NULL, "RX INT0_1 MIX1"},
  3758. {"RX INT0 SEC MIX", NULL, "RX INT0_1 INTERP"},
  3759. {"RX INT0 MIX2", NULL, "RX INT0 SEC MIX"},
  3760. {"RX INT0 MIX2", NULL, "RX INT0 MIX2 INP"},
  3761. {"RX INT0 DEM MUX", "CLSH_DSM_OUT", "RX INT0 MIX2"},
  3762. {"HPHL_OUT", NULL, "RX INT0 DEM MUX"},
  3763. {"HPHL_OUT", NULL, "RX_MCLK"},
  3764. {"RX INT1_1 INTERP", NULL, "RX INT1_1 MIX1"},
  3765. {"RX INT1 SEC MIX", NULL, "RX INT1_1 INTERP"},
  3766. {"RX INT1 MIX2", NULL, "RX INT1 SEC MIX"},
  3767. {"RX INT1 MIX2", NULL, "RX INT1 MIX2 INP"},
  3768. {"RX INT1 DEM MUX", "CLSH_DSM_OUT", "RX INT1 MIX2"},
  3769. {"HPHR_OUT", NULL, "RX INT1 DEM MUX"},
  3770. {"HPHR_OUT", NULL, "RX_MCLK"},
  3771. {"RX INT2_1 INTERP", NULL, "RX INT2_1 MIX1"},
  3772. {"RX INT2_1 VBAT", "RX AUX VBAT Enable", "RX INT2_1 INTERP"},
  3773. {"RX INT2 SEC MIX", NULL, "RX INT2_1 VBAT"},
  3774. {"RX INT2 SEC MIX", NULL, "RX INT2_1 INTERP"},
  3775. {"RX INT2 MIX2", NULL, "RX INT2 SEC MIX"},
  3776. {"RX INT2 MIX2", NULL, "RX INT2 MIX2 INP"},
  3777. {"AUX_OUT", NULL, "RX INT2 MIX2"},
  3778. {"AUX_OUT", NULL, "RX_MCLK"},
  3779. {"IIR0", NULL, "RX_MCLK"},
  3780. {"IIR0", NULL, "IIR0 INP0 MUX"},
  3781. {"IIR0 INP0 MUX", "DEC0", "RX_TX DEC0_INP"},
  3782. {"IIR0 INP0 MUX", "DEC1", "RX_TX DEC1_INP"},
  3783. {"IIR0 INP0 MUX", "DEC2", "RX_TX DEC2_INP"},
  3784. {"IIR0 INP0 MUX", "DEC3", "RX_TX DEC3_INP"},
  3785. {"IIR0 INP0 MUX", "RX0", "RX_RX0"},
  3786. {"IIR0 INP0 MUX", "RX1", "RX_RX1"},
  3787. {"IIR0 INP0 MUX", "RX2", "RX_RX2"},
  3788. {"IIR0 INP0 MUX", "RX3", "RX_RX3"},
  3789. {"IIR0 INP0 MUX", "RX4", "RX_RX4"},
  3790. {"IIR0 INP0 MUX", "RX5", "RX_RX5"},
  3791. {"IIR0", NULL, "IIR0 INP1 MUX"},
  3792. {"IIR0 INP1 MUX", "DEC0", "RX_TX DEC0_INP"},
  3793. {"IIR0 INP1 MUX", "DEC1", "RX_TX DEC1_INP"},
  3794. {"IIR0 INP1 MUX", "DEC2", "RX_TX DEC2_INP"},
  3795. {"IIR0 INP1 MUX", "DEC3", "RX_TX DEC3_INP"},
  3796. {"IIR0 INP1 MUX", "RX0", "RX_RX0"},
  3797. {"IIR0 INP1 MUX", "RX1", "RX_RX1"},
  3798. {"IIR0 INP1 MUX", "RX2", "RX_RX2"},
  3799. {"IIR0 INP1 MUX", "RX3", "RX_RX3"},
  3800. {"IIR0 INP1 MUX", "RX4", "RX_RX4"},
  3801. {"IIR0 INP1 MUX", "RX5", "RX_RX5"},
  3802. {"IIR0", NULL, "IIR0 INP2 MUX"},
  3803. {"IIR0 INP2 MUX", "DEC0", "RX_TX DEC0_INP"},
  3804. {"IIR0 INP2 MUX", "DEC1", "RX_TX DEC1_INP"},
  3805. {"IIR0 INP2 MUX", "DEC2", "RX_TX DEC2_INP"},
  3806. {"IIR0 INP2 MUX", "DEC3", "RX_TX DEC3_INP"},
  3807. {"IIR0 INP2 MUX", "RX0", "RX_RX0"},
  3808. {"IIR0 INP2 MUX", "RX1", "RX_RX1"},
  3809. {"IIR0 INP2 MUX", "RX2", "RX_RX2"},
  3810. {"IIR0 INP2 MUX", "RX3", "RX_RX3"},
  3811. {"IIR0 INP2 MUX", "RX4", "RX_RX4"},
  3812. {"IIR0 INP2 MUX", "RX5", "RX_RX5"},
  3813. {"IIR0", NULL, "IIR0 INP3 MUX"},
  3814. {"IIR0 INP3 MUX", "DEC0", "RX_TX DEC0_INP"},
  3815. {"IIR0 INP3 MUX", "DEC1", "RX_TX DEC1_INP"},
  3816. {"IIR0 INP3 MUX", "DEC2", "RX_TX DEC2_INP"},
  3817. {"IIR0 INP3 MUX", "DEC3", "RX_TX DEC3_INP"},
  3818. {"IIR0 INP3 MUX", "RX0", "RX_RX0"},
  3819. {"IIR0 INP3 MUX", "RX1", "RX_RX1"},
  3820. {"IIR0 INP3 MUX", "RX2", "RX_RX2"},
  3821. {"IIR0 INP3 MUX", "RX3", "RX_RX3"},
  3822. {"IIR0 INP3 MUX", "RX4", "RX_RX4"},
  3823. {"IIR0 INP3 MUX", "RX5", "RX_RX5"},
  3824. {"IIR1", NULL, "RX_MCLK"},
  3825. {"IIR1", NULL, "IIR1 INP0 MUX"},
  3826. {"IIR1 INP0 MUX", "DEC0", "RX_TX DEC0_INP"},
  3827. {"IIR1 INP0 MUX", "DEC1", "RX_TX DEC1_INP"},
  3828. {"IIR1 INP0 MUX", "DEC2", "RX_TX DEC2_INP"},
  3829. {"IIR1 INP0 MUX", "DEC3", "RX_TX DEC3_INP"},
  3830. {"IIR1 INP0 MUX", "RX0", "RX_RX0"},
  3831. {"IIR1 INP0 MUX", "RX1", "RX_RX1"},
  3832. {"IIR1 INP0 MUX", "RX2", "RX_RX2"},
  3833. {"IIR1 INP0 MUX", "RX3", "RX_RX3"},
  3834. {"IIR1 INP0 MUX", "RX4", "RX_RX4"},
  3835. {"IIR1 INP0 MUX", "RX5", "RX_RX5"},
  3836. {"IIR1", NULL, "IIR1 INP1 MUX"},
  3837. {"IIR1 INP1 MUX", "DEC0", "RX_TX DEC0_INP"},
  3838. {"IIR1 INP1 MUX", "DEC1", "RX_TX DEC1_INP"},
  3839. {"IIR1 INP1 MUX", "DEC2", "RX_TX DEC2_INP"},
  3840. {"IIR1 INP1 MUX", "DEC3", "RX_TX DEC3_INP"},
  3841. {"IIR1 INP1 MUX", "RX0", "RX_RX0"},
  3842. {"IIR1 INP1 MUX", "RX1", "RX_RX1"},
  3843. {"IIR1 INP1 MUX", "RX2", "RX_RX2"},
  3844. {"IIR1 INP1 MUX", "RX3", "RX_RX3"},
  3845. {"IIR1 INP1 MUX", "RX4", "RX_RX4"},
  3846. {"IIR1 INP1 MUX", "RX5", "RX_RX5"},
  3847. {"IIR1", NULL, "IIR1 INP2 MUX"},
  3848. {"IIR1 INP2 MUX", "DEC0", "RX_TX DEC0_INP"},
  3849. {"IIR1 INP2 MUX", "DEC1", "RX_TX DEC1_INP"},
  3850. {"IIR1 INP2 MUX", "DEC2", "RX_TX DEC2_INP"},
  3851. {"IIR1 INP2 MUX", "DEC3", "RX_TX DEC3_INP"},
  3852. {"IIR1 INP2 MUX", "RX0", "RX_RX0"},
  3853. {"IIR1 INP2 MUX", "RX1", "RX_RX1"},
  3854. {"IIR1 INP2 MUX", "RX2", "RX_RX2"},
  3855. {"IIR1 INP2 MUX", "RX3", "RX_RX3"},
  3856. {"IIR1 INP2 MUX", "RX4", "RX_RX4"},
  3857. {"IIR1 INP2 MUX", "RX5", "RX_RX5"},
  3858. {"IIR1", NULL, "IIR1 INP3 MUX"},
  3859. {"IIR1 INP3 MUX", "DEC0", "RX_TX DEC0_INP"},
  3860. {"IIR1 INP3 MUX", "DEC1", "RX_TX DEC1_INP"},
  3861. {"IIR1 INP3 MUX", "DEC2", "RX_TX DEC2_INP"},
  3862. {"IIR1 INP3 MUX", "DEC3", "RX_TX DEC3_INP"},
  3863. {"IIR1 INP3 MUX", "RX0", "RX_RX0"},
  3864. {"IIR1 INP3 MUX", "RX1", "RX_RX1"},
  3865. {"IIR1 INP3 MUX", "RX2", "RX_RX2"},
  3866. {"IIR1 INP3 MUX", "RX3", "RX_RX3"},
  3867. {"IIR1 INP3 MUX", "RX4", "RX_RX4"},
  3868. {"IIR1 INP3 MUX", "RX5", "RX_RX5"},
  3869. {"SRC0", NULL, "IIR0"},
  3870. {"SRC1", NULL, "IIR1"},
  3871. {"RX INT0 MIX2 INP", "SRC0", "SRC0"},
  3872. {"RX INT0 MIX2 INP", "SRC1", "SRC1"},
  3873. {"RX INT1 MIX2 INP", "SRC0", "SRC0"},
  3874. {"RX INT1 MIX2 INP", "SRC1", "SRC1"},
  3875. {"RX INT2 MIX2 INP", "SRC0", "SRC0"},
  3876. {"RX INT2 MIX2 INP", "SRC1", "SRC1"},
  3877. };
  3878. static int lpass_cdc_rx_macro_core_vote(void *handle, bool enable)
  3879. {
  3880. int rc = 0;
  3881. struct lpass_cdc_rx_macro_priv *rx_priv = (struct lpass_cdc_rx_macro_priv *) handle;
  3882. if (rx_priv == NULL) {
  3883. pr_err_ratelimited("%s: rx priv data is NULL\n", __func__);
  3884. return -EINVAL;
  3885. }
  3886. if (!rx_priv->pre_dev_up && enable) {
  3887. pr_debug("%s: adsp is not up\n", __func__);
  3888. return -EINVAL;
  3889. }
  3890. if (enable) {
  3891. pm_runtime_get_sync(rx_priv->dev);
  3892. if (lpass_cdc_check_core_votes(rx_priv->dev))
  3893. rc = 0;
  3894. else
  3895. rc = -ENOTSYNC;
  3896. } else {
  3897. pm_runtime_put_autosuspend(rx_priv->dev);
  3898. pm_runtime_mark_last_busy(rx_priv->dev);
  3899. }
  3900. return rc;
  3901. }
  3902. static int rx_swrm_clock(void *handle, bool enable)
  3903. {
  3904. struct lpass_cdc_rx_macro_priv *rx_priv = (struct lpass_cdc_rx_macro_priv *) handle;
  3905. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  3906. int ret = 0;
  3907. if (regmap == NULL) {
  3908. dev_err_ratelimited(rx_priv->dev, "%s: regmap is NULL\n", __func__);
  3909. return -EINVAL;
  3910. }
  3911. mutex_lock(&rx_priv->swr_clk_lock);
  3912. dev_dbg(rx_priv->dev, "%s: swrm clock %s\n",
  3913. __func__, (enable ? "enable" : "disable"));
  3914. if (enable) {
  3915. pm_runtime_get_sync(rx_priv->dev);
  3916. if (rx_priv->swr_clk_users == 0) {
  3917. ret = msm_cdc_pinctrl_select_active_state(
  3918. rx_priv->rx_swr_gpio_p);
  3919. if (ret < 0) {
  3920. dev_err_ratelimited(rx_priv->dev,
  3921. "%s: rx swr pinctrl enable failed\n",
  3922. __func__);
  3923. pm_runtime_mark_last_busy(rx_priv->dev);
  3924. pm_runtime_put_autosuspend(rx_priv->dev);
  3925. goto exit;
  3926. }
  3927. ret = lpass_cdc_rx_macro_mclk_enable(rx_priv, 1, true);
  3928. if (ret < 0) {
  3929. msm_cdc_pinctrl_select_sleep_state(
  3930. rx_priv->rx_swr_gpio_p);
  3931. dev_err_ratelimited(rx_priv->dev,
  3932. "%s: rx request clock enable failed\n",
  3933. __func__);
  3934. pm_runtime_mark_last_busy(rx_priv->dev);
  3935. pm_runtime_put_autosuspend(rx_priv->dev);
  3936. goto exit;
  3937. }
  3938. if (rx_priv->reset_swr)
  3939. regmap_update_bits(regmap,
  3940. LPASS_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  3941. 0x02, 0x02);
  3942. regmap_update_bits(regmap,
  3943. LPASS_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  3944. 0x01, 0x01);
  3945. if (rx_priv->reset_swr)
  3946. regmap_update_bits(regmap,
  3947. LPASS_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  3948. 0x02, 0x00);
  3949. rx_priv->reset_swr = false;
  3950. }
  3951. pm_runtime_mark_last_busy(rx_priv->dev);
  3952. pm_runtime_put_autosuspend(rx_priv->dev);
  3953. rx_priv->swr_clk_users++;
  3954. } else {
  3955. if (rx_priv->swr_clk_users <= 0) {
  3956. dev_err_ratelimited(rx_priv->dev,
  3957. "%s: rx swrm clock users already reset\n",
  3958. __func__);
  3959. rx_priv->swr_clk_users = 0;
  3960. goto exit;
  3961. }
  3962. rx_priv->swr_clk_users--;
  3963. if (rx_priv->swr_clk_users == 0) {
  3964. regmap_update_bits(regmap,
  3965. LPASS_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  3966. 0x01, 0x00);
  3967. lpass_cdc_rx_macro_mclk_enable(rx_priv, 0, true);
  3968. ret = msm_cdc_pinctrl_select_sleep_state(
  3969. rx_priv->rx_swr_gpio_p);
  3970. if (ret < 0) {
  3971. dev_err_ratelimited(rx_priv->dev,
  3972. "%s: rx swr pinctrl disable failed\n",
  3973. __func__);
  3974. goto exit;
  3975. }
  3976. }
  3977. }
  3978. dev_dbg(rx_priv->dev, "%s: swrm clock users %d\n",
  3979. __func__, rx_priv->swr_clk_users);
  3980. exit:
  3981. mutex_unlock(&rx_priv->swr_clk_lock);
  3982. return ret;
  3983. }
  3984. #ifdef CONFIG_BOLERO_VER_2P6
  3985. /**
  3986. * lpass_cdc_rx_set_fir_capability - Set RX HIFI FIR Filter capability
  3987. *
  3988. * @component: Codec component ptr.
  3989. * @capable: if the target have RX HIFI FIR available.
  3990. *
  3991. * Set RX HIFI FIR capability, stored the capability into RX macro private data.
  3992. */
  3993. int lpass_cdc_rx_set_fir_capability(struct snd_soc_component *component, bool capable)
  3994. {
  3995. struct device *rx_dev = NULL;
  3996. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  3997. if (!component) {
  3998. pr_err_ratelimited("%s: component is NULL\n", __func__);
  3999. return -EINVAL;
  4000. }
  4001. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  4002. return -EINVAL;
  4003. rx_priv->is_fir_capable = capable;
  4004. return 0;
  4005. }
  4006. EXPORT_SYMBOL(lpass_cdc_rx_set_fir_capability);
  4007. #endif
  4008. static const struct lpass_cdc_rx_macro_reg_mask_val
  4009. lpass_cdc_rx_macro_reg_init[] = {
  4010. {LPASS_CDC_RX_RX0_RX_PATH_SEC7, 0x07, 0x02},
  4011. {LPASS_CDC_RX_RX1_RX_PATH_SEC7, 0x07, 0x02},
  4012. {LPASS_CDC_RX_RX2_RX_PATH_SEC7, 0x07, 0x02},
  4013. {LPASS_CDC_RX_RX0_RX_PATH_CFG3, 0x03, 0x02},
  4014. {LPASS_CDC_RX_RX1_RX_PATH_CFG3, 0x03, 0x02},
  4015. {LPASS_CDC_RX_RX2_RX_PATH_CFG3, 0x03, 0x02},
  4016. };
  4017. #ifdef CONFIG_BOLERO_VER_2P1
  4018. static void lpass_cdc_rx_macro_init_bcl_pmic_reg(struct snd_soc_component *component)
  4019. {
  4020. struct device *rx_dev = NULL;
  4021. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  4022. if (!component) {
  4023. pr_err("%s: NULL component pointer!\n", __func__);
  4024. return;
  4025. }
  4026. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  4027. return;
  4028. switch (rx_priv->bcl_pmic_params.id) {
  4029. case 0:
  4030. /* Enable ID0 to listen to respective PMIC group interrupts */
  4031. snd_soc_component_update_bits(component,
  4032. LPASS_CDC_RX_BCL_VBAT_DECODE_CTL1, 0x02, 0x02);
  4033. /* Update MC_SID0 */
  4034. snd_soc_component_update_bits(component,
  4035. LPASS_CDC_RX_BCL_VBAT_DECODE_CFG1, 0x0F,
  4036. rx_priv->bcl_pmic_params.sid);
  4037. /* Update MC_PPID0 */
  4038. snd_soc_component_update_bits(component,
  4039. LPASS_CDC_RX_BCL_VBAT_DECODE_CFG2, 0xFF,
  4040. rx_priv->bcl_pmic_params.ppid);
  4041. break;
  4042. case 1:
  4043. /* Enable ID1 to listen to respective PMIC group interrupts */
  4044. snd_soc_component_update_bits(component,
  4045. LPASS_CDC_RX_BCL_VBAT_DECODE_CTL1, 0x01, 0x01);
  4046. /* Update MC_SID1 */
  4047. snd_soc_component_update_bits(component,
  4048. LPASS_CDC_RX_BCL_VBAT_DECODE_CFG3, 0x0F,
  4049. rx_priv->bcl_pmic_params.sid);
  4050. /* Update MC_PPID1 */
  4051. snd_soc_component_update_bits(component,
  4052. LPASS_CDC_RX_BCL_VBAT_DECODE_CFG1, 0xFF,
  4053. rx_priv->bcl_pmic_params.ppid);
  4054. break;
  4055. default:
  4056. dev_err(rx_dev, "%s: PMIC ID is invalid %d\n",
  4057. __func__, rx_priv->bcl_pmic_params.id);
  4058. break;
  4059. }
  4060. }
  4061. #endif
  4062. static int lpass_cdc_rx_macro_init(struct snd_soc_component *component)
  4063. {
  4064. struct snd_soc_dapm_context *dapm =
  4065. snd_soc_component_get_dapm(component);
  4066. int ret = 0;
  4067. struct device *rx_dev = NULL;
  4068. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  4069. int i;
  4070. rx_dev = lpass_cdc_get_device_ptr(component->dev, RX_MACRO);
  4071. if (!rx_dev) {
  4072. dev_err(component->dev,
  4073. "%s: null device for macro!\n", __func__);
  4074. return -EINVAL;
  4075. }
  4076. rx_priv = dev_get_drvdata(rx_dev);
  4077. if (!rx_priv) {
  4078. dev_err(component->dev,
  4079. "%s: priv is null for macro!\n", __func__);
  4080. return -EINVAL;
  4081. }
  4082. ret = snd_soc_dapm_new_controls(dapm, lpass_cdc_rx_macro_dapm_widgets,
  4083. ARRAY_SIZE(lpass_cdc_rx_macro_dapm_widgets));
  4084. if (ret < 0) {
  4085. dev_err(rx_dev, "%s: failed to add controls\n", __func__);
  4086. return ret;
  4087. }
  4088. ret = snd_soc_dapm_add_routes(dapm, rx_audio_map,
  4089. ARRAY_SIZE(rx_audio_map));
  4090. if (ret < 0) {
  4091. dev_err(rx_dev, "%s: failed to add routes\n", __func__);
  4092. return ret;
  4093. }
  4094. ret = snd_soc_dapm_new_widgets(dapm->card);
  4095. if (ret < 0) {
  4096. dev_err(rx_dev, "%s: failed to add widgets\n", __func__);
  4097. return ret;
  4098. }
  4099. ret = snd_soc_add_component_controls(component, lpass_cdc_rx_macro_snd_controls,
  4100. ARRAY_SIZE(lpass_cdc_rx_macro_snd_controls));
  4101. if (ret < 0) {
  4102. dev_err(rx_dev, "%s: failed to add snd_ctls\n", __func__);
  4103. return ret;
  4104. }
  4105. rx_priv->dev_up = true;
  4106. rx_priv->rx0_gain_val = 0;
  4107. rx_priv->rx1_gain_val = 0;
  4108. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF1 Playback");
  4109. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF2 Playback");
  4110. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF3 Playback");
  4111. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF4 Playback");
  4112. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF5 Playback");
  4113. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF6 Playback");
  4114. snd_soc_dapm_ignore_suspend(dapm, "HPHL_OUT");
  4115. snd_soc_dapm_ignore_suspend(dapm, "HPHR_OUT");
  4116. snd_soc_dapm_ignore_suspend(dapm, "AUX_OUT");
  4117. snd_soc_dapm_ignore_suspend(dapm, "PCM_OUT");
  4118. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC0_INP");
  4119. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC1_INP");
  4120. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC2_INP");
  4121. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC3_INP");
  4122. snd_soc_dapm_sync(dapm);
  4123. for (i = 0; i < ARRAY_SIZE(lpass_cdc_rx_macro_reg_init); i++)
  4124. snd_soc_component_update_bits(component,
  4125. lpass_cdc_rx_macro_reg_init[i].reg,
  4126. lpass_cdc_rx_macro_reg_init[i].mask,
  4127. lpass_cdc_rx_macro_reg_init[i].val);
  4128. rx_priv->component = component;
  4129. #ifdef CONFIG_BOLERO_VER_2P1
  4130. lpass_cdc_rx_macro_init_bcl_pmic_reg(component);
  4131. #endif
  4132. return 0;
  4133. }
  4134. static int lpass_cdc_rx_macro_deinit(struct snd_soc_component *component)
  4135. {
  4136. struct device *rx_dev = NULL;
  4137. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  4138. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  4139. return -EINVAL;
  4140. rx_priv->component = NULL;
  4141. return 0;
  4142. }
  4143. static void lpass_cdc_rx_macro_add_child_devices(struct work_struct *work)
  4144. {
  4145. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  4146. struct platform_device *pdev = NULL;
  4147. struct device_node *node = NULL;
  4148. struct rx_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  4149. int ret = 0;
  4150. u16 count = 0, ctrl_num = 0;
  4151. struct rx_swr_ctrl_platform_data *platdata = NULL;
  4152. char plat_dev_name[RX_SWR_STRING_LEN] = "";
  4153. bool rx_swr_master_node = false;
  4154. rx_priv = container_of(work, struct lpass_cdc_rx_macro_priv,
  4155. lpass_cdc_rx_macro_add_child_devices_work);
  4156. if (!rx_priv) {
  4157. pr_err("%s: Memory for rx_priv does not exist\n",
  4158. __func__);
  4159. return;
  4160. }
  4161. if (!rx_priv->dev) {
  4162. pr_err("%s: RX device does not exist\n", __func__);
  4163. return;
  4164. }
  4165. if(!rx_priv->dev->of_node) {
  4166. dev_err(rx_priv->dev,
  4167. "%s: DT node for RX dev does not exist\n", __func__);
  4168. return;
  4169. }
  4170. platdata = &rx_priv->swr_plat_data;
  4171. rx_priv->child_count = 0;
  4172. for_each_available_child_of_node(rx_priv->dev->of_node, node) {
  4173. rx_swr_master_node = false;
  4174. if (strnstr(node->name, "rx_swr_master",
  4175. strlen("rx_swr_master")) != NULL)
  4176. rx_swr_master_node = true;
  4177. if(rx_swr_master_node)
  4178. strlcpy(plat_dev_name, "rx_swr_ctrl",
  4179. (RX_SWR_STRING_LEN - 1));
  4180. else
  4181. strlcpy(plat_dev_name, node->name,
  4182. (RX_SWR_STRING_LEN - 1));
  4183. pdev = platform_device_alloc(plat_dev_name, -1);
  4184. if (!pdev) {
  4185. dev_err(rx_priv->dev, "%s: pdev memory alloc failed\n",
  4186. __func__);
  4187. ret = -ENOMEM;
  4188. goto err;
  4189. }
  4190. pdev->dev.parent = rx_priv->dev;
  4191. pdev->dev.of_node = node;
  4192. if (rx_swr_master_node) {
  4193. ret = platform_device_add_data(pdev, platdata,
  4194. sizeof(*platdata));
  4195. if (ret) {
  4196. dev_err(&pdev->dev,
  4197. "%s: cannot add plat data ctrl:%d\n",
  4198. __func__, ctrl_num);
  4199. goto fail_pdev_add;
  4200. }
  4201. temp = krealloc(swr_ctrl_data,
  4202. (ctrl_num + 1) * sizeof(
  4203. struct rx_swr_ctrl_data),
  4204. GFP_KERNEL);
  4205. if (!temp) {
  4206. ret = -ENOMEM;
  4207. goto fail_pdev_add;
  4208. }
  4209. swr_ctrl_data = temp;
  4210. swr_ctrl_data[ctrl_num].rx_swr_pdev = pdev;
  4211. ctrl_num++;
  4212. dev_dbg(&pdev->dev,
  4213. "%s: Adding soundwire ctrl device(s)\n",
  4214. __func__);
  4215. rx_priv->swr_ctrl_data = swr_ctrl_data;
  4216. }
  4217. ret = platform_device_add(pdev);
  4218. if (ret) {
  4219. dev_err(&pdev->dev,
  4220. "%s: Cannot add platform device\n",
  4221. __func__);
  4222. goto fail_pdev_add;
  4223. }
  4224. if (rx_priv->child_count < LPASS_CDC_RX_MACRO_CHILD_DEVICES_MAX)
  4225. rx_priv->pdev_child_devices[
  4226. rx_priv->child_count++] = pdev;
  4227. else
  4228. goto err;
  4229. }
  4230. return;
  4231. fail_pdev_add:
  4232. for (count = 0; count < rx_priv->child_count; count++)
  4233. platform_device_put(rx_priv->pdev_child_devices[count]);
  4234. err:
  4235. return;
  4236. }
  4237. static void lpass_cdc_rx_macro_init_ops(struct macro_ops *ops, char __iomem *rx_io_base)
  4238. {
  4239. memset(ops, 0, sizeof(struct macro_ops));
  4240. ops->init = lpass_cdc_rx_macro_init;
  4241. ops->exit = lpass_cdc_rx_macro_deinit;
  4242. ops->io_base = rx_io_base;
  4243. ops->dai_ptr = lpass_cdc_rx_macro_dai;
  4244. ops->num_dais = ARRAY_SIZE(lpass_cdc_rx_macro_dai);
  4245. ops->event_handler = lpass_cdc_rx_macro_event_handler;
  4246. ops->set_port_map = lpass_cdc_rx_macro_set_port_map;
  4247. }
  4248. static int lpass_cdc_rx_macro_probe(struct platform_device *pdev)
  4249. {
  4250. struct macro_ops ops = {0};
  4251. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  4252. u32 rx_base_addr = 0, muxsel = 0;
  4253. char __iomem *rx_io_base = NULL, *muxsel_io = NULL;
  4254. int ret = 0;
  4255. #ifdef CONFIG_BOLERO_VER_2P1
  4256. u8 bcl_pmic_params[3];
  4257. #endif
  4258. u32 default_clk_id = 0;
  4259. #ifdef CONFIG_BOLERO_VER_2P6
  4260. struct clk *hifi_fir_clk = NULL;
  4261. #endif
  4262. u32 is_used_rx_swr_gpio = 1;
  4263. const char *is_used_rx_swr_gpio_dt = "qcom,is-used-swr-gpio";
  4264. if (!lpass_cdc_is_va_macro_registered(&pdev->dev)) {
  4265. dev_err(&pdev->dev,
  4266. "%s: va-macro not registered yet, defer\n", __func__);
  4267. return -EPROBE_DEFER;
  4268. }
  4269. rx_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_rx_macro_priv),
  4270. GFP_KERNEL);
  4271. if (!rx_priv)
  4272. return -ENOMEM;
  4273. rx_priv->pre_dev_up = true;
  4274. rx_priv->dev = &pdev->dev;
  4275. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  4276. &rx_base_addr);
  4277. if (ret) {
  4278. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  4279. __func__, "reg");
  4280. return ret;
  4281. }
  4282. ret = of_property_read_u32(pdev->dev.of_node, "qcom,rx_mclk_mode_muxsel",
  4283. &muxsel);
  4284. if (ret) {
  4285. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  4286. __func__, "reg");
  4287. return ret;
  4288. }
  4289. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  4290. &default_clk_id);
  4291. if (ret) {
  4292. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  4293. __func__, "qcom,default-clk-id");
  4294. default_clk_id = RX_CORE_CLK;
  4295. }
  4296. if (of_find_property(pdev->dev.of_node, is_used_rx_swr_gpio_dt,
  4297. NULL)) {
  4298. ret = of_property_read_u32(pdev->dev.of_node,
  4299. is_used_rx_swr_gpio_dt,
  4300. &is_used_rx_swr_gpio);
  4301. if (ret) {
  4302. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  4303. __func__, is_used_rx_swr_gpio_dt);
  4304. is_used_rx_swr_gpio = 1;
  4305. }
  4306. }
  4307. rx_priv->rx_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  4308. "qcom,rx-swr-gpios", 0);
  4309. if (!rx_priv->rx_swr_gpio_p && is_used_rx_swr_gpio) {
  4310. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  4311. __func__);
  4312. return -EINVAL;
  4313. }
  4314. if (msm_cdc_pinctrl_get_state(rx_priv->rx_swr_gpio_p) < 0 &&
  4315. is_used_rx_swr_gpio) {
  4316. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  4317. __func__);
  4318. return -EPROBE_DEFER;
  4319. }
  4320. msm_cdc_pinctrl_set_wakeup_capable(
  4321. rx_priv->rx_swr_gpio_p, false);
  4322. rx_io_base = devm_ioremap(&pdev->dev, rx_base_addr,
  4323. LPASS_CDC_RX_MACRO_MAX_OFFSET);
  4324. if (!rx_io_base) {
  4325. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  4326. return -ENOMEM;
  4327. }
  4328. rx_priv->rx_io_base = rx_io_base;
  4329. muxsel_io = devm_ioremap(&pdev->dev, muxsel, 0x4);
  4330. if (!muxsel_io) {
  4331. dev_err(&pdev->dev, "%s: ioremap failed for muxsel\n",
  4332. __func__);
  4333. return -ENOMEM;
  4334. }
  4335. rx_priv->rx_mclk_mode_muxsel = muxsel_io;
  4336. rx_priv->reset_swr = true;
  4337. INIT_WORK(&rx_priv->lpass_cdc_rx_macro_add_child_devices_work,
  4338. lpass_cdc_rx_macro_add_child_devices);
  4339. rx_priv->swr_plat_data.handle = (void *) rx_priv;
  4340. rx_priv->swr_plat_data.read = NULL;
  4341. rx_priv->swr_plat_data.write = NULL;
  4342. rx_priv->swr_plat_data.bulk_write = NULL;
  4343. rx_priv->swr_plat_data.clk = rx_swrm_clock;
  4344. rx_priv->swr_plat_data.core_vote = lpass_cdc_rx_macro_core_vote;
  4345. rx_priv->swr_plat_data.handle_irq = NULL;
  4346. #ifdef CONFIG_BOLERO_VER_2P1
  4347. ret = of_property_read_u8_array(pdev->dev.of_node,
  4348. "qcom,rx-bcl-pmic-params", bcl_pmic_params,
  4349. sizeof(bcl_pmic_params));
  4350. if (ret) {
  4351. dev_dbg(&pdev->dev, "%s: could not find %s entry in dt\n",
  4352. __func__, "qcom,rx-bcl-pmic-params");
  4353. } else {
  4354. rx_priv->bcl_pmic_params.id = bcl_pmic_params[0];
  4355. rx_priv->bcl_pmic_params.sid = bcl_pmic_params[1];
  4356. rx_priv->bcl_pmic_params.ppid = bcl_pmic_params[2];
  4357. }
  4358. #endif
  4359. rx_priv->clk_id = default_clk_id;
  4360. rx_priv->default_clk_id = default_clk_id;
  4361. ops.clk_id_req = rx_priv->clk_id;
  4362. ops.default_clk_id = default_clk_id;
  4363. #ifdef CONFIG_BOLERO_VER_2P6
  4364. hifi_fir_clk = devm_clk_get(&pdev->dev, "rx_mclk2_2x_clk");
  4365. if (IS_ERR(hifi_fir_clk)) {
  4366. ret = PTR_ERR(hifi_fir_clk);
  4367. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  4368. __func__, "rx_mclk2_2x_clk", ret);
  4369. hifi_fir_clk = NULL;
  4370. }
  4371. rx_priv->hifi_fir_clk = hifi_fir_clk;
  4372. #endif
  4373. rx_priv->is_aux_hpf_on = 1;
  4374. dev_set_drvdata(&pdev->dev, rx_priv);
  4375. mutex_init(&rx_priv->mclk_lock);
  4376. mutex_init(&rx_priv->swr_clk_lock);
  4377. lpass_cdc_rx_macro_init_ops(&ops, rx_io_base);
  4378. ret = lpass_cdc_register_macro(&pdev->dev, RX_MACRO, &ops);
  4379. if (ret) {
  4380. dev_err(&pdev->dev,
  4381. "%s: register macro failed\n", __func__);
  4382. goto err_reg_macro;
  4383. }
  4384. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  4385. pm_runtime_use_autosuspend(&pdev->dev);
  4386. pm_runtime_set_suspended(&pdev->dev);
  4387. pm_suspend_ignore_children(&pdev->dev, true);
  4388. pm_runtime_enable(&pdev->dev);
  4389. schedule_work(&rx_priv->lpass_cdc_rx_macro_add_child_devices_work);
  4390. return 0;
  4391. err_reg_macro:
  4392. mutex_destroy(&rx_priv->mclk_lock);
  4393. mutex_destroy(&rx_priv->swr_clk_lock);
  4394. return ret;
  4395. }
  4396. static int lpass_cdc_rx_macro_remove(struct platform_device *pdev)
  4397. {
  4398. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  4399. u16 count = 0;
  4400. rx_priv = dev_get_drvdata(&pdev->dev);
  4401. if (!rx_priv)
  4402. return -EINVAL;
  4403. for (count = 0; count < rx_priv->child_count &&
  4404. count < LPASS_CDC_RX_MACRO_CHILD_DEVICES_MAX; count++)
  4405. platform_device_unregister(rx_priv->pdev_child_devices[count]);
  4406. pm_runtime_disable(&pdev->dev);
  4407. pm_runtime_set_suspended(&pdev->dev);
  4408. lpass_cdc_unregister_macro(&pdev->dev, RX_MACRO);
  4409. mutex_destroy(&rx_priv->mclk_lock);
  4410. mutex_destroy(&rx_priv->swr_clk_lock);
  4411. kfree(rx_priv->swr_ctrl_data);
  4412. return 0;
  4413. }
  4414. static const struct of_device_id lpass_cdc_rx_macro_dt_match[] = {
  4415. {.compatible = "qcom,lpass-cdc-rx-macro"},
  4416. {}
  4417. };
  4418. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  4419. SET_SYSTEM_SLEEP_PM_OPS(
  4420. pm_runtime_force_suspend,
  4421. pm_runtime_force_resume
  4422. )
  4423. SET_RUNTIME_PM_OPS(
  4424. lpass_cdc_runtime_suspend,
  4425. lpass_cdc_runtime_resume,
  4426. NULL
  4427. )
  4428. };
  4429. static struct platform_driver lpass_cdc_rx_macro_driver = {
  4430. .driver = {
  4431. .name = "lpass_cdc_rx_macro",
  4432. .owner = THIS_MODULE,
  4433. .pm = &lpass_cdc_dev_pm_ops,
  4434. .of_match_table = lpass_cdc_rx_macro_dt_match,
  4435. .suppress_bind_attrs = true,
  4436. },
  4437. .probe = lpass_cdc_rx_macro_probe,
  4438. .remove = lpass_cdc_rx_macro_remove,
  4439. };
  4440. module_platform_driver(lpass_cdc_rx_macro_driver);
  4441. MODULE_DESCRIPTION("RX macro driver");
  4442. MODULE_LICENSE("GPL v2");