sde_encoder.c 156 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767
  1. /*
  2. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_hw_vdc.h"
  37. #include "sde_crtc.h"
  38. #include "sde_trace.h"
  39. #include "sde_core_irq.h"
  40. #include "sde_hw_top.h"
  41. #include "sde_hw_qdss.h"
  42. #include "sde_encoder_dce.h"
  43. #include "sde_vm.h"
  44. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  47. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  48. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  49. (p) ? (p)->parent->base.id : -1, \
  50. (p) ? (p)->intf_idx - INTF_0 : -1, \
  51. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  52. ##__VA_ARGS__)
  53. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  54. (p) ? (p)->parent->base.id : -1, \
  55. (p) ? (p)->intf_idx - INTF_0 : -1, \
  56. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  57. ##__VA_ARGS__)
  58. #define SEC_TO_MILLI_SEC 1000
  59. #define MISR_BUFF_SIZE 256
  60. #define IDLE_SHORT_TIMEOUT 1
  61. #define EVT_TIME_OUT_SPLIT 2
  62. /* worst case poll time for delay_kickoff to be cleared */
  63. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  64. /* Maximum number of VSYNC wait attempts for RSC state transition */
  65. #define MAX_RSC_WAIT 5
  66. /**
  67. * enum sde_enc_rc_events - events for resource control state machine
  68. * @SDE_ENC_RC_EVENT_KICKOFF:
  69. * This event happens at NORMAL priority.
  70. * Event that signals the start of the transfer. When this event is
  71. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  72. * Regardless of the previous state, the resource should be in ON state
  73. * at the end of this event. At the end of this event, a delayed work is
  74. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  75. * ktime.
  76. * @SDE_ENC_RC_EVENT_PRE_STOP:
  77. * This event happens at NORMAL priority.
  78. * This event, when received during the ON state, set RSC to IDLE, and
  79. * and leave the RC STATE in the PRE_OFF state.
  80. * It should be followed by the STOP event as part of encoder disable.
  81. * If received during IDLE or OFF states, it will do nothing.
  82. * @SDE_ENC_RC_EVENT_STOP:
  83. * This event happens at NORMAL priority.
  84. * When this event is received, disable all the MDP/DSI core clocks, and
  85. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  86. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  87. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  88. * Resource state should be in OFF at the end of the event.
  89. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  90. * This event happens at NORMAL priority from a work item.
  91. * Event signals that there is a seamless mode switch is in prgoress. A
  92. * client needs to leave clocks ON to reduce the mode switch latency.
  93. * @SDE_ENC_RC_EVENT_POST_MODESET:
  94. * This event happens at NORMAL priority from a work item.
  95. * Event signals that seamless mode switch is complete and resources are
  96. * acquired. Clients wants to update the rsc with new vtotal and update
  97. * pm_qos vote.
  98. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  99. * This event happens at NORMAL priority from a work item.
  100. * Event signals that there were no frame updates for
  101. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  102. * and request RSC with IDLE state and change the resource state to IDLE.
  103. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  104. * This event is triggered from the input event thread when touch event is
  105. * received from the input device. On receiving this event,
  106. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  107. clocks and enable RSC.
  108. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  109. * off work since a new commit is imminent.
  110. */
  111. enum sde_enc_rc_events {
  112. SDE_ENC_RC_EVENT_KICKOFF = 1,
  113. SDE_ENC_RC_EVENT_PRE_STOP,
  114. SDE_ENC_RC_EVENT_STOP,
  115. SDE_ENC_RC_EVENT_PRE_MODESET,
  116. SDE_ENC_RC_EVENT_POST_MODESET,
  117. SDE_ENC_RC_EVENT_ENTER_IDLE,
  118. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  119. };
  120. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  121. {
  122. struct sde_encoder_virt *sde_enc;
  123. int i;
  124. sde_enc = to_sde_encoder_virt(drm_enc);
  125. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  126. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  127. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  128. SDE_EVT32(DRMID(drm_enc), enable);
  129. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  130. }
  131. }
  132. }
  133. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  134. {
  135. struct sde_encoder_virt *sde_enc;
  136. struct sde_encoder_phys *cur_master;
  137. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  138. ktime_t tvblank, cur_time;
  139. struct intf_status intf_status = {0};
  140. u32 fps;
  141. sde_enc = to_sde_encoder_virt(drm_enc);
  142. cur_master = sde_enc->cur_master;
  143. fps = sde_encoder_get_fps(drm_enc);
  144. if (!cur_master || !cur_master->hw_intf || !fps
  145. || !cur_master->hw_intf->ops.get_vsync_timestamp
  146. || (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)
  147. && !sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  148. return 0;
  149. /*
  150. * avoid calculation and rely on ktime_get, if programmable fetch is enabled
  151. * as the HW VSYNC timestamp will be updated at panel vsync and not at MDP VSYNC
  152. */
  153. if (cur_master->hw_intf->ops.get_status) {
  154. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  155. if (intf_status.is_prog_fetch_en)
  156. return 0;
  157. }
  158. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf);
  159. qtmr_counter = arch_timer_read_counter();
  160. cur_time = ktime_get_ns();
  161. /* check for counter rollover between the two timestamps [56 bits] */
  162. if (qtmr_counter < vsync_counter) {
  163. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  164. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  165. qtmr_counter >> 32, qtmr_counter, hw_diff,
  166. fps, SDE_EVTLOG_FUNC_CASE1);
  167. } else {
  168. hw_diff = qtmr_counter - vsync_counter;
  169. }
  170. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  171. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  172. /* avoid setting timestamp, if diff is more than one vsync */
  173. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  174. tvblank = 0;
  175. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  176. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  177. fps, SDE_EVTLOG_ERROR);
  178. } else {
  179. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  180. }
  181. SDE_DEBUG_ENC(sde_enc,
  182. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  183. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  184. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  185. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  186. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  187. return tvblank;
  188. }
  189. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  190. {
  191. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  192. struct msm_drm_private *priv;
  193. struct sde_kms *sde_kms;
  194. struct device *cpu_dev;
  195. struct cpumask *cpu_mask = NULL;
  196. int cpu = 0;
  197. u32 cpu_dma_latency;
  198. priv = drm_enc->dev->dev_private;
  199. sde_kms = to_sde_kms(priv->kms);
  200. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  201. return;
  202. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  203. cpumask_clear(&sde_enc->valid_cpu_mask);
  204. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  205. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  206. if (!cpu_mask &&
  207. sde_encoder_check_curr_mode(drm_enc,
  208. MSM_DISPLAY_CMD_MODE))
  209. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  210. if (!cpu_mask)
  211. return;
  212. for_each_cpu(cpu, cpu_mask) {
  213. cpu_dev = get_cpu_device(cpu);
  214. if (!cpu_dev) {
  215. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  216. cpu);
  217. return;
  218. }
  219. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  220. dev_pm_qos_add_request(cpu_dev,
  221. &sde_enc->pm_qos_cpu_req[cpu],
  222. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  223. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  224. }
  225. }
  226. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  227. {
  228. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  229. struct device *cpu_dev;
  230. int cpu = 0;
  231. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  232. cpu_dev = get_cpu_device(cpu);
  233. if (!cpu_dev) {
  234. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  235. cpu);
  236. continue;
  237. }
  238. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  239. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  240. }
  241. cpumask_clear(&sde_enc->valid_cpu_mask);
  242. }
  243. static bool _sde_encoder_is_autorefresh_enabled(
  244. struct sde_encoder_virt *sde_enc)
  245. {
  246. struct drm_connector *drm_conn;
  247. if (!sde_enc->cur_master ||
  248. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  249. return false;
  250. drm_conn = sde_enc->cur_master->connector;
  251. if (!drm_conn || !drm_conn->state)
  252. return false;
  253. return sde_connector_get_property(drm_conn->state,
  254. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  255. }
  256. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  257. struct sde_hw_qdss *hw_qdss,
  258. struct sde_encoder_phys *phys, bool enable)
  259. {
  260. if (sde_enc->qdss_status == enable)
  261. return;
  262. sde_enc->qdss_status = enable;
  263. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  264. sde_enc->qdss_status);
  265. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  266. }
  267. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  268. s64 timeout_ms, struct sde_encoder_wait_info *info)
  269. {
  270. int rc = 0;
  271. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  272. ktime_t cur_ktime;
  273. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  274. do {
  275. rc = wait_event_timeout(*(info->wq),
  276. atomic_read(info->atomic_cnt) == info->count_check,
  277. wait_time_jiffies);
  278. cur_ktime = ktime_get();
  279. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  280. timeout_ms, atomic_read(info->atomic_cnt),
  281. info->count_check);
  282. /* If we timed out, counter is valid and time is less, wait again */
  283. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  284. (rc == 0) &&
  285. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  286. return rc;
  287. }
  288. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  289. {
  290. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  291. return sde_enc &&
  292. (sde_enc->disp_info.display_type ==
  293. SDE_CONNECTOR_PRIMARY);
  294. }
  295. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  296. {
  297. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  298. return sde_enc &&
  299. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  300. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  301. }
  302. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  303. {
  304. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  305. return sde_enc &&
  306. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  307. }
  308. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  309. {
  310. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  311. return sde_enc && sde_enc->cur_master &&
  312. sde_enc->cur_master->cont_splash_enabled;
  313. }
  314. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  315. enum sde_intr_idx intr_idx)
  316. {
  317. SDE_EVT32(DRMID(phys_enc->parent),
  318. phys_enc->intf_idx - INTF_0,
  319. phys_enc->hw_pp->idx - PINGPONG_0,
  320. intr_idx);
  321. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  322. if (phys_enc->parent_ops.handle_frame_done)
  323. phys_enc->parent_ops.handle_frame_done(
  324. phys_enc->parent, phys_enc,
  325. SDE_ENCODER_FRAME_EVENT_ERROR);
  326. }
  327. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  328. enum sde_intr_idx intr_idx,
  329. struct sde_encoder_wait_info *wait_info)
  330. {
  331. struct sde_encoder_irq *irq;
  332. u32 irq_status;
  333. int ret, i;
  334. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  335. SDE_ERROR("invalid params\n");
  336. return -EINVAL;
  337. }
  338. irq = &phys_enc->irq[intr_idx];
  339. /* note: do master / slave checking outside */
  340. /* return EWOULDBLOCK since we know the wait isn't necessary */
  341. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  342. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  343. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  344. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  345. return -EWOULDBLOCK;
  346. }
  347. if (irq->irq_idx < 0) {
  348. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  349. irq->name, irq->hw_idx);
  350. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  351. irq->irq_idx);
  352. return 0;
  353. }
  354. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  355. atomic_read(wait_info->atomic_cnt));
  356. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  357. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  358. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  359. /*
  360. * Some module X may disable interrupt for longer duration
  361. * and it may trigger all interrupts including timer interrupt
  362. * when module X again enable the interrupt.
  363. * That may cause interrupt wait timeout API in this API.
  364. * It is handled by split the wait timer in two halves.
  365. */
  366. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  367. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  368. irq->hw_idx,
  369. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  370. wait_info);
  371. if (ret)
  372. break;
  373. }
  374. if (ret <= 0) {
  375. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  376. irq->irq_idx, true);
  377. if (irq_status) {
  378. unsigned long flags;
  379. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  380. irq->hw_idx, irq->irq_idx,
  381. phys_enc->hw_pp->idx - PINGPONG_0,
  382. atomic_read(wait_info->atomic_cnt));
  383. SDE_DEBUG_PHYS(phys_enc,
  384. "done but irq %d not triggered\n",
  385. irq->irq_idx);
  386. local_irq_save(flags);
  387. irq->cb.func(phys_enc, irq->irq_idx);
  388. local_irq_restore(flags);
  389. ret = 0;
  390. } else {
  391. ret = -ETIMEDOUT;
  392. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  393. irq->hw_idx, irq->irq_idx,
  394. phys_enc->hw_pp->idx - PINGPONG_0,
  395. atomic_read(wait_info->atomic_cnt), irq_status,
  396. SDE_EVTLOG_ERROR);
  397. }
  398. } else {
  399. ret = 0;
  400. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  401. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  402. atomic_read(wait_info->atomic_cnt));
  403. }
  404. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  405. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  406. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  407. return ret;
  408. }
  409. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  410. enum sde_intr_idx intr_idx)
  411. {
  412. struct sde_encoder_irq *irq;
  413. int ret = 0;
  414. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  415. SDE_ERROR("invalid params\n");
  416. return -EINVAL;
  417. }
  418. irq = &phys_enc->irq[intr_idx];
  419. if (irq->irq_idx >= 0) {
  420. SDE_DEBUG_PHYS(phys_enc,
  421. "skipping already registered irq %s type %d\n",
  422. irq->name, irq->intr_type);
  423. return 0;
  424. }
  425. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  426. irq->intr_type, irq->hw_idx);
  427. if (irq->irq_idx < 0) {
  428. SDE_ERROR_PHYS(phys_enc,
  429. "failed to lookup IRQ index for %s type:%d\n",
  430. irq->name, irq->intr_type);
  431. return -EINVAL;
  432. }
  433. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  434. &irq->cb);
  435. if (ret) {
  436. SDE_ERROR_PHYS(phys_enc,
  437. "failed to register IRQ callback for %s\n",
  438. irq->name);
  439. irq->irq_idx = -EINVAL;
  440. return ret;
  441. }
  442. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  443. if (ret) {
  444. SDE_ERROR_PHYS(phys_enc,
  445. "enable IRQ for intr:%s failed, irq_idx %d\n",
  446. irq->name, irq->irq_idx);
  447. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  448. irq->irq_idx, &irq->cb);
  449. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  450. irq->irq_idx, SDE_EVTLOG_ERROR);
  451. irq->irq_idx = -EINVAL;
  452. return ret;
  453. }
  454. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  455. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  456. irq->name, irq->irq_idx);
  457. return ret;
  458. }
  459. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  460. enum sde_intr_idx intr_idx)
  461. {
  462. struct sde_encoder_irq *irq;
  463. int ret;
  464. if (!phys_enc) {
  465. SDE_ERROR("invalid encoder\n");
  466. return -EINVAL;
  467. }
  468. irq = &phys_enc->irq[intr_idx];
  469. /* silently skip irqs that weren't registered */
  470. if (irq->irq_idx < 0) {
  471. SDE_ERROR(
  472. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  473. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  474. irq->irq_idx);
  475. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  476. irq->irq_idx, SDE_EVTLOG_ERROR);
  477. return 0;
  478. }
  479. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  480. if (ret)
  481. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  482. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  483. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  484. &irq->cb);
  485. if (ret)
  486. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  487. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  488. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  489. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  490. irq->irq_idx = -EINVAL;
  491. return 0;
  492. }
  493. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  494. struct sde_encoder_hw_resources *hw_res,
  495. struct drm_connector_state *conn_state)
  496. {
  497. struct sde_encoder_virt *sde_enc = NULL;
  498. int ret, i = 0;
  499. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  500. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  501. -EINVAL, !drm_enc, !hw_res, !conn_state,
  502. hw_res ? !hw_res->comp_info : 0);
  503. return;
  504. }
  505. sde_enc = to_sde_encoder_virt(drm_enc);
  506. SDE_DEBUG_ENC(sde_enc, "\n");
  507. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  508. hw_res->display_type = sde_enc->disp_info.display_type;
  509. /* Query resources used by phys encs, expected to be without overlap */
  510. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  511. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  512. if (phys && phys->ops.get_hw_resources)
  513. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  514. }
  515. /*
  516. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  517. * called from atomic_check phase. Use the below API to get mode
  518. * information of the temporary conn_state passed
  519. */
  520. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  521. if (ret)
  522. SDE_ERROR("failed to get topology ret %d\n", ret);
  523. ret = sde_connector_state_get_compression_info(conn_state,
  524. hw_res->comp_info);
  525. if (ret)
  526. SDE_ERROR("failed to get compression info ret %d\n", ret);
  527. }
  528. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  529. {
  530. struct sde_encoder_virt *sde_enc = NULL;
  531. int i = 0;
  532. unsigned int num_encs;
  533. if (!drm_enc) {
  534. SDE_ERROR("invalid encoder\n");
  535. return;
  536. }
  537. sde_enc = to_sde_encoder_virt(drm_enc);
  538. SDE_DEBUG_ENC(sde_enc, "\n");
  539. num_encs = sde_enc->num_phys_encs;
  540. mutex_lock(&sde_enc->enc_lock);
  541. sde_rsc_client_destroy(sde_enc->rsc_client);
  542. for (i = 0; i < num_encs; i++) {
  543. struct sde_encoder_phys *phys;
  544. phys = sde_enc->phys_vid_encs[i];
  545. if (phys && phys->ops.destroy) {
  546. phys->ops.destroy(phys);
  547. --sde_enc->num_phys_encs;
  548. sde_enc->phys_vid_encs[i] = NULL;
  549. }
  550. phys = sde_enc->phys_cmd_encs[i];
  551. if (phys && phys->ops.destroy) {
  552. phys->ops.destroy(phys);
  553. --sde_enc->num_phys_encs;
  554. sde_enc->phys_cmd_encs[i] = NULL;
  555. }
  556. phys = sde_enc->phys_encs[i];
  557. if (phys && phys->ops.destroy) {
  558. phys->ops.destroy(phys);
  559. --sde_enc->num_phys_encs;
  560. sde_enc->phys_encs[i] = NULL;
  561. }
  562. }
  563. if (sde_enc->num_phys_encs)
  564. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  565. sde_enc->num_phys_encs);
  566. sde_enc->num_phys_encs = 0;
  567. mutex_unlock(&sde_enc->enc_lock);
  568. drm_encoder_cleanup(drm_enc);
  569. mutex_destroy(&sde_enc->enc_lock);
  570. kfree(sde_enc->input_handler);
  571. sde_enc->input_handler = NULL;
  572. kfree(sde_enc);
  573. }
  574. void sde_encoder_helper_update_intf_cfg(
  575. struct sde_encoder_phys *phys_enc)
  576. {
  577. struct sde_encoder_virt *sde_enc;
  578. struct sde_hw_intf_cfg_v1 *intf_cfg;
  579. enum sde_3d_blend_mode mode_3d;
  580. if (!phys_enc || !phys_enc->hw_pp) {
  581. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  582. return;
  583. }
  584. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  585. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  586. SDE_DEBUG_ENC(sde_enc,
  587. "intf_cfg updated for %d at idx %d\n",
  588. phys_enc->intf_idx,
  589. intf_cfg->intf_count);
  590. /* setup interface configuration */
  591. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  592. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  593. return;
  594. }
  595. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  596. if (phys_enc == sde_enc->cur_master) {
  597. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  598. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  599. else
  600. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  601. }
  602. /* configure this interface as master for split display */
  603. if (phys_enc->split_role == ENC_ROLE_MASTER)
  604. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  605. /* setup which pp blk will connect to this intf */
  606. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  607. phys_enc->hw_intf->ops.bind_pingpong_blk(
  608. phys_enc->hw_intf,
  609. true,
  610. phys_enc->hw_pp->idx);
  611. /*setup merge_3d configuration */
  612. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  613. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  614. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  615. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  616. phys_enc->hw_pp->merge_3d->idx;
  617. if (phys_enc->hw_pp->ops.setup_3d_mode)
  618. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  619. mode_3d);
  620. }
  621. void sde_encoder_helper_split_config(
  622. struct sde_encoder_phys *phys_enc,
  623. enum sde_intf interface)
  624. {
  625. struct sde_encoder_virt *sde_enc;
  626. struct split_pipe_cfg *cfg;
  627. struct sde_hw_mdp *hw_mdptop;
  628. enum sde_rm_topology_name topology;
  629. struct msm_display_info *disp_info;
  630. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  631. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  632. return;
  633. }
  634. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  635. hw_mdptop = phys_enc->hw_mdptop;
  636. disp_info = &sde_enc->disp_info;
  637. cfg = &phys_enc->hw_intf->cfg;
  638. memset(cfg, 0, sizeof(*cfg));
  639. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  640. return;
  641. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  642. cfg->split_link_en = true;
  643. /**
  644. * disable split modes since encoder will be operating in as the only
  645. * encoder, either for the entire use case in the case of, for example,
  646. * single DSI, or for this frame in the case of left/right only partial
  647. * update.
  648. */
  649. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  650. if (hw_mdptop->ops.setup_split_pipe)
  651. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  652. if (hw_mdptop->ops.setup_pp_split)
  653. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  654. return;
  655. }
  656. cfg->en = true;
  657. cfg->mode = phys_enc->intf_mode;
  658. cfg->intf = interface;
  659. if (cfg->en && phys_enc->ops.needs_single_flush &&
  660. phys_enc->ops.needs_single_flush(phys_enc))
  661. cfg->split_flush_en = true;
  662. topology = sde_connector_get_topology_name(phys_enc->connector);
  663. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  664. cfg->pp_split_slave = cfg->intf;
  665. else
  666. cfg->pp_split_slave = INTF_MAX;
  667. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  668. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  669. if (hw_mdptop->ops.setup_split_pipe)
  670. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  671. } else if (sde_enc->hw_pp[0]) {
  672. /*
  673. * slave encoder
  674. * - determine split index from master index,
  675. * assume master is first pp
  676. */
  677. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  678. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  679. cfg->pp_split_index);
  680. if (hw_mdptop->ops.setup_pp_split)
  681. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  682. }
  683. }
  684. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  685. {
  686. struct sde_encoder_virt *sde_enc;
  687. int i = 0;
  688. if (!drm_enc)
  689. return false;
  690. sde_enc = to_sde_encoder_virt(drm_enc);
  691. if (!sde_enc)
  692. return false;
  693. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  694. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  695. if (phys && phys->in_clone_mode)
  696. return true;
  697. }
  698. return false;
  699. }
  700. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  701. struct drm_crtc *crtc)
  702. {
  703. struct sde_encoder_virt *sde_enc;
  704. int i;
  705. if (!drm_enc)
  706. return false;
  707. sde_enc = to_sde_encoder_virt(drm_enc);
  708. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  709. return false;
  710. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  711. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  712. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  713. return true;
  714. }
  715. return false;
  716. }
  717. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  718. struct drm_crtc_state *crtc_state)
  719. {
  720. struct sde_encoder_virt *sde_enc;
  721. struct sde_crtc_state *sde_crtc_state;
  722. int i = 0;
  723. if (!drm_enc || !crtc_state) {
  724. SDE_DEBUG("invalid params\n");
  725. return;
  726. }
  727. sde_enc = to_sde_encoder_virt(drm_enc);
  728. sde_crtc_state = to_sde_crtc_state(crtc_state);
  729. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  730. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  731. return;
  732. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  733. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  734. if (phys) {
  735. phys->in_clone_mode = true;
  736. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  737. }
  738. }
  739. sde_crtc_state->cwb_enc_mask = 0;
  740. }
  741. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  742. struct drm_crtc_state *crtc_state,
  743. struct drm_connector_state *conn_state)
  744. {
  745. const struct drm_display_mode *mode;
  746. struct drm_display_mode *adj_mode;
  747. int i = 0;
  748. int ret = 0;
  749. mode = &crtc_state->mode;
  750. adj_mode = &crtc_state->adjusted_mode;
  751. /* perform atomic check on the first physical encoder (master) */
  752. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  753. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  754. if (phys && phys->ops.atomic_check)
  755. ret = phys->ops.atomic_check(phys, crtc_state,
  756. conn_state);
  757. else if (phys && phys->ops.mode_fixup)
  758. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  759. ret = -EINVAL;
  760. if (ret) {
  761. SDE_ERROR_ENC(sde_enc,
  762. "mode unsupported, phys idx %d\n", i);
  763. break;
  764. }
  765. }
  766. return ret;
  767. }
  768. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  769. struct drm_crtc_state *crtc_state,
  770. struct drm_connector_state *conn_state,
  771. struct sde_connector_state *sde_conn_state,
  772. struct sde_crtc_state *sde_crtc_state)
  773. {
  774. int ret = 0;
  775. if (crtc_state->mode_changed || crtc_state->active_changed) {
  776. struct sde_rect mode_roi, roi;
  777. mode_roi.x = 0;
  778. mode_roi.y = 0;
  779. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  780. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  781. if (sde_conn_state->rois.num_rects) {
  782. sde_kms_rect_merge_rectangles(
  783. &sde_conn_state->rois, &roi);
  784. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  785. SDE_ERROR_ENC(sde_enc,
  786. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  787. roi.x, roi.y, roi.w, roi.h);
  788. ret = -EINVAL;
  789. }
  790. }
  791. if (sde_crtc_state->user_roi_list.num_rects) {
  792. sde_kms_rect_merge_rectangles(
  793. &sde_crtc_state->user_roi_list, &roi);
  794. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  795. SDE_ERROR_ENC(sde_enc,
  796. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  797. roi.x, roi.y, roi.w, roi.h);
  798. ret = -EINVAL;
  799. }
  800. }
  801. }
  802. return ret;
  803. }
  804. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  805. struct drm_crtc_state *crtc_state,
  806. struct drm_connector_state *conn_state,
  807. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  808. struct sde_connector *sde_conn,
  809. struct sde_connector_state *sde_conn_state)
  810. {
  811. int ret = 0;
  812. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  813. struct msm_sub_mode sub_mode;
  814. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  815. struct msm_display_topology *topology = NULL;
  816. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  817. CONNECTOR_PROP_DSC_MODE);
  818. ret = sde_connector_get_mode_info(&sde_conn->base,
  819. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  820. if (ret) {
  821. SDE_ERROR_ENC(sde_enc,
  822. "failed to get mode info, rc = %d\n", ret);
  823. return ret;
  824. }
  825. if (sde_conn_state->mode_info.comp_info.comp_type &&
  826. sde_conn_state->mode_info.comp_info.comp_ratio >=
  827. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  828. SDE_ERROR_ENC(sde_enc,
  829. "invalid compression ratio: %d\n",
  830. sde_conn_state->mode_info.comp_info.comp_ratio);
  831. ret = -EINVAL;
  832. return ret;
  833. }
  834. /* Reserve dynamic resources, indicating atomic_check phase */
  835. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  836. conn_state, true);
  837. if (ret) {
  838. if (ret != -EAGAIN)
  839. SDE_ERROR_ENC(sde_enc,
  840. "RM failed to reserve resources, rc = %d\n", ret);
  841. return ret;
  842. }
  843. /**
  844. * Update connector state with the topology selected for the
  845. * resource set validated. Reset the topology if we are
  846. * de-activating crtc.
  847. */
  848. if (crtc_state->active) {
  849. topology = &sde_conn_state->mode_info.topology;
  850. ret = sde_rm_update_topology(&sde_kms->rm,
  851. conn_state, topology);
  852. if (ret) {
  853. SDE_ERROR_ENC(sde_enc,
  854. "RM failed to update topology, rc: %d\n", ret);
  855. return ret;
  856. }
  857. }
  858. ret = sde_connector_set_blob_data(conn_state->connector,
  859. conn_state,
  860. CONNECTOR_PROP_SDE_INFO);
  861. if (ret) {
  862. SDE_ERROR_ENC(sde_enc,
  863. "connector failed to update info, rc: %d\n",
  864. ret);
  865. return ret;
  866. }
  867. }
  868. return ret;
  869. }
  870. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  871. u32 *qsync_fps, struct drm_connector_state *conn_state)
  872. {
  873. struct sde_encoder_virt *sde_enc;
  874. int rc = 0;
  875. struct sde_connector *sde_conn;
  876. if (!qsync_fps)
  877. return;
  878. *qsync_fps = 0;
  879. if (!drm_enc) {
  880. SDE_ERROR("invalid drm encoder\n");
  881. return;
  882. }
  883. sde_enc = to_sde_encoder_virt(drm_enc);
  884. if (!sde_enc->cur_master) {
  885. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  886. return;
  887. }
  888. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  889. if (sde_conn->ops.get_qsync_min_fps)
  890. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  891. if (rc < 0) {
  892. SDE_ERROR("invalid qsync min fps %d\n", rc);
  893. return;
  894. }
  895. *qsync_fps = rc;
  896. }
  897. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  898. struct sde_connector_state *sde_conn_state, u32 step)
  899. {
  900. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  901. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  902. u32 min_fps, req_fps = 0;
  903. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  904. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  905. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  906. CONNECTOR_PROP_QSYNC_MODE);
  907. if (has_panel_req) {
  908. if (!sde_conn->ops.get_avr_step_req) {
  909. SDE_ERROR("unable to retrieve required step rate\n");
  910. return -EINVAL;
  911. }
  912. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  913. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  914. if (qsync_mode && req_fps != step) {
  915. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  916. step, req_fps, nom_fps);
  917. return -EINVAL;
  918. }
  919. }
  920. if (!step)
  921. return 0;
  922. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  923. &sde_conn_state->base);
  924. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  925. (vtotal * nom_fps) % step) {
  926. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  927. min_fps, step, vtotal);
  928. return -EINVAL;
  929. }
  930. return 0;
  931. }
  932. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  933. struct sde_connector_state *sde_conn_state)
  934. {
  935. int rc = 0;
  936. u32 avr_step;
  937. bool qsync_dirty, has_modeset;
  938. struct drm_connector_state *conn_state = &sde_conn_state->base;
  939. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  940. CONNECTOR_PROP_QSYNC_MODE);
  941. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  942. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  943. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  944. if (has_modeset && qsync_dirty &&
  945. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  946. msm_is_mode_seamless_dms(&sde_conn_state->msm_mode) ||
  947. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  948. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  949. sde_conn_state->msm_mode.private_flags);
  950. return -EINVAL;
  951. }
  952. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  953. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  954. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  955. return rc;
  956. }
  957. static int sde_encoder_virt_atomic_check(
  958. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  959. struct drm_connector_state *conn_state)
  960. {
  961. struct sde_encoder_virt *sde_enc;
  962. struct sde_kms *sde_kms;
  963. const struct drm_display_mode *mode;
  964. struct drm_display_mode *adj_mode;
  965. struct sde_connector *sde_conn = NULL;
  966. struct sde_connector_state *sde_conn_state = NULL;
  967. struct sde_crtc_state *sde_crtc_state = NULL;
  968. enum sde_rm_topology_name old_top;
  969. enum sde_rm_topology_name top_name;
  970. struct msm_display_info *disp_info;
  971. int ret = 0;
  972. if (!drm_enc || !crtc_state || !conn_state) {
  973. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  974. !drm_enc, !crtc_state, !conn_state);
  975. return -EINVAL;
  976. }
  977. sde_enc = to_sde_encoder_virt(drm_enc);
  978. disp_info = &sde_enc->disp_info;
  979. SDE_DEBUG_ENC(sde_enc, "\n");
  980. sde_kms = sde_encoder_get_kms(drm_enc);
  981. if (!sde_kms)
  982. return -EINVAL;
  983. mode = &crtc_state->mode;
  984. adj_mode = &crtc_state->adjusted_mode;
  985. sde_conn = to_sde_connector(conn_state->connector);
  986. sde_conn_state = to_sde_connector_state(conn_state);
  987. sde_crtc_state = to_sde_crtc_state(crtc_state);
  988. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  989. if (ret)
  990. return ret;
  991. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  992. crtc_state->active_changed, crtc_state->connectors_changed);
  993. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  994. conn_state);
  995. if (ret)
  996. return ret;
  997. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  998. conn_state, sde_conn_state, sde_crtc_state);
  999. if (ret)
  1000. return ret;
  1001. /**
  1002. * record topology in previous atomic state to be able to handle
  1003. * topology transitions correctly.
  1004. */
  1005. old_top = sde_connector_get_property(conn_state,
  1006. CONNECTOR_PROP_TOPOLOGY_NAME);
  1007. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1008. if (ret)
  1009. return ret;
  1010. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1011. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1012. if (ret)
  1013. return ret;
  1014. top_name = sde_connector_get_property(conn_state,
  1015. CONNECTOR_PROP_TOPOLOGY_NAME);
  1016. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1017. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1018. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1019. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1020. top_name);
  1021. return -EINVAL;
  1022. }
  1023. }
  1024. ret = sde_connector_roi_v1_check_roi(conn_state);
  1025. if (ret) {
  1026. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1027. ret);
  1028. return ret;
  1029. }
  1030. drm_mode_set_crtcinfo(adj_mode, 0);
  1031. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1032. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1033. sde_conn_state->msm_mode.private_flags,
  1034. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1035. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1036. return ret;
  1037. }
  1038. static void _sde_encoder_get_connector_roi(
  1039. struct sde_encoder_virt *sde_enc,
  1040. struct sde_rect *merged_conn_roi)
  1041. {
  1042. struct drm_connector *drm_conn;
  1043. struct sde_connector_state *c_state;
  1044. if (!sde_enc || !merged_conn_roi)
  1045. return;
  1046. drm_conn = sde_enc->phys_encs[0]->connector;
  1047. if (!drm_conn || !drm_conn->state)
  1048. return;
  1049. c_state = to_sde_connector_state(drm_conn->state);
  1050. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1051. }
  1052. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1053. {
  1054. struct sde_encoder_virt *sde_enc;
  1055. struct drm_connector *drm_conn;
  1056. struct drm_display_mode *adj_mode;
  1057. struct sde_rect roi;
  1058. if (!drm_enc) {
  1059. SDE_ERROR("invalid encoder parameter\n");
  1060. return -EINVAL;
  1061. }
  1062. sde_enc = to_sde_encoder_virt(drm_enc);
  1063. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1064. SDE_ERROR("invalid crtc parameter\n");
  1065. return -EINVAL;
  1066. }
  1067. if (!sde_enc->cur_master) {
  1068. SDE_ERROR("invalid cur_master parameter\n");
  1069. return -EINVAL;
  1070. }
  1071. adj_mode = &sde_enc->cur_master->cached_mode;
  1072. drm_conn = sde_enc->cur_master->connector;
  1073. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1074. if (sde_kms_rect_is_null(&roi)) {
  1075. roi.w = adj_mode->hdisplay;
  1076. roi.h = adj_mode->vdisplay;
  1077. }
  1078. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1079. sizeof(sde_enc->prv_conn_roi));
  1080. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1081. return 0;
  1082. }
  1083. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1084. {
  1085. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1086. struct sde_kms *sde_kms;
  1087. struct sde_hw_mdp *hw_mdptop;
  1088. struct sde_encoder_virt *sde_enc;
  1089. int i;
  1090. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1091. if (!sde_enc) {
  1092. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1093. return;
  1094. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1095. SDE_ERROR("invalid num phys enc %d/%d\n",
  1096. sde_enc->num_phys_encs,
  1097. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1098. return;
  1099. }
  1100. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1101. if (!sde_kms) {
  1102. SDE_ERROR("invalid sde_kms\n");
  1103. return;
  1104. }
  1105. hw_mdptop = sde_kms->hw_mdp;
  1106. if (!hw_mdptop) {
  1107. SDE_ERROR("invalid mdptop\n");
  1108. return;
  1109. }
  1110. if (hw_mdptop->ops.setup_vsync_source) {
  1111. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1112. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1113. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1114. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1115. vsync_cfg.vsync_source = vsync_source;
  1116. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1117. }
  1118. }
  1119. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1120. struct msm_display_info *disp_info)
  1121. {
  1122. struct sde_encoder_phys *phys;
  1123. struct sde_connector *sde_conn;
  1124. int i;
  1125. u32 vsync_source;
  1126. if (!sde_enc || !disp_info) {
  1127. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1128. sde_enc != NULL, disp_info != NULL);
  1129. return;
  1130. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1131. SDE_ERROR("invalid num phys enc %d/%d\n",
  1132. sde_enc->num_phys_encs,
  1133. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1134. return;
  1135. }
  1136. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1137. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1138. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1139. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1140. else
  1141. vsync_source = sde_enc->te_source;
  1142. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1143. disp_info->is_te_using_watchdog_timer);
  1144. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1145. phys = sde_enc->phys_encs[i];
  1146. if (phys && phys->ops.setup_vsync_source)
  1147. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1148. }
  1149. }
  1150. }
  1151. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1152. bool watchdog_te)
  1153. {
  1154. struct sde_encoder_virt *sde_enc;
  1155. struct msm_display_info disp_info;
  1156. if (!drm_enc) {
  1157. pr_err("invalid drm encoder\n");
  1158. return -EINVAL;
  1159. }
  1160. sde_enc = to_sde_encoder_virt(drm_enc);
  1161. sde_encoder_control_te(drm_enc, false);
  1162. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1163. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1164. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1165. sde_encoder_control_te(drm_enc, true);
  1166. return 0;
  1167. }
  1168. static int _sde_encoder_rsc_client_update_vsync_wait(
  1169. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1170. int wait_vblank_crtc_id)
  1171. {
  1172. int wait_refcount = 0, ret = 0;
  1173. int pipe = -1;
  1174. int wait_count = 0;
  1175. struct drm_crtc *primary_crtc;
  1176. struct drm_crtc *crtc;
  1177. crtc = sde_enc->crtc;
  1178. if (wait_vblank_crtc_id)
  1179. wait_refcount =
  1180. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1181. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1182. SDE_EVTLOG_FUNC_ENTRY);
  1183. if (crtc->base.id != wait_vblank_crtc_id) {
  1184. primary_crtc = drm_crtc_find(drm_enc->dev,
  1185. NULL, wait_vblank_crtc_id);
  1186. if (!primary_crtc) {
  1187. SDE_ERROR_ENC(sde_enc,
  1188. "failed to find primary crtc id %d\n",
  1189. wait_vblank_crtc_id);
  1190. return -EINVAL;
  1191. }
  1192. pipe = drm_crtc_index(primary_crtc);
  1193. }
  1194. /**
  1195. * note: VBLANK is expected to be enabled at this point in
  1196. * resource control state machine if on primary CRTC
  1197. */
  1198. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1199. if (sde_rsc_client_is_state_update_complete(
  1200. sde_enc->rsc_client))
  1201. break;
  1202. if (crtc->base.id == wait_vblank_crtc_id)
  1203. ret = sde_encoder_wait_for_event(drm_enc,
  1204. MSM_ENC_VBLANK);
  1205. else
  1206. drm_wait_one_vblank(drm_enc->dev, pipe);
  1207. if (ret) {
  1208. SDE_ERROR_ENC(sde_enc,
  1209. "wait for vblank failed ret:%d\n", ret);
  1210. /**
  1211. * rsc hardware may hang without vsync. avoid rsc hang
  1212. * by generating the vsync from watchdog timer.
  1213. */
  1214. if (crtc->base.id == wait_vblank_crtc_id)
  1215. sde_encoder_helper_switch_vsync(drm_enc, true);
  1216. }
  1217. }
  1218. if (wait_count >= MAX_RSC_WAIT)
  1219. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1220. SDE_EVTLOG_ERROR);
  1221. if (wait_refcount)
  1222. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1223. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1224. SDE_EVTLOG_FUNC_EXIT);
  1225. return ret;
  1226. }
  1227. static int _sde_encoder_update_rsc_client(
  1228. struct drm_encoder *drm_enc, bool enable)
  1229. {
  1230. struct sde_encoder_virt *sde_enc;
  1231. struct drm_crtc *crtc;
  1232. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1233. struct sde_rsc_cmd_config *rsc_config;
  1234. int ret;
  1235. struct msm_display_info *disp_info;
  1236. struct msm_mode_info *mode_info;
  1237. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1238. u32 qsync_mode = 0, v_front_porch;
  1239. struct drm_display_mode *mode;
  1240. bool is_vid_mode;
  1241. struct drm_encoder *enc;
  1242. if (!drm_enc || !drm_enc->dev) {
  1243. SDE_ERROR("invalid encoder arguments\n");
  1244. return -EINVAL;
  1245. }
  1246. sde_enc = to_sde_encoder_virt(drm_enc);
  1247. mode_info = &sde_enc->mode_info;
  1248. crtc = sde_enc->crtc;
  1249. if (!sde_enc->crtc) {
  1250. SDE_ERROR("invalid crtc parameter\n");
  1251. return -EINVAL;
  1252. }
  1253. disp_info = &sde_enc->disp_info;
  1254. rsc_config = &sde_enc->rsc_config;
  1255. if (!sde_enc->rsc_client) {
  1256. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1257. return 0;
  1258. }
  1259. /**
  1260. * only primary command mode panel without Qsync can request CMD state.
  1261. * all other panels/displays can request for VID state including
  1262. * secondary command mode panel.
  1263. * Clone mode encoder can request CLK STATE only.
  1264. */
  1265. if (sde_enc->cur_master) {
  1266. qsync_mode = sde_connector_get_qsync_mode(
  1267. sde_enc->cur_master->connector);
  1268. sde_enc->autorefresh_solver_disable =
  1269. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1270. }
  1271. /* left primary encoder keep vote */
  1272. if (sde_encoder_in_clone_mode(drm_enc)) {
  1273. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1274. return 0;
  1275. }
  1276. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1277. (disp_info->display_type && qsync_mode) ||
  1278. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1279. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1280. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1281. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1282. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1283. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1284. drm_for_each_encoder(enc, drm_enc->dev) {
  1285. if (enc->base.id != drm_enc->base.id &&
  1286. sde_encoder_in_cont_splash(enc))
  1287. rsc_state = SDE_RSC_CLK_STATE;
  1288. }
  1289. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1290. MSM_DISPLAY_VIDEO_MODE);
  1291. mode = &sde_enc->crtc->state->mode;
  1292. v_front_porch = mode->vsync_start - mode->vdisplay;
  1293. /* compare specific items and reconfigure the rsc */
  1294. if ((rsc_config->fps != mode_info->frame_rate) ||
  1295. (rsc_config->vtotal != mode_info->vtotal) ||
  1296. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1297. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1298. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1299. rsc_config->fps = mode_info->frame_rate;
  1300. rsc_config->vtotal = mode_info->vtotal;
  1301. /*
  1302. * for video mode, prefill lines should not go beyond vertical
  1303. * front porch for RSCC configuration. This will ensure bw
  1304. * downvotes are not sent within the active region. Additional
  1305. * -1 is to give one line time for rscc mode min_threshold.
  1306. */
  1307. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1308. rsc_config->prefill_lines = v_front_porch - 1;
  1309. else
  1310. rsc_config->prefill_lines = mode_info->prefill_lines;
  1311. rsc_config->jitter_numer = mode_info->jitter_numer;
  1312. rsc_config->jitter_denom = mode_info->jitter_denom;
  1313. sde_enc->rsc_state_init = false;
  1314. }
  1315. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1316. rsc_config->fps, sde_enc->rsc_state_init);
  1317. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1318. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1319. /* update it only once */
  1320. sde_enc->rsc_state_init = true;
  1321. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1322. rsc_state, rsc_config, crtc->base.id,
  1323. &wait_vblank_crtc_id);
  1324. } else {
  1325. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1326. rsc_state, NULL, crtc->base.id,
  1327. &wait_vblank_crtc_id);
  1328. }
  1329. /**
  1330. * if RSC performed a state change that requires a VBLANK wait, it will
  1331. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1332. *
  1333. * if we are the primary display, we will need to enable and wait
  1334. * locally since we hold the commit thread
  1335. *
  1336. * if we are an external display, we must send a signal to the primary
  1337. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1338. * by the primary panel's VBLANK signals
  1339. */
  1340. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1341. if (ret) {
  1342. SDE_ERROR_ENC(sde_enc,
  1343. "sde rsc client update failed ret:%d\n", ret);
  1344. return ret;
  1345. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1346. return ret;
  1347. }
  1348. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1349. sde_enc, wait_vblank_crtc_id);
  1350. return ret;
  1351. }
  1352. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1353. {
  1354. struct sde_encoder_virt *sde_enc;
  1355. int i;
  1356. if (!drm_enc) {
  1357. SDE_ERROR("invalid encoder\n");
  1358. return;
  1359. }
  1360. sde_enc = to_sde_encoder_virt(drm_enc);
  1361. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1362. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1363. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1364. if (phys && phys->ops.irq_control)
  1365. phys->ops.irq_control(phys, enable);
  1366. }
  1367. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1368. }
  1369. /* keep track of the userspace vblank during modeset */
  1370. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1371. u32 sw_event)
  1372. {
  1373. struct sde_encoder_virt *sde_enc;
  1374. bool enable;
  1375. int i;
  1376. if (!drm_enc) {
  1377. SDE_ERROR("invalid encoder\n");
  1378. return;
  1379. }
  1380. sde_enc = to_sde_encoder_virt(drm_enc);
  1381. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1382. sw_event, sde_enc->vblank_enabled);
  1383. /* nothing to do if vblank not enabled by userspace */
  1384. if (!sde_enc->vblank_enabled)
  1385. return;
  1386. /* disable vblank on pre_modeset */
  1387. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1388. enable = false;
  1389. /* enable vblank on post_modeset */
  1390. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1391. enable = true;
  1392. else
  1393. return;
  1394. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1395. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1396. if (phys && phys->ops.control_vblank_irq)
  1397. phys->ops.control_vblank_irq(phys, enable);
  1398. }
  1399. }
  1400. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1401. {
  1402. struct sde_encoder_virt *sde_enc;
  1403. if (!drm_enc)
  1404. return NULL;
  1405. sde_enc = to_sde_encoder_virt(drm_enc);
  1406. return sde_enc->rsc_client;
  1407. }
  1408. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1409. bool enable)
  1410. {
  1411. struct sde_kms *sde_kms;
  1412. struct sde_encoder_virt *sde_enc;
  1413. int rc;
  1414. sde_enc = to_sde_encoder_virt(drm_enc);
  1415. sde_kms = sde_encoder_get_kms(drm_enc);
  1416. if (!sde_kms)
  1417. return -EINVAL;
  1418. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1419. SDE_EVT32(DRMID(drm_enc), enable);
  1420. if (!sde_enc->cur_master) {
  1421. SDE_ERROR("encoder master not set\n");
  1422. return -EINVAL;
  1423. }
  1424. if (enable) {
  1425. /* enable SDE core clks */
  1426. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1427. if (rc < 0) {
  1428. SDE_ERROR("failed to enable power resource %d\n", rc);
  1429. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1430. return rc;
  1431. }
  1432. sde_enc->elevated_ahb_vote = true;
  1433. /* enable DSI clks */
  1434. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1435. true);
  1436. if (rc) {
  1437. SDE_ERROR("failed to enable clk control %d\n", rc);
  1438. pm_runtime_put_sync(drm_enc->dev->dev);
  1439. return rc;
  1440. }
  1441. /* enable all the irq */
  1442. sde_encoder_irq_control(drm_enc, true);
  1443. _sde_encoder_pm_qos_add_request(drm_enc);
  1444. } else {
  1445. _sde_encoder_pm_qos_remove_request(drm_enc);
  1446. /* disable all the irq */
  1447. sde_encoder_irq_control(drm_enc, false);
  1448. /* disable DSI clks */
  1449. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1450. /* disable SDE core clks */
  1451. pm_runtime_put_sync(drm_enc->dev->dev);
  1452. }
  1453. return 0;
  1454. }
  1455. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1456. bool enable, u32 frame_count)
  1457. {
  1458. struct sde_encoder_virt *sde_enc;
  1459. int i;
  1460. if (!drm_enc) {
  1461. SDE_ERROR("invalid encoder\n");
  1462. return;
  1463. }
  1464. sde_enc = to_sde_encoder_virt(drm_enc);
  1465. if (!sde_enc->misr_reconfigure)
  1466. return;
  1467. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1468. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1469. if (!phys || !phys->ops.setup_misr)
  1470. continue;
  1471. phys->ops.setup_misr(phys, enable, frame_count);
  1472. }
  1473. sde_enc->misr_reconfigure = false;
  1474. }
  1475. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1476. unsigned int type, unsigned int code, int value)
  1477. {
  1478. struct drm_encoder *drm_enc = NULL;
  1479. struct sde_encoder_virt *sde_enc = NULL;
  1480. struct msm_drm_thread *disp_thread = NULL;
  1481. struct msm_drm_private *priv = NULL;
  1482. if (!handle || !handle->handler || !handle->handler->private) {
  1483. SDE_ERROR("invalid encoder for the input event\n");
  1484. return;
  1485. }
  1486. drm_enc = (struct drm_encoder *)handle->handler->private;
  1487. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1488. SDE_ERROR("invalid parameters\n");
  1489. return;
  1490. }
  1491. priv = drm_enc->dev->dev_private;
  1492. sde_enc = to_sde_encoder_virt(drm_enc);
  1493. if (!sde_enc->crtc || (sde_enc->crtc->index
  1494. >= ARRAY_SIZE(priv->disp_thread))) {
  1495. SDE_DEBUG_ENC(sde_enc,
  1496. "invalid cached CRTC: %d or crtc index: %d\n",
  1497. sde_enc->crtc == NULL,
  1498. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1499. return;
  1500. }
  1501. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1502. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1503. kthread_queue_work(&disp_thread->worker,
  1504. &sde_enc->input_event_work);
  1505. }
  1506. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1507. {
  1508. struct sde_encoder_virt *sde_enc;
  1509. if (!drm_enc) {
  1510. SDE_ERROR("invalid encoder\n");
  1511. return;
  1512. }
  1513. sde_enc = to_sde_encoder_virt(drm_enc);
  1514. /* return early if there is no state change */
  1515. if (sde_enc->idle_pc_enabled == enable)
  1516. return;
  1517. sde_enc->idle_pc_enabled = enable;
  1518. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1519. SDE_EVT32(sde_enc->idle_pc_enabled);
  1520. }
  1521. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1522. u32 sw_event)
  1523. {
  1524. struct drm_encoder *drm_enc = &sde_enc->base;
  1525. struct msm_drm_private *priv;
  1526. unsigned int lp, idle_pc_duration;
  1527. struct msm_drm_thread *disp_thread;
  1528. /* return early if called from esd thread */
  1529. if (sde_enc->delay_kickoff)
  1530. return;
  1531. /* set idle timeout based on master connector's lp value */
  1532. if (sde_enc->cur_master)
  1533. lp = sde_connector_get_lp(
  1534. sde_enc->cur_master->connector);
  1535. else
  1536. lp = SDE_MODE_DPMS_ON;
  1537. if (lp == SDE_MODE_DPMS_LP2)
  1538. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1539. else
  1540. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1541. priv = drm_enc->dev->dev_private;
  1542. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1543. kthread_mod_delayed_work(
  1544. &disp_thread->worker,
  1545. &sde_enc->delayed_off_work,
  1546. msecs_to_jiffies(idle_pc_duration));
  1547. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1548. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1549. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1550. sw_event);
  1551. }
  1552. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1553. u32 sw_event)
  1554. {
  1555. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1556. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1557. sw_event);
  1558. }
  1559. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1560. {
  1561. struct sde_encoder_virt *sde_enc;
  1562. if (!encoder)
  1563. return;
  1564. sde_enc = to_sde_encoder_virt(encoder);
  1565. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1566. }
  1567. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1568. u32 sw_event)
  1569. {
  1570. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1571. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1572. else
  1573. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1574. }
  1575. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1576. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1577. {
  1578. int ret = 0;
  1579. mutex_lock(&sde_enc->rc_lock);
  1580. /* return if the resource control is already in ON state */
  1581. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1582. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1583. sw_event);
  1584. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1585. SDE_EVTLOG_FUNC_CASE1);
  1586. goto end;
  1587. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1588. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1589. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1590. sw_event, sde_enc->rc_state);
  1591. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1592. SDE_EVTLOG_ERROR);
  1593. goto end;
  1594. }
  1595. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1596. sde_encoder_irq_control(drm_enc, true);
  1597. _sde_encoder_pm_qos_add_request(drm_enc);
  1598. } else {
  1599. /* enable all the clks and resources */
  1600. ret = _sde_encoder_resource_control_helper(drm_enc,
  1601. true);
  1602. if (ret) {
  1603. SDE_ERROR_ENC(sde_enc,
  1604. "sw_event:%d, rc in state %d\n",
  1605. sw_event, sde_enc->rc_state);
  1606. SDE_EVT32(DRMID(drm_enc), sw_event,
  1607. sde_enc->rc_state,
  1608. SDE_EVTLOG_ERROR);
  1609. goto end;
  1610. }
  1611. _sde_encoder_update_rsc_client(drm_enc, true);
  1612. }
  1613. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1614. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1615. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1616. end:
  1617. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1618. mutex_unlock(&sde_enc->rc_lock);
  1619. return ret;
  1620. }
  1621. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1622. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1623. {
  1624. /* cancel delayed off work, if any */
  1625. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1626. mutex_lock(&sde_enc->rc_lock);
  1627. if (is_vid_mode &&
  1628. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1629. sde_encoder_irq_control(drm_enc, true);
  1630. }
  1631. /* skip if is already OFF or IDLE, resources are off already */
  1632. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1633. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1634. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1635. sw_event, sde_enc->rc_state);
  1636. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1637. SDE_EVTLOG_FUNC_CASE3);
  1638. goto end;
  1639. }
  1640. /**
  1641. * IRQs are still enabled currently, which allows wait for
  1642. * VBLANK which RSC may require to correctly transition to OFF
  1643. */
  1644. _sde_encoder_update_rsc_client(drm_enc, false);
  1645. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1646. SDE_ENC_RC_STATE_PRE_OFF,
  1647. SDE_EVTLOG_FUNC_CASE3);
  1648. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1649. end:
  1650. mutex_unlock(&sde_enc->rc_lock);
  1651. return 0;
  1652. }
  1653. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1654. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1655. {
  1656. int ret = 0;
  1657. mutex_lock(&sde_enc->rc_lock);
  1658. /* return if the resource control is already in OFF state */
  1659. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1660. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1661. sw_event);
  1662. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1663. SDE_EVTLOG_FUNC_CASE4);
  1664. goto end;
  1665. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1666. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1667. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1668. sw_event, sde_enc->rc_state);
  1669. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1670. SDE_EVTLOG_ERROR);
  1671. ret = -EINVAL;
  1672. goto end;
  1673. }
  1674. /**
  1675. * expect to arrive here only if in either idle state or pre-off
  1676. * and in IDLE state the resources are already disabled
  1677. */
  1678. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1679. _sde_encoder_resource_control_helper(drm_enc, false);
  1680. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1681. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1682. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1683. end:
  1684. mutex_unlock(&sde_enc->rc_lock);
  1685. return ret;
  1686. }
  1687. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1688. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1689. {
  1690. int ret = 0;
  1691. mutex_lock(&sde_enc->rc_lock);
  1692. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1693. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1694. sw_event);
  1695. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1696. SDE_EVTLOG_FUNC_CASE5);
  1697. goto end;
  1698. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1699. /* enable all the clks and resources */
  1700. ret = _sde_encoder_resource_control_helper(drm_enc,
  1701. true);
  1702. if (ret) {
  1703. SDE_ERROR_ENC(sde_enc,
  1704. "sw_event:%d, rc in state %d\n",
  1705. sw_event, sde_enc->rc_state);
  1706. SDE_EVT32(DRMID(drm_enc), sw_event,
  1707. sde_enc->rc_state,
  1708. SDE_EVTLOG_ERROR);
  1709. goto end;
  1710. }
  1711. _sde_encoder_update_rsc_client(drm_enc, true);
  1712. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1713. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1714. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1715. }
  1716. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1717. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1718. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1719. _sde_encoder_pm_qos_remove_request(drm_enc);
  1720. end:
  1721. mutex_unlock(&sde_enc->rc_lock);
  1722. return ret;
  1723. }
  1724. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1725. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1726. {
  1727. int ret = 0;
  1728. mutex_lock(&sde_enc->rc_lock);
  1729. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1730. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1731. sw_event);
  1732. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1733. SDE_EVTLOG_FUNC_CASE5);
  1734. goto end;
  1735. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1736. SDE_ERROR_ENC(sde_enc,
  1737. "sw_event:%d, rc:%d !MODESET state\n",
  1738. sw_event, sde_enc->rc_state);
  1739. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1740. SDE_EVTLOG_ERROR);
  1741. ret = -EINVAL;
  1742. goto end;
  1743. }
  1744. _sde_encoder_update_rsc_client(drm_enc, true);
  1745. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1746. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1747. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1748. _sde_encoder_pm_qos_add_request(drm_enc);
  1749. end:
  1750. mutex_unlock(&sde_enc->rc_lock);
  1751. return ret;
  1752. }
  1753. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1754. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1755. {
  1756. struct msm_drm_private *priv;
  1757. struct sde_kms *sde_kms;
  1758. struct drm_crtc *crtc = drm_enc->crtc;
  1759. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1760. struct sde_connector *sde_conn;
  1761. priv = drm_enc->dev->dev_private;
  1762. sde_kms = to_sde_kms(priv->kms);
  1763. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1764. mutex_lock(&sde_enc->rc_lock);
  1765. if (sde_conn->panel_dead) {
  1766. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1767. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1768. goto end;
  1769. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1770. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1771. sw_event, sde_enc->rc_state);
  1772. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1773. goto end;
  1774. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1775. sde_crtc->kickoff_in_progress) {
  1776. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1777. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1778. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1779. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1780. goto end;
  1781. }
  1782. if (is_vid_mode) {
  1783. sde_encoder_irq_control(drm_enc, false);
  1784. _sde_encoder_pm_qos_remove_request(drm_enc);
  1785. } else {
  1786. /* disable all the clks and resources */
  1787. _sde_encoder_update_rsc_client(drm_enc, false);
  1788. _sde_encoder_resource_control_helper(drm_enc, false);
  1789. if (!sde_kms->perf.bw_vote_mode)
  1790. memset(&sde_crtc->cur_perf, 0,
  1791. sizeof(struct sde_core_perf_params));
  1792. }
  1793. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1794. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1795. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1796. end:
  1797. mutex_unlock(&sde_enc->rc_lock);
  1798. return 0;
  1799. }
  1800. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1801. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1802. struct msm_drm_private *priv, bool is_vid_mode)
  1803. {
  1804. bool autorefresh_enabled = false;
  1805. struct msm_drm_thread *disp_thread;
  1806. int ret = 0;
  1807. if (!sde_enc->crtc ||
  1808. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1809. SDE_DEBUG_ENC(sde_enc,
  1810. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1811. sde_enc->crtc == NULL,
  1812. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1813. sw_event);
  1814. return -EINVAL;
  1815. }
  1816. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1817. mutex_lock(&sde_enc->rc_lock);
  1818. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1819. if (sde_enc->cur_master &&
  1820. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1821. autorefresh_enabled =
  1822. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1823. sde_enc->cur_master);
  1824. if (autorefresh_enabled) {
  1825. SDE_DEBUG_ENC(sde_enc,
  1826. "not handling early wakeup since auto refresh is enabled\n");
  1827. goto end;
  1828. }
  1829. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1830. kthread_mod_delayed_work(&disp_thread->worker,
  1831. &sde_enc->delayed_off_work,
  1832. msecs_to_jiffies(
  1833. IDLE_POWERCOLLAPSE_DURATION));
  1834. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1835. /* enable all the clks and resources */
  1836. ret = _sde_encoder_resource_control_helper(drm_enc,
  1837. true);
  1838. if (ret) {
  1839. SDE_ERROR_ENC(sde_enc,
  1840. "sw_event:%d, rc in state %d\n",
  1841. sw_event, sde_enc->rc_state);
  1842. SDE_EVT32(DRMID(drm_enc), sw_event,
  1843. sde_enc->rc_state,
  1844. SDE_EVTLOG_ERROR);
  1845. goto end;
  1846. }
  1847. _sde_encoder_update_rsc_client(drm_enc, true);
  1848. /*
  1849. * In some cases, commit comes with slight delay
  1850. * (> 80 ms)after early wake up, prevent clock switch
  1851. * off to avoid jank in next update. So, increase the
  1852. * command mode idle timeout sufficiently to prevent
  1853. * such case.
  1854. */
  1855. kthread_mod_delayed_work(&disp_thread->worker,
  1856. &sde_enc->delayed_off_work,
  1857. msecs_to_jiffies(
  1858. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1859. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1860. }
  1861. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1862. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1863. end:
  1864. mutex_unlock(&sde_enc->rc_lock);
  1865. return ret;
  1866. }
  1867. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1868. u32 sw_event)
  1869. {
  1870. struct sde_encoder_virt *sde_enc;
  1871. struct msm_drm_private *priv;
  1872. int ret = 0;
  1873. bool is_vid_mode = false;
  1874. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1875. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1876. sw_event);
  1877. return -EINVAL;
  1878. }
  1879. sde_enc = to_sde_encoder_virt(drm_enc);
  1880. priv = drm_enc->dev->dev_private;
  1881. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1882. is_vid_mode = true;
  1883. /*
  1884. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1885. * events and return early for other events (ie wb display).
  1886. */
  1887. if (!sde_enc->idle_pc_enabled &&
  1888. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1889. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1890. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1891. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1892. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1893. return 0;
  1894. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1895. sw_event, sde_enc->idle_pc_enabled);
  1896. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1897. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1898. switch (sw_event) {
  1899. case SDE_ENC_RC_EVENT_KICKOFF:
  1900. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1901. is_vid_mode);
  1902. break;
  1903. case SDE_ENC_RC_EVENT_PRE_STOP:
  1904. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1905. is_vid_mode);
  1906. break;
  1907. case SDE_ENC_RC_EVENT_STOP:
  1908. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1909. break;
  1910. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1911. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1912. break;
  1913. case SDE_ENC_RC_EVENT_POST_MODESET:
  1914. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1915. break;
  1916. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1917. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1918. is_vid_mode);
  1919. break;
  1920. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1921. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1922. priv, is_vid_mode);
  1923. break;
  1924. default:
  1925. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1926. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1927. break;
  1928. }
  1929. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1930. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1931. return ret;
  1932. }
  1933. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1934. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  1935. {
  1936. int i = 0;
  1937. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1938. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  1939. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  1940. if (poms_to_vid)
  1941. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1942. else if (poms_to_cmd)
  1943. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1944. _sde_encoder_update_rsc_client(drm_enc, true);
  1945. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  1946. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1947. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1948. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1949. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1950. SDE_EVTLOG_FUNC_CASE1);
  1951. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  1952. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1953. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1954. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1955. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1956. SDE_EVTLOG_FUNC_CASE2);
  1957. }
  1958. }
  1959. struct drm_connector *sde_encoder_get_connector(
  1960. struct drm_device *dev, struct drm_encoder *drm_enc)
  1961. {
  1962. struct drm_connector_list_iter conn_iter;
  1963. struct drm_connector *conn = NULL, *conn_search;
  1964. drm_connector_list_iter_begin(dev, &conn_iter);
  1965. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1966. if (conn_search->encoder == drm_enc) {
  1967. conn = conn_search;
  1968. break;
  1969. }
  1970. }
  1971. drm_connector_list_iter_end(&conn_iter);
  1972. return conn;
  1973. }
  1974. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1975. {
  1976. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1977. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1978. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1979. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1980. struct sde_rm_hw_request request_hw;
  1981. int i, j;
  1982. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1983. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1984. sde_enc->hw_pp[i] = NULL;
  1985. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1986. break;
  1987. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  1988. }
  1989. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1990. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1991. if (phys) {
  1992. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1993. SDE_HW_BLK_QDSS);
  1994. for (j = 0; j < QDSS_MAX; j++) {
  1995. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1996. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  1997. break;
  1998. }
  1999. }
  2000. }
  2001. }
  2002. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2003. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2004. sde_enc->hw_dsc[i] = NULL;
  2005. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2006. break;
  2007. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2008. }
  2009. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2010. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2011. sde_enc->hw_vdc[i] = NULL;
  2012. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2013. break;
  2014. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2015. }
  2016. /* Get PP for DSC configuration */
  2017. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2018. struct sde_hw_pingpong *pp = NULL;
  2019. unsigned long features = 0;
  2020. if (!sde_enc->hw_dsc[i])
  2021. continue;
  2022. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2023. request_hw.type = SDE_HW_BLK_PINGPONG;
  2024. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2025. break;
  2026. pp = to_sde_hw_pingpong(request_hw.hw);
  2027. features = pp->ops.get_hw_caps(pp);
  2028. if (test_bit(SDE_PINGPONG_DSC, &features))
  2029. sde_enc->hw_dsc_pp[i] = pp;
  2030. else
  2031. sde_enc->hw_dsc_pp[i] = NULL;
  2032. }
  2033. }
  2034. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2035. struct msm_display_mode *msm_mode, bool pre_modeset)
  2036. {
  2037. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2038. enum sde_intf_mode intf_mode;
  2039. int ret;
  2040. bool is_cmd_mode = false;
  2041. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2042. is_cmd_mode = true;
  2043. if (pre_modeset) {
  2044. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2045. if (msm_is_mode_seamless_dms(msm_mode) ||
  2046. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2047. is_cmd_mode)) {
  2048. /* restore resource state before releasing them */
  2049. ret = sde_encoder_resource_control(drm_enc,
  2050. SDE_ENC_RC_EVENT_PRE_MODESET);
  2051. if (ret) {
  2052. SDE_ERROR_ENC(sde_enc,
  2053. "sde resource control failed: %d\n",
  2054. ret);
  2055. return ret;
  2056. }
  2057. /*
  2058. * Disable dce before switching the mode and after pre-
  2059. * modeset to guarantee previous kickoff has finished.
  2060. */
  2061. sde_encoder_dce_disable(sde_enc);
  2062. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2063. _sde_encoder_modeset_helper_locked(drm_enc,
  2064. SDE_ENC_RC_EVENT_PRE_MODESET);
  2065. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2066. msm_mode);
  2067. }
  2068. } else {
  2069. if (msm_is_mode_seamless_dms(msm_mode) ||
  2070. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2071. is_cmd_mode))
  2072. sde_encoder_resource_control(&sde_enc->base,
  2073. SDE_ENC_RC_EVENT_POST_MODESET);
  2074. else if (msm_is_mode_seamless_poms(msm_mode))
  2075. _sde_encoder_modeset_helper_locked(drm_enc,
  2076. SDE_ENC_RC_EVENT_POST_MODESET);
  2077. }
  2078. return 0;
  2079. }
  2080. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2081. struct drm_display_mode *mode,
  2082. struct drm_display_mode *adj_mode)
  2083. {
  2084. struct sde_encoder_virt *sde_enc;
  2085. struct sde_kms *sde_kms;
  2086. struct drm_connector *conn;
  2087. struct sde_connector_state *c_state;
  2088. struct msm_display_mode *msm_mode;
  2089. int i = 0, ret;
  2090. int num_lm, num_intf, num_pp_per_intf;
  2091. if (!drm_enc) {
  2092. SDE_ERROR("invalid encoder\n");
  2093. return;
  2094. }
  2095. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2096. SDE_ERROR("power resource is not enabled\n");
  2097. return;
  2098. }
  2099. sde_kms = sde_encoder_get_kms(drm_enc);
  2100. if (!sde_kms)
  2101. return;
  2102. sde_enc = to_sde_encoder_virt(drm_enc);
  2103. SDE_DEBUG_ENC(sde_enc, "\n");
  2104. SDE_EVT32(DRMID(drm_enc));
  2105. /*
  2106. * cache the crtc in sde_enc on enable for duration of use case
  2107. * for correctly servicing asynchronous irq events and timers
  2108. */
  2109. if (!drm_enc->crtc) {
  2110. SDE_ERROR("invalid crtc\n");
  2111. return;
  2112. }
  2113. sde_enc->crtc = drm_enc->crtc;
  2114. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2115. /* get and store the mode_info */
  2116. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2117. if (!conn) {
  2118. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2119. return;
  2120. } else if (!conn->state) {
  2121. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2122. return;
  2123. }
  2124. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2125. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2126. c_state = to_sde_connector_state(conn->state);
  2127. if (!c_state) {
  2128. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2129. return;
  2130. }
  2131. /* cancel delayed off work, if any */
  2132. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2133. /* release resources before seamless mode change */
  2134. msm_mode = &c_state->msm_mode;
  2135. ret = sde_encoder_virt_modeset_rc(drm_enc, msm_mode, true);
  2136. if (ret)
  2137. return;
  2138. /* reserve dynamic resources now, indicating non test-only */
  2139. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2140. if (ret) {
  2141. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2142. return;
  2143. }
  2144. /* assign the reserved HW blocks to this encoder */
  2145. _sde_encoder_virt_populate_hw_res(drm_enc);
  2146. /* determine left HW PP block to map to INTF */
  2147. num_lm = sde_enc->mode_info.topology.num_lm;
  2148. num_intf = sde_enc->mode_info.topology.num_intf;
  2149. num_pp_per_intf = num_lm / num_intf;
  2150. if (!num_pp_per_intf)
  2151. num_pp_per_intf = 1;
  2152. /* perform mode_set on phys_encs */
  2153. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2154. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2155. if (phys) {
  2156. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2157. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2158. i, num_pp_per_intf);
  2159. return;
  2160. }
  2161. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2162. phys->connector = conn;
  2163. if (phys->ops.mode_set)
  2164. phys->ops.mode_set(phys, mode, adj_mode);
  2165. }
  2166. }
  2167. /* update resources after seamless mode change */
  2168. sde_encoder_virt_modeset_rc(drm_enc, msm_mode, false);
  2169. }
  2170. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2171. {
  2172. struct sde_encoder_virt *sde_enc;
  2173. struct sde_encoder_phys *phys;
  2174. int i;
  2175. if (!drm_enc) {
  2176. SDE_ERROR("invalid parameters\n");
  2177. return;
  2178. }
  2179. sde_enc = to_sde_encoder_virt(drm_enc);
  2180. if (!sde_enc) {
  2181. SDE_ERROR("invalid sde encoder\n");
  2182. return;
  2183. }
  2184. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2185. phys = sde_enc->phys_encs[i];
  2186. if (phys && phys->ops.control_te)
  2187. phys->ops.control_te(phys, enable);
  2188. }
  2189. }
  2190. static int _sde_encoder_input_connect(struct input_handler *handler,
  2191. struct input_dev *dev, const struct input_device_id *id)
  2192. {
  2193. struct input_handle *handle;
  2194. int rc = 0;
  2195. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2196. if (!handle)
  2197. return -ENOMEM;
  2198. handle->dev = dev;
  2199. handle->handler = handler;
  2200. handle->name = handler->name;
  2201. rc = input_register_handle(handle);
  2202. if (rc) {
  2203. pr_err("failed to register input handle\n");
  2204. goto error;
  2205. }
  2206. rc = input_open_device(handle);
  2207. if (rc) {
  2208. pr_err("failed to open input device\n");
  2209. goto error_unregister;
  2210. }
  2211. return 0;
  2212. error_unregister:
  2213. input_unregister_handle(handle);
  2214. error:
  2215. kfree(handle);
  2216. return rc;
  2217. }
  2218. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2219. {
  2220. input_close_device(handle);
  2221. input_unregister_handle(handle);
  2222. kfree(handle);
  2223. }
  2224. /**
  2225. * Structure for specifying event parameters on which to receive callbacks.
  2226. * This structure will trigger a callback in case of a touch event (specified by
  2227. * EV_ABS) where there is a change in X and Y coordinates,
  2228. */
  2229. static const struct input_device_id sde_input_ids[] = {
  2230. {
  2231. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2232. .evbit = { BIT_MASK(EV_ABS) },
  2233. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2234. BIT_MASK(ABS_MT_POSITION_X) |
  2235. BIT_MASK(ABS_MT_POSITION_Y) },
  2236. },
  2237. { },
  2238. };
  2239. static void _sde_encoder_input_handler_register(
  2240. struct drm_encoder *drm_enc)
  2241. {
  2242. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2243. int rc;
  2244. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2245. !sde_enc->input_event_enabled)
  2246. return;
  2247. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2248. sde_enc->input_handler->private = sde_enc;
  2249. /* register input handler if not already registered */
  2250. rc = input_register_handler(sde_enc->input_handler);
  2251. if (rc) {
  2252. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2253. rc);
  2254. kfree(sde_enc->input_handler);
  2255. }
  2256. }
  2257. }
  2258. static void _sde_encoder_input_handler_unregister(
  2259. struct drm_encoder *drm_enc)
  2260. {
  2261. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2262. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2263. !sde_enc->input_event_enabled)
  2264. return;
  2265. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2266. input_unregister_handler(sde_enc->input_handler);
  2267. sde_enc->input_handler->private = NULL;
  2268. }
  2269. }
  2270. static int _sde_encoder_input_handler(
  2271. struct sde_encoder_virt *sde_enc)
  2272. {
  2273. struct input_handler *input_handler = NULL;
  2274. int rc = 0;
  2275. if (sde_enc->input_handler) {
  2276. SDE_ERROR_ENC(sde_enc,
  2277. "input_handle is active. unexpected\n");
  2278. return -EINVAL;
  2279. }
  2280. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2281. if (!input_handler)
  2282. return -ENOMEM;
  2283. input_handler->event = sde_encoder_input_event_handler;
  2284. input_handler->connect = _sde_encoder_input_connect;
  2285. input_handler->disconnect = _sde_encoder_input_disconnect;
  2286. input_handler->name = "sde";
  2287. input_handler->id_table = sde_input_ids;
  2288. sde_enc->input_handler = input_handler;
  2289. return rc;
  2290. }
  2291. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2292. {
  2293. struct sde_encoder_virt *sde_enc = NULL;
  2294. struct sde_kms *sde_kms;
  2295. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2296. SDE_ERROR("invalid parameters\n");
  2297. return;
  2298. }
  2299. sde_kms = sde_encoder_get_kms(drm_enc);
  2300. if (!sde_kms)
  2301. return;
  2302. sde_enc = to_sde_encoder_virt(drm_enc);
  2303. if (!sde_enc || !sde_enc->cur_master) {
  2304. SDE_DEBUG("invalid sde encoder/master\n");
  2305. return;
  2306. }
  2307. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2308. sde_enc->cur_master->hw_mdptop &&
  2309. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2310. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2311. sde_enc->cur_master->hw_mdptop);
  2312. if (sde_enc->cur_master->hw_mdptop &&
  2313. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2314. !sde_in_trusted_vm(sde_kms))
  2315. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2316. sde_enc->cur_master->hw_mdptop,
  2317. sde_kms->catalog);
  2318. if (sde_enc->cur_master->hw_ctl &&
  2319. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2320. !sde_enc->cur_master->cont_splash_enabled)
  2321. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2322. sde_enc->cur_master->hw_ctl,
  2323. &sde_enc->cur_master->intf_cfg_v1);
  2324. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2325. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2326. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2327. }
  2328. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2329. {
  2330. struct sde_kms *sde_kms;
  2331. void *dither_cfg = NULL;
  2332. int ret = 0, i = 0;
  2333. size_t len = 0;
  2334. enum sde_rm_topology_name topology;
  2335. struct drm_encoder *drm_enc;
  2336. struct msm_display_dsc_info *dsc = NULL;
  2337. struct sde_encoder_virt *sde_enc;
  2338. struct sde_hw_pingpong *hw_pp;
  2339. u32 bpp, bpc;
  2340. int num_lm;
  2341. if (!phys || !phys->connector || !phys->hw_pp ||
  2342. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2343. return;
  2344. sde_kms = sde_encoder_get_kms(phys->parent);
  2345. if (!sde_kms)
  2346. return;
  2347. topology = sde_connector_get_topology_name(phys->connector);
  2348. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2349. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2350. (phys->split_role == ENC_ROLE_SLAVE)))
  2351. return;
  2352. drm_enc = phys->parent;
  2353. sde_enc = to_sde_encoder_virt(drm_enc);
  2354. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2355. bpc = dsc->config.bits_per_component;
  2356. bpp = dsc->config.bits_per_pixel;
  2357. /* disable dither for 10 bpp or 10bpc dsc config */
  2358. if (bpp == 10 || bpc == 10) {
  2359. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2360. return;
  2361. }
  2362. ret = sde_connector_get_dither_cfg(phys->connector,
  2363. phys->connector->state, &dither_cfg,
  2364. &len, sde_enc->idle_pc_restore);
  2365. /* skip reg writes when return values are invalid or no data */
  2366. if (ret && ret == -ENODATA)
  2367. return;
  2368. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2369. for (i = 0; i < num_lm; i++) {
  2370. hw_pp = sde_enc->hw_pp[i];
  2371. phys->hw_pp->ops.setup_dither(hw_pp,
  2372. dither_cfg, len);
  2373. }
  2374. }
  2375. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2376. {
  2377. struct sde_encoder_virt *sde_enc = NULL;
  2378. int i;
  2379. if (!drm_enc) {
  2380. SDE_ERROR("invalid encoder\n");
  2381. return;
  2382. }
  2383. sde_enc = to_sde_encoder_virt(drm_enc);
  2384. if (!sde_enc->cur_master) {
  2385. SDE_DEBUG("virt encoder has no master\n");
  2386. return;
  2387. }
  2388. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2389. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2390. sde_enc->idle_pc_restore = true;
  2391. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2392. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2393. if (!phys)
  2394. continue;
  2395. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2396. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2397. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2398. phys->ops.restore(phys);
  2399. _sde_encoder_setup_dither(phys);
  2400. }
  2401. if (sde_enc->cur_master->ops.restore)
  2402. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2403. _sde_encoder_virt_enable_helper(drm_enc);
  2404. sde_encoder_control_te(drm_enc, true);
  2405. }
  2406. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2407. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2408. {
  2409. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2410. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2411. int i;
  2412. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2413. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2414. if (!phys)
  2415. continue;
  2416. phys->comp_type = comp_info->comp_type;
  2417. phys->comp_ratio = comp_info->comp_ratio;
  2418. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2419. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2420. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2421. phys->dsc_extra_pclk_cycle_cnt =
  2422. comp_info->dsc_info.pclk_per_line;
  2423. phys->dsc_extra_disp_width =
  2424. comp_info->dsc_info.extra_width;
  2425. phys->dce_bytes_per_line =
  2426. comp_info->dsc_info.bytes_per_pkt *
  2427. comp_info->dsc_info.pkt_per_line;
  2428. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2429. phys->dce_bytes_per_line =
  2430. comp_info->vdc_info.bytes_per_pkt *
  2431. comp_info->vdc_info.pkt_per_line;
  2432. }
  2433. if (phys != sde_enc->cur_master) {
  2434. /**
  2435. * on DMS request, the encoder will be enabled
  2436. * already. Invoke restore to reconfigure the
  2437. * new mode.
  2438. */
  2439. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2440. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2441. phys->ops.restore)
  2442. phys->ops.restore(phys);
  2443. else if (phys->ops.enable)
  2444. phys->ops.enable(phys);
  2445. }
  2446. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2447. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2448. phys->ops.setup_misr(phys, true,
  2449. sde_enc->misr_frame_count);
  2450. }
  2451. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2452. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2453. sde_enc->cur_master->ops.restore)
  2454. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2455. else if (sde_enc->cur_master->ops.enable)
  2456. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2457. }
  2458. static void sde_encoder_off_work(struct kthread_work *work)
  2459. {
  2460. struct sde_encoder_virt *sde_enc = container_of(work,
  2461. struct sde_encoder_virt, delayed_off_work.work);
  2462. struct drm_encoder *drm_enc;
  2463. if (!sde_enc) {
  2464. SDE_ERROR("invalid sde encoder\n");
  2465. return;
  2466. }
  2467. drm_enc = &sde_enc->base;
  2468. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2469. sde_encoder_idle_request(drm_enc);
  2470. SDE_ATRACE_END("sde_encoder_off_work");
  2471. }
  2472. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2473. {
  2474. struct sde_encoder_virt *sde_enc = NULL;
  2475. bool has_master_enc = false;
  2476. int i, ret = 0;
  2477. struct sde_connector_state *c_state;
  2478. struct drm_display_mode *cur_mode = NULL;
  2479. struct msm_display_mode *msm_mode;
  2480. if (!drm_enc || !drm_enc->crtc) {
  2481. SDE_ERROR("invalid encoder\n");
  2482. return;
  2483. }
  2484. sde_enc = to_sde_encoder_virt(drm_enc);
  2485. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2486. SDE_ERROR("power resource is not enabled\n");
  2487. return;
  2488. }
  2489. if (!sde_enc->crtc)
  2490. sde_enc->crtc = drm_enc->crtc;
  2491. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2492. SDE_DEBUG_ENC(sde_enc, "\n");
  2493. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2494. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2495. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2496. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2497. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2498. sde_enc->cur_master = phys;
  2499. has_master_enc = true;
  2500. break;
  2501. }
  2502. }
  2503. if (!has_master_enc) {
  2504. sde_enc->cur_master = NULL;
  2505. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2506. return;
  2507. }
  2508. _sde_encoder_input_handler_register(drm_enc);
  2509. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2510. if (!c_state) {
  2511. SDE_ERROR("invalid connector state\n");
  2512. return;
  2513. }
  2514. msm_mode = &c_state->msm_mode;
  2515. if ((drm_enc->crtc->state->connectors_changed &&
  2516. sde_encoder_in_clone_mode(drm_enc)) ||
  2517. !(msm_is_mode_seamless_vrr(msm_mode)
  2518. || msm_is_mode_seamless_dms(msm_mode)
  2519. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2520. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2521. sde_encoder_off_work);
  2522. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2523. if (ret) {
  2524. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2525. ret);
  2526. return;
  2527. }
  2528. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2529. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2530. /* turn off vsync_in to update tear check configuration */
  2531. sde_encoder_control_te(drm_enc, false);
  2532. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2533. _sde_encoder_virt_enable_helper(drm_enc);
  2534. sde_encoder_control_te(drm_enc, true);
  2535. }
  2536. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2537. {
  2538. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2539. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2540. int i = 0;
  2541. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2542. if (sde_enc->phys_encs[i]) {
  2543. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2544. sde_enc->phys_encs[i]->connector = NULL;
  2545. }
  2546. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2547. }
  2548. sde_enc->cur_master = NULL;
  2549. /*
  2550. * clear the cached crtc in sde_enc on use case finish, after all the
  2551. * outstanding events and timers have been completed
  2552. */
  2553. sde_enc->crtc = NULL;
  2554. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2555. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2556. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2557. }
  2558. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2559. {
  2560. struct sde_encoder_virt *sde_enc = NULL;
  2561. struct sde_kms *sde_kms;
  2562. enum sde_intf_mode intf_mode;
  2563. int ret, i = 0;
  2564. if (!drm_enc) {
  2565. SDE_ERROR("invalid encoder\n");
  2566. return;
  2567. } else if (!drm_enc->dev) {
  2568. SDE_ERROR("invalid dev\n");
  2569. return;
  2570. } else if (!drm_enc->dev->dev_private) {
  2571. SDE_ERROR("invalid dev_private\n");
  2572. return;
  2573. }
  2574. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2575. SDE_ERROR("power resource is not enabled\n");
  2576. return;
  2577. }
  2578. sde_enc = to_sde_encoder_virt(drm_enc);
  2579. SDE_DEBUG_ENC(sde_enc, "\n");
  2580. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2581. if (!sde_kms)
  2582. return;
  2583. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2584. SDE_EVT32(DRMID(drm_enc));
  2585. /* wait for idle */
  2586. if (!sde_encoder_in_clone_mode(drm_enc))
  2587. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2588. _sde_encoder_input_handler_unregister(drm_enc);
  2589. /*
  2590. * For primary command mode and video mode encoders, execute the
  2591. * resource control pre-stop operations before the physical encoders
  2592. * are disabled, to allow the rsc to transition its states properly.
  2593. *
  2594. * For other encoder types, rsc should not be enabled until after
  2595. * they have been fully disabled, so delay the pre-stop operations
  2596. * until after the physical disable calls have returned.
  2597. */
  2598. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2599. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2600. sde_encoder_resource_control(drm_enc,
  2601. SDE_ENC_RC_EVENT_PRE_STOP);
  2602. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2603. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2604. if (phys && phys->ops.disable)
  2605. phys->ops.disable(phys);
  2606. }
  2607. } else {
  2608. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2609. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2610. if (phys && phys->ops.disable)
  2611. phys->ops.disable(phys);
  2612. }
  2613. sde_encoder_resource_control(drm_enc,
  2614. SDE_ENC_RC_EVENT_PRE_STOP);
  2615. }
  2616. /*
  2617. * disable dce after the transfer is complete (for command mode)
  2618. * and after physical encoder is disabled, to make sure timing
  2619. * engine is already disabled (for video mode).
  2620. */
  2621. if (!sde_in_trusted_vm(sde_kms))
  2622. sde_encoder_dce_disable(sde_enc);
  2623. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2624. /* reset connector topology name property */
  2625. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2626. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2627. ret = sde_rm_update_topology(&sde_kms->rm,
  2628. sde_enc->cur_master->connector->state, NULL);
  2629. if (ret) {
  2630. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2631. return;
  2632. }
  2633. }
  2634. if (!sde_encoder_in_clone_mode(drm_enc))
  2635. sde_encoder_virt_reset(drm_enc);
  2636. }
  2637. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2638. struct sde_encoder_phys_wb *wb_enc)
  2639. {
  2640. struct sde_encoder_virt *sde_enc;
  2641. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2642. struct sde_ctl_flush_cfg cfg;
  2643. struct sde_hw_dsc *hw_dsc = NULL;
  2644. int i;
  2645. ctl->ops.reset(ctl);
  2646. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2647. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2648. if (wb_enc) {
  2649. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2650. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2651. false, phys_enc->hw_pp->idx);
  2652. if (ctl->ops.update_bitmask)
  2653. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2654. wb_enc->hw_wb->idx, true);
  2655. }
  2656. } else {
  2657. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2658. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2659. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2660. sde_enc->phys_encs[i]->hw_intf, false,
  2661. sde_enc->phys_encs[i]->hw_pp->idx);
  2662. if (ctl->ops.update_bitmask)
  2663. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2664. sde_enc->phys_encs[i]->hw_intf->idx, true);
  2665. }
  2666. }
  2667. }
  2668. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2669. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2670. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2671. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2672. phys_enc->hw_pp->merge_3d->idx, true);
  2673. }
  2674. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2675. phys_enc->hw_pp) {
  2676. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2677. false, phys_enc->hw_pp->idx);
  2678. if (ctl->ops.update_bitmask)
  2679. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2680. phys_enc->hw_cdm->idx, true);
  2681. }
  2682. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2683. ctl->ops.reset_post_disable)
  2684. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2685. phys_enc->hw_pp->merge_3d ?
  2686. phys_enc->hw_pp->merge_3d->idx : 0);
  2687. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2688. hw_dsc = sde_enc->hw_dsc[i];
  2689. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  2690. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  2691. if (ctl->ops.update_bitmask)
  2692. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  2693. }
  2694. }
  2695. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2696. ctl->ops.get_pending_flush(ctl, &cfg);
  2697. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2698. ctl->ops.trigger_flush(ctl);
  2699. ctl->ops.trigger_start(ctl);
  2700. ctl->ops.clear_pending_flush(ctl);
  2701. }
  2702. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  2703. {
  2704. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2705. struct sde_ctl_flush_cfg cfg;
  2706. ctl->ops.reset(ctl);
  2707. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2708. ctl->ops.get_pending_flush(ctl, &cfg);
  2709. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2710. ctl->ops.trigger_flush(ctl);
  2711. ctl->ops.trigger_start(ctl);
  2712. }
  2713. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2714. enum sde_intf_type type, u32 controller_id)
  2715. {
  2716. int i = 0;
  2717. for (i = 0; i < catalog->intf_count; i++) {
  2718. if (catalog->intf[i].type == type
  2719. && catalog->intf[i].controller_id == controller_id) {
  2720. return catalog->intf[i].id;
  2721. }
  2722. }
  2723. return INTF_MAX;
  2724. }
  2725. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2726. enum sde_intf_type type, u32 controller_id)
  2727. {
  2728. if (controller_id < catalog->wb_count)
  2729. return catalog->wb[controller_id].id;
  2730. return WB_MAX;
  2731. }
  2732. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2733. struct drm_crtc *crtc)
  2734. {
  2735. struct sde_hw_uidle *uidle;
  2736. struct sde_uidle_cntr cntr;
  2737. struct sde_uidle_status status;
  2738. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2739. pr_err("invalid params %d %d\n",
  2740. !sde_kms, !crtc);
  2741. return;
  2742. }
  2743. /* check if perf counters are enabled and setup */
  2744. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2745. return;
  2746. uidle = sde_kms->hw_uidle;
  2747. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2748. && uidle->ops.uidle_get_status) {
  2749. uidle->ops.uidle_get_status(uidle, &status);
  2750. trace_sde_perf_uidle_status(
  2751. crtc->base.id,
  2752. status.uidle_danger_status_0,
  2753. status.uidle_danger_status_1,
  2754. status.uidle_safe_status_0,
  2755. status.uidle_safe_status_1,
  2756. status.uidle_idle_status_0,
  2757. status.uidle_idle_status_1,
  2758. status.uidle_fal_status_0,
  2759. status.uidle_fal_status_1,
  2760. status.uidle_status,
  2761. status.uidle_en_fal10);
  2762. }
  2763. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2764. && uidle->ops.uidle_get_cntr) {
  2765. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2766. trace_sde_perf_uidle_cntr(
  2767. crtc->base.id,
  2768. cntr.fal1_gate_cntr,
  2769. cntr.fal10_gate_cntr,
  2770. cntr.fal_wait_gate_cntr,
  2771. cntr.fal1_num_transitions_cntr,
  2772. cntr.fal10_num_transitions_cntr,
  2773. cntr.min_gate_cntr,
  2774. cntr.max_gate_cntr);
  2775. }
  2776. }
  2777. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2778. struct sde_encoder_phys *phy_enc)
  2779. {
  2780. struct sde_encoder_virt *sde_enc = NULL;
  2781. unsigned long lock_flags;
  2782. ktime_t ts = 0;
  2783. if (!drm_enc || !phy_enc)
  2784. return;
  2785. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2786. sde_enc = to_sde_encoder_virt(drm_enc);
  2787. /*
  2788. * calculate accurate vsync timestamp when available
  2789. * set current time otherwise
  2790. */
  2791. if (phy_enc->sde_kms && test_bit(SDE_FEATURE_HW_VSYNC_TS,
  2792. phy_enc->sde_kms->catalog->features))
  2793. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2794. if (!ts)
  2795. ts = ktime_get();
  2796. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2797. phy_enc->last_vsync_timestamp = ts;
  2798. atomic_inc(&phy_enc->vsync_cnt);
  2799. if (sde_enc->crtc_vblank_cb)
  2800. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2801. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2802. if (phy_enc->sde_kms &&
  2803. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2804. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2805. SDE_ATRACE_END("encoder_vblank_callback");
  2806. }
  2807. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2808. struct sde_encoder_phys *phy_enc)
  2809. {
  2810. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2811. if (!phy_enc)
  2812. return;
  2813. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2814. atomic_inc(&phy_enc->underrun_cnt);
  2815. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2816. if (sde_enc->cur_master &&
  2817. sde_enc->cur_master->ops.get_underrun_line_count)
  2818. sde_enc->cur_master->ops.get_underrun_line_count(
  2819. sde_enc->cur_master);
  2820. trace_sde_encoder_underrun(DRMID(drm_enc),
  2821. atomic_read(&phy_enc->underrun_cnt));
  2822. if (phy_enc->sde_kms &&
  2823. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2824. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2825. SDE_DBG_CTRL("stop_ftrace");
  2826. SDE_DBG_CTRL("panic_underrun");
  2827. SDE_ATRACE_END("encoder_underrun_callback");
  2828. }
  2829. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2830. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2831. {
  2832. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2833. unsigned long lock_flags;
  2834. bool enable;
  2835. int i;
  2836. enable = vbl_cb ? true : false;
  2837. if (!drm_enc) {
  2838. SDE_ERROR("invalid encoder\n");
  2839. return;
  2840. }
  2841. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  2842. SDE_EVT32(DRMID(drm_enc), enable);
  2843. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2844. sde_enc->crtc_vblank_cb = vbl_cb;
  2845. sde_enc->crtc_vblank_cb_data = vbl_data;
  2846. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2847. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2848. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2849. if (phys && phys->ops.control_vblank_irq)
  2850. phys->ops.control_vblank_irq(phys, enable);
  2851. }
  2852. sde_enc->vblank_enabled = enable;
  2853. }
  2854. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2855. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  2856. struct drm_crtc *crtc)
  2857. {
  2858. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2859. unsigned long lock_flags;
  2860. bool enable;
  2861. enable = frame_event_cb ? true : false;
  2862. if (!drm_enc) {
  2863. SDE_ERROR("invalid encoder\n");
  2864. return;
  2865. }
  2866. SDE_DEBUG_ENC(sde_enc, "\n");
  2867. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2868. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2869. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2870. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2871. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2872. }
  2873. static void sde_encoder_frame_done_callback(
  2874. struct drm_encoder *drm_enc,
  2875. struct sde_encoder_phys *ready_phys, u32 event)
  2876. {
  2877. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2878. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2879. unsigned int i;
  2880. bool trigger = true;
  2881. bool is_cmd_mode = false;
  2882. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2883. ktime_t ts = 0;
  2884. if (!sde_kms || !sde_enc->cur_master) {
  2885. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  2886. sde_kms, sde_enc->cur_master);
  2887. return;
  2888. }
  2889. sde_enc->crtc_frame_event_cb_data.connector =
  2890. sde_enc->cur_master->connector;
  2891. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2892. is_cmd_mode = true;
  2893. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  2894. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  2895. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  2896. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  2897. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2898. /*
  2899. * get current ktime for other events and when precise timestamp is not
  2900. * available for retire-fence
  2901. */
  2902. if (!ts)
  2903. ts = ktime_get();
  2904. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2905. | SDE_ENCODER_FRAME_EVENT_ERROR
  2906. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2907. if (ready_phys->connector)
  2908. topology = sde_connector_get_topology_name(
  2909. ready_phys->connector);
  2910. /* One of the physical encoders has become idle */
  2911. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2912. if (sde_enc->phys_encs[i] == ready_phys) {
  2913. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2914. atomic_read(&sde_enc->frame_done_cnt[i]));
  2915. if (!atomic_add_unless(
  2916. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2917. SDE_EVT32(DRMID(drm_enc), event,
  2918. ready_phys->intf_idx,
  2919. SDE_EVTLOG_ERROR);
  2920. SDE_ERROR_ENC(sde_enc,
  2921. "intf idx:%d, event:%d\n",
  2922. ready_phys->intf_idx, event);
  2923. return;
  2924. }
  2925. }
  2926. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2927. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2928. trigger = false;
  2929. }
  2930. if (trigger) {
  2931. if (sde_enc->crtc_frame_event_cb)
  2932. sde_enc->crtc_frame_event_cb(
  2933. &sde_enc->crtc_frame_event_cb_data, event, ts);
  2934. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2935. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2936. -1, 0);
  2937. }
  2938. } else if (sde_enc->crtc_frame_event_cb) {
  2939. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  2940. }
  2941. }
  2942. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2943. {
  2944. struct sde_encoder_virt *sde_enc;
  2945. if (!drm_enc) {
  2946. SDE_ERROR("invalid drm encoder\n");
  2947. return -EINVAL;
  2948. }
  2949. sde_enc = to_sde_encoder_virt(drm_enc);
  2950. sde_encoder_resource_control(&sde_enc->base,
  2951. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2952. return 0;
  2953. }
  2954. /**
  2955. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2956. * drm_enc: Pointer to drm encoder structure
  2957. * phys: Pointer to physical encoder structure
  2958. * extra_flush: Additional bit mask to include in flush trigger
  2959. * config_changed: if true new config is applied, avoid increment of retire
  2960. * count if false
  2961. */
  2962. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2963. struct sde_encoder_phys *phys,
  2964. struct sde_ctl_flush_cfg *extra_flush,
  2965. bool config_changed)
  2966. {
  2967. struct sde_hw_ctl *ctl;
  2968. unsigned long lock_flags;
  2969. struct sde_encoder_virt *sde_enc;
  2970. int pend_ret_fence_cnt;
  2971. struct sde_connector *c_conn;
  2972. if (!drm_enc || !phys) {
  2973. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2974. !drm_enc, !phys);
  2975. return;
  2976. }
  2977. sde_enc = to_sde_encoder_virt(drm_enc);
  2978. c_conn = to_sde_connector(phys->connector);
  2979. if (!phys->hw_pp) {
  2980. SDE_ERROR("invalid pingpong hw\n");
  2981. return;
  2982. }
  2983. ctl = phys->hw_ctl;
  2984. if (!ctl || !phys->ops.trigger_flush) {
  2985. SDE_ERROR("missing ctl/trigger cb\n");
  2986. return;
  2987. }
  2988. if (phys->split_role == ENC_ROLE_SKIP) {
  2989. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2990. "skip flush pp%d ctl%d\n",
  2991. phys->hw_pp->idx - PINGPONG_0,
  2992. ctl->idx - CTL_0);
  2993. return;
  2994. }
  2995. /* update pending counts and trigger kickoff ctl flush atomically */
  2996. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2997. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  2998. atomic_inc(&phys->pending_retire_fence_cnt);
  2999. atomic_inc(&phys->pending_ctl_start_cnt);
  3000. }
  3001. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3002. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3003. ctl->ops.update_bitmask) {
  3004. /* perform peripheral flush on every frame update for dp dsc */
  3005. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3006. phys->comp_ratio && c_conn->ops.update_pps) {
  3007. c_conn->ops.update_pps(phys->connector, NULL,
  3008. c_conn->display);
  3009. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3010. phys->hw_intf->idx, 1);
  3011. }
  3012. if (sde_enc->dynamic_hdr_updated)
  3013. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3014. phys->hw_intf->idx, 1);
  3015. }
  3016. if ((extra_flush && extra_flush->pending_flush_mask)
  3017. && ctl->ops.update_pending_flush)
  3018. ctl->ops.update_pending_flush(ctl, extra_flush);
  3019. phys->ops.trigger_flush(phys);
  3020. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3021. if (ctl->ops.get_pending_flush) {
  3022. struct sde_ctl_flush_cfg pending_flush = {0,};
  3023. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3024. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3025. ctl->idx - CTL_0,
  3026. pending_flush.pending_flush_mask,
  3027. pend_ret_fence_cnt);
  3028. } else {
  3029. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3030. ctl->idx - CTL_0,
  3031. pend_ret_fence_cnt);
  3032. }
  3033. }
  3034. /**
  3035. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3036. * phys: Pointer to physical encoder structure
  3037. */
  3038. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3039. {
  3040. struct sde_hw_ctl *ctl;
  3041. struct sde_encoder_virt *sde_enc;
  3042. if (!phys) {
  3043. SDE_ERROR("invalid argument(s)\n");
  3044. return;
  3045. }
  3046. if (!phys->hw_pp) {
  3047. SDE_ERROR("invalid pingpong hw\n");
  3048. return;
  3049. }
  3050. if (!phys->parent) {
  3051. SDE_ERROR("invalid parent\n");
  3052. return;
  3053. }
  3054. /* avoid ctrl start for encoder in clone mode */
  3055. if (phys->in_clone_mode)
  3056. return;
  3057. ctl = phys->hw_ctl;
  3058. sde_enc = to_sde_encoder_virt(phys->parent);
  3059. if (phys->split_role == ENC_ROLE_SKIP) {
  3060. SDE_DEBUG_ENC(sde_enc,
  3061. "skip start pp%d ctl%d\n",
  3062. phys->hw_pp->idx - PINGPONG_0,
  3063. ctl->idx - CTL_0);
  3064. return;
  3065. }
  3066. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3067. phys->ops.trigger_start(phys);
  3068. }
  3069. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3070. {
  3071. struct sde_hw_ctl *ctl;
  3072. if (!phys_enc) {
  3073. SDE_ERROR("invalid encoder\n");
  3074. return;
  3075. }
  3076. ctl = phys_enc->hw_ctl;
  3077. if (ctl && ctl->ops.trigger_flush)
  3078. ctl->ops.trigger_flush(ctl);
  3079. }
  3080. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3081. {
  3082. struct sde_hw_ctl *ctl;
  3083. if (!phys_enc) {
  3084. SDE_ERROR("invalid encoder\n");
  3085. return;
  3086. }
  3087. ctl = phys_enc->hw_ctl;
  3088. if (ctl && ctl->ops.trigger_start) {
  3089. ctl->ops.trigger_start(ctl);
  3090. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3091. }
  3092. }
  3093. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3094. {
  3095. struct sde_encoder_virt *sde_enc;
  3096. struct sde_connector *sde_con;
  3097. void *sde_con_disp;
  3098. struct sde_hw_ctl *ctl;
  3099. int rc;
  3100. if (!phys_enc) {
  3101. SDE_ERROR("invalid encoder\n");
  3102. return;
  3103. }
  3104. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3105. ctl = phys_enc->hw_ctl;
  3106. if (!ctl || !ctl->ops.reset)
  3107. return;
  3108. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3109. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3110. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3111. phys_enc->connector) {
  3112. sde_con = to_sde_connector(phys_enc->connector);
  3113. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3114. if (sde_con->ops.soft_reset) {
  3115. rc = sde_con->ops.soft_reset(sde_con_disp);
  3116. if (rc) {
  3117. SDE_ERROR_ENC(sde_enc,
  3118. "connector soft reset failure\n");
  3119. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3120. }
  3121. }
  3122. }
  3123. phys_enc->enable_state = SDE_ENC_ENABLED;
  3124. }
  3125. /**
  3126. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3127. * Iterate through the physical encoders and perform consolidated flush
  3128. * and/or control start triggering as needed. This is done in the virtual
  3129. * encoder rather than the individual physical ones in order to handle
  3130. * use cases that require visibility into multiple physical encoders at
  3131. * a time.
  3132. * sde_enc: Pointer to virtual encoder structure
  3133. * config_changed: if true new config is applied. Avoid regdma_flush and
  3134. * incrementing the retire count if false.
  3135. */
  3136. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3137. bool config_changed)
  3138. {
  3139. struct sde_hw_ctl *ctl;
  3140. uint32_t i;
  3141. struct sde_ctl_flush_cfg pending_flush = {0,};
  3142. u32 pending_kickoff_cnt;
  3143. struct msm_drm_private *priv = NULL;
  3144. struct sde_kms *sde_kms = NULL;
  3145. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3146. bool is_regdma_blocking = false, is_vid_mode = false;
  3147. struct sde_crtc *sde_crtc;
  3148. if (!sde_enc) {
  3149. SDE_ERROR("invalid encoder\n");
  3150. return;
  3151. }
  3152. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3153. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3154. is_vid_mode = true;
  3155. is_regdma_blocking = (is_vid_mode ||
  3156. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3157. /* don't perform flush/start operations for slave encoders */
  3158. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3159. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3160. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3161. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3162. continue;
  3163. ctl = phys->hw_ctl;
  3164. if (!ctl)
  3165. continue;
  3166. if (phys->connector)
  3167. topology = sde_connector_get_topology_name(
  3168. phys->connector);
  3169. if (!phys->ops.needs_single_flush ||
  3170. !phys->ops.needs_single_flush(phys)) {
  3171. if (config_changed && ctl->ops.reg_dma_flush)
  3172. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3173. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3174. config_changed);
  3175. } else if (ctl->ops.get_pending_flush) {
  3176. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3177. }
  3178. }
  3179. /* for split flush, combine pending flush masks and send to master */
  3180. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3181. ctl = sde_enc->cur_master->hw_ctl;
  3182. if (config_changed && ctl->ops.reg_dma_flush)
  3183. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3184. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3185. &pending_flush,
  3186. config_changed);
  3187. }
  3188. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3189. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3190. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3191. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3192. continue;
  3193. if (!phys->ops.needs_single_flush ||
  3194. !phys->ops.needs_single_flush(phys)) {
  3195. pending_kickoff_cnt =
  3196. sde_encoder_phys_inc_pending(phys);
  3197. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3198. } else {
  3199. pending_kickoff_cnt =
  3200. sde_encoder_phys_inc_pending(phys);
  3201. SDE_EVT32(pending_kickoff_cnt,
  3202. pending_flush.pending_flush_mask,
  3203. SDE_EVTLOG_FUNC_CASE2);
  3204. }
  3205. }
  3206. if (sde_enc->misr_enable)
  3207. sde_encoder_misr_configure(&sde_enc->base, true,
  3208. sde_enc->misr_frame_count);
  3209. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3210. if (crtc_misr_info.misr_enable && sde_crtc &&
  3211. sde_crtc->misr_reconfigure) {
  3212. sde_crtc_misr_setup(sde_enc->crtc, true,
  3213. crtc_misr_info.misr_frame_count);
  3214. sde_crtc->misr_reconfigure = false;
  3215. }
  3216. _sde_encoder_trigger_start(sde_enc->cur_master);
  3217. if (sde_enc->elevated_ahb_vote) {
  3218. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3219. priv = sde_enc->base.dev->dev_private;
  3220. if (sde_kms != NULL) {
  3221. sde_power_scale_reg_bus(&priv->phandle,
  3222. VOTE_INDEX_LOW,
  3223. false);
  3224. }
  3225. sde_enc->elevated_ahb_vote = false;
  3226. }
  3227. }
  3228. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3229. struct drm_encoder *drm_enc,
  3230. unsigned long *affected_displays,
  3231. int num_active_phys)
  3232. {
  3233. struct sde_encoder_virt *sde_enc;
  3234. struct sde_encoder_phys *master;
  3235. enum sde_rm_topology_name topology;
  3236. bool is_right_only;
  3237. if (!drm_enc || !affected_displays)
  3238. return;
  3239. sde_enc = to_sde_encoder_virt(drm_enc);
  3240. master = sde_enc->cur_master;
  3241. if (!master || !master->connector)
  3242. return;
  3243. topology = sde_connector_get_topology_name(master->connector);
  3244. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3245. return;
  3246. /*
  3247. * For pingpong split, the slave pingpong won't generate IRQs. For
  3248. * right-only updates, we can't swap pingpongs, or simply swap the
  3249. * master/slave assignment, we actually have to swap the interfaces
  3250. * so that the master physical encoder will use a pingpong/interface
  3251. * that generates irqs on which to wait.
  3252. */
  3253. is_right_only = !test_bit(0, affected_displays) &&
  3254. test_bit(1, affected_displays);
  3255. if (is_right_only && !sde_enc->intfs_swapped) {
  3256. /* right-only update swap interfaces */
  3257. swap(sde_enc->phys_encs[0]->intf_idx,
  3258. sde_enc->phys_encs[1]->intf_idx);
  3259. sde_enc->intfs_swapped = true;
  3260. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3261. /* left-only or full update, swap back */
  3262. swap(sde_enc->phys_encs[0]->intf_idx,
  3263. sde_enc->phys_encs[1]->intf_idx);
  3264. sde_enc->intfs_swapped = false;
  3265. }
  3266. SDE_DEBUG_ENC(sde_enc,
  3267. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3268. is_right_only, sde_enc->intfs_swapped,
  3269. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3270. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3271. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3272. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3273. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3274. *affected_displays);
  3275. /* ppsplit always uses master since ppslave invalid for irqs*/
  3276. if (num_active_phys == 1)
  3277. *affected_displays = BIT(0);
  3278. }
  3279. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3280. struct sde_encoder_kickoff_params *params)
  3281. {
  3282. struct sde_encoder_virt *sde_enc;
  3283. struct sde_encoder_phys *phys;
  3284. int i, num_active_phys;
  3285. bool master_assigned = false;
  3286. if (!drm_enc || !params)
  3287. return;
  3288. sde_enc = to_sde_encoder_virt(drm_enc);
  3289. if (sde_enc->num_phys_encs <= 1)
  3290. return;
  3291. /* count bits set */
  3292. num_active_phys = hweight_long(params->affected_displays);
  3293. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3294. params->affected_displays, num_active_phys);
  3295. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3296. num_active_phys);
  3297. /* for left/right only update, ppsplit master switches interface */
  3298. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3299. &params->affected_displays, num_active_phys);
  3300. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3301. enum sde_enc_split_role prv_role, new_role;
  3302. bool active = false;
  3303. phys = sde_enc->phys_encs[i];
  3304. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3305. continue;
  3306. active = test_bit(i, &params->affected_displays);
  3307. prv_role = phys->split_role;
  3308. if (active && num_active_phys == 1)
  3309. new_role = ENC_ROLE_SOLO;
  3310. else if (active && !master_assigned)
  3311. new_role = ENC_ROLE_MASTER;
  3312. else if (active)
  3313. new_role = ENC_ROLE_SLAVE;
  3314. else
  3315. new_role = ENC_ROLE_SKIP;
  3316. phys->ops.update_split_role(phys, new_role);
  3317. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3318. sde_enc->cur_master = phys;
  3319. master_assigned = true;
  3320. }
  3321. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3322. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3323. phys->split_role, active);
  3324. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3325. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3326. phys->split_role, active, num_active_phys);
  3327. }
  3328. }
  3329. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3330. {
  3331. struct sde_encoder_virt *sde_enc;
  3332. struct msm_display_info *disp_info;
  3333. if (!drm_enc) {
  3334. SDE_ERROR("invalid encoder\n");
  3335. return false;
  3336. }
  3337. sde_enc = to_sde_encoder_virt(drm_enc);
  3338. disp_info = &sde_enc->disp_info;
  3339. return (disp_info->curr_panel_mode == mode);
  3340. }
  3341. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3342. {
  3343. struct sde_encoder_virt *sde_enc;
  3344. struct sde_encoder_phys *phys;
  3345. unsigned int i;
  3346. struct sde_hw_ctl *ctl;
  3347. if (!drm_enc) {
  3348. SDE_ERROR("invalid encoder\n");
  3349. return;
  3350. }
  3351. sde_enc = to_sde_encoder_virt(drm_enc);
  3352. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3353. phys = sde_enc->phys_encs[i];
  3354. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3355. sde_encoder_check_curr_mode(drm_enc,
  3356. MSM_DISPLAY_CMD_MODE)) {
  3357. ctl = phys->hw_ctl;
  3358. if (ctl->ops.trigger_pending)
  3359. /* update only for command mode primary ctl */
  3360. ctl->ops.trigger_pending(ctl);
  3361. }
  3362. }
  3363. sde_enc->idle_pc_restore = false;
  3364. }
  3365. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3366. {
  3367. struct sde_encoder_virt *sde_enc = container_of(work,
  3368. struct sde_encoder_virt, esd_trigger_work);
  3369. if (!sde_enc) {
  3370. SDE_ERROR("invalid sde encoder\n");
  3371. return;
  3372. }
  3373. sde_encoder_resource_control(&sde_enc->base,
  3374. SDE_ENC_RC_EVENT_KICKOFF);
  3375. }
  3376. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3377. {
  3378. struct sde_encoder_virt *sde_enc = container_of(work,
  3379. struct sde_encoder_virt, input_event_work);
  3380. if (!sde_enc) {
  3381. SDE_ERROR("invalid sde encoder\n");
  3382. return;
  3383. }
  3384. sde_encoder_resource_control(&sde_enc->base,
  3385. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3386. }
  3387. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3388. {
  3389. struct sde_encoder_virt *sde_enc = container_of(work,
  3390. struct sde_encoder_virt, early_wakeup_work);
  3391. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3392. sde_vm_lock(sde_kms);
  3393. if (!sde_vm_owns_hw(sde_kms)) {
  3394. sde_vm_unlock(sde_kms);
  3395. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3396. DRMID(&sde_enc->base));
  3397. return;
  3398. }
  3399. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3400. sde_encoder_resource_control(&sde_enc->base,
  3401. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3402. SDE_ATRACE_END("encoder_early_wakeup");
  3403. sde_vm_unlock(sde_kms);
  3404. }
  3405. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3406. {
  3407. struct sde_encoder_virt *sde_enc = NULL;
  3408. struct msm_drm_thread *disp_thread = NULL;
  3409. struct msm_drm_private *priv = NULL;
  3410. priv = drm_enc->dev->dev_private;
  3411. sde_enc = to_sde_encoder_virt(drm_enc);
  3412. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3413. SDE_DEBUG_ENC(sde_enc,
  3414. "should only early wake up command mode display\n");
  3415. return;
  3416. }
  3417. if (!sde_enc->crtc || (sde_enc->crtc->index
  3418. >= ARRAY_SIZE(priv->event_thread))) {
  3419. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3420. sde_enc->crtc == NULL,
  3421. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3422. return;
  3423. }
  3424. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3425. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3426. kthread_queue_work(&disp_thread->worker,
  3427. &sde_enc->early_wakeup_work);
  3428. SDE_ATRACE_END("queue_early_wakeup_work");
  3429. }
  3430. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3431. {
  3432. static const uint64_t timeout_us = 50000;
  3433. static const uint64_t sleep_us = 20;
  3434. struct sde_encoder_virt *sde_enc;
  3435. ktime_t cur_ktime, exp_ktime;
  3436. uint32_t line_count, tmp, i;
  3437. if (!drm_enc) {
  3438. SDE_ERROR("invalid encoder\n");
  3439. return -EINVAL;
  3440. }
  3441. sde_enc = to_sde_encoder_virt(drm_enc);
  3442. if (!sde_enc->cur_master ||
  3443. !sde_enc->cur_master->ops.get_line_count) {
  3444. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3445. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3446. return -EINVAL;
  3447. }
  3448. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3449. line_count = sde_enc->cur_master->ops.get_line_count(
  3450. sde_enc->cur_master);
  3451. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3452. tmp = line_count;
  3453. line_count = sde_enc->cur_master->ops.get_line_count(
  3454. sde_enc->cur_master);
  3455. if (line_count < tmp) {
  3456. SDE_EVT32(DRMID(drm_enc), line_count);
  3457. return 0;
  3458. }
  3459. cur_ktime = ktime_get();
  3460. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3461. break;
  3462. usleep_range(sleep_us / 2, sleep_us);
  3463. }
  3464. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3465. return -ETIMEDOUT;
  3466. }
  3467. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3468. {
  3469. struct drm_encoder *drm_enc;
  3470. struct sde_rm_hw_iter rm_iter;
  3471. bool lm_valid = false;
  3472. bool intf_valid = false;
  3473. if (!phys_enc || !phys_enc->parent) {
  3474. SDE_ERROR("invalid encoder\n");
  3475. return -EINVAL;
  3476. }
  3477. drm_enc = phys_enc->parent;
  3478. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3479. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3480. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3481. phys_enc->has_intf_te)) {
  3482. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3483. SDE_HW_BLK_INTF);
  3484. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3485. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  3486. if (!hw_intf)
  3487. continue;
  3488. if (phys_enc->hw_ctl->ops.update_bitmask)
  3489. phys_enc->hw_ctl->ops.update_bitmask(
  3490. phys_enc->hw_ctl,
  3491. SDE_HW_FLUSH_INTF,
  3492. hw_intf->idx, 1);
  3493. intf_valid = true;
  3494. }
  3495. if (!intf_valid) {
  3496. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3497. "intf not found to flush\n");
  3498. return -EFAULT;
  3499. }
  3500. } else {
  3501. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3502. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3503. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  3504. if (!hw_lm)
  3505. continue;
  3506. /* update LM flush for HW without INTF TE */
  3507. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3508. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3509. phys_enc->hw_ctl,
  3510. hw_lm->idx, 1);
  3511. lm_valid = true;
  3512. }
  3513. if (!lm_valid) {
  3514. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3515. "lm not found to flush\n");
  3516. return -EFAULT;
  3517. }
  3518. }
  3519. return 0;
  3520. }
  3521. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3522. struct sde_encoder_virt *sde_enc)
  3523. {
  3524. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3525. struct sde_hw_mdp *mdptop = NULL;
  3526. sde_enc->dynamic_hdr_updated = false;
  3527. if (sde_enc->cur_master) {
  3528. mdptop = sde_enc->cur_master->hw_mdptop;
  3529. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3530. sde_enc->cur_master->connector);
  3531. }
  3532. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3533. return;
  3534. if (mdptop->ops.set_hdr_plus_metadata) {
  3535. sde_enc->dynamic_hdr_updated = true;
  3536. mdptop->ops.set_hdr_plus_metadata(
  3537. mdptop, dhdr_meta->dynamic_hdr_payload,
  3538. dhdr_meta->dynamic_hdr_payload_size,
  3539. sde_enc->cur_master->intf_idx == INTF_0 ?
  3540. 0 : 1);
  3541. }
  3542. }
  3543. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3544. {
  3545. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3546. struct sde_encoder_phys *phys;
  3547. int i;
  3548. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3549. phys = sde_enc->phys_encs[i];
  3550. if (phys && phys->ops.hw_reset)
  3551. phys->ops.hw_reset(phys);
  3552. }
  3553. }
  3554. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3555. struct sde_encoder_kickoff_params *params)
  3556. {
  3557. struct sde_encoder_virt *sde_enc;
  3558. struct sde_encoder_phys *phys, *cur_master;
  3559. struct sde_kms *sde_kms = NULL;
  3560. struct sde_crtc *sde_crtc;
  3561. bool needs_hw_reset = false, is_cmd_mode;
  3562. int i, rc, ret = 0;
  3563. struct msm_display_info *disp_info;
  3564. if (!drm_enc || !params || !drm_enc->dev ||
  3565. !drm_enc->dev->dev_private) {
  3566. SDE_ERROR("invalid args\n");
  3567. return -EINVAL;
  3568. }
  3569. sde_enc = to_sde_encoder_virt(drm_enc);
  3570. sde_kms = sde_encoder_get_kms(drm_enc);
  3571. if (!sde_kms)
  3572. return -EINVAL;
  3573. disp_info = &sde_enc->disp_info;
  3574. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3575. SDE_DEBUG_ENC(sde_enc, "\n");
  3576. SDE_EVT32(DRMID(drm_enc));
  3577. cur_master = sde_enc->cur_master;
  3578. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  3579. if (cur_master && cur_master->connector)
  3580. sde_enc->frame_trigger_mode =
  3581. sde_connector_get_property(cur_master->connector->state,
  3582. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3583. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3584. /* prepare for next kickoff, may include waiting on previous kickoff */
  3585. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3586. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3587. phys = sde_enc->phys_encs[i];
  3588. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3589. params->recovery_events_enabled =
  3590. sde_enc->recovery_events_enabled;
  3591. if (phys) {
  3592. if (phys->ops.prepare_for_kickoff) {
  3593. rc = phys->ops.prepare_for_kickoff(
  3594. phys, params);
  3595. if (rc)
  3596. ret = rc;
  3597. }
  3598. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3599. needs_hw_reset = true;
  3600. _sde_encoder_setup_dither(phys);
  3601. if (sde_enc->cur_master &&
  3602. sde_connector_is_qsync_updated(
  3603. sde_enc->cur_master->connector))
  3604. _helper_flush_qsync(phys);
  3605. }
  3606. }
  3607. if (is_cmd_mode && sde_enc->cur_master &&
  3608. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3609. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3610. _sde_encoder_update_rsc_client(drm_enc, true);
  3611. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3612. if (rc) {
  3613. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3614. ret = rc;
  3615. goto end;
  3616. }
  3617. /* if any phys needs reset, reset all phys, in-order */
  3618. if (needs_hw_reset)
  3619. sde_encoder_needs_hw_reset(drm_enc);
  3620. _sde_encoder_update_master(drm_enc, params);
  3621. _sde_encoder_update_roi(drm_enc);
  3622. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3623. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3624. if (rc) {
  3625. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3626. sde_enc->cur_master->connector->base.id,
  3627. rc);
  3628. ret = rc;
  3629. }
  3630. }
  3631. if (sde_enc->cur_master &&
  3632. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3633. !sde_enc->cur_master->cont_splash_enabled)) {
  3634. rc = sde_encoder_dce_setup(sde_enc, params);
  3635. if (rc) {
  3636. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3637. ret = rc;
  3638. }
  3639. }
  3640. sde_encoder_dce_flush(sde_enc);
  3641. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3642. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3643. sde_enc->cur_master, sde_kms->qdss_enabled);
  3644. end:
  3645. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3646. return ret;
  3647. }
  3648. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  3649. {
  3650. struct sde_encoder_virt *sde_enc;
  3651. struct sde_encoder_phys *phys;
  3652. unsigned int i;
  3653. if (!drm_enc) {
  3654. SDE_ERROR("invalid encoder\n");
  3655. return;
  3656. }
  3657. SDE_ATRACE_BEGIN("encoder_kickoff");
  3658. sde_enc = to_sde_encoder_virt(drm_enc);
  3659. SDE_DEBUG_ENC(sde_enc, "\n");
  3660. if (sde_enc->delay_kickoff) {
  3661. u32 loop_count = 20;
  3662. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3663. for (i = 0; i < loop_count; i++) {
  3664. usleep_range(sleep, sleep * 2);
  3665. if (!sde_enc->delay_kickoff)
  3666. break;
  3667. }
  3668. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3669. }
  3670. /* All phys encs are ready to go, trigger the kickoff */
  3671. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3672. /* allow phys encs to handle any post-kickoff business */
  3673. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3674. phys = sde_enc->phys_encs[i];
  3675. if (phys && phys->ops.handle_post_kickoff)
  3676. phys->ops.handle_post_kickoff(phys);
  3677. }
  3678. if (sde_enc->autorefresh_solver_disable &&
  3679. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3680. _sde_encoder_update_rsc_client(drm_enc, true);
  3681. SDE_ATRACE_END("encoder_kickoff");
  3682. }
  3683. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3684. struct sde_hw_pp_vsync_info *info)
  3685. {
  3686. struct sde_encoder_virt *sde_enc;
  3687. struct sde_encoder_phys *phys;
  3688. int i, ret;
  3689. if (!drm_enc || !info)
  3690. return;
  3691. sde_enc = to_sde_encoder_virt(drm_enc);
  3692. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3693. phys = sde_enc->phys_encs[i];
  3694. if (phys && phys->hw_intf && phys->hw_pp
  3695. && phys->hw_intf->ops.get_vsync_info) {
  3696. ret = phys->hw_intf->ops.get_vsync_info(
  3697. phys->hw_intf, &info[i]);
  3698. if (!ret) {
  3699. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3700. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3701. }
  3702. }
  3703. }
  3704. }
  3705. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3706. u32 *transfer_time_us)
  3707. {
  3708. struct sde_encoder_virt *sde_enc;
  3709. struct msm_mode_info *info;
  3710. if (!drm_enc || !transfer_time_us) {
  3711. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3712. !transfer_time_us);
  3713. return;
  3714. }
  3715. sde_enc = to_sde_encoder_virt(drm_enc);
  3716. info = &sde_enc->mode_info;
  3717. *transfer_time_us = info->mdp_transfer_time_us;
  3718. }
  3719. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  3720. {
  3721. struct drm_encoder *src_enc = drm_enc;
  3722. struct sde_encoder_virt *sde_enc;
  3723. u32 fps;
  3724. if (!drm_enc) {
  3725. SDE_ERROR("invalid encoder\n");
  3726. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3727. }
  3728. if (sde_encoder_in_clone_mode(drm_enc))
  3729. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  3730. if (!src_enc)
  3731. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3732. sde_enc = to_sde_encoder_virt(src_enc);
  3733. fps = sde_enc->mode_info.frame_rate;
  3734. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  3735. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3736. else
  3737. return (SEC_TO_MILLI_SEC / fps) * 2;
  3738. }
  3739. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3740. {
  3741. struct sde_encoder_virt *sde_enc;
  3742. struct sde_encoder_phys *master;
  3743. bool is_vid_mode;
  3744. if (!drm_enc)
  3745. return -EINVAL;
  3746. sde_enc = to_sde_encoder_virt(drm_enc);
  3747. master = sde_enc->cur_master;
  3748. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3749. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3750. return -ENODATA;
  3751. if (!master->hw_intf->ops.get_avr_status)
  3752. return -EOPNOTSUPP;
  3753. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3754. }
  3755. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3756. struct drm_framebuffer *fb)
  3757. {
  3758. struct drm_encoder *drm_enc;
  3759. struct sde_hw_mixer_cfg mixer;
  3760. struct sde_rm_hw_iter lm_iter;
  3761. bool lm_valid = false;
  3762. if (!phys_enc || !phys_enc->parent) {
  3763. SDE_ERROR("invalid encoder\n");
  3764. return -EINVAL;
  3765. }
  3766. drm_enc = phys_enc->parent;
  3767. memset(&mixer, 0, sizeof(mixer));
  3768. /* reset associated CTL/LMs */
  3769. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3770. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3771. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3772. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3773. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  3774. if (!hw_lm)
  3775. continue;
  3776. /* need to flush LM to remove it */
  3777. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3778. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3779. phys_enc->hw_ctl,
  3780. hw_lm->idx, 1);
  3781. if (fb) {
  3782. /* assume a single LM if targeting a frame buffer */
  3783. if (lm_valid)
  3784. continue;
  3785. mixer.out_height = fb->height;
  3786. mixer.out_width = fb->width;
  3787. if (hw_lm->ops.setup_mixer_out)
  3788. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3789. }
  3790. lm_valid = true;
  3791. /* only enable border color on LM */
  3792. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3793. phys_enc->hw_ctl->ops.setup_blendstage(
  3794. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3795. }
  3796. if (!lm_valid) {
  3797. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3798. return -EFAULT;
  3799. }
  3800. return 0;
  3801. }
  3802. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3803. {
  3804. struct sde_encoder_virt *sde_enc;
  3805. struct sde_encoder_phys *phys;
  3806. int i, rc = 0, ret = 0;
  3807. struct sde_hw_ctl *ctl;
  3808. if (!drm_enc) {
  3809. SDE_ERROR("invalid encoder\n");
  3810. return -EINVAL;
  3811. }
  3812. sde_enc = to_sde_encoder_virt(drm_enc);
  3813. /* update the qsync parameters for the current frame */
  3814. if (sde_enc->cur_master)
  3815. sde_connector_set_qsync_params(
  3816. sde_enc->cur_master->connector);
  3817. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3818. phys = sde_enc->phys_encs[i];
  3819. if (phys && phys->ops.prepare_commit)
  3820. phys->ops.prepare_commit(phys);
  3821. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3822. ret = -ETIMEDOUT;
  3823. if (phys && phys->hw_ctl) {
  3824. ctl = phys->hw_ctl;
  3825. /*
  3826. * avoid clearing the pending flush during the first
  3827. * frame update after idle power collpase as the
  3828. * restore path would have updated the pending flush
  3829. */
  3830. if (!sde_enc->idle_pc_restore &&
  3831. ctl->ops.clear_pending_flush)
  3832. ctl->ops.clear_pending_flush(ctl);
  3833. }
  3834. }
  3835. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3836. rc = sde_connector_prepare_commit(
  3837. sde_enc->cur_master->connector);
  3838. if (rc)
  3839. SDE_ERROR_ENC(sde_enc,
  3840. "prepare commit failed conn %d rc %d\n",
  3841. sde_enc->cur_master->connector->base.id,
  3842. rc);
  3843. }
  3844. return ret;
  3845. }
  3846. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3847. bool enable, u32 frame_count)
  3848. {
  3849. if (!phys_enc)
  3850. return;
  3851. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3852. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3853. enable, frame_count);
  3854. }
  3855. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3856. bool nonblock, u32 *misr_value)
  3857. {
  3858. if (!phys_enc)
  3859. return -EINVAL;
  3860. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3861. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3862. nonblock, misr_value) : -ENOTSUPP;
  3863. }
  3864. #ifdef CONFIG_DEBUG_FS
  3865. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3866. {
  3867. struct sde_encoder_virt *sde_enc;
  3868. int i;
  3869. if (!s || !s->private)
  3870. return -EINVAL;
  3871. sde_enc = s->private;
  3872. mutex_lock(&sde_enc->enc_lock);
  3873. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3874. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3875. if (!phys)
  3876. continue;
  3877. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3878. phys->intf_idx - INTF_0,
  3879. atomic_read(&phys->vsync_cnt),
  3880. atomic_read(&phys->underrun_cnt));
  3881. switch (phys->intf_mode) {
  3882. case INTF_MODE_VIDEO:
  3883. seq_puts(s, "mode: video\n");
  3884. break;
  3885. case INTF_MODE_CMD:
  3886. seq_puts(s, "mode: command\n");
  3887. break;
  3888. case INTF_MODE_WB_BLOCK:
  3889. seq_puts(s, "mode: wb block\n");
  3890. break;
  3891. case INTF_MODE_WB_LINE:
  3892. seq_puts(s, "mode: wb line\n");
  3893. break;
  3894. default:
  3895. seq_puts(s, "mode: ???\n");
  3896. break;
  3897. }
  3898. }
  3899. mutex_unlock(&sde_enc->enc_lock);
  3900. return 0;
  3901. }
  3902. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3903. struct file *file)
  3904. {
  3905. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3906. }
  3907. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3908. const char __user *user_buf, size_t count, loff_t *ppos)
  3909. {
  3910. struct sde_encoder_virt *sde_enc;
  3911. char buf[MISR_BUFF_SIZE + 1];
  3912. size_t buff_copy;
  3913. u32 frame_count, enable;
  3914. struct sde_kms *sde_kms = NULL;
  3915. struct drm_encoder *drm_enc;
  3916. if (!file || !file->private_data)
  3917. return -EINVAL;
  3918. sde_enc = file->private_data;
  3919. if (!sde_enc)
  3920. return -EINVAL;
  3921. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3922. if (!sde_kms)
  3923. return -EINVAL;
  3924. drm_enc = &sde_enc->base;
  3925. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3926. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3927. return -ENOTSUPP;
  3928. }
  3929. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3930. if (copy_from_user(buf, user_buf, buff_copy))
  3931. return -EINVAL;
  3932. buf[buff_copy] = 0; /* end of string */
  3933. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3934. return -EINVAL;
  3935. sde_enc->misr_enable = enable;
  3936. sde_enc->misr_reconfigure = true;
  3937. sde_enc->misr_frame_count = frame_count;
  3938. return count;
  3939. }
  3940. static ssize_t _sde_encoder_misr_read(struct file *file,
  3941. char __user *user_buff, size_t count, loff_t *ppos)
  3942. {
  3943. struct sde_encoder_virt *sde_enc;
  3944. struct sde_kms *sde_kms = NULL;
  3945. struct drm_encoder *drm_enc;
  3946. int i = 0, len = 0;
  3947. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3948. int rc;
  3949. if (*ppos)
  3950. return 0;
  3951. if (!file || !file->private_data)
  3952. return -EINVAL;
  3953. sde_enc = file->private_data;
  3954. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3955. if (!sde_kms)
  3956. return -EINVAL;
  3957. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3958. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3959. return -ENOTSUPP;
  3960. }
  3961. drm_enc = &sde_enc->base;
  3962. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3963. if (rc < 0)
  3964. return rc;
  3965. sde_vm_lock(sde_kms);
  3966. if (!sde_vm_owns_hw(sde_kms)) {
  3967. SDE_DEBUG("op not supported due to HW unavailablity\n");
  3968. rc = -EOPNOTSUPP;
  3969. goto end;
  3970. }
  3971. if (!sde_enc->misr_enable) {
  3972. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3973. "disabled\n");
  3974. goto buff_check;
  3975. }
  3976. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3977. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3978. u32 misr_value = 0;
  3979. if (!phys || !phys->ops.collect_misr) {
  3980. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3981. "invalid\n");
  3982. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3983. continue;
  3984. }
  3985. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3986. if (rc) {
  3987. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3988. "invalid\n");
  3989. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3990. rc);
  3991. continue;
  3992. } else {
  3993. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3994. "Intf idx:%d\n",
  3995. phys->intf_idx - INTF_0);
  3996. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3997. "0x%x\n", misr_value);
  3998. }
  3999. }
  4000. buff_check:
  4001. if (count <= len) {
  4002. len = 0;
  4003. goto end;
  4004. }
  4005. if (copy_to_user(user_buff, buf, len)) {
  4006. len = -EFAULT;
  4007. goto end;
  4008. }
  4009. *ppos += len; /* increase offset */
  4010. end:
  4011. sde_vm_unlock(sde_kms);
  4012. pm_runtime_put_sync(drm_enc->dev->dev);
  4013. return len;
  4014. }
  4015. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4016. {
  4017. struct sde_encoder_virt *sde_enc;
  4018. struct sde_kms *sde_kms;
  4019. int i;
  4020. static const struct file_operations debugfs_status_fops = {
  4021. .open = _sde_encoder_debugfs_status_open,
  4022. .read = seq_read,
  4023. .llseek = seq_lseek,
  4024. .release = single_release,
  4025. };
  4026. static const struct file_operations debugfs_misr_fops = {
  4027. .open = simple_open,
  4028. .read = _sde_encoder_misr_read,
  4029. .write = _sde_encoder_misr_setup,
  4030. };
  4031. char name[SDE_NAME_SIZE];
  4032. if (!drm_enc) {
  4033. SDE_ERROR("invalid encoder\n");
  4034. return -EINVAL;
  4035. }
  4036. sde_enc = to_sde_encoder_virt(drm_enc);
  4037. sde_kms = sde_encoder_get_kms(drm_enc);
  4038. if (!sde_kms) {
  4039. SDE_ERROR("invalid sde_kms\n");
  4040. return -EINVAL;
  4041. }
  4042. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4043. /* create overall sub-directory for the encoder */
  4044. sde_enc->debugfs_root = debugfs_create_dir(name,
  4045. drm_enc->dev->primary->debugfs_root);
  4046. if (!sde_enc->debugfs_root)
  4047. return -ENOMEM;
  4048. /* don't error check these */
  4049. debugfs_create_file("status", 0400,
  4050. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4051. debugfs_create_file("misr_data", 0600,
  4052. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4053. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4054. &sde_enc->idle_pc_enabled);
  4055. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4056. &sde_enc->frame_trigger_mode);
  4057. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4058. if (sde_enc->phys_encs[i] &&
  4059. sde_enc->phys_encs[i]->ops.late_register)
  4060. sde_enc->phys_encs[i]->ops.late_register(
  4061. sde_enc->phys_encs[i],
  4062. sde_enc->debugfs_root);
  4063. return 0;
  4064. }
  4065. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4066. {
  4067. struct sde_encoder_virt *sde_enc;
  4068. if (!drm_enc)
  4069. return;
  4070. sde_enc = to_sde_encoder_virt(drm_enc);
  4071. debugfs_remove_recursive(sde_enc->debugfs_root);
  4072. }
  4073. #else
  4074. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4075. {
  4076. return 0;
  4077. }
  4078. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4079. {
  4080. }
  4081. #endif
  4082. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4083. {
  4084. return _sde_encoder_init_debugfs(encoder);
  4085. }
  4086. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4087. {
  4088. _sde_encoder_destroy_debugfs(encoder);
  4089. }
  4090. static int sde_encoder_virt_add_phys_encs(
  4091. struct msm_display_info *disp_info,
  4092. struct sde_encoder_virt *sde_enc,
  4093. struct sde_enc_phys_init_params *params)
  4094. {
  4095. struct sde_encoder_phys *enc = NULL;
  4096. u32 display_caps = disp_info->capabilities;
  4097. SDE_DEBUG_ENC(sde_enc, "\n");
  4098. /*
  4099. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4100. * in this function, check up-front.
  4101. */
  4102. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4103. ARRAY_SIZE(sde_enc->phys_encs)) {
  4104. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4105. sde_enc->num_phys_encs);
  4106. return -EINVAL;
  4107. }
  4108. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4109. enc = sde_encoder_phys_vid_init(params);
  4110. if (IS_ERR_OR_NULL(enc)) {
  4111. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4112. PTR_ERR(enc));
  4113. return !enc ? -EINVAL : PTR_ERR(enc);
  4114. }
  4115. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4116. }
  4117. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4118. enc = sde_encoder_phys_cmd_init(params);
  4119. if (IS_ERR_OR_NULL(enc)) {
  4120. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4121. PTR_ERR(enc));
  4122. return !enc ? -EINVAL : PTR_ERR(enc);
  4123. }
  4124. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4125. }
  4126. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4127. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4128. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4129. else
  4130. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4131. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4132. ++sde_enc->num_phys_encs;
  4133. return 0;
  4134. }
  4135. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4136. struct sde_enc_phys_init_params *params)
  4137. {
  4138. struct sde_encoder_phys *enc = NULL;
  4139. if (!sde_enc) {
  4140. SDE_ERROR("invalid encoder\n");
  4141. return -EINVAL;
  4142. }
  4143. SDE_DEBUG_ENC(sde_enc, "\n");
  4144. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4145. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4146. sde_enc->num_phys_encs);
  4147. return -EINVAL;
  4148. }
  4149. enc = sde_encoder_phys_wb_init(params);
  4150. if (IS_ERR_OR_NULL(enc)) {
  4151. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4152. PTR_ERR(enc));
  4153. return !enc ? -EINVAL : PTR_ERR(enc);
  4154. }
  4155. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4156. ++sde_enc->num_phys_encs;
  4157. return 0;
  4158. }
  4159. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4160. struct sde_kms *sde_kms,
  4161. struct msm_display_info *disp_info,
  4162. int *drm_enc_mode)
  4163. {
  4164. int ret = 0;
  4165. int i = 0;
  4166. enum sde_intf_type intf_type;
  4167. struct sde_encoder_virt_ops parent_ops = {
  4168. sde_encoder_vblank_callback,
  4169. sde_encoder_underrun_callback,
  4170. sde_encoder_frame_done_callback,
  4171. _sde_encoder_get_qsync_fps_callback,
  4172. };
  4173. struct sde_enc_phys_init_params phys_params;
  4174. if (!sde_enc || !sde_kms) {
  4175. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4176. !sde_enc, !sde_kms);
  4177. return -EINVAL;
  4178. }
  4179. memset(&phys_params, 0, sizeof(phys_params));
  4180. phys_params.sde_kms = sde_kms;
  4181. phys_params.parent = &sde_enc->base;
  4182. phys_params.parent_ops = parent_ops;
  4183. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4184. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4185. SDE_DEBUG("\n");
  4186. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4187. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4188. intf_type = INTF_DSI;
  4189. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4190. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4191. intf_type = INTF_HDMI;
  4192. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4193. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4194. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4195. else
  4196. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4197. intf_type = INTF_DP;
  4198. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4199. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4200. intf_type = INTF_WB;
  4201. } else {
  4202. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4203. return -EINVAL;
  4204. }
  4205. WARN_ON(disp_info->num_of_h_tiles < 1);
  4206. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4207. sde_enc->te_source = disp_info->te_source;
  4208. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4209. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4210. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4211. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC,
  4212. sde_kms->catalog->features);
  4213. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  4214. sde_kms->catalog->features);
  4215. mutex_lock(&sde_enc->enc_lock);
  4216. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4217. /*
  4218. * Left-most tile is at index 0, content is controller id
  4219. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4220. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4221. */
  4222. u32 controller_id = disp_info->h_tile_instance[i];
  4223. if (disp_info->num_of_h_tiles > 1) {
  4224. if (i == 0)
  4225. phys_params.split_role = ENC_ROLE_MASTER;
  4226. else
  4227. phys_params.split_role = ENC_ROLE_SLAVE;
  4228. } else {
  4229. phys_params.split_role = ENC_ROLE_SOLO;
  4230. }
  4231. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4232. i, controller_id, phys_params.split_role);
  4233. if (intf_type == INTF_WB) {
  4234. phys_params.intf_idx = INTF_MAX;
  4235. phys_params.wb_idx = sde_encoder_get_wb(
  4236. sde_kms->catalog,
  4237. intf_type, controller_id);
  4238. if (phys_params.wb_idx == WB_MAX) {
  4239. SDE_ERROR_ENC(sde_enc,
  4240. "could not get wb: type %d, id %d\n",
  4241. intf_type, controller_id);
  4242. ret = -EINVAL;
  4243. }
  4244. } else {
  4245. phys_params.wb_idx = WB_MAX;
  4246. phys_params.intf_idx = sde_encoder_get_intf(
  4247. sde_kms->catalog, intf_type,
  4248. controller_id);
  4249. if (phys_params.intf_idx == INTF_MAX) {
  4250. SDE_ERROR_ENC(sde_enc,
  4251. "could not get wb: type %d, id %d\n",
  4252. intf_type, controller_id);
  4253. ret = -EINVAL;
  4254. }
  4255. }
  4256. if (!ret) {
  4257. if (intf_type == INTF_WB)
  4258. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4259. &phys_params);
  4260. else
  4261. ret = sde_encoder_virt_add_phys_encs(
  4262. disp_info,
  4263. sde_enc,
  4264. &phys_params);
  4265. if (ret)
  4266. SDE_ERROR_ENC(sde_enc,
  4267. "failed to add phys encs\n");
  4268. }
  4269. }
  4270. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4271. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4272. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4273. if (vid_phys) {
  4274. atomic_set(&vid_phys->vsync_cnt, 0);
  4275. atomic_set(&vid_phys->underrun_cnt, 0);
  4276. }
  4277. if (cmd_phys) {
  4278. atomic_set(&cmd_phys->vsync_cnt, 0);
  4279. atomic_set(&cmd_phys->underrun_cnt, 0);
  4280. }
  4281. }
  4282. mutex_unlock(&sde_enc->enc_lock);
  4283. return ret;
  4284. }
  4285. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4286. .mode_set = sde_encoder_virt_mode_set,
  4287. .disable = sde_encoder_virt_disable,
  4288. .enable = sde_encoder_virt_enable,
  4289. .atomic_check = sde_encoder_virt_atomic_check,
  4290. };
  4291. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4292. .destroy = sde_encoder_destroy,
  4293. .late_register = sde_encoder_late_register,
  4294. .early_unregister = sde_encoder_early_unregister,
  4295. };
  4296. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4297. {
  4298. struct msm_drm_private *priv = dev->dev_private;
  4299. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4300. struct drm_encoder *drm_enc = NULL;
  4301. struct sde_encoder_virt *sde_enc = NULL;
  4302. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4303. char name[SDE_NAME_SIZE];
  4304. int ret = 0, i, intf_index = INTF_MAX;
  4305. struct sde_encoder_phys *phys = NULL;
  4306. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4307. if (!sde_enc) {
  4308. ret = -ENOMEM;
  4309. goto fail;
  4310. }
  4311. mutex_init(&sde_enc->enc_lock);
  4312. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4313. &drm_enc_mode);
  4314. if (ret)
  4315. goto fail;
  4316. sde_enc->cur_master = NULL;
  4317. spin_lock_init(&sde_enc->enc_spinlock);
  4318. mutex_init(&sde_enc->vblank_ctl_lock);
  4319. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4320. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4321. drm_enc = &sde_enc->base;
  4322. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4323. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4324. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4325. phys = sde_enc->phys_encs[i];
  4326. if (!phys)
  4327. continue;
  4328. if (phys->ops.is_master && phys->ops.is_master(phys))
  4329. intf_index = phys->intf_idx - INTF_0;
  4330. }
  4331. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4332. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4333. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4334. SDE_RSC_PRIMARY_DISP_CLIENT :
  4335. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4336. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4337. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4338. PTR_ERR(sde_enc->rsc_client));
  4339. sde_enc->rsc_client = NULL;
  4340. }
  4341. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4342. sde_enc->input_event_enabled) {
  4343. ret = _sde_encoder_input_handler(sde_enc);
  4344. if (ret)
  4345. SDE_ERROR(
  4346. "input handler registration failed, rc = %d\n", ret);
  4347. }
  4348. mutex_init(&sde_enc->rc_lock);
  4349. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4350. sde_encoder_off_work);
  4351. sde_enc->vblank_enabled = false;
  4352. sde_enc->qdss_status = false;
  4353. kthread_init_work(&sde_enc->input_event_work,
  4354. sde_encoder_input_event_work_handler);
  4355. kthread_init_work(&sde_enc->early_wakeup_work,
  4356. sde_encoder_early_wakeup_work_handler);
  4357. kthread_init_work(&sde_enc->esd_trigger_work,
  4358. sde_encoder_esd_trigger_work_handler);
  4359. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4360. SDE_DEBUG_ENC(sde_enc, "created\n");
  4361. return drm_enc;
  4362. fail:
  4363. SDE_ERROR("failed to create encoder\n");
  4364. if (drm_enc)
  4365. sde_encoder_destroy(drm_enc);
  4366. return ERR_PTR(ret);
  4367. }
  4368. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4369. enum msm_event_wait event)
  4370. {
  4371. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4372. struct sde_encoder_virt *sde_enc = NULL;
  4373. int i, ret = 0;
  4374. char atrace_buf[32];
  4375. if (!drm_enc) {
  4376. SDE_ERROR("invalid encoder\n");
  4377. return -EINVAL;
  4378. }
  4379. sde_enc = to_sde_encoder_virt(drm_enc);
  4380. SDE_DEBUG_ENC(sde_enc, "\n");
  4381. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4382. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4383. switch (event) {
  4384. case MSM_ENC_COMMIT_DONE:
  4385. fn_wait = phys->ops.wait_for_commit_done;
  4386. break;
  4387. case MSM_ENC_TX_COMPLETE:
  4388. fn_wait = phys->ops.wait_for_tx_complete;
  4389. break;
  4390. case MSM_ENC_VBLANK:
  4391. fn_wait = phys->ops.wait_for_vblank;
  4392. break;
  4393. case MSM_ENC_ACTIVE_REGION:
  4394. fn_wait = phys->ops.wait_for_active;
  4395. break;
  4396. default:
  4397. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4398. event);
  4399. return -EINVAL;
  4400. }
  4401. if (phys && fn_wait) {
  4402. snprintf(atrace_buf, sizeof(atrace_buf),
  4403. "wait_completion_event_%d", event);
  4404. SDE_ATRACE_BEGIN(atrace_buf);
  4405. ret = fn_wait(phys);
  4406. SDE_ATRACE_END(atrace_buf);
  4407. if (ret)
  4408. return ret;
  4409. }
  4410. }
  4411. return ret;
  4412. }
  4413. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4414. u64 *l_bound, u64 *u_bound)
  4415. {
  4416. struct sde_encoder_virt *sde_enc;
  4417. u64 jitter_ns, frametime_ns;
  4418. struct msm_mode_info *info;
  4419. if (!drm_enc) {
  4420. SDE_ERROR("invalid encoder\n");
  4421. return;
  4422. }
  4423. sde_enc = to_sde_encoder_virt(drm_enc);
  4424. info = &sde_enc->mode_info;
  4425. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4426. jitter_ns = info->jitter_numer * frametime_ns;
  4427. do_div(jitter_ns, info->jitter_denom * 100);
  4428. *l_bound = frametime_ns - jitter_ns;
  4429. *u_bound = frametime_ns + jitter_ns;
  4430. }
  4431. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4432. {
  4433. struct sde_encoder_virt *sde_enc;
  4434. if (!drm_enc) {
  4435. SDE_ERROR("invalid encoder\n");
  4436. return 0;
  4437. }
  4438. sde_enc = to_sde_encoder_virt(drm_enc);
  4439. return sde_enc->mode_info.frame_rate;
  4440. }
  4441. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4442. {
  4443. struct sde_encoder_virt *sde_enc = NULL;
  4444. int i;
  4445. if (!encoder) {
  4446. SDE_ERROR("invalid encoder\n");
  4447. return INTF_MODE_NONE;
  4448. }
  4449. sde_enc = to_sde_encoder_virt(encoder);
  4450. if (sde_enc->cur_master)
  4451. return sde_enc->cur_master->intf_mode;
  4452. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4453. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4454. if (phys)
  4455. return phys->intf_mode;
  4456. }
  4457. return INTF_MODE_NONE;
  4458. }
  4459. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4460. {
  4461. struct sde_encoder_virt *sde_enc = NULL;
  4462. struct sde_encoder_phys *phys;
  4463. if (!encoder) {
  4464. SDE_ERROR("invalid encoder\n");
  4465. return 0;
  4466. }
  4467. sde_enc = to_sde_encoder_virt(encoder);
  4468. phys = sde_enc->cur_master;
  4469. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4470. }
  4471. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4472. ktime_t *tvblank)
  4473. {
  4474. struct sde_encoder_virt *sde_enc = NULL;
  4475. struct sde_encoder_phys *phys;
  4476. if (!encoder) {
  4477. SDE_ERROR("invalid encoder\n");
  4478. return false;
  4479. }
  4480. sde_enc = to_sde_encoder_virt(encoder);
  4481. phys = sde_enc->cur_master;
  4482. if (!phys)
  4483. return false;
  4484. *tvblank = phys->last_vsync_timestamp;
  4485. return *tvblank ? true : false;
  4486. }
  4487. static void _sde_encoder_cache_hw_res_cont_splash(
  4488. struct drm_encoder *encoder,
  4489. struct sde_kms *sde_kms)
  4490. {
  4491. int i, idx;
  4492. struct sde_encoder_virt *sde_enc;
  4493. struct sde_encoder_phys *phys_enc;
  4494. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4495. sde_enc = to_sde_encoder_virt(encoder);
  4496. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4497. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4498. sde_enc->hw_pp[i] = NULL;
  4499. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4500. break;
  4501. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  4502. }
  4503. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4504. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4505. sde_enc->hw_dsc[i] = NULL;
  4506. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4507. break;
  4508. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  4509. }
  4510. /*
  4511. * If we have multiple phys encoders with one controller, make
  4512. * sure to populate the controller pointer in both phys encoders.
  4513. */
  4514. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4515. phys_enc = sde_enc->phys_encs[idx];
  4516. phys_enc->hw_ctl = NULL;
  4517. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4518. SDE_HW_BLK_CTL);
  4519. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4520. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4521. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  4522. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4523. phys_enc->intf_idx, phys_enc->hw_ctl);
  4524. }
  4525. }
  4526. }
  4527. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4528. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4529. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4530. phys->hw_intf = NULL;
  4531. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4532. break;
  4533. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  4534. }
  4535. }
  4536. /**
  4537. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4538. * device bootup when cont_splash is enabled
  4539. * @drm_enc: Pointer to drm encoder structure
  4540. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4541. * @enable: boolean indicates enable or displae state of splash
  4542. * @Return: true if successful in updating the encoder structure
  4543. */
  4544. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4545. struct sde_splash_display *splash_display, bool enable)
  4546. {
  4547. struct sde_encoder_virt *sde_enc;
  4548. struct msm_drm_private *priv;
  4549. struct sde_kms *sde_kms;
  4550. struct drm_connector *conn = NULL;
  4551. struct sde_connector *sde_conn = NULL;
  4552. struct sde_connector_state *sde_conn_state = NULL;
  4553. struct drm_display_mode *drm_mode = NULL;
  4554. struct sde_encoder_phys *phys_enc;
  4555. struct drm_bridge *bridge;
  4556. int ret = 0, i;
  4557. struct msm_sub_mode sub_mode;
  4558. if (!encoder) {
  4559. SDE_ERROR("invalid drm enc\n");
  4560. return -EINVAL;
  4561. }
  4562. sde_enc = to_sde_encoder_virt(encoder);
  4563. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4564. if (!sde_kms) {
  4565. SDE_ERROR("invalid sde_kms\n");
  4566. return -EINVAL;
  4567. }
  4568. priv = encoder->dev->dev_private;
  4569. if (!priv->num_connectors) {
  4570. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4571. return -EINVAL;
  4572. }
  4573. SDE_DEBUG_ENC(sde_enc,
  4574. "num of connectors: %d\n", priv->num_connectors);
  4575. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4576. if (!enable) {
  4577. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4578. phys_enc = sde_enc->phys_encs[i];
  4579. if (phys_enc)
  4580. phys_enc->cont_splash_enabled = false;
  4581. }
  4582. return ret;
  4583. }
  4584. if (!splash_display) {
  4585. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4586. return -EINVAL;
  4587. }
  4588. for (i = 0; i < priv->num_connectors; i++) {
  4589. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4590. priv->connectors[i]->base.id);
  4591. sde_conn = to_sde_connector(priv->connectors[i]);
  4592. if (!sde_conn->encoder) {
  4593. SDE_DEBUG_ENC(sde_enc,
  4594. "encoder not attached to connector\n");
  4595. continue;
  4596. }
  4597. if (sde_conn->encoder->base.id
  4598. == encoder->base.id) {
  4599. conn = (priv->connectors[i]);
  4600. break;
  4601. }
  4602. }
  4603. if (!conn || !conn->state) {
  4604. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4605. return -EINVAL;
  4606. }
  4607. sde_conn_state = to_sde_connector_state(conn->state);
  4608. if (!sde_conn->ops.get_mode_info) {
  4609. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4610. return -EINVAL;
  4611. }
  4612. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4613. MSM_DISPLAY_DSC_MODE_DISABLED;
  4614. drm_mode = &encoder->crtc->state->adjusted_mode;
  4615. ret = sde_connector_get_mode_info(&sde_conn->base,
  4616. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4617. if (ret) {
  4618. SDE_ERROR_ENC(sde_enc,
  4619. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4620. return ret;
  4621. }
  4622. if (sde_conn->encoder) {
  4623. conn->state->best_encoder = sde_conn->encoder;
  4624. SDE_DEBUG_ENC(sde_enc,
  4625. "configured cstate->best_encoder to ID = %d\n",
  4626. conn->state->best_encoder->base.id);
  4627. } else {
  4628. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4629. conn->base.id);
  4630. }
  4631. sde_enc->crtc = encoder->crtc;
  4632. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4633. conn->state, false);
  4634. if (ret) {
  4635. SDE_ERROR_ENC(sde_enc,
  4636. "failed to reserve hw resources, %d\n", ret);
  4637. return ret;
  4638. }
  4639. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4640. sde_connector_get_topology_name(conn));
  4641. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4642. drm_mode->hdisplay, drm_mode->vdisplay);
  4643. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4644. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4645. if (bridge) {
  4646. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4647. /*
  4648. * For cont-splash use case, we update the mode
  4649. * configurations manually. This will skip the
  4650. * usually mode set call when actual frame is
  4651. * pushed from framework. The bridge needs to
  4652. * be updated with the current drm mode by
  4653. * calling the bridge mode set ops.
  4654. */
  4655. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4656. } else {
  4657. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4658. }
  4659. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4660. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4661. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4662. if (!phys) {
  4663. SDE_ERROR_ENC(sde_enc,
  4664. "phys encoders not initialized\n");
  4665. return -EINVAL;
  4666. }
  4667. /* update connector for master and slave phys encoders */
  4668. phys->connector = conn;
  4669. phys->cont_splash_enabled = true;
  4670. phys->hw_pp = sde_enc->hw_pp[i];
  4671. if (phys->ops.cont_splash_mode_set)
  4672. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4673. if (phys->ops.is_master && phys->ops.is_master(phys))
  4674. sde_enc->cur_master = phys;
  4675. }
  4676. return ret;
  4677. }
  4678. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4679. bool skip_pre_kickoff)
  4680. {
  4681. struct msm_drm_thread *event_thread = NULL;
  4682. struct msm_drm_private *priv = NULL;
  4683. struct sde_encoder_virt *sde_enc = NULL;
  4684. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4685. SDE_ERROR("invalid parameters\n");
  4686. return -EINVAL;
  4687. }
  4688. priv = enc->dev->dev_private;
  4689. sde_enc = to_sde_encoder_virt(enc);
  4690. if (!sde_enc->crtc || (sde_enc->crtc->index
  4691. >= ARRAY_SIZE(priv->event_thread))) {
  4692. SDE_DEBUG_ENC(sde_enc,
  4693. "invalid cached CRTC: %d or crtc index: %d\n",
  4694. sde_enc->crtc == NULL,
  4695. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4696. return -EINVAL;
  4697. }
  4698. SDE_EVT32_VERBOSE(DRMID(enc));
  4699. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4700. if (!skip_pre_kickoff) {
  4701. sde_enc->delay_kickoff = true;
  4702. kthread_queue_work(&event_thread->worker,
  4703. &sde_enc->esd_trigger_work);
  4704. kthread_flush_work(&sde_enc->esd_trigger_work);
  4705. }
  4706. /*
  4707. * panel may stop generating te signal (vsync) during esd failure. rsc
  4708. * hardware may hang without vsync. Avoid rsc hang by generating the
  4709. * vsync from watchdog timer instead of panel.
  4710. */
  4711. sde_encoder_helper_switch_vsync(enc, true);
  4712. if (!skip_pre_kickoff) {
  4713. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4714. sde_enc->delay_kickoff = false;
  4715. }
  4716. return 0;
  4717. }
  4718. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4719. {
  4720. struct sde_encoder_virt *sde_enc;
  4721. if (!encoder) {
  4722. SDE_ERROR("invalid drm enc\n");
  4723. return false;
  4724. }
  4725. sde_enc = to_sde_encoder_virt(encoder);
  4726. return sde_enc->recovery_events_enabled;
  4727. }
  4728. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4729. {
  4730. struct sde_encoder_virt *sde_enc;
  4731. if (!encoder) {
  4732. SDE_ERROR("invalid drm enc\n");
  4733. return;
  4734. }
  4735. sde_enc = to_sde_encoder_virt(encoder);
  4736. sde_enc->recovery_events_enabled = true;
  4737. }
  4738. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4739. {
  4740. struct sde_kms *sde_kms;
  4741. struct drm_connector *conn;
  4742. struct sde_connector_state *conn_state;
  4743. if (!drm_enc)
  4744. return false;
  4745. sde_kms = sde_encoder_get_kms(drm_enc);
  4746. if (!sde_kms)
  4747. return false;
  4748. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  4749. if (!conn || !conn->state)
  4750. return false;
  4751. conn_state = to_sde_connector_state(conn->state);
  4752. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  4753. }
  4754. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  4755. {
  4756. struct sde_encoder_virt *sde_enc;
  4757. struct sde_encoder_phys *phys_enc;
  4758. u32 i;
  4759. sde_enc = to_sde_encoder_virt(drm_enc);
  4760. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4761. {
  4762. phys_enc = sde_enc->phys_encs[i];
  4763. if(phys_enc && phys_enc->ops.add_to_minidump)
  4764. phys_enc->ops.add_to_minidump(phys_enc);
  4765. phys_enc = sde_enc->phys_cmd_encs[i];
  4766. if(phys_enc && phys_enc->ops.add_to_minidump)
  4767. phys_enc->ops.add_to_minidump(phys_enc);
  4768. phys_enc = sde_enc->phys_vid_encs[i];
  4769. if(phys_enc && phys_enc->ops.add_to_minidump)
  4770. phys_enc->ops.add_to_minidump(phys_enc);
  4771. }
  4772. }