dsi_drm.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <drm/drm_atomic_helper.h>
  6. #include <drm/drm_atomic.h>
  7. #include "msm_kms.h"
  8. #include "sde_connector.h"
  9. #include "dsi_drm.h"
  10. #include "sde_trace.h"
  11. #include "sde_dbg.h"
  12. #define to_dsi_bridge(x) container_of((x), struct dsi_bridge, base)
  13. #define to_dsi_state(x) container_of((x), struct dsi_connector_state, base)
  14. #define DEFAULT_PANEL_JITTER_NUMERATOR 2
  15. #define DEFAULT_PANEL_JITTER_DENOMINATOR 1
  16. #define DEFAULT_PANEL_JITTER_ARRAY_SIZE 2
  17. #define DEFAULT_PANEL_PREFILL_LINES 25
  18. static struct dsi_display_mode_priv_info default_priv_info = {
  19. .panel_jitter_numer = DEFAULT_PANEL_JITTER_NUMERATOR,
  20. .panel_jitter_denom = DEFAULT_PANEL_JITTER_DENOMINATOR,
  21. .panel_prefill_lines = DEFAULT_PANEL_PREFILL_LINES,
  22. .dsc_enabled = false,
  23. };
  24. static void convert_to_dsi_mode(const struct drm_display_mode *drm_mode,
  25. struct dsi_display_mode *dsi_mode)
  26. {
  27. memset(dsi_mode, 0, sizeof(*dsi_mode));
  28. dsi_mode->timing.h_active = drm_mode->hdisplay;
  29. dsi_mode->timing.h_back_porch = drm_mode->htotal - drm_mode->hsync_end;
  30. dsi_mode->timing.h_sync_width = drm_mode->htotal -
  31. (drm_mode->hsync_start + dsi_mode->timing.h_back_porch);
  32. dsi_mode->timing.h_front_porch = drm_mode->hsync_start -
  33. drm_mode->hdisplay;
  34. dsi_mode->timing.h_skew = drm_mode->hskew;
  35. dsi_mode->timing.v_active = drm_mode->vdisplay;
  36. dsi_mode->timing.v_back_porch = drm_mode->vtotal - drm_mode->vsync_end;
  37. dsi_mode->timing.v_sync_width = drm_mode->vtotal -
  38. (drm_mode->vsync_start + dsi_mode->timing.v_back_porch);
  39. dsi_mode->timing.v_front_porch = drm_mode->vsync_start -
  40. drm_mode->vdisplay;
  41. dsi_mode->timing.refresh_rate = drm_mode->vrefresh;
  42. dsi_mode->pixel_clk_khz = drm_mode->clock;
  43. dsi_mode->priv_info =
  44. (struct dsi_display_mode_priv_info *)drm_mode->private;
  45. if (dsi_mode->priv_info) {
  46. dsi_mode->timing.dsc_enabled = dsi_mode->priv_info->dsc_enabled;
  47. dsi_mode->timing.dsc = &dsi_mode->priv_info->dsc;
  48. dsi_mode->timing.vdc_enabled = dsi_mode->priv_info->vdc_enabled;
  49. dsi_mode->timing.vdc = &dsi_mode->priv_info->vdc;
  50. dsi_mode->timing.pclk_scale = dsi_mode->priv_info->pclk_scale;
  51. }
  52. if (msm_is_mode_seamless(drm_mode))
  53. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_SEAMLESS;
  54. if (msm_is_mode_dynamic_fps(drm_mode))
  55. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DFPS;
  56. if (msm_needs_vblank_pre_modeset(drm_mode))
  57. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_VBLANK_PRE_MODESET;
  58. if (msm_is_mode_seamless_dms(drm_mode))
  59. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  60. if (msm_is_mode_seamless_vrr(drm_mode))
  61. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_VRR;
  62. if (msm_is_mode_seamless_poms(drm_mode))
  63. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS;
  64. if (msm_is_mode_seamless_dyn_clk(drm_mode))
  65. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DYN_CLK;
  66. dsi_mode->timing.h_sync_polarity =
  67. !!(drm_mode->flags & DRM_MODE_FLAG_PHSYNC);
  68. dsi_mode->timing.v_sync_polarity =
  69. !!(drm_mode->flags & DRM_MODE_FLAG_PVSYNC);
  70. if (drm_mode->flags & DRM_MODE_FLAG_VID_MODE_PANEL)
  71. dsi_mode->panel_mode = DSI_OP_VIDEO_MODE;
  72. if (drm_mode->flags & DRM_MODE_FLAG_CMD_MODE_PANEL)
  73. dsi_mode->panel_mode = DSI_OP_CMD_MODE;
  74. }
  75. void dsi_convert_to_drm_mode(const struct dsi_display_mode *dsi_mode,
  76. struct drm_display_mode *drm_mode)
  77. {
  78. bool video_mode = (dsi_mode->panel_mode == DSI_OP_VIDEO_MODE);
  79. memset(drm_mode, 0, sizeof(*drm_mode));
  80. drm_mode->hdisplay = dsi_mode->timing.h_active;
  81. drm_mode->hsync_start = drm_mode->hdisplay +
  82. dsi_mode->timing.h_front_porch;
  83. drm_mode->hsync_end = drm_mode->hsync_start +
  84. dsi_mode->timing.h_sync_width;
  85. drm_mode->htotal = drm_mode->hsync_end + dsi_mode->timing.h_back_porch;
  86. drm_mode->hskew = dsi_mode->timing.h_skew;
  87. drm_mode->vdisplay = dsi_mode->timing.v_active;
  88. drm_mode->vsync_start = drm_mode->vdisplay +
  89. dsi_mode->timing.v_front_porch;
  90. drm_mode->vsync_end = drm_mode->vsync_start +
  91. dsi_mode->timing.v_sync_width;
  92. drm_mode->vtotal = drm_mode->vsync_end + dsi_mode->timing.v_back_porch;
  93. drm_mode->vrefresh = dsi_mode->timing.refresh_rate;
  94. drm_mode->clock = dsi_mode->pixel_clk_khz;
  95. drm_mode->private = (int *)dsi_mode->priv_info;
  96. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_SEAMLESS)
  97. drm_mode->flags |= DRM_MODE_FLAG_SEAMLESS;
  98. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DFPS)
  99. drm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DYNAMIC_FPS;
  100. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_VBLANK_PRE_MODESET)
  101. drm_mode->private_flags |= MSM_MODE_FLAG_VBLANK_PRE_MODESET;
  102. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DMS)
  103. drm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DMS;
  104. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_VRR)
  105. drm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_VRR;
  106. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS)
  107. drm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_POMS;
  108. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)
  109. drm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DYN_CLK;
  110. if (dsi_mode->timing.h_sync_polarity)
  111. drm_mode->flags |= DRM_MODE_FLAG_PHSYNC;
  112. if (dsi_mode->timing.v_sync_polarity)
  113. drm_mode->flags |= DRM_MODE_FLAG_PVSYNC;
  114. if (dsi_mode->panel_mode == DSI_OP_VIDEO_MODE)
  115. drm_mode->flags |= DRM_MODE_FLAG_VID_MODE_PANEL;
  116. if (dsi_mode->panel_mode == DSI_OP_CMD_MODE)
  117. drm_mode->flags |= DRM_MODE_FLAG_CMD_MODE_PANEL;
  118. /* set mode name */
  119. snprintf(drm_mode->name, DRM_DISPLAY_MODE_LEN, "%dx%dx%dx%d%s",
  120. drm_mode->hdisplay, drm_mode->vdisplay,
  121. drm_mode->vrefresh, drm_mode->clock,
  122. video_mode ? "vid" : "cmd");
  123. }
  124. static int dsi_bridge_attach(struct drm_bridge *bridge)
  125. {
  126. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  127. if (!bridge) {
  128. DSI_ERR("Invalid params\n");
  129. return -EINVAL;
  130. }
  131. DSI_DEBUG("[%d] attached\n", c_bridge->id);
  132. return 0;
  133. }
  134. static void dsi_bridge_pre_enable(struct drm_bridge *bridge)
  135. {
  136. int rc = 0;
  137. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  138. if (!bridge) {
  139. DSI_ERR("Invalid params\n");
  140. return;
  141. }
  142. if (!c_bridge || !c_bridge->display || !c_bridge->display->panel) {
  143. DSI_ERR("Incorrect bridge details\n");
  144. return;
  145. }
  146. atomic_set(&c_bridge->display->panel->esd_recovery_pending, 0);
  147. /* By this point mode should have been validated through mode_fixup */
  148. rc = dsi_display_set_mode(c_bridge->display,
  149. &(c_bridge->dsi_mode), 0x0);
  150. if (rc) {
  151. DSI_ERR("[%d] failed to perform a mode set, rc=%d\n",
  152. c_bridge->id, rc);
  153. return;
  154. }
  155. if (c_bridge->dsi_mode.dsi_mode_flags &
  156. (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  157. DSI_MODE_FLAG_DYN_CLK)) {
  158. DSI_DEBUG("[%d] seamless pre-enable\n", c_bridge->id);
  159. return;
  160. }
  161. SDE_ATRACE_BEGIN("dsi_display_prepare");
  162. rc = dsi_display_prepare(c_bridge->display);
  163. if (rc) {
  164. DSI_ERR("[%d] DSI display prepare failed, rc=%d\n",
  165. c_bridge->id, rc);
  166. SDE_ATRACE_END("dsi_display_prepare");
  167. return;
  168. }
  169. SDE_ATRACE_END("dsi_display_prepare");
  170. SDE_ATRACE_BEGIN("dsi_display_enable");
  171. rc = dsi_display_enable(c_bridge->display);
  172. if (rc) {
  173. DSI_ERR("[%d] DSI display enable failed, rc=%d\n",
  174. c_bridge->id, rc);
  175. (void)dsi_display_unprepare(c_bridge->display);
  176. }
  177. SDE_ATRACE_END("dsi_display_enable");
  178. rc = dsi_display_splash_res_cleanup(c_bridge->display);
  179. if (rc)
  180. DSI_ERR("Continuous splash pipeline cleanup failed, rc=%d\n",
  181. rc);
  182. }
  183. static void dsi_bridge_enable(struct drm_bridge *bridge)
  184. {
  185. int rc = 0;
  186. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  187. struct dsi_display *display;
  188. if (!bridge) {
  189. DSI_ERR("Invalid params\n");
  190. return;
  191. }
  192. if (c_bridge->dsi_mode.dsi_mode_flags &
  193. (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  194. DSI_MODE_FLAG_DYN_CLK)) {
  195. DSI_DEBUG("[%d] seamless enable\n", c_bridge->id);
  196. return;
  197. }
  198. display = c_bridge->display;
  199. rc = dsi_display_post_enable(display);
  200. if (rc)
  201. DSI_ERR("[%d] DSI display post enabled failed, rc=%d\n",
  202. c_bridge->id, rc);
  203. if (display && display->drm_conn) {
  204. sde_connector_helper_bridge_enable(display->drm_conn);
  205. if (c_bridge->dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS)
  206. sde_connector_schedule_status_work(display->drm_conn,
  207. true);
  208. }
  209. }
  210. static void dsi_bridge_disable(struct drm_bridge *bridge)
  211. {
  212. int rc = 0;
  213. int private_flags;
  214. struct dsi_display *display;
  215. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  216. if (!bridge) {
  217. DSI_ERR("Invalid params\n");
  218. return;
  219. }
  220. display = c_bridge->display;
  221. private_flags =
  222. bridge->encoder->crtc->state->adjusted_mode.private_flags;
  223. if (display && display->drm_conn) {
  224. display->poms_pending =
  225. private_flags & MSM_MODE_FLAG_SEAMLESS_POMS;
  226. sde_connector_helper_bridge_disable(display->drm_conn);
  227. }
  228. rc = dsi_display_pre_disable(c_bridge->display);
  229. if (rc) {
  230. DSI_ERR("[%d] DSI display pre disable failed, rc=%d\n",
  231. c_bridge->id, rc);
  232. }
  233. }
  234. static void dsi_bridge_post_disable(struct drm_bridge *bridge)
  235. {
  236. int rc = 0;
  237. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  238. if (!bridge) {
  239. DSI_ERR("Invalid params\n");
  240. return;
  241. }
  242. SDE_ATRACE_BEGIN("dsi_bridge_post_disable");
  243. SDE_ATRACE_BEGIN("dsi_display_disable");
  244. rc = dsi_display_disable(c_bridge->display);
  245. if (rc) {
  246. DSI_ERR("[%d] DSI display disable failed, rc=%d\n",
  247. c_bridge->id, rc);
  248. SDE_ATRACE_END("dsi_display_disable");
  249. return;
  250. }
  251. SDE_ATRACE_END("dsi_display_disable");
  252. rc = dsi_display_unprepare(c_bridge->display);
  253. if (rc) {
  254. DSI_ERR("[%d] DSI display unprepare failed, rc=%d\n",
  255. c_bridge->id, rc);
  256. SDE_ATRACE_END("dsi_bridge_post_disable");
  257. return;
  258. }
  259. SDE_ATRACE_END("dsi_bridge_post_disable");
  260. }
  261. static void dsi_bridge_mode_set(struct drm_bridge *bridge,
  262. const struct drm_display_mode *mode,
  263. const struct drm_display_mode *adjusted_mode)
  264. {
  265. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  266. if (!bridge || !mode || !adjusted_mode) {
  267. DSI_ERR("Invalid params\n");
  268. return;
  269. }
  270. memset(&(c_bridge->dsi_mode), 0x0, sizeof(struct dsi_display_mode));
  271. convert_to_dsi_mode(adjusted_mode, &(c_bridge->dsi_mode));
  272. /* restore bit_clk_rate also for dynamic clk use cases */
  273. c_bridge->dsi_mode.timing.clk_rate_hz =
  274. dsi_drm_find_bit_clk_rate(c_bridge->display, adjusted_mode);
  275. DSI_DEBUG("clk_rate: %llu\n", c_bridge->dsi_mode.timing.clk_rate_hz);
  276. }
  277. static bool dsi_bridge_mode_fixup(struct drm_bridge *bridge,
  278. const struct drm_display_mode *mode,
  279. struct drm_display_mode *adjusted_mode)
  280. {
  281. int rc = 0;
  282. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  283. struct dsi_display *display;
  284. struct dsi_display_mode dsi_mode, cur_dsi_mode, *panel_dsi_mode;
  285. struct drm_crtc_state *crtc_state;
  286. crtc_state = container_of(mode, struct drm_crtc_state, mode);
  287. if (!bridge || !mode || !adjusted_mode) {
  288. DSI_ERR("Invalid params\n");
  289. return false;
  290. }
  291. display = c_bridge->display;
  292. if (!display) {
  293. DSI_ERR("Invalid params\n");
  294. return false;
  295. }
  296. /*
  297. * if no timing defined in panel, it must be external mode
  298. * and we'll use empty priv info to populate the mode
  299. */
  300. if (display->panel && !display->panel->num_timing_nodes) {
  301. *adjusted_mode = *mode;
  302. adjusted_mode->private = (int *)&default_priv_info;
  303. adjusted_mode->private_flags = 0;
  304. return true;
  305. }
  306. convert_to_dsi_mode(mode, &dsi_mode);
  307. /*
  308. * retrieve dsi mode from dsi driver's cache since not safe to take
  309. * the drm mode config mutex in all paths
  310. */
  311. rc = dsi_display_find_mode(display, &dsi_mode, &panel_dsi_mode);
  312. if (rc)
  313. return rc;
  314. /* propagate the private info to the adjusted_mode derived dsi mode */
  315. dsi_mode.priv_info = panel_dsi_mode->priv_info;
  316. dsi_mode.dsi_mode_flags = panel_dsi_mode->dsi_mode_flags;
  317. dsi_mode.timing.dsc_enabled = dsi_mode.priv_info->dsc_enabled;
  318. dsi_mode.timing.dsc = &dsi_mode.priv_info->dsc;
  319. rc = dsi_display_validate_mode(c_bridge->display, &dsi_mode,
  320. DSI_VALIDATE_FLAG_ALLOW_ADJUST);
  321. if (rc) {
  322. DSI_ERR("[%d] mode is not valid, rc=%d\n", c_bridge->id, rc);
  323. return false;
  324. }
  325. if (bridge->encoder && bridge->encoder->crtc &&
  326. crtc_state->crtc) {
  327. const struct drm_display_mode *cur_mode =
  328. &crtc_state->crtc->state->mode;
  329. convert_to_dsi_mode(cur_mode, &cur_dsi_mode);
  330. cur_dsi_mode.timing.dsc_enabled =
  331. dsi_mode.priv_info->dsc_enabled;
  332. cur_dsi_mode.timing.dsc = &dsi_mode.priv_info->dsc;
  333. rc = dsi_display_validate_mode_change(c_bridge->display,
  334. &cur_dsi_mode, &dsi_mode);
  335. if (rc) {
  336. DSI_ERR("[%s] seamless mode mismatch failure rc=%d\n",
  337. c_bridge->display->name, rc);
  338. return false;
  339. }
  340. /* No panel mode switch when drm pipeline is changing */
  341. if ((dsi_mode.panel_mode != cur_dsi_mode.panel_mode) &&
  342. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR)) &&
  343. (crtc_state->enable ==
  344. crtc_state->crtc->state->enable)) {
  345. dsi_mode.dsi_mode_flags |= DSI_MODE_FLAG_POMS;
  346. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1,
  347. dsi_mode.timing.h_active,
  348. dsi_mode.timing.v_active,
  349. dsi_mode.timing.refresh_rate,
  350. dsi_mode.pixel_clk_khz,
  351. dsi_mode.panel_mode);
  352. }
  353. /* No DMS/VRR when drm pipeline is changing */
  354. if (!drm_mode_equal(cur_mode, adjusted_mode) &&
  355. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR)) &&
  356. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS)) &&
  357. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)) &&
  358. (!crtc_state->active_changed ||
  359. display->is_cont_splash_enabled)) {
  360. dsi_mode.dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  361. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2,
  362. dsi_mode.timing.h_active,
  363. dsi_mode.timing.v_active,
  364. dsi_mode.timing.refresh_rate,
  365. dsi_mode.pixel_clk_khz,
  366. dsi_mode.panel_mode);
  367. }
  368. }
  369. /* Reject seamless transition when active changed */
  370. if (crtc_state->active_changed &&
  371. ((dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR) ||
  372. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS) ||
  373. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK))) {
  374. DSI_INFO("seamless upon active changed 0x%x %d\n",
  375. dsi_mode.dsi_mode_flags, crtc_state->active_changed);
  376. return false;
  377. }
  378. /* convert back to drm mode, propagating the private info & flags */
  379. dsi_convert_to_drm_mode(&dsi_mode, adjusted_mode);
  380. return true;
  381. }
  382. u32 dsi_drm_get_dfps_maxfps(void *display)
  383. {
  384. u32 dfps_maxfps = 0;
  385. struct dsi_display *dsi_display = display;
  386. /*
  387. * The time of SDE transmitting one frame active data
  388. * will not be changed, if frame rate is adjusted with
  389. * VFP method.
  390. * So only return max fps of DFPS for UIDLE update, if DFPS
  391. * is enabled with VFP.
  392. */
  393. if (dsi_display && dsi_display->panel &&
  394. dsi_display->panel->panel_mode == DSI_OP_VIDEO_MODE &&
  395. dsi_display->panel->dfps_caps.type ==
  396. DSI_DFPS_IMMEDIATE_VFP)
  397. dfps_maxfps =
  398. dsi_display->panel->dfps_caps.max_refresh_rate;
  399. return dfps_maxfps;
  400. }
  401. u64 dsi_drm_find_bit_clk_rate(void *display,
  402. const struct drm_display_mode *drm_mode)
  403. {
  404. int i = 0, count = 0;
  405. struct dsi_display *dsi_display = display;
  406. struct dsi_display_mode *dsi_mode;
  407. u64 bit_clk_rate = 0;
  408. if (!dsi_display || !drm_mode)
  409. return 0;
  410. dsi_display_get_mode_count(dsi_display, &count);
  411. for (i = 0; i < count; i++) {
  412. dsi_mode = &dsi_display->modes[i];
  413. if ((dsi_mode->timing.v_active == drm_mode->vdisplay) &&
  414. (dsi_mode->timing.h_active == drm_mode->hdisplay) &&
  415. (dsi_mode->pixel_clk_khz == drm_mode->clock) &&
  416. (dsi_mode->timing.refresh_rate == drm_mode->vrefresh)) {
  417. bit_clk_rate = dsi_mode->timing.clk_rate_hz;
  418. break;
  419. }
  420. }
  421. return bit_clk_rate;
  422. }
  423. int dsi_conn_get_mode_info(struct drm_connector *connector,
  424. const struct drm_display_mode *drm_mode,
  425. struct msm_mode_info *mode_info,
  426. void *display, const struct msm_resource_caps_info *avail_res)
  427. {
  428. struct dsi_display_mode dsi_mode;
  429. struct dsi_mode_info *timing;
  430. int src_bpp, tar_bpp;
  431. if (!drm_mode || !mode_info)
  432. return -EINVAL;
  433. convert_to_dsi_mode(drm_mode, &dsi_mode);
  434. if (!dsi_mode.priv_info)
  435. return -EINVAL;
  436. memset(mode_info, 0, sizeof(*mode_info));
  437. timing = &dsi_mode.timing;
  438. mode_info->frame_rate = dsi_mode.timing.refresh_rate;
  439. mode_info->vtotal = DSI_V_TOTAL(timing);
  440. mode_info->prefill_lines = dsi_mode.priv_info->panel_prefill_lines;
  441. mode_info->jitter_numer = dsi_mode.priv_info->panel_jitter_numer;
  442. mode_info->jitter_denom = dsi_mode.priv_info->panel_jitter_denom;
  443. mode_info->clk_rate = dsi_drm_find_bit_clk_rate(display, drm_mode);
  444. mode_info->dfps_maxfps = dsi_drm_get_dfps_maxfps(display);
  445. mode_info->mdp_transfer_time_us =
  446. dsi_mode.priv_info->mdp_transfer_time_us;
  447. memcpy(&mode_info->topology, &dsi_mode.priv_info->topology,
  448. sizeof(struct msm_display_topology));
  449. if (dsi_mode.priv_info->dsc_enabled) {
  450. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_DSC;
  451. mode_info->topology.comp_type = MSM_DISPLAY_COMPRESSION_DSC;
  452. memcpy(&mode_info->comp_info.dsc_info, &dsi_mode.priv_info->dsc,
  453. sizeof(dsi_mode.priv_info->dsc));
  454. } else if (dsi_mode.priv_info->vdc_enabled) {
  455. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_VDC;
  456. mode_info->topology.comp_type = MSM_DISPLAY_COMPRESSION_VDC;
  457. memcpy(&mode_info->comp_info.vdc_info, &dsi_mode.priv_info->vdc,
  458. sizeof(dsi_mode.priv_info->vdc));
  459. }
  460. if (mode_info->comp_info.comp_type) {
  461. tar_bpp = dsi_mode.priv_info->pclk_scale.numer;
  462. src_bpp = dsi_mode.priv_info->pclk_scale.denom;
  463. mode_info->comp_info.comp_ratio = mult_frac(1, src_bpp,
  464. tar_bpp);
  465. mode_info->wide_bus_en = dsi_mode.priv_info->widebus_support;
  466. }
  467. if (dsi_mode.priv_info->roi_caps.enabled) {
  468. memcpy(&mode_info->roi_caps, &dsi_mode.priv_info->roi_caps,
  469. sizeof(dsi_mode.priv_info->roi_caps));
  470. }
  471. mode_info->allowed_mode_switches =
  472. dsi_mode.priv_info->allowed_mode_switch;
  473. return 0;
  474. }
  475. static const struct drm_bridge_funcs dsi_bridge_ops = {
  476. .attach = dsi_bridge_attach,
  477. .mode_fixup = dsi_bridge_mode_fixup,
  478. .pre_enable = dsi_bridge_pre_enable,
  479. .enable = dsi_bridge_enable,
  480. .disable = dsi_bridge_disable,
  481. .post_disable = dsi_bridge_post_disable,
  482. .mode_set = dsi_bridge_mode_set,
  483. };
  484. int dsi_conn_set_info_blob(struct drm_connector *connector,
  485. void *info, void *display, struct msm_mode_info *mode_info)
  486. {
  487. struct dsi_display *dsi_display = display;
  488. struct dsi_panel *panel;
  489. enum dsi_pixel_format fmt;
  490. u32 bpp;
  491. if (!info || !dsi_display)
  492. return -EINVAL;
  493. dsi_display->drm_conn = connector;
  494. sde_kms_info_add_keystr(info,
  495. "display type", dsi_display->display_type);
  496. switch (dsi_display->type) {
  497. case DSI_DISPLAY_SINGLE:
  498. sde_kms_info_add_keystr(info, "display config",
  499. "single display");
  500. break;
  501. case DSI_DISPLAY_EXT_BRIDGE:
  502. sde_kms_info_add_keystr(info, "display config", "ext bridge");
  503. break;
  504. case DSI_DISPLAY_SPLIT:
  505. sde_kms_info_add_keystr(info, "display config",
  506. "split display");
  507. break;
  508. case DSI_DISPLAY_SPLIT_EXT_BRIDGE:
  509. sde_kms_info_add_keystr(info, "display config",
  510. "split ext bridge");
  511. break;
  512. default:
  513. DSI_DEBUG("invalid display type:%d\n", dsi_display->type);
  514. break;
  515. }
  516. if (!dsi_display->panel) {
  517. DSI_DEBUG("invalid panel data\n");
  518. goto end;
  519. }
  520. panel = dsi_display->panel;
  521. sde_kms_info_add_keystr(info, "panel name", panel->name);
  522. switch (panel->panel_mode) {
  523. case DSI_OP_VIDEO_MODE:
  524. sde_kms_info_add_keystr(info, "panel mode", "video");
  525. sde_kms_info_add_keystr(info, "qsync support",
  526. panel->qsync_caps.qsync_min_fps ?
  527. "true" : "false");
  528. break;
  529. case DSI_OP_CMD_MODE:
  530. sde_kms_info_add_keystr(info, "panel mode", "command");
  531. sde_kms_info_add_keyint(info, "mdp_transfer_time_us",
  532. mode_info->mdp_transfer_time_us);
  533. sde_kms_info_add_keystr(info, "qsync support",
  534. panel->qsync_caps.qsync_min_fps ?
  535. "true" : "false");
  536. break;
  537. default:
  538. DSI_DEBUG("invalid panel type:%d\n", panel->panel_mode);
  539. break;
  540. }
  541. sde_kms_info_add_keystr(info, "dfps support",
  542. panel->dfps_caps.dfps_support ? "true" : "false");
  543. if (panel->dfps_caps.dfps_support) {
  544. sde_kms_info_add_keyint(info, "min_fps",
  545. panel->dfps_caps.min_refresh_rate);
  546. sde_kms_info_add_keyint(info, "max_fps",
  547. panel->dfps_caps.max_refresh_rate);
  548. }
  549. sde_kms_info_add_keystr(info, "dyn bitclk support",
  550. panel->dyn_clk_caps.dyn_clk_support ? "true" : "false");
  551. switch (panel->phy_props.rotation) {
  552. case DSI_PANEL_ROTATE_NONE:
  553. sde_kms_info_add_keystr(info, "panel orientation", "none");
  554. break;
  555. case DSI_PANEL_ROTATE_H_FLIP:
  556. sde_kms_info_add_keystr(info, "panel orientation", "horz flip");
  557. break;
  558. case DSI_PANEL_ROTATE_V_FLIP:
  559. sde_kms_info_add_keystr(info, "panel orientation", "vert flip");
  560. break;
  561. case DSI_PANEL_ROTATE_HV_FLIP:
  562. sde_kms_info_add_keystr(info, "panel orientation",
  563. "horz & vert flip");
  564. break;
  565. default:
  566. DSI_DEBUG("invalid panel rotation:%d\n",
  567. panel->phy_props.rotation);
  568. break;
  569. }
  570. switch (panel->bl_config.type) {
  571. case DSI_BACKLIGHT_PWM:
  572. sde_kms_info_add_keystr(info, "backlight type", "pwm");
  573. break;
  574. case DSI_BACKLIGHT_WLED:
  575. sde_kms_info_add_keystr(info, "backlight type", "wled");
  576. break;
  577. case DSI_BACKLIGHT_DCS:
  578. sde_kms_info_add_keystr(info, "backlight type", "dcs");
  579. break;
  580. default:
  581. DSI_DEBUG("invalid panel backlight type:%d\n",
  582. panel->bl_config.type);
  583. break;
  584. }
  585. if (panel->spr_info.enable)
  586. sde_kms_info_add_keystr(info, "spr_pack_type",
  587. msm_spr_pack_type_str[panel->spr_info.pack_type]);
  588. if (mode_info && mode_info->roi_caps.enabled) {
  589. sde_kms_info_add_keyint(info, "partial_update_num_roi",
  590. mode_info->roi_caps.num_roi);
  591. sde_kms_info_add_keyint(info, "partial_update_xstart",
  592. mode_info->roi_caps.align.xstart_pix_align);
  593. sde_kms_info_add_keyint(info, "partial_update_walign",
  594. mode_info->roi_caps.align.width_pix_align);
  595. sde_kms_info_add_keyint(info, "partial_update_wmin",
  596. mode_info->roi_caps.align.min_width);
  597. sde_kms_info_add_keyint(info, "partial_update_ystart",
  598. mode_info->roi_caps.align.ystart_pix_align);
  599. sde_kms_info_add_keyint(info, "partial_update_halign",
  600. mode_info->roi_caps.align.height_pix_align);
  601. sde_kms_info_add_keyint(info, "partial_update_hmin",
  602. mode_info->roi_caps.align.min_height);
  603. sde_kms_info_add_keyint(info, "partial_update_roimerge",
  604. mode_info->roi_caps.merge_rois);
  605. }
  606. fmt = dsi_display->config.common_config.dst_format;
  607. bpp = dsi_ctrl_pixel_format_to_bpp(fmt);
  608. sde_kms_info_add_keyint(info, "bit_depth", bpp);
  609. end:
  610. return 0;
  611. }
  612. enum drm_connector_status dsi_conn_detect(struct drm_connector *conn,
  613. bool force,
  614. void *display)
  615. {
  616. enum drm_connector_status status = connector_status_unknown;
  617. struct msm_display_info info;
  618. int rc;
  619. if (!conn || !display)
  620. return status;
  621. /* get display dsi_info */
  622. memset(&info, 0x0, sizeof(info));
  623. rc = dsi_display_get_info(conn, &info, display);
  624. if (rc) {
  625. DSI_ERR("failed to get display info, rc=%d\n", rc);
  626. return connector_status_disconnected;
  627. }
  628. if (info.capabilities & MSM_DISPLAY_CAP_HOT_PLUG)
  629. status = (info.is_connected ? connector_status_connected :
  630. connector_status_disconnected);
  631. else
  632. status = connector_status_connected;
  633. conn->display_info.width_mm = info.width_mm;
  634. conn->display_info.height_mm = info.height_mm;
  635. return status;
  636. }
  637. void dsi_connector_put_modes(struct drm_connector *connector,
  638. void *display)
  639. {
  640. struct drm_display_mode *drm_mode;
  641. struct dsi_display_mode dsi_mode;
  642. struct dsi_display *dsi_display;
  643. if (!connector || !display)
  644. return;
  645. list_for_each_entry(drm_mode, &connector->modes, head) {
  646. convert_to_dsi_mode(drm_mode, &dsi_mode);
  647. dsi_display_put_mode(display, &dsi_mode);
  648. }
  649. /* free the display structure modes also */
  650. dsi_display = display;
  651. kfree(dsi_display->modes);
  652. dsi_display->modes = NULL;
  653. }
  654. static int dsi_drm_update_edid_name(struct edid *edid, const char *name)
  655. {
  656. u8 *dtd = (u8 *)&edid->detailed_timings[3];
  657. u8 standard_header[] = {0x00, 0x00, 0x00, 0xFE, 0x00};
  658. u32 dtd_size = 18;
  659. u32 header_size = sizeof(standard_header);
  660. if (!name)
  661. return -EINVAL;
  662. /* Fill standard header */
  663. memcpy(dtd, standard_header, header_size);
  664. dtd_size -= header_size;
  665. dtd_size = min_t(u32, dtd_size, strlen(name));
  666. memcpy(dtd + header_size, name, dtd_size);
  667. return 0;
  668. }
  669. static void dsi_drm_update_dtd(struct edid *edid,
  670. struct dsi_display_mode *modes, u32 modes_count)
  671. {
  672. u32 i;
  673. u32 count = min_t(u32, modes_count, 3);
  674. for (i = 0; i < count; i++) {
  675. struct detailed_timing *dtd = &edid->detailed_timings[i];
  676. struct dsi_display_mode *mode = &modes[i];
  677. struct dsi_mode_info *timing = &mode->timing;
  678. struct detailed_pixel_timing *pd = &dtd->data.pixel_data;
  679. u32 h_blank = timing->h_front_porch + timing->h_sync_width +
  680. timing->h_back_porch;
  681. u32 v_blank = timing->v_front_porch + timing->v_sync_width +
  682. timing->v_back_porch;
  683. u32 h_img = 0, v_img = 0;
  684. dtd->pixel_clock = mode->pixel_clk_khz / 10;
  685. pd->hactive_lo = timing->h_active & 0xFF;
  686. pd->hblank_lo = h_blank & 0xFF;
  687. pd->hactive_hblank_hi = ((h_blank >> 8) & 0xF) |
  688. ((timing->h_active >> 8) & 0xF) << 4;
  689. pd->vactive_lo = timing->v_active & 0xFF;
  690. pd->vblank_lo = v_blank & 0xFF;
  691. pd->vactive_vblank_hi = ((v_blank >> 8) & 0xF) |
  692. ((timing->v_active >> 8) & 0xF) << 4;
  693. pd->hsync_offset_lo = timing->h_front_porch & 0xFF;
  694. pd->hsync_pulse_width_lo = timing->h_sync_width & 0xFF;
  695. pd->vsync_offset_pulse_width_lo =
  696. ((timing->v_front_porch & 0xF) << 4) |
  697. (timing->v_sync_width & 0xF);
  698. pd->hsync_vsync_offset_pulse_width_hi =
  699. (((timing->h_front_porch >> 8) & 0x3) << 6) |
  700. (((timing->h_sync_width >> 8) & 0x3) << 4) |
  701. (((timing->v_front_porch >> 4) & 0x3) << 2) |
  702. (((timing->v_sync_width >> 4) & 0x3) << 0);
  703. pd->width_mm_lo = h_img & 0xFF;
  704. pd->height_mm_lo = v_img & 0xFF;
  705. pd->width_height_mm_hi = (((h_img >> 8) & 0xF) << 4) |
  706. ((v_img >> 8) & 0xF);
  707. pd->hborder = 0;
  708. pd->vborder = 0;
  709. pd->misc = 0;
  710. }
  711. }
  712. static void dsi_drm_update_checksum(struct edid *edid)
  713. {
  714. u8 *data = (u8 *)edid;
  715. u32 i, sum = 0;
  716. for (i = 0; i < EDID_LENGTH - 1; i++)
  717. sum += data[i];
  718. edid->checksum = 0x100 - (sum & 0xFF);
  719. }
  720. int dsi_connector_get_modes(struct drm_connector *connector, void *data,
  721. const struct msm_resource_caps_info *avail_res)
  722. {
  723. int rc, i;
  724. u32 count = 0, edid_size;
  725. struct dsi_display_mode *modes = NULL;
  726. struct drm_display_mode drm_mode;
  727. struct dsi_display *display = data;
  728. struct edid edid;
  729. unsigned int width_mm = connector->display_info.width_mm;
  730. unsigned int height_mm = connector->display_info.height_mm;
  731. const u8 edid_buf[EDID_LENGTH] = {
  732. 0x00, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0x00, 0x44, 0x6D,
  733. 0x01, 0x00, 0x01, 0x00, 0x00, 0x00, 0x1B, 0x10, 0x01, 0x03,
  734. 0x80, 0x00, 0x00, 0x78, 0x0A, 0x0D, 0xC9, 0xA0, 0x57, 0x47,
  735. 0x98, 0x27, 0x12, 0x48, 0x4C, 0x00, 0x00, 0x00, 0x01, 0x01,
  736. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
  737. 0x01, 0x01, 0x01, 0x01,
  738. };
  739. edid_size = min_t(u32, sizeof(edid), EDID_LENGTH);
  740. memcpy(&edid, edid_buf, edid_size);
  741. rc = dsi_display_get_mode_count(display, &count);
  742. if (rc) {
  743. DSI_ERR("failed to get num of modes, rc=%d\n", rc);
  744. goto end;
  745. }
  746. rc = dsi_display_get_modes(display, &modes);
  747. if (rc) {
  748. DSI_ERR("failed to get modes, rc=%d\n", rc);
  749. count = 0;
  750. goto end;
  751. }
  752. for (i = 0; i < count; i++) {
  753. struct drm_display_mode *m;
  754. memset(&drm_mode, 0x0, sizeof(drm_mode));
  755. dsi_convert_to_drm_mode(&modes[i], &drm_mode);
  756. m = drm_mode_duplicate(connector->dev, &drm_mode);
  757. if (!m) {
  758. DSI_ERR("failed to add mode %ux%u\n",
  759. drm_mode.hdisplay,
  760. drm_mode.vdisplay);
  761. count = -ENOMEM;
  762. goto end;
  763. }
  764. m->width_mm = connector->display_info.width_mm;
  765. m->height_mm = connector->display_info.height_mm;
  766. if (display->cmdline_timing != NO_OVERRIDE) {
  767. /* get the preferred mode from dsi display mode */
  768. if (modes[i].is_preferred)
  769. m->type |= DRM_MODE_TYPE_PREFERRED;
  770. } else if (i == 0) {
  771. /* set the first mode in list as preferred */
  772. m->type |= DRM_MODE_TYPE_PREFERRED;
  773. }
  774. drm_mode_probed_add(connector, m);
  775. }
  776. rc = dsi_drm_update_edid_name(&edid, display->panel->name);
  777. if (rc) {
  778. count = 0;
  779. goto end;
  780. }
  781. edid.width_cm = (connector->display_info.width_mm) / 10;
  782. edid.height_cm = (connector->display_info.height_mm) / 10;
  783. dsi_drm_update_dtd(&edid, modes, count);
  784. dsi_drm_update_checksum(&edid);
  785. rc = drm_connector_update_edid_property(connector, &edid);
  786. if (rc)
  787. count = 0;
  788. /*
  789. * DRM EDID structure maintains panel physical dimensions in
  790. * centimeters, we will be losing the precision anything below cm.
  791. * Changing DRM framework will effect other clients at this
  792. * moment, overriding the values back to millimeter.
  793. */
  794. connector->display_info.width_mm = width_mm;
  795. connector->display_info.height_mm = height_mm;
  796. end:
  797. DSI_DEBUG("MODE COUNT =%d\n\n", count);
  798. return count;
  799. }
  800. enum drm_mode_status dsi_conn_mode_valid(struct drm_connector *connector,
  801. struct drm_display_mode *mode,
  802. void *display, const struct msm_resource_caps_info *avail_res)
  803. {
  804. struct dsi_display_mode dsi_mode;
  805. int rc;
  806. if (!connector || !mode) {
  807. DSI_ERR("Invalid params\n");
  808. return MODE_ERROR;
  809. }
  810. convert_to_dsi_mode(mode, &dsi_mode);
  811. rc = dsi_display_validate_mode(display, &dsi_mode,
  812. DSI_VALIDATE_FLAG_ALLOW_ADJUST);
  813. if (rc) {
  814. DSI_ERR("mode not supported, rc=%d\n", rc);
  815. return MODE_BAD;
  816. }
  817. return MODE_OK;
  818. }
  819. int dsi_conn_pre_kickoff(struct drm_connector *connector,
  820. void *display,
  821. struct msm_display_kickoff_params *params)
  822. {
  823. if (!connector || !display || !params) {
  824. DSI_ERR("Invalid params\n");
  825. return -EINVAL;
  826. }
  827. return dsi_display_pre_kickoff(connector, display, params);
  828. }
  829. int dsi_conn_prepare_commit(void *display,
  830. struct msm_display_conn_params *params)
  831. {
  832. if (!display || !params) {
  833. pr_err("Invalid params\n");
  834. return -EINVAL;
  835. }
  836. return dsi_display_pre_commit(display, params);
  837. }
  838. void dsi_conn_enable_event(struct drm_connector *connector,
  839. uint32_t event_idx, bool enable, void *display)
  840. {
  841. struct dsi_event_cb_info event_info;
  842. memset(&event_info, 0, sizeof(event_info));
  843. event_info.event_cb = sde_connector_trigger_event;
  844. event_info.event_usr_ptr = connector;
  845. dsi_display_enable_event(connector, display,
  846. event_idx, &event_info, enable);
  847. }
  848. int dsi_conn_post_kickoff(struct drm_connector *connector,
  849. struct msm_display_conn_params *params)
  850. {
  851. struct drm_encoder *encoder;
  852. struct dsi_bridge *c_bridge;
  853. struct dsi_display_mode adj_mode;
  854. struct dsi_display *display;
  855. struct dsi_display_ctrl *m_ctrl, *ctrl;
  856. int i, rc = 0, ctrl_version;
  857. bool enable;
  858. struct dsi_dyn_clk_caps *dyn_clk_caps;
  859. if (!connector || !connector->state) {
  860. DSI_ERR("invalid connector or connector state\n");
  861. return -EINVAL;
  862. }
  863. encoder = connector->state->best_encoder;
  864. if (!encoder) {
  865. DSI_DEBUG("best encoder is not available\n");
  866. return 0;
  867. }
  868. c_bridge = to_dsi_bridge(encoder->bridge);
  869. adj_mode = c_bridge->dsi_mode;
  870. display = c_bridge->display;
  871. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  872. if (adj_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR) {
  873. m_ctrl = &display->ctrl[display->clk_master_idx];
  874. ctrl_version = m_ctrl->ctrl->version;
  875. rc = dsi_ctrl_timing_db_update(m_ctrl->ctrl, false);
  876. if (rc) {
  877. DSI_ERR("[%s] failed to dfps update rc=%d\n",
  878. display->name, rc);
  879. return -EINVAL;
  880. }
  881. if ((ctrl_version >= DSI_CTRL_VERSION_2_5) &&
  882. (dyn_clk_caps->maintain_const_fps)) {
  883. display_for_each_ctrl(i, display) {
  884. ctrl = &display->ctrl[i];
  885. rc = dsi_ctrl_wait4dynamic_refresh_done(
  886. ctrl->ctrl);
  887. if (rc)
  888. DSI_ERR("wait4dfps refresh failed\n");
  889. }
  890. }
  891. /* Update the rest of the controllers */
  892. display_for_each_ctrl(i, display) {
  893. ctrl = &display->ctrl[i];
  894. if (!ctrl->ctrl || (ctrl == m_ctrl))
  895. continue;
  896. rc = dsi_ctrl_timing_db_update(ctrl->ctrl, false);
  897. if (rc) {
  898. DSI_ERR("[%s] failed to dfps update rc=%d\n",
  899. display->name, rc);
  900. return -EINVAL;
  901. }
  902. }
  903. c_bridge->dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_VRR;
  904. }
  905. /* ensure dynamic clk switch flag is reset */
  906. c_bridge->dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_DYN_CLK;
  907. if (params->qsync_update) {
  908. enable = (params->qsync_mode > 0) ? true : false;
  909. display_for_each_ctrl(i, display)
  910. dsi_ctrl_setup_avr(display->ctrl[i].ctrl, enable);
  911. }
  912. return 0;
  913. }
  914. struct dsi_bridge *dsi_drm_bridge_init(struct dsi_display *display,
  915. struct drm_device *dev,
  916. struct drm_encoder *encoder)
  917. {
  918. int rc = 0;
  919. struct dsi_bridge *bridge;
  920. bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
  921. if (!bridge) {
  922. rc = -ENOMEM;
  923. goto error;
  924. }
  925. bridge->display = display;
  926. bridge->base.funcs = &dsi_bridge_ops;
  927. bridge->base.encoder = encoder;
  928. rc = drm_bridge_attach(encoder, &bridge->base, NULL);
  929. if (rc) {
  930. DSI_ERR("failed to attach bridge, rc=%d\n", rc);
  931. goto error_free_bridge;
  932. }
  933. encoder->bridge = &bridge->base;
  934. return bridge;
  935. error_free_bridge:
  936. kfree(bridge);
  937. error:
  938. return ERR_PTR(rc);
  939. }
  940. void dsi_drm_bridge_cleanup(struct dsi_bridge *bridge)
  941. {
  942. if (bridge && bridge->base.encoder)
  943. bridge->base.encoder->bridge = NULL;
  944. kfree(bridge);
  945. }
  946. static bool is_valid_poms_switch(struct dsi_display_mode *mode_a,
  947. struct dsi_display_mode *mode_b)
  948. {
  949. /*
  950. * POMS cannot happen in conjunction with any other type of mode set.
  951. * Check to ensure FPS remains same between the modes and also
  952. * resolution.
  953. */
  954. return((mode_a->timing.refresh_rate == mode_b->timing.refresh_rate) &&
  955. (mode_a->timing.v_active == mode_b->timing.v_active) &&
  956. (mode_a->timing.h_active == mode_b->timing.h_active));
  957. }
  958. void dsi_conn_set_allowed_mode_switch(struct drm_connector *connector,
  959. void *display)
  960. {
  961. u32 mode_idx = 0, cmp_mode_idx = 0;
  962. struct drm_display_mode *drm_mode, *cmp_drm_mode;
  963. struct dsi_display_mode dsi_mode, *panel_dsi_mode, *cmp_panel_dsi_mode;
  964. struct list_head *mode_list = &connector->modes;
  965. struct dsi_display *disp = display;
  966. struct dsi_panel *panel;
  967. int mode_count = 0, rc = 0;
  968. struct dsi_display_mode_priv_info *dsi_mode_info, *cmp_dsi_mode_info;
  969. bool allow_switch = false;
  970. if (!disp || !disp->panel) {
  971. DSI_ERR("invalid parameters");
  972. return;
  973. }
  974. panel = disp->panel;
  975. list_for_each_entry(drm_mode, &connector->modes, head)
  976. mode_count++;
  977. list_for_each_entry(drm_mode, &connector->modes, head) {
  978. convert_to_dsi_mode(drm_mode, &dsi_mode);
  979. rc = dsi_display_find_mode(display, &dsi_mode, &panel_dsi_mode);
  980. if (rc)
  981. return;
  982. dsi_mode_info = panel_dsi_mode->priv_info;
  983. dsi_mode_info->allowed_mode_switch |= BIT(mode_idx);
  984. if (mode_idx == mode_count - 1)
  985. break;
  986. mode_list = mode_list->next;
  987. cmp_mode_idx = 1;
  988. list_for_each_entry(cmp_drm_mode, mode_list, head) {
  989. if (&cmp_drm_mode->head == &connector->modes)
  990. continue;
  991. convert_to_dsi_mode(cmp_drm_mode, &dsi_mode);
  992. rc = dsi_display_find_mode(display, &dsi_mode,
  993. &cmp_panel_dsi_mode);
  994. if (rc)
  995. return;
  996. cmp_dsi_mode_info = cmp_panel_dsi_mode->priv_info;
  997. allow_switch = false;
  998. /*
  999. * FPS switch among video modes, is only supported
  1000. * if DFPS or dynamic clocks are specified.
  1001. * Reject any mode switches between video mode timing
  1002. * nodes if support for those features is not present.
  1003. */
  1004. if (panel_dsi_mode->panel_mode ==
  1005. cmp_panel_dsi_mode->panel_mode) {
  1006. if (panel_dsi_mode->panel_mode ==
  1007. DSI_OP_CMD_MODE)
  1008. allow_switch = true;
  1009. else if (panel->dfps_caps.dfps_support ||
  1010. panel->dyn_clk_caps.dyn_clk_support)
  1011. allow_switch = true;
  1012. } else {
  1013. if (is_valid_poms_switch(panel_dsi_mode,
  1014. cmp_panel_dsi_mode))
  1015. allow_switch = true;
  1016. }
  1017. if (allow_switch) {
  1018. dsi_mode_info->allowed_mode_switch |=
  1019. BIT(mode_idx + cmp_mode_idx);
  1020. cmp_dsi_mode_info->allowed_mode_switch |=
  1021. BIT(mode_idx);
  1022. }
  1023. if ((mode_idx + cmp_mode_idx) >= mode_count - 1)
  1024. break;
  1025. cmp_mode_idx++;
  1026. }
  1027. mode_idx++;
  1028. }
  1029. }