rx_ppdu_end_user_stats.h 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858
  1. /* Copyright (c) 2021, Qualcomm Innovation Center, Inc. All rights reserved.
  2. *
  3. * Permission to use, copy, modify, and/or distribute this software for any
  4. * purpose with or without fee is hereby granted, provided that the above
  5. * copyright notice and this permission notice appear in all copies.
  6. *
  7. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  8. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  9. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  10. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  11. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  12. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  13. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  14. */
  15. #ifndef _RX_PPDU_END_USER_STATS_H_
  16. #define _RX_PPDU_END_USER_STATS_H_
  17. #if !defined(__ASSEMBLER__)
  18. #endif
  19. #include "rx_rxpcu_classification_overview.h"
  20. #define NUM_OF_DWORDS_RX_PPDU_END_USER_STATS 24
  21. #define NUM_OF_QWORDS_RX_PPDU_END_USER_STATS 12
  22. struct rx_ppdu_end_user_stats {
  23. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  24. struct rx_rxpcu_classification_overview rxpcu_classification_details;
  25. uint32_t sta_full_aid : 13,
  26. mcs : 4,
  27. nss : 3,
  28. expected_response_ack_or_ba : 1,
  29. reserved_1a : 11;
  30. uint32_t sw_peer_id : 16,
  31. mpdu_cnt_fcs_err : 11,
  32. sw2rxdma0_buf_source_used : 1,
  33. fw2rxdma_pmac0_buf_source_used : 1,
  34. sw2rxdma1_buf_source_used : 1,
  35. sw2rxdma_exception_buf_source_used : 1,
  36. fw2rxdma_pmac1_buf_source_used : 1;
  37. uint32_t mpdu_cnt_fcs_ok : 11,
  38. frame_control_info_valid : 1,
  39. qos_control_info_valid : 1,
  40. ht_control_info_valid : 1,
  41. data_sequence_control_info_valid : 1,
  42. ht_control_info_null_valid : 1,
  43. rxdma2fw_pmac1_ring_used : 1,
  44. rxdma2reo_ring_used : 1,
  45. rxdma2fw_pmac0_ring_used : 1,
  46. rxdma2sw_ring_used : 1,
  47. rxdma_release_ring_used : 1,
  48. ht_control_field_pkt_type : 4,
  49. rxdma2reo_remote0_ring_used : 1,
  50. rxdma2reo_remote1_ring_used : 1,
  51. reserved_3b : 5;
  52. uint32_t ast_index : 16,
  53. frame_control_field : 16;
  54. uint32_t first_data_seq_ctrl : 16,
  55. qos_control_field : 16;
  56. uint32_t ht_control_field : 32;
  57. uint32_t fcs_ok_bitmap_31_0 : 32;
  58. uint32_t fcs_ok_bitmap_63_32 : 32;
  59. uint32_t udp_msdu_count : 16,
  60. tcp_msdu_count : 16;
  61. uint32_t other_msdu_count : 16,
  62. tcp_ack_msdu_count : 16;
  63. uint32_t sw_response_reference_ptr : 32;
  64. uint32_t received_qos_data_tid_bitmap : 16,
  65. received_qos_data_tid_eosp_bitmap : 16;
  66. uint32_t qosctrl_15_8_tid0 : 8,
  67. qosctrl_15_8_tid1 : 8,
  68. qosctrl_15_8_tid2 : 8,
  69. qosctrl_15_8_tid3 : 8;
  70. uint32_t qosctrl_15_8_tid4 : 8,
  71. qosctrl_15_8_tid5 : 8,
  72. qosctrl_15_8_tid6 : 8,
  73. qosctrl_15_8_tid7 : 8;
  74. uint32_t qosctrl_15_8_tid8 : 8,
  75. qosctrl_15_8_tid9 : 8,
  76. qosctrl_15_8_tid10 : 8,
  77. qosctrl_15_8_tid11 : 8;
  78. uint32_t qosctrl_15_8_tid12 : 8,
  79. qosctrl_15_8_tid13 : 8,
  80. qosctrl_15_8_tid14 : 8,
  81. qosctrl_15_8_tid15 : 8;
  82. uint32_t mpdu_ok_byte_count : 25,
  83. ampdu_delim_ok_count_6_0 : 7;
  84. uint32_t ampdu_delim_err_count : 25,
  85. ampdu_delim_ok_count_13_7 : 7;
  86. uint32_t mpdu_err_byte_count : 25,
  87. ampdu_delim_ok_count_20_14 : 7;
  88. uint32_t non_consecutive_delimiter_err : 16,
  89. retried_msdu_count : 16;
  90. uint32_t ht_control_null_field : 32;
  91. uint32_t sw_response_reference_ptr_ext : 32;
  92. uint32_t corrupted_due_to_fifo_delay : 1,
  93. frame_control_info_null_valid : 1,
  94. frame_control_field_null : 16,
  95. retried_mpdu_count : 11,
  96. reserved_23a : 3;
  97. #else
  98. struct rx_rxpcu_classification_overview rxpcu_classification_details;
  99. uint32_t reserved_1a : 11,
  100. expected_response_ack_or_ba : 1,
  101. nss : 3,
  102. mcs : 4,
  103. sta_full_aid : 13;
  104. uint32_t fw2rxdma_pmac1_buf_source_used : 1,
  105. sw2rxdma_exception_buf_source_used : 1,
  106. sw2rxdma1_buf_source_used : 1,
  107. fw2rxdma_pmac0_buf_source_used : 1,
  108. sw2rxdma0_buf_source_used : 1,
  109. mpdu_cnt_fcs_err : 11,
  110. sw_peer_id : 16;
  111. uint32_t reserved_3b : 5,
  112. rxdma2reo_remote1_ring_used : 1,
  113. rxdma2reo_remote0_ring_used : 1,
  114. ht_control_field_pkt_type : 4,
  115. rxdma_release_ring_used : 1,
  116. rxdma2sw_ring_used : 1,
  117. rxdma2fw_pmac0_ring_used : 1,
  118. rxdma2reo_ring_used : 1,
  119. rxdma2fw_pmac1_ring_used : 1,
  120. ht_control_info_null_valid : 1,
  121. data_sequence_control_info_valid : 1,
  122. ht_control_info_valid : 1,
  123. qos_control_info_valid : 1,
  124. frame_control_info_valid : 1,
  125. mpdu_cnt_fcs_ok : 11;
  126. uint32_t frame_control_field : 16,
  127. ast_index : 16;
  128. uint32_t qos_control_field : 16,
  129. first_data_seq_ctrl : 16;
  130. uint32_t ht_control_field : 32;
  131. uint32_t fcs_ok_bitmap_31_0 : 32;
  132. uint32_t fcs_ok_bitmap_63_32 : 32;
  133. uint32_t tcp_msdu_count : 16,
  134. udp_msdu_count : 16;
  135. uint32_t tcp_ack_msdu_count : 16,
  136. other_msdu_count : 16;
  137. uint32_t sw_response_reference_ptr : 32;
  138. uint32_t received_qos_data_tid_eosp_bitmap : 16,
  139. received_qos_data_tid_bitmap : 16;
  140. uint32_t qosctrl_15_8_tid3 : 8,
  141. qosctrl_15_8_tid2 : 8,
  142. qosctrl_15_8_tid1 : 8,
  143. qosctrl_15_8_tid0 : 8;
  144. uint32_t qosctrl_15_8_tid7 : 8,
  145. qosctrl_15_8_tid6 : 8,
  146. qosctrl_15_8_tid5 : 8,
  147. qosctrl_15_8_tid4 : 8;
  148. uint32_t qosctrl_15_8_tid11 : 8,
  149. qosctrl_15_8_tid10 : 8,
  150. qosctrl_15_8_tid9 : 8,
  151. qosctrl_15_8_tid8 : 8;
  152. uint32_t qosctrl_15_8_tid15 : 8,
  153. qosctrl_15_8_tid14 : 8,
  154. qosctrl_15_8_tid13 : 8,
  155. qosctrl_15_8_tid12 : 8;
  156. uint32_t ampdu_delim_ok_count_6_0 : 7,
  157. mpdu_ok_byte_count : 25;
  158. uint32_t ampdu_delim_ok_count_13_7 : 7,
  159. ampdu_delim_err_count : 25;
  160. uint32_t ampdu_delim_ok_count_20_14 : 7,
  161. mpdu_err_byte_count : 25;
  162. uint32_t retried_msdu_count : 16,
  163. non_consecutive_delimiter_err : 16;
  164. uint32_t ht_control_null_field : 32;
  165. uint32_t sw_response_reference_ptr_ext : 32;
  166. uint32_t reserved_23a : 3,
  167. retried_mpdu_count : 11,
  168. frame_control_field_null : 16,
  169. frame_control_info_null_valid : 1,
  170. corrupted_due_to_fifo_delay : 1;
  171. #endif
  172. };
  173. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_FILTER_PASS_MPDUS_OFFSET 0x0000000000000000
  174. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_FILTER_PASS_MPDUS_LSB 0
  175. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_FILTER_PASS_MPDUS_MSB 0
  176. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_FILTER_PASS_MPDUS_MASK 0x0000000000000001
  177. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_FILTER_PASS_MPDUS_FCS_OK_OFFSET 0x0000000000000000
  178. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_FILTER_PASS_MPDUS_FCS_OK_LSB 1
  179. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_FILTER_PASS_MPDUS_FCS_OK_MSB 1
  180. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_FILTER_PASS_MPDUS_FCS_OK_MASK 0x0000000000000002
  181. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_MONITOR_DIRECT_MPDUS_OFFSET 0x0000000000000000
  182. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_MONITOR_DIRECT_MPDUS_LSB 2
  183. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_MONITOR_DIRECT_MPDUS_MSB 2
  184. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_MONITOR_DIRECT_MPDUS_MASK 0x0000000000000004
  185. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_MONITOR_DIRECT_MPDUS_FCS_OK_OFFSET 0x0000000000000000
  186. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_MONITOR_DIRECT_MPDUS_FCS_OK_LSB 3
  187. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_MONITOR_DIRECT_MPDUS_FCS_OK_MSB 3
  188. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_MONITOR_DIRECT_MPDUS_FCS_OK_MASK 0x0000000000000008
  189. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_MONITOR_OTHER_MPDUS_OFFSET 0x0000000000000000
  190. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_MONITOR_OTHER_MPDUS_LSB 4
  191. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_MONITOR_OTHER_MPDUS_MSB 4
  192. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_MONITOR_OTHER_MPDUS_MASK 0x0000000000000010
  193. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_MONITOR_OTHER_MPDUS_FCS_OK_OFFSET 0x0000000000000000
  194. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_MONITOR_OTHER_MPDUS_FCS_OK_LSB 5
  195. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_MONITOR_OTHER_MPDUS_FCS_OK_MSB 5
  196. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_MONITOR_OTHER_MPDUS_FCS_OK_MASK 0x0000000000000020
  197. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_PHYRX_ABORT_RECEIVED_OFFSET 0x0000000000000000
  198. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_PHYRX_ABORT_RECEIVED_LSB 6
  199. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_PHYRX_ABORT_RECEIVED_MSB 6
  200. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_PHYRX_ABORT_RECEIVED_MASK 0x0000000000000040
  201. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_FILTER_PASS_MONITOR_OVRD_MPDUS_OFFSET 0x0000000000000000
  202. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_FILTER_PASS_MONITOR_OVRD_MPDUS_LSB 7
  203. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_FILTER_PASS_MONITOR_OVRD_MPDUS_MSB 7
  204. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_FILTER_PASS_MONITOR_OVRD_MPDUS_MASK 0x0000000000000080
  205. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_FILTER_PASS_MONITOR_OVRD_MPDUS_FCS_OK_OFFSET 0x0000000000000000
  206. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_FILTER_PASS_MONITOR_OVRD_MPDUS_FCS_OK_LSB 8
  207. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_FILTER_PASS_MONITOR_OVRD_MPDUS_FCS_OK_MSB 8
  208. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_FILTER_PASS_MONITOR_OVRD_MPDUS_FCS_OK_MASK 0x0000000000000100
  209. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_RESERVED_0_OFFSET 0x0000000000000000
  210. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_RESERVED_0_LSB 9
  211. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_RESERVED_0_MSB 15
  212. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_RESERVED_0_MASK 0x000000000000fe00
  213. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_PHY_PPDU_ID_OFFSET 0x0000000000000000
  214. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_PHY_PPDU_ID_LSB 16
  215. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_PHY_PPDU_ID_MSB 31
  216. #define RX_PPDU_END_USER_STATS_RXPCU_CLASSIFICATION_DETAILS_PHY_PPDU_ID_MASK 0x00000000ffff0000
  217. #define RX_PPDU_END_USER_STATS_STA_FULL_AID_OFFSET 0x0000000000000000
  218. #define RX_PPDU_END_USER_STATS_STA_FULL_AID_LSB 32
  219. #define RX_PPDU_END_USER_STATS_STA_FULL_AID_MSB 44
  220. #define RX_PPDU_END_USER_STATS_STA_FULL_AID_MASK 0x00001fff00000000
  221. #define RX_PPDU_END_USER_STATS_MCS_OFFSET 0x0000000000000000
  222. #define RX_PPDU_END_USER_STATS_MCS_LSB 45
  223. #define RX_PPDU_END_USER_STATS_MCS_MSB 48
  224. #define RX_PPDU_END_USER_STATS_MCS_MASK 0x0001e00000000000
  225. #define RX_PPDU_END_USER_STATS_NSS_OFFSET 0x0000000000000000
  226. #define RX_PPDU_END_USER_STATS_NSS_LSB 49
  227. #define RX_PPDU_END_USER_STATS_NSS_MSB 51
  228. #define RX_PPDU_END_USER_STATS_NSS_MASK 0x000e000000000000
  229. #define RX_PPDU_END_USER_STATS_EXPECTED_RESPONSE_ACK_OR_BA_OFFSET 0x0000000000000000
  230. #define RX_PPDU_END_USER_STATS_EXPECTED_RESPONSE_ACK_OR_BA_LSB 52
  231. #define RX_PPDU_END_USER_STATS_EXPECTED_RESPONSE_ACK_OR_BA_MSB 52
  232. #define RX_PPDU_END_USER_STATS_EXPECTED_RESPONSE_ACK_OR_BA_MASK 0x0010000000000000
  233. #define RX_PPDU_END_USER_STATS_RESERVED_1A_OFFSET 0x0000000000000000
  234. #define RX_PPDU_END_USER_STATS_RESERVED_1A_LSB 53
  235. #define RX_PPDU_END_USER_STATS_RESERVED_1A_MSB 63
  236. #define RX_PPDU_END_USER_STATS_RESERVED_1A_MASK 0xffe0000000000000
  237. #define RX_PPDU_END_USER_STATS_SW_PEER_ID_OFFSET 0x0000000000000008
  238. #define RX_PPDU_END_USER_STATS_SW_PEER_ID_LSB 0
  239. #define RX_PPDU_END_USER_STATS_SW_PEER_ID_MSB 15
  240. #define RX_PPDU_END_USER_STATS_SW_PEER_ID_MASK 0x000000000000ffff
  241. #define RX_PPDU_END_USER_STATS_MPDU_CNT_FCS_ERR_OFFSET 0x0000000000000008
  242. #define RX_PPDU_END_USER_STATS_MPDU_CNT_FCS_ERR_LSB 16
  243. #define RX_PPDU_END_USER_STATS_MPDU_CNT_FCS_ERR_MSB 26
  244. #define RX_PPDU_END_USER_STATS_MPDU_CNT_FCS_ERR_MASK 0x0000000007ff0000
  245. #define RX_PPDU_END_USER_STATS_SW2RXDMA0_BUF_SOURCE_USED_OFFSET 0x0000000000000008
  246. #define RX_PPDU_END_USER_STATS_SW2RXDMA0_BUF_SOURCE_USED_LSB 27
  247. #define RX_PPDU_END_USER_STATS_SW2RXDMA0_BUF_SOURCE_USED_MSB 27
  248. #define RX_PPDU_END_USER_STATS_SW2RXDMA0_BUF_SOURCE_USED_MASK 0x0000000008000000
  249. #define RX_PPDU_END_USER_STATS_FW2RXDMA_PMAC0_BUF_SOURCE_USED_OFFSET 0x0000000000000008
  250. #define RX_PPDU_END_USER_STATS_FW2RXDMA_PMAC0_BUF_SOURCE_USED_LSB 28
  251. #define RX_PPDU_END_USER_STATS_FW2RXDMA_PMAC0_BUF_SOURCE_USED_MSB 28
  252. #define RX_PPDU_END_USER_STATS_FW2RXDMA_PMAC0_BUF_SOURCE_USED_MASK 0x0000000010000000
  253. #define RX_PPDU_END_USER_STATS_SW2RXDMA1_BUF_SOURCE_USED_OFFSET 0x0000000000000008
  254. #define RX_PPDU_END_USER_STATS_SW2RXDMA1_BUF_SOURCE_USED_LSB 29
  255. #define RX_PPDU_END_USER_STATS_SW2RXDMA1_BUF_SOURCE_USED_MSB 29
  256. #define RX_PPDU_END_USER_STATS_SW2RXDMA1_BUF_SOURCE_USED_MASK 0x0000000020000000
  257. #define RX_PPDU_END_USER_STATS_SW2RXDMA_EXCEPTION_BUF_SOURCE_USED_OFFSET 0x0000000000000008
  258. #define RX_PPDU_END_USER_STATS_SW2RXDMA_EXCEPTION_BUF_SOURCE_USED_LSB 30
  259. #define RX_PPDU_END_USER_STATS_SW2RXDMA_EXCEPTION_BUF_SOURCE_USED_MSB 30
  260. #define RX_PPDU_END_USER_STATS_SW2RXDMA_EXCEPTION_BUF_SOURCE_USED_MASK 0x0000000040000000
  261. #define RX_PPDU_END_USER_STATS_FW2RXDMA_PMAC1_BUF_SOURCE_USED_OFFSET 0x0000000000000008
  262. #define RX_PPDU_END_USER_STATS_FW2RXDMA_PMAC1_BUF_SOURCE_USED_LSB 31
  263. #define RX_PPDU_END_USER_STATS_FW2RXDMA_PMAC1_BUF_SOURCE_USED_MSB 31
  264. #define RX_PPDU_END_USER_STATS_FW2RXDMA_PMAC1_BUF_SOURCE_USED_MASK 0x0000000080000000
  265. #define RX_PPDU_END_USER_STATS_MPDU_CNT_FCS_OK_OFFSET 0x0000000000000008
  266. #define RX_PPDU_END_USER_STATS_MPDU_CNT_FCS_OK_LSB 32
  267. #define RX_PPDU_END_USER_STATS_MPDU_CNT_FCS_OK_MSB 42
  268. #define RX_PPDU_END_USER_STATS_MPDU_CNT_FCS_OK_MASK 0x000007ff00000000
  269. #define RX_PPDU_END_USER_STATS_FRAME_CONTROL_INFO_VALID_OFFSET 0x0000000000000008
  270. #define RX_PPDU_END_USER_STATS_FRAME_CONTROL_INFO_VALID_LSB 43
  271. #define RX_PPDU_END_USER_STATS_FRAME_CONTROL_INFO_VALID_MSB 43
  272. #define RX_PPDU_END_USER_STATS_FRAME_CONTROL_INFO_VALID_MASK 0x0000080000000000
  273. #define RX_PPDU_END_USER_STATS_QOS_CONTROL_INFO_VALID_OFFSET 0x0000000000000008
  274. #define RX_PPDU_END_USER_STATS_QOS_CONTROL_INFO_VALID_LSB 44
  275. #define RX_PPDU_END_USER_STATS_QOS_CONTROL_INFO_VALID_MSB 44
  276. #define RX_PPDU_END_USER_STATS_QOS_CONTROL_INFO_VALID_MASK 0x0000100000000000
  277. #define RX_PPDU_END_USER_STATS_HT_CONTROL_INFO_VALID_OFFSET 0x0000000000000008
  278. #define RX_PPDU_END_USER_STATS_HT_CONTROL_INFO_VALID_LSB 45
  279. #define RX_PPDU_END_USER_STATS_HT_CONTROL_INFO_VALID_MSB 45
  280. #define RX_PPDU_END_USER_STATS_HT_CONTROL_INFO_VALID_MASK 0x0000200000000000
  281. #define RX_PPDU_END_USER_STATS_DATA_SEQUENCE_CONTROL_INFO_VALID_OFFSET 0x0000000000000008
  282. #define RX_PPDU_END_USER_STATS_DATA_SEQUENCE_CONTROL_INFO_VALID_LSB 46
  283. #define RX_PPDU_END_USER_STATS_DATA_SEQUENCE_CONTROL_INFO_VALID_MSB 46
  284. #define RX_PPDU_END_USER_STATS_DATA_SEQUENCE_CONTROL_INFO_VALID_MASK 0x0000400000000000
  285. #define RX_PPDU_END_USER_STATS_HT_CONTROL_INFO_NULL_VALID_OFFSET 0x0000000000000008
  286. #define RX_PPDU_END_USER_STATS_HT_CONTROL_INFO_NULL_VALID_LSB 47
  287. #define RX_PPDU_END_USER_STATS_HT_CONTROL_INFO_NULL_VALID_MSB 47
  288. #define RX_PPDU_END_USER_STATS_HT_CONTROL_INFO_NULL_VALID_MASK 0x0000800000000000
  289. #define RX_PPDU_END_USER_STATS_RXDMA2FW_PMAC1_RING_USED_OFFSET 0x0000000000000008
  290. #define RX_PPDU_END_USER_STATS_RXDMA2FW_PMAC1_RING_USED_LSB 48
  291. #define RX_PPDU_END_USER_STATS_RXDMA2FW_PMAC1_RING_USED_MSB 48
  292. #define RX_PPDU_END_USER_STATS_RXDMA2FW_PMAC1_RING_USED_MASK 0x0001000000000000
  293. #define RX_PPDU_END_USER_STATS_RXDMA2REO_RING_USED_OFFSET 0x0000000000000008
  294. #define RX_PPDU_END_USER_STATS_RXDMA2REO_RING_USED_LSB 49
  295. #define RX_PPDU_END_USER_STATS_RXDMA2REO_RING_USED_MSB 49
  296. #define RX_PPDU_END_USER_STATS_RXDMA2REO_RING_USED_MASK 0x0002000000000000
  297. #define RX_PPDU_END_USER_STATS_RXDMA2FW_PMAC0_RING_USED_OFFSET 0x0000000000000008
  298. #define RX_PPDU_END_USER_STATS_RXDMA2FW_PMAC0_RING_USED_LSB 50
  299. #define RX_PPDU_END_USER_STATS_RXDMA2FW_PMAC0_RING_USED_MSB 50
  300. #define RX_PPDU_END_USER_STATS_RXDMA2FW_PMAC0_RING_USED_MASK 0x0004000000000000
  301. #define RX_PPDU_END_USER_STATS_RXDMA2SW_RING_USED_OFFSET 0x0000000000000008
  302. #define RX_PPDU_END_USER_STATS_RXDMA2SW_RING_USED_LSB 51
  303. #define RX_PPDU_END_USER_STATS_RXDMA2SW_RING_USED_MSB 51
  304. #define RX_PPDU_END_USER_STATS_RXDMA2SW_RING_USED_MASK 0x0008000000000000
  305. #define RX_PPDU_END_USER_STATS_RXDMA_RELEASE_RING_USED_OFFSET 0x0000000000000008
  306. #define RX_PPDU_END_USER_STATS_RXDMA_RELEASE_RING_USED_LSB 52
  307. #define RX_PPDU_END_USER_STATS_RXDMA_RELEASE_RING_USED_MSB 52
  308. #define RX_PPDU_END_USER_STATS_RXDMA_RELEASE_RING_USED_MASK 0x0010000000000000
  309. #define RX_PPDU_END_USER_STATS_HT_CONTROL_FIELD_PKT_TYPE_OFFSET 0x0000000000000008
  310. #define RX_PPDU_END_USER_STATS_HT_CONTROL_FIELD_PKT_TYPE_LSB 53
  311. #define RX_PPDU_END_USER_STATS_HT_CONTROL_FIELD_PKT_TYPE_MSB 56
  312. #define RX_PPDU_END_USER_STATS_HT_CONTROL_FIELD_PKT_TYPE_MASK 0x01e0000000000000
  313. #define RX_PPDU_END_USER_STATS_RXDMA2REO_REMOTE0_RING_USED_OFFSET 0x0000000000000008
  314. #define RX_PPDU_END_USER_STATS_RXDMA2REO_REMOTE0_RING_USED_LSB 57
  315. #define RX_PPDU_END_USER_STATS_RXDMA2REO_REMOTE0_RING_USED_MSB 57
  316. #define RX_PPDU_END_USER_STATS_RXDMA2REO_REMOTE0_RING_USED_MASK 0x0200000000000000
  317. #define RX_PPDU_END_USER_STATS_RXDMA2REO_REMOTE1_RING_USED_OFFSET 0x0000000000000008
  318. #define RX_PPDU_END_USER_STATS_RXDMA2REO_REMOTE1_RING_USED_LSB 58
  319. #define RX_PPDU_END_USER_STATS_RXDMA2REO_REMOTE1_RING_USED_MSB 58
  320. #define RX_PPDU_END_USER_STATS_RXDMA2REO_REMOTE1_RING_USED_MASK 0x0400000000000000
  321. #define RX_PPDU_END_USER_STATS_RESERVED_3B_OFFSET 0x0000000000000008
  322. #define RX_PPDU_END_USER_STATS_RESERVED_3B_LSB 59
  323. #define RX_PPDU_END_USER_STATS_RESERVED_3B_MSB 63
  324. #define RX_PPDU_END_USER_STATS_RESERVED_3B_MASK 0xf800000000000000
  325. #define RX_PPDU_END_USER_STATS_AST_INDEX_OFFSET 0x0000000000000010
  326. #define RX_PPDU_END_USER_STATS_AST_INDEX_LSB 0
  327. #define RX_PPDU_END_USER_STATS_AST_INDEX_MSB 15
  328. #define RX_PPDU_END_USER_STATS_AST_INDEX_MASK 0x000000000000ffff
  329. #define RX_PPDU_END_USER_STATS_FRAME_CONTROL_FIELD_OFFSET 0x0000000000000010
  330. #define RX_PPDU_END_USER_STATS_FRAME_CONTROL_FIELD_LSB 16
  331. #define RX_PPDU_END_USER_STATS_FRAME_CONTROL_FIELD_MSB 31
  332. #define RX_PPDU_END_USER_STATS_FRAME_CONTROL_FIELD_MASK 0x00000000ffff0000
  333. #define RX_PPDU_END_USER_STATS_FIRST_DATA_SEQ_CTRL_OFFSET 0x0000000000000010
  334. #define RX_PPDU_END_USER_STATS_FIRST_DATA_SEQ_CTRL_LSB 32
  335. #define RX_PPDU_END_USER_STATS_FIRST_DATA_SEQ_CTRL_MSB 47
  336. #define RX_PPDU_END_USER_STATS_FIRST_DATA_SEQ_CTRL_MASK 0x0000ffff00000000
  337. #define RX_PPDU_END_USER_STATS_QOS_CONTROL_FIELD_OFFSET 0x0000000000000010
  338. #define RX_PPDU_END_USER_STATS_QOS_CONTROL_FIELD_LSB 48
  339. #define RX_PPDU_END_USER_STATS_QOS_CONTROL_FIELD_MSB 63
  340. #define RX_PPDU_END_USER_STATS_QOS_CONTROL_FIELD_MASK 0xffff000000000000
  341. #define RX_PPDU_END_USER_STATS_HT_CONTROL_FIELD_OFFSET 0x0000000000000018
  342. #define RX_PPDU_END_USER_STATS_HT_CONTROL_FIELD_LSB 0
  343. #define RX_PPDU_END_USER_STATS_HT_CONTROL_FIELD_MSB 31
  344. #define RX_PPDU_END_USER_STATS_HT_CONTROL_FIELD_MASK 0x00000000ffffffff
  345. #define RX_PPDU_END_USER_STATS_FCS_OK_BITMAP_31_0_OFFSET 0x0000000000000018
  346. #define RX_PPDU_END_USER_STATS_FCS_OK_BITMAP_31_0_LSB 32
  347. #define RX_PPDU_END_USER_STATS_FCS_OK_BITMAP_31_0_MSB 63
  348. #define RX_PPDU_END_USER_STATS_FCS_OK_BITMAP_31_0_MASK 0xffffffff00000000
  349. #define RX_PPDU_END_USER_STATS_FCS_OK_BITMAP_63_32_OFFSET 0x0000000000000020
  350. #define RX_PPDU_END_USER_STATS_FCS_OK_BITMAP_63_32_LSB 0
  351. #define RX_PPDU_END_USER_STATS_FCS_OK_BITMAP_63_32_MSB 31
  352. #define RX_PPDU_END_USER_STATS_FCS_OK_BITMAP_63_32_MASK 0x00000000ffffffff
  353. #define RX_PPDU_END_USER_STATS_UDP_MSDU_COUNT_OFFSET 0x0000000000000020
  354. #define RX_PPDU_END_USER_STATS_UDP_MSDU_COUNT_LSB 32
  355. #define RX_PPDU_END_USER_STATS_UDP_MSDU_COUNT_MSB 47
  356. #define RX_PPDU_END_USER_STATS_UDP_MSDU_COUNT_MASK 0x0000ffff00000000
  357. #define RX_PPDU_END_USER_STATS_TCP_MSDU_COUNT_OFFSET 0x0000000000000020
  358. #define RX_PPDU_END_USER_STATS_TCP_MSDU_COUNT_LSB 48
  359. #define RX_PPDU_END_USER_STATS_TCP_MSDU_COUNT_MSB 63
  360. #define RX_PPDU_END_USER_STATS_TCP_MSDU_COUNT_MASK 0xffff000000000000
  361. #define RX_PPDU_END_USER_STATS_OTHER_MSDU_COUNT_OFFSET 0x0000000000000028
  362. #define RX_PPDU_END_USER_STATS_OTHER_MSDU_COUNT_LSB 0
  363. #define RX_PPDU_END_USER_STATS_OTHER_MSDU_COUNT_MSB 15
  364. #define RX_PPDU_END_USER_STATS_OTHER_MSDU_COUNT_MASK 0x000000000000ffff
  365. #define RX_PPDU_END_USER_STATS_TCP_ACK_MSDU_COUNT_OFFSET 0x0000000000000028
  366. #define RX_PPDU_END_USER_STATS_TCP_ACK_MSDU_COUNT_LSB 16
  367. #define RX_PPDU_END_USER_STATS_TCP_ACK_MSDU_COUNT_MSB 31
  368. #define RX_PPDU_END_USER_STATS_TCP_ACK_MSDU_COUNT_MASK 0x00000000ffff0000
  369. #define RX_PPDU_END_USER_STATS_SW_RESPONSE_REFERENCE_PTR_OFFSET 0x0000000000000028
  370. #define RX_PPDU_END_USER_STATS_SW_RESPONSE_REFERENCE_PTR_LSB 32
  371. #define RX_PPDU_END_USER_STATS_SW_RESPONSE_REFERENCE_PTR_MSB 63
  372. #define RX_PPDU_END_USER_STATS_SW_RESPONSE_REFERENCE_PTR_MASK 0xffffffff00000000
  373. #define RX_PPDU_END_USER_STATS_RECEIVED_QOS_DATA_TID_BITMAP_OFFSET 0x0000000000000030
  374. #define RX_PPDU_END_USER_STATS_RECEIVED_QOS_DATA_TID_BITMAP_LSB 0
  375. #define RX_PPDU_END_USER_STATS_RECEIVED_QOS_DATA_TID_BITMAP_MSB 15
  376. #define RX_PPDU_END_USER_STATS_RECEIVED_QOS_DATA_TID_BITMAP_MASK 0x000000000000ffff
  377. #define RX_PPDU_END_USER_STATS_RECEIVED_QOS_DATA_TID_EOSP_BITMAP_OFFSET 0x0000000000000030
  378. #define RX_PPDU_END_USER_STATS_RECEIVED_QOS_DATA_TID_EOSP_BITMAP_LSB 16
  379. #define RX_PPDU_END_USER_STATS_RECEIVED_QOS_DATA_TID_EOSP_BITMAP_MSB 31
  380. #define RX_PPDU_END_USER_STATS_RECEIVED_QOS_DATA_TID_EOSP_BITMAP_MASK 0x00000000ffff0000
  381. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID0_OFFSET 0x0000000000000030
  382. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID0_LSB 32
  383. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID0_MSB 39
  384. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID0_MASK 0x000000ff00000000
  385. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID1_OFFSET 0x0000000000000030
  386. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID1_LSB 40
  387. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID1_MSB 47
  388. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID1_MASK 0x0000ff0000000000
  389. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID2_OFFSET 0x0000000000000030
  390. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID2_LSB 48
  391. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID2_MSB 55
  392. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID2_MASK 0x00ff000000000000
  393. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID3_OFFSET 0x0000000000000030
  394. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID3_LSB 56
  395. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID3_MSB 63
  396. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID3_MASK 0xff00000000000000
  397. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID4_OFFSET 0x0000000000000038
  398. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID4_LSB 0
  399. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID4_MSB 7
  400. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID4_MASK 0x00000000000000ff
  401. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID5_OFFSET 0x0000000000000038
  402. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID5_LSB 8
  403. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID5_MSB 15
  404. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID5_MASK 0x000000000000ff00
  405. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID6_OFFSET 0x0000000000000038
  406. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID6_LSB 16
  407. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID6_MSB 23
  408. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID6_MASK 0x0000000000ff0000
  409. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID7_OFFSET 0x0000000000000038
  410. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID7_LSB 24
  411. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID7_MSB 31
  412. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID7_MASK 0x00000000ff000000
  413. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID8_OFFSET 0x0000000000000038
  414. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID8_LSB 32
  415. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID8_MSB 39
  416. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID8_MASK 0x000000ff00000000
  417. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID9_OFFSET 0x0000000000000038
  418. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID9_LSB 40
  419. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID9_MSB 47
  420. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID9_MASK 0x0000ff0000000000
  421. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID10_OFFSET 0x0000000000000038
  422. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID10_LSB 48
  423. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID10_MSB 55
  424. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID10_MASK 0x00ff000000000000
  425. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID11_OFFSET 0x0000000000000038
  426. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID11_LSB 56
  427. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID11_MSB 63
  428. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID11_MASK 0xff00000000000000
  429. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID12_OFFSET 0x0000000000000040
  430. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID12_LSB 0
  431. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID12_MSB 7
  432. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID12_MASK 0x00000000000000ff
  433. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID13_OFFSET 0x0000000000000040
  434. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID13_LSB 8
  435. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID13_MSB 15
  436. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID13_MASK 0x000000000000ff00
  437. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID14_OFFSET 0x0000000000000040
  438. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID14_LSB 16
  439. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID14_MSB 23
  440. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID14_MASK 0x0000000000ff0000
  441. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID15_OFFSET 0x0000000000000040
  442. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID15_LSB 24
  443. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID15_MSB 31
  444. #define RX_PPDU_END_USER_STATS_QOSCTRL_15_8_TID15_MASK 0x00000000ff000000
  445. #define RX_PPDU_END_USER_STATS_MPDU_OK_BYTE_COUNT_OFFSET 0x0000000000000040
  446. #define RX_PPDU_END_USER_STATS_MPDU_OK_BYTE_COUNT_LSB 32
  447. #define RX_PPDU_END_USER_STATS_MPDU_OK_BYTE_COUNT_MSB 56
  448. #define RX_PPDU_END_USER_STATS_MPDU_OK_BYTE_COUNT_MASK 0x01ffffff00000000
  449. #define RX_PPDU_END_USER_STATS_AMPDU_DELIM_OK_COUNT_6_0_OFFSET 0x0000000000000040
  450. #define RX_PPDU_END_USER_STATS_AMPDU_DELIM_OK_COUNT_6_0_LSB 57
  451. #define RX_PPDU_END_USER_STATS_AMPDU_DELIM_OK_COUNT_6_0_MSB 63
  452. #define RX_PPDU_END_USER_STATS_AMPDU_DELIM_OK_COUNT_6_0_MASK 0xfe00000000000000
  453. #define RX_PPDU_END_USER_STATS_AMPDU_DELIM_ERR_COUNT_OFFSET 0x0000000000000048
  454. #define RX_PPDU_END_USER_STATS_AMPDU_DELIM_ERR_COUNT_LSB 0
  455. #define RX_PPDU_END_USER_STATS_AMPDU_DELIM_ERR_COUNT_MSB 24
  456. #define RX_PPDU_END_USER_STATS_AMPDU_DELIM_ERR_COUNT_MASK 0x0000000001ffffff
  457. #define RX_PPDU_END_USER_STATS_AMPDU_DELIM_OK_COUNT_13_7_OFFSET 0x0000000000000048
  458. #define RX_PPDU_END_USER_STATS_AMPDU_DELIM_OK_COUNT_13_7_LSB 25
  459. #define RX_PPDU_END_USER_STATS_AMPDU_DELIM_OK_COUNT_13_7_MSB 31
  460. #define RX_PPDU_END_USER_STATS_AMPDU_DELIM_OK_COUNT_13_7_MASK 0x00000000fe000000
  461. #define RX_PPDU_END_USER_STATS_MPDU_ERR_BYTE_COUNT_OFFSET 0x0000000000000048
  462. #define RX_PPDU_END_USER_STATS_MPDU_ERR_BYTE_COUNT_LSB 32
  463. #define RX_PPDU_END_USER_STATS_MPDU_ERR_BYTE_COUNT_MSB 56
  464. #define RX_PPDU_END_USER_STATS_MPDU_ERR_BYTE_COUNT_MASK 0x01ffffff00000000
  465. #define RX_PPDU_END_USER_STATS_AMPDU_DELIM_OK_COUNT_20_14_OFFSET 0x0000000000000048
  466. #define RX_PPDU_END_USER_STATS_AMPDU_DELIM_OK_COUNT_20_14_LSB 57
  467. #define RX_PPDU_END_USER_STATS_AMPDU_DELIM_OK_COUNT_20_14_MSB 63
  468. #define RX_PPDU_END_USER_STATS_AMPDU_DELIM_OK_COUNT_20_14_MASK 0xfe00000000000000
  469. #define RX_PPDU_END_USER_STATS_NON_CONSECUTIVE_DELIMITER_ERR_OFFSET 0x0000000000000050
  470. #define RX_PPDU_END_USER_STATS_NON_CONSECUTIVE_DELIMITER_ERR_LSB 0
  471. #define RX_PPDU_END_USER_STATS_NON_CONSECUTIVE_DELIMITER_ERR_MSB 15
  472. #define RX_PPDU_END_USER_STATS_NON_CONSECUTIVE_DELIMITER_ERR_MASK 0x000000000000ffff
  473. #define RX_PPDU_END_USER_STATS_RETRIED_MSDU_COUNT_OFFSET 0x0000000000000050
  474. #define RX_PPDU_END_USER_STATS_RETRIED_MSDU_COUNT_LSB 16
  475. #define RX_PPDU_END_USER_STATS_RETRIED_MSDU_COUNT_MSB 31
  476. #define RX_PPDU_END_USER_STATS_RETRIED_MSDU_COUNT_MASK 0x00000000ffff0000
  477. #define RX_PPDU_END_USER_STATS_HT_CONTROL_NULL_FIELD_OFFSET 0x0000000000000050
  478. #define RX_PPDU_END_USER_STATS_HT_CONTROL_NULL_FIELD_LSB 32
  479. #define RX_PPDU_END_USER_STATS_HT_CONTROL_NULL_FIELD_MSB 63
  480. #define RX_PPDU_END_USER_STATS_HT_CONTROL_NULL_FIELD_MASK 0xffffffff00000000
  481. #define RX_PPDU_END_USER_STATS_SW_RESPONSE_REFERENCE_PTR_EXT_OFFSET 0x0000000000000058
  482. #define RX_PPDU_END_USER_STATS_SW_RESPONSE_REFERENCE_PTR_EXT_LSB 0
  483. #define RX_PPDU_END_USER_STATS_SW_RESPONSE_REFERENCE_PTR_EXT_MSB 31
  484. #define RX_PPDU_END_USER_STATS_SW_RESPONSE_REFERENCE_PTR_EXT_MASK 0x00000000ffffffff
  485. #define RX_PPDU_END_USER_STATS_CORRUPTED_DUE_TO_FIFO_DELAY_OFFSET 0x0000000000000058
  486. #define RX_PPDU_END_USER_STATS_CORRUPTED_DUE_TO_FIFO_DELAY_LSB 32
  487. #define RX_PPDU_END_USER_STATS_CORRUPTED_DUE_TO_FIFO_DELAY_MSB 32
  488. #define RX_PPDU_END_USER_STATS_CORRUPTED_DUE_TO_FIFO_DELAY_MASK 0x0000000100000000
  489. #define RX_PPDU_END_USER_STATS_FRAME_CONTROL_INFO_NULL_VALID_OFFSET 0x0000000000000058
  490. #define RX_PPDU_END_USER_STATS_FRAME_CONTROL_INFO_NULL_VALID_LSB 33
  491. #define RX_PPDU_END_USER_STATS_FRAME_CONTROL_INFO_NULL_VALID_MSB 33
  492. #define RX_PPDU_END_USER_STATS_FRAME_CONTROL_INFO_NULL_VALID_MASK 0x0000000200000000
  493. #define RX_PPDU_END_USER_STATS_FRAME_CONTROL_FIELD_NULL_OFFSET 0x0000000000000058
  494. #define RX_PPDU_END_USER_STATS_FRAME_CONTROL_FIELD_NULL_LSB 34
  495. #define RX_PPDU_END_USER_STATS_FRAME_CONTROL_FIELD_NULL_MSB 49
  496. #define RX_PPDU_END_USER_STATS_FRAME_CONTROL_FIELD_NULL_MASK 0x0003fffc00000000
  497. #define RX_PPDU_END_USER_STATS_RETRIED_MPDU_COUNT_OFFSET 0x0000000000000058
  498. #define RX_PPDU_END_USER_STATS_RETRIED_MPDU_COUNT_LSB 50
  499. #define RX_PPDU_END_USER_STATS_RETRIED_MPDU_COUNT_MSB 60
  500. #define RX_PPDU_END_USER_STATS_RETRIED_MPDU_COUNT_MASK 0x1ffc000000000000
  501. #define RX_PPDU_END_USER_STATS_RESERVED_23A_OFFSET 0x0000000000000058
  502. #define RX_PPDU_END_USER_STATS_RESERVED_23A_LSB 61
  503. #define RX_PPDU_END_USER_STATS_RESERVED_23A_MSB 63
  504. #define RX_PPDU_END_USER_STATS_RESERVED_23A_MASK 0xe000000000000000
  505. #endif