sde_encoder.c 158 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824
  1. /*
  2. * Copyright (c) 2014-2019, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/seq_file.h>
  22. #include <linux/sde_rsc.h>
  23. #include "msm_drv.h"
  24. #include "sde_kms.h"
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_crtc_helper.h>
  27. #include "sde_hwio.h"
  28. #include "sde_hw_catalog.h"
  29. #include "sde_hw_intf.h"
  30. #include "sde_hw_ctl.h"
  31. #include "sde_formats.h"
  32. #include "sde_encoder_phys.h"
  33. #include "sde_power_handle.h"
  34. #include "sde_hw_dsc.h"
  35. #include "sde_crtc.h"
  36. #include "sde_trace.h"
  37. #include "sde_core_irq.h"
  38. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  39. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  40. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  41. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  42. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  43. (p) ? (p)->parent->base.id : -1, \
  44. (p) ? (p)->intf_idx - INTF_0 : -1, \
  45. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  46. ##__VA_ARGS__)
  47. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  48. (p) ? (p)->parent->base.id : -1, \
  49. (p) ? (p)->intf_idx - INTF_0 : -1, \
  50. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  51. ##__VA_ARGS__)
  52. /*
  53. * Two to anticipate panels that can do cmd/vid dynamic switching
  54. * plan is to create all possible physical encoder types, and switch between
  55. * them at runtime
  56. */
  57. #define NUM_PHYS_ENCODER_TYPES 2
  58. #define MAX_PHYS_ENCODERS_PER_VIRTUAL \
  59. (MAX_H_TILES_PER_DISPLAY * NUM_PHYS_ENCODER_TYPES)
  60. #define MAX_CHANNELS_PER_ENC 2
  61. #define MISR_BUFF_SIZE 256
  62. #define IDLE_SHORT_TIMEOUT 1
  63. #define EVT_TIME_OUT_SPLIT 2
  64. /* Maximum number of VSYNC wait attempts for RSC state transition */
  65. #define MAX_RSC_WAIT 5
  66. #define TOPOLOGY_DUALPIPE_MERGE_MODE(x) \
  67. (((x) == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE) || \
  68. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) || \
  69. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC))
  70. /**
  71. * enum sde_enc_rc_events - events for resource control state machine
  72. * @SDE_ENC_RC_EVENT_KICKOFF:
  73. * This event happens at NORMAL priority.
  74. * Event that signals the start of the transfer. When this event is
  75. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  76. * Regardless of the previous state, the resource should be in ON state
  77. * at the end of this event.
  78. * @SDE_ENC_RC_EVENT_FRAME_DONE:
  79. * This event happens at INTERRUPT level.
  80. * Event signals the end of the data transfer after the PP FRAME_DONE
  81. * event. At the end of this event, a delayed work is scheduled to go to
  82. * IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION time.
  83. * @SDE_ENC_RC_EVENT_PRE_STOP:
  84. * This event happens at NORMAL priority.
  85. * This event, when received during the ON state, set RSC to IDLE, and
  86. * and leave the RC STATE in the PRE_OFF state.
  87. * It should be followed by the STOP event as part of encoder disable.
  88. * If received during IDLE or OFF states, it will do nothing.
  89. * @SDE_ENC_RC_EVENT_STOP:
  90. * This event happens at NORMAL priority.
  91. * When this event is received, disable all the MDP/DSI core clocks, and
  92. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  93. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  94. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  95. * Resource state should be in OFF at the end of the event.
  96. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  97. * This event happens at NORMAL priority from a work item.
  98. * Event signals that there is a seamless mode switch is in prgoress. A
  99. * client needs to turn of only irq - leave clocks ON to reduce the mode
  100. * switch latency.
  101. * @SDE_ENC_RC_EVENT_POST_MODESET:
  102. * This event happens at NORMAL priority from a work item.
  103. * Event signals that seamless mode switch is complete and resources are
  104. * acquired. Clients wants to turn on the irq again and update the rsc
  105. * with new vtotal.
  106. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  107. * This event happens at NORMAL priority from a work item.
  108. * Event signals that there were no frame updates for
  109. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  110. * and request RSC with IDLE state and change the resource state to IDLE.
  111. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  112. * This event is triggered from the input event thread when touch event is
  113. * received from the input device. On receiving this event,
  114. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  115. clocks and enable RSC.
  116. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  117. * off work since a new commit is imminent.
  118. */
  119. enum sde_enc_rc_events {
  120. SDE_ENC_RC_EVENT_KICKOFF = 1,
  121. SDE_ENC_RC_EVENT_FRAME_DONE,
  122. SDE_ENC_RC_EVENT_PRE_STOP,
  123. SDE_ENC_RC_EVENT_STOP,
  124. SDE_ENC_RC_EVENT_PRE_MODESET,
  125. SDE_ENC_RC_EVENT_POST_MODESET,
  126. SDE_ENC_RC_EVENT_ENTER_IDLE,
  127. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  128. };
  129. /*
  130. * enum sde_enc_rc_states - states that the resource control maintains
  131. * @SDE_ENC_RC_STATE_OFF: Resource is in OFF state
  132. * @SDE_ENC_RC_STATE_PRE_OFF: Resource is transitioning to OFF state
  133. * @SDE_ENC_RC_STATE_ON: Resource is in ON state
  134. * @SDE_ENC_RC_STATE_MODESET: Resource is in modeset state
  135. * @SDE_ENC_RC_STATE_IDLE: Resource is in IDLE state
  136. */
  137. enum sde_enc_rc_states {
  138. SDE_ENC_RC_STATE_OFF,
  139. SDE_ENC_RC_STATE_PRE_OFF,
  140. SDE_ENC_RC_STATE_ON,
  141. SDE_ENC_RC_STATE_MODESET,
  142. SDE_ENC_RC_STATE_IDLE
  143. };
  144. /**
  145. * struct sde_encoder_virt - virtual encoder. Container of one or more physical
  146. * encoders. Virtual encoder manages one "logical" display. Physical
  147. * encoders manage one intf block, tied to a specific panel/sub-panel.
  148. * Virtual encoder defers as much as possible to the physical encoders.
  149. * Virtual encoder registers itself with the DRM Framework as the encoder.
  150. * @base: drm_encoder base class for registration with DRM
  151. * @enc_spin_lock: Virtual-Encoder-Wide Spin Lock for IRQ purposes
  152. * @bus_scaling_client: Client handle to the bus scaling interface
  153. * @te_source: vsync source pin information
  154. * @num_phys_encs: Actual number of physical encoders contained.
  155. * @phys_encs: Container of physical encoders managed.
  156. * @cur_master: Pointer to the current master in this mode. Optimization
  157. * Only valid after enable. Cleared as disable.
  158. * @hw_pp Handle to the pingpong blocks used for the display. No.
  159. * pingpong blocks can be different than num_phys_encs.
  160. * @hw_dsc: Array of DSC block handles used for the display.
  161. * @dirty_dsc_ids: Cached dsc indexes for dirty DSC blocks needing flush
  162. * @intfs_swapped Whether or not the phys_enc interfaces have been swapped
  163. * for partial update right-only cases, such as pingpong
  164. * split where virtual pingpong does not generate IRQs
  165. * @crtc_vblank_cb: Callback into the upper layer / CRTC for
  166. * notification of the VBLANK
  167. * @crtc_vblank_cb_data: Data from upper layer for VBLANK notification
  168. * @crtc_kickoff_cb: Callback into CRTC that will flush & start
  169. * all CTL paths
  170. * @crtc_kickoff_cb_data: Opaque user data given to crtc_kickoff_cb
  171. * @debugfs_root: Debug file system root file node
  172. * @enc_lock: Lock around physical encoder create/destroy and
  173. access.
  174. * @frame_done_cnt: Atomic counter for tracking which phys_enc is
  175. * done with frame processing.
  176. * @crtc_frame_event_cb: callback handler for frame event
  177. * @crtc_frame_event_cb_data: callback handler private data
  178. * @vsync_event_timer: vsync timer
  179. * @rsc_client: rsc client pointer
  180. * @rsc_state_init: boolean to indicate rsc config init
  181. * @disp_info: local copy of msm_display_info struct
  182. * @misr_enable: misr enable/disable status
  183. * @misr_frame_count: misr frame count before start capturing the data
  184. * @idle_pc_enabled: indicate if idle power collapse is enabled
  185. * currently. This can be controlled by user-mode
  186. * @rc_lock: resource control mutex lock to protect
  187. * virt encoder over various state changes
  188. * @rc_state: resource controller state
  189. * @delayed_off_work: delayed worker to schedule disabling of
  190. * clks and resources after IDLE_TIMEOUT time.
  191. * @vsync_event_work: worker to handle vsync event for autorefresh
  192. * @input_event_work: worker to handle input device touch events
  193. * @esd_trigger_work: worker to handle esd trigger events
  194. * @input_handler: handler for input device events
  195. * @topology: topology of the display
  196. * @vblank_enabled: boolean to track userspace vblank vote
  197. * @idle_pc_restore: flag to indicate idle_pc_restore happened
  198. * @frame_trigger_mode: frame trigger mode indication for command
  199. * mode display
  200. * @dynamic_hdr_updated: flag to indicate if mempool was programmed
  201. * @rsc_config: rsc configuration for display vtotal, fps, etc.
  202. * @cur_conn_roi: current connector roi
  203. * @prv_conn_roi: previous connector roi to optimize if unchanged
  204. * @crtc pointer to drm_crtc
  205. * @recovery_events_enabled: status of hw recovery feature enable by client
  206. * @elevated_ahb_vote: increase AHB bus speed for the first frame
  207. * after power collapse
  208. * @pm_qos_cpu_req: pm_qos request for cpu frequency
  209. * @mode_info: stores the current mode information
  210. */
  211. struct sde_encoder_virt {
  212. struct drm_encoder base;
  213. spinlock_t enc_spinlock;
  214. struct mutex vblank_ctl_lock;
  215. uint32_t bus_scaling_client;
  216. uint32_t display_num_of_h_tiles;
  217. uint32_t te_source;
  218. unsigned int num_phys_encs;
  219. struct sde_encoder_phys *phys_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  220. struct sde_encoder_phys *cur_master;
  221. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  222. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  223. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  224. enum sde_dsc dirty_dsc_ids[MAX_CHANNELS_PER_ENC];
  225. bool intfs_swapped;
  226. void (*crtc_vblank_cb)(void *data);
  227. void *crtc_vblank_cb_data;
  228. struct dentry *debugfs_root;
  229. struct mutex enc_lock;
  230. atomic_t frame_done_cnt[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  231. void (*crtc_frame_event_cb)(void *data, u32 event);
  232. struct sde_crtc_frame_event_cb_data crtc_frame_event_cb_data;
  233. struct timer_list vsync_event_timer;
  234. struct sde_rsc_client *rsc_client;
  235. bool rsc_state_init;
  236. struct msm_display_info disp_info;
  237. bool misr_enable;
  238. u32 misr_frame_count;
  239. bool idle_pc_enabled;
  240. struct mutex rc_lock;
  241. enum sde_enc_rc_states rc_state;
  242. struct kthread_delayed_work delayed_off_work;
  243. struct kthread_work vsync_event_work;
  244. struct kthread_work input_event_work;
  245. struct kthread_work esd_trigger_work;
  246. struct input_handler *input_handler;
  247. struct msm_display_topology topology;
  248. bool vblank_enabled;
  249. bool idle_pc_restore;
  250. enum frame_trigger_mode_type frame_trigger_mode;
  251. bool dynamic_hdr_updated;
  252. struct sde_rsc_cmd_config rsc_config;
  253. struct sde_rect cur_conn_roi;
  254. struct sde_rect prv_conn_roi;
  255. struct drm_crtc *crtc;
  256. bool recovery_events_enabled;
  257. bool elevated_ahb_vote;
  258. struct pm_qos_request pm_qos_cpu_req;
  259. struct msm_mode_info mode_info;
  260. };
  261. #define to_sde_encoder_virt(x) container_of(x, struct sde_encoder_virt, base)
  262. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  263. {
  264. struct sde_encoder_virt *sde_enc;
  265. int i;
  266. sde_enc = to_sde_encoder_virt(drm_enc);
  267. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  268. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  269. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  270. SDE_EVT32(DRMID(drm_enc), enable);
  271. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  272. }
  273. }
  274. }
  275. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc,
  276. struct sde_kms *sde_kms)
  277. {
  278. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  279. struct pm_qos_request *req;
  280. u32 cpu_mask;
  281. u32 cpu_dma_latency;
  282. int cpu;
  283. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  284. return;
  285. cpu_mask = sde_kms->catalog->perf.cpu_mask;
  286. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  287. req = &sde_enc->pm_qos_cpu_req;
  288. req->type = PM_QOS_REQ_AFFINE_CORES;
  289. cpumask_empty(&req->cpus_affine);
  290. for_each_possible_cpu(cpu) {
  291. if ((1 << cpu) & cpu_mask)
  292. cpumask_set_cpu(cpu, &req->cpus_affine);
  293. }
  294. pm_qos_add_request(req, PM_QOS_CPU_DMA_LATENCY, cpu_dma_latency);
  295. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_mask, cpu_dma_latency);
  296. }
  297. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc,
  298. struct sde_kms *sde_kms)
  299. {
  300. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  301. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  302. return;
  303. pm_qos_remove_request(&sde_enc->pm_qos_cpu_req);
  304. }
  305. static bool _sde_encoder_is_dsc_enabled(struct drm_encoder *drm_enc)
  306. {
  307. struct sde_encoder_virt *sde_enc;
  308. struct msm_compression_info *comp_info;
  309. if (!drm_enc)
  310. return false;
  311. sde_enc = to_sde_encoder_virt(drm_enc);
  312. comp_info = &sde_enc->mode_info.comp_info;
  313. return (comp_info->comp_type == MSM_DISPLAY_COMPRESSION_DSC);
  314. }
  315. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  316. s64 timeout_ms, struct sde_encoder_wait_info *info)
  317. {
  318. int rc = 0;
  319. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  320. ktime_t cur_ktime;
  321. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  322. do {
  323. rc = wait_event_timeout(*(info->wq),
  324. atomic_read(info->atomic_cnt) == 0, wait_time_jiffies);
  325. cur_ktime = ktime_get();
  326. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  327. timeout_ms, atomic_read(info->atomic_cnt));
  328. /* If we timed out, counter is valid and time is less, wait again */
  329. } while (atomic_read(info->atomic_cnt) && (rc == 0) &&
  330. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  331. return rc;
  332. }
  333. bool sde_encoder_is_dsc_merge(struct drm_encoder *drm_enc)
  334. {
  335. enum sde_rm_topology_name topology;
  336. struct sde_encoder_virt *sde_enc;
  337. struct drm_connector *drm_conn;
  338. if (!drm_enc)
  339. return false;
  340. sde_enc = to_sde_encoder_virt(drm_enc);
  341. if (!sde_enc->cur_master)
  342. return false;
  343. drm_conn = sde_enc->cur_master->connector;
  344. if (!drm_conn)
  345. return false;
  346. topology = sde_connector_get_topology_name(drm_conn);
  347. if (topology == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)
  348. return true;
  349. return false;
  350. }
  351. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  352. {
  353. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  354. return sde_enc && sde_enc->disp_info.is_primary;
  355. }
  356. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  357. {
  358. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  359. return sde_enc && sde_enc->cur_master &&
  360. sde_enc->cur_master->cont_splash_enabled;
  361. }
  362. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  363. enum sde_intr_idx intr_idx)
  364. {
  365. SDE_EVT32(DRMID(phys_enc->parent),
  366. phys_enc->intf_idx - INTF_0,
  367. phys_enc->hw_pp->idx - PINGPONG_0,
  368. intr_idx);
  369. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  370. if (phys_enc->parent_ops.handle_frame_done)
  371. phys_enc->parent_ops.handle_frame_done(
  372. phys_enc->parent, phys_enc,
  373. SDE_ENCODER_FRAME_EVENT_ERROR);
  374. }
  375. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  376. enum sde_intr_idx intr_idx,
  377. struct sde_encoder_wait_info *wait_info)
  378. {
  379. struct sde_encoder_irq *irq;
  380. u32 irq_status;
  381. int ret, i;
  382. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  383. SDE_ERROR("invalid params\n");
  384. return -EINVAL;
  385. }
  386. irq = &phys_enc->irq[intr_idx];
  387. /* note: do master / slave checking outside */
  388. /* return EWOULDBLOCK since we know the wait isn't necessary */
  389. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  390. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  391. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  392. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  393. return -EWOULDBLOCK;
  394. }
  395. if (irq->irq_idx < 0) {
  396. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  397. irq->name, irq->hw_idx);
  398. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  399. irq->irq_idx);
  400. return 0;
  401. }
  402. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  403. atomic_read(wait_info->atomic_cnt));
  404. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  405. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  406. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  407. /*
  408. * Some module X may disable interrupt for longer duration
  409. * and it may trigger all interrupts including timer interrupt
  410. * when module X again enable the interrupt.
  411. * That may cause interrupt wait timeout API in this API.
  412. * It is handled by split the wait timer in two halves.
  413. */
  414. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  415. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  416. irq->hw_idx,
  417. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  418. wait_info);
  419. if (ret)
  420. break;
  421. }
  422. if (ret <= 0) {
  423. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  424. irq->irq_idx, true);
  425. if (irq_status) {
  426. unsigned long flags;
  427. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  428. irq->hw_idx, irq->irq_idx,
  429. phys_enc->hw_pp->idx - PINGPONG_0,
  430. atomic_read(wait_info->atomic_cnt));
  431. SDE_DEBUG_PHYS(phys_enc,
  432. "done but irq %d not triggered\n",
  433. irq->irq_idx);
  434. local_irq_save(flags);
  435. irq->cb.func(phys_enc, irq->irq_idx);
  436. local_irq_restore(flags);
  437. ret = 0;
  438. } else {
  439. ret = -ETIMEDOUT;
  440. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  441. irq->hw_idx, irq->irq_idx,
  442. phys_enc->hw_pp->idx - PINGPONG_0,
  443. atomic_read(wait_info->atomic_cnt), irq_status,
  444. SDE_EVTLOG_ERROR);
  445. }
  446. } else {
  447. ret = 0;
  448. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  449. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  450. atomic_read(wait_info->atomic_cnt));
  451. }
  452. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  453. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  454. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  455. return ret;
  456. }
  457. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  458. enum sde_intr_idx intr_idx)
  459. {
  460. struct sde_encoder_irq *irq;
  461. int ret = 0;
  462. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  463. SDE_ERROR("invalid params\n");
  464. return -EINVAL;
  465. }
  466. irq = &phys_enc->irq[intr_idx];
  467. if (irq->irq_idx >= 0) {
  468. SDE_DEBUG_PHYS(phys_enc,
  469. "skipping already registered irq %s type %d\n",
  470. irq->name, irq->intr_type);
  471. return 0;
  472. }
  473. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  474. irq->intr_type, irq->hw_idx);
  475. if (irq->irq_idx < 0) {
  476. SDE_ERROR_PHYS(phys_enc,
  477. "failed to lookup IRQ index for %s type:%d\n",
  478. irq->name, irq->intr_type);
  479. return -EINVAL;
  480. }
  481. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  482. &irq->cb);
  483. if (ret) {
  484. SDE_ERROR_PHYS(phys_enc,
  485. "failed to register IRQ callback for %s\n",
  486. irq->name);
  487. irq->irq_idx = -EINVAL;
  488. return ret;
  489. }
  490. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  491. if (ret) {
  492. SDE_ERROR_PHYS(phys_enc,
  493. "enable IRQ for intr:%s failed, irq_idx %d\n",
  494. irq->name, irq->irq_idx);
  495. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  496. irq->irq_idx, &irq->cb);
  497. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  498. irq->irq_idx, SDE_EVTLOG_ERROR);
  499. irq->irq_idx = -EINVAL;
  500. return ret;
  501. }
  502. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  503. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  504. irq->name, irq->irq_idx);
  505. return ret;
  506. }
  507. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  508. enum sde_intr_idx intr_idx)
  509. {
  510. struct sde_encoder_irq *irq;
  511. int ret;
  512. if (!phys_enc) {
  513. SDE_ERROR("invalid encoder\n");
  514. return -EINVAL;
  515. }
  516. irq = &phys_enc->irq[intr_idx];
  517. /* silently skip irqs that weren't registered */
  518. if (irq->irq_idx < 0) {
  519. SDE_ERROR(
  520. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  521. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  522. irq->irq_idx);
  523. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  524. irq->irq_idx, SDE_EVTLOG_ERROR);
  525. return 0;
  526. }
  527. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  528. if (ret)
  529. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  530. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  531. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  532. &irq->cb);
  533. if (ret)
  534. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  535. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  536. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  537. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  538. irq->irq_idx = -EINVAL;
  539. return 0;
  540. }
  541. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  542. struct sde_encoder_hw_resources *hw_res,
  543. struct drm_connector_state *conn_state)
  544. {
  545. struct sde_encoder_virt *sde_enc = NULL;
  546. int i = 0;
  547. if (!hw_res || !drm_enc || !conn_state) {
  548. SDE_ERROR("invalid argument(s), drm_enc %d, res %d, state %d\n",
  549. !drm_enc, !hw_res, !conn_state);
  550. return;
  551. }
  552. sde_enc = to_sde_encoder_virt(drm_enc);
  553. SDE_DEBUG_ENC(sde_enc, "\n");
  554. /* Query resources used by phys encs, expected to be without overlap */
  555. memset(hw_res, 0, sizeof(*hw_res));
  556. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  557. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  558. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  559. if (phys && phys->ops.get_hw_resources)
  560. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  561. }
  562. sde_connector_get_mode_info(conn_state, &sde_enc->mode_info);
  563. hw_res->topology = sde_enc->mode_info.topology;
  564. hw_res->is_primary = sde_enc->disp_info.is_primary;
  565. }
  566. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  567. {
  568. struct sde_encoder_virt *sde_enc = NULL;
  569. int i = 0;
  570. if (!drm_enc) {
  571. SDE_ERROR("invalid encoder\n");
  572. return;
  573. }
  574. sde_enc = to_sde_encoder_virt(drm_enc);
  575. SDE_DEBUG_ENC(sde_enc, "\n");
  576. mutex_lock(&sde_enc->enc_lock);
  577. sde_rsc_client_destroy(sde_enc->rsc_client);
  578. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  579. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  580. if (phys && phys->ops.destroy) {
  581. phys->ops.destroy(phys);
  582. --sde_enc->num_phys_encs;
  583. sde_enc->phys_encs[i] = NULL;
  584. }
  585. }
  586. if (sde_enc->num_phys_encs)
  587. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  588. sde_enc->num_phys_encs);
  589. sde_enc->num_phys_encs = 0;
  590. mutex_unlock(&sde_enc->enc_lock);
  591. drm_encoder_cleanup(drm_enc);
  592. mutex_destroy(&sde_enc->enc_lock);
  593. kfree(sde_enc->input_handler);
  594. sde_enc->input_handler = NULL;
  595. kfree(sde_enc);
  596. }
  597. void sde_encoder_helper_update_intf_cfg(
  598. struct sde_encoder_phys *phys_enc)
  599. {
  600. struct sde_encoder_virt *sde_enc;
  601. struct sde_hw_intf_cfg_v1 *intf_cfg;
  602. enum sde_3d_blend_mode mode_3d;
  603. if (!phys_enc) {
  604. SDE_ERROR("invalid arg, encoder %d\n", !phys_enc);
  605. return;
  606. }
  607. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  608. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  609. SDE_DEBUG_ENC(sde_enc,
  610. "intf_cfg updated for %d at idx %d\n",
  611. phys_enc->intf_idx,
  612. intf_cfg->intf_count);
  613. /* setup interface configuration */
  614. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  615. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  616. return;
  617. }
  618. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  619. if (phys_enc == sde_enc->cur_master) {
  620. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  621. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  622. else
  623. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  624. }
  625. /* configure this interface as master for split display */
  626. if (phys_enc->split_role == ENC_ROLE_MASTER)
  627. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  628. /* setup which pp blk will connect to this intf */
  629. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  630. phys_enc->hw_intf->ops.bind_pingpong_blk(
  631. phys_enc->hw_intf,
  632. true,
  633. phys_enc->hw_pp->idx);
  634. /*setup merge_3d configuration */
  635. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  636. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  637. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  638. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  639. phys_enc->hw_pp->merge_3d->idx;
  640. if (phys_enc->hw_pp->ops.setup_3d_mode)
  641. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  642. mode_3d);
  643. }
  644. void sde_encoder_helper_split_config(
  645. struct sde_encoder_phys *phys_enc,
  646. enum sde_intf interface)
  647. {
  648. struct sde_encoder_virt *sde_enc;
  649. struct split_pipe_cfg cfg = { 0 };
  650. struct sde_hw_mdp *hw_mdptop;
  651. enum sde_rm_topology_name topology;
  652. struct msm_display_info *disp_info;
  653. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  654. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  655. return;
  656. }
  657. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  658. hw_mdptop = phys_enc->hw_mdptop;
  659. disp_info = &sde_enc->disp_info;
  660. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  661. return;
  662. /**
  663. * disable split modes since encoder will be operating in as the only
  664. * encoder, either for the entire use case in the case of, for example,
  665. * single DSI, or for this frame in the case of left/right only partial
  666. * update.
  667. */
  668. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  669. if (hw_mdptop->ops.setup_split_pipe)
  670. hw_mdptop->ops.setup_split_pipe(hw_mdptop, &cfg);
  671. if (hw_mdptop->ops.setup_pp_split)
  672. hw_mdptop->ops.setup_pp_split(hw_mdptop, &cfg);
  673. return;
  674. }
  675. cfg.en = true;
  676. cfg.mode = phys_enc->intf_mode;
  677. cfg.intf = interface;
  678. if (cfg.en && phys_enc->ops.needs_single_flush &&
  679. phys_enc->ops.needs_single_flush(phys_enc))
  680. cfg.split_flush_en = true;
  681. topology = sde_connector_get_topology_name(phys_enc->connector);
  682. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  683. cfg.pp_split_slave = cfg.intf;
  684. else
  685. cfg.pp_split_slave = INTF_MAX;
  686. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  687. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg.en);
  688. if (hw_mdptop->ops.setup_split_pipe)
  689. hw_mdptop->ops.setup_split_pipe(hw_mdptop, &cfg);
  690. } else if (sde_enc->hw_pp[0]) {
  691. /*
  692. * slave encoder
  693. * - determine split index from master index,
  694. * assume master is first pp
  695. */
  696. cfg.pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  697. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  698. cfg.pp_split_index);
  699. if (hw_mdptop->ops.setup_pp_split)
  700. hw_mdptop->ops.setup_pp_split(hw_mdptop, &cfg);
  701. }
  702. }
  703. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  704. {
  705. struct sde_encoder_virt *sde_enc;
  706. int i = 0;
  707. if (!drm_enc)
  708. return false;
  709. sde_enc = to_sde_encoder_virt(drm_enc);
  710. if (!sde_enc)
  711. return false;
  712. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  713. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  714. if (phys && phys->in_clone_mode)
  715. return true;
  716. }
  717. return false;
  718. }
  719. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  720. struct drm_crtc_state *crtc_state,
  721. struct drm_connector_state *conn_state)
  722. {
  723. const struct drm_display_mode *mode;
  724. struct drm_display_mode *adj_mode;
  725. int i = 0;
  726. int ret = 0;
  727. mode = &crtc_state->mode;
  728. adj_mode = &crtc_state->adjusted_mode;
  729. /* perform atomic check on the first physical encoder (master) */
  730. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  731. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  732. if (phys && phys->ops.atomic_check)
  733. ret = phys->ops.atomic_check(phys, crtc_state,
  734. conn_state);
  735. else if (phys && phys->ops.mode_fixup)
  736. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  737. ret = -EINVAL;
  738. if (ret) {
  739. SDE_ERROR_ENC(sde_enc,
  740. "mode unsupported, phys idx %d\n", i);
  741. break;
  742. }
  743. }
  744. return ret;
  745. }
  746. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  747. struct drm_crtc_state *crtc_state,
  748. struct drm_connector_state *conn_state,
  749. struct sde_connector_state *sde_conn_state,
  750. struct sde_crtc_state *sde_crtc_state)
  751. {
  752. int ret = 0;
  753. if (crtc_state->mode_changed || crtc_state->active_changed) {
  754. struct sde_rect mode_roi, roi;
  755. mode_roi.x = 0;
  756. mode_roi.y = 0;
  757. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  758. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  759. if (sde_conn_state->rois.num_rects) {
  760. sde_kms_rect_merge_rectangles(
  761. &sde_conn_state->rois, &roi);
  762. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  763. SDE_ERROR_ENC(sde_enc,
  764. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  765. roi.x, roi.y, roi.w, roi.h);
  766. ret = -EINVAL;
  767. }
  768. }
  769. if (sde_crtc_state->user_roi_list.num_rects) {
  770. sde_kms_rect_merge_rectangles(
  771. &sde_crtc_state->user_roi_list, &roi);
  772. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  773. SDE_ERROR_ENC(sde_enc,
  774. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  775. roi.x, roi.y, roi.w, roi.h);
  776. ret = -EINVAL;
  777. }
  778. }
  779. }
  780. return ret;
  781. }
  782. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  783. struct drm_crtc_state *crtc_state,
  784. struct drm_connector_state *conn_state,
  785. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  786. struct sde_connector *sde_conn,
  787. struct sde_connector_state *sde_conn_state)
  788. {
  789. int ret = 0;
  790. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  791. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  792. struct msm_display_topology *topology = NULL;
  793. ret = sde_conn->ops.get_mode_info(&sde_conn->base, adj_mode,
  794. &sde_conn_state->mode_info,
  795. sde_kms->catalog->max_mixer_width,
  796. sde_conn->display);
  797. if (ret) {
  798. SDE_ERROR_ENC(sde_enc,
  799. "failed to get mode info, rc = %d\n", ret);
  800. return ret;
  801. }
  802. if (sde_conn_state->mode_info.comp_info.comp_type &&
  803. sde_conn_state->mode_info.comp_info.comp_ratio >=
  804. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  805. SDE_ERROR_ENC(sde_enc,
  806. "invalid compression ratio: %d\n",
  807. sde_conn_state->mode_info.comp_info.comp_ratio);
  808. ret = -EINVAL;
  809. return ret;
  810. }
  811. /* Reserve dynamic resources, indicating atomic_check phase */
  812. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  813. conn_state, true);
  814. if (ret) {
  815. SDE_ERROR_ENC(sde_enc,
  816. "RM failed to reserve resources, rc = %d\n",
  817. ret);
  818. return ret;
  819. }
  820. /**
  821. * Update connector state with the topology selected for the
  822. * resource set validated. Reset the topology if we are
  823. * de-activating crtc.
  824. */
  825. if (crtc_state->active)
  826. topology = &sde_conn_state->mode_info.topology;
  827. ret = sde_rm_update_topology(conn_state, topology);
  828. if (ret) {
  829. SDE_ERROR_ENC(sde_enc,
  830. "RM failed to update topology, rc: %d\n", ret);
  831. return ret;
  832. }
  833. ret = sde_connector_set_blob_data(conn_state->connector,
  834. conn_state,
  835. CONNECTOR_PROP_SDE_INFO);
  836. if (ret) {
  837. SDE_ERROR_ENC(sde_enc,
  838. "connector failed to update info, rc: %d\n",
  839. ret);
  840. return ret;
  841. }
  842. }
  843. return ret;
  844. }
  845. static int sde_encoder_virt_atomic_check(
  846. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  847. struct drm_connector_state *conn_state)
  848. {
  849. struct sde_encoder_virt *sde_enc;
  850. struct msm_drm_private *priv;
  851. struct sde_kms *sde_kms;
  852. const struct drm_display_mode *mode;
  853. struct drm_display_mode *adj_mode;
  854. struct sde_connector *sde_conn = NULL;
  855. struct sde_connector_state *sde_conn_state = NULL;
  856. struct sde_crtc_state *sde_crtc_state = NULL;
  857. enum sde_rm_topology_name old_top;
  858. int ret = 0;
  859. if (!drm_enc || !crtc_state || !conn_state) {
  860. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  861. !drm_enc, !crtc_state, !conn_state);
  862. return -EINVAL;
  863. }
  864. sde_enc = to_sde_encoder_virt(drm_enc);
  865. SDE_DEBUG_ENC(sde_enc, "\n");
  866. priv = drm_enc->dev->dev_private;
  867. sde_kms = to_sde_kms(priv->kms);
  868. mode = &crtc_state->mode;
  869. adj_mode = &crtc_state->adjusted_mode;
  870. sde_conn = to_sde_connector(conn_state->connector);
  871. sde_conn_state = to_sde_connector_state(conn_state);
  872. sde_crtc_state = to_sde_crtc_state(crtc_state);
  873. SDE_EVT32(DRMID(drm_enc), drm_atomic_crtc_needs_modeset(crtc_state));
  874. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  875. conn_state);
  876. if (ret)
  877. return ret;
  878. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  879. conn_state, sde_conn_state, sde_crtc_state);
  880. if (ret)
  881. return ret;
  882. /**
  883. * record topology in previous atomic state to be able to handle
  884. * topology transitions correctly.
  885. */
  886. old_top = sde_connector_get_property(conn_state,
  887. CONNECTOR_PROP_TOPOLOGY_NAME);
  888. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  889. if (ret)
  890. return ret;
  891. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  892. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  893. if (ret)
  894. return ret;
  895. ret = sde_connector_roi_v1_check_roi(conn_state);
  896. if (ret) {
  897. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  898. ret);
  899. return ret;
  900. }
  901. drm_mode_set_crtcinfo(adj_mode, 0);
  902. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  903. return ret;
  904. }
  905. static int _sde_encoder_dsc_update_pic_dim(struct msm_display_dsc_info *dsc,
  906. int pic_width, int pic_height)
  907. {
  908. if (!dsc || !pic_width || !pic_height) {
  909. SDE_ERROR("invalid input: pic_width=%d pic_height=%d\n",
  910. pic_width, pic_height);
  911. return -EINVAL;
  912. }
  913. if ((pic_width % dsc->slice_width) ||
  914. (pic_height % dsc->slice_height)) {
  915. SDE_ERROR("pic_dim=%dx%d has to be multiple of slice=%dx%d\n",
  916. pic_width, pic_height,
  917. dsc->slice_width, dsc->slice_height);
  918. return -EINVAL;
  919. }
  920. dsc->pic_width = pic_width;
  921. dsc->pic_height = pic_height;
  922. return 0;
  923. }
  924. static void _sde_encoder_dsc_pclk_param_calc(struct msm_display_dsc_info *dsc,
  925. int intf_width)
  926. {
  927. int slice_per_pkt, slice_per_intf;
  928. int bytes_in_slice, total_bytes_per_intf;
  929. if (!dsc || !dsc->slice_width || !dsc->slice_per_pkt ||
  930. (intf_width < dsc->slice_width)) {
  931. SDE_ERROR("invalid input: intf_width=%d slice_width=%d\n",
  932. intf_width, dsc ? dsc->slice_width : -1);
  933. return;
  934. }
  935. slice_per_pkt = dsc->slice_per_pkt;
  936. slice_per_intf = DIV_ROUND_UP(intf_width, dsc->slice_width);
  937. /*
  938. * If slice_per_pkt is greater than slice_per_intf then default to 1.
  939. * This can happen during partial update.
  940. */
  941. if (slice_per_pkt > slice_per_intf)
  942. slice_per_pkt = 1;
  943. bytes_in_slice = DIV_ROUND_UP(dsc->slice_width * dsc->bpp, 8);
  944. total_bytes_per_intf = bytes_in_slice * slice_per_intf;
  945. dsc->eol_byte_num = total_bytes_per_intf % 3;
  946. dsc->pclk_per_line = DIV_ROUND_UP(total_bytes_per_intf, 3);
  947. dsc->bytes_in_slice = bytes_in_slice;
  948. dsc->bytes_per_pkt = bytes_in_slice * slice_per_pkt;
  949. dsc->pkt_per_line = slice_per_intf / slice_per_pkt;
  950. }
  951. static int _sde_encoder_dsc_initial_line_calc(struct msm_display_dsc_info *dsc,
  952. int enc_ip_width)
  953. {
  954. int max_ssm_delay, max_se_size, obuf_latency;
  955. int input_ssm_out_latency, base_hs_latency;
  956. int multi_hs_extra_latency, mux_word_size;
  957. /* Hardent core config */
  958. int max_muxword_size = 48;
  959. int output_rate = 64;
  960. int rtl_max_bpc = 10;
  961. int pipeline_latency = 28;
  962. max_se_size = 4 * (rtl_max_bpc + 1);
  963. max_ssm_delay = max_se_size + max_muxword_size - 1;
  964. mux_word_size = (dsc->bpc >= 12 ? 64 : 48);
  965. input_ssm_out_latency = pipeline_latency + (3 * (max_ssm_delay + 2));
  966. obuf_latency = DIV_ROUND_UP((9 * output_rate +
  967. mux_word_size), dsc->bpp) + 1;
  968. base_hs_latency = dsc->initial_xmit_delay + input_ssm_out_latency
  969. + obuf_latency;
  970. multi_hs_extra_latency = DIV_ROUND_UP((8 * dsc->chunk_size), dsc->bpp);
  971. dsc->initial_lines = DIV_ROUND_UP((base_hs_latency +
  972. multi_hs_extra_latency), dsc->slice_width);
  973. return 0;
  974. }
  975. static bool _sde_encoder_dsc_ich_reset_override_needed(bool pu_en,
  976. struct msm_display_dsc_info *dsc)
  977. {
  978. /*
  979. * As per the DSC spec, ICH_RESET can be either end of the slice line
  980. * or at the end of the slice. HW internally generates ich_reset at
  981. * end of the slice line if DSC_MERGE is used or encoder has two
  982. * soft slices. However, if encoder has only 1 soft slice and DSC_MERGE
  983. * is not used then it will generate ich_reset at the end of slice.
  984. *
  985. * Now as per the spec, during one PPS session, position where
  986. * ich_reset is generated should not change. Now if full-screen frame
  987. * has more than 1 soft slice then HW will automatically generate
  988. * ich_reset at the end of slice_line. But for the same panel, if
  989. * partial frame is enabled and only 1 encoder is used with 1 slice,
  990. * then HW will generate ich_reset at end of the slice. This is a
  991. * mismatch. Prevent this by overriding HW's decision.
  992. */
  993. return pu_en && dsc && (dsc->full_frame_slices > 1) &&
  994. (dsc->slice_width == dsc->pic_width);
  995. }
  996. static void _sde_encoder_dsc_pipe_cfg(struct sde_hw_dsc *hw_dsc,
  997. struct sde_hw_pingpong *hw_pp, struct msm_display_dsc_info *dsc,
  998. u32 common_mode, bool ich_reset, bool enable,
  999. struct sde_hw_pingpong *hw_dsc_pp)
  1000. {
  1001. if (!enable) {
  1002. if (hw_dsc_pp && hw_dsc_pp->ops.disable_dsc)
  1003. hw_dsc_pp->ops.disable_dsc(hw_dsc_pp);
  1004. if (hw_dsc && hw_dsc->ops.dsc_disable)
  1005. hw_dsc->ops.dsc_disable(hw_dsc);
  1006. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk)
  1007. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false,
  1008. PINGPONG_MAX);
  1009. return;
  1010. }
  1011. if (!dsc || !hw_dsc || !hw_pp || !hw_dsc_pp) {
  1012. SDE_ERROR("invalid params %d %d %d %d\n", !dsc, !hw_dsc,
  1013. !hw_pp, !hw_dsc_pp);
  1014. return;
  1015. }
  1016. if (hw_dsc->ops.dsc_config)
  1017. hw_dsc->ops.dsc_config(hw_dsc, dsc, common_mode, ich_reset);
  1018. if (hw_dsc->ops.dsc_config_thresh)
  1019. hw_dsc->ops.dsc_config_thresh(hw_dsc, dsc);
  1020. if (hw_dsc_pp->ops.setup_dsc)
  1021. hw_dsc_pp->ops.setup_dsc(hw_dsc_pp);
  1022. if (hw_dsc->ops.bind_pingpong_blk)
  1023. hw_dsc->ops.bind_pingpong_blk(hw_dsc, true, hw_pp->idx);
  1024. if (hw_dsc_pp->ops.enable_dsc)
  1025. hw_dsc_pp->ops.enable_dsc(hw_dsc_pp);
  1026. }
  1027. static void _sde_encoder_get_connector_roi(
  1028. struct sde_encoder_virt *sde_enc,
  1029. struct sde_rect *merged_conn_roi)
  1030. {
  1031. struct drm_connector *drm_conn;
  1032. struct sde_connector_state *c_state;
  1033. if (!sde_enc || !merged_conn_roi)
  1034. return;
  1035. drm_conn = sde_enc->phys_encs[0]->connector;
  1036. if (!drm_conn || !drm_conn->state)
  1037. return;
  1038. c_state = to_sde_connector_state(drm_conn->state);
  1039. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1040. }
  1041. static int _sde_encoder_dsc_n_lm_1_enc_1_intf(struct sde_encoder_virt *sde_enc)
  1042. {
  1043. int this_frame_slices;
  1044. int intf_ip_w, enc_ip_w;
  1045. int ich_res, dsc_common_mode = 0;
  1046. struct sde_hw_pingpong *hw_pp = sde_enc->hw_pp[0];
  1047. struct sde_hw_pingpong *hw_dsc_pp = sde_enc->hw_dsc_pp[0];
  1048. struct sde_hw_dsc *hw_dsc = sde_enc->hw_dsc[0];
  1049. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1050. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1051. struct msm_display_dsc_info *dsc = NULL;
  1052. struct sde_hw_ctl *hw_ctl;
  1053. struct sde_ctl_dsc_cfg cfg;
  1054. if (hw_dsc == NULL || hw_pp == NULL || !enc_master) {
  1055. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1056. return -EINVAL;
  1057. }
  1058. hw_ctl = enc_master->hw_ctl;
  1059. memset(&cfg, 0, sizeof(cfg));
  1060. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1061. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1062. this_frame_slices = roi->w / dsc->slice_width;
  1063. intf_ip_w = this_frame_slices * dsc->slice_width;
  1064. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1065. enc_ip_w = intf_ip_w;
  1066. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1067. ich_res = _sde_encoder_dsc_ich_reset_override_needed(false, dsc);
  1068. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1069. dsc_common_mode = DSC_MODE_VIDEO;
  1070. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1071. roi->w, roi->h, dsc_common_mode);
  1072. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h, dsc_common_mode);
  1073. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, dsc, dsc_common_mode,
  1074. ich_res, true, hw_dsc_pp);
  1075. cfg.dsc[cfg.dsc_count++] = hw_dsc->idx;
  1076. /* setup dsc active configuration in the control path */
  1077. if (hw_ctl->ops.setup_dsc_cfg) {
  1078. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1079. SDE_DEBUG_ENC(sde_enc,
  1080. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1081. hw_ctl->idx,
  1082. cfg.dsc_count,
  1083. cfg.dsc[0],
  1084. cfg.dsc[1]);
  1085. }
  1086. if (hw_ctl->ops.update_bitmask_dsc)
  1087. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc->idx, 1);
  1088. return 0;
  1089. }
  1090. static int _sde_encoder_dsc_2_lm_2_enc_2_intf(struct sde_encoder_virt *sde_enc,
  1091. struct sde_encoder_kickoff_params *params)
  1092. {
  1093. int this_frame_slices;
  1094. int intf_ip_w, enc_ip_w;
  1095. int ich_res, dsc_common_mode;
  1096. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1097. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1098. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1099. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1100. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1101. struct msm_display_dsc_info dsc[MAX_CHANNELS_PER_ENC];
  1102. bool half_panel_partial_update;
  1103. struct sde_hw_ctl *hw_ctl = NULL;
  1104. struct sde_ctl_dsc_cfg cfg;
  1105. int i;
  1106. if (!enc_master) {
  1107. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1108. return -EINVAL;
  1109. }
  1110. memset(&cfg, 0, sizeof(cfg));
  1111. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1112. hw_pp[i] = sde_enc->hw_pp[i];
  1113. hw_dsc[i] = sde_enc->hw_dsc[i];
  1114. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1115. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1116. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1117. return -EINVAL;
  1118. }
  1119. }
  1120. hw_ctl = enc_master->hw_ctl;
  1121. half_panel_partial_update =
  1122. hweight_long(params->affected_displays) == 1;
  1123. dsc_common_mode = 0;
  1124. if (!half_panel_partial_update)
  1125. dsc_common_mode |= DSC_MODE_SPLIT_PANEL;
  1126. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1127. dsc_common_mode |= DSC_MODE_VIDEO;
  1128. memcpy(&dsc[0], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[0]));
  1129. memcpy(&dsc[1], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[1]));
  1130. /*
  1131. * Since both DSC use same pic dimension, set same pic dimension
  1132. * to both DSC structures.
  1133. */
  1134. _sde_encoder_dsc_update_pic_dim(&dsc[0], roi->w, roi->h);
  1135. _sde_encoder_dsc_update_pic_dim(&dsc[1], roi->w, roi->h);
  1136. this_frame_slices = roi->w / dsc[0].slice_width;
  1137. intf_ip_w = this_frame_slices * dsc[0].slice_width;
  1138. if (!half_panel_partial_update)
  1139. intf_ip_w /= 2;
  1140. /*
  1141. * In this topology when both interfaces are active, they have same
  1142. * load so intf_ip_w will be same.
  1143. */
  1144. _sde_encoder_dsc_pclk_param_calc(&dsc[0], intf_ip_w);
  1145. _sde_encoder_dsc_pclk_param_calc(&dsc[1], intf_ip_w);
  1146. /*
  1147. * In this topology, since there is no dsc_merge, uncompressed input
  1148. * to encoder and interface is same.
  1149. */
  1150. enc_ip_w = intf_ip_w;
  1151. _sde_encoder_dsc_initial_line_calc(&dsc[0], enc_ip_w);
  1152. _sde_encoder_dsc_initial_line_calc(&dsc[1], enc_ip_w);
  1153. /*
  1154. * __is_ich_reset_override_needed should be called only after
  1155. * updating pic dimension, mdss_panel_dsc_update_pic_dim.
  1156. */
  1157. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1158. half_panel_partial_update, &dsc[0]);
  1159. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1160. roi->w, roi->h, dsc_common_mode);
  1161. for (i = 0; i < sde_enc->num_phys_encs &&
  1162. i < MAX_CHANNELS_PER_ENC; i++) {
  1163. bool active = !!((1 << i) & params->affected_displays);
  1164. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1165. dsc_common_mode, i, active);
  1166. _sde_encoder_dsc_pipe_cfg(hw_dsc[i], hw_pp[i], &dsc[i],
  1167. dsc_common_mode, ich_res, active, hw_dsc_pp[i]);
  1168. if (active) {
  1169. if (cfg.dsc_count >= MAX_DSC_PER_CTL_V1) {
  1170. pr_err("Invalid dsc count:%d\n",
  1171. cfg.dsc_count);
  1172. return -EINVAL;
  1173. }
  1174. cfg.dsc[cfg.dsc_count++] = hw_dsc[i]->idx;
  1175. if (hw_ctl->ops.update_bitmask_dsc)
  1176. hw_ctl->ops.update_bitmask_dsc(hw_ctl,
  1177. hw_dsc[i]->idx, 1);
  1178. }
  1179. }
  1180. /* setup dsc active configuration in the control path */
  1181. if (hw_ctl->ops.setup_dsc_cfg) {
  1182. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1183. SDE_DEBUG_ENC(sde_enc,
  1184. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1185. hw_ctl->idx,
  1186. cfg.dsc_count,
  1187. cfg.dsc[0],
  1188. cfg.dsc[1]);
  1189. }
  1190. return 0;
  1191. }
  1192. static int _sde_encoder_dsc_2_lm_2_enc_1_intf(struct sde_encoder_virt *sde_enc,
  1193. struct sde_encoder_kickoff_params *params)
  1194. {
  1195. int this_frame_slices;
  1196. int intf_ip_w, enc_ip_w;
  1197. int ich_res, dsc_common_mode;
  1198. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1199. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1200. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1201. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1202. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1203. struct msm_display_dsc_info *dsc = NULL;
  1204. bool half_panel_partial_update;
  1205. struct sde_hw_ctl *hw_ctl = NULL;
  1206. struct sde_ctl_dsc_cfg cfg;
  1207. int i;
  1208. if (!enc_master) {
  1209. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1210. return -EINVAL;
  1211. }
  1212. memset(&cfg, 0, sizeof(cfg));
  1213. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1214. hw_pp[i] = sde_enc->hw_pp[i];
  1215. hw_dsc[i] = sde_enc->hw_dsc[i];
  1216. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1217. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1218. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1219. return -EINVAL;
  1220. }
  1221. }
  1222. hw_ctl = enc_master->hw_ctl;
  1223. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1224. half_panel_partial_update =
  1225. hweight_long(params->affected_displays) == 1;
  1226. dsc_common_mode = 0;
  1227. if (!half_panel_partial_update)
  1228. dsc_common_mode |= DSC_MODE_SPLIT_PANEL | DSC_MODE_MULTIPLEX;
  1229. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1230. dsc_common_mode |= DSC_MODE_VIDEO;
  1231. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1232. this_frame_slices = roi->w / dsc->slice_width;
  1233. intf_ip_w = this_frame_slices * dsc->slice_width;
  1234. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1235. /*
  1236. * dsc merge case: when using 2 encoders for the same stream,
  1237. * no. of slices need to be same on both the encoders.
  1238. */
  1239. enc_ip_w = intf_ip_w / 2;
  1240. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1241. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1242. half_panel_partial_update, dsc);
  1243. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1244. roi->w, roi->h, dsc_common_mode);
  1245. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1246. dsc_common_mode, i, params->affected_displays);
  1247. _sde_encoder_dsc_pipe_cfg(hw_dsc[0], hw_pp[0], dsc, dsc_common_mode,
  1248. ich_res, true, hw_dsc_pp[0]);
  1249. cfg.dsc[0] = hw_dsc[0]->idx;
  1250. cfg.dsc_count++;
  1251. if (hw_ctl->ops.update_bitmask_dsc)
  1252. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[0]->idx, 1);
  1253. _sde_encoder_dsc_pipe_cfg(hw_dsc[1], hw_pp[1], dsc, dsc_common_mode,
  1254. ich_res, !half_panel_partial_update, hw_dsc_pp[1]);
  1255. if (!half_panel_partial_update) {
  1256. cfg.dsc[1] = hw_dsc[1]->idx;
  1257. cfg.dsc_count++;
  1258. if (hw_ctl->ops.update_bitmask_dsc)
  1259. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[1]->idx,
  1260. 1);
  1261. }
  1262. /* setup dsc active configuration in the control path */
  1263. if (hw_ctl->ops.setup_dsc_cfg) {
  1264. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1265. SDE_DEBUG_ENC(sde_enc,
  1266. "setup_dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1267. hw_ctl->idx,
  1268. cfg.dsc_count,
  1269. cfg.dsc[0],
  1270. cfg.dsc[1]);
  1271. }
  1272. return 0;
  1273. }
  1274. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1275. {
  1276. struct sde_encoder_virt *sde_enc;
  1277. struct drm_connector *drm_conn;
  1278. struct drm_display_mode *adj_mode;
  1279. struct sde_rect roi;
  1280. if (!drm_enc) {
  1281. SDE_ERROR("invalid encoder parameter\n");
  1282. return -EINVAL;
  1283. }
  1284. sde_enc = to_sde_encoder_virt(drm_enc);
  1285. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1286. SDE_ERROR("invalid crtc parameter\n");
  1287. return -EINVAL;
  1288. }
  1289. if (!sde_enc->cur_master) {
  1290. SDE_ERROR("invalid cur_master parameter\n");
  1291. return -EINVAL;
  1292. }
  1293. adj_mode = &sde_enc->cur_master->cached_mode;
  1294. drm_conn = sde_enc->cur_master->connector;
  1295. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1296. if (sde_kms_rect_is_null(&roi)) {
  1297. roi.w = adj_mode->hdisplay;
  1298. roi.h = adj_mode->vdisplay;
  1299. }
  1300. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1301. sizeof(sde_enc->prv_conn_roi));
  1302. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1303. return 0;
  1304. }
  1305. static int _sde_encoder_dsc_setup(struct sde_encoder_virt *sde_enc,
  1306. struct sde_encoder_kickoff_params *params)
  1307. {
  1308. enum sde_rm_topology_name topology;
  1309. struct drm_connector *drm_conn;
  1310. int ret = 0;
  1311. if (!sde_enc || !params || !sde_enc->phys_encs[0] ||
  1312. !sde_enc->phys_encs[0]->connector)
  1313. return -EINVAL;
  1314. drm_conn = sde_enc->phys_encs[0]->connector;
  1315. topology = sde_connector_get_topology_name(drm_conn);
  1316. if (topology == SDE_RM_TOPOLOGY_NONE) {
  1317. SDE_ERROR_ENC(sde_enc, "topology not set yet\n");
  1318. return -EINVAL;
  1319. }
  1320. SDE_DEBUG_ENC(sde_enc, "topology:%d\n", topology);
  1321. SDE_EVT32(DRMID(&sde_enc->base), topology,
  1322. sde_enc->cur_conn_roi.x,
  1323. sde_enc->cur_conn_roi.y,
  1324. sde_enc->cur_conn_roi.w,
  1325. sde_enc->cur_conn_roi.h,
  1326. sde_enc->prv_conn_roi.x,
  1327. sde_enc->prv_conn_roi.y,
  1328. sde_enc->prv_conn_roi.w,
  1329. sde_enc->prv_conn_roi.h,
  1330. sde_enc->cur_master->cached_mode.hdisplay,
  1331. sde_enc->cur_master->cached_mode.vdisplay);
  1332. if (sde_kms_rect_is_equal(&sde_enc->cur_conn_roi,
  1333. &sde_enc->prv_conn_roi))
  1334. return ret;
  1335. switch (topology) {
  1336. case SDE_RM_TOPOLOGY_SINGLEPIPE_DSC:
  1337. case SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC:
  1338. ret = _sde_encoder_dsc_n_lm_1_enc_1_intf(sde_enc);
  1339. break;
  1340. case SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE:
  1341. ret = _sde_encoder_dsc_2_lm_2_enc_1_intf(sde_enc, params);
  1342. break;
  1343. case SDE_RM_TOPOLOGY_DUALPIPE_DSC:
  1344. ret = _sde_encoder_dsc_2_lm_2_enc_2_intf(sde_enc, params);
  1345. break;
  1346. default:
  1347. SDE_ERROR_ENC(sde_enc, "No DSC support for topology %d",
  1348. topology);
  1349. return -EINVAL;
  1350. }
  1351. return ret;
  1352. }
  1353. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  1354. u32 vsync_source, bool is_dummy)
  1355. {
  1356. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1357. struct msm_drm_private *priv;
  1358. struct sde_kms *sde_kms;
  1359. struct sde_hw_mdp *hw_mdptop;
  1360. struct drm_encoder *drm_enc;
  1361. struct sde_encoder_virt *sde_enc;
  1362. int i;
  1363. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1364. if (!sde_enc) {
  1365. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1366. return;
  1367. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1368. SDE_ERROR("invalid num phys enc %d/%d\n",
  1369. sde_enc->num_phys_encs,
  1370. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1371. return;
  1372. }
  1373. drm_enc = &sde_enc->base;
  1374. /* this pointers are checked in virt_enable_helper */
  1375. priv = drm_enc->dev->dev_private;
  1376. sde_kms = to_sde_kms(priv->kms);
  1377. if (!sde_kms) {
  1378. SDE_ERROR("invalid sde_kms\n");
  1379. return;
  1380. }
  1381. hw_mdptop = sde_kms->hw_mdp;
  1382. if (!hw_mdptop) {
  1383. SDE_ERROR("invalid mdptop\n");
  1384. return;
  1385. }
  1386. if (hw_mdptop->ops.setup_vsync_source) {
  1387. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1388. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1389. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1390. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1391. vsync_cfg.vsync_source = vsync_source;
  1392. vsync_cfg.is_dummy = is_dummy;
  1393. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1394. }
  1395. }
  1396. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1397. struct msm_display_info *disp_info, bool is_dummy)
  1398. {
  1399. struct sde_encoder_phys *phys;
  1400. int i;
  1401. u32 vsync_source;
  1402. if (!sde_enc || !disp_info) {
  1403. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1404. sde_enc != NULL, disp_info != NULL);
  1405. return;
  1406. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1407. SDE_ERROR("invalid num phys enc %d/%d\n",
  1408. sde_enc->num_phys_encs,
  1409. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1410. return;
  1411. }
  1412. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  1413. if (is_dummy)
  1414. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  1415. sde_enc->te_source;
  1416. else if (disp_info->is_te_using_watchdog_timer)
  1417. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4;
  1418. else
  1419. vsync_source = sde_enc->te_source;
  1420. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1421. phys = sde_enc->phys_encs[i];
  1422. if (phys && phys->ops.setup_vsync_source)
  1423. phys->ops.setup_vsync_source(phys,
  1424. vsync_source, is_dummy);
  1425. }
  1426. }
  1427. }
  1428. static void _sde_encoder_dsc_disable(struct sde_encoder_virt *sde_enc)
  1429. {
  1430. int i;
  1431. struct sde_hw_pingpong *hw_pp = NULL;
  1432. struct sde_hw_pingpong *hw_dsc_pp = NULL;
  1433. struct sde_hw_dsc *hw_dsc = NULL;
  1434. struct sde_hw_ctl *hw_ctl = NULL;
  1435. struct sde_ctl_dsc_cfg cfg;
  1436. if (!sde_enc || !sde_enc->phys_encs[0] ||
  1437. !sde_enc->phys_encs[0]->connector) {
  1438. SDE_ERROR("invalid params %d %d\n",
  1439. !sde_enc, sde_enc ? !sde_enc->phys_encs[0] : -1);
  1440. return;
  1441. }
  1442. if (sde_enc->cur_master)
  1443. hw_ctl = sde_enc->cur_master->hw_ctl;
  1444. /* Disable DSC for all the pp's present in this topology */
  1445. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1446. hw_pp = sde_enc->hw_pp[i];
  1447. hw_dsc = sde_enc->hw_dsc[i];
  1448. hw_dsc_pp = sde_enc->hw_dsc_pp[i];
  1449. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, NULL,
  1450. 0, 0, 0, hw_dsc_pp);
  1451. if (hw_dsc)
  1452. sde_enc->dirty_dsc_ids[i] = hw_dsc->idx;
  1453. }
  1454. /* Clear the DSC ACTIVE config for this CTL */
  1455. if (hw_ctl && hw_ctl->ops.setup_dsc_cfg) {
  1456. memset(&cfg, 0, sizeof(cfg));
  1457. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1458. }
  1459. /**
  1460. * Since pending flushes from previous commit get cleared
  1461. * sometime after this point, setting DSC flush bits now
  1462. * will have no effect. Therefore dirty_dsc_ids track which
  1463. * DSC blocks must be flushed for the next trigger.
  1464. */
  1465. }
  1466. static int _sde_encoder_switch_to_watchdog_vsync(struct drm_encoder *drm_enc)
  1467. {
  1468. struct sde_encoder_virt *sde_enc;
  1469. struct msm_display_info disp_info;
  1470. if (!drm_enc) {
  1471. pr_err("invalid drm encoder\n");
  1472. return -EINVAL;
  1473. }
  1474. sde_enc = to_sde_encoder_virt(drm_enc);
  1475. sde_encoder_control_te(drm_enc, false);
  1476. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1477. disp_info.is_te_using_watchdog_timer = true;
  1478. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  1479. sde_encoder_control_te(drm_enc, true);
  1480. return 0;
  1481. }
  1482. static int _sde_encoder_rsc_client_update_vsync_wait(
  1483. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1484. int wait_vblank_crtc_id)
  1485. {
  1486. int wait_refcount = 0, ret = 0;
  1487. int pipe = -1;
  1488. int wait_count = 0;
  1489. struct drm_crtc *primary_crtc;
  1490. struct drm_crtc *crtc;
  1491. crtc = sde_enc->crtc;
  1492. if (wait_vblank_crtc_id)
  1493. wait_refcount =
  1494. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1495. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1496. SDE_EVTLOG_FUNC_ENTRY);
  1497. if (crtc->base.id != wait_vblank_crtc_id) {
  1498. primary_crtc = drm_crtc_find(drm_enc->dev,
  1499. NULL, wait_vblank_crtc_id);
  1500. if (!primary_crtc) {
  1501. SDE_ERROR_ENC(sde_enc,
  1502. "failed to find primary crtc id %d\n",
  1503. wait_vblank_crtc_id);
  1504. return -EINVAL;
  1505. }
  1506. pipe = drm_crtc_index(primary_crtc);
  1507. }
  1508. /**
  1509. * note: VBLANK is expected to be enabled at this point in
  1510. * resource control state machine if on primary CRTC
  1511. */
  1512. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1513. if (sde_rsc_client_is_state_update_complete(
  1514. sde_enc->rsc_client))
  1515. break;
  1516. if (crtc->base.id == wait_vblank_crtc_id)
  1517. ret = sde_encoder_wait_for_event(drm_enc,
  1518. MSM_ENC_VBLANK);
  1519. else
  1520. drm_wait_one_vblank(drm_enc->dev, pipe);
  1521. if (ret) {
  1522. SDE_ERROR_ENC(sde_enc,
  1523. "wait for vblank failed ret:%d\n", ret);
  1524. /**
  1525. * rsc hardware may hang without vsync. avoid rsc hang
  1526. * by generating the vsync from watchdog timer.
  1527. */
  1528. if (crtc->base.id == wait_vblank_crtc_id)
  1529. _sde_encoder_switch_to_watchdog_vsync(drm_enc);
  1530. }
  1531. }
  1532. if (wait_count >= MAX_RSC_WAIT)
  1533. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1534. SDE_EVTLOG_ERROR);
  1535. if (wait_refcount)
  1536. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1537. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1538. SDE_EVTLOG_FUNC_EXIT);
  1539. return ret;
  1540. }
  1541. static int _sde_encoder_update_rsc_client(
  1542. struct drm_encoder *drm_enc, bool enable)
  1543. {
  1544. struct sde_encoder_virt *sde_enc;
  1545. struct drm_crtc *crtc;
  1546. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1547. struct sde_rsc_cmd_config *rsc_config;
  1548. int ret, prefill_lines;
  1549. struct msm_display_info *disp_info;
  1550. struct msm_mode_info *mode_info;
  1551. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1552. u32 qsync_mode = 0;
  1553. if (!drm_enc || !drm_enc->dev) {
  1554. SDE_ERROR("invalid encoder arguments\n");
  1555. return -EINVAL;
  1556. }
  1557. sde_enc = to_sde_encoder_virt(drm_enc);
  1558. mode_info = &sde_enc->mode_info;
  1559. crtc = sde_enc->crtc;
  1560. if (!sde_enc->crtc) {
  1561. SDE_ERROR("invalid crtc parameter\n");
  1562. return -EINVAL;
  1563. }
  1564. disp_info = &sde_enc->disp_info;
  1565. rsc_config = &sde_enc->rsc_config;
  1566. if (!sde_enc->rsc_client) {
  1567. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1568. return 0;
  1569. }
  1570. /**
  1571. * only primary command mode panel without Qsync can request CMD state.
  1572. * all other panels/displays can request for VID state including
  1573. * secondary command mode panel.
  1574. * Clone mode encoder can request CLK STATE only.
  1575. */
  1576. if (sde_enc->cur_master)
  1577. qsync_mode = sde_connector_get_qsync_mode(
  1578. sde_enc->cur_master->connector);
  1579. if (sde_encoder_in_clone_mode(drm_enc) || !disp_info->is_primary ||
  1580. (disp_info->is_primary && qsync_mode))
  1581. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1582. else if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE)
  1583. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1584. else if (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE)
  1585. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1586. SDE_EVT32(rsc_state, qsync_mode);
  1587. prefill_lines = mode_info->prefill_lines;
  1588. /* compare specific items and reconfigure the rsc */
  1589. if ((rsc_config->fps != mode_info->frame_rate) ||
  1590. (rsc_config->vtotal != mode_info->vtotal) ||
  1591. (rsc_config->prefill_lines != prefill_lines) ||
  1592. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1593. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1594. rsc_config->fps = mode_info->frame_rate;
  1595. rsc_config->vtotal = mode_info->vtotal;
  1596. rsc_config->prefill_lines = prefill_lines;
  1597. rsc_config->jitter_numer = mode_info->jitter_numer;
  1598. rsc_config->jitter_denom = mode_info->jitter_denom;
  1599. sde_enc->rsc_state_init = false;
  1600. }
  1601. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1602. && disp_info->is_primary) {
  1603. /* update it only once */
  1604. sde_enc->rsc_state_init = true;
  1605. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1606. rsc_state, rsc_config, crtc->base.id,
  1607. &wait_vblank_crtc_id);
  1608. } else {
  1609. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1610. rsc_state, NULL, crtc->base.id,
  1611. &wait_vblank_crtc_id);
  1612. }
  1613. /**
  1614. * if RSC performed a state change that requires a VBLANK wait, it will
  1615. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1616. *
  1617. * if we are the primary display, we will need to enable and wait
  1618. * locally since we hold the commit thread
  1619. *
  1620. * if we are an external display, we must send a signal to the primary
  1621. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1622. * by the primary panel's VBLANK signals
  1623. */
  1624. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1625. if (ret) {
  1626. SDE_ERROR_ENC(sde_enc,
  1627. "sde rsc client update failed ret:%d\n", ret);
  1628. return ret;
  1629. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1630. return ret;
  1631. }
  1632. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1633. sde_enc, wait_vblank_crtc_id);
  1634. return ret;
  1635. }
  1636. static void _sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1637. {
  1638. struct sde_encoder_virt *sde_enc;
  1639. int i;
  1640. if (!drm_enc) {
  1641. SDE_ERROR("invalid encoder\n");
  1642. return;
  1643. }
  1644. sde_enc = to_sde_encoder_virt(drm_enc);
  1645. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1646. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1647. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1648. if (phys && phys->ops.irq_control)
  1649. phys->ops.irq_control(phys, enable);
  1650. }
  1651. }
  1652. /* keep track of the userspace vblank during modeset */
  1653. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1654. u32 sw_event)
  1655. {
  1656. struct sde_encoder_virt *sde_enc;
  1657. bool enable;
  1658. int i;
  1659. if (!drm_enc) {
  1660. SDE_ERROR("invalid encoder\n");
  1661. return;
  1662. }
  1663. sde_enc = to_sde_encoder_virt(drm_enc);
  1664. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1665. sw_event, sde_enc->vblank_enabled);
  1666. /* nothing to do if vblank not enabled by userspace */
  1667. if (!sde_enc->vblank_enabled)
  1668. return;
  1669. /* disable vblank on pre_modeset */
  1670. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1671. enable = false;
  1672. /* enable vblank on post_modeset */
  1673. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1674. enable = true;
  1675. else
  1676. return;
  1677. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1678. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1679. if (phys && phys->ops.control_vblank_irq)
  1680. phys->ops.control_vblank_irq(phys, enable);
  1681. }
  1682. }
  1683. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1684. {
  1685. struct sde_encoder_virt *sde_enc;
  1686. if (!drm_enc)
  1687. return NULL;
  1688. sde_enc = to_sde_encoder_virt(drm_enc);
  1689. return sde_enc->rsc_client;
  1690. }
  1691. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1692. bool enable)
  1693. {
  1694. struct msm_drm_private *priv;
  1695. struct sde_kms *sde_kms;
  1696. struct sde_encoder_virt *sde_enc;
  1697. int rc;
  1698. bool is_cmd_mode, is_primary;
  1699. sde_enc = to_sde_encoder_virt(drm_enc);
  1700. priv = drm_enc->dev->dev_private;
  1701. sde_kms = to_sde_kms(priv->kms);
  1702. is_cmd_mode = sde_enc->disp_info.capabilities &
  1703. MSM_DISPLAY_CAP_CMD_MODE;
  1704. is_primary = sde_enc->disp_info.is_primary;
  1705. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1706. SDE_EVT32(DRMID(drm_enc), enable);
  1707. if (!sde_enc->cur_master) {
  1708. SDE_ERROR("encoder master not set\n");
  1709. return -EINVAL;
  1710. }
  1711. if (enable) {
  1712. /* enable SDE core clks */
  1713. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1714. if (rc < 0) {
  1715. SDE_ERROR("failed to enable power resource %d\n", rc);
  1716. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1717. return rc;
  1718. }
  1719. sde_enc->elevated_ahb_vote = true;
  1720. /* enable DSI clks */
  1721. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1722. true);
  1723. if (rc) {
  1724. SDE_ERROR("failed to enable clk control %d\n", rc);
  1725. pm_runtime_put_sync(drm_enc->dev->dev);
  1726. return rc;
  1727. }
  1728. /* enable all the irq */
  1729. _sde_encoder_irq_control(drm_enc, true);
  1730. if (is_cmd_mode)
  1731. _sde_encoder_pm_qos_add_request(drm_enc, sde_kms);
  1732. } else {
  1733. if (is_cmd_mode)
  1734. _sde_encoder_pm_qos_remove_request(drm_enc, sde_kms);
  1735. /* disable all the irq */
  1736. _sde_encoder_irq_control(drm_enc, false);
  1737. /* disable DSI clks */
  1738. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1739. /* disable SDE core clks */
  1740. pm_runtime_put_sync(drm_enc->dev->dev);
  1741. }
  1742. return 0;
  1743. }
  1744. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1745. bool enable, u32 frame_count)
  1746. {
  1747. struct sde_encoder_virt *sde_enc;
  1748. int i;
  1749. if (!drm_enc) {
  1750. SDE_ERROR("invalid encoder\n");
  1751. return;
  1752. }
  1753. sde_enc = to_sde_encoder_virt(drm_enc);
  1754. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1755. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1756. if (!phys || !phys->ops.setup_misr)
  1757. continue;
  1758. phys->ops.setup_misr(phys, enable, frame_count);
  1759. }
  1760. }
  1761. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1762. unsigned int type, unsigned int code, int value)
  1763. {
  1764. struct drm_encoder *drm_enc = NULL;
  1765. struct sde_encoder_virt *sde_enc = NULL;
  1766. struct msm_drm_thread *disp_thread = NULL;
  1767. struct msm_drm_private *priv = NULL;
  1768. if (!handle || !handle->handler || !handle->handler->private) {
  1769. SDE_ERROR("invalid encoder for the input event\n");
  1770. return;
  1771. }
  1772. drm_enc = (struct drm_encoder *)handle->handler->private;
  1773. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1774. SDE_ERROR("invalid parameters\n");
  1775. return;
  1776. }
  1777. priv = drm_enc->dev->dev_private;
  1778. sde_enc = to_sde_encoder_virt(drm_enc);
  1779. if (!sde_enc->crtc || (sde_enc->crtc->index
  1780. >= ARRAY_SIZE(priv->disp_thread))) {
  1781. SDE_DEBUG_ENC(sde_enc,
  1782. "invalid cached CRTC: %d or crtc index: %d\n",
  1783. sde_enc->crtc == NULL,
  1784. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1785. return;
  1786. }
  1787. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1788. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1789. kthread_queue_work(&disp_thread->worker,
  1790. &sde_enc->input_event_work);
  1791. }
  1792. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1793. {
  1794. struct sde_encoder_virt *sde_enc;
  1795. if (!drm_enc) {
  1796. SDE_ERROR("invalid encoder\n");
  1797. return;
  1798. }
  1799. sde_enc = to_sde_encoder_virt(drm_enc);
  1800. /* return early if there is no state change */
  1801. if (sde_enc->idle_pc_enabled == enable)
  1802. return;
  1803. sde_enc->idle_pc_enabled = enable;
  1804. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1805. SDE_EVT32(sde_enc->idle_pc_enabled);
  1806. }
  1807. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1808. u32 sw_event)
  1809. {
  1810. if (kthread_cancel_delayed_work_sync(
  1811. &sde_enc->delayed_off_work))
  1812. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1813. sw_event);
  1814. }
  1815. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1816. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1817. {
  1818. int ret = 0;
  1819. /* cancel delayed off work, if any */
  1820. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1821. mutex_lock(&sde_enc->rc_lock);
  1822. /* return if the resource control is already in ON state */
  1823. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1824. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1825. sw_event);
  1826. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1827. SDE_EVTLOG_FUNC_CASE1);
  1828. goto end;
  1829. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1830. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1831. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1832. sw_event, sde_enc->rc_state);
  1833. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1834. SDE_EVTLOG_ERROR);
  1835. goto end;
  1836. }
  1837. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1838. _sde_encoder_irq_control(drm_enc, true);
  1839. } else {
  1840. /* enable all the clks and resources */
  1841. ret = _sde_encoder_resource_control_helper(drm_enc,
  1842. true);
  1843. if (ret) {
  1844. SDE_ERROR_ENC(sde_enc,
  1845. "sw_event:%d, rc in state %d\n",
  1846. sw_event, sde_enc->rc_state);
  1847. SDE_EVT32(DRMID(drm_enc), sw_event,
  1848. sde_enc->rc_state,
  1849. SDE_EVTLOG_ERROR);
  1850. goto end;
  1851. }
  1852. _sde_encoder_update_rsc_client(drm_enc, true);
  1853. }
  1854. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1855. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1856. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1857. end:
  1858. mutex_unlock(&sde_enc->rc_lock);
  1859. return ret;
  1860. }
  1861. static int _sde_encoder_rc_frame_done(struct drm_encoder *drm_enc,
  1862. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1863. struct msm_drm_private *priv)
  1864. {
  1865. unsigned int lp, idle_pc_duration;
  1866. struct msm_drm_thread *disp_thread;
  1867. bool autorefresh_enabled = false;
  1868. if (!sde_enc->crtc) {
  1869. SDE_ERROR("invalid crtc, sw_event:%u\n", sw_event);
  1870. return -EINVAL;
  1871. }
  1872. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1873. SDE_ERROR("invalid crtc index :%u\n",
  1874. sde_enc->crtc->index);
  1875. return -EINVAL;
  1876. }
  1877. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1878. /*
  1879. * mutex lock is not used as this event happens at interrupt
  1880. * context. And locking is not required as, the other events
  1881. * like KICKOFF and STOP does a wait-for-idle before executing
  1882. * the resource_control
  1883. */
  1884. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1885. SDE_ERROR_ENC(sde_enc, "sw_event:%d,rc:%d-unexpected\n",
  1886. sw_event, sde_enc->rc_state);
  1887. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1888. SDE_EVTLOG_ERROR);
  1889. return -EINVAL;
  1890. }
  1891. /*
  1892. * schedule off work item only when there are no
  1893. * frames pending
  1894. */
  1895. if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  1896. SDE_DEBUG_ENC(sde_enc, "skip schedule work");
  1897. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1898. SDE_EVTLOG_FUNC_CASE2);
  1899. return 0;
  1900. }
  1901. /* schedule delayed off work if autorefresh is disabled */
  1902. if (sde_enc->cur_master &&
  1903. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1904. autorefresh_enabled =
  1905. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1906. sde_enc->cur_master);
  1907. /* set idle timeout based on master connector's lp value */
  1908. if (sde_enc->cur_master)
  1909. lp = sde_connector_get_lp(
  1910. sde_enc->cur_master->connector);
  1911. else
  1912. lp = SDE_MODE_DPMS_ON;
  1913. if (lp == SDE_MODE_DPMS_LP2)
  1914. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1915. else
  1916. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1917. if (!autorefresh_enabled)
  1918. kthread_mod_delayed_work(
  1919. &disp_thread->worker,
  1920. &sde_enc->delayed_off_work,
  1921. msecs_to_jiffies(idle_pc_duration));
  1922. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1923. autorefresh_enabled,
  1924. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1925. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1926. sw_event);
  1927. return 0;
  1928. }
  1929. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1930. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1931. {
  1932. /* cancel delayed off work, if any */
  1933. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1934. mutex_lock(&sde_enc->rc_lock);
  1935. if (is_vid_mode &&
  1936. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1937. _sde_encoder_irq_control(drm_enc, true);
  1938. }
  1939. /* skip if is already OFF or IDLE, resources are off already */
  1940. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1941. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1942. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1943. sw_event, sde_enc->rc_state);
  1944. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1945. SDE_EVTLOG_FUNC_CASE3);
  1946. goto end;
  1947. }
  1948. /**
  1949. * IRQs are still enabled currently, which allows wait for
  1950. * VBLANK which RSC may require to correctly transition to OFF
  1951. */
  1952. _sde_encoder_update_rsc_client(drm_enc, false);
  1953. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1954. SDE_ENC_RC_STATE_PRE_OFF,
  1955. SDE_EVTLOG_FUNC_CASE3);
  1956. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1957. end:
  1958. mutex_unlock(&sde_enc->rc_lock);
  1959. return 0;
  1960. }
  1961. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1962. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1963. {
  1964. int ret = 0;
  1965. /* cancel vsync event work and timer */
  1966. kthread_cancel_work_sync(&sde_enc->vsync_event_work);
  1967. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI)
  1968. del_timer_sync(&sde_enc->vsync_event_timer);
  1969. mutex_lock(&sde_enc->rc_lock);
  1970. /* return if the resource control is already in OFF state */
  1971. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1972. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1973. sw_event);
  1974. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1975. SDE_EVTLOG_FUNC_CASE4);
  1976. goto end;
  1977. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1978. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1979. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1980. sw_event, sde_enc->rc_state);
  1981. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1982. SDE_EVTLOG_ERROR);
  1983. ret = -EINVAL;
  1984. goto end;
  1985. }
  1986. /**
  1987. * expect to arrive here only if in either idle state or pre-off
  1988. * and in IDLE state the resources are already disabled
  1989. */
  1990. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1991. _sde_encoder_resource_control_helper(drm_enc, false);
  1992. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1993. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1994. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1995. end:
  1996. mutex_unlock(&sde_enc->rc_lock);
  1997. return ret;
  1998. }
  1999. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  2000. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2001. {
  2002. int ret = 0;
  2003. /* cancel delayed off work, if any */
  2004. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  2005. mutex_lock(&sde_enc->rc_lock);
  2006. /* return if the resource control is already in ON state */
  2007. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2008. /* enable all the clks and resources */
  2009. ret = _sde_encoder_resource_control_helper(drm_enc,
  2010. true);
  2011. if (ret) {
  2012. SDE_ERROR_ENC(sde_enc,
  2013. "sw_event:%d, rc in state %d\n",
  2014. sw_event, sde_enc->rc_state);
  2015. SDE_EVT32(DRMID(drm_enc), sw_event,
  2016. sde_enc->rc_state,
  2017. SDE_EVTLOG_ERROR);
  2018. goto end;
  2019. }
  2020. _sde_encoder_update_rsc_client(drm_enc, true);
  2021. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2022. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  2023. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2024. }
  2025. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2026. if (ret && ret != -EWOULDBLOCK) {
  2027. SDE_ERROR_ENC(sde_enc,
  2028. "wait for commit done returned %d\n",
  2029. ret);
  2030. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2031. ret, SDE_EVTLOG_ERROR);
  2032. ret = -EINVAL;
  2033. goto end;
  2034. }
  2035. _sde_encoder_irq_control(drm_enc, false);
  2036. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2037. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2038. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  2039. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  2040. end:
  2041. mutex_unlock(&sde_enc->rc_lock);
  2042. return ret;
  2043. }
  2044. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  2045. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2046. {
  2047. int ret = 0;
  2048. mutex_lock(&sde_enc->rc_lock);
  2049. /* return if the resource control is already in ON state */
  2050. if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  2051. SDE_ERROR_ENC(sde_enc,
  2052. "sw_event:%d, rc:%d !MODESET state\n",
  2053. sw_event, sde_enc->rc_state);
  2054. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2055. SDE_EVTLOG_ERROR);
  2056. ret = -EINVAL;
  2057. goto end;
  2058. }
  2059. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2060. _sde_encoder_irq_control(drm_enc, true);
  2061. _sde_encoder_update_rsc_client(drm_enc, true);
  2062. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2063. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  2064. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2065. end:
  2066. mutex_unlock(&sde_enc->rc_lock);
  2067. return ret;
  2068. }
  2069. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  2070. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2071. {
  2072. mutex_lock(&sde_enc->rc_lock);
  2073. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2074. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  2075. sw_event, sde_enc->rc_state);
  2076. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2077. SDE_EVTLOG_ERROR);
  2078. goto end;
  2079. } else if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  2080. SDE_ERROR_ENC(sde_enc, "skip idle entry");
  2081. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2082. sde_crtc_frame_pending(sde_enc->crtc),
  2083. SDE_EVTLOG_ERROR);
  2084. goto end;
  2085. }
  2086. if (is_vid_mode) {
  2087. _sde_encoder_irq_control(drm_enc, false);
  2088. } else {
  2089. /* disable all the clks and resources */
  2090. _sde_encoder_update_rsc_client(drm_enc, false);
  2091. _sde_encoder_resource_control_helper(drm_enc, false);
  2092. }
  2093. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2094. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  2095. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  2096. end:
  2097. mutex_unlock(&sde_enc->rc_lock);
  2098. return 0;
  2099. }
  2100. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  2101. u32 sw_event, struct sde_encoder_virt *sde_enc,
  2102. struct msm_drm_private *priv, bool is_vid_mode)
  2103. {
  2104. bool autorefresh_enabled = false;
  2105. struct msm_drm_thread *disp_thread;
  2106. int ret = 0;
  2107. if (!sde_enc->crtc ||
  2108. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  2109. SDE_DEBUG_ENC(sde_enc,
  2110. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  2111. sde_enc->crtc == NULL,
  2112. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  2113. sw_event);
  2114. return -EINVAL;
  2115. }
  2116. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  2117. mutex_lock(&sde_enc->rc_lock);
  2118. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2119. if (sde_enc->cur_master &&
  2120. sde_enc->cur_master->ops.is_autorefresh_enabled)
  2121. autorefresh_enabled =
  2122. sde_enc->cur_master->ops.is_autorefresh_enabled(
  2123. sde_enc->cur_master);
  2124. if (autorefresh_enabled) {
  2125. SDE_DEBUG_ENC(sde_enc,
  2126. "not handling early wakeup since auto refresh is enabled\n");
  2127. goto end;
  2128. }
  2129. if (!sde_crtc_frame_pending(sde_enc->crtc))
  2130. kthread_mod_delayed_work(&disp_thread->worker,
  2131. &sde_enc->delayed_off_work,
  2132. msecs_to_jiffies(
  2133. IDLE_POWERCOLLAPSE_DURATION));
  2134. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2135. /* enable all the clks and resources */
  2136. ret = _sde_encoder_resource_control_helper(drm_enc,
  2137. true);
  2138. if (ret) {
  2139. SDE_ERROR_ENC(sde_enc,
  2140. "sw_event:%d, rc in state %d\n",
  2141. sw_event, sde_enc->rc_state);
  2142. SDE_EVT32(DRMID(drm_enc), sw_event,
  2143. sde_enc->rc_state,
  2144. SDE_EVTLOG_ERROR);
  2145. goto end;
  2146. }
  2147. _sde_encoder_update_rsc_client(drm_enc, true);
  2148. /*
  2149. * In some cases, commit comes with slight delay
  2150. * (> 80 ms)after early wake up, prevent clock switch
  2151. * off to avoid jank in next update. So, increase the
  2152. * command mode idle timeout sufficiently to prevent
  2153. * such case.
  2154. */
  2155. kthread_mod_delayed_work(&disp_thread->worker,
  2156. &sde_enc->delayed_off_work,
  2157. msecs_to_jiffies(
  2158. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  2159. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2160. }
  2161. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2162. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  2163. end:
  2164. mutex_unlock(&sde_enc->rc_lock);
  2165. return ret;
  2166. }
  2167. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  2168. u32 sw_event)
  2169. {
  2170. struct sde_encoder_virt *sde_enc;
  2171. struct msm_drm_private *priv;
  2172. int ret = 0;
  2173. bool is_vid_mode = false;
  2174. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2175. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  2176. sw_event);
  2177. return -EINVAL;
  2178. }
  2179. sde_enc = to_sde_encoder_virt(drm_enc);
  2180. priv = drm_enc->dev->dev_private;
  2181. is_vid_mode = sde_enc->disp_info.capabilities &
  2182. MSM_DISPLAY_CAP_VID_MODE;
  2183. /*
  2184. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  2185. * events and return early for other events (ie wb display).
  2186. */
  2187. if (!sde_enc->idle_pc_enabled &&
  2188. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  2189. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  2190. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  2191. sw_event != SDE_ENC_RC_EVENT_STOP &&
  2192. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  2193. return 0;
  2194. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  2195. sw_event, sde_enc->idle_pc_enabled);
  2196. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2197. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  2198. switch (sw_event) {
  2199. case SDE_ENC_RC_EVENT_KICKOFF:
  2200. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  2201. is_vid_mode);
  2202. break;
  2203. case SDE_ENC_RC_EVENT_FRAME_DONE:
  2204. ret = _sde_encoder_rc_frame_done(drm_enc, sw_event, sde_enc,
  2205. priv);
  2206. break;
  2207. case SDE_ENC_RC_EVENT_PRE_STOP:
  2208. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  2209. is_vid_mode);
  2210. break;
  2211. case SDE_ENC_RC_EVENT_STOP:
  2212. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2213. break;
  2214. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2215. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2216. break;
  2217. case SDE_ENC_RC_EVENT_POST_MODESET:
  2218. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2219. break;
  2220. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2221. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2222. is_vid_mode);
  2223. break;
  2224. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2225. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2226. priv, is_vid_mode);
  2227. break;
  2228. default:
  2229. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2230. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2231. break;
  2232. }
  2233. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2234. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2235. return ret;
  2236. }
  2237. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2238. struct drm_display_mode *mode,
  2239. struct drm_display_mode *adj_mode)
  2240. {
  2241. struct sde_encoder_virt *sde_enc;
  2242. struct msm_drm_private *priv;
  2243. struct sde_kms *sde_kms;
  2244. struct list_head *connector_list;
  2245. struct drm_connector *conn = NULL, *conn_iter;
  2246. struct sde_connector_state *sde_conn_state = NULL;
  2247. struct sde_connector *sde_conn = NULL;
  2248. struct sde_rm_hw_iter dsc_iter, pp_iter;
  2249. struct sde_rm_hw_request request_hw;
  2250. int i = 0, ret;
  2251. if (!drm_enc) {
  2252. SDE_ERROR("invalid encoder\n");
  2253. return;
  2254. }
  2255. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2256. SDE_ERROR("power resource is not enabled\n");
  2257. return;
  2258. }
  2259. sde_enc = to_sde_encoder_virt(drm_enc);
  2260. SDE_DEBUG_ENC(sde_enc, "\n");
  2261. priv = drm_enc->dev->dev_private;
  2262. sde_kms = to_sde_kms(priv->kms);
  2263. connector_list = &sde_kms->dev->mode_config.connector_list;
  2264. SDE_EVT32(DRMID(drm_enc));
  2265. /*
  2266. * cache the crtc in sde_enc on enable for duration of use case
  2267. * for correctly servicing asynchronous irq events and timers
  2268. */
  2269. if (!drm_enc->crtc) {
  2270. SDE_ERROR("invalid crtc\n");
  2271. return;
  2272. }
  2273. sde_enc->crtc = drm_enc->crtc;
  2274. list_for_each_entry(conn_iter, connector_list, head)
  2275. if (conn_iter->encoder == drm_enc)
  2276. conn = conn_iter;
  2277. if (!conn) {
  2278. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2279. return;
  2280. } else if (!conn->state) {
  2281. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2282. return;
  2283. }
  2284. sde_conn = to_sde_connector(conn);
  2285. sde_conn_state = to_sde_connector_state(conn->state);
  2286. if (sde_conn && sde_conn_state) {
  2287. ret = sde_conn->ops.get_mode_info(&sde_conn->base, adj_mode,
  2288. &sde_conn_state->mode_info,
  2289. sde_kms->catalog->max_mixer_width,
  2290. sde_conn->display);
  2291. if (ret) {
  2292. SDE_ERROR_ENC(sde_enc,
  2293. "failed to get mode info from the display\n");
  2294. return;
  2295. }
  2296. }
  2297. /* release resources before seamless mode change */
  2298. if (msm_is_mode_seamless_dms(adj_mode)) {
  2299. /* restore resource state before releasing them */
  2300. ret = sde_encoder_resource_control(drm_enc,
  2301. SDE_ENC_RC_EVENT_PRE_MODESET);
  2302. if (ret) {
  2303. SDE_ERROR_ENC(sde_enc,
  2304. "sde resource control failed: %d\n",
  2305. ret);
  2306. return;
  2307. }
  2308. /*
  2309. * Disable dsc before switch the mode and after pre_modeset,
  2310. * to guarantee that previous kickoff finished.
  2311. */
  2312. _sde_encoder_dsc_disable(sde_enc);
  2313. }
  2314. /* Reserve dynamic resources now. Indicating non-AtomicTest phase */
  2315. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  2316. conn->state, false);
  2317. if (ret) {
  2318. SDE_ERROR_ENC(sde_enc,
  2319. "failed to reserve hw resources, %d\n", ret);
  2320. return;
  2321. }
  2322. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2323. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2324. sde_enc->hw_pp[i] = NULL;
  2325. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2326. break;
  2327. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  2328. }
  2329. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2330. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2331. sde_enc->hw_dsc[i] = NULL;
  2332. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2333. break;
  2334. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  2335. }
  2336. /* Get PP for DSC configuration */
  2337. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2338. sde_enc->hw_dsc_pp[i] = NULL;
  2339. if (!sde_enc->hw_dsc[i])
  2340. continue;
  2341. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  2342. request_hw.type = SDE_HW_BLK_PINGPONG;
  2343. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2344. break;
  2345. sde_enc->hw_dsc_pp[i] =
  2346. (struct sde_hw_pingpong *) request_hw.hw;
  2347. }
  2348. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2349. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2350. if (phys) {
  2351. if (!sde_enc->hw_pp[i]) {
  2352. SDE_ERROR_ENC(sde_enc,
  2353. "invalid pingpong block for the encoder\n");
  2354. return;
  2355. }
  2356. phys->hw_pp = sde_enc->hw_pp[i];
  2357. phys->connector = conn->state->connector;
  2358. if (phys->ops.mode_set)
  2359. phys->ops.mode_set(phys, mode, adj_mode);
  2360. }
  2361. }
  2362. /* update resources after seamless mode change */
  2363. if (msm_is_mode_seamless_dms(adj_mode))
  2364. sde_encoder_resource_control(&sde_enc->base,
  2365. SDE_ENC_RC_EVENT_POST_MODESET);
  2366. }
  2367. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2368. {
  2369. struct sde_encoder_virt *sde_enc;
  2370. struct sde_encoder_phys *phys;
  2371. int i;
  2372. if (!drm_enc) {
  2373. SDE_ERROR("invalid parameters\n");
  2374. return;
  2375. }
  2376. sde_enc = to_sde_encoder_virt(drm_enc);
  2377. if (!sde_enc) {
  2378. SDE_ERROR("invalid sde encoder\n");
  2379. return;
  2380. }
  2381. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2382. phys = sde_enc->phys_encs[i];
  2383. if (phys && phys->ops.control_te)
  2384. phys->ops.control_te(phys, enable);
  2385. }
  2386. }
  2387. static int _sde_encoder_input_connect(struct input_handler *handler,
  2388. struct input_dev *dev, const struct input_device_id *id)
  2389. {
  2390. struct input_handle *handle;
  2391. int rc = 0;
  2392. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2393. if (!handle)
  2394. return -ENOMEM;
  2395. handle->dev = dev;
  2396. handle->handler = handler;
  2397. handle->name = handler->name;
  2398. rc = input_register_handle(handle);
  2399. if (rc) {
  2400. pr_err("failed to register input handle\n");
  2401. goto error;
  2402. }
  2403. rc = input_open_device(handle);
  2404. if (rc) {
  2405. pr_err("failed to open input device\n");
  2406. goto error_unregister;
  2407. }
  2408. return 0;
  2409. error_unregister:
  2410. input_unregister_handle(handle);
  2411. error:
  2412. kfree(handle);
  2413. return rc;
  2414. }
  2415. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2416. {
  2417. input_close_device(handle);
  2418. input_unregister_handle(handle);
  2419. kfree(handle);
  2420. }
  2421. /**
  2422. * Structure for specifying event parameters on which to receive callbacks.
  2423. * This structure will trigger a callback in case of a touch event (specified by
  2424. * EV_ABS) where there is a change in X and Y coordinates,
  2425. */
  2426. static const struct input_device_id sde_input_ids[] = {
  2427. {
  2428. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2429. .evbit = { BIT_MASK(EV_ABS) },
  2430. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2431. BIT_MASK(ABS_MT_POSITION_X) |
  2432. BIT_MASK(ABS_MT_POSITION_Y) },
  2433. },
  2434. { },
  2435. };
  2436. static int _sde_encoder_input_handler_register(
  2437. struct input_handler *input_handler)
  2438. {
  2439. int rc = 0;
  2440. rc = input_register_handler(input_handler);
  2441. if (rc) {
  2442. pr_err("input_register_handler failed, rc= %d\n", rc);
  2443. kfree(input_handler);
  2444. return rc;
  2445. }
  2446. return rc;
  2447. }
  2448. static int _sde_encoder_input_handler(
  2449. struct sde_encoder_virt *sde_enc)
  2450. {
  2451. struct input_handler *input_handler = NULL;
  2452. int rc = 0;
  2453. if (sde_enc->input_handler) {
  2454. SDE_ERROR_ENC(sde_enc,
  2455. "input_handle is active. unexpected\n");
  2456. return -EINVAL;
  2457. }
  2458. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2459. if (!input_handler)
  2460. return -ENOMEM;
  2461. input_handler->event = sde_encoder_input_event_handler;
  2462. input_handler->connect = _sde_encoder_input_connect;
  2463. input_handler->disconnect = _sde_encoder_input_disconnect;
  2464. input_handler->name = "sde";
  2465. input_handler->id_table = sde_input_ids;
  2466. input_handler->private = sde_enc;
  2467. sde_enc->input_handler = input_handler;
  2468. return rc;
  2469. }
  2470. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2471. {
  2472. struct sde_encoder_virt *sde_enc = NULL;
  2473. struct msm_drm_private *priv;
  2474. struct sde_kms *sde_kms;
  2475. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2476. SDE_ERROR("invalid parameters\n");
  2477. return;
  2478. }
  2479. priv = drm_enc->dev->dev_private;
  2480. sde_kms = to_sde_kms(priv->kms);
  2481. if (!sde_kms) {
  2482. SDE_ERROR("invalid sde_kms\n");
  2483. return;
  2484. }
  2485. sde_enc = to_sde_encoder_virt(drm_enc);
  2486. if (!sde_enc || !sde_enc->cur_master) {
  2487. SDE_ERROR("invalid sde encoder/master\n");
  2488. return;
  2489. }
  2490. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2491. sde_enc->cur_master->hw_mdptop &&
  2492. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2493. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2494. sde_enc->cur_master->hw_mdptop);
  2495. if (sde_enc->cur_master->hw_mdptop &&
  2496. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2497. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2498. sde_enc->cur_master->hw_mdptop,
  2499. sde_kms->catalog);
  2500. if (sde_enc->cur_master->hw_ctl &&
  2501. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2502. !sde_enc->cur_master->cont_splash_enabled)
  2503. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2504. sde_enc->cur_master->hw_ctl,
  2505. &sde_enc->cur_master->intf_cfg_v1);
  2506. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2507. sde_encoder_control_te(drm_enc, true);
  2508. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2509. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2510. }
  2511. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2512. {
  2513. struct sde_encoder_virt *sde_enc = NULL;
  2514. int i;
  2515. if (!drm_enc) {
  2516. SDE_ERROR("invalid encoder\n");
  2517. return;
  2518. }
  2519. sde_enc = to_sde_encoder_virt(drm_enc);
  2520. if (sde_enc->cur_master)
  2521. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2522. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2523. sde_enc->idle_pc_restore = true;
  2524. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2525. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2526. if (!phys)
  2527. continue;
  2528. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2529. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2530. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2531. phys->ops.restore(phys);
  2532. }
  2533. if (sde_enc->cur_master && sde_enc->cur_master->ops.restore)
  2534. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2535. _sde_encoder_virt_enable_helper(drm_enc);
  2536. }
  2537. static void sde_encoder_off_work(struct kthread_work *work)
  2538. {
  2539. struct sde_encoder_virt *sde_enc = container_of(work,
  2540. struct sde_encoder_virt, delayed_off_work.work);
  2541. struct drm_encoder *drm_enc;
  2542. if (!sde_enc) {
  2543. SDE_ERROR("invalid sde encoder\n");
  2544. return;
  2545. }
  2546. drm_enc = &sde_enc->base;
  2547. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2548. sde_encoder_idle_request(drm_enc);
  2549. SDE_ATRACE_END("sde_encoder_off_work");
  2550. }
  2551. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2552. {
  2553. struct sde_encoder_virt *sde_enc = NULL;
  2554. int i, ret = 0;
  2555. struct msm_compression_info *comp_info = NULL;
  2556. struct drm_display_mode *cur_mode = NULL;
  2557. struct msm_display_info *disp_info;
  2558. if (!drm_enc) {
  2559. SDE_ERROR("invalid encoder\n");
  2560. return;
  2561. }
  2562. sde_enc = to_sde_encoder_virt(drm_enc);
  2563. disp_info = &sde_enc->disp_info;
  2564. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2565. SDE_ERROR("power resource is not enabled\n");
  2566. return;
  2567. }
  2568. if (drm_enc->crtc && !sde_enc->crtc)
  2569. sde_enc->crtc = drm_enc->crtc;
  2570. comp_info = &sde_enc->mode_info.comp_info;
  2571. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2572. SDE_DEBUG_ENC(sde_enc, "\n");
  2573. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2574. sde_enc->cur_master = NULL;
  2575. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2576. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2577. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2578. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2579. sde_enc->cur_master = phys;
  2580. break;
  2581. }
  2582. }
  2583. if (!sde_enc->cur_master) {
  2584. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2585. return;
  2586. }
  2587. /* register input handler if not already registered */
  2588. if (sde_enc->input_handler && !msm_is_mode_seamless_dms(cur_mode)) {
  2589. ret = _sde_encoder_input_handler_register(
  2590. sde_enc->input_handler);
  2591. if (ret)
  2592. SDE_ERROR(
  2593. "input handler registration failed, rc = %d\n", ret);
  2594. }
  2595. if (!(msm_is_mode_seamless_vrr(cur_mode)
  2596. || msm_is_mode_seamless_dms(cur_mode)))
  2597. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2598. sde_encoder_off_work);
  2599. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2600. if (ret) {
  2601. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2602. ret);
  2603. return;
  2604. }
  2605. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2606. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2607. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2608. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2609. if (!phys)
  2610. continue;
  2611. phys->comp_type = comp_info->comp_type;
  2612. phys->comp_ratio = comp_info->comp_ratio;
  2613. phys->wide_bus_en = sde_enc->mode_info.wide_bus_en;
  2614. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2615. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2616. phys->dsc_extra_pclk_cycle_cnt =
  2617. comp_info->dsc_info.pclk_per_line;
  2618. phys->dsc_extra_disp_width =
  2619. comp_info->dsc_info.extra_width;
  2620. }
  2621. if (phys != sde_enc->cur_master) {
  2622. /**
  2623. * on DMS request, the encoder will be enabled
  2624. * already. Invoke restore to reconfigure the
  2625. * new mode.
  2626. */
  2627. if (msm_is_mode_seamless_dms(cur_mode) &&
  2628. phys->ops.restore)
  2629. phys->ops.restore(phys);
  2630. else if (phys->ops.enable)
  2631. phys->ops.enable(phys);
  2632. }
  2633. if (sde_enc->misr_enable && (sde_enc->disp_info.capabilities &
  2634. MSM_DISPLAY_CAP_VID_MODE) && phys->ops.setup_misr)
  2635. phys->ops.setup_misr(phys, true,
  2636. sde_enc->misr_frame_count);
  2637. }
  2638. if (msm_is_mode_seamless_dms(cur_mode) &&
  2639. sde_enc->cur_master->ops.restore)
  2640. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2641. else if (sde_enc->cur_master->ops.enable)
  2642. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2643. _sde_encoder_virt_enable_helper(drm_enc);
  2644. }
  2645. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2646. {
  2647. struct sde_encoder_virt *sde_enc = NULL;
  2648. struct msm_drm_private *priv;
  2649. struct sde_kms *sde_kms;
  2650. enum sde_intf_mode intf_mode;
  2651. int i = 0;
  2652. if (!drm_enc) {
  2653. SDE_ERROR("invalid encoder\n");
  2654. return;
  2655. } else if (!drm_enc->dev) {
  2656. SDE_ERROR("invalid dev\n");
  2657. return;
  2658. } else if (!drm_enc->dev->dev_private) {
  2659. SDE_ERROR("invalid dev_private\n");
  2660. return;
  2661. }
  2662. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2663. SDE_ERROR("power resource is not enabled\n");
  2664. return;
  2665. }
  2666. sde_enc = to_sde_encoder_virt(drm_enc);
  2667. SDE_DEBUG_ENC(sde_enc, "\n");
  2668. priv = drm_enc->dev->dev_private;
  2669. sde_kms = to_sde_kms(priv->kms);
  2670. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2671. SDE_EVT32(DRMID(drm_enc));
  2672. /* wait for idle */
  2673. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2674. if (sde_enc->input_handler)
  2675. input_unregister_handler(sde_enc->input_handler);
  2676. /*
  2677. * For primary command mode and video mode encoders, execute the
  2678. * resource control pre-stop operations before the physical encoders
  2679. * are disabled, to allow the rsc to transition its states properly.
  2680. *
  2681. * For other encoder types, rsc should not be enabled until after
  2682. * they have been fully disabled, so delay the pre-stop operations
  2683. * until after the physical disable calls have returned.
  2684. */
  2685. if (sde_enc->disp_info.is_primary &&
  2686. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2687. sde_encoder_resource_control(drm_enc,
  2688. SDE_ENC_RC_EVENT_PRE_STOP);
  2689. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2690. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2691. if (phys && phys->ops.disable)
  2692. phys->ops.disable(phys);
  2693. }
  2694. } else {
  2695. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2696. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2697. if (phys && phys->ops.disable)
  2698. phys->ops.disable(phys);
  2699. }
  2700. sde_encoder_resource_control(drm_enc,
  2701. SDE_ENC_RC_EVENT_PRE_STOP);
  2702. }
  2703. /*
  2704. * disable dsc after the transfer is complete (for command mode)
  2705. * and after physical encoder is disabled, to make sure timing
  2706. * engine is already disabled (for video mode).
  2707. */
  2708. _sde_encoder_dsc_disable(sde_enc);
  2709. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2710. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2711. if (sde_enc->phys_encs[i]) {
  2712. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2713. sde_enc->phys_encs[i]->cont_splash_single_flush = 0;
  2714. sde_enc->phys_encs[i]->connector = NULL;
  2715. }
  2716. }
  2717. sde_enc->cur_master = NULL;
  2718. /*
  2719. * clear the cached crtc in sde_enc on use case finish, after all the
  2720. * outstanding events and timers have been completed
  2721. */
  2722. sde_enc->crtc = NULL;
  2723. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2724. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2725. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2726. }
  2727. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2728. struct sde_encoder_phys_wb *wb_enc)
  2729. {
  2730. struct sde_encoder_virt *sde_enc;
  2731. if (wb_enc) {
  2732. if (sde_encoder_helper_reset_mixers(phys_enc,
  2733. wb_enc->fb_disable))
  2734. return;
  2735. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2736. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2737. false, phys_enc->hw_pp->idx);
  2738. if (phys_enc->hw_ctl->ops.update_bitmask_wb)
  2739. phys_enc->hw_ctl->ops.update_bitmask_wb(
  2740. phys_enc->hw_ctl,
  2741. wb_enc->hw_wb->idx, true);
  2742. }
  2743. } else {
  2744. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2745. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2746. phys_enc->hw_intf, false,
  2747. phys_enc->hw_pp->idx);
  2748. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  2749. phys_enc->hw_ctl->ops.update_bitmask_intf(
  2750. phys_enc->hw_ctl,
  2751. phys_enc->hw_intf->idx, true);
  2752. }
  2753. }
  2754. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2755. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2756. if (phys_enc->hw_ctl->ops.update_bitmask_merge3d &&
  2757. phys_enc->hw_pp->merge_3d)
  2758. phys_enc->hw_ctl->ops.update_bitmask_merge3d(
  2759. phys_enc->hw_ctl,
  2760. phys_enc->hw_pp->merge_3d->idx, true);
  2761. }
  2762. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2763. phys_enc->hw_pp) {
  2764. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2765. false, phys_enc->hw_pp->idx);
  2766. if (phys_enc->hw_ctl->ops.update_bitmask_cdm)
  2767. phys_enc->hw_ctl->ops.update_bitmask_cdm(
  2768. phys_enc->hw_ctl,
  2769. phys_enc->hw_cdm->idx, true);
  2770. }
  2771. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2772. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2773. phys_enc->hw_ctl->ops.reset_post_disable)
  2774. phys_enc->hw_ctl->ops.reset_post_disable(
  2775. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2776. phys_enc->hw_pp->merge_3d ?
  2777. phys_enc->hw_pp->merge_3d->idx : 0);
  2778. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2779. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2780. }
  2781. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2782. enum sde_intf_type type, u32 controller_id)
  2783. {
  2784. int i = 0;
  2785. for (i = 0; i < catalog->intf_count; i++) {
  2786. if (catalog->intf[i].type == type
  2787. && catalog->intf[i].controller_id == controller_id) {
  2788. return catalog->intf[i].id;
  2789. }
  2790. }
  2791. return INTF_MAX;
  2792. }
  2793. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2794. enum sde_intf_type type, u32 controller_id)
  2795. {
  2796. if (controller_id < catalog->wb_count)
  2797. return catalog->wb[controller_id].id;
  2798. return WB_MAX;
  2799. }
  2800. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2801. struct drm_crtc *crtc)
  2802. {
  2803. struct sde_hw_uidle *uidle;
  2804. struct sde_uidle_cntr cntr;
  2805. struct sde_uidle_status status;
  2806. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2807. pr_err("invalid params %d %d\n",
  2808. !sde_kms, !crtc);
  2809. return;
  2810. }
  2811. /* check if perf counters are enabled and setup */
  2812. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2813. return;
  2814. uidle = sde_kms->hw_uidle;
  2815. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2816. && uidle->ops.uidle_get_status) {
  2817. uidle->ops.uidle_get_status(uidle, &status);
  2818. trace_sde_perf_uidle_status(
  2819. crtc->base.id,
  2820. status.uidle_danger_status_0,
  2821. status.uidle_danger_status_1,
  2822. status.uidle_safe_status_0,
  2823. status.uidle_safe_status_1,
  2824. status.uidle_idle_status_0,
  2825. status.uidle_idle_status_1,
  2826. status.uidle_fal_status_0,
  2827. status.uidle_fal_status_1);
  2828. }
  2829. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2830. && uidle->ops.uidle_get_cntr) {
  2831. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2832. trace_sde_perf_uidle_cntr(
  2833. crtc->base.id,
  2834. cntr.fal1_gate_cntr,
  2835. cntr.fal10_gate_cntr,
  2836. cntr.fal_wait_gate_cntr,
  2837. cntr.fal1_num_transitions_cntr,
  2838. cntr.fal10_num_transitions_cntr,
  2839. cntr.min_gate_cntr,
  2840. cntr.max_gate_cntr);
  2841. }
  2842. }
  2843. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2844. struct sde_encoder_phys *phy_enc)
  2845. {
  2846. struct sde_encoder_virt *sde_enc = NULL;
  2847. unsigned long lock_flags;
  2848. if (!drm_enc || !phy_enc)
  2849. return;
  2850. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2851. sde_enc = to_sde_encoder_virt(drm_enc);
  2852. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2853. if (sde_enc->crtc_vblank_cb)
  2854. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2855. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2856. if (phy_enc->sde_kms &&
  2857. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2858. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2859. atomic_inc(&phy_enc->vsync_cnt);
  2860. SDE_ATRACE_END("encoder_vblank_callback");
  2861. }
  2862. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2863. struct sde_encoder_phys *phy_enc)
  2864. {
  2865. if (!phy_enc)
  2866. return;
  2867. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2868. atomic_inc(&phy_enc->underrun_cnt);
  2869. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2870. trace_sde_encoder_underrun(DRMID(drm_enc),
  2871. atomic_read(&phy_enc->underrun_cnt));
  2872. SDE_DBG_CTRL("stop_ftrace");
  2873. SDE_DBG_CTRL("panic_underrun");
  2874. SDE_ATRACE_END("encoder_underrun_callback");
  2875. }
  2876. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2877. void (*vbl_cb)(void *), void *vbl_data)
  2878. {
  2879. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2880. unsigned long lock_flags;
  2881. bool enable;
  2882. int i;
  2883. enable = vbl_cb ? true : false;
  2884. if (!drm_enc) {
  2885. SDE_ERROR("invalid encoder\n");
  2886. return;
  2887. }
  2888. SDE_DEBUG_ENC(sde_enc, "\n");
  2889. SDE_EVT32(DRMID(drm_enc), enable);
  2890. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2891. sde_enc->crtc_vblank_cb = vbl_cb;
  2892. sde_enc->crtc_vblank_cb_data = vbl_data;
  2893. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2894. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2895. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2896. if (phys && phys->ops.control_vblank_irq)
  2897. phys->ops.control_vblank_irq(phys, enable);
  2898. }
  2899. sde_enc->vblank_enabled = enable;
  2900. }
  2901. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2902. void (*frame_event_cb)(void *, u32 event),
  2903. struct drm_crtc *crtc)
  2904. {
  2905. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2906. unsigned long lock_flags;
  2907. bool enable;
  2908. enable = frame_event_cb ? true : false;
  2909. if (!drm_enc) {
  2910. SDE_ERROR("invalid encoder\n");
  2911. return;
  2912. }
  2913. SDE_DEBUG_ENC(sde_enc, "\n");
  2914. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2915. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2916. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2917. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2918. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2919. }
  2920. static void sde_encoder_frame_done_callback(
  2921. struct drm_encoder *drm_enc,
  2922. struct sde_encoder_phys *ready_phys, u32 event)
  2923. {
  2924. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2925. unsigned int i;
  2926. bool trigger = true, is_cmd_mode;
  2927. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2928. if (!drm_enc || !sde_enc->cur_master) {
  2929. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  2930. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  2931. return;
  2932. }
  2933. sde_enc->crtc_frame_event_cb_data.connector =
  2934. sde_enc->cur_master->connector;
  2935. is_cmd_mode = sde_enc->disp_info.capabilities &
  2936. MSM_DISPLAY_CAP_CMD_MODE;
  2937. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2938. | SDE_ENCODER_FRAME_EVENT_ERROR
  2939. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2940. if (ready_phys->connector)
  2941. topology = sde_connector_get_topology_name(
  2942. ready_phys->connector);
  2943. /* One of the physical encoders has become idle */
  2944. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2945. if ((sde_enc->phys_encs[i] == ready_phys) ||
  2946. (event & SDE_ENCODER_FRAME_EVENT_ERROR)) {
  2947. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2948. atomic_read(&sde_enc->frame_done_cnt[i]));
  2949. if (!atomic_add_unless(
  2950. &sde_enc->frame_done_cnt[i], 1, 1)) {
  2951. SDE_EVT32(DRMID(drm_enc), event,
  2952. ready_phys->intf_idx,
  2953. SDE_EVTLOG_ERROR);
  2954. SDE_ERROR_ENC(sde_enc,
  2955. "intf idx:%d, event:%d\n",
  2956. ready_phys->intf_idx, event);
  2957. return;
  2958. }
  2959. }
  2960. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2961. atomic_read(&sde_enc->frame_done_cnt[i]) != 1)
  2962. trigger = false;
  2963. }
  2964. if (trigger) {
  2965. sde_encoder_resource_control(drm_enc,
  2966. SDE_ENC_RC_EVENT_FRAME_DONE);
  2967. if (sde_enc->crtc_frame_event_cb)
  2968. sde_enc->crtc_frame_event_cb(
  2969. &sde_enc->crtc_frame_event_cb_data,
  2970. event);
  2971. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2972. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2973. }
  2974. } else if (sde_enc->crtc_frame_event_cb) {
  2975. if (!is_cmd_mode)
  2976. sde_encoder_resource_control(drm_enc,
  2977. SDE_ENC_RC_EVENT_FRAME_DONE);
  2978. sde_enc->crtc_frame_event_cb(
  2979. &sde_enc->crtc_frame_event_cb_data, event);
  2980. }
  2981. }
  2982. static void sde_encoder_get_qsync_fps_callback(
  2983. struct drm_encoder *drm_enc,
  2984. u32 *qsync_fps)
  2985. {
  2986. struct msm_display_info *disp_info;
  2987. struct sde_encoder_virt *sde_enc;
  2988. if (!qsync_fps)
  2989. return;
  2990. *qsync_fps = 0;
  2991. if (!drm_enc) {
  2992. SDE_ERROR("invalid drm encoder\n");
  2993. return;
  2994. }
  2995. sde_enc = to_sde_encoder_virt(drm_enc);
  2996. disp_info = &sde_enc->disp_info;
  2997. *qsync_fps = disp_info->qsync_min_fps;
  2998. }
  2999. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3000. {
  3001. struct sde_encoder_virt *sde_enc;
  3002. if (!drm_enc) {
  3003. SDE_ERROR("invalid drm encoder\n");
  3004. return -EINVAL;
  3005. }
  3006. sde_enc = to_sde_encoder_virt(drm_enc);
  3007. sde_encoder_resource_control(&sde_enc->base,
  3008. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3009. return 0;
  3010. }
  3011. /**
  3012. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3013. * drm_enc: Pointer to drm encoder structure
  3014. * phys: Pointer to physical encoder structure
  3015. * extra_flush: Additional bit mask to include in flush trigger
  3016. */
  3017. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3018. struct sde_encoder_phys *phys,
  3019. struct sde_ctl_flush_cfg *extra_flush)
  3020. {
  3021. struct sde_hw_ctl *ctl;
  3022. unsigned long lock_flags;
  3023. struct sde_encoder_virt *sde_enc;
  3024. int pend_ret_fence_cnt;
  3025. struct sde_connector *c_conn;
  3026. if (!drm_enc || !phys) {
  3027. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3028. !drm_enc, !phys);
  3029. return;
  3030. }
  3031. sde_enc = to_sde_encoder_virt(drm_enc);
  3032. c_conn = to_sde_connector(phys->connector);
  3033. if (!phys->hw_pp) {
  3034. SDE_ERROR("invalid pingpong hw\n");
  3035. return;
  3036. }
  3037. ctl = phys->hw_ctl;
  3038. if (!ctl || !phys->ops.trigger_flush) {
  3039. SDE_ERROR("missing ctl/trigger cb\n");
  3040. return;
  3041. }
  3042. if (phys->split_role == ENC_ROLE_SKIP) {
  3043. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3044. "skip flush pp%d ctl%d\n",
  3045. phys->hw_pp->idx - PINGPONG_0,
  3046. ctl->idx - CTL_0);
  3047. return;
  3048. }
  3049. /* update pending counts and trigger kickoff ctl flush atomically */
  3050. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3051. if (phys->ops.is_master && phys->ops.is_master(phys))
  3052. atomic_inc(&phys->pending_retire_fence_cnt);
  3053. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3054. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3055. ctl->ops.update_bitmask_periph) {
  3056. /* perform peripheral flush on every frame update for dp dsc */
  3057. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3058. phys->comp_ratio && c_conn->ops.update_pps) {
  3059. c_conn->ops.update_pps(phys->connector, NULL,
  3060. c_conn->display);
  3061. ctl->ops.update_bitmask_periph(ctl,
  3062. phys->hw_intf->idx, 1);
  3063. }
  3064. if (sde_enc->dynamic_hdr_updated)
  3065. ctl->ops.update_bitmask_periph(ctl,
  3066. phys->hw_intf->idx, 1);
  3067. }
  3068. if ((extra_flush && extra_flush->pending_flush_mask)
  3069. && ctl->ops.update_pending_flush)
  3070. ctl->ops.update_pending_flush(ctl, extra_flush);
  3071. phys->ops.trigger_flush(phys);
  3072. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3073. if (ctl->ops.get_pending_flush) {
  3074. struct sde_ctl_flush_cfg pending_flush = {0,};
  3075. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3076. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3077. ctl->idx - CTL_0,
  3078. pending_flush.pending_flush_mask,
  3079. pend_ret_fence_cnt);
  3080. } else {
  3081. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3082. ctl->idx - CTL_0,
  3083. pend_ret_fence_cnt);
  3084. }
  3085. }
  3086. /**
  3087. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3088. * phys: Pointer to physical encoder structure
  3089. */
  3090. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3091. {
  3092. struct sde_hw_ctl *ctl;
  3093. struct sde_encoder_virt *sde_enc;
  3094. if (!phys) {
  3095. SDE_ERROR("invalid argument(s)\n");
  3096. return;
  3097. }
  3098. if (!phys->hw_pp) {
  3099. SDE_ERROR("invalid pingpong hw\n");
  3100. return;
  3101. }
  3102. if (!phys->parent) {
  3103. SDE_ERROR("invalid parent\n");
  3104. return;
  3105. }
  3106. /* avoid ctrl start for encoder in clone mode */
  3107. if (phys->in_clone_mode)
  3108. return;
  3109. ctl = phys->hw_ctl;
  3110. sde_enc = to_sde_encoder_virt(phys->parent);
  3111. if (phys->split_role == ENC_ROLE_SKIP) {
  3112. SDE_DEBUG_ENC(sde_enc,
  3113. "skip start pp%d ctl%d\n",
  3114. phys->hw_pp->idx - PINGPONG_0,
  3115. ctl->idx - CTL_0);
  3116. return;
  3117. }
  3118. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3119. phys->ops.trigger_start(phys);
  3120. }
  3121. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3122. {
  3123. struct sde_hw_ctl *ctl;
  3124. if (!phys_enc) {
  3125. SDE_ERROR("invalid encoder\n");
  3126. return;
  3127. }
  3128. ctl = phys_enc->hw_ctl;
  3129. if (ctl && ctl->ops.trigger_flush)
  3130. ctl->ops.trigger_flush(ctl);
  3131. }
  3132. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3133. {
  3134. struct sde_hw_ctl *ctl;
  3135. if (!phys_enc) {
  3136. SDE_ERROR("invalid encoder\n");
  3137. return;
  3138. }
  3139. ctl = phys_enc->hw_ctl;
  3140. if (ctl && ctl->ops.trigger_start) {
  3141. ctl->ops.trigger_start(ctl);
  3142. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3143. }
  3144. }
  3145. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3146. {
  3147. struct sde_encoder_virt *sde_enc;
  3148. struct sde_connector *sde_con;
  3149. void *sde_con_disp;
  3150. struct sde_hw_ctl *ctl;
  3151. int rc;
  3152. if (!phys_enc) {
  3153. SDE_ERROR("invalid encoder\n");
  3154. return;
  3155. }
  3156. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3157. ctl = phys_enc->hw_ctl;
  3158. if (!ctl || !ctl->ops.reset)
  3159. return;
  3160. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3161. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3162. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3163. phys_enc->connector) {
  3164. sde_con = to_sde_connector(phys_enc->connector);
  3165. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3166. if (sde_con->ops.soft_reset) {
  3167. rc = sde_con->ops.soft_reset(sde_con_disp);
  3168. if (rc) {
  3169. SDE_ERROR_ENC(sde_enc,
  3170. "connector soft reset failure\n");
  3171. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  3172. "panic");
  3173. }
  3174. }
  3175. }
  3176. phys_enc->enable_state = SDE_ENC_ENABLED;
  3177. }
  3178. /**
  3179. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3180. * Iterate through the physical encoders and perform consolidated flush
  3181. * and/or control start triggering as needed. This is done in the virtual
  3182. * encoder rather than the individual physical ones in order to handle
  3183. * use cases that require visibility into multiple physical encoders at
  3184. * a time.
  3185. * sde_enc: Pointer to virtual encoder structure
  3186. */
  3187. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  3188. {
  3189. struct sde_hw_ctl *ctl;
  3190. uint32_t i;
  3191. struct sde_ctl_flush_cfg pending_flush = {0,};
  3192. u32 pending_kickoff_cnt;
  3193. struct msm_drm_private *priv = NULL;
  3194. struct sde_kms *sde_kms = NULL;
  3195. bool is_vid_mode = false;
  3196. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3197. if (!sde_enc) {
  3198. SDE_ERROR("invalid encoder\n");
  3199. return;
  3200. }
  3201. is_vid_mode = sde_enc->disp_info.capabilities &
  3202. MSM_DISPLAY_CAP_VID_MODE;
  3203. /* don't perform flush/start operations for slave encoders */
  3204. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3205. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3206. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3207. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3208. continue;
  3209. ctl = phys->hw_ctl;
  3210. if (!ctl)
  3211. continue;
  3212. if (phys->connector)
  3213. topology = sde_connector_get_topology_name(
  3214. phys->connector);
  3215. if (!phys->ops.needs_single_flush ||
  3216. !phys->ops.needs_single_flush(phys)) {
  3217. if (ctl->ops.reg_dma_flush)
  3218. ctl->ops.reg_dma_flush(ctl, is_vid_mode);
  3219. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  3220. } else if (ctl->ops.get_pending_flush) {
  3221. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3222. }
  3223. }
  3224. /* for split flush, combine pending flush masks and send to master */
  3225. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3226. ctl = sde_enc->cur_master->hw_ctl;
  3227. if (ctl->ops.reg_dma_flush)
  3228. ctl->ops.reg_dma_flush(ctl, is_vid_mode);
  3229. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3230. &pending_flush);
  3231. }
  3232. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3233. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3234. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3235. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3236. continue;
  3237. if (!phys->ops.needs_single_flush ||
  3238. !phys->ops.needs_single_flush(phys)) {
  3239. pending_kickoff_cnt =
  3240. sde_encoder_phys_inc_pending(phys);
  3241. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3242. } else {
  3243. pending_kickoff_cnt =
  3244. sde_encoder_phys_inc_pending(phys);
  3245. SDE_EVT32(pending_kickoff_cnt,
  3246. pending_flush.pending_flush_mask,
  3247. SDE_EVTLOG_FUNC_CASE2);
  3248. }
  3249. }
  3250. if (sde_enc->misr_enable)
  3251. sde_encoder_misr_configure(&sde_enc->base, true,
  3252. sde_enc->misr_frame_count);
  3253. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3254. if (crtc_misr_info.misr_enable)
  3255. sde_crtc_misr_setup(sde_enc->crtc, true,
  3256. crtc_misr_info.misr_frame_count);
  3257. _sde_encoder_trigger_start(sde_enc->cur_master);
  3258. if (sde_enc->elevated_ahb_vote) {
  3259. priv = sde_enc->base.dev->dev_private;
  3260. if (priv != NULL) {
  3261. sde_kms = to_sde_kms(priv->kms);
  3262. if (sde_kms != NULL) {
  3263. sde_power_scale_reg_bus(&priv->phandle,
  3264. VOTE_INDEX_LOW,
  3265. false);
  3266. }
  3267. }
  3268. sde_enc->elevated_ahb_vote = false;
  3269. }
  3270. }
  3271. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3272. struct drm_encoder *drm_enc,
  3273. unsigned long *affected_displays,
  3274. int num_active_phys)
  3275. {
  3276. struct sde_encoder_virt *sde_enc;
  3277. struct sde_encoder_phys *master;
  3278. enum sde_rm_topology_name topology;
  3279. bool is_right_only;
  3280. if (!drm_enc || !affected_displays)
  3281. return;
  3282. sde_enc = to_sde_encoder_virt(drm_enc);
  3283. master = sde_enc->cur_master;
  3284. if (!master || !master->connector)
  3285. return;
  3286. topology = sde_connector_get_topology_name(master->connector);
  3287. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3288. return;
  3289. /*
  3290. * For pingpong split, the slave pingpong won't generate IRQs. For
  3291. * right-only updates, we can't swap pingpongs, or simply swap the
  3292. * master/slave assignment, we actually have to swap the interfaces
  3293. * so that the master physical encoder will use a pingpong/interface
  3294. * that generates irqs on which to wait.
  3295. */
  3296. is_right_only = !test_bit(0, affected_displays) &&
  3297. test_bit(1, affected_displays);
  3298. if (is_right_only && !sde_enc->intfs_swapped) {
  3299. /* right-only update swap interfaces */
  3300. swap(sde_enc->phys_encs[0]->intf_idx,
  3301. sde_enc->phys_encs[1]->intf_idx);
  3302. sde_enc->intfs_swapped = true;
  3303. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3304. /* left-only or full update, swap back */
  3305. swap(sde_enc->phys_encs[0]->intf_idx,
  3306. sde_enc->phys_encs[1]->intf_idx);
  3307. sde_enc->intfs_swapped = false;
  3308. }
  3309. SDE_DEBUG_ENC(sde_enc,
  3310. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3311. is_right_only, sde_enc->intfs_swapped,
  3312. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3313. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3314. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3315. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3316. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3317. *affected_displays);
  3318. /* ppsplit always uses master since ppslave invalid for irqs*/
  3319. if (num_active_phys == 1)
  3320. *affected_displays = BIT(0);
  3321. }
  3322. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3323. struct sde_encoder_kickoff_params *params)
  3324. {
  3325. struct sde_encoder_virt *sde_enc;
  3326. struct sde_encoder_phys *phys;
  3327. int i, num_active_phys;
  3328. bool master_assigned = false;
  3329. if (!drm_enc || !params)
  3330. return;
  3331. sde_enc = to_sde_encoder_virt(drm_enc);
  3332. if (sde_enc->num_phys_encs <= 1)
  3333. return;
  3334. /* count bits set */
  3335. num_active_phys = hweight_long(params->affected_displays);
  3336. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3337. params->affected_displays, num_active_phys);
  3338. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3339. num_active_phys);
  3340. /* for left/right only update, ppsplit master switches interface */
  3341. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3342. &params->affected_displays, num_active_phys);
  3343. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3344. enum sde_enc_split_role prv_role, new_role;
  3345. bool active = false;
  3346. phys = sde_enc->phys_encs[i];
  3347. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3348. continue;
  3349. active = test_bit(i, &params->affected_displays);
  3350. prv_role = phys->split_role;
  3351. if (active && num_active_phys == 1)
  3352. new_role = ENC_ROLE_SOLO;
  3353. else if (active && !master_assigned)
  3354. new_role = ENC_ROLE_MASTER;
  3355. else if (active)
  3356. new_role = ENC_ROLE_SLAVE;
  3357. else
  3358. new_role = ENC_ROLE_SKIP;
  3359. phys->ops.update_split_role(phys, new_role);
  3360. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3361. sde_enc->cur_master = phys;
  3362. master_assigned = true;
  3363. }
  3364. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3365. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3366. phys->split_role, active);
  3367. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3368. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3369. phys->split_role, active, num_active_phys);
  3370. }
  3371. }
  3372. bool sde_encoder_check_mode(struct drm_encoder *drm_enc, u32 mode)
  3373. {
  3374. struct sde_encoder_virt *sde_enc;
  3375. struct msm_display_info *disp_info;
  3376. if (!drm_enc) {
  3377. SDE_ERROR("invalid encoder\n");
  3378. return false;
  3379. }
  3380. sde_enc = to_sde_encoder_virt(drm_enc);
  3381. disp_info = &sde_enc->disp_info;
  3382. return (disp_info->capabilities & mode);
  3383. }
  3384. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3385. {
  3386. struct sde_encoder_virt *sde_enc;
  3387. struct sde_encoder_phys *phys;
  3388. unsigned int i;
  3389. struct sde_hw_ctl *ctl;
  3390. struct msm_display_info *disp_info;
  3391. if (!drm_enc) {
  3392. SDE_ERROR("invalid encoder\n");
  3393. return;
  3394. }
  3395. sde_enc = to_sde_encoder_virt(drm_enc);
  3396. disp_info = &sde_enc->disp_info;
  3397. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3398. phys = sde_enc->phys_encs[i];
  3399. if (phys && phys->hw_ctl) {
  3400. ctl = phys->hw_ctl;
  3401. /*
  3402. * avoid clearing the pending flush during the first
  3403. * frame update after idle power collpase as the
  3404. * restore path would have updated the pending flush
  3405. */
  3406. if (!sde_enc->idle_pc_restore &&
  3407. ctl->ops.clear_pending_flush)
  3408. ctl->ops.clear_pending_flush(ctl);
  3409. /* update only for command mode primary ctl */
  3410. if ((phys == sde_enc->cur_master) &&
  3411. (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE)
  3412. && ctl->ops.trigger_pending)
  3413. ctl->ops.trigger_pending(ctl);
  3414. }
  3415. }
  3416. sde_enc->idle_pc_restore = false;
  3417. }
  3418. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  3419. {
  3420. void *dither_cfg;
  3421. int ret = 0, i = 0;
  3422. size_t len = 0;
  3423. enum sde_rm_topology_name topology;
  3424. struct drm_encoder *drm_enc;
  3425. struct msm_display_dsc_info *dsc = NULL;
  3426. struct sde_encoder_virt *sde_enc;
  3427. struct sde_hw_pingpong *hw_pp;
  3428. if (!phys || !phys->connector || !phys->hw_pp ||
  3429. !phys->hw_pp->ops.setup_dither || !phys->parent)
  3430. return;
  3431. topology = sde_connector_get_topology_name(phys->connector);
  3432. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  3433. (phys->split_role == ENC_ROLE_SLAVE))
  3434. return;
  3435. drm_enc = phys->parent;
  3436. sde_enc = to_sde_encoder_virt(drm_enc);
  3437. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  3438. /* disable dither for 10 bpp or 10bpc dsc config */
  3439. if (dsc->bpp == 10 || dsc->bpc == 10) {
  3440. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  3441. return;
  3442. }
  3443. ret = sde_connector_get_dither_cfg(phys->connector,
  3444. phys->connector->state, &dither_cfg, &len);
  3445. if (ret)
  3446. return;
  3447. if (TOPOLOGY_DUALPIPE_MERGE_MODE(topology)) {
  3448. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3449. hw_pp = sde_enc->hw_pp[i];
  3450. if (hw_pp) {
  3451. phys->hw_pp->ops.setup_dither(hw_pp, dither_cfg,
  3452. len);
  3453. }
  3454. }
  3455. } else {
  3456. phys->hw_pp->ops.setup_dither(phys->hw_pp, dither_cfg, len);
  3457. }
  3458. }
  3459. static u32 _sde_encoder_calculate_linetime(struct sde_encoder_virt *sde_enc,
  3460. struct drm_display_mode *mode)
  3461. {
  3462. u64 pclk_rate;
  3463. u32 pclk_period;
  3464. u32 line_time;
  3465. /*
  3466. * For linetime calculation, only operate on master encoder.
  3467. */
  3468. if (!sde_enc->cur_master)
  3469. return 0;
  3470. if (!sde_enc->cur_master->ops.get_line_count) {
  3471. SDE_ERROR("get_line_count function not defined\n");
  3472. return 0;
  3473. }
  3474. pclk_rate = mode->clock; /* pixel clock in kHz */
  3475. if (pclk_rate == 0) {
  3476. SDE_ERROR("pclk is 0, cannot calculate line time\n");
  3477. return 0;
  3478. }
  3479. pclk_period = DIV_ROUND_UP_ULL(1000000000ull, pclk_rate);
  3480. if (pclk_period == 0) {
  3481. SDE_ERROR("pclk period is 0\n");
  3482. return 0;
  3483. }
  3484. /*
  3485. * Line time calculation based on Pixel clock and HTOTAL.
  3486. * Final unit is in ns.
  3487. */
  3488. line_time = (pclk_period * mode->htotal) / 1000;
  3489. if (line_time == 0) {
  3490. SDE_ERROR("line time calculation is 0\n");
  3491. return 0;
  3492. }
  3493. SDE_DEBUG_ENC(sde_enc,
  3494. "clk_rate=%lldkHz, clk_period=%d, linetime=%dns\n",
  3495. pclk_rate, pclk_period, line_time);
  3496. return line_time;
  3497. }
  3498. static int _sde_encoder_wakeup_time(struct drm_encoder *drm_enc,
  3499. ktime_t *wakeup_time)
  3500. {
  3501. struct drm_display_mode *mode;
  3502. struct sde_encoder_virt *sde_enc;
  3503. u32 cur_line;
  3504. u32 line_time;
  3505. u32 vtotal, time_to_vsync;
  3506. ktime_t cur_time;
  3507. sde_enc = to_sde_encoder_virt(drm_enc);
  3508. if (!sde_enc || !sde_enc->cur_master) {
  3509. SDE_ERROR("invalid sde encoder/master\n");
  3510. return -EINVAL;
  3511. }
  3512. mode = &sde_enc->cur_master->cached_mode;
  3513. line_time = _sde_encoder_calculate_linetime(sde_enc, mode);
  3514. if (!line_time)
  3515. return -EINVAL;
  3516. cur_line = sde_enc->cur_master->ops.get_line_count(sde_enc->cur_master);
  3517. vtotal = mode->vtotal;
  3518. if (cur_line >= vtotal)
  3519. time_to_vsync = line_time * vtotal;
  3520. else
  3521. time_to_vsync = line_time * (vtotal - cur_line);
  3522. if (time_to_vsync == 0) {
  3523. SDE_ERROR("time to vsync should not be zero, vtotal=%d\n",
  3524. vtotal);
  3525. return -EINVAL;
  3526. }
  3527. cur_time = ktime_get();
  3528. *wakeup_time = ktime_add_ns(cur_time, time_to_vsync);
  3529. SDE_DEBUG_ENC(sde_enc,
  3530. "cur_line=%u vtotal=%u time_to_vsync=%u, cur_time=%lld, wakeup_time=%lld\n",
  3531. cur_line, vtotal, time_to_vsync,
  3532. ktime_to_ms(cur_time),
  3533. ktime_to_ms(*wakeup_time));
  3534. return 0;
  3535. }
  3536. static void sde_encoder_vsync_event_handler(struct timer_list *t)
  3537. {
  3538. struct drm_encoder *drm_enc;
  3539. struct sde_encoder_virt *sde_enc =
  3540. from_timer(sde_enc, t, vsync_event_timer);
  3541. struct msm_drm_private *priv;
  3542. struct msm_drm_thread *event_thread;
  3543. if (!sde_enc || !sde_enc->crtc) {
  3544. SDE_ERROR("invalid encoder parameters %d\n", !sde_enc);
  3545. return;
  3546. }
  3547. drm_enc = &sde_enc->base;
  3548. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3549. SDE_ERROR("invalid encoder parameters\n");
  3550. return;
  3551. }
  3552. priv = drm_enc->dev->dev_private;
  3553. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  3554. SDE_ERROR("invalid crtc index:%u\n",
  3555. sde_enc->crtc->index);
  3556. return;
  3557. }
  3558. event_thread = &priv->event_thread[sde_enc->crtc->index];
  3559. if (!event_thread) {
  3560. SDE_ERROR("event_thread not found for crtc:%d\n",
  3561. sde_enc->crtc->index);
  3562. return;
  3563. }
  3564. kthread_queue_work(&event_thread->worker,
  3565. &sde_enc->vsync_event_work);
  3566. }
  3567. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3568. {
  3569. struct sde_encoder_virt *sde_enc = container_of(work,
  3570. struct sde_encoder_virt, esd_trigger_work);
  3571. if (!sde_enc) {
  3572. SDE_ERROR("invalid sde encoder\n");
  3573. return;
  3574. }
  3575. sde_encoder_resource_control(&sde_enc->base,
  3576. SDE_ENC_RC_EVENT_KICKOFF);
  3577. }
  3578. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3579. {
  3580. struct sde_encoder_virt *sde_enc = container_of(work,
  3581. struct sde_encoder_virt, input_event_work);
  3582. if (!sde_enc) {
  3583. SDE_ERROR("invalid sde encoder\n");
  3584. return;
  3585. }
  3586. sde_encoder_resource_control(&sde_enc->base,
  3587. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3588. }
  3589. static void sde_encoder_vsync_event_work_handler(struct kthread_work *work)
  3590. {
  3591. struct sde_encoder_virt *sde_enc = container_of(work,
  3592. struct sde_encoder_virt, vsync_event_work);
  3593. bool autorefresh_enabled = false;
  3594. int rc = 0;
  3595. ktime_t wakeup_time;
  3596. struct drm_encoder *drm_enc;
  3597. if (!sde_enc) {
  3598. SDE_ERROR("invalid sde encoder\n");
  3599. return;
  3600. }
  3601. drm_enc = &sde_enc->base;
  3602. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3603. if (rc < 0) {
  3604. SDE_ERROR_ENC(sde_enc, "sde enc power enabled failed:%d\n", rc);
  3605. return;
  3606. }
  3607. if (sde_enc->cur_master &&
  3608. sde_enc->cur_master->ops.is_autorefresh_enabled)
  3609. autorefresh_enabled =
  3610. sde_enc->cur_master->ops.is_autorefresh_enabled(
  3611. sde_enc->cur_master);
  3612. /* Update timer if autorefresh is enabled else return */
  3613. if (!autorefresh_enabled)
  3614. goto exit;
  3615. rc = _sde_encoder_wakeup_time(&sde_enc->base, &wakeup_time);
  3616. if (rc)
  3617. goto exit;
  3618. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3619. mod_timer(&sde_enc->vsync_event_timer,
  3620. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3621. exit:
  3622. pm_runtime_put_sync(drm_enc->dev->dev);
  3623. }
  3624. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3625. {
  3626. static const uint64_t timeout_us = 50000;
  3627. static const uint64_t sleep_us = 20;
  3628. struct sde_encoder_virt *sde_enc;
  3629. ktime_t cur_ktime, exp_ktime;
  3630. uint32_t line_count, tmp, i;
  3631. if (!drm_enc) {
  3632. SDE_ERROR("invalid encoder\n");
  3633. return -EINVAL;
  3634. }
  3635. sde_enc = to_sde_encoder_virt(drm_enc);
  3636. if (!sde_enc->cur_master ||
  3637. !sde_enc->cur_master->ops.get_line_count) {
  3638. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3639. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3640. return -EINVAL;
  3641. }
  3642. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3643. line_count = sde_enc->cur_master->ops.get_line_count(
  3644. sde_enc->cur_master);
  3645. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3646. tmp = line_count;
  3647. line_count = sde_enc->cur_master->ops.get_line_count(
  3648. sde_enc->cur_master);
  3649. if (line_count < tmp) {
  3650. SDE_EVT32(DRMID(drm_enc), line_count);
  3651. return 0;
  3652. }
  3653. cur_ktime = ktime_get();
  3654. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3655. break;
  3656. usleep_range(sleep_us / 2, sleep_us);
  3657. }
  3658. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3659. return -ETIMEDOUT;
  3660. }
  3661. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3662. {
  3663. struct drm_encoder *drm_enc;
  3664. struct sde_rm_hw_iter rm_iter;
  3665. bool lm_valid = false;
  3666. bool intf_valid = false;
  3667. if (!phys_enc || !phys_enc->parent) {
  3668. SDE_ERROR("invalid encoder\n");
  3669. return -EINVAL;
  3670. }
  3671. drm_enc = phys_enc->parent;
  3672. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3673. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3674. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3675. phys_enc->has_intf_te)) {
  3676. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3677. SDE_HW_BLK_INTF);
  3678. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3679. struct sde_hw_intf *hw_intf =
  3680. (struct sde_hw_intf *)rm_iter.hw;
  3681. if (!hw_intf)
  3682. continue;
  3683. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  3684. phys_enc->hw_ctl->ops.update_bitmask_intf(
  3685. phys_enc->hw_ctl,
  3686. hw_intf->idx, 1);
  3687. intf_valid = true;
  3688. }
  3689. if (!intf_valid) {
  3690. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3691. "intf not found to flush\n");
  3692. return -EFAULT;
  3693. }
  3694. } else {
  3695. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3696. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3697. struct sde_hw_mixer *hw_lm =
  3698. (struct sde_hw_mixer *)rm_iter.hw;
  3699. if (!hw_lm)
  3700. continue;
  3701. /* update LM flush for HW without INTF TE */
  3702. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3703. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3704. phys_enc->hw_ctl,
  3705. hw_lm->idx, 1);
  3706. lm_valid = true;
  3707. }
  3708. if (!lm_valid) {
  3709. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3710. "lm not found to flush\n");
  3711. return -EFAULT;
  3712. }
  3713. }
  3714. return 0;
  3715. }
  3716. static bool _sde_encoder_dsc_is_dirty(struct sde_encoder_virt *sde_enc)
  3717. {
  3718. int i;
  3719. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3720. /**
  3721. * This dirty_dsc_hw field is set during DSC disable to
  3722. * indicate which DSC blocks need to be flushed
  3723. */
  3724. if (sde_enc->dirty_dsc_ids[i])
  3725. return true;
  3726. }
  3727. return false;
  3728. }
  3729. static void _helper_flush_dsc(struct sde_encoder_virt *sde_enc)
  3730. {
  3731. int i;
  3732. struct sde_hw_ctl *hw_ctl = NULL;
  3733. enum sde_dsc dsc_idx;
  3734. if (sde_enc->cur_master)
  3735. hw_ctl = sde_enc->cur_master->hw_ctl;
  3736. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3737. dsc_idx = sde_enc->dirty_dsc_ids[i];
  3738. if (dsc_idx && hw_ctl && hw_ctl->ops.update_bitmask_dsc)
  3739. hw_ctl->ops.update_bitmask_dsc(hw_ctl, dsc_idx, 1);
  3740. sde_enc->dirty_dsc_ids[i] = DSC_NONE;
  3741. }
  3742. }
  3743. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3744. struct sde_encoder_virt *sde_enc)
  3745. {
  3746. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3747. struct sde_hw_mdp *mdptop = NULL;
  3748. sde_enc->dynamic_hdr_updated = false;
  3749. if (sde_enc->cur_master) {
  3750. mdptop = sde_enc->cur_master->hw_mdptop;
  3751. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3752. sde_enc->cur_master->connector);
  3753. }
  3754. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3755. return;
  3756. if (mdptop->ops.set_hdr_plus_metadata) {
  3757. sde_enc->dynamic_hdr_updated = true;
  3758. mdptop->ops.set_hdr_plus_metadata(
  3759. mdptop, dhdr_meta->dynamic_hdr_payload,
  3760. dhdr_meta->dynamic_hdr_payload_size,
  3761. sde_enc->cur_master->intf_idx == INTF_0 ?
  3762. 0 : 1);
  3763. }
  3764. }
  3765. static void _sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc,
  3766. int ln_cnt1)
  3767. {
  3768. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3769. struct sde_encoder_phys *phys;
  3770. int ln_cnt2, i;
  3771. /* query line count before cur_master is updated */
  3772. if (sde_enc->cur_master && sde_enc->cur_master->ops.get_wr_line_count)
  3773. ln_cnt2 = sde_enc->cur_master->ops.get_wr_line_count(
  3774. sde_enc->cur_master);
  3775. else
  3776. ln_cnt2 = -EINVAL;
  3777. SDE_EVT32(DRMID(drm_enc), ln_cnt1, ln_cnt2);
  3778. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3779. phys = sde_enc->phys_encs[i];
  3780. if (phys && phys->ops.hw_reset)
  3781. phys->ops.hw_reset(phys);
  3782. }
  3783. }
  3784. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3785. struct sde_encoder_kickoff_params *params)
  3786. {
  3787. struct sde_encoder_virt *sde_enc;
  3788. struct sde_encoder_phys *phys;
  3789. struct sde_kms *sde_kms = NULL;
  3790. struct msm_drm_private *priv = NULL;
  3791. bool needs_hw_reset = false;
  3792. int ln_cnt1 = -EINVAL, i, rc, ret = 0;
  3793. struct msm_display_info *disp_info;
  3794. if (!drm_enc || !params || !drm_enc->dev ||
  3795. !drm_enc->dev->dev_private) {
  3796. SDE_ERROR("invalid args\n");
  3797. return -EINVAL;
  3798. }
  3799. sde_enc = to_sde_encoder_virt(drm_enc);
  3800. priv = drm_enc->dev->dev_private;
  3801. sde_kms = to_sde_kms(priv->kms);
  3802. disp_info = &sde_enc->disp_info;
  3803. SDE_DEBUG_ENC(sde_enc, "\n");
  3804. SDE_EVT32(DRMID(drm_enc));
  3805. /* save this for later, in case of errors */
  3806. if (sde_enc->cur_master && sde_enc->cur_master->ops.get_wr_line_count)
  3807. ln_cnt1 = sde_enc->cur_master->ops.get_wr_line_count(
  3808. sde_enc->cur_master);
  3809. /* update the qsync parameters for the current frame */
  3810. if (sde_enc->cur_master)
  3811. sde_connector_set_qsync_params(
  3812. sde_enc->cur_master->connector);
  3813. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  3814. disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE)
  3815. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3816. sde_enc->cur_master->connector->state,
  3817. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3818. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3819. /* prepare for next kickoff, may include waiting on previous kickoff */
  3820. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3821. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3822. phys = sde_enc->phys_encs[i];
  3823. params->is_primary = sde_enc->disp_info.is_primary;
  3824. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3825. params->recovery_events_enabled =
  3826. sde_enc->recovery_events_enabled;
  3827. if (phys) {
  3828. if (phys->ops.prepare_for_kickoff) {
  3829. rc = phys->ops.prepare_for_kickoff(
  3830. phys, params);
  3831. if (rc)
  3832. ret = rc;
  3833. }
  3834. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3835. needs_hw_reset = true;
  3836. _sde_encoder_setup_dither(phys);
  3837. if (sde_enc->cur_master &&
  3838. sde_connector_is_qsync_updated(
  3839. sde_enc->cur_master->connector)) {
  3840. _helper_flush_qsync(phys);
  3841. }
  3842. }
  3843. }
  3844. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3845. if (rc) {
  3846. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3847. ret = rc;
  3848. goto end;
  3849. }
  3850. /* if any phys needs reset, reset all phys, in-order */
  3851. if (needs_hw_reset)
  3852. _sde_encoder_needs_hw_reset(drm_enc, ln_cnt1);
  3853. _sde_encoder_update_master(drm_enc, params);
  3854. _sde_encoder_update_roi(drm_enc);
  3855. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3856. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3857. if (rc) {
  3858. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3859. sde_enc->cur_master->connector->base.id,
  3860. rc);
  3861. ret = rc;
  3862. }
  3863. }
  3864. if (_sde_encoder_is_dsc_enabled(drm_enc) && sde_enc->cur_master &&
  3865. !sde_enc->cur_master->cont_splash_enabled) {
  3866. rc = _sde_encoder_dsc_setup(sde_enc, params);
  3867. if (rc) {
  3868. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3869. ret = rc;
  3870. }
  3871. } else if (_sde_encoder_dsc_is_dirty(sde_enc)) {
  3872. _helper_flush_dsc(sde_enc);
  3873. }
  3874. end:
  3875. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3876. return ret;
  3877. }
  3878. /**
  3879. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3880. * with the specified encoder, and unstage all pipes from it
  3881. * @encoder: encoder pointer
  3882. * Returns: 0 on success
  3883. */
  3884. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3885. {
  3886. struct sde_encoder_virt *sde_enc;
  3887. struct sde_encoder_phys *phys;
  3888. unsigned int i;
  3889. int rc = 0;
  3890. if (!drm_enc) {
  3891. SDE_ERROR("invalid encoder\n");
  3892. return -EINVAL;
  3893. }
  3894. sde_enc = to_sde_encoder_virt(drm_enc);
  3895. SDE_ATRACE_BEGIN("encoder_release_lm");
  3896. SDE_DEBUG_ENC(sde_enc, "\n");
  3897. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3898. phys = sde_enc->phys_encs[i];
  3899. if (!phys)
  3900. continue;
  3901. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3902. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3903. if (rc)
  3904. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3905. }
  3906. SDE_ATRACE_END("encoder_release_lm");
  3907. return rc;
  3908. }
  3909. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  3910. {
  3911. struct sde_encoder_virt *sde_enc;
  3912. struct sde_encoder_phys *phys;
  3913. ktime_t wakeup_time;
  3914. unsigned int i;
  3915. if (!drm_enc) {
  3916. SDE_ERROR("invalid encoder\n");
  3917. return;
  3918. }
  3919. SDE_ATRACE_BEGIN("encoder_kickoff");
  3920. sde_enc = to_sde_encoder_virt(drm_enc);
  3921. SDE_DEBUG_ENC(sde_enc, "\n");
  3922. /* create a 'no pipes' commit to release buffers on errors */
  3923. if (is_error)
  3924. _sde_encoder_reset_ctl_hw(drm_enc);
  3925. /* All phys encs are ready to go, trigger the kickoff */
  3926. _sde_encoder_kickoff_phys(sde_enc);
  3927. /* allow phys encs to handle any post-kickoff business */
  3928. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3929. phys = sde_enc->phys_encs[i];
  3930. if (phys && phys->ops.handle_post_kickoff)
  3931. phys->ops.handle_post_kickoff(phys);
  3932. }
  3933. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI &&
  3934. !_sde_encoder_wakeup_time(drm_enc, &wakeup_time)) {
  3935. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3936. mod_timer(&sde_enc->vsync_event_timer,
  3937. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3938. }
  3939. SDE_ATRACE_END("encoder_kickoff");
  3940. }
  3941. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3942. struct drm_framebuffer *fb)
  3943. {
  3944. struct drm_encoder *drm_enc;
  3945. struct sde_hw_mixer_cfg mixer;
  3946. struct sde_rm_hw_iter lm_iter;
  3947. bool lm_valid = false;
  3948. if (!phys_enc || !phys_enc->parent) {
  3949. SDE_ERROR("invalid encoder\n");
  3950. return -EINVAL;
  3951. }
  3952. drm_enc = phys_enc->parent;
  3953. memset(&mixer, 0, sizeof(mixer));
  3954. /* reset associated CTL/LMs */
  3955. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3956. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3957. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3958. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3959. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3960. if (!hw_lm)
  3961. continue;
  3962. /* need to flush LM to remove it */
  3963. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3964. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3965. phys_enc->hw_ctl,
  3966. hw_lm->idx, 1);
  3967. if (fb) {
  3968. /* assume a single LM if targeting a frame buffer */
  3969. if (lm_valid)
  3970. continue;
  3971. mixer.out_height = fb->height;
  3972. mixer.out_width = fb->width;
  3973. if (hw_lm->ops.setup_mixer_out)
  3974. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3975. }
  3976. lm_valid = true;
  3977. /* only enable border color on LM */
  3978. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3979. phys_enc->hw_ctl->ops.setup_blendstage(
  3980. phys_enc->hw_ctl, hw_lm->idx, NULL);
  3981. }
  3982. if (!lm_valid) {
  3983. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3984. return -EFAULT;
  3985. }
  3986. return 0;
  3987. }
  3988. void sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3989. {
  3990. struct sde_encoder_virt *sde_enc;
  3991. struct sde_encoder_phys *phys;
  3992. int i;
  3993. if (!drm_enc) {
  3994. SDE_ERROR("invalid encoder\n");
  3995. return;
  3996. }
  3997. sde_enc = to_sde_encoder_virt(drm_enc);
  3998. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3999. phys = sde_enc->phys_encs[i];
  4000. if (phys && phys->ops.prepare_commit)
  4001. phys->ops.prepare_commit(phys);
  4002. }
  4003. }
  4004. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4005. bool enable, u32 frame_count)
  4006. {
  4007. if (!phys_enc)
  4008. return;
  4009. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4010. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4011. enable, frame_count);
  4012. }
  4013. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4014. bool nonblock, u32 *misr_value)
  4015. {
  4016. if (!phys_enc)
  4017. return -EINVAL;
  4018. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4019. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4020. nonblock, misr_value) : -ENOTSUPP;
  4021. }
  4022. #ifdef CONFIG_DEBUG_FS
  4023. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4024. {
  4025. struct sde_encoder_virt *sde_enc;
  4026. int i;
  4027. if (!s || !s->private)
  4028. return -EINVAL;
  4029. sde_enc = s->private;
  4030. mutex_lock(&sde_enc->enc_lock);
  4031. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4032. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4033. if (!phys)
  4034. continue;
  4035. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4036. phys->intf_idx - INTF_0,
  4037. atomic_read(&phys->vsync_cnt),
  4038. atomic_read(&phys->underrun_cnt));
  4039. switch (phys->intf_mode) {
  4040. case INTF_MODE_VIDEO:
  4041. seq_puts(s, "mode: video\n");
  4042. break;
  4043. case INTF_MODE_CMD:
  4044. seq_puts(s, "mode: command\n");
  4045. break;
  4046. case INTF_MODE_WB_BLOCK:
  4047. seq_puts(s, "mode: wb block\n");
  4048. break;
  4049. case INTF_MODE_WB_LINE:
  4050. seq_puts(s, "mode: wb line\n");
  4051. break;
  4052. default:
  4053. seq_puts(s, "mode: ???\n");
  4054. break;
  4055. }
  4056. }
  4057. mutex_unlock(&sde_enc->enc_lock);
  4058. return 0;
  4059. }
  4060. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4061. struct file *file)
  4062. {
  4063. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4064. }
  4065. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4066. const char __user *user_buf, size_t count, loff_t *ppos)
  4067. {
  4068. struct sde_encoder_virt *sde_enc;
  4069. int rc;
  4070. char buf[MISR_BUFF_SIZE + 1];
  4071. size_t buff_copy;
  4072. u32 frame_count, enable;
  4073. struct msm_drm_private *priv = NULL;
  4074. struct sde_kms *sde_kms = NULL;
  4075. struct drm_encoder *drm_enc;
  4076. if (!file || !file->private_data)
  4077. return -EINVAL;
  4078. sde_enc = file->private_data;
  4079. priv = sde_enc->base.dev->dev_private;
  4080. if (!sde_enc || !priv || !priv->kms)
  4081. return -EINVAL;
  4082. sde_kms = to_sde_kms(priv->kms);
  4083. drm_enc = &sde_enc->base;
  4084. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4085. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4086. return -ENOTSUPP;
  4087. }
  4088. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4089. if (copy_from_user(buf, user_buf, buff_copy))
  4090. return -EINVAL;
  4091. buf[buff_copy] = 0; /* end of string */
  4092. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4093. return -EINVAL;
  4094. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4095. if (rc < 0)
  4096. return rc;
  4097. sde_enc->misr_enable = enable;
  4098. sde_enc->misr_frame_count = frame_count;
  4099. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  4100. pm_runtime_put_sync(drm_enc->dev->dev);
  4101. return count;
  4102. }
  4103. static ssize_t _sde_encoder_misr_read(struct file *file,
  4104. char __user *user_buff, size_t count, loff_t *ppos)
  4105. {
  4106. struct sde_encoder_virt *sde_enc;
  4107. struct msm_drm_private *priv = NULL;
  4108. struct sde_kms *sde_kms = NULL;
  4109. struct drm_encoder *drm_enc;
  4110. int i = 0, len = 0;
  4111. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4112. int rc;
  4113. if (*ppos)
  4114. return 0;
  4115. if (!file || !file->private_data)
  4116. return -EINVAL;
  4117. sde_enc = file->private_data;
  4118. priv = sde_enc->base.dev->dev_private;
  4119. if (priv != NULL)
  4120. sde_kms = to_sde_kms(priv->kms);
  4121. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4122. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4123. return -ENOTSUPP;
  4124. }
  4125. drm_enc = &sde_enc->base;
  4126. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4127. if (rc < 0)
  4128. return rc;
  4129. if (!sde_enc->misr_enable) {
  4130. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4131. "disabled\n");
  4132. goto buff_check;
  4133. }
  4134. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4135. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4136. u32 misr_value = 0;
  4137. if (!phys || !phys->ops.collect_misr) {
  4138. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4139. "invalid\n");
  4140. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4141. continue;
  4142. }
  4143. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4144. if (rc) {
  4145. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4146. "invalid\n");
  4147. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4148. rc);
  4149. continue;
  4150. } else {
  4151. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4152. "Intf idx:%d\n",
  4153. phys->intf_idx - INTF_0);
  4154. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4155. "0x%x\n", misr_value);
  4156. }
  4157. }
  4158. buff_check:
  4159. if (count <= len) {
  4160. len = 0;
  4161. goto end;
  4162. }
  4163. if (copy_to_user(user_buff, buf, len)) {
  4164. len = -EFAULT;
  4165. goto end;
  4166. }
  4167. *ppos += len; /* increase offset */
  4168. end:
  4169. pm_runtime_put_sync(drm_enc->dev->dev);
  4170. return len;
  4171. }
  4172. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4173. {
  4174. struct sde_encoder_virt *sde_enc;
  4175. struct msm_drm_private *priv;
  4176. struct sde_kms *sde_kms;
  4177. int i;
  4178. static const struct file_operations debugfs_status_fops = {
  4179. .open = _sde_encoder_debugfs_status_open,
  4180. .read = seq_read,
  4181. .llseek = seq_lseek,
  4182. .release = single_release,
  4183. };
  4184. static const struct file_operations debugfs_misr_fops = {
  4185. .open = simple_open,
  4186. .read = _sde_encoder_misr_read,
  4187. .write = _sde_encoder_misr_setup,
  4188. };
  4189. char name[SDE_NAME_SIZE];
  4190. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  4191. SDE_ERROR("invalid encoder or kms\n");
  4192. return -EINVAL;
  4193. }
  4194. sde_enc = to_sde_encoder_virt(drm_enc);
  4195. priv = drm_enc->dev->dev_private;
  4196. sde_kms = to_sde_kms(priv->kms);
  4197. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4198. /* create overall sub-directory for the encoder */
  4199. sde_enc->debugfs_root = debugfs_create_dir(name,
  4200. drm_enc->dev->primary->debugfs_root);
  4201. if (!sde_enc->debugfs_root)
  4202. return -ENOMEM;
  4203. /* don't error check these */
  4204. debugfs_create_file("status", 0400,
  4205. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4206. debugfs_create_file("misr_data", 0600,
  4207. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4208. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4209. &sde_enc->idle_pc_enabled);
  4210. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4211. &sde_enc->frame_trigger_mode);
  4212. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4213. if (sde_enc->phys_encs[i] &&
  4214. sde_enc->phys_encs[i]->ops.late_register)
  4215. sde_enc->phys_encs[i]->ops.late_register(
  4216. sde_enc->phys_encs[i],
  4217. sde_enc->debugfs_root);
  4218. return 0;
  4219. }
  4220. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4221. {
  4222. struct sde_encoder_virt *sde_enc;
  4223. if (!drm_enc)
  4224. return;
  4225. sde_enc = to_sde_encoder_virt(drm_enc);
  4226. debugfs_remove_recursive(sde_enc->debugfs_root);
  4227. }
  4228. #else
  4229. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4230. {
  4231. return 0;
  4232. }
  4233. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4234. {
  4235. }
  4236. #endif
  4237. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4238. {
  4239. return _sde_encoder_init_debugfs(encoder);
  4240. }
  4241. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4242. {
  4243. _sde_encoder_destroy_debugfs(encoder);
  4244. }
  4245. static int sde_encoder_virt_add_phys_encs(
  4246. u32 display_caps,
  4247. struct sde_encoder_virt *sde_enc,
  4248. struct sde_enc_phys_init_params *params)
  4249. {
  4250. struct sde_encoder_phys *enc = NULL;
  4251. SDE_DEBUG_ENC(sde_enc, "\n");
  4252. /*
  4253. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4254. * in this function, check up-front.
  4255. */
  4256. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4257. ARRAY_SIZE(sde_enc->phys_encs)) {
  4258. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4259. sde_enc->num_phys_encs);
  4260. return -EINVAL;
  4261. }
  4262. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4263. enc = sde_encoder_phys_vid_init(params);
  4264. if (IS_ERR_OR_NULL(enc)) {
  4265. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4266. PTR_ERR(enc));
  4267. return !enc ? -EINVAL : PTR_ERR(enc);
  4268. }
  4269. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4270. ++sde_enc->num_phys_encs;
  4271. }
  4272. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4273. enc = sde_encoder_phys_cmd_init(params);
  4274. if (IS_ERR_OR_NULL(enc)) {
  4275. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4276. PTR_ERR(enc));
  4277. return !enc ? -EINVAL : PTR_ERR(enc);
  4278. }
  4279. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4280. ++sde_enc->num_phys_encs;
  4281. }
  4282. return 0;
  4283. }
  4284. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4285. struct sde_enc_phys_init_params *params)
  4286. {
  4287. struct sde_encoder_phys *enc = NULL;
  4288. if (!sde_enc) {
  4289. SDE_ERROR("invalid encoder\n");
  4290. return -EINVAL;
  4291. }
  4292. SDE_DEBUG_ENC(sde_enc, "\n");
  4293. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4294. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4295. sde_enc->num_phys_encs);
  4296. return -EINVAL;
  4297. }
  4298. enc = sde_encoder_phys_wb_init(params);
  4299. if (IS_ERR_OR_NULL(enc)) {
  4300. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4301. PTR_ERR(enc));
  4302. return !enc ? -EINVAL : PTR_ERR(enc);
  4303. }
  4304. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4305. ++sde_enc->num_phys_encs;
  4306. return 0;
  4307. }
  4308. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4309. struct sde_kms *sde_kms,
  4310. struct msm_display_info *disp_info,
  4311. int *drm_enc_mode)
  4312. {
  4313. int ret = 0;
  4314. int i = 0;
  4315. enum sde_intf_type intf_type;
  4316. struct sde_encoder_virt_ops parent_ops = {
  4317. sde_encoder_vblank_callback,
  4318. sde_encoder_underrun_callback,
  4319. sde_encoder_frame_done_callback,
  4320. sde_encoder_get_qsync_fps_callback,
  4321. };
  4322. struct sde_enc_phys_init_params phys_params;
  4323. if (!sde_enc || !sde_kms) {
  4324. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4325. !sde_enc, !sde_kms);
  4326. return -EINVAL;
  4327. }
  4328. memset(&phys_params, 0, sizeof(phys_params));
  4329. phys_params.sde_kms = sde_kms;
  4330. phys_params.parent = &sde_enc->base;
  4331. phys_params.parent_ops = parent_ops;
  4332. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4333. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4334. SDE_DEBUG("\n");
  4335. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4336. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4337. intf_type = INTF_DSI;
  4338. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4339. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4340. intf_type = INTF_HDMI;
  4341. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4342. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4343. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4344. else
  4345. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4346. intf_type = INTF_DP;
  4347. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4348. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4349. intf_type = INTF_WB;
  4350. } else {
  4351. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4352. return -EINVAL;
  4353. }
  4354. WARN_ON(disp_info->num_of_h_tiles < 1);
  4355. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4356. sde_enc->te_source = disp_info->te_source;
  4357. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4358. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4359. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4360. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4361. mutex_lock(&sde_enc->enc_lock);
  4362. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4363. /*
  4364. * Left-most tile is at index 0, content is controller id
  4365. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4366. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4367. */
  4368. u32 controller_id = disp_info->h_tile_instance[i];
  4369. if (disp_info->num_of_h_tiles > 1) {
  4370. if (i == 0)
  4371. phys_params.split_role = ENC_ROLE_MASTER;
  4372. else
  4373. phys_params.split_role = ENC_ROLE_SLAVE;
  4374. } else {
  4375. phys_params.split_role = ENC_ROLE_SOLO;
  4376. }
  4377. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4378. i, controller_id, phys_params.split_role);
  4379. if (intf_type == INTF_WB) {
  4380. phys_params.intf_idx = INTF_MAX;
  4381. phys_params.wb_idx = sde_encoder_get_wb(
  4382. sde_kms->catalog,
  4383. intf_type, controller_id);
  4384. if (phys_params.wb_idx == WB_MAX) {
  4385. SDE_ERROR_ENC(sde_enc,
  4386. "could not get wb: type %d, id %d\n",
  4387. intf_type, controller_id);
  4388. ret = -EINVAL;
  4389. }
  4390. } else {
  4391. phys_params.wb_idx = WB_MAX;
  4392. phys_params.intf_idx = sde_encoder_get_intf(
  4393. sde_kms->catalog, intf_type,
  4394. controller_id);
  4395. if (phys_params.intf_idx == INTF_MAX) {
  4396. SDE_ERROR_ENC(sde_enc,
  4397. "could not get wb: type %d, id %d\n",
  4398. intf_type, controller_id);
  4399. ret = -EINVAL;
  4400. }
  4401. }
  4402. if (!ret) {
  4403. if (intf_type == INTF_WB)
  4404. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4405. &phys_params);
  4406. else
  4407. ret = sde_encoder_virt_add_phys_encs(
  4408. disp_info->capabilities,
  4409. sde_enc,
  4410. &phys_params);
  4411. if (ret)
  4412. SDE_ERROR_ENC(sde_enc,
  4413. "failed to add phys encs\n");
  4414. }
  4415. }
  4416. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4417. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4418. if (phys) {
  4419. atomic_set(&phys->vsync_cnt, 0);
  4420. atomic_set(&phys->underrun_cnt, 0);
  4421. }
  4422. }
  4423. mutex_unlock(&sde_enc->enc_lock);
  4424. return ret;
  4425. }
  4426. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4427. .mode_set = sde_encoder_virt_mode_set,
  4428. .disable = sde_encoder_virt_disable,
  4429. .enable = sde_encoder_virt_enable,
  4430. .atomic_check = sde_encoder_virt_atomic_check,
  4431. };
  4432. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4433. .destroy = sde_encoder_destroy,
  4434. .late_register = sde_encoder_late_register,
  4435. .early_unregister = sde_encoder_early_unregister,
  4436. };
  4437. struct drm_encoder *sde_encoder_init(
  4438. struct drm_device *dev,
  4439. struct msm_display_info *disp_info)
  4440. {
  4441. struct msm_drm_private *priv = dev->dev_private;
  4442. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4443. struct drm_encoder *drm_enc = NULL;
  4444. struct sde_encoder_virt *sde_enc = NULL;
  4445. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4446. char name[SDE_NAME_SIZE];
  4447. int ret = 0, i, intf_index = INTF_MAX;
  4448. struct sde_encoder_phys *phys = NULL;
  4449. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4450. if (!sde_enc) {
  4451. ret = -ENOMEM;
  4452. goto fail;
  4453. }
  4454. mutex_init(&sde_enc->enc_lock);
  4455. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4456. &drm_enc_mode);
  4457. if (ret)
  4458. goto fail;
  4459. sde_enc->cur_master = NULL;
  4460. spin_lock_init(&sde_enc->enc_spinlock);
  4461. mutex_init(&sde_enc->vblank_ctl_lock);
  4462. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4463. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4464. drm_enc = &sde_enc->base;
  4465. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4466. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4467. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI)
  4468. timer_setup(&sde_enc->vsync_event_timer,
  4469. sde_encoder_vsync_event_handler, 0);
  4470. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4471. phys = sde_enc->phys_encs[i];
  4472. if (!phys)
  4473. continue;
  4474. if (phys->ops.is_master && phys->ops.is_master(phys))
  4475. intf_index = phys->intf_idx - INTF_0;
  4476. }
  4477. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4478. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4479. disp_info->is_primary ? SDE_RSC_PRIMARY_DISP_CLIENT :
  4480. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4481. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4482. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4483. PTR_ERR(sde_enc->rsc_client));
  4484. sde_enc->rsc_client = NULL;
  4485. }
  4486. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  4487. ret = _sde_encoder_input_handler(sde_enc);
  4488. if (ret)
  4489. SDE_ERROR(
  4490. "input handler registration failed, rc = %d\n", ret);
  4491. }
  4492. mutex_init(&sde_enc->rc_lock);
  4493. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4494. sde_encoder_off_work);
  4495. sde_enc->vblank_enabled = false;
  4496. kthread_init_work(&sde_enc->vsync_event_work,
  4497. sde_encoder_vsync_event_work_handler);
  4498. kthread_init_work(&sde_enc->input_event_work,
  4499. sde_encoder_input_event_work_handler);
  4500. kthread_init_work(&sde_enc->esd_trigger_work,
  4501. sde_encoder_esd_trigger_work_handler);
  4502. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4503. SDE_DEBUG_ENC(sde_enc, "created\n");
  4504. return drm_enc;
  4505. fail:
  4506. SDE_ERROR("failed to create encoder\n");
  4507. if (drm_enc)
  4508. sde_encoder_destroy(drm_enc);
  4509. return ERR_PTR(ret);
  4510. }
  4511. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4512. enum msm_event_wait event)
  4513. {
  4514. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4515. struct sde_encoder_virt *sde_enc = NULL;
  4516. int i, ret = 0;
  4517. char atrace_buf[32];
  4518. if (!drm_enc) {
  4519. SDE_ERROR("invalid encoder\n");
  4520. return -EINVAL;
  4521. }
  4522. sde_enc = to_sde_encoder_virt(drm_enc);
  4523. SDE_DEBUG_ENC(sde_enc, "\n");
  4524. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4525. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4526. switch (event) {
  4527. case MSM_ENC_COMMIT_DONE:
  4528. fn_wait = phys->ops.wait_for_commit_done;
  4529. break;
  4530. case MSM_ENC_TX_COMPLETE:
  4531. fn_wait = phys->ops.wait_for_tx_complete;
  4532. break;
  4533. case MSM_ENC_VBLANK:
  4534. fn_wait = phys->ops.wait_for_vblank;
  4535. break;
  4536. case MSM_ENC_ACTIVE_REGION:
  4537. fn_wait = phys->ops.wait_for_active;
  4538. break;
  4539. default:
  4540. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4541. event);
  4542. return -EINVAL;
  4543. }
  4544. if (phys && fn_wait) {
  4545. snprintf(atrace_buf, sizeof(atrace_buf),
  4546. "wait_completion_event_%d", event);
  4547. SDE_ATRACE_BEGIN(atrace_buf);
  4548. ret = fn_wait(phys);
  4549. SDE_ATRACE_END(atrace_buf);
  4550. if (ret)
  4551. return ret;
  4552. }
  4553. }
  4554. return ret;
  4555. }
  4556. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4557. {
  4558. struct sde_encoder_virt *sde_enc;
  4559. if (!drm_enc) {
  4560. SDE_ERROR("invalid encoder\n");
  4561. return 0;
  4562. }
  4563. sde_enc = to_sde_encoder_virt(drm_enc);
  4564. return sde_enc->mode_info.frame_rate;
  4565. }
  4566. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4567. {
  4568. struct sde_encoder_virt *sde_enc = NULL;
  4569. int i;
  4570. if (!encoder) {
  4571. SDE_ERROR("invalid encoder\n");
  4572. return INTF_MODE_NONE;
  4573. }
  4574. sde_enc = to_sde_encoder_virt(encoder);
  4575. if (sde_enc->cur_master)
  4576. return sde_enc->cur_master->intf_mode;
  4577. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4578. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4579. if (phys)
  4580. return phys->intf_mode;
  4581. }
  4582. return INTF_MODE_NONE;
  4583. }
  4584. static void _sde_encoder_cache_hw_res_cont_splash(
  4585. struct drm_encoder *encoder,
  4586. struct sde_kms *sde_kms)
  4587. {
  4588. int i, idx;
  4589. struct sde_encoder_virt *sde_enc;
  4590. struct sde_encoder_phys *phys_enc;
  4591. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4592. sde_enc = to_sde_encoder_virt(encoder);
  4593. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4594. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4595. sde_enc->hw_pp[i] = NULL;
  4596. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4597. break;
  4598. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4599. }
  4600. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4601. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4602. sde_enc->hw_dsc[i] = NULL;
  4603. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4604. break;
  4605. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4606. }
  4607. /*
  4608. * If we have multiple phys encoders with one controller, make
  4609. * sure to populate the controller pointer in both phys encoders.
  4610. */
  4611. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4612. phys_enc = sde_enc->phys_encs[idx];
  4613. phys_enc->hw_ctl = NULL;
  4614. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4615. SDE_HW_BLK_CTL);
  4616. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4617. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4618. phys_enc->hw_ctl =
  4619. (struct sde_hw_ctl *) ctl_iter.hw;
  4620. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4621. phys_enc->intf_idx, phys_enc->hw_ctl);
  4622. }
  4623. }
  4624. }
  4625. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4626. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4627. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4628. phys->hw_intf = NULL;
  4629. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4630. break;
  4631. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4632. }
  4633. }
  4634. /**
  4635. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4636. * device bootup when cont_splash is enabled
  4637. * @drm_enc: Pointer to drm encoder structure
  4638. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4639. * @enable: boolean indicates enable or displae state of splash
  4640. * @Return: true if successful in updating the encoder structure
  4641. */
  4642. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4643. struct sde_splash_display *splash_display, bool enable)
  4644. {
  4645. struct sde_encoder_virt *sde_enc;
  4646. struct msm_drm_private *priv;
  4647. struct sde_kms *sde_kms;
  4648. struct drm_connector *conn = NULL;
  4649. struct sde_connector *sde_conn = NULL;
  4650. struct sde_connector_state *sde_conn_state = NULL;
  4651. struct drm_display_mode *drm_mode = NULL;
  4652. struct sde_encoder_phys *phys_enc;
  4653. int ret = 0, i;
  4654. if (!encoder) {
  4655. SDE_ERROR("invalid drm enc\n");
  4656. return -EINVAL;
  4657. }
  4658. if (!encoder->dev || !encoder->dev->dev_private) {
  4659. SDE_ERROR("drm device invalid\n");
  4660. return -EINVAL;
  4661. }
  4662. priv = encoder->dev->dev_private;
  4663. if (!priv->kms) {
  4664. SDE_ERROR("invalid kms\n");
  4665. return -EINVAL;
  4666. }
  4667. sde_kms = to_sde_kms(priv->kms);
  4668. sde_enc = to_sde_encoder_virt(encoder);
  4669. if (!priv->num_connectors) {
  4670. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4671. return -EINVAL;
  4672. }
  4673. SDE_DEBUG_ENC(sde_enc,
  4674. "num of connectors: %d\n", priv->num_connectors);
  4675. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4676. if (!enable) {
  4677. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4678. phys_enc = sde_enc->phys_encs[i];
  4679. if (phys_enc)
  4680. phys_enc->cont_splash_enabled = false;
  4681. }
  4682. return ret;
  4683. }
  4684. if (!splash_display) {
  4685. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4686. return -EINVAL;
  4687. }
  4688. for (i = 0; i < priv->num_connectors; i++) {
  4689. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4690. priv->connectors[i]->base.id);
  4691. sde_conn = to_sde_connector(priv->connectors[i]);
  4692. if (!sde_conn->encoder) {
  4693. SDE_DEBUG_ENC(sde_enc,
  4694. "encoder not attached to connector\n");
  4695. continue;
  4696. }
  4697. if (sde_conn->encoder->base.id
  4698. == encoder->base.id) {
  4699. conn = (priv->connectors[i]);
  4700. break;
  4701. }
  4702. }
  4703. if (!conn || !conn->state) {
  4704. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4705. return -EINVAL;
  4706. }
  4707. sde_conn_state = to_sde_connector_state(conn->state);
  4708. if (!sde_conn->ops.get_mode_info) {
  4709. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4710. return -EINVAL;
  4711. }
  4712. ret = sde_conn->ops.get_mode_info(&sde_conn->base,
  4713. &encoder->crtc->state->adjusted_mode,
  4714. &sde_conn_state->mode_info,
  4715. sde_kms->catalog->max_mixer_width,
  4716. sde_conn->display);
  4717. if (ret) {
  4718. SDE_ERROR_ENC(sde_enc,
  4719. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4720. return ret;
  4721. }
  4722. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4723. conn->state, false);
  4724. if (ret) {
  4725. SDE_ERROR_ENC(sde_enc,
  4726. "failed to reserve hw resources, %d\n", ret);
  4727. return ret;
  4728. }
  4729. if (sde_conn->encoder) {
  4730. conn->state->best_encoder = sde_conn->encoder;
  4731. SDE_DEBUG_ENC(sde_enc,
  4732. "configured cstate->best_encoder to ID = %d\n",
  4733. conn->state->best_encoder->base.id);
  4734. } else {
  4735. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4736. conn->base.id);
  4737. }
  4738. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4739. sde_connector_get_topology_name(conn));
  4740. drm_mode = &encoder->crtc->state->adjusted_mode;
  4741. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4742. drm_mode->hdisplay, drm_mode->vdisplay);
  4743. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4744. if (encoder->bridge) {
  4745. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4746. /*
  4747. * For cont-splash use case, we update the mode
  4748. * configurations manually. This will skip the
  4749. * usually mode set call when actual frame is
  4750. * pushed from framework. The bridge needs to
  4751. * be updated with the current drm mode by
  4752. * calling the bridge mode set ops.
  4753. */
  4754. if (encoder->bridge->funcs) {
  4755. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4756. encoder->bridge->funcs->mode_set(encoder->bridge,
  4757. drm_mode, drm_mode);
  4758. }
  4759. } else {
  4760. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4761. }
  4762. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4763. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4764. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4765. if (!phys) {
  4766. SDE_ERROR_ENC(sde_enc,
  4767. "phys encoders not initialized\n");
  4768. return -EINVAL;
  4769. }
  4770. /* update connector for master and slave phys encoders */
  4771. phys->connector = conn;
  4772. phys->cont_splash_enabled = true;
  4773. phys->cont_splash_single_flush =
  4774. splash_display->single_flush_en;
  4775. phys->hw_pp = sde_enc->hw_pp[i];
  4776. if (phys->ops.cont_splash_mode_set)
  4777. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4778. if (phys->ops.is_master && phys->ops.is_master(phys))
  4779. sde_enc->cur_master = phys;
  4780. }
  4781. return ret;
  4782. }
  4783. int sde_encoder_display_failure_notification(struct drm_encoder *enc)
  4784. {
  4785. struct msm_drm_thread *event_thread = NULL;
  4786. struct msm_drm_private *priv = NULL;
  4787. struct sde_encoder_virt *sde_enc = NULL;
  4788. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4789. SDE_ERROR("invalid parameters\n");
  4790. return -EINVAL;
  4791. }
  4792. priv = enc->dev->dev_private;
  4793. sde_enc = to_sde_encoder_virt(enc);
  4794. if (!sde_enc->crtc || (sde_enc->crtc->index
  4795. >= ARRAY_SIZE(priv->event_thread))) {
  4796. SDE_DEBUG_ENC(sde_enc,
  4797. "invalid cached CRTC: %d or crtc index: %d\n",
  4798. sde_enc->crtc == NULL,
  4799. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4800. return -EINVAL;
  4801. }
  4802. SDE_EVT32_VERBOSE(DRMID(enc));
  4803. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4804. kthread_queue_work(&event_thread->worker,
  4805. &sde_enc->esd_trigger_work);
  4806. kthread_flush_work(&sde_enc->esd_trigger_work);
  4807. /**
  4808. * panel may stop generating te signal (vsync) during esd failure. rsc
  4809. * hardware may hang without vsync. Avoid rsc hang by generating the
  4810. * vsync from watchdog timer instead of panel.
  4811. */
  4812. _sde_encoder_switch_to_watchdog_vsync(enc);
  4813. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4814. return 0;
  4815. }
  4816. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4817. {
  4818. struct sde_encoder_virt *sde_enc;
  4819. if (!encoder) {
  4820. SDE_ERROR("invalid drm enc\n");
  4821. return false;
  4822. }
  4823. sde_enc = to_sde_encoder_virt(encoder);
  4824. return sde_enc->recovery_events_enabled;
  4825. }
  4826. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4827. bool enabled)
  4828. {
  4829. struct sde_encoder_virt *sde_enc;
  4830. if (!encoder) {
  4831. SDE_ERROR("invalid drm enc\n");
  4832. return;
  4833. }
  4834. sde_enc = to_sde_encoder_virt(encoder);
  4835. sde_enc->recovery_events_enabled = enabled;
  4836. }