dsi_drm.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <drm/drm_atomic_helper.h>
  6. #include <drm/drm_atomic.h>
  7. #include "msm_kms.h"
  8. #include "sde_connector.h"
  9. #include "dsi_drm.h"
  10. #include "sde_trace.h"
  11. #include "sde_dbg.h"
  12. #include "msm_drv.h"
  13. #include "sde_encoder.h"
  14. #define to_dsi_bridge(x) container_of((x), struct dsi_bridge, base)
  15. #define to_dsi_state(x) container_of((x), struct dsi_connector_state, base)
  16. #define DEFAULT_PANEL_JITTER_NUMERATOR 2
  17. #define DEFAULT_PANEL_JITTER_DENOMINATOR 1
  18. #define DEFAULT_PANEL_JITTER_ARRAY_SIZE 2
  19. #define DEFAULT_PANEL_PREFILL_LINES 25
  20. static struct dsi_display_mode_priv_info default_priv_info = {
  21. .panel_jitter_numer = DEFAULT_PANEL_JITTER_NUMERATOR,
  22. .panel_jitter_denom = DEFAULT_PANEL_JITTER_DENOMINATOR,
  23. .panel_prefill_lines = DEFAULT_PANEL_PREFILL_LINES,
  24. .dsc_enabled = false,
  25. };
  26. static void convert_to_dsi_mode(const struct drm_display_mode *drm_mode,
  27. struct dsi_display_mode *dsi_mode)
  28. {
  29. memset(dsi_mode, 0, sizeof(*dsi_mode));
  30. dsi_mode->timing.h_active = drm_mode->hdisplay;
  31. dsi_mode->timing.h_back_porch = drm_mode->htotal - drm_mode->hsync_end;
  32. dsi_mode->timing.h_sync_width = drm_mode->htotal -
  33. (drm_mode->hsync_start + dsi_mode->timing.h_back_porch);
  34. dsi_mode->timing.h_front_porch = drm_mode->hsync_start -
  35. drm_mode->hdisplay;
  36. dsi_mode->timing.h_skew = drm_mode->hskew;
  37. dsi_mode->timing.v_active = drm_mode->vdisplay;
  38. dsi_mode->timing.v_back_porch = drm_mode->vtotal - drm_mode->vsync_end;
  39. dsi_mode->timing.v_sync_width = drm_mode->vtotal -
  40. (drm_mode->vsync_start + dsi_mode->timing.v_back_porch);
  41. dsi_mode->timing.v_front_porch = drm_mode->vsync_start -
  42. drm_mode->vdisplay;
  43. dsi_mode->timing.refresh_rate = drm_mode_vrefresh(drm_mode);
  44. dsi_mode->timing.h_sync_polarity =
  45. !!(drm_mode->flags & DRM_MODE_FLAG_PHSYNC);
  46. dsi_mode->timing.v_sync_polarity =
  47. !!(drm_mode->flags & DRM_MODE_FLAG_PVSYNC);
  48. }
  49. static void msm_parse_mode_priv_info(const struct msm_display_mode *msm_mode,
  50. struct dsi_display_mode *dsi_mode)
  51. {
  52. dsi_mode->priv_info =
  53. (struct dsi_display_mode_priv_info *)msm_mode->private;
  54. if (dsi_mode->priv_info) {
  55. dsi_mode->timing.dsc_enabled = dsi_mode->priv_info->dsc_enabled;
  56. dsi_mode->timing.dsc = &dsi_mode->priv_info->dsc;
  57. dsi_mode->timing.vdc_enabled = dsi_mode->priv_info->vdc_enabled;
  58. dsi_mode->timing.vdc = &dsi_mode->priv_info->vdc;
  59. dsi_mode->timing.pclk_scale = dsi_mode->priv_info->pclk_scale;
  60. dsi_mode->timing.clk_rate_hz = dsi_mode->priv_info->clk_rate_hz;
  61. }
  62. if (msm_is_mode_seamless(msm_mode))
  63. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_SEAMLESS;
  64. if (msm_is_mode_dynamic_fps(msm_mode))
  65. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DFPS;
  66. if (msm_needs_vblank_pre_modeset(msm_mode))
  67. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_VBLANK_PRE_MODESET;
  68. if (msm_is_mode_seamless_dms(msm_mode))
  69. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  70. if (msm_is_mode_seamless_vrr(msm_mode))
  71. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_VRR;
  72. if (msm_is_mode_seamless_poms_to_vid(msm_mode))
  73. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_VID;
  74. if (msm_is_mode_seamless_poms_to_cmd(msm_mode))
  75. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_CMD;
  76. if (msm_is_mode_seamless_dyn_clk(msm_mode))
  77. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DYN_CLK;
  78. }
  79. void dsi_convert_to_drm_mode(const struct dsi_display_mode *dsi_mode,
  80. struct drm_display_mode *drm_mode)
  81. {
  82. char *panel_caps = "vid";
  83. if ((dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE) &&
  84. (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE))
  85. panel_caps = "vid_cmd";
  86. else if (dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE)
  87. panel_caps = "vid";
  88. else if (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE)
  89. panel_caps = "cmd";
  90. memset(drm_mode, 0, sizeof(*drm_mode));
  91. drm_mode->hdisplay = dsi_mode->timing.h_active;
  92. drm_mode->hsync_start = drm_mode->hdisplay +
  93. dsi_mode->timing.h_front_porch;
  94. drm_mode->hsync_end = drm_mode->hsync_start +
  95. dsi_mode->timing.h_sync_width;
  96. drm_mode->htotal = drm_mode->hsync_end + dsi_mode->timing.h_back_porch;
  97. drm_mode->hskew = dsi_mode->timing.h_skew;
  98. drm_mode->vdisplay = dsi_mode->timing.v_active;
  99. drm_mode->vsync_start = drm_mode->vdisplay +
  100. dsi_mode->timing.v_front_porch;
  101. drm_mode->vsync_end = drm_mode->vsync_start +
  102. dsi_mode->timing.v_sync_width;
  103. drm_mode->vtotal = drm_mode->vsync_end + dsi_mode->timing.v_back_porch;
  104. drm_mode->clock = drm_mode->htotal * drm_mode->vtotal * dsi_mode->timing.refresh_rate;
  105. drm_mode->clock /= 1000;
  106. if (dsi_mode->timing.h_sync_polarity)
  107. drm_mode->flags |= DRM_MODE_FLAG_PHSYNC;
  108. if (dsi_mode->timing.v_sync_polarity)
  109. drm_mode->flags |= DRM_MODE_FLAG_PVSYNC;
  110. /* set mode name */
  111. snprintf(drm_mode->name, DRM_DISPLAY_MODE_LEN, "%dx%dx%d%s",
  112. drm_mode->hdisplay, drm_mode->vdisplay,
  113. drm_mode_vrefresh(drm_mode), panel_caps);
  114. }
  115. static void dsi_convert_to_msm_mode(const struct dsi_display_mode *dsi_mode,
  116. struct msm_display_mode *msm_mode)
  117. {
  118. msm_mode->private_flags = 0;
  119. msm_mode->private = (int *)dsi_mode->priv_info;
  120. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_SEAMLESS)
  121. msm_mode->private_flags |= DRM_MODE_FLAG_SEAMLESS;
  122. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DFPS)
  123. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DYNAMIC_FPS;
  124. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_VBLANK_PRE_MODESET)
  125. msm_mode->private_flags |= MSM_MODE_FLAG_VBLANK_PRE_MODESET;
  126. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DMS)
  127. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DMS;
  128. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_VRR)
  129. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_VRR;
  130. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)
  131. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_POMS_VID;
  132. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)
  133. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_POMS_CMD;
  134. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)
  135. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DYN_CLK;
  136. }
  137. static int dsi_bridge_attach(struct drm_bridge *bridge,
  138. enum drm_bridge_attach_flags flags)
  139. {
  140. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  141. if (!bridge) {
  142. DSI_ERR("Invalid params\n");
  143. return -EINVAL;
  144. }
  145. DSI_DEBUG("[%d] attached\n", c_bridge->id);
  146. return 0;
  147. }
  148. static void dsi_bridge_pre_enable(struct drm_bridge *bridge)
  149. {
  150. int rc = 0;
  151. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  152. if (!bridge) {
  153. DSI_ERR("Invalid params\n");
  154. return;
  155. }
  156. if (!c_bridge || !c_bridge->display || !c_bridge->display->panel) {
  157. DSI_ERR("Incorrect bridge details\n");
  158. return;
  159. }
  160. atomic_set(&c_bridge->display->panel->esd_recovery_pending, 0);
  161. /* By this point mode should have been validated through mode_fixup */
  162. rc = dsi_display_set_mode(c_bridge->display,
  163. &(c_bridge->dsi_mode), 0x0);
  164. if (rc) {
  165. DSI_ERR("[%d] failed to perform a mode set, rc=%d\n",
  166. c_bridge->id, rc);
  167. return;
  168. }
  169. if (c_bridge->dsi_mode.dsi_mode_flags &
  170. (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  171. DSI_MODE_FLAG_DYN_CLK)) {
  172. DSI_DEBUG("[%d] seamless pre-enable\n", c_bridge->id);
  173. return;
  174. }
  175. SDE_ATRACE_BEGIN("dsi_display_prepare");
  176. rc = dsi_display_prepare(c_bridge->display);
  177. if (rc) {
  178. DSI_ERR("[%d] DSI display prepare failed, rc=%d\n",
  179. c_bridge->id, rc);
  180. SDE_ATRACE_END("dsi_display_prepare");
  181. return;
  182. }
  183. SDE_ATRACE_END("dsi_display_prepare");
  184. SDE_ATRACE_BEGIN("dsi_display_enable");
  185. rc = dsi_display_enable(c_bridge->display);
  186. if (rc) {
  187. DSI_ERR("[%d] DSI display enable failed, rc=%d\n",
  188. c_bridge->id, rc);
  189. (void)dsi_display_unprepare(c_bridge->display);
  190. }
  191. SDE_ATRACE_END("dsi_display_enable");
  192. rc = dsi_display_splash_res_cleanup(c_bridge->display);
  193. if (rc)
  194. DSI_ERR("Continuous splash pipeline cleanup failed, rc=%d\n",
  195. rc);
  196. }
  197. static void dsi_bridge_enable(struct drm_bridge *bridge)
  198. {
  199. int rc = 0;
  200. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  201. struct dsi_display *display;
  202. if (!bridge) {
  203. DSI_ERR("Invalid params\n");
  204. return;
  205. }
  206. if (c_bridge->dsi_mode.dsi_mode_flags &
  207. (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  208. DSI_MODE_FLAG_DYN_CLK)) {
  209. DSI_DEBUG("[%d] seamless enable\n", c_bridge->id);
  210. return;
  211. }
  212. display = c_bridge->display;
  213. rc = dsi_display_post_enable(display);
  214. if (rc)
  215. DSI_ERR("[%d] DSI display post enabled failed, rc=%d\n",
  216. c_bridge->id, rc);
  217. if (display)
  218. display->enabled = true;
  219. if (display && display->drm_conn) {
  220. sde_connector_helper_bridge_enable(display->drm_conn);
  221. if (display->poms_pending) {
  222. display->poms_pending = false;
  223. sde_connector_schedule_status_work(display->drm_conn,
  224. true);
  225. }
  226. }
  227. }
  228. static void dsi_bridge_disable(struct drm_bridge *bridge)
  229. {
  230. int rc = 0;
  231. struct dsi_display *display;
  232. struct sde_connector_state *conn_state;
  233. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  234. if (!bridge) {
  235. DSI_ERR("Invalid params\n");
  236. return;
  237. }
  238. display = c_bridge->display;
  239. if (display)
  240. display->enabled = false;
  241. if (display && display->drm_conn) {
  242. conn_state = to_sde_connector_state(display->drm_conn->state);
  243. if (!conn_state) {
  244. DSI_ERR("invalid params\n");
  245. return;
  246. }
  247. display->poms_pending = msm_is_mode_seamless_poms(
  248. &conn_state->msm_mode);
  249. sde_connector_helper_bridge_disable(display->drm_conn);
  250. }
  251. rc = dsi_display_pre_disable(c_bridge->display);
  252. if (rc) {
  253. DSI_ERR("[%d] DSI display pre disable failed, rc=%d\n",
  254. c_bridge->id, rc);
  255. }
  256. }
  257. static void dsi_bridge_post_disable(struct drm_bridge *bridge)
  258. {
  259. int rc = 0;
  260. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  261. if (!bridge) {
  262. DSI_ERR("Invalid params\n");
  263. return;
  264. }
  265. SDE_ATRACE_BEGIN("dsi_bridge_post_disable");
  266. SDE_ATRACE_BEGIN("dsi_display_disable");
  267. rc = dsi_display_disable(c_bridge->display);
  268. if (rc) {
  269. DSI_ERR("[%d] DSI display disable failed, rc=%d\n",
  270. c_bridge->id, rc);
  271. SDE_ATRACE_END("dsi_display_disable");
  272. return;
  273. }
  274. SDE_ATRACE_END("dsi_display_disable");
  275. rc = dsi_display_unprepare(c_bridge->display);
  276. if (rc) {
  277. DSI_ERR("[%d] DSI display unprepare failed, rc=%d\n",
  278. c_bridge->id, rc);
  279. SDE_ATRACE_END("dsi_bridge_post_disable");
  280. return;
  281. }
  282. SDE_ATRACE_END("dsi_bridge_post_disable");
  283. }
  284. static void dsi_bridge_mode_set(struct drm_bridge *bridge,
  285. const struct drm_display_mode *mode,
  286. const struct drm_display_mode *adjusted_mode)
  287. {
  288. int rc = 0;
  289. struct dsi_bridge *c_bridge = NULL;
  290. struct dsi_display *display;
  291. struct drm_connector *conn;
  292. struct sde_connector_state *conn_state;
  293. if (!bridge || !mode || !adjusted_mode) {
  294. DSI_ERR("Invalid params\n");
  295. return;
  296. }
  297. c_bridge = to_dsi_bridge(bridge);
  298. if (!c_bridge) {
  299. DSI_ERR("invalid dsi bridge\n");
  300. return;
  301. }
  302. display = c_bridge->display;
  303. if (!display || !display->drm_conn || !display->drm_conn->state) {
  304. DSI_ERR("invalid display\n");
  305. return;
  306. }
  307. memset(&(c_bridge->dsi_mode), 0x0, sizeof(struct dsi_display_mode));
  308. convert_to_dsi_mode(adjusted_mode, &(c_bridge->dsi_mode));
  309. conn = sde_encoder_get_connector(bridge->dev, bridge->encoder);
  310. if (!conn)
  311. return;
  312. conn_state = to_sde_connector_state(conn->state);
  313. if (!conn_state) {
  314. DSI_ERR("invalid connector state\n");
  315. return;
  316. }
  317. msm_parse_mode_priv_info(&conn_state->msm_mode,
  318. &(c_bridge->dsi_mode));
  319. rc = dsi_display_restore_bit_clk(display, &c_bridge->dsi_mode);
  320. if (rc) {
  321. DSI_ERR("[%s] bit clk rate cannot be restored\n", display->name);
  322. return;
  323. }
  324. DSI_DEBUG("clk_rate: %llu\n", c_bridge->dsi_mode.timing.clk_rate_hz);
  325. }
  326. static bool dsi_bridge_mode_fixup(struct drm_bridge *bridge,
  327. const struct drm_display_mode *mode,
  328. struct drm_display_mode *adjusted_mode)
  329. {
  330. int rc = 0;
  331. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  332. struct dsi_display *display;
  333. struct dsi_display_mode dsi_mode, cur_dsi_mode, *panel_dsi_mode;
  334. struct drm_crtc_state *crtc_state;
  335. struct drm_connector_state *drm_conn_state;
  336. struct sde_connector_state *conn_state, *old_conn_state;
  337. struct msm_sub_mode new_sub_mode;
  338. crtc_state = container_of(mode, struct drm_crtc_state, mode);
  339. if (!bridge || !mode || !adjusted_mode) {
  340. DSI_ERR("invalid params\n");
  341. return false;
  342. }
  343. display = c_bridge->display;
  344. if (!display || !display->drm_conn || !display->drm_conn->state) {
  345. DSI_ERR("invalid params\n");
  346. return false;
  347. }
  348. drm_conn_state = drm_atomic_get_new_connector_state(crtc_state->state,
  349. display->drm_conn);
  350. conn_state = to_sde_connector_state(drm_conn_state);
  351. if (!conn_state) {
  352. DSI_ERR("invalid params\n");
  353. return false;
  354. }
  355. /*
  356. * if no timing defined in panel, it must be external mode
  357. * and we'll use empty priv info to populate the mode
  358. */
  359. if (display->panel && !display->panel->num_timing_nodes) {
  360. *adjusted_mode = *mode;
  361. conn_state->msm_mode.base = adjusted_mode;
  362. conn_state->msm_mode.private = (int *)&default_priv_info;
  363. conn_state->msm_mode.private_flags = 0;
  364. return true;
  365. }
  366. convert_to_dsi_mode(mode, &dsi_mode);
  367. msm_parse_mode_priv_info(&conn_state->msm_mode, &dsi_mode);
  368. new_sub_mode.dsc_mode = sde_connector_get_property(drm_conn_state,
  369. CONNECTOR_PROP_DSC_MODE);
  370. /*
  371. * retrieve dsi mode from dsi driver's cache since not safe to take
  372. * the drm mode config mutex in all paths
  373. */
  374. rc = dsi_display_find_mode(display, &dsi_mode, &new_sub_mode,
  375. &panel_dsi_mode);
  376. if (rc)
  377. return rc;
  378. /* propagate the private info to the adjusted_mode derived dsi mode */
  379. dsi_mode.priv_info = panel_dsi_mode->priv_info;
  380. dsi_mode.dsi_mode_flags = panel_dsi_mode->dsi_mode_flags;
  381. dsi_mode.panel_mode_caps = panel_dsi_mode->panel_mode_caps;
  382. dsi_mode.timing.dsc_enabled = dsi_mode.priv_info->dsc_enabled;
  383. dsi_mode.timing.dsc = &dsi_mode.priv_info->dsc;
  384. rc = dsi_display_restore_bit_clk(display, &dsi_mode);
  385. if (rc) {
  386. DSI_ERR("[%s] bit clk rate cannot be restored\n", display->name);
  387. return false;
  388. }
  389. rc = dsi_display_update_dyn_bit_clk(display, &dsi_mode);
  390. if (rc) {
  391. DSI_ERR("[%s] failed to update bit clock\n", display->name);
  392. return false;
  393. }
  394. rc = dsi_display_validate_mode(c_bridge->display, &dsi_mode,
  395. DSI_VALIDATE_FLAG_ALLOW_ADJUST);
  396. if (rc) {
  397. DSI_ERR("[%d] mode is not valid, rc=%d\n", c_bridge->id, rc);
  398. return false;
  399. }
  400. if (bridge->encoder && bridge->encoder->crtc &&
  401. crtc_state->crtc) {
  402. const struct drm_display_mode *cur_mode =
  403. &crtc_state->crtc->state->mode;
  404. old_conn_state = to_sde_connector_state(display->drm_conn->state);
  405. convert_to_dsi_mode(cur_mode, &cur_dsi_mode);
  406. msm_parse_mode_priv_info(&old_conn_state->msm_mode, &cur_dsi_mode);
  407. rc = dsi_display_validate_mode_change(c_bridge->display,
  408. &cur_dsi_mode, &dsi_mode);
  409. if (rc) {
  410. DSI_ERR("[%s] seamless mode mismatch failure rc=%d\n",
  411. c_bridge->display->name, rc);
  412. return false;
  413. }
  414. /*
  415. * DMS Flag if set during active changed condition cannot be
  416. * treated as seamless. Hence, removing DMS flag in such cases.
  417. */
  418. if ((dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_DMS) &&
  419. crtc_state->active_changed)
  420. dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_DMS;
  421. /* No DMS/VRR when drm pipeline is changing */
  422. if (!dsi_display_mode_match(&cur_dsi_mode, &dsi_mode,
  423. DSI_MODE_MATCH_FULL_TIMINGS) &&
  424. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR)) &&
  425. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)) &&
  426. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)) &&
  427. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)) &&
  428. (!crtc_state->active_changed ||
  429. display->is_cont_splash_enabled)) {
  430. dsi_mode.dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  431. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2,
  432. dsi_mode.timing.h_active,
  433. dsi_mode.timing.v_active,
  434. dsi_mode.timing.refresh_rate,
  435. dsi_mode.pixel_clk_khz,
  436. dsi_mode.panel_mode_caps);
  437. }
  438. }
  439. /* Reject seamless transition when active changed */
  440. if (crtc_state->active_changed &&
  441. ((dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR) ||
  442. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK) ||
  443. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID) ||
  444. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD))) {
  445. DSI_INFO("seamless upon active changed 0x%x %d\n",
  446. dsi_mode.dsi_mode_flags, crtc_state->active_changed);
  447. return false;
  448. }
  449. /* convert back to drm mode, propagating the private info & flags */
  450. dsi_convert_to_drm_mode(&dsi_mode, adjusted_mode);
  451. dsi_convert_to_msm_mode(&dsi_mode, &conn_state->msm_mode);
  452. return true;
  453. }
  454. u32 dsi_drm_get_dfps_maxfps(void *display)
  455. {
  456. u32 dfps_maxfps = 0;
  457. struct dsi_display *dsi_display = display;
  458. /*
  459. * The time of SDE transmitting one frame active data
  460. * will not be changed, if frame rate is adjusted with
  461. * VFP method.
  462. * So only return max fps of DFPS for UIDLE update, if DFPS
  463. * is enabled with VFP.
  464. */
  465. if (dsi_display && dsi_display->panel &&
  466. dsi_display->panel->panel_mode == DSI_OP_VIDEO_MODE &&
  467. dsi_display->panel->dfps_caps.type ==
  468. DSI_DFPS_IMMEDIATE_VFP)
  469. dfps_maxfps =
  470. dsi_display->panel->dfps_caps.max_refresh_rate;
  471. return dfps_maxfps;
  472. }
  473. int dsi_conn_get_lm_from_mode(void *display, const struct drm_display_mode *drm_mode)
  474. {
  475. struct dsi_display *dsi_display = display;
  476. struct dsi_display_mode dsi_mode, *panel_dsi_mode;
  477. int rc = -EINVAL;
  478. if (!dsi_display || !drm_mode) {
  479. DSI_ERR("Invalid params %d %d\n", !display, !drm_mode);
  480. return rc;
  481. }
  482. convert_to_dsi_mode(drm_mode, &dsi_mode);
  483. rc = dsi_display_find_mode(dsi_display, &dsi_mode, NULL, &panel_dsi_mode);
  484. if (rc) {
  485. DSI_ERR("mode not found %d\n", rc);
  486. drm_mode_debug_printmodeline(drm_mode);
  487. return rc;
  488. }
  489. return panel_dsi_mode->priv_info->topology.num_lm;
  490. }
  491. int dsi_conn_get_mode_info(struct drm_connector *connector,
  492. const struct drm_display_mode *drm_mode,
  493. struct msm_sub_mode *sub_mode,
  494. struct msm_mode_info *mode_info,
  495. void *display, const struct msm_resource_caps_info *avail_res)
  496. {
  497. struct dsi_display_mode partial_dsi_mode, *dsi_mode = NULL;
  498. struct dsi_mode_info *timing;
  499. int src_bpp, tar_bpp, rc = 0;
  500. struct dsi_display *dsi_display = (struct dsi_display *) display;
  501. if (!drm_mode || !mode_info)
  502. return -EINVAL;
  503. convert_to_dsi_mode(drm_mode, &partial_dsi_mode);
  504. rc = dsi_display_find_mode(dsi_display, &partial_dsi_mode, sub_mode, &dsi_mode);
  505. if (rc || !dsi_mode->priv_info)
  506. return -EINVAL;
  507. memset(mode_info, 0, sizeof(*mode_info));
  508. timing = &dsi_mode->timing;
  509. mode_info->frame_rate = dsi_mode->timing.refresh_rate;
  510. mode_info->vtotal = DSI_V_TOTAL(timing);
  511. mode_info->prefill_lines = dsi_mode->priv_info->panel_prefill_lines;
  512. mode_info->jitter_numer = dsi_mode->priv_info->panel_jitter_numer;
  513. mode_info->jitter_denom = dsi_mode->priv_info->panel_jitter_denom;
  514. mode_info->dfps_maxfps = dsi_drm_get_dfps_maxfps(display);
  515. mode_info->panel_mode_caps = dsi_mode->panel_mode_caps;
  516. mode_info->mdp_transfer_time_us =
  517. dsi_mode->priv_info->mdp_transfer_time_us;
  518. mode_info->disable_rsc_solver = dsi_mode->priv_info->disable_rsc_solver;
  519. mode_info->qsync_min_fps = dsi_mode->timing.qsync_min_fps;
  520. memcpy(&mode_info->topology, &dsi_mode->priv_info->topology,
  521. sizeof(struct msm_display_topology));
  522. if (dsi_mode->priv_info->bit_clk_list.count) {
  523. struct msm_dyn_clk_list *dyn_clk_list = &mode_info->dyn_clk_list;
  524. dyn_clk_list->rates = dsi_mode->priv_info->bit_clk_list.rates;
  525. dyn_clk_list->count = dsi_mode->priv_info->bit_clk_list.count;
  526. dyn_clk_list->type = dsi_display->panel->dyn_clk_caps.type;
  527. dyn_clk_list->front_porches = dsi_mode->priv_info->bit_clk_list.front_porches;
  528. dyn_clk_list->pixel_clks_khz = dsi_mode->priv_info->bit_clk_list.pixel_clks_khz;
  529. rc = dsi_display_restore_bit_clk(dsi_display, dsi_mode);
  530. if (rc) {
  531. DSI_ERR("[%s] bit clk rate cannot be restored\n", dsi_display->name);
  532. return rc;
  533. }
  534. }
  535. mode_info->clk_rate = dsi_mode->timing.clk_rate_hz;
  536. if (dsi_mode->priv_info->dsc_enabled) {
  537. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_DSC;
  538. mode_info->topology.comp_type = MSM_DISPLAY_COMPRESSION_DSC;
  539. memcpy(&mode_info->comp_info.dsc_info, &dsi_mode->priv_info->dsc,
  540. sizeof(dsi_mode->priv_info->dsc));
  541. } else if (dsi_mode->priv_info->vdc_enabled) {
  542. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_VDC;
  543. mode_info->topology.comp_type = MSM_DISPLAY_COMPRESSION_VDC;
  544. memcpy(&mode_info->comp_info.vdc_info, &dsi_mode->priv_info->vdc,
  545. sizeof(dsi_mode->priv_info->vdc));
  546. }
  547. if (mode_info->comp_info.comp_type) {
  548. tar_bpp = dsi_mode->priv_info->pclk_scale.numer;
  549. src_bpp = dsi_mode->priv_info->pclk_scale.denom;
  550. mode_info->comp_info.comp_ratio = mult_frac(1, src_bpp,
  551. tar_bpp);
  552. mode_info->wide_bus_en = dsi_mode->priv_info->widebus_support;
  553. }
  554. if (dsi_mode->priv_info->roi_caps.enabled) {
  555. memcpy(&mode_info->roi_caps, &dsi_mode->priv_info->roi_caps,
  556. sizeof(dsi_mode->priv_info->roi_caps));
  557. }
  558. mode_info->allowed_mode_switches =
  559. dsi_mode->priv_info->allowed_mode_switch;
  560. return 0;
  561. }
  562. static const struct drm_bridge_funcs dsi_bridge_ops = {
  563. .attach = dsi_bridge_attach,
  564. .mode_fixup = dsi_bridge_mode_fixup,
  565. .pre_enable = dsi_bridge_pre_enable,
  566. .enable = dsi_bridge_enable,
  567. .disable = dsi_bridge_disable,
  568. .post_disable = dsi_bridge_post_disable,
  569. .mode_set = dsi_bridge_mode_set,
  570. };
  571. int dsi_conn_set_avr_step_info(struct dsi_panel *panel, void *info)
  572. {
  573. u32 i;
  574. int idx = 0;
  575. size_t buff_sz = PAGE_SIZE;
  576. char *buff;
  577. buff = kzalloc(buff_sz, GFP_KERNEL);
  578. if (!buff)
  579. return -ENOMEM;
  580. for (i = 0; i < panel->avr_caps.avr_step_fps_list_len && (idx < (buff_sz - 1)); i++)
  581. idx += scnprintf(&buff[idx], buff_sz - idx, "%u@%u ",
  582. panel->avr_caps.avr_step_fps_list[i],
  583. panel->dfps_caps.dfps_list[i]);
  584. sde_kms_info_add_keystr(info, "avr step requirement", buff);
  585. kfree(buff);
  586. return 0;
  587. }
  588. int dsi_conn_get_qsync_min_fps(void *display_dsi, struct drm_connector_state *conn_state)
  589. {
  590. struct dsi_display *display = (struct dsi_display *)display_dsi;
  591. int rc = 0;
  592. struct dsi_display_mode partial_dsi_mode, *dsi_mode;
  593. struct msm_sub_mode new_sub_mode;
  594. struct sde_connector_state *sde_conn_state;
  595. struct drm_display_mode *drm_mode;
  596. if (!display || !display->drm_conn || !conn_state)
  597. return -EINVAL;
  598. sde_conn_state = to_sde_connector_state(conn_state);
  599. drm_mode = sde_conn_state->msm_mode.base;
  600. convert_to_dsi_mode(drm_mode, &partial_dsi_mode);
  601. new_sub_mode.dsc_mode = sde_connector_get_property(conn_state, CONNECTOR_PROP_DSC_MODE);
  602. rc = dsi_display_find_mode(display, &partial_dsi_mode, &new_sub_mode, &dsi_mode);
  603. if (rc) {
  604. DSI_ERR("invalid mode\n");
  605. return rc;
  606. }
  607. return dsi_mode->timing.qsync_min_fps;
  608. }
  609. int dsi_conn_set_info_blob(struct drm_connector *connector,
  610. void *info, void *display, struct msm_mode_info *mode_info)
  611. {
  612. struct dsi_display *dsi_display = display;
  613. struct dsi_panel *panel;
  614. enum dsi_pixel_format fmt;
  615. u32 bpp;
  616. if (!info || !dsi_display)
  617. return -EINVAL;
  618. dsi_display->drm_conn = connector;
  619. sde_kms_info_add_keystr(info,
  620. "display type", dsi_display->display_type);
  621. switch (dsi_display->type) {
  622. case DSI_DISPLAY_SINGLE:
  623. sde_kms_info_add_keystr(info, "display config",
  624. "single display");
  625. break;
  626. case DSI_DISPLAY_EXT_BRIDGE:
  627. sde_kms_info_add_keystr(info, "display config", "ext bridge");
  628. break;
  629. case DSI_DISPLAY_SPLIT:
  630. sde_kms_info_add_keystr(info, "display config",
  631. "split display");
  632. break;
  633. case DSI_DISPLAY_SPLIT_EXT_BRIDGE:
  634. sde_kms_info_add_keystr(info, "display config",
  635. "split ext bridge");
  636. break;
  637. default:
  638. DSI_DEBUG("invalid display type:%d\n", dsi_display->type);
  639. break;
  640. }
  641. if (!dsi_display->panel) {
  642. DSI_DEBUG("invalid panel data\n");
  643. goto end;
  644. }
  645. panel = dsi_display->panel;
  646. sde_kms_info_add_keystr(info, "panel name", panel->name);
  647. switch (panel->panel_mode) {
  648. case DSI_OP_VIDEO_MODE:
  649. sde_kms_info_add_keystr(info, "panel mode", "video");
  650. if (panel->avr_caps.avr_step_fps_list_len)
  651. dsi_conn_set_avr_step_info(panel, info);
  652. break;
  653. case DSI_OP_CMD_MODE:
  654. sde_kms_info_add_keystr(info, "panel mode", "command");
  655. sde_kms_info_add_keyint(info, "mdp_transfer_time_us",
  656. mode_info->mdp_transfer_time_us);
  657. break;
  658. default:
  659. DSI_DEBUG("invalid panel type:%d\n", panel->panel_mode);
  660. break;
  661. }
  662. sde_kms_info_add_keystr(info, "qsync support",
  663. panel->qsync_caps.qsync_support ?
  664. "true" : "false");
  665. if (panel->qsync_caps.qsync_min_fps)
  666. sde_kms_info_add_keyint(info, "qsync_fps",
  667. panel->qsync_caps.qsync_min_fps);
  668. sde_kms_info_add_keystr(info, "dfps support",
  669. panel->dfps_caps.dfps_support ? "true" : "false");
  670. if (panel->dfps_caps.dfps_support) {
  671. sde_kms_info_add_keyint(info, "min_fps",
  672. panel->dfps_caps.min_refresh_rate);
  673. sde_kms_info_add_keyint(info, "max_fps",
  674. panel->dfps_caps.max_refresh_rate);
  675. }
  676. sde_kms_info_add_keystr(info, "dyn bitclk support",
  677. panel->dyn_clk_caps.dyn_clk_support ? "true" : "false");
  678. switch (panel->phy_props.rotation) {
  679. case DSI_PANEL_ROTATE_NONE:
  680. sde_kms_info_add_keystr(info, "panel orientation", "none");
  681. break;
  682. case DSI_PANEL_ROTATE_H_FLIP:
  683. sde_kms_info_add_keystr(info, "panel orientation", "horz flip");
  684. break;
  685. case DSI_PANEL_ROTATE_V_FLIP:
  686. sde_kms_info_add_keystr(info, "panel orientation", "vert flip");
  687. break;
  688. case DSI_PANEL_ROTATE_HV_FLIP:
  689. sde_kms_info_add_keystr(info, "panel orientation",
  690. "horz & vert flip");
  691. break;
  692. default:
  693. DSI_DEBUG("invalid panel rotation:%d\n",
  694. panel->phy_props.rotation);
  695. break;
  696. }
  697. switch (panel->bl_config.type) {
  698. case DSI_BACKLIGHT_PWM:
  699. sde_kms_info_add_keystr(info, "backlight type", "pwm");
  700. break;
  701. case DSI_BACKLIGHT_WLED:
  702. sde_kms_info_add_keystr(info, "backlight type", "wled");
  703. break;
  704. case DSI_BACKLIGHT_DCS:
  705. sde_kms_info_add_keystr(info, "backlight type", "dcs");
  706. break;
  707. default:
  708. DSI_DEBUG("invalid panel backlight type:%d\n",
  709. panel->bl_config.type);
  710. break;
  711. }
  712. sde_kms_info_add_keyint(info, "max os brightness", panel->bl_config.brightness_max_level);
  713. sde_kms_info_add_keyint(info, "max panel backlight", panel->bl_config.bl_max_level);
  714. if (panel->spr_info.enable)
  715. sde_kms_info_add_keystr(info, "spr_pack_type",
  716. msm_spr_pack_type_str[panel->spr_info.pack_type]);
  717. if (mode_info && mode_info->roi_caps.enabled) {
  718. sde_kms_info_add_keyint(info, "partial_update_num_roi",
  719. mode_info->roi_caps.num_roi);
  720. sde_kms_info_add_keyint(info, "partial_update_xstart",
  721. mode_info->roi_caps.align.xstart_pix_align);
  722. sde_kms_info_add_keyint(info, "partial_update_walign",
  723. mode_info->roi_caps.align.width_pix_align);
  724. sde_kms_info_add_keyint(info, "partial_update_wmin",
  725. mode_info->roi_caps.align.min_width);
  726. sde_kms_info_add_keyint(info, "partial_update_ystart",
  727. mode_info->roi_caps.align.ystart_pix_align);
  728. sde_kms_info_add_keyint(info, "partial_update_halign",
  729. mode_info->roi_caps.align.height_pix_align);
  730. sde_kms_info_add_keyint(info, "partial_update_hmin",
  731. mode_info->roi_caps.align.min_height);
  732. sde_kms_info_add_keyint(info, "partial_update_roimerge",
  733. mode_info->roi_caps.merge_rois);
  734. }
  735. fmt = dsi_display->config.common_config.dst_format;
  736. bpp = dsi_ctrl_pixel_format_to_bpp(fmt);
  737. sde_kms_info_add_keyint(info, "bit_depth", bpp);
  738. end:
  739. return 0;
  740. }
  741. void dsi_conn_set_submode_blob_info(struct drm_connector *conn,
  742. void *info, void *display, struct drm_display_mode *drm_mode)
  743. {
  744. struct dsi_display *dsi_display = display;
  745. struct dsi_display_mode partial_dsi_mode;
  746. int count, i;
  747. int preferred_submode_idx = -EINVAL;
  748. enum dsi_dyn_clk_feature_type dyn_clk_type;
  749. char *dyn_clk_types[DSI_DYN_CLK_TYPE_MAX] = {
  750. [DSI_DYN_CLK_TYPE_LEGACY] = "none",
  751. [DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_HFP] = "hfp",
  752. [DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_VFP] = "vfp",
  753. };
  754. if (!conn || !display || !drm_mode) {
  755. DSI_ERR("Invalid params\n");
  756. return;
  757. }
  758. convert_to_dsi_mode(drm_mode, &partial_dsi_mode);
  759. mutex_lock(&dsi_display->display_lock);
  760. count = dsi_display->panel->num_display_modes;
  761. for (i = 0; i < count; i++) {
  762. struct dsi_display_mode *dsi_mode = &dsi_display->modes[i];
  763. u32 panel_mode_caps = 0;
  764. const char *topo_name = NULL;
  765. if (!dsi_display_mode_match(&partial_dsi_mode, dsi_mode,
  766. DSI_MODE_MATCH_FULL_TIMINGS))
  767. continue;
  768. sde_kms_info_add_keyint(info, "submode_idx", i);
  769. if (dsi_mode->is_preferred)
  770. preferred_submode_idx = i;
  771. if (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE)
  772. panel_mode_caps |= DRM_MODE_FLAG_CMD_MODE_PANEL;
  773. if (dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE)
  774. panel_mode_caps |= DRM_MODE_FLAG_VID_MODE_PANEL;
  775. sde_kms_info_add_keyint(info, "panel_mode_capabilities",
  776. panel_mode_caps);
  777. sde_kms_info_add_keyint(info, "dsc_mode",
  778. dsi_mode->priv_info->dsc_enabled ? MSM_DISPLAY_DSC_MODE_ENABLED :
  779. MSM_DISPLAY_DSC_MODE_DISABLED);
  780. topo_name = sde_conn_get_topology_name(conn,
  781. dsi_mode->priv_info->topology);
  782. if (topo_name)
  783. sde_kms_info_add_keystr(info, "topology", topo_name);
  784. if (!dsi_mode->priv_info->bit_clk_list.count)
  785. continue;
  786. dyn_clk_type = dsi_display->panel->dyn_clk_caps.type;
  787. sde_kms_info_add_list(info, "dyn_bitclk_list",
  788. dsi_mode->priv_info->bit_clk_list.rates,
  789. dsi_mode->priv_info->bit_clk_list.count);
  790. sde_kms_info_add_keystr(info, "dyn_fp_type",
  791. dyn_clk_types[dyn_clk_type]);
  792. sde_kms_info_add_list(info, "dyn_fp_list",
  793. dsi_mode->priv_info->bit_clk_list.front_porches,
  794. dsi_mode->priv_info->bit_clk_list.count);
  795. sde_kms_info_add_list(info, "dyn_pclk_list",
  796. dsi_mode->priv_info->bit_clk_list.pixel_clks_khz,
  797. dsi_mode->priv_info->bit_clk_list.count);
  798. }
  799. if (preferred_submode_idx >= 0)
  800. sde_kms_info_add_keyint(info, "preferred_submode_idx",
  801. preferred_submode_idx);
  802. mutex_unlock(&dsi_display->display_lock);
  803. }
  804. enum drm_connector_status dsi_conn_detect(struct drm_connector *conn,
  805. bool force,
  806. void *display)
  807. {
  808. enum drm_connector_status status = connector_status_unknown;
  809. struct msm_display_info info;
  810. int rc;
  811. if (!conn || !display)
  812. return status;
  813. /* get display dsi_info */
  814. memset(&info, 0x0, sizeof(info));
  815. rc = dsi_display_get_info(conn, &info, display);
  816. if (rc) {
  817. DSI_ERR("failed to get display info, rc=%d\n", rc);
  818. return connector_status_disconnected;
  819. }
  820. if (info.capabilities & MSM_DISPLAY_CAP_HOT_PLUG)
  821. status = (info.is_connected ? connector_status_connected :
  822. connector_status_disconnected);
  823. else
  824. status = connector_status_connected;
  825. conn->display_info.width_mm = info.width_mm;
  826. conn->display_info.height_mm = info.height_mm;
  827. return status;
  828. }
  829. void dsi_connector_put_modes(struct drm_connector *connector,
  830. void *display)
  831. {
  832. struct dsi_display *dsi_display;
  833. int count, i;
  834. if (!connector || !display)
  835. return;
  836. dsi_display = display;
  837. count = dsi_display->panel->num_display_modes;
  838. for (i = 0; i < count; i++) {
  839. struct dsi_display_mode *dsi_mode = &dsi_display->modes[i];
  840. dsi_display_put_mode(dsi_display, dsi_mode);
  841. }
  842. /* free the display structure modes also */
  843. kfree(dsi_display->modes);
  844. dsi_display->modes = NULL;
  845. }
  846. static int dsi_drm_update_edid_name(struct edid *edid, const char *name)
  847. {
  848. u8 *dtd = (u8 *)&edid->detailed_timings[3];
  849. u8 standard_header[] = {0x00, 0x00, 0x00, 0xFE, 0x00};
  850. u32 dtd_size = 18;
  851. u32 header_size = sizeof(standard_header);
  852. if (!name)
  853. return -EINVAL;
  854. /* Fill standard header */
  855. memcpy(dtd, standard_header, header_size);
  856. dtd_size -= header_size;
  857. dtd_size = min_t(u32, dtd_size, strlen(name));
  858. memcpy(dtd + header_size, name, dtd_size);
  859. return 0;
  860. }
  861. static void dsi_drm_update_dtd(struct edid *edid,
  862. struct dsi_display_mode *modes, u32 modes_count)
  863. {
  864. u32 i;
  865. u32 count = min_t(u32, modes_count, 3);
  866. for (i = 0; i < count; i++) {
  867. struct detailed_timing *dtd = &edid->detailed_timings[i];
  868. struct dsi_display_mode *mode = &modes[i];
  869. struct dsi_mode_info *timing = &mode->timing;
  870. struct detailed_pixel_timing *pd = &dtd->data.pixel_data;
  871. u32 h_blank = timing->h_front_porch + timing->h_sync_width +
  872. timing->h_back_porch;
  873. u32 v_blank = timing->v_front_porch + timing->v_sync_width +
  874. timing->v_back_porch;
  875. u32 h_img = 0, v_img = 0;
  876. dtd->pixel_clock = mode->pixel_clk_khz / 10;
  877. pd->hactive_lo = timing->h_active & 0xFF;
  878. pd->hblank_lo = h_blank & 0xFF;
  879. pd->hactive_hblank_hi = ((h_blank >> 8) & 0xF) |
  880. ((timing->h_active >> 8) & 0xF) << 4;
  881. pd->vactive_lo = timing->v_active & 0xFF;
  882. pd->vblank_lo = v_blank & 0xFF;
  883. pd->vactive_vblank_hi = ((v_blank >> 8) & 0xF) |
  884. ((timing->v_active >> 8) & 0xF) << 4;
  885. pd->hsync_offset_lo = timing->h_front_porch & 0xFF;
  886. pd->hsync_pulse_width_lo = timing->h_sync_width & 0xFF;
  887. pd->vsync_offset_pulse_width_lo =
  888. ((timing->v_front_porch & 0xF) << 4) |
  889. (timing->v_sync_width & 0xF);
  890. pd->hsync_vsync_offset_pulse_width_hi =
  891. (((timing->h_front_porch >> 8) & 0x3) << 6) |
  892. (((timing->h_sync_width >> 8) & 0x3) << 4) |
  893. (((timing->v_front_porch >> 4) & 0x3) << 2) |
  894. (((timing->v_sync_width >> 4) & 0x3) << 0);
  895. pd->width_mm_lo = h_img & 0xFF;
  896. pd->height_mm_lo = v_img & 0xFF;
  897. pd->width_height_mm_hi = (((h_img >> 8) & 0xF) << 4) |
  898. ((v_img >> 8) & 0xF);
  899. pd->hborder = 0;
  900. pd->vborder = 0;
  901. pd->misc = 0;
  902. }
  903. }
  904. static void dsi_drm_update_checksum(struct edid *edid)
  905. {
  906. u8 *data = (u8 *)edid;
  907. u32 i, sum = 0;
  908. for (i = 0; i < EDID_LENGTH - 1; i++)
  909. sum += data[i];
  910. edid->checksum = 0x100 - (sum & 0xFF);
  911. }
  912. int dsi_connector_get_modes(struct drm_connector *connector, void *data,
  913. const struct msm_resource_caps_info *avail_res)
  914. {
  915. int rc, i;
  916. u32 count = 0, edid_size;
  917. struct dsi_display_mode *modes = NULL;
  918. struct drm_display_mode drm_mode;
  919. struct dsi_display *display = data;
  920. struct edid edid;
  921. unsigned int width_mm = connector->display_info.width_mm;
  922. unsigned int height_mm = connector->display_info.height_mm;
  923. const u8 edid_buf[EDID_LENGTH] = {
  924. 0x00, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0x00, 0x44, 0x6D,
  925. 0x01, 0x00, 0x01, 0x00, 0x00, 0x00, 0x1B, 0x10, 0x01, 0x03,
  926. 0x80, 0x00, 0x00, 0x78, 0x0A, 0x0D, 0xC9, 0xA0, 0x57, 0x47,
  927. 0x98, 0x27, 0x12, 0x48, 0x4C, 0x00, 0x00, 0x00, 0x01, 0x01,
  928. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
  929. 0x01, 0x01, 0x01, 0x01,
  930. };
  931. edid_size = min_t(u32, sizeof(edid), EDID_LENGTH);
  932. memcpy(&edid, edid_buf, edid_size);
  933. rc = dsi_display_get_mode_count(display, &count);
  934. if (rc) {
  935. DSI_ERR("failed to get num of modes, rc=%d\n", rc);
  936. goto end;
  937. }
  938. rc = dsi_display_get_modes(display, &modes);
  939. if (rc) {
  940. DSI_ERR("failed to get modes, rc=%d\n", rc);
  941. count = 0;
  942. goto end;
  943. }
  944. for (i = 0; i < count; i++) {
  945. struct drm_display_mode *m;
  946. memset(&drm_mode, 0x0, sizeof(drm_mode));
  947. dsi_convert_to_drm_mode(&modes[i], &drm_mode);
  948. m = drm_mode_duplicate(connector->dev, &drm_mode);
  949. if (!m) {
  950. DSI_ERR("failed to add mode %ux%u\n",
  951. drm_mode.hdisplay,
  952. drm_mode.vdisplay);
  953. count = -ENOMEM;
  954. goto end;
  955. }
  956. m->width_mm = connector->display_info.width_mm;
  957. m->height_mm = connector->display_info.height_mm;
  958. if (display->cmdline_timing != NO_OVERRIDE) {
  959. /* get the preferred mode from dsi display mode */
  960. if (modes[i].is_preferred)
  961. m->type |= DRM_MODE_TYPE_PREFERRED;
  962. } else if (modes[i].mode_idx == 0) {
  963. /* set the first mode in device tree list as preferred */
  964. m->type |= DRM_MODE_TYPE_PREFERRED;
  965. }
  966. drm_mode_probed_add(connector, m);
  967. }
  968. rc = dsi_drm_update_edid_name(&edid, display->panel->name);
  969. if (rc) {
  970. count = 0;
  971. goto end;
  972. }
  973. edid.width_cm = (connector->display_info.width_mm) / 10;
  974. edid.height_cm = (connector->display_info.height_mm) / 10;
  975. dsi_drm_update_dtd(&edid, modes, count);
  976. dsi_drm_update_checksum(&edid);
  977. rc = drm_connector_update_edid_property(connector, &edid);
  978. if (rc)
  979. count = 0;
  980. /*
  981. * DRM EDID structure maintains panel physical dimensions in
  982. * centimeters, we will be losing the precision anything below cm.
  983. * Changing DRM framework will effect other clients at this
  984. * moment, overriding the values back to millimeter.
  985. */
  986. connector->display_info.width_mm = width_mm;
  987. connector->display_info.height_mm = height_mm;
  988. end:
  989. DSI_DEBUG("MODE COUNT =%d\n\n", count);
  990. return count;
  991. }
  992. enum drm_mode_status dsi_conn_mode_valid(struct drm_connector *connector,
  993. struct drm_display_mode *mode,
  994. void *display, const struct msm_resource_caps_info *avail_res)
  995. {
  996. struct dsi_display_mode dsi_mode;
  997. struct dsi_display_mode *full_dsi_mode = NULL;
  998. struct sde_connector_state *conn_state;
  999. int rc;
  1000. if (!connector || !mode) {
  1001. DSI_ERR("Invalid params\n");
  1002. return MODE_ERROR;
  1003. }
  1004. convert_to_dsi_mode(mode, &dsi_mode);
  1005. conn_state = to_sde_connector_state(connector->state);
  1006. if (conn_state)
  1007. msm_parse_mode_priv_info(&conn_state->msm_mode, &dsi_mode);
  1008. rc = dsi_display_find_mode(display, &dsi_mode, NULL, &full_dsi_mode);
  1009. if (rc) {
  1010. DSI_ERR("could not find mode %s\n", mode->name);
  1011. return MODE_ERROR;
  1012. }
  1013. rc = dsi_display_validate_mode(display, full_dsi_mode,
  1014. DSI_VALIDATE_FLAG_ALLOW_ADJUST);
  1015. if (rc) {
  1016. DSI_ERR("mode not supported, rc=%d\n", rc);
  1017. return MODE_BAD;
  1018. }
  1019. return MODE_OK;
  1020. }
  1021. int dsi_conn_pre_kickoff(struct drm_connector *connector,
  1022. void *display,
  1023. struct msm_display_kickoff_params *params)
  1024. {
  1025. if (!connector || !display || !params) {
  1026. DSI_ERR("Invalid params\n");
  1027. return -EINVAL;
  1028. }
  1029. return dsi_display_pre_kickoff(connector, display, params);
  1030. }
  1031. int dsi_conn_prepare_commit(void *display,
  1032. struct msm_display_conn_params *params)
  1033. {
  1034. if (!display || !params) {
  1035. pr_err("Invalid params\n");
  1036. return -EINVAL;
  1037. }
  1038. return dsi_display_pre_commit(display, params);
  1039. }
  1040. void dsi_conn_enable_event(struct drm_connector *connector,
  1041. uint32_t event_idx, bool enable, void *display)
  1042. {
  1043. struct dsi_event_cb_info event_info;
  1044. memset(&event_info, 0, sizeof(event_info));
  1045. event_info.event_cb = sde_connector_trigger_event;
  1046. event_info.event_usr_ptr = connector;
  1047. dsi_display_enable_event(connector, display,
  1048. event_idx, &event_info, enable);
  1049. }
  1050. int dsi_conn_post_kickoff(struct drm_connector *connector,
  1051. struct msm_display_conn_params *params)
  1052. {
  1053. struct drm_encoder *encoder;
  1054. struct drm_bridge *bridge;
  1055. struct dsi_bridge *c_bridge;
  1056. struct dsi_display_mode adj_mode;
  1057. struct dsi_display *display;
  1058. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1059. int i, rc = 0, ctrl_version;
  1060. bool enable;
  1061. struct dsi_dyn_clk_caps *dyn_clk_caps;
  1062. if (!connector || !connector->state) {
  1063. DSI_ERR("invalid connector or connector state\n");
  1064. return -EINVAL;
  1065. }
  1066. encoder = connector->state->best_encoder;
  1067. if (!encoder) {
  1068. DSI_DEBUG("best encoder is not available\n");
  1069. return 0;
  1070. }
  1071. bridge = drm_bridge_chain_get_first_bridge(encoder);
  1072. if (!bridge) {
  1073. DSI_DEBUG("bridge is not available\n");
  1074. return 0;
  1075. }
  1076. c_bridge = to_dsi_bridge(bridge);
  1077. adj_mode = c_bridge->dsi_mode;
  1078. display = c_bridge->display;
  1079. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  1080. if (adj_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR) {
  1081. m_ctrl = &display->ctrl[display->clk_master_idx];
  1082. ctrl_version = m_ctrl->ctrl->version;
  1083. rc = dsi_ctrl_timing_db_update(m_ctrl->ctrl, false);
  1084. if (rc) {
  1085. DSI_ERR("[%s] failed to dfps update rc=%d\n",
  1086. display->name, rc);
  1087. return -EINVAL;
  1088. }
  1089. /*
  1090. * When both DFPS and dynamic clock switch with constant
  1091. * fps features are enabled, wait for dynamic refresh done
  1092. * only in case of clock switch.
  1093. * In case where only fps changes, clock remains same.
  1094. * So, wait for dynamic refresh done is not required.
  1095. */
  1096. if ((ctrl_version >= DSI_CTRL_VERSION_2_5) &&
  1097. (dyn_clk_caps->maintain_const_fps) &&
  1098. (adj_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)) {
  1099. display_for_each_ctrl(i, display) {
  1100. ctrl = &display->ctrl[i];
  1101. rc = dsi_ctrl_wait4dynamic_refresh_done(
  1102. ctrl->ctrl);
  1103. if (rc)
  1104. DSI_ERR("wait4dfps refresh failed\n");
  1105. dsi_phy_dynamic_refresh_clear(ctrl->phy);
  1106. dsi_clk_disable_unprepare(&display->clock_info.pll_clks);
  1107. }
  1108. }
  1109. /* Update the rest of the controllers */
  1110. display_for_each_ctrl(i, display) {
  1111. ctrl = &display->ctrl[i];
  1112. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1113. continue;
  1114. rc = dsi_ctrl_timing_db_update(ctrl->ctrl, false);
  1115. if (rc) {
  1116. DSI_ERR("[%s] failed to dfps update rc=%d\n",
  1117. display->name, rc);
  1118. return -EINVAL;
  1119. }
  1120. }
  1121. c_bridge->dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_VRR;
  1122. }
  1123. /* ensure dynamic clk switch flag is reset */
  1124. c_bridge->dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_DYN_CLK;
  1125. if (params->qsync_update) {
  1126. enable = (params->qsync_mode > 0) ? true : false;
  1127. display_for_each_ctrl(i, display)
  1128. dsi_ctrl_setup_avr(display->ctrl[i].ctrl, enable);
  1129. }
  1130. return 0;
  1131. }
  1132. struct dsi_bridge *dsi_drm_bridge_init(struct dsi_display *display,
  1133. struct drm_device *dev,
  1134. struct drm_encoder *encoder)
  1135. {
  1136. int rc = 0;
  1137. struct dsi_bridge *bridge;
  1138. bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
  1139. if (!bridge) {
  1140. rc = -ENOMEM;
  1141. goto error;
  1142. }
  1143. bridge->display = display;
  1144. bridge->base.funcs = &dsi_bridge_ops;
  1145. bridge->base.encoder = encoder;
  1146. rc = drm_bridge_attach(encoder, &bridge->base, NULL, 0);
  1147. if (rc) {
  1148. DSI_ERR("failed to attach bridge, rc=%d\n", rc);
  1149. goto error_free_bridge;
  1150. }
  1151. return bridge;
  1152. error_free_bridge:
  1153. kfree(bridge);
  1154. error:
  1155. return ERR_PTR(rc);
  1156. }
  1157. void dsi_drm_bridge_cleanup(struct dsi_bridge *bridge)
  1158. {
  1159. kfree(bridge);
  1160. }
  1161. static bool is_valid_poms_switch(struct dsi_display_mode *mode_a,
  1162. struct dsi_display_mode *mode_b)
  1163. {
  1164. /*
  1165. * POMS cannot happen in conjunction with any other type of mode set.
  1166. * Check to ensure FPS remains same between the modes and also
  1167. * resolution.
  1168. */
  1169. return((mode_a->timing.refresh_rate == mode_b->timing.refresh_rate) &&
  1170. (mode_a->timing.v_active == mode_b->timing.v_active) &&
  1171. (mode_a->timing.h_active == mode_b->timing.h_active));
  1172. }
  1173. void dsi_conn_set_allowed_mode_switch(struct drm_connector *connector,
  1174. void *display)
  1175. {
  1176. u32 mode_idx = 0, cmp_mode_idx = 0;
  1177. u32 common_mode_caps = 0;
  1178. struct drm_display_mode *drm_mode, *cmp_drm_mode;
  1179. struct dsi_display_mode dsi_mode, *panel_dsi_mode, *cmp_panel_dsi_mode;
  1180. struct list_head *mode_list = &connector->modes;
  1181. struct dsi_display *disp = display;
  1182. struct dsi_panel *panel;
  1183. int mode_count = 0, rc = 0;
  1184. struct dsi_display_mode_priv_info *dsi_mode_info, *cmp_dsi_mode_info;
  1185. bool allow_switch = false;
  1186. if (!disp || !disp->panel) {
  1187. DSI_ERR("invalid parameters");
  1188. return;
  1189. }
  1190. panel = disp->panel;
  1191. list_for_each_entry(drm_mode, &connector->modes, head)
  1192. mode_count++;
  1193. list_for_each_entry(drm_mode, &connector->modes, head) {
  1194. convert_to_dsi_mode(drm_mode, &dsi_mode);
  1195. rc = dsi_display_find_mode(display, &dsi_mode, NULL, &panel_dsi_mode);
  1196. if (rc)
  1197. return;
  1198. dsi_mode_info = panel_dsi_mode->priv_info;
  1199. dsi_mode_info->allowed_mode_switch |= BIT(mode_idx);
  1200. if (mode_idx == mode_count - 1)
  1201. break;
  1202. mode_list = mode_list->next;
  1203. cmp_mode_idx = 1;
  1204. list_for_each_entry(cmp_drm_mode, mode_list, head) {
  1205. if (&cmp_drm_mode->head == &connector->modes)
  1206. continue;
  1207. convert_to_dsi_mode(cmp_drm_mode, &dsi_mode);
  1208. rc = dsi_display_find_mode(display, &dsi_mode,
  1209. NULL, &cmp_panel_dsi_mode);
  1210. if (rc)
  1211. return;
  1212. cmp_dsi_mode_info = cmp_panel_dsi_mode->priv_info;
  1213. allow_switch = false;
  1214. common_mode_caps = (panel_dsi_mode->panel_mode_caps &
  1215. cmp_panel_dsi_mode->panel_mode_caps);
  1216. /*
  1217. * FPS switch among video modes, is only supported
  1218. * if DFPS or dynamic clocks are specified.
  1219. * Reject any mode switches between video mode timing
  1220. * nodes if support for those features is not present.
  1221. */
  1222. if (common_mode_caps & DSI_OP_CMD_MODE) {
  1223. allow_switch = true;
  1224. } else if ((common_mode_caps & DSI_OP_VIDEO_MODE) &&
  1225. (panel->dfps_caps.dfps_support ||
  1226. panel->dyn_clk_caps.dyn_clk_support)) {
  1227. allow_switch = true;
  1228. } else {
  1229. if (is_valid_poms_switch(panel_dsi_mode,
  1230. cmp_panel_dsi_mode))
  1231. allow_switch = true;
  1232. }
  1233. if (allow_switch) {
  1234. dsi_mode_info->allowed_mode_switch |=
  1235. BIT(mode_idx + cmp_mode_idx);
  1236. cmp_dsi_mode_info->allowed_mode_switch |=
  1237. BIT(mode_idx);
  1238. }
  1239. if ((mode_idx + cmp_mode_idx) >= mode_count - 1)
  1240. break;
  1241. cmp_mode_idx++;
  1242. }
  1243. mode_idx++;
  1244. }
  1245. }
  1246. int dsi_conn_set_dyn_bit_clk(struct drm_connector *connector, uint64_t value)
  1247. {
  1248. struct sde_connector *c_conn = NULL;
  1249. struct dsi_display *display;
  1250. if (!connector) {
  1251. DSI_ERR("invalid connector\n");
  1252. return -EINVAL;
  1253. }
  1254. c_conn = to_sde_connector(connector);
  1255. display = (struct dsi_display *) c_conn->display;
  1256. display->dyn_bit_clk = value;
  1257. display->dyn_bit_clk_pending = true;
  1258. SDE_EVT32(display->dyn_bit_clk);
  1259. DSI_DEBUG("update dynamic bit clock rate to %llu\n", display->dyn_bit_clk);
  1260. return 0;
  1261. }