wsa-macro.c 68 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320
  1. /* Copyright (c) 2018, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/io.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/clk.h>
  17. #include <sound/soc.h>
  18. #include <sound/soc-dapm.h>
  19. #include <sound/tlv.h>
  20. #include <soc/swr-wcd.h>
  21. #include "bolero-cdc.h"
  22. #include "bolero-cdc-registers.h"
  23. #include "wsa-macro.h"
  24. #include "../msm-cdc-pinctrl.h"
  25. #define WSA_MACRO_MAX_OFFSET 0x1000
  26. #define WSA_MACRO_RX_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  27. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  29. #define WSA_MACRO_RX_MIX_RATES (SNDRV_PCM_RATE_48000 |\
  30. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  31. #define WSA_MACRO_RX_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  32. SNDRV_PCM_FMTBIT_S24_LE |\
  33. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  34. #define WSA_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  35. SNDRV_PCM_RATE_48000)
  36. #define WSA_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  37. SNDRV_PCM_FMTBIT_S24_LE |\
  38. SNDRV_PCM_FMTBIT_S24_3LE)
  39. #define NUM_INTERPOLATORS 2
  40. #define WSA_MACRO_MUX_INP_SHFT 0x3
  41. #define WSA_MACRO_MUX_INP_MASK1 0x38
  42. #define WSA_MACRO_MUX_INP_MASK2 0x38
  43. #define WSA_MACRO_MUX_CFG_OFFSET 0x8
  44. #define WSA_MACRO_MUX_CFG1_OFFSET 0x4
  45. #define WSA_MACRO_RX_COMP_OFFSET 0x40
  46. #define WSA_MACRO_RX_PATH_OFFSET 0x80
  47. #define WSA_MACRO_RX_PATH_CFG3_OFFSET 0x10
  48. #define WSA_MACRO_RX_PATH_DSMDEM_OFFSET 0x4C
  49. #define WSA_MACRO_FS_RATE_MASK 0x0F
  50. enum {
  51. WSA_MACRO_RX0 = 0,
  52. WSA_MACRO_RX1,
  53. WSA_MACRO_RX_MIX,
  54. WSA_MACRO_RX_MIX0 = WSA_MACRO_RX_MIX,
  55. WSA_MACRO_RX_MIX1,
  56. WSA_MACRO_RX_MAX,
  57. };
  58. enum {
  59. WSA_MACRO_TX0 = 0,
  60. WSA_MACRO_TX1,
  61. WSA_MACRO_TX_MAX,
  62. };
  63. enum {
  64. WSA_MACRO_EC0_MUX = 0,
  65. WSA_MACRO_EC1_MUX,
  66. WSA_MACRO_EC_MUX_MAX,
  67. };
  68. enum {
  69. WSA_MACRO_COMP1, /* SPK_L */
  70. WSA_MACRO_COMP2, /* SPK_R */
  71. WSA_MACRO_COMP_MAX
  72. };
  73. struct interp_sample_rate {
  74. int sample_rate;
  75. int rate_val;
  76. };
  77. /*
  78. * Structure used to update codec
  79. * register defaults after reset
  80. */
  81. struct wsa_macro_reg_mask_val {
  82. u16 reg;
  83. u8 mask;
  84. u8 val;
  85. };
  86. static struct interp_sample_rate int_prim_sample_rate_val[] = {
  87. {8000, 0x0}, /* 8K */
  88. {16000, 0x1}, /* 16K */
  89. {24000, -EINVAL},/* 24K */
  90. {32000, 0x3}, /* 32K */
  91. {48000, 0x4}, /* 48K */
  92. {96000, 0x5}, /* 96K */
  93. {192000, 0x6}, /* 192K */
  94. {384000, 0x7}, /* 384K */
  95. {44100, 0x8}, /* 44.1K */
  96. };
  97. static struct interp_sample_rate int_mix_sample_rate_val[] = {
  98. {48000, 0x4}, /* 48K */
  99. {96000, 0x5}, /* 96K */
  100. {192000, 0x6}, /* 192K */
  101. };
  102. #define WSA_MACRO_SWR_STRING_LEN 80
  103. static int wsa_macro_hw_params(struct snd_pcm_substream *substream,
  104. struct snd_pcm_hw_params *params,
  105. struct snd_soc_dai *dai);
  106. static int wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  107. unsigned int *tx_num, unsigned int *tx_slot,
  108. unsigned int *rx_num, unsigned int *rx_slot);
  109. /* Hold instance to soundwire platform device */
  110. struct wsa_macro_swr_ctrl_data {
  111. struct platform_device *wsa_swr_pdev;
  112. };
  113. struct wsa_macro_swr_ctrl_platform_data {
  114. void *handle; /* holds codec private data */
  115. int (*read)(void *handle, int reg);
  116. int (*write)(void *handle, int reg, int val);
  117. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  118. int (*clk)(void *handle, bool enable);
  119. int (*handle_irq)(void *handle,
  120. irqreturn_t (*swrm_irq_handler)(int irq,
  121. void *data),
  122. void *swrm_handle,
  123. int action);
  124. };
  125. enum {
  126. WSA_MACRO_AIF1_PB = 0,
  127. WSA_MACRO_AIF_MIX1_PB,
  128. WSA_MACRO_AIF_VI,
  129. WSA_MACRO_AIF_ECHO,
  130. WSA_MACRO_MAX_DAIS,
  131. };
  132. #define WSA_MACRO_CHILD_DEVICES_MAX 3
  133. /*
  134. * @dev: wsa macro device pointer
  135. * @comp_enabled: compander enable mixer value set
  136. * @ec_hq: echo HQ enable mixer value set
  137. * @prim_int_users: Users of interpolator
  138. * @wsa_mclk_users: WSA MCLK users count
  139. * @swr_clk_users: SWR clk users count
  140. * @vi_feed_value: VI sense mask
  141. * @mclk_lock: to lock mclk operations
  142. * @swr_clk_lock: to lock swr master clock operations
  143. * @swr_ctrl_data: SoundWire data structure
  144. * @swr_plat_data: Soundwire platform data
  145. * @wsa_macro_add_child_devices_work: work for adding child devices
  146. * @wsa_swr_gpio_p: used by pinctrl API
  147. * @wsa_core_clk: MCLK for wsa macro
  148. * @wsa_npl_clk: NPL clock for WSA soundwire
  149. * @codec: codec handle
  150. * @rx_0_count: RX0 interpolation users
  151. * @rx_1_count: RX1 interpolation users
  152. * @active_ch_mask: channel mask for all AIF DAIs
  153. * @active_ch_cnt: channel count of all AIF DAIs
  154. * @rx_port_value: mixer ctl value of WSA RX MUXes
  155. * @wsa_io_base: Base address of WSA macro addr space
  156. */
  157. struct wsa_macro_priv {
  158. struct device *dev;
  159. int comp_enabled[WSA_MACRO_COMP_MAX];
  160. int ec_hq[WSA_MACRO_RX1 + 1];
  161. u16 prim_int_users[WSA_MACRO_RX1 + 1];
  162. u16 wsa_mclk_users;
  163. u16 swr_clk_users;
  164. unsigned int vi_feed_value;
  165. struct mutex mclk_lock;
  166. struct mutex swr_clk_lock;
  167. struct wsa_macro_swr_ctrl_data *swr_ctrl_data;
  168. struct wsa_macro_swr_ctrl_platform_data swr_plat_data;
  169. struct work_struct wsa_macro_add_child_devices_work;
  170. struct device_node *wsa_swr_gpio_p;
  171. struct clk *wsa_core_clk;
  172. struct clk *wsa_npl_clk;
  173. struct snd_soc_codec *codec;
  174. int rx_0_count;
  175. int rx_1_count;
  176. unsigned long active_ch_mask[WSA_MACRO_MAX_DAIS];
  177. unsigned long active_ch_cnt[WSA_MACRO_MAX_DAIS];
  178. int rx_port_value[WSA_MACRO_RX_MAX];
  179. char __iomem *wsa_io_base;
  180. struct platform_device *pdev_child_devices
  181. [WSA_MACRO_CHILD_DEVICES_MAX];
  182. int child_count;
  183. int ear_spkr_gain;
  184. int spkr_gain_offset;
  185. int spkr_mode;
  186. };
  187. static int wsa_macro_config_ear_spkr_gain(struct snd_soc_codec *codec,
  188. struct wsa_macro_priv *wsa_priv,
  189. int event, int gain_reg);
  190. static struct snd_soc_dai_driver wsa_macro_dai[];
  191. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  192. static const char *const rx_text[] = {
  193. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "DEC0", "DEC1"
  194. };
  195. static const char *const rx_mix_text[] = {
  196. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1"
  197. };
  198. static const char *const rx_mix_ec_text[] = {
  199. "ZERO", "RX_MIX_TX0", "RX_MIX_TX1"
  200. };
  201. static const char *const rx_mux_text[] = {
  202. "ZERO", "AIF1_PB", "AIF_MIX1_PB"
  203. };
  204. static const char * const wsa_macro_ear_spkr_pa_gain_text[] = {
  205. "G_DEFAULT", "G_0_DB", "G_1_DB", "G_2_DB", "G_3_DB",
  206. "G_4_DB", "G_5_DB", "G_6_DB"
  207. };
  208. static const char * const wsa_macro_speaker_boost_stage_text[] = {
  209. "NO_MAX_STATE", "MAX_STATE_1", "MAX_STATE_2"
  210. };
  211. static SOC_ENUM_SINGLE_EXT_DECL(wsa_macro_ear_spkr_pa_gain_enum,
  212. wsa_macro_ear_spkr_pa_gain_text);
  213. static SOC_ENUM_SINGLE_EXT_DECL(wsa_macro_spkr_boost_stage_enum,
  214. wsa_macro_speaker_boost_stage_text);
  215. /* RX INT0 */
  216. static const struct soc_enum rx0_prim_inp0_chain_enum =
  217. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  218. 0, 7, rx_text);
  219. static const struct soc_enum rx0_prim_inp1_chain_enum =
  220. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  221. 3, 7, rx_text);
  222. static const struct soc_enum rx0_prim_inp2_chain_enum =
  223. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  224. 3, 7, rx_text);
  225. static const struct soc_enum rx0_mix_chain_enum =
  226. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  227. 0, 5, rx_mix_text);
  228. static const struct snd_kcontrol_new rx0_prim_inp0_mux =
  229. SOC_DAPM_ENUM("WSA_RX0 INP0 Mux", rx0_prim_inp0_chain_enum);
  230. static const struct snd_kcontrol_new rx0_prim_inp1_mux =
  231. SOC_DAPM_ENUM("WSA_RX0 INP1 Mux", rx0_prim_inp1_chain_enum);
  232. static const struct snd_kcontrol_new rx0_prim_inp2_mux =
  233. SOC_DAPM_ENUM("WSA_RX0 INP2 Mux", rx0_prim_inp2_chain_enum);
  234. static const struct snd_kcontrol_new rx0_mix_mux =
  235. SOC_DAPM_ENUM("WSA_RX0 MIX Mux", rx0_mix_chain_enum);
  236. /* RX INT1 */
  237. static const struct soc_enum rx1_prim_inp0_chain_enum =
  238. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  239. 0, 7, rx_text);
  240. static const struct soc_enum rx1_prim_inp1_chain_enum =
  241. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  242. 3, 7, rx_text);
  243. static const struct soc_enum rx1_prim_inp2_chain_enum =
  244. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  245. 3, 7, rx_text);
  246. static const struct soc_enum rx1_mix_chain_enum =
  247. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  248. 0, 5, rx_mix_text);
  249. static const struct snd_kcontrol_new rx1_prim_inp0_mux =
  250. SOC_DAPM_ENUM("WSA_RX1 INP0 Mux", rx1_prim_inp0_chain_enum);
  251. static const struct snd_kcontrol_new rx1_prim_inp1_mux =
  252. SOC_DAPM_ENUM("WSA_RX1 INP1 Mux", rx1_prim_inp1_chain_enum);
  253. static const struct snd_kcontrol_new rx1_prim_inp2_mux =
  254. SOC_DAPM_ENUM("WSA_RX1 INP2 Mux", rx1_prim_inp2_chain_enum);
  255. static const struct snd_kcontrol_new rx1_mix_mux =
  256. SOC_DAPM_ENUM("WSA_RX1 MIX Mux", rx1_mix_chain_enum);
  257. static const struct soc_enum rx_mix_ec0_enum =
  258. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  259. 0, 3, rx_mix_ec_text);
  260. static const struct soc_enum rx_mix_ec1_enum =
  261. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  262. 3, 3, rx_mix_ec_text);
  263. static const struct snd_kcontrol_new rx_mix_ec0_mux =
  264. SOC_DAPM_ENUM("WSA RX_MIX EC0_Mux", rx_mix_ec0_enum);
  265. static const struct snd_kcontrol_new rx_mix_ec1_mux =
  266. SOC_DAPM_ENUM("WSA RX_MIX EC1_Mux", rx_mix_ec1_enum);
  267. static struct snd_soc_dai_ops wsa_macro_dai_ops = {
  268. .hw_params = wsa_macro_hw_params,
  269. .get_channel_map = wsa_macro_get_channel_map,
  270. };
  271. static struct snd_soc_dai_driver wsa_macro_dai[] = {
  272. {
  273. .name = "wsa_macro_rx1",
  274. .id = WSA_MACRO_AIF1_PB,
  275. .playback = {
  276. .stream_name = "WSA_AIF1 Playback",
  277. .rates = WSA_MACRO_RX_RATES,
  278. .formats = WSA_MACRO_RX_FORMATS,
  279. .rate_max = 384000,
  280. .rate_min = 8000,
  281. .channels_min = 1,
  282. .channels_max = 2,
  283. },
  284. .ops = &wsa_macro_dai_ops,
  285. },
  286. {
  287. .name = "wsa_macro_rx_mix",
  288. .id = WSA_MACRO_AIF_MIX1_PB,
  289. .playback = {
  290. .stream_name = "WSA_AIF_MIX1 Playback",
  291. .rates = WSA_MACRO_RX_MIX_RATES,
  292. .formats = WSA_MACRO_RX_FORMATS,
  293. .rate_max = 192000,
  294. .rate_min = 48000,
  295. .channels_min = 1,
  296. .channels_max = 2,
  297. },
  298. .ops = &wsa_macro_dai_ops,
  299. },
  300. {
  301. .name = "wsa_macro_vifeedback",
  302. .id = WSA_MACRO_AIF_VI,
  303. .capture = {
  304. .stream_name = "WSA_AIF_VI Capture",
  305. .rates = SNDRV_PCM_RATE_8000,
  306. .formats = SNDRV_PCM_FMTBIT_S32_LE,
  307. .rate_max = 8000,
  308. .rate_min = 8000,
  309. .channels_min = 1,
  310. .channels_max = 2,
  311. },
  312. .ops = &wsa_macro_dai_ops,
  313. },
  314. {
  315. .name = "wsa_macro_echo",
  316. .id = WSA_MACRO_AIF_ECHO,
  317. .capture = {
  318. .stream_name = "WSA_AIF_ECHO Capture",
  319. .rates = WSA_MACRO_ECHO_RATES,
  320. .formats = WSA_MACRO_ECHO_FORMATS,
  321. .rate_max = 48000,
  322. .rate_min = 8000,
  323. .channels_min = 1,
  324. .channels_max = 2,
  325. },
  326. .ops = &wsa_macro_dai_ops,
  327. },
  328. };
  329. static const struct wsa_macro_reg_mask_val wsa_macro_spkr_default[] = {
  330. {BOLERO_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x80},
  331. {BOLERO_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x80},
  332. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x01},
  333. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x01},
  334. {BOLERO_CDC_WSA_BOOST0_BOOST_CTL, 0x7C, 0x58},
  335. {BOLERO_CDC_WSA_BOOST1_BOOST_CTL, 0x7C, 0x58},
  336. };
  337. static const struct wsa_macro_reg_mask_val wsa_macro_spkr_mode1[] = {
  338. {BOLERO_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x00},
  339. {BOLERO_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x00},
  340. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x00},
  341. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x00},
  342. {BOLERO_CDC_WSA_BOOST0_BOOST_CTL, 0x7C, 0x44},
  343. {BOLERO_CDC_WSA_BOOST1_BOOST_CTL, 0x7C, 0x44},
  344. };
  345. static bool wsa_macro_get_data(struct snd_soc_codec *codec,
  346. struct device **wsa_dev,
  347. struct wsa_macro_priv **wsa_priv,
  348. const char *func_name)
  349. {
  350. *wsa_dev = bolero_get_device_ptr(codec->dev, WSA_MACRO);
  351. if (!(*wsa_dev)) {
  352. dev_err(codec->dev,
  353. "%s: null device for macro!\n", func_name);
  354. return false;
  355. }
  356. *wsa_priv = dev_get_drvdata((*wsa_dev));
  357. if (!(*wsa_priv) || !(*wsa_priv)->codec) {
  358. dev_err(codec->dev,
  359. "%s: priv is null for macro!\n", func_name);
  360. return false;
  361. }
  362. return true;
  363. }
  364. /**
  365. * wsa_macro_set_spkr_gain_offset - offset the speaker path
  366. * gain with the given offset value.
  367. *
  368. * @codec: codec instance
  369. * @offset: Indicates speaker path gain offset value.
  370. *
  371. * Returns 0 on success or -EINVAL on error.
  372. */
  373. int wsa_macro_set_spkr_gain_offset(struct snd_soc_codec *codec, int offset)
  374. {
  375. struct device *wsa_dev = NULL;
  376. struct wsa_macro_priv *wsa_priv = NULL;
  377. if (!codec) {
  378. pr_err("%s: NULL codec pointer!\n", __func__);
  379. return -EINVAL;
  380. }
  381. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  382. return -EINVAL;
  383. wsa_priv->spkr_gain_offset = offset;
  384. return 0;
  385. }
  386. EXPORT_SYMBOL(wsa_macro_set_spkr_gain_offset);
  387. /**
  388. * wsa_macro_set_spkr_mode - Configures speaker compander and smartboost
  389. * settings based on speaker mode.
  390. *
  391. * @codec: codec instance
  392. * @mode: Indicates speaker configuration mode.
  393. *
  394. * Returns 0 on success or -EINVAL on error.
  395. */
  396. int wsa_macro_set_spkr_mode(struct snd_soc_codec *codec, int mode)
  397. {
  398. int i;
  399. const struct wsa_macro_reg_mask_val *regs;
  400. int size;
  401. struct device *wsa_dev = NULL;
  402. struct wsa_macro_priv *wsa_priv = NULL;
  403. if (!codec) {
  404. pr_err("%s: NULL codec pointer!\n", __func__);
  405. return -EINVAL;
  406. }
  407. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  408. return -EINVAL;
  409. switch (mode) {
  410. case WSA_MACRO_SPKR_MODE_1:
  411. regs = wsa_macro_spkr_mode1;
  412. size = ARRAY_SIZE(wsa_macro_spkr_mode1);
  413. break;
  414. default:
  415. regs = wsa_macro_spkr_default;
  416. size = ARRAY_SIZE(wsa_macro_spkr_default);
  417. break;
  418. }
  419. wsa_priv->spkr_mode = mode;
  420. for (i = 0; i < size; i++)
  421. snd_soc_update_bits(codec, regs[i].reg,
  422. regs[i].mask, regs[i].val);
  423. return 0;
  424. }
  425. EXPORT_SYMBOL(wsa_macro_set_spkr_mode);
  426. static int wsa_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  427. u8 int_prim_fs_rate_reg_val,
  428. u32 sample_rate)
  429. {
  430. u8 int_1_mix1_inp;
  431. u32 j, port;
  432. u16 int_mux_cfg0, int_mux_cfg1;
  433. u16 int_fs_reg;
  434. u8 int_mux_cfg0_val, int_mux_cfg1_val;
  435. u8 inp0_sel, inp1_sel, inp2_sel;
  436. struct snd_soc_codec *codec = dai->codec;
  437. struct device *wsa_dev = NULL;
  438. struct wsa_macro_priv *wsa_priv = NULL;
  439. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  440. return -EINVAL;
  441. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  442. WSA_MACRO_RX_MAX) {
  443. int_1_mix1_inp = port;
  444. if ((int_1_mix1_inp < WSA_MACRO_RX0) ||
  445. (int_1_mix1_inp > WSA_MACRO_RX_MIX1)) {
  446. dev_err(wsa_dev,
  447. "%s: Invalid RX port, Dai ID is %d\n",
  448. __func__, dai->id);
  449. return -EINVAL;
  450. }
  451. int_mux_cfg0 = BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0;
  452. /*
  453. * Loop through all interpolator MUX inputs and find out
  454. * to which interpolator input, the cdc_dma rx port
  455. * is connected
  456. */
  457. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  458. int_mux_cfg1 = int_mux_cfg0 + WSA_MACRO_MUX_CFG1_OFFSET;
  459. int_mux_cfg0_val = snd_soc_read(codec, int_mux_cfg0);
  460. int_mux_cfg1_val = snd_soc_read(codec, int_mux_cfg1);
  461. inp0_sel = int_mux_cfg0_val & WSA_MACRO_MUX_INP_MASK1;
  462. inp1_sel = (int_mux_cfg0_val >>
  463. WSA_MACRO_MUX_INP_SHFT) &
  464. WSA_MACRO_MUX_INP_MASK2;
  465. inp2_sel = (int_mux_cfg1_val >>
  466. WSA_MACRO_MUX_INP_SHFT) &
  467. WSA_MACRO_MUX_INP_MASK2;
  468. if ((inp0_sel == int_1_mix1_inp) ||
  469. (inp1_sel == int_1_mix1_inp) ||
  470. (inp2_sel == int_1_mix1_inp)) {
  471. int_fs_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL +
  472. WSA_MACRO_RX_PATH_OFFSET * j;
  473. dev_dbg(wsa_dev,
  474. "%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  475. __func__, dai->id, j);
  476. dev_dbg(wsa_dev,
  477. "%s: set INT%u_1 sample rate to %u\n",
  478. __func__, j, sample_rate);
  479. /* sample_rate is in Hz */
  480. snd_soc_update_bits(codec, int_fs_reg,
  481. WSA_MACRO_FS_RATE_MASK,
  482. int_prim_fs_rate_reg_val);
  483. }
  484. int_mux_cfg0 += WSA_MACRO_MUX_CFG_OFFSET;
  485. }
  486. }
  487. return 0;
  488. }
  489. static int wsa_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  490. u8 int_mix_fs_rate_reg_val,
  491. u32 sample_rate)
  492. {
  493. u8 int_2_inp;
  494. u32 j, port;
  495. u16 int_mux_cfg1, int_fs_reg;
  496. u8 int_mux_cfg1_val;
  497. struct snd_soc_codec *codec = dai->codec;
  498. struct device *wsa_dev = NULL;
  499. struct wsa_macro_priv *wsa_priv = NULL;
  500. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  501. return -EINVAL;
  502. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  503. WSA_MACRO_RX_MAX) {
  504. int_2_inp = port;
  505. if ((int_2_inp < WSA_MACRO_RX0) ||
  506. (int_2_inp > WSA_MACRO_RX_MIX1)) {
  507. dev_err(wsa_dev,
  508. "%s: Invalid RX port, Dai ID is %d\n",
  509. __func__, dai->id);
  510. return -EINVAL;
  511. }
  512. int_mux_cfg1 = BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1;
  513. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  514. int_mux_cfg1_val = snd_soc_read(codec, int_mux_cfg1) &
  515. WSA_MACRO_MUX_INP_MASK1;
  516. if (int_mux_cfg1_val == int_2_inp) {
  517. int_fs_reg =
  518. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL +
  519. WSA_MACRO_RX_PATH_OFFSET * j;
  520. dev_dbg(wsa_dev,
  521. "%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  522. __func__, dai->id, j);
  523. dev_dbg(wsa_dev,
  524. "%s: set INT%u_2 sample rate to %u\n",
  525. __func__, j, sample_rate);
  526. snd_soc_update_bits(codec, int_fs_reg,
  527. WSA_MACRO_FS_RATE_MASK,
  528. int_mix_fs_rate_reg_val);
  529. }
  530. int_mux_cfg1 += WSA_MACRO_MUX_CFG_OFFSET;
  531. }
  532. }
  533. return 0;
  534. }
  535. static int wsa_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  536. u32 sample_rate)
  537. {
  538. int rate_val = 0;
  539. int i, ret;
  540. /* set mixing path rate */
  541. for (i = 0; i < ARRAY_SIZE(int_mix_sample_rate_val); i++) {
  542. if (sample_rate ==
  543. int_mix_sample_rate_val[i].sample_rate) {
  544. rate_val =
  545. int_mix_sample_rate_val[i].rate_val;
  546. break;
  547. }
  548. }
  549. if ((i == ARRAY_SIZE(int_mix_sample_rate_val)) ||
  550. (rate_val < 0))
  551. goto prim_rate;
  552. ret = wsa_macro_set_mix_interpolator_rate(dai,
  553. (u8) rate_val, sample_rate);
  554. prim_rate:
  555. /* set primary path sample rate */
  556. for (i = 0; i < ARRAY_SIZE(int_prim_sample_rate_val); i++) {
  557. if (sample_rate ==
  558. int_prim_sample_rate_val[i].sample_rate) {
  559. rate_val =
  560. int_prim_sample_rate_val[i].rate_val;
  561. break;
  562. }
  563. }
  564. if ((i == ARRAY_SIZE(int_prim_sample_rate_val)) ||
  565. (rate_val < 0))
  566. return -EINVAL;
  567. ret = wsa_macro_set_prim_interpolator_rate(dai,
  568. (u8) rate_val, sample_rate);
  569. return ret;
  570. }
  571. static int wsa_macro_hw_params(struct snd_pcm_substream *substream,
  572. struct snd_pcm_hw_params *params,
  573. struct snd_soc_dai *dai)
  574. {
  575. struct snd_soc_codec *codec = dai->codec;
  576. int ret;
  577. dev_dbg(codec->dev,
  578. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  579. dai->name, dai->id, params_rate(params),
  580. params_channels(params));
  581. switch (substream->stream) {
  582. case SNDRV_PCM_STREAM_PLAYBACK:
  583. ret = wsa_macro_set_interpolator_rate(dai, params_rate(params));
  584. if (ret) {
  585. dev_err(codec->dev,
  586. "%s: cannot set sample rate: %u\n",
  587. __func__, params_rate(params));
  588. return ret;
  589. }
  590. break;
  591. case SNDRV_PCM_STREAM_CAPTURE:
  592. default:
  593. break;
  594. }
  595. return 0;
  596. }
  597. static int wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  598. unsigned int *tx_num, unsigned int *tx_slot,
  599. unsigned int *rx_num, unsigned int *rx_slot)
  600. {
  601. struct snd_soc_codec *codec = dai->codec;
  602. struct device *wsa_dev = NULL;
  603. struct wsa_macro_priv *wsa_priv = NULL;
  604. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  605. return -EINVAL;
  606. wsa_priv = dev_get_drvdata(wsa_dev);
  607. if (!wsa_priv)
  608. return -EINVAL;
  609. switch (dai->id) {
  610. case WSA_MACRO_AIF_VI:
  611. case WSA_MACRO_AIF_ECHO:
  612. *tx_slot = wsa_priv->active_ch_mask[dai->id];
  613. *tx_num = wsa_priv->active_ch_cnt[dai->id];
  614. break;
  615. case WSA_MACRO_AIF1_PB:
  616. case WSA_MACRO_AIF_MIX1_PB:
  617. *rx_slot = wsa_priv->active_ch_mask[dai->id];
  618. *rx_num = wsa_priv->active_ch_cnt[dai->id];
  619. break;
  620. default:
  621. dev_err(wsa_dev, "%s: Invalid AIF\n", __func__);
  622. break;
  623. }
  624. return 0;
  625. }
  626. static int wsa_macro_mclk_enable(struct wsa_macro_priv *wsa_priv,
  627. bool mclk_enable, bool dapm)
  628. {
  629. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  630. int ret = 0;
  631. dev_dbg(wsa_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  632. __func__, mclk_enable, dapm, wsa_priv->wsa_mclk_users);
  633. mutex_lock(&wsa_priv->mclk_lock);
  634. if (mclk_enable) {
  635. wsa_priv->wsa_mclk_users++;
  636. if (wsa_priv->wsa_mclk_users == 1) {
  637. ret = bolero_request_clock(wsa_priv->dev,
  638. WSA_MACRO, MCLK_MUX0, true);
  639. if (ret < 0) {
  640. dev_err(wsa_priv->dev,
  641. "%s: wsa request clock enable failed\n",
  642. __func__);
  643. goto exit;
  644. }
  645. regcache_mark_dirty(regmap);
  646. regcache_sync_region(regmap,
  647. WSA_START_OFFSET,
  648. WSA_MAX_OFFSET);
  649. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  650. regmap_update_bits(regmap,
  651. BOLERO_CDC_WSA_TOP_FREQ_MCLK, 0x01, 0x01);
  652. regmap_update_bits(regmap,
  653. BOLERO_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  654. 0x01, 0x01);
  655. regmap_update_bits(regmap,
  656. BOLERO_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  657. 0x01, 0x01);
  658. }
  659. } else {
  660. wsa_priv->wsa_mclk_users--;
  661. if (wsa_priv->wsa_mclk_users == 0) {
  662. regmap_update_bits(regmap,
  663. BOLERO_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  664. 0x01, 0x00);
  665. regmap_update_bits(regmap,
  666. BOLERO_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  667. 0x01, 0x00);
  668. bolero_request_clock(wsa_priv->dev,
  669. WSA_MACRO, MCLK_MUX0, false);
  670. }
  671. }
  672. exit:
  673. mutex_unlock(&wsa_priv->mclk_lock);
  674. return ret;
  675. }
  676. static int wsa_macro_mclk_event(struct snd_soc_dapm_widget *w,
  677. struct snd_kcontrol *kcontrol, int event)
  678. {
  679. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  680. int ret = 0;
  681. struct device *wsa_dev = NULL;
  682. struct wsa_macro_priv *wsa_priv = NULL;
  683. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  684. return -EINVAL;
  685. dev_dbg(wsa_dev, "%s: event = %d\n", __func__, event);
  686. switch (event) {
  687. case SND_SOC_DAPM_PRE_PMU:
  688. ret = wsa_macro_mclk_enable(wsa_priv, 1, true);
  689. break;
  690. case SND_SOC_DAPM_POST_PMD:
  691. wsa_macro_mclk_enable(wsa_priv, 0, true);
  692. break;
  693. default:
  694. dev_err(wsa_priv->dev,
  695. "%s: invalid DAPM event %d\n", __func__, event);
  696. ret = -EINVAL;
  697. }
  698. return ret;
  699. }
  700. static int wsa_macro_mclk_ctrl(struct device *dev, bool enable)
  701. {
  702. struct wsa_macro_priv *wsa_priv = dev_get_drvdata(dev);
  703. int ret = 0;
  704. if (!wsa_priv)
  705. return -EINVAL;
  706. if (enable) {
  707. ret = clk_prepare_enable(wsa_priv->wsa_core_clk);
  708. if (ret < 0) {
  709. dev_err(dev, "%s:wsa mclk enable failed\n", __func__);
  710. goto exit;
  711. }
  712. ret = clk_prepare_enable(wsa_priv->wsa_npl_clk);
  713. if (ret < 0) {
  714. dev_err(dev, "%s:wsa npl_clk enable failed\n",
  715. __func__);
  716. clk_disable_unprepare(wsa_priv->wsa_core_clk);
  717. goto exit;
  718. }
  719. } else {
  720. clk_disable_unprepare(wsa_priv->wsa_npl_clk);
  721. clk_disable_unprepare(wsa_priv->wsa_core_clk);
  722. }
  723. exit:
  724. return ret;
  725. }
  726. static int wsa_macro_enable_vi_feedback(struct snd_soc_dapm_widget *w,
  727. struct snd_kcontrol *kcontrol,
  728. int event)
  729. {
  730. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  731. struct device *wsa_dev = NULL;
  732. struct wsa_macro_priv *wsa_priv = NULL;
  733. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  734. return -EINVAL;
  735. switch (event) {
  736. case SND_SOC_DAPM_POST_PMU:
  737. if (test_bit(WSA_MACRO_TX0,
  738. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  739. dev_dbg(wsa_dev, "%s: spkr1 enabled\n", __func__);
  740. /* Enable V&I sensing */
  741. snd_soc_update_bits(codec,
  742. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  743. 0x20, 0x20);
  744. snd_soc_update_bits(codec,
  745. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  746. 0x20, 0x20);
  747. snd_soc_update_bits(codec,
  748. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  749. 0x0F, 0x00);
  750. snd_soc_update_bits(codec,
  751. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  752. 0x0F, 0x00);
  753. snd_soc_update_bits(codec,
  754. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  755. 0x10, 0x10);
  756. snd_soc_update_bits(codec,
  757. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  758. 0x10, 0x10);
  759. snd_soc_update_bits(codec,
  760. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  761. 0x20, 0x00);
  762. snd_soc_update_bits(codec,
  763. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  764. 0x20, 0x00);
  765. }
  766. if (test_bit(WSA_MACRO_TX1,
  767. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  768. dev_dbg(wsa_dev, "%s: spkr2 enabled\n", __func__);
  769. /* Enable V&I sensing */
  770. snd_soc_update_bits(codec,
  771. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  772. 0x20, 0x20);
  773. snd_soc_update_bits(codec,
  774. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  775. 0x20, 0x20);
  776. snd_soc_update_bits(codec,
  777. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  778. 0x0F, 0x00);
  779. snd_soc_update_bits(codec,
  780. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  781. 0x0F, 0x00);
  782. snd_soc_update_bits(codec,
  783. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  784. 0x10, 0x10);
  785. snd_soc_update_bits(codec,
  786. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  787. 0x10, 0x10);
  788. snd_soc_update_bits(codec,
  789. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  790. 0x20, 0x00);
  791. snd_soc_update_bits(codec,
  792. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  793. 0x20, 0x00);
  794. }
  795. break;
  796. case SND_SOC_DAPM_POST_PMD:
  797. if (test_bit(WSA_MACRO_TX0,
  798. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  799. /* Disable V&I sensing */
  800. snd_soc_update_bits(codec,
  801. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  802. 0x20, 0x20);
  803. snd_soc_update_bits(codec,
  804. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  805. 0x20, 0x20);
  806. dev_dbg(wsa_dev, "%s: spkr1 disabled\n", __func__);
  807. snd_soc_update_bits(codec,
  808. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  809. 0x10, 0x00);
  810. snd_soc_update_bits(codec,
  811. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  812. 0x10, 0x00);
  813. }
  814. if (test_bit(WSA_MACRO_TX1,
  815. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  816. /* Disable V&I sensing */
  817. dev_dbg(wsa_dev, "%s: spkr2 disabled\n", __func__);
  818. snd_soc_update_bits(codec,
  819. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  820. 0x20, 0x20);
  821. snd_soc_update_bits(codec,
  822. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  823. 0x20, 0x20);
  824. snd_soc_update_bits(codec,
  825. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  826. 0x10, 0x00);
  827. snd_soc_update_bits(codec,
  828. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  829. 0x10, 0x00);
  830. }
  831. break;
  832. }
  833. return 0;
  834. }
  835. static int wsa_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  836. struct snd_kcontrol *kcontrol, int event)
  837. {
  838. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  839. u16 gain_reg;
  840. int offset_val = 0;
  841. int val = 0;
  842. dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
  843. switch (w->reg) {
  844. case BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL:
  845. gain_reg = BOLERO_CDC_WSA_RX0_RX_VOL_MIX_CTL;
  846. break;
  847. case BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL:
  848. gain_reg = BOLERO_CDC_WSA_RX1_RX_VOL_MIX_CTL;
  849. break;
  850. default:
  851. dev_err(codec->dev, "%s: No gain register avail for %s\n",
  852. __func__, w->name);
  853. return 0;
  854. }
  855. switch (event) {
  856. case SND_SOC_DAPM_POST_PMU:
  857. val = snd_soc_read(codec, gain_reg);
  858. val += offset_val;
  859. snd_soc_write(codec, gain_reg, val);
  860. break;
  861. case SND_SOC_DAPM_POST_PMD:
  862. break;
  863. }
  864. return 0;
  865. }
  866. static void wsa_macro_hd2_control(struct snd_soc_codec *codec,
  867. u16 reg, int event)
  868. {
  869. u16 hd2_scale_reg;
  870. u16 hd2_enable_reg = 0;
  871. if (reg == BOLERO_CDC_WSA_RX0_RX_PATH_CTL) {
  872. hd2_scale_reg = BOLERO_CDC_WSA_RX0_RX_PATH_SEC3;
  873. hd2_enable_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CFG0;
  874. }
  875. if (reg == BOLERO_CDC_WSA_RX1_RX_PATH_CTL) {
  876. hd2_scale_reg = BOLERO_CDC_WSA_RX1_RX_PATH_SEC3;
  877. hd2_enable_reg = BOLERO_CDC_WSA_RX1_RX_PATH_CFG0;
  878. }
  879. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  880. snd_soc_update_bits(codec, hd2_scale_reg, 0x3C, 0x10);
  881. snd_soc_update_bits(codec, hd2_scale_reg, 0x03, 0x01);
  882. snd_soc_update_bits(codec, hd2_enable_reg, 0x04, 0x04);
  883. }
  884. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  885. snd_soc_update_bits(codec, hd2_enable_reg, 0x04, 0x00);
  886. snd_soc_update_bits(codec, hd2_scale_reg, 0x03, 0x00);
  887. snd_soc_update_bits(codec, hd2_scale_reg, 0x3C, 0x00);
  888. }
  889. }
  890. static int wsa_macro_enable_swr(struct snd_soc_dapm_widget *w,
  891. struct snd_kcontrol *kcontrol, int event)
  892. {
  893. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  894. int ch_cnt;
  895. struct device *wsa_dev = NULL;
  896. struct wsa_macro_priv *wsa_priv = NULL;
  897. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  898. return -EINVAL;
  899. switch (event) {
  900. case SND_SOC_DAPM_PRE_PMU:
  901. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  902. !wsa_priv->rx_0_count)
  903. wsa_priv->rx_0_count++;
  904. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  905. !wsa_priv->rx_1_count)
  906. wsa_priv->rx_1_count++;
  907. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  908. swrm_wcd_notify(
  909. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  910. SWR_DEVICE_UP, NULL);
  911. swrm_wcd_notify(
  912. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  913. SWR_SET_NUM_RX_CH, &ch_cnt);
  914. break;
  915. case SND_SOC_DAPM_POST_PMD:
  916. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  917. wsa_priv->rx_0_count)
  918. wsa_priv->rx_0_count--;
  919. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  920. wsa_priv->rx_1_count)
  921. wsa_priv->rx_1_count--;
  922. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  923. swrm_wcd_notify(
  924. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  925. SWR_SET_NUM_RX_CH, &ch_cnt);
  926. break;
  927. }
  928. dev_dbg(wsa_priv->dev, "%s: current swr ch cnt: %d\n",
  929. __func__, wsa_priv->rx_0_count + wsa_priv->rx_1_count);
  930. return 0;
  931. }
  932. static int wsa_macro_config_compander(struct snd_soc_codec *codec,
  933. int comp, int event)
  934. {
  935. u16 comp_ctl0_reg, rx_path_cfg0_reg;
  936. struct device *wsa_dev = NULL;
  937. struct wsa_macro_priv *wsa_priv = NULL;
  938. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  939. return -EINVAL;
  940. dev_dbg(codec->dev, "%s: event %d compander %d, enabled %d\n",
  941. __func__, event, comp + 1, wsa_priv->comp_enabled[comp]);
  942. if (!wsa_priv->comp_enabled[comp])
  943. return 0;
  944. comp_ctl0_reg = BOLERO_CDC_WSA_COMPANDER0_CTL0 +
  945. (comp * WSA_MACRO_RX_COMP_OFFSET);
  946. rx_path_cfg0_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CFG0 +
  947. (comp * WSA_MACRO_RX_PATH_OFFSET);
  948. if (SND_SOC_DAPM_EVENT_ON(event)) {
  949. /* Enable Compander Clock */
  950. snd_soc_update_bits(codec, comp_ctl0_reg, 0x01, 0x01);
  951. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x02);
  952. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x00);
  953. snd_soc_update_bits(codec, rx_path_cfg0_reg, 0x02, 0x02);
  954. }
  955. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  956. snd_soc_update_bits(codec, comp_ctl0_reg, 0x04, 0x04);
  957. snd_soc_update_bits(codec, rx_path_cfg0_reg, 0x02, 0x00);
  958. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x02);
  959. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x00);
  960. snd_soc_update_bits(codec, comp_ctl0_reg, 0x01, 0x00);
  961. snd_soc_update_bits(codec, comp_ctl0_reg, 0x04, 0x00);
  962. }
  963. return 0;
  964. }
  965. static int wsa_macro_interp_get_primary_reg(u16 reg, u16 *ind)
  966. {
  967. u16 prim_int_reg = 0;
  968. switch (reg) {
  969. case BOLERO_CDC_WSA_RX0_RX_PATH_CTL:
  970. case BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL:
  971. prim_int_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL;
  972. *ind = 0;
  973. break;
  974. case BOLERO_CDC_WSA_RX1_RX_PATH_CTL:
  975. case BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL:
  976. prim_int_reg = BOLERO_CDC_WSA_RX1_RX_PATH_CTL;
  977. *ind = 1;
  978. break;
  979. }
  980. return prim_int_reg;
  981. }
  982. static int wsa_macro_enable_prim_interpolator(
  983. struct snd_soc_codec *codec,
  984. u16 reg, int event)
  985. {
  986. u16 prim_int_reg;
  987. u16 ind = 0;
  988. struct device *wsa_dev = NULL;
  989. struct wsa_macro_priv *wsa_priv = NULL;
  990. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  991. return -EINVAL;
  992. prim_int_reg = wsa_macro_interp_get_primary_reg(reg, &ind);
  993. switch (event) {
  994. case SND_SOC_DAPM_PRE_PMU:
  995. wsa_priv->prim_int_users[ind]++;
  996. if (wsa_priv->prim_int_users[ind] == 1) {
  997. snd_soc_update_bits(codec,
  998. prim_int_reg + WSA_MACRO_RX_PATH_CFG3_OFFSET,
  999. 0x03, 0x03);
  1000. snd_soc_update_bits(codec, prim_int_reg,
  1001. 0x10, 0x10);
  1002. wsa_macro_hd2_control(codec, prim_int_reg, event);
  1003. snd_soc_update_bits(codec,
  1004. prim_int_reg + WSA_MACRO_RX_PATH_DSMDEM_OFFSET,
  1005. 0x1, 0x1);
  1006. snd_soc_update_bits(codec, prim_int_reg,
  1007. 1 << 0x5, 1 << 0x5);
  1008. }
  1009. if ((reg != prim_int_reg) &&
  1010. ((snd_soc_read(codec, prim_int_reg)) & 0x10))
  1011. snd_soc_update_bits(codec, reg, 0x10, 0x10);
  1012. break;
  1013. case SND_SOC_DAPM_POST_PMD:
  1014. wsa_priv->prim_int_users[ind]--;
  1015. if (wsa_priv->prim_int_users[ind] == 0) {
  1016. snd_soc_update_bits(codec, prim_int_reg,
  1017. 1 << 0x5, 0 << 0x5);
  1018. snd_soc_update_bits(codec, prim_int_reg,
  1019. 0x40, 0x40);
  1020. snd_soc_update_bits(codec, prim_int_reg,
  1021. 0x40, 0x00);
  1022. wsa_macro_hd2_control(codec, prim_int_reg, event);
  1023. }
  1024. break;
  1025. }
  1026. dev_dbg(codec->dev, "%s: primary interpolator: INT%d, users: %d\n",
  1027. __func__, ind, wsa_priv->prim_int_users[ind]);
  1028. return 0;
  1029. }
  1030. static int wsa_macro_enable_interpolator(struct snd_soc_dapm_widget *w,
  1031. struct snd_kcontrol *kcontrol,
  1032. int event)
  1033. {
  1034. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1035. u16 gain_reg;
  1036. u16 reg;
  1037. int val;
  1038. int offset_val = 0;
  1039. struct device *wsa_dev = NULL;
  1040. struct wsa_macro_priv *wsa_priv = NULL;
  1041. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1042. return -EINVAL;
  1043. dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
  1044. if (!(strcmp(w->name, "WSA_RX INT0 INTERP"))) {
  1045. reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL;
  1046. gain_reg = BOLERO_CDC_WSA_RX0_RX_VOL_CTL;
  1047. } else if (!(strcmp(w->name, "WSA_RX INT1 INTERP"))) {
  1048. reg = BOLERO_CDC_WSA_RX1_RX_PATH_CTL;
  1049. gain_reg = BOLERO_CDC_WSA_RX1_RX_VOL_CTL;
  1050. } else {
  1051. dev_err(codec->dev, "%s: Interpolator reg not found\n",
  1052. __func__);
  1053. return -EINVAL;
  1054. }
  1055. switch (event) {
  1056. case SND_SOC_DAPM_PRE_PMU:
  1057. /* Reset if needed */
  1058. wsa_macro_enable_prim_interpolator(codec, reg, event);
  1059. break;
  1060. case SND_SOC_DAPM_POST_PMU:
  1061. wsa_macro_config_compander(codec, w->shift, event);
  1062. /* apply gain after int clk is enabled */
  1063. if ((wsa_priv->spkr_gain_offset ==
  1064. WSA_MACRO_GAIN_OFFSET_M1P5_DB) &&
  1065. (wsa_priv->comp_enabled[WSA_MACRO_COMP1] ||
  1066. wsa_priv->comp_enabled[WSA_MACRO_COMP2]) &&
  1067. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL ||
  1068. gain_reg == BOLERO_CDC_WSA_RX1_RX_VOL_CTL)) {
  1069. snd_soc_update_bits(codec, BOLERO_CDC_WSA_RX0_RX_PATH_SEC1,
  1070. 0x01, 0x01);
  1071. snd_soc_update_bits(codec,
  1072. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_SEC0,
  1073. 0x01, 0x01);
  1074. snd_soc_update_bits(codec, BOLERO_CDC_WSA_RX1_RX_PATH_SEC1,
  1075. 0x01, 0x01);
  1076. snd_soc_update_bits(codec,
  1077. BOLERO_CDC_WSA_RX1_RX_PATH_MIX_SEC0,
  1078. 0x01, 0x01);
  1079. offset_val = -2;
  1080. }
  1081. val = snd_soc_read(codec, gain_reg);
  1082. val += offset_val;
  1083. snd_soc_write(codec, gain_reg, val);
  1084. wsa_macro_config_ear_spkr_gain(codec, wsa_priv,
  1085. event, gain_reg);
  1086. break;
  1087. case SND_SOC_DAPM_POST_PMD:
  1088. wsa_macro_config_compander(codec, w->shift, event);
  1089. wsa_macro_enable_prim_interpolator(codec, reg, event);
  1090. if ((wsa_priv->spkr_gain_offset ==
  1091. WSA_MACRO_GAIN_OFFSET_M1P5_DB) &&
  1092. (wsa_priv->comp_enabled[WSA_MACRO_COMP1] ||
  1093. wsa_priv->comp_enabled[WSA_MACRO_COMP2]) &&
  1094. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL ||
  1095. gain_reg == BOLERO_CDC_WSA_RX1_RX_VOL_CTL)) {
  1096. snd_soc_update_bits(codec, BOLERO_CDC_WSA_RX0_RX_PATH_SEC1,
  1097. 0x01, 0x00);
  1098. snd_soc_update_bits(codec,
  1099. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_SEC0,
  1100. 0x01, 0x00);
  1101. snd_soc_update_bits(codec, BOLERO_CDC_WSA_RX1_RX_PATH_SEC1,
  1102. 0x01, 0x00);
  1103. snd_soc_update_bits(codec,
  1104. BOLERO_CDC_WSA_RX1_RX_PATH_MIX_SEC0,
  1105. 0x01, 0x00);
  1106. offset_val = 2;
  1107. val = snd_soc_read(codec, gain_reg);
  1108. val += offset_val;
  1109. snd_soc_write(codec, gain_reg, val);
  1110. }
  1111. wsa_macro_config_ear_spkr_gain(codec, wsa_priv,
  1112. event, gain_reg);
  1113. break;
  1114. }
  1115. return 0;
  1116. }
  1117. static int wsa_macro_config_ear_spkr_gain(struct snd_soc_codec *codec,
  1118. struct wsa_macro_priv *wsa_priv,
  1119. int event, int gain_reg)
  1120. {
  1121. int comp_gain_offset, val;
  1122. switch (wsa_priv->spkr_mode) {
  1123. /* Compander gain in WSA_MACRO_SPKR_MODE1 case is 12 dB */
  1124. case WSA_MACRO_SPKR_MODE_1:
  1125. comp_gain_offset = -12;
  1126. break;
  1127. /* Default case compander gain is 15 dB */
  1128. default:
  1129. comp_gain_offset = -15;
  1130. break;
  1131. }
  1132. switch (event) {
  1133. case SND_SOC_DAPM_POST_PMU:
  1134. /* Apply ear spkr gain only if compander is enabled */
  1135. if (wsa_priv->comp_enabled[WSA_MACRO_COMP1] &&
  1136. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL) &&
  1137. (wsa_priv->ear_spkr_gain != 0)) {
  1138. /* For example, val is -8(-12+5-1) for 4dB of gain */
  1139. val = comp_gain_offset + wsa_priv->ear_spkr_gain - 1;
  1140. snd_soc_write(codec, gain_reg, val);
  1141. dev_dbg(wsa_priv->dev, "%s: RX0 Volume %d dB\n",
  1142. __func__, val);
  1143. }
  1144. break;
  1145. case SND_SOC_DAPM_POST_PMD:
  1146. /*
  1147. * Reset RX0 volume to 0 dB if compander is enabled and
  1148. * ear_spkr_gain is non-zero.
  1149. */
  1150. if (wsa_priv->comp_enabled[WSA_MACRO_COMP1] &&
  1151. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL) &&
  1152. (wsa_priv->ear_spkr_gain != 0)) {
  1153. snd_soc_write(codec, gain_reg, 0x0);
  1154. dev_dbg(wsa_priv->dev, "%s: Reset RX0 Volume to 0 dB\n",
  1155. __func__);
  1156. }
  1157. break;
  1158. }
  1159. return 0;
  1160. }
  1161. static int wsa_macro_spk_boost_event(struct snd_soc_dapm_widget *w,
  1162. struct snd_kcontrol *kcontrol,
  1163. int event)
  1164. {
  1165. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1166. u16 boost_path_ctl, boost_path_cfg1;
  1167. u16 reg, reg_mix;
  1168. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  1169. if (!strcmp(w->name, "WSA_RX INT0 CHAIN")) {
  1170. boost_path_ctl = BOLERO_CDC_WSA_BOOST0_BOOST_PATH_CTL;
  1171. boost_path_cfg1 = BOLERO_CDC_WSA_RX0_RX_PATH_CFG1;
  1172. reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL;
  1173. reg_mix = BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL;
  1174. } else if (!strcmp(w->name, "WSA_RX INT1 CHAIN")) {
  1175. boost_path_ctl = BOLERO_CDC_WSA_BOOST1_BOOST_PATH_CTL;
  1176. boost_path_cfg1 = BOLERO_CDC_WSA_RX1_RX_PATH_CFG1;
  1177. reg = BOLERO_CDC_WSA_RX1_RX_PATH_CTL;
  1178. reg_mix = BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL;
  1179. } else {
  1180. dev_err(codec->dev, "%s: unknown widget: %s\n",
  1181. __func__, w->name);
  1182. return -EINVAL;
  1183. }
  1184. switch (event) {
  1185. case SND_SOC_DAPM_PRE_PMU:
  1186. snd_soc_update_bits(codec, boost_path_cfg1, 0x01, 0x01);
  1187. snd_soc_update_bits(codec, boost_path_ctl, 0x10, 0x10);
  1188. if ((snd_soc_read(codec, reg_mix)) & 0x10)
  1189. snd_soc_update_bits(codec, reg_mix, 0x10, 0x00);
  1190. break;
  1191. case SND_SOC_DAPM_POST_PMU:
  1192. snd_soc_update_bits(codec, reg, 0x10, 0x00);
  1193. break;
  1194. case SND_SOC_DAPM_POST_PMD:
  1195. snd_soc_update_bits(codec, boost_path_ctl, 0x10, 0x00);
  1196. snd_soc_update_bits(codec, boost_path_cfg1, 0x01, 0x00);
  1197. break;
  1198. }
  1199. return 0;
  1200. }
  1201. static int wsa_macro_enable_echo(struct snd_soc_dapm_widget *w,
  1202. struct snd_kcontrol *kcontrol,
  1203. int event)
  1204. {
  1205. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1206. struct device *wsa_dev = NULL;
  1207. struct wsa_macro_priv *wsa_priv = NULL;
  1208. u16 val, ec_tx = 0, ec_hq_reg;
  1209. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1210. return -EINVAL;
  1211. dev_dbg(wsa_dev, "%s %d %s\n", __func__, event, w->name);
  1212. val = snd_soc_read(codec, BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0);
  1213. if (!(strcmp(w->name, "WSA RX_MIX EC0_MUX")))
  1214. ec_tx = (val & 0x07) - 1;
  1215. else
  1216. ec_tx = ((val & 0x38) >> 0x3) - 1;
  1217. if (ec_tx < 0 || ec_tx >= (WSA_MACRO_RX1 + 1)) {
  1218. dev_err(wsa_dev, "%s: EC mix control not set correctly\n",
  1219. __func__);
  1220. return -EINVAL;
  1221. }
  1222. if (wsa_priv->ec_hq[ec_tx]) {
  1223. snd_soc_update_bits(codec,
  1224. BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  1225. 0x1 << ec_tx, 0x1 << ec_tx);
  1226. ec_hq_reg = BOLERO_CDC_WSA_EC_HQ0_EC_REF_HQ_PATH_CTL +
  1227. 0x20 * ec_tx;
  1228. snd_soc_update_bits(codec, ec_hq_reg, 0x01, 0x01);
  1229. ec_hq_reg = BOLERO_CDC_WSA_EC_HQ0_EC_REF_HQ_CFG0 +
  1230. 0x20 * ec_tx;
  1231. /* default set to 48k */
  1232. snd_soc_update_bits(codec, ec_hq_reg, 0x1E, 0x08);
  1233. }
  1234. return 0;
  1235. }
  1236. static int wsa_macro_get_ec_hq(struct snd_kcontrol *kcontrol,
  1237. struct snd_ctl_elem_value *ucontrol)
  1238. {
  1239. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1240. int ec_tx = ((struct soc_multi_mixer_control *)
  1241. kcontrol->private_value)->shift;
  1242. struct device *wsa_dev = NULL;
  1243. struct wsa_macro_priv *wsa_priv = NULL;
  1244. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1245. return -EINVAL;
  1246. ucontrol->value.integer.value[0] = wsa_priv->ec_hq[ec_tx];
  1247. return 0;
  1248. }
  1249. static int wsa_macro_set_ec_hq(struct snd_kcontrol *kcontrol,
  1250. struct snd_ctl_elem_value *ucontrol)
  1251. {
  1252. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1253. int ec_tx = ((struct soc_multi_mixer_control *)
  1254. kcontrol->private_value)->shift;
  1255. int value = ucontrol->value.integer.value[0];
  1256. struct device *wsa_dev = NULL;
  1257. struct wsa_macro_priv *wsa_priv = NULL;
  1258. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1259. return -EINVAL;
  1260. dev_dbg(wsa_dev, "%s: enable current %d, new %d\n",
  1261. __func__, wsa_priv->ec_hq[ec_tx], value);
  1262. wsa_priv->ec_hq[ec_tx] = value;
  1263. return 0;
  1264. }
  1265. static int wsa_macro_get_compander(struct snd_kcontrol *kcontrol,
  1266. struct snd_ctl_elem_value *ucontrol)
  1267. {
  1268. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1269. int comp = ((struct soc_multi_mixer_control *)
  1270. kcontrol->private_value)->shift;
  1271. struct device *wsa_dev = NULL;
  1272. struct wsa_macro_priv *wsa_priv = NULL;
  1273. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1274. return -EINVAL;
  1275. ucontrol->value.integer.value[0] = wsa_priv->comp_enabled[comp];
  1276. return 0;
  1277. }
  1278. static int wsa_macro_set_compander(struct snd_kcontrol *kcontrol,
  1279. struct snd_ctl_elem_value *ucontrol)
  1280. {
  1281. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1282. int comp = ((struct soc_multi_mixer_control *)
  1283. kcontrol->private_value)->shift;
  1284. int value = ucontrol->value.integer.value[0];
  1285. struct device *wsa_dev = NULL;
  1286. struct wsa_macro_priv *wsa_priv = NULL;
  1287. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1288. return -EINVAL;
  1289. dev_dbg(codec->dev, "%s: Compander %d enable current %d, new %d\n",
  1290. __func__, comp + 1, wsa_priv->comp_enabled[comp], value);
  1291. wsa_priv->comp_enabled[comp] = value;
  1292. return 0;
  1293. }
  1294. static int wsa_macro_ear_spkr_pa_gain_get(struct snd_kcontrol *kcontrol,
  1295. struct snd_ctl_elem_value *ucontrol)
  1296. {
  1297. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1298. struct device *wsa_dev = NULL;
  1299. struct wsa_macro_priv *wsa_priv = NULL;
  1300. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1301. return -EINVAL;
  1302. ucontrol->value.integer.value[0] = wsa_priv->ear_spkr_gain;
  1303. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1304. __func__, ucontrol->value.integer.value[0]);
  1305. return 0;
  1306. }
  1307. static int wsa_macro_ear_spkr_pa_gain_put(struct snd_kcontrol *kcontrol,
  1308. struct snd_ctl_elem_value *ucontrol)
  1309. {
  1310. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1311. struct device *wsa_dev = NULL;
  1312. struct wsa_macro_priv *wsa_priv = NULL;
  1313. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1314. return -EINVAL;
  1315. wsa_priv->ear_spkr_gain = ucontrol->value.integer.value[0];
  1316. dev_dbg(codec->dev, "%s: gain = %d\n", __func__,
  1317. wsa_priv->ear_spkr_gain);
  1318. return 0;
  1319. }
  1320. static int wsa_macro_spkr_left_boost_stage_get(struct snd_kcontrol *kcontrol,
  1321. struct snd_ctl_elem_value *ucontrol)
  1322. {
  1323. u8 bst_state_max = 0;
  1324. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1325. bst_state_max = snd_soc_read(codec, BOLERO_CDC_WSA_BOOST0_BOOST_CTL);
  1326. bst_state_max = (bst_state_max & 0x0c) >> 2;
  1327. ucontrol->value.integer.value[0] = bst_state_max;
  1328. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1329. __func__, ucontrol->value.integer.value[0]);
  1330. return 0;
  1331. }
  1332. static int wsa_macro_spkr_left_boost_stage_put(struct snd_kcontrol *kcontrol,
  1333. struct snd_ctl_elem_value *ucontrol)
  1334. {
  1335. u8 bst_state_max;
  1336. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1337. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1338. __func__, ucontrol->value.integer.value[0]);
  1339. bst_state_max = ucontrol->value.integer.value[0] << 2;
  1340. snd_soc_update_bits(codec, BOLERO_CDC_WSA_BOOST0_BOOST_CTL,
  1341. 0x0c, bst_state_max);
  1342. return 0;
  1343. }
  1344. static int wsa_macro_spkr_right_boost_stage_get(struct snd_kcontrol *kcontrol,
  1345. struct snd_ctl_elem_value *ucontrol)
  1346. {
  1347. u8 bst_state_max = 0;
  1348. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1349. bst_state_max = snd_soc_read(codec, BOLERO_CDC_WSA_BOOST1_BOOST_CTL);
  1350. bst_state_max = (bst_state_max & 0x0c) >> 2;
  1351. ucontrol->value.integer.value[0] = bst_state_max;
  1352. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1353. __func__, ucontrol->value.integer.value[0]);
  1354. return 0;
  1355. }
  1356. static int wsa_macro_spkr_right_boost_stage_put(struct snd_kcontrol *kcontrol,
  1357. struct snd_ctl_elem_value *ucontrol)
  1358. {
  1359. u8 bst_state_max;
  1360. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1361. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1362. __func__, ucontrol->value.integer.value[0]);
  1363. bst_state_max = ucontrol->value.integer.value[0] << 2;
  1364. snd_soc_update_bits(codec, BOLERO_CDC_WSA_BOOST1_BOOST_CTL,
  1365. 0x0c, bst_state_max);
  1366. return 0;
  1367. }
  1368. static int wsa_macro_rx_mux_get(struct snd_kcontrol *kcontrol,
  1369. struct snd_ctl_elem_value *ucontrol)
  1370. {
  1371. struct snd_soc_dapm_widget *widget =
  1372. snd_soc_dapm_kcontrol_widget(kcontrol);
  1373. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1374. struct device *wsa_dev = NULL;
  1375. struct wsa_macro_priv *wsa_priv = NULL;
  1376. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1377. return -EINVAL;
  1378. ucontrol->value.integer.value[0] =
  1379. wsa_priv->rx_port_value[widget->shift];
  1380. return 0;
  1381. }
  1382. static int wsa_macro_rx_mux_put(struct snd_kcontrol *kcontrol,
  1383. struct snd_ctl_elem_value *ucontrol)
  1384. {
  1385. struct snd_soc_dapm_widget *widget =
  1386. snd_soc_dapm_kcontrol_widget(kcontrol);
  1387. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1388. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  1389. struct snd_soc_dapm_update *update = NULL;
  1390. u32 rx_port_value = ucontrol->value.integer.value[0];
  1391. u32 bit_input = 0;
  1392. u32 aif_rst;
  1393. struct device *wsa_dev = NULL;
  1394. struct wsa_macro_priv *wsa_priv = NULL;
  1395. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1396. return -EINVAL;
  1397. aif_rst = wsa_priv->rx_port_value[widget->shift];
  1398. if (!rx_port_value) {
  1399. if (aif_rst == 0) {
  1400. dev_err(wsa_dev, "%s: AIF reset already\n", __func__);
  1401. return 0;
  1402. }
  1403. }
  1404. wsa_priv->rx_port_value[widget->shift] = rx_port_value;
  1405. bit_input = widget->shift;
  1406. if (widget->shift >= WSA_MACRO_RX_MIX)
  1407. bit_input %= WSA_MACRO_RX_MIX;
  1408. switch (rx_port_value) {
  1409. case 0:
  1410. clear_bit(bit_input,
  1411. &wsa_priv->active_ch_mask[aif_rst - 1]);
  1412. wsa_priv->active_ch_cnt[aif_rst - 1]--;
  1413. break;
  1414. case 1:
  1415. case 2:
  1416. set_bit(bit_input,
  1417. &wsa_priv->active_ch_mask[rx_port_value - 1]);
  1418. wsa_priv->active_ch_cnt[rx_port_value - 1]++;
  1419. break;
  1420. default:
  1421. dev_err(wsa_dev,
  1422. "%s: Invalid AIF_ID for WSA RX MUX\n", __func__);
  1423. return -EINVAL;
  1424. }
  1425. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  1426. rx_port_value, e, update);
  1427. return 0;
  1428. }
  1429. static const struct snd_kcontrol_new wsa_macro_snd_controls[] = {
  1430. SOC_ENUM_EXT("EAR SPKR PA Gain", wsa_macro_ear_spkr_pa_gain_enum,
  1431. wsa_macro_ear_spkr_pa_gain_get,
  1432. wsa_macro_ear_spkr_pa_gain_put),
  1433. SOC_ENUM_EXT("SPKR Left Boost Max State",
  1434. wsa_macro_spkr_boost_stage_enum,
  1435. wsa_macro_spkr_left_boost_stage_get,
  1436. wsa_macro_spkr_left_boost_stage_put),
  1437. SOC_ENUM_EXT("SPKR Right Boost Max State",
  1438. wsa_macro_spkr_boost_stage_enum,
  1439. wsa_macro_spkr_right_boost_stage_get,
  1440. wsa_macro_spkr_right_boost_stage_put),
  1441. SOC_SINGLE_SX_TLV("WSA_RX0 Digital Volume",
  1442. BOLERO_CDC_WSA_RX0_RX_VOL_CTL,
  1443. 0, -84, 40, digital_gain),
  1444. SOC_SINGLE_SX_TLV("WSA_RX1 Digital Volume",
  1445. BOLERO_CDC_WSA_RX1_RX_VOL_CTL,
  1446. 0, -84, 40, digital_gain),
  1447. SOC_SINGLE_EXT("WSA_COMP1 Switch", SND_SOC_NOPM, WSA_MACRO_COMP1, 1, 0,
  1448. wsa_macro_get_compander, wsa_macro_set_compander),
  1449. SOC_SINGLE_EXT("WSA_COMP2 Switch", SND_SOC_NOPM, WSA_MACRO_COMP2, 1, 0,
  1450. wsa_macro_get_compander, wsa_macro_set_compander),
  1451. SOC_SINGLE_EXT("WSA_RX0 EC_HQ Switch", SND_SOC_NOPM, WSA_MACRO_RX0,
  1452. 1, 0, wsa_macro_get_ec_hq, wsa_macro_set_ec_hq),
  1453. SOC_SINGLE_EXT("WSA_RX1 EC_HQ Switch", SND_SOC_NOPM, WSA_MACRO_RX1,
  1454. 1, 0, wsa_macro_get_ec_hq, wsa_macro_set_ec_hq),
  1455. };
  1456. static const struct soc_enum rx_mux_enum =
  1457. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_mux_text), rx_mux_text);
  1458. static const struct snd_kcontrol_new rx_mux[WSA_MACRO_RX_MAX] = {
  1459. SOC_DAPM_ENUM_EXT("WSA RX0 Mux", rx_mux_enum,
  1460. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1461. SOC_DAPM_ENUM_EXT("WSA RX1 Mux", rx_mux_enum,
  1462. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1463. SOC_DAPM_ENUM_EXT("WSA RX_MIX0 Mux", rx_mux_enum,
  1464. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1465. SOC_DAPM_ENUM_EXT("WSA RX_MIX1 Mux", rx_mux_enum,
  1466. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1467. };
  1468. static int wsa_macro_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  1469. struct snd_ctl_elem_value *ucontrol)
  1470. {
  1471. struct snd_soc_dapm_widget *widget =
  1472. snd_soc_dapm_kcontrol_widget(kcontrol);
  1473. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1474. struct soc_multi_mixer_control *mixer =
  1475. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1476. u32 dai_id = widget->shift;
  1477. u32 spk_tx_id = mixer->shift;
  1478. struct device *wsa_dev = NULL;
  1479. struct wsa_macro_priv *wsa_priv = NULL;
  1480. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1481. return -EINVAL;
  1482. if (test_bit(spk_tx_id, &wsa_priv->active_ch_mask[dai_id]))
  1483. ucontrol->value.integer.value[0] = 1;
  1484. else
  1485. ucontrol->value.integer.value[0] = 0;
  1486. return 0;
  1487. }
  1488. static int wsa_macro_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  1489. struct snd_ctl_elem_value *ucontrol)
  1490. {
  1491. struct snd_soc_dapm_widget *widget =
  1492. snd_soc_dapm_kcontrol_widget(kcontrol);
  1493. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1494. struct soc_multi_mixer_control *mixer =
  1495. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1496. u32 spk_tx_id = mixer->shift;
  1497. u32 enable = ucontrol->value.integer.value[0];
  1498. struct device *wsa_dev = NULL;
  1499. struct wsa_macro_priv *wsa_priv = NULL;
  1500. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1501. return -EINVAL;
  1502. wsa_priv->vi_feed_value = ucontrol->value.integer.value[0];
  1503. if (enable) {
  1504. if (spk_tx_id == WSA_MACRO_TX0 &&
  1505. !test_bit(WSA_MACRO_TX0,
  1506. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1507. set_bit(WSA_MACRO_TX0,
  1508. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1509. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]++;
  1510. }
  1511. if (spk_tx_id == WSA_MACRO_TX1 &&
  1512. !test_bit(WSA_MACRO_TX1,
  1513. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1514. set_bit(WSA_MACRO_TX1,
  1515. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1516. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]++;
  1517. }
  1518. } else {
  1519. if (spk_tx_id == WSA_MACRO_TX0 &&
  1520. test_bit(WSA_MACRO_TX0,
  1521. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1522. clear_bit(WSA_MACRO_TX0,
  1523. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1524. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]--;
  1525. }
  1526. if (spk_tx_id == WSA_MACRO_TX1 &&
  1527. test_bit(WSA_MACRO_TX1,
  1528. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1529. clear_bit(WSA_MACRO_TX1,
  1530. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1531. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]--;
  1532. }
  1533. }
  1534. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  1535. return 0;
  1536. }
  1537. static const struct snd_kcontrol_new aif_vi_mixer[] = {
  1538. SOC_SINGLE_EXT("WSA_SPKR_VI_1", SND_SOC_NOPM, WSA_MACRO_TX0, 1, 0,
  1539. wsa_macro_vi_feed_mixer_get,
  1540. wsa_macro_vi_feed_mixer_put),
  1541. SOC_SINGLE_EXT("WSA_SPKR_VI_2", SND_SOC_NOPM, WSA_MACRO_TX1, 1, 0,
  1542. wsa_macro_vi_feed_mixer_get,
  1543. wsa_macro_vi_feed_mixer_put),
  1544. };
  1545. static const struct snd_soc_dapm_widget wsa_macro_dapm_widgets[] = {
  1546. SND_SOC_DAPM_AIF_IN("WSA AIF1 PB", "WSA_AIF1 Playback", 0,
  1547. SND_SOC_NOPM, 0, 0),
  1548. SND_SOC_DAPM_AIF_IN("WSA AIF_MIX1 PB", "WSA_AIF_MIX1 Playback", 0,
  1549. SND_SOC_NOPM, 0, 0),
  1550. SND_SOC_DAPM_AIF_OUT_E("WSA AIF_VI", "WSA_AIF_VI Capture", 0,
  1551. SND_SOC_NOPM, WSA_MACRO_AIF_VI, 0,
  1552. wsa_macro_enable_vi_feedback,
  1553. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1554. SND_SOC_DAPM_AIF_OUT("WSA AIF_ECHO", "WSA_AIF_ECHO Capture", 0,
  1555. SND_SOC_NOPM, 0, 0),
  1556. SND_SOC_DAPM_MIXER("WSA_AIF_VI Mixer", SND_SOC_NOPM, WSA_MACRO_AIF_VI,
  1557. 0, aif_vi_mixer, ARRAY_SIZE(aif_vi_mixer)),
  1558. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC0_MUX", SND_SOC_NOPM,
  1559. WSA_MACRO_EC0_MUX, 0,
  1560. &rx_mix_ec0_mux, wsa_macro_enable_echo,
  1561. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1562. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC1_MUX", SND_SOC_NOPM,
  1563. WSA_MACRO_EC1_MUX, 0,
  1564. &rx_mix_ec1_mux, wsa_macro_enable_echo,
  1565. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1566. SND_SOC_DAPM_MUX("WSA RX0 MUX", SND_SOC_NOPM, WSA_MACRO_RX0, 0,
  1567. &rx_mux[WSA_MACRO_RX0]),
  1568. SND_SOC_DAPM_MUX("WSA RX1 MUX", SND_SOC_NOPM, WSA_MACRO_RX1, 0,
  1569. &rx_mux[WSA_MACRO_RX1]),
  1570. SND_SOC_DAPM_MUX("WSA RX_MIX0 MUX", SND_SOC_NOPM, WSA_MACRO_RX_MIX0, 0,
  1571. &rx_mux[WSA_MACRO_RX_MIX0]),
  1572. SND_SOC_DAPM_MUX("WSA RX_MIX1 MUX", SND_SOC_NOPM, WSA_MACRO_RX_MIX1, 0,
  1573. &rx_mux[WSA_MACRO_RX_MIX1]),
  1574. SND_SOC_DAPM_MIXER("WSA RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  1575. SND_SOC_DAPM_MIXER("WSA RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1576. SND_SOC_DAPM_MIXER("WSA RX_MIX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  1577. SND_SOC_DAPM_MIXER("WSA RX_MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1578. SND_SOC_DAPM_MUX_E("WSA_RX0 INP0", SND_SOC_NOPM, 0, 0,
  1579. &rx0_prim_inp0_mux, wsa_macro_enable_swr,
  1580. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1581. SND_SOC_DAPM_MUX_E("WSA_RX0 INP1", SND_SOC_NOPM, 0, 0,
  1582. &rx0_prim_inp1_mux, wsa_macro_enable_swr,
  1583. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1584. SND_SOC_DAPM_MUX_E("WSA_RX0 INP2", SND_SOC_NOPM, 0, 0,
  1585. &rx0_prim_inp2_mux, wsa_macro_enable_swr,
  1586. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1587. SND_SOC_DAPM_MUX_E("WSA_RX0 MIX INP", SND_SOC_NOPM, 0, 0,
  1588. &rx0_mix_mux, wsa_macro_enable_mix_path,
  1589. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1590. SND_SOC_DAPM_MUX_E("WSA_RX1 INP0", SND_SOC_NOPM, 0, 0,
  1591. &rx1_prim_inp0_mux, wsa_macro_enable_swr,
  1592. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1593. SND_SOC_DAPM_MUX_E("WSA_RX1 INP1", SND_SOC_NOPM, 0, 0,
  1594. &rx1_prim_inp1_mux, wsa_macro_enable_swr,
  1595. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1596. SND_SOC_DAPM_MUX_E("WSA_RX1 INP2", SND_SOC_NOPM, 0, 0,
  1597. &rx1_prim_inp2_mux, wsa_macro_enable_swr,
  1598. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1599. SND_SOC_DAPM_MUX_E("WSA_RX1 MIX INP", SND_SOC_NOPM, 0, 0,
  1600. &rx1_mix_mux, wsa_macro_enable_mix_path,
  1601. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1602. SND_SOC_DAPM_MIXER("WSA_RX INT0 MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1603. SND_SOC_DAPM_MIXER("WSA_RX INT1 MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1604. SND_SOC_DAPM_MIXER("WSA_RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1605. SND_SOC_DAPM_MIXER("WSA_RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1606. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 INTERP", SND_SOC_NOPM,
  1607. WSA_MACRO_COMP1, 0, NULL, 0, wsa_macro_enable_interpolator,
  1608. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1609. SND_SOC_DAPM_POST_PMD),
  1610. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 INTERP", SND_SOC_NOPM,
  1611. WSA_MACRO_COMP2, 0, NULL, 0, wsa_macro_enable_interpolator,
  1612. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1613. SND_SOC_DAPM_POST_PMD),
  1614. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 CHAIN", SND_SOC_NOPM, 0, 0,
  1615. NULL, 0, wsa_macro_spk_boost_event,
  1616. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1617. SND_SOC_DAPM_POST_PMD),
  1618. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 CHAIN", SND_SOC_NOPM, 0, 0,
  1619. NULL, 0, wsa_macro_spk_boost_event,
  1620. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1621. SND_SOC_DAPM_POST_PMD),
  1622. SND_SOC_DAPM_INPUT("VIINPUT_WSA"),
  1623. SND_SOC_DAPM_OUTPUT("WSA_SPK1 OUT"),
  1624. SND_SOC_DAPM_OUTPUT("WSA_SPK2 OUT"),
  1625. SND_SOC_DAPM_SUPPLY_S("WSA_MCLK", 0, SND_SOC_NOPM, 0, 0,
  1626. wsa_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1627. };
  1628. static const struct snd_soc_dapm_route wsa_audio_map[] = {
  1629. /* VI Feedback */
  1630. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_1", "VIINPUT_WSA"},
  1631. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_2", "VIINPUT_WSA"},
  1632. {"WSA AIF_VI", NULL, "WSA_AIF_VI Mixer"},
  1633. {"WSA AIF_VI", NULL, "WSA_MCLK"},
  1634. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  1635. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  1636. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  1637. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  1638. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC0_MUX"},
  1639. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC1_MUX"},
  1640. {"WSA AIF_ECHO", NULL, "WSA_MCLK"},
  1641. {"WSA AIF1 PB", NULL, "WSA_MCLK"},
  1642. {"WSA AIF_MIX1 PB", NULL, "WSA_MCLK"},
  1643. {"WSA RX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  1644. {"WSA RX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  1645. {"WSA RX_MIX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  1646. {"WSA RX_MIX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  1647. {"WSA RX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  1648. {"WSA RX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  1649. {"WSA RX_MIX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  1650. {"WSA RX_MIX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  1651. {"WSA RX0", NULL, "WSA RX0 MUX"},
  1652. {"WSA RX1", NULL, "WSA RX1 MUX"},
  1653. {"WSA RX_MIX0", NULL, "WSA RX_MIX0 MUX"},
  1654. {"WSA RX_MIX1", NULL, "WSA RX_MIX1 MUX"},
  1655. {"WSA_RX0 INP0", "RX0", "WSA RX0"},
  1656. {"WSA_RX0 INP0", "RX1", "WSA RX1"},
  1657. {"WSA_RX0 INP0", "RX_MIX0", "WSA RX_MIX0"},
  1658. {"WSA_RX0 INP0", "RX_MIX1", "WSA RX_MIX1"},
  1659. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP0"},
  1660. {"WSA_RX0 INP1", "RX0", "WSA RX0"},
  1661. {"WSA_RX0 INP1", "RX1", "WSA RX1"},
  1662. {"WSA_RX0 INP1", "RX_MIX0", "WSA RX_MIX0"},
  1663. {"WSA_RX0 INP1", "RX_MIX1", "WSA RX_MIX1"},
  1664. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP1"},
  1665. {"WSA_RX0 INP2", "RX0", "WSA RX0"},
  1666. {"WSA_RX0 INP2", "RX1", "WSA RX1"},
  1667. {"WSA_RX0 INP2", "RX_MIX0", "WSA RX_MIX0"},
  1668. {"WSA_RX0 INP2", "RX_MIX1", "WSA RX_MIX1"},
  1669. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP2"},
  1670. {"WSA_RX0 MIX INP", "RX0", "WSA RX0"},
  1671. {"WSA_RX0 MIX INP", "RX1", "WSA RX1"},
  1672. {"WSA_RX0 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  1673. {"WSA_RX0 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  1674. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX0 MIX INP"},
  1675. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX INT0 MIX"},
  1676. {"WSA_RX INT0 INTERP", NULL, "WSA_RX INT0 SEC MIX"},
  1677. {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 INTERP"},
  1678. {"WSA_SPK1 OUT", NULL, "WSA_RX INT0 CHAIN"},
  1679. {"WSA_RX1 INP0", "RX0", "WSA RX0"},
  1680. {"WSA_RX1 INP0", "RX1", "WSA RX1"},
  1681. {"WSA_RX1 INP0", "RX_MIX0", "WSA RX_MIX0"},
  1682. {"WSA_RX1 INP0", "RX_MIX1", "WSA RX_MIX1"},
  1683. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP0"},
  1684. {"WSA_RX1 INP1", "RX0", "WSA RX0"},
  1685. {"WSA_RX1 INP1", "RX1", "WSA RX1"},
  1686. {"WSA_RX1 INP1", "RX_MIX0", "WSA RX_MIX0"},
  1687. {"WSA_RX1 INP1", "RX_MIX1", "WSA RX_MIX1"},
  1688. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP1"},
  1689. {"WSA_RX1 INP2", "RX0", "WSA RX0"},
  1690. {"WSA_RX1 INP2", "RX1", "WSA RX1"},
  1691. {"WSA_RX1 INP2", "RX_MIX0", "WSA RX_MIX0"},
  1692. {"WSA_RX1 INP2", "RX_MIX1", "WSA RX_MIX1"},
  1693. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP2"},
  1694. {"WSA_RX1 MIX INP", "RX0", "WSA RX0"},
  1695. {"WSA_RX1 MIX INP", "RX1", "WSA RX1"},
  1696. {"WSA_RX1 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  1697. {"WSA_RX1 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  1698. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX1 MIX INP"},
  1699. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX INT1 MIX"},
  1700. {"WSA_RX INT1 INTERP", NULL, "WSA_RX INT1 SEC MIX"},
  1701. {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 INTERP"},
  1702. {"WSA_SPK2 OUT", NULL, "WSA_RX INT1 CHAIN"},
  1703. };
  1704. static const struct wsa_macro_reg_mask_val wsa_macro_reg_init[] = {
  1705. {BOLERO_CDC_WSA_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  1706. {BOLERO_CDC_WSA_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  1707. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x1E, 0x18},
  1708. {BOLERO_CDC_WSA_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  1709. {BOLERO_CDC_WSA_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  1710. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x1E, 0x18},
  1711. {BOLERO_CDC_WSA_BOOST0_BOOST_CTL, 0x70, 0x58},
  1712. {BOLERO_CDC_WSA_BOOST1_BOOST_CTL, 0x70, 0x58},
  1713. {BOLERO_CDC_WSA_RX0_RX_PATH_CFG1, 0x08, 0x08},
  1714. {BOLERO_CDC_WSA_RX1_RX_PATH_CFG1, 0x08, 0x08},
  1715. {BOLERO_CDC_WSA_TOP_TOP_CFG1, 0x02, 0x02},
  1716. {BOLERO_CDC_WSA_TOP_TOP_CFG1, 0x01, 0x01},
  1717. {BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  1718. {BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  1719. {BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  1720. {BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  1721. {BOLERO_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x80},
  1722. {BOLERO_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x80},
  1723. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x01},
  1724. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x01},
  1725. {BOLERO_CDC_WSA_RX0_RX_PATH_CFG0, 0x01, 0x01},
  1726. {BOLERO_CDC_WSA_RX1_RX_PATH_CFG0, 0x01, 0x01},
  1727. {BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
  1728. {BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
  1729. };
  1730. static void wsa_macro_init_reg(struct snd_soc_codec *codec)
  1731. {
  1732. int i;
  1733. for (i = 0; i < ARRAY_SIZE(wsa_macro_reg_init); i++)
  1734. snd_soc_update_bits(codec,
  1735. wsa_macro_reg_init[i].reg,
  1736. wsa_macro_reg_init[i].mask,
  1737. wsa_macro_reg_init[i].val);
  1738. }
  1739. static int wsa_swrm_clock(void *handle, bool enable)
  1740. {
  1741. struct wsa_macro_priv *wsa_priv = (struct wsa_macro_priv *) handle;
  1742. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  1743. mutex_lock(&wsa_priv->swr_clk_lock);
  1744. dev_dbg(wsa_priv->dev, "%s: swrm clock %s\n",
  1745. __func__, (enable ? "enable" : "disable"));
  1746. if (enable) {
  1747. wsa_priv->swr_clk_users++;
  1748. if (wsa_priv->swr_clk_users == 1) {
  1749. wsa_macro_mclk_enable(wsa_priv, 1, true);
  1750. regmap_update_bits(regmap,
  1751. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  1752. 0x01, 0x01);
  1753. regmap_update_bits(regmap,
  1754. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  1755. 0x1C, 0x0C);
  1756. msm_cdc_pinctrl_select_active_state(
  1757. wsa_priv->wsa_swr_gpio_p);
  1758. }
  1759. } else {
  1760. wsa_priv->swr_clk_users--;
  1761. if (wsa_priv->swr_clk_users == 0) {
  1762. regmap_update_bits(regmap,
  1763. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  1764. 0x01, 0x00);
  1765. msm_cdc_pinctrl_select_sleep_state(
  1766. wsa_priv->wsa_swr_gpio_p);
  1767. wsa_macro_mclk_enable(wsa_priv, 0, true);
  1768. }
  1769. }
  1770. dev_dbg(wsa_priv->dev, "%s: swrm clock users %d\n",
  1771. __func__, wsa_priv->swr_clk_users);
  1772. mutex_unlock(&wsa_priv->swr_clk_lock);
  1773. return 0;
  1774. }
  1775. static int wsa_macro_init(struct snd_soc_codec *codec)
  1776. {
  1777. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  1778. int ret;
  1779. struct device *wsa_dev = NULL;
  1780. struct wsa_macro_priv *wsa_priv = NULL;
  1781. wsa_dev = bolero_get_device_ptr(codec->dev, WSA_MACRO);
  1782. if (!wsa_dev) {
  1783. dev_err(codec->dev,
  1784. "%s: null device for macro!\n", __func__);
  1785. return -EINVAL;
  1786. }
  1787. wsa_priv = dev_get_drvdata(wsa_dev);
  1788. if (!wsa_priv) {
  1789. dev_err(codec->dev,
  1790. "%s: priv is null for macro!\n", __func__);
  1791. return -EINVAL;
  1792. }
  1793. ret = snd_soc_dapm_new_controls(dapm, wsa_macro_dapm_widgets,
  1794. ARRAY_SIZE(wsa_macro_dapm_widgets));
  1795. if (ret < 0) {
  1796. dev_err(wsa_dev, "%s: Failed to add controls\n", __func__);
  1797. return ret;
  1798. }
  1799. ret = snd_soc_dapm_add_routes(dapm, wsa_audio_map,
  1800. ARRAY_SIZE(wsa_audio_map));
  1801. if (ret < 0) {
  1802. dev_err(wsa_dev, "%s: Failed to add routes\n", __func__);
  1803. return ret;
  1804. }
  1805. ret = snd_soc_dapm_new_widgets(dapm->card);
  1806. if (ret < 0) {
  1807. dev_err(wsa_dev, "%s: Failed to add widgets\n", __func__);
  1808. return ret;
  1809. }
  1810. ret = snd_soc_add_codec_controls(codec, wsa_macro_snd_controls,
  1811. ARRAY_SIZE(wsa_macro_snd_controls));
  1812. if (ret < 0) {
  1813. dev_err(wsa_dev, "%s: Failed to add snd_ctls\n", __func__);
  1814. return ret;
  1815. }
  1816. wsa_priv->codec = codec;
  1817. wsa_priv->spkr_gain_offset = WSA_MACRO_GAIN_OFFSET_0_DB;
  1818. wsa_macro_init_reg(codec);
  1819. return 0;
  1820. }
  1821. static int wsa_macro_deinit(struct snd_soc_codec *codec)
  1822. {
  1823. struct device *wsa_dev = NULL;
  1824. struct wsa_macro_priv *wsa_priv = NULL;
  1825. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1826. return -EINVAL;
  1827. wsa_priv->codec = NULL;
  1828. return 0;
  1829. }
  1830. static void wsa_macro_add_child_devices(struct work_struct *work)
  1831. {
  1832. struct wsa_macro_priv *wsa_priv;
  1833. struct platform_device *pdev;
  1834. struct device_node *node;
  1835. struct wsa_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
  1836. int ret;
  1837. u16 count = 0, ctrl_num = 0;
  1838. struct wsa_macro_swr_ctrl_platform_data *platdata;
  1839. char plat_dev_name[WSA_MACRO_SWR_STRING_LEN];
  1840. wsa_priv = container_of(work, struct wsa_macro_priv,
  1841. wsa_macro_add_child_devices_work);
  1842. if (!wsa_priv) {
  1843. pr_err("%s: Memory for wsa_priv does not exist\n",
  1844. __func__);
  1845. return;
  1846. }
  1847. if (!wsa_priv->dev || !wsa_priv->dev->of_node) {
  1848. dev_err(wsa_priv->dev,
  1849. "%s: DT node for wsa_priv does not exist\n", __func__);
  1850. return;
  1851. }
  1852. platdata = &wsa_priv->swr_plat_data;
  1853. wsa_priv->child_count = 0;
  1854. for_each_available_child_of_node(wsa_priv->dev->of_node, node) {
  1855. if (strnstr(node->name, "wsa_swr_master",
  1856. strlen("wsa_swr_master")) != NULL)
  1857. strlcpy(plat_dev_name, "wsa_swr_ctrl",
  1858. (WSA_MACRO_SWR_STRING_LEN - 1));
  1859. else if (strnstr(node->name, "msm_cdc_pinctrl",
  1860. strlen("msm_cdc_pinctrl")) != NULL)
  1861. strlcpy(plat_dev_name, node->name,
  1862. (WSA_MACRO_SWR_STRING_LEN - 1));
  1863. else
  1864. continue;
  1865. pdev = platform_device_alloc(plat_dev_name, -1);
  1866. if (!pdev) {
  1867. dev_err(wsa_priv->dev, "%s: pdev memory alloc failed\n",
  1868. __func__);
  1869. ret = -ENOMEM;
  1870. goto err;
  1871. }
  1872. pdev->dev.parent = wsa_priv->dev;
  1873. pdev->dev.of_node = node;
  1874. if (strnstr(node->name, "wsa_swr_master",
  1875. strlen("wsa_swr_master")) != NULL) {
  1876. ret = platform_device_add_data(pdev, platdata,
  1877. sizeof(*platdata));
  1878. if (ret) {
  1879. dev_err(&pdev->dev,
  1880. "%s: cannot add plat data ctrl:%d\n",
  1881. __func__, ctrl_num);
  1882. goto fail_pdev_add;
  1883. }
  1884. }
  1885. ret = platform_device_add(pdev);
  1886. if (ret) {
  1887. dev_err(&pdev->dev,
  1888. "%s: Cannot add platform device\n",
  1889. __func__);
  1890. goto fail_pdev_add;
  1891. }
  1892. if (!strcmp(node->name, "wsa_swr_master")) {
  1893. temp = krealloc(swr_ctrl_data,
  1894. (ctrl_num + 1) * sizeof(
  1895. struct wsa_macro_swr_ctrl_data),
  1896. GFP_KERNEL);
  1897. if (!temp) {
  1898. dev_err(&pdev->dev, "out of memory\n");
  1899. ret = -ENOMEM;
  1900. goto err;
  1901. }
  1902. swr_ctrl_data = temp;
  1903. swr_ctrl_data[ctrl_num].wsa_swr_pdev = pdev;
  1904. ctrl_num++;
  1905. dev_dbg(&pdev->dev,
  1906. "%s: Added soundwire ctrl device(s)\n",
  1907. __func__);
  1908. wsa_priv->swr_ctrl_data = swr_ctrl_data;
  1909. }
  1910. if (wsa_priv->child_count < WSA_MACRO_CHILD_DEVICES_MAX)
  1911. wsa_priv->pdev_child_devices[
  1912. wsa_priv->child_count++] = pdev;
  1913. else
  1914. goto err;
  1915. }
  1916. return;
  1917. fail_pdev_add:
  1918. for (count = 0; count < wsa_priv->child_count; count++)
  1919. platform_device_put(wsa_priv->pdev_child_devices[count]);
  1920. err:
  1921. return;
  1922. }
  1923. static void wsa_macro_init_ops(struct macro_ops *ops,
  1924. char __iomem *wsa_io_base)
  1925. {
  1926. memset(ops, 0, sizeof(struct macro_ops));
  1927. ops->init = wsa_macro_init;
  1928. ops->exit = wsa_macro_deinit;
  1929. ops->io_base = wsa_io_base;
  1930. ops->dai_ptr = wsa_macro_dai;
  1931. ops->num_dais = ARRAY_SIZE(wsa_macro_dai);
  1932. ops->mclk_fn = wsa_macro_mclk_ctrl;
  1933. }
  1934. static int wsa_macro_probe(struct platform_device *pdev)
  1935. {
  1936. struct macro_ops ops;
  1937. struct wsa_macro_priv *wsa_priv;
  1938. u32 wsa_base_addr;
  1939. char __iomem *wsa_io_base;
  1940. int ret = 0;
  1941. struct clk *wsa_core_clk, *wsa_npl_clk;
  1942. wsa_priv = devm_kzalloc(&pdev->dev, sizeof(struct wsa_macro_priv),
  1943. GFP_KERNEL);
  1944. if (!wsa_priv)
  1945. return -ENOMEM;
  1946. wsa_priv->dev = &pdev->dev;
  1947. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  1948. &wsa_base_addr);
  1949. if (ret) {
  1950. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1951. __func__, "reg");
  1952. return ret;
  1953. }
  1954. wsa_priv->wsa_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  1955. "qcom,wsa-swr-gpios", 0);
  1956. if (!wsa_priv->wsa_swr_gpio_p) {
  1957. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  1958. __func__);
  1959. return -EINVAL;
  1960. }
  1961. wsa_io_base = devm_ioremap(&pdev->dev,
  1962. wsa_base_addr, WSA_MACRO_MAX_OFFSET);
  1963. if (!wsa_io_base) {
  1964. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  1965. return -EINVAL;
  1966. }
  1967. wsa_priv->wsa_io_base = wsa_io_base;
  1968. INIT_WORK(&wsa_priv->wsa_macro_add_child_devices_work,
  1969. wsa_macro_add_child_devices);
  1970. wsa_priv->swr_plat_data.handle = (void *) wsa_priv;
  1971. wsa_priv->swr_plat_data.read = NULL;
  1972. wsa_priv->swr_plat_data.write = NULL;
  1973. wsa_priv->swr_plat_data.bulk_write = NULL;
  1974. wsa_priv->swr_plat_data.clk = wsa_swrm_clock;
  1975. wsa_priv->swr_plat_data.handle_irq = NULL;
  1976. /* Register MCLK for wsa macro */
  1977. wsa_core_clk = devm_clk_get(&pdev->dev, "wsa_core_clk");
  1978. if (IS_ERR(wsa_core_clk)) {
  1979. dev_err(&pdev->dev, "%s: clk get %s failed\n",
  1980. __func__, "wsa_core_clk");
  1981. return -EINVAL;
  1982. }
  1983. wsa_priv->wsa_core_clk = wsa_core_clk;
  1984. /* Register npl clk for soundwire */
  1985. wsa_npl_clk = devm_clk_get(&pdev->dev, "wsa_npl_clk");
  1986. if (IS_ERR(wsa_npl_clk)) {
  1987. dev_err(&pdev->dev, "%s: clk get %s failed\n",
  1988. __func__, "wsa_npl_clk");
  1989. return -EINVAL;
  1990. }
  1991. wsa_priv->wsa_npl_clk = wsa_npl_clk;
  1992. dev_set_drvdata(&pdev->dev, wsa_priv);
  1993. mutex_init(&wsa_priv->mclk_lock);
  1994. mutex_init(&wsa_priv->swr_clk_lock);
  1995. wsa_macro_init_ops(&ops, wsa_io_base);
  1996. ret = bolero_register_macro(&pdev->dev, WSA_MACRO, &ops);
  1997. if (ret < 0) {
  1998. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  1999. goto reg_macro_fail;
  2000. }
  2001. schedule_work(&wsa_priv->wsa_macro_add_child_devices_work);
  2002. return ret;
  2003. reg_macro_fail:
  2004. mutex_destroy(&wsa_priv->mclk_lock);
  2005. mutex_destroy(&wsa_priv->swr_clk_lock);
  2006. return ret;
  2007. }
  2008. static int wsa_macro_remove(struct platform_device *pdev)
  2009. {
  2010. struct wsa_macro_priv *wsa_priv;
  2011. u16 count = 0;
  2012. wsa_priv = dev_get_drvdata(&pdev->dev);
  2013. if (!wsa_priv)
  2014. return -EINVAL;
  2015. for (count = 0; count < wsa_priv->child_count &&
  2016. count < WSA_MACRO_CHILD_DEVICES_MAX; count++)
  2017. platform_device_unregister(wsa_priv->pdev_child_devices[count]);
  2018. bolero_unregister_macro(&pdev->dev, WSA_MACRO);
  2019. mutex_destroy(&wsa_priv->mclk_lock);
  2020. mutex_destroy(&wsa_priv->swr_clk_lock);
  2021. return 0;
  2022. }
  2023. static const struct of_device_id wsa_macro_dt_match[] = {
  2024. {.compatible = "qcom,wsa-macro"},
  2025. {}
  2026. };
  2027. static struct platform_driver wsa_macro_driver = {
  2028. .driver = {
  2029. .name = "wsa_macro",
  2030. .owner = THIS_MODULE,
  2031. .of_match_table = wsa_macro_dt_match,
  2032. },
  2033. .probe = wsa_macro_probe,
  2034. .remove = wsa_macro_remove,
  2035. };
  2036. module_platform_driver(wsa_macro_driver);
  2037. MODULE_DESCRIPTION("WSA macro driver");
  2038. MODULE_LICENSE("GPL v2");