dp_ipa.c 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795
  1. /*
  2. * Copyright (c) 2017-2019, The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifdef IPA_OFFLOAD
  17. #include <qdf_ipa_wdi3.h>
  18. #include <qdf_types.h>
  19. #include <qdf_lock.h>
  20. #include <hal_hw_headers.h>
  21. #include <hal_api.h>
  22. #include <hif.h>
  23. #include <htt.h>
  24. #include <wdi_event.h>
  25. #include <queue.h>
  26. #include "dp_types.h"
  27. #include "dp_htt.h"
  28. #include "dp_tx.h"
  29. #include "dp_rx.h"
  30. #include "dp_ipa.h"
  31. /* Hard coded config parameters until dp_ops_cfg.cfg_attach implemented */
  32. #define CFG_IPA_UC_TX_BUF_SIZE_DEFAULT (2048)
  33. /* WAR for IPA_OFFLOAD case. In some cases, its observed that WBM tries to
  34. * release a buffer into WBM2SW RELEASE ring for IPA, and the ring is full.
  35. * This causes back pressure, resulting in a FW crash.
  36. * By leaving some entries with no buffer attached, WBM will be able to write
  37. * to the ring, and from dumps we can figure out the buffer which is causing
  38. * this issue.
  39. */
  40. #define DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES 16
  41. static QDF_STATUS __dp_ipa_handle_buf_smmu_mapping(struct dp_soc *soc,
  42. qdf_nbuf_t nbuf,
  43. bool create)
  44. {
  45. qdf_mem_info_t mem_map_table = {0};
  46. qdf_update_mem_map_table(soc->osdev, &mem_map_table,
  47. qdf_nbuf_get_frag_paddr(nbuf, 0),
  48. skb_end_pointer(nbuf) - nbuf->data);
  49. if (create)
  50. qdf_ipa_wdi_create_smmu_mapping(1, &mem_map_table);
  51. else
  52. qdf_ipa_wdi_release_smmu_mapping(1, &mem_map_table);
  53. return QDF_STATUS_SUCCESS;
  54. }
  55. QDF_STATUS dp_ipa_handle_rx_buf_smmu_mapping(struct dp_soc *soc,
  56. qdf_nbuf_t nbuf,
  57. bool create)
  58. {
  59. struct dp_pdev *pdev;
  60. int i;
  61. for (i = 0; i < soc->pdev_count; i++) {
  62. pdev = soc->pdev_list[i];
  63. if (pdev && pdev->monitor_configured)
  64. return QDF_STATUS_SUCCESS;
  65. }
  66. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx) ||
  67. !qdf_mem_smmu_s1_enabled(soc->osdev))
  68. return QDF_STATUS_SUCCESS;
  69. if (!qdf_atomic_read(&soc->ipa_pipes_enabled))
  70. return QDF_STATUS_SUCCESS;
  71. return __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, create);
  72. }
  73. #ifdef RX_DESC_MULTI_PAGE_ALLOC
  74. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(struct dp_soc *soc,
  75. struct dp_pdev *pdev,
  76. bool create)
  77. {
  78. struct rx_desc_pool *rx_pool;
  79. uint8_t pdev_id;
  80. uint32_t num_desc, page_id, offset, i;
  81. uint16_t num_desc_per_page;
  82. union dp_rx_desc_list_elem_t *rx_desc_elem;
  83. struct dp_rx_desc *rx_desc;
  84. qdf_nbuf_t nbuf;
  85. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  86. return QDF_STATUS_SUCCESS;
  87. pdev_id = pdev->pdev_id;
  88. rx_pool = &soc->rx_desc_buf[pdev_id];
  89. qdf_spin_lock_bh(&rx_pool->lock);
  90. num_desc = rx_pool->pool_size;
  91. num_desc_per_page = rx_pool->desc_pages.num_element_per_page;
  92. for (i = 0; i < num_desc; i++) {
  93. page_id = i / num_desc_per_page;
  94. offset = i % num_desc_per_page;
  95. if (qdf_unlikely(!(rx_pool->desc_pages.cacheable_pages)))
  96. break;
  97. rx_desc_elem = dp_rx_desc_find(page_id, offset, rx_pool);
  98. rx_desc = &rx_desc_elem->rx_desc;
  99. if ((!(rx_desc->in_use)) || rx_desc->unmapped)
  100. continue;
  101. nbuf = rx_desc->nbuf;
  102. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, create);
  103. }
  104. qdf_spin_unlock_bh(&rx_pool->lock);
  105. return QDF_STATUS_SUCCESS;
  106. }
  107. #else
  108. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(struct dp_soc *soc,
  109. struct dp_pdev *pdev,
  110. bool create)
  111. {
  112. struct rx_desc_pool *rx_pool;
  113. uint8_t pdev_id;
  114. qdf_nbuf_t nbuf;
  115. int i;
  116. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  117. return QDF_STATUS_SUCCESS;
  118. pdev_id = pdev->pdev_id;
  119. rx_pool = &soc->rx_desc_buf[pdev_id];
  120. qdf_spin_lock_bh(&rx_pool->lock);
  121. for (i = 0; i < rx_pool->pool_size; i++) {
  122. if ((!(rx_pool->array[i].rx_desc.in_use)) ||
  123. rx_pool->array[i].rx_desc.unmapped)
  124. continue;
  125. nbuf = rx_pool->array[i].rx_desc.nbuf;
  126. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, create);
  127. }
  128. qdf_spin_unlock_bh(&rx_pool->lock);
  129. return QDF_STATUS_SUCCESS;
  130. }
  131. #endif /* RX_DESC_MULTI_PAGE_ALLOC */
  132. /**
  133. * dp_tx_ipa_uc_detach - Free autonomy TX resources
  134. * @soc: data path instance
  135. * @pdev: core txrx pdev context
  136. *
  137. * Free allocated TX buffers with WBM SRNG
  138. *
  139. * Return: none
  140. */
  141. static void dp_tx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  142. {
  143. int idx;
  144. qdf_nbuf_t nbuf;
  145. struct dp_ipa_resources *ipa_res;
  146. for (idx = 0; idx < soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt; idx++) {
  147. nbuf = (qdf_nbuf_t)
  148. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx];
  149. if (!nbuf)
  150. continue;
  151. if (qdf_mem_smmu_s1_enabled(soc->osdev))
  152. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, false);
  153. qdf_nbuf_unmap_single(soc->osdev, nbuf, QDF_DMA_BIDIRECTIONAL);
  154. qdf_nbuf_free(nbuf);
  155. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx] =
  156. (void *)NULL;
  157. }
  158. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  159. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  160. ipa_res = &pdev->ipa_resource;
  161. iounmap(ipa_res->tx_comp_doorbell_vaddr);
  162. qdf_mem_free_sgtable(&ipa_res->tx_ring.sgtable);
  163. qdf_mem_free_sgtable(&ipa_res->tx_comp_ring.sgtable);
  164. }
  165. /**
  166. * dp_rx_ipa_uc_detach - free autonomy RX resources
  167. * @soc: data path instance
  168. * @pdev: core txrx pdev context
  169. *
  170. * This function will detach DP RX into main device context
  171. * will free DP Rx resources.
  172. *
  173. * Return: none
  174. */
  175. static void dp_rx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  176. {
  177. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  178. qdf_mem_free_sgtable(&ipa_res->rx_rdy_ring.sgtable);
  179. qdf_mem_free_sgtable(&ipa_res->rx_refill_ring.sgtable);
  180. }
  181. int dp_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  182. {
  183. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  184. return QDF_STATUS_SUCCESS;
  185. /* TX resource detach */
  186. dp_tx_ipa_uc_detach(soc, pdev);
  187. /* RX resource detach */
  188. dp_rx_ipa_uc_detach(soc, pdev);
  189. return QDF_STATUS_SUCCESS; /* success */
  190. }
  191. /**
  192. * dp_tx_ipa_uc_attach - Allocate autonomy TX resources
  193. * @soc: data path instance
  194. * @pdev: Physical device handle
  195. *
  196. * Allocate TX buffer from non-cacheable memory
  197. * Attache allocated TX buffers with WBM SRNG
  198. *
  199. * Return: int
  200. */
  201. static int dp_tx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  202. {
  203. uint32_t tx_buffer_count;
  204. uint32_t ring_base_align = 8;
  205. qdf_dma_addr_t buffer_paddr;
  206. struct hal_srng *wbm_srng = (struct hal_srng *)
  207. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  208. struct hal_srng_params srng_params;
  209. uint32_t paddr_lo;
  210. uint32_t paddr_hi;
  211. void *ring_entry;
  212. int num_entries;
  213. qdf_nbuf_t nbuf;
  214. int retval = QDF_STATUS_SUCCESS;
  215. int max_alloc_count = 0;
  216. /*
  217. * Uncomment when dp_ops_cfg.cfg_attach is implemented
  218. * unsigned int uc_tx_buf_sz =
  219. * dp_cfg_ipa_uc_tx_buf_size(pdev->osif_pdev);
  220. */
  221. unsigned int uc_tx_buf_sz = CFG_IPA_UC_TX_BUF_SIZE_DEFAULT;
  222. unsigned int alloc_size = uc_tx_buf_sz + ring_base_align - 1;
  223. hal_get_srng_params(soc->hal_soc, hal_srng_to_hal_ring_handle(wbm_srng),
  224. &srng_params);
  225. num_entries = srng_params.num_entries;
  226. max_alloc_count =
  227. num_entries - DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES;
  228. if (max_alloc_count <= 0) {
  229. dp_err("incorrect value for buffer count %u", max_alloc_count);
  230. return -EINVAL;
  231. }
  232. dp_info("requested %d buffers to be posted to wbm ring",
  233. max_alloc_count);
  234. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned =
  235. qdf_mem_malloc(num_entries *
  236. sizeof(*soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned));
  237. if (!soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned) {
  238. dp_err("IPA WBM Ring Tx buf pool vaddr alloc fail");
  239. return -ENOMEM;
  240. }
  241. hal_srng_access_start_unlocked(soc->hal_soc,
  242. hal_srng_to_hal_ring_handle(wbm_srng));
  243. /*
  244. * Allocate Tx buffers as many as possible.
  245. * Leave DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES empty
  246. * Populate Tx buffers into WBM2IPA ring
  247. * This initial buffer population will simulate H/W as source ring,
  248. * and update HP
  249. */
  250. for (tx_buffer_count = 0;
  251. tx_buffer_count < max_alloc_count - 1; tx_buffer_count++) {
  252. nbuf = qdf_nbuf_alloc(soc->osdev, alloc_size, 0, 256, FALSE);
  253. if (!nbuf)
  254. break;
  255. ring_entry = hal_srng_dst_get_next_hp(soc->hal_soc,
  256. hal_srng_to_hal_ring_handle(wbm_srng));
  257. if (!ring_entry) {
  258. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  259. "%s: Failed to get WBM ring entry",
  260. __func__);
  261. qdf_nbuf_free(nbuf);
  262. break;
  263. }
  264. qdf_nbuf_map_single(soc->osdev, nbuf,
  265. QDF_DMA_BIDIRECTIONAL);
  266. buffer_paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  267. paddr_lo = ((uint64_t)buffer_paddr & 0x00000000ffffffff);
  268. paddr_hi = ((uint64_t)buffer_paddr & 0x0000001f00000000) >> 32;
  269. HAL_RXDMA_PADDR_LO_SET(ring_entry, paddr_lo);
  270. HAL_RXDMA_PADDR_HI_SET(ring_entry, paddr_hi);
  271. HAL_RXDMA_MANAGER_SET(ring_entry, (IPA_TCL_DATA_RING_IDX +
  272. HAL_WBM_SW0_BM_ID));
  273. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[tx_buffer_count]
  274. = (void *)nbuf;
  275. if (qdf_mem_smmu_s1_enabled(soc->osdev))
  276. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, true);
  277. }
  278. hal_srng_access_end_unlocked(soc->hal_soc,
  279. hal_srng_to_hal_ring_handle(wbm_srng));
  280. soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt = tx_buffer_count;
  281. if (tx_buffer_count) {
  282. dp_info("IPA WDI TX buffer: %d allocated", tx_buffer_count);
  283. } else {
  284. dp_err("No IPA WDI TX buffer allocated!");
  285. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  286. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  287. retval = -ENOMEM;
  288. }
  289. return retval;
  290. }
  291. /**
  292. * dp_rx_ipa_uc_attach - Allocate autonomy RX resources
  293. * @soc: data path instance
  294. * @pdev: core txrx pdev context
  295. *
  296. * This function will attach a DP RX instance into the main
  297. * device (SOC) context.
  298. *
  299. * Return: QDF_STATUS_SUCCESS: success
  300. * QDF_STATUS_E_RESOURCES: Error return
  301. */
  302. static int dp_rx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  303. {
  304. return QDF_STATUS_SUCCESS;
  305. }
  306. int dp_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  307. {
  308. int error;
  309. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  310. return QDF_STATUS_SUCCESS;
  311. /* TX resource attach */
  312. error = dp_tx_ipa_uc_attach(soc, pdev);
  313. if (error) {
  314. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  315. "%s: DP IPA UC TX attach fail code %d",
  316. __func__, error);
  317. return error;
  318. }
  319. /* RX resource attach */
  320. error = dp_rx_ipa_uc_attach(soc, pdev);
  321. if (error) {
  322. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  323. "%s: DP IPA UC RX attach fail code %d",
  324. __func__, error);
  325. dp_tx_ipa_uc_detach(soc, pdev);
  326. return error;
  327. }
  328. return QDF_STATUS_SUCCESS; /* success */
  329. }
  330. /*
  331. * dp_ipa_ring_resource_setup() - setup IPA ring resources
  332. * @soc: data path SoC handle
  333. *
  334. * Return: none
  335. */
  336. int dp_ipa_ring_resource_setup(struct dp_soc *soc,
  337. struct dp_pdev *pdev)
  338. {
  339. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  340. struct hal_srng *hal_srng;
  341. struct hal_srng_params srng_params;
  342. qdf_dma_addr_t hp_addr;
  343. unsigned long addr_offset, dev_base_paddr;
  344. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  345. return QDF_STATUS_SUCCESS;
  346. /* IPA TCL_DATA Ring - HAL_SRNG_SW2TCL3 */
  347. hal_srng = (struct hal_srng *)
  348. soc->tcl_data_ring[IPA_TCL_DATA_RING_IDX].hal_srng;
  349. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  350. hal_srng_to_hal_ring_handle(hal_srng),
  351. &srng_params);
  352. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr =
  353. srng_params.ring_base_paddr;
  354. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr =
  355. srng_params.ring_base_vaddr;
  356. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size =
  357. (srng_params.num_entries * srng_params.entry_size) << 2;
  358. /*
  359. * For the register backed memory addresses, use the scn->mem_pa to
  360. * calculate the physical address of the shadow registers
  361. */
  362. dev_base_paddr =
  363. (unsigned long)
  364. ((struct hif_softc *)(hal_soc->hif_handle))->mem_pa;
  365. addr_offset = (unsigned long)(hal_srng->u.src_ring.hp_addr) -
  366. (unsigned long)(hal_soc->dev_base_addr);
  367. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr =
  368. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  369. dp_info("IPA TCL_DATA Ring addr_offset=%x, dev_base_paddr=%x, hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  370. (unsigned int)addr_offset,
  371. (unsigned int)dev_base_paddr,
  372. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr),
  373. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  374. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  375. srng_params.num_entries,
  376. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  377. /* IPA TX COMP Ring - HAL_SRNG_WBM2SW2_RELEASE */
  378. hal_srng = (struct hal_srng *)
  379. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  380. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  381. hal_srng_to_hal_ring_handle(hal_srng),
  382. &srng_params);
  383. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr =
  384. srng_params.ring_base_paddr;
  385. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr =
  386. srng_params.ring_base_vaddr;
  387. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size =
  388. (srng_params.num_entries * srng_params.entry_size) << 2;
  389. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  390. (unsigned long)(hal_soc->dev_base_addr);
  391. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr =
  392. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  393. dp_info("IPA TX COMP Ring addr_offset=%x, dev_base_paddr=%x, ipa_wbm_tp_paddr=%x paddr=%pK vaddr=0%pK size= %u(%u bytes)",
  394. (unsigned int)addr_offset,
  395. (unsigned int)dev_base_paddr,
  396. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr),
  397. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  398. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  399. srng_params.num_entries,
  400. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  401. /* IPA REO_DEST Ring - HAL_SRNG_REO2SW4 */
  402. hal_srng = (struct hal_srng *)
  403. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  404. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  405. hal_srng_to_hal_ring_handle(hal_srng),
  406. &srng_params);
  407. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr =
  408. srng_params.ring_base_paddr;
  409. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr =
  410. srng_params.ring_base_vaddr;
  411. soc->ipa_uc_rx_rsc.ipa_reo_ring_size =
  412. (srng_params.num_entries * srng_params.entry_size) << 2;
  413. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  414. (unsigned long)(hal_soc->dev_base_addr);
  415. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr =
  416. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  417. dp_info("IPA REO_DEST Ring addr_offset=%x, dev_base_paddr=%x, tp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  418. (unsigned int)addr_offset,
  419. (unsigned int)dev_base_paddr,
  420. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr),
  421. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  422. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  423. srng_params.num_entries,
  424. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  425. hal_srng = (struct hal_srng *)
  426. pdev->rx_refill_buf_ring2.hal_srng;
  427. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  428. hal_srng_to_hal_ring_handle(hal_srng),
  429. &srng_params);
  430. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr =
  431. srng_params.ring_base_paddr;
  432. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr =
  433. srng_params.ring_base_vaddr;
  434. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size =
  435. (srng_params.num_entries * srng_params.entry_size) << 2;
  436. hp_addr = hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  437. hal_srng_to_hal_ring_handle(hal_srng));
  438. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr =
  439. qdf_mem_paddr_from_dmaaddr(soc->osdev, hp_addr);
  440. dp_info("IPA REFILL_BUF Ring hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  441. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr),
  442. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  443. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  444. srng_params.num_entries,
  445. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  446. return 0;
  447. }
  448. static QDF_STATUS dp_ipa_get_shared_mem_info(qdf_device_t osdev,
  449. qdf_shared_mem_t *shared_mem,
  450. void *cpu_addr,
  451. qdf_dma_addr_t dma_addr,
  452. uint32_t size)
  453. {
  454. qdf_dma_addr_t paddr;
  455. int ret;
  456. shared_mem->vaddr = cpu_addr;
  457. qdf_mem_set_dma_size(osdev, &shared_mem->mem_info, size);
  458. *qdf_mem_get_dma_addr_ptr(osdev, &shared_mem->mem_info) = dma_addr;
  459. paddr = qdf_mem_paddr_from_dmaaddr(osdev, dma_addr);
  460. qdf_mem_set_dma_pa(osdev, &shared_mem->mem_info, paddr);
  461. ret = qdf_mem_dma_get_sgtable(osdev->dev, &shared_mem->sgtable,
  462. shared_mem->vaddr, dma_addr, size);
  463. if (ret) {
  464. dp_err("Unable to get DMA sgtable");
  465. return QDF_STATUS_E_NOMEM;
  466. }
  467. qdf_dma_get_sgtable_dma_addr(&shared_mem->sgtable);
  468. return QDF_STATUS_SUCCESS;
  469. }
  470. /**
  471. * dp_ipa_uc_get_resource() - Client request resource information
  472. * @ppdev - handle to the device instance
  473. *
  474. * IPA client will request IPA UC related resource information
  475. * Resource information will be distributed to IPA module
  476. * All of the required resources should be pre-allocated
  477. *
  478. * Return: QDF_STATUS
  479. */
  480. QDF_STATUS dp_ipa_get_resource(struct cdp_pdev *ppdev)
  481. {
  482. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  483. struct dp_soc *soc = pdev->soc;
  484. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  485. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  486. return QDF_STATUS_SUCCESS;
  487. ipa_res->tx_num_alloc_buffer =
  488. (uint32_t)soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt;
  489. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_ring,
  490. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  491. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  492. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  493. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_comp_ring,
  494. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  495. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  496. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  497. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->rx_rdy_ring,
  498. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  499. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  500. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  501. dp_ipa_get_shared_mem_info(
  502. soc->osdev, &ipa_res->rx_refill_ring,
  503. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  504. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  505. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  506. if (!qdf_mem_get_dma_addr(soc->osdev,
  507. &ipa_res->tx_comp_ring.mem_info) ||
  508. !qdf_mem_get_dma_addr(soc->osdev, &ipa_res->rx_rdy_ring.mem_info))
  509. return QDF_STATUS_E_FAILURE;
  510. return QDF_STATUS_SUCCESS;
  511. }
  512. /**
  513. * dp_ipa_set_doorbell_paddr () - Set doorbell register physical address to SRNG
  514. * @ppdev - handle to the device instance
  515. *
  516. * Set TX_COMP_DOORBELL register physical address to WBM Head_Ptr_MemAddr_LSB
  517. * Set RX_READ_DOORBELL register physical address to REO Head_Ptr_MemAddr_LSB
  518. *
  519. * Return: none
  520. */
  521. QDF_STATUS dp_ipa_set_doorbell_paddr(struct cdp_pdev *ppdev)
  522. {
  523. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  524. struct dp_soc *soc = pdev->soc;
  525. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  526. struct hal_srng *wbm_srng = (struct hal_srng *)
  527. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  528. struct hal_srng *reo_srng = (struct hal_srng *)
  529. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  530. uint32_t tx_comp_doorbell_dmaaddr;
  531. uint32_t rx_ready_doorbell_dmaaddr;
  532. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  533. return QDF_STATUS_SUCCESS;
  534. ipa_res->tx_comp_doorbell_vaddr =
  535. ioremap(ipa_res->tx_comp_doorbell_paddr, 4);
  536. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  537. pld_smmu_map(soc->osdev->dev, ipa_res->tx_comp_doorbell_paddr,
  538. &tx_comp_doorbell_dmaaddr, sizeof(uint32_t));
  539. ipa_res->tx_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  540. pld_smmu_map(soc->osdev->dev, ipa_res->rx_ready_doorbell_paddr,
  541. &rx_ready_doorbell_dmaaddr, sizeof(uint32_t));
  542. ipa_res->rx_ready_doorbell_paddr = rx_ready_doorbell_dmaaddr;
  543. }
  544. hal_srng_dst_set_hp_paddr(wbm_srng, ipa_res->tx_comp_doorbell_paddr);
  545. dp_info("paddr %pK vaddr %pK",
  546. (void *)ipa_res->tx_comp_doorbell_paddr,
  547. (void *)ipa_res->tx_comp_doorbell_vaddr);
  548. hal_srng_dst_init_hp(wbm_srng, ipa_res->tx_comp_doorbell_vaddr);
  549. /*
  550. * For RX, REO module on Napier/Hastings does reordering on incoming
  551. * Ethernet packets and writes one or more descriptors to REO2IPA Rx
  552. * ring.It then updates the ring’s Write/Head ptr and rings a doorbell
  553. * to IPA.
  554. * Set the doorbell addr for the REO ring.
  555. */
  556. hal_srng_dst_set_hp_paddr(reo_srng, ipa_res->rx_ready_doorbell_paddr);
  557. return QDF_STATUS_SUCCESS;
  558. }
  559. /**
  560. * dp_ipa_op_response() - Handle OP command response from firmware
  561. * @ppdev - handle to the device instance
  562. * @op_msg: op response message from firmware
  563. *
  564. * Return: none
  565. */
  566. QDF_STATUS dp_ipa_op_response(struct cdp_pdev *ppdev, uint8_t *op_msg)
  567. {
  568. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  569. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  570. return QDF_STATUS_SUCCESS;
  571. if (pdev->ipa_uc_op_cb) {
  572. pdev->ipa_uc_op_cb(op_msg, pdev->usr_ctxt);
  573. } else {
  574. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  575. "%s: IPA callback function is not registered", __func__);
  576. qdf_mem_free(op_msg);
  577. return QDF_STATUS_E_FAILURE;
  578. }
  579. return QDF_STATUS_SUCCESS;
  580. }
  581. /**
  582. * dp_ipa_register_op_cb() - Register OP handler function
  583. * @ppdev - handle to the device instance
  584. * @op_cb: handler function pointer
  585. *
  586. * Return: none
  587. */
  588. QDF_STATUS dp_ipa_register_op_cb(struct cdp_pdev *ppdev,
  589. ipa_uc_op_cb_type op_cb,
  590. void *usr_ctxt)
  591. {
  592. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  593. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  594. return QDF_STATUS_SUCCESS;
  595. pdev->ipa_uc_op_cb = op_cb;
  596. pdev->usr_ctxt = usr_ctxt;
  597. return QDF_STATUS_SUCCESS;
  598. }
  599. /**
  600. * dp_ipa_get_stat() - Get firmware wdi status
  601. * @ppdev - handle to the device instance
  602. *
  603. * Return: none
  604. */
  605. QDF_STATUS dp_ipa_get_stat(struct cdp_pdev *ppdev)
  606. {
  607. /* TBD */
  608. return QDF_STATUS_SUCCESS;
  609. }
  610. /**
  611. * dp_tx_send_ipa_data_frame() - send IPA data frame
  612. * @vdev: vdev
  613. * @skb: skb
  614. *
  615. * Return: skb/ NULL is for success
  616. */
  617. qdf_nbuf_t dp_tx_send_ipa_data_frame(struct cdp_vdev *vdev, qdf_nbuf_t skb)
  618. {
  619. qdf_nbuf_t ret;
  620. /* Terminate the (single-element) list of tx frames */
  621. qdf_nbuf_set_next(skb, NULL);
  622. ret = dp_tx_send(vdev, skb);
  623. if (ret) {
  624. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  625. "%s: Failed to tx", __func__);
  626. return ret;
  627. }
  628. return NULL;
  629. }
  630. /**
  631. * dp_ipa_enable_autonomy() – Enable autonomy RX path
  632. * @pdev - handle to the device instance
  633. *
  634. * Set all RX packet route to IPA REO ring
  635. * Program Destination_Ring_Ctrl_IX_0 REO register to point IPA REO ring
  636. * Return: none
  637. */
  638. QDF_STATUS dp_ipa_enable_autonomy(struct cdp_pdev *ppdev)
  639. {
  640. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  641. struct dp_soc *soc = pdev->soc;
  642. uint32_t ix0;
  643. uint32_t ix2;
  644. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  645. return QDF_STATUS_SUCCESS;
  646. /* Call HAL API to remap REO rings to REO2IPA ring */
  647. ix0 = HAL_REO_REMAP_VAL(REO_REMAP_TCL, REO_REMAP_TCL) |
  648. HAL_REO_REMAP_VAL(REO_REMAP_SW1, REO_REMAP_SW4) |
  649. HAL_REO_REMAP_VAL(REO_REMAP_SW2, REO_REMAP_SW4) |
  650. HAL_REO_REMAP_VAL(REO_REMAP_SW3, REO_REMAP_SW4) |
  651. HAL_REO_REMAP_VAL(REO_REMAP_SW4, REO_REMAP_SW4) |
  652. HAL_REO_REMAP_VAL(REO_REMAP_RELEASE, REO_REMAP_RELEASE) |
  653. HAL_REO_REMAP_VAL(REO_REMAP_FW, REO_REMAP_FW) |
  654. HAL_REO_REMAP_VAL(REO_REMAP_UNUSED, REO_REMAP_FW);
  655. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  656. ix2 = ((REO_REMAP_SW4 << 0) | (REO_REMAP_SW4 << 3) |
  657. (REO_REMAP_SW4 << 6) | (REO_REMAP_SW4 << 9) |
  658. (REO_REMAP_SW4 << 12) | (REO_REMAP_SW4 << 15) |
  659. (REO_REMAP_SW4 << 18) | (REO_REMAP_SW4 << 21)) << 8;
  660. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  661. &ix2, &ix2);
  662. }
  663. return QDF_STATUS_SUCCESS;
  664. }
  665. /**
  666. * dp_ipa_disable_autonomy() – Disable autonomy RX path
  667. * @ppdev - handle to the device instance
  668. *
  669. * Disable RX packet routing to IPA REO
  670. * Program Destination_Ring_Ctrl_IX_0 REO register to disable
  671. * Return: none
  672. */
  673. QDF_STATUS dp_ipa_disable_autonomy(struct cdp_pdev *ppdev)
  674. {
  675. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  676. struct dp_soc *soc = pdev->soc;
  677. uint32_t ix0;
  678. uint32_t ix2;
  679. uint32_t ix3;
  680. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  681. return QDF_STATUS_SUCCESS;
  682. /* Call HAL API to remap REO rings to REO2IPA ring */
  683. ix0 = HAL_REO_REMAP_VAL(REO_REMAP_TCL, REO_REMAP_TCL) |
  684. HAL_REO_REMAP_VAL(REO_REMAP_SW1, REO_REMAP_SW1) |
  685. HAL_REO_REMAP_VAL(REO_REMAP_SW2, REO_REMAP_SW2) |
  686. HAL_REO_REMAP_VAL(REO_REMAP_SW3, REO_REMAP_SW3) |
  687. HAL_REO_REMAP_VAL(REO_REMAP_SW4, REO_REMAP_SW2) |
  688. HAL_REO_REMAP_VAL(REO_REMAP_RELEASE, REO_REMAP_RELEASE) |
  689. HAL_REO_REMAP_VAL(REO_REMAP_FW, REO_REMAP_FW) |
  690. HAL_REO_REMAP_VAL(REO_REMAP_UNUSED, REO_REMAP_FW);
  691. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  692. dp_reo_remap_config(soc, &ix2, &ix3);
  693. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  694. &ix2, &ix3);
  695. }
  696. return QDF_STATUS_SUCCESS;
  697. }
  698. /* This should be configurable per H/W configuration enable status */
  699. #define L3_HEADER_PADDING 2
  700. #ifdef CONFIG_IPA_WDI_UNIFIED_API
  701. #ifndef QCA_LL_TX_FLOW_CONTROL_V2
  702. static inline void dp_setup_mcc_sys_pipes(
  703. qdf_ipa_sys_connect_params_t *sys_in,
  704. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  705. {
  706. /* Setup MCC sys pipe */
  707. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) =
  708. DP_IPA_MAX_IFACE;
  709. for (int i = 0; i < DP_IPA_MAX_IFACE; i++)
  710. memcpy(&QDF_IPA_WDI_CONN_IN_PARAMS_SYS_IN(pipe_in)[i],
  711. &sys_in[i], sizeof(qdf_ipa_sys_connect_params_t));
  712. }
  713. #else
  714. static inline void dp_setup_mcc_sys_pipes(
  715. qdf_ipa_sys_connect_params_t *sys_in,
  716. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  717. {
  718. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) = 0;
  719. }
  720. #endif
  721. static void dp_ipa_wdi_tx_params(struct dp_soc *soc,
  722. struct dp_ipa_resources *ipa_res,
  723. qdf_ipa_wdi_pipe_setup_info_t *tx,
  724. bool over_gsi)
  725. {
  726. struct tcl_data_cmd *tcl_desc_ptr;
  727. uint8_t *desc_addr;
  728. uint32_t desc_size;
  729. if (over_gsi)
  730. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN2_CONS;
  731. else
  732. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  733. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  734. qdf_mem_get_dma_addr(soc->osdev,
  735. &ipa_res->tx_comp_ring.mem_info);
  736. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  737. qdf_mem_get_dma_size(soc->osdev,
  738. &ipa_res->tx_comp_ring.mem_info);
  739. /* WBM Tail Pointer Address */
  740. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  741. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  742. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(tx) = true;
  743. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  744. qdf_mem_get_dma_addr(soc->osdev,
  745. &ipa_res->tx_ring.mem_info);
  746. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) =
  747. qdf_mem_get_dma_size(soc->osdev,
  748. &ipa_res->tx_ring.mem_info);
  749. /* TCL Head Pointer Address */
  750. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  751. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  752. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(tx) = true;
  753. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  754. ipa_res->tx_num_alloc_buffer;
  755. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  756. /* Preprogram TCL descriptor */
  757. desc_addr =
  758. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  759. desc_size = sizeof(struct tcl_data_cmd);
  760. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  761. tcl_desc_ptr = (struct tcl_data_cmd *)
  762. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  763. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  764. HAL_RX_BUF_RBM_SW2_BM;
  765. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  766. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  767. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  768. }
  769. static void dp_ipa_wdi_rx_params(struct dp_soc *soc,
  770. struct dp_ipa_resources *ipa_res,
  771. qdf_ipa_wdi_pipe_setup_info_t *rx,
  772. bool over_gsi)
  773. {
  774. if (over_gsi)
  775. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  776. IPA_CLIENT_WLAN2_PROD;
  777. else
  778. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  779. IPA_CLIENT_WLAN1_PROD;
  780. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  781. qdf_mem_get_dma_addr(soc->osdev,
  782. &ipa_res->rx_rdy_ring.mem_info);
  783. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  784. qdf_mem_get_dma_size(soc->osdev,
  785. &ipa_res->rx_rdy_ring.mem_info);
  786. /* REO Tail Pointer Address */
  787. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  788. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  789. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(rx) = true;
  790. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  791. qdf_mem_get_dma_addr(soc->osdev,
  792. &ipa_res->rx_refill_ring.mem_info);
  793. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  794. qdf_mem_get_dma_size(soc->osdev,
  795. &ipa_res->rx_refill_ring.mem_info);
  796. /* FW Head Pointer Address */
  797. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  798. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  799. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(rx) = false;
  800. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) =
  801. RX_PKT_TLVS_LEN + L3_HEADER_PADDING;
  802. }
  803. static void
  804. dp_ipa_wdi_tx_smmu_params(struct dp_soc *soc,
  805. struct dp_ipa_resources *ipa_res,
  806. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu,
  807. bool over_gsi)
  808. {
  809. struct tcl_data_cmd *tcl_desc_ptr;
  810. uint8_t *desc_addr;
  811. uint32_t desc_size;
  812. if (over_gsi)
  813. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  814. IPA_CLIENT_WLAN2_CONS;
  815. else
  816. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  817. IPA_CLIENT_WLAN1_CONS;
  818. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(tx_smmu),
  819. &ipa_res->tx_comp_ring.sgtable,
  820. sizeof(sgtable_t));
  821. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(tx_smmu) =
  822. qdf_mem_get_dma_size(soc->osdev,
  823. &ipa_res->tx_comp_ring.mem_info);
  824. /* WBM Tail Pointer Address */
  825. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(tx_smmu) =
  826. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  827. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(tx_smmu) = true;
  828. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(tx_smmu),
  829. &ipa_res->tx_ring.sgtable,
  830. sizeof(sgtable_t));
  831. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(tx_smmu) =
  832. qdf_mem_get_dma_size(soc->osdev,
  833. &ipa_res->tx_ring.mem_info);
  834. /* TCL Head Pointer Address */
  835. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(tx_smmu) =
  836. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  837. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(tx_smmu) = true;
  838. QDF_IPA_WDI_SETUP_INFO_SMMU_NUM_PKT_BUFFERS(tx_smmu) =
  839. ipa_res->tx_num_alloc_buffer;
  840. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(tx_smmu) = 0;
  841. /* Preprogram TCL descriptor */
  842. desc_addr = (uint8_t *)QDF_IPA_WDI_SETUP_INFO_SMMU_DESC_FORMAT_TEMPLATE(
  843. tx_smmu);
  844. desc_size = sizeof(struct tcl_data_cmd);
  845. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  846. tcl_desc_ptr = (struct tcl_data_cmd *)
  847. (QDF_IPA_WDI_SETUP_INFO_SMMU_DESC_FORMAT_TEMPLATE(tx_smmu) + 1);
  848. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  849. HAL_RX_BUF_RBM_SW2_BM;
  850. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  851. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  852. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  853. }
  854. static void
  855. dp_ipa_wdi_rx_smmu_params(struct dp_soc *soc,
  856. struct dp_ipa_resources *ipa_res,
  857. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu,
  858. bool over_gsi)
  859. {
  860. if (over_gsi)
  861. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  862. IPA_CLIENT_WLAN2_PROD;
  863. else
  864. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  865. IPA_CLIENT_WLAN1_PROD;
  866. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(rx_smmu),
  867. &ipa_res->rx_rdy_ring.sgtable,
  868. sizeof(sgtable_t));
  869. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(rx_smmu) =
  870. qdf_mem_get_dma_size(soc->osdev,
  871. &ipa_res->rx_rdy_ring.mem_info);
  872. /* REO Tail Pointer Address */
  873. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(rx_smmu) =
  874. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  875. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(rx_smmu) = true;
  876. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(rx_smmu),
  877. &ipa_res->rx_refill_ring.sgtable,
  878. sizeof(sgtable_t));
  879. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(rx_smmu) =
  880. qdf_mem_get_dma_size(soc->osdev,
  881. &ipa_res->rx_refill_ring.mem_info);
  882. /* FW Head Pointer Address */
  883. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(rx_smmu) =
  884. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  885. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(rx_smmu) = false;
  886. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(rx_smmu) =
  887. RX_PKT_TLVS_LEN + L3_HEADER_PADDING;
  888. }
  889. /**
  890. * dp_ipa_setup() - Setup and connect IPA pipes
  891. * @ppdev - handle to the device instance
  892. * @ipa_i2w_cb: IPA to WLAN callback
  893. * @ipa_w2i_cb: WLAN to IPA callback
  894. * @ipa_wdi_meter_notifier_cb: IPA WDI metering callback
  895. * @ipa_desc_size: IPA descriptor size
  896. * @ipa_priv: handle to the HTT instance
  897. * @is_rm_enabled: Is IPA RM enabled or not
  898. * @tx_pipe_handle: pointer to Tx pipe handle
  899. * @rx_pipe_handle: pointer to Rx pipe handle
  900. * @is_smmu_enabled: Is SMMU enabled or not
  901. * @sys_in: parameters to setup sys pipe in mcc mode
  902. *
  903. * Return: QDF_STATUS
  904. */
  905. QDF_STATUS dp_ipa_setup(struct cdp_pdev *ppdev, void *ipa_i2w_cb,
  906. void *ipa_w2i_cb, void *ipa_wdi_meter_notifier_cb,
  907. uint32_t ipa_desc_size, void *ipa_priv,
  908. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  909. uint32_t *rx_pipe_handle, bool is_smmu_enabled,
  910. qdf_ipa_sys_connect_params_t *sys_in, bool over_gsi)
  911. {
  912. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  913. struct dp_soc *soc = pdev->soc;
  914. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  915. qdf_ipa_ep_cfg_t *tx_cfg;
  916. qdf_ipa_ep_cfg_t *rx_cfg;
  917. qdf_ipa_wdi_pipe_setup_info_t *tx = NULL;
  918. qdf_ipa_wdi_pipe_setup_info_t *rx = NULL;
  919. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu;
  920. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu;
  921. qdf_ipa_wdi_conn_in_params_t pipe_in;
  922. qdf_ipa_wdi_conn_out_params_t pipe_out;
  923. int ret;
  924. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  925. return QDF_STATUS_SUCCESS;
  926. qdf_mem_zero(&pipe_in, sizeof(pipe_in));
  927. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  928. if (is_smmu_enabled)
  929. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in) = true;
  930. else
  931. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in) = false;
  932. dp_setup_mcc_sys_pipes(sys_in, &pipe_in);
  933. /* TX PIPE */
  934. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in)) {
  935. tx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_SMMU(&pipe_in);
  936. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx_smmu);
  937. } else {
  938. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(&pipe_in);
  939. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(tx);
  940. }
  941. QDF_IPA_EP_CFG_NAT_EN(tx_cfg) = IPA_BYPASS_NAT;
  942. QDF_IPA_EP_CFG_HDR_LEN(tx_cfg) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  943. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(tx_cfg) = 0;
  944. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(tx_cfg) = 0;
  945. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(tx_cfg) = 0;
  946. QDF_IPA_EP_CFG_MODE(tx_cfg) = IPA_BASIC;
  947. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(tx_cfg) = true;
  948. /**
  949. * Transfer Ring: WBM Ring
  950. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  951. * Event Ring: TCL ring
  952. * Event Ring Doorbell PA: TCL Head Pointer Address
  953. */
  954. if (is_smmu_enabled)
  955. dp_ipa_wdi_tx_smmu_params(soc, ipa_res, tx_smmu, over_gsi);
  956. else
  957. dp_ipa_wdi_tx_params(soc, ipa_res, tx, over_gsi);
  958. /* RX PIPE */
  959. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in)) {
  960. rx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_RX_SMMU(&pipe_in);
  961. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(rx_smmu);
  962. } else {
  963. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(&pipe_in);
  964. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(rx);
  965. }
  966. QDF_IPA_EP_CFG_NAT_EN(rx_cfg) = IPA_BYPASS_NAT;
  967. QDF_IPA_EP_CFG_HDR_LEN(rx_cfg) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  968. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(rx_cfg) = 1;
  969. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(rx_cfg) = 0;
  970. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(rx_cfg) = 0;
  971. QDF_IPA_EP_CFG_HDR_OFST_METADATA_VALID(rx_cfg) = 0;
  972. QDF_IPA_EP_CFG_HDR_METADATA_REG_VALID(rx_cfg) = 1;
  973. QDF_IPA_EP_CFG_MODE(rx_cfg) = IPA_BASIC;
  974. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(rx_cfg) = true;
  975. /**
  976. * Transfer Ring: REO Ring
  977. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  978. * Event Ring: FW ring
  979. * Event Ring Doorbell PA: FW Head Pointer Address
  980. */
  981. if (is_smmu_enabled)
  982. dp_ipa_wdi_rx_smmu_params(soc, ipa_res, rx_smmu, over_gsi);
  983. else
  984. dp_ipa_wdi_rx_params(soc, ipa_res, rx, over_gsi);
  985. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(&pipe_in) = ipa_w2i_cb;
  986. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(&pipe_in) = ipa_priv;
  987. /* Connect WDI IPA PIPEs */
  988. ret = qdf_ipa_wdi_conn_pipes(&pipe_in, &pipe_out);
  989. if (ret) {
  990. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  991. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  992. __func__, ret);
  993. return QDF_STATUS_E_FAILURE;
  994. }
  995. /* IPA uC Doorbell registers */
  996. dp_info("Tx DB PA=0x%x, Rx DB PA=0x%x",
  997. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  998. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  999. ipa_res->tx_comp_doorbell_paddr =
  1000. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out);
  1001. ipa_res->rx_ready_doorbell_paddr =
  1002. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out);
  1003. return QDF_STATUS_SUCCESS;
  1004. }
  1005. /**
  1006. * dp_ipa_setup_iface() - Setup IPA header and register interface
  1007. * @ifname: Interface name
  1008. * @mac_addr: Interface MAC address
  1009. * @prod_client: IPA prod client type
  1010. * @cons_client: IPA cons client type
  1011. * @session_id: Session ID
  1012. * @is_ipv6_enabled: Is IPV6 enabled or not
  1013. *
  1014. * Return: QDF_STATUS
  1015. */
  1016. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  1017. qdf_ipa_client_type_t prod_client,
  1018. qdf_ipa_client_type_t cons_client,
  1019. uint8_t session_id, bool is_ipv6_enabled)
  1020. {
  1021. qdf_ipa_wdi_reg_intf_in_params_t in;
  1022. qdf_ipa_wdi_hdr_info_t hdr_info;
  1023. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  1024. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  1025. int ret = -EINVAL;
  1026. dp_debug("Add Partial hdr: %s, %pM", ifname, mac_addr);
  1027. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1028. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  1029. /* IPV4 header */
  1030. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  1031. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  1032. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1033. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = IPA_HDR_L2_ETHERNET_II;
  1034. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  1035. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  1036. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  1037. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  1038. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1039. QDF_IPA_WDI_REG_INTF_IN_PARAMS_ALT_DST_PIPE(&in) = cons_client;
  1040. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  1041. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(&in) =
  1042. htonl(session_id << 16);
  1043. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = htonl(0x00FF0000);
  1044. /* IPV6 header */
  1045. if (is_ipv6_enabled) {
  1046. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  1047. DP_IPA_UC_WLAN_TX_HDR_LEN);
  1048. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  1049. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  1050. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  1051. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1052. }
  1053. dp_debug("registering for session_id: %u", session_id);
  1054. ret = qdf_ipa_wdi_reg_intf(&in);
  1055. if (ret) {
  1056. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1057. "%s: ipa_wdi_reg_intf: register IPA interface falied: ret=%d",
  1058. __func__, ret);
  1059. return QDF_STATUS_E_FAILURE;
  1060. }
  1061. return QDF_STATUS_SUCCESS;
  1062. }
  1063. #else /* CONFIG_IPA_WDI_UNIFIED_API */
  1064. /**
  1065. * dp_ipa_setup() - Setup and connect IPA pipes
  1066. * @ppdev - handle to the device instance
  1067. * @ipa_i2w_cb: IPA to WLAN callback
  1068. * @ipa_w2i_cb: WLAN to IPA callback
  1069. * @ipa_wdi_meter_notifier_cb: IPA WDI metering callback
  1070. * @ipa_desc_size: IPA descriptor size
  1071. * @ipa_priv: handle to the HTT instance
  1072. * @is_rm_enabled: Is IPA RM enabled or not
  1073. * @tx_pipe_handle: pointer to Tx pipe handle
  1074. * @rx_pipe_handle: pointer to Rx pipe handle
  1075. *
  1076. * Return: QDF_STATUS
  1077. */
  1078. QDF_STATUS dp_ipa_setup(struct cdp_pdev *ppdev, void *ipa_i2w_cb,
  1079. void *ipa_w2i_cb, void *ipa_wdi_meter_notifier_cb,
  1080. uint32_t ipa_desc_size, void *ipa_priv,
  1081. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  1082. uint32_t *rx_pipe_handle)
  1083. {
  1084. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  1085. struct dp_soc *soc = pdev->soc;
  1086. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  1087. qdf_ipa_wdi_pipe_setup_info_t *tx;
  1088. qdf_ipa_wdi_pipe_setup_info_t *rx;
  1089. qdf_ipa_wdi_conn_in_params_t pipe_in;
  1090. qdf_ipa_wdi_conn_out_params_t pipe_out;
  1091. struct tcl_data_cmd *tcl_desc_ptr;
  1092. uint8_t *desc_addr;
  1093. uint32_t desc_size;
  1094. int ret;
  1095. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1096. return QDF_STATUS_SUCCESS;
  1097. qdf_mem_zero(&tx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  1098. qdf_mem_zero(&rx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  1099. qdf_mem_zero(&pipe_in, sizeof(pipe_in));
  1100. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  1101. /* TX PIPE */
  1102. /**
  1103. * Transfer Ring: WBM Ring
  1104. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  1105. * Event Ring: TCL ring
  1106. * Event Ring Doorbell PA: TCL Head Pointer Address
  1107. */
  1108. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(&pipe_in);
  1109. QDF_IPA_WDI_SETUP_INFO_NAT_EN(tx) = IPA_BYPASS_NAT;
  1110. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(tx) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1111. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(tx) = 0;
  1112. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(tx) = 0;
  1113. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(tx) = 0;
  1114. QDF_IPA_WDI_SETUP_INFO_MODE(tx) = IPA_BASIC;
  1115. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(tx) = true;
  1116. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  1117. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  1118. ipa_res->tx_comp_ring_base_paddr;
  1119. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  1120. ipa_res->tx_comp_ring_size;
  1121. /* WBM Tail Pointer Address */
  1122. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  1123. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  1124. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  1125. ipa_res->tx_ring_base_paddr;
  1126. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) = ipa_res->tx_ring_size;
  1127. /* TCL Head Pointer Address */
  1128. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  1129. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  1130. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  1131. ipa_res->tx_num_alloc_buffer;
  1132. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  1133. /* Preprogram TCL descriptor */
  1134. desc_addr =
  1135. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  1136. desc_size = sizeof(struct tcl_data_cmd);
  1137. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  1138. tcl_desc_ptr = (struct tcl_data_cmd *)
  1139. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  1140. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  1141. HAL_RX_BUF_RBM_SW2_BM;
  1142. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  1143. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  1144. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  1145. /* RX PIPE */
  1146. /**
  1147. * Transfer Ring: REO Ring
  1148. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  1149. * Event Ring: FW ring
  1150. * Event Ring Doorbell PA: FW Head Pointer Address
  1151. */
  1152. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(&pipe_in);
  1153. QDF_IPA_WDI_SETUP_INFO_NAT_EN(rx) = IPA_BYPASS_NAT;
  1154. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(rx) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  1155. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(rx) = 0;
  1156. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(rx) = 0;
  1157. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(rx) = 0;
  1158. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_METADATA_VALID(rx) = 0;
  1159. QDF_IPA_WDI_SETUP_INFO_HDR_METADATA_REG_VALID(rx) = 1;
  1160. QDF_IPA_WDI_SETUP_INFO_MODE(rx) = IPA_BASIC;
  1161. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(rx) = true;
  1162. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) = IPA_CLIENT_WLAN1_PROD;
  1163. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  1164. ipa_res->rx_rdy_ring_base_paddr;
  1165. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  1166. ipa_res->rx_rdy_ring_size;
  1167. /* REO Tail Pointer Address */
  1168. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  1169. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  1170. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  1171. ipa_res->rx_refill_ring_base_paddr;
  1172. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  1173. ipa_res->rx_refill_ring_size;
  1174. /* FW Head Pointer Address */
  1175. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  1176. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  1177. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) = RX_PKT_TLVS_LEN +
  1178. L3_HEADER_PADDING;
  1179. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(&pipe_in) = ipa_w2i_cb;
  1180. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(&pipe_in) = ipa_priv;
  1181. /* Connect WDI IPA PIPE */
  1182. ret = qdf_ipa_wdi_conn_pipes(&pipe_in, &pipe_out);
  1183. if (ret) {
  1184. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1185. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  1186. __func__, ret);
  1187. return QDF_STATUS_E_FAILURE;
  1188. }
  1189. /* IPA uC Doorbell registers */
  1190. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1191. "%s: Tx DB PA=0x%x, Rx DB PA=0x%x",
  1192. __func__,
  1193. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  1194. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  1195. ipa_res->tx_comp_doorbell_paddr =
  1196. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out);
  1197. ipa_res->tx_comp_doorbell_vaddr =
  1198. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_VA(&pipe_out);
  1199. ipa_res->rx_ready_doorbell_paddr =
  1200. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out);
  1201. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1202. "%s: Tx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  1203. __func__,
  1204. "transfer_ring_base_pa",
  1205. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx),
  1206. "transfer_ring_size",
  1207. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx),
  1208. "transfer_ring_doorbell_pa",
  1209. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx),
  1210. "event_ring_base_pa",
  1211. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx),
  1212. "event_ring_size",
  1213. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx),
  1214. "event_ring_doorbell_pa",
  1215. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx),
  1216. "num_pkt_buffers",
  1217. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx),
  1218. "tx_comp_doorbell_paddr",
  1219. (void *)ipa_res->tx_comp_doorbell_paddr);
  1220. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1221. "%s: Rx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  1222. __func__,
  1223. "transfer_ring_base_pa",
  1224. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx),
  1225. "transfer_ring_size",
  1226. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx),
  1227. "transfer_ring_doorbell_pa",
  1228. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx),
  1229. "event_ring_base_pa",
  1230. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx),
  1231. "event_ring_size",
  1232. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx),
  1233. "event_ring_doorbell_pa",
  1234. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx),
  1235. "num_pkt_buffers",
  1236. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(rx),
  1237. "tx_comp_doorbell_paddr",
  1238. (void *)ipa_res->rx_ready_doorbell_paddr);
  1239. return QDF_STATUS_SUCCESS;
  1240. }
  1241. /**
  1242. * dp_ipa_setup_iface() - Setup IPA header and register interface
  1243. * @ifname: Interface name
  1244. * @mac_addr: Interface MAC address
  1245. * @prod_client: IPA prod client type
  1246. * @cons_client: IPA cons client type
  1247. * @session_id: Session ID
  1248. * @is_ipv6_enabled: Is IPV6 enabled or not
  1249. *
  1250. * Return: QDF_STATUS
  1251. */
  1252. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  1253. qdf_ipa_client_type_t prod_client,
  1254. qdf_ipa_client_type_t cons_client,
  1255. uint8_t session_id, bool is_ipv6_enabled)
  1256. {
  1257. qdf_ipa_wdi_reg_intf_in_params_t in;
  1258. qdf_ipa_wdi_hdr_info_t hdr_info;
  1259. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  1260. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  1261. int ret = -EINVAL;
  1262. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1263. "%s: Add Partial hdr: %s, %pM",
  1264. __func__, ifname, mac_addr);
  1265. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1266. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  1267. /* IPV4 header */
  1268. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  1269. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  1270. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1271. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = IPA_HDR_L2_ETHERNET_II;
  1272. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  1273. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  1274. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  1275. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  1276. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1277. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  1278. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(&in) =
  1279. htonl(session_id << 16);
  1280. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = htonl(0x00FF0000);
  1281. /* IPV6 header */
  1282. if (is_ipv6_enabled) {
  1283. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  1284. DP_IPA_UC_WLAN_TX_HDR_LEN);
  1285. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  1286. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  1287. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  1288. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1289. }
  1290. ret = qdf_ipa_wdi_reg_intf(&in);
  1291. if (ret) {
  1292. dp_err("ipa_wdi_reg_intf: register IPA interface falied: ret=%d",
  1293. ret);
  1294. return QDF_STATUS_E_FAILURE;
  1295. }
  1296. return QDF_STATUS_SUCCESS;
  1297. }
  1298. #endif /* CONFIG_IPA_WDI_UNIFIED_API */
  1299. /**
  1300. * dp_ipa_cleanup() - Disconnect IPA pipes
  1301. * @tx_pipe_handle: Tx pipe handle
  1302. * @rx_pipe_handle: Rx pipe handle
  1303. *
  1304. * Return: QDF_STATUS
  1305. */
  1306. QDF_STATUS dp_ipa_cleanup(uint32_t tx_pipe_handle, uint32_t rx_pipe_handle)
  1307. {
  1308. int ret;
  1309. ret = qdf_ipa_wdi_disconn_pipes();
  1310. if (ret) {
  1311. dp_err("ipa_wdi_disconn_pipes: IPA pipe cleanup failed: ret=%d",
  1312. ret);
  1313. return QDF_STATUS_E_FAILURE;
  1314. }
  1315. return QDF_STATUS_SUCCESS;
  1316. }
  1317. /**
  1318. * dp_ipa_cleanup_iface() - Cleanup IPA header and deregister interface
  1319. * @ifname: Interface name
  1320. * @is_ipv6_enabled: Is IPV6 enabled or not
  1321. *
  1322. * Return: QDF_STATUS
  1323. */
  1324. QDF_STATUS dp_ipa_cleanup_iface(char *ifname, bool is_ipv6_enabled)
  1325. {
  1326. int ret;
  1327. ret = qdf_ipa_wdi_dereg_intf(ifname);
  1328. if (ret) {
  1329. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1330. "%s: ipa_wdi_dereg_intf: IPA pipe deregistration failed: ret=%d",
  1331. __func__, ret);
  1332. return QDF_STATUS_E_FAILURE;
  1333. }
  1334. return QDF_STATUS_SUCCESS;
  1335. }
  1336. /**
  1337. * dp_ipa_uc_enable_pipes() - Enable and resume traffic on Tx/Rx pipes
  1338. * @ppdev - handle to the device instance
  1339. *
  1340. * Return: QDF_STATUS
  1341. */
  1342. QDF_STATUS dp_ipa_enable_pipes(struct cdp_pdev *ppdev)
  1343. {
  1344. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  1345. struct dp_soc *soc = pdev->soc;
  1346. QDF_STATUS result;
  1347. qdf_atomic_set(&soc->ipa_pipes_enabled, 1);
  1348. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, true);
  1349. result = qdf_ipa_wdi_enable_pipes();
  1350. if (result) {
  1351. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1352. "%s: Enable WDI PIPE fail, code %d",
  1353. __func__, result);
  1354. qdf_atomic_set(&soc->ipa_pipes_enabled, 0);
  1355. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false);
  1356. return QDF_STATUS_E_FAILURE;
  1357. }
  1358. return QDF_STATUS_SUCCESS;
  1359. }
  1360. /**
  1361. * dp_ipa_uc_disable_pipes() – Suspend traffic and disable Tx/Rx pipes
  1362. * @ppdev - handle to the device instance
  1363. *
  1364. * Return: QDF_STATUS
  1365. */
  1366. QDF_STATUS dp_ipa_disable_pipes(struct cdp_pdev *ppdev)
  1367. {
  1368. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  1369. struct dp_soc *soc = pdev->soc;
  1370. QDF_STATUS result;
  1371. result = qdf_ipa_wdi_disable_pipes();
  1372. if (result)
  1373. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1374. "%s: Disable WDI PIPE fail, code %d",
  1375. __func__, result);
  1376. qdf_atomic_set(&soc->ipa_pipes_enabled, 0);
  1377. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false);
  1378. return result ? QDF_STATUS_E_FAILURE : QDF_STATUS_SUCCESS;
  1379. }
  1380. /**
  1381. * dp_ipa_set_perf_level() - Set IPA clock bandwidth based on data rates
  1382. * @client: Client type
  1383. * @max_supported_bw_mbps: Maximum bandwidth needed (in Mbps)
  1384. *
  1385. * Return: QDF_STATUS
  1386. */
  1387. QDF_STATUS dp_ipa_set_perf_level(int client, uint32_t max_supported_bw_mbps)
  1388. {
  1389. qdf_ipa_wdi_perf_profile_t profile;
  1390. QDF_STATUS result;
  1391. profile.client = client;
  1392. profile.max_supported_bw_mbps = max_supported_bw_mbps;
  1393. result = qdf_ipa_wdi_set_perf_profile(&profile);
  1394. if (result) {
  1395. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1396. "%s: ipa_wdi_set_perf_profile fail, code %d",
  1397. __func__, result);
  1398. return QDF_STATUS_E_FAILURE;
  1399. }
  1400. return QDF_STATUS_SUCCESS;
  1401. }
  1402. /**
  1403. * dp_ipa_intrabss_send - send IPA RX intra-bss frames
  1404. * @pdev: pdev
  1405. * @vdev: vdev
  1406. * @nbuf: skb
  1407. *
  1408. * Return: nbuf if TX fails and NULL if TX succeeds
  1409. */
  1410. static qdf_nbuf_t dp_ipa_intrabss_send(struct dp_pdev *pdev,
  1411. struct dp_vdev *vdev,
  1412. qdf_nbuf_t nbuf)
  1413. {
  1414. struct dp_peer *vdev_peer;
  1415. uint16_t len;
  1416. vdev_peer = vdev->vap_bss_peer;
  1417. if (qdf_unlikely(!vdev_peer))
  1418. return nbuf;
  1419. qdf_mem_zero(nbuf->cb, sizeof(nbuf->cb));
  1420. len = qdf_nbuf_len(nbuf);
  1421. if (dp_tx_send(dp_vdev_to_cdp_vdev(vdev), nbuf)) {
  1422. DP_STATS_INC_PKT(vdev_peer, rx.intra_bss.fail, 1, len);
  1423. return nbuf;
  1424. }
  1425. DP_STATS_INC_PKT(vdev_peer, rx.intra_bss.pkts, 1, len);
  1426. return NULL;
  1427. }
  1428. bool dp_ipa_rx_intrabss_fwd(struct cdp_vdev *pvdev, qdf_nbuf_t nbuf,
  1429. bool *fwd_success)
  1430. {
  1431. struct dp_vdev *vdev = (struct dp_vdev *)pvdev;
  1432. struct dp_pdev *pdev;
  1433. struct dp_peer *da_peer;
  1434. struct dp_peer *sa_peer;
  1435. qdf_nbuf_t nbuf_copy;
  1436. uint8_t da_is_bcmc;
  1437. struct ethhdr *eh;
  1438. uint8_t local_id;
  1439. *fwd_success = false; /* set default as failure */
  1440. /*
  1441. * WDI 3.0 skb->cb[] info from IPA driver
  1442. * skb->cb[0] = vdev_id
  1443. * skb->cb[1].bit#1 = da_is_bcmc
  1444. */
  1445. da_is_bcmc = ((uint8_t)nbuf->cb[1]) & 0x2;
  1446. if (qdf_unlikely(!vdev))
  1447. return false;
  1448. pdev = vdev->pdev;
  1449. if (qdf_unlikely(!pdev))
  1450. return false;
  1451. /* no fwd for station mode and just pass up to stack */
  1452. if (vdev->opmode == wlan_op_mode_sta)
  1453. return false;
  1454. if (da_is_bcmc) {
  1455. nbuf_copy = qdf_nbuf_copy(nbuf);
  1456. if (!nbuf_copy)
  1457. return false;
  1458. if (dp_ipa_intrabss_send(pdev, vdev, nbuf_copy))
  1459. qdf_nbuf_free(nbuf_copy);
  1460. else
  1461. *fwd_success = true;
  1462. /* return false to pass original pkt up to stack */
  1463. return false;
  1464. }
  1465. eh = (struct ethhdr *)qdf_nbuf_data(nbuf);
  1466. if (!qdf_mem_cmp(eh->h_dest, vdev->mac_addr.raw, QDF_MAC_ADDR_SIZE))
  1467. return false;
  1468. da_peer = dp_find_peer_by_addr((struct cdp_pdev *)pdev, eh->h_dest,
  1469. &local_id);
  1470. if (!da_peer)
  1471. return false;
  1472. if (da_peer->vdev != vdev)
  1473. return false;
  1474. sa_peer = dp_find_peer_by_addr((struct cdp_pdev *)pdev, eh->h_source,
  1475. &local_id);
  1476. if (!sa_peer)
  1477. return false;
  1478. if (sa_peer->vdev != vdev)
  1479. return false;
  1480. /*
  1481. * In intra-bss forwarding scenario, skb is allocated by IPA driver.
  1482. * Need to add skb to internal tracking table to avoid nbuf memory
  1483. * leak check for unallocated skb.
  1484. */
  1485. qdf_net_buf_debug_acquire_skb(nbuf, __FILE__, __LINE__);
  1486. if (dp_ipa_intrabss_send(pdev, vdev, nbuf))
  1487. qdf_nbuf_free(nbuf);
  1488. else
  1489. *fwd_success = true;
  1490. return true;
  1491. }
  1492. #ifdef MDM_PLATFORM
  1493. bool dp_ipa_is_mdm_platform(void)
  1494. {
  1495. return true;
  1496. }
  1497. #else
  1498. bool dp_ipa_is_mdm_platform(void)
  1499. {
  1500. return false;
  1501. }
  1502. #endif
  1503. /**
  1504. * dp_ipa_handle_rx_reo_reinject - Handle RX REO reinject skb buffer
  1505. * @soc: soc
  1506. * @nbuf: skb
  1507. *
  1508. * Return: nbuf if success and otherwise NULL
  1509. */
  1510. qdf_nbuf_t dp_ipa_handle_rx_reo_reinject(struct dp_soc *soc, qdf_nbuf_t nbuf)
  1511. {
  1512. uint8_t *rx_pkt_tlvs;
  1513. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1514. return nbuf;
  1515. /* WLAN IPA is run-time disabled */
  1516. if (!qdf_atomic_read(&soc->ipa_pipes_enabled))
  1517. return nbuf;
  1518. /* Linearize the skb since IPA assumes linear buffer */
  1519. if (qdf_likely(qdf_nbuf_is_frag(nbuf))) {
  1520. if (qdf_nbuf_linearize(nbuf)) {
  1521. dp_err_rl("nbuf linearize failed");
  1522. return NULL;
  1523. }
  1524. }
  1525. rx_pkt_tlvs = qdf_mem_malloc(RX_PKT_TLVS_LEN);
  1526. if (!rx_pkt_tlvs) {
  1527. dp_err_rl("rx_pkt_tlvs alloc failed");
  1528. return NULL;
  1529. }
  1530. qdf_mem_copy(rx_pkt_tlvs, qdf_nbuf_data(nbuf), RX_PKT_TLVS_LEN);
  1531. /* Pad L3_HEADER_PADDING before ethhdr and after rx_pkt_tlvs */
  1532. qdf_nbuf_push_head(nbuf, L3_HEADER_PADDING);
  1533. qdf_mem_copy(qdf_nbuf_data(nbuf), rx_pkt_tlvs, RX_PKT_TLVS_LEN);
  1534. /* L3_HEADDING_PADDING is not accounted for real skb length */
  1535. qdf_nbuf_set_len(nbuf, qdf_nbuf_len(nbuf) - L3_HEADER_PADDING);
  1536. qdf_mem_free(rx_pkt_tlvs);
  1537. return nbuf;
  1538. }
  1539. #endif