dsi_drm.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <drm/drm_atomic_helper.h>
  6. #include <drm/drm_atomic.h>
  7. #include "msm_kms.h"
  8. #include "sde_connector.h"
  9. #include "dsi_drm.h"
  10. #include "sde_trace.h"
  11. #include "sde_dbg.h"
  12. #define to_dsi_bridge(x) container_of((x), struct dsi_bridge, base)
  13. #define to_dsi_state(x) container_of((x), struct dsi_connector_state, base)
  14. #define DEFAULT_PANEL_JITTER_NUMERATOR 2
  15. #define DEFAULT_PANEL_JITTER_DENOMINATOR 1
  16. #define DEFAULT_PANEL_JITTER_ARRAY_SIZE 2
  17. #define DEFAULT_PANEL_PREFILL_LINES 25
  18. static struct dsi_display_mode_priv_info default_priv_info = {
  19. .panel_jitter_numer = DEFAULT_PANEL_JITTER_NUMERATOR,
  20. .panel_jitter_denom = DEFAULT_PANEL_JITTER_DENOMINATOR,
  21. .panel_prefill_lines = DEFAULT_PANEL_PREFILL_LINES,
  22. .dsc_enabled = false,
  23. };
  24. static void convert_to_dsi_mode(const struct drm_display_mode *drm_mode,
  25. struct dsi_display_mode *dsi_mode)
  26. {
  27. memset(dsi_mode, 0, sizeof(*dsi_mode));
  28. dsi_mode->timing.h_active = drm_mode->hdisplay;
  29. dsi_mode->timing.h_back_porch = drm_mode->htotal - drm_mode->hsync_end;
  30. dsi_mode->timing.h_sync_width = drm_mode->htotal -
  31. (drm_mode->hsync_start + dsi_mode->timing.h_back_porch);
  32. dsi_mode->timing.h_front_porch = drm_mode->hsync_start -
  33. drm_mode->hdisplay;
  34. dsi_mode->timing.h_skew = drm_mode->hskew;
  35. dsi_mode->timing.v_active = drm_mode->vdisplay;
  36. dsi_mode->timing.v_back_porch = drm_mode->vtotal - drm_mode->vsync_end;
  37. dsi_mode->timing.v_sync_width = drm_mode->vtotal -
  38. (drm_mode->vsync_start + dsi_mode->timing.v_back_porch);
  39. dsi_mode->timing.v_front_porch = drm_mode->vsync_start -
  40. drm_mode->vdisplay;
  41. dsi_mode->timing.refresh_rate = drm_mode->vrefresh;
  42. dsi_mode->pixel_clk_khz = drm_mode->clock;
  43. dsi_mode->priv_info =
  44. (struct dsi_display_mode_priv_info *)drm_mode->private;
  45. if (dsi_mode->priv_info) {
  46. dsi_mode->timing.dsc_enabled = dsi_mode->priv_info->dsc_enabled;
  47. dsi_mode->timing.dsc = &dsi_mode->priv_info->dsc;
  48. dsi_mode->timing.vdc_enabled = dsi_mode->priv_info->vdc_enabled;
  49. dsi_mode->timing.vdc = &dsi_mode->priv_info->vdc;
  50. dsi_mode->timing.pclk_scale = dsi_mode->priv_info->pclk_scale;
  51. }
  52. if (msm_is_mode_seamless(drm_mode))
  53. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_SEAMLESS;
  54. if (msm_is_mode_dynamic_fps(drm_mode))
  55. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DFPS;
  56. if (msm_needs_vblank_pre_modeset(drm_mode))
  57. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_VBLANK_PRE_MODESET;
  58. if (msm_is_mode_seamless_dms(drm_mode))
  59. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  60. if (msm_is_mode_seamless_vrr(drm_mode))
  61. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_VRR;
  62. if (msm_is_mode_seamless_poms(drm_mode))
  63. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS;
  64. if (msm_is_mode_seamless_dyn_clk(drm_mode))
  65. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DYN_CLK;
  66. dsi_mode->timing.h_sync_polarity =
  67. !!(drm_mode->flags & DRM_MODE_FLAG_PHSYNC);
  68. dsi_mode->timing.v_sync_polarity =
  69. !!(drm_mode->flags & DRM_MODE_FLAG_PVSYNC);
  70. if (drm_mode->flags & DRM_MODE_FLAG_VID_MODE_PANEL)
  71. dsi_mode->panel_mode = DSI_OP_VIDEO_MODE;
  72. if (drm_mode->flags & DRM_MODE_FLAG_CMD_MODE_PANEL)
  73. dsi_mode->panel_mode = DSI_OP_CMD_MODE;
  74. }
  75. void dsi_convert_to_drm_mode(const struct dsi_display_mode *dsi_mode,
  76. struct drm_display_mode *drm_mode)
  77. {
  78. bool video_mode = (dsi_mode->panel_mode == DSI_OP_VIDEO_MODE);
  79. memset(drm_mode, 0, sizeof(*drm_mode));
  80. drm_mode->hdisplay = dsi_mode->timing.h_active;
  81. drm_mode->hsync_start = drm_mode->hdisplay +
  82. dsi_mode->timing.h_front_porch;
  83. drm_mode->hsync_end = drm_mode->hsync_start +
  84. dsi_mode->timing.h_sync_width;
  85. drm_mode->htotal = drm_mode->hsync_end + dsi_mode->timing.h_back_porch;
  86. drm_mode->hskew = dsi_mode->timing.h_skew;
  87. drm_mode->vdisplay = dsi_mode->timing.v_active;
  88. drm_mode->vsync_start = drm_mode->vdisplay +
  89. dsi_mode->timing.v_front_porch;
  90. drm_mode->vsync_end = drm_mode->vsync_start +
  91. dsi_mode->timing.v_sync_width;
  92. drm_mode->vtotal = drm_mode->vsync_end + dsi_mode->timing.v_back_porch;
  93. drm_mode->vrefresh = dsi_mode->timing.refresh_rate;
  94. drm_mode->clock = dsi_mode->pixel_clk_khz;
  95. drm_mode->private = (int *)dsi_mode->priv_info;
  96. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_SEAMLESS)
  97. drm_mode->flags |= DRM_MODE_FLAG_SEAMLESS;
  98. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DFPS)
  99. drm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DYNAMIC_FPS;
  100. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_VBLANK_PRE_MODESET)
  101. drm_mode->private_flags |= MSM_MODE_FLAG_VBLANK_PRE_MODESET;
  102. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DMS)
  103. drm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DMS;
  104. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_VRR)
  105. drm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_VRR;
  106. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS)
  107. drm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_POMS;
  108. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)
  109. drm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DYN_CLK;
  110. if (dsi_mode->timing.h_sync_polarity)
  111. drm_mode->flags |= DRM_MODE_FLAG_PHSYNC;
  112. if (dsi_mode->timing.v_sync_polarity)
  113. drm_mode->flags |= DRM_MODE_FLAG_PVSYNC;
  114. if (dsi_mode->panel_mode == DSI_OP_VIDEO_MODE)
  115. drm_mode->flags |= DRM_MODE_FLAG_VID_MODE_PANEL;
  116. if (dsi_mode->panel_mode == DSI_OP_CMD_MODE)
  117. drm_mode->flags |= DRM_MODE_FLAG_CMD_MODE_PANEL;
  118. /* set mode name */
  119. snprintf(drm_mode->name, DRM_DISPLAY_MODE_LEN, "%dx%dx%dx%d%s",
  120. drm_mode->hdisplay, drm_mode->vdisplay,
  121. drm_mode->vrefresh, drm_mode->clock,
  122. video_mode ? "vid" : "cmd");
  123. }
  124. static int dsi_bridge_attach(struct drm_bridge *bridge,
  125. enum drm_bridge_attach_flags flags)
  126. {
  127. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  128. if (!bridge) {
  129. DSI_ERR("Invalid params\n");
  130. return -EINVAL;
  131. }
  132. DSI_DEBUG("[%d] attached\n", c_bridge->id);
  133. return 0;
  134. }
  135. static void dsi_bridge_pre_enable(struct drm_bridge *bridge)
  136. {
  137. int rc = 0;
  138. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  139. if (!bridge) {
  140. DSI_ERR("Invalid params\n");
  141. return;
  142. }
  143. if (!c_bridge || !c_bridge->display || !c_bridge->display->panel) {
  144. DSI_ERR("Incorrect bridge details\n");
  145. return;
  146. }
  147. atomic_set(&c_bridge->display->panel->esd_recovery_pending, 0);
  148. /* By this point mode should have been validated through mode_fixup */
  149. rc = dsi_display_set_mode(c_bridge->display,
  150. &(c_bridge->dsi_mode), 0x0);
  151. if (rc) {
  152. DSI_ERR("[%d] failed to perform a mode set, rc=%d\n",
  153. c_bridge->id, rc);
  154. return;
  155. }
  156. if (c_bridge->dsi_mode.dsi_mode_flags &
  157. (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  158. DSI_MODE_FLAG_DYN_CLK)) {
  159. DSI_DEBUG("[%d] seamless pre-enable\n", c_bridge->id);
  160. return;
  161. }
  162. SDE_ATRACE_BEGIN("dsi_display_prepare");
  163. rc = dsi_display_prepare(c_bridge->display);
  164. if (rc) {
  165. DSI_ERR("[%d] DSI display prepare failed, rc=%d\n",
  166. c_bridge->id, rc);
  167. SDE_ATRACE_END("dsi_display_prepare");
  168. return;
  169. }
  170. SDE_ATRACE_END("dsi_display_prepare");
  171. SDE_ATRACE_BEGIN("dsi_display_enable");
  172. rc = dsi_display_enable(c_bridge->display);
  173. if (rc) {
  174. DSI_ERR("[%d] DSI display enable failed, rc=%d\n",
  175. c_bridge->id, rc);
  176. (void)dsi_display_unprepare(c_bridge->display);
  177. }
  178. SDE_ATRACE_END("dsi_display_enable");
  179. rc = dsi_display_splash_res_cleanup(c_bridge->display);
  180. if (rc)
  181. DSI_ERR("Continuous splash pipeline cleanup failed, rc=%d\n",
  182. rc);
  183. }
  184. static void dsi_bridge_enable(struct drm_bridge *bridge)
  185. {
  186. int rc = 0;
  187. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  188. struct dsi_display *display;
  189. if (!bridge) {
  190. DSI_ERR("Invalid params\n");
  191. return;
  192. }
  193. if (c_bridge->dsi_mode.dsi_mode_flags &
  194. (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  195. DSI_MODE_FLAG_DYN_CLK)) {
  196. DSI_DEBUG("[%d] seamless enable\n", c_bridge->id);
  197. return;
  198. }
  199. display = c_bridge->display;
  200. rc = dsi_display_post_enable(display);
  201. if (rc)
  202. DSI_ERR("[%d] DSI display post enabled failed, rc=%d\n",
  203. c_bridge->id, rc);
  204. if (display)
  205. display->enabled = true;
  206. if (display && display->drm_conn) {
  207. sde_connector_helper_bridge_enable(display->drm_conn);
  208. if (c_bridge->dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS)
  209. sde_connector_schedule_status_work(display->drm_conn,
  210. true);
  211. }
  212. }
  213. static void dsi_bridge_disable(struct drm_bridge *bridge)
  214. {
  215. int rc = 0;
  216. int private_flags;
  217. struct dsi_display *display;
  218. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  219. if (!bridge) {
  220. DSI_ERR("Invalid params\n");
  221. return;
  222. }
  223. display = c_bridge->display;
  224. private_flags =
  225. bridge->encoder->crtc->state->adjusted_mode.private_flags;
  226. if (display)
  227. display->enabled = false;
  228. if (display && display->drm_conn) {
  229. display->poms_pending =
  230. private_flags & MSM_MODE_FLAG_SEAMLESS_POMS;
  231. sde_connector_helper_bridge_disable(display->drm_conn);
  232. }
  233. rc = dsi_display_pre_disable(c_bridge->display);
  234. if (rc) {
  235. DSI_ERR("[%d] DSI display pre disable failed, rc=%d\n",
  236. c_bridge->id, rc);
  237. }
  238. }
  239. static void dsi_bridge_post_disable(struct drm_bridge *bridge)
  240. {
  241. int rc = 0;
  242. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  243. if (!bridge) {
  244. DSI_ERR("Invalid params\n");
  245. return;
  246. }
  247. SDE_ATRACE_BEGIN("dsi_bridge_post_disable");
  248. SDE_ATRACE_BEGIN("dsi_display_disable");
  249. rc = dsi_display_disable(c_bridge->display);
  250. if (rc) {
  251. DSI_ERR("[%d] DSI display disable failed, rc=%d\n",
  252. c_bridge->id, rc);
  253. SDE_ATRACE_END("dsi_display_disable");
  254. return;
  255. }
  256. SDE_ATRACE_END("dsi_display_disable");
  257. rc = dsi_display_unprepare(c_bridge->display);
  258. if (rc) {
  259. DSI_ERR("[%d] DSI display unprepare failed, rc=%d\n",
  260. c_bridge->id, rc);
  261. SDE_ATRACE_END("dsi_bridge_post_disable");
  262. return;
  263. }
  264. SDE_ATRACE_END("dsi_bridge_post_disable");
  265. }
  266. static void dsi_bridge_mode_set(struct drm_bridge *bridge,
  267. const struct drm_display_mode *mode,
  268. const struct drm_display_mode *adjusted_mode)
  269. {
  270. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  271. if (!bridge || !mode || !adjusted_mode) {
  272. DSI_ERR("Invalid params\n");
  273. return;
  274. }
  275. memset(&(c_bridge->dsi_mode), 0x0, sizeof(struct dsi_display_mode));
  276. convert_to_dsi_mode(adjusted_mode, &(c_bridge->dsi_mode));
  277. /* restore bit_clk_rate also for dynamic clk use cases */
  278. c_bridge->dsi_mode.timing.clk_rate_hz =
  279. dsi_drm_find_bit_clk_rate(c_bridge->display, adjusted_mode);
  280. DSI_DEBUG("clk_rate: %llu\n", c_bridge->dsi_mode.timing.clk_rate_hz);
  281. }
  282. static bool dsi_bridge_mode_fixup(struct drm_bridge *bridge,
  283. const struct drm_display_mode *mode,
  284. struct drm_display_mode *adjusted_mode)
  285. {
  286. int rc = 0;
  287. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  288. struct dsi_display *display;
  289. struct dsi_display_mode dsi_mode, cur_dsi_mode, *panel_dsi_mode;
  290. struct drm_crtc_state *crtc_state;
  291. crtc_state = container_of(mode, struct drm_crtc_state, mode);
  292. if (!bridge || !mode || !adjusted_mode) {
  293. DSI_ERR("Invalid params\n");
  294. return false;
  295. }
  296. display = c_bridge->display;
  297. if (!display) {
  298. DSI_ERR("Invalid params\n");
  299. return false;
  300. }
  301. /*
  302. * if no timing defined in panel, it must be external mode
  303. * and we'll use empty priv info to populate the mode
  304. */
  305. if (display->panel && !display->panel->num_timing_nodes) {
  306. *adjusted_mode = *mode;
  307. adjusted_mode->private = (int *)&default_priv_info;
  308. adjusted_mode->private_flags = 0;
  309. return true;
  310. }
  311. convert_to_dsi_mode(mode, &dsi_mode);
  312. /*
  313. * retrieve dsi mode from dsi driver's cache since not safe to take
  314. * the drm mode config mutex in all paths
  315. */
  316. rc = dsi_display_find_mode(display, &dsi_mode, &panel_dsi_mode);
  317. if (rc)
  318. return rc;
  319. /* propagate the private info to the adjusted_mode derived dsi mode */
  320. dsi_mode.priv_info = panel_dsi_mode->priv_info;
  321. dsi_mode.dsi_mode_flags = panel_dsi_mode->dsi_mode_flags;
  322. dsi_mode.timing.dsc_enabled = dsi_mode.priv_info->dsc_enabled;
  323. dsi_mode.timing.dsc = &dsi_mode.priv_info->dsc;
  324. rc = dsi_display_validate_mode(c_bridge->display, &dsi_mode,
  325. DSI_VALIDATE_FLAG_ALLOW_ADJUST);
  326. if (rc) {
  327. DSI_ERR("[%d] mode is not valid, rc=%d\n", c_bridge->id, rc);
  328. return false;
  329. }
  330. if (bridge->encoder && bridge->encoder->crtc &&
  331. crtc_state->crtc) {
  332. const struct drm_display_mode *cur_mode =
  333. &crtc_state->crtc->state->mode;
  334. convert_to_dsi_mode(cur_mode, &cur_dsi_mode);
  335. cur_dsi_mode.timing.dsc_enabled =
  336. dsi_mode.priv_info->dsc_enabled;
  337. cur_dsi_mode.timing.dsc = &dsi_mode.priv_info->dsc;
  338. rc = dsi_display_validate_mode_change(c_bridge->display,
  339. &cur_dsi_mode, &dsi_mode);
  340. if (rc) {
  341. DSI_ERR("[%s] seamless mode mismatch failure rc=%d\n",
  342. c_bridge->display->name, rc);
  343. return false;
  344. }
  345. /* No panel mode switch when drm pipeline is changing */
  346. if ((dsi_mode.panel_mode != cur_dsi_mode.panel_mode) &&
  347. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR)) &&
  348. (crtc_state->enable ==
  349. crtc_state->crtc->state->enable)) {
  350. dsi_mode.dsi_mode_flags |= DSI_MODE_FLAG_POMS;
  351. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1,
  352. dsi_mode.timing.h_active,
  353. dsi_mode.timing.v_active,
  354. dsi_mode.timing.refresh_rate,
  355. dsi_mode.pixel_clk_khz,
  356. dsi_mode.panel_mode);
  357. }
  358. /* No DMS/VRR when drm pipeline is changing */
  359. if (!drm_mode_equal(cur_mode, adjusted_mode) &&
  360. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR)) &&
  361. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS)) &&
  362. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)) &&
  363. (!crtc_state->active_changed ||
  364. display->is_cont_splash_enabled)) {
  365. dsi_mode.dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  366. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2,
  367. dsi_mode.timing.h_active,
  368. dsi_mode.timing.v_active,
  369. dsi_mode.timing.refresh_rate,
  370. dsi_mode.pixel_clk_khz,
  371. dsi_mode.panel_mode);
  372. }
  373. }
  374. /* Reject seamless transition when active changed */
  375. if (crtc_state->active_changed &&
  376. ((dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR) ||
  377. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS) ||
  378. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK))) {
  379. DSI_INFO("seamless upon active changed 0x%x %d\n",
  380. dsi_mode.dsi_mode_flags, crtc_state->active_changed);
  381. return false;
  382. }
  383. /* convert back to drm mode, propagating the private info & flags */
  384. dsi_convert_to_drm_mode(&dsi_mode, adjusted_mode);
  385. return true;
  386. }
  387. u32 dsi_drm_get_dfps_maxfps(void *display)
  388. {
  389. u32 dfps_maxfps = 0;
  390. struct dsi_display *dsi_display = display;
  391. /*
  392. * The time of SDE transmitting one frame active data
  393. * will not be changed, if frame rate is adjusted with
  394. * VFP method.
  395. * So only return max fps of DFPS for UIDLE update, if DFPS
  396. * is enabled with VFP.
  397. */
  398. if (dsi_display && dsi_display->panel &&
  399. dsi_display->panel->panel_mode == DSI_OP_VIDEO_MODE &&
  400. dsi_display->panel->dfps_caps.type ==
  401. DSI_DFPS_IMMEDIATE_VFP)
  402. dfps_maxfps =
  403. dsi_display->panel->dfps_caps.max_refresh_rate;
  404. return dfps_maxfps;
  405. }
  406. u64 dsi_drm_find_bit_clk_rate(void *display,
  407. const struct drm_display_mode *drm_mode)
  408. {
  409. int i = 0, count = 0;
  410. struct dsi_display *dsi_display = display;
  411. struct dsi_display_mode *dsi_mode;
  412. u64 bit_clk_rate = 0;
  413. if (!dsi_display || !drm_mode)
  414. return 0;
  415. dsi_display_get_mode_count(dsi_display, &count);
  416. for (i = 0; i < count; i++) {
  417. dsi_mode = &dsi_display->modes[i];
  418. if ((dsi_mode->timing.v_active == drm_mode->vdisplay) &&
  419. (dsi_mode->timing.h_active == drm_mode->hdisplay) &&
  420. (dsi_mode->pixel_clk_khz == drm_mode->clock) &&
  421. (dsi_mode->timing.refresh_rate == drm_mode->vrefresh)) {
  422. bit_clk_rate = dsi_mode->timing.clk_rate_hz;
  423. break;
  424. }
  425. }
  426. return bit_clk_rate;
  427. }
  428. int dsi_conn_get_mode_info(struct drm_connector *connector,
  429. const struct drm_display_mode *drm_mode,
  430. struct msm_mode_info *mode_info,
  431. void *display, const struct msm_resource_caps_info *avail_res)
  432. {
  433. struct dsi_display_mode dsi_mode;
  434. struct dsi_mode_info *timing;
  435. int src_bpp, tar_bpp;
  436. if (!drm_mode || !mode_info)
  437. return -EINVAL;
  438. convert_to_dsi_mode(drm_mode, &dsi_mode);
  439. if (!dsi_mode.priv_info)
  440. return -EINVAL;
  441. memset(mode_info, 0, sizeof(*mode_info));
  442. timing = &dsi_mode.timing;
  443. mode_info->frame_rate = dsi_mode.timing.refresh_rate;
  444. mode_info->vtotal = DSI_V_TOTAL(timing);
  445. mode_info->prefill_lines = dsi_mode.priv_info->panel_prefill_lines;
  446. mode_info->jitter_numer = dsi_mode.priv_info->panel_jitter_numer;
  447. mode_info->jitter_denom = dsi_mode.priv_info->panel_jitter_denom;
  448. mode_info->clk_rate = dsi_drm_find_bit_clk_rate(display, drm_mode);
  449. mode_info->dfps_maxfps = dsi_drm_get_dfps_maxfps(display);
  450. mode_info->mdp_transfer_time_us =
  451. dsi_mode.priv_info->mdp_transfer_time_us;
  452. memcpy(&mode_info->topology, &dsi_mode.priv_info->topology,
  453. sizeof(struct msm_display_topology));
  454. if (dsi_mode.priv_info->dsc_enabled) {
  455. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_DSC;
  456. mode_info->topology.comp_type = MSM_DISPLAY_COMPRESSION_DSC;
  457. memcpy(&mode_info->comp_info.dsc_info, &dsi_mode.priv_info->dsc,
  458. sizeof(dsi_mode.priv_info->dsc));
  459. } else if (dsi_mode.priv_info->vdc_enabled) {
  460. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_VDC;
  461. mode_info->topology.comp_type = MSM_DISPLAY_COMPRESSION_VDC;
  462. memcpy(&mode_info->comp_info.vdc_info, &dsi_mode.priv_info->vdc,
  463. sizeof(dsi_mode.priv_info->vdc));
  464. }
  465. if (mode_info->comp_info.comp_type) {
  466. tar_bpp = dsi_mode.priv_info->pclk_scale.numer;
  467. src_bpp = dsi_mode.priv_info->pclk_scale.denom;
  468. mode_info->comp_info.comp_ratio = mult_frac(1, src_bpp,
  469. tar_bpp);
  470. mode_info->wide_bus_en = dsi_mode.priv_info->widebus_support;
  471. }
  472. if (dsi_mode.priv_info->roi_caps.enabled) {
  473. memcpy(&mode_info->roi_caps, &dsi_mode.priv_info->roi_caps,
  474. sizeof(dsi_mode.priv_info->roi_caps));
  475. }
  476. mode_info->allowed_mode_switches =
  477. dsi_mode.priv_info->allowed_mode_switch;
  478. return 0;
  479. }
  480. static const struct drm_bridge_funcs dsi_bridge_ops = {
  481. .attach = dsi_bridge_attach,
  482. .mode_fixup = dsi_bridge_mode_fixup,
  483. .pre_enable = dsi_bridge_pre_enable,
  484. .enable = dsi_bridge_enable,
  485. .disable = dsi_bridge_disable,
  486. .post_disable = dsi_bridge_post_disable,
  487. .mode_set = dsi_bridge_mode_set,
  488. };
  489. int dsi_conn_set_info_blob(struct drm_connector *connector,
  490. void *info, void *display, struct msm_mode_info *mode_info)
  491. {
  492. struct dsi_display *dsi_display = display;
  493. struct dsi_panel *panel;
  494. enum dsi_pixel_format fmt;
  495. u32 bpp;
  496. if (!info || !dsi_display)
  497. return -EINVAL;
  498. dsi_display->drm_conn = connector;
  499. sde_kms_info_add_keystr(info,
  500. "display type", dsi_display->display_type);
  501. switch (dsi_display->type) {
  502. case DSI_DISPLAY_SINGLE:
  503. sde_kms_info_add_keystr(info, "display config",
  504. "single display");
  505. break;
  506. case DSI_DISPLAY_EXT_BRIDGE:
  507. sde_kms_info_add_keystr(info, "display config", "ext bridge");
  508. break;
  509. case DSI_DISPLAY_SPLIT:
  510. sde_kms_info_add_keystr(info, "display config",
  511. "split display");
  512. break;
  513. case DSI_DISPLAY_SPLIT_EXT_BRIDGE:
  514. sde_kms_info_add_keystr(info, "display config",
  515. "split ext bridge");
  516. break;
  517. default:
  518. DSI_DEBUG("invalid display type:%d\n", dsi_display->type);
  519. break;
  520. }
  521. if (!dsi_display->panel) {
  522. DSI_DEBUG("invalid panel data\n");
  523. goto end;
  524. }
  525. panel = dsi_display->panel;
  526. sde_kms_info_add_keystr(info, "panel name", panel->name);
  527. switch (panel->panel_mode) {
  528. case DSI_OP_VIDEO_MODE:
  529. sde_kms_info_add_keystr(info, "panel mode", "video");
  530. sde_kms_info_add_keystr(info, "qsync support",
  531. panel->qsync_caps.qsync_min_fps ?
  532. "true" : "false");
  533. break;
  534. case DSI_OP_CMD_MODE:
  535. sde_kms_info_add_keystr(info, "panel mode", "command");
  536. sde_kms_info_add_keyint(info, "mdp_transfer_time_us",
  537. mode_info->mdp_transfer_time_us);
  538. sde_kms_info_add_keystr(info, "qsync support",
  539. panel->qsync_caps.qsync_min_fps ?
  540. "true" : "false");
  541. break;
  542. default:
  543. DSI_DEBUG("invalid panel type:%d\n", panel->panel_mode);
  544. break;
  545. }
  546. sde_kms_info_add_keystr(info, "dfps support",
  547. panel->dfps_caps.dfps_support ? "true" : "false");
  548. if (panel->dfps_caps.dfps_support) {
  549. sde_kms_info_add_keyint(info, "min_fps",
  550. panel->dfps_caps.min_refresh_rate);
  551. sde_kms_info_add_keyint(info, "max_fps",
  552. panel->dfps_caps.max_refresh_rate);
  553. }
  554. sde_kms_info_add_keystr(info, "dyn bitclk support",
  555. panel->dyn_clk_caps.dyn_clk_support ? "true" : "false");
  556. switch (panel->phy_props.rotation) {
  557. case DSI_PANEL_ROTATE_NONE:
  558. sde_kms_info_add_keystr(info, "panel orientation", "none");
  559. break;
  560. case DSI_PANEL_ROTATE_H_FLIP:
  561. sde_kms_info_add_keystr(info, "panel orientation", "horz flip");
  562. break;
  563. case DSI_PANEL_ROTATE_V_FLIP:
  564. sde_kms_info_add_keystr(info, "panel orientation", "vert flip");
  565. break;
  566. case DSI_PANEL_ROTATE_HV_FLIP:
  567. sde_kms_info_add_keystr(info, "panel orientation",
  568. "horz & vert flip");
  569. break;
  570. default:
  571. DSI_DEBUG("invalid panel rotation:%d\n",
  572. panel->phy_props.rotation);
  573. break;
  574. }
  575. switch (panel->bl_config.type) {
  576. case DSI_BACKLIGHT_PWM:
  577. sde_kms_info_add_keystr(info, "backlight type", "pwm");
  578. break;
  579. case DSI_BACKLIGHT_WLED:
  580. sde_kms_info_add_keystr(info, "backlight type", "wled");
  581. break;
  582. case DSI_BACKLIGHT_DCS:
  583. sde_kms_info_add_keystr(info, "backlight type", "dcs");
  584. break;
  585. default:
  586. DSI_DEBUG("invalid panel backlight type:%d\n",
  587. panel->bl_config.type);
  588. break;
  589. }
  590. if (panel->spr_info.enable)
  591. sde_kms_info_add_keystr(info, "spr_pack_type",
  592. msm_spr_pack_type_str[panel->spr_info.pack_type]);
  593. if (mode_info && mode_info->roi_caps.enabled) {
  594. sde_kms_info_add_keyint(info, "partial_update_num_roi",
  595. mode_info->roi_caps.num_roi);
  596. sde_kms_info_add_keyint(info, "partial_update_xstart",
  597. mode_info->roi_caps.align.xstart_pix_align);
  598. sde_kms_info_add_keyint(info, "partial_update_walign",
  599. mode_info->roi_caps.align.width_pix_align);
  600. sde_kms_info_add_keyint(info, "partial_update_wmin",
  601. mode_info->roi_caps.align.min_width);
  602. sde_kms_info_add_keyint(info, "partial_update_ystart",
  603. mode_info->roi_caps.align.ystart_pix_align);
  604. sde_kms_info_add_keyint(info, "partial_update_halign",
  605. mode_info->roi_caps.align.height_pix_align);
  606. sde_kms_info_add_keyint(info, "partial_update_hmin",
  607. mode_info->roi_caps.align.min_height);
  608. sde_kms_info_add_keyint(info, "partial_update_roimerge",
  609. mode_info->roi_caps.merge_rois);
  610. }
  611. fmt = dsi_display->config.common_config.dst_format;
  612. bpp = dsi_ctrl_pixel_format_to_bpp(fmt);
  613. sde_kms_info_add_keyint(info, "bit_depth", bpp);
  614. end:
  615. return 0;
  616. }
  617. enum drm_connector_status dsi_conn_detect(struct drm_connector *conn,
  618. bool force,
  619. void *display)
  620. {
  621. enum drm_connector_status status = connector_status_unknown;
  622. struct msm_display_info info;
  623. int rc;
  624. if (!conn || !display)
  625. return status;
  626. /* get display dsi_info */
  627. memset(&info, 0x0, sizeof(info));
  628. rc = dsi_display_get_info(conn, &info, display);
  629. if (rc) {
  630. DSI_ERR("failed to get display info, rc=%d\n", rc);
  631. return connector_status_disconnected;
  632. }
  633. if (info.capabilities & MSM_DISPLAY_CAP_HOT_PLUG)
  634. status = (info.is_connected ? connector_status_connected :
  635. connector_status_disconnected);
  636. else
  637. status = connector_status_connected;
  638. conn->display_info.width_mm = info.width_mm;
  639. conn->display_info.height_mm = info.height_mm;
  640. return status;
  641. }
  642. void dsi_connector_put_modes(struct drm_connector *connector,
  643. void *display)
  644. {
  645. struct drm_display_mode *drm_mode;
  646. struct dsi_display_mode dsi_mode;
  647. struct dsi_display *dsi_display;
  648. if (!connector || !display)
  649. return;
  650. list_for_each_entry(drm_mode, &connector->modes, head) {
  651. convert_to_dsi_mode(drm_mode, &dsi_mode);
  652. dsi_display_put_mode(display, &dsi_mode);
  653. }
  654. /* free the display structure modes also */
  655. dsi_display = display;
  656. kfree(dsi_display->modes);
  657. dsi_display->modes = NULL;
  658. }
  659. static int dsi_drm_update_edid_name(struct edid *edid, const char *name)
  660. {
  661. u8 *dtd = (u8 *)&edid->detailed_timings[3];
  662. u8 standard_header[] = {0x00, 0x00, 0x00, 0xFE, 0x00};
  663. u32 dtd_size = 18;
  664. u32 header_size = sizeof(standard_header);
  665. if (!name)
  666. return -EINVAL;
  667. /* Fill standard header */
  668. memcpy(dtd, standard_header, header_size);
  669. dtd_size -= header_size;
  670. dtd_size = min_t(u32, dtd_size, strlen(name));
  671. memcpy(dtd + header_size, name, dtd_size);
  672. return 0;
  673. }
  674. static void dsi_drm_update_dtd(struct edid *edid,
  675. struct dsi_display_mode *modes, u32 modes_count)
  676. {
  677. u32 i;
  678. u32 count = min_t(u32, modes_count, 3);
  679. for (i = 0; i < count; i++) {
  680. struct detailed_timing *dtd = &edid->detailed_timings[i];
  681. struct dsi_display_mode *mode = &modes[i];
  682. struct dsi_mode_info *timing = &mode->timing;
  683. struct detailed_pixel_timing *pd = &dtd->data.pixel_data;
  684. u32 h_blank = timing->h_front_porch + timing->h_sync_width +
  685. timing->h_back_porch;
  686. u32 v_blank = timing->v_front_porch + timing->v_sync_width +
  687. timing->v_back_porch;
  688. u32 h_img = 0, v_img = 0;
  689. dtd->pixel_clock = mode->pixel_clk_khz / 10;
  690. pd->hactive_lo = timing->h_active & 0xFF;
  691. pd->hblank_lo = h_blank & 0xFF;
  692. pd->hactive_hblank_hi = ((h_blank >> 8) & 0xF) |
  693. ((timing->h_active >> 8) & 0xF) << 4;
  694. pd->vactive_lo = timing->v_active & 0xFF;
  695. pd->vblank_lo = v_blank & 0xFF;
  696. pd->vactive_vblank_hi = ((v_blank >> 8) & 0xF) |
  697. ((timing->v_active >> 8) & 0xF) << 4;
  698. pd->hsync_offset_lo = timing->h_front_porch & 0xFF;
  699. pd->hsync_pulse_width_lo = timing->h_sync_width & 0xFF;
  700. pd->vsync_offset_pulse_width_lo =
  701. ((timing->v_front_porch & 0xF) << 4) |
  702. (timing->v_sync_width & 0xF);
  703. pd->hsync_vsync_offset_pulse_width_hi =
  704. (((timing->h_front_porch >> 8) & 0x3) << 6) |
  705. (((timing->h_sync_width >> 8) & 0x3) << 4) |
  706. (((timing->v_front_porch >> 4) & 0x3) << 2) |
  707. (((timing->v_sync_width >> 4) & 0x3) << 0);
  708. pd->width_mm_lo = h_img & 0xFF;
  709. pd->height_mm_lo = v_img & 0xFF;
  710. pd->width_height_mm_hi = (((h_img >> 8) & 0xF) << 4) |
  711. ((v_img >> 8) & 0xF);
  712. pd->hborder = 0;
  713. pd->vborder = 0;
  714. pd->misc = 0;
  715. }
  716. }
  717. static void dsi_drm_update_checksum(struct edid *edid)
  718. {
  719. u8 *data = (u8 *)edid;
  720. u32 i, sum = 0;
  721. for (i = 0; i < EDID_LENGTH - 1; i++)
  722. sum += data[i];
  723. edid->checksum = 0x100 - (sum & 0xFF);
  724. }
  725. int dsi_connector_get_modes(struct drm_connector *connector, void *data,
  726. const struct msm_resource_caps_info *avail_res)
  727. {
  728. int rc, i;
  729. u32 count = 0, edid_size;
  730. struct dsi_display_mode *modes = NULL;
  731. struct drm_display_mode drm_mode;
  732. struct dsi_display *display = data;
  733. struct edid edid;
  734. unsigned int width_mm = connector->display_info.width_mm;
  735. unsigned int height_mm = connector->display_info.height_mm;
  736. const u8 edid_buf[EDID_LENGTH] = {
  737. 0x00, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0x00, 0x44, 0x6D,
  738. 0x01, 0x00, 0x01, 0x00, 0x00, 0x00, 0x1B, 0x10, 0x01, 0x03,
  739. 0x80, 0x00, 0x00, 0x78, 0x0A, 0x0D, 0xC9, 0xA0, 0x57, 0x47,
  740. 0x98, 0x27, 0x12, 0x48, 0x4C, 0x00, 0x00, 0x00, 0x01, 0x01,
  741. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
  742. 0x01, 0x01, 0x01, 0x01,
  743. };
  744. edid_size = min_t(u32, sizeof(edid), EDID_LENGTH);
  745. memcpy(&edid, edid_buf, edid_size);
  746. rc = dsi_display_get_mode_count(display, &count);
  747. if (rc) {
  748. DSI_ERR("failed to get num of modes, rc=%d\n", rc);
  749. goto end;
  750. }
  751. rc = dsi_display_get_modes(display, &modes);
  752. if (rc) {
  753. DSI_ERR("failed to get modes, rc=%d\n", rc);
  754. count = 0;
  755. goto end;
  756. }
  757. for (i = 0; i < count; i++) {
  758. struct drm_display_mode *m;
  759. memset(&drm_mode, 0x0, sizeof(drm_mode));
  760. dsi_convert_to_drm_mode(&modes[i], &drm_mode);
  761. m = drm_mode_duplicate(connector->dev, &drm_mode);
  762. if (!m) {
  763. DSI_ERR("failed to add mode %ux%u\n",
  764. drm_mode.hdisplay,
  765. drm_mode.vdisplay);
  766. count = -ENOMEM;
  767. goto end;
  768. }
  769. m->width_mm = connector->display_info.width_mm;
  770. m->height_mm = connector->display_info.height_mm;
  771. if (display->cmdline_timing != NO_OVERRIDE) {
  772. /* get the preferred mode from dsi display mode */
  773. if (modes[i].is_preferred)
  774. m->type |= DRM_MODE_TYPE_PREFERRED;
  775. } else if (i == 0) {
  776. /* set the first mode in list as preferred */
  777. m->type |= DRM_MODE_TYPE_PREFERRED;
  778. }
  779. drm_mode_probed_add(connector, m);
  780. }
  781. rc = dsi_drm_update_edid_name(&edid, display->panel->name);
  782. if (rc) {
  783. count = 0;
  784. goto end;
  785. }
  786. edid.width_cm = (connector->display_info.width_mm) / 10;
  787. edid.height_cm = (connector->display_info.height_mm) / 10;
  788. dsi_drm_update_dtd(&edid, modes, count);
  789. dsi_drm_update_checksum(&edid);
  790. rc = drm_connector_update_edid_property(connector, &edid);
  791. if (rc)
  792. count = 0;
  793. /*
  794. * DRM EDID structure maintains panel physical dimensions in
  795. * centimeters, we will be losing the precision anything below cm.
  796. * Changing DRM framework will effect other clients at this
  797. * moment, overriding the values back to millimeter.
  798. */
  799. connector->display_info.width_mm = width_mm;
  800. connector->display_info.height_mm = height_mm;
  801. end:
  802. DSI_DEBUG("MODE COUNT =%d\n\n", count);
  803. return count;
  804. }
  805. enum drm_mode_status dsi_conn_mode_valid(struct drm_connector *connector,
  806. struct drm_display_mode *mode,
  807. void *display, const struct msm_resource_caps_info *avail_res)
  808. {
  809. struct dsi_display_mode dsi_mode;
  810. int rc;
  811. if (!connector || !mode) {
  812. DSI_ERR("Invalid params\n");
  813. return MODE_ERROR;
  814. }
  815. convert_to_dsi_mode(mode, &dsi_mode);
  816. rc = dsi_display_validate_mode(display, &dsi_mode,
  817. DSI_VALIDATE_FLAG_ALLOW_ADJUST);
  818. if (rc) {
  819. DSI_ERR("mode not supported, rc=%d\n", rc);
  820. return MODE_BAD;
  821. }
  822. return MODE_OK;
  823. }
  824. int dsi_conn_pre_kickoff(struct drm_connector *connector,
  825. void *display,
  826. struct msm_display_kickoff_params *params)
  827. {
  828. if (!connector || !display || !params) {
  829. DSI_ERR("Invalid params\n");
  830. return -EINVAL;
  831. }
  832. return dsi_display_pre_kickoff(connector, display, params);
  833. }
  834. int dsi_conn_prepare_commit(void *display,
  835. struct msm_display_conn_params *params)
  836. {
  837. if (!display || !params) {
  838. pr_err("Invalid params\n");
  839. return -EINVAL;
  840. }
  841. return dsi_display_pre_commit(display, params);
  842. }
  843. void dsi_conn_enable_event(struct drm_connector *connector,
  844. uint32_t event_idx, bool enable, void *display)
  845. {
  846. struct dsi_event_cb_info event_info;
  847. memset(&event_info, 0, sizeof(event_info));
  848. event_info.event_cb = sde_connector_trigger_event;
  849. event_info.event_usr_ptr = connector;
  850. dsi_display_enable_event(connector, display,
  851. event_idx, &event_info, enable);
  852. }
  853. int dsi_conn_post_kickoff(struct drm_connector *connector,
  854. struct msm_display_conn_params *params)
  855. {
  856. struct drm_encoder *encoder;
  857. struct drm_bridge *bridge;
  858. struct dsi_bridge *c_bridge;
  859. struct dsi_display_mode adj_mode;
  860. struct dsi_display *display;
  861. struct dsi_display_ctrl *m_ctrl, *ctrl;
  862. int i, rc = 0, ctrl_version;
  863. bool enable;
  864. struct dsi_dyn_clk_caps *dyn_clk_caps;
  865. if (!connector || !connector->state) {
  866. DSI_ERR("invalid connector or connector state\n");
  867. return -EINVAL;
  868. }
  869. encoder = connector->state->best_encoder;
  870. if (!encoder) {
  871. DSI_DEBUG("best encoder is not available\n");
  872. return 0;
  873. }
  874. bridge = drm_bridge_chain_get_first_bridge(encoder);
  875. if (!bridge) {
  876. DSI_DEBUG("bridge is not available\n");
  877. return 0;
  878. }
  879. c_bridge = to_dsi_bridge(bridge);
  880. adj_mode = c_bridge->dsi_mode;
  881. display = c_bridge->display;
  882. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  883. if (adj_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR) {
  884. m_ctrl = &display->ctrl[display->clk_master_idx];
  885. ctrl_version = m_ctrl->ctrl->version;
  886. rc = dsi_ctrl_timing_db_update(m_ctrl->ctrl, false);
  887. if (rc) {
  888. DSI_ERR("[%s] failed to dfps update rc=%d\n",
  889. display->name, rc);
  890. return -EINVAL;
  891. }
  892. if ((ctrl_version >= DSI_CTRL_VERSION_2_5) &&
  893. (dyn_clk_caps->maintain_const_fps)) {
  894. display_for_each_ctrl(i, display) {
  895. ctrl = &display->ctrl[i];
  896. rc = dsi_ctrl_wait4dynamic_refresh_done(
  897. ctrl->ctrl);
  898. if (rc)
  899. DSI_ERR("wait4dfps refresh failed\n");
  900. }
  901. }
  902. /* Update the rest of the controllers */
  903. display_for_each_ctrl(i, display) {
  904. ctrl = &display->ctrl[i];
  905. if (!ctrl->ctrl || (ctrl == m_ctrl))
  906. continue;
  907. rc = dsi_ctrl_timing_db_update(ctrl->ctrl, false);
  908. if (rc) {
  909. DSI_ERR("[%s] failed to dfps update rc=%d\n",
  910. display->name, rc);
  911. return -EINVAL;
  912. }
  913. }
  914. c_bridge->dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_VRR;
  915. }
  916. /* ensure dynamic clk switch flag is reset */
  917. c_bridge->dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_DYN_CLK;
  918. if (params->qsync_update) {
  919. enable = (params->qsync_mode > 0) ? true : false;
  920. display_for_each_ctrl(i, display)
  921. dsi_ctrl_setup_avr(display->ctrl[i].ctrl, enable);
  922. }
  923. if (display->drm_conn)
  924. sde_connector_helper_post_kickoff(display->drm_conn);
  925. return 0;
  926. }
  927. struct dsi_bridge *dsi_drm_bridge_init(struct dsi_display *display,
  928. struct drm_device *dev,
  929. struct drm_encoder *encoder)
  930. {
  931. int rc = 0;
  932. struct dsi_bridge *bridge;
  933. bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
  934. if (!bridge) {
  935. rc = -ENOMEM;
  936. goto error;
  937. }
  938. bridge->display = display;
  939. bridge->base.funcs = &dsi_bridge_ops;
  940. bridge->base.encoder = encoder;
  941. rc = drm_bridge_attach(encoder, &bridge->base, NULL, 0);
  942. if (rc) {
  943. DSI_ERR("failed to attach bridge, rc=%d\n", rc);
  944. goto error_free_bridge;
  945. }
  946. return bridge;
  947. error_free_bridge:
  948. kfree(bridge);
  949. error:
  950. return ERR_PTR(rc);
  951. }
  952. void dsi_drm_bridge_cleanup(struct dsi_bridge *bridge)
  953. {
  954. kfree(bridge);
  955. }
  956. static bool is_valid_poms_switch(struct dsi_display_mode *mode_a,
  957. struct dsi_display_mode *mode_b)
  958. {
  959. /*
  960. * POMS cannot happen in conjunction with any other type of mode set.
  961. * Check to ensure FPS remains same between the modes and also
  962. * resolution.
  963. */
  964. return((mode_a->timing.refresh_rate == mode_b->timing.refresh_rate) &&
  965. (mode_a->timing.v_active == mode_b->timing.v_active) &&
  966. (mode_a->timing.h_active == mode_b->timing.h_active));
  967. }
  968. void dsi_conn_set_allowed_mode_switch(struct drm_connector *connector,
  969. void *display)
  970. {
  971. u32 mode_idx = 0, cmp_mode_idx = 0;
  972. struct drm_display_mode *drm_mode, *cmp_drm_mode;
  973. struct dsi_display_mode dsi_mode, *panel_dsi_mode, *cmp_panel_dsi_mode;
  974. struct list_head *mode_list = &connector->modes;
  975. struct dsi_display *disp = display;
  976. struct dsi_panel *panel;
  977. int mode_count = 0, rc = 0;
  978. struct dsi_display_mode_priv_info *dsi_mode_info, *cmp_dsi_mode_info;
  979. bool allow_switch = false;
  980. if (!disp || !disp->panel) {
  981. DSI_ERR("invalid parameters");
  982. return;
  983. }
  984. panel = disp->panel;
  985. list_for_each_entry(drm_mode, &connector->modes, head)
  986. mode_count++;
  987. list_for_each_entry(drm_mode, &connector->modes, head) {
  988. convert_to_dsi_mode(drm_mode, &dsi_mode);
  989. rc = dsi_display_find_mode(display, &dsi_mode, &panel_dsi_mode);
  990. if (rc)
  991. return;
  992. dsi_mode_info = panel_dsi_mode->priv_info;
  993. dsi_mode_info->allowed_mode_switch |= BIT(mode_idx);
  994. if (mode_idx == mode_count - 1)
  995. break;
  996. mode_list = mode_list->next;
  997. cmp_mode_idx = 1;
  998. list_for_each_entry(cmp_drm_mode, mode_list, head) {
  999. if (&cmp_drm_mode->head == &connector->modes)
  1000. continue;
  1001. convert_to_dsi_mode(cmp_drm_mode, &dsi_mode);
  1002. rc = dsi_display_find_mode(display, &dsi_mode,
  1003. &cmp_panel_dsi_mode);
  1004. if (rc)
  1005. return;
  1006. cmp_dsi_mode_info = cmp_panel_dsi_mode->priv_info;
  1007. allow_switch = false;
  1008. /*
  1009. * FPS switch among video modes, is only supported
  1010. * if DFPS or dynamic clocks are specified.
  1011. * Reject any mode switches between video mode timing
  1012. * nodes if support for those features is not present.
  1013. */
  1014. if (panel_dsi_mode->panel_mode ==
  1015. cmp_panel_dsi_mode->panel_mode) {
  1016. if (panel_dsi_mode->panel_mode ==
  1017. DSI_OP_CMD_MODE)
  1018. allow_switch = true;
  1019. else if (panel->dfps_caps.dfps_support ||
  1020. panel->dyn_clk_caps.dyn_clk_support)
  1021. allow_switch = true;
  1022. } else {
  1023. if (is_valid_poms_switch(panel_dsi_mode,
  1024. cmp_panel_dsi_mode))
  1025. allow_switch = true;
  1026. }
  1027. if (allow_switch) {
  1028. dsi_mode_info->allowed_mode_switch |=
  1029. BIT(mode_idx + cmp_mode_idx);
  1030. cmp_dsi_mode_info->allowed_mode_switch |=
  1031. BIT(mode_idx);
  1032. }
  1033. if ((mode_idx + cmp_mode_idx) >= mode_count - 1)
  1034. break;
  1035. cmp_mode_idx++;
  1036. }
  1037. mode_idx++;
  1038. }
  1039. }