lahaina.c 229 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/clk.h>
  6. #include <linux/delay.h>
  7. #include <linux/gpio.h>
  8. #include <linux/of_gpio.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/slab.h>
  11. #include <linux/io.h>
  12. #include <linux/module.h>
  13. #include <linux/input.h>
  14. #include <linux/of_device.h>
  15. #include <linux/soc/qcom/fsa4480-i2c.h>
  16. #include <sound/core.h>
  17. #include <sound/soc.h>
  18. #include <sound/soc-dapm.h>
  19. #include <sound/pcm.h>
  20. #include <sound/pcm_params.h>
  21. #include <sound/info.h>
  22. #include <soc/snd_event.h>
  23. #include <dsp/audio_notifier.h>
  24. #include <soc/swr-common.h>
  25. #include <dsp/q6afe-v2.h>
  26. #include <dsp/q6core.h>
  27. #include <soc/soundwire.h>
  28. #include "device_event.h"
  29. #include "msm-pcm-routing-v2.h"
  30. #include "asoc/msm-cdc-pinctrl.h"
  31. #include "asoc/wcd-mbhc-v2.h"
  32. #include "codecs/wcd938x/wcd938x-mbhc.h"
  33. #include "codecs/wsa883x/wsa883x.h"
  34. #include "codecs/wcd938x/wcd938x.h"
  35. #include "codecs/bolero/bolero-cdc.h"
  36. #include <dt-bindings/sound/audio-codec-port-types.h>
  37. #include "codecs/bolero/wsa-macro.h"
  38. #include "lahaina-port-config.h"
  39. #include "msm_dailink.h"
  40. #define DRV_NAME "lahaina-asoc-snd"
  41. #define __CHIPSET__ "LAHAINA "
  42. #define MSM_DAILINK_NAME(name) (__CHIPSET__#name)
  43. #define SAMPLING_RATE_8KHZ 8000
  44. #define SAMPLING_RATE_11P025KHZ 11025
  45. #define SAMPLING_RATE_16KHZ 16000
  46. #define SAMPLING_RATE_22P05KHZ 22050
  47. #define SAMPLING_RATE_32KHZ 32000
  48. #define SAMPLING_RATE_44P1KHZ 44100
  49. #define SAMPLING_RATE_48KHZ 48000
  50. #define SAMPLING_RATE_88P2KHZ 88200
  51. #define SAMPLING_RATE_96KHZ 96000
  52. #define SAMPLING_RATE_176P4KHZ 176400
  53. #define SAMPLING_RATE_192KHZ 192000
  54. #define SAMPLING_RATE_352P8KHZ 352800
  55. #define SAMPLING_RATE_384KHZ 384000
  56. #define IS_FRACTIONAL(x) \
  57. ((x == SAMPLING_RATE_11P025KHZ) || (x == SAMPLING_RATE_22P05KHZ) || \
  58. (x == SAMPLING_RATE_44P1KHZ) || (x == SAMPLING_RATE_88P2KHZ) || \
  59. (x == SAMPLING_RATE_176P4KHZ) || (x == SAMPLING_RATE_352P8KHZ))
  60. #define IS_MSM_INTERFACE_MI2S(x) \
  61. ((x == PRIM_MI2S) || (x == SEC_MI2S) || (x == TERT_MI2S))
  62. #define WCD9XXX_MBHC_DEF_RLOADS 5
  63. #define WCD9XXX_MBHC_DEF_BUTTONS 8
  64. #define CODEC_EXT_CLK_RATE 9600000
  65. #define ADSP_STATE_READY_TIMEOUT_MS 3000
  66. #define DEV_NAME_STR_LEN 32
  67. #define WCD_MBHC_HS_V_MAX 1600
  68. #define TDM_CHANNEL_MAX 8
  69. #define DEV_NAME_STR_LEN 32
  70. #define MSM_LL_QOS_VALUE 300 /* time in us to ensure LPM doesn't go in C3/C4 */
  71. #define ADSP_STATE_READY_TIMEOUT_MS 3000
  72. #define WCN_CDC_SLIM_RX_CH_MAX 2
  73. #define WCN_CDC_SLIM_TX_CH_MAX 2
  74. #define WCN_CDC_SLIM_TX_CH_MAX_LITO 3
  75. enum {
  76. RX_PATH = 0,
  77. TX_PATH,
  78. MAX_PATH,
  79. };
  80. enum {
  81. TDM_0 = 0,
  82. TDM_1,
  83. TDM_2,
  84. TDM_3,
  85. TDM_4,
  86. TDM_5,
  87. TDM_6,
  88. TDM_7,
  89. TDM_PORT_MAX,
  90. };
  91. #define TDM_MAX_SLOTS 8
  92. #define TDM_SLOT_WIDTH_BITS 32
  93. #define TDM_SLOT_WIDTH_BYTES TDM_SLOT_WIDTH_BITS/8
  94. enum {
  95. TDM_PRI = 0,
  96. TDM_SEC,
  97. TDM_TERT,
  98. TDM_QUAT,
  99. TDM_QUIN,
  100. TDM_SEN,
  101. TDM_INTERFACE_MAX,
  102. };
  103. enum {
  104. PRIM_AUX_PCM = 0,
  105. SEC_AUX_PCM,
  106. TERT_AUX_PCM,
  107. QUAT_AUX_PCM,
  108. QUIN_AUX_PCM,
  109. SEN_AUX_PCM,
  110. AUX_PCM_MAX,
  111. };
  112. enum {
  113. PRIM_MI2S = 0,
  114. SEC_MI2S,
  115. TERT_MI2S,
  116. QUAT_MI2S,
  117. QUIN_MI2S,
  118. SEN_MI2S,
  119. MI2S_MAX,
  120. };
  121. enum {
  122. WSA_CDC_DMA_RX_0 = 0,
  123. WSA_CDC_DMA_RX_1,
  124. RX_CDC_DMA_RX_0,
  125. RX_CDC_DMA_RX_1,
  126. RX_CDC_DMA_RX_2,
  127. RX_CDC_DMA_RX_3,
  128. RX_CDC_DMA_RX_5,
  129. RX_CDC_DMA_RX_6,
  130. CDC_DMA_RX_MAX,
  131. };
  132. enum {
  133. WSA_CDC_DMA_TX_0 = 0,
  134. WSA_CDC_DMA_TX_1,
  135. WSA_CDC_DMA_TX_2,
  136. TX_CDC_DMA_TX_0,
  137. TX_CDC_DMA_TX_3,
  138. TX_CDC_DMA_TX_4,
  139. VA_CDC_DMA_TX_0,
  140. VA_CDC_DMA_TX_1,
  141. VA_CDC_DMA_TX_2,
  142. CDC_DMA_TX_MAX,
  143. };
  144. enum {
  145. SLIM_RX_7 = 0,
  146. SLIM_RX_MAX,
  147. };
  148. enum {
  149. SLIM_TX_7 = 0,
  150. SLIM_TX_8,
  151. SLIM_TX_MAX,
  152. };
  153. enum {
  154. AFE_LOOPBACK_TX_IDX = 0,
  155. AFE_LOOPBACK_TX_IDX_MAX,
  156. };
  157. struct msm_asoc_mach_data {
  158. struct snd_info_entry *codec_root;
  159. int usbc_en2_gpio; /* used by gpio driver API */
  160. int lito_v2_enabled;
  161. struct device_node *dmic01_gpio_p; /* used by pinctrl API */
  162. struct device_node *dmic23_gpio_p; /* used by pinctrl API */
  163. struct device_node *dmic45_gpio_p; /* used by pinctrl API */
  164. struct device_node *mi2s_gpio_p[MI2S_MAX]; /* used by pinctrl API */
  165. atomic_t mi2s_gpio_ref_count[MI2S_MAX]; /* used by pinctrl API */
  166. struct device_node *us_euro_gpio_p; /* used by pinctrl API */
  167. struct pinctrl *usbc_en2_gpio_p; /* used by pinctrl API */
  168. struct device_node *hph_en1_gpio_p; /* used by pinctrl API */
  169. struct device_node *hph_en0_gpio_p; /* used by pinctrl API */
  170. bool is_afe_config_done;
  171. struct device_node *fsa_handle;
  172. struct clk *lpass_audio_hw_vote;
  173. int core_audio_vote_count;
  174. u32 wsa_max_devs;
  175. u32 tdm_max_slots; /* Max TDM slots used */
  176. int wcd_disabled;
  177. };
  178. struct tdm_port {
  179. u32 mode;
  180. u32 channel;
  181. };
  182. struct tdm_dev_config {
  183. unsigned int tdm_slot_offset[TDM_MAX_SLOTS];
  184. };
  185. enum {
  186. EXT_DISP_RX_IDX_DP = 0,
  187. EXT_DISP_RX_IDX_DP1,
  188. EXT_DISP_RX_IDX_MAX,
  189. };
  190. struct dev_config {
  191. u32 sample_rate;
  192. u32 bit_format;
  193. u32 channels;
  194. };
  195. /* Default configuration of slimbus channels */
  196. static struct dev_config slim_rx_cfg[] = {
  197. [SLIM_RX_7] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  198. };
  199. static struct dev_config slim_tx_cfg[] = {
  200. [SLIM_TX_7] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  201. [SLIM_TX_8] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  202. };
  203. /* Default configuration of external display BE */
  204. static struct dev_config ext_disp_rx_cfg[] = {
  205. [EXT_DISP_RX_IDX_DP] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  206. [EXT_DISP_RX_IDX_DP1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  207. };
  208. static struct dev_config usb_rx_cfg = {
  209. .sample_rate = SAMPLING_RATE_48KHZ,
  210. .bit_format = SNDRV_PCM_FORMAT_S16_LE,
  211. .channels = 2,
  212. };
  213. static struct dev_config usb_tx_cfg = {
  214. .sample_rate = SAMPLING_RATE_48KHZ,
  215. .bit_format = SNDRV_PCM_FORMAT_S16_LE,
  216. .channels = 1,
  217. };
  218. static struct dev_config proxy_rx_cfg = {
  219. .sample_rate = SAMPLING_RATE_48KHZ,
  220. .bit_format = SNDRV_PCM_FORMAT_S16_LE,
  221. .channels = 2,
  222. };
  223. static struct afe_clk_set mi2s_clk[MI2S_MAX] = {
  224. {
  225. AFE_API_VERSION_I2S_CONFIG,
  226. Q6AFE_LPASS_CLK_ID_PRI_MI2S_IBIT,
  227. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  228. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  229. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  230. 0,
  231. },
  232. {
  233. AFE_API_VERSION_I2S_CONFIG,
  234. Q6AFE_LPASS_CLK_ID_SEC_MI2S_IBIT,
  235. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  236. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  237. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  238. 0,
  239. },
  240. {
  241. AFE_API_VERSION_I2S_CONFIG,
  242. Q6AFE_LPASS_CLK_ID_TER_MI2S_IBIT,
  243. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  244. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  245. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  246. 0,
  247. },
  248. {
  249. AFE_API_VERSION_I2S_CONFIG,
  250. Q6AFE_LPASS_CLK_ID_QUAD_MI2S_IBIT,
  251. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  252. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  253. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  254. 0,
  255. },
  256. {
  257. AFE_API_VERSION_I2S_CONFIG,
  258. Q6AFE_LPASS_CLK_ID_QUI_MI2S_IBIT,
  259. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  260. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  261. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  262. 0,
  263. },
  264. {
  265. AFE_API_VERSION_I2S_CONFIG,
  266. Q6AFE_LPASS_CLK_ID_SEN_MI2S_IBIT,
  267. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  268. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  269. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  270. 0,
  271. },
  272. };
  273. struct mi2s_conf {
  274. struct mutex lock;
  275. u32 ref_cnt;
  276. u32 msm_is_mi2s_master;
  277. };
  278. static u32 mi2s_ebit_clk[MI2S_MAX] = {
  279. Q6AFE_LPASS_CLK_ID_PRI_MI2S_EBIT,
  280. Q6AFE_LPASS_CLK_ID_SEC_MI2S_EBIT,
  281. Q6AFE_LPASS_CLK_ID_TER_MI2S_EBIT,
  282. };
  283. static struct mi2s_conf mi2s_intf_conf[MI2S_MAX];
  284. /* Default configuration of TDM channels */
  285. static struct dev_config tdm_rx_cfg[TDM_INTERFACE_MAX][TDM_PORT_MAX] = {
  286. { /* PRI TDM */
  287. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  288. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  289. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  290. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  291. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  292. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  293. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  294. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  295. },
  296. { /* SEC TDM */
  297. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  298. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  299. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  300. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  301. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  302. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  303. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  304. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  305. },
  306. { /* TERT TDM */
  307. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  308. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  309. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  310. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  311. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  312. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  313. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  314. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  315. },
  316. { /* QUAT TDM */
  317. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  318. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  319. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  320. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  321. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  322. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  323. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  324. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  325. },
  326. { /* QUIN TDM */
  327. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  328. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  329. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  330. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  331. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  332. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  333. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  334. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  335. },
  336. { /* SEN TDM */
  337. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  338. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  339. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  340. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  341. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  342. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  343. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  344. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  345. },
  346. };
  347. static struct dev_config tdm_tx_cfg[TDM_INTERFACE_MAX][TDM_PORT_MAX] = {
  348. { /* PRI TDM */
  349. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  350. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  351. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  352. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  353. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  354. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  355. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  356. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  357. },
  358. { /* SEC TDM */
  359. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  360. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  361. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  362. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  363. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  364. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  365. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  366. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  367. },
  368. { /* TERT TDM */
  369. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  370. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  371. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  372. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  373. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  374. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  375. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  376. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  377. },
  378. { /* QUAT TDM */
  379. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  380. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  381. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  382. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  383. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  384. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  385. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  386. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  387. },
  388. { /* QUIN TDM */
  389. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  390. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  391. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  392. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  393. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  394. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  395. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  396. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  397. },
  398. { /* SEN TDM */
  399. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  400. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  401. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  402. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  403. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  404. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  405. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  406. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  407. },
  408. };
  409. /* Default configuration of AUX PCM channels */
  410. static struct dev_config aux_pcm_rx_cfg[] = {
  411. [PRIM_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  412. [SEC_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  413. [TERT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  414. [QUAT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  415. [QUIN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  416. [SEN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  417. };
  418. static struct dev_config aux_pcm_tx_cfg[] = {
  419. [PRIM_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  420. [SEC_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  421. [TERT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  422. [QUAT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  423. [QUIN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  424. [SEN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  425. };
  426. /* Default configuration of MI2S channels */
  427. static struct dev_config mi2s_rx_cfg[] = {
  428. [PRIM_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  429. [SEC_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  430. [TERT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  431. [QUAT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  432. [QUIN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  433. [SEN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  434. };
  435. static struct dev_config mi2s_tx_cfg[] = {
  436. [PRIM_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  437. [SEC_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  438. [TERT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  439. [QUAT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  440. [QUIN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  441. [SEN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  442. };
  443. static struct tdm_dev_config pri_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  444. { /* PRI TDM */
  445. { {0, 4, 0xFFFF} }, /* RX_0 */
  446. { {8, 12, 0xFFFF} }, /* RX_1 */
  447. { {16, 20, 0xFFFF} }, /* RX_2 */
  448. { {24, 28, 0xFFFF} }, /* RX_3 */
  449. { {0xFFFF} }, /* RX_4 */
  450. { {0xFFFF} }, /* RX_5 */
  451. { {0xFFFF} }, /* RX_6 */
  452. { {0xFFFF} }, /* RX_7 */
  453. },
  454. {
  455. { {0, 4, 8, 12, 0xFFFF} }, /* TX_0 */
  456. { {8, 12, 0xFFFF} }, /* TX_1 */
  457. { {16, 20, 0xFFFF} }, /* TX_2 */
  458. { {24, 28, 0xFFFF} }, /* TX_3 */
  459. { {0xFFFF} }, /* TX_4 */
  460. { {0xFFFF} }, /* TX_5 */
  461. { {0xFFFF} }, /* TX_6 */
  462. { {0xFFFF} }, /* TX_7 */
  463. },
  464. };
  465. static struct tdm_dev_config sec_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  466. { /* SEC TDM */
  467. { {0, 4, 0xFFFF} }, /* RX_0 */
  468. { {8, 12, 0xFFFF} }, /* RX_1 */
  469. { {16, 20, 0xFFFF} }, /* RX_2 */
  470. { {24, 28, 0xFFFF} }, /* RX_3 */
  471. { {0xFFFF} }, /* RX_4 */
  472. { {0xFFFF} }, /* RX_5 */
  473. { {0xFFFF} }, /* RX_6 */
  474. { {0xFFFF} }, /* RX_7 */
  475. },
  476. {
  477. { {0, 4, 0xFFFF} }, /* TX_0 */
  478. { {8, 12, 0xFFFF} }, /* TX_1 */
  479. { {16, 20, 0xFFFF} }, /* TX_2 */
  480. { {24, 28, 0xFFFF} }, /* TX_3 */
  481. { {0xFFFF} }, /* TX_4 */
  482. { {0xFFFF} }, /* TX_5 */
  483. { {0xFFFF} }, /* TX_6 */
  484. { {0xFFFF} }, /* TX_7 */
  485. },
  486. };
  487. static struct tdm_dev_config tert_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  488. { /* TERT TDM */
  489. { {0, 4, 0xFFFF} }, /* RX_0 */
  490. { {8, 12, 0xFFFF} }, /* RX_1 */
  491. { {16, 20, 0xFFFF} }, /* RX_2 */
  492. { {24, 28, 0xFFFF} }, /* RX_3 */
  493. { {0xFFFF} }, /* RX_4 */
  494. { {0xFFFF} }, /* RX_5 */
  495. { {0xFFFF} }, /* RX_6 */
  496. { {0xFFFF} }, /* RX_7 */
  497. },
  498. {
  499. { {0, 4, 0xFFFF} }, /* TX_0 */
  500. { {8, 12, 0xFFFF} }, /* TX_1 */
  501. { {16, 20, 0xFFFF} }, /* TX_2 */
  502. { {24, 28, 0xFFFF} }, /* TX_3 */
  503. { {0xFFFF} }, /* TX_4 */
  504. { {0xFFFF} }, /* TX_5 */
  505. { {0xFFFF} }, /* TX_6 */
  506. { {0xFFFF} }, /* TX_7 */
  507. },
  508. };
  509. static struct tdm_dev_config quat_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  510. { /* QUAT TDM */
  511. { {0, 4, 0xFFFF} }, /* RX_0 */
  512. { {8, 12, 0xFFFF} }, /* RX_1 */
  513. { {16, 20, 0xFFFF} }, /* RX_2 */
  514. { {24, 28, 0xFFFF} }, /* RX_3 */
  515. { {0xFFFF} }, /* RX_4 */
  516. { {0xFFFF} }, /* RX_5 */
  517. { {0xFFFF} }, /* RX_6 */
  518. { {0xFFFF} }, /* RX_7 */
  519. },
  520. {
  521. { {0, 4, 0xFFFF} }, /* TX_0 */
  522. { {8, 12, 0xFFFF} }, /* TX_1 */
  523. { {16, 20, 0xFFFF} }, /* TX_2 */
  524. { {24, 28, 0xFFFF} }, /* TX_3 */
  525. { {0xFFFF} }, /* TX_4 */
  526. { {0xFFFF} }, /* TX_5 */
  527. { {0xFFFF} }, /* TX_6 */
  528. { {0xFFFF} }, /* TX_7 */
  529. },
  530. };
  531. static struct tdm_dev_config quin_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  532. { /* QUIN TDM */
  533. { {0, 4, 0xFFFF} }, /* RX_0 */
  534. { {8, 12, 0xFFFF} }, /* RX_1 */
  535. { {16, 20, 0xFFFF} }, /* RX_2 */
  536. { {24, 28, 0xFFFF} }, /* RX_3 */
  537. { {0xFFFF} }, /* RX_4 */
  538. { {0xFFFF} }, /* RX_5 */
  539. { {0xFFFF} }, /* RX_6 */
  540. { {0xFFFF} }, /* RX_7 */
  541. },
  542. {
  543. { {0, 4, 0xFFFF} }, /* TX_0 */
  544. { {8, 12, 0xFFFF} }, /* TX_1 */
  545. { {16, 20, 0xFFFF} }, /* TX_2 */
  546. { {24, 28, 0xFFFF} }, /* TX_3 */
  547. { {0xFFFF} }, /* TX_4 */
  548. { {0xFFFF} }, /* TX_5 */
  549. { {0xFFFF} }, /* TX_6 */
  550. { {0xFFFF} }, /* TX_7 */
  551. },
  552. };
  553. static struct tdm_dev_config sen_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  554. { /* SEN TDM */
  555. { {0, 4, 0xFFFF} }, /* RX_0 */
  556. { {8, 12, 0xFFFF} }, /* RX_1 */
  557. { {16, 20, 0xFFFF} }, /* RX_2 */
  558. { {24, 28, 0xFFFF} }, /* RX_3 */
  559. { {0xFFFF} }, /* RX_4 */
  560. { {0xFFFF} }, /* RX_5 */
  561. { {0xFFFF} }, /* RX_6 */
  562. { {0xFFFF} }, /* RX_7 */
  563. },
  564. {
  565. { {0, 4, 0xFFFF} }, /* TX_0 */
  566. { {8, 12, 0xFFFF} }, /* TX_1 */
  567. { {16, 20, 0xFFFF} }, /* TX_2 */
  568. { {24, 28, 0xFFFF} }, /* TX_3 */
  569. { {0xFFFF} }, /* TX_4 */
  570. { {0xFFFF} }, /* TX_5 */
  571. { {0xFFFF} }, /* TX_6 */
  572. { {0xFFFF} }, /* TX_7 */
  573. },
  574. };
  575. static void *tdm_cfg[TDM_INTERFACE_MAX] = {
  576. pri_tdm_dev_config,
  577. sec_tdm_dev_config,
  578. tert_tdm_dev_config,
  579. quat_tdm_dev_config,
  580. quin_tdm_dev_config,
  581. sen_tdm_dev_config,
  582. };
  583. /* Default configuration of Codec DMA Interface RX */
  584. static struct dev_config cdc_dma_rx_cfg[] = {
  585. [WSA_CDC_DMA_RX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  586. [WSA_CDC_DMA_RX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  587. [RX_CDC_DMA_RX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  588. [RX_CDC_DMA_RX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  589. [RX_CDC_DMA_RX_2] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  590. [RX_CDC_DMA_RX_3] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  591. [RX_CDC_DMA_RX_5] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  592. [RX_CDC_DMA_RX_6] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  593. };
  594. /* Default configuration of Codec DMA Interface TX */
  595. static struct dev_config cdc_dma_tx_cfg[] = {
  596. [WSA_CDC_DMA_TX_0] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  597. [WSA_CDC_DMA_TX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  598. [WSA_CDC_DMA_TX_2] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  599. [TX_CDC_DMA_TX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  600. [TX_CDC_DMA_TX_3] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  601. [TX_CDC_DMA_TX_4] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  602. [VA_CDC_DMA_TX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 8},
  603. [VA_CDC_DMA_TX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 8},
  604. [VA_CDC_DMA_TX_2] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 8},
  605. };
  606. static struct dev_config afe_loopback_tx_cfg[] = {
  607. [AFE_LOOPBACK_TX_IDX] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  608. };
  609. static int msm_vi_feed_tx_ch = 2;
  610. static const char *const vi_feed_ch_text[] = {"One", "Two"};
  611. static char const *bit_format_text[] = {"S16_LE", "S24_LE", "S24_3LE",
  612. "S32_LE"};
  613. static char const *cdc80_bit_format_text[] = {"S16_LE", "S24_LE", "S24_3LE"};
  614. static char const *ch_text[] = {"Two", "Three", "Four", "Five",
  615. "Six", "Seven", "Eight"};
  616. static char const *usb_sample_rate_text[] = {"KHZ_8", "KHZ_11P025",
  617. "KHZ_16", "KHZ_22P05",
  618. "KHZ_32", "KHZ_44P1", "KHZ_48",
  619. "KHZ_88P2", "KHZ_96", "KHZ_176P4",
  620. "KHZ_192", "KHZ_352P8", "KHZ_384"};
  621. static const char *const usb_ch_text[] = {"One", "Two", "Three", "Four",
  622. "Five", "Six", "Seven",
  623. "Eight"};
  624. static char const *tdm_sample_rate_text[] = {"KHZ_8", "KHZ_16", "KHZ_32",
  625. "KHZ_48", "KHZ_176P4",
  626. "KHZ_352P8"};
  627. static char const *tdm_bit_format_text[] = {"S16_LE", "S24_LE", "S32_LE"};
  628. static char const *tdm_ch_text[] = {"One", "Two", "Three", "Four",
  629. "Five", "Six", "Seven", "Eight"};
  630. static const char *const auxpcm_rate_text[] = {"KHZ_8", "KHZ_16"};
  631. static char const *mi2s_rate_text[] = {"KHZ_8", "KHZ_11P025", "KHZ_16",
  632. "KHZ_22P05", "KHZ_32", "KHZ_44P1",
  633. "KHZ_48", "KHZ_88P2", "KHZ_96",
  634. "KHZ_176P4", "KHZ_192","KHZ_352P8",
  635. "KHZ_384"};
  636. static const char *const mi2s_ch_text[] = {"One", "Two", "Three", "Four",
  637. "Five", "Six", "Seven",
  638. "Eight"};
  639. static const char *const cdc_dma_rx_ch_text[] = {"One", "Two"};
  640. static const char *const cdc_dma_tx_ch_text[] = {"One", "Two", "Three", "Four",
  641. "Five", "Six", "Seven",
  642. "Eight"};
  643. static char const *cdc_dma_sample_rate_text[] = {"KHZ_8", "KHZ_11P025",
  644. "KHZ_16", "KHZ_22P05",
  645. "KHZ_32", "KHZ_44P1", "KHZ_48",
  646. "KHZ_88P2", "KHZ_96",
  647. "KHZ_176P4", "KHZ_192",
  648. "KHZ_352P8", "KHZ_384"};
  649. static char const *cdc80_dma_sample_rate_text[] = {"KHZ_8", "KHZ_11P025",
  650. "KHZ_16", "KHZ_22P05",
  651. "KHZ_32", "KHZ_44P1", "KHZ_48",
  652. "KHZ_88P2", "KHZ_96",
  653. "KHZ_176P4", "KHZ_192"};
  654. static char const *ext_disp_bit_format_text[] = {"S16_LE", "S24_LE",
  655. "S24_3LE"};
  656. static char const *ext_disp_sample_rate_text[] = {"KHZ_48", "KHZ_96",
  657. "KHZ_192", "KHZ_32", "KHZ_44P1",
  658. "KHZ_88P2", "KHZ_176P4"};
  659. static char const *bt_sample_rate_text[] = {"KHZ_8", "KHZ_16",
  660. "KHZ_44P1", "KHZ_48",
  661. "KHZ_88P2", "KHZ_96"};
  662. static char const *bt_sample_rate_rx_text[] = {"KHZ_8", "KHZ_16",
  663. "KHZ_44P1", "KHZ_48",
  664. "KHZ_88P2", "KHZ_96"};
  665. static char const *bt_sample_rate_tx_text[] = {"KHZ_8", "KHZ_16",
  666. "KHZ_44P1", "KHZ_48",
  667. "KHZ_88P2", "KHZ_96"};
  668. static const char *const afe_loopback_tx_ch_text[] = {"One", "Two"};
  669. static SOC_ENUM_SINGLE_EXT_DECL(usb_rx_sample_rate, usb_sample_rate_text);
  670. static SOC_ENUM_SINGLE_EXT_DECL(usb_tx_sample_rate, usb_sample_rate_text);
  671. static SOC_ENUM_SINGLE_EXT_DECL(usb_rx_format, bit_format_text);
  672. static SOC_ENUM_SINGLE_EXT_DECL(usb_tx_format, bit_format_text);
  673. static SOC_ENUM_SINGLE_EXT_DECL(usb_rx_chs, usb_ch_text);
  674. static SOC_ENUM_SINGLE_EXT_DECL(usb_tx_chs, usb_ch_text);
  675. static SOC_ENUM_SINGLE_EXT_DECL(vi_feed_tx_chs, vi_feed_ch_text);
  676. static SOC_ENUM_SINGLE_EXT_DECL(proxy_rx_chs, ch_text);
  677. static SOC_ENUM_SINGLE_EXT_DECL(tdm_rx_sample_rate, tdm_sample_rate_text);
  678. static SOC_ENUM_SINGLE_EXT_DECL(tdm_tx_sample_rate, tdm_sample_rate_text);
  679. static SOC_ENUM_SINGLE_EXT_DECL(tdm_rx_format, tdm_bit_format_text);
  680. static SOC_ENUM_SINGLE_EXT_DECL(tdm_tx_format, tdm_bit_format_text);
  681. static SOC_ENUM_SINGLE_EXT_DECL(tdm_tx_chs, tdm_ch_text);
  682. static SOC_ENUM_SINGLE_EXT_DECL(tdm_rx_chs, tdm_ch_text);
  683. static SOC_ENUM_SINGLE_EXT_DECL(prim_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  684. static SOC_ENUM_SINGLE_EXT_DECL(sec_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  685. static SOC_ENUM_SINGLE_EXT_DECL(tert_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  686. static SOC_ENUM_SINGLE_EXT_DECL(quat_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  687. static SOC_ENUM_SINGLE_EXT_DECL(quin_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  688. static SOC_ENUM_SINGLE_EXT_DECL(sen_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  689. static SOC_ENUM_SINGLE_EXT_DECL(prim_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  690. static SOC_ENUM_SINGLE_EXT_DECL(sec_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  691. static SOC_ENUM_SINGLE_EXT_DECL(tert_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  692. static SOC_ENUM_SINGLE_EXT_DECL(quat_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  693. static SOC_ENUM_SINGLE_EXT_DECL(quin_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  694. static SOC_ENUM_SINGLE_EXT_DECL(sen_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  695. static SOC_ENUM_SINGLE_EXT_DECL(aux_pcm_rx_format, bit_format_text);
  696. static SOC_ENUM_SINGLE_EXT_DECL(aux_pcm_tx_format, bit_format_text);
  697. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_rx_sample_rate, mi2s_rate_text);
  698. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_rx_sample_rate, mi2s_rate_text);
  699. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_rx_sample_rate, mi2s_rate_text);
  700. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_rx_sample_rate, mi2s_rate_text);
  701. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_rx_sample_rate, mi2s_rate_text);
  702. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_rx_sample_rate, mi2s_rate_text);
  703. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_tx_sample_rate, mi2s_rate_text);
  704. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_tx_sample_rate, mi2s_rate_text);
  705. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_tx_sample_rate, mi2s_rate_text);
  706. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_tx_sample_rate, mi2s_rate_text);
  707. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_tx_sample_rate, mi2s_rate_text);
  708. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_tx_sample_rate, mi2s_rate_text);
  709. static SOC_ENUM_SINGLE_EXT_DECL(mi2s_rx_format, bit_format_text);
  710. static SOC_ENUM_SINGLE_EXT_DECL(mi2s_tx_format, bit_format_text);
  711. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_rx_chs, mi2s_ch_text);
  712. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_rx_chs, mi2s_ch_text);
  713. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_rx_chs, mi2s_ch_text);
  714. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_rx_chs, mi2s_ch_text);
  715. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_rx_chs, mi2s_ch_text);
  716. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_rx_chs, mi2s_ch_text);
  717. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_tx_chs, mi2s_ch_text);
  718. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_tx_chs, mi2s_ch_text);
  719. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_tx_chs, mi2s_ch_text);
  720. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_tx_chs, mi2s_ch_text);
  721. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_tx_chs, mi2s_ch_text);
  722. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_tx_chs, mi2s_ch_text);
  723. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_0_chs, cdc_dma_rx_ch_text);
  724. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_1_chs, cdc_dma_rx_ch_text);
  725. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_0_chs, cdc_dma_rx_ch_text);
  726. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_1_chs, cdc_dma_rx_ch_text);
  727. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_2_chs, cdc_dma_rx_ch_text);
  728. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_3_chs, cdc_dma_rx_ch_text);
  729. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_5_chs, cdc_dma_rx_ch_text);
  730. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_6_chs, cdc_dma_rx_ch_text);
  731. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_0_chs, cdc_dma_tx_ch_text);
  732. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_1_chs, cdc_dma_tx_ch_text);
  733. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_2_chs, cdc_dma_tx_ch_text);
  734. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_0_chs, cdc_dma_tx_ch_text);
  735. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_3_chs, cdc_dma_tx_ch_text);
  736. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_4_chs, cdc_dma_tx_ch_text);
  737. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_0_chs, cdc_dma_tx_ch_text);
  738. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_1_chs, cdc_dma_tx_ch_text);
  739. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_2_chs, cdc_dma_tx_ch_text);
  740. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_0_format, bit_format_text);
  741. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_1_format, bit_format_text);
  742. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_1_format, bit_format_text);
  743. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_2_format, bit_format_text);
  744. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_0_format, bit_format_text);
  745. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_3_format, bit_format_text);
  746. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_4_format, bit_format_text);
  747. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_0_format, bit_format_text);
  748. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_1_format, bit_format_text);
  749. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_2_format, bit_format_text);
  750. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_0_sample_rate,
  751. cdc_dma_sample_rate_text);
  752. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_1_sample_rate,
  753. cdc_dma_sample_rate_text);
  754. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_0_sample_rate,
  755. cdc_dma_sample_rate_text);
  756. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_1_sample_rate,
  757. cdc_dma_sample_rate_text);
  758. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_2_sample_rate,
  759. cdc_dma_sample_rate_text);
  760. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_0_sample_rate,
  761. cdc_dma_sample_rate_text);
  762. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_3_sample_rate,
  763. cdc_dma_sample_rate_text);
  764. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_4_sample_rate,
  765. cdc_dma_sample_rate_text);
  766. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_0_sample_rate,
  767. cdc_dma_sample_rate_text);
  768. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_1_sample_rate,
  769. cdc_dma_sample_rate_text);
  770. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_2_sample_rate,
  771. cdc_dma_sample_rate_text);
  772. /* WCD9380 */
  773. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_0_format, cdc80_bit_format_text);
  774. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_1_format, cdc80_bit_format_text);
  775. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_2_format, cdc80_bit_format_text);
  776. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_3_format, cdc80_bit_format_text);
  777. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_5_format, cdc80_bit_format_text);
  778. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_6_format, cdc80_bit_format_text);
  779. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_0_sample_rate,
  780. cdc80_dma_sample_rate_text);
  781. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_1_sample_rate,
  782. cdc80_dma_sample_rate_text);
  783. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_2_sample_rate,
  784. cdc80_dma_sample_rate_text);
  785. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_3_sample_rate,
  786. cdc80_dma_sample_rate_text);
  787. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_5_sample_rate,
  788. cdc80_dma_sample_rate_text);
  789. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_6_sample_rate,
  790. cdc80_dma_sample_rate_text);
  791. /* WCD9385 */
  792. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_0_format, bit_format_text);
  793. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_1_format, bit_format_text);
  794. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_2_format, bit_format_text);
  795. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_3_format, bit_format_text);
  796. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_5_format, bit_format_text);
  797. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_6_format, bit_format_text);
  798. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_0_sample_rate,
  799. cdc_dma_sample_rate_text);
  800. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_1_sample_rate,
  801. cdc_dma_sample_rate_text);
  802. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_2_sample_rate,
  803. cdc_dma_sample_rate_text);
  804. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_3_sample_rate,
  805. cdc_dma_sample_rate_text);
  806. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_5_sample_rate,
  807. cdc_dma_sample_rate_text);
  808. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_6_sample_rate,
  809. cdc_dma_sample_rate_text);
  810. static SOC_ENUM_SINGLE_EXT_DECL(ext_disp_rx_chs, ch_text);
  811. static SOC_ENUM_SINGLE_EXT_DECL(ext_disp_rx_format, ext_disp_bit_format_text);
  812. static SOC_ENUM_SINGLE_EXT_DECL(ext_disp_rx_sample_rate,
  813. ext_disp_sample_rate_text);
  814. static SOC_ENUM_SINGLE_EXT_DECL(bt_sample_rate, bt_sample_rate_text);
  815. static SOC_ENUM_SINGLE_EXT_DECL(bt_sample_rate_rx, bt_sample_rate_rx_text);
  816. static SOC_ENUM_SINGLE_EXT_DECL(bt_sample_rate_tx, bt_sample_rate_tx_text);
  817. static SOC_ENUM_SINGLE_EXT_DECL(afe_loopback_tx_chs, afe_loopback_tx_ch_text);
  818. static bool is_initial_boot;
  819. static bool codec_reg_done;
  820. static struct snd_soc_card snd_soc_card_lahaina_msm;
  821. static int dmic_0_1_gpio_cnt;
  822. static int dmic_2_3_gpio_cnt;
  823. static int dmic_4_5_gpio_cnt;
  824. static void *def_wcd_mbhc_cal(void);
  825. static int msm_aux_codec_init(struct snd_soc_pcm_runtime*);
  826. static int msm_int_audrx_init(struct snd_soc_pcm_runtime*);
  827. /*
  828. * Need to report LINEIN
  829. * if R/L channel impedance is larger than 5K ohm
  830. */
  831. static struct wcd_mbhc_config wcd_mbhc_cfg = {
  832. .read_fw_bin = false,
  833. .calibration = NULL,
  834. .detect_extn_cable = true,
  835. .mono_stero_detection = false,
  836. .swap_gnd_mic = NULL,
  837. .hs_ext_micbias = true,
  838. .key_code[0] = KEY_MEDIA,
  839. .key_code[1] = KEY_VOICECOMMAND,
  840. .key_code[2] = KEY_VOLUMEUP,
  841. .key_code[3] = KEY_VOLUMEDOWN,
  842. .key_code[4] = 0,
  843. .key_code[5] = 0,
  844. .key_code[6] = 0,
  845. .key_code[7] = 0,
  846. .linein_th = 5000,
  847. .moisture_en = false,
  848. .mbhc_micbias = MIC_BIAS_2,
  849. .anc_micbias = MIC_BIAS_2,
  850. .enable_anc_mic_detect = false,
  851. .moisture_duty_cycle_en = true,
  852. };
  853. /* set audio task affinity to core 1 & 2 */
  854. static const unsigned int audio_core_list[] = {1, 2};
  855. static cpumask_t audio_cpu_map = CPU_MASK_NONE;
  856. static struct dev_pm_qos_request *msm_audio_req = NULL;
  857. static unsigned int qos_client_active_cnt = 0;
  858. static void msm_audio_add_qos_request()
  859. {
  860. int i;
  861. int cpu = 0;
  862. msm_audio_req = kzalloc(sizeof(struct dev_pm_qos_request) * NR_CPUS,
  863. GFP_KERNEL);
  864. if (!msm_audio_req) {
  865. pr_err("%s failed to alloc mem for qos req.\n", __func__);
  866. return;
  867. }
  868. for (i = 0; i < ARRAY_SIZE(audio_core_list); i++) {
  869. if (audio_core_list[i] >= NR_CPUS)
  870. pr_err("%s incorrect cpu id: %d specified.\n", __func__, audio_core_list[i]);
  871. else
  872. cpumask_set_cpu(audio_core_list[i], &audio_cpu_map);
  873. }
  874. for_each_cpu(cpu, &audio_cpu_map) {
  875. dev_pm_qos_add_request(get_cpu_device(cpu),
  876. &msm_audio_req[cpu],
  877. DEV_PM_QOS_RESUME_LATENCY,
  878. PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE);
  879. pr_debug("%s set cpu affinity to core %d.\n", __func__, cpu);
  880. }
  881. }
  882. static void msm_audio_remove_qos_request()
  883. {
  884. int cpu = 0;
  885. if (msm_audio_req) {
  886. for_each_cpu(cpu, &audio_cpu_map) {
  887. dev_pm_qos_remove_request(
  888. &msm_audio_req[cpu]);
  889. pr_debug("%s remove cpu affinity of core %d.\n", __func__, cpu);
  890. }
  891. kfree(msm_audio_req);
  892. }
  893. }
  894. static void msm_audio_update_qos_request(u32 latency)
  895. {
  896. int cpu = 0;
  897. if (msm_audio_req) {
  898. for_each_cpu(cpu, &audio_cpu_map) {
  899. dev_pm_qos_update_request(
  900. &msm_audio_req[cpu], latency);
  901. pr_debug("%s update latency of core %d to %ul.\n", __func__, cpu, latency);
  902. }
  903. }
  904. }
  905. static inline int param_is_mask(int p)
  906. {
  907. return (p >= SNDRV_PCM_HW_PARAM_FIRST_MASK) &&
  908. (p <= SNDRV_PCM_HW_PARAM_LAST_MASK);
  909. }
  910. static inline struct snd_mask *param_to_mask(struct snd_pcm_hw_params *p,
  911. int n)
  912. {
  913. return &(p->masks[n - SNDRV_PCM_HW_PARAM_FIRST_MASK]);
  914. }
  915. static void param_set_mask(struct snd_pcm_hw_params *p, int n,
  916. unsigned int bit)
  917. {
  918. if (bit >= SNDRV_MASK_MAX)
  919. return;
  920. if (param_is_mask(n)) {
  921. struct snd_mask *m = param_to_mask(p, n);
  922. m->bits[0] = 0;
  923. m->bits[1] = 0;
  924. m->bits[bit >> 5] |= (1 << (bit & 31));
  925. }
  926. }
  927. static int usb_audio_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  928. struct snd_ctl_elem_value *ucontrol)
  929. {
  930. int sample_rate_val = 0;
  931. switch (usb_rx_cfg.sample_rate) {
  932. case SAMPLING_RATE_384KHZ:
  933. sample_rate_val = 12;
  934. break;
  935. case SAMPLING_RATE_352P8KHZ:
  936. sample_rate_val = 11;
  937. break;
  938. case SAMPLING_RATE_192KHZ:
  939. sample_rate_val = 10;
  940. break;
  941. case SAMPLING_RATE_176P4KHZ:
  942. sample_rate_val = 9;
  943. break;
  944. case SAMPLING_RATE_96KHZ:
  945. sample_rate_val = 8;
  946. break;
  947. case SAMPLING_RATE_88P2KHZ:
  948. sample_rate_val = 7;
  949. break;
  950. case SAMPLING_RATE_48KHZ:
  951. sample_rate_val = 6;
  952. break;
  953. case SAMPLING_RATE_44P1KHZ:
  954. sample_rate_val = 5;
  955. break;
  956. case SAMPLING_RATE_32KHZ:
  957. sample_rate_val = 4;
  958. break;
  959. case SAMPLING_RATE_22P05KHZ:
  960. sample_rate_val = 3;
  961. break;
  962. case SAMPLING_RATE_16KHZ:
  963. sample_rate_val = 2;
  964. break;
  965. case SAMPLING_RATE_11P025KHZ:
  966. sample_rate_val = 1;
  967. break;
  968. case SAMPLING_RATE_8KHZ:
  969. default:
  970. sample_rate_val = 0;
  971. break;
  972. }
  973. ucontrol->value.integer.value[0] = sample_rate_val;
  974. pr_debug("%s: usb_audio_rx_sample_rate = %d\n", __func__,
  975. usb_rx_cfg.sample_rate);
  976. return 0;
  977. }
  978. static int usb_audio_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  979. struct snd_ctl_elem_value *ucontrol)
  980. {
  981. switch (ucontrol->value.integer.value[0]) {
  982. case 12:
  983. usb_rx_cfg.sample_rate = SAMPLING_RATE_384KHZ;
  984. break;
  985. case 11:
  986. usb_rx_cfg.sample_rate = SAMPLING_RATE_352P8KHZ;
  987. break;
  988. case 10:
  989. usb_rx_cfg.sample_rate = SAMPLING_RATE_192KHZ;
  990. break;
  991. case 9:
  992. usb_rx_cfg.sample_rate = SAMPLING_RATE_176P4KHZ;
  993. break;
  994. case 8:
  995. usb_rx_cfg.sample_rate = SAMPLING_RATE_96KHZ;
  996. break;
  997. case 7:
  998. usb_rx_cfg.sample_rate = SAMPLING_RATE_88P2KHZ;
  999. break;
  1000. case 6:
  1001. usb_rx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  1002. break;
  1003. case 5:
  1004. usb_rx_cfg.sample_rate = SAMPLING_RATE_44P1KHZ;
  1005. break;
  1006. case 4:
  1007. usb_rx_cfg.sample_rate = SAMPLING_RATE_32KHZ;
  1008. break;
  1009. case 3:
  1010. usb_rx_cfg.sample_rate = SAMPLING_RATE_22P05KHZ;
  1011. break;
  1012. case 2:
  1013. usb_rx_cfg.sample_rate = SAMPLING_RATE_16KHZ;
  1014. break;
  1015. case 1:
  1016. usb_rx_cfg.sample_rate = SAMPLING_RATE_11P025KHZ;
  1017. break;
  1018. case 0:
  1019. usb_rx_cfg.sample_rate = SAMPLING_RATE_8KHZ;
  1020. break;
  1021. default:
  1022. usb_rx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  1023. break;
  1024. }
  1025. pr_debug("%s: control value = %ld, usb_audio_rx_sample_rate = %d\n",
  1026. __func__, ucontrol->value.integer.value[0],
  1027. usb_rx_cfg.sample_rate);
  1028. return 0;
  1029. }
  1030. static int usb_audio_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1031. struct snd_ctl_elem_value *ucontrol)
  1032. {
  1033. int sample_rate_val = 0;
  1034. switch (usb_tx_cfg.sample_rate) {
  1035. case SAMPLING_RATE_384KHZ:
  1036. sample_rate_val = 12;
  1037. break;
  1038. case SAMPLING_RATE_352P8KHZ:
  1039. sample_rate_val = 11;
  1040. break;
  1041. case SAMPLING_RATE_192KHZ:
  1042. sample_rate_val = 10;
  1043. break;
  1044. case SAMPLING_RATE_176P4KHZ:
  1045. sample_rate_val = 9;
  1046. break;
  1047. case SAMPLING_RATE_96KHZ:
  1048. sample_rate_val = 8;
  1049. break;
  1050. case SAMPLING_RATE_88P2KHZ:
  1051. sample_rate_val = 7;
  1052. break;
  1053. case SAMPLING_RATE_48KHZ:
  1054. sample_rate_val = 6;
  1055. break;
  1056. case SAMPLING_RATE_44P1KHZ:
  1057. sample_rate_val = 5;
  1058. break;
  1059. case SAMPLING_RATE_32KHZ:
  1060. sample_rate_val = 4;
  1061. break;
  1062. case SAMPLING_RATE_22P05KHZ:
  1063. sample_rate_val = 3;
  1064. break;
  1065. case SAMPLING_RATE_16KHZ:
  1066. sample_rate_val = 2;
  1067. break;
  1068. case SAMPLING_RATE_11P025KHZ:
  1069. sample_rate_val = 1;
  1070. break;
  1071. case SAMPLING_RATE_8KHZ:
  1072. sample_rate_val = 0;
  1073. break;
  1074. default:
  1075. sample_rate_val = 6;
  1076. break;
  1077. }
  1078. ucontrol->value.integer.value[0] = sample_rate_val;
  1079. pr_debug("%s: usb_audio_tx_sample_rate = %d\n", __func__,
  1080. usb_tx_cfg.sample_rate);
  1081. return 0;
  1082. }
  1083. static int usb_audio_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1084. struct snd_ctl_elem_value *ucontrol)
  1085. {
  1086. switch (ucontrol->value.integer.value[0]) {
  1087. case 12:
  1088. usb_tx_cfg.sample_rate = SAMPLING_RATE_384KHZ;
  1089. break;
  1090. case 11:
  1091. usb_tx_cfg.sample_rate = SAMPLING_RATE_352P8KHZ;
  1092. break;
  1093. case 10:
  1094. usb_tx_cfg.sample_rate = SAMPLING_RATE_192KHZ;
  1095. break;
  1096. case 9:
  1097. usb_tx_cfg.sample_rate = SAMPLING_RATE_176P4KHZ;
  1098. break;
  1099. case 8:
  1100. usb_tx_cfg.sample_rate = SAMPLING_RATE_96KHZ;
  1101. break;
  1102. case 7:
  1103. usb_tx_cfg.sample_rate = SAMPLING_RATE_88P2KHZ;
  1104. break;
  1105. case 6:
  1106. usb_tx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  1107. break;
  1108. case 5:
  1109. usb_tx_cfg.sample_rate = SAMPLING_RATE_44P1KHZ;
  1110. break;
  1111. case 4:
  1112. usb_tx_cfg.sample_rate = SAMPLING_RATE_32KHZ;
  1113. break;
  1114. case 3:
  1115. usb_tx_cfg.sample_rate = SAMPLING_RATE_22P05KHZ;
  1116. break;
  1117. case 2:
  1118. usb_tx_cfg.sample_rate = SAMPLING_RATE_16KHZ;
  1119. break;
  1120. case 1:
  1121. usb_tx_cfg.sample_rate = SAMPLING_RATE_11P025KHZ;
  1122. break;
  1123. case 0:
  1124. usb_tx_cfg.sample_rate = SAMPLING_RATE_8KHZ;
  1125. break;
  1126. default:
  1127. usb_tx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  1128. break;
  1129. }
  1130. pr_debug("%s: control value = %ld, usb_audio_tx_sample_rate = %d\n",
  1131. __func__, ucontrol->value.integer.value[0],
  1132. usb_tx_cfg.sample_rate);
  1133. return 0;
  1134. }
  1135. static int afe_loopback_tx_ch_get(struct snd_kcontrol *kcontrol,
  1136. struct snd_ctl_elem_value *ucontrol)
  1137. {
  1138. pr_debug("%s: afe_loopback_tx_ch = %d\n", __func__,
  1139. afe_loopback_tx_cfg[0].channels);
  1140. ucontrol->value.enumerated.item[0] =
  1141. afe_loopback_tx_cfg[0].channels - 1;
  1142. return 0;
  1143. }
  1144. static int afe_loopback_tx_ch_put(struct snd_kcontrol *kcontrol,
  1145. struct snd_ctl_elem_value *ucontrol)
  1146. {
  1147. afe_loopback_tx_cfg[0].channels =
  1148. ucontrol->value.enumerated.item[0] + 1;
  1149. pr_debug("%s: afe_loopback_tx_ch = %d\n", __func__,
  1150. afe_loopback_tx_cfg[0].channels);
  1151. return 1;
  1152. }
  1153. static int usb_audio_rx_format_get(struct snd_kcontrol *kcontrol,
  1154. struct snd_ctl_elem_value *ucontrol)
  1155. {
  1156. switch (usb_rx_cfg.bit_format) {
  1157. case SNDRV_PCM_FORMAT_S32_LE:
  1158. ucontrol->value.integer.value[0] = 3;
  1159. break;
  1160. case SNDRV_PCM_FORMAT_S24_3LE:
  1161. ucontrol->value.integer.value[0] = 2;
  1162. break;
  1163. case SNDRV_PCM_FORMAT_S24_LE:
  1164. ucontrol->value.integer.value[0] = 1;
  1165. break;
  1166. case SNDRV_PCM_FORMAT_S16_LE:
  1167. default:
  1168. ucontrol->value.integer.value[0] = 0;
  1169. break;
  1170. }
  1171. pr_debug("%s: usb_audio_rx_format = %d, ucontrol value = %ld\n",
  1172. __func__, usb_rx_cfg.bit_format,
  1173. ucontrol->value.integer.value[0]);
  1174. return 0;
  1175. }
  1176. static int usb_audio_rx_format_put(struct snd_kcontrol *kcontrol,
  1177. struct snd_ctl_elem_value *ucontrol)
  1178. {
  1179. int rc = 0;
  1180. switch (ucontrol->value.integer.value[0]) {
  1181. case 3:
  1182. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S32_LE;
  1183. break;
  1184. case 2:
  1185. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  1186. break;
  1187. case 1:
  1188. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_LE;
  1189. break;
  1190. case 0:
  1191. default:
  1192. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S16_LE;
  1193. break;
  1194. }
  1195. pr_debug("%s: usb_audio_rx_format = %d, ucontrol value = %ld\n",
  1196. __func__, usb_rx_cfg.bit_format,
  1197. ucontrol->value.integer.value[0]);
  1198. return rc;
  1199. }
  1200. static int usb_audio_tx_format_get(struct snd_kcontrol *kcontrol,
  1201. struct snd_ctl_elem_value *ucontrol)
  1202. {
  1203. switch (usb_tx_cfg.bit_format) {
  1204. case SNDRV_PCM_FORMAT_S32_LE:
  1205. ucontrol->value.integer.value[0] = 3;
  1206. break;
  1207. case SNDRV_PCM_FORMAT_S24_3LE:
  1208. ucontrol->value.integer.value[0] = 2;
  1209. break;
  1210. case SNDRV_PCM_FORMAT_S24_LE:
  1211. ucontrol->value.integer.value[0] = 1;
  1212. break;
  1213. case SNDRV_PCM_FORMAT_S16_LE:
  1214. default:
  1215. ucontrol->value.integer.value[0] = 0;
  1216. break;
  1217. }
  1218. pr_debug("%s: usb_audio_tx_format = %d, ucontrol value = %ld\n",
  1219. __func__, usb_tx_cfg.bit_format,
  1220. ucontrol->value.integer.value[0]);
  1221. return 0;
  1222. }
  1223. static int usb_audio_tx_format_put(struct snd_kcontrol *kcontrol,
  1224. struct snd_ctl_elem_value *ucontrol)
  1225. {
  1226. int rc = 0;
  1227. switch (ucontrol->value.integer.value[0]) {
  1228. case 3:
  1229. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S32_LE;
  1230. break;
  1231. case 2:
  1232. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  1233. break;
  1234. case 1:
  1235. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_LE;
  1236. break;
  1237. case 0:
  1238. default:
  1239. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S16_LE;
  1240. break;
  1241. }
  1242. pr_debug("%s: usb_audio_tx_format = %d, ucontrol value = %ld\n",
  1243. __func__, usb_tx_cfg.bit_format,
  1244. ucontrol->value.integer.value[0]);
  1245. return rc;
  1246. }
  1247. static int usb_audio_rx_ch_get(struct snd_kcontrol *kcontrol,
  1248. struct snd_ctl_elem_value *ucontrol)
  1249. {
  1250. pr_debug("%s: usb_audio_rx_ch = %d\n", __func__,
  1251. usb_rx_cfg.channels);
  1252. ucontrol->value.integer.value[0] = usb_rx_cfg.channels - 1;
  1253. return 0;
  1254. }
  1255. static int usb_audio_rx_ch_put(struct snd_kcontrol *kcontrol,
  1256. struct snd_ctl_elem_value *ucontrol)
  1257. {
  1258. usb_rx_cfg.channels = ucontrol->value.integer.value[0] + 1;
  1259. pr_debug("%s: usb_audio_rx_ch = %d\n", __func__, usb_rx_cfg.channels);
  1260. return 1;
  1261. }
  1262. static int usb_audio_tx_ch_get(struct snd_kcontrol *kcontrol,
  1263. struct snd_ctl_elem_value *ucontrol)
  1264. {
  1265. pr_debug("%s: usb_audio_tx_ch = %d\n", __func__,
  1266. usb_tx_cfg.channels);
  1267. ucontrol->value.integer.value[0] = usb_tx_cfg.channels - 1;
  1268. return 0;
  1269. }
  1270. static int usb_audio_tx_ch_put(struct snd_kcontrol *kcontrol,
  1271. struct snd_ctl_elem_value *ucontrol)
  1272. {
  1273. usb_tx_cfg.channels = ucontrol->value.integer.value[0] + 1;
  1274. pr_debug("%s: usb_audio_tx_ch = %d\n", __func__, usb_tx_cfg.channels);
  1275. return 1;
  1276. }
  1277. static int msm_vi_feed_tx_ch_get(struct snd_kcontrol *kcontrol,
  1278. struct snd_ctl_elem_value *ucontrol)
  1279. {
  1280. ucontrol->value.integer.value[0] = msm_vi_feed_tx_ch - 1;
  1281. pr_debug("%s: msm_vi_feed_tx_ch = %ld\n", __func__,
  1282. ucontrol->value.integer.value[0]);
  1283. return 0;
  1284. }
  1285. static int msm_vi_feed_tx_ch_put(struct snd_kcontrol *kcontrol,
  1286. struct snd_ctl_elem_value *ucontrol)
  1287. {
  1288. msm_vi_feed_tx_ch = ucontrol->value.integer.value[0] + 1;
  1289. pr_debug("%s: msm_vi_feed_tx_ch = %d\n", __func__, msm_vi_feed_tx_ch);
  1290. return 1;
  1291. }
  1292. static int ext_disp_get_port_idx(struct snd_kcontrol *kcontrol)
  1293. {
  1294. int idx = 0;
  1295. if (strnstr(kcontrol->id.name, "Display Port RX",
  1296. sizeof("Display Port RX"))) {
  1297. idx = EXT_DISP_RX_IDX_DP;
  1298. } else if (strnstr(kcontrol->id.name, "Display Port1 RX",
  1299. sizeof("Display Port1 RX"))) {
  1300. idx = EXT_DISP_RX_IDX_DP1;
  1301. } else {
  1302. pr_err("%s: unsupported BE: %s\n",
  1303. __func__, kcontrol->id.name);
  1304. idx = -EINVAL;
  1305. }
  1306. return idx;
  1307. }
  1308. static int ext_disp_rx_format_get(struct snd_kcontrol *kcontrol,
  1309. struct snd_ctl_elem_value *ucontrol)
  1310. {
  1311. int idx = ext_disp_get_port_idx(kcontrol);
  1312. if (idx < 0)
  1313. return idx;
  1314. switch (ext_disp_rx_cfg[idx].bit_format) {
  1315. case SNDRV_PCM_FORMAT_S24_3LE:
  1316. ucontrol->value.integer.value[0] = 2;
  1317. break;
  1318. case SNDRV_PCM_FORMAT_S24_LE:
  1319. ucontrol->value.integer.value[0] = 1;
  1320. break;
  1321. case SNDRV_PCM_FORMAT_S16_LE:
  1322. default:
  1323. ucontrol->value.integer.value[0] = 0;
  1324. break;
  1325. }
  1326. pr_debug("%s: ext_disp_rx[%d].format = %d, ucontrol value = %ld\n",
  1327. __func__, idx, ext_disp_rx_cfg[idx].bit_format,
  1328. ucontrol->value.integer.value[0]);
  1329. return 0;
  1330. }
  1331. static int ext_disp_rx_format_put(struct snd_kcontrol *kcontrol,
  1332. struct snd_ctl_elem_value *ucontrol)
  1333. {
  1334. int idx = ext_disp_get_port_idx(kcontrol);
  1335. if (idx < 0)
  1336. return idx;
  1337. switch (ucontrol->value.integer.value[0]) {
  1338. case 2:
  1339. ext_disp_rx_cfg[idx].bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  1340. break;
  1341. case 1:
  1342. ext_disp_rx_cfg[idx].bit_format = SNDRV_PCM_FORMAT_S24_LE;
  1343. break;
  1344. case 0:
  1345. default:
  1346. ext_disp_rx_cfg[idx].bit_format = SNDRV_PCM_FORMAT_S16_LE;
  1347. break;
  1348. }
  1349. pr_debug("%s: ext_disp_rx[%d].format = %d, ucontrol value = %ld\n",
  1350. __func__, idx, ext_disp_rx_cfg[idx].bit_format,
  1351. ucontrol->value.integer.value[0]);
  1352. return 0;
  1353. }
  1354. static int ext_disp_rx_ch_get(struct snd_kcontrol *kcontrol,
  1355. struct snd_ctl_elem_value *ucontrol)
  1356. {
  1357. int idx = ext_disp_get_port_idx(kcontrol);
  1358. if (idx < 0)
  1359. return idx;
  1360. ucontrol->value.integer.value[0] =
  1361. ext_disp_rx_cfg[idx].channels - 2;
  1362. pr_debug("%s: ext_disp_rx[%d].ch = %d\n", __func__,
  1363. idx, ext_disp_rx_cfg[idx].channels);
  1364. return 0;
  1365. }
  1366. static int ext_disp_rx_ch_put(struct snd_kcontrol *kcontrol,
  1367. struct snd_ctl_elem_value *ucontrol)
  1368. {
  1369. int idx = ext_disp_get_port_idx(kcontrol);
  1370. if (idx < 0)
  1371. return idx;
  1372. ext_disp_rx_cfg[idx].channels =
  1373. ucontrol->value.integer.value[0] + 2;
  1374. pr_debug("%s: ext_disp_rx[%d].ch = %d\n", __func__,
  1375. idx, ext_disp_rx_cfg[idx].channels);
  1376. return 1;
  1377. }
  1378. static int ext_disp_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1379. struct snd_ctl_elem_value *ucontrol)
  1380. {
  1381. int sample_rate_val;
  1382. int idx = ext_disp_get_port_idx(kcontrol);
  1383. if (idx < 0)
  1384. return idx;
  1385. switch (ext_disp_rx_cfg[idx].sample_rate) {
  1386. case SAMPLING_RATE_176P4KHZ:
  1387. sample_rate_val = 6;
  1388. break;
  1389. case SAMPLING_RATE_88P2KHZ:
  1390. sample_rate_val = 5;
  1391. break;
  1392. case SAMPLING_RATE_44P1KHZ:
  1393. sample_rate_val = 4;
  1394. break;
  1395. case SAMPLING_RATE_32KHZ:
  1396. sample_rate_val = 3;
  1397. break;
  1398. case SAMPLING_RATE_192KHZ:
  1399. sample_rate_val = 2;
  1400. break;
  1401. case SAMPLING_RATE_96KHZ:
  1402. sample_rate_val = 1;
  1403. break;
  1404. case SAMPLING_RATE_48KHZ:
  1405. default:
  1406. sample_rate_val = 0;
  1407. break;
  1408. }
  1409. ucontrol->value.integer.value[0] = sample_rate_val;
  1410. pr_debug("%s: ext_disp_rx[%d].sample_rate = %d\n", __func__,
  1411. idx, ext_disp_rx_cfg[idx].sample_rate);
  1412. return 0;
  1413. }
  1414. static int ext_disp_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1415. struct snd_ctl_elem_value *ucontrol)
  1416. {
  1417. int idx = ext_disp_get_port_idx(kcontrol);
  1418. if (idx < 0)
  1419. return idx;
  1420. switch (ucontrol->value.integer.value[0]) {
  1421. case 6:
  1422. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_176P4KHZ;
  1423. break;
  1424. case 5:
  1425. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_88P2KHZ;
  1426. break;
  1427. case 4:
  1428. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_44P1KHZ;
  1429. break;
  1430. case 3:
  1431. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_32KHZ;
  1432. break;
  1433. case 2:
  1434. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_192KHZ;
  1435. break;
  1436. case 1:
  1437. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_96KHZ;
  1438. break;
  1439. case 0:
  1440. default:
  1441. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_48KHZ;
  1442. break;
  1443. }
  1444. pr_debug("%s: control value = %ld, ext_disp_rx[%d].sample_rate = %d\n",
  1445. __func__, ucontrol->value.integer.value[0], idx,
  1446. ext_disp_rx_cfg[idx].sample_rate);
  1447. return 0;
  1448. }
  1449. static int proxy_rx_ch_get(struct snd_kcontrol *kcontrol,
  1450. struct snd_ctl_elem_value *ucontrol)
  1451. {
  1452. pr_debug("%s: proxy_rx channels = %d\n",
  1453. __func__, proxy_rx_cfg.channels);
  1454. ucontrol->value.integer.value[0] = proxy_rx_cfg.channels - 2;
  1455. return 0;
  1456. }
  1457. static int proxy_rx_ch_put(struct snd_kcontrol *kcontrol,
  1458. struct snd_ctl_elem_value *ucontrol)
  1459. {
  1460. proxy_rx_cfg.channels = ucontrol->value.integer.value[0] + 2;
  1461. pr_debug("%s: proxy_rx channels = %d\n",
  1462. __func__, proxy_rx_cfg.channels);
  1463. return 1;
  1464. }
  1465. static int tdm_get_port_idx(struct snd_kcontrol *kcontrol,
  1466. struct tdm_port *port)
  1467. {
  1468. if (port) {
  1469. if (strnstr(kcontrol->id.name, "PRI",
  1470. sizeof(kcontrol->id.name))) {
  1471. port->mode = TDM_PRI;
  1472. } else if (strnstr(kcontrol->id.name, "SEC",
  1473. sizeof(kcontrol->id.name))) {
  1474. port->mode = TDM_SEC;
  1475. } else if (strnstr(kcontrol->id.name, "TERT",
  1476. sizeof(kcontrol->id.name))) {
  1477. port->mode = TDM_TERT;
  1478. } else if (strnstr(kcontrol->id.name, "QUAT",
  1479. sizeof(kcontrol->id.name))) {
  1480. port->mode = TDM_QUAT;
  1481. } else if (strnstr(kcontrol->id.name, "QUIN",
  1482. sizeof(kcontrol->id.name))) {
  1483. port->mode = TDM_QUIN;
  1484. } else if (strnstr(kcontrol->id.name, "SEN",
  1485. sizeof(kcontrol->id.name))) {
  1486. port->mode = TDM_SEN;
  1487. } else {
  1488. pr_err("%s: unsupported mode in: %s\n",
  1489. __func__, kcontrol->id.name);
  1490. return -EINVAL;
  1491. }
  1492. if (strnstr(kcontrol->id.name, "RX_0",
  1493. sizeof(kcontrol->id.name)) ||
  1494. strnstr(kcontrol->id.name, "TX_0",
  1495. sizeof(kcontrol->id.name))) {
  1496. port->channel = TDM_0;
  1497. } else if (strnstr(kcontrol->id.name, "RX_1",
  1498. sizeof(kcontrol->id.name)) ||
  1499. strnstr(kcontrol->id.name, "TX_1",
  1500. sizeof(kcontrol->id.name))) {
  1501. port->channel = TDM_1;
  1502. } else if (strnstr(kcontrol->id.name, "RX_2",
  1503. sizeof(kcontrol->id.name)) ||
  1504. strnstr(kcontrol->id.name, "TX_2",
  1505. sizeof(kcontrol->id.name))) {
  1506. port->channel = TDM_2;
  1507. } else if (strnstr(kcontrol->id.name, "RX_3",
  1508. sizeof(kcontrol->id.name)) ||
  1509. strnstr(kcontrol->id.name, "TX_3",
  1510. sizeof(kcontrol->id.name))) {
  1511. port->channel = TDM_3;
  1512. } else if (strnstr(kcontrol->id.name, "RX_4",
  1513. sizeof(kcontrol->id.name)) ||
  1514. strnstr(kcontrol->id.name, "TX_4",
  1515. sizeof(kcontrol->id.name))) {
  1516. port->channel = TDM_4;
  1517. } else if (strnstr(kcontrol->id.name, "RX_5",
  1518. sizeof(kcontrol->id.name)) ||
  1519. strnstr(kcontrol->id.name, "TX_5",
  1520. sizeof(kcontrol->id.name))) {
  1521. port->channel = TDM_5;
  1522. } else if (strnstr(kcontrol->id.name, "RX_6",
  1523. sizeof(kcontrol->id.name)) ||
  1524. strnstr(kcontrol->id.name, "TX_6",
  1525. sizeof(kcontrol->id.name))) {
  1526. port->channel = TDM_6;
  1527. } else if (strnstr(kcontrol->id.name, "RX_7",
  1528. sizeof(kcontrol->id.name)) ||
  1529. strnstr(kcontrol->id.name, "TX_7",
  1530. sizeof(kcontrol->id.name))) {
  1531. port->channel = TDM_7;
  1532. } else {
  1533. pr_err("%s: unsupported channel in: %s\n",
  1534. __func__, kcontrol->id.name);
  1535. return -EINVAL;
  1536. }
  1537. } else {
  1538. return -EINVAL;
  1539. }
  1540. return 0;
  1541. }
  1542. static int tdm_get_sample_rate(int value)
  1543. {
  1544. int sample_rate = 0;
  1545. switch (value) {
  1546. case 0:
  1547. sample_rate = SAMPLING_RATE_8KHZ;
  1548. break;
  1549. case 1:
  1550. sample_rate = SAMPLING_RATE_16KHZ;
  1551. break;
  1552. case 2:
  1553. sample_rate = SAMPLING_RATE_32KHZ;
  1554. break;
  1555. case 3:
  1556. sample_rate = SAMPLING_RATE_48KHZ;
  1557. break;
  1558. case 4:
  1559. sample_rate = SAMPLING_RATE_176P4KHZ;
  1560. break;
  1561. case 5:
  1562. sample_rate = SAMPLING_RATE_352P8KHZ;
  1563. break;
  1564. default:
  1565. sample_rate = SAMPLING_RATE_48KHZ;
  1566. break;
  1567. }
  1568. return sample_rate;
  1569. }
  1570. static int tdm_get_sample_rate_val(int sample_rate)
  1571. {
  1572. int sample_rate_val = 0;
  1573. switch (sample_rate) {
  1574. case SAMPLING_RATE_8KHZ:
  1575. sample_rate_val = 0;
  1576. break;
  1577. case SAMPLING_RATE_16KHZ:
  1578. sample_rate_val = 1;
  1579. break;
  1580. case SAMPLING_RATE_32KHZ:
  1581. sample_rate_val = 2;
  1582. break;
  1583. case SAMPLING_RATE_48KHZ:
  1584. sample_rate_val = 3;
  1585. break;
  1586. case SAMPLING_RATE_176P4KHZ:
  1587. sample_rate_val = 4;
  1588. break;
  1589. case SAMPLING_RATE_352P8KHZ:
  1590. sample_rate_val = 5;
  1591. break;
  1592. default:
  1593. sample_rate_val = 3;
  1594. break;
  1595. }
  1596. return sample_rate_val;
  1597. }
  1598. static int tdm_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1599. struct snd_ctl_elem_value *ucontrol)
  1600. {
  1601. struct tdm_port port;
  1602. int ret = tdm_get_port_idx(kcontrol, &port);
  1603. if (ret) {
  1604. pr_err("%s: unsupported control: %s\n",
  1605. __func__, kcontrol->id.name);
  1606. } else {
  1607. ucontrol->value.enumerated.item[0] = tdm_get_sample_rate_val(
  1608. tdm_rx_cfg[port.mode][port.channel].sample_rate);
  1609. pr_debug("%s: tdm_rx_sample_rate = %d, item = %d\n", __func__,
  1610. tdm_rx_cfg[port.mode][port.channel].sample_rate,
  1611. ucontrol->value.enumerated.item[0]);
  1612. }
  1613. return ret;
  1614. }
  1615. static int tdm_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1616. struct snd_ctl_elem_value *ucontrol)
  1617. {
  1618. struct tdm_port port;
  1619. int ret = tdm_get_port_idx(kcontrol, &port);
  1620. if (ret) {
  1621. pr_err("%s: unsupported control: %s\n",
  1622. __func__, kcontrol->id.name);
  1623. } else {
  1624. tdm_rx_cfg[port.mode][port.channel].sample_rate =
  1625. tdm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  1626. pr_debug("%s: tdm_rx_sample_rate = %d, item = %d\n", __func__,
  1627. tdm_rx_cfg[port.mode][port.channel].sample_rate,
  1628. ucontrol->value.enumerated.item[0]);
  1629. }
  1630. return ret;
  1631. }
  1632. static int tdm_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1633. struct snd_ctl_elem_value *ucontrol)
  1634. {
  1635. struct tdm_port port;
  1636. int ret = tdm_get_port_idx(kcontrol, &port);
  1637. if (ret) {
  1638. pr_err("%s: unsupported control: %s\n",
  1639. __func__, kcontrol->id.name);
  1640. } else {
  1641. ucontrol->value.enumerated.item[0] = tdm_get_sample_rate_val(
  1642. tdm_tx_cfg[port.mode][port.channel].sample_rate);
  1643. pr_debug("%s: tdm_tx_sample_rate = %d, item = %d\n", __func__,
  1644. tdm_tx_cfg[port.mode][port.channel].sample_rate,
  1645. ucontrol->value.enumerated.item[0]);
  1646. }
  1647. return ret;
  1648. }
  1649. static int tdm_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1650. struct snd_ctl_elem_value *ucontrol)
  1651. {
  1652. struct tdm_port port;
  1653. int ret = tdm_get_port_idx(kcontrol, &port);
  1654. if (ret) {
  1655. pr_err("%s: unsupported control: %s\n",
  1656. __func__, kcontrol->id.name);
  1657. } else {
  1658. tdm_tx_cfg[port.mode][port.channel].sample_rate =
  1659. tdm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  1660. pr_debug("%s: tdm_tx_sample_rate = %d, item = %d\n", __func__,
  1661. tdm_tx_cfg[port.mode][port.channel].sample_rate,
  1662. ucontrol->value.enumerated.item[0]);
  1663. }
  1664. return ret;
  1665. }
  1666. static int tdm_get_format(int value)
  1667. {
  1668. int format = 0;
  1669. switch (value) {
  1670. case 0:
  1671. format = SNDRV_PCM_FORMAT_S16_LE;
  1672. break;
  1673. case 1:
  1674. format = SNDRV_PCM_FORMAT_S24_LE;
  1675. break;
  1676. case 2:
  1677. format = SNDRV_PCM_FORMAT_S32_LE;
  1678. break;
  1679. default:
  1680. format = SNDRV_PCM_FORMAT_S16_LE;
  1681. break;
  1682. }
  1683. return format;
  1684. }
  1685. static int tdm_get_format_val(int format)
  1686. {
  1687. int value = 0;
  1688. switch (format) {
  1689. case SNDRV_PCM_FORMAT_S16_LE:
  1690. value = 0;
  1691. break;
  1692. case SNDRV_PCM_FORMAT_S24_LE:
  1693. value = 1;
  1694. break;
  1695. case SNDRV_PCM_FORMAT_S32_LE:
  1696. value = 2;
  1697. break;
  1698. default:
  1699. value = 0;
  1700. break;
  1701. }
  1702. return value;
  1703. }
  1704. static int tdm_rx_format_get(struct snd_kcontrol *kcontrol,
  1705. struct snd_ctl_elem_value *ucontrol)
  1706. {
  1707. struct tdm_port port;
  1708. int ret = tdm_get_port_idx(kcontrol, &port);
  1709. if (ret) {
  1710. pr_err("%s: unsupported control: %s\n",
  1711. __func__, kcontrol->id.name);
  1712. } else {
  1713. ucontrol->value.enumerated.item[0] = tdm_get_format_val(
  1714. tdm_rx_cfg[port.mode][port.channel].bit_format);
  1715. pr_debug("%s: tdm_rx_bit_format = %d, item = %d\n", __func__,
  1716. tdm_rx_cfg[port.mode][port.channel].bit_format,
  1717. ucontrol->value.enumerated.item[0]);
  1718. }
  1719. return ret;
  1720. }
  1721. static int tdm_rx_format_put(struct snd_kcontrol *kcontrol,
  1722. struct snd_ctl_elem_value *ucontrol)
  1723. {
  1724. struct tdm_port port;
  1725. int ret = tdm_get_port_idx(kcontrol, &port);
  1726. if (ret) {
  1727. pr_err("%s: unsupported control: %s\n",
  1728. __func__, kcontrol->id.name);
  1729. } else {
  1730. tdm_rx_cfg[port.mode][port.channel].bit_format =
  1731. tdm_get_format(ucontrol->value.enumerated.item[0]);
  1732. pr_debug("%s: tdm_rx_bit_format = %d, item = %d\n", __func__,
  1733. tdm_rx_cfg[port.mode][port.channel].bit_format,
  1734. ucontrol->value.enumerated.item[0]);
  1735. }
  1736. return ret;
  1737. }
  1738. static int tdm_tx_format_get(struct snd_kcontrol *kcontrol,
  1739. struct snd_ctl_elem_value *ucontrol)
  1740. {
  1741. struct tdm_port port;
  1742. int ret = tdm_get_port_idx(kcontrol, &port);
  1743. if (ret) {
  1744. pr_err("%s: unsupported control: %s\n",
  1745. __func__, kcontrol->id.name);
  1746. } else {
  1747. ucontrol->value.enumerated.item[0] = tdm_get_format_val(
  1748. tdm_tx_cfg[port.mode][port.channel].bit_format);
  1749. pr_debug("%s: tdm_tx_bit_format = %d, item = %d\n", __func__,
  1750. tdm_tx_cfg[port.mode][port.channel].bit_format,
  1751. ucontrol->value.enumerated.item[0]);
  1752. }
  1753. return ret;
  1754. }
  1755. static int tdm_tx_format_put(struct snd_kcontrol *kcontrol,
  1756. struct snd_ctl_elem_value *ucontrol)
  1757. {
  1758. struct tdm_port port;
  1759. int ret = tdm_get_port_idx(kcontrol, &port);
  1760. if (ret) {
  1761. pr_err("%s: unsupported control: %s\n",
  1762. __func__, kcontrol->id.name);
  1763. } else {
  1764. tdm_tx_cfg[port.mode][port.channel].bit_format =
  1765. tdm_get_format(ucontrol->value.enumerated.item[0]);
  1766. pr_debug("%s: tdm_tx_bit_format = %d, item = %d\n", __func__,
  1767. tdm_tx_cfg[port.mode][port.channel].bit_format,
  1768. ucontrol->value.enumerated.item[0]);
  1769. }
  1770. return ret;
  1771. }
  1772. static int tdm_rx_ch_get(struct snd_kcontrol *kcontrol,
  1773. struct snd_ctl_elem_value *ucontrol)
  1774. {
  1775. struct tdm_port port;
  1776. int ret = tdm_get_port_idx(kcontrol, &port);
  1777. if (ret) {
  1778. pr_err("%s: unsupported control: %s\n",
  1779. __func__, kcontrol->id.name);
  1780. } else {
  1781. ucontrol->value.enumerated.item[0] =
  1782. tdm_rx_cfg[port.mode][port.channel].channels - 1;
  1783. pr_debug("%s: tdm_rx_ch = %d, item = %d\n", __func__,
  1784. tdm_rx_cfg[port.mode][port.channel].channels - 1,
  1785. ucontrol->value.enumerated.item[0]);
  1786. }
  1787. return ret;
  1788. }
  1789. static int tdm_rx_ch_put(struct snd_kcontrol *kcontrol,
  1790. struct snd_ctl_elem_value *ucontrol)
  1791. {
  1792. struct tdm_port port;
  1793. int ret = tdm_get_port_idx(kcontrol, &port);
  1794. if (ret) {
  1795. pr_err("%s: unsupported control: %s\n",
  1796. __func__, kcontrol->id.name);
  1797. } else {
  1798. tdm_rx_cfg[port.mode][port.channel].channels =
  1799. ucontrol->value.enumerated.item[0] + 1;
  1800. pr_debug("%s: tdm_rx_ch = %d, item = %d\n", __func__,
  1801. tdm_rx_cfg[port.mode][port.channel].channels,
  1802. ucontrol->value.enumerated.item[0] + 1);
  1803. }
  1804. return ret;
  1805. }
  1806. static int tdm_tx_ch_get(struct snd_kcontrol *kcontrol,
  1807. struct snd_ctl_elem_value *ucontrol)
  1808. {
  1809. struct tdm_port port;
  1810. int ret = tdm_get_port_idx(kcontrol, &port);
  1811. if (ret) {
  1812. pr_err("%s: unsupported control: %s\n",
  1813. __func__, kcontrol->id.name);
  1814. } else {
  1815. ucontrol->value.enumerated.item[0] =
  1816. tdm_tx_cfg[port.mode][port.channel].channels - 1;
  1817. pr_debug("%s: tdm_tx_ch = %d, item = %d\n", __func__,
  1818. tdm_tx_cfg[port.mode][port.channel].channels - 1,
  1819. ucontrol->value.enumerated.item[0]);
  1820. }
  1821. return ret;
  1822. }
  1823. static int tdm_tx_ch_put(struct snd_kcontrol *kcontrol,
  1824. struct snd_ctl_elem_value *ucontrol)
  1825. {
  1826. struct tdm_port port;
  1827. int ret = tdm_get_port_idx(kcontrol, &port);
  1828. if (ret) {
  1829. pr_err("%s: unsupported control: %s\n",
  1830. __func__, kcontrol->id.name);
  1831. } else {
  1832. tdm_tx_cfg[port.mode][port.channel].channels =
  1833. ucontrol->value.enumerated.item[0] + 1;
  1834. pr_debug("%s: tdm_tx_ch = %d, item = %d\n", __func__,
  1835. tdm_tx_cfg[port.mode][port.channel].channels,
  1836. ucontrol->value.enumerated.item[0] + 1);
  1837. }
  1838. return ret;
  1839. }
  1840. static int tdm_slot_map_put(struct snd_kcontrol *kcontrol,
  1841. struct snd_ctl_elem_value *ucontrol)
  1842. {
  1843. int slot_index = 0;
  1844. int interface = ucontrol->value.integer.value[0];
  1845. int channel = ucontrol->value.integer.value[1];
  1846. unsigned int offset_val = 0;
  1847. unsigned int *slot_offset = NULL;
  1848. struct tdm_dev_config *config = NULL;
  1849. unsigned int max_slot_offset = 0;
  1850. struct msm_asoc_mach_data *pdata = NULL;
  1851. struct snd_soc_component *component = NULL;
  1852. if (interface < 0 || interface >= (TDM_INTERFACE_MAX * MAX_PATH)) {
  1853. pr_err("%s: incorrect interface = %d\n", __func__, interface);
  1854. return -EINVAL;
  1855. }
  1856. if (channel < 0 || channel >= TDM_PORT_MAX) {
  1857. pr_err("%s: incorrect channel = %d\n", __func__, channel);
  1858. return -EINVAL;
  1859. }
  1860. pr_debug("%s: interface = %d, channel = %d\n", __func__,
  1861. interface, channel);
  1862. component = snd_soc_kcontrol_component(kcontrol);
  1863. pdata = snd_soc_card_get_drvdata(component->card);
  1864. config = ((struct tdm_dev_config *) tdm_cfg[interface / MAX_PATH]) +
  1865. ((interface % MAX_PATH) * TDM_PORT_MAX) + channel;
  1866. if (!config) {
  1867. pr_err("%s: tdm config is NULL\n", __func__);
  1868. return -EINVAL;
  1869. }
  1870. slot_offset = config->tdm_slot_offset;
  1871. if (!slot_offset) {
  1872. pr_err("%s: slot offset is NULL\n", __func__);
  1873. return -EINVAL;
  1874. }
  1875. max_slot_offset = TDM_SLOT_WIDTH_BYTES * (pdata->tdm_max_slots - 1);
  1876. for (slot_index = 0; slot_index < pdata->tdm_max_slots; slot_index++) {
  1877. offset_val = ucontrol->value.integer.value[MAX_PATH +
  1878. slot_index];
  1879. /* Offset value can only be 0, 4, 8, .. */
  1880. if (offset_val % 4 == 0 && offset_val <= max_slot_offset)
  1881. slot_offset[slot_index] = offset_val;
  1882. pr_debug("%s: slot offset[%d] = %d\n", __func__,
  1883. slot_index, slot_offset[slot_index]);
  1884. }
  1885. return 0;
  1886. }
  1887. static int aux_pcm_get_port_idx(struct snd_kcontrol *kcontrol)
  1888. {
  1889. int idx = 0;
  1890. if (strnstr(kcontrol->id.name, "PRIM_AUX_PCM",
  1891. sizeof("PRIM_AUX_PCM"))) {
  1892. idx = PRIM_AUX_PCM;
  1893. } else if (strnstr(kcontrol->id.name, "SEC_AUX_PCM",
  1894. sizeof("SEC_AUX_PCM"))) {
  1895. idx = SEC_AUX_PCM;
  1896. } else if (strnstr(kcontrol->id.name, "TERT_AUX_PCM",
  1897. sizeof("TERT_AUX_PCM"))) {
  1898. idx = TERT_AUX_PCM;
  1899. } else if (strnstr(kcontrol->id.name, "QUAT_AUX_PCM",
  1900. sizeof("QUAT_AUX_PCM"))) {
  1901. idx = QUAT_AUX_PCM;
  1902. } else if (strnstr(kcontrol->id.name, "QUIN_AUX_PCM",
  1903. sizeof("QUIN_AUX_PCM"))) {
  1904. idx = QUIN_AUX_PCM;
  1905. } else if (strnstr(kcontrol->id.name, "SEN_AUX_PCM",
  1906. sizeof("SEN_AUX_PCM"))) {
  1907. idx = SEN_AUX_PCM;
  1908. } else {
  1909. pr_err("%s: unsupported port: %s\n",
  1910. __func__, kcontrol->id.name);
  1911. idx = -EINVAL;
  1912. }
  1913. return idx;
  1914. }
  1915. static int aux_pcm_get_sample_rate(int value)
  1916. {
  1917. int sample_rate = 0;
  1918. switch (value) {
  1919. case 1:
  1920. sample_rate = SAMPLING_RATE_16KHZ;
  1921. break;
  1922. case 0:
  1923. default:
  1924. sample_rate = SAMPLING_RATE_8KHZ;
  1925. break;
  1926. }
  1927. return sample_rate;
  1928. }
  1929. static int aux_pcm_get_sample_rate_val(int sample_rate)
  1930. {
  1931. int sample_rate_val = 0;
  1932. switch (sample_rate) {
  1933. case SAMPLING_RATE_16KHZ:
  1934. sample_rate_val = 1;
  1935. break;
  1936. case SAMPLING_RATE_8KHZ:
  1937. default:
  1938. sample_rate_val = 0;
  1939. break;
  1940. }
  1941. return sample_rate_val;
  1942. }
  1943. static int mi2s_auxpcm_get_format(int value)
  1944. {
  1945. int format = 0;
  1946. switch (value) {
  1947. case 0:
  1948. format = SNDRV_PCM_FORMAT_S16_LE;
  1949. break;
  1950. case 1:
  1951. format = SNDRV_PCM_FORMAT_S24_LE;
  1952. break;
  1953. case 2:
  1954. format = SNDRV_PCM_FORMAT_S24_3LE;
  1955. break;
  1956. case 3:
  1957. format = SNDRV_PCM_FORMAT_S32_LE;
  1958. break;
  1959. default:
  1960. format = SNDRV_PCM_FORMAT_S16_LE;
  1961. break;
  1962. }
  1963. return format;
  1964. }
  1965. static int mi2s_auxpcm_get_format_value(int format)
  1966. {
  1967. int value = 0;
  1968. switch (format) {
  1969. case SNDRV_PCM_FORMAT_S16_LE:
  1970. value = 0;
  1971. break;
  1972. case SNDRV_PCM_FORMAT_S24_LE:
  1973. value = 1;
  1974. break;
  1975. case SNDRV_PCM_FORMAT_S24_3LE:
  1976. value = 2;
  1977. break;
  1978. case SNDRV_PCM_FORMAT_S32_LE:
  1979. value = 3;
  1980. break;
  1981. default:
  1982. value = 0;
  1983. break;
  1984. }
  1985. return value;
  1986. }
  1987. static int aux_pcm_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1988. struct snd_ctl_elem_value *ucontrol)
  1989. {
  1990. int idx = aux_pcm_get_port_idx(kcontrol);
  1991. if (idx < 0)
  1992. return idx;
  1993. ucontrol->value.enumerated.item[0] =
  1994. aux_pcm_get_sample_rate_val(aux_pcm_rx_cfg[idx].sample_rate);
  1995. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  1996. idx, aux_pcm_rx_cfg[idx].sample_rate,
  1997. ucontrol->value.enumerated.item[0]);
  1998. return 0;
  1999. }
  2000. static int aux_pcm_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2001. struct snd_ctl_elem_value *ucontrol)
  2002. {
  2003. int idx = aux_pcm_get_port_idx(kcontrol);
  2004. if (idx < 0)
  2005. return idx;
  2006. aux_pcm_rx_cfg[idx].sample_rate =
  2007. aux_pcm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2008. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  2009. idx, aux_pcm_rx_cfg[idx].sample_rate,
  2010. ucontrol->value.enumerated.item[0]);
  2011. return 0;
  2012. }
  2013. static int aux_pcm_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2014. struct snd_ctl_elem_value *ucontrol)
  2015. {
  2016. int idx = aux_pcm_get_port_idx(kcontrol);
  2017. if (idx < 0)
  2018. return idx;
  2019. ucontrol->value.enumerated.item[0] =
  2020. aux_pcm_get_sample_rate_val(aux_pcm_tx_cfg[idx].sample_rate);
  2021. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  2022. idx, aux_pcm_tx_cfg[idx].sample_rate,
  2023. ucontrol->value.enumerated.item[0]);
  2024. return 0;
  2025. }
  2026. static int aux_pcm_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2027. struct snd_ctl_elem_value *ucontrol)
  2028. {
  2029. int idx = aux_pcm_get_port_idx(kcontrol);
  2030. if (idx < 0)
  2031. return idx;
  2032. aux_pcm_tx_cfg[idx].sample_rate =
  2033. aux_pcm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2034. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  2035. idx, aux_pcm_tx_cfg[idx].sample_rate,
  2036. ucontrol->value.enumerated.item[0]);
  2037. return 0;
  2038. }
  2039. static int msm_aux_pcm_rx_format_get(struct snd_kcontrol *kcontrol,
  2040. struct snd_ctl_elem_value *ucontrol)
  2041. {
  2042. int idx = aux_pcm_get_port_idx(kcontrol);
  2043. if (idx < 0)
  2044. return idx;
  2045. ucontrol->value.enumerated.item[0] =
  2046. mi2s_auxpcm_get_format_value(aux_pcm_rx_cfg[idx].bit_format);
  2047. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  2048. idx, aux_pcm_rx_cfg[idx].bit_format,
  2049. ucontrol->value.enumerated.item[0]);
  2050. return 0;
  2051. }
  2052. static int msm_aux_pcm_rx_format_put(struct snd_kcontrol *kcontrol,
  2053. struct snd_ctl_elem_value *ucontrol)
  2054. {
  2055. int idx = aux_pcm_get_port_idx(kcontrol);
  2056. if (idx < 0)
  2057. return idx;
  2058. aux_pcm_rx_cfg[idx].bit_format =
  2059. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  2060. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  2061. idx, aux_pcm_rx_cfg[idx].bit_format,
  2062. ucontrol->value.enumerated.item[0]);
  2063. return 0;
  2064. }
  2065. static int msm_aux_pcm_tx_format_get(struct snd_kcontrol *kcontrol,
  2066. struct snd_ctl_elem_value *ucontrol)
  2067. {
  2068. int idx = aux_pcm_get_port_idx(kcontrol);
  2069. if (idx < 0)
  2070. return idx;
  2071. ucontrol->value.enumerated.item[0] =
  2072. mi2s_auxpcm_get_format_value(aux_pcm_tx_cfg[idx].bit_format);
  2073. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  2074. idx, aux_pcm_tx_cfg[idx].bit_format,
  2075. ucontrol->value.enumerated.item[0]);
  2076. return 0;
  2077. }
  2078. static int msm_aux_pcm_tx_format_put(struct snd_kcontrol *kcontrol,
  2079. struct snd_ctl_elem_value *ucontrol)
  2080. {
  2081. int idx = aux_pcm_get_port_idx(kcontrol);
  2082. if (idx < 0)
  2083. return idx;
  2084. aux_pcm_tx_cfg[idx].bit_format =
  2085. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  2086. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  2087. idx, aux_pcm_tx_cfg[idx].bit_format,
  2088. ucontrol->value.enumerated.item[0]);
  2089. return 0;
  2090. }
  2091. static int mi2s_get_port_idx(struct snd_kcontrol *kcontrol)
  2092. {
  2093. int idx = 0;
  2094. if (strnstr(kcontrol->id.name, "PRIM_MI2S_RX",
  2095. sizeof("PRIM_MI2S_RX"))) {
  2096. idx = PRIM_MI2S;
  2097. } else if (strnstr(kcontrol->id.name, "SEC_MI2S_RX",
  2098. sizeof("SEC_MI2S_RX"))) {
  2099. idx = SEC_MI2S;
  2100. } else if (strnstr(kcontrol->id.name, "TERT_MI2S_RX",
  2101. sizeof("TERT_MI2S_RX"))) {
  2102. idx = TERT_MI2S;
  2103. } else if (strnstr(kcontrol->id.name, "QUAT_MI2S_RX",
  2104. sizeof("QUAT_MI2S_RX"))) {
  2105. idx = QUAT_MI2S;
  2106. } else if (strnstr(kcontrol->id.name, "QUIN_MI2S_RX",
  2107. sizeof("QUIN_MI2S_RX"))) {
  2108. idx = QUIN_MI2S;
  2109. } else if (strnstr(kcontrol->id.name, "SEN_MI2S_RX",
  2110. sizeof("SEN_MI2S_RX"))) {
  2111. idx = SEN_MI2S;
  2112. } else if (strnstr(kcontrol->id.name, "PRIM_MI2S_TX",
  2113. sizeof("PRIM_MI2S_TX"))) {
  2114. idx = PRIM_MI2S;
  2115. } else if (strnstr(kcontrol->id.name, "SEC_MI2S_TX",
  2116. sizeof("SEC_MI2S_TX"))) {
  2117. idx = SEC_MI2S;
  2118. } else if (strnstr(kcontrol->id.name, "TERT_MI2S_TX",
  2119. sizeof("TERT_MI2S_TX"))) {
  2120. idx = TERT_MI2S;
  2121. } else if (strnstr(kcontrol->id.name, "QUAT_MI2S_TX",
  2122. sizeof("QUAT_MI2S_TX"))) {
  2123. idx = QUAT_MI2S;
  2124. } else if (strnstr(kcontrol->id.name, "QUIN_MI2S_TX",
  2125. sizeof("QUIN_MI2S_TX"))) {
  2126. idx = QUIN_MI2S;
  2127. } else if (strnstr(kcontrol->id.name, "SEN_MI2S_TX",
  2128. sizeof("SEN_MI2S_TX"))) {
  2129. idx = SEN_MI2S;
  2130. } else {
  2131. pr_err("%s: unsupported channel: %s\n",
  2132. __func__, kcontrol->id.name);
  2133. idx = -EINVAL;
  2134. }
  2135. return idx;
  2136. }
  2137. static int mi2s_get_sample_rate(int value)
  2138. {
  2139. int sample_rate = 0;
  2140. switch (value) {
  2141. case 0:
  2142. sample_rate = SAMPLING_RATE_8KHZ;
  2143. break;
  2144. case 1:
  2145. sample_rate = SAMPLING_RATE_11P025KHZ;
  2146. break;
  2147. case 2:
  2148. sample_rate = SAMPLING_RATE_16KHZ;
  2149. break;
  2150. case 3:
  2151. sample_rate = SAMPLING_RATE_22P05KHZ;
  2152. break;
  2153. case 4:
  2154. sample_rate = SAMPLING_RATE_32KHZ;
  2155. break;
  2156. case 5:
  2157. sample_rate = SAMPLING_RATE_44P1KHZ;
  2158. break;
  2159. case 6:
  2160. sample_rate = SAMPLING_RATE_48KHZ;
  2161. break;
  2162. case 7:
  2163. sample_rate = SAMPLING_RATE_88P2KHZ;
  2164. break;
  2165. case 8:
  2166. sample_rate = SAMPLING_RATE_96KHZ;
  2167. break;
  2168. case 9:
  2169. sample_rate = SAMPLING_RATE_176P4KHZ;
  2170. break;
  2171. case 10:
  2172. sample_rate = SAMPLING_RATE_192KHZ;
  2173. break;
  2174. case 11:
  2175. sample_rate = SAMPLING_RATE_352P8KHZ;
  2176. break;
  2177. case 12:
  2178. sample_rate = SAMPLING_RATE_384KHZ;
  2179. break;
  2180. default:
  2181. sample_rate = SAMPLING_RATE_48KHZ;
  2182. break;
  2183. }
  2184. return sample_rate;
  2185. }
  2186. static int mi2s_get_sample_rate_val(int sample_rate)
  2187. {
  2188. int sample_rate_val = 0;
  2189. switch (sample_rate) {
  2190. case SAMPLING_RATE_8KHZ:
  2191. sample_rate_val = 0;
  2192. break;
  2193. case SAMPLING_RATE_11P025KHZ:
  2194. sample_rate_val = 1;
  2195. break;
  2196. case SAMPLING_RATE_16KHZ:
  2197. sample_rate_val = 2;
  2198. break;
  2199. case SAMPLING_RATE_22P05KHZ:
  2200. sample_rate_val = 3;
  2201. break;
  2202. case SAMPLING_RATE_32KHZ:
  2203. sample_rate_val = 4;
  2204. break;
  2205. case SAMPLING_RATE_44P1KHZ:
  2206. sample_rate_val = 5;
  2207. break;
  2208. case SAMPLING_RATE_48KHZ:
  2209. sample_rate_val = 6;
  2210. break;
  2211. case SAMPLING_RATE_88P2KHZ:
  2212. sample_rate_val = 7;
  2213. break;
  2214. case SAMPLING_RATE_96KHZ:
  2215. sample_rate_val = 8;
  2216. break;
  2217. case SAMPLING_RATE_176P4KHZ:
  2218. sample_rate_val = 9;
  2219. break;
  2220. case SAMPLING_RATE_192KHZ:
  2221. sample_rate_val = 10;
  2222. break;
  2223. case SAMPLING_RATE_352P8KHZ:
  2224. sample_rate_val = 11;
  2225. break;
  2226. case SAMPLING_RATE_384KHZ:
  2227. sample_rate_val = 12;
  2228. break;
  2229. default:
  2230. sample_rate_val = 6;
  2231. break;
  2232. }
  2233. return sample_rate_val;
  2234. }
  2235. static int mi2s_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2236. struct snd_ctl_elem_value *ucontrol)
  2237. {
  2238. int idx = mi2s_get_port_idx(kcontrol);
  2239. if (idx < 0)
  2240. return idx;
  2241. ucontrol->value.enumerated.item[0] =
  2242. mi2s_get_sample_rate_val(mi2s_rx_cfg[idx].sample_rate);
  2243. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  2244. idx, mi2s_rx_cfg[idx].sample_rate,
  2245. ucontrol->value.enumerated.item[0]);
  2246. return 0;
  2247. }
  2248. static int mi2s_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2249. struct snd_ctl_elem_value *ucontrol)
  2250. {
  2251. int idx = mi2s_get_port_idx(kcontrol);
  2252. if (idx < 0)
  2253. return idx;
  2254. mi2s_rx_cfg[idx].sample_rate =
  2255. mi2s_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2256. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  2257. idx, mi2s_rx_cfg[idx].sample_rate,
  2258. ucontrol->value.enumerated.item[0]);
  2259. return 0;
  2260. }
  2261. static int mi2s_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2262. struct snd_ctl_elem_value *ucontrol)
  2263. {
  2264. int idx = mi2s_get_port_idx(kcontrol);
  2265. if (idx < 0)
  2266. return idx;
  2267. ucontrol->value.enumerated.item[0] =
  2268. mi2s_get_sample_rate_val(mi2s_tx_cfg[idx].sample_rate);
  2269. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  2270. idx, mi2s_tx_cfg[idx].sample_rate,
  2271. ucontrol->value.enumerated.item[0]);
  2272. return 0;
  2273. }
  2274. static int mi2s_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2275. struct snd_ctl_elem_value *ucontrol)
  2276. {
  2277. int idx = mi2s_get_port_idx(kcontrol);
  2278. if (idx < 0)
  2279. return idx;
  2280. mi2s_tx_cfg[idx].sample_rate =
  2281. mi2s_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2282. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  2283. idx, mi2s_tx_cfg[idx].sample_rate,
  2284. ucontrol->value.enumerated.item[0]);
  2285. return 0;
  2286. }
  2287. static int msm_mi2s_rx_format_get(struct snd_kcontrol *kcontrol,
  2288. struct snd_ctl_elem_value *ucontrol)
  2289. {
  2290. int idx = mi2s_get_port_idx(kcontrol);
  2291. if (idx < 0)
  2292. return idx;
  2293. ucontrol->value.enumerated.item[0] =
  2294. mi2s_auxpcm_get_format_value(mi2s_rx_cfg[idx].bit_format);
  2295. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  2296. idx, mi2s_rx_cfg[idx].bit_format,
  2297. ucontrol->value.enumerated.item[0]);
  2298. return 0;
  2299. }
  2300. static int msm_mi2s_rx_format_put(struct snd_kcontrol *kcontrol,
  2301. struct snd_ctl_elem_value *ucontrol)
  2302. {
  2303. int idx = mi2s_get_port_idx(kcontrol);
  2304. if (idx < 0)
  2305. return idx;
  2306. mi2s_rx_cfg[idx].bit_format =
  2307. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  2308. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  2309. idx, mi2s_rx_cfg[idx].bit_format,
  2310. ucontrol->value.enumerated.item[0]);
  2311. return 0;
  2312. }
  2313. static int msm_mi2s_tx_format_get(struct snd_kcontrol *kcontrol,
  2314. struct snd_ctl_elem_value *ucontrol)
  2315. {
  2316. int idx = mi2s_get_port_idx(kcontrol);
  2317. if (idx < 0)
  2318. return idx;
  2319. ucontrol->value.enumerated.item[0] =
  2320. mi2s_auxpcm_get_format_value(mi2s_tx_cfg[idx].bit_format);
  2321. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  2322. idx, mi2s_tx_cfg[idx].bit_format,
  2323. ucontrol->value.enumerated.item[0]);
  2324. return 0;
  2325. }
  2326. static int msm_mi2s_tx_format_put(struct snd_kcontrol *kcontrol,
  2327. struct snd_ctl_elem_value *ucontrol)
  2328. {
  2329. int idx = mi2s_get_port_idx(kcontrol);
  2330. if (idx < 0)
  2331. return idx;
  2332. mi2s_tx_cfg[idx].bit_format =
  2333. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  2334. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  2335. idx, mi2s_tx_cfg[idx].bit_format,
  2336. ucontrol->value.enumerated.item[0]);
  2337. return 0;
  2338. }
  2339. static int msm_mi2s_rx_ch_get(struct snd_kcontrol *kcontrol,
  2340. struct snd_ctl_elem_value *ucontrol)
  2341. {
  2342. int idx = mi2s_get_port_idx(kcontrol);
  2343. if (idx < 0)
  2344. return idx;
  2345. pr_debug("%s: msm_mi2s_[%d]_rx_ch = %d\n", __func__,
  2346. idx, mi2s_rx_cfg[idx].channels);
  2347. ucontrol->value.enumerated.item[0] = mi2s_rx_cfg[idx].channels - 1;
  2348. return 0;
  2349. }
  2350. static int msm_mi2s_rx_ch_put(struct snd_kcontrol *kcontrol,
  2351. struct snd_ctl_elem_value *ucontrol)
  2352. {
  2353. int idx = mi2s_get_port_idx(kcontrol);
  2354. if (idx < 0)
  2355. return idx;
  2356. mi2s_rx_cfg[idx].channels = ucontrol->value.enumerated.item[0] + 1;
  2357. pr_debug("%s: msm_mi2s_[%d]_rx_ch = %d\n", __func__,
  2358. idx, mi2s_rx_cfg[idx].channels);
  2359. return 1;
  2360. }
  2361. static int msm_mi2s_tx_ch_get(struct snd_kcontrol *kcontrol,
  2362. struct snd_ctl_elem_value *ucontrol)
  2363. {
  2364. int idx = mi2s_get_port_idx(kcontrol);
  2365. if (idx < 0)
  2366. return idx;
  2367. pr_debug("%s: msm_mi2s_[%d]_tx_ch = %d\n", __func__,
  2368. idx, mi2s_tx_cfg[idx].channels);
  2369. ucontrol->value.enumerated.item[0] = mi2s_tx_cfg[idx].channels - 1;
  2370. return 0;
  2371. }
  2372. static int msm_mi2s_tx_ch_put(struct snd_kcontrol *kcontrol,
  2373. struct snd_ctl_elem_value *ucontrol)
  2374. {
  2375. int idx = mi2s_get_port_idx(kcontrol);
  2376. if (idx < 0)
  2377. return idx;
  2378. mi2s_tx_cfg[idx].channels = ucontrol->value.enumerated.item[0] + 1;
  2379. pr_debug("%s: msm_mi2s_[%d]_tx_ch = %d\n", __func__,
  2380. idx, mi2s_tx_cfg[idx].channels);
  2381. return 1;
  2382. }
  2383. static int msm_get_port_id(int be_id)
  2384. {
  2385. int afe_port_id = 0;
  2386. switch (be_id) {
  2387. case MSM_BACKEND_DAI_PRI_MI2S_RX:
  2388. afe_port_id = AFE_PORT_ID_PRIMARY_MI2S_RX;
  2389. break;
  2390. case MSM_BACKEND_DAI_PRI_MI2S_TX:
  2391. afe_port_id = AFE_PORT_ID_PRIMARY_MI2S_TX;
  2392. break;
  2393. case MSM_BACKEND_DAI_SECONDARY_MI2S_RX:
  2394. afe_port_id = AFE_PORT_ID_SECONDARY_MI2S_RX;
  2395. break;
  2396. case MSM_BACKEND_DAI_SECONDARY_MI2S_TX:
  2397. afe_port_id = AFE_PORT_ID_SECONDARY_MI2S_TX;
  2398. break;
  2399. case MSM_BACKEND_DAI_TERTIARY_MI2S_RX:
  2400. afe_port_id = AFE_PORT_ID_TERTIARY_MI2S_RX;
  2401. break;
  2402. case MSM_BACKEND_DAI_TERTIARY_MI2S_TX:
  2403. afe_port_id = AFE_PORT_ID_TERTIARY_MI2S_TX;
  2404. break;
  2405. case MSM_BACKEND_DAI_QUATERNARY_MI2S_RX:
  2406. afe_port_id = AFE_PORT_ID_QUATERNARY_MI2S_RX;
  2407. break;
  2408. case MSM_BACKEND_DAI_QUATERNARY_MI2S_TX:
  2409. afe_port_id = AFE_PORT_ID_QUATERNARY_MI2S_TX;
  2410. break;
  2411. case MSM_BACKEND_DAI_QUINARY_MI2S_RX:
  2412. afe_port_id = AFE_PORT_ID_QUINARY_MI2S_RX;
  2413. break;
  2414. case MSM_BACKEND_DAI_QUINARY_MI2S_TX:
  2415. afe_port_id = AFE_PORT_ID_QUINARY_MI2S_TX;
  2416. break;
  2417. case MSM_BACKEND_DAI_SENARY_MI2S_RX:
  2418. afe_port_id = AFE_PORT_ID_SENARY_MI2S_RX;
  2419. break;
  2420. case MSM_BACKEND_DAI_SENARY_MI2S_TX:
  2421. afe_port_id = AFE_PORT_ID_SENARY_MI2S_TX;
  2422. break;
  2423. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  2424. afe_port_id = AFE_PORT_ID_VA_CODEC_DMA_TX_0;
  2425. break;
  2426. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  2427. afe_port_id = AFE_PORT_ID_VA_CODEC_DMA_TX_1;
  2428. break;
  2429. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  2430. afe_port_id = AFE_PORT_ID_VA_CODEC_DMA_TX_2;
  2431. break;
  2432. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0:
  2433. afe_port_id = AFE_PORT_ID_WSA_CODEC_DMA_RX_0;
  2434. break;
  2435. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0:
  2436. afe_port_id = AFE_PORT_ID_WSA_CODEC_DMA_TX_0;
  2437. break;
  2438. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1:
  2439. afe_port_id = AFE_PORT_ID_WSA_CODEC_DMA_RX_1;
  2440. break;
  2441. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1:
  2442. afe_port_id = AFE_PORT_ID_WSA_CODEC_DMA_TX_1;
  2443. break;
  2444. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_2:
  2445. afe_port_id = AFE_PORT_ID_WSA_CODEC_DMA_TX_2;
  2446. break;
  2447. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_0:
  2448. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_0;
  2449. break;
  2450. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_0:
  2451. afe_port_id = AFE_PORT_ID_TX_CODEC_DMA_TX_0;
  2452. break;
  2453. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_1:
  2454. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_1;
  2455. break;
  2456. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_1:
  2457. afe_port_id = AFE_PORT_ID_TX_CODEC_DMA_TX_1;
  2458. break;
  2459. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_2:
  2460. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_2;
  2461. break;
  2462. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_2:
  2463. afe_port_id = AFE_PORT_ID_TX_CODEC_DMA_TX_2;
  2464. break;
  2465. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_3:
  2466. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_3;
  2467. break;
  2468. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_3:
  2469. afe_port_id = AFE_PORT_ID_TX_CODEC_DMA_TX_3;
  2470. break;
  2471. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_4:
  2472. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_4;
  2473. break;
  2474. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_4:
  2475. afe_port_id = AFE_PORT_ID_TX_CODEC_DMA_TX_4;
  2476. break;
  2477. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_5:
  2478. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_5;
  2479. break;
  2480. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_5:
  2481. afe_port_id = AFE_PORT_ID_TX_CODEC_DMA_TX_5;
  2482. break;
  2483. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_6:
  2484. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_6;
  2485. break;
  2486. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_7:
  2487. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_7;
  2488. break;
  2489. default:
  2490. pr_err("%s: Invalid BE id: %d\n", __func__, be_id);
  2491. afe_port_id = -EINVAL;
  2492. }
  2493. return afe_port_id;
  2494. }
  2495. static u32 get_mi2s_bits_per_sample(u32 bit_format)
  2496. {
  2497. u32 bit_per_sample = 0;
  2498. switch (bit_format) {
  2499. case SNDRV_PCM_FORMAT_S32_LE:
  2500. case SNDRV_PCM_FORMAT_S24_3LE:
  2501. case SNDRV_PCM_FORMAT_S24_LE:
  2502. bit_per_sample = 32;
  2503. break;
  2504. case SNDRV_PCM_FORMAT_S16_LE:
  2505. default:
  2506. bit_per_sample = 16;
  2507. break;
  2508. }
  2509. return bit_per_sample;
  2510. }
  2511. static void update_mi2s_clk_val(int dai_id, int stream)
  2512. {
  2513. u32 bit_per_sample = 0;
  2514. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2515. bit_per_sample =
  2516. get_mi2s_bits_per_sample(mi2s_rx_cfg[dai_id].bit_format);
  2517. mi2s_clk[dai_id].clk_freq_in_hz =
  2518. mi2s_rx_cfg[dai_id].sample_rate * 2 * bit_per_sample;
  2519. } else {
  2520. bit_per_sample =
  2521. get_mi2s_bits_per_sample(mi2s_tx_cfg[dai_id].bit_format);
  2522. mi2s_clk[dai_id].clk_freq_in_hz =
  2523. mi2s_tx_cfg[dai_id].sample_rate * 2 * bit_per_sample;
  2524. }
  2525. }
  2526. static int msm_mi2s_set_sclk(struct snd_pcm_substream *substream, bool enable)
  2527. {
  2528. int ret = 0;
  2529. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  2530. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  2531. int port_id = 0;
  2532. int index = cpu_dai->id;
  2533. port_id = msm_get_port_id(rtd->dai_link->id);
  2534. if (port_id < 0) {
  2535. dev_err(rtd->card->dev, "%s: Invalid port_id\n", __func__);
  2536. ret = port_id;
  2537. goto err;
  2538. }
  2539. if (enable) {
  2540. update_mi2s_clk_val(index, substream->stream);
  2541. dev_dbg(rtd->card->dev, "%s: clock rate %ul\n", __func__,
  2542. mi2s_clk[index].clk_freq_in_hz);
  2543. }
  2544. mi2s_clk[index].enable = enable;
  2545. ret = afe_set_lpass_clock_v2(port_id,
  2546. &mi2s_clk[index]);
  2547. if (ret < 0) {
  2548. dev_err(rtd->card->dev,
  2549. "%s: afe lpass clock failed for port 0x%x , err:%d\n",
  2550. __func__, port_id, ret);
  2551. goto err;
  2552. }
  2553. err:
  2554. return ret;
  2555. }
  2556. static int cdc_dma_get_port_idx(struct snd_kcontrol *kcontrol)
  2557. {
  2558. int idx = 0;
  2559. if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_RX_0",
  2560. sizeof("WSA_CDC_DMA_RX_0")))
  2561. idx = WSA_CDC_DMA_RX_0;
  2562. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_RX_1",
  2563. sizeof("WSA_CDC_DMA_RX_0")))
  2564. idx = WSA_CDC_DMA_RX_1;
  2565. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_0",
  2566. sizeof("RX_CDC_DMA_RX_0")))
  2567. idx = RX_CDC_DMA_RX_0;
  2568. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_1",
  2569. sizeof("RX_CDC_DMA_RX_1")))
  2570. idx = RX_CDC_DMA_RX_1;
  2571. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_2",
  2572. sizeof("RX_CDC_DMA_RX_2")))
  2573. idx = RX_CDC_DMA_RX_2;
  2574. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_3",
  2575. sizeof("RX_CDC_DMA_RX_3")))
  2576. idx = RX_CDC_DMA_RX_3;
  2577. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_5",
  2578. sizeof("RX_CDC_DMA_RX_5")))
  2579. idx = RX_CDC_DMA_RX_5;
  2580. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_6",
  2581. sizeof("RX_CDC_DMA_RX_6")))
  2582. idx = RX_CDC_DMA_RX_6;
  2583. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_TX_0",
  2584. sizeof("WSA_CDC_DMA_TX_0")))
  2585. idx = WSA_CDC_DMA_TX_0;
  2586. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_TX_1",
  2587. sizeof("WSA_CDC_DMA_TX_1")))
  2588. idx = WSA_CDC_DMA_TX_1;
  2589. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_TX_2",
  2590. sizeof("WSA_CDC_DMA_TX_2")))
  2591. idx = WSA_CDC_DMA_TX_2;
  2592. else if (strnstr(kcontrol->id.name, "TX_CDC_DMA_TX_0",
  2593. sizeof("TX_CDC_DMA_TX_0")))
  2594. idx = TX_CDC_DMA_TX_0;
  2595. else if (strnstr(kcontrol->id.name, "TX_CDC_DMA_TX_3",
  2596. sizeof("TX_CDC_DMA_TX_3")))
  2597. idx = TX_CDC_DMA_TX_3;
  2598. else if (strnstr(kcontrol->id.name, "TX_CDC_DMA_TX_4",
  2599. sizeof("TX_CDC_DMA_TX_4")))
  2600. idx = TX_CDC_DMA_TX_4;
  2601. else if (strnstr(kcontrol->id.name, "VA_CDC_DMA_TX_0",
  2602. sizeof("VA_CDC_DMA_TX_0")))
  2603. idx = VA_CDC_DMA_TX_0;
  2604. else if (strnstr(kcontrol->id.name, "VA_CDC_DMA_TX_1",
  2605. sizeof("VA_CDC_DMA_TX_1")))
  2606. idx = VA_CDC_DMA_TX_1;
  2607. else if (strnstr(kcontrol->id.name, "VA_CDC_DMA_TX_2",
  2608. sizeof("VA_CDC_DMA_TX_2")))
  2609. idx = VA_CDC_DMA_TX_2;
  2610. else {
  2611. pr_err("%s: unsupported channel: %s\n",
  2612. __func__, kcontrol->id.name);
  2613. return -EINVAL;
  2614. }
  2615. return idx;
  2616. }
  2617. static int cdc_dma_rx_ch_get(struct snd_kcontrol *kcontrol,
  2618. struct snd_ctl_elem_value *ucontrol)
  2619. {
  2620. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2621. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2622. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2623. return ch_num;
  2624. }
  2625. pr_debug("%s: cdc_dma_rx_ch = %d\n", __func__,
  2626. cdc_dma_rx_cfg[ch_num].channels - 1);
  2627. ucontrol->value.integer.value[0] = cdc_dma_rx_cfg[ch_num].channels - 1;
  2628. return 0;
  2629. }
  2630. static int cdc_dma_rx_ch_put(struct snd_kcontrol *kcontrol,
  2631. struct snd_ctl_elem_value *ucontrol)
  2632. {
  2633. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2634. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2635. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2636. return ch_num;
  2637. }
  2638. cdc_dma_rx_cfg[ch_num].channels = ucontrol->value.integer.value[0] + 1;
  2639. pr_debug("%s: cdc_dma_rx_ch = %d\n", __func__,
  2640. cdc_dma_rx_cfg[ch_num].channels);
  2641. return 1;
  2642. }
  2643. static int cdc_dma_rx_format_get(struct snd_kcontrol *kcontrol,
  2644. struct snd_ctl_elem_value *ucontrol)
  2645. {
  2646. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2647. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2648. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2649. return ch_num;
  2650. }
  2651. switch (cdc_dma_rx_cfg[ch_num].bit_format) {
  2652. case SNDRV_PCM_FORMAT_S32_LE:
  2653. ucontrol->value.integer.value[0] = 3;
  2654. break;
  2655. case SNDRV_PCM_FORMAT_S24_3LE:
  2656. ucontrol->value.integer.value[0] = 2;
  2657. break;
  2658. case SNDRV_PCM_FORMAT_S24_LE:
  2659. ucontrol->value.integer.value[0] = 1;
  2660. break;
  2661. case SNDRV_PCM_FORMAT_S16_LE:
  2662. default:
  2663. ucontrol->value.integer.value[0] = 0;
  2664. break;
  2665. }
  2666. pr_debug("%s: cdc_dma_rx_format = %d, ucontrol value = %ld\n",
  2667. __func__, cdc_dma_rx_cfg[ch_num].bit_format,
  2668. ucontrol->value.integer.value[0]);
  2669. return 0;
  2670. }
  2671. static int cdc_dma_rx_format_put(struct snd_kcontrol *kcontrol,
  2672. struct snd_ctl_elem_value *ucontrol)
  2673. {
  2674. int rc = 0;
  2675. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2676. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2677. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2678. return ch_num;
  2679. }
  2680. switch (ucontrol->value.integer.value[0]) {
  2681. case 3:
  2682. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S32_LE;
  2683. break;
  2684. case 2:
  2685. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  2686. break;
  2687. case 1:
  2688. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_LE;
  2689. break;
  2690. case 0:
  2691. default:
  2692. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S16_LE;
  2693. break;
  2694. }
  2695. pr_debug("%s: cdc_dma_rx_format = %d, ucontrol value = %ld\n",
  2696. __func__, cdc_dma_rx_cfg[ch_num].bit_format,
  2697. ucontrol->value.integer.value[0]);
  2698. return rc;
  2699. }
  2700. static int cdc_dma_get_sample_rate_val(int sample_rate)
  2701. {
  2702. int sample_rate_val = 0;
  2703. switch (sample_rate) {
  2704. case SAMPLING_RATE_8KHZ:
  2705. sample_rate_val = 0;
  2706. break;
  2707. case SAMPLING_RATE_11P025KHZ:
  2708. sample_rate_val = 1;
  2709. break;
  2710. case SAMPLING_RATE_16KHZ:
  2711. sample_rate_val = 2;
  2712. break;
  2713. case SAMPLING_RATE_22P05KHZ:
  2714. sample_rate_val = 3;
  2715. break;
  2716. case SAMPLING_RATE_32KHZ:
  2717. sample_rate_val = 4;
  2718. break;
  2719. case SAMPLING_RATE_44P1KHZ:
  2720. sample_rate_val = 5;
  2721. break;
  2722. case SAMPLING_RATE_48KHZ:
  2723. sample_rate_val = 6;
  2724. break;
  2725. case SAMPLING_RATE_88P2KHZ:
  2726. sample_rate_val = 7;
  2727. break;
  2728. case SAMPLING_RATE_96KHZ:
  2729. sample_rate_val = 8;
  2730. break;
  2731. case SAMPLING_RATE_176P4KHZ:
  2732. sample_rate_val = 9;
  2733. break;
  2734. case SAMPLING_RATE_192KHZ:
  2735. sample_rate_val = 10;
  2736. break;
  2737. case SAMPLING_RATE_352P8KHZ:
  2738. sample_rate_val = 11;
  2739. break;
  2740. case SAMPLING_RATE_384KHZ:
  2741. sample_rate_val = 12;
  2742. break;
  2743. default:
  2744. sample_rate_val = 6;
  2745. break;
  2746. }
  2747. return sample_rate_val;
  2748. }
  2749. static int cdc_dma_get_sample_rate(int value)
  2750. {
  2751. int sample_rate = 0;
  2752. switch (value) {
  2753. case 0:
  2754. sample_rate = SAMPLING_RATE_8KHZ;
  2755. break;
  2756. case 1:
  2757. sample_rate = SAMPLING_RATE_11P025KHZ;
  2758. break;
  2759. case 2:
  2760. sample_rate = SAMPLING_RATE_16KHZ;
  2761. break;
  2762. case 3:
  2763. sample_rate = SAMPLING_RATE_22P05KHZ;
  2764. break;
  2765. case 4:
  2766. sample_rate = SAMPLING_RATE_32KHZ;
  2767. break;
  2768. case 5:
  2769. sample_rate = SAMPLING_RATE_44P1KHZ;
  2770. break;
  2771. case 6:
  2772. sample_rate = SAMPLING_RATE_48KHZ;
  2773. break;
  2774. case 7:
  2775. sample_rate = SAMPLING_RATE_88P2KHZ;
  2776. break;
  2777. case 8:
  2778. sample_rate = SAMPLING_RATE_96KHZ;
  2779. break;
  2780. case 9:
  2781. sample_rate = SAMPLING_RATE_176P4KHZ;
  2782. break;
  2783. case 10:
  2784. sample_rate = SAMPLING_RATE_192KHZ;
  2785. break;
  2786. case 11:
  2787. sample_rate = SAMPLING_RATE_352P8KHZ;
  2788. break;
  2789. case 12:
  2790. sample_rate = SAMPLING_RATE_384KHZ;
  2791. break;
  2792. default:
  2793. sample_rate = SAMPLING_RATE_48KHZ;
  2794. break;
  2795. }
  2796. return sample_rate;
  2797. }
  2798. static int cdc_dma_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2799. struct snd_ctl_elem_value *ucontrol)
  2800. {
  2801. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2802. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2803. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2804. return ch_num;
  2805. }
  2806. ucontrol->value.enumerated.item[0] =
  2807. cdc_dma_get_sample_rate_val(cdc_dma_rx_cfg[ch_num].sample_rate);
  2808. pr_debug("%s: cdc_dma_rx_sample_rate = %d\n", __func__,
  2809. cdc_dma_rx_cfg[ch_num].sample_rate);
  2810. return 0;
  2811. }
  2812. static int cdc_dma_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2813. struct snd_ctl_elem_value *ucontrol)
  2814. {
  2815. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2816. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2817. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2818. return ch_num;
  2819. }
  2820. cdc_dma_rx_cfg[ch_num].sample_rate =
  2821. cdc_dma_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2822. pr_debug("%s: control value = %d, cdc_dma_rx_sample_rate = %d\n",
  2823. __func__, ucontrol->value.enumerated.item[0],
  2824. cdc_dma_rx_cfg[ch_num].sample_rate);
  2825. return 0;
  2826. }
  2827. static int cdc_dma_tx_ch_get(struct snd_kcontrol *kcontrol,
  2828. struct snd_ctl_elem_value *ucontrol)
  2829. {
  2830. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2831. if (ch_num < 0) {
  2832. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2833. return ch_num;
  2834. }
  2835. pr_debug("%s: cdc_dma_tx_ch = %d\n", __func__,
  2836. cdc_dma_tx_cfg[ch_num].channels);
  2837. ucontrol->value.integer.value[0] = cdc_dma_tx_cfg[ch_num].channels - 1;
  2838. return 0;
  2839. }
  2840. static int cdc_dma_tx_ch_put(struct snd_kcontrol *kcontrol,
  2841. struct snd_ctl_elem_value *ucontrol)
  2842. {
  2843. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2844. if (ch_num < 0) {
  2845. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2846. return ch_num;
  2847. }
  2848. cdc_dma_tx_cfg[ch_num].channels = ucontrol->value.integer.value[0] + 1;
  2849. pr_debug("%s: cdc_dma_tx_ch = %d\n", __func__,
  2850. cdc_dma_tx_cfg[ch_num].channels);
  2851. return 1;
  2852. }
  2853. static int cdc_dma_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2854. struct snd_ctl_elem_value *ucontrol)
  2855. {
  2856. int sample_rate_val;
  2857. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2858. if (ch_num < 0) {
  2859. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2860. return ch_num;
  2861. }
  2862. switch (cdc_dma_tx_cfg[ch_num].sample_rate) {
  2863. case SAMPLING_RATE_384KHZ:
  2864. sample_rate_val = 12;
  2865. break;
  2866. case SAMPLING_RATE_352P8KHZ:
  2867. sample_rate_val = 11;
  2868. break;
  2869. case SAMPLING_RATE_192KHZ:
  2870. sample_rate_val = 10;
  2871. break;
  2872. case SAMPLING_RATE_176P4KHZ:
  2873. sample_rate_val = 9;
  2874. break;
  2875. case SAMPLING_RATE_96KHZ:
  2876. sample_rate_val = 8;
  2877. break;
  2878. case SAMPLING_RATE_88P2KHZ:
  2879. sample_rate_val = 7;
  2880. break;
  2881. case SAMPLING_RATE_48KHZ:
  2882. sample_rate_val = 6;
  2883. break;
  2884. case SAMPLING_RATE_44P1KHZ:
  2885. sample_rate_val = 5;
  2886. break;
  2887. case SAMPLING_RATE_32KHZ:
  2888. sample_rate_val = 4;
  2889. break;
  2890. case SAMPLING_RATE_22P05KHZ:
  2891. sample_rate_val = 3;
  2892. break;
  2893. case SAMPLING_RATE_16KHZ:
  2894. sample_rate_val = 2;
  2895. break;
  2896. case SAMPLING_RATE_11P025KHZ:
  2897. sample_rate_val = 1;
  2898. break;
  2899. case SAMPLING_RATE_8KHZ:
  2900. sample_rate_val = 0;
  2901. break;
  2902. default:
  2903. sample_rate_val = 6;
  2904. break;
  2905. }
  2906. ucontrol->value.integer.value[0] = sample_rate_val;
  2907. pr_debug("%s: cdc_dma_tx_sample_rate = %d\n", __func__,
  2908. cdc_dma_tx_cfg[ch_num].sample_rate);
  2909. return 0;
  2910. }
  2911. static int cdc_dma_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2912. struct snd_ctl_elem_value *ucontrol)
  2913. {
  2914. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2915. if (ch_num < 0) {
  2916. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2917. return ch_num;
  2918. }
  2919. switch (ucontrol->value.integer.value[0]) {
  2920. case 12:
  2921. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_384KHZ;
  2922. break;
  2923. case 11:
  2924. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_352P8KHZ;
  2925. break;
  2926. case 10:
  2927. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_192KHZ;
  2928. break;
  2929. case 9:
  2930. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_176P4KHZ;
  2931. break;
  2932. case 8:
  2933. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_96KHZ;
  2934. break;
  2935. case 7:
  2936. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_88P2KHZ;
  2937. break;
  2938. case 6:
  2939. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_48KHZ;
  2940. break;
  2941. case 5:
  2942. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_44P1KHZ;
  2943. break;
  2944. case 4:
  2945. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_32KHZ;
  2946. break;
  2947. case 3:
  2948. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_22P05KHZ;
  2949. break;
  2950. case 2:
  2951. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_16KHZ;
  2952. break;
  2953. case 1:
  2954. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_11P025KHZ;
  2955. break;
  2956. case 0:
  2957. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_8KHZ;
  2958. break;
  2959. default:
  2960. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_48KHZ;
  2961. break;
  2962. }
  2963. pr_debug("%s: control value = %ld, cdc_dma_tx_sample_rate = %d\n",
  2964. __func__, ucontrol->value.integer.value[0],
  2965. cdc_dma_tx_cfg[ch_num].sample_rate);
  2966. return 0;
  2967. }
  2968. static int cdc_dma_tx_format_get(struct snd_kcontrol *kcontrol,
  2969. struct snd_ctl_elem_value *ucontrol)
  2970. {
  2971. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2972. if (ch_num < 0) {
  2973. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2974. return ch_num;
  2975. }
  2976. switch (cdc_dma_tx_cfg[ch_num].bit_format) {
  2977. case SNDRV_PCM_FORMAT_S32_LE:
  2978. ucontrol->value.integer.value[0] = 3;
  2979. break;
  2980. case SNDRV_PCM_FORMAT_S24_3LE:
  2981. ucontrol->value.integer.value[0] = 2;
  2982. break;
  2983. case SNDRV_PCM_FORMAT_S24_LE:
  2984. ucontrol->value.integer.value[0] = 1;
  2985. break;
  2986. case SNDRV_PCM_FORMAT_S16_LE:
  2987. default:
  2988. ucontrol->value.integer.value[0] = 0;
  2989. break;
  2990. }
  2991. pr_debug("%s: cdc_dma_tx_format = %d, ucontrol value = %ld\n",
  2992. __func__, cdc_dma_tx_cfg[ch_num].bit_format,
  2993. ucontrol->value.integer.value[0]);
  2994. return 0;
  2995. }
  2996. static int cdc_dma_tx_format_put(struct snd_kcontrol *kcontrol,
  2997. struct snd_ctl_elem_value *ucontrol)
  2998. {
  2999. int rc = 0;
  3000. int ch_num = cdc_dma_get_port_idx(kcontrol);
  3001. if (ch_num < 0) {
  3002. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  3003. return ch_num;
  3004. }
  3005. switch (ucontrol->value.integer.value[0]) {
  3006. case 3:
  3007. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S32_LE;
  3008. break;
  3009. case 2:
  3010. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  3011. break;
  3012. case 1:
  3013. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_LE;
  3014. break;
  3015. case 0:
  3016. default:
  3017. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S16_LE;
  3018. break;
  3019. }
  3020. pr_debug("%s: cdc_dma_tx_format = %d, ucontrol value = %ld\n",
  3021. __func__, cdc_dma_tx_cfg[ch_num].bit_format,
  3022. ucontrol->value.integer.value[0]);
  3023. return rc;
  3024. }
  3025. static int msm_cdc_dma_get_idx_from_beid(int32_t be_id)
  3026. {
  3027. int idx = 0;
  3028. switch (be_id) {
  3029. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0:
  3030. idx = WSA_CDC_DMA_RX_0;
  3031. break;
  3032. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0:
  3033. idx = WSA_CDC_DMA_TX_0;
  3034. break;
  3035. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1:
  3036. idx = WSA_CDC_DMA_RX_1;
  3037. break;
  3038. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1:
  3039. idx = WSA_CDC_DMA_TX_1;
  3040. break;
  3041. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_2:
  3042. idx = WSA_CDC_DMA_TX_2;
  3043. break;
  3044. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_0:
  3045. idx = RX_CDC_DMA_RX_0;
  3046. break;
  3047. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_1:
  3048. idx = RX_CDC_DMA_RX_1;
  3049. break;
  3050. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_2:
  3051. idx = RX_CDC_DMA_RX_2;
  3052. break;
  3053. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_3:
  3054. idx = RX_CDC_DMA_RX_3;
  3055. break;
  3056. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_5:
  3057. idx = RX_CDC_DMA_RX_5;
  3058. break;
  3059. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_6:
  3060. idx = RX_CDC_DMA_RX_6;
  3061. break;
  3062. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_0:
  3063. idx = TX_CDC_DMA_TX_0;
  3064. break;
  3065. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_3:
  3066. idx = TX_CDC_DMA_TX_3;
  3067. break;
  3068. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_4:
  3069. idx = TX_CDC_DMA_TX_4;
  3070. break;
  3071. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  3072. idx = VA_CDC_DMA_TX_0;
  3073. break;
  3074. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  3075. idx = VA_CDC_DMA_TX_1;
  3076. break;
  3077. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  3078. idx = VA_CDC_DMA_TX_2;
  3079. break;
  3080. default:
  3081. idx = RX_CDC_DMA_RX_0;
  3082. break;
  3083. }
  3084. return idx;
  3085. }
  3086. static int msm_bt_sample_rate_get(struct snd_kcontrol *kcontrol,
  3087. struct snd_ctl_elem_value *ucontrol)
  3088. {
  3089. /*
  3090. * Slimbus_7_Rx/Tx sample rate values should always be in sync (same)
  3091. * when used for BT_SCO use case. Return either Rx or Tx sample rate
  3092. * value.
  3093. */
  3094. switch (slim_rx_cfg[SLIM_RX_7].sample_rate) {
  3095. case SAMPLING_RATE_96KHZ:
  3096. ucontrol->value.integer.value[0] = 5;
  3097. break;
  3098. case SAMPLING_RATE_88P2KHZ:
  3099. ucontrol->value.integer.value[0] = 4;
  3100. break;
  3101. case SAMPLING_RATE_48KHZ:
  3102. ucontrol->value.integer.value[0] = 3;
  3103. break;
  3104. case SAMPLING_RATE_44P1KHZ:
  3105. ucontrol->value.integer.value[0] = 2;
  3106. break;
  3107. case SAMPLING_RATE_16KHZ:
  3108. ucontrol->value.integer.value[0] = 1;
  3109. break;
  3110. case SAMPLING_RATE_8KHZ:
  3111. default:
  3112. ucontrol->value.integer.value[0] = 0;
  3113. break;
  3114. }
  3115. pr_debug("%s: sample rate = %d\n", __func__,
  3116. slim_rx_cfg[SLIM_RX_7].sample_rate);
  3117. return 0;
  3118. }
  3119. static int msm_bt_sample_rate_put(struct snd_kcontrol *kcontrol,
  3120. struct snd_ctl_elem_value *ucontrol)
  3121. {
  3122. switch (ucontrol->value.integer.value[0]) {
  3123. case 1:
  3124. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_16KHZ;
  3125. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_16KHZ;
  3126. break;
  3127. case 2:
  3128. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_44P1KHZ;
  3129. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_44P1KHZ;
  3130. break;
  3131. case 3:
  3132. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_48KHZ;
  3133. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_48KHZ;
  3134. break;
  3135. case 4:
  3136. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_88P2KHZ;
  3137. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_88P2KHZ;
  3138. break;
  3139. case 5:
  3140. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_96KHZ;
  3141. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_96KHZ;
  3142. break;
  3143. case 0:
  3144. default:
  3145. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_8KHZ;
  3146. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_8KHZ;
  3147. break;
  3148. }
  3149. pr_debug("%s: sample rates: slim7_rx = %d, slim7_tx = %d, value = %d\n",
  3150. __func__,
  3151. slim_rx_cfg[SLIM_RX_7].sample_rate,
  3152. slim_tx_cfg[SLIM_TX_7].sample_rate,
  3153. ucontrol->value.enumerated.item[0]);
  3154. return 0;
  3155. }
  3156. static int msm_bt_sample_rate_rx_get(struct snd_kcontrol *kcontrol,
  3157. struct snd_ctl_elem_value *ucontrol)
  3158. {
  3159. switch (slim_rx_cfg[SLIM_RX_7].sample_rate) {
  3160. case SAMPLING_RATE_96KHZ:
  3161. ucontrol->value.integer.value[0] = 5;
  3162. break;
  3163. case SAMPLING_RATE_88P2KHZ:
  3164. ucontrol->value.integer.value[0] = 4;
  3165. break;
  3166. case SAMPLING_RATE_48KHZ:
  3167. ucontrol->value.integer.value[0] = 3;
  3168. break;
  3169. case SAMPLING_RATE_44P1KHZ:
  3170. ucontrol->value.integer.value[0] = 2;
  3171. break;
  3172. case SAMPLING_RATE_16KHZ:
  3173. ucontrol->value.integer.value[0] = 1;
  3174. break;
  3175. case SAMPLING_RATE_8KHZ:
  3176. default:
  3177. ucontrol->value.integer.value[0] = 0;
  3178. break;
  3179. }
  3180. pr_debug("%s: sample rate rx = %d\n", __func__,
  3181. slim_rx_cfg[SLIM_RX_7].sample_rate);
  3182. return 0;
  3183. }
  3184. static int msm_bt_sample_rate_rx_put(struct snd_kcontrol *kcontrol,
  3185. struct snd_ctl_elem_value *ucontrol)
  3186. {
  3187. switch (ucontrol->value.integer.value[0]) {
  3188. case 1:
  3189. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_16KHZ;
  3190. break;
  3191. case 2:
  3192. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_44P1KHZ;
  3193. break;
  3194. case 3:
  3195. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_48KHZ;
  3196. break;
  3197. case 4:
  3198. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_88P2KHZ;
  3199. break;
  3200. case 5:
  3201. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_96KHZ;
  3202. break;
  3203. case 0:
  3204. default:
  3205. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_8KHZ;
  3206. break;
  3207. }
  3208. pr_debug("%s: sample rate: slim7_rx = %d, value = %d\n",
  3209. __func__,
  3210. slim_rx_cfg[SLIM_RX_7].sample_rate,
  3211. ucontrol->value.enumerated.item[0]);
  3212. return 0;
  3213. }
  3214. static int msm_bt_sample_rate_tx_get(struct snd_kcontrol *kcontrol,
  3215. struct snd_ctl_elem_value *ucontrol)
  3216. {
  3217. switch (slim_tx_cfg[SLIM_TX_7].sample_rate) {
  3218. case SAMPLING_RATE_96KHZ:
  3219. ucontrol->value.integer.value[0] = 5;
  3220. break;
  3221. case SAMPLING_RATE_88P2KHZ:
  3222. ucontrol->value.integer.value[0] = 4;
  3223. break;
  3224. case SAMPLING_RATE_48KHZ:
  3225. ucontrol->value.integer.value[0] = 3;
  3226. break;
  3227. case SAMPLING_RATE_44P1KHZ:
  3228. ucontrol->value.integer.value[0] = 2;
  3229. break;
  3230. case SAMPLING_RATE_16KHZ:
  3231. ucontrol->value.integer.value[0] = 1;
  3232. break;
  3233. case SAMPLING_RATE_8KHZ:
  3234. default:
  3235. ucontrol->value.integer.value[0] = 0;
  3236. break;
  3237. }
  3238. pr_debug("%s: sample rate tx = %d\n", __func__,
  3239. slim_tx_cfg[SLIM_TX_7].sample_rate);
  3240. return 0;
  3241. }
  3242. static int msm_bt_sample_rate_tx_put(struct snd_kcontrol *kcontrol,
  3243. struct snd_ctl_elem_value *ucontrol)
  3244. {
  3245. switch (ucontrol->value.integer.value[0]) {
  3246. case 1:
  3247. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_16KHZ;
  3248. break;
  3249. case 2:
  3250. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_44P1KHZ;
  3251. break;
  3252. case 3:
  3253. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_48KHZ;
  3254. break;
  3255. case 4:
  3256. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_88P2KHZ;
  3257. break;
  3258. case 5:
  3259. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_96KHZ;
  3260. break;
  3261. case 0:
  3262. default:
  3263. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_8KHZ;
  3264. break;
  3265. }
  3266. pr_debug("%s: sample rate: slim7_tx = %d, value = %d\n",
  3267. __func__,
  3268. slim_tx_cfg[SLIM_TX_7].sample_rate,
  3269. ucontrol->value.enumerated.item[0]);
  3270. return 0;
  3271. }
  3272. static const struct snd_kcontrol_new msm_int_snd_controls[] = {
  3273. SOC_ENUM_EXT("WSA_CDC_DMA_RX_0 Channels", wsa_cdc_dma_rx_0_chs,
  3274. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3275. SOC_ENUM_EXT("WSA_CDC_DMA_RX_1 Channels", wsa_cdc_dma_rx_1_chs,
  3276. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3277. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 Channels", rx_cdc_dma_rx_0_chs,
  3278. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3279. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 Channels", rx_cdc_dma_rx_1_chs,
  3280. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3281. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 Channels", rx_cdc_dma_rx_2_chs,
  3282. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3283. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 Channels", rx_cdc_dma_rx_3_chs,
  3284. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3285. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 Channels", rx_cdc_dma_rx_5_chs,
  3286. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3287. SOC_ENUM_EXT("RX_CDC_DMA_RX_6 Channels", rx_cdc_dma_rx_6_chs,
  3288. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3289. SOC_ENUM_EXT("WSA_CDC_DMA_TX_0 Channels", wsa_cdc_dma_tx_0_chs,
  3290. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3291. SOC_ENUM_EXT("WSA_CDC_DMA_TX_1 Channels", wsa_cdc_dma_tx_1_chs,
  3292. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3293. SOC_ENUM_EXT("WSA_CDC_DMA_TX_2 Channels", wsa_cdc_dma_tx_2_chs,
  3294. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3295. SOC_ENUM_EXT("TX_CDC_DMA_TX_0 Channels", tx_cdc_dma_tx_0_chs,
  3296. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3297. SOC_ENUM_EXT("TX_CDC_DMA_TX_3 Channels", tx_cdc_dma_tx_3_chs,
  3298. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3299. SOC_ENUM_EXT("TX_CDC_DMA_TX_4 Channels", tx_cdc_dma_tx_4_chs,
  3300. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3301. SOC_ENUM_EXT("VA_CDC_DMA_TX_0 Channels", va_cdc_dma_tx_0_chs,
  3302. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3303. SOC_ENUM_EXT("VA_CDC_DMA_TX_1 Channels", va_cdc_dma_tx_1_chs,
  3304. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3305. SOC_ENUM_EXT("VA_CDC_DMA_TX_2 Channels", va_cdc_dma_tx_2_chs,
  3306. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3307. SOC_ENUM_EXT("WSA_CDC_DMA_RX_0 Format", wsa_cdc_dma_rx_0_format,
  3308. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3309. SOC_ENUM_EXT("WSA_CDC_DMA_RX_1 Format", wsa_cdc_dma_rx_1_format,
  3310. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3311. SOC_ENUM_EXT("WSA_CDC_DMA_TX_1 Format", wsa_cdc_dma_tx_1_format,
  3312. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3313. SOC_ENUM_EXT("WSA_CDC_DMA_TX_2 Format", wsa_cdc_dma_tx_2_format,
  3314. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3315. SOC_ENUM_EXT("TX_CDC_DMA_TX_0 Format", tx_cdc_dma_tx_0_format,
  3316. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3317. SOC_ENUM_EXT("TX_CDC_DMA_TX_3 Format", tx_cdc_dma_tx_3_format,
  3318. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3319. SOC_ENUM_EXT("TX_CDC_DMA_TX_4 Format", tx_cdc_dma_tx_4_format,
  3320. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3321. SOC_ENUM_EXT("VA_CDC_DMA_TX_0 Format", va_cdc_dma_tx_0_format,
  3322. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3323. SOC_ENUM_EXT("VA_CDC_DMA_TX_1 Format", va_cdc_dma_tx_1_format,
  3324. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3325. SOC_ENUM_EXT("VA_CDC_DMA_TX_2 Format", va_cdc_dma_tx_2_format,
  3326. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3327. SOC_ENUM_EXT("WSA_CDC_DMA_RX_0 SampleRate",
  3328. wsa_cdc_dma_rx_0_sample_rate,
  3329. cdc_dma_rx_sample_rate_get,
  3330. cdc_dma_rx_sample_rate_put),
  3331. SOC_ENUM_EXT("WSA_CDC_DMA_RX_1 SampleRate",
  3332. wsa_cdc_dma_rx_1_sample_rate,
  3333. cdc_dma_rx_sample_rate_get,
  3334. cdc_dma_rx_sample_rate_put),
  3335. SOC_ENUM_EXT("WSA_CDC_DMA_TX_0 SampleRate",
  3336. wsa_cdc_dma_tx_0_sample_rate,
  3337. cdc_dma_tx_sample_rate_get,
  3338. cdc_dma_tx_sample_rate_put),
  3339. SOC_ENUM_EXT("WSA_CDC_DMA_TX_1 SampleRate",
  3340. wsa_cdc_dma_tx_1_sample_rate,
  3341. cdc_dma_tx_sample_rate_get,
  3342. cdc_dma_tx_sample_rate_put),
  3343. SOC_ENUM_EXT("WSA_CDC_DMA_TX_2 SampleRate",
  3344. wsa_cdc_dma_tx_2_sample_rate,
  3345. cdc_dma_tx_sample_rate_get,
  3346. cdc_dma_tx_sample_rate_put),
  3347. SOC_ENUM_EXT("TX_CDC_DMA_TX_0 SampleRate",
  3348. tx_cdc_dma_tx_0_sample_rate,
  3349. cdc_dma_tx_sample_rate_get,
  3350. cdc_dma_tx_sample_rate_put),
  3351. SOC_ENUM_EXT("TX_CDC_DMA_TX_3 SampleRate",
  3352. tx_cdc_dma_tx_3_sample_rate,
  3353. cdc_dma_tx_sample_rate_get,
  3354. cdc_dma_tx_sample_rate_put),
  3355. SOC_ENUM_EXT("TX_CDC_DMA_TX_4 SampleRate",
  3356. tx_cdc_dma_tx_4_sample_rate,
  3357. cdc_dma_tx_sample_rate_get,
  3358. cdc_dma_tx_sample_rate_put),
  3359. SOC_ENUM_EXT("VA_CDC_DMA_TX_0 SampleRate",
  3360. va_cdc_dma_tx_0_sample_rate,
  3361. cdc_dma_tx_sample_rate_get,
  3362. cdc_dma_tx_sample_rate_put),
  3363. SOC_ENUM_EXT("VA_CDC_DMA_TX_1 SampleRate",
  3364. va_cdc_dma_tx_1_sample_rate,
  3365. cdc_dma_tx_sample_rate_get,
  3366. cdc_dma_tx_sample_rate_put),
  3367. SOC_ENUM_EXT("VA_CDC_DMA_TX_2 SampleRate",
  3368. va_cdc_dma_tx_2_sample_rate,
  3369. cdc_dma_tx_sample_rate_get,
  3370. cdc_dma_tx_sample_rate_put),
  3371. };
  3372. static const struct snd_kcontrol_new msm_int_wcd9380_snd_controls[] = {
  3373. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 Format", rx_cdc80_dma_rx_0_format,
  3374. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3375. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 Format", rx_cdc80_dma_rx_1_format,
  3376. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3377. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 Format", rx_cdc80_dma_rx_2_format,
  3378. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3379. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 Format", rx_cdc80_dma_rx_3_format,
  3380. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3381. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 Format", rx_cdc80_dma_rx_5_format,
  3382. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3383. SOC_ENUM_EXT("RX_CDC_DMA_RX_6 Format", rx_cdc80_dma_rx_6_format,
  3384. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3385. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 SampleRate",
  3386. rx_cdc80_dma_rx_0_sample_rate,
  3387. cdc_dma_rx_sample_rate_get,
  3388. cdc_dma_rx_sample_rate_put),
  3389. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 SampleRate",
  3390. rx_cdc80_dma_rx_1_sample_rate,
  3391. cdc_dma_rx_sample_rate_get,
  3392. cdc_dma_rx_sample_rate_put),
  3393. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 SampleRate",
  3394. rx_cdc80_dma_rx_2_sample_rate,
  3395. cdc_dma_rx_sample_rate_get,
  3396. cdc_dma_rx_sample_rate_put),
  3397. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 SampleRate",
  3398. rx_cdc80_dma_rx_3_sample_rate,
  3399. cdc_dma_rx_sample_rate_get,
  3400. cdc_dma_rx_sample_rate_put),
  3401. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 SampleRate",
  3402. rx_cdc80_dma_rx_5_sample_rate,
  3403. cdc_dma_rx_sample_rate_get,
  3404. cdc_dma_rx_sample_rate_put),
  3405. SOC_ENUM_EXT("RX_CDC_DMA_RX_6 SampleRate",
  3406. rx_cdc80_dma_rx_6_sample_rate,
  3407. cdc_dma_rx_sample_rate_get,
  3408. cdc_dma_rx_sample_rate_put),
  3409. };
  3410. static const struct snd_kcontrol_new msm_int_wcd9385_snd_controls[] = {
  3411. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 Format", rx_cdc85_dma_rx_0_format,
  3412. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3413. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 Format", rx_cdc85_dma_rx_1_format,
  3414. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3415. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 Format", rx_cdc85_dma_rx_2_format,
  3416. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3417. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 Format", rx_cdc85_dma_rx_3_format,
  3418. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3419. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 Format", rx_cdc85_dma_rx_5_format,
  3420. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3421. SOC_ENUM_EXT("RX_CDC_DMA_RX_6 Format", rx_cdc85_dma_rx_6_format,
  3422. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3423. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 SampleRate",
  3424. rx_cdc85_dma_rx_0_sample_rate,
  3425. cdc_dma_rx_sample_rate_get,
  3426. cdc_dma_rx_sample_rate_put),
  3427. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 SampleRate",
  3428. rx_cdc85_dma_rx_1_sample_rate,
  3429. cdc_dma_rx_sample_rate_get,
  3430. cdc_dma_rx_sample_rate_put),
  3431. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 SampleRate",
  3432. rx_cdc85_dma_rx_2_sample_rate,
  3433. cdc_dma_rx_sample_rate_get,
  3434. cdc_dma_rx_sample_rate_put),
  3435. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 SampleRate",
  3436. rx_cdc85_dma_rx_3_sample_rate,
  3437. cdc_dma_rx_sample_rate_get,
  3438. cdc_dma_rx_sample_rate_put),
  3439. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 SampleRate",
  3440. rx_cdc85_dma_rx_5_sample_rate,
  3441. cdc_dma_rx_sample_rate_get,
  3442. cdc_dma_rx_sample_rate_put),
  3443. SOC_ENUM_EXT("RX_CDC_DMA_RX_6 SampleRate",
  3444. rx_cdc85_dma_rx_6_sample_rate,
  3445. cdc_dma_rx_sample_rate_get,
  3446. cdc_dma_rx_sample_rate_put),
  3447. };
  3448. static const struct snd_kcontrol_new msm_common_snd_controls[] = {
  3449. SOC_ENUM_EXT("USB_AUDIO_RX SampleRate", usb_rx_sample_rate,
  3450. usb_audio_rx_sample_rate_get,
  3451. usb_audio_rx_sample_rate_put),
  3452. SOC_ENUM_EXT("USB_AUDIO_TX SampleRate", usb_tx_sample_rate,
  3453. usb_audio_tx_sample_rate_get,
  3454. usb_audio_tx_sample_rate_put),
  3455. SOC_ENUM_EXT("PRI_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3456. tdm_rx_sample_rate_get,
  3457. tdm_rx_sample_rate_put),
  3458. SOC_ENUM_EXT("SEC_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3459. tdm_rx_sample_rate_get,
  3460. tdm_rx_sample_rate_put),
  3461. SOC_ENUM_EXT("TERT_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3462. tdm_rx_sample_rate_get,
  3463. tdm_rx_sample_rate_put),
  3464. SOC_ENUM_EXT("QUAT_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3465. tdm_rx_sample_rate_get,
  3466. tdm_rx_sample_rate_put),
  3467. SOC_ENUM_EXT("QUIN_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3468. tdm_rx_sample_rate_get,
  3469. tdm_rx_sample_rate_put),
  3470. SOC_ENUM_EXT("SEN_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3471. tdm_rx_sample_rate_get,
  3472. tdm_rx_sample_rate_put),
  3473. SOC_ENUM_EXT("PRI_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3474. tdm_tx_sample_rate_get,
  3475. tdm_tx_sample_rate_put),
  3476. SOC_ENUM_EXT("SEC_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3477. tdm_tx_sample_rate_get,
  3478. tdm_tx_sample_rate_put),
  3479. SOC_ENUM_EXT("TERT_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3480. tdm_tx_sample_rate_get,
  3481. tdm_tx_sample_rate_put),
  3482. SOC_ENUM_EXT("QUAT_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3483. tdm_tx_sample_rate_get,
  3484. tdm_tx_sample_rate_put),
  3485. SOC_ENUM_EXT("QUIN_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3486. tdm_tx_sample_rate_get,
  3487. tdm_tx_sample_rate_put),
  3488. SOC_ENUM_EXT("SEN_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3489. tdm_tx_sample_rate_get,
  3490. tdm_tx_sample_rate_put),
  3491. SOC_ENUM_EXT("PRIM_AUX_PCM_RX SampleRate", prim_aux_pcm_rx_sample_rate,
  3492. aux_pcm_rx_sample_rate_get,
  3493. aux_pcm_rx_sample_rate_put),
  3494. SOC_ENUM_EXT("SEC_AUX_PCM_RX SampleRate", sec_aux_pcm_rx_sample_rate,
  3495. aux_pcm_rx_sample_rate_get,
  3496. aux_pcm_rx_sample_rate_put),
  3497. SOC_ENUM_EXT("TERT_AUX_PCM_RX SampleRate", tert_aux_pcm_rx_sample_rate,
  3498. aux_pcm_rx_sample_rate_get,
  3499. aux_pcm_rx_sample_rate_put),
  3500. SOC_ENUM_EXT("QUAT_AUX_PCM_RX SampleRate", quat_aux_pcm_rx_sample_rate,
  3501. aux_pcm_rx_sample_rate_get,
  3502. aux_pcm_rx_sample_rate_put),
  3503. SOC_ENUM_EXT("QUIN_AUX_PCM_RX SampleRate", quin_aux_pcm_rx_sample_rate,
  3504. aux_pcm_rx_sample_rate_get,
  3505. aux_pcm_rx_sample_rate_put),
  3506. SOC_ENUM_EXT("SEN_AUX_PCM_RX SampleRate", sen_aux_pcm_rx_sample_rate,
  3507. aux_pcm_rx_sample_rate_get,
  3508. aux_pcm_rx_sample_rate_put),
  3509. SOC_ENUM_EXT("PRIM_AUX_PCM_TX SampleRate", prim_aux_pcm_tx_sample_rate,
  3510. aux_pcm_tx_sample_rate_get,
  3511. aux_pcm_tx_sample_rate_put),
  3512. SOC_ENUM_EXT("SEC_AUX_PCM_TX SampleRate", sec_aux_pcm_tx_sample_rate,
  3513. aux_pcm_tx_sample_rate_get,
  3514. aux_pcm_tx_sample_rate_put),
  3515. SOC_ENUM_EXT("TERT_AUX_PCM_TX SampleRate", tert_aux_pcm_tx_sample_rate,
  3516. aux_pcm_tx_sample_rate_get,
  3517. aux_pcm_tx_sample_rate_put),
  3518. SOC_ENUM_EXT("QUAT_AUX_PCM_TX SampleRate", quat_aux_pcm_tx_sample_rate,
  3519. aux_pcm_tx_sample_rate_get,
  3520. aux_pcm_tx_sample_rate_put),
  3521. SOC_ENUM_EXT("QUIN_AUX_PCM_TX SampleRate", quin_aux_pcm_tx_sample_rate,
  3522. aux_pcm_tx_sample_rate_get,
  3523. aux_pcm_tx_sample_rate_put),
  3524. SOC_ENUM_EXT("SEN_AUX_PCM_TX SampleRate", sen_aux_pcm_tx_sample_rate,
  3525. aux_pcm_tx_sample_rate_get,
  3526. aux_pcm_tx_sample_rate_put),
  3527. SOC_ENUM_EXT("PRIM_MI2S_RX SampleRate", prim_mi2s_rx_sample_rate,
  3528. mi2s_rx_sample_rate_get,
  3529. mi2s_rx_sample_rate_put),
  3530. SOC_ENUM_EXT("SEC_MI2S_RX SampleRate", sec_mi2s_rx_sample_rate,
  3531. mi2s_rx_sample_rate_get,
  3532. mi2s_rx_sample_rate_put),
  3533. SOC_ENUM_EXT("TERT_MI2S_RX SampleRate", tert_mi2s_rx_sample_rate,
  3534. mi2s_rx_sample_rate_get,
  3535. mi2s_rx_sample_rate_put),
  3536. SOC_ENUM_EXT("QUAT_MI2S_RX SampleRate", quat_mi2s_rx_sample_rate,
  3537. mi2s_rx_sample_rate_get,
  3538. mi2s_rx_sample_rate_put),
  3539. SOC_ENUM_EXT("QUIN_MI2S_RX SampleRate", quin_mi2s_rx_sample_rate,
  3540. mi2s_rx_sample_rate_get,
  3541. mi2s_rx_sample_rate_put),
  3542. SOC_ENUM_EXT("SEN_MI2S_RX SampleRate", sen_mi2s_rx_sample_rate,
  3543. mi2s_rx_sample_rate_get,
  3544. mi2s_rx_sample_rate_put),
  3545. SOC_ENUM_EXT("PRIM_MI2S_TX SampleRate", prim_mi2s_tx_sample_rate,
  3546. mi2s_tx_sample_rate_get,
  3547. mi2s_tx_sample_rate_put),
  3548. SOC_ENUM_EXT("SEC_MI2S_TX SampleRate", sec_mi2s_tx_sample_rate,
  3549. mi2s_tx_sample_rate_get,
  3550. mi2s_tx_sample_rate_put),
  3551. SOC_ENUM_EXT("TERT_MI2S_TX SampleRate", tert_mi2s_tx_sample_rate,
  3552. mi2s_tx_sample_rate_get,
  3553. mi2s_tx_sample_rate_put),
  3554. SOC_ENUM_EXT("QUAT_MI2S_TX SampleRate", quat_mi2s_tx_sample_rate,
  3555. mi2s_tx_sample_rate_get,
  3556. mi2s_tx_sample_rate_put),
  3557. SOC_ENUM_EXT("QUIN_MI2S_TX SampleRate", quin_mi2s_tx_sample_rate,
  3558. mi2s_tx_sample_rate_get,
  3559. mi2s_tx_sample_rate_put),
  3560. SOC_ENUM_EXT("SEN_MI2S_TX SampleRate", sen_mi2s_tx_sample_rate,
  3561. mi2s_tx_sample_rate_get,
  3562. mi2s_tx_sample_rate_put),
  3563. SOC_ENUM_EXT("USB_AUDIO_RX Format", usb_rx_format,
  3564. usb_audio_rx_format_get, usb_audio_rx_format_put),
  3565. SOC_ENUM_EXT("USB_AUDIO_TX Format", usb_tx_format,
  3566. usb_audio_tx_format_get, usb_audio_tx_format_put),
  3567. SOC_ENUM_EXT("PRI_TDM_RX_0 Format", tdm_rx_format,
  3568. tdm_rx_format_get,
  3569. tdm_rx_format_put),
  3570. SOC_ENUM_EXT("SEC_TDM_RX_0 Format", tdm_rx_format,
  3571. tdm_rx_format_get,
  3572. tdm_rx_format_put),
  3573. SOC_ENUM_EXT("TERT_TDM_RX_0 Format", tdm_rx_format,
  3574. tdm_rx_format_get,
  3575. tdm_rx_format_put),
  3576. SOC_ENUM_EXT("QUAT_TDM_RX_0 Format", tdm_rx_format,
  3577. tdm_rx_format_get,
  3578. tdm_rx_format_put),
  3579. SOC_ENUM_EXT("QUIN_TDM_RX_0 Format", tdm_rx_format,
  3580. tdm_rx_format_get,
  3581. tdm_rx_format_put),
  3582. SOC_ENUM_EXT("SEN_TDM_RX_0 Format", tdm_rx_format,
  3583. tdm_rx_format_get,
  3584. tdm_rx_format_put),
  3585. SOC_ENUM_EXT("PRI_TDM_TX_0 Format", tdm_tx_format,
  3586. tdm_tx_format_get,
  3587. tdm_tx_format_put),
  3588. SOC_ENUM_EXT("SEC_TDM_TX_0 Format", tdm_tx_format,
  3589. tdm_tx_format_get,
  3590. tdm_tx_format_put),
  3591. SOC_ENUM_EXT("TERT_TDM_TX_0 Format", tdm_tx_format,
  3592. tdm_tx_format_get,
  3593. tdm_tx_format_put),
  3594. SOC_ENUM_EXT("QUAT_TDM_TX_0 Format", tdm_tx_format,
  3595. tdm_tx_format_get,
  3596. tdm_tx_format_put),
  3597. SOC_ENUM_EXT("QUIN_TDM_TX_0 Format", tdm_tx_format,
  3598. tdm_tx_format_get,
  3599. tdm_tx_format_put),
  3600. SOC_ENUM_EXT("SEN_TDM_TX_0 Format", tdm_tx_format,
  3601. tdm_tx_format_get,
  3602. tdm_tx_format_put),
  3603. SOC_ENUM_EXT("PRIM_AUX_PCM_RX Format", aux_pcm_rx_format,
  3604. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3605. SOC_ENUM_EXT("SEC_AUX_PCM_RX Format", aux_pcm_rx_format,
  3606. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3607. SOC_ENUM_EXT("TERT_AUX_PCM_RX Format", aux_pcm_rx_format,
  3608. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3609. SOC_ENUM_EXT("QUAT_AUX_PCM_RX Format", aux_pcm_rx_format,
  3610. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3611. SOC_ENUM_EXT("QUIN_AUX_PCM_RX Format", aux_pcm_rx_format,
  3612. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3613. SOC_ENUM_EXT("SEN_AUX_PCM_RX Format", aux_pcm_rx_format,
  3614. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3615. SOC_ENUM_EXT("PRIM_AUX_PCM_TX Format", aux_pcm_tx_format,
  3616. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3617. SOC_ENUM_EXT("SEC_AUX_PCM_TX Format", aux_pcm_tx_format,
  3618. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3619. SOC_ENUM_EXT("TERT_AUX_PCM_TX Format", aux_pcm_tx_format,
  3620. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3621. SOC_ENUM_EXT("QUAT_AUX_PCM_TX Format", aux_pcm_tx_format,
  3622. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3623. SOC_ENUM_EXT("QUIN_AUX_PCM_TX Format", aux_pcm_tx_format,
  3624. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3625. SOC_ENUM_EXT("SEN_AUX_PCM_TX Format", aux_pcm_tx_format,
  3626. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3627. SOC_ENUM_EXT("PRIM_MI2S_RX Format", mi2s_rx_format,
  3628. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3629. SOC_ENUM_EXT("SEC_MI2S_RX Format", mi2s_rx_format,
  3630. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3631. SOC_ENUM_EXT("TERT_MI2S_RX Format", mi2s_rx_format,
  3632. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3633. SOC_ENUM_EXT("QUAT_MI2S_RX Format", mi2s_rx_format,
  3634. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3635. SOC_ENUM_EXT("QUIN_MI2S_RX Format", mi2s_rx_format,
  3636. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3637. SOC_ENUM_EXT("SEN_MI2S_RX Format", mi2s_rx_format,
  3638. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3639. SOC_ENUM_EXT("PRIM_MI2S_TX Format", mi2s_tx_format,
  3640. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3641. SOC_ENUM_EXT("SEC_MI2S_TX Format", mi2s_tx_format,
  3642. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3643. SOC_ENUM_EXT("TERT_MI2S_TX Format", mi2s_tx_format,
  3644. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3645. SOC_ENUM_EXT("QUAT_MI2S_TX Format", mi2s_tx_format,
  3646. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3647. SOC_ENUM_EXT("QUIN_MI2S_TX Format", mi2s_tx_format,
  3648. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3649. SOC_ENUM_EXT("SEN_MI2S_TX Format", mi2s_tx_format,
  3650. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3651. SOC_ENUM_EXT("USB_AUDIO_RX Channels", usb_rx_chs,
  3652. usb_audio_rx_ch_get, usb_audio_rx_ch_put),
  3653. SOC_ENUM_EXT("USB_AUDIO_TX Channels", usb_tx_chs,
  3654. usb_audio_tx_ch_get, usb_audio_tx_ch_put),
  3655. SOC_ENUM_EXT("PROXY_RX Channels", proxy_rx_chs,
  3656. proxy_rx_ch_get, proxy_rx_ch_put),
  3657. SOC_ENUM_EXT("PRI_TDM_RX_0 Channels", tdm_rx_chs,
  3658. tdm_rx_ch_get,
  3659. tdm_rx_ch_put),
  3660. SOC_ENUM_EXT("SEC_TDM_RX_0 Channels", tdm_rx_chs,
  3661. tdm_rx_ch_get,
  3662. tdm_rx_ch_put),
  3663. SOC_ENUM_EXT("TERT_TDM_RX_0 Channels", tdm_rx_chs,
  3664. tdm_rx_ch_get,
  3665. tdm_rx_ch_put),
  3666. SOC_ENUM_EXT("QUAT_TDM_RX_0 Channels", tdm_rx_chs,
  3667. tdm_rx_ch_get,
  3668. tdm_rx_ch_put),
  3669. SOC_ENUM_EXT("QUIN_TDM_RX_0 Channels", tdm_rx_chs,
  3670. tdm_rx_ch_get,
  3671. tdm_rx_ch_put),
  3672. SOC_ENUM_EXT("SEN_TDM_RX_0 Channels", tdm_rx_chs,
  3673. tdm_rx_ch_get,
  3674. tdm_rx_ch_put),
  3675. SOC_ENUM_EXT("PRI_TDM_TX_0 Channels", tdm_tx_chs,
  3676. tdm_tx_ch_get,
  3677. tdm_tx_ch_put),
  3678. SOC_ENUM_EXT("SEC_TDM_TX_0 Channels", tdm_tx_chs,
  3679. tdm_tx_ch_get,
  3680. tdm_tx_ch_put),
  3681. SOC_ENUM_EXT("TERT_TDM_TX_0 Channels", tdm_tx_chs,
  3682. tdm_tx_ch_get,
  3683. tdm_tx_ch_put),
  3684. SOC_ENUM_EXT("QUAT_TDM_TX_0 Channels", tdm_tx_chs,
  3685. tdm_tx_ch_get,
  3686. tdm_tx_ch_put),
  3687. SOC_ENUM_EXT("QUIN_TDM_TX_0 Channels", tdm_tx_chs,
  3688. tdm_tx_ch_get,
  3689. tdm_tx_ch_put),
  3690. SOC_ENUM_EXT("SEN_TDM_TX_0 Channels", tdm_tx_chs,
  3691. tdm_tx_ch_get,
  3692. tdm_tx_ch_put),
  3693. SOC_ENUM_EXT("PRIM_MI2S_RX Channels", prim_mi2s_rx_chs,
  3694. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3695. SOC_ENUM_EXT("SEC_MI2S_RX Channels", sec_mi2s_rx_chs,
  3696. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3697. SOC_ENUM_EXT("TERT_MI2S_RX Channels", tert_mi2s_rx_chs,
  3698. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3699. SOC_ENUM_EXT("QUAT_MI2S_RX Channels", quat_mi2s_rx_chs,
  3700. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3701. SOC_ENUM_EXT("QUIN_MI2S_RX Channels", quin_mi2s_rx_chs,
  3702. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3703. SOC_ENUM_EXT("SEN_MI2S_RX Channels", sen_mi2s_rx_chs,
  3704. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3705. SOC_ENUM_EXT("PRIM_MI2S_TX Channels", prim_mi2s_tx_chs,
  3706. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3707. SOC_ENUM_EXT("SEC_MI2S_TX Channels", sec_mi2s_tx_chs,
  3708. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3709. SOC_ENUM_EXT("TERT_MI2S_TX Channels", tert_mi2s_tx_chs,
  3710. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3711. SOC_ENUM_EXT("QUAT_MI2S_TX Channels", quat_mi2s_tx_chs,
  3712. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3713. SOC_ENUM_EXT("QUIN_MI2S_TX Channels", quin_mi2s_tx_chs,
  3714. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3715. SOC_ENUM_EXT("SEN_MI2S_TX Channels", sen_mi2s_tx_chs,
  3716. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3717. SOC_ENUM_EXT("Display Port RX Channels", ext_disp_rx_chs,
  3718. ext_disp_rx_ch_get, ext_disp_rx_ch_put),
  3719. SOC_ENUM_EXT("Display Port RX Bit Format", ext_disp_rx_format,
  3720. ext_disp_rx_format_get, ext_disp_rx_format_put),
  3721. SOC_ENUM_EXT("Display Port RX SampleRate", ext_disp_rx_sample_rate,
  3722. ext_disp_rx_sample_rate_get,
  3723. ext_disp_rx_sample_rate_put),
  3724. SOC_ENUM_EXT("Display Port1 RX Channels", ext_disp_rx_chs,
  3725. ext_disp_rx_ch_get, ext_disp_rx_ch_put),
  3726. SOC_ENUM_EXT("Display Port1 RX Bit Format", ext_disp_rx_format,
  3727. ext_disp_rx_format_get, ext_disp_rx_format_put),
  3728. SOC_ENUM_EXT("Display Port1 RX SampleRate", ext_disp_rx_sample_rate,
  3729. ext_disp_rx_sample_rate_get,
  3730. ext_disp_rx_sample_rate_put),
  3731. SOC_ENUM_EXT("BT SampleRate", bt_sample_rate,
  3732. msm_bt_sample_rate_get,
  3733. msm_bt_sample_rate_put),
  3734. SOC_ENUM_EXT("BT SampleRate RX", bt_sample_rate_rx,
  3735. msm_bt_sample_rate_rx_get,
  3736. msm_bt_sample_rate_rx_put),
  3737. SOC_ENUM_EXT("BT SampleRate TX", bt_sample_rate_tx,
  3738. msm_bt_sample_rate_tx_get,
  3739. msm_bt_sample_rate_tx_put),
  3740. SOC_ENUM_EXT("AFE_LOOPBACK_TX Channels", afe_loopback_tx_chs,
  3741. afe_loopback_tx_ch_get, afe_loopback_tx_ch_put),
  3742. SOC_ENUM_EXT("VI_FEED_TX Channels", vi_feed_tx_chs,
  3743. msm_vi_feed_tx_ch_get, msm_vi_feed_tx_ch_put),
  3744. SOC_SINGLE_MULTI_EXT("TDM Slot Map", SND_SOC_NOPM, 0, 255, 0,
  3745. TDM_MAX_SLOTS + MAX_PATH, NULL, tdm_slot_map_put),
  3746. };
  3747. static const struct snd_kcontrol_new msm_snd_controls[] = {
  3748. SOC_ENUM_EXT("PRIM_AUX_PCM_RX Format", aux_pcm_rx_format,
  3749. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3750. SOC_ENUM_EXT("PRIM_AUX_PCM_TX Format", aux_pcm_tx_format,
  3751. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3752. SOC_ENUM_EXT("PRIM_AUX_PCM_RX SampleRate", prim_aux_pcm_rx_sample_rate,
  3753. aux_pcm_rx_sample_rate_get,
  3754. aux_pcm_rx_sample_rate_put),
  3755. SOC_ENUM_EXT("PRIM_AUX_PCM_TX SampleRate", prim_aux_pcm_tx_sample_rate,
  3756. aux_pcm_tx_sample_rate_get,
  3757. aux_pcm_tx_sample_rate_put),
  3758. };
  3759. static int msm_ext_disp_get_idx_from_beid(int32_t be_id)
  3760. {
  3761. int idx;
  3762. switch (be_id) {
  3763. case MSM_BACKEND_DAI_DISPLAY_PORT_RX:
  3764. idx = EXT_DISP_RX_IDX_DP;
  3765. break;
  3766. case MSM_BACKEND_DAI_DISPLAY_PORT_RX_1:
  3767. idx = EXT_DISP_RX_IDX_DP1;
  3768. break;
  3769. default:
  3770. pr_err("%s: Incorrect ext_disp BE id %d\n", __func__, be_id);
  3771. idx = -EINVAL;
  3772. break;
  3773. }
  3774. return idx;
  3775. }
  3776. static int lahaina_send_island_va_config(int32_t be_id)
  3777. {
  3778. int rc = 0;
  3779. int port_id = 0xFFFF;
  3780. port_id = msm_get_port_id(be_id);
  3781. if (port_id < 0) {
  3782. pr_err("%s: Invalid island interface, be_id: %d\n",
  3783. __func__, be_id);
  3784. rc = -EINVAL;
  3785. } else {
  3786. /*
  3787. * send island mode config
  3788. * This should be the first configuration
  3789. */
  3790. rc = afe_send_port_island_mode(port_id);
  3791. if (rc)
  3792. pr_err("%s: afe send island mode failed %d\n",
  3793. __func__, rc);
  3794. }
  3795. return rc;
  3796. }
  3797. static int lahaina_send_power_mode(int32_t be_id)
  3798. {
  3799. int rc = 0;
  3800. int port_id = 0xFFFF;
  3801. port_id = msm_get_port_id(be_id);
  3802. if (port_id < 0) {
  3803. pr_err("%s: Invalid power interface, be_id: %d\n",
  3804. __func__, be_id);
  3805. rc = -EINVAL;
  3806. } else {
  3807. /*
  3808. * send island mode config
  3809. * This should be the first configuration
  3810. *
  3811. */
  3812. rc = afe_send_port_island_mode(port_id);
  3813. if (rc)
  3814. pr_err("%s: afe send island mode failed %d\n",
  3815. __func__, rc);
  3816. /*
  3817. * send power mode config
  3818. * This should be set after island configuration
  3819. */
  3820. rc = afe_send_port_power_mode(port_id);
  3821. if (rc)
  3822. pr_err("%s: afe send power mode failed %d\n",
  3823. __func__, rc);
  3824. }
  3825. return rc;
  3826. }
  3827. static int msm_be_hw_params_fixup(struct snd_soc_pcm_runtime *rtd,
  3828. struct snd_pcm_hw_params *params)
  3829. {
  3830. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  3831. struct snd_interval *rate = hw_param_interval(params,
  3832. SNDRV_PCM_HW_PARAM_RATE);
  3833. struct snd_interval *channels = hw_param_interval(params,
  3834. SNDRV_PCM_HW_PARAM_CHANNELS);
  3835. int idx = 0, rc = 0;
  3836. pr_debug("%s: dai_id= %d, format = %d, rate = %d\n",
  3837. __func__, dai_link->id, params_format(params),
  3838. params_rate(params));
  3839. switch (dai_link->id) {
  3840. case MSM_BACKEND_DAI_USB_RX:
  3841. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3842. usb_rx_cfg.bit_format);
  3843. rate->min = rate->max = usb_rx_cfg.sample_rate;
  3844. channels->min = channels->max = usb_rx_cfg.channels;
  3845. break;
  3846. case MSM_BACKEND_DAI_USB_TX:
  3847. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3848. usb_tx_cfg.bit_format);
  3849. rate->min = rate->max = usb_tx_cfg.sample_rate;
  3850. channels->min = channels->max = usb_tx_cfg.channels;
  3851. break;
  3852. case MSM_BACKEND_DAI_DISPLAY_PORT_RX:
  3853. case MSM_BACKEND_DAI_DISPLAY_PORT_RX_1:
  3854. idx = msm_ext_disp_get_idx_from_beid(dai_link->id);
  3855. if (idx < 0) {
  3856. pr_err("%s: Incorrect ext disp idx %d\n",
  3857. __func__, idx);
  3858. rc = idx;
  3859. goto done;
  3860. }
  3861. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3862. ext_disp_rx_cfg[idx].bit_format);
  3863. rate->min = rate->max = ext_disp_rx_cfg[idx].sample_rate;
  3864. channels->min = channels->max = ext_disp_rx_cfg[idx].channels;
  3865. break;
  3866. case MSM_BACKEND_DAI_AFE_PCM_RX:
  3867. channels->min = channels->max = proxy_rx_cfg.channels;
  3868. rate->min = rate->max = SAMPLING_RATE_48KHZ;
  3869. break;
  3870. case MSM_BACKEND_DAI_PRI_TDM_RX_0:
  3871. channels->min = channels->max =
  3872. tdm_rx_cfg[TDM_PRI][TDM_0].channels;
  3873. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3874. tdm_rx_cfg[TDM_PRI][TDM_0].bit_format);
  3875. rate->min = rate->max = tdm_rx_cfg[TDM_PRI][TDM_0].sample_rate;
  3876. break;
  3877. case MSM_BACKEND_DAI_PRI_TDM_TX_0:
  3878. channels->min = channels->max =
  3879. tdm_tx_cfg[TDM_PRI][TDM_0].channels;
  3880. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3881. tdm_tx_cfg[TDM_PRI][TDM_0].bit_format);
  3882. rate->min = rate->max = tdm_tx_cfg[TDM_PRI][TDM_0].sample_rate;
  3883. break;
  3884. case MSM_BACKEND_DAI_SEC_TDM_RX_0:
  3885. channels->min = channels->max =
  3886. tdm_rx_cfg[TDM_SEC][TDM_0].channels;
  3887. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3888. tdm_rx_cfg[TDM_SEC][TDM_0].bit_format);
  3889. rate->min = rate->max = tdm_rx_cfg[TDM_SEC][TDM_0].sample_rate;
  3890. break;
  3891. case MSM_BACKEND_DAI_SEC_TDM_TX_0:
  3892. channels->min = channels->max =
  3893. tdm_tx_cfg[TDM_SEC][TDM_0].channels;
  3894. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3895. tdm_tx_cfg[TDM_SEC][TDM_0].bit_format);
  3896. rate->min = rate->max = tdm_tx_cfg[TDM_SEC][TDM_0].sample_rate;
  3897. break;
  3898. case MSM_BACKEND_DAI_TERT_TDM_RX_0:
  3899. channels->min = channels->max =
  3900. tdm_rx_cfg[TDM_TERT][TDM_0].channels;
  3901. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3902. tdm_rx_cfg[TDM_TERT][TDM_0].bit_format);
  3903. rate->min = rate->max = tdm_rx_cfg[TDM_TERT][TDM_0].sample_rate;
  3904. break;
  3905. case MSM_BACKEND_DAI_TERT_TDM_TX_0:
  3906. channels->min = channels->max =
  3907. tdm_tx_cfg[TDM_TERT][TDM_0].channels;
  3908. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3909. tdm_tx_cfg[TDM_TERT][TDM_0].bit_format);
  3910. rate->min = rate->max = tdm_tx_cfg[TDM_TERT][TDM_0].sample_rate;
  3911. break;
  3912. case MSM_BACKEND_DAI_QUAT_TDM_RX_0:
  3913. channels->min = channels->max =
  3914. tdm_rx_cfg[TDM_QUAT][TDM_0].channels;
  3915. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3916. tdm_rx_cfg[TDM_QUAT][TDM_0].bit_format);
  3917. rate->min = rate->max = tdm_rx_cfg[TDM_QUAT][TDM_0].sample_rate;
  3918. break;
  3919. case MSM_BACKEND_DAI_QUAT_TDM_TX_0:
  3920. channels->min = channels->max =
  3921. tdm_tx_cfg[TDM_QUAT][TDM_0].channels;
  3922. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3923. tdm_tx_cfg[TDM_QUAT][TDM_0].bit_format);
  3924. rate->min = rate->max = tdm_tx_cfg[TDM_QUAT][TDM_0].sample_rate;
  3925. break;
  3926. case MSM_BACKEND_DAI_QUIN_TDM_RX_0:
  3927. channels->min = channels->max =
  3928. tdm_rx_cfg[TDM_QUIN][TDM_0].channels;
  3929. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3930. tdm_rx_cfg[TDM_QUIN][TDM_0].bit_format);
  3931. rate->min = rate->max = tdm_rx_cfg[TDM_QUIN][TDM_0].sample_rate;
  3932. break;
  3933. case MSM_BACKEND_DAI_QUIN_TDM_TX_0:
  3934. channels->min = channels->max =
  3935. tdm_tx_cfg[TDM_QUIN][TDM_0].channels;
  3936. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3937. tdm_tx_cfg[TDM_QUIN][TDM_0].bit_format);
  3938. rate->min = rate->max = tdm_tx_cfg[TDM_QUIN][TDM_0].sample_rate;
  3939. break;
  3940. case MSM_BACKEND_DAI_SEN_TDM_RX_0:
  3941. channels->min = channels->max =
  3942. tdm_rx_cfg[TDM_SEN][TDM_0].channels;
  3943. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3944. tdm_rx_cfg[TDM_SEN][TDM_0].bit_format);
  3945. rate->min = rate->max = tdm_rx_cfg[TDM_SEN][TDM_0].sample_rate;
  3946. break;
  3947. case MSM_BACKEND_DAI_SEN_TDM_TX_0:
  3948. channels->min = channels->max =
  3949. tdm_tx_cfg[TDM_SEN][TDM_0].channels;
  3950. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3951. tdm_tx_cfg[TDM_SEN][TDM_0].bit_format);
  3952. rate->min = rate->max = tdm_tx_cfg[TDM_SEN][TDM_0].sample_rate;
  3953. break;
  3954. case MSM_BACKEND_DAI_AUXPCM_RX:
  3955. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3956. aux_pcm_rx_cfg[PRIM_AUX_PCM].bit_format);
  3957. rate->min = rate->max =
  3958. aux_pcm_rx_cfg[PRIM_AUX_PCM].sample_rate;
  3959. channels->min = channels->max =
  3960. aux_pcm_rx_cfg[PRIM_AUX_PCM].channels;
  3961. break;
  3962. case MSM_BACKEND_DAI_AUXPCM_TX:
  3963. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3964. aux_pcm_tx_cfg[PRIM_AUX_PCM].bit_format);
  3965. rate->min = rate->max =
  3966. aux_pcm_tx_cfg[PRIM_AUX_PCM].sample_rate;
  3967. channels->min = channels->max =
  3968. aux_pcm_tx_cfg[PRIM_AUX_PCM].channels;
  3969. break;
  3970. case MSM_BACKEND_DAI_SEC_AUXPCM_RX:
  3971. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3972. aux_pcm_rx_cfg[SEC_AUX_PCM].bit_format);
  3973. rate->min = rate->max =
  3974. aux_pcm_rx_cfg[SEC_AUX_PCM].sample_rate;
  3975. channels->min = channels->max =
  3976. aux_pcm_rx_cfg[SEC_AUX_PCM].channels;
  3977. break;
  3978. case MSM_BACKEND_DAI_SEC_AUXPCM_TX:
  3979. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3980. aux_pcm_tx_cfg[SEC_AUX_PCM].bit_format);
  3981. rate->min = rate->max =
  3982. aux_pcm_tx_cfg[SEC_AUX_PCM].sample_rate;
  3983. channels->min = channels->max =
  3984. aux_pcm_tx_cfg[SEC_AUX_PCM].channels;
  3985. break;
  3986. case MSM_BACKEND_DAI_TERT_AUXPCM_RX:
  3987. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3988. aux_pcm_rx_cfg[TERT_AUX_PCM].bit_format);
  3989. rate->min = rate->max =
  3990. aux_pcm_rx_cfg[TERT_AUX_PCM].sample_rate;
  3991. channels->min = channels->max =
  3992. aux_pcm_rx_cfg[TERT_AUX_PCM].channels;
  3993. break;
  3994. case MSM_BACKEND_DAI_TERT_AUXPCM_TX:
  3995. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3996. aux_pcm_tx_cfg[TERT_AUX_PCM].bit_format);
  3997. rate->min = rate->max =
  3998. aux_pcm_tx_cfg[TERT_AUX_PCM].sample_rate;
  3999. channels->min = channels->max =
  4000. aux_pcm_tx_cfg[TERT_AUX_PCM].channels;
  4001. break;
  4002. case MSM_BACKEND_DAI_QUAT_AUXPCM_RX:
  4003. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4004. aux_pcm_rx_cfg[QUAT_AUX_PCM].bit_format);
  4005. rate->min = rate->max =
  4006. aux_pcm_rx_cfg[QUAT_AUX_PCM].sample_rate;
  4007. channels->min = channels->max =
  4008. aux_pcm_rx_cfg[QUAT_AUX_PCM].channels;
  4009. break;
  4010. case MSM_BACKEND_DAI_QUAT_AUXPCM_TX:
  4011. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4012. aux_pcm_tx_cfg[QUAT_AUX_PCM].bit_format);
  4013. rate->min = rate->max =
  4014. aux_pcm_tx_cfg[QUAT_AUX_PCM].sample_rate;
  4015. channels->min = channels->max =
  4016. aux_pcm_tx_cfg[QUAT_AUX_PCM].channels;
  4017. break;
  4018. case MSM_BACKEND_DAI_QUIN_AUXPCM_RX:
  4019. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4020. aux_pcm_rx_cfg[QUIN_AUX_PCM].bit_format);
  4021. rate->min = rate->max =
  4022. aux_pcm_rx_cfg[QUIN_AUX_PCM].sample_rate;
  4023. channels->min = channels->max =
  4024. aux_pcm_rx_cfg[QUIN_AUX_PCM].channels;
  4025. break;
  4026. case MSM_BACKEND_DAI_QUIN_AUXPCM_TX:
  4027. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4028. aux_pcm_tx_cfg[QUIN_AUX_PCM].bit_format);
  4029. rate->min = rate->max =
  4030. aux_pcm_tx_cfg[QUIN_AUX_PCM].sample_rate;
  4031. channels->min = channels->max =
  4032. aux_pcm_tx_cfg[QUIN_AUX_PCM].channels;
  4033. break;
  4034. case MSM_BACKEND_DAI_SEN_AUXPCM_RX:
  4035. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4036. aux_pcm_rx_cfg[SEN_AUX_PCM].bit_format);
  4037. rate->min = rate->max =
  4038. aux_pcm_rx_cfg[SEN_AUX_PCM].sample_rate;
  4039. channels->min = channels->max =
  4040. aux_pcm_rx_cfg[SEN_AUX_PCM].channels;
  4041. break;
  4042. case MSM_BACKEND_DAI_SEN_AUXPCM_TX:
  4043. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4044. aux_pcm_tx_cfg[SEN_AUX_PCM].bit_format);
  4045. rate->min = rate->max =
  4046. aux_pcm_tx_cfg[SEN_AUX_PCM].sample_rate;
  4047. channels->min = channels->max =
  4048. aux_pcm_tx_cfg[SEN_AUX_PCM].channels;
  4049. break;
  4050. case MSM_BACKEND_DAI_PRI_MI2S_RX:
  4051. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4052. mi2s_rx_cfg[PRIM_MI2S].bit_format);
  4053. rate->min = rate->max = mi2s_rx_cfg[PRIM_MI2S].sample_rate;
  4054. channels->min = channels->max =
  4055. mi2s_rx_cfg[PRIM_MI2S].channels;
  4056. break;
  4057. case MSM_BACKEND_DAI_PRI_MI2S_TX:
  4058. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4059. mi2s_tx_cfg[PRIM_MI2S].bit_format);
  4060. rate->min = rate->max = mi2s_tx_cfg[PRIM_MI2S].sample_rate;
  4061. channels->min = channels->max =
  4062. mi2s_tx_cfg[PRIM_MI2S].channels;
  4063. break;
  4064. case MSM_BACKEND_DAI_SECONDARY_MI2S_RX:
  4065. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4066. mi2s_rx_cfg[SEC_MI2S].bit_format);
  4067. rate->min = rate->max = mi2s_rx_cfg[SEC_MI2S].sample_rate;
  4068. channels->min = channels->max =
  4069. mi2s_rx_cfg[SEC_MI2S].channels;
  4070. break;
  4071. case MSM_BACKEND_DAI_SECONDARY_MI2S_TX:
  4072. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4073. mi2s_tx_cfg[SEC_MI2S].bit_format);
  4074. rate->min = rate->max = mi2s_tx_cfg[SEC_MI2S].sample_rate;
  4075. channels->min = channels->max =
  4076. mi2s_tx_cfg[SEC_MI2S].channels;
  4077. break;
  4078. case MSM_BACKEND_DAI_TERTIARY_MI2S_RX:
  4079. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4080. mi2s_rx_cfg[TERT_MI2S].bit_format);
  4081. rate->min = rate->max = mi2s_rx_cfg[TERT_MI2S].sample_rate;
  4082. channels->min = channels->max =
  4083. mi2s_rx_cfg[TERT_MI2S].channels;
  4084. break;
  4085. case MSM_BACKEND_DAI_TERTIARY_MI2S_TX:
  4086. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4087. mi2s_tx_cfg[TERT_MI2S].bit_format);
  4088. rate->min = rate->max = mi2s_tx_cfg[TERT_MI2S].sample_rate;
  4089. channels->min = channels->max =
  4090. mi2s_tx_cfg[TERT_MI2S].channels;
  4091. break;
  4092. case MSM_BACKEND_DAI_QUATERNARY_MI2S_RX:
  4093. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4094. mi2s_rx_cfg[QUAT_MI2S].bit_format);
  4095. rate->min = rate->max = mi2s_rx_cfg[QUAT_MI2S].sample_rate;
  4096. channels->min = channels->max =
  4097. mi2s_rx_cfg[QUAT_MI2S].channels;
  4098. break;
  4099. case MSM_BACKEND_DAI_QUATERNARY_MI2S_TX:
  4100. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4101. mi2s_tx_cfg[QUAT_MI2S].bit_format);
  4102. rate->min = rate->max = mi2s_tx_cfg[QUAT_MI2S].sample_rate;
  4103. channels->min = channels->max =
  4104. mi2s_tx_cfg[QUAT_MI2S].channels;
  4105. break;
  4106. case MSM_BACKEND_DAI_QUINARY_MI2S_RX:
  4107. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4108. mi2s_rx_cfg[QUIN_MI2S].bit_format);
  4109. rate->min = rate->max = mi2s_rx_cfg[QUIN_MI2S].sample_rate;
  4110. channels->min = channels->max =
  4111. mi2s_rx_cfg[QUIN_MI2S].channels;
  4112. break;
  4113. case MSM_BACKEND_DAI_QUINARY_MI2S_TX:
  4114. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4115. mi2s_tx_cfg[QUIN_MI2S].bit_format);
  4116. rate->min = rate->max = mi2s_tx_cfg[QUIN_MI2S].sample_rate;
  4117. channels->min = channels->max =
  4118. mi2s_tx_cfg[QUIN_MI2S].channels;
  4119. break;
  4120. case MSM_BACKEND_DAI_SENARY_MI2S_RX:
  4121. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4122. mi2s_rx_cfg[SEN_MI2S].bit_format);
  4123. rate->min = rate->max = mi2s_rx_cfg[SEN_MI2S].sample_rate;
  4124. channels->min = channels->max =
  4125. mi2s_rx_cfg[SEN_MI2S].channels;
  4126. break;
  4127. case MSM_BACKEND_DAI_SENARY_MI2S_TX:
  4128. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4129. mi2s_tx_cfg[SEN_MI2S].bit_format);
  4130. rate->min = rate->max = mi2s_tx_cfg[SEN_MI2S].sample_rate;
  4131. channels->min = channels->max =
  4132. mi2s_tx_cfg[SEN_MI2S].channels;
  4133. break;
  4134. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0:
  4135. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1:
  4136. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_0:
  4137. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_1:
  4138. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_2:
  4139. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_3:
  4140. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_5:
  4141. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_6:
  4142. idx = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  4143. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4144. cdc_dma_rx_cfg[idx].bit_format);
  4145. rate->min = rate->max = cdc_dma_rx_cfg[idx].sample_rate;
  4146. channels->min = channels->max = cdc_dma_rx_cfg[idx].channels;
  4147. break;
  4148. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1:
  4149. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_2:
  4150. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_0:
  4151. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_3:
  4152. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_4:
  4153. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  4154. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  4155. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  4156. idx = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  4157. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4158. cdc_dma_tx_cfg[idx].bit_format);
  4159. rate->min = rate->max = cdc_dma_tx_cfg[idx].sample_rate;
  4160. channels->min = channels->max = cdc_dma_tx_cfg[idx].channels;
  4161. break;
  4162. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0:
  4163. idx = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  4164. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4165. SNDRV_PCM_FORMAT_S32_LE);
  4166. rate->min = rate->max = cdc_dma_tx_cfg[idx].sample_rate;
  4167. channels->min = channels->max = msm_vi_feed_tx_ch;
  4168. break;
  4169. case MSM_BACKEND_DAI_SLIMBUS_7_RX:
  4170. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4171. slim_rx_cfg[SLIM_RX_7].bit_format);
  4172. rate->min = rate->max = slim_rx_cfg[SLIM_RX_7].sample_rate;
  4173. channels->min = channels->max =
  4174. slim_rx_cfg[SLIM_RX_7].channels;
  4175. break;
  4176. case MSM_BACKEND_DAI_SLIMBUS_7_TX:
  4177. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4178. slim_tx_cfg[SLIM_TX_7].bit_format);
  4179. rate->min = rate->max = slim_tx_cfg[SLIM_TX_7].sample_rate;
  4180. channels->min = channels->max =
  4181. slim_tx_cfg[SLIM_TX_7].channels;
  4182. break;
  4183. case MSM_BACKEND_DAI_SLIMBUS_8_TX:
  4184. rate->min = rate->max = slim_tx_cfg[SLIM_TX_8].sample_rate;
  4185. channels->min = channels->max =
  4186. slim_tx_cfg[SLIM_TX_8].channels;
  4187. break;
  4188. case MSM_BACKEND_DAI_AFE_LOOPBACK_TX:
  4189. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4190. afe_loopback_tx_cfg[idx].bit_format);
  4191. rate->min = rate->max = afe_loopback_tx_cfg[idx].sample_rate;
  4192. channels->min = channels->max =
  4193. afe_loopback_tx_cfg[idx].channels;
  4194. break;
  4195. default:
  4196. rate->min = rate->max = SAMPLING_RATE_48KHZ;
  4197. break;
  4198. }
  4199. done:
  4200. return rc;
  4201. }
  4202. static bool msm_usbc_swap_gnd_mic(struct snd_soc_component *component, bool active)
  4203. {
  4204. struct snd_soc_card *card = component->card;
  4205. struct msm_asoc_mach_data *pdata =
  4206. snd_soc_card_get_drvdata(card);
  4207. if (!pdata->fsa_handle)
  4208. return false;
  4209. return fsa4480_switch_event(pdata->fsa_handle, FSA_MIC_GND_SWAP);
  4210. }
  4211. static bool msm_swap_gnd_mic(struct snd_soc_component *component, bool active)
  4212. {
  4213. int value = 0;
  4214. bool ret = false;
  4215. struct snd_soc_card *card;
  4216. struct msm_asoc_mach_data *pdata;
  4217. if (!component) {
  4218. pr_err("%s component is NULL\n", __func__);
  4219. return false;
  4220. }
  4221. card = component->card;
  4222. pdata = snd_soc_card_get_drvdata(card);
  4223. if (!pdata)
  4224. return false;
  4225. if (wcd_mbhc_cfg.enable_usbc_analog)
  4226. return msm_usbc_swap_gnd_mic(component, active);
  4227. /* if usbc is not defined, swap using us_euro_gpio_p */
  4228. if (pdata->us_euro_gpio_p) {
  4229. value = msm_cdc_pinctrl_get_state(
  4230. pdata->us_euro_gpio_p);
  4231. if (value)
  4232. msm_cdc_pinctrl_select_sleep_state(
  4233. pdata->us_euro_gpio_p);
  4234. else
  4235. msm_cdc_pinctrl_select_active_state(
  4236. pdata->us_euro_gpio_p);
  4237. dev_dbg(component->dev, "%s: swap select switch %d to %d\n",
  4238. __func__, value, !value);
  4239. ret = true;
  4240. }
  4241. return ret;
  4242. }
  4243. static int lahaina_tdm_snd_hw_params(struct snd_pcm_substream *substream,
  4244. struct snd_pcm_hw_params *params)
  4245. {
  4246. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4247. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4248. int ret = 0;
  4249. int slot_width = TDM_SLOT_WIDTH_BITS;
  4250. int channels, slots;
  4251. unsigned int slot_mask, rate, clk_freq;
  4252. unsigned int *slot_offset;
  4253. struct tdm_dev_config *config;
  4254. unsigned int path_dir = 0, interface = 0, channel_interface = 0;
  4255. struct msm_asoc_mach_data *pdata = NULL;
  4256. pr_debug("%s: dai id = 0x%x\n", __func__, cpu_dai->id);
  4257. pdata = snd_soc_card_get_drvdata(rtd->card);
  4258. slots = pdata->tdm_max_slots;
  4259. if (cpu_dai->id < AFE_PORT_ID_TDM_PORT_RANGE_START) {
  4260. pr_err("%s: dai id 0x%x not supported\n",
  4261. __func__, cpu_dai->id);
  4262. return -EINVAL;
  4263. }
  4264. /* RX or TX */
  4265. path_dir = cpu_dai->id % MAX_PATH;
  4266. /* PRI, SEC, TERT, QUAT, QUIN, ... */
  4267. interface = (cpu_dai->id - AFE_PORT_ID_TDM_PORT_RANGE_START)
  4268. / (MAX_PATH * TDM_PORT_MAX);
  4269. /* 0, 1, 2, .. 7 */
  4270. channel_interface =
  4271. ((cpu_dai->id - AFE_PORT_ID_TDM_PORT_RANGE_START) / MAX_PATH)
  4272. % TDM_PORT_MAX;
  4273. pr_debug("%s: path dir: %u, interface %u, channel interface %u\n",
  4274. __func__, path_dir, interface, channel_interface);
  4275. config = ((struct tdm_dev_config *) tdm_cfg[interface]) +
  4276. (path_dir * TDM_PORT_MAX) + channel_interface;
  4277. if (!config) {
  4278. pr_err("%s: tdm config is NULL\n", __func__);
  4279. return -EINVAL;
  4280. }
  4281. slot_offset = config->tdm_slot_offset;
  4282. if (!slot_offset) {
  4283. pr_err("%s: slot offset is NULL\n", __func__);
  4284. return -EINVAL;
  4285. }
  4286. if (path_dir)
  4287. channels = tdm_tx_cfg[interface][channel_interface].channels;
  4288. else
  4289. channels = tdm_rx_cfg[interface][channel_interface].channels;
  4290. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  4291. /*2 slot config - bits 0 and 1 set for the first two slots */
  4292. slot_mask = 0x0000FFFF >> (16 - slots);
  4293. pr_debug("%s: tdm rx slot_width %d slots %d slot_mask %x\n",
  4294. __func__, slot_width, slots, slot_mask);
  4295. ret = snd_soc_dai_set_tdm_slot(cpu_dai, 0, slot_mask,
  4296. slots, slot_width);
  4297. if (ret < 0) {
  4298. pr_err("%s: failed to set tdm rx slot, err:%d\n",
  4299. __func__, ret);
  4300. goto end;
  4301. }
  4302. pr_debug("%s: tdm rx channels: %d\n", __func__, channels);
  4303. ret = snd_soc_dai_set_channel_map(cpu_dai,
  4304. 0, NULL, channels, slot_offset);
  4305. if (ret < 0) {
  4306. pr_err("%s: failed to set tdm rx channel map, err:%d\n",
  4307. __func__, ret);
  4308. goto end;
  4309. }
  4310. } else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  4311. /*2 slot config - bits 0 and 1 set for the first two slots */
  4312. slot_mask = 0x0000FFFF >> (16 - slots);
  4313. pr_debug("%s: tdm tx slot_width %d slots %d slot_mask %x\n",
  4314. __func__, slot_width, slots, slot_mask);
  4315. ret = snd_soc_dai_set_tdm_slot(cpu_dai, slot_mask, 0,
  4316. slots, slot_width);
  4317. if (ret < 0) {
  4318. pr_err("%s: failed to set tdm tx slot, err:%d\n",
  4319. __func__, ret);
  4320. goto end;
  4321. }
  4322. pr_debug("%s: tdm tx channels: %d\n", __func__, channels);
  4323. ret = snd_soc_dai_set_channel_map(cpu_dai,
  4324. channels, slot_offset, 0, NULL);
  4325. if (ret < 0) {
  4326. pr_err("%s: failed to set tdm tx channel map, err:%d\n",
  4327. __func__, ret);
  4328. goto end;
  4329. }
  4330. } else {
  4331. ret = -EINVAL;
  4332. pr_err("%s: invalid use case, err:%d\n",
  4333. __func__, ret);
  4334. goto end;
  4335. }
  4336. rate = params_rate(params);
  4337. clk_freq = rate * slot_width * slots;
  4338. ret = snd_soc_dai_set_sysclk(cpu_dai, 0, clk_freq, SND_SOC_CLOCK_OUT);
  4339. if (ret < 0)
  4340. pr_err("%s: failed to set tdm clk, err:%d\n",
  4341. __func__, ret);
  4342. end:
  4343. return ret;
  4344. }
  4345. static int msm_get_tdm_mode(u32 port_id)
  4346. {
  4347. int tdm_mode;
  4348. switch (port_id) {
  4349. case AFE_PORT_ID_PRIMARY_TDM_RX:
  4350. case AFE_PORT_ID_PRIMARY_TDM_TX:
  4351. tdm_mode = TDM_PRI;
  4352. break;
  4353. case AFE_PORT_ID_SECONDARY_TDM_RX:
  4354. case AFE_PORT_ID_SECONDARY_TDM_TX:
  4355. tdm_mode = TDM_SEC;
  4356. break;
  4357. case AFE_PORT_ID_TERTIARY_TDM_RX:
  4358. case AFE_PORT_ID_TERTIARY_TDM_TX:
  4359. tdm_mode = TDM_TERT;
  4360. break;
  4361. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  4362. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  4363. tdm_mode = TDM_QUAT;
  4364. break;
  4365. case AFE_PORT_ID_QUINARY_TDM_RX:
  4366. case AFE_PORT_ID_QUINARY_TDM_TX:
  4367. tdm_mode = TDM_QUIN;
  4368. break;
  4369. case AFE_PORT_ID_SENARY_TDM_RX:
  4370. case AFE_PORT_ID_SENARY_TDM_TX:
  4371. tdm_mode = TDM_SEN;
  4372. break;
  4373. default:
  4374. pr_err("%s: Invalid port id: %d\n", __func__, port_id);
  4375. tdm_mode = -EINVAL;
  4376. }
  4377. return tdm_mode;
  4378. }
  4379. static int lahaina_tdm_snd_startup(struct snd_pcm_substream *substream)
  4380. {
  4381. int ret = 0;
  4382. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4383. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4384. struct snd_soc_card *card = rtd->card;
  4385. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4386. int tdm_mode = msm_get_tdm_mode(cpu_dai->id);
  4387. if (tdm_mode >= TDM_INTERFACE_MAX || tdm_mode < 0) {
  4388. ret = -EINVAL;
  4389. pr_err("%s: Invalid TDM interface %d\n",
  4390. __func__, ret);
  4391. return ret;
  4392. }
  4393. if (pdata->mi2s_gpio_p[tdm_mode]) {
  4394. if (atomic_read(&(pdata->mi2s_gpio_ref_count[tdm_mode]))
  4395. == 0) {
  4396. ret = msm_cdc_pinctrl_select_active_state(
  4397. pdata->mi2s_gpio_p[tdm_mode]);
  4398. if (ret) {
  4399. pr_err("%s: TDM GPIO pinctrl set active failed with %d\n",
  4400. __func__, ret);
  4401. goto done;
  4402. }
  4403. }
  4404. atomic_inc(&(pdata->mi2s_gpio_ref_count[tdm_mode]));
  4405. }
  4406. done:
  4407. return ret;
  4408. }
  4409. static void lahaina_tdm_snd_shutdown(struct snd_pcm_substream *substream)
  4410. {
  4411. int ret = 0;
  4412. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4413. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4414. struct snd_soc_card *card = rtd->card;
  4415. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4416. int tdm_mode = msm_get_tdm_mode(cpu_dai->id);
  4417. if (tdm_mode >= TDM_INTERFACE_MAX || tdm_mode < 0) {
  4418. ret = -EINVAL;
  4419. pr_err("%s: Invalid TDM interface %d\n",
  4420. __func__, ret);
  4421. return;
  4422. }
  4423. if (pdata->mi2s_gpio_p[tdm_mode]) {
  4424. atomic_dec(&(pdata->mi2s_gpio_ref_count[tdm_mode]));
  4425. if (atomic_read(&(pdata->mi2s_gpio_ref_count[tdm_mode]))
  4426. == 0) {
  4427. ret = msm_cdc_pinctrl_select_sleep_state(
  4428. pdata->mi2s_gpio_p[tdm_mode]);
  4429. if (ret)
  4430. pr_err("%s: TDM GPIO pinctrl set sleep failed with %d\n",
  4431. __func__, ret);
  4432. }
  4433. }
  4434. }
  4435. static int lahaina_aux_snd_startup(struct snd_pcm_substream *substream)
  4436. {
  4437. int ret = 0;
  4438. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4439. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4440. struct snd_soc_card *card = rtd->card;
  4441. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4442. u32 aux_mode = cpu_dai->id - 1;
  4443. if (aux_mode >= AUX_PCM_MAX) {
  4444. ret = -EINVAL;
  4445. pr_err("%s: Invalid AUX interface %d\n",
  4446. __func__, ret);
  4447. return ret;
  4448. }
  4449. if (pdata->mi2s_gpio_p[aux_mode]) {
  4450. if (atomic_read(&(pdata->mi2s_gpio_ref_count[aux_mode]))
  4451. == 0) {
  4452. ret = msm_cdc_pinctrl_select_active_state(
  4453. pdata->mi2s_gpio_p[aux_mode]);
  4454. if (ret) {
  4455. pr_err("%s: AUX GPIO pinctrl set active failed with %d\n",
  4456. __func__, ret);
  4457. goto done;
  4458. }
  4459. }
  4460. atomic_inc(&(pdata->mi2s_gpio_ref_count[aux_mode]));
  4461. }
  4462. done:
  4463. return ret;
  4464. }
  4465. static void lahaina_aux_snd_shutdown(struct snd_pcm_substream *substream)
  4466. {
  4467. int ret = 0;
  4468. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4469. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4470. struct snd_soc_card *card = rtd->card;
  4471. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4472. u32 aux_mode = cpu_dai->id - 1;
  4473. if (aux_mode >= AUX_PCM_MAX) {
  4474. pr_err("%s: Invalid AUX interface %d\n",
  4475. __func__, ret);
  4476. return;
  4477. }
  4478. if (pdata->mi2s_gpio_p[aux_mode]) {
  4479. atomic_dec(&(pdata->mi2s_gpio_ref_count[aux_mode]));
  4480. if (atomic_read(&(pdata->mi2s_gpio_ref_count[aux_mode]))
  4481. == 0) {
  4482. ret = msm_cdc_pinctrl_select_sleep_state(
  4483. pdata->mi2s_gpio_p[aux_mode]);
  4484. if (ret)
  4485. pr_err("%s: AUX GPIO pinctrl set sleep failed with %d\n",
  4486. __func__, ret);
  4487. }
  4488. }
  4489. }
  4490. static int msm_snd_cdc_dma_startup(struct snd_pcm_substream *substream)
  4491. {
  4492. int ret = 0;
  4493. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4494. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  4495. switch (dai_link->id) {
  4496. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  4497. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  4498. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  4499. ret = lahaina_send_island_va_config(dai_link->id);
  4500. if (ret)
  4501. pr_err("%s: send island va cfg failed, err: %d\n",
  4502. __func__, ret);
  4503. break;
  4504. default:
  4505. ret = lahaina_send_power_mode(dai_link->id);
  4506. if (ret)
  4507. pr_err("%s: send power mode failed, err: %d\n",
  4508. __func__, ret);
  4509. break;
  4510. }
  4511. return ret;
  4512. }
  4513. static int msm_snd_cdc_dma_hw_params(struct snd_pcm_substream *substream,
  4514. struct snd_pcm_hw_params *params)
  4515. {
  4516. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4517. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4518. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4519. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  4520. int ret = 0;
  4521. u32 rx_ch_cdc_dma, tx_ch_cdc_dma;
  4522. u32 rx_ch_cnt = 0, tx_ch_cnt = 0;
  4523. u32 user_set_tx_ch = 0;
  4524. u32 user_set_rx_ch = 0;
  4525. u32 ch_id;
  4526. ret = snd_soc_dai_get_channel_map(codec_dai,
  4527. &tx_ch_cnt, &tx_ch_cdc_dma, &rx_ch_cnt,
  4528. &rx_ch_cdc_dma);
  4529. if (ret < 0) {
  4530. pr_err("%s: failed to get codec chan map, err:%d\n",
  4531. __func__, ret);
  4532. goto err;
  4533. }
  4534. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  4535. switch (dai_link->id) {
  4536. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0:
  4537. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1:
  4538. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_0:
  4539. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_1:
  4540. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_2:
  4541. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_3:
  4542. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_4:
  4543. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_5:
  4544. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_6:
  4545. {
  4546. ch_id = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  4547. pr_debug("%s: id %d rx_ch=%d\n", __func__,
  4548. ch_id, cdc_dma_rx_cfg[ch_id].channels);
  4549. user_set_rx_ch = cdc_dma_rx_cfg[ch_id].channels;
  4550. ret = snd_soc_dai_set_channel_map(cpu_dai, 0, 0,
  4551. user_set_rx_ch, &rx_ch_cdc_dma);
  4552. if (ret < 0) {
  4553. pr_err("%s: failed to set cpu chan map, err:%d\n",
  4554. __func__, ret);
  4555. goto err;
  4556. }
  4557. }
  4558. break;
  4559. }
  4560. } else {
  4561. switch (dai_link->id) {
  4562. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0:
  4563. {
  4564. user_set_tx_ch = msm_vi_feed_tx_ch;
  4565. }
  4566. break;
  4567. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1:
  4568. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_2:
  4569. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_0:
  4570. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_3:
  4571. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_4:
  4572. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  4573. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  4574. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  4575. {
  4576. ch_id = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  4577. pr_debug("%s: id %d tx_ch=%d\n", __func__,
  4578. ch_id, cdc_dma_tx_cfg[ch_id].channels);
  4579. user_set_tx_ch = cdc_dma_tx_cfg[ch_id].channels;
  4580. }
  4581. break;
  4582. }
  4583. ret = snd_soc_dai_set_channel_map(cpu_dai, user_set_tx_ch,
  4584. &tx_ch_cdc_dma, 0, 0);
  4585. if (ret < 0) {
  4586. pr_err("%s: failed to set cpu chan map, err:%d\n",
  4587. __func__, ret);
  4588. goto err;
  4589. }
  4590. }
  4591. err:
  4592. return ret;
  4593. }
  4594. static int msm_fe_qos_prepare(struct snd_pcm_substream *substream)
  4595. {
  4596. if (pm_qos_request_active(&substream->latency_pm_qos_req))
  4597. pm_qos_remove_request(&substream->latency_pm_qos_req);
  4598. qos_client_active_cnt++;
  4599. if (qos_client_active_cnt == 1)
  4600. msm_audio_update_qos_request(MSM_LL_QOS_VALUE);
  4601. return 0;
  4602. }
  4603. static void msm_fe_qos_shutdown(struct snd_pcm_substream *substream)
  4604. {
  4605. (void)substream;
  4606. if (qos_client_active_cnt > 0)
  4607. qos_client_active_cnt--;
  4608. if (qos_client_active_cnt == 0)
  4609. msm_audio_update_qos_request(PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE);
  4610. }
  4611. void mi2s_disable_audio_vote(struct snd_pcm_substream *substream)
  4612. {
  4613. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4614. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4615. int index = cpu_dai->id;
  4616. struct snd_soc_card *card = rtd->card;
  4617. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4618. int sample_rate = 0;
  4619. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  4620. sample_rate = mi2s_rx_cfg[index].sample_rate;
  4621. } else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  4622. sample_rate = mi2s_tx_cfg[index].sample_rate;
  4623. } else {
  4624. pr_err("%s: invalid stream %d\n", __func__, substream->stream);
  4625. return;
  4626. }
  4627. if (IS_MSM_INTERFACE_MI2S(index) && IS_FRACTIONAL(sample_rate)) {
  4628. if (pdata->lpass_audio_hw_vote != NULL) {
  4629. if (--pdata->core_audio_vote_count == 0) {
  4630. clk_disable_unprepare(
  4631. pdata->lpass_audio_hw_vote);
  4632. } else if (pdata->core_audio_vote_count < 0) {
  4633. pr_err("%s: audio vote mismatch\n", __func__);
  4634. pdata->core_audio_vote_count = 0;
  4635. }
  4636. } else {
  4637. pr_err("%s: Invalid lpass audio hw node\n", __func__);
  4638. }
  4639. }
  4640. }
  4641. static int msm_mi2s_snd_startup(struct snd_pcm_substream *substream)
  4642. {
  4643. int ret = 0;
  4644. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4645. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4646. int index = cpu_dai->id;
  4647. unsigned int fmt = SND_SOC_DAIFMT_CBS_CFS;
  4648. struct snd_soc_card *card = rtd->card;
  4649. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4650. int sample_rate = 0;
  4651. dev_dbg(rtd->card->dev,
  4652. "%s: substream = %s stream = %d, dai name %s, dai ID %d\n",
  4653. __func__, substream->name, substream->stream,
  4654. cpu_dai->name, cpu_dai->id);
  4655. if (index < PRIM_MI2S || index >= MI2S_MAX) {
  4656. ret = -EINVAL;
  4657. dev_err(rtd->card->dev,
  4658. "%s: CPU DAI id (%d) out of range\n",
  4659. __func__, cpu_dai->id);
  4660. goto err;
  4661. }
  4662. /*
  4663. * Mutex protection in case the same MI2S
  4664. * interface using for both TX and RX so
  4665. * that the same clock won't be enable twice.
  4666. */
  4667. mutex_lock(&mi2s_intf_conf[index].lock);
  4668. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  4669. sample_rate = mi2s_rx_cfg[index].sample_rate;
  4670. } else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  4671. sample_rate = mi2s_tx_cfg[index].sample_rate;
  4672. } else {
  4673. pr_err("%s: invalid stream %d\n", __func__, substream->stream);
  4674. ret = -EINVAL;
  4675. goto vote_err;
  4676. }
  4677. if (IS_MSM_INTERFACE_MI2S(index) && IS_FRACTIONAL(sample_rate)) {
  4678. if (pdata->lpass_audio_hw_vote == NULL) {
  4679. dev_err(rtd->card->dev, "%s: Invalid lpass audio hw node\n",
  4680. __func__);
  4681. ret = -EINVAL;
  4682. goto vote_err;
  4683. }
  4684. if (pdata->core_audio_vote_count == 0) {
  4685. ret = clk_prepare_enable(pdata->lpass_audio_hw_vote);
  4686. if (ret < 0) {
  4687. dev_err(rtd->card->dev, "%s: audio vote error\n",
  4688. __func__);
  4689. goto vote_err;
  4690. }
  4691. }
  4692. pdata->core_audio_vote_count++;
  4693. }
  4694. if (++mi2s_intf_conf[index].ref_cnt == 1) {
  4695. /* Check if msm needs to provide the clock to the interface */
  4696. if (!mi2s_intf_conf[index].msm_is_mi2s_master) {
  4697. mi2s_clk[index].clk_id = mi2s_ebit_clk[index];
  4698. fmt = SND_SOC_DAIFMT_CBM_CFM;
  4699. }
  4700. ret = msm_mi2s_set_sclk(substream, true);
  4701. if (ret < 0) {
  4702. dev_err(rtd->card->dev,
  4703. "%s: afe lpass clock failed to enable MI2S clock, err:%d\n",
  4704. __func__, ret);
  4705. goto clean_up;
  4706. }
  4707. ret = snd_soc_dai_set_fmt(cpu_dai, fmt);
  4708. if (ret < 0) {
  4709. pr_err("%s: set fmt cpu dai failed for MI2S (%d), err:%d\n",
  4710. __func__, index, ret);
  4711. goto clk_off;
  4712. }
  4713. if (pdata->mi2s_gpio_p[index]) {
  4714. if (atomic_read(&(pdata->mi2s_gpio_ref_count[index]))
  4715. == 0) {
  4716. ret = msm_cdc_pinctrl_select_active_state(
  4717. pdata->mi2s_gpio_p[index]);
  4718. if (ret) {
  4719. pr_err("%s: MI2S GPIO pinctrl set active failed with %d\n",
  4720. __func__, ret);
  4721. goto clk_off;
  4722. }
  4723. }
  4724. atomic_inc(&(pdata->mi2s_gpio_ref_count[index]));
  4725. }
  4726. }
  4727. clk_off:
  4728. if (ret < 0)
  4729. msm_mi2s_set_sclk(substream, false);
  4730. clean_up:
  4731. if (ret < 0) {
  4732. mi2s_intf_conf[index].ref_cnt--;
  4733. mi2s_disable_audio_vote(substream);
  4734. }
  4735. vote_err:
  4736. mutex_unlock(&mi2s_intf_conf[index].lock);
  4737. err:
  4738. return ret;
  4739. }
  4740. static void msm_mi2s_snd_shutdown(struct snd_pcm_substream *substream)
  4741. {
  4742. int ret = 0;
  4743. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4744. int index = rtd->cpu_dai->id;
  4745. struct snd_soc_card *card = rtd->card;
  4746. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4747. pr_debug("%s(): substream = %s stream = %d\n", __func__,
  4748. substream->name, substream->stream);
  4749. if (index < PRIM_MI2S || index >= MI2S_MAX) {
  4750. pr_err("%s:invalid MI2S DAI(%d)\n", __func__, index);
  4751. return;
  4752. }
  4753. mutex_lock(&mi2s_intf_conf[index].lock);
  4754. if (--mi2s_intf_conf[index].ref_cnt == 0) {
  4755. if (pdata->mi2s_gpio_p[index]) {
  4756. atomic_dec(&(pdata->mi2s_gpio_ref_count[index]));
  4757. if (atomic_read(&(pdata->mi2s_gpio_ref_count[index]))
  4758. == 0) {
  4759. ret = msm_cdc_pinctrl_select_sleep_state(
  4760. pdata->mi2s_gpio_p[index]);
  4761. if (ret)
  4762. pr_err("%s: MI2S GPIO pinctrl set sleep failed with %d\n",
  4763. __func__, ret);
  4764. }
  4765. }
  4766. ret = msm_mi2s_set_sclk(substream, false);
  4767. if (ret < 0)
  4768. pr_err("%s:clock disable failed for MI2S (%d); ret=%d\n",
  4769. __func__, index, ret);
  4770. }
  4771. mi2s_disable_audio_vote(substream);
  4772. mutex_unlock(&mi2s_intf_conf[index].lock);
  4773. }
  4774. static int msm_wcn_hw_params_lito(struct snd_pcm_substream *substream,
  4775. struct snd_pcm_hw_params *params)
  4776. {
  4777. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4778. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4779. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4780. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  4781. u32 rx_ch[WCN_CDC_SLIM_RX_CH_MAX], tx_ch[WCN_CDC_SLIM_TX_CH_MAX_LITO];
  4782. u32 rx_ch_cnt = 0, tx_ch_cnt = 0;
  4783. int ret = 0;
  4784. dev_dbg(rtd->dev, "%s: %s_tx_dai_id_%d\n", __func__,
  4785. codec_dai->name, codec_dai->id);
  4786. ret = snd_soc_dai_get_channel_map(codec_dai,
  4787. &tx_ch_cnt, tx_ch, &rx_ch_cnt, rx_ch);
  4788. if (ret) {
  4789. dev_err(rtd->dev,
  4790. "%s: failed to get BTFM codec chan map\n, err:%d\n",
  4791. __func__, ret);
  4792. goto err;
  4793. }
  4794. dev_dbg(rtd->dev, "%s: tx_ch_cnt(%d) BE id %d\n",
  4795. __func__, tx_ch_cnt, dai_link->id);
  4796. ret = snd_soc_dai_set_channel_map(cpu_dai,
  4797. tx_ch_cnt, tx_ch, rx_ch_cnt, rx_ch);
  4798. if (ret)
  4799. dev_err(rtd->dev, "%s: failed to set cpu chan map, err:%d\n",
  4800. __func__, ret);
  4801. err:
  4802. return ret;
  4803. }
  4804. static int msm_wcn_hw_params(struct snd_pcm_substream *substream,
  4805. struct snd_pcm_hw_params *params)
  4806. {
  4807. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4808. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4809. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4810. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  4811. u32 rx_ch[WCN_CDC_SLIM_RX_CH_MAX], tx_ch[WCN_CDC_SLIM_TX_CH_MAX];
  4812. u32 rx_ch_cnt = 0, tx_ch_cnt = 0;
  4813. int ret = 0;
  4814. dev_dbg(rtd->dev, "%s: %s_tx_dai_id_%d\n", __func__,
  4815. codec_dai->name, codec_dai->id);
  4816. ret = snd_soc_dai_get_channel_map(codec_dai,
  4817. &tx_ch_cnt, tx_ch, &rx_ch_cnt, rx_ch);
  4818. if (ret) {
  4819. dev_err(rtd->dev,
  4820. "%s: failed to get BTFM codec chan map\n, err:%d\n",
  4821. __func__, ret);
  4822. goto err;
  4823. }
  4824. dev_dbg(rtd->dev, "%s: tx_ch_cnt(%d) BE id %d\n",
  4825. __func__, tx_ch_cnt, dai_link->id);
  4826. ret = snd_soc_dai_set_channel_map(cpu_dai,
  4827. tx_ch_cnt, tx_ch, rx_ch_cnt, rx_ch);
  4828. if (ret)
  4829. dev_err(rtd->dev, "%s: failed to set cpu chan map, err:%d\n",
  4830. __func__, ret);
  4831. err:
  4832. return ret;
  4833. }
  4834. static struct snd_soc_ops lahaina_aux_be_ops = {
  4835. .startup = lahaina_aux_snd_startup,
  4836. .shutdown = lahaina_aux_snd_shutdown
  4837. };
  4838. static struct snd_soc_ops lahaina_tdm_be_ops = {
  4839. .hw_params = lahaina_tdm_snd_hw_params,
  4840. .startup = lahaina_tdm_snd_startup,
  4841. .shutdown = lahaina_tdm_snd_shutdown
  4842. };
  4843. static struct snd_soc_ops msm_mi2s_be_ops = {
  4844. .startup = msm_mi2s_snd_startup,
  4845. .shutdown = msm_mi2s_snd_shutdown,
  4846. };
  4847. static struct snd_soc_ops msm_fe_qos_ops = {
  4848. .prepare = msm_fe_qos_prepare,
  4849. .shutdown = msm_fe_qos_shutdown,
  4850. };
  4851. static struct snd_soc_ops msm_cdc_dma_be_ops = {
  4852. .startup = msm_snd_cdc_dma_startup,
  4853. .hw_params = msm_snd_cdc_dma_hw_params,
  4854. };
  4855. static struct snd_soc_ops msm_wcn_ops = {
  4856. .hw_params = msm_wcn_hw_params,
  4857. };
  4858. static struct snd_soc_ops msm_wcn_ops_lito = {
  4859. .hw_params = msm_wcn_hw_params_lito,
  4860. };
  4861. static int msm_dmic_event(struct snd_soc_dapm_widget *w,
  4862. struct snd_kcontrol *kcontrol, int event)
  4863. {
  4864. struct msm_asoc_mach_data *pdata = NULL;
  4865. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  4866. int ret = 0;
  4867. u32 dmic_idx;
  4868. int *dmic_gpio_cnt;
  4869. struct device_node *dmic_gpio;
  4870. char *wname;
  4871. wname = strpbrk(w->name, "012345");
  4872. if (!wname) {
  4873. dev_err(component->dev, "%s: widget not found\n", __func__);
  4874. return -EINVAL;
  4875. }
  4876. ret = kstrtouint(wname, 10, &dmic_idx);
  4877. if (ret < 0) {
  4878. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  4879. __func__);
  4880. return -EINVAL;
  4881. }
  4882. pdata = snd_soc_card_get_drvdata(component->card);
  4883. switch (dmic_idx) {
  4884. case 0:
  4885. case 1:
  4886. dmic_gpio_cnt = &dmic_0_1_gpio_cnt;
  4887. dmic_gpio = pdata->dmic01_gpio_p;
  4888. break;
  4889. case 2:
  4890. case 3:
  4891. dmic_gpio_cnt = &dmic_2_3_gpio_cnt;
  4892. dmic_gpio = pdata->dmic23_gpio_p;
  4893. break;
  4894. case 4:
  4895. case 5:
  4896. dmic_gpio_cnt = &dmic_4_5_gpio_cnt;
  4897. dmic_gpio = pdata->dmic45_gpio_p;
  4898. break;
  4899. default:
  4900. dev_err(component->dev, "%s: Invalid DMIC Selection\n",
  4901. __func__);
  4902. return -EINVAL;
  4903. }
  4904. dev_dbg(component->dev, "%s: event %d DMIC%d dmic_gpio_cnt %d\n",
  4905. __func__, event, dmic_idx, *dmic_gpio_cnt);
  4906. switch (event) {
  4907. case SND_SOC_DAPM_PRE_PMU:
  4908. (*dmic_gpio_cnt)++;
  4909. if (*dmic_gpio_cnt == 1) {
  4910. ret = msm_cdc_pinctrl_select_active_state(
  4911. dmic_gpio);
  4912. if (ret < 0) {
  4913. pr_err("%s: gpio set cannot be activated %sd",
  4914. __func__, "dmic_gpio");
  4915. return ret;
  4916. }
  4917. }
  4918. break;
  4919. case SND_SOC_DAPM_POST_PMD:
  4920. (*dmic_gpio_cnt)--;
  4921. if (*dmic_gpio_cnt == 0) {
  4922. ret = msm_cdc_pinctrl_select_sleep_state(
  4923. dmic_gpio);
  4924. if (ret < 0) {
  4925. pr_err("%s: gpio set cannot be de-activated %sd",
  4926. __func__, "dmic_gpio");
  4927. return ret;
  4928. }
  4929. }
  4930. break;
  4931. default:
  4932. pr_err("%s: invalid DAPM event %d\n", __func__, event);
  4933. return -EINVAL;
  4934. }
  4935. return 0;
  4936. }
  4937. static const struct snd_soc_dapm_widget msm_int_dapm_widgets[] = {
  4938. SND_SOC_DAPM_MIC("Analog Mic1", NULL),
  4939. SND_SOC_DAPM_MIC("Analog Mic2", NULL),
  4940. SND_SOC_DAPM_MIC("Analog Mic3", NULL),
  4941. SND_SOC_DAPM_MIC("Analog Mic4", NULL),
  4942. SND_SOC_DAPM_MIC("Analog Mic5", NULL),
  4943. SND_SOC_DAPM_MIC("Digital Mic0", msm_dmic_event),
  4944. SND_SOC_DAPM_MIC("Digital Mic1", msm_dmic_event),
  4945. SND_SOC_DAPM_MIC("Digital Mic2", msm_dmic_event),
  4946. SND_SOC_DAPM_MIC("Digital Mic3", msm_dmic_event),
  4947. SND_SOC_DAPM_MIC("Digital Mic4", msm_dmic_event),
  4948. SND_SOC_DAPM_MIC("Digital Mic5", msm_dmic_event),
  4949. SND_SOC_DAPM_MIC("Digital Mic6", NULL),
  4950. SND_SOC_DAPM_MIC("Digital Mic7", NULL),
  4951. };
  4952. static int msm_wcn_init(struct snd_soc_pcm_runtime *rtd)
  4953. {
  4954. unsigned int rx_ch[WCN_CDC_SLIM_RX_CH_MAX] = {157, 158};
  4955. unsigned int tx_ch[WCN_CDC_SLIM_TX_CH_MAX] = {159, 160};
  4956. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4957. return snd_soc_dai_set_channel_map(codec_dai, ARRAY_SIZE(tx_ch),
  4958. tx_ch, ARRAY_SIZE(rx_ch), rx_ch);
  4959. }
  4960. static int msm_wcn_init_lito(struct snd_soc_pcm_runtime *rtd)
  4961. {
  4962. unsigned int rx_ch[WCN_CDC_SLIM_RX_CH_MAX] = {157, 158};
  4963. unsigned int tx_ch[WCN_CDC_SLIM_TX_CH_MAX_LITO] = {159, 160, 161};
  4964. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4965. return snd_soc_dai_set_channel_map(codec_dai, ARRAY_SIZE(tx_ch),
  4966. tx_ch, ARRAY_SIZE(rx_ch), rx_ch);
  4967. }
  4968. static struct snd_info_entry *msm_snd_info_create_subdir(struct module *mod,
  4969. const char *name,
  4970. struct snd_info_entry *parent)
  4971. {
  4972. struct snd_info_entry *entry;
  4973. entry = snd_info_create_module_entry(mod, name, parent);
  4974. if (!entry)
  4975. return NULL;
  4976. entry->mode = S_IFDIR | 0555;
  4977. if (snd_info_register(entry) < 0) {
  4978. snd_info_free_entry(entry);
  4979. return NULL;
  4980. }
  4981. return entry;
  4982. }
  4983. static void *def_wcd_mbhc_cal(void)
  4984. {
  4985. void *wcd_mbhc_cal;
  4986. struct wcd_mbhc_btn_detect_cfg *btn_cfg;
  4987. u16 *btn_high;
  4988. wcd_mbhc_cal = kzalloc(WCD_MBHC_CAL_SIZE(WCD_MBHC_DEF_BUTTONS,
  4989. WCD9XXX_MBHC_DEF_RLOADS), GFP_KERNEL);
  4990. if (!wcd_mbhc_cal)
  4991. return NULL;
  4992. WCD_MBHC_CAL_PLUG_TYPE_PTR(wcd_mbhc_cal)->v_hs_max = WCD_MBHC_HS_V_MAX;
  4993. WCD_MBHC_CAL_BTN_DET_PTR(wcd_mbhc_cal)->num_btn = WCD_MBHC_DEF_BUTTONS;
  4994. btn_cfg = WCD_MBHC_CAL_BTN_DET_PTR(wcd_mbhc_cal);
  4995. btn_high = ((void *)&btn_cfg->_v_btn_low) +
  4996. (sizeof(btn_cfg->_v_btn_low[0]) * btn_cfg->num_btn);
  4997. btn_high[0] = 75;
  4998. btn_high[1] = 150;
  4999. btn_high[2] = 237;
  5000. btn_high[3] = 500;
  5001. btn_high[4] = 500;
  5002. btn_high[5] = 500;
  5003. btn_high[6] = 500;
  5004. btn_high[7] = 500;
  5005. return wcd_mbhc_cal;
  5006. }
  5007. /* Digital audio interface glue - connects codec <---> CPU */
  5008. static struct snd_soc_dai_link msm_common_dai_links[] = {
  5009. /* FrontEnd DAI Links */
  5010. {/* hw:x,0 */
  5011. .name = MSM_DAILINK_NAME(Media1),
  5012. .stream_name = "MultiMedia1",
  5013. .dynamic = 1,
  5014. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5015. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  5016. #endif /* CONFIG_AUDIO_QGKI */
  5017. .dpcm_playback = 1,
  5018. .dpcm_capture = 1,
  5019. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5020. SND_SOC_DPCM_TRIGGER_POST},
  5021. .ignore_suspend = 1,
  5022. /* this dainlink has playback support */
  5023. .ignore_pmdown_time = 1,
  5024. .id = MSM_FRONTEND_DAI_MULTIMEDIA1,
  5025. SND_SOC_DAILINK_REG(multimedia1),
  5026. },
  5027. {/* hw:x,1 */
  5028. .name = MSM_DAILINK_NAME(Media2),
  5029. .stream_name = "MultiMedia2",
  5030. .dynamic = 1,
  5031. .dpcm_playback = 1,
  5032. .dpcm_capture = 1,
  5033. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5034. SND_SOC_DPCM_TRIGGER_POST},
  5035. .ignore_suspend = 1,
  5036. /* this dainlink has playback support */
  5037. .ignore_pmdown_time = 1,
  5038. .id = MSM_FRONTEND_DAI_MULTIMEDIA2,
  5039. SND_SOC_DAILINK_REG(multimedia2),
  5040. },
  5041. {/* hw:x,2 */
  5042. .name = "VoiceMMode1",
  5043. .stream_name = "VoiceMMode1",
  5044. .dynamic = 1,
  5045. .dpcm_playback = 1,
  5046. .dpcm_capture = 1,
  5047. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5048. SND_SOC_DPCM_TRIGGER_POST},
  5049. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5050. .ignore_suspend = 1,
  5051. .ignore_pmdown_time = 1,
  5052. .id = MSM_FRONTEND_DAI_VOICEMMODE1,
  5053. SND_SOC_DAILINK_REG(voicemmode1),
  5054. },
  5055. {/* hw:x,3 */
  5056. .name = "MSM VoIP",
  5057. .stream_name = "VoIP",
  5058. .dynamic = 1,
  5059. .dpcm_playback = 1,
  5060. .dpcm_capture = 1,
  5061. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5062. SND_SOC_DPCM_TRIGGER_POST},
  5063. .ignore_suspend = 1,
  5064. /* this dainlink has playback support */
  5065. .ignore_pmdown_time = 1,
  5066. .id = MSM_FRONTEND_DAI_VOIP,
  5067. SND_SOC_DAILINK_REG(msmvoip),
  5068. },
  5069. {/* hw:x,4 */
  5070. .name = MSM_DAILINK_NAME(ULL),
  5071. .stream_name = "MultiMedia3",
  5072. .dynamic = 1,
  5073. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5074. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  5075. #endif /* CONFIG_AUDIO_QGKI */
  5076. .dpcm_playback = 1,
  5077. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5078. SND_SOC_DPCM_TRIGGER_POST},
  5079. .ignore_suspend = 1,
  5080. /* this dainlink has playback support */
  5081. .ignore_pmdown_time = 1,
  5082. .id = MSM_FRONTEND_DAI_MULTIMEDIA3,
  5083. SND_SOC_DAILINK_REG(multimedia3),
  5084. },
  5085. {/* hw:x,5 */
  5086. .name = "MSM AFE-PCM RX",
  5087. .stream_name = "AFE-PROXY RX",
  5088. .dpcm_playback = 1,
  5089. .ignore_suspend = 1,
  5090. /* this dainlink has playback support */
  5091. .ignore_pmdown_time = 1,
  5092. SND_SOC_DAILINK_REG(afepcm_rx),
  5093. },
  5094. {/* hw:x,6 */
  5095. .name = "MSM AFE-PCM TX",
  5096. .stream_name = "AFE-PROXY TX",
  5097. .dpcm_capture = 1,
  5098. .ignore_suspend = 1,
  5099. SND_SOC_DAILINK_REG(afepcm_tx),
  5100. },
  5101. {/* hw:x,7 */
  5102. .name = MSM_DAILINK_NAME(Compress1),
  5103. .stream_name = "Compress1",
  5104. .dynamic = 1,
  5105. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5106. .async_ops = ASYNC_DPCM_SND_SOC_HW_PARAMS,
  5107. #endif /* CONFIG_AUDIO_QGKI */
  5108. .dpcm_playback = 1,
  5109. .dpcm_capture = 1,
  5110. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5111. SND_SOC_DPCM_TRIGGER_POST},
  5112. .ignore_suspend = 1,
  5113. .ignore_pmdown_time = 1,
  5114. /* this dainlink has playback support */
  5115. .id = MSM_FRONTEND_DAI_MULTIMEDIA4,
  5116. SND_SOC_DAILINK_REG(multimedia4),
  5117. },
  5118. /* Hostless PCM purpose */
  5119. {/* hw:x,8 */
  5120. .name = "AUXPCM Hostless",
  5121. .stream_name = "AUXPCM Hostless",
  5122. .dynamic = 1,
  5123. .dpcm_playback = 1,
  5124. .dpcm_capture = 1,
  5125. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5126. SND_SOC_DPCM_TRIGGER_POST},
  5127. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5128. .ignore_suspend = 1,
  5129. /* this dainlink has playback support */
  5130. .ignore_pmdown_time = 1,
  5131. SND_SOC_DAILINK_REG(auxpcm_hostless),
  5132. },
  5133. {/* hw:x,9 */
  5134. .name = MSM_DAILINK_NAME(LowLatency),
  5135. .stream_name = "MultiMedia5",
  5136. .dynamic = 1,
  5137. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5138. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  5139. #endif /* CONFIG_AUDIO_QGKI */
  5140. .dpcm_playback = 1,
  5141. .dpcm_capture = 1,
  5142. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5143. SND_SOC_DPCM_TRIGGER_POST},
  5144. .ignore_suspend = 1,
  5145. /* this dainlink has playback support */
  5146. .ignore_pmdown_time = 1,
  5147. .id = MSM_FRONTEND_DAI_MULTIMEDIA5,
  5148. .ops = &msm_fe_qos_ops,
  5149. SND_SOC_DAILINK_REG(multimedia5),
  5150. },
  5151. {/* hw:x,10 */
  5152. .name = "Listen 1 Audio Service",
  5153. .stream_name = "Listen 1 Audio Service",
  5154. .dynamic = 1,
  5155. .dpcm_capture = 1,
  5156. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5157. SND_SOC_DPCM_TRIGGER_POST },
  5158. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5159. .ignore_suspend = 1,
  5160. .id = MSM_FRONTEND_DAI_LSM1,
  5161. SND_SOC_DAILINK_REG(listen1),
  5162. },
  5163. /* Multiple Tunnel instances */
  5164. {/* hw:x,11 */
  5165. .name = MSM_DAILINK_NAME(Compress2),
  5166. .stream_name = "Compress2",
  5167. .dynamic = 1,
  5168. .dpcm_playback = 1,
  5169. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5170. SND_SOC_DPCM_TRIGGER_POST},
  5171. .ignore_suspend = 1,
  5172. .ignore_pmdown_time = 1,
  5173. /* this dainlink has playback support */
  5174. .id = MSM_FRONTEND_DAI_MULTIMEDIA7,
  5175. SND_SOC_DAILINK_REG(multimedia7),
  5176. },
  5177. {/* hw:x,12 */
  5178. .name = MSM_DAILINK_NAME(MultiMedia10),
  5179. .stream_name = "MultiMedia10",
  5180. .dynamic = 1,
  5181. .dpcm_playback = 1,
  5182. .dpcm_capture = 1,
  5183. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5184. SND_SOC_DPCM_TRIGGER_POST},
  5185. .ignore_suspend = 1,
  5186. .ignore_pmdown_time = 1,
  5187. /* this dainlink has playback support */
  5188. .id = MSM_FRONTEND_DAI_MULTIMEDIA10,
  5189. SND_SOC_DAILINK_REG(multimedia10),
  5190. },
  5191. {/* hw:x,13 */
  5192. .name = MSM_DAILINK_NAME(ULL_NOIRQ),
  5193. .stream_name = "MM_NOIRQ",
  5194. .dynamic = 1,
  5195. .dpcm_playback = 1,
  5196. .dpcm_capture = 1,
  5197. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5198. SND_SOC_DPCM_TRIGGER_POST},
  5199. .ignore_suspend = 1,
  5200. .ignore_pmdown_time = 1,
  5201. /* this dainlink has playback support */
  5202. .id = MSM_FRONTEND_DAI_MULTIMEDIA8,
  5203. .ops = &msm_fe_qos_ops,
  5204. SND_SOC_DAILINK_REG(multimedia8),
  5205. },
  5206. /* HDMI Hostless */
  5207. {/* hw:x,14 */
  5208. .name = "HDMI_RX_HOSTLESS",
  5209. .stream_name = "HDMI_RX_HOSTLESS",
  5210. .dynamic = 1,
  5211. .dpcm_playback = 1,
  5212. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5213. SND_SOC_DPCM_TRIGGER_POST},
  5214. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5215. .ignore_suspend = 1,
  5216. .ignore_pmdown_time = 1,
  5217. SND_SOC_DAILINK_REG(hdmi_rx_hostless),
  5218. },
  5219. {/* hw:x,15 */
  5220. .name = "VoiceMMode2",
  5221. .stream_name = "VoiceMMode2",
  5222. .dynamic = 1,
  5223. .dpcm_playback = 1,
  5224. .dpcm_capture = 1,
  5225. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5226. SND_SOC_DPCM_TRIGGER_POST},
  5227. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5228. .ignore_suspend = 1,
  5229. .ignore_pmdown_time = 1,
  5230. .id = MSM_FRONTEND_DAI_VOICEMMODE2,
  5231. SND_SOC_DAILINK_REG(voicemmode2),
  5232. },
  5233. /* LSM FE */
  5234. {/* hw:x,16 */
  5235. .name = "Listen 2 Audio Service",
  5236. .stream_name = "Listen 2 Audio Service",
  5237. .dynamic = 1,
  5238. .dpcm_capture = 1,
  5239. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5240. SND_SOC_DPCM_TRIGGER_POST },
  5241. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5242. .ignore_suspend = 1,
  5243. .id = MSM_FRONTEND_DAI_LSM2,
  5244. SND_SOC_DAILINK_REG(listen2),
  5245. },
  5246. {/* hw:x,17 */
  5247. .name = "Listen 3 Audio Service",
  5248. .stream_name = "Listen 3 Audio Service",
  5249. .dynamic = 1,
  5250. .dpcm_capture = 1,
  5251. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5252. SND_SOC_DPCM_TRIGGER_POST },
  5253. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5254. .ignore_suspend = 1,
  5255. .id = MSM_FRONTEND_DAI_LSM3,
  5256. SND_SOC_DAILINK_REG(listen3),
  5257. },
  5258. {/* hw:x,18 */
  5259. .name = "Listen 4 Audio Service",
  5260. .stream_name = "Listen 4 Audio Service",
  5261. .dynamic = 1,
  5262. .dpcm_capture = 1,
  5263. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5264. SND_SOC_DPCM_TRIGGER_POST },
  5265. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5266. .ignore_suspend = 1,
  5267. .id = MSM_FRONTEND_DAI_LSM4,
  5268. SND_SOC_DAILINK_REG(listen4),
  5269. },
  5270. {/* hw:x,19 */
  5271. .name = "Listen 5 Audio Service",
  5272. .stream_name = "Listen 5 Audio Service",
  5273. .dynamic = 1,
  5274. .dpcm_capture = 1,
  5275. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5276. SND_SOC_DPCM_TRIGGER_POST },
  5277. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5278. .ignore_suspend = 1,
  5279. .id = MSM_FRONTEND_DAI_LSM5,
  5280. SND_SOC_DAILINK_REG(listen5),
  5281. },
  5282. {/* hw:x,20 */
  5283. .name = "Listen 6 Audio Service",
  5284. .stream_name = "Listen 6 Audio Service",
  5285. .dynamic = 1,
  5286. .dpcm_capture = 1,
  5287. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5288. SND_SOC_DPCM_TRIGGER_POST },
  5289. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5290. .ignore_suspend = 1,
  5291. .id = MSM_FRONTEND_DAI_LSM6,
  5292. SND_SOC_DAILINK_REG(listen6),
  5293. },
  5294. {/* hw:x,21 */
  5295. .name = "Listen 7 Audio Service",
  5296. .stream_name = "Listen 7 Audio Service",
  5297. .dynamic = 1,
  5298. .dpcm_capture = 1,
  5299. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5300. SND_SOC_DPCM_TRIGGER_POST },
  5301. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5302. .ignore_suspend = 1,
  5303. .id = MSM_FRONTEND_DAI_LSM7,
  5304. SND_SOC_DAILINK_REG(listen7),
  5305. },
  5306. {/* hw:x,22 */
  5307. .name = "Listen 8 Audio Service",
  5308. .stream_name = "Listen 8 Audio Service",
  5309. .dynamic = 1,
  5310. .dpcm_capture = 1,
  5311. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5312. SND_SOC_DPCM_TRIGGER_POST },
  5313. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5314. .ignore_suspend = 1,
  5315. .id = MSM_FRONTEND_DAI_LSM8,
  5316. SND_SOC_DAILINK_REG(listen8),
  5317. },
  5318. {/* hw:x,23 */
  5319. .name = MSM_DAILINK_NAME(Media9),
  5320. .stream_name = "MultiMedia9",
  5321. .dynamic = 1,
  5322. .dpcm_playback = 1,
  5323. .dpcm_capture = 1,
  5324. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5325. SND_SOC_DPCM_TRIGGER_POST},
  5326. .ignore_suspend = 1,
  5327. /* this dainlink has playback support */
  5328. .ignore_pmdown_time = 1,
  5329. .id = MSM_FRONTEND_DAI_MULTIMEDIA9,
  5330. SND_SOC_DAILINK_REG(multimedia9),
  5331. },
  5332. {/* hw:x,24 */
  5333. .name = MSM_DAILINK_NAME(Compress4),
  5334. .stream_name = "Compress4",
  5335. .dynamic = 1,
  5336. .dpcm_playback = 1,
  5337. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5338. SND_SOC_DPCM_TRIGGER_POST},
  5339. .ignore_suspend = 1,
  5340. .ignore_pmdown_time = 1,
  5341. /* this dainlink has playback support */
  5342. .id = MSM_FRONTEND_DAI_MULTIMEDIA11,
  5343. SND_SOC_DAILINK_REG(multimedia11),
  5344. },
  5345. {/* hw:x,25 */
  5346. .name = MSM_DAILINK_NAME(Compress5),
  5347. .stream_name = "Compress5",
  5348. .dynamic = 1,
  5349. .dpcm_playback = 1,
  5350. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5351. SND_SOC_DPCM_TRIGGER_POST},
  5352. .ignore_suspend = 1,
  5353. .ignore_pmdown_time = 1,
  5354. /* this dainlink has playback support */
  5355. .id = MSM_FRONTEND_DAI_MULTIMEDIA12,
  5356. SND_SOC_DAILINK_REG(multimedia12),
  5357. },
  5358. {/* hw:x,26 */
  5359. .name = MSM_DAILINK_NAME(Compress6),
  5360. .stream_name = "Compress6",
  5361. .dynamic = 1,
  5362. .dpcm_playback = 1,
  5363. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5364. SND_SOC_DPCM_TRIGGER_POST},
  5365. .ignore_suspend = 1,
  5366. .ignore_pmdown_time = 1,
  5367. /* this dainlink has playback support */
  5368. .id = MSM_FRONTEND_DAI_MULTIMEDIA13,
  5369. SND_SOC_DAILINK_REG(multimedia13),
  5370. },
  5371. {/* hw:x,27 */
  5372. .name = MSM_DAILINK_NAME(Compress7),
  5373. .stream_name = "Compress7",
  5374. .dynamic = 1,
  5375. .dpcm_playback = 1,
  5376. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5377. SND_SOC_DPCM_TRIGGER_POST},
  5378. .ignore_suspend = 1,
  5379. .ignore_pmdown_time = 1,
  5380. /* this dainlink has playback support */
  5381. .id = MSM_FRONTEND_DAI_MULTIMEDIA14,
  5382. SND_SOC_DAILINK_REG(multimedia14),
  5383. },
  5384. {/* hw:x,28 */
  5385. .name = MSM_DAILINK_NAME(Compress8),
  5386. .stream_name = "Compress8",
  5387. .dynamic = 1,
  5388. .dpcm_playback = 1,
  5389. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5390. SND_SOC_DPCM_TRIGGER_POST},
  5391. .ignore_suspend = 1,
  5392. .ignore_pmdown_time = 1,
  5393. /* this dainlink has playback support */
  5394. .id = MSM_FRONTEND_DAI_MULTIMEDIA15,
  5395. SND_SOC_DAILINK_REG(multimedia15),
  5396. },
  5397. {/* hw:x,29 */
  5398. .name = MSM_DAILINK_NAME(ULL_NOIRQ_2),
  5399. .stream_name = "MM_NOIRQ_2",
  5400. .dynamic = 1,
  5401. .dpcm_playback = 1,
  5402. .dpcm_capture = 1,
  5403. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5404. SND_SOC_DPCM_TRIGGER_POST},
  5405. .ignore_suspend = 1,
  5406. .ignore_pmdown_time = 1,
  5407. /* this dainlink has playback support */
  5408. .id = MSM_FRONTEND_DAI_MULTIMEDIA16,
  5409. .ops = &msm_fe_qos_ops,
  5410. SND_SOC_DAILINK_REG(multimedia16),
  5411. },
  5412. {/* hw:x,30 */
  5413. .name = "CDC_DMA Hostless",
  5414. .stream_name = "CDC_DMA Hostless",
  5415. .dynamic = 1,
  5416. .dpcm_playback = 1,
  5417. .dpcm_capture = 1,
  5418. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5419. SND_SOC_DPCM_TRIGGER_POST},
  5420. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5421. .ignore_suspend = 1,
  5422. /* this dailink has playback support */
  5423. .ignore_pmdown_time = 1,
  5424. SND_SOC_DAILINK_REG(cdcdma_hostless),
  5425. },
  5426. {/* hw:x,31 */
  5427. .name = "TX3_CDC_DMA Hostless",
  5428. .stream_name = "TX3_CDC_DMA Hostless",
  5429. .dynamic = 1,
  5430. .dpcm_capture = 1,
  5431. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5432. SND_SOC_DPCM_TRIGGER_POST},
  5433. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5434. .ignore_suspend = 1,
  5435. SND_SOC_DAILINK_REG(tx3_cdcdma_hostless),
  5436. },
  5437. {/* hw:x,32 */
  5438. .name = "Tertiary MI2S TX_Hostless",
  5439. .stream_name = "Tertiary MI2S_TX Hostless Capture",
  5440. .dynamic = 1,
  5441. .dpcm_capture = 1,
  5442. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5443. SND_SOC_DPCM_TRIGGER_POST},
  5444. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5445. .ignore_suspend = 1,
  5446. .ignore_pmdown_time = 1,
  5447. SND_SOC_DAILINK_REG(tert_mi2s_tx_hostless),
  5448. },
  5449. };
  5450. static struct snd_soc_dai_link msm_bolero_fe_dai_links[] = {
  5451. {/* hw:x,33 */
  5452. .name = LPASS_BE_WSA_CDC_DMA_TX_0,
  5453. .stream_name = "WSA CDC DMA0 Capture",
  5454. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0,
  5455. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5456. .ignore_suspend = 1,
  5457. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5458. .ops = &msm_cdc_dma_be_ops,
  5459. SND_SOC_DAILINK_REG(wsa_cdcdma0_capture),
  5460. },
  5461. };
  5462. static struct snd_soc_dai_link msm_bolero_fe_stub_dai_links[] = {
  5463. {/* hw:x,33 */
  5464. .name = LPASS_BE_WSA_CDC_DMA_TX_0,
  5465. .stream_name = "WSA CDC DMA0 Capture",
  5466. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0,
  5467. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5468. .ignore_suspend = 1,
  5469. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5470. .ops = &msm_cdc_dma_be_ops,
  5471. SND_SOC_DAILINK_REG(wsa_cdcdma0_capture_stub),
  5472. },
  5473. };
  5474. static struct snd_soc_dai_link msm_common_misc_fe_dai_links[] = {
  5475. {/* hw:x,34 */
  5476. .name = MSM_DAILINK_NAME(ASM Loopback),
  5477. .stream_name = "MultiMedia6",
  5478. .dynamic = 1,
  5479. .dpcm_playback = 1,
  5480. .dpcm_capture = 1,
  5481. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5482. SND_SOC_DPCM_TRIGGER_POST},
  5483. .ignore_suspend = 1,
  5484. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5485. .ignore_pmdown_time = 1,
  5486. .id = MSM_FRONTEND_DAI_MULTIMEDIA6,
  5487. SND_SOC_DAILINK_REG(multimedia6),
  5488. },
  5489. {/* hw:x,35 */
  5490. .name = "USB Audio Hostless",
  5491. .stream_name = "USB Audio Hostless",
  5492. .dynamic = 1,
  5493. .dpcm_playback = 1,
  5494. .dpcm_capture = 1,
  5495. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5496. SND_SOC_DPCM_TRIGGER_POST},
  5497. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5498. .ignore_suspend = 1,
  5499. .ignore_pmdown_time = 1,
  5500. SND_SOC_DAILINK_REG(usbaudio_hostless),
  5501. },
  5502. {/* hw:x,36 */
  5503. .name = "SLIMBUS_7 Hostless",
  5504. .stream_name = "SLIMBUS_7 Hostless",
  5505. .dynamic = 1,
  5506. .dpcm_capture = 1,
  5507. .dpcm_playback = 1,
  5508. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5509. SND_SOC_DPCM_TRIGGER_POST},
  5510. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5511. .ignore_suspend = 1,
  5512. .ignore_pmdown_time = 1,
  5513. SND_SOC_DAILINK_REG(slimbus7_hostless),
  5514. },
  5515. {/* hw:x,37 */
  5516. .name = "Compress Capture",
  5517. .stream_name = "Compress9",
  5518. .dynamic = 1,
  5519. .dpcm_capture = 1,
  5520. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5521. SND_SOC_DPCM_TRIGGER_POST},
  5522. .ignore_suspend = 1,
  5523. .ignore_pmdown_time = 1,
  5524. .id = MSM_FRONTEND_DAI_MULTIMEDIA17,
  5525. SND_SOC_DAILINK_REG(multimedia17),
  5526. },
  5527. {/* hw:x,38 */
  5528. .name = "SLIMBUS_8 Hostless",
  5529. .stream_name = "SLIMBUS_8 Hostless",
  5530. .dynamic = 1,
  5531. .dpcm_capture = 1,
  5532. .dpcm_playback = 1,
  5533. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5534. SND_SOC_DPCM_TRIGGER_POST},
  5535. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5536. .ignore_suspend = 1,
  5537. .ignore_pmdown_time = 1,
  5538. SND_SOC_DAILINK_REG(slimbus8_hostless),
  5539. },
  5540. {/* hw:x,39 */
  5541. .name = LPASS_BE_TX_CDC_DMA_TX_5,
  5542. .stream_name = "TX CDC DMA5 Capture",
  5543. .id = MSM_BACKEND_DAI_TX_CDC_DMA_TX_5,
  5544. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5545. .ignore_suspend = 1,
  5546. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5547. .ops = &msm_cdc_dma_be_ops,
  5548. SND_SOC_DAILINK_REG(tx_cdcdma5_tx),
  5549. },
  5550. {/* hw:x,40 */
  5551. .name = MSM_DAILINK_NAME(Media31),
  5552. .stream_name = "MultiMedia31",
  5553. .dynamic = 1,
  5554. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5555. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  5556. #endif /* CONFIG_AUDIO_QGKI */
  5557. .dpcm_playback = 1,
  5558. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5559. SND_SOC_DPCM_TRIGGER_POST},
  5560. .ignore_suspend = 1,
  5561. /* this dainlink has playback support */
  5562. .ignore_pmdown_time = 1,
  5563. .id = MSM_FRONTEND_DAI_MULTIMEDIA31,
  5564. SND_SOC_DAILINK_REG(multimedia31),
  5565. },
  5566. {/* hw:x,41 */
  5567. .name = MSM_DAILINK_NAME(Media32),
  5568. .stream_name = "MultiMedia32",
  5569. .dynamic = 1,
  5570. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5571. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  5572. #endif /* CONFIG_AUDIO_QGKI */
  5573. .dpcm_playback = 1,
  5574. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5575. SND_SOC_DPCM_TRIGGER_POST},
  5576. .ignore_suspend = 1,
  5577. /* this dainlink has playback support */
  5578. .ignore_pmdown_time = 1,
  5579. .id = MSM_FRONTEND_DAI_MULTIMEDIA32,
  5580. SND_SOC_DAILINK_REG(multimedia32),
  5581. },
  5582. {/* hw:x,42 */
  5583. .name = "MSM AFE-PCM TX1",
  5584. .stream_name = "AFE-PROXY TX1",
  5585. .dpcm_capture = 1,
  5586. .ignore_suspend = 1,
  5587. SND_SOC_DAILINK_REG(afepcm_tx1),
  5588. },
  5589. {/* hw:x,43 */
  5590. .name = MSM_DAILINK_NAME(Compress3),
  5591. .stream_name = "Compress3",
  5592. .dynamic = 1,
  5593. .dpcm_playback = 1,
  5594. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5595. SND_SOC_DPCM_TRIGGER_POST},
  5596. .ignore_suspend = 1,
  5597. .ignore_pmdown_time = 1,
  5598. /* this dainlink has playback support */
  5599. .id = MSM_FRONTEND_DAI_MULTIMEDIA10,
  5600. SND_SOC_DAILINK_REG(multimedia10),
  5601. },
  5602. };
  5603. static struct snd_soc_dai_link msm_common_be_dai_links[] = {
  5604. /* Backend AFE DAI Links */
  5605. {
  5606. .name = LPASS_BE_AFE_PCM_RX,
  5607. .stream_name = "AFE Playback",
  5608. .no_pcm = 1,
  5609. .dpcm_playback = 1,
  5610. .id = MSM_BACKEND_DAI_AFE_PCM_RX,
  5611. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5612. /* this dainlink has playback support */
  5613. .ignore_pmdown_time = 1,
  5614. .ignore_suspend = 1,
  5615. SND_SOC_DAILINK_REG(afe_pcm_rx),
  5616. },
  5617. {
  5618. .name = LPASS_BE_AFE_PCM_TX,
  5619. .stream_name = "AFE Capture",
  5620. .no_pcm = 1,
  5621. .dpcm_capture = 1,
  5622. .id = MSM_BACKEND_DAI_AFE_PCM_TX,
  5623. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5624. .ignore_suspend = 1,
  5625. SND_SOC_DAILINK_REG(afe_pcm_tx),
  5626. },
  5627. /* Incall Record Uplink BACK END DAI Link */
  5628. {
  5629. .name = LPASS_BE_INCALL_RECORD_TX,
  5630. .stream_name = "Voice Uplink Capture",
  5631. .no_pcm = 1,
  5632. .dpcm_capture = 1,
  5633. .id = MSM_BACKEND_DAI_INCALL_RECORD_TX,
  5634. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5635. .ignore_suspend = 1,
  5636. SND_SOC_DAILINK_REG(incall_record_tx),
  5637. },
  5638. /* Incall Record Downlink BACK END DAI Link */
  5639. {
  5640. .name = LPASS_BE_INCALL_RECORD_RX,
  5641. .stream_name = "Voice Downlink Capture",
  5642. .no_pcm = 1,
  5643. .dpcm_capture = 1,
  5644. .id = MSM_BACKEND_DAI_INCALL_RECORD_RX,
  5645. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5646. .ignore_suspend = 1,
  5647. SND_SOC_DAILINK_REG(incall_record_rx),
  5648. },
  5649. /* Incall Music BACK END DAI Link */
  5650. {
  5651. .name = LPASS_BE_VOICE_PLAYBACK_TX,
  5652. .stream_name = "Voice Farend Playback",
  5653. .no_pcm = 1,
  5654. .dpcm_playback = 1,
  5655. .id = MSM_BACKEND_DAI_VOICE_PLAYBACK_TX,
  5656. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5657. .ignore_suspend = 1,
  5658. .ignore_pmdown_time = 1,
  5659. SND_SOC_DAILINK_REG(voice_playback_tx),
  5660. },
  5661. /* Incall Music 2 BACK END DAI Link */
  5662. {
  5663. .name = LPASS_BE_VOICE2_PLAYBACK_TX,
  5664. .stream_name = "Voice2 Farend Playback",
  5665. .no_pcm = 1,
  5666. .dpcm_playback = 1,
  5667. .id = MSM_BACKEND_DAI_VOICE2_PLAYBACK_TX,
  5668. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5669. .ignore_suspend = 1,
  5670. .ignore_pmdown_time = 1,
  5671. SND_SOC_DAILINK_REG(voice2_playback_tx),
  5672. },
  5673. /* Proxy Tx BACK END DAI Link */
  5674. {
  5675. .name = LPASS_BE_PROXY_TX,
  5676. .stream_name = "Proxy Capture",
  5677. .no_pcm = 1,
  5678. .dpcm_capture = 1,
  5679. .id = MSM_BACKEND_DAI_PROXY_TX,
  5680. .ignore_suspend = 1,
  5681. SND_SOC_DAILINK_REG(proxy_tx),
  5682. },
  5683. /* Proxy Rx BACK END DAI Link */
  5684. {
  5685. .name = LPASS_BE_PROXY_RX,
  5686. .stream_name = "Proxy Playback",
  5687. .no_pcm = 1,
  5688. .dpcm_playback = 1,
  5689. .id = MSM_BACKEND_DAI_PROXY_RX,
  5690. .ignore_pmdown_time = 1,
  5691. .ignore_suspend = 1,
  5692. SND_SOC_DAILINK_REG(proxy_rx),
  5693. },
  5694. {
  5695. .name = LPASS_BE_USB_AUDIO_RX,
  5696. .stream_name = "USB Audio Playback",
  5697. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5698. .dynamic_be = 1,
  5699. #endif /* CONFIG_AUDIO_QGKI */
  5700. .no_pcm = 1,
  5701. .dpcm_playback = 1,
  5702. .id = MSM_BACKEND_DAI_USB_RX,
  5703. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5704. .ignore_pmdown_time = 1,
  5705. .ignore_suspend = 1,
  5706. SND_SOC_DAILINK_REG(usb_audio_rx),
  5707. },
  5708. {
  5709. .name = LPASS_BE_USB_AUDIO_TX,
  5710. .stream_name = "USB Audio Capture",
  5711. .no_pcm = 1,
  5712. .dpcm_capture = 1,
  5713. .id = MSM_BACKEND_DAI_USB_TX,
  5714. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5715. .ignore_suspend = 1,
  5716. SND_SOC_DAILINK_REG(usb_audio_tx),
  5717. },
  5718. {
  5719. .name = LPASS_BE_PRI_TDM_RX_0,
  5720. .stream_name = "Primary TDM0 Playback",
  5721. .no_pcm = 1,
  5722. .dpcm_playback = 1,
  5723. .id = MSM_BACKEND_DAI_PRI_TDM_RX_0,
  5724. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5725. .ops = &lahaina_tdm_be_ops,
  5726. .ignore_suspend = 1,
  5727. .ignore_pmdown_time = 1,
  5728. SND_SOC_DAILINK_REG(pri_tdm_rx_0),
  5729. },
  5730. {
  5731. .name = LPASS_BE_PRI_TDM_TX_0,
  5732. .stream_name = "Primary TDM0 Capture",
  5733. .no_pcm = 1,
  5734. .dpcm_capture = 1,
  5735. .id = MSM_BACKEND_DAI_PRI_TDM_TX_0,
  5736. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5737. .ops = &lahaina_tdm_be_ops,
  5738. .ignore_suspend = 1,
  5739. SND_SOC_DAILINK_REG(pri_tdm_tx_0),
  5740. },
  5741. {
  5742. .name = LPASS_BE_SEC_TDM_RX_0,
  5743. .stream_name = "Secondary TDM0 Playback",
  5744. .no_pcm = 1,
  5745. .dpcm_playback = 1,
  5746. .id = MSM_BACKEND_DAI_SEC_TDM_RX_0,
  5747. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5748. .ops = &lahaina_tdm_be_ops,
  5749. .ignore_suspend = 1,
  5750. .ignore_pmdown_time = 1,
  5751. SND_SOC_DAILINK_REG(sec_tdm_rx_0),
  5752. },
  5753. {
  5754. .name = LPASS_BE_SEC_TDM_TX_0,
  5755. .stream_name = "Secondary TDM0 Capture",
  5756. .no_pcm = 1,
  5757. .dpcm_capture = 1,
  5758. .id = MSM_BACKEND_DAI_SEC_TDM_TX_0,
  5759. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5760. .ops = &lahaina_tdm_be_ops,
  5761. .ignore_suspend = 1,
  5762. SND_SOC_DAILINK_REG(sec_tdm_tx_0),
  5763. },
  5764. {
  5765. .name = LPASS_BE_TERT_TDM_RX_0,
  5766. .stream_name = "Tertiary TDM0 Playback",
  5767. .no_pcm = 1,
  5768. .dpcm_playback = 1,
  5769. .id = MSM_BACKEND_DAI_TERT_TDM_RX_0,
  5770. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5771. .ops = &lahaina_tdm_be_ops,
  5772. .ignore_suspend = 1,
  5773. .ignore_pmdown_time = 1,
  5774. SND_SOC_DAILINK_REG(tert_tdm_rx_0),
  5775. },
  5776. {
  5777. .name = LPASS_BE_TERT_TDM_TX_0,
  5778. .stream_name = "Tertiary TDM0 Capture",
  5779. .no_pcm = 1,
  5780. .dpcm_capture = 1,
  5781. .id = MSM_BACKEND_DAI_TERT_TDM_TX_0,
  5782. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5783. .ops = &lahaina_tdm_be_ops,
  5784. .ignore_suspend = 1,
  5785. SND_SOC_DAILINK_REG(tert_tdm_tx_0),
  5786. },
  5787. {
  5788. .name = LPASS_BE_QUAT_TDM_RX_0,
  5789. .stream_name = "Quaternary TDM0 Playback",
  5790. .no_pcm = 1,
  5791. .dpcm_playback = 1,
  5792. .id = MSM_BACKEND_DAI_QUAT_TDM_RX_0,
  5793. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5794. .ops = &lahaina_tdm_be_ops,
  5795. .ignore_suspend = 1,
  5796. .ignore_pmdown_time = 1,
  5797. SND_SOC_DAILINK_REG(quat_tdm_rx_0),
  5798. },
  5799. {
  5800. .name = LPASS_BE_QUAT_TDM_TX_0,
  5801. .stream_name = "Quaternary TDM0 Capture",
  5802. .no_pcm = 1,
  5803. .dpcm_capture = 1,
  5804. .id = MSM_BACKEND_DAI_QUAT_TDM_TX_0,
  5805. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5806. .ops = &lahaina_tdm_be_ops,
  5807. .ignore_suspend = 1,
  5808. SND_SOC_DAILINK_REG(quat_tdm_tx_0),
  5809. },
  5810. {
  5811. .name = LPASS_BE_QUIN_TDM_RX_0,
  5812. .stream_name = "Quinary TDM0 Playback",
  5813. .no_pcm = 1,
  5814. .dpcm_playback = 1,
  5815. .id = MSM_BACKEND_DAI_QUIN_TDM_RX_0,
  5816. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5817. .ops = &lahaina_tdm_be_ops,
  5818. .ignore_suspend = 1,
  5819. .ignore_pmdown_time = 1,
  5820. SND_SOC_DAILINK_REG(quin_tdm_rx_0),
  5821. },
  5822. {
  5823. .name = LPASS_BE_QUIN_TDM_TX_0,
  5824. .stream_name = "Quinary TDM0 Capture",
  5825. .no_pcm = 1,
  5826. .dpcm_capture = 1,
  5827. .id = MSM_BACKEND_DAI_QUIN_TDM_TX_0,
  5828. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5829. .ops = &lahaina_tdm_be_ops,
  5830. .ignore_suspend = 1,
  5831. SND_SOC_DAILINK_REG(quin_tdm_tx_0),
  5832. },
  5833. {
  5834. .name = LPASS_BE_SEN_TDM_RX_0,
  5835. .stream_name = "Senary TDM0 Playback",
  5836. .no_pcm = 1,
  5837. .dpcm_playback = 1,
  5838. .id = MSM_BACKEND_DAI_SEN_TDM_RX_0,
  5839. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5840. .ops = &lahaina_tdm_be_ops,
  5841. .ignore_suspend = 1,
  5842. .ignore_pmdown_time = 1,
  5843. SND_SOC_DAILINK_REG(sen_tdm_rx_0),
  5844. },
  5845. {
  5846. .name = LPASS_BE_SEN_TDM_TX_0,
  5847. .stream_name = "Senary TDM0 Capture",
  5848. .no_pcm = 1,
  5849. .dpcm_capture = 1,
  5850. .id = MSM_BACKEND_DAI_SEN_TDM_TX_0,
  5851. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5852. .ops = &lahaina_tdm_be_ops,
  5853. .ignore_suspend = 1,
  5854. SND_SOC_DAILINK_REG(sen_tdm_tx_0),
  5855. },
  5856. };
  5857. static struct snd_soc_dai_link msm_wcn_be_dai_links[] = {
  5858. {
  5859. .name = LPASS_BE_SLIMBUS_7_RX,
  5860. .stream_name = "Slimbus7 Playback",
  5861. .no_pcm = 1,
  5862. .dpcm_playback = 1,
  5863. .id = MSM_BACKEND_DAI_SLIMBUS_7_RX,
  5864. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5865. .init = &msm_wcn_init,
  5866. .ops = &msm_wcn_ops,
  5867. /* dai link has playback support */
  5868. .ignore_pmdown_time = 1,
  5869. .ignore_suspend = 1,
  5870. SND_SOC_DAILINK_REG(slimbus_7_rx),
  5871. },
  5872. {
  5873. .name = LPASS_BE_SLIMBUS_7_TX,
  5874. .stream_name = "Slimbus7 Capture",
  5875. .no_pcm = 1,
  5876. .dpcm_capture = 1,
  5877. .id = MSM_BACKEND_DAI_SLIMBUS_7_TX,
  5878. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5879. .ops = &msm_wcn_ops,
  5880. .ignore_suspend = 1,
  5881. SND_SOC_DAILINK_REG(slimbus_7_tx),
  5882. },
  5883. };
  5884. static struct snd_soc_dai_link msm_wcn_btfm_be_dai_links[] = {
  5885. {
  5886. .name = LPASS_BE_SLIMBUS_7_RX,
  5887. .stream_name = "Slimbus7 Playback",
  5888. .no_pcm = 1,
  5889. .dpcm_playback = 1,
  5890. .id = MSM_BACKEND_DAI_SLIMBUS_7_RX,
  5891. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5892. .init = &msm_wcn_init_lito,
  5893. .ops = &msm_wcn_ops_lito,
  5894. /* dai link has playback support */
  5895. .ignore_pmdown_time = 1,
  5896. .ignore_suspend = 1,
  5897. SND_SOC_DAILINK_REG(slimbus_7_rx),
  5898. },
  5899. {
  5900. .name = LPASS_BE_SLIMBUS_7_TX,
  5901. .stream_name = "Slimbus7 Capture",
  5902. .no_pcm = 1,
  5903. .dpcm_capture = 1,
  5904. .id = MSM_BACKEND_DAI_SLIMBUS_7_TX,
  5905. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5906. .ops = &msm_wcn_ops_lito,
  5907. .ignore_suspend = 1,
  5908. SND_SOC_DAILINK_REG(slimbus_7_tx),
  5909. },
  5910. {
  5911. .name = LPASS_BE_SLIMBUS_8_TX,
  5912. .stream_name = "Slimbus8 Capture",
  5913. .no_pcm = 1,
  5914. .dpcm_capture = 1,
  5915. .id = MSM_BACKEND_DAI_SLIMBUS_8_TX,
  5916. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5917. .ops = &msm_wcn_ops_lito,
  5918. .ignore_suspend = 1,
  5919. SND_SOC_DAILINK_REG(slimbus_8_tx),
  5920. },
  5921. };
  5922. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5923. static struct snd_soc_dai_link ext_disp_be_dai_link[] = {
  5924. /* DISP PORT BACK END DAI Link */
  5925. {
  5926. .name = LPASS_BE_DISPLAY_PORT,
  5927. .stream_name = "Display Port Playback",
  5928. .no_pcm = 1,
  5929. .dpcm_playback = 1,
  5930. .id = MSM_BACKEND_DAI_DISPLAY_PORT_RX,
  5931. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5932. .ignore_pmdown_time = 1,
  5933. .ignore_suspend = 1,
  5934. SND_SOC_DAILINK_REG(display_port),
  5935. },
  5936. /* DISP PORT 1 BACK END DAI Link */
  5937. {
  5938. .name = LPASS_BE_DISPLAY_PORT1,
  5939. .stream_name = "Display Port1 Playback",
  5940. .no_pcm = 1,
  5941. .dpcm_playback = 1,
  5942. .id = MSM_BACKEND_DAI_DISPLAY_PORT_RX_1,
  5943. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5944. .ignore_pmdown_time = 1,
  5945. .ignore_suspend = 1,
  5946. SND_SOC_DAILINK_REG(display_port1),
  5947. },
  5948. };
  5949. #endif
  5950. static struct snd_soc_dai_link msm_mi2s_be_dai_links[] = {
  5951. {
  5952. .name = LPASS_BE_PRI_MI2S_RX,
  5953. .stream_name = "Primary MI2S Playback",
  5954. .no_pcm = 1,
  5955. .dpcm_playback = 1,
  5956. .id = MSM_BACKEND_DAI_PRI_MI2S_RX,
  5957. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5958. .ops = &msm_mi2s_be_ops,
  5959. .ignore_suspend = 1,
  5960. .ignore_pmdown_time = 1,
  5961. SND_SOC_DAILINK_REG(pri_mi2s_rx),
  5962. },
  5963. {
  5964. .name = LPASS_BE_PRI_MI2S_TX,
  5965. .stream_name = "Primary MI2S Capture",
  5966. .no_pcm = 1,
  5967. .dpcm_capture = 1,
  5968. .id = MSM_BACKEND_DAI_PRI_MI2S_TX,
  5969. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5970. .ops = &msm_mi2s_be_ops,
  5971. .ignore_suspend = 1,
  5972. SND_SOC_DAILINK_REG(pri_mi2s_tx),
  5973. },
  5974. {
  5975. .name = LPASS_BE_SEC_MI2S_RX,
  5976. .stream_name = "Secondary MI2S Playback",
  5977. .no_pcm = 1,
  5978. .dpcm_playback = 1,
  5979. .id = MSM_BACKEND_DAI_SECONDARY_MI2S_RX,
  5980. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5981. .ops = &msm_mi2s_be_ops,
  5982. .ignore_suspend = 1,
  5983. .ignore_pmdown_time = 1,
  5984. SND_SOC_DAILINK_REG(sec_mi2s_rx),
  5985. },
  5986. {
  5987. .name = LPASS_BE_SEC_MI2S_TX,
  5988. .stream_name = "Secondary MI2S Capture",
  5989. .no_pcm = 1,
  5990. .dpcm_capture = 1,
  5991. .id = MSM_BACKEND_DAI_SECONDARY_MI2S_TX,
  5992. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5993. .ops = &msm_mi2s_be_ops,
  5994. .ignore_suspend = 1,
  5995. SND_SOC_DAILINK_REG(sec_mi2s_tx),
  5996. },
  5997. {
  5998. .name = LPASS_BE_TERT_MI2S_RX,
  5999. .stream_name = "Tertiary MI2S Playback",
  6000. .no_pcm = 1,
  6001. .dpcm_playback = 1,
  6002. .id = MSM_BACKEND_DAI_TERTIARY_MI2S_RX,
  6003. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6004. .ops = &msm_mi2s_be_ops,
  6005. .ignore_suspend = 1,
  6006. .ignore_pmdown_time = 1,
  6007. SND_SOC_DAILINK_REG(tert_mi2s_rx),
  6008. },
  6009. {
  6010. .name = LPASS_BE_TERT_MI2S_TX,
  6011. .stream_name = "Tertiary MI2S Capture",
  6012. .no_pcm = 1,
  6013. .dpcm_capture = 1,
  6014. .id = MSM_BACKEND_DAI_TERTIARY_MI2S_TX,
  6015. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6016. .ops = &msm_mi2s_be_ops,
  6017. .ignore_suspend = 1,
  6018. SND_SOC_DAILINK_REG(tert_mi2s_tx),
  6019. },
  6020. {
  6021. .name = LPASS_BE_QUAT_MI2S_RX,
  6022. .stream_name = "Quaternary MI2S Playback",
  6023. .no_pcm = 1,
  6024. .dpcm_playback = 1,
  6025. .id = MSM_BACKEND_DAI_QUATERNARY_MI2S_RX,
  6026. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6027. .ops = &msm_mi2s_be_ops,
  6028. .ignore_suspend = 1,
  6029. .ignore_pmdown_time = 1,
  6030. SND_SOC_DAILINK_REG(quat_mi2s_rx),
  6031. },
  6032. {
  6033. .name = LPASS_BE_QUAT_MI2S_TX,
  6034. .stream_name = "Quaternary MI2S Capture",
  6035. .no_pcm = 1,
  6036. .dpcm_capture = 1,
  6037. .id = MSM_BACKEND_DAI_QUATERNARY_MI2S_TX,
  6038. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6039. .ops = &msm_mi2s_be_ops,
  6040. .ignore_suspend = 1,
  6041. SND_SOC_DAILINK_REG(quat_mi2s_tx),
  6042. },
  6043. {
  6044. .name = LPASS_BE_QUIN_MI2S_RX,
  6045. .stream_name = "Quinary MI2S Playback",
  6046. .no_pcm = 1,
  6047. .dpcm_playback = 1,
  6048. .id = MSM_BACKEND_DAI_QUINARY_MI2S_RX,
  6049. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6050. .ops = &msm_mi2s_be_ops,
  6051. .ignore_suspend = 1,
  6052. .ignore_pmdown_time = 1,
  6053. SND_SOC_DAILINK_REG(quin_mi2s_rx),
  6054. },
  6055. {
  6056. .name = LPASS_BE_QUIN_MI2S_TX,
  6057. .stream_name = "Quinary MI2S Capture",
  6058. .no_pcm = 1,
  6059. .dpcm_capture = 1,
  6060. .id = MSM_BACKEND_DAI_QUINARY_MI2S_TX,
  6061. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6062. .ops = &msm_mi2s_be_ops,
  6063. .ignore_suspend = 1,
  6064. SND_SOC_DAILINK_REG(quin_mi2s_tx),
  6065. },
  6066. {
  6067. .name = LPASS_BE_SENARY_MI2S_RX,
  6068. .stream_name = "Senary MI2S Playback",
  6069. .no_pcm = 1,
  6070. .dpcm_playback = 1,
  6071. .id = MSM_BACKEND_DAI_SENARY_MI2S_RX,
  6072. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6073. .ops = &msm_mi2s_be_ops,
  6074. .ignore_suspend = 1,
  6075. .ignore_pmdown_time = 1,
  6076. SND_SOC_DAILINK_REG(sen_mi2s_rx),
  6077. },
  6078. {
  6079. .name = LPASS_BE_SENARY_MI2S_TX,
  6080. .stream_name = "Senary MI2S Capture",
  6081. .no_pcm = 1,
  6082. .dpcm_capture = 1,
  6083. .id = MSM_BACKEND_DAI_SENARY_MI2S_TX,
  6084. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6085. .ops = &msm_mi2s_be_ops,
  6086. .ignore_suspend = 1,
  6087. SND_SOC_DAILINK_REG(sen_mi2s_tx),
  6088. },
  6089. };
  6090. static struct snd_soc_dai_link msm_auxpcm_be_dai_links[] = {
  6091. /* Primary AUX PCM Backend DAI Links */
  6092. {
  6093. .name = LPASS_BE_AUXPCM_RX,
  6094. .stream_name = "AUX PCM Playback",
  6095. .no_pcm = 1,
  6096. .dpcm_playback = 1,
  6097. .id = MSM_BACKEND_DAI_AUXPCM_RX,
  6098. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6099. .ops = &lahaina_aux_be_ops,
  6100. .ignore_pmdown_time = 1,
  6101. .ignore_suspend = 1,
  6102. SND_SOC_DAILINK_REG(auxpcm_rx),
  6103. },
  6104. {
  6105. .name = LPASS_BE_AUXPCM_TX,
  6106. .stream_name = "AUX PCM Capture",
  6107. .no_pcm = 1,
  6108. .dpcm_capture = 1,
  6109. .id = MSM_BACKEND_DAI_AUXPCM_TX,
  6110. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6111. .ops = &lahaina_aux_be_ops,
  6112. .ignore_suspend = 1,
  6113. SND_SOC_DAILINK_REG(auxpcm_tx),
  6114. },
  6115. /* Secondary AUX PCM Backend DAI Links */
  6116. {
  6117. .name = LPASS_BE_SEC_AUXPCM_RX,
  6118. .stream_name = "Sec AUX PCM Playback",
  6119. .no_pcm = 1,
  6120. .dpcm_playback = 1,
  6121. .id = MSM_BACKEND_DAI_SEC_AUXPCM_RX,
  6122. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6123. .ops = &lahaina_aux_be_ops,
  6124. .ignore_pmdown_time = 1,
  6125. .ignore_suspend = 1,
  6126. SND_SOC_DAILINK_REG(sec_auxpcm_rx),
  6127. },
  6128. {
  6129. .name = LPASS_BE_SEC_AUXPCM_TX,
  6130. .stream_name = "Sec AUX PCM Capture",
  6131. .no_pcm = 1,
  6132. .dpcm_capture = 1,
  6133. .id = MSM_BACKEND_DAI_SEC_AUXPCM_TX,
  6134. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6135. .ops = &lahaina_aux_be_ops,
  6136. .ignore_suspend = 1,
  6137. SND_SOC_DAILINK_REG(sec_auxpcm_tx),
  6138. },
  6139. /* Tertiary AUX PCM Backend DAI Links */
  6140. {
  6141. .name = LPASS_BE_TERT_AUXPCM_RX,
  6142. .stream_name = "Tert AUX PCM Playback",
  6143. .no_pcm = 1,
  6144. .dpcm_playback = 1,
  6145. .id = MSM_BACKEND_DAI_TERT_AUXPCM_RX,
  6146. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6147. .ops = &lahaina_aux_be_ops,
  6148. .ignore_suspend = 1,
  6149. SND_SOC_DAILINK_REG(tert_auxpcm_rx),
  6150. },
  6151. {
  6152. .name = LPASS_BE_TERT_AUXPCM_TX,
  6153. .stream_name = "Tert AUX PCM Capture",
  6154. .no_pcm = 1,
  6155. .dpcm_capture = 1,
  6156. .id = MSM_BACKEND_DAI_TERT_AUXPCM_TX,
  6157. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6158. .ops = &lahaina_aux_be_ops,
  6159. .ignore_suspend = 1,
  6160. SND_SOC_DAILINK_REG(tert_auxpcm_tx),
  6161. },
  6162. /* Quaternary AUX PCM Backend DAI Links */
  6163. {
  6164. .name = LPASS_BE_QUAT_AUXPCM_RX,
  6165. .stream_name = "Quat AUX PCM Playback",
  6166. .no_pcm = 1,
  6167. .dpcm_playback = 1,
  6168. .id = MSM_BACKEND_DAI_QUAT_AUXPCM_RX,
  6169. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6170. .ops = &lahaina_aux_be_ops,
  6171. .ignore_suspend = 1,
  6172. SND_SOC_DAILINK_REG(quat_auxpcm_rx),
  6173. },
  6174. {
  6175. .name = LPASS_BE_QUAT_AUXPCM_TX,
  6176. .stream_name = "Quat AUX PCM Capture",
  6177. .no_pcm = 1,
  6178. .dpcm_capture = 1,
  6179. .id = MSM_BACKEND_DAI_QUAT_AUXPCM_TX,
  6180. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6181. .ops = &lahaina_aux_be_ops,
  6182. .ignore_suspend = 1,
  6183. SND_SOC_DAILINK_REG(quat_auxpcm_tx),
  6184. },
  6185. /* Quinary AUX PCM Backend DAI Links */
  6186. {
  6187. .name = LPASS_BE_QUIN_AUXPCM_RX,
  6188. .stream_name = "Quin AUX PCM Playback",
  6189. .no_pcm = 1,
  6190. .dpcm_playback = 1,
  6191. .id = MSM_BACKEND_DAI_QUIN_AUXPCM_RX,
  6192. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6193. .ops = &lahaina_aux_be_ops,
  6194. .ignore_suspend = 1,
  6195. SND_SOC_DAILINK_REG(quin_auxpcm_rx),
  6196. },
  6197. {
  6198. .name = LPASS_BE_QUIN_AUXPCM_TX,
  6199. .stream_name = "Quin AUX PCM Capture",
  6200. .no_pcm = 1,
  6201. .dpcm_capture = 1,
  6202. .id = MSM_BACKEND_DAI_QUIN_AUXPCM_TX,
  6203. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6204. .ops = &lahaina_aux_be_ops,
  6205. .ignore_suspend = 1,
  6206. SND_SOC_DAILINK_REG(quin_auxpcm_tx),
  6207. },
  6208. /* Senary AUX PCM Backend DAI Links */
  6209. {
  6210. .name = LPASS_BE_SEN_AUXPCM_RX,
  6211. .stream_name = "Sen AUX PCM Playback",
  6212. .no_pcm = 1,
  6213. .dpcm_playback = 1,
  6214. .id = MSM_BACKEND_DAI_SEN_AUXPCM_RX,
  6215. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6216. .ops = &lahaina_aux_be_ops,
  6217. .ignore_suspend = 1,
  6218. SND_SOC_DAILINK_REG(sen_auxpcm_rx),
  6219. },
  6220. {
  6221. .name = LPASS_BE_SEN_AUXPCM_TX,
  6222. .stream_name = "Sen AUX PCM Capture",
  6223. .no_pcm = 1,
  6224. .dpcm_capture = 1,
  6225. .id = MSM_BACKEND_DAI_SEN_AUXPCM_TX,
  6226. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6227. .ops = &lahaina_aux_be_ops,
  6228. .ignore_suspend = 1,
  6229. SND_SOC_DAILINK_REG(sen_auxpcm_tx),
  6230. },
  6231. };
  6232. static struct snd_soc_dai_link msm_wsa_cdc_dma_be_dai_links[] = {
  6233. /* WSA CDC DMA Backend DAI Links */
  6234. {
  6235. .name = LPASS_BE_WSA_CDC_DMA_RX_0,
  6236. .stream_name = "WSA CDC DMA0 Playback",
  6237. .no_pcm = 1,
  6238. .dpcm_playback = 1,
  6239. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0,
  6240. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6241. .ignore_pmdown_time = 1,
  6242. .ignore_suspend = 1,
  6243. .ops = &msm_cdc_dma_be_ops,
  6244. SND_SOC_DAILINK_REG(wsa_dma_rx0),
  6245. .init = &msm_int_audrx_init,
  6246. },
  6247. {
  6248. .name = LPASS_BE_WSA_CDC_DMA_RX_1,
  6249. .stream_name = "WSA CDC DMA1 Playback",
  6250. .no_pcm = 1,
  6251. .dpcm_playback = 1,
  6252. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1,
  6253. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6254. .ignore_pmdown_time = 1,
  6255. .ignore_suspend = 1,
  6256. .ops = &msm_cdc_dma_be_ops,
  6257. SND_SOC_DAILINK_REG(wsa_dma_rx1),
  6258. },
  6259. {
  6260. .name = LPASS_BE_WSA_CDC_DMA_TX_1,
  6261. .stream_name = "WSA CDC DMA1 Capture",
  6262. .no_pcm = 1,
  6263. .dpcm_capture = 1,
  6264. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1,
  6265. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6266. .ignore_suspend = 1,
  6267. .ops = &msm_cdc_dma_be_ops,
  6268. SND_SOC_DAILINK_REG(wsa_dma_tx1),
  6269. },
  6270. {
  6271. .name = LPASS_BE_WSA_CDC_DMA_TX_0_VI,
  6272. .stream_name = "WSA CDC DMA0 Capture",
  6273. .no_pcm = 1,
  6274. .dpcm_capture = 1,
  6275. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0,
  6276. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6277. .ops = &msm_cdc_dma_be_ops,
  6278. .ignore_suspend = 1,
  6279. SND_SOC_DAILINK_REG(wsa_dma_tx0_vi),
  6280. },
  6281. };
  6282. static struct snd_soc_dai_link msm_rx_tx_cdc_dma_be_dai_links[] = {
  6283. /* RX CDC DMA Backend DAI Links */
  6284. {
  6285. .name = LPASS_BE_RX_CDC_DMA_RX_0,
  6286. .stream_name = "RX CDC DMA0 Playback",
  6287. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6288. .dynamic_be = 1,
  6289. #endif /* CONFIG_AUDIO_QGKI */
  6290. .no_pcm = 1,
  6291. .dpcm_playback = 1,
  6292. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_0,
  6293. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6294. .ignore_pmdown_time = 1,
  6295. .ignore_suspend = 1,
  6296. .ops = &msm_cdc_dma_be_ops,
  6297. SND_SOC_DAILINK_REG(rx_dma_rx0),
  6298. .init = &msm_aux_codec_init,
  6299. },
  6300. {
  6301. .name = LPASS_BE_RX_CDC_DMA_RX_1,
  6302. .stream_name = "RX CDC DMA1 Playback",
  6303. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6304. .dynamic_be = 1,
  6305. #endif /* CONFIG_AUDIO_QGKI */
  6306. .no_pcm = 1,
  6307. .dpcm_playback = 1,
  6308. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_1,
  6309. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6310. .ignore_pmdown_time = 1,
  6311. .ignore_suspend = 1,
  6312. .ops = &msm_cdc_dma_be_ops,
  6313. SND_SOC_DAILINK_REG(rx_dma_rx1),
  6314. .init = &msm_int_audrx_init,
  6315. },
  6316. {
  6317. .name = LPASS_BE_RX_CDC_DMA_RX_2,
  6318. .stream_name = "RX CDC DMA2 Playback",
  6319. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6320. .dynamic_be = 1,
  6321. #endif /* CONFIG_AUDIO_QGKI */
  6322. .no_pcm = 1,
  6323. .dpcm_playback = 1,
  6324. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_2,
  6325. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6326. .ignore_pmdown_time = 1,
  6327. .ignore_suspend = 1,
  6328. .ops = &msm_cdc_dma_be_ops,
  6329. SND_SOC_DAILINK_REG(rx_dma_rx2),
  6330. },
  6331. {
  6332. .name = LPASS_BE_RX_CDC_DMA_RX_3,
  6333. .stream_name = "RX CDC DMA3 Playback",
  6334. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6335. .dynamic_be = 1,
  6336. #endif /* CONFIG_AUDIO_QGKI */
  6337. .no_pcm = 1,
  6338. .dpcm_playback = 1,
  6339. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_3,
  6340. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6341. .ignore_pmdown_time = 1,
  6342. .ignore_suspend = 1,
  6343. .ops = &msm_cdc_dma_be_ops,
  6344. SND_SOC_DAILINK_REG(rx_dma_rx3),
  6345. },
  6346. {
  6347. .name = LPASS_BE_RX_CDC_DMA_RX_5,
  6348. .stream_name = "RX CDC DMA5 Playback",
  6349. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6350. .dynamic_be = 1,
  6351. #endif /* CONFIG_AUDIO_QGKI */
  6352. .no_pcm = 1,
  6353. .dpcm_playback = 1,
  6354. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_5,
  6355. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6356. .ignore_pmdown_time = 1,
  6357. .ignore_suspend = 1,
  6358. .ops = &msm_cdc_dma_be_ops,
  6359. SND_SOC_DAILINK_REG(rx_dma_rx5),
  6360. },
  6361. {
  6362. .name = LPASS_BE_RX_CDC_DMA_RX_6,
  6363. .stream_name = "RX CDC DMA6 Playback",
  6364. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6365. .dynamic_be = 1,
  6366. #endif /* CONFIG_AUDIO_QGKI */
  6367. .no_pcm = 1,
  6368. .dpcm_playback = 1,
  6369. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_6,
  6370. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6371. .ignore_pmdown_time = 1,
  6372. .ignore_suspend = 1,
  6373. .ops = &msm_cdc_dma_be_ops,
  6374. SND_SOC_DAILINK_REG(rx_dma_rx6),
  6375. },
  6376. /* TX CDC DMA Backend DAI Links */
  6377. {
  6378. .name = LPASS_BE_TX_CDC_DMA_TX_3,
  6379. .stream_name = "TX CDC DMA3 Capture",
  6380. .no_pcm = 1,
  6381. .dpcm_capture = 1,
  6382. .id = MSM_BACKEND_DAI_TX_CDC_DMA_TX_3,
  6383. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6384. .ignore_suspend = 1,
  6385. .ops = &msm_cdc_dma_be_ops,
  6386. SND_SOC_DAILINK_REG(tx_dma_tx3),
  6387. },
  6388. {
  6389. .name = LPASS_BE_TX_CDC_DMA_TX_4,
  6390. .stream_name = "TX CDC DMA4 Capture",
  6391. .no_pcm = 1,
  6392. .dpcm_capture = 1,
  6393. .id = MSM_BACKEND_DAI_TX_CDC_DMA_TX_4,
  6394. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6395. .ignore_suspend = 1,
  6396. .ops = &msm_cdc_dma_be_ops,
  6397. SND_SOC_DAILINK_REG(tx_dma_tx4),
  6398. },
  6399. };
  6400. static struct snd_soc_dai_link msm_va_cdc_dma_be_dai_links[] = {
  6401. {
  6402. .name = LPASS_BE_VA_CDC_DMA_TX_0,
  6403. .stream_name = "VA CDC DMA0 Capture",
  6404. .no_pcm = 1,
  6405. .dpcm_capture = 1,
  6406. .id = MSM_BACKEND_DAI_VA_CDC_DMA_TX_0,
  6407. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6408. .ignore_suspend = 1,
  6409. .ops = &msm_cdc_dma_be_ops,
  6410. SND_SOC_DAILINK_REG(va_dma_tx0),
  6411. },
  6412. {
  6413. .name = LPASS_BE_VA_CDC_DMA_TX_1,
  6414. .stream_name = "VA CDC DMA1 Capture",
  6415. .no_pcm = 1,
  6416. .dpcm_capture = 1,
  6417. .id = MSM_BACKEND_DAI_VA_CDC_DMA_TX_1,
  6418. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6419. .ignore_suspend = 1,
  6420. .ops = &msm_cdc_dma_be_ops,
  6421. SND_SOC_DAILINK_REG(va_dma_tx1),
  6422. },
  6423. {
  6424. .name = LPASS_BE_VA_CDC_DMA_TX_2,
  6425. .stream_name = "VA CDC DMA2 Capture",
  6426. .no_pcm = 1,
  6427. .dpcm_capture = 1,
  6428. .id = MSM_BACKEND_DAI_VA_CDC_DMA_TX_2,
  6429. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6430. .ignore_suspend = 1,
  6431. .ops = &msm_cdc_dma_be_ops,
  6432. SND_SOC_DAILINK_REG(va_dma_tx2),
  6433. },
  6434. };
  6435. static struct snd_soc_dai_link msm_afe_rxtx_lb_be_dai_link[] = {
  6436. {
  6437. .name = LPASS_BE_AFE_LOOPBACK_TX,
  6438. .stream_name = "AFE Loopback Capture",
  6439. .no_pcm = 1,
  6440. .dpcm_capture = 1,
  6441. .id = MSM_BACKEND_DAI_AFE_LOOPBACK_TX,
  6442. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6443. .ignore_pmdown_time = 1,
  6444. .ignore_suspend = 1,
  6445. SND_SOC_DAILINK_REG(afe_loopback_tx),
  6446. },
  6447. };
  6448. static struct snd_soc_dai_link msm_lahaina_dai_links[
  6449. ARRAY_SIZE(msm_common_dai_links) +
  6450. ARRAY_SIZE(msm_bolero_fe_dai_links) +
  6451. ARRAY_SIZE(msm_common_misc_fe_dai_links) +
  6452. ARRAY_SIZE(msm_common_be_dai_links) +
  6453. ARRAY_SIZE(msm_mi2s_be_dai_links) +
  6454. ARRAY_SIZE(msm_auxpcm_be_dai_links) +
  6455. ARRAY_SIZE(msm_wsa_cdc_dma_be_dai_links) +
  6456. ARRAY_SIZE(msm_rx_tx_cdc_dma_be_dai_links) +
  6457. ARRAY_SIZE(msm_va_cdc_dma_be_dai_links) +
  6458. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6459. ARRAY_SIZE(ext_disp_be_dai_link) +
  6460. #endif
  6461. ARRAY_SIZE(msm_wcn_be_dai_links) +
  6462. ARRAY_SIZE(msm_afe_rxtx_lb_be_dai_link) +
  6463. ARRAY_SIZE(msm_wcn_btfm_be_dai_links)];
  6464. static int msm_populate_dai_link_component_of_node(
  6465. struct snd_soc_card *card)
  6466. {
  6467. int i, j, index, ret = 0;
  6468. struct device *cdev = card->dev;
  6469. struct snd_soc_dai_link *dai_link = card->dai_link;
  6470. struct device_node *np = NULL;
  6471. int codecs_enabled = 0;
  6472. struct snd_soc_dai_link_component *codecs_comp = NULL;
  6473. if (!cdev) {
  6474. dev_err(cdev, "%s: Sound card device memory NULL\n", __func__);
  6475. return -ENODEV;
  6476. }
  6477. for (i = 0; i < card->num_links; i++) {
  6478. if (dai_link[i].platforms->of_node && dai_link[i].cpus->of_node)
  6479. continue;
  6480. /* populate platform_of_node for snd card dai links */
  6481. if (dai_link[i].platforms->name &&
  6482. !dai_link[i].platforms->of_node) {
  6483. index = of_property_match_string(cdev->of_node,
  6484. "asoc-platform-names",
  6485. dai_link[i].platforms->name);
  6486. if (index < 0) {
  6487. dev_err(cdev, "%s: No match found for platform name: %s\n",
  6488. __func__, dai_link[i].platforms->name);
  6489. ret = index;
  6490. goto err;
  6491. }
  6492. np = of_parse_phandle(cdev->of_node, "asoc-platform",
  6493. index);
  6494. if (!np) {
  6495. dev_err(cdev, "%s: retrieving phandle for platform %s, index %d failed\n",
  6496. __func__, dai_link[i].platforms->name,
  6497. index);
  6498. ret = -ENODEV;
  6499. goto err;
  6500. }
  6501. dai_link[i].platforms->of_node = np;
  6502. dai_link[i].platforms->name = NULL;
  6503. }
  6504. /* populate cpu_of_node for snd card dai links */
  6505. if (dai_link[i].cpus->dai_name && !dai_link[i].cpus->of_node) {
  6506. index = of_property_match_string(cdev->of_node,
  6507. "asoc-cpu-names",
  6508. dai_link[i].cpus->dai_name);
  6509. if (index >= 0) {
  6510. np = of_parse_phandle(cdev->of_node, "asoc-cpu",
  6511. index);
  6512. if (!np) {
  6513. dev_err(cdev, "%s: retrieving phandle for cpu dai %s failed\n",
  6514. __func__,
  6515. dai_link[i].cpus->dai_name);
  6516. ret = -ENODEV;
  6517. goto err;
  6518. }
  6519. dai_link[i].cpus->of_node = np;
  6520. dai_link[i].cpus->dai_name = NULL;
  6521. }
  6522. }
  6523. /* populate codec_of_node for snd card dai links */
  6524. if (dai_link[i].num_codecs > 0) {
  6525. for (j = 0; j < dai_link[i].num_codecs; j++) {
  6526. if (dai_link[i].codecs[j].of_node ||
  6527. !dai_link[i].codecs[j].name)
  6528. continue;
  6529. index = of_property_match_string(cdev->of_node,
  6530. "asoc-codec-names",
  6531. dai_link[i].codecs[j].name);
  6532. if (index < 0)
  6533. continue;
  6534. np = of_parse_phandle(cdev->of_node,
  6535. "asoc-codec",
  6536. index);
  6537. if (!np) {
  6538. dev_err(cdev, "%s: retrieving phandle for codec %s failed\n",
  6539. __func__,
  6540. dai_link[i].codecs[j].name);
  6541. ret = -ENODEV;
  6542. goto err;
  6543. }
  6544. dai_link[i].codecs[j].of_node = np;
  6545. dai_link[i].codecs[j].name = NULL;
  6546. }
  6547. }
  6548. }
  6549. /* In multi-codec scenario, check if codecs are enabled for this platform */
  6550. for (i = 0; i < card->num_links; i++) {
  6551. codecs_enabled = 0;
  6552. if (dai_link[i].num_codecs > 1) {
  6553. for (j = 0; j < dai_link[i].num_codecs; j++) {
  6554. if (!dai_link[i].codecs[j].of_node)
  6555. continue;
  6556. np = dai_link[i].codecs[j].of_node;
  6557. if (!of_device_is_available(np)) {
  6558. dev_dbg(cdev, "%s: codec is disabled: %s\n",
  6559. __func__,
  6560. np->full_name);
  6561. dai_link[i].codecs[j].of_node = NULL;
  6562. continue;
  6563. }
  6564. codecs_enabled++;
  6565. }
  6566. if (codecs_enabled > 0 &&
  6567. codecs_enabled < dai_link[i].num_codecs) {
  6568. codecs_comp = devm_kzalloc(cdev,
  6569. sizeof(struct snd_soc_dai_link_component)
  6570. * codecs_enabled, GFP_KERNEL);
  6571. if (!codecs_comp) {
  6572. dev_err(cdev, "%s: %s dailink codec component alloc failed\n",
  6573. __func__, dai_link[i].name);
  6574. ret = -ENOMEM;
  6575. goto err;
  6576. }
  6577. index = 0;
  6578. for (j = 0; j < dai_link[i].num_codecs; j++) {
  6579. if(dai_link[i].codecs[j].of_node) {
  6580. codecs_comp[index].of_node =
  6581. dai_link[i].codecs[j].of_node;
  6582. codecs_comp[index].dai_name =
  6583. dai_link[i].codecs[j].dai_name;
  6584. codecs_comp[index].name = NULL;
  6585. index++;
  6586. }
  6587. }
  6588. dai_link[i].codecs = codecs_comp;
  6589. dai_link[i].num_codecs = codecs_enabled;
  6590. }
  6591. }
  6592. }
  6593. err:
  6594. return ret;
  6595. }
  6596. static int msm_audrx_stub_init(struct snd_soc_pcm_runtime *rtd)
  6597. {
  6598. int ret = -EINVAL;
  6599. struct snd_soc_component *component = snd_soc_rtdcom_lookup(rtd, "msm-stub-codec");
  6600. if (!component) {
  6601. pr_err("* %s: No match for msm-stub-codec component\n", __func__);
  6602. return ret;
  6603. }
  6604. ret = snd_soc_add_component_controls(component, msm_snd_controls,
  6605. ARRAY_SIZE(msm_snd_controls));
  6606. if (ret < 0) {
  6607. dev_err(component->dev,
  6608. "%s: add_codec_controls failed, err = %d\n",
  6609. __func__, ret);
  6610. return ret;
  6611. }
  6612. return ret;
  6613. }
  6614. static int msm_snd_stub_hw_params(struct snd_pcm_substream *substream,
  6615. struct snd_pcm_hw_params *params)
  6616. {
  6617. return 0;
  6618. }
  6619. static struct snd_soc_ops msm_stub_be_ops = {
  6620. .hw_params = msm_snd_stub_hw_params,
  6621. };
  6622. struct snd_soc_card snd_soc_card_stub_msm = {
  6623. .name = "lahaina-stub-snd-card",
  6624. };
  6625. static struct snd_soc_dai_link msm_stub_fe_dai_links[] = {
  6626. /* FrontEnd DAI Links */
  6627. {
  6628. .name = "MSMSTUB Media1",
  6629. .stream_name = "MultiMedia1",
  6630. .dynamic = 1,
  6631. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6632. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  6633. #endif /* CONFIG_AUDIO_QGKI */
  6634. .dpcm_playback = 1,
  6635. .dpcm_capture = 1,
  6636. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6637. SND_SOC_DPCM_TRIGGER_POST},
  6638. .ignore_suspend = 1,
  6639. /* this dainlink has playback support */
  6640. .ignore_pmdown_time = 1,
  6641. .id = MSM_FRONTEND_DAI_MULTIMEDIA1,
  6642. SND_SOC_DAILINK_REG(multimedia1),
  6643. },
  6644. };
  6645. static struct snd_soc_dai_link msm_stub_be_dai_links[] = {
  6646. /* Backend DAI Links */
  6647. {
  6648. .name = LPASS_BE_AUXPCM_RX,
  6649. .stream_name = "AUX PCM Playback",
  6650. .no_pcm = 1,
  6651. .dpcm_playback = 1,
  6652. .id = MSM_BACKEND_DAI_AUXPCM_RX,
  6653. .init = &msm_audrx_stub_init,
  6654. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6655. .ignore_pmdown_time = 1,
  6656. .ignore_suspend = 1,
  6657. .ops = &msm_stub_be_ops,
  6658. SND_SOC_DAILINK_REG(auxpcm_rx),
  6659. },
  6660. {
  6661. .name = LPASS_BE_AUXPCM_TX,
  6662. .stream_name = "AUX PCM Capture",
  6663. .no_pcm = 1,
  6664. .dpcm_capture = 1,
  6665. .id = MSM_BACKEND_DAI_AUXPCM_TX,
  6666. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6667. .ignore_suspend = 1,
  6668. .ops = &msm_stub_be_ops,
  6669. SND_SOC_DAILINK_REG(auxpcm_tx),
  6670. },
  6671. };
  6672. static struct snd_soc_dai_link msm_stub_dai_links[
  6673. ARRAY_SIZE(msm_stub_fe_dai_links) +
  6674. ARRAY_SIZE(msm_stub_be_dai_links)];
  6675. static const struct of_device_id lahaina_asoc_machine_of_match[] = {
  6676. { .compatible = "qcom,lahaina-asoc-snd",
  6677. .data = "codec"},
  6678. { .compatible = "qcom,lahaina-asoc-snd-stub",
  6679. .data = "stub_codec"},
  6680. {},
  6681. };
  6682. static int msm_snd_card_late_probe(struct snd_soc_card *card)
  6683. {
  6684. struct snd_soc_component *component = NULL;
  6685. const char *be_dl_name = LPASS_BE_RX_CDC_DMA_RX_0;
  6686. struct snd_soc_pcm_runtime *rtd;
  6687. int ret = 0;
  6688. void *mbhc_calibration;
  6689. rtd = snd_soc_get_pcm_runtime(card, be_dl_name);
  6690. if (!rtd) {
  6691. dev_err(card->dev,
  6692. "%s: snd_soc_get_pcm_runtime for %s failed!\n",
  6693. __func__, be_dl_name);
  6694. return -EINVAL;
  6695. }
  6696. component = snd_soc_rtdcom_lookup(rtd, WCD938X_DRV_NAME);
  6697. if (!component) {
  6698. pr_err("%s component is NULL\n", __func__);
  6699. return -EINVAL;
  6700. }
  6701. mbhc_calibration = def_wcd_mbhc_cal();
  6702. if (!mbhc_calibration)
  6703. return -ENOMEM;
  6704. wcd_mbhc_cfg.calibration = mbhc_calibration;
  6705. ret = wcd938x_mbhc_hs_detect(component, &wcd_mbhc_cfg);
  6706. if (ret) {
  6707. dev_err(component->dev, "%s: mbhc hs detect failed, err:%d\n",
  6708. __func__, ret);
  6709. goto err_hs_detect;
  6710. }
  6711. return 0;
  6712. err_hs_detect:
  6713. kfree(mbhc_calibration);
  6714. return ret;
  6715. }
  6716. static struct snd_soc_card *populate_snd_card_dailinks(struct device *dev)
  6717. {
  6718. struct snd_soc_card *card = NULL;
  6719. struct snd_soc_dai_link *dailink = NULL;
  6720. int len_1 = 0;
  6721. int len_2 = 0;
  6722. int total_links = 0;
  6723. int rc = 0;
  6724. u32 mi2s_audio_intf = 0;
  6725. u32 auxpcm_audio_intf = 0;
  6726. u32 val = 0;
  6727. u32 wcn_btfm_intf = 0;
  6728. const struct of_device_id *match;
  6729. u32 wsa_max_devs = 0;
  6730. match = of_match_node(lahaina_asoc_machine_of_match, dev->of_node);
  6731. if (!match) {
  6732. dev_err(dev, "%s: No DT match found for sound card\n",
  6733. __func__);
  6734. return NULL;
  6735. }
  6736. if (!strcmp(match->data, "codec")) {
  6737. card = &snd_soc_card_lahaina_msm;
  6738. memcpy(msm_lahaina_dai_links + total_links,
  6739. msm_common_dai_links,
  6740. sizeof(msm_common_dai_links));
  6741. total_links += ARRAY_SIZE(msm_common_dai_links);
  6742. rc = of_property_read_u32(dev->of_node,
  6743. "qcom,wsa-max-devs", &wsa_max_devs);
  6744. if (rc) {
  6745. dev_info(dev,
  6746. "%s: wsa-max-devs property missing in DT %s, ret = %d\n",
  6747. __func__, dev->of_node->full_name, rc);
  6748. wsa_max_devs = 0;
  6749. }
  6750. if (!wsa_max_devs) {
  6751. memcpy(msm_lahaina_dai_links + total_links,
  6752. msm_bolero_fe_stub_dai_links,
  6753. sizeof(msm_bolero_fe_stub_dai_links));
  6754. total_links +=
  6755. ARRAY_SIZE(msm_bolero_fe_stub_dai_links);
  6756. } else {
  6757. memcpy(msm_lahaina_dai_links + total_links,
  6758. msm_bolero_fe_dai_links,
  6759. sizeof(msm_bolero_fe_dai_links));
  6760. total_links +=
  6761. ARRAY_SIZE(msm_bolero_fe_dai_links);
  6762. }
  6763. memcpy(msm_lahaina_dai_links + total_links,
  6764. msm_common_misc_fe_dai_links,
  6765. sizeof(msm_common_misc_fe_dai_links));
  6766. total_links += ARRAY_SIZE(msm_common_misc_fe_dai_links);
  6767. memcpy(msm_lahaina_dai_links + total_links,
  6768. msm_common_be_dai_links,
  6769. sizeof(msm_common_be_dai_links));
  6770. total_links += ARRAY_SIZE(msm_common_be_dai_links);
  6771. memcpy(msm_lahaina_dai_links + total_links,
  6772. msm_rx_tx_cdc_dma_be_dai_links,
  6773. sizeof(msm_rx_tx_cdc_dma_be_dai_links));
  6774. total_links +=
  6775. ARRAY_SIZE(msm_rx_tx_cdc_dma_be_dai_links);
  6776. if (wsa_max_devs) {
  6777. memcpy(msm_lahaina_dai_links + total_links,
  6778. msm_wsa_cdc_dma_be_dai_links,
  6779. sizeof(msm_wsa_cdc_dma_be_dai_links));
  6780. total_links +=
  6781. ARRAY_SIZE(msm_wsa_cdc_dma_be_dai_links);
  6782. }
  6783. memcpy(msm_lahaina_dai_links + total_links,
  6784. msm_va_cdc_dma_be_dai_links,
  6785. sizeof(msm_va_cdc_dma_be_dai_links));
  6786. total_links +=
  6787. ARRAY_SIZE(msm_va_cdc_dma_be_dai_links);
  6788. rc = of_property_read_u32(dev->of_node, "qcom,mi2s-audio-intf",
  6789. &mi2s_audio_intf);
  6790. if (rc) {
  6791. dev_dbg(dev, "%s: No DT match MI2S audio interface\n",
  6792. __func__);
  6793. } else {
  6794. if (mi2s_audio_intf) {
  6795. memcpy(msm_lahaina_dai_links + total_links,
  6796. msm_mi2s_be_dai_links,
  6797. sizeof(msm_mi2s_be_dai_links));
  6798. total_links +=
  6799. ARRAY_SIZE(msm_mi2s_be_dai_links);
  6800. }
  6801. }
  6802. rc = of_property_read_u32(dev->of_node,
  6803. "qcom,auxpcm-audio-intf",
  6804. &auxpcm_audio_intf);
  6805. if (rc) {
  6806. dev_dbg(dev, "%s: No DT match Aux PCM interface\n",
  6807. __func__);
  6808. } else {
  6809. if (auxpcm_audio_intf) {
  6810. memcpy(msm_lahaina_dai_links + total_links,
  6811. msm_auxpcm_be_dai_links,
  6812. sizeof(msm_auxpcm_be_dai_links));
  6813. total_links +=
  6814. ARRAY_SIZE(msm_auxpcm_be_dai_links);
  6815. }
  6816. }
  6817. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6818. rc = of_property_read_u32(dev->of_node,
  6819. "qcom,ext-disp-audio-rx", &val);
  6820. if (!rc && val) {
  6821. dev_dbg(dev, "%s(): ext disp audio support present\n",
  6822. __func__);
  6823. memcpy(msm_lahaina_dai_links + total_links,
  6824. ext_disp_be_dai_link,
  6825. sizeof(ext_disp_be_dai_link));
  6826. total_links += ARRAY_SIZE(ext_disp_be_dai_link);
  6827. }
  6828. #endif
  6829. rc = of_property_read_u32(dev->of_node, "qcom,wcn-bt", &val);
  6830. if (!rc && val) {
  6831. dev_dbg(dev, "%s(): WCN BT support present\n",
  6832. __func__);
  6833. memcpy(msm_lahaina_dai_links + total_links,
  6834. msm_wcn_be_dai_links,
  6835. sizeof(msm_wcn_be_dai_links));
  6836. total_links += ARRAY_SIZE(msm_wcn_be_dai_links);
  6837. }
  6838. rc = of_property_read_u32(dev->of_node, "qcom,afe-rxtx-lb",
  6839. &val);
  6840. if (!rc && val) {
  6841. memcpy(msm_lahaina_dai_links + total_links,
  6842. msm_afe_rxtx_lb_be_dai_link,
  6843. sizeof(msm_afe_rxtx_lb_be_dai_link));
  6844. total_links +=
  6845. ARRAY_SIZE(msm_afe_rxtx_lb_be_dai_link);
  6846. }
  6847. rc = of_property_read_u32(dev->of_node, "qcom,wcn-btfm",
  6848. &wcn_btfm_intf);
  6849. if (rc) {
  6850. dev_dbg(dev, "%s: No DT match wcn btfm interface\n",
  6851. __func__);
  6852. } else {
  6853. if (wcn_btfm_intf) {
  6854. memcpy(msm_lahaina_dai_links + total_links,
  6855. msm_wcn_btfm_be_dai_links,
  6856. sizeof(msm_wcn_btfm_be_dai_links));
  6857. total_links +=
  6858. ARRAY_SIZE(msm_wcn_btfm_be_dai_links);
  6859. }
  6860. }
  6861. dailink = msm_lahaina_dai_links;
  6862. } else if(!strcmp(match->data, "stub_codec")) {
  6863. card = &snd_soc_card_stub_msm;
  6864. len_1 = ARRAY_SIZE(msm_stub_fe_dai_links);
  6865. len_2 = len_1 + ARRAY_SIZE(msm_stub_be_dai_links);
  6866. memcpy(msm_stub_dai_links,
  6867. msm_stub_fe_dai_links,
  6868. sizeof(msm_stub_fe_dai_links));
  6869. memcpy(msm_stub_dai_links + len_1,
  6870. msm_stub_be_dai_links,
  6871. sizeof(msm_stub_be_dai_links));
  6872. dailink = msm_stub_dai_links;
  6873. total_links = len_2;
  6874. }
  6875. if (card) {
  6876. card->dai_link = dailink;
  6877. card->num_links = total_links;
  6878. card->late_probe = msm_snd_card_late_probe;
  6879. }
  6880. return card;
  6881. }
  6882. static int msm_int_audrx_init(struct snd_soc_pcm_runtime *rtd)
  6883. {
  6884. u8 spkleft_ports[WSA883X_MAX_SWR_PORTS] = {0, 1, 2, 3};
  6885. u8 spkright_ports[WSA883X_MAX_SWR_PORTS] = {0, 1, 2, 3};
  6886. u8 spkleft_port_types[WSA883X_MAX_SWR_PORTS] = {SPKR_L, SPKR_L_COMP,
  6887. SPKR_L_BOOST, SPKR_L_VI};
  6888. u8 spkright_port_types[WSA883X_MAX_SWR_PORTS] = {SPKR_R, SPKR_R_COMP,
  6889. SPKR_R_BOOST, SPKR_R_VI};
  6890. unsigned int ch_rate[WSA883X_MAX_SWR_PORTS] = {SWR_CLK_RATE_2P4MHZ, SWR_CLK_RATE_0P6MHZ,
  6891. SWR_CLK_RATE_0P3MHZ, SWR_CLK_RATE_1P2MHZ};
  6892. unsigned int ch_mask[WSA883X_MAX_SWR_PORTS] = {0x1, 0xF, 0x3, 0x3};
  6893. struct snd_soc_component *component = NULL;
  6894. struct snd_soc_dapm_context *dapm = NULL;
  6895. struct snd_card *card = NULL;
  6896. struct snd_info_entry *entry = NULL;
  6897. struct msm_asoc_mach_data *pdata =
  6898. snd_soc_card_get_drvdata(rtd->card);
  6899. int ret = 0;
  6900. if (codec_reg_done) {
  6901. return 0;
  6902. }
  6903. if (pdata->wsa_max_devs > 0) {
  6904. component = snd_soc_rtdcom_lookup(rtd, "wsa-codec.1");
  6905. if (!component) {
  6906. pr_err("%s: wsa-codec.1 component is NULL\n", __func__);
  6907. return -EINVAL;
  6908. }
  6909. dapm = snd_soc_component_get_dapm(component);
  6910. wsa883x_set_channel_map(component, &spkleft_ports[0],
  6911. WSA883X_MAX_SWR_PORTS, &ch_mask[0],
  6912. &ch_rate[0], &spkleft_port_types[0]);
  6913. wsa883x_codec_info_create_codec_entry(pdata->codec_root,
  6914. component);
  6915. }
  6916. /* If current platform has more than one WSA */
  6917. if (pdata->wsa_max_devs > 1) {
  6918. component = snd_soc_rtdcom_lookup(rtd, "wsa-codec.2");
  6919. if (!component) {
  6920. pr_err("%s: wsa-codec.2 component is NULL\n", __func__);
  6921. return -EINVAL;
  6922. }
  6923. dapm = snd_soc_component_get_dapm(component);
  6924. wsa883x_set_channel_map(component, &spkright_ports[0],
  6925. WSA883X_MAX_SWR_PORTS, &ch_mask[0],
  6926. &ch_rate[0], &spkright_port_types[0]);
  6927. wsa883x_codec_info_create_codec_entry(pdata->codec_root,
  6928. component);
  6929. }
  6930. component = snd_soc_rtdcom_lookup(rtd, "bolero_codec");
  6931. if (!component) {
  6932. pr_err("%s: could not find component for bolero_codec\n",
  6933. __func__);
  6934. return ret;
  6935. }
  6936. dapm = snd_soc_component_get_dapm(component);
  6937. ret = snd_soc_add_component_controls(component, msm_int_snd_controls,
  6938. ARRAY_SIZE(msm_int_snd_controls));
  6939. if (ret < 0) {
  6940. pr_err("%s: add_component_controls failed: %d\n",
  6941. __func__, ret);
  6942. return ret;
  6943. }
  6944. ret = snd_soc_add_component_controls(component, msm_common_snd_controls,
  6945. ARRAY_SIZE(msm_common_snd_controls));
  6946. if (ret < 0) {
  6947. pr_err("%s: add common snd controls failed: %d\n",
  6948. __func__, ret);
  6949. return ret;
  6950. }
  6951. snd_soc_dapm_new_controls(dapm, msm_int_dapm_widgets,
  6952. ARRAY_SIZE(msm_int_dapm_widgets));
  6953. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic0");
  6954. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic1");
  6955. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic2");
  6956. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic3");
  6957. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic4");
  6958. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic5");
  6959. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic6");
  6960. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic7");
  6961. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic1");
  6962. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic2");
  6963. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic3");
  6964. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic4");
  6965. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic5");
  6966. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK1 OUT");
  6967. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK2 OUT");
  6968. snd_soc_dapm_ignore_suspend(dapm, "WSA AIF VI");
  6969. snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA");
  6970. snd_soc_dapm_sync(dapm);
  6971. card = rtd->card->snd_card;
  6972. if (strnstr(rtd->card->name, "shima", 5) != NULL)
  6973. bolero_set_port_map(component, ARRAY_SIZE(sm_port_map_shima),
  6974. sm_port_map_shima);
  6975. else
  6976. bolero_set_port_map(component, ARRAY_SIZE(sm_port_map),
  6977. sm_port_map);
  6978. if (!pdata->codec_root) {
  6979. entry = msm_snd_info_create_subdir(card->module, "codecs",
  6980. card->proc_root);
  6981. if (!entry) {
  6982. pr_debug("%s: Cannot create codecs module entry\n",
  6983. __func__);
  6984. ret = 0;
  6985. goto err;
  6986. }
  6987. pdata->codec_root = entry;
  6988. }
  6989. bolero_info_create_codec_entry(pdata->codec_root, component);
  6990. bolero_register_wake_irq(component, false);
  6991. codec_reg_done = true;
  6992. err:
  6993. return ret;
  6994. }
  6995. static int msm_aux_codec_init(struct snd_soc_pcm_runtime *rtd)
  6996. {
  6997. struct snd_soc_component *component = NULL;
  6998. struct snd_soc_dapm_context *dapm = NULL;
  6999. int ret = 0;
  7000. int codec_variant = -1;
  7001. struct snd_info_entry *entry;
  7002. struct snd_card *card = NULL;
  7003. struct msm_asoc_mach_data *pdata;
  7004. pdata = snd_soc_card_get_drvdata(rtd->card);
  7005. if(!pdata)
  7006. return -EINVAL;
  7007. if (pdata->wcd_disabled)
  7008. return 0;
  7009. component = snd_soc_rtdcom_lookup(rtd, WCD938X_DRV_NAME);
  7010. if (!component) {
  7011. pr_err("%s component is NULL\n", __func__);
  7012. return -EINVAL;
  7013. }
  7014. dapm = snd_soc_component_get_dapm(component);
  7015. card = component->card->snd_card;
  7016. snd_soc_dapm_ignore_suspend(dapm, "EAR");
  7017. snd_soc_dapm_ignore_suspend(dapm, "AUX");
  7018. snd_soc_dapm_ignore_suspend(dapm, "HPHL");
  7019. snd_soc_dapm_ignore_suspend(dapm, "HPHR");
  7020. snd_soc_dapm_ignore_suspend(dapm, "AMIC1");
  7021. snd_soc_dapm_ignore_suspend(dapm, "AMIC2");
  7022. snd_soc_dapm_ignore_suspend(dapm, "AMIC3");
  7023. snd_soc_dapm_ignore_suspend(dapm, "AMIC4");
  7024. snd_soc_dapm_sync(dapm);
  7025. if (!pdata->codec_root) {
  7026. entry = msm_snd_info_create_subdir(card->module, "codecs",
  7027. card->proc_root);
  7028. if (!entry) {
  7029. dev_dbg(component->dev, "%s: Cannot create codecs module entry\n",
  7030. __func__);
  7031. return 0;
  7032. }
  7033. pdata->codec_root = entry;
  7034. }
  7035. wcd938x_info_create_codec_entry(pdata->codec_root, component);
  7036. codec_variant = wcd938x_get_codec_variant(component);
  7037. dev_dbg(component->dev, "%s: variant %d\n", __func__, codec_variant);
  7038. if (codec_variant == WCD9380)
  7039. ret = snd_soc_add_component_controls(component,
  7040. msm_int_wcd9380_snd_controls,
  7041. ARRAY_SIZE(msm_int_wcd9380_snd_controls));
  7042. else if (codec_variant == WCD9385)
  7043. ret = snd_soc_add_component_controls(component,
  7044. msm_int_wcd9385_snd_controls,
  7045. ARRAY_SIZE(msm_int_wcd9385_snd_controls));
  7046. if (ret < 0) {
  7047. dev_err(component->dev, "%s: add codec specific snd controls failed: %d\n",
  7048. __func__, ret);
  7049. return ret;
  7050. }
  7051. return 0;
  7052. }
  7053. static void msm_i2s_auxpcm_init(struct platform_device *pdev)
  7054. {
  7055. int count = 0;
  7056. u32 mi2s_master_slave[MI2S_MAX];
  7057. int ret = 0;
  7058. for (count = 0; count < MI2S_MAX; count++) {
  7059. mutex_init(&mi2s_intf_conf[count].lock);
  7060. mi2s_intf_conf[count].ref_cnt = 0;
  7061. }
  7062. ret = of_property_read_u32_array(pdev->dev.of_node,
  7063. "qcom,msm-mi2s-master",
  7064. mi2s_master_slave, MI2S_MAX);
  7065. if (ret) {
  7066. dev_dbg(&pdev->dev, "%s: no qcom,msm-mi2s-master in DT node\n",
  7067. __func__);
  7068. } else {
  7069. for (count = 0; count < MI2S_MAX; count++) {
  7070. mi2s_intf_conf[count].msm_is_mi2s_master =
  7071. mi2s_master_slave[count];
  7072. }
  7073. }
  7074. }
  7075. static void msm_i2s_auxpcm_deinit(void)
  7076. {
  7077. int count = 0;
  7078. for (count = 0; count < MI2S_MAX; count++) {
  7079. mutex_destroy(&mi2s_intf_conf[count].lock);
  7080. mi2s_intf_conf[count].ref_cnt = 0;
  7081. mi2s_intf_conf[count].msm_is_mi2s_master = 0;
  7082. }
  7083. }
  7084. static int lahaina_ssr_enable(struct device *dev, void *data)
  7085. {
  7086. struct platform_device *pdev = to_platform_device(dev);
  7087. struct snd_soc_card *card = platform_get_drvdata(pdev);
  7088. int ret = 0;
  7089. if (!card) {
  7090. dev_err(dev, "%s: card is NULL\n", __func__);
  7091. ret = -EINVAL;
  7092. goto err;
  7093. }
  7094. if (!strcmp(card->name, "lahaina-stub-snd-card")) {
  7095. /* TODO */
  7096. dev_dbg(dev, "%s: TODO \n", __func__);
  7097. }
  7098. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  7099. snd_soc_card_change_online_state(card, 1);
  7100. #endif /* CONFIG_AUDIO_QGKI */
  7101. dev_dbg(dev, "%s: setting snd_card to ONLINE\n", __func__);
  7102. err:
  7103. return ret;
  7104. }
  7105. static void lahaina_ssr_disable(struct device *dev, void *data)
  7106. {
  7107. struct platform_device *pdev = to_platform_device(dev);
  7108. struct snd_soc_card *card = platform_get_drvdata(pdev);
  7109. if (!card) {
  7110. dev_err(dev, "%s: card is NULL\n", __func__);
  7111. return;
  7112. }
  7113. dev_dbg(dev, "%s: setting snd_card to OFFLINE\n", __func__);
  7114. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  7115. snd_soc_card_change_online_state(card, 0);
  7116. #endif /* CONFIG_AUDIO_QGKI */
  7117. if (!strcmp(card->name, "lahaina-stub-snd-card")) {
  7118. /* TODO */
  7119. dev_dbg(dev, "%s: TODO \n", __func__);
  7120. }
  7121. }
  7122. static const struct snd_event_ops lahaina_ssr_ops = {
  7123. .enable = lahaina_ssr_enable,
  7124. .disable = lahaina_ssr_disable,
  7125. };
  7126. static int msm_audio_ssr_compare(struct device *dev, void *data)
  7127. {
  7128. struct device_node *node = data;
  7129. dev_dbg(dev, "%s: dev->of_node = 0x%p, node = 0x%p\n",
  7130. __func__, dev->of_node, node);
  7131. return (dev->of_node && dev->of_node == node);
  7132. }
  7133. static int msm_audio_ssr_register(struct device *dev)
  7134. {
  7135. struct device_node *np = dev->of_node;
  7136. struct snd_event_clients *ssr_clients = NULL;
  7137. struct device_node *node = NULL;
  7138. int ret = 0;
  7139. int i = 0;
  7140. for (i = 0; ; i++) {
  7141. node = of_parse_phandle(np, "qcom,msm_audio_ssr_devs", i);
  7142. if (!node)
  7143. break;
  7144. snd_event_mstr_add_client(&ssr_clients,
  7145. msm_audio_ssr_compare, node);
  7146. }
  7147. ret = snd_event_master_register(dev, &lahaina_ssr_ops,
  7148. ssr_clients, NULL);
  7149. if (!ret)
  7150. snd_event_notify(dev, SND_EVENT_UP);
  7151. return ret;
  7152. }
  7153. static int msm_asoc_machine_probe(struct platform_device *pdev)
  7154. {
  7155. struct snd_soc_card *card = NULL;
  7156. struct msm_asoc_mach_data *pdata = NULL;
  7157. const char *mbhc_audio_jack_type = NULL;
  7158. int ret = 0;
  7159. uint index = 0;
  7160. struct clk *lpass_audio_hw_vote = NULL;
  7161. if (!pdev->dev.of_node) {
  7162. dev_err(&pdev->dev, "%s: No platform supplied from device tree\n", __func__);
  7163. return -EINVAL;
  7164. }
  7165. pdata = devm_kzalloc(&pdev->dev,
  7166. sizeof(struct msm_asoc_mach_data), GFP_KERNEL);
  7167. if (!pdata)
  7168. return -ENOMEM;
  7169. of_property_read_u32(pdev->dev.of_node,
  7170. "qcom,lito-is-v2-enabled",
  7171. &pdata->lito_v2_enabled);
  7172. of_property_read_u32(pdev->dev.of_node,
  7173. "qcom,wcd-disabled",
  7174. &pdata->wcd_disabled);
  7175. card = populate_snd_card_dailinks(&pdev->dev);
  7176. if (!card) {
  7177. dev_err(&pdev->dev, "%s: Card uninitialized\n", __func__);
  7178. ret = -EINVAL;
  7179. goto err;
  7180. }
  7181. card->dev = &pdev->dev;
  7182. platform_set_drvdata(pdev, card);
  7183. snd_soc_card_set_drvdata(card, pdata);
  7184. ret = snd_soc_of_parse_card_name(card, "qcom,model");
  7185. if (ret) {
  7186. dev_err(&pdev->dev, "%s: parse card name failed, err:%d\n",
  7187. __func__, ret);
  7188. goto err;
  7189. }
  7190. ret = snd_soc_of_parse_audio_routing(card, "qcom,audio-routing");
  7191. if (ret) {
  7192. dev_err(&pdev->dev, "%s: parse audio routing failed, err:%d\n",
  7193. __func__, ret);
  7194. goto err;
  7195. }
  7196. ret = msm_populate_dai_link_component_of_node(card);
  7197. if (ret) {
  7198. ret = -EPROBE_DEFER;
  7199. goto err;
  7200. }
  7201. /* Get maximum WSA device count for this platform */
  7202. ret = of_property_read_u32(pdev->dev.of_node,
  7203. "qcom,wsa-max-devs", &pdata->wsa_max_devs);
  7204. if (ret) {
  7205. dev_info(&pdev->dev,
  7206. "%s: wsa-max-devs property missing in DT %s, ret = %d\n",
  7207. __func__, pdev->dev.of_node->full_name, ret);
  7208. pdata->wsa_max_devs = 0;
  7209. }
  7210. ret = devm_snd_soc_register_card(&pdev->dev, card);
  7211. if (ret == -EPROBE_DEFER) {
  7212. if (codec_reg_done)
  7213. ret = -EINVAL;
  7214. goto err;
  7215. } else if (ret) {
  7216. dev_err(&pdev->dev, "%s: snd_soc_register_card failed (%d)\n",
  7217. __func__, ret);
  7218. goto err;
  7219. }
  7220. dev_info(&pdev->dev, "%s: Sound card %s registered\n",
  7221. __func__, card->name);
  7222. ret = of_property_read_u32(pdev->dev.of_node, "qcom,tdm-max-slots",
  7223. &pdata->tdm_max_slots);
  7224. if (ret) {
  7225. dev_err(&pdev->dev, "%s: No DT match for tdm max slots\n",
  7226. __func__);
  7227. }
  7228. if ((pdata->tdm_max_slots <= 0) || (pdata->tdm_max_slots >
  7229. TDM_MAX_SLOTS)) {
  7230. pdata->tdm_max_slots = TDM_MAX_SLOTS;
  7231. dev_err(&pdev->dev, "%s: Using default tdm max slot: %d\n",
  7232. __func__, pdata->tdm_max_slots);
  7233. }
  7234. pdata->hph_en1_gpio_p = of_parse_phandle(pdev->dev.of_node,
  7235. "qcom,hph-en1-gpio", 0);
  7236. if (!pdata->hph_en1_gpio_p) {
  7237. dev_dbg(&pdev->dev, "%s: property %s not detected in node %s\n",
  7238. __func__, "qcom,hph-en1-gpio",
  7239. pdev->dev.of_node->full_name);
  7240. }
  7241. pdata->hph_en0_gpio_p = of_parse_phandle(pdev->dev.of_node,
  7242. "qcom,hph-en0-gpio", 0);
  7243. if (!pdata->hph_en0_gpio_p) {
  7244. dev_dbg(&pdev->dev, "%s: property %s not detected in node %s\n",
  7245. __func__, "qcom,hph-en0-gpio",
  7246. pdev->dev.of_node->full_name);
  7247. }
  7248. ret = of_property_read_string(pdev->dev.of_node,
  7249. "qcom,mbhc-audio-jack-type", &mbhc_audio_jack_type);
  7250. if (ret) {
  7251. dev_dbg(&pdev->dev, "%s: Looking up %s property in node %s failed\n",
  7252. __func__, "qcom,mbhc-audio-jack-type",
  7253. pdev->dev.of_node->full_name);
  7254. dev_dbg(&pdev->dev, "Jack type properties set to default\n");
  7255. } else {
  7256. if (!strcmp(mbhc_audio_jack_type, "4-pole-jack")) {
  7257. wcd_mbhc_cfg.enable_anc_mic_detect = false;
  7258. dev_dbg(&pdev->dev, "This hardware has 4 pole jack");
  7259. } else if (!strcmp(mbhc_audio_jack_type, "5-pole-jack")) {
  7260. wcd_mbhc_cfg.enable_anc_mic_detect = true;
  7261. dev_dbg(&pdev->dev, "This hardware has 5 pole jack");
  7262. } else if (!strcmp(mbhc_audio_jack_type, "6-pole-jack")) {
  7263. wcd_mbhc_cfg.enable_anc_mic_detect = true;
  7264. dev_dbg(&pdev->dev, "This hardware has 6 pole jack");
  7265. } else {
  7266. wcd_mbhc_cfg.enable_anc_mic_detect = false;
  7267. dev_dbg(&pdev->dev, "Unknown value, set to default\n");
  7268. }
  7269. }
  7270. /*
  7271. * Parse US-Euro gpio info from DT. Report no error if us-euro
  7272. * entry is not found in DT file as some targets do not support
  7273. * US-Euro detection
  7274. */
  7275. pdata->us_euro_gpio_p = of_parse_phandle(pdev->dev.of_node,
  7276. "qcom,us-euro-gpios", 0);
  7277. if (!pdata->us_euro_gpio_p) {
  7278. dev_dbg(&pdev->dev, "property %s not detected in node %s",
  7279. "qcom,us-euro-gpios", pdev->dev.of_node->full_name);
  7280. } else {
  7281. dev_dbg(&pdev->dev, "%s detected\n",
  7282. "qcom,us-euro-gpios");
  7283. wcd_mbhc_cfg.swap_gnd_mic = msm_swap_gnd_mic;
  7284. }
  7285. if (wcd_mbhc_cfg.enable_usbc_analog)
  7286. wcd_mbhc_cfg.swap_gnd_mic = msm_usbc_swap_gnd_mic;
  7287. pdata->fsa_handle = of_parse_phandle(pdev->dev.of_node,
  7288. "fsa4480-i2c-handle", 0);
  7289. if (!pdata->fsa_handle)
  7290. dev_dbg(&pdev->dev, "property %s not detected in node %s\n",
  7291. "fsa4480-i2c-handle", pdev->dev.of_node->full_name);
  7292. msm_i2s_auxpcm_init(pdev);
  7293. pdata->dmic01_gpio_p = of_parse_phandle(pdev->dev.of_node,
  7294. "qcom,cdc-dmic01-gpios",
  7295. 0);
  7296. pdata->dmic23_gpio_p = of_parse_phandle(pdev->dev.of_node,
  7297. "qcom,cdc-dmic23-gpios",
  7298. 0);
  7299. pdata->dmic45_gpio_p = of_parse_phandle(pdev->dev.of_node,
  7300. "qcom,cdc-dmic45-gpios",
  7301. 0);
  7302. if (pdata->dmic01_gpio_p)
  7303. msm_cdc_pinctrl_set_wakeup_capable(pdata->dmic01_gpio_p, false);
  7304. if (pdata->dmic23_gpio_p)
  7305. msm_cdc_pinctrl_set_wakeup_capable(pdata->dmic23_gpio_p, false);
  7306. if (pdata->dmic45_gpio_p)
  7307. msm_cdc_pinctrl_set_wakeup_capable(pdata->dmic45_gpio_p, false);
  7308. pdata->mi2s_gpio_p[PRIM_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7309. "qcom,pri-mi2s-gpios", 0);
  7310. pdata->mi2s_gpio_p[SEC_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7311. "qcom,sec-mi2s-gpios", 0);
  7312. pdata->mi2s_gpio_p[TERT_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7313. "qcom,tert-mi2s-gpios", 0);
  7314. pdata->mi2s_gpio_p[QUAT_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7315. "qcom,quat-mi2s-gpios", 0);
  7316. pdata->mi2s_gpio_p[QUIN_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7317. "qcom,quin-mi2s-gpios", 0);
  7318. pdata->mi2s_gpio_p[SEN_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7319. "qcom,sen-mi2s-gpios", 0);
  7320. for (index = PRIM_MI2S; index < MI2S_MAX; index++)
  7321. atomic_set(&(pdata->mi2s_gpio_ref_count[index]), 0);
  7322. /* Register LPASS audio hw vote */
  7323. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  7324. if (IS_ERR(lpass_audio_hw_vote)) {
  7325. ret = PTR_ERR(lpass_audio_hw_vote);
  7326. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  7327. __func__, "lpass_audio_hw_vote", ret);
  7328. lpass_audio_hw_vote = NULL;
  7329. ret = 0;
  7330. }
  7331. pdata->lpass_audio_hw_vote = lpass_audio_hw_vote;
  7332. pdata->core_audio_vote_count = 0;
  7333. ret = msm_audio_ssr_register(&pdev->dev);
  7334. if (ret)
  7335. pr_err("%s: Registration with SND event FWK failed ret = %d\n",
  7336. __func__, ret);
  7337. is_initial_boot = true;
  7338. /* Add QoS request for audio tasks */
  7339. msm_audio_add_qos_request();
  7340. return 0;
  7341. err:
  7342. devm_kfree(&pdev->dev, pdata);
  7343. return ret;
  7344. }
  7345. static int msm_asoc_machine_remove(struct platform_device *pdev)
  7346. {
  7347. struct snd_soc_card *card = platform_get_drvdata(pdev);
  7348. snd_event_master_deregister(&pdev->dev);
  7349. snd_soc_unregister_card(card);
  7350. msm_i2s_auxpcm_deinit();
  7351. msm_audio_remove_qos_request();
  7352. return 0;
  7353. }
  7354. static struct platform_driver lahaina_asoc_machine_driver = {
  7355. .driver = {
  7356. .name = DRV_NAME,
  7357. .owner = THIS_MODULE,
  7358. .pm = &snd_soc_pm_ops,
  7359. .of_match_table = lahaina_asoc_machine_of_match,
  7360. .suppress_bind_attrs = true,
  7361. },
  7362. .probe = msm_asoc_machine_probe,
  7363. .remove = msm_asoc_machine_remove,
  7364. };
  7365. module_platform_driver(lahaina_asoc_machine_driver);
  7366. MODULE_SOFTDEP("pre: bt_fm_slim");
  7367. MODULE_DESCRIPTION("ALSA SoC msm");
  7368. MODULE_LICENSE("GPL v2");
  7369. MODULE_ALIAS("platform:" DRV_NAME);
  7370. MODULE_DEVICE_TABLE(of, lahaina_asoc_machine_of_match);