dsi_pll.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "%s: " fmt, __func__
  6. #include <linux/module.h>
  7. #include <linux/of_device.h>
  8. #include <linux/kernel.h>
  9. #include <linux/err.h>
  10. #include <linux/delay.h>
  11. #include <linux/iopoll.h>
  12. #include <linux/of_address.h>
  13. #include "dsi_pll.h"
  14. static int dsi_pll_clock_register(struct platform_device *pdev,
  15. struct dsi_pll_resource *pll_res)
  16. {
  17. int rc;
  18. switch (pll_res->pll_revision) {
  19. case DSI_PLL_5NM:
  20. rc = dsi_pll_clock_register_5nm(pdev, pll_res);
  21. break;
  22. default:
  23. rc = -EINVAL;
  24. break;
  25. }
  26. if (rc)
  27. DSI_PLL_ERR(pll_res, "clock register failed rc=%d\n", rc);
  28. return rc;
  29. }
  30. static inline int dsi_pll_get_ioresources(struct platform_device *pdev,
  31. void __iomem **regmap, char *resource_name)
  32. {
  33. int rc = 0;
  34. struct resource *rsc = platform_get_resource_byname(pdev,
  35. IORESOURCE_MEM, resource_name);
  36. if (rsc) {
  37. if (!regmap)
  38. return -ENOMEM;
  39. *regmap = devm_ioremap(&pdev->dev,
  40. rsc->start, resource_size(rsc));
  41. if (!*regmap)
  42. return -ENOMEM;
  43. }
  44. return rc;
  45. }
  46. static void dsi_pll_free_bootmem(u32 mem_addr, u32 size)
  47. {
  48. unsigned long pfn_start, pfn_end, pfn_idx;
  49. pfn_start = mem_addr >> PAGE_SHIFT;
  50. pfn_end = (mem_addr + size) >> PAGE_SHIFT;
  51. for (pfn_idx = pfn_start; pfn_idx < pfn_end; pfn_idx++)
  52. free_reserved_page(pfn_to_page(pfn_idx));
  53. }
  54. static void dsi_pll_parse_dfps(struct platform_device *pdev,
  55. struct dsi_pll_resource *pll_res)
  56. {
  57. struct device_node *pnode = NULL;
  58. const u32 *addr;
  59. void *trim_codes = NULL;
  60. u64 size;
  61. u32 offsets[2];
  62. pnode = of_parse_phandle(pdev->dev.of_node, "memory-region", 0);
  63. if (IS_ERR_OR_NULL(pnode)) {
  64. DSI_PLL_INFO(pll_res, "of_parse_phandle failed\n");
  65. goto node_err;
  66. }
  67. addr = of_get_address(pnode, 0, &size, NULL);
  68. if (!addr) {
  69. DSI_PLL_ERR(pll_res,
  70. "failed to parse the dfps memory address\n");
  71. goto node_err;
  72. }
  73. /* maintain compatibility for 32/64 bit */
  74. offsets[0] = (u32) of_read_ulong(addr, 2);
  75. offsets[1] = (u32) size;
  76. trim_codes = memremap(offsets[0], offsets[1], MEMREMAP_WB);
  77. if (!trim_codes)
  78. goto mem_err;
  79. pll_res->dfps = kzalloc(sizeof(struct dfps_info), GFP_KERNEL);
  80. if (IS_ERR_OR_NULL(pll_res->dfps)) {
  81. DSI_PLL_ERR(pll_res, "pll_res->dfps allocate failed\n");
  82. goto mem_err;
  83. }
  84. /* memcopy complete dfps structure from kernel virtual memory */
  85. memcpy_fromio(pll_res->dfps, trim_codes, sizeof(struct dfps_info));
  86. mem_err:
  87. if (trim_codes)
  88. memunmap(trim_codes);
  89. /* free the dfps memory here */
  90. dsi_pll_free_bootmem(offsets[0], offsets[1]);
  91. node_err:
  92. if (pnode)
  93. of_node_put(pnode);
  94. }
  95. int dsi_pll_init(struct platform_device *pdev, struct dsi_pll_resource **pll)
  96. {
  97. int rc = 0;
  98. const char *label;
  99. struct dsi_pll_resource *pll_res = NULL;
  100. bool in_trusted_vm = false;
  101. if (!pdev->dev.of_node) {
  102. pr_err("Invalid DSI PHY node\n");
  103. return -ENOTSUPP;
  104. }
  105. pll_res = devm_kzalloc(&pdev->dev, sizeof(struct dsi_pll_resource),
  106. GFP_KERNEL);
  107. if (!pll_res)
  108. return -ENOMEM;
  109. *pll = pll_res;
  110. label = of_get_property(pdev->dev.of_node, "pll-label", NULL);
  111. if (!label) {
  112. DSI_PLL_ERR(pll_res, "DSI pll label not specified\n");
  113. return 0;
  114. }
  115. DSI_PLL_INFO(pll_res, "DSI pll label = %s\n", label);
  116. /**
  117. * Currently, Only supports 5nm. Will add
  118. * support for other versions as needed.
  119. */
  120. if (!strcmp(label, "dsi_pll_5nm"))
  121. pll_res->pll_revision = DSI_PLL_5NM;
  122. else
  123. return -ENOTSUPP;
  124. rc = of_property_read_u32(pdev->dev.of_node, "cell-index",
  125. &pll_res->index);
  126. if (rc) {
  127. DSI_PLL_ERR(pll_res, "Unable to get the cell-index rc=%d\n", rc);
  128. pll_res->index = 0;
  129. }
  130. pll_res->ssc_en = of_property_read_bool(pdev->dev.of_node,
  131. "qcom,dsi-pll-ssc-en");
  132. if (pll_res->ssc_en) {
  133. DSI_PLL_INFO(pll_res, "PLL SSC enabled\n");
  134. rc = of_property_read_u32(pdev->dev.of_node,
  135. "qcom,ssc-frequency-hz", &pll_res->ssc_freq);
  136. rc = of_property_read_u32(pdev->dev.of_node,
  137. "qcom,ssc-ppm", &pll_res->ssc_ppm);
  138. pll_res->ssc_center = false;
  139. label = of_get_property(pdev->dev.of_node,
  140. "qcom,dsi-pll-ssc-mode", NULL);
  141. if (label && !strcmp(label, "center-spread"))
  142. pll_res->ssc_center = true;
  143. }
  144. if (dsi_pll_get_ioresources(pdev, &pll_res->pll_base, "pll_base")) {
  145. DSI_PLL_ERR(pll_res, "Unable to remap pll base resources\n");
  146. return -ENOMEM;
  147. }
  148. pr_info("PLL base=%p\n", pll_res->pll_base);
  149. if (dsi_pll_get_ioresources(pdev, &pll_res->phy_base, "dsi_phy")) {
  150. DSI_PLL_ERR(pll_res, "Unable to remap pll phy base resources\n");
  151. return -ENOMEM;
  152. }
  153. if (dsi_pll_get_ioresources(pdev, &pll_res->dyn_pll_base,
  154. "dyn_refresh_base")) {
  155. DSI_PLL_ERR(pll_res, "Unable to remap dynamic pll base resources\n");
  156. return -ENOMEM;
  157. }
  158. if (dsi_pll_get_ioresources(pdev, &pll_res->gdsc_base, "gdsc_base")) {
  159. DSI_PLL_ERR(pll_res, "Unable to remap gdsc base resources\n");
  160. return -ENOMEM;
  161. }
  162. in_trusted_vm = of_property_read_bool(pdev->dev.of_node,
  163. "qcom,dsi-pll-in-trusted-vm");
  164. if (in_trusted_vm) {
  165. DSI_PLL_INFO(pll_res,
  166. "Bypassing PLL clock register for Trusted VM\n");
  167. return rc;
  168. }
  169. rc = dsi_pll_clock_register(pdev, pll_res);
  170. if (rc) {
  171. DSI_PLL_ERR(pll_res, "clock register failed rc=%d\n", rc);
  172. return -EINVAL;
  173. }
  174. if (!(pll_res->index))
  175. dsi_pll_parse_dfps(pdev, pll_res);
  176. return rc;
  177. }