htt_stats.h 312 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450
  1. /*
  2. * Copyright (c) 2017-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. /**
  20. * @file htt_stats.h
  21. *
  22. * @details the public header file of HTT STATS
  23. */
  24. #ifndef __HTT_STATS_H__
  25. #define __HTT_STATS_H__
  26. #include <htt_deps.h> /* A_UINT32 */
  27. #include <htt_common.h>
  28. #include <htt.h> /* HTT stats TLV struct def and tag defs */
  29. /**
  30. * htt_dbg_ext_stats_type -
  31. * The base structure for each of the stats_type is only for reference
  32. * Host should use this information to know the type of TLVs to expect
  33. * for a particular stats type.
  34. *
  35. * Max supported stats :- 256.
  36. */
  37. enum htt_dbg_ext_stats_type {
  38. /** HTT_DBG_EXT_STATS_RESET
  39. * PARAM:
  40. * - config_param0 : start_offset (stats type)
  41. * - config_param1 : stats bmask from start offset
  42. * - config_param2 : stats bmask from start offset + 32
  43. * - config_param3 : stats bmask from start offset + 64
  44. * RESP MSG:
  45. * - No response sent.
  46. */
  47. HTT_DBG_EXT_STATS_RESET = 0,
  48. /** HTT_DBG_EXT_STATS_PDEV_TX
  49. * PARAMS:
  50. * - No Params
  51. * RESP MSG:
  52. * - htt_tx_pdev_stats_t
  53. */
  54. HTT_DBG_EXT_STATS_PDEV_TX = 1,
  55. /** HTT_DBG_EXT_STATS_PDEV_RX
  56. * PARAMS:
  57. * - No Params
  58. * RESP MSG:
  59. * - htt_rx_pdev_stats_t
  60. */
  61. HTT_DBG_EXT_STATS_PDEV_RX = 2,
  62. /** HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  63. * PARAMS:
  64. * - config_param0: [Bit31: Bit0] HWQ mask
  65. * RESP MSG:
  66. * - htt_tx_hwq_stats_t
  67. */
  68. HTT_DBG_EXT_STATS_PDEV_TX_HWQ = 3,
  69. /** HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  70. * PARAMS:
  71. * - config_param0: [Bit31: Bit0] TXQ mask
  72. * RESP MSG:
  73. * - htt_stats_tx_sched_t
  74. */
  75. HTT_DBG_EXT_STATS_PDEV_TX_SCHED = 4,
  76. /** HTT_DBG_EXT_STATS_PDEV_ERROR
  77. * PARAMS:
  78. * - No Params
  79. * RESP MSG:
  80. * - htt_hw_err_stats_t
  81. */
  82. HTT_DBG_EXT_STATS_PDEV_ERROR = 5,
  83. /** HTT_DBG_EXT_STATS_PDEV_TQM
  84. * PARAMS:
  85. * - No Params
  86. * RESP MSG:
  87. * - htt_tx_tqm_pdev_stats_t
  88. */
  89. HTT_DBG_EXT_STATS_PDEV_TQM = 6,
  90. /** HTT_DBG_EXT_STATS_TQM_CMDQ
  91. * PARAMS:
  92. * - config_param0:
  93. * [Bit15: Bit0 ] cmdq id :if 0xFFFF print all cmdq's
  94. * [Bit31: Bit16] reserved
  95. * RESP MSG:
  96. * - htt_tx_tqm_cmdq_stats_t
  97. */
  98. HTT_DBG_EXT_STATS_TQM_CMDQ = 7,
  99. /** HTT_DBG_EXT_STATS_TX_DE_INFO
  100. * PARAMS:
  101. * - No Params
  102. * RESP MSG:
  103. * - htt_tx_de_stats_t
  104. */
  105. HTT_DBG_EXT_STATS_TX_DE_INFO = 8,
  106. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE
  107. * PARAMS:
  108. * - No Params
  109. * RESP MSG:
  110. * - htt_tx_pdev_rate_stats_t
  111. */
  112. HTT_DBG_EXT_STATS_PDEV_TX_RATE = 9,
  113. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE
  114. * PARAMS:
  115. * - No Params
  116. * RESP MSG:
  117. * - htt_rx_pdev_rate_stats_t
  118. */
  119. HTT_DBG_EXT_STATS_PDEV_RX_RATE = 10,
  120. /** HTT_DBG_EXT_STATS_PEER_INFO
  121. * PARAMS:
  122. * - config_param0:
  123. * [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
  124. * [Bit15 : Bit 1] htt_peer_stats_req_mode_t
  125. * [Bit31 : Bit16] sw_peer_id
  126. * config_param1:
  127. * peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
  128. * 0 bit htt_peer_stats_cmn_tlv
  129. * 1 bit htt_peer_details_tlv
  130. * 2 bit htt_tx_peer_rate_stats_tlv
  131. * 3 bit htt_rx_peer_rate_stats_tlv
  132. * 4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
  133. * 5 bit htt_rx_tid_stats_tlv
  134. * 6 bit htt_msdu_flow_stats_tlv
  135. * 7 bit htt_peer_sched_stats_tlv
  136. * - config_param2: [Bit31 : Bit0] mac_addr31to0
  137. * - config_param3: [Bit15 : Bit0] mac_addr47to32
  138. * [Bit 16] If this bit is set, reset per peer stats
  139. * of corresponding tlv indicated by config
  140. * param 1.
  141. * HTT_DBG_EXT_PEER_STATS_RESET_GET will be
  142. * used to get this bit position.
  143. * WMI_SERVICE_PER_PEER_HTT_STATS_RESET
  144. * indicates that FW supports per peer HTT
  145. * stats reset.
  146. * [Bit31 : Bit17] reserved
  147. * RESP MSG:
  148. * - htt_peer_stats_t
  149. */
  150. HTT_DBG_EXT_STATS_PEER_INFO = 11,
  151. /** HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  152. * PARAMS:
  153. * - No Params
  154. * RESP MSG:
  155. * - htt_tx_pdev_selfgen_stats_t
  156. */
  157. HTT_DBG_EXT_STATS_TX_SELFGEN_INFO = 12,
  158. /** HTT_DBG_EXT_STATS_TX_MU_HWQ
  159. * PARAMS:
  160. * - config_param0: [Bit31: Bit0] HWQ mask
  161. * RESP MSG:
  162. * - htt_tx_hwq_mu_mimo_stats_t
  163. */
  164. HTT_DBG_EXT_STATS_TX_MU_HWQ = 13,
  165. /** HTT_DBG_EXT_STATS_RING_IF_INFO
  166. * PARAMS:
  167. * - config_param0:
  168. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  169. * [Bit31: Bit16] reserved
  170. * RESP MSG:
  171. * - htt_ring_if_stats_t
  172. */
  173. HTT_DBG_EXT_STATS_RING_IF_INFO = 14,
  174. /** HTT_DBG_EXT_STATS_SRNG_INFO
  175. * PARAMS:
  176. * - config_param0:
  177. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  178. * [Bit31: Bit16] reserved
  179. * - No Params
  180. * RESP MSG:
  181. * - htt_sring_stats_t
  182. */
  183. HTT_DBG_EXT_STATS_SRNG_INFO = 15,
  184. /** HTT_DBG_EXT_STATS_SFM_INFO
  185. * PARAMS:
  186. * - No Params
  187. * RESP MSG:
  188. * - htt_sfm_stats_t
  189. */
  190. HTT_DBG_EXT_STATS_SFM_INFO = 16,
  191. /** HTT_DBG_EXT_STATS_PDEV_TX_MU
  192. * PARAMS:
  193. * - No Params
  194. * RESP MSG:
  195. * - htt_tx_pdev_mu_mimo_stats_t
  196. */
  197. HTT_DBG_EXT_STATS_PDEV_TX_MU = 17,
  198. /** HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  199. * PARAMS:
  200. * - config_param0:
  201. * [Bit7 : Bit0] vdev_id:8
  202. * note:0xFF to get all active peers based on pdev_mask.
  203. * [Bit31 : Bit8] rsvd:24
  204. * RESP MSG:
  205. * - htt_active_peer_details_list_t
  206. */
  207. HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST = 18,
  208. /** HTT_DBG_EXT_STATS_PDEV_CCA_STATS
  209. * PARAMS:
  210. * - config_param0:
  211. * [Bit0] - Clear bit0 to read 1sec,100ms & cumulative CCA stats.
  212. * Set bit0 to 1 to read 1sec interval histogram.
  213. * [Bit1] - 100ms interval histogram
  214. * [Bit3] - Cumulative CCA stats
  215. * RESP MSG:
  216. * - htt_pdev_cca_stats_t
  217. */
  218. HTT_DBG_EXT_STATS_PDEV_CCA_STATS = 19,
  219. /** HTT_DBG_EXT_STATS_TWT_SESSIONS
  220. * PARAMS:
  221. * - config_param0:
  222. * No params
  223. * RESP MSG:
  224. * - htt_pdev_twt_sessions_stats_t
  225. */
  226. HTT_DBG_EXT_STATS_TWT_SESSIONS = 20,
  227. /** HTT_DBG_EXT_STATS_REO_CNTS
  228. * PARAMS:
  229. * - config_param0:
  230. * No params
  231. * RESP MSG:
  232. * - htt_soc_reo_resource_stats_t
  233. */
  234. HTT_DBG_EXT_STATS_REO_RESOURCE_STATS = 21,
  235. /** HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  236. * PARAMS:
  237. * - config_param0:
  238. * [Bit0] vdev_id_set:1
  239. * set to 1 if vdev_id is set and vdev stats are requested.
  240. * set to 0 if pdev_stats sounding stats are requested.
  241. * [Bit8 : Bit1] vdev_id:8
  242. * note:0xFF to get all active vdevs based on pdev_mask.
  243. * [Bit31 : Bit9] rsvd:22
  244. *
  245. * RESP MSG:
  246. * - htt_tx_sounding_stats_t
  247. */
  248. HTT_DBG_EXT_STATS_TX_SOUNDING_INFO = 22,
  249. /** HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS
  250. * PARAMS:
  251. * - config_param0:
  252. * No params
  253. * RESP MSG:
  254. * - htt_pdev_obss_pd_stats_t
  255. */
  256. HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS = 23,
  257. /** HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS
  258. * PARAMS:
  259. * - config_param0:
  260. * No params
  261. * RESP MSG:
  262. * - htt_stats_ring_backpressure_stats_t
  263. */
  264. HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS = 24,
  265. /** HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  266. * PARAMS:
  267. *
  268. * RESP MSG:
  269. * - htt_soc_latency_prof_t
  270. */
  271. HTT_DBG_EXT_STATS_LATENCY_PROF_STATS = 25,
  272. /** HTT_DBG_EXT_STATS_PDEV_UL_TRIGGER
  273. * PARAMS:
  274. * - No Params
  275. * RESP MSG:
  276. * - htt_rx_pdev_ul_trig_stats_t
  277. */
  278. HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS = 26,
  279. /** HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27
  280. * PARAMS:
  281. * - No Params
  282. * RESP MSG:
  283. * - htt_rx_pdev_ul_mumimo_trig_stats_t
  284. */
  285. HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27,
  286. /** HTT_DBG_EXT_STATS_FSE_RX
  287. * PARAMS:
  288. * - No Params
  289. * RESP MSG:
  290. * - htt_rx_fse_stats_t
  291. */
  292. HTT_DBG_EXT_STATS_FSE_RX = 28,
  293. /** HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  294. * PARAMS:
  295. * - config_param0: [Bit0] : [1] for mac_addr based request
  296. * - config_param1: [Bit31 : Bit0] mac_addr31to0
  297. * - config_param2: [Bit15 : Bit0] mac_addr47to32
  298. * RESP MSG:
  299. * - htt_ctrl_path_txrx_stats_t
  300. */
  301. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS = 29,
  302. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  303. * PARAMS:
  304. * - No Params
  305. * RESP MSG:
  306. * - htt_rx_pdev_rate_ext_stats_t
  307. */
  308. HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT = 30,
  309. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF
  310. * PARAMS:
  311. * - No Params
  312. * RESP MSG:
  313. * - htt_tx_pdev_txbf_rate_stats_t
  314. */
  315. HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF = 31,
  316. /** HTT_DBG_EXT_STATS_TXBF_OFDMA
  317. */
  318. HTT_DBG_EXT_STATS_TXBF_OFDMA = 32,
  319. /** HTT_DBG_EXT_STA_11AX_UL_STATS
  320. * PARAMS:
  321. * - No Params
  322. * RESP MSG:
  323. * - htt_sta_11ax_ul_stats
  324. */
  325. HTT_DBG_EXT_STA_11AX_UL_STATS = 33,
  326. /** HTT_DBG_EXT_VDEV_RTT_RESP_STATS
  327. * PARAMS:
  328. * - config_param0:
  329. * [Bit7 : Bit0] vdev_id:8
  330. * [Bit31 : Bit8] rsvd:24
  331. * RESP MSG:
  332. * -
  333. */
  334. HTT_DBG_EXT_VDEV_RTT_RESP_STATS = 34,
  335. /** HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  336. * PARAMS:
  337. * - No Params
  338. * RESP MSG:
  339. * - htt_pktlog_and_htt_ring_stats_t
  340. */
  341. HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS = 35,
  342. /** HTT_DBG_EXT_STATS_DLPAGER_STATS
  343. * PARAMS:
  344. *
  345. * RESP MSG:
  346. * - htt_dlpager_stats_t
  347. */
  348. HTT_DBG_EXT_STATS_DLPAGER_STATS = 36,
  349. /** HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  350. * PARAMS:
  351. * - No Params
  352. * RESP MSG:
  353. * - htt_phy_counters_and_phy_stats_t
  354. */
  355. HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS = 37,
  356. /** HTT_DBG_EXT_VDEVS_TXRX_STATS
  357. * PARAMS:
  358. * - No Params
  359. * RESP MSG:
  360. * - htt_vdevs_txrx_stats_t
  361. */
  362. HTT_DBG_EXT_VDEVS_TXRX_STATS = 38,
  363. HTT_DBG_EXT_VDEV_RTT_INITIATOR_STATS = 39,
  364. /** HTT_DBG_EXT_PDEV_PER_STATS
  365. * PARAMS:
  366. * - No Params
  367. * RESP MSG:
  368. * - htt_tx_pdev_per_stats_t
  369. */
  370. HTT_DBG_EXT_PDEV_PER_STATS = 40,
  371. HTT_DBG_EXT_AST_ENTRIES = 41,
  372. /** HTT_DBG_EXT_RX_RING_STATS
  373. * PARAMS:
  374. * - No Params
  375. * RESP MSG:
  376. * - htt_rx_fw_ring_stats_tlv_v
  377. */
  378. HTT_DBG_EXT_RX_RING_STATS = 42,
  379. /** HTT_STRM_GEN_MPDUS_STATS, HTT_STRM_GEN_MPDUS_DETAILS_STATS
  380. * PARAMS:
  381. * - No params
  382. * RESP MSG: HTT_T2H STREAMING_STATS_IND (not EXT_STATS_CONF)
  383. * - HTT_STRM_GEN_MPDUS_STATS:
  384. * htt_stats_strm_gen_mpdus_tlv_t
  385. * - HTT_STRM_GEN_MPDUS_DETAILS_STATS:
  386. * htt_stats_strm_gen_mpdus_details_tlv_t
  387. */
  388. HTT_STRM_GEN_MPDUS_STATS = 43,
  389. HTT_STRM_GEN_MPDUS_DETAILS_STATS = 44,
  390. /** HTT_DBG_SOC_ERROR_STATS
  391. * PARAMS:
  392. * - No Params
  393. * RESP MSG:
  394. * - htt_dmac_reset_stats_tlv
  395. */
  396. HTT_DBG_SOC_ERROR_STATS = 45,
  397. /** HTT_DBG_PDEV_PUNCTURE_STATS
  398. * PARAMS:
  399. * - param 0: enum from htt_tx_pdev_puncture_stats_upload_t, indicating
  400. * the stats to upload
  401. * RESP MSG:
  402. * - one or more htt_pdev_puncture_stats_tlv, depending on param 0
  403. */
  404. HTT_DBG_PDEV_PUNCTURE_STATS = 46,
  405. /** HTT_DBG_EXT_STATS_ML_PEERS_INFO
  406. * PARAMS:
  407. * - param 0:
  408. * Bit 0 -> HTT_ML_PEER_DETAILS_TLV always enabled by default
  409. * Bit 1 -> HTT_ML_PEER_EXT_DETAILS_TLV will be uploaded when
  410. * this bit is set
  411. * Bit 2 -> HTT_ML_LINK_INFO_TLV will be uploaded when this bit is set
  412. * RESP MSG:
  413. * - htt_ml_peer_stats_t
  414. */
  415. HTT_DBG_EXT_STATS_ML_PEERS_INFO = 47,
  416. /** HTT_DBG_ODD_MANDATORY_STATS
  417. * params:
  418. * None
  419. * Response MSG:
  420. * htt_odd_mandatory_pdev_stats_tlv
  421. */
  422. HTT_DBG_ODD_MANDATORY_STATS = 48,
  423. /** HTT_DBG_PDEV_SCHED_ALGO_STATS
  424. * PARAMS:
  425. * - No Params
  426. * RESP MSG:
  427. * - htt_pdev_sched_algo_ofdma_stats_tlv
  428. */
  429. HTT_DBG_PDEV_SCHED_ALGO_STATS = 49,
  430. /** HTT_DBG_ODD_MANDATORY_MUMIMO_STATS
  431. * params:
  432. * None
  433. * Response MSG:
  434. * htt_odd_mandatory_mumimo_pdev_stats_tlv
  435. */
  436. HTT_DBG_ODD_MANDATORY_MUMIMO_STATS = 50,
  437. /** HTT_DBG_ODD_MANDATORY_MUOFDMA_STATS
  438. * params:
  439. * None
  440. * Response MSG:
  441. * htt_odd_mandatory_muofdma_pdev_stats_tlv
  442. */
  443. HTT_DBG_ODD_MANDATORY_MUOFDMA_STATS = 51,
  444. /** HTT_DBG_EXT_PHY_PROF_CAL_STATS
  445. * params:
  446. * None
  447. * Response MSG:
  448. * htt_latency_prof_cal_stats_tlv
  449. */
  450. HTT_DBG_EXT_PHY_PROF_CAL_STATS = 52,
  451. /* keep this last */
  452. HTT_DBG_NUM_EXT_STATS = 256,
  453. };
  454. /*
  455. * Macros to get/set the bit field in config param[3] that indicates to
  456. * clear corresponding per peer stats specified by config param 1
  457. */
  458. #define HTT_DBG_EXT_PEER_STATS_RESET_M 0x00010000
  459. #define HTT_DBG_EXT_PEER_STATS_RESET_S 16
  460. #define HTT_DBG_EXT_PEER_STATS_RESET_GET(_var) \
  461. (((_var) & HTT_DBG_EXT_PEER_STATS_RESET_M) >> \
  462. HTT_DBG_EXT_PEER_STATS_RESET_S)
  463. #define HTT_DBG_EXT_PEER_STATS_RESET_SET(_var, _val) \
  464. do { \
  465. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_STATS_RESET, _val); \
  466. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_STATS_RESET_S)); \
  467. } while (0)
  468. #define HTT_STATS_SUBTYPE_MAX 16
  469. /* htt_mu_stats_upload_t
  470. * Enumerations for specifying whether to upload all MU stats in response to
  471. * HTT_DBG_EXT_STATS_PDEV_TX_MU, or if not all, then which subset.
  472. */
  473. typedef enum {
  474. /* HTT_UPLOAD_MU_STATS: upload all MU stats:
  475. * UL MU-MIMO + DL MU-MIMO + UL MU-OFDMA + DL MU-OFDMA
  476. * (note: included OFDMA stats are limited to 11ax)
  477. */
  478. HTT_UPLOAD_MU_STATS,
  479. /* HTT_UPLOAD_MU_MIMO_STATS: upload UL MU-MIMO + DL MU-MIMO stats */
  480. HTT_UPLOAD_MU_MIMO_STATS,
  481. /* HTT_UPLOAD_MU_OFDMA_STATS:
  482. * upload UL MU-OFDMA + DL MU-OFDMA stats (note: 11ax only stats)
  483. */
  484. HTT_UPLOAD_MU_OFDMA_STATS,
  485. HTT_UPLOAD_DL_MU_MIMO_STATS,
  486. HTT_UPLOAD_UL_MU_MIMO_STATS,
  487. /* HTT_UPLOAD_DL_MU_OFDMA_STATS:
  488. * upload DL MU-OFDMA stats (note: 11ax only stats)
  489. */
  490. HTT_UPLOAD_DL_MU_OFDMA_STATS,
  491. /* HTT_UPLOAD_UL_MU_OFDMA_STATS:
  492. * upload UL MU-OFDMA stats (note: 11ax only stats)
  493. */
  494. HTT_UPLOAD_UL_MU_OFDMA_STATS,
  495. /*
  496. * Upload BE UL MU-OFDMA + BE DL MU-OFDMA stats,
  497. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv and
  498. * htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  499. */
  500. HTT_UPLOAD_BE_MU_OFDMA_STATS,
  501. /*
  502. * Upload BE DL MU-OFDMA
  503. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv
  504. */
  505. HTT_UPLOAD_BE_DL_MU_OFDMA_STATS,
  506. /*
  507. * Upload BE UL MU-OFDMA
  508. * TLV: htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  509. */
  510. HTT_UPLOAD_BE_UL_MU_OFDMA_STATS,
  511. } htt_mu_stats_upload_t;
  512. /* htt_tx_rate_stats_upload_t
  513. * Enumerations for specifying which stats to upload in response to
  514. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  515. */
  516. typedef enum {
  517. /* 11abgn, 11ac, and 11ax TX stats, and a few 11be SU stats
  518. *
  519. * TLV: htt_tx_pdev_rate_stats_tlv
  520. */
  521. HTT_TX_RATE_STATS_DEFAULT,
  522. /*
  523. * Upload 11be OFDMA TX stats
  524. *
  525. * TLV: htt_tx_pdev_rate_stats_be_ofdma_tlv
  526. */
  527. HTT_TX_RATE_STATS_UPLOAD_11BE_OFDMA,
  528. } htt_tx_rate_stats_upload_t;
  529. /* htt_rx_ul_trigger_stats_upload_t
  530. * Enumerations for specifying which stats to upload in response to
  531. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  532. */
  533. typedef enum {
  534. /* Upload 11ax UL OFDMA RX Trigger stats
  535. *
  536. * TLV: htt_rx_pdev_ul_trigger_stats_tlv
  537. */
  538. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11AX_OFDMA,
  539. /*
  540. * Upload 11be UL OFDMA RX Trigger stats
  541. *
  542. * TLV: htt_rx_pdev_be_ul_trigger_stats_tlv
  543. */
  544. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11BE_OFDMA,
  545. } htt_rx_ul_trigger_stats_upload_t;
  546. /*
  547. * The htt_rx_ul_mumimo_trigger_stats_upload_t enum values are
  548. * provided by the host as one of the config param elements in
  549. * the HTT_H2T EXT_STATS_REQ message, for stats type ==
  550. * HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS.
  551. */
  552. typedef enum {
  553. /*
  554. * Upload 11ax UL MUMIMO RX Trigger stats
  555. * TLV: htt_rx_pdev_ul_mumimo_trig_stats_tlv
  556. */
  557. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11AX,
  558. /*
  559. * Upload 11be UL MUMIMO RX Trigger stats
  560. * TLV: htt_rx_pdev_ul_mumimo_trig_be_stats_tlv
  561. */
  562. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11BE,
  563. } htt_rx_ul_mumimo_trigger_stats_upload_t;
  564. /* htt_tx_pdev_txbf_ofdma_stats_upload_t
  565. * Enumerations for specifying which stats to upload in response to
  566. * HTT_DBG_EXT_STATS_TXBF_OFDMA.
  567. */
  568. typedef enum {
  569. /* upload 11ax TXBF OFDMA stats
  570. *
  571. * TLV: htt_tx_pdev_ax_txbf_ofdma_stats_t
  572. */
  573. HTT_UPLOAD_AX_TXBF_OFDMA_STATS,
  574. /*
  575. * Upload 11be TXBF OFDMA stats
  576. *
  577. * TLV: htt_tx_pdev_be_txbf_ofdma_stats_t
  578. */
  579. HTT_UPLOAD_BE_TXBF_OFDMA_STATS,
  580. } htt_tx_pdev_txbf_ofdma_stats_upload_t;
  581. /* htt_tx_pdev_puncture_stats_upload_t
  582. * Enumerations for specifying which stats to upload in response to
  583. * HTT_DBG_PDEV_PUNCTURE_STATS.
  584. */
  585. typedef enum {
  586. /* upload puncture stats for all supported modes, both TX and RX */
  587. HTT_UPLOAD_PUNCTURE_STATS_ALL,
  588. /* upload puncture stats for all supported TX modes */
  589. HTT_UPLOAD_PUNCTURE_STATS_TX,
  590. /* upload puncture stats for all supported RX modes */
  591. HTT_UPLOAD_PUNCTURE_STATS_RX,
  592. } htt_tx_pdev_puncture_stats_upload_t;
  593. #define HTT_STATS_MAX_STRING_SZ32 4
  594. #define HTT_STATS_MACID_INVALID 0xff
  595. #define HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS 10
  596. #define HTT_TX_HWQ_MAX_CMD_RESULT_STATS 13
  597. #define HTT_TX_HWQ_MAX_CMD_STALL_STATS 5
  598. #define HTT_TX_HWQ_MAX_FES_RESULT_STATS 10
  599. #define HTT_PDEV_STATS_PPDU_DUR_HIST_BINS 16
  600. #define HTT_PDEV_STATS_PPDU_DUR_HIST_INTERVAL_US 250
  601. typedef enum {
  602. HTT_STATS_TX_PDEV_NO_DATA_UNDERRUN = 0,
  603. HTT_STATS_TX_PDEV_DATA_UNDERRUN_BETWEEN_MPDU = 1,
  604. HTT_STATS_TX_PDEV_DATA_UNDERRUN_WITHIN_MPDU = 2,
  605. HTT_TX_PDEV_MAX_URRN_STATS = 3,
  606. } htt_tx_pdev_underrun_enum;
  607. #define HTT_TX_PDEV_MAX_FLUSH_REASON_STATS 150
  608. #define HTT_TX_PDEV_MAX_SIFS_BURST_STATS 9
  609. #define HTT_TX_PDEV_MAX_SIFS_BURST_HIST_STATS 10
  610. #define HTT_TX_PDEV_MAX_PHY_ERR_STATS 18
  611. /* HTT_TX_PDEV_SCHED_TX_MODE_MAX:
  612. * DEPRECATED - num sched tx mode max is 8
  613. */
  614. #define HTT_TX_PDEV_SCHED_TX_MODE_MAX 4
  615. #define HTT_TX_PDEV_NUM_SCHED_ORDER_LOG 20
  616. #define HTT_RX_STATS_REFILL_MAX_RING 4
  617. #define HTT_RX_STATS_RXDMA_MAX_ERR 16
  618. #define HTT_RX_STATS_FW_DROP_REASON_MAX 16
  619. /* Bytes stored in little endian order */
  620. /* Length should be multiple of DWORD */
  621. typedef struct {
  622. htt_tlv_hdr_t tlv_hdr;
  623. A_UINT32 data[1]; /* Can be variable length */
  624. } htt_stats_string_tlv;
  625. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_M 0x000000ff
  626. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_S 0
  627. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_GET(_var) \
  628. (((_var) & HTT_TX_PDEV_STATS_CMN_MAC_ID_M) >> \
  629. HTT_TX_PDEV_STATS_CMN_MAC_ID_S)
  630. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_SET(_var, _val) \
  631. do { \
  632. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_CMN_MAC_ID, _val); \
  633. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_CMN_MAC_ID_S)); \
  634. } while (0)
  635. /* == TX PDEV STATS == */
  636. typedef struct {
  637. htt_tlv_hdr_t tlv_hdr;
  638. /**
  639. * BIT [ 7 : 0] :- mac_id
  640. * BIT [31 : 8] :- reserved
  641. */
  642. A_UINT32 mac_id__word;
  643. /** Num PPDUs queued to HW */
  644. A_UINT32 hw_queued;
  645. /** Num PPDUs reaped from HW */
  646. A_UINT32 hw_reaped;
  647. /** Num underruns */
  648. A_UINT32 underrun;
  649. /** Num HW Paused counter */
  650. A_UINT32 hw_paused;
  651. /** Num HW flush counter */
  652. A_UINT32 hw_flush;
  653. /** Num HW filtered counter */
  654. A_UINT32 hw_filt;
  655. /** Num PPDUs cleaned up in TX abort */
  656. A_UINT32 tx_abort;
  657. /** Num MPDUs requeued by SW */
  658. A_UINT32 mpdu_requed;
  659. /** excessive retries */
  660. A_UINT32 tx_xretry;
  661. /** Last used data hw rate code */
  662. A_UINT32 data_rc;
  663. /** frames dropped due to excessive SW retries */
  664. A_UINT32 mpdu_dropped_xretry;
  665. /** illegal rate phy errors */
  666. A_UINT32 illgl_rate_phy_err;
  667. /** wal pdev continuous xretry */
  668. A_UINT32 cont_xretry;
  669. /** wal pdev tx timeout */
  670. A_UINT32 tx_timeout;
  671. /** wal pdev resets */
  672. A_UINT32 pdev_resets;
  673. /** PHY/BB underrun */
  674. A_UINT32 phy_underrun;
  675. /** MPDU is more than txop limit */
  676. A_UINT32 txop_ovf;
  677. /** Number of Sequences posted */
  678. A_UINT32 seq_posted;
  679. /** Number of Sequences failed queueing */
  680. A_UINT32 seq_failed_queueing;
  681. /** Number of Sequences completed */
  682. A_UINT32 seq_completed;
  683. /** Number of Sequences restarted */
  684. A_UINT32 seq_restarted;
  685. /** Number of MU Sequences posted */
  686. A_UINT32 mu_seq_posted;
  687. /** Number of time HW ring is paused between seq switch within ISR */
  688. A_UINT32 seq_switch_hw_paused;
  689. /** Number of times seq continuation in DSR */
  690. A_UINT32 next_seq_posted_dsr;
  691. /** Number of times seq continuation in ISR */
  692. A_UINT32 seq_posted_isr;
  693. /** Number of seq_ctrl cached. */
  694. A_UINT32 seq_ctrl_cached;
  695. /** Number of MPDUs successfully transmitted */
  696. A_UINT32 mpdu_count_tqm;
  697. /** Number of MSDUs successfully transmitted */
  698. A_UINT32 msdu_count_tqm;
  699. /** Number of MPDUs dropped */
  700. A_UINT32 mpdu_removed_tqm;
  701. /** Number of MSDUs dropped */
  702. A_UINT32 msdu_removed_tqm;
  703. /** Num MPDUs flushed by SW, HWPAUSED, SW TXABORT (Reset,channel change) */
  704. A_UINT32 mpdus_sw_flush;
  705. /** Num MPDUs filtered by HW, all filter condition (TTL expired) */
  706. A_UINT32 mpdus_hw_filter;
  707. /**
  708. * Num MPDUs truncated by PDG
  709. * (TXOP, TBTT, PPDU_duration based on rate, dyn_bw)
  710. */
  711. A_UINT32 mpdus_truncated;
  712. /** Num MPDUs that was tried but didn't receive ACK or BA */
  713. A_UINT32 mpdus_ack_failed;
  714. /** Num MPDUs that was dropped due to expiry (MSDU TTL) */
  715. A_UINT32 mpdus_expired;
  716. /** Num MPDUs that was retried within seq_ctrl (MGMT/LEGACY) */
  717. A_UINT32 mpdus_seq_hw_retry;
  718. /** Num of TQM acked cmds processed */
  719. A_UINT32 ack_tlv_proc;
  720. /** coex_abort_mpdu_cnt valid */
  721. A_UINT32 coex_abort_mpdu_cnt_valid;
  722. /** coex_abort_mpdu_cnt from TX FES stats */
  723. A_UINT32 coex_abort_mpdu_cnt;
  724. /**
  725. * Number of total PPDUs
  726. * (DATA, MGMT, excludes selfgen) tried over the air (OTA)
  727. */
  728. A_UINT32 num_total_ppdus_tried_ota;
  729. /** Number of data PPDUs tried over the air (OTA) */
  730. A_UINT32 num_data_ppdus_tried_ota;
  731. /** Num Local control/mgmt frames (MSDUs) queued */
  732. A_UINT32 local_ctrl_mgmt_enqued;
  733. /**
  734. * Num Local control/mgmt frames (MSDUs) done
  735. * It includes all local ctrl/mgmt completions
  736. * (acked, no ack, flush, TTL, etc)
  737. */
  738. A_UINT32 local_ctrl_mgmt_freed;
  739. /** Num Local data frames (MSDUs) queued */
  740. A_UINT32 local_data_enqued;
  741. /**
  742. * Num Local data frames (MSDUs) done
  743. * It includes all local data completions
  744. * (acked, no ack, flush, TTL, etc)
  745. */
  746. A_UINT32 local_data_freed;
  747. /** Num MPDUs tried by SW */
  748. A_UINT32 mpdu_tried;
  749. /** Num of waiting seq posted in ISR completion handler */
  750. A_UINT32 isr_wait_seq_posted;
  751. A_UINT32 tx_active_dur_us_low;
  752. A_UINT32 tx_active_dur_us_high;
  753. /** Number of MPDUs dropped after max retries */
  754. A_UINT32 remove_mpdus_max_retries;
  755. /** Num HTT cookies dispatched */
  756. A_UINT32 comp_delivered;
  757. /** successful ppdu transmissions */
  758. A_UINT32 ppdu_ok;
  759. /** Scheduler self triggers */
  760. A_UINT32 self_triggers;
  761. /** FES duration of last tx data PPDU in us (sch_eval_end - ppdu_start) */
  762. A_UINT32 tx_time_dur_data;
  763. /** Num of times sequence terminated due to ppdu duration < burst limit */
  764. A_UINT32 seq_qdepth_repost_stop;
  765. /** Num of times MU sequence terminated due to MSDUs reaching threshold */
  766. A_UINT32 mu_seq_min_msdu_repost_stop;
  767. /** Num of times SU sequence terminated due to MSDUs reaching threshold */
  768. A_UINT32 seq_min_msdu_repost_stop;
  769. /** Num of times sequence terminated due to no TXOP available */
  770. A_UINT32 seq_txop_repost_stop;
  771. /** Num of times the next sequence got cancelled */
  772. A_UINT32 next_seq_cancel;
  773. /** Num of times fes offset was misaligned */
  774. A_UINT32 fes_offsets_err_cnt;
  775. /** Num of times peer denylisted for MU-MIMO transmission */
  776. A_UINT32 num_mu_peer_blacklisted;
  777. /** Num of times mu_ofdma seq posted */
  778. A_UINT32 mu_ofdma_seq_posted;
  779. /** Num of times UL MU MIMO seq posted */
  780. A_UINT32 ul_mumimo_seq_posted;
  781. /** Num of times UL OFDMA seq posted */
  782. A_UINT32 ul_ofdma_seq_posted;
  783. /** Num of times Thermal module suspended scheduler */
  784. A_UINT32 thermal_suspend_cnt;
  785. /** Num of times DFS module suspended scheduler */
  786. A_UINT32 dfs_suspend_cnt;
  787. /** Num of times TX abort module suspended scheduler */
  788. A_UINT32 tx_abort_suspend_cnt;
  789. /**
  790. * This field is a target-specific bit mask of suspended PPDU tx queues.
  791. * Since the bit mask definition is different for different targets,
  792. * this field is not meant for general use, but rather for debugging use.
  793. */
  794. A_UINT32 tgt_specific_opaque_txq_suspend_info;
  795. /**
  796. * Last SCHEDULER suspend reason
  797. * 1 -> Thermal Module
  798. * 2 -> DFS Module
  799. * 3 -> Tx Abort Module
  800. */
  801. A_UINT32 last_suspend_reason;
  802. /** Num of dynamic mimo ps dlmumimo sequences posted */
  803. A_UINT32 num_dyn_mimo_ps_dlmumimo_sequences;
  804. /** Num of times su bf sequences are denylisted */
  805. A_UINT32 num_su_txbf_denylisted;
  806. } htt_tx_pdev_stats_cmn_tlv;
  807. #define HTT_TX_PDEV_STATS_URRN_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  808. /* NOTE: Variable length TLV, use length spec to infer array size */
  809. typedef struct {
  810. htt_tlv_hdr_t tlv_hdr;
  811. A_UINT32 urrn_stats[1]; /* HTT_TX_PDEV_MAX_URRN_STATS */
  812. } htt_tx_pdev_stats_urrn_tlv_v;
  813. #define HTT_TX_PDEV_STATS_FLUSH_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  814. /* NOTE: Variable length TLV, use length spec to infer array size */
  815. typedef struct {
  816. htt_tlv_hdr_t tlv_hdr;
  817. A_UINT32 flush_errs[1]; /* HTT_TX_PDEV_MAX_FLUSH_REASON_STATS */
  818. } htt_tx_pdev_stats_flush_tlv_v;
  819. #define HTT_TX_PDEV_STATS_SIFS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  820. /* NOTE: Variable length TLV, use length spec to infer array size */
  821. typedef struct {
  822. htt_tlv_hdr_t tlv_hdr;
  823. A_UINT32 sifs_status[1]; /* HTT_TX_PDEV_MAX_SIFS_BURST_STATS */
  824. } htt_tx_pdev_stats_sifs_tlv_v;
  825. #define HTT_TX_PDEV_STATS_PHY_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  826. /* NOTE: Variable length TLV, use length spec to infer array size */
  827. typedef struct {
  828. htt_tlv_hdr_t tlv_hdr;
  829. A_UINT32 phy_errs[1]; /* HTT_TX_PDEV_MAX_PHY_ERR_STATS */
  830. } htt_tx_pdev_stats_phy_err_tlv_v;
  831. /*
  832. * Each array in the below struct has 16 elements, to cover the 16 possible
  833. * values for the CW and AIFS parameters. Each element within the array
  834. * stores the counter indicating how many transmissions have occurred with
  835. * that particular value for the MU EDCA parameter in question.
  836. */
  837. #define HTT_STATS_MUEDCA_VALUE_MAX 16
  838. typedef struct {
  839. htt_tlv_hdr_t tlv_hdr;
  840. A_UINT32 aifs[HTT_NUM_AC_WMM][HTT_STATS_MUEDCA_VALUE_MAX];
  841. A_UINT32 cw_min[HTT_NUM_AC_WMM][HTT_STATS_MUEDCA_VALUE_MAX];
  842. A_UINT32 cw_max[HTT_NUM_AC_WMM][HTT_STATS_MUEDCA_VALUE_MAX];
  843. } htt_tx_pdev_muedca_params_stats_tlv_v;
  844. #define HTT_TX_PDEV_SIFS_BURST_HIST_STATS 10
  845. #define HTT_TX_PDEV_STATS_SIFS_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  846. /* NOTE: Variable length TLV, use length spec to infer array size */
  847. typedef struct {
  848. htt_tlv_hdr_t tlv_hdr;
  849. A_UINT32 sifs_hist_status[1]; /* HTT_TX_PDEV_SIFS_BURST_HIST_STATS */
  850. } htt_tx_pdev_stats_sifs_hist_tlv_v;
  851. typedef struct {
  852. htt_tlv_hdr_t tlv_hdr;
  853. A_UINT32 num_data_ppdus_legacy_su;
  854. A_UINT32 num_data_ppdus_ac_su;
  855. A_UINT32 num_data_ppdus_ax_su;
  856. A_UINT32 num_data_ppdus_ac_su_txbf;
  857. A_UINT32 num_data_ppdus_ax_su_txbf;
  858. } htt_tx_pdev_stats_tx_ppdu_stats_tlv_v;
  859. typedef enum {
  860. HTT_TX_WAL_ISR_SCHED_SUCCESS,
  861. HTT_TX_WAL_ISR_SCHED_FILTER,
  862. HTT_TX_WAL_ISR_SCHED_RESP_TIMEOUT,
  863. HTT_TX_WAL_ISR_SCHED_RATES_EXHAUSTED,
  864. HTT_TX_WAL_ISR_SCHED_DATA_EXHAUSTED,
  865. HTT_TX_WAL_ISR_SCHED_SEQ_ABORT,
  866. HTT_TX_WAL_ISR_SCHED_NOTIFY_FRAME_ENCOUNTERED,
  867. HTT_TX_WAL_ISR_SCHED_COMPLETION,
  868. HTT_TX_WAL_ISR_SCHED_IN_PROGRESS,
  869. } htt_tx_wal_tx_isr_sched_status;
  870. /* [0]- nr4 , [1]- nr8 */
  871. #define HTT_STATS_NUM_NR_BINS 2
  872. /* Termination status stated in htt_tx_wal_tx_isr_sched_status */
  873. #define HTT_STATS_MAX_NUM_SCHED_STATUS 9
  874. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST 10
  875. #define HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS \
  876. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_SCHED_STATUS)
  877. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS \
  878. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST)
  879. typedef enum {
  880. HTT_STATS_HWMODE_AC = 0,
  881. HTT_STATS_HWMODE_AX = 1,
  882. HTT_STATS_HWMODE_BE = 2,
  883. } htt_stats_hw_mode;
  884. typedef struct {
  885. htt_tlv_hdr_t tlv_hdr;
  886. A_UINT32 hw_mode; /* HTT_STATS_HWMODE_xx */
  887. A_UINT32 mu_mimo_num_seq_term_status[HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS];
  888. A_UINT32 mu_mimo_num_ppdu_completed_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  889. A_UINT32 mu_mimo_num_seq_posted[HTT_STATS_NUM_NR_BINS];
  890. A_UINT32 mu_mimo_num_ppdu_posted_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  891. } htt_pdev_mu_ppdu_dist_tlv_v;
  892. #define HTT_TX_PDEV_STATS_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  893. /* NOTE: Variable length TLV, use length spec to infer array size .
  894. *
  895. * Tried_mpdu_cnt_hist is the histogram of MPDUs tries per HWQ.
  896. * The tries here is the count of the MPDUS within a PPDU that the
  897. * HW had attempted to transmit on air, for the HWSCH Schedule
  898. * command submitted by FW.It is not the retry attempts.
  899. * The histogram bins are 0-29, 30-59, 60-89 and so on. The are
  900. * 10 bins in this histogram. They are defined in FW using the
  901. * following macros
  902. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  903. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  904. *
  905. */
  906. typedef struct {
  907. htt_tlv_hdr_t tlv_hdr;
  908. A_UINT32 hist_bin_size;
  909. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_PDEV_TRIED_MPDU_CNT_HIST */
  910. } htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v;
  911. typedef struct {
  912. htt_tlv_hdr_t tlv_hdr;
  913. /* Num MGMT MPDU transmitted by the target */
  914. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  915. } htt_pdev_ctrl_path_tx_stats_tlv_v;
  916. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_TX
  917. * TLV_TAGS:
  918. * - HTT_STATS_TX_PDEV_CMN_TAG
  919. * - HTT_STATS_TX_PDEV_URRN_TAG
  920. * - HTT_STATS_TX_PDEV_SIFS_TAG
  921. * - HTT_STATS_TX_PDEV_FLUSH_TAG
  922. * - HTT_STATS_TX_PDEV_PHY_ERR_TAG
  923. * - HTT_STATS_TX_PDEV_SIFS_HIST_TAG
  924. * - HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG
  925. * - HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG
  926. * - HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG
  927. * - HTT_STATS_MU_PPDU_DIST_TAG
  928. */
  929. /* NOTE:
  930. * This structure is for documentation, and cannot be safely used directly.
  931. * Instead, use the constituent TLV structures to fill/parse.
  932. */
  933. typedef struct _htt_tx_pdev_stats {
  934. htt_tx_pdev_stats_cmn_tlv cmn_tlv;
  935. htt_tx_pdev_stats_urrn_tlv_v underrun_tlv;
  936. htt_tx_pdev_stats_sifs_tlv_v sifs_tlv;
  937. htt_tx_pdev_stats_flush_tlv_v flush_tlv;
  938. htt_tx_pdev_stats_phy_err_tlv_v phy_err_tlv;
  939. htt_tx_pdev_stats_sifs_hist_tlv_v sifs_hist_tlv;
  940. htt_tx_pdev_stats_tx_ppdu_stats_tlv_v tx_su_tlv;
  941. htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v tried_mpdu_cnt_hist_tlv;
  942. htt_pdev_ctrl_path_tx_stats_tlv_v ctrl_path_tx_tlv;
  943. htt_pdev_mu_ppdu_dist_tlv_v mu_ppdu_dist_tlv;
  944. } htt_tx_pdev_stats_t;
  945. /* == SOC ERROR STATS == */
  946. /* =============== PDEV ERROR STATS ============== */
  947. #define HTT_STATS_MAX_HW_INTR_NAME_LEN 8
  948. typedef struct {
  949. htt_tlv_hdr_t tlv_hdr;
  950. /* Stored as little endian */
  951. A_UINT8 hw_intr_name[HTT_STATS_MAX_HW_INTR_NAME_LEN];
  952. A_UINT32 mask;
  953. A_UINT32 count;
  954. } htt_hw_stats_intr_misc_tlv;
  955. #define HTT_STATS_MAX_HW_MODULE_NAME_LEN 8
  956. typedef struct {
  957. htt_tlv_hdr_t tlv_hdr;
  958. /* Stored as little endian */
  959. A_UINT8 hw_module_name[HTT_STATS_MAX_HW_MODULE_NAME_LEN];
  960. A_UINT32 count;
  961. } htt_hw_stats_wd_timeout_tlv;
  962. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_M 0x000000ff
  963. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_S 0
  964. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_GET(_var) \
  965. (((_var) & HTT_HW_STATS_PDEV_ERRS_MAC_ID_M) >> \
  966. HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)
  967. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_SET(_var, _val) \
  968. do { \
  969. HTT_CHECK_SET_VAL(HTT_HW_STATS_PDEV_ERRS_MAC_ID, _val); \
  970. ((_var) |= ((_val) << HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)); \
  971. } while (0)
  972. typedef struct {
  973. htt_tlv_hdr_t tlv_hdr;
  974. /* BIT [ 7 : 0] :- mac_id
  975. * BIT [31 : 8] :- reserved
  976. */
  977. A_UINT32 mac_id__word;
  978. A_UINT32 tx_abort;
  979. A_UINT32 tx_abort_fail_count;
  980. A_UINT32 rx_abort;
  981. A_UINT32 rx_abort_fail_count;
  982. A_UINT32 warm_reset;
  983. A_UINT32 cold_reset;
  984. A_UINT32 tx_flush;
  985. A_UINT32 tx_glb_reset;
  986. A_UINT32 tx_txq_reset;
  987. A_UINT32 rx_timeout_reset;
  988. A_UINT32 mac_cold_reset_restore_cal;
  989. A_UINT32 mac_cold_reset;
  990. A_UINT32 mac_warm_reset;
  991. A_UINT32 mac_only_reset;
  992. A_UINT32 phy_warm_reset;
  993. A_UINT32 phy_warm_reset_ucode_trig;
  994. A_UINT32 mac_warm_reset_restore_cal;
  995. A_UINT32 mac_sfm_reset;
  996. A_UINT32 phy_warm_reset_m3_ssr;
  997. A_UINT32 phy_warm_reset_reason_phy_m3;
  998. A_UINT32 phy_warm_reset_reason_tx_hw_stuck;
  999. A_UINT32 phy_warm_reset_reason_num_cca_rx_frame_stuck;
  1000. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_rx_busy;
  1001. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_mac_hang;
  1002. A_UINT32 phy_warm_reset_reason_mac_reset_converted_phy_reset;
  1003. A_UINT32 wal_rx_recovery_rst_mac_hang_count;
  1004. A_UINT32 wal_rx_recovery_rst_known_sig_count;
  1005. A_UINT32 wal_rx_recovery_rst_no_rx_count;
  1006. A_UINT32 wal_rx_recovery_rst_no_rx_consecutive_count;
  1007. A_UINT32 wal_rx_recovery_rst_rx_busy_count;
  1008. A_UINT32 wal_rx_recovery_rst_phy_mac_hang_count;
  1009. A_UINT32 rx_flush_cnt; /* Num rx flush issued */
  1010. A_UINT32 phy_warm_reset_reason_tx_lifetime_expiry_cca_stuck;
  1011. A_UINT32 phy_warm_reset_reason_tx_consecutive_flush9_war;
  1012. A_UINT32 phy_warm_reset_reason_tx_hwsch_reset_war;
  1013. A_UINT32 phy_warm_reset_reason_hwsch_wdog_or_cca_wdog_war;
  1014. A_UINT32 fw_rx_rings_reset;
  1015. /**
  1016. * Num of iterations rx leak prevention successfully done.
  1017. */
  1018. A_UINT32 rx_dest_drain_rx_descs_leak_prevention_done;
  1019. /**
  1020. * Num of rx descs successfully saved by rx leak prevention.
  1021. */
  1022. A_UINT32 rx_dest_drain_rx_descs_saved_cnt;
  1023. /*
  1024. * Stats to debug reason Rx leak prevention
  1025. * was not required to be kicked in.
  1026. */
  1027. A_UINT32 rx_dest_drain_rxdma2reo_leak_detected;
  1028. A_UINT32 rx_dest_drain_rxdma2fw_leak_detected;
  1029. A_UINT32 rx_dest_drain_rxdma2wbm_leak_detected;
  1030. A_UINT32 rx_dest_drain_rxdma1_2sw_leak_detected;
  1031. A_UINT32 rx_dest_drain_rx_drain_ok_mac_idle;
  1032. A_UINT32 rx_dest_drain_ok_mac_not_idle;
  1033. A_UINT32 rx_dest_drain_prerequisite_invld;
  1034. A_UINT32 rx_dest_drain_skip_for_non_lmac_reset;
  1035. A_UINT32 rx_dest_drain_hw_fifo_not_empty_post_drain_wait;
  1036. } htt_hw_stats_pdev_errs_tlv;
  1037. typedef struct {
  1038. htt_tlv_hdr_t tlv_hdr;
  1039. /* BIT [ 7 : 0] :- mac_id
  1040. * BIT [31 : 8] :- reserved
  1041. */
  1042. A_UINT32 mac_id__word;
  1043. A_UINT32 last_unpause_ppdu_id;
  1044. A_UINT32 hwsch_unpause_wait_tqm_write;
  1045. A_UINT32 hwsch_dummy_tlv_skipped;
  1046. A_UINT32 hwsch_misaligned_offset_received;
  1047. A_UINT32 hwsch_reset_count;
  1048. A_UINT32 hwsch_dev_reset_war;
  1049. A_UINT32 hwsch_delayed_pause;
  1050. A_UINT32 hwsch_long_delayed_pause;
  1051. A_UINT32 sch_rx_ppdu_no_response;
  1052. A_UINT32 sch_selfgen_response;
  1053. A_UINT32 sch_rx_sifs_resp_trigger;
  1054. } htt_hw_stats_whal_tx_tlv;
  1055. typedef struct {
  1056. htt_tlv_hdr_t tlv_hdr;
  1057. /**
  1058. * BIT [ 7 : 0] :- mac_id
  1059. * BIT [31 : 8] :- reserved
  1060. */
  1061. union {
  1062. struct {
  1063. A_UINT32 mac_id: 8,
  1064. reserved: 24;
  1065. };
  1066. A_UINT32 mac_id__word;
  1067. };
  1068. /**
  1069. * hw_wars is a variable-length array, with each element counting
  1070. * the number of occurrences of the corresponding type of HW WAR.
  1071. * That is, hw_wars[0] indicates how many times HW WAR 0 occurred,
  1072. * hw_wars[1] indicates how many times HW WAR 1 occurred, etc.
  1073. * The target has an internal HW WAR mapping that it uses to keep
  1074. * track of which HW WAR is WAR 0, which HW WAR is WAR 1, etc.
  1075. */
  1076. A_UINT32 hw_wars[1/*or more*/];
  1077. } htt_hw_war_stats_tlv;
  1078. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_ERROR
  1079. * TLV_TAGS:
  1080. * - HTT_STATS_HW_PDEV_ERRS_TAG
  1081. * - HTT_STATS_HW_INTR_MISC_TAG (multiple)
  1082. * - HTT_STATS_HW_WD_TIMEOUT_TAG (multiple)
  1083. * - HTT_STATS_WHAL_TX_TAG
  1084. * - HTT_STATS_HW_WAR_TAG
  1085. */
  1086. /* NOTE:
  1087. * This structure is for documentation, and cannot be safely used directly.
  1088. * Instead, use the constituent TLV structures to fill/parse.
  1089. */
  1090. typedef struct _htt_pdev_err_stats {
  1091. htt_hw_stats_pdev_errs_tlv pdev_errs;
  1092. htt_hw_stats_intr_misc_tlv misc_stats[1];
  1093. htt_hw_stats_wd_timeout_tlv wd_timeout[1];
  1094. htt_hw_stats_whal_tx_tlv whal_tx_stats;
  1095. htt_hw_war_stats_tlv hw_war;
  1096. } htt_hw_err_stats_t;
  1097. /* ============ PEER STATS ============ */
  1098. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M 0x0000ffff
  1099. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S 0
  1100. #define HTT_MSDU_FLOW_STATS_TID_NUM_M 0x000f0000
  1101. #define HTT_MSDU_FLOW_STATS_TID_NUM_S 16
  1102. #define HTT_MSDU_FLOW_STATS_DROP_M 0x00100000
  1103. #define HTT_MSDU_FLOW_STATS_DROP_S 20
  1104. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_GET(_var) \
  1105. (((_var) & HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M) >> \
  1106. HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)
  1107. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_SET(_var, _val) \
  1108. do { \
  1109. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TX_FLOW_NUM, _val); \
  1110. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)); \
  1111. } while (0)
  1112. #define HTT_MSDU_FLOW_STATS_TID_NUM_GET(_var) \
  1113. (((_var) & HTT_MSDU_FLOW_STATS_TID_NUM_M) >> \
  1114. HTT_MSDU_FLOW_STATS_TID_NUM_S)
  1115. #define HTT_MSDU_FLOW_STATS_TID_NUM_SET(_var, _val) \
  1116. do { \
  1117. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TID_NUM, _val); \
  1118. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TID_NUM_S)); \
  1119. } while (0)
  1120. #define HTT_MSDU_FLOW_STATS_DROP_GET(_var) \
  1121. (((_var) & HTT_MSDU_FLOW_STATS_DROP_M) >> \
  1122. HTT_MSDU_FLOW_STATS_DROP_S)
  1123. #define HTT_MSDU_FLOW_STATS_DROP_SET(_var, _val) \
  1124. do { \
  1125. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_DROP, _val); \
  1126. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_DROP_S)); \
  1127. } while (0)
  1128. typedef struct _htt_msdu_flow_stats_tlv {
  1129. htt_tlv_hdr_t tlv_hdr;
  1130. A_UINT32 last_update_timestamp;
  1131. A_UINT32 last_add_timestamp;
  1132. A_UINT32 last_remove_timestamp;
  1133. A_UINT32 total_processed_msdu_count;
  1134. A_UINT32 cur_msdu_count_in_flowq;
  1135. /** This will help to find which peer_id is stuck state */
  1136. A_UINT32 sw_peer_id;
  1137. /**
  1138. * BIT [15 : 0] :- tx_flow_number
  1139. * BIT [19 : 16] :- tid_num
  1140. * BIT [20 : 20] :- drop_rule
  1141. * BIT [31 : 21] :- reserved
  1142. */
  1143. A_UINT32 tx_flow_no__tid_num__drop_rule;
  1144. A_UINT32 last_cycle_enqueue_count;
  1145. A_UINT32 last_cycle_dequeue_count;
  1146. A_UINT32 last_cycle_drop_count;
  1147. /**
  1148. * BIT [15 : 0] :- current_drop_th
  1149. * BIT [31 : 16] :- reserved
  1150. */
  1151. A_UINT32 current_drop_th;
  1152. } htt_msdu_flow_stats_tlv;
  1153. #define MAX_HTT_TID_NAME 8
  1154. /* DWORD sw_peer_id__tid_num */
  1155. #define HTT_TX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1156. #define HTT_TX_TID_STATS_SW_PEER_ID_S 0
  1157. #define HTT_TX_TID_STATS_TID_NUM_M 0xffff0000
  1158. #define HTT_TX_TID_STATS_TID_NUM_S 16
  1159. #define HTT_TX_TID_STATS_SW_PEER_ID_GET(_var) \
  1160. (((_var) & HTT_TX_TID_STATS_SW_PEER_ID_M) >> \
  1161. HTT_TX_TID_STATS_SW_PEER_ID_S)
  1162. #define HTT_TX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1163. do { \
  1164. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_SW_PEER_ID, _val); \
  1165. ((_var) |= ((_val) << HTT_TX_TID_STATS_SW_PEER_ID_S)); \
  1166. } while (0)
  1167. #define HTT_TX_TID_STATS_TID_NUM_GET(_var) \
  1168. (((_var) & HTT_TX_TID_STATS_TID_NUM_M) >> \
  1169. HTT_TX_TID_STATS_TID_NUM_S)
  1170. #define HTT_TX_TID_STATS_TID_NUM_SET(_var, _val) \
  1171. do { \
  1172. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_TID_NUM, _val); \
  1173. ((_var) |= ((_val) << HTT_TX_TID_STATS_TID_NUM_S)); \
  1174. } while (0)
  1175. /* DWORD num_sched_pending__num_ppdu_in_hwq */
  1176. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_M 0x000000ff
  1177. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_S 0
  1178. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M 0x0000ff00
  1179. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S 8
  1180. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_GET(_var) \
  1181. (((_var) & HTT_TX_TID_STATS_NUM_SCHED_PENDING_M) >> \
  1182. HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)
  1183. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_SET(_var, _val) \
  1184. do { \
  1185. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_SCHED_PENDING, _val); \
  1186. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)); \
  1187. } while (0)
  1188. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_GET(_var) \
  1189. (((_var) & HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M) >> \
  1190. HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)
  1191. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_SET(_var, _val) \
  1192. do { \
  1193. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ, _val); \
  1194. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)); \
  1195. } while (0)
  1196. /* Tidq stats */
  1197. typedef struct _htt_tx_tid_stats_tlv {
  1198. htt_tlv_hdr_t tlv_hdr;
  1199. /** Stored as little endian */
  1200. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1201. /**
  1202. * BIT [15 : 0] :- sw_peer_id
  1203. * BIT [31 : 16] :- tid_num
  1204. */
  1205. A_UINT32 sw_peer_id__tid_num;
  1206. /**
  1207. * BIT [ 7 : 0] :- num_sched_pending
  1208. * BIT [15 : 8] :- num_ppdu_in_hwq
  1209. * BIT [31 : 16] :- reserved
  1210. */
  1211. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1212. A_UINT32 tid_flags;
  1213. /** per tid # of hw_queued ppdu */
  1214. A_UINT32 hw_queued;
  1215. /** number of per tid successful PPDU */
  1216. A_UINT32 hw_reaped;
  1217. /** per tid Num MPDUs filtered by HW */
  1218. A_UINT32 mpdus_hw_filter;
  1219. A_UINT32 qdepth_bytes;
  1220. A_UINT32 qdepth_num_msdu;
  1221. A_UINT32 qdepth_num_mpdu;
  1222. A_UINT32 last_scheduled_tsmp;
  1223. A_UINT32 pause_module_id;
  1224. A_UINT32 block_module_id;
  1225. /** tid tx airtime in sec */
  1226. A_UINT32 tid_tx_airtime;
  1227. } htt_tx_tid_stats_tlv;
  1228. /* Tidq stats */
  1229. typedef struct _htt_tx_tid_stats_v1_tlv {
  1230. htt_tlv_hdr_t tlv_hdr;
  1231. /** Stored as little endian */
  1232. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1233. /**
  1234. * BIT [15 : 0] :- sw_peer_id
  1235. * BIT [31 : 16] :- tid_num
  1236. */
  1237. A_UINT32 sw_peer_id__tid_num;
  1238. /**
  1239. * BIT [ 7 : 0] :- num_sched_pending
  1240. * BIT [15 : 8] :- num_ppdu_in_hwq
  1241. * BIT [31 : 16] :- reserved
  1242. */
  1243. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1244. A_UINT32 tid_flags;
  1245. /** Max qdepth in bytes reached by this tid */
  1246. A_UINT32 max_qdepth_bytes;
  1247. /** number of msdus qdepth reached max */
  1248. A_UINT32 max_qdepth_n_msdus;
  1249. A_UINT32 rsvd;
  1250. A_UINT32 qdepth_bytes;
  1251. A_UINT32 qdepth_num_msdu;
  1252. A_UINT32 qdepth_num_mpdu;
  1253. A_UINT32 last_scheduled_tsmp;
  1254. A_UINT32 pause_module_id;
  1255. A_UINT32 block_module_id;
  1256. /** tid tx airtime in sec */
  1257. A_UINT32 tid_tx_airtime;
  1258. A_UINT32 allow_n_flags;
  1259. /**
  1260. * BIT [15 : 0] :- sendn_frms_allowed
  1261. * BIT [31 : 16] :- reserved
  1262. */
  1263. A_UINT32 sendn_frms_allowed;
  1264. /*
  1265. * tid_ext_flags, tid_ext2_flags, and tid_flush_reason are opaque fields
  1266. * that cannot be interpreted by the host.
  1267. * They are only for off-line debug.
  1268. */
  1269. A_UINT32 tid_ext_flags;
  1270. A_UINT32 tid_ext2_flags;
  1271. A_UINT32 tid_flush_reason;
  1272. A_UINT32 mlo_flush_tqm_status_pending_low;
  1273. A_UINT32 mlo_flush_tqm_status_pending_high;
  1274. A_UINT32 mlo_flush_partner_info_low;
  1275. A_UINT32 mlo_flush_partner_info_high;
  1276. A_UINT32 mlo_flush_initator_info_low;
  1277. A_UINT32 mlo_flush_initator_info_high;
  1278. } htt_tx_tid_stats_v1_tlv;
  1279. #define HTT_RX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1280. #define HTT_RX_TID_STATS_SW_PEER_ID_S 0
  1281. #define HTT_RX_TID_STATS_TID_NUM_M 0xffff0000
  1282. #define HTT_RX_TID_STATS_TID_NUM_S 16
  1283. #define HTT_RX_TID_STATS_SW_PEER_ID_GET(_var) \
  1284. (((_var) & HTT_RX_TID_STATS_SW_PEER_ID_M) >> \
  1285. HTT_RX_TID_STATS_SW_PEER_ID_S)
  1286. #define HTT_RX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1287. do { \
  1288. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_SW_PEER_ID, _val); \
  1289. ((_var) |= ((_val) << HTT_RX_TID_STATS_SW_PEER_ID_S)); \
  1290. } while (0)
  1291. #define HTT_RX_TID_STATS_TID_NUM_GET(_var) \
  1292. (((_var) & HTT_RX_TID_STATS_TID_NUM_M) >> \
  1293. HTT_RX_TID_STATS_TID_NUM_S)
  1294. #define HTT_RX_TID_STATS_TID_NUM_SET(_var, _val) \
  1295. do { \
  1296. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_TID_NUM, _val); \
  1297. ((_var) |= ((_val) << HTT_RX_TID_STATS_TID_NUM_S)); \
  1298. } while (0)
  1299. typedef struct _htt_rx_tid_stats_tlv {
  1300. htt_tlv_hdr_t tlv_hdr;
  1301. /**
  1302. * BIT [15 : 0] : sw_peer_id
  1303. * BIT [31 : 16] : tid_num
  1304. */
  1305. A_UINT32 sw_peer_id__tid_num;
  1306. /** Stored as little endian */
  1307. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1308. /**
  1309. * dup_in_reorder not collected per tid for now,
  1310. * as there is no wal_peer back ptr in data rx peer.
  1311. */
  1312. A_UINT32 dup_in_reorder;
  1313. A_UINT32 dup_past_outside_window;
  1314. A_UINT32 dup_past_within_window;
  1315. /** Number of per tid MSDUs with flag of decrypt_err */
  1316. A_UINT32 rxdesc_err_decrypt;
  1317. /** tid rx airtime in sec */
  1318. A_UINT32 tid_rx_airtime;
  1319. } htt_rx_tid_stats_tlv;
  1320. #define HTT_MAX_COUNTER_NAME 8
  1321. typedef struct {
  1322. htt_tlv_hdr_t tlv_hdr;
  1323. /** Stored as little endian */
  1324. A_UINT8 counter_name[HTT_MAX_COUNTER_NAME];
  1325. A_UINT32 count;
  1326. } htt_counter_tlv;
  1327. typedef struct {
  1328. htt_tlv_hdr_t tlv_hdr;
  1329. /** Number of rx PPDU */
  1330. A_UINT32 ppdu_cnt;
  1331. /** Number of rx MPDU */
  1332. A_UINT32 mpdu_cnt;
  1333. /** Number of rx MSDU */
  1334. A_UINT32 msdu_cnt;
  1335. /** pause bitmap */
  1336. A_UINT32 pause_bitmap;
  1337. /** block bitmap */
  1338. A_UINT32 block_bitmap;
  1339. /** current timestamp */
  1340. A_UINT32 current_timestamp;
  1341. /** Peer cumulative tx airtime in sec */
  1342. A_UINT32 peer_tx_airtime;
  1343. /** Peer cumulative rx airtime in sec */
  1344. A_UINT32 peer_rx_airtime;
  1345. /** Peer current rssi in dBm */
  1346. A_INT32 rssi;
  1347. /** Total enqueued, dequeued and dropped MSDU's for peer */
  1348. A_UINT32 peer_enqueued_count_low;
  1349. A_UINT32 peer_enqueued_count_high;
  1350. A_UINT32 peer_dequeued_count_low;
  1351. A_UINT32 peer_dequeued_count_high;
  1352. A_UINT32 peer_dropped_count_low;
  1353. A_UINT32 peer_dropped_count_high;
  1354. /** Total ppdu transmitted bytes for peer: includes MAC header overhead */
  1355. A_UINT32 ppdu_transmitted_bytes_low;
  1356. A_UINT32 ppdu_transmitted_bytes_high;
  1357. A_UINT32 peer_ttl_removed_count;
  1358. /**
  1359. * inactive_time
  1360. * Running duration of the time since last tx/rx activity by this peer,
  1361. * units = seconds.
  1362. * If the peer is currently active, this inactive_time will be 0x0.
  1363. */
  1364. A_UINT32 inactive_time;
  1365. /** Number of MPDUs dropped after max retries */
  1366. A_UINT32 remove_mpdus_max_retries;
  1367. } htt_peer_stats_cmn_tlv;
  1368. #define HTT_PEER_DETAILS_ML_PEER_OFFSET_BYTES 32
  1369. #define HTT_PEER_DETAILS_ML_PEER_OFFSET_DWORD 8
  1370. #define HTT_PEER_DETAILS_ML_PEER_ID_VALID_M 0x00000001
  1371. #define HTT_PEER_DETAILS_ML_PEER_ID_VALID_S 0
  1372. #define HTT_PEER_DETAILS_ML_PEER_ID_M 0x00001ffe
  1373. #define HTT_PEER_DETAILS_ML_PEER_ID_S 1
  1374. #define HTT_PEER_DETAILS_LINK_IDX_M 0x001fe000
  1375. #define HTT_PEER_DETAILS_LINK_IDX_S 13
  1376. #define HTT_PEER_DETAILS_SET(word, httsym, val) \
  1377. do { \
  1378. HTT_CHECK_SET_VAL(HTT_PEER_DETAILS_ ## httsym, val); \
  1379. (word) |= ((val) << HTT_PEER_DETAILS_ ## httsym ## _S); \
  1380. } while(0)
  1381. #define HTT_PEER_DETAILS_GET(word, httsym) \
  1382. (((word) & HTT_PEER_DETAILS_ ## httsym ## _M) >> HTT_PEER_DETAILS_ ## httsym ## _S)
  1383. typedef struct {
  1384. htt_tlv_hdr_t tlv_hdr;
  1385. /** This enum type of HTT_PEER_TYPE */
  1386. A_UINT32 peer_type;
  1387. A_UINT32 sw_peer_id;
  1388. /**
  1389. * BIT [7 : 0] :- vdev_id
  1390. * BIT [15 : 8] :- pdev_id
  1391. * BIT [31 : 16] :- ast_indx
  1392. */
  1393. A_UINT32 vdev_pdev_ast_idx;
  1394. htt_mac_addr mac_addr;
  1395. A_UINT32 peer_flags;
  1396. A_UINT32 qpeer_flags;
  1397. /* Dword 8 */
  1398. A_UINT32 ml_peer_id_valid : 1, /* [0:0] */
  1399. ml_peer_id : 12, /* [12:1] */
  1400. link_idx : 8, /* [20:13] */
  1401. rsvd : 11; /* [31:21] */
  1402. } htt_peer_details_tlv;
  1403. typedef struct {
  1404. htt_tlv_hdr_t tlv_hdr;
  1405. A_UINT32 sw_peer_id;
  1406. A_UINT32 ast_index;
  1407. htt_mac_addr mac_addr;
  1408. A_UINT32
  1409. pdev_id : 2,
  1410. vdev_id : 8,
  1411. next_hop : 1,
  1412. mcast : 1,
  1413. monitor_direct : 1,
  1414. mesh_sta : 1,
  1415. mec : 1,
  1416. intra_bss : 1,
  1417. chip_id : 2,
  1418. ml_peer_id : 13,
  1419. reserved : 1;
  1420. } htt_ast_entry_tlv;
  1421. typedef enum {
  1422. HTT_STATS_DIRECTION_TX,
  1423. HTT_STATS_DIRECTION_RX,
  1424. } HTT_STATS_DIRECTION;
  1425. typedef enum {
  1426. HTT_STATS_PPDU_TYPE_MODE_SU,
  1427. HTT_STATS_PPDU_TYPE_DL_MU_MIMO,
  1428. HTT_STATS_PPDU_TYPE_UL_MU_MIMO,
  1429. HTT_STATS_PPDU_TYPE_DL_MU_OFDMA,
  1430. HTT_STATS_PPDU_TYPE_UL_MU_OFDMA,
  1431. } HTT_STATS_PPDU_TYPE;
  1432. typedef enum {
  1433. HTT_STATS_PREAM_OFDM,
  1434. HTT_STATS_PREAM_CCK,
  1435. HTT_STATS_PREAM_HT,
  1436. HTT_STATS_PREAM_VHT,
  1437. HTT_STATS_PREAM_HE,
  1438. HTT_STATS_PREAM_EHT,
  1439. HTT_STATS_PREAM_RSVD1,
  1440. HTT_STATS_PREAM_COUNT,
  1441. } HTT_STATS_PREAM_TYPE;
  1442. #define HTT_TX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1443. #define HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1444. /* HTT_TX_PEER_STATS_NUM_GI_COUNTERS:
  1445. * GI Index 0: WHAL_GI_800
  1446. * GI Index 1: WHAL_GI_400
  1447. * GI Index 2: WHAL_GI_1600
  1448. * GI Index 3: WHAL_GI_3200
  1449. */
  1450. #define HTT_TX_PEER_STATS_NUM_GI_COUNTERS 4
  1451. #define HTT_TX_PEER_STATS_NUM_DCM_COUNTERS 5
  1452. /* HTT_TX_PEER_STATS_NUM_BW_COUNTERS:
  1453. * bw index 0: rssi_pri20_chain0
  1454. * bw index 1: rssi_ext20_chain0
  1455. * bw index 2: rssi_ext40_low20_chain0
  1456. * bw index 3: rssi_ext40_high20_chain0
  1457. */
  1458. #define HTT_TX_PEER_STATS_NUM_BW_COUNTERS 4
  1459. /* HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS:
  1460. * bw index 4 (bw ext index 0): rssi_ext80_low20_chain0
  1461. * bw index 5 (bw ext index 1): rssi_ext80_low_high20_chain0
  1462. * bw index 6 (bw ext index 2): rssi_ext80_high_low20_chain0
  1463. * bw index 7 (bw ext index 3): rssi_ext80_high20_chain0
  1464. */
  1465. #define HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS 4
  1466. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS 4
  1467. /* HTT_RX STATS_NUM_BW_EXT_2_COUNTERS:
  1468. * bw index 8 (bw ext_2 index 0): rssi_ext160_0_chainX
  1469. * bw index 9 (bw ext_2 index 1): rssi_ext160_1_chainX
  1470. * bw index 10 (bw ext_2 index 2): rssi_ext160_2_chainX
  1471. * bw index 11 (bw ext_2 index 3): rssi_ext160_3_chainX
  1472. * bw index 12 (bw ext_2 index 4): rssi_ext160_4_chainX
  1473. * bw index 13 (bw ext_2 index 5): rssi_ext160_5_chainX
  1474. * bw index 14 (bw ext_2 index 6): rssi_ext160_6_chainX
  1475. * bw index 15 (bw ext_2 index 7): rssi_ext160_7_chainX
  1476. */
  1477. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS 8
  1478. #define HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1479. #define HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1480. #define HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1481. typedef struct _htt_tx_peer_rate_stats_tlv {
  1482. htt_tlv_hdr_t tlv_hdr;
  1483. /** Number of tx LDPC packets */
  1484. A_UINT32 tx_ldpc;
  1485. /** Number of tx RTS packets */
  1486. A_UINT32 rts_cnt;
  1487. /** RSSI value of last ack packet (units = dB above noise floor) */
  1488. A_UINT32 ack_rssi;
  1489. A_UINT32 tx_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1490. A_UINT32 tx_su_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1491. A_UINT32 tx_mu_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1492. /**
  1493. * element 0,1, ...7 -> NSS 1,2, ...8
  1494. */
  1495. A_UINT32 tx_nss[HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1496. /**
  1497. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1498. */
  1499. A_UINT32 tx_bw[HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1500. A_UINT32 tx_stbc[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1501. A_UINT32 tx_pream[HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1502. /**
  1503. * Counters to track number of tx packets in each GI
  1504. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  1505. */
  1506. A_UINT32 tx_gi[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1507. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  1508. A_UINT32 tx_dcm[HTT_TX_PEER_STATS_NUM_DCM_COUNTERS];
  1509. /** Stats for MCS 12/13 */
  1510. A_UINT32 tx_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1511. A_UINT32 tx_su_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1512. A_UINT32 tx_mu_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1513. A_UINT32 tx_stbc_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1514. A_UINT32 tx_gi_ext[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1515. A_UINT32 reduced_tx_bw[HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1516. A_UINT32 tx_bw_320mhz;
  1517. } htt_tx_peer_rate_stats_tlv;
  1518. #define HTT_RX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1519. #define HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1520. #define HTT_RX_PEER_STATS_NUM_GI_COUNTERS 4
  1521. #define HTT_RX_PEER_STATS_NUM_DCM_COUNTERS 5
  1522. #define HTT_RX_PEER_STATS_NUM_BW_COUNTERS 4
  1523. #define HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1524. #define HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1525. #define HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1526. typedef struct _htt_rx_peer_rate_stats_tlv {
  1527. htt_tlv_hdr_t tlv_hdr;
  1528. A_UINT32 nsts;
  1529. /** Number of rx LDPC packets */
  1530. A_UINT32 rx_ldpc;
  1531. /** Number of rx RTS packets */
  1532. A_UINT32 rts_cnt;
  1533. /** units = dB above noise floor */
  1534. A_UINT32 rssi_mgmt;
  1535. /** units = dB above noise floor */
  1536. A_UINT32 rssi_data;
  1537. /** units = dB above noise floor */
  1538. A_UINT32 rssi_comb;
  1539. A_UINT32 rx_mcs[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1540. /**
  1541. * element 0,1, ...7 -> NSS 1,2, ...8
  1542. */
  1543. A_UINT32 rx_nss[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1544. A_UINT32 rx_dcm[HTT_RX_PEER_STATS_NUM_DCM_COUNTERS];
  1545. A_UINT32 rx_stbc[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1546. /**
  1547. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1548. */
  1549. A_UINT32 rx_bw[HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1550. A_UINT32 rx_pream[HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1551. /** units = dB above noise floor */
  1552. A_UINT8 rssi_chain[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1553. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  1554. A_UINT32 rx_gi[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1555. A_UINT32 rx_ulofdma_non_data_ppdu; /** PPDU level */
  1556. A_UINT32 rx_ulofdma_data_ppdu; /** PPDU level */
  1557. A_UINT32 rx_ulofdma_mpdu_ok; /** MPDU level */
  1558. A_UINT32 rx_ulofdma_mpdu_fail; /** MPDU level */
  1559. A_INT8 rx_ul_fd_rssi[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* dBm unit */
  1560. /* per_chain_rssi_pkt_type:
  1561. * This field shows what type of rx frame the per-chain RSSI was computed
  1562. * on, by recording the frame type and sub-type as bit-fields within this
  1563. * field:
  1564. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  1565. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  1566. * BIT [31 : 8] :- Reserved
  1567. */
  1568. A_UINT32 per_chain_rssi_pkt_type;
  1569. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1570. /** PPDU level */
  1571. A_UINT32 rx_ulmumimo_non_data_ppdu;
  1572. /** PPDU level */
  1573. A_UINT32 rx_ulmumimo_data_ppdu;
  1574. /** MPDU level */
  1575. A_UINT32 rx_ulmumimo_mpdu_ok;
  1576. /** mpdu level */
  1577. A_UINT32 rx_ulmumimo_mpdu_fail;
  1578. /** units = dB above noise floor */
  1579. A_UINT8 rssi_chain_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1580. /** Stats for MCS 12/13 */
  1581. A_UINT32 rx_mcs_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1582. A_UINT32 rx_stbc_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1583. A_UINT32 rx_gi_ext[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1584. A_UINT32 reduced_rx_bw[HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1585. A_INT8 rx_per_chain_rssi_in_dbm_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1586. } htt_rx_peer_rate_stats_tlv;
  1587. typedef enum {
  1588. HTT_PEER_STATS_REQ_MODE_NO_QUERY,
  1589. HTT_PEER_STATS_REQ_MODE_QUERY_TQM,
  1590. HTT_PEER_STATS_REQ_MODE_FLUSH_TQM,
  1591. } htt_peer_stats_req_mode_t;
  1592. typedef enum {
  1593. HTT_PEER_STATS_CMN_TLV = 0,
  1594. HTT_PEER_DETAILS_TLV = 1,
  1595. HTT_TX_PEER_RATE_STATS_TLV = 2,
  1596. HTT_RX_PEER_RATE_STATS_TLV = 3,
  1597. HTT_TX_TID_STATS_TLV = 4,
  1598. HTT_RX_TID_STATS_TLV = 5,
  1599. HTT_MSDU_FLOW_STATS_TLV = 6,
  1600. HTT_PEER_SCHED_STATS_TLV = 7,
  1601. HTT_PEER_STATS_MAX_TLV = 31,
  1602. } htt_peer_stats_tlv_enum;
  1603. typedef struct {
  1604. htt_tlv_hdr_t tlv_hdr;
  1605. A_UINT32 peer_id;
  1606. /** Num of DL schedules for peer */
  1607. A_UINT32 num_sched_dl;
  1608. /** Num od UL schedules for peer */
  1609. A_UINT32 num_sched_ul;
  1610. /** Peer TX time */
  1611. A_UINT32 peer_tx_active_dur_us_low;
  1612. A_UINT32 peer_tx_active_dur_us_high;
  1613. /** Peer RX time */
  1614. A_UINT32 peer_rx_active_dur_us_low;
  1615. A_UINT32 peer_rx_active_dur_us_high;
  1616. A_UINT32 peer_curr_rate_kbps;
  1617. } htt_peer_sched_stats_tlv;
  1618. /* config_param0 */
  1619. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M 0x00000001
  1620. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S 0
  1621. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_GET(_var) \
  1622. (((_var) & HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M) >> \
  1623. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)
  1624. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET(_var, _val) \
  1625. do { \
  1626. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR, _val); \
  1627. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)); \
  1628. } while (0)
  1629. /* DEPRECATED
  1630. * The old IS_peer_MAC_ADDR_SET macro name is being retained for now,
  1631. * as an alias for the corrected macro name.
  1632. * If/when all references to the old name are removed, the definition of
  1633. * the old name will also be removed.
  1634. */
  1635. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_peer_MAC_ADDR_SET HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET
  1636. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M 0x00000001
  1637. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S 0
  1638. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_M 0x0000FFFE
  1639. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_S 1
  1640. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M 0xFFFF0000
  1641. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S 16
  1642. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET(_var, _val) \
  1643. do { \
  1644. HTT_CHECK_SET_VAL(HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR, _val); \
  1645. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)); \
  1646. } while (0)
  1647. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_GET(_var) \
  1648. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M) >> \
  1649. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)
  1650. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_GET(_var) \
  1651. (((_var) & HTT_DBG_EXT_STATS_PEER_REQ_MODE_M) >> \
  1652. HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)
  1653. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_SET(_var, _val) \
  1654. do { \
  1655. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)); \
  1656. } while (0)
  1657. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_GET(_var) \
  1658. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M) >> \
  1659. HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)
  1660. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_SET(_var, _val) \
  1661. do { \
  1662. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)); \
  1663. } while (0)
  1664. /* STATS_TYPE : HTT_DBG_EXT_STATS_PEER_INFO
  1665. * TLV_TAGS:
  1666. * - HTT_STATS_PEER_STATS_CMN_TAG
  1667. * - HTT_STATS_PEER_DETAILS_TAG
  1668. * - HTT_STATS_PEER_TX_RATE_STATS_TAG
  1669. * - HTT_STATS_PEER_RX_RATE_STATS_TAG
  1670. * - HTT_STATS_TX_TID_DETAILS_TAG (multiple) (deprecated, so 0 elements in updated systems)
  1671. * - HTT_STATS_RX_TID_DETAILS_TAG (multiple)
  1672. * - HTT_STATS_PEER_MSDU_FLOWQ_TAG (multiple)
  1673. * - HTT_STATS_TX_TID_DETAILS_V1_TAG (multiple)
  1674. * - HTT_STATS_PEER_SCHED_STATS_TAG
  1675. */
  1676. /* NOTE:
  1677. * This structure is for documentation, and cannot be safely used directly.
  1678. * Instead, use the constituent TLV structures to fill/parse.
  1679. */
  1680. typedef struct _htt_peer_stats {
  1681. htt_peer_stats_cmn_tlv cmn_tlv;
  1682. htt_peer_details_tlv peer_details;
  1683. /* from g_rate_info_stats */
  1684. htt_tx_peer_rate_stats_tlv tx_rate;
  1685. htt_rx_peer_rate_stats_tlv rx_rate;
  1686. htt_tx_tid_stats_tlv tx_tid_stats[1];
  1687. htt_rx_tid_stats_tlv rx_tid_stats[1];
  1688. htt_msdu_flow_stats_tlv msdu_flowq[1];
  1689. htt_tx_tid_stats_v1_tlv tx_tid_stats_v1[1];
  1690. htt_peer_sched_stats_tlv peer_sched_stats;
  1691. } htt_peer_stats_t;
  1692. /* =========== ACTIVE PEER LIST ========== */
  1693. /* STATS_TYPE: HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  1694. * TLV_TAGS:
  1695. * - HTT_STATS_PEER_DETAILS_TAG
  1696. */
  1697. /* NOTE:
  1698. * This structure is for documentation, and cannot be safely used directly.
  1699. * Instead, use the constituent TLV structures to fill/parse.
  1700. */
  1701. typedef struct {
  1702. htt_peer_details_tlv peer_details[1];
  1703. } htt_active_peer_details_list_t;
  1704. /* =========== MUMIMO HWQ stats =========== */
  1705. /* MU MIMO stats per hwQ */
  1706. typedef struct {
  1707. htt_tlv_hdr_t tlv_hdr;
  1708. /** number of MU MIMO schedules posted to HW */
  1709. A_UINT32 mu_mimo_sch_posted;
  1710. /** number of MU MIMO schedules failed to post */
  1711. A_UINT32 mu_mimo_sch_failed;
  1712. /** number of MU MIMO PPDUs posted to HW */
  1713. A_UINT32 mu_mimo_ppdu_posted;
  1714. } htt_tx_hwq_mu_mimo_sch_stats_tlv;
  1715. typedef struct {
  1716. htt_tlv_hdr_t tlv_hdr;
  1717. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  1718. A_UINT32 mu_mimo_mpdus_queued_usr;
  1719. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  1720. A_UINT32 mu_mimo_mpdus_tried_usr;
  1721. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  1722. A_UINT32 mu_mimo_mpdus_failed_usr;
  1723. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  1724. A_UINT32 mu_mimo_mpdus_requeued_usr;
  1725. /** 11AC DL MU MIMO BA not receieved, per user */
  1726. A_UINT32 mu_mimo_err_no_ba_usr;
  1727. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  1728. A_UINT32 mu_mimo_mpdu_underrun_usr;
  1729. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  1730. A_UINT32 mu_mimo_ampdu_underrun_usr;
  1731. } htt_tx_hwq_mu_mimo_mpdu_stats_tlv;
  1732. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M 0x000000ff
  1733. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S 0
  1734. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M 0x0000ff00
  1735. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S 8
  1736. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_GET(_var) \
  1737. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M) >> \
  1738. HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)
  1739. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_SET(_var, _val) \
  1740. do { \
  1741. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID, _val); \
  1742. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)); \
  1743. } while (0)
  1744. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_GET(_var) \
  1745. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M) >> \
  1746. HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)
  1747. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_SET(_var, _val) \
  1748. do { \
  1749. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID, _val); \
  1750. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)); \
  1751. } while (0)
  1752. typedef struct {
  1753. htt_tlv_hdr_t tlv_hdr;
  1754. /**
  1755. * BIT [ 7 : 0] :- mac_id
  1756. * BIT [15 : 8] :- hwq_id
  1757. * BIT [31 : 16] :- reserved
  1758. */
  1759. A_UINT32 mac_id__hwq_id__word;
  1760. } htt_tx_hwq_mu_mimo_cmn_stats_tlv;
  1761. /* NOTE:
  1762. * This structure is for documentation, and cannot be safely used directly.
  1763. * Instead, use the constituent TLV structures to fill/parse.
  1764. */
  1765. typedef struct {
  1766. struct _hwq_mu_mimo_stats {
  1767. htt_tx_hwq_mu_mimo_cmn_stats_tlv cmn_tlv;
  1768. /** WAL_TX_STATS_MAX_GROUP_SIZE */
  1769. htt_tx_hwq_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1];
  1770. /** WAL_TX_STATS_TX_MAX_NUM_USERS */
  1771. htt_tx_hwq_mu_mimo_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1];
  1772. } hwq[1];
  1773. } htt_tx_hwq_mu_mimo_stats_t;
  1774. /* == TX HWQ STATS == */
  1775. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_M 0x000000ff
  1776. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_S 0
  1777. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_M 0x0000ff00
  1778. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_S 8
  1779. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_GET(_var) \
  1780. (((_var) & HTT_TX_HWQ_STATS_CMN_MAC_ID_M) >> \
  1781. HTT_TX_HWQ_STATS_CMN_MAC_ID_S)
  1782. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_SET(_var, _val) \
  1783. do { \
  1784. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_MAC_ID, _val); \
  1785. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_MAC_ID_S)); \
  1786. } while (0)
  1787. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_GET(_var) \
  1788. (((_var) & HTT_TX_HWQ_STATS_CMN_HWQ_ID_M) >> \
  1789. HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)
  1790. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_SET(_var, _val) \
  1791. do { \
  1792. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_HWQ_ID, _val); \
  1793. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)); \
  1794. } while (0)
  1795. typedef struct {
  1796. htt_tlv_hdr_t tlv_hdr;
  1797. /**
  1798. * BIT [ 7 : 0] :- mac_id
  1799. * BIT [15 : 8] :- hwq_id
  1800. * BIT [31 : 16] :- reserved
  1801. */
  1802. A_UINT32 mac_id__hwq_id__word;
  1803. /*--- PPDU level stats */
  1804. /** Number of times ack is failed for the PPDU scheduled on this txQ */
  1805. A_UINT32 xretry;
  1806. /** Number of times sched cmd status reported mpdu underrun */
  1807. A_UINT32 underrun_cnt;
  1808. /** Number of times sched cmd is flushed */
  1809. A_UINT32 flush_cnt;
  1810. /** Number of times sched cmd is filtered */
  1811. A_UINT32 filt_cnt;
  1812. /** Number of times HWSCH uploaded null mpdu bitmap */
  1813. A_UINT32 null_mpdu_bmap;
  1814. /**
  1815. * Number of times user ack or BA TLV is not seen on FES ring
  1816. * where it is expected to be
  1817. */
  1818. A_UINT32 user_ack_failure;
  1819. /** Number of times TQM processed ack TLV received from HWSCH */
  1820. A_UINT32 ack_tlv_proc;
  1821. /** Cache latest processed scheduler ID received from ack BA TLV */
  1822. A_UINT32 sched_id_proc;
  1823. /** Number of times TxPCU reported MPDUs transmitted for a user is zero */
  1824. A_UINT32 null_mpdu_tx_count;
  1825. /**
  1826. * Number of times SW did not see any MPDU info bitmap TLV
  1827. * on FES status ring
  1828. */
  1829. A_UINT32 mpdu_bmap_not_recvd;
  1830. /*--- Selfgen stats per hwQ */
  1831. /** Number of SU/MU BAR frames posted to hwQ */
  1832. A_UINT32 num_bar;
  1833. /** Number of RTS frames posted to hwQ */
  1834. A_UINT32 rts;
  1835. /** Number of cts2self frames posted to hwQ */
  1836. A_UINT32 cts2self;
  1837. /** Number of qos null frames posted to hwQ */
  1838. A_UINT32 qos_null;
  1839. /*--- MPDU level stats */
  1840. /** mpdus tried Tx by HWSCH/TQM */
  1841. A_UINT32 mpdu_tried_cnt;
  1842. /** mpdus queued to HWSCH */
  1843. A_UINT32 mpdu_queued_cnt;
  1844. /** mpdus tried but ack was not received */
  1845. A_UINT32 mpdu_ack_fail_cnt;
  1846. /** This will include sched cmd flush and time based discard */
  1847. A_UINT32 mpdu_filt_cnt;
  1848. /** Number of MPDUs for which ACK was sucessful but no Tx happened */
  1849. A_UINT32 false_mpdu_ack_count;
  1850. /** Number of times txq timeout happened */
  1851. A_UINT32 txq_timeout;
  1852. } htt_tx_hwq_stats_cmn_tlv;
  1853. #define HTT_TX_HWQ_DIFS_LATENCY_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) + /* hist_intvl */ \
  1854. (sizeof(A_UINT32) * (_num_elems)))
  1855. /* NOTE: Variable length TLV, use length spec to infer array size */
  1856. typedef struct {
  1857. htt_tlv_hdr_t tlv_hdr;
  1858. A_UINT32 hist_intvl;
  1859. /** histogram of ppdu post to hwsch - > cmd status received */
  1860. A_UINT32 difs_latency_hist[1]; /* HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS */
  1861. } htt_tx_hwq_difs_latency_stats_tlv_v;
  1862. #define HTT_TX_HWQ_CMD_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1863. /* NOTE: Variable length TLV, use length spec to infer array size */
  1864. typedef struct {
  1865. htt_tlv_hdr_t tlv_hdr;
  1866. /** Histogram of sched cmd result */
  1867. A_UINT32 cmd_result[1]; /* HTT_TX_HWQ_MAX_CMD_RESULT_STATS */
  1868. } htt_tx_hwq_cmd_result_stats_tlv_v;
  1869. #define HTT_TX_HWQ_CMD_STALL_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1870. /* NOTE: Variable length TLV, use length spec to infer array size */
  1871. typedef struct {
  1872. htt_tlv_hdr_t tlv_hdr;
  1873. /** Histogram of various pause conitions */
  1874. A_UINT32 cmd_stall_status[1]; /* HTT_TX_HWQ_MAX_CMD_STALL_STATS */
  1875. } htt_tx_hwq_cmd_stall_stats_tlv_v;
  1876. #define HTT_TX_HWQ_FES_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1877. /* NOTE: Variable length TLV, use length spec to infer array size */
  1878. typedef struct {
  1879. htt_tlv_hdr_t tlv_hdr;
  1880. /** Histogram of number of user fes result */
  1881. A_UINT32 fes_result[1]; /* HTT_TX_HWQ_MAX_FES_RESULT_STATS */
  1882. } htt_tx_hwq_fes_result_stats_tlv_v;
  1883. #define HTT_TX_HWQ_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1884. /* NOTE: Variable length TLV, use length spec to infer array size
  1885. *
  1886. * The hwq_tried_mpdu_cnt_hist is a histogram of MPDUs tries per HWQ.
  1887. * The tries here is the count of the MPDUS within a PPDU that the HW
  1888. * had attempted to transmit on air, for the HWSCH Schedule command
  1889. * submitted by FW in this HWQ .It is not the retry attempts. The
  1890. * histogram bins are 0-29, 30-59, 60-89 and so on. The are 10 bins
  1891. * in this histogram.
  1892. * they are defined in FW using the following macros
  1893. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  1894. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  1895. *
  1896. * */
  1897. typedef struct {
  1898. htt_tlv_hdr_t tlv_hdr;
  1899. A_UINT32 hist_bin_size;
  1900. /** Histogram of number of mpdus on tried mpdu */
  1901. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_HWQ_TRIED_MPDU_CNT_HIST */
  1902. } htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v;
  1903. #define HTT_TX_HWQ_TXOP_USED_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1904. /* NOTE: Variable length TLV, use length spec to infer array size
  1905. *
  1906. * The txop_used_cnt_hist is the histogram of txop per burst. After
  1907. * completing the burst, we identify the txop used in the burst and
  1908. * incr the corresponding bin.
  1909. * Each bin represents 1ms & we have 10 bins in this histogram.
  1910. * they are deined in FW using the following macros
  1911. * #define WAL_MAX_TXOP_USED_CNT_HISTOGRAM 10
  1912. * #define WAL_TXOP_USED_HISTOGRAM_INTERVAL 1000 ( 1 ms )
  1913. *
  1914. * */
  1915. typedef struct {
  1916. htt_tlv_hdr_t tlv_hdr;
  1917. /** Histogram of txop used cnt */
  1918. A_UINT32 txop_used_cnt_hist[1]; /* HTT_TX_HWQ_TXOP_USED_CNT_HIST */
  1919. } htt_tx_hwq_txop_used_cnt_hist_tlv_v;
  1920. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  1921. * TLV_TAGS:
  1922. * - HTT_STATS_STRING_TAG
  1923. * - HTT_STATS_TX_HWQ_CMN_TAG
  1924. * - HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG
  1925. * - HTT_STATS_TX_HWQ_CMD_RESULT_TAG
  1926. * - HTT_STATS_TX_HWQ_CMD_STALL_TAG
  1927. * - HTT_STATS_TX_HWQ_FES_STATUS_TAG
  1928. * - HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG
  1929. * - HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG
  1930. */
  1931. /* NOTE:
  1932. * This structure is for documentation, and cannot be safely used directly.
  1933. * Instead, use the constituent TLV structures to fill/parse.
  1934. * General HWQ stats Mechanism:
  1935. * Once the host request for the stats, FW fill all the HWQ TAGS in a buffer
  1936. * for all the HWQ requested. & the FW send the buffer to host. In the
  1937. * buffer the HWQ ID is filled in mac_id__hwq_id, thus identifying each
  1938. * HWQ distinctly.
  1939. */
  1940. typedef struct _htt_tx_hwq_stats {
  1941. htt_stats_string_tlv hwq_str_tlv;
  1942. htt_tx_hwq_stats_cmn_tlv cmn_tlv;
  1943. htt_tx_hwq_difs_latency_stats_tlv_v difs_tlv;
  1944. htt_tx_hwq_cmd_result_stats_tlv_v cmd_result_tlv;
  1945. htt_tx_hwq_cmd_stall_stats_tlv_v cmd_stall_tlv;
  1946. htt_tx_hwq_fes_result_stats_tlv_v fes_stats_tlv;
  1947. htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v tried_mpdu_tlv;
  1948. htt_tx_hwq_txop_used_cnt_hist_tlv_v txop_used_tlv;
  1949. } htt_tx_hwq_stats_t;
  1950. /* == TX SELFGEN STATS == */
  1951. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M 0x000000ff
  1952. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S 0
  1953. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_GET(_var) \
  1954. (((_var) & HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M) >> \
  1955. HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)
  1956. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_SET(_var, _val) \
  1957. do { \
  1958. HTT_CHECK_SET_VAL(HTT_TX_SELFGEN_CMN_STATS_MAC_ID, _val); \
  1959. ((_var) |= ((_val) << HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)); \
  1960. } while (0)
  1961. typedef enum {
  1962. HTT_TXERR_NONE,
  1963. HTT_TXERR_RESP, /* response timeout, mismatch,
  1964. * BW mismatch, mimo ctrl mismatch,
  1965. * CRC error.. */
  1966. HTT_TXERR_FILT, /* blocked by tx filtering */
  1967. HTT_TXERR_FIFO, /* fifo, misc errors in HW */
  1968. HTT_TXERR_SWABORT, /* software initialted abort (TX_ABORT) */
  1969. HTT_TXERR_RESERVED1,
  1970. HTT_TXERR_RESERVED2,
  1971. HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS = 7,
  1972. HTT_TXERR_INVALID = 0xff,
  1973. } htt_tx_err_status_t;
  1974. /* Matching enum for htt_tx_selfgen_sch_tsflag_error_stats */
  1975. typedef enum {
  1976. HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR,
  1977. HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR,
  1978. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR,
  1979. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR,
  1980. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR,
  1981. HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR,
  1982. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR,
  1983. HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR,
  1984. HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS = 8,
  1985. HTT_TX_SELFGEN_SCH_TSFLAG_ERROR_STATS_VALID = 8
  1986. } htt_tx_selfgen_sch_tsflag_error_stats;
  1987. typedef enum {
  1988. HTT_TX_MUMIMO_GRP_VALID,
  1989. HTT_TX_MUMIMO_GRP_INVALID_NUM_MU_USERS_EXCEEDED_MU_MAX_USERS,
  1990. HTT_TX_MUMIMO_GRP_INVALID_SCHED_ALGO_NOT_MU_COMPATIBLE_GID,
  1991. HTT_TX_MUMIMO_GRP_INVALID_NON_PRIMARY_GRP,
  1992. HTT_TX_MUMIMO_GRP_INVALID_ZERO_CANDIDATES,
  1993. HTT_TX_MUMIMO_GRP_INVALID_MORE_CANDIDATES,
  1994. HTT_TX_MUMIMO_GRP_INVALID_GROUP_SIZE_EXCEED_NSS,
  1995. HTT_TX_MUMIMO_GRP_INVALID_GROUP_INELIGIBLE,
  1996. HTT_TX_MUMIMO_GRP_INVALID,
  1997. HTT_TX_MUMIMO_GRP_INVALID_GROUP_EFF_MU_TPUT_OMBPS,
  1998. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE,
  1999. } htt_tx_mumimo_grp_invalid_reason_code_stats;
  2000. #define HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS 4
  2001. #define HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS 8
  2002. #define HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS 8
  2003. #define HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS 74
  2004. #define HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS 8
  2005. #define HTT_STATS_MAX_MUMIMO_GRP_SZ 8
  2006. /*
  2007. * Each bin represents a 300 mbps throughput
  2008. * [0] - 0-300mbps; [1] - 300-600mbps [2] - 600-900mbps; [3] - 900-1200mbps; [4] - 1200-1500mbps
  2009. * [5] - 1500-1800mbps; [6] - 1800-2100mbps; [7] - 2100-2400mbps; [8] - 2400-2700mbps; [9] - >=2700mbps
  2010. */
  2011. #define HTT_STATS_MUMIMO_TPUT_NUM_BINS 10
  2012. #define HTT_STATS_MAX_INVALID_REASON_CODE \
  2013. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE
  2014. /* Reasons stated in htt_tx_mumimo_grp_invalid_reason_code_stats */
  2015. #define HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS \
  2016. (HTT_STATS_MAX_MUMIMO_GRP_SZ * HTT_STATS_MAX_INVALID_REASON_CODE)
  2017. typedef struct {
  2018. htt_tlv_hdr_t tlv_hdr;
  2019. /*
  2020. * BIT [ 7 : 0] :- mac_id
  2021. * BIT [31 : 8] :- reserved
  2022. */
  2023. A_UINT32 mac_id__word;
  2024. /** BAR sent out for SU transmission */
  2025. A_UINT32 su_bar;
  2026. /** SW generated RTS frame sent */
  2027. A_UINT32 rts;
  2028. /** SW generated CTS-to-self frame sent */
  2029. A_UINT32 cts2self;
  2030. /** SW generated QOS NULL frame sent */
  2031. A_UINT32 qos_null;
  2032. /** BAR sent for MU user 1 */
  2033. A_UINT32 delayed_bar_1;
  2034. /** BAR sent for MU user 2 */
  2035. A_UINT32 delayed_bar_2;
  2036. /** BAR sent for MU user 3 */
  2037. A_UINT32 delayed_bar_3;
  2038. /** BAR sent for MU user 4 */
  2039. A_UINT32 delayed_bar_4;
  2040. /** BAR sent for MU user 5 */
  2041. A_UINT32 delayed_bar_5;
  2042. /** BAR sent for MU user 6 */
  2043. A_UINT32 delayed_bar_6;
  2044. /** BAR sent for MU user 7 */
  2045. A_UINT32 delayed_bar_7;
  2046. A_UINT32 bar_with_tqm_head_seq_num;
  2047. A_UINT32 bar_with_tid_seq_num;
  2048. /** SW generated RTS frame queued to the HW */
  2049. A_UINT32 su_sw_rts_queued;
  2050. /** SW generated RTS frame sent over the air */
  2051. A_UINT32 su_sw_rts_tried;
  2052. /** SW generated RTS frame completed with error */
  2053. A_UINT32 su_sw_rts_err;
  2054. /** SW generated RTS frame flushed */
  2055. A_UINT32 su_sw_rts_flushed;
  2056. /** CTS (RTS response) received in different BW */
  2057. A_UINT32 su_sw_rts_rcvd_cts_diff_bw;
  2058. /** 11AX HE MU Combined Freq. BSRP Trigger frame sent over the air */
  2059. A_UINT32 combined_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2060. /** 11AX HE MU Combined Freq. BSRP Trigger completed with error(s) */
  2061. A_UINT32 combined_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2062. /** 11AX HE MU Standalone Freq. BSRP Trigger frame sent over the air */
  2063. A_UINT32 standalone_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2064. /** 11AX HE MU Standalone Freq. BSRP Trigger completed with error(s) */
  2065. A_UINT32 standalone_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2066. } htt_tx_selfgen_cmn_stats_tlv;
  2067. typedef struct {
  2068. htt_tlv_hdr_t tlv_hdr;
  2069. /** 11AC VHT SU NDPA frame sent over the air */
  2070. A_UINT32 ac_su_ndpa;
  2071. /** 11AC VHT SU NDP frame sent over the air */
  2072. A_UINT32 ac_su_ndp;
  2073. /** 11AC VHT MU MIMO NDPA frame sent over the air */
  2074. A_UINT32 ac_mu_mimo_ndpa;
  2075. /** 11AC VHT MU MIMO NDP frame sent over the air */
  2076. A_UINT32 ac_mu_mimo_ndp;
  2077. /** 11AC VHT MU MIMO BR-POLL for user 1 sent over the air */
  2078. A_UINT32 ac_mu_mimo_brpoll_1;
  2079. /** 11AC VHT MU MIMO BR-POLL for user 2 sent over the air */
  2080. A_UINT32 ac_mu_mimo_brpoll_2;
  2081. /** 11AC VHT MU MIMO BR-POLL for user 3 sent over the air */
  2082. A_UINT32 ac_mu_mimo_brpoll_3;
  2083. /** 11AC VHT SU NDPA frame queued to the HW */
  2084. A_UINT32 ac_su_ndpa_queued;
  2085. /** 11AC VHT SU NDP frame queued to the HW */
  2086. A_UINT32 ac_su_ndp_queued;
  2087. /** 11AC VHT MU MIMO NDPA frame queued to the HW */
  2088. A_UINT32 ac_mu_mimo_ndpa_queued;
  2089. /** 11AC VHT MU MIMO NDP frame queued to the HW */
  2090. A_UINT32 ac_mu_mimo_ndp_queued;
  2091. /** 11AC VHT MU MIMO BR-POLL for user 1 frame queued to the HW */
  2092. A_UINT32 ac_mu_mimo_brpoll_1_queued;
  2093. /** 11AC VHT MU MIMO BR-POLL for user 2 frame queued to the HW */
  2094. A_UINT32 ac_mu_mimo_brpoll_2_queued;
  2095. /** 11AC VHT MU MIMO BR-POLL for user 3 frame queued to the HW */
  2096. A_UINT32 ac_mu_mimo_brpoll_3_queued;
  2097. } htt_tx_selfgen_ac_stats_tlv;
  2098. typedef struct {
  2099. htt_tlv_hdr_t tlv_hdr;
  2100. /** 11AX HE SU NDPA frame sent over the air */
  2101. A_UINT32 ax_su_ndpa;
  2102. /** 11AX HE NDP frame sent over the air */
  2103. A_UINT32 ax_su_ndp;
  2104. /** 11AX HE MU MIMO NDPA frame sent over the air */
  2105. A_UINT32 ax_mu_mimo_ndpa;
  2106. /** 11AX HE MU MIMO NDP frame sent over the air */
  2107. A_UINT32 ax_mu_mimo_ndp;
  2108. union {
  2109. struct {
  2110. /* deprecated old names */
  2111. A_UINT32 ax_mu_mimo_brpoll_1;
  2112. A_UINT32 ax_mu_mimo_brpoll_2;
  2113. A_UINT32 ax_mu_mimo_brpoll_3;
  2114. A_UINT32 ax_mu_mimo_brpoll_4;
  2115. A_UINT32 ax_mu_mimo_brpoll_5;
  2116. A_UINT32 ax_mu_mimo_brpoll_6;
  2117. A_UINT32 ax_mu_mimo_brpoll_7;
  2118. };
  2119. /** 11AX HE MU BR-POLL frame for users 1 - 7 sent over the air */
  2120. A_UINT32 ax_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2121. };
  2122. /** 11AX HE MU Basic Trigger frame sent over the air */
  2123. A_UINT32 ax_basic_trigger;
  2124. /** 11AX HE MU BSRP Trigger frame sent over the air */
  2125. A_UINT32 ax_bsr_trigger;
  2126. /** 11AX HE MU BAR Trigger frame sent over the air */
  2127. A_UINT32 ax_mu_bar_trigger;
  2128. /** 11AX HE MU RTS Trigger frame sent over the air */
  2129. A_UINT32 ax_mu_rts_trigger;
  2130. /** 11AX HE MU UL-MUMIMO Trigger frame sent over the air */
  2131. A_UINT32 ax_ulmumimo_trigger;
  2132. /** 11AX HE SU NDPA frame queued to the HW */
  2133. A_UINT32 ax_su_ndpa_queued;
  2134. /** 11AX HE SU NDP frame queued to the HW */
  2135. A_UINT32 ax_su_ndp_queued;
  2136. /** 11AX HE MU MIMO NDPA frame queued to the HW */
  2137. A_UINT32 ax_mu_mimo_ndpa_queued;
  2138. /** 11AX HE MU MIMO NDP frame queued to the HW */
  2139. A_UINT32 ax_mu_mimo_ndp_queued;
  2140. /** 11AX HE MU BR-POLL frame for users 1 - 7 queued to the HW */
  2141. A_UINT32 ax_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2142. /**
  2143. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7
  2144. * successfully sent over the air
  2145. */
  2146. A_UINT32 ax_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2147. } htt_tx_selfgen_ax_stats_tlv;
  2148. typedef struct {
  2149. htt_tlv_hdr_t tlv_hdr;
  2150. /** 11be EHT SU NDPA frame sent over the air */
  2151. A_UINT32 be_su_ndpa;
  2152. /** 11be EHT NDP frame sent over the air */
  2153. A_UINT32 be_su_ndp;
  2154. /** 11be EHT MU MIMO NDPA frame sent over the air */
  2155. A_UINT32 be_mu_mimo_ndpa;
  2156. /** 11be EHT MU MIMO NDP frame sent over theT air */
  2157. A_UINT32 be_mu_mimo_ndp;
  2158. /** 11be EHT MU BR-POLL frame for users 1 - 7 sent over the air */
  2159. A_UINT32 be_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2160. /** 11be EHT MU Basic Trigger frame sent over the air */
  2161. A_UINT32 be_basic_trigger;
  2162. /** 11be EHT MU BSRP Trigger frame sent over the air */
  2163. A_UINT32 be_bsr_trigger;
  2164. /** 11be EHT MU BAR Trigger frame sent over the air */
  2165. A_UINT32 be_mu_bar_trigger;
  2166. /** 11be EHT MU RTS Trigger frame sent over the air */
  2167. A_UINT32 be_mu_rts_trigger;
  2168. /** 11be EHT MU UL-MUMIMO Trigger frame sent over the air */
  2169. A_UINT32 be_ulmumimo_trigger;
  2170. /** 11be EHT SU NDPA frame queued to the HW */
  2171. A_UINT32 be_su_ndpa_queued;
  2172. /** 11be EHT SU NDP frame queued to the HW */
  2173. A_UINT32 be_su_ndp_queued;
  2174. /** 11be EHT MU MIMO NDPA frame queued to the HW */
  2175. A_UINT32 be_mu_mimo_ndpa_queued;
  2176. /** 11be EHT MU MIMO NDP frame queued to the HW */
  2177. A_UINT32 be_mu_mimo_ndp_queued;
  2178. /** 11be EHT MU BR-POLL frame for users 1 - 7 queued to the HW */
  2179. A_UINT32 be_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2180. /**
  2181. * 11be EHT UL-MUMIMO Trigger frame for users 0 - 7
  2182. * successfully sent over the air
  2183. */
  2184. A_UINT32 be_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2185. } htt_tx_selfgen_be_stats_tlv;
  2186. typedef struct { /* DEPRECATED */
  2187. htt_tlv_hdr_t tlv_hdr;
  2188. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2189. A_UINT32 ax_ofdma_ndpa_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2190. /** 11AX HE OFDMA NDPA frame sent over the air */
  2191. A_UINT32 ax_ofdma_ndpa_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2192. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2193. A_UINT32 ax_ofdma_ndpa_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2194. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2195. A_UINT32 ax_ofdma_ndpa_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2196. } htt_txbf_ofdma_ndpa_stats_tlv;
  2197. typedef struct { /* DEPRECATED */
  2198. htt_tlv_hdr_t tlv_hdr;
  2199. /** 11AX HE OFDMA NDP frame queued to the HW */
  2200. A_UINT32 ax_ofdma_ndp_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2201. /** 11AX HE OFDMA NDPA frame sent over the air */
  2202. A_UINT32 ax_ofdma_ndp_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2203. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2204. A_UINT32 ax_ofdma_ndp_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2205. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2206. A_UINT32 ax_ofdma_ndp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2207. } htt_txbf_ofdma_ndp_stats_tlv;
  2208. typedef struct { /* DEPRECATED */
  2209. htt_tlv_hdr_t tlv_hdr;
  2210. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2211. A_UINT32 ax_ofdma_brpoll_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2212. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2213. A_UINT32 ax_ofdma_brpoll_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2214. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2215. A_UINT32 ax_ofdma_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2216. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2217. A_UINT32 ax_ofdma_brp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2218. /**
  2219. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2220. * completed with error(s)
  2221. */
  2222. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS+1];
  2223. } htt_txbf_ofdma_brp_stats_tlv;
  2224. typedef struct { /* DEPRECATED */
  2225. htt_tlv_hdr_t tlv_hdr;
  2226. /**
  2227. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2228. * (TXBF + OFDMA)
  2229. */
  2230. A_UINT32 ax_ofdma_num_ppdu_steer[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2231. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2232. A_UINT32 ax_ofdma_num_ppdu_ol[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2233. /**
  2234. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2235. * to PHY HW during TX
  2236. */
  2237. A_UINT32 ax_ofdma_num_usrs_prefetch[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2238. /**
  2239. * 11AX HE OFDMA number of users for which sounding was initiated
  2240. * during TX
  2241. */
  2242. A_UINT32 ax_ofdma_num_usrs_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2243. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2244. A_UINT32 ax_ofdma_num_usrs_force_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2245. } htt_txbf_ofdma_steer_stats_tlv;
  2246. /* Note:
  2247. * This struct htt_tx_pdev_txbf_ofdma_stats_t and all its constituent
  2248. * struct TLVs are deprecated, due to the need for restructuring these
  2249. * stats into a variable length array
  2250. */
  2251. typedef struct { /* DEPRECATED */
  2252. htt_txbf_ofdma_ndpa_stats_tlv ofdma_ndpa_tlv;
  2253. htt_txbf_ofdma_ndp_stats_tlv ofdma_ndp_tlv;
  2254. htt_txbf_ofdma_brp_stats_tlv ofdma_brp_tlv;
  2255. htt_txbf_ofdma_steer_stats_tlv ofdma_steer_tlv;
  2256. } htt_tx_pdev_txbf_ofdma_stats_t;
  2257. typedef struct {
  2258. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2259. A_UINT32 ax_ofdma_ndpa_queued;
  2260. /** 11AX HE OFDMA NDPA frame sent over the air */
  2261. A_UINT32 ax_ofdma_ndpa_tried;
  2262. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2263. A_UINT32 ax_ofdma_ndpa_flushed;
  2264. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2265. A_UINT32 ax_ofdma_ndpa_err;
  2266. } htt_txbf_ofdma_ax_ndpa_stats_elem_t;
  2267. typedef struct {
  2268. htt_tlv_hdr_t tlv_hdr;
  2269. /**
  2270. * This field is populated with the num of elems in the ax_ndpa[]
  2271. * variable length array.
  2272. */
  2273. A_UINT32 num_elems_ax_ndpa_arr;
  2274. /**
  2275. * This field will be filled by target with value of
  2276. * sizeof(htt_txbf_ofdma_ax_ndpa_stats_elem_t).
  2277. * This is for allowing host to infer how much data target has provided,
  2278. * even if it using different version of the struct def than what target
  2279. * had used.
  2280. */
  2281. A_UINT32 arr_elem_size_ax_ndpa;
  2282. htt_txbf_ofdma_ax_ndpa_stats_elem_t ax_ndpa[1]; /* variable length */
  2283. } htt_txbf_ofdma_ax_ndpa_stats_tlv;
  2284. typedef struct {
  2285. /** 11AX HE OFDMA NDP frame queued to the HW */
  2286. A_UINT32 ax_ofdma_ndp_queued;
  2287. /** 11AX HE OFDMA NDPA frame sent over the air */
  2288. A_UINT32 ax_ofdma_ndp_tried;
  2289. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2290. A_UINT32 ax_ofdma_ndp_flushed;
  2291. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2292. A_UINT32 ax_ofdma_ndp_err;
  2293. } htt_txbf_ofdma_ax_ndp_stats_elem_t;
  2294. typedef struct {
  2295. htt_tlv_hdr_t tlv_hdr;
  2296. /**
  2297. * This field is populated with the num of elems in the the ax_ndp[]
  2298. * variable length array.
  2299. */
  2300. A_UINT32 num_elems_ax_ndp_arr;
  2301. /**
  2302. * This field will be filled by target with value of
  2303. * sizeof(htt_txbf_ofdma_ax_ndp_stats_elem_t).
  2304. * This is for allowing host to infer how much data target has provided,
  2305. * even if it using different version of the struct def than what target
  2306. * had used.
  2307. */
  2308. A_UINT32 arr_elem_size_ax_ndp;
  2309. htt_txbf_ofdma_ax_ndp_stats_elem_t ax_ndp[1]; /* variable length */
  2310. } htt_txbf_ofdma_ax_ndp_stats_tlv;
  2311. typedef struct {
  2312. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2313. A_UINT32 ax_ofdma_brpoll_queued;
  2314. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2315. A_UINT32 ax_ofdma_brpoll_tried;
  2316. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2317. A_UINT32 ax_ofdma_brpoll_flushed;
  2318. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2319. A_UINT32 ax_ofdma_brp_err;
  2320. /**
  2321. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2322. * completed with error(s)
  2323. */
  2324. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd;
  2325. } htt_txbf_ofdma_ax_brp_stats_elem_t;
  2326. typedef struct {
  2327. htt_tlv_hdr_t tlv_hdr;
  2328. /**
  2329. * This field is populated with the num of elems in the the ax_brp[]
  2330. * variable length array.
  2331. */
  2332. A_UINT32 num_elems_ax_brp_arr;
  2333. /**
  2334. * This field will be filled by target with value of
  2335. * sizeof(htt_txbf_ofdma_ax_brp_stats_elem_t).
  2336. * This is for allowing host to infer how much data target has provided,
  2337. * even if it using different version of the struct than what target
  2338. * had used.
  2339. */
  2340. A_UINT32 arr_elem_size_ax_brp;
  2341. htt_txbf_ofdma_ax_brp_stats_elem_t ax_brp[1]; /* variable length */
  2342. } htt_txbf_ofdma_ax_brp_stats_tlv;
  2343. typedef struct {
  2344. /**
  2345. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2346. * (TXBF + OFDMA)
  2347. */
  2348. A_UINT32 ax_ofdma_num_ppdu_steer;
  2349. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2350. A_UINT32 ax_ofdma_num_ppdu_ol;
  2351. /**
  2352. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2353. * to PHY HW during TX
  2354. */
  2355. A_UINT32 ax_ofdma_num_usrs_prefetch;
  2356. /**
  2357. * 11AX HE OFDMA number of users for which sounding was initiated
  2358. * during TX
  2359. */
  2360. A_UINT32 ax_ofdma_num_usrs_sound;
  2361. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2362. A_UINT32 ax_ofdma_num_usrs_force_sound;
  2363. } htt_txbf_ofdma_ax_steer_stats_elem_t;
  2364. typedef struct {
  2365. htt_tlv_hdr_t tlv_hdr;
  2366. /**
  2367. * This field is populated with the num of elems in the ax_steer[]
  2368. * variable length array.
  2369. */
  2370. A_UINT32 num_elems_ax_steer_arr;
  2371. /**
  2372. * This field will be filled by target with value of
  2373. * sizeof(htt_txbf_ofdma_ax_steer_stats_elem_t).
  2374. * This is for allowing host to infer how much data target has provided,
  2375. * even if it using different version of the struct than what target
  2376. * had used.
  2377. */
  2378. A_UINT32 arr_elem_size_ax_steer;
  2379. htt_txbf_ofdma_ax_steer_stats_elem_t ax_steer[1]; /* variable length */
  2380. } htt_txbf_ofdma_ax_steer_stats_tlv;
  2381. typedef struct {
  2382. /** 11BE EHT OFDMA NDPA frame queued to the HW */
  2383. A_UINT32 be_ofdma_ndpa_queued;
  2384. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2385. A_UINT32 be_ofdma_ndpa_tried;
  2386. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2387. A_UINT32 be_ofdma_ndpa_flushed;
  2388. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2389. A_UINT32 be_ofdma_ndpa_err;
  2390. } htt_txbf_ofdma_be_ndpa_stats_elem_t;
  2391. typedef struct {
  2392. htt_tlv_hdr_t tlv_hdr;
  2393. /**
  2394. * This field is populated with the num of elems in the be_ndpa[]
  2395. * variable length array.
  2396. */
  2397. A_UINT32 num_elems_be_ndpa_arr;
  2398. /**
  2399. * This field will be filled by target with value of
  2400. * sizeof(htt_txbf_ofdma_be_ndpa_stats_elem_t).
  2401. * This is for allowing host to infer how much data target has provided,
  2402. * even if it using different version of the struct than what target
  2403. * had used.
  2404. */
  2405. A_UINT32 arr_elem_size_be_ndpa;
  2406. htt_txbf_ofdma_be_ndpa_stats_elem_t be_ndpa[1]; /* variable length */
  2407. } htt_txbf_ofdma_be_ndpa_stats_tlv;
  2408. typedef struct {
  2409. /** 11BE EHT OFDMA NDP frame queued to the HW */
  2410. A_UINT32 be_ofdma_ndp_queued;
  2411. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2412. A_UINT32 be_ofdma_ndp_tried;
  2413. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2414. A_UINT32 be_ofdma_ndp_flushed;
  2415. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2416. A_UINT32 be_ofdma_ndp_err;
  2417. } htt_txbf_ofdma_be_ndp_stats_elem_t;
  2418. typedef struct {
  2419. htt_tlv_hdr_t tlv_hdr;
  2420. /**
  2421. * This field is populated with the num of elems in the be_ndp[]
  2422. * variable length array.
  2423. */
  2424. A_UINT32 num_elems_be_ndp_arr;
  2425. /**
  2426. * This field will be filled by target with value of
  2427. * sizeof(htt_txbf_ofdma_be_ndp_stats_elem_t).
  2428. * This is for allowing host to infer how much data target has provided,
  2429. * even if it using different version of the struct than what target
  2430. * had used.
  2431. */
  2432. A_UINT32 arr_elem_size_be_ndp;
  2433. htt_txbf_ofdma_be_ndp_stats_elem_t be_ndp[1]; /* variable length */
  2434. } htt_txbf_ofdma_be_ndp_stats_tlv;
  2435. typedef struct {
  2436. /** 11BE EHT OFDMA MU BRPOLL frame queued to the HW */
  2437. A_UINT32 be_ofdma_brpoll_queued;
  2438. /** 11BE EHT OFDMA MU BRPOLL frame sent over the air */
  2439. A_UINT32 be_ofdma_brpoll_tried;
  2440. /** 11BE EHT OFDMA MU BRPOLL frame flushed by HW */
  2441. A_UINT32 be_ofdma_brpoll_flushed;
  2442. /** 11BE EHT OFDMA MU BRPOLL frame completed with error(s) */
  2443. A_UINT32 be_ofdma_brp_err;
  2444. /**
  2445. * Number of CBF(s) received when 11BE EHT OFDMA MU BRPOLL frame
  2446. * completed with error(s)
  2447. */
  2448. A_UINT32 be_ofdma_brp_err_num_cbf_rcvd;
  2449. } htt_txbf_ofdma_be_brp_stats_elem_t;
  2450. typedef struct {
  2451. htt_tlv_hdr_t tlv_hdr;
  2452. /**
  2453. * This field is populated with the num of elems in the be_brp[]
  2454. * variable length array.
  2455. */
  2456. A_UINT32 num_elems_be_brp_arr;
  2457. /**
  2458. * This field will be filled by target with value of
  2459. * sizeof(htt_txbf_ofdma_be_brp_stats_elem_t).
  2460. * This is for allowing host to infer how much data target has provided,
  2461. * even if it using different version of the struct than what target
  2462. * had used
  2463. */
  2464. A_UINT32 arr_elem_size_be_brp;
  2465. htt_txbf_ofdma_be_brp_stats_elem_t be_brp[1]; /* variable length */
  2466. } htt_txbf_ofdma_be_brp_stats_tlv;
  2467. typedef struct {
  2468. /**
  2469. * 11BE EHT OFDMA PPDUs that were sent over the air with steering
  2470. * (TXBF + OFDMA)
  2471. */
  2472. A_UINT32 be_ofdma_num_ppdu_steer;
  2473. /** 11BE EHT OFDMA PPDUs that were sent over the air in open loop */
  2474. A_UINT32 be_ofdma_num_ppdu_ol;
  2475. /**
  2476. * 11BE EHT OFDMA number of users for which CBF prefetch was initiated
  2477. * to PHY HW during TX
  2478. */
  2479. A_UINT32 be_ofdma_num_usrs_prefetch;
  2480. /**
  2481. * 11BE EHT OFDMA number of users for which sounding was initiated
  2482. * during TX
  2483. */
  2484. A_UINT32 be_ofdma_num_usrs_sound;
  2485. /**
  2486. * 11BE EHT OFDMA number of users for which sounding was forced during TX
  2487. */
  2488. A_UINT32 be_ofdma_num_usrs_force_sound;
  2489. } htt_txbf_ofdma_be_steer_stats_elem_t;
  2490. typedef struct {
  2491. htt_tlv_hdr_t tlv_hdr;
  2492. /**
  2493. * This field is populated with the num of elems in the be_steer[]
  2494. * variable length array.
  2495. */
  2496. A_UINT32 num_elems_be_steer_arr;
  2497. /**
  2498. * This field will be filled by target with value of
  2499. * sizeof(htt_txbf_ofdma_be_steer_stats_elem_t).
  2500. * This is for allowing host to infer how much data target has provided,
  2501. * even if it using different version of the struct than what target
  2502. * had used.
  2503. */
  2504. A_UINT32 arr_elem_size_be_steer;
  2505. htt_txbf_ofdma_be_steer_stats_elem_t be_steer[1]; /* variable length */
  2506. } htt_txbf_ofdma_be_steer_stats_tlv;
  2507. /* STATS_TYPE : HTT_DBG_EXT_STATS_TXBF_OFDMA
  2508. * TLV_TAGS:
  2509. * - HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG
  2510. * - HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG
  2511. * - HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG
  2512. * - HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG
  2513. * - HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG
  2514. * - HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG
  2515. * - HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG
  2516. * - HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG
  2517. */
  2518. typedef struct {
  2519. htt_tlv_hdr_t tlv_hdr;
  2520. /** 11AC VHT SU NDP frame completed with error(s) */
  2521. A_UINT32 ac_su_ndp_err;
  2522. /** 11AC VHT SU NDPA frame completed with error(s) */
  2523. A_UINT32 ac_su_ndpa_err;
  2524. /** 11AC VHT MU MIMO NDPA frame completed with error(s) */
  2525. A_UINT32 ac_mu_mimo_ndpa_err;
  2526. /** 11AC VHT MU MIMO NDP frame completed with error(s) */
  2527. A_UINT32 ac_mu_mimo_ndp_err;
  2528. /** 11AC VHT MU MIMO BRPOLL for user 1 frame completed with error(s) */
  2529. A_UINT32 ac_mu_mimo_brp1_err;
  2530. /** 11AC VHT MU MIMO BRPOLL for user 2 frame completed with error(s) */
  2531. A_UINT32 ac_mu_mimo_brp2_err;
  2532. /** 11AC VHT MU MIMO BRPOLL for user 3 frame completed with error(s) */
  2533. A_UINT32 ac_mu_mimo_brp3_err;
  2534. /** 11AC VHT SU NDPA frame flushed by HW */
  2535. A_UINT32 ac_su_ndpa_flushed;
  2536. /** 11AC VHT SU NDP frame flushed by HW */
  2537. A_UINT32 ac_su_ndp_flushed;
  2538. /** 11AC VHT MU MIMO NDPA frame flushed by HW */
  2539. A_UINT32 ac_mu_mimo_ndpa_flushed;
  2540. /** 11AC VHT MU MIMO NDP frame flushed by HW */
  2541. A_UINT32 ac_mu_mimo_ndp_flushed;
  2542. /** 11AC VHT MU MIMO BRPOLL for user 1 frame flushed by HW */
  2543. A_UINT32 ac_mu_mimo_brpoll1_flushed;
  2544. /** 11AC VHT MU MIMO BRPOLL for user 2 frame flushed by HW */
  2545. A_UINT32 ac_mu_mimo_brpoll2_flushed;
  2546. /** 11AC VHT MU MIMO BRPOLL for user 3 frame flushed by HW */
  2547. A_UINT32 ac_mu_mimo_brpoll3_flushed;
  2548. } htt_tx_selfgen_ac_err_stats_tlv;
  2549. typedef struct {
  2550. htt_tlv_hdr_t tlv_hdr;
  2551. /** 11AX HE SU NDP frame completed with error(s) */
  2552. A_UINT32 ax_su_ndp_err;
  2553. /** 11AX HE SU NDPA frame completed with error(s) */
  2554. A_UINT32 ax_su_ndpa_err;
  2555. /** 11AX HE MU MIMO NDPA frame completed with error(s) */
  2556. A_UINT32 ax_mu_mimo_ndpa_err;
  2557. /** 11AX HE MU MIMO NDP frame completed with error(s) */
  2558. A_UINT32 ax_mu_mimo_ndp_err;
  2559. union {
  2560. struct {
  2561. /* deprecated old names */
  2562. A_UINT32 ax_mu_mimo_brp1_err;
  2563. A_UINT32 ax_mu_mimo_brp2_err;
  2564. A_UINT32 ax_mu_mimo_brp3_err;
  2565. A_UINT32 ax_mu_mimo_brp4_err;
  2566. A_UINT32 ax_mu_mimo_brp5_err;
  2567. A_UINT32 ax_mu_mimo_brp6_err;
  2568. A_UINT32 ax_mu_mimo_brp7_err;
  2569. };
  2570. /** 11AX HE MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2571. A_UINT32 ax_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2572. };
  2573. /** 11AX HE MU Basic Trigger frame completed with error(s) */
  2574. A_UINT32 ax_basic_trigger_err;
  2575. /** 11AX HE MU BSRP Trigger frame completed with error(s) */
  2576. A_UINT32 ax_bsr_trigger_err;
  2577. /** 11AX HE MU BAR Trigger frame completed with error(s) */
  2578. A_UINT32 ax_mu_bar_trigger_err;
  2579. /** 11AX HE MU RTS Trigger frame completed with error(s) */
  2580. A_UINT32 ax_mu_rts_trigger_err;
  2581. /** 11AX HE MU ULMUMIMO Trigger frame completed with error(s) */
  2582. A_UINT32 ax_ulmumimo_trigger_err;
  2583. /**
  2584. * Number of CBF(s) received when 11AX HE MU MIMO BRPOLL
  2585. * frame completed with error(s)
  2586. */
  2587. A_UINT32 ax_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2588. /** 11AX HE SU NDPA frame flushed by HW */
  2589. A_UINT32 ax_su_ndpa_flushed;
  2590. /** 11AX HE SU NDP frame flushed by HW */
  2591. A_UINT32 ax_su_ndp_flushed;
  2592. /** 11AX HE MU MIMO NDPA frame flushed by HW */
  2593. A_UINT32 ax_mu_mimo_ndpa_flushed;
  2594. /** 11AX HE MU MIMO NDP frame flushed by HW */
  2595. A_UINT32 ax_mu_mimo_ndp_flushed;
  2596. /** 11AX HE MU BR-POLL frame for users 1 - 7 flushed by HW */
  2597. A_UINT32 ax_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2598. /**
  2599. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2600. */
  2601. A_UINT32 ax_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2602. /** 11AX HE MU OFDMA Basic Trigger frame completed with partial user response */
  2603. A_UINT32 ax_basic_trigger_partial_resp;
  2604. /** 11AX HE MU BSRP Trigger frame completed with partial user response */
  2605. A_UINT32 ax_bsr_trigger_partial_resp;
  2606. /** 11AX HE MU BAR Trigger frame completed with partial user response */
  2607. A_UINT32 ax_mu_bar_trigger_partial_resp;
  2608. } htt_tx_selfgen_ax_err_stats_tlv;
  2609. typedef struct {
  2610. htt_tlv_hdr_t tlv_hdr;
  2611. /** 11BE EHT SU NDP frame completed with error(s) */
  2612. A_UINT32 be_su_ndp_err;
  2613. /** 11BE EHT SU NDPA frame completed with error(s) */
  2614. A_UINT32 be_su_ndpa_err;
  2615. /** 11BE EHT MU MIMO NDPA frame completed with error(s) */
  2616. A_UINT32 be_mu_mimo_ndpa_err;
  2617. /** 11BE EHT MU MIMO NDP frame completed with error(s) */
  2618. A_UINT32 be_mu_mimo_ndp_err;
  2619. /** 11BE EHT MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2620. A_UINT32 be_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2621. /** 11BE EHT MU Basic Trigger frame completed with error(s) */
  2622. A_UINT32 be_basic_trigger_err;
  2623. /** 11BE EHT MU BSRP Trigger frame completed with error(s) */
  2624. A_UINT32 be_bsr_trigger_err;
  2625. /** 11BE EHT MU BAR Trigger frame completed with error(s) */
  2626. A_UINT32 be_mu_bar_trigger_err;
  2627. /** 11BE EHT MU RTS Trigger frame completed with error(s) */
  2628. A_UINT32 be_mu_rts_trigger_err;
  2629. /** 11BE EHT MU ULMUMIMO Trigger frame completed with error(s) */
  2630. A_UINT32 be_ulmumimo_trigger_err;
  2631. /**
  2632. * Number of CBF(s) received when 11BE EHT MU MIMO BRPOLL frame
  2633. * completed with error(s)
  2634. */
  2635. A_UINT32 be_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2636. /** 11BE EHT SU NDPA frame flushed by HW */
  2637. A_UINT32 be_su_ndpa_flushed;
  2638. /** 11BE EHT SU NDP frame flushed by HW */
  2639. A_UINT32 be_su_ndp_flushed;
  2640. /** 11BE EHT MU MIMO NDPA frame flushed by HW */
  2641. A_UINT32 be_mu_mimo_ndpa_flushed;
  2642. /** 11BE HT MU MIMO NDP frame flushed by HW */
  2643. A_UINT32 be_mu_mimo_ndp_flushed;
  2644. /** 11BE EHT MU BR-POLL frame for users 1 - 7 flushed by HW */
  2645. A_UINT32 be_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2646. /**
  2647. * 11BE EHT UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2648. */
  2649. A_UINT32 be_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2650. /** 11BE EHT MU OFDMA Basic Trigger frame completed with partial user response */
  2651. A_UINT32 be_basic_trigger_partial_resp;
  2652. /** 11BE EHT MU BSRP Trigger frame completed with partial user response */
  2653. A_UINT32 be_bsr_trigger_partial_resp;
  2654. /** 11BE EHT MU BAR Trigger frame completed with partial user response */
  2655. A_UINT32 be_mu_bar_trigger_partial_resp;
  2656. } htt_tx_selfgen_be_err_stats_tlv;
  2657. /*
  2658. * Scheduler completion status reason code.
  2659. * (0) HTT_TXERR_NONE - No error (Success).
  2660. * (1) HTT_TXERR_RESP - Response timeout, response mismatch, BW mismatch,
  2661. * MIMO control mismatch, CRC error etc.
  2662. * (2) HTT_TXERR_FILT - Blocked by HW tx filtering.
  2663. * (3) HTT_TXERR_FIFO - FIFO, misc. errors in HW.
  2664. * (4) HTT_TXERR_SWABORT - Software initialted abort (TX_ABORT).
  2665. * (5) HTT_TXERR_RESERVED1 - Currently reserved.
  2666. * (6) HTT_TXERR_RESERVED2 - Currently reserved.
  2667. */
  2668. /* Scheduler error code.
  2669. * (0) HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR - Flush received from HW.
  2670. * (1) HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR - Scheduler command was
  2671. * filtered by HW.
  2672. * (2) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR - Response frame mismatch
  2673. * error.
  2674. * (3) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR - CBF
  2675. * received with MIMO control mismatch.
  2676. * (4) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR - CBF received with
  2677. * BW mismatch.
  2678. * (5) HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR - Error in transmitting
  2679. * frame even after maximum retries.
  2680. * (6) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR - Response frame
  2681. * received outside RX window.
  2682. * (7) HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR - No frame
  2683. * received by HW for queuing within SIFS interval.
  2684. */
  2685. typedef struct {
  2686. htt_tlv_hdr_t tlv_hdr;
  2687. /** 11AC VHT SU NDPA scheduler completion status reason code */
  2688. A_UINT32 ac_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2689. /** 11AC VHT SU NDP scheduler completion status reason code */
  2690. A_UINT32 ac_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2691. /** 11AC VHT SU NDP scheduler error code */
  2692. A_UINT32 ac_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2693. /** 11AC VHT MU MIMO NDPA scheduler completion status reason code */
  2694. A_UINT32 ac_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2695. /** 11AC VHT MU MIMO NDP scheduler completion status reason code */
  2696. A_UINT32 ac_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2697. /** 11AC VHT MU MIMO NDP scheduler error code */
  2698. A_UINT32 ac_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2699. /** 11AC VHT MU MIMO BRPOLL scheduler completion status reason code */
  2700. A_UINT32 ac_mu_mimo_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2701. /** 11AC VHT MU MIMO BRPOLL scheduler error code */
  2702. A_UINT32 ac_mu_mimo_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2703. } htt_tx_selfgen_ac_sched_status_stats_tlv;
  2704. typedef struct {
  2705. htt_tlv_hdr_t tlv_hdr;
  2706. /** 11AX HE SU NDPA scheduler completion status reason code */
  2707. A_UINT32 ax_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2708. /** 11AX SU NDP scheduler completion status reason code */
  2709. A_UINT32 ax_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2710. /** 11AX HE SU NDP scheduler error code */
  2711. A_UINT32 ax_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2712. /** 11AX HE MU MIMO NDPA scheduler completion status reason code */
  2713. A_UINT32 ax_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2714. /** 11AX HE MU MIMO NDP scheduler completion status reason code */
  2715. A_UINT32 ax_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2716. /** 11AX HE MU MIMO NDP scheduler error code */
  2717. A_UINT32 ax_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2718. /** 11AX HE MU MIMO MU BRPOLL scheduler completion status reason code */
  2719. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2720. /** 11AX HE MU MIMO MU BRPOLL scheduler error code */
  2721. A_UINT32 ax_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2722. /** 11AX HE MU BAR scheduler completion status reason code */
  2723. A_UINT32 ax_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2724. /** 11AX HE MU BAR scheduler error code */
  2725. A_UINT32 ax_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2726. /**
  2727. * 11AX HE UL OFDMA Basic Trigger scheduler completion status reason code
  2728. */
  2729. A_UINT32 ax_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2730. /** 11AX HE UL OFDMA Basic Trigger scheduler error code */
  2731. A_UINT32 ax_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2732. /**
  2733. * 11AX HE UL MUMIMO Basic Trigger scheduler completion status reason code
  2734. */
  2735. A_UINT32 ax_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2736. /** 11AX HE UL MUMIMO Basic Trigger scheduler error code */
  2737. A_UINT32 ax_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2738. } htt_tx_selfgen_ax_sched_status_stats_tlv;
  2739. typedef struct {
  2740. htt_tlv_hdr_t tlv_hdr;
  2741. /** 11BE EHT SU NDPA scheduler completion status reason code */
  2742. A_UINT32 be_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2743. /** 11BE SU NDP scheduler completion status reason code */
  2744. A_UINT32 be_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2745. /** 11BE EHT SU NDP scheduler error code */
  2746. A_UINT32 be_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2747. /** 11BE EHT MU MIMO NDPA scheduler completion status reason code */
  2748. A_UINT32 be_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2749. /** 11BE EHT MU MIMO NDP scheduler completion status reason code */
  2750. A_UINT32 be_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2751. /** 11BE EHT MU MIMO NDP scheduler error code */
  2752. A_UINT32 be_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2753. /** 11BE EHT MU MIMO MU BRPOLL scheduler completion status reason code */
  2754. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2755. /** 11BE EHT MU MIMO MU BRPOLL scheduler error code */
  2756. A_UINT32 be_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2757. /** 11BE EHT MU BAR scheduler completion status reason code */
  2758. A_UINT32 be_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2759. /** 11BE EHT MU BAR scheduler error code */
  2760. A_UINT32 be_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2761. /**
  2762. * 11BE EHT UL OFDMA Basic Trigger scheduler completion status reason code
  2763. */
  2764. A_UINT32 be_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2765. /** 11BE EHT UL OFDMA Basic Trigger scheduler error code */
  2766. A_UINT32 be_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2767. /**
  2768. * 11BE EHT UL MUMIMO Basic Trigger scheduler completion status reason code
  2769. */
  2770. A_UINT32 be_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2771. /** 11BE EHT UL MUMIMO Basic Trigger scheduler error code */
  2772. A_UINT32 be_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2773. } htt_tx_selfgen_be_sched_status_stats_tlv;
  2774. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  2775. * TLV_TAGS:
  2776. * - HTT_STATS_TX_SELFGEN_CMN_STATS_TAG
  2777. * - HTT_STATS_TX_SELFGEN_AC_STATS_TAG
  2778. * - HTT_STATS_TX_SELFGEN_AX_STATS_TAG
  2779. * - HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG
  2780. * - HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG
  2781. * - HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG
  2782. * - HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG
  2783. * - HTT_STATS_TX_SELFGEN_BE_STATS_TAG
  2784. * - HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG
  2785. * - HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG
  2786. */
  2787. /* NOTE:
  2788. * This structure is for documentation, and cannot be safely used directly.
  2789. * Instead, use the constituent TLV structures to fill/parse.
  2790. */
  2791. typedef struct {
  2792. htt_tx_selfgen_cmn_stats_tlv cmn_tlv;
  2793. htt_tx_selfgen_ac_stats_tlv ac_tlv;
  2794. htt_tx_selfgen_ax_stats_tlv ax_tlv;
  2795. htt_tx_selfgen_ac_err_stats_tlv ac_err_tlv;
  2796. htt_tx_selfgen_ax_err_stats_tlv ax_err_tlv;
  2797. htt_tx_selfgen_ac_sched_status_stats_tlv ac_sched_status_tlv;
  2798. htt_tx_selfgen_ax_sched_status_stats_tlv ax_sched_status_tlv;
  2799. htt_tx_selfgen_be_stats_tlv be_tlv;
  2800. htt_tx_selfgen_be_err_stats_tlv be_err_tlv;
  2801. htt_tx_selfgen_be_sched_status_stats_tlv be_sched_status_tlv;
  2802. } htt_tx_pdev_selfgen_stats_t;
  2803. /* == TX MU STATS == */
  2804. typedef struct {
  2805. htt_tlv_hdr_t tlv_hdr;
  2806. /** Number of MU MIMO schedules posted to HW */
  2807. A_UINT32 mu_mimo_sch_posted;
  2808. /** Number of MU MIMO schedules failed to post */
  2809. A_UINT32 mu_mimo_sch_failed;
  2810. /** Number of MU MIMO PPDUs posted to HW */
  2811. A_UINT32 mu_mimo_ppdu_posted;
  2812. /*
  2813. * This is the common description for the below sch stats.
  2814. * Counts the number of transmissions of each number of MU users
  2815. * in each TX mode.
  2816. * The array index is the "number of users - 1".
  2817. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2818. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2819. * TX PPDUs and so on.
  2820. * The same is applicable for the other TX mode stats.
  2821. */
  2822. /** Represents the count for 11AC DL MU MIMO sequences */
  2823. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2824. /** Represents the count for 11AX DL MU MIMO sequences */
  2825. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2826. /** Represents the count for 11AX DL MU OFDMA sequences */
  2827. A_UINT32 ax_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2828. /**
  2829. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2830. */
  2831. A_UINT32 ax_ul_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2832. /** Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers */
  2833. A_UINT32 ax_ul_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2834. /** Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers */
  2835. A_UINT32 ax_ul_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2836. /** Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers */
  2837. A_UINT32 ax_ul_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2838. /**
  2839. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2840. */
  2841. A_UINT32 ax_ul_mumimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2842. /** Represents the count for 11AX UL MU MIMO sequences with BRP Triggers */
  2843. A_UINT32 ax_ul_mumimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2844. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2845. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2846. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2847. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2848. /** Represents the count for 11BE DL MU MIMO sequences */
  2849. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2850. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2851. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2852. /** Number of 11AC DL MU MIMO schedules posted per group size (4-7) */
  2853. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2854. } htt_tx_pdev_mu_mimo_sch_stats_tlv;
  2855. typedef struct {
  2856. htt_tlv_hdr_t tlv_hdr;
  2857. A_UINT32 dl_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2858. A_UINT32 dl_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2859. A_UINT32 dl_mumimo_grp_eligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2860. A_UINT32 dl_mumimo_grp_ineligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2861. A_UINT32 dl_mumimo_grp_invalid[HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS];
  2862. A_UINT32 dl_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2863. A_UINT32 ul_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2864. A_UINT32 ul_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2865. A_UINT32 ul_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2866. } htt_tx_pdev_mumimo_grp_stats_tlv;
  2867. typedef struct {
  2868. htt_tlv_hdr_t tlv_hdr;
  2869. /** Number of MU MIMO schedules posted to HW */
  2870. A_UINT32 mu_mimo_sch_posted;
  2871. /** Number of MU MIMO schedules failed to post */
  2872. A_UINT32 mu_mimo_sch_failed;
  2873. /** Number of MU MIMO PPDUs posted to HW */
  2874. A_UINT32 mu_mimo_ppdu_posted;
  2875. /*
  2876. * This is the common description for the below sch stats.
  2877. * Counts the number of transmissions of each number of MU users
  2878. * in each TX mode.
  2879. * The array index is the "number of users - 1".
  2880. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2881. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2882. * TX PPDUs and so on.
  2883. * The same is applicable for the other TX mode stats.
  2884. */
  2885. /** Represents the count for 11AC DL MU MIMO sequences */
  2886. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2887. /** Represents the count for 11AX DL MU MIMO sequences */
  2888. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2889. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2890. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2891. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2892. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2893. /** Represents the count for 11BE DL MU MIMO sequences */
  2894. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2895. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2896. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2897. /** Number of 11AC DL MU MIMO schedules posted per group size (4 - 7)*/
  2898. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2899. } htt_tx_pdev_dl_mu_mimo_sch_stats_tlv;
  2900. typedef struct {
  2901. htt_tlv_hdr_t tlv_hdr;
  2902. /** Represents the count for 11AX DL MU OFDMA sequences */
  2903. A_UINT32 ax_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2904. } htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv;
  2905. typedef struct {
  2906. htt_tlv_hdr_t tlv_hdr;
  2907. /** Represents the count for 11BE DL MU OFDMA sequences */
  2908. A_UINT32 be_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2909. } htt_tx_pdev_be_dl_mu_ofdma_sch_stats_tlv;
  2910. typedef struct {
  2911. htt_tlv_hdr_t tlv_hdr;
  2912. /**
  2913. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2914. */
  2915. A_UINT32 ax_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2916. /**
  2917. * Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers
  2918. */
  2919. A_UINT32 ax_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2920. /**
  2921. * Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers
  2922. */
  2923. A_UINT32 ax_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2924. /**
  2925. * Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers
  2926. */
  2927. A_UINT32 ax_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2928. } htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv;
  2929. typedef struct {
  2930. htt_tlv_hdr_t tlv_hdr;
  2931. /**
  2932. * Represents the count for 11BE UL MU OFDMA sequences with Basic Triggers
  2933. */
  2934. A_UINT32 be_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2935. /**
  2936. * Represents the count for 11BE UL MU OFDMA sequences with BSRP Triggers
  2937. */
  2938. A_UINT32 be_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2939. /**
  2940. * Represents the count for 11BE UL MU OFDMA sequences with BAR Triggers
  2941. */
  2942. A_UINT32 be_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2943. /**
  2944. * Represents the count for 11BE UL MU OFDMA sequences with BRP Triggers
  2945. */
  2946. A_UINT32 be_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2947. } htt_tx_pdev_be_ul_mu_ofdma_sch_stats_tlv;
  2948. typedef struct {
  2949. htt_tlv_hdr_t tlv_hdr;
  2950. /**
  2951. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2952. */
  2953. A_UINT32 ax_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2954. /**
  2955. * Represents the count for 11AX UL MU MIMO sequences with BRP Triggers
  2956. */
  2957. A_UINT32 ax_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2958. } htt_tx_pdev_ul_mu_mimo_sch_stats_tlv;
  2959. typedef struct {
  2960. htt_tlv_hdr_t tlv_hdr;
  2961. /**
  2962. * Represents the count for 11BE UL MU MIMO sequences with Basic Triggers
  2963. */
  2964. A_UINT32 be_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2965. /**
  2966. * Represents the count for 11BE UL MU MIMO sequences with BRP Triggers
  2967. */
  2968. A_UINT32 be_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2969. } htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv;
  2970. typedef struct {
  2971. htt_tlv_hdr_t tlv_hdr;
  2972. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  2973. A_UINT32 mu_mimo_mpdus_queued_usr;
  2974. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  2975. A_UINT32 mu_mimo_mpdus_tried_usr;
  2976. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  2977. A_UINT32 mu_mimo_mpdus_failed_usr;
  2978. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  2979. A_UINT32 mu_mimo_mpdus_requeued_usr;
  2980. /** 11AC DL MU MIMO BA not receieved, per user */
  2981. A_UINT32 mu_mimo_err_no_ba_usr;
  2982. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  2983. A_UINT32 mu_mimo_mpdu_underrun_usr;
  2984. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  2985. A_UINT32 mu_mimo_ampdu_underrun_usr;
  2986. /** 11AX MU MIMO number of mpdus queued to HW, per user */
  2987. A_UINT32 ax_mu_mimo_mpdus_queued_usr;
  2988. /** 11AX MU MIMO number of mpdus tried over the air, per user */
  2989. A_UINT32 ax_mu_mimo_mpdus_tried_usr;
  2990. /** 11AX DL MU MIMO number of mpdus failed acknowledgement, per user */
  2991. A_UINT32 ax_mu_mimo_mpdus_failed_usr;
  2992. /** 11AX DL MU MIMO number of mpdus re-queued to HW, per user */
  2993. A_UINT32 ax_mu_mimo_mpdus_requeued_usr;
  2994. /** 11AX DL MU MIMO BA not receieved, per user */
  2995. A_UINT32 ax_mu_mimo_err_no_ba_usr;
  2996. /** 11AX DL MU MIMO mpdu underrun encountered, per user */
  2997. A_UINT32 ax_mu_mimo_mpdu_underrun_usr;
  2998. /** 11AX DL MU MIMO ampdu underrun encountered, per user */
  2999. A_UINT32 ax_mu_mimo_ampdu_underrun_usr;
  3000. /** 11AX MU OFDMA number of mpdus queued to HW, per user */
  3001. A_UINT32 ax_ofdma_mpdus_queued_usr;
  3002. /** 11AX MU OFDMA number of mpdus tried over the air, per user */
  3003. A_UINT32 ax_ofdma_mpdus_tried_usr;
  3004. /** 11AX MU OFDMA number of mpdus failed acknowledgement, per user */
  3005. A_UINT32 ax_ofdma_mpdus_failed_usr;
  3006. /** 11AX MU OFDMA number of mpdus re-queued to HW, per user */
  3007. A_UINT32 ax_ofdma_mpdus_requeued_usr;
  3008. /** 11AX MU OFDMA BA not receieved, per user */
  3009. A_UINT32 ax_ofdma_err_no_ba_usr;
  3010. /** 11AX MU OFDMA mpdu underrun encountered, per user */
  3011. A_UINT32 ax_ofdma_mpdu_underrun_usr;
  3012. /** 11AX MU OFDMA ampdu underrun encountered, per user */
  3013. A_UINT32 ax_ofdma_ampdu_underrun_usr;
  3014. } htt_tx_pdev_mu_mimo_mpdu_stats_tlv;
  3015. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AC 1 /* SCHED_TX_MODE_MU_MIMO_AC */
  3016. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AX 2 /* SCHED_TX_MODE_MU_MIMO_AX */
  3017. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_AX 3 /* SCHED_TX_MODE_MU_OFDMA_AX */
  3018. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_BE 4 /* SCHED_TX_MODE_MU_OFDMA_BE */
  3019. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_BE 5 /* SCHED_TX_MODE_MU_MIMO_BE */
  3020. typedef struct {
  3021. htt_tlv_hdr_t tlv_hdr;
  3022. /* mpdu level stats */
  3023. A_UINT32 mpdus_queued_usr;
  3024. A_UINT32 mpdus_tried_usr;
  3025. A_UINT32 mpdus_failed_usr;
  3026. A_UINT32 mpdus_requeued_usr;
  3027. A_UINT32 err_no_ba_usr;
  3028. A_UINT32 mpdu_underrun_usr;
  3029. A_UINT32 ampdu_underrun_usr;
  3030. A_UINT32 user_index;
  3031. /** HTT_STATS_TX_SCHED_MODE_xxx */
  3032. A_UINT32 tx_sched_mode;
  3033. } htt_tx_pdev_mpdu_stats_tlv;
  3034. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_MU
  3035. * TLV_TAGS:
  3036. * - HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG (multiple)
  3037. * - HTT_STATS_TX_PDEV_MPDU_STATS_TAG (multiple)
  3038. */
  3039. /* NOTE:
  3040. * This structure is for documentation, and cannot be safely used directly.
  3041. * Instead, use the constituent TLV structures to fill/parse.
  3042. */
  3043. typedef struct {
  3044. htt_tx_pdev_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  3045. htt_tx_pdev_dl_mu_mimo_sch_stats_tlv dl_mu_mimo_sch_stats_tlv[1];
  3046. htt_tx_pdev_ul_mu_mimo_sch_stats_tlv ul_mu_mimo_sch_stats_tlv[1];
  3047. htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv dl_mu_ofdma_sch_stats_tlv[1];
  3048. htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv ul_mu_ofdma_sch_stats_tlv[1];
  3049. /*
  3050. * Note that though mu_mimo_mpdu_stats_tlv is named MU-MIMO,
  3051. * it can also hold MU-OFDMA stats.
  3052. */
  3053. htt_tx_pdev_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_MAX_NUM_USERS */
  3054. htt_tx_pdev_mumimo_grp_stats_tlv mumimo_grp_stats_tlv;
  3055. } htt_tx_pdev_mu_mimo_stats_t;
  3056. /* == TX SCHED STATS == */
  3057. #define HTT_SCHED_TXQ_CMD_POSTED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3058. /* NOTE: Variable length TLV, use length spec to infer array size */
  3059. typedef struct {
  3060. htt_tlv_hdr_t tlv_hdr;
  3061. /** Scheduler command posted per tx_mode */
  3062. A_UINT32 sched_cmd_posted[1/* length = num tx modes */];
  3063. } htt_sched_txq_cmd_posted_tlv_v;
  3064. #define HTT_SCHED_TXQ_CMD_REAPED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3065. /* NOTE: Variable length TLV, use length spec to infer array size */
  3066. typedef struct {
  3067. htt_tlv_hdr_t tlv_hdr;
  3068. /** Scheduler command reaped per tx_mode */
  3069. A_UINT32 sched_cmd_reaped[1/* length = num tx modes */];
  3070. } htt_sched_txq_cmd_reaped_tlv_v;
  3071. #define HTT_SCHED_TXQ_SCHED_ORDER_SU_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3072. /* NOTE: Variable length TLV, use length spec to infer array size */
  3073. typedef struct {
  3074. htt_tlv_hdr_t tlv_hdr;
  3075. /**
  3076. * sched_order_su contains the peer IDs of peers chosen in the last
  3077. * NUM_SCHED_ORDER_LOG scheduler instances.
  3078. * The array is circular; it's unspecified which array element corresponds
  3079. * to the most recent scheduler invocation, and which corresponds to
  3080. * the (NUM_SCHED_ORDER_LOG-1) most recent scheduler invocation.
  3081. */
  3082. A_UINT32 sched_order_su[1]; /* HTT_TX_PDEV_NUM_SCHED_ORDER_LOG */
  3083. } htt_sched_txq_sched_order_su_tlv_v;
  3084. typedef struct {
  3085. htt_tlv_hdr_t tlv_hdr;
  3086. A_UINT32 htt_stats_type;
  3087. } htt_stats_error_tlv_v;
  3088. typedef enum {
  3089. HTT_SCHED_TID_SKIP_SCHED_MASK_DISABLED = 0, /* Skip the tid when WAL_TID_DISABLE_TX_SCHED_MASK is true */
  3090. HTT_SCHED_TID_SKIP_NOTIFY_MPDU, /* Skip the tid's 2nd sched_cmd when 1st cmd is ongoing */
  3091. HTT_SCHED_TID_SKIP_MPDU_STATE_INVALID, /* Skip the tid when MPDU state is invalid */
  3092. HTT_SCHED_TID_SKIP_SCHED_DISABLED, /* Skip the tid when scheduling is disabled for that tid */
  3093. HTT_SCHED_TID_SKIP_TQM_BYPASS_CMD_PENDING, /* Skip the TQM bypass tid when it has pending sched_cmd */
  3094. HTT_SCHED_TID_SKIP_SECOND_SU_SCHEDULE, /* Skip tid from 2nd SU schedule when any of the following flag is set
  3095. WAL_TX_TID(SEND_BAR | TQM_MPDU_STATE_VALID | SEND_QOS_NULL | TQM_NOTIFY_MPDU | SENDN_PENDING) */
  3096. HTT_SCHED_TID_SKIP_CMD_SLOT_NOT_AVAIL, /* Skip the tid when command slot is not available */
  3097. HTT_SCHED_TID_SKIP_NO_DATA, /* Skip tid without data */
  3098. HTT_SCHED_TID_SKIP_NO_ENQ = HTT_SCHED_TID_SKIP_NO_DATA, /* deprecated old name */
  3099. HTT_SCHED_TID_SKIP_LOW_ENQ, /* Skip the tid when enqueue is low */
  3100. HTT_SCHED_TID_SKIP_PAUSED, /* Skipping the paused tid(sendn-frames) */
  3101. HTT_SCHED_TID_SKIP_UL_RESP, /* skip UL response tid */
  3102. HTT_SCHED_TID_SKIP_UL = HTT_SCHED_TID_SKIP_UL_RESP, /* deprecated old name */
  3103. HTT_SCHED_TID_REMOVE_PAUSED, /* Removing the paused tid when number of sendn frames is zero */
  3104. HTT_SCHED_TID_REMOVE_NO_ENQ, /* Remove tid with zero queue depth */
  3105. HTT_SCHED_TID_REMOVE_UL_RESP, /* Remove tid UL response */
  3106. HTT_SCHED_TID_REMOVE_UL = HTT_SCHED_TID_REMOVE_UL_RESP, /* deprecated old name */
  3107. HTT_SCHED_TID_QUERY, /* Moving to next user and adding tid in prepend list when qstats update is pending */
  3108. HTT_SCHED_TID_SU_ONLY, /* Tid is eligible and TX_SCHED_SU_ONLY is true */
  3109. HTT_SCHED_TID_ELIGIBLE, /* Tid is eligible for scheduling */
  3110. HTT_SCHED_TID_SKIP_EXCEPT_EAPOL, /* skip tid except eapol */
  3111. HTT_SCHED_TID_SU_LOW_PRI_ONLY, /* su low priority tid only */
  3112. HTT_SCHED_TID_SKIP_SOUND_IN_PROGRESS, /* skip tid sound in progress */
  3113. HTT_SCHED_TID_SKIP_NO_UL_DATA, /* skip ul tid when no ul data */
  3114. HTT_SCHED_TID_REMOVE_UL_NOT_CAPABLE, /* Remove tid that are not UL capable */
  3115. HTT_SCHED_TID_UL_ELIGIBLE, /* Tid is eligible for UL scheduling */
  3116. HTT_SCHED_TID_FALLBACK_TO_PREV_DECISION, /* Fall back to previous decision */
  3117. HTT_SCHED_TID_SKIP_PEER_ALREADY_IN_TXQ, /* skip tid, peer is already available in the txq */
  3118. HTT_SCHED_TID_SKIP_DELAY_UL_SCHED, /* skip tid delay UL schedule */
  3119. HTT_SCHED_TID_SKIP_PWR_SAVE_STATE_OFF, /* Limit UL scheduling to primary link if not in power save state */
  3120. HTT_SCHED_TID_SKIP_TWT_SUSPEND, /* Skip UL trigger for certain cases ex TWT suspend */
  3121. HTT_SCHED_TID_SKIP_DISABLE_160MHZ_OFDMA, /* Skip ul tid if peer supports 160MHZ */
  3122. HTT_SCHED_TID_SKIP_ULMU_DISABLE_FROM_OMI, /* Skip ul tid if sta send omi to indicate to disable UL mu data */
  3123. HTT_SCHED_TID_SKIP_UL_MAX_SCHED_CMD_EXCEEDED,/* skip ul tid if max sched cmd is exceeded */
  3124. HTT_SCHED_TID_SKIP_UL_SMALL_QDEPTH, /* Skip ul tid for small qdepth */
  3125. HTT_SCHED_TID_SKIP_UL_TWT_PAUSED, /* Skip ul tid if twt txq is paused */
  3126. HTT_SCHED_TID_SKIP_PEER_UL_RX_NOT_ACTIVE, /* Skip ul tid if peer ul rx is not active */
  3127. HTT_SCHED_TID_SKIP_NO_FORCE_TRIGGER, /* Skip ul tid if there is no force triggers */
  3128. HTT_SCHED_TID_SKIP_SMART_BASIC_TRIGGER, /* Skip ul tid if smart basic trigger doesnot have enough data */
  3129. HTT_SCHED_INELIGIBILITY_MAX,
  3130. } htt_sched_txq_sched_ineligibility_tlv_enum;
  3131. #define HTT_SCHED_TXQ_SCHED_INELIGIBILITY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3132. /* NOTE: Variable length TLV, use length spec to infer array size */
  3133. typedef struct {
  3134. htt_tlv_hdr_t tlv_hdr;
  3135. /**
  3136. * sched_ineligibility counts the number of occurrences of different
  3137. * reasons for tid ineligibility during eligibility checks per txq
  3138. * in scheduling
  3139. *
  3140. * Indexed by htt_sched_txq_sched_ineligibility_tlv_enum.
  3141. */
  3142. A_UINT32 sched_ineligibility[1];
  3143. } htt_sched_txq_sched_ineligibility_tlv_v;
  3144. typedef enum {
  3145. HTT_SCHED_SUPERCYCLE_TRIGGER_NONE = 0, /* Supercycle not triggerd */
  3146. HTT_SCHED_SUPERCYCLE_TRIGGER_FORCED, /* forced supercycle trigger */
  3147. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_TIDQ_ENTRIES, /* Num tidq entries is less than max_client threshold */
  3148. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_ACTIVE_TIDS, /* Num active tids is less than max_client threshold */
  3149. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX_ITR_REACHED, /* max sched iteration reached */
  3150. HTT_SCHED_SUPERCYCLE_TRIGGER_DUR_THRESHOLD_REACHED, /* duration threshold reached */
  3151. HTT_SCHED_SUPERCYCLE_TRIGGER_TWT_TRIGGER, /* TWT supercycle trigger */
  3152. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX,
  3153. } htt_sched_txq_supercycle_triggers_tlv_enum;
  3154. #define HTT_SCHED_TXQ_SUPERCYCLE_TRIGGERS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3155. /* NOTE: Variable length TLV, use length spec to infer array size */
  3156. typedef struct {
  3157. htt_tlv_hdr_t tlv_hdr;
  3158. /**
  3159. * supercycle_triggers[] is a histogram that counts the number of
  3160. * occurrences of each different reason for a transmit scheduler
  3161. * supercycle to be triggered.
  3162. * The htt_sched_txq_supercycle_triggers_tlv_enum is used to index
  3163. * supercycle_triggers[], e.g. supercycle_triggers[1] holds the number
  3164. * of times a supercycle has been forced.
  3165. * These supercycle trigger counts are not automatically reset, but
  3166. * are reset upon request.
  3167. */
  3168. A_UINT32 supercycle_triggers[1/*HTT_SCHED_SUPERCYCLE_TRIGGER_MAX*/];
  3169. } htt_sched_txq_supercycle_triggers_tlv_v;
  3170. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M 0x000000ff
  3171. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S 0
  3172. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M 0x0000ff00
  3173. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S 8
  3174. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_GET(_var) \
  3175. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M) >> \
  3176. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)
  3177. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_SET(_var, _val) \
  3178. do { \
  3179. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID, _val); \
  3180. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)); \
  3181. } while (0)
  3182. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_GET(_var) \
  3183. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M) >> \
  3184. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)
  3185. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_SET(_var, _val) \
  3186. do { \
  3187. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID, _val); \
  3188. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)); \
  3189. } while (0)
  3190. typedef struct {
  3191. htt_tlv_hdr_t tlv_hdr;
  3192. /**
  3193. * BIT [ 7 : 0] :- mac_id
  3194. * BIT [15 : 8] :- txq_id
  3195. * BIT [31 : 16] :- reserved
  3196. */
  3197. A_UINT32 mac_id__txq_id__word;
  3198. /** Scheduler policy ised for this TxQ */
  3199. A_UINT32 sched_policy;
  3200. /** Timestamp of last scheduler command posted */
  3201. A_UINT32 last_sched_cmd_posted_timestamp;
  3202. /** Timestamp of last scheduler command completed */
  3203. A_UINT32 last_sched_cmd_compl_timestamp;
  3204. /** Num of Sched2TAC ring hit Low Water Mark condition */
  3205. A_UINT32 sched_2_tac_lwm_count;
  3206. /** Num of Sched2TAC ring full condition */
  3207. A_UINT32 sched_2_tac_ring_full;
  3208. /**
  3209. * Num of scheduler command post failures that includes SU/MU-MIMO/MU-OFDMA
  3210. * sequence type
  3211. */
  3212. A_UINT32 sched_cmd_post_failure;
  3213. /** Num of active tids for this TxQ at current instance */
  3214. A_UINT32 num_active_tids;
  3215. /** Num of powersave schedules */
  3216. A_UINT32 num_ps_schedules;
  3217. /** Num of scheduler commands pending for this TxQ */
  3218. A_UINT32 sched_cmds_pending;
  3219. /** Num of tidq registration for this TxQ */
  3220. A_UINT32 num_tid_register;
  3221. /** Num of tidq de-registration for this TxQ */
  3222. A_UINT32 num_tid_unregister;
  3223. /** Num of iterations msduq stats was updated */
  3224. A_UINT32 num_qstats_queried;
  3225. /** qstats query update status */
  3226. A_UINT32 qstats_update_pending;
  3227. /** Timestamp of Last query stats made */
  3228. A_UINT32 last_qstats_query_timestamp;
  3229. /** Num of sched2tqm command queue full condition */
  3230. A_UINT32 num_tqm_cmdq_full;
  3231. /** Num of scheduler trigger from DE Module */
  3232. A_UINT32 num_de_sched_algo_trigger;
  3233. /** Num of scheduler trigger from RT Module */
  3234. A_UINT32 num_rt_sched_algo_trigger;
  3235. /** Num of scheduler trigger from TQM Module */
  3236. A_UINT32 num_tqm_sched_algo_trigger;
  3237. /** Num of schedules for notify frame */
  3238. A_UINT32 notify_sched;
  3239. /** Duration based sendn termination */
  3240. A_UINT32 dur_based_sendn_term;
  3241. /** scheduled via NOTIFY2 */
  3242. A_UINT32 su_notify2_sched;
  3243. /** schedule if queued packets are greater than avg MSDUs in PPDU */
  3244. A_UINT32 su_optimal_queued_msdus_sched;
  3245. /** schedule due to timeout */
  3246. A_UINT32 su_delay_timeout_sched;
  3247. /** delay if txtime is less than 500us */
  3248. A_UINT32 su_min_txtime_sched_delay;
  3249. /** scheduled via no delay */
  3250. A_UINT32 su_no_delay;
  3251. /** Num of supercycles for this TxQ */
  3252. A_UINT32 num_supercycles;
  3253. /** Num of subcycles with sort for this TxQ */
  3254. A_UINT32 num_subcycles_with_sort;
  3255. /** Num of subcycles without sort for this Txq */
  3256. A_UINT32 num_subcycles_no_sort;
  3257. } htt_tx_pdev_stats_sched_per_txq_tlv;
  3258. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_M 0x000000ff
  3259. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_S 0
  3260. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_GET(_var) \
  3261. (((_var) & HTT_STATS_TX_SCHED_CMN_MAC_ID_M) >> \
  3262. HTT_STATS_TX_SCHED_CMN_MAC_ID_S)
  3263. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_SET(_var, _val) \
  3264. do { \
  3265. HTT_CHECK_SET_VAL(HTT_STATS_TX_SCHED_CMN_MAC_ID, _val); \
  3266. ((_var) |= ((_val) << HTT_STATS_TX_SCHED_CMN_MAC_ID_S)); \
  3267. } while (0)
  3268. typedef struct {
  3269. htt_tlv_hdr_t tlv_hdr;
  3270. /**
  3271. * BIT [ 7 : 0] :- mac_id
  3272. * BIT [31 : 8] :- reserved
  3273. */
  3274. A_UINT32 mac_id__word;
  3275. /** Current timestamp */
  3276. A_UINT32 current_timestamp;
  3277. } htt_stats_tx_sched_cmn_tlv;
  3278. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  3279. * TLV_TAGS:
  3280. * - HTT_STATS_TX_SCHED_CMN_TAG
  3281. * - HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG
  3282. * - HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG
  3283. * - HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG
  3284. * - HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG
  3285. * - HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG
  3286. * - HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG
  3287. */
  3288. /* NOTE:
  3289. * This structure is for documentation, and cannot be safely used directly.
  3290. * Instead, use the constituent TLV structures to fill/parse.
  3291. */
  3292. typedef struct {
  3293. htt_stats_tx_sched_cmn_tlv cmn_tlv;
  3294. struct _txq_tx_sched_stats {
  3295. htt_tx_pdev_stats_sched_per_txq_tlv txq_tlv;
  3296. htt_sched_txq_cmd_posted_tlv_v cmd_posted_tlv;
  3297. htt_sched_txq_cmd_reaped_tlv_v cmd_reaped_tlv;
  3298. htt_sched_txq_sched_order_su_tlv_v sched_order_su_tlv;
  3299. htt_sched_txq_sched_ineligibility_tlv_v sched_ineligibility_tlv;
  3300. htt_sched_txq_supercycle_triggers_tlv_v sched_supercycle_trigger_tlv;
  3301. } txq[1];
  3302. } htt_stats_tx_sched_t;
  3303. /* == TQM STATS == */
  3304. #define HTT_TX_TQM_MAX_GEN_MPDU_END_REASON 17
  3305. #define HTT_TX_TQM_MAX_LIST_MPDU_END_REASON 16
  3306. #define HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS 16
  3307. #define HTT_TX_TQM_GEN_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3308. /* NOTE: Variable length TLV, use length spec to infer array size */
  3309. typedef struct {
  3310. htt_tlv_hdr_t tlv_hdr;
  3311. A_UINT32 gen_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_GEN_MPDU_END_REASON */
  3312. } htt_tx_tqm_gen_mpdu_stats_tlv_v;
  3313. #define HTT_TX_TQM_LIST_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3314. /* NOTE: Variable length TLV, use length spec to infer array size */
  3315. typedef struct {
  3316. htt_tlv_hdr_t tlv_hdr;
  3317. A_UINT32 list_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_END_REASON */
  3318. } htt_tx_tqm_list_mpdu_stats_tlv_v;
  3319. #define HTT_TX_TQM_LIST_MPDU_CNT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3320. /* NOTE: Variable length TLV, use length spec to infer array size */
  3321. typedef struct {
  3322. htt_tlv_hdr_t tlv_hdr;
  3323. A_UINT32 list_mpdu_cnt_hist[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS */
  3324. } htt_tx_tqm_list_mpdu_cnt_tlv_v;
  3325. typedef struct {
  3326. htt_tlv_hdr_t tlv_hdr;
  3327. A_UINT32 msdu_count;
  3328. A_UINT32 mpdu_count;
  3329. A_UINT32 remove_msdu;
  3330. A_UINT32 remove_mpdu;
  3331. A_UINT32 remove_msdu_ttl;
  3332. A_UINT32 send_bar;
  3333. A_UINT32 bar_sync;
  3334. A_UINT32 notify_mpdu;
  3335. A_UINT32 sync_cmd;
  3336. A_UINT32 write_cmd;
  3337. A_UINT32 hwsch_trigger;
  3338. A_UINT32 ack_tlv_proc;
  3339. A_UINT32 gen_mpdu_cmd;
  3340. A_UINT32 gen_list_cmd;
  3341. A_UINT32 remove_mpdu_cmd;
  3342. A_UINT32 remove_mpdu_tried_cmd;
  3343. A_UINT32 mpdu_queue_stats_cmd;
  3344. A_UINT32 mpdu_head_info_cmd;
  3345. A_UINT32 msdu_flow_stats_cmd;
  3346. A_UINT32 remove_msdu_cmd;
  3347. A_UINT32 remove_msdu_ttl_cmd;
  3348. A_UINT32 flush_cache_cmd;
  3349. A_UINT32 update_mpduq_cmd;
  3350. A_UINT32 enqueue;
  3351. A_UINT32 enqueue_notify;
  3352. A_UINT32 notify_mpdu_at_head;
  3353. A_UINT32 notify_mpdu_state_valid;
  3354. /*
  3355. * On receiving TQM_FLOW_NOT_EMPTY_STATUS from TQM, (on MSDUs being enqueued
  3356. * the flow is non empty), if the number of MSDUs is greater than the threshold,
  3357. * notify is incremented. UDP_THRESH counters are for UDP MSDUs, and NONUDP are
  3358. * for non-UDP MSDUs.
  3359. * MSDUQ_SWNOTIFY_UDP_THRESH1 threshold - sched_udp_notify1 is incremented
  3360. * MSDUQ_SWNOTIFY_UDP_THRESH2 threshold - sched_udp_notify2 is incremented
  3361. * MSDUQ_SWNOTIFY_NONUDP_THRESH1 threshold - sched_nonudp_notify1 is incremented
  3362. * MSDUQ_SWNOTIFY_NONUDP_THRESH2 threshold - sched_nonudp_notify2 is incremented
  3363. *
  3364. * Notify signifies that we trigger the scheduler.
  3365. */
  3366. A_UINT32 sched_udp_notify1;
  3367. A_UINT32 sched_udp_notify2;
  3368. A_UINT32 sched_nonudp_notify1;
  3369. A_UINT32 sched_nonudp_notify2;
  3370. } htt_tx_tqm_pdev_stats_tlv_v;
  3371. #define HTT_TX_TQM_CMN_STATS_MAC_ID_M 0x000000ff
  3372. #define HTT_TX_TQM_CMN_STATS_MAC_ID_S 0
  3373. #define HTT_TX_TQM_CMN_STATS_MAC_ID_GET(_var) \
  3374. (((_var) & HTT_TX_TQM_CMN_STATS_MAC_ID_M) >> \
  3375. HTT_TX_TQM_CMN_STATS_MAC_ID_S)
  3376. #define HTT_TX_TQM_CMN_STATS_MAC_ID_SET(_var, _val) \
  3377. do { \
  3378. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMN_STATS_MAC_ID, _val); \
  3379. ((_var) |= ((_val) << HTT_TX_TQM_CMN_STATS_MAC_ID_S)); \
  3380. } while (0)
  3381. typedef struct {
  3382. htt_tlv_hdr_t tlv_hdr;
  3383. /**
  3384. * BIT [ 7 : 0] :- mac_id
  3385. * BIT [31 : 8] :- reserved
  3386. */
  3387. A_UINT32 mac_id__word;
  3388. A_UINT32 max_cmdq_id;
  3389. A_UINT32 list_mpdu_cnt_hist_intvl;
  3390. /* Global stats */
  3391. A_UINT32 add_msdu;
  3392. A_UINT32 q_empty;
  3393. A_UINT32 q_not_empty;
  3394. A_UINT32 drop_notification;
  3395. A_UINT32 desc_threshold;
  3396. A_UINT32 hwsch_tqm_invalid_status;
  3397. A_UINT32 missed_tqm_gen_mpdus;
  3398. A_UINT32 tqm_active_tids;
  3399. A_UINT32 tqm_inactive_tids;
  3400. A_UINT32 tqm_active_msduq_flows;
  3401. /* SAWF system delay reference timestamp updation related stats */
  3402. A_UINT32 total_msduq_timestamp_updates;
  3403. A_UINT32 total_msduq_timestamp_updates_by_get_mpdu_head_info_cmd;
  3404. A_UINT32 total_msduq_timestamp_updates_by_empty_to_nonempty_status;
  3405. A_UINT32 total_get_mpdu_head_info_cmds_by_sched_algo_la_query;
  3406. A_UINT32 total_get_mpdu_head_info_cmds_by_tac;
  3407. A_UINT32 total_gen_mpdu_cmds_by_sched_algo_la_query;
  3408. } htt_tx_tqm_cmn_stats_tlv;
  3409. typedef struct {
  3410. htt_tlv_hdr_t tlv_hdr;
  3411. /* Error stats */
  3412. A_UINT32 q_empty_failure;
  3413. A_UINT32 q_not_empty_failure;
  3414. A_UINT32 add_msdu_failure;
  3415. /* TQM reset debug stats */
  3416. A_UINT32 tqm_cache_ctl_err;
  3417. A_UINT32 tqm_soft_reset;
  3418. A_UINT32 tqm_reset_total_num_in_use_link_descs;
  3419. A_UINT32 tqm_reset_worst_case_num_lost_link_descs;
  3420. A_UINT32 tqm_reset_worst_case_num_lost_host_tx_bufs_count;
  3421. A_UINT32 tqm_reset_num_in_use_link_descs_internal_tqm;
  3422. A_UINT32 tqm_reset_num_in_use_link_descs_wbm_idle_link_ring;
  3423. A_UINT32 tqm_reset_time_to_tqm_hang_delta_ms;
  3424. A_UINT32 tqm_reset_recovery_time_ms;
  3425. A_UINT32 tqm_reset_num_peers_hdl;
  3426. A_UINT32 tqm_reset_cumm_dirty_hw_mpduq_proc_cnt;
  3427. A_UINT32 tqm_reset_cumm_dirty_hw_msduq_proc;
  3428. A_UINT32 tqm_reset_flush_cache_cmd_su_cnt;
  3429. A_UINT32 tqm_reset_flush_cache_cmd_other_cnt;
  3430. A_UINT32 tqm_reset_flush_cache_cmd_trig_type;
  3431. A_UINT32 tqm_reset_flush_cache_cmd_trig_cfg;
  3432. A_UINT32 tqm_reset_flush_cache_cmd_skip_cmd_status_null;
  3433. } htt_tx_tqm_error_stats_tlv;
  3434. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TQM
  3435. * TLV_TAGS:
  3436. * - HTT_STATS_TX_TQM_CMN_TAG
  3437. * - HTT_STATS_TX_TQM_ERROR_STATS_TAG
  3438. * - HTT_STATS_TX_TQM_GEN_MPDU_TAG
  3439. * - HTT_STATS_TX_TQM_LIST_MPDU_TAG
  3440. * - HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG
  3441. * - HTT_STATS_TX_TQM_PDEV_TAG
  3442. */
  3443. /* NOTE:
  3444. * This structure is for documentation, and cannot be safely used directly.
  3445. * Instead, use the constituent TLV structures to fill/parse.
  3446. */
  3447. typedef struct {
  3448. htt_tx_tqm_cmn_stats_tlv cmn_tlv;
  3449. htt_tx_tqm_error_stats_tlv err_tlv;
  3450. htt_tx_tqm_gen_mpdu_stats_tlv_v gen_mpdu_stats_tlv;
  3451. htt_tx_tqm_list_mpdu_stats_tlv_v list_mpdu_stats_tlv;
  3452. htt_tx_tqm_list_mpdu_cnt_tlv_v list_mpdu_cnt_tlv;
  3453. htt_tx_tqm_pdev_stats_tlv_v tqm_pdev_stats_tlv;
  3454. } htt_tx_tqm_pdev_stats_t;
  3455. /* == TQM CMDQ stats == */
  3456. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M 0x000000ff
  3457. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S 0
  3458. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M 0x0000ff00
  3459. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S 8
  3460. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_GET(_var) \
  3461. (((_var) & HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M) >> \
  3462. HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)
  3463. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_SET(_var, _val) \
  3464. do { \
  3465. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_MAC_ID, _val); \
  3466. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)); \
  3467. } while (0)
  3468. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_GET(_var) \
  3469. (((_var) & HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M) >> \
  3470. HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)
  3471. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_SET(_var, _val) \
  3472. do { \
  3473. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID, _val); \
  3474. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)); \
  3475. } while (0)
  3476. typedef struct {
  3477. htt_tlv_hdr_t tlv_hdr;
  3478. /*
  3479. * BIT [ 7 : 0] :- mac_id
  3480. * BIT [15 : 8] :- cmdq_id
  3481. * BIT [31 : 16] :- reserved
  3482. */
  3483. A_UINT32 mac_id__cmdq_id__word;
  3484. A_UINT32 sync_cmd;
  3485. A_UINT32 write_cmd;
  3486. A_UINT32 gen_mpdu_cmd;
  3487. A_UINT32 mpdu_queue_stats_cmd;
  3488. A_UINT32 mpdu_head_info_cmd;
  3489. A_UINT32 msdu_flow_stats_cmd;
  3490. A_UINT32 remove_mpdu_cmd;
  3491. A_UINT32 remove_msdu_cmd;
  3492. A_UINT32 flush_cache_cmd;
  3493. A_UINT32 update_mpduq_cmd;
  3494. A_UINT32 update_msduq_cmd;
  3495. } htt_tx_tqm_cmdq_status_tlv;
  3496. /* STATS_TYPE : HTT_DBG_EXT_STATS_TQM_CMDQ
  3497. * TLV_TAGS:
  3498. * - HTT_STATS_STRING_TAG
  3499. * - HTT_STATS_TX_TQM_CMDQ_STATUS_TAG
  3500. */
  3501. /* NOTE:
  3502. * This structure is for documentation, and cannot be safely used directly.
  3503. * Instead, use the constituent TLV structures to fill/parse.
  3504. */
  3505. typedef struct {
  3506. struct _cmdq_stats {
  3507. htt_stats_string_tlv cmdq_str_tlv;
  3508. htt_tx_tqm_cmdq_status_tlv status_tlv;
  3509. } q[1];
  3510. } htt_tx_tqm_cmdq_stats_t;
  3511. /* == TX-DE STATS == */
  3512. /* Structures for tx de stats */
  3513. typedef struct {
  3514. htt_tlv_hdr_t tlv_hdr;
  3515. A_UINT32 m1_packets;
  3516. A_UINT32 m2_packets;
  3517. A_UINT32 m3_packets;
  3518. A_UINT32 m4_packets;
  3519. A_UINT32 g1_packets;
  3520. A_UINT32 g2_packets;
  3521. A_UINT32 rc4_packets;
  3522. A_UINT32 eap_packets;
  3523. A_UINT32 eapol_start_packets;
  3524. A_UINT32 eapol_logoff_packets;
  3525. A_UINT32 eapol_encap_asf_packets;
  3526. } htt_tx_de_eapol_packets_stats_tlv;
  3527. typedef struct {
  3528. htt_tlv_hdr_t tlv_hdr;
  3529. A_UINT32 ap_bss_peer_not_found;
  3530. A_UINT32 ap_bcast_mcast_no_peer;
  3531. A_UINT32 sta_delete_in_progress;
  3532. A_UINT32 ibss_no_bss_peer;
  3533. A_UINT32 invaild_vdev_type;
  3534. A_UINT32 invalid_ast_peer_entry;
  3535. A_UINT32 peer_entry_invalid;
  3536. A_UINT32 ethertype_not_ip;
  3537. A_UINT32 eapol_lookup_failed;
  3538. A_UINT32 qpeer_not_allow_data;
  3539. A_UINT32 fse_tid_override;
  3540. A_UINT32 ipv6_jumbogram_zero_length;
  3541. A_UINT32 qos_to_non_qos_in_prog;
  3542. A_UINT32 ap_bcast_mcast_eapol;
  3543. A_UINT32 unicast_on_ap_bss_peer;
  3544. A_UINT32 ap_vdev_invalid;
  3545. A_UINT32 incomplete_llc;
  3546. A_UINT32 eapol_duplicate_m3;
  3547. A_UINT32 eapol_duplicate_m4;
  3548. } htt_tx_de_classify_failed_stats_tlv;
  3549. typedef struct {
  3550. htt_tlv_hdr_t tlv_hdr;
  3551. A_UINT32 arp_packets;
  3552. A_UINT32 igmp_packets;
  3553. A_UINT32 dhcp_packets;
  3554. A_UINT32 host_inspected;
  3555. A_UINT32 htt_included;
  3556. A_UINT32 htt_valid_mcs;
  3557. A_UINT32 htt_valid_nss;
  3558. A_UINT32 htt_valid_preamble_type;
  3559. A_UINT32 htt_valid_chainmask;
  3560. A_UINT32 htt_valid_guard_interval;
  3561. A_UINT32 htt_valid_retries;
  3562. A_UINT32 htt_valid_bw_info;
  3563. A_UINT32 htt_valid_power;
  3564. A_UINT32 htt_valid_key_flags;
  3565. A_UINT32 htt_valid_no_encryption;
  3566. A_UINT32 fse_entry_count;
  3567. A_UINT32 fse_priority_be;
  3568. A_UINT32 fse_priority_high;
  3569. A_UINT32 fse_priority_low;
  3570. A_UINT32 fse_traffic_ptrn_be;
  3571. A_UINT32 fse_traffic_ptrn_over_sub;
  3572. A_UINT32 fse_traffic_ptrn_bursty;
  3573. A_UINT32 fse_traffic_ptrn_interactive;
  3574. A_UINT32 fse_traffic_ptrn_periodic;
  3575. A_UINT32 fse_hwqueue_alloc;
  3576. A_UINT32 fse_hwqueue_created;
  3577. A_UINT32 fse_hwqueue_send_to_host;
  3578. A_UINT32 mcast_entry;
  3579. A_UINT32 bcast_entry;
  3580. A_UINT32 htt_update_peer_cache;
  3581. A_UINT32 htt_learning_frame;
  3582. A_UINT32 fse_invalid_peer;
  3583. /**
  3584. * mec_notify is HTT TX WBM multicast echo check notification
  3585. * from firmware to host. FW sends SA addresses to host for all
  3586. * multicast/broadcast packets received on STA side.
  3587. */
  3588. A_UINT32 mec_notify;
  3589. } htt_tx_de_classify_stats_tlv;
  3590. typedef struct {
  3591. htt_tlv_hdr_t tlv_hdr;
  3592. A_UINT32 eok;
  3593. A_UINT32 classify_done;
  3594. A_UINT32 lookup_failed;
  3595. A_UINT32 send_host_dhcp;
  3596. A_UINT32 send_host_mcast;
  3597. A_UINT32 send_host_unknown_dest;
  3598. A_UINT32 send_host;
  3599. A_UINT32 status_invalid;
  3600. } htt_tx_de_classify_status_stats_tlv;
  3601. typedef struct {
  3602. htt_tlv_hdr_t tlv_hdr;
  3603. A_UINT32 enqueued_pkts;
  3604. A_UINT32 to_tqm;
  3605. A_UINT32 to_tqm_bypass;
  3606. } htt_tx_de_enqueue_packets_stats_tlv;
  3607. typedef struct {
  3608. htt_tlv_hdr_t tlv_hdr;
  3609. A_UINT32 discarded_pkts;
  3610. A_UINT32 local_frames;
  3611. A_UINT32 is_ext_msdu;
  3612. } htt_tx_de_enqueue_discard_stats_tlv;
  3613. typedef struct {
  3614. htt_tlv_hdr_t tlv_hdr;
  3615. A_UINT32 tcl_dummy_frame;
  3616. A_UINT32 tqm_dummy_frame;
  3617. A_UINT32 tqm_notify_frame;
  3618. A_UINT32 fw2wbm_enq;
  3619. A_UINT32 tqm_bypass_frame;
  3620. } htt_tx_de_compl_stats_tlv;
  3621. #define HTT_TX_DE_CMN_STATS_MAC_ID_M 0x000000ff
  3622. #define HTT_TX_DE_CMN_STATS_MAC_ID_S 0
  3623. #define HTT_TX_DE_CMN_STATS_MAC_ID_GET(_var) \
  3624. (((_var) & HTT_TX_DE_CMN_STATS_MAC_ID_M) >> \
  3625. HTT_TX_DE_CMN_STATS_MAC_ID_S)
  3626. #define HTT_TX_DE_CMN_STATS_MAC_ID_SET(_var, _val) \
  3627. do { \
  3628. HTT_CHECK_SET_VAL(HTT_TX_DE_CMN_STATS_MAC_ID, _val); \
  3629. ((_var) |= ((_val) << HTT_TX_DE_CMN_STATS_MAC_ID_S)); \
  3630. } while (0)
  3631. /*
  3632. * The htt_tx_de_fw2wbm_ring_full_hist_tlv is a histogram of time we waited
  3633. * for the fw2wbm ring buffer. we are requesting a buffer in FW2WBM release
  3634. * ring,which may fail, due to non availability of buffer. Hence we sleep for
  3635. * 200us & again request for it. This is a histogram of time we wait, with
  3636. * bin of 200ms & there are 10 bin (2 seconds max)
  3637. * They are defined by the following macros in FW
  3638. * #define ENTRIES_PER_BIN_COUNT 1000 // per bin 1000 * 200us = 200ms
  3639. * #define RING_FULL_BIN_ENTRIES (WAL_TX_DE_FW2WBM_ALLOC_TIMEOUT_COUNT /
  3640. * ENTRIES_PER_BIN_COUNT)
  3641. */
  3642. typedef struct {
  3643. htt_tlv_hdr_t tlv_hdr;
  3644. A_UINT32 fw2wbm_ring_full_hist[1];
  3645. } htt_tx_de_fw2wbm_ring_full_hist_tlv;
  3646. typedef struct {
  3647. htt_tlv_hdr_t tlv_hdr;
  3648. /**
  3649. * BIT [ 7 : 0] :- mac_id
  3650. * BIT [31 : 8] :- reserved
  3651. */
  3652. A_UINT32 mac_id__word;
  3653. /* Global Stats */
  3654. A_UINT32 tcl2fw_entry_count;
  3655. A_UINT32 not_to_fw;
  3656. A_UINT32 invalid_pdev_vdev_peer;
  3657. A_UINT32 tcl_res_invalid_addrx;
  3658. A_UINT32 wbm2fw_entry_count;
  3659. A_UINT32 invalid_pdev;
  3660. A_UINT32 tcl_res_addrx_timeout;
  3661. A_UINT32 invalid_vdev;
  3662. A_UINT32 invalid_tcl_exp_frame_desc;
  3663. A_UINT32 vdev_id_mismatch_cnt;
  3664. } htt_tx_de_cmn_stats_tlv;
  3665. #define HTT_STATS_RX_FW_RING_SIZE_NUM_ENTRIES(dword) ((dword >> 0) & 0xffff)
  3666. #define HTT_STATS_RX_FW_RING_CURR_NUM_ENTRIES(dword) ((dword >> 16) & 0xffff)
  3667. /* Rx debug info for status rings */
  3668. typedef struct {
  3669. htt_tlv_hdr_t tlv_hdr;
  3670. /**
  3671. * BIT [15 : 0] :- max possible number of entries in respective ring
  3672. * (size of the ring in terms of entries)
  3673. * BIT [16 : 31] :- current number of entries occupied in respective ring
  3674. */
  3675. A_UINT32 entry_status_sw2rxdma;
  3676. A_UINT32 entry_status_rxdma2reo;
  3677. A_UINT32 entry_status_reo2sw1;
  3678. A_UINT32 entry_status_reo2sw4;
  3679. A_UINT32 entry_status_refillringipa;
  3680. A_UINT32 entry_status_refillringhost;
  3681. /** datarate - Moving Average of Number of Entries */
  3682. A_UINT32 datarate_refillringipa;
  3683. A_UINT32 datarate_refillringhost;
  3684. /**
  3685. * refillringhost_backpress_hist and refillringipa_backpress_hist are
  3686. * deprecated, and will be filled with 0x0 by the target.
  3687. */
  3688. A_UINT32 refillringhost_backpress_hist[3];
  3689. A_UINT32 refillringipa_backpress_hist[3];
  3690. /**
  3691. * Number of times reo2sw4(IPA_DEST_RING) ring is back-pressured
  3692. * in recent time periods
  3693. * element 0: in last 0 to 250ms
  3694. * element 1: 250ms to 500ms
  3695. * element 2: above 500ms
  3696. */
  3697. A_UINT32 reo2sw4ringipa_backpress_hist[3];
  3698. } htt_rx_fw_ring_stats_tlv_v;
  3699. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_DE_INFO
  3700. * TLV_TAGS:
  3701. * - HTT_STATS_TX_DE_CMN_TAG
  3702. * - HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG
  3703. * - HTT_STATS_TX_DE_EAPOL_PACKETS_TAG
  3704. * - HTT_STATS_TX_DE_CLASSIFY_STATS_TAG
  3705. * - HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG
  3706. * - HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG
  3707. * - HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG
  3708. * - HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG
  3709. * - HTT_STATS_TX_DE_COMPL_STATS_TAG
  3710. */
  3711. /* NOTE:
  3712. * This structure is for documentation, and cannot be safely used directly.
  3713. * Instead, use the constituent TLV structures to fill/parse.
  3714. */
  3715. typedef struct {
  3716. htt_tx_de_cmn_stats_tlv cmn_tlv;
  3717. htt_tx_de_fw2wbm_ring_full_hist_tlv fw2wbm_hist_tlv;
  3718. htt_tx_de_eapol_packets_stats_tlv eapol_stats_tlv;
  3719. htt_tx_de_classify_stats_tlv classify_stats_tlv;
  3720. htt_tx_de_classify_failed_stats_tlv classify_failed_tlv;
  3721. htt_tx_de_classify_status_stats_tlv classify_status_rlv;
  3722. htt_tx_de_enqueue_packets_stats_tlv enqueue_packets_tlv;
  3723. htt_tx_de_enqueue_discard_stats_tlv enqueue_discard_tlv;
  3724. htt_tx_de_compl_stats_tlv comp_status_tlv;
  3725. } htt_tx_de_stats_t;
  3726. /* == RING-IF STATS == */
  3727. /* DWORD num_elems__prefetch_tail_idx */
  3728. #define HTT_RING_IF_STATS_NUM_ELEMS_M 0x0000ffff
  3729. #define HTT_RING_IF_STATS_NUM_ELEMS_S 0
  3730. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M 0xffff0000
  3731. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S 16
  3732. #define HTT_RING_IF_STATS_NUM_ELEMS_GET(_var) \
  3733. (((_var) & HTT_RING_IF_STATS_NUM_ELEMS_M) >> \
  3734. HTT_RING_IF_STATS_NUM_ELEMS_S)
  3735. #define HTT_RING_IF_STATS_NUM_ELEMS_SET(_var, _val) \
  3736. do { \
  3737. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_NUM_ELEMS, _val); \
  3738. ((_var) |= ((_val) << HTT_RING_IF_STATS_NUM_ELEMS_S)); \
  3739. } while (0)
  3740. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_GET(_var) \
  3741. (((_var) & HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M) >> \
  3742. HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)
  3743. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_SET(_var, _val) \
  3744. do { \
  3745. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_PREFETCH_TAIL_IDX, _val); \
  3746. ((_var) |= ((_val) << HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)); \
  3747. } while (0)
  3748. /* DWORD head_idx__tail_idx */
  3749. #define HTT_RING_IF_STATS_HEAD_IDX_M 0x0000ffff
  3750. #define HTT_RING_IF_STATS_HEAD_IDX_S 0
  3751. #define HTT_RING_IF_STATS_TAIL_IDX_M 0xffff0000
  3752. #define HTT_RING_IF_STATS_TAIL_IDX_S 16
  3753. #define HTT_RING_IF_STATS_HEAD_IDX_GET(_var) \
  3754. (((_var) & HTT_RING_IF_STATS_HEAD_IDX_M) >> \
  3755. HTT_RING_IF_STATS_HEAD_IDX_S)
  3756. #define HTT_RING_IF_STATS_HEAD_IDX_SET(_var, _val) \
  3757. do { \
  3758. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HEAD_IDX, _val); \
  3759. ((_var) |= ((_val) << HTT_RING_IF_STATS_HEAD_IDX_S)); \
  3760. } while (0)
  3761. #define HTT_RING_IF_STATS_TAIL_IDX_GET(_var) \
  3762. (((_var) & HTT_RING_IF_STATS_TAIL_IDX_M) >> \
  3763. HTT_RING_IF_STATS_TAIL_IDX_S)
  3764. #define HTT_RING_IF_STATS_TAIL_IDX_SET(_var, _val) \
  3765. do { \
  3766. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_TAIL_IDX, _val); \
  3767. ((_var) |= ((_val) << HTT_RING_IF_STATS_TAIL_IDX_S)); \
  3768. } while (0)
  3769. /* DWORD shadow_head_idx__shadow_tail_idx */
  3770. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M 0x0000ffff
  3771. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S 0
  3772. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M 0xffff0000
  3773. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S 16
  3774. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_GET(_var) \
  3775. (((_var) & HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M) >> \
  3776. HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)
  3777. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_SET(_var, _val) \
  3778. do { \
  3779. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_HEAD_IDX, _val); \
  3780. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)); \
  3781. } while (0)
  3782. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_GET(_var) \
  3783. (((_var) & HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M) >> \
  3784. HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)
  3785. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_SET(_var, _val) \
  3786. do { \
  3787. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_TAIL_IDX, _val); \
  3788. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)); \
  3789. } while (0)
  3790. /* DWORD lwm_thresh__hwm_thresh */
  3791. #define HTT_RING_IF_STATS_LWM_THRESHOLD_M 0x0000ffff
  3792. #define HTT_RING_IF_STATS_LWM_THRESHOLD_S 0
  3793. #define HTT_RING_IF_STATS_HWM_THRESHOLD_M 0xffff0000
  3794. #define HTT_RING_IF_STATS_HWM_THRESHOLD_S 16
  3795. #define HTT_RING_IF_STATS_LWM_THRESHOLD_GET(_var) \
  3796. (((_var) & HTT_RING_IF_STATS_LWM_THRESHOLD_M) >> \
  3797. HTT_RING_IF_STATS_LWM_THRESHOLD_S)
  3798. #define HTT_RING_IF_STATS_LWM_THRESHOLD_SET(_var, _val) \
  3799. do { \
  3800. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_LWM_THRESHOLD, _val); \
  3801. ((_var) |= ((_val) << HTT_RING_IF_STATS_LWM_THRESHOLD_S)); \
  3802. } while (0)
  3803. #define HTT_RING_IF_STATS_HWM_THRESHOLD_GET(_var) \
  3804. (((_var) & HTT_RING_IF_STATS_HWM_THRESHOLD_M) >> \
  3805. HTT_RING_IF_STATS_HWM_THRESHOLD_S)
  3806. #define HTT_RING_IF_STATS_HWM_THRESHOLD_SET(_var, _val) \
  3807. do { \
  3808. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HWM_THRESHOLD, _val); \
  3809. ((_var) |= ((_val) << HTT_RING_IF_STATS_HWM_THRESHOLD_S)); \
  3810. } while (0)
  3811. #define HTT_STATS_LOW_WM_BINS 5
  3812. #define HTT_STATS_HIGH_WM_BINS 5
  3813. typedef struct {
  3814. /** DWORD aligned base memory address of the ring */
  3815. A_UINT32 base_addr;
  3816. /** size of each ring element */
  3817. A_UINT32 elem_size;
  3818. /**
  3819. * BIT [15 : 0] :- num_elems
  3820. * BIT [31 : 16] :- prefetch_tail_idx
  3821. */
  3822. A_UINT32 num_elems__prefetch_tail_idx;
  3823. /**
  3824. * BIT [15 : 0] :- head_idx
  3825. * BIT [31 : 16] :- tail_idx
  3826. */
  3827. A_UINT32 head_idx__tail_idx;
  3828. /**
  3829. * BIT [15 : 0] :- shadow_head_idx
  3830. * BIT [31 : 16] :- shadow_tail_idx
  3831. */
  3832. A_UINT32 shadow_head_idx__shadow_tail_idx;
  3833. A_UINT32 num_tail_incr;
  3834. /**
  3835. * BIT [15 : 0] :- lwm_thresh
  3836. * BIT [31 : 16] :- hwm_thresh
  3837. */
  3838. A_UINT32 lwm_thresh__hwm_thresh;
  3839. A_UINT32 overrun_hit_count;
  3840. A_UINT32 underrun_hit_count;
  3841. A_UINT32 prod_blockwait_count;
  3842. A_UINT32 cons_blockwait_count;
  3843. A_UINT32 low_wm_hit_count[HTT_STATS_LOW_WM_BINS];
  3844. A_UINT32 high_wm_hit_count[HTT_STATS_HIGH_WM_BINS];
  3845. } htt_ring_if_stats_tlv;
  3846. #define HTT_RING_IF_CMN_MAC_ID_M 0x000000ff
  3847. #define HTT_RING_IF_CMN_MAC_ID_S 0
  3848. #define HTT_RING_IF_CMN_MAC_ID_GET(_var) \
  3849. (((_var) & HTT_RING_IF_CMN_MAC_ID_M) >> \
  3850. HTT_RING_IF_CMN_MAC_ID_S)
  3851. #define HTT_RING_IF_CMN_MAC_ID_SET(_var, _val) \
  3852. do { \
  3853. HTT_CHECK_SET_VAL(HTT_RING_IF_CMN_MAC_ID, _val); \
  3854. ((_var) |= ((_val) << HTT_RING_IF_CMN_MAC_ID_S)); \
  3855. } while (0)
  3856. typedef struct {
  3857. htt_tlv_hdr_t tlv_hdr;
  3858. /**
  3859. * BIT [ 7 : 0] :- mac_id
  3860. * BIT [31 : 8] :- reserved
  3861. */
  3862. A_UINT32 mac_id__word;
  3863. A_UINT32 num_records;
  3864. } htt_ring_if_cmn_tlv;
  3865. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3866. * TLV_TAGS:
  3867. * - HTT_STATS_RING_IF_CMN_TAG
  3868. * - HTT_STATS_STRING_TAG
  3869. * - HTT_STATS_RING_IF_TAG
  3870. */
  3871. /* NOTE:
  3872. * This structure is for documentation, and cannot be safely used directly.
  3873. * Instead, use the constituent TLV structures to fill/parse.
  3874. */
  3875. typedef struct {
  3876. htt_ring_if_cmn_tlv cmn_tlv;
  3877. /** Variable based on the Number of records. */
  3878. struct _ring_if {
  3879. htt_stats_string_tlv ring_str_tlv;
  3880. htt_ring_if_stats_tlv ring_tlv;
  3881. } r[1];
  3882. } htt_ring_if_stats_t;
  3883. /* == SFM STATS == */
  3884. #define HTT_SFM_CLIENT_USER_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3885. /* NOTE: Variable length TLV, use length spec to infer array size */
  3886. typedef struct {
  3887. htt_tlv_hdr_t tlv_hdr;
  3888. /** Number of DWORDS used per user and per client */
  3889. A_UINT32 dwords_used_by_user_n[1];
  3890. } htt_sfm_client_user_tlv_v;
  3891. typedef struct {
  3892. htt_tlv_hdr_t tlv_hdr;
  3893. /** Client ID */
  3894. A_UINT32 client_id;
  3895. /** Minimum number of buffers */
  3896. A_UINT32 buf_min;
  3897. /** Maximum number of buffers */
  3898. A_UINT32 buf_max;
  3899. /** Number of Busy buffers */
  3900. A_UINT32 buf_busy;
  3901. /** Number of Allocated buffers */
  3902. A_UINT32 buf_alloc;
  3903. /** Number of Available/Usable buffers */
  3904. A_UINT32 buf_avail;
  3905. /** Number of users */
  3906. A_UINT32 num_users;
  3907. } htt_sfm_client_tlv;
  3908. #define HTT_SFM_CMN_MAC_ID_M 0x000000ff
  3909. #define HTT_SFM_CMN_MAC_ID_S 0
  3910. #define HTT_SFM_CMN_MAC_ID_GET(_var) \
  3911. (((_var) & HTT_SFM_CMN_MAC_ID_M) >> \
  3912. HTT_SFM_CMN_MAC_ID_S)
  3913. #define HTT_SFM_CMN_MAC_ID_SET(_var, _val) \
  3914. do { \
  3915. HTT_CHECK_SET_VAL(HTT_SFM_CMN_MAC_ID, _val); \
  3916. ((_var) |= ((_val) << HTT_SFM_CMN_MAC_ID_S)); \
  3917. } while (0)
  3918. typedef struct {
  3919. htt_tlv_hdr_t tlv_hdr;
  3920. /**
  3921. * BIT [ 7 : 0] :- mac_id
  3922. * BIT [31 : 8] :- reserved
  3923. */
  3924. A_UINT32 mac_id__word;
  3925. /**
  3926. * Indicates the total number of 128 byte buffers in the CMEM
  3927. * that are available for buffer sharing
  3928. */
  3929. A_UINT32 buf_total;
  3930. /**
  3931. * Indicates for certain client or all the clients there is no
  3932. * dword saved in SFM, refer to SFM_R1_MEM_EMPTY
  3933. */
  3934. A_UINT32 mem_empty;
  3935. /** DEALLOCATE_BUFFERS, refer to register SFM_R0_DEALLOCATE_BUFFERS */
  3936. A_UINT32 deallocate_bufs;
  3937. /** Number of Records */
  3938. A_UINT32 num_records;
  3939. } htt_sfm_cmn_tlv;
  3940. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3941. * TLV_TAGS:
  3942. * - HTT_STATS_SFM_CMN_TAG
  3943. * - HTT_STATS_STRING_TAG
  3944. * - HTT_STATS_SFM_CLIENT_TAG
  3945. * - HTT_STATS_SFM_CLIENT_USER_TAG
  3946. */
  3947. /* NOTE:
  3948. * This structure is for documentation, and cannot be safely used directly.
  3949. * Instead, use the constituent TLV structures to fill/parse.
  3950. */
  3951. typedef struct {
  3952. htt_sfm_cmn_tlv cmn_tlv;
  3953. /** Variable based on the Number of records. */
  3954. struct _sfm_client {
  3955. htt_stats_string_tlv client_str_tlv;
  3956. htt_sfm_client_tlv client_tlv;
  3957. htt_sfm_client_user_tlv_v user_tlv;
  3958. } r[1];
  3959. } htt_sfm_stats_t;
  3960. /* == SRNG STATS == */
  3961. /* DWORD mac_id__ring_id__arena__ep */
  3962. #define HTT_SRING_STATS_MAC_ID_M 0x000000ff
  3963. #define HTT_SRING_STATS_MAC_ID_S 0
  3964. #define HTT_SRING_STATS_RING_ID_M 0x0000ff00
  3965. #define HTT_SRING_STATS_RING_ID_S 8
  3966. #define HTT_SRING_STATS_ARENA_M 0x00ff0000
  3967. #define HTT_SRING_STATS_ARENA_S 16
  3968. #define HTT_SRING_STATS_EP_TYPE_M 0x01000000
  3969. #define HTT_SRING_STATS_EP_TYPE_S 24
  3970. #define HTT_SRING_STATS_MAC_ID_GET(_var) \
  3971. (((_var) & HTT_SRING_STATS_MAC_ID_M) >> \
  3972. HTT_SRING_STATS_MAC_ID_S)
  3973. #define HTT_SRING_STATS_MAC_ID_SET(_var, _val) \
  3974. do { \
  3975. HTT_CHECK_SET_VAL(HTT_SRING_STATS_MAC_ID, _val); \
  3976. ((_var) |= ((_val) << HTT_SRING_STATS_MAC_ID_S)); \
  3977. } while (0)
  3978. #define HTT_SRING_STATS_RING_ID_GET(_var) \
  3979. (((_var) & HTT_SRING_STATS_RING_ID_M) >> \
  3980. HTT_SRING_STATS_RING_ID_S)
  3981. #define HTT_SRING_STATS_RING_ID_SET(_var, _val) \
  3982. do { \
  3983. HTT_CHECK_SET_VAL(HTT_SRING_STATS_RING_ID, _val); \
  3984. ((_var) |= ((_val) << HTT_SRING_STATS_RING_ID_S)); \
  3985. } while (0)
  3986. #define HTT_SRING_STATS_ARENA_GET(_var) \
  3987. (((_var) & HTT_SRING_STATS_ARENA_M) >> \
  3988. HTT_SRING_STATS_ARENA_S)
  3989. #define HTT_SRING_STATS_ARENA_SET(_var, _val) \
  3990. do { \
  3991. HTT_CHECK_SET_VAL(HTT_SRING_STATS_ARENA, _val); \
  3992. ((_var) |= ((_val) << HTT_SRING_STATS_ARENA_S)); \
  3993. } while (0)
  3994. #define HTT_SRING_STATS_EP_TYPE_GET(_var) \
  3995. (((_var) & HTT_SRING_STATS_EP_TYPE_M) >> \
  3996. HTT_SRING_STATS_EP_TYPE_S)
  3997. #define HTT_SRING_STATS_EP_TYPE_SET(_var, _val) \
  3998. do { \
  3999. HTT_CHECK_SET_VAL(HTT_SRING_STATS_EP_TYPE, _val); \
  4000. ((_var) |= ((_val) << HTT_SRING_STATS_EP_TYPE_S)); \
  4001. } while (0)
  4002. /* DWORD num_avail_words__num_valid_words */
  4003. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_M 0x0000ffff
  4004. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_S 0
  4005. #define HTT_SRING_STATS_NUM_VALID_WORDS_M 0xffff0000
  4006. #define HTT_SRING_STATS_NUM_VALID_WORDS_S 16
  4007. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_GET(_var) \
  4008. (((_var) & HTT_SRING_STATS_NUM_AVAIL_WORDS_M) >> \
  4009. HTT_SRING_STATS_NUM_AVAIL_WORDS_S)
  4010. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_SET(_var, _val) \
  4011. do { \
  4012. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_AVAIL_WORDS, _val); \
  4013. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_AVAIL_WORDS_S)); \
  4014. } while (0)
  4015. #define HTT_SRING_STATS_NUM_VALID_WORDS_GET(_var) \
  4016. (((_var) & HTT_SRING_STATS_NUM_VALID_WORDS_M) >> \
  4017. HTT_SRING_STATS_NUM_VALID_WORDS_S)
  4018. #define HTT_SRING_STATS_NUM_VALID_WORDS_SET(_var, _val) \
  4019. do { \
  4020. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_VALID_WORDS, _val); \
  4021. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_VALID_WORDS_S)); \
  4022. } while (0)
  4023. /* DWORD head_ptr__tail_ptr */
  4024. #define HTT_SRING_STATS_HEAD_PTR_M 0x0000ffff
  4025. #define HTT_SRING_STATS_HEAD_PTR_S 0
  4026. #define HTT_SRING_STATS_TAIL_PTR_M 0xffff0000
  4027. #define HTT_SRING_STATS_TAIL_PTR_S 16
  4028. #define HTT_SRING_STATS_HEAD_PTR_GET(_var) \
  4029. (((_var) & HTT_SRING_STATS_HEAD_PTR_M) >> \
  4030. HTT_SRING_STATS_HEAD_PTR_S)
  4031. #define HTT_SRING_STATS_HEAD_PTR_SET(_var, _val) \
  4032. do { \
  4033. HTT_CHECK_SET_VAL(HTT_SRING_STATS_HEAD_PTR, _val); \
  4034. ((_var) |= ((_val) << HTT_SRING_STATS_HEAD_PTR_S)); \
  4035. } while (0)
  4036. #define HTT_SRING_STATS_TAIL_PTR_GET(_var) \
  4037. (((_var) & HTT_SRING_STATS_TAIL_PTR_M) >> \
  4038. HTT_SRING_STATS_TAIL_PTR_S)
  4039. #define HTT_SRING_STATS_TAIL_PTR_SET(_var, _val) \
  4040. do { \
  4041. HTT_CHECK_SET_VAL(HTT_SRING_STATS_TAIL_PTR, _val); \
  4042. ((_var) |= ((_val) << HTT_SRING_STATS_TAIL_PTR_S)); \
  4043. } while (0)
  4044. /* DWORD consumer_empty__producer_full */
  4045. #define HTT_SRING_STATS_CONSUMER_EMPTY_M 0x0000ffff
  4046. #define HTT_SRING_STATS_CONSUMER_EMPTY_S 0
  4047. #define HTT_SRING_STATS_PRODUCER_FULL_M 0xffff0000
  4048. #define HTT_SRING_STATS_PRODUCER_FULL_S 16
  4049. #define HTT_SRING_STATS_CONSUMER_EMPTY_GET(_var) \
  4050. (((_var) & HTT_SRING_STATS_CONSUMER_EMPTY_M) >> \
  4051. HTT_SRING_STATS_CONSUMER_EMPTY_S)
  4052. #define HTT_SRING_STATS_CONSUMER_EMPTY_SET(_var, _val) \
  4053. do { \
  4054. HTT_CHECK_SET_VAL(HTT_SRING_STATS_CONSUMER_EMPTY, _val); \
  4055. ((_var) |= ((_val) << HTT_SRING_STATS_CONSUMER_EMPTY_S)); \
  4056. } while (0)
  4057. #define HTT_SRING_STATS_PRODUCER_FULL_GET(_var) \
  4058. (((_var) & HTT_SRING_STATS_PRODUCER_FULL_M) >> \
  4059. HTT_SRING_STATS_PRODUCER_FULL_S)
  4060. #define HTT_SRING_STATS_PRODUCER_FULL_SET(_var, _val) \
  4061. do { \
  4062. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PRODUCER_FULL, _val); \
  4063. ((_var) |= ((_val) << HTT_SRING_STATS_PRODUCER_FULL_S)); \
  4064. } while (0)
  4065. /* DWORD prefetch_count__internal_tail_ptr */
  4066. #define HTT_SRING_STATS_PREFETCH_COUNT_M 0x0000ffff
  4067. #define HTT_SRING_STATS_PREFETCH_COUNT_S 0
  4068. #define HTT_SRING_STATS_INTERNAL_TP_M 0xffff0000
  4069. #define HTT_SRING_STATS_INTERNAL_TP_S 16
  4070. #define HTT_SRING_STATS_PREFETCH_COUNT_GET(_var) \
  4071. (((_var) & HTT_SRING_STATS_PREFETCH_COUNT_M) >> \
  4072. HTT_SRING_STATS_PREFETCH_COUNT_S)
  4073. #define HTT_SRING_STATS_PREFETCH_COUNT_SET(_var, _val) \
  4074. do { \
  4075. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PREFETCH_COUNT, _val); \
  4076. ((_var) |= ((_val) << HTT_SRING_STATS_PREFETCH_COUNT_S)); \
  4077. } while (0)
  4078. #define HTT_SRING_STATS_INTERNAL_TP_GET(_var) \
  4079. (((_var) & HTT_SRING_STATS_INTERNAL_TP_M) >> \
  4080. HTT_SRING_STATS_INTERNAL_TP_S)
  4081. #define HTT_SRING_STATS_INTERNAL_TP_SET(_var, _val) \
  4082. do { \
  4083. HTT_CHECK_SET_VAL(HTT_SRING_STATS_INTERNAL_TP, _val); \
  4084. ((_var) |= ((_val) << HTT_SRING_STATS_INTERNAL_TP_S)); \
  4085. } while (0)
  4086. typedef struct {
  4087. htt_tlv_hdr_t tlv_hdr;
  4088. /**
  4089. * BIT [ 7 : 0] :- mac_id
  4090. * BIT [15 : 8] :- ring_id
  4091. * BIT [23 : 16] :- arena 0 -SRING_HRAM, 1 - SRING_HCRAM, 2 - SRING_HW2HW.
  4092. * BIT [24 : 24] :- EP 0 -consumer, 1 - producer
  4093. * BIT [31 : 25] :- reserved
  4094. */
  4095. A_UINT32 mac_id__ring_id__arena__ep;
  4096. /** DWORD aligned base memory address of the ring */
  4097. A_UINT32 base_addr_lsb;
  4098. A_UINT32 base_addr_msb;
  4099. /** size of ring */
  4100. A_UINT32 ring_size;
  4101. /** size of each ring element */
  4102. A_UINT32 elem_size;
  4103. /** Ring status
  4104. *
  4105. * BIT [15 : 0] :- num_avail_words
  4106. * BIT [31 : 16] :- num_valid_words
  4107. */
  4108. A_UINT32 num_avail_words__num_valid_words;
  4109. /** Index of head and tail
  4110. * BIT [15 : 0] :- head_ptr
  4111. * BIT [31 : 16] :- tail_ptr
  4112. */
  4113. A_UINT32 head_ptr__tail_ptr;
  4114. /** Empty or full counter of rings
  4115. * BIT [15 : 0] :- consumer_empty
  4116. * BIT [31 : 16] :- producer_full
  4117. */
  4118. A_UINT32 consumer_empty__producer_full;
  4119. /** Prefetch status of consumer ring
  4120. * BIT [15 : 0] :- prefetch_count
  4121. * BIT [31 : 16] :- internal_tail_ptr
  4122. */
  4123. A_UINT32 prefetch_count__internal_tail_ptr;
  4124. } htt_sring_stats_tlv;
  4125. typedef struct {
  4126. htt_tlv_hdr_t tlv_hdr;
  4127. A_UINT32 num_records;
  4128. } htt_sring_cmn_tlv;
  4129. /* STATS_TYPE : HTT_DBG_EXT_STATS_SRNG_INFO
  4130. * TLV_TAGS:
  4131. * - HTT_STATS_SRING_CMN_TAG
  4132. * - HTT_STATS_STRING_TAG
  4133. * - HTT_STATS_SRING_STATS_TAG
  4134. */
  4135. /* NOTE:
  4136. * This structure is for documentation, and cannot be safely used directly.
  4137. * Instead, use the constituent TLV structures to fill/parse.
  4138. */
  4139. typedef struct {
  4140. htt_sring_cmn_tlv cmn_tlv;
  4141. /** Variable based on the Number of records */
  4142. struct _sring_stats {
  4143. htt_stats_string_tlv sring_str_tlv;
  4144. htt_sring_stats_tlv sring_stats_tlv;
  4145. } r[1];
  4146. } htt_sring_stats_t;
  4147. /* == PDEV TX RATE CTRL STATS == */
  4148. #define HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4149. #define HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4150. #define HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4151. #define HTT_TX_PDEV_STATS_NUM_GI_COUNTERS 4
  4152. #define HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4153. #define HTT_TX_PDEV_STATS_NUM_BW_COUNTERS 4
  4154. #define HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4155. #define HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4156. #define HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4157. #define HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4158. #define HTT_TX_PDEV_STATS_NUM_LTF 4
  4159. #define HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES 6
  4160. #define HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES 6
  4161. #define HTT_TX_NUM_OF_SOUNDING_STATS_WORDS \
  4162. (HTT_TX_PDEV_STATS_NUM_BW_COUNTERS * \
  4163. HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS)
  4164. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4165. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_S 0
  4166. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4167. (((_var) & HTT_TX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4168. HTT_TX_PDEV_RATE_STATS_MAC_ID_S)
  4169. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4170. do { \
  4171. HTT_CHECK_SET_VAL(HTT_TX_PDEV_RATE_STATS_MAC_ID, _val); \
  4172. ((_var) |= ((_val) << HTT_TX_PDEV_RATE_STATS_MAC_ID_S)); \
  4173. } while (0)
  4174. #define HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS \
  4175. (HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + \
  4176. HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + \
  4177. HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS)
  4178. #define HTT_TX_PDEV_STATS_NUM_PER_COUNTERS 101
  4179. /*
  4180. * Introduce new TX counters to support 320MHz support and punctured modes
  4181. */
  4182. typedef enum {
  4183. HTT_TX_PDEV_STATS_PUNCTURED_NONE = 0,
  4184. HTT_TX_PDEV_STATS_PUNCTURED_20 = 1,
  4185. HTT_TX_PDEV_STATS_PUNCTURED_40 = 2,
  4186. HTT_TX_PDEV_STATS_PUNCTURED_80 = 3,
  4187. HTT_TX_PDEV_STATS_PUNCTURED_120 = 4,
  4188. HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4189. } HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4190. #define HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4191. /* 11be related updates */
  4192. #define HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0...13,-2,-1 */
  4193. #define HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4194. #define HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS 6
  4195. #define HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS 4
  4196. typedef enum {
  4197. HTT_TX_PDEV_STATS_AX_RU_SIZE_26,
  4198. HTT_TX_PDEV_STATS_AX_RU_SIZE_52,
  4199. HTT_TX_PDEV_STATS_AX_RU_SIZE_106,
  4200. HTT_TX_PDEV_STATS_AX_RU_SIZE_242,
  4201. HTT_TX_PDEV_STATS_AX_RU_SIZE_484,
  4202. HTT_TX_PDEV_STATS_AX_RU_SIZE_996,
  4203. HTT_TX_PDEV_STATS_AX_RU_SIZE_996x2,
  4204. HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS,
  4205. } HTT_TX_PDEV_STATS_AX_RU_SIZE;
  4206. typedef enum {
  4207. HTT_TX_PDEV_STATS_BE_RU_SIZE_26,
  4208. HTT_TX_PDEV_STATS_BE_RU_SIZE_52,
  4209. HTT_TX_PDEV_STATS_BE_RU_SIZE_52_26,
  4210. HTT_TX_PDEV_STATS_BE_RU_SIZE_106,
  4211. HTT_TX_PDEV_STATS_BE_RU_SIZE_106_26,
  4212. HTT_TX_PDEV_STATS_BE_RU_SIZE_242,
  4213. HTT_TX_PDEV_STATS_BE_RU_SIZE_484,
  4214. HTT_TX_PDEV_STATS_BE_RU_SIZE_484_242,
  4215. HTT_TX_PDEV_STATS_BE_RU_SIZE_996,
  4216. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484,
  4217. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4218. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2,
  4219. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4220. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3,
  4221. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4222. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x4,
  4223. HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4224. } HTT_TX_PDEV_STATS_BE_RU_SIZE;
  4225. typedef struct {
  4226. htt_tlv_hdr_t tlv_hdr;
  4227. /**
  4228. * BIT [ 7 : 0] :- mac_id
  4229. * BIT [31 : 8] :- reserved
  4230. */
  4231. A_UINT32 mac_id__word;
  4232. /** Number of tx ldpc packets */
  4233. A_UINT32 tx_ldpc;
  4234. /** Number of tx rts packets */
  4235. A_UINT32 rts_cnt;
  4236. /** RSSI value of last ack packet (units = dB above noise floor) */
  4237. A_UINT32 ack_rssi;
  4238. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4239. /** tx_xx_mcs: currently unused */
  4240. A_UINT32 tx_su_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4241. A_UINT32 tx_mu_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4242. /* element 0,1, ...7 -> NSS 1,2, ...8 */
  4243. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4244. /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4245. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4246. A_UINT32 tx_stbc[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4247. A_UINT32 tx_pream[HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4248. /**
  4249. * Counters to track number of tx packets in each GI
  4250. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  4251. */
  4252. A_UINT32 tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4253. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  4254. A_UINT32 tx_dcm[HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS];
  4255. /** Number of CTS-acknowledged RTS packets */
  4256. A_UINT32 rts_success;
  4257. /**
  4258. * Counters for legacy 11a and 11b transmissions.
  4259. *
  4260. * The index corresponds to:
  4261. *
  4262. * CCK: 0: 1 Mbps, 1: 2 Mbps, 2: 5.5 Mbps, 3: 11 Mbps
  4263. *
  4264. * OFDM: 0: 6 Mbps, 1: 9 Mbps, 2: 12 Mbps, 3: 18 Mbps,
  4265. * 4: 24 Mbps, 5: 36 Mbps, 6: 48 Mbps, 7: 54 Mbps
  4266. */
  4267. A_UINT32 tx_legacy_cck_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4268. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4269. /** 11AC VHT DL MU MIMO LDPC count */
  4270. A_UINT32 ac_mu_mimo_tx_ldpc;
  4271. /** 11AX HE DL MU MIMO LDPC count */
  4272. A_UINT32 ax_mu_mimo_tx_ldpc;
  4273. /** 11AX HE DL MU OFDMA LDPC count */
  4274. A_UINT32 ofdma_tx_ldpc;
  4275. /**
  4276. * Counters for 11ax HE LTF selection during TX.
  4277. *
  4278. * The index corresponds to:
  4279. *
  4280. * 0: unused, 1: 1x LTF, 2: 2x LTF, 3: 4x LTF
  4281. */
  4282. A_UINT32 tx_he_ltf[HTT_TX_PDEV_STATS_NUM_LTF];
  4283. /** 11AC VHT DL MU MIMO TX MCS stats */
  4284. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4285. /** 11AX HE DL MU MIMO TX MCS stats */
  4286. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4287. /** 11AX HE DL MU OFDMA TX MCS stats */
  4288. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4289. /** 11AC VHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4290. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4291. /** 11AX HE DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4292. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4293. /** 11AX HE DL MU OFDMA TX NSS stats (Indicates NSS for individual users) */
  4294. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4295. /** 11AC VHT DL MU MIMO TX BW stats */
  4296. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4297. /** 11AX HE DL MU MIMO TX BW stats */
  4298. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4299. /** 11AX HE DL MU OFDMA TX BW stats */
  4300. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4301. /** 11AC VHT DL MU MIMO TX guard interval stats */
  4302. A_UINT32 ac_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4303. /** 11AX HE DL MU MIMO TX guard interval stats */
  4304. A_UINT32 ax_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4305. /** 11AX HE DL MU OFDMA TX guard interval stats */
  4306. A_UINT32 ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4307. A_UINT32 trigger_type_11ax[HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES];
  4308. A_UINT32 tx_11ax_su_ext;
  4309. /* Stats for MCS 12/13 */
  4310. A_UINT32 tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4311. A_UINT32 tx_stbc_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4312. A_UINT32 tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4313. /** 11AX VHT DL MU MIMO extended TX MCS stats for MCS 12/13 */
  4314. A_UINT32 ax_mu_mimo_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4315. /** 11AX VHT DL MU OFDMA extended TX MCS stats for MCS 12/13 */
  4316. A_UINT32 ofdma_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4317. /** 11AX VHT DL MU MIMO extended TX guard interval stats for MCS 12/13 */
  4318. A_UINT32 ax_mu_mimo_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4319. /** 11AX VHT DL MU OFDMA extended TX guard interval stats for MCS 12/13 */
  4320. A_UINT32 ofdma_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4321. /* Stats for MCS 14/15 */
  4322. A_UINT32 tx_mcs_ext_2[HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4323. A_UINT32 tx_bw_320mhz;
  4324. A_UINT32 tx_gi_ext_2[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4325. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4326. A_UINT32 reduced_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4327. /** 11AC VHT DL MU MIMO TX BW stats at reduced channel config */
  4328. A_UINT32 reduced_ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4329. /** 11AX HE DL MU MIMO TX BW stats at reduced channel config */
  4330. A_UINT32 reduced_ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4331. /** 11AX HE DL MU OFDMA TX BW stats at reduced channel config */
  4332. A_UINT32 reduced_ax_mu_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4333. /** 11AX HE DL MU OFDMA TX RU Size stats */
  4334. A_UINT32 ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS];
  4335. /** 11AX HE DL MU OFDMA HE-SIG-B MCS stats */
  4336. A_UINT32 ofdma_he_sig_b_mcs[HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS];
  4337. /** 11AX HE SU data + embedded trigger PPDU success stats (stats for HETP ack success PPDU cnt) */
  4338. A_UINT32 ax_su_embedded_trigger_data_ppdu;
  4339. /** 11AX HE SU data + embedded trigger PPDU failure stats (stats for HETP ack failure PPDU cnt) */
  4340. A_UINT32 ax_su_embedded_trigger_data_ppdu_err;
  4341. /** sta side trigger stats */
  4342. A_UINT32 trigger_type_11be[HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES];
  4343. } htt_tx_pdev_rate_stats_tlv;
  4344. typedef struct {
  4345. /* 11be mode pdev rate stats; placed in a separate TLV to adhere to size restrictions */
  4346. htt_tlv_hdr_t tlv_hdr;
  4347. /** 11BE EHT DL MU MIMO TX MCS stats */
  4348. A_UINT32 be_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4349. /** 11BE EHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4350. A_UINT32 be_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4351. /** 11BE EHT DL MU MIMO TX BW stats */
  4352. A_UINT32 be_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4353. /** 11BE EHT DL MU MIMO TX guard interval stats */
  4354. A_UINT32 be_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4355. /** 11BE DL MU MIMO LDPC count */
  4356. A_UINT32 be_mu_mimo_tx_ldpc;
  4357. } htt_tx_pdev_rate_stats_be_tlv;
  4358. typedef struct {
  4359. /*
  4360. * SAWF pdev rate stats;
  4361. * placed in a separate TLV to adhere to size restrictions
  4362. */
  4363. htt_tlv_hdr_t tlv_hdr;
  4364. /**
  4365. * Counter incremented when MCS is dropped due to the successive retries
  4366. * to a peer reaching the configured limit.
  4367. */
  4368. A_UINT32 rate_retry_mcs_drop_cnt;
  4369. /**
  4370. * histogram of MCS rate drop down, indexed by pre-drop MCS
  4371. */
  4372. A_UINT32 mcs_drop_rate[HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS];
  4373. /**
  4374. * PPDU PER histogram - each PPDU has its PER computed,
  4375. * and the bin corresponding to that PER percentage is incremented.
  4376. */
  4377. A_UINT32 per_histogram_cnt[HTT_TX_PDEV_STATS_NUM_PER_COUNTERS];
  4378. /**
  4379. * When the service class contains delay bound rate parameters which
  4380. * indicate low latency and we enable latency-based RA params then
  4381. * the low_latency_rate_count will be incremented.
  4382. * This counts the number of peer-TIDs that have been categorized as
  4383. * low-latency.
  4384. */
  4385. A_UINT32 low_latency_rate_cnt;
  4386. /** Indicate how many times rate drop happened within SIFS burst */
  4387. A_UINT32 su_burst_rate_drop_cnt;
  4388. /** Indicates how many within SIFS burst failed to deliver any pkt */
  4389. A_UINT32 su_burst_rate_drop_fail_cnt;
  4390. } htt_tx_pdev_rate_stats_sawf_tlv;
  4391. typedef struct {
  4392. htt_tlv_hdr_t tlv_hdr;
  4393. /**
  4394. * BIT [ 7 : 0] :- mac_id
  4395. * BIT [31 : 8] :- reserved
  4396. */
  4397. A_UINT32 mac_id__word;
  4398. /** 11BE EHT DL MU OFDMA LDPC count */
  4399. A_UINT32 be_ofdma_tx_ldpc;
  4400. /** 11BE EHT DL MU OFDMA TX MCS stats */
  4401. A_UINT32 be_ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4402. /**
  4403. * 11BE EHT DL MU OFDMA TX NSS stats (Indicates NSS for individual users)
  4404. */
  4405. A_UINT32 be_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4406. /** 11BE EHT DL MU OFDMA TX BW stats */
  4407. A_UINT32 be_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4408. /** 11BE EHT DL MU OFDMA TX guard interval stats */
  4409. A_UINT32 be_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4410. /** 11BE EHT DL MU OFDMA TX RU Size stats */
  4411. A_UINT32 be_ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4412. /** 11BE EHT DL MU OFDMA EHT-SIG MCS stats */
  4413. A_UINT32 be_ofdma_eht_sig_mcs[HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS];
  4414. } htt_tx_pdev_rate_stats_be_ofdma_tlv;
  4415. typedef struct {
  4416. htt_tlv_hdr_t tlv_hdr;
  4417. /** Tx PPDU duration histogram **/
  4418. A_UINT32 tx_ppdu_dur_hist[HTT_PDEV_STATS_PPDU_DUR_HIST_BINS];
  4419. } htt_tx_pdev_ppdu_dur_stats_tlv;
  4420. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_RATE
  4421. * TLV_TAGS:
  4422. * - HTT_STATS_TX_PDEV_RATE_STATS_TAG
  4423. */
  4424. /* NOTE:
  4425. * This structure is for documentation, and cannot be safely used directly.
  4426. * Instead, use the constituent TLV structures to fill/parse.
  4427. */
  4428. typedef struct {
  4429. htt_tx_pdev_rate_stats_tlv rate_tlv;
  4430. htt_tx_pdev_rate_stats_be_tlv rate_be_tlv;
  4431. htt_tx_pdev_rate_stats_sawf_tlv rate_sawf_tlv;
  4432. htt_tx_pdev_ppdu_dur_stats_tlv tx_ppdu_dur_tlv;
  4433. } htt_tx_pdev_rate_stats_t;
  4434. /* == PDEV RX RATE CTRL STATS == */
  4435. #define HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4436. #define HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4437. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4438. #define HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4439. #define HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4440. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT 14 /* 0-13 */
  4441. #define HTT_RX_PDEV_STATS_NUM_GI_COUNTERS 4
  4442. #define HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4443. #define HTT_RX_PDEV_STATS_NUM_BW_COUNTERS 4
  4444. #define HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS \
  4445. (HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS + HTT_RX_PDEV_STATS_NUM_BW_COUNTERS)
  4446. #define HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS 5 /* 20, 40, 80, 160, 320Mhz */
  4447. #define HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4448. #define HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS 8
  4449. #define HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4450. #define HTT_RX_PDEV_MAX_OFDMA_NUM_USER 8
  4451. #define HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER 8
  4452. #define HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS 16
  4453. #define HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0-13, -2, -1 */
  4454. #define HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4455. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS:
  4456. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4457. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4458. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4459. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4460. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4461. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4462. */
  4463. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS 6
  4464. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS:
  4465. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4466. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4467. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4468. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4469. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4470. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4471. * RU size index 6: HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  4472. */
  4473. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS 7 /* includes 996x2 */
  4474. typedef enum {
  4475. HTT_RX_PDEV_STATS_BE_RU_SIZE_26,
  4476. HTT_RX_PDEV_STATS_BE_RU_SIZE_52,
  4477. HTT_RX_PDEV_STATS_BE_RU_SIZE_52_26,
  4478. HTT_RX_PDEV_STATS_BE_RU_SIZE_106,
  4479. HTT_RX_PDEV_STATS_BE_RU_SIZE_106_26,
  4480. HTT_RX_PDEV_STATS_BE_RU_SIZE_242,
  4481. HTT_RX_PDEV_STATS_BE_RU_SIZE_484,
  4482. HTT_RX_PDEV_STATS_BE_RU_SIZE_484_242,
  4483. HTT_RX_PDEV_STATS_BE_RU_SIZE_996,
  4484. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484,
  4485. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4486. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2,
  4487. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4488. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3,
  4489. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4490. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x4,
  4491. HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4492. } HTT_RX_PDEV_STATS_BE_RU_SIZE;
  4493. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4494. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_S 0
  4495. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4496. (((_var) & HTT_RX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4497. HTT_RX_PDEV_RATE_STATS_MAC_ID_S)
  4498. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4499. do { \
  4500. HTT_CHECK_SET_VAL(HTT_RX_PDEV_RATE_STATS_MAC_ID, _val); \
  4501. ((_var) |= ((_val) << HTT_RX_PDEV_RATE_STATS_MAC_ID_S)); \
  4502. } while (0)
  4503. /* Introduce new RX counters to support 320MHZ support and punctured modes */
  4504. typedef enum {
  4505. HTT_RX_PDEV_STATS_PUNCTURED_NONE = 0,
  4506. HTT_RX_PDEV_STATS_PUNCTURED_20 = 1,
  4507. HTT_RX_PDEV_STATS_PUNCTURED_40 = 2,
  4508. HTT_RX_PDEV_STATS_PUNCTURED_80 = 3,
  4509. HTT_RX_PDEV_STATS_PUNCTURED_120 = 4,
  4510. HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4511. } HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4512. #define HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4513. typedef struct {
  4514. htt_tlv_hdr_t tlv_hdr;
  4515. /**
  4516. * BIT [ 7 : 0] :- mac_id
  4517. * BIT [31 : 8] :- reserved
  4518. */
  4519. A_UINT32 mac_id__word;
  4520. A_UINT32 nsts;
  4521. /** Number of rx ldpc packets */
  4522. A_UINT32 rx_ldpc;
  4523. /** Number of rx rts packets */
  4524. A_UINT32 rts_cnt;
  4525. /** units = dB above noise floor */
  4526. A_UINT32 rssi_mgmt;
  4527. /** units = dB above noise floor */
  4528. A_UINT32 rssi_data;
  4529. /** units = dB above noise floor */
  4530. A_UINT32 rssi_comb;
  4531. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4532. /** element 0,1, ...7 -> NSS 1,2, ...8 */
  4533. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4534. A_UINT32 rx_dcm[HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS];
  4535. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4536. /** element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4537. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4538. A_UINT32 rx_pream[HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4539. /** units = dB above noise floor */
  4540. A_UINT8 rssi_chain[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4541. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  4542. A_UINT32 rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4543. /** rx Signal Strength value in dBm unit */
  4544. A_INT32 rssi_in_dbm;
  4545. A_UINT32 rx_11ax_su_ext;
  4546. A_UINT32 rx_11ac_mumimo;
  4547. A_UINT32 rx_11ax_mumimo;
  4548. A_UINT32 rx_11ax_ofdma;
  4549. A_UINT32 txbf;
  4550. A_UINT32 rx_legacy_cck_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4551. A_UINT32 rx_legacy_ofdm_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4552. A_UINT32 rx_active_dur_us_low;
  4553. A_UINT32 rx_active_dur_us_high;
  4554. /** number of times UL MU MIMO RX packets received */
  4555. A_UINT32 rx_11ax_ul_ofdma;
  4556. /** 11AX HE UL OFDMA RX TB PPDU MCS stats */
  4557. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4558. /** 11AX HE UL OFDMA RX TB PPDU GI stats */
  4559. A_UINT32 ul_ofdma_rx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4560. /**
  4561. * 11AX HE UL OFDMA RX TB PPDU NSS stats
  4562. * (Increments the individual user NSS in the OFDMA PPDU received)
  4563. */
  4564. A_UINT32 ul_ofdma_rx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4565. /** 11AX HE UL OFDMA RX TB PPDU BW stats */
  4566. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4567. /** Number of times UL OFDMA TB PPDUs received with stbc */
  4568. A_UINT32 ul_ofdma_rx_stbc;
  4569. /** Number of times UL OFDMA TB PPDUs received with ldpc */
  4570. A_UINT32 ul_ofdma_rx_ldpc;
  4571. /**
  4572. * Number of non data PPDUs received for each degree (number of users)
  4573. * in UL OFDMA
  4574. */
  4575. A_UINT32 rx_ulofdma_non_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4576. /**
  4577. * Number of data ppdus received for each degree (number of users)
  4578. * in UL OFDMA
  4579. */
  4580. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4581. /**
  4582. * Number of mpdus passed for each degree (number of users)
  4583. * in UL OFDMA TB PPDU
  4584. */
  4585. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4586. /**
  4587. * Number of mpdus failed for each degree (number of users)
  4588. * in UL OFDMA TB PPDU
  4589. */
  4590. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4591. A_UINT32 nss_count;
  4592. A_UINT32 pilot_count;
  4593. /** RxEVM stats in dB */
  4594. A_INT32 rx_pilot_evm_dB[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS];
  4595. /**
  4596. * EVM mean across pilots, computed as
  4597. * mean(10*log10(rx_pilot_evm_linear)) = mean(rx_pilot_evm_dB)
  4598. */
  4599. A_INT32 rx_pilot_evm_dB_mean[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4600. /** dBm units */
  4601. A_INT8 rx_ul_fd_rssi[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4602. /** per_chain_rssi_pkt_type:
  4603. * This field shows what type of rx frame the per-chain RSSI was computed
  4604. * on, by recording the frame type and sub-type as bit-fields within this
  4605. * field:
  4606. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  4607. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  4608. * BIT [31 : 8] :- Reserved
  4609. */
  4610. A_UINT32 per_chain_rssi_pkt_type;
  4611. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4612. A_UINT32 rx_su_ndpa;
  4613. A_UINT32 rx_11ax_su_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4614. A_UINT32 rx_mu_ndpa;
  4615. A_UINT32 rx_11ax_mu_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4616. A_UINT32 rx_br_poll;
  4617. A_UINT32 rx_11ax_dl_ofdma_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4618. A_UINT32 rx_11ax_dl_ofdma_ru[HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS];
  4619. /**
  4620. * Number of non data ppdus received for each degree (number of users)
  4621. * with UL MUMIMO
  4622. */
  4623. A_UINT32 rx_ulmumimo_non_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4624. /**
  4625. * Number of data ppdus received for each degree (number of users)
  4626. * with UL MUMIMO
  4627. */
  4628. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4629. /**
  4630. * Number of mpdus passed for each degree (number of users)
  4631. * with UL MUMIMO TB PPDU
  4632. */
  4633. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4634. /**
  4635. * Number of mpdus failed for each degree (number of users)
  4636. * with UL MUMIMO TB PPDU
  4637. */
  4638. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4639. /**
  4640. * Number of non data ppdus received for each degree (number of users)
  4641. * in UL OFDMA
  4642. */
  4643. A_UINT32 rx_ulofdma_non_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4644. /**
  4645. * Number of data ppdus received for each degree (number of users)
  4646. *in UL OFDMA
  4647. */
  4648. A_UINT32 rx_ulofdma_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4649. /* Stats for MCS 12/13 */
  4650. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4651. /*
  4652. * NOTE - this TLV is already large enough that it causes the HTT message
  4653. * carrying it to be nearly at the message size limit that applies to
  4654. * many targets/hosts.
  4655. * No further fields should be added to this TLV without very careful
  4656. * review to ensure the size increase is acceptable.
  4657. */
  4658. } htt_rx_pdev_rate_stats_tlv;
  4659. typedef struct {
  4660. htt_tlv_hdr_t tlv_hdr;
  4661. /** Tx PPDU duration histogram **/
  4662. A_UINT32 rx_ppdu_dur_hist[HTT_PDEV_STATS_PPDU_DUR_HIST_BINS];
  4663. } htt_rx_pdev_ppdu_dur_stats_tlv;
  4664. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE
  4665. * TLV_TAGS:
  4666. * - HTT_STATS_RX_PDEV_RATE_STATS_TAG
  4667. */
  4668. /* NOTE:
  4669. * This structure is for documentation, and cannot be safely used directly.
  4670. * Instead, use the constituent TLV structures to fill/parse.
  4671. */
  4672. typedef struct {
  4673. htt_rx_pdev_rate_stats_tlv rate_tlv;
  4674. htt_rx_pdev_ppdu_dur_stats_tlv rx_ppdu_dur_tlv;
  4675. } htt_rx_pdev_rate_stats_t;
  4676. typedef struct {
  4677. htt_tlv_hdr_t tlv_hdr;
  4678. /** units = dB above noise floor */
  4679. A_UINT8 rssi_chain_ext[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4680. A_INT8 rx_per_chain_rssi_ext_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4681. /** rx mcast signal strength value in dBm unit */
  4682. A_INT32 rssi_mcast_in_dbm;
  4683. /** rx mgmt packet signal Strength value in dBm unit */
  4684. A_INT32 rssi_mgmt_in_dbm;
  4685. /*
  4686. * Stats for MCS 0-13 since rx_pdev_rate_stats_tlv cannot be updated,
  4687. * due to message size limitations.
  4688. */
  4689. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4690. A_UINT32 rx_stbc_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4691. A_UINT32 rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4692. A_UINT32 ul_ofdma_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4693. A_UINT32 ul_ofdma_rx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4694. A_UINT32 rx_11ax_su_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4695. A_UINT32 rx_11ax_mu_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4696. A_UINT32 rx_11ax_dl_ofdma_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4697. /* MCS 14,15 */
  4698. A_UINT32 rx_mcs_ext_2[HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4699. A_UINT32 rx_bw_ext[HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS];
  4700. A_UINT32 rx_gi_ext_2[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4701. A_UINT32 rx_su_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4702. A_UINT32 reduced_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4703. A_UINT8 rssi_chain_ext_2[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS]; /* units = dB above noise floor */
  4704. A_INT8 rx_per_chain_rssi_ext_2_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS];
  4705. } htt_rx_pdev_rate_ext_stats_tlv;
  4706. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  4707. * TLV_TAGS:
  4708. * - HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG
  4709. */
  4710. /* NOTE:
  4711. * This structure is for documentation, and cannot be safely used directly.
  4712. * Instead, use the constituent TLV structures to fill/parse.
  4713. */
  4714. typedef struct {
  4715. htt_rx_pdev_rate_ext_stats_tlv rate_tlv;
  4716. } htt_rx_pdev_rate_ext_stats_t;
  4717. #define HTT_STATS_CMN_MAC_ID_M 0x000000ff
  4718. #define HTT_STATS_CMN_MAC_ID_S 0
  4719. #define HTT_STATS_CMN_MAC_ID_GET(_var) \
  4720. (((_var) & HTT_STATS_CMN_MAC_ID_M) >> \
  4721. HTT_STATS_CMN_MAC_ID_S)
  4722. #define HTT_STATS_CMN_MAC_ID_SET(_var, _val) \
  4723. do { \
  4724. HTT_CHECK_SET_VAL(HTT_STATS_CMN_MAC_ID, _val); \
  4725. ((_var) |= ((_val) << HTT_STATS_CMN_MAC_ID_S)); \
  4726. } while (0)
  4727. #define HTT_RX_UL_MAX_UPLINK_RSSI_TRACK 5
  4728. typedef struct {
  4729. htt_tlv_hdr_t tlv_hdr;
  4730. /**
  4731. * BIT [ 7 : 0] :- mac_id
  4732. * BIT [31 : 8] :- reserved
  4733. */
  4734. A_UINT32 mac_id__word;
  4735. A_UINT32 rx_11ax_ul_ofdma;
  4736. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4737. A_UINT32 ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4738. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4739. A_UINT32 ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4740. A_UINT32 ul_ofdma_rx_stbc;
  4741. A_UINT32 ul_ofdma_rx_ldpc;
  4742. /*
  4743. * These are arrays to hold the number of PPDUs that we received per RU.
  4744. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4745. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4746. */
  4747. A_UINT32 rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4748. A_UINT32 rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4749. /*
  4750. * These arrays hold Target RSSI (rx power the AP wants),
  4751. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4752. * which can be identified by AIDs, during trigger based RX.
  4753. * Array acts a circular buffer and holds values for last 5 STAs
  4754. * in the same order as RX.
  4755. */
  4756. /**
  4757. * STA AID array for identifying which STA the
  4758. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4759. */
  4760. A_UINT32 uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4761. /**
  4762. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4763. */
  4764. A_INT32 uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4765. /**
  4766. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4767. */
  4768. A_INT32 uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4769. /**
  4770. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4771. */
  4772. A_UINT32 uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4773. A_UINT32 reduced_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4774. /*
  4775. * Number of HE UL OFDMA per-user responses containing only a QoS null in
  4776. * response to basic trigger. Typically a data response is expected.
  4777. */
  4778. A_UINT32 ul_ofdma_basic_trigger_rx_qos_null_only;
  4779. } htt_rx_pdev_ul_trigger_stats_tlv;
  4780. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4781. * TLV_TAGS:
  4782. * - HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG
  4783. * NOTE:
  4784. * This structure is for documentation, and cannot be safely used directly.
  4785. * Instead, use the constituent TLV structures to fill/parse.
  4786. */
  4787. typedef struct {
  4788. htt_rx_pdev_ul_trigger_stats_tlv ul_trigger_tlv;
  4789. } htt_rx_pdev_ul_trigger_stats_t;
  4790. typedef struct {
  4791. htt_tlv_hdr_t tlv_hdr;
  4792. /**
  4793. * BIT [ 7 : 0] :- mac_id
  4794. * BIT [31 : 8] :- reserved
  4795. */
  4796. A_UINT32 mac_id__word;
  4797. A_UINT32 rx_11be_ul_ofdma;
  4798. A_UINT32 be_ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4799. A_UINT32 be_ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4800. A_UINT32 be_ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4801. A_UINT32 be_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4802. A_UINT32 be_ul_ofdma_rx_stbc;
  4803. A_UINT32 be_ul_ofdma_rx_ldpc;
  4804. /*
  4805. * These are arrays to hold the number of PPDUs that we received per RU.
  4806. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4807. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4808. */
  4809. /** PPDU level */
  4810. A_UINT32 be_rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4811. /** PPDU level */
  4812. A_UINT32 be_rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4813. /*
  4814. * These arrays hold Target RSSI (rx power the AP wants),
  4815. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4816. * which can be identified by AIDs, during trigger based RX.
  4817. * Array acts a circular buffer and holds values for last 5 STAs
  4818. * in the same order as RX.
  4819. */
  4820. /**
  4821. * STA AID array for identifying which STA the
  4822. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4823. */
  4824. A_UINT32 be_uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4825. /**
  4826. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4827. */
  4828. A_INT32 be_uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4829. /**
  4830. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4831. */
  4832. A_INT32 be_uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4833. /**
  4834. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4835. */
  4836. A_UINT32 be_uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4837. /*
  4838. * Number of EHT UL OFDMA per-user responses containing only a QoS null in
  4839. * response to basic trigger. Typically a data response is expected.
  4840. */
  4841. A_UINT32 be_ul_ofdma_basic_trigger_rx_qos_null_only;
  4842. } htt_rx_pdev_be_ul_trigger_stats_tlv;
  4843. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4844. * TLV_TAGS:
  4845. * - HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG
  4846. * NOTE:
  4847. * This structure is for documentation, and cannot be safely used directly.
  4848. * Instead, use the constituent TLV structures to fill/parse.
  4849. */
  4850. typedef struct {
  4851. htt_rx_pdev_be_ul_trigger_stats_tlv ul_trigger_tlv;
  4852. } htt_rx_pdev_be_ul_trigger_stats_t;
  4853. typedef struct {
  4854. htt_tlv_hdr_t tlv_hdr;
  4855. A_UINT32 user_index;
  4856. /** PPDU level */
  4857. A_UINT32 rx_ulofdma_non_data_ppdu;
  4858. /** PPDU level */
  4859. A_UINT32 rx_ulofdma_data_ppdu;
  4860. /** MPDU level */
  4861. A_UINT32 rx_ulofdma_mpdu_ok;
  4862. /** MPDU level */
  4863. A_UINT32 rx_ulofdma_mpdu_fail;
  4864. A_UINT32 rx_ulofdma_non_data_nusers;
  4865. A_UINT32 rx_ulofdma_data_nusers;
  4866. } htt_rx_pdev_ul_ofdma_user_stats_tlv;
  4867. typedef struct {
  4868. htt_tlv_hdr_t tlv_hdr;
  4869. A_UINT32 user_index;
  4870. /** PPDU level */
  4871. A_UINT32 be_rx_ulofdma_non_data_ppdu;
  4872. /** PPDU level */
  4873. A_UINT32 be_rx_ulofdma_data_ppdu;
  4874. /** MPDU level */
  4875. A_UINT32 be_rx_ulofdma_mpdu_ok;
  4876. /** MPDU level */
  4877. A_UINT32 be_rx_ulofdma_mpdu_fail;
  4878. A_UINT32 be_rx_ulofdma_non_data_nusers;
  4879. A_UINT32 be_rx_ulofdma_data_nusers;
  4880. } htt_rx_pdev_be_ul_ofdma_user_stats_tlv;
  4881. typedef struct {
  4882. htt_tlv_hdr_t tlv_hdr;
  4883. A_UINT32 user_index;
  4884. /** PPDU level */
  4885. A_UINT32 rx_ulmumimo_non_data_ppdu;
  4886. /** PPDU level */
  4887. A_UINT32 rx_ulmumimo_data_ppdu;
  4888. /** MPDU level */
  4889. A_UINT32 rx_ulmumimo_mpdu_ok;
  4890. /** MPDU level */
  4891. A_UINT32 rx_ulmumimo_mpdu_fail;
  4892. } htt_rx_pdev_ul_mimo_user_stats_tlv;
  4893. typedef struct {
  4894. htt_tlv_hdr_t tlv_hdr;
  4895. A_UINT32 user_index;
  4896. /** PPDU level */
  4897. A_UINT32 be_rx_ulmumimo_non_data_ppdu;
  4898. /** PPDU level */
  4899. A_UINT32 be_rx_ulmumimo_data_ppdu;
  4900. /** MPDU level */
  4901. A_UINT32 be_rx_ulmumimo_mpdu_ok;
  4902. /** MPDU level */
  4903. A_UINT32 be_rx_ulmumimo_mpdu_fail;
  4904. } htt_rx_pdev_be_ul_mimo_user_stats_tlv;
  4905. /* == RX PDEV/SOC STATS == */
  4906. typedef struct {
  4907. htt_tlv_hdr_t tlv_hdr;
  4908. /**
  4909. * BIT [7:0] :- mac_id
  4910. * BIT [31:8] :- reserved
  4911. *
  4912. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  4913. */
  4914. A_UINT32 mac_id__word;
  4915. /** Number of times UL MUMIMO RX packets received */
  4916. A_UINT32 rx_11ax_ul_mumimo;
  4917. /** 11AX HE UL MU-MIMO RX TB PPDU MCS stats */
  4918. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4919. /**
  4920. * 11AX HE UL MU-MIMO RX GI & LTF stats.
  4921. * Index 0 indicates 1xLTF + 1.6 msec GI
  4922. * Index 1 indicates 2xLTF + 1.6 msec GI
  4923. * Index 2 indicates 4xLTF + 3.2 msec GI
  4924. */
  4925. A_UINT32 ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4926. /**
  4927. * 11AX HE UL MU-MIMO RX TB PPDU NSS stats
  4928. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  4929. */
  4930. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4931. /** 11AX HE UL MU-MIMO RX TB PPDU BW stats */
  4932. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4933. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  4934. A_UINT32 ul_mumimo_rx_stbc;
  4935. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  4936. A_UINT32 ul_mumimo_rx_ldpc;
  4937. /* Stats for MCS 12/13 */
  4938. A_UINT32 ul_mumimo_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4939. A_UINT32 ul_mumimo_rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4940. /** RSSI in dBm for Rx TB PPDUs */
  4941. A_INT8 rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS];
  4942. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  4943. A_INT8 rx_ul_mumimo_target_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4944. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  4945. A_INT8 rx_ul_mumimo_fd_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4946. /** Average pilot EVM measued for RX UL TB PPDU */
  4947. A_INT8 rx_ulmumimo_pilot_evm_dB_mean[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4948. A_UINT32 reduced_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4949. /*
  4950. * Number of HE UL MU-MIMO per-user responses containing only a QoS null in
  4951. * response to basic trigger. Typically a data response is expected.
  4952. */
  4953. A_UINT32 ul_mumimo_basic_trigger_rx_qos_null_only;
  4954. } htt_rx_pdev_ul_mumimo_trig_stats_tlv;
  4955. typedef struct {
  4956. htt_tlv_hdr_t tlv_hdr;
  4957. /**
  4958. * BIT [7:0] :- mac_id
  4959. * BIT [31:8] :- reserved
  4960. *
  4961. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  4962. */
  4963. A_UINT32 mac_id__word;
  4964. /** Number of times UL MUMIMO RX packets received */
  4965. A_UINT32 rx_11be_ul_mumimo;
  4966. /** 11BE EHT UL MU-MIMO RX TB PPDU MCS stats */
  4967. A_UINT32 be_ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4968. /**
  4969. * 11BE EHT UL MU-MIMO RX GI & LTF stats.
  4970. * Index 0 indicates 1xLTF + 1.6 msec GI
  4971. * Index 1 indicates 2xLTF + 1.6 msec GI
  4972. * Index 2 indicates 4xLTF + 3.2 msec GI
  4973. */
  4974. A_UINT32 be_ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4975. /**
  4976. * 11BE EHT UL MU-MIMO RX TB PPDU NSS stats
  4977. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  4978. */
  4979. A_UINT32 be_ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4980. /** 11BE EHT UL MU-MIMO RX TB PPDU BW stats */
  4981. A_UINT32 be_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4982. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  4983. A_UINT32 be_ul_mumimo_rx_stbc;
  4984. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  4985. A_UINT32 be_ul_mumimo_rx_ldpc;
  4986. /** RSSI in dBm for Rx TB PPDUs */
  4987. A_INT8 be_rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4988. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  4989. A_INT8 be_rx_ul_mumimo_target_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4990. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  4991. A_INT8 be_rx_ul_mumimo_fd_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4992. /** Average pilot EVM measued for RX UL TB PPDU */
  4993. A_INT8 be_rx_ulmumimo_pilot_evm_dB_mean[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4994. /** Number of times UL MUMIMO TB PPDUs received in a punctured mode */
  4995. A_UINT32 rx_ul_mumimo_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4996. /*
  4997. * Number of EHT UL MU-MIMO per-user responses containing only a QoS null
  4998. * in response to basic trigger. Typically a data response is expected.
  4999. */
  5000. A_UINT32 be_ul_mumimo_basic_trigger_rx_qos_null_only;
  5001. } htt_rx_pdev_ul_mumimo_trig_be_stats_tlv;
  5002. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS
  5003. * TLV_TAGS:
  5004. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG
  5005. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG
  5006. */
  5007. typedef struct {
  5008. htt_rx_pdev_ul_mumimo_trig_stats_tlv ul_mumimo_trig_tlv;
  5009. htt_rx_pdev_ul_mumimo_trig_be_stats_tlv ul_mumimo_trig_be_tlv;
  5010. } htt_rx_pdev_ul_mumimo_trig_stats_t;
  5011. typedef struct {
  5012. htt_tlv_hdr_t tlv_hdr;
  5013. /** Num Packets received on REO FW ring */
  5014. A_UINT32 fw_reo_ring_data_msdu;
  5015. /** Num bc/mc packets indicated from fw to host */
  5016. A_UINT32 fw_to_host_data_msdu_bcmc;
  5017. /** Num unicast packets indicated from fw to host */
  5018. A_UINT32 fw_to_host_data_msdu_uc;
  5019. /** Num remote buf recycle from offload */
  5020. A_UINT32 ofld_remote_data_buf_recycle_cnt;
  5021. /** Num remote free buf given to offload */
  5022. A_UINT32 ofld_remote_free_buf_indication_cnt;
  5023. /** Num unicast packets from local path indicated to host */
  5024. A_UINT32 ofld_buf_to_host_data_msdu_uc;
  5025. /** Num unicast packets from REO indicated to host */
  5026. A_UINT32 reo_fw_ring_to_host_data_msdu_uc;
  5027. /** Num Packets received from WBM SW1 ring */
  5028. A_UINT32 wbm_sw_ring_reap;
  5029. /** Num packets from WBM forwarded from fw to host via WBM */
  5030. A_UINT32 wbm_forward_to_host_cnt;
  5031. /** Num packets from WBM recycled to target refill ring */
  5032. A_UINT32 wbm_target_recycle_cnt;
  5033. /**
  5034. * Total Num of recycled to refill ring,
  5035. * including packets from WBM and REO
  5036. */
  5037. A_UINT32 target_refill_ring_recycle_cnt;
  5038. } htt_rx_soc_fw_stats_tlv;
  5039. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5040. /* NOTE: Variable length TLV, use length spec to infer array size */
  5041. typedef struct {
  5042. htt_tlv_hdr_t tlv_hdr;
  5043. /** Num ring empty encountered */
  5044. A_UINT32 refill_ring_empty_cnt[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  5045. } htt_rx_soc_fw_refill_ring_empty_tlv_v;
  5046. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5047. /* NOTE: Variable length TLV, use length spec to infer array size */
  5048. typedef struct {
  5049. htt_tlv_hdr_t tlv_hdr;
  5050. /** Num total buf refilled from refill ring */
  5051. A_UINT32 refill_ring_num_refill[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  5052. } htt_rx_soc_fw_refill_ring_num_refill_tlv_v;
  5053. /* RXDMA error code from WBM released packets */
  5054. typedef enum {
  5055. HTT_RX_RXDMA_OVERFLOW_ERR = 0,
  5056. HTT_RX_RXDMA_MPDU_LENGTH_ERR = 1,
  5057. HTT_RX_RXDMA_FCS_ERR = 2,
  5058. HTT_RX_RXDMA_DECRYPT_ERR = 3,
  5059. HTT_RX_RXDMA_TKIP_MIC_ERR = 4,
  5060. HTT_RX_RXDMA_UNECRYPTED_ERR = 5,
  5061. HTT_RX_RXDMA_MSDU_LEN_ERR = 6,
  5062. HTT_RX_RXDMA_MSDU_LIMIT_ERR = 7,
  5063. HTT_RX_RXDMA_WIFI_PARSE_ERR = 8,
  5064. HTT_RX_RXDMA_AMSDU_PARSE_ERR = 9,
  5065. HTT_RX_RXDMA_SA_TIMEOUT_ERR = 10,
  5066. HTT_RX_RXDMA_DA_TIMEOUT_ERR = 11,
  5067. HTT_RX_RXDMA_FLOW_TIMEOUT_ERR = 12,
  5068. HTT_RX_RXDMA_FLUSH_REQUEST = 13,
  5069. HTT_RX_RXDMA_ERR_CODE_RVSD0 = 14,
  5070. HTT_RX_RXDMA_ERR_CODE_RVSD1 = 15,
  5071. /*
  5072. * This MAX_ERR_CODE should not be used in any host/target messages,
  5073. * so that even though it is defined within a host/target interface
  5074. * definition header file, it isn't actually part of the host/target
  5075. * interface, and thus can be modified.
  5076. */
  5077. HTT_RX_RXDMA_MAX_ERR_CODE
  5078. } htt_rx_rxdma_error_code_enum;
  5079. /* NOTE: Variable length TLV, use length spec to infer array size */
  5080. typedef struct {
  5081. htt_tlv_hdr_t tlv_hdr;
  5082. /** NOTE:
  5083. * The mapping of RXDMA error types to rxdma_err array elements is HW dependent.
  5084. * It is expected but not required that the target will provide a rxdma_err element
  5085. * for each of the htt_rx_rxdma_error_code_enum values, up to but not including
  5086. * MAX_ERR_CODE. The host should ignore any array elements whose
  5087. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  5088. */
  5089. A_UINT32 rxdma_err[1]; /* HTT_RX_RXDMA_MAX_ERR_CODE */
  5090. } htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v;
  5091. /* REO error code from WBM released packets */
  5092. typedef enum {
  5093. HTT_RX_REO_QUEUE_DESC_ADDR_ZERO = 0,
  5094. HTT_RX_REO_QUEUE_DESC_NOT_VALID = 1,
  5095. HTT_RX_AMPDU_IN_NON_BA = 2,
  5096. HTT_RX_NON_BA_DUPLICATE = 3,
  5097. HTT_RX_BA_DUPLICATE = 4,
  5098. HTT_RX_REGULAR_FRAME_2K_JUMP = 5,
  5099. HTT_RX_BAR_FRAME_2K_JUMP = 6,
  5100. HTT_RX_REGULAR_FRAME_OOR = 7,
  5101. HTT_RX_BAR_FRAME_OOR = 8,
  5102. HTT_RX_BAR_FRAME_NO_BA_SESSION = 9,
  5103. HTT_RX_BAR_FRAME_SN_EQUALS_SSN = 10,
  5104. HTT_RX_PN_CHECK_FAILED = 11,
  5105. HTT_RX_2K_ERROR_HANDLING_FLAG_SET = 12,
  5106. HTT_RX_PN_ERROR_HANDLING_FLAG_SET = 13,
  5107. HTT_RX_QUEUE_DESCRIPTOR_BLOCKED_SET = 14,
  5108. HTT_RX_REO_ERR_CODE_RVSD = 15,
  5109. /*
  5110. * This MAX_ERR_CODE should not be used in any host/target messages,
  5111. * so that even though it is defined within a host/target interface
  5112. * definition header file, it isn't actually part of the host/target
  5113. * interface, and thus can be modified.
  5114. */
  5115. HTT_RX_REO_MAX_ERR_CODE
  5116. } htt_rx_reo_error_code_enum;
  5117. /* NOTE: Variable length TLV, use length spec to infer array size */
  5118. typedef struct {
  5119. htt_tlv_hdr_t tlv_hdr;
  5120. /** NOTE:
  5121. * The mapping of REO error types to reo_err array elements is HW dependent.
  5122. * It is expected but not required that the target will provide a rxdma_err element
  5123. * for each of the htt_rx_reo_error_code_enum values, up to but not including
  5124. * MAX_ERR_CODE. The host should ignore any array elements whose
  5125. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  5126. */
  5127. A_UINT32 reo_err[1]; /* HTT_RX_REO_MAX_ERR_CODE */
  5128. } htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v;
  5129. /* NOTE:
  5130. * This structure is for documentation, and cannot be safely used directly.
  5131. * Instead, use the constituent TLV structures to fill/parse.
  5132. */
  5133. typedef struct {
  5134. htt_rx_soc_fw_stats_tlv fw_tlv;
  5135. htt_rx_soc_fw_refill_ring_empty_tlv_v fw_refill_ring_empty_tlv;
  5136. htt_rx_soc_fw_refill_ring_num_refill_tlv_v fw_refill_ring_num_refill_tlv;
  5137. htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v fw_refill_ring_num_rxdma_err_tlv;
  5138. htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v fw_refill_ring_num_reo_err_tlv;
  5139. } htt_rx_soc_stats_t;
  5140. /* == RX PDEV STATS == */
  5141. #define HTT_RX_PDEV_FW_STATS_MAC_ID_M 0x000000ff
  5142. #define HTT_RX_PDEV_FW_STATS_MAC_ID_S 0
  5143. #define HTT_RX_PDEV_FW_STATS_MAC_ID_GET(_var) \
  5144. (((_var) & HTT_RX_PDEV_FW_STATS_MAC_ID_M) >> \
  5145. HTT_RX_PDEV_FW_STATS_MAC_ID_S)
  5146. #define HTT_RX_PDEV_FW_STATS_MAC_ID_SET(_var, _val) \
  5147. do { \
  5148. HTT_CHECK_SET_VAL(HTT_RX_PDEV_FW_STATS_MAC_ID, _val); \
  5149. ((_var) |= ((_val) << HTT_RX_PDEV_FW_STATS_MAC_ID_S)); \
  5150. } while (0)
  5151. typedef struct {
  5152. htt_tlv_hdr_t tlv_hdr;
  5153. /**
  5154. * BIT [ 7 : 0] :- mac_id
  5155. * BIT [31 : 8] :- reserved
  5156. */
  5157. A_UINT32 mac_id__word;
  5158. /** Num PPDU status processed from HW */
  5159. A_UINT32 ppdu_recvd;
  5160. /** Num MPDU across PPDUs with FCS ok */
  5161. A_UINT32 mpdu_cnt_fcs_ok;
  5162. /** Num MPDU across PPDUs with FCS err */
  5163. A_UINT32 mpdu_cnt_fcs_err;
  5164. /** Num MSDU across PPDUs */
  5165. A_UINT32 tcp_msdu_cnt;
  5166. /** Num MSDU across PPDUs */
  5167. A_UINT32 tcp_ack_msdu_cnt;
  5168. /** Num MSDU across PPDUs */
  5169. A_UINT32 udp_msdu_cnt;
  5170. /** Num MSDU across PPDUs */
  5171. A_UINT32 other_msdu_cnt;
  5172. /** Num MPDU on FW ring indicated */
  5173. A_UINT32 fw_ring_mpdu_ind;
  5174. /** Num MGMT MPDU given to protocol */
  5175. A_UINT32 fw_ring_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5176. /** Num ctrl MPDU given to protocol */
  5177. A_UINT32 fw_ring_ctrl_subtype[HTT_STATS_SUBTYPE_MAX];
  5178. /** Num mcast data packet received */
  5179. A_UINT32 fw_ring_mcast_data_msdu;
  5180. /** Num broadcast data packet received */
  5181. A_UINT32 fw_ring_bcast_data_msdu;
  5182. /** Num unicast data packet received */
  5183. A_UINT32 fw_ring_ucast_data_msdu;
  5184. /** Num null data packet received */
  5185. A_UINT32 fw_ring_null_data_msdu;
  5186. /** Num MPDU on FW ring dropped */
  5187. A_UINT32 fw_ring_mpdu_drop;
  5188. /** Num buf indication to offload */
  5189. A_UINT32 ofld_local_data_ind_cnt;
  5190. /** Num buf recycle from offload */
  5191. A_UINT32 ofld_local_data_buf_recycle_cnt;
  5192. /** Num buf indication to data_rx */
  5193. A_UINT32 drx_local_data_ind_cnt;
  5194. /** Num buf recycle from data_rx */
  5195. A_UINT32 drx_local_data_buf_recycle_cnt;
  5196. /** Num buf indication to protocol */
  5197. A_UINT32 local_nondata_ind_cnt;
  5198. /** Num buf recycle from protocol */
  5199. A_UINT32 local_nondata_buf_recycle_cnt;
  5200. /** Num buf fed */
  5201. A_UINT32 fw_status_buf_ring_refill_cnt;
  5202. /** Num ring empty encountered */
  5203. A_UINT32 fw_status_buf_ring_empty_cnt;
  5204. /** Num buf fed */
  5205. A_UINT32 fw_pkt_buf_ring_refill_cnt;
  5206. /** Num ring empty encountered */
  5207. A_UINT32 fw_pkt_buf_ring_empty_cnt;
  5208. /** Num buf fed */
  5209. A_UINT32 fw_link_buf_ring_refill_cnt;
  5210. /** Num ring empty encountered */
  5211. A_UINT32 fw_link_buf_ring_empty_cnt;
  5212. /** Num buf fed */
  5213. A_UINT32 host_pkt_buf_ring_refill_cnt;
  5214. /** Num ring empty encountered */
  5215. A_UINT32 host_pkt_buf_ring_empty_cnt;
  5216. /** Num buf fed */
  5217. A_UINT32 mon_pkt_buf_ring_refill_cnt;
  5218. /** Num ring empty encountered */
  5219. A_UINT32 mon_pkt_buf_ring_empty_cnt;
  5220. /** Num buf fed */
  5221. A_UINT32 mon_status_buf_ring_refill_cnt;
  5222. /** Num ring empty encountered */
  5223. A_UINT32 mon_status_buf_ring_empty_cnt;
  5224. /** Num buf fed */
  5225. A_UINT32 mon_desc_buf_ring_refill_cnt;
  5226. /** Num ring empty encountered */
  5227. A_UINT32 mon_desc_buf_ring_empty_cnt;
  5228. /** Num buf fed */
  5229. A_UINT32 mon_dest_ring_update_cnt;
  5230. /** Num ring full encountered */
  5231. A_UINT32 mon_dest_ring_full_cnt;
  5232. /** Num rx suspend is attempted */
  5233. A_UINT32 rx_suspend_cnt;
  5234. /** Num rx suspend failed */
  5235. A_UINT32 rx_suspend_fail_cnt;
  5236. /** Num rx resume attempted */
  5237. A_UINT32 rx_resume_cnt;
  5238. /** Num rx resume failed */
  5239. A_UINT32 rx_resume_fail_cnt;
  5240. /** Num rx ring switch */
  5241. A_UINT32 rx_ring_switch_cnt;
  5242. /** Num rx ring restore */
  5243. A_UINT32 rx_ring_restore_cnt;
  5244. /** Num rx flush issued */
  5245. A_UINT32 rx_flush_cnt;
  5246. /** Num rx recovery */
  5247. A_UINT32 rx_recovery_reset_cnt;
  5248. } htt_rx_pdev_fw_stats_tlv;
  5249. typedef struct {
  5250. htt_tlv_hdr_t tlv_hdr;
  5251. /** peer mac address */
  5252. htt_mac_addr peer_mac_addr;
  5253. /** Num of tx mgmt frames with subtype on peer level */
  5254. A_UINT32 peer_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5255. /** Num of rx mgmt frames with subtype on peer level */
  5256. A_UINT32 peer_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5257. } htt_peer_ctrl_path_txrx_stats_tlv;
  5258. #define HTT_STATS_PHY_ERR_MAX 43
  5259. typedef struct {
  5260. htt_tlv_hdr_t tlv_hdr;
  5261. /**
  5262. * BIT [ 7 : 0] :- mac_id
  5263. * BIT [31 : 8] :- reserved
  5264. */
  5265. A_UINT32 mac_id__word;
  5266. /** Num of phy err */
  5267. A_UINT32 total_phy_err_cnt;
  5268. /** Counts of different types of phy errs
  5269. * The mapping of PHY error types to phy_err array elements is HW dependent.
  5270. * The only currently-supported mapping is shown below:
  5271. *
  5272. * 0 phyrx_err_phy_off Reception aborted due to receiving a PHY_OFF TLV
  5273. * 1 phyrx_err_synth_off
  5274. * 2 phyrx_err_ofdma_timing
  5275. * 3 phyrx_err_ofdma_signal_parity
  5276. * 4 phyrx_err_ofdma_rate_illegal
  5277. * 5 phyrx_err_ofdma_length_illegal
  5278. * 6 phyrx_err_ofdma_restart
  5279. * 7 phyrx_err_ofdma_service
  5280. * 8 phyrx_err_ppdu_ofdma_power_drop
  5281. * 9 phyrx_err_cck_blokker
  5282. * 10 phyrx_err_cck_timing
  5283. * 11 phyrx_err_cck_header_crc
  5284. * 12 phyrx_err_cck_rate_illegal
  5285. * 13 phyrx_err_cck_length_illegal
  5286. * 14 phyrx_err_cck_restart
  5287. * 15 phyrx_err_cck_service
  5288. * 16 phyrx_err_cck_power_drop
  5289. * 17 phyrx_err_ht_crc_err
  5290. * 18 phyrx_err_ht_length_illegal
  5291. * 19 phyrx_err_ht_rate_illegal
  5292. * 20 phyrx_err_ht_zlf
  5293. * 21 phyrx_err_false_radar_ext
  5294. * 22 phyrx_err_green_field
  5295. * 23 phyrx_err_bw_gt_dyn_bw
  5296. * 24 phyrx_err_leg_ht_mismatch
  5297. * 25 phyrx_err_vht_crc_error
  5298. * 26 phyrx_err_vht_siga_unsupported
  5299. * 27 phyrx_err_vht_lsig_len_invalid
  5300. * 28 phyrx_err_vht_ndp_or_zlf
  5301. * 29 phyrx_err_vht_nsym_lt_zero
  5302. * 30 phyrx_err_vht_rx_extra_symbol_mismatch
  5303. * 31 phyrx_err_vht_rx_skip_group_id0
  5304. * 32 phyrx_err_vht_rx_skip_group_id1to62
  5305. * 33 phyrx_err_vht_rx_skip_group_id63
  5306. * 34 phyrx_err_ofdm_ldpc_decoder_disabled
  5307. * 35 phyrx_err_defer_nap
  5308. * 36 phyrx_err_fdomain_timeout
  5309. * 37 phyrx_err_lsig_rel_check
  5310. * 38 phyrx_err_bt_collision
  5311. * 39 phyrx_err_unsupported_mu_feedback
  5312. * 40 phyrx_err_ppdu_tx_interrupt_rx
  5313. * 41 phyrx_err_unsupported_cbf
  5314. * 42 phyrx_err_other
  5315. */
  5316. A_UINT32 phy_err[HTT_STATS_PHY_ERR_MAX];
  5317. } htt_rx_pdev_fw_stats_phy_err_tlv;
  5318. #define HTT_RX_PDEV_FW_RING_MPDU_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5319. /* NOTE: Variable length TLV, use length spec to infer array size */
  5320. typedef struct {
  5321. htt_tlv_hdr_t tlv_hdr;
  5322. /** Num error MPDU for each RxDMA error type */
  5323. A_UINT32 fw_ring_mpdu_err[1]; /* HTT_RX_STATS_RXDMA_MAX_ERR */
  5324. } htt_rx_pdev_fw_ring_mpdu_err_tlv_v;
  5325. #define HTT_RX_PDEV_FW_MPDU_DROP_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5326. /* NOTE: Variable length TLV, use length spec to infer array size */
  5327. typedef struct {
  5328. htt_tlv_hdr_t tlv_hdr;
  5329. /** Num MPDU dropped */
  5330. A_UINT32 fw_mpdu_drop[1]; /* HTT_RX_STATS_FW_DROP_REASON_MAX */
  5331. } htt_rx_pdev_fw_mpdu_drop_tlv_v;
  5332. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX
  5333. * TLV_TAGS:
  5334. * - HTT_STATS_RX_SOC_FW_STATS_TAG (head TLV in soc_stats)
  5335. * - HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG (inside soc_stats)
  5336. * - HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG (inside soc_stats)
  5337. * - HTT_STATS_RX_PDEV_FW_STATS_TAG
  5338. * - HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG
  5339. * - HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG
  5340. */
  5341. /* NOTE:
  5342. * This structure is for documentation, and cannot be safely used directly.
  5343. * Instead, use the constituent TLV structures to fill/parse.
  5344. */
  5345. typedef struct {
  5346. htt_rx_soc_stats_t soc_stats;
  5347. htt_rx_pdev_fw_stats_tlv fw_stats_tlv;
  5348. htt_rx_pdev_fw_ring_mpdu_err_tlv_v fw_ring_mpdu_err_tlv;
  5349. htt_rx_pdev_fw_mpdu_drop_tlv_v fw_ring_mpdu_drop;
  5350. htt_rx_pdev_fw_stats_phy_err_tlv fw_stats_phy_err_tlv;
  5351. } htt_rx_pdev_stats_t;
  5352. /* STATS_TYPE : HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  5353. * TLV_TAGS:
  5354. * - HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG
  5355. *
  5356. */
  5357. typedef struct {
  5358. htt_peer_ctrl_path_txrx_stats_tlv peer_ctrl_path_txrx_stats_tlv;
  5359. } htt_ctrl_path_txrx_stats_t;
  5360. #define HTT_PDEV_CCA_STATS_TX_FRAME_INFO_PRESENT (0x1)
  5361. #define HTT_PDEV_CCA_STATS_RX_FRAME_INFO_PRESENT (0x2)
  5362. #define HTT_PDEV_CCA_STATS_RX_CLEAR_INFO_PRESENT (0x4)
  5363. #define HTT_PDEV_CCA_STATS_MY_RX_FRAME_INFO_PRESENT (0x8)
  5364. #define HTT_PDEV_CCA_STATS_USEC_CNT_INFO_PRESENT (0x10)
  5365. #define HTT_PDEV_CCA_STATS_MED_RX_IDLE_INFO_PRESENT (0x20)
  5366. #define HTT_PDEV_CCA_STATS_MED_TX_IDLE_GLOBAL_INFO_PRESENT (0x40)
  5367. #define HTT_PDEV_CCA_STATS_CCA_OBBS_USEC_INFO_PRESENT (0x80)
  5368. typedef struct {
  5369. htt_tlv_hdr_t tlv_hdr;
  5370. /* Below values are obtained from the HW Cycles counter registers */
  5371. A_UINT32 tx_frame_usec;
  5372. A_UINT32 rx_frame_usec;
  5373. A_UINT32 rx_clear_usec;
  5374. A_UINT32 my_rx_frame_usec;
  5375. A_UINT32 usec_cnt;
  5376. A_UINT32 med_rx_idle_usec;
  5377. A_UINT32 med_tx_idle_global_usec;
  5378. A_UINT32 cca_obss_usec;
  5379. } htt_pdev_stats_cca_counters_tlv;
  5380. /* NOTE: THIS htt_pdev_cca_stats_hist_tlv STRUCTURE IS DEPRECATED,
  5381. * due to lack of support in some host stats infrastructures for
  5382. * TLVs nested within TLVs.
  5383. */
  5384. typedef struct {
  5385. htt_tlv_hdr_t tlv_hdr;
  5386. /** The channel number on which these stats were collected */
  5387. A_UINT32 chan_num;
  5388. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5389. A_UINT32 num_records;
  5390. /**
  5391. * Bit map of valid CCA counters
  5392. * Bit0 - tx_frame_usec
  5393. * Bit1 - rx_frame_usec
  5394. * Bit2 - rx_clear_usec
  5395. * Bit3 - my_rx_frame_usec
  5396. * bit4 - usec_cnt
  5397. * Bit5 - med_rx_idle_usec
  5398. * Bit6 - med_tx_idle_global_usec
  5399. * Bit7 - cca_obss_usec
  5400. *
  5401. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5402. */
  5403. A_UINT32 valid_cca_counters_bitmap;
  5404. /** Indicates the stats collection interval
  5405. * Valid Values:
  5406. * 100 - For the 100ms interval CCA stats histogram
  5407. * 1000 - For 1sec interval CCA histogram
  5408. * 0xFFFFFFFF - For Cumulative CCA Stats
  5409. */
  5410. A_UINT32 collection_interval;
  5411. /**
  5412. * This will be followed by an array which contains the CCA stats
  5413. * collected in the last N intervals,
  5414. * if the indication is for last N intervals CCA stats.
  5415. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5416. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5417. */
  5418. htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5419. } htt_pdev_cca_stats_hist_tlv;
  5420. typedef struct {
  5421. htt_tlv_hdr_t tlv_hdr;
  5422. /** The channel number on which these stats were collected */
  5423. A_UINT32 chan_num;
  5424. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5425. A_UINT32 num_records;
  5426. /**
  5427. * Bit map of valid CCA counters
  5428. * Bit0 - tx_frame_usec
  5429. * Bit1 - rx_frame_usec
  5430. * Bit2 - rx_clear_usec
  5431. * Bit3 - my_rx_frame_usec
  5432. * bit4 - usec_cnt
  5433. * Bit5 - med_rx_idle_usec
  5434. * Bit6 - med_tx_idle_global_usec
  5435. * Bit7 - cca_obss_usec
  5436. *
  5437. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5438. */
  5439. A_UINT32 valid_cca_counters_bitmap;
  5440. /** Indicates the stats collection interval
  5441. * Valid Values:
  5442. * 100 - For the 100ms interval CCA stats histogram
  5443. * 1000 - For 1sec interval CCA histogram
  5444. * 0xFFFFFFFF - For Cumulative CCA Stats
  5445. */
  5446. A_UINT32 collection_interval;
  5447. /**
  5448. * This will be followed by an array which contains the CCA stats
  5449. * collected in the last N intervals,
  5450. * if the indication is for last N intervals CCA stats.
  5451. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5452. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5453. * htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5454. */
  5455. } htt_pdev_cca_stats_hist_v1_tlv;
  5456. #define HTT_TWT_SESSION_FLAG_FLOW_ID_M 0x0000ffff
  5457. #define HTT_TWT_SESSION_FLAG_FLOW_ID_S 0
  5458. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_M 0x00010000
  5459. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_S 16
  5460. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M 0x00020000
  5461. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S 17
  5462. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M 0x00040000
  5463. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S 18
  5464. #define HTT_TWT_SESSION_FLAG_FLOW_ID_GET(_var) \
  5465. (((_var) & HTT_TWT_SESSION_FLAG_FLOW_ID_M) >> \
  5466. HTT_TWT_SESSION_FLAG_FLOW_ID_S)
  5467. #define HTT_TWT_SESSION_FLAG_FLOW_ID_SET(_var, _val) \
  5468. do { \
  5469. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_FLOW_ID, _val); \
  5470. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_FLOW_ID_S)); \
  5471. } while (0)
  5472. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_GET(_var) \
  5473. (((_var) & HTT_TWT_SESSION_FLAG_BCAST_TWT_M) >> \
  5474. HTT_TWT_SESSION_FLAG_BCAST_TWT_S)
  5475. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_SET(_var, _val) \
  5476. do { \
  5477. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BCAST_TWT, _val); \
  5478. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BCAST_TWT_S)); \
  5479. } while (0)
  5480. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_GET(_var) \
  5481. (((_var) & HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M) >> \
  5482. HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)
  5483. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_SET(_var, _val) \
  5484. do { \
  5485. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_TRIGGER_TWT, _val); \
  5486. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)); \
  5487. } while (0)
  5488. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_GET(_var) \
  5489. (((_var) & HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M) >> \
  5490. HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)
  5491. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_SET(_var, _val) \
  5492. do { \
  5493. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_ANNOUN_TWT, _val); \
  5494. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)); \
  5495. } while (0)
  5496. #define TWT_DIALOG_ID_UNAVAILABLE 0xFFFFFFFF
  5497. typedef struct {
  5498. htt_tlv_hdr_t tlv_hdr;
  5499. A_UINT32 vdev_id;
  5500. htt_mac_addr peer_mac;
  5501. A_UINT32 flow_id_flags;
  5502. /**
  5503. * TWT_DIALOG_ID_UNAVAILABLE is used when TWT session is
  5504. * not initiated by host
  5505. */
  5506. A_UINT32 dialog_id;
  5507. A_UINT32 wake_dura_us;
  5508. A_UINT32 wake_intvl_us;
  5509. A_UINT32 sp_offset_us;
  5510. } htt_pdev_stats_twt_session_tlv;
  5511. typedef struct {
  5512. htt_tlv_hdr_t tlv_hdr;
  5513. A_UINT32 pdev_id;
  5514. A_UINT32 num_sessions;
  5515. htt_pdev_stats_twt_session_tlv twt_session[1];
  5516. } htt_pdev_stats_twt_sessions_tlv;
  5517. /* STATS_TYPE: HTT_DBG_EXT_STATS_TWT_SESSIONS
  5518. * TLV_TAGS:
  5519. * - HTT_STATS_PDEV_TWT_SESSIONS_TAG
  5520. * - HTT_STATS_PDEV_TWT_SESSION_TAG
  5521. */
  5522. /* NOTE:
  5523. * This structure is for documentation, and cannot be safely used directly.
  5524. * Instead, use the constituent TLV structures to fill/parse.
  5525. */
  5526. typedef struct {
  5527. htt_pdev_stats_twt_sessions_tlv twt_sessions[1];
  5528. } htt_pdev_twt_sessions_stats_t;
  5529. typedef enum {
  5530. /* Global link descriptor queued in REO */
  5531. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_0 = 0,
  5532. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_1 = 1,
  5533. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_2 = 2,
  5534. /*Number of queue descriptors of this aging group */
  5535. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC0 = 3,
  5536. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC1 = 4,
  5537. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC2 = 5,
  5538. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC3 = 6,
  5539. /* Total number of MSDUs buffered in AC */
  5540. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC0 = 7,
  5541. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC1 = 8,
  5542. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC2 = 9,
  5543. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC3 = 10,
  5544. HTT_RX_REO_RESOURCE_STATS_MAX = 16
  5545. } htt_rx_reo_resource_sample_id_enum;
  5546. typedef struct {
  5547. htt_tlv_hdr_t tlv_hdr;
  5548. /* Variable based on the Number of records. HTT_RX_REO_RESOURCE_STATS_MAX */
  5549. /** htt_rx_reo_debug_sample_id_enum */
  5550. A_UINT32 sample_id;
  5551. /** Max value of all samples */
  5552. A_UINT32 total_max;
  5553. /** Average value of total samples */
  5554. A_UINT32 total_avg;
  5555. /** Num of samples including both zeros and non zeros ones*/
  5556. A_UINT32 total_sample;
  5557. /** Average value of all non zeros samples */
  5558. A_UINT32 non_zeros_avg;
  5559. /** Num of non zeros samples */
  5560. A_UINT32 non_zeros_sample;
  5561. /** Max value of last N non zero samples (N = last_non_zeros_sample) */
  5562. A_UINT32 last_non_zeros_max;
  5563. /** Min value of last N non zero samples (N = last_non_zeros_sample) */
  5564. A_UINT32 last_non_zeros_min;
  5565. /** Average value of last N non zero samples (N = last_non_zeros_sample) */
  5566. A_UINT32 last_non_zeros_avg;
  5567. /** Num of last non zero samples */
  5568. A_UINT32 last_non_zeros_sample;
  5569. } htt_rx_reo_resource_stats_tlv_v;
  5570. /* STATS_TYPE: HTT_DBG_EXT_STATS_REO_RESOURCE_STATS
  5571. * TLV_TAGS:
  5572. * - HTT_STATS_RX_REO_RESOURCE_STATS_TAG
  5573. */
  5574. /* NOTE:
  5575. * This structure is for documentation, and cannot be safely used directly.
  5576. * Instead, use the constituent TLV structures to fill/parse.
  5577. */
  5578. typedef struct {
  5579. htt_rx_reo_resource_stats_tlv_v reo_resource_stats;
  5580. } htt_soc_reo_resource_stats_t;
  5581. /* == TX SOUNDING STATS == */
  5582. /* config_param0 */
  5583. #define HTT_DBG_EXT_STATS_SET_VDEV_MASK(_var) ((_var << 1) | 0x1)
  5584. #define HTT_DBG_EXT_STATS_GET_VDEV_ID_FROM_VDEV_MASK(_var) ((_var >> 1) & 0xFF)
  5585. #define HTT_DBG_EXT_STATS_IS_VDEV_ID_SET(_var) ((_var) & 0x1)
  5586. typedef enum {
  5587. /* Implicit beamforming stats */
  5588. HTT_IMPLICIT_TXBF_STEER_STATS = 0,
  5589. /* Single user short inter frame sequence steer stats */
  5590. HTT_EXPLICIT_TXBF_SU_SIFS_STEER_STATS = 1,
  5591. /* Single user random back off steer stats */
  5592. HTT_EXPLICIT_TXBF_SU_RBO_STEER_STATS = 2,
  5593. /* Multi user short inter frame sequence steer stats */
  5594. HTT_EXPLICIT_TXBF_MU_SIFS_STEER_STATS = 3,
  5595. /* Multi user random back off steer stats */
  5596. HTT_EXPLICIT_TXBF_MU_RBO_STEER_STATS = 4,
  5597. /* For backward compatability new modes cannot be added */
  5598. HTT_TXBF_MAX_NUM_OF_MODES = 5
  5599. } htt_txbf_sound_steer_modes;
  5600. typedef enum {
  5601. HTT_TX_AC_SOUNDING_MODE = 0,
  5602. HTT_TX_AX_SOUNDING_MODE = 1,
  5603. HTT_TX_BE_SOUNDING_MODE = 2,
  5604. HTT_TX_CMN_SOUNDING_MODE = 3,
  5605. } htt_stats_sounding_tx_mode;
  5606. typedef struct {
  5607. htt_tlv_hdr_t tlv_hdr;
  5608. A_UINT32 tx_sounding_mode; /* HTT_TX_XX_SOUNDING_MODE */
  5609. /* Counts number of soundings for all steering modes in each bw */
  5610. A_UINT32 cbf_20[HTT_TXBF_MAX_NUM_OF_MODES];
  5611. A_UINT32 cbf_40[HTT_TXBF_MAX_NUM_OF_MODES];
  5612. A_UINT32 cbf_80[HTT_TXBF_MAX_NUM_OF_MODES];
  5613. A_UINT32 cbf_160[HTT_TXBF_MAX_NUM_OF_MODES];
  5614. /**
  5615. * The sounding array is a 2-D array stored as an 1-D array of
  5616. * A_UINT32. The stats for a particular user/bw combination is
  5617. * referenced with the following:
  5618. *
  5619. * sounding[(user* max_bw) + bw]
  5620. *
  5621. * ... where max_bw == 4 for 160mhz
  5622. */
  5623. A_UINT32 sounding[HTT_TX_NUM_OF_SOUNDING_STATS_WORDS];
  5624. /* cv upload handler stats */
  5625. /** total times CV nc mismatched */
  5626. A_UINT32 cv_nc_mismatch_err;
  5627. /** total times CV has FCS error */
  5628. A_UINT32 cv_fcs_err;
  5629. /** total times CV has invalid NSS index */
  5630. A_UINT32 cv_frag_idx_mismatch;
  5631. /** total times CV has invalid SW peer ID */
  5632. A_UINT32 cv_invalid_peer_id;
  5633. /** total times CV rejected because TXBF is not setup in peer */
  5634. A_UINT32 cv_no_txbf_setup;
  5635. /** total times CV expired while in updating state */
  5636. A_UINT32 cv_expiry_in_update;
  5637. /** total times Pkt b/w exceeding the cbf_bw */
  5638. A_UINT32 cv_pkt_bw_exceed;
  5639. /** total times CV DMA not completed */
  5640. A_UINT32 cv_dma_not_done_err;
  5641. /** total times CV update to peer failed */
  5642. A_UINT32 cv_update_failed;
  5643. /* cv query stats */
  5644. /** total times CV query happened */
  5645. A_UINT32 cv_total_query;
  5646. /** total pattern based CV query */
  5647. A_UINT32 cv_total_pattern_query;
  5648. /** total BW based CV query */
  5649. A_UINT32 cv_total_bw_query;
  5650. /** incorrect encoding in CV flags */
  5651. A_UINT32 cv_invalid_bw_coding;
  5652. /** forced sounding enabled for the peer */
  5653. A_UINT32 cv_forced_sounding;
  5654. /** standalone sounding sequence on-going */
  5655. A_UINT32 cv_standalone_sounding;
  5656. /** NC of available CV lower than expected */
  5657. A_UINT32 cv_nc_mismatch;
  5658. /** feedback type different from expected */
  5659. A_UINT32 cv_fb_type_mismatch;
  5660. /** CV BW not equal to expected BW for OFDMA */
  5661. A_UINT32 cv_ofdma_bw_mismatch;
  5662. /** CV BW not greater than or equal to expected BW */
  5663. A_UINT32 cv_bw_mismatch;
  5664. /** CV pattern not matching with the expected pattern */
  5665. A_UINT32 cv_pattern_mismatch;
  5666. /** CV available is of different preamble type than expected. */
  5667. A_UINT32 cv_preamble_mismatch;
  5668. /** NR of available CV is lower than expected. */
  5669. A_UINT32 cv_nr_mismatch;
  5670. /** CV in use count has exceeded threshold and cannot be used further. */
  5671. A_UINT32 cv_in_use_cnt_exceeded;
  5672. /** A valid CV has been found. */
  5673. A_UINT32 cv_found;
  5674. /** No valid CV was found. */
  5675. A_UINT32 cv_not_found;
  5676. /** Sounding per user in 320MHz bandwidth */
  5677. A_UINT32 sounding_320[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  5678. /** Counts number of soundings for all steering modes in 320MHz bandwidth */
  5679. A_UINT32 cbf_320[HTT_TXBF_MAX_NUM_OF_MODES];
  5680. /* This part can be used for new counters added for CV query/upload. */
  5681. /** non-trigger based ranging sequence on-going */
  5682. A_UINT32 cv_ntbr_sounding;
  5683. /** CV found, but upload is in progress. */
  5684. A_UINT32 cv_found_upload_in_progress;
  5685. /** Expired CV found during query. */
  5686. A_UINT32 cv_expired_during_query;
  5687. /** total times CV dma timeout happened */
  5688. A_UINT32 cv_dma_timeout_error;
  5689. /** total times CV bufs uploaded for IBF case */
  5690. A_UINT32 cv_buf_ibf_uploads;
  5691. /** total times CV bufs uploaded for EBF case */
  5692. A_UINT32 cv_buf_ebf_uploads;
  5693. /** total times CV bufs received from IPC ring */
  5694. A_UINT32 cv_buf_received;
  5695. /** total times CV bufs fed back to the IPC ring */
  5696. A_UINT32 cv_buf_fed_back;
  5697. } htt_tx_sounding_stats_tlv;
  5698. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  5699. * TLV_TAGS:
  5700. * - HTT_STATS_TX_SOUNDING_STATS_TAG
  5701. */
  5702. /* NOTE:
  5703. * This structure is for documentation, and cannot be safely used directly.
  5704. * Instead, use the constituent TLV structures to fill/parse.
  5705. */
  5706. typedef struct {
  5707. htt_tx_sounding_stats_tlv sounding_tlv;
  5708. } htt_tx_sounding_stats_t;
  5709. typedef struct {
  5710. htt_tlv_hdr_t tlv_hdr;
  5711. A_UINT32 num_obss_tx_ppdu_success;
  5712. A_UINT32 num_obss_tx_ppdu_failure;
  5713. /** num_sr_tx_transmissions:
  5714. * Counter of TX done by aborting other BSS RX with spatial reuse
  5715. * (for cases where rx RSSI from other BSS is below the packet-detection
  5716. * threshold for doing spatial reuse)
  5717. */
  5718. union {
  5719. A_UINT32 num_sr_tx_transmissions; /* CORRECTED - use this one */
  5720. A_UINT32 num_sr_tx_tranmissions; /* DEPRECATED - has typo in name */
  5721. };
  5722. union {
  5723. /**
  5724. * Count the number of times the RSSI from an other-BSS signal
  5725. * is below the spatial reuse power threshold, thus providing an
  5726. * opportunity for spatial reuse since OBSS interference will be
  5727. * inconsequential.
  5728. */
  5729. A_UINT32 num_spatial_reuse_opportunities;
  5730. /* DEPRECATED: num_sr_rx_ge_pd_rssi_thr
  5731. * This old name has been deprecated because it does not
  5732. * clearly and accurately reflect the information stored within
  5733. * this field.
  5734. * Use the new name (num_spatial_reuse_opportunities) instead of
  5735. * the deprecated old name (num_sr_rx_ge_pd_rssi_thr).
  5736. */
  5737. A_UINT32 num_sr_rx_ge_pd_rssi_thr;
  5738. };
  5739. /**
  5740. * Count of number of times OBSS frames were aborted and non-SRG
  5741. * opportunities were created. Non-SRG opportunities are created when
  5742. * incoming OBSS RSSI is lesser than the global configured non-SRG RSSI
  5743. * threshold and non-SRG OBSS color / non-SRG OBSS BSSID registers
  5744. * allow non-SRG TX.
  5745. */
  5746. A_UINT32 num_non_srg_opportunities;
  5747. /**
  5748. * Count of number of times TX PPDU were transmitted using non-SRG
  5749. * opportunities created. Incoming OBSS frame RSSI is compared with per
  5750. * PPDU non-SRG RSSI threshold configured in each PPDU. If incoming OBSS
  5751. * RSSI < non-SRG RSSI threshold configured in each PPDU, then non-SRG
  5752. * tranmission happens.
  5753. */
  5754. A_UINT32 num_non_srg_ppdu_tried;
  5755. /**
  5756. * Count of number of times non-SRG based TX transmissions were successful
  5757. */
  5758. A_UINT32 num_non_srg_ppdu_success;
  5759. /**
  5760. * Count of number of times OBSS frames were aborted and SRG opportunities
  5761. * were created. Srg opportunities are created when incoming OBSS RSSI
  5762. * is less than the global configured SRG RSSI threshold and SRC OBSS
  5763. * color / SRG OBSS BSSID / SRG partial bssid / SRG BSS color bitmap
  5764. * registers allow SRG TX.
  5765. */
  5766. A_UINT32 num_srg_opportunities;
  5767. /**
  5768. * Count of number of times TX PPDU were transmitted using SRG
  5769. * opportunities created.
  5770. * Incoming OBSS frame RSSI is compared with per PPDU SRG RSSI
  5771. * threshold configured in each PPDU.
  5772. * If incoming OBSS RSSI < SRG RSSI threshold configured in each PPDU,
  5773. * then SRG tranmission happens.
  5774. */
  5775. A_UINT32 num_srg_ppdu_tried;
  5776. /**
  5777. * Count of number of times SRG based TX transmissions were successful
  5778. */
  5779. A_UINT32 num_srg_ppdu_success;
  5780. /**
  5781. * Count of number of times PSR opportunities were created by aborting
  5782. * OBSS UL OFDMA HE-TB PPDU frame. HE-TB ppdu frames are aborted if the
  5783. * spatial reuse info in the OBSS trigger common field is set to allow PSR
  5784. * based spatial reuse.
  5785. */
  5786. A_UINT32 num_psr_opportunities;
  5787. /**
  5788. * Count of number of times TX PPDU were transmitted using PSR
  5789. * opportunities created.
  5790. */
  5791. A_UINT32 num_psr_ppdu_tried;
  5792. /**
  5793. * Count of number of times PSR based TX transmissions were successful.
  5794. */
  5795. A_UINT32 num_psr_ppdu_success;
  5796. /**
  5797. * Count of number of times TX PPDU per access category were transmitted
  5798. * using non-SRG opportunities created.
  5799. */
  5800. A_UINT32 num_non_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  5801. /**
  5802. * Count of number of times non-SRG based TX transmissions per access
  5803. * category were successful
  5804. */
  5805. A_UINT32 num_non_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  5806. /**
  5807. * Count of number of times TX PPDU per access category were transmitted
  5808. * using SRG opportunities created.
  5809. */
  5810. A_UINT32 num_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  5811. /**
  5812. * Count of number of times SRG based TX transmissions per access
  5813. * category were successful
  5814. */
  5815. A_UINT32 num_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  5816. /**
  5817. * Count of number of times ppdu was flushed due to ongoing OBSS
  5818. * frame duration value lesser than minimum required frame duration.
  5819. */
  5820. A_UINT32 num_obss_min_duration_check_flush_cnt;
  5821. /**
  5822. * Count of number of times ppdu was flushed due to ppdu duration
  5823. * exceeding aborted OBSS frame duration
  5824. */
  5825. A_UINT32 num_sr_ppdu_abort_flush_cnt;
  5826. } htt_pdev_obss_pd_stats_tlv;
  5827. /* NOTE:
  5828. * This structure is for documentation, and cannot be safely used directly.
  5829. * Instead, use the constituent TLV structures to fill/parse.
  5830. */
  5831. typedef struct {
  5832. htt_pdev_obss_pd_stats_tlv obss_pd_stat;
  5833. } htt_pdev_obss_pd_stats_t;
  5834. typedef struct {
  5835. htt_tlv_hdr_t tlv_hdr;
  5836. A_UINT32 pdev_id;
  5837. A_UINT32 current_head_idx;
  5838. A_UINT32 current_tail_idx;
  5839. A_UINT32 num_htt_msgs_sent;
  5840. /**
  5841. * Time in milliseconds for which the ring has been in
  5842. * its current backpressure condition
  5843. */
  5844. A_UINT32 backpressure_time_ms;
  5845. /** backpressure_hist -
  5846. * histogram showing how many times different degrees of backpressure
  5847. * duration occurred:
  5848. * Index 0 indicates the number of times ring was
  5849. * continously in backpressure state for 100 - 200ms.
  5850. * Index 1 indicates the number of times ring was
  5851. * continously in backpressure state for 200 - 300ms.
  5852. * Index 2 indicates the number of times ring was
  5853. * continously in backpressure state for 300 - 400ms.
  5854. * Index 3 indicates the number of times ring was
  5855. * continously in backpressure state for 400 - 500ms.
  5856. * Index 4 indicates the number of times ring was
  5857. * continously in backpressure state beyond 500ms.
  5858. */
  5859. A_UINT32 backpressure_hist[5];
  5860. } htt_ring_backpressure_stats_tlv;
  5861. /* STATS_TYPE : HTT_STATS_RING_BACKPRESSURE_STATS_INFO
  5862. * TLV_TAGS:
  5863. * - HTT_STATS_RING_BACKPRESSURE_STATS_TAG
  5864. */
  5865. /* NOTE:
  5866. * This structure is for documentation, and cannot be safely used directly.
  5867. * Instead, use the constituent TLV structures to fill/parse.
  5868. */
  5869. typedef struct {
  5870. htt_sring_cmn_tlv cmn_tlv;
  5871. struct {
  5872. htt_stats_string_tlv sring_str_tlv;
  5873. htt_ring_backpressure_stats_tlv backpressure_stats_tlv;
  5874. } r[1]; /* variable-length array */
  5875. } htt_ring_backpressure_stats_t;
  5876. #define HTT_LATENCY_PROFILE_MAX_HIST 3
  5877. #define HTT_STATS_MAX_PROF_STATS_NAME_LEN 32
  5878. #define HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST 3
  5879. typedef struct {
  5880. htt_tlv_hdr_t tlv_hdr;
  5881. /** print_header:
  5882. * This field suggests whether the host should print a header when
  5883. * displaying the TLV (because this is the first latency_prof_stats
  5884. * TLV within a series), or if only the TLV contents should be displayed
  5885. * without a header (because this is not the first TLV within the series).
  5886. */
  5887. A_UINT32 print_header;
  5888. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  5889. /** number of data values included in the tot sum */
  5890. A_UINT32 cnt;
  5891. /** time in us */
  5892. A_UINT32 min;
  5893. /** time in us */
  5894. A_UINT32 max;
  5895. A_UINT32 last;
  5896. /** time in us */
  5897. A_UINT32 tot;
  5898. /** time in us */
  5899. A_UINT32 avg;
  5900. /** hist_intvl:
  5901. * Histogram interval, i.e. the latency range covered by each
  5902. * bin of the histogram, in microsecond units.
  5903. * hist[0] counts how many latencies were between 0 to hist_intvl
  5904. * hist[1] counts how many latencies were between hist_intvl to 2*hist_intvl
  5905. * hist[2] counts how many latencies were more than 2*hist_intvl
  5906. */
  5907. A_UINT32 hist_intvl;
  5908. A_UINT32 hist[HTT_LATENCY_PROFILE_MAX_HIST];
  5909. /** max page faults in any 1 sampling window */
  5910. A_UINT32 page_fault_max;
  5911. /** summed over all sampling windows */
  5912. A_UINT32 page_fault_total;
  5913. /** ignored_latency_count:
  5914. * ignore some of profile latency to avoid avg skewing
  5915. */
  5916. A_UINT32 ignored_latency_count;
  5917. /** interrupts_max: max interrupts within any single sampling window */
  5918. A_UINT32 interrupts_max;
  5919. /** interrupts_hist: histogram of interrupt rate
  5920. * bin0 contains the number of sampling windows that had 0 interrupts,
  5921. * bin1 contains the number of sampling windows that had 1-4 interrupts,
  5922. * bin2 contains the number of sampling windows that had > 4 interrupts
  5923. */
  5924. A_UINT32 interrupts_hist[HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  5925. } htt_latency_prof_stats_tlv;
  5926. typedef struct {
  5927. htt_tlv_hdr_t tlv_hdr;
  5928. /** duration:
  5929. * Time period over which counts were gathered, units = microseconds.
  5930. */
  5931. A_UINT32 duration;
  5932. A_UINT32 tx_msdu_cnt;
  5933. A_UINT32 tx_mpdu_cnt;
  5934. A_UINT32 tx_ppdu_cnt;
  5935. A_UINT32 rx_msdu_cnt;
  5936. A_UINT32 rx_mpdu_cnt;
  5937. } htt_latency_prof_ctx_tlv;
  5938. typedef struct {
  5939. htt_tlv_hdr_t tlv_hdr;
  5940. /** count of enabled profiles */
  5941. A_UINT32 prof_enable_cnt;
  5942. } htt_latency_prof_cnt_tlv;
  5943. /* STATS_TYPE : HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  5944. * TLV_TAGS:
  5945. * HTT_STATS_LATENCY_PROF_STATS_TAG / htt_latency_prof_stats_tlv
  5946. * HTT_STATS_LATENCY_CTX_TAG / htt_latency_prof_ctx_tlv
  5947. * HTT_STATS_LATENCY_CNT_TAG / htt_latency_prof_cnt_tlv
  5948. */
  5949. /* NOTE:
  5950. * This structure is for documentation, and cannot be safely used directly.
  5951. * Instead, use the constituent TLV structures to fill/parse.
  5952. */
  5953. typedef struct {
  5954. htt_latency_prof_stats_tlv latency_prof_stat;
  5955. htt_latency_prof_ctx_tlv latency_ctx_stat;
  5956. htt_latency_prof_cnt_tlv latency_cnt_stat;
  5957. } htt_soc_latency_stats_t;
  5958. #define HTT_RX_MAX_PEAK_OCCUPANCY_INDEX 10
  5959. #define HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX 10
  5960. #define HTT_RX_SQUARE_INDEX 6
  5961. #define HTT_RX_MAX_PEAK_SEARCH_INDEX 4
  5962. #define HTT_RX_MAX_PENDING_SEARCH_INDEX 4
  5963. /* STATS_TYPE : HTT_DBG_EXT_RX_FSE_STATS
  5964. * TLV_TAGS:
  5965. * - HTT_STATS_RX_FSE_STATS_TAG
  5966. */
  5967. typedef struct {
  5968. htt_tlv_hdr_t tlv_hdr;
  5969. /**
  5970. * Number of times host requested for fse enable/disable
  5971. */
  5972. A_UINT32 fse_enable_cnt;
  5973. A_UINT32 fse_disable_cnt;
  5974. /**
  5975. * Number of times host requested for fse cache invalidation
  5976. * individual entries or full cache
  5977. */
  5978. A_UINT32 fse_cache_invalidate_entry_cnt;
  5979. A_UINT32 fse_full_cache_invalidate_cnt;
  5980. /**
  5981. * Cache hits count will increase if there is a matching flow in the cache
  5982. * There is no register for cache miss but the number of cache misses can
  5983. * be calculated as
  5984. * cache miss = (num_searches - cache_hits)
  5985. * Thus, there is no need to have a separate variable for cache misses.
  5986. * Num searches is flow search times done in the cache.
  5987. */
  5988. A_UINT32 fse_num_cache_hits_cnt;
  5989. A_UINT32 fse_num_searches_cnt;
  5990. /**
  5991. * Cache Occupancy holds 2 types of values: Peak and Current.
  5992. * 10 bins are used to keep track of peak occupancy.
  5993. * 8 of these bins represent ranges of values, while the first and last
  5994. * bins represent the extreme cases of the cache being completely empty
  5995. * or completely full.
  5996. * For the non-extreme bins, the number of cache occupancy values per
  5997. * bin is the maximum cache occupancy (128), divided by the number of
  5998. * non-extreme bins (8), so 128/8 = 16 values per bin.
  5999. * The range of values for each histogram bins is specified below:
  6000. * Bin0 = Counter increments when cache occupancy is empty
  6001. * Bin1 = Counter increments when cache occupancy is within [1 to 16]
  6002. * Bin2 = Counter increments when cache occupancy is within [17 to 32]
  6003. * Bin3 = Counter increments when cache occupancy is within [33 to 48]
  6004. * Bin4 = Counter increments when cache occupancy is within [49 to 64]
  6005. * Bin5 = Counter increments when cache occupancy is within [65 to 80]
  6006. * Bin6 = Counter increments when cache occupancy is within [81 to 96]
  6007. * Bin7 = Counter increments when cache occupancy is within [97 to 112]
  6008. * Bin8 = Counter increments when cache occupancy is within [113 to 127]
  6009. * Bin9 = Counter increments when cache occupancy is equal to 128
  6010. * The above histogram bin definitions apply to both the peak-occupancy
  6011. * histogram and the current-occupancy histogram.
  6012. *
  6013. * @fse_cache_occupancy_peak_cnt:
  6014. * Array records periodically PEAK cache occupancy values.
  6015. * Peak Occupancy will increment only if it is greater than current
  6016. * occupancy value.
  6017. *
  6018. * @fse_cache_occupancy_curr_cnt:
  6019. * Array records periodically current cache occupancy value.
  6020. * Current Cache occupancy always holds instant snapshot of
  6021. * current number of cache entries.
  6022. **/
  6023. A_UINT32 fse_cache_occupancy_peak_cnt[HTT_RX_MAX_PEAK_OCCUPANCY_INDEX];
  6024. A_UINT32 fse_cache_occupancy_curr_cnt[HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX];
  6025. /**
  6026. * Square stat is sum of squares of cache occupancy to better understand
  6027. * any variation/deviation within each cache set, over a given time-window.
  6028. *
  6029. * Square stat is calculated this way:
  6030. * Square = SUM(Squares of all Occupancy in a Set) / 8
  6031. * The cache has 16-way set associativity, so the occupancy of a
  6032. * set can vary from 0 to 16. There are 8 sets within the cache.
  6033. * Therefore, the minimum possible square value is 0, and the maximum
  6034. * possible square value is (8*16^2) / 8 = 256.
  6035. *
  6036. * 6 bins are used to keep track of square stats:
  6037. * Bin0 = increments when square of current cache occupancy is zero
  6038. * Bin1 = increments when square of current cache occupancy is within
  6039. * [1 to 50]
  6040. * Bin2 = increments when square of current cache occupancy is within
  6041. * [51 to 100]
  6042. * Bin3 = increments when square of current cache occupancy is within
  6043. * [101 to 200]
  6044. * Bin4 = increments when square of current cache occupancy is within
  6045. * [201 to 255]
  6046. * Bin5 = increments when square of current cache occupancy is 256
  6047. */
  6048. A_UINT32 fse_search_stat_square_cnt[HTT_RX_SQUARE_INDEX];
  6049. /**
  6050. * Search stats has 2 types of values: Peak Pending and Number of
  6051. * Search Pending.
  6052. * GSE command ring for FSE can hold maximum of 5 Pending searches
  6053. * at any given time.
  6054. *
  6055. * 4 bins are used to keep track of search stats:
  6056. * Bin0 = Counter increments when there are NO pending searches
  6057. * (For peak, it will be number of pending searches greater
  6058. * than GSE command ring FIFO outstanding requests.
  6059. * For Search Pending, it will be number of pending search
  6060. * inside GSE command ring FIFO.)
  6061. * Bin1 = Counter increments when number of pending searches are within
  6062. * [1 to 2]
  6063. * Bin2 = Counter increments when number of pending searches are within
  6064. * [3 to 4]
  6065. * Bin3 = Counter increments when number of pending searches are
  6066. * greater/equal to [ >= 5]
  6067. */
  6068. A_UINT32 fse_search_stat_peak_cnt[HTT_RX_MAX_PEAK_SEARCH_INDEX];
  6069. A_UINT32 fse_search_stat_search_pending_cnt[HTT_RX_MAX_PENDING_SEARCH_INDEX];
  6070. } htt_rx_fse_stats_tlv;
  6071. /* NOTE:
  6072. * This structure is for documentation, and cannot be safely used directly.
  6073. * Instead, use the constituent TLV structures to fill/parse.
  6074. */
  6075. typedef struct {
  6076. htt_rx_fse_stats_tlv rx_fse_stats;
  6077. } htt_rx_fse_stats_t;
  6078. #define HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS 14
  6079. #define HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS 5 /* 20, 40, 80, 160, 320 */
  6080. #define HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES 2/* 0: Half, 1: Quarter */
  6081. typedef struct {
  6082. htt_tlv_hdr_t tlv_hdr;
  6083. /** SU TxBF TX MCS stats */
  6084. A_UINT32 tx_su_txbf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6085. /** Implicit BF TX MCS stats */
  6086. A_UINT32 tx_su_ibf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6087. /** Open loop TX MCS stats */
  6088. A_UINT32 tx_su_ol_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6089. /** SU TxBF TX NSS stats */
  6090. A_UINT32 tx_su_txbf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6091. /** Implicit BF TX NSS stats */
  6092. A_UINT32 tx_su_ibf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6093. /** Open loop TX NSS stats */
  6094. A_UINT32 tx_su_ol_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6095. /** SU TxBF TX BW stats */
  6096. A_UINT32 tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6097. /** Implicit BF TX BW stats */
  6098. A_UINT32 tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6099. /** Open loop TX BW stats */
  6100. A_UINT32 tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6101. /** Legacy and OFDM TX rate stats */
  6102. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  6103. /** SU TxBF TX BW stats */
  6104. A_UINT32 reduced_tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6105. /** Implicit BF TX BW stats */
  6106. A_UINT32 reduced_tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6107. /** Open loop TX BW stats */
  6108. A_UINT32 reduced_tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6109. } htt_tx_pdev_txbf_rate_stats_tlv;
  6110. typedef enum {
  6111. HTT_STATS_RC_MODE_DLSU = 0,
  6112. HTT_STATS_RC_MODE_DLMUMIMO = 1,
  6113. HTT_STATS_RC_MODE_DLOFDMA = 2,
  6114. HTT_STATS_RC_MODE_ULMUMIMO = 3,
  6115. } htt_stats_rc_mode;
  6116. typedef struct {
  6117. A_UINT32 ppdus_tried;
  6118. A_UINT32 ppdus_ack_failed;
  6119. A_UINT32 mpdus_tried;
  6120. A_UINT32 mpdus_failed;
  6121. } htt_tx_rate_stats_t;
  6122. typedef enum {
  6123. HTT_RC_MODE_SU_OL,
  6124. HTT_RC_MODE_SU_BF,
  6125. HTT_RC_MODE_MU1_INTF,
  6126. HTT_RC_MODE_MU2_INTF,
  6127. HTT_Rc_MODE_MU3_INTF,
  6128. HTT_RC_MODE_MU4_INTF,
  6129. HTT_RC_MODE_MU5_INTF,
  6130. HTT_RC_MODE_MU6_INTF,
  6131. HTT_RC_MODE_MU7_INTF,
  6132. HTT_RC_MODE_2D_COUNT,
  6133. } HTT_RC_MODE;
  6134. typedef enum {
  6135. HTT_STATS_RU_TYPE_INVALID = 0,
  6136. HTT_STATS_RU_TYPE_SINGLE_RU_ONLY = 1,
  6137. HTT_STATS_RU_TYPE_SINGLE_AND_MULTI_RU = 2,
  6138. } htt_stats_ru_type;
  6139. typedef struct {
  6140. htt_tlv_hdr_t tlv_hdr;
  6141. /** HTT_STATS_RC_MODE_XX */
  6142. A_UINT32 rc_mode;
  6143. A_UINT32 last_probed_mcs;
  6144. A_UINT32 last_probed_nss;
  6145. A_UINT32 last_probed_bw;
  6146. htt_tx_rate_stats_t per_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  6147. htt_tx_rate_stats_t per_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6148. htt_tx_rate_stats_t per_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6149. /** 320MHz extension for PER */
  6150. htt_tx_rate_stats_t per_bw320;
  6151. A_UINT32 probe_cnt_per_rcmode[HTT_RC_MODE_2D_COUNT];
  6152. htt_stats_ru_type ru_type; /* refer to htt_stats_ru_type */
  6153. htt_tx_rate_stats_t per_ru[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  6154. } htt_tx_rate_stats_per_tlv;
  6155. /* NOTE:
  6156. * This structure is for documentation, and cannot be safely used directly.
  6157. * Instead, use the constituent TLV structures to fill/parse.
  6158. */
  6159. typedef struct {
  6160. htt_tx_pdev_txbf_rate_stats_tlv txbf_rate_stats;
  6161. } htt_pdev_txbf_rate_stats_t;
  6162. typedef struct {
  6163. htt_tx_rate_stats_per_tlv per_stats;
  6164. } htt_tx_pdev_per_stats_t;
  6165. typedef enum {
  6166. HTT_ULTRIG_QBOOST_TRIGGER = 0,
  6167. HTT_ULTRIG_PSPOLL_TRIGGER,
  6168. HTT_ULTRIG_UAPSD_TRIGGER,
  6169. HTT_ULTRIG_11AX_TRIGGER,
  6170. HTT_ULTRIG_11AX_WILDCARD_TRIGGER,
  6171. HTT_ULTRIG_11AX_UNASSOC_WILDCARD_TRIGGER,
  6172. HTT_STA_UL_OFDMA_NUM_TRIG_TYPE,
  6173. } HTT_STA_UL_OFDMA_RX_TRIG_TYPE;
  6174. typedef enum {
  6175. HTT_11AX_TRIGGER_BASIC_E = 0,
  6176. HTT_11AX_TRIGGER_BRPOLL_E = 1,
  6177. HTT_11AX_TRIGGER_MU_BAR_E = 2,
  6178. HTT_11AX_TRIGGER_MU_RTS_E = 3,
  6179. HTT_11AX_TRIGGER_BUFFER_SIZE_E = 4,
  6180. HTT_11AX_TRIGGER_GCR_MU_BAR_E = 5,
  6181. HTT_11AX_TRIGGER_BQRP_E = 6,
  6182. HTT_11AX_TRIGGER_NDP_FB_REPORT_POLL_E = 7,
  6183. HTT_11AX_TRIGGER_RESERVED_8_E = 8,
  6184. HTT_11AX_TRIGGER_RESERVED_9_E = 9,
  6185. HTT_11AX_TRIGGER_RESERVED_10_E = 10,
  6186. HTT_11AX_TRIGGER_RESERVED_11_E = 11,
  6187. HTT_11AX_TRIGGER_RESERVED_12_E = 12,
  6188. HTT_11AX_TRIGGER_RESERVED_13_E = 13,
  6189. HTT_11AX_TRIGGER_RESERVED_14_E = 14,
  6190. HTT_11AX_TRIGGER_RESERVED_15_E = 15,
  6191. HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE,
  6192. } HTT_STA_UL_OFDMA_11AX_TRIG_TYPE;
  6193. /* UL RESP Queues 0 - HIPRI, 1 - LOPRI & 2 - BSR */
  6194. #define HTT_STA_UL_OFDMA_NUM_UL_QUEUES 3
  6195. /* Actual resp type sent by STA for trigger
  6196. * 0 - HE TB PPDU, 1 - NULL Delimiter */
  6197. #define HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE 2
  6198. /* Counter for MCS 0-13 */
  6199. #define HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS 14
  6200. /* Counters BW 20,40,80,160,320 */
  6201. #define HTT_STA_UL_OFDMA_NUM_BW_COUNTERS 5
  6202. #define HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  6203. /* STATS_TYPE : HTT_DBG_EXT_STA_11AX_UL_STATS
  6204. * TLV_TAGS:
  6205. * - HTT_STATS_STA_UL_OFDMA_STATS_TAG
  6206. */
  6207. typedef struct {
  6208. htt_tlv_hdr_t tlv_hdr;
  6209. A_UINT32 pdev_id;
  6210. /**
  6211. * Trigger Type reported by HWSCH on RX reception
  6212. * Each index populate enum HTT_STA_UL_OFDMA_RX_TRIG_TYPE
  6213. */
  6214. A_UINT32 rx_trigger_type[HTT_STA_UL_OFDMA_NUM_TRIG_TYPE];
  6215. /**
  6216. * 11AX Trigger Type on RX reception
  6217. * Each index populate enum HTT_STA_UL_OFDMA_11AX_TRIG_TYPE
  6218. */
  6219. A_UINT32 ax_trigger_type[HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE];
  6220. /** Num data PPDUs/Delims responded to trigs. per HWQ for UL RESP */
  6221. A_UINT32 num_data_ppdu_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6222. A_UINT32 num_null_delimiters_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6223. /**
  6224. * Overall UL STA RESP Status 0 - HE TB PPDU, 1 - NULL Delimiter
  6225. * Super set of num_data_ppdu_responded_per_hwq,
  6226. * num_null_delimiters_responded_per_hwq
  6227. */
  6228. A_UINT32 num_total_trig_responses[HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE];
  6229. /**
  6230. * Time interval between current time ms and last successful trigger RX
  6231. * 0xFFFFFFFF denotes no trig received / timestamp roll back
  6232. */
  6233. A_UINT32 last_trig_rx_time_delta_ms;
  6234. /**
  6235. * Rate Statistics for UL OFDMA
  6236. * UL TB PPDU TX MCS, NSS, GI, BW from STA HWQ
  6237. */
  6238. A_UINT32 ul_ofdma_tx_mcs[HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6239. A_UINT32 ul_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6240. A_UINT32 ul_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6241. A_UINT32 ul_ofdma_tx_ldpc;
  6242. A_UINT32 ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6243. /** Trig based PPDU TX/ RBO based PPDU TX Count */
  6244. A_UINT32 trig_based_ppdu_tx;
  6245. A_UINT32 rbo_based_ppdu_tx;
  6246. /** Switch MU EDCA to SU EDCA Count */
  6247. A_UINT32 mu_edca_to_su_edca_switch_count;
  6248. /** Num MU EDCA applied Count */
  6249. A_UINT32 num_mu_edca_param_apply_count;
  6250. /**
  6251. * Current MU EDCA Parameters for WMM ACs
  6252. * Mode - 0 - SU EDCA, 1- MU EDCA
  6253. */
  6254. A_UINT32 current_edca_hwq_mode[HTT_NUM_AC_WMM];
  6255. /** Contention Window minimum. Range: 1 - 10 */
  6256. A_UINT32 current_cw_min[HTT_NUM_AC_WMM];
  6257. /** Contention Window maximum. Range: 1 - 10 */
  6258. A_UINT32 current_cw_max[HTT_NUM_AC_WMM];
  6259. /** AIFS value - 0 -255 */
  6260. A_UINT32 current_aifs[HTT_NUM_AC_WMM];
  6261. A_UINT32 reduced_ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES][HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6262. } htt_sta_ul_ofdma_stats_tlv;
  6263. /* NOTE:
  6264. * This structure is for documentation, and cannot be safely used directly.
  6265. * Instead, use the constituent TLV structures to fill/parse.
  6266. */
  6267. typedef struct {
  6268. htt_sta_ul_ofdma_stats_tlv ul_ofdma_sta_stats;
  6269. } htt_sta_11ax_ul_stats_t;
  6270. typedef struct {
  6271. htt_tlv_hdr_t tlv_hdr;
  6272. /** No of Fine Timing Measurement frames transmitted successfully */
  6273. A_UINT32 tx_ftm_suc;
  6274. /**
  6275. * No of Fine Timing Measurement frames transmitted successfully
  6276. * after retry
  6277. */
  6278. A_UINT32 tx_ftm_suc_retry;
  6279. /** No of Fine Timing Measurement frames not transmitted successfully */
  6280. A_UINT32 tx_ftm_fail;
  6281. /**
  6282. * No of Fine Timing Measurement Request frames received,
  6283. * including initial, non-initial, and duplicates
  6284. */
  6285. A_UINT32 rx_ftmr_cnt;
  6286. /**
  6287. * No of duplicate Fine Timing Measurement Request frames received,
  6288. * including both initial and non-initial
  6289. */
  6290. A_UINT32 rx_ftmr_dup_cnt;
  6291. /** No of initial Fine Timing Measurement Request frames received */
  6292. A_UINT32 rx_iftmr_cnt;
  6293. /**
  6294. * No of duplicate initial Fine Timing Measurement Request frames received
  6295. */
  6296. A_UINT32 rx_iftmr_dup_cnt;
  6297. /** No of responder sessions rejected when initiator was active */
  6298. A_UINT32 initiator_active_responder_rejected_cnt;
  6299. /** Responder terminate count */
  6300. A_UINT32 responder_terminate_cnt;
  6301. A_UINT32 vdev_id;
  6302. } htt_vdev_rtt_resp_stats_tlv;
  6303. typedef struct {
  6304. htt_vdev_rtt_resp_stats_tlv vdev_rtt_resp_stats;
  6305. } htt_vdev_rtt_resp_stats_t;
  6306. typedef struct {
  6307. htt_tlv_hdr_t tlv_hdr;
  6308. A_UINT32 vdev_id;
  6309. /**
  6310. * No of Fine Timing Measurement request frames transmitted successfully
  6311. */
  6312. A_UINT32 tx_ftmr_cnt;
  6313. /**
  6314. * No of Fine Timing Measurement request frames not transmitted successfully
  6315. */
  6316. A_UINT32 tx_ftmr_fail;
  6317. /**
  6318. * No of Fine Timing Measurement request frames transmitted successfully
  6319. * after retry
  6320. */
  6321. A_UINT32 tx_ftmr_suc_retry;
  6322. /**
  6323. * No of Fine Timing Measurement frames received, including initial,
  6324. * non-initial, and duplicates
  6325. */
  6326. A_UINT32 rx_ftm_cnt;
  6327. /** Initiator Terminate count */
  6328. A_UINT32 initiator_terminate_cnt;
  6329. /** Debug count to check the Measurement request from host */
  6330. A_UINT32 tx_meas_req_count;
  6331. } htt_vdev_rtt_init_stats_tlv;
  6332. typedef struct {
  6333. htt_vdev_rtt_init_stats_tlv vdev_rtt_init_stats;
  6334. } htt_vdev_rtt_init_stats_t;
  6335. /* STATS_TYPE : HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  6336. * TLV_TAGS:
  6337. * - HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG
  6338. */
  6339. /* NOTE:
  6340. * This structure is for documentation, and cannot be safely used directly.
  6341. * Instead, use the constituent TLV structures to fill/parse.
  6342. */
  6343. typedef struct {
  6344. htt_tlv_hdr_t tlv_hdr;
  6345. /** No of pktlog payloads that were dropped in htt_ppdu_stats path */
  6346. A_UINT32 pktlog_lite_drop_cnt;
  6347. /** No of pktlog payloads that were dropped in TQM path */
  6348. A_UINT32 pktlog_tqm_drop_cnt;
  6349. /** No of pktlog ppdu stats payloads that were dropped */
  6350. A_UINT32 pktlog_ppdu_stats_drop_cnt;
  6351. /** No of pktlog ppdu ctrl payloads that were dropped */
  6352. A_UINT32 pktlog_ppdu_ctrl_drop_cnt;
  6353. /** No of pktlog sw events payloads that were dropped */
  6354. A_UINT32 pktlog_sw_events_drop_cnt;
  6355. } htt_pktlog_and_htt_ring_stats_tlv;
  6356. #define HTT_DLPAGER_STATS_MAX_HIST 10
  6357. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M 0x000000FF
  6358. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S 0
  6359. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M 0x0000FF00
  6360. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S 8
  6361. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_M 0x0000FFFF
  6362. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_S 0
  6363. #define HTT_DLPAGER_TOTAL_FREE_PAGES_M 0xFFFF0000
  6364. #define HTT_DLPAGER_TOTAL_FREE_PAGES_S 16
  6365. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M 0x0000FFFF
  6366. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S 0
  6367. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M 0xFFFF0000
  6368. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S 16
  6369. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_GET(_var) \
  6370. (((_var) & HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M) >> \
  6371. HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)
  6372. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6373. do { \
  6374. HTT_CHECK_SET_VAL(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT, _val); \
  6375. ((_var) &= ~(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M));\
  6376. ((_var) |= ((_val) << HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)); \
  6377. } while (0)
  6378. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_GET(_var) \
  6379. (((_var) & HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M) >> \
  6380. HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)
  6381. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6382. do { \
  6383. HTT_CHECK_SET_VAL(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT, _val); \
  6384. ((_var) &= ~(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M));\
  6385. ((_var) |= ((_val) << HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)); \
  6386. } while (0)
  6387. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_GET(_var) \
  6388. (((_var) & HTT_DLPAGER_TOTAL_LOCKED_PAGES_M) >> \
  6389. HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)
  6390. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_SET(_var, _val) \
  6391. do { \
  6392. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_LOCKED_PAGES, _val); \
  6393. ((_var) &= ~(HTT_DLPAGER_TOTAL_LOCKED_PAGES_M)); \
  6394. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)); \
  6395. } while (0)
  6396. #define HTT_DLPAGER_TOTAL_FREE_PAGES_GET(_var) \
  6397. (((_var) & HTT_DLPAGER_TOTAL_FREE_PAGES_M) >> \
  6398. HTT_DLPAGER_TOTAL_FREE_PAGES_S)
  6399. #define HTT_DLPAGER_TOTAL_FREE_PAGES_SET(_var, _val) \
  6400. do { \
  6401. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_FREE_PAGES, _val); \
  6402. ((_var) &= ~(HTT_DLPAGER_TOTAL_FREE_PAGES_M)); \
  6403. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_FREE_PAGES_S)); \
  6404. } while (0)
  6405. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_GET(_var) \
  6406. (((_var) & HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M) >> \
  6407. HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)
  6408. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_SET(_var, _val) \
  6409. do { \
  6410. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX, _val); \
  6411. ((_var) &= ~(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M)); \
  6412. ((_var) |= ((_val) << HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)); \
  6413. } while (0)
  6414. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_GET(_var) \
  6415. (((_var) & HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M) >> \
  6416. HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)
  6417. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_SET(_var, _val) \
  6418. do { \
  6419. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX, _val); \
  6420. ((_var) &= ~(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M)); \
  6421. ((_var) |= ((_val) << HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)); \
  6422. } while (0)
  6423. enum {
  6424. HTT_STATS_PAGE_LOCKED = 0,
  6425. HTT_STATS_PAGE_UNLOCKED = 1,
  6426. HTT_STATS_NUM_PAGE_LOCK_STATES
  6427. };
  6428. /* dlPagerStats structure
  6429. * Number of lock/unlock pages with last 10 lock/unlock occurrences are recorded */
  6430. typedef struct{
  6431. /** msg_dword_1 bitfields:
  6432. * async_lock : 8,
  6433. * sync_lock : 8,
  6434. * reserved : 16;
  6435. */
  6436. A_UINT32 msg_dword_1;
  6437. /** mst_dword_2 bitfields:
  6438. * total_locked_pages : 16,
  6439. * total_free_pages : 16;
  6440. */
  6441. A_UINT32 msg_dword_2;
  6442. /** msg_dword_3 bitfields:
  6443. * last_locked_page_idx : 16,
  6444. * last_unlocked_page_idx : 16;
  6445. */
  6446. A_UINT32 msg_dword_3;
  6447. struct {
  6448. A_UINT32 page_num;
  6449. A_UINT32 num_of_pages;
  6450. /** timestamp is in microsecond units, from SoC timer clock */
  6451. A_UINT32 timestamp_lsbs;
  6452. A_UINT32 timestamp_msbs;
  6453. } last_pages_info[HTT_STATS_NUM_PAGE_LOCK_STATES][HTT_DLPAGER_STATS_MAX_HIST];
  6454. } htt_dl_pager_stats_tlv;
  6455. /* NOTE:
  6456. * This structure is for documentation, and cannot be safely used directly.
  6457. * Instead, use the constituent TLV structures to fill/parse.
  6458. * STATS_TYPE : HTT_DBG_EXT_STATS_DLPAGER_STATS
  6459. * TLV_TAGS:
  6460. * - HTT_STATS_DLPAGER_STATS_TAG
  6461. */
  6462. typedef struct {
  6463. htt_tlv_hdr_t tlv_hdr;
  6464. htt_dl_pager_stats_tlv dl_pager_stats;
  6465. } htt_dlpager_stats_t;
  6466. /*======= PHY STATS ====================*/
  6467. /*
  6468. * STATS TYPE : HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  6469. * TLV_TAGS:
  6470. * - HTT_STATS_PHY_COUNTERS_TAG
  6471. * - HTT_STATS_PHY_STATS_TAG
  6472. */
  6473. #define HTT_MAX_RX_PKT_CNT 8
  6474. #define HTT_MAX_RX_PKT_CRC_PASS_CNT 8
  6475. #define HTT_MAX_PER_BLK_ERR_CNT 20
  6476. #define HTT_MAX_RX_OTA_ERR_CNT 14
  6477. typedef enum {
  6478. HTT_STATS_CHANNEL_HALF_RATE = 0x0001, /* Half rate */
  6479. HTT_STATS_CHANNEL_QUARTER_RATE = 0x0002, /* Quarter rate */
  6480. HTT_STATS_CHANNEL_DFS = 0x0004, /* Enable radar event reporting */
  6481. HTT_STATS_CHANNEL_HOME = 0x0008, /* Home channel */
  6482. HTT_STATS_CHANNEL_PASSIVE_SCAN = 0x0010, /*Passive Scan */
  6483. HTT_STATS_CHANNEL_DFS_SAP_NOT_UP = 0x0020, /* set when VDEV_START_REQUEST, clear when VDEV_UP */
  6484. HTT_STATS_CHANNEL_PASSIVE_SCAN_CAL = 0x0040, /* need to do passive scan calibration to avoid "spikes" */
  6485. HTT_STATS_CHANNEL_DFS_SAP_UP = 0x0080, /* DFS master */
  6486. HTT_STATS_CHANNEL_DFS_CFREQ2 = 0x0100, /* Enable radar event reporting for sec80 in VHT80p80 */
  6487. HTT_STATS_CHANNEL_DTIM_SYNTH = 0x0200, /* Enable DTIM */
  6488. HTT_STATS_CHANNEL_FORCE_GAIN = 0x0400, /* Force gain mmode (only used for FTM) */
  6489. HTT_STATS_CHANNEL_PERFORM_NF_CAL = 0x0800, /* Perform NF cal in channel change (only used for FTM) */
  6490. HTT_STATS_CHANNEL_165_MODE_0 = 0x1000, /* 165 MHz mode 0 */
  6491. HTT_STATS_CHANNEL_165_MODE_1 = 0x2000, /* 165 MHz mode 1 */
  6492. HTT_STATS_CHANNEL_165_MODE_2 = 0x3000, /* 165 MHz mode 2 */
  6493. HTT_STATS_CHANNEL_165_MODE_MASK = 0x3000, /* 165 MHz 2-bit mode mask */
  6494. } HTT_STATS_CHANNEL_FLAGS;
  6495. typedef enum {
  6496. HTT_STATS_RF_MODE_MIN = 0,
  6497. HTT_STATS_RF_MODE_PHYA_ONLY = 0, // only PHYA is active
  6498. HTT_STATS_RF_MODE_DBS = 1, // PHYA/5G and PHYB/2G
  6499. HTT_STATS_RF_MODE_SBS = 2, // PHYA/5G and PHYB/5G in HL/NPR; PHYA0/5G and PHYA1/5G in HK
  6500. HTT_STATS_RF_MODE_PHYB_ONLY = 3, // only PHYB is active
  6501. HTT_STATS_RF_MODE_DBS_SBS = 4, // PHYA0/5G, PHYA1/5G and PHYB/2G in HK (the 2 5G are in different channel)
  6502. HTT_STATS_RF_MODE_DBS_OR_SBS = 5, // PHYA0/5G, PHYA1/5G and PHYB/5G or 2G in HK
  6503. HTT_STATS_RF_MODE_INVALID = 0xff,
  6504. } HTT_STATS_RF_MODE;
  6505. typedef enum {
  6506. HTT_STATS_RESET_CAUSE_FIRST_RESET = 0x00000001, /* First reset by application */
  6507. HTT_STATS_RESET_CAUSE_ERROR = 0x00000002, /* Trigered due to error */
  6508. HTT_STATS_RESET_CAUSE_DEEP_SLEEP = 0x00000004, /* Reset after deep sleep */
  6509. HTT_STATS_RESET_CAUSE_FULL_RESET = 0x00000008, /* Full reset without any optimizations */
  6510. HTT_STATS_RESET_CAUSE_CHANNEL_CHANGE = 0x00000010, /* For normal channel change */
  6511. HTT_STATS_RESET_CAUSE_BAND_CHANGE = 0x00000020, /* Trigered due to band change */
  6512. HTT_STATS_RESET_CAUSE_DO_CAL = 0x00000040, /* Trigered due to calibrations */
  6513. HTT_STATS_RESET_CAUSE_MCI_ERROR = 0x00000080, /* Triggered due to MCI ERROR */
  6514. HTT_STATS_RESET_CAUSE_CHWIDTH_CHANGE = 0x00000100, /* Trigered due to channel width change */
  6515. HTT_STATS_RESET_CAUSE_WARM_RESTORE_CAL = 0x00000200, /* Trigered due to warm reset we want to just restore calibrations */
  6516. HTT_STATS_RESET_CAUSE_COLD_RESTORE_CAL = 0x00000400, /* Trigered due to cold reset we want to just restore calibrations */
  6517. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET = 0x00000800, /* Trigered due to phy warm reset we want to just restore calibrations */
  6518. HTT_STATS_RESET_CAUSE_M3_SSR = 0x00001000, /* Trigered due to SSR Restart */
  6519. HTT_STATS_RESET_CAUSE_FORCE_CAL = 0x00002000, /* Reset to force the calibration */
  6520. /* 0x00004000, 0x00008000 reserved */
  6521. HTT_STATS_NO_RESET_CHANNEL_CHANGE = 0x00010000, /* No reset, normal channel change */
  6522. HTT_STATS_NO_RESET_BAND_CHANGE = 0x00020000, /* No reset, channel change across band */
  6523. HTT_STATS_NO_RESET_CHWIDTH_CHANGE = 0x00040000, /* No reset, channel change across channel width */
  6524. HTT_STATS_NO_RESET_CHAINMASK_CHANGE = 0x00080000, /* No reset, chainmask change */
  6525. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET_UCODE_TRIG = 0x00100000, /* Trigered due to phy warm reset we want to just restore calibrations */
  6526. HTT_STATS_RESET_CAUSE_PHY_OFF_TIMEOUT_RESET = 0x00200000, /* Reset ucode because phy off ack timeout*/
  6527. HTT_STATS_RESET_CAUSE_LMAC_RESET_UMAC_NOC_ERR = 0x00400000, /* LMAC reset trigered due to NOC Address/Slave error originating at LMAC */
  6528. HTT_STATS_NO_RESET_SCAN_BACK_TO_SAME_HOME_CHANNEL_CHANGE = 0x00800000, /* No reset, scan to home channel change */
  6529. } HTT_STATS_RESET_CAUSE;
  6530. typedef enum {
  6531. HTT_CHANNEL_RATE_FULL,
  6532. HTT_CHANNEL_RATE_HALF,
  6533. HTT_CHANNEL_RATE_QUARTER,
  6534. HTT_CHANNEL_RATE_COUNT
  6535. } HTT_CHANNEL_RATE;
  6536. typedef enum {
  6537. HTT_PHY_BW_IDX_20MHz = 0,
  6538. HTT_PHY_BW_IDX_40MHz = 1,
  6539. HTT_PHY_BW_IDX_80MHz = 2,
  6540. HTT_PHY_BW_IDX_80Plus80 = 3,
  6541. HTT_PHY_BW_IDX_160MHz = 4,
  6542. HTT_PHY_BW_IDX_10MHz = 5,
  6543. HTT_PHY_BW_IDX_5MHz = 6,
  6544. HTT_PHY_BW_IDX_165MHz = 7,
  6545. } HTT_PHY_BW_IDX;
  6546. typedef enum {
  6547. HTT_WHAL_CONFIG_NONE = 0x00000000,
  6548. HTT_WHAL_CONFIG_NF_WAR = 0x00000001,
  6549. HTT_WHAL_CONFIG_CAL_WAR = 0x00000002,
  6550. HTT_WHAL_CONFIG_DO_NF_CAL = 0x00000004,
  6551. HTT_WHAL_CONFIG_SET_WAIT_FOR_NF_CAL = 0x00000008,
  6552. HTT_WHAL_CONFIG_FORCED_TX_PWR = 0x00000010,
  6553. HTT_WHAL_CONFIG_FORCED_GAIN_IDX = 0x00000020,
  6554. HTT_WHAL_CONFIG_FORCED_PER_CHAIN = 0x00000040,
  6555. } HTT_WHAL_CONFIG;
  6556. typedef struct {
  6557. htt_tlv_hdr_t tlv_hdr;
  6558. /** number of RXTD OFDMA OTA error counts except power surge and drop */
  6559. A_UINT32 rx_ofdma_timing_err_cnt;
  6560. /** rx_cck_fail_cnt:
  6561. * number of cck error counts due to rx reception failure because of
  6562. * timing error in cck
  6563. */
  6564. A_UINT32 rx_cck_fail_cnt;
  6565. /** number of times tx abort initiated by mac */
  6566. A_UINT32 mactx_abort_cnt;
  6567. /** number of times rx abort initiated by mac */
  6568. A_UINT32 macrx_abort_cnt;
  6569. /** number of times tx abort initiated by phy */
  6570. A_UINT32 phytx_abort_cnt;
  6571. /** number of times rx abort initiated by phy */
  6572. A_UINT32 phyrx_abort_cnt;
  6573. /** number of rx defered count initiated by phy */
  6574. A_UINT32 phyrx_defer_abort_cnt;
  6575. /** number of sizing events generated at LSTF */
  6576. A_UINT32 rx_gain_adj_lstf_event_cnt; /* a.k.a sizing1 */
  6577. /** number of sizing events generated at non-legacy LTF */
  6578. A_UINT32 rx_gain_adj_non_legacy_cnt; /* a.k.a sizing2 */
  6579. /** rx_pkt_cnt -
  6580. * Received EOP (end-of-packet) count per packet type;
  6581. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6582. * [6-7]=RSVD
  6583. */
  6584. A_UINT32 rx_pkt_cnt[HTT_MAX_RX_PKT_CNT];
  6585. /** rx_pkt_crc_pass_cnt -
  6586. * Received EOP (end-of-packet) count per packet type;
  6587. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6588. * [6-7]=RSVD
  6589. */
  6590. A_UINT32 rx_pkt_crc_pass_cnt[HTT_MAX_RX_PKT_CRC_PASS_CNT];
  6591. /** per_blk_err_cnt -
  6592. * Error count per error source;
  6593. * [0] = unknown; [1] = LSIG; [2] = HTSIG; [3] = VHTSIG; [4] = HESIG;
  6594. * [5] = RXTD_OTA; [6] = RXTD_FATAL; [7] = DEMF; [8] = ROBE;
  6595. * [9] = PMI; [10] = TXFD; [11] = TXTD; [12] = PHYRF
  6596. * [13-19]=RSVD
  6597. */
  6598. A_UINT32 per_blk_err_cnt[HTT_MAX_PER_BLK_ERR_CNT];
  6599. /** rx_ota_err_cnt -
  6600. * RXTD OTA (over-the-air) error count per error reason;
  6601. * [0] = voting fail; [1] = weak det fail; [2] = strong sig fail;
  6602. * [3] = cck fail; [4] = power surge; [5] = power drop;
  6603. * [6] = btcf timing timeout error; [7] = btcf packet detect error;
  6604. * [8] = coarse timing timeout error
  6605. * [9-13]=RSVD
  6606. */
  6607. A_UINT32 rx_ota_err_cnt[HTT_MAX_RX_OTA_ERR_CNT];
  6608. } htt_phy_counters_tlv;
  6609. typedef struct {
  6610. htt_tlv_hdr_t tlv_hdr;
  6611. /** per chain hw noise floor values in dBm */
  6612. A_INT32 nf_chain[HTT_STATS_MAX_CHAINS];
  6613. /** number of false radars detected */
  6614. A_UINT32 false_radar_cnt;
  6615. /** number of channel switches happened due to radar detection */
  6616. A_UINT32 radar_cs_cnt;
  6617. /** ani_level -
  6618. * ANI level (noise interference) corresponds to the channel
  6619. * the desense levels range from -5 to 15 in dB units,
  6620. * higher values indicating more noise interference.
  6621. */
  6622. A_INT32 ani_level;
  6623. /** running time in minutes since FW boot */
  6624. A_UINT32 fw_run_time;
  6625. /** per chain runtime noise floor values in dBm */
  6626. A_INT32 runTime_nf_chain[HTT_STATS_MAX_CHAINS];
  6627. } htt_phy_stats_tlv;
  6628. typedef struct {
  6629. htt_tlv_hdr_t tlv_hdr;
  6630. /** current pdev_id */
  6631. A_UINT32 pdev_id;
  6632. /** current channel information */
  6633. A_UINT32 chan_mhz;
  6634. /** center_freq1, center_freq2 in mhz */
  6635. A_UINT32 chan_band_center_freq1;
  6636. A_UINT32 chan_band_center_freq2;
  6637. /** chan_phy_mode - WLAN_PHY_MODE enum type */
  6638. A_UINT32 chan_phy_mode;
  6639. /** chan_flags follows HTT_STATS_CHANNEL_FLAGS enum */
  6640. A_UINT32 chan_flags;
  6641. /** channel Num updated to virtual phybase */
  6642. A_UINT32 chan_num;
  6643. /** Cause for the phy reset - HTT_STATS_RESET_CAUSE */
  6644. A_UINT32 reset_cause;
  6645. /** Cause for the previous phy reset */
  6646. A_UINT32 prev_reset_cause;
  6647. /** source for the phywarm reset - HTT_STATS_RESET_CAUSE */
  6648. A_UINT32 phy_warm_reset_src;
  6649. /** rxGain Table selection mode - register settings
  6650. * 0 - Auto, 1/2 - Forced with and without BT override respectively
  6651. */
  6652. A_UINT32 rx_gain_tbl_mode;
  6653. /** current xbar value - perchain analog to digital idx mapping */
  6654. A_UINT32 xbar_val;
  6655. /** Flag to indicate forced calibration */
  6656. A_UINT32 force_calibration;
  6657. /** current RF mode (e.g. SBS/DBS) - follows HTT_STATS_RF_MODE enum */
  6658. A_UINT32 phyrf_mode;
  6659. /* PDL phyInput stats */
  6660. /** homechannel flag
  6661. * 1- Homechan, 0 - scan channel
  6662. */
  6663. A_UINT32 phy_homechan;
  6664. /** Tx and Rx chainmask */
  6665. A_UINT32 phy_tx_ch_mask;
  6666. A_UINT32 phy_rx_ch_mask;
  6667. /** INI masks - to decide the INI registers to be loaded on a reset */
  6668. A_UINT32 phybb_ini_mask;
  6669. A_UINT32 phyrf_ini_mask;
  6670. /** DFS,ADFS/Spectral scan enable masks */
  6671. A_UINT32 phy_dfs_en_mask;
  6672. A_UINT32 phy_sscan_en_mask;
  6673. A_UINT32 phy_synth_sel_mask;
  6674. A_UINT32 phy_adfs_freq;
  6675. /** CCK FIR settings
  6676. * register settings - filter coefficients for Iqs conversion
  6677. * [31:24] = FIR_COEFF_3_0
  6678. * [23:16] = FIR_COEFF_2_0
  6679. * [15:8] = FIR_COEFF_1_0
  6680. * [7:0] = FIR_COEFF_0_0
  6681. */
  6682. A_UINT32 cck_fir_settings;
  6683. /** dynamic primary channel index
  6684. * primary 20MHz channel index on the current channel BW
  6685. */
  6686. A_UINT32 phy_dyn_pri_chan;
  6687. /**
  6688. * Current CCA detection threshold
  6689. * dB above noisefloor req for CCA
  6690. * Register settings for all subbands
  6691. */
  6692. A_UINT32 cca_thresh;
  6693. /**
  6694. * status for dynamic CCA adjustment
  6695. * 0-disabled, 1-enabled
  6696. */
  6697. A_UINT32 dyn_cca_status;
  6698. /** RXDEAF Register value
  6699. * rxdesense_thresh_sw - VREG Register
  6700. * rxdesense_thresh_hw - PHY Register
  6701. */
  6702. A_UINT32 rxdesense_thresh_sw;
  6703. A_UINT32 rxdesense_thresh_hw;
  6704. /** Current PHY Bandwidth -
  6705. * values are specified by the HTT_PHY_BW_IDX enum type
  6706. */
  6707. A_UINT32 phy_bw_code;
  6708. /** Current channel operating rate -
  6709. * values are specified by the HTT_CHANNEL_RATE enum type
  6710. */
  6711. A_UINT32 phy_rate_mode;
  6712. /** current channel operating band
  6713. * 0 - 5G; 1 - 2G; 2 -6G
  6714. */
  6715. A_UINT32 phy_band_code;
  6716. /** microcode processor virtual phy base address -
  6717. * provided only for debug
  6718. */
  6719. A_UINT32 phy_vreg_base;
  6720. /** microcode processor virtual phy base ext address -
  6721. * provided only for debug
  6722. */
  6723. A_UINT32 phy_vreg_base_ext;
  6724. /** HW LUT table configuration for home/scan channel -
  6725. * provided only for debug
  6726. */
  6727. A_UINT32 cur_table_index;
  6728. /** SW configuration flag for PHY reset and Calibrations -
  6729. * values are specified by the HTT_WHAL_CONFIG enum type
  6730. */
  6731. A_UINT32 whal_config_flag;
  6732. } htt_phy_reset_stats_tlv;
  6733. typedef struct {
  6734. htt_tlv_hdr_t tlv_hdr;
  6735. /** current pdev_id */
  6736. A_UINT32 pdev_id;
  6737. /** ucode PHYOFF pass/failure count */
  6738. A_UINT32 cf_active_low_fail_cnt;
  6739. A_UINT32 cf_active_low_pass_cnt;
  6740. /** PHYOFF count attempted through ucode VREG */
  6741. A_UINT32 phy_off_through_vreg_cnt;
  6742. /** Force calibration count */
  6743. A_UINT32 force_calibration_cnt;
  6744. /** phyoff count during rfmode switch */
  6745. A_UINT32 rf_mode_switch_phy_off_cnt;
  6746. /** Temperature based recalibration count */
  6747. A_UINT32 temperature_recal_cnt;
  6748. } htt_phy_reset_counters_tlv;
  6749. /* Considering 320 MHz maximum 16 power levels */
  6750. #define HTT_MAX_CH_PWR_INFO_SIZE 16
  6751. typedef struct {
  6752. htt_tlv_hdr_t tlv_hdr;
  6753. /** current pdev_id */
  6754. A_UINT32 pdev_id;
  6755. /** Tranmsit power control scaling related configurations */
  6756. A_UINT32 tx_power_scale;
  6757. A_UINT32 tx_power_scale_db;
  6758. /** Minimum negative tx power supported by the target */
  6759. A_INT32 min_negative_tx_power;
  6760. /** current configured CTL domain */
  6761. A_UINT32 reg_ctl_domain;
  6762. /** Regulatory power information for the current channel */
  6763. A_INT32 max_reg_allowed_power[HTT_STATS_MAX_CHAINS];
  6764. A_INT32 max_reg_allowed_power_6g[HTT_STATS_MAX_CHAINS];
  6765. /** channel max regulatory power in 0.5dB */
  6766. A_UINT32 twice_max_rd_power;
  6767. /** current channel and home channel's maximum possible tx power */
  6768. A_INT32 max_tx_power;
  6769. A_INT32 home_max_tx_power;
  6770. /** channel's Power Spectral Density */
  6771. A_UINT32 psd_power;
  6772. /** channel's EIRP power */
  6773. A_UINT32 eirp_power;
  6774. /** 6G channel power mode
  6775. * 0-LPI, 1-SP, 2-VLPI and 3-SP_CLIENT power mode
  6776. */
  6777. A_UINT32 power_type_6ghz;
  6778. /** sub-band channels and corresponding Tx-power */
  6779. A_UINT32 sub_band_cfreq[HTT_MAX_CH_PWR_INFO_SIZE];
  6780. A_UINT32 sub_band_txpower[HTT_MAX_CH_PWR_INFO_SIZE];
  6781. } htt_phy_tpc_stats_tlv;
  6782. /* NOTE:
  6783. * This structure is for documentation, and cannot be safely used directly.
  6784. * Instead, use the constituent TLV structures to fill/parse.
  6785. */
  6786. typedef struct {
  6787. htt_phy_counters_tlv phy_counters;
  6788. htt_phy_stats_tlv phy_stats;
  6789. htt_phy_reset_counters_tlv phy_reset_counters;
  6790. htt_phy_reset_stats_tlv phy_reset_stats;
  6791. htt_phy_tpc_stats_tlv phy_tpc_stats;
  6792. } htt_phy_counters_and_phy_stats_t;
  6793. /* NOTE:
  6794. * This structure is for documentation, and cannot be safely used directly.
  6795. * Instead, use the constituent TLV structures to fill/parse.
  6796. */
  6797. typedef struct {
  6798. htt_t2h_soc_txrx_stats_common_tlv soc_common_stats;
  6799. htt_t2h_vdev_txrx_stats_hw_stats_tlv vdev_hw_stats[1/*or more*/];
  6800. } htt_vdevs_txrx_stats_t;
  6801. typedef struct {
  6802. A_UINT32
  6803. success: 16,
  6804. fail: 16;
  6805. } htt_stats_strm_gen_mpdus_cntr_t;
  6806. typedef struct {
  6807. /* MSDU queue identification */
  6808. A_UINT32
  6809. peer_id: 16,
  6810. tid: 4, /* only TIDs 0-7 actually expected to be used */
  6811. htt_qtype: 4, /* refer to HTT_MSDUQ_INDEX */
  6812. reserved: 8;
  6813. } htt_stats_strm_msdu_queue_id;
  6814. typedef struct {
  6815. htt_tlv_hdr_t tlv_hdr;
  6816. htt_stats_strm_msdu_queue_id queue_id;
  6817. htt_stats_strm_gen_mpdus_cntr_t svc_interval;
  6818. htt_stats_strm_gen_mpdus_cntr_t burst_size;
  6819. } htt_stats_strm_gen_mpdus_tlv_t;
  6820. typedef struct {
  6821. htt_tlv_hdr_t tlv_hdr;
  6822. htt_stats_strm_msdu_queue_id queue_id;
  6823. struct {
  6824. A_UINT32
  6825. timestamp_prior_ms: 16,
  6826. timestamp_now_ms: 16;
  6827. A_UINT32
  6828. interval_spec_ms: 16,
  6829. margin_ms: 16;
  6830. } svc_interval;
  6831. struct {
  6832. A_UINT32
  6833. /* consumed_bytes_orig:
  6834. * Raw count (actually estimate) of how many bytes were removed
  6835. * from the MSDU queue by the GEN_MPDUS operation.
  6836. */
  6837. consumed_bytes_orig: 16,
  6838. /* consumed_bytes_final:
  6839. * Adjusted count of removed bytes that incorporates normalizing
  6840. * by the actual service interval compared to the expected
  6841. * service interval.
  6842. * This allows the burst size computation to be independent of
  6843. * whether the target is doing GEN_MPDUS at only the service
  6844. * interval, or substantially more often than the service
  6845. * interval.
  6846. * consumed_bytes_final = consumed_bytes_orig /
  6847. * (svc_interval / ref_svc_interval)
  6848. */
  6849. consumed_bytes_final: 16;
  6850. A_UINT32
  6851. remaining_bytes: 16,
  6852. reserved: 16;
  6853. A_UINT32
  6854. burst_size_spec: 16,
  6855. margin_bytes: 16;
  6856. } burst_size;
  6857. } htt_stats_strm_gen_mpdus_details_tlv_t;
  6858. typedef struct {
  6859. htt_tlv_hdr_t tlv_hdr;
  6860. A_UINT32 reset_count;
  6861. /** lower portion (bits 31:0) of reset time, in milliseconds */
  6862. A_UINT32 reset_time_lo_ms;
  6863. /** upper portion (bits 63:32) of reset time, in milliseconds */
  6864. A_UINT32 reset_time_hi_ms;
  6865. /** lower portion (bits 31:0) of disengage time, in milliseconds */
  6866. A_UINT32 disengage_time_lo_ms;
  6867. /** upper portion (bits 63:32) of disengage time, in milliseconds */
  6868. A_UINT32 disengage_time_hi_ms;
  6869. /** lower portion (bits 31:0) of engage time, in milliseconds */
  6870. A_UINT32 engage_time_lo_ms;
  6871. /** upper portion (bits 63:32) of engage time, in milliseconds */
  6872. A_UINT32 engage_time_hi_ms;
  6873. A_UINT32 disengage_count;
  6874. A_UINT32 engage_count;
  6875. A_UINT32 drain_dest_ring_mask;
  6876. } htt_dmac_reset_stats_tlv;
  6877. /* Support up to 640 MHz mode for future expansion */
  6878. #define HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT 32
  6879. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_M 0x000000ff
  6880. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_S 0
  6881. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_GET(_var) \
  6882. (((_var) & HTT_PDEV_PUNCTURE_STATS_MAC_ID_M) >> \
  6883. HTT_PDEV_PUNCTURE_STATS_MAC_ID_S)
  6884. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_SET(_var, _val) \
  6885. do { \
  6886. HTT_CHECK_SET_VAL(HTT_PDEV_PUNCTURE_STATS_MAC_ID, _val); \
  6887. ((_var) |= ((_val) << HTT_PDEV_PUNCTURE_STATS_MAC_ID_S)); \
  6888. } while (0)
  6889. /*
  6890. * TLV used to provide puncturing related stats for TX/RX and each PPDU type.
  6891. */
  6892. typedef struct {
  6893. htt_tlv_hdr_t tlv_hdr;
  6894. /**
  6895. * BIT [ 7 : 0] :- mac_id
  6896. * BIT [31 : 8] :- reserved
  6897. */
  6898. union {
  6899. struct {
  6900. A_UINT32 mac_id: 8,
  6901. reserved: 24;
  6902. };
  6903. A_UINT32 mac_id__word;
  6904. };
  6905. /*
  6906. * Stats direction (TX/RX). Enum value from HTT_STATS_DIRECTION.
  6907. */
  6908. A_UINT32 direction;
  6909. /*
  6910. * Preamble type. Enum value from HTT_STATS_PREAM_TYPE.
  6911. *
  6912. * Note that for although OFDM rates don't technically support
  6913. * "puncturing", this TLV can be used to indicate the 20 MHz sub-bands
  6914. * utilized for OFDM legacy duplicate packets, which are also used during
  6915. * puncturing sequences.
  6916. */
  6917. A_UINT32 preamble;
  6918. /*
  6919. * Stats PPDU type. Enum value from HTT_STATS_PPDU_TYPE.
  6920. */
  6921. A_UINT32 ppdu_type;
  6922. /*
  6923. * Indicates the number of valid elements in the
  6924. * "num_subbands_used_cnt" array, and must be <=
  6925. * HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT.
  6926. *
  6927. * Also indicates how many bits in the last_used_pattern_mask may be
  6928. * non-zero.
  6929. */
  6930. A_UINT32 subband_count;
  6931. /*
  6932. * The last used transmit 20 MHz subband mask. Bit 0 represents the lowest
  6933. * 20 MHz subband mask, bit 1 the second lowest, and so on.
  6934. *
  6935. * All 32 bits are valid and will be used for expansion to higher BW modes.
  6936. */
  6937. A_UINT32 last_used_pattern_mask;
  6938. /*
  6939. * Number of array elements with valid values is equal to "subband_count".
  6940. * If subband_count is < HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT, the
  6941. * remaining elements will be implicitly set to 0x0.
  6942. *
  6943. * The array index is the number of 20 MHz subbands utilized during TX/RX,
  6944. * and the counter value at that index is the number of times that subband
  6945. * count was used.
  6946. *
  6947. * The count is incremented once for each OTA PPDU transmitted / received.
  6948. */
  6949. A_UINT32 num_subbands_used_cnt[HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT];
  6950. } htt_pdev_puncture_stats_tlv;
  6951. enum {
  6952. HTT_STATS_CAL_PROF_COLD_BOOT = 0,
  6953. HTT_STATS_CAL_PROF_FULL_CHAN_SWITCH = 1,
  6954. HTT_STATS_CAL_PROF_SCAN_CHAN_SWITCH = 2,
  6955. HTT_STATS_CAL_PROF_DPD_SPLIT_CAL = 3,
  6956. HTT_STATS_MAX_PROF_CAL = 4,
  6957. };
  6958. #define HTT_STATS_MAX_CAL_IDX_CNT 8
  6959. typedef struct {
  6960. htt_tlv_hdr_t tlv_hdr;
  6961. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  6962. /** To verify whether prof cal is enabled or not */
  6963. A_UINT32 enable;
  6964. /** current pdev_id */
  6965. A_UINT32 pdev_id;
  6966. /** The cnt is incremented when each time the calindex takes place */
  6967. A_UINT32 cnt[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  6968. /** Minimum time taken to complete the calibration - in us */
  6969. A_UINT32 min[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  6970. /** Maximum time taken to complete the calibration -in us */
  6971. A_UINT32 max[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  6972. /** Time taken by the cal for its final time execution - in us */
  6973. A_UINT32 last[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  6974. /** Total time taken - in us */
  6975. A_UINT32 tot[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  6976. /** hist_intvl - by default will be set to 2000 us */
  6977. A_UINT32 hist_intvl[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  6978. /**
  6979. * If last is less than hist_intvl, then hist[0]++,
  6980. * If last is less than hist_intvl << 1, then hist[1]++,
  6981. * otherwise hist[2]++.
  6982. */
  6983. A_UINT32 hist[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT][HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  6984. /** Pf_last will log the current no of page faults */
  6985. A_UINT32 pf_last[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  6986. /** Sum of all page faults happened */
  6987. A_UINT32 pf_tot[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  6988. /** If pf_last > pf_max then pf_max = pf_last */
  6989. A_UINT32 pf_max[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  6990. /**
  6991. * For each cal profile, only certain no of cal indices were invoked,
  6992. * this member will store what all the indices got invoked per each
  6993. * cal profile
  6994. */
  6995. A_UINT32 enabledCalIdx[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  6996. /** No of indices invoked per each cal profile */
  6997. A_UINT32 CalCnt[HTT_STATS_MAX_PROF_CAL];
  6998. } htt_latency_prof_cal_stats_tlv;
  6999. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M 0x0000003F
  7000. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S 0
  7001. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M 0x00000FC0
  7002. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S 6
  7003. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M 0x0FFFF000
  7004. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S 12
  7005. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_GET(_var) \
  7006. (((_var) & HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M) >> \
  7007. HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S)
  7008. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_SET(_var, _val) \
  7009. do { \
  7010. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD, _val); \
  7011. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M)); \
  7012. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S)); \
  7013. } while (0)
  7014. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_GET(_var) \
  7015. (((_var) & HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M) >> \
  7016. HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S)
  7017. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_SET(_var, _val) \
  7018. do { \
  7019. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD, _val); \
  7020. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M)); \
  7021. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S)); \
  7022. } while (0)
  7023. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_GET(_var) \
  7024. (((_var) & HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M) >> \
  7025. HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S)
  7026. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_SET(_var, _val) \
  7027. do { \
  7028. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX, _val); \
  7029. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M)); \
  7030. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S)); \
  7031. } while (0)
  7032. typedef struct {
  7033. htt_tlv_hdr_t tlv_hdr;
  7034. union {
  7035. struct {
  7036. A_UINT32 peer_assoc_ipc_recvd : 6,
  7037. sched_peer_delete_recvd : 6,
  7038. mld_ast_index : 16,
  7039. reserved : 4;
  7040. };
  7041. A_UINT32 msg_dword_1;
  7042. };
  7043. } htt_ml_peer_ext_details_tlv;
  7044. #define HTT_ML_LINK_INFO_VALID_M 0x00000001
  7045. #define HTT_ML_LINK_INFO_VALID_S 0
  7046. #define HTT_ML_LINK_INFO_ACTIVE_M 0x00000002
  7047. #define HTT_ML_LINK_INFO_ACTIVE_S 1
  7048. #define HTT_ML_LINK_INFO_PRIMARY_M 0x00000004
  7049. #define HTT_ML_LINK_INFO_PRIMARY_S 2
  7050. #define HTT_ML_LINK_INFO_ASSOC_LINK_M 0x00000008
  7051. #define HTT_ML_LINK_INFO_ASSOC_LINK_S 3
  7052. #define HTT_ML_LINK_INFO_CHIP_ID_M 0x00000070
  7053. #define HTT_ML_LINK_INFO_CHIP_ID_S 4
  7054. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_M 0x00007F80
  7055. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_S 7
  7056. #define HTT_ML_LINK_INFO_HW_LINK_ID_M 0x00038000
  7057. #define HTT_ML_LINK_INFO_HW_LINK_ID_S 15
  7058. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M 0x000C0000
  7059. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S 18
  7060. #define HTT_ML_LINK_INFO_MASTER_LINK_M 0x00100000
  7061. #define HTT_ML_LINK_INFO_MASTER_LINK_S 20
  7062. #define HTT_ML_LINK_INFO_ANCHOR_LINK_M 0x00200000
  7063. #define HTT_ML_LINK_INFO_ANCHOR_LINK_S 21
  7064. #define HTT_ML_LINK_INFO_INITIALIZED_M 0x00400000
  7065. #define HTT_ML_LINK_INFO_INITIALIZED_S 22
  7066. #define HTT_ML_LINK_INFO_SW_PEER_ID_M 0x0000ffff
  7067. #define HTT_ML_LINK_INFO_SW_PEER_ID_S 0
  7068. #define HTT_ML_LINK_INFO_VDEV_ID_M 0x00ff0000
  7069. #define HTT_ML_LINK_INFO_VDEV_ID_S 16
  7070. #define HTT_ML_LINK_INFO_VALID_GET(_var) \
  7071. (((_var) & HTT_ML_LINK_INFO_VALID_M) >> \
  7072. HTT_ML_LINK_INFO_VALID_S)
  7073. #define HTT_ML_LINK_INFO_VALID_SET(_var, _val) \
  7074. do { \
  7075. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_VALID, _val); \
  7076. ((_var) &= ~(HTT_ML_LINK_INFO_VALID_M)); \
  7077. ((_var) |= ((_val) << HTT_ML_LINK_INFO_VALID_S)); \
  7078. } while (0)
  7079. #define HTT_ML_LINK_INFO_ACTIVE_GET(_var) \
  7080. (((_var) & HTT_ML_LINK_INFO_ACTIVE_M) >> \
  7081. HTT_ML_LINK_INFO_ACTIVE_S)
  7082. #define HTT_ML_LINK_INFO_ACTIVE_SET(_var, _val) \
  7083. do { \
  7084. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ACTIVE, _val); \
  7085. ((_var) &= ~(HTT_ML_LINK_INFO_ACTIVE_M)); \
  7086. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ACTIVE_S)); \
  7087. } while (0)
  7088. #define HTT_ML_LINK_INFO_PRIMARY_GET(_var) \
  7089. (((_var) & HTT_ML_LINK_INFO_PRIMARY_M) >> \
  7090. HTT_ML_LINK_INFO_PRIMARY_S)
  7091. #define HTT_ML_LINK_INFO_PRIMARY_SET(_var, _val) \
  7092. do { \
  7093. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_PRIMARY, _val); \
  7094. ((_var) &= ~(HTT_ML_LINK_INFO_PRIMARY_M)); \
  7095. ((_var) |= ((_val) << HTT_ML_LINK_INFO_PRIMARY_S)); \
  7096. } while (0)
  7097. #define HTT_ML_LINK_INFO_ASSOC_LINK_GET(_var) \
  7098. (((_var) & HTT_ML_LINK_INFO_ASSOC_LINK_M) >> \
  7099. HTT_ML_LINK_INFO_ASSOC_LINK_S)
  7100. #define HTT_ML_LINK_INFO_ASSOC_LINK_SET(_var, _val) \
  7101. do { \
  7102. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ASSOC_LINK, _val); \
  7103. ((_var) &= ~(HTT_ML_LINK_INFO_ASSOC_LINK_M)); \
  7104. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ASSOC_LINK_S)); \
  7105. } while (0)
  7106. #define HTT_ML_LINK_INFO_CHIP_ID_GET(_var) \
  7107. (((_var) & HTT_ML_LINK_INFO_CHIP_ID_M) >> \
  7108. HTT_ML_LINK_INFO_CHIP_ID_S)
  7109. #define HTT_ML_LINK_INFO_CHIP_ID_SET(_var, _val) \
  7110. do { \
  7111. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_CHIP_ID, _val); \
  7112. ((_var) &= ~(HTT_ML_LINK_INFO_CHIP_ID_M)); \
  7113. ((_var) |= ((_val) << HTT_ML_LINK_INFO_CHIP_ID_S)); \
  7114. } while (0)
  7115. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_GET(_var) \
  7116. (((_var) & HTT_ML_LINK_INFO_IEEE_LINK_ID_M) >> \
  7117. HTT_ML_LINK_INFO_IEEE_LINK_ID_S)
  7118. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_SET(_var, _val) \
  7119. do { \
  7120. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_IEEE_LINK_ID, _val); \
  7121. ((_var) &= ~(HTT_ML_LINK_INFO_IEEE_LINK_ID_M)); \
  7122. ((_var) |= ((_val) << HTT_ML_LINK_INFO_IEEE_LINK_ID_S)); \
  7123. } while (0)
  7124. #define HTT_ML_LINK_INFO_HW_LINK_ID_GET(_var) \
  7125. (((_var) & HTT_ML_LINK_INFO_HW_LINK_ID_M) >> \
  7126. HTT_ML_LINK_INFO_HW_LINK_ID_S)
  7127. #define HTT_ML_LINK_INFO_HW_LINK_ID_SET(_var, _val) \
  7128. do { \
  7129. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_HW_LINK_ID, _val); \
  7130. ((_var) &= ~(HTT_ML_LINK_INFO_HW_LINK_ID_M)); \
  7131. ((_var) |= ((_val) << HTT_ML_LINK_INFO_HW_LINK_ID_S)); \
  7132. } while (0)
  7133. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_GET(_var) \
  7134. (((_var) & HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M) >> \
  7135. HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S)
  7136. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_SET(_var, _val) \
  7137. do { \
  7138. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_LOGICAL_LINK_ID, _val); \
  7139. ((_var) &= ~(HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M)); \
  7140. ((_var) |= ((_val) << HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S)); \
  7141. } while (0)
  7142. #define HTT_ML_LINK_INFO_MASTER_LINK_GET(_var) \
  7143. (((_var) & HTT_ML_LINK_INFO_MASTER_LINK_M) >> \
  7144. HTT_ML_LINK_INFO_MASTER_LINK_S)
  7145. #define HTT_ML_LINK_INFO_MASTER_LINK_SET(_var, _val) \
  7146. do { \
  7147. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_MASTER_LINK, _val); \
  7148. ((_var) &= ~(HTT_ML_LINK_INFO_MASTER_LINK_M)); \
  7149. ((_var) |= ((_val) << HTT_ML_LINK_INFO_MASTER_LINK_S)); \
  7150. } while (0)
  7151. #define HTT_ML_LINK_INFO_ANCHOR_LINK_GET(_var) \
  7152. (((_var) & HTT_ML_LINK_INFO_ANCHOR_LINK_M) >> \
  7153. HTT_ML_LINK_INFO_ANCHOR_LINK_S)
  7154. #define HTT_ML_LINK_INFO_ANCHOR_LINK_SET(_var, _val) \
  7155. do { \
  7156. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ANCHOR_LINK, _val); \
  7157. ((_var) &= ~(HTT_ML_LINK_INFO_ANCHOR_LINK_M)); \
  7158. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ANCHOR_LINK_S)); \
  7159. } while (0)
  7160. #define HTT_ML_LINK_INFO_INITIALIZED_GET(_var) \
  7161. (((_var) & HTT_ML_LINK_INFO_INITIALIZED_M) >> \
  7162. HTT_ML_LINK_INFO_INITIALIZED_S)
  7163. #define HTT_ML_LINK_INFO_INITIALIZED_SET(_var, _val) \
  7164. do { \
  7165. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_INITIALIZED, _val); \
  7166. ((_var) &= ~(HTT_ML_LINK_INFO_INITIALIZED_M)); \
  7167. ((_var) |= ((_val) << HTT_ML_LINK_INFO_INITIALIZED_S)); \
  7168. } while (0)
  7169. #define HTT_ML_LINK_INFO_SW_PEER_ID_GET(_var) \
  7170. (((_var) & HTT_ML_LINK_INFO_SW_PEER_ID_M) >> \
  7171. HTT_ML_LINK_INFO_SW_PEER_ID_S)
  7172. #define HTT_ML_LINK_INFO_SW_PEER_ID_SET(_var, _val) \
  7173. do { \
  7174. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_SW_PEER_ID, _val); \
  7175. ((_var) &= ~(HTT_ML_LINK_INFO_SW_PEER_ID_M)); \
  7176. ((_var) |= ((_val) << HTT_ML_LINK_INFO_SW_PEER_ID_S)); \
  7177. } while (0)
  7178. #define HTT_ML_LINK_INFO_VDEV_ID_GET(_var) \
  7179. (((_var) & HTT_ML_LINK_INFO_VDEV_ID_M) >> \
  7180. HTT_ML_LINK_INFO_VDEV_ID_S)
  7181. #define HTT_ML_LINK_INFO_VDEV_ID_SET(_var, _val) \
  7182. do { \
  7183. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_VDEV_ID, _val); \
  7184. ((_var) &= ~(HTT_ML_LINK_INFO_VDEV_ID_M)); \
  7185. ((_var) |= ((_val) << HTT_ML_LINK_INFO_VDEV_ID_S)); \
  7186. } while (0)
  7187. typedef struct {
  7188. htt_tlv_hdr_t tlv_hdr;
  7189. union {
  7190. struct {
  7191. A_UINT32 valid : 1,
  7192. active : 1,
  7193. primary : 1,
  7194. assoc_link : 1,
  7195. chip_id : 3,
  7196. ieee_link_id : 8,
  7197. hw_link_id : 3,
  7198. logical_link_id : 2,
  7199. master_link : 1,
  7200. anchor_link : 1,
  7201. initialized : 1,
  7202. reserved : 9;
  7203. };
  7204. A_UINT32 msg_dword_1;
  7205. };
  7206. union {
  7207. struct {
  7208. A_UINT32 sw_peer_id : 16,
  7209. vdev_id : 8,
  7210. reserved1 : 8;
  7211. };
  7212. A_UINT32 msg_dword_2;
  7213. };
  7214. A_UINT32 primary_tid_mask;
  7215. } htt_ml_link_info_tlv;
  7216. #define HTT_ML_PEER_DETAILS_NUM_LINKS_M 0x00000003
  7217. #define HTT_ML_PEER_DETAILS_NUM_LINKS_S 0
  7218. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_M 0x00003FFC
  7219. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_S 2
  7220. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M 0x0001C000
  7221. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S 14
  7222. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M 0x00060000
  7223. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S 17
  7224. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M 0x00380000
  7225. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S 19
  7226. #define HTT_ML_PEER_DETAILS_NON_STR_M 0x00400000
  7227. #define HTT_ML_PEER_DETAILS_NON_STR_S 22
  7228. #define HTT_ML_PEER_DETAILS_EMLSR_M 0x00800000
  7229. #define HTT_ML_PEER_DETAILS_EMLSR_S 23
  7230. #define HTT_ML_PEER_DETAILS_IS_STA_KO_M 0x01000000
  7231. #define HTT_ML_PEER_DETAILS_IS_STA_KO_S 24
  7232. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M 0x06000000
  7233. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S 25
  7234. #define HTT_ML_PEER_DETAILS_ALLOCATED_M 0x08000000
  7235. #define HTT_ML_PEER_DETAILS_ALLOCATED_S 27
  7236. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M 0x000000ff
  7237. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S 0
  7238. #define HTT_ML_PEER_DETAILS_NUM_LINKS_GET(_var) \
  7239. (((_var) & HTT_ML_PEER_DETAILS_NUM_LINKS_M) >> \
  7240. HTT_ML_PEER_DETAILS_NUM_LINKS_S)
  7241. #define HTT_ML_PEER_DETAILS_NUM_LINKS_SET(_var, _val) \
  7242. do { \
  7243. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NUM_LINKS, _val); \
  7244. ((_var) &= ~(HTT_ML_PEER_DETAILS_NUM_LINKS_M)); \
  7245. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NUM_LINKS_S)); \
  7246. } while (0)
  7247. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_GET(_var) \
  7248. (((_var) & HTT_ML_PEER_DETAILS_ML_PEER_ID_M) >> \
  7249. HTT_ML_PEER_DETAILS_ML_PEER_ID_S)
  7250. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_SET(_var, _val) \
  7251. do { \
  7252. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_ML_PEER_ID, _val); \
  7253. ((_var) &= ~(HTT_ML_PEER_DETAILS_ML_PEER_ID_M)); \
  7254. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_ML_PEER_ID_S)); \
  7255. } while (0)
  7256. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_GET(_var) \
  7257. (((_var) & HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M) >> \
  7258. HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S)
  7259. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_SET(_var, _val) \
  7260. do { \
  7261. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX, _val); \
  7262. ((_var) &= ~(HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M)); \
  7263. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S)); \
  7264. } while (0)
  7265. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_GET(_var) \
  7266. (((_var) & HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M) >> \
  7267. HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S)
  7268. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_SET(_var, _val) \
  7269. do { \
  7270. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID, _val); \
  7271. ((_var) &= ~(HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M)); \
  7272. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S)); \
  7273. } while (0)
  7274. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_GET(_var) \
  7275. (((_var) & HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M) >> \
  7276. HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S)
  7277. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_SET(_var, _val) \
  7278. do { \
  7279. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_LINK_INIT_COUNT, _val); \
  7280. ((_var) &= ~(HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M)); \
  7281. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S)); \
  7282. } while (0)
  7283. #define HTT_ML_PEER_DETAILS_NON_STR_GET(_var) \
  7284. (((_var) & HTT_ML_PEER_DETAILS_NON_STR_M) >> \
  7285. HTT_ML_PEER_DETAILS_NON_STR_S)
  7286. #define HTT_ML_PEER_DETAILS_NON_STR_SET(_var, _val) \
  7287. do { \
  7288. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NON_STR, _val); \
  7289. ((_var) &= ~(HTT_ML_PEER_DETAILS_NON_STR_M)); \
  7290. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NON_STR_S)); \
  7291. } while (0)
  7292. #define HTT_ML_PEER_DETAILS_EMLSR_GET(_var) \
  7293. (((_var) & HTT_ML_PEER_DETAILS_EMLSR_M) >> \
  7294. HTT_ML_PEER_DETAILS_EMLSR_S)
  7295. #define HTT_ML_PEER_DETAILS_EMLSR_SET(_var, _val) \
  7296. do { \
  7297. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_EMLSR, _val); \
  7298. ((_var) &= ~(HTT_ML_PEER_DETAILS_EMLSR_M)); \
  7299. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_EMLSR_S)); \
  7300. } while (0)
  7301. #define HTT_ML_PEER_DETAILS_IS_STA_KO_GET(_var) \
  7302. (((_var) & HTT_ML_PEER_DETAILS_IS_STA_KO_M) >> \
  7303. HTT_ML_PEER_DETAILS_IS_STA_KO_S)
  7304. #define HTT_ML_PEER_DETAILS_IS_STA_KO_SET(_var, _val) \
  7305. do { \
  7306. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_IS_STA_KO, _val); \
  7307. ((_var) &= ~(HTT_ML_PEER_DETAILS_IS_STA_KO_M)); \
  7308. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_IS_STA_KO_S)); \
  7309. } while (0)
  7310. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_GET(_var) \
  7311. (((_var) & HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M) >> \
  7312. HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S)
  7313. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_SET(_var, _val) \
  7314. do { \
  7315. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS, _val); \
  7316. ((_var) &= ~(HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M)); \
  7317. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S)); \
  7318. } while (0)
  7319. #define HTT_ML_PEER_DETAILS_ALLOCATED_GET(_var) \
  7320. (((_var) & HTT_ML_PEER_DETAILS_ALLOCATED_M) >> \
  7321. HTT_ML_PEER_DETAILS_ALLOCATED_S)
  7322. #define HTT_ML_PEER_DETAILS_ALLOCATED_SET(_var, _val) \
  7323. do { \
  7324. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_ALLOCATED, _val); \
  7325. ((_var) &= ~(HTT_ML_PEER_DETAILS_ALLOCATED_M)); \
  7326. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_ALLOCATED_S)); \
  7327. } while (0)
  7328. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_GET(_var) \
  7329. (((_var) & HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M) >> \
  7330. HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S)
  7331. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_SET(_var, _val) \
  7332. do { \
  7333. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP, _val); \
  7334. ((_var) &= ~(HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M)); \
  7335. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S)); \
  7336. } while (0)
  7337. typedef struct {
  7338. htt_tlv_hdr_t tlv_hdr;
  7339. htt_mac_addr remote_mld_mac_addr;
  7340. union {
  7341. struct {
  7342. A_UINT32 num_links : 2,
  7343. ml_peer_id : 12,
  7344. primary_link_idx : 3,
  7345. primary_chip_id : 2,
  7346. link_init_count : 3,
  7347. non_str : 1,
  7348. emlsr : 1,
  7349. is_sta_ko : 1,
  7350. num_local_links : 2,
  7351. allocated : 1,
  7352. reserved : 4;
  7353. };
  7354. A_UINT32 msg_dword_1;
  7355. };
  7356. union {
  7357. struct {
  7358. A_UINT32 participating_chips_bitmap : 8,
  7359. reserved1 : 24;
  7360. };
  7361. A_UINT32 msg_dword_2;
  7362. };
  7363. /*
  7364. * ml_peer_flags is an opaque field that cannot be interpreted by
  7365. * the host; it is only for off-line debug.
  7366. */
  7367. A_UINT32 ml_peer_flags;
  7368. } htt_ml_peer_details_tlv;
  7369. /* STATS_TYPE : HTT_DBG_EXT_STATS_ML_PEERS_INFO
  7370. * TLV_TAGS:
  7371. * - HTT_STATS_ML_PEER_DETAILS_TAG
  7372. * - HTT_STATS_ML_LINK_INFO_DETAILS_TAG
  7373. * - HTT_STATS_ML_PEER_EXT_DETAILS_TAG (multiple)
  7374. */
  7375. /* NOTE:
  7376. * This structure is for documentation, and cannot be safely used directly.
  7377. * Instead, use the constituent TLV structures to fill/parse.
  7378. */
  7379. typedef struct _htt_ml_peer_stats {
  7380. htt_ml_peer_details_tlv ml_peer_details;
  7381. htt_ml_peer_ext_details_tlv ml_peer_ext_details;
  7382. htt_ml_link_info_tlv ml_link_info[];
  7383. } htt_ml_peer_stats_t;
  7384. /*
  7385. * ODD Mandatory Stats are grouped together from all the exisitng different
  7386. * stats, to form a set of stats that will be used by the ODD application to
  7387. * post the stats to the cloud instead of polling for the individual stats.
  7388. * This is done to avoid non-mandatory stats to be polled as the data will not
  7389. * be required in the recipes derivation.
  7390. * Rather than the host simply printing the ODD stats, the ODD application
  7391. * will take the buffer and map it to the odd_mandatory_stats data structure.
  7392. */
  7393. typedef struct {
  7394. htt_tlv_hdr_t tlv_hdr;
  7395. A_UINT32 hw_queued;
  7396. A_UINT32 hw_reaped;
  7397. A_UINT32 hw_paused;
  7398. A_UINT32 hw_filt;
  7399. A_UINT32 seq_posted;
  7400. A_UINT32 seq_completed;
  7401. A_UINT32 underrun;
  7402. A_UINT32 hw_flush;
  7403. A_UINT32 next_seq_posted_dsr;
  7404. A_UINT32 seq_posted_isr;
  7405. A_UINT32 mpdu_cnt_fcs_ok;
  7406. A_UINT32 mpdu_cnt_fcs_err;
  7407. A_UINT32 msdu_count_tqm;
  7408. A_UINT32 mpdu_count_tqm;
  7409. A_UINT32 mpdus_ack_failed;
  7410. A_UINT32 num_data_ppdus_tried_ota;
  7411. A_UINT32 ppdu_ok;
  7412. A_UINT32 num_total_ppdus_tried_ota;
  7413. A_UINT32 thermal_suspend_cnt;
  7414. A_UINT32 dfs_suspend_cnt;
  7415. A_UINT32 tx_abort_suspend_cnt;
  7416. A_UINT32 suspended_txq_mask;
  7417. A_UINT32 last_suspend_reason;
  7418. A_UINT32 seq_failed_queueing;
  7419. A_UINT32 seq_restarted;
  7420. A_UINT32 seq_txop_repost_stop;
  7421. A_UINT32 next_seq_cancel;
  7422. A_UINT32 seq_min_msdu_repost_stop;
  7423. A_UINT32 total_phy_err_cnt;
  7424. A_UINT32 ppdu_recvd;
  7425. A_UINT32 tcp_msdu_cnt;
  7426. A_UINT32 tcp_ack_msdu_cnt;
  7427. A_UINT32 udp_msdu_cnt;
  7428. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  7429. A_UINT32 fw_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  7430. A_UINT32 fw_ring_mpdu_err[HTT_RX_STATS_RXDMA_MAX_ERR];
  7431. A_UINT32 urrn_stats[HTT_TX_PDEV_MAX_URRN_STATS];
  7432. A_UINT32 sifs_status[HTT_TX_PDEV_MAX_SIFS_BURST_STATS];
  7433. A_UINT32 sifs_hist_status[HTT_TX_PDEV_SIFS_BURST_HIST_STATS];
  7434. A_UINT32 rx_suspend_cnt;
  7435. A_UINT32 rx_suspend_fail_cnt;
  7436. A_UINT32 rx_resume_cnt;
  7437. A_UINT32 rx_resume_fail_cnt;
  7438. A_UINT32 hwq_beacon_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7439. A_UINT32 hwq_voice_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7440. A_UINT32 hwq_video_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7441. A_UINT32 hwq_best_effort_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7442. A_UINT32 hwq_beacon_mpdu_tried_cnt;
  7443. A_UINT32 hwq_voice_mpdu_tried_cnt;
  7444. A_UINT32 hwq_video_mpdu_tried_cnt;
  7445. A_UINT32 hwq_best_effort_mpdu_tried_cnt;
  7446. A_UINT32 hwq_beacon_mpdu_queued_cnt;
  7447. A_UINT32 hwq_voice_mpdu_queued_cnt;
  7448. A_UINT32 hwq_video_mpdu_queued_cnt;
  7449. A_UINT32 hwq_best_effort_mpdu_queued_cnt;
  7450. A_UINT32 hwq_beacon_mpdu_ack_fail_cnt;
  7451. A_UINT32 hwq_voice_mpdu_ack_fail_cnt;
  7452. A_UINT32 hwq_video_mpdu_ack_fail_cnt;
  7453. A_UINT32 hwq_best_effort_mpdu_ack_fail_cnt;
  7454. A_UINT32 pdev_resets;
  7455. A_UINT32 phy_warm_reset;
  7456. A_UINT32 hwsch_reset_count;
  7457. A_UINT32 phy_warm_reset_ucode_trig;
  7458. A_UINT32 mac_cold_reset;
  7459. A_UINT32 mac_warm_reset;
  7460. A_UINT32 mac_warm_reset_restore_cal;
  7461. A_UINT32 phy_warm_reset_m3_ssr;
  7462. A_UINT32 fw_rx_rings_reset;
  7463. A_UINT32 tx_flush;
  7464. A_UINT32 hwsch_dev_reset_war;
  7465. A_UINT32 mac_cold_reset_restore_cal;
  7466. A_UINT32 mac_only_reset;
  7467. A_UINT32 mac_sfm_reset;
  7468. A_UINT32 tx_ldpc; /* Number of tx PPDUs with LDPC coding */
  7469. A_UINT32 rx_ldpc; /* Number of rx PPDUs with LDPC coding */
  7470. A_UINT32 gen_mpdu_end_reason[HTT_TX_TQM_MAX_GEN_MPDU_END_REASON];
  7471. A_UINT32 list_mpdu_end_reason[HTT_TX_TQM_MAX_LIST_MPDU_END_REASON];
  7472. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7473. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7474. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7475. A_UINT32 half_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7476. A_UINT32 quarter_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7477. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  7478. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7479. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7480. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  7481. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7482. A_UINT32 rts_cnt;
  7483. A_UINT32 rts_success;
  7484. } htt_odd_mandatory_pdev_stats_tlv;
  7485. typedef struct _htt_odd_mandatory_mumimo_pdev_stats_tlv {
  7486. htt_tlv_hdr_t tlv_hdr;
  7487. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7488. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7489. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7490. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7491. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  7492. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  7493. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  7494. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  7495. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  7496. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7497. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7498. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7499. } htt_odd_mandatory_mumimo_pdev_stats_tlv;
  7500. typedef struct _htt_odd_mandatory_muofdma_pdev_stats_tlv {
  7501. htt_tlv_hdr_t tlv_hdr;
  7502. A_UINT32 mu_ofdma_seq_posted;
  7503. A_UINT32 ul_mu_ofdma_seq_posted;
  7504. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7505. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7506. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7507. A_UINT32 ofdma_tx_ldpc;
  7508. A_UINT32 ul_ofdma_rx_ldpc;
  7509. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7510. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7511. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7512. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7513. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7514. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7515. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  7516. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  7517. A_UINT32 ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS];
  7518. } htt_odd_mandatory_muofdma_pdev_stats_tlv;
  7519. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_M 0x000000ff
  7520. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S 0
  7521. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_GET(_var) \
  7522. (((_var) & HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_M) >> \
  7523. HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S)
  7524. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_SET(_var, _val) \
  7525. do { \
  7526. HTT_CHECK_SET_VAL(HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID, _val); \
  7527. ((_var) |= ((_val) << HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S)); \
  7528. } while (0)
  7529. typedef struct {
  7530. htt_tlv_hdr_t tlv_hdr;
  7531. /**
  7532. * BIT [ 7 : 0] :- mac_id
  7533. * BIT [31 : 8] :- reserved
  7534. */
  7535. union {
  7536. struct {
  7537. A_UINT32 mac_id: 8,
  7538. reserved: 24;
  7539. };
  7540. A_UINT32 mac_id__word;
  7541. };
  7542. /** Num of instances where rate based DL OFDMA status = ENABLED */
  7543. A_UINT32 rate_based_dlofdma_enabled_count[HTT_NUM_AC_WMM];
  7544. /** Num of instances where rate based DL OFDMA status = DISABLED */
  7545. A_UINT32 rate_based_dlofdma_disabled_count[HTT_NUM_AC_WMM];
  7546. /** Num of instances where rate based DL OFDMA status = PROBING */
  7547. A_UINT32 rate_based_dlofdma_probing_count[HTT_NUM_AC_WMM];
  7548. /** Num of instances where rate based DL OFDMA status = MONITORING */
  7549. A_UINT32 rate_based_dlofdma_monitoring_count[HTT_NUM_AC_WMM];
  7550. /** Num of instances where avg. channel access latency based DL OFDMA status = ENABLED */
  7551. A_UINT32 chan_acc_lat_based_dlofdma_enabled_count[HTT_NUM_AC_WMM];
  7552. /** Num of instances where avg. channel access latency based DL OFDMA status = DISABLED */
  7553. A_UINT32 chan_acc_lat_based_dlofdma_disabled_count[HTT_NUM_AC_WMM];
  7554. /** Num of instances where avg. channel access latency based DL OFDMA status = MONITORING */
  7555. A_UINT32 chan_acc_lat_based_dlofdma_monitoring_count[HTT_NUM_AC_WMM];
  7556. } htt_pdev_sched_algo_ofdma_stats_tlv;
  7557. #endif /* __HTT_STATS_H__ */